blob: 1142ffce66eac8f157cb71044fcc5d7918091f85 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Matt Roper465c1202014-05-29 08:06:54 -070048/* Primary plane formats supported by all gen */
49#define COMMON_PRIMARY_FORMATS \
50 DRM_FORMAT_C8, \
51 DRM_FORMAT_RGB565, \
52 DRM_FORMAT_XRGB8888, \
53 DRM_FORMAT_ARGB8888
54
55/* Primary plane formats for gen <= 3 */
56static const uint32_t intel_primary_formats_gen2[] = {
57 COMMON_PRIMARY_FORMATS,
58 DRM_FORMAT_XRGB1555,
59 DRM_FORMAT_ARGB1555,
60};
61
62/* Primary plane formats for gen >= 4 */
63static const uint32_t intel_primary_formats_gen4[] = {
64 COMMON_PRIMARY_FORMATS, \
65 DRM_FORMAT_XBGR8888,
66 DRM_FORMAT_ABGR8888,
67 DRM_FORMAT_XRGB2101010,
68 DRM_FORMAT_ARGB2101010,
69 DRM_FORMAT_XBGR2101010,
70 DRM_FORMAT_ABGR2101010,
71};
72
Matt Roper3d7d6512014-06-10 08:28:13 -070073/* Cursor formats */
74static const uint32_t intel_cursor_formats[] = {
75 DRM_FORMAT_ARGB8888,
76};
77
Chris Wilson6b383a72010-09-13 13:54:26 +010078static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080079
Jesse Barnesf1f644d2013-06-27 00:39:25 +030080static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020081 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030082static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020083 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030084
Damien Lespiaue7457a92013-08-08 22:28:59 +010085static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
86 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080087static int intel_framebuffer_init(struct drm_device *dev,
88 struct intel_framebuffer *ifb,
89 struct drm_mode_fb_cmd2 *mode_cmd,
90 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020091static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
92static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020093static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070094 struct intel_link_m_n *m_n,
95 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020096static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +020097static void haswell_set_pipeconf(struct drm_crtc *crtc);
98static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +020099static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200100 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200101static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200102 const struct intel_crtc_state *pipe_config);
Matt Roperea2c67b2014-12-23 10:41:52 -0800103static void intel_begin_crtc_commit(struct drm_crtc *crtc);
104static void intel_finish_crtc_commit(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100105
Dave Airlie0e32b392014-05-02 14:02:48 +1000106static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
107{
108 if (!connector->mst_port)
109 return connector->encoder;
110 else
111 return &connector->mst_port->mst_encoders[pipe]->base;
112}
113
Jesse Barnes79e53942008-11-07 14:24:08 -0800114typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400115 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800116} intel_range_t;
117
118typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400119 int dot_limit;
120 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800121} intel_p2_t;
122
Ma Lingd4906092009-03-18 20:13:27 +0800123typedef struct intel_limit intel_limit_t;
124struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400125 intel_range_t dot, vco, n, m, m1, m2, p, p1;
126 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800127};
Jesse Barnes79e53942008-11-07 14:24:08 -0800128
Daniel Vetterd2acd212012-10-20 20:57:43 +0200129int
130intel_pch_rawclk(struct drm_device *dev)
131{
132 struct drm_i915_private *dev_priv = dev->dev_private;
133
134 WARN_ON(!HAS_PCH_SPLIT(dev));
135
136 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
137}
138
Chris Wilson021357a2010-09-07 20:54:59 +0100139static inline u32 /* units of 100MHz */
140intel_fdi_link_freq(struct drm_device *dev)
141{
Chris Wilson8b99e682010-10-13 09:59:17 +0100142 if (IS_GEN5(dev)) {
143 struct drm_i915_private *dev_priv = dev->dev_private;
144 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
145 } else
146 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100147}
148
Daniel Vetter5d536e22013-07-06 12:52:06 +0200149static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400150 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200151 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200152 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400153 .m = { .min = 96, .max = 140 },
154 .m1 = { .min = 18, .max = 26 },
155 .m2 = { .min = 6, .max = 16 },
156 .p = { .min = 4, .max = 128 },
157 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700158 .p2 = { .dot_limit = 165000,
159 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700160};
161
Daniel Vetter5d536e22013-07-06 12:52:06 +0200162static const intel_limit_t intel_limits_i8xx_dvo = {
163 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200164 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200165 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200166 .m = { .min = 96, .max = 140 },
167 .m1 = { .min = 18, .max = 26 },
168 .m2 = { .min = 6, .max = 16 },
169 .p = { .min = 4, .max = 128 },
170 .p1 = { .min = 2, .max = 33 },
171 .p2 = { .dot_limit = 165000,
172 .p2_slow = 4, .p2_fast = 4 },
173};
174
Keith Packarde4b36692009-06-05 19:22:17 -0700175static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400176 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200177 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200178 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400179 .m = { .min = 96, .max = 140 },
180 .m1 = { .min = 18, .max = 26 },
181 .m2 = { .min = 6, .max = 16 },
182 .p = { .min = 4, .max = 128 },
183 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700184 .p2 = { .dot_limit = 165000,
185 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700186};
Eric Anholt273e27c2011-03-30 13:01:10 -0700187
Keith Packarde4b36692009-06-05 19:22:17 -0700188static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400189 .dot = { .min = 20000, .max = 400000 },
190 .vco = { .min = 1400000, .max = 2800000 },
191 .n = { .min = 1, .max = 6 },
192 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100193 .m1 = { .min = 8, .max = 18 },
194 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400195 .p = { .min = 5, .max = 80 },
196 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700197 .p2 = { .dot_limit = 200000,
198 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700199};
200
201static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400202 .dot = { .min = 20000, .max = 400000 },
203 .vco = { .min = 1400000, .max = 2800000 },
204 .n = { .min = 1, .max = 6 },
205 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100206 .m1 = { .min = 8, .max = 18 },
207 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400208 .p = { .min = 7, .max = 98 },
209 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700210 .p2 = { .dot_limit = 112000,
211 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700212};
213
Eric Anholt273e27c2011-03-30 13:01:10 -0700214
Keith Packarde4b36692009-06-05 19:22:17 -0700215static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700216 .dot = { .min = 25000, .max = 270000 },
217 .vco = { .min = 1750000, .max = 3500000},
218 .n = { .min = 1, .max = 4 },
219 .m = { .min = 104, .max = 138 },
220 .m1 = { .min = 17, .max = 23 },
221 .m2 = { .min = 5, .max = 11 },
222 .p = { .min = 10, .max = 30 },
223 .p1 = { .min = 1, .max = 3},
224 .p2 = { .dot_limit = 270000,
225 .p2_slow = 10,
226 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800227 },
Keith Packarde4b36692009-06-05 19:22:17 -0700228};
229
230static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700231 .dot = { .min = 22000, .max = 400000 },
232 .vco = { .min = 1750000, .max = 3500000},
233 .n = { .min = 1, .max = 4 },
234 .m = { .min = 104, .max = 138 },
235 .m1 = { .min = 16, .max = 23 },
236 .m2 = { .min = 5, .max = 11 },
237 .p = { .min = 5, .max = 80 },
238 .p1 = { .min = 1, .max = 8},
239 .p2 = { .dot_limit = 165000,
240 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700241};
242
243static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700244 .dot = { .min = 20000, .max = 115000 },
245 .vco = { .min = 1750000, .max = 3500000 },
246 .n = { .min = 1, .max = 3 },
247 .m = { .min = 104, .max = 138 },
248 .m1 = { .min = 17, .max = 23 },
249 .m2 = { .min = 5, .max = 11 },
250 .p = { .min = 28, .max = 112 },
251 .p1 = { .min = 2, .max = 8 },
252 .p2 = { .dot_limit = 0,
253 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800254 },
Keith Packarde4b36692009-06-05 19:22:17 -0700255};
256
257static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700258 .dot = { .min = 80000, .max = 224000 },
259 .vco = { .min = 1750000, .max = 3500000 },
260 .n = { .min = 1, .max = 3 },
261 .m = { .min = 104, .max = 138 },
262 .m1 = { .min = 17, .max = 23 },
263 .m2 = { .min = 5, .max = 11 },
264 .p = { .min = 14, .max = 42 },
265 .p1 = { .min = 2, .max = 6 },
266 .p2 = { .dot_limit = 0,
267 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800268 },
Keith Packarde4b36692009-06-05 19:22:17 -0700269};
270
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500271static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400272 .dot = { .min = 20000, .max = 400000},
273 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700274 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400275 .n = { .min = 3, .max = 6 },
276 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700277 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400278 .m1 = { .min = 0, .max = 0 },
279 .m2 = { .min = 0, .max = 254 },
280 .p = { .min = 5, .max = 80 },
281 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700282 .p2 = { .dot_limit = 200000,
283 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700284};
285
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500286static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400287 .dot = { .min = 20000, .max = 400000 },
288 .vco = { .min = 1700000, .max = 3500000 },
289 .n = { .min = 3, .max = 6 },
290 .m = { .min = 2, .max = 256 },
291 .m1 = { .min = 0, .max = 0 },
292 .m2 = { .min = 0, .max = 254 },
293 .p = { .min = 7, .max = 112 },
294 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700295 .p2 = { .dot_limit = 112000,
296 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700297};
298
Eric Anholt273e27c2011-03-30 13:01:10 -0700299/* Ironlake / Sandybridge
300 *
301 * We calculate clock using (register_value + 2) for N/M1/M2, so here
302 * the range value for them is (actual_value - 2).
303 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800304static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700305 .dot = { .min = 25000, .max = 350000 },
306 .vco = { .min = 1760000, .max = 3510000 },
307 .n = { .min = 1, .max = 5 },
308 .m = { .min = 79, .max = 127 },
309 .m1 = { .min = 12, .max = 22 },
310 .m2 = { .min = 5, .max = 9 },
311 .p = { .min = 5, .max = 80 },
312 .p1 = { .min = 1, .max = 8 },
313 .p2 = { .dot_limit = 225000,
314 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700315};
316
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800317static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700318 .dot = { .min = 25000, .max = 350000 },
319 .vco = { .min = 1760000, .max = 3510000 },
320 .n = { .min = 1, .max = 3 },
321 .m = { .min = 79, .max = 118 },
322 .m1 = { .min = 12, .max = 22 },
323 .m2 = { .min = 5, .max = 9 },
324 .p = { .min = 28, .max = 112 },
325 .p1 = { .min = 2, .max = 8 },
326 .p2 = { .dot_limit = 225000,
327 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800328};
329
330static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700331 .dot = { .min = 25000, .max = 350000 },
332 .vco = { .min = 1760000, .max = 3510000 },
333 .n = { .min = 1, .max = 3 },
334 .m = { .min = 79, .max = 127 },
335 .m1 = { .min = 12, .max = 22 },
336 .m2 = { .min = 5, .max = 9 },
337 .p = { .min = 14, .max = 56 },
338 .p1 = { .min = 2, .max = 8 },
339 .p2 = { .dot_limit = 225000,
340 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800341};
342
Eric Anholt273e27c2011-03-30 13:01:10 -0700343/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800344static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700345 .dot = { .min = 25000, .max = 350000 },
346 .vco = { .min = 1760000, .max = 3510000 },
347 .n = { .min = 1, .max = 2 },
348 .m = { .min = 79, .max = 126 },
349 .m1 = { .min = 12, .max = 22 },
350 .m2 = { .min = 5, .max = 9 },
351 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400352 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700353 .p2 = { .dot_limit = 225000,
354 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800355};
356
357static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700358 .dot = { .min = 25000, .max = 350000 },
359 .vco = { .min = 1760000, .max = 3510000 },
360 .n = { .min = 1, .max = 3 },
361 .m = { .min = 79, .max = 126 },
362 .m1 = { .min = 12, .max = 22 },
363 .m2 = { .min = 5, .max = 9 },
364 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400365 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700366 .p2 = { .dot_limit = 225000,
367 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800368};
369
Ville Syrjälädc730512013-09-24 21:26:30 +0300370static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300371 /*
372 * These are the data rate limits (measured in fast clocks)
373 * since those are the strictest limits we have. The fast
374 * clock and actual rate limits are more relaxed, so checking
375 * them would make no difference.
376 */
377 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200378 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700379 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700380 .m1 = { .min = 2, .max = 3 },
381 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300382 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300383 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700384};
385
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300386static const intel_limit_t intel_limits_chv = {
387 /*
388 * These are the data rate limits (measured in fast clocks)
389 * since those are the strictest limits we have. The fast
390 * clock and actual rate limits are more relaxed, so checking
391 * them would make no difference.
392 */
393 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200394 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300395 .n = { .min = 1, .max = 1 },
396 .m1 = { .min = 2, .max = 2 },
397 .m2 = { .min = 24 << 22, .max = 175 << 22 },
398 .p1 = { .min = 2, .max = 4 },
399 .p2 = { .p2_slow = 1, .p2_fast = 14 },
400};
401
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300402static void vlv_clock(int refclk, intel_clock_t *clock)
403{
404 clock->m = clock->m1 * clock->m2;
405 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200406 if (WARN_ON(clock->n == 0 || clock->p == 0))
407 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300408 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
409 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300410}
411
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300412/**
413 * Returns whether any output on the specified pipe is of the specified type
414 */
Damien Lespiau40935612014-10-29 11:16:59 +0000415bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300416{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300417 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300418 struct intel_encoder *encoder;
419
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300420 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300421 if (encoder->type == type)
422 return true;
423
424 return false;
425}
426
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200427/**
428 * Returns whether any output on the specified pipe will have the specified
429 * type after a staged modeset is complete, i.e., the same as
430 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
431 * encoder->crtc.
432 */
433static bool intel_pipe_will_have_type(struct intel_crtc *crtc, int type)
434{
435 struct drm_device *dev = crtc->base.dev;
436 struct intel_encoder *encoder;
437
438 for_each_intel_encoder(dev, encoder)
439 if (encoder->new_crtc == crtc && encoder->type == type)
440 return true;
441
442 return false;
443}
444
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300445static const intel_limit_t *intel_ironlake_limit(struct intel_crtc *crtc,
Chris Wilson1b894b52010-12-14 20:04:54 +0000446 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800447{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300448 struct drm_device *dev = crtc->base.dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800449 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800450
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200451 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100452 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000453 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800454 limit = &intel_limits_ironlake_dual_lvds_100m;
455 else
456 limit = &intel_limits_ironlake_dual_lvds;
457 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000458 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800459 limit = &intel_limits_ironlake_single_lvds_100m;
460 else
461 limit = &intel_limits_ironlake_single_lvds;
462 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200463 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800464 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800465
466 return limit;
467}
468
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300469static const intel_limit_t *intel_g4x_limit(struct intel_crtc *crtc)
Ma Ling044c7c42009-03-18 20:13:23 +0800470{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300471 struct drm_device *dev = crtc->base.dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800472 const intel_limit_t *limit;
473
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200474 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100475 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700476 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800477 else
Keith Packarde4b36692009-06-05 19:22:17 -0700478 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200479 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI) ||
480 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700481 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200482 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700483 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800484 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700485 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800486
487 return limit;
488}
489
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300490static const intel_limit_t *intel_limit(struct intel_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800491{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300492 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800493 const intel_limit_t *limit;
494
Eric Anholtbad720f2009-10-22 16:11:14 -0700495 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000496 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800497 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800498 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500499 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200500 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500501 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800502 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500503 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300504 } else if (IS_CHERRYVIEW(dev)) {
505 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700506 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300507 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100508 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200509 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100510 limit = &intel_limits_i9xx_lvds;
511 else
512 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800513 } else {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200514 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700515 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200516 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700517 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200518 else
519 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800520 }
521 return limit;
522}
523
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500524/* m1 is reserved as 0 in Pineview, n is a ring counter */
525static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800526{
Shaohua Li21778322009-02-23 15:19:16 +0800527 clock->m = clock->m2 + 2;
528 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200529 if (WARN_ON(clock->n == 0 || clock->p == 0))
530 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300531 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
532 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800533}
534
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200535static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
536{
537 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
538}
539
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200540static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800541{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200542 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800543 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200544 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
545 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300546 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
547 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800548}
549
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300550static void chv_clock(int refclk, intel_clock_t *clock)
551{
552 clock->m = clock->m1 * clock->m2;
553 clock->p = clock->p1 * clock->p2;
554 if (WARN_ON(clock->n == 0 || clock->p == 0))
555 return;
556 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
557 clock->n << 22);
558 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
559}
560
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800561#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800562/**
563 * Returns whether the given set of divisors are valid for a given refclk with
564 * the given connectors.
565 */
566
Chris Wilson1b894b52010-12-14 20:04:54 +0000567static bool intel_PLL_is_valid(struct drm_device *dev,
568 const intel_limit_t *limit,
569 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800570{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300571 if (clock->n < limit->n.min || limit->n.max < clock->n)
572 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800573 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400574 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800575 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400576 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800577 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400578 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300579
580 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
581 if (clock->m1 <= clock->m2)
582 INTELPllInvalid("m1 <= m2\n");
583
584 if (!IS_VALLEYVIEW(dev)) {
585 if (clock->p < limit->p.min || limit->p.max < clock->p)
586 INTELPllInvalid("p out of range\n");
587 if (clock->m < limit->m.min || limit->m.max < clock->m)
588 INTELPllInvalid("m out of range\n");
589 }
590
Jesse Barnes79e53942008-11-07 14:24:08 -0800591 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400592 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800593 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
594 * connector, etc., rather than just a single range.
595 */
596 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400597 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800598
599 return true;
600}
601
Ma Lingd4906092009-03-18 20:13:27 +0800602static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300603i9xx_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800604 int target, int refclk, intel_clock_t *match_clock,
605 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800606{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300607 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800608 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800609 int err = target;
610
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200611 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800612 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100613 * For LVDS just rely on its current settings for dual-channel.
614 * We haven't figured out how to reliably set up different
615 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800616 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100617 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800618 clock.p2 = limit->p2.p2_fast;
619 else
620 clock.p2 = limit->p2.p2_slow;
621 } else {
622 if (target < limit->p2.dot_limit)
623 clock.p2 = limit->p2.p2_slow;
624 else
625 clock.p2 = limit->p2.p2_fast;
626 }
627
Akshay Joshi0206e352011-08-16 15:34:10 -0400628 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800629
Zhao Yakui42158662009-11-20 11:24:18 +0800630 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
631 clock.m1++) {
632 for (clock.m2 = limit->m2.min;
633 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200634 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800635 break;
636 for (clock.n = limit->n.min;
637 clock.n <= limit->n.max; clock.n++) {
638 for (clock.p1 = limit->p1.min;
639 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800640 int this_err;
641
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200642 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000643 if (!intel_PLL_is_valid(dev, limit,
644 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800645 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800646 if (match_clock &&
647 clock.p != match_clock->p)
648 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800649
650 this_err = abs(clock.dot - target);
651 if (this_err < err) {
652 *best_clock = clock;
653 err = this_err;
654 }
655 }
656 }
657 }
658 }
659
660 return (err != target);
661}
662
Ma Lingd4906092009-03-18 20:13:27 +0800663static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300664pnv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200665 int target, int refclk, intel_clock_t *match_clock,
666 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200667{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300668 struct drm_device *dev = crtc->base.dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200669 intel_clock_t clock;
670 int err = target;
671
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200672 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200673 /*
674 * For LVDS just rely on its current settings for dual-channel.
675 * We haven't figured out how to reliably set up different
676 * single/dual channel state, if we even can.
677 */
678 if (intel_is_dual_link_lvds(dev))
679 clock.p2 = limit->p2.p2_fast;
680 else
681 clock.p2 = limit->p2.p2_slow;
682 } else {
683 if (target < limit->p2.dot_limit)
684 clock.p2 = limit->p2.p2_slow;
685 else
686 clock.p2 = limit->p2.p2_fast;
687 }
688
689 memset(best_clock, 0, sizeof(*best_clock));
690
691 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
692 clock.m1++) {
693 for (clock.m2 = limit->m2.min;
694 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200695 for (clock.n = limit->n.min;
696 clock.n <= limit->n.max; clock.n++) {
697 for (clock.p1 = limit->p1.min;
698 clock.p1 <= limit->p1.max; clock.p1++) {
699 int this_err;
700
701 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800702 if (!intel_PLL_is_valid(dev, limit,
703 &clock))
704 continue;
705 if (match_clock &&
706 clock.p != match_clock->p)
707 continue;
708
709 this_err = abs(clock.dot - target);
710 if (this_err < err) {
711 *best_clock = clock;
712 err = this_err;
713 }
714 }
715 }
716 }
717 }
718
719 return (err != target);
720}
721
Ma Lingd4906092009-03-18 20:13:27 +0800722static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300723g4x_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200724 int target, int refclk, intel_clock_t *match_clock,
725 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800726{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300727 struct drm_device *dev = crtc->base.dev;
Ma Lingd4906092009-03-18 20:13:27 +0800728 intel_clock_t clock;
729 int max_n;
730 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400731 /* approximately equals target * 0.00585 */
732 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800733 found = false;
734
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200735 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100736 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800737 clock.p2 = limit->p2.p2_fast;
738 else
739 clock.p2 = limit->p2.p2_slow;
740 } else {
741 if (target < limit->p2.dot_limit)
742 clock.p2 = limit->p2.p2_slow;
743 else
744 clock.p2 = limit->p2.p2_fast;
745 }
746
747 memset(best_clock, 0, sizeof(*best_clock));
748 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200749 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800750 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200751 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800752 for (clock.m1 = limit->m1.max;
753 clock.m1 >= limit->m1.min; clock.m1--) {
754 for (clock.m2 = limit->m2.max;
755 clock.m2 >= limit->m2.min; clock.m2--) {
756 for (clock.p1 = limit->p1.max;
757 clock.p1 >= limit->p1.min; clock.p1--) {
758 int this_err;
759
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200760 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000761 if (!intel_PLL_is_valid(dev, limit,
762 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800763 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000764
765 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800766 if (this_err < err_most) {
767 *best_clock = clock;
768 err_most = this_err;
769 max_n = clock.n;
770 found = true;
771 }
772 }
773 }
774 }
775 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800776 return found;
777}
Ma Lingd4906092009-03-18 20:13:27 +0800778
Imre Deakd5dd62b2015-03-17 11:40:03 +0200779/*
780 * Check if the calculated PLL configuration is more optimal compared to the
781 * best configuration and error found so far. Return the calculated error.
782 */
783static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
784 const intel_clock_t *calculated_clock,
785 const intel_clock_t *best_clock,
786 unsigned int best_error_ppm,
787 unsigned int *error_ppm)
788{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200789 /*
790 * For CHV ignore the error and consider only the P value.
791 * Prefer a bigger P value based on HW requirements.
792 */
793 if (IS_CHERRYVIEW(dev)) {
794 *error_ppm = 0;
795
796 return calculated_clock->p > best_clock->p;
797 }
798
Imre Deak24be4e42015-03-17 11:40:04 +0200799 if (WARN_ON_ONCE(!target_freq))
800 return false;
801
Imre Deakd5dd62b2015-03-17 11:40:03 +0200802 *error_ppm = div_u64(1000000ULL *
803 abs(target_freq - calculated_clock->dot),
804 target_freq);
805 /*
806 * Prefer a better P value over a better (smaller) error if the error
807 * is small. Ensure this preference for future configurations too by
808 * setting the error to 0.
809 */
810 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
811 *error_ppm = 0;
812
813 return true;
814 }
815
816 return *error_ppm + 10 < best_error_ppm;
817}
818
Zhenyu Wang2c072452009-06-05 15:38:42 +0800819static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300820vlv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200821 int target, int refclk, intel_clock_t *match_clock,
822 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700823{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300824 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300825 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300826 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300827 /* min update 19.2 MHz */
828 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300829 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700830
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300831 target *= 5; /* fast clock */
832
833 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700834
835 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300836 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300837 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300838 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300839 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300840 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700841 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300842 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200843 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300844
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300845 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
846 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300847
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300848 vlv_clock(refclk, &clock);
849
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300850 if (!intel_PLL_is_valid(dev, limit,
851 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300852 continue;
853
Imre Deakd5dd62b2015-03-17 11:40:03 +0200854 if (!vlv_PLL_is_optimal(dev, target,
855 &clock,
856 best_clock,
857 bestppm, &ppm))
858 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300859
Imre Deakd5dd62b2015-03-17 11:40:03 +0200860 *best_clock = clock;
861 bestppm = ppm;
862 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700863 }
864 }
865 }
866 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700867
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300868 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700869}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700870
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300871static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300872chv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300873 int target, int refclk, intel_clock_t *match_clock,
874 intel_clock_t *best_clock)
875{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300876 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200877 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300878 intel_clock_t clock;
879 uint64_t m2;
880 int found = false;
881
882 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200883 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300884
885 /*
886 * Based on hardware doc, the n always set to 1, and m1 always
887 * set to 2. If requires to support 200Mhz refclk, we need to
888 * revisit this because n may not 1 anymore.
889 */
890 clock.n = 1, clock.m1 = 2;
891 target *= 5; /* fast clock */
892
893 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
894 for (clock.p2 = limit->p2.p2_fast;
895 clock.p2 >= limit->p2.p2_slow;
896 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200897 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300898
899 clock.p = clock.p1 * clock.p2;
900
901 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
902 clock.n) << 22, refclk * clock.m1);
903
904 if (m2 > INT_MAX/clock.m1)
905 continue;
906
907 clock.m2 = m2;
908
909 chv_clock(refclk, &clock);
910
911 if (!intel_PLL_is_valid(dev, limit, &clock))
912 continue;
913
Imre Deak9ca3ba02015-03-17 11:40:05 +0200914 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
915 best_error_ppm, &error_ppm))
916 continue;
917
918 *best_clock = clock;
919 best_error_ppm = error_ppm;
920 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300921 }
922 }
923
924 return found;
925}
926
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300927bool intel_crtc_active(struct drm_crtc *crtc)
928{
929 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
930
931 /* Be paranoid as we can arrive here with only partial
932 * state retrieved from the hardware during setup.
933 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100934 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300935 * as Haswell has gained clock readout/fastboot support.
936 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000937 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300938 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700939 *
940 * FIXME: The intel_crtc->active here should be switched to
941 * crtc->state->active once we have proper CRTC states wired up
942 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300943 */
Matt Roperc3d1f432015-03-09 10:19:23 -0700944 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200945 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300946}
947
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200948enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
949 enum pipe pipe)
950{
951 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
952 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
953
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200954 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200955}
956
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300957static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
958{
959 struct drm_i915_private *dev_priv = dev->dev_private;
960 u32 reg = PIPEDSL(pipe);
961 u32 line1, line2;
962 u32 line_mask;
963
964 if (IS_GEN2(dev))
965 line_mask = DSL_LINEMASK_GEN2;
966 else
967 line_mask = DSL_LINEMASK_GEN3;
968
969 line1 = I915_READ(reg) & line_mask;
970 mdelay(5);
971 line2 = I915_READ(reg) & line_mask;
972
973 return line1 == line2;
974}
975
Keith Packardab7ad7f2010-10-03 00:33:06 -0700976/*
977 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300978 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700979 *
980 * After disabling a pipe, we can't wait for vblank in the usual way,
981 * spinning on the vblank interrupt status bit, since we won't actually
982 * see an interrupt when the pipe is disabled.
983 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700984 * On Gen4 and above:
985 * wait for the pipe register state bit to turn off
986 *
987 * Otherwise:
988 * wait for the display line value to settle (it usually
989 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100990 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700991 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300992static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700993{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300994 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700995 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200996 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300997 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700998
Keith Packardab7ad7f2010-10-03 00:33:06 -0700999 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001000 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001001
Keith Packardab7ad7f2010-10-03 00:33:06 -07001002 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001003 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1004 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001005 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001006 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001007 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001008 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001009 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001010 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001011}
1012
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001013/*
1014 * ibx_digital_port_connected - is the specified port connected?
1015 * @dev_priv: i915 private structure
1016 * @port: the port to test
1017 *
1018 * Returns true if @port is connected, false otherwise.
1019 */
1020bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1021 struct intel_digital_port *port)
1022{
1023 u32 bit;
1024
Damien Lespiauc36346e2012-12-13 16:09:03 +00001025 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +02001026 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001027 case PORT_B:
1028 bit = SDE_PORTB_HOTPLUG;
1029 break;
1030 case PORT_C:
1031 bit = SDE_PORTC_HOTPLUG;
1032 break;
1033 case PORT_D:
1034 bit = SDE_PORTD_HOTPLUG;
1035 break;
1036 default:
1037 return true;
1038 }
1039 } else {
Robin Schroereba905b2014-05-18 02:24:50 +02001040 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001041 case PORT_B:
1042 bit = SDE_PORTB_HOTPLUG_CPT;
1043 break;
1044 case PORT_C:
1045 bit = SDE_PORTC_HOTPLUG_CPT;
1046 break;
1047 case PORT_D:
1048 bit = SDE_PORTD_HOTPLUG_CPT;
1049 break;
1050 default:
1051 return true;
1052 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001053 }
1054
1055 return I915_READ(SDEISR) & bit;
1056}
1057
Jesse Barnesb24e7172011-01-04 15:09:30 -08001058static const char *state_string(bool enabled)
1059{
1060 return enabled ? "on" : "off";
1061}
1062
1063/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001064void assert_pll(struct drm_i915_private *dev_priv,
1065 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001066{
1067 int reg;
1068 u32 val;
1069 bool cur_state;
1070
1071 reg = DPLL(pipe);
1072 val = I915_READ(reg);
1073 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001074 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001075 "PLL state assertion failure (expected %s, current %s)\n",
1076 state_string(state), state_string(cur_state));
1077}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001078
Jani Nikula23538ef2013-08-27 15:12:22 +03001079/* XXX: the dsi pll is shared between MIPI DSI ports */
1080static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1081{
1082 u32 val;
1083 bool cur_state;
1084
1085 mutex_lock(&dev_priv->dpio_lock);
1086 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1087 mutex_unlock(&dev_priv->dpio_lock);
1088
1089 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001090 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001091 "DSI PLL state assertion failure (expected %s, current %s)\n",
1092 state_string(state), state_string(cur_state));
1093}
1094#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1095#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1096
Daniel Vetter55607e82013-06-16 21:42:39 +02001097struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001098intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001099{
Daniel Vettere2b78262013-06-07 23:10:03 +02001100 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1101
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001102 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001103 return NULL;
1104
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001105 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001106}
1107
Jesse Barnesb24e7172011-01-04 15:09:30 -08001108/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001109void assert_shared_dpll(struct drm_i915_private *dev_priv,
1110 struct intel_shared_dpll *pll,
1111 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001112{
Jesse Barnes040484a2011-01-03 12:14:26 -08001113 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001114 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001115
Chris Wilson92b27b02012-05-20 18:10:50 +01001116 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001117 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001118 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001119
Daniel Vetter53589012013-06-05 13:34:16 +02001120 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001121 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001122 "%s assertion failure (expected %s, current %s)\n",
1123 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001124}
Jesse Barnes040484a2011-01-03 12:14:26 -08001125
1126static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1127 enum pipe pipe, bool state)
1128{
1129 int reg;
1130 u32 val;
1131 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001132 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1133 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001134
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001135 if (HAS_DDI(dev_priv->dev)) {
1136 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001137 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001138 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001139 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001140 } else {
1141 reg = FDI_TX_CTL(pipe);
1142 val = I915_READ(reg);
1143 cur_state = !!(val & FDI_TX_ENABLE);
1144 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001145 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001146 "FDI TX state assertion failure (expected %s, current %s)\n",
1147 state_string(state), state_string(cur_state));
1148}
1149#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1150#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1151
1152static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1153 enum pipe pipe, bool state)
1154{
1155 int reg;
1156 u32 val;
1157 bool cur_state;
1158
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001159 reg = FDI_RX_CTL(pipe);
1160 val = I915_READ(reg);
1161 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001162 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001163 "FDI RX state assertion failure (expected %s, current %s)\n",
1164 state_string(state), state_string(cur_state));
1165}
1166#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1167#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1168
1169static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1170 enum pipe pipe)
1171{
1172 int reg;
1173 u32 val;
1174
1175 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001176 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001177 return;
1178
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001179 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001180 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001181 return;
1182
Jesse Barnes040484a2011-01-03 12:14:26 -08001183 reg = FDI_TX_CTL(pipe);
1184 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001185 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001186}
1187
Daniel Vetter55607e82013-06-16 21:42:39 +02001188void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1189 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001190{
1191 int reg;
1192 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001193 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001194
1195 reg = FDI_RX_CTL(pipe);
1196 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001197 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001198 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001199 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1200 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001201}
1202
Daniel Vetterb680c372014-09-19 18:27:27 +02001203void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1204 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001205{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001206 struct drm_device *dev = dev_priv->dev;
1207 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001208 u32 val;
1209 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001210 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001211
Jani Nikulabedd4db2014-08-22 15:04:13 +03001212 if (WARN_ON(HAS_DDI(dev)))
1213 return;
1214
1215 if (HAS_PCH_SPLIT(dev)) {
1216 u32 port_sel;
1217
Jesse Barnesea0760c2011-01-04 15:09:32 -08001218 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001219 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1220
1221 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1222 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1223 panel_pipe = PIPE_B;
1224 /* XXX: else fix for eDP */
1225 } else if (IS_VALLEYVIEW(dev)) {
1226 /* presumably write lock depends on pipe, not port select */
1227 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1228 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001229 } else {
1230 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001231 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1232 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001233 }
1234
1235 val = I915_READ(pp_reg);
1236 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001237 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001238 locked = false;
1239
Rob Clarke2c719b2014-12-15 13:56:32 -05001240 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001241 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001242 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001243}
1244
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001245static void assert_cursor(struct drm_i915_private *dev_priv,
1246 enum pipe pipe, bool state)
1247{
1248 struct drm_device *dev = dev_priv->dev;
1249 bool cur_state;
1250
Paulo Zanonid9d82082014-02-27 16:30:56 -03001251 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001252 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001253 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001254 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001255
Rob Clarke2c719b2014-12-15 13:56:32 -05001256 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001257 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1258 pipe_name(pipe), state_string(state), state_string(cur_state));
1259}
1260#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1261#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1262
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001263void assert_pipe(struct drm_i915_private *dev_priv,
1264 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001265{
1266 int reg;
1267 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001268 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001269 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1270 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001271
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001272 /* if we need the pipe quirk it must be always on */
1273 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1274 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001275 state = true;
1276
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001277 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001278 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001279 cur_state = false;
1280 } else {
1281 reg = PIPECONF(cpu_transcoder);
1282 val = I915_READ(reg);
1283 cur_state = !!(val & PIPECONF_ENABLE);
1284 }
1285
Rob Clarke2c719b2014-12-15 13:56:32 -05001286 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001287 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001288 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001289}
1290
Chris Wilson931872f2012-01-16 23:01:13 +00001291static void assert_plane(struct drm_i915_private *dev_priv,
1292 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001293{
1294 int reg;
1295 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001296 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001297
1298 reg = DSPCNTR(plane);
1299 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001300 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001301 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001302 "plane %c assertion failure (expected %s, current %s)\n",
1303 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001304}
1305
Chris Wilson931872f2012-01-16 23:01:13 +00001306#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1307#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1308
Jesse Barnesb24e7172011-01-04 15:09:30 -08001309static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1310 enum pipe pipe)
1311{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001312 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001313 int reg, i;
1314 u32 val;
1315 int cur_pipe;
1316
Ville Syrjälä653e1022013-06-04 13:49:05 +03001317 /* Primary planes are fixed to pipes on gen4+ */
1318 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001319 reg = DSPCNTR(pipe);
1320 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001321 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001322 "plane %c assertion failure, should be disabled but not\n",
1323 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001324 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001325 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001326
Jesse Barnesb24e7172011-01-04 15:09:30 -08001327 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001328 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001329 reg = DSPCNTR(i);
1330 val = I915_READ(reg);
1331 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1332 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001333 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001334 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1335 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001336 }
1337}
1338
Jesse Barnes19332d72013-03-28 09:55:38 -07001339static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1340 enum pipe pipe)
1341{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001342 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001343 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001344 u32 val;
1345
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001346 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001347 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001348 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001349 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001350 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1351 sprite, pipe_name(pipe));
1352 }
1353 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001354 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001355 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001356 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001357 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001358 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001359 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001360 }
1361 } else if (INTEL_INFO(dev)->gen >= 7) {
1362 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001363 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001364 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001365 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001366 plane_name(pipe), pipe_name(pipe));
1367 } else if (INTEL_INFO(dev)->gen >= 5) {
1368 reg = DVSCNTR(pipe);
1369 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001370 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001371 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1372 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001373 }
1374}
1375
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001376static void assert_vblank_disabled(struct drm_crtc *crtc)
1377{
Rob Clarke2c719b2014-12-15 13:56:32 -05001378 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001379 drm_crtc_vblank_put(crtc);
1380}
1381
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001382static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001383{
1384 u32 val;
1385 bool enabled;
1386
Rob Clarke2c719b2014-12-15 13:56:32 -05001387 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001388
Jesse Barnes92f25842011-01-04 15:09:34 -08001389 val = I915_READ(PCH_DREF_CONTROL);
1390 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1391 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001392 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001393}
1394
Daniel Vetterab9412b2013-05-03 11:49:46 +02001395static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1396 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001397{
1398 int reg;
1399 u32 val;
1400 bool enabled;
1401
Daniel Vetterab9412b2013-05-03 11:49:46 +02001402 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001403 val = I915_READ(reg);
1404 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001405 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001406 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1407 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001408}
1409
Keith Packard4e634382011-08-06 10:39:45 -07001410static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1411 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001412{
1413 if ((val & DP_PORT_EN) == 0)
1414 return false;
1415
1416 if (HAS_PCH_CPT(dev_priv->dev)) {
1417 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1418 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1419 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1420 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001421 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1422 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1423 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001424 } else {
1425 if ((val & DP_PIPE_MASK) != (pipe << 30))
1426 return false;
1427 }
1428 return true;
1429}
1430
Keith Packard1519b992011-08-06 10:35:34 -07001431static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1432 enum pipe pipe, u32 val)
1433{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001434 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001435 return false;
1436
1437 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001438 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001439 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001440 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1441 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1442 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001443 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001444 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001445 return false;
1446 }
1447 return true;
1448}
1449
1450static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1451 enum pipe pipe, u32 val)
1452{
1453 if ((val & LVDS_PORT_EN) == 0)
1454 return false;
1455
1456 if (HAS_PCH_CPT(dev_priv->dev)) {
1457 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1458 return false;
1459 } else {
1460 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1461 return false;
1462 }
1463 return true;
1464}
1465
1466static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1467 enum pipe pipe, u32 val)
1468{
1469 if ((val & ADPA_DAC_ENABLE) == 0)
1470 return false;
1471 if (HAS_PCH_CPT(dev_priv->dev)) {
1472 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1473 return false;
1474 } else {
1475 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1476 return false;
1477 }
1478 return true;
1479}
1480
Jesse Barnes291906f2011-02-02 12:28:03 -08001481static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001482 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001483{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001484 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001485 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001486 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001487 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001488
Rob Clarke2c719b2014-12-15 13:56:32 -05001489 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001490 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001491 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001492}
1493
1494static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1495 enum pipe pipe, int reg)
1496{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001497 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001498 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001499 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001500 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001501
Rob Clarke2c719b2014-12-15 13:56:32 -05001502 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001503 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001504 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001505}
1506
1507static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1508 enum pipe pipe)
1509{
1510 int reg;
1511 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001512
Keith Packardf0575e92011-07-25 22:12:43 -07001513 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1514 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1515 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001516
1517 reg = PCH_ADPA;
1518 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001519 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001520 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001521 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001522
1523 reg = PCH_LVDS;
1524 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001525 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001526 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001527 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001528
Paulo Zanonie2debe92013-02-18 19:00:27 -03001529 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1530 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1531 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001532}
1533
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001534static void intel_init_dpio(struct drm_device *dev)
1535{
1536 struct drm_i915_private *dev_priv = dev->dev_private;
1537
1538 if (!IS_VALLEYVIEW(dev))
1539 return;
1540
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001541 /*
1542 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1543 * CHV x1 PHY (DP/HDMI D)
1544 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1545 */
1546 if (IS_CHERRYVIEW(dev)) {
1547 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1548 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1549 } else {
1550 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1551 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001552}
1553
Ville Syrjäläd288f652014-10-28 13:20:22 +02001554static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001555 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001556{
Daniel Vetter426115c2013-07-11 22:13:42 +02001557 struct drm_device *dev = crtc->base.dev;
1558 struct drm_i915_private *dev_priv = dev->dev_private;
1559 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001560 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001561
Daniel Vetter426115c2013-07-11 22:13:42 +02001562 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001563
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001564 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001565 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1566
1567 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001568 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001569 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001570
Daniel Vetter426115c2013-07-11 22:13:42 +02001571 I915_WRITE(reg, dpll);
1572 POSTING_READ(reg);
1573 udelay(150);
1574
1575 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1576 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1577
Ville Syrjäläd288f652014-10-28 13:20:22 +02001578 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001579 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001580
1581 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001582 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001583 POSTING_READ(reg);
1584 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001585 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001586 POSTING_READ(reg);
1587 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001588 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001589 POSTING_READ(reg);
1590 udelay(150); /* wait for warmup */
1591}
1592
Ville Syrjäläd288f652014-10-28 13:20:22 +02001593static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001594 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001595{
1596 struct drm_device *dev = crtc->base.dev;
1597 struct drm_i915_private *dev_priv = dev->dev_private;
1598 int pipe = crtc->pipe;
1599 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001600 u32 tmp;
1601
1602 assert_pipe_disabled(dev_priv, crtc->pipe);
1603
1604 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1605
1606 mutex_lock(&dev_priv->dpio_lock);
1607
1608 /* Enable back the 10bit clock to display controller */
1609 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1610 tmp |= DPIO_DCLKP_EN;
1611 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1612
1613 /*
1614 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1615 */
1616 udelay(1);
1617
1618 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001619 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001620
1621 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001622 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001623 DRM_ERROR("PLL %d failed to lock\n", pipe);
1624
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001625 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001626 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001627 POSTING_READ(DPLL_MD(pipe));
1628
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001629 mutex_unlock(&dev_priv->dpio_lock);
1630}
1631
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001632static int intel_num_dvo_pipes(struct drm_device *dev)
1633{
1634 struct intel_crtc *crtc;
1635 int count = 0;
1636
1637 for_each_intel_crtc(dev, crtc)
1638 count += crtc->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001639 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001640
1641 return count;
1642}
1643
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001644static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001645{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001646 struct drm_device *dev = crtc->base.dev;
1647 struct drm_i915_private *dev_priv = dev->dev_private;
1648 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001649 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001650
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001651 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001652
1653 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001654 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001655
1656 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001657 if (IS_MOBILE(dev) && !IS_I830(dev))
1658 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001659
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001660 /* Enable DVO 2x clock on both PLLs if necessary */
1661 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1662 /*
1663 * It appears to be important that we don't enable this
1664 * for the current pipe before otherwise configuring the
1665 * PLL. No idea how this should be handled if multiple
1666 * DVO outputs are enabled simultaneosly.
1667 */
1668 dpll |= DPLL_DVO_2X_MODE;
1669 I915_WRITE(DPLL(!crtc->pipe),
1670 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1671 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001672
1673 /* Wait for the clocks to stabilize. */
1674 POSTING_READ(reg);
1675 udelay(150);
1676
1677 if (INTEL_INFO(dev)->gen >= 4) {
1678 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001679 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001680 } else {
1681 /* The pixel multiplier can only be updated once the
1682 * DPLL is enabled and the clocks are stable.
1683 *
1684 * So write it again.
1685 */
1686 I915_WRITE(reg, dpll);
1687 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001688
1689 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001690 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001691 POSTING_READ(reg);
1692 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001693 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001694 POSTING_READ(reg);
1695 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001696 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001697 POSTING_READ(reg);
1698 udelay(150); /* wait for warmup */
1699}
1700
1701/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001702 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001703 * @dev_priv: i915 private structure
1704 * @pipe: pipe PLL to disable
1705 *
1706 * Disable the PLL for @pipe, making sure the pipe is off first.
1707 *
1708 * Note! This is for pre-ILK only.
1709 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001710static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001711{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001712 struct drm_device *dev = crtc->base.dev;
1713 struct drm_i915_private *dev_priv = dev->dev_private;
1714 enum pipe pipe = crtc->pipe;
1715
1716 /* Disable DVO 2x clock on both PLLs if necessary */
1717 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001718 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001719 intel_num_dvo_pipes(dev) == 1) {
1720 I915_WRITE(DPLL(PIPE_B),
1721 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1722 I915_WRITE(DPLL(PIPE_A),
1723 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1724 }
1725
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001726 /* Don't disable pipe or pipe PLLs if needed */
1727 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1728 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001729 return;
1730
1731 /* Make sure the pipe isn't still relying on us */
1732 assert_pipe_disabled(dev_priv, pipe);
1733
Daniel Vetter50b44a42013-06-05 13:34:33 +02001734 I915_WRITE(DPLL(pipe), 0);
1735 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001736}
1737
Jesse Barnesf6071162013-10-01 10:41:38 -07001738static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1739{
1740 u32 val = 0;
1741
1742 /* Make sure the pipe isn't still relying on us */
1743 assert_pipe_disabled(dev_priv, pipe);
1744
Imre Deake5cbfbf2014-01-09 17:08:16 +02001745 /*
1746 * Leave integrated clock source and reference clock enabled for pipe B.
1747 * The latter is needed for VGA hotplug / manual detection.
1748 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001749 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001750 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001751 I915_WRITE(DPLL(pipe), val);
1752 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001753
1754}
1755
1756static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1757{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001758 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001759 u32 val;
1760
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001761 /* Make sure the pipe isn't still relying on us */
1762 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001763
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001764 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001765 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001766 if (pipe != PIPE_A)
1767 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1768 I915_WRITE(DPLL(pipe), val);
1769 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001770
1771 mutex_lock(&dev_priv->dpio_lock);
1772
1773 /* Disable 10bit clock to display controller */
1774 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1775 val &= ~DPIO_DCLKP_EN;
1776 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1777
Ville Syrjälä61407f62014-05-27 16:32:55 +03001778 /* disable left/right clock distribution */
1779 if (pipe != PIPE_B) {
1780 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1781 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1782 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1783 } else {
1784 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1785 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1786 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1787 }
1788
Ville Syrjäläd7520482014-04-09 13:28:59 +03001789 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001790}
1791
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001792void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1793 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001794{
1795 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001796 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001797
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001798 switch (dport->port) {
1799 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001800 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001801 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001802 break;
1803 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001804 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001805 dpll_reg = DPLL(0);
1806 break;
1807 case PORT_D:
1808 port_mask = DPLL_PORTD_READY_MASK;
1809 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001810 break;
1811 default:
1812 BUG();
1813 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001814
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001815 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001816 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001817 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001818}
1819
Daniel Vetterb14b1052014-04-24 23:55:13 +02001820static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1821{
1822 struct drm_device *dev = crtc->base.dev;
1823 struct drm_i915_private *dev_priv = dev->dev_private;
1824 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1825
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001826 if (WARN_ON(pll == NULL))
1827 return;
1828
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001829 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001830 if (pll->active == 0) {
1831 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1832 WARN_ON(pll->on);
1833 assert_shared_dpll_disabled(dev_priv, pll);
1834
1835 pll->mode_set(dev_priv, pll);
1836 }
1837}
1838
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001839/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001840 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001841 * @dev_priv: i915 private structure
1842 * @pipe: pipe PLL to enable
1843 *
1844 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1845 * drives the transcoder clock.
1846 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001847static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001848{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001849 struct drm_device *dev = crtc->base.dev;
1850 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001851 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001852
Daniel Vetter87a875b2013-06-05 13:34:19 +02001853 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001854 return;
1855
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001856 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001857 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001858
Damien Lespiau74dd6922014-07-29 18:06:17 +01001859 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001860 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001861 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001862
Daniel Vettercdbd2312013-06-05 13:34:03 +02001863 if (pll->active++) {
1864 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001865 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001866 return;
1867 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001868 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001869
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001870 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1871
Daniel Vetter46edb022013-06-05 13:34:12 +02001872 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001873 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001874 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001875}
1876
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001877static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001878{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001879 struct drm_device *dev = crtc->base.dev;
1880 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001881 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001882
Jesse Barnes92f25842011-01-04 15:09:34 -08001883 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001884 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001885 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001886 return;
1887
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001888 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001889 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001890
Daniel Vetter46edb022013-06-05 13:34:12 +02001891 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1892 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001893 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001894
Chris Wilson48da64a2012-05-13 20:16:12 +01001895 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001896 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001897 return;
1898 }
1899
Daniel Vettere9d69442013-06-05 13:34:15 +02001900 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001901 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001902 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001903 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001904
Daniel Vetter46edb022013-06-05 13:34:12 +02001905 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001906 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001907 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001908
1909 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001910}
1911
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001912static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1913 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001914{
Daniel Vetter23670b322012-11-01 09:15:30 +01001915 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001916 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001917 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001918 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001919
1920 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001921 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001922
1923 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001924 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001925 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001926
1927 /* FDI must be feeding us bits for PCH ports */
1928 assert_fdi_tx_enabled(dev_priv, pipe);
1929 assert_fdi_rx_enabled(dev_priv, pipe);
1930
Daniel Vetter23670b322012-11-01 09:15:30 +01001931 if (HAS_PCH_CPT(dev)) {
1932 /* Workaround: Set the timing override bit before enabling the
1933 * pch transcoder. */
1934 reg = TRANS_CHICKEN2(pipe);
1935 val = I915_READ(reg);
1936 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1937 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001938 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001939
Daniel Vetterab9412b2013-05-03 11:49:46 +02001940 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001941 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001942 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001943
1944 if (HAS_PCH_IBX(dev_priv->dev)) {
1945 /*
1946 * make the BPC in transcoder be consistent with
1947 * that in pipeconf reg.
1948 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001949 val &= ~PIPECONF_BPC_MASK;
1950 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001951 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001952
1953 val &= ~TRANS_INTERLACE_MASK;
1954 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001955 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001956 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001957 val |= TRANS_LEGACY_INTERLACED_ILK;
1958 else
1959 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001960 else
1961 val |= TRANS_PROGRESSIVE;
1962
Jesse Barnes040484a2011-01-03 12:14:26 -08001963 I915_WRITE(reg, val | TRANS_ENABLE);
1964 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001965 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001966}
1967
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001968static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001969 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001970{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001971 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001972
1973 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001974 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001975
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001976 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001977 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001978 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001979
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001980 /* Workaround: set timing override bit. */
1981 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001982 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001983 I915_WRITE(_TRANSA_CHICKEN2, val);
1984
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001985 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001986 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001987
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001988 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1989 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001990 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001991 else
1992 val |= TRANS_PROGRESSIVE;
1993
Daniel Vetterab9412b2013-05-03 11:49:46 +02001994 I915_WRITE(LPT_TRANSCONF, val);
1995 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001996 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001997}
1998
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001999static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2000 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002001{
Daniel Vetter23670b322012-11-01 09:15:30 +01002002 struct drm_device *dev = dev_priv->dev;
2003 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002004
2005 /* FDI relies on the transcoder */
2006 assert_fdi_tx_disabled(dev_priv, pipe);
2007 assert_fdi_rx_disabled(dev_priv, pipe);
2008
Jesse Barnes291906f2011-02-02 12:28:03 -08002009 /* Ports must be off as well */
2010 assert_pch_ports_disabled(dev_priv, pipe);
2011
Daniel Vetterab9412b2013-05-03 11:49:46 +02002012 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002013 val = I915_READ(reg);
2014 val &= ~TRANS_ENABLE;
2015 I915_WRITE(reg, val);
2016 /* wait for PCH transcoder off, transcoder state */
2017 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002018 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002019
2020 if (!HAS_PCH_IBX(dev)) {
2021 /* Workaround: Clear the timing override chicken bit again. */
2022 reg = TRANS_CHICKEN2(pipe);
2023 val = I915_READ(reg);
2024 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2025 I915_WRITE(reg, val);
2026 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002027}
2028
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002029static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002030{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002031 u32 val;
2032
Daniel Vetterab9412b2013-05-03 11:49:46 +02002033 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002034 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002035 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002036 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002037 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002038 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002039
2040 /* Workaround: clear timing override bit. */
2041 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002042 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002043 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002044}
2045
2046/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002047 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002048 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002049 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002050 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002051 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002052 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002053static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002054{
Paulo Zanoni03722642014-01-17 13:51:09 -02002055 struct drm_device *dev = crtc->base.dev;
2056 struct drm_i915_private *dev_priv = dev->dev_private;
2057 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002058 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2059 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002060 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002061 int reg;
2062 u32 val;
2063
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002064 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002065 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002066 assert_sprites_disabled(dev_priv, pipe);
2067
Paulo Zanoni681e5812012-12-06 11:12:38 -02002068 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002069 pch_transcoder = TRANSCODER_A;
2070 else
2071 pch_transcoder = pipe;
2072
Jesse Barnesb24e7172011-01-04 15:09:30 -08002073 /*
2074 * A pipe without a PLL won't actually be able to drive bits from
2075 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2076 * need the check.
2077 */
2078 if (!HAS_PCH_SPLIT(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002079 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002080 assert_dsi_pll_enabled(dev_priv);
2081 else
2082 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002083 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002084 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002085 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002086 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002087 assert_fdi_tx_pll_enabled(dev_priv,
2088 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002089 }
2090 /* FIXME: assert CPU port conditions for SNB+ */
2091 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002092
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002093 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002094 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002095 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002096 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2097 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002098 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002099 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002100
2101 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002102 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002103}
2104
2105/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002106 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002107 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002108 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002109 * Disable the pipe of @crtc, making sure that various hardware
2110 * specific requirements are met, if applicable, e.g. plane
2111 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002112 *
2113 * Will wait until the pipe has shut down before returning.
2114 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002115static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002116{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002117 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002118 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002119 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002120 int reg;
2121 u32 val;
2122
2123 /*
2124 * Make sure planes won't keep trying to pump pixels to us,
2125 * or we might hang the display.
2126 */
2127 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002128 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002129 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002130
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002131 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002132 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002133 if ((val & PIPECONF_ENABLE) == 0)
2134 return;
2135
Ville Syrjälä67adc642014-08-15 01:21:57 +03002136 /*
2137 * Double wide has implications for planes
2138 * so best keep it disabled when not needed.
2139 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002140 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002141 val &= ~PIPECONF_DOUBLE_WIDE;
2142
2143 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002144 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2145 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002146 val &= ~PIPECONF_ENABLE;
2147
2148 I915_WRITE(reg, val);
2149 if ((val & PIPECONF_ENABLE) == 0)
2150 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002151}
2152
Keith Packardd74362c2011-07-28 14:47:14 -07002153/*
2154 * Plane regs are double buffered, going from enabled->disabled needs a
2155 * trigger in order to latch. The display address reg provides this.
2156 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002157void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2158 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002159{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002160 struct drm_device *dev = dev_priv->dev;
2161 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002162
2163 I915_WRITE(reg, I915_READ(reg));
2164 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002165}
2166
Jesse Barnesb24e7172011-01-04 15:09:30 -08002167/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002168 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002169 * @plane: plane to be enabled
2170 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002171 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002172 * Enable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002173 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002174static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2175 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002176{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002177 struct drm_device *dev = plane->dev;
2178 struct drm_i915_private *dev_priv = dev->dev_private;
2179 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002180
2181 /* If the pipe isn't enabled, we can't pump pixels and may hang */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002182 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002183
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002184 if (intel_crtc->primary_enabled)
2185 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002186
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002187 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002188
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002189 dev_priv->display.update_primary_plane(crtc, plane->fb,
2190 crtc->x, crtc->y);
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002191
2192 /*
2193 * BDW signals flip done immediately if the plane
2194 * is disabled, even if the plane enable is already
2195 * armed to occur at the next vblank :(
2196 */
2197 if (IS_BROADWELL(dev))
2198 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002199}
2200
Jesse Barnesb24e7172011-01-04 15:09:30 -08002201/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002202 * intel_disable_primary_hw_plane - disable the primary hardware plane
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002203 * @plane: plane to be disabled
2204 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002205 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002206 * Disable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002207 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002208static void intel_disable_primary_hw_plane(struct drm_plane *plane,
2209 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002210{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002211 struct drm_device *dev = plane->dev;
2212 struct drm_i915_private *dev_priv = dev->dev_private;
2213 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2214
Matt Roper32b7eee2014-12-24 07:59:06 -08002215 if (WARN_ON(!intel_crtc->active))
2216 return;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002217
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002218 if (!intel_crtc->primary_enabled)
2219 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002220
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002221 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002222
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002223 dev_priv->display.update_primary_plane(crtc, plane->fb,
2224 crtc->x, crtc->y);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002225}
2226
Chris Wilson693db182013-03-05 14:52:39 +00002227static bool need_vtd_wa(struct drm_device *dev)
2228{
2229#ifdef CONFIG_INTEL_IOMMU
2230 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2231 return true;
2232#endif
2233 return false;
2234}
2235
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002236unsigned int
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002237intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
2238 uint64_t fb_format_modifier)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002239{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002240 unsigned int tile_height;
2241 uint32_t pixel_bytes;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002242
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002243 switch (fb_format_modifier) {
2244 case DRM_FORMAT_MOD_NONE:
2245 tile_height = 1;
2246 break;
2247 case I915_FORMAT_MOD_X_TILED:
2248 tile_height = IS_GEN2(dev) ? 16 : 8;
2249 break;
2250 case I915_FORMAT_MOD_Y_TILED:
2251 tile_height = 32;
2252 break;
2253 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002254 pixel_bytes = drm_format_plane_cpp(pixel_format, 0);
2255 switch (pixel_bytes) {
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002256 default:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002257 case 1:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002258 tile_height = 64;
2259 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002260 case 2:
2261 case 4:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002262 tile_height = 32;
2263 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002264 case 8:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002265 tile_height = 16;
2266 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002267 case 16:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002268 WARN_ONCE(1,
2269 "128-bit pixels are not supported for display!");
2270 tile_height = 16;
2271 break;
2272 }
2273 break;
2274 default:
2275 MISSING_CASE(fb_format_modifier);
2276 tile_height = 1;
2277 break;
2278 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002279
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002280 return tile_height;
2281}
2282
2283unsigned int
2284intel_fb_align_height(struct drm_device *dev, unsigned int height,
2285 uint32_t pixel_format, uint64_t fb_format_modifier)
2286{
2287 return ALIGN(height, intel_tile_height(dev, pixel_format,
2288 fb_format_modifier));
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002289}
2290
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002291static int
2292intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2293 const struct drm_plane_state *plane_state)
2294{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002295 struct intel_rotation_info *info = &view->rotation_info;
2296 static const struct i915_ggtt_view rotated_view =
2297 { .type = I915_GGTT_VIEW_ROTATED };
2298
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002299 *view = i915_ggtt_view_normal;
2300
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002301 if (!plane_state)
2302 return 0;
2303
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002304 if (!intel_rotation_90_or_270(plane_state->rotation))
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002305 return 0;
2306
2307 *view = rotated_view;
2308
2309 info->height = fb->height;
2310 info->pixel_format = fb->pixel_format;
2311 info->pitch = fb->pitches[0];
2312 info->fb_modifier = fb->modifier[0];
2313
2314 if (!(info->fb_modifier == I915_FORMAT_MOD_Y_TILED ||
2315 info->fb_modifier == I915_FORMAT_MOD_Yf_TILED)) {
2316 DRM_DEBUG_KMS(
2317 "Y or Yf tiling is needed for 90/270 rotation!\n");
2318 return -EINVAL;
2319 }
2320
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002321 return 0;
2322}
2323
Chris Wilson127bd2a2010-07-23 23:32:05 +01002324int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002325intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2326 struct drm_framebuffer *fb,
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002327 const struct drm_plane_state *plane_state,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002328 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002329{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002330 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002331 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002332 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002333 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002334 u32 alignment;
2335 int ret;
2336
Matt Roperebcdd392014-07-09 16:22:11 -07002337 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2338
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002339 switch (fb->modifier[0]) {
2340 case DRM_FORMAT_MOD_NONE:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002341 if (INTEL_INFO(dev)->gen >= 9)
2342 alignment = 256 * 1024;
2343 else if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
Chris Wilson534843d2010-07-05 18:01:46 +01002344 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002345 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002346 alignment = 4 * 1024;
2347 else
2348 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002349 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002350 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002351 if (INTEL_INFO(dev)->gen >= 9)
2352 alignment = 256 * 1024;
2353 else {
2354 /* pin() will align the object as required by fence */
2355 alignment = 0;
2356 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002357 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002358 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002359 case I915_FORMAT_MOD_Yf_TILED:
2360 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2361 "Y tiling bo slipped through, driver bug!\n"))
2362 return -EINVAL;
2363 alignment = 1 * 1024 * 1024;
2364 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002365 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002366 MISSING_CASE(fb->modifier[0]);
2367 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002368 }
2369
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002370 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2371 if (ret)
2372 return ret;
2373
Chris Wilson693db182013-03-05 14:52:39 +00002374 /* Note that the w/a also requires 64 PTE of padding following the
2375 * bo. We currently fill all unused PTE with the shadow page and so
2376 * we should always have valid PTE following the scanout preventing
2377 * the VT-d warning.
2378 */
2379 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2380 alignment = 256 * 1024;
2381
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002382 /*
2383 * Global gtt pte registers are special registers which actually forward
2384 * writes to a chunk of system memory. Which means that there is no risk
2385 * that the register values disappear as soon as we call
2386 * intel_runtime_pm_put(), so it is correct to wrap only the
2387 * pin/unpin/fence and not more.
2388 */
2389 intel_runtime_pm_get(dev_priv);
2390
Chris Wilsonce453d82011-02-21 14:43:56 +00002391 dev_priv->mm.interruptible = false;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002392 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002393 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002394 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002395 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002396
2397 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2398 * fence, whereas 965+ only requires a fence if using
2399 * framebuffer compression. For simplicity, we always install
2400 * a fence as the cost is not that onerous.
2401 */
Chris Wilson06d98132012-04-17 15:31:24 +01002402 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002403 if (ret)
2404 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002405
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002406 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002407
Chris Wilsonce453d82011-02-21 14:43:56 +00002408 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002409 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002410 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002411
2412err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002413 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilsonce453d82011-02-21 14:43:56 +00002414err_interruptible:
2415 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002416 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002417 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002418}
2419
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002420static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2421 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002422{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002423 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002424 struct i915_ggtt_view view;
2425 int ret;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002426
Matt Roperebcdd392014-07-09 16:22:11 -07002427 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2428
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002429 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2430 WARN_ONCE(ret, "Couldn't get view from plane state!");
2431
Chris Wilson1690e1e2011-12-14 13:57:08 +01002432 i915_gem_object_unpin_fence(obj);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002433 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002434}
2435
Daniel Vetterc2c75132012-07-05 12:17:30 +02002436/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2437 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002438unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2439 unsigned int tiling_mode,
2440 unsigned int cpp,
2441 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002442{
Chris Wilsonbc752862013-02-21 20:04:31 +00002443 if (tiling_mode != I915_TILING_NONE) {
2444 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002445
Chris Wilsonbc752862013-02-21 20:04:31 +00002446 tile_rows = *y / 8;
2447 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002448
Chris Wilsonbc752862013-02-21 20:04:31 +00002449 tiles = *x / (512/cpp);
2450 *x %= 512/cpp;
2451
2452 return tile_rows * pitch * 8 + tiles * 4096;
2453 } else {
2454 unsigned int offset;
2455
2456 offset = *y * pitch + *x * cpp;
2457 *y = 0;
2458 *x = (offset & 4095) / cpp;
2459 return offset & -4096;
2460 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002461}
2462
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002463static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002464{
2465 switch (format) {
2466 case DISPPLANE_8BPP:
2467 return DRM_FORMAT_C8;
2468 case DISPPLANE_BGRX555:
2469 return DRM_FORMAT_XRGB1555;
2470 case DISPPLANE_BGRX565:
2471 return DRM_FORMAT_RGB565;
2472 default:
2473 case DISPPLANE_BGRX888:
2474 return DRM_FORMAT_XRGB8888;
2475 case DISPPLANE_RGBX888:
2476 return DRM_FORMAT_XBGR8888;
2477 case DISPPLANE_BGRX101010:
2478 return DRM_FORMAT_XRGB2101010;
2479 case DISPPLANE_RGBX101010:
2480 return DRM_FORMAT_XBGR2101010;
2481 }
2482}
2483
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002484static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2485{
2486 switch (format) {
2487 case PLANE_CTL_FORMAT_RGB_565:
2488 return DRM_FORMAT_RGB565;
2489 default:
2490 case PLANE_CTL_FORMAT_XRGB_8888:
2491 if (rgb_order) {
2492 if (alpha)
2493 return DRM_FORMAT_ABGR8888;
2494 else
2495 return DRM_FORMAT_XBGR8888;
2496 } else {
2497 if (alpha)
2498 return DRM_FORMAT_ARGB8888;
2499 else
2500 return DRM_FORMAT_XRGB8888;
2501 }
2502 case PLANE_CTL_FORMAT_XRGB_2101010:
2503 if (rgb_order)
2504 return DRM_FORMAT_XBGR2101010;
2505 else
2506 return DRM_FORMAT_XRGB2101010;
2507 }
2508}
2509
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002510static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002511intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2512 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002513{
2514 struct drm_device *dev = crtc->base.dev;
2515 struct drm_i915_gem_object *obj = NULL;
2516 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002517 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002518 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2519 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2520 PAGE_SIZE);
2521
2522 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002523
Chris Wilsonff2652e2014-03-10 08:07:02 +00002524 if (plane_config->size == 0)
2525 return false;
2526
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002527 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2528 base_aligned,
2529 base_aligned,
2530 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002531 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002532 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002533
Damien Lespiau49af4492015-01-20 12:51:44 +00002534 obj->tiling_mode = plane_config->tiling;
2535 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002536 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002537
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002538 mode_cmd.pixel_format = fb->pixel_format;
2539 mode_cmd.width = fb->width;
2540 mode_cmd.height = fb->height;
2541 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002542 mode_cmd.modifier[0] = fb->modifier[0];
2543 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002544
2545 mutex_lock(&dev->struct_mutex);
2546
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002547 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002548 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002549 DRM_DEBUG_KMS("intel fb init failed\n");
2550 goto out_unref_obj;
2551 }
2552
Daniel Vettera071fa02014-06-18 23:28:09 +02002553 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002554 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002555
Daniel Vetterf6936e22015-03-26 12:17:05 +01002556 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002557 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002558
2559out_unref_obj:
2560 drm_gem_object_unreference(&obj->base);
2561 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002562 return false;
2563}
2564
Matt Roperafd65eb2015-02-03 13:10:04 -08002565/* Update plane->state->fb to match plane->fb after driver-internal updates */
2566static void
2567update_state_fb(struct drm_plane *plane)
2568{
2569 if (plane->fb == plane->state->fb)
2570 return;
2571
2572 if (plane->state->fb)
2573 drm_framebuffer_unreference(plane->state->fb);
2574 plane->state->fb = plane->fb;
2575 if (plane->state->fb)
2576 drm_framebuffer_reference(plane->state->fb);
2577}
2578
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002579static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002580intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2581 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002582{
2583 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002584 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002585 struct drm_crtc *c;
2586 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002587 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002588
Damien Lespiau2d140302015-02-05 17:22:18 +00002589 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002590 return;
2591
Daniel Vetterf6936e22015-03-26 12:17:05 +01002592 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Damien Lespiaufb9981a2015-02-05 19:24:25 +00002593 struct drm_plane *primary = intel_crtc->base.primary;
2594
2595 primary->fb = &plane_config->fb->base;
2596 primary->state->crtc = &intel_crtc->base;
Daniel Vetter5097f8c2015-03-25 18:30:38 +01002597 primary->crtc = &intel_crtc->base;
Damien Lespiaufb9981a2015-02-05 19:24:25 +00002598 update_state_fb(primary);
2599
Jesse Barnes484b41d2014-03-07 08:57:55 -08002600 return;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002601 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002602
Damien Lespiau2d140302015-02-05 17:22:18 +00002603 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002604
2605 /*
2606 * Failed to alloc the obj, check to see if we should share
2607 * an fb with another CRTC instead
2608 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002609 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002610 i = to_intel_crtc(c);
2611
2612 if (c == &intel_crtc->base)
2613 continue;
2614
Matt Roper2ff8fde2014-07-08 07:50:07 -07002615 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002616 continue;
2617
Matt Roper2ff8fde2014-07-08 07:50:07 -07002618 obj = intel_fb_obj(c->primary->fb);
2619 if (obj == NULL)
2620 continue;
2621
2622 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Damien Lespiaufb9981a2015-02-05 19:24:25 +00002623 struct drm_plane *primary = intel_crtc->base.primary;
2624
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002625 if (obj->tiling_mode != I915_TILING_NONE)
2626 dev_priv->preserve_bios_swizzle = true;
2627
Dave Airlie66e514c2014-04-03 07:51:54 +10002628 drm_framebuffer_reference(c->primary->fb);
Damien Lespiaufb9981a2015-02-05 19:24:25 +00002629 primary->fb = c->primary->fb;
2630 primary->state->crtc = &intel_crtc->base;
Daniel Vetter5097f8c2015-03-25 18:30:38 +01002631 primary->crtc = &intel_crtc->base;
Damien Lespiau5ba76c42015-02-05 17:22:15 +00002632 update_state_fb(intel_crtc->base.primary);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002633 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002634 break;
2635 }
2636 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002637}
2638
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002639static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2640 struct drm_framebuffer *fb,
2641 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002642{
2643 struct drm_device *dev = crtc->dev;
2644 struct drm_i915_private *dev_priv = dev->dev_private;
2645 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002646 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002647 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002648 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002649 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002650 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302651 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002652
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002653 if (!intel_crtc->primary_enabled) {
2654 I915_WRITE(reg, 0);
2655 if (INTEL_INFO(dev)->gen >= 4)
2656 I915_WRITE(DSPSURF(plane), 0);
2657 else
2658 I915_WRITE(DSPADDR(plane), 0);
2659 POSTING_READ(reg);
2660 return;
2661 }
2662
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002663 obj = intel_fb_obj(fb);
2664 if (WARN_ON(obj == NULL))
2665 return;
2666
2667 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2668
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002669 dspcntr = DISPPLANE_GAMMA_ENABLE;
2670
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002671 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002672
2673 if (INTEL_INFO(dev)->gen < 4) {
2674 if (intel_crtc->pipe == PIPE_B)
2675 dspcntr |= DISPPLANE_SEL_PIPE_B;
2676
2677 /* pipesrc and dspsize control the size that is scaled from,
2678 * which should always be the user's requested size.
2679 */
2680 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002681 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2682 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002683 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002684 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2685 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002686 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2687 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002688 I915_WRITE(PRIMPOS(plane), 0);
2689 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002690 }
2691
Ville Syrjälä57779d02012-10-31 17:50:14 +02002692 switch (fb->pixel_format) {
2693 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002694 dspcntr |= DISPPLANE_8BPP;
2695 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002696 case DRM_FORMAT_XRGB1555:
2697 case DRM_FORMAT_ARGB1555:
2698 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002699 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002700 case DRM_FORMAT_RGB565:
2701 dspcntr |= DISPPLANE_BGRX565;
2702 break;
2703 case DRM_FORMAT_XRGB8888:
2704 case DRM_FORMAT_ARGB8888:
2705 dspcntr |= DISPPLANE_BGRX888;
2706 break;
2707 case DRM_FORMAT_XBGR8888:
2708 case DRM_FORMAT_ABGR8888:
2709 dspcntr |= DISPPLANE_RGBX888;
2710 break;
2711 case DRM_FORMAT_XRGB2101010:
2712 case DRM_FORMAT_ARGB2101010:
2713 dspcntr |= DISPPLANE_BGRX101010;
2714 break;
2715 case DRM_FORMAT_XBGR2101010:
2716 case DRM_FORMAT_ABGR2101010:
2717 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002718 break;
2719 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002720 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002721 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002722
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002723 if (INTEL_INFO(dev)->gen >= 4 &&
2724 obj->tiling_mode != I915_TILING_NONE)
2725 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002726
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002727 if (IS_G4X(dev))
2728 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2729
Ville Syrjäläb98971272014-08-27 16:51:22 +03002730 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002731
Daniel Vetterc2c75132012-07-05 12:17:30 +02002732 if (INTEL_INFO(dev)->gen >= 4) {
2733 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002734 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002735 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002736 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002737 linear_offset -= intel_crtc->dspaddr_offset;
2738 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002739 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002740 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002741
Matt Roper8e7d6882015-01-21 16:35:41 -08002742 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302743 dspcntr |= DISPPLANE_ROTATE_180;
2744
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002745 x += (intel_crtc->config->pipe_src_w - 1);
2746 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302747
2748 /* Finding the last pixel of the last line of the display
2749 data and adding to linear_offset*/
2750 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002751 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2752 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302753 }
2754
2755 I915_WRITE(reg, dspcntr);
2756
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002757 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002758 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002759 I915_WRITE(DSPSURF(plane),
2760 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002761 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002762 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002763 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002764 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002765 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002766}
2767
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002768static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2769 struct drm_framebuffer *fb,
2770 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002771{
2772 struct drm_device *dev = crtc->dev;
2773 struct drm_i915_private *dev_priv = dev->dev_private;
2774 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002775 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002776 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002777 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002778 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002779 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302780 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002781
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002782 if (!intel_crtc->primary_enabled) {
2783 I915_WRITE(reg, 0);
2784 I915_WRITE(DSPSURF(plane), 0);
2785 POSTING_READ(reg);
2786 return;
2787 }
2788
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002789 obj = intel_fb_obj(fb);
2790 if (WARN_ON(obj == NULL))
2791 return;
2792
2793 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2794
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002795 dspcntr = DISPPLANE_GAMMA_ENABLE;
2796
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002797 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002798
2799 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2800 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2801
Ville Syrjälä57779d02012-10-31 17:50:14 +02002802 switch (fb->pixel_format) {
2803 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002804 dspcntr |= DISPPLANE_8BPP;
2805 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002806 case DRM_FORMAT_RGB565:
2807 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002808 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002809 case DRM_FORMAT_XRGB8888:
2810 case DRM_FORMAT_ARGB8888:
2811 dspcntr |= DISPPLANE_BGRX888;
2812 break;
2813 case DRM_FORMAT_XBGR8888:
2814 case DRM_FORMAT_ABGR8888:
2815 dspcntr |= DISPPLANE_RGBX888;
2816 break;
2817 case DRM_FORMAT_XRGB2101010:
2818 case DRM_FORMAT_ARGB2101010:
2819 dspcntr |= DISPPLANE_BGRX101010;
2820 break;
2821 case DRM_FORMAT_XBGR2101010:
2822 case DRM_FORMAT_ABGR2101010:
2823 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002824 break;
2825 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002826 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002827 }
2828
2829 if (obj->tiling_mode != I915_TILING_NONE)
2830 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002831
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002832 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002833 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002834
Ville Syrjäläb98971272014-08-27 16:51:22 +03002835 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002836 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002837 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002838 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002839 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002840 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002841 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302842 dspcntr |= DISPPLANE_ROTATE_180;
2843
2844 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002845 x += (intel_crtc->config->pipe_src_w - 1);
2846 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302847
2848 /* Finding the last pixel of the last line of the display
2849 data and adding to linear_offset*/
2850 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002851 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2852 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302853 }
2854 }
2855
2856 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002857
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002858 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002859 I915_WRITE(DSPSURF(plane),
2860 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002861 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002862 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2863 } else {
2864 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2865 I915_WRITE(DSPLINOFF(plane), linear_offset);
2866 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002867 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002868}
2869
Damien Lespiaub3218032015-02-27 11:15:18 +00002870u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2871 uint32_t pixel_format)
2872{
2873 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2874
2875 /*
2876 * The stride is either expressed as a multiple of 64 bytes
2877 * chunks for linear buffers or in number of tiles for tiled
2878 * buffers.
2879 */
2880 switch (fb_modifier) {
2881 case DRM_FORMAT_MOD_NONE:
2882 return 64;
2883 case I915_FORMAT_MOD_X_TILED:
2884 if (INTEL_INFO(dev)->gen == 2)
2885 return 128;
2886 return 512;
2887 case I915_FORMAT_MOD_Y_TILED:
2888 /* No need to check for old gens and Y tiling since this is
2889 * about the display engine and those will be blocked before
2890 * we get here.
2891 */
2892 return 128;
2893 case I915_FORMAT_MOD_Yf_TILED:
2894 if (bits_per_pixel == 8)
2895 return 64;
2896 else
2897 return 128;
2898 default:
2899 MISSING_CASE(fb_modifier);
2900 return 64;
2901 }
2902}
2903
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002904unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
2905 struct drm_i915_gem_object *obj)
2906{
2907 enum i915_ggtt_view_type view = I915_GGTT_VIEW_NORMAL;
2908
2909 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
2910 view = I915_GGTT_VIEW_ROTATED;
2911
2912 return i915_gem_obj_ggtt_offset_view(obj, view);
2913}
2914
Damien Lespiau70d21f02013-07-03 21:06:04 +01002915static void skylake_update_primary_plane(struct drm_crtc *crtc,
2916 struct drm_framebuffer *fb,
2917 int x, int y)
2918{
2919 struct drm_device *dev = crtc->dev;
2920 struct drm_i915_private *dev_priv = dev->dev_private;
2921 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Damien Lespiau70d21f02013-07-03 21:06:04 +01002922 struct drm_i915_gem_object *obj;
2923 int pipe = intel_crtc->pipe;
Damien Lespiaub3218032015-02-27 11:15:18 +00002924 u32 plane_ctl, stride_div;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002925 unsigned long surf_addr;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002926
2927 if (!intel_crtc->primary_enabled) {
2928 I915_WRITE(PLANE_CTL(pipe, 0), 0);
2929 I915_WRITE(PLANE_SURF(pipe, 0), 0);
2930 POSTING_READ(PLANE_CTL(pipe, 0));
2931 return;
2932 }
2933
2934 plane_ctl = PLANE_CTL_ENABLE |
2935 PLANE_CTL_PIPE_GAMMA_ENABLE |
2936 PLANE_CTL_PIPE_CSC_ENABLE;
2937
2938 switch (fb->pixel_format) {
2939 case DRM_FORMAT_RGB565:
2940 plane_ctl |= PLANE_CTL_FORMAT_RGB_565;
2941 break;
2942 case DRM_FORMAT_XRGB8888:
2943 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2944 break;
Jani Nikulaf75fb422015-02-10 13:15:49 +02002945 case DRM_FORMAT_ARGB8888:
2946 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2947 plane_ctl |= PLANE_CTL_ALPHA_SW_PREMULTIPLY;
2948 break;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002949 case DRM_FORMAT_XBGR8888:
2950 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2951 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2952 break;
Jani Nikulaf75fb422015-02-10 13:15:49 +02002953 case DRM_FORMAT_ABGR8888:
2954 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2955 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2956 plane_ctl |= PLANE_CTL_ALPHA_SW_PREMULTIPLY;
2957 break;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002958 case DRM_FORMAT_XRGB2101010:
2959 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2960 break;
2961 case DRM_FORMAT_XBGR2101010:
2962 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2963 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2964 break;
2965 default:
2966 BUG();
2967 }
2968
Daniel Vetter30af77c2015-02-10 17:16:11 +00002969 switch (fb->modifier[0]) {
2970 case DRM_FORMAT_MOD_NONE:
Damien Lespiau70d21f02013-07-03 21:06:04 +01002971 break;
Daniel Vetter30af77c2015-02-10 17:16:11 +00002972 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau70d21f02013-07-03 21:06:04 +01002973 plane_ctl |= PLANE_CTL_TILED_X;
Damien Lespiaub3218032015-02-27 11:15:18 +00002974 break;
2975 case I915_FORMAT_MOD_Y_TILED:
2976 plane_ctl |= PLANE_CTL_TILED_Y;
2977 break;
2978 case I915_FORMAT_MOD_Yf_TILED:
2979 plane_ctl |= PLANE_CTL_TILED_YF;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002980 break;
2981 default:
Damien Lespiaub3218032015-02-27 11:15:18 +00002982 MISSING_CASE(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01002983 }
2984
2985 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Matt Roper8e7d6882015-01-21 16:35:41 -08002986 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180))
Sonika Jindal1447dde2014-10-04 10:53:31 +01002987 plane_ctl |= PLANE_CTL_ROTATE_180;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002988
Damien Lespiaub3218032015-02-27 11:15:18 +00002989 obj = intel_fb_obj(fb);
2990 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
2991 fb->pixel_format);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002992 surf_addr = intel_plane_obj_offset(to_intel_plane(crtc->primary), obj);
Damien Lespiaub3218032015-02-27 11:15:18 +00002993
Damien Lespiau70d21f02013-07-03 21:06:04 +01002994 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Damien Lespiau70d21f02013-07-03 21:06:04 +01002995 I915_WRITE(PLANE_POS(pipe, 0), 0);
2996 I915_WRITE(PLANE_OFFSET(pipe, 0), (y << 16) | x);
2997 I915_WRITE(PLANE_SIZE(pipe, 0),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002998 (intel_crtc->config->pipe_src_h - 1) << 16 |
2999 (intel_crtc->config->pipe_src_w - 1));
Damien Lespiaub3218032015-02-27 11:15:18 +00003000 I915_WRITE(PLANE_STRIDE(pipe, 0), fb->pitches[0] / stride_div);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003001 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003002
3003 POSTING_READ(PLANE_SURF(pipe, 0));
3004}
3005
Jesse Barnes17638cd2011-06-24 12:19:23 -07003006/* Assume fb object is pinned & idle & fenced and just update base pointers */
3007static int
3008intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3009 int x, int y, enum mode_set_atomic state)
3010{
3011 struct drm_device *dev = crtc->dev;
3012 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003013
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01003014 if (dev_priv->display.disable_fbc)
3015 dev_priv->display.disable_fbc(dev);
Jesse Barnes81255562010-08-02 12:07:50 -07003016
Daniel Vetter29b9bde2014-04-24 23:55:01 +02003017 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3018
3019 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003020}
3021
Ville Syrjälä75147472014-11-24 18:28:11 +02003022static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003023{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003024 struct drm_crtc *crtc;
3025
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003026 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003027 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3028 enum plane plane = intel_crtc->plane;
3029
3030 intel_prepare_page_flip(dev, plane);
3031 intel_finish_page_flip_plane(dev, plane);
3032 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003033}
3034
3035static void intel_update_primary_planes(struct drm_device *dev)
3036{
3037 struct drm_i915_private *dev_priv = dev->dev_private;
3038 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003039
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003040 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003041 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3042
Rob Clark51fd3712013-11-19 12:10:12 -05003043 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003044 /*
3045 * FIXME: Once we have proper support for primary planes (and
3046 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10003047 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003048 */
Matt Roperf4510a22014-04-01 15:22:40 -07003049 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07003050 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10003051 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07003052 crtc->x,
3053 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05003054 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003055 }
3056}
3057
Ville Syrjälä75147472014-11-24 18:28:11 +02003058void intel_prepare_reset(struct drm_device *dev)
3059{
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003060 struct drm_i915_private *dev_priv = to_i915(dev);
3061 struct intel_crtc *crtc;
3062
Ville Syrjälä75147472014-11-24 18:28:11 +02003063 /* no reset support for gen2 */
3064 if (IS_GEN2(dev))
3065 return;
3066
3067 /* reset doesn't touch the display */
3068 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3069 return;
3070
3071 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003072
3073 /*
3074 * Disabling the crtcs gracefully seems nicer. Also the
3075 * g33 docs say we should at least disable all the planes.
3076 */
3077 for_each_intel_crtc(dev, crtc) {
3078 if (crtc->active)
3079 dev_priv->display.crtc_disable(&crtc->base);
3080 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003081}
3082
3083void intel_finish_reset(struct drm_device *dev)
3084{
3085 struct drm_i915_private *dev_priv = to_i915(dev);
3086
3087 /*
3088 * Flips in the rings will be nuked by the reset,
3089 * so complete all pending flips so that user space
3090 * will get its events and not get stuck.
3091 */
3092 intel_complete_page_flips(dev);
3093
3094 /* no reset support for gen2 */
3095 if (IS_GEN2(dev))
3096 return;
3097
3098 /* reset doesn't touch the display */
3099 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3100 /*
3101 * Flips in the rings have been nuked by the reset,
3102 * so update the base address of all primary
3103 * planes to the the last fb to make sure we're
3104 * showing the correct fb after a reset.
3105 */
3106 intel_update_primary_planes(dev);
3107 return;
3108 }
3109
3110 /*
3111 * The display has been reset as well,
3112 * so need a full re-initialization.
3113 */
3114 intel_runtime_pm_disable_interrupts(dev_priv);
3115 intel_runtime_pm_enable_interrupts(dev_priv);
3116
3117 intel_modeset_init_hw(dev);
3118
3119 spin_lock_irq(&dev_priv->irq_lock);
3120 if (dev_priv->display.hpd_irq_setup)
3121 dev_priv->display.hpd_irq_setup(dev);
3122 spin_unlock_irq(&dev_priv->irq_lock);
3123
3124 intel_modeset_setup_hw_state(dev, true);
3125
3126 intel_hpd_init(dev_priv);
3127
3128 drm_modeset_unlock_all(dev);
3129}
3130
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003131static int
Chris Wilson14667a42012-04-03 17:58:35 +01003132intel_finish_fb(struct drm_framebuffer *old_fb)
3133{
Matt Roper2ff8fde2014-07-08 07:50:07 -07003134 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson14667a42012-04-03 17:58:35 +01003135 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3136 bool was_interruptible = dev_priv->mm.interruptible;
3137 int ret;
3138
Chris Wilson14667a42012-04-03 17:58:35 +01003139 /* Big Hammer, we also need to ensure that any pending
3140 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3141 * current scanout is retired before unpinning the old
3142 * framebuffer.
3143 *
3144 * This should only fail upon a hung GPU, in which case we
3145 * can safely continue.
3146 */
3147 dev_priv->mm.interruptible = false;
3148 ret = i915_gem_object_finish_gpu(obj);
3149 dev_priv->mm.interruptible = was_interruptible;
3150
3151 return ret;
3152}
3153
Chris Wilson7d5e3792014-03-04 13:15:08 +00003154static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3155{
3156 struct drm_device *dev = crtc->dev;
3157 struct drm_i915_private *dev_priv = dev->dev_private;
3158 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003159 bool pending;
3160
3161 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3162 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3163 return false;
3164
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003165 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003166 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003167 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003168
3169 return pending;
3170}
3171
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003172static void intel_update_pipe_size(struct intel_crtc *crtc)
3173{
3174 struct drm_device *dev = crtc->base.dev;
3175 struct drm_i915_private *dev_priv = dev->dev_private;
3176 const struct drm_display_mode *adjusted_mode;
3177
3178 if (!i915.fastboot)
3179 return;
3180
3181 /*
3182 * Update pipe size and adjust fitter if needed: the reason for this is
3183 * that in compute_mode_changes we check the native mode (not the pfit
3184 * mode) to see if we can flip rather than do a full mode set. In the
3185 * fastboot case, we'll flip, but if we don't update the pipesrc and
3186 * pfit state, we'll end up with a big fb scanned out into the wrong
3187 * sized surface.
3188 *
3189 * To fix this properly, we need to hoist the checks up into
3190 * compute_mode_changes (or above), check the actual pfit state and
3191 * whether the platform allows pfit disable with pipe active, and only
3192 * then update the pipesrc and pfit state, even on the flip path.
3193 */
3194
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003195 adjusted_mode = &crtc->config->base.adjusted_mode;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003196
3197 I915_WRITE(PIPESRC(crtc->pipe),
3198 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
3199 (adjusted_mode->crtc_vdisplay - 1));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003200 if (!crtc->config->pch_pfit.enabled &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03003201 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3202 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003203 I915_WRITE(PF_CTL(crtc->pipe), 0);
3204 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
3205 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
3206 }
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003207 crtc->config->pipe_src_w = adjusted_mode->crtc_hdisplay;
3208 crtc->config->pipe_src_h = adjusted_mode->crtc_vdisplay;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003209}
3210
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003211static void intel_fdi_normal_train(struct drm_crtc *crtc)
3212{
3213 struct drm_device *dev = crtc->dev;
3214 struct drm_i915_private *dev_priv = dev->dev_private;
3215 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3216 int pipe = intel_crtc->pipe;
3217 u32 reg, temp;
3218
3219 /* enable normal train */
3220 reg = FDI_TX_CTL(pipe);
3221 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003222 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003223 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3224 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003225 } else {
3226 temp &= ~FDI_LINK_TRAIN_NONE;
3227 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003228 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003229 I915_WRITE(reg, temp);
3230
3231 reg = FDI_RX_CTL(pipe);
3232 temp = I915_READ(reg);
3233 if (HAS_PCH_CPT(dev)) {
3234 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3235 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3236 } else {
3237 temp &= ~FDI_LINK_TRAIN_NONE;
3238 temp |= FDI_LINK_TRAIN_NONE;
3239 }
3240 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3241
3242 /* wait one idle pattern time */
3243 POSTING_READ(reg);
3244 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003245
3246 /* IVB wants error correction enabled */
3247 if (IS_IVYBRIDGE(dev))
3248 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3249 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003250}
3251
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003252/* The FDI link training functions for ILK/Ibexpeak. */
3253static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3254{
3255 struct drm_device *dev = crtc->dev;
3256 struct drm_i915_private *dev_priv = dev->dev_private;
3257 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3258 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003259 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003260
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003261 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003262 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003263
Adam Jacksone1a44742010-06-25 15:32:14 -04003264 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3265 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003266 reg = FDI_RX_IMR(pipe);
3267 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003268 temp &= ~FDI_RX_SYMBOL_LOCK;
3269 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003270 I915_WRITE(reg, temp);
3271 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003272 udelay(150);
3273
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003274 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003275 reg = FDI_TX_CTL(pipe);
3276 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003277 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003278 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003279 temp &= ~FDI_LINK_TRAIN_NONE;
3280 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003281 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003282
Chris Wilson5eddb702010-09-11 13:48:45 +01003283 reg = FDI_RX_CTL(pipe);
3284 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003285 temp &= ~FDI_LINK_TRAIN_NONE;
3286 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003287 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3288
3289 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003290 udelay(150);
3291
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003292 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003293 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3294 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3295 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003296
Chris Wilson5eddb702010-09-11 13:48:45 +01003297 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003298 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003299 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003300 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3301
3302 if ((temp & FDI_RX_BIT_LOCK)) {
3303 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003304 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003305 break;
3306 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003307 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003308 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003309 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003310
3311 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003312 reg = FDI_TX_CTL(pipe);
3313 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003314 temp &= ~FDI_LINK_TRAIN_NONE;
3315 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003316 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003317
Chris Wilson5eddb702010-09-11 13:48:45 +01003318 reg = FDI_RX_CTL(pipe);
3319 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003320 temp &= ~FDI_LINK_TRAIN_NONE;
3321 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003322 I915_WRITE(reg, temp);
3323
3324 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003325 udelay(150);
3326
Chris Wilson5eddb702010-09-11 13:48:45 +01003327 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003328 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003329 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003330 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3331
3332 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003333 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003334 DRM_DEBUG_KMS("FDI train 2 done.\n");
3335 break;
3336 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003337 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003338 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003339 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003340
3341 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003342
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003343}
3344
Akshay Joshi0206e352011-08-16 15:34:10 -04003345static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003346 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3347 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3348 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3349 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3350};
3351
3352/* The FDI link training functions for SNB/Cougarpoint. */
3353static void gen6_fdi_link_train(struct drm_crtc *crtc)
3354{
3355 struct drm_device *dev = crtc->dev;
3356 struct drm_i915_private *dev_priv = dev->dev_private;
3357 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3358 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003359 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003360
Adam Jacksone1a44742010-06-25 15:32:14 -04003361 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3362 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003363 reg = FDI_RX_IMR(pipe);
3364 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003365 temp &= ~FDI_RX_SYMBOL_LOCK;
3366 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003367 I915_WRITE(reg, temp);
3368
3369 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003370 udelay(150);
3371
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003372 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003373 reg = FDI_TX_CTL(pipe);
3374 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003375 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003376 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003377 temp &= ~FDI_LINK_TRAIN_NONE;
3378 temp |= FDI_LINK_TRAIN_PATTERN_1;
3379 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3380 /* SNB-B */
3381 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003382 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003383
Daniel Vetterd74cf322012-10-26 10:58:13 +02003384 I915_WRITE(FDI_RX_MISC(pipe),
3385 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3386
Chris Wilson5eddb702010-09-11 13:48:45 +01003387 reg = FDI_RX_CTL(pipe);
3388 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003389 if (HAS_PCH_CPT(dev)) {
3390 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3391 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3392 } else {
3393 temp &= ~FDI_LINK_TRAIN_NONE;
3394 temp |= FDI_LINK_TRAIN_PATTERN_1;
3395 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003396 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3397
3398 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003399 udelay(150);
3400
Akshay Joshi0206e352011-08-16 15:34:10 -04003401 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003402 reg = FDI_TX_CTL(pipe);
3403 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003404 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3405 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003406 I915_WRITE(reg, temp);
3407
3408 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003409 udelay(500);
3410
Sean Paulfa37d392012-03-02 12:53:39 -05003411 for (retry = 0; retry < 5; retry++) {
3412 reg = FDI_RX_IIR(pipe);
3413 temp = I915_READ(reg);
3414 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3415 if (temp & FDI_RX_BIT_LOCK) {
3416 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3417 DRM_DEBUG_KMS("FDI train 1 done.\n");
3418 break;
3419 }
3420 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003421 }
Sean Paulfa37d392012-03-02 12:53:39 -05003422 if (retry < 5)
3423 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003424 }
3425 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003426 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003427
3428 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003429 reg = FDI_TX_CTL(pipe);
3430 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003431 temp &= ~FDI_LINK_TRAIN_NONE;
3432 temp |= FDI_LINK_TRAIN_PATTERN_2;
3433 if (IS_GEN6(dev)) {
3434 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3435 /* SNB-B */
3436 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3437 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003438 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003439
Chris Wilson5eddb702010-09-11 13:48:45 +01003440 reg = FDI_RX_CTL(pipe);
3441 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003442 if (HAS_PCH_CPT(dev)) {
3443 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3444 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3445 } else {
3446 temp &= ~FDI_LINK_TRAIN_NONE;
3447 temp |= FDI_LINK_TRAIN_PATTERN_2;
3448 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003449 I915_WRITE(reg, temp);
3450
3451 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003452 udelay(150);
3453
Akshay Joshi0206e352011-08-16 15:34:10 -04003454 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003455 reg = FDI_TX_CTL(pipe);
3456 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003457 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3458 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003459 I915_WRITE(reg, temp);
3460
3461 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003462 udelay(500);
3463
Sean Paulfa37d392012-03-02 12:53:39 -05003464 for (retry = 0; retry < 5; retry++) {
3465 reg = FDI_RX_IIR(pipe);
3466 temp = I915_READ(reg);
3467 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3468 if (temp & FDI_RX_SYMBOL_LOCK) {
3469 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3470 DRM_DEBUG_KMS("FDI train 2 done.\n");
3471 break;
3472 }
3473 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003474 }
Sean Paulfa37d392012-03-02 12:53:39 -05003475 if (retry < 5)
3476 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003477 }
3478 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003479 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003480
3481 DRM_DEBUG_KMS("FDI train done.\n");
3482}
3483
Jesse Barnes357555c2011-04-28 15:09:55 -07003484/* Manual link training for Ivy Bridge A0 parts */
3485static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3486{
3487 struct drm_device *dev = crtc->dev;
3488 struct drm_i915_private *dev_priv = dev->dev_private;
3489 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3490 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003491 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003492
3493 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3494 for train result */
3495 reg = FDI_RX_IMR(pipe);
3496 temp = I915_READ(reg);
3497 temp &= ~FDI_RX_SYMBOL_LOCK;
3498 temp &= ~FDI_RX_BIT_LOCK;
3499 I915_WRITE(reg, temp);
3500
3501 POSTING_READ(reg);
3502 udelay(150);
3503
Daniel Vetter01a415f2012-10-27 15:58:40 +02003504 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3505 I915_READ(FDI_RX_IIR(pipe)));
3506
Jesse Barnes139ccd32013-08-19 11:04:55 -07003507 /* Try each vswing and preemphasis setting twice before moving on */
3508 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3509 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003510 reg = FDI_TX_CTL(pipe);
3511 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003512 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3513 temp &= ~FDI_TX_ENABLE;
3514 I915_WRITE(reg, temp);
3515
3516 reg = FDI_RX_CTL(pipe);
3517 temp = I915_READ(reg);
3518 temp &= ~FDI_LINK_TRAIN_AUTO;
3519 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3520 temp &= ~FDI_RX_ENABLE;
3521 I915_WRITE(reg, temp);
3522
3523 /* enable CPU FDI TX and PCH FDI RX */
3524 reg = FDI_TX_CTL(pipe);
3525 temp = I915_READ(reg);
3526 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003527 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003528 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003529 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003530 temp |= snb_b_fdi_train_param[j/2];
3531 temp |= FDI_COMPOSITE_SYNC;
3532 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3533
3534 I915_WRITE(FDI_RX_MISC(pipe),
3535 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3536
3537 reg = FDI_RX_CTL(pipe);
3538 temp = I915_READ(reg);
3539 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3540 temp |= FDI_COMPOSITE_SYNC;
3541 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3542
3543 POSTING_READ(reg);
3544 udelay(1); /* should be 0.5us */
3545
3546 for (i = 0; i < 4; i++) {
3547 reg = FDI_RX_IIR(pipe);
3548 temp = I915_READ(reg);
3549 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3550
3551 if (temp & FDI_RX_BIT_LOCK ||
3552 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3553 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3554 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3555 i);
3556 break;
3557 }
3558 udelay(1); /* should be 0.5us */
3559 }
3560 if (i == 4) {
3561 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3562 continue;
3563 }
3564
3565 /* Train 2 */
3566 reg = FDI_TX_CTL(pipe);
3567 temp = I915_READ(reg);
3568 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3569 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3570 I915_WRITE(reg, temp);
3571
3572 reg = FDI_RX_CTL(pipe);
3573 temp = I915_READ(reg);
3574 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3575 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003576 I915_WRITE(reg, temp);
3577
3578 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003579 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003580
Jesse Barnes139ccd32013-08-19 11:04:55 -07003581 for (i = 0; i < 4; i++) {
3582 reg = FDI_RX_IIR(pipe);
3583 temp = I915_READ(reg);
3584 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003585
Jesse Barnes139ccd32013-08-19 11:04:55 -07003586 if (temp & FDI_RX_SYMBOL_LOCK ||
3587 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3588 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3589 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3590 i);
3591 goto train_done;
3592 }
3593 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003594 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003595 if (i == 4)
3596 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003597 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003598
Jesse Barnes139ccd32013-08-19 11:04:55 -07003599train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003600 DRM_DEBUG_KMS("FDI train done.\n");
3601}
3602
Daniel Vetter88cefb62012-08-12 19:27:14 +02003603static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003604{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003605 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003606 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003607 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003608 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003609
Jesse Barnesc64e3112010-09-10 11:27:03 -07003610
Jesse Barnes0e23b992010-09-10 11:10:00 -07003611 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003612 reg = FDI_RX_CTL(pipe);
3613 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003614 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003615 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003616 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003617 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3618
3619 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003620 udelay(200);
3621
3622 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003623 temp = I915_READ(reg);
3624 I915_WRITE(reg, temp | FDI_PCDCLK);
3625
3626 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003627 udelay(200);
3628
Paulo Zanoni20749732012-11-23 15:30:38 -02003629 /* Enable CPU FDI TX PLL, always on for Ironlake */
3630 reg = FDI_TX_CTL(pipe);
3631 temp = I915_READ(reg);
3632 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3633 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003634
Paulo Zanoni20749732012-11-23 15:30:38 -02003635 POSTING_READ(reg);
3636 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003637 }
3638}
3639
Daniel Vetter88cefb62012-08-12 19:27:14 +02003640static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3641{
3642 struct drm_device *dev = intel_crtc->base.dev;
3643 struct drm_i915_private *dev_priv = dev->dev_private;
3644 int pipe = intel_crtc->pipe;
3645 u32 reg, temp;
3646
3647 /* Switch from PCDclk to Rawclk */
3648 reg = FDI_RX_CTL(pipe);
3649 temp = I915_READ(reg);
3650 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3651
3652 /* Disable CPU FDI TX PLL */
3653 reg = FDI_TX_CTL(pipe);
3654 temp = I915_READ(reg);
3655 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3656
3657 POSTING_READ(reg);
3658 udelay(100);
3659
3660 reg = FDI_RX_CTL(pipe);
3661 temp = I915_READ(reg);
3662 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3663
3664 /* Wait for the clocks to turn off. */
3665 POSTING_READ(reg);
3666 udelay(100);
3667}
3668
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003669static void ironlake_fdi_disable(struct drm_crtc *crtc)
3670{
3671 struct drm_device *dev = crtc->dev;
3672 struct drm_i915_private *dev_priv = dev->dev_private;
3673 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3674 int pipe = intel_crtc->pipe;
3675 u32 reg, temp;
3676
3677 /* disable CPU FDI tx and PCH FDI rx */
3678 reg = FDI_TX_CTL(pipe);
3679 temp = I915_READ(reg);
3680 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3681 POSTING_READ(reg);
3682
3683 reg = FDI_RX_CTL(pipe);
3684 temp = I915_READ(reg);
3685 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003686 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003687 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3688
3689 POSTING_READ(reg);
3690 udelay(100);
3691
3692 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003693 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003694 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003695
3696 /* still set train pattern 1 */
3697 reg = FDI_TX_CTL(pipe);
3698 temp = I915_READ(reg);
3699 temp &= ~FDI_LINK_TRAIN_NONE;
3700 temp |= FDI_LINK_TRAIN_PATTERN_1;
3701 I915_WRITE(reg, temp);
3702
3703 reg = FDI_RX_CTL(pipe);
3704 temp = I915_READ(reg);
3705 if (HAS_PCH_CPT(dev)) {
3706 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3707 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3708 } else {
3709 temp &= ~FDI_LINK_TRAIN_NONE;
3710 temp |= FDI_LINK_TRAIN_PATTERN_1;
3711 }
3712 /* BPC in FDI rx is consistent with that in PIPECONF */
3713 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003714 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003715 I915_WRITE(reg, temp);
3716
3717 POSTING_READ(reg);
3718 udelay(100);
3719}
3720
Chris Wilson5dce5b932014-01-20 10:17:36 +00003721bool intel_has_pending_fb_unpin(struct drm_device *dev)
3722{
3723 struct intel_crtc *crtc;
3724
3725 /* Note that we don't need to be called with mode_config.lock here
3726 * as our list of CRTC objects is static for the lifetime of the
3727 * device and so cannot disappear as we iterate. Similarly, we can
3728 * happily treat the predicates as racy, atomic checks as userspace
3729 * cannot claim and pin a new fb without at least acquring the
3730 * struct_mutex and so serialising with us.
3731 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003732 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003733 if (atomic_read(&crtc->unpin_work_count) == 0)
3734 continue;
3735
3736 if (crtc->unpin_work)
3737 intel_wait_for_vblank(dev, crtc->pipe);
3738
3739 return true;
3740 }
3741
3742 return false;
3743}
3744
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003745static void page_flip_completed(struct intel_crtc *intel_crtc)
3746{
3747 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3748 struct intel_unpin_work *work = intel_crtc->unpin_work;
3749
3750 /* ensure that the unpin work is consistent wrt ->pending. */
3751 smp_rmb();
3752 intel_crtc->unpin_work = NULL;
3753
3754 if (work->event)
3755 drm_send_vblank_event(intel_crtc->base.dev,
3756 intel_crtc->pipe,
3757 work->event);
3758
3759 drm_crtc_vblank_put(&intel_crtc->base);
3760
3761 wake_up_all(&dev_priv->pending_flip_queue);
3762 queue_work(dev_priv->wq, &work->work);
3763
3764 trace_i915_flip_complete(intel_crtc->plane,
3765 work->pending_flip_obj);
3766}
3767
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003768void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003769{
Chris Wilson0f911282012-04-17 10:05:38 +01003770 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003771 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003772
Daniel Vetter2c10d572012-12-20 21:24:07 +01003773 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003774 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3775 !intel_crtc_has_pending_flip(crtc),
3776 60*HZ) == 0)) {
3777 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003778
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003779 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003780 if (intel_crtc->unpin_work) {
3781 WARN_ONCE(1, "Removing stuck page flip\n");
3782 page_flip_completed(intel_crtc);
3783 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003784 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003785 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003786
Chris Wilson975d5682014-08-20 13:13:34 +01003787 if (crtc->primary->fb) {
3788 mutex_lock(&dev->struct_mutex);
3789 intel_finish_fb(crtc->primary->fb);
3790 mutex_unlock(&dev->struct_mutex);
3791 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003792}
3793
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003794/* Program iCLKIP clock to the desired frequency */
3795static void lpt_program_iclkip(struct drm_crtc *crtc)
3796{
3797 struct drm_device *dev = crtc->dev;
3798 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003799 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003800 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3801 u32 temp;
3802
Daniel Vetter09153002012-12-12 14:06:44 +01003803 mutex_lock(&dev_priv->dpio_lock);
3804
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003805 /* It is necessary to ungate the pixclk gate prior to programming
3806 * the divisors, and gate it back when it is done.
3807 */
3808 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3809
3810 /* Disable SSCCTL */
3811 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003812 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3813 SBI_SSCCTL_DISABLE,
3814 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003815
3816 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003817 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003818 auxdiv = 1;
3819 divsel = 0x41;
3820 phaseinc = 0x20;
3821 } else {
3822 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003823 * but the adjusted_mode->crtc_clock in in KHz. To get the
3824 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003825 * convert the virtual clock precision to KHz here for higher
3826 * precision.
3827 */
3828 u32 iclk_virtual_root_freq = 172800 * 1000;
3829 u32 iclk_pi_range = 64;
3830 u32 desired_divisor, msb_divisor_value, pi_value;
3831
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003832 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003833 msb_divisor_value = desired_divisor / iclk_pi_range;
3834 pi_value = desired_divisor % iclk_pi_range;
3835
3836 auxdiv = 0;
3837 divsel = msb_divisor_value - 2;
3838 phaseinc = pi_value;
3839 }
3840
3841 /* This should not happen with any sane values */
3842 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3843 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3844 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3845 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3846
3847 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003848 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003849 auxdiv,
3850 divsel,
3851 phasedir,
3852 phaseinc);
3853
3854 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003855 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003856 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3857 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3858 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3859 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3860 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3861 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003862 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003863
3864 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003865 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003866 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3867 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003868 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003869
3870 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003871 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003872 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003873 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003874
3875 /* Wait for initialization time */
3876 udelay(24);
3877
3878 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003879
3880 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003881}
3882
Daniel Vetter275f01b22013-05-03 11:49:47 +02003883static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3884 enum pipe pch_transcoder)
3885{
3886 struct drm_device *dev = crtc->base.dev;
3887 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003888 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02003889
3890 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3891 I915_READ(HTOTAL(cpu_transcoder)));
3892 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3893 I915_READ(HBLANK(cpu_transcoder)));
3894 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3895 I915_READ(HSYNC(cpu_transcoder)));
3896
3897 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3898 I915_READ(VTOTAL(cpu_transcoder)));
3899 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3900 I915_READ(VBLANK(cpu_transcoder)));
3901 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3902 I915_READ(VSYNC(cpu_transcoder)));
3903 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3904 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3905}
3906
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003907static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003908{
3909 struct drm_i915_private *dev_priv = dev->dev_private;
3910 uint32_t temp;
3911
3912 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003913 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003914 return;
3915
3916 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3917 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3918
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003919 temp &= ~FDI_BC_BIFURCATION_SELECT;
3920 if (enable)
3921 temp |= FDI_BC_BIFURCATION_SELECT;
3922
3923 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003924 I915_WRITE(SOUTH_CHICKEN1, temp);
3925 POSTING_READ(SOUTH_CHICKEN1);
3926}
3927
3928static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3929{
3930 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003931
3932 switch (intel_crtc->pipe) {
3933 case PIPE_A:
3934 break;
3935 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003936 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003937 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003938 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003939 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003940
3941 break;
3942 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003943 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003944
3945 break;
3946 default:
3947 BUG();
3948 }
3949}
3950
Jesse Barnesf67a5592011-01-05 10:31:48 -08003951/*
3952 * Enable PCH resources required for PCH ports:
3953 * - PCH PLLs
3954 * - FDI training & RX/TX
3955 * - update transcoder timings
3956 * - DP transcoding bits
3957 * - transcoder
3958 */
3959static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003960{
3961 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003962 struct drm_i915_private *dev_priv = dev->dev_private;
3963 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3964 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003965 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003966
Daniel Vetterab9412b2013-05-03 11:49:46 +02003967 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003968
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003969 if (IS_IVYBRIDGE(dev))
3970 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3971
Daniel Vettercd986ab2012-10-26 10:58:12 +02003972 /* Write the TU size bits before fdi link training, so that error
3973 * detection works. */
3974 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3975 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3976
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003977 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003978 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003979
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003980 /* We need to program the right clock selection before writing the pixel
3981 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003982 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003983 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003984
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003985 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003986 temp |= TRANS_DPLL_ENABLE(pipe);
3987 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003988 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003989 temp |= sel;
3990 else
3991 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003992 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003993 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003994
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003995 /* XXX: pch pll's can be enabled any time before we enable the PCH
3996 * transcoder, and we actually should do this to not upset any PCH
3997 * transcoder that already use the clock when we share it.
3998 *
3999 * Note that enable_shared_dpll tries to do the right thing, but
4000 * get_shared_dpll unconditionally resets the pll - we need that to have
4001 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004002 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004003
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004004 /* set transcoder timing, panel must allow it */
4005 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004006 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004007
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004008 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004009
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004010 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004011 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004012 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01004013 reg = TRANS_DP_CTL(pipe);
4014 temp = I915_READ(reg);
4015 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004016 TRANS_DP_SYNC_MASK |
4017 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01004018 temp |= (TRANS_DP_OUTPUT_ENABLE |
4019 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004020 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004021
4022 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004023 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004024 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004025 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004026
4027 switch (intel_trans_dp_port_sel(crtc)) {
4028 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004029 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004030 break;
4031 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004032 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004033 break;
4034 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004035 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004036 break;
4037 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004038 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004039 }
4040
Chris Wilson5eddb702010-09-11 13:48:45 +01004041 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004042 }
4043
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004044 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004045}
4046
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004047static void lpt_pch_enable(struct drm_crtc *crtc)
4048{
4049 struct drm_device *dev = crtc->dev;
4050 struct drm_i915_private *dev_priv = dev->dev_private;
4051 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004052 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004053
Daniel Vetterab9412b2013-05-03 11:49:46 +02004054 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004055
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004056 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004057
Paulo Zanoni0540e482012-10-31 18:12:40 -02004058 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004059 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004060
Paulo Zanoni937bb612012-10-31 18:12:47 -02004061 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004062}
4063
Daniel Vetter716c2e52014-06-25 22:02:02 +03004064void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004065{
Daniel Vettere2b78262013-06-07 23:10:03 +02004066 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004067
4068 if (pll == NULL)
4069 return;
4070
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02004071 if (!(pll->config.crtc_mask & (1 << crtc->pipe))) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004072 WARN(1, "bad %s crtc mask\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004073 return;
4074 }
4075
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02004076 pll->config.crtc_mask &= ~(1 << crtc->pipe);
4077 if (pll->config.crtc_mask == 0) {
Daniel Vetterf4a091c2013-06-10 17:28:22 +02004078 WARN_ON(pll->on);
4079 WARN_ON(pll->active);
4080 }
4081
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004082 crtc->config->shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004083}
4084
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004085struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4086 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004087{
Daniel Vettere2b78262013-06-07 23:10:03 +02004088 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004089 struct intel_shared_dpll *pll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004090 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004091
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004092 if (HAS_PCH_IBX(dev_priv->dev)) {
4093 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004094 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004095 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004096
Daniel Vetter46edb022013-06-05 13:34:12 +02004097 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4098 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004099
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004100 WARN_ON(pll->new_config->crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004101
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004102 goto found;
4103 }
4104
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004105 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4106 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004107
4108 /* Only want to check enabled timings first */
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004109 if (pll->new_config->crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004110 continue;
4111
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004112 if (memcmp(&crtc_state->dpll_hw_state,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004113 &pll->new_config->hw_state,
4114 sizeof(pll->new_config->hw_state)) == 0) {
4115 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004116 crtc->base.base.id, pll->name,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004117 pll->new_config->crtc_mask,
4118 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004119 goto found;
4120 }
4121 }
4122
4123 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004124 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4125 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004126 if (pll->new_config->crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004127 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4128 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004129 goto found;
4130 }
4131 }
4132
4133 return NULL;
4134
4135found:
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004136 if (pll->new_config->crtc_mask == 0)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004137 pll->new_config->hw_state = crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004138
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004139 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004140 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4141 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004142
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004143 pll->new_config->crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004144
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004145 return pll;
4146}
4147
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004148/**
4149 * intel_shared_dpll_start_config - start a new PLL staged config
4150 * @dev_priv: DRM device
4151 * @clear_pipes: mask of pipes that will have their PLLs freed
4152 *
4153 * Starts a new PLL staged config, copying the current config but
4154 * releasing the references of pipes specified in clear_pipes.
4155 */
4156static int intel_shared_dpll_start_config(struct drm_i915_private *dev_priv,
4157 unsigned clear_pipes)
4158{
4159 struct intel_shared_dpll *pll;
4160 enum intel_dpll_id i;
4161
4162 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4163 pll = &dev_priv->shared_dplls[i];
4164
4165 pll->new_config = kmemdup(&pll->config, sizeof pll->config,
4166 GFP_KERNEL);
4167 if (!pll->new_config)
4168 goto cleanup;
4169
4170 pll->new_config->crtc_mask &= ~clear_pipes;
4171 }
4172
4173 return 0;
4174
4175cleanup:
4176 while (--i >= 0) {
4177 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveiraf354d732014-11-07 14:07:41 +02004178 kfree(pll->new_config);
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004179 pll->new_config = NULL;
4180 }
4181
4182 return -ENOMEM;
4183}
4184
4185static void intel_shared_dpll_commit(struct drm_i915_private *dev_priv)
4186{
4187 struct intel_shared_dpll *pll;
4188 enum intel_dpll_id i;
4189
4190 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4191 pll = &dev_priv->shared_dplls[i];
4192
4193 WARN_ON(pll->new_config == &pll->config);
4194
4195 pll->config = *pll->new_config;
4196 kfree(pll->new_config);
4197 pll->new_config = NULL;
4198 }
4199}
4200
4201static void intel_shared_dpll_abort_config(struct drm_i915_private *dev_priv)
4202{
4203 struct intel_shared_dpll *pll;
4204 enum intel_dpll_id i;
4205
4206 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4207 pll = &dev_priv->shared_dplls[i];
4208
4209 WARN_ON(pll->new_config == &pll->config);
4210
4211 kfree(pll->new_config);
4212 pll->new_config = NULL;
4213 }
4214}
4215
Daniel Vettera1520312013-05-03 11:49:50 +02004216static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004217{
4218 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004219 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004220 u32 temp;
4221
4222 temp = I915_READ(dslreg);
4223 udelay(500);
4224 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004225 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004226 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004227 }
4228}
4229
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004230static void skylake_pfit_enable(struct intel_crtc *crtc)
4231{
4232 struct drm_device *dev = crtc->base.dev;
4233 struct drm_i915_private *dev_priv = dev->dev_private;
4234 int pipe = crtc->pipe;
4235
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004236 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004237 I915_WRITE(PS_CTL(pipe), PS_ENABLE);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004238 I915_WRITE(PS_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4239 I915_WRITE(PS_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004240 }
4241}
4242
Jesse Barnesb074cec2013-04-25 12:55:02 -07004243static void ironlake_pfit_enable(struct intel_crtc *crtc)
4244{
4245 struct drm_device *dev = crtc->base.dev;
4246 struct drm_i915_private *dev_priv = dev->dev_private;
4247 int pipe = crtc->pipe;
4248
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004249 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004250 /* Force use of hard-coded filter coefficients
4251 * as some pre-programmed values are broken,
4252 * e.g. x201.
4253 */
4254 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4255 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4256 PF_PIPE_SEL_IVB(pipe));
4257 else
4258 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004259 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4260 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004261 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004262}
4263
Matt Roper4a3b8762014-12-23 10:41:51 -08004264static void intel_enable_sprite_planes(struct drm_crtc *crtc)
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004265{
4266 struct drm_device *dev = crtc->dev;
4267 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004268 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004269 struct intel_plane *intel_plane;
4270
Matt Roperaf2b6532014-04-01 15:22:32 -07004271 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4272 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004273 if (intel_plane->pipe == pipe)
4274 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07004275 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004276}
4277
Matt Roper0d703d42015-03-04 10:49:04 -08004278/*
4279 * Disable a plane internally without actually modifying the plane's state.
4280 * This will allow us to easily restore the plane later by just reprogramming
4281 * its state.
4282 */
4283static void disable_plane_internal(struct drm_plane *plane)
4284{
4285 struct intel_plane *intel_plane = to_intel_plane(plane);
4286 struct drm_plane_state *state =
4287 plane->funcs->atomic_duplicate_state(plane);
4288 struct intel_plane_state *intel_state = to_intel_plane_state(state);
4289
4290 intel_state->visible = false;
4291 intel_plane->commit_plane(plane, intel_state);
4292
4293 intel_plane_destroy_state(plane, state);
4294}
4295
Matt Roper4a3b8762014-12-23 10:41:51 -08004296static void intel_disable_sprite_planes(struct drm_crtc *crtc)
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004297{
4298 struct drm_device *dev = crtc->dev;
4299 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004300 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004301 struct intel_plane *intel_plane;
4302
Matt Roperaf2b6532014-04-01 15:22:32 -07004303 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4304 intel_plane = to_intel_plane(plane);
Matt Roper0d703d42015-03-04 10:49:04 -08004305 if (plane->fb && intel_plane->pipe == pipe)
4306 disable_plane_internal(plane);
Matt Roperaf2b6532014-04-01 15:22:32 -07004307 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004308}
4309
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004310void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004311{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004312 struct drm_device *dev = crtc->base.dev;
4313 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004314
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004315 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004316 return;
4317
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004318 /* We can only enable IPS after we enable a plane and wait for a vblank */
4319 intel_wait_for_vblank(dev, crtc->pipe);
4320
Paulo Zanonid77e4532013-09-24 13:52:55 -03004321 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004322 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004323 mutex_lock(&dev_priv->rps.hw_lock);
4324 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4325 mutex_unlock(&dev_priv->rps.hw_lock);
4326 /* Quoting Art Runyan: "its not safe to expect any particular
4327 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004328 * mailbox." Moreover, the mailbox may return a bogus state,
4329 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004330 */
4331 } else {
4332 I915_WRITE(IPS_CTL, IPS_ENABLE);
4333 /* The bit only becomes 1 in the next vblank, so this wait here
4334 * is essentially intel_wait_for_vblank. If we don't have this
4335 * and don't wait for vblanks until the end of crtc_enable, then
4336 * the HW state readout code will complain that the expected
4337 * IPS_CTL value is not the one we read. */
4338 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4339 DRM_ERROR("Timed out waiting for IPS enable\n");
4340 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004341}
4342
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004343void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004344{
4345 struct drm_device *dev = crtc->base.dev;
4346 struct drm_i915_private *dev_priv = dev->dev_private;
4347
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004348 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004349 return;
4350
4351 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004352 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004353 mutex_lock(&dev_priv->rps.hw_lock);
4354 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4355 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004356 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4357 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4358 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004359 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004360 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004361 POSTING_READ(IPS_CTL);
4362 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004363
4364 /* We need to wait for a vblank before we can disable the plane. */
4365 intel_wait_for_vblank(dev, crtc->pipe);
4366}
4367
4368/** Loads the palette/gamma unit for the CRTC with the prepared values */
4369static void intel_crtc_load_lut(struct drm_crtc *crtc)
4370{
4371 struct drm_device *dev = crtc->dev;
4372 struct drm_i915_private *dev_priv = dev->dev_private;
4373 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4374 enum pipe pipe = intel_crtc->pipe;
4375 int palreg = PALETTE(pipe);
4376 int i;
4377 bool reenable_ips = false;
4378
4379 /* The clocks have to be on to load the palette. */
Matt Roper83d65732015-02-25 13:12:16 -08004380 if (!crtc->state->enable || !intel_crtc->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004381 return;
4382
4383 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004384 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004385 assert_dsi_pll_enabled(dev_priv);
4386 else
4387 assert_pll_enabled(dev_priv, pipe);
4388 }
4389
4390 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304391 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004392 palreg = LGC_PALETTE(pipe);
4393
4394 /* Workaround : Do not read or write the pipe palette/gamma data while
4395 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4396 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004397 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004398 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4399 GAMMA_MODE_MODE_SPLIT)) {
4400 hsw_disable_ips(intel_crtc);
4401 reenable_ips = true;
4402 }
4403
4404 for (i = 0; i < 256; i++) {
4405 I915_WRITE(palreg + 4 * i,
4406 (intel_crtc->lut_r[i] << 16) |
4407 (intel_crtc->lut_g[i] << 8) |
4408 intel_crtc->lut_b[i]);
4409 }
4410
4411 if (reenable_ips)
4412 hsw_enable_ips(intel_crtc);
4413}
4414
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004415static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
4416{
4417 if (!enable && intel_crtc->overlay) {
4418 struct drm_device *dev = intel_crtc->base.dev;
4419 struct drm_i915_private *dev_priv = dev->dev_private;
4420
4421 mutex_lock(&dev->struct_mutex);
4422 dev_priv->mm.interruptible = false;
4423 (void) intel_overlay_switch_off(intel_crtc->overlay);
4424 dev_priv->mm.interruptible = true;
4425 mutex_unlock(&dev->struct_mutex);
4426 }
4427
4428 /* Let userspace switch the overlay on again. In most cases userspace
4429 * has to recompute where to put it anyway.
4430 */
4431}
4432
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004433static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004434{
4435 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004436 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4437 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004438
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004439 intel_enable_primary_hw_plane(crtc->primary, crtc);
Matt Roper4a3b8762014-12-23 10:41:51 -08004440 intel_enable_sprite_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004441 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004442 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004443
4444 hsw_enable_ips(intel_crtc);
4445
4446 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004447 intel_fbc_update(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004448 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004449
4450 /*
4451 * FIXME: Once we grow proper nuclear flip support out of this we need
4452 * to compute the mask of flip planes precisely. For the time being
4453 * consider this a flip from a NULL plane.
4454 */
4455 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004456}
4457
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004458static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004459{
4460 struct drm_device *dev = crtc->dev;
4461 struct drm_i915_private *dev_priv = dev->dev_private;
4462 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4463 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004464
4465 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004466
Paulo Zanonie35fef22015-02-09 14:46:29 -02004467 if (dev_priv->fbc.crtc == intel_crtc)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004468 intel_fbc_disable(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004469
4470 hsw_disable_ips(intel_crtc);
4471
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004472 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004473 intel_crtc_update_cursor(crtc, false);
Matt Roper4a3b8762014-12-23 10:41:51 -08004474 intel_disable_sprite_planes(crtc);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004475 intel_disable_primary_hw_plane(crtc->primary, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004476
Daniel Vetterf99d7062014-06-19 16:01:59 +02004477 /*
4478 * FIXME: Once we grow proper nuclear flip support out of this we need
4479 * to compute the mask of flip planes precisely. For the time being
4480 * consider this a flip to a NULL plane.
4481 */
4482 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004483}
4484
Jesse Barnesf67a5592011-01-05 10:31:48 -08004485static void ironlake_crtc_enable(struct drm_crtc *crtc)
4486{
4487 struct drm_device *dev = crtc->dev;
4488 struct drm_i915_private *dev_priv = dev->dev_private;
4489 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004490 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004491 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004492
Matt Roper83d65732015-02-25 13:12:16 -08004493 WARN_ON(!crtc->state->enable);
Daniel Vetter08a48462012-07-02 11:43:47 +02004494
Jesse Barnesf67a5592011-01-05 10:31:48 -08004495 if (intel_crtc->active)
4496 return;
4497
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004498 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004499 intel_prepare_shared_dpll(intel_crtc);
4500
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004501 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304502 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004503
4504 intel_set_pipe_timings(intel_crtc);
4505
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004506 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004507 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004508 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004509 }
4510
4511 ironlake_set_pipeconf(crtc);
4512
Jesse Barnesf67a5592011-01-05 10:31:48 -08004513 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004514
Daniel Vettera72e4c92014-09-30 10:56:47 +02004515 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4516 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004517
Daniel Vetterf6736a12013-06-05 13:34:30 +02004518 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004519 if (encoder->pre_enable)
4520 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004521
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004522 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004523 /* Note: FDI PLL enabling _must_ be done before we enable the
4524 * cpu pipes, hence this is separate from all the other fdi/pch
4525 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004526 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004527 } else {
4528 assert_fdi_tx_disabled(dev_priv, pipe);
4529 assert_fdi_rx_disabled(dev_priv, pipe);
4530 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004531
Jesse Barnesb074cec2013-04-25 12:55:02 -07004532 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004533
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004534 /*
4535 * On ILK+ LUT must be loaded before the pipe is running but with
4536 * clocks enabled
4537 */
4538 intel_crtc_load_lut(crtc);
4539
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004540 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004541 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004542
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004543 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004544 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004545
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004546 assert_vblank_disabled(crtc);
4547 drm_crtc_vblank_on(crtc);
4548
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004549 for_each_encoder_on_crtc(dev, crtc, encoder)
4550 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004551
4552 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004553 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02004554
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004555 intel_crtc_enable_planes(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004556}
4557
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004558/* IPS only exists on ULT machines and is tied to pipe A. */
4559static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4560{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004561 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004562}
4563
Paulo Zanonie4916942013-09-20 16:21:19 -03004564/*
4565 * This implements the workaround described in the "notes" section of the mode
4566 * set sequence documentation. When going from no pipes or single pipe to
4567 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4568 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4569 */
4570static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4571{
4572 struct drm_device *dev = crtc->base.dev;
4573 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4574
4575 /* We want to get the other_active_crtc only if there's only 1 other
4576 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004577 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004578 if (!crtc_it->active || crtc_it == crtc)
4579 continue;
4580
4581 if (other_active_crtc)
4582 return;
4583
4584 other_active_crtc = crtc_it;
4585 }
4586 if (!other_active_crtc)
4587 return;
4588
4589 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4590 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4591}
4592
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004593static void haswell_crtc_enable(struct drm_crtc *crtc)
4594{
4595 struct drm_device *dev = crtc->dev;
4596 struct drm_i915_private *dev_priv = dev->dev_private;
4597 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4598 struct intel_encoder *encoder;
4599 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004600
Matt Roper83d65732015-02-25 13:12:16 -08004601 WARN_ON(!crtc->state->enable);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004602
4603 if (intel_crtc->active)
4604 return;
4605
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004606 if (intel_crtc_to_shared_dpll(intel_crtc))
4607 intel_enable_shared_dpll(intel_crtc);
4608
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004609 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304610 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004611
4612 intel_set_pipe_timings(intel_crtc);
4613
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004614 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4615 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4616 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004617 }
4618
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004619 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004620 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004621 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004622 }
4623
4624 haswell_set_pipeconf(crtc);
4625
4626 intel_set_pipe_csc(crtc);
4627
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004628 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004629
Daniel Vettera72e4c92014-09-30 10:56:47 +02004630 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004631 for_each_encoder_on_crtc(dev, crtc, encoder)
4632 if (encoder->pre_enable)
4633 encoder->pre_enable(encoder);
4634
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004635 if (intel_crtc->config->has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004636 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4637 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004638 dev_priv->display.fdi_link_train(crtc);
4639 }
4640
Paulo Zanoni1f544382012-10-24 11:32:00 -02004641 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004642
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004643 if (IS_SKYLAKE(dev))
4644 skylake_pfit_enable(intel_crtc);
4645 else
4646 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004647
4648 /*
4649 * On ILK+ LUT must be loaded before the pipe is running but with
4650 * clocks enabled
4651 */
4652 intel_crtc_load_lut(crtc);
4653
Paulo Zanoni1f544382012-10-24 11:32:00 -02004654 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004655 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004656
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004657 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004658 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004659
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004660 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004661 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004662
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004663 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10004664 intel_ddi_set_vc_payload_alloc(crtc, true);
4665
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004666 assert_vblank_disabled(crtc);
4667 drm_crtc_vblank_on(crtc);
4668
Jani Nikula8807e552013-08-30 19:40:32 +03004669 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004670 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004671 intel_opregion_notify_encoder(encoder, true);
4672 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004673
Paulo Zanonie4916942013-09-20 16:21:19 -03004674 /* If we change the relative order between pipe/planes enabling, we need
4675 * to change the workaround. */
4676 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004677 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004678}
4679
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004680static void skylake_pfit_disable(struct intel_crtc *crtc)
4681{
4682 struct drm_device *dev = crtc->base.dev;
4683 struct drm_i915_private *dev_priv = dev->dev_private;
4684 int pipe = crtc->pipe;
4685
4686 /* To avoid upsetting the power well on haswell only disable the pfit if
4687 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004688 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004689 I915_WRITE(PS_CTL(pipe), 0);
4690 I915_WRITE(PS_WIN_POS(pipe), 0);
4691 I915_WRITE(PS_WIN_SZ(pipe), 0);
4692 }
4693}
4694
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004695static void ironlake_pfit_disable(struct intel_crtc *crtc)
4696{
4697 struct drm_device *dev = crtc->base.dev;
4698 struct drm_i915_private *dev_priv = dev->dev_private;
4699 int pipe = crtc->pipe;
4700
4701 /* To avoid upsetting the power well on haswell only disable the pfit if
4702 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004703 if (crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004704 I915_WRITE(PF_CTL(pipe), 0);
4705 I915_WRITE(PF_WIN_POS(pipe), 0);
4706 I915_WRITE(PF_WIN_SZ(pipe), 0);
4707 }
4708}
4709
Jesse Barnes6be4a602010-09-10 10:26:01 -07004710static void ironlake_crtc_disable(struct drm_crtc *crtc)
4711{
4712 struct drm_device *dev = crtc->dev;
4713 struct drm_i915_private *dev_priv = dev->dev_private;
4714 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004715 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004716 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004717 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004718
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004719 if (!intel_crtc->active)
4720 return;
4721
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004722 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004723
Daniel Vetterea9d7582012-07-10 10:42:52 +02004724 for_each_encoder_on_crtc(dev, crtc, encoder)
4725 encoder->disable(encoder);
4726
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004727 drm_crtc_vblank_off(crtc);
4728 assert_vblank_disabled(crtc);
4729
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004730 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004731 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02004732
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004733 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004734
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004735 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004736
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004737 for_each_encoder_on_crtc(dev, crtc, encoder)
4738 if (encoder->post_disable)
4739 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004740
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004741 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02004742 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004743
Daniel Vetterd925c592013-06-05 13:34:04 +02004744 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004745
Daniel Vetterd925c592013-06-05 13:34:04 +02004746 if (HAS_PCH_CPT(dev)) {
4747 /* disable TRANS_DP_CTL */
4748 reg = TRANS_DP_CTL(pipe);
4749 temp = I915_READ(reg);
4750 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4751 TRANS_DP_PORT_SEL_MASK);
4752 temp |= TRANS_DP_PORT_SEL_NONE;
4753 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004754
Daniel Vetterd925c592013-06-05 13:34:04 +02004755 /* disable DPLL_SEL */
4756 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004757 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004758 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004759 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004760
4761 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004762 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004763
4764 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004765 }
4766
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004767 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004768 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004769
4770 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004771 intel_fbc_update(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004772 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004773}
4774
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004775static void haswell_crtc_disable(struct drm_crtc *crtc)
4776{
4777 struct drm_device *dev = crtc->dev;
4778 struct drm_i915_private *dev_priv = dev->dev_private;
4779 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4780 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004781 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004782
4783 if (!intel_crtc->active)
4784 return;
4785
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004786 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004787
Jani Nikula8807e552013-08-30 19:40:32 +03004788 for_each_encoder_on_crtc(dev, crtc, encoder) {
4789 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004790 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004791 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004792
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004793 drm_crtc_vblank_off(crtc);
4794 assert_vblank_disabled(crtc);
4795
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004796 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004797 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4798 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004799 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004800
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004801 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03004802 intel_ddi_set_vc_payload_alloc(crtc, false);
4803
Paulo Zanoniad80a812012-10-24 16:06:19 -02004804 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004805
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004806 if (IS_SKYLAKE(dev))
4807 skylake_pfit_disable(intel_crtc);
4808 else
4809 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004810
Paulo Zanoni1f544382012-10-24 11:32:00 -02004811 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004812
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004813 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004814 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004815 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004816 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004817
Imre Deak97b040a2014-06-25 22:01:50 +03004818 for_each_encoder_on_crtc(dev, crtc, encoder)
4819 if (encoder->post_disable)
4820 encoder->post_disable(encoder);
4821
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004822 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004823 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004824
4825 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004826 intel_fbc_update(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004827 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004828
4829 if (intel_crtc_to_shared_dpll(intel_crtc))
4830 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004831}
4832
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004833static void ironlake_crtc_off(struct drm_crtc *crtc)
4834{
4835 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004836 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004837}
4838
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004839
Jesse Barnes2dd24552013-04-25 12:55:01 -07004840static void i9xx_pfit_enable(struct intel_crtc *crtc)
4841{
4842 struct drm_device *dev = crtc->base.dev;
4843 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004844 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07004845
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02004846 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004847 return;
4848
Daniel Vetterc0b03412013-05-28 12:05:54 +02004849 /*
4850 * The panel fitter should only be adjusted whilst the pipe is disabled,
4851 * according to register description and PRM.
4852 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004853 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4854 assert_pipe_disabled(dev_priv, crtc->pipe);
4855
Jesse Barnesb074cec2013-04-25 12:55:02 -07004856 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4857 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004858
4859 /* Border color in case we don't scale up to the full screen. Black by
4860 * default, change to something else for debugging. */
4861 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004862}
4863
Dave Airlied05410f2014-06-05 13:22:59 +10004864static enum intel_display_power_domain port_to_power_domain(enum port port)
4865{
4866 switch (port) {
4867 case PORT_A:
4868 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4869 case PORT_B:
4870 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4871 case PORT_C:
4872 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4873 case PORT_D:
4874 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4875 default:
4876 WARN_ON_ONCE(1);
4877 return POWER_DOMAIN_PORT_OTHER;
4878 }
4879}
4880
Imre Deak77d22dc2014-03-05 16:20:52 +02004881#define for_each_power_domain(domain, mask) \
4882 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4883 if ((1 << (domain)) & (mask))
4884
Imre Deak319be8a2014-03-04 19:22:57 +02004885enum intel_display_power_domain
4886intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004887{
Imre Deak319be8a2014-03-04 19:22:57 +02004888 struct drm_device *dev = intel_encoder->base.dev;
4889 struct intel_digital_port *intel_dig_port;
4890
4891 switch (intel_encoder->type) {
4892 case INTEL_OUTPUT_UNKNOWN:
4893 /* Only DDI platforms should ever use this output type */
4894 WARN_ON_ONCE(!HAS_DDI(dev));
4895 case INTEL_OUTPUT_DISPLAYPORT:
4896 case INTEL_OUTPUT_HDMI:
4897 case INTEL_OUTPUT_EDP:
4898 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10004899 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10004900 case INTEL_OUTPUT_DP_MST:
4901 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
4902 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02004903 case INTEL_OUTPUT_ANALOG:
4904 return POWER_DOMAIN_PORT_CRT;
4905 case INTEL_OUTPUT_DSI:
4906 return POWER_DOMAIN_PORT_DSI;
4907 default:
4908 return POWER_DOMAIN_PORT_OTHER;
4909 }
4910}
4911
4912static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4913{
4914 struct drm_device *dev = crtc->dev;
4915 struct intel_encoder *intel_encoder;
4916 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4917 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02004918 unsigned long mask;
4919 enum transcoder transcoder;
4920
4921 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4922
4923 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4924 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004925 if (intel_crtc->config->pch_pfit.enabled ||
4926 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02004927 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4928
Imre Deak319be8a2014-03-04 19:22:57 +02004929 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4930 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4931
Imre Deak77d22dc2014-03-05 16:20:52 +02004932 return mask;
4933}
4934
Imre Deak77d22dc2014-03-05 16:20:52 +02004935static void modeset_update_crtc_power_domains(struct drm_device *dev)
4936{
4937 struct drm_i915_private *dev_priv = dev->dev_private;
4938 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4939 struct intel_crtc *crtc;
4940
4941 /*
4942 * First get all needed power domains, then put all unneeded, to avoid
4943 * any unnecessary toggling of the power wells.
4944 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004945 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004946 enum intel_display_power_domain domain;
4947
Matt Roper83d65732015-02-25 13:12:16 -08004948 if (!crtc->base.state->enable)
Imre Deak77d22dc2014-03-05 16:20:52 +02004949 continue;
4950
Imre Deak319be8a2014-03-04 19:22:57 +02004951 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004952
4953 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4954 intel_display_power_get(dev_priv, domain);
4955 }
4956
Ville Syrjälä50f6e502014-11-06 14:49:12 +02004957 if (dev_priv->display.modeset_global_resources)
4958 dev_priv->display.modeset_global_resources(dev);
4959
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004960 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004961 enum intel_display_power_domain domain;
4962
4963 for_each_power_domain(domain, crtc->enabled_power_domains)
4964 intel_display_power_put(dev_priv, domain);
4965
4966 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4967 }
4968
4969 intel_display_set_init_power(dev_priv, false);
4970}
4971
Ville Syrjälädfcab172014-06-13 13:37:47 +03004972/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004973static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004974{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004975 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004976
Jesse Barnes586f49d2013-11-04 16:06:59 -08004977 /* Obtain SKU information */
4978 mutex_lock(&dev_priv->dpio_lock);
4979 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4980 CCK_FUSE_HPLL_FREQ_MASK;
4981 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004982
Ville Syrjälädfcab172014-06-13 13:37:47 +03004983 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004984}
4985
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004986static void vlv_update_cdclk(struct drm_device *dev)
4987{
4988 struct drm_i915_private *dev_priv = dev->dev_private;
4989
4990 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
Ville Syrjälä43dc52c2014-10-07 17:41:20 +03004991 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004992 dev_priv->vlv_cdclk_freq);
4993
4994 /*
4995 * Program the gmbus_freq based on the cdclk frequency.
4996 * BSpec erroneously claims we should aim for 4MHz, but
4997 * in fact 1MHz is the correct frequency.
4998 */
Ville Syrjälä6be1e3d2014-10-16 20:52:31 +03004999 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->vlv_cdclk_freq, 1000));
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005000}
5001
Jesse Barnes30a970c2013-11-04 13:48:12 -08005002/* Adjust CDclk dividers to allow high res or save power if possible */
5003static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5004{
5005 struct drm_i915_private *dev_priv = dev->dev_private;
5006 u32 val, cmd;
5007
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005008 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005009
Ville Syrjälädfcab172014-06-13 13:37:47 +03005010 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005011 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005012 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005013 cmd = 1;
5014 else
5015 cmd = 0;
5016
5017 mutex_lock(&dev_priv->rps.hw_lock);
5018 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5019 val &= ~DSPFREQGUAR_MASK;
5020 val |= (cmd << DSPFREQGUAR_SHIFT);
5021 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5022 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5023 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5024 50)) {
5025 DRM_ERROR("timed out waiting for CDclk change\n");
5026 }
5027 mutex_unlock(&dev_priv->rps.hw_lock);
5028
Ville Syrjälädfcab172014-06-13 13:37:47 +03005029 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005030 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005031
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005032 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005033
5034 mutex_lock(&dev_priv->dpio_lock);
5035 /* adjust cdclk divider */
5036 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03005037 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005038 val |= divider;
5039 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005040
5041 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
5042 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5043 50))
5044 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005045 mutex_unlock(&dev_priv->dpio_lock);
5046 }
5047
5048 mutex_lock(&dev_priv->dpio_lock);
5049 /* adjust self-refresh exit latency value */
5050 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5051 val &= ~0x7f;
5052
5053 /*
5054 * For high bandwidth configs, we set a higher latency in the bunit
5055 * so that the core display fetch happens in time to avoid underruns.
5056 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005057 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005058 val |= 4500 / 250; /* 4.5 usec */
5059 else
5060 val |= 3000 / 250; /* 3.0 usec */
5061 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
5062 mutex_unlock(&dev_priv->dpio_lock);
5063
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005064 vlv_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005065}
5066
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005067static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5068{
5069 struct drm_i915_private *dev_priv = dev->dev_private;
5070 u32 val, cmd;
5071
5072 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
5073
5074 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005075 case 333333:
5076 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005077 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005078 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005079 break;
5080 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005081 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005082 return;
5083 }
5084
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005085 /*
5086 * Specs are full of misinformation, but testing on actual
5087 * hardware has shown that we just need to write the desired
5088 * CCK divider into the Punit register.
5089 */
5090 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5091
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005092 mutex_lock(&dev_priv->rps.hw_lock);
5093 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5094 val &= ~DSPFREQGUAR_MASK_CHV;
5095 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5096 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5097 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5098 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5099 50)) {
5100 DRM_ERROR("timed out waiting for CDclk change\n");
5101 }
5102 mutex_unlock(&dev_priv->rps.hw_lock);
5103
5104 vlv_update_cdclk(dev);
5105}
5106
Jesse Barnes30a970c2013-11-04 13:48:12 -08005107static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5108 int max_pixclk)
5109{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005110 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005111 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005112
Jesse Barnes30a970c2013-11-04 13:48:12 -08005113 /*
5114 * Really only a few cases to deal with, as only 4 CDclks are supported:
5115 * 200MHz
5116 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005117 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005118 * 400MHz (VLV only)
5119 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5120 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005121 *
5122 * We seem to get an unstable or solid color picture at 200MHz.
5123 * Not sure what's wrong. For now use 200MHz only when all pipes
5124 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005125 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005126 if (!IS_CHERRYVIEW(dev_priv) &&
5127 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005128 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005129 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005130 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005131 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005132 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005133 else
5134 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005135}
5136
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005137/* compute the max pixel clock for new configuration */
5138static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005139{
5140 struct drm_device *dev = dev_priv->dev;
5141 struct intel_crtc *intel_crtc;
5142 int max_pixclk = 0;
5143
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005144 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005145 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005146 max_pixclk = max(max_pixclk,
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02005147 intel_crtc->new_config->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005148 }
5149
5150 return max_pixclk;
5151}
5152
5153static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005154 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005155{
5156 struct drm_i915_private *dev_priv = dev->dev_private;
5157 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005158 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005159
Imre Deakd60c4472014-03-27 17:45:10 +02005160 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
5161 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005162 return;
5163
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005164 /* disable/enable all currently active pipes while we change cdclk */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005165 for_each_intel_crtc(dev, intel_crtc)
Matt Roper83d65732015-02-25 13:12:16 -08005166 if (intel_crtc->base.state->enable)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005167 *prepare_pipes |= (1 << intel_crtc->pipe);
5168}
5169
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005170static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5171{
5172 unsigned int credits, default_credits;
5173
5174 if (IS_CHERRYVIEW(dev_priv))
5175 default_credits = PFI_CREDIT(12);
5176 else
5177 default_credits = PFI_CREDIT(8);
5178
5179 if (DIV_ROUND_CLOSEST(dev_priv->vlv_cdclk_freq, 1000) >= dev_priv->rps.cz_freq) {
5180 /* CHV suggested value is 31 or 63 */
5181 if (IS_CHERRYVIEW(dev_priv))
5182 credits = PFI_CREDIT_31;
5183 else
5184 credits = PFI_CREDIT(15);
5185 } else {
5186 credits = default_credits;
5187 }
5188
5189 /*
5190 * WA - write default credits before re-programming
5191 * FIXME: should we also set the resend bit here?
5192 */
5193 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5194 default_credits);
5195
5196 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5197 credits | PFI_CREDIT_RESEND);
5198
5199 /*
5200 * FIXME is this guaranteed to clear
5201 * immediately or should we poll for it?
5202 */
5203 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
5204}
5205
Jesse Barnes30a970c2013-11-04 13:48:12 -08005206static void valleyview_modeset_global_resources(struct drm_device *dev)
5207{
5208 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005209 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005210 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
5211
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005212 if (req_cdclk != dev_priv->vlv_cdclk_freq) {
Imre Deak738c05c2014-11-19 16:25:37 +02005213 /*
5214 * FIXME: We can end up here with all power domains off, yet
5215 * with a CDCLK frequency other than the minimum. To account
5216 * for this take the PIPE-A power domain, which covers the HW
5217 * blocks needed for the following programming. This can be
5218 * removed once it's guaranteed that we get here either with
5219 * the minimum CDCLK set, or the required power domains
5220 * enabled.
5221 */
5222 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
5223
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005224 if (IS_CHERRYVIEW(dev))
5225 cherryview_set_cdclk(dev, req_cdclk);
5226 else
5227 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak738c05c2014-11-19 16:25:37 +02005228
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005229 vlv_program_pfi_credits(dev_priv);
5230
Imre Deak738c05c2014-11-19 16:25:37 +02005231 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005232 }
Jesse Barnes30a970c2013-11-04 13:48:12 -08005233}
5234
Jesse Barnes89b667f2013-04-18 14:51:36 -07005235static void valleyview_crtc_enable(struct drm_crtc *crtc)
5236{
5237 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005238 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005239 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5240 struct intel_encoder *encoder;
5241 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03005242 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005243
Matt Roper83d65732015-02-25 13:12:16 -08005244 WARN_ON(!crtc->state->enable);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005245
5246 if (intel_crtc->active)
5247 return;
5248
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005249 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05305250
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005251 if (!is_dsi) {
5252 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005253 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005254 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005255 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005256 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02005257
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005258 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305259 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005260
5261 intel_set_pipe_timings(intel_crtc);
5262
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005263 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
5264 struct drm_i915_private *dev_priv = dev->dev_private;
5265
5266 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5267 I915_WRITE(CHV_CANVAS(pipe), 0);
5268 }
5269
Daniel Vetter5b18e572014-04-24 23:55:06 +02005270 i9xx_set_pipeconf(intel_crtc);
5271
Jesse Barnes89b667f2013-04-18 14:51:36 -07005272 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005273
Daniel Vettera72e4c92014-09-30 10:56:47 +02005274 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005275
Jesse Barnes89b667f2013-04-18 14:51:36 -07005276 for_each_encoder_on_crtc(dev, crtc, encoder)
5277 if (encoder->pre_pll_enable)
5278 encoder->pre_pll_enable(encoder);
5279
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005280 if (!is_dsi) {
5281 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005282 chv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005283 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005284 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005285 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07005286
5287 for_each_encoder_on_crtc(dev, crtc, encoder)
5288 if (encoder->pre_enable)
5289 encoder->pre_enable(encoder);
5290
Jesse Barnes2dd24552013-04-25 12:55:01 -07005291 i9xx_pfit_enable(intel_crtc);
5292
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005293 intel_crtc_load_lut(crtc);
5294
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005295 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005296 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005297
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005298 assert_vblank_disabled(crtc);
5299 drm_crtc_vblank_on(crtc);
5300
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005301 for_each_encoder_on_crtc(dev, crtc, encoder)
5302 encoder->enable(encoder);
5303
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005304 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02005305
Ville Syrjälä56b80e12014-05-16 19:40:22 +03005306 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02005307 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005308}
5309
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005310static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5311{
5312 struct drm_device *dev = crtc->base.dev;
5313 struct drm_i915_private *dev_priv = dev->dev_private;
5314
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005315 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5316 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005317}
5318
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005319static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005320{
5321 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005322 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005323 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005324 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005325 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005326
Matt Roper83d65732015-02-25 13:12:16 -08005327 WARN_ON(!crtc->state->enable);
Daniel Vetter08a48462012-07-02 11:43:47 +02005328
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005329 if (intel_crtc->active)
5330 return;
5331
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005332 i9xx_set_pll_dividers(intel_crtc);
5333
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005334 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305335 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005336
5337 intel_set_pipe_timings(intel_crtc);
5338
Daniel Vetter5b18e572014-04-24 23:55:06 +02005339 i9xx_set_pipeconf(intel_crtc);
5340
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005341 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01005342
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005343 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005344 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005345
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02005346 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02005347 if (encoder->pre_enable)
5348 encoder->pre_enable(encoder);
5349
Daniel Vetterf6736a12013-06-05 13:34:30 +02005350 i9xx_enable_pll(intel_crtc);
5351
Jesse Barnes2dd24552013-04-25 12:55:01 -07005352 i9xx_pfit_enable(intel_crtc);
5353
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005354 intel_crtc_load_lut(crtc);
5355
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005356 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005357 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005358
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005359 assert_vblank_disabled(crtc);
5360 drm_crtc_vblank_on(crtc);
5361
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005362 for_each_encoder_on_crtc(dev, crtc, encoder)
5363 encoder->enable(encoder);
5364
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005365 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02005366
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005367 /*
5368 * Gen2 reports pipe underruns whenever all planes are disabled.
5369 * So don't enable underrun reporting before at least some planes
5370 * are enabled.
5371 * FIXME: Need to fix the logic to work when we turn off all planes
5372 * but leave the pipe running.
5373 */
5374 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005375 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005376
Ville Syrjälä56b80e12014-05-16 19:40:22 +03005377 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02005378 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005379}
5380
Daniel Vetter87476d62013-04-11 16:29:06 +02005381static void i9xx_pfit_disable(struct intel_crtc *crtc)
5382{
5383 struct drm_device *dev = crtc->base.dev;
5384 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02005385
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005386 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02005387 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005388
5389 assert_pipe_disabled(dev_priv, crtc->pipe);
5390
Daniel Vetter328d8e82013-05-08 10:36:31 +02005391 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5392 I915_READ(PFIT_CONTROL));
5393 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005394}
5395
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005396static void i9xx_crtc_disable(struct drm_crtc *crtc)
5397{
5398 struct drm_device *dev = crtc->dev;
5399 struct drm_i915_private *dev_priv = dev->dev_private;
5400 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005401 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005402 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005403
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005404 if (!intel_crtc->active)
5405 return;
5406
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005407 /*
5408 * Gen2 reports pipe underruns whenever all planes are disabled.
5409 * So diasble underrun reporting before all the planes get disabled.
5410 * FIXME: Need to fix the logic to work when we turn off all planes
5411 * but leave the pipe running.
5412 */
5413 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005414 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005415
Imre Deak564ed192014-06-13 14:54:21 +03005416 /*
5417 * Vblank time updates from the shadow to live plane control register
5418 * are blocked if the memory self-refresh mode is active at that
5419 * moment. So to make sure the plane gets truly disabled, disable
5420 * first the self-refresh mode. The self-refresh enable bit in turn
5421 * will be checked/applied by the HW only at the next frame start
5422 * event which is after the vblank start event, so we need to have a
5423 * wait-for-vblank between disabling the plane and the pipe.
5424 */
5425 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005426 intel_crtc_disable_planes(crtc);
5427
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005428 /*
5429 * On gen2 planes are double buffered but the pipe isn't, so we must
5430 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03005431 * We also need to wait on all gmch platforms because of the
5432 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005433 */
Imre Deak564ed192014-06-13 14:54:21 +03005434 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005435
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005436 for_each_encoder_on_crtc(dev, crtc, encoder)
5437 encoder->disable(encoder);
5438
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005439 drm_crtc_vblank_off(crtc);
5440 assert_vblank_disabled(crtc);
5441
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005442 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005443
Daniel Vetter87476d62013-04-11 16:29:06 +02005444 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005445
Jesse Barnes89b667f2013-04-18 14:51:36 -07005446 for_each_encoder_on_crtc(dev, crtc, encoder)
5447 if (encoder->post_disable)
5448 encoder->post_disable(encoder);
5449
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005450 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005451 if (IS_CHERRYVIEW(dev))
5452 chv_disable_pll(dev_priv, pipe);
5453 else if (IS_VALLEYVIEW(dev))
5454 vlv_disable_pll(dev_priv, pipe);
5455 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005456 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005457 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005458
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005459 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005460 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005461
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005462 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005463 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005464
Daniel Vetterefa96242014-04-24 23:55:02 +02005465 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02005466 intel_fbc_update(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02005467 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005468}
5469
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005470static void i9xx_crtc_off(struct drm_crtc *crtc)
5471{
5472}
5473
Borun Fub04c5bd2014-07-12 10:02:27 +05305474/* Master function to enable/disable CRTC and corresponding power wells */
5475void intel_crtc_control(struct drm_crtc *crtc, bool enable)
Chris Wilsoncdd59982010-09-08 16:30:16 +01005476{
Chris Wilsoncdd59982010-09-08 16:30:16 +01005477 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005478 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005479 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005480 enum intel_display_power_domain domain;
5481 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005482
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005483 if (enable) {
5484 if (!intel_crtc->active) {
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005485 domains = get_crtc_power_domains(crtc);
5486 for_each_power_domain(domain, domains)
5487 intel_display_power_get(dev_priv, domain);
5488 intel_crtc->enabled_power_domains = domains;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005489
5490 dev_priv->display.crtc_enable(crtc);
5491 }
5492 } else {
5493 if (intel_crtc->active) {
5494 dev_priv->display.crtc_disable(crtc);
5495
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005496 domains = intel_crtc->enabled_power_domains;
5497 for_each_power_domain(domain, domains)
5498 intel_display_power_put(dev_priv, domain);
5499 intel_crtc->enabled_power_domains = 0;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005500 }
5501 }
Borun Fub04c5bd2014-07-12 10:02:27 +05305502}
5503
5504/**
5505 * Sets the power management mode of the pipe and plane.
5506 */
5507void intel_crtc_update_dpms(struct drm_crtc *crtc)
5508{
5509 struct drm_device *dev = crtc->dev;
5510 struct intel_encoder *intel_encoder;
5511 bool enable = false;
5512
5513 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5514 enable |= intel_encoder->connectors_active;
5515
5516 intel_crtc_control(crtc, enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005517}
5518
Daniel Vetter976f8a22012-07-08 22:34:21 +02005519static void intel_crtc_disable(struct drm_crtc *crtc)
5520{
5521 struct drm_device *dev = crtc->dev;
5522 struct drm_connector *connector;
5523 struct drm_i915_private *dev_priv = dev->dev_private;
5524
5525 /* crtc should still be enabled when we disable it. */
Matt Roper83d65732015-02-25 13:12:16 -08005526 WARN_ON(!crtc->state->enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005527
5528 dev_priv->display.crtc_disable(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005529 dev_priv->display.off(crtc);
5530
Gustavo Padovan455a6802014-12-01 15:40:11 -08005531 crtc->primary->funcs->disable_plane(crtc->primary);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005532
5533 /* Update computed state. */
5534 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
5535 if (!connector->encoder || !connector->encoder->crtc)
5536 continue;
5537
5538 if (connector->encoder->crtc != crtc)
5539 continue;
5540
5541 connector->dpms = DRM_MODE_DPMS_OFF;
5542 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01005543 }
5544}
5545
Chris Wilsonea5b2132010-08-04 13:50:23 +01005546void intel_encoder_destroy(struct drm_encoder *encoder)
5547{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005548 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005549
Chris Wilsonea5b2132010-08-04 13:50:23 +01005550 drm_encoder_cleanup(encoder);
5551 kfree(intel_encoder);
5552}
5553
Damien Lespiau92373292013-08-08 22:28:57 +01005554/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005555 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
5556 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01005557static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005558{
5559 if (mode == DRM_MODE_DPMS_ON) {
5560 encoder->connectors_active = true;
5561
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005562 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005563 } else {
5564 encoder->connectors_active = false;
5565
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005566 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005567 }
5568}
5569
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005570/* Cross check the actual hw state with our own modeset state tracking (and it's
5571 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02005572static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005573{
5574 if (connector->get_hw_state(connector)) {
5575 struct intel_encoder *encoder = connector->encoder;
5576 struct drm_crtc *crtc;
5577 bool encoder_enabled;
5578 enum pipe pipe;
5579
5580 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5581 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03005582 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005583
Dave Airlie0e32b392014-05-02 14:02:48 +10005584 /* there is no real hw state for MST connectors */
5585 if (connector->mst_port)
5586 return;
5587
Rob Clarke2c719b2014-12-15 13:56:32 -05005588 I915_STATE_WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005589 "wrong connector dpms state\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05005590 I915_STATE_WARN(connector->base.encoder != &encoder->base,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005591 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005592
Dave Airlie36cd7442014-05-02 13:44:18 +10005593 if (encoder) {
Rob Clarke2c719b2014-12-15 13:56:32 -05005594 I915_STATE_WARN(!encoder->connectors_active,
Dave Airlie36cd7442014-05-02 13:44:18 +10005595 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005596
Dave Airlie36cd7442014-05-02 13:44:18 +10005597 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -05005598 I915_STATE_WARN(!encoder_enabled, "encoder not enabled\n");
5599 if (I915_STATE_WARN_ON(!encoder->base.crtc))
Dave Airlie36cd7442014-05-02 13:44:18 +10005600 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005601
Dave Airlie36cd7442014-05-02 13:44:18 +10005602 crtc = encoder->base.crtc;
5603
Matt Roper83d65732015-02-25 13:12:16 -08005604 I915_STATE_WARN(!crtc->state->enable,
5605 "crtc not enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05005606 I915_STATE_WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5607 I915_STATE_WARN(pipe != to_intel_crtc(crtc)->pipe,
Dave Airlie36cd7442014-05-02 13:44:18 +10005608 "encoder active on the wrong pipe\n");
5609 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005610 }
5611}
5612
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005613/* Even simpler default implementation, if there's really no special case to
5614 * consider. */
5615void intel_connector_dpms(struct drm_connector *connector, int mode)
5616{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005617 /* All the simple cases only support two dpms states. */
5618 if (mode != DRM_MODE_DPMS_ON)
5619 mode = DRM_MODE_DPMS_OFF;
5620
5621 if (mode == connector->dpms)
5622 return;
5623
5624 connector->dpms = mode;
5625
5626 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dcf2013-09-29 19:15:07 +01005627 if (connector->encoder)
5628 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005629
Daniel Vetterb9805142012-08-31 17:37:33 +02005630 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005631}
5632
Daniel Vetterf0947c32012-07-02 13:10:34 +02005633/* Simple connector->get_hw_state implementation for encoders that support only
5634 * one connector and no cloning and hence the encoder state determines the state
5635 * of the connector. */
5636bool intel_connector_get_hw_state(struct intel_connector *connector)
5637{
Daniel Vetter24929352012-07-02 20:28:59 +02005638 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02005639 struct intel_encoder *encoder = connector->encoder;
5640
5641 return encoder->get_hw_state(encoder, &pipe);
5642}
5643
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02005644static int pipe_required_fdi_lanes(struct drm_device *dev, enum pipe pipe)
5645{
5646 struct intel_crtc *crtc =
5647 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
5648
5649 if (crtc->base.state->enable &&
5650 crtc->config->has_pch_encoder)
5651 return crtc->config->fdi_lanes;
5652
5653 return 0;
5654}
5655
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005656static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005657 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005658{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005659 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5660 pipe_name(pipe), pipe_config->fdi_lanes);
5661 if (pipe_config->fdi_lanes > 4) {
5662 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5663 pipe_name(pipe), pipe_config->fdi_lanes);
5664 return false;
5665 }
5666
Paulo Zanonibafb6552013-11-02 21:07:44 -07005667 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005668 if (pipe_config->fdi_lanes > 2) {
5669 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5670 pipe_config->fdi_lanes);
5671 return false;
5672 } else {
5673 return true;
5674 }
5675 }
5676
5677 if (INTEL_INFO(dev)->num_pipes == 2)
5678 return true;
5679
5680 /* Ivybridge 3 pipe is really complicated */
5681 switch (pipe) {
5682 case PIPE_A:
5683 return true;
5684 case PIPE_B:
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02005685 if (pipe_config->fdi_lanes > 2 &&
5686 pipe_required_fdi_lanes(dev, PIPE_C) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005687 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5688 pipe_name(pipe), pipe_config->fdi_lanes);
5689 return false;
5690 }
5691 return true;
5692 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02005693 if (pipe_config->fdi_lanes > 2) {
5694 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
5695 pipe_name(pipe), pipe_config->fdi_lanes);
5696 return false;
5697 }
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02005698 if (pipe_required_fdi_lanes(dev, PIPE_B) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005699 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5700 return false;
5701 }
5702 return true;
5703 default:
5704 BUG();
5705 }
5706}
5707
Daniel Vettere29c22c2013-02-21 00:00:16 +01005708#define RETRY 1
5709static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005710 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02005711{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005712 struct drm_device *dev = intel_crtc->base.dev;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02005713 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02005714 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01005715 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005716
Daniel Vettere29c22c2013-02-21 00:00:16 +01005717retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02005718 /* FDI is a binary signal running at ~2.7GHz, encoding
5719 * each output octet as 10 bits. The actual frequency
5720 * is stored as a divider into a 100MHz clock, and the
5721 * mode pixel clock is stored in units of 1KHz.
5722 * Hence the bw of each lane in terms of the mode signal
5723 * is:
5724 */
5725 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5726
Damien Lespiau241bfc32013-09-25 16:45:37 +01005727 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005728
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005729 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005730 pipe_config->pipe_bpp);
5731
5732 pipe_config->fdi_lanes = lane;
5733
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005734 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005735 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005736
Daniel Vettere29c22c2013-02-21 00:00:16 +01005737 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5738 intel_crtc->pipe, pipe_config);
5739 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5740 pipe_config->pipe_bpp -= 2*3;
5741 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5742 pipe_config->pipe_bpp);
5743 needs_recompute = true;
5744 pipe_config->bw_constrained = true;
5745
5746 goto retry;
5747 }
5748
5749 if (needs_recompute)
5750 return RETRY;
5751
5752 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005753}
5754
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005755static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005756 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005757{
Jani Nikulad330a952014-01-21 11:24:25 +02005758 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03005759 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07005760 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005761}
5762
Daniel Vettera43f6e02013-06-07 23:10:32 +02005763static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005764 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08005765{
Daniel Vettera43f6e02013-06-07 23:10:32 +02005766 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02005767 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02005768 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01005769
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005770 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005771 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005772 int clock_limit =
5773 dev_priv->display.get_display_clock_speed(dev);
5774
5775 /*
5776 * Enable pixel doubling when the dot clock
5777 * is > 90% of the (display) core speed.
5778 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03005779 * GDG double wide on either pipe,
5780 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005781 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03005782 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01005783 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005784 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005785 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005786 }
5787
Damien Lespiau241bfc32013-09-25 16:45:37 +01005788 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005789 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005790 }
Chris Wilson89749352010-09-12 18:25:19 +01005791
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005792 /*
5793 * Pipe horizontal size must be even in:
5794 * - DVO ganged mode
5795 * - LVDS dual channel mode
5796 * - Double wide pipe
5797 */
Ander Conselvan de Oliveirab4f2bf42015-02-26 09:44:45 +02005798 if ((intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005799 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5800 pipe_config->pipe_src_w &= ~1;
5801
Damien Lespiau8693a822013-05-03 18:48:11 +01005802 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5803 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03005804 */
5805 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5806 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005807 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03005808
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005809 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005810 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005811 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005812 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5813 * for lvds. */
5814 pipe_config->pipe_bpp = 8*3;
5815 }
5816
Damien Lespiauf5adf942013-06-24 18:29:34 +01005817 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005818 hsw_compute_ips_config(crtc, pipe_config);
5819
Daniel Vetter877d48d2013-04-19 11:24:43 +02005820 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02005821 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02005822
Daniel Vettere29c22c2013-02-21 00:00:16 +01005823 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005824}
5825
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005826static int valleyview_get_display_clock_speed(struct drm_device *dev)
5827{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005828 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005829 u32 val;
5830 int divider;
5831
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005832 if (dev_priv->hpll_freq == 0)
5833 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
5834
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005835 mutex_lock(&dev_priv->dpio_lock);
5836 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5837 mutex_unlock(&dev_priv->dpio_lock);
5838
5839 divider = val & DISPLAY_FREQUENCY_VALUES;
5840
Ville Syrjälä7d007f42014-06-13 13:37:53 +03005841 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5842 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5843 "cdclk change in progress\n");
5844
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005845 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005846}
5847
Jesse Barnese70236a2009-09-21 10:42:27 -07005848static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005849{
Jesse Barnese70236a2009-09-21 10:42:27 -07005850 return 400000;
5851}
Jesse Barnes79e53942008-11-07 14:24:08 -08005852
Jesse Barnese70236a2009-09-21 10:42:27 -07005853static int i915_get_display_clock_speed(struct drm_device *dev)
5854{
5855 return 333000;
5856}
Jesse Barnes79e53942008-11-07 14:24:08 -08005857
Jesse Barnese70236a2009-09-21 10:42:27 -07005858static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5859{
5860 return 200000;
5861}
Jesse Barnes79e53942008-11-07 14:24:08 -08005862
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005863static int pnv_get_display_clock_speed(struct drm_device *dev)
5864{
5865 u16 gcfgc = 0;
5866
5867 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5868
5869 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5870 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5871 return 267000;
5872 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5873 return 333000;
5874 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5875 return 444000;
5876 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5877 return 200000;
5878 default:
5879 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5880 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5881 return 133000;
5882 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5883 return 167000;
5884 }
5885}
5886
Jesse Barnese70236a2009-09-21 10:42:27 -07005887static int i915gm_get_display_clock_speed(struct drm_device *dev)
5888{
5889 u16 gcfgc = 0;
5890
5891 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5892
5893 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005894 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005895 else {
5896 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5897 case GC_DISPLAY_CLOCK_333_MHZ:
5898 return 333000;
5899 default:
5900 case GC_DISPLAY_CLOCK_190_200_MHZ:
5901 return 190000;
5902 }
5903 }
5904}
Jesse Barnes79e53942008-11-07 14:24:08 -08005905
Jesse Barnese70236a2009-09-21 10:42:27 -07005906static int i865_get_display_clock_speed(struct drm_device *dev)
5907{
5908 return 266000;
5909}
5910
5911static int i855_get_display_clock_speed(struct drm_device *dev)
5912{
5913 u16 hpllcc = 0;
5914 /* Assume that the hardware is in the high speed state. This
5915 * should be the default.
5916 */
5917 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5918 case GC_CLOCK_133_200:
5919 case GC_CLOCK_100_200:
5920 return 200000;
5921 case GC_CLOCK_166_250:
5922 return 250000;
5923 case GC_CLOCK_100_133:
5924 return 133000;
5925 }
5926
5927 /* Shouldn't happen */
5928 return 0;
5929}
5930
5931static int i830_get_display_clock_speed(struct drm_device *dev)
5932{
5933 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005934}
5935
Zhenyu Wang2c072452009-06-05 15:38:42 +08005936static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005937intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005938{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005939 while (*num > DATA_LINK_M_N_MASK ||
5940 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005941 *num >>= 1;
5942 *den >>= 1;
5943 }
5944}
5945
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005946static void compute_m_n(unsigned int m, unsigned int n,
5947 uint32_t *ret_m, uint32_t *ret_n)
5948{
5949 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5950 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5951 intel_reduce_m_n_ratio(ret_m, ret_n);
5952}
5953
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005954void
5955intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5956 int pixel_clock, int link_clock,
5957 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005958{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005959 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005960
5961 compute_m_n(bits_per_pixel * pixel_clock,
5962 link_clock * nlanes * 8,
5963 &m_n->gmch_m, &m_n->gmch_n);
5964
5965 compute_m_n(pixel_clock, link_clock,
5966 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005967}
5968
Chris Wilsona7615032011-01-12 17:04:08 +00005969static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5970{
Jani Nikulad330a952014-01-21 11:24:25 +02005971 if (i915.panel_use_ssc >= 0)
5972 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005973 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005974 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005975}
5976
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005977static int i9xx_get_refclk(struct intel_crtc *crtc, int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005978{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005979 struct drm_device *dev = crtc->base.dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005980 struct drm_i915_private *dev_priv = dev->dev_private;
5981 int refclk;
5982
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005983 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005984 refclk = 100000;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02005985 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005986 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005987 refclk = dev_priv->vbt.lvds_ssc_freq;
5988 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005989 } else if (!IS_GEN2(dev)) {
5990 refclk = 96000;
5991 } else {
5992 refclk = 48000;
5993 }
5994
5995 return refclk;
5996}
5997
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005998static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005999{
Daniel Vetter7df00d72013-05-21 21:54:55 +02006000 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006001}
Daniel Vetterf47709a2013-03-28 10:42:02 +01006002
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006003static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
6004{
6005 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006006}
6007
Daniel Vetterf47709a2013-03-28 10:42:02 +01006008static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006009 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08006010 intel_clock_t *reduced_clock)
6011{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006012 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006013 u32 fp, fp2 = 0;
6014
6015 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006016 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006017 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006018 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006019 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006020 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006021 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006022 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006023 }
6024
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006025 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006026
Daniel Vetterf47709a2013-03-28 10:42:02 +01006027 crtc->lowfreq_avail = false;
Bob Paauwee1f234b2014-11-11 09:29:18 -08006028 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07006029 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006030 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006031 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006032 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006033 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006034 }
6035}
6036
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006037static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
6038 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006039{
6040 u32 reg_val;
6041
6042 /*
6043 * PLLB opamp always calibrates to max value of 0x3f, force enable it
6044 * and set it to a reasonable value instead.
6045 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006046 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006047 reg_val &= 0xffffff00;
6048 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006049 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006050
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006051 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006052 reg_val &= 0x8cffffff;
6053 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006054 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006055
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006056 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006057 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006058 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006059
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006060 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006061 reg_val &= 0x00ffffff;
6062 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006063 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006064}
6065
Daniel Vetterb5518422013-05-03 11:49:48 +02006066static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
6067 struct intel_link_m_n *m_n)
6068{
6069 struct drm_device *dev = crtc->base.dev;
6070 struct drm_i915_private *dev_priv = dev->dev_private;
6071 int pipe = crtc->pipe;
6072
Daniel Vettere3b95f12013-05-03 11:49:49 +02006073 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6074 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
6075 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
6076 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006077}
6078
6079static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07006080 struct intel_link_m_n *m_n,
6081 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02006082{
6083 struct drm_device *dev = crtc->base.dev;
6084 struct drm_i915_private *dev_priv = dev->dev_private;
6085 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006086 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02006087
6088 if (INTEL_INFO(dev)->gen >= 5) {
6089 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
6090 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
6091 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
6092 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07006093 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
6094 * for gen < 8) and if DRRS is supported (to make sure the
6095 * registers are not unnecessarily accessed).
6096 */
Durgadoss R44395bf2015-02-13 15:33:02 +05306097 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006098 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07006099 I915_WRITE(PIPE_DATA_M2(transcoder),
6100 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
6101 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
6102 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
6103 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
6104 }
Daniel Vetterb5518422013-05-03 11:49:48 +02006105 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02006106 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6107 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
6108 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
6109 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006110 }
6111}
6112
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306113void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006114{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306115 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
6116
6117 if (m_n == M1_N1) {
6118 dp_m_n = &crtc->config->dp_m_n;
6119 dp_m2_n2 = &crtc->config->dp_m2_n2;
6120 } else if (m_n == M2_N2) {
6121
6122 /*
6123 * M2_N2 registers are not supported. Hence m2_n2 divider value
6124 * needs to be programmed into M1_N1.
6125 */
6126 dp_m_n = &crtc->config->dp_m2_n2;
6127 } else {
6128 DRM_ERROR("Unsupported divider value\n");
6129 return;
6130 }
6131
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006132 if (crtc->config->has_pch_encoder)
6133 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006134 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306135 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006136}
6137
Ville Syrjäläd288f652014-10-28 13:20:22 +02006138static void vlv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006139 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006140{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006141 u32 dpll, dpll_md;
6142
6143 /*
6144 * Enable DPIO clock input. We should never disable the reference
6145 * clock for pipe B, since VGA hotplug / manual detection depends
6146 * on it.
6147 */
6148 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
6149 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
6150 /* We should never disable this, set it here for state tracking */
6151 if (crtc->pipe == PIPE_B)
6152 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
6153 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006154 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006155
Ville Syrjäläd288f652014-10-28 13:20:22 +02006156 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006157 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006158 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006159}
6160
Ville Syrjäläd288f652014-10-28 13:20:22 +02006161static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006162 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006163{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006164 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006165 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006166 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006167 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006168 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006169 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006170
Daniel Vetter09153002012-12-12 14:06:44 +01006171 mutex_lock(&dev_priv->dpio_lock);
6172
Ville Syrjäläd288f652014-10-28 13:20:22 +02006173 bestn = pipe_config->dpll.n;
6174 bestm1 = pipe_config->dpll.m1;
6175 bestm2 = pipe_config->dpll.m2;
6176 bestp1 = pipe_config->dpll.p1;
6177 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006178
Jesse Barnes89b667f2013-04-18 14:51:36 -07006179 /* See eDP HDMI DPIO driver vbios notes doc */
6180
6181 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006182 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006183 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006184
6185 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006186 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006187
6188 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006189 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006190 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006191 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006192
6193 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006194 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006195
6196 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006197 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
6198 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
6199 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006200 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07006201
6202 /*
6203 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
6204 * but we don't support that).
6205 * Note: don't use the DAC post divider as it seems unstable.
6206 */
6207 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006208 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006209
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006210 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006211 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006212
Jesse Barnes89b667f2013-04-18 14:51:36 -07006213 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02006214 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006215 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
6216 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006217 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03006218 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006219 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006220 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006221 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006222
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02006223 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07006224 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006225 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006226 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006227 0x0df40000);
6228 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006229 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006230 0x0df70000);
6231 } else { /* HDMI or VGA */
6232 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006233 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006234 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006235 0x0df70000);
6236 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006237 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006238 0x0df40000);
6239 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006240
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006241 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006242 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006243 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
6244 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006245 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006246 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006247
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006248 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01006249 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006250}
6251
Ville Syrjäläd288f652014-10-28 13:20:22 +02006252static void chv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006253 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006254{
Ville Syrjäläd288f652014-10-28 13:20:22 +02006255 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006256 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
6257 DPLL_VCO_ENABLE;
6258 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006259 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006260
Ville Syrjäläd288f652014-10-28 13:20:22 +02006261 pipe_config->dpll_hw_state.dpll_md =
6262 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006263}
6264
Ville Syrjäläd288f652014-10-28 13:20:22 +02006265static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006266 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006267{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006268 struct drm_device *dev = crtc->base.dev;
6269 struct drm_i915_private *dev_priv = dev->dev_private;
6270 int pipe = crtc->pipe;
6271 int dpll_reg = DPLL(crtc->pipe);
6272 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306273 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006274 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306275 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306276 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006277
Ville Syrjäläd288f652014-10-28 13:20:22 +02006278 bestn = pipe_config->dpll.n;
6279 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
6280 bestm1 = pipe_config->dpll.m1;
6281 bestm2 = pipe_config->dpll.m2 >> 22;
6282 bestp1 = pipe_config->dpll.p1;
6283 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306284 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306285 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306286 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006287
6288 /*
6289 * Enable Refclk and SSC
6290 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03006291 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02006292 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03006293
6294 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006295
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006296 /* p1 and p2 divider */
6297 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6298 5 << DPIO_CHV_S1_DIV_SHIFT |
6299 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6300 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6301 1 << DPIO_CHV_K_DIV_SHIFT);
6302
6303 /* Feedback post-divider - m2 */
6304 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6305
6306 /* Feedback refclk divider - n and m1 */
6307 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6308 DPIO_CHV_M1_DIV_BY_2 |
6309 1 << DPIO_CHV_N_DIV_SHIFT);
6310
6311 /* M2 fraction division */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306312 if (bestm2_frac)
6313 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006314
6315 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306316 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
6317 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
6318 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
6319 if (bestm2_frac)
6320 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
6321 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006322
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05306323 /* Program digital lock detect threshold */
6324 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
6325 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
6326 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
6327 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
6328 if (!bestm2_frac)
6329 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
6330 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
6331
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006332 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306333 if (vco == 5400000) {
6334 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
6335 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
6336 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
6337 tribuf_calcntr = 0x9;
6338 } else if (vco <= 6200000) {
6339 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
6340 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
6341 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6342 tribuf_calcntr = 0x9;
6343 } else if (vco <= 6480000) {
6344 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6345 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6346 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6347 tribuf_calcntr = 0x8;
6348 } else {
6349 /* Not supported. Apply the same limits as in the max case */
6350 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6351 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6352 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6353 tribuf_calcntr = 0;
6354 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006355 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6356
Ville Syrjälä968040b2015-03-11 22:52:08 +02006357 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306358 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
6359 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
6360 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
6361
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006362 /* AFC Recal */
6363 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6364 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6365 DPIO_AFC_RECAL);
6366
6367 mutex_unlock(&dev_priv->dpio_lock);
6368}
6369
Ville Syrjäläd288f652014-10-28 13:20:22 +02006370/**
6371 * vlv_force_pll_on - forcibly enable just the PLL
6372 * @dev_priv: i915 private structure
6373 * @pipe: pipe PLL to enable
6374 * @dpll: PLL configuration
6375 *
6376 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6377 * in cases where we need the PLL enabled even when @pipe is not going to
6378 * be enabled.
6379 */
6380void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
6381 const struct dpll *dpll)
6382{
6383 struct intel_crtc *crtc =
6384 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006385 struct intel_crtc_state pipe_config = {
Ville Syrjäläd288f652014-10-28 13:20:22 +02006386 .pixel_multiplier = 1,
6387 .dpll = *dpll,
6388 };
6389
6390 if (IS_CHERRYVIEW(dev)) {
6391 chv_update_pll(crtc, &pipe_config);
6392 chv_prepare_pll(crtc, &pipe_config);
6393 chv_enable_pll(crtc, &pipe_config);
6394 } else {
6395 vlv_update_pll(crtc, &pipe_config);
6396 vlv_prepare_pll(crtc, &pipe_config);
6397 vlv_enable_pll(crtc, &pipe_config);
6398 }
6399}
6400
6401/**
6402 * vlv_force_pll_off - forcibly disable just the PLL
6403 * @dev_priv: i915 private structure
6404 * @pipe: pipe PLL to disable
6405 *
6406 * Disable the PLL for @pipe. To be used in cases where we need
6407 * the PLL enabled even when @pipe is not going to be enabled.
6408 */
6409void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
6410{
6411 if (IS_CHERRYVIEW(dev))
6412 chv_disable_pll(to_i915(dev), pipe);
6413 else
6414 vlv_disable_pll(to_i915(dev), pipe);
6415}
6416
Daniel Vetterf47709a2013-03-28 10:42:02 +01006417static void i9xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006418 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01006419 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006420 int num_connectors)
6421{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006422 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006423 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006424 u32 dpll;
6425 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006426 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006427
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006428 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306429
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006430 is_sdvo = intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO) ||
6431 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006432
6433 dpll = DPLL_VGA_MODE_DIS;
6434
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006435 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006436 dpll |= DPLLB_MODE_LVDS;
6437 else
6438 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006439
Daniel Vetteref1b4602013-06-01 17:17:04 +02006440 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006441 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02006442 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006443 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02006444
6445 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006446 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006447
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006448 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006449 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006450
6451 /* compute bitmask from p1 value */
6452 if (IS_PINEVIEW(dev))
6453 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6454 else {
6455 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6456 if (IS_G4X(dev) && reduced_clock)
6457 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6458 }
6459 switch (clock->p2) {
6460 case 5:
6461 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6462 break;
6463 case 7:
6464 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6465 break;
6466 case 10:
6467 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6468 break;
6469 case 14:
6470 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6471 break;
6472 }
6473 if (INTEL_INFO(dev)->gen >= 4)
6474 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6475
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006476 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006477 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006478 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006479 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6480 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6481 else
6482 dpll |= PLL_REF_INPUT_DREFCLK;
6483
6484 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006485 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006486
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006487 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006488 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02006489 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006490 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006491 }
6492}
6493
Daniel Vetterf47709a2013-03-28 10:42:02 +01006494static void i8xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006495 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01006496 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006497 int num_connectors)
6498{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006499 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006500 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006501 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006502 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006503
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006504 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306505
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006506 dpll = DPLL_VGA_MODE_DIS;
6507
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006508 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006509 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6510 } else {
6511 if (clock->p1 == 2)
6512 dpll |= PLL_P1_DIVIDE_BY_TWO;
6513 else
6514 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6515 if (clock->p2 == 4)
6516 dpll |= PLL_P2_DIVIDE_BY_4;
6517 }
6518
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006519 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006520 dpll |= DPLL_DVO_2X_MODE;
6521
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006522 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006523 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6524 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6525 else
6526 dpll |= PLL_REF_INPUT_DREFCLK;
6527
6528 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006529 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006530}
6531
Daniel Vetter8a654f32013-06-01 17:16:22 +02006532static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006533{
6534 struct drm_device *dev = intel_crtc->base.dev;
6535 struct drm_i915_private *dev_priv = dev->dev_private;
6536 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006537 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02006538 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006539 &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006540 uint32_t crtc_vtotal, crtc_vblank_end;
6541 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006542
6543 /* We need to be careful not to changed the adjusted mode, for otherwise
6544 * the hw state checker will get angry at the mismatch. */
6545 crtc_vtotal = adjusted_mode->crtc_vtotal;
6546 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006547
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006548 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006549 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006550 crtc_vtotal -= 1;
6551 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006552
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006553 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006554 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6555 else
6556 vsyncshift = adjusted_mode->crtc_hsync_start -
6557 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006558 if (vsyncshift < 0)
6559 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006560 }
6561
6562 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006563 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006564
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006565 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006566 (adjusted_mode->crtc_hdisplay - 1) |
6567 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006568 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006569 (adjusted_mode->crtc_hblank_start - 1) |
6570 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006571 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006572 (adjusted_mode->crtc_hsync_start - 1) |
6573 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6574
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006575 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006576 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006577 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006578 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006579 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006580 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006581 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006582 (adjusted_mode->crtc_vsync_start - 1) |
6583 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6584
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006585 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6586 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6587 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6588 * bits. */
6589 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
6590 (pipe == PIPE_B || pipe == PIPE_C))
6591 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6592
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006593 /* pipesrc controls the size that is scaled from, which should
6594 * always be the user's requested size.
6595 */
6596 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006597 ((intel_crtc->config->pipe_src_w - 1) << 16) |
6598 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006599}
6600
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006601static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006602 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006603{
6604 struct drm_device *dev = crtc->base.dev;
6605 struct drm_i915_private *dev_priv = dev->dev_private;
6606 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6607 uint32_t tmp;
6608
6609 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006610 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6611 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006612 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006613 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6614 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006615 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006616 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6617 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006618
6619 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006620 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6621 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006622 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006623 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6624 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006625 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006626 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6627 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006628
6629 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006630 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6631 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
6632 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006633 }
6634
6635 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006636 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
6637 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
6638
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006639 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
6640 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006641}
6642
Daniel Vetterf6a83282014-02-11 15:28:57 -08006643void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006644 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03006645{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006646 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
6647 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
6648 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
6649 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006650
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006651 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
6652 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
6653 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
6654 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006655
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006656 mode->flags = pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006657
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006658 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
6659 mode->flags |= pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006660}
6661
Daniel Vetter84b046f2013-02-19 18:48:54 +01006662static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
6663{
6664 struct drm_device *dev = intel_crtc->base.dev;
6665 struct drm_i915_private *dev_priv = dev->dev_private;
6666 uint32_t pipeconf;
6667
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006668 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006669
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03006670 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
6671 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
6672 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02006673
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006674 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006675 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006676
Daniel Vetterff9ce462013-04-24 14:57:17 +02006677 /* only g4x and later have fancy bpc/dither controls */
6678 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006679 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006680 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02006681 pipeconf |= PIPECONF_DITHER_EN |
6682 PIPECONF_DITHER_TYPE_SP;
6683
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006684 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006685 case 18:
6686 pipeconf |= PIPECONF_6BPC;
6687 break;
6688 case 24:
6689 pipeconf |= PIPECONF_8BPC;
6690 break;
6691 case 30:
6692 pipeconf |= PIPECONF_10BPC;
6693 break;
6694 default:
6695 /* Case prevented by intel_choose_pipe_bpp_dither. */
6696 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01006697 }
6698 }
6699
6700 if (HAS_PIPE_CXSR(dev)) {
6701 if (intel_crtc->lowfreq_avail) {
6702 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6703 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6704 } else {
6705 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01006706 }
6707 }
6708
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006709 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006710 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006711 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006712 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6713 else
6714 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6715 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01006716 pipeconf |= PIPECONF_PROGRESSIVE;
6717
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006718 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006719 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03006720
Daniel Vetter84b046f2013-02-19 18:48:54 +01006721 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6722 POSTING_READ(PIPECONF(intel_crtc->pipe));
6723}
6724
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006725static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
6726 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08006727{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006728 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08006729 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07006730 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07006731 intel_clock_t clock, reduced_clock;
Daniel Vettera16af722013-04-30 14:01:44 +02006732 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006733 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01006734 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08006735 const intel_limit_t *limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08006736
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006737 for_each_intel_encoder(dev, encoder) {
6738 if (encoder->new_crtc != crtc)
6739 continue;
6740
Chris Wilson5eddb702010-09-11 13:48:45 +01006741 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006742 case INTEL_OUTPUT_LVDS:
6743 is_lvds = true;
6744 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006745 case INTEL_OUTPUT_DSI:
6746 is_dsi = true;
6747 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02006748 default:
6749 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006750 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006751
Eric Anholtc751ce42010-03-25 11:48:48 -07006752 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08006753 }
6754
Jani Nikulaf2335332013-09-13 11:03:09 +03006755 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02006756 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006757
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006758 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006759 refclk = i9xx_get_refclk(crtc, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03006760
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006761 /*
6762 * Returns a set of divisors for the desired target clock with
6763 * the given refclk, or FALSE. The returned values represent
6764 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6765 * 2) / p1 / p2.
6766 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006767 limit = intel_limit(crtc, refclk);
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006768 ok = dev_priv->display.find_dpll(limit, crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006769 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006770 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03006771 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006772 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6773 return -EINVAL;
6774 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006775
Jani Nikulaf2335332013-09-13 11:03:09 +03006776 if (is_lvds && dev_priv->lvds_downclock_avail) {
6777 /*
6778 * Ensure we match the reduced clock's P to the target
6779 * clock. If the clocks don't match, we can't switch
6780 * the display clock by using the FP0/FP1. In such case
6781 * we will disable the LVDS downclock feature.
6782 */
6783 has_reduced_clock =
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006784 dev_priv->display.find_dpll(limit, crtc,
Jani Nikulaf2335332013-09-13 11:03:09 +03006785 dev_priv->lvds_downclock,
6786 refclk, &clock,
6787 &reduced_clock);
6788 }
6789 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006790 crtc_state->dpll.n = clock.n;
6791 crtc_state->dpll.m1 = clock.m1;
6792 crtc_state->dpll.m2 = clock.m2;
6793 crtc_state->dpll.p1 = clock.p1;
6794 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006795 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006796
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006797 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006798 i8xx_update_pll(crtc, crtc_state,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306799 has_reduced_clock ? &reduced_clock : NULL,
6800 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006801 } else if (IS_CHERRYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006802 chv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006803 } else if (IS_VALLEYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006804 vlv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006805 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006806 i9xx_update_pll(crtc, crtc_state,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006807 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02006808 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006809 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006810
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006811 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07006812}
6813
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006814static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006815 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006816{
6817 struct drm_device *dev = crtc->base.dev;
6818 struct drm_i915_private *dev_priv = dev->dev_private;
6819 uint32_t tmp;
6820
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02006821 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6822 return;
6823
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006824 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02006825 if (!(tmp & PFIT_ENABLE))
6826 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006827
Daniel Vetter06922822013-07-11 13:35:40 +02006828 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006829 if (INTEL_INFO(dev)->gen < 4) {
6830 if (crtc->pipe != PIPE_B)
6831 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006832 } else {
6833 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6834 return;
6835 }
6836
Daniel Vetter06922822013-07-11 13:35:40 +02006837 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006838 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6839 if (INTEL_INFO(dev)->gen < 5)
6840 pipe_config->gmch_pfit.lvds_border_bits =
6841 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6842}
6843
Jesse Barnesacbec812013-09-20 11:29:32 -07006844static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006845 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07006846{
6847 struct drm_device *dev = crtc->base.dev;
6848 struct drm_i915_private *dev_priv = dev->dev_private;
6849 int pipe = pipe_config->cpu_transcoder;
6850 intel_clock_t clock;
6851 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07006852 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07006853
Shobhit Kumarf573de52014-07-30 20:32:37 +05306854 /* In case of MIPI DPLL will not even be used */
6855 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
6856 return;
6857
Jesse Barnesacbec812013-09-20 11:29:32 -07006858 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006859 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07006860 mutex_unlock(&dev_priv->dpio_lock);
6861
6862 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6863 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6864 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6865 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6866 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6867
Ville Syrjäläf6466282013-10-14 14:50:31 +03006868 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07006869
Ville Syrjäläf6466282013-10-14 14:50:31 +03006870 /* clock.dot is the fast clock */
6871 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07006872}
6873
Damien Lespiau5724dbd2015-01-20 12:51:52 +00006874static void
6875i9xx_get_initial_plane_config(struct intel_crtc *crtc,
6876 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006877{
6878 struct drm_device *dev = crtc->base.dev;
6879 struct drm_i915_private *dev_priv = dev->dev_private;
6880 u32 val, base, offset;
6881 int pipe = crtc->pipe, plane = crtc->plane;
6882 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00006883 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006884 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00006885 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006886
Damien Lespiau42a7b082015-02-05 19:35:13 +00006887 val = I915_READ(DSPCNTR(plane));
6888 if (!(val & DISPLAY_PLANE_ENABLE))
6889 return;
6890
Damien Lespiaud9806c92015-01-21 14:07:19 +00006891 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00006892 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006893 DRM_DEBUG_KMS("failed to alloc fb\n");
6894 return;
6895 }
6896
Damien Lespiau1b842c82015-01-21 13:50:54 +00006897 fb = &intel_fb->base;
6898
Daniel Vetter18c52472015-02-10 17:16:09 +00006899 if (INTEL_INFO(dev)->gen >= 4) {
6900 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00006901 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00006902 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
6903 }
6904 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006905
6906 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00006907 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006908 fb->pixel_format = fourcc;
6909 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006910
6911 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00006912 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006913 offset = I915_READ(DSPTILEOFF(plane));
6914 else
6915 offset = I915_READ(DSPLINOFF(plane));
6916 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6917 } else {
6918 base = I915_READ(DSPADDR(plane));
6919 }
6920 plane_config->base = base;
6921
6922 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006923 fb->width = ((val >> 16) & 0xfff) + 1;
6924 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006925
6926 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006927 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006928
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006929 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00006930 fb->pixel_format,
6931 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006932
Daniel Vetterf37b5c22015-02-10 23:12:27 +01006933 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006934
Damien Lespiau2844a922015-01-20 12:51:48 +00006935 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
6936 pipe_name(pipe), plane, fb->width, fb->height,
6937 fb->bits_per_pixel, base, fb->pitches[0],
6938 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006939
Damien Lespiau2d140302015-02-05 17:22:18 +00006940 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006941}
6942
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006943static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006944 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006945{
6946 struct drm_device *dev = crtc->base.dev;
6947 struct drm_i915_private *dev_priv = dev->dev_private;
6948 int pipe = pipe_config->cpu_transcoder;
6949 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6950 intel_clock_t clock;
6951 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6952 int refclk = 100000;
6953
6954 mutex_lock(&dev_priv->dpio_lock);
6955 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6956 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6957 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6958 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6959 mutex_unlock(&dev_priv->dpio_lock);
6960
6961 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6962 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6963 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6964 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6965 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6966
6967 chv_clock(refclk, &clock);
6968
6969 /* clock.dot is the fast clock */
6970 pipe_config->port_clock = clock.dot / 5;
6971}
6972
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006973static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006974 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006975{
6976 struct drm_device *dev = crtc->base.dev;
6977 struct drm_i915_private *dev_priv = dev->dev_private;
6978 uint32_t tmp;
6979
Daniel Vetterf458ebb2014-09-30 10:56:39 +02006980 if (!intel_display_power_is_enabled(dev_priv,
6981 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02006982 return false;
6983
Daniel Vettere143a212013-07-04 12:01:15 +02006984 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006985 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006986
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006987 tmp = I915_READ(PIPECONF(crtc->pipe));
6988 if (!(tmp & PIPECONF_ENABLE))
6989 return false;
6990
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006991 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6992 switch (tmp & PIPECONF_BPC_MASK) {
6993 case PIPECONF_6BPC:
6994 pipe_config->pipe_bpp = 18;
6995 break;
6996 case PIPECONF_8BPC:
6997 pipe_config->pipe_bpp = 24;
6998 break;
6999 case PIPECONF_10BPC:
7000 pipe_config->pipe_bpp = 30;
7001 break;
7002 default:
7003 break;
7004 }
7005 }
7006
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007007 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
7008 pipe_config->limited_color_range = true;
7009
Ville Syrjälä282740f2013-09-04 18:30:03 +03007010 if (INTEL_INFO(dev)->gen < 4)
7011 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
7012
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007013 intel_get_pipe_timings(crtc, pipe_config);
7014
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007015 i9xx_get_pfit_config(crtc, pipe_config);
7016
Daniel Vetter6c49f242013-06-06 12:45:25 +02007017 if (INTEL_INFO(dev)->gen >= 4) {
7018 tmp = I915_READ(DPLL_MD(crtc->pipe));
7019 pipe_config->pixel_multiplier =
7020 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
7021 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007022 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02007023 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
7024 tmp = I915_READ(DPLL(crtc->pipe));
7025 pipe_config->pixel_multiplier =
7026 ((tmp & SDVO_MULTIPLIER_MASK)
7027 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
7028 } else {
7029 /* Note that on i915G/GM the pixel multiplier is in the sdvo
7030 * port and will be fixed up in the encoder->get_config
7031 * function. */
7032 pipe_config->pixel_multiplier = 1;
7033 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007034 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
7035 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007036 /*
7037 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
7038 * on 830. Filter it out here so that we don't
7039 * report errors due to that.
7040 */
7041 if (IS_I830(dev))
7042 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
7043
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007044 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
7045 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03007046 } else {
7047 /* Mask out read-only status bits. */
7048 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
7049 DPLL_PORTC_READY_MASK |
7050 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007051 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02007052
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007053 if (IS_CHERRYVIEW(dev))
7054 chv_crtc_clock_get(crtc, pipe_config);
7055 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07007056 vlv_crtc_clock_get(crtc, pipe_config);
7057 else
7058 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03007059
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007060 return true;
7061}
7062
Paulo Zanonidde86e22012-12-01 12:04:25 -02007063static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07007064{
7065 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007066 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007067 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007068 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007069 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007070 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07007071 bool has_ck505 = false;
7072 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007073
7074 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01007075 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07007076 switch (encoder->type) {
7077 case INTEL_OUTPUT_LVDS:
7078 has_panel = true;
7079 has_lvds = true;
7080 break;
7081 case INTEL_OUTPUT_EDP:
7082 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03007083 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07007084 has_cpu_edp = true;
7085 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007086 default:
7087 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007088 }
7089 }
7090
Keith Packard99eb6a02011-09-26 14:29:12 -07007091 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007092 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07007093 can_ssc = has_ck505;
7094 } else {
7095 has_ck505 = false;
7096 can_ssc = true;
7097 }
7098
Imre Deak2de69052013-05-08 13:14:04 +03007099 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
7100 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007101
7102 /* Ironlake: try to setup display ref clock before DPLL
7103 * enabling. This is only under driver's control after
7104 * PCH B stepping, previous chipset stepping should be
7105 * ignoring this setting.
7106 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007107 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007108
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007109 /* As we must carefully and slowly disable/enable each source in turn,
7110 * compute the final state we want first and check if we need to
7111 * make any changes at all.
7112 */
7113 final = val;
7114 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07007115 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007116 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07007117 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007118 final |= DREF_NONSPREAD_SOURCE_ENABLE;
7119
7120 final &= ~DREF_SSC_SOURCE_MASK;
7121 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
7122 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007123
Keith Packard199e5d72011-09-22 12:01:57 -07007124 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007125 final |= DREF_SSC_SOURCE_ENABLE;
7126
7127 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7128 final |= DREF_SSC1_ENABLE;
7129
7130 if (has_cpu_edp) {
7131 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7132 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
7133 else
7134 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
7135 } else
7136 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
7137 } else {
7138 final |= DREF_SSC_SOURCE_DISABLE;
7139 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
7140 }
7141
7142 if (final == val)
7143 return;
7144
7145 /* Always enable nonspread source */
7146 val &= ~DREF_NONSPREAD_SOURCE_MASK;
7147
7148 if (has_ck505)
7149 val |= DREF_NONSPREAD_CK505_ENABLE;
7150 else
7151 val |= DREF_NONSPREAD_SOURCE_ENABLE;
7152
7153 if (has_panel) {
7154 val &= ~DREF_SSC_SOURCE_MASK;
7155 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007156
Keith Packard199e5d72011-09-22 12:01:57 -07007157 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07007158 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007159 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007160 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02007161 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007162 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007163
7164 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007165 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007166 POSTING_READ(PCH_DREF_CONTROL);
7167 udelay(200);
7168
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007169 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007170
7171 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07007172 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07007173 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007174 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007175 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02007176 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007177 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07007178 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007179 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007180
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007181 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007182 POSTING_READ(PCH_DREF_CONTROL);
7183 udelay(200);
7184 } else {
7185 DRM_DEBUG_KMS("Disabling SSC entirely\n");
7186
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007187 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07007188
7189 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007190 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007191
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007192 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007193 POSTING_READ(PCH_DREF_CONTROL);
7194 udelay(200);
7195
7196 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007197 val &= ~DREF_SSC_SOURCE_MASK;
7198 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007199
7200 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007201 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007202
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007203 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007204 POSTING_READ(PCH_DREF_CONTROL);
7205 udelay(200);
7206 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007207
7208 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007209}
7210
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007211static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007212{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007213 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007214
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007215 tmp = I915_READ(SOUTH_CHICKEN2);
7216 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
7217 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007218
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007219 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
7220 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
7221 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02007222
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007223 tmp = I915_READ(SOUTH_CHICKEN2);
7224 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
7225 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007226
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007227 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
7228 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
7229 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007230}
7231
7232/* WaMPhyProgramming:hsw */
7233static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
7234{
7235 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007236
7237 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
7238 tmp &= ~(0xFF << 24);
7239 tmp |= (0x12 << 24);
7240 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
7241
Paulo Zanonidde86e22012-12-01 12:04:25 -02007242 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
7243 tmp |= (1 << 11);
7244 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
7245
7246 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
7247 tmp |= (1 << 11);
7248 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
7249
Paulo Zanonidde86e22012-12-01 12:04:25 -02007250 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
7251 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7252 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
7253
7254 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
7255 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7256 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
7257
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007258 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
7259 tmp &= ~(7 << 13);
7260 tmp |= (5 << 13);
7261 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007262
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007263 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
7264 tmp &= ~(7 << 13);
7265 tmp |= (5 << 13);
7266 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007267
7268 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
7269 tmp &= ~0xFF;
7270 tmp |= 0x1C;
7271 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
7272
7273 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
7274 tmp &= ~0xFF;
7275 tmp |= 0x1C;
7276 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
7277
7278 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
7279 tmp &= ~(0xFF << 16);
7280 tmp |= (0x1C << 16);
7281 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
7282
7283 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
7284 tmp &= ~(0xFF << 16);
7285 tmp |= (0x1C << 16);
7286 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
7287
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007288 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
7289 tmp |= (1 << 27);
7290 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007291
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007292 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
7293 tmp |= (1 << 27);
7294 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007295
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007296 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
7297 tmp &= ~(0xF << 28);
7298 tmp |= (4 << 28);
7299 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007300
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007301 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
7302 tmp &= ~(0xF << 28);
7303 tmp |= (4 << 28);
7304 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007305}
7306
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007307/* Implements 3 different sequences from BSpec chapter "Display iCLK
7308 * Programming" based on the parameters passed:
7309 * - Sequence to enable CLKOUT_DP
7310 * - Sequence to enable CLKOUT_DP without spread
7311 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
7312 */
7313static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
7314 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007315{
7316 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007317 uint32_t reg, tmp;
7318
7319 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
7320 with_spread = true;
7321 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
7322 with_fdi, "LP PCH doesn't have FDI\n"))
7323 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007324
7325 mutex_lock(&dev_priv->dpio_lock);
7326
7327 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7328 tmp &= ~SBI_SSCCTL_DISABLE;
7329 tmp |= SBI_SSCCTL_PATHALT;
7330 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7331
7332 udelay(24);
7333
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007334 if (with_spread) {
7335 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7336 tmp &= ~SBI_SSCCTL_PATHALT;
7337 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007338
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007339 if (with_fdi) {
7340 lpt_reset_fdi_mphy(dev_priv);
7341 lpt_program_fdi_mphy(dev_priv);
7342 }
7343 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02007344
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007345 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7346 SBI_GEN0 : SBI_DBUFF0;
7347 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7348 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7349 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01007350
7351 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007352}
7353
Paulo Zanoni47701c32013-07-23 11:19:25 -03007354/* Sequence to disable CLKOUT_DP */
7355static void lpt_disable_clkout_dp(struct drm_device *dev)
7356{
7357 struct drm_i915_private *dev_priv = dev->dev_private;
7358 uint32_t reg, tmp;
7359
7360 mutex_lock(&dev_priv->dpio_lock);
7361
7362 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7363 SBI_GEN0 : SBI_DBUFF0;
7364 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7365 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7366 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7367
7368 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7369 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7370 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7371 tmp |= SBI_SSCCTL_PATHALT;
7372 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7373 udelay(32);
7374 }
7375 tmp |= SBI_SSCCTL_DISABLE;
7376 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7377 }
7378
7379 mutex_unlock(&dev_priv->dpio_lock);
7380}
7381
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007382static void lpt_init_pch_refclk(struct drm_device *dev)
7383{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007384 struct intel_encoder *encoder;
7385 bool has_vga = false;
7386
Damien Lespiaub2784e12014-08-05 11:29:37 +01007387 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007388 switch (encoder->type) {
7389 case INTEL_OUTPUT_ANALOG:
7390 has_vga = true;
7391 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007392 default:
7393 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007394 }
7395 }
7396
Paulo Zanoni47701c32013-07-23 11:19:25 -03007397 if (has_vga)
7398 lpt_enable_clkout_dp(dev, true, true);
7399 else
7400 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007401}
7402
Paulo Zanonidde86e22012-12-01 12:04:25 -02007403/*
7404 * Initialize reference clocks when the driver loads
7405 */
7406void intel_init_pch_refclk(struct drm_device *dev)
7407{
7408 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7409 ironlake_init_pch_refclk(dev);
7410 else if (HAS_PCH_LPT(dev))
7411 lpt_init_pch_refclk(dev);
7412}
7413
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007414static int ironlake_get_refclk(struct drm_crtc *crtc)
7415{
7416 struct drm_device *dev = crtc->dev;
7417 struct drm_i915_private *dev_priv = dev->dev_private;
7418 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007419 int num_connectors = 0;
7420 bool is_lvds = false;
7421
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007422 for_each_intel_encoder(dev, encoder) {
7423 if (encoder->new_crtc != to_intel_crtc(crtc))
7424 continue;
7425
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007426 switch (encoder->type) {
7427 case INTEL_OUTPUT_LVDS:
7428 is_lvds = true;
7429 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007430 default:
7431 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007432 }
7433 num_connectors++;
7434 }
7435
7436 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007437 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007438 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007439 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007440 }
7441
7442 return 120000;
7443}
7444
Daniel Vetter6ff93602013-04-19 11:24:36 +02007445static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03007446{
7447 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
7448 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7449 int pipe = intel_crtc->pipe;
7450 uint32_t val;
7451
Daniel Vetter78114072013-06-13 00:54:57 +02007452 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03007453
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007454 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03007455 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007456 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007457 break;
7458 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007459 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007460 break;
7461 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007462 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007463 break;
7464 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007465 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007466 break;
7467 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03007468 /* Case prevented by intel_choose_pipe_bpp_dither. */
7469 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03007470 }
7471
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007472 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03007473 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7474
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007475 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03007476 val |= PIPECONF_INTERLACED_ILK;
7477 else
7478 val |= PIPECONF_PROGRESSIVE;
7479
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007480 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007481 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007482
Paulo Zanonic8203562012-09-12 10:06:29 -03007483 I915_WRITE(PIPECONF(pipe), val);
7484 POSTING_READ(PIPECONF(pipe));
7485}
7486
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007487/*
7488 * Set up the pipe CSC unit.
7489 *
7490 * Currently only full range RGB to limited range RGB conversion
7491 * is supported, but eventually this should handle various
7492 * RGB<->YCbCr scenarios as well.
7493 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01007494static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007495{
7496 struct drm_device *dev = crtc->dev;
7497 struct drm_i915_private *dev_priv = dev->dev_private;
7498 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7499 int pipe = intel_crtc->pipe;
7500 uint16_t coeff = 0x7800; /* 1.0 */
7501
7502 /*
7503 * TODO: Check what kind of values actually come out of the pipe
7504 * with these coeff/postoff values and adjust to get the best
7505 * accuracy. Perhaps we even need to take the bpc value into
7506 * consideration.
7507 */
7508
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007509 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007510 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
7511
7512 /*
7513 * GY/GU and RY/RU should be the other way around according
7514 * to BSpec, but reality doesn't agree. Just set them up in
7515 * a way that results in the correct picture.
7516 */
7517 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
7518 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
7519
7520 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
7521 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
7522
7523 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
7524 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
7525
7526 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
7527 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
7528 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
7529
7530 if (INTEL_INFO(dev)->gen > 6) {
7531 uint16_t postoff = 0;
7532
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007533 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02007534 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007535
7536 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
7537 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
7538 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
7539
7540 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
7541 } else {
7542 uint32_t mode = CSC_MODE_YUV_TO_RGB;
7543
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007544 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007545 mode |= CSC_BLACK_SCREEN_OFFSET;
7546
7547 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
7548 }
7549}
7550
Daniel Vetter6ff93602013-04-19 11:24:36 +02007551static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007552{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007553 struct drm_device *dev = crtc->dev;
7554 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007555 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007556 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007557 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007558 uint32_t val;
7559
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007560 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007561
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007562 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007563 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7564
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007565 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007566 val |= PIPECONF_INTERLACED_ILK;
7567 else
7568 val |= PIPECONF_PROGRESSIVE;
7569
Paulo Zanoni702e7a52012-10-23 18:29:59 -02007570 I915_WRITE(PIPECONF(cpu_transcoder), val);
7571 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007572
7573 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
7574 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007575
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05307576 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007577 val = 0;
7578
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007579 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007580 case 18:
7581 val |= PIPEMISC_DITHER_6_BPC;
7582 break;
7583 case 24:
7584 val |= PIPEMISC_DITHER_8_BPC;
7585 break;
7586 case 30:
7587 val |= PIPEMISC_DITHER_10_BPC;
7588 break;
7589 case 36:
7590 val |= PIPEMISC_DITHER_12_BPC;
7591 break;
7592 default:
7593 /* Case prevented by pipe_config_set_bpp. */
7594 BUG();
7595 }
7596
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007597 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007598 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
7599
7600 I915_WRITE(PIPEMISC(pipe), val);
7601 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007602}
7603
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007604static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007605 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007606 intel_clock_t *clock,
7607 bool *has_reduced_clock,
7608 intel_clock_t *reduced_clock)
7609{
7610 struct drm_device *dev = crtc->dev;
7611 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007612 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007613 int refclk;
7614 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02007615 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007616
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007617 is_lvds = intel_pipe_will_have_type(intel_crtc, INTEL_OUTPUT_LVDS);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007618
7619 refclk = ironlake_get_refclk(crtc);
7620
7621 /*
7622 * Returns a set of divisors for the desired target clock with the given
7623 * refclk, or FALSE. The returned values represent the clock equation:
7624 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
7625 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007626 limit = intel_limit(intel_crtc, refclk);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007627 ret = dev_priv->display.find_dpll(limit, intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007628 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007629 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007630 if (!ret)
7631 return false;
7632
7633 if (is_lvds && dev_priv->lvds_downclock_avail) {
7634 /*
7635 * Ensure we match the reduced clock's P to the target clock.
7636 * If the clocks don't match, we can't switch the display clock
7637 * by using the FP0/FP1. In such case we will disable the LVDS
7638 * downclock feature.
7639 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02007640 *has_reduced_clock =
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007641 dev_priv->display.find_dpll(limit, intel_crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007642 dev_priv->lvds_downclock,
7643 refclk, clock,
7644 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007645 }
7646
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007647 return true;
7648}
7649
Paulo Zanonid4b19312012-11-29 11:29:32 -02007650int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
7651{
7652 /*
7653 * Account for spread spectrum to avoid
7654 * oversubscribing the link. Max center spread
7655 * is 2.5%; use 5% for safety's sake.
7656 */
7657 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02007658 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02007659}
7660
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007661static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02007662{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007663 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007664}
7665
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007666static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007667 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007668 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007669 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007670{
7671 struct drm_crtc *crtc = &intel_crtc->base;
7672 struct drm_device *dev = crtc->dev;
7673 struct drm_i915_private *dev_priv = dev->dev_private;
7674 struct intel_encoder *intel_encoder;
7675 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007676 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02007677 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007678
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007679 for_each_intel_encoder(dev, intel_encoder) {
7680 if (intel_encoder->new_crtc != to_intel_crtc(crtc))
7681 continue;
7682
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007683 switch (intel_encoder->type) {
7684 case INTEL_OUTPUT_LVDS:
7685 is_lvds = true;
7686 break;
7687 case INTEL_OUTPUT_SDVO:
7688 case INTEL_OUTPUT_HDMI:
7689 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007690 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007691 default:
7692 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007693 }
7694
7695 num_connectors++;
7696 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007697
Chris Wilsonc1858122010-12-03 21:35:48 +00007698 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07007699 factor = 21;
7700 if (is_lvds) {
7701 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007702 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02007703 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07007704 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007705 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07007706 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00007707
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007708 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02007709 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00007710
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007711 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
7712 *fp2 |= FP_CB_TUNE;
7713
Chris Wilson5eddb702010-09-11 13:48:45 +01007714 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007715
Eric Anholta07d6782011-03-30 13:01:08 -07007716 if (is_lvds)
7717 dpll |= DPLLB_MODE_LVDS;
7718 else
7719 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007720
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007721 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007722 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007723
7724 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007725 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007726 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007727 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08007728
Eric Anholta07d6782011-03-30 13:01:08 -07007729 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007730 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007731 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007732 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007733
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007734 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07007735 case 5:
7736 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7737 break;
7738 case 7:
7739 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7740 break;
7741 case 10:
7742 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7743 break;
7744 case 14:
7745 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7746 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007747 }
7748
Daniel Vetterb4c09f32013-04-30 14:01:42 +02007749 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007750 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08007751 else
7752 dpll |= PLL_REF_INPUT_DREFCLK;
7753
Daniel Vetter959e16d2013-06-05 13:34:21 +02007754 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007755}
7756
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007757static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
7758 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007759{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007760 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007761 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007762 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03007763 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01007764 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007765 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007766
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007767 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08007768
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007769 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7770 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
7771
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007772 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007773 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007774 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007775 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7776 return -EINVAL;
7777 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01007778 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007779 if (!crtc_state->clock_set) {
7780 crtc_state->dpll.n = clock.n;
7781 crtc_state->dpll.m1 = clock.m1;
7782 crtc_state->dpll.m2 = clock.m2;
7783 crtc_state->dpll.p1 = clock.p1;
7784 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007785 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007786
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007787 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007788 if (crtc_state->has_pch_encoder) {
7789 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007790 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007791 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007792
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007793 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007794 &fp, &reduced_clock,
7795 has_reduced_clock ? &fp2 : NULL);
7796
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007797 crtc_state->dpll_hw_state.dpll = dpll;
7798 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007799 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007800 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007801 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007802 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007803
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007804 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007805 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03007806 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007807 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07007808 return -EINVAL;
7809 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02007810 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007811
Rodrigo Viviab585de2015-03-24 12:40:09 -07007812 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007813 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02007814 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007815 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007816
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007817 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007818}
7819
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007820static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7821 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02007822{
7823 struct drm_device *dev = crtc->base.dev;
7824 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007825 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02007826
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007827 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7828 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7829 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7830 & ~TU_SIZE_MASK;
7831 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7832 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7833 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7834}
7835
7836static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7837 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007838 struct intel_link_m_n *m_n,
7839 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007840{
7841 struct drm_device *dev = crtc->base.dev;
7842 struct drm_i915_private *dev_priv = dev->dev_private;
7843 enum pipe pipe = crtc->pipe;
7844
7845 if (INTEL_INFO(dev)->gen >= 5) {
7846 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7847 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7848 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7849 & ~TU_SIZE_MASK;
7850 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7851 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7852 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007853 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
7854 * gen < 8) and if DRRS is supported (to make sure the
7855 * registers are not unnecessarily read).
7856 */
7857 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007858 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007859 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
7860 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
7861 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
7862 & ~TU_SIZE_MASK;
7863 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
7864 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
7865 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7866 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007867 } else {
7868 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7869 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7870 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7871 & ~TU_SIZE_MASK;
7872 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7873 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7874 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7875 }
7876}
7877
7878void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007879 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007880{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007881 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007882 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7883 else
7884 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007885 &pipe_config->dp_m_n,
7886 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007887}
7888
Daniel Vetter72419202013-04-04 13:28:53 +02007889static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007890 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02007891{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007892 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007893 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02007894}
7895
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007896static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007897 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007898{
7899 struct drm_device *dev = crtc->base.dev;
7900 struct drm_i915_private *dev_priv = dev->dev_private;
7901 uint32_t tmp;
7902
7903 tmp = I915_READ(PS_CTL(crtc->pipe));
7904
7905 if (tmp & PS_ENABLE) {
7906 pipe_config->pch_pfit.enabled = true;
7907 pipe_config->pch_pfit.pos = I915_READ(PS_WIN_POS(crtc->pipe));
7908 pipe_config->pch_pfit.size = I915_READ(PS_WIN_SZ(crtc->pipe));
7909 }
7910}
7911
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007912static void
7913skylake_get_initial_plane_config(struct intel_crtc *crtc,
7914 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007915{
7916 struct drm_device *dev = crtc->base.dev;
7917 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00007918 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007919 int pipe = crtc->pipe;
7920 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007921 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007922 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007923 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007924
Damien Lespiaud9806c92015-01-21 14:07:19 +00007925 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007926 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007927 DRM_DEBUG_KMS("failed to alloc fb\n");
7928 return;
7929 }
7930
Damien Lespiau1b842c82015-01-21 13:50:54 +00007931 fb = &intel_fb->base;
7932
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007933 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00007934 if (!(val & PLANE_CTL_ENABLE))
7935 goto error;
7936
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007937 pixel_format = val & PLANE_CTL_FORMAT_MASK;
7938 fourcc = skl_format_to_fourcc(pixel_format,
7939 val & PLANE_CTL_ORDER_RGBX,
7940 val & PLANE_CTL_ALPHA_MASK);
7941 fb->pixel_format = fourcc;
7942 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
7943
Damien Lespiau40f46282015-02-27 11:15:21 +00007944 tiling = val & PLANE_CTL_TILED_MASK;
7945 switch (tiling) {
7946 case PLANE_CTL_TILED_LINEAR:
7947 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
7948 break;
7949 case PLANE_CTL_TILED_X:
7950 plane_config->tiling = I915_TILING_X;
7951 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7952 break;
7953 case PLANE_CTL_TILED_Y:
7954 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
7955 break;
7956 case PLANE_CTL_TILED_YF:
7957 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
7958 break;
7959 default:
7960 MISSING_CASE(tiling);
7961 goto error;
7962 }
7963
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007964 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
7965 plane_config->base = base;
7966
7967 offset = I915_READ(PLANE_OFFSET(pipe, 0));
7968
7969 val = I915_READ(PLANE_SIZE(pipe, 0));
7970 fb->height = ((val >> 16) & 0xfff) + 1;
7971 fb->width = ((val >> 0) & 0x1fff) + 1;
7972
7973 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00007974 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
7975 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007976 fb->pitches[0] = (val & 0x3ff) * stride_mult;
7977
7978 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00007979 fb->pixel_format,
7980 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007981
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007982 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007983
7984 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7985 pipe_name(pipe), fb->width, fb->height,
7986 fb->bits_per_pixel, base, fb->pitches[0],
7987 plane_config->size);
7988
Damien Lespiau2d140302015-02-05 17:22:18 +00007989 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007990 return;
7991
7992error:
7993 kfree(fb);
7994}
7995
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007996static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007997 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007998{
7999 struct drm_device *dev = crtc->base.dev;
8000 struct drm_i915_private *dev_priv = dev->dev_private;
8001 uint32_t tmp;
8002
8003 tmp = I915_READ(PF_CTL(crtc->pipe));
8004
8005 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008006 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008007 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
8008 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008009
8010 /* We currently do not free assignements of panel fitters on
8011 * ivb/hsw (since we don't use the higher upscaling modes which
8012 * differentiates them) so just WARN about this case for now. */
8013 if (IS_GEN7(dev)) {
8014 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
8015 PF_PIPE_SEL_IVB(crtc->pipe));
8016 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008017 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008018}
8019
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008020static void
8021ironlake_get_initial_plane_config(struct intel_crtc *crtc,
8022 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008023{
8024 struct drm_device *dev = crtc->base.dev;
8025 struct drm_i915_private *dev_priv = dev->dev_private;
8026 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008027 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008028 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008029 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008030 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008031 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008032
Damien Lespiau42a7b082015-02-05 19:35:13 +00008033 val = I915_READ(DSPCNTR(pipe));
8034 if (!(val & DISPLAY_PLANE_ENABLE))
8035 return;
8036
Damien Lespiaud9806c92015-01-21 14:07:19 +00008037 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008038 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008039 DRM_DEBUG_KMS("failed to alloc fb\n");
8040 return;
8041 }
8042
Damien Lespiau1b842c82015-01-21 13:50:54 +00008043 fb = &intel_fb->base;
8044
Daniel Vetter18c52472015-02-10 17:16:09 +00008045 if (INTEL_INFO(dev)->gen >= 4) {
8046 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008047 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008048 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8049 }
8050 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008051
8052 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008053 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008054 fb->pixel_format = fourcc;
8055 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008056
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008057 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008058 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008059 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008060 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00008061 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008062 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008063 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008064 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008065 }
8066 plane_config->base = base;
8067
8068 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008069 fb->width = ((val >> 16) & 0xfff) + 1;
8070 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008071
8072 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008073 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008074
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008075 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008076 fb->pixel_format,
8077 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008078
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008079 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008080
Damien Lespiau2844a922015-01-20 12:51:48 +00008081 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8082 pipe_name(pipe), fb->width, fb->height,
8083 fb->bits_per_pixel, base, fb->pitches[0],
8084 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008085
Damien Lespiau2d140302015-02-05 17:22:18 +00008086 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008087}
8088
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008089static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008090 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008091{
8092 struct drm_device *dev = crtc->base.dev;
8093 struct drm_i915_private *dev_priv = dev->dev_private;
8094 uint32_t tmp;
8095
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008096 if (!intel_display_power_is_enabled(dev_priv,
8097 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03008098 return false;
8099
Daniel Vettere143a212013-07-04 12:01:15 +02008100 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008101 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008102
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008103 tmp = I915_READ(PIPECONF(crtc->pipe));
8104 if (!(tmp & PIPECONF_ENABLE))
8105 return false;
8106
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008107 switch (tmp & PIPECONF_BPC_MASK) {
8108 case PIPECONF_6BPC:
8109 pipe_config->pipe_bpp = 18;
8110 break;
8111 case PIPECONF_8BPC:
8112 pipe_config->pipe_bpp = 24;
8113 break;
8114 case PIPECONF_10BPC:
8115 pipe_config->pipe_bpp = 30;
8116 break;
8117 case PIPECONF_12BPC:
8118 pipe_config->pipe_bpp = 36;
8119 break;
8120 default:
8121 break;
8122 }
8123
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008124 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
8125 pipe_config->limited_color_range = true;
8126
Daniel Vetterab9412b2013-05-03 11:49:46 +02008127 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02008128 struct intel_shared_dpll *pll;
8129
Daniel Vetter88adfff2013-03-28 10:42:01 +01008130 pipe_config->has_pch_encoder = true;
8131
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008132 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
8133 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8134 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02008135
8136 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008137
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008138 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02008139 pipe_config->shared_dpll =
8140 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008141 } else {
8142 tmp = I915_READ(PCH_DPLL_SEL);
8143 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
8144 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
8145 else
8146 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
8147 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02008148
8149 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
8150
8151 WARN_ON(!pll->get_hw_state(dev_priv, pll,
8152 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008153
8154 tmp = pipe_config->dpll_hw_state.dpll;
8155 pipe_config->pixel_multiplier =
8156 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
8157 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008158
8159 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008160 } else {
8161 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008162 }
8163
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008164 intel_get_pipe_timings(crtc, pipe_config);
8165
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008166 ironlake_get_pfit_config(crtc, pipe_config);
8167
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008168 return true;
8169}
8170
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008171static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
8172{
8173 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008174 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008175
Damien Lespiaud3fcc802014-05-13 23:32:22 +01008176 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05008177 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008178 pipe_name(crtc->pipe));
8179
Rob Clarke2c719b2014-12-15 13:56:32 -05008180 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
8181 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
8182 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
8183 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
8184 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
8185 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008186 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03008187 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05008188 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03008189 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008190 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008191 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008192 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008193 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008194 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008195
Paulo Zanoni9926ada2014-04-01 19:39:47 -03008196 /*
8197 * In theory we can still leave IRQs enabled, as long as only the HPD
8198 * interrupts remain enabled. We used to check for that, but since it's
8199 * gen-specific and since we only disable LCPLL after we fully disable
8200 * the interrupts, the check below should be enough.
8201 */
Rob Clarke2c719b2014-12-15 13:56:32 -05008202 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008203}
8204
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008205static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
8206{
8207 struct drm_device *dev = dev_priv->dev;
8208
8209 if (IS_HASWELL(dev))
8210 return I915_READ(D_COMP_HSW);
8211 else
8212 return I915_READ(D_COMP_BDW);
8213}
8214
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008215static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
8216{
8217 struct drm_device *dev = dev_priv->dev;
8218
8219 if (IS_HASWELL(dev)) {
8220 mutex_lock(&dev_priv->rps.hw_lock);
8221 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
8222 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03008223 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008224 mutex_unlock(&dev_priv->rps.hw_lock);
8225 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008226 I915_WRITE(D_COMP_BDW, val);
8227 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008228 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008229}
8230
8231/*
8232 * This function implements pieces of two sequences from BSpec:
8233 * - Sequence for display software to disable LCPLL
8234 * - Sequence for display software to allow package C8+
8235 * The steps implemented here are just the steps that actually touch the LCPLL
8236 * register. Callers should take care of disabling all the display engine
8237 * functions, doing the mode unset, fixing interrupts, etc.
8238 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008239static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
8240 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008241{
8242 uint32_t val;
8243
8244 assert_can_disable_lcpll(dev_priv);
8245
8246 val = I915_READ(LCPLL_CTL);
8247
8248 if (switch_to_fclk) {
8249 val |= LCPLL_CD_SOURCE_FCLK;
8250 I915_WRITE(LCPLL_CTL, val);
8251
8252 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
8253 LCPLL_CD_SOURCE_FCLK_DONE, 1))
8254 DRM_ERROR("Switching to FCLK failed\n");
8255
8256 val = I915_READ(LCPLL_CTL);
8257 }
8258
8259 val |= LCPLL_PLL_DISABLE;
8260 I915_WRITE(LCPLL_CTL, val);
8261 POSTING_READ(LCPLL_CTL);
8262
8263 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
8264 DRM_ERROR("LCPLL still locked\n");
8265
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008266 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008267 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008268 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008269 ndelay(100);
8270
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008271 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
8272 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008273 DRM_ERROR("D_COMP RCOMP still in progress\n");
8274
8275 if (allow_power_down) {
8276 val = I915_READ(LCPLL_CTL);
8277 val |= LCPLL_POWER_DOWN_ALLOW;
8278 I915_WRITE(LCPLL_CTL, val);
8279 POSTING_READ(LCPLL_CTL);
8280 }
8281}
8282
8283/*
8284 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
8285 * source.
8286 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008287static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008288{
8289 uint32_t val;
8290
8291 val = I915_READ(LCPLL_CTL);
8292
8293 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
8294 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
8295 return;
8296
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008297 /*
8298 * Make sure we're not on PC8 state before disabling PC8, otherwise
8299 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008300 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02008301 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03008302
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008303 if (val & LCPLL_POWER_DOWN_ALLOW) {
8304 val &= ~LCPLL_POWER_DOWN_ALLOW;
8305 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02008306 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008307 }
8308
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008309 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008310 val |= D_COMP_COMP_FORCE;
8311 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008312 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008313
8314 val = I915_READ(LCPLL_CTL);
8315 val &= ~LCPLL_PLL_DISABLE;
8316 I915_WRITE(LCPLL_CTL, val);
8317
8318 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
8319 DRM_ERROR("LCPLL not locked yet\n");
8320
8321 if (val & LCPLL_CD_SOURCE_FCLK) {
8322 val = I915_READ(LCPLL_CTL);
8323 val &= ~LCPLL_CD_SOURCE_FCLK;
8324 I915_WRITE(LCPLL_CTL, val);
8325
8326 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
8327 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
8328 DRM_ERROR("Switching back to LCPLL failed\n");
8329 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03008330
Mika Kuoppala59bad942015-01-16 11:34:40 +02008331 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008332}
8333
Paulo Zanoni765dab672014-03-07 20:08:18 -03008334/*
8335 * Package states C8 and deeper are really deep PC states that can only be
8336 * reached when all the devices on the system allow it, so even if the graphics
8337 * device allows PC8+, it doesn't mean the system will actually get to these
8338 * states. Our driver only allows PC8+ when going into runtime PM.
8339 *
8340 * The requirements for PC8+ are that all the outputs are disabled, the power
8341 * well is disabled and most interrupts are disabled, and these are also
8342 * requirements for runtime PM. When these conditions are met, we manually do
8343 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
8344 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
8345 * hang the machine.
8346 *
8347 * When we really reach PC8 or deeper states (not just when we allow it) we lose
8348 * the state of some registers, so when we come back from PC8+ we need to
8349 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
8350 * need to take care of the registers kept by RC6. Notice that this happens even
8351 * if we don't put the device in PCI D3 state (which is what currently happens
8352 * because of the runtime PM support).
8353 *
8354 * For more, read "Display Sequences for Package C8" on the hardware
8355 * documentation.
8356 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008357void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008358{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008359 struct drm_device *dev = dev_priv->dev;
8360 uint32_t val;
8361
Paulo Zanonic67a4702013-08-19 13:18:09 -03008362 DRM_DEBUG_KMS("Enabling package C8+\n");
8363
Paulo Zanonic67a4702013-08-19 13:18:09 -03008364 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
8365 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8366 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8367 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8368 }
8369
8370 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008371 hsw_disable_lcpll(dev_priv, true, true);
8372}
8373
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008374void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008375{
8376 struct drm_device *dev = dev_priv->dev;
8377 uint32_t val;
8378
Paulo Zanonic67a4702013-08-19 13:18:09 -03008379 DRM_DEBUG_KMS("Disabling package C8+\n");
8380
8381 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008382 lpt_init_pch_refclk(dev);
8383
8384 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
8385 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8386 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
8387 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8388 }
8389
8390 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008391}
8392
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008393static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
8394 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008395{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008396 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03008397 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03008398
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008399 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02008400
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008401 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008402}
8403
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008404static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
8405 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008406 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008407{
Damien Lespiau3148ade2014-11-21 16:14:56 +00008408 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008409
8410 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
8411 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
8412
8413 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00008414 case SKL_DPLL0:
8415 /*
8416 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
8417 * of the shared DPLL framework and thus needs to be read out
8418 * separately
8419 */
8420 dpll_ctl1 = I915_READ(DPLL_CTRL1);
8421 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
8422 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008423 case SKL_DPLL1:
8424 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
8425 break;
8426 case SKL_DPLL2:
8427 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
8428 break;
8429 case SKL_DPLL3:
8430 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
8431 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008432 }
8433}
8434
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008435static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
8436 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008437 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008438{
8439 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
8440
8441 switch (pipe_config->ddi_pll_sel) {
8442 case PORT_CLK_SEL_WRPLL1:
8443 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
8444 break;
8445 case PORT_CLK_SEL_WRPLL2:
8446 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
8447 break;
8448 }
8449}
8450
Daniel Vetter26804af2014-06-25 22:01:55 +03008451static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008452 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03008453{
8454 struct drm_device *dev = crtc->base.dev;
8455 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03008456 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03008457 enum port port;
8458 uint32_t tmp;
8459
8460 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
8461
8462 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
8463
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008464 if (IS_SKYLAKE(dev))
8465 skylake_get_ddi_pll(dev_priv, port, pipe_config);
8466 else
8467 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03008468
Daniel Vetterd452c5b2014-07-04 11:27:39 -03008469 if (pipe_config->shared_dpll >= 0) {
8470 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
8471
8472 WARN_ON(!pll->get_hw_state(dev_priv, pll,
8473 &pipe_config->dpll_hw_state));
8474 }
8475
Daniel Vetter26804af2014-06-25 22:01:55 +03008476 /*
8477 * Haswell has only FDI/PCH transcoder A. It is which is connected to
8478 * DDI E. So just check whether this pipe is wired to DDI E and whether
8479 * the PCH transcoder is on.
8480 */
Damien Lespiauca370452013-12-03 13:56:24 +00008481 if (INTEL_INFO(dev)->gen < 9 &&
8482 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03008483 pipe_config->has_pch_encoder = true;
8484
8485 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
8486 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8487 FDI_DP_PORT_WIDTH_SHIFT) + 1;
8488
8489 ironlake_get_fdi_m_n_config(crtc, pipe_config);
8490 }
8491}
8492
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008493static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008494 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008495{
8496 struct drm_device *dev = crtc->base.dev;
8497 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008498 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008499 uint32_t tmp;
8500
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008501 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02008502 POWER_DOMAIN_PIPE(crtc->pipe)))
8503 return false;
8504
Daniel Vettere143a212013-07-04 12:01:15 +02008505 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008506 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
8507
Daniel Vettereccb1402013-05-22 00:50:22 +02008508 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8509 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8510 enum pipe trans_edp_pipe;
8511 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8512 default:
8513 WARN(1, "unknown pipe linked to edp transcoder\n");
8514 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8515 case TRANS_DDI_EDP_INPUT_A_ON:
8516 trans_edp_pipe = PIPE_A;
8517 break;
8518 case TRANS_DDI_EDP_INPUT_B_ONOFF:
8519 trans_edp_pipe = PIPE_B;
8520 break;
8521 case TRANS_DDI_EDP_INPUT_C_ONOFF:
8522 trans_edp_pipe = PIPE_C;
8523 break;
8524 }
8525
8526 if (trans_edp_pipe == crtc->pipe)
8527 pipe_config->cpu_transcoder = TRANSCODER_EDP;
8528 }
8529
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008530 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02008531 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03008532 return false;
8533
Daniel Vettereccb1402013-05-22 00:50:22 +02008534 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008535 if (!(tmp & PIPECONF_ENABLE))
8536 return false;
8537
Daniel Vetter26804af2014-06-25 22:01:55 +03008538 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008539
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008540 intel_get_pipe_timings(crtc, pipe_config);
8541
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008542 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008543 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
8544 if (IS_SKYLAKE(dev))
8545 skylake_get_pfit_config(crtc, pipe_config);
8546 else
8547 ironlake_get_pfit_config(crtc, pipe_config);
8548 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01008549
Jesse Barnese59150d2014-01-07 13:30:45 -08008550 if (IS_HASWELL(dev))
8551 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
8552 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008553
Clint Taylorebb69c92014-09-30 10:30:22 -07008554 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
8555 pipe_config->pixel_multiplier =
8556 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
8557 } else {
8558 pipe_config->pixel_multiplier = 1;
8559 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008560
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008561 return true;
8562}
8563
Chris Wilson560b85b2010-08-07 11:01:38 +01008564static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
8565{
8566 struct drm_device *dev = crtc->dev;
8567 struct drm_i915_private *dev_priv = dev->dev_private;
8568 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03008569 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01008570
Ville Syrjälädc41c152014-08-13 11:57:05 +03008571 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -08008572 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
8573 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03008574 unsigned int stride = roundup_pow_of_two(width) * 4;
8575
8576 switch (stride) {
8577 default:
8578 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
8579 width, stride);
8580 stride = 256;
8581 /* fallthrough */
8582 case 256:
8583 case 512:
8584 case 1024:
8585 case 2048:
8586 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008587 }
8588
Ville Syrjälädc41c152014-08-13 11:57:05 +03008589 cntl |= CURSOR_ENABLE |
8590 CURSOR_GAMMA_ENABLE |
8591 CURSOR_FORMAT_ARGB |
8592 CURSOR_STRIDE(stride);
8593
8594 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008595 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008596
Ville Syrjälädc41c152014-08-13 11:57:05 +03008597 if (intel_crtc->cursor_cntl != 0 &&
8598 (intel_crtc->cursor_base != base ||
8599 intel_crtc->cursor_size != size ||
8600 intel_crtc->cursor_cntl != cntl)) {
8601 /* On these chipsets we can only modify the base/size/stride
8602 * whilst the cursor is disabled.
8603 */
8604 I915_WRITE(_CURACNTR, 0);
8605 POSTING_READ(_CURACNTR);
8606 intel_crtc->cursor_cntl = 0;
8607 }
8608
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008609 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03008610 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008611 intel_crtc->cursor_base = base;
8612 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03008613
8614 if (intel_crtc->cursor_size != size) {
8615 I915_WRITE(CURSIZE, size);
8616 intel_crtc->cursor_size = size;
8617 }
8618
Chris Wilson4b0e3332014-05-30 16:35:26 +03008619 if (intel_crtc->cursor_cntl != cntl) {
8620 I915_WRITE(_CURACNTR, cntl);
8621 POSTING_READ(_CURACNTR);
8622 intel_crtc->cursor_cntl = cntl;
8623 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008624}
8625
8626static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
8627{
8628 struct drm_device *dev = crtc->dev;
8629 struct drm_i915_private *dev_priv = dev->dev_private;
8630 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8631 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008632 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01008633
Chris Wilson4b0e3332014-05-30 16:35:26 +03008634 cntl = 0;
8635 if (base) {
8636 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -08008637 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308638 case 64:
8639 cntl |= CURSOR_MODE_64_ARGB_AX;
8640 break;
8641 case 128:
8642 cntl |= CURSOR_MODE_128_ARGB_AX;
8643 break;
8644 case 256:
8645 cntl |= CURSOR_MODE_256_ARGB_AX;
8646 break;
8647 default:
Matt Roper3dd512f2015-02-27 10:12:00 -08008648 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308649 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01008650 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008651 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03008652
8653 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8654 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01008655 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008656
Matt Roper8e7d6882015-01-21 16:35:41 -08008657 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008658 cntl |= CURSOR_ROTATE_180;
8659
Chris Wilson4b0e3332014-05-30 16:35:26 +03008660 if (intel_crtc->cursor_cntl != cntl) {
8661 I915_WRITE(CURCNTR(pipe), cntl);
8662 POSTING_READ(CURCNTR(pipe));
8663 intel_crtc->cursor_cntl = cntl;
8664 }
8665
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008666 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008667 I915_WRITE(CURBASE(pipe), base);
8668 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008669
8670 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008671}
8672
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008673/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01008674static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8675 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008676{
8677 struct drm_device *dev = crtc->dev;
8678 struct drm_i915_private *dev_priv = dev->dev_private;
8679 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8680 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07008681 int x = crtc->cursor_x;
8682 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008683 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008684
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008685 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008686 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008687
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008688 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008689 base = 0;
8690
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008691 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008692 base = 0;
8693
8694 if (x < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -08008695 if (x + intel_crtc->base.cursor->state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008696 base = 0;
8697
8698 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8699 x = -x;
8700 }
8701 pos |= x << CURSOR_X_SHIFT;
8702
8703 if (y < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -08008704 if (y + intel_crtc->base.cursor->state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008705 base = 0;
8706
8707 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8708 y = -y;
8709 }
8710 pos |= y << CURSOR_Y_SHIFT;
8711
Chris Wilson4b0e3332014-05-30 16:35:26 +03008712 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008713 return;
8714
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008715 I915_WRITE(CURPOS(pipe), pos);
8716
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008717 /* ILK+ do this automagically */
8718 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -08008719 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Matt Roper3dd512f2015-02-27 10:12:00 -08008720 base += (intel_crtc->base.cursor->state->crtc_h *
8721 intel_crtc->base.cursor->state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008722 }
8723
Ville Syrjälä8ac54662014-08-12 19:39:54 +03008724 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008725 i845_update_cursor(crtc, base);
8726 else
8727 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008728}
8729
Ville Syrjälädc41c152014-08-13 11:57:05 +03008730static bool cursor_size_ok(struct drm_device *dev,
8731 uint32_t width, uint32_t height)
8732{
8733 if (width == 0 || height == 0)
8734 return false;
8735
8736 /*
8737 * 845g/865g are special in that they are only limited by
8738 * the width of their cursors, the height is arbitrary up to
8739 * the precision of the register. Everything else requires
8740 * square cursors, limited to a few power-of-two sizes.
8741 */
8742 if (IS_845G(dev) || IS_I865G(dev)) {
8743 if ((width & 63) != 0)
8744 return false;
8745
8746 if (width > (IS_845G(dev) ? 64 : 512))
8747 return false;
8748
8749 if (height > 1023)
8750 return false;
8751 } else {
8752 switch (width | height) {
8753 case 256:
8754 case 128:
8755 if (IS_GEN2(dev))
8756 return false;
8757 case 64:
8758 break;
8759 default:
8760 return false;
8761 }
8762 }
8763
8764 return true;
8765}
8766
Jesse Barnes79e53942008-11-07 14:24:08 -08008767static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008768 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008769{
James Simmons72034252010-08-03 01:33:19 +01008770 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008771 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008772
James Simmons72034252010-08-03 01:33:19 +01008773 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008774 intel_crtc->lut_r[i] = red[i] >> 8;
8775 intel_crtc->lut_g[i] = green[i] >> 8;
8776 intel_crtc->lut_b[i] = blue[i] >> 8;
8777 }
8778
8779 intel_crtc_load_lut(crtc);
8780}
8781
Jesse Barnes79e53942008-11-07 14:24:08 -08008782/* VESA 640x480x72Hz mode to set on the pipe */
8783static struct drm_display_mode load_detect_mode = {
8784 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8785 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8786};
8787
Daniel Vettera8bb6812014-02-10 18:00:39 +01008788struct drm_framebuffer *
8789__intel_framebuffer_create(struct drm_device *dev,
8790 struct drm_mode_fb_cmd2 *mode_cmd,
8791 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008792{
8793 struct intel_framebuffer *intel_fb;
8794 int ret;
8795
8796 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8797 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03008798 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +01008799 return ERR_PTR(-ENOMEM);
8800 }
8801
8802 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008803 if (ret)
8804 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008805
8806 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008807err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03008808 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008809 kfree(intel_fb);
8810
8811 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008812}
8813
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008814static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008815intel_framebuffer_create(struct drm_device *dev,
8816 struct drm_mode_fb_cmd2 *mode_cmd,
8817 struct drm_i915_gem_object *obj)
8818{
8819 struct drm_framebuffer *fb;
8820 int ret;
8821
8822 ret = i915_mutex_lock_interruptible(dev);
8823 if (ret)
8824 return ERR_PTR(ret);
8825 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8826 mutex_unlock(&dev->struct_mutex);
8827
8828 return fb;
8829}
8830
Chris Wilsond2dff872011-04-19 08:36:26 +01008831static u32
8832intel_framebuffer_pitch_for_width(int width, int bpp)
8833{
8834 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8835 return ALIGN(pitch, 64);
8836}
8837
8838static u32
8839intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8840{
8841 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02008842 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01008843}
8844
8845static struct drm_framebuffer *
8846intel_framebuffer_create_for_mode(struct drm_device *dev,
8847 struct drm_display_mode *mode,
8848 int depth, int bpp)
8849{
8850 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008851 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008852
8853 obj = i915_gem_alloc_object(dev,
8854 intel_framebuffer_size_for_mode(mode, bpp));
8855 if (obj == NULL)
8856 return ERR_PTR(-ENOMEM);
8857
8858 mode_cmd.width = mode->hdisplay;
8859 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008860 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8861 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008862 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008863
8864 return intel_framebuffer_create(dev, &mode_cmd, obj);
8865}
8866
8867static struct drm_framebuffer *
8868mode_fits_in_fbdev(struct drm_device *dev,
8869 struct drm_display_mode *mode)
8870{
Daniel Vetter4520f532013-10-09 09:18:51 +02008871#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008872 struct drm_i915_private *dev_priv = dev->dev_private;
8873 struct drm_i915_gem_object *obj;
8874 struct drm_framebuffer *fb;
8875
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008876 if (!dev_priv->fbdev)
8877 return NULL;
8878
8879 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008880 return NULL;
8881
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008882 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008883 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008884
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008885 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008886 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8887 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008888 return NULL;
8889
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008890 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008891 return NULL;
8892
8893 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008894#else
8895 return NULL;
8896#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008897}
8898
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008899bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008900 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05008901 struct intel_load_detect_pipe *old,
8902 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008903{
8904 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008905 struct intel_encoder *intel_encoder =
8906 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008907 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008908 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008909 struct drm_crtc *crtc = NULL;
8910 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008911 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05008912 struct drm_mode_config *config = &dev->mode_config;
8913 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008914
Chris Wilsond2dff872011-04-19 08:36:26 +01008915 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008916 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008917 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008918
Rob Clark51fd3712013-11-19 12:10:12 -05008919retry:
8920 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8921 if (ret)
8922 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008923
Jesse Barnes79e53942008-11-07 14:24:08 -08008924 /*
8925 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008926 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008927 * - if the connector already has an assigned crtc, use it (but make
8928 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008929 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008930 * - try to find the first unused crtc that can drive this connector,
8931 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008932 */
8933
8934 /* See if we already have a CRTC for this connector */
8935 if (encoder->crtc) {
8936 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008937
Rob Clark51fd3712013-11-19 12:10:12 -05008938 ret = drm_modeset_lock(&crtc->mutex, ctx);
8939 if (ret)
8940 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01008941 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
8942 if (ret)
8943 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +01008944
Daniel Vetter24218aa2012-08-12 19:27:11 +02008945 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008946 old->load_detect_temp = false;
8947
8948 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008949 if (connector->dpms != DRM_MODE_DPMS_ON)
8950 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008951
Chris Wilson71731882011-04-19 23:10:58 +01008952 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008953 }
8954
8955 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008956 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008957 i++;
8958 if (!(encoder->possible_crtcs & (1 << i)))
8959 continue;
Matt Roper83d65732015-02-25 13:12:16 -08008960 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +03008961 continue;
8962 /* This can occur when applying the pipe A quirk on resume. */
8963 if (to_intel_crtc(possible_crtc)->new_enabled)
8964 continue;
8965
8966 crtc = possible_crtc;
8967 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008968 }
8969
8970 /*
8971 * If we didn't find an unused CRTC, don't use any.
8972 */
8973 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008974 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -05008975 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -08008976 }
8977
Rob Clark51fd3712013-11-19 12:10:12 -05008978 ret = drm_modeset_lock(&crtc->mutex, ctx);
8979 if (ret)
8980 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01008981 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
8982 if (ret)
8983 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +02008984 intel_encoder->new_crtc = to_intel_crtc(crtc);
8985 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008986
8987 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008988 intel_crtc->new_enabled = true;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008989 intel_crtc->new_config = intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008990 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008991 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008992 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008993
Chris Wilson64927112011-04-20 07:25:26 +01008994 if (!mode)
8995 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008996
Chris Wilsond2dff872011-04-19 08:36:26 +01008997 /* We need a framebuffer large enough to accommodate all accesses
8998 * that the plane may generate whilst we perform load detection.
8999 * We can not rely on the fbcon either being present (we get called
9000 * during its initialisation to detect all boot displays, or it may
9001 * not even exist) or that it is large enough to satisfy the
9002 * requested mode.
9003 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02009004 fb = mode_fits_in_fbdev(dev, mode);
9005 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01009006 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02009007 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
9008 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01009009 } else
9010 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02009011 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01009012 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009013 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009014 }
Chris Wilsond2dff872011-04-19 08:36:26 +01009015
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009016 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01009017 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01009018 if (old->release_fb)
9019 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009020 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009021 }
Daniel Vetter9128b042015-03-03 17:31:21 +01009022 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +01009023
Jesse Barnes79e53942008-11-07 14:24:08 -08009024 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07009025 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01009026 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009027
9028 fail:
Matt Roper83d65732015-02-25 13:12:16 -08009029 intel_crtc->new_enabled = crtc->state->enable;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009030 if (intel_crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009031 intel_crtc->new_config = intel_crtc->config;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009032 else
9033 intel_crtc->new_config = NULL;
Rob Clark51fd3712013-11-19 12:10:12 -05009034fail_unlock:
9035 if (ret == -EDEADLK) {
9036 drm_modeset_backoff(ctx);
9037 goto retry;
9038 }
9039
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009040 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08009041}
9042
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009043void intel_release_load_detect_pipe(struct drm_connector *connector,
Ville Syrjälä208bf9f2014-08-11 13:15:35 +03009044 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08009045{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009046 struct intel_encoder *intel_encoder =
9047 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01009048 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01009049 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009050 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08009051
Chris Wilsond2dff872011-04-19 08:36:26 +01009052 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009053 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009054 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009055
Chris Wilson8261b192011-04-19 23:18:09 +01009056 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02009057 to_intel_connector(connector)->new_encoder = NULL;
9058 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009059 intel_crtc->new_enabled = false;
9060 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02009061 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01009062
Daniel Vetter36206362012-12-10 20:42:17 +01009063 if (old->release_fb) {
9064 drm_framebuffer_unregister_private(old->release_fb);
9065 drm_framebuffer_unreference(old->release_fb);
9066 }
Chris Wilsond2dff872011-04-19 08:36:26 +01009067
Chris Wilson0622a532011-04-21 09:32:11 +01009068 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08009069 }
9070
Eric Anholtc751ce42010-03-25 11:48:48 -07009071 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02009072 if (old->dpms_mode != DRM_MODE_DPMS_ON)
9073 connector->funcs->dpms(connector, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08009074}
9075
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009076static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009077 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009078{
9079 struct drm_i915_private *dev_priv = dev->dev_private;
9080 u32 dpll = pipe_config->dpll_hw_state.dpll;
9081
9082 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02009083 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009084 else if (HAS_PCH_SPLIT(dev))
9085 return 120000;
9086 else if (!IS_GEN2(dev))
9087 return 96000;
9088 else
9089 return 48000;
9090}
9091
Jesse Barnes79e53942008-11-07 14:24:08 -08009092/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009093static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009094 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08009095{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009096 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08009097 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009098 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03009099 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08009100 u32 fp;
9101 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009102 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08009103
9104 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03009105 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009106 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03009107 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009108
9109 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009110 if (IS_PINEVIEW(dev)) {
9111 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
9112 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08009113 } else {
9114 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
9115 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
9116 }
9117
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009118 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009119 if (IS_PINEVIEW(dev))
9120 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
9121 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08009122 else
9123 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08009124 DPLL_FPA01_P1_POST_DIV_SHIFT);
9125
9126 switch (dpll & DPLL_MODE_MASK) {
9127 case DPLLB_MODE_DAC_SERIAL:
9128 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
9129 5 : 10;
9130 break;
9131 case DPLLB_MODE_LVDS:
9132 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
9133 7 : 14;
9134 break;
9135 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08009136 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08009137 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009138 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08009139 }
9140
Daniel Vetterac58c3f2013-06-01 17:16:17 +02009141 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009142 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02009143 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009144 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08009145 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02009146 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02009147 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08009148
9149 if (is_lvds) {
9150 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
9151 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02009152
9153 if (lvds & LVDS_CLKB_POWER_UP)
9154 clock.p2 = 7;
9155 else
9156 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08009157 } else {
9158 if (dpll & PLL_P1_DIVIDE_BY_TWO)
9159 clock.p1 = 2;
9160 else {
9161 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
9162 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
9163 }
9164 if (dpll & PLL_P2_DIVIDE_BY_4)
9165 clock.p2 = 4;
9166 else
9167 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08009168 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009169
9170 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08009171 }
9172
Ville Syrjälä18442d02013-09-13 16:00:08 +03009173 /*
9174 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01009175 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03009176 * encoder's get_config() function.
9177 */
9178 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009179}
9180
Ville Syrjälä6878da02013-09-13 15:59:11 +03009181int intel_dotclock_calculate(int link_freq,
9182 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009183{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009184 /*
9185 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009186 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009187 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009188 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009189 *
9190 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009191 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08009192 */
9193
Ville Syrjälä6878da02013-09-13 15:59:11 +03009194 if (!m_n->link_n)
9195 return 0;
9196
9197 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
9198}
9199
Ville Syrjälä18442d02013-09-13 16:00:08 +03009200static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009201 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03009202{
9203 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009204
9205 /* read out port_clock from the DPLL */
9206 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03009207
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009208 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03009209 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01009210 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03009211 * agree once we know their relationship in the encoder's
9212 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009213 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02009214 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03009215 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
9216 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08009217}
9218
9219/** Returns the currently programmed mode of the given pipe. */
9220struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
9221 struct drm_crtc *crtc)
9222{
Jesse Barnes548f2452011-02-17 10:40:53 -08009223 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08009224 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009225 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08009226 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009227 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009228 int htot = I915_READ(HTOTAL(cpu_transcoder));
9229 int hsync = I915_READ(HSYNC(cpu_transcoder));
9230 int vtot = I915_READ(VTOTAL(cpu_transcoder));
9231 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03009232 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08009233
9234 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
9235 if (!mode)
9236 return NULL;
9237
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009238 /*
9239 * Construct a pipe_config sufficient for getting the clock info
9240 * back out of crtc_clock_get.
9241 *
9242 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
9243 * to use a real value here instead.
9244 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03009245 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009246 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03009247 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
9248 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
9249 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009250 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
9251
Ville Syrjälä773ae032013-09-23 17:48:20 +03009252 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08009253 mode->hdisplay = (htot & 0xffff) + 1;
9254 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
9255 mode->hsync_start = (hsync & 0xffff) + 1;
9256 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
9257 mode->vdisplay = (vtot & 0xffff) + 1;
9258 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
9259 mode->vsync_start = (vsync & 0xffff) + 1;
9260 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
9261
9262 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08009263
9264 return mode;
9265}
9266
Jesse Barnes652c3932009-08-17 13:31:43 -07009267static void intel_decrease_pllclock(struct drm_crtc *crtc)
9268{
9269 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03009270 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07009271 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009272
Sonika Jindalbaff2962014-07-22 11:16:35 +05309273 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07009274 return;
9275
9276 if (!dev_priv->lvds_downclock_avail)
9277 return;
9278
9279 /*
9280 * Since this is called by a timer, we should never get here in
9281 * the manual case.
9282 */
9283 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01009284 int pipe = intel_crtc->pipe;
9285 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02009286 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01009287
Zhao Yakui44d98a62009-10-09 11:39:40 +08009288 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009289
Sean Paul8ac5a6d2012-02-13 13:14:51 -05009290 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009291
Chris Wilson074b5e12012-05-02 12:07:06 +01009292 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07009293 dpll |= DISPLAY_RATE_SELECT_FPA1;
9294 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07009295 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009296 dpll = I915_READ(dpll_reg);
9297 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08009298 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009299 }
9300
9301}
9302
Chris Wilsonf047e392012-07-21 12:31:41 +01009303void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07009304{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009305 struct drm_i915_private *dev_priv = dev->dev_private;
9306
Chris Wilsonf62a0072014-02-21 17:55:39 +00009307 if (dev_priv->mm.busy)
9308 return;
9309
Paulo Zanoni43694d62014-03-07 20:08:08 -03009310 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009311 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +00009312 if (INTEL_INFO(dev)->gen >= 6)
9313 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00009314 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01009315}
9316
9317void intel_mark_idle(struct drm_device *dev)
9318{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009319 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00009320 struct drm_crtc *crtc;
9321
Chris Wilsonf62a0072014-02-21 17:55:39 +00009322 if (!dev_priv->mm.busy)
9323 return;
9324
9325 dev_priv->mm.busy = false;
9326
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009327 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07009328 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00009329 continue;
9330
9331 intel_decrease_pllclock(crtc);
9332 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009333
Damien Lespiau3d13ef22014-02-07 19:12:47 +00009334 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009335 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009336
Paulo Zanoni43694d62014-03-07 20:08:08 -03009337 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01009338}
9339
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02009340static void intel_crtc_set_state(struct intel_crtc *crtc,
9341 struct intel_crtc_state *crtc_state)
9342{
9343 kfree(crtc->config);
9344 crtc->config = crtc_state;
Ander Conselvan de Oliveira16f3f652015-01-15 14:55:27 +02009345 crtc->base.state = &crtc_state->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02009346}
9347
Jesse Barnes79e53942008-11-07 14:24:08 -08009348static void intel_crtc_destroy(struct drm_crtc *crtc)
9349{
9350 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009351 struct drm_device *dev = crtc->dev;
9352 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +02009353
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009354 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009355 work = intel_crtc->unpin_work;
9356 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009357 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009358
9359 if (work) {
9360 cancel_work_sync(&work->work);
9361 kfree(work);
9362 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009363
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02009364 intel_crtc_set_state(intel_crtc, NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08009365 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009366
Jesse Barnes79e53942008-11-07 14:24:08 -08009367 kfree(intel_crtc);
9368}
9369
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009370static void intel_unpin_work_fn(struct work_struct *__work)
9371{
9372 struct intel_unpin_work *work =
9373 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009374 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +02009375 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009376
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009377 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00009378 intel_unpin_fb_obj(work->old_fb, work->crtc->primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +00009379 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00009380
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02009381 intel_fbc_update(dev);
John Harrisonf06cc1b2014-11-24 18:49:37 +00009382
9383 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +00009384 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009385 mutex_unlock(&dev->struct_mutex);
9386
Daniel Vetterf99d7062014-06-19 16:01:59 +02009387 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Chris Wilson89ed88b2015-02-16 14:31:49 +00009388 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009389
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009390 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
9391 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
9392
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009393 kfree(work);
9394}
9395
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009396static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01009397 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009398{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009399 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9400 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009401 unsigned long flags;
9402
9403 /* Ignore early vblank irqs */
9404 if (intel_crtc == NULL)
9405 return;
9406
Daniel Vetterf3260382014-09-15 14:55:23 +02009407 /*
9408 * This is called both by irq handlers and the reset code (to complete
9409 * lost pageflips) so needs the full irqsave spinlocks.
9410 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009411 spin_lock_irqsave(&dev->event_lock, flags);
9412 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00009413
9414 /* Ensure we don't miss a work->pending update ... */
9415 smp_rmb();
9416
9417 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009418 spin_unlock_irqrestore(&dev->event_lock, flags);
9419 return;
9420 }
9421
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009422 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01009423
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009424 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009425}
9426
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009427void intel_finish_page_flip(struct drm_device *dev, int pipe)
9428{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009429 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009430 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9431
Mario Kleiner49b14a52010-12-09 07:00:07 +01009432 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009433}
9434
9435void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9436{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009437 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009438 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9439
Mario Kleiner49b14a52010-12-09 07:00:07 +01009440 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009441}
9442
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009443/* Is 'a' after or equal to 'b'? */
9444static bool g4x_flip_count_after_eq(u32 a, u32 b)
9445{
9446 return !((a - b) & 0x80000000);
9447}
9448
9449static bool page_flip_finished(struct intel_crtc *crtc)
9450{
9451 struct drm_device *dev = crtc->base.dev;
9452 struct drm_i915_private *dev_priv = dev->dev_private;
9453
Ville Syrjäläbdfa7542014-05-27 21:33:09 +03009454 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
9455 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
9456 return true;
9457
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009458 /*
9459 * The relevant registers doen't exist on pre-ctg.
9460 * As the flip done interrupt doesn't trigger for mmio
9461 * flips on gmch platforms, a flip count check isn't
9462 * really needed there. But since ctg has the registers,
9463 * include it in the check anyway.
9464 */
9465 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9466 return true;
9467
9468 /*
9469 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9470 * used the same base address. In that case the mmio flip might
9471 * have completed, but the CS hasn't even executed the flip yet.
9472 *
9473 * A flip count check isn't enough as the CS might have updated
9474 * the base address just after start of vblank, but before we
9475 * managed to process the interrupt. This means we'd complete the
9476 * CS flip too soon.
9477 *
9478 * Combining both checks should get us a good enough result. It may
9479 * still happen that the CS flip has been executed, but has not
9480 * yet actually completed. But in case the base address is the same
9481 * anyway, we don't really care.
9482 */
9483 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9484 crtc->unpin_work->gtt_offset &&
9485 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9486 crtc->unpin_work->flip_count);
9487}
9488
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009489void intel_prepare_page_flip(struct drm_device *dev, int plane)
9490{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009491 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009492 struct intel_crtc *intel_crtc =
9493 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9494 unsigned long flags;
9495
Daniel Vetterf3260382014-09-15 14:55:23 +02009496
9497 /*
9498 * This is called both by irq handlers and the reset code (to complete
9499 * lost pageflips) so needs the full irqsave spinlocks.
9500 *
9501 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +00009502 * generate a page-flip completion irq, i.e. every modeset
9503 * is also accompanied by a spurious intel_prepare_page_flip().
9504 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009505 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009506 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +00009507 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009508 spin_unlock_irqrestore(&dev->event_lock, flags);
9509}
9510
Robin Schroereba905b2014-05-18 02:24:50 +02009511static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +00009512{
9513 /* Ensure that the work item is consistent when activating it ... */
9514 smp_wmb();
9515 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9516 /* and that it is marked active as soon as the irq could fire. */
9517 smp_wmb();
9518}
9519
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009520static int intel_gen2_queue_flip(struct drm_device *dev,
9521 struct drm_crtc *crtc,
9522 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009523 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009524 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009525 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009526{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009527 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009528 u32 flip_mask;
9529 int ret;
9530
Daniel Vetter6d90c952012-04-26 23:28:05 +02009531 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009532 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009533 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009534
9535 /* Can't queue multiple flips, so wait for the previous
9536 * one to finish before executing the next.
9537 */
9538 if (intel_crtc->plane)
9539 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9540 else
9541 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009542 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9543 intel_ring_emit(ring, MI_NOOP);
9544 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9545 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9546 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009547 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009548 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00009549
9550 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009551 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009552 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009553}
9554
9555static int intel_gen3_queue_flip(struct drm_device *dev,
9556 struct drm_crtc *crtc,
9557 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009558 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009559 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009560 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009561{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009562 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009563 u32 flip_mask;
9564 int ret;
9565
Daniel Vetter6d90c952012-04-26 23:28:05 +02009566 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009567 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009568 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009569
9570 if (intel_crtc->plane)
9571 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9572 else
9573 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009574 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9575 intel_ring_emit(ring, MI_NOOP);
9576 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9577 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9578 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009579 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009580 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009581
Chris Wilsone7d841c2012-12-03 11:36:30 +00009582 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009583 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009584 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009585}
9586
9587static int intel_gen4_queue_flip(struct drm_device *dev,
9588 struct drm_crtc *crtc,
9589 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009590 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009591 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009592 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009593{
9594 struct drm_i915_private *dev_priv = dev->dev_private;
9595 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9596 uint32_t pf, pipesrc;
9597 int ret;
9598
Daniel Vetter6d90c952012-04-26 23:28:05 +02009599 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009600 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009601 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009602
9603 /* i965+ uses the linear or tiled offsets from the
9604 * Display Registers (which do not change across a page-flip)
9605 * so we need only reprogram the base address.
9606 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02009607 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9608 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9609 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009610 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +02009611 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009612
9613 /* XXX Enabling the panel-fitter across page-flip is so far
9614 * untested on non-native modes, so ignore it for now.
9615 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9616 */
9617 pf = 0;
9618 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009619 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009620
9621 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009622 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009623 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009624}
9625
9626static int intel_gen6_queue_flip(struct drm_device *dev,
9627 struct drm_crtc *crtc,
9628 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009629 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009630 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009631 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009632{
9633 struct drm_i915_private *dev_priv = dev->dev_private;
9634 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9635 uint32_t pf, pipesrc;
9636 int ret;
9637
Daniel Vetter6d90c952012-04-26 23:28:05 +02009638 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009639 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009640 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009641
Daniel Vetter6d90c952012-04-26 23:28:05 +02009642 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9643 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9644 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009645 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009646
Chris Wilson99d9acd2012-04-17 20:37:00 +01009647 /* Contrary to the suggestions in the documentation,
9648 * "Enable Panel Fitter" does not seem to be required when page
9649 * flipping with a non-native mode, and worse causes a normal
9650 * modeset to fail.
9651 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9652 */
9653 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009654 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009655 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009656
9657 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009658 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009659 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009660}
9661
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009662static int intel_gen7_queue_flip(struct drm_device *dev,
9663 struct drm_crtc *crtc,
9664 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009665 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009666 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009667 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009668{
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009669 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009670 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009671 int len, ret;
9672
Robin Schroereba905b2014-05-18 02:24:50 +02009673 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009674 case PLANE_A:
9675 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9676 break;
9677 case PLANE_B:
9678 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9679 break;
9680 case PLANE_C:
9681 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9682 break;
9683 default:
9684 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009685 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009686 }
9687
Chris Wilsonffe74d72013-08-26 20:58:12 +01009688 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009689 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009690 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009691 /*
9692 * On Gen 8, SRM is now taking an extra dword to accommodate
9693 * 48bits addresses, and we need a NOOP for the batch size to
9694 * stay even.
9695 */
9696 if (IS_GEN8(dev))
9697 len += 2;
9698 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009699
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009700 /*
9701 * BSpec MI_DISPLAY_FLIP for IVB:
9702 * "The full packet must be contained within the same cache line."
9703 *
9704 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9705 * cacheline, if we ever start emitting more commands before
9706 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9707 * then do the cacheline alignment, and finally emit the
9708 * MI_DISPLAY_FLIP.
9709 */
9710 ret = intel_ring_cacheline_align(ring);
9711 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009712 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009713
Chris Wilsonffe74d72013-08-26 20:58:12 +01009714 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009715 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009716 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009717
Chris Wilsonffe74d72013-08-26 20:58:12 +01009718 /* Unmask the flip-done completion message. Note that the bspec says that
9719 * we should do this for both the BCS and RCS, and that we must not unmask
9720 * more than one flip event at any time (or ensure that one flip message
9721 * can be sent by waiting for flip-done prior to queueing new flips).
9722 * Experimentation says that BCS works despite DERRMR masking all
9723 * flip-done completion events and that unmasking all planes at once
9724 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9725 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9726 */
9727 if (ring->id == RCS) {
9728 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9729 intel_ring_emit(ring, DERRMR);
9730 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9731 DERRMR_PIPEB_PRI_FLIP_DONE |
9732 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009733 if (IS_GEN8(dev))
9734 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9735 MI_SRM_LRM_GLOBAL_GTT);
9736 else
9737 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9738 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009739 intel_ring_emit(ring, DERRMR);
9740 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009741 if (IS_GEN8(dev)) {
9742 intel_ring_emit(ring, 0);
9743 intel_ring_emit(ring, MI_NOOP);
9744 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009745 }
9746
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009747 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009748 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009749 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009750 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009751
9752 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009753 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009754 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009755}
9756
Sourab Gupta84c33a62014-06-02 16:47:17 +05309757static bool use_mmio_flip(struct intel_engine_cs *ring,
9758 struct drm_i915_gem_object *obj)
9759{
9760 /*
9761 * This is not being used for older platforms, because
9762 * non-availability of flip done interrupt forces us to use
9763 * CS flips. Older platforms derive flip done using some clever
9764 * tricks involving the flip_pending status bits and vblank irqs.
9765 * So using MMIO flips there would disrupt this mechanism.
9766 */
9767
Chris Wilson8e09bf82014-07-08 10:40:30 +01009768 if (ring == NULL)
9769 return true;
9770
Sourab Gupta84c33a62014-06-02 16:47:17 +05309771 if (INTEL_INFO(ring->dev)->gen < 5)
9772 return false;
9773
9774 if (i915.use_mmio_flip < 0)
9775 return false;
9776 else if (i915.use_mmio_flip > 0)
9777 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +01009778 else if (i915.enable_execlists)
9779 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309780 else
John Harrison41c52412014-11-24 18:49:43 +00009781 return ring != i915_gem_request_get_ring(obj->last_read_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309782}
9783
Damien Lespiauff944562014-11-20 14:58:16 +00009784static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
9785{
9786 struct drm_device *dev = intel_crtc->base.dev;
9787 struct drm_i915_private *dev_priv = dev->dev_private;
9788 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
9789 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
9790 struct drm_i915_gem_object *obj = intel_fb->obj;
9791 const enum pipe pipe = intel_crtc->pipe;
9792 u32 ctl, stride;
9793
9794 ctl = I915_READ(PLANE_CTL(pipe, 0));
9795 ctl &= ~PLANE_CTL_TILED_MASK;
9796 if (obj->tiling_mode == I915_TILING_X)
9797 ctl |= PLANE_CTL_TILED_X;
9798
9799 /*
9800 * The stride is either expressed as a multiple of 64 bytes chunks for
9801 * linear buffers or in number of tiles for tiled buffers.
9802 */
9803 stride = fb->pitches[0] >> 6;
9804 if (obj->tiling_mode == I915_TILING_X)
9805 stride = fb->pitches[0] >> 9; /* X tiles are 512 bytes wide */
9806
9807 /*
9808 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
9809 * PLANE_SURF updates, the update is then guaranteed to be atomic.
9810 */
9811 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
9812 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
9813
9814 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
9815 POSTING_READ(PLANE_SURF(pipe, 0));
9816}
9817
9818static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
Sourab Gupta84c33a62014-06-02 16:47:17 +05309819{
9820 struct drm_device *dev = intel_crtc->base.dev;
9821 struct drm_i915_private *dev_priv = dev->dev_private;
9822 struct intel_framebuffer *intel_fb =
9823 to_intel_framebuffer(intel_crtc->base.primary->fb);
9824 struct drm_i915_gem_object *obj = intel_fb->obj;
9825 u32 dspcntr;
9826 u32 reg;
9827
Sourab Gupta84c33a62014-06-02 16:47:17 +05309828 reg = DSPCNTR(intel_crtc->plane);
9829 dspcntr = I915_READ(reg);
9830
Damien Lespiauc5d97472014-10-25 00:11:11 +01009831 if (obj->tiling_mode != I915_TILING_NONE)
9832 dspcntr |= DISPPLANE_TILED;
9833 else
9834 dspcntr &= ~DISPPLANE_TILED;
9835
Sourab Gupta84c33a62014-06-02 16:47:17 +05309836 I915_WRITE(reg, dspcntr);
9837
9838 I915_WRITE(DSPSURF(intel_crtc->plane),
9839 intel_crtc->unpin_work->gtt_offset);
9840 POSTING_READ(DSPSURF(intel_crtc->plane));
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009841
Damien Lespiauff944562014-11-20 14:58:16 +00009842}
9843
9844/*
9845 * XXX: This is the temporary way to update the plane registers until we get
9846 * around to using the usual plane update functions for MMIO flips
9847 */
9848static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9849{
9850 struct drm_device *dev = intel_crtc->base.dev;
9851 bool atomic_update;
9852 u32 start_vbl_count;
9853
9854 intel_mark_page_flip_active(intel_crtc);
9855
9856 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
9857
9858 if (INTEL_INFO(dev)->gen >= 9)
9859 skl_do_mmio_flip(intel_crtc);
9860 else
9861 /* use_mmio_flip() retricts MMIO flips to ilk+ */
9862 ilk_do_mmio_flip(intel_crtc);
9863
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009864 if (atomic_update)
9865 intel_pipe_update_end(intel_crtc, start_vbl_count);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309866}
9867
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009868static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +05309869{
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009870 struct intel_crtc *crtc =
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009871 container_of(work, struct intel_crtc, mmio_flip.work);
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009872 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309873
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009874 mmio_flip = &crtc->mmio_flip;
9875 if (mmio_flip->req)
John Harrison9c654812014-11-24 18:49:35 +00009876 WARN_ON(__i915_wait_request(mmio_flip->req,
9877 crtc->reset_counter,
9878 false, NULL, NULL) != 0);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309879
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009880 intel_do_mmio_flip(crtc);
9881 if (mmio_flip->req) {
9882 mutex_lock(&crtc->base.dev->struct_mutex);
John Harrison146d84f2014-12-05 13:49:33 +00009883 i915_gem_request_assign(&mmio_flip->req, NULL);
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009884 mutex_unlock(&crtc->base.dev->struct_mutex);
9885 }
Sourab Gupta84c33a62014-06-02 16:47:17 +05309886}
9887
9888static int intel_queue_mmio_flip(struct drm_device *dev,
9889 struct drm_crtc *crtc,
9890 struct drm_framebuffer *fb,
9891 struct drm_i915_gem_object *obj,
9892 struct intel_engine_cs *ring,
9893 uint32_t flags)
9894{
Sourab Gupta84c33a62014-06-02 16:47:17 +05309895 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309896
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009897 i915_gem_request_assign(&intel_crtc->mmio_flip.req,
9898 obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309899
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +02009900 schedule_work(&intel_crtc->mmio_flip.work);
9901
Sourab Gupta84c33a62014-06-02 16:47:17 +05309902 return 0;
9903}
9904
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009905static int intel_default_queue_flip(struct drm_device *dev,
9906 struct drm_crtc *crtc,
9907 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009908 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009909 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009910 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009911{
9912 return -ENODEV;
9913}
9914
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009915static bool __intel_pageflip_stall_check(struct drm_device *dev,
9916 struct drm_crtc *crtc)
9917{
9918 struct drm_i915_private *dev_priv = dev->dev_private;
9919 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9920 struct intel_unpin_work *work = intel_crtc->unpin_work;
9921 u32 addr;
9922
9923 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
9924 return true;
9925
9926 if (!work->enable_stall_check)
9927 return false;
9928
9929 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +01009930 if (work->flip_queued_req &&
9931 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009932 return false;
9933
Daniel Vetter1e3feef2015-02-13 21:03:45 +01009934 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009935 }
9936
Daniel Vetter1e3feef2015-02-13 21:03:45 +01009937 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009938 return false;
9939
9940 /* Potential stall - if we see that the flip has happened,
9941 * assume a missed interrupt. */
9942 if (INTEL_INFO(dev)->gen >= 4)
9943 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
9944 else
9945 addr = I915_READ(DSPADDR(intel_crtc->plane));
9946
9947 /* There is a potential issue here with a false positive after a flip
9948 * to the same address. We could address this by checking for a
9949 * non-incrementing frame counter.
9950 */
9951 return addr == work->gtt_offset;
9952}
9953
9954void intel_check_page_flip(struct drm_device *dev, int pipe)
9955{
9956 struct drm_i915_private *dev_priv = dev->dev_private;
9957 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9958 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterf3260382014-09-15 14:55:23 +02009959
Dave Gordon6c51d462015-03-06 15:34:26 +00009960 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009961
9962 if (crtc == NULL)
9963 return;
9964
Daniel Vetterf3260382014-09-15 14:55:23 +02009965 spin_lock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009966 if (intel_crtc->unpin_work && __intel_pageflip_stall_check(dev, crtc)) {
9967 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Daniel Vetter1e3feef2015-02-13 21:03:45 +01009968 intel_crtc->unpin_work->flip_queued_vblank,
9969 drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009970 page_flip_completed(intel_crtc);
9971 }
Daniel Vetterf3260382014-09-15 14:55:23 +02009972 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009973}
9974
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009975static int intel_crtc_page_flip(struct drm_crtc *crtc,
9976 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009977 struct drm_pending_vblank_event *event,
9978 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009979{
9980 struct drm_device *dev = crtc->dev;
9981 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009982 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009983 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009984 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -08009985 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +02009986 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009987 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009988 struct intel_engine_cs *ring;
Chris Wilson52e68632010-08-08 10:15:59 +01009989 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009990
Matt Roper2ff8fde2014-07-08 07:50:07 -07009991 /*
9992 * drm_mode_page_flip_ioctl() should already catch this, but double
9993 * check to be safe. In the future we may enable pageflipping from
9994 * a disabled primary plane.
9995 */
9996 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
9997 return -EBUSY;
9998
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009999 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070010000 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030010001 return -EINVAL;
10002
10003 /*
10004 * TILEOFF/LINOFF registers can't be changed via MI display flips.
10005 * Note that pitch changes could also affect these register.
10006 */
10007 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070010008 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
10009 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030010010 return -EINVAL;
10011
Chris Wilsonf900db42014-02-20 09:26:13 +000010012 if (i915_terminally_wedged(&dev_priv->gpu_error))
10013 goto out_hang;
10014
Daniel Vetterb14c5672013-09-19 12:18:32 +020010015 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010016 if (work == NULL)
10017 return -ENOMEM;
10018
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010019 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010020 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000010021 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010022 INIT_WORK(&work->work, intel_unpin_work_fn);
10023
Daniel Vetter87b6b102014-05-15 15:33:46 +020010024 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070010025 if (ret)
10026 goto free_work;
10027
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010028 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010029 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010030 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010031 /* Before declaring the flip queue wedged, check if
10032 * the hardware completed the operation behind our backs.
10033 */
10034 if (__intel_pageflip_stall_check(dev, crtc)) {
10035 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
10036 page_flip_completed(intel_crtc);
10037 } else {
10038 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010039 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010010040
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010041 drm_crtc_vblank_put(crtc);
10042 kfree(work);
10043 return -EBUSY;
10044 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010045 }
10046 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010047 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010048
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010049 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
10050 flush_workqueue(dev_priv->wq);
10051
Jesse Barnes75dfca82010-02-10 15:09:44 -080010052 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000010053 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000010054 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010055
Matt Roperf4510a22014-04-01 15:22:40 -070010056 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080010057 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080010058
Chris Wilsone1f99ce2010-10-27 12:45:26 +010010059 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010010060
Chris Wilson89ed88b2015-02-16 14:31:49 +000010061 ret = i915_mutex_lock_interruptible(dev);
10062 if (ret)
10063 goto cleanup;
10064
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010065 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020010066 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010010067
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010068 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +020010069 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010070
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010071 if (IS_VALLEYVIEW(dev)) {
10072 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000010073 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010010074 /* vlv: DISPLAY_FLIP fails to change tiling */
10075 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000010076 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010010077 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010078 } else if (INTEL_INFO(dev)->gen >= 7) {
John Harrison41c52412014-11-24 18:49:43 +000010079 ring = i915_gem_request_get_ring(obj->last_read_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010080 if (ring == NULL || ring->id != RCS)
10081 ring = &dev_priv->ring[BCS];
10082 } else {
10083 ring = &dev_priv->ring[RCS];
10084 }
10085
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000010086 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
10087 crtc->primary->state, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010088 if (ret)
10089 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010090
Tvrtko Ursulin121920f2015-03-23 11:10:37 +000010091 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary), obj)
10092 + intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010093
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010094 if (use_mmio_flip(ring, obj)) {
Sourab Gupta84c33a62014-06-02 16:47:17 +053010095 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
10096 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010097 if (ret)
10098 goto cleanup_unpin;
10099
John Harrisonf06cc1b2014-11-24 18:49:37 +000010100 i915_gem_request_assign(&work->flip_queued_req,
10101 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010102 } else {
Sourab Gupta84c33a62014-06-02 16:47:17 +053010103 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010104 page_flip_flags);
10105 if (ret)
10106 goto cleanup_unpin;
10107
John Harrisonf06cc1b2014-11-24 18:49:37 +000010108 i915_gem_request_assign(&work->flip_queued_req,
10109 intel_ring_get_request(ring));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010110 }
10111
Daniel Vetter1e3feef2015-02-13 21:03:45 +010010112 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010113 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010114
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000010115 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Daniel Vettera071fa02014-06-18 23:28:09 +020010116 INTEL_FRONTBUFFER_PRIMARY(pipe));
10117
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020010118 intel_fbc_disable(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010119 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010120 mutex_unlock(&dev->struct_mutex);
10121
Jesse Barnese5510fa2010-07-01 16:48:37 -070010122 trace_i915_flip_request(intel_crtc->plane, obj);
10123
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010124 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010010125
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010126cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000010127 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010128cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010129 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010130 mutex_unlock(&dev->struct_mutex);
10131cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070010132 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080010133 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010010134
Chris Wilson89ed88b2015-02-16 14:31:49 +000010135 drm_gem_object_unreference_unlocked(&obj->base);
10136 drm_framebuffer_unreference(work->old_fb);
10137
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010138 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010010139 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010140 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010010141
Daniel Vetter87b6b102014-05-15 15:33:46 +020010142 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070010143free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010010144 kfree(work);
10145
Chris Wilsonf900db42014-02-20 09:26:13 +000010146 if (ret == -EIO) {
10147out_hang:
Matt Roper53a366b2014-12-23 10:41:53 -080010148 ret = intel_plane_restore(primary);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010010149 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010150 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020010151 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010152 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010010153 }
Chris Wilsonf900db42014-02-20 09:26:13 +000010154 }
Chris Wilson96b099f2010-06-07 14:03:04 +010010155 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010156}
10157
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010158static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010159 .mode_set_base_atomic = intel_pipe_set_base_atomic,
10160 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080010161 .atomic_begin = intel_begin_crtc_commit,
10162 .atomic_flush = intel_finish_crtc_commit,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010163};
10164
Daniel Vetter9a935852012-07-05 22:34:27 +020010165/**
10166 * intel_modeset_update_staged_output_state
10167 *
10168 * Updates the staged output configuration state, e.g. after we've read out the
10169 * current hw state.
10170 */
10171static void intel_modeset_update_staged_output_state(struct drm_device *dev)
10172{
Ville Syrjälä76688512014-01-10 11:28:06 +020010173 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010174 struct intel_encoder *encoder;
10175 struct intel_connector *connector;
10176
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010177 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010178 connector->new_encoder =
10179 to_intel_encoder(connector->base.encoder);
10180 }
10181
Damien Lespiaub2784e12014-08-05 11:29:37 +010010182 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010183 encoder->new_crtc =
10184 to_intel_crtc(encoder->base.crtc);
10185 }
Ville Syrjälä76688512014-01-10 11:28:06 +020010186
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010187 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080010188 crtc->new_enabled = crtc->base.state->enable;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010189
10190 if (crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010191 crtc->new_config = crtc->config;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010192 else
10193 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010194 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010195}
10196
10197/**
10198 * intel_modeset_commit_output_state
10199 *
10200 * This function copies the stage display pipe configuration to the real one.
10201 */
10202static void intel_modeset_commit_output_state(struct drm_device *dev)
10203{
Ville Syrjälä76688512014-01-10 11:28:06 +020010204 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010205 struct intel_encoder *encoder;
10206 struct intel_connector *connector;
10207
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010208 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010209 connector->base.encoder = &connector->new_encoder->base;
10210 }
10211
Damien Lespiaub2784e12014-08-05 11:29:37 +010010212 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010213 encoder->base.crtc = &encoder->new_crtc->base;
10214 }
Ville Syrjälä76688512014-01-10 11:28:06 +020010215
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010216 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080010217 crtc->base.state->enable = crtc->new_enabled;
Ville Syrjälä76688512014-01-10 11:28:06 +020010218 crtc->base.enabled = crtc->new_enabled;
10219 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010220}
10221
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010222static void
Robin Schroereba905b2014-05-18 02:24:50 +020010223connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010224 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010225{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010226 int bpp = pipe_config->pipe_bpp;
10227
10228 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
10229 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030010230 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010231
10232 /* Don't use an invalid EDID bpc value */
10233 if (connector->base.display_info.bpc &&
10234 connector->base.display_info.bpc * 3 < bpp) {
10235 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
10236 bpp, connector->base.display_info.bpc*3);
10237 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
10238 }
10239
10240 /* Clamp bpp to 8 on screens without EDID 1.4 */
10241 if (connector->base.display_info.bpc == 0 && bpp > 24) {
10242 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
10243 bpp);
10244 pipe_config->pipe_bpp = 24;
10245 }
10246}
10247
10248static int
10249compute_baseline_pipe_bpp(struct intel_crtc *crtc,
10250 struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010251 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010252{
10253 struct drm_device *dev = crtc->base.dev;
10254 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010255 int bpp;
10256
Daniel Vetterd42264b2013-03-28 16:38:08 +010010257 switch (fb->pixel_format) {
10258 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010259 bpp = 8*3; /* since we go through a colormap */
10260 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010261 case DRM_FORMAT_XRGB1555:
10262 case DRM_FORMAT_ARGB1555:
10263 /* checked in intel_framebuffer_init already */
10264 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
10265 return -EINVAL;
10266 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010267 bpp = 6*3; /* min is 18bpp */
10268 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010269 case DRM_FORMAT_XBGR8888:
10270 case DRM_FORMAT_ABGR8888:
10271 /* checked in intel_framebuffer_init already */
10272 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
10273 return -EINVAL;
10274 case DRM_FORMAT_XRGB8888:
10275 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010276 bpp = 8*3;
10277 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010278 case DRM_FORMAT_XRGB2101010:
10279 case DRM_FORMAT_ARGB2101010:
10280 case DRM_FORMAT_XBGR2101010:
10281 case DRM_FORMAT_ABGR2101010:
10282 /* checked in intel_framebuffer_init already */
10283 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +010010284 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010285 bpp = 10*3;
10286 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +010010287 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010288 default:
10289 DRM_DEBUG_KMS("unsupported depth\n");
10290 return -EINVAL;
10291 }
10292
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010293 pipe_config->pipe_bpp = bpp;
10294
10295 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010296 for_each_intel_connector(dev, connector) {
Daniel Vetter1b829e02013-06-02 13:26:24 +020010297 if (!connector->new_encoder ||
10298 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010299 continue;
10300
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010301 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010302 }
10303
10304 return bpp;
10305}
10306
Daniel Vetter644db712013-09-19 14:53:58 +020010307static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
10308{
10309 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
10310 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010010311 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020010312 mode->crtc_hdisplay, mode->crtc_hsync_start,
10313 mode->crtc_hsync_end, mode->crtc_htotal,
10314 mode->crtc_vdisplay, mode->crtc_vsync_start,
10315 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10316}
10317
Daniel Vetterc0b03412013-05-28 12:05:54 +020010318static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010319 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020010320 const char *context)
10321{
10322 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
10323 context, pipe_name(crtc->pipe));
10324
10325 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
10326 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
10327 pipe_config->pipe_bpp, pipe_config->dither);
10328 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10329 pipe_config->has_pch_encoder,
10330 pipe_config->fdi_lanes,
10331 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
10332 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
10333 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010334 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10335 pipe_config->has_dp_encoder,
10336 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
10337 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
10338 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010339
10340 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
10341 pipe_config->has_dp_encoder,
10342 pipe_config->dp_m2_n2.gmch_m,
10343 pipe_config->dp_m2_n2.gmch_n,
10344 pipe_config->dp_m2_n2.link_m,
10345 pipe_config->dp_m2_n2.link_n,
10346 pipe_config->dp_m2_n2.tu);
10347
Daniel Vetter55072d12014-11-20 16:10:28 +010010348 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
10349 pipe_config->has_audio,
10350 pipe_config->has_infoframe);
10351
Daniel Vetterc0b03412013-05-28 12:05:54 +020010352 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010353 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010354 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010355 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
10356 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030010357 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010358 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
10359 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010360 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10361 pipe_config->gmch_pfit.control,
10362 pipe_config->gmch_pfit.pgm_ratios,
10363 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010364 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020010365 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010366 pipe_config->pch_pfit.size,
10367 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010368 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030010369 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010370}
10371
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010372static bool encoders_cloneable(const struct intel_encoder *a,
10373 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010374{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010375 /* masks could be asymmetric, so check both ways */
10376 return a == b || (a->cloneable & (1 << b->type) &&
10377 b->cloneable & (1 << a->type));
10378}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010379
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010380static bool check_single_encoder_cloning(struct intel_crtc *crtc,
10381 struct intel_encoder *encoder)
10382{
10383 struct drm_device *dev = crtc->base.dev;
10384 struct intel_encoder *source_encoder;
10385
Damien Lespiaub2784e12014-08-05 11:29:37 +010010386 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010387 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010388 continue;
10389
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010390 if (!encoders_cloneable(encoder, source_encoder))
10391 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010392 }
10393
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010394 return true;
10395}
10396
10397static bool check_encoder_cloning(struct intel_crtc *crtc)
10398{
10399 struct drm_device *dev = crtc->base.dev;
10400 struct intel_encoder *encoder;
10401
Damien Lespiaub2784e12014-08-05 11:29:37 +010010402 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010403 if (encoder->new_crtc != crtc)
10404 continue;
10405
10406 if (!check_single_encoder_cloning(crtc, encoder))
10407 return false;
10408 }
10409
10410 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010411}
10412
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010413static bool check_digital_port_conflicts(struct drm_device *dev)
10414{
10415 struct intel_connector *connector;
10416 unsigned int used_ports = 0;
10417
10418 /*
10419 * Walk the connector list instead of the encoder
10420 * list to detect the problem on ddi platforms
10421 * where there's just one encoder per digital port.
10422 */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010423 for_each_intel_connector(dev, connector) {
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010424 struct intel_encoder *encoder = connector->new_encoder;
10425
10426 if (!encoder)
10427 continue;
10428
10429 WARN_ON(!encoder->new_crtc);
10430
10431 switch (encoder->type) {
10432 unsigned int port_mask;
10433 case INTEL_OUTPUT_UNKNOWN:
10434 if (WARN_ON(!HAS_DDI(dev)))
10435 break;
10436 case INTEL_OUTPUT_DISPLAYPORT:
10437 case INTEL_OUTPUT_HDMI:
10438 case INTEL_OUTPUT_EDP:
10439 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
10440
10441 /* the same port mustn't appear more than once */
10442 if (used_ports & port_mask)
10443 return false;
10444
10445 used_ports |= port_mask;
10446 default:
10447 break;
10448 }
10449 }
10450
10451 return true;
10452}
10453
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010454static struct intel_crtc_state *
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010455intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010456 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010457 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +020010458{
10459 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +020010460 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010461 struct intel_crtc_state *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010462 int plane_bpp, ret = -EINVAL;
10463 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010464
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010465 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010466 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10467 return ERR_PTR(-EINVAL);
10468 }
10469
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010470 if (!check_digital_port_conflicts(dev)) {
10471 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
10472 return ERR_PTR(-EINVAL);
10473 }
10474
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010475 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10476 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010477 return ERR_PTR(-ENOMEM);
10478
Matt Roper07878242015-02-25 11:43:26 -080010479 pipe_config->base.crtc = crtc;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010480 drm_mode_copy(&pipe_config->base.adjusted_mode, mode);
10481 drm_mode_copy(&pipe_config->base.mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010482
Daniel Vettere143a212013-07-04 12:01:15 +020010483 pipe_config->cpu_transcoder =
10484 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010485 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010486
Imre Deak2960bc92013-07-30 13:36:32 +030010487 /*
10488 * Sanitize sync polarity flags based on requested ones. If neither
10489 * positive or negative polarity is requested, treat this as meaning
10490 * negative polarity.
10491 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010492 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010493 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010494 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010495
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010496 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010497 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010498 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010499
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010500 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10501 * plane pixel format and any sink constraints into account. Returns the
10502 * source plane bpp so that dithering can be selected on mismatches
10503 * after encoders and crtc also have had their say. */
10504 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10505 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010506 if (plane_bpp < 0)
10507 goto fail;
10508
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010509 /*
10510 * Determine the real pipe dimensions. Note that stereo modes can
10511 * increase the actual pipe size due to the frame doubling and
10512 * insertion of additional space for blanks between the frame. This
10513 * is stored in the crtc timings. We use the requested mode to do this
10514 * computation to clearly distinguish it from the adjusted mode, which
10515 * can be changed by the connectors in the below retry loop.
10516 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010517 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080010518 &pipe_config->pipe_src_w,
10519 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010520
Daniel Vettere29c22c2013-02-21 00:00:16 +010010521encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010522 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010523 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010524 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010525
Daniel Vetter135c81b2013-07-21 21:37:09 +020010526 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010527 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
10528 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010529
Daniel Vetter7758a112012-07-08 19:40:39 +020010530 /* Pass our mode to the connectors and the CRTC to give them a chance to
10531 * adjust it according to limitations or connector properties, and also
10532 * a chance to reject the mode entirely.
10533 */
Damien Lespiaub2784e12014-08-05 11:29:37 +010010534 for_each_intel_encoder(dev, encoder) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010535
10536 if (&encoder->new_crtc->base != crtc)
10537 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +010010538
Daniel Vetterefea6e82013-07-21 21:36:59 +020010539 if (!(encoder->compute_config(encoder, pipe_config))) {
10540 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010541 goto fail;
10542 }
10543 }
10544
Daniel Vetterff9a6752013-06-01 17:16:21 +020010545 /* Set default port clock if not overwritten by the encoder. Needs to be
10546 * done afterwards in case the encoder adjusts the mode. */
10547 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010548 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010010549 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010550
Daniel Vettera43f6e02013-06-07 23:10:32 +020010551 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010552 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010553 DRM_DEBUG_KMS("CRTC fixup failed\n");
10554 goto fail;
10555 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010556
10557 if (ret == RETRY) {
10558 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10559 ret = -EINVAL;
10560 goto fail;
10561 }
10562
10563 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10564 retry = false;
10565 goto encoder_retry;
10566 }
10567
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010568 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10569 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10570 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10571
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010572 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +020010573fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010574 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010575 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +020010576}
10577
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010578/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10579 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10580static void
10581intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10582 unsigned *prepare_pipes, unsigned *disable_pipes)
10583{
10584 struct intel_crtc *intel_crtc;
10585 struct drm_device *dev = crtc->dev;
10586 struct intel_encoder *encoder;
10587 struct intel_connector *connector;
10588 struct drm_crtc *tmp_crtc;
10589
10590 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
10591
10592 /* Check which crtcs have changed outputs connected to them, these need
10593 * to be part of the prepare_pipes mask. We don't (yet) support global
10594 * modeset across multiple crtcs, so modeset_pipes will only have one
10595 * bit set at most. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010596 for_each_intel_connector(dev, connector) {
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010597 if (connector->base.encoder == &connector->new_encoder->base)
10598 continue;
10599
10600 if (connector->base.encoder) {
10601 tmp_crtc = connector->base.encoder->crtc;
10602
10603 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10604 }
10605
10606 if (connector->new_encoder)
10607 *prepare_pipes |=
10608 1 << connector->new_encoder->new_crtc->pipe;
10609 }
10610
Damien Lespiaub2784e12014-08-05 11:29:37 +010010611 for_each_intel_encoder(dev, encoder) {
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010612 if (encoder->base.crtc == &encoder->new_crtc->base)
10613 continue;
10614
10615 if (encoder->base.crtc) {
10616 tmp_crtc = encoder->base.crtc;
10617
10618 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10619 }
10620
10621 if (encoder->new_crtc)
10622 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
10623 }
10624
Ville Syrjälä76688512014-01-10 11:28:06 +020010625 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010626 for_each_intel_crtc(dev, intel_crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080010627 if (intel_crtc->base.state->enable == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010628 continue;
10629
Ville Syrjälä76688512014-01-10 11:28:06 +020010630 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010631 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +020010632 else
10633 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010634 }
10635
10636
10637 /* set_mode is also used to update properties on life display pipes. */
10638 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +020010639 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010640 *prepare_pipes |= 1 << intel_crtc->pipe;
10641
Daniel Vetterb6c51642013-04-12 18:48:43 +020010642 /*
10643 * For simplicity do a full modeset on any pipe where the output routing
10644 * changed. We could be more clever, but that would require us to be
10645 * more careful with calling the relevant encoder->mode_set functions.
10646 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010647 if (*prepare_pipes)
10648 *modeset_pipes = *prepare_pipes;
10649
10650 /* ... and mask these out. */
10651 *modeset_pipes &= ~(*disable_pipes);
10652 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +020010653
10654 /*
10655 * HACK: We don't (yet) fully support global modesets. intel_set_config
10656 * obies this rule, but the modeset restore mode of
10657 * intel_modeset_setup_hw_state does not.
10658 */
10659 *modeset_pipes &= 1 << intel_crtc->pipe;
10660 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +020010661
10662 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10663 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010664}
10665
Daniel Vetterea9d7582012-07-10 10:42:52 +020010666static bool intel_crtc_in_use(struct drm_crtc *crtc)
10667{
10668 struct drm_encoder *encoder;
10669 struct drm_device *dev = crtc->dev;
10670
10671 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10672 if (encoder->crtc == crtc)
10673 return true;
10674
10675 return false;
10676}
10677
10678static void
10679intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10680{
Daniel Vetterba41c0de2014-11-03 15:04:55 +010010681 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterea9d7582012-07-10 10:42:52 +020010682 struct intel_encoder *intel_encoder;
10683 struct intel_crtc *intel_crtc;
10684 struct drm_connector *connector;
10685
Daniel Vetterba41c0de2014-11-03 15:04:55 +010010686 intel_shared_dpll_commit(dev_priv);
10687
Damien Lespiaub2784e12014-08-05 11:29:37 +010010688 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020010689 if (!intel_encoder->base.crtc)
10690 continue;
10691
10692 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10693
10694 if (prepare_pipes & (1 << intel_crtc->pipe))
10695 intel_encoder->connectors_active = false;
10696 }
10697
10698 intel_modeset_commit_output_state(dev);
10699
Ville Syrjälä76688512014-01-10 11:28:06 +020010700 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010701 for_each_intel_crtc(dev, intel_crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080010702 WARN_ON(intel_crtc->base.state->enable != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010703 WARN_ON(intel_crtc->new_config &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010704 intel_crtc->new_config != intel_crtc->config);
Matt Roper83d65732015-02-25 13:12:16 -080010705 WARN_ON(intel_crtc->base.state->enable != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010706 }
10707
10708 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10709 if (!connector->encoder || !connector->encoder->crtc)
10710 continue;
10711
10712 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10713
10714 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020010715 struct drm_property *dpms_property =
10716 dev->mode_config.dpms_property;
10717
Daniel Vetterea9d7582012-07-10 10:42:52 +020010718 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050010719 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020010720 dpms_property,
10721 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010722
10723 intel_encoder = to_intel_encoder(connector->encoder);
10724 intel_encoder->connectors_active = true;
10725 }
10726 }
10727
10728}
10729
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010730static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010731{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010732 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010733
10734 if (clock1 == clock2)
10735 return true;
10736
10737 if (!clock1 || !clock2)
10738 return false;
10739
10740 diff = abs(clock1 - clock2);
10741
10742 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10743 return true;
10744
10745 return false;
10746}
10747
Daniel Vetter25c5b262012-07-08 22:08:04 +020010748#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10749 list_for_each_entry((intel_crtc), \
10750 &(dev)->mode_config.crtc_list, \
10751 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020010752 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020010753
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010754static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010755intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010756 struct intel_crtc_state *current_config,
10757 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010758{
Daniel Vetter66e985c2013-06-05 13:34:20 +020010759#define PIPE_CONF_CHECK_X(name) \
10760 if (current_config->name != pipe_config->name) { \
10761 DRM_ERROR("mismatch in " #name " " \
10762 "(expected 0x%08x, found 0x%08x)\n", \
10763 current_config->name, \
10764 pipe_config->name); \
10765 return false; \
10766 }
10767
Daniel Vetter08a24032013-04-19 11:25:34 +020010768#define PIPE_CONF_CHECK_I(name) \
10769 if (current_config->name != pipe_config->name) { \
10770 DRM_ERROR("mismatch in " #name " " \
10771 "(expected %i, found %i)\n", \
10772 current_config->name, \
10773 pipe_config->name); \
10774 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010010775 }
10776
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010777/* This is required for BDW+ where there is only one set of registers for
10778 * switching between high and low RR.
10779 * This macro can be used whenever a comparison has to be made between one
10780 * hw state and multiple sw state variables.
10781 */
10782#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
10783 if ((current_config->name != pipe_config->name) && \
10784 (current_config->alt_name != pipe_config->name)) { \
10785 DRM_ERROR("mismatch in " #name " " \
10786 "(expected %i or %i, found %i)\n", \
10787 current_config->name, \
10788 current_config->alt_name, \
10789 pipe_config->name); \
10790 return false; \
10791 }
10792
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010793#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10794 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070010795 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010796 "(expected %i, found %i)\n", \
10797 current_config->name & (mask), \
10798 pipe_config->name & (mask)); \
10799 return false; \
10800 }
10801
Ville Syrjälä5e550652013-09-06 23:29:07 +030010802#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10803 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10804 DRM_ERROR("mismatch in " #name " " \
10805 "(expected %i, found %i)\n", \
10806 current_config->name, \
10807 pipe_config->name); \
10808 return false; \
10809 }
10810
Daniel Vetterbb760062013-06-06 14:55:52 +020010811#define PIPE_CONF_QUIRK(quirk) \
10812 ((current_config->quirks | pipe_config->quirks) & (quirk))
10813
Daniel Vettereccb1402013-05-22 00:50:22 +020010814 PIPE_CONF_CHECK_I(cpu_transcoder);
10815
Daniel Vetter08a24032013-04-19 11:25:34 +020010816 PIPE_CONF_CHECK_I(has_pch_encoder);
10817 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020010818 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10819 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10820 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10821 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10822 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020010823
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010824 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010825
10826 if (INTEL_INFO(dev)->gen < 8) {
10827 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10828 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10829 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10830 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10831 PIPE_CONF_CHECK_I(dp_m_n.tu);
10832
10833 if (current_config->has_drrs) {
10834 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
10835 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
10836 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
10837 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
10838 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
10839 }
10840 } else {
10841 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
10842 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
10843 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
10844 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
10845 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
10846 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010847
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010848 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
10849 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
10850 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
10851 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
10852 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
10853 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010854
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010855 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
10856 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
10857 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
10858 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
10859 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
10860 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010861
Daniel Vetterc93f54c2013-06-27 19:47:19 +020010862 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020010863 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020010864 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10865 IS_VALLEYVIEW(dev))
10866 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080010867 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010868
Daniel Vetter9ed109a2014-04-24 23:54:52 +020010869 PIPE_CONF_CHECK_I(has_audio);
10870
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010871 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010872 DRM_MODE_FLAG_INTERLACE);
10873
Daniel Vetterbb760062013-06-06 14:55:52 +020010874 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010875 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010876 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010877 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010878 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010879 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010880 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010881 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010882 DRM_MODE_FLAG_NVSYNC);
10883 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010884
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010885 PIPE_CONF_CHECK_I(pipe_src_w);
10886 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010887
Daniel Vetter99535992014-04-13 12:00:33 +020010888 /*
10889 * FIXME: BIOS likes to set up a cloned config with lvds+external
10890 * screen. Since we don't yet re-compute the pipe config when moving
10891 * just the lvds port away to another pipe the sw tracking won't match.
10892 *
10893 * Proper atomic modesets with recomputed global state will fix this.
10894 * Until then just don't check gmch state for inherited modes.
10895 */
10896 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10897 PIPE_CONF_CHECK_I(gmch_pfit.control);
10898 /* pfit ratios are autocomputed by the hw on gen4+ */
10899 if (INTEL_INFO(dev)->gen < 4)
10900 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10901 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10902 }
10903
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010904 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10905 if (current_config->pch_pfit.enabled) {
10906 PIPE_CONF_CHECK_I(pch_pfit.pos);
10907 PIPE_CONF_CHECK_I(pch_pfit.size);
10908 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010909
Jesse Barnese59150d2014-01-07 13:30:45 -080010910 /* BDW+ don't expose a synchronous way to read the state */
10911 if (IS_HASWELL(dev))
10912 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010913
Ville Syrjälä282740f2013-09-04 18:30:03 +030010914 PIPE_CONF_CHECK_I(double_wide);
10915
Daniel Vetter26804af2014-06-25 22:01:55 +030010916 PIPE_CONF_CHECK_X(ddi_pll_sel);
10917
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010918 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010919 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020010920 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010921 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10922 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010923 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000010924 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
10925 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
10926 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010927
Ville Syrjälä42571ae2013-09-06 23:29:00 +030010928 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10929 PIPE_CONF_CHECK_I(pipe_bpp);
10930
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010931 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080010932 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030010933
Daniel Vetter66e985c2013-06-05 13:34:20 +020010934#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020010935#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010936#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010937#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030010938#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020010939#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010940
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010941 return true;
10942}
10943
Damien Lespiau08db6652014-11-04 17:06:52 +000010944static void check_wm_state(struct drm_device *dev)
10945{
10946 struct drm_i915_private *dev_priv = dev->dev_private;
10947 struct skl_ddb_allocation hw_ddb, *sw_ddb;
10948 struct intel_crtc *intel_crtc;
10949 int plane;
10950
10951 if (INTEL_INFO(dev)->gen < 9)
10952 return;
10953
10954 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
10955 sw_ddb = &dev_priv->wm.skl_hw.ddb;
10956
10957 for_each_intel_crtc(dev, intel_crtc) {
10958 struct skl_ddb_entry *hw_entry, *sw_entry;
10959 const enum pipe pipe = intel_crtc->pipe;
10960
10961 if (!intel_crtc->active)
10962 continue;
10963
10964 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000010965 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000010966 hw_entry = &hw_ddb.plane[pipe][plane];
10967 sw_entry = &sw_ddb->plane[pipe][plane];
10968
10969 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10970 continue;
10971
10972 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
10973 "(expected (%u,%u), found (%u,%u))\n",
10974 pipe_name(pipe), plane + 1,
10975 sw_entry->start, sw_entry->end,
10976 hw_entry->start, hw_entry->end);
10977 }
10978
10979 /* cursor */
10980 hw_entry = &hw_ddb.cursor[pipe];
10981 sw_entry = &sw_ddb->cursor[pipe];
10982
10983 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10984 continue;
10985
10986 DRM_ERROR("mismatch in DDB state pipe %c cursor "
10987 "(expected (%u,%u), found (%u,%u))\n",
10988 pipe_name(pipe),
10989 sw_entry->start, sw_entry->end,
10990 hw_entry->start, hw_entry->end);
10991 }
10992}
10993
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010994static void
10995check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010996{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010997 struct intel_connector *connector;
10998
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010999 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011000 /* This also checks the encoder/connector hw state with the
11001 * ->get_hw_state callbacks. */
11002 intel_connector_check_state(connector);
11003
Rob Clarke2c719b2014-12-15 13:56:32 -050011004 I915_STATE_WARN(&connector->new_encoder->base != connector->base.encoder,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011005 "connector's staged encoder doesn't match current encoder\n");
11006 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011007}
11008
11009static void
11010check_encoder_state(struct drm_device *dev)
11011{
11012 struct intel_encoder *encoder;
11013 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011014
Damien Lespiaub2784e12014-08-05 11:29:37 +010011015 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011016 bool enabled = false;
11017 bool active = false;
11018 enum pipe pipe, tracked_pipe;
11019
11020 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
11021 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030011022 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011023
Rob Clarke2c719b2014-12-15 13:56:32 -050011024 I915_STATE_WARN(&encoder->new_crtc->base != encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011025 "encoder's stage crtc doesn't match current crtc\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050011026 I915_STATE_WARN(encoder->connectors_active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011027 "encoder's active_connectors set, but no crtc\n");
11028
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011029 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011030 if (connector->base.encoder != &encoder->base)
11031 continue;
11032 enabled = true;
11033 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
11034 active = true;
11035 }
Dave Airlie0e32b392014-05-02 14:02:48 +100011036 /*
11037 * for MST connectors if we unplug the connector is gone
11038 * away but the encoder is still connected to a crtc
11039 * until a modeset happens in response to the hotplug.
11040 */
11041 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
11042 continue;
11043
Rob Clarke2c719b2014-12-15 13:56:32 -050011044 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011045 "encoder's enabled state mismatch "
11046 "(expected %i, found %i)\n",
11047 !!encoder->base.crtc, enabled);
Rob Clarke2c719b2014-12-15 13:56:32 -050011048 I915_STATE_WARN(active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011049 "active encoder with no crtc\n");
11050
Rob Clarke2c719b2014-12-15 13:56:32 -050011051 I915_STATE_WARN(encoder->connectors_active != active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011052 "encoder's computed active state doesn't match tracked active state "
11053 "(expected %i, found %i)\n", active, encoder->connectors_active);
11054
11055 active = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -050011056 I915_STATE_WARN(active != encoder->connectors_active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011057 "encoder's hw state doesn't match sw tracking "
11058 "(expected %i, found %i)\n",
11059 encoder->connectors_active, active);
11060
11061 if (!encoder->base.crtc)
11062 continue;
11063
11064 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Rob Clarke2c719b2014-12-15 13:56:32 -050011065 I915_STATE_WARN(active && pipe != tracked_pipe,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011066 "active encoder's pipe doesn't match"
11067 "(expected %i, found %i)\n",
11068 tracked_pipe, pipe);
11069
11070 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011071}
11072
11073static void
11074check_crtc_state(struct drm_device *dev)
11075{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011076 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011077 struct intel_crtc *crtc;
11078 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011079 struct intel_crtc_state pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011080
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011081 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011082 bool enabled = false;
11083 bool active = false;
11084
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011085 memset(&pipe_config, 0, sizeof(pipe_config));
11086
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011087 DRM_DEBUG_KMS("[CRTC:%d]\n",
11088 crtc->base.base.id);
11089
Matt Roper83d65732015-02-25 13:12:16 -080011090 I915_STATE_WARN(crtc->active && !crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011091 "active crtc, but not enabled in sw tracking\n");
11092
Damien Lespiaub2784e12014-08-05 11:29:37 +010011093 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011094 if (encoder->base.crtc != &crtc->base)
11095 continue;
11096 enabled = true;
11097 if (encoder->connectors_active)
11098 active = true;
11099 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020011100
Rob Clarke2c719b2014-12-15 13:56:32 -050011101 I915_STATE_WARN(active != crtc->active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011102 "crtc's computed active state doesn't match tracked active state "
11103 "(expected %i, found %i)\n", active, crtc->active);
Matt Roper83d65732015-02-25 13:12:16 -080011104 I915_STATE_WARN(enabled != crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011105 "crtc's computed enabled state doesn't match tracked enabled state "
Matt Roper83d65732015-02-25 13:12:16 -080011106 "(expected %i, found %i)\n", enabled,
11107 crtc->base.state->enable);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011108
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011109 active = dev_priv->display.get_pipe_config(crtc,
11110 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020011111
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030011112 /* hw state is inconsistent with the pipe quirk */
11113 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
11114 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020011115 active = crtc->active;
11116
Damien Lespiaub2784e12014-08-05 11:29:37 +010011117 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030011118 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020011119 if (encoder->base.crtc != &crtc->base)
11120 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010011121 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020011122 encoder->get_config(encoder, &pipe_config);
11123 }
11124
Rob Clarke2c719b2014-12-15 13:56:32 -050011125 I915_STATE_WARN(crtc->active != active,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011126 "crtc active state doesn't match with hw state "
11127 "(expected %i, found %i)\n", crtc->active, active);
11128
Daniel Vetterc0b03412013-05-28 12:05:54 +020011129 if (active &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011130 !intel_pipe_config_compare(dev, crtc->config, &pipe_config)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050011131 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Daniel Vetterc0b03412013-05-28 12:05:54 +020011132 intel_dump_pipe_config(crtc, &pipe_config,
11133 "[hw state]");
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011134 intel_dump_pipe_config(crtc, crtc->config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011135 "[sw state]");
11136 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011137 }
11138}
11139
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011140static void
11141check_shared_dpll_state(struct drm_device *dev)
11142{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011143 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011144 struct intel_crtc *crtc;
11145 struct intel_dpll_hw_state dpll_hw_state;
11146 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020011147
11148 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11149 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11150 int enabled_crtcs = 0, active_crtcs = 0;
11151 bool active;
11152
11153 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
11154
11155 DRM_DEBUG_KMS("%s\n", pll->name);
11156
11157 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
11158
Rob Clarke2c719b2014-12-15 13:56:32 -050011159 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020011160 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011161 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050011162 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020011163 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050011164 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020011165 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050011166 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020011167 "pll on state mismatch (expected %i, found %i)\n",
11168 pll->on, active);
11169
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011170 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080011171 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020011172 enabled_crtcs++;
11173 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11174 active_crtcs++;
11175 }
Rob Clarke2c719b2014-12-15 13:56:32 -050011176 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020011177 "pll active crtcs mismatch (expected %i, found %i)\n",
11178 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050011179 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020011180 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011181 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011182
Rob Clarke2c719b2014-12-15 13:56:32 -050011183 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020011184 sizeof(dpll_hw_state)),
11185 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020011186 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011187}
11188
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011189void
11190intel_modeset_check_state(struct drm_device *dev)
11191{
Damien Lespiau08db6652014-11-04 17:06:52 +000011192 check_wm_state(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011193 check_connector_state(dev);
11194 check_encoder_state(dev);
11195 check_crtc_state(dev);
11196 check_shared_dpll_state(dev);
11197}
11198
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011199void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030011200 int dotclock)
11201{
11202 /*
11203 * FDI already provided one idea for the dotclock.
11204 * Yell if the encoder disagrees.
11205 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011206 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030011207 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011208 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030011209}
11210
Ville Syrjälä80715b22014-05-15 20:23:23 +030011211static void update_scanline_offset(struct intel_crtc *crtc)
11212{
11213 struct drm_device *dev = crtc->base.dev;
11214
11215 /*
11216 * The scanline counter increments at the leading edge of hsync.
11217 *
11218 * On most platforms it starts counting from vtotal-1 on the
11219 * first active line. That means the scanline counter value is
11220 * always one less than what we would expect. Ie. just after
11221 * start of vblank, which also occurs at start of hsync (on the
11222 * last active line), the scanline counter will read vblank_start-1.
11223 *
11224 * On gen2 the scanline counter starts counting from 1 instead
11225 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
11226 * to keep the value positive), instead of adding one.
11227 *
11228 * On HSW+ the behaviour of the scanline counter depends on the output
11229 * type. For DP ports it behaves like most other platforms, but on HDMI
11230 * there's an extra 1 line difference. So we need to add two instead of
11231 * one to the value.
11232 */
11233 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011234 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030011235 int vtotal;
11236
11237 vtotal = mode->crtc_vtotal;
11238 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
11239 vtotal /= 2;
11240
11241 crtc->scanline_offset = vtotal - 1;
11242 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030011243 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030011244 crtc->scanline_offset = 2;
11245 } else
11246 crtc->scanline_offset = 1;
11247}
11248
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011249static struct intel_crtc_state *
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011250intel_modeset_compute_config(struct drm_crtc *crtc,
11251 struct drm_display_mode *mode,
11252 struct drm_framebuffer *fb,
11253 unsigned *modeset_pipes,
11254 unsigned *prepare_pipes,
11255 unsigned *disable_pipes)
11256{
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011257 struct intel_crtc_state *pipe_config = NULL;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011258
11259 intel_modeset_affected_pipes(crtc, modeset_pipes,
11260 prepare_pipes, disable_pipes);
11261
11262 if ((*modeset_pipes) == 0)
11263 goto out;
11264
11265 /*
11266 * Note this needs changes when we start tracking multiple modes
11267 * and crtcs. At that point we'll need to compute the whole config
11268 * (i.e. one pipe_config for each crtc) rather than just the one
11269 * for this crtc.
11270 */
11271 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
11272 if (IS_ERR(pipe_config)) {
11273 goto out;
11274 }
11275 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
11276 "[modeset]");
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011277
11278out:
11279 return pipe_config;
11280}
11281
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011282static int __intel_set_mode_setup_plls(struct drm_device *dev,
11283 unsigned modeset_pipes,
11284 unsigned disable_pipes)
11285{
11286 struct drm_i915_private *dev_priv = to_i915(dev);
11287 unsigned clear_pipes = modeset_pipes | disable_pipes;
11288 struct intel_crtc *intel_crtc;
11289 int ret = 0;
11290
11291 if (!dev_priv->display.crtc_compute_clock)
11292 return 0;
11293
11294 ret = intel_shared_dpll_start_config(dev_priv, clear_pipes);
11295 if (ret)
11296 goto done;
11297
11298 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
11299 struct intel_crtc_state *state = intel_crtc->new_config;
11300 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11301 state);
11302 if (ret) {
11303 intel_shared_dpll_abort_config(dev_priv);
11304 goto done;
11305 }
11306 }
11307
11308done:
11309 return ret;
11310}
11311
Daniel Vetterf30da182013-04-11 20:22:50 +020011312static int __intel_set_mode(struct drm_crtc *crtc,
11313 struct drm_display_mode *mode,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011314 int x, int y, struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011315 struct intel_crtc_state *pipe_config,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011316 unsigned modeset_pipes,
11317 unsigned prepare_pipes,
11318 unsigned disable_pipes)
Daniel Vettera6778b32012-07-02 09:56:42 +020011319{
11320 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030011321 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011322 struct drm_display_mode *saved_mode;
Daniel Vetter25c5b262012-07-08 22:08:04 +020011323 struct intel_crtc *intel_crtc;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011324 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020011325
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011326 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011327 if (!saved_mode)
11328 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020011329
Tim Gardner3ac18232012-12-07 07:54:26 -070011330 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020011331
Ville Syrjäläb9950a12014-11-21 21:00:36 +020011332 if (modeset_pipes)
11333 to_intel_crtc(crtc)->new_config = pipe_config;
11334
Jesse Barnes30a970c2013-11-04 13:48:12 -080011335 /*
11336 * See if the config requires any additional preparation, e.g.
11337 * to adjust global state with pipes off. We need to do this
11338 * here so we can get the modeset_pipe updated config for the new
11339 * mode set on this crtc. For other crtcs we need to use the
11340 * adjusted_mode bits in the crtc directly.
11341 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020011342 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020011343 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080011344
Ville Syrjäläc164f832013-11-05 22:34:12 +020011345 /* may have added more to prepare_pipes than we should */
11346 prepare_pipes &= ~disable_pipes;
11347 }
11348
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011349 ret = __intel_set_mode_setup_plls(dev, modeset_pipes, disable_pipes);
11350 if (ret)
11351 goto done;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +020011352
Daniel Vetter460da9162013-03-27 00:44:51 +010011353 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
11354 intel_crtc_disable(&intel_crtc->base);
11355
Daniel Vetterea9d7582012-07-10 10:42:52 +020011356 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080011357 if (intel_crtc->base.state->enable)
Daniel Vetterea9d7582012-07-10 10:42:52 +020011358 dev_priv->display.crtc_disable(&intel_crtc->base);
11359 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011360
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020011361 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
11362 * to set it here already despite that we pass it down the callchain.
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011363 *
11364 * Note we'll need to fix this up when we start tracking multiple
11365 * pipes; here we assume a single modeset_pipe and only track the
11366 * single crtc and mode.
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020011367 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011368 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020011369 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011370 /* mode_set/enable/disable functions rely on a correct pipe
11371 * config. */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020011372 intel_crtc_set_state(to_intel_crtc(crtc), pipe_config);
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020011373
11374 /*
11375 * Calculate and store various constants which
11376 * are later needed by vblank and swap-completion
11377 * timestamping. They are derived from true hwmode.
11378 */
11379 drm_calc_timestamping_constants(crtc,
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011380 &pipe_config->base.adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011381 }
Daniel Vetter7758a112012-07-08 19:40:39 +020011382
Daniel Vetterea9d7582012-07-10 10:42:52 +020011383 /* Only after disabling all output pipelines that will be changed can we
11384 * update the the output configuration. */
11385 intel_modeset_update_state(dev, prepare_pipes);
11386
Ville Syrjälä50f6e502014-11-06 14:49:12 +020011387 modeset_update_crtc_power_domains(dev);
Daniel Vetter47fab732012-10-26 10:58:18 +020011388
Daniel Vettera6778b32012-07-02 09:56:42 +020011389 /* Set up the DPLL and any encoders state that needs to adjust or depend
11390 * on the DPLL.
11391 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020011392 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Gustavo Padovan455a6802014-12-01 15:40:11 -080011393 struct drm_plane *primary = intel_crtc->base.primary;
11394 int vdisplay, hdisplay;
Daniel Vetter4c107942014-04-24 23:55:05 +020011395
Gustavo Padovan455a6802014-12-01 15:40:11 -080011396 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
11397 ret = primary->funcs->update_plane(primary, &intel_crtc->base,
11398 fb, 0, 0,
11399 hdisplay, vdisplay,
11400 x << 16, y << 16,
11401 hdisplay << 16, vdisplay << 16);
Daniel Vettera6778b32012-07-02 09:56:42 +020011402 }
11403
11404 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä80715b22014-05-15 20:23:23 +030011405 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
11406 update_scanline_offset(intel_crtc);
11407
Daniel Vetter25c5b262012-07-08 22:08:04 +020011408 dev_priv->display.crtc_enable(&intel_crtc->base);
Ville Syrjälä80715b22014-05-15 20:23:23 +030011409 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011410
Daniel Vettera6778b32012-07-02 09:56:42 +020011411 /* FIXME: add subpixel order */
11412done:
Matt Roper83d65732015-02-25 13:12:16 -080011413 if (ret && crtc->state->enable)
Tim Gardner3ac18232012-12-07 07:54:26 -070011414 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020011415
Tim Gardner3ac18232012-12-07 07:54:26 -070011416 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020011417 return ret;
11418}
11419
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011420static int intel_set_mode_pipes(struct drm_crtc *crtc,
11421 struct drm_display_mode *mode,
11422 int x, int y, struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011423 struct intel_crtc_state *pipe_config,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011424 unsigned modeset_pipes,
11425 unsigned prepare_pipes,
11426 unsigned disable_pipes)
11427{
11428 int ret;
11429
11430 ret = __intel_set_mode(crtc, mode, x, y, fb, pipe_config, modeset_pipes,
11431 prepare_pipes, disable_pipes);
11432
11433 if (ret == 0)
11434 intel_modeset_check_state(crtc->dev);
11435
11436 return ret;
11437}
11438
Damien Lespiaue7457a92013-08-08 22:28:59 +010011439static int intel_set_mode(struct drm_crtc *crtc,
11440 struct drm_display_mode *mode,
11441 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020011442{
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011443 struct intel_crtc_state *pipe_config;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011444 unsigned modeset_pipes, prepare_pipes, disable_pipes;
Daniel Vetterf30da182013-04-11 20:22:50 +020011445
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011446 pipe_config = intel_modeset_compute_config(crtc, mode, fb,
11447 &modeset_pipes,
11448 &prepare_pipes,
11449 &disable_pipes);
Daniel Vetterf30da182013-04-11 20:22:50 +020011450
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011451 if (IS_ERR(pipe_config))
11452 return PTR_ERR(pipe_config);
Daniel Vetterf30da182013-04-11 20:22:50 +020011453
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011454 return intel_set_mode_pipes(crtc, mode, x, y, fb, pipe_config,
11455 modeset_pipes, prepare_pipes,
11456 disable_pipes);
Daniel Vetterf30da182013-04-11 20:22:50 +020011457}
11458
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011459void intel_crtc_restore_mode(struct drm_crtc *crtc)
11460{
Matt Roperf4510a22014-04-01 15:22:40 -070011461 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011462}
11463
Daniel Vetter25c5b262012-07-08 22:08:04 +020011464#undef for_each_intel_crtc_masked
11465
Daniel Vetterd9e55602012-07-04 22:16:09 +020011466static void intel_set_config_free(struct intel_set_config *config)
11467{
11468 if (!config)
11469 return;
11470
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011471 kfree(config->save_connector_encoders);
11472 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020011473 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020011474 kfree(config);
11475}
11476
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011477static int intel_set_config_save_state(struct drm_device *dev,
11478 struct intel_set_config *config)
11479{
Ville Syrjälä76688512014-01-10 11:28:06 +020011480 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011481 struct drm_encoder *encoder;
11482 struct drm_connector *connector;
11483 int count;
11484
Ville Syrjälä76688512014-01-10 11:28:06 +020011485 config->save_crtc_enabled =
11486 kcalloc(dev->mode_config.num_crtc,
11487 sizeof(bool), GFP_KERNEL);
11488 if (!config->save_crtc_enabled)
11489 return -ENOMEM;
11490
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011491 config->save_encoder_crtcs =
11492 kcalloc(dev->mode_config.num_encoder,
11493 sizeof(struct drm_crtc *), GFP_KERNEL);
11494 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011495 return -ENOMEM;
11496
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011497 config->save_connector_encoders =
11498 kcalloc(dev->mode_config.num_connector,
11499 sizeof(struct drm_encoder *), GFP_KERNEL);
11500 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011501 return -ENOMEM;
11502
11503 /* Copy data. Note that driver private data is not affected.
11504 * Should anything bad happen only the expected state is
11505 * restored, not the drivers personal bookkeeping.
11506 */
11507 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010011508 for_each_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080011509 config->save_crtc_enabled[count++] = crtc->state->enable;
Ville Syrjälä76688512014-01-10 11:28:06 +020011510 }
11511
11512 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011513 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011514 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011515 }
11516
11517 count = 0;
11518 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011519 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011520 }
11521
11522 return 0;
11523}
11524
11525static void intel_set_config_restore_state(struct drm_device *dev,
11526 struct intel_set_config *config)
11527{
Ville Syrjälä76688512014-01-10 11:28:06 +020011528 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011529 struct intel_encoder *encoder;
11530 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011531 int count;
11532
11533 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011534 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011535 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011536
11537 if (crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011538 crtc->new_config = crtc->config;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011539 else
11540 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011541 }
11542
11543 count = 0;
Damien Lespiaub2784e12014-08-05 11:29:37 +010011544 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011545 encoder->new_crtc =
11546 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011547 }
11548
11549 count = 0;
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011550 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011551 connector->new_encoder =
11552 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011553 }
11554}
11555
Imre Deake3de42b2013-05-03 19:44:07 +020011556static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010011557is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020011558{
11559 int i;
11560
Chris Wilson2e57f472013-07-17 12:14:40 +010011561 if (set->num_connectors == 0)
11562 return false;
11563
11564 if (WARN_ON(set->connectors == NULL))
11565 return false;
11566
11567 for (i = 0; i < set->num_connectors; i++)
11568 if (set->connectors[i]->encoder &&
11569 set->connectors[i]->encoder->crtc == set->crtc &&
11570 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020011571 return true;
11572
11573 return false;
11574}
11575
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011576static void
11577intel_set_config_compute_mode_changes(struct drm_mode_set *set,
11578 struct intel_set_config *config)
11579{
11580
11581 /* We should be able to check here if the fb has the same properties
11582 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010011583 if (is_crtc_connector_off(set)) {
11584 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070011585 } else if (set->crtc->primary->fb != set->fb) {
Matt Roper3b150f02014-05-29 08:06:53 -070011586 /*
11587 * If we have no fb, we can only flip as long as the crtc is
11588 * active, otherwise we need a full mode set. The crtc may
11589 * be active if we've only disabled the primary plane, or
11590 * in fastboot situations.
11591 */
Matt Roperf4510a22014-04-01 15:22:40 -070011592 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011593 struct intel_crtc *intel_crtc =
11594 to_intel_crtc(set->crtc);
11595
Matt Roper3b150f02014-05-29 08:06:53 -070011596 if (intel_crtc->active) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011597 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
11598 config->fb_changed = true;
11599 } else {
11600 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
11601 config->mode_changed = true;
11602 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011603 } else if (set->fb == NULL) {
11604 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010011605 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070011606 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011607 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011608 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011609 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011610 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011611 }
11612
Daniel Vetter835c5872012-07-10 18:11:08 +020011613 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011614 config->fb_changed = true;
11615
11616 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
11617 DRM_DEBUG_KMS("modes are different, full mode set\n");
11618 drm_mode_debug_printmodeline(&set->crtc->mode);
11619 drm_mode_debug_printmodeline(set->mode);
11620 config->mode_changed = true;
11621 }
Chris Wilsona1d95702013-08-13 18:48:47 +010011622
11623 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
11624 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011625}
11626
Daniel Vetter2e431052012-07-04 22:42:15 +020011627static int
Daniel Vetter9a935852012-07-05 22:34:27 +020011628intel_modeset_stage_output_state(struct drm_device *dev,
11629 struct drm_mode_set *set,
11630 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020011631{
Daniel Vetter9a935852012-07-05 22:34:27 +020011632 struct intel_connector *connector;
11633 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020011634 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030011635 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020011636
Damien Lespiau9abdda72013-02-13 13:29:23 +000011637 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020011638 * of connectors. For paranoia, double-check this. */
11639 WARN_ON(!set->fb && (set->num_connectors != 0));
11640 WARN_ON(set->fb && (set->num_connectors == 0));
11641
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011642 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011643 /* Otherwise traverse passed in connector list and get encoders
11644 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011645 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011646 if (set->connectors[ro] == &connector->base) {
Dave Airlie0e32b392014-05-02 14:02:48 +100011647 connector->new_encoder = intel_find_encoder(connector, to_intel_crtc(set->crtc)->pipe);
Daniel Vetter50f56112012-07-02 09:35:43 +020011648 break;
11649 }
11650 }
11651
Daniel Vetter9a935852012-07-05 22:34:27 +020011652 /* If we disable the crtc, disable all its connectors. Also, if
11653 * the connector is on the changing crtc but not on the new
11654 * connector list, disable it. */
11655 if ((!set->fb || ro == set->num_connectors) &&
11656 connector->base.encoder &&
11657 connector->base.encoder->crtc == set->crtc) {
11658 connector->new_encoder = NULL;
11659
11660 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11661 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011662 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020011663 }
11664
11665
11666 if (&connector->new_encoder->base != connector->base.encoder) {
Ander Conselvan de Oliveira10634182015-03-03 15:21:57 +020011667 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] encoder changed, full mode switch\n",
11668 connector->base.base.id,
11669 connector->base.name);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011670 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011671 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011672 }
11673 /* connector->new_encoder is now updated for all connectors. */
11674
11675 /* Update crtc of enabled connectors. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011676 for_each_intel_connector(dev, connector) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011677 struct drm_crtc *new_crtc;
11678
Daniel Vetter9a935852012-07-05 22:34:27 +020011679 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020011680 continue;
11681
Daniel Vetter9a935852012-07-05 22:34:27 +020011682 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020011683
11684 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011685 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020011686 new_crtc = set->crtc;
11687 }
11688
11689 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010011690 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11691 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011692 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020011693 }
Dave Airlie0e32b392014-05-02 14:02:48 +100011694 connector->new_encoder->new_crtc = to_intel_crtc(new_crtc);
Daniel Vetter9a935852012-07-05 22:34:27 +020011695
11696 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11697 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011698 connector->base.name,
Daniel Vetter9a935852012-07-05 22:34:27 +020011699 new_crtc->base.id);
11700 }
11701
11702 /* Check for any encoders that needs to be disabled. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010011703 for_each_intel_encoder(dev, encoder) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011704 int num_connectors = 0;
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011705 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011706 if (connector->new_encoder == encoder) {
11707 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011708 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020011709 }
11710 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011711
11712 if (num_connectors == 0)
11713 encoder->new_crtc = NULL;
11714 else if (num_connectors > 1)
11715 return -EINVAL;
11716
Daniel Vetter9a935852012-07-05 22:34:27 +020011717 /* Only now check for crtc changes so we don't miss encoders
11718 * that will be disabled. */
11719 if (&encoder->new_crtc->base != encoder->base.crtc) {
Ander Conselvan de Oliveira10634182015-03-03 15:21:57 +020011720 DRM_DEBUG_KMS("[ENCODER:%d:%s] crtc changed, full mode switch\n",
11721 encoder->base.base.id,
11722 encoder->base.name);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011723 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011724 }
11725 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011726 /* Now we've also updated encoder->new_crtc for all encoders. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011727 for_each_intel_connector(dev, connector) {
Dave Airlie0e32b392014-05-02 14:02:48 +100011728 if (connector->new_encoder)
11729 if (connector->new_encoder != connector->encoder)
11730 connector->encoder = connector->new_encoder;
11731 }
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011732 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011733 crtc->new_enabled = false;
11734
Damien Lespiaub2784e12014-08-05 11:29:37 +010011735 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011736 if (encoder->new_crtc == crtc) {
11737 crtc->new_enabled = true;
11738 break;
11739 }
11740 }
11741
Matt Roper83d65732015-02-25 13:12:16 -080011742 if (crtc->new_enabled != crtc->base.state->enable) {
Ander Conselvan de Oliveira10634182015-03-03 15:21:57 +020011743 DRM_DEBUG_KMS("[CRTC:%d] %sabled, full mode switch\n",
11744 crtc->base.base.id,
Ville Syrjälä76688512014-01-10 11:28:06 +020011745 crtc->new_enabled ? "en" : "dis");
11746 config->mode_changed = true;
11747 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011748
11749 if (crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011750 crtc->new_config = crtc->config;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011751 else
11752 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011753 }
11754
Daniel Vetter2e431052012-07-04 22:42:15 +020011755 return 0;
11756}
11757
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011758static void disable_crtc_nofb(struct intel_crtc *crtc)
11759{
11760 struct drm_device *dev = crtc->base.dev;
11761 struct intel_encoder *encoder;
11762 struct intel_connector *connector;
11763
11764 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11765 pipe_name(crtc->pipe));
11766
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011767 for_each_intel_connector(dev, connector) {
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011768 if (connector->new_encoder &&
11769 connector->new_encoder->new_crtc == crtc)
11770 connector->new_encoder = NULL;
11771 }
11772
Damien Lespiaub2784e12014-08-05 11:29:37 +010011773 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011774 if (encoder->new_crtc == crtc)
11775 encoder->new_crtc = NULL;
11776 }
11777
11778 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011779 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011780}
11781
Daniel Vetter2e431052012-07-04 22:42:15 +020011782static int intel_crtc_set_config(struct drm_mode_set *set)
11783{
11784 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020011785 struct drm_mode_set save_set;
11786 struct intel_set_config *config;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011787 struct intel_crtc_state *pipe_config;
Jesse Barnes50f52752014-11-07 13:11:00 -080011788 unsigned modeset_pipes, prepare_pipes, disable_pipes;
Daniel Vetter2e431052012-07-04 22:42:15 +020011789 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020011790
Daniel Vetter8d3e3752012-07-05 16:09:09 +020011791 BUG_ON(!set);
11792 BUG_ON(!set->crtc);
11793 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020011794
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010011795 /* Enforce sane interface api - has been abused by the fb helper. */
11796 BUG_ON(!set->mode && set->fb);
11797 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020011798
Daniel Vetter2e431052012-07-04 22:42:15 +020011799 if (set->fb) {
11800 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11801 set->crtc->base.id, set->fb->base.id,
11802 (int)set->num_connectors, set->x, set->y);
11803 } else {
11804 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020011805 }
11806
11807 dev = set->crtc->dev;
11808
11809 ret = -ENOMEM;
11810 config = kzalloc(sizeof(*config), GFP_KERNEL);
11811 if (!config)
11812 goto out_config;
11813
11814 ret = intel_set_config_save_state(dev, config);
11815 if (ret)
11816 goto out_config;
11817
11818 save_set.crtc = set->crtc;
11819 save_set.mode = &set->crtc->mode;
11820 save_set.x = set->crtc->x;
11821 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070011822 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020011823
11824 /* Compute whether we need a full modeset, only an fb base update or no
11825 * change at all. In the future we might also check whether only the
11826 * mode changed, e.g. for LVDS where we only change the panel fitter in
11827 * such cases. */
11828 intel_set_config_compute_mode_changes(set, config);
11829
Daniel Vetter9a935852012-07-05 22:34:27 +020011830 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020011831 if (ret)
11832 goto fail;
11833
Jesse Barnes50f52752014-11-07 13:11:00 -080011834 pipe_config = intel_modeset_compute_config(set->crtc, set->mode,
11835 set->fb,
11836 &modeset_pipes,
11837 &prepare_pipes,
11838 &disable_pipes);
Jesse Barnes20664592014-11-05 14:26:09 -080011839 if (IS_ERR(pipe_config)) {
Matt Roper6ac04832014-11-17 09:59:28 -080011840 ret = PTR_ERR(pipe_config);
Jesse Barnes50f52752014-11-07 13:11:00 -080011841 goto fail;
Jesse Barnes20664592014-11-05 14:26:09 -080011842 } else if (pipe_config) {
Ville Syrjäläb9950a12014-11-21 21:00:36 +020011843 if (pipe_config->has_audio !=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011844 to_intel_crtc(set->crtc)->config->has_audio)
Jesse Barnes20664592014-11-05 14:26:09 -080011845 config->mode_changed = true;
11846
Jesse Barnesaf15d2c2014-12-01 09:54:28 -080011847 /*
11848 * Note we have an issue here with infoframes: current code
11849 * only updates them on the full mode set path per hw
11850 * requirements. So here we should be checking for any
11851 * required changes and forcing a mode set.
11852 */
Jesse Barnes20664592014-11-05 14:26:09 -080011853 }
Jesse Barnes50f52752014-11-07 13:11:00 -080011854
11855 /* set_mode will free it in the mode_changed case */
11856 if (!config->mode_changed)
11857 kfree(pipe_config);
11858
Jesse Barnes1f9954d2014-11-05 14:26:10 -080011859 intel_update_pipe_size(to_intel_crtc(set->crtc));
11860
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011861 if (config->mode_changed) {
Jesse Barnes50f52752014-11-07 13:11:00 -080011862 ret = intel_set_mode_pipes(set->crtc, set->mode,
11863 set->x, set->y, set->fb, pipe_config,
11864 modeset_pipes, prepare_pipes,
11865 disable_pipes);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011866 } else if (config->fb_changed) {
Matt Roper3b150f02014-05-29 08:06:53 -070011867 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011868 struct drm_plane *primary = set->crtc->primary;
11869 int vdisplay, hdisplay;
Matt Roper3b150f02014-05-29 08:06:53 -070011870
Gustavo Padovan455a6802014-12-01 15:40:11 -080011871 drm_crtc_get_hv_timing(set->mode, &hdisplay, &vdisplay);
11872 ret = primary->funcs->update_plane(primary, set->crtc, set->fb,
11873 0, 0, hdisplay, vdisplay,
11874 set->x << 16, set->y << 16,
11875 hdisplay << 16, vdisplay << 16);
Matt Roper3b150f02014-05-29 08:06:53 -070011876
11877 /*
11878 * We need to make sure the primary plane is re-enabled if it
11879 * has previously been turned off.
11880 */
11881 if (!intel_crtc->primary_enabled && ret == 0) {
11882 WARN_ON(!intel_crtc->active);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +030011883 intel_enable_primary_hw_plane(set->crtc->primary, set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070011884 }
11885
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011886 /*
11887 * In the fastboot case this may be our only check of the
11888 * state after boot. It would be better to only do it on
11889 * the first update, but we don't have a nice way of doing that
11890 * (and really, set_config isn't used much for high freq page
11891 * flipping, so increasing its cost here shouldn't be a big
11892 * deal).
11893 */
Jani Nikulad330a952014-01-21 11:24:25 +020011894 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011895 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020011896 }
11897
Chris Wilson2d05eae2013-05-03 17:36:25 +010011898 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020011899 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11900 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020011901fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010011902 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011903
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011904 /*
11905 * HACK: if the pipe was on, but we didn't have a framebuffer,
11906 * force the pipe off to avoid oopsing in the modeset code
11907 * due to fb==NULL. This should only happen during boot since
11908 * we don't yet reconstruct the FB from the hardware state.
11909 */
11910 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11911 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11912
Chris Wilson2d05eae2013-05-03 17:36:25 +010011913 /* Try to restore the config */
11914 if (config->mode_changed &&
11915 intel_set_mode(save_set.crtc, save_set.mode,
11916 save_set.x, save_set.y, save_set.fb))
11917 DRM_ERROR("failed to restore config after modeset failure\n");
11918 }
Daniel Vetter50f56112012-07-02 09:35:43 +020011919
Daniel Vetterd9e55602012-07-04 22:16:09 +020011920out_config:
11921 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011922 return ret;
11923}
11924
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011925static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011926 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020011927 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011928 .destroy = intel_crtc_destroy,
11929 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080011930 .atomic_duplicate_state = intel_crtc_duplicate_state,
11931 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011932};
11933
Daniel Vetter53589012013-06-05 13:34:16 +020011934static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11935 struct intel_shared_dpll *pll,
11936 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011937{
Daniel Vetter53589012013-06-05 13:34:16 +020011938 uint32_t val;
11939
Daniel Vetterf458ebb2014-09-30 10:56:39 +020011940 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030011941 return false;
11942
Daniel Vetter53589012013-06-05 13:34:16 +020011943 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020011944 hw_state->dpll = val;
11945 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11946 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020011947
11948 return val & DPLL_VCO_ENABLE;
11949}
11950
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011951static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11952 struct intel_shared_dpll *pll)
11953{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011954 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
11955 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011956}
11957
Daniel Vettere7b903d2013-06-05 13:34:14 +020011958static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11959 struct intel_shared_dpll *pll)
11960{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011961 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020011962 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020011963
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011964 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011965
11966 /* Wait for the clocks to stabilize. */
11967 POSTING_READ(PCH_DPLL(pll->id));
11968 udelay(150);
11969
11970 /* The pixel multiplier can only be updated once the
11971 * DPLL is enabled and the clocks are stable.
11972 *
11973 * So write it again.
11974 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011975 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011976 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011977 udelay(200);
11978}
11979
11980static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11981 struct intel_shared_dpll *pll)
11982{
11983 struct drm_device *dev = dev_priv->dev;
11984 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011985
11986 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011987 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020011988 if (intel_crtc_to_shared_dpll(crtc) == pll)
11989 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
11990 }
11991
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011992 I915_WRITE(PCH_DPLL(pll->id), 0);
11993 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011994 udelay(200);
11995}
11996
Daniel Vetter46edb022013-06-05 13:34:12 +020011997static char *ibx_pch_dpll_names[] = {
11998 "PCH DPLL A",
11999 "PCH DPLL B",
12000};
12001
Daniel Vetter7c74ade2013-06-05 13:34:11 +020012002static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012003{
Daniel Vettere7b903d2013-06-05 13:34:14 +020012004 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012005 int i;
12006
Daniel Vetter7c74ade2013-06-05 13:34:11 +020012007 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012008
Daniel Vettere72f9fb2013-06-05 13:34:06 +020012009 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020012010 dev_priv->shared_dplls[i].id = i;
12011 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020012012 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020012013 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
12014 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020012015 dev_priv->shared_dplls[i].get_hw_state =
12016 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012017 }
12018}
12019
Daniel Vetter7c74ade2013-06-05 13:34:11 +020012020static void intel_shared_dpll_init(struct drm_device *dev)
12021{
Daniel Vettere7b903d2013-06-05 13:34:14 +020012022 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020012023
Daniel Vetter9cd86932014-06-25 22:01:57 +030012024 if (HAS_DDI(dev))
12025 intel_ddi_pll_init(dev);
12026 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020012027 ibx_pch_dpll_init(dev);
12028 else
12029 dev_priv->num_shared_dpll = 0;
12030
12031 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020012032}
12033
Matt Roper6beb8c232014-12-01 15:40:14 -080012034/**
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +000012035 * intel_wm_need_update - Check whether watermarks need updating
12036 * @plane: drm plane
12037 * @state: new plane state
12038 *
12039 * Check current plane state versus the new one to determine whether
12040 * watermarks need to be recalculated.
12041 *
12042 * Returns true or false.
12043 */
12044bool intel_wm_need_update(struct drm_plane *plane,
12045 struct drm_plane_state *state)
12046{
12047 /* Update watermarks on tiling changes. */
12048 if (!plane->state->fb || !state->fb ||
12049 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
12050 plane->state->rotation != state->rotation)
12051 return true;
12052
12053 return false;
12054}
12055
12056/**
Matt Roper6beb8c232014-12-01 15:40:14 -080012057 * intel_prepare_plane_fb - Prepare fb for usage on plane
12058 * @plane: drm plane to prepare for
12059 * @fb: framebuffer to prepare for presentation
12060 *
12061 * Prepares a framebuffer for usage on a display plane. Generally this
12062 * involves pinning the underlying object and updating the frontbuffer tracking
12063 * bits. Some older platforms need special physical address handling for
12064 * cursor planes.
12065 *
12066 * Returns 0 on success, negative error code on failure.
12067 */
12068int
12069intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000012070 struct drm_framebuffer *fb,
12071 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070012072{
12073 struct drm_device *dev = plane->dev;
Matt Roper6beb8c232014-12-01 15:40:14 -080012074 struct intel_plane *intel_plane = to_intel_plane(plane);
12075 enum pipe pipe = intel_plane->pipe;
12076 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
12077 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
12078 unsigned frontbuffer_bits = 0;
12079 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070012080
Matt Roperea2c67b2014-12-23 10:41:52 -080012081 if (!obj)
Matt Roper465c1202014-05-29 08:06:54 -070012082 return 0;
12083
Matt Roper6beb8c232014-12-01 15:40:14 -080012084 switch (plane->type) {
12085 case DRM_PLANE_TYPE_PRIMARY:
12086 frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(pipe);
12087 break;
12088 case DRM_PLANE_TYPE_CURSOR:
12089 frontbuffer_bits = INTEL_FRONTBUFFER_CURSOR(pipe);
12090 break;
12091 case DRM_PLANE_TYPE_OVERLAY:
12092 frontbuffer_bits = INTEL_FRONTBUFFER_SPRITE(pipe);
12093 break;
12094 }
Matt Roper465c1202014-05-29 08:06:54 -070012095
Matt Roper4c345742014-07-09 16:22:10 -070012096 mutex_lock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070012097
Matt Roper6beb8c232014-12-01 15:40:14 -080012098 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
12099 INTEL_INFO(dev)->cursor_needs_physical) {
12100 int align = IS_I830(dev) ? 16 * 1024 : 256;
12101 ret = i915_gem_object_attach_phys(obj, align);
12102 if (ret)
12103 DRM_DEBUG_KMS("failed to attach phys object\n");
12104 } else {
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000012105 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state, NULL);
Matt Roper6beb8c232014-12-01 15:40:14 -080012106 }
12107
12108 if (ret == 0)
12109 i915_gem_track_fb(old_obj, obj, frontbuffer_bits);
12110
12111 mutex_unlock(&dev->struct_mutex);
12112
12113 return ret;
12114}
12115
Matt Roper38f3ce32014-12-02 07:45:25 -080012116/**
12117 * intel_cleanup_plane_fb - Cleans up an fb after plane use
12118 * @plane: drm plane to clean up for
12119 * @fb: old framebuffer that was on plane
12120 *
12121 * Cleans up a framebuffer that has just been removed from a plane.
12122 */
12123void
12124intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000012125 struct drm_framebuffer *fb,
12126 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080012127{
12128 struct drm_device *dev = plane->dev;
12129 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
12130
12131 if (WARN_ON(!obj))
12132 return;
12133
12134 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
12135 !INTEL_INFO(dev)->cursor_needs_physical) {
12136 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000012137 intel_unpin_fb_obj(fb, old_state);
Matt Roper38f3ce32014-12-02 07:45:25 -080012138 mutex_unlock(&dev->struct_mutex);
12139 }
Matt Roper465c1202014-05-29 08:06:54 -070012140}
12141
12142static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012143intel_check_primary_plane(struct drm_plane *plane,
12144 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070012145{
Matt Roper32b7eee2014-12-24 07:59:06 -080012146 struct drm_device *dev = plane->dev;
12147 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2b875c22014-12-01 15:40:13 -080012148 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080012149 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080012150 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012151 struct drm_rect *dest = &state->dst;
12152 struct drm_rect *src = &state->src;
12153 const struct drm_rect *clip = &state->clip;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012154 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012155
Matt Roperea2c67b2014-12-23 10:41:52 -080012156 crtc = crtc ? crtc : plane->crtc;
12157 intel_crtc = to_intel_crtc(crtc);
12158
Matt Roperc59cb172014-12-01 15:40:16 -080012159 ret = drm_plane_helper_check_update(plane, crtc, fb,
12160 src, dest, clip,
12161 DRM_PLANE_HELPER_NO_SCALING,
12162 DRM_PLANE_HELPER_NO_SCALING,
12163 false, true, &state->visible);
12164 if (ret)
12165 return ret;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012166
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012167 if (intel_crtc->active) {
Matt Roper32b7eee2014-12-24 07:59:06 -080012168 intel_crtc->atomic.wait_for_flips = true;
12169
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012170 /*
12171 * FBC does not work on some platforms for rotated
12172 * planes, so disable it when rotation is not 0 and
12173 * update it when rotation is set back to 0.
12174 *
12175 * FIXME: This is redundant with the fbc update done in
12176 * the primary plane enable function except that that
12177 * one is done too late. We eventually need to unify
12178 * this.
12179 */
12180 if (intel_crtc->primary_enabled &&
12181 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
Paulo Zanonie35fef22015-02-09 14:46:29 -020012182 dev_priv->fbc.crtc == intel_crtc &&
Matt Roper8e7d6882015-01-21 16:35:41 -080012183 state->base.rotation != BIT(DRM_ROTATE_0)) {
Matt Roper32b7eee2014-12-24 07:59:06 -080012184 intel_crtc->atomic.disable_fbc = true;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012185 }
12186
12187 if (state->visible) {
Matt Roper32b7eee2014-12-24 07:59:06 -080012188 /*
12189 * BDW signals flip done immediately if the plane
12190 * is disabled, even if the plane enable is already
12191 * armed to occur at the next vblank :(
12192 */
12193 if (IS_BROADWELL(dev) && !intel_crtc->primary_enabled)
12194 intel_crtc->atomic.wait_vblank = true;
12195 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012196
Matt Roper32b7eee2014-12-24 07:59:06 -080012197 intel_crtc->atomic.fb_bits |=
12198 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
12199
12200 intel_crtc->atomic.update_fbc = true;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +000012201
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +000012202 if (intel_wm_need_update(plane, &state->base))
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +000012203 intel_crtc->atomic.update_wm = true;
Matt Roperc59cb172014-12-01 15:40:16 -080012204 }
12205
12206 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070012207}
12208
Sonika Jindal48404c12014-08-22 14:06:04 +053012209static void
12210intel_commit_primary_plane(struct drm_plane *plane,
12211 struct intel_plane_state *state)
12212{
Matt Roper2b875c22014-12-01 15:40:13 -080012213 struct drm_crtc *crtc = state->base.crtc;
12214 struct drm_framebuffer *fb = state->base.fb;
12215 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053012216 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperea2c67b2014-12-23 10:41:52 -080012217 struct intel_crtc *intel_crtc;
Sonika Jindalce54d852014-08-21 11:44:39 +053012218 struct drm_rect *src = &state->src;
Matt Ropercf4c7c12014-12-04 10:27:42 -080012219
Matt Roperea2c67b2014-12-23 10:41:52 -080012220 crtc = crtc ? crtc : plane->crtc;
12221 intel_crtc = to_intel_crtc(crtc);
12222
Matt Ropercf4c7c12014-12-04 10:27:42 -080012223 plane->fb = fb;
Sonika Jindalce54d852014-08-21 11:44:39 +053012224 crtc->x = src->x1 >> 16;
Matt Roper465c1202014-05-29 08:06:54 -070012225 crtc->y = src->y1 >> 16;
12226
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012227 if (intel_crtc->active) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012228 if (state->visible) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012229 /* FIXME: kill this fastboot hack */
12230 intel_update_pipe_size(intel_crtc);
12231
12232 intel_crtc->primary_enabled = true;
12233
12234 dev_priv->display.update_primary_plane(crtc, plane->fb,
12235 crtc->x, crtc->y);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012236 } else {
12237 /*
12238 * If clipping results in a non-visible primary plane,
12239 * we'll disable the primary plane. Note that this is
12240 * a bit different than what happens if userspace
12241 * explicitly disables the plane by passing fb=0
12242 * because plane->fb still gets set and pinned.
12243 */
12244 intel_disable_primary_hw_plane(plane, crtc);
12245 }
Matt Roper32b7eee2014-12-24 07:59:06 -080012246 }
12247}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012248
Matt Roper32b7eee2014-12-24 07:59:06 -080012249static void intel_begin_crtc_commit(struct drm_crtc *crtc)
12250{
12251 struct drm_device *dev = crtc->dev;
12252 struct drm_i915_private *dev_priv = dev->dev_private;
12253 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080012254 struct intel_plane *intel_plane;
12255 struct drm_plane *p;
12256 unsigned fb_bits = 0;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012257
Matt Roperea2c67b2014-12-23 10:41:52 -080012258 /* Track fb's for any planes being disabled */
12259 list_for_each_entry(p, &dev->mode_config.plane_list, head) {
12260 intel_plane = to_intel_plane(p);
12261
12262 if (intel_crtc->atomic.disabled_planes &
12263 (1 << drm_plane_index(p))) {
12264 switch (p->type) {
12265 case DRM_PLANE_TYPE_PRIMARY:
12266 fb_bits = INTEL_FRONTBUFFER_PRIMARY(intel_plane->pipe);
12267 break;
12268 case DRM_PLANE_TYPE_CURSOR:
12269 fb_bits = INTEL_FRONTBUFFER_CURSOR(intel_plane->pipe);
12270 break;
12271 case DRM_PLANE_TYPE_OVERLAY:
12272 fb_bits = INTEL_FRONTBUFFER_SPRITE(intel_plane->pipe);
12273 break;
12274 }
12275
12276 mutex_lock(&dev->struct_mutex);
12277 i915_gem_track_fb(intel_fb_obj(p->fb), NULL, fb_bits);
12278 mutex_unlock(&dev->struct_mutex);
12279 }
12280 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012281
Matt Roper32b7eee2014-12-24 07:59:06 -080012282 if (intel_crtc->atomic.wait_for_flips)
12283 intel_crtc_wait_for_pending_flips(crtc);
12284
12285 if (intel_crtc->atomic.disable_fbc)
12286 intel_fbc_disable(dev);
12287
12288 if (intel_crtc->atomic.pre_disable_primary)
12289 intel_pre_disable_primary(crtc);
12290
12291 if (intel_crtc->atomic.update_wm)
12292 intel_update_watermarks(crtc);
12293
12294 intel_runtime_pm_get(dev_priv);
Matt Roperc34c9ee2014-12-23 10:41:50 -080012295
12296 /* Perform vblank evasion around commit operation */
12297 if (intel_crtc->active)
12298 intel_crtc->atomic.evade =
12299 intel_pipe_update_start(intel_crtc,
12300 &intel_crtc->atomic.start_vbl_count);
Matt Roper32b7eee2014-12-24 07:59:06 -080012301}
12302
12303static void intel_finish_crtc_commit(struct drm_crtc *crtc)
12304{
12305 struct drm_device *dev = crtc->dev;
12306 struct drm_i915_private *dev_priv = dev->dev_private;
12307 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12308 struct drm_plane *p;
12309
Matt Roperc34c9ee2014-12-23 10:41:50 -080012310 if (intel_crtc->atomic.evade)
12311 intel_pipe_update_end(intel_crtc,
12312 intel_crtc->atomic.start_vbl_count);
12313
Matt Roper32b7eee2014-12-24 07:59:06 -080012314 intel_runtime_pm_put(dev_priv);
12315
12316 if (intel_crtc->atomic.wait_vblank)
12317 intel_wait_for_vblank(dev, intel_crtc->pipe);
12318
12319 intel_frontbuffer_flip(dev, intel_crtc->atomic.fb_bits);
12320
12321 if (intel_crtc->atomic.update_fbc) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012322 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020012323 intel_fbc_update(dev);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012324 mutex_unlock(&dev->struct_mutex);
12325 }
Matt Roper465c1202014-05-29 08:06:54 -070012326
Matt Roper32b7eee2014-12-24 07:59:06 -080012327 if (intel_crtc->atomic.post_enable_primary)
12328 intel_post_enable_primary(crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012329
Matt Roper32b7eee2014-12-24 07:59:06 -080012330 drm_for_each_legacy_plane(p, &dev->mode_config.plane_list)
12331 if (intel_crtc->atomic.update_sprite_watermarks & drm_plane_index(p))
12332 intel_update_sprite_watermarks(p, crtc, 0, 0, 0,
12333 false, false);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012334
Matt Roper32b7eee2014-12-24 07:59:06 -080012335 memset(&intel_crtc->atomic, 0, sizeof(intel_crtc->atomic));
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012336}
12337
Matt Ropercf4c7c12014-12-04 10:27:42 -080012338/**
Matt Roper4a3b8762014-12-23 10:41:51 -080012339 * intel_plane_destroy - destroy a plane
12340 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080012341 *
Matt Roper4a3b8762014-12-23 10:41:51 -080012342 * Common destruction function for all types of planes (primary, cursor,
12343 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080012344 */
Matt Roper4a3b8762014-12-23 10:41:51 -080012345void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070012346{
12347 struct intel_plane *intel_plane = to_intel_plane(plane);
12348 drm_plane_cleanup(plane);
12349 kfree(intel_plane);
12350}
12351
Matt Roper65a3fea2015-01-21 16:35:42 -080012352const struct drm_plane_funcs intel_plane_funcs = {
Daniel Vetterff42e092015-03-02 16:35:20 +010012353 .update_plane = drm_plane_helper_update,
12354 .disable_plane = drm_plane_helper_disable,
Matt Roper3d7d6512014-06-10 08:28:13 -070012355 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080012356 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080012357 .atomic_get_property = intel_plane_atomic_get_property,
12358 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080012359 .atomic_duplicate_state = intel_plane_duplicate_state,
12360 .atomic_destroy_state = intel_plane_destroy_state,
12361
Matt Roper465c1202014-05-29 08:06:54 -070012362};
12363
12364static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
12365 int pipe)
12366{
12367 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080012368 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070012369 const uint32_t *intel_primary_formats;
12370 int num_formats;
12371
12372 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
12373 if (primary == NULL)
12374 return NULL;
12375
Matt Roper8e7d6882015-01-21 16:35:41 -080012376 state = intel_create_plane_state(&primary->base);
12377 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080012378 kfree(primary);
12379 return NULL;
12380 }
Matt Roper8e7d6882015-01-21 16:35:41 -080012381 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080012382
Matt Roper465c1202014-05-29 08:06:54 -070012383 primary->can_scale = false;
12384 primary->max_downscale = 1;
12385 primary->pipe = pipe;
12386 primary->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080012387 primary->check_plane = intel_check_primary_plane;
12388 primary->commit_plane = intel_commit_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070012389 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
12390 primary->plane = !pipe;
12391
12392 if (INTEL_INFO(dev)->gen <= 3) {
12393 intel_primary_formats = intel_primary_formats_gen2;
12394 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
12395 } else {
12396 intel_primary_formats = intel_primary_formats_gen4;
12397 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
12398 }
12399
12400 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080012401 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070012402 intel_primary_formats, num_formats,
12403 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053012404
12405 if (INTEL_INFO(dev)->gen >= 4) {
12406 if (!dev->mode_config.rotation_property)
12407 dev->mode_config.rotation_property =
12408 drm_mode_create_rotation_property(dev,
12409 BIT(DRM_ROTATE_0) |
12410 BIT(DRM_ROTATE_180));
12411 if (dev->mode_config.rotation_property)
12412 drm_object_attach_property(&primary->base.base,
12413 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080012414 state->base.rotation);
Sonika Jindal48404c12014-08-22 14:06:04 +053012415 }
12416
Matt Roperea2c67b2014-12-23 10:41:52 -080012417 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
12418
Matt Roper465c1202014-05-29 08:06:54 -070012419 return &primary->base;
12420}
12421
Matt Roper3d7d6512014-06-10 08:28:13 -070012422static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030012423intel_check_cursor_plane(struct drm_plane *plane,
12424 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070012425{
Matt Roper2b875c22014-12-01 15:40:13 -080012426 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080012427 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080012428 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012429 struct drm_rect *dest = &state->dst;
12430 struct drm_rect *src = &state->src;
12431 const struct drm_rect *clip = &state->clip;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012432 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Matt Roperea2c67b2014-12-23 10:41:52 -080012433 struct intel_crtc *intel_crtc;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012434 unsigned stride;
12435 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012436
Matt Roperea2c67b2014-12-23 10:41:52 -080012437 crtc = crtc ? crtc : plane->crtc;
12438 intel_crtc = to_intel_crtc(crtc);
12439
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012440 ret = drm_plane_helper_check_update(plane, crtc, fb,
Gustavo Padovan852e7872014-09-05 17:22:31 -030012441 src, dest, clip,
12442 DRM_PLANE_HELPER_NO_SCALING,
12443 DRM_PLANE_HELPER_NO_SCALING,
12444 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012445 if (ret)
12446 return ret;
12447
12448
12449 /* if we want to turn off the cursor ignore width and height */
12450 if (!obj)
Matt Roper32b7eee2014-12-24 07:59:06 -080012451 goto finish;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012452
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012453 /* Check for which cursor types we support */
Matt Roperea2c67b2014-12-23 10:41:52 -080012454 if (!cursor_size_ok(dev, state->base.crtc_w, state->base.crtc_h)) {
12455 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
12456 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012457 return -EINVAL;
12458 }
12459
Matt Roperea2c67b2014-12-23 10:41:52 -080012460 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
12461 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012462 DRM_DEBUG_KMS("buffer is too small\n");
12463 return -ENOMEM;
12464 }
12465
Ville Syrjälä3a656b52015-03-09 21:08:37 +020012466 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012467 DRM_DEBUG_KMS("cursor cannot be tiled\n");
12468 ret = -EINVAL;
12469 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012470
Matt Roper32b7eee2014-12-24 07:59:06 -080012471finish:
12472 if (intel_crtc->active) {
Ville Syrjälä3749f462015-03-10 13:15:22 +020012473 if (plane->state->crtc_w != state->base.crtc_w)
Matt Roper32b7eee2014-12-24 07:59:06 -080012474 intel_crtc->atomic.update_wm = true;
12475
12476 intel_crtc->atomic.fb_bits |=
12477 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe);
12478 }
12479
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012480 return ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012481}
12482
Matt Roperf4a2cf22014-12-01 15:40:12 -080012483static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030012484intel_commit_cursor_plane(struct drm_plane *plane,
12485 struct intel_plane_state *state)
12486{
Matt Roper2b875c22014-12-01 15:40:13 -080012487 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080012488 struct drm_device *dev = plane->dev;
12489 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080012490 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080012491 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070012492
Matt Roperea2c67b2014-12-23 10:41:52 -080012493 crtc = crtc ? crtc : plane->crtc;
12494 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070012495
Matt Roperea2c67b2014-12-23 10:41:52 -080012496 plane->fb = state->base.fb;
12497 crtc->cursor_x = state->base.crtc_x;
12498 crtc->cursor_y = state->base.crtc_y;
12499
Gustavo Padovana912f122014-12-01 15:40:10 -080012500 if (intel_crtc->cursor_bo == obj)
12501 goto update;
12502
Matt Roperf4a2cf22014-12-01 15:40:12 -080012503 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080012504 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080012505 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080012506 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080012507 else
Gustavo Padovana912f122014-12-01 15:40:10 -080012508 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080012509
Gustavo Padovana912f122014-12-01 15:40:10 -080012510 intel_crtc->cursor_addr = addr;
12511 intel_crtc->cursor_bo = obj;
12512update:
Gustavo Padovana912f122014-12-01 15:40:10 -080012513
Matt Roper32b7eee2014-12-24 07:59:06 -080012514 if (intel_crtc->active)
Gustavo Padovan852e7872014-09-05 17:22:31 -030012515 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070012516}
Gustavo Padovan852e7872014-09-05 17:22:31 -030012517
Matt Roper3d7d6512014-06-10 08:28:13 -070012518static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
12519 int pipe)
12520{
12521 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080012522 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070012523
12524 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
12525 if (cursor == NULL)
12526 return NULL;
12527
Matt Roper8e7d6882015-01-21 16:35:41 -080012528 state = intel_create_plane_state(&cursor->base);
12529 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080012530 kfree(cursor);
12531 return NULL;
12532 }
Matt Roper8e7d6882015-01-21 16:35:41 -080012533 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080012534
Matt Roper3d7d6512014-06-10 08:28:13 -070012535 cursor->can_scale = false;
12536 cursor->max_downscale = 1;
12537 cursor->pipe = pipe;
12538 cursor->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080012539 cursor->check_plane = intel_check_cursor_plane;
12540 cursor->commit_plane = intel_commit_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070012541
12542 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080012543 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070012544 intel_cursor_formats,
12545 ARRAY_SIZE(intel_cursor_formats),
12546 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070012547
12548 if (INTEL_INFO(dev)->gen >= 4) {
12549 if (!dev->mode_config.rotation_property)
12550 dev->mode_config.rotation_property =
12551 drm_mode_create_rotation_property(dev,
12552 BIT(DRM_ROTATE_0) |
12553 BIT(DRM_ROTATE_180));
12554 if (dev->mode_config.rotation_property)
12555 drm_object_attach_property(&cursor->base.base,
12556 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080012557 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070012558 }
12559
Matt Roperea2c67b2014-12-23 10:41:52 -080012560 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
12561
Matt Roper3d7d6512014-06-10 08:28:13 -070012562 return &cursor->base;
12563}
12564
Hannes Ederb358d0a2008-12-18 21:18:47 +010012565static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080012566{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012567 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080012568 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012569 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070012570 struct drm_plane *primary = NULL;
12571 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070012572 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080012573
Daniel Vetter955382f2013-09-19 14:05:45 +020012574 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080012575 if (intel_crtc == NULL)
12576 return;
12577
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012578 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
12579 if (!crtc_state)
12580 goto fail;
12581 intel_crtc_set_state(intel_crtc, crtc_state);
Matt Roper07878242015-02-25 11:43:26 -080012582 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012583
Matt Roper465c1202014-05-29 08:06:54 -070012584 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012585 if (!primary)
12586 goto fail;
12587
12588 cursor = intel_cursor_plane_create(dev, pipe);
12589 if (!cursor)
12590 goto fail;
12591
Matt Roper465c1202014-05-29 08:06:54 -070012592 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070012593 cursor, &intel_crtc_funcs);
12594 if (ret)
12595 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080012596
12597 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080012598 for (i = 0; i < 256; i++) {
12599 intel_crtc->lut_r[i] = i;
12600 intel_crtc->lut_g[i] = i;
12601 intel_crtc->lut_b[i] = i;
12602 }
12603
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012604 /*
12605 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020012606 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012607 */
Jesse Barnes80824002009-09-10 15:28:06 -070012608 intel_crtc->pipe = pipe;
12609 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010012610 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080012611 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010012612 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070012613 }
12614
Chris Wilson4b0e3332014-05-30 16:35:26 +030012615 intel_crtc->cursor_base = ~0;
12616 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030012617 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030012618
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080012619 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
12620 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
12621 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
12622 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
12623
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020012624 INIT_WORK(&intel_crtc->mmio_flip.work, intel_mmio_flip_work_func);
12625
Jesse Barnes79e53942008-11-07 14:24:08 -080012626 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020012627
12628 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012629 return;
12630
12631fail:
12632 if (primary)
12633 drm_plane_cleanup(primary);
12634 if (cursor)
12635 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012636 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070012637 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080012638}
12639
Jesse Barnes752aa882013-10-31 18:55:49 +020012640enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
12641{
12642 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012643 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020012644
Rob Clark51fd3712013-11-19 12:10:12 -050012645 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020012646
Ville Syrjäläd3babd32014-11-07 11:16:01 +020012647 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020012648 return INVALID_PIPE;
12649
12650 return to_intel_crtc(encoder->crtc)->pipe;
12651}
12652
Carl Worth08d7b3d2009-04-29 14:43:54 -070012653int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000012654 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070012655{
Carl Worth08d7b3d2009-04-29 14:43:54 -070012656 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040012657 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020012658 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012659
Rob Clark7707e652014-07-17 23:30:04 -040012660 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070012661
Rob Clark7707e652014-07-17 23:30:04 -040012662 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070012663 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030012664 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012665 }
12666
Rob Clark7707e652014-07-17 23:30:04 -040012667 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020012668 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012669
Daniel Vetterc05422d2009-08-11 16:05:30 +020012670 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012671}
12672
Daniel Vetter66a92782012-07-12 20:08:18 +020012673static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080012674{
Daniel Vetter66a92782012-07-12 20:08:18 +020012675 struct drm_device *dev = encoder->base.dev;
12676 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080012677 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080012678 int entry = 0;
12679
Damien Lespiaub2784e12014-08-05 11:29:37 +010012680 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020012681 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020012682 index_mask |= (1 << entry);
12683
Jesse Barnes79e53942008-11-07 14:24:08 -080012684 entry++;
12685 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010012686
Jesse Barnes79e53942008-11-07 14:24:08 -080012687 return index_mask;
12688}
12689
Chris Wilson4d302442010-12-14 19:21:29 +000012690static bool has_edp_a(struct drm_device *dev)
12691{
12692 struct drm_i915_private *dev_priv = dev->dev_private;
12693
12694 if (!IS_MOBILE(dev))
12695 return false;
12696
12697 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
12698 return false;
12699
Damien Lespiaue3589902014-02-07 19:12:50 +000012700 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000012701 return false;
12702
12703 return true;
12704}
12705
Jesse Barnes84b4e042014-06-25 08:24:29 -070012706static bool intel_crt_present(struct drm_device *dev)
12707{
12708 struct drm_i915_private *dev_priv = dev->dev_private;
12709
Damien Lespiau884497e2013-12-03 13:56:23 +000012710 if (INTEL_INFO(dev)->gen >= 9)
12711 return false;
12712
Damien Lespiaucf404ce2014-10-01 20:04:15 +010012713 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070012714 return false;
12715
12716 if (IS_CHERRYVIEW(dev))
12717 return false;
12718
12719 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
12720 return false;
12721
12722 return true;
12723}
12724
Jesse Barnes79e53942008-11-07 14:24:08 -080012725static void intel_setup_outputs(struct drm_device *dev)
12726{
Eric Anholt725e30a2009-01-22 13:01:02 -080012727 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010012728 struct intel_encoder *encoder;
Matt Roperc6f95f22015-01-22 16:50:32 -080012729 struct drm_connector *connector;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012730 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080012731
Daniel Vetterc9093352013-06-06 22:22:47 +020012732 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012733
Jesse Barnes84b4e042014-06-25 08:24:29 -070012734 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020012735 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012736
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012737 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030012738 int found;
12739
Jesse Barnesde31fac2015-03-06 15:53:32 -080012740 /*
12741 * Haswell uses DDI functions to detect digital outputs.
12742 * On SKL pre-D0 the strap isn't connected, so we assume
12743 * it's there.
12744 */
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030012745 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080012746 /* WaIgnoreDDIAStrap: skl */
12747 if (found ||
12748 (IS_SKYLAKE(dev) && INTEL_REVID(dev) < SKL_REVID_D0))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030012749 intel_ddi_init(dev, PORT_A);
12750
12751 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
12752 * register */
12753 found = I915_READ(SFUSE_STRAP);
12754
12755 if (found & SFUSE_STRAP_DDIB_DETECTED)
12756 intel_ddi_init(dev, PORT_B);
12757 if (found & SFUSE_STRAP_DDIC_DETECTED)
12758 intel_ddi_init(dev, PORT_C);
12759 if (found & SFUSE_STRAP_DDID_DETECTED)
12760 intel_ddi_init(dev, PORT_D);
12761 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012762 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020012763 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020012764
12765 if (has_edp_a(dev))
12766 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012767
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012768 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080012769 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010012770 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012771 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012772 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012773 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012774 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012775 }
12776
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012777 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012778 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012779
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012780 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012781 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012782
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012783 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012784 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012785
Daniel Vetter270b3042012-10-27 15:52:05 +020012786 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012787 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070012788 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012789 /*
12790 * The DP_DETECTED bit is the latched state of the DDC
12791 * SDA pin at boot. However since eDP doesn't require DDC
12792 * (no way to plug in a DP->HDMI dongle) the DDC pins for
12793 * eDP ports may have been muxed to an alternate function.
12794 * Thus we can't rely on the DP_DETECTED bit alone to detect
12795 * eDP ports. Consult the VBT as well as DP_DETECTED to
12796 * detect eDP ports.
12797 */
Ville Syrjäläd2182a62015-01-09 14:21:14 +020012798 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
12799 !intel_dp_is_edp(dev, PORT_B))
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012800 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
12801 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012802 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
12803 intel_dp_is_edp(dev, PORT_B))
12804 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012805
Ville Syrjäläd2182a62015-01-09 14:21:14 +020012806 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
12807 !intel_dp_is_edp(dev, PORT_C))
Jesse Barnes6f6005a2013-08-09 09:34:35 -070012808 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
12809 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012810 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
12811 intel_dp_is_edp(dev, PORT_C))
12812 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053012813
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012814 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012815 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012816 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
12817 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012818 /* eDP not supported on port D, so don't check VBT */
12819 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
12820 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012821 }
12822
Jani Nikula3cfca972013-08-27 15:12:26 +030012823 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080012824 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012825 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080012826
Paulo Zanonie2debe92013-02-18 19:00:27 -030012827 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012828 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012829 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012830 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
12831 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012832 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012833 }
Ma Ling27185ae2009-08-24 13:50:23 +080012834
Imre Deake7281ea2013-05-08 13:14:08 +030012835 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012836 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080012837 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012838
12839 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012840
Paulo Zanonie2debe92013-02-18 19:00:27 -030012841 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012842 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012843 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012844 }
Ma Ling27185ae2009-08-24 13:50:23 +080012845
Paulo Zanonie2debe92013-02-18 19:00:27 -030012846 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012847
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012848 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
12849 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012850 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012851 }
Imre Deake7281ea2013-05-08 13:14:08 +030012852 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012853 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080012854 }
Ma Ling27185ae2009-08-24 13:50:23 +080012855
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012856 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030012857 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012858 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070012859 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012860 intel_dvo_init(dev);
12861
Zhenyu Wang103a1962009-11-27 11:44:36 +080012862 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012863 intel_tv_init(dev);
12864
Matt Roperc6f95f22015-01-22 16:50:32 -080012865 /*
12866 * FIXME: We don't have full atomic support yet, but we want to be
12867 * able to enable/test plane updates via the atomic interface in the
12868 * meantime. However as soon as we flip DRIVER_ATOMIC on, the DRM core
12869 * will take some atomic codepaths to lookup properties during
12870 * drmModeGetConnector() that unconditionally dereference
12871 * connector->state.
12872 *
12873 * We create a dummy connector state here for each connector to ensure
12874 * the DRM core doesn't try to dereference a NULL connector->state.
12875 * The actual connector properties will never be updated or contain
12876 * useful information, but since we're doing this specifically for
12877 * testing/debug of the plane operations (and only when a specific
12878 * kernel module option is given), that shouldn't really matter.
12879 *
12880 * Once atomic support for crtc's + connectors lands, this loop should
12881 * be removed since we'll be setting up real connector state, which
12882 * will contain Intel-specific properties.
12883 */
12884 if (drm_core_check_feature(dev, DRIVER_ATOMIC)) {
12885 list_for_each_entry(connector,
12886 &dev->mode_config.connector_list,
12887 head) {
12888 if (!WARN_ON(connector->state)) {
12889 connector->state =
12890 kzalloc(sizeof(*connector->state),
12891 GFP_KERNEL);
12892 }
12893 }
12894 }
12895
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080012896 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070012897
Damien Lespiaub2784e12014-08-05 11:29:37 +010012898 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010012899 encoder->base.possible_crtcs = encoder->crtc_mask;
12900 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020012901 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080012902 }
Chris Wilson47356eb2011-01-11 17:06:04 +000012903
Paulo Zanonidde86e22012-12-01 12:04:25 -020012904 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020012905
12906 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012907}
12908
12909static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
12910{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012911 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080012912 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080012913
Daniel Vetteref2d6332014-02-10 18:00:38 +010012914 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012915 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010012916 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012917 drm_gem_object_unreference(&intel_fb->obj->base);
12918 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012919 kfree(intel_fb);
12920}
12921
12922static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000012923 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080012924 unsigned int *handle)
12925{
12926 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000012927 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012928
Chris Wilson05394f32010-11-08 19:18:58 +000012929 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080012930}
12931
12932static const struct drm_framebuffer_funcs intel_fb_funcs = {
12933 .destroy = intel_user_framebuffer_destroy,
12934 .create_handle = intel_user_framebuffer_create_handle,
12935};
12936
Damien Lespiaub3218032015-02-27 11:15:18 +000012937static
12938u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
12939 uint32_t pixel_format)
12940{
12941 u32 gen = INTEL_INFO(dev)->gen;
12942
12943 if (gen >= 9) {
12944 /* "The stride in bytes must not exceed the of the size of 8K
12945 * pixels and 32K bytes."
12946 */
12947 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
12948 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
12949 return 32*1024;
12950 } else if (gen >= 4) {
12951 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
12952 return 16*1024;
12953 else
12954 return 32*1024;
12955 } else if (gen >= 3) {
12956 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
12957 return 8*1024;
12958 else
12959 return 16*1024;
12960 } else {
12961 /* XXX DSPC is limited to 4k tiled */
12962 return 8*1024;
12963 }
12964}
12965
Daniel Vetterb5ea6422014-03-02 21:18:00 +010012966static int intel_framebuffer_init(struct drm_device *dev,
12967 struct intel_framebuffer *intel_fb,
12968 struct drm_mode_fb_cmd2 *mode_cmd,
12969 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080012970{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000012971 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080012972 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000012973 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080012974
Daniel Vetterdd4916c2013-10-09 21:23:51 +020012975 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12976
Daniel Vetter2a80ead2015-02-10 17:16:06 +000012977 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
12978 /* Enforce that fb modifier and tiling mode match, but only for
12979 * X-tiled. This is needed for FBC. */
12980 if (!!(obj->tiling_mode == I915_TILING_X) !=
12981 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
12982 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
12983 return -EINVAL;
12984 }
12985 } else {
12986 if (obj->tiling_mode == I915_TILING_X)
12987 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
12988 else if (obj->tiling_mode == I915_TILING_Y) {
12989 DRM_DEBUG("No Y tiling for legacy addfb\n");
12990 return -EINVAL;
12991 }
12992 }
12993
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000012994 /* Passed in modifier sanity checking. */
12995 switch (mode_cmd->modifier[0]) {
12996 case I915_FORMAT_MOD_Y_TILED:
12997 case I915_FORMAT_MOD_Yf_TILED:
12998 if (INTEL_INFO(dev)->gen < 9) {
12999 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
13000 mode_cmd->modifier[0]);
13001 return -EINVAL;
13002 }
13003 case DRM_FORMAT_MOD_NONE:
13004 case I915_FORMAT_MOD_X_TILED:
13005 break;
13006 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070013007 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
13008 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010013009 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013010 }
Chris Wilson57cd6502010-08-08 12:34:44 +010013011
Damien Lespiaub3218032015-02-27 11:15:18 +000013012 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
13013 mode_cmd->pixel_format);
13014 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
13015 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
13016 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010013017 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013018 }
Chris Wilson57cd6502010-08-08 12:34:44 +010013019
Damien Lespiaub3218032015-02-27 11:15:18 +000013020 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
13021 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010013022 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000013023 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
13024 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013025 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010013026 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020013027 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013028 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020013029
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013030 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013031 mode_cmd->pitches[0] != obj->stride) {
13032 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
13033 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020013034 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013035 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020013036
Ville Syrjälä57779d02012-10-31 17:50:14 +020013037 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080013038 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020013039 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020013040 case DRM_FORMAT_RGB565:
13041 case DRM_FORMAT_XRGB8888:
13042 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020013043 break;
13044 case DRM_FORMAT_XRGB1555:
13045 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013046 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000013047 DRM_DEBUG("unsupported pixel format: %s\n",
13048 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020013049 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013050 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020013051 break;
13052 case DRM_FORMAT_XBGR8888:
13053 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020013054 case DRM_FORMAT_XRGB2101010:
13055 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020013056 case DRM_FORMAT_XBGR2101010:
13057 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013058 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000013059 DRM_DEBUG("unsupported pixel format: %s\n",
13060 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020013061 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013062 }
Jesse Barnesb5626742011-06-24 12:19:27 -070013063 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020013064 case DRM_FORMAT_YUYV:
13065 case DRM_FORMAT_UYVY:
13066 case DRM_FORMAT_YVYU:
13067 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013068 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000013069 DRM_DEBUG("unsupported pixel format: %s\n",
13070 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020013071 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013072 }
Chris Wilson57cd6502010-08-08 12:34:44 +010013073 break;
13074 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000013075 DRM_DEBUG("unsupported pixel format: %s\n",
13076 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010013077 return -EINVAL;
13078 }
13079
Ville Syrjälä90f9a332012-10-31 17:50:19 +020013080 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
13081 if (mode_cmd->offsets[0] != 0)
13082 return -EINVAL;
13083
Damien Lespiauec2c9812015-01-20 12:51:45 +000013084 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000013085 mode_cmd->pixel_format,
13086 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020013087 /* FIXME drm helper for size checks (especially planar formats)? */
13088 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
13089 return -EINVAL;
13090
Daniel Vetterc7d73f62012-12-13 23:38:38 +010013091 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
13092 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020013093 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010013094
Jesse Barnes79e53942008-11-07 14:24:08 -080013095 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
13096 if (ret) {
13097 DRM_ERROR("framebuffer init failed %d\n", ret);
13098 return ret;
13099 }
13100
Jesse Barnes79e53942008-11-07 14:24:08 -080013101 return 0;
13102}
13103
Jesse Barnes79e53942008-11-07 14:24:08 -080013104static struct drm_framebuffer *
13105intel_user_framebuffer_create(struct drm_device *dev,
13106 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080013107 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080013108{
Chris Wilson05394f32010-11-08 19:18:58 +000013109 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080013110
Jesse Barnes308e5bc2011-11-14 14:51:28 -080013111 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
13112 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000013113 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010013114 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080013115
Chris Wilsond2dff872011-04-19 08:36:26 +010013116 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080013117}
13118
Daniel Vetter4520f532013-10-09 09:18:51 +020013119#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020013120static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020013121{
13122}
13123#endif
13124
Jesse Barnes79e53942008-11-07 14:24:08 -080013125static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080013126 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020013127 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080013128 .atomic_check = intel_atomic_check,
13129 .atomic_commit = intel_atomic_commit,
Jesse Barnes79e53942008-11-07 14:24:08 -080013130};
13131
Jesse Barnese70236a2009-09-21 10:42:27 -070013132/* Set up chip specific display functions */
13133static void intel_init_display(struct drm_device *dev)
13134{
13135 struct drm_i915_private *dev_priv = dev->dev_private;
13136
Daniel Vetteree9300b2013-06-03 22:40:22 +020013137 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
13138 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030013139 else if (IS_CHERRYVIEW(dev))
13140 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020013141 else if (IS_VALLEYVIEW(dev))
13142 dev_priv->display.find_dpll = vlv_find_best_dpll;
13143 else if (IS_PINEVIEW(dev))
13144 dev_priv->display.find_dpll = pnv_find_best_dpll;
13145 else
13146 dev_priv->display.find_dpll = i9xx_find_best_dpll;
13147
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000013148 if (INTEL_INFO(dev)->gen >= 9) {
13149 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013150 dev_priv->display.get_initial_plane_config =
13151 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000013152 dev_priv->display.crtc_compute_clock =
13153 haswell_crtc_compute_clock;
13154 dev_priv->display.crtc_enable = haswell_crtc_enable;
13155 dev_priv->display.crtc_disable = haswell_crtc_disable;
13156 dev_priv->display.off = ironlake_crtc_off;
13157 dev_priv->display.update_primary_plane =
13158 skylake_update_primary_plane;
13159 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013160 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013161 dev_priv->display.get_initial_plane_config =
13162 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020013163 dev_priv->display.crtc_compute_clock =
13164 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020013165 dev_priv->display.crtc_enable = haswell_crtc_enable;
13166 dev_priv->display.crtc_disable = haswell_crtc_disable;
Daniel Vetterdf8ad702014-06-25 22:02:03 +030013167 dev_priv->display.off = ironlake_crtc_off;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000013168 dev_priv->display.update_primary_plane =
13169 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030013170 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013171 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013172 dev_priv->display.get_initial_plane_config =
13173 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020013174 dev_priv->display.crtc_compute_clock =
13175 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020013176 dev_priv->display.crtc_enable = ironlake_crtc_enable;
13177 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013178 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070013179 dev_priv->display.update_primary_plane =
13180 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070013181 } else if (IS_VALLEYVIEW(dev)) {
13182 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013183 dev_priv->display.get_initial_plane_config =
13184 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020013185 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070013186 dev_priv->display.crtc_enable = valleyview_crtc_enable;
13187 dev_priv->display.crtc_disable = i9xx_crtc_disable;
13188 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070013189 dev_priv->display.update_primary_plane =
13190 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070013191 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013192 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013193 dev_priv->display.get_initial_plane_config =
13194 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020013195 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020013196 dev_priv->display.crtc_enable = i9xx_crtc_enable;
13197 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013198 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070013199 dev_priv->display.update_primary_plane =
13200 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070013201 }
Jesse Barnese70236a2009-09-21 10:42:27 -070013202
Jesse Barnese70236a2009-09-21 10:42:27 -070013203 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070013204 if (IS_VALLEYVIEW(dev))
13205 dev_priv->display.get_display_clock_speed =
13206 valleyview_get_display_clock_speed;
13207 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070013208 dev_priv->display.get_display_clock_speed =
13209 i945_get_display_clock_speed;
13210 else if (IS_I915G(dev))
13211 dev_priv->display.get_display_clock_speed =
13212 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020013213 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070013214 dev_priv->display.get_display_clock_speed =
13215 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020013216 else if (IS_PINEVIEW(dev))
13217 dev_priv->display.get_display_clock_speed =
13218 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070013219 else if (IS_I915GM(dev))
13220 dev_priv->display.get_display_clock_speed =
13221 i915gm_get_display_clock_speed;
13222 else if (IS_I865G(dev))
13223 dev_priv->display.get_display_clock_speed =
13224 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020013225 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070013226 dev_priv->display.get_display_clock_speed =
13227 i855_get_display_clock_speed;
13228 else /* 852, 830 */
13229 dev_priv->display.get_display_clock_speed =
13230 i830_get_display_clock_speed;
13231
Jani Nikula7c10a2b2014-10-27 16:26:43 +020013232 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053013233 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053013234 } else if (IS_GEN6(dev)) {
13235 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053013236 } else if (IS_IVYBRIDGE(dev)) {
13237 /* FIXME: detect B0+ stepping and use auto training */
13238 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030013239 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053013240 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Jesse Barnes30a970c2013-11-04 13:48:12 -080013241 } else if (IS_VALLEYVIEW(dev)) {
13242 dev_priv->display.modeset_global_resources =
13243 valleyview_modeset_global_resources;
Jesse Barnese70236a2009-09-21 10:42:27 -070013244 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070013245
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070013246 switch (INTEL_INFO(dev)->gen) {
13247 case 2:
13248 dev_priv->display.queue_flip = intel_gen2_queue_flip;
13249 break;
13250
13251 case 3:
13252 dev_priv->display.queue_flip = intel_gen3_queue_flip;
13253 break;
13254
13255 case 4:
13256 case 5:
13257 dev_priv->display.queue_flip = intel_gen4_queue_flip;
13258 break;
13259
13260 case 6:
13261 dev_priv->display.queue_flip = intel_gen6_queue_flip;
13262 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070013263 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070013264 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070013265 dev_priv->display.queue_flip = intel_gen7_queue_flip;
13266 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000013267 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000013268 /* Drop through - unsupported since execlist only. */
13269 default:
13270 /* Default just returns -ENODEV to indicate unsupported */
13271 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070013272 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020013273
13274 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030013275
13276 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070013277}
13278
Jesse Barnesb690e962010-07-19 13:53:12 -070013279/*
13280 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
13281 * resume, or other times. This quirk makes sure that's the case for
13282 * affected systems.
13283 */
Akshay Joshi0206e352011-08-16 15:34:10 -040013284static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070013285{
13286 struct drm_i915_private *dev_priv = dev->dev_private;
13287
13288 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020013289 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070013290}
13291
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030013292static void quirk_pipeb_force(struct drm_device *dev)
13293{
13294 struct drm_i915_private *dev_priv = dev->dev_private;
13295
13296 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
13297 DRM_INFO("applying pipe b force quirk\n");
13298}
13299
Keith Packard435793d2011-07-12 14:56:22 -070013300/*
13301 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
13302 */
13303static void quirk_ssc_force_disable(struct drm_device *dev)
13304{
13305 struct drm_i915_private *dev_priv = dev->dev_private;
13306 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020013307 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070013308}
13309
Carsten Emde4dca20e2012-03-15 15:56:26 +010013310/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010013311 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
13312 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010013313 */
13314static void quirk_invert_brightness(struct drm_device *dev)
13315{
13316 struct drm_i915_private *dev_priv = dev->dev_private;
13317 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020013318 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070013319}
13320
Scot Doyle9c72cc62014-07-03 23:27:50 +000013321/* Some VBT's incorrectly indicate no backlight is present */
13322static void quirk_backlight_present(struct drm_device *dev)
13323{
13324 struct drm_i915_private *dev_priv = dev->dev_private;
13325 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
13326 DRM_INFO("applying backlight present quirk\n");
13327}
13328
Jesse Barnesb690e962010-07-19 13:53:12 -070013329struct intel_quirk {
13330 int device;
13331 int subsystem_vendor;
13332 int subsystem_device;
13333 void (*hook)(struct drm_device *dev);
13334};
13335
Egbert Eich5f85f172012-10-14 15:46:38 +020013336/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
13337struct intel_dmi_quirk {
13338 void (*hook)(struct drm_device *dev);
13339 const struct dmi_system_id (*dmi_id_list)[];
13340};
13341
13342static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
13343{
13344 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
13345 return 1;
13346}
13347
13348static const struct intel_dmi_quirk intel_dmi_quirks[] = {
13349 {
13350 .dmi_id_list = &(const struct dmi_system_id[]) {
13351 {
13352 .callback = intel_dmi_reverse_brightness,
13353 .ident = "NCR Corporation",
13354 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
13355 DMI_MATCH(DMI_PRODUCT_NAME, ""),
13356 },
13357 },
13358 { } /* terminating entry */
13359 },
13360 .hook = quirk_invert_brightness,
13361 },
13362};
13363
Ben Widawskyc43b5632012-04-16 14:07:40 -070013364static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070013365 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040013366 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070013367
Jesse Barnesb690e962010-07-19 13:53:12 -070013368 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
13369 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
13370
Jesse Barnesb690e962010-07-19 13:53:12 -070013371 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
13372 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
13373
Ville Syrjälä5f080c02014-08-15 01:22:06 +030013374 /* 830 needs to leave pipe A & dpll A up */
13375 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
13376
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030013377 /* 830 needs to leave pipe B & dpll B up */
13378 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
13379
Keith Packard435793d2011-07-12 14:56:22 -070013380 /* Lenovo U160 cannot use SSC on LVDS */
13381 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020013382
13383 /* Sony Vaio Y cannot use SSC on LVDS */
13384 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010013385
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010013386 /* Acer Aspire 5734Z must invert backlight brightness */
13387 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
13388
13389 /* Acer/eMachines G725 */
13390 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
13391
13392 /* Acer/eMachines e725 */
13393 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
13394
13395 /* Acer/Packard Bell NCL20 */
13396 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
13397
13398 /* Acer Aspire 4736Z */
13399 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020013400
13401 /* Acer Aspire 5336 */
13402 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000013403
13404 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
13405 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000013406
Scot Doyledfb3d47b2014-08-21 16:08:02 +000013407 /* Acer C720 Chromebook (Core i3 4005U) */
13408 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
13409
jens steinb2a96012014-10-28 20:25:53 +010013410 /* Apple Macbook 2,1 (Core 2 T7400) */
13411 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
13412
Scot Doyled4967d82014-07-03 23:27:52 +000013413 /* Toshiba CB35 Chromebook (Celeron 2955U) */
13414 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000013415
13416 /* HP Chromebook 14 (Celeron 2955U) */
13417 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020013418
13419 /* Dell Chromebook 11 */
13420 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070013421};
13422
13423static void intel_init_quirks(struct drm_device *dev)
13424{
13425 struct pci_dev *d = dev->pdev;
13426 int i;
13427
13428 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
13429 struct intel_quirk *q = &intel_quirks[i];
13430
13431 if (d->device == q->device &&
13432 (d->subsystem_vendor == q->subsystem_vendor ||
13433 q->subsystem_vendor == PCI_ANY_ID) &&
13434 (d->subsystem_device == q->subsystem_device ||
13435 q->subsystem_device == PCI_ANY_ID))
13436 q->hook(dev);
13437 }
Egbert Eich5f85f172012-10-14 15:46:38 +020013438 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
13439 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
13440 intel_dmi_quirks[i].hook(dev);
13441 }
Jesse Barnesb690e962010-07-19 13:53:12 -070013442}
13443
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013444/* Disable the VGA plane that we never use */
13445static void i915_disable_vga(struct drm_device *dev)
13446{
13447 struct drm_i915_private *dev_priv = dev->dev_private;
13448 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020013449 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013450
Ville Syrjälä2b37c612014-01-22 21:32:38 +020013451 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013452 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070013453 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013454 sr1 = inb(VGA_SR_DATA);
13455 outb(sr1 | 1<<5, VGA_SR_DATA);
13456 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
13457 udelay(300);
13458
Ville Syrjälä01f5a622014-12-16 18:38:37 +020013459 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013460 POSTING_READ(vga_reg);
13461}
13462
Daniel Vetterf8175862012-04-10 15:50:11 +020013463void intel_modeset_init_hw(struct drm_device *dev)
13464{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030013465 intel_prepare_ddi(dev);
13466
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +030013467 if (IS_VALLEYVIEW(dev))
13468 vlv_update_cdclk(dev);
13469
Daniel Vetterf8175862012-04-10 15:50:11 +020013470 intel_init_clock_gating(dev);
13471
Daniel Vetter8090c6b2012-06-24 16:42:32 +020013472 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020013473}
13474
Jesse Barnes79e53942008-11-07 14:24:08 -080013475void intel_modeset_init(struct drm_device *dev)
13476{
Jesse Barnes652c3932009-08-17 13:31:43 -070013477 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000013478 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000013479 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080013480 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080013481
13482 drm_mode_config_init(dev);
13483
13484 dev->mode_config.min_width = 0;
13485 dev->mode_config.min_height = 0;
13486
Dave Airlie019d96c2011-09-29 16:20:42 +010013487 dev->mode_config.preferred_depth = 24;
13488 dev->mode_config.prefer_shadow = 1;
13489
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000013490 dev->mode_config.allow_fb_modifiers = true;
13491
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020013492 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080013493
Jesse Barnesb690e962010-07-19 13:53:12 -070013494 intel_init_quirks(dev);
13495
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030013496 intel_init_pm(dev);
13497
Ben Widawskye3c74752013-04-05 13:12:39 -070013498 if (INTEL_INFO(dev)->num_pipes == 0)
13499 return;
13500
Jesse Barnese70236a2009-09-21 10:42:27 -070013501 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020013502 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013503
Chris Wilsona6c45cf2010-09-17 00:32:17 +010013504 if (IS_GEN2(dev)) {
13505 dev->mode_config.max_width = 2048;
13506 dev->mode_config.max_height = 2048;
13507 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070013508 dev->mode_config.max_width = 4096;
13509 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080013510 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010013511 dev->mode_config.max_width = 8192;
13512 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080013513 }
Damien Lespiau068be562014-03-28 14:17:49 +000013514
Ville Syrjälädc41c152014-08-13 11:57:05 +030013515 if (IS_845G(dev) || IS_I865G(dev)) {
13516 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
13517 dev->mode_config.cursor_height = 1023;
13518 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000013519 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
13520 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
13521 } else {
13522 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
13523 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
13524 }
13525
Ben Widawsky5d4545a2013-01-17 12:45:15 -080013526 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080013527
Zhao Yakui28c97732009-10-09 11:39:41 +080013528 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013529 INTEL_INFO(dev)->num_pipes,
13530 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080013531
Damien Lespiau055e3932014-08-18 13:49:10 +010013532 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000013533 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000013534 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000013535 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070013536 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030013537 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000013538 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070013539 }
Jesse Barnes79e53942008-11-07 14:24:08 -080013540 }
13541
Jesse Barnesf42bb702013-12-16 16:34:23 -080013542 intel_init_dpio(dev);
13543
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013544 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013545
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013546 /* Just disable it once at startup */
13547 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013548 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000013549
13550 /* Just in case the BIOS is doing something questionable. */
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020013551 intel_fbc_disable(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080013552
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013553 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080013554 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013555 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080013556
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013557 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080013558 if (!crtc->active)
13559 continue;
13560
Jesse Barnes46f297f2014-03-07 08:57:48 -080013561 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080013562 * Note that reserving the BIOS fb up front prevents us
13563 * from stuffing other stolen allocations like the ring
13564 * on top. This prevents some ugliness at boot time, and
13565 * can even allow for smooth boot transitions if the BIOS
13566 * fb is large enough for the active pipe configuration.
13567 */
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013568 if (dev_priv->display.get_initial_plane_config) {
13569 dev_priv->display.get_initial_plane_config(crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -080013570 &crtc->plane_config);
13571 /*
13572 * If the fb is shared between multiple heads, we'll
13573 * just get the first one.
13574 */
Daniel Vetterf6936e22015-03-26 12:17:05 +010013575 intel_find_initial_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080013576 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080013577 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010013578}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080013579
Daniel Vetter7fad7982012-07-04 17:51:47 +020013580static void intel_enable_pipe_a(struct drm_device *dev)
13581{
13582 struct intel_connector *connector;
13583 struct drm_connector *crt = NULL;
13584 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030013585 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020013586
13587 /* We can't just switch on the pipe A, we need to set things up with a
13588 * proper mode and output configuration. As a gross hack, enable pipe A
13589 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013590 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020013591 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
13592 crt = &connector->base;
13593 break;
13594 }
13595 }
13596
13597 if (!crt)
13598 return;
13599
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030013600 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
13601 intel_release_load_detect_pipe(crt, &load_detect_temp);
Daniel Vetter7fad7982012-07-04 17:51:47 +020013602}
13603
Daniel Vetterfa555832012-10-10 23:14:00 +020013604static bool
13605intel_check_plane_mapping(struct intel_crtc *crtc)
13606{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013607 struct drm_device *dev = crtc->base.dev;
13608 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013609 u32 reg, val;
13610
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013611 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020013612 return true;
13613
13614 reg = DSPCNTR(!crtc->plane);
13615 val = I915_READ(reg);
13616
13617 if ((val & DISPLAY_PLANE_ENABLE) &&
13618 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
13619 return false;
13620
13621 return true;
13622}
13623
Daniel Vetter24929352012-07-02 20:28:59 +020013624static void intel_sanitize_crtc(struct intel_crtc *crtc)
13625{
13626 struct drm_device *dev = crtc->base.dev;
13627 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013628 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020013629
Daniel Vetter24929352012-07-02 20:28:59 +020013630 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013631 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013632 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
13633
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013634 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010013635 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030013636 if (crtc->active) {
13637 update_scanline_offset(crtc);
Daniel Vetter96256042015-02-13 21:03:42 +010013638 drm_crtc_vblank_on(&crtc->base);
13639 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013640
Daniel Vetter24929352012-07-02 20:28:59 +020013641 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020013642 * disable the crtc (and hence change the state) if it is wrong. Note
13643 * that gen4+ has a fixed plane -> pipe mapping. */
13644 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020013645 struct intel_connector *connector;
13646 bool plane;
13647
Daniel Vetter24929352012-07-02 20:28:59 +020013648 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
13649 crtc->base.base.id);
13650
13651 /* Pipe has the wrong plane attached and the plane is active.
13652 * Temporarily change the plane mapping and disable everything
13653 * ... */
13654 plane = crtc->plane;
13655 crtc->plane = !plane;
Daniel Vetter9c8958b2014-07-14 19:35:31 +020013656 crtc->primary_enabled = true;
Daniel Vetter24929352012-07-02 20:28:59 +020013657 dev_priv->display.crtc_disable(&crtc->base);
13658 crtc->plane = plane;
13659
13660 /* ... and break all links. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013661 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020013662 if (connector->encoder->base.crtc != &crtc->base)
13663 continue;
13664
Egbert Eich7f1950f2014-04-25 10:56:22 +020013665 connector->base.dpms = DRM_MODE_DPMS_OFF;
13666 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013667 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013668 /* multiple connectors may have the same encoder:
13669 * handle them and break crtc link separately */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013670 for_each_intel_connector(dev, connector)
Egbert Eich7f1950f2014-04-25 10:56:22 +020013671 if (connector->encoder->base.crtc == &crtc->base) {
13672 connector->encoder->base.crtc = NULL;
13673 connector->encoder->connectors_active = false;
13674 }
Daniel Vetter24929352012-07-02 20:28:59 +020013675
13676 WARN_ON(crtc->active);
Matt Roper83d65732015-02-25 13:12:16 -080013677 crtc->base.state->enable = false;
Daniel Vetter24929352012-07-02 20:28:59 +020013678 crtc->base.enabled = false;
13679 }
Daniel Vetter24929352012-07-02 20:28:59 +020013680
Daniel Vetter7fad7982012-07-04 17:51:47 +020013681 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
13682 crtc->pipe == PIPE_A && !crtc->active) {
13683 /* BIOS forgot to enable pipe A, this mostly happens after
13684 * resume. Force-enable the pipe to fix this, the update_dpms
13685 * call below we restore the pipe to the right state, but leave
13686 * the required bits on. */
13687 intel_enable_pipe_a(dev);
13688 }
13689
Daniel Vetter24929352012-07-02 20:28:59 +020013690 /* Adjust the state of the output pipe according to whether we
13691 * have active connectors/encoders. */
13692 intel_crtc_update_dpms(&crtc->base);
13693
Matt Roper83d65732015-02-25 13:12:16 -080013694 if (crtc->active != crtc->base.state->enable) {
Daniel Vetter24929352012-07-02 20:28:59 +020013695 struct intel_encoder *encoder;
13696
13697 /* This can happen either due to bugs in the get_hw_state
13698 * functions or because the pipe is force-enabled due to the
13699 * pipe A quirk. */
13700 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
13701 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080013702 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020013703 crtc->active ? "enabled" : "disabled");
13704
Matt Roper83d65732015-02-25 13:12:16 -080013705 crtc->base.state->enable = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020013706 crtc->base.enabled = crtc->active;
13707
13708 /* Because we only establish the connector -> encoder ->
13709 * crtc links if something is active, this means the
13710 * crtc is now deactivated. Break the links. connector
13711 * -> encoder links are only establish when things are
13712 * actually up, hence no need to break them. */
13713 WARN_ON(crtc->active);
13714
13715 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
13716 WARN_ON(encoder->connectors_active);
13717 encoder->base.crtc = NULL;
13718 }
13719 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013720
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030013721 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010013722 /*
13723 * We start out with underrun reporting disabled to avoid races.
13724 * For correct bookkeeping mark this on active crtcs.
13725 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013726 * Also on gmch platforms we dont have any hardware bits to
13727 * disable the underrun reporting. Which means we need to start
13728 * out with underrun reporting disabled also on inactive pipes,
13729 * since otherwise we'll complain about the garbage we read when
13730 * e.g. coming up after runtime pm.
13731 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010013732 * No protection against concurrent access is required - at
13733 * worst a fifo underrun happens which also sets this to false.
13734 */
13735 crtc->cpu_fifo_underrun_disabled = true;
13736 crtc->pch_fifo_underrun_disabled = true;
13737 }
Daniel Vetter24929352012-07-02 20:28:59 +020013738}
13739
13740static void intel_sanitize_encoder(struct intel_encoder *encoder)
13741{
13742 struct intel_connector *connector;
13743 struct drm_device *dev = encoder->base.dev;
13744
13745 /* We need to check both for a crtc link (meaning that the
13746 * encoder is active and trying to read from a pipe) and the
13747 * pipe itself being active. */
13748 bool has_active_crtc = encoder->base.crtc &&
13749 to_intel_crtc(encoder->base.crtc)->active;
13750
13751 if (encoder->connectors_active && !has_active_crtc) {
13752 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
13753 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013754 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013755
13756 /* Connector is active, but has no active pipe. This is
13757 * fallout from our resume register restoring. Disable
13758 * the encoder manually again. */
13759 if (encoder->base.crtc) {
13760 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
13761 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013762 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013763 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030013764 if (encoder->post_disable)
13765 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013766 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013767 encoder->base.crtc = NULL;
13768 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020013769
13770 /* Inconsistent output/port/pipe state happens presumably due to
13771 * a bug in one of the get_hw_state functions. Or someplace else
13772 * in our code, like the register restore mess on resume. Clamp
13773 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013774 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020013775 if (connector->encoder != encoder)
13776 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020013777 connector->base.dpms = DRM_MODE_DPMS_OFF;
13778 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013779 }
13780 }
13781 /* Enabled encoders without active connectors will be fixed in
13782 * the crtc fixup. */
13783}
13784
Imre Deak04098752014-02-18 00:02:16 +020013785void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013786{
13787 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020013788 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013789
Imre Deak04098752014-02-18 00:02:16 +020013790 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
13791 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
13792 i915_disable_vga(dev);
13793 }
13794}
13795
13796void i915_redisable_vga(struct drm_device *dev)
13797{
13798 struct drm_i915_private *dev_priv = dev->dev_private;
13799
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013800 /* This function can be called both from intel_modeset_setup_hw_state or
13801 * at a very early point in our resume sequence, where the power well
13802 * structures are not yet restored. Since this function is at a very
13803 * paranoid "someone might have enabled VGA while we were not looking"
13804 * level, just check if the power well is enabled instead of trying to
13805 * follow the "don't touch the power well if we don't need it" policy
13806 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013807 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013808 return;
13809
Imre Deak04098752014-02-18 00:02:16 +020013810 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013811}
13812
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013813static bool primary_get_hw_state(struct intel_crtc *crtc)
13814{
13815 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
13816
13817 if (!crtc->active)
13818 return false;
13819
13820 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
13821}
13822
Daniel Vetter30e984d2013-06-05 13:34:17 +020013823static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020013824{
13825 struct drm_i915_private *dev_priv = dev->dev_private;
13826 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020013827 struct intel_crtc *crtc;
13828 struct intel_encoder *encoder;
13829 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020013830 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020013831
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013832 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013833 memset(crtc->config, 0, sizeof(*crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020013834
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013835 crtc->config->quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
Daniel Vetter99535992014-04-13 12:00:33 +020013836
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013837 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013838 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013839
Matt Roper83d65732015-02-25 13:12:16 -080013840 crtc->base.state->enable = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020013841 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013842 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020013843
13844 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
13845 crtc->base.base.id,
13846 crtc->active ? "enabled" : "disabled");
13847 }
13848
Daniel Vetter53589012013-06-05 13:34:16 +020013849 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13850 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13851
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013852 pll->on = pll->get_hw_state(dev_priv, pll,
13853 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020013854 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013855 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013856 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013857 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020013858 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013859 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013860 }
Daniel Vetter53589012013-06-05 13:34:16 +020013861 }
Daniel Vetter53589012013-06-05 13:34:16 +020013862
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013863 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013864 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013865
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013866 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013867 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020013868 }
13869
Damien Lespiaub2784e12014-08-05 11:29:37 +010013870 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013871 pipe = 0;
13872
13873 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070013874 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13875 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013876 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013877 } else {
13878 encoder->base.crtc = NULL;
13879 }
13880
13881 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013882 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020013883 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013884 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013885 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013886 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020013887 }
13888
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013889 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020013890 if (connector->get_hw_state(connector)) {
13891 connector->base.dpms = DRM_MODE_DPMS_ON;
13892 connector->encoder->connectors_active = true;
13893 connector->base.encoder = &connector->encoder->base;
13894 } else {
13895 connector->base.dpms = DRM_MODE_DPMS_OFF;
13896 connector->base.encoder = NULL;
13897 }
13898 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
13899 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013900 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013901 connector->base.encoder ? "enabled" : "disabled");
13902 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020013903}
13904
13905/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
13906 * and i915 state tracking structures. */
13907void intel_modeset_setup_hw_state(struct drm_device *dev,
13908 bool force_restore)
13909{
13910 struct drm_i915_private *dev_priv = dev->dev_private;
13911 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013912 struct intel_crtc *crtc;
13913 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020013914 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013915
13916 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020013917
Jesse Barnesbabea612013-06-26 18:57:38 +030013918 /*
13919 * Now that we have the config, copy it to each CRTC struct
13920 * Note that this could go away if we move to using crtc_config
13921 * checking everywhere.
13922 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013923 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020013924 if (crtc->active && i915.fastboot) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013925 intel_mode_from_pipe_config(&crtc->base.mode,
13926 crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030013927 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
13928 crtc->base.base.id);
13929 drm_mode_debug_printmodeline(&crtc->base.mode);
13930 }
13931 }
13932
Daniel Vetter24929352012-07-02 20:28:59 +020013933 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010013934 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013935 intel_sanitize_encoder(encoder);
13936 }
13937
Damien Lespiau055e3932014-08-18 13:49:10 +010013938 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020013939 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13940 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013941 intel_dump_pipe_config(crtc, crtc->config,
13942 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020013943 }
Daniel Vetter9a935852012-07-05 22:34:27 +020013944
Daniel Vetter35c95372013-07-17 06:55:04 +020013945 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13946 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13947
13948 if (!pll->on || pll->active)
13949 continue;
13950
13951 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
13952
13953 pll->disable(dev_priv, pll);
13954 pll->on = false;
13955 }
13956
Pradeep Bhat30789992014-11-04 17:06:45 +000013957 if (IS_GEN9(dev))
13958 skl_wm_get_hw_state(dev);
13959 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030013960 ilk_wm_get_hw_state(dev);
13961
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013962 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030013963 i915_redisable_vga(dev);
13964
Daniel Vetterf30da182013-04-11 20:22:50 +020013965 /*
13966 * We need to use raw interfaces for restoring state to avoid
13967 * checking (bogus) intermediate states.
13968 */
Damien Lespiau055e3932014-08-18 13:49:10 +010013969 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070013970 struct drm_crtc *crtc =
13971 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020013972
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013973 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
13974 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013975 }
13976 } else {
13977 intel_modeset_update_staged_output_state(dev);
13978 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013979
13980 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010013981}
13982
13983void intel_modeset_gem_init(struct drm_device *dev)
13984{
Jesse Barnes92122782014-10-09 12:57:42 -070013985 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013986 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070013987 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013988
Imre Deakae484342014-03-31 15:10:44 +030013989 mutex_lock(&dev->struct_mutex);
13990 intel_init_gt_powersave(dev);
13991 mutex_unlock(&dev->struct_mutex);
13992
Jesse Barnes92122782014-10-09 12:57:42 -070013993 /*
13994 * There may be no VBT; and if the BIOS enabled SSC we can
13995 * just keep using it to avoid unnecessary flicker. Whereas if the
13996 * BIOS isn't using it, don't assume it will work even if the VBT
13997 * indicates as much.
13998 */
13999 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
14000 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14001 DREF_SSC1_ENABLE);
14002
Chris Wilson1833b132012-05-09 11:56:28 +010014003 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020014004
14005 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080014006
14007 /*
14008 * Make sure any fbs we allocated at startup are properly
14009 * pinned & fenced. When we do the allocation it's too early
14010 * for this.
14011 */
14012 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010014013 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070014014 obj = intel_fb_obj(c->primary->fb);
14015 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080014016 continue;
14017
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +000014018 if (intel_pin_and_fence_fb_obj(c->primary,
14019 c->primary->fb,
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000014020 c->primary->state,
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +000014021 NULL)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080014022 DRM_ERROR("failed to pin boot fb on pipe %d\n",
14023 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100014024 drm_framebuffer_unreference(c->primary->fb);
14025 c->primary->fb = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080014026 update_state_fb(c->primary);
Jesse Barnes484b41d2014-03-07 08:57:55 -080014027 }
14028 }
14029 mutex_unlock(&dev->struct_mutex);
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020014030
14031 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014032}
14033
Imre Deak4932e2c2014-02-11 17:12:48 +020014034void intel_connector_unregister(struct intel_connector *intel_connector)
14035{
14036 struct drm_connector *connector = &intel_connector->base;
14037
14038 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010014039 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020014040}
14041
Jesse Barnes79e53942008-11-07 14:24:08 -080014042void intel_modeset_cleanup(struct drm_device *dev)
14043{
Jesse Barnes652c3932009-08-17 13:31:43 -070014044 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030014045 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070014046
Imre Deak2eb52522014-11-19 15:30:05 +020014047 intel_disable_gt_powersave(dev);
14048
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020014049 intel_backlight_unregister(dev);
14050
Daniel Vetterfd0c0642013-04-24 11:13:35 +020014051 /*
14052 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020014053 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020014054 * experience fancy races otherwise.
14055 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020014056 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070014057
Daniel Vetterfd0c0642013-04-24 11:13:35 +020014058 /*
14059 * Due to the hpd irq storm handling the hotplug work can re-arm the
14060 * poll handlers. Hence disable polling after hpd handling is shut down.
14061 */
Keith Packardf87ea762010-10-03 19:36:26 -070014062 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020014063
Jesse Barnes652c3932009-08-17 13:31:43 -070014064 mutex_lock(&dev->struct_mutex);
14065
Jesse Barnes723bfd72010-10-07 16:01:13 -070014066 intel_unregister_dsm_handler();
14067
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020014068 intel_fbc_disable(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070014069
Kristian Høgsberg69341a52009-11-11 12:19:17 -050014070 mutex_unlock(&dev->struct_mutex);
14071
Chris Wilson1630fe72011-07-08 12:22:42 +010014072 /* flush any delayed tasks or pending work */
14073 flush_scheduled_work();
14074
Jani Nikuladb31af1d2013-11-08 16:48:53 +020014075 /* destroy the backlight and sysfs files before encoders/connectors */
14076 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020014077 struct intel_connector *intel_connector;
14078
14079 intel_connector = to_intel_connector(connector);
14080 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020014081 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030014082
Jesse Barnes79e53942008-11-07 14:24:08 -080014083 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010014084
14085 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030014086
14087 mutex_lock(&dev->struct_mutex);
14088 intel_cleanup_gt_powersave(dev);
14089 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014090}
14091
Dave Airlie28d52042009-09-21 14:33:58 +100014092/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080014093 * Return which encoder is currently attached for connector.
14094 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010014095struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080014096{
Chris Wilsondf0e9242010-09-09 16:20:55 +010014097 return &intel_attached_encoder(connector)->base;
14098}
Jesse Barnes79e53942008-11-07 14:24:08 -080014099
Chris Wilsondf0e9242010-09-09 16:20:55 +010014100void intel_connector_attach_encoder(struct intel_connector *connector,
14101 struct intel_encoder *encoder)
14102{
14103 connector->encoder = encoder;
14104 drm_mode_connector_attach_encoder(&connector->base,
14105 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080014106}
Dave Airlie28d52042009-09-21 14:33:58 +100014107
14108/*
14109 * set vga decode state - true == enable VGA decode
14110 */
14111int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
14112{
14113 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000014114 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100014115 u16 gmch_ctrl;
14116
Chris Wilson75fa0412014-02-07 18:37:02 -020014117 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
14118 DRM_ERROR("failed to read control word\n");
14119 return -EIO;
14120 }
14121
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020014122 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
14123 return 0;
14124
Dave Airlie28d52042009-09-21 14:33:58 +100014125 if (state)
14126 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
14127 else
14128 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020014129
14130 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
14131 DRM_ERROR("failed to write control word\n");
14132 return -EIO;
14133 }
14134
Dave Airlie28d52042009-09-21 14:33:58 +100014135 return 0;
14136}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014137
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014138struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030014139
14140 u32 power_well_driver;
14141
Chris Wilson63b66e52013-08-08 15:12:06 +020014142 int num_transcoders;
14143
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014144 struct intel_cursor_error_state {
14145 u32 control;
14146 u32 position;
14147 u32 base;
14148 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010014149 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014150
14151 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020014152 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014153 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030014154 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010014155 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014156
14157 struct intel_plane_error_state {
14158 u32 control;
14159 u32 stride;
14160 u32 size;
14161 u32 pos;
14162 u32 addr;
14163 u32 surface;
14164 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010014165 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020014166
14167 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020014168 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020014169 enum transcoder cpu_transcoder;
14170
14171 u32 conf;
14172
14173 u32 htotal;
14174 u32 hblank;
14175 u32 hsync;
14176 u32 vtotal;
14177 u32 vblank;
14178 u32 vsync;
14179 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014180};
14181
14182struct intel_display_error_state *
14183intel_display_capture_error_state(struct drm_device *dev)
14184{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014185 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014186 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020014187 int transcoders[] = {
14188 TRANSCODER_A,
14189 TRANSCODER_B,
14190 TRANSCODER_C,
14191 TRANSCODER_EDP,
14192 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014193 int i;
14194
Chris Wilson63b66e52013-08-08 15:12:06 +020014195 if (INTEL_INFO(dev)->num_pipes == 0)
14196 return NULL;
14197
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020014198 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014199 if (error == NULL)
14200 return NULL;
14201
Imre Deak190be112013-11-25 17:15:31 +020014202 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030014203 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
14204
Damien Lespiau055e3932014-08-18 13:49:10 +010014205 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020014206 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020014207 __intel_display_power_is_enabled(dev_priv,
14208 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020014209 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020014210 continue;
14211
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030014212 error->cursor[i].control = I915_READ(CURCNTR(i));
14213 error->cursor[i].position = I915_READ(CURPOS(i));
14214 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014215
14216 error->plane[i].control = I915_READ(DSPCNTR(i));
14217 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030014218 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030014219 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030014220 error->plane[i].pos = I915_READ(DSPPOS(i));
14221 }
Paulo Zanonica291362013-03-06 20:03:14 -030014222 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
14223 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014224 if (INTEL_INFO(dev)->gen >= 4) {
14225 error->plane[i].surface = I915_READ(DSPSURF(i));
14226 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
14227 }
14228
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014229 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030014230
Sonika Jindal3abfce72014-07-21 15:23:43 +053014231 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030014232 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020014233 }
14234
14235 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
14236 if (HAS_DDI(dev_priv->dev))
14237 error->num_transcoders++; /* Account for eDP. */
14238
14239 for (i = 0; i < error->num_transcoders; i++) {
14240 enum transcoder cpu_transcoder = transcoders[i];
14241
Imre Deakddf9c532013-11-27 22:02:02 +020014242 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020014243 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020014244 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020014245 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020014246 continue;
14247
Chris Wilson63b66e52013-08-08 15:12:06 +020014248 error->transcoder[i].cpu_transcoder = cpu_transcoder;
14249
14250 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
14251 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
14252 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
14253 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
14254 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
14255 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
14256 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014257 }
14258
14259 return error;
14260}
14261
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014262#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
14263
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014264void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014265intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014266 struct drm_device *dev,
14267 struct intel_display_error_state *error)
14268{
Damien Lespiau055e3932014-08-18 13:49:10 +010014269 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014270 int i;
14271
Chris Wilson63b66e52013-08-08 15:12:06 +020014272 if (!error)
14273 return;
14274
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014275 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020014276 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014277 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030014278 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010014279 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014280 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020014281 err_printf(m, " Power: %s\n",
14282 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014283 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030014284 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014285
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014286 err_printf(m, "Plane [%d]:\n", i);
14287 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
14288 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030014289 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014290 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
14291 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030014292 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030014293 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014294 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014295 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014296 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
14297 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014298 }
14299
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014300 err_printf(m, "Cursor [%d]:\n", i);
14301 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
14302 err_printf(m, " POS: %08x\n", error->cursor[i].position);
14303 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014304 }
Chris Wilson63b66e52013-08-08 15:12:06 +020014305
14306 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010014307 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020014308 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020014309 err_printf(m, " Power: %s\n",
14310 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020014311 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
14312 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
14313 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
14314 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
14315 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
14316 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
14317 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
14318 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014319}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014320
14321void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
14322{
14323 struct intel_crtc *crtc;
14324
14325 for_each_intel_crtc(dev, crtc) {
14326 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014327
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020014328 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014329
14330 work = crtc->unpin_work;
14331
14332 if (work && work->event &&
14333 work->event->base.file_priv == file) {
14334 kfree(work->event);
14335 work->event = NULL;
14336 }
14337
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020014338 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014339 }
14340}