blob: 41f4584c2a420e1f8cffcca0a375644878383d83 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
33 // The GPR register class that can hold the write mask. Use GR8 for fewer
34 // than 8 elements. Use shift-right and equal to work around the lack of
35 // !lt in tablegen.
36 RegisterClass MRC =
37 !cast<RegisterClass>("GR" #
38 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
39
40 // Suffix used in the instruction mnemonic.
41 string Suffix = suffix;
42
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000043 // VTName is a string name for vector VT. For vector types it will be
44 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
45 // It is a little bit complex for scalar types, where NumElts = 1.
46 // In this case we build v4f32 or v2f64
47 string VTName = "v" # !if (!eq (NumElts, 1),
48 !if (!eq (EltVT.Size, 32), 4,
49 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000050
Adam Nemet5ed17da2014-08-21 19:50:07 +000051 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000053
54 string EltTypeName = !cast<string>(EltVT);
55 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
57 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000058
59 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000061
62 // Size of RC in bits, e.g. 512 for VR512.
63 int Size = VT.Size;
64
65 // The corresponding memory operand, e.g. i512mem for VR512.
66 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000067 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
68
69 // Load patterns
70 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
71 // due to load promotion during legalization
72 PatFrag LdFrag = !cast<PatFrag>("load" #
73 !if (!eq (TypeVariantName, "i"),
74 !if (!eq (Size, 128), "v2i64",
75 !if (!eq (Size, 256), "v4i64",
76 VTName)), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000077
78 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
79 !if (!eq (TypeVariantName, "i"),
80 !if (!eq (Size, 128), "v2i64",
81 !if (!eq (Size, 256), "v4i64",
82 !if (!eq (Size, 512),
83 !if (!eq (EltSize, 64), "v8i64", "v16i32"),
84 VTName))), VTName));
85
Robert Khasanov2ea081d2014-08-25 14:49:34 +000086 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000087
88 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000089 // Note: For EltSize < 32, FloatVT is illegal and TableGen
90 // fails to compile, so we choose FloatVT = VT
91 ValueType FloatVT = !cast<ValueType>(
92 !if (!eq (!srl(EltSize,5),0),
93 VTName,
94 !if (!eq(TypeVariantName, "i"),
95 "v" # NumElts # "f" # EltSize,
96 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +000097
98 // The string to specify embedded broadcast in assembly.
99 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000100
Adam Nemet449b3f02014-10-15 23:42:09 +0000101 // 8-bit compressed displacement tuple/subvector format. This is only
102 // defined for NumElts <= 8.
103 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
104 !cast<CD8VForm>("CD8VT" # NumElts), ?);
105
Adam Nemet55536c62014-09-25 23:48:45 +0000106 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
107 !if (!eq (Size, 256), sub_ymm, ?));
108
109 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
110 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
111 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000112
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000113 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
114
Adam Nemet09377232014-10-08 23:25:31 +0000115 // A vector type of the same width with element type i32. This is used to
116 // create the canonical constant zero node ImmAllZerosV.
117 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
118 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000119
120 string ZSuffix = !if (!eq (Size, 128), "Z128",
121 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000122}
123
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000124def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
125def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000126def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
127def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000128def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
129def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000130
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000131// "x" in v32i8x_info means RC = VR256X
132def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
133def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
134def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
135def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000136def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
137def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000138
139def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
140def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
141def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
142def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000143def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
144def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000145
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000146// We map scalar types to the smallest (128-bit) vector type
147// with the appropriate element type. This allows to use the same masking logic.
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000148def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
149def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
150
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000151class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
152 X86VectorVTInfo i128> {
153 X86VectorVTInfo info512 = i512;
154 X86VectorVTInfo info256 = i256;
155 X86VectorVTInfo info128 = i128;
156}
157
158def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
159 v16i8x_info>;
160def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
161 v8i16x_info>;
162def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
163 v4i32x_info>;
164def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
165 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000166def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
167 v4f32x_info>;
168def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
169 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000170
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000171// This multiclass generates the masking variants from the non-masking
172// variant. It only provides the assembly pieces for the masking variants.
173// It assumes custom ISel patterns for masking which can be provided as
174// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000175multiclass AVX512_maskable_custom<bits<8> O, Format F,
176 dag Outs,
177 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
178 string OpcodeStr,
179 string AttSrcAsm, string IntelSrcAsm,
180 list<dag> Pattern,
181 list<dag> MaskingPattern,
182 list<dag> ZeroMaskingPattern,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000183 string Round = "",
Adam Nemet34801422014-10-08 23:25:39 +0000184 string MaskingConstraint = "",
185 InstrItinClass itin = NoItinerary,
186 bit IsCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000187 let isCommutable = IsCommutable in
188 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000189 OpcodeStr#"\t{"#AttSrcAsm#", $dst "#Round#"|"#
190 "$dst "#Round#", "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000191 Pattern, itin>;
192
193 // Prefer over VMOV*rrk Pat<>
194 let AddedComplexity = 20 in
195 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000196 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}"#Round#"|"#
197 "$dst {${mask}}"#Round#", "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000198 MaskingPattern, itin>,
199 EVEX_K {
200 // In case of the 3src subclass this is overridden with a let.
201 string Constraints = MaskingConstraint;
202 }
203 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
204 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000205 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}"#Round#"|"#
206 "$dst {${mask}} {z}"#Round#", "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000207 ZeroMaskingPattern,
208 itin>,
209 EVEX_KZ;
210}
211
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000212
Adam Nemet34801422014-10-08 23:25:39 +0000213// Common base class of AVX512_maskable and AVX512_maskable_3src.
214multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
215 dag Outs,
216 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
217 string OpcodeStr,
218 string AttSrcAsm, string IntelSrcAsm,
219 dag RHS, dag MaskingRHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000220 SDNode Select = vselect, string Round = "",
Adam Nemet34801422014-10-08 23:25:39 +0000221 string MaskingConstraint = "",
222 InstrItinClass itin = NoItinerary,
223 bit IsCommutable = 0> :
224 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
225 AttSrcAsm, IntelSrcAsm,
226 [(set _.RC:$dst, RHS)],
227 [(set _.RC:$dst, MaskingRHS)],
228 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000229 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000230 Round, MaskingConstraint, NoItinerary, IsCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000231
Adam Nemet2e91ee52014-08-14 17:13:19 +0000232// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000233// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000234// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000235multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
236 dag Outs, dag Ins, string OpcodeStr,
237 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000238 dag RHS, string Round = "",
239 InstrItinClass itin = NoItinerary,
Adam Nemet34801422014-10-08 23:25:39 +0000240 bit IsCommutable = 0> :
241 AVX512_maskable_common<O, F, _, Outs, Ins,
242 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
243 !con((ins _.KRCWM:$mask), Ins),
244 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000245 (vselect _.KRCWM:$mask, RHS, _.RC:$src0), vselect,
246 Round, "$src0 = $dst", itin, IsCommutable>;
247
248// This multiclass generates the unconditional/non-masking, the masking and
249// the zero-masking variant of the scalar instruction.
250multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
251 dag Outs, dag Ins, string OpcodeStr,
252 string AttSrcAsm, string IntelSrcAsm,
253 dag RHS, string Round = "",
254 InstrItinClass itin = NoItinerary,
255 bit IsCommutable = 0> :
256 AVX512_maskable_common<O, F, _, Outs, Ins,
257 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
258 !con((ins _.KRCWM:$mask), Ins),
259 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
260 (X86select _.KRCWM:$mask, RHS, _.RC:$src0), X86select,
261 Round, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000262
Adam Nemet34801422014-10-08 23:25:39 +0000263// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000264// ($src1) is already tied to $dst so we just use that for the preserved
265// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
266// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000267multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
268 dag Outs, dag NonTiedIns, string OpcodeStr,
269 string AttSrcAsm, string IntelSrcAsm,
270 dag RHS> :
271 AVX512_maskable_common<O, F, _, Outs,
272 !con((ins _.RC:$src1), NonTiedIns),
273 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
274 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
275 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
276 (vselect _.KRCWM:$mask, RHS, _.RC:$src1)>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000277
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000278
Adam Nemet34801422014-10-08 23:25:39 +0000279multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
280 dag Outs, dag Ins,
281 string OpcodeStr,
282 string AttSrcAsm, string IntelSrcAsm,
283 list<dag> Pattern> :
284 AVX512_maskable_custom<O, F, Outs, Ins,
285 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
286 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000287 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [], "",
Adam Nemet34801422014-10-08 23:25:39 +0000288 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000289
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000290
291// Instruction with mask that puts result in mask register,
292// like "compare" and "vptest"
293multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
294 dag Outs,
295 dag Ins, dag MaskingIns,
296 string OpcodeStr,
297 string AttSrcAsm, string IntelSrcAsm,
298 list<dag> Pattern,
299 list<dag> MaskingPattern,
300 string Round = "",
301 InstrItinClass itin = NoItinerary> {
302 def NAME: AVX512<O, F, Outs, Ins,
303 OpcodeStr#"\t{"#AttSrcAsm#", $dst "#Round#"|"#
304 "$dst "#Round#", "#IntelSrcAsm#"}",
305 Pattern, itin>;
306
307 def NAME#k: AVX512<O, F, Outs, MaskingIns,
308 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}"#Round#"|"#
309 "$dst {${mask}}"#Round#", "#IntelSrcAsm#"}",
310 MaskingPattern, itin>, EVEX_K;
311}
312
313multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
314 dag Outs,
315 dag Ins, dag MaskingIns,
316 string OpcodeStr,
317 string AttSrcAsm, string IntelSrcAsm,
318 dag RHS, dag MaskingRHS,
319 string Round = "",
320 InstrItinClass itin = NoItinerary> :
321 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
322 AttSrcAsm, IntelSrcAsm,
323 [(set _.KRC:$dst, RHS)],
324 [(set _.KRC:$dst, MaskingRHS)],
325 Round, NoItinerary>;
326
327multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
328 dag Outs, dag Ins, string OpcodeStr,
329 string AttSrcAsm, string IntelSrcAsm,
330 dag RHS, string Round = "",
331 InstrItinClass itin = NoItinerary> :
332 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
333 !con((ins _.KRCWM:$mask), Ins),
334 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
335 (and _.KRCWM:$mask, RHS),
336 Round, itin>;
337
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000338// Bitcasts between 512-bit vector types. Return the original type since
339// no instruction is needed for the conversion
340let Predicates = [HasAVX512] in {
Robert Khasanovbfa01312014-07-21 14:54:21 +0000341 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000342 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000343 def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
344 def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
345 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000346 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000347 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
348 def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
349 def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000350 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000351 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000352 def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
353 def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000354 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000355 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
356 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovsky40a77142014-08-11 09:59:08 +0000357 def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000358 def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
359 def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000360 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000361 def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
362 def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
363 def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
364 def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
365 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
366 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
367 def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
368 def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
369 def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
370 def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
371 def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000372
373 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
374 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
375 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
376 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
377 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
378 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
379 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
380 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
381 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
382 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
383 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
384 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
385 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
386 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
387 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
388 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
389 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
390 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
391 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
392 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
393 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
394 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
395 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
396 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
397 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
398 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
399 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
400 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
401 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
402 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
403
404// Bitcasts between 256-bit vector types. Return the original type since
405// no instruction is needed for the conversion
406 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
407 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
408 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
409 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
410 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
411 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
412 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
413 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
414 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
415 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
416 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
417 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
418 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
419 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
420 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
421 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
422 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
423 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
424 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
425 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
426 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
427 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
428 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
429 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
430 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
431 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
432 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
433 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
434 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
435 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
436}
437
438//
439// AVX-512: VPXOR instruction writes zero to its upper part, it's safe build zeros.
440//
441
442let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
443 isPseudo = 1, Predicates = [HasAVX512] in {
444def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
445 [(set VR512:$dst, (v16f32 immAllZerosV))]>;
446}
447
Craig Topperfb1746b2014-01-30 06:03:19 +0000448let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000449def : Pat<(v8i64 immAllZerosV), (AVX512_512_SET0)>;
450def : Pat<(v16i32 immAllZerosV), (AVX512_512_SET0)>;
451def : Pat<(v8f64 immAllZerosV), (AVX512_512_SET0)>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000452}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000453
454//===----------------------------------------------------------------------===//
455// AVX-512 - VECTOR INSERT
456//
Adam Nemet4e2ef472014-10-02 23:18:28 +0000457
Adam Nemet4285c1f2014-10-15 23:42:17 +0000458multiclass vinsert_for_size_no_alt<int Opcode,
459 X86VectorVTInfo From, X86VectorVTInfo To,
460 PatFrag vinsert_insert,
461 SDNodeXForm INSERT_get_vinsert_imm> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000462 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
463 def rr : AVX512AIi8<Opcode, MRMSrcReg, (outs VR512:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000464 (ins VR512:$src1, From.RC:$src2, u8imm:$src3),
Adam Nemet449b3f02014-10-15 23:42:09 +0000465 "vinsert" # From.EltTypeName # "x" # From.NumElts #
466 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet4e2ef472014-10-02 23:18:28 +0000467 "$dst, $src1, $src2, $src3}",
Adam Nemet4dca3ce2014-10-02 23:18:30 +0000468 [(set To.RC:$dst, (vinsert_insert:$src3 (To.VT VR512:$src1),
469 (From.VT From.RC:$src2),
470 (iPTR imm)))]>,
471 EVEX_4V, EVEX_V512;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000472
473 let mayLoad = 1 in
474 def rm : AVX512AIi8<Opcode, MRMSrcMem, (outs VR512:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000475 (ins VR512:$src1, From.MemOp:$src2, u8imm:$src3),
Adam Nemet449b3f02014-10-15 23:42:09 +0000476 "vinsert" # From.EltTypeName # "x" # From.NumElts #
477 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet4e2ef472014-10-02 23:18:28 +0000478 "$dst, $src1, $src2, $src3}",
Adam Nemet449b3f02014-10-15 23:42:09 +0000479 []>,
480 EVEX_4V, EVEX_V512, EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000481 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000482}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000483
Adam Nemet4285c1f2014-10-15 23:42:17 +0000484multiclass vinsert_for_size<int Opcode,
485 X86VectorVTInfo From, X86VectorVTInfo To,
486 X86VectorVTInfo AltFrom, X86VectorVTInfo AltTo,
487 PatFrag vinsert_insert,
488 SDNodeXForm INSERT_get_vinsert_imm> :
489 vinsert_for_size_no_alt<Opcode, From, To,
490 vinsert_insert, INSERT_get_vinsert_imm> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000491 // Codegen pattern with the alternative types, e.g. v2i64 -> v8i64 for
Adam Nemet4285c1f2014-10-15 23:42:17 +0000492 // vinserti32x4. Only add this if 64x2 and friends are not supported
493 // natively via AVX512DQ.
494 let Predicates = [NoDQI] in
495 def : Pat<(vinsert_insert:$ins
496 (AltTo.VT VR512:$src1), (AltFrom.VT From.RC:$src2), (iPTR imm)),
497 (AltTo.VT (!cast<Instruction>(NAME # From.EltSize # "x4rr")
498 VR512:$src1, From.RC:$src2,
499 (INSERT_get_vinsert_imm VR512:$ins)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000500}
501
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000502multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
503 ValueType EltVT64, int Opcode256> {
504 defm NAME # "32x4" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000505 X86VectorVTInfo< 4, EltVT32, VR128X>,
506 X86VectorVTInfo<16, EltVT32, VR512>,
507 X86VectorVTInfo< 2, EltVT64, VR128X>,
508 X86VectorVTInfo< 8, EltVT64, VR512>,
509 vinsert128_insert,
510 INSERT_get_vinsert128_imm>;
Adam Nemet4285c1f2014-10-15 23:42:17 +0000511 let Predicates = [HasDQI] in
512 defm NAME # "64x2" : vinsert_for_size_no_alt<Opcode128,
513 X86VectorVTInfo< 2, EltVT64, VR128X>,
514 X86VectorVTInfo< 8, EltVT64, VR512>,
515 vinsert128_insert,
516 INSERT_get_vinsert128_imm>, VEX_W;
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000517 defm NAME # "64x4" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000518 X86VectorVTInfo< 4, EltVT64, VR256X>,
519 X86VectorVTInfo< 8, EltVT64, VR512>,
520 X86VectorVTInfo< 8, EltVT32, VR256>,
521 X86VectorVTInfo<16, EltVT32, VR512>,
522 vinsert256_insert,
523 INSERT_get_vinsert256_imm>, VEX_W;
Adam Nemet4285c1f2014-10-15 23:42:17 +0000524 let Predicates = [HasDQI] in
525 defm NAME # "32x8" : vinsert_for_size_no_alt<Opcode256,
526 X86VectorVTInfo< 8, EltVT32, VR256X>,
527 X86VectorVTInfo<16, EltVT32, VR512>,
528 vinsert256_insert,
529 INSERT_get_vinsert256_imm>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000530}
531
Adam Nemet4e2ef472014-10-02 23:18:28 +0000532defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
533defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000534
535// vinsertps - insert f32 to XMM
536def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000537 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000538 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000539 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000540 EVEX_4V;
541def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000542 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000543 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000544 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000545 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
546 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
547
548//===----------------------------------------------------------------------===//
549// AVX-512 VECTOR EXTRACT
550//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000551
Adam Nemet55536c62014-09-25 23:48:45 +0000552multiclass vextract_for_size<int Opcode,
553 X86VectorVTInfo From, X86VectorVTInfo To,
554 X86VectorVTInfo AltFrom, X86VectorVTInfo AltTo,
555 PatFrag vextract_extract,
556 SDNodeXForm EXTRACT_get_vextract_imm> {
557 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +0000558 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000559 (ins VR512:$src1, u8imm:$idx),
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000560 "vextract" # To.EltTypeName # "x4",
561 "$idx, $src1", "$src1, $idx",
562 [(set To.RC:$dst, (vextract_extract:$idx (From.VT VR512:$src1),
563 (iPTR imm)))]>,
564 AVX512AIi8Base, EVEX, EVEX_V512;
Adam Nemet55536c62014-09-25 23:48:45 +0000565 let mayStore = 1 in
566 def rm : AVX512AIi8<Opcode, MRMDestMem, (outs),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000567 (ins To.MemOp:$dst, VR512:$src1, u8imm:$src2),
Adam Nemet55536c62014-09-25 23:48:45 +0000568 "vextract" # To.EltTypeName # "x4\t{$src2, $src1, $dst|"
569 "$dst, $src1, $src2}",
570 []>, EVEX, EVEX_V512, EVEX_CD8<To.EltSize, CD8VT4>;
571 }
572
Adam Nemet55536c62014-09-25 23:48:45 +0000573 // Codegen pattern with the alternative types, e.g. v8i64 -> v2i64 for
574 // vextracti32x4
575 def : Pat<(vextract_extract:$ext (AltFrom.VT VR512:$src1), (iPTR imm)),
576 (AltTo.VT (!cast<Instruction>(NAME # To.EltSize # "x4rr")
577 VR512:$src1,
578 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
579
580 // A 128/256-bit subvector extract from the first 512-bit vector position is
581 // a subregister copy that needs no instruction.
582 def : Pat<(To.VT (extract_subvector (From.VT VR512:$src), (iPTR 0))),
583 (To.VT
584 (EXTRACT_SUBREG (From.VT VR512:$src), To.SubRegIdx))>;
585
586 // And for the alternative types.
587 def : Pat<(AltTo.VT (extract_subvector (AltFrom.VT VR512:$src), (iPTR 0))),
588 (AltTo.VT
589 (EXTRACT_SUBREG (AltFrom.VT VR512:$src), AltTo.SubRegIdx))>;
Adam Nemet47b2d5f2014-10-08 23:25:37 +0000590
591 // Intrinsic call with masking.
592 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
593 "x4_512")
594 VR512:$src1, (iPTR imm:$idx), To.RC:$src0, GR8:$mask),
595 (!cast<Instruction>(NAME # To.EltSize # "x4rrk") To.RC:$src0,
596 (v4i1 (COPY_TO_REGCLASS GR8:$mask, VK4WM)),
597 VR512:$src1, imm:$idx)>;
598
599 // Intrinsic call with zero-masking.
600 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
601 "x4_512")
602 VR512:$src1, (iPTR imm:$idx), To.ImmAllZerosV, GR8:$mask),
603 (!cast<Instruction>(NAME # To.EltSize # "x4rrkz")
604 (v4i1 (COPY_TO_REGCLASS GR8:$mask, VK4WM)),
605 VR512:$src1, imm:$idx)>;
606
607 // Intrinsic call without masking.
608 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
609 "x4_512")
610 VR512:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
611 (!cast<Instruction>(NAME # To.EltSize # "x4rr")
612 VR512:$src1, imm:$idx)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000613}
614
Adam Nemet55536c62014-09-25 23:48:45 +0000615multiclass vextract_for_type<ValueType EltVT32, int Opcode32,
616 ValueType EltVT64, int Opcode64> {
617 defm NAME # "32x4" : vextract_for_size<Opcode32,
618 X86VectorVTInfo<16, EltVT32, VR512>,
619 X86VectorVTInfo< 4, EltVT32, VR128X>,
620 X86VectorVTInfo< 8, EltVT64, VR512>,
621 X86VectorVTInfo< 2, EltVT64, VR128X>,
622 vextract128_extract,
623 EXTRACT_get_vextract128_imm>;
624 defm NAME # "64x4" : vextract_for_size<Opcode64,
625 X86VectorVTInfo< 8, EltVT64, VR512>,
626 X86VectorVTInfo< 4, EltVT64, VR256X>,
627 X86VectorVTInfo<16, EltVT32, VR512>,
628 X86VectorVTInfo< 8, EltVT32, VR256>,
629 vextract256_extract,
630 EXTRACT_get_vextract256_imm>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000631}
632
Adam Nemet55536c62014-09-25 23:48:45 +0000633defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
634defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000635
636// A 128-bit subvector insert to the first 512-bit vector position
637// is a subregister copy that needs no instruction.
638def : Pat<(insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0)),
639 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
640 (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
641 sub_ymm)>;
642def : Pat<(insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0)),
643 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
644 (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
645 sub_ymm)>;
646def : Pat<(insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0)),
647 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
648 (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
649 sub_ymm)>;
650def : Pat<(insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0)),
651 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
652 (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
653 sub_ymm)>;
654
655def : Pat<(insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0)),
656 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
657def : Pat<(insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0)),
658 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
659def : Pat<(insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0)),
660 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
661def : Pat<(insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0)),
662 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
663
664// vextractps - extract 32 bits from XMM
665def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000666 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000667 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000668 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
669 EVEX;
670
671def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000672 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000673 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000674 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000675 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000676
677//===---------------------------------------------------------------------===//
678// AVX-512 BROADCAST
679//---
Robert Khasanovaf318f72014-10-30 14:21:47 +0000680multiclass avx512_fp_broadcast<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
681 ValueType svt, X86VectorVTInfo _> {
682 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
683 (ins SrcRC:$src), "vbroadcast"## !subst("p", "s", _.Suffix),
684 "$src", "$src", (_.VT (OpNode (svt SrcRC:$src)))>,
685 T8PD, EVEX;
686
687 let mayLoad = 1 in {
688 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
689 (ins _.ScalarMemOp:$src),
690 "vbroadcast"##!subst("p", "s", _.Suffix), "$src", "$src",
691 (_.VT (OpNode (_.ScalarLdFrag addr:$src)))>,
692 T8PD, EVEX;
693 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000694}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000695
696multiclass avx512_fp_broadcast_vl<bits<8> opc, SDNode OpNode,
697 AVX512VLVectorVTInfo _> {
698 defm Z : avx512_fp_broadcast<opc, OpNode, VR128X, _.info128.VT, _.info512>,
699 EVEX_V512;
700
701 let Predicates = [HasVLX] in {
702 defm Z256 : avx512_fp_broadcast<opc, OpNode, VR128X, _.info128.VT, _.info256>,
703 EVEX_V256;
704 }
705}
706
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000707let ExeDomain = SSEPackedSingle in {
Robert Khasanovaf318f72014-10-30 14:21:47 +0000708 defm VBROADCASTSS : avx512_fp_broadcast_vl<0x18, X86VBroadcast,
709 avx512vl_f32_info>, EVEX_CD8<32, CD8VT1>;
710 let Predicates = [HasVLX] in {
711 defm VBROADCASTSSZ128 : avx512_fp_broadcast<0x18, X86VBroadcast, VR128X,
712 v4f32, v4f32x_info>, EVEX_V128,
713 EVEX_CD8<32, CD8VT1>;
714 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000715}
716
717let ExeDomain = SSEPackedDouble in {
Robert Khasanovaf318f72014-10-30 14:21:47 +0000718 defm VBROADCASTSD : avx512_fp_broadcast_vl<0x19, X86VBroadcast,
719 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000720}
721
Robert Khasanov8d9b93e2014-12-16 16:12:11 +0000722// avx512_broadcast_pat introduces patterns for broadcast with a scalar argument.
723// Later, we can canonize broadcast instructions before ISel phase and
724// eliminate additional patterns on ISel.
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000725// SrcRC_v and SrcRC_s are RegisterClasses for vector and scalar
726// representations of source
727multiclass avx512_broadcast_pat<string InstName, SDNode OpNode,
728 X86VectorVTInfo _, RegisterClass SrcRC_v,
729 RegisterClass SrcRC_s> {
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000730 def : Pat<(_.VT (OpNode (_.EltVT SrcRC_s:$src))),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000731 (!cast<Instruction>(InstName##"r")
732 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
733
734 let AddedComplexity = 30 in {
735 def : Pat<(_.VT (vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000736 (OpNode (_.EltVT SrcRC_s:$src)), _.RC:$src0)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000737 (!cast<Instruction>(InstName##"rk") _.RC:$src0, _.KRCWM:$mask,
738 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
739
740 def : Pat<(_.VT(vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000741 (OpNode (_.EltVT SrcRC_s:$src)), _.ImmAllZerosV)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000742 (!cast<Instruction>(InstName##"rkz") _.KRCWM:$mask,
743 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
744 }
745}
746
747defm : avx512_broadcast_pat<"VBROADCASTSSZ", X86VBroadcast, v16f32_info,
748 VR128X, FR32X>;
749defm : avx512_broadcast_pat<"VBROADCASTSDZ", X86VBroadcast, v8f64_info,
750 VR128X, FR64X>;
751
752let Predicates = [HasVLX] in {
753 defm : avx512_broadcast_pat<"VBROADCASTSSZ256", X86VBroadcast,
754 v8f32x_info, VR128X, FR32X>;
755 defm : avx512_broadcast_pat<"VBROADCASTSSZ128", X86VBroadcast,
756 v4f32x_info, VR128X, FR32X>;
757 defm : avx512_broadcast_pat<"VBROADCASTSDZ256", X86VBroadcast,
758 v4f64x_info, VR128X, FR64X>;
759}
760
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000761def : Pat<(v16f32 (X86VBroadcast (loadf32 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000762 (VBROADCASTSSZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000763def : Pat<(v8f64 (X86VBroadcast (loadf64 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000764 (VBROADCASTSDZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000765
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000766def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000767 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000768def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000769 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000770
Robert Khasanovcbc57032014-12-09 16:38:41 +0000771multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
772 RegisterClass SrcRC> {
773 defm r : AVX512_maskable_in_asm<opc, MRMSrcReg, _, (outs _.RC:$dst),
774 (ins SrcRC:$src), "vpbroadcast"##_.Suffix,
775 "$src", "$src", []>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000776}
777
Robert Khasanovcbc57032014-12-09 16:38:41 +0000778multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
779 RegisterClass SrcRC, Predicate prd> {
780 let Predicates = [prd] in
781 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
782 let Predicates = [prd, HasVLX] in {
783 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
784 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
785 }
786}
787
788defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR32,
789 HasBWI>;
790defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR32,
791 HasBWI>;
792defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
793 HasAVX512>;
794defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
795 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000796
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000797def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000798 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000799
800def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000801 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000802
803def : Pat<(v16i32 (X86VBroadcast (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000804 (VPBROADCASTDrZr GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000805def : Pat<(v8i64 (X86VBroadcast (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000806 (VPBROADCASTQrZr GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000807
Cameron McInally394d5572013-10-31 13:56:31 +0000808def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_i32_512 (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000809 (VPBROADCASTDrZr GR32:$src)>;
Cameron McInally394d5572013-10-31 13:56:31 +0000810def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_i64_512 (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000811 (VPBROADCASTQrZr GR64:$src)>;
Cameron McInally394d5572013-10-31 13:56:31 +0000812
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000813def : Pat<(v16i32 (int_x86_avx512_mask_pbroadcast_d_gpr_512 (i32 GR32:$src),
814 (v16i32 immAllZerosV), (i16 GR16:$mask))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000815 (VPBROADCASTDrZrkz (COPY_TO_REGCLASS GR16:$mask, VK16WM), GR32:$src)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000816def : Pat<(v8i64 (int_x86_avx512_mask_pbroadcast_q_gpr_512 (i64 GR64:$src),
817 (bc_v8i64 (v16i32 immAllZerosV)), (i8 GR8:$mask))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000818 (VPBROADCASTQrZrkz (COPY_TO_REGCLASS GR8:$mask, VK8WM), GR64:$src)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000819
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000820multiclass avx512_int_broadcast_rm<bits<8> opc, string OpcodeStr,
821 X86MemOperand x86memop, PatFrag ld_frag,
822 RegisterClass DstRC, ValueType OpVT, ValueType SrcVT,
823 RegisterClass KRC> {
824 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins VR128X:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000825 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000826 [(set DstRC:$dst,
827 (OpVT (X86VBroadcast (SrcVT VR128X:$src))))]>, EVEX;
Elena Demikhovsky60eb9db2015-05-04 12:40:50 +0000828 def rrk : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins KRC:$mask,
829 VR128X:$src),
830 !strconcat(OpcodeStr,
831 "\t{$src, ${dst} {${mask}} |${dst} {${mask}}, $src}"),
832 []>, EVEX, EVEX_K;
833 def rrkz : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins KRC:$mask,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000834 VR128X:$src),
Michael Liao5bf95782014-12-04 05:20:33 +0000835 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000836 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky60eb9db2015-05-04 12:40:50 +0000837 []>, EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000838 let mayLoad = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000839 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000840 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Michael Liao5bf95782014-12-04 05:20:33 +0000841 [(set DstRC:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000842 (OpVT (X86VBroadcast (ld_frag addr:$src))))]>, EVEX;
Elena Demikhovsky60eb9db2015-05-04 12:40:50 +0000843 def rmk : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins KRC:$mask,
844 x86memop:$src),
845 !strconcat(OpcodeStr,
846 "\t{$src, ${dst} {${mask}}|${dst} {${mask}} , $src}"),
847 []>, EVEX, EVEX_K;
848 def rmkz : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins KRC:$mask,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000849 x86memop:$src),
Michael Liao5bf95782014-12-04 05:20:33 +0000850 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000851 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky60eb9db2015-05-04 12:40:50 +0000852 [(set DstRC:$dst, (OpVT (vselect KRC:$mask,
853 (X86VBroadcast (ld_frag addr:$src)),
854 (OpVT (bitconvert (v16i32 immAllZerosV))))))]>, EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000855 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000856}
857
858defm VPBROADCASTDZ : avx512_int_broadcast_rm<0x58, "vpbroadcastd", i32mem,
859 loadi32, VR512, v16i32, v4i32, VK16WM>,
860 EVEX_V512, EVEX_CD8<32, CD8VT1>;
861defm VPBROADCASTQZ : avx512_int_broadcast_rm<0x59, "vpbroadcastq", i64mem,
862 loadi64, VR512, v8i64, v2i64, VK8WM>, EVEX_V512, VEX_W,
863 EVEX_CD8<64, CD8VT1>;
864
Adam Nemet73f72e12014-06-27 00:43:38 +0000865multiclass avx512_int_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
866 X86MemOperand x86memop, PatFrag ld_frag,
867 RegisterClass KRC> {
868 let mayLoad = 1 in {
869 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000870 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Adam Nemet73f72e12014-06-27 00:43:38 +0000871 []>, EVEX;
872 def krm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins KRC:$mask,
873 x86memop:$src),
874 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000875 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Adam Nemet73f72e12014-06-27 00:43:38 +0000876 []>, EVEX, EVEX_KZ;
877 }
878}
879
880defm VBROADCASTI32X4 : avx512_int_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
881 i128mem, loadv2i64, VK16WM>,
882 EVEX_V512, EVEX_CD8<32, CD8VT4>;
883defm VBROADCASTI64X4 : avx512_int_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
884 i256mem, loadv4i64, VK16WM>, VEX_W,
885 EVEX_V512, EVEX_CD8<64, CD8VT4>;
886
Cameron McInally394d5572013-10-31 13:56:31 +0000887def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_512 (v4i32 VR128X:$src))),
888 (VPBROADCASTDZrr VR128X:$src)>;
889def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_512 (v2i64 VR128X:$src))),
890 (VPBROADCASTQZrr VR128X:$src)>;
891
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000892def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000893 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000894def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000895 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000896
897def : Pat<(v16i32 (X86VBroadcast (v16i32 VR512:$src))),
898 (VPBROADCASTDZrr (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
899def : Pat<(v8i64 (X86VBroadcast (v8i64 VR512:$src))),
900 (VPBROADCASTQZrr (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
901
Quentin Colombet8761a8f2013-10-25 18:04:12 +0000902def : Pat<(v16f32 (int_x86_avx512_vbroadcast_ss_ps_512 (v4f32 VR128X:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000903 (VBROADCASTSSZr VR128X:$src)>;
Quentin Colombet8761a8f2013-10-25 18:04:12 +0000904def : Pat<(v8f64 (int_x86_avx512_vbroadcast_sd_pd_512 (v2f64 VR128X:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000905 (VBROADCASTSDZr VR128X:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +0000906
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000907// Provide fallback in case the load node that is used in the patterns above
908// is used by additional users, which prevents the pattern selection.
909def : Pat<(v16f32 (X86VBroadcast FR32X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000910 (VBROADCASTSSZr (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000911def : Pat<(v8f64 (X86VBroadcast FR64X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000912 (VBROADCASTSDZr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000913
914
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000915//===----------------------------------------------------------------------===//
916// AVX-512 BROADCAST MASK TO VECTOR REGISTER
917//---
918
919multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000920 RegisterClass KRC> {
921let Predicates = [HasCDI] in
922def Zrr : AVX512XS8I<opc, MRMSrcReg, (outs VR512:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000923 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000924 []>, EVEX, EVEX_V512;
Michael Liao5bf95782014-12-04 05:20:33 +0000925
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000926let Predicates = [HasCDI, HasVLX] in {
927def Z128rr : AVX512XS8I<opc, MRMSrcReg, (outs VR128:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000928 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000929 []>, EVEX, EVEX_V128;
930def Z256rr : AVX512XS8I<opc, MRMSrcReg, (outs VR256:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000931 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000932 []>, EVEX, EVEX_V256;
933}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000934}
935
Cameron McInallyc43c8f92014-06-13 11:40:31 +0000936let Predicates = [HasCDI] in {
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000937defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
938 VK16>;
939defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
940 VK8>, VEX_W;
Cameron McInallyc43c8f92014-06-13 11:40:31 +0000941}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000942
943//===----------------------------------------------------------------------===//
944// AVX-512 - VPERM
945//
946// -- immediate form --
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000947multiclass avx512_perm_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
948 X86VectorVTInfo _> {
949 let ExeDomain = _.ExeDomain in {
950 def ri : AVX512AIi8<opc, MRMSrcReg, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000951 (ins _.RC:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000952 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000953 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000954 [(set _.RC:$dst,
955 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000956 EVEX;
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000957 def mi : AVX512AIi8<opc, MRMSrcMem, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000958 (ins _.MemOp:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000959 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000960 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000961 [(set _.RC:$dst,
Craig Topper820d4922015-02-09 04:04:50 +0000962 (_.VT (OpNode (_.LdFrag addr:$src1),
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000963 (i8 imm:$src2))))]>,
964 EVEX, EVEX_CD8<_.EltSize, CD8VF>;
965}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000966}
967
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000968multiclass avx512_permil<bits<8> OpcImm, bits<8> OpcVar, X86VectorVTInfo _,
969 X86VectorVTInfo Ctrl> :
970 avx512_perm_imm<OpcImm, "vpermil" # _.Suffix, X86VPermilpi, _> {
971 let ExeDomain = _.ExeDomain in {
972 def rr : AVX5128I<OpcVar, MRMSrcReg, (outs _.RC:$dst),
973 (ins _.RC:$src1, _.RC:$src2),
974 !strconcat("vpermil" # _.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +0000975 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000976 [(set _.RC:$dst,
977 (_.VT (X86VPermilpv _.RC:$src1,
978 (Ctrl.VT Ctrl.RC:$src2))))]>,
979 EVEX_4V;
980 def rm : AVX5128I<OpcVar, MRMSrcMem, (outs _.RC:$dst),
981 (ins _.RC:$src1, Ctrl.MemOp:$src2),
982 !strconcat("vpermil" # _.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +0000983 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000984 [(set _.RC:$dst,
985 (_.VT (X86VPermilpv _.RC:$src1,
Craig Topper820d4922015-02-09 04:04:50 +0000986 (Ctrl.VT (Ctrl.LdFrag addr:$src2)))))]>,
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000987 EVEX_4V;
988 }
989}
990
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000991defm VPERMQZ : avx512_perm_imm<0x00, "vpermq", X86VPermi, v8i64_info>,
992 EVEX_V512, VEX_W;
993defm VPERMPDZ : avx512_perm_imm<0x01, "vpermpd", X86VPermi, v8f64_info>,
994 EVEX_V512, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000995
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000996defm VPERMILPSZ : avx512_permil<0x04, 0x0C, v16f32_info, v16i32_info>,
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000997 EVEX_V512;
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000998defm VPERMILPDZ : avx512_permil<0x05, 0x0D, v8f64_info, v8i64_info>,
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000999 EVEX_V512, VEX_W;
Adam Nemet9aad1312014-10-27 23:08:34 +00001000
1001def : Pat<(v16i32 (X86VPermilpi VR512:$src1, (i8 imm:$imm))),
1002 (VPERMILPSZri VR512:$src1, imm:$imm)>;
1003def : Pat<(v8i64 (X86VPermilpi VR512:$src1, (i8 imm:$imm))),
1004 (VPERMILPDZri VR512:$src1, imm:$imm)>;
1005
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001006// -- VPERM - register form --
Michael Liao5bf95782014-12-04 05:20:33 +00001007multiclass avx512_perm<bits<8> opc, string OpcodeStr, RegisterClass RC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001008 PatFrag mem_frag, X86MemOperand x86memop, ValueType OpVT> {
1009
1010 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
1011 (ins RC:$src1, RC:$src2),
1012 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001013 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001014 [(set RC:$dst,
1015 (OpVT (X86VPermv RC:$src1, RC:$src2)))]>, EVEX_4V;
1016
1017 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1018 (ins RC:$src1, x86memop:$src2),
1019 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001020 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001021 [(set RC:$dst,
1022 (OpVT (X86VPermv RC:$src1, (mem_frag addr:$src2))))]>,
1023 EVEX_4V;
1024}
1025
Craig Topper820d4922015-02-09 04:04:50 +00001026defm VPERMDZ : avx512_perm<0x36, "vpermd", VR512, loadv16i32, i512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001027 v16i32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001028defm VPERMQZ : avx512_perm<0x36, "vpermq", VR512, loadv8i64, i512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001029 v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1030let ExeDomain = SSEPackedSingle in
Craig Topper820d4922015-02-09 04:04:50 +00001031defm VPERMPSZ : avx512_perm<0x16, "vpermps", VR512, loadv16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001032 v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
1033let ExeDomain = SSEPackedDouble in
Craig Topper820d4922015-02-09 04:04:50 +00001034defm VPERMPDZ : avx512_perm<0x16, "vpermpd", VR512, loadv8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001035 v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1036
1037// -- VPERM2I - 3 source operands form --
1038multiclass avx512_perm_3src<bits<8> opc, string OpcodeStr, RegisterClass RC,
1039 PatFrag mem_frag, X86MemOperand x86memop,
Adam Nemet2415a492014-07-02 21:25:54 +00001040 SDNode OpNode, ValueType OpVT, RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001041let Constraints = "$src1 = $dst" in {
1042 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
1043 (ins RC:$src1, RC:$src2, RC:$src3),
1044 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001045 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001046 [(set RC:$dst,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001047 (OpVT (OpNode RC:$src1, RC:$src2, RC:$src3)))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001048 EVEX_4V;
1049
Adam Nemet2415a492014-07-02 21:25:54 +00001050 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
1051 (ins RC:$src1, KRC:$mask, RC:$src2, RC:$src3),
1052 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001053 "\t{$src3, $src2, $dst {${mask}}|"
Adam Nemet2415a492014-07-02 21:25:54 +00001054 "$dst {${mask}}, $src2, $src3}"),
1055 [(set RC:$dst, (OpVT (vselect KRC:$mask,
1056 (OpNode RC:$src1, RC:$src2,
1057 RC:$src3),
1058 RC:$src1)))]>,
1059 EVEX_4V, EVEX_K;
1060
1061 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
1062 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
1063 (ins RC:$src1, KRC:$mask, RC:$src2, RC:$src3),
1064 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001065 "\t{$src3, $src2, $dst {${mask}} {z} |",
Adam Nemet2415a492014-07-02 21:25:54 +00001066 "$dst {${mask}} {z}, $src2, $src3}"),
1067 [(set RC:$dst, (OpVT (vselect KRC:$mask,
1068 (OpNode RC:$src1, RC:$src2,
1069 RC:$src3),
1070 (OpVT (bitconvert
1071 (v16i32 immAllZerosV))))))]>,
1072 EVEX_4V, EVEX_KZ;
1073
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001074 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1075 (ins RC:$src1, RC:$src2, x86memop:$src3),
1076 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001077 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001078 [(set RC:$dst,
Adam Nemet2415a492014-07-02 21:25:54 +00001079 (OpVT (OpNode RC:$src1, RC:$src2,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001080 (mem_frag addr:$src3))))]>, EVEX_4V;
Adam Nemet2415a492014-07-02 21:25:54 +00001081
1082 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1083 (ins RC:$src1, KRC:$mask, RC:$src2, x86memop:$src3),
1084 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001085 "\t{$src3, $src2, $dst {${mask}}|"
Adam Nemet2415a492014-07-02 21:25:54 +00001086 "$dst {${mask}}, $src2, $src3}"),
1087 [(set RC:$dst,
1088 (OpVT (vselect KRC:$mask,
1089 (OpNode RC:$src1, RC:$src2,
1090 (mem_frag addr:$src3)),
1091 RC:$src1)))]>,
1092 EVEX_4V, EVEX_K;
1093
1094 let AddedComplexity = 10 in // Prefer over the rrkz variant
1095 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1096 (ins RC:$src1, KRC:$mask, RC:$src2, x86memop:$src3),
1097 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001098 "\t{$src3, $src2, $dst {${mask}} {z}|"
Adam Nemet2415a492014-07-02 21:25:54 +00001099 "$dst {${mask}} {z}, $src2, $src3}"),
1100 [(set RC:$dst,
1101 (OpVT (vselect KRC:$mask,
1102 (OpNode RC:$src1, RC:$src2,
1103 (mem_frag addr:$src3)),
1104 (OpVT (bitconvert
1105 (v16i32 immAllZerosV))))))]>,
1106 EVEX_4V, EVEX_KZ;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001107 }
1108}
Craig Topper820d4922015-02-09 04:04:50 +00001109defm VPERMI2D : avx512_perm_3src<0x76, "vpermi2d", VR512, loadv16i32,
Adam Nemet2415a492014-07-02 21:25:54 +00001110 i512mem, X86VPermiv3, v16i32, VK16WM>,
1111 EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001112defm VPERMI2Q : avx512_perm_3src<0x76, "vpermi2q", VR512, loadv8i64,
Adam Nemet2415a492014-07-02 21:25:54 +00001113 i512mem, X86VPermiv3, v8i64, VK8WM>,
1114 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001115defm VPERMI2PS : avx512_perm_3src<0x77, "vpermi2ps", VR512, loadv16f32,
Adam Nemet2415a492014-07-02 21:25:54 +00001116 i512mem, X86VPermiv3, v16f32, VK16WM>,
1117 EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001118defm VPERMI2PD : avx512_perm_3src<0x77, "vpermi2pd", VR512, loadv8f64,
Adam Nemet2415a492014-07-02 21:25:54 +00001119 i512mem, X86VPermiv3, v8f64, VK8WM>,
1120 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001121
Adam Nemetefe9c982014-07-02 21:25:58 +00001122multiclass avx512_perm_table_3src<bits<8> opc, string Suffix, RegisterClass RC,
1123 PatFrag mem_frag, X86MemOperand x86memop,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001124 SDNode OpNode, ValueType OpVT, RegisterClass KRC,
1125 ValueType MaskVT, RegisterClass MRC> :
Adam Nemetefe9c982014-07-02 21:25:58 +00001126 avx512_perm_3src<opc, "vpermt2"##Suffix, RC, mem_frag, x86memop, OpNode,
1127 OpVT, KRC> {
1128 def : Pat<(OpVT (!cast<Intrinsic>("int_x86_avx512_mask_vpermt_"##Suffix##"_512")
1129 VR512:$idx, VR512:$src1, VR512:$src2, -1)),
1130 (!cast<Instruction>(NAME#rr) VR512:$src1, VR512:$idx, VR512:$src2)>;
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001131
1132 def : Pat<(OpVT (!cast<Intrinsic>("int_x86_avx512_mask_vpermt_"##Suffix##"_512")
1133 VR512:$idx, VR512:$src1, VR512:$src2, MRC:$mask)),
1134 (!cast<Instruction>(NAME#rrk) VR512:$src1,
1135 (MaskVT (COPY_TO_REGCLASS MRC:$mask, KRC)), VR512:$idx, VR512:$src2)>;
Adam Nemetefe9c982014-07-02 21:25:58 +00001136}
1137
Craig Topper820d4922015-02-09 04:04:50 +00001138defm VPERMT2D : avx512_perm_table_3src<0x7E, "d", VR512, loadv16i32, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001139 X86VPermv3, v16i32, VK16WM, v16i1, GR16>,
1140 EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001141defm VPERMT2Q : avx512_perm_table_3src<0x7E, "q", VR512, loadv8i64, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001142 X86VPermv3, v8i64, VK8WM, v8i1, GR8>,
1143 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001144defm VPERMT2PS : avx512_perm_table_3src<0x7F, "ps", VR512, loadv16f32, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001145 X86VPermv3, v16f32, VK16WM, v16i1, GR16>,
1146 EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001147defm VPERMT2PD : avx512_perm_table_3src<0x7F, "pd", VR512, loadv8f64, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001148 X86VPermv3, v8f64, VK8WM, v8i1, GR8>,
1149 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001150
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001151//===----------------------------------------------------------------------===//
1152// AVX-512 - BLEND using mask
1153//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001154multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1155 let ExeDomain = _.ExeDomain in {
1156 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1157 (ins _.RC:$src1, _.RC:$src2),
1158 !strconcat(OpcodeStr,
1159 "\t{$src2, $src1, ${dst} |${dst}, $src1, $src2}"),
1160 []>, EVEX_4V;
1161 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1162 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001163 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001164 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001165 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1166 (_.VT _.RC:$src2)))]>, EVEX_4V, EVEX_K;
1167 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1168 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1169 !strconcat(OpcodeStr,
1170 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1171 []>, EVEX_4V, EVEX_KZ;
1172 let mayLoad = 1 in {
1173 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1174 (ins _.RC:$src1, _.MemOp:$src2),
1175 !strconcat(OpcodeStr,
1176 "\t{$src2, $src1, ${dst} |${dst}, $src1, $src2}"),
1177 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1178 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1179 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001180 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001181 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001182 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1183 (_.VT (bitconvert (_.LdFrag addr:$src2)))))]>,
1184 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
1185 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1186 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1187 !strconcat(OpcodeStr,
1188 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1189 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1190 }
1191 }
1192}
1193multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1194
1195 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1196 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1197 !strconcat(OpcodeStr,
1198 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1199 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1200 [(set _.RC:$dst,(X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1201 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001202 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001203
1204 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1205 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1206 !strconcat(OpcodeStr,
1207 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1208 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001209 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001210
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001211}
1212
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001213multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1214 AVX512VLVectorVTInfo VTInfo> {
1215 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1216 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001217
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001218 let Predicates = [HasVLX] in {
1219 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1220 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1221 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1222 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1223 }
1224}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001225
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001226multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1227 AVX512VLVectorVTInfo VTInfo> {
1228 let Predicates = [HasBWI] in
1229 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001230
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001231 let Predicates = [HasBWI, HasVLX] in {
1232 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1233 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1234 }
1235}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001236
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001237
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001238defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1239defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1240defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1241defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1242defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1243defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001244
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001245
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001246let Predicates = [HasAVX512] in {
1247def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1248 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001249 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001250 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001251 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1252 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1253
1254def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1255 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001256 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001257 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001258 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1259 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1260}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001261//===----------------------------------------------------------------------===//
1262// Compare Instructions
1263//===----------------------------------------------------------------------===//
1264
1265// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
1266multiclass avx512_cmp_scalar<RegisterClass RC, X86MemOperand x86memop,
Craig Topper1d609522015-01-25 08:49:19 +00001267 SDNode OpNode, ValueType VT,
1268 PatFrag ld_frag, string Suffix> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001269 def rr : AVX512Ii8<0xC2, MRMSrcReg,
Craig Topper1d609522015-01-25 08:49:19 +00001270 (outs VK1:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
1271 !strconcat("vcmp${cc}", Suffix,
1272 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6e3a5822014-12-27 20:08:45 +00001273 [(set VK1:$dst, (OpNode (VT RC:$src1), RC:$src2, imm:$cc))],
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001274 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
1275 def rm : AVX512Ii8<0xC2, MRMSrcMem,
Craig Topper1d609522015-01-25 08:49:19 +00001276 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, AVXCC:$cc),
1277 !strconcat("vcmp${cc}", Suffix,
1278 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6e3a5822014-12-27 20:08:45 +00001279 [(set VK1:$dst, (OpNode (VT RC:$src1),
1280 (ld_frag addr:$src2), imm:$cc))], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Topper0550ce72014-01-05 04:55:55 +00001281 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001282 def rri_alt : AVX512Ii8<0xC2, MRMSrcReg,
Craig Topperf38dea12015-01-21 06:07:53 +00001283 (outs VK1:$dst), (ins RC:$src1, RC:$src2, u8imm:$cc),
Craig Topper1d609522015-01-25 08:49:19 +00001284 !strconcat("vcmp", Suffix,
1285 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
1286 [], IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001287 let mayLoad = 1 in
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001288 def rmi_alt : AVX512Ii8<0xC2, MRMSrcMem,
Craig Topperf38dea12015-01-21 06:07:53 +00001289 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, u8imm:$cc),
Craig Topper1d609522015-01-25 08:49:19 +00001290 !strconcat("vcmp", Suffix,
1291 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
1292 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001293 }
1294}
1295
1296let Predicates = [HasAVX512] in {
Craig Topper1d609522015-01-25 08:49:19 +00001297defm VCMPSSZ : avx512_cmp_scalar<FR32X, f32mem, X86cmpms, f32, loadf32, "ss">,
1298 XS;
1299defm VCMPSDZ : avx512_cmp_scalar<FR64X, f64mem, X86cmpms, f64, loadf64, "sd">,
1300 XD, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001301}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001302
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001303multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
1304 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001305 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001306 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1307 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1308 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001309 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001310 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001311 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001312 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1313 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1314 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1315 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001316 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001317 def rrk : AVX512BI<opc, MRMSrcReg,
1318 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1319 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1320 "$dst {${mask}}, $src1, $src2}"),
1321 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1322 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1323 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1324 let mayLoad = 1 in
1325 def rmk : AVX512BI<opc, MRMSrcMem,
1326 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1327 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1328 "$dst {${mask}}, $src1, $src2}"),
1329 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1330 (OpNode (_.VT _.RC:$src1),
1331 (_.VT (bitconvert
1332 (_.LdFrag addr:$src2))))))],
1333 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001334}
1335
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001336multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001337 X86VectorVTInfo _> :
1338 avx512_icmp_packed<opc, OpcodeStr, OpNode, _> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001339 let mayLoad = 1 in {
1340 def rmb : AVX512BI<opc, MRMSrcMem,
1341 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1342 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1343 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1344 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1345 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1346 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1347 def rmbk : AVX512BI<opc, MRMSrcMem,
1348 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1349 _.ScalarMemOp:$src2),
1350 !strconcat(OpcodeStr,
1351 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1352 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1353 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1354 (OpNode (_.VT _.RC:$src1),
1355 (X86VBroadcast
1356 (_.ScalarLdFrag addr:$src2)))))],
1357 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1358 }
1359}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001360
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001361multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
1362 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1363 let Predicates = [prd] in
1364 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>,
1365 EVEX_V512;
1366
1367 let Predicates = [prd, HasVLX] in {
1368 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>,
1369 EVEX_V256;
1370 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>,
1371 EVEX_V128;
1372 }
1373}
1374
1375multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1376 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
1377 Predicate prd> {
1378 let Predicates = [prd] in
1379 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
1380 EVEX_V512;
1381
1382 let Predicates = [prd, HasVLX] in {
1383 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1384 EVEX_V256;
1385 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1386 EVEX_V128;
1387 }
1388}
1389
1390defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
1391 avx512vl_i8_info, HasBWI>,
1392 EVEX_CD8<8, CD8VF>;
1393
1394defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
1395 avx512vl_i16_info, HasBWI>,
1396 EVEX_CD8<16, CD8VF>;
1397
Robert Khasanovf70f7982014-09-18 14:06:55 +00001398defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001399 avx512vl_i32_info, HasAVX512>,
1400 EVEX_CD8<32, CD8VF>;
1401
Robert Khasanovf70f7982014-09-18 14:06:55 +00001402defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001403 avx512vl_i64_info, HasAVX512>,
1404 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1405
1406defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1407 avx512vl_i8_info, HasBWI>,
1408 EVEX_CD8<8, CD8VF>;
1409
1410defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1411 avx512vl_i16_info, HasBWI>,
1412 EVEX_CD8<16, CD8VF>;
1413
Robert Khasanovf70f7982014-09-18 14:06:55 +00001414defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001415 avx512vl_i32_info, HasAVX512>,
1416 EVEX_CD8<32, CD8VF>;
1417
Robert Khasanovf70f7982014-09-18 14:06:55 +00001418defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001419 avx512vl_i64_info, HasAVX512>,
1420 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001421
1422def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001423 (COPY_TO_REGCLASS (VPCMPGTDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001424 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1425 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1426
1427def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001428 (COPY_TO_REGCLASS (VPCMPEQDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001429 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1430 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1431
Robert Khasanov29e3b962014-08-27 09:34:37 +00001432multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1433 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001434 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001435 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001436 !strconcat("vpcmp${cc}", Suffix,
1437 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001438 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1439 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001440 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001441 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001442 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001443 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001444 !strconcat("vpcmp${cc}", Suffix,
1445 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001446 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1447 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001448 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001449 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1450 def rrik : AVX512AIi8<opc, MRMSrcReg,
1451 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001452 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001453 !strconcat("vpcmp${cc}", Suffix,
1454 "\t{$src2, $src1, $dst {${mask}}|",
1455 "$dst {${mask}}, $src1, $src2}"),
1456 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1457 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001458 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001459 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1460 let mayLoad = 1 in
1461 def rmik : AVX512AIi8<opc, MRMSrcMem,
1462 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001463 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001464 !strconcat("vpcmp${cc}", Suffix,
1465 "\t{$src2, $src1, $dst {${mask}}|",
1466 "$dst {${mask}}, $src1, $src2}"),
1467 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1468 (OpNode (_.VT _.RC:$src1),
1469 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001470 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001471 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1472
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001473 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001474 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001475 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001476 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001477 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1478 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001479 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001480 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001481 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001482 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001483 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1484 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001485 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001486 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1487 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001488 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001489 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001490 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1491 "$dst {${mask}}, $src1, $src2, $cc}"),
1492 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001493 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001494 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1495 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001496 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001497 !strconcat("vpcmp", Suffix,
1498 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1499 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001500 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001501 }
1502}
1503
Robert Khasanov29e3b962014-08-27 09:34:37 +00001504multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001505 X86VectorVTInfo _> :
1506 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001507 def rmib : AVX512AIi8<opc, MRMSrcMem,
1508 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001509 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001510 !strconcat("vpcmp${cc}", Suffix,
1511 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1512 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1513 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1514 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001515 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001516 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1517 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1518 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001519 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001520 !strconcat("vpcmp${cc}", Suffix,
1521 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1522 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1523 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1524 (OpNode (_.VT _.RC:$src1),
1525 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001526 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001527 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001528
Robert Khasanov29e3b962014-08-27 09:34:37 +00001529 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001530 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001531 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1532 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001533 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001534 !strconcat("vpcmp", Suffix,
1535 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1536 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1537 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1538 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1539 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001540 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001541 !strconcat("vpcmp", Suffix,
1542 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1543 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1544 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1545 }
1546}
1547
1548multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1549 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1550 let Predicates = [prd] in
1551 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1552
1553 let Predicates = [prd, HasVLX] in {
1554 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1555 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1556 }
1557}
1558
1559multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1560 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1561 let Predicates = [prd] in
1562 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1563 EVEX_V512;
1564
1565 let Predicates = [prd, HasVLX] in {
1566 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1567 EVEX_V256;
1568 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1569 EVEX_V128;
1570 }
1571}
1572
1573defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1574 HasBWI>, EVEX_CD8<8, CD8VF>;
1575defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1576 HasBWI>, EVEX_CD8<8, CD8VF>;
1577
1578defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1579 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1580defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1581 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1582
Robert Khasanovf70f7982014-09-18 14:06:55 +00001583defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001584 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001585defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001586 HasAVX512>, EVEX_CD8<32, CD8VF>;
1587
Robert Khasanovf70f7982014-09-18 14:06:55 +00001588defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001589 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001590defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001591 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001592
Adam Nemet905832b2014-06-26 00:21:12 +00001593// avx512_cmp_packed - compare packed instructions
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001594multiclass avx512_cmp_packed<RegisterClass KRC, RegisterClass RC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001595 X86MemOperand x86memop, ValueType vt,
1596 string suffix, Domain d> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001597 def rri : AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001598 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
1599 !strconcat("vcmp${cc}", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001600 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6e3a5822014-12-27 20:08:45 +00001601 [(set KRC:$dst, (X86cmpm (vt RC:$src1), (vt RC:$src2), imm:$cc))], d>;
Craig Topper9f4d4852015-01-20 12:15:30 +00001602 let hasSideEffects = 0 in
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001603 def rrib: AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001604 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001605 !strconcat("vcmp${cc}", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001606 "\t{{sae}, $src2, $src1, $dst|$dst, $src1, $src2, {sae}}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001607 [], d>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001608 def rmi : AVX512PIi8<0xC2, MRMSrcMem,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001609 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, AVXCC:$cc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001610 !strconcat("vcmp${cc}", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001611 "\t{$src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001612 [(set KRC:$dst,
Craig Topper820d4922015-02-09 04:04:50 +00001613 (X86cmpm (vt RC:$src1), (load addr:$src2), imm:$cc))], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001614
1615 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001616 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Craig Toppera328ee42013-10-09 04:24:38 +00001617 def rri_alt : AVX512PIi8<0xC2, MRMSrcReg,
Craig Topperf38dea12015-01-21 06:07:53 +00001618 (outs KRC:$dst), (ins RC:$src1, RC:$src2, u8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001619 !strconcat("vcmp", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001620 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Craig Topper09b27e72015-03-02 00:22:29 +00001621 def rrib_alt: AVX512PIi8<0xC2, MRMSrcReg,
1622 (outs KRC:$dst), (ins RC:$src1, RC:$src2, u8imm:$cc),
1623 !strconcat("vcmp", suffix,
1624 "\t{{sae}, $cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc, {sae}}"),
1625 [], d>, EVEX_B;
Craig Topper9f4d4852015-01-20 12:15:30 +00001626 let mayLoad = 1 in
Craig Toppera328ee42013-10-09 04:24:38 +00001627 def rmi_alt : AVX512PIi8<0xC2, MRMSrcMem,
Craig Topperf38dea12015-01-21 06:07:53 +00001628 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, u8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001629 !strconcat("vcmp", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001630 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001631 }
1632}
1633
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001634defm VCMPPSZ : avx512_cmp_packed<VK16, VR512, f512mem, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00001635 "ps", SSEPackedSingle>, PS, EVEX_4V, EVEX_V512,
Craig Topperda7160d2014-02-01 08:17:56 +00001636 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001637defm VCMPPDZ : avx512_cmp_packed<VK8, VR512, f512mem, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00001638 "pd", SSEPackedDouble>, PD, EVEX_4V, VEX_W, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001639 EVEX_CD8<64, CD8VF>;
1640
1641def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1642 (COPY_TO_REGCLASS (VCMPPSZrri
1643 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1644 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1645 imm:$cc), VK8)>;
1646def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1647 (COPY_TO_REGCLASS (VPCMPDZrri
1648 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1649 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1650 imm:$cc), VK8)>;
1651def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1652 (COPY_TO_REGCLASS (VPCMPUDZrri
1653 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1654 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1655 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001656
1657def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
Craig Topperf4bf9112015-01-19 06:07:27 +00001658 (v16f32 VR512:$src2), i8immZExt5:$cc, (i16 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001659 FROUND_NO_EXC)),
1660 (COPY_TO_REGCLASS (VCMPPSZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001661 (I8Imm imm:$cc)), GR16)>;
Michael Liao5bf95782014-12-04 05:20:33 +00001662
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001663def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
Craig Topperf4bf9112015-01-19 06:07:27 +00001664 (v8f64 VR512:$src2), i8immZExt5:$cc, (i8 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001665 FROUND_NO_EXC)),
1666 (COPY_TO_REGCLASS (VCMPPDZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001667 (I8Imm imm:$cc)), GR8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001668
1669def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
Craig Topperf4bf9112015-01-19 06:07:27 +00001670 (v16f32 VR512:$src2), i8immZExt5:$cc, (i16 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001671 FROUND_CURRENT)),
1672 (COPY_TO_REGCLASS (VCMPPSZrri VR512:$src1, VR512:$src2,
1673 (I8Imm imm:$cc)), GR16)>;
1674
1675def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
Craig Topperf4bf9112015-01-19 06:07:27 +00001676 (v8f64 VR512:$src2), i8immZExt5:$cc, (i8 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001677 FROUND_CURRENT)),
1678 (COPY_TO_REGCLASS (VCMPPDZrri VR512:$src1, VR512:$src2,
1679 (I8Imm imm:$cc)), GR8)>;
1680
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001681// Mask register copy, including
1682// - copy between mask registers
1683// - load/store mask registers
1684// - copy from GPR to mask register and vice versa
1685//
1686multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
1687 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00001688 ValueType vvt, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001689 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001690 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001691 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001692 let mayLoad = 1 in
1693 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001694 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyba846722015-02-17 09:20:12 +00001695 [(set KRC:$dst, (vvt (load addr:$src)))]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001696 let mayStore = 1 in
1697 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00001698 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
1699 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001700 }
1701}
1702
1703multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
1704 string OpcodeStr,
1705 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001706 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001707 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001708 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001709 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001710 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001711 }
1712}
1713
Robert Khasanov74acbb72014-07-23 14:49:42 +00001714let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00001715 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001716 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
1717 VEX, PD;
1718
1719let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00001720 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001721 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001722 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001723
1724let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00001725 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
1726 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001727 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
1728 VEX, XD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001729}
1730
Robert Khasanov74acbb72014-07-23 14:49:42 +00001731let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00001732 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
1733 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001734 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
1735 VEX, XD, VEX_W;
1736}
1737
1738// GR from/to mask register
1739let Predicates = [HasDQI] in {
1740 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1741 (KMOVBkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit))>;
1742 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1743 (EXTRACT_SUBREG (KMOVBrk VK8:$src), sub_8bit)>;
1744}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001745let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001746 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
1747 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
1748 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
1749 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001750}
1751let Predicates = [HasBWI] in {
1752 def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), (KMOVDkr GR32:$src)>;
1753 def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), (KMOVDrk VK32:$src)>;
1754}
1755let Predicates = [HasBWI] in {
1756 def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), (KMOVQkr GR64:$src)>;
1757 def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), (KMOVQrk VK64:$src)>;
1758}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001759
Robert Khasanov74acbb72014-07-23 14:49:42 +00001760// Load/store kreg
1761let Predicates = [HasDQI] in {
1762 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
1763 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001764 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
1765 (KMOVBkm addr:$src)>;
1766}
1767let Predicates = [HasAVX512, NoDQI] in {
1768 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
1769 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK8:$src, VK16))>;
1770 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
1771 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001772}
1773let Predicates = [HasAVX512] in {
1774 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001775 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001776 def : Pat<(i1 (load addr:$src)),
1777 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001778 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
1779 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001780}
1781let Predicates = [HasBWI] in {
1782 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
1783 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001784 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
1785 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001786}
1787let Predicates = [HasBWI] in {
1788 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
1789 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001790 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
1791 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001792}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00001793
Robert Khasanov74acbb72014-07-23 14:49:42 +00001794let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00001795 def : Pat<(i1 (trunc (i64 GR64:$src))),
1796 (COPY_TO_REGCLASS (KMOVWkr (AND32ri (EXTRACT_SUBREG $src, sub_32bit),
1797 (i32 1))), VK1)>;
1798
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001799 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001800 (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001801
1802 def : Pat<(i1 (trunc (i8 GR8:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001803 (COPY_TO_REGCLASS
1804 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
1805 VK1)>;
1806 def : Pat<(i1 (trunc (i16 GR16:$src))),
1807 (COPY_TO_REGCLASS
1808 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
1809 VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001810
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001811 def : Pat<(i32 (zext VK1:$src)),
1812 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001813 def : Pat<(i8 (zext VK1:$src)),
1814 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001815 (AND32ri (KMOVWrk
1816 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001817 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001818 (AND64ri8 (SUBREG_TO_REG (i64 0),
1819 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovsky750498c2014-02-17 07:29:33 +00001820 def : Pat<(i16 (zext VK1:$src)),
1821 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001822 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
1823 sub_16bit)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00001824 def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
1825 (COPY_TO_REGCLASS VK1:$src, VK16)>;
1826 def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
1827 (COPY_TO_REGCLASS VK1:$src, VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001828}
Robert Khasanov74acbb72014-07-23 14:49:42 +00001829let Predicates = [HasBWI] in {
1830 def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
1831 (COPY_TO_REGCLASS VK1:$src, VK32)>;
1832 def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
1833 (COPY_TO_REGCLASS VK1:$src, VK64)>;
1834}
1835
1836
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001837// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
1838let Predicates = [HasAVX512] in {
1839 // GR from/to 8-bit mask without native support
1840 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1841 (COPY_TO_REGCLASS
1842 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)),
1843 VK8)>;
1844 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1845 (EXTRACT_SUBREG
1846 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
1847 sub_8bit)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001848
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001849 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001850 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001851 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001852 (COPY_TO_REGCLASS VK8:$src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001853}
1854let Predicates = [HasBWI] in {
1855 def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))),
1856 (COPY_TO_REGCLASS VK32:$src, VK1)>;
1857 def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))),
1858 (COPY_TO_REGCLASS VK64:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001859}
1860
1861// Mask unary operation
1862// - KNOT
1863multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001864 RegisterClass KRC, SDPatternOperator OpNode,
1865 Predicate prd> {
1866 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001867 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001868 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001869 [(set KRC:$dst, (OpNode KRC:$src))]>;
1870}
1871
Robert Khasanov74acbb72014-07-23 14:49:42 +00001872multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
1873 SDPatternOperator OpNode> {
1874 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
1875 HasDQI>, VEX, PD;
1876 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
1877 HasAVX512>, VEX, PS;
1878 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
1879 HasBWI>, VEX, PD, VEX_W;
1880 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
1881 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001882}
1883
Robert Khasanov74acbb72014-07-23 14:49:42 +00001884defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001885
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001886multiclass avx512_mask_unop_int<string IntName, string InstName> {
1887 let Predicates = [HasAVX512] in
1888 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1889 (i16 GR16:$src)),
1890 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1891 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
1892}
1893defm : avx512_mask_unop_int<"knot", "KNOT">;
1894
Robert Khasanov74acbb72014-07-23 14:49:42 +00001895let Predicates = [HasDQI] in
1896def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
1897let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001898def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001899let Predicates = [HasBWI] in
1900def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
1901let Predicates = [HasBWI] in
1902def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
1903
1904// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00001905let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001906def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
1907 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001908def : Pat<(not VK8:$src),
1909 (COPY_TO_REGCLASS
1910 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001911}
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001912def : Pat<(xor VK4:$src1, (v4i1 immAllOnesV)),
1913 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src1, VK16)), VK4)>;
1914def : Pat<(xor VK2:$src1, (v2i1 immAllOnesV)),
1915 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src1, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001916
1917// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001918// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001919multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00001920 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001921 Predicate prd, bit IsCommutable> {
1922 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001923 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
1924 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001925 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001926 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
1927}
1928
Robert Khasanov595683d2014-07-28 13:46:45 +00001929multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001930 SDPatternOperator OpNode, bit IsCommutable> {
Robert Khasanov595683d2014-07-28 13:46:45 +00001931 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001932 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00001933 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001934 HasAVX512, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00001935 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001936 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00001937 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001938 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001939}
1940
1941def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
1942def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
1943
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001944defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
1945defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
1946defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor, 1>;
1947defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
1948defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn, 0>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00001949
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001950multiclass avx512_mask_binop_int<string IntName, string InstName> {
1951 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001952 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1953 (i16 GR16:$src1), (i16 GR16:$src2)),
1954 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1955 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1956 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001957}
1958
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001959defm : avx512_mask_binop_int<"kand", "KAND">;
1960defm : avx512_mask_binop_int<"kandn", "KANDN">;
1961defm : avx512_mask_binop_int<"kor", "KOR">;
1962defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
1963defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001964
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001965multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001966 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
1967 // for the DQI set, this type is legal and KxxxB instruction is used
1968 let Predicates = [NoDQI] in
1969 def : Pat<(OpNode VK8:$src1, VK8:$src2),
1970 (COPY_TO_REGCLASS
1971 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
1972 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
1973
1974 // All types smaller than 8 bits require conversion anyway
1975 def : Pat<(OpNode VK1:$src1, VK1:$src2),
1976 (COPY_TO_REGCLASS (Inst
1977 (COPY_TO_REGCLASS VK1:$src1, VK16),
1978 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1979 def : Pat<(OpNode VK2:$src1, VK2:$src2),
1980 (COPY_TO_REGCLASS (Inst
1981 (COPY_TO_REGCLASS VK2:$src1, VK16),
1982 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
1983 def : Pat<(OpNode VK4:$src1, VK4:$src2),
1984 (COPY_TO_REGCLASS (Inst
1985 (COPY_TO_REGCLASS VK4:$src1, VK16),
1986 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001987}
1988
1989defm : avx512_binop_pat<and, KANDWrr>;
1990defm : avx512_binop_pat<andn, KANDNWrr>;
1991defm : avx512_binop_pat<or, KORWrr>;
1992defm : avx512_binop_pat<xnor, KXNORWrr>;
1993defm : avx512_binop_pat<xor, KXORWrr>;
1994
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001995def : Pat<(xor (xor VK16:$src1, VK16:$src2), (v16i1 immAllOnesV)),
1996 (KXNORWrr VK16:$src1, VK16:$src2)>;
1997def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
1998 (KXNORBrr VK8:$src1, VK8:$src2)>;
1999def : Pat<(xor (xor VK32:$src1, VK32:$src2), (v32i1 immAllOnesV)),
2000 (KXNORDrr VK32:$src1, VK32:$src2)>;
2001def : Pat<(xor (xor VK64:$src1, VK64:$src2), (v64i1 immAllOnesV)),
2002 (KXNORQrr VK64:$src1, VK64:$src2)>;
2003
2004let Predicates = [NoDQI] in
2005def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
2006 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK8:$src1, VK16),
2007 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2008
2009def : Pat<(xor (xor VK4:$src1, VK4:$src2), (v4i1 immAllOnesV)),
2010 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK4:$src1, VK16),
2011 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK4)>;
2012
2013def : Pat<(xor (xor VK2:$src1, VK2:$src2), (v2i1 immAllOnesV)),
2014 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK2:$src1, VK16),
2015 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK2)>;
2016
2017def : Pat<(xor (xor VK1:$src1, VK1:$src2), (i1 1)),
2018 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
2019 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2020
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002021// Mask unpacking
2022multiclass avx512_mask_unpck<bits<8> opc, string OpcodeStr,
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002023 RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002024 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002025 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002026 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002027 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002028}
2029
2030multiclass avx512_mask_unpck_bw<bits<8> opc, string OpcodeStr> {
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002031 defm BW : avx512_mask_unpck<opc, !strconcat(OpcodeStr, "bw"), VK16>,
Craig Topperae11aed2014-01-14 07:41:20 +00002032 VEX_4V, VEX_L, PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002033}
2034
2035defm KUNPCK : avx512_mask_unpck_bw<0x4b, "kunpck">;
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002036def : Pat<(v16i1 (concat_vectors (v8i1 VK8:$src1), (v8i1 VK8:$src2))),
2037 (KUNPCKBWrr (COPY_TO_REGCLASS VK8:$src2, VK16),
2038 (COPY_TO_REGCLASS VK8:$src1, VK16))>;
2039
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002040
2041multiclass avx512_mask_unpck_int<string IntName, string InstName> {
2042 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002043 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_bw")
2044 (i16 GR16:$src1), (i16 GR16:$src2)),
2045 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"BWrr")
2046 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2047 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002048}
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002049defm : avx512_mask_unpck_int<"kunpck", "KUNPCK">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002050
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002051// Mask bit testing
2052multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2053 SDNode OpNode> {
2054 let Predicates = [HasAVX512], Defs = [EFLAGS] in
2055 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002056 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002057 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2058}
2059
2060multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode> {
2061 defm W : avx512_mask_testop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002062 VEX, PS;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002063 let Predicates = [HasDQI] in
2064 defm B : avx512_mask_testop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2065 VEX, PD;
2066 let Predicates = [HasBWI] in {
2067 defm Q : avx512_mask_testop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2068 VEX, PS, VEX_W;
2069 defm D : avx512_mask_testop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2070 VEX, PD, VEX_W;
2071 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002072}
2073
2074defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002075
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002076// Mask shift
2077multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2078 SDNode OpNode> {
2079 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002080 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002081 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002082 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002083 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2084}
2085
2086multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2087 SDNode OpNode> {
2088 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002089 VEX, TAPD, VEX_W;
2090 let Predicates = [HasDQI] in
2091 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2092 VEX, TAPD;
2093 let Predicates = [HasBWI] in {
2094 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2095 VEX, TAPD, VEX_W;
2096 let Predicates = [HasDQI] in
2097 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2098 VEX, TAPD;
2099 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002100}
2101
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002102defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2103defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002104
2105// Mask setting all 0s or 1s
2106multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2107 let Predicates = [HasAVX512] in
2108 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2109 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2110 [(set KRC:$dst, (VT Val))]>;
2111}
2112
2113multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002114 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002115 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002116 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2117 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002118}
2119
2120defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2121defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2122
2123// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2124let Predicates = [HasAVX512] in {
2125 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
2126 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002127 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2128 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002129 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
2130 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
2131 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002132}
2133def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 0))),
2134 (v8i1 (COPY_TO_REGCLASS VK16:$src, VK8))>;
2135
2136def : Pat<(v16i1 (insert_subvector undef, (v8i1 VK8:$src), (iPTR 0))),
2137 (v16i1 (COPY_TO_REGCLASS VK8:$src, VK16))>;
2138
2139def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2140 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
2141
Robert Khasanov5aa44452014-09-30 11:41:54 +00002142let Predicates = [HasVLX] in {
2143 def : Pat<(v8i1 (insert_subvector undef, (v4i1 VK4:$src), (iPTR 0))),
2144 (v8i1 (COPY_TO_REGCLASS VK4:$src, VK8))>;
2145 def : Pat<(v8i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))),
2146 (v8i1 (COPY_TO_REGCLASS VK2:$src, VK8))>;
Elena Demikhovskyde05f102015-03-05 15:11:35 +00002147 def : Pat<(v4i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))),
2148 (v4i1 (COPY_TO_REGCLASS VK2:$src, VK4))>;
Robert Khasanov5aa44452014-09-30 11:41:54 +00002149 def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
2150 (v4i1 (COPY_TO_REGCLASS VK8:$src, VK4))>;
2151 def : Pat<(v2i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
2152 (v2i1 (COPY_TO_REGCLASS VK8:$src, VK2))>;
2153}
2154
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002155def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002156 (v8i1 (COPY_TO_REGCLASS
2157 (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16),
2158 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002159
2160def : Pat<(v8i1 (X86vsrli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002161 (v8i1 (COPY_TO_REGCLASS
2162 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16),
2163 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovskyde05f102015-03-05 15:11:35 +00002164
2165def : Pat<(v4i1 (X86vshli VK4:$src, (i8 imm:$imm))),
2166 (v4i1 (COPY_TO_REGCLASS
2167 (KSHIFTLWri (COPY_TO_REGCLASS VK4:$src, VK16),
2168 (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>;
2169
2170def : Pat<(v4i1 (X86vsrli VK4:$src, (i8 imm:$imm))),
2171 (v4i1 (COPY_TO_REGCLASS
2172 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16),
2173 (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>;
2174
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002175//===----------------------------------------------------------------------===//
2176// AVX-512 - Aligned and unaligned load and store
2177//
2178
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002179
2180multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002181 PatFrag ld_frag, PatFrag mload,
2182 bit IsReMaterializable = 1> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002183 let hasSideEffects = 0 in {
2184 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002185 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002186 _.ExeDomain>, EVEX;
2187 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2188 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002189 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002190 "${dst} {${mask}} {z}, $src}"), [], _.ExeDomain>,
2191 EVEX, EVEX_KZ;
2192
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002193 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
2194 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002195 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002196 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002197 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2198 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002199
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002200 let Constraints = "$src0 = $dst" in {
2201 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2202 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2203 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2204 "${dst} {${mask}}, $src1}"),
2205 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2206 (_.VT _.RC:$src1),
2207 (_.VT _.RC:$src0))))], _.ExeDomain>,
2208 EVEX, EVEX_K;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002209 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002210 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2211 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002212 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2213 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002214 [(set _.RC:$dst, (_.VT
2215 (vselect _.KRCWM:$mask,
2216 (_.VT (bitconvert (ld_frag addr:$src1))),
2217 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002218 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002219 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002220 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2221 (ins _.KRCWM:$mask, _.MemOp:$src),
2222 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2223 "${dst} {${mask}} {z}, $src}",
2224 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2225 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2226 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002227 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002228 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2229 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2230
2231 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2232 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2233
2234 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2235 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2236 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002237}
2238
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002239multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2240 AVX512VLVectorVTInfo _,
2241 Predicate prd,
2242 bit IsReMaterializable = 1> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002243 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002244 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002245 masked_load_aligned512, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002246
2247 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002248 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002249 masked_load_aligned256, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002250 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002251 masked_load_aligned128, IsReMaterializable>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002252 }
2253}
2254
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002255multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2256 AVX512VLVectorVTInfo _,
2257 Predicate prd,
2258 bit IsReMaterializable = 1> {
2259 let Predicates = [prd] in
2260 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002261 masked_load_unaligned, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002262
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002263 let Predicates = [prd, HasVLX] in {
2264 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002265 masked_load_unaligned, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002266 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002267 masked_load_unaligned, IsReMaterializable>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002268 }
2269}
2270
2271multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002272 PatFrag st_frag, PatFrag mstore> {
Craig Topper9fdd0782015-01-15 09:37:15 +00002273 let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002274 def rr_alt : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2275 OpcodeStr # "\t{$src, $dst|$dst, $src}", [],
2276 _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002277 let Constraints = "$src1 = $dst" in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002278 def rrk_alt : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2279 (ins _.RC:$src1, _.KRCWM:$mask, _.RC:$src2),
2280 OpcodeStr #
2281 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}",
2282 [], _.ExeDomain>, EVEX, EVEX_K;
2283 def rrkz_alt : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2284 (ins _.KRCWM:$mask, _.RC:$src),
2285 OpcodeStr #
2286 "\t{$src, ${dst} {${mask}} {z}|" #
2287 "${dst} {${mask}} {z}, $src}",
2288 [], _.ExeDomain>, EVEX, EVEX_KZ;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002289 }
2290 let mayStore = 1 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002291 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002292 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002293 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002294 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002295 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2296 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2297 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002298 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002299
2300 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2301 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2302 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002303}
2304
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002305
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002306multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2307 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002308 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002309 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2310 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002311
2312 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002313 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2314 masked_store_unaligned>, EVEX_V256;
2315 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2316 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002317 }
2318}
2319
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002320multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2321 AVX512VLVectorVTInfo _, Predicate prd> {
2322 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002323 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2324 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002325
2326 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002327 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2328 masked_store_aligned256>, EVEX_V256;
2329 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2330 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002331 }
2332}
2333
2334defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2335 HasAVX512>,
2336 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2337 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2338
2339defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2340 HasAVX512>,
2341 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2342 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2343
2344defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512>,
2345 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002346 PS, EVEX_CD8<32, CD8VF>;
2347
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002348defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512, 0>,
2349 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2350 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002351
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002352def: Pat<(v8f64 (int_x86_avx512_mask_loadu_pd_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002353 (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002354 (VMOVUPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002355
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002356def: Pat<(v16f32 (int_x86_avx512_mask_loadu_ps_512 addr:$ptr,
2357 (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)),
2358 (VMOVUPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002359
Adam Nemet3e8b22b2015-01-16 18:50:09 +00002360def: Pat<(v8f64 (int_x86_avx512_mask_load_pd_512 addr:$ptr,
2361 (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)),
2362 (VMOVAPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
2363
2364def: Pat<(v16f32 (int_x86_avx512_mask_load_ps_512 addr:$ptr,
2365 (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)),
2366 (VMOVAPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
2367
2368def: Pat<(v8f64 (int_x86_avx512_mask_load_pd_512 addr:$ptr,
2369 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
2370 (VMOVAPDZrm addr:$ptr)>;
2371
2372def: Pat<(v16f32 (int_x86_avx512_mask_load_ps_512 addr:$ptr,
2373 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
2374 (VMOVAPSZrm addr:$ptr)>;
2375
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002376def: Pat<(int_x86_avx512_mask_storeu_ps_512 addr:$ptr, (v16f32 VR512:$src),
2377 GR16:$mask),
2378 (VMOVUPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
2379 VR512:$src)>;
2380def: Pat<(int_x86_avx512_mask_storeu_pd_512 addr:$ptr, (v8f64 VR512:$src),
2381 GR8:$mask),
2382 (VMOVUPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
2383 VR512:$src)>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002384
Adam Nemet3e8b22b2015-01-16 18:50:09 +00002385def: Pat<(int_x86_avx512_mask_store_ps_512 addr:$ptr, (v16f32 VR512:$src),
2386 GR16:$mask),
2387 (VMOVAPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
2388 VR512:$src)>;
2389def: Pat<(int_x86_avx512_mask_store_pd_512 addr:$ptr, (v8f64 VR512:$src),
2390 GR8:$mask),
2391 (VMOVAPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
2392 VR512:$src)>;
2393
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002394let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002395def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8f32 VR256:$src)),
2396 (VMOVUPSZmrk addr:$ptr,
2397 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)),
2398 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256:$src, sub_ymm))>;
2399
2400def: Pat<(v8f32 (masked_load addr:$ptr, VK8WM:$mask, undef)),
2401 (v8f32 (EXTRACT_SUBREG (v16f32 (VMOVUPSZrmkz
2402 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
2403
Elena Demikhovskyfb73ca52014-12-19 23:27:57 +00002404def: Pat<(v8f32 (masked_load addr:$ptr, VK8WM:$mask, (v8f32 VR256:$src0))),
2405 (v8f32 (EXTRACT_SUBREG (v16f32 (VMOVUPSZrmk
2406 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256:$src0, sub_ymm),
2407 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002408}
Elena Demikhovskyfb73ca52014-12-19 23:27:57 +00002409
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002410defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2411 HasAVX512>,
2412 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2413 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002414
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002415defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2416 HasAVX512>,
2417 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2418 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002419
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002420defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2421 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002422 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2423
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002424defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2425 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002426 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2427
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002428defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512>,
2429 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002430 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2431
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002432defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512>,
2433 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002434 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002435
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002436def: Pat<(v16i32 (int_x86_avx512_mask_loadu_d_512 addr:$ptr,
2437 (v16i32 immAllZerosV), GR16:$mask)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002438 (VMOVDQU32Zrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002439
2440def: Pat<(v8i64 (int_x86_avx512_mask_loadu_q_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002441 (bc_v8i64 (v16i32 immAllZerosV)), GR8:$mask)),
2442 (VMOVDQU64Zrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002443
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002444def: Pat<(int_x86_avx512_mask_storeu_d_512 addr:$ptr, (v16i32 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002445 GR16:$mask),
2446 (VMOVDQU32Zmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002447 VR512:$src)>;
2448def: Pat<(int_x86_avx512_mask_storeu_q_512 addr:$ptr, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002449 GR8:$mask),
2450 (VMOVDQU64Zmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002451 VR512:$src)>;
2452
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002453let AddedComplexity = 20 in {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002454def : Pat<(v8i64 (vselect VK8WM:$mask, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002455 (bc_v8i64 (v16i32 immAllZerosV)))),
2456 (VMOVDQU64Zrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002457
2458def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002459 (v8i64 VR512:$src))),
2460 (VMOVDQU64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002461 VK8), VR512:$src)>;
2462
2463def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 VR512:$src),
2464 (v16i32 immAllZerosV))),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002465 (VMOVDQU32Zrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002466
2467def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002468 (v16i32 VR512:$src))),
2469 (VMOVDQU32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002470}
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002471// NoVLX patterns
2472let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002473def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8i32 VR256:$src)),
2474 (VMOVDQU32Zmrk addr:$ptr,
2475 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)),
2476 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256:$src, sub_ymm))>;
2477
2478def: Pat<(v8i32 (masked_load addr:$ptr, VK8WM:$mask, undef)),
2479 (v8i32 (EXTRACT_SUBREG (v16i32 (VMOVDQU32Zrmkz
2480 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002481}
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002482
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002483// Move Int Doubleword to Packed Double Int
2484//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002485def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002486 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002487 [(set VR128X:$dst,
2488 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
2489 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002490def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002491 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002492 [(set VR128X:$dst,
2493 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
2494 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002495def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002496 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002497 [(set VR128X:$dst,
2498 (v2i64 (scalar_to_vector GR64:$src)))],
2499 IIC_SSE_MOVDQ>, EVEX, VEX_W, VEX_LIG;
Craig Topper88adf2a2013-10-12 05:41:08 +00002500let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002501def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002502 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002503 [(set FR64:$dst, (bitconvert GR64:$src))],
2504 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002505def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002506 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002507 [(set GR64:$dst, (bitconvert FR64:$src))],
2508 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002509}
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002510def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002511 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002512 [(store (i64 (bitconvert FR64:$src)), addr:$dst)],
2513 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
2514 EVEX_CD8<64, CD8VT1>;
2515
2516// Move Int Doubleword to Single Scalar
2517//
Craig Topper88adf2a2013-10-12 05:41:08 +00002518let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002519def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002520 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002521 [(set FR32X:$dst, (bitconvert GR32:$src))],
2522 IIC_SSE_MOVDQ>, EVEX, VEX_LIG;
2523
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002524def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002525 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002526 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
2527 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002528}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002529
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002530// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002531//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002532def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002533 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002534 [(set GR32:$dst, (vector_extract (v4i32 VR128X:$src),
2535 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
2536 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002537def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002538 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002539 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002540 [(store (i32 (vector_extract (v4i32 VR128X:$src),
2541 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
2542 EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
2543
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002544// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002545//
2546def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002547 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002548 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
2549 (iPTR 0)))],
Craig Topperae11aed2014-01-14 07:41:20 +00002550 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_LIG, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002551 Requires<[HasAVX512, In64BitMode]>;
2552
Elena Demikhovsky85aeffa2013-10-03 12:03:26 +00002553def VMOVPQIto64Zmr : I<0xD6, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002554 (ins i64mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002555 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002556 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
2557 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topperae11aed2014-01-14 07:41:20 +00002558 EVEX, PD, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002559 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
2560
2561// Move Scalar Single to Double Int
2562//
Craig Topper88adf2a2013-10-12 05:41:08 +00002563let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002564def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002565 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002566 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002567 [(set GR32:$dst, (bitconvert FR32X:$src))],
2568 IIC_SSE_MOVD_ToGP>, EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002569def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002570 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002571 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002572 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
2573 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002574}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002575
2576// Move Quadword Int to Packed Quadword Int
2577//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002578def VMOVQI2PQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002579 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002580 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002581 [(set VR128X:$dst,
2582 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
2583 EVEX, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
2584
2585//===----------------------------------------------------------------------===//
2586// AVX-512 MOVSS, MOVSD
2587//===----------------------------------------------------------------------===//
2588
Michael Liao5bf95782014-12-04 05:20:33 +00002589multiclass avx512_move_scalar <string asm, RegisterClass RC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002590 SDNode OpNode, ValueType vt,
2591 X86MemOperand x86memop, PatFrag mem_pat> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002592 let hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00002593 def rr : SI<0x10, MRMSrcReg, (outs VR128X:$dst), (ins VR128X:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002594 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002595 [(set VR128X:$dst, (vt (OpNode VR128X:$src1,
2596 (scalar_to_vector RC:$src2))))],
2597 IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002598 let Constraints = "$src1 = $dst" in
2599 def rrk : SI<0x10, MRMSrcReg, (outs VR128X:$dst),
2600 (ins VR128X:$src1, VK1WM:$mask, RC:$src2, RC:$src3),
2601 !strconcat(asm,
Craig Topperedb09112014-11-25 20:11:23 +00002602 "\t{$src3, $src2, $dst {${mask}}|$dst {${mask}}, $src2, $src3}"),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002603 [], IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002604 def rm : SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002605 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002606 [(set RC:$dst, (mem_pat addr:$src))], IIC_SSE_MOV_S_RM>,
2607 EVEX, VEX_LIG;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002608 let mayStore = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002609 def mr: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002610 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002611 [(store RC:$src, addr:$dst)], IIC_SSE_MOV_S_MR>,
2612 EVEX, VEX_LIG;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002613 def mrk: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, VK1WM:$mask, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002614 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002615 [], IIC_SSE_MOV_S_MR>,
2616 EVEX, VEX_LIG, EVEX_K;
2617 } // mayStore
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002618 } //hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002619}
2620
2621let ExeDomain = SSEPackedSingle in
Elena Demikhovskycf088092013-12-11 14:31:04 +00002622defm VMOVSSZ : avx512_move_scalar<"movss", FR32X, X86Movss, v4f32, f32mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002623 loadf32>, XS, EVEX_CD8<32, CD8VT1>;
2624
2625let ExeDomain = SSEPackedDouble in
Elena Demikhovskycf088092013-12-11 14:31:04 +00002626defm VMOVSDZ : avx512_move_scalar<"movsd", FR64X, X86Movsd, v2f64, f64mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002627 loadf64>, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
2628
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002629def : Pat<(f32 (X86select VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
2630 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
2631 VK1WM:$mask, (f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
2632
2633def : Pat<(f64 (X86select VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
2634 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
2635 VK1WM:$mask, (f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002636
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002637def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
2638 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
2639 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2640
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002641// For the disassembler
Craig Topper3484fc22014-01-05 04:17:28 +00002642let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002643 def VMOVSSZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
2644 (ins VR128X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002645 "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002646 IIC_SSE_MOV_S_RR>,
2647 XS, EVEX_4V, VEX_LIG;
2648 def VMOVSDZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
2649 (ins VR128X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002650 "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002651 IIC_SSE_MOV_S_RR>,
2652 XD, EVEX_4V, VEX_LIG, VEX_W;
2653}
2654
2655let Predicates = [HasAVX512] in {
2656 let AddedComplexity = 15 in {
2657 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
2658 // MOVS{S,D} to the lower bits.
2659 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
2660 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
2661 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
2662 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2663 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
2664 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2665 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
2666 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
2667
2668 // Move low f32 and clear high bits.
2669 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
2670 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00002671 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002672 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
2673 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
2674 (SUBREG_TO_REG (i32 0),
2675 (VMOVSSZrr (v4i32 (V_SET0)),
2676 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
2677 }
2678
2679 let AddedComplexity = 20 in {
2680 // MOVSSrm zeros the high parts of the register; represent this
2681 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2682 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
2683 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2684 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
2685 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2686 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
2687 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2688
2689 // MOVSDrm zeros the high parts of the register; represent this
2690 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2691 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
2692 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2693 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
2694 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2695 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
2696 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2697 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
2698 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2699 def : Pat<(v2f64 (X86vzload addr:$src)),
2700 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2701
2702 // Represent the same patterns above but in the form they appear for
2703 // 256-bit types
2704 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
2705 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00002706 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002707 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
2708 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
2709 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
2710 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
2711 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
2712 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
2713 }
2714 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
2715 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
2716 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
2717 FR32X:$src)), sub_xmm)>;
2718 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
2719 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
2720 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
2721 FR64X:$src)), sub_xmm)>;
2722 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
2723 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00002724 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002725
2726 // Move low f64 and clear high bits.
2727 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
2728 (SUBREG_TO_REG (i32 0),
2729 (VMOVSDZrr (v2f64 (V_SET0)),
2730 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
2731
2732 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
2733 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
2734 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
2735
2736 // Extract and store.
2737 def : Pat<(store (f32 (vector_extract (v4f32 VR128X:$src), (iPTR 0))),
2738 addr:$dst),
2739 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
2740 def : Pat<(store (f64 (vector_extract (v2f64 VR128X:$src), (iPTR 0))),
2741 addr:$dst),
2742 (VMOVSDZmr addr:$dst, (COPY_TO_REGCLASS (v2f64 VR128X:$src), FR64X))>;
2743
2744 // Shuffle with VMOVSS
2745 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
2746 (VMOVSSZrr (v4i32 VR128X:$src1),
2747 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
2748 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
2749 (VMOVSSZrr (v4f32 VR128X:$src1),
2750 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
2751
2752 // 256-bit variants
2753 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
2754 (SUBREG_TO_REG (i32 0),
2755 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
2756 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
2757 sub_xmm)>;
2758 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
2759 (SUBREG_TO_REG (i32 0),
2760 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
2761 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
2762 sub_xmm)>;
2763
2764 // Shuffle with VMOVSD
2765 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
2766 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2767 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
2768 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2769 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
2770 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2771 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
2772 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2773
2774 // 256-bit variants
2775 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
2776 (SUBREG_TO_REG (i32 0),
2777 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
2778 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
2779 sub_xmm)>;
2780 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
2781 (SUBREG_TO_REG (i32 0),
2782 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
2783 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
2784 sub_xmm)>;
2785
2786 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
2787 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2788 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
2789 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2790 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
2791 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2792 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
2793 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2794}
2795
2796let AddedComplexity = 15 in
2797def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
2798 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002799 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00002800 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002801 (v2i64 VR128X:$src))))],
2802 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
2803
2804let AddedComplexity = 20 in
2805def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
2806 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002807 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002808 [(set VR128X:$dst, (v2i64 (X86vzmovl
2809 (loadv2i64 addr:$src))))],
2810 IIC_SSE_MOVDQ>, EVEX, VEX_W,
2811 EVEX_CD8<8, CD8VT8>;
2812
2813let Predicates = [HasAVX512] in {
2814 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
2815 let AddedComplexity = 20 in {
2816 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
2817 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00002818 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
2819 (VMOV64toPQIZrr GR64:$src)>;
2820 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
2821 (VMOVDI2PDIZrr GR32:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00002822
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002823 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
2824 (VMOVDI2PDIZrm addr:$src)>;
2825 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
2826 (VMOVDI2PDIZrm addr:$src)>;
2827 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
2828 (VMOVZPQILo2PQIZrm addr:$src)>;
2829 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
2830 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00002831 def : Pat<(v2i64 (X86vzload addr:$src)),
2832 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002833 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00002834
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002835 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
2836 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
2837 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
2838 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
2839 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
2840 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
2841 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
2842}
2843
2844def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
2845 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
2846
2847def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
2848 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
2849
2850def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
2851 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
2852
2853def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
2854 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
2855
2856//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00002857// AVX-512 - Non-temporals
2858//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00002859let SchedRW = [WriteLoad] in {
2860 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
2861 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
2862 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
2863 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
2864 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00002865
Robert Khasanoved882972014-08-13 10:46:00 +00002866 let Predicates = [HasAVX512, HasVLX] in {
2867 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
2868 (ins i256mem:$src),
2869 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
2870 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
2871 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00002872
Robert Khasanoved882972014-08-13 10:46:00 +00002873 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
2874 (ins i128mem:$src),
2875 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
2876 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
2877 EVEX_CD8<64, CD8VF>;
2878 }
Adam Nemetefd07852014-06-18 16:51:10 +00002879}
2880
Robert Khasanoved882972014-08-13 10:46:00 +00002881multiclass avx512_movnt<bits<8> opc, string OpcodeStr, PatFrag st_frag,
2882 ValueType OpVT, RegisterClass RC, X86MemOperand memop,
2883 Domain d, InstrItinClass itin = IIC_SSE_MOVNT> {
2884 let SchedRW = [WriteStore], mayStore = 1,
2885 AddedComplexity = 400 in
2886 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins memop:$dst, RC:$src),
2887 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2888 [(st_frag (OpVT RC:$src), addr:$dst)], d, itin>, EVEX;
2889}
2890
2891multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr, PatFrag st_frag,
2892 string elty, string elsz, string vsz512,
2893 string vsz256, string vsz128, Domain d,
2894 Predicate prd, InstrItinClass itin = IIC_SSE_MOVNT> {
2895 let Predicates = [prd] in
2896 defm Z : avx512_movnt<opc, OpcodeStr, st_frag,
2897 !cast<ValueType>("v"##vsz512##elty##elsz), VR512,
2898 !cast<X86MemOperand>(elty##"512mem"), d, itin>,
2899 EVEX_V512;
2900
2901 let Predicates = [prd, HasVLX] in {
2902 defm Z256 : avx512_movnt<opc, OpcodeStr, st_frag,
2903 !cast<ValueType>("v"##vsz256##elty##elsz), VR256X,
2904 !cast<X86MemOperand>(elty##"256mem"), d, itin>,
2905 EVEX_V256;
2906
2907 defm Z128 : avx512_movnt<opc, OpcodeStr, st_frag,
2908 !cast<ValueType>("v"##vsz128##elty##elsz), VR128X,
2909 !cast<X86MemOperand>(elty##"128mem"), d, itin>,
2910 EVEX_V128;
2911 }
2912}
2913
2914defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", alignednontemporalstore,
2915 "i", "64", "8", "4", "2", SSEPackedInt,
2916 HasAVX512>, PD, EVEX_CD8<64, CD8VF>;
2917
2918defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", alignednontemporalstore,
2919 "f", "64", "8", "4", "2", SSEPackedDouble,
2920 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2921
2922defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", alignednontemporalstore,
2923 "f", "32", "16", "8", "4", SSEPackedSingle,
2924 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2925
Adam Nemet7f62b232014-06-10 16:39:53 +00002926//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002927// AVX-512 - Integer arithmetic
2928//
2929multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00002930 X86VectorVTInfo _, OpndItins itins,
2931 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00002932 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00002933 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
2934 "$src2, $src1", "$src1, $src2",
2935 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00002936 "", itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00002937 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002938
Robert Khasanov545d1b72014-10-14 14:36:19 +00002939 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00002940 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00002941 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
2942 "$src2, $src1", "$src1, $src2",
2943 (_.VT (OpNode _.RC:$src1,
2944 (bitconvert (_.LdFrag addr:$src2)))),
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00002945 "", itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00002946 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00002947}
2948
2949multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
2950 X86VectorVTInfo _, OpndItins itins,
2951 bit IsCommutable = 0> :
2952 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
2953 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00002954 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00002955 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
2956 "${src2}"##_.BroadcastStr##", $src1",
2957 "$src1, ${src2}"##_.BroadcastStr,
2958 (_.VT (OpNode _.RC:$src1,
2959 (X86VBroadcast
2960 (_.ScalarLdFrag addr:$src2)))),
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00002961 "", itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00002962 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002963}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002964
Robert Khasanovd5b14f72014-10-09 08:38:48 +00002965multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
2966 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
2967 Predicate prd, bit IsCommutable = 0> {
2968 let Predicates = [prd] in
2969 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
2970 IsCommutable>, EVEX_V512;
2971
2972 let Predicates = [prd, HasVLX] in {
2973 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
2974 IsCommutable>, EVEX_V256;
2975 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
2976 IsCommutable>, EVEX_V128;
2977 }
2978}
2979
Robert Khasanov545d1b72014-10-14 14:36:19 +00002980multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
2981 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
2982 Predicate prd, bit IsCommutable = 0> {
2983 let Predicates = [prd] in
2984 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
2985 IsCommutable>, EVEX_V512;
2986
2987 let Predicates = [prd, HasVLX] in {
2988 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
2989 IsCommutable>, EVEX_V256;
2990 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
2991 IsCommutable>, EVEX_V128;
2992 }
2993}
2994
2995multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
2996 OpndItins itins, Predicate prd,
2997 bit IsCommutable = 0> {
2998 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
2999 itins, prd, IsCommutable>,
3000 VEX_W, EVEX_CD8<64, CD8VF>;
3001}
3002
3003multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3004 OpndItins itins, Predicate prd,
3005 bit IsCommutable = 0> {
3006 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3007 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3008}
3009
3010multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3011 OpndItins itins, Predicate prd,
3012 bit IsCommutable = 0> {
3013 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3014 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3015}
3016
3017multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3018 OpndItins itins, Predicate prd,
3019 bit IsCommutable = 0> {
3020 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3021 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3022}
3023
3024multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3025 SDNode OpNode, OpndItins itins, Predicate prd,
3026 bit IsCommutable = 0> {
3027 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr, OpNode, itins, prd,
3028 IsCommutable>;
3029
3030 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr, OpNode, itins, prd,
3031 IsCommutable>;
3032}
3033
3034multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3035 SDNode OpNode, OpndItins itins, Predicate prd,
3036 bit IsCommutable = 0> {
3037 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr, OpNode, itins, prd,
3038 IsCommutable>;
3039
3040 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr, OpNode, itins, prd,
3041 IsCommutable>;
3042}
3043
3044multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3045 bits<8> opc_d, bits<8> opc_q,
3046 string OpcodeStr, SDNode OpNode,
3047 OpndItins itins, bit IsCommutable = 0> {
3048 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3049 itins, HasAVX512, IsCommutable>,
3050 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3051 itins, HasBWI, IsCommutable>;
3052}
3053
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003054multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
3055 SDNode OpNode,X86VectorVTInfo _Src,
3056 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
3057 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
3058 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
3059 "$src2, $src1","$src1, $src2",
3060 (_Dst.VT (OpNode
3061 (_Src.VT _Src.RC:$src1),
3062 (_Src.VT _Src.RC:$src2))),
3063 "",itins.rr, IsCommutable>,
3064 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003065 let mayLoad = 1 in {
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003066 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3067 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3068 "$src2, $src1", "$src1, $src2",
3069 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3070 (bitconvert (_Src.LdFrag addr:$src2)))),
3071 "", itins.rm>,
3072 AVX512BIBase, EVEX_4V;
3073
3074 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3075 (ins _Src.RC:$src1, _Dst.ScalarMemOp:$src2),
3076 OpcodeStr,
3077 "${src2}"##_Dst.BroadcastStr##", $src1",
3078 "$src1, ${src2}"##_Dst.BroadcastStr,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003079 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003080 (_Dst.VT (X86VBroadcast
3081 (_Dst.ScalarLdFrag addr:$src2)))))),
3082 "", itins.rm>,
3083 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003084 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003085}
3086
Robert Khasanov545d1b72014-10-14 14:36:19 +00003087defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3088 SSE_INTALU_ITINS_P, 1>;
3089defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3090 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003091defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3092 SSE_INTALU_ITINS_P, HasBWI, 1>;
3093defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3094 SSE_INTALU_ITINS_P, HasBWI, 0>;
3095defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
3096 SSE_INTALU_ITINS_P, HasBWI, 1>;
3097defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
3098 SSE_INTALU_ITINS_P, HasBWI, 0>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003099defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmull", mul,
3100 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
3101defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmull", mul,
3102 SSE_INTALU_ITINS_P, HasBWI, 1>;
Robert Khasanov1a77f662014-10-14 15:13:56 +00003103defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmull", mul,
3104 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003105
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003106
3107multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
3108 SDNode OpNode, bit IsCommutable = 0> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003109
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003110 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3111 v16i32_info, v8i64_info, IsCommutable>,
3112 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3113 let Predicates = [HasVLX] in {
3114 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3115 v8i32x_info, v4i64x_info, IsCommutable>,
3116 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
3117 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3118 v4i32x_info, v2i64x_info, IsCommutable>,
3119 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3120 }
3121}
3122
3123defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
3124 X86pmuldq, 1>,T8PD;
3125defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
3126 X86pmuludq, 1>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003127
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003128multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3129 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
3130 let mayLoad = 1 in {
3131 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3132 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
3133 OpcodeStr,
3134 "${src2}"##_Src.BroadcastStr##", $src1",
3135 "$src1, ${src2}"##_Src.BroadcastStr,
3136 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3137 (_Src.VT (X86VBroadcast
3138 (_Src.ScalarLdFrag addr:$src2)))))),
3139 "">,
3140 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
3141 }
3142}
3143
3144multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3145 SDNode OpNode,X86VectorVTInfo _Src,
3146 X86VectorVTInfo _Dst> {
3147 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
3148 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
3149 "$src2, $src1","$src1, $src2",
3150 (_Dst.VT (OpNode
3151 (_Src.VT _Src.RC:$src1),
3152 (_Src.VT _Src.RC:$src2))),
3153 "">, EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
3154 let mayLoad = 1 in {
3155 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3156 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3157 "$src2, $src1", "$src1, $src2",
3158 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3159 (bitconvert (_Src.LdFrag addr:$src2)))),
3160 "">, EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
3161 }
3162}
3163
3164multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3165 SDNode OpNode> {
3166 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3167 v32i16_info>,
3168 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3169 v32i16_info>, EVEX_V512;
3170 let Predicates = [HasVLX] in {
3171 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
3172 v16i16x_info>,
3173 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
3174 v16i16x_info>, EVEX_V256;
3175 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
3176 v8i16x_info>,
3177 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
3178 v8i16x_info>, EVEX_V128;
3179 }
3180}
3181multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
3182 SDNode OpNode> {
3183 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
3184 v64i8_info>, EVEX_V512;
3185 let Predicates = [HasVLX] in {
3186 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
3187 v32i8x_info>, EVEX_V256;
3188 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
3189 v16i8x_info>, EVEX_V128;
3190 }
3191}
3192let Predicates = [HasBWI] in {
3193 defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, PD;
3194 defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, T8PD;
3195 defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase, VEX_W;
3196 defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase, VEX_W;
3197}
3198
Robert Khasanov545d1b72014-10-14 14:36:19 +00003199defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxs", X86smax,
3200 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3201defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxs", X86smax,
3202 SSE_INTALU_ITINS_P, HasBWI, 1>;
3203defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", X86smax,
3204 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003205
Robert Khasanov545d1b72014-10-14 14:36:19 +00003206defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxu", X86umax,
3207 SSE_INTALU_ITINS_P, HasBWI, 1>;
3208defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxu", X86umax,
3209 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3210defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", X86umax,
3211 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003212
Robert Khasanov545d1b72014-10-14 14:36:19 +00003213defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpmins", X86smin,
3214 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3215defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpmins", X86smin,
3216 SSE_INTALU_ITINS_P, HasBWI, 1>;
3217defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", X86smin,
3218 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003219
Robert Khasanov545d1b72014-10-14 14:36:19 +00003220defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminu", X86umin,
3221 SSE_INTALU_ITINS_P, HasBWI, 1>;
3222defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminu", X86umin,
3223 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3224defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", X86umin,
3225 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003226
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003227def : Pat <(v16i32 (int_x86_avx512_mask_pmaxs_d_512 (v16i32 VR512:$src1),
3228 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3229 (VPMAXSDZrr VR512:$src1, VR512:$src2)>;
3230def : Pat <(v16i32 (int_x86_avx512_mask_pmaxu_d_512 (v16i32 VR512:$src1),
3231 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3232 (VPMAXUDZrr VR512:$src1, VR512:$src2)>;
3233def : Pat <(v8i64 (int_x86_avx512_mask_pmaxs_q_512 (v8i64 VR512:$src1),
3234 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3235 (VPMAXSQZrr VR512:$src1, VR512:$src2)>;
3236def : Pat <(v8i64 (int_x86_avx512_mask_pmaxu_q_512 (v8i64 VR512:$src1),
3237 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3238 (VPMAXUQZrr VR512:$src1, VR512:$src2)>;
3239def : Pat <(v16i32 (int_x86_avx512_mask_pmins_d_512 (v16i32 VR512:$src1),
3240 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3241 (VPMINSDZrr VR512:$src1, VR512:$src2)>;
3242def : Pat <(v16i32 (int_x86_avx512_mask_pminu_d_512 (v16i32 VR512:$src1),
3243 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3244 (VPMINUDZrr VR512:$src1, VR512:$src2)>;
3245def : Pat <(v8i64 (int_x86_avx512_mask_pmins_q_512 (v8i64 VR512:$src1),
3246 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3247 (VPMINSQZrr VR512:$src1, VR512:$src2)>;
3248def : Pat <(v8i64 (int_x86_avx512_mask_pminu_q_512 (v8i64 VR512:$src1),
3249 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3250 (VPMINUQZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003251//===----------------------------------------------------------------------===//
3252// AVX-512 - Unpack Instructions
3253//===----------------------------------------------------------------------===//
3254
3255multiclass avx512_unpack_fp<bits<8> opc, SDNode OpNode, ValueType vt,
3256 PatFrag mem_frag, RegisterClass RC,
3257 X86MemOperand x86memop, string asm,
3258 Domain d> {
3259 def rr : AVX512PI<opc, MRMSrcReg,
3260 (outs RC:$dst), (ins RC:$src1, RC:$src2),
3261 asm, [(set RC:$dst,
3262 (vt (OpNode RC:$src1, RC:$src2)))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00003263 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003264 def rm : AVX512PI<opc, MRMSrcMem,
3265 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
3266 asm, [(set RC:$dst,
3267 (vt (OpNode RC:$src1,
3268 (bitconvert (mem_frag addr:$src2)))))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00003269 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003270}
3271
Craig Topper820d4922015-02-09 04:04:50 +00003272defm VUNPCKHPSZ: avx512_unpack_fp<0x15, X86Unpckh, v16f32, loadv8f64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003273 VR512, f512mem, "vunpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00003274 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00003275defm VUNPCKHPDZ: avx512_unpack_fp<0x15, X86Unpckh, v8f64, loadv8f64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003276 VR512, f512mem, "vunpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00003277 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00003278defm VUNPCKLPSZ: avx512_unpack_fp<0x14, X86Unpckl, v16f32, loadv8f64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003279 VR512, f512mem, "vunpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00003280 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00003281defm VUNPCKLPDZ: avx512_unpack_fp<0x14, X86Unpckl, v8f64, loadv8f64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003282 VR512, f512mem, "vunpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00003283 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003284
3285multiclass avx512_unpack_int<bits<8> opc, string OpcodeStr, SDNode OpNode,
3286 ValueType OpVT, RegisterClass RC, PatFrag memop_frag,
3287 X86MemOperand x86memop> {
3288 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
3289 (ins RC:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003290 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00003291 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (OpVT RC:$src2))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003292 IIC_SSE_UNPCK>, EVEX_4V;
3293 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3294 (ins RC:$src1, x86memop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003295 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003296 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1),
3297 (bitconvert (memop_frag addr:$src2)))))],
3298 IIC_SSE_UNPCK>, EVEX_4V;
3299}
3300defm VPUNPCKLDQZ : avx512_unpack_int<0x62, "vpunpckldq", X86Unpckl, v16i32,
Craig Topper820d4922015-02-09 04:04:50 +00003301 VR512, loadv16i32, i512mem>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003302 EVEX_CD8<32, CD8VF>;
3303defm VPUNPCKLQDQZ : avx512_unpack_int<0x6C, "vpunpcklqdq", X86Unpckl, v8i64,
Craig Topper820d4922015-02-09 04:04:50 +00003304 VR512, loadv8i64, i512mem>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003305 VEX_W, EVEX_CD8<64, CD8VF>;
3306defm VPUNPCKHDQZ : avx512_unpack_int<0x6A, "vpunpckhdq", X86Unpckh, v16i32,
Craig Topper820d4922015-02-09 04:04:50 +00003307 VR512, loadv16i32, i512mem>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003308 EVEX_CD8<32, CD8VF>;
3309defm VPUNPCKHQDQZ : avx512_unpack_int<0x6D, "vpunpckhqdq", X86Unpckh, v8i64,
Craig Topper820d4922015-02-09 04:04:50 +00003310 VR512, loadv8i64, i512mem>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003311 VEX_W, EVEX_CD8<64, CD8VF>;
3312//===----------------------------------------------------------------------===//
3313// AVX-512 - PSHUFD
3314//
3315
3316multiclass avx512_pshuf_imm<bits<8> opc, string OpcodeStr, RegisterClass RC,
Michael Liao5bf95782014-12-04 05:20:33 +00003317 SDNode OpNode, PatFrag mem_frag,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003318 X86MemOperand x86memop, ValueType OpVT> {
3319 def ri : AVX512Ii8<opc, MRMSrcReg, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003320 (ins RC:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003321 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003322 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003323 [(set RC:$dst,
3324 (OpVT (OpNode RC:$src1, (i8 imm:$src2))))]>,
3325 EVEX;
3326 def mi : AVX512Ii8<opc, MRMSrcMem, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003327 (ins x86memop:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003328 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003329 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003330 [(set RC:$dst,
3331 (OpVT (OpNode (mem_frag addr:$src1),
3332 (i8 imm:$src2))))]>, EVEX;
3333}
3334
Craig Topper820d4922015-02-09 04:04:50 +00003335defm VPSHUFDZ : avx512_pshuf_imm<0x70, "vpshufd", VR512, X86PShufd, loadv16i32,
Craig Topperae11aed2014-01-14 07:41:20 +00003336 i512mem, v16i32>, PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003337
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003338//===----------------------------------------------------------------------===//
3339// AVX-512 Logical Instructions
3340//===----------------------------------------------------------------------===//
3341
Robert Khasanov545d1b72014-10-14 14:36:19 +00003342defm VPAND : avx512_binop_rm_vl_dq<0xDB, 0xDB, "vpand", and,
3343 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3344defm VPOR : avx512_binop_rm_vl_dq<0xEB, 0xEB, "vpor", or,
3345 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3346defm VPXOR : avx512_binop_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
3347 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3348defm VPANDN : avx512_binop_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00003349 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003350
3351//===----------------------------------------------------------------------===//
3352// AVX-512 FP arithmetic
3353//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003354multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3355 SDNode OpNode, SDNode VecNode, OpndItins itins,
3356 bit IsCommutable> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003357
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003358 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3359 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3360 "$src2, $src1", "$src1, $src2",
3361 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
3362 (i32 FROUND_CURRENT)),
3363 "", itins.rr, IsCommutable>;
3364
3365 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
3366 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3367 "$src2, $src1", "$src1, $src2",
3368 (VecNode (_.VT _.RC:$src1),
3369 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
3370 (i32 FROUND_CURRENT)),
3371 "", itins.rm, IsCommutable>;
3372 let isCodeGenOnly = 1, isCommutable = IsCommutable,
3373 Predicates = [HasAVX512] in {
3374 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
3375 (ins _.FRC:$src1, _.FRC:$src2),
3376 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3377 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
3378 itins.rr>;
3379 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
3380 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
3381 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3382 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
3383 (_.ScalarLdFrag addr:$src2)))], itins.rr>;
3384 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003385}
3386
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003387multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3388 SDNode VecNode, OpndItins itins, bit IsCommutable> {
3389
3390 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3391 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
3392 "$rc, $src2, $src1", "$src1, $src2, $rc",
3393 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
3394 (i32 imm:$rc)), "", itins.rr, IsCommutable>,
3395 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003396}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003397multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3398 SDNode VecNode, OpndItins itins, bit IsCommutable> {
3399
3400 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3401 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3402 "$src2, $src1", "$src1, $src2",
3403 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
3404 (i32 FROUND_NO_EXC)), "{sae}">, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003405}
3406
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003407multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
3408 SDNode VecNode,
3409 SizeItins itins, bit IsCommutable> {
3410 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3411 itins.s, IsCommutable>,
3412 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
3413 itins.s, IsCommutable>,
3414 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3415 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3416 itins.d, IsCommutable>,
3417 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
3418 itins.d, IsCommutable>,
3419 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3420}
3421
3422multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
3423 SDNode VecNode,
3424 SizeItins itins, bit IsCommutable> {
3425 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3426 itins.s, IsCommutable>,
3427 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
3428 itins.s, IsCommutable>,
3429 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3430 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3431 itins.d, IsCommutable>,
3432 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
3433 itins.d, IsCommutable>,
3434 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3435}
3436defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
3437defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_ALU_ITINS_S, 1>;
3438defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
3439defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_ALU_ITINS_S, 0>;
3440defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 1>;
3441defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 1>;
3442
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003443multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003444 X86VectorVTInfo _, bit IsCommutable> {
3445 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3446 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3447 "$src2, $src1", "$src1, $src2",
3448 (_.VT (OpNode _.RC:$src1, _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003449 let mayLoad = 1 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003450 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3451 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3452 "$src2, $src1", "$src1, $src2",
3453 (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>, EVEX_4V;
3454 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3455 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3456 "${src2}"##_.BroadcastStr##", $src1",
3457 "$src1, ${src2}"##_.BroadcastStr,
3458 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3459 (_.ScalarLdFrag addr:$src2))))>,
3460 EVEX_4V, EVEX_B;
3461 }//let mayLoad = 1
3462}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003463
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003464multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
3465 X86VectorVTInfo _, bit IsCommutable> {
3466 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3467 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
3468 "$rc, $src2, $src1", "$src1, $src2, $rc",
3469 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
3470 EVEX_4V, EVEX_B, EVEX_RC;
3471}
3472
3473multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003474 bit IsCommutable = 0> {
3475 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
3476 IsCommutable>, EVEX_V512, PS,
3477 EVEX_CD8<32, CD8VF>;
3478 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
3479 IsCommutable>, EVEX_V512, PD, VEX_W,
3480 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003481
Robert Khasanov595e5982014-10-29 15:43:02 +00003482 // Define only if AVX512VL feature is present.
3483 let Predicates = [HasVLX] in {
3484 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
3485 IsCommutable>, EVEX_V128, PS,
3486 EVEX_CD8<32, CD8VF>;
3487 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
3488 IsCommutable>, EVEX_V256, PS,
3489 EVEX_CD8<32, CD8VF>;
3490 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
3491 IsCommutable>, EVEX_V128, PD, VEX_W,
3492 EVEX_CD8<64, CD8VF>;
3493 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
3494 IsCommutable>, EVEX_V256, PD, VEX_W,
3495 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003496 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003497}
3498
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003499multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
3500 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info, 0>,
3501 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
3502 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info, 0>,
3503 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3504}
3505
3506defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, 1>,
3507 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
3508defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, 1>,
3509 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
3510defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub>,
3511 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
3512defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv>,
3513 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Robert Khasanov595e5982014-10-29 15:43:02 +00003514defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, 1>;
3515defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, 1>;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003516let Predicates = [HasDQI] in {
3517 defm VAND : avx512_fp_binop_p<0x54, "vand", X86fand, 1>;
3518 defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, 0>;
3519 defm VOR : avx512_fp_binop_p<0x56, "vor", X86for, 1>;
3520 defm VXOR : avx512_fp_binop_p<0x57, "vxor", X86fxor, 1>;
3521}
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003522def : Pat<(v16f32 (int_x86_avx512_mask_max_ps_512 (v16f32 VR512:$src1),
3523 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
3524 (i16 -1), FROUND_CURRENT)),
3525 (VMAXPSZrr VR512:$src1, VR512:$src2)>;
3526
3527def : Pat<(v8f64 (int_x86_avx512_mask_max_pd_512 (v8f64 VR512:$src1),
3528 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
3529 (i8 -1), FROUND_CURRENT)),
3530 (VMAXPDZrr VR512:$src1, VR512:$src2)>;
3531
3532def : Pat<(v16f32 (int_x86_avx512_mask_min_ps_512 (v16f32 VR512:$src1),
3533 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
3534 (i16 -1), FROUND_CURRENT)),
3535 (VMINPSZrr VR512:$src1, VR512:$src2)>;
3536
3537def : Pat<(v8f64 (int_x86_avx512_mask_min_pd_512 (v8f64 VR512:$src1),
3538 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
3539 (i8 -1), FROUND_CURRENT)),
3540 (VMINPDZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003541//===----------------------------------------------------------------------===//
3542// AVX-512 VPTESTM instructions
3543//===----------------------------------------------------------------------===//
3544
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003545multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
3546 X86VectorVTInfo _> {
3547 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
3548 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3549 "$src2, $src1", "$src1, $src2",
3550 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
3551 EVEX_4V;
3552 let mayLoad = 1 in
3553 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3554 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3555 "$src2, $src1", "$src1, $src2",
3556 (OpNode (_.VT _.RC:$src1),
3557 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
3558 EVEX_4V,
3559 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003560}
3561
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003562multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3563 X86VectorVTInfo _> {
3564 let mayLoad = 1 in
3565 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3566 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3567 "${src2}"##_.BroadcastStr##", $src1",
3568 "$src1, ${src2}"##_.BroadcastStr,
3569 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
3570 (_.ScalarLdFrag addr:$src2))))>,
3571 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003572}
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003573multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
3574 AVX512VLVectorVTInfo _> {
3575 let Predicates = [HasAVX512] in
3576 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
3577 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
3578
3579 let Predicates = [HasAVX512, HasVLX] in {
3580 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
3581 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
3582 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
3583 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
3584 }
3585}
3586
3587multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
3588 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
3589 avx512vl_i32_info>;
3590 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
3591 avx512vl_i64_info>, VEX_W;
3592}
3593
3594multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
3595 SDNode OpNode> {
3596 let Predicates = [HasBWI] in {
3597 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
3598 EVEX_V512, VEX_W;
3599 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
3600 EVEX_V512;
3601 }
3602 let Predicates = [HasVLX, HasBWI] in {
3603
3604 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
3605 EVEX_V256, VEX_W;
3606 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
3607 EVEX_V128, VEX_W;
3608 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
3609 EVEX_V256;
3610 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
3611 EVEX_V128;
3612 }
3613}
3614
3615multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
3616 SDNode OpNode> :
3617 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
3618 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
3619
3620defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
3621defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003622
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003623def : Pat <(i16 (int_x86_avx512_mask_ptestm_d_512 (v16i32 VR512:$src1),
3624 (v16i32 VR512:$src2), (i16 -1))),
3625 (COPY_TO_REGCLASS (VPTESTMDZrr VR512:$src1, VR512:$src2), GR16)>;
3626
3627def : Pat <(i8 (int_x86_avx512_mask_ptestm_q_512 (v8i64 VR512:$src1),
3628 (v8i64 VR512:$src2), (i8 -1))),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00003629 (COPY_TO_REGCLASS (VPTESTMQZrr VR512:$src1, VR512:$src2), GR8)>;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003630
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003631//===----------------------------------------------------------------------===//
3632// AVX-512 Shift instructions
3633//===----------------------------------------------------------------------===//
3634multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00003635 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Cameron McInally04400442014-11-14 15:43:00 +00003636 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003637 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003638 "$src2, $src1", "$src1, $src2",
3639 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
3640 " ", SSE_INTSHIFT_ITINS_P.rr>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003641 let mayLoad = 1 in
Cameron McInally04400442014-11-14 15:43:00 +00003642 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003643 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003644 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003645 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
3646 (i8 imm:$src2))),
Cameron McInally04400442014-11-14 15:43:00 +00003647 " ", SSE_INTSHIFT_ITINS_P.rm>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003648}
3649
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003650multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
3651 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
3652 let mayLoad = 1 in
3653 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
3654 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
3655 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
3656 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
3657 " ", SSE_INTSHIFT_ITINS_P.rm>, AVX512BIi8Base, EVEX_4V, EVEX_B;
3658}
3659
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003660multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003661 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003662 // src2 is always 128-bit
3663 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3664 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
3665 "$src2, $src1", "$src1, $src2",
3666 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
3667 " ", SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
3668 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3669 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
3670 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00003671 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003672 " ", SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
3673 EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003674}
3675
Cameron McInally5fb084e2014-12-11 17:13:05 +00003676multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003677 ValueType SrcVT, PatFrag bc_frag,
3678 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
3679 let Predicates = [prd] in
3680 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
3681 VTInfo.info512>, EVEX_V512,
3682 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
3683 let Predicates = [prd, HasVLX] in {
3684 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
3685 VTInfo.info256>, EVEX_V256,
3686 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
3687 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
3688 VTInfo.info128>, EVEX_V128,
3689 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
3690 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003691}
3692
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003693multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
3694 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00003695 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003696 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00003697 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003698 avx512vl_i64_info, HasAVX512>, VEX_W;
3699 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
3700 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003701}
3702
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003703multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
3704 string OpcodeStr, SDNode OpNode,
3705 AVX512VLVectorVTInfo VTInfo> {
3706 let Predicates = [HasAVX512] in
3707 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3708 VTInfo.info512>,
3709 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
3710 VTInfo.info512>, EVEX_V512;
3711 let Predicates = [HasAVX512, HasVLX] in {
3712 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3713 VTInfo.info256>,
3714 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
3715 VTInfo.info256>, EVEX_V256;
3716 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3717 VTInfo.info128>,
3718 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
3719 VTInfo.info128>, EVEX_V128;
3720 }
3721}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003722
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003723multiclass avx512_shift_rmi_w<bits<8> opcw,
3724 Format ImmFormR, Format ImmFormM,
3725 string OpcodeStr, SDNode OpNode> {
3726 let Predicates = [HasBWI] in
3727 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3728 v32i16_info>, EVEX_V512;
3729 let Predicates = [HasVLX, HasBWI] in {
3730 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3731 v16i16x_info>, EVEX_V256;
3732 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3733 v8i16x_info>, EVEX_V128;
3734 }
3735}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003736
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003737multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
3738 Format ImmFormR, Format ImmFormM,
3739 string OpcodeStr, SDNode OpNode> {
3740 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
3741 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
3742 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
3743 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
3744}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003745
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003746defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
3747 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>;
3748
3749defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
3750 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>;
3751
3752defm VPSRA : avx512_shift_rmi_dq<0x72, 0x73, MRM4r, MRM4m, "vpsra", X86vsrai>,
3753 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>;
3754
Elena Demikhovsky5d06b4c2015-03-12 07:28:41 +00003755defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", rotr>;
3756defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", rotl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003757
3758defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
3759defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
3760defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003761
3762//===-------------------------------------------------------------------===//
3763// Variable Bit Shifts
3764//===-------------------------------------------------------------------===//
3765multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00003766 X86VectorVTInfo _> {
3767 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3768 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3769 "$src2, $src1", "$src1, $src2",
3770 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
3771 " ", SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003772 let mayLoad = 1 in
Cameron McInally5fb084e2014-12-11 17:13:05 +00003773 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3774 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3775 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00003776 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src2))),
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003777 " ", SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
3778 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003779}
3780
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003781multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3782 X86VectorVTInfo _> {
3783 let mayLoad = 1 in
3784 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3785 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3786 "${src2}"##_.BroadcastStr##", $src1",
3787 "$src1, ${src2}"##_.BroadcastStr,
3788 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3789 (_.ScalarLdFrag addr:$src2))))),
3790 " ", SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
3791 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
3792}
Cameron McInally5fb084e2014-12-11 17:13:05 +00003793multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
3794 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003795 let Predicates = [HasAVX512] in
3796 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
3797 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
3798
3799 let Predicates = [HasAVX512, HasVLX] in {
3800 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
3801 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
3802 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
3803 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
3804 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00003805}
3806
3807multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
3808 SDNode OpNode> {
3809 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003810 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00003811 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003812 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00003813}
3814
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003815multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
3816 SDNode OpNode> {
3817 let Predicates = [HasBWI] in
3818 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
3819 EVEX_V512, VEX_W;
3820 let Predicates = [HasVLX, HasBWI] in {
3821
3822 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
3823 EVEX_V256, VEX_W;
3824 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
3825 EVEX_V128, VEX_W;
3826 }
3827}
3828
3829defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
3830 avx512_var_shift_w<0x12, "vpsllvw", shl>;
3831defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
3832 avx512_var_shift_w<0x11, "vpsravw", sra>;
3833defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
3834 avx512_var_shift_w<0x10, "vpsrlvw", srl>;
3835defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
3836defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003837
3838//===----------------------------------------------------------------------===//
3839// AVX-512 - MOVDDUP
3840//===----------------------------------------------------------------------===//
3841
Michael Liao5bf95782014-12-04 05:20:33 +00003842multiclass avx512_movddup<string OpcodeStr, RegisterClass RC, ValueType VT,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003843 X86MemOperand x86memop, PatFrag memop_frag> {
3844def rr : AVX512PDI<0x12, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003845 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003846 [(set RC:$dst, (VT (X86Movddup RC:$src)))]>, EVEX;
3847def rm : AVX512PDI<0x12, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003848 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003849 [(set RC:$dst,
3850 (VT (X86Movddup (memop_frag addr:$src))))]>, EVEX;
3851}
3852
Craig Topper820d4922015-02-09 04:04:50 +00003853defm VMOVDDUPZ : avx512_movddup<"vmovddup", VR512, v8f64, f512mem, loadv8f64>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003854 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3855def : Pat<(X86Movddup (v8f64 (scalar_to_vector (loadf64 addr:$src)))),
3856 (VMOVDDUPZrm addr:$src)>;
3857
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003858//===---------------------------------------------------------------------===//
3859// Replicate Single FP - MOVSHDUP and MOVSLDUP
3860//===---------------------------------------------------------------------===//
3861multiclass avx512_replicate_sfp<bits<8> op, SDNode OpNode, string OpcodeStr,
3862 ValueType vt, RegisterClass RC, PatFrag mem_frag,
3863 X86MemOperand x86memop> {
3864 def rr : AVX512XSI<op, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003865 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003866 [(set RC:$dst, (vt (OpNode RC:$src)))]>, EVEX;
3867 let mayLoad = 1 in
3868 def rm : AVX512XSI<op, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003869 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003870 [(set RC:$dst, (OpNode (mem_frag addr:$src)))]>, EVEX;
3871}
3872
3873defm VMOVSHDUPZ : avx512_replicate_sfp<0x16, X86Movshdup, "vmovshdup",
Craig Topper820d4922015-02-09 04:04:50 +00003874 v16f32, VR512, loadv16f32, f512mem>, EVEX_V512,
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003875 EVEX_CD8<32, CD8VF>;
3876defm VMOVSLDUPZ : avx512_replicate_sfp<0x12, X86Movsldup, "vmovsldup",
Craig Topper820d4922015-02-09 04:04:50 +00003877 v16f32, VR512, loadv16f32, f512mem>, EVEX_V512,
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003878 EVEX_CD8<32, CD8VF>;
3879
3880def : Pat<(v16i32 (X86Movshdup VR512:$src)), (VMOVSHDUPZrr VR512:$src)>;
Craig Topper820d4922015-02-09 04:04:50 +00003881def : Pat<(v16i32 (X86Movshdup (loadv16i32 addr:$src))),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003882 (VMOVSHDUPZrm addr:$src)>;
3883def : Pat<(v16i32 (X86Movsldup VR512:$src)), (VMOVSLDUPZrr VR512:$src)>;
Craig Topper820d4922015-02-09 04:04:50 +00003884def : Pat<(v16i32 (X86Movsldup (loadv16i32 addr:$src))),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003885 (VMOVSLDUPZrm addr:$src)>;
3886
3887//===----------------------------------------------------------------------===//
3888// Move Low to High and High to Low packed FP Instructions
3889//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003890def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
3891 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003892 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003893 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
3894 IIC_SSE_MOV_LH>, EVEX_4V;
3895def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
3896 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003897 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003898 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
3899 IIC_SSE_MOV_LH>, EVEX_4V;
3900
Craig Topperdbe8b7d2013-09-27 07:20:47 +00003901let Predicates = [HasAVX512] in {
3902 // MOVLHPS patterns
3903 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
3904 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
3905 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
3906 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003907
Craig Topperdbe8b7d2013-09-27 07:20:47 +00003908 // MOVHLPS patterns
3909 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
3910 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
3911}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003912
3913//===----------------------------------------------------------------------===//
3914// FMA - Fused Multiply Operations
3915//
Adam Nemet26371ce2014-10-24 00:02:55 +00003916
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003917let Constraints = "$src1 = $dst" in {
Adam Nemet26371ce2014-10-24 00:02:55 +00003918// Omitting the parameter OpNode (= null_frag) disables ISel pattern matching.
3919multiclass avx512_fma3p_rm<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3920 SDPatternOperator OpNode = null_frag> {
Adam Nemet34801422014-10-08 23:25:39 +00003921 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003922 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00003923 OpcodeStr, "$src3, $src2", "$src2, $src3",
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003924 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00003925 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003926
3927 let mayLoad = 1 in
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003928 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
3929 (ins _.RC:$src2, _.MemOp:$src3),
3930 OpcodeStr, "$src3, $src2", "$src2, $src3",
3931 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
3932 AVX512FMA3Base;
3933
3934 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
3935 (ins _.RC:$src2, _.ScalarMemOp:$src3),
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00003936 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
3937 !strconcat("$src2, ${src3}", _.BroadcastStr ),
3938 (OpNode _.RC:$src1,
3939 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003940 AVX512FMA3Base, EVEX_B;
3941 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003942} // Constraints = "$src1 = $dst"
3943
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00003944let Constraints = "$src1 = $dst" in {
3945// Omitting the parameter OpNode (= null_frag) disables ISel pattern matching.
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00003946multiclass avx512_fma3_round_rrb<bits<8> opc, string OpcodeStr,
3947 X86VectorVTInfo _,
3948 SDPatternOperator OpNode> {
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00003949 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
3950 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
3951 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
3952 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
3953 AVX512FMA3Base, EVEX_B, EVEX_RC;
3954 }
3955} // Constraints = "$src1 = $dst"
3956
3957multiclass avx512_fma3_round_forms<bits<8> opc213, string OpcodeStr,
3958 X86VectorVTInfo VTI, SDPatternOperator OpNode> {
3959 defm v213r : avx512_fma3_round_rrb<opc213, !strconcat(OpcodeStr, "213", VTI.Suffix),
3960 VTI, OpNode>, EVEX_CD8<VTI.EltSize, CD8VF>;
3961}
3962
Adam Nemet832ec5e2014-10-24 00:03:00 +00003963multiclass avx512_fma3p_forms<bits<8> opc213, bits<8> opc231,
Adam Nemet26371ce2014-10-24 00:02:55 +00003964 string OpcodeStr, X86VectorVTInfo VTI,
3965 SDPatternOperator OpNode> {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003966 defm v213r : avx512_fma3p_rm<opc213, !strconcat(OpcodeStr, "213", VTI.Suffix),
3967 VTI, OpNode>, EVEX_CD8<VTI.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003968 defm v231r : avx512_fma3p_rm<opc231, !strconcat(OpcodeStr, "231", VTI.Suffix),
3969 VTI>, EVEX_CD8<VTI.EltSize, CD8VF>;
Adam Nemet26371ce2014-10-24 00:02:55 +00003970}
3971
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003972multiclass avx512_fma3p<bits<8> opc213, bits<8> opc231,
3973 string OpcodeStr,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00003974 SDPatternOperator OpNode,
3975 SDPatternOperator OpNodeRnd> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003976let ExeDomain = SSEPackedSingle in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003977 defm NAME##PSZ : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00003978 v16f32_info, OpNode>,
3979 avx512_fma3_round_forms<opc213, OpcodeStr,
3980 v16f32_info, OpNodeRnd>, EVEX_V512;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003981 defm NAME##PSZ256 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
3982 v8f32x_info, OpNode>, EVEX_V256;
3983 defm NAME##PSZ128 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
3984 v4f32x_info, OpNode>, EVEX_V128;
3985 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003986let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003987 defm NAME##PDZ : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00003988 v8f64_info, OpNode>,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00003989 avx512_fma3_round_forms<opc213, OpcodeStr, v8f64_info,
3990 OpNodeRnd>, EVEX_V512, VEX_W;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003991 defm NAME##PDZ256 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00003992 v4f64x_info, OpNode>,
3993 EVEX_V256, VEX_W;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003994 defm NAME##PDZ128 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00003995 v2f64x_info, OpNode>,
3996 EVEX_V128, VEX_W;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003997 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003998}
3999
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004000defm VFMADD : avx512_fma3p<0xA8, 0xB8, "vfmadd", X86Fmadd, X86FmaddRnd>;
4001defm VFMSUB : avx512_fma3p<0xAA, 0xBA, "vfmsub", X86Fmsub, X86FmsubRnd>;
4002defm VFMADDSUB : avx512_fma3p<0xA6, 0xB6, "vfmaddsub", X86Fmaddsub, X86FmaddsubRnd>;
4003defm VFMSUBADD : avx512_fma3p<0xA7, 0xB7, "vfmsubadd", X86Fmsubadd, X86FmsubaddRnd>;
4004defm VFNMADD : avx512_fma3p<0xAC, 0xBC, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
4005defm VFNMSUB : avx512_fma3p<0xAE, 0xBE, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004006
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004007let Constraints = "$src1 = $dst" in {
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004008multiclass avx512_fma3p_m132<bits<8> opc, string OpcodeStr, SDNode OpNode,
4009 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004010 let mayLoad = 1 in
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004011 def m: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
4012 (ins _.RC:$src1, _.RC:$src3, _.MemOp:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00004013 !strconcat(OpcodeStr, "\t{$src2, $src3, $dst|$dst, $src3, $src2}"),
Craig Topper820d4922015-02-09 04:04:50 +00004014 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src2),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004015 _.RC:$src3)))]>;
4016 def mb: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
4017 (ins _.RC:$src1, _.RC:$src3, _.ScalarMemOp:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00004018 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr,
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004019 ", $src3, $dst|$dst, $src3, ${src2}", _.BroadcastStr, "}"),
4020 [(set _.RC:$dst,
4021 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4022 (_.ScalarLdFrag addr:$src2))),
4023 _.RC:$src3))]>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004024}
4025} // Constraints = "$src1 = $dst"
4026
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004027multiclass avx512_fma3p_m132_f<bits<8> opc, string OpcodeStr, SDNode OpNode> {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004028
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004029let ExeDomain = SSEPackedSingle in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004030 defm NAME##PSZ : avx512_fma3p_m132<opc, OpcodeStr##ps,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004031 OpNode,v16f32_info>, EVEX_V512,
4032 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004033 defm NAME##PSZ256 : avx512_fma3p_m132<opc, OpcodeStr##ps,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004034 OpNode, v8f32x_info>, EVEX_V256,
4035 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004036 defm NAME##PSZ128 : avx512_fma3p_m132<opc, OpcodeStr##ps,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004037 OpNode, v4f32x_info>, EVEX_V128,
4038 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004039 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004040let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004041 defm NAME##PDZ : avx512_fma3p_m132<opc, OpcodeStr##pd,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004042 OpNode, v8f64_info>, EVEX_V512,
4043 VEX_W, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004044 defm NAME##PDZ256 : avx512_fma3p_m132<opc, OpcodeStr##pd,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004045 OpNode, v4f64x_info>, EVEX_V256,
4046 VEX_W, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004047 defm NAME##PDZ128 : avx512_fma3p_m132<opc, OpcodeStr##pd,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004048 OpNode, v2f64x_info>, EVEX_V128,
4049 VEX_W, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004050 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004051}
4052
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004053defm VFMADD132 : avx512_fma3p_m132_f<0x98, "vfmadd132", X86Fmadd>;
4054defm VFMSUB132 : avx512_fma3p_m132_f<0x9A, "vfmsub132", X86Fmsub>;
4055defm VFMADDSUB132 : avx512_fma3p_m132_f<0x96, "vfmaddsub132", X86Fmaddsub>;
4056defm VFMSUBADD132 : avx512_fma3p_m132_f<0x97, "vfmsubadd132", X86Fmsubadd>;
4057defm VFNMADD132 : avx512_fma3p_m132_f<0x9C, "vfnmadd132", X86Fnmadd>;
4058defm VFNMSUB132 : avx512_fma3p_m132_f<0x9E, "vfnmsub132", X86Fnmsub>;
4059
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004060// Scalar FMA
4061let Constraints = "$src1 = $dst" in {
Michael Liao5bf95782014-12-04 05:20:33 +00004062multiclass avx512_fma3s_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4063 RegisterClass RC, ValueType OpVT,
4064 X86MemOperand x86memop, Operand memop,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004065 PatFrag mem_frag> {
4066 let isCommutable = 1 in
4067 def r : AVX512FMA3<opc, MRMSrcReg, (outs RC:$dst),
4068 (ins RC:$src1, RC:$src2, RC:$src3),
4069 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004070 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004071 [(set RC:$dst,
4072 (OpVT (OpNode RC:$src2, RC:$src1, RC:$src3)))]>;
4073 let mayLoad = 1 in
4074 def m : AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
4075 (ins RC:$src1, RC:$src2, f128mem:$src3),
4076 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004077 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004078 [(set RC:$dst,
4079 (OpVT (OpNode RC:$src2, RC:$src1,
4080 (mem_frag addr:$src3))))]>;
4081}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004082} // Constraints = "$src1 = $dst"
4083
Elena Demikhovskycf088092013-12-11 14:31:04 +00004084defm VFMADDSSZ : avx512_fma3s_rm<0xA9, "vfmadd213ss", X86Fmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004085 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004086defm VFMADDSDZ : avx512_fma3s_rm<0xA9, "vfmadd213sd", X86Fmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004087 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004088defm VFMSUBSSZ : avx512_fma3s_rm<0xAB, "vfmsub213ss", X86Fmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004089 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004090defm VFMSUBSDZ : avx512_fma3s_rm<0xAB, "vfmsub213sd", X86Fmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004091 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004092defm VFNMADDSSZ : avx512_fma3s_rm<0xAD, "vfnmadd213ss", X86Fnmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004093 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004094defm VFNMADDSDZ : avx512_fma3s_rm<0xAD, "vfnmadd213sd", X86Fnmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004095 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004096defm VFNMSUBSSZ : avx512_fma3s_rm<0xAF, "vfnmsub213ss", X86Fnmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004097 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004098defm VFNMSUBSDZ : avx512_fma3s_rm<0xAF, "vfnmsub213sd", X86Fnmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004099 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
4100
4101//===----------------------------------------------------------------------===//
4102// AVX-512 Scalar convert from sign integer to float/double
4103//===----------------------------------------------------------------------===//
4104
4105multiclass avx512_vcvtsi<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
4106 X86MemOperand x86memop, string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004107let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004108 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004109 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004110 EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004111 let mayLoad = 1 in
4112 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
4113 (ins DstRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004114 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004115 EVEX_4V;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004116} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004117}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004118
Andrew Trick15a47742013-10-09 05:11:10 +00004119let Predicates = [HasAVX512] in {
Elena Demikhovskycf088092013-12-11 14:31:04 +00004120defm VCVTSI2SSZ : avx512_vcvtsi<0x2A, GR32, FR32X, i32mem, "cvtsi2ss{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004121 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004122defm VCVTSI642SSZ : avx512_vcvtsi<0x2A, GR64, FR32X, i64mem, "cvtsi2ss{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004123 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004124defm VCVTSI2SDZ : avx512_vcvtsi<0x2A, GR32, FR64X, i32mem, "cvtsi2sd{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004125 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004126defm VCVTSI642SDZ : avx512_vcvtsi<0x2A, GR64, FR64X, i64mem, "cvtsi2sd{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004127 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4128
4129def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
4130 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4131def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004132 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004133def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
4134 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4135def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004136 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004137
4138def : Pat<(f32 (sint_to_fp GR32:$src)),
4139 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4140def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004141 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004142def : Pat<(f64 (sint_to_fp GR32:$src)),
4143 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4144def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004145 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
4146
Elena Demikhovskycf088092013-12-11 14:31:04 +00004147defm VCVTUSI2SSZ : avx512_vcvtsi<0x7B, GR32, FR32X, i32mem, "cvtusi2ss{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004148 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004149defm VCVTUSI642SSZ : avx512_vcvtsi<0x7B, GR64, FR32X, i64mem, "cvtusi2ss{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004150 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004151defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, GR32, FR64X, i32mem, "cvtusi2sd{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004152 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004153defm VCVTUSI642SDZ : avx512_vcvtsi<0x7B, GR64, FR64X, i64mem, "cvtusi2sd{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004154 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4155
4156def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
4157 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4158def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
4159 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4160def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
4161 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4162def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
4163 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4164
4165def : Pat<(f32 (uint_to_fp GR32:$src)),
4166 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4167def : Pat<(f32 (uint_to_fp GR64:$src)),
4168 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
4169def : Pat<(f64 (uint_to_fp GR32:$src)),
4170 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4171def : Pat<(f64 (uint_to_fp GR64:$src)),
4172 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00004173}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004174
4175//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004176// AVX-512 Scalar convert from float/double to integer
4177//===----------------------------------------------------------------------===//
4178multiclass avx512_cvt_s_int<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
4179 Intrinsic Int, Operand memop, ComplexPattern mem_cpat,
4180 string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004181let hasSideEffects = 0 in {
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004182 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004183 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004184 [(set DstRC:$dst, (Int SrcRC:$src))]>, EVEX, VEX_LIG,
4185 Requires<[HasAVX512]>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004186 let mayLoad = 1 in
4187 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004188 !strconcat(asm,"\t{$src, $dst|$dst, $src}"), []>, EVEX, VEX_LIG,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004189 Requires<[HasAVX512]>;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004190} // hasSideEffects = 0
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004191}
4192let Predicates = [HasAVX512] in {
4193// Convert float/double to signed/unsigned int 32/64
4194defm VCVTSS2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse_cvtss2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004195 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004196 XS, EVEX_CD8<32, CD8VT1>;
4197defm VCVTSS2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse_cvtss2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004198 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004199 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
4200defm VCVTSS2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtss2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004201 ssmem, sse_load_f32, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004202 XS, EVEX_CD8<32, CD8VT1>;
4203defm VCVTSS2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
4204 int_x86_avx512_cvtss2usi64, ssmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004205 sse_load_f32, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004206 EVEX_CD8<32, CD8VT1>;
4207defm VCVTSD2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse2_cvtsd2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004208 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004209 XD, EVEX_CD8<64, CD8VT1>;
4210defm VCVTSD2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse2_cvtsd2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004211 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004212 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
4213defm VCVTSD2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtsd2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004214 sdmem, sse_load_f64, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004215 XD, EVEX_CD8<64, CD8VT1>;
4216defm VCVTSD2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
4217 int_x86_avx512_cvtsd2usi64, sdmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004218 sse_load_f64, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004219 EVEX_CD8<64, CD8VT1>;
4220
Craig Topper9dd48c82014-01-02 17:28:14 +00004221let isCodeGenOnly = 1 in {
4222 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4223 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
4224 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
4225 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4226 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
4227 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
4228 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4229 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
4230 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
4231 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4232 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
4233 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004234
Craig Topper9dd48c82014-01-02 17:28:14 +00004235 defm Int_VCVTUSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4236 int_x86_avx512_cvtusi2ss, i32mem, loadi32, "cvtusi2ss{l}",
4237 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
4238 defm Int_VCVTUSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4239 int_x86_avx512_cvtusi642ss, i64mem, loadi64, "cvtusi2ss{q}",
4240 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
4241 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4242 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
4243 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
4244 defm Int_VCVTUSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4245 int_x86_avx512_cvtusi642sd, i64mem, loadi64, "cvtusi2sd{q}",
4246 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
4247} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004248
4249// Convert float/double to signed/unsigned int 32/64 with truncation
Craig Topper9dd48c82014-01-02 17:28:14 +00004250let isCodeGenOnly = 1 in {
4251 defm Int_VCVTTSS2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse_cvttss2si,
4252 ssmem, sse_load_f32, "cvttss2si">,
4253 XS, EVEX_CD8<32, CD8VT1>;
4254 defm Int_VCVTTSS2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
4255 int_x86_sse_cvttss2si64, ssmem, sse_load_f32,
4256 "cvttss2si">, XS, VEX_W,
4257 EVEX_CD8<32, CD8VT1>;
4258 defm Int_VCVTTSD2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse2_cvttsd2si,
4259 sdmem, sse_load_f64, "cvttsd2si">, XD,
4260 EVEX_CD8<64, CD8VT1>;
4261 defm Int_VCVTTSD2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
4262 int_x86_sse2_cvttsd2si64, sdmem, sse_load_f64,
4263 "cvttsd2si">, XD, VEX_W,
4264 EVEX_CD8<64, CD8VT1>;
4265 defm Int_VCVTTSS2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
4266 int_x86_avx512_cvttss2usi, ssmem, sse_load_f32,
4267 "cvttss2usi">, XS, EVEX_CD8<32, CD8VT1>;
4268 defm Int_VCVTTSS2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
4269 int_x86_avx512_cvttss2usi64, ssmem,
4270 sse_load_f32, "cvttss2usi">, XS, VEX_W,
4271 EVEX_CD8<32, CD8VT1>;
4272 defm Int_VCVTTSD2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
4273 int_x86_avx512_cvttsd2usi,
4274 sdmem, sse_load_f64, "cvttsd2usi">, XD,
4275 EVEX_CD8<64, CD8VT1>;
4276 defm Int_VCVTTSD2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
4277 int_x86_avx512_cvttsd2usi64, sdmem,
4278 sse_load_f64, "cvttsd2usi">, XD, VEX_W,
4279 EVEX_CD8<64, CD8VT1>;
4280} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004281
4282multiclass avx512_cvt_s<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
4283 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
4284 string asm> {
4285 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004286 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004287 [(set DstRC:$dst, (OpNode SrcRC:$src))]>, EVEX;
4288 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004289 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004290 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))]>, EVEX;
4291}
4292
4293defm VCVTTSS2SIZ : avx512_cvt_s<0x2C, FR32X, GR32, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004294 loadf32, "cvttss2si">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004295 EVEX_CD8<32, CD8VT1>;
4296defm VCVTTSS2USIZ : avx512_cvt_s<0x78, FR32X, GR32, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004297 loadf32, "cvttss2usi">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004298 EVEX_CD8<32, CD8VT1>;
4299defm VCVTTSS2SI64Z : avx512_cvt_s<0x2C, FR32X, GR64, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004300 loadf32, "cvttss2si">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004301 EVEX_CD8<32, CD8VT1>;
4302defm VCVTTSS2USI64Z : avx512_cvt_s<0x78, FR32X, GR64, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004303 loadf32, "cvttss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004304 EVEX_CD8<32, CD8VT1>;
4305defm VCVTTSD2SIZ : avx512_cvt_s<0x2C, FR64X, GR32, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004306 loadf64, "cvttsd2si">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004307 EVEX_CD8<64, CD8VT1>;
4308defm VCVTTSD2USIZ : avx512_cvt_s<0x78, FR64X, GR32, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004309 loadf64, "cvttsd2usi">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004310 EVEX_CD8<64, CD8VT1>;
4311defm VCVTTSD2SI64Z : avx512_cvt_s<0x2C, FR64X, GR64, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004312 loadf64, "cvttsd2si">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004313 EVEX_CD8<64, CD8VT1>;
4314defm VCVTTSD2USI64Z : avx512_cvt_s<0x78, FR64X, GR64, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004315 loadf64, "cvttsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004316 EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004317} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004318//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004319// AVX-512 Convert form float to double and back
4320//===----------------------------------------------------------------------===//
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004321let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004322def VCVTSS2SDZrr : AVX512XSI<0x5A, MRMSrcReg, (outs FR64X:$dst),
4323 (ins FR32X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004324 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004325 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
4326let mayLoad = 1 in
4327def VCVTSS2SDZrm : AVX512XSI<0x5A, MRMSrcMem, (outs FR64X:$dst),
4328 (ins FR32X:$src1, f32mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004329 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004330 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
4331 EVEX_CD8<32, CD8VT1>;
4332
4333// Convert scalar double to scalar single
4334def VCVTSD2SSZrr : AVX512XDI<0x5A, MRMSrcReg, (outs FR32X:$dst),
4335 (ins FR64X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004336 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004337 []>, EVEX_4V, VEX_LIG, VEX_W, Sched<[WriteCvtF2F]>;
4338let mayLoad = 1 in
4339def VCVTSD2SSZrm : AVX512XDI<0x5A, MRMSrcMem, (outs FR32X:$dst),
4340 (ins FR64X:$src1, f64mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004341 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004342 []>, EVEX_4V, VEX_LIG, VEX_W,
4343 Sched<[WriteCvtF2FLd, ReadAfterLd]>, EVEX_CD8<64, CD8VT1>;
4344}
4345
4346def : Pat<(f64 (fextend FR32X:$src)), (VCVTSS2SDZrr FR32X:$src, FR32X:$src)>,
4347 Requires<[HasAVX512]>;
4348def : Pat<(fextend (loadf32 addr:$src)),
4349 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512]>;
4350
4351def : Pat<(extloadf32 addr:$src),
4352 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>,
4353 Requires<[HasAVX512, OptForSize]>;
4354
4355def : Pat<(extloadf32 addr:$src),
4356 (VCVTSS2SDZrr (f32 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
4357 Requires<[HasAVX512, OptForSpeed]>;
4358
4359def : Pat<(f32 (fround FR64X:$src)), (VCVTSD2SSZrr FR64X:$src, FR64X:$src)>,
4360 Requires<[HasAVX512]>;
4361
Michael Liao5bf95782014-12-04 05:20:33 +00004362multiclass avx512_vcvt_fp_with_rc<bits<8> opc, string asm, RegisterClass SrcRC,
4363 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004364 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
4365 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004366let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004367 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004368 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004369 [(set DstRC:$dst,
4370 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004371 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Craig Topperedb09112014-11-25 20:11:23 +00004372 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004373 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004374 let mayLoad = 1 in
4375 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004376 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004377 [(set DstRC:$dst,
4378 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004379} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004380}
4381
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004382multiclass avx512_vcvt_fp<bits<8> opc, string asm, RegisterClass SrcRC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004383 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
4384 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
4385 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004386let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004387 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004388 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004389 [(set DstRC:$dst,
4390 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
4391 let mayLoad = 1 in
4392 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004393 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004394 [(set DstRC:$dst,
4395 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004396} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004397}
4398
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004399defm VCVTPD2PSZ : avx512_vcvt_fp_with_rc<0x5A, "vcvtpd2ps", VR512, VR256X, fround,
Craig Topper820d4922015-02-09 04:04:50 +00004400 loadv8f64, f512mem, v8f32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00004401 SSEPackedSingle>, EVEX_V512, VEX_W, PD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004402 EVEX_CD8<64, CD8VF>;
4403
4404defm VCVTPS2PDZ : avx512_vcvt_fp<0x5A, "vcvtps2pd", VR256X, VR512, fextend,
Craig Topper820d4922015-02-09 04:04:50 +00004405 loadv4f64, f256mem, v8f64, v8f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004406 SSEPackedDouble>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00004407 EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004408def : Pat<(v8f64 (extloadv8f32 addr:$src)),
4409 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004410
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00004411def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
4412 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), (i32 FROUND_CURRENT))),
4413 (VCVTPD2PSZrr VR512:$src)>;
4414
4415def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
4416 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), imm:$rc)),
4417 (VCVTPD2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004418
4419//===----------------------------------------------------------------------===//
4420// AVX-512 Vector convert from sign integer to float/double
4421//===----------------------------------------------------------------------===//
4422
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004423defm VCVTDQ2PSZ : avx512_vcvt_fp_with_rc<0x5B, "vcvtdq2ps", VR512, VR512, sint_to_fp,
Craig Topper820d4922015-02-09 04:04:50 +00004424 loadv8i64, i512mem, v16f32, v16i32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004425 SSEPackedSingle>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00004426 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004427
4428defm VCVTDQ2PDZ : avx512_vcvt_fp<0xE6, "vcvtdq2pd", VR256X, VR512, sint_to_fp,
Craig Topper820d4922015-02-09 04:04:50 +00004429 loadv4i64, i256mem, v8f64, v8i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004430 SSEPackedDouble>, EVEX_V512, XS,
4431 EVEX_CD8<32, CD8VH>;
4432
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004433defm VCVTTPS2DQZ : avx512_vcvt_fp<0x5B, "vcvttps2dq", VR512, VR512, fp_to_sint,
Craig Topper820d4922015-02-09 04:04:50 +00004434 loadv16f32, f512mem, v16i32, v16f32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004435 SSEPackedSingle>, EVEX_V512, XS,
4436 EVEX_CD8<32, CD8VF>;
4437
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004438defm VCVTTPD2DQZ : avx512_vcvt_fp<0xE6, "vcvttpd2dq", VR512, VR256X, fp_to_sint,
Craig Topper820d4922015-02-09 04:04:50 +00004439 loadv8f64, f512mem, v8i32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00004440 SSEPackedDouble>, EVEX_V512, PD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004441 EVEX_CD8<64, CD8VF>;
4442
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004443defm VCVTTPS2UDQZ : avx512_vcvt_fp<0x78, "vcvttps2udq", VR512, VR512, fp_to_uint,
Craig Topper820d4922015-02-09 04:04:50 +00004444 loadv16f32, f512mem, v16i32, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004445 SSEPackedSingle>, EVEX_V512, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004446 EVEX_CD8<32, CD8VF>;
4447
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004448// cvttps2udq (src, 0, mask-all-ones, sae-current)
4449def : Pat<(v16i32 (int_x86_avx512_mask_cvttps2udq_512 (v16f32 VR512:$src),
4450 (v16i32 immAllZerosV), (i16 -1), FROUND_CURRENT)),
4451 (VCVTTPS2UDQZrr VR512:$src)>;
4452
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004453defm VCVTTPD2UDQZ : avx512_vcvt_fp<0x78, "vcvttpd2udq", VR512, VR256X, fp_to_uint,
Craig Topper820d4922015-02-09 04:04:50 +00004454 loadv8f64, f512mem, v8i32, v8f64,
Craig Topper5ccb6172014-02-18 00:21:49 +00004455 SSEPackedDouble>, EVEX_V512, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004456 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00004457
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004458// cvttpd2udq (src, 0, mask-all-ones, sae-current)
4459def : Pat<(v8i32 (int_x86_avx512_mask_cvttpd2udq_512 (v8f64 VR512:$src),
4460 (v8i32 immAllZerosV), (i8 -1), FROUND_CURRENT)),
4461 (VCVTTPD2UDQZrr VR512:$src)>;
4462
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004463defm VCVTUDQ2PDZ : avx512_vcvt_fp<0x7A, "vcvtudq2pd", VR256X, VR512, uint_to_fp,
Craig Topper820d4922015-02-09 04:04:50 +00004464 loadv4i64, f256mem, v8f64, v8i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004465 SSEPackedDouble>, EVEX_V512, XS,
4466 EVEX_CD8<32, CD8VH>;
Michael Liao5bf95782014-12-04 05:20:33 +00004467
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004468defm VCVTUDQ2PSZ : avx512_vcvt_fp_with_rc<0x7A, "vcvtudq2ps", VR512, VR512, uint_to_fp,
Craig Topper820d4922015-02-09 04:04:50 +00004469 loadv16i32, f512mem, v16f32, v16i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004470 SSEPackedSingle>, EVEX_V512, XD,
4471 EVEX_CD8<32, CD8VF>;
4472
4473def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00004474 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004475 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004476
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00004477def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
4478 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
4479 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
4480
4481def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
4482 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
4483 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004484
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00004485def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
4486 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
4487 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004488
Cameron McInallyf10a7c92014-06-18 14:04:37 +00004489def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
4490 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
4491 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
4492
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004493def : Pat<(v16f32 (int_x86_avx512_mask_cvtdq2ps_512 (v16i32 VR512:$src),
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004494 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004495 (VCVTDQ2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004496def : Pat<(v8f64 (int_x86_avx512_mask_cvtdq2pd_512 (v8i32 VR256X:$src),
4497 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4498 (VCVTDQ2PDZrr VR256X:$src)>;
4499def : Pat<(v16f32 (int_x86_avx512_mask_cvtudq2ps_512 (v16i32 VR512:$src),
4500 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
4501 (VCVTUDQ2PSZrrb VR512:$src, imm:$rc)>;
4502def : Pat<(v8f64 (int_x86_avx512_mask_cvtudq2pd_512 (v8i32 VR256X:$src),
4503 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4504 (VCVTUDQ2PDZrr VR256X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004505
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004506multiclass avx512_vcvt_fp2int<bits<8> opc, string asm, RegisterClass SrcRC,
4507 RegisterClass DstRC, PatFrag mem_frag,
4508 X86MemOperand x86memop, Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004509let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004510 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004511 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004512 [], d>, EVEX;
4513 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Craig Topperedb09112014-11-25 20:11:23 +00004514 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004515 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004516 let mayLoad = 1 in
4517 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004518 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004519 [], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004520} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004521}
4522
4523defm VCVTPS2DQZ : avx512_vcvt_fp2int<0x5B, "vcvtps2dq", VR512, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00004524 loadv16f32, f512mem, SSEPackedSingle>, PD,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004525 EVEX_V512, EVEX_CD8<32, CD8VF>;
4526defm VCVTPD2DQZ : avx512_vcvt_fp2int<0xE6, "vcvtpd2dq", VR512, VR256X,
Craig Topper820d4922015-02-09 04:04:50 +00004527 loadv8f64, f512mem, SSEPackedDouble>, XD, VEX_W,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004528 EVEX_V512, EVEX_CD8<64, CD8VF>;
4529
4530def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2dq_512 (v16f32 VR512:$src),
4531 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
4532 (VCVTPS2DQZrrb VR512:$src, imm:$rc)>;
4533
4534def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2dq_512 (v8f64 VR512:$src),
4535 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
4536 (VCVTPD2DQZrrb VR512:$src, imm:$rc)>;
4537
4538defm VCVTPS2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtps2udq", VR512, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00004539 loadv16f32, f512mem, SSEPackedSingle>,
Craig Topper5ccb6172014-02-18 00:21:49 +00004540 PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004541defm VCVTPD2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtpd2udq", VR512, VR256X,
Craig Topper820d4922015-02-09 04:04:50 +00004542 loadv8f64, f512mem, SSEPackedDouble>, VEX_W,
Craig Topper5ccb6172014-02-18 00:21:49 +00004543 PS, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004544
4545def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2udq_512 (v16f32 VR512:$src),
4546 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
4547 (VCVTPS2UDQZrrb VR512:$src, imm:$rc)>;
4548
4549def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2udq_512 (v8f64 VR512:$src),
4550 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
4551 (VCVTPD2UDQZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004552
4553let Predicates = [HasAVX512] in {
4554 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
4555 (VCVTPD2PSZrm addr:$src)>;
4556 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
4557 (VCVTPS2PDZrm addr:$src)>;
4558}
4559
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004560//===----------------------------------------------------------------------===//
4561// Half precision conversion instructions
4562//===----------------------------------------------------------------------===//
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004563multiclass avx512_cvtph2ps<RegisterClass destRC, RegisterClass srcRC,
4564 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004565 def rr : AVX5128I<0x13, MRMSrcReg, (outs destRC:$dst), (ins srcRC:$src),
4566 "vcvtph2ps\t{$src, $dst|$dst, $src}",
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004567 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004568 let hasSideEffects = 0, mayLoad = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004569 def rm : AVX5128I<0x13, MRMSrcMem, (outs destRC:$dst), (ins x86memop:$src),
4570 "vcvtph2ps\t{$src, $dst|$dst, $src}", []>, EVEX;
4571}
4572
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004573multiclass avx512_cvtps2ph<RegisterClass destRC, RegisterClass srcRC,
4574 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004575 def rr : AVX512AIi8<0x1D, MRMDestReg, (outs destRC:$dst),
Craig Topper53a84672015-01-25 02:21:16 +00004576 (ins srcRC:$src1, i32u8imm:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00004577 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004578 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004579 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004580 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
Craig Topper53a84672015-01-25 02:21:16 +00004581 (ins x86memop:$dst, srcRC:$src1, i32u8imm:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00004582 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, EVEX;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004583}
4584
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004585defm VCVTPH2PSZ : avx512_cvtph2ps<VR512, VR256X, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004586 EVEX_CD8<32, CD8VH>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004587defm VCVTPS2PHZ : avx512_cvtps2ph<VR256X, VR512, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004588 EVEX_CD8<32, CD8VH>;
4589
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004590def : Pat<(v16i16 (int_x86_avx512_mask_vcvtps2ph_512 (v16f32 VR512:$src),
4591 imm:$rc, (bc_v16i16(v8i32 immAllZerosV)), (i16 -1))),
4592 (VCVTPS2PHZrr VR512:$src, imm:$rc)>;
4593
4594def : Pat<(v16f32 (int_x86_avx512_mask_vcvtph2ps_512 (v16i16 VR256X:$src),
4595 (bc_v16f32(v16i32 immAllZerosV)), (i16 -1), (i32 FROUND_CURRENT))),
4596 (VCVTPH2PSZrr VR256X:$src)>;
4597
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004598let Defs = [EFLAGS], Predicates = [HasAVX512] in {
4599 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004600 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004601 EVEX_CD8<32, CD8VT1>;
4602 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00004603 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004604 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4605 let Pattern = []<dag> in {
4606 defm VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, undef, v4f32, f128mem, load,
Craig Topper5ccb6172014-02-18 00:21:49 +00004607 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004608 EVEX_CD8<32, CD8VT1>;
4609 defm VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, undef, v2f64, f128mem, load,
Craig Topperae11aed2014-01-14 07:41:20 +00004610 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004611 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4612 }
Craig Topper9dd48c82014-01-02 17:28:14 +00004613 let isCodeGenOnly = 1 in {
4614 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00004615 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00004616 EVEX_CD8<32, CD8VT1>;
4617 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00004618 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00004619 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004620
Craig Topper9dd48c82014-01-02 17:28:14 +00004621 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00004622 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00004623 EVEX_CD8<32, CD8VT1>;
4624 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00004625 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00004626 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4627 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004628}
Michael Liao5bf95782014-12-04 05:20:33 +00004629
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004630/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
4631multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, RegisterClass RC,
4632 X86MemOperand x86memop> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004633 let hasSideEffects = 0 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004634 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4635 (ins RC:$src1, RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004636 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004637 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004638 let mayLoad = 1 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004639 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4640 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004641 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004642 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004643 }
4644}
4645}
4646
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004647defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", FR32X, f32mem>,
4648 EVEX_CD8<32, CD8VT1>;
4649defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", FR64X, f64mem>,
4650 VEX_W, EVEX_CD8<64, CD8VT1>;
4651defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", FR32X, f32mem>,
4652 EVEX_CD8<32, CD8VT1>;
4653defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", FR64X, f64mem>,
4654 VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004655
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004656def : Pat <(v4f32 (int_x86_avx512_rcp14_ss (v4f32 VR128X:$src1),
4657 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
4658 (COPY_TO_REGCLASS (VRCP14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
4659 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004660
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004661def : Pat <(v2f64 (int_x86_avx512_rcp14_sd (v2f64 VR128X:$src1),
4662 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
4663 (COPY_TO_REGCLASS (VRCP14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
4664 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004665
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004666def : Pat <(v4f32 (int_x86_avx512_rsqrt14_ss (v4f32 VR128X:$src1),
4667 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
4668 (COPY_TO_REGCLASS (VRSQRT14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
4669 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004670
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004671def : Pat <(v2f64 (int_x86_avx512_rsqrt14_sd (v2f64 VR128X:$src1),
4672 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
4673 (COPY_TO_REGCLASS (VRSQRT14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
4674 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004675
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004676/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
4677multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00004678 X86VectorVTInfo _> {
4679 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4680 (ins _.RC:$src), OpcodeStr, "$src", "$src",
4681 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
4682 let mayLoad = 1 in {
4683 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4684 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4685 (OpNode (_.FloatVT
4686 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
4687 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4688 (ins _.ScalarMemOp:$src), OpcodeStr,
4689 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
4690 (OpNode (_.FloatVT
4691 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
4692 EVEX, T8PD, EVEX_B;
4693 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004694}
Robert Khasanov3e534c92014-10-28 16:37:13 +00004695
4696multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4697 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
4698 EVEX_V512, EVEX_CD8<32, CD8VF>;
4699 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
4700 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
4701
4702 // Define only if AVX512VL feature is present.
4703 let Predicates = [HasVLX] in {
4704 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
4705 OpNode, v4f32x_info>,
4706 EVEX_V128, EVEX_CD8<32, CD8VF>;
4707 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
4708 OpNode, v8f32x_info>,
4709 EVEX_V256, EVEX_CD8<32, CD8VF>;
4710 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
4711 OpNode, v2f64x_info>,
4712 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4713 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
4714 OpNode, v4f64x_info>,
4715 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4716 }
4717}
4718
4719defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
4720defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004721
4722def : Pat <(v16f32 (int_x86_avx512_rsqrt14_ps_512 (v16f32 VR512:$src),
4723 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
4724 (VRSQRT14PSZr VR512:$src)>;
4725def : Pat <(v8f64 (int_x86_avx512_rsqrt14_pd_512 (v8f64 VR512:$src),
4726 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4727 (VRSQRT14PDZr VR512:$src)>;
4728
4729def : Pat <(v16f32 (int_x86_avx512_rcp14_ps_512 (v16f32 VR512:$src),
4730 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
4731 (VRCP14PSZr VR512:$src)>;
4732def : Pat <(v8f64 (int_x86_avx512_rcp14_pd_512 (v8f64 VR512:$src),
4733 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4734 (VRCP14PDZr VR512:$src)>;
4735
4736/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004737multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4738 SDNode OpNode> {
4739
4740 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4741 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4742 "$src2, $src1", "$src1, $src2",
4743 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4744 (i32 FROUND_CURRENT))>;
4745
4746 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4747 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4748 "$src2, $src1", "$src1, $src2",
4749 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4750 (i32 FROUND_NO_EXC)), "{sae}">, EVEX_B;
4751
4752 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4753 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4754 "$src2, $src1", "$src1, $src2",
4755 (OpNode (_.VT _.RC:$src1),
4756 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4757 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004758}
4759
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004760multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4761 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
4762 EVEX_CD8<32, CD8VT1>;
4763 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
4764 EVEX_CD8<64, CD8VT1>, VEX_W;
4765}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004766
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004767let hasSideEffects = 0, Predicates = [HasERI] in {
4768 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
4769 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
4770}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004771/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004772
4773multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4774 SDNode OpNode> {
4775
4776 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4777 (ins _.RC:$src), OpcodeStr, "$src", "$src",
4778 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
4779
4780 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4781 (ins _.RC:$src), OpcodeStr,
4782 "$src", "$src",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004783 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC)),
4784 "{sae}">, EVEX_B;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004785
4786 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4787 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4788 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004789 (bitconvert (_.LdFrag addr:$src))),
4790 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004791
4792 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4793 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4794 (OpNode (_.FloatVT
4795 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
4796 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004797}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004798
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004799multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4800 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
4801 EVEX_CD8<32, CD8VF>;
4802 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
4803 VEX_W, EVEX_CD8<32, CD8VF>;
4804}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004805
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004806let Predicates = [HasERI], hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00004807
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004808 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX, EVEX_V512, T8PD;
4809 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX, EVEX_V512, T8PD;
4810 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX, EVEX_V512, T8PD;
4811}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004812
Robert Khasanoveb126392014-10-28 18:15:20 +00004813multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
4814 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004815 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00004816 (ins _.RC:$src), OpcodeStr, "$src", "$src",
4817 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
4818 let mayLoad = 1 in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004819 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00004820 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4821 (OpNode (_.FloatVT
4822 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004823
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004824 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00004825 (ins _.ScalarMemOp:$src), OpcodeStr,
4826 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
4827 (OpNode (_.FloatVT
4828 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
4829 EVEX, EVEX_B;
4830 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004831}
4832
4833multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,
4834 Intrinsic F32Int, Intrinsic F64Int,
4835 OpndItins itins_s, OpndItins itins_d> {
4836 def SSZr : SI<opc, MRMSrcReg, (outs FR32X:$dst),
4837 (ins FR32X:$src1, FR32X:$src2),
4838 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004839 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004840 [], itins_s.rr>, XS, EVEX_4V;
Craig Topper9dd48c82014-01-02 17:28:14 +00004841 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004842 def SSZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
4843 (ins VR128X:$src1, VR128X:$src2),
4844 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004845 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004846 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004847 (F32Int VR128X:$src1, VR128X:$src2))],
4848 itins_s.rr>, XS, EVEX_4V;
4849 let mayLoad = 1 in {
4850 def SSZm : SI<opc, MRMSrcMem, (outs FR32X:$dst),
4851 (ins FR32X:$src1, f32mem:$src2),
4852 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004853 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004854 [], itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00004855 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004856 def SSZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
4857 (ins VR128X:$src1, ssmem:$src2),
4858 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004859 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004860 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004861 (F32Int VR128X:$src1, sse_load_f32:$src2))],
4862 itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
4863 }
4864 def SDZr : SI<opc, MRMSrcReg, (outs FR64X:$dst),
4865 (ins FR64X:$src1, FR64X:$src2),
4866 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004867 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004868 XD, EVEX_4V, VEX_W;
Craig Topper9dd48c82014-01-02 17:28:14 +00004869 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004870 def SDZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
4871 (ins VR128X:$src1, VR128X:$src2),
4872 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004873 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004874 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004875 (F64Int VR128X:$src1, VR128X:$src2))],
4876 itins_s.rr>, XD, EVEX_4V, VEX_W;
4877 let mayLoad = 1 in {
4878 def SDZm : SI<opc, MRMSrcMem, (outs FR64X:$dst),
4879 (ins FR64X:$src1, f64mem:$src2),
4880 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004881 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004882 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00004883 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004884 def SDZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
4885 (ins VR128X:$src1, sdmem:$src2),
4886 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004887 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004888 [(set VR128X:$dst,
4889 (F64Int VR128X:$src1, sse_load_f64:$src2))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004890 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
4891 }
4892}
4893
Robert Khasanoveb126392014-10-28 18:15:20 +00004894multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
4895 SDNode OpNode> {
4896 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
4897 v16f32_info>,
4898 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
4899 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
4900 v8f64_info>,
4901 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
4902 // Define only if AVX512VL feature is present.
4903 let Predicates = [HasVLX] in {
4904 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
4905 OpNode, v4f32x_info>,
4906 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
4907 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
4908 OpNode, v8f32x_info>,
4909 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
4910 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
4911 OpNode, v2f64x_info>,
4912 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
4913 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
4914 OpNode, v4f64x_info>,
4915 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
4916 }
4917}
4918
4919defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004920
Michael Liao5bf95782014-12-04 05:20:33 +00004921defm VSQRT : avx512_sqrt_scalar<0x51, "sqrt",
4922 int_x86_avx512_sqrt_ss, int_x86_avx512_sqrt_sd,
Robert Khasanoveb126392014-10-28 18:15:20 +00004923 SSE_SQRTSS, SSE_SQRTSD>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004924
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004925let Predicates = [HasAVX512] in {
Elena Demikhovskyf1648592014-07-22 11:07:31 +00004926 def : Pat<(v16f32 (int_x86_avx512_sqrt_ps_512 (v16f32 VR512:$src1),
4927 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_CURRENT)),
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004928 (VSQRTPSZr VR512:$src1)>;
Elena Demikhovskyf1648592014-07-22 11:07:31 +00004929 def : Pat<(v8f64 (int_x86_avx512_sqrt_pd_512 (v8f64 VR512:$src1),
4930 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_CURRENT)),
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004931 (VSQRTPDZr VR512:$src1)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004932
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004933 def : Pat<(f32 (fsqrt FR32X:$src)),
4934 (VSQRTSSZr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
4935 def : Pat<(f32 (fsqrt (load addr:$src))),
4936 (VSQRTSSZm (f32 (IMPLICIT_DEF)), addr:$src)>,
4937 Requires<[OptForSize]>;
4938 def : Pat<(f64 (fsqrt FR64X:$src)),
4939 (VSQRTSDZr (f64 (IMPLICIT_DEF)), FR64X:$src)>;
4940 def : Pat<(f64 (fsqrt (load addr:$src))),
4941 (VSQRTSDZm (f64 (IMPLICIT_DEF)), addr:$src)>,
4942 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004943
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004944 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004945 (VRSQRT14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004946 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004947 (VRSQRT14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004948 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004949
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004950 def : Pat<(f32 (X86frcp FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004951 (VRCP14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004952 def : Pat<(f32 (X86frcp (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004953 (VRCP14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004954 Requires<[OptForSize]>;
4955
4956 def : Pat<(int_x86_sse_sqrt_ss VR128X:$src),
4957 (COPY_TO_REGCLASS (VSQRTSSZr (f32 (IMPLICIT_DEF)),
4958 (COPY_TO_REGCLASS VR128X:$src, FR32)),
4959 VR128X)>;
4960 def : Pat<(int_x86_sse_sqrt_ss sse_load_f32:$src),
4961 (VSQRTSSZm_Int (v4f32 (IMPLICIT_DEF)), sse_load_f32:$src)>;
4962
4963 def : Pat<(int_x86_sse2_sqrt_sd VR128X:$src),
4964 (COPY_TO_REGCLASS (VSQRTSDZr (f64 (IMPLICIT_DEF)),
4965 (COPY_TO_REGCLASS VR128X:$src, FR64)),
4966 VR128X)>;
4967 def : Pat<(int_x86_sse2_sqrt_sd sse_load_f64:$src),
4968 (VSQRTSDZm_Int (v2f64 (IMPLICIT_DEF)), sse_load_f64:$src)>;
4969}
4970
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004971
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004972multiclass avx512_rndscale<bits<8> opc, string OpcodeStr,
4973 X86MemOperand x86memop, RegisterClass RC,
4974 PatFrag mem_frag, Domain d> {
4975let ExeDomain = d in {
4976 // Intrinsic operation, reg.
4977 // Vector intrinsic operation, reg
4978 def r : AVX512AIi8<opc, MRMSrcReg,
Craig Topper53a84672015-01-25 02:21:16 +00004979 (outs RC:$dst), (ins RC:$src1, i32u8imm:$src2),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004980 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004981 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004982 []>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004983
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004984 // Vector intrinsic operation, mem
4985 def m : AVX512AIi8<opc, MRMSrcMem,
Craig Topper53a84672015-01-25 02:21:16 +00004986 (outs RC:$dst), (ins x86memop:$src1, i32u8imm:$src2),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004987 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004988 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004989 []>, EVEX;
4990} // ExeDomain
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004991}
4992
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004993defm VRNDSCALEPSZ : avx512_rndscale<0x08, "vrndscaleps", f512mem, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00004994 loadv16f32, SSEPackedSingle>, EVEX_V512,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004995 EVEX_CD8<32, CD8VF>;
4996
4997def : Pat<(v16f32 (int_x86_avx512_mask_rndscale_ps_512 (v16f32 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00004998 imm:$src2, (v16f32 VR512:$src1), (i16 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004999 FROUND_CURRENT)),
5000 (VRNDSCALEPSZr VR512:$src1, imm:$src2)>;
5001
5002
5003defm VRNDSCALEPDZ : avx512_rndscale<0x09, "vrndscalepd", f512mem, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00005004 loadv8f64, SSEPackedDouble>, EVEX_V512,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005005 VEX_W, EVEX_CD8<64, CD8VF>;
5006
5007def : Pat<(v8f64 (int_x86_avx512_mask_rndscale_pd_512 (v8f64 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00005008 imm:$src2, (v8f64 VR512:$src1), (i8 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005009 FROUND_CURRENT)),
5010 (VRNDSCALEPDZr VR512:$src1, imm:$src2)>;
5011
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005012multiclass
5013avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005014
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005015 let ExeDomain = _.ExeDomain in {
5016 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5017 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
5018 "$src3, $src2, $src1", "$src1, $src2, $src3",
5019 (_.VT (X86RndScale (_.VT _.RC:$src1), (_.VT _.RC:$src2),
5020 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
5021
5022 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5023 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
5024 "$src3, $src2, $src1", "$src1, $src2, $src3",
5025 (_.VT (X86RndScale (_.VT _.RC:$src1), (_.VT _.RC:$src2),
5026 (i32 imm:$src3), (i32 FROUND_NO_EXC))), "{sae}">, EVEX_B;
5027
5028 let mayLoad = 1 in
5029 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5030 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3), OpcodeStr,
5031 "$src3, $src2, $src1", "$src1, $src2, $src3",
5032 (_.VT (X86RndScale (_.VT _.RC:$src1),
5033 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
5034 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
5035 }
5036 let Predicates = [HasAVX512] in {
5037 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
5038 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5039 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
5040 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
5041 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5042 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
5043 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
5044 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5045 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
5046 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
5047 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5048 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
5049 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
5050 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5051 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
5052
5053 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5054 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5055 addr:$src, (i32 0x1))), _.FRC)>;
5056 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5057 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5058 addr:$src, (i32 0x2))), _.FRC)>;
5059 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5060 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5061 addr:$src, (i32 0x3))), _.FRC)>;
5062 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5063 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5064 addr:$src, (i32 0x4))), _.FRC)>;
5065 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5066 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5067 addr:$src, (i32 0xc))), _.FRC)>;
5068 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005069}
5070
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005071defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
5072 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00005073
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005074defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
5075 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00005076
5077let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005078def : Pat<(v16f32 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005079 (VRNDSCALEPSZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005080def : Pat<(v16f32 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005081 (VRNDSCALEPSZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005082def : Pat<(v16f32 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005083 (VRNDSCALEPSZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005084def : Pat<(v16f32 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005085 (VRNDSCALEPSZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005086def : Pat<(v16f32 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005087 (VRNDSCALEPSZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005088
5089def : Pat<(v8f64 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005090 (VRNDSCALEPDZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005091def : Pat<(v8f64 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005092 (VRNDSCALEPDZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005093def : Pat<(v8f64 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005094 (VRNDSCALEPDZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005095def : Pat<(v8f64 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005096 (VRNDSCALEPDZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005097def : Pat<(v8f64 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005098 (VRNDSCALEPDZr VR512:$src, (i32 0x3))>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005099}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005100//-------------------------------------------------
5101// Integer truncate and extend operations
5102//-------------------------------------------------
5103
5104multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr,
5105 RegisterClass dstRC, RegisterClass srcRC,
5106 RegisterClass KRC, X86MemOperand x86memop> {
5107 def rr : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
5108 (ins srcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005109 !strconcat(OpcodeStr,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005110 []>, EVEX;
5111
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005112 def rrk : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
5113 (ins KRC:$mask, srcRC:$src),
5114 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005115 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005116 []>, EVEX, EVEX_K;
5117
5118 def rrkz : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005119 (ins KRC:$mask, srcRC:$src),
5120 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005121 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005122 []>, EVEX, EVEX_KZ;
5123
5124 def mr : AVX512XS8I<opc, MRMDestMem, (outs), (ins x86memop:$dst, srcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005125 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005126 []>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005127
5128 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
5129 (ins x86memop:$dst, KRC:$mask, srcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005130 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}}|${dst} {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005131 []>, EVEX, EVEX_K;
5132
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005133}
Michael Liao5bf95782014-12-04 05:20:33 +00005134defm VPMOVQB : avx512_trunc_sat<0x32, "vpmovqb", VR128X, VR512, VK8WM,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005135 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
5136defm VPMOVSQB : avx512_trunc_sat<0x22, "vpmovsqb", VR128X, VR512, VK8WM,
5137 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
5138defm VPMOVUSQB : avx512_trunc_sat<0x12, "vpmovusqb", VR128X, VR512, VK8WM,
5139 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
5140defm VPMOVQW : avx512_trunc_sat<0x34, "vpmovqw", VR128X, VR512, VK8WM,
5141 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
5142defm VPMOVSQW : avx512_trunc_sat<0x24, "vpmovsqw", VR128X, VR512, VK8WM,
5143 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
5144defm VPMOVUSQW : avx512_trunc_sat<0x14, "vpmovusqw", VR128X, VR512, VK8WM,
5145 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
5146defm VPMOVQD : avx512_trunc_sat<0x35, "vpmovqd", VR256X, VR512, VK8WM,
5147 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
5148defm VPMOVSQD : avx512_trunc_sat<0x25, "vpmovsqd", VR256X, VR512, VK8WM,
5149 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
5150defm VPMOVUSQD : avx512_trunc_sat<0x15, "vpmovusqd", VR256X, VR512, VK8WM,
5151 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
5152defm VPMOVDW : avx512_trunc_sat<0x33, "vpmovdw", VR256X, VR512, VK16WM,
5153 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
5154defm VPMOVSDW : avx512_trunc_sat<0x23, "vpmovsdw", VR256X, VR512, VK16WM,
5155 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
5156defm VPMOVUSDW : avx512_trunc_sat<0x13, "vpmovusdw", VR256X, VR512, VK16WM,
5157 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
5158defm VPMOVDB : avx512_trunc_sat<0x31, "vpmovdb", VR128X, VR512, VK16WM,
5159 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
5160defm VPMOVSDB : avx512_trunc_sat<0x21, "vpmovsdb", VR128X, VR512, VK16WM,
5161 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
5162defm VPMOVUSDB : avx512_trunc_sat<0x11, "vpmovusdb", VR128X, VR512, VK16WM,
5163 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
5164
5165def : Pat<(v16i8 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQBrr VR512:$src)>;
5166def : Pat<(v8i16 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQWrr VR512:$src)>;
5167def : Pat<(v16i16 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDWrr VR512:$src)>;
5168def : Pat<(v16i8 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDBrr VR512:$src)>;
5169def : Pat<(v8i32 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQDrr VR512:$src)>;
5170
5171def : Pat<(v16i8 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005172 (VPMOVDBrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005173def : Pat<(v16i16 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005174 (VPMOVDWrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005175def : Pat<(v8i16 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005176 (VPMOVQWrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005177def : Pat<(v8i32 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005178 (VPMOVQDrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005179
5180
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005181multiclass avx512_extend<bits<8> opc, string OpcodeStr, RegisterClass KRC,
5182 RegisterClass DstRC, RegisterClass SrcRC, SDNode OpNode,
5183 PatFrag mem_frag, X86MemOperand x86memop,
5184 ValueType OpVT, ValueType InVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005185
5186 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
5187 (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005188 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005189 [(set DstRC:$dst, (OpVT (OpNode (InVT SrcRC:$src))))]>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005190
5191 def rrk : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
5192 (ins KRC:$mask, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005193 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005194 []>, EVEX, EVEX_K;
5195
5196 def rrkz : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
5197 (ins KRC:$mask, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005198 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005199 []>, EVEX, EVEX_KZ;
5200
5201 let mayLoad = 1 in {
5202 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005203 (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005204 !strconcat(OpcodeStr,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005205 [(set DstRC:$dst,
5206 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))]>,
5207 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005208
5209 def rmk : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
5210 (ins KRC:$mask, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005211 !strconcat(OpcodeStr,"\t{$src, $dst {${mask}} |$dst {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005212 []>,
5213 EVEX, EVEX_K;
5214
5215 def rmkz : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
5216 (ins KRC:$mask, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005217 !strconcat(OpcodeStr,"\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005218 []>,
5219 EVEX, EVEX_KZ;
5220 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005221}
5222
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005223defm VPMOVZXBDZ: avx512_extend<0x31, "vpmovzxbd", VK16WM, VR512, VR128X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00005224 loadv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005225 EVEX_CD8<8, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005226defm VPMOVZXBQZ: avx512_extend<0x32, "vpmovzxbq", VK8WM, VR512, VR128X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00005227 loadv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005228 EVEX_CD8<8, CD8VO>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005229defm VPMOVZXWDZ: avx512_extend<0x33, "vpmovzxwd", VK16WM, VR512, VR256X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00005230 loadv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005231 EVEX_CD8<16, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005232defm VPMOVZXWQZ: avx512_extend<0x34, "vpmovzxwq", VK8WM, VR512, VR128X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00005233 loadv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005234 EVEX_CD8<16, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005235defm VPMOVZXDQZ: avx512_extend<0x35, "vpmovzxdq", VK8WM, VR512, VR256X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00005236 loadv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005237 EVEX_CD8<32, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005238
5239defm VPMOVSXBDZ: avx512_extend<0x21, "vpmovsxbd", VK16WM, VR512, VR128X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00005240 loadv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005241 EVEX_CD8<8, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005242defm VPMOVSXBQZ: avx512_extend<0x22, "vpmovsxbq", VK8WM, VR512, VR128X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00005243 loadv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005244 EVEX_CD8<8, CD8VO>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005245defm VPMOVSXWDZ: avx512_extend<0x23, "vpmovsxwd", VK16WM, VR512, VR256X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00005246 loadv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005247 EVEX_CD8<16, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005248defm VPMOVSXWQZ: avx512_extend<0x24, "vpmovsxwq", VK8WM, VR512, VR128X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00005249 loadv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005250 EVEX_CD8<16, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005251defm VPMOVSXDQZ: avx512_extend<0x25, "vpmovsxdq", VK8WM, VR512, VR256X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00005252 loadv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005253 EVEX_CD8<32, CD8VH>;
5254
5255//===----------------------------------------------------------------------===//
5256// GATHER - SCATTER Operations
5257
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005258multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5259 X86MemOperand memop, PatFrag GatherNode> {
5260 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb" in
5261 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
5262 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005263 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005264 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005265 [(set _.RC:$dst, _.KRCWM:$mask_wb,
5266 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
5267 vectoraddr:$src2))]>, EVEX, EVEX_K,
5268 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005269}
Cameron McInally45325962014-03-26 13:50:50 +00005270
5271let ExeDomain = SSEPackedDouble in {
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005272defm VGATHERDPDZ : avx512_gather<0x92, "vgatherdpd", v8f64_info, vy64xmem,
5273 mgatherv8i32>, EVEX_V512, VEX_W;
5274defm VGATHERQPDZ : avx512_gather<0x93, "vgatherqpd", v8f64_info, vz64mem,
5275 mgatherv8i64>, EVEX_V512, VEX_W;
Cameron McInally45325962014-03-26 13:50:50 +00005276}
5277
5278let ExeDomain = SSEPackedSingle in {
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005279defm VGATHERDPSZ : avx512_gather<0x92, "vgatherdps", v16f32_info, vz32mem,
5280 mgatherv16i32>, EVEX_V512;
5281defm VGATHERQPSZ : avx512_gather<0x93, "vgatherqps", v8f32x_info, vz64mem,
5282 mgatherv8i64>, EVEX_V512;
Cameron McInally45325962014-03-26 13:50:50 +00005283}
Michael Liao5bf95782014-12-04 05:20:33 +00005284
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005285defm VPGATHERDQZ : avx512_gather<0x90, "vpgatherdq", v8i64_info, vy64xmem,
5286 mgatherv8i32>, EVEX_V512, VEX_W;
5287defm VPGATHERDDZ : avx512_gather<0x90, "vpgatherdd", v16i32_info, vz32mem,
5288 mgatherv16i32>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005289
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005290defm VPGATHERQQZ : avx512_gather<0x91, "vpgatherqq", v8i64_info, vz64mem,
5291 mgatherv8i64>, EVEX_V512, VEX_W;
5292defm VPGATHERQDZ : avx512_gather<0x91, "vpgatherqd", v8i32x_info, vz64mem,
5293 mgatherv8i64>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005294
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005295multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5296 X86MemOperand memop, PatFrag ScatterNode> {
5297
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005298let mayStore = 1, Constraints = "$mask = $mask_wb" in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005299
5300 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
5301 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005302 !strconcat(OpcodeStr,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005303 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
5304 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
5305 _.KRCWM:$mask, vectoraddr:$dst))]>,
5306 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005307}
5308
Cameron McInally45325962014-03-26 13:50:50 +00005309let ExeDomain = SSEPackedDouble in {
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005310defm VSCATTERDPDZ : avx512_scatter<0xA2, "vscatterdpd", v8f64_info, vy64xmem,
5311 mscatterv8i32>, EVEX_V512, VEX_W;
5312defm VSCATTERQPDZ : avx512_scatter<0xA3, "vscatterqpd", v8f64_info, vz64mem,
5313 mscatterv8i64>, EVEX_V512, VEX_W;
Cameron McInally45325962014-03-26 13:50:50 +00005314}
5315
5316let ExeDomain = SSEPackedSingle in {
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005317defm VSCATTERDPSZ : avx512_scatter<0xA2, "vscatterdps", v16f32_info, vz32mem,
5318 mscatterv16i32>, EVEX_V512;
5319defm VSCATTERQPSZ : avx512_scatter<0xA3, "vscatterqps", v8f32x_info, vz64mem,
5320 mscatterv8i64>, EVEX_V512;
Cameron McInally45325962014-03-26 13:50:50 +00005321}
5322
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005323defm VPSCATTERDQZ : avx512_scatter<0xA0, "vpscatterdq", v8i64_info, vy64xmem,
5324 mscatterv8i32>, EVEX_V512, VEX_W;
5325defm VPSCATTERDDZ : avx512_scatter<0xA0, "vpscatterdd", v16i32_info, vz32mem,
5326 mscatterv16i32>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005327
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005328defm VPSCATTERQQZ : avx512_scatter<0xA1, "vpscatterqq", v8i64_info, vz64mem,
5329 mscatterv8i64>, EVEX_V512, VEX_W;
5330defm VPSCATTERQDZ : avx512_scatter<0xA1, "vpscatterqd", v8i32x_info, vz64mem,
5331 mscatterv8i64>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005332
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00005333// prefetch
5334multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
5335 RegisterClass KRC, X86MemOperand memop> {
5336 let Predicates = [HasPFI], hasSideEffects = 1 in
5337 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005338 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00005339 []>, EVEX, EVEX_K;
5340}
5341
5342defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
5343 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
5344
5345defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
5346 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
5347
5348defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
5349 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
5350
5351defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
5352 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00005353
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00005354defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
5355 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
5356
5357defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
5358 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
5359
5360defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
5361 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
5362
5363defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
5364 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
5365
5366defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
5367 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
5368
5369defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
5370 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
5371
5372defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
5373 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
5374
5375defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
5376 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
5377
5378defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
5379 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
5380
5381defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
5382 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
5383
5384defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
5385 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
5386
5387defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
5388 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005389//===----------------------------------------------------------------------===//
5390// VSHUFPS - VSHUFPD Operations
5391
5392multiclass avx512_shufp<RegisterClass RC, X86MemOperand x86memop,
5393 ValueType vt, string OpcodeStr, PatFrag mem_frag,
5394 Domain d> {
5395 def rmi : AVX512PIi8<0xC6, MRMSrcMem, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005396 (ins RC:$src1, x86memop:$src2, u8imm:$src3),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005397 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005398 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005399 [(set RC:$dst, (vt (X86Shufp RC:$src1, (mem_frag addr:$src2),
5400 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00005401 EVEX_4V, Sched<[WriteShuffleLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005402 def rri : AVX512PIi8<0xC6, MRMSrcReg, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005403 (ins RC:$src1, RC:$src2, u8imm:$src3),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005404 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005405 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005406 [(set RC:$dst, (vt (X86Shufp RC:$src1, RC:$src2,
5407 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00005408 EVEX_4V, Sched<[WriteShuffle]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005409}
5410
Craig Topper820d4922015-02-09 04:04:50 +00005411defm VSHUFPSZ : avx512_shufp<VR512, f512mem, v16f32, "vshufps", loadv16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005412 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00005413defm VSHUFPDZ : avx512_shufp<VR512, f512mem, v8f64, "vshufpd", loadv8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00005414 SSEPackedDouble>, PD, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005415
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00005416def : Pat<(v16i32 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
5417 (VSHUFPSZrri VR512:$src1, VR512:$src2, imm:$imm)>;
5418def : Pat<(v16i32 (X86Shufp VR512:$src1,
Craig Topper820d4922015-02-09 04:04:50 +00005419 (loadv16i32 addr:$src2), (i8 imm:$imm))),
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00005420 (VSHUFPSZrmi VR512:$src1, addr:$src2, imm:$imm)>;
5421
5422def : Pat<(v8i64 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
5423 (VSHUFPDZrri VR512:$src1, VR512:$src2, imm:$imm)>;
5424def : Pat<(v8i64 (X86Shufp VR512:$src1,
Craig Topper820d4922015-02-09 04:04:50 +00005425 (loadv8i64 addr:$src2), (i8 imm:$imm))),
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00005426 (VSHUFPDZrmi VR512:$src1, addr:$src2, imm:$imm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005427
Adam Nemet5ed17da2014-08-21 19:50:07 +00005428multiclass avx512_valign<X86VectorVTInfo _> {
Adam Nemet34801422014-10-08 23:25:39 +00005429 defm rri : AVX512_maskable<0x03, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005430 (ins _.RC:$src1, _.RC:$src2, u8imm:$src3),
Adam Nemet5ed17da2014-08-21 19:50:07 +00005431 "valign"##_.Suffix,
Adam Nemet2e2537f2014-08-07 17:53:55 +00005432 "$src3, $src2, $src1", "$src1, $src2, $src3",
Adam Nemet5ed17da2014-08-21 19:50:07 +00005433 (_.VT (X86VAlign _.RC:$src2, _.RC:$src1,
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005434 (i8 imm:$src3)))>,
Adam Nemet2e2537f2014-08-07 17:53:55 +00005435 AVX512AIi8Base, EVEX_4V;
Adam Nemetfd2161b2014-08-05 17:23:04 +00005436
Adam Nemetf92139d2014-08-05 17:22:50 +00005437 // Also match valign of packed floats.
Adam Nemet5ed17da2014-08-21 19:50:07 +00005438 def : Pat<(_.FloatVT (X86VAlign _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
5439 (!cast<Instruction>(NAME##rri) _.RC:$src2, _.RC:$src1, imm:$imm)>;
Adam Nemetf92139d2014-08-05 17:22:50 +00005440
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00005441 let mayLoad = 1 in
Adam Nemet5ed17da2014-08-21 19:50:07 +00005442 def rmi : AVX512AIi8<0x03, MRMSrcMem, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005443 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$src3),
Adam Nemet5ed17da2014-08-21 19:50:07 +00005444 !strconcat("valign"##_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00005445 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet1c752d82014-08-05 17:22:47 +00005446 "$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005447 []>, EVEX_4V;
5448}
Adam Nemet5ed17da2014-08-21 19:50:07 +00005449defm VALIGND : avx512_valign<v16i32_info>, EVEX_V512, EVEX_CD8<32, CD8VF>;
5450defm VALIGNQ : avx512_valign<v8i64_info>, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005451
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005452// Helper fragments to match sext vXi1 to vXiY.
5453def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
5454def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
5455
5456multiclass avx512_vpabs<bits<8> opc, string OpcodeStr, ValueType OpVT,
5457 RegisterClass KRC, RegisterClass RC,
5458 X86MemOperand x86memop, X86MemOperand x86scalar_mop,
5459 string BrdcstStr> {
5460 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005461 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005462 []>, EVEX;
5463 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005464 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005465 []>, EVEX, EVEX_K;
5466 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
5467 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005468 "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005469 []>, EVEX, EVEX_KZ;
5470 let mayLoad = 1 in {
5471 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5472 (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005473 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005474 []>, EVEX;
5475 def rmk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5476 (ins KRC:$mask, x86memop:$src),
5477 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005478 "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005479 []>, EVEX, EVEX_K;
5480 def rmkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5481 (ins KRC:$mask, x86memop:$src),
5482 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005483 "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005484 []>, EVEX, EVEX_KZ;
5485 def rmb : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5486 (ins x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005487 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005488 ", $dst|$dst, ${src}", BrdcstStr, "}"),
5489 []>, EVEX, EVEX_B;
5490 def rmbk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5491 (ins KRC:$mask, x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005492 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005493 ", $dst {${mask}}|$dst {${mask}}, ${src}", BrdcstStr, "}"),
5494 []>, EVEX, EVEX_B, EVEX_K;
5495 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5496 (ins KRC:$mask, x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005497 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005498 ", $dst {${mask}} {z}|$dst {${mask}} {z}, ${src}",
5499 BrdcstStr, "}"),
5500 []>, EVEX, EVEX_B, EVEX_KZ;
5501 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005502}
5503
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005504defm VPABSDZ : avx512_vpabs<0x1E, "vpabsd", v16i32, VK16WM, VR512,
5505 i512mem, i32mem, "{1to16}">, EVEX_V512,
5506 EVEX_CD8<32, CD8VF>;
5507defm VPABSQZ : avx512_vpabs<0x1F, "vpabsq", v8i64, VK8WM, VR512,
5508 i512mem, i64mem, "{1to8}">, EVEX_V512, VEX_W,
5509 EVEX_CD8<64, CD8VF>;
5510
5511def : Pat<(xor
5512 (bc_v16i32 (v16i1sextv16i32)),
5513 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
5514 (VPABSDZrr VR512:$src)>;
5515def : Pat<(xor
5516 (bc_v8i64 (v8i1sextv8i64)),
5517 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
5518 (VPABSQZrr VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005519
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00005520def : Pat<(v16i32 (int_x86_avx512_mask_pabs_d_512 (v16i32 VR512:$src),
5521 (v16i32 immAllZerosV), (i16 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005522 (VPABSDZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00005523def : Pat<(v8i64 (int_x86_avx512_mask_pabs_q_512 (v8i64 VR512:$src),
5524 (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005525 (VPABSQZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00005526
Michael Liao5bf95782014-12-04 05:20:33 +00005527multiclass avx512_conflict<bits<8> opc, string OpcodeStr,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005528 RegisterClass RC, RegisterClass KRC,
5529 X86MemOperand x86memop,
5530 X86MemOperand x86scalar_mop, string BrdcstStr> {
Craig Topper46469aa2015-01-23 06:11:45 +00005531 let hasSideEffects = 0 in {
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005532 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5533 (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005534 !strconcat(OpcodeStr, "\t{$src, ${dst} |${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005535 []>, EVEX;
Craig Topper46469aa2015-01-23 06:11:45 +00005536 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005537 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5538 (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005539 !strconcat(OpcodeStr, "\t{$src, ${dst}|${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005540 []>, EVEX;
Craig Topper46469aa2015-01-23 06:11:45 +00005541 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005542 def rmb : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5543 (ins x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005544 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005545 ", ${dst}|${dst}, ${src}", BrdcstStr, "}"),
5546 []>, EVEX, EVEX_B;
5547 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5548 (ins KRC:$mask, RC:$src),
5549 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005550 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005551 []>, EVEX, EVEX_KZ;
Craig Topper46469aa2015-01-23 06:11:45 +00005552 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005553 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5554 (ins KRC:$mask, x86memop:$src),
5555 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005556 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005557 []>, EVEX, EVEX_KZ;
Craig Topper46469aa2015-01-23 06:11:45 +00005558 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005559 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5560 (ins KRC:$mask, x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005561 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005562 ", ${dst} {${mask}} {z}|${dst} {${mask}} {z}, ${src}",
5563 BrdcstStr, "}"),
5564 []>, EVEX, EVEX_KZ, EVEX_B;
Michael Liao5bf95782014-12-04 05:20:33 +00005565
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005566 let Constraints = "$src1 = $dst" in {
5567 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5568 (ins RC:$src1, KRC:$mask, RC:$src2),
5569 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005570 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005571 []>, EVEX, EVEX_K;
Craig Topper46469aa2015-01-23 06:11:45 +00005572 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005573 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5574 (ins RC:$src1, KRC:$mask, x86memop:$src2),
5575 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005576 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005577 []>, EVEX, EVEX_K;
Craig Topper46469aa2015-01-23 06:11:45 +00005578 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005579 def rmbk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5580 (ins RC:$src1, KRC:$mask, x86scalar_mop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00005581 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005582 ", ${dst} {${mask}}|${dst} {${mask}}, ${src2}", BrdcstStr, "}"),
5583 []>, EVEX, EVEX_K, EVEX_B;
Craig Topper46469aa2015-01-23 06:11:45 +00005584 }
5585 }
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005586}
5587
5588let Predicates = [HasCDI] in {
5589defm VPCONFLICTD : avx512_conflict<0xC4, "vpconflictd", VR512, VK16WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005590 i512mem, i32mem, "{1to16}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005591 EVEX_V512, EVEX_CD8<32, CD8VF>;
5592
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005593
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005594defm VPCONFLICTQ : avx512_conflict<0xC4, "vpconflictq", VR512, VK8WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005595 i512mem, i64mem, "{1to8}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005596 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005597
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005598}
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005599
5600def : Pat<(int_x86_avx512_mask_conflict_d_512 VR512:$src2, VR512:$src1,
5601 GR16:$mask),
5602 (VPCONFLICTDrrk VR512:$src1,
5603 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
5604
5605def : Pat<(int_x86_avx512_mask_conflict_q_512 VR512:$src2, VR512:$src1,
5606 GR8:$mask),
5607 (VPCONFLICTQrrk VR512:$src1,
5608 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00005609
Cameron McInally5d1b7b92014-06-11 12:54:45 +00005610let Predicates = [HasCDI] in {
5611defm VPLZCNTD : avx512_conflict<0x44, "vplzcntd", VR512, VK16WM,
5612 i512mem, i32mem, "{1to16}">,
5613 EVEX_V512, EVEX_CD8<32, CD8VF>;
5614
5615
5616defm VPLZCNTQ : avx512_conflict<0x44, "vplzcntq", VR512, VK8WM,
5617 i512mem, i64mem, "{1to8}">,
5618 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
5619
5620}
5621
5622def : Pat<(int_x86_avx512_mask_lzcnt_d_512 VR512:$src2, VR512:$src1,
5623 GR16:$mask),
5624 (VPLZCNTDrrk VR512:$src1,
5625 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
5626
5627def : Pat<(int_x86_avx512_mask_lzcnt_q_512 VR512:$src2, VR512:$src1,
5628 GR8:$mask),
5629 (VPLZCNTQrrk VR512:$src1,
5630 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
5631
Craig Topper820d4922015-02-09 04:04:50 +00005632def : Pat<(v16i32 (ctlz (loadv16i32 addr:$src))),
Cameron McInally0d0489c2014-06-16 14:12:28 +00005633 (VPLZCNTDrm addr:$src)>;
5634def : Pat<(v16i32 (ctlz (v16i32 VR512:$src))),
5635 (VPLZCNTDrr VR512:$src)>;
Craig Topper820d4922015-02-09 04:04:50 +00005636def : Pat<(v8i64 (ctlz (loadv8i64 addr:$src))),
Cameron McInally0d0489c2014-06-16 14:12:28 +00005637 (VPLZCNTQrm addr:$src)>;
5638def : Pat<(v8i64 (ctlz (v8i64 VR512:$src))),
5639 (VPLZCNTQrr VR512:$src)>;
5640
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00005641def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
5642def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
5643def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00005644
5645def : Pat<(store VK1:$src, addr:$dst),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00005646 (MOV8mr addr:$dst,
5647 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
5648 sub_8bit))>, Requires<[HasAVX512, NoDQI]>;
5649
5650def : Pat<(store VK8:$src, addr:$dst),
5651 (MOV8mr addr:$dst,
5652 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
5653 sub_8bit))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00005654
5655def truncstorei1 : PatFrag<(ops node:$val, node:$ptr),
5656 (truncstore node:$val, node:$ptr), [{
5657 return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i1;
5658}]>;
5659
5660def : Pat<(truncstorei1 GR8:$src, addr:$dst),
5661 (MOV8mr addr:$dst, GR8:$src)>;
5662
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005663multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00005664def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005665 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005666 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
5667}
Michael Liao5bf95782014-12-04 05:20:33 +00005668
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005669multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
5670 string OpcodeStr, Predicate prd> {
5671let Predicates = [prd] in
5672 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
5673
5674 let Predicates = [prd, HasVLX] in {
5675 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
5676 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
5677 }
5678}
5679
5680multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
5681 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
5682 HasBWI>;
5683 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
5684 HasBWI>, VEX_W;
5685 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
5686 HasDQI>;
5687 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
5688 HasDQI>, VEX_W;
5689}
Michael Liao5bf95782014-12-04 05:20:33 +00005690
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005691defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00005692
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00005693multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
5694def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
5695 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
5696 [(set _.KRC:$dst, (trunc (_.VT _.RC:$src)))]>, EVEX;
5697}
5698
5699multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
5700 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
5701let Predicates = [prd] in
5702 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
5703 EVEX_V512;
5704
5705 let Predicates = [prd, HasVLX] in {
5706 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
5707 EVEX_V256;
5708 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
5709 EVEX_V128;
5710 }
5711}
5712
5713defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
5714 avx512vl_i8_info, HasBWI>;
5715defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
5716 avx512vl_i16_info, HasBWI>, VEX_W;
5717defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
5718 avx512vl_i32_info, HasDQI>;
5719defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
5720 avx512vl_i64_info, HasDQI>, VEX_W;
5721
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00005722//===----------------------------------------------------------------------===//
5723// AVX-512 - COMPRESS and EXPAND
5724//
5725multiclass compress_by_vec_width<bits<8> opc, X86VectorVTInfo _,
5726 string OpcodeStr> {
5727 def rrkz : AVX5128I<opc, MRMDestReg, (outs _.RC:$dst),
5728 (ins _.KRCWM:$mask, _.RC:$src),
5729 OpcodeStr # "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
5730 [(set _.RC:$dst, (_.VT (X86compress _.KRCWM:$mask, _.RC:$src,
5731 _.ImmAllZerosV)))]>, EVEX_KZ;
5732
5733 let Constraints = "$src0 = $dst" in
5734 def rrk : AVX5128I<opc, MRMDestReg, (outs _.RC:$dst),
5735 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src),
5736 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5737 [(set _.RC:$dst, (_.VT (X86compress _.KRCWM:$mask, _.RC:$src,
5738 _.RC:$src0)))]>, EVEX_K;
5739
5740 let mayStore = 1 in {
5741 def mrk : AVX5128I<opc, MRMDestMem, (outs),
5742 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
5743 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5744 [(store (_.VT (X86compress _.KRCWM:$mask, _.RC:$src, undef)),
5745 addr:$dst)]>,
5746 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
5747 }
5748}
5749
5750multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
5751 AVX512VLVectorVTInfo VTInfo> {
5752 defm Z : compress_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
5753
5754 let Predicates = [HasVLX] in {
5755 defm Z256 : compress_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
5756 defm Z128 : compress_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
5757 }
5758}
5759
5760defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
5761 EVEX;
5762defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
5763 EVEX, VEX_W;
5764defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
5765 EVEX;
5766defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
5767 EVEX, VEX_W;
5768
Elena Demikhovsky72860c32014-12-15 10:03:52 +00005769// expand
5770multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
5771 string OpcodeStr> {
5772 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
5773 (ins _.KRCWM:$mask, _.RC:$src),
5774 OpcodeStr # "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
5775 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask, (_.VT _.RC:$src),
5776 _.ImmAllZerosV)))]>, EVEX_KZ;
5777
5778 let Constraints = "$src0 = $dst" in
5779 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
5780 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src),
5781 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5782 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask,
5783 (_.VT _.RC:$src), _.RC:$src0)))]>, EVEX_K;
5784
5785 let mayLoad = 1, Constraints = "$src0 = $dst" in
5786 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
5787 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src),
5788 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5789 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask,
5790 (_.VT (bitconvert
5791 (_.LdFrag addr:$src))),
5792 _.RC:$src0)))]>,
5793 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
5794
5795 let mayLoad = 1 in
5796 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
5797 (ins _.KRCWM:$mask, _.MemOp:$src),
5798 OpcodeStr # "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
5799 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask,
5800 (_.VT (bitconvert (_.LdFrag addr:$src))),
5801 _.ImmAllZerosV)))]>,
5802 EVEX_KZ, EVEX_CD8<_.EltSize, CD8VT1>;
5803
5804}
5805
5806multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
5807 AVX512VLVectorVTInfo VTInfo> {
5808 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
5809
5810 let Predicates = [HasVLX] in {
5811 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
5812 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
5813 }
5814}
5815
5816defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
5817 EVEX;
5818defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
5819 EVEX, VEX_W;
5820defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
5821 EVEX;
5822defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
5823 EVEX, VEX_W;