blob: 4f72e998cb997d5af45a81e1f771c51926acb06b [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
Michel Danzere9bb18b2013-02-14 19:03:25 +000014class InterpSlots {
15int P0 = 2;
16int P10 = 0;
17int P20 = 1;
18}
19def INTERP : InterpSlots;
20
21def InterpSlot : Operand<i32> {
22 let PrintMethod = "printInterpSlot";
23}
24
Michel Danzer6064f572014-01-27 07:20:44 +000025def SendMsgImm : Operand<i32> {
26 let PrintMethod = "printSendMsg";
27}
28
Eric Christopher7792e322015-01-30 23:24:40 +000029def isGCN : Predicate<"Subtarget->getGeneration() "
Tom Stellard6e1ee472013-10-29 16:37:28 +000030 ">= AMDGPUSubtarget::SOUTHERN_ISLANDS">;
Marek Olsak5df00d62014-12-07 12:18:57 +000031def isSICI : Predicate<
Eric Christopher7792e322015-01-30 23:24:40 +000032 "Subtarget->getGeneration() == AMDGPUSubtarget::SOUTHERN_ISLANDS ||"
33 "Subtarget->getGeneration() == AMDGPUSubtarget::SEA_ISLANDS"
Marek Olsak5df00d62014-12-07 12:18:57 +000034>;
Eric Christopher7792e322015-01-30 23:24:40 +000035def isCI : Predicate<"Subtarget->getGeneration() "
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000036 ">= AMDGPUSubtarget::SEA_ISLANDS">;
Marek Olsak58f61a82014-12-07 17:17:38 +000037def isVI : Predicate <
Eric Christopher7792e322015-01-30 23:24:40 +000038 "Subtarget->getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS"
Marek Olsak58f61a82014-12-07 17:17:38 +000039>;
Marek Olsak5df00d62014-12-07 12:18:57 +000040
Matt Arsenault3f981402014-09-15 15:41:53 +000041def HasFlatAddressSpace : Predicate<"Subtarget.hasFlatAddressSpace()">;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000042
Tom Stellard9d7ddd52014-11-14 14:08:00 +000043def SWaitMatchClass : AsmOperandClass {
44 let Name = "SWaitCnt";
45 let RenderMethod = "addImmOperands";
46 let ParserMethod = "parseSWaitCntOps";
47}
48
49def WAIT_FLAG : InstFlag<"printWaitFlag"> {
50 let ParserMatchClass = SWaitMatchClass;
51}
Tom Stellard75aadc22012-12-11 21:25:42 +000052
Marek Olsak5df00d62014-12-07 12:18:57 +000053let SubtargetPredicate = isGCN in {
Tom Stellard0e70de52014-05-16 20:56:45 +000054
Tom Stellard8d6d4492014-04-22 16:33:57 +000055//===----------------------------------------------------------------------===//
Tom Stellard3a35d8f2014-10-01 14:44:45 +000056// EXP Instructions
57//===----------------------------------------------------------------------===//
58
59defm EXP : EXP_m;
60
61//===----------------------------------------------------------------------===//
Tom Stellard8d6d4492014-04-22 16:33:57 +000062// SMRD Instructions
63//===----------------------------------------------------------------------===//
64
65let mayLoad = 1 in {
66
67// We are using the SGPR_32 and not the SReg_32 register class for 32-bit
68// SMRD instructions, because the SGPR_32 register class does not include M0
69// and writing to M0 from an SMRD instruction will hang the GPU.
Tom Stellard326d6ec2014-11-05 14:50:53 +000070defm S_LOAD_DWORD : SMRD_Helper <0x00, "s_load_dword", SReg_64, SGPR_32>;
71defm S_LOAD_DWORDX2 : SMRD_Helper <0x01, "s_load_dwordx2", SReg_64, SReg_64>;
72defm S_LOAD_DWORDX4 : SMRD_Helper <0x02, "s_load_dwordx4", SReg_64, SReg_128>;
73defm S_LOAD_DWORDX8 : SMRD_Helper <0x03, "s_load_dwordx8", SReg_64, SReg_256>;
74defm S_LOAD_DWORDX16 : SMRD_Helper <0x04, "s_load_dwordx16", SReg_64, SReg_512>;
Tom Stellard8d6d4492014-04-22 16:33:57 +000075
76defm S_BUFFER_LOAD_DWORD : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000077 0x08, "s_buffer_load_dword", SReg_128, SGPR_32
Tom Stellard8d6d4492014-04-22 16:33:57 +000078>;
79
80defm S_BUFFER_LOAD_DWORDX2 : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000081 0x09, "s_buffer_load_dwordx2", SReg_128, SReg_64
Tom Stellard8d6d4492014-04-22 16:33:57 +000082>;
83
84defm S_BUFFER_LOAD_DWORDX4 : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000085 0x0a, "s_buffer_load_dwordx4", SReg_128, SReg_128
Tom Stellard8d6d4492014-04-22 16:33:57 +000086>;
87
88defm S_BUFFER_LOAD_DWORDX8 : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000089 0x0b, "s_buffer_load_dwordx8", SReg_128, SReg_256
Tom Stellard8d6d4492014-04-22 16:33:57 +000090>;
91
92defm S_BUFFER_LOAD_DWORDX16 : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000093 0x0c, "s_buffer_load_dwordx16", SReg_128, SReg_512
Tom Stellard8d6d4492014-04-22 16:33:57 +000094>;
95
96} // mayLoad = 1
97
Tom Stellard326d6ec2014-11-05 14:50:53 +000098//def S_MEMTIME : SMRD_ <0x0000001e, "s_memtime", []>;
99//def S_DCACHE_INV : SMRD_ <0x0000001f, "s_dcache_inv", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000100
101//===----------------------------------------------------------------------===//
102// SOP1 Instructions
103//===----------------------------------------------------------------------===//
104
Christian Konig76edd4f2013-02-26 17:52:29 +0000105let isMoveImm = 1 in {
Marek Olsakb08604c2014-12-07 12:18:45 +0000106 let isReMaterializable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000107 defm S_MOV_B32 : SOP1_32 <sop1<0x03, 0x00>, "s_mov_b32", []>;
108 defm S_MOV_B64 : SOP1_64 <sop1<0x04, 0x01>, "s_mov_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000109 } // let isRematerializeable = 1
110
111 let Uses = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000112 defm S_CMOV_B32 : SOP1_32 <sop1<0x05, 0x02>, "s_cmov_b32", []>;
113 defm S_CMOV_B64 : SOP1_64 <sop1<0x06, 0x03>, "s_cmov_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000114 } // End Uses = [SCC]
Christian Konig76edd4f2013-02-26 17:52:29 +0000115} // End isMoveImm = 1
116
Marek Olsakb08604c2014-12-07 12:18:45 +0000117let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000118 defm S_NOT_B32 : SOP1_32 <sop1<0x07, 0x04>, "s_not_b32",
Marek Olsakb08604c2014-12-07 12:18:45 +0000119 [(set i32:$dst, (not i32:$src0))]
120 >;
Matt Arsenault2c335622014-04-09 07:16:16 +0000121
Marek Olsak5df00d62014-12-07 12:18:57 +0000122 defm S_NOT_B64 : SOP1_64 <sop1<0x08, 0x05>, "s_not_b64",
Marek Olsakb08604c2014-12-07 12:18:45 +0000123 [(set i64:$dst, (not i64:$src0))]
124 >;
Marek Olsak5df00d62014-12-07 12:18:57 +0000125 defm S_WQM_B32 : SOP1_32 <sop1<0x09, 0x06>, "s_wqm_b32", []>;
126 defm S_WQM_B64 : SOP1_64 <sop1<0x0a, 0x07>, "s_wqm_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000127} // End Defs = [SCC]
128
129
Marek Olsak5df00d62014-12-07 12:18:57 +0000130defm S_BREV_B32 : SOP1_32 <sop1<0x0b, 0x08>, "s_brev_b32",
Matt Arsenault43160e72014-06-18 17:13:57 +0000131 [(set i32:$dst, (AMDGPUbrev i32:$src0))]
132>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000133defm S_BREV_B64 : SOP1_64 <sop1<0x0c, 0x09>, "s_brev_b64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000134
Marek Olsakb08604c2014-12-07 12:18:45 +0000135let Defs = [SCC] in {
Tom Stellardce449ad2015-02-18 16:08:11 +0000136 defm S_BCNT0_I32_B32 : SOP1_32 <sop1<0x0d, 0x0a>, "s_bcnt0_i32_b32", []>;
137 defm S_BCNT0_I32_B64 : SOP1_32_64 <sop1<0x0e, 0x0b>, "s_bcnt0_i32_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000138 defm S_BCNT1_I32_B32 : SOP1_32 <sop1<0x0f, 0x0c>, "s_bcnt1_i32_b32",
Marek Olsakb08604c2014-12-07 12:18:45 +0000139 [(set i32:$dst, (ctpop i32:$src0))]
140 >;
Marek Olsak5df00d62014-12-07 12:18:57 +0000141 defm S_BCNT1_I32_B64 : SOP1_32_64 <sop1<0x10, 0x0d>, "s_bcnt1_i32_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000142} // End Defs = [SCC]
Matt Arsenault8333e432014-06-10 19:18:24 +0000143
Tom Stellardce449ad2015-02-18 16:08:11 +0000144defm S_FF0_I32_B32 : SOP1_32 <sop1<0x11, 0x0e>, "s_ff0_i32_b32", []>;
145defm S_FF0_I32_B64 : SOP1_32_64 <sop1<0x12, 0x0f>, "s_ff0_i32_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000146defm S_FF1_I32_B32 : SOP1_32 <sop1<0x13, 0x10>, "s_ff1_i32_b32",
Matt Arsenault295b86e2014-06-17 17:36:27 +0000147 [(set i32:$dst, (cttz_zero_undef i32:$src0))]
148>;
Tom Stellardce449ad2015-02-18 16:08:11 +0000149defm S_FF1_I32_B64 : SOP1_32_64 <sop1<0x14, 0x11>, "s_ff1_i32_b64", []>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000150
Marek Olsak5df00d62014-12-07 12:18:57 +0000151defm S_FLBIT_I32_B32 : SOP1_32 <sop1<0x15, 0x12>, "s_flbit_i32_b32",
Matt Arsenault85796012014-06-17 17:36:24 +0000152 [(set i32:$dst, (ctlz_zero_undef i32:$src0))]
153>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000154
Tom Stellardce449ad2015-02-18 16:08:11 +0000155defm S_FLBIT_I32_B64 : SOP1_32_64 <sop1<0x16, 0x13>, "s_flbit_i32_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000156defm S_FLBIT_I32 : SOP1_32 <sop1<0x17, 0x14>, "s_flbit_i32", []>;
Tom Stellardce449ad2015-02-18 16:08:11 +0000157defm S_FLBIT_I32_I64 : SOP1_32_64 <sop1<0x18, 0x15>, "s_flbit_i32_i64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000158defm S_SEXT_I32_I8 : SOP1_32 <sop1<0x19, 0x16>, "s_sext_i32_i8",
Matt Arsenault27cc9582014-04-18 01:53:18 +0000159 [(set i32:$dst, (sext_inreg i32:$src0, i8))]
160>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000161defm S_SEXT_I32_I16 : SOP1_32 <sop1<0x1a, 0x17>, "s_sext_i32_i16",
Matt Arsenault27cc9582014-04-18 01:53:18 +0000162 [(set i32:$dst, (sext_inreg i32:$src0, i16))]
163>;
Matt Arsenault5dbd5db2014-04-22 03:49:30 +0000164
Tom Stellardce449ad2015-02-18 16:08:11 +0000165defm S_BITSET0_B32 : SOP1_32 <sop1<0x1b, 0x18>, "s_bitset0_b32", []>;
166defm S_BITSET0_B64 : SOP1_64 <sop1<0x1c, 0x19>, "s_bitset0_b64", []>;
167defm S_BITSET1_B32 : SOP1_32 <sop1<0x1d, 0x1a>, "s_bitset1_b32", []>;
168defm S_BITSET1_B64 : SOP1_64 <sop1<0x1e, 0x1b>, "s_bitset1_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000169defm S_GETPC_B64 : SOP1_64_0 <sop1<0x1f, 0x1c>, "s_getpc_b64", []>;
170defm S_SETPC_B64 : SOP1_64 <sop1<0x20, 0x1d>, "s_setpc_b64", []>;
171defm S_SWAPPC_B64 : SOP1_64 <sop1<0x21, 0x1e>, "s_swappc_b64", []>;
172defm S_RFE_B64 : SOP1_64 <sop1<0x22, 0x1f>, "s_rfe_b64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000173
Marek Olsakb08604c2014-12-07 12:18:45 +0000174let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC, SCC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000175
Marek Olsak5df00d62014-12-07 12:18:57 +0000176defm S_AND_SAVEEXEC_B64 : SOP1_64 <sop1<0x24, 0x20>, "s_and_saveexec_b64", []>;
177defm S_OR_SAVEEXEC_B64 : SOP1_64 <sop1<0x25, 0x21>, "s_or_saveexec_b64", []>;
178defm S_XOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x26, 0x22>, "s_xor_saveexec_b64", []>;
179defm S_ANDN2_SAVEEXEC_B64 : SOP1_64 <sop1<0x27, 0x23>, "s_andn2_saveexec_b64", []>;
180defm S_ORN2_SAVEEXEC_B64 : SOP1_64 <sop1<0x28, 0x24>, "s_orn2_saveexec_b64", []>;
181defm S_NAND_SAVEEXEC_B64 : SOP1_64 <sop1<0x29, 0x25>, "s_nand_saveexec_b64", []>;
182defm S_NOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x2a, 0x26>, "s_nor_saveexec_b64", []>;
183defm S_XNOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x2b, 0x27>, "s_xnor_saveexec_b64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000184
Marek Olsakb08604c2014-12-07 12:18:45 +0000185} // End hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC, SCC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000186
Marek Olsak5df00d62014-12-07 12:18:57 +0000187defm S_QUADMASK_B32 : SOP1_32 <sop1<0x2c, 0x28>, "s_quadmask_b32", []>;
188defm S_QUADMASK_B64 : SOP1_64 <sop1<0x2d, 0x29>, "s_quadmask_b64", []>;
189defm S_MOVRELS_B32 : SOP1_32 <sop1<0x2e, 0x2a>, "s_movrels_b32", []>;
190defm S_MOVRELS_B64 : SOP1_64 <sop1<0x2f, 0x2b>, "s_movrels_b64", []>;
191defm S_MOVRELD_B32 : SOP1_32 <sop1<0x30, 0x2c>, "s_movreld_b32", []>;
192defm S_MOVRELD_B64 : SOP1_64 <sop1<0x31, 0x2d>, "s_movreld_b64", []>;
Tom Stellardce449ad2015-02-18 16:08:11 +0000193defm S_CBRANCH_JOIN : SOP1_1 <sop1<0x32, 0x2e>, "s_cbranch_join", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000194defm S_MOV_REGRD_B32 : SOP1_32 <sop1<0x33, 0x2f>, "s_mov_regrd_b32", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000195let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000196 defm S_ABS_I32 : SOP1_32 <sop1<0x34, 0x30>, "s_abs_i32", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000197} // End Defs = [SCC]
Marek Olsak5df00d62014-12-07 12:18:57 +0000198defm S_MOV_FED_B32 : SOP1_32 <sop1<0x35, 0x31>, "s_mov_fed_b32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000199
200//===----------------------------------------------------------------------===//
201// SOP2 Instructions
202//===----------------------------------------------------------------------===//
203
204let Defs = [SCC] in { // Carry out goes to SCC
205let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000206defm S_ADD_U32 : SOP2_32 <sop2<0x00>, "s_add_u32", []>;
207defm S_ADD_I32 : SOP2_32 <sop2<0x02>, "s_add_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000208 [(set i32:$dst, (add SSrc_32:$src0, SSrc_32:$src1))]
209>;
210} // End isCommutable = 1
211
Marek Olsak5df00d62014-12-07 12:18:57 +0000212defm S_SUB_U32 : SOP2_32 <sop2<0x01>, "s_sub_u32", []>;
213defm S_SUB_I32 : SOP2_32 <sop2<0x03>, "s_sub_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000214 [(set i32:$dst, (sub SSrc_32:$src0, SSrc_32:$src1))]
215>;
216
217let Uses = [SCC] in { // Carry in comes from SCC
218let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000219defm S_ADDC_U32 : SOP2_32 <sop2<0x04>, "s_addc_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000220 [(set i32:$dst, (adde (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
221} // End isCommutable = 1
222
Marek Olsak5df00d62014-12-07 12:18:57 +0000223defm S_SUBB_U32 : SOP2_32 <sop2<0x05>, "s_subb_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000224 [(set i32:$dst, (sube (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
225} // End Uses = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000226
Marek Olsak5df00d62014-12-07 12:18:57 +0000227defm S_MIN_I32 : SOP2_32 <sop2<0x06>, "s_min_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000228 [(set i32:$dst, (AMDGPUsmin i32:$src0, i32:$src1))]
229>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000230defm S_MIN_U32 : SOP2_32 <sop2<0x07>, "s_min_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000231 [(set i32:$dst, (AMDGPUumin i32:$src0, i32:$src1))]
232>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000233defm S_MAX_I32 : SOP2_32 <sop2<0x08>, "s_max_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000234 [(set i32:$dst, (AMDGPUsmax i32:$src0, i32:$src1))]
235>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000236defm S_MAX_U32 : SOP2_32 <sop2<0x09>, "s_max_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000237 [(set i32:$dst, (AMDGPUumax i32:$src0, i32:$src1))]
238>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000239} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000240
Marek Olsak5df00d62014-12-07 12:18:57 +0000241defm S_CSELECT_B32 : SOP2_SELECT_32 <sop2<0x0a>, "s_cselect_b32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000242
Marek Olsakb08604c2014-12-07 12:18:45 +0000243let Uses = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000244 defm S_CSELECT_B64 : SOP2_64 <sop2<0x0b>, "s_cselect_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000245} // End Uses = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000246
Marek Olsakb08604c2014-12-07 12:18:45 +0000247let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000248defm S_AND_B32 : SOP2_32 <sop2<0x0e, 0x0c>, "s_and_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000249 [(set i32:$dst, (and i32:$src0, i32:$src1))]
250>;
251
Marek Olsak5df00d62014-12-07 12:18:57 +0000252defm S_AND_B64 : SOP2_64 <sop2<0x0f, 0x0d>, "s_and_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000253 [(set i64:$dst, (and i64:$src0, i64:$src1))]
254>;
255
Marek Olsak5df00d62014-12-07 12:18:57 +0000256defm S_OR_B32 : SOP2_32 <sop2<0x10, 0x0e>, "s_or_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000257 [(set i32:$dst, (or i32:$src0, i32:$src1))]
258>;
259
Marek Olsak5df00d62014-12-07 12:18:57 +0000260defm S_OR_B64 : SOP2_64 <sop2<0x11, 0x0f>, "s_or_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000261 [(set i64:$dst, (or i64:$src0, i64:$src1))]
262>;
263
Marek Olsak5df00d62014-12-07 12:18:57 +0000264defm S_XOR_B32 : SOP2_32 <sop2<0x12, 0x10>, "s_xor_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000265 [(set i32:$dst, (xor i32:$src0, i32:$src1))]
266>;
267
Marek Olsak5df00d62014-12-07 12:18:57 +0000268defm S_XOR_B64 : SOP2_64 <sop2<0x13, 0x11>, "s_xor_b64",
Tom Stellard58ac7442014-04-29 23:12:48 +0000269 [(set i64:$dst, (xor i64:$src0, i64:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000270>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000271defm S_ANDN2_B32 : SOP2_32 <sop2<0x14, 0x12>, "s_andn2_b32", []>;
272defm S_ANDN2_B64 : SOP2_64 <sop2<0x15, 0x13>, "s_andn2_b64", []>;
273defm S_ORN2_B32 : SOP2_32 <sop2<0x16, 0x14>, "s_orn2_b32", []>;
274defm S_ORN2_B64 : SOP2_64 <sop2<0x17, 0x15>, "s_orn2_b64", []>;
275defm S_NAND_B32 : SOP2_32 <sop2<0x18, 0x16>, "s_nand_b32", []>;
276defm S_NAND_B64 : SOP2_64 <sop2<0x19, 0x17>, "s_nand_b64", []>;
277defm S_NOR_B32 : SOP2_32 <sop2<0x1a, 0x18>, "s_nor_b32", []>;
278defm S_NOR_B64 : SOP2_64 <sop2<0x1b, 0x19>, "s_nor_b64", []>;
279defm S_XNOR_B32 : SOP2_32 <sop2<0x1c, 0x1a>, "s_xnor_b32", []>;
280defm S_XNOR_B64 : SOP2_64 <sop2<0x1d, 0x1b>, "s_xnor_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000281} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000282
283// Use added complexity so these patterns are preferred to the VALU patterns.
284let AddedComplexity = 1 in {
Marek Olsakb08604c2014-12-07 12:18:45 +0000285let Defs = [SCC] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000286
Marek Olsak5df00d62014-12-07 12:18:57 +0000287defm S_LSHL_B32 : SOP2_32 <sop2<0x1e, 0x1c>, "s_lshl_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000288 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
289>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000290defm S_LSHL_B64 : SOP2_64_32 <sop2<0x1f, 0x1d>, "s_lshl_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000291 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
292>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000293defm S_LSHR_B32 : SOP2_32 <sop2<0x20, 0x1e>, "s_lshr_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000294 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
295>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000296defm S_LSHR_B64 : SOP2_64_32 <sop2<0x21, 0x1f>, "s_lshr_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000297 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
298>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000299defm S_ASHR_I32 : SOP2_32 <sop2<0x22, 0x20>, "s_ashr_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000300 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
301>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000302defm S_ASHR_I64 : SOP2_64_32 <sop2<0x23, 0x21>, "s_ashr_i64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000303 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
304>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000305} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000306
Marek Olsak5df00d62014-12-07 12:18:57 +0000307defm S_BFM_B32 : SOP2_32 <sop2<0x24, 0x22>, "s_bfm_b32", []>;
308defm S_BFM_B64 : SOP2_64 <sop2<0x25, 0x23>, "s_bfm_b64", []>;
309defm S_MUL_I32 : SOP2_32 <sop2<0x26, 0x24>, "s_mul_i32",
Matt Arsenault869cd072014-09-03 23:24:35 +0000310 [(set i32:$dst, (mul i32:$src0, i32:$src1))]
311>;
312
313} // End AddedComplexity = 1
314
Marek Olsakb08604c2014-12-07 12:18:45 +0000315let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000316defm S_BFE_U32 : SOP2_32 <sop2<0x27, 0x25>, "s_bfe_u32", []>;
317defm S_BFE_I32 : SOP2_32 <sop2<0x28, 0x26>, "s_bfe_i32", []>;
318defm S_BFE_U64 : SOP2_64 <sop2<0x29, 0x27>, "s_bfe_u64", []>;
319defm S_BFE_I64 : SOP2_64_32 <sop2<0x2a, 0x28>, "s_bfe_i64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000320} // End Defs = [SCC]
321
Tom Stellard0c0008c2015-02-18 16:08:13 +0000322let sdst = 0 in {
323defm S_CBRANCH_G_FORK : SOP2_m <
324 sop2<0x2b, 0x29>, "s_cbranch_g_fork", (outs),
325 (ins SReg_64:$src0, SReg_64:$src1), "s_cbranch_g_fork $src0, $src1", []
326>;
327}
328
Marek Olsakb08604c2014-12-07 12:18:45 +0000329let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000330defm S_ABSDIFF_I32 : SOP2_32 <sop2<0x2c, 0x2a>, "s_absdiff_i32", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000331} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000332
333//===----------------------------------------------------------------------===//
334// SOPC Instructions
335//===----------------------------------------------------------------------===//
336
Tom Stellard326d6ec2014-11-05 14:50:53 +0000337def S_CMP_EQ_I32 : SOPC_32 <0x00000000, "s_cmp_eq_i32">;
338def S_CMP_LG_I32 : SOPC_32 <0x00000001, "s_cmp_lg_i32">;
339def S_CMP_GT_I32 : SOPC_32 <0x00000002, "s_cmp_gt_i32">;
340def S_CMP_GE_I32 : SOPC_32 <0x00000003, "s_cmp_ge_i32">;
341def S_CMP_LT_I32 : SOPC_32 <0x00000004, "s_cmp_lt_i32">;
342def S_CMP_LE_I32 : SOPC_32 <0x00000005, "s_cmp_le_i32">;
343def S_CMP_EQ_U32 : SOPC_32 <0x00000006, "s_cmp_eq_u32">;
344def S_CMP_LG_U32 : SOPC_32 <0x00000007, "s_cmp_lg_u32">;
345def S_CMP_GT_U32 : SOPC_32 <0x00000008, "s_cmp_gt_u32">;
346def S_CMP_GE_U32 : SOPC_32 <0x00000009, "s_cmp_ge_u32">;
347def S_CMP_LT_U32 : SOPC_32 <0x0000000a, "s_cmp_lt_u32">;
348def S_CMP_LE_U32 : SOPC_32 <0x0000000b, "s_cmp_le_u32">;
349////def S_BITCMP0_B32 : SOPC_BITCMP0 <0x0000000c, "s_bitcmp0_b32", []>;
350////def S_BITCMP1_B32 : SOPC_BITCMP1 <0x0000000d, "s_bitcmp1_b32", []>;
351////def S_BITCMP0_B64 : SOPC_BITCMP0 <0x0000000e, "s_bitcmp0_b64", []>;
352////def S_BITCMP1_B64 : SOPC_BITCMP1 <0x0000000f, "s_bitcmp1_b64", []>;
353//def S_SETVSKIP : SOPC_ <0x00000010, "s_setvskip", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000354
355//===----------------------------------------------------------------------===//
356// SOPK Instructions
357//===----------------------------------------------------------------------===//
358
Tom Stellarde63d5ed2014-11-14 20:43:28 +0000359let isReMaterializable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000360defm S_MOVK_I32 : SOPK_32 <sopk<0x00>, "s_movk_i32", []>;
Tom Stellarde63d5ed2014-11-14 20:43:28 +0000361} // End isReMaterializable = 1
Marek Olsak5df00d62014-12-07 12:18:57 +0000362let Uses = [SCC] in {
363 defm S_CMOVK_I32 : SOPK_32 <sopk<0x02, 0x01>, "s_cmovk_i32", []>;
364}
365
366let isCompare = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000367
368/*
369This instruction is disabled for now until we can figure out how to teach
370the instruction selector to correctly use the S_CMP* vs V_CMP*
371instructions.
372
373When this instruction is enabled the code generator sometimes produces this
374invalid sequence:
375
376SCC = S_CMPK_EQ_I32 SGPR0, imm
377VCC = COPY SCC
378VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
379
Marek Olsak5df00d62014-12-07 12:18:57 +0000380defm S_CMPK_EQ_I32 : SOPK_SCC <sopk<0x03, 0x02>, "s_cmpk_eq_i32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000381 [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000382>;
383*/
384
Marek Olsak5df00d62014-12-07 12:18:57 +0000385defm S_CMPK_LG_I32 : SOPK_SCC <sopk<0x04, 0x03>, "s_cmpk_lg_i32", []>;
386defm S_CMPK_GT_I32 : SOPK_SCC <sopk<0x05, 0x04>, "s_cmpk_gt_i32", []>;
387defm S_CMPK_GE_I32 : SOPK_SCC <sopk<0x06, 0x05>, "s_cmpk_ge_i32", []>;
388defm S_CMPK_LT_I32 : SOPK_SCC <sopk<0x07, 0x06>, "s_cmpk_lt_i32", []>;
389defm S_CMPK_LE_I32 : SOPK_SCC <sopk<0x08, 0x07>, "s_cmpk_le_i32", []>;
390defm S_CMPK_EQ_U32 : SOPK_SCC <sopk<0x09, 0x08>, "s_cmpk_eq_u32", []>;
391defm S_CMPK_LG_U32 : SOPK_SCC <sopk<0x0a, 0x09>, "s_cmpk_lg_u32", []>;
392defm S_CMPK_GT_U32 : SOPK_SCC <sopk<0x0b, 0x0a>, "s_cmpk_gt_u32", []>;
393defm S_CMPK_GE_U32 : SOPK_SCC <sopk<0x0c, 0x0b>, "s_cmpk_ge_u32", []>;
394defm S_CMPK_LT_U32 : SOPK_SCC <sopk<0x0d, 0x0c>, "s_cmpk_lt_u32", []>;
395defm S_CMPK_LE_U32 : SOPK_SCC <sopk<0x0e, 0x0d>, "s_cmpk_le_u32", []>;
396} // End isCompare = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000397
Marek Olsak5df00d62014-12-07 12:18:57 +0000398let isCommutable = 1 in {
399 let Defs = [SCC], isCommutable = 1 in {
400 defm S_ADDK_I32 : SOPK_32 <sopk<0x0f, 0x0e>, "s_addk_i32", []>;
401 }
402 defm S_MULK_I32 : SOPK_32 <sopk<0x10, 0x0f>, "s_mulk_i32", []>;
Matt Arsenault3383eec2013-11-14 22:32:49 +0000403}
404
Marek Olsak5df00d62014-12-07 12:18:57 +0000405//defm S_CBRANCH_I_FORK : SOPK_ <sopk<0x11, 0x10>, "s_cbranch_i_fork", []>;
406defm S_GETREG_B32 : SOPK_32 <sopk<0x12, 0x11>, "s_getreg_b32", []>;
407defm S_SETREG_B32 : SOPK_32 <sopk<0x13, 0x12>, "s_setreg_b32", []>;
408defm S_GETREG_REGRD_B32 : SOPK_32 <sopk<0x14, 0x13>, "s_getreg_regrd_b32", []>;
409//defm S_SETREG_IMM32_B32 : SOPK_32 <sopk<0x15, 0x14>, "s_setreg_imm32_b32", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000410
Tom Stellard8d6d4492014-04-22 16:33:57 +0000411//===----------------------------------------------------------------------===//
412// SOPP Instructions
413//===----------------------------------------------------------------------===//
414
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000415def S_NOP : SOPP <0x00000000, (ins i16imm:$simm16), "s_nop $simm16">;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000416
417let isTerminator = 1 in {
418
Tom Stellard326d6ec2014-11-05 14:50:53 +0000419def S_ENDPGM : SOPP <0x00000001, (ins), "s_endpgm",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000420 [(IL_retflag)]> {
Tom Stellarde08fe682014-07-21 14:01:05 +0000421 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000422 let isBarrier = 1;
423 let hasCtrlDep = 1;
424}
425
426let isBranch = 1 in {
427def S_BRANCH : SOPP <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000428 0x00000002, (ins sopp_brtarget:$simm16), "s_branch $simm16",
Tom Stellarde08fe682014-07-21 14:01:05 +0000429 [(br bb:$simm16)]> {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000430 let isBarrier = 1;
431}
432
433let DisableEncoding = "$scc" in {
434def S_CBRANCH_SCC0 : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000435 0x00000004, (ins sopp_brtarget:$simm16, SCCReg:$scc),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000436 "s_cbranch_scc0 $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000437>;
438def S_CBRANCH_SCC1 : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000439 0x00000005, (ins sopp_brtarget:$simm16, SCCReg:$scc),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000440 "s_cbranch_scc1 $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000441>;
442} // End DisableEncoding = "$scc"
443
444def S_CBRANCH_VCCZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000445 0x00000006, (ins sopp_brtarget:$simm16, VCCReg:$vcc),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000446 "s_cbranch_vccz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000447>;
448def S_CBRANCH_VCCNZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000449 0x00000007, (ins sopp_brtarget:$simm16, VCCReg:$vcc),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000450 "s_cbranch_vccnz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000451>;
452
453let DisableEncoding = "$exec" in {
454def S_CBRANCH_EXECZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000455 0x00000008, (ins sopp_brtarget:$simm16, EXECReg:$exec),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000456 "s_cbranch_execz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000457>;
458def S_CBRANCH_EXECNZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000459 0x00000009, (ins sopp_brtarget:$simm16, EXECReg:$exec),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000460 "s_cbranch_execnz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000461>;
462} // End DisableEncoding = "$exec"
463
464
465} // End isBranch = 1
466} // End isTerminator = 1
467
468let hasSideEffects = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000469def S_BARRIER : SOPP <0x0000000a, (ins), "s_barrier",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000470 [(int_AMDGPU_barrier_local)]
471> {
Tom Stellarde08fe682014-07-21 14:01:05 +0000472 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000473 let isBarrier = 1;
474 let hasCtrlDep = 1;
475 let mayLoad = 1;
476 let mayStore = 1;
477}
478
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000479def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "s_waitcnt $simm16">;
480def S_SETHALT : SOPP <0x0000000d, (ins i16imm:$simm16), "s_sethalt $simm16">;
481def S_SLEEP : SOPP <0x0000000e, (ins i16imm:$simm16), "s_sleep $simm16">;
482def S_SETPRIO : SOPP <0x0000000f, (ins i16imm:$sim16), "s_setprio $sim16">;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000483
484let Uses = [EXEC] in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000485 def S_SENDMSG : SOPP <0x00000010, (ins SendMsgImm:$simm16, M0Reg:$m0), "s_sendmsg $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000486 [(int_SI_sendmsg imm:$simm16, M0Reg:$m0)]
487 > {
488 let DisableEncoding = "$m0";
489 }
490} // End Uses = [EXEC]
491
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000492def S_SENDMSGHALT : SOPP <0x00000011, (ins i16imm:$simm16), "s_sendmsghalt $simm16">;
493def S_TRAP : SOPP <0x00000012, (ins i16imm:$simm16), "s_trap $simm16">;
494def S_ICACHE_INV : SOPP <0x00000013, (ins), "s_icache_inv"> {
495 let simm16 = 0;
496}
497def S_INCPERFLEVEL : SOPP <0x00000014, (ins i16imm:$simm16), "s_incperflevel $simm16">;
498def S_DECPERFLEVEL : SOPP <0x00000015, (ins i16imm:$simm16), "s_decperflevel $simm16">;
499def S_TTRACEDATA : SOPP <0x00000016, (ins), "s_ttracedata"> {
500 let simm16 = 0;
501}
Tom Stellard8d6d4492014-04-22 16:33:57 +0000502} // End hasSideEffects
503
504//===----------------------------------------------------------------------===//
505// VOPC Instructions
506//===----------------------------------------------------------------------===//
507
Christian Konig76edd4f2013-02-26 17:52:29 +0000508let isCompare = 1 in {
509
Marek Olsak5df00d62014-12-07 12:18:57 +0000510defm V_CMP_F_F32 : VOPC_F32 <vopc<0x0, 0x40>, "v_cmp_f_f32">;
511defm V_CMP_LT_F32 : VOPC_F32 <vopc<0x1, 0x41>, "v_cmp_lt_f32", COND_OLT>;
512defm V_CMP_EQ_F32 : VOPC_F32 <vopc<0x2, 0x42>, "v_cmp_eq_f32", COND_OEQ>;
513defm V_CMP_LE_F32 : VOPC_F32 <vopc<0x3, 0x43>, "v_cmp_le_f32", COND_OLE>;
514defm V_CMP_GT_F32 : VOPC_F32 <vopc<0x4, 0x44>, "v_cmp_gt_f32", COND_OGT>;
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000515defm V_CMP_LG_F32 : VOPC_F32 <vopc<0x5, 0x45>, "v_cmp_lg_f32", COND_ONE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000516defm V_CMP_GE_F32 : VOPC_F32 <vopc<0x6, 0x46>, "v_cmp_ge_f32", COND_OGE>;
517defm V_CMP_O_F32 : VOPC_F32 <vopc<0x7, 0x47>, "v_cmp_o_f32", COND_O>;
518defm V_CMP_U_F32 : VOPC_F32 <vopc<0x8, 0x48>, "v_cmp_u_f32", COND_UO>;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000519defm V_CMP_NGE_F32 : VOPC_F32 <vopc<0x9, 0x49>, "v_cmp_nge_f32", COND_ULT>;
Matt Arsenault58d502f2014-12-11 22:15:43 +0000520defm V_CMP_NLG_F32 : VOPC_F32 <vopc<0xa, 0x4a>, "v_cmp_nlg_f32", COND_UEQ>;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000521defm V_CMP_NGT_F32 : VOPC_F32 <vopc<0xb, 0x4b>, "v_cmp_ngt_f32", COND_ULE>;
522defm V_CMP_NLE_F32 : VOPC_F32 <vopc<0xc, 0x4c>, "v_cmp_nle_f32", COND_UGT>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000523defm V_CMP_NEQ_F32 : VOPC_F32 <vopc<0xd, 0x4d>, "v_cmp_neq_f32", COND_UNE>;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000524defm V_CMP_NLT_F32 : VOPC_F32 <vopc<0xe, 0x4e>, "v_cmp_nlt_f32", COND_UGE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000525defm V_CMP_TRU_F32 : VOPC_F32 <vopc<0xf, 0x4f>, "v_cmp_tru_f32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000526
Matt Arsenault520e7c42014-06-18 16:53:48 +0000527let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000528
Marek Olsak5df00d62014-12-07 12:18:57 +0000529defm V_CMPX_F_F32 : VOPCX_F32 <vopc<0x10, 0x50>, "v_cmpx_f_f32">;
530defm V_CMPX_LT_F32 : VOPCX_F32 <vopc<0x11, 0x51>, "v_cmpx_lt_f32">;
531defm V_CMPX_EQ_F32 : VOPCX_F32 <vopc<0x12, 0x52>, "v_cmpx_eq_f32">;
532defm V_CMPX_LE_F32 : VOPCX_F32 <vopc<0x13, 0x53>, "v_cmpx_le_f32">;
533defm V_CMPX_GT_F32 : VOPCX_F32 <vopc<0x14, 0x54>, "v_cmpx_gt_f32">;
534defm V_CMPX_LG_F32 : VOPCX_F32 <vopc<0x15, 0x55>, "v_cmpx_lg_f32">;
535defm V_CMPX_GE_F32 : VOPCX_F32 <vopc<0x16, 0x56>, "v_cmpx_ge_f32">;
536defm V_CMPX_O_F32 : VOPCX_F32 <vopc<0x17, 0x57>, "v_cmpx_o_f32">;
537defm V_CMPX_U_F32 : VOPCX_F32 <vopc<0x18, 0x58>, "v_cmpx_u_f32">;
538defm V_CMPX_NGE_F32 : VOPCX_F32 <vopc<0x19, 0x59>, "v_cmpx_nge_f32">;
539defm V_CMPX_NLG_F32 : VOPCX_F32 <vopc<0x1a, 0x5a>, "v_cmpx_nlg_f32">;
540defm V_CMPX_NGT_F32 : VOPCX_F32 <vopc<0x1b, 0x5b>, "v_cmpx_ngt_f32">;
541defm V_CMPX_NLE_F32 : VOPCX_F32 <vopc<0x1c, 0x5c>, "v_cmpx_nle_f32">;
542defm V_CMPX_NEQ_F32 : VOPCX_F32 <vopc<0x1d, 0x5d>, "v_cmpx_neq_f32">;
543defm V_CMPX_NLT_F32 : VOPCX_F32 <vopc<0x1e, 0x5e>, "v_cmpx_nlt_f32">;
544defm V_CMPX_TRU_F32 : VOPCX_F32 <vopc<0x1f, 0x5f>, "v_cmpx_tru_f32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000545
Matt Arsenault520e7c42014-06-18 16:53:48 +0000546} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000547
Marek Olsak5df00d62014-12-07 12:18:57 +0000548defm V_CMP_F_F64 : VOPC_F64 <vopc<0x20, 0x60>, "v_cmp_f_f64">;
549defm V_CMP_LT_F64 : VOPC_F64 <vopc<0x21, 0x61>, "v_cmp_lt_f64", COND_OLT>;
550defm V_CMP_EQ_F64 : VOPC_F64 <vopc<0x22, 0x62>, "v_cmp_eq_f64", COND_OEQ>;
551defm V_CMP_LE_F64 : VOPC_F64 <vopc<0x23, 0x63>, "v_cmp_le_f64", COND_OLE>;
552defm V_CMP_GT_F64 : VOPC_F64 <vopc<0x24, 0x64>, "v_cmp_gt_f64", COND_OGT>;
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000553defm V_CMP_LG_F64 : VOPC_F64 <vopc<0x25, 0x65>, "v_cmp_lg_f64", COND_ONE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000554defm V_CMP_GE_F64 : VOPC_F64 <vopc<0x26, 0x66>, "v_cmp_ge_f64", COND_OGE>;
555defm V_CMP_O_F64 : VOPC_F64 <vopc<0x27, 0x67>, "v_cmp_o_f64", COND_O>;
556defm V_CMP_U_F64 : VOPC_F64 <vopc<0x28, 0x68>, "v_cmp_u_f64", COND_UO>;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000557defm V_CMP_NGE_F64 : VOPC_F64 <vopc<0x29, 0x69>, "v_cmp_nge_f64", COND_ULT>;
Matt Arsenault58d502f2014-12-11 22:15:43 +0000558defm V_CMP_NLG_F64 : VOPC_F64 <vopc<0x2a, 0x6a>, "v_cmp_nlg_f64", COND_UEQ>;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000559defm V_CMP_NGT_F64 : VOPC_F64 <vopc<0x2b, 0x6b>, "v_cmp_ngt_f64", COND_ULE>;
560defm V_CMP_NLE_F64 : VOPC_F64 <vopc<0x2c, 0x6c>, "v_cmp_nle_f64", COND_UGT>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000561defm V_CMP_NEQ_F64 : VOPC_F64 <vopc<0x2d, 0x6d>, "v_cmp_neq_f64", COND_UNE>;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000562defm V_CMP_NLT_F64 : VOPC_F64 <vopc<0x2e, 0x6e>, "v_cmp_nlt_f64", COND_UGE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000563defm V_CMP_TRU_F64 : VOPC_F64 <vopc<0x2f, 0x6f>, "v_cmp_tru_f64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000564
Matt Arsenault520e7c42014-06-18 16:53:48 +0000565let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000566
Marek Olsak5df00d62014-12-07 12:18:57 +0000567defm V_CMPX_F_F64 : VOPCX_F64 <vopc<0x30, 0x70>, "v_cmpx_f_f64">;
568defm V_CMPX_LT_F64 : VOPCX_F64 <vopc<0x31, 0x71>, "v_cmpx_lt_f64">;
569defm V_CMPX_EQ_F64 : VOPCX_F64 <vopc<0x32, 0x72>, "v_cmpx_eq_f64">;
570defm V_CMPX_LE_F64 : VOPCX_F64 <vopc<0x33, 0x73>, "v_cmpx_le_f64">;
571defm V_CMPX_GT_F64 : VOPCX_F64 <vopc<0x34, 0x74>, "v_cmpx_gt_f64">;
572defm V_CMPX_LG_F64 : VOPCX_F64 <vopc<0x35, 0x75>, "v_cmpx_lg_f64">;
573defm V_CMPX_GE_F64 : VOPCX_F64 <vopc<0x36, 0x76>, "v_cmpx_ge_f64">;
574defm V_CMPX_O_F64 : VOPCX_F64 <vopc<0x37, 0x77>, "v_cmpx_o_f64">;
575defm V_CMPX_U_F64 : VOPCX_F64 <vopc<0x38, 0x78>, "v_cmpx_u_f64">;
576defm V_CMPX_NGE_F64 : VOPCX_F64 <vopc<0x39, 0x79>, "v_cmpx_nge_f64">;
577defm V_CMPX_NLG_F64 : VOPCX_F64 <vopc<0x3a, 0x7a>, "v_cmpx_nlg_f64">;
578defm V_CMPX_NGT_F64 : VOPCX_F64 <vopc<0x3b, 0x7b>, "v_cmpx_ngt_f64">;
579defm V_CMPX_NLE_F64 : VOPCX_F64 <vopc<0x3c, 0x7c>, "v_cmpx_nle_f64">;
580defm V_CMPX_NEQ_F64 : VOPCX_F64 <vopc<0x3d, 0x7d>, "v_cmpx_neq_f64">;
581defm V_CMPX_NLT_F64 : VOPCX_F64 <vopc<0x3e, 0x7e>, "v_cmpx_nlt_f64">;
582defm V_CMPX_TRU_F64 : VOPCX_F64 <vopc<0x3f, 0x7f>, "v_cmpx_tru_f64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000583
Matt Arsenault520e7c42014-06-18 16:53:48 +0000584} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000585
Marek Olsak5df00d62014-12-07 12:18:57 +0000586let SubtargetPredicate = isSICI in {
587
Tom Stellard326d6ec2014-11-05 14:50:53 +0000588defm V_CMPS_F_F32 : VOPC_F32 <vopc<0x40>, "v_cmps_f_f32">;
589defm V_CMPS_LT_F32 : VOPC_F32 <vopc<0x41>, "v_cmps_lt_f32">;
590defm V_CMPS_EQ_F32 : VOPC_F32 <vopc<0x42>, "v_cmps_eq_f32">;
591defm V_CMPS_LE_F32 : VOPC_F32 <vopc<0x43>, "v_cmps_le_f32">;
592defm V_CMPS_GT_F32 : VOPC_F32 <vopc<0x44>, "v_cmps_gt_f32">;
593defm V_CMPS_LG_F32 : VOPC_F32 <vopc<0x45>, "v_cmps_lg_f32">;
594defm V_CMPS_GE_F32 : VOPC_F32 <vopc<0x46>, "v_cmps_ge_f32">;
595defm V_CMPS_O_F32 : VOPC_F32 <vopc<0x47>, "v_cmps_o_f32">;
596defm V_CMPS_U_F32 : VOPC_F32 <vopc<0x48>, "v_cmps_u_f32">;
597defm V_CMPS_NGE_F32 : VOPC_F32 <vopc<0x49>, "v_cmps_nge_f32">;
598defm V_CMPS_NLG_F32 : VOPC_F32 <vopc<0x4a>, "v_cmps_nlg_f32">;
599defm V_CMPS_NGT_F32 : VOPC_F32 <vopc<0x4b>, "v_cmps_ngt_f32">;
600defm V_CMPS_NLE_F32 : VOPC_F32 <vopc<0x4c>, "v_cmps_nle_f32">;
601defm V_CMPS_NEQ_F32 : VOPC_F32 <vopc<0x4d>, "v_cmps_neq_f32">;
602defm V_CMPS_NLT_F32 : VOPC_F32 <vopc<0x4e>, "v_cmps_nlt_f32">;
603defm V_CMPS_TRU_F32 : VOPC_F32 <vopc<0x4f>, "v_cmps_tru_f32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000604
Matt Arsenault520e7c42014-06-18 16:53:48 +0000605let hasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +0000606
Tom Stellard326d6ec2014-11-05 14:50:53 +0000607defm V_CMPSX_F_F32 : VOPCX_F32 <vopc<0x50>, "v_cmpsx_f_f32">;
608defm V_CMPSX_LT_F32 : VOPCX_F32 <vopc<0x51>, "v_cmpsx_lt_f32">;
609defm V_CMPSX_EQ_F32 : VOPCX_F32 <vopc<0x52>, "v_cmpsx_eq_f32">;
610defm V_CMPSX_LE_F32 : VOPCX_F32 <vopc<0x53>, "v_cmpsx_le_f32">;
611defm V_CMPSX_GT_F32 : VOPCX_F32 <vopc<0x54>, "v_cmpsx_gt_f32">;
612defm V_CMPSX_LG_F32 : VOPCX_F32 <vopc<0x55>, "v_cmpsx_lg_f32">;
613defm V_CMPSX_GE_F32 : VOPCX_F32 <vopc<0x56>, "v_cmpsx_ge_f32">;
614defm V_CMPSX_O_F32 : VOPCX_F32 <vopc<0x57>, "v_cmpsx_o_f32">;
615defm V_CMPSX_U_F32 : VOPCX_F32 <vopc<0x58>, "v_cmpsx_u_f32">;
616defm V_CMPSX_NGE_F32 : VOPCX_F32 <vopc<0x59>, "v_cmpsx_nge_f32">;
617defm V_CMPSX_NLG_F32 : VOPCX_F32 <vopc<0x5a>, "v_cmpsx_nlg_f32">;
618defm V_CMPSX_NGT_F32 : VOPCX_F32 <vopc<0x5b>, "v_cmpsx_ngt_f32">;
619defm V_CMPSX_NLE_F32 : VOPCX_F32 <vopc<0x5c>, "v_cmpsx_nle_f32">;
620defm V_CMPSX_NEQ_F32 : VOPCX_F32 <vopc<0x5d>, "v_cmpsx_neq_f32">;
621defm V_CMPSX_NLT_F32 : VOPCX_F32 <vopc<0x5e>, "v_cmpsx_nlt_f32">;
622defm V_CMPSX_TRU_F32 : VOPCX_F32 <vopc<0x5f>, "v_cmpsx_tru_f32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000623
Matt Arsenault520e7c42014-06-18 16:53:48 +0000624} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000625
Tom Stellard326d6ec2014-11-05 14:50:53 +0000626defm V_CMPS_F_F64 : VOPC_F64 <vopc<0x60>, "v_cmps_f_f64">;
627defm V_CMPS_LT_F64 : VOPC_F64 <vopc<0x61>, "v_cmps_lt_f64">;
628defm V_CMPS_EQ_F64 : VOPC_F64 <vopc<0x62>, "v_cmps_eq_f64">;
629defm V_CMPS_LE_F64 : VOPC_F64 <vopc<0x63>, "v_cmps_le_f64">;
630defm V_CMPS_GT_F64 : VOPC_F64 <vopc<0x64>, "v_cmps_gt_f64">;
631defm V_CMPS_LG_F64 : VOPC_F64 <vopc<0x65>, "v_cmps_lg_f64">;
632defm V_CMPS_GE_F64 : VOPC_F64 <vopc<0x66>, "v_cmps_ge_f64">;
633defm V_CMPS_O_F64 : VOPC_F64 <vopc<0x67>, "v_cmps_o_f64">;
634defm V_CMPS_U_F64 : VOPC_F64 <vopc<0x68>, "v_cmps_u_f64">;
635defm V_CMPS_NGE_F64 : VOPC_F64 <vopc<0x69>, "v_cmps_nge_f64">;
636defm V_CMPS_NLG_F64 : VOPC_F64 <vopc<0x6a>, "v_cmps_nlg_f64">;
637defm V_CMPS_NGT_F64 : VOPC_F64 <vopc<0x6b>, "v_cmps_ngt_f64">;
638defm V_CMPS_NLE_F64 : VOPC_F64 <vopc<0x6c>, "v_cmps_nle_f64">;
639defm V_CMPS_NEQ_F64 : VOPC_F64 <vopc<0x6d>, "v_cmps_neq_f64">;
640defm V_CMPS_NLT_F64 : VOPC_F64 <vopc<0x6e>, "v_cmps_nlt_f64">;
641defm V_CMPS_TRU_F64 : VOPC_F64 <vopc<0x6f>, "v_cmps_tru_f64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000642
643let hasSideEffects = 1, Defs = [EXEC] in {
644
Tom Stellard326d6ec2014-11-05 14:50:53 +0000645defm V_CMPSX_F_F64 : VOPC_F64 <vopc<0x70>, "v_cmpsx_f_f64">;
646defm V_CMPSX_LT_F64 : VOPC_F64 <vopc<0x71>, "v_cmpsx_lt_f64">;
647defm V_CMPSX_EQ_F64 : VOPC_F64 <vopc<0x72>, "v_cmpsx_eq_f64">;
648defm V_CMPSX_LE_F64 : VOPC_F64 <vopc<0x73>, "v_cmpsx_le_f64">;
649defm V_CMPSX_GT_F64 : VOPC_F64 <vopc<0x74>, "v_cmpsx_gt_f64">;
650defm V_CMPSX_LG_F64 : VOPC_F64 <vopc<0x75>, "v_cmpsx_lg_f64">;
651defm V_CMPSX_GE_F64 : VOPC_F64 <vopc<0x76>, "v_cmpsx_ge_f64">;
652defm V_CMPSX_O_F64 : VOPC_F64 <vopc<0x77>, "v_cmpsx_o_f64">;
653defm V_CMPSX_U_F64 : VOPC_F64 <vopc<0x78>, "v_cmpsx_u_f64">;
654defm V_CMPSX_NGE_F64 : VOPC_F64 <vopc<0x79>, "v_cmpsx_nge_f64">;
655defm V_CMPSX_NLG_F64 : VOPC_F64 <vopc<0x7a>, "v_cmpsx_nlg_f64">;
656defm V_CMPSX_NGT_F64 : VOPC_F64 <vopc<0x7b>, "v_cmpsx_ngt_f64">;
657defm V_CMPSX_NLE_F64 : VOPC_F64 <vopc<0x7c>, "v_cmpsx_nle_f64">;
658defm V_CMPSX_NEQ_F64 : VOPC_F64 <vopc<0x7d>, "v_cmpsx_neq_f64">;
659defm V_CMPSX_NLT_F64 : VOPC_F64 <vopc<0x7e>, "v_cmpsx_nlt_f64">;
660defm V_CMPSX_TRU_F64 : VOPC_F64 <vopc<0x7f>, "v_cmpsx_tru_f64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000661
662} // End hasSideEffects = 1, Defs = [EXEC]
663
Marek Olsak5df00d62014-12-07 12:18:57 +0000664} // End SubtargetPredicate = isSICI
665
666defm V_CMP_F_I32 : VOPC_I32 <vopc<0x80, 0xc0>, "v_cmp_f_i32">;
667defm V_CMP_LT_I32 : VOPC_I32 <vopc<0x81, 0xc1>, "v_cmp_lt_i32", COND_SLT>;
668defm V_CMP_EQ_I32 : VOPC_I32 <vopc<0x82, 0xc2>, "v_cmp_eq_i32", COND_EQ>;
669defm V_CMP_LE_I32 : VOPC_I32 <vopc<0x83, 0xc3>, "v_cmp_le_i32", COND_SLE>;
670defm V_CMP_GT_I32 : VOPC_I32 <vopc<0x84, 0xc4>, "v_cmp_gt_i32", COND_SGT>;
671defm V_CMP_NE_I32 : VOPC_I32 <vopc<0x85, 0xc5>, "v_cmp_ne_i32", COND_NE>;
672defm V_CMP_GE_I32 : VOPC_I32 <vopc<0x86, 0xc6>, "v_cmp_ge_i32", COND_SGE>;
673defm V_CMP_T_I32 : VOPC_I32 <vopc<0x87, 0xc7>, "v_cmp_t_i32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000674
Matt Arsenault520e7c42014-06-18 16:53:48 +0000675let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000676
Marek Olsak5df00d62014-12-07 12:18:57 +0000677defm V_CMPX_F_I32 : VOPCX_I32 <vopc<0x90, 0xd0>, "v_cmpx_f_i32">;
678defm V_CMPX_LT_I32 : VOPCX_I32 <vopc<0x91, 0xd1>, "v_cmpx_lt_i32">;
679defm V_CMPX_EQ_I32 : VOPCX_I32 <vopc<0x92, 0xd2>, "v_cmpx_eq_i32">;
680defm V_CMPX_LE_I32 : VOPCX_I32 <vopc<0x93, 0xd3>, "v_cmpx_le_i32">;
681defm V_CMPX_GT_I32 : VOPCX_I32 <vopc<0x94, 0xd4>, "v_cmpx_gt_i32">;
682defm V_CMPX_NE_I32 : VOPCX_I32 <vopc<0x95, 0xd5>, "v_cmpx_ne_i32">;
683defm V_CMPX_GE_I32 : VOPCX_I32 <vopc<0x96, 0xd6>, "v_cmpx_ge_i32">;
684defm V_CMPX_T_I32 : VOPCX_I32 <vopc<0x97, 0xd7>, "v_cmpx_t_i32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000685
Matt Arsenault520e7c42014-06-18 16:53:48 +0000686} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000687
Marek Olsak5df00d62014-12-07 12:18:57 +0000688defm V_CMP_F_I64 : VOPC_I64 <vopc<0xa0, 0xe0>, "v_cmp_f_i64">;
689defm V_CMP_LT_I64 : VOPC_I64 <vopc<0xa1, 0xe1>, "v_cmp_lt_i64", COND_SLT>;
690defm V_CMP_EQ_I64 : VOPC_I64 <vopc<0xa2, 0xe2>, "v_cmp_eq_i64", COND_EQ>;
691defm V_CMP_LE_I64 : VOPC_I64 <vopc<0xa3, 0xe3>, "v_cmp_le_i64", COND_SLE>;
692defm V_CMP_GT_I64 : VOPC_I64 <vopc<0xa4, 0xe4>, "v_cmp_gt_i64", COND_SGT>;
693defm V_CMP_NE_I64 : VOPC_I64 <vopc<0xa5, 0xe5>, "v_cmp_ne_i64", COND_NE>;
694defm V_CMP_GE_I64 : VOPC_I64 <vopc<0xa6, 0xe6>, "v_cmp_ge_i64", COND_SGE>;
695defm V_CMP_T_I64 : VOPC_I64 <vopc<0xa7, 0xe7>, "v_cmp_t_i64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000696
Matt Arsenault520e7c42014-06-18 16:53:48 +0000697let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000698
Marek Olsak5df00d62014-12-07 12:18:57 +0000699defm V_CMPX_F_I64 : VOPCX_I64 <vopc<0xb0, 0xf0>, "v_cmpx_f_i64">;
700defm V_CMPX_LT_I64 : VOPCX_I64 <vopc<0xb1, 0xf1>, "v_cmpx_lt_i64">;
701defm V_CMPX_EQ_I64 : VOPCX_I64 <vopc<0xb2, 0xf2>, "v_cmpx_eq_i64">;
702defm V_CMPX_LE_I64 : VOPCX_I64 <vopc<0xb3, 0xf3>, "v_cmpx_le_i64">;
703defm V_CMPX_GT_I64 : VOPCX_I64 <vopc<0xb4, 0xf4>, "v_cmpx_gt_i64">;
704defm V_CMPX_NE_I64 : VOPCX_I64 <vopc<0xb5, 0xf5>, "v_cmpx_ne_i64">;
705defm V_CMPX_GE_I64 : VOPCX_I64 <vopc<0xb6, 0xf6>, "v_cmpx_ge_i64">;
706defm V_CMPX_T_I64 : VOPCX_I64 <vopc<0xb7, 0xf7>, "v_cmpx_t_i64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000707
Matt Arsenault520e7c42014-06-18 16:53:48 +0000708} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000709
Marek Olsak5df00d62014-12-07 12:18:57 +0000710defm V_CMP_F_U32 : VOPC_I32 <vopc<0xc0, 0xc8>, "v_cmp_f_u32">;
711defm V_CMP_LT_U32 : VOPC_I32 <vopc<0xc1, 0xc9>, "v_cmp_lt_u32", COND_ULT>;
712defm V_CMP_EQ_U32 : VOPC_I32 <vopc<0xc2, 0xca>, "v_cmp_eq_u32", COND_EQ>;
713defm V_CMP_LE_U32 : VOPC_I32 <vopc<0xc3, 0xcb>, "v_cmp_le_u32", COND_ULE>;
714defm V_CMP_GT_U32 : VOPC_I32 <vopc<0xc4, 0xcc>, "v_cmp_gt_u32", COND_UGT>;
715defm V_CMP_NE_U32 : VOPC_I32 <vopc<0xc5, 0xcd>, "v_cmp_ne_u32", COND_NE>;
716defm V_CMP_GE_U32 : VOPC_I32 <vopc<0xc6, 0xce>, "v_cmp_ge_u32", COND_UGE>;
717defm V_CMP_T_U32 : VOPC_I32 <vopc<0xc7, 0xcf>, "v_cmp_t_u32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000718
Matt Arsenault520e7c42014-06-18 16:53:48 +0000719let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000720
Marek Olsak5df00d62014-12-07 12:18:57 +0000721defm V_CMPX_F_U32 : VOPCX_I32 <vopc<0xd0, 0xd8>, "v_cmpx_f_u32">;
722defm V_CMPX_LT_U32 : VOPCX_I32 <vopc<0xd1, 0xd9>, "v_cmpx_lt_u32">;
723defm V_CMPX_EQ_U32 : VOPCX_I32 <vopc<0xd2, 0xda>, "v_cmpx_eq_u32">;
724defm V_CMPX_LE_U32 : VOPCX_I32 <vopc<0xd3, 0xdb>, "v_cmpx_le_u32">;
725defm V_CMPX_GT_U32 : VOPCX_I32 <vopc<0xd4, 0xdc>, "v_cmpx_gt_u32">;
726defm V_CMPX_NE_U32 : VOPCX_I32 <vopc<0xd5, 0xdd>, "v_cmpx_ne_u32">;
727defm V_CMPX_GE_U32 : VOPCX_I32 <vopc<0xd6, 0xde>, "v_cmpx_ge_u32">;
728defm V_CMPX_T_U32 : VOPCX_I32 <vopc<0xd7, 0xdf>, "v_cmpx_t_u32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000729
Matt Arsenault520e7c42014-06-18 16:53:48 +0000730} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000731
Marek Olsak5df00d62014-12-07 12:18:57 +0000732defm V_CMP_F_U64 : VOPC_I64 <vopc<0xe0, 0xe8>, "v_cmp_f_u64">;
733defm V_CMP_LT_U64 : VOPC_I64 <vopc<0xe1, 0xe9>, "v_cmp_lt_u64", COND_ULT>;
734defm V_CMP_EQ_U64 : VOPC_I64 <vopc<0xe2, 0xea>, "v_cmp_eq_u64", COND_EQ>;
735defm V_CMP_LE_U64 : VOPC_I64 <vopc<0xe3, 0xeb>, "v_cmp_le_u64", COND_ULE>;
736defm V_CMP_GT_U64 : VOPC_I64 <vopc<0xe4, 0xec>, "v_cmp_gt_u64", COND_UGT>;
737defm V_CMP_NE_U64 : VOPC_I64 <vopc<0xe5, 0xed>, "v_cmp_ne_u64", COND_NE>;
738defm V_CMP_GE_U64 : VOPC_I64 <vopc<0xe6, 0xee>, "v_cmp_ge_u64", COND_UGE>;
739defm V_CMP_T_U64 : VOPC_I64 <vopc<0xe7, 0xef>, "v_cmp_t_u64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000740
Matt Arsenault520e7c42014-06-18 16:53:48 +0000741let hasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +0000742
Marek Olsak5df00d62014-12-07 12:18:57 +0000743defm V_CMPX_F_U64 : VOPCX_I64 <vopc<0xf0, 0xf8>, "v_cmpx_f_u64">;
744defm V_CMPX_LT_U64 : VOPCX_I64 <vopc<0xf1, 0xf9>, "v_cmpx_lt_u64">;
745defm V_CMPX_EQ_U64 : VOPCX_I64 <vopc<0xf2, 0xfa>, "v_cmpx_eq_u64">;
746defm V_CMPX_LE_U64 : VOPCX_I64 <vopc<0xf3, 0xfb>, "v_cmpx_le_u64">;
747defm V_CMPX_GT_U64 : VOPCX_I64 <vopc<0xf4, 0xfc>, "v_cmpx_gt_u64">;
748defm V_CMPX_NE_U64 : VOPCX_I64 <vopc<0xf5, 0xfd>, "v_cmpx_ne_u64">;
749defm V_CMPX_GE_U64 : VOPCX_I64 <vopc<0xf6, 0xfe>, "v_cmpx_ge_u64">;
750defm V_CMPX_T_U64 : VOPCX_I64 <vopc<0xf7, 0xff>, "v_cmpx_t_u64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000751
Matt Arsenault520e7c42014-06-18 16:53:48 +0000752} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000753
Matt Arsenault4831ce52015-01-06 23:00:37 +0000754defm V_CMP_CLASS_F32 : VOPC_CLASS_F32 <vopc<0x88, 0x10>, "v_cmp_class_f32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000755
Matt Arsenault520e7c42014-06-18 16:53:48 +0000756let hasSideEffects = 1 in {
Matt Arsenault4831ce52015-01-06 23:00:37 +0000757defm V_CMPX_CLASS_F32 : VOPCX_CLASS_F32 <vopc<0x98, 0x11>, "v_cmpx_class_f32">;
Matt Arsenault520e7c42014-06-18 16:53:48 +0000758} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000759
Matt Arsenault4831ce52015-01-06 23:00:37 +0000760defm V_CMP_CLASS_F64 : VOPC_CLASS_F64 <vopc<0xa8, 0x12>, "v_cmp_class_f64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000761
Matt Arsenault520e7c42014-06-18 16:53:48 +0000762let hasSideEffects = 1 in {
Matt Arsenault4831ce52015-01-06 23:00:37 +0000763defm V_CMPX_CLASS_F64 : VOPCX_CLASS_F64 <vopc<0xb8, 0x13>, "v_cmpx_class_f64">;
Matt Arsenault520e7c42014-06-18 16:53:48 +0000764} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000765
766} // End isCompare = 1
767
Tom Stellard8d6d4492014-04-22 16:33:57 +0000768//===----------------------------------------------------------------------===//
769// DS Instructions
770//===----------------------------------------------------------------------===//
771
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000772
Marek Olsak0c1f8812015-01-27 17:25:07 +0000773defm DS_ADD_U32 : DS_1A1D_NORET <0x0, "ds_add_u32", VGPR_32>;
774defm DS_SUB_U32 : DS_1A1D_NORET <0x1, "ds_sub_u32", VGPR_32>;
775defm DS_RSUB_U32 : DS_1A1D_NORET <0x2, "ds_rsub_u32", VGPR_32>;
776defm DS_INC_U32 : DS_1A1D_NORET <0x3, "ds_inc_u32", VGPR_32>;
777defm DS_DEC_U32 : DS_1A1D_NORET <0x4, "ds_dec_u32", VGPR_32>;
778defm DS_MIN_I32 : DS_1A1D_NORET <0x5, "ds_min_i32", VGPR_32>;
779defm DS_MAX_I32 : DS_1A1D_NORET <0x6, "ds_max_i32", VGPR_32>;
780defm DS_MIN_U32 : DS_1A1D_NORET <0x7, "ds_min_u32", VGPR_32>;
781defm DS_MAX_U32 : DS_1A1D_NORET <0x8, "ds_max_u32", VGPR_32>;
782defm DS_AND_B32 : DS_1A1D_NORET <0x9, "ds_and_b32", VGPR_32>;
783defm DS_OR_B32 : DS_1A1D_NORET <0xa, "ds_or_b32", VGPR_32>;
784defm DS_XOR_B32 : DS_1A1D_NORET <0xb, "ds_xor_b32", VGPR_32>;
785defm DS_MSKOR_B32 : DS_1A1D_NORET <0xc, "ds_mskor_b32", VGPR_32>;
786defm DS_CMPST_B32 : DS_1A2D_NORET <0x10, "ds_cmpst_b32", VGPR_32>;
787defm DS_CMPST_F32 : DS_1A2D_NORET <0x11, "ds_cmpst_f32", VGPR_32>;
788defm DS_MIN_F32 : DS_1A1D_NORET <0x12, "ds_min_f32", VGPR_32>;
789defm DS_MAX_F32 : DS_1A1D_NORET <0x13, "ds_max_f32", VGPR_32>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000790
Marek Olsak0c1f8812015-01-27 17:25:07 +0000791defm DS_ADD_RTN_U32 : DS_1A1D_RET <0x20, "ds_add_rtn_u32", VGPR_32, "ds_add_u32">;
792defm DS_SUB_RTN_U32 : DS_1A1D_RET <0x21, "ds_sub_rtn_u32", VGPR_32, "ds_sub_u32">;
793defm DS_RSUB_RTN_U32 : DS_1A1D_RET <0x22, "ds_rsub_rtn_u32", VGPR_32, "ds_rsub_u32">;
794defm DS_INC_RTN_U32 : DS_1A1D_RET <0x23, "ds_inc_rtn_u32", VGPR_32, "ds_inc_u32">;
795defm DS_DEC_RTN_U32 : DS_1A1D_RET <0x24, "ds_dec_rtn_u32", VGPR_32, "ds_dec_u32">;
796defm DS_MIN_RTN_I32 : DS_1A1D_RET <0x25, "ds_min_rtn_i32", VGPR_32, "ds_min_i32">;
797defm DS_MAX_RTN_I32 : DS_1A1D_RET <0x26, "ds_max_rtn_i32", VGPR_32, "ds_max_i32">;
798defm DS_MIN_RTN_U32 : DS_1A1D_RET <0x27, "ds_min_rtn_u32", VGPR_32, "ds_min_u32">;
799defm DS_MAX_RTN_U32 : DS_1A1D_RET <0x28, "ds_max_rtn_u32", VGPR_32, "ds_max_u32">;
800defm DS_AND_RTN_B32 : DS_1A1D_RET <0x29, "ds_and_rtn_b32", VGPR_32, "ds_and_b32">;
801defm DS_OR_RTN_B32 : DS_1A1D_RET <0x2a, "ds_or_rtn_b32", VGPR_32, "ds_or_b32">;
802defm DS_XOR_RTN_B32 : DS_1A1D_RET <0x2b, "ds_xor_rtn_b32", VGPR_32, "ds_xor_b32">;
803defm DS_MSKOR_RTN_B32 : DS_1A1D_RET <0x2c, "ds_mskor_rtn_b32", VGPR_32, "ds_mskor_b32">;
804defm DS_WRXCHG_RTN_B32 : DS_1A1D_RET <0x2d, "ds_wrxchg_rtn_b32", VGPR_32>;
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000805//def DS_WRXCHG2_RTN_B32 : DS_2A0D_RET <0x2e, "ds_wrxchg2_rtn_b32", VGPR_32, "ds_wrxchg2_b32">;
806//def DS_WRXCHG2ST64_RTN_B32 : DS_2A0D_RET <0x2f, "ds_wrxchg2_rtn_b32", VGPR_32, "ds_wrxchg2st64_b32">;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000807defm DS_CMPST_RTN_B32 : DS_1A2D_RET <0x30, "ds_cmpst_rtn_b32", VGPR_32, "ds_cmpst_b32">;
808defm DS_CMPST_RTN_F32 : DS_1A2D_RET <0x31, "ds_cmpst_rtn_f32", VGPR_32, "ds_cmpst_f32">;
809defm DS_MIN_RTN_F32 : DS_1A1D_RET <0x32, "ds_min_rtn_f32", VGPR_32, "ds_min_f32">;
810defm DS_MAX_RTN_F32 : DS_1A1D_RET <0x33, "ds_max_rtn_f32", VGPR_32, "ds_max_f32">;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000811
812let SubtargetPredicate = isCI in {
Marek Olsak0c1f8812015-01-27 17:25:07 +0000813defm DS_WRAP_RTN_F32 : DS_1A1D_RET <0x34, "ds_wrap_rtn_f32", VGPR_32, "ds_wrap_f32">;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000814} // End isCI
815
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000816
Marek Olsak0c1f8812015-01-27 17:25:07 +0000817defm DS_ADD_U64 : DS_1A1D_NORET <0x40, "ds_add_u64", VReg_64>;
818defm DS_SUB_U64 : DS_1A1D_NORET <0x41, "ds_sub_u64", VReg_64>;
819defm DS_RSUB_U64 : DS_1A1D_NORET <0x42, "ds_rsub_u64", VReg_64>;
820defm DS_INC_U64 : DS_1A1D_NORET <0x43, "ds_inc_u64", VReg_64>;
821defm DS_DEC_U64 : DS_1A1D_NORET <0x44, "ds_dec_u64", VReg_64>;
822defm DS_MIN_I64 : DS_1A1D_NORET <0x45, "ds_min_i64", VReg_64>;
823defm DS_MAX_I64 : DS_1A1D_NORET <0x46, "ds_max_i64", VReg_64>;
824defm DS_MIN_U64 : DS_1A1D_NORET <0x47, "ds_min_u64", VReg_64>;
825defm DS_MAX_U64 : DS_1A1D_NORET <0x48, "ds_max_u64", VReg_64>;
826defm DS_AND_B64 : DS_1A1D_NORET <0x49, "ds_and_b64", VReg_64>;
827defm DS_OR_B64 : DS_1A1D_NORET <0x4a, "ds_or_b64", VReg_64>;
828defm DS_XOR_B64 : DS_1A1D_NORET <0x4b, "ds_xor_b64", VReg_64>;
829defm DS_MSKOR_B64 : DS_1A1D_NORET <0x4c, "ds_mskor_b64", VReg_64>;
830defm DS_CMPST_B64 : DS_1A2D_NORET <0x50, "ds_cmpst_b64", VReg_64>;
831defm DS_CMPST_F64 : DS_1A2D_NORET <0x51, "ds_cmpst_f64", VReg_64>;
832defm DS_MIN_F64 : DS_1A1D_NORET <0x52, "ds_min_f64", VReg_64>;
833defm DS_MAX_F64 : DS_1A1D_NORET <0x53, "ds_max_f64", VReg_64>;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000834
Marek Olsak0c1f8812015-01-27 17:25:07 +0000835defm DS_ADD_RTN_U64 : DS_1A1D_RET <0x60, "ds_add_rtn_u64", VReg_64, "ds_add_u64">;
836defm DS_SUB_RTN_U64 : DS_1A1D_RET <0x61, "ds_sub_rtn_u64", VReg_64, "ds_sub_u64">;
837defm DS_RSUB_RTN_U64 : DS_1A1D_RET <0x62, "ds_rsub_rtn_u64", VReg_64, "ds_rsub_u64">;
838defm DS_INC_RTN_U64 : DS_1A1D_RET <0x63, "ds_inc_rtn_u64", VReg_64, "ds_inc_u64">;
839defm DS_DEC_RTN_U64 : DS_1A1D_RET <0x64, "ds_dec_rtn_u64", VReg_64, "ds_dec_u64">;
840defm DS_MIN_RTN_I64 : DS_1A1D_RET <0x65, "ds_min_rtn_i64", VReg_64, "ds_min_i64">;
841defm DS_MAX_RTN_I64 : DS_1A1D_RET <0x66, "ds_max_rtn_i64", VReg_64, "ds_max_i64">;
842defm DS_MIN_RTN_U64 : DS_1A1D_RET <0x67, "ds_min_rtn_u64", VReg_64, "ds_min_u64">;
843defm DS_MAX_RTN_U64 : DS_1A1D_RET <0x68, "ds_max_rtn_u64", VReg_64, "ds_max_u64">;
844defm DS_AND_RTN_B64 : DS_1A1D_RET <0x69, "ds_and_rtn_b64", VReg_64, "ds_and_b64">;
845defm DS_OR_RTN_B64 : DS_1A1D_RET <0x6a, "ds_or_rtn_b64", VReg_64, "ds_or_b64">;
846defm DS_XOR_RTN_B64 : DS_1A1D_RET <0x6b, "ds_xor_rtn_b64", VReg_64, "ds_xor_b64">;
847defm DS_MSKOR_RTN_B64 : DS_1A1D_RET <0x6c, "ds_mskor_rtn_b64", VReg_64, "ds_mskor_b64">;
848defm DS_WRXCHG_RTN_B64 : DS_1A1D_RET <0x6d, "ds_wrxchg_rtn_b64", VReg_64, "ds_wrxchg_b64">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000849//def DS_WRXCHG2_RTN_B64 : DS_2A0D_RET <0x6e, "ds_wrxchg2_rtn_b64", VReg_64, "ds_wrxchg2_b64">;
850//def DS_WRXCHG2ST64_RTN_B64 : DS_2A0D_RET <0x6f, "ds_wrxchg2_rtn_b64", VReg_64, "ds_wrxchg2st64_b64">;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000851defm DS_CMPST_RTN_B64 : DS_1A2D_RET <0x70, "ds_cmpst_rtn_b64", VReg_64, "ds_cmpst_b64">;
852defm DS_CMPST_RTN_F64 : DS_1A2D_RET <0x71, "ds_cmpst_rtn_f64", VReg_64, "ds_cmpst_f64">;
853defm DS_MIN_RTN_F64 : DS_1A1D_RET <0x72, "ds_min_rtn_f64", VReg_64, "ds_min_f64">;
854defm DS_MAX_RTN_F64 : DS_1A1D_RET <0x73, "ds_max_rtn_f64", VReg_64, "ds_max_f64">;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000855
856//let SubtargetPredicate = isCI in {
857// DS_CONDXCHG32_RTN_B64
858// DS_CONDXCHG32_RTN_B128
859//} // End isCI
860
861// TODO: _SRC2_* forms
862
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000863defm DS_WRITE_B32 : DS_Store_Helper <0x0000000d, "ds_write_b32", VGPR_32>;
864defm DS_WRITE_B8 : DS_Store_Helper <0x00000001e, "ds_write_b8", VGPR_32>;
865defm DS_WRITE_B16 : DS_Store_Helper <0x00000001f, "ds_write_b16", VGPR_32>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000866defm DS_WRITE_B64 : DS_Store_Helper <0x00000004d, "ds_write_b64", VReg_64>;
Matt Arsenaultd06ebd92014-03-19 22:19:54 +0000867
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000868defm DS_READ_B32 : DS_Load_Helper <0x00000036, "ds_read_b32", VGPR_32>;
869defm DS_READ_I8 : DS_Load_Helper <0x00000039, "ds_read_i8", VGPR_32>;
870defm DS_READ_U8 : DS_Load_Helper <0x0000003a, "ds_read_u8", VGPR_32>;
871defm DS_READ_I16 : DS_Load_Helper <0x0000003b, "ds_read_i16", VGPR_32>;
872defm DS_READ_U16 : DS_Load_Helper <0x0000003c, "ds_read_u16", VGPR_32>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000873defm DS_READ_B64 : DS_Load_Helper <0x00000076, "ds_read_b64", VReg_64>;
Michel Danzer1c454302013-07-10 16:36:43 +0000874
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000875// 2 forms.
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000876defm DS_WRITE2_B32 : DS_Store2_Helper <0x0000000E, "ds_write2_b32", VGPR_32>;
877defm DS_WRITE2ST64_B32 : DS_Store2_Helper <0x0000000F, "ds_write2st64_b32", VGPR_32>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000878defm DS_WRITE2_B64 : DS_Store2_Helper <0x0000004E, "ds_write2_b64", VReg_64>;
879defm DS_WRITE2ST64_B64 : DS_Store2_Helper <0x0000004F, "ds_write2st64_b64", VReg_64>;
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000880
Marek Olsak5df00d62014-12-07 12:18:57 +0000881defm DS_READ2_B32 : DS_Load2_Helper <0x00000037, "ds_read2_b32", VReg_64>;
882defm DS_READ2ST64_B32 : DS_Load2_Helper <0x00000038, "ds_read2st64_b32", VReg_64>;
883defm DS_READ2_B64 : DS_Load2_Helper <0x00000075, "ds_read2_b64", VReg_128>;
884defm DS_READ2ST64_B64 : DS_Load2_Helper <0x00000076, "ds_read2st64_b64", VReg_128>;
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000885
Tom Stellard8d6d4492014-04-22 16:33:57 +0000886//===----------------------------------------------------------------------===//
887// MUBUF Instructions
888//===----------------------------------------------------------------------===//
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000889
Marek Olsakee98b112015-01-27 17:24:58 +0000890//def BUFFER_LOAD_FORMAT_X : MUBUF_ <mubuf<0x00>, "buffer_load_format_x", []>;
891//def BUFFER_LOAD_FORMAT_XY : MUBUF_ <mubuf<0x01>, "buffer_load_format_xy", []>;
892//def BUFFER_LOAD_FORMAT_XYZ : MUBUF_ <mubuf<0x02>, "buffer_load_format_xyz", []>;
893defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <mubuf<0x03>, "buffer_load_format_xyzw", VReg_128>;
894//def BUFFER_STORE_FORMAT_X : MUBUF_ <mubuf<0x04>, "buffer_store_format_x", []>;
895//def BUFFER_STORE_FORMAT_XY : MUBUF_ <mubuf<0x05>, "buffer_store_format_xy", []>;
896//def BUFFER_STORE_FORMAT_XYZ : MUBUF_ <mubuf<0x06>, "buffer_store_format_xyz", []>;
897//def BUFFER_STORE_FORMAT_XYZW : MUBUF_ <mubuf<0x07>, "buffer_store_format_xyzw", []>;
Tom Stellard7c1838d2014-07-02 20:53:56 +0000898defm BUFFER_LOAD_UBYTE : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000899 mubuf<0x08, 0x10>, "buffer_load_ubyte", VGPR_32, i32, az_extloadi8_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000900>;
901defm BUFFER_LOAD_SBYTE : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000902 mubuf<0x09, 0x11>, "buffer_load_sbyte", VGPR_32, i32, sextloadi8_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000903>;
904defm BUFFER_LOAD_USHORT : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000905 mubuf<0x0a, 0x12>, "buffer_load_ushort", VGPR_32, i32, az_extloadi16_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000906>;
907defm BUFFER_LOAD_SSHORT : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000908 mubuf<0x0b, 0x13>, "buffer_load_sshort", VGPR_32, i32, sextloadi16_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000909>;
910defm BUFFER_LOAD_DWORD : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000911 mubuf<0x0c, 0x14>, "buffer_load_dword", VGPR_32, i32, global_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000912>;
913defm BUFFER_LOAD_DWORDX2 : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000914 mubuf<0x0d, 0x15>, "buffer_load_dwordx2", VReg_64, v2i32, global_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000915>;
916defm BUFFER_LOAD_DWORDX4 : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000917 mubuf<0x0e, 0x17>, "buffer_load_dwordx4", VReg_128, v4i32, global_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000918>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000919
Tom Stellardb02094e2014-07-21 15:45:01 +0000920defm BUFFER_STORE_BYTE : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000921 mubuf<0x18>, "buffer_store_byte", VGPR_32, i32, truncstorei8_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000922>;
923
Tom Stellardb02094e2014-07-21 15:45:01 +0000924defm BUFFER_STORE_SHORT : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000925 mubuf<0x1a>, "buffer_store_short", VGPR_32, i32, truncstorei16_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000926>;
Tom Stellard754f80f2013-04-05 23:31:51 +0000927
Tom Stellardb02094e2014-07-21 15:45:01 +0000928defm BUFFER_STORE_DWORD : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000929 mubuf<0x1c>, "buffer_store_dword", VGPR_32, i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000930>;
931
Tom Stellardb02094e2014-07-21 15:45:01 +0000932defm BUFFER_STORE_DWORDX2 : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000933 mubuf<0x1d>, "buffer_store_dwordx2", VReg_64, v2i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000934>;
Tom Stellard556d9aa2013-06-03 17:39:37 +0000935
Tom Stellardb02094e2014-07-21 15:45:01 +0000936defm BUFFER_STORE_DWORDX4 : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000937 mubuf<0x1e, 0x1f>, "buffer_store_dwordx4", VReg_128, v4i32, global_store
Tom Stellard556d9aa2013-06-03 17:39:37 +0000938>;
Marek Olsakee98b112015-01-27 17:24:58 +0000939
Aaron Watry81144372014-10-17 23:33:03 +0000940defm BUFFER_ATOMIC_SWAP : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000941 mubuf<0x30, 0x40>, "buffer_atomic_swap", VGPR_32, i32, atomic_swap_global
Aaron Watry81144372014-10-17 23:33:03 +0000942>;
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000943//def BUFFER_ATOMIC_CMPSWAP : MUBUF_ <mubuf<0x31, 0x41>, "buffer_atomic_cmpswap", []>;
Tom Stellard7980fc82014-09-25 18:30:26 +0000944defm BUFFER_ATOMIC_ADD : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000945 mubuf<0x32, 0x42>, "buffer_atomic_add", VGPR_32, i32, atomic_add_global
Tom Stellard7980fc82014-09-25 18:30:26 +0000946>;
Aaron Watry328f1ba2014-10-17 23:32:52 +0000947defm BUFFER_ATOMIC_SUB : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000948 mubuf<0x33, 0x43>, "buffer_atomic_sub", VGPR_32, i32, atomic_sub_global
Aaron Watry328f1ba2014-10-17 23:32:52 +0000949>;
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000950//def BUFFER_ATOMIC_RSUB : MUBUF_ <mubuf<0x34>, "buffer_atomic_rsub", []>; // isn't on CI & VI
Aaron Watry58c99922014-10-17 23:32:57 +0000951defm BUFFER_ATOMIC_SMIN : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000952 mubuf<0x35, 0x44>, "buffer_atomic_smin", VGPR_32, i32, atomic_min_global
Aaron Watry58c99922014-10-17 23:32:57 +0000953>;
954defm BUFFER_ATOMIC_UMIN : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000955 mubuf<0x36, 0x45>, "buffer_atomic_umin", VGPR_32, i32, atomic_umin_global
Aaron Watry58c99922014-10-17 23:32:57 +0000956>;
Aaron Watry29f295d2014-10-17 23:32:56 +0000957defm BUFFER_ATOMIC_SMAX : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000958 mubuf<0x37, 0x46>, "buffer_atomic_smax", VGPR_32, i32, atomic_max_global
Aaron Watry29f295d2014-10-17 23:32:56 +0000959>;
960defm BUFFER_ATOMIC_UMAX : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000961 mubuf<0x38, 0x47>, "buffer_atomic_umax", VGPR_32, i32, atomic_umax_global
Aaron Watry29f295d2014-10-17 23:32:56 +0000962>;
Aaron Watry62127802014-10-17 23:32:54 +0000963defm BUFFER_ATOMIC_AND : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000964 mubuf<0x39, 0x48>, "buffer_atomic_and", VGPR_32, i32, atomic_and_global
Aaron Watry62127802014-10-17 23:32:54 +0000965>;
Aaron Watry8a911e62014-10-17 23:32:59 +0000966defm BUFFER_ATOMIC_OR : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000967 mubuf<0x3a, 0x49>, "buffer_atomic_or", VGPR_32, i32, atomic_or_global
Aaron Watry8a911e62014-10-17 23:32:59 +0000968>;
Aaron Watryd672ee22014-10-17 23:33:01 +0000969defm BUFFER_ATOMIC_XOR : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000970 mubuf<0x3b, 0x4a>, "buffer_atomic_xor", VGPR_32, i32, atomic_xor_global
Aaron Watryd672ee22014-10-17 23:33:01 +0000971>;
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000972//def BUFFER_ATOMIC_INC : MUBUF_ <mubuf<0x3c, 0x4b>, "buffer_atomic_inc", []>;
973//def BUFFER_ATOMIC_DEC : MUBUF_ <mubuf<0x3d, 0x4c>, "buffer_atomic_dec", []>;
974//def BUFFER_ATOMIC_FCMPSWAP : MUBUF_ <mubuf<0x3e>, "buffer_atomic_fcmpswap", []>; // isn't on VI
975//def BUFFER_ATOMIC_FMIN : MUBUF_ <mubuf<0x3f>, "buffer_atomic_fmin", []>; // isn't on VI
976//def BUFFER_ATOMIC_FMAX : MUBUF_ <mubuf<0x40>, "buffer_atomic_fmax", []>; // isn't on VI
977//def BUFFER_ATOMIC_SWAP_X2 : MUBUF_X2 <mubuf<0x50, 0x60>, "buffer_atomic_swap_x2", []>;
978//def BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_X2 <mubuf<0x51, 0x61>, "buffer_atomic_cmpswap_x2", []>;
979//def BUFFER_ATOMIC_ADD_X2 : MUBUF_X2 <mubuf<0x52, 0x62>, "buffer_atomic_add_x2", []>;
980//def BUFFER_ATOMIC_SUB_X2 : MUBUF_X2 <mubuf<0x53, 0x63>, "buffer_atomic_sub_x2", []>;
981//def BUFFER_ATOMIC_RSUB_X2 : MUBUF_X2 <mubuf<0x54>, "buffer_atomic_rsub_x2", []>; // isn't on CI & VI
982//def BUFFER_ATOMIC_SMIN_X2 : MUBUF_X2 <mubuf<0x55, 0x64>, "buffer_atomic_smin_x2", []>;
983//def BUFFER_ATOMIC_UMIN_X2 : MUBUF_X2 <mubuf<0x56, 0x65>, "buffer_atomic_umin_x2", []>;
984//def BUFFER_ATOMIC_SMAX_X2 : MUBUF_X2 <mubuf<0x57, 0x66>, "buffer_atomic_smax_x2", []>;
985//def BUFFER_ATOMIC_UMAX_X2 : MUBUF_X2 <mubuf<0x58, 0x67>, "buffer_atomic_umax_x2", []>;
986//def BUFFER_ATOMIC_AND_X2 : MUBUF_X2 <mubuf<0x59, 0x68>, "buffer_atomic_and_x2", []>;
987//def BUFFER_ATOMIC_OR_X2 : MUBUF_X2 <mubuf<0x5a, 0x69>, "buffer_atomic_or_x2", []>;
988//def BUFFER_ATOMIC_XOR_X2 : MUBUF_X2 <mubuf<0x5b, 0x6a>, "buffer_atomic_xor_x2", []>;
989//def BUFFER_ATOMIC_INC_X2 : MUBUF_X2 <mubuf<0x5c, 0x6b>, "buffer_atomic_inc_x2", []>;
990//def BUFFER_ATOMIC_DEC_X2 : MUBUF_X2 <mubuf<0x5d, 0x6c>, "buffer_atomic_dec_x2", []>;
991//def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <mubuf<0x5e>, "buffer_atomic_fcmpswap_x2", []>; // isn't on VI
992//def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <mubuf<0x5f>, "buffer_atomic_fmin_x2", []>; // isn't on VI
993//def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <mubuf<0x60>, "buffer_atomic_fmax_x2", []>; // isn't on VI
994//def BUFFER_WBINVL1_SC : MUBUF_WBINVL1 <mubuf<0x70>, "buffer_wbinvl1_sc", []>; // isn't on CI & VI
995//def BUFFER_WBINVL1_VOL : MUBUF_WBINVL1 <mubuf<0x70, 0x3f>, "buffer_wbinvl1_vol", []>; // isn't on SI
996//def BUFFER_WBINVL1 : MUBUF_WBINVL1 <mubuf<0x71, 0x3e>, "buffer_wbinvl1", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000997
Tom Stellard8d6d4492014-04-22 16:33:57 +0000998//===----------------------------------------------------------------------===//
999// MTBUF Instructions
1000//===----------------------------------------------------------------------===//
1001
Tom Stellard326d6ec2014-11-05 14:50:53 +00001002//def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "tbuffer_load_format_x", []>;
1003//def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "tbuffer_load_format_xy", []>;
1004//def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "tbuffer_load_format_xyz", []>;
1005defm TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "tbuffer_load_format_xyzw", VReg_128>;
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001006defm TBUFFER_STORE_FORMAT_X : MTBUF_Store_Helper <0x00000004, "tbuffer_store_format_x", VGPR_32>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001007defm TBUFFER_STORE_FORMAT_XY : MTBUF_Store_Helper <0x00000005, "tbuffer_store_format_xy", VReg_64>;
1008defm TBUFFER_STORE_FORMAT_XYZ : MTBUF_Store_Helper <0x00000006, "tbuffer_store_format_xyz", VReg_128>;
1009defm TBUFFER_STORE_FORMAT_XYZW : MTBUF_Store_Helper <0x00000007, "tbuffer_store_format_xyzw", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001010
Tom Stellard8d6d4492014-04-22 16:33:57 +00001011//===----------------------------------------------------------------------===//
1012// MIMG Instructions
1013//===----------------------------------------------------------------------===//
Tom Stellard89093802013-02-07 19:39:40 +00001014
Tom Stellard326d6ec2014-11-05 14:50:53 +00001015defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "image_load">;
1016defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "image_load_mip">;
1017//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"image_load_pck", 0x00000002>;
1018//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"image_load_pck_sgn", 0x00000003>;
1019//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"image_load_mip_pck", 0x00000004>;
1020//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"image_load_mip_pck_sgn", 0x00000005>;
1021//def IMAGE_STORE : MIMG_NoPattern_ <"image_store", 0x00000008>;
1022//def IMAGE_STORE_MIP : MIMG_NoPattern_ <"image_store_mip", 0x00000009>;
1023//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"image_store_pck", 0x0000000a>;
1024//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"image_store_mip_pck", 0x0000000b>;
1025defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "image_get_resinfo">;
1026//def IMAGE_ATOMIC_SWAP : MIMG_NoPattern_ <"image_atomic_swap", 0x0000000f>;
1027//def IMAGE_ATOMIC_CMPSWAP : MIMG_NoPattern_ <"image_atomic_cmpswap", 0x00000010>;
1028//def IMAGE_ATOMIC_ADD : MIMG_NoPattern_ <"image_atomic_add", 0x00000011>;
1029//def IMAGE_ATOMIC_SUB : MIMG_NoPattern_ <"image_atomic_sub", 0x00000012>;
1030//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"image_atomic_rsub", 0x00000013>;
1031//def IMAGE_ATOMIC_SMIN : MIMG_NoPattern_ <"image_atomic_smin", 0x00000014>;
1032//def IMAGE_ATOMIC_UMIN : MIMG_NoPattern_ <"image_atomic_umin", 0x00000015>;
1033//def IMAGE_ATOMIC_SMAX : MIMG_NoPattern_ <"image_atomic_smax", 0x00000016>;
1034//def IMAGE_ATOMIC_UMAX : MIMG_NoPattern_ <"image_atomic_umax", 0x00000017>;
1035//def IMAGE_ATOMIC_AND : MIMG_NoPattern_ <"image_atomic_and", 0x00000018>;
1036//def IMAGE_ATOMIC_OR : MIMG_NoPattern_ <"image_atomic_or", 0x00000019>;
1037//def IMAGE_ATOMIC_XOR : MIMG_NoPattern_ <"image_atomic_xor", 0x0000001a>;
1038//def IMAGE_ATOMIC_INC : MIMG_NoPattern_ <"image_atomic_inc", 0x0000001b>;
1039//def IMAGE_ATOMIC_DEC : MIMG_NoPattern_ <"image_atomic_dec", 0x0000001c>;
1040//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"image_atomic_fcmpswap", 0x0000001d>;
1041//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"image_atomic_fmin", 0x0000001e>;
1042//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"image_atomic_fmax", 0x0000001f>;
Michel Danzer494391b2015-02-06 02:51:20 +00001043defm IMAGE_SAMPLE : MIMG_Sampler_WQM <0x00000020, "image_sample">;
1044defm IMAGE_SAMPLE_CL : MIMG_Sampler_WQM <0x00000021, "image_sample_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001045defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "image_sample_d">;
1046defm IMAGE_SAMPLE_D_CL : MIMG_Sampler <0x00000023, "image_sample_d_cl">;
1047defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "image_sample_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001048defm IMAGE_SAMPLE_B : MIMG_Sampler_WQM <0x00000025, "image_sample_b">;
1049defm IMAGE_SAMPLE_B_CL : MIMG_Sampler_WQM <0x00000026, "image_sample_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001050defm IMAGE_SAMPLE_LZ : MIMG_Sampler <0x00000027, "image_sample_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001051defm IMAGE_SAMPLE_C : MIMG_Sampler_WQM <0x00000028, "image_sample_c">;
1052defm IMAGE_SAMPLE_C_CL : MIMG_Sampler_WQM <0x00000029, "image_sample_c_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001053defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "image_sample_c_d">;
1054defm IMAGE_SAMPLE_C_D_CL : MIMG_Sampler <0x0000002b, "image_sample_c_d_cl">;
1055defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "image_sample_c_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001056defm IMAGE_SAMPLE_C_B : MIMG_Sampler_WQM <0x0000002d, "image_sample_c_b">;
1057defm IMAGE_SAMPLE_C_B_CL : MIMG_Sampler_WQM <0x0000002e, "image_sample_c_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001058defm IMAGE_SAMPLE_C_LZ : MIMG_Sampler <0x0000002f, "image_sample_c_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001059defm IMAGE_SAMPLE_O : MIMG_Sampler_WQM <0x00000030, "image_sample_o">;
1060defm IMAGE_SAMPLE_CL_O : MIMG_Sampler_WQM <0x00000031, "image_sample_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001061defm IMAGE_SAMPLE_D_O : MIMG_Sampler <0x00000032, "image_sample_d_o">;
1062defm IMAGE_SAMPLE_D_CL_O : MIMG_Sampler <0x00000033, "image_sample_d_cl_o">;
1063defm IMAGE_SAMPLE_L_O : MIMG_Sampler <0x00000034, "image_sample_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001064defm IMAGE_SAMPLE_B_O : MIMG_Sampler_WQM <0x00000035, "image_sample_b_o">;
1065defm IMAGE_SAMPLE_B_CL_O : MIMG_Sampler_WQM <0x00000036, "image_sample_b_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001066defm IMAGE_SAMPLE_LZ_O : MIMG_Sampler <0x00000037, "image_sample_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001067defm IMAGE_SAMPLE_C_O : MIMG_Sampler_WQM <0x00000038, "image_sample_c_o">;
1068defm IMAGE_SAMPLE_C_CL_O : MIMG_Sampler_WQM <0x00000039, "image_sample_c_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001069defm IMAGE_SAMPLE_C_D_O : MIMG_Sampler <0x0000003a, "image_sample_c_d_o">;
1070defm IMAGE_SAMPLE_C_D_CL_O : MIMG_Sampler <0x0000003b, "image_sample_c_d_cl_o">;
1071defm IMAGE_SAMPLE_C_L_O : MIMG_Sampler <0x0000003c, "image_sample_c_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001072defm IMAGE_SAMPLE_C_B_O : MIMG_Sampler_WQM <0x0000003d, "image_sample_c_b_o">;
1073defm IMAGE_SAMPLE_C_B_CL_O : MIMG_Sampler_WQM <0x0000003e, "image_sample_c_b_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001074defm IMAGE_SAMPLE_C_LZ_O : MIMG_Sampler <0x0000003f, "image_sample_c_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001075defm IMAGE_GATHER4 : MIMG_Gather_WQM <0x00000040, "image_gather4">;
1076defm IMAGE_GATHER4_CL : MIMG_Gather_WQM <0x00000041, "image_gather4_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001077defm IMAGE_GATHER4_L : MIMG_Gather <0x00000044, "image_gather4_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001078defm IMAGE_GATHER4_B : MIMG_Gather_WQM <0x00000045, "image_gather4_b">;
1079defm IMAGE_GATHER4_B_CL : MIMG_Gather_WQM <0x00000046, "image_gather4_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001080defm IMAGE_GATHER4_LZ : MIMG_Gather <0x00000047, "image_gather4_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001081defm IMAGE_GATHER4_C : MIMG_Gather_WQM <0x00000048, "image_gather4_c">;
1082defm IMAGE_GATHER4_C_CL : MIMG_Gather_WQM <0x00000049, "image_gather4_c_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001083defm IMAGE_GATHER4_C_L : MIMG_Gather <0x0000004c, "image_gather4_c_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001084defm IMAGE_GATHER4_C_B : MIMG_Gather_WQM <0x0000004d, "image_gather4_c_b">;
1085defm IMAGE_GATHER4_C_B_CL : MIMG_Gather_WQM <0x0000004e, "image_gather4_c_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001086defm IMAGE_GATHER4_C_LZ : MIMG_Gather <0x0000004f, "image_gather4_c_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001087defm IMAGE_GATHER4_O : MIMG_Gather_WQM <0x00000050, "image_gather4_o">;
1088defm IMAGE_GATHER4_CL_O : MIMG_Gather_WQM <0x00000051, "image_gather4_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001089defm IMAGE_GATHER4_L_O : MIMG_Gather <0x00000054, "image_gather4_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001090defm IMAGE_GATHER4_B_O : MIMG_Gather_WQM <0x00000055, "image_gather4_b_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001091defm IMAGE_GATHER4_B_CL_O : MIMG_Gather <0x00000056, "image_gather4_b_cl_o">;
1092defm IMAGE_GATHER4_LZ_O : MIMG_Gather <0x00000057, "image_gather4_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001093defm IMAGE_GATHER4_C_O : MIMG_Gather_WQM <0x00000058, "image_gather4_c_o">;
1094defm IMAGE_GATHER4_C_CL_O : MIMG_Gather_WQM <0x00000059, "image_gather4_c_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001095defm IMAGE_GATHER4_C_L_O : MIMG_Gather <0x0000005c, "image_gather4_c_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001096defm IMAGE_GATHER4_C_B_O : MIMG_Gather_WQM <0x0000005d, "image_gather4_c_b_o">;
1097defm IMAGE_GATHER4_C_B_CL_O : MIMG_Gather_WQM <0x0000005e, "image_gather4_c_b_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001098defm IMAGE_GATHER4_C_LZ_O : MIMG_Gather <0x0000005f, "image_gather4_c_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001099defm IMAGE_GET_LOD : MIMG_Sampler_WQM <0x00000060, "image_get_lod">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001100defm IMAGE_SAMPLE_CD : MIMG_Sampler <0x00000068, "image_sample_cd">;
1101defm IMAGE_SAMPLE_CD_CL : MIMG_Sampler <0x00000069, "image_sample_cd_cl">;
1102defm IMAGE_SAMPLE_C_CD : MIMG_Sampler <0x0000006a, "image_sample_c_cd">;
1103defm IMAGE_SAMPLE_C_CD_CL : MIMG_Sampler <0x0000006b, "image_sample_c_cd_cl">;
1104defm IMAGE_SAMPLE_CD_O : MIMG_Sampler <0x0000006c, "image_sample_cd_o">;
1105defm IMAGE_SAMPLE_CD_CL_O : MIMG_Sampler <0x0000006d, "image_sample_cd_cl_o">;
1106defm IMAGE_SAMPLE_C_CD_O : MIMG_Sampler <0x0000006e, "image_sample_c_cd_o">;
1107defm IMAGE_SAMPLE_C_CD_CL_O : MIMG_Sampler <0x0000006f, "image_sample_c_cd_cl_o">;
1108//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"image_rsrc256", 0x0000007e>;
1109//def IMAGE_SAMPLER : MIMG_NoPattern_ <"image_sampler", 0x0000007f>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001110
Tom Stellard8d6d4492014-04-22 16:33:57 +00001111//===----------------------------------------------------------------------===//
Matt Arsenault3f981402014-09-15 15:41:53 +00001112// Flat Instructions
1113//===----------------------------------------------------------------------===//
1114
1115let Predicates = [HasFlatAddressSpace] in {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001116def FLAT_LOAD_UBYTE : FLAT_Load_Helper <0x00000008, "flat_load_ubyte", VGPR_32>;
1117def FLAT_LOAD_SBYTE : FLAT_Load_Helper <0x00000009, "flat_load_sbyte", VGPR_32>;
1118def FLAT_LOAD_USHORT : FLAT_Load_Helper <0x0000000a, "flat_load_ushort", VGPR_32>;
1119def FLAT_LOAD_SSHORT : FLAT_Load_Helper <0x0000000b, "flat_load_sshort", VGPR_32>;
1120def FLAT_LOAD_DWORD : FLAT_Load_Helper <0x0000000c, "flat_load_dword", VGPR_32>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001121def FLAT_LOAD_DWORDX2 : FLAT_Load_Helper <0x0000000d, "flat_load_dwordx2", VReg_64>;
1122def FLAT_LOAD_DWORDX4 : FLAT_Load_Helper <0x0000000e, "flat_load_dwordx4", VReg_128>;
1123def FLAT_LOAD_DWORDX3 : FLAT_Load_Helper <0x00000010, "flat_load_dwordx3", VReg_96>;
Matt Arsenault3f981402014-09-15 15:41:53 +00001124
1125def FLAT_STORE_BYTE : FLAT_Store_Helper <
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001126 0x00000018, "flat_store_byte", VGPR_32
Matt Arsenault3f981402014-09-15 15:41:53 +00001127>;
1128
1129def FLAT_STORE_SHORT : FLAT_Store_Helper <
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001130 0x0000001a, "flat_store_short", VGPR_32
Matt Arsenault3f981402014-09-15 15:41:53 +00001131>;
1132
1133def FLAT_STORE_DWORD : FLAT_Store_Helper <
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001134 0x0000001c, "flat_store_dword", VGPR_32
Matt Arsenault3f981402014-09-15 15:41:53 +00001135>;
1136
1137def FLAT_STORE_DWORDX2 : FLAT_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001138 0x0000001d, "flat_store_dwordx2", VReg_64
Matt Arsenault3f981402014-09-15 15:41:53 +00001139>;
1140
1141def FLAT_STORE_DWORDX4 : FLAT_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001142 0x0000001e, "flat_store_dwordx4", VReg_128
Matt Arsenault3f981402014-09-15 15:41:53 +00001143>;
1144
1145def FLAT_STORE_DWORDX3 : FLAT_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001146 0x0000001e, "flat_store_dwordx3", VReg_96
Matt Arsenault3f981402014-09-15 15:41:53 +00001147>;
1148
Tom Stellard326d6ec2014-11-05 14:50:53 +00001149//def FLAT_ATOMIC_SWAP : FLAT_ <0x00000030, "flat_atomic_swap", []>;
1150//def FLAT_ATOMIC_CMPSWAP : FLAT_ <0x00000031, "flat_atomic_cmpswap", []>;
1151//def FLAT_ATOMIC_ADD : FLAT_ <0x00000032, "flat_atomic_add", []>;
1152//def FLAT_ATOMIC_SUB : FLAT_ <0x00000033, "flat_atomic_sub", []>;
1153//def FLAT_ATOMIC_RSUB : FLAT_ <0x00000034, "flat_atomic_rsub", []>;
1154//def FLAT_ATOMIC_SMIN : FLAT_ <0x00000035, "flat_atomic_smin", []>;
1155//def FLAT_ATOMIC_UMIN : FLAT_ <0x00000036, "flat_atomic_umin", []>;
1156//def FLAT_ATOMIC_SMAX : FLAT_ <0x00000037, "flat_atomic_smax", []>;
1157//def FLAT_ATOMIC_UMAX : FLAT_ <0x00000038, "flat_atomic_umax", []>;
1158//def FLAT_ATOMIC_AND : FLAT_ <0x00000039, "flat_atomic_and", []>;
1159//def FLAT_ATOMIC_OR : FLAT_ <0x0000003a, "flat_atomic_or", []>;
1160//def FLAT_ATOMIC_XOR : FLAT_ <0x0000003b, "flat_atomic_xor", []>;
1161//def FLAT_ATOMIC_INC : FLAT_ <0x0000003c, "flat_atomic_inc", []>;
1162//def FLAT_ATOMIC_DEC : FLAT_ <0x0000003d, "flat_atomic_dec", []>;
1163//def FLAT_ATOMIC_FCMPSWAP : FLAT_ <0x0000003e, "flat_atomic_fcmpswap", []>;
1164//def FLAT_ATOMIC_FMIN : FLAT_ <0x0000003f, "flat_atomic_fmin", []>;
1165//def FLAT_ATOMIC_FMAX : FLAT_ <0x00000040, "flat_atomic_fmax", []>;
1166//def FLAT_ATOMIC_SWAP_X2 : FLAT_X2 <0x00000050, "flat_atomic_swap_x2", []>;
1167//def FLAT_ATOMIC_CMPSWAP_X2 : FLAT_X2 <0x00000051, "flat_atomic_cmpswap_x2", []>;
1168//def FLAT_ATOMIC_ADD_X2 : FLAT_X2 <0x00000052, "flat_atomic_add_x2", []>;
1169//def FLAT_ATOMIC_SUB_X2 : FLAT_X2 <0x00000053, "flat_atomic_sub_x2", []>;
1170//def FLAT_ATOMIC_RSUB_X2 : FLAT_X2 <0x00000054, "flat_atomic_rsub_x2", []>;
1171//def FLAT_ATOMIC_SMIN_X2 : FLAT_X2 <0x00000055, "flat_atomic_smin_x2", []>;
1172//def FLAT_ATOMIC_UMIN_X2 : FLAT_X2 <0x00000056, "flat_atomic_umin_x2", []>;
1173//def FLAT_ATOMIC_SMAX_X2 : FLAT_X2 <0x00000057, "flat_atomic_smax_x2", []>;
1174//def FLAT_ATOMIC_UMAX_X2 : FLAT_X2 <0x00000058, "flat_atomic_umax_x2", []>;
1175//def FLAT_ATOMIC_AND_X2 : FLAT_X2 <0x00000059, "flat_atomic_and_x2", []>;
1176//def FLAT_ATOMIC_OR_X2 : FLAT_X2 <0x0000005a, "flat_atomic_or_x2", []>;
1177//def FLAT_ATOMIC_XOR_X2 : FLAT_X2 <0x0000005b, "flat_atomic_xor_x2", []>;
1178//def FLAT_ATOMIC_INC_X2 : FLAT_X2 <0x0000005c, "flat_atomic_inc_x2", []>;
1179//def FLAT_ATOMIC_DEC_X2 : FLAT_X2 <0x0000005d, "flat_atomic_dec_x2", []>;
1180//def FLAT_ATOMIC_FCMPSWAP_X2 : FLAT_X2 <0x0000005e, "flat_atomic_fcmpswap_x2", []>;
1181//def FLAT_ATOMIC_FMIN_X2 : FLAT_X2 <0x0000005f, "flat_atomic_fmin_x2", []>;
1182//def FLAT_ATOMIC_FMAX_X2 : FLAT_X2 <0x00000060, "flat_atomic_fmax_x2", []>;
Matt Arsenault3f981402014-09-15 15:41:53 +00001183
1184} // End HasFlatAddressSpace predicate
1185//===----------------------------------------------------------------------===//
Tom Stellard8d6d4492014-04-22 16:33:57 +00001186// VOP1 Instructions
1187//===----------------------------------------------------------------------===//
1188
Tom Stellardc34c37a2015-02-18 16:08:15 +00001189let vdst = 0, src0 = 0 in {
1190defm V_NOP : VOP1_m <vop1<0x0>, (outs), (ins), "v_nop", [], "v_nop">;
1191}
Christian Konig76edd4f2013-02-26 17:52:29 +00001192
Matt Arsenaultf2733702014-07-30 03:18:57 +00001193let isMoveImm = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001194defm V_MOV_B32 : VOP1Inst <vop1<0x1>, "v_mov_b32", VOP_I32_I32>;
Matt Arsenaultf2733702014-07-30 03:18:57 +00001195} // End isMoveImm = 1
Christian Konig76edd4f2013-02-26 17:52:29 +00001196
Tom Stellardfbe435d2014-03-17 17:03:51 +00001197let Uses = [EXEC] in {
1198
Tom Stellardae38f302015-01-14 01:13:19 +00001199// FIXME: Specify SchedRW for READFIRSTLANE_B32
1200
Tom Stellardfbe435d2014-03-17 17:03:51 +00001201def V_READFIRSTLANE_B32 : VOP1 <
1202 0x00000002,
1203 (outs SReg_32:$vdst),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001204 (ins VGPR_32:$src0),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001205 "v_readfirstlane_b32 $vdst, $src0",
Tom Stellardfbe435d2014-03-17 17:03:51 +00001206 []
1207>;
1208
1209}
1210
Tom Stellardae38f302015-01-14 01:13:19 +00001211let SchedRW = [WriteQuarterRate32] in {
1212
Tom Stellard326d6ec2014-11-05 14:50:53 +00001213defm V_CVT_I32_F64 : VOP1Inst <vop1<0x3>, "v_cvt_i32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001214 VOP_I32_F64, fp_to_sint
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001215>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001216defm V_CVT_F64_I32 : VOP1Inst <vop1<0x4>, "v_cvt_f64_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001217 VOP_F64_I32, sint_to_fp
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001218>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001219defm V_CVT_F32_I32 : VOP1Inst <vop1<0x5>, "v_cvt_f32_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001220 VOP_F32_I32, sint_to_fp
Tom Stellard75aadc22012-12-11 21:25:42 +00001221>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001222defm V_CVT_F32_U32 : VOP1Inst <vop1<0x6>, "v_cvt_f32_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001223 VOP_F32_I32, uint_to_fp
Tom Stellardc932d732013-05-06 23:02:07 +00001224>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001225defm V_CVT_U32_F32 : VOP1Inst <vop1<0x7>, "v_cvt_u32_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001226 VOP_I32_F32, fp_to_uint
Tom Stellard73c31d52013-08-14 22:21:57 +00001227>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001228defm V_CVT_I32_F32 : VOP1Inst <vop1<0x8>, "v_cvt_i32_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001229 VOP_I32_F32, fp_to_sint
Tom Stellard75aadc22012-12-11 21:25:42 +00001230>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001231defm V_MOV_FED_B32 : VOP1Inst <vop1<0x9>, "v_mov_fed_b32", VOP_I32_I32>;
1232defm V_CVT_F16_F32 : VOP1Inst <vop1<0xa>, "v_cvt_f16_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001233 VOP_I32_F32, fp_to_f16
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001234>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001235defm V_CVT_F32_F16 : VOP1Inst <vop1<0xb>, "v_cvt_f32_f16",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001236 VOP_F32_I32, f16_to_fp
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001237>;
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +00001238defm V_CVT_RPI_I32_F32 : VOP1Inst <vop1<0xc>, "v_cvt_rpi_i32_f32",
1239 VOP_I32_F32, cvt_rpi_i32_f32>;
1240defm V_CVT_FLR_I32_F32 : VOP1Inst <vop1<0xd>, "v_cvt_flr_i32_f32",
1241 VOP_I32_F32, cvt_flr_i32_f32>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001242defm V_CVT_OFF_F32_I4 : VOP1Inst <vop1<0x0e>, "v_cvt_off_f32_i4", VOP_F32_I32>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001243defm V_CVT_F32_F64 : VOP1Inst <vop1<0xf>, "v_cvt_f32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001244 VOP_F32_F64, fround
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001245>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001246defm V_CVT_F64_F32 : VOP1Inst <vop1<0x10>, "v_cvt_f64_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001247 VOP_F64_F32, fextend
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001248>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001249defm V_CVT_F32_UBYTE0 : VOP1Inst <vop1<0x11>, "v_cvt_f32_ubyte0",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001250 VOP_F32_I32, AMDGPUcvt_f32_ubyte0
Matt Arsenault364a6742014-06-11 17:50:44 +00001251>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001252defm V_CVT_F32_UBYTE1 : VOP1Inst <vop1<0x12>, "v_cvt_f32_ubyte1",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001253 VOP_F32_I32, AMDGPUcvt_f32_ubyte1
Matt Arsenault364a6742014-06-11 17:50:44 +00001254>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001255defm V_CVT_F32_UBYTE2 : VOP1Inst <vop1<0x13>, "v_cvt_f32_ubyte2",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001256 VOP_F32_I32, AMDGPUcvt_f32_ubyte2
Matt Arsenault364a6742014-06-11 17:50:44 +00001257>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001258defm V_CVT_F32_UBYTE3 : VOP1Inst <vop1<0x14>, "v_cvt_f32_ubyte3",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001259 VOP_F32_I32, AMDGPUcvt_f32_ubyte3
Matt Arsenault364a6742014-06-11 17:50:44 +00001260>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001261defm V_CVT_U32_F64 : VOP1Inst <vop1<0x15>, "v_cvt_u32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001262 VOP_I32_F64, fp_to_uint
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001263>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001264defm V_CVT_F64_U32 : VOP1Inst <vop1<0x16>, "v_cvt_f64_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001265 VOP_F64_I32, uint_to_fp
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001266>;
Tom Stellardae38f302015-01-14 01:13:19 +00001267
1268} // let SchedRW = [WriteQuarterRate32]
1269
Marek Olsak5df00d62014-12-07 12:18:57 +00001270defm V_FRACT_F32 : VOP1Inst <vop1<0x20, 0x1b>, "v_fract_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001271 VOP_F32_F32, AMDGPUfract
Tom Stellard75aadc22012-12-11 21:25:42 +00001272>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001273defm V_TRUNC_F32 : VOP1Inst <vop1<0x21, 0x1c>, "v_trunc_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001274 VOP_F32_F32, ftrunc
Tom Stellard9b3d2532013-05-06 23:02:00 +00001275>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001276defm V_CEIL_F32 : VOP1Inst <vop1<0x22, 0x1d>, "v_ceil_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001277 VOP_F32_F32, fceil
Michel Danzerc3ea4042013-02-22 11:22:49 +00001278>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001279defm V_RNDNE_F32 : VOP1Inst <vop1<0x23, 0x1e>, "v_rndne_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001280 VOP_F32_F32, frint
Tom Stellard75aadc22012-12-11 21:25:42 +00001281>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001282defm V_FLOOR_F32 : VOP1Inst <vop1<0x24, 0x1f>, "v_floor_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001283 VOP_F32_F32, ffloor
Tom Stellard75aadc22012-12-11 21:25:42 +00001284>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001285defm V_EXP_F32 : VOP1Inst <vop1<0x25, 0x20>, "v_exp_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001286 VOP_F32_F32, fexp2
Tom Stellard75aadc22012-12-11 21:25:42 +00001287>;
Tom Stellardae38f302015-01-14 01:13:19 +00001288
1289let SchedRW = [WriteQuarterRate32] in {
1290
Marek Olsak5df00d62014-12-07 12:18:57 +00001291defm V_LOG_F32 : VOP1Inst <vop1<0x27, 0x21>, "v_log_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001292 VOP_F32_F32, flog2
Michel Danzer349cabe2013-02-07 14:55:16 +00001293>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001294defm V_RCP_F32 : VOP1Inst <vop1<0x2a, 0x22>, "v_rcp_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001295 VOP_F32_F32, AMDGPUrcp
Tom Stellard75aadc22012-12-11 21:25:42 +00001296>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001297defm V_RCP_IFLAG_F32 : VOP1Inst <vop1<0x2b, 0x23>, "v_rcp_iflag_f32",
1298 VOP_F32_F32
Matt Arsenault257d48d2014-06-24 22:13:39 +00001299>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001300defm V_RSQ_F32 : VOP1Inst <vop1<0x2e, 0x24>, "v_rsq_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001301 VOP_F32_F32, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001302>;
Tom Stellardae38f302015-01-14 01:13:19 +00001303
1304} //let SchedRW = [WriteQuarterRate32]
1305
1306let SchedRW = [WriteDouble] in {
1307
Marek Olsak5df00d62014-12-07 12:18:57 +00001308defm V_RCP_F64 : VOP1Inst <vop1<0x2f, 0x25>, "v_rcp_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001309 VOP_F64_F64, AMDGPUrcp
Tom Stellard7512c082013-07-12 18:14:56 +00001310>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001311defm V_RSQ_F64 : VOP1Inst <vop1<0x31, 0x26>, "v_rsq_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001312 VOP_F64_F64, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001313>;
Tom Stellardae38f302015-01-14 01:13:19 +00001314
1315} // let SchedRW = [WriteDouble];
1316
Marek Olsak5df00d62014-12-07 12:18:57 +00001317defm V_SQRT_F32 : VOP1Inst <vop1<0x33, 0x27>, "v_sqrt_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001318 VOP_F32_F32, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001319>;
Tom Stellardae38f302015-01-14 01:13:19 +00001320
1321let SchedRW = [WriteDouble] in {
1322
Marek Olsak5df00d62014-12-07 12:18:57 +00001323defm V_SQRT_F64 : VOP1Inst <vop1<0x34, 0x28>, "v_sqrt_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001324 VOP_F64_F64, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001325>;
Tom Stellardae38f302015-01-14 01:13:19 +00001326
1327} // let SchedRW = [WriteDouble]
1328
Marek Olsak5df00d62014-12-07 12:18:57 +00001329defm V_SIN_F32 : VOP1Inst <vop1<0x35, 0x29>, "v_sin_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001330 VOP_F32_F32, AMDGPUsin
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001331>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001332defm V_COS_F32 : VOP1Inst <vop1<0x36, 0x2a>, "v_cos_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001333 VOP_F32_F32, AMDGPUcos
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001334>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001335defm V_NOT_B32 : VOP1Inst <vop1<0x37, 0x2b>, "v_not_b32", VOP_I32_I32>;
1336defm V_BFREV_B32 : VOP1Inst <vop1<0x38, 0x2c>, "v_bfrev_b32", VOP_I32_I32>;
1337defm V_FFBH_U32 : VOP1Inst <vop1<0x39, 0x2d>, "v_ffbh_u32", VOP_I32_I32>;
1338defm V_FFBL_B32 : VOP1Inst <vop1<0x3a, 0x2e>, "v_ffbl_b32", VOP_I32_I32>;
1339defm V_FFBH_I32 : VOP1Inst <vop1<0x3b, 0x2f>, "v_ffbh_i32", VOP_I32_I32>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001340defm V_FREXP_EXP_I32_F64 : VOP1Inst <vop1<0x3c,0x30>, "v_frexp_exp_i32_f64",
1341 VOP_I32_F64
1342>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001343defm V_FREXP_MANT_F64 : VOP1Inst <vop1<0x3d, 0x31>, "v_frexp_mant_f64",
1344 VOP_F64_F64
1345>;
1346defm V_FRACT_F64 : VOP1Inst <vop1<0x3e, 0x32>, "v_fract_f64", VOP_F64_F64>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001347defm V_FREXP_EXP_I32_F32 : VOP1Inst <vop1<0x3f, 0x33>, "v_frexp_exp_i32_f32",
1348 VOP_I32_F32
1349>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001350defm V_FREXP_MANT_F32 : VOP1Inst <vop1<0x40, 0x34>, "v_frexp_mant_f32",
1351 VOP_F32_F32
1352>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001353let vdst = 0, src0 = 0 in {
1354defm V_CLREXCP : VOP1_m <vop1<0x41,0x35>, (outs), (ins), "v_clrexcp", [],
1355 "v_clrexcp"
1356>;
1357}
Marek Olsak5df00d62014-12-07 12:18:57 +00001358defm V_MOVRELD_B32 : VOP1Inst <vop1<0x42, 0x36>, "v_movreld_b32", VOP_I32_I32>;
1359defm V_MOVRELS_B32 : VOP1Inst <vop1<0x43, 0x37>, "v_movrels_b32", VOP_I32_I32>;
1360defm V_MOVRELSD_B32 : VOP1Inst <vop1<0x44, 0x38>, "v_movrelsd_b32", VOP_I32_I32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001361
Marek Olsak5df00d62014-12-07 12:18:57 +00001362// These instruction only exist on SI and CI
1363let SubtargetPredicate = isSICI in {
1364
Tom Stellardae38f302015-01-14 01:13:19 +00001365let SchedRW = [WriteQuarterRate32] in {
1366
Marek Olsak5df00d62014-12-07 12:18:57 +00001367defm V_LOG_CLAMP_F32 : VOP1InstSI <vop1<0x26>, "v_log_clamp_f32", VOP_F32_F32>;
1368defm V_RCP_CLAMP_F32 : VOP1InstSI <vop1<0x28>, "v_rcp_clamp_f32", VOP_F32_F32>;
1369defm V_RCP_LEGACY_F32 : VOP1InstSI <vop1<0x29>, "v_rcp_legacy_f32", VOP_F32_F32>;
1370defm V_RSQ_CLAMP_F32 : VOP1InstSI <vop1<0x2c>, "v_rsq_clamp_f32",
1371 VOP_F32_F32, AMDGPUrsq_clamped
1372>;
1373defm V_RSQ_LEGACY_F32 : VOP1InstSI <vop1<0x2d>, "v_rsq_legacy_f32",
1374 VOP_F32_F32, AMDGPUrsq_legacy
1375>;
Tom Stellardae38f302015-01-14 01:13:19 +00001376
1377} // End let SchedRW = [WriteQuarterRate32]
1378
1379let SchedRW = [WriteDouble] in {
1380
Marek Olsak5df00d62014-12-07 12:18:57 +00001381defm V_RCP_CLAMP_F64 : VOP1InstSI <vop1<0x30>, "v_rcp_clamp_f64", VOP_F64_F64>;
1382defm V_RSQ_CLAMP_F64 : VOP1InstSI <vop1<0x32>, "v_rsq_clamp_f64",
1383 VOP_F64_F64, AMDGPUrsq_clamped
1384>;
1385
Tom Stellardae38f302015-01-14 01:13:19 +00001386} // End SchedRW = [WriteDouble]
1387
Marek Olsak5df00d62014-12-07 12:18:57 +00001388} // End SubtargetPredicate = isSICI
Tom Stellard8d6d4492014-04-22 16:33:57 +00001389
1390//===----------------------------------------------------------------------===//
1391// VINTRP Instructions
1392//===----------------------------------------------------------------------===//
1393
Tom Stellardae38f302015-01-14 01:13:19 +00001394// FIXME: Specify SchedRW for VINTRP insturctions.
Marek Olsak5df00d62014-12-07 12:18:57 +00001395defm V_INTERP_P1_F32 : VINTRP_m <
1396 0x00000000, "v_interp_p1_f32",
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001397 (outs VGPR_32:$dst),
1398 (ins VGPR_32:$i, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001399 "v_interp_p1_f32 $dst, $i, $attr_chan, $attr, [$m0]",
Marek Olsak5df00d62014-12-07 12:18:57 +00001400 "$m0">;
Tom Stellard75aadc22012-12-11 21:25:42 +00001401
Marek Olsak5df00d62014-12-07 12:18:57 +00001402defm V_INTERP_P2_F32 : VINTRP_m <
1403 0x00000001, "v_interp_p2_f32",
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001404 (outs VGPR_32:$dst),
1405 (ins VGPR_32:$src0, VGPR_32:$j, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001406 "v_interp_p2_f32 $dst, [$src0], $j, $attr_chan, $attr, [$m0]",
Marek Olsak5df00d62014-12-07 12:18:57 +00001407 "$src0,$m0",
1408 "$src0 = $dst">;
Tom Stellard75aadc22012-12-11 21:25:42 +00001409
Marek Olsak5df00d62014-12-07 12:18:57 +00001410defm V_INTERP_MOV_F32 : VINTRP_m <
1411 0x00000002, "v_interp_mov_f32",
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001412 (outs VGPR_32:$dst),
Michel Danzere9bb18b2013-02-14 19:03:25 +00001413 (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001414 "v_interp_mov_f32 $dst, $src0, $attr_chan, $attr, [$m0]",
Marek Olsak5df00d62014-12-07 12:18:57 +00001415 "$m0">;
Tom Stellard75aadc22012-12-11 21:25:42 +00001416
Tom Stellard8d6d4492014-04-22 16:33:57 +00001417//===----------------------------------------------------------------------===//
1418// VOP2 Instructions
1419//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001420
Matt Arsenault65fa1c42015-02-18 02:15:27 +00001421defm V_CNDMASK_B32_e64 : VOP3_m_nomods <vop3<0x100>, (outs VGPR_32:$dst),
Tom Stellard5a9a61e2014-09-22 15:35:34 +00001422 (ins VSrc_32:$src0, VSrc_32:$src1, SSrc_64:$src2),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001423 "v_cndmask_b32_e64 $dst, $src0, $src1, $src2",
Marek Olsak5df00d62014-12-07 12:18:57 +00001424 [(set i32:$dst, (select i1:$src2, i32:$src1, i32:$src0))],
1425 "v_cndmask_b32_e64", 3
1426>;
1427
1428
1429let isCommutable = 1 in {
1430defm V_ADD_F32 : VOP2Inst <vop2<0x3, 0x1>, "v_add_f32",
1431 VOP_F32_F32_F32, fadd
1432>;
1433
1434defm V_SUB_F32 : VOP2Inst <vop2<0x4, 0x2>, "v_sub_f32", VOP_F32_F32_F32, fsub>;
1435defm V_SUBREV_F32 : VOP2Inst <vop2<0x5, 0x3>, "v_subrev_f32",
1436 VOP_F32_F32_F32, null_frag, "v_sub_f32"
1437>;
1438} // End isCommutable = 1
1439
1440let isCommutable = 1 in {
1441
1442defm V_MUL_LEGACY_F32 : VOP2Inst <vop2<0x7, 0x4>, "v_mul_legacy_f32",
1443 VOP_F32_F32_F32, int_AMDGPU_mul
1444>;
1445
1446defm V_MUL_F32 : VOP2Inst <vop2<0x8, 0x5>, "v_mul_f32",
1447 VOP_F32_F32_F32, fmul
1448>;
1449
1450defm V_MUL_I32_I24 : VOP2Inst <vop2<0x9, 0x6>, "v_mul_i32_i24",
1451 VOP_I32_I32_I32, AMDGPUmul_i24
1452>;
Tom Stellard894b9882015-02-18 16:08:14 +00001453
1454defm V_MUL_HI_I32_I24 : VOP2Inst <vop2<0xa,0x7>, "v_mul_hi_i32_i24",
1455 VOP_I32_I32_I32
1456>;
1457
Marek Olsak5df00d62014-12-07 12:18:57 +00001458defm V_MUL_U32_U24 : VOP2Inst <vop2<0xb, 0x8>, "v_mul_u32_u24",
1459 VOP_I32_I32_I32, AMDGPUmul_u24
1460>;
Tom Stellard894b9882015-02-18 16:08:14 +00001461
1462defm V_MUL_HI_U32_U24 : VOP2Inst <vop2<0xc,0x9>, "v_mul_hi_u32_u24",
1463 VOP_I32_I32_I32
1464>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001465
1466defm V_MIN_F32 : VOP2Inst <vop2<0xf, 0xa>, "v_min_f32", VOP_F32_F32_F32,
1467 fminnum>;
1468defm V_MAX_F32 : VOP2Inst <vop2<0x10, 0xb>, "v_max_f32", VOP_F32_F32_F32,
1469 fmaxnum>;
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001470defm V_MIN_I32 : VOP2Inst <vop2<0x11, 0xc>, "v_min_i32", VOP_I32_I32_I32>;
1471defm V_MAX_I32 : VOP2Inst <vop2<0x12, 0xd>, "v_max_i32", VOP_I32_I32_I32>;
1472defm V_MIN_U32 : VOP2Inst <vop2<0x13, 0xe>, "v_min_u32", VOP_I32_I32_I32>;
1473defm V_MAX_U32 : VOP2Inst <vop2<0x14, 0xf>, "v_max_u32", VOP_I32_I32_I32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001474
Marek Olsak5df00d62014-12-07 12:18:57 +00001475defm V_LSHRREV_B32 : VOP2Inst <
1476 vop2<0x16, 0x10>, "v_lshrrev_b32", VOP_I32_I32_I32, null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001477 "v_lshr_b32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001478>;
1479
Marek Olsak5df00d62014-12-07 12:18:57 +00001480defm V_ASHRREV_I32 : VOP2Inst <
1481 vop2<0x18, 0x11>, "v_ashrrev_i32", VOP_I32_I32_I32, null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001482 "v_ashr_i32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001483>;
1484
Marek Olsak5df00d62014-12-07 12:18:57 +00001485defm V_LSHLREV_B32 : VOP2Inst <
1486 vop2<0x1a, 0x12>, "v_lshlrev_b32", VOP_I32_I32_I32, null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001487 "v_lshl_b32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001488>;
1489
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001490defm V_AND_B32 : VOP2Inst <vop2<0x1b, 0x13>, "v_and_b32", VOP_I32_I32_I32>;
1491defm V_OR_B32 : VOP2Inst <vop2<0x1c, 0x14>, "v_or_b32", VOP_I32_I32_I32>;
1492defm V_XOR_B32 : VOP2Inst <vop2<0x1d, 0x15>, "v_xor_b32", VOP_I32_I32_I32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001493
1494defm V_MAC_F32 : VOP2Inst <vop2<0x1f, 0x16>, "v_mac_f32", VOP_F32_F32_F32>;
1495} // End isCommutable = 1
1496
Matt Arsenault70120fa2015-02-21 21:29:00 +00001497defm V_MADMK_F32 : VOP2MADK <vop2<0x20, 0x17>, "v_madmk_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +00001498
1499let isCommutable = 1 in {
Matt Arsenault70120fa2015-02-21 21:29:00 +00001500defm V_MADAK_F32 : VOP2MADK <vop2<0x21, 0x18>, "v_madak_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +00001501} // End isCommutable = 1
1502
1503let isCommutable = 1, Defs = [VCC] in { // Carry-out goes to VCC
1504// No patterns so that the scalar instructions are always selected.
1505// The scalar versions will be replaced with vector when needed later.
1506
1507// V_ADD_I32, V_SUB_I32, and V_SUBREV_I32 where renamed to *_U32 in VI,
1508// but the VI instructions behave the same as the SI versions.
1509defm V_ADD_I32 : VOP2bInst <vop2<0x25, 0x19>, "v_add_i32",
1510 VOP_I32_I32_I32, add
1511>;
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001512defm V_SUB_I32 : VOP2bInst <vop2<0x26, 0x1a>, "v_sub_i32", VOP_I32_I32_I32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001513
1514defm V_SUBREV_I32 : VOP2bInst <vop2<0x27, 0x1b>, "v_subrev_i32",
1515 VOP_I32_I32_I32, null_frag, "v_sub_i32"
1516>;
1517
1518let Uses = [VCC] in { // Carry-in comes from VCC
1519defm V_ADDC_U32 : VOP2bInst <vop2<0x28, 0x1c>, "v_addc_u32",
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001520 VOP_I32_I32_I32_VCC
Marek Olsak5df00d62014-12-07 12:18:57 +00001521>;
1522defm V_SUBB_U32 : VOP2bInst <vop2<0x29, 0x1d>, "v_subb_u32",
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001523 VOP_I32_I32_I32_VCC
Marek Olsak5df00d62014-12-07 12:18:57 +00001524>;
1525defm V_SUBBREV_U32 : VOP2bInst <vop2<0x2a, 0x1e>, "v_subbrev_u32",
1526 VOP_I32_I32_I32_VCC, null_frag, "v_subb_u32"
1527>;
1528
1529} // End Uses = [VCC]
1530} // End isCommutable = 1, Defs = [VCC]
1531
Marek Olsak15e4a592015-01-15 18:42:55 +00001532defm V_READLANE_B32 : VOP2SI_3VI_m <
1533 vop3 <0x001, 0x289>,
1534 "v_readlane_b32",
Tom Stellardc149dc02013-11-27 21:23:35 +00001535 (outs SReg_32:$vdst),
Marek Olsak9b8f32e2015-02-18 22:12:45 +00001536 (ins VGPR_32:$src0, SCSrc_32:$src1),
1537 "v_readlane_b32 $vdst, $src0, $src1"
Tom Stellardc149dc02013-11-27 21:23:35 +00001538>;
1539
Marek Olsak15e4a592015-01-15 18:42:55 +00001540defm V_WRITELANE_B32 : VOP2SI_3VI_m <
1541 vop3 <0x002, 0x28a>,
1542 "v_writelane_b32",
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001543 (outs VGPR_32:$vdst),
Marek Olsak9b8f32e2015-02-18 22:12:45 +00001544 (ins SReg_32:$src0, SCSrc_32:$src1),
1545 "v_writelane_b32 $vdst, $src0, $src1"
Tom Stellardc149dc02013-11-27 21:23:35 +00001546>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001547
Marek Olsak15e4a592015-01-15 18:42:55 +00001548// These instructions only exist on SI and CI
1549let SubtargetPredicate = isSICI in {
1550
Marek Olsak191507e2015-02-03 17:38:12 +00001551defm V_MIN_LEGACY_F32 : VOP2InstSI <vop2<0xd>, "v_min_legacy_f32",
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00001552 VOP_F32_F32_F32, AMDGPUfmin_legacy
Tom Stellard75aadc22012-12-11 21:25:42 +00001553>;
Marek Olsak191507e2015-02-03 17:38:12 +00001554defm V_MAX_LEGACY_F32 : VOP2InstSI <vop2<0xe>, "v_max_legacy_f32",
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00001555 VOP_F32_F32_F32, AMDGPUfmax_legacy
Tom Stellard75aadc22012-12-11 21:25:42 +00001556>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001557
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +00001558let isCommutable = 1 in {
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001559defm V_LSHR_B32 : VOP2InstSI <vop2<0x15>, "v_lshr_b32", VOP_I32_I32_I32>;
1560defm V_ASHR_I32 : VOP2InstSI <vop2<0x17>, "v_ashr_i32", VOP_I32_I32_I32>;
1561defm V_LSHL_B32 : VOP2InstSI <vop2<0x19>, "v_lshl_b32", VOP_I32_I32_I32>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001562} // End isCommutable = 1
Marek Olsakf0b130a2015-01-15 18:43:06 +00001563} // End let SubtargetPredicate = SICI
Christian Konig76edd4f2013-02-26 17:52:29 +00001564
Marek Olsak11057ee2015-02-03 17:38:01 +00001565let isCommutable = 1 in {
1566defm V_MAC_LEGACY_F32 : VOP2_VI3_Inst <vop23<0x6, 0x28e>, "v_mac_legacy_f32",
1567 VOP_F32_F32_F32
1568>;
1569} // End isCommutable = 1
1570
Marek Olsakf0b130a2015-01-15 18:43:06 +00001571defm V_BFM_B32 : VOP2_VI3_Inst <vop23<0x1e, 0x293>, "v_bfm_b32", VOP_I32_I32_I32,
1572 AMDGPUbfm
1573>;
1574defm V_BCNT_U32_B32 : VOP2_VI3_Inst <vop23<0x22, 0x28b>, "v_bcnt_u32_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001575 VOP_I32_I32_I32
1576>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001577defm V_MBCNT_LO_U32_B32 : VOP2_VI3_Inst <vop23<0x23, 0x28c>, "v_mbcnt_lo_u32_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001578 VOP_I32_I32_I32
1579>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001580defm V_MBCNT_HI_U32_B32 : VOP2_VI3_Inst <vop23<0x24, 0x28d>, "v_mbcnt_hi_u32_b32",
1581 VOP_I32_I32_I32
1582>;
1583defm V_LDEXP_F32 : VOP2_VI3_Inst <vop23<0x2b, 0x288>, "v_ldexp_f32",
Matt Arsenault2e7cc482014-08-15 17:30:25 +00001584 VOP_F32_F32_I32, AMDGPUldexp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001585>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001586
Marek Olsak11057ee2015-02-03 17:38:01 +00001587
1588defm V_CVT_PKACCUM_U8_F32 : VOP2_VI3_Inst <vop23<0x2c, 0x1f0>, "v_cvt_pkaccum_u8_f32",
1589 VOP_I32_F32_I32>; // TODO: set "Uses = dst"
1590
1591defm V_CVT_PKNORM_I16_F32 : VOP2_VI3_Inst <vop23<0x2d, 0x294>, "v_cvt_pknorm_i16_f32",
1592 VOP_I32_F32_F32
Tom Stellard75aadc22012-12-11 21:25:42 +00001593>;
Marek Olsak11057ee2015-02-03 17:38:01 +00001594defm V_CVT_PKNORM_U16_F32 : VOP2_VI3_Inst <vop23<0x2e, 0x295>, "v_cvt_pknorm_u16_f32",
1595 VOP_I32_F32_F32
1596>;
1597defm V_CVT_PKRTZ_F16_F32 : VOP2_VI3_Inst <vop23<0x2f, 0x296>, "v_cvt_pkrtz_f16_f32",
1598 VOP_I32_F32_F32, int_SI_packf16
1599>;
1600defm V_CVT_PK_U16_U32 : VOP2_VI3_Inst <vop23<0x30, 0x297>, "v_cvt_pk_u16_u32",
1601 VOP_I32_I32_I32
1602>;
1603defm V_CVT_PK_I16_I32 : VOP2_VI3_Inst <vop23<0x31, 0x298>, "v_cvt_pk_i16_i32",
1604 VOP_I32_I32_I32
1605>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001606
1607//===----------------------------------------------------------------------===//
1608// VOP3 Instructions
1609//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001610
Matt Arsenault95e48662014-11-13 19:26:47 +00001611let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001612defm V_MAD_LEGACY_F32 : VOP3Inst <vop3<0x140, 0x1c0>, "v_mad_legacy_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001613 VOP_F32_F32_F32_F32
Matt Arsenaultf37abc72014-05-22 17:45:20 +00001614>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001615
Marek Olsak5df00d62014-12-07 12:18:57 +00001616defm V_MAD_F32 : VOP3Inst <vop3<0x141, 0x1c1>, "v_mad_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001617 VOP_F32_F32_F32_F32, fmad
Tom Stellard52639482013-07-23 01:48:49 +00001618>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001619
Marek Olsak5df00d62014-12-07 12:18:57 +00001620defm V_MAD_I32_I24 : VOP3Inst <vop3<0x142, 0x1c2>, "v_mad_i32_i24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001621 VOP_I32_I32_I32_I32, AMDGPUmad_i24
1622>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001623defm V_MAD_U32_U24 : VOP3Inst <vop3<0x143, 0x1c3>, "v_mad_u32_u24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001624 VOP_I32_I32_I32_I32, AMDGPUmad_u24
Tom Stellard52639482013-07-23 01:48:49 +00001625>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001626} // End isCommutable = 1
Tom Stellard75aadc22012-12-11 21:25:42 +00001627
Marek Olsak5df00d62014-12-07 12:18:57 +00001628defm V_CUBEID_F32 : VOP3Inst <vop3<0x144, 0x1c4>, "v_cubeid_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001629 VOP_F32_F32_F32_F32
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001630>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001631defm V_CUBESC_F32 : VOP3Inst <vop3<0x145, 0x1c5>, "v_cubesc_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001632 VOP_F32_F32_F32_F32
1633>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001634defm V_CUBETC_F32 : VOP3Inst <vop3<0x146, 0x1c6>, "v_cubetc_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001635 VOP_F32_F32_F32_F32
1636>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001637defm V_CUBEMA_F32 : VOP3Inst <vop3<0x147, 0x1c7>, "v_cubema_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001638 VOP_F32_F32_F32_F32
1639>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001640
1641let hasSideEffects = 0, mayLoad = 0, mayStore = 0 in {
1642defm V_BFE_U32 : VOP3Inst <vop3<0x148, 0x1c8>, "v_bfe_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001643 VOP_I32_I32_I32_I32, AMDGPUbfe_u32
1644>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001645defm V_BFE_I32 : VOP3Inst <vop3<0x149, 0x1c9>, "v_bfe_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001646 VOP_I32_I32_I32_I32, AMDGPUbfe_i32
1647>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001648}
1649
1650defm V_BFI_B32 : VOP3Inst <vop3<0x14a, 0x1ca>, "v_bfi_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001651 VOP_I32_I32_I32_I32, AMDGPUbfi
1652>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001653
1654let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001655defm V_FMA_F32 : VOP3Inst <vop3<0x14b, 0x1cb>, "v_fma_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001656 VOP_F32_F32_F32_F32, fma
1657>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001658defm V_FMA_F64 : VOP3Inst <vop3<0x14c, 0x1cc>, "v_fma_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001659 VOP_F64_F64_F64_F64, fma
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001660>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001661} // End isCommutable = 1
1662
Tom Stellard326d6ec2014-11-05 14:50:53 +00001663//def V_LERP_U8 : VOP3_U8 <0x0000014d, "v_lerp_u8", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001664defm V_ALIGNBIT_B32 : VOP3Inst <vop3<0x14e, 0x1ce>, "v_alignbit_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001665 VOP_I32_I32_I32_I32
1666>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001667defm V_ALIGNBYTE_B32 : VOP3Inst <vop3<0x14f, 0x1cf>, "v_alignbyte_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001668 VOP_I32_I32_I32_I32
1669>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001670
Marek Olsak794ff832015-01-27 17:25:15 +00001671defm V_MIN3_F32 : VOP3Inst <vop3<0x151, 0x1d0>, "v_min3_f32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001672 VOP_F32_F32_F32_F32, AMDGPUfmin3>;
1673
Marek Olsak794ff832015-01-27 17:25:15 +00001674defm V_MIN3_I32 : VOP3Inst <vop3<0x152, 0x1d1>, "v_min3_i32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001675 VOP_I32_I32_I32_I32, AMDGPUsmin3
1676>;
Marek Olsak794ff832015-01-27 17:25:15 +00001677defm V_MIN3_U32 : VOP3Inst <vop3<0x153, 0x1d2>, "v_min3_u32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001678 VOP_I32_I32_I32_I32, AMDGPUumin3
1679>;
Marek Olsak794ff832015-01-27 17:25:15 +00001680defm V_MAX3_F32 : VOP3Inst <vop3<0x154, 0x1d3>, "v_max3_f32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001681 VOP_F32_F32_F32_F32, AMDGPUfmax3
1682>;
Marek Olsak794ff832015-01-27 17:25:15 +00001683defm V_MAX3_I32 : VOP3Inst <vop3<0x155, 0x1d4>, "v_max3_i32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001684 VOP_I32_I32_I32_I32, AMDGPUsmax3
1685>;
Marek Olsak794ff832015-01-27 17:25:15 +00001686defm V_MAX3_U32 : VOP3Inst <vop3<0x156, 0x1d5>, "v_max3_u32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001687 VOP_I32_I32_I32_I32, AMDGPUumax3
1688>;
Marek Olsak794ff832015-01-27 17:25:15 +00001689defm V_MED3_F32 : VOP3Inst <vop3<0x157, 0x1d6>, "v_med3_f32",
1690 VOP_F32_F32_F32_F32
1691>;
1692defm V_MED3_I32 : VOP3Inst <vop3<0x158, 0x1d7>, "v_med3_i32",
1693 VOP_I32_I32_I32_I32
1694>;
1695defm V_MED3_U32 : VOP3Inst <vop3<0x159, 0x1d8>, "v_med3_u32",
1696 VOP_I32_I32_I32_I32
1697>;
1698
Tom Stellard326d6ec2014-11-05 14:50:53 +00001699//def V_SAD_U8 : VOP3_U8 <0x0000015a, "v_sad_u8", []>;
1700//def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "v_sad_hi_u8", []>;
1701//def V_SAD_U16 : VOP3_U16 <0x0000015c, "v_sad_u16", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001702defm V_SAD_U32 : VOP3Inst <vop3<0x15d, 0x1dc>, "v_sad_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001703 VOP_I32_I32_I32_I32
1704>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001705////def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "v_cvt_pk_u8_f32", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001706defm V_DIV_FIXUP_F32 : VOP3Inst <
Marek Olsak5df00d62014-12-07 12:18:57 +00001707 vop3<0x15f, 0x1de>, "v_div_fixup_f32", VOP_F32_F32_F32_F32, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001708>;
Tom Stellardae38f302015-01-14 01:13:19 +00001709
1710let SchedRW = [WriteDouble] in {
1711
Tom Stellardb4a313a2014-08-01 00:32:39 +00001712defm V_DIV_FIXUP_F64 : VOP3Inst <
Marek Olsak5df00d62014-12-07 12:18:57 +00001713 vop3<0x160, 0x1df>, "v_div_fixup_f64", VOP_F64_F64_F64_F64, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001714>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001715
Tom Stellardae38f302015-01-14 01:13:19 +00001716} // let SchedRW = [WriteDouble]
1717
Tom Stellardae38f302015-01-14 01:13:19 +00001718let SchedRW = [WriteDouble] in {
Tom Stellard7512c082013-07-12 18:14:56 +00001719let isCommutable = 1 in {
1720
Marek Olsak5df00d62014-12-07 12:18:57 +00001721defm V_ADD_F64 : VOP3Inst <vop3<0x164, 0x280>, "v_add_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001722 VOP_F64_F64_F64, fadd
1723>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001724defm V_MUL_F64 : VOP3Inst <vop3<0x165, 0x281>, "v_mul_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001725 VOP_F64_F64_F64, fmul
1726>;
Matt Arsenault7c936902014-10-21 23:01:01 +00001727
Marek Olsak5df00d62014-12-07 12:18:57 +00001728defm V_MIN_F64 : VOP3Inst <vop3<0x166, 0x282>, "v_min_f64",
Matt Arsenault7c936902014-10-21 23:01:01 +00001729 VOP_F64_F64_F64, fminnum
Tom Stellardb4a313a2014-08-01 00:32:39 +00001730>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001731defm V_MAX_F64 : VOP3Inst <vop3<0x167, 0x283>, "v_max_f64",
Matt Arsenault7c936902014-10-21 23:01:01 +00001732 VOP_F64_F64_F64, fmaxnum
Tom Stellardb4a313a2014-08-01 00:32:39 +00001733>;
Tom Stellard7512c082013-07-12 18:14:56 +00001734
1735} // isCommutable = 1
1736
Marek Olsak5df00d62014-12-07 12:18:57 +00001737defm V_LDEXP_F64 : VOP3Inst <vop3<0x168, 0x284>, "v_ldexp_f64",
Matt Arsenault2e7cc482014-08-15 17:30:25 +00001738 VOP_F64_F64_I32, AMDGPUldexp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001739>;
Christian Konig70a50322013-03-27 09:12:51 +00001740
Tom Stellardae38f302015-01-14 01:13:19 +00001741} // let SchedRW = [WriteDouble]
1742
1743let isCommutable = 1, SchedRW = [WriteQuarterRate32] in {
Christian Konig70a50322013-03-27 09:12:51 +00001744
Marek Olsak5df00d62014-12-07 12:18:57 +00001745defm V_MUL_LO_U32 : VOP3Inst <vop3<0x169, 0x285>, "v_mul_lo_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001746 VOP_I32_I32_I32
1747>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001748defm V_MUL_HI_U32 : VOP3Inst <vop3<0x16a, 0x286>, "v_mul_hi_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001749 VOP_I32_I32_I32
1750>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001751
1752defm V_MUL_LO_I32 : VOP3Inst <vop3<0x16b, 0x285>, "v_mul_lo_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001753 VOP_I32_I32_I32
1754>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001755defm V_MUL_HI_I32 : VOP3Inst <vop3<0x16c, 0x287>, "v_mul_hi_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001756 VOP_I32_I32_I32
1757>;
Christian Konig70a50322013-03-27 09:12:51 +00001758
Tom Stellardae38f302015-01-14 01:13:19 +00001759} // isCommutable = 1, SchedRW = [WriteQuarterRate32]
Christian Konig70a50322013-03-27 09:12:51 +00001760
Matt Arsenault6e26b8d2015-02-14 04:03:18 +00001761let SchedRW = [WriteFloatFMA, WriteSALU] in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001762defm V_DIV_SCALE_F32 : VOP3b_32 <vop3<0x16d, 0x1e0>, "v_div_scale_f32", []>;
Matt Arsenault6e26b8d2015-02-14 04:03:18 +00001763}
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001764
Matt Arsenault6e26b8d2015-02-14 04:03:18 +00001765let SchedRW = [WriteDouble, WriteSALU] in {
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001766// Double precision division pre-scale.
Marek Olsak5df00d62014-12-07 12:18:57 +00001767defm V_DIV_SCALE_F64 : VOP3b_64 <vop3<0x16e, 0x1e1>, "v_div_scale_f64", []>;
Tom Stellardae38f302015-01-14 01:13:19 +00001768} // let SchedRW = [WriteDouble]
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001769
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001770let isCommutable = 1, Uses = [VCC] in {
1771
1772// v_div_fmas_f32:
1773// result = src0 * src1 + src2
1774// if (vcc)
1775// result *= 2^32
1776//
1777defm V_DIV_FMAS_F32 : VOP3_VCC_Inst <vop3<0x16f, 0x1e2>, "v_div_fmas_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001778 VOP_F32_F32_F32_F32, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001779>;
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001780
Tom Stellardae38f302015-01-14 01:13:19 +00001781let SchedRW = [WriteDouble] in {
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001782// v_div_fmas_f64:
1783// result = src0 * src1 + src2
1784// if (vcc)
1785// result *= 2^64
1786//
1787defm V_DIV_FMAS_F64 : VOP3_VCC_Inst <vop3<0x170, 0x1e3>, "v_div_fmas_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001788 VOP_F64_F64_F64_F64, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001789>;
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001790
Tom Stellardae38f302015-01-14 01:13:19 +00001791} // End SchedRW = [WriteDouble]
Matt Arsenault95e48662014-11-13 19:26:47 +00001792} // End isCommutable = 1
1793
Tom Stellard326d6ec2014-11-05 14:50:53 +00001794//def V_MSAD_U8 : VOP3_U8 <0x00000171, "v_msad_u8", []>;
1795//def V_QSAD_U8 : VOP3_U8 <0x00000172, "v_qsad_u8", []>;
1796//def V_MQSAD_U8 : VOP3_U8 <0x00000173, "v_mqsad_u8", []>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001797
Tom Stellardae38f302015-01-14 01:13:19 +00001798let SchedRW = [WriteDouble] in {
Tom Stellardb4a313a2014-08-01 00:32:39 +00001799defm V_TRIG_PREOP_F64 : VOP3Inst <
Marek Olsak5df00d62014-12-07 12:18:57 +00001800 vop3<0x174, 0x292>, "v_trig_preop_f64", VOP_F64_F64_I32, AMDGPUtrig_preop
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001801>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001802
Tom Stellardae38f302015-01-14 01:13:19 +00001803} // let SchedRW = [WriteDouble]
1804
Marek Olsakeae20ab2015-01-15 18:42:40 +00001805// These instructions only exist on SI and CI
1806let SubtargetPredicate = isSICI in {
1807
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001808defm V_LSHL_B64 : VOP3Inst <vop3<0x161>, "v_lshl_b64", VOP_I64_I64_I32>;
1809defm V_LSHR_B64 : VOP3Inst <vop3<0x162>, "v_lshr_b64", VOP_I64_I64_I32>;
1810defm V_ASHR_I64 : VOP3Inst <vop3<0x163>, "v_ashr_i64", VOP_I64_I64_I32>;
Marek Olsakeae20ab2015-01-15 18:42:40 +00001811
1812defm V_MULLIT_F32 : VOP3Inst <vop3<0x150>, "v_mullit_f32",
1813 VOP_F32_F32_F32_F32>;
1814
1815} // End SubtargetPredicate = isSICI
1816
Marek Olsak707a6d02015-02-03 21:53:01 +00001817let SubtargetPredicate = isVI in {
1818
1819defm V_LSHLREV_B64 : VOP3Inst <vop3<0, 0x28f>, "v_lshlrev_b64",
1820 VOP_I64_I32_I64
1821>;
1822defm V_LSHRREV_B64 : VOP3Inst <vop3<0, 0x290>, "v_lshrrev_b64",
1823 VOP_I64_I32_I64
1824>;
1825defm V_ASHRREV_I64 : VOP3Inst <vop3<0, 0x291>, "v_ashrrev_i64",
1826 VOP_I64_I32_I64
1827>;
1828
1829} // End SubtargetPredicate = isVI
1830
Tom Stellard8d6d4492014-04-22 16:33:57 +00001831//===----------------------------------------------------------------------===//
1832// Pseudo Instructions
1833//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001834let isCodeGenOnly = 1, isPseudo = 1 in {
1835
Tom Stellard4842c052015-01-07 20:27:25 +00001836let hasSideEffects = 0, mayLoad = 0, mayStore = 0 in {
1837// 64-bit vector move instruction. This is mainly used by the SIFoldOperands
1838// pass to enable folding of inline immediates.
1839def V_MOV_B64_PSEUDO : InstSI <(outs VReg_64:$dst), (ins VSrc_64:$src0), "", []>;
1840} // end let hasSideEffects = 0, mayLoad = 0, mayStore = 0
1841
Tom Stellard60024a02014-09-24 01:33:24 +00001842let hasSideEffects = 1 in {
1843def SGPR_USE : InstSI <(outs),(ins), "", []>;
1844}
1845
Matt Arsenault8fb37382013-10-11 21:03:36 +00001846// SI pseudo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +00001847// and should be lowered to ISA instructions prior to codegen.
1848
Tom Stellardf8794352012-12-19 22:10:31 +00001849let mayLoad = 1, mayStore = 1, hasSideEffects = 1,
1850 Uses = [EXEC], Defs = [EXEC] in {
1851
1852let isBranch = 1, isTerminator = 1 in {
1853
Tom Stellard919bb6b2014-04-29 23:12:53 +00001854def SI_IF: InstSI <
Tom Stellardf8794352012-12-19 22:10:31 +00001855 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001856 (ins SReg_64:$vcc, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001857 "",
1858 [(set i64:$dst, (int_SI_if i1:$vcc, bb:$target))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001859>;
1860
Tom Stellardf8794352012-12-19 22:10:31 +00001861def SI_ELSE : InstSI <
1862 (outs SReg_64:$dst),
1863 (ins SReg_64:$src, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001864 "",
1865 [(set i64:$dst, (int_SI_else i64:$src, bb:$target))]
Tom Stellard919bb6b2014-04-29 23:12:53 +00001866> {
Tom Stellardf8794352012-12-19 22:10:31 +00001867 let Constraints = "$src = $dst";
1868}
1869
1870def SI_LOOP : InstSI <
Tom Stellard75aadc22012-12-11 21:25:42 +00001871 (outs),
Tom Stellardf8794352012-12-19 22:10:31 +00001872 (ins SReg_64:$saved, brtarget:$target),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001873 "si_loop $saved, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001874 [(int_SI_loop i64:$saved, bb:$target)]
Tom Stellard75aadc22012-12-11 21:25:42 +00001875>;
Tom Stellardf8794352012-12-19 22:10:31 +00001876
1877} // end isBranch = 1, isTerminator = 1
1878
1879def SI_BREAK : InstSI <
1880 (outs SReg_64:$dst),
1881 (ins SReg_64:$src),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001882 "si_else $dst, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001883 [(set i64:$dst, (int_SI_break i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001884>;
1885
1886def SI_IF_BREAK : InstSI <
1887 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001888 (ins SReg_64:$vcc, SReg_64:$src),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001889 "si_if_break $dst, $vcc, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001890 [(set i64:$dst, (int_SI_if_break i1:$vcc, i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001891>;
1892
1893def SI_ELSE_BREAK : InstSI <
1894 (outs SReg_64:$dst),
1895 (ins SReg_64:$src0, SReg_64:$src1),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001896 "si_else_break $dst, $src0, $src1",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001897 [(set i64:$dst, (int_SI_else_break i64:$src0, i64:$src1))]
Tom Stellardf8794352012-12-19 22:10:31 +00001898>;
1899
1900def SI_END_CF : InstSI <
1901 (outs),
1902 (ins SReg_64:$saved),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001903 "si_end_cf $saved",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001904 [(int_SI_end_cf i64:$saved)]
Tom Stellardf8794352012-12-19 22:10:31 +00001905>;
1906
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001907def SI_KILL : InstSI <
1908 (outs),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001909 (ins VSrc_32:$src),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001910 "si_kill $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001911 [(int_AMDGPU_kill f32:$src)]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001912>;
1913
Tom Stellardf8794352012-12-19 22:10:31 +00001914} // end mayLoad = 1, mayStore = 1, hasSideEffects = 1
1915 // Uses = [EXEC], Defs = [EXEC]
1916
Christian Konig2989ffc2013-03-18 11:34:16 +00001917let Uses = [EXEC], Defs = [EXEC,VCC,M0] in {
1918
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001919//defm SI_ : RegisterLoadStore <VGPR_32, FRAMEri, ADDRIndirect>;
Tom Stellard81d871d2013-11-13 23:36:50 +00001920
1921let UseNamedOperandTable = 1 in {
1922
Tom Stellard0e70de52014-05-16 20:56:45 +00001923def SI_RegisterLoad : InstSI <
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001924 (outs VGPR_32:$dst, SReg_64:$temp),
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001925 (ins FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001926 "", []
1927> {
1928 let isRegisterLoad = 1;
1929 let mayLoad = 1;
1930}
1931
Tom Stellard0e70de52014-05-16 20:56:45 +00001932class SIRegStore<dag outs> : InstSI <
Tom Stellard81d871d2013-11-13 23:36:50 +00001933 outs,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001934 (ins VGPR_32:$val, FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001935 "", []
1936> {
1937 let isRegisterStore = 1;
1938 let mayStore = 1;
1939}
1940
1941let usesCustomInserter = 1 in {
1942def SI_RegisterStorePseudo : SIRegStore<(outs)>;
1943} // End usesCustomInserter = 1
1944def SI_RegisterStore : SIRegStore<(outs SReg_64:$temp)>;
1945
1946
1947} // End UseNamedOperandTable = 1
1948
Christian Konig2989ffc2013-03-18 11:34:16 +00001949def SI_INDIRECT_SRC : InstSI <
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001950 (outs VGPR_32:$dst, SReg_64:$temp),
Christian Konig2989ffc2013-03-18 11:34:16 +00001951 (ins unknown:$src, VSrc_32:$idx, i32imm:$off),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001952 "si_indirect_src $dst, $temp, $src, $idx, $off",
Christian Konig2989ffc2013-03-18 11:34:16 +00001953 []
1954>;
1955
1956class SI_INDIRECT_DST<RegisterClass rc> : InstSI <
1957 (outs rc:$dst, SReg_64:$temp),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001958 (ins unknown:$src, VSrc_32:$idx, i32imm:$off, VGPR_32:$val),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001959 "si_indirect_dst $dst, $temp, $src, $idx, $off, $val",
Christian Konig2989ffc2013-03-18 11:34:16 +00001960 []
1961> {
1962 let Constraints = "$src = $dst";
1963}
1964
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001965def SI_INDIRECT_DST_V1 : SI_INDIRECT_DST<VGPR_32>;
Christian Konig2989ffc2013-03-18 11:34:16 +00001966def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>;
1967def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>;
1968def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>;
1969def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>;
1970
1971} // Uses = [EXEC,VCC,M0], Defs = [EXEC,VCC,M0]
1972
Tom Stellardeba61072014-05-02 15:41:42 +00001973multiclass SI_SPILL_SGPR <RegisterClass sgpr_class> {
1974
Tom Stellard42fb60e2015-01-14 15:42:31 +00001975 let UseNamedOperandTable = 1 in {
1976 def _SAVE : InstSI <
1977 (outs),
Tom Stellard95292bb2015-01-20 17:49:47 +00001978 (ins sgpr_class:$src, i32imm:$frame_idx, SReg_128:$scratch_rsrc,
Tom Stellard42fb60e2015-01-14 15:42:31 +00001979 SReg_32:$scratch_offset),
1980 "", []
1981 >;
Tom Stellardeba61072014-05-02 15:41:42 +00001982
Tom Stellard42fb60e2015-01-14 15:42:31 +00001983 def _RESTORE : InstSI <
1984 (outs sgpr_class:$dst),
Tom Stellard95292bb2015-01-20 17:49:47 +00001985 (ins i32imm:$frame_idx, SReg_128:$scratch_rsrc, SReg_32:$scratch_offset),
Tom Stellard42fb60e2015-01-14 15:42:31 +00001986 "", []
1987 >;
1988 } // End UseNamedOperandTable = 1
Tom Stellardeba61072014-05-02 15:41:42 +00001989}
1990
Tom Stellard060ae392014-06-10 21:20:38 +00001991defm SI_SPILL_S32 : SI_SPILL_SGPR <SReg_32>;
Tom Stellardeba61072014-05-02 15:41:42 +00001992defm SI_SPILL_S64 : SI_SPILL_SGPR <SReg_64>;
1993defm SI_SPILL_S128 : SI_SPILL_SGPR <SReg_128>;
1994defm SI_SPILL_S256 : SI_SPILL_SGPR <SReg_256>;
1995defm SI_SPILL_S512 : SI_SPILL_SGPR <SReg_512>;
1996
Tom Stellard96468902014-09-24 01:33:17 +00001997multiclass SI_SPILL_VGPR <RegisterClass vgpr_class> {
Tom Stellard42fb60e2015-01-14 15:42:31 +00001998 let UseNamedOperandTable = 1 in {
1999 def _SAVE : InstSI <
2000 (outs),
Tom Stellard95292bb2015-01-20 17:49:47 +00002001 (ins vgpr_class:$src, i32imm:$frame_idx, SReg_128:$scratch_rsrc,
Tom Stellard42fb60e2015-01-14 15:42:31 +00002002 SReg_32:$scratch_offset),
2003 "", []
2004 >;
Tom Stellard96468902014-09-24 01:33:17 +00002005
Tom Stellard42fb60e2015-01-14 15:42:31 +00002006 def _RESTORE : InstSI <
2007 (outs vgpr_class:$dst),
Tom Stellard95292bb2015-01-20 17:49:47 +00002008 (ins i32imm:$frame_idx, SReg_128:$scratch_rsrc, SReg_32:$scratch_offset),
Tom Stellard42fb60e2015-01-14 15:42:31 +00002009 "", []
2010 >;
2011 } // End UseNamedOperandTable = 1
Tom Stellard96468902014-09-24 01:33:17 +00002012}
2013
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002014defm SI_SPILL_V32 : SI_SPILL_VGPR <VGPR_32>;
Tom Stellard96468902014-09-24 01:33:17 +00002015defm SI_SPILL_V64 : SI_SPILL_VGPR <VReg_64>;
2016defm SI_SPILL_V96 : SI_SPILL_VGPR <VReg_96>;
2017defm SI_SPILL_V128 : SI_SPILL_VGPR <VReg_128>;
2018defm SI_SPILL_V256 : SI_SPILL_VGPR <VReg_256>;
2019defm SI_SPILL_V512 : SI_SPILL_VGPR <VReg_512>;
2020
Tom Stellard067c8152014-07-21 14:01:14 +00002021let Defs = [SCC] in {
2022
2023def SI_CONSTDATA_PTR : InstSI <
2024 (outs SReg_64:$dst),
2025 (ins),
2026 "", [(set SReg_64:$dst, (i64 SIconstdata_ptr))]
2027>;
2028
2029} // End Defs = [SCC]
2030
Tom Stellard75aadc22012-12-11 21:25:42 +00002031} // end IsCodeGenOnly, isPseudo
2032
Marek Olsak5df00d62014-12-07 12:18:57 +00002033} // end SubtargetPredicate = isGCN
Tom Stellard0e70de52014-05-16 20:56:45 +00002034
Marek Olsak5df00d62014-12-07 12:18:57 +00002035let Predicates = [isGCN] in {
Tom Stellard0e70de52014-05-16 20:56:45 +00002036
Christian Konig2aca0432013-02-21 15:17:32 +00002037def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002038 (int_AMDGPU_cndlt f32:$src0, f32:$src1, f32:$src2),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002039 (V_CNDMASK_B32_e64 $src2, $src1,
2040 (V_CMP_GT_F32_e64 SRCMODS.NONE, 0, SRCMODS.NONE, $src0,
2041 DSTCLAMP.NONE, DSTOMOD.NONE))
Christian Konig2aca0432013-02-21 15:17:32 +00002042>;
2043
Tom Stellardbe8ebee2013-01-18 21:15:50 +00002044def : Pat <
2045 (int_AMDGPU_kilp),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00002046 (SI_KILL 0xbf800000)
Tom Stellardbe8ebee2013-01-18 21:15:50 +00002047>;
2048
Tom Stellard75aadc22012-12-11 21:25:42 +00002049/* int_SI_vs_load_input */
2050def : Pat<
Tom Stellardbc5b5372014-06-13 16:38:59 +00002051 (SIload_input v4i32:$tlst, imm:$attr_offset, i32:$buf_idx_vgpr),
Michel Danzer13736222014-01-27 07:20:51 +00002052 (BUFFER_LOAD_FORMAT_XYZW_IDXEN $tlst, $buf_idx_vgpr, imm:$attr_offset, 0, 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00002053>;
2054
2055/* int_SI_export */
2056def : Pat <
2057 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002058 f32:$src0, f32:$src1, f32:$src2, f32:$src3),
Tom Stellard75aadc22012-12-11 21:25:42 +00002059 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002060 $src0, $src1, $src2, $src3)
Tom Stellard75aadc22012-12-11 21:25:42 +00002061>;
2062
Tom Stellard8d6d4492014-04-22 16:33:57 +00002063//===----------------------------------------------------------------------===//
2064// SMRD Patterns
2065//===----------------------------------------------------------------------===//
2066
2067multiclass SMRD_Pattern <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> {
2068
Marek Olsak58f61a82014-12-07 17:17:38 +00002069 // 1. SI-CI: Offset as 8bit DWORD immediate
Tom Stellard8d6d4492014-04-22 16:33:57 +00002070 def : Pat <
2071 (constant_load (add i64:$sbase, (i64 IMM8bitDWORD:$offset))),
2072 (vt (Instr_IMM $sbase, (as_dword_i32imm $offset)))
2073 >;
2074
2075 // 2. Offset loaded in an 32bit SGPR
2076 def : Pat <
Tom Stellardd6cb8e82014-05-09 16:42:21 +00002077 (constant_load (add i64:$sbase, (i64 IMM32bit:$offset))),
2078 (vt (Instr_SGPR $sbase, (S_MOV_B32 (i32 (as_i32imm $offset)))))
Tom Stellard8d6d4492014-04-22 16:33:57 +00002079 >;
2080
2081 // 3. No offset at all
2082 def : Pat <
2083 (constant_load i64:$sbase),
2084 (vt (Instr_IMM $sbase, 0))
2085 >;
2086}
2087
Marek Olsak58f61a82014-12-07 17:17:38 +00002088multiclass SMRD_Pattern_vi <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> {
2089
2090 // 1. VI: Offset as 20bit immediate in bytes
2091 def : Pat <
2092 (constant_load (add i64:$sbase, (i64 IMM20bit:$offset))),
2093 (vt (Instr_IMM $sbase, (as_i32imm $offset)))
2094 >;
2095
2096 // 2. Offset loaded in an 32bit SGPR
2097 def : Pat <
2098 (constant_load (add i64:$sbase, (i64 IMM32bit:$offset))),
2099 (vt (Instr_SGPR $sbase, (S_MOV_B32 (i32 (as_i32imm $offset)))))
2100 >;
2101
2102 // 3. No offset at all
2103 def : Pat <
2104 (constant_load i64:$sbase),
2105 (vt (Instr_IMM $sbase, 0))
2106 >;
2107}
2108
2109let Predicates = [isSICI] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +00002110defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>;
2111defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00002112defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, v2i32>;
2113defm : SMRD_Pattern <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, v4i32>;
2114defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v32i8>;
2115defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v8i32>;
2116defm : SMRD_Pattern <S_LOAD_DWORDX16_IMM, S_LOAD_DWORDX16_SGPR, v16i32>;
Marek Olsak58f61a82014-12-07 17:17:38 +00002117} // End Predicates = [isSICI]
2118
2119let Predicates = [isVI] in {
2120defm : SMRD_Pattern_vi <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>;
2121defm : SMRD_Pattern_vi <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>;
2122defm : SMRD_Pattern_vi <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, v2i32>;
2123defm : SMRD_Pattern_vi <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, v4i32>;
2124defm : SMRD_Pattern_vi <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v32i8>;
2125defm : SMRD_Pattern_vi <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v8i32>;
2126defm : SMRD_Pattern_vi <S_LOAD_DWORDX16_IMM, S_LOAD_DWORDX16_SGPR, v16i32>;
2127} // End Predicates = [isVI]
2128
2129let Predicates = [isSICI] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +00002130
2131// 1. Offset as 8bit DWORD immediate
2132def : Pat <
2133 (SIload_constant v4i32:$sbase, IMM8bitDWORD:$offset),
2134 (S_BUFFER_LOAD_DWORD_IMM $sbase, (as_dword_i32imm $offset))
2135>;
2136
Marek Olsak58f61a82014-12-07 17:17:38 +00002137} // End Predicates = [isSICI]
2138
Tom Stellard8d6d4492014-04-22 16:33:57 +00002139// 2. Offset loaded in an 32bit SGPR
2140def : Pat <
2141 (SIload_constant v4i32:$sbase, imm:$offset),
2142 (S_BUFFER_LOAD_DWORD_SGPR $sbase, (S_MOV_B32 imm:$offset))
2143>;
2144
Tom Stellardae4c9e72014-06-20 17:06:11 +00002145//===----------------------------------------------------------------------===//
2146// SOP1 Patterns
2147//===----------------------------------------------------------------------===//
2148
Tom Stellardae4c9e72014-06-20 17:06:11 +00002149def : Pat <
2150 (i64 (ctpop i64:$src)),
Matt Arsenaulteb492162014-11-02 23:46:51 +00002151 (i64 (REG_SEQUENCE SReg_64,
2152 (S_BCNT1_I32_B64 $src), sub0,
2153 (S_MOV_B32 0), sub1))
Tom Stellardae4c9e72014-06-20 17:06:11 +00002154>;
2155
Tom Stellard58ac7442014-04-29 23:12:48 +00002156//===----------------------------------------------------------------------===//
2157// SOP2 Patterns
2158//===----------------------------------------------------------------------===//
2159
Tom Stellard80942a12014-09-05 14:07:59 +00002160// V_ADD_I32_e32/S_ADD_U32 produces carry in VCC/SCC. For the vector
Tom Stellardb2114ca2014-07-21 14:01:12 +00002161// case, the sgpr-copies pass will fix this to use the vector version.
2162def : Pat <
2163 (i32 (addc i32:$src0, i32:$src1)),
Tom Stellard80942a12014-09-05 14:07:59 +00002164 (S_ADD_U32 $src0, $src1)
Tom Stellardb2114ca2014-07-21 14:01:12 +00002165>;
2166
Tom Stellard58ac7442014-04-29 23:12:48 +00002167//===----------------------------------------------------------------------===//
Tom Stellard85ad4292014-06-17 16:53:09 +00002168// SOPP Patterns
2169//===----------------------------------------------------------------------===//
2170
2171def : Pat <
2172 (int_AMDGPU_barrier_global),
2173 (S_BARRIER)
2174>;
2175
2176//===----------------------------------------------------------------------===//
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002177// VOP1 Patterns
2178//===----------------------------------------------------------------------===//
2179
Matt Arsenault22ca3f82014-07-15 23:50:10 +00002180let Predicates = [UnsafeFPMath] in {
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +00002181
2182//def : RcpPat<V_RCP_F64_e32, f64>;
2183//defm : RsqPat<V_RSQ_F64_e32, f64>;
2184//defm : RsqPat<V_RSQ_F32_e32, f32>;
2185
2186def : RsqPat<V_RSQ_F32_e32, f32>;
2187def : RsqPat<V_RSQ_F64_e32, f64>;
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00002188}
2189
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002190//===----------------------------------------------------------------------===//
Tom Stellard58ac7442014-04-29 23:12:48 +00002191// VOP2 Patterns
2192//===----------------------------------------------------------------------===//
2193
Tom Stellardae4c9e72014-06-20 17:06:11 +00002194def : Pat <
2195 (i32 (add (i32 (ctpop i32:$popcnt)), i32:$val)),
Matt Arsenault49dd4282014-09-15 17:15:02 +00002196 (V_BCNT_U32_B32_e64 $popcnt, $val)
Tom Stellardae4c9e72014-06-20 17:06:11 +00002197>;
2198
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002199/********** ======================= **********/
2200/********** Image sampling patterns **********/
2201/********** ======================= **********/
Tom Stellardae6c06e2013-02-07 17:02:13 +00002202
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002203// Image + sampler
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002204class SampleRawPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00002205 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, i32:$dmask, i32:$unorm,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002206 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
2207 (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da),
2208 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc),
2209 $addr, $rsrc, $sampler)
2210>;
2211
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002212multiclass SampleRawPatterns<SDPatternOperator name, string opcode> {
2213 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2214 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2215 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2216 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V8), v8i32>;
2217 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V16), v16i32>;
2218}
2219
2220// Image only
2221class ImagePattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00002222 (name vt:$addr, v8i32:$rsrc, i32:$dmask, i32:$unorm,
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002223 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
2224 (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da),
2225 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc),
2226 $addr, $rsrc)
2227>;
2228
2229multiclass ImagePatterns<SDPatternOperator name, string opcode> {
2230 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2231 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2232 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2233}
2234
2235// Basic sample
2236defm : SampleRawPatterns<int_SI_image_sample, "IMAGE_SAMPLE">;
2237defm : SampleRawPatterns<int_SI_image_sample_cl, "IMAGE_SAMPLE_CL">;
2238defm : SampleRawPatterns<int_SI_image_sample_d, "IMAGE_SAMPLE_D">;
2239defm : SampleRawPatterns<int_SI_image_sample_d_cl, "IMAGE_SAMPLE_D_CL">;
2240defm : SampleRawPatterns<int_SI_image_sample_l, "IMAGE_SAMPLE_L">;
2241defm : SampleRawPatterns<int_SI_image_sample_b, "IMAGE_SAMPLE_B">;
2242defm : SampleRawPatterns<int_SI_image_sample_b_cl, "IMAGE_SAMPLE_B_CL">;
2243defm : SampleRawPatterns<int_SI_image_sample_lz, "IMAGE_SAMPLE_LZ">;
2244defm : SampleRawPatterns<int_SI_image_sample_cd, "IMAGE_SAMPLE_CD">;
2245defm : SampleRawPatterns<int_SI_image_sample_cd_cl, "IMAGE_SAMPLE_CD_CL">;
2246
2247// Sample with comparison
2248defm : SampleRawPatterns<int_SI_image_sample_c, "IMAGE_SAMPLE_C">;
2249defm : SampleRawPatterns<int_SI_image_sample_c_cl, "IMAGE_SAMPLE_C_CL">;
2250defm : SampleRawPatterns<int_SI_image_sample_c_d, "IMAGE_SAMPLE_C_D">;
2251defm : SampleRawPatterns<int_SI_image_sample_c_d_cl, "IMAGE_SAMPLE_C_D_CL">;
2252defm : SampleRawPatterns<int_SI_image_sample_c_l, "IMAGE_SAMPLE_C_L">;
2253defm : SampleRawPatterns<int_SI_image_sample_c_b, "IMAGE_SAMPLE_C_B">;
2254defm : SampleRawPatterns<int_SI_image_sample_c_b_cl, "IMAGE_SAMPLE_C_B_CL">;
2255defm : SampleRawPatterns<int_SI_image_sample_c_lz, "IMAGE_SAMPLE_C_LZ">;
2256defm : SampleRawPatterns<int_SI_image_sample_c_cd, "IMAGE_SAMPLE_C_CD">;
2257defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl, "IMAGE_SAMPLE_C_CD_CL">;
2258
2259// Sample with offsets
2260defm : SampleRawPatterns<int_SI_image_sample_o, "IMAGE_SAMPLE_O">;
2261defm : SampleRawPatterns<int_SI_image_sample_cl_o, "IMAGE_SAMPLE_CL_O">;
2262defm : SampleRawPatterns<int_SI_image_sample_d_o, "IMAGE_SAMPLE_D_O">;
2263defm : SampleRawPatterns<int_SI_image_sample_d_cl_o, "IMAGE_SAMPLE_D_CL_O">;
2264defm : SampleRawPatterns<int_SI_image_sample_l_o, "IMAGE_SAMPLE_L_O">;
2265defm : SampleRawPatterns<int_SI_image_sample_b_o, "IMAGE_SAMPLE_B_O">;
2266defm : SampleRawPatterns<int_SI_image_sample_b_cl_o, "IMAGE_SAMPLE_B_CL_O">;
2267defm : SampleRawPatterns<int_SI_image_sample_lz_o, "IMAGE_SAMPLE_LZ_O">;
2268defm : SampleRawPatterns<int_SI_image_sample_cd_o, "IMAGE_SAMPLE_CD_O">;
2269defm : SampleRawPatterns<int_SI_image_sample_cd_cl_o, "IMAGE_SAMPLE_CD_CL_O">;
2270
2271// Sample with comparison and offsets
2272defm : SampleRawPatterns<int_SI_image_sample_c_o, "IMAGE_SAMPLE_C_O">;
2273defm : SampleRawPatterns<int_SI_image_sample_c_cl_o, "IMAGE_SAMPLE_C_CL_O">;
2274defm : SampleRawPatterns<int_SI_image_sample_c_d_o, "IMAGE_SAMPLE_C_D_O">;
2275defm : SampleRawPatterns<int_SI_image_sample_c_d_cl_o, "IMAGE_SAMPLE_C_D_CL_O">;
2276defm : SampleRawPatterns<int_SI_image_sample_c_l_o, "IMAGE_SAMPLE_C_L_O">;
2277defm : SampleRawPatterns<int_SI_image_sample_c_b_o, "IMAGE_SAMPLE_C_B_O">;
2278defm : SampleRawPatterns<int_SI_image_sample_c_b_cl_o, "IMAGE_SAMPLE_C_B_CL_O">;
2279defm : SampleRawPatterns<int_SI_image_sample_c_lz_o, "IMAGE_SAMPLE_C_LZ_O">;
2280defm : SampleRawPatterns<int_SI_image_sample_c_cd_o, "IMAGE_SAMPLE_C_CD_O">;
2281defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl_o, "IMAGE_SAMPLE_C_CD_CL_O">;
2282
2283// Gather opcodes
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002284// Only the variants which make sense are defined.
2285def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V2, v2i32>;
2286def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V4, v4i32>;
2287def : SampleRawPattern<int_SI_gather4_cl, IMAGE_GATHER4_CL_V4_V4, v4i32>;
2288def : SampleRawPattern<int_SI_gather4_l, IMAGE_GATHER4_L_V4_V4, v4i32>;
2289def : SampleRawPattern<int_SI_gather4_b, IMAGE_GATHER4_B_V4_V4, v4i32>;
2290def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V4, v4i32>;
2291def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V8, v8i32>;
2292def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V2, v2i32>;
2293def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V4, v4i32>;
2294
2295def : SampleRawPattern<int_SI_gather4_c, IMAGE_GATHER4_C_V4_V4, v4i32>;
2296def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V4, v4i32>;
2297def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V8, v8i32>;
2298def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V4, v4i32>;
2299def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V8, v8i32>;
2300def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V4, v4i32>;
2301def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V8, v8i32>;
2302def : SampleRawPattern<int_SI_gather4_c_b_cl, IMAGE_GATHER4_C_B_CL_V4_V8, v8i32>;
2303def : SampleRawPattern<int_SI_gather4_c_lz, IMAGE_GATHER4_C_LZ_V4_V4, v4i32>;
2304
2305def : SampleRawPattern<int_SI_gather4_o, IMAGE_GATHER4_O_V4_V4, v4i32>;
2306def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V4, v4i32>;
2307def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V8, v8i32>;
2308def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V4, v4i32>;
2309def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V8, v8i32>;
2310def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V4, v4i32>;
2311def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V8, v8i32>;
2312def : SampleRawPattern<int_SI_gather4_b_cl_o, IMAGE_GATHER4_B_CL_O_V4_V8, v8i32>;
2313def : SampleRawPattern<int_SI_gather4_lz_o, IMAGE_GATHER4_LZ_O_V4_V4, v4i32>;
2314
2315def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V4, v4i32>;
2316def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V8, v8i32>;
2317def : SampleRawPattern<int_SI_gather4_c_cl_o, IMAGE_GATHER4_C_CL_O_V4_V8, v8i32>;
2318def : SampleRawPattern<int_SI_gather4_c_l_o, IMAGE_GATHER4_C_L_O_V4_V8, v8i32>;
2319def : SampleRawPattern<int_SI_gather4_c_b_o, IMAGE_GATHER4_C_B_O_V4_V8, v8i32>;
2320def : SampleRawPattern<int_SI_gather4_c_b_cl_o, IMAGE_GATHER4_C_B_CL_O_V4_V8, v8i32>;
2321def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V4, v4i32>;
2322def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V8, v8i32>;
2323
2324def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V1, i32>;
2325def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V2, v2i32>;
2326def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V4, v4i32>;
2327
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002328def : ImagePattern<int_SI_getresinfo, IMAGE_GET_RESINFO_V4_V1, i32>;
2329defm : ImagePatterns<int_SI_image_load, "IMAGE_LOAD">;
2330defm : ImagePatterns<int_SI_image_load_mip, "IMAGE_LOAD_MIP">;
2331
Tom Stellard9fa17912013-08-14 23:24:45 +00002332/* SIsample for simple 1D texture lookup */
Tom Stellard75aadc22012-12-11 21:25:42 +00002333def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002334 (SIsample i32:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002335 (IMAGE_SAMPLE_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00002336>;
2337
Tom Stellard9fa17912013-08-14 23:24:45 +00002338class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002339 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002340 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellardc9b90312013-01-21 15:40:48 +00002341>;
2342
Tom Stellard9fa17912013-08-14 23:24:45 +00002343class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002344 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_RECT),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002345 (opcode 0xf, 1, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00002346>;
2347
Tom Stellard9fa17912013-08-14 23:24:45 +00002348class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002349 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002350 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002351>;
2352
Tom Stellard9fa17912013-08-14 23:24:45 +00002353class SampleShadowPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002354 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002355 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002356 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002357>;
2358
Tom Stellard9fa17912013-08-14 23:24:45 +00002359class SampleShadowArrayPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002360 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002361 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002362 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002363>;
2364
Tom Stellard9fa17912013-08-14 23:24:45 +00002365/* SIsample* for texture lookups consuming more address parameters */
Tom Stellard16a9a202013-08-14 23:24:17 +00002366multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l,
2367 MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b,
2368MIMG sample_d, MIMG sample_c_d, ValueType addr_type> {
Tom Stellard9fa17912013-08-14 23:24:45 +00002369 def : SamplePattern <SIsample, sample, addr_type>;
2370 def : SampleRectPattern <SIsample, sample, addr_type>;
2371 def : SampleArrayPattern <SIsample, sample, addr_type>;
2372 def : SampleShadowPattern <SIsample, sample_c, addr_type>;
2373 def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002374
Tom Stellard9fa17912013-08-14 23:24:45 +00002375 def : SamplePattern <SIsamplel, sample_l, addr_type>;
2376 def : SampleArrayPattern <SIsamplel, sample_l, addr_type>;
2377 def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>;
2378 def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002379
Tom Stellard9fa17912013-08-14 23:24:45 +00002380 def : SamplePattern <SIsampleb, sample_b, addr_type>;
2381 def : SampleArrayPattern <SIsampleb, sample_b, addr_type>;
2382 def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>;
2383 def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>;
Michel Danzer83f87c42013-07-10 16:36:36 +00002384
Tom Stellard9fa17912013-08-14 23:24:45 +00002385 def : SamplePattern <SIsampled, sample_d, addr_type>;
2386 def : SampleArrayPattern <SIsampled, sample_d, addr_type>;
2387 def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>;
2388 def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002389}
2390
Tom Stellard682bfbc2013-10-10 17:11:24 +00002391defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2,
2392 IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2,
2393 IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2,
2394 IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2,
Tom Stellard16a9a202013-08-14 23:24:17 +00002395 v2i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002396defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4,
2397 IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4,
2398 IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4,
2399 IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4,
Tom Stellard16a9a202013-08-14 23:24:17 +00002400 v4i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002401defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8,
2402 IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8,
2403 IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8,
2404 IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8,
Tom Stellard16a9a202013-08-14 23:24:17 +00002405 v8i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002406defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16,
2407 IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16,
2408 IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16,
2409 IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16,
Tom Stellard16a9a202013-08-14 23:24:17 +00002410 v16i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002411
Tom Stellard353b3362013-05-06 23:02:12 +00002412/* int_SI_imageload for texture fetches consuming varying address parameters */
2413class ImageLoadPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2414 (name addr_type:$addr, v32i8:$rsrc, imm),
2415 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
2416>;
2417
2418class ImageLoadArrayPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2419 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY),
2420 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
2421>;
2422
Tom Stellard3494b7e2013-08-14 22:22:14 +00002423class ImageLoadMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2424 (name addr_type:$addr, v32i8:$rsrc, TEX_MSAA),
2425 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
2426>;
2427
2428class ImageLoadArrayMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2429 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY_MSAA),
2430 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
2431>;
2432
Tom Stellard16a9a202013-08-14 23:24:17 +00002433multiclass ImageLoadPatterns<MIMG opcode, ValueType addr_type> {
2434 def : ImageLoadPattern <int_SI_imageload, opcode, addr_type>;
2435 def : ImageLoadArrayPattern <int_SI_imageload, opcode, addr_type>;
Tom Stellard353b3362013-05-06 23:02:12 +00002436}
2437
Tom Stellard16a9a202013-08-14 23:24:17 +00002438multiclass ImageLoadMSAAPatterns<MIMG opcode, ValueType addr_type> {
2439 def : ImageLoadMSAAPattern <int_SI_imageload, opcode, addr_type>;
2440 def : ImageLoadArrayMSAAPattern <int_SI_imageload, opcode, addr_type>;
2441}
2442
Tom Stellard682bfbc2013-10-10 17:11:24 +00002443defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V2, v2i32>;
2444defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V4, v4i32>;
Tom Stellard16a9a202013-08-14 23:24:17 +00002445
Tom Stellard682bfbc2013-10-10 17:11:24 +00002446defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V2, v2i32>;
2447defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V4, v4i32>;
Tom Stellard353b3362013-05-06 23:02:12 +00002448
Tom Stellardf787ef12013-05-06 23:02:19 +00002449/* Image resource information */
2450def : Pat <
2451 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002452 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00002453>;
2454
2455def : Pat <
2456 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002457 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00002458>;
2459
Tom Stellard3494b7e2013-08-14 22:22:14 +00002460def : Pat <
2461 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY_MSAA),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002462 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellard3494b7e2013-08-14 22:22:14 +00002463>;
2464
Christian Konig4a1b9c32013-03-18 11:34:10 +00002465/********** ============================================ **********/
2466/********** Extraction, Insertion, Building and Casting **********/
2467/********** ============================================ **********/
Tom Stellard75aadc22012-12-11 21:25:42 +00002468
Christian Konig4a1b9c32013-03-18 11:34:10 +00002469foreach Index = 0-2 in {
2470 def Extract_Element_v2i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002471 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002472 >;
2473 def Insert_Element_v2i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002474 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002475 >;
2476
2477 def Extract_Element_v2f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002478 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002479 >;
2480 def Insert_Element_v2f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002481 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002482 >;
2483}
2484
2485foreach Index = 0-3 in {
2486 def Extract_Element_v4i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002487 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002488 >;
2489 def Insert_Element_v4i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002490 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002491 >;
2492
2493 def Extract_Element_v4f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002494 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002495 >;
2496 def Insert_Element_v4f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002497 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002498 >;
2499}
2500
2501foreach Index = 0-7 in {
2502 def Extract_Element_v8i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002503 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002504 >;
2505 def Insert_Element_v8i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002506 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002507 >;
2508
2509 def Extract_Element_v8f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002510 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002511 >;
2512 def Insert_Element_v8f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002513 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002514 >;
2515}
2516
2517foreach Index = 0-15 in {
2518 def Extract_Element_v16i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002519 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002520 >;
2521 def Insert_Element_v16i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002522 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002523 >;
2524
2525 def Extract_Element_v16f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002526 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002527 >;
2528 def Insert_Element_v16f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002529 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002530 >;
2531}
Tom Stellard75aadc22012-12-11 21:25:42 +00002532
Tom Stellard75aadc22012-12-11 21:25:42 +00002533def : BitConvert <i32, f32, SReg_32>;
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002534def : BitConvert <i32, f32, VGPR_32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002535
2536def : BitConvert <f32, i32, SReg_32>;
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002537def : BitConvert <f32, i32, VGPR_32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002538
Tom Stellard7512c082013-07-12 18:14:56 +00002539def : BitConvert <i64, f64, VReg_64>;
2540
2541def : BitConvert <f64, i64, VReg_64>;
2542
Tom Stellarded2f6142013-07-18 21:43:42 +00002543def : BitConvert <v2f32, v2i32, VReg_64>;
2544def : BitConvert <v2i32, v2f32, VReg_64>;
Tom Stellardaf775432013-10-23 00:44:32 +00002545def : BitConvert <v2i32, i64, VReg_64>;
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00002546def : BitConvert <i64, v2i32, VReg_64>;
Matt Arsenault064c2062014-06-11 17:40:32 +00002547def : BitConvert <v2f32, i64, VReg_64>;
2548def : BitConvert <i64, v2f32, VReg_64>;
Matt Arsenault2acc7a42014-06-11 19:31:13 +00002549def : BitConvert <v2i32, f64, VReg_64>;
2550def : BitConvert <f64, v2i32, VReg_64>;
Tom Stellard83747202013-07-18 21:43:53 +00002551def : BitConvert <v4f32, v4i32, VReg_128>;
2552def : BitConvert <v4i32, v4f32, VReg_128>;
2553
Tom Stellard967bf582014-02-13 23:34:15 +00002554def : BitConvert <v8f32, v8i32, SReg_256>;
2555def : BitConvert <v8i32, v8f32, SReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002556def : BitConvert <v8i32, v32i8, SReg_256>;
2557def : BitConvert <v32i8, v8i32, SReg_256>;
2558def : BitConvert <v8i32, v32i8, VReg_256>;
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002559def : BitConvert <v8i32, v8f32, VReg_256>;
2560def : BitConvert <v8f32, v8i32, VReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002561def : BitConvert <v32i8, v8i32, VReg_256>;
2562
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002563def : BitConvert <v16i32, v16f32, VReg_512>;
2564def : BitConvert <v16f32, v16i32, VReg_512>;
2565
Christian Konig8dbe6f62013-02-21 15:17:27 +00002566/********** =================== **********/
2567/********** Src & Dst modifiers **********/
2568/********** =================== **********/
2569
2570def : Pat <
Matt Arsenault1cffa4c2014-11-13 19:49:04 +00002571 (AMDGPUclamp (VOP3Mods0Clamp f32:$src0, i32:$src0_modifiers, i32:$omod),
2572 (f32 FP_ZERO), (f32 FP_ONE)),
2573 (V_ADD_F32_e64 $src0_modifiers, $src0, 0, 0, 1, $omod)
Christian Konig8dbe6f62013-02-21 15:17:27 +00002574>;
2575
Michel Danzer624b02a2014-02-04 07:12:38 +00002576/********** ================================ **********/
2577/********** Floating point absolute/negative **********/
2578/********** ================================ **********/
2579
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002580// Prevent expanding both fneg and fabs.
Michel Danzer624b02a2014-02-04 07:12:38 +00002581
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002582// FIXME: Should use S_OR_B32
Michel Danzer624b02a2014-02-04 07:12:38 +00002583def : Pat <
2584 (fneg (fabs f32:$src)),
2585 (V_OR_B32_e32 $src, (V_MOV_B32_e32 0x80000000)) /* Set sign bit */
2586>;
2587
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002588// FIXME: Should use S_OR_B32
Matt Arsenault13623d02014-08-15 18:42:18 +00002589def : Pat <
2590 (fneg (fabs f64:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002591 (REG_SEQUENCE VReg_64,
2592 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2593 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002594 (V_OR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002595 (V_MOV_B32_e32 0x80000000)), // Set sign bit.
2596 sub1)
Matt Arsenault13623d02014-08-15 18:42:18 +00002597>;
2598
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002599def : Pat <
2600 (fabs f32:$src),
2601 (V_AND_B32_e32 $src, (V_MOV_B32_e32 0x7fffffff))
2602>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00002603
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002604def : Pat <
2605 (fneg f32:$src),
2606 (V_XOR_B32_e32 $src, (V_MOV_B32_e32 0x80000000))
2607>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00002608
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002609def : Pat <
2610 (fabs f64:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002611 (REG_SEQUENCE VReg_64,
2612 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2613 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002614 (V_AND_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002615 (V_MOV_B32_e32 0x7fffffff)), // Set sign bit.
2616 sub1)
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002617>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00002618
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002619def : Pat <
2620 (fneg f64:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002621 (REG_SEQUENCE VReg_64,
2622 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2623 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002624 (V_XOR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002625 (V_MOV_B32_e32 0x80000000)),
2626 sub1)
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002627>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00002628
Christian Konigc756cb992013-02-16 11:28:22 +00002629/********** ================== **********/
2630/********** Immediate Patterns **********/
2631/********** ================== **********/
2632
2633def : Pat <
Tom Stellarddf94dc32013-08-14 23:24:24 +00002634 (SGPRImm<(i32 imm)>:$imm),
2635 (S_MOV_B32 imm:$imm)
2636>;
2637
2638def : Pat <
2639 (SGPRImm<(f32 fpimm)>:$imm),
Tom Stellardfb77f002015-01-13 22:59:41 +00002640 (S_MOV_B32 (f32 (bitcast_fpimm_to_i32 $imm)))
Tom Stellarddf94dc32013-08-14 23:24:24 +00002641>;
2642
2643def : Pat <
Christian Konigc756cb992013-02-16 11:28:22 +00002644 (i32 imm:$imm),
2645 (V_MOV_B32_e32 imm:$imm)
2646>;
2647
2648def : Pat <
2649 (f32 fpimm:$imm),
Tom Stellardfb77f002015-01-13 22:59:41 +00002650 (V_MOV_B32_e32 (f32 (bitcast_fpimm_to_i32 $imm)))
Christian Konigc756cb992013-02-16 11:28:22 +00002651>;
2652
2653def : Pat <
Christian Konigb559b072013-02-16 11:28:36 +00002654 (i64 InlineImm<i64>:$imm),
2655 (S_MOV_B64 InlineImm<i64>:$imm)
2656>;
2657
Matt Arsenaultbecd6562014-12-03 05:22:35 +00002658// XXX - Should this use a s_cmp to set SCC?
2659
2660// Set to sign-extended 64-bit value (true = -1, false = 0)
2661def : Pat <
2662 (i1 imm:$imm),
2663 (S_MOV_B64 (i64 (as_i64imm $imm)))
2664>;
2665
Matt Arsenault303011a2014-12-17 21:04:08 +00002666def : Pat <
2667 (f64 InlineFPImm<f64>:$imm),
Tom Stellardfb77f002015-01-13 22:59:41 +00002668 (S_MOV_B64 (f64 (bitcast_fpimm_to_i64 InlineFPImm<f64>:$imm)))
Matt Arsenault303011a2014-12-17 21:04:08 +00002669>;
2670
Tom Stellard75aadc22012-12-11 21:25:42 +00002671/********** ===================== **********/
2672/********** Interpolation Paterns **********/
2673/********** ===================== **********/
2674
Tom Stellard91c7ef52014-11-21 22:31:46 +00002675// The value of $params is constant through out the entire kernel.
2676// We need to use S_MOV_B32 $params, because CSE ignores copies, so
2677// without it we end up with a lot of redundant moves.
2678
Tom Stellard75aadc22012-12-11 21:25:42 +00002679def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002680 (int_SI_fs_constant imm:$attr_chan, imm:$attr, i32:$params),
Tom Stellard91c7ef52014-11-21 22:31:46 +00002681 (V_INTERP_MOV_F32 INTERP.P0, imm:$attr_chan, imm:$attr, (S_MOV_B32 $params))
Michel Danzere9bb18b2013-02-14 19:03:25 +00002682>;
2683
2684def : Pat <
Tom Stellard91c7ef52014-11-21 22:31:46 +00002685 (int_SI_fs_interp imm:$attr_chan, imm:$attr, i32:$params, v2i32:$ij),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002686 (V_INTERP_P2_F32 (V_INTERP_P1_F32 (EXTRACT_SUBREG v2i32:$ij, sub0),
Tom Stellard91c7ef52014-11-21 22:31:46 +00002687 imm:$attr_chan, imm:$attr, (S_MOV_B32 $params)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002688 (EXTRACT_SUBREG $ij, sub1),
Tom Stellard91c7ef52014-11-21 22:31:46 +00002689 imm:$attr_chan, imm:$attr, (S_MOV_B32 $params))
Tom Stellard75aadc22012-12-11 21:25:42 +00002690>;
2691
2692/********** ================== **********/
2693/********** Intrinsic Patterns **********/
2694/********** ================== **********/
2695
2696/* llvm.AMDGPU.pow */
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002697def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002698
2699def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002700 (int_AMDGPU_div f32:$src0, f32:$src1),
2701 (V_MUL_LEGACY_F32_e32 $src0, (V_RCP_LEGACY_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00002702>;
2703
Tom Stellard75aadc22012-12-11 21:25:42 +00002704def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002705 (int_AMDGPU_cube v4f32:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002706 (REG_SEQUENCE VReg_128,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002707 (V_CUBETC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
2708 0 /* src1_modifiers */, (EXTRACT_SUBREG $src, sub1),
2709 0 /* src2_modifiers */, (EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002710 0 /* clamp */, 0 /* omod */), sub0,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002711 (V_CUBESC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
2712 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2713 0 /* src2_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002714 0 /* clamp */, 0 /* omod */), sub1,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002715 (V_CUBEMA_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
2716 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2717 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002718 0 /* clamp */, 0 /* omod */), sub2,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002719 (V_CUBEID_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
2720 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2721 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002722 0 /* clamp */, 0 /* omod */), sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +00002723>;
2724
Michel Danzer0cc991e2013-02-22 11:22:58 +00002725def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002726 (i32 (sext i1:$src0)),
2727 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0)
Michel Danzer0cc991e2013-02-22 11:22:58 +00002728>;
2729
Tom Stellardf16d38c2014-02-13 23:34:13 +00002730class Ext32Pat <SDNode ext> : Pat <
2731 (i32 (ext i1:$src0)),
Michel Danzer5d26fdf2014-02-05 09:48:05 +00002732 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src0)
2733>;
2734
Tom Stellardf16d38c2014-02-13 23:34:13 +00002735def : Ext32Pat <zext>;
2736def : Ext32Pat <anyext>;
2737
Tom Stellard8d6d4492014-04-22 16:33:57 +00002738// Offset in an 32Bit VGPR
Christian Konig7a14a472013-03-18 11:34:00 +00002739def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002740 (SIload_constant v4i32:$sbase, i32:$voff),
Tom Stellardb02094e2014-07-21 15:45:01 +00002741 (BUFFER_LOAD_DWORD_OFFEN $sbase, $voff, 0, 0, 0, 0, 0)
Christian Konig7a14a472013-03-18 11:34:00 +00002742>;
2743
Michel Danzer8caa9042013-04-10 17:17:56 +00002744// The multiplication scales from [0,1] to the unsigned integer range
2745def : Pat <
2746 (AMDGPUurecip i32:$src0),
2747 (V_CVT_U32_F32_e32
2748 (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1,
2749 (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0))))
2750>;
2751
Michel Danzer8d696172013-07-10 16:36:52 +00002752def : Pat <
2753 (int_SI_tid),
Marek Olsakc5368502015-01-15 18:43:01 +00002754 (V_MBCNT_HI_U32_B32_e64 0xffffffff,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002755 (V_MBCNT_LO_U32_B32_e64 0xffffffff, 0))
Michel Danzer8d696172013-07-10 16:36:52 +00002756>;
2757
Tom Stellard0289ff42014-05-16 20:56:44 +00002758//===----------------------------------------------------------------------===//
2759// VOP3 Patterns
2760//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002761
Matt Arsenaulteb260202014-05-22 18:00:15 +00002762def : IMad24Pat<V_MAD_I32_I24>;
2763def : UMad24Pat<V_MAD_U32_U24>;
2764
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002765def : Pat <
Tom Stellard0289ff42014-05-16 20:56:44 +00002766 (mulhu i32:$src0, i32:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002767 (V_MUL_HI_U32 $src0, $src1)
Tom Stellard0289ff42014-05-16 20:56:44 +00002768>;
2769
2770def : Pat <
2771 (mulhs i32:$src0, i32:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002772 (V_MUL_HI_I32 $src0, $src1)
Tom Stellard0289ff42014-05-16 20:56:44 +00002773>;
2774
Matt Arsenault7d858d82014-11-02 23:46:54 +00002775defm : BFIPatterns <V_BFI_B32, S_MOV_B32, SReg_64>;
Tom Stellard0289ff42014-05-16 20:56:44 +00002776def : ROTRPattern <V_ALIGNBIT_B32>;
2777
Michel Danzer49812b52013-07-10 16:37:07 +00002778/********** ======================= **********/
2779/********** Load/Store Patterns **********/
2780/********** ======================= **********/
2781
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002782class DSReadPat <DS inst, ValueType vt, PatFrag frag> : Pat <
2783 (vt (frag (DS1Addr1Offset i32:$ptr, i32:$offset))),
Tom Stellarda99ada52014-11-21 22:31:44 +00002784 (inst (i1 0), $ptr, (as_i16imm $offset), (S_MOV_B32 -1))
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002785>;
Tom Stellardc6f4a292013-08-26 15:05:59 +00002786
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002787def : DSReadPat <DS_READ_I8, i32, sextloadi8_local>;
2788def : DSReadPat <DS_READ_U8, i32, az_extloadi8_local>;
2789def : DSReadPat <DS_READ_I16, i32, sextloadi16_local>;
2790def : DSReadPat <DS_READ_U16, i32, az_extloadi16_local>;
2791def : DSReadPat <DS_READ_B32, i32, local_load>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002792
2793let AddedComplexity = 100 in {
2794
2795def : DSReadPat <DS_READ_B64, v2i32, local_load_aligned8bytes>;
2796
2797} // End AddedComplexity = 100
2798
2799def : Pat <
2800 (v2i32 (local_load (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
2801 i8:$offset1))),
Tom Stellarda99ada52014-11-21 22:31:44 +00002802 (DS_READ2_B32 (i1 0), $ptr, $offset0, $offset1, (S_MOV_B32 -1))
Tom Stellardf3fc5552014-08-22 18:49:35 +00002803>;
Michel Danzer49812b52013-07-10 16:37:07 +00002804
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002805class DSWritePat <DS inst, ValueType vt, PatFrag frag> : Pat <
2806 (frag vt:$value, (DS1Addr1Offset i32:$ptr, i32:$offset)),
Tom Stellarda99ada52014-11-21 22:31:44 +00002807 (inst (i1 0), $ptr, $value, (as_i16imm $offset), (S_MOV_B32 -1))
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002808>;
Michel Danzer49812b52013-07-10 16:37:07 +00002809
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002810def : DSWritePat <DS_WRITE_B8, i32, truncstorei8_local>;
2811def : DSWritePat <DS_WRITE_B16, i32, truncstorei16_local>;
2812def : DSWritePat <DS_WRITE_B32, i32, local_store>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002813
2814let AddedComplexity = 100 in {
2815
2816def : DSWritePat <DS_WRITE_B64, v2i32, local_store_aligned8bytes>;
2817} // End AddedComplexity = 100
2818
2819def : Pat <
2820 (local_store v2i32:$value, (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
2821 i8:$offset1)),
2822 (DS_WRITE2_B32 (i1 0), $ptr, (EXTRACT_SUBREG $value, sub0),
Tom Stellarda99ada52014-11-21 22:31:44 +00002823 (EXTRACT_SUBREG $value, sub1), $offset0, $offset1,
2824 (S_MOV_B32 -1))
Tom Stellardf3fc5552014-08-22 18:49:35 +00002825>;
Tom Stellardf3d166a2013-08-26 15:05:49 +00002826
Matt Arsenault8ae59612014-09-05 16:24:58 +00002827class DSAtomicRetPat<DS inst, ValueType vt, PatFrag frag> : Pat <
2828 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$value),
Tom Stellarda99ada52014-11-21 22:31:44 +00002829 (inst (i1 0), $ptr, $value, (as_i16imm $offset), (S_MOV_B32 -1))
Matt Arsenault8ae59612014-09-05 16:24:58 +00002830>;
Matt Arsenault72574102014-06-11 18:08:34 +00002831
Matt Arsenault9e874542014-06-11 18:08:45 +00002832// Special case of DSAtomicRetPat for add / sub 1 -> inc / dec
Matt Arsenault2c819942014-06-12 08:21:54 +00002833//
2834// We need to use something for the data0, so we set a register to
2835// -1. For the non-rtn variants, the manual says it does
2836// DS[A] = (DS[A] >= D0) ? 0 : DS[A] + 1, and setting D0 to uint_max
2837// will always do the increment so I'm assuming it's the same.
2838//
2839// We also load this -1 with s_mov_b32 / s_mov_b64 even though this
2840// needs to be a VGPR. The SGPR copy pass will fix this, and it's
2841// easier since there is no v_mov_b64.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002842class DSAtomicIncRetPat<DS inst, ValueType vt,
2843 Instruction LoadImm, PatFrag frag> : Pat <
2844 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), (vt 1)),
Tom Stellarda99ada52014-11-21 22:31:44 +00002845 (inst (i1 0), $ptr, (LoadImm (vt -1)), (as_i16imm $offset), (S_MOV_B32 -1))
Matt Arsenault8ae59612014-09-05 16:24:58 +00002846>;
Matt Arsenault9e874542014-06-11 18:08:45 +00002847
Matt Arsenault9e874542014-06-11 18:08:45 +00002848
Matt Arsenault8ae59612014-09-05 16:24:58 +00002849class DSAtomicCmpXChg <DS inst, ValueType vt, PatFrag frag> : Pat <
2850 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$cmp, vt:$swap),
Tom Stellarda99ada52014-11-21 22:31:44 +00002851 (inst (i1 0), $ptr, $cmp, $swap, (as_i16imm $offset), (S_MOV_B32 -1))
Matt Arsenault8ae59612014-09-05 16:24:58 +00002852>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002853
2854
2855// 32-bit atomics.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002856def : DSAtomicIncRetPat<DS_INC_RTN_U32, i32,
2857 S_MOV_B32, atomic_load_add_local>;
2858def : DSAtomicIncRetPat<DS_DEC_RTN_U32, i32,
2859 S_MOV_B32, atomic_load_sub_local>;
Matt Arsenault9e874542014-06-11 18:08:45 +00002860
Matt Arsenault8ae59612014-09-05 16:24:58 +00002861def : DSAtomicRetPat<DS_WRXCHG_RTN_B32, i32, atomic_swap_local>;
2862def : DSAtomicRetPat<DS_ADD_RTN_U32, i32, atomic_load_add_local>;
2863def : DSAtomicRetPat<DS_SUB_RTN_U32, i32, atomic_load_sub_local>;
2864def : DSAtomicRetPat<DS_AND_RTN_B32, i32, atomic_load_and_local>;
2865def : DSAtomicRetPat<DS_OR_RTN_B32, i32, atomic_load_or_local>;
2866def : DSAtomicRetPat<DS_XOR_RTN_B32, i32, atomic_load_xor_local>;
2867def : DSAtomicRetPat<DS_MIN_RTN_I32, i32, atomic_load_min_local>;
2868def : DSAtomicRetPat<DS_MAX_RTN_I32, i32, atomic_load_max_local>;
2869def : DSAtomicRetPat<DS_MIN_RTN_U32, i32, atomic_load_umin_local>;
2870def : DSAtomicRetPat<DS_MAX_RTN_U32, i32, atomic_load_umax_local>;
Matt Arsenault0e69e8122014-06-11 18:08:42 +00002871
Matt Arsenault8ae59612014-09-05 16:24:58 +00002872def : DSAtomicCmpXChg<DS_CMPST_RTN_B32, i32, atomic_cmp_swap_32_local>;
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002873
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002874// 64-bit atomics.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002875def : DSAtomicIncRetPat<DS_INC_RTN_U64, i64,
2876 S_MOV_B64, atomic_load_add_local>;
2877def : DSAtomicIncRetPat<DS_DEC_RTN_U64, i64,
2878 S_MOV_B64, atomic_load_sub_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002879
Matt Arsenault8ae59612014-09-05 16:24:58 +00002880def : DSAtomicRetPat<DS_WRXCHG_RTN_B64, i64, atomic_swap_local>;
2881def : DSAtomicRetPat<DS_ADD_RTN_U64, i64, atomic_load_add_local>;
2882def : DSAtomicRetPat<DS_SUB_RTN_U64, i64, atomic_load_sub_local>;
2883def : DSAtomicRetPat<DS_AND_RTN_B64, i64, atomic_load_and_local>;
2884def : DSAtomicRetPat<DS_OR_RTN_B64, i64, atomic_load_or_local>;
2885def : DSAtomicRetPat<DS_XOR_RTN_B64, i64, atomic_load_xor_local>;
2886def : DSAtomicRetPat<DS_MIN_RTN_I64, i64, atomic_load_min_local>;
2887def : DSAtomicRetPat<DS_MAX_RTN_I64, i64, atomic_load_max_local>;
2888def : DSAtomicRetPat<DS_MIN_RTN_U64, i64, atomic_load_umin_local>;
2889def : DSAtomicRetPat<DS_MAX_RTN_U64, i64, atomic_load_umax_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002890
Matt Arsenault8ae59612014-09-05 16:24:58 +00002891def : DSAtomicCmpXChg<DS_CMPST_RTN_B64, i64, atomic_cmp_swap_64_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002892
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002893
Tom Stellard556d9aa2013-06-03 17:39:37 +00002894//===----------------------------------------------------------------------===//
2895// MUBUF Patterns
2896//===----------------------------------------------------------------------===//
2897
Tom Stellard07a10a32013-06-03 17:39:43 +00002898multiclass MUBUFLoad_Pattern <MUBUF Instr_ADDR64, ValueType vt,
Tom Stellard7c1838d2014-07-02 20:53:56 +00002899 PatFrag constant_ld> {
Tom Stellard07a10a32013-06-03 17:39:43 +00002900 def : Pat <
Tom Stellardc53861a2015-02-11 00:34:32 +00002901 (vt (constant_ld (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset, i16:$offset))),
2902 (Instr_ADDR64 $srsrc, $vaddr, $soffset, $offset)
Tom Stellard07a10a32013-06-03 17:39:43 +00002903 >;
2904}
2905
Marek Olsak5df00d62014-12-07 12:18:57 +00002906let Predicates = [isSICI] in {
Tom Stellardb02094e2014-07-21 15:45:01 +00002907defm : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_ADDR64, i32, sextloadi8_constant>;
2908defm : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32, az_extloadi8_constant>;
2909defm : MUBUFLoad_Pattern <BUFFER_LOAD_SSHORT_ADDR64, i32, sextloadi16_constant>;
2910defm : MUBUFLoad_Pattern <BUFFER_LOAD_USHORT_ADDR64, i32, az_extloadi16_constant>;
2911defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORD_ADDR64, i32, constant_load>;
2912defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, v2i32, constant_load>;
2913defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX4_ADDR64, v4i32, constant_load>;
Marek Olsak5df00d62014-12-07 12:18:57 +00002914} // End Predicates = [isSICI]
Tom Stellardb02094e2014-07-21 15:45:01 +00002915
2916class MUBUFScratchLoadPat <MUBUF Instr, ValueType vt, PatFrag ld> : Pat <
2917 (vt (ld (MUBUFScratch v4i32:$srsrc, i32:$vaddr,
2918 i32:$soffset, u16imm:$offset))),
2919 (Instr $srsrc, $vaddr, $soffset, $offset, 0, 0, 0)
2920>;
2921
2922def : MUBUFScratchLoadPat <BUFFER_LOAD_SBYTE_OFFEN, i32, sextloadi8_private>;
2923def : MUBUFScratchLoadPat <BUFFER_LOAD_UBYTE_OFFEN, i32, extloadi8_private>;
2924def : MUBUFScratchLoadPat <BUFFER_LOAD_SSHORT_OFFEN, i32, sextloadi16_private>;
2925def : MUBUFScratchLoadPat <BUFFER_LOAD_USHORT_OFFEN, i32, extloadi16_private>;
2926def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORD_OFFEN, i32, load_private>;
2927def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX2_OFFEN, v2i32, load_private>;
2928def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX4_OFFEN, v4i32, load_private>;
Tom Stellard07a10a32013-06-03 17:39:43 +00002929
Michel Danzer13736222014-01-27 07:20:51 +00002930// BUFFER_LOAD_DWORD*, addr64=0
2931multiclass MUBUF_Load_Dword <ValueType vt, MUBUF offset, MUBUF offen, MUBUF idxen,
2932 MUBUF bothen> {
2933
2934 def : Pat <
Tom Stellard8e44d942014-07-21 15:44:55 +00002935 (vt (int_SI_buffer_load_dword v4i32:$rsrc, (i32 imm), i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002936 imm:$offset, 0, 0, imm:$glc, imm:$slc,
2937 imm:$tfe)),
Tom Stellard8e44d942014-07-21 15:44:55 +00002938 (offset $rsrc, (as_i16imm $offset), $soffset, (as_i1imm $glc),
Michel Danzer13736222014-01-27 07:20:51 +00002939 (as_i1imm $slc), (as_i1imm $tfe))
2940 >;
2941
2942 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002943 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Tom Stellardb02094e2014-07-21 15:45:01 +00002944 imm:$offset, 1, 0, imm:$glc, imm:$slc,
Michel Danzer13736222014-01-27 07:20:51 +00002945 imm:$tfe)),
Tom Stellardb02094e2014-07-21 15:45:01 +00002946 (offen $rsrc, $vaddr, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc),
Michel Danzer13736222014-01-27 07:20:51 +00002947 (as_i1imm $tfe))
2948 >;
2949
2950 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002951 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002952 imm:$offset, 0, 1, imm:$glc, imm:$slc,
2953 imm:$tfe)),
2954 (idxen $rsrc, $vaddr, (as_i16imm $offset), $soffset, (as_i1imm $glc),
2955 (as_i1imm $slc), (as_i1imm $tfe))
2956 >;
2957
2958 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002959 (vt (int_SI_buffer_load_dword v4i32:$rsrc, v2i32:$vaddr, i32:$soffset,
Matt Arsenaultcaa12882015-02-18 02:04:38 +00002960 imm:$offset, 1, 1, imm:$glc, imm:$slc,
Michel Danzer13736222014-01-27 07:20:51 +00002961 imm:$tfe)),
Matt Arsenaultcaa12882015-02-18 02:04:38 +00002962 (bothen $rsrc, $vaddr, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc),
Michel Danzer13736222014-01-27 07:20:51 +00002963 (as_i1imm $tfe))
2964 >;
2965}
2966
2967defm : MUBUF_Load_Dword <i32, BUFFER_LOAD_DWORD_OFFSET, BUFFER_LOAD_DWORD_OFFEN,
2968 BUFFER_LOAD_DWORD_IDXEN, BUFFER_LOAD_DWORD_BOTHEN>;
2969defm : MUBUF_Load_Dword <v2i32, BUFFER_LOAD_DWORDX2_OFFSET, BUFFER_LOAD_DWORDX2_OFFEN,
2970 BUFFER_LOAD_DWORDX2_IDXEN, BUFFER_LOAD_DWORDX2_BOTHEN>;
2971defm : MUBUF_Load_Dword <v4i32, BUFFER_LOAD_DWORDX4_OFFSET, BUFFER_LOAD_DWORDX4_OFFEN,
2972 BUFFER_LOAD_DWORDX4_IDXEN, BUFFER_LOAD_DWORDX4_BOTHEN>;
2973
Tom Stellardb02094e2014-07-21 15:45:01 +00002974class MUBUFScratchStorePat <MUBUF Instr, ValueType vt, PatFrag st> : Pat <
Tom Stellardddea4862014-08-11 22:18:14 +00002975 (st vt:$value, (MUBUFScratch v4i32:$srsrc, i32:$vaddr, i32:$soffset,
2976 u16imm:$offset)),
2977 (Instr $value, $srsrc, $vaddr, $soffset, $offset, 0, 0, 0)
Tom Stellardb02094e2014-07-21 15:45:01 +00002978>;
2979
Tom Stellardddea4862014-08-11 22:18:14 +00002980def : MUBUFScratchStorePat <BUFFER_STORE_BYTE_OFFEN, i32, truncstorei8_private>;
2981def : MUBUFScratchStorePat <BUFFER_STORE_SHORT_OFFEN, i32, truncstorei16_private>;
2982def : MUBUFScratchStorePat <BUFFER_STORE_DWORD_OFFEN, i32, store_private>;
2983def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX2_OFFEN, v2i32, store_private>;
2984def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX4_OFFEN, v4i32, store_private>;
Tom Stellardb02094e2014-07-21 15:45:01 +00002985
2986/*
2987class MUBUFStore_Pattern <MUBUF Instr, ValueType vt, PatFrag st> : Pat <
2988 (st vt:$value, (MUBUFScratch v4i32:$srsrc, i64:$vaddr, u16imm:$offset)),
2989 (Instr $value, $srsrc, $vaddr, $offset)
2990>;
2991
Marek Olsak5df00d62014-12-07 12:18:57 +00002992let Predicates = [isSICI] in {
Tom Stellardb02094e2014-07-21 15:45:01 +00002993def : MUBUFStore_Pattern <BUFFER_STORE_BYTE_ADDR64, i32, truncstorei8_private>;
2994def : MUBUFStore_Pattern <BUFFER_STORE_SHORT_ADDR64, i32, truncstorei16_private>;
2995def : MUBUFStore_Pattern <BUFFER_STORE_DWORD_ADDR64, i32, store_private>;
2996def : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2_ADDR64, v2i32, store_private>;
2997def : MUBUFStore_Pattern <BUFFER_STORE_DWORDX4_ADDR64, v4i32, store_private>;
Marek Olsak5df00d62014-12-07 12:18:57 +00002998} // End Predicates = [isSICI]
Tom Stellardb02094e2014-07-21 15:45:01 +00002999
3000*/
3001
Tom Stellardafcf12f2013-09-12 02:55:14 +00003002//===----------------------------------------------------------------------===//
3003// MTBUF Patterns
3004//===----------------------------------------------------------------------===//
3005
3006// TBUFFER_STORE_FORMAT_*, addr64=0
3007class MTBUF_StoreResource <ValueType vt, int num_channels, MTBUF opcode> : Pat<
Tom Stellard868fd922014-04-17 21:00:11 +00003008 (SItbuffer_store v4i32:$rsrc, vt:$vdata, num_channels, i32:$vaddr,
Tom Stellardafcf12f2013-09-12 02:55:14 +00003009 i32:$soffset, imm:$inst_offset, imm:$dfmt,
3010 imm:$nfmt, imm:$offen, imm:$idxen,
3011 imm:$glc, imm:$slc, imm:$tfe),
3012 (opcode
3013 $vdata, (as_i16imm $inst_offset), (as_i1imm $offen), (as_i1imm $idxen),
3014 (as_i1imm $glc), 0, (as_i8imm $dfmt), (as_i8imm $nfmt), $vaddr, $rsrc,
3015 (as_i1imm $slc), (as_i1imm $tfe), $soffset)
3016>;
3017
3018def : MTBUF_StoreResource <i32, 1, TBUFFER_STORE_FORMAT_X>;
3019def : MTBUF_StoreResource <v2i32, 2, TBUFFER_STORE_FORMAT_XY>;
3020def : MTBUF_StoreResource <v4i32, 3, TBUFFER_STORE_FORMAT_XYZ>;
3021def : MTBUF_StoreResource <v4i32, 4, TBUFFER_STORE_FORMAT_XYZW>;
3022
Matt Arsenault84543822014-06-11 18:11:34 +00003023let SubtargetPredicate = isCI in {
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00003024
Tom Stellard326d6ec2014-11-05 14:50:53 +00003025defm V_QSAD_PK_U16_U8 : VOP3Inst <vop3<0x173>, "v_qsad_pk_u16_u8",
Tom Stellardb4a313a2014-08-01 00:32:39 +00003026 VOP_I32_I32_I32
3027>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00003028defm V_MQSAD_U16_U8 : VOP3Inst <vop3<0x172>, "v_mqsad_u16_u8",
Tom Stellardb4a313a2014-08-01 00:32:39 +00003029 VOP_I32_I32_I32
3030>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00003031defm V_MQSAD_U32_U8 : VOP3Inst <vop3<0x175>, "v_mqsad_u32_u8",
Tom Stellardb4a313a2014-08-01 00:32:39 +00003032 VOP_I32_I32_I32
3033>;
Matt Arsenault95e48662014-11-13 19:26:47 +00003034
3035let isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00003036defm V_MAD_U64_U32 : VOP3Inst <vop3<0x176>, "v_mad_u64_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00003037 VOP_I64_I32_I32_I64
3038>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00003039
3040// XXX - Does this set VCC?
Tom Stellard326d6ec2014-11-05 14:50:53 +00003041defm V_MAD_I64_I32 : VOP3Inst <vop3<0x177>, "v_mad_i64_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00003042 VOP_I64_I32_I32_I64
3043>;
Matt Arsenault95e48662014-11-13 19:26:47 +00003044} // End isCommutable = 1
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00003045
3046// Remaining instructions:
3047// FLAT_*
3048// S_CBRANCH_CDBGUSER
3049// S_CBRANCH_CDBGSYS
3050// S_CBRANCH_CDBGSYS_OR_USER
3051// S_CBRANCH_CDBGSYS_AND_USER
3052// S_DCACHE_INV_VOL
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00003053// DS_NOP
3054// DS_GWS_SEMA_RELEASE_ALL
3055// DS_WRAP_RTN_B32
3056// DS_CNDXCHG32_RTN_B64
3057// DS_WRITE_B96
3058// DS_WRITE_B128
3059// DS_CONDXCHG32_RTN_B128
3060// DS_READ_B96
3061// DS_READ_B128
3062// BUFFER_LOAD_DWORDX3
3063// BUFFER_STORE_DWORDX3
3064
Marek Olsak5df00d62014-12-07 12:18:57 +00003065} // End isCI
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00003066
Matt Arsenault3f981402014-09-15 15:41:53 +00003067//===----------------------------------------------------------------------===//
3068// Flat Patterns
3069//===----------------------------------------------------------------------===//
3070
3071class FLATLoad_Pattern <FLAT Instr_ADDR64, ValueType vt,
3072 PatFrag flat_ld> :
3073 Pat <(vt (flat_ld i64:$ptr)),
3074 (Instr_ADDR64 $ptr)
3075>;
3076
3077def : FLATLoad_Pattern <FLAT_LOAD_SBYTE, i32, sextloadi8_flat>;
3078def : FLATLoad_Pattern <FLAT_LOAD_UBYTE, i32, az_extloadi8_flat>;
3079def : FLATLoad_Pattern <FLAT_LOAD_SSHORT, i32, sextloadi16_flat>;
3080def : FLATLoad_Pattern <FLAT_LOAD_USHORT, i32, az_extloadi16_flat>;
3081def : FLATLoad_Pattern <FLAT_LOAD_DWORD, i32, flat_load>;
3082def : FLATLoad_Pattern <FLAT_LOAD_DWORDX2, i64, flat_load>;
3083def : FLATLoad_Pattern <FLAT_LOAD_DWORDX2, i64, az_extloadi32_flat>;
3084def : FLATLoad_Pattern <FLAT_LOAD_DWORDX2, v2i32, flat_load>;
3085def : FLATLoad_Pattern <FLAT_LOAD_DWORDX4, v4i32, flat_load>;
3086
3087class FLATStore_Pattern <FLAT Instr, ValueType vt, PatFrag st> :
3088 Pat <(st vt:$value, i64:$ptr),
3089 (Instr $value, $ptr)
3090 >;
3091
3092def : FLATStore_Pattern <FLAT_STORE_BYTE, i32, truncstorei8_flat>;
3093def : FLATStore_Pattern <FLAT_STORE_SHORT, i32, truncstorei16_flat>;
3094def : FLATStore_Pattern <FLAT_STORE_DWORD, i32, flat_store>;
3095def : FLATStore_Pattern <FLAT_STORE_DWORDX2, i64, flat_store>;
3096def : FLATStore_Pattern <FLAT_STORE_DWORDX2, v2i32, flat_store>;
3097def : FLATStore_Pattern <FLAT_STORE_DWORDX4, v4i32, flat_store>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00003098
Christian Konig2989ffc2013-03-18 11:34:16 +00003099/********** ====================== **********/
3100/********** Indirect adressing **********/
3101/********** ====================== **********/
3102
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00003103multiclass SI_INDIRECT_Pattern <ValueType vt, ValueType eltvt, SI_INDIRECT_DST IndDst> {
Tom Stellard40b7f1f2013-05-02 15:30:12 +00003104
Christian Konig2989ffc2013-03-18 11:34:16 +00003105 // 1. Extract with offset
3106 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00003107 (vector_extract vt:$vec, (add i32:$idx, imm:$off)),
Tom Stellard880a80a2014-06-17 16:53:14 +00003108 (eltvt (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, imm:$off))
Christian Konig2989ffc2013-03-18 11:34:16 +00003109 >;
3110
3111 // 2. Extract without offset
3112 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00003113 (vector_extract vt:$vec, i32:$idx),
Tom Stellard880a80a2014-06-17 16:53:14 +00003114 (eltvt (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, 0))
Christian Konig2989ffc2013-03-18 11:34:16 +00003115 >;
3116
3117 // 3. Insert with offset
3118 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00003119 (vector_insert vt:$vec, eltvt:$val, (add i32:$idx, imm:$off)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00003120 (IndDst (IMPLICIT_DEF), $vec, $idx, imm:$off, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00003121 >;
3122
3123 // 4. Insert without offset
3124 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00003125 (vector_insert vt:$vec, eltvt:$val, i32:$idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00003126 (IndDst (IMPLICIT_DEF), $vec, $idx, 0, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00003127 >;
3128}
3129
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00003130defm : SI_INDIRECT_Pattern <v2f32, f32, SI_INDIRECT_DST_V2>;
3131defm : SI_INDIRECT_Pattern <v4f32, f32, SI_INDIRECT_DST_V4>;
3132defm : SI_INDIRECT_Pattern <v8f32, f32, SI_INDIRECT_DST_V8>;
3133defm : SI_INDIRECT_Pattern <v16f32, f32, SI_INDIRECT_DST_V16>;
3134
3135defm : SI_INDIRECT_Pattern <v2i32, i32, SI_INDIRECT_DST_V2>;
3136defm : SI_INDIRECT_Pattern <v4i32, i32, SI_INDIRECT_DST_V4>;
3137defm : SI_INDIRECT_Pattern <v8i32, i32, SI_INDIRECT_DST_V8>;
3138defm : SI_INDIRECT_Pattern <v16i32, i32, SI_INDIRECT_DST_V16>;
Christian Konig2989ffc2013-03-18 11:34:16 +00003139
Tom Stellard81d871d2013-11-13 23:36:50 +00003140//===----------------------------------------------------------------------===//
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003141// Conversion Patterns
3142//===----------------------------------------------------------------------===//
3143
3144def : Pat<(i32 (sext_inreg i32:$src, i1)),
3145 (S_BFE_I32 i32:$src, 65536)>; // 0 | 1 << 16
3146
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003147// Handle sext_inreg in i64
3148def : Pat <
3149 (i64 (sext_inreg i64:$src, i1)),
Matt Arsenault94812212014-11-14 18:18:16 +00003150 (S_BFE_I64 i64:$src, 0x10000) // 0 | 1 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003151>;
3152
3153def : Pat <
3154 (i64 (sext_inreg i64:$src, i8)),
Matt Arsenault94812212014-11-14 18:18:16 +00003155 (S_BFE_I64 i64:$src, 0x80000) // 0 | 8 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003156>;
3157
3158def : Pat <
3159 (i64 (sext_inreg i64:$src, i16)),
Matt Arsenault94812212014-11-14 18:18:16 +00003160 (S_BFE_I64 i64:$src, 0x100000) // 0 | 16 << 16
3161>;
3162
3163def : Pat <
3164 (i64 (sext_inreg i64:$src, i32)),
3165 (S_BFE_I64 i64:$src, 0x200000) // 0 | 32 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003166>;
3167
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003168class ZExt_i64_i32_Pat <SDNode ext> : Pat <
3169 (i64 (ext i32:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003170 (REG_SEQUENCE SReg_64, $src, sub0, (S_MOV_B32 0), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003171>;
3172
3173class ZExt_i64_i1_Pat <SDNode ext> : Pat <
3174 (i64 (ext i1:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003175 (REG_SEQUENCE VReg_64,
3176 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src), sub0,
3177 (S_MOV_B32 0), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003178>;
3179
3180
3181def : ZExt_i64_i32_Pat<zext>;
3182def : ZExt_i64_i32_Pat<anyext>;
3183def : ZExt_i64_i1_Pat<zext>;
3184def : ZExt_i64_i1_Pat<anyext>;
3185
3186def : Pat <
3187 (i64 (sext i32:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003188 (REG_SEQUENCE SReg_64, $src, sub0,
3189 (S_ASHR_I32 $src, 31), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003190>;
3191
3192def : Pat <
3193 (i64 (sext i1:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003194 (REG_SEQUENCE VReg_64,
3195 (V_CNDMASK_B32_e64 0, -1, $src), sub0,
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003196 (V_CNDMASK_B32_e64 0, -1, $src), sub1)
3197>;
3198
Matt Arsenaultbecd6562014-12-03 05:22:35 +00003199// If we need to perform a logical operation on i1 values, we need to
3200// use vector comparisons since there is only one SCC register. Vector
3201// comparisions still write to a pair of SGPRs, so treat these as
3202// 64-bit comparisons. When legalizing SGPR copies, instructions
3203// resulting in the copies from SCC to these instructions will be
3204// moved to the VALU.
3205def : Pat <
3206 (i1 (and i1:$src0, i1:$src1)),
3207 (S_AND_B64 $src0, $src1)
3208>;
3209
3210def : Pat <
3211 (i1 (or i1:$src0, i1:$src1)),
3212 (S_OR_B64 $src0, $src1)
3213>;
3214
3215def : Pat <
3216 (i1 (xor i1:$src0, i1:$src1)),
3217 (S_XOR_B64 $src0, $src1)
3218>;
3219
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +00003220def : Pat <
3221 (f32 (sint_to_fp i1:$src)),
3222 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_NEG_ONE, $src)
3223>;
3224
3225def : Pat <
3226 (f32 (uint_to_fp i1:$src)),
3227 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_ONE, $src)
3228>;
3229
3230def : Pat <
3231 (f64 (sint_to_fp i1:$src)),
Matt Arsenaultbecd6562014-12-03 05:22:35 +00003232 (V_CVT_F64_I32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src))
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +00003233>;
3234
3235def : Pat <
3236 (f64 (uint_to_fp i1:$src)),
3237 (V_CVT_F64_U32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src))
3238>;
3239
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003240//===----------------------------------------------------------------------===//
Tom Stellardfb961692013-10-23 00:44:19 +00003241// Miscellaneous Patterns
3242//===----------------------------------------------------------------------===//
3243
3244def : Pat <
Tom Stellard81d871d2013-11-13 23:36:50 +00003245 (i32 (trunc i64:$a)),
3246 (EXTRACT_SUBREG $a, sub0)
3247>;
3248
Michel Danzerbf1a6412014-01-28 03:01:16 +00003249def : Pat <
3250 (i1 (trunc i32:$a)),
Matt Arsenault49dd4282014-09-15 17:15:02 +00003251 (V_CMP_EQ_I32_e64 (V_AND_B32_e64 (i32 1), $a), 1)
Michel Danzerbf1a6412014-01-28 03:01:16 +00003252>;
3253
Matt Arsenaulte306a322014-10-21 16:25:08 +00003254def : Pat <
Matt Arsenaultabd271b2015-02-05 06:05:13 +00003255 (i1 (trunc i64:$a)),
3256 (V_CMP_EQ_I32_e64 (V_AND_B32_e64 (i32 1),
3257 (EXTRACT_SUBREG $a, sub0)), 1)
3258>;
3259
3260def : Pat <
Matt Arsenaulte306a322014-10-21 16:25:08 +00003261 (i32 (bswap i32:$a)),
3262 (V_BFI_B32 (S_MOV_B32 0x00ff00ff),
3263 (V_ALIGNBIT_B32 $a, $a, 24),
3264 (V_ALIGNBIT_B32 $a, $a, 8))
3265>;
3266
Matt Arsenault477b17822014-12-12 02:30:29 +00003267def : Pat <
3268 (f32 (select i1:$src2, f32:$src1, f32:$src0)),
3269 (V_CNDMASK_B32_e64 $src0, $src1, $src2)
3270>;
3271
Tom Stellardfb961692013-10-23 00:44:19 +00003272//============================================================================//
Tom Stellardeac65dd2013-05-03 17:21:20 +00003273// Miscellaneous Optimization Patterns
3274//============================================================================//
3275
Matt Arsenault49dd4282014-09-15 17:15:02 +00003276def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e64>;
Tom Stellardeac65dd2013-05-03 17:21:20 +00003277
Marek Olsak5df00d62014-12-07 12:18:57 +00003278} // End isGCN predicate