blob: ec86cc89af615e09b896128fc5252188c18fe9f9 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
Michel Danzere9bb18b2013-02-14 19:03:25 +000014class InterpSlots {
15int P0 = 2;
16int P10 = 0;
17int P20 = 1;
18}
19def INTERP : InterpSlots;
20
21def InterpSlot : Operand<i32> {
22 let PrintMethod = "printInterpSlot";
23}
24
Michel Danzer6064f572014-01-27 07:20:44 +000025def SendMsgImm : Operand<i32> {
26 let PrintMethod = "printSendMsg";
27}
28
Eric Christopher7792e322015-01-30 23:24:40 +000029def isGCN : Predicate<"Subtarget->getGeneration() "
Tom Stellard6e1ee472013-10-29 16:37:28 +000030 ">= AMDGPUSubtarget::SOUTHERN_ISLANDS">;
Marek Olsak5df00d62014-12-07 12:18:57 +000031def isSICI : Predicate<
Eric Christopher7792e322015-01-30 23:24:40 +000032 "Subtarget->getGeneration() == AMDGPUSubtarget::SOUTHERN_ISLANDS ||"
33 "Subtarget->getGeneration() == AMDGPUSubtarget::SEA_ISLANDS"
Marek Olsak5df00d62014-12-07 12:18:57 +000034>;
Eric Christopher7792e322015-01-30 23:24:40 +000035def isCI : Predicate<"Subtarget->getGeneration() "
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000036 ">= AMDGPUSubtarget::SEA_ISLANDS">;
Marek Olsak58f61a82014-12-07 17:17:38 +000037def isVI : Predicate <
Eric Christopher7792e322015-01-30 23:24:40 +000038 "Subtarget->getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS"
Marek Olsak58f61a82014-12-07 17:17:38 +000039>;
Marek Olsak5df00d62014-12-07 12:18:57 +000040
Matt Arsenault3f981402014-09-15 15:41:53 +000041def HasFlatAddressSpace : Predicate<"Subtarget.hasFlatAddressSpace()">;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000042
Tom Stellard9d7ddd52014-11-14 14:08:00 +000043def SWaitMatchClass : AsmOperandClass {
44 let Name = "SWaitCnt";
45 let RenderMethod = "addImmOperands";
46 let ParserMethod = "parseSWaitCntOps";
47}
48
49def WAIT_FLAG : InstFlag<"printWaitFlag"> {
50 let ParserMatchClass = SWaitMatchClass;
51}
Tom Stellard75aadc22012-12-11 21:25:42 +000052
Marek Olsak5df00d62014-12-07 12:18:57 +000053let SubtargetPredicate = isGCN in {
Tom Stellard0e70de52014-05-16 20:56:45 +000054
Tom Stellard8d6d4492014-04-22 16:33:57 +000055//===----------------------------------------------------------------------===//
Tom Stellard3a35d8f2014-10-01 14:44:45 +000056// EXP Instructions
57//===----------------------------------------------------------------------===//
58
59defm EXP : EXP_m;
60
61//===----------------------------------------------------------------------===//
Tom Stellard8d6d4492014-04-22 16:33:57 +000062// SMRD Instructions
63//===----------------------------------------------------------------------===//
64
65let mayLoad = 1 in {
66
67// We are using the SGPR_32 and not the SReg_32 register class for 32-bit
68// SMRD instructions, because the SGPR_32 register class does not include M0
69// and writing to M0 from an SMRD instruction will hang the GPU.
Tom Stellard326d6ec2014-11-05 14:50:53 +000070defm S_LOAD_DWORD : SMRD_Helper <0x00, "s_load_dword", SReg_64, SGPR_32>;
71defm S_LOAD_DWORDX2 : SMRD_Helper <0x01, "s_load_dwordx2", SReg_64, SReg_64>;
72defm S_LOAD_DWORDX4 : SMRD_Helper <0x02, "s_load_dwordx4", SReg_64, SReg_128>;
73defm S_LOAD_DWORDX8 : SMRD_Helper <0x03, "s_load_dwordx8", SReg_64, SReg_256>;
74defm S_LOAD_DWORDX16 : SMRD_Helper <0x04, "s_load_dwordx16", SReg_64, SReg_512>;
Tom Stellard8d6d4492014-04-22 16:33:57 +000075
76defm S_BUFFER_LOAD_DWORD : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000077 0x08, "s_buffer_load_dword", SReg_128, SGPR_32
Tom Stellard8d6d4492014-04-22 16:33:57 +000078>;
79
80defm S_BUFFER_LOAD_DWORDX2 : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000081 0x09, "s_buffer_load_dwordx2", SReg_128, SReg_64
Tom Stellard8d6d4492014-04-22 16:33:57 +000082>;
83
84defm S_BUFFER_LOAD_DWORDX4 : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000085 0x0a, "s_buffer_load_dwordx4", SReg_128, SReg_128
Tom Stellard8d6d4492014-04-22 16:33:57 +000086>;
87
88defm S_BUFFER_LOAD_DWORDX8 : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000089 0x0b, "s_buffer_load_dwordx8", SReg_128, SReg_256
Tom Stellard8d6d4492014-04-22 16:33:57 +000090>;
91
92defm S_BUFFER_LOAD_DWORDX16 : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000093 0x0c, "s_buffer_load_dwordx16", SReg_128, SReg_512
Tom Stellard8d6d4492014-04-22 16:33:57 +000094>;
95
96} // mayLoad = 1
97
Tom Stellard326d6ec2014-11-05 14:50:53 +000098//def S_MEMTIME : SMRD_ <0x0000001e, "s_memtime", []>;
99//def S_DCACHE_INV : SMRD_ <0x0000001f, "s_dcache_inv", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000100
101//===----------------------------------------------------------------------===//
102// SOP1 Instructions
103//===----------------------------------------------------------------------===//
104
Christian Konig76edd4f2013-02-26 17:52:29 +0000105let isMoveImm = 1 in {
Marek Olsakb08604c2014-12-07 12:18:45 +0000106 let isReMaterializable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000107 defm S_MOV_B32 : SOP1_32 <sop1<0x03, 0x00>, "s_mov_b32", []>;
108 defm S_MOV_B64 : SOP1_64 <sop1<0x04, 0x01>, "s_mov_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000109 } // let isRematerializeable = 1
110
111 let Uses = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000112 defm S_CMOV_B32 : SOP1_32 <sop1<0x05, 0x02>, "s_cmov_b32", []>;
113 defm S_CMOV_B64 : SOP1_64 <sop1<0x06, 0x03>, "s_cmov_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000114 } // End Uses = [SCC]
Christian Konig76edd4f2013-02-26 17:52:29 +0000115} // End isMoveImm = 1
116
Marek Olsakb08604c2014-12-07 12:18:45 +0000117let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000118 defm S_NOT_B32 : SOP1_32 <sop1<0x07, 0x04>, "s_not_b32",
Marek Olsakb08604c2014-12-07 12:18:45 +0000119 [(set i32:$dst, (not i32:$src0))]
120 >;
Matt Arsenault2c335622014-04-09 07:16:16 +0000121
Marek Olsak5df00d62014-12-07 12:18:57 +0000122 defm S_NOT_B64 : SOP1_64 <sop1<0x08, 0x05>, "s_not_b64",
Marek Olsakb08604c2014-12-07 12:18:45 +0000123 [(set i64:$dst, (not i64:$src0))]
124 >;
Marek Olsak5df00d62014-12-07 12:18:57 +0000125 defm S_WQM_B32 : SOP1_32 <sop1<0x09, 0x06>, "s_wqm_b32", []>;
126 defm S_WQM_B64 : SOP1_64 <sop1<0x0a, 0x07>, "s_wqm_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000127} // End Defs = [SCC]
128
129
Marek Olsak5df00d62014-12-07 12:18:57 +0000130defm S_BREV_B32 : SOP1_32 <sop1<0x0b, 0x08>, "s_brev_b32",
Matt Arsenault43160e72014-06-18 17:13:57 +0000131 [(set i32:$dst, (AMDGPUbrev i32:$src0))]
132>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000133defm S_BREV_B64 : SOP1_64 <sop1<0x0c, 0x09>, "s_brev_b64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000134
Marek Olsakb08604c2014-12-07 12:18:45 +0000135let Defs = [SCC] in {
Tom Stellardce449ad2015-02-18 16:08:11 +0000136 defm S_BCNT0_I32_B32 : SOP1_32 <sop1<0x0d, 0x0a>, "s_bcnt0_i32_b32", []>;
137 defm S_BCNT0_I32_B64 : SOP1_32_64 <sop1<0x0e, 0x0b>, "s_bcnt0_i32_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000138 defm S_BCNT1_I32_B32 : SOP1_32 <sop1<0x0f, 0x0c>, "s_bcnt1_i32_b32",
Marek Olsakb08604c2014-12-07 12:18:45 +0000139 [(set i32:$dst, (ctpop i32:$src0))]
140 >;
Marek Olsak5df00d62014-12-07 12:18:57 +0000141 defm S_BCNT1_I32_B64 : SOP1_32_64 <sop1<0x10, 0x0d>, "s_bcnt1_i32_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000142} // End Defs = [SCC]
Matt Arsenault8333e432014-06-10 19:18:24 +0000143
Tom Stellardce449ad2015-02-18 16:08:11 +0000144defm S_FF0_I32_B32 : SOP1_32 <sop1<0x11, 0x0e>, "s_ff0_i32_b32", []>;
145defm S_FF0_I32_B64 : SOP1_32_64 <sop1<0x12, 0x0f>, "s_ff0_i32_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000146defm S_FF1_I32_B32 : SOP1_32 <sop1<0x13, 0x10>, "s_ff1_i32_b32",
Matt Arsenault295b86e2014-06-17 17:36:27 +0000147 [(set i32:$dst, (cttz_zero_undef i32:$src0))]
148>;
Tom Stellardce449ad2015-02-18 16:08:11 +0000149defm S_FF1_I32_B64 : SOP1_32_64 <sop1<0x14, 0x11>, "s_ff1_i32_b64", []>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000150
Marek Olsak5df00d62014-12-07 12:18:57 +0000151defm S_FLBIT_I32_B32 : SOP1_32 <sop1<0x15, 0x12>, "s_flbit_i32_b32",
Matt Arsenault85796012014-06-17 17:36:24 +0000152 [(set i32:$dst, (ctlz_zero_undef i32:$src0))]
153>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000154
Tom Stellardce449ad2015-02-18 16:08:11 +0000155defm S_FLBIT_I32_B64 : SOP1_32_64 <sop1<0x16, 0x13>, "s_flbit_i32_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000156defm S_FLBIT_I32 : SOP1_32 <sop1<0x17, 0x14>, "s_flbit_i32", []>;
Tom Stellardce449ad2015-02-18 16:08:11 +0000157defm S_FLBIT_I32_I64 : SOP1_32_64 <sop1<0x18, 0x15>, "s_flbit_i32_i64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000158defm S_SEXT_I32_I8 : SOP1_32 <sop1<0x19, 0x16>, "s_sext_i32_i8",
Matt Arsenault27cc9582014-04-18 01:53:18 +0000159 [(set i32:$dst, (sext_inreg i32:$src0, i8))]
160>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000161defm S_SEXT_I32_I16 : SOP1_32 <sop1<0x1a, 0x17>, "s_sext_i32_i16",
Matt Arsenault27cc9582014-04-18 01:53:18 +0000162 [(set i32:$dst, (sext_inreg i32:$src0, i16))]
163>;
Matt Arsenault5dbd5db2014-04-22 03:49:30 +0000164
Tom Stellardce449ad2015-02-18 16:08:11 +0000165defm S_BITSET0_B32 : SOP1_32 <sop1<0x1b, 0x18>, "s_bitset0_b32", []>;
166defm S_BITSET0_B64 : SOP1_64 <sop1<0x1c, 0x19>, "s_bitset0_b64", []>;
167defm S_BITSET1_B32 : SOP1_32 <sop1<0x1d, 0x1a>, "s_bitset1_b32", []>;
168defm S_BITSET1_B64 : SOP1_64 <sop1<0x1e, 0x1b>, "s_bitset1_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000169defm S_GETPC_B64 : SOP1_64_0 <sop1<0x1f, 0x1c>, "s_getpc_b64", []>;
170defm S_SETPC_B64 : SOP1_64 <sop1<0x20, 0x1d>, "s_setpc_b64", []>;
171defm S_SWAPPC_B64 : SOP1_64 <sop1<0x21, 0x1e>, "s_swappc_b64", []>;
172defm S_RFE_B64 : SOP1_64 <sop1<0x22, 0x1f>, "s_rfe_b64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000173
Marek Olsakb08604c2014-12-07 12:18:45 +0000174let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC, SCC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000175
Marek Olsak5df00d62014-12-07 12:18:57 +0000176defm S_AND_SAVEEXEC_B64 : SOP1_64 <sop1<0x24, 0x20>, "s_and_saveexec_b64", []>;
177defm S_OR_SAVEEXEC_B64 : SOP1_64 <sop1<0x25, 0x21>, "s_or_saveexec_b64", []>;
178defm S_XOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x26, 0x22>, "s_xor_saveexec_b64", []>;
179defm S_ANDN2_SAVEEXEC_B64 : SOP1_64 <sop1<0x27, 0x23>, "s_andn2_saveexec_b64", []>;
180defm S_ORN2_SAVEEXEC_B64 : SOP1_64 <sop1<0x28, 0x24>, "s_orn2_saveexec_b64", []>;
181defm S_NAND_SAVEEXEC_B64 : SOP1_64 <sop1<0x29, 0x25>, "s_nand_saveexec_b64", []>;
182defm S_NOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x2a, 0x26>, "s_nor_saveexec_b64", []>;
183defm S_XNOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x2b, 0x27>, "s_xnor_saveexec_b64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000184
Marek Olsakb08604c2014-12-07 12:18:45 +0000185} // End hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC, SCC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000186
Marek Olsak5df00d62014-12-07 12:18:57 +0000187defm S_QUADMASK_B32 : SOP1_32 <sop1<0x2c, 0x28>, "s_quadmask_b32", []>;
188defm S_QUADMASK_B64 : SOP1_64 <sop1<0x2d, 0x29>, "s_quadmask_b64", []>;
189defm S_MOVRELS_B32 : SOP1_32 <sop1<0x2e, 0x2a>, "s_movrels_b32", []>;
190defm S_MOVRELS_B64 : SOP1_64 <sop1<0x2f, 0x2b>, "s_movrels_b64", []>;
191defm S_MOVRELD_B32 : SOP1_32 <sop1<0x30, 0x2c>, "s_movreld_b32", []>;
192defm S_MOVRELD_B64 : SOP1_64 <sop1<0x31, 0x2d>, "s_movreld_b64", []>;
Tom Stellardce449ad2015-02-18 16:08:11 +0000193defm S_CBRANCH_JOIN : SOP1_1 <sop1<0x32, 0x2e>, "s_cbranch_join", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000194defm S_MOV_REGRD_B32 : SOP1_32 <sop1<0x33, 0x2f>, "s_mov_regrd_b32", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000195let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000196 defm S_ABS_I32 : SOP1_32 <sop1<0x34, 0x30>, "s_abs_i32", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000197} // End Defs = [SCC]
Marek Olsak5df00d62014-12-07 12:18:57 +0000198defm S_MOV_FED_B32 : SOP1_32 <sop1<0x35, 0x31>, "s_mov_fed_b32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000199
200//===----------------------------------------------------------------------===//
201// SOP2 Instructions
202//===----------------------------------------------------------------------===//
203
204let Defs = [SCC] in { // Carry out goes to SCC
205let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000206defm S_ADD_U32 : SOP2_32 <sop2<0x00>, "s_add_u32", []>;
207defm S_ADD_I32 : SOP2_32 <sop2<0x02>, "s_add_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000208 [(set i32:$dst, (add SSrc_32:$src0, SSrc_32:$src1))]
209>;
210} // End isCommutable = 1
211
Marek Olsak5df00d62014-12-07 12:18:57 +0000212defm S_SUB_U32 : SOP2_32 <sop2<0x01>, "s_sub_u32", []>;
213defm S_SUB_I32 : SOP2_32 <sop2<0x03>, "s_sub_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000214 [(set i32:$dst, (sub SSrc_32:$src0, SSrc_32:$src1))]
215>;
216
217let Uses = [SCC] in { // Carry in comes from SCC
218let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000219defm S_ADDC_U32 : SOP2_32 <sop2<0x04>, "s_addc_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000220 [(set i32:$dst, (adde (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
221} // End isCommutable = 1
222
Marek Olsak5df00d62014-12-07 12:18:57 +0000223defm S_SUBB_U32 : SOP2_32 <sop2<0x05>, "s_subb_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000224 [(set i32:$dst, (sube (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
225} // End Uses = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000226
Marek Olsak5df00d62014-12-07 12:18:57 +0000227defm S_MIN_I32 : SOP2_32 <sop2<0x06>, "s_min_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000228 [(set i32:$dst, (AMDGPUsmin i32:$src0, i32:$src1))]
229>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000230defm S_MIN_U32 : SOP2_32 <sop2<0x07>, "s_min_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000231 [(set i32:$dst, (AMDGPUumin i32:$src0, i32:$src1))]
232>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000233defm S_MAX_I32 : SOP2_32 <sop2<0x08>, "s_max_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000234 [(set i32:$dst, (AMDGPUsmax i32:$src0, i32:$src1))]
235>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000236defm S_MAX_U32 : SOP2_32 <sop2<0x09>, "s_max_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000237 [(set i32:$dst, (AMDGPUumax i32:$src0, i32:$src1))]
238>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000239} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000240
Marek Olsak5df00d62014-12-07 12:18:57 +0000241defm S_CSELECT_B32 : SOP2_SELECT_32 <sop2<0x0a>, "s_cselect_b32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000242
Marek Olsakb08604c2014-12-07 12:18:45 +0000243let Uses = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000244 defm S_CSELECT_B64 : SOP2_64 <sop2<0x0b>, "s_cselect_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000245} // End Uses = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000246
Marek Olsakb08604c2014-12-07 12:18:45 +0000247let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000248defm S_AND_B32 : SOP2_32 <sop2<0x0e, 0x0c>, "s_and_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000249 [(set i32:$dst, (and i32:$src0, i32:$src1))]
250>;
251
Marek Olsak5df00d62014-12-07 12:18:57 +0000252defm S_AND_B64 : SOP2_64 <sop2<0x0f, 0x0d>, "s_and_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000253 [(set i64:$dst, (and i64:$src0, i64:$src1))]
254>;
255
Marek Olsak5df00d62014-12-07 12:18:57 +0000256defm S_OR_B32 : SOP2_32 <sop2<0x10, 0x0e>, "s_or_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000257 [(set i32:$dst, (or i32:$src0, i32:$src1))]
258>;
259
Marek Olsak5df00d62014-12-07 12:18:57 +0000260defm S_OR_B64 : SOP2_64 <sop2<0x11, 0x0f>, "s_or_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000261 [(set i64:$dst, (or i64:$src0, i64:$src1))]
262>;
263
Marek Olsak5df00d62014-12-07 12:18:57 +0000264defm S_XOR_B32 : SOP2_32 <sop2<0x12, 0x10>, "s_xor_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000265 [(set i32:$dst, (xor i32:$src0, i32:$src1))]
266>;
267
Marek Olsak5df00d62014-12-07 12:18:57 +0000268defm S_XOR_B64 : SOP2_64 <sop2<0x13, 0x11>, "s_xor_b64",
Tom Stellard58ac7442014-04-29 23:12:48 +0000269 [(set i64:$dst, (xor i64:$src0, i64:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000270>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000271defm S_ANDN2_B32 : SOP2_32 <sop2<0x14, 0x12>, "s_andn2_b32", []>;
272defm S_ANDN2_B64 : SOP2_64 <sop2<0x15, 0x13>, "s_andn2_b64", []>;
273defm S_ORN2_B32 : SOP2_32 <sop2<0x16, 0x14>, "s_orn2_b32", []>;
274defm S_ORN2_B64 : SOP2_64 <sop2<0x17, 0x15>, "s_orn2_b64", []>;
275defm S_NAND_B32 : SOP2_32 <sop2<0x18, 0x16>, "s_nand_b32", []>;
276defm S_NAND_B64 : SOP2_64 <sop2<0x19, 0x17>, "s_nand_b64", []>;
277defm S_NOR_B32 : SOP2_32 <sop2<0x1a, 0x18>, "s_nor_b32", []>;
278defm S_NOR_B64 : SOP2_64 <sop2<0x1b, 0x19>, "s_nor_b64", []>;
279defm S_XNOR_B32 : SOP2_32 <sop2<0x1c, 0x1a>, "s_xnor_b32", []>;
280defm S_XNOR_B64 : SOP2_64 <sop2<0x1d, 0x1b>, "s_xnor_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000281} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000282
283// Use added complexity so these patterns are preferred to the VALU patterns.
284let AddedComplexity = 1 in {
Marek Olsakb08604c2014-12-07 12:18:45 +0000285let Defs = [SCC] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000286
Marek Olsak5df00d62014-12-07 12:18:57 +0000287defm S_LSHL_B32 : SOP2_32 <sop2<0x1e, 0x1c>, "s_lshl_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000288 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
289>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000290defm S_LSHL_B64 : SOP2_64_32 <sop2<0x1f, 0x1d>, "s_lshl_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000291 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
292>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000293defm S_LSHR_B32 : SOP2_32 <sop2<0x20, 0x1e>, "s_lshr_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000294 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
295>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000296defm S_LSHR_B64 : SOP2_64_32 <sop2<0x21, 0x1f>, "s_lshr_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000297 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
298>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000299defm S_ASHR_I32 : SOP2_32 <sop2<0x22, 0x20>, "s_ashr_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000300 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
301>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000302defm S_ASHR_I64 : SOP2_64_32 <sop2<0x23, 0x21>, "s_ashr_i64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000303 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
304>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000305} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000306
Marek Olsak5df00d62014-12-07 12:18:57 +0000307defm S_BFM_B32 : SOP2_32 <sop2<0x24, 0x22>, "s_bfm_b32", []>;
308defm S_BFM_B64 : SOP2_64 <sop2<0x25, 0x23>, "s_bfm_b64", []>;
309defm S_MUL_I32 : SOP2_32 <sop2<0x26, 0x24>, "s_mul_i32",
Matt Arsenault869cd072014-09-03 23:24:35 +0000310 [(set i32:$dst, (mul i32:$src0, i32:$src1))]
311>;
312
313} // End AddedComplexity = 1
314
Marek Olsakb08604c2014-12-07 12:18:45 +0000315let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000316defm S_BFE_U32 : SOP2_32 <sop2<0x27, 0x25>, "s_bfe_u32", []>;
317defm S_BFE_I32 : SOP2_32 <sop2<0x28, 0x26>, "s_bfe_i32", []>;
318defm S_BFE_U64 : SOP2_64 <sop2<0x29, 0x27>, "s_bfe_u64", []>;
319defm S_BFE_I64 : SOP2_64_32 <sop2<0x2a, 0x28>, "s_bfe_i64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000320} // End Defs = [SCC]
321
Tom Stellard0c0008c2015-02-18 16:08:13 +0000322let sdst = 0 in {
323defm S_CBRANCH_G_FORK : SOP2_m <
324 sop2<0x2b, 0x29>, "s_cbranch_g_fork", (outs),
325 (ins SReg_64:$src0, SReg_64:$src1), "s_cbranch_g_fork $src0, $src1", []
326>;
327}
328
Marek Olsakb08604c2014-12-07 12:18:45 +0000329let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000330defm S_ABSDIFF_I32 : SOP2_32 <sop2<0x2c, 0x2a>, "s_absdiff_i32", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000331} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000332
333//===----------------------------------------------------------------------===//
334// SOPC Instructions
335//===----------------------------------------------------------------------===//
336
Tom Stellard326d6ec2014-11-05 14:50:53 +0000337def S_CMP_EQ_I32 : SOPC_32 <0x00000000, "s_cmp_eq_i32">;
338def S_CMP_LG_I32 : SOPC_32 <0x00000001, "s_cmp_lg_i32">;
339def S_CMP_GT_I32 : SOPC_32 <0x00000002, "s_cmp_gt_i32">;
340def S_CMP_GE_I32 : SOPC_32 <0x00000003, "s_cmp_ge_i32">;
341def S_CMP_LT_I32 : SOPC_32 <0x00000004, "s_cmp_lt_i32">;
342def S_CMP_LE_I32 : SOPC_32 <0x00000005, "s_cmp_le_i32">;
343def S_CMP_EQ_U32 : SOPC_32 <0x00000006, "s_cmp_eq_u32">;
344def S_CMP_LG_U32 : SOPC_32 <0x00000007, "s_cmp_lg_u32">;
345def S_CMP_GT_U32 : SOPC_32 <0x00000008, "s_cmp_gt_u32">;
346def S_CMP_GE_U32 : SOPC_32 <0x00000009, "s_cmp_ge_u32">;
347def S_CMP_LT_U32 : SOPC_32 <0x0000000a, "s_cmp_lt_u32">;
348def S_CMP_LE_U32 : SOPC_32 <0x0000000b, "s_cmp_le_u32">;
349////def S_BITCMP0_B32 : SOPC_BITCMP0 <0x0000000c, "s_bitcmp0_b32", []>;
350////def S_BITCMP1_B32 : SOPC_BITCMP1 <0x0000000d, "s_bitcmp1_b32", []>;
351////def S_BITCMP0_B64 : SOPC_BITCMP0 <0x0000000e, "s_bitcmp0_b64", []>;
352////def S_BITCMP1_B64 : SOPC_BITCMP1 <0x0000000f, "s_bitcmp1_b64", []>;
353//def S_SETVSKIP : SOPC_ <0x00000010, "s_setvskip", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000354
355//===----------------------------------------------------------------------===//
356// SOPK Instructions
357//===----------------------------------------------------------------------===//
358
Tom Stellarde63d5ed2014-11-14 20:43:28 +0000359let isReMaterializable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000360defm S_MOVK_I32 : SOPK_32 <sopk<0x00>, "s_movk_i32", []>;
Tom Stellarde63d5ed2014-11-14 20:43:28 +0000361} // End isReMaterializable = 1
Marek Olsak5df00d62014-12-07 12:18:57 +0000362let Uses = [SCC] in {
363 defm S_CMOVK_I32 : SOPK_32 <sopk<0x02, 0x01>, "s_cmovk_i32", []>;
364}
365
366let isCompare = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000367
368/*
369This instruction is disabled for now until we can figure out how to teach
370the instruction selector to correctly use the S_CMP* vs V_CMP*
371instructions.
372
373When this instruction is enabled the code generator sometimes produces this
374invalid sequence:
375
376SCC = S_CMPK_EQ_I32 SGPR0, imm
377VCC = COPY SCC
378VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
379
Marek Olsak5df00d62014-12-07 12:18:57 +0000380defm S_CMPK_EQ_I32 : SOPK_SCC <sopk<0x03, 0x02>, "s_cmpk_eq_i32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000381 [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000382>;
383*/
384
Marek Olsak5df00d62014-12-07 12:18:57 +0000385defm S_CMPK_LG_I32 : SOPK_SCC <sopk<0x04, 0x03>, "s_cmpk_lg_i32", []>;
386defm S_CMPK_GT_I32 : SOPK_SCC <sopk<0x05, 0x04>, "s_cmpk_gt_i32", []>;
387defm S_CMPK_GE_I32 : SOPK_SCC <sopk<0x06, 0x05>, "s_cmpk_ge_i32", []>;
388defm S_CMPK_LT_I32 : SOPK_SCC <sopk<0x07, 0x06>, "s_cmpk_lt_i32", []>;
389defm S_CMPK_LE_I32 : SOPK_SCC <sopk<0x08, 0x07>, "s_cmpk_le_i32", []>;
390defm S_CMPK_EQ_U32 : SOPK_SCC <sopk<0x09, 0x08>, "s_cmpk_eq_u32", []>;
391defm S_CMPK_LG_U32 : SOPK_SCC <sopk<0x0a, 0x09>, "s_cmpk_lg_u32", []>;
392defm S_CMPK_GT_U32 : SOPK_SCC <sopk<0x0b, 0x0a>, "s_cmpk_gt_u32", []>;
393defm S_CMPK_GE_U32 : SOPK_SCC <sopk<0x0c, 0x0b>, "s_cmpk_ge_u32", []>;
394defm S_CMPK_LT_U32 : SOPK_SCC <sopk<0x0d, 0x0c>, "s_cmpk_lt_u32", []>;
395defm S_CMPK_LE_U32 : SOPK_SCC <sopk<0x0e, 0x0d>, "s_cmpk_le_u32", []>;
396} // End isCompare = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000397
Marek Olsak5df00d62014-12-07 12:18:57 +0000398let isCommutable = 1 in {
399 let Defs = [SCC], isCommutable = 1 in {
400 defm S_ADDK_I32 : SOPK_32 <sopk<0x0f, 0x0e>, "s_addk_i32", []>;
401 }
402 defm S_MULK_I32 : SOPK_32 <sopk<0x10, 0x0f>, "s_mulk_i32", []>;
Matt Arsenault3383eec2013-11-14 22:32:49 +0000403}
404
Marek Olsak5df00d62014-12-07 12:18:57 +0000405//defm S_CBRANCH_I_FORK : SOPK_ <sopk<0x11, 0x10>, "s_cbranch_i_fork", []>;
406defm S_GETREG_B32 : SOPK_32 <sopk<0x12, 0x11>, "s_getreg_b32", []>;
407defm S_SETREG_B32 : SOPK_32 <sopk<0x13, 0x12>, "s_setreg_b32", []>;
408defm S_GETREG_REGRD_B32 : SOPK_32 <sopk<0x14, 0x13>, "s_getreg_regrd_b32", []>;
409//defm S_SETREG_IMM32_B32 : SOPK_32 <sopk<0x15, 0x14>, "s_setreg_imm32_b32", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000410
Tom Stellard8d6d4492014-04-22 16:33:57 +0000411//===----------------------------------------------------------------------===//
412// SOPP Instructions
413//===----------------------------------------------------------------------===//
414
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000415def S_NOP : SOPP <0x00000000, (ins i16imm:$simm16), "s_nop $simm16">;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000416
417let isTerminator = 1 in {
418
Tom Stellard326d6ec2014-11-05 14:50:53 +0000419def S_ENDPGM : SOPP <0x00000001, (ins), "s_endpgm",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000420 [(IL_retflag)]> {
Tom Stellarde08fe682014-07-21 14:01:05 +0000421 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000422 let isBarrier = 1;
423 let hasCtrlDep = 1;
424}
425
426let isBranch = 1 in {
427def S_BRANCH : SOPP <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000428 0x00000002, (ins sopp_brtarget:$simm16), "s_branch $simm16",
Tom Stellarde08fe682014-07-21 14:01:05 +0000429 [(br bb:$simm16)]> {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000430 let isBarrier = 1;
431}
432
433let DisableEncoding = "$scc" in {
434def S_CBRANCH_SCC0 : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000435 0x00000004, (ins sopp_brtarget:$simm16, SCCReg:$scc),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000436 "s_cbranch_scc0 $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000437>;
438def S_CBRANCH_SCC1 : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000439 0x00000005, (ins sopp_brtarget:$simm16, SCCReg:$scc),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000440 "s_cbranch_scc1 $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000441>;
442} // End DisableEncoding = "$scc"
443
444def S_CBRANCH_VCCZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000445 0x00000006, (ins sopp_brtarget:$simm16, VCCReg:$vcc),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000446 "s_cbranch_vccz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000447>;
448def S_CBRANCH_VCCNZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000449 0x00000007, (ins sopp_brtarget:$simm16, VCCReg:$vcc),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000450 "s_cbranch_vccnz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000451>;
452
453let DisableEncoding = "$exec" in {
454def S_CBRANCH_EXECZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000455 0x00000008, (ins sopp_brtarget:$simm16, EXECReg:$exec),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000456 "s_cbranch_execz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000457>;
458def S_CBRANCH_EXECNZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000459 0x00000009, (ins sopp_brtarget:$simm16, EXECReg:$exec),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000460 "s_cbranch_execnz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000461>;
462} // End DisableEncoding = "$exec"
463
464
465} // End isBranch = 1
466} // End isTerminator = 1
467
468let hasSideEffects = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000469def S_BARRIER : SOPP <0x0000000a, (ins), "s_barrier",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000470 [(int_AMDGPU_barrier_local)]
471> {
Tom Stellarde08fe682014-07-21 14:01:05 +0000472 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000473 let isBarrier = 1;
474 let hasCtrlDep = 1;
475 let mayLoad = 1;
476 let mayStore = 1;
477}
478
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000479def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "s_waitcnt $simm16">;
480def S_SETHALT : SOPP <0x0000000d, (ins i16imm:$simm16), "s_sethalt $simm16">;
481def S_SLEEP : SOPP <0x0000000e, (ins i16imm:$simm16), "s_sleep $simm16">;
482def S_SETPRIO : SOPP <0x0000000f, (ins i16imm:$sim16), "s_setprio $sim16">;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000483
484let Uses = [EXEC] in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000485 def S_SENDMSG : SOPP <0x00000010, (ins SendMsgImm:$simm16, M0Reg:$m0), "s_sendmsg $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000486 [(int_SI_sendmsg imm:$simm16, M0Reg:$m0)]
487 > {
488 let DisableEncoding = "$m0";
489 }
490} // End Uses = [EXEC]
491
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000492def S_SENDMSGHALT : SOPP <0x00000011, (ins i16imm:$simm16), "s_sendmsghalt $simm16">;
493def S_TRAP : SOPP <0x00000012, (ins i16imm:$simm16), "s_trap $simm16">;
494def S_ICACHE_INV : SOPP <0x00000013, (ins), "s_icache_inv"> {
495 let simm16 = 0;
496}
497def S_INCPERFLEVEL : SOPP <0x00000014, (ins i16imm:$simm16), "s_incperflevel $simm16">;
498def S_DECPERFLEVEL : SOPP <0x00000015, (ins i16imm:$simm16), "s_decperflevel $simm16">;
499def S_TTRACEDATA : SOPP <0x00000016, (ins), "s_ttracedata"> {
500 let simm16 = 0;
501}
Tom Stellard8d6d4492014-04-22 16:33:57 +0000502} // End hasSideEffects
503
504//===----------------------------------------------------------------------===//
505// VOPC Instructions
506//===----------------------------------------------------------------------===//
507
Christian Konig76edd4f2013-02-26 17:52:29 +0000508let isCompare = 1 in {
509
Marek Olsak5df00d62014-12-07 12:18:57 +0000510defm V_CMP_F_F32 : VOPC_F32 <vopc<0x0, 0x40>, "v_cmp_f_f32">;
511defm V_CMP_LT_F32 : VOPC_F32 <vopc<0x1, 0x41>, "v_cmp_lt_f32", COND_OLT>;
512defm V_CMP_EQ_F32 : VOPC_F32 <vopc<0x2, 0x42>, "v_cmp_eq_f32", COND_OEQ>;
513defm V_CMP_LE_F32 : VOPC_F32 <vopc<0x3, 0x43>, "v_cmp_le_f32", COND_OLE>;
514defm V_CMP_GT_F32 : VOPC_F32 <vopc<0x4, 0x44>, "v_cmp_gt_f32", COND_OGT>;
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000515defm V_CMP_LG_F32 : VOPC_F32 <vopc<0x5, 0x45>, "v_cmp_lg_f32", COND_ONE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000516defm V_CMP_GE_F32 : VOPC_F32 <vopc<0x6, 0x46>, "v_cmp_ge_f32", COND_OGE>;
517defm V_CMP_O_F32 : VOPC_F32 <vopc<0x7, 0x47>, "v_cmp_o_f32", COND_O>;
518defm V_CMP_U_F32 : VOPC_F32 <vopc<0x8, 0x48>, "v_cmp_u_f32", COND_UO>;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000519defm V_CMP_NGE_F32 : VOPC_F32 <vopc<0x9, 0x49>, "v_cmp_nge_f32", COND_ULT>;
Matt Arsenault58d502f2014-12-11 22:15:43 +0000520defm V_CMP_NLG_F32 : VOPC_F32 <vopc<0xa, 0x4a>, "v_cmp_nlg_f32", COND_UEQ>;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000521defm V_CMP_NGT_F32 : VOPC_F32 <vopc<0xb, 0x4b>, "v_cmp_ngt_f32", COND_ULE>;
522defm V_CMP_NLE_F32 : VOPC_F32 <vopc<0xc, 0x4c>, "v_cmp_nle_f32", COND_UGT>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000523defm V_CMP_NEQ_F32 : VOPC_F32 <vopc<0xd, 0x4d>, "v_cmp_neq_f32", COND_UNE>;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000524defm V_CMP_NLT_F32 : VOPC_F32 <vopc<0xe, 0x4e>, "v_cmp_nlt_f32", COND_UGE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000525defm V_CMP_TRU_F32 : VOPC_F32 <vopc<0xf, 0x4f>, "v_cmp_tru_f32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000526
Matt Arsenault520e7c42014-06-18 16:53:48 +0000527let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000528
Marek Olsak5df00d62014-12-07 12:18:57 +0000529defm V_CMPX_F_F32 : VOPCX_F32 <vopc<0x10, 0x50>, "v_cmpx_f_f32">;
530defm V_CMPX_LT_F32 : VOPCX_F32 <vopc<0x11, 0x51>, "v_cmpx_lt_f32">;
531defm V_CMPX_EQ_F32 : VOPCX_F32 <vopc<0x12, 0x52>, "v_cmpx_eq_f32">;
532defm V_CMPX_LE_F32 : VOPCX_F32 <vopc<0x13, 0x53>, "v_cmpx_le_f32">;
533defm V_CMPX_GT_F32 : VOPCX_F32 <vopc<0x14, 0x54>, "v_cmpx_gt_f32">;
534defm V_CMPX_LG_F32 : VOPCX_F32 <vopc<0x15, 0x55>, "v_cmpx_lg_f32">;
535defm V_CMPX_GE_F32 : VOPCX_F32 <vopc<0x16, 0x56>, "v_cmpx_ge_f32">;
536defm V_CMPX_O_F32 : VOPCX_F32 <vopc<0x17, 0x57>, "v_cmpx_o_f32">;
537defm V_CMPX_U_F32 : VOPCX_F32 <vopc<0x18, 0x58>, "v_cmpx_u_f32">;
538defm V_CMPX_NGE_F32 : VOPCX_F32 <vopc<0x19, 0x59>, "v_cmpx_nge_f32">;
539defm V_CMPX_NLG_F32 : VOPCX_F32 <vopc<0x1a, 0x5a>, "v_cmpx_nlg_f32">;
540defm V_CMPX_NGT_F32 : VOPCX_F32 <vopc<0x1b, 0x5b>, "v_cmpx_ngt_f32">;
541defm V_CMPX_NLE_F32 : VOPCX_F32 <vopc<0x1c, 0x5c>, "v_cmpx_nle_f32">;
542defm V_CMPX_NEQ_F32 : VOPCX_F32 <vopc<0x1d, 0x5d>, "v_cmpx_neq_f32">;
543defm V_CMPX_NLT_F32 : VOPCX_F32 <vopc<0x1e, 0x5e>, "v_cmpx_nlt_f32">;
544defm V_CMPX_TRU_F32 : VOPCX_F32 <vopc<0x1f, 0x5f>, "v_cmpx_tru_f32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000545
Matt Arsenault520e7c42014-06-18 16:53:48 +0000546} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000547
Marek Olsak5df00d62014-12-07 12:18:57 +0000548defm V_CMP_F_F64 : VOPC_F64 <vopc<0x20, 0x60>, "v_cmp_f_f64">;
549defm V_CMP_LT_F64 : VOPC_F64 <vopc<0x21, 0x61>, "v_cmp_lt_f64", COND_OLT>;
550defm V_CMP_EQ_F64 : VOPC_F64 <vopc<0x22, 0x62>, "v_cmp_eq_f64", COND_OEQ>;
551defm V_CMP_LE_F64 : VOPC_F64 <vopc<0x23, 0x63>, "v_cmp_le_f64", COND_OLE>;
552defm V_CMP_GT_F64 : VOPC_F64 <vopc<0x24, 0x64>, "v_cmp_gt_f64", COND_OGT>;
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000553defm V_CMP_LG_F64 : VOPC_F64 <vopc<0x25, 0x65>, "v_cmp_lg_f64", COND_ONE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000554defm V_CMP_GE_F64 : VOPC_F64 <vopc<0x26, 0x66>, "v_cmp_ge_f64", COND_OGE>;
555defm V_CMP_O_F64 : VOPC_F64 <vopc<0x27, 0x67>, "v_cmp_o_f64", COND_O>;
556defm V_CMP_U_F64 : VOPC_F64 <vopc<0x28, 0x68>, "v_cmp_u_f64", COND_UO>;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000557defm V_CMP_NGE_F64 : VOPC_F64 <vopc<0x29, 0x69>, "v_cmp_nge_f64", COND_ULT>;
Matt Arsenault58d502f2014-12-11 22:15:43 +0000558defm V_CMP_NLG_F64 : VOPC_F64 <vopc<0x2a, 0x6a>, "v_cmp_nlg_f64", COND_UEQ>;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000559defm V_CMP_NGT_F64 : VOPC_F64 <vopc<0x2b, 0x6b>, "v_cmp_ngt_f64", COND_ULE>;
560defm V_CMP_NLE_F64 : VOPC_F64 <vopc<0x2c, 0x6c>, "v_cmp_nle_f64", COND_UGT>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000561defm V_CMP_NEQ_F64 : VOPC_F64 <vopc<0x2d, 0x6d>, "v_cmp_neq_f64", COND_UNE>;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000562defm V_CMP_NLT_F64 : VOPC_F64 <vopc<0x2e, 0x6e>, "v_cmp_nlt_f64", COND_UGE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000563defm V_CMP_TRU_F64 : VOPC_F64 <vopc<0x2f, 0x6f>, "v_cmp_tru_f64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000564
Matt Arsenault520e7c42014-06-18 16:53:48 +0000565let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000566
Marek Olsak5df00d62014-12-07 12:18:57 +0000567defm V_CMPX_F_F64 : VOPCX_F64 <vopc<0x30, 0x70>, "v_cmpx_f_f64">;
568defm V_CMPX_LT_F64 : VOPCX_F64 <vopc<0x31, 0x71>, "v_cmpx_lt_f64">;
569defm V_CMPX_EQ_F64 : VOPCX_F64 <vopc<0x32, 0x72>, "v_cmpx_eq_f64">;
570defm V_CMPX_LE_F64 : VOPCX_F64 <vopc<0x33, 0x73>, "v_cmpx_le_f64">;
571defm V_CMPX_GT_F64 : VOPCX_F64 <vopc<0x34, 0x74>, "v_cmpx_gt_f64">;
572defm V_CMPX_LG_F64 : VOPCX_F64 <vopc<0x35, 0x75>, "v_cmpx_lg_f64">;
573defm V_CMPX_GE_F64 : VOPCX_F64 <vopc<0x36, 0x76>, "v_cmpx_ge_f64">;
574defm V_CMPX_O_F64 : VOPCX_F64 <vopc<0x37, 0x77>, "v_cmpx_o_f64">;
575defm V_CMPX_U_F64 : VOPCX_F64 <vopc<0x38, 0x78>, "v_cmpx_u_f64">;
576defm V_CMPX_NGE_F64 : VOPCX_F64 <vopc<0x39, 0x79>, "v_cmpx_nge_f64">;
577defm V_CMPX_NLG_F64 : VOPCX_F64 <vopc<0x3a, 0x7a>, "v_cmpx_nlg_f64">;
578defm V_CMPX_NGT_F64 : VOPCX_F64 <vopc<0x3b, 0x7b>, "v_cmpx_ngt_f64">;
579defm V_CMPX_NLE_F64 : VOPCX_F64 <vopc<0x3c, 0x7c>, "v_cmpx_nle_f64">;
580defm V_CMPX_NEQ_F64 : VOPCX_F64 <vopc<0x3d, 0x7d>, "v_cmpx_neq_f64">;
581defm V_CMPX_NLT_F64 : VOPCX_F64 <vopc<0x3e, 0x7e>, "v_cmpx_nlt_f64">;
582defm V_CMPX_TRU_F64 : VOPCX_F64 <vopc<0x3f, 0x7f>, "v_cmpx_tru_f64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000583
Matt Arsenault520e7c42014-06-18 16:53:48 +0000584} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000585
Marek Olsak5df00d62014-12-07 12:18:57 +0000586let SubtargetPredicate = isSICI in {
587
Tom Stellard326d6ec2014-11-05 14:50:53 +0000588defm V_CMPS_F_F32 : VOPC_F32 <vopc<0x40>, "v_cmps_f_f32">;
589defm V_CMPS_LT_F32 : VOPC_F32 <vopc<0x41>, "v_cmps_lt_f32">;
590defm V_CMPS_EQ_F32 : VOPC_F32 <vopc<0x42>, "v_cmps_eq_f32">;
591defm V_CMPS_LE_F32 : VOPC_F32 <vopc<0x43>, "v_cmps_le_f32">;
592defm V_CMPS_GT_F32 : VOPC_F32 <vopc<0x44>, "v_cmps_gt_f32">;
593defm V_CMPS_LG_F32 : VOPC_F32 <vopc<0x45>, "v_cmps_lg_f32">;
594defm V_CMPS_GE_F32 : VOPC_F32 <vopc<0x46>, "v_cmps_ge_f32">;
595defm V_CMPS_O_F32 : VOPC_F32 <vopc<0x47>, "v_cmps_o_f32">;
596defm V_CMPS_U_F32 : VOPC_F32 <vopc<0x48>, "v_cmps_u_f32">;
597defm V_CMPS_NGE_F32 : VOPC_F32 <vopc<0x49>, "v_cmps_nge_f32">;
598defm V_CMPS_NLG_F32 : VOPC_F32 <vopc<0x4a>, "v_cmps_nlg_f32">;
599defm V_CMPS_NGT_F32 : VOPC_F32 <vopc<0x4b>, "v_cmps_ngt_f32">;
600defm V_CMPS_NLE_F32 : VOPC_F32 <vopc<0x4c>, "v_cmps_nle_f32">;
601defm V_CMPS_NEQ_F32 : VOPC_F32 <vopc<0x4d>, "v_cmps_neq_f32">;
602defm V_CMPS_NLT_F32 : VOPC_F32 <vopc<0x4e>, "v_cmps_nlt_f32">;
603defm V_CMPS_TRU_F32 : VOPC_F32 <vopc<0x4f>, "v_cmps_tru_f32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000604
Matt Arsenault520e7c42014-06-18 16:53:48 +0000605let hasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +0000606
Tom Stellard326d6ec2014-11-05 14:50:53 +0000607defm V_CMPSX_F_F32 : VOPCX_F32 <vopc<0x50>, "v_cmpsx_f_f32">;
608defm V_CMPSX_LT_F32 : VOPCX_F32 <vopc<0x51>, "v_cmpsx_lt_f32">;
609defm V_CMPSX_EQ_F32 : VOPCX_F32 <vopc<0x52>, "v_cmpsx_eq_f32">;
610defm V_CMPSX_LE_F32 : VOPCX_F32 <vopc<0x53>, "v_cmpsx_le_f32">;
611defm V_CMPSX_GT_F32 : VOPCX_F32 <vopc<0x54>, "v_cmpsx_gt_f32">;
612defm V_CMPSX_LG_F32 : VOPCX_F32 <vopc<0x55>, "v_cmpsx_lg_f32">;
613defm V_CMPSX_GE_F32 : VOPCX_F32 <vopc<0x56>, "v_cmpsx_ge_f32">;
614defm V_CMPSX_O_F32 : VOPCX_F32 <vopc<0x57>, "v_cmpsx_o_f32">;
615defm V_CMPSX_U_F32 : VOPCX_F32 <vopc<0x58>, "v_cmpsx_u_f32">;
616defm V_CMPSX_NGE_F32 : VOPCX_F32 <vopc<0x59>, "v_cmpsx_nge_f32">;
617defm V_CMPSX_NLG_F32 : VOPCX_F32 <vopc<0x5a>, "v_cmpsx_nlg_f32">;
618defm V_CMPSX_NGT_F32 : VOPCX_F32 <vopc<0x5b>, "v_cmpsx_ngt_f32">;
619defm V_CMPSX_NLE_F32 : VOPCX_F32 <vopc<0x5c>, "v_cmpsx_nle_f32">;
620defm V_CMPSX_NEQ_F32 : VOPCX_F32 <vopc<0x5d>, "v_cmpsx_neq_f32">;
621defm V_CMPSX_NLT_F32 : VOPCX_F32 <vopc<0x5e>, "v_cmpsx_nlt_f32">;
622defm V_CMPSX_TRU_F32 : VOPCX_F32 <vopc<0x5f>, "v_cmpsx_tru_f32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000623
Matt Arsenault520e7c42014-06-18 16:53:48 +0000624} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000625
Tom Stellard326d6ec2014-11-05 14:50:53 +0000626defm V_CMPS_F_F64 : VOPC_F64 <vopc<0x60>, "v_cmps_f_f64">;
627defm V_CMPS_LT_F64 : VOPC_F64 <vopc<0x61>, "v_cmps_lt_f64">;
628defm V_CMPS_EQ_F64 : VOPC_F64 <vopc<0x62>, "v_cmps_eq_f64">;
629defm V_CMPS_LE_F64 : VOPC_F64 <vopc<0x63>, "v_cmps_le_f64">;
630defm V_CMPS_GT_F64 : VOPC_F64 <vopc<0x64>, "v_cmps_gt_f64">;
631defm V_CMPS_LG_F64 : VOPC_F64 <vopc<0x65>, "v_cmps_lg_f64">;
632defm V_CMPS_GE_F64 : VOPC_F64 <vopc<0x66>, "v_cmps_ge_f64">;
633defm V_CMPS_O_F64 : VOPC_F64 <vopc<0x67>, "v_cmps_o_f64">;
634defm V_CMPS_U_F64 : VOPC_F64 <vopc<0x68>, "v_cmps_u_f64">;
635defm V_CMPS_NGE_F64 : VOPC_F64 <vopc<0x69>, "v_cmps_nge_f64">;
636defm V_CMPS_NLG_F64 : VOPC_F64 <vopc<0x6a>, "v_cmps_nlg_f64">;
637defm V_CMPS_NGT_F64 : VOPC_F64 <vopc<0x6b>, "v_cmps_ngt_f64">;
638defm V_CMPS_NLE_F64 : VOPC_F64 <vopc<0x6c>, "v_cmps_nle_f64">;
639defm V_CMPS_NEQ_F64 : VOPC_F64 <vopc<0x6d>, "v_cmps_neq_f64">;
640defm V_CMPS_NLT_F64 : VOPC_F64 <vopc<0x6e>, "v_cmps_nlt_f64">;
641defm V_CMPS_TRU_F64 : VOPC_F64 <vopc<0x6f>, "v_cmps_tru_f64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000642
643let hasSideEffects = 1, Defs = [EXEC] in {
644
Tom Stellard326d6ec2014-11-05 14:50:53 +0000645defm V_CMPSX_F_F64 : VOPC_F64 <vopc<0x70>, "v_cmpsx_f_f64">;
646defm V_CMPSX_LT_F64 : VOPC_F64 <vopc<0x71>, "v_cmpsx_lt_f64">;
647defm V_CMPSX_EQ_F64 : VOPC_F64 <vopc<0x72>, "v_cmpsx_eq_f64">;
648defm V_CMPSX_LE_F64 : VOPC_F64 <vopc<0x73>, "v_cmpsx_le_f64">;
649defm V_CMPSX_GT_F64 : VOPC_F64 <vopc<0x74>, "v_cmpsx_gt_f64">;
650defm V_CMPSX_LG_F64 : VOPC_F64 <vopc<0x75>, "v_cmpsx_lg_f64">;
651defm V_CMPSX_GE_F64 : VOPC_F64 <vopc<0x76>, "v_cmpsx_ge_f64">;
652defm V_CMPSX_O_F64 : VOPC_F64 <vopc<0x77>, "v_cmpsx_o_f64">;
653defm V_CMPSX_U_F64 : VOPC_F64 <vopc<0x78>, "v_cmpsx_u_f64">;
654defm V_CMPSX_NGE_F64 : VOPC_F64 <vopc<0x79>, "v_cmpsx_nge_f64">;
655defm V_CMPSX_NLG_F64 : VOPC_F64 <vopc<0x7a>, "v_cmpsx_nlg_f64">;
656defm V_CMPSX_NGT_F64 : VOPC_F64 <vopc<0x7b>, "v_cmpsx_ngt_f64">;
657defm V_CMPSX_NLE_F64 : VOPC_F64 <vopc<0x7c>, "v_cmpsx_nle_f64">;
658defm V_CMPSX_NEQ_F64 : VOPC_F64 <vopc<0x7d>, "v_cmpsx_neq_f64">;
659defm V_CMPSX_NLT_F64 : VOPC_F64 <vopc<0x7e>, "v_cmpsx_nlt_f64">;
660defm V_CMPSX_TRU_F64 : VOPC_F64 <vopc<0x7f>, "v_cmpsx_tru_f64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000661
662} // End hasSideEffects = 1, Defs = [EXEC]
663
Marek Olsak5df00d62014-12-07 12:18:57 +0000664} // End SubtargetPredicate = isSICI
665
666defm V_CMP_F_I32 : VOPC_I32 <vopc<0x80, 0xc0>, "v_cmp_f_i32">;
667defm V_CMP_LT_I32 : VOPC_I32 <vopc<0x81, 0xc1>, "v_cmp_lt_i32", COND_SLT>;
668defm V_CMP_EQ_I32 : VOPC_I32 <vopc<0x82, 0xc2>, "v_cmp_eq_i32", COND_EQ>;
669defm V_CMP_LE_I32 : VOPC_I32 <vopc<0x83, 0xc3>, "v_cmp_le_i32", COND_SLE>;
670defm V_CMP_GT_I32 : VOPC_I32 <vopc<0x84, 0xc4>, "v_cmp_gt_i32", COND_SGT>;
671defm V_CMP_NE_I32 : VOPC_I32 <vopc<0x85, 0xc5>, "v_cmp_ne_i32", COND_NE>;
672defm V_CMP_GE_I32 : VOPC_I32 <vopc<0x86, 0xc6>, "v_cmp_ge_i32", COND_SGE>;
673defm V_CMP_T_I32 : VOPC_I32 <vopc<0x87, 0xc7>, "v_cmp_t_i32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000674
Matt Arsenault520e7c42014-06-18 16:53:48 +0000675let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000676
Marek Olsak5df00d62014-12-07 12:18:57 +0000677defm V_CMPX_F_I32 : VOPCX_I32 <vopc<0x90, 0xd0>, "v_cmpx_f_i32">;
678defm V_CMPX_LT_I32 : VOPCX_I32 <vopc<0x91, 0xd1>, "v_cmpx_lt_i32">;
679defm V_CMPX_EQ_I32 : VOPCX_I32 <vopc<0x92, 0xd2>, "v_cmpx_eq_i32">;
680defm V_CMPX_LE_I32 : VOPCX_I32 <vopc<0x93, 0xd3>, "v_cmpx_le_i32">;
681defm V_CMPX_GT_I32 : VOPCX_I32 <vopc<0x94, 0xd4>, "v_cmpx_gt_i32">;
682defm V_CMPX_NE_I32 : VOPCX_I32 <vopc<0x95, 0xd5>, "v_cmpx_ne_i32">;
683defm V_CMPX_GE_I32 : VOPCX_I32 <vopc<0x96, 0xd6>, "v_cmpx_ge_i32">;
684defm V_CMPX_T_I32 : VOPCX_I32 <vopc<0x97, 0xd7>, "v_cmpx_t_i32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000685
Matt Arsenault520e7c42014-06-18 16:53:48 +0000686} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000687
Marek Olsak5df00d62014-12-07 12:18:57 +0000688defm V_CMP_F_I64 : VOPC_I64 <vopc<0xa0, 0xe0>, "v_cmp_f_i64">;
689defm V_CMP_LT_I64 : VOPC_I64 <vopc<0xa1, 0xe1>, "v_cmp_lt_i64", COND_SLT>;
690defm V_CMP_EQ_I64 : VOPC_I64 <vopc<0xa2, 0xe2>, "v_cmp_eq_i64", COND_EQ>;
691defm V_CMP_LE_I64 : VOPC_I64 <vopc<0xa3, 0xe3>, "v_cmp_le_i64", COND_SLE>;
692defm V_CMP_GT_I64 : VOPC_I64 <vopc<0xa4, 0xe4>, "v_cmp_gt_i64", COND_SGT>;
693defm V_CMP_NE_I64 : VOPC_I64 <vopc<0xa5, 0xe5>, "v_cmp_ne_i64", COND_NE>;
694defm V_CMP_GE_I64 : VOPC_I64 <vopc<0xa6, 0xe6>, "v_cmp_ge_i64", COND_SGE>;
695defm V_CMP_T_I64 : VOPC_I64 <vopc<0xa7, 0xe7>, "v_cmp_t_i64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000696
Matt Arsenault520e7c42014-06-18 16:53:48 +0000697let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000698
Marek Olsak5df00d62014-12-07 12:18:57 +0000699defm V_CMPX_F_I64 : VOPCX_I64 <vopc<0xb0, 0xf0>, "v_cmpx_f_i64">;
700defm V_CMPX_LT_I64 : VOPCX_I64 <vopc<0xb1, 0xf1>, "v_cmpx_lt_i64">;
701defm V_CMPX_EQ_I64 : VOPCX_I64 <vopc<0xb2, 0xf2>, "v_cmpx_eq_i64">;
702defm V_CMPX_LE_I64 : VOPCX_I64 <vopc<0xb3, 0xf3>, "v_cmpx_le_i64">;
703defm V_CMPX_GT_I64 : VOPCX_I64 <vopc<0xb4, 0xf4>, "v_cmpx_gt_i64">;
704defm V_CMPX_NE_I64 : VOPCX_I64 <vopc<0xb5, 0xf5>, "v_cmpx_ne_i64">;
705defm V_CMPX_GE_I64 : VOPCX_I64 <vopc<0xb6, 0xf6>, "v_cmpx_ge_i64">;
706defm V_CMPX_T_I64 : VOPCX_I64 <vopc<0xb7, 0xf7>, "v_cmpx_t_i64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000707
Matt Arsenault520e7c42014-06-18 16:53:48 +0000708} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000709
Marek Olsak5df00d62014-12-07 12:18:57 +0000710defm V_CMP_F_U32 : VOPC_I32 <vopc<0xc0, 0xc8>, "v_cmp_f_u32">;
711defm V_CMP_LT_U32 : VOPC_I32 <vopc<0xc1, 0xc9>, "v_cmp_lt_u32", COND_ULT>;
712defm V_CMP_EQ_U32 : VOPC_I32 <vopc<0xc2, 0xca>, "v_cmp_eq_u32", COND_EQ>;
713defm V_CMP_LE_U32 : VOPC_I32 <vopc<0xc3, 0xcb>, "v_cmp_le_u32", COND_ULE>;
714defm V_CMP_GT_U32 : VOPC_I32 <vopc<0xc4, 0xcc>, "v_cmp_gt_u32", COND_UGT>;
715defm V_CMP_NE_U32 : VOPC_I32 <vopc<0xc5, 0xcd>, "v_cmp_ne_u32", COND_NE>;
716defm V_CMP_GE_U32 : VOPC_I32 <vopc<0xc6, 0xce>, "v_cmp_ge_u32", COND_UGE>;
717defm V_CMP_T_U32 : VOPC_I32 <vopc<0xc7, 0xcf>, "v_cmp_t_u32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000718
Matt Arsenault520e7c42014-06-18 16:53:48 +0000719let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000720
Marek Olsak5df00d62014-12-07 12:18:57 +0000721defm V_CMPX_F_U32 : VOPCX_I32 <vopc<0xd0, 0xd8>, "v_cmpx_f_u32">;
722defm V_CMPX_LT_U32 : VOPCX_I32 <vopc<0xd1, 0xd9>, "v_cmpx_lt_u32">;
723defm V_CMPX_EQ_U32 : VOPCX_I32 <vopc<0xd2, 0xda>, "v_cmpx_eq_u32">;
724defm V_CMPX_LE_U32 : VOPCX_I32 <vopc<0xd3, 0xdb>, "v_cmpx_le_u32">;
725defm V_CMPX_GT_U32 : VOPCX_I32 <vopc<0xd4, 0xdc>, "v_cmpx_gt_u32">;
726defm V_CMPX_NE_U32 : VOPCX_I32 <vopc<0xd5, 0xdd>, "v_cmpx_ne_u32">;
727defm V_CMPX_GE_U32 : VOPCX_I32 <vopc<0xd6, 0xde>, "v_cmpx_ge_u32">;
728defm V_CMPX_T_U32 : VOPCX_I32 <vopc<0xd7, 0xdf>, "v_cmpx_t_u32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000729
Matt Arsenault520e7c42014-06-18 16:53:48 +0000730} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000731
Marek Olsak5df00d62014-12-07 12:18:57 +0000732defm V_CMP_F_U64 : VOPC_I64 <vopc<0xe0, 0xe8>, "v_cmp_f_u64">;
733defm V_CMP_LT_U64 : VOPC_I64 <vopc<0xe1, 0xe9>, "v_cmp_lt_u64", COND_ULT>;
734defm V_CMP_EQ_U64 : VOPC_I64 <vopc<0xe2, 0xea>, "v_cmp_eq_u64", COND_EQ>;
735defm V_CMP_LE_U64 : VOPC_I64 <vopc<0xe3, 0xeb>, "v_cmp_le_u64", COND_ULE>;
736defm V_CMP_GT_U64 : VOPC_I64 <vopc<0xe4, 0xec>, "v_cmp_gt_u64", COND_UGT>;
737defm V_CMP_NE_U64 : VOPC_I64 <vopc<0xe5, 0xed>, "v_cmp_ne_u64", COND_NE>;
738defm V_CMP_GE_U64 : VOPC_I64 <vopc<0xe6, 0xee>, "v_cmp_ge_u64", COND_UGE>;
739defm V_CMP_T_U64 : VOPC_I64 <vopc<0xe7, 0xef>, "v_cmp_t_u64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000740
Matt Arsenault520e7c42014-06-18 16:53:48 +0000741let hasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +0000742
Marek Olsak5df00d62014-12-07 12:18:57 +0000743defm V_CMPX_F_U64 : VOPCX_I64 <vopc<0xf0, 0xf8>, "v_cmpx_f_u64">;
744defm V_CMPX_LT_U64 : VOPCX_I64 <vopc<0xf1, 0xf9>, "v_cmpx_lt_u64">;
745defm V_CMPX_EQ_U64 : VOPCX_I64 <vopc<0xf2, 0xfa>, "v_cmpx_eq_u64">;
746defm V_CMPX_LE_U64 : VOPCX_I64 <vopc<0xf3, 0xfb>, "v_cmpx_le_u64">;
747defm V_CMPX_GT_U64 : VOPCX_I64 <vopc<0xf4, 0xfc>, "v_cmpx_gt_u64">;
748defm V_CMPX_NE_U64 : VOPCX_I64 <vopc<0xf5, 0xfd>, "v_cmpx_ne_u64">;
749defm V_CMPX_GE_U64 : VOPCX_I64 <vopc<0xf6, 0xfe>, "v_cmpx_ge_u64">;
750defm V_CMPX_T_U64 : VOPCX_I64 <vopc<0xf7, 0xff>, "v_cmpx_t_u64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000751
Matt Arsenault520e7c42014-06-18 16:53:48 +0000752} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000753
Matt Arsenault4831ce52015-01-06 23:00:37 +0000754defm V_CMP_CLASS_F32 : VOPC_CLASS_F32 <vopc<0x88, 0x10>, "v_cmp_class_f32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000755
Matt Arsenault520e7c42014-06-18 16:53:48 +0000756let hasSideEffects = 1 in {
Matt Arsenault4831ce52015-01-06 23:00:37 +0000757defm V_CMPX_CLASS_F32 : VOPCX_CLASS_F32 <vopc<0x98, 0x11>, "v_cmpx_class_f32">;
Matt Arsenault520e7c42014-06-18 16:53:48 +0000758} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000759
Matt Arsenault4831ce52015-01-06 23:00:37 +0000760defm V_CMP_CLASS_F64 : VOPC_CLASS_F64 <vopc<0xa8, 0x12>, "v_cmp_class_f64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000761
Matt Arsenault520e7c42014-06-18 16:53:48 +0000762let hasSideEffects = 1 in {
Matt Arsenault4831ce52015-01-06 23:00:37 +0000763defm V_CMPX_CLASS_F64 : VOPCX_CLASS_F64 <vopc<0xb8, 0x13>, "v_cmpx_class_f64">;
Matt Arsenault520e7c42014-06-18 16:53:48 +0000764} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000765
766} // End isCompare = 1
767
Tom Stellard8d6d4492014-04-22 16:33:57 +0000768//===----------------------------------------------------------------------===//
769// DS Instructions
770//===----------------------------------------------------------------------===//
771
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000772
Marek Olsak0c1f8812015-01-27 17:25:07 +0000773defm DS_ADD_U32 : DS_1A1D_NORET <0x0, "ds_add_u32", VGPR_32>;
774defm DS_SUB_U32 : DS_1A1D_NORET <0x1, "ds_sub_u32", VGPR_32>;
775defm DS_RSUB_U32 : DS_1A1D_NORET <0x2, "ds_rsub_u32", VGPR_32>;
776defm DS_INC_U32 : DS_1A1D_NORET <0x3, "ds_inc_u32", VGPR_32>;
777defm DS_DEC_U32 : DS_1A1D_NORET <0x4, "ds_dec_u32", VGPR_32>;
778defm DS_MIN_I32 : DS_1A1D_NORET <0x5, "ds_min_i32", VGPR_32>;
779defm DS_MAX_I32 : DS_1A1D_NORET <0x6, "ds_max_i32", VGPR_32>;
780defm DS_MIN_U32 : DS_1A1D_NORET <0x7, "ds_min_u32", VGPR_32>;
781defm DS_MAX_U32 : DS_1A1D_NORET <0x8, "ds_max_u32", VGPR_32>;
782defm DS_AND_B32 : DS_1A1D_NORET <0x9, "ds_and_b32", VGPR_32>;
783defm DS_OR_B32 : DS_1A1D_NORET <0xa, "ds_or_b32", VGPR_32>;
784defm DS_XOR_B32 : DS_1A1D_NORET <0xb, "ds_xor_b32", VGPR_32>;
785defm DS_MSKOR_B32 : DS_1A1D_NORET <0xc, "ds_mskor_b32", VGPR_32>;
786defm DS_CMPST_B32 : DS_1A2D_NORET <0x10, "ds_cmpst_b32", VGPR_32>;
787defm DS_CMPST_F32 : DS_1A2D_NORET <0x11, "ds_cmpst_f32", VGPR_32>;
788defm DS_MIN_F32 : DS_1A1D_NORET <0x12, "ds_min_f32", VGPR_32>;
789defm DS_MAX_F32 : DS_1A1D_NORET <0x13, "ds_max_f32", VGPR_32>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000790
Marek Olsak0c1f8812015-01-27 17:25:07 +0000791defm DS_ADD_RTN_U32 : DS_1A1D_RET <0x20, "ds_add_rtn_u32", VGPR_32, "ds_add_u32">;
792defm DS_SUB_RTN_U32 : DS_1A1D_RET <0x21, "ds_sub_rtn_u32", VGPR_32, "ds_sub_u32">;
793defm DS_RSUB_RTN_U32 : DS_1A1D_RET <0x22, "ds_rsub_rtn_u32", VGPR_32, "ds_rsub_u32">;
794defm DS_INC_RTN_U32 : DS_1A1D_RET <0x23, "ds_inc_rtn_u32", VGPR_32, "ds_inc_u32">;
795defm DS_DEC_RTN_U32 : DS_1A1D_RET <0x24, "ds_dec_rtn_u32", VGPR_32, "ds_dec_u32">;
796defm DS_MIN_RTN_I32 : DS_1A1D_RET <0x25, "ds_min_rtn_i32", VGPR_32, "ds_min_i32">;
797defm DS_MAX_RTN_I32 : DS_1A1D_RET <0x26, "ds_max_rtn_i32", VGPR_32, "ds_max_i32">;
798defm DS_MIN_RTN_U32 : DS_1A1D_RET <0x27, "ds_min_rtn_u32", VGPR_32, "ds_min_u32">;
799defm DS_MAX_RTN_U32 : DS_1A1D_RET <0x28, "ds_max_rtn_u32", VGPR_32, "ds_max_u32">;
800defm DS_AND_RTN_B32 : DS_1A1D_RET <0x29, "ds_and_rtn_b32", VGPR_32, "ds_and_b32">;
801defm DS_OR_RTN_B32 : DS_1A1D_RET <0x2a, "ds_or_rtn_b32", VGPR_32, "ds_or_b32">;
802defm DS_XOR_RTN_B32 : DS_1A1D_RET <0x2b, "ds_xor_rtn_b32", VGPR_32, "ds_xor_b32">;
803defm DS_MSKOR_RTN_B32 : DS_1A1D_RET <0x2c, "ds_mskor_rtn_b32", VGPR_32, "ds_mskor_b32">;
804defm DS_WRXCHG_RTN_B32 : DS_1A1D_RET <0x2d, "ds_wrxchg_rtn_b32", VGPR_32>;
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000805//def DS_WRXCHG2_RTN_B32 : DS_2A0D_RET <0x2e, "ds_wrxchg2_rtn_b32", VGPR_32, "ds_wrxchg2_b32">;
806//def DS_WRXCHG2ST64_RTN_B32 : DS_2A0D_RET <0x2f, "ds_wrxchg2_rtn_b32", VGPR_32, "ds_wrxchg2st64_b32">;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000807defm DS_CMPST_RTN_B32 : DS_1A2D_RET <0x30, "ds_cmpst_rtn_b32", VGPR_32, "ds_cmpst_b32">;
808defm DS_CMPST_RTN_F32 : DS_1A2D_RET <0x31, "ds_cmpst_rtn_f32", VGPR_32, "ds_cmpst_f32">;
809defm DS_MIN_RTN_F32 : DS_1A1D_RET <0x32, "ds_min_rtn_f32", VGPR_32, "ds_min_f32">;
810defm DS_MAX_RTN_F32 : DS_1A1D_RET <0x33, "ds_max_rtn_f32", VGPR_32, "ds_max_f32">;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000811
812let SubtargetPredicate = isCI in {
Marek Olsak0c1f8812015-01-27 17:25:07 +0000813defm DS_WRAP_RTN_F32 : DS_1A1D_RET <0x34, "ds_wrap_rtn_f32", VGPR_32, "ds_wrap_f32">;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000814} // End isCI
815
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000816
Marek Olsak0c1f8812015-01-27 17:25:07 +0000817defm DS_ADD_U64 : DS_1A1D_NORET <0x40, "ds_add_u64", VReg_64>;
818defm DS_SUB_U64 : DS_1A1D_NORET <0x41, "ds_sub_u64", VReg_64>;
819defm DS_RSUB_U64 : DS_1A1D_NORET <0x42, "ds_rsub_u64", VReg_64>;
820defm DS_INC_U64 : DS_1A1D_NORET <0x43, "ds_inc_u64", VReg_64>;
821defm DS_DEC_U64 : DS_1A1D_NORET <0x44, "ds_dec_u64", VReg_64>;
822defm DS_MIN_I64 : DS_1A1D_NORET <0x45, "ds_min_i64", VReg_64>;
823defm DS_MAX_I64 : DS_1A1D_NORET <0x46, "ds_max_i64", VReg_64>;
824defm DS_MIN_U64 : DS_1A1D_NORET <0x47, "ds_min_u64", VReg_64>;
825defm DS_MAX_U64 : DS_1A1D_NORET <0x48, "ds_max_u64", VReg_64>;
826defm DS_AND_B64 : DS_1A1D_NORET <0x49, "ds_and_b64", VReg_64>;
827defm DS_OR_B64 : DS_1A1D_NORET <0x4a, "ds_or_b64", VReg_64>;
828defm DS_XOR_B64 : DS_1A1D_NORET <0x4b, "ds_xor_b64", VReg_64>;
829defm DS_MSKOR_B64 : DS_1A1D_NORET <0x4c, "ds_mskor_b64", VReg_64>;
830defm DS_CMPST_B64 : DS_1A2D_NORET <0x50, "ds_cmpst_b64", VReg_64>;
831defm DS_CMPST_F64 : DS_1A2D_NORET <0x51, "ds_cmpst_f64", VReg_64>;
832defm DS_MIN_F64 : DS_1A1D_NORET <0x52, "ds_min_f64", VReg_64>;
833defm DS_MAX_F64 : DS_1A1D_NORET <0x53, "ds_max_f64", VReg_64>;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000834
Marek Olsak0c1f8812015-01-27 17:25:07 +0000835defm DS_ADD_RTN_U64 : DS_1A1D_RET <0x60, "ds_add_rtn_u64", VReg_64, "ds_add_u64">;
836defm DS_SUB_RTN_U64 : DS_1A1D_RET <0x61, "ds_sub_rtn_u64", VReg_64, "ds_sub_u64">;
837defm DS_RSUB_RTN_U64 : DS_1A1D_RET <0x62, "ds_rsub_rtn_u64", VReg_64, "ds_rsub_u64">;
838defm DS_INC_RTN_U64 : DS_1A1D_RET <0x63, "ds_inc_rtn_u64", VReg_64, "ds_inc_u64">;
839defm DS_DEC_RTN_U64 : DS_1A1D_RET <0x64, "ds_dec_rtn_u64", VReg_64, "ds_dec_u64">;
840defm DS_MIN_RTN_I64 : DS_1A1D_RET <0x65, "ds_min_rtn_i64", VReg_64, "ds_min_i64">;
841defm DS_MAX_RTN_I64 : DS_1A1D_RET <0x66, "ds_max_rtn_i64", VReg_64, "ds_max_i64">;
842defm DS_MIN_RTN_U64 : DS_1A1D_RET <0x67, "ds_min_rtn_u64", VReg_64, "ds_min_u64">;
843defm DS_MAX_RTN_U64 : DS_1A1D_RET <0x68, "ds_max_rtn_u64", VReg_64, "ds_max_u64">;
844defm DS_AND_RTN_B64 : DS_1A1D_RET <0x69, "ds_and_rtn_b64", VReg_64, "ds_and_b64">;
845defm DS_OR_RTN_B64 : DS_1A1D_RET <0x6a, "ds_or_rtn_b64", VReg_64, "ds_or_b64">;
846defm DS_XOR_RTN_B64 : DS_1A1D_RET <0x6b, "ds_xor_rtn_b64", VReg_64, "ds_xor_b64">;
847defm DS_MSKOR_RTN_B64 : DS_1A1D_RET <0x6c, "ds_mskor_rtn_b64", VReg_64, "ds_mskor_b64">;
848defm DS_WRXCHG_RTN_B64 : DS_1A1D_RET <0x6d, "ds_wrxchg_rtn_b64", VReg_64, "ds_wrxchg_b64">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000849//def DS_WRXCHG2_RTN_B64 : DS_2A0D_RET <0x6e, "ds_wrxchg2_rtn_b64", VReg_64, "ds_wrxchg2_b64">;
850//def DS_WRXCHG2ST64_RTN_B64 : DS_2A0D_RET <0x6f, "ds_wrxchg2_rtn_b64", VReg_64, "ds_wrxchg2st64_b64">;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000851defm DS_CMPST_RTN_B64 : DS_1A2D_RET <0x70, "ds_cmpst_rtn_b64", VReg_64, "ds_cmpst_b64">;
852defm DS_CMPST_RTN_F64 : DS_1A2D_RET <0x71, "ds_cmpst_rtn_f64", VReg_64, "ds_cmpst_f64">;
853defm DS_MIN_RTN_F64 : DS_1A1D_RET <0x72, "ds_min_rtn_f64", VReg_64, "ds_min_f64">;
854defm DS_MAX_RTN_F64 : DS_1A1D_RET <0x73, "ds_max_rtn_f64", VReg_64, "ds_max_f64">;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000855
856//let SubtargetPredicate = isCI in {
857// DS_CONDXCHG32_RTN_B64
858// DS_CONDXCHG32_RTN_B128
859//} // End isCI
860
861// TODO: _SRC2_* forms
862
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000863defm DS_WRITE_B32 : DS_Store_Helper <0x0000000d, "ds_write_b32", VGPR_32>;
864defm DS_WRITE_B8 : DS_Store_Helper <0x00000001e, "ds_write_b8", VGPR_32>;
865defm DS_WRITE_B16 : DS_Store_Helper <0x00000001f, "ds_write_b16", VGPR_32>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000866defm DS_WRITE_B64 : DS_Store_Helper <0x00000004d, "ds_write_b64", VReg_64>;
Matt Arsenaultd06ebd92014-03-19 22:19:54 +0000867
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000868defm DS_READ_B32 : DS_Load_Helper <0x00000036, "ds_read_b32", VGPR_32>;
869defm DS_READ_I8 : DS_Load_Helper <0x00000039, "ds_read_i8", VGPR_32>;
870defm DS_READ_U8 : DS_Load_Helper <0x0000003a, "ds_read_u8", VGPR_32>;
871defm DS_READ_I16 : DS_Load_Helper <0x0000003b, "ds_read_i16", VGPR_32>;
872defm DS_READ_U16 : DS_Load_Helper <0x0000003c, "ds_read_u16", VGPR_32>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000873defm DS_READ_B64 : DS_Load_Helper <0x00000076, "ds_read_b64", VReg_64>;
Michel Danzer1c454302013-07-10 16:36:43 +0000874
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000875// 2 forms.
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000876defm DS_WRITE2_B32 : DS_Store2_Helper <0x0000000E, "ds_write2_b32", VGPR_32>;
877defm DS_WRITE2ST64_B32 : DS_Store2_Helper <0x0000000F, "ds_write2st64_b32", VGPR_32>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000878defm DS_WRITE2_B64 : DS_Store2_Helper <0x0000004E, "ds_write2_b64", VReg_64>;
879defm DS_WRITE2ST64_B64 : DS_Store2_Helper <0x0000004F, "ds_write2st64_b64", VReg_64>;
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000880
Marek Olsak5df00d62014-12-07 12:18:57 +0000881defm DS_READ2_B32 : DS_Load2_Helper <0x00000037, "ds_read2_b32", VReg_64>;
882defm DS_READ2ST64_B32 : DS_Load2_Helper <0x00000038, "ds_read2st64_b32", VReg_64>;
883defm DS_READ2_B64 : DS_Load2_Helper <0x00000075, "ds_read2_b64", VReg_128>;
884defm DS_READ2ST64_B64 : DS_Load2_Helper <0x00000076, "ds_read2st64_b64", VReg_128>;
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000885
Tom Stellard8d6d4492014-04-22 16:33:57 +0000886//===----------------------------------------------------------------------===//
887// MUBUF Instructions
888//===----------------------------------------------------------------------===//
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000889
Marek Olsakee98b112015-01-27 17:24:58 +0000890//def BUFFER_LOAD_FORMAT_X : MUBUF_ <mubuf<0x00>, "buffer_load_format_x", []>;
891//def BUFFER_LOAD_FORMAT_XY : MUBUF_ <mubuf<0x01>, "buffer_load_format_xy", []>;
892//def BUFFER_LOAD_FORMAT_XYZ : MUBUF_ <mubuf<0x02>, "buffer_load_format_xyz", []>;
893defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <mubuf<0x03>, "buffer_load_format_xyzw", VReg_128>;
894//def BUFFER_STORE_FORMAT_X : MUBUF_ <mubuf<0x04>, "buffer_store_format_x", []>;
895//def BUFFER_STORE_FORMAT_XY : MUBUF_ <mubuf<0x05>, "buffer_store_format_xy", []>;
896//def BUFFER_STORE_FORMAT_XYZ : MUBUF_ <mubuf<0x06>, "buffer_store_format_xyz", []>;
897//def BUFFER_STORE_FORMAT_XYZW : MUBUF_ <mubuf<0x07>, "buffer_store_format_xyzw", []>;
Tom Stellard7c1838d2014-07-02 20:53:56 +0000898defm BUFFER_LOAD_UBYTE : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000899 mubuf<0x08, 0x10>, "buffer_load_ubyte", VGPR_32, i32, az_extloadi8_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000900>;
901defm BUFFER_LOAD_SBYTE : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000902 mubuf<0x09, 0x11>, "buffer_load_sbyte", VGPR_32, i32, sextloadi8_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000903>;
904defm BUFFER_LOAD_USHORT : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000905 mubuf<0x0a, 0x12>, "buffer_load_ushort", VGPR_32, i32, az_extloadi16_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000906>;
907defm BUFFER_LOAD_SSHORT : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000908 mubuf<0x0b, 0x13>, "buffer_load_sshort", VGPR_32, i32, sextloadi16_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000909>;
910defm BUFFER_LOAD_DWORD : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000911 mubuf<0x0c, 0x14>, "buffer_load_dword", VGPR_32, i32, global_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000912>;
913defm BUFFER_LOAD_DWORDX2 : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000914 mubuf<0x0d, 0x15>, "buffer_load_dwordx2", VReg_64, v2i32, global_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000915>;
916defm BUFFER_LOAD_DWORDX4 : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000917 mubuf<0x0e, 0x17>, "buffer_load_dwordx4", VReg_128, v4i32, global_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000918>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000919
Tom Stellardb02094e2014-07-21 15:45:01 +0000920defm BUFFER_STORE_BYTE : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000921 mubuf<0x18>, "buffer_store_byte", VGPR_32, i32, truncstorei8_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000922>;
923
Tom Stellardb02094e2014-07-21 15:45:01 +0000924defm BUFFER_STORE_SHORT : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000925 mubuf<0x1a>, "buffer_store_short", VGPR_32, i32, truncstorei16_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000926>;
Tom Stellard754f80f2013-04-05 23:31:51 +0000927
Tom Stellardb02094e2014-07-21 15:45:01 +0000928defm BUFFER_STORE_DWORD : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000929 mubuf<0x1c>, "buffer_store_dword", VGPR_32, i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000930>;
931
Tom Stellardb02094e2014-07-21 15:45:01 +0000932defm BUFFER_STORE_DWORDX2 : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000933 mubuf<0x1d>, "buffer_store_dwordx2", VReg_64, v2i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000934>;
Tom Stellard556d9aa2013-06-03 17:39:37 +0000935
Tom Stellardb02094e2014-07-21 15:45:01 +0000936defm BUFFER_STORE_DWORDX4 : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000937 mubuf<0x1e, 0x1f>, "buffer_store_dwordx4", VReg_128, v4i32, global_store
Tom Stellard556d9aa2013-06-03 17:39:37 +0000938>;
Marek Olsakee98b112015-01-27 17:24:58 +0000939
Aaron Watry81144372014-10-17 23:33:03 +0000940defm BUFFER_ATOMIC_SWAP : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000941 mubuf<0x30, 0x40>, "buffer_atomic_swap", VGPR_32, i32, atomic_swap_global
Aaron Watry81144372014-10-17 23:33:03 +0000942>;
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000943//def BUFFER_ATOMIC_CMPSWAP : MUBUF_ <mubuf<0x31, 0x41>, "buffer_atomic_cmpswap", []>;
Tom Stellard7980fc82014-09-25 18:30:26 +0000944defm BUFFER_ATOMIC_ADD : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000945 mubuf<0x32, 0x42>, "buffer_atomic_add", VGPR_32, i32, atomic_add_global
Tom Stellard7980fc82014-09-25 18:30:26 +0000946>;
Aaron Watry328f1ba2014-10-17 23:32:52 +0000947defm BUFFER_ATOMIC_SUB : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000948 mubuf<0x33, 0x43>, "buffer_atomic_sub", VGPR_32, i32, atomic_sub_global
Aaron Watry328f1ba2014-10-17 23:32:52 +0000949>;
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000950//def BUFFER_ATOMIC_RSUB : MUBUF_ <mubuf<0x34>, "buffer_atomic_rsub", []>; // isn't on CI & VI
Aaron Watry58c99922014-10-17 23:32:57 +0000951defm BUFFER_ATOMIC_SMIN : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000952 mubuf<0x35, 0x44>, "buffer_atomic_smin", VGPR_32, i32, atomic_min_global
Aaron Watry58c99922014-10-17 23:32:57 +0000953>;
954defm BUFFER_ATOMIC_UMIN : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000955 mubuf<0x36, 0x45>, "buffer_atomic_umin", VGPR_32, i32, atomic_umin_global
Aaron Watry58c99922014-10-17 23:32:57 +0000956>;
Aaron Watry29f295d2014-10-17 23:32:56 +0000957defm BUFFER_ATOMIC_SMAX : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000958 mubuf<0x37, 0x46>, "buffer_atomic_smax", VGPR_32, i32, atomic_max_global
Aaron Watry29f295d2014-10-17 23:32:56 +0000959>;
960defm BUFFER_ATOMIC_UMAX : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000961 mubuf<0x38, 0x47>, "buffer_atomic_umax", VGPR_32, i32, atomic_umax_global
Aaron Watry29f295d2014-10-17 23:32:56 +0000962>;
Aaron Watry62127802014-10-17 23:32:54 +0000963defm BUFFER_ATOMIC_AND : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000964 mubuf<0x39, 0x48>, "buffer_atomic_and", VGPR_32, i32, atomic_and_global
Aaron Watry62127802014-10-17 23:32:54 +0000965>;
Aaron Watry8a911e62014-10-17 23:32:59 +0000966defm BUFFER_ATOMIC_OR : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000967 mubuf<0x3a, 0x49>, "buffer_atomic_or", VGPR_32, i32, atomic_or_global
Aaron Watry8a911e62014-10-17 23:32:59 +0000968>;
Aaron Watryd672ee22014-10-17 23:33:01 +0000969defm BUFFER_ATOMIC_XOR : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000970 mubuf<0x3b, 0x4a>, "buffer_atomic_xor", VGPR_32, i32, atomic_xor_global
Aaron Watryd672ee22014-10-17 23:33:01 +0000971>;
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000972//def BUFFER_ATOMIC_INC : MUBUF_ <mubuf<0x3c, 0x4b>, "buffer_atomic_inc", []>;
973//def BUFFER_ATOMIC_DEC : MUBUF_ <mubuf<0x3d, 0x4c>, "buffer_atomic_dec", []>;
974//def BUFFER_ATOMIC_FCMPSWAP : MUBUF_ <mubuf<0x3e>, "buffer_atomic_fcmpswap", []>; // isn't on VI
975//def BUFFER_ATOMIC_FMIN : MUBUF_ <mubuf<0x3f>, "buffer_atomic_fmin", []>; // isn't on VI
976//def BUFFER_ATOMIC_FMAX : MUBUF_ <mubuf<0x40>, "buffer_atomic_fmax", []>; // isn't on VI
977//def BUFFER_ATOMIC_SWAP_X2 : MUBUF_X2 <mubuf<0x50, 0x60>, "buffer_atomic_swap_x2", []>;
978//def BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_X2 <mubuf<0x51, 0x61>, "buffer_atomic_cmpswap_x2", []>;
979//def BUFFER_ATOMIC_ADD_X2 : MUBUF_X2 <mubuf<0x52, 0x62>, "buffer_atomic_add_x2", []>;
980//def BUFFER_ATOMIC_SUB_X2 : MUBUF_X2 <mubuf<0x53, 0x63>, "buffer_atomic_sub_x2", []>;
981//def BUFFER_ATOMIC_RSUB_X2 : MUBUF_X2 <mubuf<0x54>, "buffer_atomic_rsub_x2", []>; // isn't on CI & VI
982//def BUFFER_ATOMIC_SMIN_X2 : MUBUF_X2 <mubuf<0x55, 0x64>, "buffer_atomic_smin_x2", []>;
983//def BUFFER_ATOMIC_UMIN_X2 : MUBUF_X2 <mubuf<0x56, 0x65>, "buffer_atomic_umin_x2", []>;
984//def BUFFER_ATOMIC_SMAX_X2 : MUBUF_X2 <mubuf<0x57, 0x66>, "buffer_atomic_smax_x2", []>;
985//def BUFFER_ATOMIC_UMAX_X2 : MUBUF_X2 <mubuf<0x58, 0x67>, "buffer_atomic_umax_x2", []>;
986//def BUFFER_ATOMIC_AND_X2 : MUBUF_X2 <mubuf<0x59, 0x68>, "buffer_atomic_and_x2", []>;
987//def BUFFER_ATOMIC_OR_X2 : MUBUF_X2 <mubuf<0x5a, 0x69>, "buffer_atomic_or_x2", []>;
988//def BUFFER_ATOMIC_XOR_X2 : MUBUF_X2 <mubuf<0x5b, 0x6a>, "buffer_atomic_xor_x2", []>;
989//def BUFFER_ATOMIC_INC_X2 : MUBUF_X2 <mubuf<0x5c, 0x6b>, "buffer_atomic_inc_x2", []>;
990//def BUFFER_ATOMIC_DEC_X2 : MUBUF_X2 <mubuf<0x5d, 0x6c>, "buffer_atomic_dec_x2", []>;
991//def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <mubuf<0x5e>, "buffer_atomic_fcmpswap_x2", []>; // isn't on VI
992//def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <mubuf<0x5f>, "buffer_atomic_fmin_x2", []>; // isn't on VI
993//def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <mubuf<0x60>, "buffer_atomic_fmax_x2", []>; // isn't on VI
994//def BUFFER_WBINVL1_SC : MUBUF_WBINVL1 <mubuf<0x70>, "buffer_wbinvl1_sc", []>; // isn't on CI & VI
995//def BUFFER_WBINVL1_VOL : MUBUF_WBINVL1 <mubuf<0x70, 0x3f>, "buffer_wbinvl1_vol", []>; // isn't on SI
996//def BUFFER_WBINVL1 : MUBUF_WBINVL1 <mubuf<0x71, 0x3e>, "buffer_wbinvl1", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000997
Tom Stellard8d6d4492014-04-22 16:33:57 +0000998//===----------------------------------------------------------------------===//
999// MTBUF Instructions
1000//===----------------------------------------------------------------------===//
1001
Tom Stellard326d6ec2014-11-05 14:50:53 +00001002//def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "tbuffer_load_format_x", []>;
1003//def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "tbuffer_load_format_xy", []>;
1004//def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "tbuffer_load_format_xyz", []>;
1005defm TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "tbuffer_load_format_xyzw", VReg_128>;
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001006defm TBUFFER_STORE_FORMAT_X : MTBUF_Store_Helper <0x00000004, "tbuffer_store_format_x", VGPR_32>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001007defm TBUFFER_STORE_FORMAT_XY : MTBUF_Store_Helper <0x00000005, "tbuffer_store_format_xy", VReg_64>;
1008defm TBUFFER_STORE_FORMAT_XYZ : MTBUF_Store_Helper <0x00000006, "tbuffer_store_format_xyz", VReg_128>;
1009defm TBUFFER_STORE_FORMAT_XYZW : MTBUF_Store_Helper <0x00000007, "tbuffer_store_format_xyzw", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001010
Tom Stellard8d6d4492014-04-22 16:33:57 +00001011//===----------------------------------------------------------------------===//
1012// MIMG Instructions
1013//===----------------------------------------------------------------------===//
Tom Stellard89093802013-02-07 19:39:40 +00001014
Tom Stellard326d6ec2014-11-05 14:50:53 +00001015defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "image_load">;
1016defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "image_load_mip">;
1017//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"image_load_pck", 0x00000002>;
1018//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"image_load_pck_sgn", 0x00000003>;
1019//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"image_load_mip_pck", 0x00000004>;
1020//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"image_load_mip_pck_sgn", 0x00000005>;
1021//def IMAGE_STORE : MIMG_NoPattern_ <"image_store", 0x00000008>;
1022//def IMAGE_STORE_MIP : MIMG_NoPattern_ <"image_store_mip", 0x00000009>;
1023//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"image_store_pck", 0x0000000a>;
1024//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"image_store_mip_pck", 0x0000000b>;
1025defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "image_get_resinfo">;
1026//def IMAGE_ATOMIC_SWAP : MIMG_NoPattern_ <"image_atomic_swap", 0x0000000f>;
1027//def IMAGE_ATOMIC_CMPSWAP : MIMG_NoPattern_ <"image_atomic_cmpswap", 0x00000010>;
1028//def IMAGE_ATOMIC_ADD : MIMG_NoPattern_ <"image_atomic_add", 0x00000011>;
1029//def IMAGE_ATOMIC_SUB : MIMG_NoPattern_ <"image_atomic_sub", 0x00000012>;
1030//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"image_atomic_rsub", 0x00000013>;
1031//def IMAGE_ATOMIC_SMIN : MIMG_NoPattern_ <"image_atomic_smin", 0x00000014>;
1032//def IMAGE_ATOMIC_UMIN : MIMG_NoPattern_ <"image_atomic_umin", 0x00000015>;
1033//def IMAGE_ATOMIC_SMAX : MIMG_NoPattern_ <"image_atomic_smax", 0x00000016>;
1034//def IMAGE_ATOMIC_UMAX : MIMG_NoPattern_ <"image_atomic_umax", 0x00000017>;
1035//def IMAGE_ATOMIC_AND : MIMG_NoPattern_ <"image_atomic_and", 0x00000018>;
1036//def IMAGE_ATOMIC_OR : MIMG_NoPattern_ <"image_atomic_or", 0x00000019>;
1037//def IMAGE_ATOMIC_XOR : MIMG_NoPattern_ <"image_atomic_xor", 0x0000001a>;
1038//def IMAGE_ATOMIC_INC : MIMG_NoPattern_ <"image_atomic_inc", 0x0000001b>;
1039//def IMAGE_ATOMIC_DEC : MIMG_NoPattern_ <"image_atomic_dec", 0x0000001c>;
1040//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"image_atomic_fcmpswap", 0x0000001d>;
1041//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"image_atomic_fmin", 0x0000001e>;
1042//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"image_atomic_fmax", 0x0000001f>;
Michel Danzer494391b2015-02-06 02:51:20 +00001043defm IMAGE_SAMPLE : MIMG_Sampler_WQM <0x00000020, "image_sample">;
1044defm IMAGE_SAMPLE_CL : MIMG_Sampler_WQM <0x00000021, "image_sample_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001045defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "image_sample_d">;
1046defm IMAGE_SAMPLE_D_CL : MIMG_Sampler <0x00000023, "image_sample_d_cl">;
1047defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "image_sample_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001048defm IMAGE_SAMPLE_B : MIMG_Sampler_WQM <0x00000025, "image_sample_b">;
1049defm IMAGE_SAMPLE_B_CL : MIMG_Sampler_WQM <0x00000026, "image_sample_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001050defm IMAGE_SAMPLE_LZ : MIMG_Sampler <0x00000027, "image_sample_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001051defm IMAGE_SAMPLE_C : MIMG_Sampler_WQM <0x00000028, "image_sample_c">;
1052defm IMAGE_SAMPLE_C_CL : MIMG_Sampler_WQM <0x00000029, "image_sample_c_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001053defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "image_sample_c_d">;
1054defm IMAGE_SAMPLE_C_D_CL : MIMG_Sampler <0x0000002b, "image_sample_c_d_cl">;
1055defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "image_sample_c_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001056defm IMAGE_SAMPLE_C_B : MIMG_Sampler_WQM <0x0000002d, "image_sample_c_b">;
1057defm IMAGE_SAMPLE_C_B_CL : MIMG_Sampler_WQM <0x0000002e, "image_sample_c_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001058defm IMAGE_SAMPLE_C_LZ : MIMG_Sampler <0x0000002f, "image_sample_c_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001059defm IMAGE_SAMPLE_O : MIMG_Sampler_WQM <0x00000030, "image_sample_o">;
1060defm IMAGE_SAMPLE_CL_O : MIMG_Sampler_WQM <0x00000031, "image_sample_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001061defm IMAGE_SAMPLE_D_O : MIMG_Sampler <0x00000032, "image_sample_d_o">;
1062defm IMAGE_SAMPLE_D_CL_O : MIMG_Sampler <0x00000033, "image_sample_d_cl_o">;
1063defm IMAGE_SAMPLE_L_O : MIMG_Sampler <0x00000034, "image_sample_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001064defm IMAGE_SAMPLE_B_O : MIMG_Sampler_WQM <0x00000035, "image_sample_b_o">;
1065defm IMAGE_SAMPLE_B_CL_O : MIMG_Sampler_WQM <0x00000036, "image_sample_b_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001066defm IMAGE_SAMPLE_LZ_O : MIMG_Sampler <0x00000037, "image_sample_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001067defm IMAGE_SAMPLE_C_O : MIMG_Sampler_WQM <0x00000038, "image_sample_c_o">;
1068defm IMAGE_SAMPLE_C_CL_O : MIMG_Sampler_WQM <0x00000039, "image_sample_c_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001069defm IMAGE_SAMPLE_C_D_O : MIMG_Sampler <0x0000003a, "image_sample_c_d_o">;
1070defm IMAGE_SAMPLE_C_D_CL_O : MIMG_Sampler <0x0000003b, "image_sample_c_d_cl_o">;
1071defm IMAGE_SAMPLE_C_L_O : MIMG_Sampler <0x0000003c, "image_sample_c_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001072defm IMAGE_SAMPLE_C_B_O : MIMG_Sampler_WQM <0x0000003d, "image_sample_c_b_o">;
1073defm IMAGE_SAMPLE_C_B_CL_O : MIMG_Sampler_WQM <0x0000003e, "image_sample_c_b_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001074defm IMAGE_SAMPLE_C_LZ_O : MIMG_Sampler <0x0000003f, "image_sample_c_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001075defm IMAGE_GATHER4 : MIMG_Gather_WQM <0x00000040, "image_gather4">;
1076defm IMAGE_GATHER4_CL : MIMG_Gather_WQM <0x00000041, "image_gather4_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001077defm IMAGE_GATHER4_L : MIMG_Gather <0x00000044, "image_gather4_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001078defm IMAGE_GATHER4_B : MIMG_Gather_WQM <0x00000045, "image_gather4_b">;
1079defm IMAGE_GATHER4_B_CL : MIMG_Gather_WQM <0x00000046, "image_gather4_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001080defm IMAGE_GATHER4_LZ : MIMG_Gather <0x00000047, "image_gather4_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001081defm IMAGE_GATHER4_C : MIMG_Gather_WQM <0x00000048, "image_gather4_c">;
1082defm IMAGE_GATHER4_C_CL : MIMG_Gather_WQM <0x00000049, "image_gather4_c_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001083defm IMAGE_GATHER4_C_L : MIMG_Gather <0x0000004c, "image_gather4_c_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001084defm IMAGE_GATHER4_C_B : MIMG_Gather_WQM <0x0000004d, "image_gather4_c_b">;
1085defm IMAGE_GATHER4_C_B_CL : MIMG_Gather_WQM <0x0000004e, "image_gather4_c_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001086defm IMAGE_GATHER4_C_LZ : MIMG_Gather <0x0000004f, "image_gather4_c_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001087defm IMAGE_GATHER4_O : MIMG_Gather_WQM <0x00000050, "image_gather4_o">;
1088defm IMAGE_GATHER4_CL_O : MIMG_Gather_WQM <0x00000051, "image_gather4_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001089defm IMAGE_GATHER4_L_O : MIMG_Gather <0x00000054, "image_gather4_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001090defm IMAGE_GATHER4_B_O : MIMG_Gather_WQM <0x00000055, "image_gather4_b_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001091defm IMAGE_GATHER4_B_CL_O : MIMG_Gather <0x00000056, "image_gather4_b_cl_o">;
1092defm IMAGE_GATHER4_LZ_O : MIMG_Gather <0x00000057, "image_gather4_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001093defm IMAGE_GATHER4_C_O : MIMG_Gather_WQM <0x00000058, "image_gather4_c_o">;
1094defm IMAGE_GATHER4_C_CL_O : MIMG_Gather_WQM <0x00000059, "image_gather4_c_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001095defm IMAGE_GATHER4_C_L_O : MIMG_Gather <0x0000005c, "image_gather4_c_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001096defm IMAGE_GATHER4_C_B_O : MIMG_Gather_WQM <0x0000005d, "image_gather4_c_b_o">;
1097defm IMAGE_GATHER4_C_B_CL_O : MIMG_Gather_WQM <0x0000005e, "image_gather4_c_b_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001098defm IMAGE_GATHER4_C_LZ_O : MIMG_Gather <0x0000005f, "image_gather4_c_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001099defm IMAGE_GET_LOD : MIMG_Sampler_WQM <0x00000060, "image_get_lod">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001100defm IMAGE_SAMPLE_CD : MIMG_Sampler <0x00000068, "image_sample_cd">;
1101defm IMAGE_SAMPLE_CD_CL : MIMG_Sampler <0x00000069, "image_sample_cd_cl">;
1102defm IMAGE_SAMPLE_C_CD : MIMG_Sampler <0x0000006a, "image_sample_c_cd">;
1103defm IMAGE_SAMPLE_C_CD_CL : MIMG_Sampler <0x0000006b, "image_sample_c_cd_cl">;
1104defm IMAGE_SAMPLE_CD_O : MIMG_Sampler <0x0000006c, "image_sample_cd_o">;
1105defm IMAGE_SAMPLE_CD_CL_O : MIMG_Sampler <0x0000006d, "image_sample_cd_cl_o">;
1106defm IMAGE_SAMPLE_C_CD_O : MIMG_Sampler <0x0000006e, "image_sample_c_cd_o">;
1107defm IMAGE_SAMPLE_C_CD_CL_O : MIMG_Sampler <0x0000006f, "image_sample_c_cd_cl_o">;
1108//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"image_rsrc256", 0x0000007e>;
1109//def IMAGE_SAMPLER : MIMG_NoPattern_ <"image_sampler", 0x0000007f>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001110
Tom Stellard8d6d4492014-04-22 16:33:57 +00001111//===----------------------------------------------------------------------===//
Matt Arsenault3f981402014-09-15 15:41:53 +00001112// Flat Instructions
1113//===----------------------------------------------------------------------===//
1114
1115let Predicates = [HasFlatAddressSpace] in {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001116def FLAT_LOAD_UBYTE : FLAT_Load_Helper <0x00000008, "flat_load_ubyte", VGPR_32>;
1117def FLAT_LOAD_SBYTE : FLAT_Load_Helper <0x00000009, "flat_load_sbyte", VGPR_32>;
1118def FLAT_LOAD_USHORT : FLAT_Load_Helper <0x0000000a, "flat_load_ushort", VGPR_32>;
1119def FLAT_LOAD_SSHORT : FLAT_Load_Helper <0x0000000b, "flat_load_sshort", VGPR_32>;
1120def FLAT_LOAD_DWORD : FLAT_Load_Helper <0x0000000c, "flat_load_dword", VGPR_32>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001121def FLAT_LOAD_DWORDX2 : FLAT_Load_Helper <0x0000000d, "flat_load_dwordx2", VReg_64>;
1122def FLAT_LOAD_DWORDX4 : FLAT_Load_Helper <0x0000000e, "flat_load_dwordx4", VReg_128>;
1123def FLAT_LOAD_DWORDX3 : FLAT_Load_Helper <0x00000010, "flat_load_dwordx3", VReg_96>;
Matt Arsenault3f981402014-09-15 15:41:53 +00001124
1125def FLAT_STORE_BYTE : FLAT_Store_Helper <
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001126 0x00000018, "flat_store_byte", VGPR_32
Matt Arsenault3f981402014-09-15 15:41:53 +00001127>;
1128
1129def FLAT_STORE_SHORT : FLAT_Store_Helper <
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001130 0x0000001a, "flat_store_short", VGPR_32
Matt Arsenault3f981402014-09-15 15:41:53 +00001131>;
1132
1133def FLAT_STORE_DWORD : FLAT_Store_Helper <
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001134 0x0000001c, "flat_store_dword", VGPR_32
Matt Arsenault3f981402014-09-15 15:41:53 +00001135>;
1136
1137def FLAT_STORE_DWORDX2 : FLAT_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001138 0x0000001d, "flat_store_dwordx2", VReg_64
Matt Arsenault3f981402014-09-15 15:41:53 +00001139>;
1140
1141def FLAT_STORE_DWORDX4 : FLAT_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001142 0x0000001e, "flat_store_dwordx4", VReg_128
Matt Arsenault3f981402014-09-15 15:41:53 +00001143>;
1144
1145def FLAT_STORE_DWORDX3 : FLAT_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001146 0x0000001e, "flat_store_dwordx3", VReg_96
Matt Arsenault3f981402014-09-15 15:41:53 +00001147>;
1148
Tom Stellard326d6ec2014-11-05 14:50:53 +00001149//def FLAT_ATOMIC_SWAP : FLAT_ <0x00000030, "flat_atomic_swap", []>;
1150//def FLAT_ATOMIC_CMPSWAP : FLAT_ <0x00000031, "flat_atomic_cmpswap", []>;
1151//def FLAT_ATOMIC_ADD : FLAT_ <0x00000032, "flat_atomic_add", []>;
1152//def FLAT_ATOMIC_SUB : FLAT_ <0x00000033, "flat_atomic_sub", []>;
1153//def FLAT_ATOMIC_RSUB : FLAT_ <0x00000034, "flat_atomic_rsub", []>;
1154//def FLAT_ATOMIC_SMIN : FLAT_ <0x00000035, "flat_atomic_smin", []>;
1155//def FLAT_ATOMIC_UMIN : FLAT_ <0x00000036, "flat_atomic_umin", []>;
1156//def FLAT_ATOMIC_SMAX : FLAT_ <0x00000037, "flat_atomic_smax", []>;
1157//def FLAT_ATOMIC_UMAX : FLAT_ <0x00000038, "flat_atomic_umax", []>;
1158//def FLAT_ATOMIC_AND : FLAT_ <0x00000039, "flat_atomic_and", []>;
1159//def FLAT_ATOMIC_OR : FLAT_ <0x0000003a, "flat_atomic_or", []>;
1160//def FLAT_ATOMIC_XOR : FLAT_ <0x0000003b, "flat_atomic_xor", []>;
1161//def FLAT_ATOMIC_INC : FLAT_ <0x0000003c, "flat_atomic_inc", []>;
1162//def FLAT_ATOMIC_DEC : FLAT_ <0x0000003d, "flat_atomic_dec", []>;
1163//def FLAT_ATOMIC_FCMPSWAP : FLAT_ <0x0000003e, "flat_atomic_fcmpswap", []>;
1164//def FLAT_ATOMIC_FMIN : FLAT_ <0x0000003f, "flat_atomic_fmin", []>;
1165//def FLAT_ATOMIC_FMAX : FLAT_ <0x00000040, "flat_atomic_fmax", []>;
1166//def FLAT_ATOMIC_SWAP_X2 : FLAT_X2 <0x00000050, "flat_atomic_swap_x2", []>;
1167//def FLAT_ATOMIC_CMPSWAP_X2 : FLAT_X2 <0x00000051, "flat_atomic_cmpswap_x2", []>;
1168//def FLAT_ATOMIC_ADD_X2 : FLAT_X2 <0x00000052, "flat_atomic_add_x2", []>;
1169//def FLAT_ATOMIC_SUB_X2 : FLAT_X2 <0x00000053, "flat_atomic_sub_x2", []>;
1170//def FLAT_ATOMIC_RSUB_X2 : FLAT_X2 <0x00000054, "flat_atomic_rsub_x2", []>;
1171//def FLAT_ATOMIC_SMIN_X2 : FLAT_X2 <0x00000055, "flat_atomic_smin_x2", []>;
1172//def FLAT_ATOMIC_UMIN_X2 : FLAT_X2 <0x00000056, "flat_atomic_umin_x2", []>;
1173//def FLAT_ATOMIC_SMAX_X2 : FLAT_X2 <0x00000057, "flat_atomic_smax_x2", []>;
1174//def FLAT_ATOMIC_UMAX_X2 : FLAT_X2 <0x00000058, "flat_atomic_umax_x2", []>;
1175//def FLAT_ATOMIC_AND_X2 : FLAT_X2 <0x00000059, "flat_atomic_and_x2", []>;
1176//def FLAT_ATOMIC_OR_X2 : FLAT_X2 <0x0000005a, "flat_atomic_or_x2", []>;
1177//def FLAT_ATOMIC_XOR_X2 : FLAT_X2 <0x0000005b, "flat_atomic_xor_x2", []>;
1178//def FLAT_ATOMIC_INC_X2 : FLAT_X2 <0x0000005c, "flat_atomic_inc_x2", []>;
1179//def FLAT_ATOMIC_DEC_X2 : FLAT_X2 <0x0000005d, "flat_atomic_dec_x2", []>;
1180//def FLAT_ATOMIC_FCMPSWAP_X2 : FLAT_X2 <0x0000005e, "flat_atomic_fcmpswap_x2", []>;
1181//def FLAT_ATOMIC_FMIN_X2 : FLAT_X2 <0x0000005f, "flat_atomic_fmin_x2", []>;
1182//def FLAT_ATOMIC_FMAX_X2 : FLAT_X2 <0x00000060, "flat_atomic_fmax_x2", []>;
Matt Arsenault3f981402014-09-15 15:41:53 +00001183
1184} // End HasFlatAddressSpace predicate
1185//===----------------------------------------------------------------------===//
Tom Stellard8d6d4492014-04-22 16:33:57 +00001186// VOP1 Instructions
1187//===----------------------------------------------------------------------===//
1188
Tom Stellard326d6ec2014-11-05 14:50:53 +00001189//def V_NOP : VOP1_ <0x00000000, "v_nop", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001190
Matt Arsenaultf2733702014-07-30 03:18:57 +00001191let isMoveImm = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001192defm V_MOV_B32 : VOP1Inst <vop1<0x1>, "v_mov_b32", VOP_I32_I32>;
Matt Arsenaultf2733702014-07-30 03:18:57 +00001193} // End isMoveImm = 1
Christian Konig76edd4f2013-02-26 17:52:29 +00001194
Tom Stellardfbe435d2014-03-17 17:03:51 +00001195let Uses = [EXEC] in {
1196
Tom Stellardae38f302015-01-14 01:13:19 +00001197// FIXME: Specify SchedRW for READFIRSTLANE_B32
1198
Tom Stellardfbe435d2014-03-17 17:03:51 +00001199def V_READFIRSTLANE_B32 : VOP1 <
1200 0x00000002,
1201 (outs SReg_32:$vdst),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001202 (ins VGPR_32:$src0),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001203 "v_readfirstlane_b32 $vdst, $src0",
Tom Stellardfbe435d2014-03-17 17:03:51 +00001204 []
1205>;
1206
1207}
1208
Tom Stellardae38f302015-01-14 01:13:19 +00001209let SchedRW = [WriteQuarterRate32] in {
1210
Tom Stellard326d6ec2014-11-05 14:50:53 +00001211defm V_CVT_I32_F64 : VOP1Inst <vop1<0x3>, "v_cvt_i32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001212 VOP_I32_F64, fp_to_sint
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001213>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001214defm V_CVT_F64_I32 : VOP1Inst <vop1<0x4>, "v_cvt_f64_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001215 VOP_F64_I32, sint_to_fp
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001216>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001217defm V_CVT_F32_I32 : VOP1Inst <vop1<0x5>, "v_cvt_f32_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001218 VOP_F32_I32, sint_to_fp
Tom Stellard75aadc22012-12-11 21:25:42 +00001219>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001220defm V_CVT_F32_U32 : VOP1Inst <vop1<0x6>, "v_cvt_f32_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001221 VOP_F32_I32, uint_to_fp
Tom Stellardc932d732013-05-06 23:02:07 +00001222>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001223defm V_CVT_U32_F32 : VOP1Inst <vop1<0x7>, "v_cvt_u32_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001224 VOP_I32_F32, fp_to_uint
Tom Stellard73c31d52013-08-14 22:21:57 +00001225>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001226defm V_CVT_I32_F32 : VOP1Inst <vop1<0x8>, "v_cvt_i32_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001227 VOP_I32_F32, fp_to_sint
Tom Stellard75aadc22012-12-11 21:25:42 +00001228>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001229defm V_MOV_FED_B32 : VOP1Inst <vop1<0x9>, "v_mov_fed_b32", VOP_I32_I32>;
1230defm V_CVT_F16_F32 : VOP1Inst <vop1<0xa>, "v_cvt_f16_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001231 VOP_I32_F32, fp_to_f16
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001232>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001233defm V_CVT_F32_F16 : VOP1Inst <vop1<0xb>, "v_cvt_f32_f16",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001234 VOP_F32_I32, f16_to_fp
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001235>;
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +00001236defm V_CVT_RPI_I32_F32 : VOP1Inst <vop1<0xc>, "v_cvt_rpi_i32_f32",
1237 VOP_I32_F32, cvt_rpi_i32_f32>;
1238defm V_CVT_FLR_I32_F32 : VOP1Inst <vop1<0xd>, "v_cvt_flr_i32_f32",
1239 VOP_I32_F32, cvt_flr_i32_f32>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001240//defm V_CVT_OFF_F32_I4 : VOP1_32 <0x0000000e, "v_cvt_off_f32_i4", []>;
1241defm V_CVT_F32_F64 : VOP1Inst <vop1<0xf>, "v_cvt_f32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001242 VOP_F32_F64, fround
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001243>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001244defm V_CVT_F64_F32 : VOP1Inst <vop1<0x10>, "v_cvt_f64_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001245 VOP_F64_F32, fextend
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001246>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001247defm V_CVT_F32_UBYTE0 : VOP1Inst <vop1<0x11>, "v_cvt_f32_ubyte0",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001248 VOP_F32_I32, AMDGPUcvt_f32_ubyte0
Matt Arsenault364a6742014-06-11 17:50:44 +00001249>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001250defm V_CVT_F32_UBYTE1 : VOP1Inst <vop1<0x12>, "v_cvt_f32_ubyte1",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001251 VOP_F32_I32, AMDGPUcvt_f32_ubyte1
Matt Arsenault364a6742014-06-11 17:50:44 +00001252>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001253defm V_CVT_F32_UBYTE2 : VOP1Inst <vop1<0x13>, "v_cvt_f32_ubyte2",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001254 VOP_F32_I32, AMDGPUcvt_f32_ubyte2
Matt Arsenault364a6742014-06-11 17:50:44 +00001255>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001256defm V_CVT_F32_UBYTE3 : VOP1Inst <vop1<0x14>, "v_cvt_f32_ubyte3",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001257 VOP_F32_I32, AMDGPUcvt_f32_ubyte3
Matt Arsenault364a6742014-06-11 17:50:44 +00001258>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001259defm V_CVT_U32_F64 : VOP1Inst <vop1<0x15>, "v_cvt_u32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001260 VOP_I32_F64, fp_to_uint
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001261>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001262defm V_CVT_F64_U32 : VOP1Inst <vop1<0x16>, "v_cvt_f64_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001263 VOP_F64_I32, uint_to_fp
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001264>;
Tom Stellardae38f302015-01-14 01:13:19 +00001265
1266} // let SchedRW = [WriteQuarterRate32]
1267
Marek Olsak5df00d62014-12-07 12:18:57 +00001268defm V_FRACT_F32 : VOP1Inst <vop1<0x20, 0x1b>, "v_fract_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001269 VOP_F32_F32, AMDGPUfract
Tom Stellard75aadc22012-12-11 21:25:42 +00001270>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001271defm V_TRUNC_F32 : VOP1Inst <vop1<0x21, 0x1c>, "v_trunc_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001272 VOP_F32_F32, ftrunc
Tom Stellard9b3d2532013-05-06 23:02:00 +00001273>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001274defm V_CEIL_F32 : VOP1Inst <vop1<0x22, 0x1d>, "v_ceil_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001275 VOP_F32_F32, fceil
Michel Danzerc3ea4042013-02-22 11:22:49 +00001276>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001277defm V_RNDNE_F32 : VOP1Inst <vop1<0x23, 0x1e>, "v_rndne_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001278 VOP_F32_F32, frint
Tom Stellard75aadc22012-12-11 21:25:42 +00001279>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001280defm V_FLOOR_F32 : VOP1Inst <vop1<0x24, 0x1f>, "v_floor_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001281 VOP_F32_F32, ffloor
Tom Stellard75aadc22012-12-11 21:25:42 +00001282>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001283defm V_EXP_F32 : VOP1Inst <vop1<0x25, 0x20>, "v_exp_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001284 VOP_F32_F32, fexp2
Tom Stellard75aadc22012-12-11 21:25:42 +00001285>;
Tom Stellardae38f302015-01-14 01:13:19 +00001286
1287let SchedRW = [WriteQuarterRate32] in {
1288
Marek Olsak5df00d62014-12-07 12:18:57 +00001289defm V_LOG_F32 : VOP1Inst <vop1<0x27, 0x21>, "v_log_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001290 VOP_F32_F32, flog2
Michel Danzer349cabe2013-02-07 14:55:16 +00001291>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001292defm V_RCP_F32 : VOP1Inst <vop1<0x2a, 0x22>, "v_rcp_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001293 VOP_F32_F32, AMDGPUrcp
Tom Stellard75aadc22012-12-11 21:25:42 +00001294>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001295defm V_RCP_IFLAG_F32 : VOP1Inst <vop1<0x2b, 0x23>, "v_rcp_iflag_f32",
1296 VOP_F32_F32
Matt Arsenault257d48d2014-06-24 22:13:39 +00001297>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001298defm V_RSQ_F32 : VOP1Inst <vop1<0x2e, 0x24>, "v_rsq_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001299 VOP_F32_F32, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001300>;
Tom Stellardae38f302015-01-14 01:13:19 +00001301
1302} //let SchedRW = [WriteQuarterRate32]
1303
1304let SchedRW = [WriteDouble] in {
1305
Marek Olsak5df00d62014-12-07 12:18:57 +00001306defm V_RCP_F64 : VOP1Inst <vop1<0x2f, 0x25>, "v_rcp_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001307 VOP_F64_F64, AMDGPUrcp
Tom Stellard7512c082013-07-12 18:14:56 +00001308>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001309defm V_RSQ_F64 : VOP1Inst <vop1<0x31, 0x26>, "v_rsq_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001310 VOP_F64_F64, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001311>;
Tom Stellardae38f302015-01-14 01:13:19 +00001312
1313} // let SchedRW = [WriteDouble];
1314
Marek Olsak5df00d62014-12-07 12:18:57 +00001315defm V_SQRT_F32 : VOP1Inst <vop1<0x33, 0x27>, "v_sqrt_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001316 VOP_F32_F32, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001317>;
Tom Stellardae38f302015-01-14 01:13:19 +00001318
1319let SchedRW = [WriteDouble] in {
1320
Marek Olsak5df00d62014-12-07 12:18:57 +00001321defm V_SQRT_F64 : VOP1Inst <vop1<0x34, 0x28>, "v_sqrt_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001322 VOP_F64_F64, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001323>;
Tom Stellardae38f302015-01-14 01:13:19 +00001324
1325} // let SchedRW = [WriteDouble]
1326
Marek Olsak5df00d62014-12-07 12:18:57 +00001327defm V_SIN_F32 : VOP1Inst <vop1<0x35, 0x29>, "v_sin_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001328 VOP_F32_F32, AMDGPUsin
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001329>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001330defm V_COS_F32 : VOP1Inst <vop1<0x36, 0x2a>, "v_cos_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001331 VOP_F32_F32, AMDGPUcos
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001332>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001333defm V_NOT_B32 : VOP1Inst <vop1<0x37, 0x2b>, "v_not_b32", VOP_I32_I32>;
1334defm V_BFREV_B32 : VOP1Inst <vop1<0x38, 0x2c>, "v_bfrev_b32", VOP_I32_I32>;
1335defm V_FFBH_U32 : VOP1Inst <vop1<0x39, 0x2d>, "v_ffbh_u32", VOP_I32_I32>;
1336defm V_FFBL_B32 : VOP1Inst <vop1<0x3a, 0x2e>, "v_ffbl_b32", VOP_I32_I32>;
1337defm V_FFBH_I32 : VOP1Inst <vop1<0x3b, 0x2f>, "v_ffbh_i32", VOP_I32_I32>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001338//defm V_FREXP_EXP_I32_F64 : VOPInst <0x0000003c, "v_frexp_exp_i32_f64", VOP_I32_F32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001339defm V_FREXP_MANT_F64 : VOP1Inst <vop1<0x3d, 0x31>, "v_frexp_mant_f64",
1340 VOP_F64_F64
1341>;
1342defm V_FRACT_F64 : VOP1Inst <vop1<0x3e, 0x32>, "v_fract_f64", VOP_F64_F64>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001343//defm V_FREXP_EXP_I32_F32 : VOPInst <0x0000003f, "v_frexp_exp_i32_f32", VOP_I32_F32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001344defm V_FREXP_MANT_F32 : VOP1Inst <vop1<0x40, 0x34>, "v_frexp_mant_f32",
1345 VOP_F32_F32
1346>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001347//def V_CLREXCP : VOP1_ <0x00000041, "v_clrexcp", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001348defm V_MOVRELD_B32 : VOP1Inst <vop1<0x42, 0x36>, "v_movreld_b32", VOP_I32_I32>;
1349defm V_MOVRELS_B32 : VOP1Inst <vop1<0x43, 0x37>, "v_movrels_b32", VOP_I32_I32>;
1350defm V_MOVRELSD_B32 : VOP1Inst <vop1<0x44, 0x38>, "v_movrelsd_b32", VOP_I32_I32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001351
Marek Olsak5df00d62014-12-07 12:18:57 +00001352// These instruction only exist on SI and CI
1353let SubtargetPredicate = isSICI in {
1354
Tom Stellardae38f302015-01-14 01:13:19 +00001355let SchedRW = [WriteQuarterRate32] in {
1356
Marek Olsak5df00d62014-12-07 12:18:57 +00001357defm V_LOG_CLAMP_F32 : VOP1InstSI <vop1<0x26>, "v_log_clamp_f32", VOP_F32_F32>;
1358defm V_RCP_CLAMP_F32 : VOP1InstSI <vop1<0x28>, "v_rcp_clamp_f32", VOP_F32_F32>;
1359defm V_RCP_LEGACY_F32 : VOP1InstSI <vop1<0x29>, "v_rcp_legacy_f32", VOP_F32_F32>;
1360defm V_RSQ_CLAMP_F32 : VOP1InstSI <vop1<0x2c>, "v_rsq_clamp_f32",
1361 VOP_F32_F32, AMDGPUrsq_clamped
1362>;
1363defm V_RSQ_LEGACY_F32 : VOP1InstSI <vop1<0x2d>, "v_rsq_legacy_f32",
1364 VOP_F32_F32, AMDGPUrsq_legacy
1365>;
Tom Stellardae38f302015-01-14 01:13:19 +00001366
1367} // End let SchedRW = [WriteQuarterRate32]
1368
1369let SchedRW = [WriteDouble] in {
1370
Marek Olsak5df00d62014-12-07 12:18:57 +00001371defm V_RCP_CLAMP_F64 : VOP1InstSI <vop1<0x30>, "v_rcp_clamp_f64", VOP_F64_F64>;
1372defm V_RSQ_CLAMP_F64 : VOP1InstSI <vop1<0x32>, "v_rsq_clamp_f64",
1373 VOP_F64_F64, AMDGPUrsq_clamped
1374>;
1375
Tom Stellardae38f302015-01-14 01:13:19 +00001376} // End SchedRW = [WriteDouble]
1377
Marek Olsak5df00d62014-12-07 12:18:57 +00001378} // End SubtargetPredicate = isSICI
Tom Stellard8d6d4492014-04-22 16:33:57 +00001379
1380//===----------------------------------------------------------------------===//
1381// VINTRP Instructions
1382//===----------------------------------------------------------------------===//
1383
Tom Stellardae38f302015-01-14 01:13:19 +00001384// FIXME: Specify SchedRW for VINTRP insturctions.
Marek Olsak5df00d62014-12-07 12:18:57 +00001385defm V_INTERP_P1_F32 : VINTRP_m <
1386 0x00000000, "v_interp_p1_f32",
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001387 (outs VGPR_32:$dst),
1388 (ins VGPR_32:$i, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001389 "v_interp_p1_f32 $dst, $i, $attr_chan, $attr, [$m0]",
Marek Olsak5df00d62014-12-07 12:18:57 +00001390 "$m0">;
Tom Stellard75aadc22012-12-11 21:25:42 +00001391
Marek Olsak5df00d62014-12-07 12:18:57 +00001392defm V_INTERP_P2_F32 : VINTRP_m <
1393 0x00000001, "v_interp_p2_f32",
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001394 (outs VGPR_32:$dst),
1395 (ins VGPR_32:$src0, VGPR_32:$j, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001396 "v_interp_p2_f32 $dst, [$src0], $j, $attr_chan, $attr, [$m0]",
Marek Olsak5df00d62014-12-07 12:18:57 +00001397 "$src0,$m0",
1398 "$src0 = $dst">;
Tom Stellard75aadc22012-12-11 21:25:42 +00001399
Marek Olsak5df00d62014-12-07 12:18:57 +00001400defm V_INTERP_MOV_F32 : VINTRP_m <
1401 0x00000002, "v_interp_mov_f32",
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001402 (outs VGPR_32:$dst),
Michel Danzere9bb18b2013-02-14 19:03:25 +00001403 (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001404 "v_interp_mov_f32 $dst, $src0, $attr_chan, $attr, [$m0]",
Marek Olsak5df00d62014-12-07 12:18:57 +00001405 "$m0">;
Tom Stellard75aadc22012-12-11 21:25:42 +00001406
Tom Stellard8d6d4492014-04-22 16:33:57 +00001407//===----------------------------------------------------------------------===//
1408// VOP2 Instructions
1409//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001410
Matt Arsenault65fa1c42015-02-18 02:15:27 +00001411defm V_CNDMASK_B32_e64 : VOP3_m_nomods <vop3<0x100>, (outs VGPR_32:$dst),
Tom Stellard5a9a61e2014-09-22 15:35:34 +00001412 (ins VSrc_32:$src0, VSrc_32:$src1, SSrc_64:$src2),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001413 "v_cndmask_b32_e64 $dst, $src0, $src1, $src2",
Marek Olsak5df00d62014-12-07 12:18:57 +00001414 [(set i32:$dst, (select i1:$src2, i32:$src1, i32:$src0))],
1415 "v_cndmask_b32_e64", 3
1416>;
1417
1418
1419let isCommutable = 1 in {
1420defm V_ADD_F32 : VOP2Inst <vop2<0x3, 0x1>, "v_add_f32",
1421 VOP_F32_F32_F32, fadd
1422>;
1423
1424defm V_SUB_F32 : VOP2Inst <vop2<0x4, 0x2>, "v_sub_f32", VOP_F32_F32_F32, fsub>;
1425defm V_SUBREV_F32 : VOP2Inst <vop2<0x5, 0x3>, "v_subrev_f32",
1426 VOP_F32_F32_F32, null_frag, "v_sub_f32"
1427>;
1428} // End isCommutable = 1
1429
1430let isCommutable = 1 in {
1431
1432defm V_MUL_LEGACY_F32 : VOP2Inst <vop2<0x7, 0x4>, "v_mul_legacy_f32",
1433 VOP_F32_F32_F32, int_AMDGPU_mul
1434>;
1435
1436defm V_MUL_F32 : VOP2Inst <vop2<0x8, 0x5>, "v_mul_f32",
1437 VOP_F32_F32_F32, fmul
1438>;
1439
1440defm V_MUL_I32_I24 : VOP2Inst <vop2<0x9, 0x6>, "v_mul_i32_i24",
1441 VOP_I32_I32_I32, AMDGPUmul_i24
1442>;
Tom Stellard894b9882015-02-18 16:08:14 +00001443
1444defm V_MUL_HI_I32_I24 : VOP2Inst <vop2<0xa,0x7>, "v_mul_hi_i32_i24",
1445 VOP_I32_I32_I32
1446>;
1447
Marek Olsak5df00d62014-12-07 12:18:57 +00001448defm V_MUL_U32_U24 : VOP2Inst <vop2<0xb, 0x8>, "v_mul_u32_u24",
1449 VOP_I32_I32_I32, AMDGPUmul_u24
1450>;
Tom Stellard894b9882015-02-18 16:08:14 +00001451
1452defm V_MUL_HI_U32_U24 : VOP2Inst <vop2<0xc,0x9>, "v_mul_hi_u32_u24",
1453 VOP_I32_I32_I32
1454>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001455
1456defm V_MIN_F32 : VOP2Inst <vop2<0xf, 0xa>, "v_min_f32", VOP_F32_F32_F32,
1457 fminnum>;
1458defm V_MAX_F32 : VOP2Inst <vop2<0x10, 0xb>, "v_max_f32", VOP_F32_F32_F32,
1459 fmaxnum>;
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001460defm V_MIN_I32 : VOP2Inst <vop2<0x11, 0xc>, "v_min_i32", VOP_I32_I32_I32>;
1461defm V_MAX_I32 : VOP2Inst <vop2<0x12, 0xd>, "v_max_i32", VOP_I32_I32_I32>;
1462defm V_MIN_U32 : VOP2Inst <vop2<0x13, 0xe>, "v_min_u32", VOP_I32_I32_I32>;
1463defm V_MAX_U32 : VOP2Inst <vop2<0x14, 0xf>, "v_max_u32", VOP_I32_I32_I32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001464
Marek Olsak5df00d62014-12-07 12:18:57 +00001465defm V_LSHRREV_B32 : VOP2Inst <
1466 vop2<0x16, 0x10>, "v_lshrrev_b32", VOP_I32_I32_I32, null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001467 "v_lshr_b32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001468>;
1469
Marek Olsak5df00d62014-12-07 12:18:57 +00001470defm V_ASHRREV_I32 : VOP2Inst <
1471 vop2<0x18, 0x11>, "v_ashrrev_i32", VOP_I32_I32_I32, null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001472 "v_ashr_i32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001473>;
1474
Marek Olsak5df00d62014-12-07 12:18:57 +00001475defm V_LSHLREV_B32 : VOP2Inst <
1476 vop2<0x1a, 0x12>, "v_lshlrev_b32", VOP_I32_I32_I32, null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001477 "v_lshl_b32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001478>;
1479
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001480defm V_AND_B32 : VOP2Inst <vop2<0x1b, 0x13>, "v_and_b32", VOP_I32_I32_I32>;
1481defm V_OR_B32 : VOP2Inst <vop2<0x1c, 0x14>, "v_or_b32", VOP_I32_I32_I32>;
1482defm V_XOR_B32 : VOP2Inst <vop2<0x1d, 0x15>, "v_xor_b32", VOP_I32_I32_I32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001483
1484defm V_MAC_F32 : VOP2Inst <vop2<0x1f, 0x16>, "v_mac_f32", VOP_F32_F32_F32>;
1485} // End isCommutable = 1
1486
1487defm V_MADMK_F32 : VOP2Inst <vop2<0x20, 0x17>, "v_madmk_f32", VOP_F32_F32_F32>;
1488
1489let isCommutable = 1 in {
1490defm V_MADAK_F32 : VOP2Inst <vop2<0x21, 0x18>, "v_madak_f32", VOP_F32_F32_F32>;
1491} // End isCommutable = 1
1492
1493let isCommutable = 1, Defs = [VCC] in { // Carry-out goes to VCC
1494// No patterns so that the scalar instructions are always selected.
1495// The scalar versions will be replaced with vector when needed later.
1496
1497// V_ADD_I32, V_SUB_I32, and V_SUBREV_I32 where renamed to *_U32 in VI,
1498// but the VI instructions behave the same as the SI versions.
1499defm V_ADD_I32 : VOP2bInst <vop2<0x25, 0x19>, "v_add_i32",
1500 VOP_I32_I32_I32, add
1501>;
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001502defm V_SUB_I32 : VOP2bInst <vop2<0x26, 0x1a>, "v_sub_i32", VOP_I32_I32_I32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001503
1504defm V_SUBREV_I32 : VOP2bInst <vop2<0x27, 0x1b>, "v_subrev_i32",
1505 VOP_I32_I32_I32, null_frag, "v_sub_i32"
1506>;
1507
1508let Uses = [VCC] in { // Carry-in comes from VCC
1509defm V_ADDC_U32 : VOP2bInst <vop2<0x28, 0x1c>, "v_addc_u32",
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001510 VOP_I32_I32_I32_VCC
Marek Olsak5df00d62014-12-07 12:18:57 +00001511>;
1512defm V_SUBB_U32 : VOP2bInst <vop2<0x29, 0x1d>, "v_subb_u32",
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001513 VOP_I32_I32_I32_VCC
Marek Olsak5df00d62014-12-07 12:18:57 +00001514>;
1515defm V_SUBBREV_U32 : VOP2bInst <vop2<0x2a, 0x1e>, "v_subbrev_u32",
1516 VOP_I32_I32_I32_VCC, null_frag, "v_subb_u32"
1517>;
1518
1519} // End Uses = [VCC]
1520} // End isCommutable = 1, Defs = [VCC]
1521
Marek Olsak15e4a592015-01-15 18:42:55 +00001522defm V_READLANE_B32 : VOP2SI_3VI_m <
1523 vop3 <0x001, 0x289>,
1524 "v_readlane_b32",
Tom Stellardc149dc02013-11-27 21:23:35 +00001525 (outs SReg_32:$vdst),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001526 (ins VGPR_32:$src0, SSrc_32:$vsrc1),
Marek Olsak15e4a592015-01-15 18:42:55 +00001527 "v_readlane_b32 $vdst, $src0, $vsrc1"
Tom Stellardc149dc02013-11-27 21:23:35 +00001528>;
1529
Marek Olsak15e4a592015-01-15 18:42:55 +00001530defm V_WRITELANE_B32 : VOP2SI_3VI_m <
1531 vop3 <0x002, 0x28a>,
1532 "v_writelane_b32",
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001533 (outs VGPR_32:$vdst),
Tom Stellardc149dc02013-11-27 21:23:35 +00001534 (ins SReg_32:$src0, SSrc_32:$vsrc1),
Marek Olsak15e4a592015-01-15 18:42:55 +00001535 "v_writelane_b32 $vdst, $src0, $vsrc1"
Tom Stellardc149dc02013-11-27 21:23:35 +00001536>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001537
Marek Olsak15e4a592015-01-15 18:42:55 +00001538// These instructions only exist on SI and CI
1539let SubtargetPredicate = isSICI in {
1540
Marek Olsak191507e2015-02-03 17:38:12 +00001541defm V_MIN_LEGACY_F32 : VOP2InstSI <vop2<0xd>, "v_min_legacy_f32",
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00001542 VOP_F32_F32_F32, AMDGPUfmin_legacy
Tom Stellard75aadc22012-12-11 21:25:42 +00001543>;
Marek Olsak191507e2015-02-03 17:38:12 +00001544defm V_MAX_LEGACY_F32 : VOP2InstSI <vop2<0xe>, "v_max_legacy_f32",
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00001545 VOP_F32_F32_F32, AMDGPUfmax_legacy
Tom Stellard75aadc22012-12-11 21:25:42 +00001546>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001547
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +00001548let isCommutable = 1 in {
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001549defm V_LSHR_B32 : VOP2InstSI <vop2<0x15>, "v_lshr_b32", VOP_I32_I32_I32>;
1550defm V_ASHR_I32 : VOP2InstSI <vop2<0x17>, "v_ashr_i32", VOP_I32_I32_I32>;
1551defm V_LSHL_B32 : VOP2InstSI <vop2<0x19>, "v_lshl_b32", VOP_I32_I32_I32>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001552} // End isCommutable = 1
Marek Olsakf0b130a2015-01-15 18:43:06 +00001553} // End let SubtargetPredicate = SICI
Christian Konig76edd4f2013-02-26 17:52:29 +00001554
Marek Olsak11057ee2015-02-03 17:38:01 +00001555let isCommutable = 1 in {
1556defm V_MAC_LEGACY_F32 : VOP2_VI3_Inst <vop23<0x6, 0x28e>, "v_mac_legacy_f32",
1557 VOP_F32_F32_F32
1558>;
1559} // End isCommutable = 1
1560
Marek Olsakf0b130a2015-01-15 18:43:06 +00001561defm V_BFM_B32 : VOP2_VI3_Inst <vop23<0x1e, 0x293>, "v_bfm_b32", VOP_I32_I32_I32,
1562 AMDGPUbfm
1563>;
1564defm V_BCNT_U32_B32 : VOP2_VI3_Inst <vop23<0x22, 0x28b>, "v_bcnt_u32_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001565 VOP_I32_I32_I32
1566>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001567defm V_MBCNT_LO_U32_B32 : VOP2_VI3_Inst <vop23<0x23, 0x28c>, "v_mbcnt_lo_u32_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001568 VOP_I32_I32_I32
1569>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001570defm V_MBCNT_HI_U32_B32 : VOP2_VI3_Inst <vop23<0x24, 0x28d>, "v_mbcnt_hi_u32_b32",
1571 VOP_I32_I32_I32
1572>;
1573defm V_LDEXP_F32 : VOP2_VI3_Inst <vop23<0x2b, 0x288>, "v_ldexp_f32",
Matt Arsenault2e7cc482014-08-15 17:30:25 +00001574 VOP_F32_F32_I32, AMDGPUldexp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001575>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001576
Marek Olsak11057ee2015-02-03 17:38:01 +00001577
1578defm V_CVT_PKACCUM_U8_F32 : VOP2_VI3_Inst <vop23<0x2c, 0x1f0>, "v_cvt_pkaccum_u8_f32",
1579 VOP_I32_F32_I32>; // TODO: set "Uses = dst"
1580
1581defm V_CVT_PKNORM_I16_F32 : VOP2_VI3_Inst <vop23<0x2d, 0x294>, "v_cvt_pknorm_i16_f32",
1582 VOP_I32_F32_F32
Tom Stellard75aadc22012-12-11 21:25:42 +00001583>;
Marek Olsak11057ee2015-02-03 17:38:01 +00001584defm V_CVT_PKNORM_U16_F32 : VOP2_VI3_Inst <vop23<0x2e, 0x295>, "v_cvt_pknorm_u16_f32",
1585 VOP_I32_F32_F32
1586>;
1587defm V_CVT_PKRTZ_F16_F32 : VOP2_VI3_Inst <vop23<0x2f, 0x296>, "v_cvt_pkrtz_f16_f32",
1588 VOP_I32_F32_F32, int_SI_packf16
1589>;
1590defm V_CVT_PK_U16_U32 : VOP2_VI3_Inst <vop23<0x30, 0x297>, "v_cvt_pk_u16_u32",
1591 VOP_I32_I32_I32
1592>;
1593defm V_CVT_PK_I16_I32 : VOP2_VI3_Inst <vop23<0x31, 0x298>, "v_cvt_pk_i16_i32",
1594 VOP_I32_I32_I32
1595>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001596
1597//===----------------------------------------------------------------------===//
1598// VOP3 Instructions
1599//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001600
Matt Arsenault95e48662014-11-13 19:26:47 +00001601let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001602defm V_MAD_LEGACY_F32 : VOP3Inst <vop3<0x140, 0x1c0>, "v_mad_legacy_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001603 VOP_F32_F32_F32_F32
Matt Arsenaultf37abc72014-05-22 17:45:20 +00001604>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001605
Marek Olsak5df00d62014-12-07 12:18:57 +00001606defm V_MAD_F32 : VOP3Inst <vop3<0x141, 0x1c1>, "v_mad_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001607 VOP_F32_F32_F32_F32, fmad
Tom Stellard52639482013-07-23 01:48:49 +00001608>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001609
Marek Olsak5df00d62014-12-07 12:18:57 +00001610defm V_MAD_I32_I24 : VOP3Inst <vop3<0x142, 0x1c2>, "v_mad_i32_i24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001611 VOP_I32_I32_I32_I32, AMDGPUmad_i24
1612>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001613defm V_MAD_U32_U24 : VOP3Inst <vop3<0x143, 0x1c3>, "v_mad_u32_u24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001614 VOP_I32_I32_I32_I32, AMDGPUmad_u24
Tom Stellard52639482013-07-23 01:48:49 +00001615>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001616} // End isCommutable = 1
Tom Stellard75aadc22012-12-11 21:25:42 +00001617
Marek Olsak5df00d62014-12-07 12:18:57 +00001618defm V_CUBEID_F32 : VOP3Inst <vop3<0x144, 0x1c4>, "v_cubeid_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001619 VOP_F32_F32_F32_F32
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001620>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001621defm V_CUBESC_F32 : VOP3Inst <vop3<0x145, 0x1c5>, "v_cubesc_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001622 VOP_F32_F32_F32_F32
1623>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001624defm V_CUBETC_F32 : VOP3Inst <vop3<0x146, 0x1c6>, "v_cubetc_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001625 VOP_F32_F32_F32_F32
1626>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001627defm V_CUBEMA_F32 : VOP3Inst <vop3<0x147, 0x1c7>, "v_cubema_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001628 VOP_F32_F32_F32_F32
1629>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001630
1631let hasSideEffects = 0, mayLoad = 0, mayStore = 0 in {
1632defm V_BFE_U32 : VOP3Inst <vop3<0x148, 0x1c8>, "v_bfe_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001633 VOP_I32_I32_I32_I32, AMDGPUbfe_u32
1634>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001635defm V_BFE_I32 : VOP3Inst <vop3<0x149, 0x1c9>, "v_bfe_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001636 VOP_I32_I32_I32_I32, AMDGPUbfe_i32
1637>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001638}
1639
1640defm V_BFI_B32 : VOP3Inst <vop3<0x14a, 0x1ca>, "v_bfi_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001641 VOP_I32_I32_I32_I32, AMDGPUbfi
1642>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001643
1644let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001645defm V_FMA_F32 : VOP3Inst <vop3<0x14b, 0x1cb>, "v_fma_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001646 VOP_F32_F32_F32_F32, fma
1647>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001648defm V_FMA_F64 : VOP3Inst <vop3<0x14c, 0x1cc>, "v_fma_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001649 VOP_F64_F64_F64_F64, fma
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001650>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001651} // End isCommutable = 1
1652
Tom Stellard326d6ec2014-11-05 14:50:53 +00001653//def V_LERP_U8 : VOP3_U8 <0x0000014d, "v_lerp_u8", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001654defm V_ALIGNBIT_B32 : VOP3Inst <vop3<0x14e, 0x1ce>, "v_alignbit_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001655 VOP_I32_I32_I32_I32
1656>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001657defm V_ALIGNBYTE_B32 : VOP3Inst <vop3<0x14f, 0x1cf>, "v_alignbyte_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001658 VOP_I32_I32_I32_I32
1659>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001660
Marek Olsak794ff832015-01-27 17:25:15 +00001661defm V_MIN3_F32 : VOP3Inst <vop3<0x151, 0x1d0>, "v_min3_f32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001662 VOP_F32_F32_F32_F32, AMDGPUfmin3>;
1663
Marek Olsak794ff832015-01-27 17:25:15 +00001664defm V_MIN3_I32 : VOP3Inst <vop3<0x152, 0x1d1>, "v_min3_i32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001665 VOP_I32_I32_I32_I32, AMDGPUsmin3
1666>;
Marek Olsak794ff832015-01-27 17:25:15 +00001667defm V_MIN3_U32 : VOP3Inst <vop3<0x153, 0x1d2>, "v_min3_u32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001668 VOP_I32_I32_I32_I32, AMDGPUumin3
1669>;
Marek Olsak794ff832015-01-27 17:25:15 +00001670defm V_MAX3_F32 : VOP3Inst <vop3<0x154, 0x1d3>, "v_max3_f32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001671 VOP_F32_F32_F32_F32, AMDGPUfmax3
1672>;
Marek Olsak794ff832015-01-27 17:25:15 +00001673defm V_MAX3_I32 : VOP3Inst <vop3<0x155, 0x1d4>, "v_max3_i32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001674 VOP_I32_I32_I32_I32, AMDGPUsmax3
1675>;
Marek Olsak794ff832015-01-27 17:25:15 +00001676defm V_MAX3_U32 : VOP3Inst <vop3<0x156, 0x1d5>, "v_max3_u32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001677 VOP_I32_I32_I32_I32, AMDGPUumax3
1678>;
Marek Olsak794ff832015-01-27 17:25:15 +00001679defm V_MED3_F32 : VOP3Inst <vop3<0x157, 0x1d6>, "v_med3_f32",
1680 VOP_F32_F32_F32_F32
1681>;
1682defm V_MED3_I32 : VOP3Inst <vop3<0x158, 0x1d7>, "v_med3_i32",
1683 VOP_I32_I32_I32_I32
1684>;
1685defm V_MED3_U32 : VOP3Inst <vop3<0x159, 0x1d8>, "v_med3_u32",
1686 VOP_I32_I32_I32_I32
1687>;
1688
Tom Stellard326d6ec2014-11-05 14:50:53 +00001689//def V_SAD_U8 : VOP3_U8 <0x0000015a, "v_sad_u8", []>;
1690//def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "v_sad_hi_u8", []>;
1691//def V_SAD_U16 : VOP3_U16 <0x0000015c, "v_sad_u16", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001692defm V_SAD_U32 : VOP3Inst <vop3<0x15d, 0x1dc>, "v_sad_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001693 VOP_I32_I32_I32_I32
1694>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001695////def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "v_cvt_pk_u8_f32", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001696defm V_DIV_FIXUP_F32 : VOP3Inst <
Marek Olsak5df00d62014-12-07 12:18:57 +00001697 vop3<0x15f, 0x1de>, "v_div_fixup_f32", VOP_F32_F32_F32_F32, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001698>;
Tom Stellardae38f302015-01-14 01:13:19 +00001699
1700let SchedRW = [WriteDouble] in {
1701
Tom Stellardb4a313a2014-08-01 00:32:39 +00001702defm V_DIV_FIXUP_F64 : VOP3Inst <
Marek Olsak5df00d62014-12-07 12:18:57 +00001703 vop3<0x160, 0x1df>, "v_div_fixup_f64", VOP_F64_F64_F64_F64, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001704>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001705
Tom Stellardae38f302015-01-14 01:13:19 +00001706} // let SchedRW = [WriteDouble]
1707
Tom Stellardae38f302015-01-14 01:13:19 +00001708let SchedRW = [WriteDouble] in {
Tom Stellard7512c082013-07-12 18:14:56 +00001709let isCommutable = 1 in {
1710
Marek Olsak5df00d62014-12-07 12:18:57 +00001711defm V_ADD_F64 : VOP3Inst <vop3<0x164, 0x280>, "v_add_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001712 VOP_F64_F64_F64, fadd
1713>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001714defm V_MUL_F64 : VOP3Inst <vop3<0x165, 0x281>, "v_mul_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001715 VOP_F64_F64_F64, fmul
1716>;
Matt Arsenault7c936902014-10-21 23:01:01 +00001717
Marek Olsak5df00d62014-12-07 12:18:57 +00001718defm V_MIN_F64 : VOP3Inst <vop3<0x166, 0x282>, "v_min_f64",
Matt Arsenault7c936902014-10-21 23:01:01 +00001719 VOP_F64_F64_F64, fminnum
Tom Stellardb4a313a2014-08-01 00:32:39 +00001720>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001721defm V_MAX_F64 : VOP3Inst <vop3<0x167, 0x283>, "v_max_f64",
Matt Arsenault7c936902014-10-21 23:01:01 +00001722 VOP_F64_F64_F64, fmaxnum
Tom Stellardb4a313a2014-08-01 00:32:39 +00001723>;
Tom Stellard7512c082013-07-12 18:14:56 +00001724
1725} // isCommutable = 1
1726
Marek Olsak5df00d62014-12-07 12:18:57 +00001727defm V_LDEXP_F64 : VOP3Inst <vop3<0x168, 0x284>, "v_ldexp_f64",
Matt Arsenault2e7cc482014-08-15 17:30:25 +00001728 VOP_F64_F64_I32, AMDGPUldexp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001729>;
Christian Konig70a50322013-03-27 09:12:51 +00001730
Tom Stellardae38f302015-01-14 01:13:19 +00001731} // let SchedRW = [WriteDouble]
1732
1733let isCommutable = 1, SchedRW = [WriteQuarterRate32] in {
Christian Konig70a50322013-03-27 09:12:51 +00001734
Marek Olsak5df00d62014-12-07 12:18:57 +00001735defm V_MUL_LO_U32 : VOP3Inst <vop3<0x169, 0x285>, "v_mul_lo_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001736 VOP_I32_I32_I32
1737>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001738defm V_MUL_HI_U32 : VOP3Inst <vop3<0x16a, 0x286>, "v_mul_hi_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001739 VOP_I32_I32_I32
1740>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001741
1742defm V_MUL_LO_I32 : VOP3Inst <vop3<0x16b, 0x285>, "v_mul_lo_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001743 VOP_I32_I32_I32
1744>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001745defm V_MUL_HI_I32 : VOP3Inst <vop3<0x16c, 0x287>, "v_mul_hi_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001746 VOP_I32_I32_I32
1747>;
Christian Konig70a50322013-03-27 09:12:51 +00001748
Tom Stellardae38f302015-01-14 01:13:19 +00001749} // isCommutable = 1, SchedRW = [WriteQuarterRate32]
Christian Konig70a50322013-03-27 09:12:51 +00001750
Matt Arsenault6e26b8d2015-02-14 04:03:18 +00001751let SchedRW = [WriteFloatFMA, WriteSALU] in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001752defm V_DIV_SCALE_F32 : VOP3b_32 <vop3<0x16d, 0x1e0>, "v_div_scale_f32", []>;
Matt Arsenault6e26b8d2015-02-14 04:03:18 +00001753}
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001754
Matt Arsenault6e26b8d2015-02-14 04:03:18 +00001755let SchedRW = [WriteDouble, WriteSALU] in {
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001756// Double precision division pre-scale.
Marek Olsak5df00d62014-12-07 12:18:57 +00001757defm V_DIV_SCALE_F64 : VOP3b_64 <vop3<0x16e, 0x1e1>, "v_div_scale_f64", []>;
Tom Stellardae38f302015-01-14 01:13:19 +00001758} // let SchedRW = [WriteDouble]
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001759
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001760let isCommutable = 1, Uses = [VCC] in {
1761
1762// v_div_fmas_f32:
1763// result = src0 * src1 + src2
1764// if (vcc)
1765// result *= 2^32
1766//
1767defm V_DIV_FMAS_F32 : VOP3_VCC_Inst <vop3<0x16f, 0x1e2>, "v_div_fmas_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001768 VOP_F32_F32_F32_F32, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001769>;
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001770
Tom Stellardae38f302015-01-14 01:13:19 +00001771let SchedRW = [WriteDouble] in {
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001772// v_div_fmas_f64:
1773// result = src0 * src1 + src2
1774// if (vcc)
1775// result *= 2^64
1776//
1777defm V_DIV_FMAS_F64 : VOP3_VCC_Inst <vop3<0x170, 0x1e3>, "v_div_fmas_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001778 VOP_F64_F64_F64_F64, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001779>;
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001780
Tom Stellardae38f302015-01-14 01:13:19 +00001781} // End SchedRW = [WriteDouble]
Matt Arsenault95e48662014-11-13 19:26:47 +00001782} // End isCommutable = 1
1783
Tom Stellard326d6ec2014-11-05 14:50:53 +00001784//def V_MSAD_U8 : VOP3_U8 <0x00000171, "v_msad_u8", []>;
1785//def V_QSAD_U8 : VOP3_U8 <0x00000172, "v_qsad_u8", []>;
1786//def V_MQSAD_U8 : VOP3_U8 <0x00000173, "v_mqsad_u8", []>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001787
Tom Stellardae38f302015-01-14 01:13:19 +00001788let SchedRW = [WriteDouble] in {
Tom Stellardb4a313a2014-08-01 00:32:39 +00001789defm V_TRIG_PREOP_F64 : VOP3Inst <
Marek Olsak5df00d62014-12-07 12:18:57 +00001790 vop3<0x174, 0x292>, "v_trig_preop_f64", VOP_F64_F64_I32, AMDGPUtrig_preop
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001791>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001792
Tom Stellardae38f302015-01-14 01:13:19 +00001793} // let SchedRW = [WriteDouble]
1794
Marek Olsakeae20ab2015-01-15 18:42:40 +00001795// These instructions only exist on SI and CI
1796let SubtargetPredicate = isSICI in {
1797
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001798defm V_LSHL_B64 : VOP3Inst <vop3<0x161>, "v_lshl_b64", VOP_I64_I64_I32>;
1799defm V_LSHR_B64 : VOP3Inst <vop3<0x162>, "v_lshr_b64", VOP_I64_I64_I32>;
1800defm V_ASHR_I64 : VOP3Inst <vop3<0x163>, "v_ashr_i64", VOP_I64_I64_I32>;
Marek Olsakeae20ab2015-01-15 18:42:40 +00001801
1802defm V_MULLIT_F32 : VOP3Inst <vop3<0x150>, "v_mullit_f32",
1803 VOP_F32_F32_F32_F32>;
1804
1805} // End SubtargetPredicate = isSICI
1806
Marek Olsak707a6d02015-02-03 21:53:01 +00001807let SubtargetPredicate = isVI in {
1808
1809defm V_LSHLREV_B64 : VOP3Inst <vop3<0, 0x28f>, "v_lshlrev_b64",
1810 VOP_I64_I32_I64
1811>;
1812defm V_LSHRREV_B64 : VOP3Inst <vop3<0, 0x290>, "v_lshrrev_b64",
1813 VOP_I64_I32_I64
1814>;
1815defm V_ASHRREV_I64 : VOP3Inst <vop3<0, 0x291>, "v_ashrrev_i64",
1816 VOP_I64_I32_I64
1817>;
1818
1819} // End SubtargetPredicate = isVI
1820
Tom Stellard8d6d4492014-04-22 16:33:57 +00001821//===----------------------------------------------------------------------===//
1822// Pseudo Instructions
1823//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001824let isCodeGenOnly = 1, isPseudo = 1 in {
1825
Tom Stellard4842c052015-01-07 20:27:25 +00001826let hasSideEffects = 0, mayLoad = 0, mayStore = 0 in {
1827// 64-bit vector move instruction. This is mainly used by the SIFoldOperands
1828// pass to enable folding of inline immediates.
1829def V_MOV_B64_PSEUDO : InstSI <(outs VReg_64:$dst), (ins VSrc_64:$src0), "", []>;
1830} // end let hasSideEffects = 0, mayLoad = 0, mayStore = 0
1831
Tom Stellard60024a02014-09-24 01:33:24 +00001832let hasSideEffects = 1 in {
1833def SGPR_USE : InstSI <(outs),(ins), "", []>;
1834}
1835
Matt Arsenault8fb37382013-10-11 21:03:36 +00001836// SI pseudo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +00001837// and should be lowered to ISA instructions prior to codegen.
1838
Tom Stellardf8794352012-12-19 22:10:31 +00001839let mayLoad = 1, mayStore = 1, hasSideEffects = 1,
1840 Uses = [EXEC], Defs = [EXEC] in {
1841
1842let isBranch = 1, isTerminator = 1 in {
1843
Tom Stellard919bb6b2014-04-29 23:12:53 +00001844def SI_IF: InstSI <
Tom Stellardf8794352012-12-19 22:10:31 +00001845 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001846 (ins SReg_64:$vcc, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001847 "",
1848 [(set i64:$dst, (int_SI_if i1:$vcc, bb:$target))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001849>;
1850
Tom Stellardf8794352012-12-19 22:10:31 +00001851def SI_ELSE : InstSI <
1852 (outs SReg_64:$dst),
1853 (ins SReg_64:$src, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001854 "",
1855 [(set i64:$dst, (int_SI_else i64:$src, bb:$target))]
Tom Stellard919bb6b2014-04-29 23:12:53 +00001856> {
Tom Stellardf8794352012-12-19 22:10:31 +00001857 let Constraints = "$src = $dst";
1858}
1859
1860def SI_LOOP : InstSI <
Tom Stellard75aadc22012-12-11 21:25:42 +00001861 (outs),
Tom Stellardf8794352012-12-19 22:10:31 +00001862 (ins SReg_64:$saved, brtarget:$target),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001863 "si_loop $saved, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001864 [(int_SI_loop i64:$saved, bb:$target)]
Tom Stellard75aadc22012-12-11 21:25:42 +00001865>;
Tom Stellardf8794352012-12-19 22:10:31 +00001866
1867} // end isBranch = 1, isTerminator = 1
1868
1869def SI_BREAK : InstSI <
1870 (outs SReg_64:$dst),
1871 (ins SReg_64:$src),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001872 "si_else $dst, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001873 [(set i64:$dst, (int_SI_break i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001874>;
1875
1876def SI_IF_BREAK : InstSI <
1877 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001878 (ins SReg_64:$vcc, SReg_64:$src),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001879 "si_if_break $dst, $vcc, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001880 [(set i64:$dst, (int_SI_if_break i1:$vcc, i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001881>;
1882
1883def SI_ELSE_BREAK : InstSI <
1884 (outs SReg_64:$dst),
1885 (ins SReg_64:$src0, SReg_64:$src1),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001886 "si_else_break $dst, $src0, $src1",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001887 [(set i64:$dst, (int_SI_else_break i64:$src0, i64:$src1))]
Tom Stellardf8794352012-12-19 22:10:31 +00001888>;
1889
1890def SI_END_CF : InstSI <
1891 (outs),
1892 (ins SReg_64:$saved),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001893 "si_end_cf $saved",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001894 [(int_SI_end_cf i64:$saved)]
Tom Stellardf8794352012-12-19 22:10:31 +00001895>;
1896
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001897def SI_KILL : InstSI <
1898 (outs),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001899 (ins VSrc_32:$src),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001900 "si_kill $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001901 [(int_AMDGPU_kill f32:$src)]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001902>;
1903
Tom Stellardf8794352012-12-19 22:10:31 +00001904} // end mayLoad = 1, mayStore = 1, hasSideEffects = 1
1905 // Uses = [EXEC], Defs = [EXEC]
1906
Christian Konig2989ffc2013-03-18 11:34:16 +00001907let Uses = [EXEC], Defs = [EXEC,VCC,M0] in {
1908
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001909//defm SI_ : RegisterLoadStore <VGPR_32, FRAMEri, ADDRIndirect>;
Tom Stellard81d871d2013-11-13 23:36:50 +00001910
1911let UseNamedOperandTable = 1 in {
1912
Tom Stellard0e70de52014-05-16 20:56:45 +00001913def SI_RegisterLoad : InstSI <
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001914 (outs VGPR_32:$dst, SReg_64:$temp),
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001915 (ins FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001916 "", []
1917> {
1918 let isRegisterLoad = 1;
1919 let mayLoad = 1;
1920}
1921
Tom Stellard0e70de52014-05-16 20:56:45 +00001922class SIRegStore<dag outs> : InstSI <
Tom Stellard81d871d2013-11-13 23:36:50 +00001923 outs,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001924 (ins VGPR_32:$val, FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001925 "", []
1926> {
1927 let isRegisterStore = 1;
1928 let mayStore = 1;
1929}
1930
1931let usesCustomInserter = 1 in {
1932def SI_RegisterStorePseudo : SIRegStore<(outs)>;
1933} // End usesCustomInserter = 1
1934def SI_RegisterStore : SIRegStore<(outs SReg_64:$temp)>;
1935
1936
1937} // End UseNamedOperandTable = 1
1938
Christian Konig2989ffc2013-03-18 11:34:16 +00001939def SI_INDIRECT_SRC : InstSI <
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001940 (outs VGPR_32:$dst, SReg_64:$temp),
Christian Konig2989ffc2013-03-18 11:34:16 +00001941 (ins unknown:$src, VSrc_32:$idx, i32imm:$off),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001942 "si_indirect_src $dst, $temp, $src, $idx, $off",
Christian Konig2989ffc2013-03-18 11:34:16 +00001943 []
1944>;
1945
1946class SI_INDIRECT_DST<RegisterClass rc> : InstSI <
1947 (outs rc:$dst, SReg_64:$temp),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001948 (ins unknown:$src, VSrc_32:$idx, i32imm:$off, VGPR_32:$val),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001949 "si_indirect_dst $dst, $temp, $src, $idx, $off, $val",
Christian Konig2989ffc2013-03-18 11:34:16 +00001950 []
1951> {
1952 let Constraints = "$src = $dst";
1953}
1954
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001955def SI_INDIRECT_DST_V1 : SI_INDIRECT_DST<VGPR_32>;
Christian Konig2989ffc2013-03-18 11:34:16 +00001956def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>;
1957def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>;
1958def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>;
1959def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>;
1960
1961} // Uses = [EXEC,VCC,M0], Defs = [EXEC,VCC,M0]
1962
Tom Stellard556d9aa2013-06-03 17:39:37 +00001963let usesCustomInserter = 1 in {
1964
Tom Stellard2a6a61052013-07-12 18:15:08 +00001965def V_SUB_F64 : InstSI <
1966 (outs VReg_64:$dst),
1967 (ins VReg_64:$src0, VReg_64:$src1),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001968 "v_sub_f64 $dst, $src0, $src1",
Matt Arsenaultbd469d52014-06-24 17:17:06 +00001969 [(set f64:$dst, (fsub f64:$src0, f64:$src1))]
Tom Stellard2a6a61052013-07-12 18:15:08 +00001970>;
1971
Tom Stellard556d9aa2013-06-03 17:39:37 +00001972} // end usesCustomInserter
1973
Tom Stellardeba61072014-05-02 15:41:42 +00001974multiclass SI_SPILL_SGPR <RegisterClass sgpr_class> {
1975
Tom Stellard42fb60e2015-01-14 15:42:31 +00001976 let UseNamedOperandTable = 1 in {
1977 def _SAVE : InstSI <
1978 (outs),
Tom Stellard95292bb2015-01-20 17:49:47 +00001979 (ins sgpr_class:$src, i32imm:$frame_idx, SReg_128:$scratch_rsrc,
Tom Stellard42fb60e2015-01-14 15:42:31 +00001980 SReg_32:$scratch_offset),
1981 "", []
1982 >;
Tom Stellardeba61072014-05-02 15:41:42 +00001983
Tom Stellard42fb60e2015-01-14 15:42:31 +00001984 def _RESTORE : InstSI <
1985 (outs sgpr_class:$dst),
Tom Stellard95292bb2015-01-20 17:49:47 +00001986 (ins i32imm:$frame_idx, SReg_128:$scratch_rsrc, SReg_32:$scratch_offset),
Tom Stellard42fb60e2015-01-14 15:42:31 +00001987 "", []
1988 >;
1989 } // End UseNamedOperandTable = 1
Tom Stellardeba61072014-05-02 15:41:42 +00001990}
1991
Tom Stellard060ae392014-06-10 21:20:38 +00001992defm SI_SPILL_S32 : SI_SPILL_SGPR <SReg_32>;
Tom Stellardeba61072014-05-02 15:41:42 +00001993defm SI_SPILL_S64 : SI_SPILL_SGPR <SReg_64>;
1994defm SI_SPILL_S128 : SI_SPILL_SGPR <SReg_128>;
1995defm SI_SPILL_S256 : SI_SPILL_SGPR <SReg_256>;
1996defm SI_SPILL_S512 : SI_SPILL_SGPR <SReg_512>;
1997
Tom Stellard96468902014-09-24 01:33:17 +00001998multiclass SI_SPILL_VGPR <RegisterClass vgpr_class> {
Tom Stellard42fb60e2015-01-14 15:42:31 +00001999 let UseNamedOperandTable = 1 in {
2000 def _SAVE : InstSI <
2001 (outs),
Tom Stellard95292bb2015-01-20 17:49:47 +00002002 (ins vgpr_class:$src, i32imm:$frame_idx, SReg_128:$scratch_rsrc,
Tom Stellard42fb60e2015-01-14 15:42:31 +00002003 SReg_32:$scratch_offset),
2004 "", []
2005 >;
Tom Stellard96468902014-09-24 01:33:17 +00002006
Tom Stellard42fb60e2015-01-14 15:42:31 +00002007 def _RESTORE : InstSI <
2008 (outs vgpr_class:$dst),
Tom Stellard95292bb2015-01-20 17:49:47 +00002009 (ins i32imm:$frame_idx, SReg_128:$scratch_rsrc, SReg_32:$scratch_offset),
Tom Stellard42fb60e2015-01-14 15:42:31 +00002010 "", []
2011 >;
2012 } // End UseNamedOperandTable = 1
Tom Stellard96468902014-09-24 01:33:17 +00002013}
2014
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002015defm SI_SPILL_V32 : SI_SPILL_VGPR <VGPR_32>;
Tom Stellard96468902014-09-24 01:33:17 +00002016defm SI_SPILL_V64 : SI_SPILL_VGPR <VReg_64>;
2017defm SI_SPILL_V96 : SI_SPILL_VGPR <VReg_96>;
2018defm SI_SPILL_V128 : SI_SPILL_VGPR <VReg_128>;
2019defm SI_SPILL_V256 : SI_SPILL_VGPR <VReg_256>;
2020defm SI_SPILL_V512 : SI_SPILL_VGPR <VReg_512>;
2021
Tom Stellard067c8152014-07-21 14:01:14 +00002022let Defs = [SCC] in {
2023
2024def SI_CONSTDATA_PTR : InstSI <
2025 (outs SReg_64:$dst),
2026 (ins),
2027 "", [(set SReg_64:$dst, (i64 SIconstdata_ptr))]
2028>;
2029
2030} // End Defs = [SCC]
2031
Tom Stellard75aadc22012-12-11 21:25:42 +00002032} // end IsCodeGenOnly, isPseudo
2033
Marek Olsak5df00d62014-12-07 12:18:57 +00002034} // end SubtargetPredicate = isGCN
Tom Stellard0e70de52014-05-16 20:56:45 +00002035
Marek Olsak5df00d62014-12-07 12:18:57 +00002036let Predicates = [isGCN] in {
Tom Stellard0e70de52014-05-16 20:56:45 +00002037
Christian Konig2aca0432013-02-21 15:17:32 +00002038def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002039 (int_AMDGPU_cndlt f32:$src0, f32:$src1, f32:$src2),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002040 (V_CNDMASK_B32_e64 $src2, $src1,
2041 (V_CMP_GT_F32_e64 SRCMODS.NONE, 0, SRCMODS.NONE, $src0,
2042 DSTCLAMP.NONE, DSTOMOD.NONE))
Christian Konig2aca0432013-02-21 15:17:32 +00002043>;
2044
Tom Stellardbe8ebee2013-01-18 21:15:50 +00002045def : Pat <
2046 (int_AMDGPU_kilp),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00002047 (SI_KILL 0xbf800000)
Tom Stellardbe8ebee2013-01-18 21:15:50 +00002048>;
2049
Tom Stellard75aadc22012-12-11 21:25:42 +00002050/* int_SI_vs_load_input */
2051def : Pat<
Tom Stellardbc5b5372014-06-13 16:38:59 +00002052 (SIload_input v4i32:$tlst, imm:$attr_offset, i32:$buf_idx_vgpr),
Michel Danzer13736222014-01-27 07:20:51 +00002053 (BUFFER_LOAD_FORMAT_XYZW_IDXEN $tlst, $buf_idx_vgpr, imm:$attr_offset, 0, 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00002054>;
2055
2056/* int_SI_export */
2057def : Pat <
2058 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002059 f32:$src0, f32:$src1, f32:$src2, f32:$src3),
Tom Stellard75aadc22012-12-11 21:25:42 +00002060 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002061 $src0, $src1, $src2, $src3)
Tom Stellard75aadc22012-12-11 21:25:42 +00002062>;
2063
Tom Stellard8d6d4492014-04-22 16:33:57 +00002064//===----------------------------------------------------------------------===//
2065// SMRD Patterns
2066//===----------------------------------------------------------------------===//
2067
2068multiclass SMRD_Pattern <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> {
2069
Marek Olsak58f61a82014-12-07 17:17:38 +00002070 // 1. SI-CI: Offset as 8bit DWORD immediate
Tom Stellard8d6d4492014-04-22 16:33:57 +00002071 def : Pat <
2072 (constant_load (add i64:$sbase, (i64 IMM8bitDWORD:$offset))),
2073 (vt (Instr_IMM $sbase, (as_dword_i32imm $offset)))
2074 >;
2075
2076 // 2. Offset loaded in an 32bit SGPR
2077 def : Pat <
Tom Stellardd6cb8e82014-05-09 16:42:21 +00002078 (constant_load (add i64:$sbase, (i64 IMM32bit:$offset))),
2079 (vt (Instr_SGPR $sbase, (S_MOV_B32 (i32 (as_i32imm $offset)))))
Tom Stellard8d6d4492014-04-22 16:33:57 +00002080 >;
2081
2082 // 3. No offset at all
2083 def : Pat <
2084 (constant_load i64:$sbase),
2085 (vt (Instr_IMM $sbase, 0))
2086 >;
2087}
2088
Marek Olsak58f61a82014-12-07 17:17:38 +00002089multiclass SMRD_Pattern_vi <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> {
2090
2091 // 1. VI: Offset as 20bit immediate in bytes
2092 def : Pat <
2093 (constant_load (add i64:$sbase, (i64 IMM20bit:$offset))),
2094 (vt (Instr_IMM $sbase, (as_i32imm $offset)))
2095 >;
2096
2097 // 2. Offset loaded in an 32bit SGPR
2098 def : Pat <
2099 (constant_load (add i64:$sbase, (i64 IMM32bit:$offset))),
2100 (vt (Instr_SGPR $sbase, (S_MOV_B32 (i32 (as_i32imm $offset)))))
2101 >;
2102
2103 // 3. No offset at all
2104 def : Pat <
2105 (constant_load i64:$sbase),
2106 (vt (Instr_IMM $sbase, 0))
2107 >;
2108}
2109
2110let Predicates = [isSICI] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +00002111defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>;
2112defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00002113defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, v2i32>;
2114defm : SMRD_Pattern <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, v4i32>;
2115defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v32i8>;
2116defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v8i32>;
2117defm : SMRD_Pattern <S_LOAD_DWORDX16_IMM, S_LOAD_DWORDX16_SGPR, v16i32>;
Marek Olsak58f61a82014-12-07 17:17:38 +00002118} // End Predicates = [isSICI]
2119
2120let Predicates = [isVI] in {
2121defm : SMRD_Pattern_vi <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>;
2122defm : SMRD_Pattern_vi <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>;
2123defm : SMRD_Pattern_vi <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, v2i32>;
2124defm : SMRD_Pattern_vi <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, v4i32>;
2125defm : SMRD_Pattern_vi <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v32i8>;
2126defm : SMRD_Pattern_vi <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v8i32>;
2127defm : SMRD_Pattern_vi <S_LOAD_DWORDX16_IMM, S_LOAD_DWORDX16_SGPR, v16i32>;
2128} // End Predicates = [isVI]
2129
2130let Predicates = [isSICI] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +00002131
2132// 1. Offset as 8bit DWORD immediate
2133def : Pat <
2134 (SIload_constant v4i32:$sbase, IMM8bitDWORD:$offset),
2135 (S_BUFFER_LOAD_DWORD_IMM $sbase, (as_dword_i32imm $offset))
2136>;
2137
Marek Olsak58f61a82014-12-07 17:17:38 +00002138} // End Predicates = [isSICI]
2139
Tom Stellard8d6d4492014-04-22 16:33:57 +00002140// 2. Offset loaded in an 32bit SGPR
2141def : Pat <
2142 (SIload_constant v4i32:$sbase, imm:$offset),
2143 (S_BUFFER_LOAD_DWORD_SGPR $sbase, (S_MOV_B32 imm:$offset))
2144>;
2145
Tom Stellardae4c9e72014-06-20 17:06:11 +00002146//===----------------------------------------------------------------------===//
2147// SOP1 Patterns
2148//===----------------------------------------------------------------------===//
2149
Tom Stellardae4c9e72014-06-20 17:06:11 +00002150def : Pat <
2151 (i64 (ctpop i64:$src)),
Matt Arsenaulteb492162014-11-02 23:46:51 +00002152 (i64 (REG_SEQUENCE SReg_64,
2153 (S_BCNT1_I32_B64 $src), sub0,
2154 (S_MOV_B32 0), sub1))
Tom Stellardae4c9e72014-06-20 17:06:11 +00002155>;
2156
Tom Stellard58ac7442014-04-29 23:12:48 +00002157//===----------------------------------------------------------------------===//
2158// SOP2 Patterns
2159//===----------------------------------------------------------------------===//
2160
Tom Stellard80942a12014-09-05 14:07:59 +00002161// V_ADD_I32_e32/S_ADD_U32 produces carry in VCC/SCC. For the vector
Tom Stellardb2114ca2014-07-21 14:01:12 +00002162// case, the sgpr-copies pass will fix this to use the vector version.
2163def : Pat <
2164 (i32 (addc i32:$src0, i32:$src1)),
Tom Stellard80942a12014-09-05 14:07:59 +00002165 (S_ADD_U32 $src0, $src1)
Tom Stellardb2114ca2014-07-21 14:01:12 +00002166>;
2167
Tom Stellard58ac7442014-04-29 23:12:48 +00002168//===----------------------------------------------------------------------===//
Tom Stellard85ad4292014-06-17 16:53:09 +00002169// SOPP Patterns
2170//===----------------------------------------------------------------------===//
2171
2172def : Pat <
2173 (int_AMDGPU_barrier_global),
2174 (S_BARRIER)
2175>;
2176
2177//===----------------------------------------------------------------------===//
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002178// VOP1 Patterns
2179//===----------------------------------------------------------------------===//
2180
Matt Arsenault22ca3f82014-07-15 23:50:10 +00002181let Predicates = [UnsafeFPMath] in {
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +00002182
2183//def : RcpPat<V_RCP_F64_e32, f64>;
2184//defm : RsqPat<V_RSQ_F64_e32, f64>;
2185//defm : RsqPat<V_RSQ_F32_e32, f32>;
2186
2187def : RsqPat<V_RSQ_F32_e32, f32>;
2188def : RsqPat<V_RSQ_F64_e32, f64>;
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00002189}
2190
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002191//===----------------------------------------------------------------------===//
Tom Stellard58ac7442014-04-29 23:12:48 +00002192// VOP2 Patterns
2193//===----------------------------------------------------------------------===//
2194
Tom Stellardae4c9e72014-06-20 17:06:11 +00002195def : Pat <
2196 (i32 (add (i32 (ctpop i32:$popcnt)), i32:$val)),
Matt Arsenault49dd4282014-09-15 17:15:02 +00002197 (V_BCNT_U32_B32_e64 $popcnt, $val)
Tom Stellardae4c9e72014-06-20 17:06:11 +00002198>;
2199
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002200/********** ======================= **********/
2201/********** Image sampling patterns **********/
2202/********** ======================= **********/
Tom Stellardae6c06e2013-02-07 17:02:13 +00002203
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002204// Image + sampler
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002205class SampleRawPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00002206 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, i32:$dmask, i32:$unorm,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002207 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
2208 (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da),
2209 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc),
2210 $addr, $rsrc, $sampler)
2211>;
2212
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002213multiclass SampleRawPatterns<SDPatternOperator name, string opcode> {
2214 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2215 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2216 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2217 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V8), v8i32>;
2218 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V16), v16i32>;
2219}
2220
2221// Image only
2222class ImagePattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00002223 (name vt:$addr, v8i32:$rsrc, i32:$dmask, i32:$unorm,
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002224 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
2225 (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da),
2226 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc),
2227 $addr, $rsrc)
2228>;
2229
2230multiclass ImagePatterns<SDPatternOperator name, string opcode> {
2231 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2232 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2233 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2234}
2235
2236// Basic sample
2237defm : SampleRawPatterns<int_SI_image_sample, "IMAGE_SAMPLE">;
2238defm : SampleRawPatterns<int_SI_image_sample_cl, "IMAGE_SAMPLE_CL">;
2239defm : SampleRawPatterns<int_SI_image_sample_d, "IMAGE_SAMPLE_D">;
2240defm : SampleRawPatterns<int_SI_image_sample_d_cl, "IMAGE_SAMPLE_D_CL">;
2241defm : SampleRawPatterns<int_SI_image_sample_l, "IMAGE_SAMPLE_L">;
2242defm : SampleRawPatterns<int_SI_image_sample_b, "IMAGE_SAMPLE_B">;
2243defm : SampleRawPatterns<int_SI_image_sample_b_cl, "IMAGE_SAMPLE_B_CL">;
2244defm : SampleRawPatterns<int_SI_image_sample_lz, "IMAGE_SAMPLE_LZ">;
2245defm : SampleRawPatterns<int_SI_image_sample_cd, "IMAGE_SAMPLE_CD">;
2246defm : SampleRawPatterns<int_SI_image_sample_cd_cl, "IMAGE_SAMPLE_CD_CL">;
2247
2248// Sample with comparison
2249defm : SampleRawPatterns<int_SI_image_sample_c, "IMAGE_SAMPLE_C">;
2250defm : SampleRawPatterns<int_SI_image_sample_c_cl, "IMAGE_SAMPLE_C_CL">;
2251defm : SampleRawPatterns<int_SI_image_sample_c_d, "IMAGE_SAMPLE_C_D">;
2252defm : SampleRawPatterns<int_SI_image_sample_c_d_cl, "IMAGE_SAMPLE_C_D_CL">;
2253defm : SampleRawPatterns<int_SI_image_sample_c_l, "IMAGE_SAMPLE_C_L">;
2254defm : SampleRawPatterns<int_SI_image_sample_c_b, "IMAGE_SAMPLE_C_B">;
2255defm : SampleRawPatterns<int_SI_image_sample_c_b_cl, "IMAGE_SAMPLE_C_B_CL">;
2256defm : SampleRawPatterns<int_SI_image_sample_c_lz, "IMAGE_SAMPLE_C_LZ">;
2257defm : SampleRawPatterns<int_SI_image_sample_c_cd, "IMAGE_SAMPLE_C_CD">;
2258defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl, "IMAGE_SAMPLE_C_CD_CL">;
2259
2260// Sample with offsets
2261defm : SampleRawPatterns<int_SI_image_sample_o, "IMAGE_SAMPLE_O">;
2262defm : SampleRawPatterns<int_SI_image_sample_cl_o, "IMAGE_SAMPLE_CL_O">;
2263defm : SampleRawPatterns<int_SI_image_sample_d_o, "IMAGE_SAMPLE_D_O">;
2264defm : SampleRawPatterns<int_SI_image_sample_d_cl_o, "IMAGE_SAMPLE_D_CL_O">;
2265defm : SampleRawPatterns<int_SI_image_sample_l_o, "IMAGE_SAMPLE_L_O">;
2266defm : SampleRawPatterns<int_SI_image_sample_b_o, "IMAGE_SAMPLE_B_O">;
2267defm : SampleRawPatterns<int_SI_image_sample_b_cl_o, "IMAGE_SAMPLE_B_CL_O">;
2268defm : SampleRawPatterns<int_SI_image_sample_lz_o, "IMAGE_SAMPLE_LZ_O">;
2269defm : SampleRawPatterns<int_SI_image_sample_cd_o, "IMAGE_SAMPLE_CD_O">;
2270defm : SampleRawPatterns<int_SI_image_sample_cd_cl_o, "IMAGE_SAMPLE_CD_CL_O">;
2271
2272// Sample with comparison and offsets
2273defm : SampleRawPatterns<int_SI_image_sample_c_o, "IMAGE_SAMPLE_C_O">;
2274defm : SampleRawPatterns<int_SI_image_sample_c_cl_o, "IMAGE_SAMPLE_C_CL_O">;
2275defm : SampleRawPatterns<int_SI_image_sample_c_d_o, "IMAGE_SAMPLE_C_D_O">;
2276defm : SampleRawPatterns<int_SI_image_sample_c_d_cl_o, "IMAGE_SAMPLE_C_D_CL_O">;
2277defm : SampleRawPatterns<int_SI_image_sample_c_l_o, "IMAGE_SAMPLE_C_L_O">;
2278defm : SampleRawPatterns<int_SI_image_sample_c_b_o, "IMAGE_SAMPLE_C_B_O">;
2279defm : SampleRawPatterns<int_SI_image_sample_c_b_cl_o, "IMAGE_SAMPLE_C_B_CL_O">;
2280defm : SampleRawPatterns<int_SI_image_sample_c_lz_o, "IMAGE_SAMPLE_C_LZ_O">;
2281defm : SampleRawPatterns<int_SI_image_sample_c_cd_o, "IMAGE_SAMPLE_C_CD_O">;
2282defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl_o, "IMAGE_SAMPLE_C_CD_CL_O">;
2283
2284// Gather opcodes
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002285// Only the variants which make sense are defined.
2286def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V2, v2i32>;
2287def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V4, v4i32>;
2288def : SampleRawPattern<int_SI_gather4_cl, IMAGE_GATHER4_CL_V4_V4, v4i32>;
2289def : SampleRawPattern<int_SI_gather4_l, IMAGE_GATHER4_L_V4_V4, v4i32>;
2290def : SampleRawPattern<int_SI_gather4_b, IMAGE_GATHER4_B_V4_V4, v4i32>;
2291def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V4, v4i32>;
2292def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V8, v8i32>;
2293def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V2, v2i32>;
2294def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V4, v4i32>;
2295
2296def : SampleRawPattern<int_SI_gather4_c, IMAGE_GATHER4_C_V4_V4, v4i32>;
2297def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V4, v4i32>;
2298def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V8, v8i32>;
2299def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V4, v4i32>;
2300def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V8, v8i32>;
2301def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V4, v4i32>;
2302def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V8, v8i32>;
2303def : SampleRawPattern<int_SI_gather4_c_b_cl, IMAGE_GATHER4_C_B_CL_V4_V8, v8i32>;
2304def : SampleRawPattern<int_SI_gather4_c_lz, IMAGE_GATHER4_C_LZ_V4_V4, v4i32>;
2305
2306def : SampleRawPattern<int_SI_gather4_o, IMAGE_GATHER4_O_V4_V4, v4i32>;
2307def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V4, v4i32>;
2308def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V8, v8i32>;
2309def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V4, v4i32>;
2310def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V8, v8i32>;
2311def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V4, v4i32>;
2312def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V8, v8i32>;
2313def : SampleRawPattern<int_SI_gather4_b_cl_o, IMAGE_GATHER4_B_CL_O_V4_V8, v8i32>;
2314def : SampleRawPattern<int_SI_gather4_lz_o, IMAGE_GATHER4_LZ_O_V4_V4, v4i32>;
2315
2316def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V4, v4i32>;
2317def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V8, v8i32>;
2318def : SampleRawPattern<int_SI_gather4_c_cl_o, IMAGE_GATHER4_C_CL_O_V4_V8, v8i32>;
2319def : SampleRawPattern<int_SI_gather4_c_l_o, IMAGE_GATHER4_C_L_O_V4_V8, v8i32>;
2320def : SampleRawPattern<int_SI_gather4_c_b_o, IMAGE_GATHER4_C_B_O_V4_V8, v8i32>;
2321def : SampleRawPattern<int_SI_gather4_c_b_cl_o, IMAGE_GATHER4_C_B_CL_O_V4_V8, v8i32>;
2322def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V4, v4i32>;
2323def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V8, v8i32>;
2324
2325def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V1, i32>;
2326def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V2, v2i32>;
2327def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V4, v4i32>;
2328
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002329def : ImagePattern<int_SI_getresinfo, IMAGE_GET_RESINFO_V4_V1, i32>;
2330defm : ImagePatterns<int_SI_image_load, "IMAGE_LOAD">;
2331defm : ImagePatterns<int_SI_image_load_mip, "IMAGE_LOAD_MIP">;
2332
Tom Stellard9fa17912013-08-14 23:24:45 +00002333/* SIsample for simple 1D texture lookup */
Tom Stellard75aadc22012-12-11 21:25:42 +00002334def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002335 (SIsample i32:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002336 (IMAGE_SAMPLE_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00002337>;
2338
Tom Stellard9fa17912013-08-14 23:24:45 +00002339class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002340 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002341 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellardc9b90312013-01-21 15:40:48 +00002342>;
2343
Tom Stellard9fa17912013-08-14 23:24:45 +00002344class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002345 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_RECT),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002346 (opcode 0xf, 1, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00002347>;
2348
Tom Stellard9fa17912013-08-14 23:24:45 +00002349class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002350 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002351 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002352>;
2353
Tom Stellard9fa17912013-08-14 23:24:45 +00002354class SampleShadowPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002355 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002356 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002357 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002358>;
2359
Tom Stellard9fa17912013-08-14 23:24:45 +00002360class SampleShadowArrayPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002361 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002362 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002363 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002364>;
2365
Tom Stellard9fa17912013-08-14 23:24:45 +00002366/* SIsample* for texture lookups consuming more address parameters */
Tom Stellard16a9a202013-08-14 23:24:17 +00002367multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l,
2368 MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b,
2369MIMG sample_d, MIMG sample_c_d, ValueType addr_type> {
Tom Stellard9fa17912013-08-14 23:24:45 +00002370 def : SamplePattern <SIsample, sample, addr_type>;
2371 def : SampleRectPattern <SIsample, sample, addr_type>;
2372 def : SampleArrayPattern <SIsample, sample, addr_type>;
2373 def : SampleShadowPattern <SIsample, sample_c, addr_type>;
2374 def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002375
Tom Stellard9fa17912013-08-14 23:24:45 +00002376 def : SamplePattern <SIsamplel, sample_l, addr_type>;
2377 def : SampleArrayPattern <SIsamplel, sample_l, addr_type>;
2378 def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>;
2379 def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002380
Tom Stellard9fa17912013-08-14 23:24:45 +00002381 def : SamplePattern <SIsampleb, sample_b, addr_type>;
2382 def : SampleArrayPattern <SIsampleb, sample_b, addr_type>;
2383 def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>;
2384 def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>;
Michel Danzer83f87c42013-07-10 16:36:36 +00002385
Tom Stellard9fa17912013-08-14 23:24:45 +00002386 def : SamplePattern <SIsampled, sample_d, addr_type>;
2387 def : SampleArrayPattern <SIsampled, sample_d, addr_type>;
2388 def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>;
2389 def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002390}
2391
Tom Stellard682bfbc2013-10-10 17:11:24 +00002392defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2,
2393 IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2,
2394 IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2,
2395 IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2,
Tom Stellard16a9a202013-08-14 23:24:17 +00002396 v2i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002397defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4,
2398 IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4,
2399 IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4,
2400 IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4,
Tom Stellard16a9a202013-08-14 23:24:17 +00002401 v4i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002402defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8,
2403 IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8,
2404 IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8,
2405 IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8,
Tom Stellard16a9a202013-08-14 23:24:17 +00002406 v8i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002407defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16,
2408 IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16,
2409 IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16,
2410 IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16,
Tom Stellard16a9a202013-08-14 23:24:17 +00002411 v16i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002412
Tom Stellard353b3362013-05-06 23:02:12 +00002413/* int_SI_imageload for texture fetches consuming varying address parameters */
2414class ImageLoadPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2415 (name addr_type:$addr, v32i8:$rsrc, imm),
2416 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
2417>;
2418
2419class ImageLoadArrayPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2420 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY),
2421 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
2422>;
2423
Tom Stellard3494b7e2013-08-14 22:22:14 +00002424class ImageLoadMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2425 (name addr_type:$addr, v32i8:$rsrc, TEX_MSAA),
2426 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
2427>;
2428
2429class ImageLoadArrayMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2430 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY_MSAA),
2431 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
2432>;
2433
Tom Stellard16a9a202013-08-14 23:24:17 +00002434multiclass ImageLoadPatterns<MIMG opcode, ValueType addr_type> {
2435 def : ImageLoadPattern <int_SI_imageload, opcode, addr_type>;
2436 def : ImageLoadArrayPattern <int_SI_imageload, opcode, addr_type>;
Tom Stellard353b3362013-05-06 23:02:12 +00002437}
2438
Tom Stellard16a9a202013-08-14 23:24:17 +00002439multiclass ImageLoadMSAAPatterns<MIMG opcode, ValueType addr_type> {
2440 def : ImageLoadMSAAPattern <int_SI_imageload, opcode, addr_type>;
2441 def : ImageLoadArrayMSAAPattern <int_SI_imageload, opcode, addr_type>;
2442}
2443
Tom Stellard682bfbc2013-10-10 17:11:24 +00002444defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V2, v2i32>;
2445defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V4, v4i32>;
Tom Stellard16a9a202013-08-14 23:24:17 +00002446
Tom Stellard682bfbc2013-10-10 17:11:24 +00002447defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V2, v2i32>;
2448defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V4, v4i32>;
Tom Stellard353b3362013-05-06 23:02:12 +00002449
Tom Stellardf787ef12013-05-06 23:02:19 +00002450/* Image resource information */
2451def : Pat <
2452 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002453 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00002454>;
2455
2456def : Pat <
2457 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002458 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00002459>;
2460
Tom Stellard3494b7e2013-08-14 22:22:14 +00002461def : Pat <
2462 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY_MSAA),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002463 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellard3494b7e2013-08-14 22:22:14 +00002464>;
2465
Christian Konig4a1b9c32013-03-18 11:34:10 +00002466/********** ============================================ **********/
2467/********** Extraction, Insertion, Building and Casting **********/
2468/********** ============================================ **********/
Tom Stellard75aadc22012-12-11 21:25:42 +00002469
Christian Konig4a1b9c32013-03-18 11:34:10 +00002470foreach Index = 0-2 in {
2471 def Extract_Element_v2i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002472 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002473 >;
2474 def Insert_Element_v2i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002475 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002476 >;
2477
2478 def Extract_Element_v2f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002479 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002480 >;
2481 def Insert_Element_v2f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002482 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002483 >;
2484}
2485
2486foreach Index = 0-3 in {
2487 def Extract_Element_v4i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002488 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002489 >;
2490 def Insert_Element_v4i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002491 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002492 >;
2493
2494 def Extract_Element_v4f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002495 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002496 >;
2497 def Insert_Element_v4f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002498 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002499 >;
2500}
2501
2502foreach Index = 0-7 in {
2503 def Extract_Element_v8i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002504 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002505 >;
2506 def Insert_Element_v8i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002507 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002508 >;
2509
2510 def Extract_Element_v8f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002511 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002512 >;
2513 def Insert_Element_v8f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002514 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002515 >;
2516}
2517
2518foreach Index = 0-15 in {
2519 def Extract_Element_v16i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002520 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002521 >;
2522 def Insert_Element_v16i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002523 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002524 >;
2525
2526 def Extract_Element_v16f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002527 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002528 >;
2529 def Insert_Element_v16f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002530 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002531 >;
2532}
Tom Stellard75aadc22012-12-11 21:25:42 +00002533
Tom Stellard75aadc22012-12-11 21:25:42 +00002534def : BitConvert <i32, f32, SReg_32>;
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002535def : BitConvert <i32, f32, VGPR_32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002536
2537def : BitConvert <f32, i32, SReg_32>;
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002538def : BitConvert <f32, i32, VGPR_32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002539
Tom Stellard7512c082013-07-12 18:14:56 +00002540def : BitConvert <i64, f64, VReg_64>;
2541
2542def : BitConvert <f64, i64, VReg_64>;
2543
Tom Stellarded2f6142013-07-18 21:43:42 +00002544def : BitConvert <v2f32, v2i32, VReg_64>;
2545def : BitConvert <v2i32, v2f32, VReg_64>;
Tom Stellardaf775432013-10-23 00:44:32 +00002546def : BitConvert <v2i32, i64, VReg_64>;
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00002547def : BitConvert <i64, v2i32, VReg_64>;
Matt Arsenault064c2062014-06-11 17:40:32 +00002548def : BitConvert <v2f32, i64, VReg_64>;
2549def : BitConvert <i64, v2f32, VReg_64>;
Matt Arsenault2acc7a42014-06-11 19:31:13 +00002550def : BitConvert <v2i32, f64, VReg_64>;
2551def : BitConvert <f64, v2i32, VReg_64>;
Tom Stellard83747202013-07-18 21:43:53 +00002552def : BitConvert <v4f32, v4i32, VReg_128>;
2553def : BitConvert <v4i32, v4f32, VReg_128>;
2554
Tom Stellard967bf582014-02-13 23:34:15 +00002555def : BitConvert <v8f32, v8i32, SReg_256>;
2556def : BitConvert <v8i32, v8f32, SReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002557def : BitConvert <v8i32, v32i8, SReg_256>;
2558def : BitConvert <v32i8, v8i32, SReg_256>;
2559def : BitConvert <v8i32, v32i8, VReg_256>;
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002560def : BitConvert <v8i32, v8f32, VReg_256>;
2561def : BitConvert <v8f32, v8i32, VReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002562def : BitConvert <v32i8, v8i32, VReg_256>;
2563
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002564def : BitConvert <v16i32, v16f32, VReg_512>;
2565def : BitConvert <v16f32, v16i32, VReg_512>;
2566
Christian Konig8dbe6f62013-02-21 15:17:27 +00002567/********** =================== **********/
2568/********** Src & Dst modifiers **********/
2569/********** =================== **********/
2570
2571def : Pat <
Matt Arsenault1cffa4c2014-11-13 19:49:04 +00002572 (AMDGPUclamp (VOP3Mods0Clamp f32:$src0, i32:$src0_modifiers, i32:$omod),
2573 (f32 FP_ZERO), (f32 FP_ONE)),
2574 (V_ADD_F32_e64 $src0_modifiers, $src0, 0, 0, 1, $omod)
Christian Konig8dbe6f62013-02-21 15:17:27 +00002575>;
2576
Michel Danzer624b02a2014-02-04 07:12:38 +00002577/********** ================================ **********/
2578/********** Floating point absolute/negative **********/
2579/********** ================================ **********/
2580
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002581// Prevent expanding both fneg and fabs.
Michel Danzer624b02a2014-02-04 07:12:38 +00002582
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002583// FIXME: Should use S_OR_B32
Michel Danzer624b02a2014-02-04 07:12:38 +00002584def : Pat <
2585 (fneg (fabs f32:$src)),
2586 (V_OR_B32_e32 $src, (V_MOV_B32_e32 0x80000000)) /* Set sign bit */
2587>;
2588
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002589// FIXME: Should use S_OR_B32
Matt Arsenault13623d02014-08-15 18:42:18 +00002590def : Pat <
2591 (fneg (fabs f64:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002592 (REG_SEQUENCE VReg_64,
2593 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2594 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002595 (V_OR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002596 (V_MOV_B32_e32 0x80000000)), // Set sign bit.
2597 sub1)
Matt Arsenault13623d02014-08-15 18:42:18 +00002598>;
2599
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002600def : Pat <
2601 (fabs f32:$src),
2602 (V_AND_B32_e32 $src, (V_MOV_B32_e32 0x7fffffff))
2603>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00002604
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002605def : Pat <
2606 (fneg f32:$src),
2607 (V_XOR_B32_e32 $src, (V_MOV_B32_e32 0x80000000))
2608>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00002609
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002610def : Pat <
2611 (fabs f64:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002612 (REG_SEQUENCE VReg_64,
2613 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2614 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002615 (V_AND_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002616 (V_MOV_B32_e32 0x7fffffff)), // Set sign bit.
2617 sub1)
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002618>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00002619
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002620def : Pat <
2621 (fneg f64:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002622 (REG_SEQUENCE VReg_64,
2623 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2624 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002625 (V_XOR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002626 (V_MOV_B32_e32 0x80000000)),
2627 sub1)
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002628>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00002629
Christian Konigc756cb992013-02-16 11:28:22 +00002630/********** ================== **********/
2631/********** Immediate Patterns **********/
2632/********** ================== **********/
2633
2634def : Pat <
Tom Stellarddf94dc32013-08-14 23:24:24 +00002635 (SGPRImm<(i32 imm)>:$imm),
2636 (S_MOV_B32 imm:$imm)
2637>;
2638
2639def : Pat <
2640 (SGPRImm<(f32 fpimm)>:$imm),
Tom Stellardfb77f002015-01-13 22:59:41 +00002641 (S_MOV_B32 (f32 (bitcast_fpimm_to_i32 $imm)))
Tom Stellarddf94dc32013-08-14 23:24:24 +00002642>;
2643
2644def : Pat <
Christian Konigc756cb992013-02-16 11:28:22 +00002645 (i32 imm:$imm),
2646 (V_MOV_B32_e32 imm:$imm)
2647>;
2648
2649def : Pat <
2650 (f32 fpimm:$imm),
Tom Stellardfb77f002015-01-13 22:59:41 +00002651 (V_MOV_B32_e32 (f32 (bitcast_fpimm_to_i32 $imm)))
Christian Konigc756cb992013-02-16 11:28:22 +00002652>;
2653
2654def : Pat <
Christian Konigb559b072013-02-16 11:28:36 +00002655 (i64 InlineImm<i64>:$imm),
2656 (S_MOV_B64 InlineImm<i64>:$imm)
2657>;
2658
Matt Arsenaultbecd6562014-12-03 05:22:35 +00002659// XXX - Should this use a s_cmp to set SCC?
2660
2661// Set to sign-extended 64-bit value (true = -1, false = 0)
2662def : Pat <
2663 (i1 imm:$imm),
2664 (S_MOV_B64 (i64 (as_i64imm $imm)))
2665>;
2666
Matt Arsenault303011a2014-12-17 21:04:08 +00002667def : Pat <
2668 (f64 InlineFPImm<f64>:$imm),
Tom Stellardfb77f002015-01-13 22:59:41 +00002669 (S_MOV_B64 (f64 (bitcast_fpimm_to_i64 InlineFPImm<f64>:$imm)))
Matt Arsenault303011a2014-12-17 21:04:08 +00002670>;
2671
Tom Stellard75aadc22012-12-11 21:25:42 +00002672/********** ===================== **********/
2673/********** Interpolation Paterns **********/
2674/********** ===================== **********/
2675
Tom Stellard91c7ef52014-11-21 22:31:46 +00002676// The value of $params is constant through out the entire kernel.
2677// We need to use S_MOV_B32 $params, because CSE ignores copies, so
2678// without it we end up with a lot of redundant moves.
2679
Tom Stellard75aadc22012-12-11 21:25:42 +00002680def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002681 (int_SI_fs_constant imm:$attr_chan, imm:$attr, i32:$params),
Tom Stellard91c7ef52014-11-21 22:31:46 +00002682 (V_INTERP_MOV_F32 INTERP.P0, imm:$attr_chan, imm:$attr, (S_MOV_B32 $params))
Michel Danzere9bb18b2013-02-14 19:03:25 +00002683>;
2684
2685def : Pat <
Tom Stellard91c7ef52014-11-21 22:31:46 +00002686 (int_SI_fs_interp imm:$attr_chan, imm:$attr, i32:$params, v2i32:$ij),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002687 (V_INTERP_P2_F32 (V_INTERP_P1_F32 (EXTRACT_SUBREG v2i32:$ij, sub0),
Tom Stellard91c7ef52014-11-21 22:31:46 +00002688 imm:$attr_chan, imm:$attr, (S_MOV_B32 $params)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002689 (EXTRACT_SUBREG $ij, sub1),
Tom Stellard91c7ef52014-11-21 22:31:46 +00002690 imm:$attr_chan, imm:$attr, (S_MOV_B32 $params))
Tom Stellard75aadc22012-12-11 21:25:42 +00002691>;
2692
2693/********** ================== **********/
2694/********** Intrinsic Patterns **********/
2695/********** ================== **********/
2696
2697/* llvm.AMDGPU.pow */
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002698def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002699
2700def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002701 (int_AMDGPU_div f32:$src0, f32:$src1),
2702 (V_MUL_LEGACY_F32_e32 $src0, (V_RCP_LEGACY_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00002703>;
2704
Tom Stellard75aadc22012-12-11 21:25:42 +00002705def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002706 (int_AMDGPU_cube v4f32:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002707 (REG_SEQUENCE VReg_128,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002708 (V_CUBETC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
2709 0 /* src1_modifiers */, (EXTRACT_SUBREG $src, sub1),
2710 0 /* src2_modifiers */, (EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002711 0 /* clamp */, 0 /* omod */), sub0,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002712 (V_CUBESC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
2713 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2714 0 /* src2_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002715 0 /* clamp */, 0 /* omod */), sub1,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002716 (V_CUBEMA_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
2717 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2718 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002719 0 /* clamp */, 0 /* omod */), sub2,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002720 (V_CUBEID_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
2721 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2722 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002723 0 /* clamp */, 0 /* omod */), sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +00002724>;
2725
Michel Danzer0cc991e2013-02-22 11:22:58 +00002726def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002727 (i32 (sext i1:$src0)),
2728 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0)
Michel Danzer0cc991e2013-02-22 11:22:58 +00002729>;
2730
Tom Stellardf16d38c2014-02-13 23:34:13 +00002731class Ext32Pat <SDNode ext> : Pat <
2732 (i32 (ext i1:$src0)),
Michel Danzer5d26fdf2014-02-05 09:48:05 +00002733 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src0)
2734>;
2735
Tom Stellardf16d38c2014-02-13 23:34:13 +00002736def : Ext32Pat <zext>;
2737def : Ext32Pat <anyext>;
2738
Tom Stellard8d6d4492014-04-22 16:33:57 +00002739// Offset in an 32Bit VGPR
Christian Konig7a14a472013-03-18 11:34:00 +00002740def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002741 (SIload_constant v4i32:$sbase, i32:$voff),
Tom Stellardb02094e2014-07-21 15:45:01 +00002742 (BUFFER_LOAD_DWORD_OFFEN $sbase, $voff, 0, 0, 0, 0, 0)
Christian Konig7a14a472013-03-18 11:34:00 +00002743>;
2744
Michel Danzer8caa9042013-04-10 17:17:56 +00002745// The multiplication scales from [0,1] to the unsigned integer range
2746def : Pat <
2747 (AMDGPUurecip i32:$src0),
2748 (V_CVT_U32_F32_e32
2749 (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1,
2750 (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0))))
2751>;
2752
Michel Danzer8d696172013-07-10 16:36:52 +00002753def : Pat <
2754 (int_SI_tid),
Marek Olsakc5368502015-01-15 18:43:01 +00002755 (V_MBCNT_HI_U32_B32_e64 0xffffffff,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002756 (V_MBCNT_LO_U32_B32_e64 0xffffffff, 0))
Michel Danzer8d696172013-07-10 16:36:52 +00002757>;
2758
Tom Stellard0289ff42014-05-16 20:56:44 +00002759//===----------------------------------------------------------------------===//
2760// VOP3 Patterns
2761//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002762
Matt Arsenaulteb260202014-05-22 18:00:15 +00002763def : IMad24Pat<V_MAD_I32_I24>;
2764def : UMad24Pat<V_MAD_U32_U24>;
2765
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002766def : Pat <
Tom Stellard0289ff42014-05-16 20:56:44 +00002767 (mulhu i32:$src0, i32:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002768 (V_MUL_HI_U32 $src0, $src1)
Tom Stellard0289ff42014-05-16 20:56:44 +00002769>;
2770
2771def : Pat <
2772 (mulhs i32:$src0, i32:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002773 (V_MUL_HI_I32 $src0, $src1)
Tom Stellard0289ff42014-05-16 20:56:44 +00002774>;
2775
Matt Arsenault8675db12014-08-29 16:01:14 +00002776def : Vop3ModPat<V_MAD_F32, VOP_F32_F32_F32_F32, AMDGPUmad>;
2777
2778
Matt Arsenault7d858d82014-11-02 23:46:54 +00002779defm : BFIPatterns <V_BFI_B32, S_MOV_B32, SReg_64>;
Tom Stellard0289ff42014-05-16 20:56:44 +00002780def : ROTRPattern <V_ALIGNBIT_B32>;
2781
Michel Danzer49812b52013-07-10 16:37:07 +00002782/********** ======================= **********/
2783/********** Load/Store Patterns **********/
2784/********** ======================= **********/
2785
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002786class DSReadPat <DS inst, ValueType vt, PatFrag frag> : Pat <
2787 (vt (frag (DS1Addr1Offset i32:$ptr, i32:$offset))),
Tom Stellarda99ada52014-11-21 22:31:44 +00002788 (inst (i1 0), $ptr, (as_i16imm $offset), (S_MOV_B32 -1))
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002789>;
Tom Stellardc6f4a292013-08-26 15:05:59 +00002790
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002791def : DSReadPat <DS_READ_I8, i32, sextloadi8_local>;
2792def : DSReadPat <DS_READ_U8, i32, az_extloadi8_local>;
2793def : DSReadPat <DS_READ_I16, i32, sextloadi16_local>;
2794def : DSReadPat <DS_READ_U16, i32, az_extloadi16_local>;
2795def : DSReadPat <DS_READ_B32, i32, local_load>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002796
2797let AddedComplexity = 100 in {
2798
2799def : DSReadPat <DS_READ_B64, v2i32, local_load_aligned8bytes>;
2800
2801} // End AddedComplexity = 100
2802
2803def : Pat <
2804 (v2i32 (local_load (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
2805 i8:$offset1))),
Tom Stellarda99ada52014-11-21 22:31:44 +00002806 (DS_READ2_B32 (i1 0), $ptr, $offset0, $offset1, (S_MOV_B32 -1))
Tom Stellardf3fc5552014-08-22 18:49:35 +00002807>;
Michel Danzer49812b52013-07-10 16:37:07 +00002808
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002809class DSWritePat <DS inst, ValueType vt, PatFrag frag> : Pat <
2810 (frag vt:$value, (DS1Addr1Offset i32:$ptr, i32:$offset)),
Tom Stellarda99ada52014-11-21 22:31:44 +00002811 (inst (i1 0), $ptr, $value, (as_i16imm $offset), (S_MOV_B32 -1))
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002812>;
Michel Danzer49812b52013-07-10 16:37:07 +00002813
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002814def : DSWritePat <DS_WRITE_B8, i32, truncstorei8_local>;
2815def : DSWritePat <DS_WRITE_B16, i32, truncstorei16_local>;
2816def : DSWritePat <DS_WRITE_B32, i32, local_store>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002817
2818let AddedComplexity = 100 in {
2819
2820def : DSWritePat <DS_WRITE_B64, v2i32, local_store_aligned8bytes>;
2821} // End AddedComplexity = 100
2822
2823def : Pat <
2824 (local_store v2i32:$value, (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
2825 i8:$offset1)),
2826 (DS_WRITE2_B32 (i1 0), $ptr, (EXTRACT_SUBREG $value, sub0),
Tom Stellarda99ada52014-11-21 22:31:44 +00002827 (EXTRACT_SUBREG $value, sub1), $offset0, $offset1,
2828 (S_MOV_B32 -1))
Tom Stellardf3fc5552014-08-22 18:49:35 +00002829>;
Tom Stellardf3d166a2013-08-26 15:05:49 +00002830
Matt Arsenault8ae59612014-09-05 16:24:58 +00002831class DSAtomicRetPat<DS inst, ValueType vt, PatFrag frag> : Pat <
2832 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$value),
Tom Stellarda99ada52014-11-21 22:31:44 +00002833 (inst (i1 0), $ptr, $value, (as_i16imm $offset), (S_MOV_B32 -1))
Matt Arsenault8ae59612014-09-05 16:24:58 +00002834>;
Matt Arsenault72574102014-06-11 18:08:34 +00002835
Matt Arsenault9e874542014-06-11 18:08:45 +00002836// Special case of DSAtomicRetPat for add / sub 1 -> inc / dec
Matt Arsenault2c819942014-06-12 08:21:54 +00002837//
2838// We need to use something for the data0, so we set a register to
2839// -1. For the non-rtn variants, the manual says it does
2840// DS[A] = (DS[A] >= D0) ? 0 : DS[A] + 1, and setting D0 to uint_max
2841// will always do the increment so I'm assuming it's the same.
2842//
2843// We also load this -1 with s_mov_b32 / s_mov_b64 even though this
2844// needs to be a VGPR. The SGPR copy pass will fix this, and it's
2845// easier since there is no v_mov_b64.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002846class DSAtomicIncRetPat<DS inst, ValueType vt,
2847 Instruction LoadImm, PatFrag frag> : Pat <
2848 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), (vt 1)),
Tom Stellarda99ada52014-11-21 22:31:44 +00002849 (inst (i1 0), $ptr, (LoadImm (vt -1)), (as_i16imm $offset), (S_MOV_B32 -1))
Matt Arsenault8ae59612014-09-05 16:24:58 +00002850>;
Matt Arsenault9e874542014-06-11 18:08:45 +00002851
Matt Arsenault9e874542014-06-11 18:08:45 +00002852
Matt Arsenault8ae59612014-09-05 16:24:58 +00002853class DSAtomicCmpXChg <DS inst, ValueType vt, PatFrag frag> : Pat <
2854 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$cmp, vt:$swap),
Tom Stellarda99ada52014-11-21 22:31:44 +00002855 (inst (i1 0), $ptr, $cmp, $swap, (as_i16imm $offset), (S_MOV_B32 -1))
Matt Arsenault8ae59612014-09-05 16:24:58 +00002856>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002857
2858
2859// 32-bit atomics.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002860def : DSAtomicIncRetPat<DS_INC_RTN_U32, i32,
2861 S_MOV_B32, atomic_load_add_local>;
2862def : DSAtomicIncRetPat<DS_DEC_RTN_U32, i32,
2863 S_MOV_B32, atomic_load_sub_local>;
Matt Arsenault9e874542014-06-11 18:08:45 +00002864
Matt Arsenault8ae59612014-09-05 16:24:58 +00002865def : DSAtomicRetPat<DS_WRXCHG_RTN_B32, i32, atomic_swap_local>;
2866def : DSAtomicRetPat<DS_ADD_RTN_U32, i32, atomic_load_add_local>;
2867def : DSAtomicRetPat<DS_SUB_RTN_U32, i32, atomic_load_sub_local>;
2868def : DSAtomicRetPat<DS_AND_RTN_B32, i32, atomic_load_and_local>;
2869def : DSAtomicRetPat<DS_OR_RTN_B32, i32, atomic_load_or_local>;
2870def : DSAtomicRetPat<DS_XOR_RTN_B32, i32, atomic_load_xor_local>;
2871def : DSAtomicRetPat<DS_MIN_RTN_I32, i32, atomic_load_min_local>;
2872def : DSAtomicRetPat<DS_MAX_RTN_I32, i32, atomic_load_max_local>;
2873def : DSAtomicRetPat<DS_MIN_RTN_U32, i32, atomic_load_umin_local>;
2874def : DSAtomicRetPat<DS_MAX_RTN_U32, i32, atomic_load_umax_local>;
Matt Arsenault0e69e8122014-06-11 18:08:42 +00002875
Matt Arsenault8ae59612014-09-05 16:24:58 +00002876def : DSAtomicCmpXChg<DS_CMPST_RTN_B32, i32, atomic_cmp_swap_32_local>;
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002877
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002878// 64-bit atomics.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002879def : DSAtomicIncRetPat<DS_INC_RTN_U64, i64,
2880 S_MOV_B64, atomic_load_add_local>;
2881def : DSAtomicIncRetPat<DS_DEC_RTN_U64, i64,
2882 S_MOV_B64, atomic_load_sub_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002883
Matt Arsenault8ae59612014-09-05 16:24:58 +00002884def : DSAtomicRetPat<DS_WRXCHG_RTN_B64, i64, atomic_swap_local>;
2885def : DSAtomicRetPat<DS_ADD_RTN_U64, i64, atomic_load_add_local>;
2886def : DSAtomicRetPat<DS_SUB_RTN_U64, i64, atomic_load_sub_local>;
2887def : DSAtomicRetPat<DS_AND_RTN_B64, i64, atomic_load_and_local>;
2888def : DSAtomicRetPat<DS_OR_RTN_B64, i64, atomic_load_or_local>;
2889def : DSAtomicRetPat<DS_XOR_RTN_B64, i64, atomic_load_xor_local>;
2890def : DSAtomicRetPat<DS_MIN_RTN_I64, i64, atomic_load_min_local>;
2891def : DSAtomicRetPat<DS_MAX_RTN_I64, i64, atomic_load_max_local>;
2892def : DSAtomicRetPat<DS_MIN_RTN_U64, i64, atomic_load_umin_local>;
2893def : DSAtomicRetPat<DS_MAX_RTN_U64, i64, atomic_load_umax_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002894
Matt Arsenault8ae59612014-09-05 16:24:58 +00002895def : DSAtomicCmpXChg<DS_CMPST_RTN_B64, i64, atomic_cmp_swap_64_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002896
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002897
Tom Stellard556d9aa2013-06-03 17:39:37 +00002898//===----------------------------------------------------------------------===//
2899// MUBUF Patterns
2900//===----------------------------------------------------------------------===//
2901
Tom Stellard07a10a32013-06-03 17:39:43 +00002902multiclass MUBUFLoad_Pattern <MUBUF Instr_ADDR64, ValueType vt,
Tom Stellard7c1838d2014-07-02 20:53:56 +00002903 PatFrag constant_ld> {
Tom Stellard07a10a32013-06-03 17:39:43 +00002904 def : Pat <
Tom Stellardc53861a2015-02-11 00:34:32 +00002905 (vt (constant_ld (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset, i16:$offset))),
2906 (Instr_ADDR64 $srsrc, $vaddr, $soffset, $offset)
Tom Stellard07a10a32013-06-03 17:39:43 +00002907 >;
2908}
2909
Marek Olsak5df00d62014-12-07 12:18:57 +00002910let Predicates = [isSICI] in {
Tom Stellardb02094e2014-07-21 15:45:01 +00002911defm : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_ADDR64, i32, sextloadi8_constant>;
2912defm : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32, az_extloadi8_constant>;
2913defm : MUBUFLoad_Pattern <BUFFER_LOAD_SSHORT_ADDR64, i32, sextloadi16_constant>;
2914defm : MUBUFLoad_Pattern <BUFFER_LOAD_USHORT_ADDR64, i32, az_extloadi16_constant>;
2915defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORD_ADDR64, i32, constant_load>;
2916defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, v2i32, constant_load>;
2917defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX4_ADDR64, v4i32, constant_load>;
Marek Olsak5df00d62014-12-07 12:18:57 +00002918} // End Predicates = [isSICI]
Tom Stellardb02094e2014-07-21 15:45:01 +00002919
2920class MUBUFScratchLoadPat <MUBUF Instr, ValueType vt, PatFrag ld> : Pat <
2921 (vt (ld (MUBUFScratch v4i32:$srsrc, i32:$vaddr,
2922 i32:$soffset, u16imm:$offset))),
2923 (Instr $srsrc, $vaddr, $soffset, $offset, 0, 0, 0)
2924>;
2925
2926def : MUBUFScratchLoadPat <BUFFER_LOAD_SBYTE_OFFEN, i32, sextloadi8_private>;
2927def : MUBUFScratchLoadPat <BUFFER_LOAD_UBYTE_OFFEN, i32, extloadi8_private>;
2928def : MUBUFScratchLoadPat <BUFFER_LOAD_SSHORT_OFFEN, i32, sextloadi16_private>;
2929def : MUBUFScratchLoadPat <BUFFER_LOAD_USHORT_OFFEN, i32, extloadi16_private>;
2930def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORD_OFFEN, i32, load_private>;
2931def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX2_OFFEN, v2i32, load_private>;
2932def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX4_OFFEN, v4i32, load_private>;
Tom Stellard07a10a32013-06-03 17:39:43 +00002933
Michel Danzer13736222014-01-27 07:20:51 +00002934// BUFFER_LOAD_DWORD*, addr64=0
2935multiclass MUBUF_Load_Dword <ValueType vt, MUBUF offset, MUBUF offen, MUBUF idxen,
2936 MUBUF bothen> {
2937
2938 def : Pat <
Tom Stellard8e44d942014-07-21 15:44:55 +00002939 (vt (int_SI_buffer_load_dword v4i32:$rsrc, (i32 imm), i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002940 imm:$offset, 0, 0, imm:$glc, imm:$slc,
2941 imm:$tfe)),
Tom Stellard8e44d942014-07-21 15:44:55 +00002942 (offset $rsrc, (as_i16imm $offset), $soffset, (as_i1imm $glc),
Michel Danzer13736222014-01-27 07:20:51 +00002943 (as_i1imm $slc), (as_i1imm $tfe))
2944 >;
2945
2946 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002947 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Tom Stellardb02094e2014-07-21 15:45:01 +00002948 imm:$offset, 1, 0, imm:$glc, imm:$slc,
Michel Danzer13736222014-01-27 07:20:51 +00002949 imm:$tfe)),
Tom Stellardb02094e2014-07-21 15:45:01 +00002950 (offen $rsrc, $vaddr, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc),
Michel Danzer13736222014-01-27 07:20:51 +00002951 (as_i1imm $tfe))
2952 >;
2953
2954 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002955 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002956 imm:$offset, 0, 1, imm:$glc, imm:$slc,
2957 imm:$tfe)),
2958 (idxen $rsrc, $vaddr, (as_i16imm $offset), $soffset, (as_i1imm $glc),
2959 (as_i1imm $slc), (as_i1imm $tfe))
2960 >;
2961
2962 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002963 (vt (int_SI_buffer_load_dword v4i32:$rsrc, v2i32:$vaddr, i32:$soffset,
Matt Arsenaultcaa12882015-02-18 02:04:38 +00002964 imm:$offset, 1, 1, imm:$glc, imm:$slc,
Michel Danzer13736222014-01-27 07:20:51 +00002965 imm:$tfe)),
Matt Arsenaultcaa12882015-02-18 02:04:38 +00002966 (bothen $rsrc, $vaddr, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc),
Michel Danzer13736222014-01-27 07:20:51 +00002967 (as_i1imm $tfe))
2968 >;
2969}
2970
2971defm : MUBUF_Load_Dword <i32, BUFFER_LOAD_DWORD_OFFSET, BUFFER_LOAD_DWORD_OFFEN,
2972 BUFFER_LOAD_DWORD_IDXEN, BUFFER_LOAD_DWORD_BOTHEN>;
2973defm : MUBUF_Load_Dword <v2i32, BUFFER_LOAD_DWORDX2_OFFSET, BUFFER_LOAD_DWORDX2_OFFEN,
2974 BUFFER_LOAD_DWORDX2_IDXEN, BUFFER_LOAD_DWORDX2_BOTHEN>;
2975defm : MUBUF_Load_Dword <v4i32, BUFFER_LOAD_DWORDX4_OFFSET, BUFFER_LOAD_DWORDX4_OFFEN,
2976 BUFFER_LOAD_DWORDX4_IDXEN, BUFFER_LOAD_DWORDX4_BOTHEN>;
2977
Tom Stellardb02094e2014-07-21 15:45:01 +00002978class MUBUFScratchStorePat <MUBUF Instr, ValueType vt, PatFrag st> : Pat <
Tom Stellardddea4862014-08-11 22:18:14 +00002979 (st vt:$value, (MUBUFScratch v4i32:$srsrc, i32:$vaddr, i32:$soffset,
2980 u16imm:$offset)),
2981 (Instr $value, $srsrc, $vaddr, $soffset, $offset, 0, 0, 0)
Tom Stellardb02094e2014-07-21 15:45:01 +00002982>;
2983
Tom Stellardddea4862014-08-11 22:18:14 +00002984def : MUBUFScratchStorePat <BUFFER_STORE_BYTE_OFFEN, i32, truncstorei8_private>;
2985def : MUBUFScratchStorePat <BUFFER_STORE_SHORT_OFFEN, i32, truncstorei16_private>;
2986def : MUBUFScratchStorePat <BUFFER_STORE_DWORD_OFFEN, i32, store_private>;
2987def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX2_OFFEN, v2i32, store_private>;
2988def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX4_OFFEN, v4i32, store_private>;
Tom Stellardb02094e2014-07-21 15:45:01 +00002989
2990/*
2991class MUBUFStore_Pattern <MUBUF Instr, ValueType vt, PatFrag st> : Pat <
2992 (st vt:$value, (MUBUFScratch v4i32:$srsrc, i64:$vaddr, u16imm:$offset)),
2993 (Instr $value, $srsrc, $vaddr, $offset)
2994>;
2995
Marek Olsak5df00d62014-12-07 12:18:57 +00002996let Predicates = [isSICI] in {
Tom Stellardb02094e2014-07-21 15:45:01 +00002997def : MUBUFStore_Pattern <BUFFER_STORE_BYTE_ADDR64, i32, truncstorei8_private>;
2998def : MUBUFStore_Pattern <BUFFER_STORE_SHORT_ADDR64, i32, truncstorei16_private>;
2999def : MUBUFStore_Pattern <BUFFER_STORE_DWORD_ADDR64, i32, store_private>;
3000def : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2_ADDR64, v2i32, store_private>;
3001def : MUBUFStore_Pattern <BUFFER_STORE_DWORDX4_ADDR64, v4i32, store_private>;
Marek Olsak5df00d62014-12-07 12:18:57 +00003002} // End Predicates = [isSICI]
Tom Stellardb02094e2014-07-21 15:45:01 +00003003
3004*/
3005
Tom Stellardafcf12f2013-09-12 02:55:14 +00003006//===----------------------------------------------------------------------===//
3007// MTBUF Patterns
3008//===----------------------------------------------------------------------===//
3009
3010// TBUFFER_STORE_FORMAT_*, addr64=0
3011class MTBUF_StoreResource <ValueType vt, int num_channels, MTBUF opcode> : Pat<
Tom Stellard868fd922014-04-17 21:00:11 +00003012 (SItbuffer_store v4i32:$rsrc, vt:$vdata, num_channels, i32:$vaddr,
Tom Stellardafcf12f2013-09-12 02:55:14 +00003013 i32:$soffset, imm:$inst_offset, imm:$dfmt,
3014 imm:$nfmt, imm:$offen, imm:$idxen,
3015 imm:$glc, imm:$slc, imm:$tfe),
3016 (opcode
3017 $vdata, (as_i16imm $inst_offset), (as_i1imm $offen), (as_i1imm $idxen),
3018 (as_i1imm $glc), 0, (as_i8imm $dfmt), (as_i8imm $nfmt), $vaddr, $rsrc,
3019 (as_i1imm $slc), (as_i1imm $tfe), $soffset)
3020>;
3021
3022def : MTBUF_StoreResource <i32, 1, TBUFFER_STORE_FORMAT_X>;
3023def : MTBUF_StoreResource <v2i32, 2, TBUFFER_STORE_FORMAT_XY>;
3024def : MTBUF_StoreResource <v4i32, 3, TBUFFER_STORE_FORMAT_XYZ>;
3025def : MTBUF_StoreResource <v4i32, 4, TBUFFER_STORE_FORMAT_XYZW>;
3026
Matt Arsenault84543822014-06-11 18:11:34 +00003027let SubtargetPredicate = isCI in {
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00003028
Tom Stellard326d6ec2014-11-05 14:50:53 +00003029defm V_QSAD_PK_U16_U8 : VOP3Inst <vop3<0x173>, "v_qsad_pk_u16_u8",
Tom Stellardb4a313a2014-08-01 00:32:39 +00003030 VOP_I32_I32_I32
3031>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00003032defm V_MQSAD_U16_U8 : VOP3Inst <vop3<0x172>, "v_mqsad_u16_u8",
Tom Stellardb4a313a2014-08-01 00:32:39 +00003033 VOP_I32_I32_I32
3034>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00003035defm V_MQSAD_U32_U8 : VOP3Inst <vop3<0x175>, "v_mqsad_u32_u8",
Tom Stellardb4a313a2014-08-01 00:32:39 +00003036 VOP_I32_I32_I32
3037>;
Matt Arsenault95e48662014-11-13 19:26:47 +00003038
3039let isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00003040defm V_MAD_U64_U32 : VOP3Inst <vop3<0x176>, "v_mad_u64_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00003041 VOP_I64_I32_I32_I64
3042>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00003043
3044// XXX - Does this set VCC?
Tom Stellard326d6ec2014-11-05 14:50:53 +00003045defm V_MAD_I64_I32 : VOP3Inst <vop3<0x177>, "v_mad_i64_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00003046 VOP_I64_I32_I32_I64
3047>;
Matt Arsenault95e48662014-11-13 19:26:47 +00003048} // End isCommutable = 1
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00003049
3050// Remaining instructions:
3051// FLAT_*
3052// S_CBRANCH_CDBGUSER
3053// S_CBRANCH_CDBGSYS
3054// S_CBRANCH_CDBGSYS_OR_USER
3055// S_CBRANCH_CDBGSYS_AND_USER
3056// S_DCACHE_INV_VOL
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00003057// DS_NOP
3058// DS_GWS_SEMA_RELEASE_ALL
3059// DS_WRAP_RTN_B32
3060// DS_CNDXCHG32_RTN_B64
3061// DS_WRITE_B96
3062// DS_WRITE_B128
3063// DS_CONDXCHG32_RTN_B128
3064// DS_READ_B96
3065// DS_READ_B128
3066// BUFFER_LOAD_DWORDX3
3067// BUFFER_STORE_DWORDX3
3068
Marek Olsak5df00d62014-12-07 12:18:57 +00003069} // End isCI
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00003070
Matt Arsenault3f981402014-09-15 15:41:53 +00003071//===----------------------------------------------------------------------===//
3072// Flat Patterns
3073//===----------------------------------------------------------------------===//
3074
3075class FLATLoad_Pattern <FLAT Instr_ADDR64, ValueType vt,
3076 PatFrag flat_ld> :
3077 Pat <(vt (flat_ld i64:$ptr)),
3078 (Instr_ADDR64 $ptr)
3079>;
3080
3081def : FLATLoad_Pattern <FLAT_LOAD_SBYTE, i32, sextloadi8_flat>;
3082def : FLATLoad_Pattern <FLAT_LOAD_UBYTE, i32, az_extloadi8_flat>;
3083def : FLATLoad_Pattern <FLAT_LOAD_SSHORT, i32, sextloadi16_flat>;
3084def : FLATLoad_Pattern <FLAT_LOAD_USHORT, i32, az_extloadi16_flat>;
3085def : FLATLoad_Pattern <FLAT_LOAD_DWORD, i32, flat_load>;
3086def : FLATLoad_Pattern <FLAT_LOAD_DWORDX2, i64, flat_load>;
3087def : FLATLoad_Pattern <FLAT_LOAD_DWORDX2, i64, az_extloadi32_flat>;
3088def : FLATLoad_Pattern <FLAT_LOAD_DWORDX2, v2i32, flat_load>;
3089def : FLATLoad_Pattern <FLAT_LOAD_DWORDX4, v4i32, flat_load>;
3090
3091class FLATStore_Pattern <FLAT Instr, ValueType vt, PatFrag st> :
3092 Pat <(st vt:$value, i64:$ptr),
3093 (Instr $value, $ptr)
3094 >;
3095
3096def : FLATStore_Pattern <FLAT_STORE_BYTE, i32, truncstorei8_flat>;
3097def : FLATStore_Pattern <FLAT_STORE_SHORT, i32, truncstorei16_flat>;
3098def : FLATStore_Pattern <FLAT_STORE_DWORD, i32, flat_store>;
3099def : FLATStore_Pattern <FLAT_STORE_DWORDX2, i64, flat_store>;
3100def : FLATStore_Pattern <FLAT_STORE_DWORDX2, v2i32, flat_store>;
3101def : FLATStore_Pattern <FLAT_STORE_DWORDX4, v4i32, flat_store>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00003102
Christian Konig2989ffc2013-03-18 11:34:16 +00003103/********** ====================== **********/
3104/********** Indirect adressing **********/
3105/********** ====================== **********/
3106
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00003107multiclass SI_INDIRECT_Pattern <ValueType vt, ValueType eltvt, SI_INDIRECT_DST IndDst> {
Tom Stellard40b7f1f2013-05-02 15:30:12 +00003108
Christian Konig2989ffc2013-03-18 11:34:16 +00003109 // 1. Extract with offset
3110 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00003111 (vector_extract vt:$vec, (add i32:$idx, imm:$off)),
Tom Stellard880a80a2014-06-17 16:53:14 +00003112 (eltvt (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, imm:$off))
Christian Konig2989ffc2013-03-18 11:34:16 +00003113 >;
3114
3115 // 2. Extract without offset
3116 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00003117 (vector_extract vt:$vec, i32:$idx),
Tom Stellard880a80a2014-06-17 16:53:14 +00003118 (eltvt (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, 0))
Christian Konig2989ffc2013-03-18 11:34:16 +00003119 >;
3120
3121 // 3. Insert with offset
3122 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00003123 (vector_insert vt:$vec, eltvt:$val, (add i32:$idx, imm:$off)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00003124 (IndDst (IMPLICIT_DEF), $vec, $idx, imm:$off, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00003125 >;
3126
3127 // 4. Insert without offset
3128 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00003129 (vector_insert vt:$vec, eltvt:$val, i32:$idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00003130 (IndDst (IMPLICIT_DEF), $vec, $idx, 0, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00003131 >;
3132}
3133
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00003134defm : SI_INDIRECT_Pattern <v2f32, f32, SI_INDIRECT_DST_V2>;
3135defm : SI_INDIRECT_Pattern <v4f32, f32, SI_INDIRECT_DST_V4>;
3136defm : SI_INDIRECT_Pattern <v8f32, f32, SI_INDIRECT_DST_V8>;
3137defm : SI_INDIRECT_Pattern <v16f32, f32, SI_INDIRECT_DST_V16>;
3138
3139defm : SI_INDIRECT_Pattern <v2i32, i32, SI_INDIRECT_DST_V2>;
3140defm : SI_INDIRECT_Pattern <v4i32, i32, SI_INDIRECT_DST_V4>;
3141defm : SI_INDIRECT_Pattern <v8i32, i32, SI_INDIRECT_DST_V8>;
3142defm : SI_INDIRECT_Pattern <v16i32, i32, SI_INDIRECT_DST_V16>;
Christian Konig2989ffc2013-03-18 11:34:16 +00003143
Tom Stellard81d871d2013-11-13 23:36:50 +00003144//===----------------------------------------------------------------------===//
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003145// Conversion Patterns
3146//===----------------------------------------------------------------------===//
3147
3148def : Pat<(i32 (sext_inreg i32:$src, i1)),
3149 (S_BFE_I32 i32:$src, 65536)>; // 0 | 1 << 16
3150
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003151// Handle sext_inreg in i64
3152def : Pat <
3153 (i64 (sext_inreg i64:$src, i1)),
Matt Arsenault94812212014-11-14 18:18:16 +00003154 (S_BFE_I64 i64:$src, 0x10000) // 0 | 1 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003155>;
3156
3157def : Pat <
3158 (i64 (sext_inreg i64:$src, i8)),
Matt Arsenault94812212014-11-14 18:18:16 +00003159 (S_BFE_I64 i64:$src, 0x80000) // 0 | 8 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003160>;
3161
3162def : Pat <
3163 (i64 (sext_inreg i64:$src, i16)),
Matt Arsenault94812212014-11-14 18:18:16 +00003164 (S_BFE_I64 i64:$src, 0x100000) // 0 | 16 << 16
3165>;
3166
3167def : Pat <
3168 (i64 (sext_inreg i64:$src, i32)),
3169 (S_BFE_I64 i64:$src, 0x200000) // 0 | 32 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003170>;
3171
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003172class ZExt_i64_i32_Pat <SDNode ext> : Pat <
3173 (i64 (ext i32:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003174 (REG_SEQUENCE SReg_64, $src, sub0, (S_MOV_B32 0), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003175>;
3176
3177class ZExt_i64_i1_Pat <SDNode ext> : Pat <
3178 (i64 (ext i1:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003179 (REG_SEQUENCE VReg_64,
3180 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src), sub0,
3181 (S_MOV_B32 0), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003182>;
3183
3184
3185def : ZExt_i64_i32_Pat<zext>;
3186def : ZExt_i64_i32_Pat<anyext>;
3187def : ZExt_i64_i1_Pat<zext>;
3188def : ZExt_i64_i1_Pat<anyext>;
3189
3190def : Pat <
3191 (i64 (sext i32:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003192 (REG_SEQUENCE SReg_64, $src, sub0,
3193 (S_ASHR_I32 $src, 31), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003194>;
3195
3196def : Pat <
3197 (i64 (sext i1:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003198 (REG_SEQUENCE VReg_64,
3199 (V_CNDMASK_B32_e64 0, -1, $src), sub0,
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003200 (V_CNDMASK_B32_e64 0, -1, $src), sub1)
3201>;
3202
Matt Arsenaultbecd6562014-12-03 05:22:35 +00003203// If we need to perform a logical operation on i1 values, we need to
3204// use vector comparisons since there is only one SCC register. Vector
3205// comparisions still write to a pair of SGPRs, so treat these as
3206// 64-bit comparisons. When legalizing SGPR copies, instructions
3207// resulting in the copies from SCC to these instructions will be
3208// moved to the VALU.
3209def : Pat <
3210 (i1 (and i1:$src0, i1:$src1)),
3211 (S_AND_B64 $src0, $src1)
3212>;
3213
3214def : Pat <
3215 (i1 (or i1:$src0, i1:$src1)),
3216 (S_OR_B64 $src0, $src1)
3217>;
3218
3219def : Pat <
3220 (i1 (xor i1:$src0, i1:$src1)),
3221 (S_XOR_B64 $src0, $src1)
3222>;
3223
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +00003224def : Pat <
3225 (f32 (sint_to_fp i1:$src)),
3226 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_NEG_ONE, $src)
3227>;
3228
3229def : Pat <
3230 (f32 (uint_to_fp i1:$src)),
3231 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_ONE, $src)
3232>;
3233
3234def : Pat <
3235 (f64 (sint_to_fp i1:$src)),
Matt Arsenaultbecd6562014-12-03 05:22:35 +00003236 (V_CVT_F64_I32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src))
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +00003237>;
3238
3239def : Pat <
3240 (f64 (uint_to_fp i1:$src)),
3241 (V_CVT_F64_U32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src))
3242>;
3243
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003244//===----------------------------------------------------------------------===//
Tom Stellardfb961692013-10-23 00:44:19 +00003245// Miscellaneous Patterns
3246//===----------------------------------------------------------------------===//
3247
3248def : Pat <
Tom Stellard81d871d2013-11-13 23:36:50 +00003249 (i32 (trunc i64:$a)),
3250 (EXTRACT_SUBREG $a, sub0)
3251>;
3252
Michel Danzerbf1a6412014-01-28 03:01:16 +00003253def : Pat <
3254 (i1 (trunc i32:$a)),
Matt Arsenault49dd4282014-09-15 17:15:02 +00003255 (V_CMP_EQ_I32_e64 (V_AND_B32_e64 (i32 1), $a), 1)
Michel Danzerbf1a6412014-01-28 03:01:16 +00003256>;
3257
Matt Arsenaulte306a322014-10-21 16:25:08 +00003258def : Pat <
Matt Arsenaultabd271b2015-02-05 06:05:13 +00003259 (i1 (trunc i64:$a)),
3260 (V_CMP_EQ_I32_e64 (V_AND_B32_e64 (i32 1),
3261 (EXTRACT_SUBREG $a, sub0)), 1)
3262>;
3263
3264def : Pat <
Matt Arsenaulte306a322014-10-21 16:25:08 +00003265 (i32 (bswap i32:$a)),
3266 (V_BFI_B32 (S_MOV_B32 0x00ff00ff),
3267 (V_ALIGNBIT_B32 $a, $a, 24),
3268 (V_ALIGNBIT_B32 $a, $a, 8))
3269>;
3270
Matt Arsenault477b17822014-12-12 02:30:29 +00003271def : Pat <
3272 (f32 (select i1:$src2, f32:$src1, f32:$src0)),
3273 (V_CNDMASK_B32_e64 $src0, $src1, $src2)
3274>;
3275
Tom Stellardfb961692013-10-23 00:44:19 +00003276//============================================================================//
Tom Stellardeac65dd2013-05-03 17:21:20 +00003277// Miscellaneous Optimization Patterns
3278//============================================================================//
3279
Matt Arsenault49dd4282014-09-15 17:15:02 +00003280def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e64>;
Tom Stellardeac65dd2013-05-03 17:21:20 +00003281
Marek Olsak5df00d62014-12-07 12:18:57 +00003282} // End isGCN predicate