blob: 812b13ab1baf7bc31a3fc4a3b6bc2aa1e41a1363 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
33 // The GPR register class that can hold the write mask. Use GR8 for fewer
34 // than 8 elements. Use shift-right and equal to work around the lack of
35 // !lt in tablegen.
36 RegisterClass MRC =
37 !cast<RegisterClass>("GR" #
38 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
39
40 // Suffix used in the instruction mnemonic.
41 string Suffix = suffix;
42
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000043 // VTName is a string name for vector VT. For vector types it will be
44 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
45 // It is a little bit complex for scalar types, where NumElts = 1.
46 // In this case we build v4f32 or v2f64
47 string VTName = "v" # !if (!eq (NumElts, 1),
48 !if (!eq (EltVT.Size, 32), 4,
49 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000050
Adam Nemet5ed17da2014-08-21 19:50:07 +000051 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000053
54 string EltTypeName = !cast<string>(EltVT);
55 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
57 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000058
59 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000061
62 // Size of RC in bits, e.g. 512 for VR512.
63 int Size = VT.Size;
64
65 // The corresponding memory operand, e.g. i512mem for VR512.
66 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000067 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
68
69 // Load patterns
70 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
71 // due to load promotion during legalization
72 PatFrag LdFrag = !cast<PatFrag>("load" #
73 !if (!eq (TypeVariantName, "i"),
74 !if (!eq (Size, 128), "v2i64",
75 !if (!eq (Size, 256), "v4i64",
76 VTName)), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000077
78 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
79 !if (!eq (TypeVariantName, "i"),
80 !if (!eq (Size, 128), "v2i64",
81 !if (!eq (Size, 256), "v4i64",
82 !if (!eq (Size, 512),
83 !if (!eq (EltSize, 64), "v8i64", "v16i32"),
84 VTName))), VTName));
85
Robert Khasanov2ea081d2014-08-25 14:49:34 +000086 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000087
88 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000089 // Note: For EltSize < 32, FloatVT is illegal and TableGen
90 // fails to compile, so we choose FloatVT = VT
91 ValueType FloatVT = !cast<ValueType>(
92 !if (!eq (!srl(EltSize,5),0),
93 VTName,
94 !if (!eq(TypeVariantName, "i"),
95 "v" # NumElts # "f" # EltSize,
96 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +000097
98 // The string to specify embedded broadcast in assembly.
99 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000100
Adam Nemet449b3f02014-10-15 23:42:09 +0000101 // 8-bit compressed displacement tuple/subvector format. This is only
102 // defined for NumElts <= 8.
103 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
104 !cast<CD8VForm>("CD8VT" # NumElts), ?);
105
Adam Nemet55536c62014-09-25 23:48:45 +0000106 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
107 !if (!eq (Size, 256), sub_ymm, ?));
108
109 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
110 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
111 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000112
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000113 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
114
Adam Nemet09377232014-10-08 23:25:31 +0000115 // A vector type of the same width with element type i32. This is used to
116 // create the canonical constant zero node ImmAllZerosV.
117 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
118 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000119
120 string ZSuffix = !if (!eq (Size, 128), "Z128",
121 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000122}
123
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000124def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
125def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000126def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
127def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000128def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
129def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000130
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000131// "x" in v32i8x_info means RC = VR256X
132def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
133def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
134def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
135def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000136def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
137def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000138
139def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
140def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
141def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
142def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000143def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
144def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000145
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000146// We map scalar types to the smallest (128-bit) vector type
147// with the appropriate element type. This allows to use the same masking logic.
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000148def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
149def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
150
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000151class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
152 X86VectorVTInfo i128> {
153 X86VectorVTInfo info512 = i512;
154 X86VectorVTInfo info256 = i256;
155 X86VectorVTInfo info128 = i128;
156}
157
158def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
159 v16i8x_info>;
160def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
161 v8i16x_info>;
162def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
163 v4i32x_info>;
164def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
165 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000166def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
167 v4f32x_info>;
168def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
169 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000170
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000171// This multiclass generates the masking variants from the non-masking
172// variant. It only provides the assembly pieces for the masking variants.
173// It assumes custom ISel patterns for masking which can be provided as
174// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000175multiclass AVX512_maskable_custom<bits<8> O, Format F,
176 dag Outs,
177 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
178 string OpcodeStr,
179 string AttSrcAsm, string IntelSrcAsm,
180 list<dag> Pattern,
181 list<dag> MaskingPattern,
182 list<dag> ZeroMaskingPattern,
183 string MaskingConstraint = "",
184 InstrItinClass itin = NoItinerary,
185 bit IsCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000186 let isCommutable = IsCommutable in
187 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000188 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
189 "$dst , "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000190 Pattern, itin>;
191
192 // Prefer over VMOV*rrk Pat<>
193 let AddedComplexity = 20 in
194 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000195 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
196 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000197 MaskingPattern, itin>,
198 EVEX_K {
199 // In case of the 3src subclass this is overridden with a let.
200 string Constraints = MaskingConstraint;
201 }
202 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
203 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000204 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
205 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000206 ZeroMaskingPattern,
207 itin>,
208 EVEX_KZ;
209}
210
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000211
Adam Nemet34801422014-10-08 23:25:39 +0000212// Common base class of AVX512_maskable and AVX512_maskable_3src.
213multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
214 dag Outs,
215 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
216 string OpcodeStr,
217 string AttSrcAsm, string IntelSrcAsm,
218 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000219 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000220 string MaskingConstraint = "",
221 InstrItinClass itin = NoItinerary,
222 bit IsCommutable = 0> :
223 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
224 AttSrcAsm, IntelSrcAsm,
225 [(set _.RC:$dst, RHS)],
226 [(set _.RC:$dst, MaskingRHS)],
227 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000228 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000229 MaskingConstraint, NoItinerary, IsCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000230
Adam Nemet2e91ee52014-08-14 17:13:19 +0000231// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000232// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000233// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000234multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
235 dag Outs, dag Ins, string OpcodeStr,
236 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000237 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000238 InstrItinClass itin = NoItinerary,
Adam Nemet34801422014-10-08 23:25:39 +0000239 bit IsCommutable = 0> :
240 AVX512_maskable_common<O, F, _, Outs, Ins,
241 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
242 !con((ins _.KRCWM:$mask), Ins),
243 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000244 (vselect _.KRCWM:$mask, RHS, _.RC:$src0), vselect,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000245 "$src0 = $dst", itin, IsCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000246
247// This multiclass generates the unconditional/non-masking, the masking and
248// the zero-masking variant of the scalar instruction.
249multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
250 dag Outs, dag Ins, string OpcodeStr,
251 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000252 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000253 InstrItinClass itin = NoItinerary,
254 bit IsCommutable = 0> :
255 AVX512_maskable_common<O, F, _, Outs, Ins,
256 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
257 !con((ins _.KRCWM:$mask), Ins),
258 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
259 (X86select _.KRCWM:$mask, RHS, _.RC:$src0), X86select,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000260 "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000261
Adam Nemet34801422014-10-08 23:25:39 +0000262// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000263// ($src1) is already tied to $dst so we just use that for the preserved
264// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
265// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000266multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
267 dag Outs, dag NonTiedIns, string OpcodeStr,
268 string AttSrcAsm, string IntelSrcAsm,
269 dag RHS> :
270 AVX512_maskable_common<O, F, _, Outs,
271 !con((ins _.RC:$src1), NonTiedIns),
272 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
273 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
274 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
275 (vselect _.KRCWM:$mask, RHS, _.RC:$src1)>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000276
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000277
Adam Nemet34801422014-10-08 23:25:39 +0000278multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
279 dag Outs, dag Ins,
280 string OpcodeStr,
281 string AttSrcAsm, string IntelSrcAsm,
282 list<dag> Pattern> :
283 AVX512_maskable_custom<O, F, Outs, Ins,
284 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
285 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000286 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000287 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000288
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000289
290// Instruction with mask that puts result in mask register,
291// like "compare" and "vptest"
292multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
293 dag Outs,
294 dag Ins, dag MaskingIns,
295 string OpcodeStr,
296 string AttSrcAsm, string IntelSrcAsm,
297 list<dag> Pattern,
298 list<dag> MaskingPattern,
299 string Round = "",
300 InstrItinClass itin = NoItinerary> {
301 def NAME: AVX512<O, F, Outs, Ins,
302 OpcodeStr#"\t{"#AttSrcAsm#", $dst "#Round#"|"#
303 "$dst "#Round#", "#IntelSrcAsm#"}",
304 Pattern, itin>;
305
306 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000307 OpcodeStr#"\t{"#Round#AttSrcAsm#", $dst {${mask}}|"#
308 "$dst {${mask}}, "#IntelSrcAsm#Round#"}",
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000309 MaskingPattern, itin>, EVEX_K;
310}
311
312multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
313 dag Outs,
314 dag Ins, dag MaskingIns,
315 string OpcodeStr,
316 string AttSrcAsm, string IntelSrcAsm,
317 dag RHS, dag MaskingRHS,
318 string Round = "",
319 InstrItinClass itin = NoItinerary> :
320 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
321 AttSrcAsm, IntelSrcAsm,
322 [(set _.KRC:$dst, RHS)],
323 [(set _.KRC:$dst, MaskingRHS)],
324 Round, NoItinerary>;
325
326multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
327 dag Outs, dag Ins, string OpcodeStr,
328 string AttSrcAsm, string IntelSrcAsm,
329 dag RHS, string Round = "",
330 InstrItinClass itin = NoItinerary> :
331 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
332 !con((ins _.KRCWM:$mask), Ins),
333 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
334 (and _.KRCWM:$mask, RHS),
335 Round, itin>;
336
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000337multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
338 dag Outs, dag Ins, string OpcodeStr,
339 string AttSrcAsm, string IntelSrcAsm> :
340 AVX512_maskable_custom_cmp<O, F, Outs,
341 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
342 AttSrcAsm, IntelSrcAsm,
343 [],[],"", NoItinerary>;
344
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000345// Bitcasts between 512-bit vector types. Return the original type since
346// no instruction is needed for the conversion
347let Predicates = [HasAVX512] in {
Robert Khasanovbfa01312014-07-21 14:54:21 +0000348 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000349 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000350 def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
351 def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
352 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000353 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000354 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
355 def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
356 def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000357 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000358 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000359 def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
360 def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000361 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000362 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
363 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovsky40a77142014-08-11 09:59:08 +0000364 def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000365 def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
366 def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000367 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000368 def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
369 def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
370 def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
371 def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
372 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
373 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
374 def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
375 def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
376 def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
377 def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
378 def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000379
380 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
381 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
382 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
383 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
384 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
385 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
386 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
387 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
388 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
389 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
390 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
391 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
392 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
393 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
394 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
395 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
396 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
397 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
398 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
399 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
400 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
401 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
402 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
403 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
404 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
405 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
406 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
407 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
408 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
409 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
410
411// Bitcasts between 256-bit vector types. Return the original type since
412// no instruction is needed for the conversion
413 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
414 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
415 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
416 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
417 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
418 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
419 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
420 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
421 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
422 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
423 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
424 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
425 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
426 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
427 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
428 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
429 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
430 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
431 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
432 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
433 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
434 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
435 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
436 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
437 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
438 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
439 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
440 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
441 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
442 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
443}
444
445//
446// AVX-512: VPXOR instruction writes zero to its upper part, it's safe build zeros.
447//
448
449let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
450 isPseudo = 1, Predicates = [HasAVX512] in {
451def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
452 [(set VR512:$dst, (v16f32 immAllZerosV))]>;
453}
454
Craig Topperfb1746b2014-01-30 06:03:19 +0000455let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000456def : Pat<(v8i64 immAllZerosV), (AVX512_512_SET0)>;
457def : Pat<(v16i32 immAllZerosV), (AVX512_512_SET0)>;
458def : Pat<(v8f64 immAllZerosV), (AVX512_512_SET0)>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000459}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000460
461//===----------------------------------------------------------------------===//
462// AVX-512 - VECTOR INSERT
463//
Adam Nemet4e2ef472014-10-02 23:18:28 +0000464
Adam Nemet4285c1f2014-10-15 23:42:17 +0000465multiclass vinsert_for_size_no_alt<int Opcode,
466 X86VectorVTInfo From, X86VectorVTInfo To,
467 PatFrag vinsert_insert,
468 SDNodeXForm INSERT_get_vinsert_imm> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000469 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
470 def rr : AVX512AIi8<Opcode, MRMSrcReg, (outs VR512:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000471 (ins VR512:$src1, From.RC:$src2, u8imm:$src3),
Adam Nemet449b3f02014-10-15 23:42:09 +0000472 "vinsert" # From.EltTypeName # "x" # From.NumElts #
473 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet4e2ef472014-10-02 23:18:28 +0000474 "$dst, $src1, $src2, $src3}",
Adam Nemet4dca3ce2014-10-02 23:18:30 +0000475 [(set To.RC:$dst, (vinsert_insert:$src3 (To.VT VR512:$src1),
476 (From.VT From.RC:$src2),
477 (iPTR imm)))]>,
478 EVEX_4V, EVEX_V512;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000479
480 let mayLoad = 1 in
481 def rm : AVX512AIi8<Opcode, MRMSrcMem, (outs VR512:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000482 (ins VR512:$src1, From.MemOp:$src2, u8imm:$src3),
Adam Nemet449b3f02014-10-15 23:42:09 +0000483 "vinsert" # From.EltTypeName # "x" # From.NumElts #
484 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet4e2ef472014-10-02 23:18:28 +0000485 "$dst, $src1, $src2, $src3}",
Adam Nemet449b3f02014-10-15 23:42:09 +0000486 []>,
487 EVEX_4V, EVEX_V512, EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000488 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000489}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000490
Adam Nemet4285c1f2014-10-15 23:42:17 +0000491multiclass vinsert_for_size<int Opcode,
492 X86VectorVTInfo From, X86VectorVTInfo To,
493 X86VectorVTInfo AltFrom, X86VectorVTInfo AltTo,
494 PatFrag vinsert_insert,
495 SDNodeXForm INSERT_get_vinsert_imm> :
496 vinsert_for_size_no_alt<Opcode, From, To,
497 vinsert_insert, INSERT_get_vinsert_imm> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000498 // Codegen pattern with the alternative types, e.g. v2i64 -> v8i64 for
Adam Nemet4285c1f2014-10-15 23:42:17 +0000499 // vinserti32x4. Only add this if 64x2 and friends are not supported
500 // natively via AVX512DQ.
501 let Predicates = [NoDQI] in
502 def : Pat<(vinsert_insert:$ins
503 (AltTo.VT VR512:$src1), (AltFrom.VT From.RC:$src2), (iPTR imm)),
504 (AltTo.VT (!cast<Instruction>(NAME # From.EltSize # "x4rr")
505 VR512:$src1, From.RC:$src2,
506 (INSERT_get_vinsert_imm VR512:$ins)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000507}
508
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000509multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
510 ValueType EltVT64, int Opcode256> {
511 defm NAME # "32x4" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000512 X86VectorVTInfo< 4, EltVT32, VR128X>,
513 X86VectorVTInfo<16, EltVT32, VR512>,
514 X86VectorVTInfo< 2, EltVT64, VR128X>,
515 X86VectorVTInfo< 8, EltVT64, VR512>,
516 vinsert128_insert,
517 INSERT_get_vinsert128_imm>;
Adam Nemet4285c1f2014-10-15 23:42:17 +0000518 let Predicates = [HasDQI] in
519 defm NAME # "64x2" : vinsert_for_size_no_alt<Opcode128,
520 X86VectorVTInfo< 2, EltVT64, VR128X>,
521 X86VectorVTInfo< 8, EltVT64, VR512>,
522 vinsert128_insert,
523 INSERT_get_vinsert128_imm>, VEX_W;
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000524 defm NAME # "64x4" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000525 X86VectorVTInfo< 4, EltVT64, VR256X>,
526 X86VectorVTInfo< 8, EltVT64, VR512>,
527 X86VectorVTInfo< 8, EltVT32, VR256>,
528 X86VectorVTInfo<16, EltVT32, VR512>,
529 vinsert256_insert,
530 INSERT_get_vinsert256_imm>, VEX_W;
Adam Nemet4285c1f2014-10-15 23:42:17 +0000531 let Predicates = [HasDQI] in
532 defm NAME # "32x8" : vinsert_for_size_no_alt<Opcode256,
533 X86VectorVTInfo< 8, EltVT32, VR256X>,
534 X86VectorVTInfo<16, EltVT32, VR512>,
535 vinsert256_insert,
536 INSERT_get_vinsert256_imm>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000537}
538
Adam Nemet4e2ef472014-10-02 23:18:28 +0000539defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
540defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000541
542// vinsertps - insert f32 to XMM
543def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000544 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000545 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000546 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000547 EVEX_4V;
548def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000549 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000550 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000551 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000552 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
553 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
554
555//===----------------------------------------------------------------------===//
556// AVX-512 VECTOR EXTRACT
557//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000558
Adam Nemet55536c62014-09-25 23:48:45 +0000559multiclass vextract_for_size<int Opcode,
560 X86VectorVTInfo From, X86VectorVTInfo To,
561 X86VectorVTInfo AltFrom, X86VectorVTInfo AltTo,
562 PatFrag vextract_extract,
563 SDNodeXForm EXTRACT_get_vextract_imm> {
564 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +0000565 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000566 (ins VR512:$src1, u8imm:$idx),
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000567 "vextract" # To.EltTypeName # "x4",
568 "$idx, $src1", "$src1, $idx",
569 [(set To.RC:$dst, (vextract_extract:$idx (From.VT VR512:$src1),
570 (iPTR imm)))]>,
571 AVX512AIi8Base, EVEX, EVEX_V512;
Adam Nemet55536c62014-09-25 23:48:45 +0000572 let mayStore = 1 in
573 def rm : AVX512AIi8<Opcode, MRMDestMem, (outs),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000574 (ins To.MemOp:$dst, VR512:$src1, u8imm:$src2),
Adam Nemet55536c62014-09-25 23:48:45 +0000575 "vextract" # To.EltTypeName # "x4\t{$src2, $src1, $dst|"
576 "$dst, $src1, $src2}",
577 []>, EVEX, EVEX_V512, EVEX_CD8<To.EltSize, CD8VT4>;
578 }
579
Adam Nemet55536c62014-09-25 23:48:45 +0000580 // Codegen pattern with the alternative types, e.g. v8i64 -> v2i64 for
581 // vextracti32x4
582 def : Pat<(vextract_extract:$ext (AltFrom.VT VR512:$src1), (iPTR imm)),
583 (AltTo.VT (!cast<Instruction>(NAME # To.EltSize # "x4rr")
584 VR512:$src1,
585 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
586
587 // A 128/256-bit subvector extract from the first 512-bit vector position is
588 // a subregister copy that needs no instruction.
589 def : Pat<(To.VT (extract_subvector (From.VT VR512:$src), (iPTR 0))),
590 (To.VT
591 (EXTRACT_SUBREG (From.VT VR512:$src), To.SubRegIdx))>;
592
593 // And for the alternative types.
594 def : Pat<(AltTo.VT (extract_subvector (AltFrom.VT VR512:$src), (iPTR 0))),
595 (AltTo.VT
596 (EXTRACT_SUBREG (AltFrom.VT VR512:$src), AltTo.SubRegIdx))>;
Adam Nemet47b2d5f2014-10-08 23:25:37 +0000597
598 // Intrinsic call with masking.
599 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
600 "x4_512")
601 VR512:$src1, (iPTR imm:$idx), To.RC:$src0, GR8:$mask),
602 (!cast<Instruction>(NAME # To.EltSize # "x4rrk") To.RC:$src0,
603 (v4i1 (COPY_TO_REGCLASS GR8:$mask, VK4WM)),
604 VR512:$src1, imm:$idx)>;
605
606 // Intrinsic call with zero-masking.
607 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
608 "x4_512")
609 VR512:$src1, (iPTR imm:$idx), To.ImmAllZerosV, GR8:$mask),
610 (!cast<Instruction>(NAME # To.EltSize # "x4rrkz")
611 (v4i1 (COPY_TO_REGCLASS GR8:$mask, VK4WM)),
612 VR512:$src1, imm:$idx)>;
613
614 // Intrinsic call without masking.
615 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
616 "x4_512")
617 VR512:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
618 (!cast<Instruction>(NAME # To.EltSize # "x4rr")
619 VR512:$src1, imm:$idx)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000620}
621
Adam Nemet55536c62014-09-25 23:48:45 +0000622multiclass vextract_for_type<ValueType EltVT32, int Opcode32,
623 ValueType EltVT64, int Opcode64> {
624 defm NAME # "32x4" : vextract_for_size<Opcode32,
625 X86VectorVTInfo<16, EltVT32, VR512>,
626 X86VectorVTInfo< 4, EltVT32, VR128X>,
627 X86VectorVTInfo< 8, EltVT64, VR512>,
628 X86VectorVTInfo< 2, EltVT64, VR128X>,
629 vextract128_extract,
630 EXTRACT_get_vextract128_imm>;
631 defm NAME # "64x4" : vextract_for_size<Opcode64,
632 X86VectorVTInfo< 8, EltVT64, VR512>,
633 X86VectorVTInfo< 4, EltVT64, VR256X>,
634 X86VectorVTInfo<16, EltVT32, VR512>,
635 X86VectorVTInfo< 8, EltVT32, VR256>,
636 vextract256_extract,
637 EXTRACT_get_vextract256_imm>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000638}
639
Adam Nemet55536c62014-09-25 23:48:45 +0000640defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
641defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000642
643// A 128-bit subvector insert to the first 512-bit vector position
644// is a subregister copy that needs no instruction.
645def : Pat<(insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0)),
646 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
647 (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
648 sub_ymm)>;
649def : Pat<(insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0)),
650 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
651 (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
652 sub_ymm)>;
653def : Pat<(insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0)),
654 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
655 (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
656 sub_ymm)>;
657def : Pat<(insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0)),
658 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
659 (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
660 sub_ymm)>;
661
662def : Pat<(insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0)),
663 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
664def : Pat<(insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0)),
665 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
666def : Pat<(insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0)),
667 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
668def : Pat<(insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0)),
669 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
670
671// vextractps - extract 32 bits from XMM
672def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000673 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000674 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000675 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
676 EVEX;
677
678def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000679 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000680 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000681 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000682 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000683
684//===---------------------------------------------------------------------===//
685// AVX-512 BROADCAST
686//---
Robert Khasanovaf318f72014-10-30 14:21:47 +0000687multiclass avx512_fp_broadcast<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
688 ValueType svt, X86VectorVTInfo _> {
689 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
690 (ins SrcRC:$src), "vbroadcast"## !subst("p", "s", _.Suffix),
691 "$src", "$src", (_.VT (OpNode (svt SrcRC:$src)))>,
692 T8PD, EVEX;
693
694 let mayLoad = 1 in {
695 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
696 (ins _.ScalarMemOp:$src),
697 "vbroadcast"##!subst("p", "s", _.Suffix), "$src", "$src",
698 (_.VT (OpNode (_.ScalarLdFrag addr:$src)))>,
699 T8PD, EVEX;
700 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000701}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000702
703multiclass avx512_fp_broadcast_vl<bits<8> opc, SDNode OpNode,
704 AVX512VLVectorVTInfo _> {
705 defm Z : avx512_fp_broadcast<opc, OpNode, VR128X, _.info128.VT, _.info512>,
706 EVEX_V512;
707
708 let Predicates = [HasVLX] in {
709 defm Z256 : avx512_fp_broadcast<opc, OpNode, VR128X, _.info128.VT, _.info256>,
710 EVEX_V256;
711 }
712}
713
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000714let ExeDomain = SSEPackedSingle in {
Robert Khasanovaf318f72014-10-30 14:21:47 +0000715 defm VBROADCASTSS : avx512_fp_broadcast_vl<0x18, X86VBroadcast,
716 avx512vl_f32_info>, EVEX_CD8<32, CD8VT1>;
717 let Predicates = [HasVLX] in {
718 defm VBROADCASTSSZ128 : avx512_fp_broadcast<0x18, X86VBroadcast, VR128X,
719 v4f32, v4f32x_info>, EVEX_V128,
720 EVEX_CD8<32, CD8VT1>;
721 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000722}
723
724let ExeDomain = SSEPackedDouble in {
Robert Khasanovaf318f72014-10-30 14:21:47 +0000725 defm VBROADCASTSD : avx512_fp_broadcast_vl<0x19, X86VBroadcast,
726 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000727}
728
Robert Khasanov8d9b93e2014-12-16 16:12:11 +0000729// avx512_broadcast_pat introduces patterns for broadcast with a scalar argument.
730// Later, we can canonize broadcast instructions before ISel phase and
731// eliminate additional patterns on ISel.
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000732// SrcRC_v and SrcRC_s are RegisterClasses for vector and scalar
733// representations of source
734multiclass avx512_broadcast_pat<string InstName, SDNode OpNode,
735 X86VectorVTInfo _, RegisterClass SrcRC_v,
736 RegisterClass SrcRC_s> {
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000737 def : Pat<(_.VT (OpNode (_.EltVT SrcRC_s:$src))),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000738 (!cast<Instruction>(InstName##"r")
739 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
740
741 let AddedComplexity = 30 in {
742 def : Pat<(_.VT (vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000743 (OpNode (_.EltVT SrcRC_s:$src)), _.RC:$src0)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000744 (!cast<Instruction>(InstName##"rk") _.RC:$src0, _.KRCWM:$mask,
745 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
746
747 def : Pat<(_.VT(vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000748 (OpNode (_.EltVT SrcRC_s:$src)), _.ImmAllZerosV)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000749 (!cast<Instruction>(InstName##"rkz") _.KRCWM:$mask,
750 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
751 }
752}
753
754defm : avx512_broadcast_pat<"VBROADCASTSSZ", X86VBroadcast, v16f32_info,
755 VR128X, FR32X>;
756defm : avx512_broadcast_pat<"VBROADCASTSDZ", X86VBroadcast, v8f64_info,
757 VR128X, FR64X>;
758
759let Predicates = [HasVLX] in {
760 defm : avx512_broadcast_pat<"VBROADCASTSSZ256", X86VBroadcast,
761 v8f32x_info, VR128X, FR32X>;
762 defm : avx512_broadcast_pat<"VBROADCASTSSZ128", X86VBroadcast,
763 v4f32x_info, VR128X, FR32X>;
764 defm : avx512_broadcast_pat<"VBROADCASTSDZ256", X86VBroadcast,
765 v4f64x_info, VR128X, FR64X>;
766}
767
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000768def : Pat<(v16f32 (X86VBroadcast (loadf32 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000769 (VBROADCASTSSZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000770def : Pat<(v8f64 (X86VBroadcast (loadf64 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000771 (VBROADCASTSDZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000772
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000773def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000774 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000775def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000776 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000777
Robert Khasanovcbc57032014-12-09 16:38:41 +0000778multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
779 RegisterClass SrcRC> {
780 defm r : AVX512_maskable_in_asm<opc, MRMSrcReg, _, (outs _.RC:$dst),
781 (ins SrcRC:$src), "vpbroadcast"##_.Suffix,
782 "$src", "$src", []>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000783}
784
Robert Khasanovcbc57032014-12-09 16:38:41 +0000785multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
786 RegisterClass SrcRC, Predicate prd> {
787 let Predicates = [prd] in
788 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
789 let Predicates = [prd, HasVLX] in {
790 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
791 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
792 }
793}
794
795defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR32,
796 HasBWI>;
797defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR32,
798 HasBWI>;
799defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
800 HasAVX512>;
801defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
802 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000803
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000804def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000805 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000806
807def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000808 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000809
810def : Pat<(v16i32 (X86VBroadcast (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000811 (VPBROADCASTDrZr GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000812def : Pat<(v8i64 (X86VBroadcast (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000813 (VPBROADCASTQrZr GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000814
Cameron McInally394d5572013-10-31 13:56:31 +0000815def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_i32_512 (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000816 (VPBROADCASTDrZr GR32:$src)>;
Cameron McInally394d5572013-10-31 13:56:31 +0000817def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_i64_512 (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000818 (VPBROADCASTQrZr GR64:$src)>;
Cameron McInally394d5572013-10-31 13:56:31 +0000819
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000820def : Pat<(v16i32 (int_x86_avx512_mask_pbroadcast_d_gpr_512 (i32 GR32:$src),
821 (v16i32 immAllZerosV), (i16 GR16:$mask))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000822 (VPBROADCASTDrZrkz (COPY_TO_REGCLASS GR16:$mask, VK16WM), GR32:$src)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000823def : Pat<(v8i64 (int_x86_avx512_mask_pbroadcast_q_gpr_512 (i64 GR64:$src),
824 (bc_v8i64 (v16i32 immAllZerosV)), (i8 GR8:$mask))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000825 (VPBROADCASTQrZrkz (COPY_TO_REGCLASS GR8:$mask, VK8WM), GR64:$src)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000826
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000827multiclass avx512_int_broadcast_rm<bits<8> opc, string OpcodeStr,
828 X86MemOperand x86memop, PatFrag ld_frag,
829 RegisterClass DstRC, ValueType OpVT, ValueType SrcVT,
830 RegisterClass KRC> {
831 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins VR128X:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000832 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000833 [(set DstRC:$dst,
834 (OpVT (X86VBroadcast (SrcVT VR128X:$src))))]>, EVEX;
Elena Demikhovsky60eb9db2015-05-04 12:40:50 +0000835 def rrk : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins KRC:$mask,
836 VR128X:$src),
837 !strconcat(OpcodeStr,
838 "\t{$src, ${dst} {${mask}} |${dst} {${mask}}, $src}"),
839 []>, EVEX, EVEX_K;
840 def rrkz : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins KRC:$mask,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000841 VR128X:$src),
Michael Liao5bf95782014-12-04 05:20:33 +0000842 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000843 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky60eb9db2015-05-04 12:40:50 +0000844 []>, EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000845 let mayLoad = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000846 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000847 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Michael Liao5bf95782014-12-04 05:20:33 +0000848 [(set DstRC:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000849 (OpVT (X86VBroadcast (ld_frag addr:$src))))]>, EVEX;
Elena Demikhovsky60eb9db2015-05-04 12:40:50 +0000850 def rmk : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins KRC:$mask,
851 x86memop:$src),
852 !strconcat(OpcodeStr,
853 "\t{$src, ${dst} {${mask}}|${dst} {${mask}} , $src}"),
854 []>, EVEX, EVEX_K;
855 def rmkz : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins KRC:$mask,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000856 x86memop:$src),
Michael Liao5bf95782014-12-04 05:20:33 +0000857 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000858 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky60eb9db2015-05-04 12:40:50 +0000859 [(set DstRC:$dst, (OpVT (vselect KRC:$mask,
860 (X86VBroadcast (ld_frag addr:$src)),
861 (OpVT (bitconvert (v16i32 immAllZerosV))))))]>, EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000862 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000863}
864
865defm VPBROADCASTDZ : avx512_int_broadcast_rm<0x58, "vpbroadcastd", i32mem,
866 loadi32, VR512, v16i32, v4i32, VK16WM>,
867 EVEX_V512, EVEX_CD8<32, CD8VT1>;
868defm VPBROADCASTQZ : avx512_int_broadcast_rm<0x59, "vpbroadcastq", i64mem,
869 loadi64, VR512, v8i64, v2i64, VK8WM>, EVEX_V512, VEX_W,
870 EVEX_CD8<64, CD8VT1>;
871
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000872multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
873 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Adam Nemet73f72e12014-06-27 00:43:38 +0000874 let mayLoad = 1 in {
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000875 def rm : AVX5128I<opc, MRMSrcMem, (outs _Dst.RC:$dst), (ins _Src.MemOp:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000876 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000877 [(set _Dst.RC:$dst,
878 (_Dst.VT (X86SubVBroadcast
879 (_Src.VT (bitconvert (_Src.LdFrag addr:$src))))))]>, EVEX;
880 def rmk : AVX5128I<opc, MRMSrcMem, (outs _Dst.RC:$dst), (ins _Dst.KRCWM:$mask,
881 _Src.MemOp:$src),
Adam Nemet73f72e12014-06-27 00:43:38 +0000882 !strconcat(OpcodeStr,
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000883 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
884 []>, EVEX, EVEX_K;
885 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _Dst.RC:$dst), (ins _Dst.KRCWM:$mask,
886 _Src.MemOp:$src),
887 !strconcat(OpcodeStr,
888 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Adam Nemet73f72e12014-06-27 00:43:38 +0000889 []>, EVEX, EVEX_KZ;
890 }
891}
892
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000893defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
894 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +0000895 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000896defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
897 v16f32_info, v4f32x_info>,
898 EVEX_V512, EVEX_CD8<32, CD8VT4>;
899defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
900 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +0000901 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000902defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
903 v8f64_info, v4f64x_info>, VEX_W,
904 EVEX_V512, EVEX_CD8<64, CD8VT4>;
905
906let Predicates = [HasVLX] in {
907defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
908 v8i32x_info, v4i32x_info>,
909 EVEX_V256, EVEX_CD8<32, CD8VT4>;
910defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
911 v8f32x_info, v4f32x_info>,
912 EVEX_V256, EVEX_CD8<32, CD8VT4>;
913}
914let Predicates = [HasVLX, HasDQI] in {
915defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
916 v4i64x_info, v2i64x_info>, VEX_W,
917 EVEX_V256, EVEX_CD8<64, CD8VT2>;
918defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
919 v4f64x_info, v2f64x_info>, VEX_W,
920 EVEX_V256, EVEX_CD8<64, CD8VT2>;
921}
922let Predicates = [HasDQI] in {
923defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
924 v8i64_info, v2i64x_info>, VEX_W,
925 EVEX_V512, EVEX_CD8<64, CD8VT2>;
926defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
927 v16i32_info, v8i32x_info>,
928 EVEX_V512, EVEX_CD8<32, CD8VT8>;
929defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
930 v8f64_info, v2f64x_info>, VEX_W,
931 EVEX_V512, EVEX_CD8<64, CD8VT2>;
932defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
933 v16f32_info, v8f32x_info>,
934 EVEX_V512, EVEX_CD8<32, CD8VT8>;
935}
Adam Nemet73f72e12014-06-27 00:43:38 +0000936
Cameron McInally394d5572013-10-31 13:56:31 +0000937def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_512 (v4i32 VR128X:$src))),
938 (VPBROADCASTDZrr VR128X:$src)>;
939def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_512 (v2i64 VR128X:$src))),
940 (VPBROADCASTQZrr VR128X:$src)>;
941
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000942def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000943 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000944def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000945 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000946
947def : Pat<(v16i32 (X86VBroadcast (v16i32 VR512:$src))),
948 (VPBROADCASTDZrr (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
949def : Pat<(v8i64 (X86VBroadcast (v8i64 VR512:$src))),
950 (VPBROADCASTQZrr (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
951
Quentin Colombet8761a8f2013-10-25 18:04:12 +0000952def : Pat<(v16f32 (int_x86_avx512_vbroadcast_ss_ps_512 (v4f32 VR128X:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000953 (VBROADCASTSSZr VR128X:$src)>;
Quentin Colombet8761a8f2013-10-25 18:04:12 +0000954def : Pat<(v8f64 (int_x86_avx512_vbroadcast_sd_pd_512 (v2f64 VR128X:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000955 (VBROADCASTSDZr VR128X:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +0000956
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000957// Provide fallback in case the load node that is used in the patterns above
958// is used by additional users, which prevents the pattern selection.
959def : Pat<(v16f32 (X86VBroadcast FR32X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000960 (VBROADCASTSSZr (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000961def : Pat<(v8f64 (X86VBroadcast FR64X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000962 (VBROADCASTSDZr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000963
964
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000965//===----------------------------------------------------------------------===//
966// AVX-512 BROADCAST MASK TO VECTOR REGISTER
967//---
968
969multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000970 RegisterClass KRC> {
971let Predicates = [HasCDI] in
972def Zrr : AVX512XS8I<opc, MRMSrcReg, (outs VR512:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000973 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000974 []>, EVEX, EVEX_V512;
Michael Liao5bf95782014-12-04 05:20:33 +0000975
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000976let Predicates = [HasCDI, HasVLX] in {
977def Z128rr : AVX512XS8I<opc, MRMSrcReg, (outs VR128:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000978 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000979 []>, EVEX, EVEX_V128;
980def Z256rr : AVX512XS8I<opc, MRMSrcReg, (outs VR256:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000981 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000982 []>, EVEX, EVEX_V256;
983}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000984}
985
Cameron McInallyc43c8f92014-06-13 11:40:31 +0000986let Predicates = [HasCDI] in {
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000987defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
988 VK16>;
989defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
990 VK8>, VEX_W;
Cameron McInallyc43c8f92014-06-13 11:40:31 +0000991}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000992
993//===----------------------------------------------------------------------===//
994// AVX-512 - VPERM
995//
996// -- immediate form --
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000997multiclass avx512_perm_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
998 X86VectorVTInfo _> {
999 let ExeDomain = _.ExeDomain in {
1000 def ri : AVX512AIi8<opc, MRMSrcReg, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00001001 (ins _.RC:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001002 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001003 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemet8d85b0c2014-10-27 23:08:37 +00001004 [(set _.RC:$dst,
1005 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001006 EVEX;
Adam Nemet8d85b0c2014-10-27 23:08:37 +00001007 def mi : AVX512AIi8<opc, MRMSrcMem, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00001008 (ins _.MemOp:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001009 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001010 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemet8d85b0c2014-10-27 23:08:37 +00001011 [(set _.RC:$dst,
Craig Topper820d4922015-02-09 04:04:50 +00001012 (_.VT (OpNode (_.LdFrag addr:$src1),
Adam Nemet8d85b0c2014-10-27 23:08:37 +00001013 (i8 imm:$src2))))]>,
1014 EVEX, EVEX_CD8<_.EltSize, CD8VF>;
1015}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001016}
1017
Adam Nemetcf7a4a22014-10-27 23:08:40 +00001018multiclass avx512_permil<bits<8> OpcImm, bits<8> OpcVar, X86VectorVTInfo _,
1019 X86VectorVTInfo Ctrl> :
1020 avx512_perm_imm<OpcImm, "vpermil" # _.Suffix, X86VPermilpi, _> {
1021 let ExeDomain = _.ExeDomain in {
1022 def rr : AVX5128I<OpcVar, MRMSrcReg, (outs _.RC:$dst),
1023 (ins _.RC:$src1, _.RC:$src2),
1024 !strconcat("vpermil" # _.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001025 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemetcf7a4a22014-10-27 23:08:40 +00001026 [(set _.RC:$dst,
1027 (_.VT (X86VPermilpv _.RC:$src1,
1028 (Ctrl.VT Ctrl.RC:$src2))))]>,
1029 EVEX_4V;
1030 def rm : AVX5128I<OpcVar, MRMSrcMem, (outs _.RC:$dst),
1031 (ins _.RC:$src1, Ctrl.MemOp:$src2),
1032 !strconcat("vpermil" # _.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001033 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemetcf7a4a22014-10-27 23:08:40 +00001034 [(set _.RC:$dst,
1035 (_.VT (X86VPermilpv _.RC:$src1,
Craig Topper820d4922015-02-09 04:04:50 +00001036 (Ctrl.VT (Ctrl.LdFrag addr:$src2)))))]>,
Adam Nemetcf7a4a22014-10-27 23:08:40 +00001037 EVEX_4V;
1038 }
1039}
1040
Adam Nemet8d85b0c2014-10-27 23:08:37 +00001041defm VPERMQZ : avx512_perm_imm<0x00, "vpermq", X86VPermi, v8i64_info>,
1042 EVEX_V512, VEX_W;
1043defm VPERMPDZ : avx512_perm_imm<0x01, "vpermpd", X86VPermi, v8f64_info>,
1044 EVEX_V512, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001045
Adam Nemetcf7a4a22014-10-27 23:08:40 +00001046defm VPERMILPSZ : avx512_permil<0x04, 0x0C, v16f32_info, v16i32_info>,
Adam Nemet8d85b0c2014-10-27 23:08:37 +00001047 EVEX_V512;
Adam Nemetcf7a4a22014-10-27 23:08:40 +00001048defm VPERMILPDZ : avx512_permil<0x05, 0x0D, v8f64_info, v8i64_info>,
Adam Nemet8d85b0c2014-10-27 23:08:37 +00001049 EVEX_V512, VEX_W;
Adam Nemet9aad1312014-10-27 23:08:34 +00001050
1051def : Pat<(v16i32 (X86VPermilpi VR512:$src1, (i8 imm:$imm))),
1052 (VPERMILPSZri VR512:$src1, imm:$imm)>;
1053def : Pat<(v8i64 (X86VPermilpi VR512:$src1, (i8 imm:$imm))),
1054 (VPERMILPDZri VR512:$src1, imm:$imm)>;
1055
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001056// -- VPERM - register form --
Michael Liao5bf95782014-12-04 05:20:33 +00001057multiclass avx512_perm<bits<8> opc, string OpcodeStr, RegisterClass RC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001058 PatFrag mem_frag, X86MemOperand x86memop, ValueType OpVT> {
1059
1060 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
1061 (ins RC:$src1, RC:$src2),
1062 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001063 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001064 [(set RC:$dst,
1065 (OpVT (X86VPermv RC:$src1, RC:$src2)))]>, EVEX_4V;
1066
1067 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1068 (ins RC:$src1, x86memop:$src2),
1069 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001070 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001071 [(set RC:$dst,
1072 (OpVT (X86VPermv RC:$src1, (mem_frag addr:$src2))))]>,
1073 EVEX_4V;
1074}
1075
Craig Topper820d4922015-02-09 04:04:50 +00001076defm VPERMDZ : avx512_perm<0x36, "vpermd", VR512, loadv16i32, i512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001077 v16i32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001078defm VPERMQZ : avx512_perm<0x36, "vpermq", VR512, loadv8i64, i512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001079 v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1080let ExeDomain = SSEPackedSingle in
Craig Topper820d4922015-02-09 04:04:50 +00001081defm VPERMPSZ : avx512_perm<0x16, "vpermps", VR512, loadv16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001082 v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
1083let ExeDomain = SSEPackedDouble in
Craig Topper820d4922015-02-09 04:04:50 +00001084defm VPERMPDZ : avx512_perm<0x16, "vpermpd", VR512, loadv8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001085 v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1086
1087// -- VPERM2I - 3 source operands form --
1088multiclass avx512_perm_3src<bits<8> opc, string OpcodeStr, RegisterClass RC,
1089 PatFrag mem_frag, X86MemOperand x86memop,
Adam Nemet2415a492014-07-02 21:25:54 +00001090 SDNode OpNode, ValueType OpVT, RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001091let Constraints = "$src1 = $dst" in {
1092 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
1093 (ins RC:$src1, RC:$src2, RC:$src3),
1094 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001095 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001096 [(set RC:$dst,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001097 (OpVT (OpNode RC:$src1, RC:$src2, RC:$src3)))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001098 EVEX_4V;
1099
Adam Nemet2415a492014-07-02 21:25:54 +00001100 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
1101 (ins RC:$src1, KRC:$mask, RC:$src2, RC:$src3),
1102 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001103 "\t{$src3, $src2, $dst {${mask}}|"
Adam Nemet2415a492014-07-02 21:25:54 +00001104 "$dst {${mask}}, $src2, $src3}"),
1105 [(set RC:$dst, (OpVT (vselect KRC:$mask,
1106 (OpNode RC:$src1, RC:$src2,
1107 RC:$src3),
1108 RC:$src1)))]>,
1109 EVEX_4V, EVEX_K;
1110
1111 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
1112 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
1113 (ins RC:$src1, KRC:$mask, RC:$src2, RC:$src3),
1114 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001115 "\t{$src3, $src2, $dst {${mask}} {z} |",
Adam Nemet2415a492014-07-02 21:25:54 +00001116 "$dst {${mask}} {z}, $src2, $src3}"),
1117 [(set RC:$dst, (OpVT (vselect KRC:$mask,
1118 (OpNode RC:$src1, RC:$src2,
1119 RC:$src3),
1120 (OpVT (bitconvert
1121 (v16i32 immAllZerosV))))))]>,
1122 EVEX_4V, EVEX_KZ;
1123
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001124 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1125 (ins RC:$src1, RC:$src2, x86memop:$src3),
1126 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001127 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001128 [(set RC:$dst,
Adam Nemet2415a492014-07-02 21:25:54 +00001129 (OpVT (OpNode RC:$src1, RC:$src2,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001130 (mem_frag addr:$src3))))]>, EVEX_4V;
Adam Nemet2415a492014-07-02 21:25:54 +00001131
1132 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1133 (ins RC:$src1, KRC:$mask, RC:$src2, x86memop:$src3),
1134 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001135 "\t{$src3, $src2, $dst {${mask}}|"
Adam Nemet2415a492014-07-02 21:25:54 +00001136 "$dst {${mask}}, $src2, $src3}"),
1137 [(set RC:$dst,
1138 (OpVT (vselect KRC:$mask,
1139 (OpNode RC:$src1, RC:$src2,
1140 (mem_frag addr:$src3)),
1141 RC:$src1)))]>,
1142 EVEX_4V, EVEX_K;
1143
1144 let AddedComplexity = 10 in // Prefer over the rrkz variant
1145 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1146 (ins RC:$src1, KRC:$mask, RC:$src2, x86memop:$src3),
1147 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001148 "\t{$src3, $src2, $dst {${mask}} {z}|"
Adam Nemet2415a492014-07-02 21:25:54 +00001149 "$dst {${mask}} {z}, $src2, $src3}"),
1150 [(set RC:$dst,
1151 (OpVT (vselect KRC:$mask,
1152 (OpNode RC:$src1, RC:$src2,
1153 (mem_frag addr:$src3)),
1154 (OpVT (bitconvert
1155 (v16i32 immAllZerosV))))))]>,
1156 EVEX_4V, EVEX_KZ;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001157 }
1158}
Craig Topper820d4922015-02-09 04:04:50 +00001159defm VPERMI2D : avx512_perm_3src<0x76, "vpermi2d", VR512, loadv16i32,
Adam Nemet2415a492014-07-02 21:25:54 +00001160 i512mem, X86VPermiv3, v16i32, VK16WM>,
1161 EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001162defm VPERMI2Q : avx512_perm_3src<0x76, "vpermi2q", VR512, loadv8i64,
Adam Nemet2415a492014-07-02 21:25:54 +00001163 i512mem, X86VPermiv3, v8i64, VK8WM>,
1164 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001165defm VPERMI2PS : avx512_perm_3src<0x77, "vpermi2ps", VR512, loadv16f32,
Adam Nemet2415a492014-07-02 21:25:54 +00001166 i512mem, X86VPermiv3, v16f32, VK16WM>,
1167 EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001168defm VPERMI2PD : avx512_perm_3src<0x77, "vpermi2pd", VR512, loadv8f64,
Adam Nemet2415a492014-07-02 21:25:54 +00001169 i512mem, X86VPermiv3, v8f64, VK8WM>,
1170 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001171
Adam Nemetefe9c982014-07-02 21:25:58 +00001172multiclass avx512_perm_table_3src<bits<8> opc, string Suffix, RegisterClass RC,
1173 PatFrag mem_frag, X86MemOperand x86memop,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001174 SDNode OpNode, ValueType OpVT, RegisterClass KRC,
1175 ValueType MaskVT, RegisterClass MRC> :
Adam Nemetefe9c982014-07-02 21:25:58 +00001176 avx512_perm_3src<opc, "vpermt2"##Suffix, RC, mem_frag, x86memop, OpNode,
1177 OpVT, KRC> {
1178 def : Pat<(OpVT (!cast<Intrinsic>("int_x86_avx512_mask_vpermt_"##Suffix##"_512")
1179 VR512:$idx, VR512:$src1, VR512:$src2, -1)),
1180 (!cast<Instruction>(NAME#rr) VR512:$src1, VR512:$idx, VR512:$src2)>;
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001181
1182 def : Pat<(OpVT (!cast<Intrinsic>("int_x86_avx512_mask_vpermt_"##Suffix##"_512")
1183 VR512:$idx, VR512:$src1, VR512:$src2, MRC:$mask)),
1184 (!cast<Instruction>(NAME#rrk) VR512:$src1,
1185 (MaskVT (COPY_TO_REGCLASS MRC:$mask, KRC)), VR512:$idx, VR512:$src2)>;
Adam Nemetefe9c982014-07-02 21:25:58 +00001186}
1187
Craig Topper820d4922015-02-09 04:04:50 +00001188defm VPERMT2D : avx512_perm_table_3src<0x7E, "d", VR512, loadv16i32, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001189 X86VPermv3, v16i32, VK16WM, v16i1, GR16>,
1190 EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001191defm VPERMT2Q : avx512_perm_table_3src<0x7E, "q", VR512, loadv8i64, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001192 X86VPermv3, v8i64, VK8WM, v8i1, GR8>,
1193 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001194defm VPERMT2PS : avx512_perm_table_3src<0x7F, "ps", VR512, loadv16f32, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001195 X86VPermv3, v16f32, VK16WM, v16i1, GR16>,
1196 EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001197defm VPERMT2PD : avx512_perm_table_3src<0x7F, "pd", VR512, loadv8f64, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001198 X86VPermv3, v8f64, VK8WM, v8i1, GR8>,
1199 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001200
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001201//===----------------------------------------------------------------------===//
1202// AVX-512 - BLEND using mask
1203//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001204multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1205 let ExeDomain = _.ExeDomain in {
1206 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1207 (ins _.RC:$src1, _.RC:$src2),
1208 !strconcat(OpcodeStr,
1209 "\t{$src2, $src1, ${dst} |${dst}, $src1, $src2}"),
1210 []>, EVEX_4V;
1211 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1212 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001213 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001214 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001215 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1216 (_.VT _.RC:$src2)))]>, EVEX_4V, EVEX_K;
1217 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1218 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1219 !strconcat(OpcodeStr,
1220 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1221 []>, EVEX_4V, EVEX_KZ;
1222 let mayLoad = 1 in {
1223 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1224 (ins _.RC:$src1, _.MemOp:$src2),
1225 !strconcat(OpcodeStr,
1226 "\t{$src2, $src1, ${dst} |${dst}, $src1, $src2}"),
1227 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1228 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1229 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001230 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001231 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001232 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1233 (_.VT (bitconvert (_.LdFrag addr:$src2)))))]>,
1234 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
1235 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1236 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1237 !strconcat(OpcodeStr,
1238 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1239 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1240 }
1241 }
1242}
1243multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1244
1245 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1246 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1247 !strconcat(OpcodeStr,
1248 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1249 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1250 [(set _.RC:$dst,(X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1251 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001252 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001253
1254 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1255 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1256 !strconcat(OpcodeStr,
1257 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1258 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001259 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001260
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001261}
1262
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001263multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1264 AVX512VLVectorVTInfo VTInfo> {
1265 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1266 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001267
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001268 let Predicates = [HasVLX] in {
1269 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1270 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1271 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1272 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1273 }
1274}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001275
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001276multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1277 AVX512VLVectorVTInfo VTInfo> {
1278 let Predicates = [HasBWI] in
1279 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001280
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001281 let Predicates = [HasBWI, HasVLX] in {
1282 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1283 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1284 }
1285}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001286
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001287
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001288defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1289defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1290defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1291defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1292defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1293defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001294
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001295
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001296let Predicates = [HasAVX512] in {
1297def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1298 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001299 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001300 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001301 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1302 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1303
1304def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1305 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001306 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001307 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001308 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1309 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1310}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001311//===----------------------------------------------------------------------===//
1312// Compare Instructions
1313//===----------------------------------------------------------------------===//
1314
1315// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
1316multiclass avx512_cmp_scalar<RegisterClass RC, X86MemOperand x86memop,
Craig Topper1d609522015-01-25 08:49:19 +00001317 SDNode OpNode, ValueType VT,
1318 PatFrag ld_frag, string Suffix> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001319 def rr : AVX512Ii8<0xC2, MRMSrcReg,
Craig Topper1d609522015-01-25 08:49:19 +00001320 (outs VK1:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
1321 !strconcat("vcmp${cc}", Suffix,
1322 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6e3a5822014-12-27 20:08:45 +00001323 [(set VK1:$dst, (OpNode (VT RC:$src1), RC:$src2, imm:$cc))],
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001324 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
1325 def rm : AVX512Ii8<0xC2, MRMSrcMem,
Craig Topper1d609522015-01-25 08:49:19 +00001326 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, AVXCC:$cc),
1327 !strconcat("vcmp${cc}", Suffix,
1328 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6e3a5822014-12-27 20:08:45 +00001329 [(set VK1:$dst, (OpNode (VT RC:$src1),
1330 (ld_frag addr:$src2), imm:$cc))], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Topper0550ce72014-01-05 04:55:55 +00001331 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001332 def rri_alt : AVX512Ii8<0xC2, MRMSrcReg,
Craig Topperf38dea12015-01-21 06:07:53 +00001333 (outs VK1:$dst), (ins RC:$src1, RC:$src2, u8imm:$cc),
Craig Topper1d609522015-01-25 08:49:19 +00001334 !strconcat("vcmp", Suffix,
1335 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
1336 [], IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001337 let mayLoad = 1 in
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001338 def rmi_alt : AVX512Ii8<0xC2, MRMSrcMem,
Craig Topperf38dea12015-01-21 06:07:53 +00001339 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, u8imm:$cc),
Craig Topper1d609522015-01-25 08:49:19 +00001340 !strconcat("vcmp", Suffix,
1341 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
1342 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001343 }
1344}
1345
1346let Predicates = [HasAVX512] in {
Craig Topper1d609522015-01-25 08:49:19 +00001347defm VCMPSSZ : avx512_cmp_scalar<FR32X, f32mem, X86cmpms, f32, loadf32, "ss">,
1348 XS;
1349defm VCMPSDZ : avx512_cmp_scalar<FR64X, f64mem, X86cmpms, f64, loadf64, "sd">,
1350 XD, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001351}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001352
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001353multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
1354 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001355 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001356 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1357 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1358 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001359 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001360 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001361 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001362 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1363 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1364 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1365 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001366 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001367 def rrk : AVX512BI<opc, MRMSrcReg,
1368 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1369 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1370 "$dst {${mask}}, $src1, $src2}"),
1371 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1372 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1373 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1374 let mayLoad = 1 in
1375 def rmk : AVX512BI<opc, MRMSrcMem,
1376 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1377 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1378 "$dst {${mask}}, $src1, $src2}"),
1379 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1380 (OpNode (_.VT _.RC:$src1),
1381 (_.VT (bitconvert
1382 (_.LdFrag addr:$src2))))))],
1383 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001384}
1385
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001386multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001387 X86VectorVTInfo _> :
1388 avx512_icmp_packed<opc, OpcodeStr, OpNode, _> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001389 let mayLoad = 1 in {
1390 def rmb : AVX512BI<opc, MRMSrcMem,
1391 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1392 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1393 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1394 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1395 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1396 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1397 def rmbk : AVX512BI<opc, MRMSrcMem,
1398 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1399 _.ScalarMemOp:$src2),
1400 !strconcat(OpcodeStr,
1401 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1402 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1403 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1404 (OpNode (_.VT _.RC:$src1),
1405 (X86VBroadcast
1406 (_.ScalarLdFrag addr:$src2)))))],
1407 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1408 }
1409}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001410
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001411multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
1412 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1413 let Predicates = [prd] in
1414 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>,
1415 EVEX_V512;
1416
1417 let Predicates = [prd, HasVLX] in {
1418 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>,
1419 EVEX_V256;
1420 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>,
1421 EVEX_V128;
1422 }
1423}
1424
1425multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1426 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
1427 Predicate prd> {
1428 let Predicates = [prd] in
1429 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
1430 EVEX_V512;
1431
1432 let Predicates = [prd, HasVLX] in {
1433 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1434 EVEX_V256;
1435 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1436 EVEX_V128;
1437 }
1438}
1439
1440defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
1441 avx512vl_i8_info, HasBWI>,
1442 EVEX_CD8<8, CD8VF>;
1443
1444defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
1445 avx512vl_i16_info, HasBWI>,
1446 EVEX_CD8<16, CD8VF>;
1447
Robert Khasanovf70f7982014-09-18 14:06:55 +00001448defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001449 avx512vl_i32_info, HasAVX512>,
1450 EVEX_CD8<32, CD8VF>;
1451
Robert Khasanovf70f7982014-09-18 14:06:55 +00001452defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001453 avx512vl_i64_info, HasAVX512>,
1454 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1455
1456defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1457 avx512vl_i8_info, HasBWI>,
1458 EVEX_CD8<8, CD8VF>;
1459
1460defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1461 avx512vl_i16_info, HasBWI>,
1462 EVEX_CD8<16, CD8VF>;
1463
Robert Khasanovf70f7982014-09-18 14:06:55 +00001464defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001465 avx512vl_i32_info, HasAVX512>,
1466 EVEX_CD8<32, CD8VF>;
1467
Robert Khasanovf70f7982014-09-18 14:06:55 +00001468defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001469 avx512vl_i64_info, HasAVX512>,
1470 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001471
1472def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001473 (COPY_TO_REGCLASS (VPCMPGTDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001474 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1475 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1476
1477def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001478 (COPY_TO_REGCLASS (VPCMPEQDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001479 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1480 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1481
Robert Khasanov29e3b962014-08-27 09:34:37 +00001482multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1483 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001484 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001485 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001486 !strconcat("vpcmp${cc}", Suffix,
1487 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001488 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1489 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001490 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001491 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001492 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001493 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001494 !strconcat("vpcmp${cc}", Suffix,
1495 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001496 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1497 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001498 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001499 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1500 def rrik : AVX512AIi8<opc, MRMSrcReg,
1501 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001502 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001503 !strconcat("vpcmp${cc}", Suffix,
1504 "\t{$src2, $src1, $dst {${mask}}|",
1505 "$dst {${mask}}, $src1, $src2}"),
1506 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1507 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001508 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001509 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1510 let mayLoad = 1 in
1511 def rmik : AVX512AIi8<opc, MRMSrcMem,
1512 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001513 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001514 !strconcat("vpcmp${cc}", Suffix,
1515 "\t{$src2, $src1, $dst {${mask}}|",
1516 "$dst {${mask}}, $src1, $src2}"),
1517 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1518 (OpNode (_.VT _.RC:$src1),
1519 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001520 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001521 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1522
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001523 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001524 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001525 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001526 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001527 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1528 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001529 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001530 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001531 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001532 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001533 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1534 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001535 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001536 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1537 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001538 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001539 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001540 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1541 "$dst {${mask}}, $src1, $src2, $cc}"),
1542 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001543 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001544 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1545 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001546 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001547 !strconcat("vpcmp", Suffix,
1548 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1549 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001550 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001551 }
1552}
1553
Robert Khasanov29e3b962014-08-27 09:34:37 +00001554multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001555 X86VectorVTInfo _> :
1556 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001557 def rmib : AVX512AIi8<opc, MRMSrcMem,
1558 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001559 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001560 !strconcat("vpcmp${cc}", Suffix,
1561 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1562 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1563 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1564 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001565 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001566 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1567 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1568 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001569 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001570 !strconcat("vpcmp${cc}", Suffix,
1571 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1572 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1573 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1574 (OpNode (_.VT _.RC:$src1),
1575 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001576 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001577 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001578
Robert Khasanov29e3b962014-08-27 09:34:37 +00001579 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001580 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001581 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1582 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001583 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001584 !strconcat("vpcmp", Suffix,
1585 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1586 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1587 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1588 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1589 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001590 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001591 !strconcat("vpcmp", Suffix,
1592 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1593 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1594 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1595 }
1596}
1597
1598multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1599 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1600 let Predicates = [prd] in
1601 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1602
1603 let Predicates = [prd, HasVLX] in {
1604 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1605 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1606 }
1607}
1608
1609multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1610 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1611 let Predicates = [prd] in
1612 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1613 EVEX_V512;
1614
1615 let Predicates = [prd, HasVLX] in {
1616 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1617 EVEX_V256;
1618 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1619 EVEX_V128;
1620 }
1621}
1622
1623defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1624 HasBWI>, EVEX_CD8<8, CD8VF>;
1625defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1626 HasBWI>, EVEX_CD8<8, CD8VF>;
1627
1628defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1629 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1630defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1631 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1632
Robert Khasanovf70f7982014-09-18 14:06:55 +00001633defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001634 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001635defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001636 HasAVX512>, EVEX_CD8<32, CD8VF>;
1637
Robert Khasanovf70f7982014-09-18 14:06:55 +00001638defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001639 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001640defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001641 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001642
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001643multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001644
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001645 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1646 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1647 "vcmp${cc}"#_.Suffix,
1648 "$src2, $src1", "$src1, $src2",
1649 (X86cmpm (_.VT _.RC:$src1),
1650 (_.VT _.RC:$src2),
1651 imm:$cc)>;
1652
1653 let mayLoad = 1 in {
1654 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1655 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1656 "vcmp${cc}"#_.Suffix,
1657 "$src2, $src1", "$src1, $src2",
1658 (X86cmpm (_.VT _.RC:$src1),
1659 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1660 imm:$cc)>;
1661
1662 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1663 (outs _.KRC:$dst),
1664 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1665 "vcmp${cc}"#_.Suffix,
1666 "${src2}"##_.BroadcastStr##", $src1",
1667 "$src1, ${src2}"##_.BroadcastStr,
1668 (X86cmpm (_.VT _.RC:$src1),
1669 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1670 imm:$cc)>,EVEX_B;
1671 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001672 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001673 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001674 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1675 (outs _.KRC:$dst),
1676 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1677 "vcmp"#_.Suffix,
1678 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1679
1680 let mayLoad = 1 in {
1681 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1682 (outs _.KRC:$dst),
1683 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1684 "vcmp"#_.Suffix,
1685 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1686
1687 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1688 (outs _.KRC:$dst),
1689 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1690 "vcmp"#_.Suffix,
1691 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1692 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1693 }
1694 }
1695}
1696
1697multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1698 // comparison code form (VCMP[EQ/LT/LE/...]
1699 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1700 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1701 "vcmp${cc}"#_.Suffix,
1702 "{sae}, $src2, $src1", "$src1, $src2,{sae}",
1703 (X86cmpmRnd (_.VT _.RC:$src1),
1704 (_.VT _.RC:$src2),
1705 imm:$cc,
1706 (i32 FROUND_NO_EXC))>, EVEX_B;
1707
1708 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1709 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1710 (outs _.KRC:$dst),
1711 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1712 "vcmp"#_.Suffix,
1713 "$cc,{sae}, $src2, $src1",
1714 "$src1, $src2,{sae}, $cc">, EVEX_B;
1715 }
1716}
1717
1718multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1719 let Predicates = [HasAVX512] in {
1720 defm Z : avx512_vcmp_common<_.info512>,
1721 avx512_vcmp_sae<_.info512>, EVEX_V512;
1722
1723 }
1724 let Predicates = [HasAVX512,HasVLX] in {
1725 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1726 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001727 }
1728}
1729
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001730defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1731 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1732defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
1733 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001734
1735def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1736 (COPY_TO_REGCLASS (VCMPPSZrri
1737 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1738 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1739 imm:$cc), VK8)>;
1740def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1741 (COPY_TO_REGCLASS (VPCMPDZrri
1742 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1743 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1744 imm:$cc), VK8)>;
1745def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1746 (COPY_TO_REGCLASS (VPCMPUDZrri
1747 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1748 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1749 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001750
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001751//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001752// Mask register copy, including
1753// - copy between mask registers
1754// - load/store mask registers
1755// - copy from GPR to mask register and vice versa
1756//
1757multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
1758 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00001759 ValueType vvt, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001760 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001761 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001762 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001763 let mayLoad = 1 in
1764 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001765 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyba846722015-02-17 09:20:12 +00001766 [(set KRC:$dst, (vvt (load addr:$src)))]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001767 let mayStore = 1 in
1768 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00001769 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
1770 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001771 }
1772}
1773
1774multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
1775 string OpcodeStr,
1776 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001777 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001778 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001779 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001780 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001781 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001782 }
1783}
1784
Robert Khasanov74acbb72014-07-23 14:49:42 +00001785let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00001786 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001787 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
1788 VEX, PD;
1789
1790let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00001791 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001792 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001793 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001794
1795let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00001796 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
1797 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001798 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
1799 VEX, XD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001800}
1801
Robert Khasanov74acbb72014-07-23 14:49:42 +00001802let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00001803 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
1804 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001805 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
1806 VEX, XD, VEX_W;
1807}
1808
1809// GR from/to mask register
1810let Predicates = [HasDQI] in {
1811 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1812 (KMOVBkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit))>;
1813 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1814 (EXTRACT_SUBREG (KMOVBrk VK8:$src), sub_8bit)>;
1815}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001816let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001817 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
1818 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
1819 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
1820 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001821}
1822let Predicates = [HasBWI] in {
1823 def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), (KMOVDkr GR32:$src)>;
1824 def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), (KMOVDrk VK32:$src)>;
1825}
1826let Predicates = [HasBWI] in {
1827 def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), (KMOVQkr GR64:$src)>;
1828 def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), (KMOVQrk VK64:$src)>;
1829}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001830
Robert Khasanov74acbb72014-07-23 14:49:42 +00001831// Load/store kreg
1832let Predicates = [HasDQI] in {
1833 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
1834 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001835 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
1836 (KMOVBkm addr:$src)>;
1837}
1838let Predicates = [HasAVX512, NoDQI] in {
1839 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
1840 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK8:$src, VK16))>;
1841 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
1842 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001843}
1844let Predicates = [HasAVX512] in {
1845 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001846 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001847 def : Pat<(i1 (load addr:$src)),
1848 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001849 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
1850 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001851}
1852let Predicates = [HasBWI] in {
1853 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
1854 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001855 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
1856 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001857}
1858let Predicates = [HasBWI] in {
1859 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
1860 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001861 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
1862 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001863}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00001864
Robert Khasanov74acbb72014-07-23 14:49:42 +00001865let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00001866 def : Pat<(i1 (trunc (i64 GR64:$src))),
1867 (COPY_TO_REGCLASS (KMOVWkr (AND32ri (EXTRACT_SUBREG $src, sub_32bit),
1868 (i32 1))), VK1)>;
1869
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001870 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001871 (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001872
1873 def : Pat<(i1 (trunc (i8 GR8:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001874 (COPY_TO_REGCLASS
1875 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
1876 VK1)>;
1877 def : Pat<(i1 (trunc (i16 GR16:$src))),
1878 (COPY_TO_REGCLASS
1879 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
1880 VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001881
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001882 def : Pat<(i32 (zext VK1:$src)),
1883 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001884 def : Pat<(i8 (zext VK1:$src)),
1885 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001886 (AND32ri (KMOVWrk
1887 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001888 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001889 (AND64ri8 (SUBREG_TO_REG (i64 0),
1890 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovsky750498c2014-02-17 07:29:33 +00001891 def : Pat<(i16 (zext VK1:$src)),
1892 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001893 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
1894 sub_16bit)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00001895 def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
1896 (COPY_TO_REGCLASS VK1:$src, VK16)>;
1897 def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
1898 (COPY_TO_REGCLASS VK1:$src, VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001899}
Robert Khasanov74acbb72014-07-23 14:49:42 +00001900let Predicates = [HasBWI] in {
1901 def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
1902 (COPY_TO_REGCLASS VK1:$src, VK32)>;
1903 def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
1904 (COPY_TO_REGCLASS VK1:$src, VK64)>;
1905}
1906
1907
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001908// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
Elena Demikhovsky75d14892015-05-10 10:33:32 +00001909let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001910 // GR from/to 8-bit mask without native support
1911 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1912 (COPY_TO_REGCLASS
1913 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)),
1914 VK8)>;
1915 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1916 (EXTRACT_SUBREG
1917 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
1918 sub_8bit)>;
Elena Demikhovsky75d14892015-05-10 10:33:32 +00001919}
1920let Predicates = [HasAVX512] in {
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001921 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001922 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001923 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001924 (COPY_TO_REGCLASS VK8:$src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001925}
1926let Predicates = [HasBWI] in {
1927 def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))),
1928 (COPY_TO_REGCLASS VK32:$src, VK1)>;
1929 def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))),
1930 (COPY_TO_REGCLASS VK64:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001931}
1932
1933// Mask unary operation
1934// - KNOT
1935multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001936 RegisterClass KRC, SDPatternOperator OpNode,
1937 Predicate prd> {
1938 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001939 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001940 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001941 [(set KRC:$dst, (OpNode KRC:$src))]>;
1942}
1943
Robert Khasanov74acbb72014-07-23 14:49:42 +00001944multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
1945 SDPatternOperator OpNode> {
1946 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
1947 HasDQI>, VEX, PD;
1948 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
1949 HasAVX512>, VEX, PS;
1950 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
1951 HasBWI>, VEX, PD, VEX_W;
1952 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
1953 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001954}
1955
Robert Khasanov74acbb72014-07-23 14:49:42 +00001956defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001957
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001958multiclass avx512_mask_unop_int<string IntName, string InstName> {
1959 let Predicates = [HasAVX512] in
1960 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1961 (i16 GR16:$src)),
1962 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1963 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
1964}
1965defm : avx512_mask_unop_int<"knot", "KNOT">;
1966
Robert Khasanov74acbb72014-07-23 14:49:42 +00001967let Predicates = [HasDQI] in
1968def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
1969let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001970def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001971let Predicates = [HasBWI] in
1972def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
1973let Predicates = [HasBWI] in
1974def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
1975
1976// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00001977let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001978def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
1979 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001980def : Pat<(not VK8:$src),
1981 (COPY_TO_REGCLASS
1982 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001983}
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001984def : Pat<(xor VK4:$src1, (v4i1 immAllOnesV)),
1985 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src1, VK16)), VK4)>;
1986def : Pat<(xor VK2:$src1, (v2i1 immAllOnesV)),
1987 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src1, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001988
1989// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001990// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001991multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00001992 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001993 Predicate prd, bit IsCommutable> {
1994 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001995 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
1996 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001997 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001998 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
1999}
2000
Robert Khasanov595683d2014-07-28 13:46:45 +00002001multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002002 SDPatternOperator OpNode, bit IsCommutable> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002003 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002004 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002005 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002006 HasAVX512, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002007 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002008 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002009 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002010 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002011}
2012
2013def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2014def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
2015
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002016defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2017defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2018defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor, 1>;
2019defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2020defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn, 0>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002021
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002022multiclass avx512_mask_binop_int<string IntName, string InstName> {
2023 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002024 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2025 (i16 GR16:$src1), (i16 GR16:$src2)),
2026 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2027 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2028 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002029}
2030
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002031defm : avx512_mask_binop_int<"kand", "KAND">;
2032defm : avx512_mask_binop_int<"kandn", "KANDN">;
2033defm : avx512_mask_binop_int<"kor", "KOR">;
2034defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2035defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002036
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002037multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002038 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2039 // for the DQI set, this type is legal and KxxxB instruction is used
2040 let Predicates = [NoDQI] in
2041 def : Pat<(OpNode VK8:$src1, VK8:$src2),
2042 (COPY_TO_REGCLASS
2043 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2044 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2045
2046 // All types smaller than 8 bits require conversion anyway
2047 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2048 (COPY_TO_REGCLASS (Inst
2049 (COPY_TO_REGCLASS VK1:$src1, VK16),
2050 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2051 def : Pat<(OpNode VK2:$src1, VK2:$src2),
2052 (COPY_TO_REGCLASS (Inst
2053 (COPY_TO_REGCLASS VK2:$src1, VK16),
2054 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
2055 def : Pat<(OpNode VK4:$src1, VK4:$src2),
2056 (COPY_TO_REGCLASS (Inst
2057 (COPY_TO_REGCLASS VK4:$src1, VK16),
2058 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002059}
2060
2061defm : avx512_binop_pat<and, KANDWrr>;
2062defm : avx512_binop_pat<andn, KANDNWrr>;
2063defm : avx512_binop_pat<or, KORWrr>;
2064defm : avx512_binop_pat<xnor, KXNORWrr>;
2065defm : avx512_binop_pat<xor, KXORWrr>;
2066
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002067def : Pat<(xor (xor VK16:$src1, VK16:$src2), (v16i1 immAllOnesV)),
2068 (KXNORWrr VK16:$src1, VK16:$src2)>;
2069def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
2070 (KXNORBrr VK8:$src1, VK8:$src2)>;
2071def : Pat<(xor (xor VK32:$src1, VK32:$src2), (v32i1 immAllOnesV)),
2072 (KXNORDrr VK32:$src1, VK32:$src2)>;
2073def : Pat<(xor (xor VK64:$src1, VK64:$src2), (v64i1 immAllOnesV)),
2074 (KXNORQrr VK64:$src1, VK64:$src2)>;
2075
2076let Predicates = [NoDQI] in
2077def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
2078 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK8:$src1, VK16),
2079 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2080
2081def : Pat<(xor (xor VK4:$src1, VK4:$src2), (v4i1 immAllOnesV)),
2082 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK4:$src1, VK16),
2083 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK4)>;
2084
2085def : Pat<(xor (xor VK2:$src1, VK2:$src2), (v2i1 immAllOnesV)),
2086 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK2:$src1, VK16),
2087 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK2)>;
2088
2089def : Pat<(xor (xor VK1:$src1, VK1:$src2), (i1 1)),
2090 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
2091 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2092
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002093// Mask unpacking
2094multiclass avx512_mask_unpck<bits<8> opc, string OpcodeStr,
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002095 RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002096 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002097 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002098 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002099 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002100}
2101
2102multiclass avx512_mask_unpck_bw<bits<8> opc, string OpcodeStr> {
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002103 defm BW : avx512_mask_unpck<opc, !strconcat(OpcodeStr, "bw"), VK16>,
Craig Topperae11aed2014-01-14 07:41:20 +00002104 VEX_4V, VEX_L, PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002105}
2106
2107defm KUNPCK : avx512_mask_unpck_bw<0x4b, "kunpck">;
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002108def : Pat<(v16i1 (concat_vectors (v8i1 VK8:$src1), (v8i1 VK8:$src2))),
2109 (KUNPCKBWrr (COPY_TO_REGCLASS VK8:$src2, VK16),
2110 (COPY_TO_REGCLASS VK8:$src1, VK16))>;
2111
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002112
2113multiclass avx512_mask_unpck_int<string IntName, string InstName> {
2114 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002115 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_bw")
2116 (i16 GR16:$src1), (i16 GR16:$src2)),
2117 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"BWrr")
2118 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2119 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002120}
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002121defm : avx512_mask_unpck_int<"kunpck", "KUNPCK">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002122
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002123// Mask bit testing
2124multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2125 SDNode OpNode> {
2126 let Predicates = [HasAVX512], Defs = [EFLAGS] in
2127 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002128 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002129 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2130}
2131
2132multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode> {
2133 defm W : avx512_mask_testop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002134 VEX, PS;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002135 let Predicates = [HasDQI] in
2136 defm B : avx512_mask_testop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2137 VEX, PD;
2138 let Predicates = [HasBWI] in {
2139 defm Q : avx512_mask_testop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2140 VEX, PS, VEX_W;
2141 defm D : avx512_mask_testop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2142 VEX, PD, VEX_W;
2143 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002144}
2145
2146defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002147
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002148// Mask shift
2149multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2150 SDNode OpNode> {
2151 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002152 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002153 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002154 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002155 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2156}
2157
2158multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2159 SDNode OpNode> {
2160 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002161 VEX, TAPD, VEX_W;
2162 let Predicates = [HasDQI] in
2163 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2164 VEX, TAPD;
2165 let Predicates = [HasBWI] in {
2166 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2167 VEX, TAPD, VEX_W;
2168 let Predicates = [HasDQI] in
2169 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2170 VEX, TAPD;
2171 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002172}
2173
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002174defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2175defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002176
2177// Mask setting all 0s or 1s
2178multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2179 let Predicates = [HasAVX512] in
2180 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2181 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2182 [(set KRC:$dst, (VT Val))]>;
2183}
2184
2185multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002186 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002187 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002188 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2189 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002190}
2191
2192defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2193defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2194
2195// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2196let Predicates = [HasAVX512] in {
2197 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
2198 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002199 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2200 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002201 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002202 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2203 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002204}
2205def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 0))),
2206 (v8i1 (COPY_TO_REGCLASS VK16:$src, VK8))>;
2207
2208def : Pat<(v16i1 (insert_subvector undef, (v8i1 VK8:$src), (iPTR 0))),
2209 (v16i1 (COPY_TO_REGCLASS VK8:$src, VK16))>;
2210
2211def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2212 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
2213
Robert Khasanov5aa44452014-09-30 11:41:54 +00002214let Predicates = [HasVLX] in {
2215 def : Pat<(v8i1 (insert_subvector undef, (v4i1 VK4:$src), (iPTR 0))),
2216 (v8i1 (COPY_TO_REGCLASS VK4:$src, VK8))>;
2217 def : Pat<(v8i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))),
2218 (v8i1 (COPY_TO_REGCLASS VK2:$src, VK8))>;
Elena Demikhovskyde05f102015-03-05 15:11:35 +00002219 def : Pat<(v4i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))),
2220 (v4i1 (COPY_TO_REGCLASS VK2:$src, VK4))>;
Robert Khasanov5aa44452014-09-30 11:41:54 +00002221 def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
2222 (v4i1 (COPY_TO_REGCLASS VK8:$src, VK4))>;
2223 def : Pat<(v2i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
2224 (v2i1 (COPY_TO_REGCLASS VK8:$src, VK2))>;
2225}
2226
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002227def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002228 (v8i1 (COPY_TO_REGCLASS
2229 (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16),
2230 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002231
2232def : Pat<(v8i1 (X86vsrli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002233 (v8i1 (COPY_TO_REGCLASS
2234 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16),
2235 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovskyde05f102015-03-05 15:11:35 +00002236
2237def : Pat<(v4i1 (X86vshli VK4:$src, (i8 imm:$imm))),
2238 (v4i1 (COPY_TO_REGCLASS
2239 (KSHIFTLWri (COPY_TO_REGCLASS VK4:$src, VK16),
2240 (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>;
2241
2242def : Pat<(v4i1 (X86vsrli VK4:$src, (i8 imm:$imm))),
2243 (v4i1 (COPY_TO_REGCLASS
2244 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16),
2245 (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>;
2246
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002247//===----------------------------------------------------------------------===//
2248// AVX-512 - Aligned and unaligned load and store
2249//
2250
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002251
2252multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002253 PatFrag ld_frag, PatFrag mload,
2254 bit IsReMaterializable = 1> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002255 let hasSideEffects = 0 in {
2256 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002257 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002258 _.ExeDomain>, EVEX;
2259 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2260 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002261 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002262 "${dst} {${mask}} {z}, $src}"), [], _.ExeDomain>,
2263 EVEX, EVEX_KZ;
2264
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002265 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
2266 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002267 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002268 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002269 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2270 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002271
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002272 let Constraints = "$src0 = $dst" in {
2273 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2274 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2275 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2276 "${dst} {${mask}}, $src1}"),
2277 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2278 (_.VT _.RC:$src1),
2279 (_.VT _.RC:$src0))))], _.ExeDomain>,
2280 EVEX, EVEX_K;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002281 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002282 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2283 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002284 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2285 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002286 [(set _.RC:$dst, (_.VT
2287 (vselect _.KRCWM:$mask,
2288 (_.VT (bitconvert (ld_frag addr:$src1))),
2289 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002290 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002291 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002292 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2293 (ins _.KRCWM:$mask, _.MemOp:$src),
2294 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2295 "${dst} {${mask}} {z}, $src}",
2296 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2297 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2298 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002299 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002300 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2301 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2302
2303 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2304 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2305
2306 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2307 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2308 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002309}
2310
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002311multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2312 AVX512VLVectorVTInfo _,
2313 Predicate prd,
2314 bit IsReMaterializable = 1> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002315 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002316 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002317 masked_load_aligned512, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002318
2319 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002320 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002321 masked_load_aligned256, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002322 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002323 masked_load_aligned128, IsReMaterializable>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002324 }
2325}
2326
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002327multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2328 AVX512VLVectorVTInfo _,
2329 Predicate prd,
2330 bit IsReMaterializable = 1> {
2331 let Predicates = [prd] in
2332 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002333 masked_load_unaligned, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002334
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002335 let Predicates = [prd, HasVLX] in {
2336 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002337 masked_load_unaligned, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002338 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002339 masked_load_unaligned, IsReMaterializable>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002340 }
2341}
2342
2343multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002344 PatFrag st_frag, PatFrag mstore> {
Craig Topper9fdd0782015-01-15 09:37:15 +00002345 let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002346 def rr_alt : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2347 OpcodeStr # "\t{$src, $dst|$dst, $src}", [],
2348 _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002349 let Constraints = "$src1 = $dst" in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002350 def rrk_alt : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2351 (ins _.RC:$src1, _.KRCWM:$mask, _.RC:$src2),
2352 OpcodeStr #
2353 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}",
2354 [], _.ExeDomain>, EVEX, EVEX_K;
2355 def rrkz_alt : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2356 (ins _.KRCWM:$mask, _.RC:$src),
2357 OpcodeStr #
2358 "\t{$src, ${dst} {${mask}} {z}|" #
2359 "${dst} {${mask}} {z}, $src}",
2360 [], _.ExeDomain>, EVEX, EVEX_KZ;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002361 }
2362 let mayStore = 1 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002363 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002364 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002365 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002366 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002367 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2368 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2369 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002370 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002371
2372 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2373 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2374 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002375}
2376
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002377
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002378multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2379 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002380 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002381 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2382 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002383
2384 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002385 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2386 masked_store_unaligned>, EVEX_V256;
2387 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2388 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002389 }
2390}
2391
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002392multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2393 AVX512VLVectorVTInfo _, Predicate prd> {
2394 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002395 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2396 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002397
2398 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002399 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2400 masked_store_aligned256>, EVEX_V256;
2401 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2402 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002403 }
2404}
2405
2406defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2407 HasAVX512>,
2408 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2409 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2410
2411defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2412 HasAVX512>,
2413 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2414 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2415
2416defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512>,
2417 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002418 PS, EVEX_CD8<32, CD8VF>;
2419
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002420defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512, 0>,
2421 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2422 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002423
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002424def: Pat<(v8f64 (int_x86_avx512_mask_loadu_pd_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002425 (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002426 (VMOVUPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002427
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002428def: Pat<(v16f32 (int_x86_avx512_mask_loadu_ps_512 addr:$ptr,
2429 (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)),
2430 (VMOVUPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002431
Adam Nemet3e8b22b2015-01-16 18:50:09 +00002432def: Pat<(v8f64 (int_x86_avx512_mask_load_pd_512 addr:$ptr,
2433 (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)),
2434 (VMOVAPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
2435
2436def: Pat<(v16f32 (int_x86_avx512_mask_load_ps_512 addr:$ptr,
2437 (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)),
2438 (VMOVAPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
2439
2440def: Pat<(v8f64 (int_x86_avx512_mask_load_pd_512 addr:$ptr,
2441 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
2442 (VMOVAPDZrm addr:$ptr)>;
2443
2444def: Pat<(v16f32 (int_x86_avx512_mask_load_ps_512 addr:$ptr,
2445 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
2446 (VMOVAPSZrm addr:$ptr)>;
2447
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002448def: Pat<(int_x86_avx512_mask_storeu_ps_512 addr:$ptr, (v16f32 VR512:$src),
2449 GR16:$mask),
2450 (VMOVUPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
2451 VR512:$src)>;
2452def: Pat<(int_x86_avx512_mask_storeu_pd_512 addr:$ptr, (v8f64 VR512:$src),
2453 GR8:$mask),
2454 (VMOVUPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
2455 VR512:$src)>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002456
Adam Nemet3e8b22b2015-01-16 18:50:09 +00002457def: Pat<(int_x86_avx512_mask_store_ps_512 addr:$ptr, (v16f32 VR512:$src),
2458 GR16:$mask),
2459 (VMOVAPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
2460 VR512:$src)>;
2461def: Pat<(int_x86_avx512_mask_store_pd_512 addr:$ptr, (v8f64 VR512:$src),
2462 GR8:$mask),
2463 (VMOVAPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
2464 VR512:$src)>;
2465
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002466let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002467def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8f32 VR256:$src)),
2468 (VMOVUPSZmrk addr:$ptr,
2469 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)),
2470 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256:$src, sub_ymm))>;
2471
2472def: Pat<(v8f32 (masked_load addr:$ptr, VK8WM:$mask, undef)),
2473 (v8f32 (EXTRACT_SUBREG (v16f32 (VMOVUPSZrmkz
2474 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
2475
Elena Demikhovskyfb73ca52014-12-19 23:27:57 +00002476def: Pat<(v8f32 (masked_load addr:$ptr, VK8WM:$mask, (v8f32 VR256:$src0))),
2477 (v8f32 (EXTRACT_SUBREG (v16f32 (VMOVUPSZrmk
2478 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256:$src0, sub_ymm),
2479 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002480}
Elena Demikhovskyfb73ca52014-12-19 23:27:57 +00002481
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002482defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2483 HasAVX512>,
2484 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2485 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002486
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002487defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2488 HasAVX512>,
2489 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2490 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002491
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002492defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2493 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002494 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2495
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002496defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2497 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002498 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2499
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002500defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512>,
2501 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002502 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2503
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002504defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512>,
2505 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002506 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002507
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002508def: Pat<(v16i32 (int_x86_avx512_mask_loadu_d_512 addr:$ptr,
2509 (v16i32 immAllZerosV), GR16:$mask)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002510 (VMOVDQU32Zrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002511
2512def: Pat<(v8i64 (int_x86_avx512_mask_loadu_q_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002513 (bc_v8i64 (v16i32 immAllZerosV)), GR8:$mask)),
2514 (VMOVDQU64Zrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002515
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002516def: Pat<(int_x86_avx512_mask_storeu_d_512 addr:$ptr, (v16i32 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002517 GR16:$mask),
2518 (VMOVDQU32Zmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002519 VR512:$src)>;
2520def: Pat<(int_x86_avx512_mask_storeu_q_512 addr:$ptr, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002521 GR8:$mask),
2522 (VMOVDQU64Zmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002523 VR512:$src)>;
2524
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002525let AddedComplexity = 20 in {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002526def : Pat<(v8i64 (vselect VK8WM:$mask, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002527 (bc_v8i64 (v16i32 immAllZerosV)))),
2528 (VMOVDQU64Zrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002529
2530def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002531 (v8i64 VR512:$src))),
2532 (VMOVDQU64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002533 VK8), VR512:$src)>;
2534
2535def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 VR512:$src),
2536 (v16i32 immAllZerosV))),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002537 (VMOVDQU32Zrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002538
2539def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002540 (v16i32 VR512:$src))),
2541 (VMOVDQU32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002542}
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002543// NoVLX patterns
2544let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002545def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8i32 VR256:$src)),
2546 (VMOVDQU32Zmrk addr:$ptr,
2547 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)),
2548 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256:$src, sub_ymm))>;
2549
2550def: Pat<(v8i32 (masked_load addr:$ptr, VK8WM:$mask, undef)),
2551 (v8i32 (EXTRACT_SUBREG (v16i32 (VMOVDQU32Zrmkz
2552 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002553}
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002554
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002555// Move Int Doubleword to Packed Double Int
2556//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002557def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002558 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002559 [(set VR128X:$dst,
2560 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
2561 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002562def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002563 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002564 [(set VR128X:$dst,
2565 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
2566 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002567def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002568 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002569 [(set VR128X:$dst,
2570 (v2i64 (scalar_to_vector GR64:$src)))],
2571 IIC_SSE_MOVDQ>, EVEX, VEX_W, VEX_LIG;
Craig Topper88adf2a2013-10-12 05:41:08 +00002572let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002573def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002574 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002575 [(set FR64:$dst, (bitconvert GR64:$src))],
2576 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002577def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002578 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002579 [(set GR64:$dst, (bitconvert FR64:$src))],
2580 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002581}
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002582def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002583 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002584 [(store (i64 (bitconvert FR64:$src)), addr:$dst)],
2585 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
2586 EVEX_CD8<64, CD8VT1>;
2587
2588// Move Int Doubleword to Single Scalar
2589//
Craig Topper88adf2a2013-10-12 05:41:08 +00002590let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002591def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002592 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002593 [(set FR32X:$dst, (bitconvert GR32:$src))],
2594 IIC_SSE_MOVDQ>, EVEX, VEX_LIG;
2595
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002596def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002597 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002598 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
2599 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002600}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002601
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002602// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002603//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002604def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002605 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002606 [(set GR32:$dst, (vector_extract (v4i32 VR128X:$src),
2607 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
2608 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002609def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002610 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002611 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002612 [(store (i32 (vector_extract (v4i32 VR128X:$src),
2613 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
2614 EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
2615
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002616// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002617//
2618def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002619 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002620 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
2621 (iPTR 0)))],
Craig Topperae11aed2014-01-14 07:41:20 +00002622 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_LIG, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002623 Requires<[HasAVX512, In64BitMode]>;
2624
Elena Demikhovsky85aeffa2013-10-03 12:03:26 +00002625def VMOVPQIto64Zmr : I<0xD6, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002626 (ins i64mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002627 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002628 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
2629 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topperae11aed2014-01-14 07:41:20 +00002630 EVEX, PD, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002631 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
2632
2633// Move Scalar Single to Double Int
2634//
Craig Topper88adf2a2013-10-12 05:41:08 +00002635let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002636def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002637 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002638 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002639 [(set GR32:$dst, (bitconvert FR32X:$src))],
2640 IIC_SSE_MOVD_ToGP>, EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002641def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002642 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002643 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002644 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
2645 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002646}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002647
2648// Move Quadword Int to Packed Quadword Int
2649//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002650def VMOVQI2PQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002651 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002652 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002653 [(set VR128X:$dst,
2654 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
2655 EVEX, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
2656
2657//===----------------------------------------------------------------------===//
2658// AVX-512 MOVSS, MOVSD
2659//===----------------------------------------------------------------------===//
2660
Michael Liao5bf95782014-12-04 05:20:33 +00002661multiclass avx512_move_scalar <string asm, RegisterClass RC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002662 SDNode OpNode, ValueType vt,
2663 X86MemOperand x86memop, PatFrag mem_pat> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002664 let hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00002665 def rr : SI<0x10, MRMSrcReg, (outs VR128X:$dst), (ins VR128X:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002666 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002667 [(set VR128X:$dst, (vt (OpNode VR128X:$src1,
2668 (scalar_to_vector RC:$src2))))],
2669 IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002670 let Constraints = "$src1 = $dst" in
2671 def rrk : SI<0x10, MRMSrcReg, (outs VR128X:$dst),
2672 (ins VR128X:$src1, VK1WM:$mask, RC:$src2, RC:$src3),
2673 !strconcat(asm,
Craig Topperedb09112014-11-25 20:11:23 +00002674 "\t{$src3, $src2, $dst {${mask}}|$dst {${mask}}, $src2, $src3}"),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002675 [], IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002676 def rm : SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002677 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002678 [(set RC:$dst, (mem_pat addr:$src))], IIC_SSE_MOV_S_RM>,
2679 EVEX, VEX_LIG;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002680 let mayStore = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002681 def mr: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002682 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002683 [(store RC:$src, addr:$dst)], IIC_SSE_MOV_S_MR>,
2684 EVEX, VEX_LIG;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002685 def mrk: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, VK1WM:$mask, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002686 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002687 [], IIC_SSE_MOV_S_MR>,
2688 EVEX, VEX_LIG, EVEX_K;
2689 } // mayStore
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002690 } //hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002691}
2692
2693let ExeDomain = SSEPackedSingle in
Elena Demikhovskycf088092013-12-11 14:31:04 +00002694defm VMOVSSZ : avx512_move_scalar<"movss", FR32X, X86Movss, v4f32, f32mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002695 loadf32>, XS, EVEX_CD8<32, CD8VT1>;
2696
2697let ExeDomain = SSEPackedDouble in
Elena Demikhovskycf088092013-12-11 14:31:04 +00002698defm VMOVSDZ : avx512_move_scalar<"movsd", FR64X, X86Movsd, v2f64, f64mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002699 loadf64>, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
2700
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002701def : Pat<(f32 (X86select VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
2702 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
2703 VK1WM:$mask, (f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
2704
2705def : Pat<(f64 (X86select VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
2706 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
2707 VK1WM:$mask, (f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002708
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002709def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
2710 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
2711 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2712
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002713// For the disassembler
Craig Topper3484fc22014-01-05 04:17:28 +00002714let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002715 def VMOVSSZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
2716 (ins VR128X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002717 "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002718 IIC_SSE_MOV_S_RR>,
2719 XS, EVEX_4V, VEX_LIG;
2720 def VMOVSDZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
2721 (ins VR128X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002722 "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002723 IIC_SSE_MOV_S_RR>,
2724 XD, EVEX_4V, VEX_LIG, VEX_W;
2725}
2726
2727let Predicates = [HasAVX512] in {
2728 let AddedComplexity = 15 in {
2729 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
2730 // MOVS{S,D} to the lower bits.
2731 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
2732 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
2733 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
2734 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2735 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
2736 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2737 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
2738 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
2739
2740 // Move low f32 and clear high bits.
2741 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
2742 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00002743 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002744 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
2745 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
2746 (SUBREG_TO_REG (i32 0),
2747 (VMOVSSZrr (v4i32 (V_SET0)),
2748 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
2749 }
2750
2751 let AddedComplexity = 20 in {
2752 // MOVSSrm zeros the high parts of the register; represent this
2753 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2754 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
2755 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2756 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
2757 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2758 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
2759 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2760
2761 // MOVSDrm zeros the high parts of the register; represent this
2762 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2763 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
2764 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2765 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
2766 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2767 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
2768 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2769 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
2770 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2771 def : Pat<(v2f64 (X86vzload addr:$src)),
2772 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2773
2774 // Represent the same patterns above but in the form they appear for
2775 // 256-bit types
2776 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
2777 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00002778 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002779 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
2780 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
2781 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
2782 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
2783 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
2784 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
2785 }
2786 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
2787 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
2788 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
2789 FR32X:$src)), sub_xmm)>;
2790 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
2791 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
2792 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
2793 FR64X:$src)), sub_xmm)>;
2794 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
2795 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00002796 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002797
2798 // Move low f64 and clear high bits.
2799 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
2800 (SUBREG_TO_REG (i32 0),
2801 (VMOVSDZrr (v2f64 (V_SET0)),
2802 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
2803
2804 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
2805 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
2806 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
2807
2808 // Extract and store.
2809 def : Pat<(store (f32 (vector_extract (v4f32 VR128X:$src), (iPTR 0))),
2810 addr:$dst),
2811 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
2812 def : Pat<(store (f64 (vector_extract (v2f64 VR128X:$src), (iPTR 0))),
2813 addr:$dst),
2814 (VMOVSDZmr addr:$dst, (COPY_TO_REGCLASS (v2f64 VR128X:$src), FR64X))>;
2815
2816 // Shuffle with VMOVSS
2817 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
2818 (VMOVSSZrr (v4i32 VR128X:$src1),
2819 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
2820 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
2821 (VMOVSSZrr (v4f32 VR128X:$src1),
2822 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
2823
2824 // 256-bit variants
2825 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
2826 (SUBREG_TO_REG (i32 0),
2827 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
2828 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
2829 sub_xmm)>;
2830 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
2831 (SUBREG_TO_REG (i32 0),
2832 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
2833 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
2834 sub_xmm)>;
2835
2836 // Shuffle with VMOVSD
2837 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
2838 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2839 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
2840 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2841 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
2842 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2843 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
2844 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2845
2846 // 256-bit variants
2847 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
2848 (SUBREG_TO_REG (i32 0),
2849 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
2850 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
2851 sub_xmm)>;
2852 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
2853 (SUBREG_TO_REG (i32 0),
2854 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
2855 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
2856 sub_xmm)>;
2857
2858 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
2859 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2860 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
2861 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2862 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
2863 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2864 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
2865 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2866}
2867
2868let AddedComplexity = 15 in
2869def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
2870 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002871 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00002872 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002873 (v2i64 VR128X:$src))))],
2874 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
2875
2876let AddedComplexity = 20 in
2877def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
2878 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002879 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002880 [(set VR128X:$dst, (v2i64 (X86vzmovl
2881 (loadv2i64 addr:$src))))],
2882 IIC_SSE_MOVDQ>, EVEX, VEX_W,
2883 EVEX_CD8<8, CD8VT8>;
2884
2885let Predicates = [HasAVX512] in {
2886 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
2887 let AddedComplexity = 20 in {
2888 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
2889 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00002890 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
2891 (VMOV64toPQIZrr GR64:$src)>;
2892 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
2893 (VMOVDI2PDIZrr GR32:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00002894
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002895 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
2896 (VMOVDI2PDIZrm addr:$src)>;
2897 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
2898 (VMOVDI2PDIZrm addr:$src)>;
2899 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
2900 (VMOVZPQILo2PQIZrm addr:$src)>;
2901 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
2902 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00002903 def : Pat<(v2i64 (X86vzload addr:$src)),
2904 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002905 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00002906
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002907 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
2908 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
2909 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
2910 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
2911 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
2912 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
2913 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
2914}
2915
2916def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
2917 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
2918
2919def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
2920 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
2921
2922def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
2923 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
2924
2925def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
2926 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
2927
2928//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00002929// AVX-512 - Non-temporals
2930//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00002931let SchedRW = [WriteLoad] in {
2932 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
2933 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
2934 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
2935 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
2936 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00002937
Robert Khasanoved882972014-08-13 10:46:00 +00002938 let Predicates = [HasAVX512, HasVLX] in {
2939 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
2940 (ins i256mem:$src),
2941 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
2942 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
2943 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00002944
Robert Khasanoved882972014-08-13 10:46:00 +00002945 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
2946 (ins i128mem:$src),
2947 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
2948 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
2949 EVEX_CD8<64, CD8VF>;
2950 }
Adam Nemetefd07852014-06-18 16:51:10 +00002951}
2952
Robert Khasanoved882972014-08-13 10:46:00 +00002953multiclass avx512_movnt<bits<8> opc, string OpcodeStr, PatFrag st_frag,
2954 ValueType OpVT, RegisterClass RC, X86MemOperand memop,
2955 Domain d, InstrItinClass itin = IIC_SSE_MOVNT> {
2956 let SchedRW = [WriteStore], mayStore = 1,
2957 AddedComplexity = 400 in
2958 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins memop:$dst, RC:$src),
2959 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2960 [(st_frag (OpVT RC:$src), addr:$dst)], d, itin>, EVEX;
2961}
2962
2963multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr, PatFrag st_frag,
2964 string elty, string elsz, string vsz512,
2965 string vsz256, string vsz128, Domain d,
2966 Predicate prd, InstrItinClass itin = IIC_SSE_MOVNT> {
2967 let Predicates = [prd] in
2968 defm Z : avx512_movnt<opc, OpcodeStr, st_frag,
2969 !cast<ValueType>("v"##vsz512##elty##elsz), VR512,
2970 !cast<X86MemOperand>(elty##"512mem"), d, itin>,
2971 EVEX_V512;
2972
2973 let Predicates = [prd, HasVLX] in {
2974 defm Z256 : avx512_movnt<opc, OpcodeStr, st_frag,
2975 !cast<ValueType>("v"##vsz256##elty##elsz), VR256X,
2976 !cast<X86MemOperand>(elty##"256mem"), d, itin>,
2977 EVEX_V256;
2978
2979 defm Z128 : avx512_movnt<opc, OpcodeStr, st_frag,
2980 !cast<ValueType>("v"##vsz128##elty##elsz), VR128X,
2981 !cast<X86MemOperand>(elty##"128mem"), d, itin>,
2982 EVEX_V128;
2983 }
2984}
2985
2986defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", alignednontemporalstore,
2987 "i", "64", "8", "4", "2", SSEPackedInt,
2988 HasAVX512>, PD, EVEX_CD8<64, CD8VF>;
2989
2990defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", alignednontemporalstore,
2991 "f", "64", "8", "4", "2", SSEPackedDouble,
2992 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2993
2994defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", alignednontemporalstore,
2995 "f", "32", "16", "8", "4", SSEPackedSingle,
2996 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2997
Adam Nemet7f62b232014-06-10 16:39:53 +00002998//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002999// AVX-512 - Integer arithmetic
3000//
3001multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003002 X86VectorVTInfo _, OpndItins itins,
3003 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003004 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00003005 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3006 "$src2, $src1", "$src1, $src2",
3007 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003008 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003009 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003010
Robert Khasanov545d1b72014-10-14 14:36:19 +00003011 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00003012 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00003013 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3014 "$src2, $src1", "$src1, $src2",
3015 (_.VT (OpNode _.RC:$src1,
3016 (bitconvert (_.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003017 itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00003018 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003019}
3020
3021multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3022 X86VectorVTInfo _, OpndItins itins,
3023 bit IsCommutable = 0> :
3024 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
3025 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00003026 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00003027 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3028 "${src2}"##_.BroadcastStr##", $src1",
3029 "$src1, ${src2}"##_.BroadcastStr,
3030 (_.VT (OpNode _.RC:$src1,
3031 (X86VBroadcast
3032 (_.ScalarLdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003033 itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00003034 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003035}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003036
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003037multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3038 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3039 Predicate prd, bit IsCommutable = 0> {
3040 let Predicates = [prd] in
3041 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3042 IsCommutable>, EVEX_V512;
3043
3044 let Predicates = [prd, HasVLX] in {
3045 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3046 IsCommutable>, EVEX_V256;
3047 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3048 IsCommutable>, EVEX_V128;
3049 }
3050}
3051
Robert Khasanov545d1b72014-10-14 14:36:19 +00003052multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3053 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3054 Predicate prd, bit IsCommutable = 0> {
3055 let Predicates = [prd] in
3056 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3057 IsCommutable>, EVEX_V512;
3058
3059 let Predicates = [prd, HasVLX] in {
3060 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3061 IsCommutable>, EVEX_V256;
3062 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3063 IsCommutable>, EVEX_V128;
3064 }
3065}
3066
3067multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3068 OpndItins itins, Predicate prd,
3069 bit IsCommutable = 0> {
3070 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3071 itins, prd, IsCommutable>,
3072 VEX_W, EVEX_CD8<64, CD8VF>;
3073}
3074
3075multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3076 OpndItins itins, Predicate prd,
3077 bit IsCommutable = 0> {
3078 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3079 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3080}
3081
3082multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3083 OpndItins itins, Predicate prd,
3084 bit IsCommutable = 0> {
3085 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3086 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3087}
3088
3089multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3090 OpndItins itins, Predicate prd,
3091 bit IsCommutable = 0> {
3092 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3093 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3094}
3095
3096multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3097 SDNode OpNode, OpndItins itins, Predicate prd,
3098 bit IsCommutable = 0> {
3099 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr, OpNode, itins, prd,
3100 IsCommutable>;
3101
3102 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr, OpNode, itins, prd,
3103 IsCommutable>;
3104}
3105
3106multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3107 SDNode OpNode, OpndItins itins, Predicate prd,
3108 bit IsCommutable = 0> {
3109 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr, OpNode, itins, prd,
3110 IsCommutable>;
3111
3112 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr, OpNode, itins, prd,
3113 IsCommutable>;
3114}
3115
3116multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3117 bits<8> opc_d, bits<8> opc_q,
3118 string OpcodeStr, SDNode OpNode,
3119 OpndItins itins, bit IsCommutable = 0> {
3120 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3121 itins, HasAVX512, IsCommutable>,
3122 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3123 itins, HasBWI, IsCommutable>;
3124}
3125
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003126multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
3127 SDNode OpNode,X86VectorVTInfo _Src,
3128 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
3129 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
3130 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
3131 "$src2, $src1","$src1, $src2",
3132 (_Dst.VT (OpNode
3133 (_Src.VT _Src.RC:$src1),
3134 (_Src.VT _Src.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003135 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003136 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003137 let mayLoad = 1 in {
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003138 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3139 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3140 "$src2, $src1", "$src1, $src2",
3141 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3142 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003143 itins.rm>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003144 AVX512BIBase, EVEX_4V;
3145
3146 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3147 (ins _Src.RC:$src1, _Dst.ScalarMemOp:$src2),
3148 OpcodeStr,
3149 "${src2}"##_Dst.BroadcastStr##", $src1",
3150 "$src1, ${src2}"##_Dst.BroadcastStr,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003151 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003152 (_Dst.VT (X86VBroadcast
3153 (_Dst.ScalarLdFrag addr:$src2)))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003154 itins.rm>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003155 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003156 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003157}
3158
Robert Khasanov545d1b72014-10-14 14:36:19 +00003159defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3160 SSE_INTALU_ITINS_P, 1>;
3161defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3162 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003163defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3164 SSE_INTALU_ITINS_P, HasBWI, 1>;
3165defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3166 SSE_INTALU_ITINS_P, HasBWI, 0>;
3167defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
3168 SSE_INTALU_ITINS_P, HasBWI, 1>;
3169defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
3170 SSE_INTALU_ITINS_P, HasBWI, 0>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003171defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmull", mul,
3172 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
3173defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmull", mul,
3174 SSE_INTALU_ITINS_P, HasBWI, 1>;
Robert Khasanov1a77f662014-10-14 15:13:56 +00003175defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmull", mul,
3176 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003177
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003178
3179multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
3180 SDNode OpNode, bit IsCommutable = 0> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003181
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003182 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3183 v16i32_info, v8i64_info, IsCommutable>,
3184 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3185 let Predicates = [HasVLX] in {
3186 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3187 v8i32x_info, v4i64x_info, IsCommutable>,
3188 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
3189 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3190 v4i32x_info, v2i64x_info, IsCommutable>,
3191 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3192 }
3193}
3194
3195defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
3196 X86pmuldq, 1>,T8PD;
3197defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
3198 X86pmuludq, 1>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003199
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003200multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3201 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
3202 let mayLoad = 1 in {
3203 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3204 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
3205 OpcodeStr,
3206 "${src2}"##_Src.BroadcastStr##", $src1",
3207 "$src1, ${src2}"##_Src.BroadcastStr,
3208 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3209 (_Src.VT (X86VBroadcast
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003210 (_Src.ScalarLdFrag addr:$src2))))))>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003211 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
3212 }
3213}
3214
3215multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3216 SDNode OpNode,X86VectorVTInfo _Src,
3217 X86VectorVTInfo _Dst> {
3218 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
3219 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
3220 "$src2, $src1","$src1, $src2",
3221 (_Dst.VT (OpNode
3222 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003223 (_Src.VT _Src.RC:$src2)))>,
3224 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003225 let mayLoad = 1 in {
3226 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3227 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3228 "$src2, $src1", "$src1, $src2",
3229 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003230 (bitconvert (_Src.LdFrag addr:$src2))))>,
3231 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003232 }
3233}
3234
3235multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3236 SDNode OpNode> {
3237 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3238 v32i16_info>,
3239 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3240 v32i16_info>, EVEX_V512;
3241 let Predicates = [HasVLX] in {
3242 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
3243 v16i16x_info>,
3244 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
3245 v16i16x_info>, EVEX_V256;
3246 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
3247 v8i16x_info>,
3248 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
3249 v8i16x_info>, EVEX_V128;
3250 }
3251}
3252multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
3253 SDNode OpNode> {
3254 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
3255 v64i8_info>, EVEX_V512;
3256 let Predicates = [HasVLX] in {
3257 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
3258 v32i8x_info>, EVEX_V256;
3259 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
3260 v16i8x_info>, EVEX_V128;
3261 }
3262}
3263let Predicates = [HasBWI] in {
3264 defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, PD;
3265 defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, T8PD;
3266 defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase, VEX_W;
3267 defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase, VEX_W;
3268}
3269
Robert Khasanov545d1b72014-10-14 14:36:19 +00003270defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxs", X86smax,
3271 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3272defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxs", X86smax,
3273 SSE_INTALU_ITINS_P, HasBWI, 1>;
3274defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", X86smax,
3275 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003276
Robert Khasanov545d1b72014-10-14 14:36:19 +00003277defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxu", X86umax,
3278 SSE_INTALU_ITINS_P, HasBWI, 1>;
3279defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxu", X86umax,
3280 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3281defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", X86umax,
3282 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003283
Robert Khasanov545d1b72014-10-14 14:36:19 +00003284defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpmins", X86smin,
3285 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3286defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpmins", X86smin,
3287 SSE_INTALU_ITINS_P, HasBWI, 1>;
3288defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", X86smin,
3289 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003290
Robert Khasanov545d1b72014-10-14 14:36:19 +00003291defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminu", X86umin,
3292 SSE_INTALU_ITINS_P, HasBWI, 1>;
3293defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminu", X86umin,
3294 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3295defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", X86umin,
3296 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003297
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003298def : Pat <(v16i32 (int_x86_avx512_mask_pmaxs_d_512 (v16i32 VR512:$src1),
3299 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3300 (VPMAXSDZrr VR512:$src1, VR512:$src2)>;
3301def : Pat <(v16i32 (int_x86_avx512_mask_pmaxu_d_512 (v16i32 VR512:$src1),
3302 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3303 (VPMAXUDZrr VR512:$src1, VR512:$src2)>;
3304def : Pat <(v8i64 (int_x86_avx512_mask_pmaxs_q_512 (v8i64 VR512:$src1),
3305 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3306 (VPMAXSQZrr VR512:$src1, VR512:$src2)>;
3307def : Pat <(v8i64 (int_x86_avx512_mask_pmaxu_q_512 (v8i64 VR512:$src1),
3308 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3309 (VPMAXUQZrr VR512:$src1, VR512:$src2)>;
3310def : Pat <(v16i32 (int_x86_avx512_mask_pmins_d_512 (v16i32 VR512:$src1),
3311 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3312 (VPMINSDZrr VR512:$src1, VR512:$src2)>;
3313def : Pat <(v16i32 (int_x86_avx512_mask_pminu_d_512 (v16i32 VR512:$src1),
3314 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3315 (VPMINUDZrr VR512:$src1, VR512:$src2)>;
3316def : Pat <(v8i64 (int_x86_avx512_mask_pmins_q_512 (v8i64 VR512:$src1),
3317 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3318 (VPMINSQZrr VR512:$src1, VR512:$src2)>;
3319def : Pat <(v8i64 (int_x86_avx512_mask_pminu_q_512 (v8i64 VR512:$src1),
3320 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3321 (VPMINUQZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003322//===----------------------------------------------------------------------===//
3323// AVX-512 - Unpack Instructions
3324//===----------------------------------------------------------------------===//
3325
3326multiclass avx512_unpack_fp<bits<8> opc, SDNode OpNode, ValueType vt,
3327 PatFrag mem_frag, RegisterClass RC,
3328 X86MemOperand x86memop, string asm,
3329 Domain d> {
3330 def rr : AVX512PI<opc, MRMSrcReg,
3331 (outs RC:$dst), (ins RC:$src1, RC:$src2),
3332 asm, [(set RC:$dst,
3333 (vt (OpNode RC:$src1, RC:$src2)))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00003334 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003335 def rm : AVX512PI<opc, MRMSrcMem,
3336 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
3337 asm, [(set RC:$dst,
3338 (vt (OpNode RC:$src1,
3339 (bitconvert (mem_frag addr:$src2)))))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00003340 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003341}
3342
Craig Topper820d4922015-02-09 04:04:50 +00003343defm VUNPCKHPSZ: avx512_unpack_fp<0x15, X86Unpckh, v16f32, loadv8f64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003344 VR512, f512mem, "vunpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00003345 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00003346defm VUNPCKHPDZ: avx512_unpack_fp<0x15, X86Unpckh, v8f64, loadv8f64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003347 VR512, f512mem, "vunpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00003348 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00003349defm VUNPCKLPSZ: avx512_unpack_fp<0x14, X86Unpckl, v16f32, loadv8f64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003350 VR512, f512mem, "vunpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00003351 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00003352defm VUNPCKLPDZ: avx512_unpack_fp<0x14, X86Unpckl, v8f64, loadv8f64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003353 VR512, f512mem, "vunpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00003354 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003355
3356multiclass avx512_unpack_int<bits<8> opc, string OpcodeStr, SDNode OpNode,
3357 ValueType OpVT, RegisterClass RC, PatFrag memop_frag,
3358 X86MemOperand x86memop> {
3359 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
3360 (ins RC:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003361 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00003362 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (OpVT RC:$src2))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003363 IIC_SSE_UNPCK>, EVEX_4V;
3364 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3365 (ins RC:$src1, x86memop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003366 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003367 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1),
3368 (bitconvert (memop_frag addr:$src2)))))],
3369 IIC_SSE_UNPCK>, EVEX_4V;
3370}
3371defm VPUNPCKLDQZ : avx512_unpack_int<0x62, "vpunpckldq", X86Unpckl, v16i32,
Craig Topper820d4922015-02-09 04:04:50 +00003372 VR512, loadv16i32, i512mem>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003373 EVEX_CD8<32, CD8VF>;
3374defm VPUNPCKLQDQZ : avx512_unpack_int<0x6C, "vpunpcklqdq", X86Unpckl, v8i64,
Craig Topper820d4922015-02-09 04:04:50 +00003375 VR512, loadv8i64, i512mem>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003376 VEX_W, EVEX_CD8<64, CD8VF>;
3377defm VPUNPCKHDQZ : avx512_unpack_int<0x6A, "vpunpckhdq", X86Unpckh, v16i32,
Craig Topper820d4922015-02-09 04:04:50 +00003378 VR512, loadv16i32, i512mem>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003379 EVEX_CD8<32, CD8VF>;
3380defm VPUNPCKHQDQZ : avx512_unpack_int<0x6D, "vpunpckhqdq", X86Unpckh, v8i64,
Craig Topper820d4922015-02-09 04:04:50 +00003381 VR512, loadv8i64, i512mem>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003382 VEX_W, EVEX_CD8<64, CD8VF>;
3383//===----------------------------------------------------------------------===//
3384// AVX-512 - PSHUFD
3385//
3386
3387multiclass avx512_pshuf_imm<bits<8> opc, string OpcodeStr, RegisterClass RC,
Michael Liao5bf95782014-12-04 05:20:33 +00003388 SDNode OpNode, PatFrag mem_frag,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003389 X86MemOperand x86memop, ValueType OpVT> {
3390 def ri : AVX512Ii8<opc, MRMSrcReg, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003391 (ins RC:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003392 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003393 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003394 [(set RC:$dst,
3395 (OpVT (OpNode RC:$src1, (i8 imm:$src2))))]>,
3396 EVEX;
3397 def mi : AVX512Ii8<opc, MRMSrcMem, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003398 (ins x86memop:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003399 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003400 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003401 [(set RC:$dst,
3402 (OpVT (OpNode (mem_frag addr:$src1),
3403 (i8 imm:$src2))))]>, EVEX;
3404}
3405
Craig Topper820d4922015-02-09 04:04:50 +00003406defm VPSHUFDZ : avx512_pshuf_imm<0x70, "vpshufd", VR512, X86PShufd, loadv16i32,
Craig Topperae11aed2014-01-14 07:41:20 +00003407 i512mem, v16i32>, PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003408
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003409//===----------------------------------------------------------------------===//
3410// AVX-512 Logical Instructions
3411//===----------------------------------------------------------------------===//
3412
Robert Khasanov545d1b72014-10-14 14:36:19 +00003413defm VPAND : avx512_binop_rm_vl_dq<0xDB, 0xDB, "vpand", and,
3414 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3415defm VPOR : avx512_binop_rm_vl_dq<0xEB, 0xEB, "vpor", or,
3416 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3417defm VPXOR : avx512_binop_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
3418 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3419defm VPANDN : avx512_binop_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00003420 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003421
3422//===----------------------------------------------------------------------===//
3423// AVX-512 FP arithmetic
3424//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003425multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3426 SDNode OpNode, SDNode VecNode, OpndItins itins,
3427 bit IsCommutable> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003428
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003429 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3430 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3431 "$src2, $src1", "$src1, $src2",
3432 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
3433 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003434 itins.rr, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003435
3436 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
3437 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3438 "$src2, $src1", "$src1, $src2",
3439 (VecNode (_.VT _.RC:$src1),
3440 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
3441 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003442 itins.rm, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003443 let isCodeGenOnly = 1, isCommutable = IsCommutable,
3444 Predicates = [HasAVX512] in {
3445 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
3446 (ins _.FRC:$src1, _.FRC:$src2),
3447 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3448 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
3449 itins.rr>;
3450 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
3451 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
3452 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3453 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
3454 (_.ScalarLdFrag addr:$src2)))], itins.rr>;
3455 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003456}
3457
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003458multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3459 SDNode VecNode, OpndItins itins, bit IsCommutable> {
3460
3461 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3462 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
3463 "$rc, $src2, $src1", "$src1, $src2, $rc",
3464 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003465 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003466 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003467}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003468multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3469 SDNode VecNode, OpndItins itins, bit IsCommutable> {
3470
3471 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3472 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003473 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003474 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003475 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003476}
3477
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003478multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
3479 SDNode VecNode,
3480 SizeItins itins, bit IsCommutable> {
3481 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3482 itins.s, IsCommutable>,
3483 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
3484 itins.s, IsCommutable>,
3485 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3486 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3487 itins.d, IsCommutable>,
3488 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
3489 itins.d, IsCommutable>,
3490 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3491}
3492
3493multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
3494 SDNode VecNode,
3495 SizeItins itins, bit IsCommutable> {
3496 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3497 itins.s, IsCommutable>,
3498 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
3499 itins.s, IsCommutable>,
3500 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3501 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3502 itins.d, IsCommutable>,
3503 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
3504 itins.d, IsCommutable>,
3505 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3506}
3507defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
3508defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_ALU_ITINS_S, 1>;
3509defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
3510defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_ALU_ITINS_S, 0>;
3511defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 1>;
3512defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 1>;
3513
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003514multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003515 X86VectorVTInfo _, bit IsCommutable> {
3516 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3517 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3518 "$src2, $src1", "$src1, $src2",
3519 (_.VT (OpNode _.RC:$src1, _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003520 let mayLoad = 1 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003521 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3522 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3523 "$src2, $src1", "$src1, $src2",
3524 (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>, EVEX_4V;
3525 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3526 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3527 "${src2}"##_.BroadcastStr##", $src1",
3528 "$src1, ${src2}"##_.BroadcastStr,
3529 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3530 (_.ScalarLdFrag addr:$src2))))>,
3531 EVEX_4V, EVEX_B;
3532 }//let mayLoad = 1
3533}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003534
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003535multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
3536 X86VectorVTInfo _, bit IsCommutable> {
3537 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3538 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
3539 "$rc, $src2, $src1", "$src1, $src2, $rc",
3540 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
3541 EVEX_4V, EVEX_B, EVEX_RC;
3542}
3543
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003544
3545multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
3546 X86VectorVTInfo _, bit IsCommutable> {
3547 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3548 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3549 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
3550 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
3551 EVEX_4V, EVEX_B;
3552}
3553
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003554multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003555 bit IsCommutable = 0> {
3556 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
3557 IsCommutable>, EVEX_V512, PS,
3558 EVEX_CD8<32, CD8VF>;
3559 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
3560 IsCommutable>, EVEX_V512, PD, VEX_W,
3561 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003562
Robert Khasanov595e5982014-10-29 15:43:02 +00003563 // Define only if AVX512VL feature is present.
3564 let Predicates = [HasVLX] in {
3565 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
3566 IsCommutable>, EVEX_V128, PS,
3567 EVEX_CD8<32, CD8VF>;
3568 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
3569 IsCommutable>, EVEX_V256, PS,
3570 EVEX_CD8<32, CD8VF>;
3571 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
3572 IsCommutable>, EVEX_V128, PD, VEX_W,
3573 EVEX_CD8<64, CD8VF>;
3574 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
3575 IsCommutable>, EVEX_V256, PD, VEX_W,
3576 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003577 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003578}
3579
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003580multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
3581 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info, 0>,
3582 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
3583 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info, 0>,
3584 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3585}
3586
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003587multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
3588 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info, 0>,
3589 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
3590 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info, 0>,
3591 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3592}
3593
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003594defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, 1>,
3595 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
3596defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, 1>,
3597 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
3598defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub>,
3599 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
3600defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv>,
3601 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003602defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, 1>,
3603 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
3604defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, 1>,
3605 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003606let Predicates = [HasDQI] in {
3607 defm VAND : avx512_fp_binop_p<0x54, "vand", X86fand, 1>;
3608 defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, 0>;
3609 defm VOR : avx512_fp_binop_p<0x56, "vor", X86for, 1>;
3610 defm VXOR : avx512_fp_binop_p<0x57, "vxor", X86fxor, 1>;
3611}
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003612
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003613//===----------------------------------------------------------------------===//
3614// AVX-512 VPTESTM instructions
3615//===----------------------------------------------------------------------===//
3616
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003617multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
3618 X86VectorVTInfo _> {
3619 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
3620 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3621 "$src2, $src1", "$src1, $src2",
3622 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
3623 EVEX_4V;
3624 let mayLoad = 1 in
3625 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3626 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3627 "$src2, $src1", "$src1, $src2",
3628 (OpNode (_.VT _.RC:$src1),
3629 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
3630 EVEX_4V,
3631 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003632}
3633
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003634multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3635 X86VectorVTInfo _> {
3636 let mayLoad = 1 in
3637 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3638 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3639 "${src2}"##_.BroadcastStr##", $src1",
3640 "$src1, ${src2}"##_.BroadcastStr,
3641 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
3642 (_.ScalarLdFrag addr:$src2))))>,
3643 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003644}
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003645multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
3646 AVX512VLVectorVTInfo _> {
3647 let Predicates = [HasAVX512] in
3648 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
3649 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
3650
3651 let Predicates = [HasAVX512, HasVLX] in {
3652 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
3653 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
3654 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
3655 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
3656 }
3657}
3658
3659multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
3660 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
3661 avx512vl_i32_info>;
3662 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
3663 avx512vl_i64_info>, VEX_W;
3664}
3665
3666multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
3667 SDNode OpNode> {
3668 let Predicates = [HasBWI] in {
3669 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
3670 EVEX_V512, VEX_W;
3671 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
3672 EVEX_V512;
3673 }
3674 let Predicates = [HasVLX, HasBWI] in {
3675
3676 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
3677 EVEX_V256, VEX_W;
3678 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
3679 EVEX_V128, VEX_W;
3680 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
3681 EVEX_V256;
3682 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
3683 EVEX_V128;
3684 }
3685}
3686
3687multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
3688 SDNode OpNode> :
3689 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
3690 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
3691
3692defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
3693defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003694
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003695def : Pat <(i16 (int_x86_avx512_mask_ptestm_d_512 (v16i32 VR512:$src1),
3696 (v16i32 VR512:$src2), (i16 -1))),
3697 (COPY_TO_REGCLASS (VPTESTMDZrr VR512:$src1, VR512:$src2), GR16)>;
3698
3699def : Pat <(i8 (int_x86_avx512_mask_ptestm_q_512 (v8i64 VR512:$src1),
3700 (v8i64 VR512:$src2), (i8 -1))),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00003701 (COPY_TO_REGCLASS (VPTESTMQZrr VR512:$src1, VR512:$src2), GR8)>;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003702
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003703//===----------------------------------------------------------------------===//
3704// AVX-512 Shift instructions
3705//===----------------------------------------------------------------------===//
3706multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00003707 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Cameron McInally04400442014-11-14 15:43:00 +00003708 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003709 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003710 "$src2, $src1", "$src1, $src2",
3711 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003712 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003713 let mayLoad = 1 in
Cameron McInally04400442014-11-14 15:43:00 +00003714 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003715 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003716 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003717 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
3718 (i8 imm:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003719 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003720}
3721
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003722multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
3723 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
3724 let mayLoad = 1 in
3725 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
3726 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
3727 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
3728 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003729 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIi8Base, EVEX_4V, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003730}
3731
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003732multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003733 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003734 // src2 is always 128-bit
3735 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3736 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
3737 "$src2, $src1", "$src1, $src2",
3738 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003739 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003740 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3741 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
3742 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00003743 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003744 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003745 EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003746}
3747
Cameron McInally5fb084e2014-12-11 17:13:05 +00003748multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003749 ValueType SrcVT, PatFrag bc_frag,
3750 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
3751 let Predicates = [prd] in
3752 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
3753 VTInfo.info512>, EVEX_V512,
3754 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
3755 let Predicates = [prd, HasVLX] in {
3756 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
3757 VTInfo.info256>, EVEX_V256,
3758 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
3759 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
3760 VTInfo.info128>, EVEX_V128,
3761 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
3762 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003763}
3764
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003765multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
3766 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00003767 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003768 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00003769 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003770 avx512vl_i64_info, HasAVX512>, VEX_W;
3771 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
3772 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003773}
3774
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003775multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
3776 string OpcodeStr, SDNode OpNode,
3777 AVX512VLVectorVTInfo VTInfo> {
3778 let Predicates = [HasAVX512] in
3779 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3780 VTInfo.info512>,
3781 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
3782 VTInfo.info512>, EVEX_V512;
3783 let Predicates = [HasAVX512, HasVLX] in {
3784 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3785 VTInfo.info256>,
3786 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
3787 VTInfo.info256>, EVEX_V256;
3788 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3789 VTInfo.info128>,
3790 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
3791 VTInfo.info128>, EVEX_V128;
3792 }
3793}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003794
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003795multiclass avx512_shift_rmi_w<bits<8> opcw,
3796 Format ImmFormR, Format ImmFormM,
3797 string OpcodeStr, SDNode OpNode> {
3798 let Predicates = [HasBWI] in
3799 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3800 v32i16_info>, EVEX_V512;
3801 let Predicates = [HasVLX, HasBWI] in {
3802 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3803 v16i16x_info>, EVEX_V256;
3804 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3805 v8i16x_info>, EVEX_V128;
3806 }
3807}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003808
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003809multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
3810 Format ImmFormR, Format ImmFormM,
3811 string OpcodeStr, SDNode OpNode> {
3812 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
3813 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
3814 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
3815 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
3816}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003817
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003818defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
3819 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>;
3820
3821defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
3822 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>;
3823
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00003824defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003825 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>;
3826
Elena Demikhovsky5d06b4c2015-03-12 07:28:41 +00003827defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", rotr>;
3828defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", rotl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003829
3830defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
3831defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
3832defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003833
3834//===-------------------------------------------------------------------===//
3835// Variable Bit Shifts
3836//===-------------------------------------------------------------------===//
3837multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00003838 X86VectorVTInfo _> {
3839 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3840 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3841 "$src2, $src1", "$src1, $src2",
3842 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003843 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003844 let mayLoad = 1 in
Cameron McInally5fb084e2014-12-11 17:13:05 +00003845 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3846 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3847 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00003848 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003849 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003850 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003851}
3852
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003853multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3854 X86VectorVTInfo _> {
3855 let mayLoad = 1 in
3856 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3857 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3858 "${src2}"##_.BroadcastStr##", $src1",
3859 "$src1, ${src2}"##_.BroadcastStr,
3860 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3861 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003862 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003863 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
3864}
Cameron McInally5fb084e2014-12-11 17:13:05 +00003865multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
3866 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003867 let Predicates = [HasAVX512] in
3868 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
3869 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
3870
3871 let Predicates = [HasAVX512, HasVLX] in {
3872 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
3873 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
3874 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
3875 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
3876 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00003877}
3878
3879multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
3880 SDNode OpNode> {
3881 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003882 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00003883 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003884 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00003885}
3886
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003887multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
3888 SDNode OpNode> {
3889 let Predicates = [HasBWI] in
3890 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
3891 EVEX_V512, VEX_W;
3892 let Predicates = [HasVLX, HasBWI] in {
3893
3894 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
3895 EVEX_V256, VEX_W;
3896 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
3897 EVEX_V128, VEX_W;
3898 }
3899}
3900
3901defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
3902 avx512_var_shift_w<0x12, "vpsllvw", shl>;
3903defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
3904 avx512_var_shift_w<0x11, "vpsravw", sra>;
3905defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
3906 avx512_var_shift_w<0x10, "vpsrlvw", srl>;
3907defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
3908defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003909
3910//===----------------------------------------------------------------------===//
3911// AVX-512 - MOVDDUP
3912//===----------------------------------------------------------------------===//
3913
Michael Liao5bf95782014-12-04 05:20:33 +00003914multiclass avx512_movddup<string OpcodeStr, RegisterClass RC, ValueType VT,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003915 X86MemOperand x86memop, PatFrag memop_frag> {
3916def rr : AVX512PDI<0x12, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003917 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003918 [(set RC:$dst, (VT (X86Movddup RC:$src)))]>, EVEX;
3919def rm : AVX512PDI<0x12, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003920 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003921 [(set RC:$dst,
3922 (VT (X86Movddup (memop_frag addr:$src))))]>, EVEX;
3923}
3924
Craig Topper820d4922015-02-09 04:04:50 +00003925defm VMOVDDUPZ : avx512_movddup<"vmovddup", VR512, v8f64, f512mem, loadv8f64>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003926 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3927def : Pat<(X86Movddup (v8f64 (scalar_to_vector (loadf64 addr:$src)))),
3928 (VMOVDDUPZrm addr:$src)>;
3929
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003930//===---------------------------------------------------------------------===//
3931// Replicate Single FP - MOVSHDUP and MOVSLDUP
3932//===---------------------------------------------------------------------===//
3933multiclass avx512_replicate_sfp<bits<8> op, SDNode OpNode, string OpcodeStr,
3934 ValueType vt, RegisterClass RC, PatFrag mem_frag,
3935 X86MemOperand x86memop> {
3936 def rr : AVX512XSI<op, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003937 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003938 [(set RC:$dst, (vt (OpNode RC:$src)))]>, EVEX;
3939 let mayLoad = 1 in
3940 def rm : AVX512XSI<op, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003941 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003942 [(set RC:$dst, (OpNode (mem_frag addr:$src)))]>, EVEX;
3943}
3944
3945defm VMOVSHDUPZ : avx512_replicate_sfp<0x16, X86Movshdup, "vmovshdup",
Craig Topper820d4922015-02-09 04:04:50 +00003946 v16f32, VR512, loadv16f32, f512mem>, EVEX_V512,
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003947 EVEX_CD8<32, CD8VF>;
3948defm VMOVSLDUPZ : avx512_replicate_sfp<0x12, X86Movsldup, "vmovsldup",
Craig Topper820d4922015-02-09 04:04:50 +00003949 v16f32, VR512, loadv16f32, f512mem>, EVEX_V512,
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003950 EVEX_CD8<32, CD8VF>;
3951
3952def : Pat<(v16i32 (X86Movshdup VR512:$src)), (VMOVSHDUPZrr VR512:$src)>;
Craig Topper820d4922015-02-09 04:04:50 +00003953def : Pat<(v16i32 (X86Movshdup (loadv16i32 addr:$src))),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003954 (VMOVSHDUPZrm addr:$src)>;
3955def : Pat<(v16i32 (X86Movsldup VR512:$src)), (VMOVSLDUPZrr VR512:$src)>;
Craig Topper820d4922015-02-09 04:04:50 +00003956def : Pat<(v16i32 (X86Movsldup (loadv16i32 addr:$src))),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003957 (VMOVSLDUPZrm addr:$src)>;
3958
3959//===----------------------------------------------------------------------===//
3960// Move Low to High and High to Low packed FP Instructions
3961//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003962def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
3963 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003964 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003965 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
3966 IIC_SSE_MOV_LH>, EVEX_4V;
3967def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
3968 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003969 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003970 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
3971 IIC_SSE_MOV_LH>, EVEX_4V;
3972
Craig Topperdbe8b7d2013-09-27 07:20:47 +00003973let Predicates = [HasAVX512] in {
3974 // MOVLHPS patterns
3975 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
3976 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
3977 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
3978 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003979
Craig Topperdbe8b7d2013-09-27 07:20:47 +00003980 // MOVHLPS patterns
3981 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
3982 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
3983}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003984
3985//===----------------------------------------------------------------------===//
3986// FMA - Fused Multiply Operations
3987//
Adam Nemet26371ce2014-10-24 00:02:55 +00003988
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003989let Constraints = "$src1 = $dst" in {
Adam Nemet26371ce2014-10-24 00:02:55 +00003990// Omitting the parameter OpNode (= null_frag) disables ISel pattern matching.
3991multiclass avx512_fma3p_rm<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3992 SDPatternOperator OpNode = null_frag> {
Adam Nemet34801422014-10-08 23:25:39 +00003993 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003994 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00003995 OpcodeStr, "$src3, $src2", "$src2, $src3",
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003996 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00003997 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003998
3999 let mayLoad = 1 in
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004000 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4001 (ins _.RC:$src2, _.MemOp:$src3),
4002 OpcodeStr, "$src3, $src2", "$src2, $src3",
4003 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
4004 AVX512FMA3Base;
4005
4006 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4007 (ins _.RC:$src2, _.ScalarMemOp:$src3),
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004008 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
4009 !strconcat("$src2, ${src3}", _.BroadcastStr ),
4010 (OpNode _.RC:$src1,
4011 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004012 AVX512FMA3Base, EVEX_B;
4013 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004014} // Constraints = "$src1 = $dst"
4015
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004016let Constraints = "$src1 = $dst" in {
4017// Omitting the parameter OpNode (= null_frag) disables ISel pattern matching.
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004018multiclass avx512_fma3_round_rrb<bits<8> opc, string OpcodeStr,
4019 X86VectorVTInfo _,
4020 SDPatternOperator OpNode> {
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004021 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4022 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4023 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
4024 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
4025 AVX512FMA3Base, EVEX_B, EVEX_RC;
4026 }
4027} // Constraints = "$src1 = $dst"
4028
4029multiclass avx512_fma3_round_forms<bits<8> opc213, string OpcodeStr,
4030 X86VectorVTInfo VTI, SDPatternOperator OpNode> {
4031 defm v213r : avx512_fma3_round_rrb<opc213, !strconcat(OpcodeStr, "213", VTI.Suffix),
4032 VTI, OpNode>, EVEX_CD8<VTI.EltSize, CD8VF>;
4033}
4034
Adam Nemet832ec5e2014-10-24 00:03:00 +00004035multiclass avx512_fma3p_forms<bits<8> opc213, bits<8> opc231,
Adam Nemet26371ce2014-10-24 00:02:55 +00004036 string OpcodeStr, X86VectorVTInfo VTI,
4037 SDPatternOperator OpNode> {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004038 defm v213r : avx512_fma3p_rm<opc213, !strconcat(OpcodeStr, "213", VTI.Suffix),
4039 VTI, OpNode>, EVEX_CD8<VTI.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004040 defm v231r : avx512_fma3p_rm<opc231, !strconcat(OpcodeStr, "231", VTI.Suffix),
4041 VTI>, EVEX_CD8<VTI.EltSize, CD8VF>;
Adam Nemet26371ce2014-10-24 00:02:55 +00004042}
4043
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004044multiclass avx512_fma3p<bits<8> opc213, bits<8> opc231,
4045 string OpcodeStr,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004046 SDPatternOperator OpNode,
4047 SDPatternOperator OpNodeRnd> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004048let ExeDomain = SSEPackedSingle in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004049 defm NAME##PSZ : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004050 v16f32_info, OpNode>,
4051 avx512_fma3_round_forms<opc213, OpcodeStr,
4052 v16f32_info, OpNodeRnd>, EVEX_V512;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004053 defm NAME##PSZ256 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
4054 v8f32x_info, OpNode>, EVEX_V256;
4055 defm NAME##PSZ128 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
4056 v4f32x_info, OpNode>, EVEX_V128;
4057 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004058let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004059 defm NAME##PDZ : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004060 v8f64_info, OpNode>,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004061 avx512_fma3_round_forms<opc213, OpcodeStr, v8f64_info,
4062 OpNodeRnd>, EVEX_V512, VEX_W;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004063 defm NAME##PDZ256 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004064 v4f64x_info, OpNode>,
4065 EVEX_V256, VEX_W;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004066 defm NAME##PDZ128 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004067 v2f64x_info, OpNode>,
4068 EVEX_V128, VEX_W;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004069 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004070}
4071
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004072defm VFMADD : avx512_fma3p<0xA8, 0xB8, "vfmadd", X86Fmadd, X86FmaddRnd>;
4073defm VFMSUB : avx512_fma3p<0xAA, 0xBA, "vfmsub", X86Fmsub, X86FmsubRnd>;
4074defm VFMADDSUB : avx512_fma3p<0xA6, 0xB6, "vfmaddsub", X86Fmaddsub, X86FmaddsubRnd>;
4075defm VFMSUBADD : avx512_fma3p<0xA7, 0xB7, "vfmsubadd", X86Fmsubadd, X86FmsubaddRnd>;
4076defm VFNMADD : avx512_fma3p<0xAC, 0xBC, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
4077defm VFNMSUB : avx512_fma3p<0xAE, 0xBE, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004078
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004079let Constraints = "$src1 = $dst" in {
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004080multiclass avx512_fma3p_m132<bits<8> opc, string OpcodeStr, SDNode OpNode,
4081 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004082 let mayLoad = 1 in
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004083 def m: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
4084 (ins _.RC:$src1, _.RC:$src3, _.MemOp:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00004085 !strconcat(OpcodeStr, "\t{$src2, $src3, $dst|$dst, $src3, $src2}"),
Craig Topper820d4922015-02-09 04:04:50 +00004086 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src2),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004087 _.RC:$src3)))]>;
4088 def mb: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
4089 (ins _.RC:$src1, _.RC:$src3, _.ScalarMemOp:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00004090 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr,
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004091 ", $src3, $dst|$dst, $src3, ${src2}", _.BroadcastStr, "}"),
4092 [(set _.RC:$dst,
4093 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4094 (_.ScalarLdFrag addr:$src2))),
4095 _.RC:$src3))]>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004096}
4097} // Constraints = "$src1 = $dst"
4098
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004099multiclass avx512_fma3p_m132_f<bits<8> opc, string OpcodeStr, SDNode OpNode> {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004100
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004101let ExeDomain = SSEPackedSingle in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004102 defm NAME##PSZ : avx512_fma3p_m132<opc, OpcodeStr##ps,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004103 OpNode,v16f32_info>, EVEX_V512,
4104 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004105 defm NAME##PSZ256 : avx512_fma3p_m132<opc, OpcodeStr##ps,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004106 OpNode, v8f32x_info>, EVEX_V256,
4107 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004108 defm NAME##PSZ128 : avx512_fma3p_m132<opc, OpcodeStr##ps,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004109 OpNode, v4f32x_info>, EVEX_V128,
4110 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004111 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004112let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004113 defm NAME##PDZ : avx512_fma3p_m132<opc, OpcodeStr##pd,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004114 OpNode, v8f64_info>, EVEX_V512,
4115 VEX_W, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004116 defm NAME##PDZ256 : avx512_fma3p_m132<opc, OpcodeStr##pd,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004117 OpNode, v4f64x_info>, EVEX_V256,
4118 VEX_W, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004119 defm NAME##PDZ128 : avx512_fma3p_m132<opc, OpcodeStr##pd,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004120 OpNode, v2f64x_info>, EVEX_V128,
4121 VEX_W, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004122 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004123}
4124
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004125defm VFMADD132 : avx512_fma3p_m132_f<0x98, "vfmadd132", X86Fmadd>;
4126defm VFMSUB132 : avx512_fma3p_m132_f<0x9A, "vfmsub132", X86Fmsub>;
4127defm VFMADDSUB132 : avx512_fma3p_m132_f<0x96, "vfmaddsub132", X86Fmaddsub>;
4128defm VFMSUBADD132 : avx512_fma3p_m132_f<0x97, "vfmsubadd132", X86Fmsubadd>;
4129defm VFNMADD132 : avx512_fma3p_m132_f<0x9C, "vfnmadd132", X86Fnmadd>;
4130defm VFNMSUB132 : avx512_fma3p_m132_f<0x9E, "vfnmsub132", X86Fnmsub>;
4131
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004132// Scalar FMA
4133let Constraints = "$src1 = $dst" in {
Michael Liao5bf95782014-12-04 05:20:33 +00004134multiclass avx512_fma3s_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4135 RegisterClass RC, ValueType OpVT,
4136 X86MemOperand x86memop, Operand memop,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004137 PatFrag mem_frag> {
4138 let isCommutable = 1 in
4139 def r : AVX512FMA3<opc, MRMSrcReg, (outs RC:$dst),
4140 (ins RC:$src1, RC:$src2, RC:$src3),
4141 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004142 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004143 [(set RC:$dst,
4144 (OpVT (OpNode RC:$src2, RC:$src1, RC:$src3)))]>;
4145 let mayLoad = 1 in
4146 def m : AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
4147 (ins RC:$src1, RC:$src2, f128mem:$src3),
4148 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004149 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004150 [(set RC:$dst,
4151 (OpVT (OpNode RC:$src2, RC:$src1,
4152 (mem_frag addr:$src3))))]>;
4153}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004154} // Constraints = "$src1 = $dst"
4155
Elena Demikhovskycf088092013-12-11 14:31:04 +00004156defm VFMADDSSZ : avx512_fma3s_rm<0xA9, "vfmadd213ss", X86Fmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004157 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004158defm VFMADDSDZ : avx512_fma3s_rm<0xA9, "vfmadd213sd", X86Fmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004159 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004160defm VFMSUBSSZ : avx512_fma3s_rm<0xAB, "vfmsub213ss", X86Fmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004161 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004162defm VFMSUBSDZ : avx512_fma3s_rm<0xAB, "vfmsub213sd", X86Fmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004163 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004164defm VFNMADDSSZ : avx512_fma3s_rm<0xAD, "vfnmadd213ss", X86Fnmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004165 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004166defm VFNMADDSDZ : avx512_fma3s_rm<0xAD, "vfnmadd213sd", X86Fnmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004167 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004168defm VFNMSUBSSZ : avx512_fma3s_rm<0xAF, "vfnmsub213ss", X86Fnmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004169 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004170defm VFNMSUBSDZ : avx512_fma3s_rm<0xAF, "vfnmsub213sd", X86Fnmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004171 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
4172
4173//===----------------------------------------------------------------------===//
4174// AVX-512 Scalar convert from sign integer to float/double
4175//===----------------------------------------------------------------------===//
4176
4177multiclass avx512_vcvtsi<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
4178 X86MemOperand x86memop, string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004179let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004180 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004181 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004182 EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004183 let mayLoad = 1 in
4184 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
4185 (ins DstRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004186 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004187 EVEX_4V;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004188} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004189}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004190
Andrew Trick15a47742013-10-09 05:11:10 +00004191let Predicates = [HasAVX512] in {
Elena Demikhovskycf088092013-12-11 14:31:04 +00004192defm VCVTSI2SSZ : avx512_vcvtsi<0x2A, GR32, FR32X, i32mem, "cvtsi2ss{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004193 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004194defm VCVTSI642SSZ : avx512_vcvtsi<0x2A, GR64, FR32X, i64mem, "cvtsi2ss{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004195 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004196defm VCVTSI2SDZ : avx512_vcvtsi<0x2A, GR32, FR64X, i32mem, "cvtsi2sd{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004197 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004198defm VCVTSI642SDZ : avx512_vcvtsi<0x2A, GR64, FR64X, i64mem, "cvtsi2sd{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004199 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4200
4201def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
4202 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4203def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004204 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004205def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
4206 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4207def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004208 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004209
4210def : Pat<(f32 (sint_to_fp GR32:$src)),
4211 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4212def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004213 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004214def : Pat<(f64 (sint_to_fp GR32:$src)),
4215 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4216def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004217 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
4218
Elena Demikhovskycf088092013-12-11 14:31:04 +00004219defm VCVTUSI2SSZ : avx512_vcvtsi<0x7B, GR32, FR32X, i32mem, "cvtusi2ss{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004220 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004221defm VCVTUSI642SSZ : avx512_vcvtsi<0x7B, GR64, FR32X, i64mem, "cvtusi2ss{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004222 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004223defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, GR32, FR64X, i32mem, "cvtusi2sd{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004224 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004225defm VCVTUSI642SDZ : avx512_vcvtsi<0x7B, GR64, FR64X, i64mem, "cvtusi2sd{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004226 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4227
4228def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
4229 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4230def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
4231 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4232def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
4233 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4234def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
4235 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4236
4237def : Pat<(f32 (uint_to_fp GR32:$src)),
4238 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4239def : Pat<(f32 (uint_to_fp GR64:$src)),
4240 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
4241def : Pat<(f64 (uint_to_fp GR32:$src)),
4242 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4243def : Pat<(f64 (uint_to_fp GR64:$src)),
4244 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00004245}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004246
4247//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004248// AVX-512 Scalar convert from float/double to integer
4249//===----------------------------------------------------------------------===//
4250multiclass avx512_cvt_s_int<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
4251 Intrinsic Int, Operand memop, ComplexPattern mem_cpat,
4252 string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004253let hasSideEffects = 0 in {
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004254 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004255 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004256 [(set DstRC:$dst, (Int SrcRC:$src))]>, EVEX, VEX_LIG,
4257 Requires<[HasAVX512]>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004258 let mayLoad = 1 in
4259 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004260 !strconcat(asm,"\t{$src, $dst|$dst, $src}"), []>, EVEX, VEX_LIG,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004261 Requires<[HasAVX512]>;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004262} // hasSideEffects = 0
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004263}
4264let Predicates = [HasAVX512] in {
4265// Convert float/double to signed/unsigned int 32/64
4266defm VCVTSS2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse_cvtss2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004267 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004268 XS, EVEX_CD8<32, CD8VT1>;
4269defm VCVTSS2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse_cvtss2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004270 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004271 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
4272defm VCVTSS2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtss2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004273 ssmem, sse_load_f32, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004274 XS, EVEX_CD8<32, CD8VT1>;
4275defm VCVTSS2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
4276 int_x86_avx512_cvtss2usi64, ssmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004277 sse_load_f32, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004278 EVEX_CD8<32, CD8VT1>;
4279defm VCVTSD2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse2_cvtsd2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004280 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004281 XD, EVEX_CD8<64, CD8VT1>;
4282defm VCVTSD2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse2_cvtsd2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004283 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004284 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
4285defm VCVTSD2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtsd2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004286 sdmem, sse_load_f64, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004287 XD, EVEX_CD8<64, CD8VT1>;
4288defm VCVTSD2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
4289 int_x86_avx512_cvtsd2usi64, sdmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004290 sse_load_f64, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004291 EVEX_CD8<64, CD8VT1>;
4292
Craig Topper9dd48c82014-01-02 17:28:14 +00004293let isCodeGenOnly = 1 in {
4294 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4295 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
4296 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
4297 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4298 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
4299 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
4300 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4301 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
4302 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
4303 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4304 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
4305 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004306
Craig Topper9dd48c82014-01-02 17:28:14 +00004307 defm Int_VCVTUSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4308 int_x86_avx512_cvtusi2ss, i32mem, loadi32, "cvtusi2ss{l}",
4309 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
4310 defm Int_VCVTUSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4311 int_x86_avx512_cvtusi642ss, i64mem, loadi64, "cvtusi2ss{q}",
4312 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
4313 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4314 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
4315 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
4316 defm Int_VCVTUSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4317 int_x86_avx512_cvtusi642sd, i64mem, loadi64, "cvtusi2sd{q}",
4318 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
4319} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004320
4321// Convert float/double to signed/unsigned int 32/64 with truncation
Craig Topper9dd48c82014-01-02 17:28:14 +00004322let isCodeGenOnly = 1 in {
4323 defm Int_VCVTTSS2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse_cvttss2si,
4324 ssmem, sse_load_f32, "cvttss2si">,
4325 XS, EVEX_CD8<32, CD8VT1>;
4326 defm Int_VCVTTSS2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
4327 int_x86_sse_cvttss2si64, ssmem, sse_load_f32,
4328 "cvttss2si">, XS, VEX_W,
4329 EVEX_CD8<32, CD8VT1>;
4330 defm Int_VCVTTSD2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse2_cvttsd2si,
4331 sdmem, sse_load_f64, "cvttsd2si">, XD,
4332 EVEX_CD8<64, CD8VT1>;
4333 defm Int_VCVTTSD2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
4334 int_x86_sse2_cvttsd2si64, sdmem, sse_load_f64,
4335 "cvttsd2si">, XD, VEX_W,
4336 EVEX_CD8<64, CD8VT1>;
4337 defm Int_VCVTTSS2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
4338 int_x86_avx512_cvttss2usi, ssmem, sse_load_f32,
4339 "cvttss2usi">, XS, EVEX_CD8<32, CD8VT1>;
4340 defm Int_VCVTTSS2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
4341 int_x86_avx512_cvttss2usi64, ssmem,
4342 sse_load_f32, "cvttss2usi">, XS, VEX_W,
4343 EVEX_CD8<32, CD8VT1>;
4344 defm Int_VCVTTSD2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
4345 int_x86_avx512_cvttsd2usi,
4346 sdmem, sse_load_f64, "cvttsd2usi">, XD,
4347 EVEX_CD8<64, CD8VT1>;
4348 defm Int_VCVTTSD2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
4349 int_x86_avx512_cvttsd2usi64, sdmem,
4350 sse_load_f64, "cvttsd2usi">, XD, VEX_W,
4351 EVEX_CD8<64, CD8VT1>;
4352} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004353
4354multiclass avx512_cvt_s<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
4355 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
4356 string asm> {
4357 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004358 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004359 [(set DstRC:$dst, (OpNode SrcRC:$src))]>, EVEX;
4360 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004361 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004362 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))]>, EVEX;
4363}
4364
4365defm VCVTTSS2SIZ : avx512_cvt_s<0x2C, FR32X, GR32, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004366 loadf32, "cvttss2si">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004367 EVEX_CD8<32, CD8VT1>;
4368defm VCVTTSS2USIZ : avx512_cvt_s<0x78, FR32X, GR32, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004369 loadf32, "cvttss2usi">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004370 EVEX_CD8<32, CD8VT1>;
4371defm VCVTTSS2SI64Z : avx512_cvt_s<0x2C, FR32X, GR64, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004372 loadf32, "cvttss2si">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004373 EVEX_CD8<32, CD8VT1>;
4374defm VCVTTSS2USI64Z : avx512_cvt_s<0x78, FR32X, GR64, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004375 loadf32, "cvttss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004376 EVEX_CD8<32, CD8VT1>;
4377defm VCVTTSD2SIZ : avx512_cvt_s<0x2C, FR64X, GR32, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004378 loadf64, "cvttsd2si">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004379 EVEX_CD8<64, CD8VT1>;
4380defm VCVTTSD2USIZ : avx512_cvt_s<0x78, FR64X, GR32, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004381 loadf64, "cvttsd2usi">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004382 EVEX_CD8<64, CD8VT1>;
4383defm VCVTTSD2SI64Z : avx512_cvt_s<0x2C, FR64X, GR64, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004384 loadf64, "cvttsd2si">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004385 EVEX_CD8<64, CD8VT1>;
4386defm VCVTTSD2USI64Z : avx512_cvt_s<0x78, FR64X, GR64, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004387 loadf64, "cvttsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004388 EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004389} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004390//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004391// AVX-512 Convert form float to double and back
4392//===----------------------------------------------------------------------===//
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004393let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004394def VCVTSS2SDZrr : AVX512XSI<0x5A, MRMSrcReg, (outs FR64X:$dst),
4395 (ins FR32X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004396 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004397 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
4398let mayLoad = 1 in
4399def VCVTSS2SDZrm : AVX512XSI<0x5A, MRMSrcMem, (outs FR64X:$dst),
4400 (ins FR32X:$src1, f32mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004401 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004402 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
4403 EVEX_CD8<32, CD8VT1>;
4404
4405// Convert scalar double to scalar single
4406def VCVTSD2SSZrr : AVX512XDI<0x5A, MRMSrcReg, (outs FR32X:$dst),
4407 (ins FR64X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004408 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004409 []>, EVEX_4V, VEX_LIG, VEX_W, Sched<[WriteCvtF2F]>;
4410let mayLoad = 1 in
4411def VCVTSD2SSZrm : AVX512XDI<0x5A, MRMSrcMem, (outs FR32X:$dst),
4412 (ins FR64X:$src1, f64mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004413 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004414 []>, EVEX_4V, VEX_LIG, VEX_W,
4415 Sched<[WriteCvtF2FLd, ReadAfterLd]>, EVEX_CD8<64, CD8VT1>;
4416}
4417
4418def : Pat<(f64 (fextend FR32X:$src)), (VCVTSS2SDZrr FR32X:$src, FR32X:$src)>,
4419 Requires<[HasAVX512]>;
4420def : Pat<(fextend (loadf32 addr:$src)),
4421 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512]>;
4422
4423def : Pat<(extloadf32 addr:$src),
4424 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>,
4425 Requires<[HasAVX512, OptForSize]>;
4426
4427def : Pat<(extloadf32 addr:$src),
4428 (VCVTSS2SDZrr (f32 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
4429 Requires<[HasAVX512, OptForSpeed]>;
4430
4431def : Pat<(f32 (fround FR64X:$src)), (VCVTSD2SSZrr FR64X:$src, FR64X:$src)>,
4432 Requires<[HasAVX512]>;
4433
Michael Liao5bf95782014-12-04 05:20:33 +00004434multiclass avx512_vcvt_fp_with_rc<bits<8> opc, string asm, RegisterClass SrcRC,
4435 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004436 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
4437 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004438let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004439 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004440 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004441 [(set DstRC:$dst,
4442 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004443 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Craig Topperedb09112014-11-25 20:11:23 +00004444 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004445 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004446 let mayLoad = 1 in
4447 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004448 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004449 [(set DstRC:$dst,
4450 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004451} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004452}
4453
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004454multiclass avx512_vcvt_fp<bits<8> opc, string asm, RegisterClass SrcRC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004455 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
4456 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
4457 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004458let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004459 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004460 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004461 [(set DstRC:$dst,
4462 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
4463 let mayLoad = 1 in
4464 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004465 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004466 [(set DstRC:$dst,
4467 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004468} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004469}
4470
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004471defm VCVTPD2PSZ : avx512_vcvt_fp_with_rc<0x5A, "vcvtpd2ps", VR512, VR256X, fround,
Craig Topper820d4922015-02-09 04:04:50 +00004472 loadv8f64, f512mem, v8f32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00004473 SSEPackedSingle>, EVEX_V512, VEX_W, PD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004474 EVEX_CD8<64, CD8VF>;
4475
4476defm VCVTPS2PDZ : avx512_vcvt_fp<0x5A, "vcvtps2pd", VR256X, VR512, fextend,
Craig Topper820d4922015-02-09 04:04:50 +00004477 loadv4f64, f256mem, v8f64, v8f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004478 SSEPackedDouble>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00004479 EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004480def : Pat<(v8f64 (extloadv8f32 addr:$src)),
4481 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004482
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00004483def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
4484 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), (i32 FROUND_CURRENT))),
4485 (VCVTPD2PSZrr VR512:$src)>;
4486
4487def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
4488 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), imm:$rc)),
4489 (VCVTPD2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004490
4491//===----------------------------------------------------------------------===//
4492// AVX-512 Vector convert from sign integer to float/double
4493//===----------------------------------------------------------------------===//
4494
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004495defm VCVTDQ2PSZ : avx512_vcvt_fp_with_rc<0x5B, "vcvtdq2ps", VR512, VR512, sint_to_fp,
Craig Topper820d4922015-02-09 04:04:50 +00004496 loadv8i64, i512mem, v16f32, v16i32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004497 SSEPackedSingle>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00004498 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004499
4500defm VCVTDQ2PDZ : avx512_vcvt_fp<0xE6, "vcvtdq2pd", VR256X, VR512, sint_to_fp,
Craig Topper820d4922015-02-09 04:04:50 +00004501 loadv4i64, i256mem, v8f64, v8i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004502 SSEPackedDouble>, EVEX_V512, XS,
4503 EVEX_CD8<32, CD8VH>;
4504
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004505defm VCVTTPS2DQZ : avx512_vcvt_fp<0x5B, "vcvttps2dq", VR512, VR512, fp_to_sint,
Craig Topper820d4922015-02-09 04:04:50 +00004506 loadv16f32, f512mem, v16i32, v16f32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004507 SSEPackedSingle>, EVEX_V512, XS,
4508 EVEX_CD8<32, CD8VF>;
4509
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004510defm VCVTTPD2DQZ : avx512_vcvt_fp<0xE6, "vcvttpd2dq", VR512, VR256X, fp_to_sint,
Craig Topper820d4922015-02-09 04:04:50 +00004511 loadv8f64, f512mem, v8i32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00004512 SSEPackedDouble>, EVEX_V512, PD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004513 EVEX_CD8<64, CD8VF>;
4514
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004515defm VCVTTPS2UDQZ : avx512_vcvt_fp<0x78, "vcvttps2udq", VR512, VR512, fp_to_uint,
Craig Topper820d4922015-02-09 04:04:50 +00004516 loadv16f32, f512mem, v16i32, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004517 SSEPackedSingle>, EVEX_V512, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004518 EVEX_CD8<32, CD8VF>;
4519
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004520// cvttps2udq (src, 0, mask-all-ones, sae-current)
4521def : Pat<(v16i32 (int_x86_avx512_mask_cvttps2udq_512 (v16f32 VR512:$src),
4522 (v16i32 immAllZerosV), (i16 -1), FROUND_CURRENT)),
4523 (VCVTTPS2UDQZrr VR512:$src)>;
4524
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004525defm VCVTTPD2UDQZ : avx512_vcvt_fp<0x78, "vcvttpd2udq", VR512, VR256X, fp_to_uint,
Craig Topper820d4922015-02-09 04:04:50 +00004526 loadv8f64, f512mem, v8i32, v8f64,
Craig Topper5ccb6172014-02-18 00:21:49 +00004527 SSEPackedDouble>, EVEX_V512, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004528 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00004529
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004530// cvttpd2udq (src, 0, mask-all-ones, sae-current)
4531def : Pat<(v8i32 (int_x86_avx512_mask_cvttpd2udq_512 (v8f64 VR512:$src),
4532 (v8i32 immAllZerosV), (i8 -1), FROUND_CURRENT)),
4533 (VCVTTPD2UDQZrr VR512:$src)>;
4534
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004535defm VCVTUDQ2PDZ : avx512_vcvt_fp<0x7A, "vcvtudq2pd", VR256X, VR512, uint_to_fp,
Craig Topper820d4922015-02-09 04:04:50 +00004536 loadv4i64, f256mem, v8f64, v8i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004537 SSEPackedDouble>, EVEX_V512, XS,
4538 EVEX_CD8<32, CD8VH>;
Michael Liao5bf95782014-12-04 05:20:33 +00004539
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004540defm VCVTUDQ2PSZ : avx512_vcvt_fp_with_rc<0x7A, "vcvtudq2ps", VR512, VR512, uint_to_fp,
Craig Topper820d4922015-02-09 04:04:50 +00004541 loadv16i32, f512mem, v16f32, v16i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004542 SSEPackedSingle>, EVEX_V512, XD,
4543 EVEX_CD8<32, CD8VF>;
4544
4545def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00004546 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004547 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004548
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00004549def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
4550 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
4551 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
4552
4553def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
4554 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
4555 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004556
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00004557def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
4558 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
4559 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004560
Cameron McInallyf10a7c92014-06-18 14:04:37 +00004561def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
4562 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
4563 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
4564
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004565def : Pat<(v16f32 (int_x86_avx512_mask_cvtdq2ps_512 (v16i32 VR512:$src),
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004566 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004567 (VCVTDQ2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004568def : Pat<(v8f64 (int_x86_avx512_mask_cvtdq2pd_512 (v8i32 VR256X:$src),
4569 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4570 (VCVTDQ2PDZrr VR256X:$src)>;
4571def : Pat<(v16f32 (int_x86_avx512_mask_cvtudq2ps_512 (v16i32 VR512:$src),
4572 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
4573 (VCVTUDQ2PSZrrb VR512:$src, imm:$rc)>;
4574def : Pat<(v8f64 (int_x86_avx512_mask_cvtudq2pd_512 (v8i32 VR256X:$src),
4575 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4576 (VCVTUDQ2PDZrr VR256X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004577
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004578multiclass avx512_vcvt_fp2int<bits<8> opc, string asm, RegisterClass SrcRC,
4579 RegisterClass DstRC, PatFrag mem_frag,
4580 X86MemOperand x86memop, Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004581let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004582 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004583 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004584 [], d>, EVEX;
4585 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Craig Topperedb09112014-11-25 20:11:23 +00004586 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004587 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004588 let mayLoad = 1 in
4589 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004590 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004591 [], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004592} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004593}
4594
4595defm VCVTPS2DQZ : avx512_vcvt_fp2int<0x5B, "vcvtps2dq", VR512, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00004596 loadv16f32, f512mem, SSEPackedSingle>, PD,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004597 EVEX_V512, EVEX_CD8<32, CD8VF>;
4598defm VCVTPD2DQZ : avx512_vcvt_fp2int<0xE6, "vcvtpd2dq", VR512, VR256X,
Craig Topper820d4922015-02-09 04:04:50 +00004599 loadv8f64, f512mem, SSEPackedDouble>, XD, VEX_W,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004600 EVEX_V512, EVEX_CD8<64, CD8VF>;
4601
4602def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2dq_512 (v16f32 VR512:$src),
4603 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
4604 (VCVTPS2DQZrrb VR512:$src, imm:$rc)>;
4605
4606def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2dq_512 (v8f64 VR512:$src),
4607 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
4608 (VCVTPD2DQZrrb VR512:$src, imm:$rc)>;
4609
4610defm VCVTPS2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtps2udq", VR512, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00004611 loadv16f32, f512mem, SSEPackedSingle>,
Craig Topper5ccb6172014-02-18 00:21:49 +00004612 PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004613defm VCVTPD2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtpd2udq", VR512, VR256X,
Craig Topper820d4922015-02-09 04:04:50 +00004614 loadv8f64, f512mem, SSEPackedDouble>, VEX_W,
Craig Topper5ccb6172014-02-18 00:21:49 +00004615 PS, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004616
4617def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2udq_512 (v16f32 VR512:$src),
4618 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
4619 (VCVTPS2UDQZrrb VR512:$src, imm:$rc)>;
4620
4621def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2udq_512 (v8f64 VR512:$src),
4622 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
4623 (VCVTPD2UDQZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004624
4625let Predicates = [HasAVX512] in {
4626 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
4627 (VCVTPD2PSZrm addr:$src)>;
4628 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
4629 (VCVTPS2PDZrm addr:$src)>;
4630}
4631
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004632//===----------------------------------------------------------------------===//
4633// Half precision conversion instructions
4634//===----------------------------------------------------------------------===//
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004635multiclass avx512_cvtph2ps<RegisterClass destRC, RegisterClass srcRC,
4636 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004637 def rr : AVX5128I<0x13, MRMSrcReg, (outs destRC:$dst), (ins srcRC:$src),
4638 "vcvtph2ps\t{$src, $dst|$dst, $src}",
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004639 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004640 let hasSideEffects = 0, mayLoad = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004641 def rm : AVX5128I<0x13, MRMSrcMem, (outs destRC:$dst), (ins x86memop:$src),
4642 "vcvtph2ps\t{$src, $dst|$dst, $src}", []>, EVEX;
4643}
4644
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004645multiclass avx512_cvtps2ph<RegisterClass destRC, RegisterClass srcRC,
4646 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004647 def rr : AVX512AIi8<0x1D, MRMDestReg, (outs destRC:$dst),
Craig Topper53a84672015-01-25 02:21:16 +00004648 (ins srcRC:$src1, i32u8imm:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00004649 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004650 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004651 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004652 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
Craig Topper53a84672015-01-25 02:21:16 +00004653 (ins x86memop:$dst, srcRC:$src1, i32u8imm:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00004654 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, EVEX;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004655}
4656
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004657defm VCVTPH2PSZ : avx512_cvtph2ps<VR512, VR256X, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004658 EVEX_CD8<32, CD8VH>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004659defm VCVTPS2PHZ : avx512_cvtps2ph<VR256X, VR512, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004660 EVEX_CD8<32, CD8VH>;
4661
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004662def : Pat<(v16i16 (int_x86_avx512_mask_vcvtps2ph_512 (v16f32 VR512:$src),
4663 imm:$rc, (bc_v16i16(v8i32 immAllZerosV)), (i16 -1))),
4664 (VCVTPS2PHZrr VR512:$src, imm:$rc)>;
4665
4666def : Pat<(v16f32 (int_x86_avx512_mask_vcvtph2ps_512 (v16i16 VR256X:$src),
4667 (bc_v16f32(v16i32 immAllZerosV)), (i16 -1), (i32 FROUND_CURRENT))),
4668 (VCVTPH2PSZrr VR256X:$src)>;
4669
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004670let Defs = [EFLAGS], Predicates = [HasAVX512] in {
4671 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004672 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004673 EVEX_CD8<32, CD8VT1>;
4674 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00004675 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004676 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4677 let Pattern = []<dag> in {
4678 defm VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, undef, v4f32, f128mem, load,
Craig Topper5ccb6172014-02-18 00:21:49 +00004679 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004680 EVEX_CD8<32, CD8VT1>;
4681 defm VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, undef, v2f64, f128mem, load,
Craig Topperae11aed2014-01-14 07:41:20 +00004682 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004683 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4684 }
Craig Topper9dd48c82014-01-02 17:28:14 +00004685 let isCodeGenOnly = 1 in {
4686 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00004687 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00004688 EVEX_CD8<32, CD8VT1>;
4689 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00004690 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00004691 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004692
Craig Topper9dd48c82014-01-02 17:28:14 +00004693 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00004694 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00004695 EVEX_CD8<32, CD8VT1>;
4696 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00004697 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00004698 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4699 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004700}
Michael Liao5bf95782014-12-04 05:20:33 +00004701
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004702/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
4703multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, RegisterClass RC,
4704 X86MemOperand x86memop> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004705 let hasSideEffects = 0 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004706 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4707 (ins RC:$src1, RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004708 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004709 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004710 let mayLoad = 1 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004711 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4712 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004713 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004714 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004715 }
4716}
4717}
4718
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004719defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", FR32X, f32mem>,
4720 EVEX_CD8<32, CD8VT1>;
4721defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", FR64X, f64mem>,
4722 VEX_W, EVEX_CD8<64, CD8VT1>;
4723defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", FR32X, f32mem>,
4724 EVEX_CD8<32, CD8VT1>;
4725defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", FR64X, f64mem>,
4726 VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004727
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004728def : Pat <(v4f32 (int_x86_avx512_rcp14_ss (v4f32 VR128X:$src1),
4729 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
4730 (COPY_TO_REGCLASS (VRCP14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
4731 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004732
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004733def : Pat <(v2f64 (int_x86_avx512_rcp14_sd (v2f64 VR128X:$src1),
4734 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
4735 (COPY_TO_REGCLASS (VRCP14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
4736 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004737
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004738def : Pat <(v4f32 (int_x86_avx512_rsqrt14_ss (v4f32 VR128X:$src1),
4739 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
4740 (COPY_TO_REGCLASS (VRSQRT14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
4741 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004742
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004743def : Pat <(v2f64 (int_x86_avx512_rsqrt14_sd (v2f64 VR128X:$src1),
4744 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
4745 (COPY_TO_REGCLASS (VRSQRT14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
4746 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004747
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004748/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
4749multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00004750 X86VectorVTInfo _> {
4751 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4752 (ins _.RC:$src), OpcodeStr, "$src", "$src",
4753 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
4754 let mayLoad = 1 in {
4755 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4756 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4757 (OpNode (_.FloatVT
4758 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
4759 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4760 (ins _.ScalarMemOp:$src), OpcodeStr,
4761 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
4762 (OpNode (_.FloatVT
4763 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
4764 EVEX, T8PD, EVEX_B;
4765 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004766}
Robert Khasanov3e534c92014-10-28 16:37:13 +00004767
4768multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4769 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
4770 EVEX_V512, EVEX_CD8<32, CD8VF>;
4771 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
4772 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
4773
4774 // Define only if AVX512VL feature is present.
4775 let Predicates = [HasVLX] in {
4776 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
4777 OpNode, v4f32x_info>,
4778 EVEX_V128, EVEX_CD8<32, CD8VF>;
4779 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
4780 OpNode, v8f32x_info>,
4781 EVEX_V256, EVEX_CD8<32, CD8VF>;
4782 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
4783 OpNode, v2f64x_info>,
4784 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4785 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
4786 OpNode, v4f64x_info>,
4787 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4788 }
4789}
4790
4791defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
4792defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004793
4794def : Pat <(v16f32 (int_x86_avx512_rsqrt14_ps_512 (v16f32 VR512:$src),
4795 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
4796 (VRSQRT14PSZr VR512:$src)>;
4797def : Pat <(v8f64 (int_x86_avx512_rsqrt14_pd_512 (v8f64 VR512:$src),
4798 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4799 (VRSQRT14PDZr VR512:$src)>;
4800
4801def : Pat <(v16f32 (int_x86_avx512_rcp14_ps_512 (v16f32 VR512:$src),
4802 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
4803 (VRCP14PSZr VR512:$src)>;
4804def : Pat <(v8f64 (int_x86_avx512_rcp14_pd_512 (v8f64 VR512:$src),
4805 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4806 (VRCP14PDZr VR512:$src)>;
4807
4808/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004809multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4810 SDNode OpNode> {
4811
4812 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4813 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4814 "$src2, $src1", "$src1, $src2",
4815 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4816 (i32 FROUND_CURRENT))>;
4817
4818 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4819 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004820 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004821 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004822 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004823
4824 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4825 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4826 "$src2, $src1", "$src1, $src2",
4827 (OpNode (_.VT _.RC:$src1),
4828 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4829 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004830}
4831
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004832multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4833 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
4834 EVEX_CD8<32, CD8VT1>;
4835 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
4836 EVEX_CD8<64, CD8VT1>, VEX_W;
4837}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004838
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004839let hasSideEffects = 0, Predicates = [HasERI] in {
4840 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
4841 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
4842}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004843/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004844
4845multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4846 SDNode OpNode> {
4847
4848 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4849 (ins _.RC:$src), OpcodeStr, "$src", "$src",
4850 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
4851
4852 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4853 (ins _.RC:$src), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004854 "{sae}, $src", "$src, {sae}",
4855 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004856
4857 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4858 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4859 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004860 (bitconvert (_.LdFrag addr:$src))),
4861 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004862
4863 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4864 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4865 (OpNode (_.FloatVT
4866 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
4867 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004868}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004869
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004870multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4871 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
4872 EVEX_CD8<32, CD8VF>;
4873 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
4874 VEX_W, EVEX_CD8<32, CD8VF>;
4875}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004876
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004877let Predicates = [HasERI], hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00004878
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004879 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX, EVEX_V512, T8PD;
4880 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX, EVEX_V512, T8PD;
4881 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX, EVEX_V512, T8PD;
4882}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004883
Robert Khasanoveb126392014-10-28 18:15:20 +00004884multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
4885 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004886 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00004887 (ins _.RC:$src), OpcodeStr, "$src", "$src",
4888 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
4889 let mayLoad = 1 in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004890 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00004891 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4892 (OpNode (_.FloatVT
4893 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004894
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004895 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00004896 (ins _.ScalarMemOp:$src), OpcodeStr,
4897 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
4898 (OpNode (_.FloatVT
4899 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
4900 EVEX, EVEX_B;
4901 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004902}
4903
4904multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,
4905 Intrinsic F32Int, Intrinsic F64Int,
4906 OpndItins itins_s, OpndItins itins_d> {
4907 def SSZr : SI<opc, MRMSrcReg, (outs FR32X:$dst),
4908 (ins FR32X:$src1, FR32X:$src2),
4909 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004910 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004911 [], itins_s.rr>, XS, EVEX_4V;
Craig Topper9dd48c82014-01-02 17:28:14 +00004912 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004913 def SSZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
4914 (ins VR128X:$src1, VR128X:$src2),
4915 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004916 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004917 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004918 (F32Int VR128X:$src1, VR128X:$src2))],
4919 itins_s.rr>, XS, EVEX_4V;
4920 let mayLoad = 1 in {
4921 def SSZm : SI<opc, MRMSrcMem, (outs FR32X:$dst),
4922 (ins FR32X:$src1, f32mem:$src2),
4923 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004924 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004925 [], itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00004926 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004927 def SSZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
4928 (ins VR128X:$src1, ssmem:$src2),
4929 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004930 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004931 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004932 (F32Int VR128X:$src1, sse_load_f32:$src2))],
4933 itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
4934 }
4935 def SDZr : SI<opc, MRMSrcReg, (outs FR64X:$dst),
4936 (ins FR64X:$src1, FR64X:$src2),
4937 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004938 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004939 XD, EVEX_4V, VEX_W;
Craig Topper9dd48c82014-01-02 17:28:14 +00004940 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004941 def SDZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
4942 (ins VR128X:$src1, VR128X:$src2),
4943 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004944 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004945 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004946 (F64Int VR128X:$src1, VR128X:$src2))],
4947 itins_s.rr>, XD, EVEX_4V, VEX_W;
4948 let mayLoad = 1 in {
4949 def SDZm : SI<opc, MRMSrcMem, (outs FR64X:$dst),
4950 (ins FR64X:$src1, f64mem:$src2),
4951 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004952 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004953 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00004954 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004955 def SDZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
4956 (ins VR128X:$src1, sdmem:$src2),
4957 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004958 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004959 [(set VR128X:$dst,
4960 (F64Int VR128X:$src1, sse_load_f64:$src2))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004961 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
4962 }
4963}
4964
Robert Khasanoveb126392014-10-28 18:15:20 +00004965multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
4966 SDNode OpNode> {
4967 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
4968 v16f32_info>,
4969 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
4970 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
4971 v8f64_info>,
4972 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
4973 // Define only if AVX512VL feature is present.
4974 let Predicates = [HasVLX] in {
4975 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
4976 OpNode, v4f32x_info>,
4977 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
4978 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
4979 OpNode, v8f32x_info>,
4980 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
4981 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
4982 OpNode, v2f64x_info>,
4983 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
4984 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
4985 OpNode, v4f64x_info>,
4986 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
4987 }
4988}
4989
4990defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004991
Michael Liao5bf95782014-12-04 05:20:33 +00004992defm VSQRT : avx512_sqrt_scalar<0x51, "sqrt",
4993 int_x86_avx512_sqrt_ss, int_x86_avx512_sqrt_sd,
Robert Khasanoveb126392014-10-28 18:15:20 +00004994 SSE_SQRTSS, SSE_SQRTSD>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004995
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004996let Predicates = [HasAVX512] in {
Elena Demikhovskyf1648592014-07-22 11:07:31 +00004997 def : Pat<(v16f32 (int_x86_avx512_sqrt_ps_512 (v16f32 VR512:$src1),
4998 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_CURRENT)),
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004999 (VSQRTPSZr VR512:$src1)>;
Elena Demikhovskyf1648592014-07-22 11:07:31 +00005000 def : Pat<(v8f64 (int_x86_avx512_sqrt_pd_512 (v8f64 VR512:$src1),
5001 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_CURRENT)),
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005002 (VSQRTPDZr VR512:$src1)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005003
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005004 def : Pat<(f32 (fsqrt FR32X:$src)),
5005 (VSQRTSSZr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
5006 def : Pat<(f32 (fsqrt (load addr:$src))),
5007 (VSQRTSSZm (f32 (IMPLICIT_DEF)), addr:$src)>,
5008 Requires<[OptForSize]>;
5009 def : Pat<(f64 (fsqrt FR64X:$src)),
5010 (VSQRTSDZr (f64 (IMPLICIT_DEF)), FR64X:$src)>;
5011 def : Pat<(f64 (fsqrt (load addr:$src))),
5012 (VSQRTSDZm (f64 (IMPLICIT_DEF)), addr:$src)>,
5013 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005014
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005015 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005016 (VRSQRT14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005017 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005018 (VRSQRT14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005019 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005020
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005021 def : Pat<(f32 (X86frcp FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005022 (VRCP14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005023 def : Pat<(f32 (X86frcp (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005024 (VRCP14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005025 Requires<[OptForSize]>;
5026
5027 def : Pat<(int_x86_sse_sqrt_ss VR128X:$src),
5028 (COPY_TO_REGCLASS (VSQRTSSZr (f32 (IMPLICIT_DEF)),
5029 (COPY_TO_REGCLASS VR128X:$src, FR32)),
5030 VR128X)>;
5031 def : Pat<(int_x86_sse_sqrt_ss sse_load_f32:$src),
5032 (VSQRTSSZm_Int (v4f32 (IMPLICIT_DEF)), sse_load_f32:$src)>;
5033
5034 def : Pat<(int_x86_sse2_sqrt_sd VR128X:$src),
5035 (COPY_TO_REGCLASS (VSQRTSDZr (f64 (IMPLICIT_DEF)),
5036 (COPY_TO_REGCLASS VR128X:$src, FR64)),
5037 VR128X)>;
5038 def : Pat<(int_x86_sse2_sqrt_sd sse_load_f64:$src),
5039 (VSQRTSDZm_Int (v2f64 (IMPLICIT_DEF)), sse_load_f64:$src)>;
5040}
5041
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005042
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005043multiclass avx512_rndscale<bits<8> opc, string OpcodeStr,
5044 X86MemOperand x86memop, RegisterClass RC,
5045 PatFrag mem_frag, Domain d> {
5046let ExeDomain = d in {
5047 // Intrinsic operation, reg.
5048 // Vector intrinsic operation, reg
5049 def r : AVX512AIi8<opc, MRMSrcReg,
Craig Topper53a84672015-01-25 02:21:16 +00005050 (outs RC:$dst), (ins RC:$src1, i32u8imm:$src2),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005051 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005052 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005053 []>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005054
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005055 // Vector intrinsic operation, mem
5056 def m : AVX512AIi8<opc, MRMSrcMem,
Craig Topper53a84672015-01-25 02:21:16 +00005057 (outs RC:$dst), (ins x86memop:$src1, i32u8imm:$src2),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005058 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005059 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005060 []>, EVEX;
5061} // ExeDomain
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005062}
5063
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005064defm VRNDSCALEPSZ : avx512_rndscale<0x08, "vrndscaleps", f512mem, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00005065 loadv16f32, SSEPackedSingle>, EVEX_V512,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005066 EVEX_CD8<32, CD8VF>;
5067
5068def : Pat<(v16f32 (int_x86_avx512_mask_rndscale_ps_512 (v16f32 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00005069 imm:$src2, (v16f32 VR512:$src1), (i16 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005070 FROUND_CURRENT)),
5071 (VRNDSCALEPSZr VR512:$src1, imm:$src2)>;
5072
5073
5074defm VRNDSCALEPDZ : avx512_rndscale<0x09, "vrndscalepd", f512mem, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00005075 loadv8f64, SSEPackedDouble>, EVEX_V512,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005076 VEX_W, EVEX_CD8<64, CD8VF>;
5077
5078def : Pat<(v8f64 (int_x86_avx512_mask_rndscale_pd_512 (v8f64 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00005079 imm:$src2, (v8f64 VR512:$src1), (i8 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005080 FROUND_CURRENT)),
5081 (VRNDSCALEPDZr VR512:$src1, imm:$src2)>;
5082
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005083multiclass
5084avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005085
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005086 let ExeDomain = _.ExeDomain in {
5087 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5088 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
5089 "$src3, $src2, $src1", "$src1, $src2, $src3",
5090 (_.VT (X86RndScale (_.VT _.RC:$src1), (_.VT _.RC:$src2),
5091 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
5092
5093 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5094 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005095 "{sae}, $src3, $src2, $src1", "$src1, $src2, $src3, {sae}",
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005096 (_.VT (X86RndScale (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005097 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005098
5099 let mayLoad = 1 in
5100 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5101 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3), OpcodeStr,
5102 "$src3, $src2, $src1", "$src1, $src2, $src3",
5103 (_.VT (X86RndScale (_.VT _.RC:$src1),
5104 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
5105 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
5106 }
5107 let Predicates = [HasAVX512] in {
5108 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
5109 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5110 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
5111 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
5112 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5113 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
5114 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
5115 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5116 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
5117 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
5118 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5119 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
5120 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
5121 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5122 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
5123
5124 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5125 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5126 addr:$src, (i32 0x1))), _.FRC)>;
5127 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5128 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5129 addr:$src, (i32 0x2))), _.FRC)>;
5130 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5131 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5132 addr:$src, (i32 0x3))), _.FRC)>;
5133 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5134 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5135 addr:$src, (i32 0x4))), _.FRC)>;
5136 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5137 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5138 addr:$src, (i32 0xc))), _.FRC)>;
5139 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005140}
5141
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005142defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
5143 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00005144
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005145defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
5146 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00005147
5148let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005149def : Pat<(v16f32 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005150 (VRNDSCALEPSZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005151def : Pat<(v16f32 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005152 (VRNDSCALEPSZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005153def : Pat<(v16f32 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005154 (VRNDSCALEPSZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005155def : Pat<(v16f32 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005156 (VRNDSCALEPSZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005157def : Pat<(v16f32 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005158 (VRNDSCALEPSZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005159
5160def : Pat<(v8f64 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005161 (VRNDSCALEPDZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005162def : Pat<(v8f64 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005163 (VRNDSCALEPDZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005164def : Pat<(v8f64 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005165 (VRNDSCALEPDZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005166def : Pat<(v8f64 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005167 (VRNDSCALEPDZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005168def : Pat<(v8f64 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005169 (VRNDSCALEPDZr VR512:$src, (i32 0x3))>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005170}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005171//-------------------------------------------------
5172// Integer truncate and extend operations
5173//-------------------------------------------------
5174
5175multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr,
5176 RegisterClass dstRC, RegisterClass srcRC,
5177 RegisterClass KRC, X86MemOperand x86memop> {
5178 def rr : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
5179 (ins srcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005180 !strconcat(OpcodeStr,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005181 []>, EVEX;
5182
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005183 def rrk : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
5184 (ins KRC:$mask, srcRC:$src),
5185 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005186 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005187 []>, EVEX, EVEX_K;
5188
5189 def rrkz : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005190 (ins KRC:$mask, srcRC:$src),
5191 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005192 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005193 []>, EVEX, EVEX_KZ;
5194
5195 def mr : AVX512XS8I<opc, MRMDestMem, (outs), (ins x86memop:$dst, srcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005196 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005197 []>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005198
5199 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
5200 (ins x86memop:$dst, KRC:$mask, srcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005201 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}}|${dst} {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005202 []>, EVEX, EVEX_K;
5203
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005204}
Michael Liao5bf95782014-12-04 05:20:33 +00005205defm VPMOVQB : avx512_trunc_sat<0x32, "vpmovqb", VR128X, VR512, VK8WM,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005206 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
5207defm VPMOVSQB : avx512_trunc_sat<0x22, "vpmovsqb", VR128X, VR512, VK8WM,
5208 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
5209defm VPMOVUSQB : avx512_trunc_sat<0x12, "vpmovusqb", VR128X, VR512, VK8WM,
5210 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
5211defm VPMOVQW : avx512_trunc_sat<0x34, "vpmovqw", VR128X, VR512, VK8WM,
5212 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
5213defm VPMOVSQW : avx512_trunc_sat<0x24, "vpmovsqw", VR128X, VR512, VK8WM,
5214 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
5215defm VPMOVUSQW : avx512_trunc_sat<0x14, "vpmovusqw", VR128X, VR512, VK8WM,
5216 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
5217defm VPMOVQD : avx512_trunc_sat<0x35, "vpmovqd", VR256X, VR512, VK8WM,
5218 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
5219defm VPMOVSQD : avx512_trunc_sat<0x25, "vpmovsqd", VR256X, VR512, VK8WM,
5220 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
5221defm VPMOVUSQD : avx512_trunc_sat<0x15, "vpmovusqd", VR256X, VR512, VK8WM,
5222 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
5223defm VPMOVDW : avx512_trunc_sat<0x33, "vpmovdw", VR256X, VR512, VK16WM,
5224 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
5225defm VPMOVSDW : avx512_trunc_sat<0x23, "vpmovsdw", VR256X, VR512, VK16WM,
5226 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
5227defm VPMOVUSDW : avx512_trunc_sat<0x13, "vpmovusdw", VR256X, VR512, VK16WM,
5228 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
5229defm VPMOVDB : avx512_trunc_sat<0x31, "vpmovdb", VR128X, VR512, VK16WM,
5230 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
5231defm VPMOVSDB : avx512_trunc_sat<0x21, "vpmovsdb", VR128X, VR512, VK16WM,
5232 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
5233defm VPMOVUSDB : avx512_trunc_sat<0x11, "vpmovusdb", VR128X, VR512, VK16WM,
5234 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
5235
5236def : Pat<(v16i8 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQBrr VR512:$src)>;
5237def : Pat<(v8i16 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQWrr VR512:$src)>;
5238def : Pat<(v16i16 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDWrr VR512:$src)>;
5239def : Pat<(v16i8 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDBrr VR512:$src)>;
5240def : Pat<(v8i32 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQDrr VR512:$src)>;
5241
5242def : Pat<(v16i8 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005243 (VPMOVDBrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005244def : Pat<(v16i16 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005245 (VPMOVDWrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005246def : Pat<(v8i16 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005247 (VPMOVQWrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005248def : Pat<(v8i32 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005249 (VPMOVQDrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005250
5251
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005252multiclass avx512_extend<bits<8> opc, string OpcodeStr, RegisterClass KRC,
5253 RegisterClass DstRC, RegisterClass SrcRC, SDNode OpNode,
5254 PatFrag mem_frag, X86MemOperand x86memop,
5255 ValueType OpVT, ValueType InVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005256
5257 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
5258 (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005259 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005260 [(set DstRC:$dst, (OpVT (OpNode (InVT SrcRC:$src))))]>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005261
5262 def rrk : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
5263 (ins KRC:$mask, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005264 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005265 []>, EVEX, EVEX_K;
5266
5267 def rrkz : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
5268 (ins KRC:$mask, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005269 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005270 []>, EVEX, EVEX_KZ;
5271
5272 let mayLoad = 1 in {
5273 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005274 (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005275 !strconcat(OpcodeStr,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005276 [(set DstRC:$dst,
5277 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))]>,
5278 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005279
5280 def rmk : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
5281 (ins KRC:$mask, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005282 !strconcat(OpcodeStr,"\t{$src, $dst {${mask}} |$dst {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005283 []>,
5284 EVEX, EVEX_K;
5285
5286 def rmkz : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
5287 (ins KRC:$mask, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005288 !strconcat(OpcodeStr,"\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005289 []>,
5290 EVEX, EVEX_KZ;
5291 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005292}
5293
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005294defm VPMOVZXBDZ: avx512_extend<0x31, "vpmovzxbd", VK16WM, VR512, VR128X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00005295 loadv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005296 EVEX_CD8<8, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005297defm VPMOVZXBQZ: avx512_extend<0x32, "vpmovzxbq", VK8WM, VR512, VR128X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00005298 loadv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005299 EVEX_CD8<8, CD8VO>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005300defm VPMOVZXWDZ: avx512_extend<0x33, "vpmovzxwd", VK16WM, VR512, VR256X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00005301 loadv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005302 EVEX_CD8<16, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005303defm VPMOVZXWQZ: avx512_extend<0x34, "vpmovzxwq", VK8WM, VR512, VR128X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00005304 loadv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005305 EVEX_CD8<16, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005306defm VPMOVZXDQZ: avx512_extend<0x35, "vpmovzxdq", VK8WM, VR512, VR256X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00005307 loadv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005308 EVEX_CD8<32, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005309
5310defm VPMOVSXBDZ: avx512_extend<0x21, "vpmovsxbd", VK16WM, VR512, VR128X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00005311 loadv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005312 EVEX_CD8<8, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005313defm VPMOVSXBQZ: avx512_extend<0x22, "vpmovsxbq", VK8WM, VR512, VR128X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00005314 loadv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005315 EVEX_CD8<8, CD8VO>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005316defm VPMOVSXWDZ: avx512_extend<0x23, "vpmovsxwd", VK16WM, VR512, VR256X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00005317 loadv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005318 EVEX_CD8<16, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005319defm VPMOVSXWQZ: avx512_extend<0x24, "vpmovsxwq", VK8WM, VR512, VR128X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00005320 loadv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005321 EVEX_CD8<16, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005322defm VPMOVSXDQZ: avx512_extend<0x25, "vpmovsxdq", VK8WM, VR512, VR256X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00005323 loadv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005324 EVEX_CD8<32, CD8VH>;
5325
5326//===----------------------------------------------------------------------===//
5327// GATHER - SCATTER Operations
5328
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005329multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5330 X86MemOperand memop, PatFrag GatherNode> {
5331 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb" in
5332 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
5333 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005334 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005335 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005336 [(set _.RC:$dst, _.KRCWM:$mask_wb,
5337 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
5338 vectoraddr:$src2))]>, EVEX, EVEX_K,
5339 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005340}
Cameron McInally45325962014-03-26 13:50:50 +00005341
5342let ExeDomain = SSEPackedDouble in {
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005343defm VGATHERDPDZ : avx512_gather<0x92, "vgatherdpd", v8f64_info, vy64xmem,
5344 mgatherv8i32>, EVEX_V512, VEX_W;
5345defm VGATHERQPDZ : avx512_gather<0x93, "vgatherqpd", v8f64_info, vz64mem,
5346 mgatherv8i64>, EVEX_V512, VEX_W;
Cameron McInally45325962014-03-26 13:50:50 +00005347}
5348
5349let ExeDomain = SSEPackedSingle in {
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005350defm VGATHERDPSZ : avx512_gather<0x92, "vgatherdps", v16f32_info, vz32mem,
5351 mgatherv16i32>, EVEX_V512;
5352defm VGATHERQPSZ : avx512_gather<0x93, "vgatherqps", v8f32x_info, vz64mem,
5353 mgatherv8i64>, EVEX_V512;
Cameron McInally45325962014-03-26 13:50:50 +00005354}
Michael Liao5bf95782014-12-04 05:20:33 +00005355
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005356defm VPGATHERDQZ : avx512_gather<0x90, "vpgatherdq", v8i64_info, vy64xmem,
5357 mgatherv8i32>, EVEX_V512, VEX_W;
5358defm VPGATHERDDZ : avx512_gather<0x90, "vpgatherdd", v16i32_info, vz32mem,
5359 mgatherv16i32>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005360
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005361defm VPGATHERQQZ : avx512_gather<0x91, "vpgatherqq", v8i64_info, vz64mem,
5362 mgatherv8i64>, EVEX_V512, VEX_W;
5363defm VPGATHERQDZ : avx512_gather<0x91, "vpgatherqd", v8i32x_info, vz64mem,
5364 mgatherv8i64>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005365
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005366multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5367 X86MemOperand memop, PatFrag ScatterNode> {
5368
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005369let mayStore = 1, Constraints = "$mask = $mask_wb" in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005370
5371 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
5372 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005373 !strconcat(OpcodeStr,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005374 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
5375 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
5376 _.KRCWM:$mask, vectoraddr:$dst))]>,
5377 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005378}
5379
Cameron McInally45325962014-03-26 13:50:50 +00005380let ExeDomain = SSEPackedDouble in {
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005381defm VSCATTERDPDZ : avx512_scatter<0xA2, "vscatterdpd", v8f64_info, vy64xmem,
5382 mscatterv8i32>, EVEX_V512, VEX_W;
5383defm VSCATTERQPDZ : avx512_scatter<0xA3, "vscatterqpd", v8f64_info, vz64mem,
5384 mscatterv8i64>, EVEX_V512, VEX_W;
Cameron McInally45325962014-03-26 13:50:50 +00005385}
5386
5387let ExeDomain = SSEPackedSingle in {
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005388defm VSCATTERDPSZ : avx512_scatter<0xA2, "vscatterdps", v16f32_info, vz32mem,
5389 mscatterv16i32>, EVEX_V512;
5390defm VSCATTERQPSZ : avx512_scatter<0xA3, "vscatterqps", v8f32x_info, vz64mem,
5391 mscatterv8i64>, EVEX_V512;
Cameron McInally45325962014-03-26 13:50:50 +00005392}
5393
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005394defm VPSCATTERDQZ : avx512_scatter<0xA0, "vpscatterdq", v8i64_info, vy64xmem,
5395 mscatterv8i32>, EVEX_V512, VEX_W;
5396defm VPSCATTERDDZ : avx512_scatter<0xA0, "vpscatterdd", v16i32_info, vz32mem,
5397 mscatterv16i32>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005398
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005399defm VPSCATTERQQZ : avx512_scatter<0xA1, "vpscatterqq", v8i64_info, vz64mem,
5400 mscatterv8i64>, EVEX_V512, VEX_W;
5401defm VPSCATTERQDZ : avx512_scatter<0xA1, "vpscatterqd", v8i32x_info, vz64mem,
5402 mscatterv8i64>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005403
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00005404// prefetch
5405multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
5406 RegisterClass KRC, X86MemOperand memop> {
5407 let Predicates = [HasPFI], hasSideEffects = 1 in
5408 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005409 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00005410 []>, EVEX, EVEX_K;
5411}
5412
5413defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
5414 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
5415
5416defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
5417 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
5418
5419defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
5420 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
5421
5422defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
5423 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00005424
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00005425defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
5426 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
5427
5428defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
5429 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
5430
5431defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
5432 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
5433
5434defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
5435 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
5436
5437defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
5438 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
5439
5440defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
5441 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
5442
5443defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
5444 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
5445
5446defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
5447 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
5448
5449defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
5450 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
5451
5452defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
5453 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
5454
5455defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
5456 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
5457
5458defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
5459 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005460//===----------------------------------------------------------------------===//
5461// VSHUFPS - VSHUFPD Operations
5462
5463multiclass avx512_shufp<RegisterClass RC, X86MemOperand x86memop,
5464 ValueType vt, string OpcodeStr, PatFrag mem_frag,
5465 Domain d> {
5466 def rmi : AVX512PIi8<0xC6, MRMSrcMem, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005467 (ins RC:$src1, x86memop:$src2, u8imm:$src3),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005468 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005469 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005470 [(set RC:$dst, (vt (X86Shufp RC:$src1, (mem_frag addr:$src2),
5471 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00005472 EVEX_4V, Sched<[WriteShuffleLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005473 def rri : AVX512PIi8<0xC6, MRMSrcReg, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005474 (ins RC:$src1, RC:$src2, u8imm:$src3),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005475 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005476 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005477 [(set RC:$dst, (vt (X86Shufp RC:$src1, RC:$src2,
5478 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00005479 EVEX_4V, Sched<[WriteShuffle]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005480}
5481
Craig Topper820d4922015-02-09 04:04:50 +00005482defm VSHUFPSZ : avx512_shufp<VR512, f512mem, v16f32, "vshufps", loadv16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005483 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00005484defm VSHUFPDZ : avx512_shufp<VR512, f512mem, v8f64, "vshufpd", loadv8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00005485 SSEPackedDouble>, PD, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005486
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00005487def : Pat<(v16i32 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
5488 (VSHUFPSZrri VR512:$src1, VR512:$src2, imm:$imm)>;
5489def : Pat<(v16i32 (X86Shufp VR512:$src1,
Craig Topper820d4922015-02-09 04:04:50 +00005490 (loadv16i32 addr:$src2), (i8 imm:$imm))),
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00005491 (VSHUFPSZrmi VR512:$src1, addr:$src2, imm:$imm)>;
5492
5493def : Pat<(v8i64 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
5494 (VSHUFPDZrri VR512:$src1, VR512:$src2, imm:$imm)>;
5495def : Pat<(v8i64 (X86Shufp VR512:$src1,
Craig Topper820d4922015-02-09 04:04:50 +00005496 (loadv8i64 addr:$src2), (i8 imm:$imm))),
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00005497 (VSHUFPDZrmi VR512:$src1, addr:$src2, imm:$imm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005498
Adam Nemet5ed17da2014-08-21 19:50:07 +00005499multiclass avx512_valign<X86VectorVTInfo _> {
Adam Nemet34801422014-10-08 23:25:39 +00005500 defm rri : AVX512_maskable<0x03, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005501 (ins _.RC:$src1, _.RC:$src2, u8imm:$src3),
Adam Nemet5ed17da2014-08-21 19:50:07 +00005502 "valign"##_.Suffix,
Adam Nemet2e2537f2014-08-07 17:53:55 +00005503 "$src3, $src2, $src1", "$src1, $src2, $src3",
Adam Nemet5ed17da2014-08-21 19:50:07 +00005504 (_.VT (X86VAlign _.RC:$src2, _.RC:$src1,
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005505 (i8 imm:$src3)))>,
Adam Nemet2e2537f2014-08-07 17:53:55 +00005506 AVX512AIi8Base, EVEX_4V;
Adam Nemetfd2161b2014-08-05 17:23:04 +00005507
Adam Nemetf92139d2014-08-05 17:22:50 +00005508 // Also match valign of packed floats.
Adam Nemet5ed17da2014-08-21 19:50:07 +00005509 def : Pat<(_.FloatVT (X86VAlign _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
5510 (!cast<Instruction>(NAME##rri) _.RC:$src2, _.RC:$src1, imm:$imm)>;
Adam Nemetf92139d2014-08-05 17:22:50 +00005511
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00005512 let mayLoad = 1 in
Adam Nemet5ed17da2014-08-21 19:50:07 +00005513 def rmi : AVX512AIi8<0x03, MRMSrcMem, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005514 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$src3),
Adam Nemet5ed17da2014-08-21 19:50:07 +00005515 !strconcat("valign"##_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00005516 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet1c752d82014-08-05 17:22:47 +00005517 "$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005518 []>, EVEX_4V;
5519}
Adam Nemet5ed17da2014-08-21 19:50:07 +00005520defm VALIGND : avx512_valign<v16i32_info>, EVEX_V512, EVEX_CD8<32, CD8VF>;
5521defm VALIGNQ : avx512_valign<v8i64_info>, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005522
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005523// Helper fragments to match sext vXi1 to vXiY.
5524def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
5525def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
5526
5527multiclass avx512_vpabs<bits<8> opc, string OpcodeStr, ValueType OpVT,
5528 RegisterClass KRC, RegisterClass RC,
5529 X86MemOperand x86memop, X86MemOperand x86scalar_mop,
5530 string BrdcstStr> {
5531 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005532 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005533 []>, EVEX;
5534 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005535 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005536 []>, EVEX, EVEX_K;
5537 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
5538 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005539 "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005540 []>, EVEX, EVEX_KZ;
5541 let mayLoad = 1 in {
5542 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5543 (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005544 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005545 []>, EVEX;
5546 def rmk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5547 (ins KRC:$mask, x86memop:$src),
5548 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005549 "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005550 []>, EVEX, EVEX_K;
5551 def rmkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5552 (ins KRC:$mask, x86memop:$src),
5553 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005554 "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005555 []>, EVEX, EVEX_KZ;
5556 def rmb : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5557 (ins x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005558 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005559 ", $dst|$dst, ${src}", BrdcstStr, "}"),
5560 []>, EVEX, EVEX_B;
5561 def rmbk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5562 (ins KRC:$mask, x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005563 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005564 ", $dst {${mask}}|$dst {${mask}}, ${src}", BrdcstStr, "}"),
5565 []>, EVEX, EVEX_B, EVEX_K;
5566 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5567 (ins KRC:$mask, x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005568 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005569 ", $dst {${mask}} {z}|$dst {${mask}} {z}, ${src}",
5570 BrdcstStr, "}"),
5571 []>, EVEX, EVEX_B, EVEX_KZ;
5572 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005573}
5574
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005575defm VPABSDZ : avx512_vpabs<0x1E, "vpabsd", v16i32, VK16WM, VR512,
5576 i512mem, i32mem, "{1to16}">, EVEX_V512,
5577 EVEX_CD8<32, CD8VF>;
5578defm VPABSQZ : avx512_vpabs<0x1F, "vpabsq", v8i64, VK8WM, VR512,
5579 i512mem, i64mem, "{1to8}">, EVEX_V512, VEX_W,
5580 EVEX_CD8<64, CD8VF>;
5581
5582def : Pat<(xor
5583 (bc_v16i32 (v16i1sextv16i32)),
5584 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
5585 (VPABSDZrr VR512:$src)>;
5586def : Pat<(xor
5587 (bc_v8i64 (v8i1sextv8i64)),
5588 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
5589 (VPABSQZrr VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005590
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00005591def : Pat<(v16i32 (int_x86_avx512_mask_pabs_d_512 (v16i32 VR512:$src),
5592 (v16i32 immAllZerosV), (i16 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005593 (VPABSDZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00005594def : Pat<(v8i64 (int_x86_avx512_mask_pabs_q_512 (v8i64 VR512:$src),
5595 (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005596 (VPABSQZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00005597
Michael Liao5bf95782014-12-04 05:20:33 +00005598multiclass avx512_conflict<bits<8> opc, string OpcodeStr,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005599 RegisterClass RC, RegisterClass KRC,
5600 X86MemOperand x86memop,
5601 X86MemOperand x86scalar_mop, string BrdcstStr> {
Craig Topper46469aa2015-01-23 06:11:45 +00005602 let hasSideEffects = 0 in {
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005603 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5604 (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005605 !strconcat(OpcodeStr, "\t{$src, ${dst} |${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005606 []>, EVEX;
Craig Topper46469aa2015-01-23 06:11:45 +00005607 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005608 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5609 (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005610 !strconcat(OpcodeStr, "\t{$src, ${dst}|${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005611 []>, EVEX;
Craig Topper46469aa2015-01-23 06:11:45 +00005612 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005613 def rmb : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5614 (ins x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005615 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005616 ", ${dst}|${dst}, ${src}", BrdcstStr, "}"),
5617 []>, EVEX, EVEX_B;
5618 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5619 (ins KRC:$mask, RC:$src),
5620 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005621 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005622 []>, EVEX, EVEX_KZ;
Craig Topper46469aa2015-01-23 06:11:45 +00005623 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005624 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5625 (ins KRC:$mask, x86memop:$src),
5626 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005627 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005628 []>, EVEX, EVEX_KZ;
Craig Topper46469aa2015-01-23 06:11:45 +00005629 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005630 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5631 (ins KRC:$mask, x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005632 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005633 ", ${dst} {${mask}} {z}|${dst} {${mask}} {z}, ${src}",
5634 BrdcstStr, "}"),
5635 []>, EVEX, EVEX_KZ, EVEX_B;
Michael Liao5bf95782014-12-04 05:20:33 +00005636
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005637 let Constraints = "$src1 = $dst" in {
5638 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5639 (ins RC:$src1, KRC:$mask, RC:$src2),
5640 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005641 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005642 []>, EVEX, EVEX_K;
Craig Topper46469aa2015-01-23 06:11:45 +00005643 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005644 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5645 (ins RC:$src1, KRC:$mask, x86memop:$src2),
5646 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005647 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005648 []>, EVEX, EVEX_K;
Craig Topper46469aa2015-01-23 06:11:45 +00005649 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005650 def rmbk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5651 (ins RC:$src1, KRC:$mask, x86scalar_mop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00005652 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005653 ", ${dst} {${mask}}|${dst} {${mask}}, ${src2}", BrdcstStr, "}"),
5654 []>, EVEX, EVEX_K, EVEX_B;
Craig Topper46469aa2015-01-23 06:11:45 +00005655 }
5656 }
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005657}
5658
5659let Predicates = [HasCDI] in {
5660defm VPCONFLICTD : avx512_conflict<0xC4, "vpconflictd", VR512, VK16WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005661 i512mem, i32mem, "{1to16}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005662 EVEX_V512, EVEX_CD8<32, CD8VF>;
5663
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005664
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005665defm VPCONFLICTQ : avx512_conflict<0xC4, "vpconflictq", VR512, VK8WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005666 i512mem, i64mem, "{1to8}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005667 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005668
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005669}
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005670
5671def : Pat<(int_x86_avx512_mask_conflict_d_512 VR512:$src2, VR512:$src1,
5672 GR16:$mask),
5673 (VPCONFLICTDrrk VR512:$src1,
5674 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
5675
5676def : Pat<(int_x86_avx512_mask_conflict_q_512 VR512:$src2, VR512:$src1,
5677 GR8:$mask),
5678 (VPCONFLICTQrrk VR512:$src1,
5679 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00005680
Cameron McInally5d1b7b92014-06-11 12:54:45 +00005681let Predicates = [HasCDI] in {
5682defm VPLZCNTD : avx512_conflict<0x44, "vplzcntd", VR512, VK16WM,
5683 i512mem, i32mem, "{1to16}">,
5684 EVEX_V512, EVEX_CD8<32, CD8VF>;
5685
5686
5687defm VPLZCNTQ : avx512_conflict<0x44, "vplzcntq", VR512, VK8WM,
5688 i512mem, i64mem, "{1to8}">,
5689 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
5690
5691}
5692
5693def : Pat<(int_x86_avx512_mask_lzcnt_d_512 VR512:$src2, VR512:$src1,
5694 GR16:$mask),
5695 (VPLZCNTDrrk VR512:$src1,
5696 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
5697
5698def : Pat<(int_x86_avx512_mask_lzcnt_q_512 VR512:$src2, VR512:$src1,
5699 GR8:$mask),
5700 (VPLZCNTQrrk VR512:$src1,
5701 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
5702
Craig Topper820d4922015-02-09 04:04:50 +00005703def : Pat<(v16i32 (ctlz (loadv16i32 addr:$src))),
Cameron McInally0d0489c2014-06-16 14:12:28 +00005704 (VPLZCNTDrm addr:$src)>;
5705def : Pat<(v16i32 (ctlz (v16i32 VR512:$src))),
5706 (VPLZCNTDrr VR512:$src)>;
Craig Topper820d4922015-02-09 04:04:50 +00005707def : Pat<(v8i64 (ctlz (loadv8i64 addr:$src))),
Cameron McInally0d0489c2014-06-16 14:12:28 +00005708 (VPLZCNTQrm addr:$src)>;
5709def : Pat<(v8i64 (ctlz (v8i64 VR512:$src))),
5710 (VPLZCNTQrr VR512:$src)>;
5711
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00005712def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
5713def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
5714def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00005715
5716def : Pat<(store VK1:$src, addr:$dst),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00005717 (MOV8mr addr:$dst,
5718 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
5719 sub_8bit))>, Requires<[HasAVX512, NoDQI]>;
5720
5721def : Pat<(store VK8:$src, addr:$dst),
5722 (MOV8mr addr:$dst,
5723 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
5724 sub_8bit))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00005725
5726def truncstorei1 : PatFrag<(ops node:$val, node:$ptr),
5727 (truncstore node:$val, node:$ptr), [{
5728 return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i1;
5729}]>;
5730
5731def : Pat<(truncstorei1 GR8:$src, addr:$dst),
5732 (MOV8mr addr:$dst, GR8:$src)>;
5733
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005734multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00005735def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005736 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005737 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
5738}
Michael Liao5bf95782014-12-04 05:20:33 +00005739
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005740multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
5741 string OpcodeStr, Predicate prd> {
5742let Predicates = [prd] in
5743 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
5744
5745 let Predicates = [prd, HasVLX] in {
5746 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
5747 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
5748 }
5749}
5750
5751multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
5752 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
5753 HasBWI>;
5754 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
5755 HasBWI>, VEX_W;
5756 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
5757 HasDQI>;
5758 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
5759 HasDQI>, VEX_W;
5760}
Michael Liao5bf95782014-12-04 05:20:33 +00005761
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005762defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00005763
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00005764multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
5765def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
5766 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
5767 [(set _.KRC:$dst, (trunc (_.VT _.RC:$src)))]>, EVEX;
5768}
5769
5770multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
5771 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
5772let Predicates = [prd] in
5773 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
5774 EVEX_V512;
5775
5776 let Predicates = [prd, HasVLX] in {
5777 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
5778 EVEX_V256;
5779 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
5780 EVEX_V128;
5781 }
5782}
5783
5784defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
5785 avx512vl_i8_info, HasBWI>;
5786defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
5787 avx512vl_i16_info, HasBWI>, VEX_W;
5788defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
5789 avx512vl_i32_info, HasDQI>;
5790defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
5791 avx512vl_i64_info, HasDQI>, VEX_W;
5792
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00005793//===----------------------------------------------------------------------===//
5794// AVX-512 - COMPRESS and EXPAND
5795//
5796multiclass compress_by_vec_width<bits<8> opc, X86VectorVTInfo _,
5797 string OpcodeStr> {
5798 def rrkz : AVX5128I<opc, MRMDestReg, (outs _.RC:$dst),
5799 (ins _.KRCWM:$mask, _.RC:$src),
5800 OpcodeStr # "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
5801 [(set _.RC:$dst, (_.VT (X86compress _.KRCWM:$mask, _.RC:$src,
5802 _.ImmAllZerosV)))]>, EVEX_KZ;
5803
5804 let Constraints = "$src0 = $dst" in
5805 def rrk : AVX5128I<opc, MRMDestReg, (outs _.RC:$dst),
5806 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src),
5807 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5808 [(set _.RC:$dst, (_.VT (X86compress _.KRCWM:$mask, _.RC:$src,
5809 _.RC:$src0)))]>, EVEX_K;
5810
5811 let mayStore = 1 in {
5812 def mrk : AVX5128I<opc, MRMDestMem, (outs),
5813 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
5814 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5815 [(store (_.VT (X86compress _.KRCWM:$mask, _.RC:$src, undef)),
5816 addr:$dst)]>,
5817 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
5818 }
5819}
5820
5821multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
5822 AVX512VLVectorVTInfo VTInfo> {
5823 defm Z : compress_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
5824
5825 let Predicates = [HasVLX] in {
5826 defm Z256 : compress_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
5827 defm Z128 : compress_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
5828 }
5829}
5830
5831defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
5832 EVEX;
5833defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
5834 EVEX, VEX_W;
5835defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
5836 EVEX;
5837defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
5838 EVEX, VEX_W;
5839
Elena Demikhovsky72860c32014-12-15 10:03:52 +00005840// expand
5841multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
5842 string OpcodeStr> {
5843 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
5844 (ins _.KRCWM:$mask, _.RC:$src),
5845 OpcodeStr # "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
5846 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask, (_.VT _.RC:$src),
5847 _.ImmAllZerosV)))]>, EVEX_KZ;
5848
5849 let Constraints = "$src0 = $dst" in
5850 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
5851 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src),
5852 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5853 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask,
5854 (_.VT _.RC:$src), _.RC:$src0)))]>, EVEX_K;
5855
5856 let mayLoad = 1, Constraints = "$src0 = $dst" in
5857 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
5858 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src),
5859 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5860 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask,
5861 (_.VT (bitconvert
5862 (_.LdFrag addr:$src))),
5863 _.RC:$src0)))]>,
5864 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
5865
5866 let mayLoad = 1 in
5867 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
5868 (ins _.KRCWM:$mask, _.MemOp:$src),
5869 OpcodeStr # "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
5870 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask,
5871 (_.VT (bitconvert (_.LdFrag addr:$src))),
5872 _.ImmAllZerosV)))]>,
5873 EVEX_KZ, EVEX_CD8<_.EltSize, CD8VT1>;
5874
5875}
5876
5877multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
5878 AVX512VLVectorVTInfo VTInfo> {
5879 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
5880
5881 let Predicates = [HasVLX] in {
5882 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
5883 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
5884 }
5885}
5886
5887defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
5888 EVEX;
5889defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
5890 EVEX, VEX_W;
5891defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
5892 EVEX;
5893defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
5894 EVEX, VEX_W;