blob: a080a4e6042f61f68be69f7d2b49a77b3b2b228a [file] [log] [blame]
Jim Grosbach2cee75a2010-10-08 17:28:40 +00001//===-- ARM/ARMCodeEmitter.cpp - Convert ARM code to machine code ---------===//
Evan Cheng148b6a42007-07-05 21:15:40 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng148b6a42007-07-05 21:15:40 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the pass that transforms the ARM machine instructions into
11// relocatable machine code.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng0f282432008-10-29 23:55:43 +000015#define DEBUG_TYPE "jit"
Evan Cheng7602e112008-09-02 06:52:38 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng0f282432008-10-29 23:55:43 +000018#include "ARMConstantPoolValue.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000019#include "ARMInstrInfo.h"
Evan Cheng7602e112008-09-02 06:52:38 +000020#include "ARMRelocations.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000021#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
Jim Grosbachbc6d8762008-10-28 18:25:49 +000023#include "llvm/Constants.h"
24#include "llvm/DerivedTypes.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000025#include "llvm/Function.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000026#include "llvm/PassManager.h"
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000027#include "llvm/CodeGen/JITCodeEmitter.h"
Evan Cheng057d0c32008-09-18 07:28:19 +000028#include "llvm/CodeGen/MachineConstantPool.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
30#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000031#include "llvm/CodeGen/MachineJumpTableInfo.h"
Daniel Dunbar003de662009-09-21 05:58:35 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000033#include "llvm/CodeGen/Passes.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000034#include "llvm/ADT/Statistic.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000035#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000038#ifndef NDEBUG
39#include <iomanip>
40#endif
Evan Cheng148b6a42007-07-05 21:15:40 +000041using namespace llvm;
42
43STATISTIC(NumEmitted, "Number of machine instructions emitted");
44
45namespace {
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000046
Chris Lattner33fabd72010-02-02 21:48:51 +000047 class ARMCodeEmitter : public MachineFunctionPass {
Evan Cheng057d0c32008-09-18 07:28:19 +000048 ARMJITInfo *JTI;
49 const ARMInstrInfo *II;
50 const TargetData *TD;
Evan Cheng08669742009-09-10 01:23:53 +000051 const ARMSubtarget *Subtarget;
Evan Cheng057d0c32008-09-18 07:28:19 +000052 TargetMachine &TM;
Chris Lattner33fabd72010-02-02 21:48:51 +000053 JITCodeEmitter &MCE;
Chris Lattner16112732010-03-14 01:41:15 +000054 MachineModuleInfo *MMI;
Evan Cheng938b9d82008-10-31 19:55:13 +000055 const std::vector<MachineConstantPoolEntry> *MCPEs;
Evan Cheng4df60f52008-11-07 09:06:08 +000056 const std::vector<MachineJumpTableEntry> *MJTEs;
57 bool IsPIC;
Bob Wilson62d24a42010-06-28 22:23:17 +000058 bool IsThumb;
Bob Wilson87949d42010-03-17 21:16:45 +000059
Daniel Dunbar003de662009-09-21 05:58:35 +000060 void getAnalysisUsage(AnalysisUsage &AU) const {
61 AU.addRequired<MachineModuleInfo>();
62 MachineFunctionPass::getAnalysisUsage(AU);
63 }
Bob Wilson87949d42010-03-17 21:16:45 +000064
Evan Cheng148b6a42007-07-05 21:15:40 +000065 static char ID;
Chris Lattner33fabd72010-02-02 21:48:51 +000066 public:
67 ARMCodeEmitter(TargetMachine &tm, JITCodeEmitter &mce)
Owen Anderson90c579d2010-08-06 18:33:48 +000068 : MachineFunctionPass(ID), JTI(0),
Dan Gohman3fb150a2010-04-17 17:42:52 +000069 II((const ARMInstrInfo *)tm.getInstrInfo()),
Chris Lattner33fabd72010-02-02 21:48:51 +000070 TD(tm.getTargetData()), TM(tm),
Bob Wilson62d24a42010-06-28 22:23:17 +000071 MCE(mce), MCPEs(0), MJTEs(0),
72 IsPIC(TM.getRelocationModel() == Reloc::PIC_), IsThumb(false) {}
Bob Wilson87949d42010-03-17 21:16:45 +000073
Chris Lattner33fabd72010-02-02 21:48:51 +000074 /// getBinaryCodeForInstr - This function, generated by the
75 /// CodeEmitterGenerator using TableGen, produces the binary encoding for
76 /// machine instructions.
Jim Grosbachbade37b2010-10-08 00:21:28 +000077 unsigned getBinaryCodeForInstr(const MachineInstr &MI) const;
Evan Cheng148b6a42007-07-05 21:15:40 +000078
79 bool runOnMachineFunction(MachineFunction &MF);
80
81 virtual const char *getPassName() const {
82 return "ARM Machine Code Emitter";
83 }
84
85 void emitInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +000086
87 private:
Evan Cheng057d0c32008-09-18 07:28:19 +000088
Evan Cheng83b5cf02008-11-05 23:22:34 +000089 void emitWordLE(unsigned Binary);
Evan Chengcb5201f2008-11-11 22:19:31 +000090 void emitDWordLE(uint64_t Binary);
Evan Cheng057d0c32008-09-18 07:28:19 +000091 void emitConstPoolInstruction(const MachineInstr &MI);
Zonr Changf86399b2010-05-25 08:42:45 +000092 void emitMOVi32immInstruction(const MachineInstr &MI);
Evan Cheng90922132008-11-06 02:25:39 +000093 void emitMOVi2piecesInstruction(const MachineInstr &MI);
Evan Cheng4df60f52008-11-07 09:06:08 +000094 void emitLEApcrelJTInstruction(const MachineInstr &MI);
Evan Chenga9562552008-11-14 20:09:11 +000095 void emitPseudoMoveInstruction(const MachineInstr &MI);
Evan Cheng83b5cf02008-11-05 23:22:34 +000096 void addPCLabel(unsigned LabelID);
Evan Cheng057d0c32008-09-18 07:28:19 +000097 void emitPseudoInstruction(const MachineInstr &MI);
Evan Cheng5f1db7b2008-09-12 22:01:15 +000098 unsigned getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +000099 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000100 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000101 unsigned OpIdx);
102
Evan Cheng90922132008-11-06 02:25:39 +0000103 unsigned getMachineSoImmOpValue(unsigned SoImm);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000104 unsigned getAddrModeSBit(const MachineInstr &MI,
105 const TargetInstrDesc &TID) const;
Evan Cheng49a9f292008-09-12 22:45:55 +0000106
Evan Cheng83b5cf02008-11-05 23:22:34 +0000107 void emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000108 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000109 unsigned ImplicitRn = 0);
Evan Cheng7602e112008-09-02 06:52:38 +0000110
Evan Cheng83b5cf02008-11-05 23:22:34 +0000111 void emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000112 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000113 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000114
Evan Cheng83b5cf02008-11-05 23:22:34 +0000115 void emitMiscLoadStoreInstruction(const MachineInstr &MI,
116 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000117
118 void emitLoadStoreMultipleInstruction(const MachineInstr &MI);
119
Evan Chengfbc9d412008-11-06 01:21:28 +0000120 void emitMulFrmInstruction(const MachineInstr &MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000121
Evan Cheng97f48c32008-11-06 22:15:19 +0000122 void emitExtendInstruction(const MachineInstr &MI);
123
Evan Cheng8b59db32008-11-07 01:41:35 +0000124 void emitMiscArithInstruction(const MachineInstr &MI);
125
Bob Wilson9a1c1892010-08-11 00:01:18 +0000126 void emitSaturateInstruction(const MachineInstr &MI);
127
Evan Chengedda31c2008-11-05 18:35:52 +0000128 void emitBranchInstruction(const MachineInstr &MI);
129
Evan Cheng437c1732008-11-07 22:30:53 +0000130 void emitInlineJumpTable(unsigned JTIndex);
Evan Cheng4df60f52008-11-07 09:06:08 +0000131
Evan Chengedda31c2008-11-05 18:35:52 +0000132 void emitMiscBranchInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +0000133
Evan Cheng96581d32008-11-11 02:11:05 +0000134 void emitVFPArithInstruction(const MachineInstr &MI);
135
Evan Cheng78be83d2008-11-11 19:40:26 +0000136 void emitVFPConversionInstruction(const MachineInstr &MI);
137
Evan Chengcd8e66a2008-11-11 21:48:44 +0000138 void emitVFPLoadStoreInstruction(const MachineInstr &MI);
139
140 void emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI);
141
Bob Wilsond5a563d2010-06-29 17:34:07 +0000142 void emitNEONLaneInstruction(const MachineInstr &MI);
Bob Wilson21773e72010-06-29 20:13:29 +0000143 void emitNEONDupInstruction(const MachineInstr &MI);
Bob Wilson583a2a02010-06-25 21:17:19 +0000144 void emitNEON1RegModImmInstruction(const MachineInstr &MI);
145 void emitNEON2RegInstruction(const MachineInstr &MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +0000146 void emitNEON3RegInstruction(const MachineInstr &MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000147
Evan Cheng7602e112008-09-02 06:52:38 +0000148 /// getMachineOpValue - Return binary encoding of operand. If the machine
149 /// operand requires relocation, record the relocation and return zero.
Jim Grosbach3e094132010-10-08 17:45:54 +0000150 unsigned getMachineOpValue(const MachineInstr &MI,
151 const MachineOperand &MO) const;
152 unsigned getMachineOpValue(const MachineInstr &MI, unsigned OpIdx) const {
Evan Cheng7602e112008-09-02 06:52:38 +0000153 return getMachineOpValue(MI, MI.getOperand(OpIdx));
154 }
Evan Cheng7602e112008-09-02 06:52:38 +0000155
Jim Grosbach08bd5492010-10-12 23:00:24 +0000156 // FIXME: The legacy JIT ARMCodeEmitter doesn't rely on the the
157 // TableGen'erated getBinaryCodeForInstr() function to encode any
158 // operand values, instead querying getMachineOpValue() directly for
159 // each operand it needs to encode. Thus, any of the new encoder
160 // helper functions can simply return 0 as the values the return
161 // are already handled elsewhere. They are placeholders to allow this
162 // encoder to continue to function until the MC encoder is sufficiently
163 // far along that this one can be eliminated entirely.
Owen Andersonc7139a62010-11-11 19:07:48 +0000164 unsigned NEONThumb2DataIPostEncoder(const MachineInstr &MI, unsigned Val)
165 const { return 0; }
Owen Anderson57dac882010-11-11 21:36:43 +0000166 unsigned NEONThumb2LoadStorePostEncoder(const MachineInstr &MI,unsigned Val)
167 const { return 0; }
Owen Anderson8f143912010-11-11 23:12:55 +0000168 unsigned NEONThumb2DupPostEncoder(const MachineInstr &MI,unsigned Val)
169 const { return 0; }
Bill Wendlingcf590262010-12-01 21:54:50 +0000170 unsigned VFPThumb2PostEncoder(const MachineInstr&MI, unsigned Val)
171 const { return 0; }
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000172 unsigned getAdrLabelOpValue(const MachineInstr &MI, unsigned Op)
173 const { return 0; }
Jim Grosbach662a8162010-12-06 23:57:07 +0000174 unsigned getThumbBLTargetOpValue(const MachineInstr &MI, unsigned Op)
175 const { return 0; }
Bill Wendling09aa3f02010-12-09 00:39:08 +0000176 unsigned getThumbBLXTargetOpValue(const MachineInstr &MI, unsigned Op)
177 const { return 0; }
Jim Grosbach01086452010-12-10 17:13:40 +0000178 unsigned getThumbBCCTargetOpValue(const MachineInstr &MI, unsigned Op)
179 const { return 0; }
Jim Grosbach027d6e82010-12-09 19:04:53 +0000180 unsigned getThumbCBTargetOpValue(const MachineInstr &MI, unsigned Op)
Bill Wendlingdff2f712010-12-08 23:01:43 +0000181 const { return 0; }
Jim Grosbachc466b932010-11-11 18:04:49 +0000182 unsigned getBranchTargetOpValue(const MachineInstr &MI, unsigned Op)
183 const { return 0; }
Jim Grosbach08bd5492010-10-12 23:00:24 +0000184 unsigned getCCOutOpValue(const MachineInstr &MI, unsigned Op)
185 const { return 0; }
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000186 unsigned getSOImmOpValue(const MachineInstr &MI, unsigned Op)
187 const { return 0; }
Owen Anderson5de6d842010-11-12 21:12:40 +0000188 unsigned getT2SOImmOpValue(const MachineInstr &MI, unsigned Op)
189 const { return 0; }
Jim Grosbachef324d72010-10-12 23:53:58 +0000190 unsigned getSORegOpValue(const MachineInstr &MI, unsigned Op)
191 const { return 0; }
Owen Anderson75579f72010-11-29 22:44:32 +0000192 unsigned getT2AddrModeImm12OpValue(const MachineInstr &MI, unsigned Op)
193 const { return 0; }
194 unsigned getT2AddrModeImm8OpValue(const MachineInstr &MI, unsigned Op)
195 const { return 0; }
Owen Anderson9d63d902010-12-01 19:18:46 +0000196 unsigned getT2AddrModeImm8s4OpValue(const MachineInstr &MI, unsigned Op)
197 const { return 0; }
Owen Anderson6af50f72010-11-30 00:14:31 +0000198 unsigned getT2AddrModeImm8OffsetOpValue(const MachineInstr &MI, unsigned Op)
199 const { return 0; }
Owen Anderson0e1bcdf2010-11-30 19:19:31 +0000200 unsigned getT2AddrModeImm12OffsetOpValue(const MachineInstr &MI,unsigned Op)
201 const { return 0; }
Owen Anderson75579f72010-11-29 22:44:32 +0000202 unsigned getT2AddrModeSORegOpValue(const MachineInstr &MI, unsigned Op)
203 const { return 0; }
Owen Anderson5de6d842010-11-12 21:12:40 +0000204 unsigned getT2SORegOpValue(const MachineInstr &MI, unsigned Op)
205 const { return 0; }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000206 unsigned getRotImmOpValue(const MachineInstr &MI, unsigned Op)
207 const { return 0; }
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000208 unsigned getImmMinusOneOpValue(const MachineInstr &MI, unsigned Op)
209 const { return 0; }
Owen Andersona2b50b32010-11-02 22:28:01 +0000210 unsigned getAddrMode6AddressOpValue(const MachineInstr &MI, unsigned Op)
Owen Andersond9aa7d32010-11-02 00:05:05 +0000211 const { return 0; }
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000212 unsigned getAddrMode6DupAddressOpValue(const MachineInstr &MI, unsigned Op)
213 const { return 0; }
Owen Andersona2b50b32010-11-02 22:28:01 +0000214 unsigned getAddrMode6OffsetOpValue(const MachineInstr &MI, unsigned Op)
Owen Andersoncf667be2010-11-02 01:24:55 +0000215 const { return 0; }
Jim Grosbach3fea191052010-10-21 22:03:21 +0000216 unsigned getBitfieldInvertedMaskOpValue(const MachineInstr &MI,
217 unsigned Op) const { return 0; }
Jim Grosbach5d5eb9e2010-11-10 23:38:36 +0000218 uint32_t getLdStmModeOpValue(const MachineInstr &MI, unsigned OpIdx)
219 const {return 0; }
Jim Grosbach54fea632010-11-09 17:20:53 +0000220 uint32_t getLdStSORegOpValue(const MachineInstr &MI, unsigned OpIdx)
221 const { return 0; }
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000222
223 unsigned getAddrModeImm12OpValue(const MachineInstr &MI, unsigned Op)
224 const {
225 // {17-13} = reg
226 // {12} = (U)nsigned (add == '1', sub == '0')
227 // {11-0} = imm12
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000228 const MachineOperand &MO = MI.getOperand(Op);
229 const MachineOperand &MO1 = MI.getOperand(Op + 1);
230 if (!MO.isReg()) {
231 emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_cp_entry);
232 return 0;
Jim Grosbachf31430f2010-10-27 19:55:59 +0000233 }
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000234 unsigned Reg = getARMRegisterNumbering(MO.getReg());
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000235 int32_t Imm12 = MO1.getImm();
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000236 uint32_t Binary;
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000237 Binary = Imm12 & 0xfff;
238 if (Imm12 >= 0)
239 Binary |= (1 << 12);
240 Binary |= (Reg << 13);
241 return Binary;
242 }
Jason W Kim837caa92010-11-18 23:37:15 +0000243
244 unsigned getMovtImmOpValue(const MachineInstr &MI, unsigned Op) const {
245 return 0;
246 }
247
Jim Grosbach99f53d12010-11-15 20:47:07 +0000248 uint32_t getAddrMode2OpValue(const MachineInstr &MI, unsigned OpIdx)
249 const { return 0;}
250 uint32_t getAddrMode2OffsetOpValue(const MachineInstr &MI, unsigned OpIdx)
251 const { return 0;}
Jim Grosbach7eab97f2010-11-11 16:55:29 +0000252 uint32_t getAddrMode3OffsetOpValue(const MachineInstr &MI, unsigned OpIdx)
253 const { return 0;}
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000254 uint32_t getAddrMode3OpValue(const MachineInstr &MI, unsigned Op)
255 const { return 0; }
Jim Grosbachd967cd02010-12-07 21:50:47 +0000256 uint32_t getAddrModeThumbSPOpValue(const MachineInstr &MI, unsigned Op)
257 const { return 0; }
Bill Wendling272df512010-12-09 21:49:07 +0000258 uint32_t getAddrModeSOpValue(const MachineInstr &MI, unsigned Op)
Bill Wendling1fd374e2010-11-30 22:57:21 +0000259 const { return 0; }
Bill Wendlingb8958b02010-12-08 01:57:09 +0000260 uint32_t getAddrModePCOpValue(const MachineInstr &MI, unsigned Op)
261 const { return 0; }
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000262 uint32_t getAddrMode5OpValue(const MachineInstr &MI, unsigned Op) const {
Bill Wendling20272a72010-11-20 00:26:37 +0000263 // {17-13} = reg
264 // {12} = (U)nsigned (add == '1', sub == '0')
265 // {11-0} = imm12
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000266 const MachineOperand &MO = MI.getOperand(Op);
267 const MachineOperand &MO1 = MI.getOperand(Op + 1);
268 if (!MO.isReg()) {
269 emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_cp_entry);
270 return 0;
271 }
272 unsigned Reg = getARMRegisterNumbering(MO.getReg());
Bill Wendling20272a72010-11-20 00:26:37 +0000273 int32_t Imm12 = MO1.getImm();
274
275 // Special value for #-0
276 if (Imm12 == INT32_MIN)
277 Imm12 = 0;
278
279 // Immediate is always encoded as positive. The 'U' bit controls add vs
280 // sub.
281 bool isAdd = true;
282 if (Imm12 < 0) {
283 Imm12 = -Imm12;
284 isAdd = false;
285 }
286
287 uint32_t Binary = Imm12 & 0xfff;
288 if (isAdd)
289 Binary |= (1 << 12);
290 Binary |= (Reg << 13);
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000291 return Binary;
292 }
Jim Grosbachc4bc2112010-10-29 23:21:57 +0000293 unsigned getNEONVcvtImm32OpValue(const MachineInstr &MI, unsigned Op)
294 const { return 0; }
Jim Grosbach08bd5492010-10-12 23:00:24 +0000295
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000296 unsigned getRegisterListOpValue(const MachineInstr &MI, unsigned Op)
297 const { return 0; }
298
Shih-wei Liao5170b712010-05-26 00:02:28 +0000299 /// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Jim Grosbach18f30e62010-06-02 21:53:11 +0000300 /// machine operand requires relocation, record the relocation and return
301 /// zero.
Shih-wei Liao5170b712010-05-26 00:02:28 +0000302 unsigned getMovi32Value(const MachineInstr &MI,const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000303 unsigned Reloc);
Zonr Changf86399b2010-05-25 08:42:45 +0000304
Evan Cheng83b5cf02008-11-05 23:22:34 +0000305 /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000306 ///
Evan Cheng83b5cf02008-11-05 23:22:34 +0000307 unsigned getShiftOp(unsigned Imm) const ;
Evan Cheng7602e112008-09-02 06:52:38 +0000308
309 /// Routines that handle operands which add machine relocations which are
Evan Cheng437c1732008-11-07 22:30:53 +0000310 /// fixed up by the relocation stage.
Dan Gohman46510a72010-04-15 01:51:59 +0000311 void emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Jeffrey Yasskin2d274412009-11-07 08:51:52 +0000312 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000313 intptr_t ACPV = 0) const;
314 void emitExternalSymbolAddress(const char *ES, unsigned Reloc) const;
315 void emitConstPoolAddress(unsigned CPI, unsigned Reloc) const;
316 void emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const;
Evan Cheng437c1732008-11-07 22:30:53 +0000317 void emitMachineBasicBlock(MachineBasicBlock *BB, unsigned Reloc,
Jim Grosbach3e094132010-10-08 17:45:54 +0000318 intptr_t JTBase = 0) const;
Evan Cheng148b6a42007-07-05 21:15:40 +0000319 };
Evan Cheng148b6a42007-07-05 21:15:40 +0000320}
321
Chris Lattner33fabd72010-02-02 21:48:51 +0000322char ARMCodeEmitter::ID = 0;
323
Bob Wilson87949d42010-03-17 21:16:45 +0000324/// createARMJITCodeEmitterPass - Return a pass that emits the collected ARM
Chris Lattnere0faa542010-02-02 21:38:59 +0000325/// code to the specified MCE object.
Bruno Cardoso Lopesac57e6e2009-07-06 05:09:34 +0000326FunctionPass *llvm::createARMJITCodeEmitterPass(ARMBaseTargetMachine &TM,
327 JITCodeEmitter &JCE) {
Chris Lattner33fabd72010-02-02 21:48:51 +0000328 return new ARMCodeEmitter(TM, JCE);
Evan Cheng148b6a42007-07-05 21:15:40 +0000329}
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000330
Chris Lattner33fabd72010-02-02 21:48:51 +0000331bool ARMCodeEmitter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng148b6a42007-07-05 21:15:40 +0000332 assert((MF.getTarget().getRelocationModel() != Reloc::Default ||
333 MF.getTarget().getRelocationModel() != Reloc::Static) &&
334 "JIT relocation model must be set to static or default!");
Dan Gohman3fb150a2010-04-17 17:42:52 +0000335 JTI = ((ARMTargetMachine &)MF.getTarget()).getJITInfo();
336 II = ((const ARMTargetMachine &)MF.getTarget()).getInstrInfo();
337 TD = ((const ARMTargetMachine &)MF.getTarget()).getTargetData();
Evan Cheng08669742009-09-10 01:23:53 +0000338 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng938b9d82008-10-31 19:55:13 +0000339 MCPEs = &MF.getConstantPool()->getConstants();
Chris Lattnerb1e80392010-01-25 23:22:00 +0000340 MJTEs = 0;
341 if (MF.getJumpTableInfo()) MJTEs = &MF.getJumpTableInfo()->getJumpTables();
Evan Cheng4df60f52008-11-07 09:06:08 +0000342 IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Bob Wilson62d24a42010-06-28 22:23:17 +0000343 IsThumb = MF.getInfo<ARMFunctionInfo>()->isThumbFunction();
Evan Cheng3cc82232008-11-08 07:38:22 +0000344 JTI->Initialize(MF, IsPIC);
Chris Lattner16112732010-03-14 01:41:15 +0000345 MMI = &getAnalysis<MachineModuleInfo>();
346 MCE.setModuleInfo(MMI);
Evan Cheng148b6a42007-07-05 21:15:40 +0000347
348 do {
Jim Grosbach764ab522009-08-11 15:33:49 +0000349 DEBUG(errs() << "JITTing function '"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000350 << MF.getFunction()->getName() << "'\n");
Evan Cheng148b6a42007-07-05 21:15:40 +0000351 MCE.startFunction(MF);
Jim Grosbach764ab522009-08-11 15:33:49 +0000352 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
Evan Cheng148b6a42007-07-05 21:15:40 +0000353 MBB != E; ++MBB) {
354 MCE.StartMachineBasicBlock(MBB);
355 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
356 I != E; ++I)
357 emitInstruction(*I);
358 }
359 } while (MCE.finishFunction(MF));
360
361 return false;
362}
363
Evan Cheng83b5cf02008-11-05 23:22:34 +0000364/// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000365///
Chris Lattner33fabd72010-02-02 21:48:51 +0000366unsigned ARMCodeEmitter::getShiftOp(unsigned Imm) const {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000367 switch (ARM_AM::getAM2ShiftOpc(Imm)) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000368 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng7602e112008-09-02 06:52:38 +0000369 case ARM_AM::asr: return 2;
370 case ARM_AM::lsl: return 0;
371 case ARM_AM::lsr: return 1;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000372 case ARM_AM::ror:
Evan Cheng7602e112008-09-02 06:52:38 +0000373 case ARM_AM::rrx: return 3;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000374 }
Evan Cheng7602e112008-09-02 06:52:38 +0000375 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000376}
377
Shih-wei Liao5170b712010-05-26 00:02:28 +0000378/// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Zonr Changf86399b2010-05-25 08:42:45 +0000379/// machine operand requires relocation, record the relocation and return zero.
380unsigned ARMCodeEmitter::getMovi32Value(const MachineInstr &MI,
Shih-wei Liao5170b712010-05-26 00:02:28 +0000381 const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000382 unsigned Reloc) {
Shih-wei Liao5170b712010-05-26 00:02:28 +0000383 assert(((Reloc == ARM::reloc_arm_movt) || (Reloc == ARM::reloc_arm_movw))
Zonr Changf86399b2010-05-25 08:42:45 +0000384 && "Relocation to this function should be for movt or movw");
385
386 if (MO.isImm())
387 return static_cast<unsigned>(MO.getImm());
388 else if (MO.isGlobal())
389 emitGlobalAddress(MO.getGlobal(), Reloc, true, false);
390 else if (MO.isSymbol())
391 emitExternalSymbolAddress(MO.getSymbolName(), Reloc);
392 else if (MO.isMBB())
393 emitMachineBasicBlock(MO.getMBB(), Reloc);
394 else {
395#ifndef NDEBUG
396 errs() << MO;
397#endif
398 llvm_unreachable("Unsupported operand type for movw/movt");
399 }
400 return 0;
401}
402
Evan Cheng7602e112008-09-02 06:52:38 +0000403/// getMachineOpValue - Return binary encoding of operand. If the machine
404/// operand requires relocation, record the relocation and return zero.
Chris Lattner33fabd72010-02-02 21:48:51 +0000405unsigned ARMCodeEmitter::getMachineOpValue(const MachineInstr &MI,
Jim Grosbach3e094132010-10-08 17:45:54 +0000406 const MachineOperand &MO) const {
Dan Gohmand735b802008-10-03 15:45:36 +0000407 if (MO.isReg())
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000408 return getARMRegisterNumbering(MO.getReg());
Dan Gohmand735b802008-10-03 15:45:36 +0000409 else if (MO.isImm())
Evan Cheng7602e112008-09-02 06:52:38 +0000410 return static_cast<unsigned>(MO.getImm());
Dan Gohmand735b802008-10-03 15:45:36 +0000411 else if (MO.isGlobal())
Evan Cheng08669742009-09-10 01:23:53 +0000412 emitGlobalAddress(MO.getGlobal(), ARM::reloc_arm_branch, true, false);
Dan Gohmand735b802008-10-03 15:45:36 +0000413 else if (MO.isSymbol())
Evan Cheng10332512008-11-08 07:22:33 +0000414 emitExternalSymbolAddress(MO.getSymbolName(), ARM::reloc_arm_branch);
Evan Cheng580c0df2008-11-12 01:02:24 +0000415 else if (MO.isCPI()) {
416 const TargetInstrDesc &TID = MI.getDesc();
417 // For VFP load, the immediate offset is multiplied by 4.
418 unsigned Reloc = ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPLdStFrm)
419 ? ARM::reloc_arm_vfp_cp_entry : ARM::reloc_arm_cp_entry;
420 emitConstPoolAddress(MO.getIndex(), Reloc);
421 } else if (MO.isJTI())
Chris Lattner8aa797a2007-12-30 23:10:15 +0000422 emitJumpTableAddress(MO.getIndex(), ARM::reloc_arm_relative);
Dan Gohmand735b802008-10-03 15:45:36 +0000423 else if (MO.isMBB())
Evan Cheng4df60f52008-11-07 09:06:08 +0000424 emitMachineBasicBlock(MO.getMBB(), ARM::reloc_arm_branch);
Jim Grosbach817c1a62010-11-19 00:27:09 +0000425 else
426 llvm_unreachable("Unable to encode MachineOperand!");
Evan Cheng7602e112008-09-02 06:52:38 +0000427 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000428}
429
Evan Cheng057d0c32008-09-18 07:28:19 +0000430/// emitGlobalAddress - Emit the specified address to the code stream.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000431///
Dan Gohman46510a72010-04-15 01:51:59 +0000432void ARMCodeEmitter::emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Chris Lattner33fabd72010-02-02 21:48:51 +0000433 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000434 intptr_t ACPV) const {
Evan Cheng08669742009-09-10 01:23:53 +0000435 MachineRelocation MR = Indirect
436 ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000437 const_cast<GlobalValue *>(GV),
438 ACPV, MayNeedFarStub)
Evan Cheng08669742009-09-10 01:23:53 +0000439 : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000440 const_cast<GlobalValue *>(GV), ACPV,
441 MayNeedFarStub);
Evan Cheng08669742009-09-10 01:23:53 +0000442 MCE.addRelocation(MR);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000443}
444
445/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
446/// be emitted to the current location in the function, and allow it to be PC
447/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000448void ARMCodeEmitter::
449emitExternalSymbolAddress(const char *ES, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000450 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
451 Reloc, ES));
452}
453
454/// emitConstPoolAddress - Arrange for the address of an constant pool
455/// to be emitted to the current location in the function, and allow it to be PC
456/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000457void ARMCodeEmitter::emitConstPoolAddress(unsigned CPI, unsigned Reloc) const {
Evan Cheng0f282432008-10-29 23:55:43 +0000458 // Tell JIT emitter we'll resolve the address.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000459 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000460 Reloc, CPI, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000461}
462
463/// emitJumpTableAddress - Arrange for the address of a jump table to
464/// be emitted to the current location in the function, and allow it to be PC
465/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000466void ARMCodeEmitter::
467emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000468 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000469 Reloc, JTIndex, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000470}
471
Raul Herbster9c1a3822007-08-30 23:29:26 +0000472/// emitMachineBasicBlock - Emit the specified address basic block.
Chris Lattner33fabd72010-02-02 21:48:51 +0000473void ARMCodeEmitter::emitMachineBasicBlock(MachineBasicBlock *BB,
Jim Grosbach3e094132010-10-08 17:45:54 +0000474 unsigned Reloc,
475 intptr_t JTBase) const {
Raul Herbster9c1a3822007-08-30 23:29:26 +0000476 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000477 Reloc, BB, JTBase));
Raul Herbster9c1a3822007-08-30 23:29:26 +0000478}
Evan Cheng0ff94f72007-08-07 01:37:15 +0000479
Chris Lattner33fabd72010-02-02 21:48:51 +0000480void ARMCodeEmitter::emitWordLE(unsigned Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000481 DEBUG(errs() << " 0x";
482 errs().write_hex(Binary) << "\n");
Evan Cheng83b5cf02008-11-05 23:22:34 +0000483 MCE.emitWordLE(Binary);
484}
485
Chris Lattner33fabd72010-02-02 21:48:51 +0000486void ARMCodeEmitter::emitDWordLE(uint64_t Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000487 DEBUG(errs() << " 0x";
488 errs().write_hex(Binary) << "\n");
Evan Chengcb5201f2008-11-11 22:19:31 +0000489 MCE.emitDWordLE(Binary);
490}
491
Chris Lattner33fabd72010-02-02 21:48:51 +0000492void ARMCodeEmitter::emitInstruction(const MachineInstr &MI) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000493 DEBUG(errs() << "JIT: " << (void*)MCE.getCurrentPCValue() << ":\t" << MI);
Evan Cheng42d5ee062008-09-13 01:15:21 +0000494
Devang Patelaf0e2722009-10-06 02:19:11 +0000495 MCE.processDebugLoc(MI.getDebugLoc(), true);
Jeffrey Yasskin75402822009-07-17 18:49:39 +0000496
Dan Gohmanfe601042010-06-22 15:08:57 +0000497 ++NumEmitted; // Keep track of the # of mi's emitted
Evan Chengedda31c2008-11-05 18:35:52 +0000498 switch (MI.getDesc().TSFlags & ARMII::FormMask) {
Evan Chengffa6d962008-11-13 23:36:57 +0000499 default: {
Torok Edwinc23197a2009-07-14 16:55:14 +0000500 llvm_unreachable("Unhandled instruction encoding format!");
Evan Chengedda31c2008-11-05 18:35:52 +0000501 break;
Evan Chengffa6d962008-11-13 23:36:57 +0000502 }
Jim Grosbach85eb54c2010-11-17 23:33:14 +0000503 case ARMII::MiscFrm:
504 if (MI.getOpcode() == ARM::LEApcrelJT) {
505 // Materialize jumptable address.
506 emitLEApcrelJTInstruction(MI);
507 break;
508 }
509 llvm_unreachable("Unhandled instruction encoding!");
510 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000511 case ARMII::Pseudo:
Evan Cheng057d0c32008-09-18 07:28:19 +0000512 emitPseudoInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000513 break;
514 case ARMII::DPFrm:
515 case ARMII::DPSoRegFrm:
516 emitDataProcessingInstruction(MI);
517 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000518 case ARMII::LdFrm:
519 case ARMII::StFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000520 emitLoadStoreInstruction(MI);
521 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000522 case ARMII::LdMiscFrm:
523 case ARMII::StMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000524 emitMiscLoadStoreInstruction(MI);
525 break;
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000526 case ARMII::LdStMulFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000527 emitLoadStoreMultipleInstruction(MI);
528 break;
Evan Chengfbc9d412008-11-06 01:21:28 +0000529 case ARMII::MulFrm:
530 emitMulFrmInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000531 break;
Evan Cheng97f48c32008-11-06 22:15:19 +0000532 case ARMII::ExtFrm:
533 emitExtendInstruction(MI);
534 break;
Evan Cheng8b59db32008-11-07 01:41:35 +0000535 case ARMII::ArithMiscFrm:
536 emitMiscArithInstruction(MI);
537 break;
Bob Wilson9a1c1892010-08-11 00:01:18 +0000538 case ARMII::SatFrm:
539 emitSaturateInstruction(MI);
540 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000541 case ARMII::BrFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000542 emitBranchInstruction(MI);
543 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000544 case ARMII::BrMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000545 emitMiscBranchInstruction(MI);
546 break;
Evan Cheng96581d32008-11-11 02:11:05 +0000547 // VFP instructions.
548 case ARMII::VFPUnaryFrm:
549 case ARMII::VFPBinaryFrm:
550 emitVFPArithInstruction(MI);
551 break;
Evan Cheng78be83d2008-11-11 19:40:26 +0000552 case ARMII::VFPConv1Frm:
553 case ARMII::VFPConv2Frm:
Evan Cheng0a0ab132008-11-11 22:46:12 +0000554 case ARMII::VFPConv3Frm:
Evan Cheng80a11982008-11-12 06:41:41 +0000555 case ARMII::VFPConv4Frm:
556 case ARMII::VFPConv5Frm:
Evan Cheng78be83d2008-11-11 19:40:26 +0000557 emitVFPConversionInstruction(MI);
558 break;
Evan Chengcd8e66a2008-11-11 21:48:44 +0000559 case ARMII::VFPLdStFrm:
560 emitVFPLoadStoreInstruction(MI);
561 break;
562 case ARMII::VFPLdStMulFrm:
563 emitVFPLoadStoreMultipleInstruction(MI);
564 break;
Bill Wendling07fda9f2010-10-15 23:35:12 +0000565
Bob Wilson1a913ed2010-06-11 21:34:50 +0000566 // NEON instructions.
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000567 case ARMII::NGetLnFrm:
Bob Wilsond5a563d2010-06-29 17:34:07 +0000568 case ARMII::NSetLnFrm:
569 emitNEONLaneInstruction(MI);
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000570 break;
Bob Wilson21773e72010-06-29 20:13:29 +0000571 case ARMII::NDupFrm:
572 emitNEONDupInstruction(MI);
573 break;
Bob Wilson1a913ed2010-06-11 21:34:50 +0000574 case ARMII::N1RegModImmFrm:
Bob Wilson583a2a02010-06-25 21:17:19 +0000575 emitNEON1RegModImmInstruction(MI);
576 break;
577 case ARMII::N2RegFrm:
578 emitNEON2RegInstruction(MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000579 break;
Bob Wilson5e7b6072010-06-25 22:40:46 +0000580 case ARMII::N3RegFrm:
581 emitNEON3RegInstruction(MI);
582 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000583 }
Devang Patelaf0e2722009-10-06 02:19:11 +0000584 MCE.processDebugLoc(MI.getDebugLoc(), false);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000585}
586
Chris Lattner33fabd72010-02-02 21:48:51 +0000587void ARMCodeEmitter::emitConstPoolInstruction(const MachineInstr &MI) {
Evan Cheng437c1732008-11-07 22:30:53 +0000588 unsigned CPI = MI.getOperand(0).getImm(); // CP instruction index.
589 unsigned CPIndex = MI.getOperand(1).getIndex(); // Actual cp entry index.
Evan Cheng938b9d82008-10-31 19:55:13 +0000590 const MachineConstantPoolEntry &MCPE = (*MCPEs)[CPIndex];
Jim Grosbach764ab522009-08-11 15:33:49 +0000591
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000592 // Remember the CONSTPOOL_ENTRY address for later relocation.
593 JTI->addConstantPoolEntryAddr(CPI, MCE.getCurrentPCValue());
594
595 // Emit constpool island entry. In most cases, the actual values will be
596 // resolved and relocated after code emission.
597 if (MCPE.isMachineConstantPoolEntry()) {
598 ARMConstantPoolValue *ACPV =
599 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
600
Chris Lattner705e07f2009-08-23 03:41:05 +0000601 DEBUG(errs() << " ** ARM constant pool #" << CPI << " @ "
602 << (void*)MCE.getCurrentPCValue() << " " << *ACPV << '\n');
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000603
Bob Wilson28989a82009-11-02 16:59:06 +0000604 assert(ACPV->isGlobalValue() && "unsupported constant pool value");
Dan Gohman46510a72010-04-15 01:51:59 +0000605 const GlobalValue *GV = ACPV->getGV();
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000606 if (GV) {
Evan Cheng08669742009-09-10 01:23:53 +0000607 Reloc::Model RelocM = TM.getRelocationModel();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000608 emitGlobalAddress(GV, ARM::reloc_arm_machine_cp_entry,
Evan Cheng08669742009-09-10 01:23:53 +0000609 isa<Function>(GV),
610 Subtarget->GVIsIndirectSymbol(GV, RelocM),
611 (intptr_t)ACPV);
Evan Cheng25e04782008-11-04 00:50:32 +0000612 } else {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000613 emitExternalSymbolAddress(ACPV->getSymbol(), ARM::reloc_arm_absolute);
614 }
Evan Cheng83b5cf02008-11-05 23:22:34 +0000615 emitWordLE(0);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000616 } else {
Dan Gohman46510a72010-04-15 01:51:59 +0000617 const Constant *CV = MCPE.Val.ConstVal;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000618
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000619 DEBUG({
620 errs() << " ** Constant pool #" << CPI << " @ "
621 << (void*)MCE.getCurrentPCValue() << " ";
622 if (const Function *F = dyn_cast<Function>(CV))
623 errs() << F->getName();
624 else
625 errs() << *CV;
626 errs() << '\n';
627 });
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000628
Dan Gohman46510a72010-04-15 01:51:59 +0000629 if (const GlobalValue *GV = dyn_cast<GlobalValue>(CV)) {
Evan Cheng08669742009-09-10 01:23:53 +0000630 emitGlobalAddress(GV, ARM::reloc_arm_absolute, isa<Function>(GV), false);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000631 emitWordLE(0);
Evan Chengcb5201f2008-11-11 22:19:31 +0000632 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(CV)) {
Gabor Greif41f31ef2010-10-22 23:16:11 +0000633 uint32_t Val = uint32_t(*CI->getValue().getRawData());
Evan Cheng83b5cf02008-11-05 23:22:34 +0000634 emitWordLE(Val);
Evan Chengcb5201f2008-11-11 22:19:31 +0000635 } else if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CV)) {
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000636 if (CFP->getType()->isFloatTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000637 emitWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000638 else if (CFP->getType()->isDoubleTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000639 emitDWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
640 else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000641 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengcb5201f2008-11-11 22:19:31 +0000642 }
643 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000644 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000645 }
646 }
647}
648
Zonr Changf86399b2010-05-25 08:42:45 +0000649void ARMCodeEmitter::emitMOVi32immInstruction(const MachineInstr &MI) {
650 const MachineOperand &MO0 = MI.getOperand(0);
651 const MachineOperand &MO1 = MI.getOperand(1);
652
653 // Emit the 'movw' instruction.
654 unsigned Binary = 0x30 << 20; // mov: Insts{27-20} = 0b00110000
655
656 unsigned Lo16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movw) & 0xFFFF;
657
658 // Set the conditional execution predicate.
659 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
660
661 // Encode Rd.
662 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
663
664 // Encode imm16 as imm4:imm12
665 Binary |= Lo16 & 0xFFF; // Insts{11-0} = imm12
666 Binary |= ((Lo16 >> 12) & 0xF) << 16; // Insts{19-16} = imm4
667 emitWordLE(Binary);
668
669 unsigned Hi16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movt) >> 16;
670 // Emit the 'movt' instruction.
671 Binary = 0x34 << 20; // movt: Insts{27-20} = 0b00110100
672
673 // Set the conditional execution predicate.
674 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
675
676 // Encode Rd.
677 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
678
679 // Encode imm16 as imm4:imm1, same as movw above.
680 Binary |= Hi16 & 0xFFF;
681 Binary |= ((Hi16 >> 12) & 0xF) << 16;
682 emitWordLE(Binary);
683}
684
Chris Lattner33fabd72010-02-02 21:48:51 +0000685void ARMCodeEmitter::emitMOVi2piecesInstruction(const MachineInstr &MI) {
Evan Cheng90922132008-11-06 02:25:39 +0000686 const MachineOperand &MO0 = MI.getOperand(0);
687 const MachineOperand &MO1 = MI.getOperand(1);
Bob Wilson5265a122010-03-11 00:46:22 +0000688 assert(MO1.isImm() && ARM_AM::isSOImmTwoPartVal(MO1.getImm()) &&
689 "Not a valid so_imm value!");
Evan Cheng90922132008-11-06 02:25:39 +0000690 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO1.getImm());
691 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO1.getImm());
692
693 // Emit the 'mov' instruction.
694 unsigned Binary = 0xd << 21; // mov: Insts{24-21} = 0b1101
695
696 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000697 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000698
699 // Encode Rd.
700 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
701
702 // Encode so_imm.
703 // Set bit I(25) to identify this is the immediate form of <shifter_op>
704 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000705 Binary |= getMachineSoImmOpValue(V1);
Evan Cheng90922132008-11-06 02:25:39 +0000706 emitWordLE(Binary);
707
708 // Now the 'orr' instruction.
709 Binary = 0xc << 21; // orr: Insts{24-21} = 0b1100
710
711 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000712 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000713
714 // Encode Rd.
715 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
716
717 // Encode Rn.
718 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRnShift;
719
720 // Encode so_imm.
721 // Set bit I(25) to identify this is the immediate form of <shifter_op>
722 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000723 Binary |= getMachineSoImmOpValue(V2);
Evan Cheng90922132008-11-06 02:25:39 +0000724 emitWordLE(Binary);
725}
726
Chris Lattner33fabd72010-02-02 21:48:51 +0000727void ARMCodeEmitter::emitLEApcrelJTInstruction(const MachineInstr &MI) {
Evan Cheng4df60f52008-11-07 09:06:08 +0000728 // It's basically add r, pc, (LJTI - $+8)
Jim Grosbach764ab522009-08-11 15:33:49 +0000729
Evan Cheng4df60f52008-11-07 09:06:08 +0000730 const TargetInstrDesc &TID = MI.getDesc();
731
732 // Emit the 'add' instruction.
Jim Grosbach0129be22010-11-17 21:57:51 +0000733 unsigned Binary = 0x4 << 21; // add: Insts{24-21} = 0b0100
Evan Cheng4df60f52008-11-07 09:06:08 +0000734
735 // Set the conditional execution predicate
736 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
737
738 // Encode S bit if MI modifies CPSR.
739 Binary |= getAddrModeSBit(MI, TID);
740
741 // Encode Rd.
742 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
743
744 // Encode Rn which is PC.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000745 Binary |= getARMRegisterNumbering(ARM::PC) << ARMII::RegRnShift;
Evan Cheng4df60f52008-11-07 09:06:08 +0000746
747 // Encode the displacement.
Evan Cheng4df60f52008-11-07 09:06:08 +0000748 Binary |= 1 << ARMII::I_BitShift;
749 emitJumpTableAddress(MI.getOperand(1).getIndex(), ARM::reloc_arm_jt_base);
750
751 emitWordLE(Binary);
752}
753
Chris Lattner33fabd72010-02-02 21:48:51 +0000754void ARMCodeEmitter::emitPseudoMoveInstruction(const MachineInstr &MI) {
Evan Chenga9562552008-11-14 20:09:11 +0000755 unsigned Opcode = MI.getDesc().Opcode;
756
757 // Part of binary is determined by TableGn.
758 unsigned Binary = getBinaryCodeForInstr(MI);
759
760 // Set the conditional execution predicate
761 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
762
763 // Encode S bit if MI modifies CPSR.
764 if (Opcode == ARM::MOVsrl_flag || Opcode == ARM::MOVsra_flag)
765 Binary |= 1 << ARMII::S_BitShift;
766
767 // Encode register def if there is one.
768 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
769
770 // Encode the shift operation.
771 switch (Opcode) {
772 default: break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000773 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000774 // rrx
775 Binary |= 0x6 << 4;
776 break;
777 case ARM::MOVsrl_flag:
778 // lsr #1
779 Binary |= (0x2 << 4) | (1 << 7);
780 break;
781 case ARM::MOVsra_flag:
782 // asr #1
783 Binary |= (0x4 << 4) | (1 << 7);
784 break;
785 }
786
787 // Encode register Rm.
788 Binary |= getMachineOpValue(MI, 1);
789
790 emitWordLE(Binary);
791}
792
Chris Lattner33fabd72010-02-02 21:48:51 +0000793void ARMCodeEmitter::addPCLabel(unsigned LabelID) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000794 DEBUG(errs() << " ** LPC" << LabelID << " @ "
795 << (void*)MCE.getCurrentPCValue() << '\n');
Evan Cheng83b5cf02008-11-05 23:22:34 +0000796 JTI->addPCLabelAddr(LabelID, MCE.getCurrentPCValue());
797}
798
Chris Lattner33fabd72010-02-02 21:48:51 +0000799void ARMCodeEmitter::emitPseudoInstruction(const MachineInstr &MI) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000800 unsigned Opcode = MI.getDesc().Opcode;
801 switch (Opcode) {
802 default:
Evan Cheng5adb66a2009-09-28 09:14:39 +0000803 llvm_unreachable("ARMCodeEmitter::emitPseudoInstruction");
Jim Grosbach532c2f12010-11-30 00:24:05 +0000804 case ARM::BX_CALL:
805 case ARM::BMOVPCRX_CALL:
806 case ARM::BXr9_CALL:
807 case ARM::BMOVPCRXr9_CALL: {
Xerxes Ranby99ccffe2010-07-22 17:28:34 +0000808 // First emit mov lr, pc
809 unsigned Binary = 0x01a0e00f;
810 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
811 emitWordLE(Binary);
812
813 // and then emit the branch.
814 emitMiscBranchInstruction(MI);
815 break;
816 }
Chris Lattner518bb532010-02-09 19:54:29 +0000817 case TargetOpcode::INLINEASM: {
Evan Chenge3066ab2008-11-19 23:21:33 +0000818 // We allow inline assembler nodes with empty bodies - they can
819 // implicitly define registers, which is ok for JIT.
820 if (MI.getOperand(0).getSymbolName()[0]) {
Chris Lattner75361b62010-04-07 22:58:41 +0000821 report_fatal_error("JIT does not support inline asm!");
Evan Chenge3066ab2008-11-19 23:21:33 +0000822 }
Evan Chengffa6d962008-11-13 23:36:57 +0000823 break;
824 }
Bill Wendling7431bea2010-07-16 22:20:36 +0000825 case TargetOpcode::PROLOG_LABEL:
Chris Lattner7561d482010-03-14 02:33:54 +0000826 case TargetOpcode::EH_LABEL:
827 MCE.emitLabel(MI.getOperand(0).getMCSymbol());
828 break;
Chris Lattner518bb532010-02-09 19:54:29 +0000829 case TargetOpcode::IMPLICIT_DEF:
830 case TargetOpcode::KILL:
Evan Chengffa6d962008-11-13 23:36:57 +0000831 // Do nothing.
832 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000833 case ARM::CONSTPOOL_ENTRY:
834 emitConstPoolInstruction(MI);
835 break;
836 case ARM::PICADD: {
Evan Cheng25e04782008-11-04 00:50:32 +0000837 // Remember of the address of the PC label for relocation later.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000838 addPCLabel(MI.getOperand(2).getImm());
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000839 // PICADD is just an add instruction that implicitly read pc.
Evan Cheng437c1732008-11-07 22:30:53 +0000840 emitDataProcessingInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000841 break;
842 }
843 case ARM::PICLDR:
844 case ARM::PICLDRB:
845 case ARM::PICSTR:
846 case ARM::PICSTRB: {
847 // Remember of the address of the PC label for relocation later.
848 addPCLabel(MI.getOperand(2).getImm());
849 // These are just load / store instructions that implicitly read pc.
Evan Cheng4df60f52008-11-07 09:06:08 +0000850 emitLoadStoreInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000851 break;
852 }
853 case ARM::PICLDRH:
854 case ARM::PICLDRSH:
855 case ARM::PICLDRSB:
856 case ARM::PICSTRH: {
857 // Remember of the address of the PC label for relocation later.
858 addPCLabel(MI.getOperand(2).getImm());
859 // These are just load / store instructions that implicitly read pc.
860 emitMiscLoadStoreInstruction(MI, ARM::PC);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000861 break;
862 }
Zonr Changf86399b2010-05-25 08:42:45 +0000863
864 case ARM::MOVi32imm:
Evan Cheng893d7fe2010-11-12 23:03:38 +0000865 // Two instructions to materialize a constant.
866 if (Subtarget->hasV6T2Ops())
867 emitMOVi32immInstruction(MI);
868 else
869 emitMOVi2piecesInstruction(MI);
Zonr Changf86399b2010-05-25 08:42:45 +0000870 break;
871
Evan Cheng4df60f52008-11-07 09:06:08 +0000872 case ARM::LEApcrelJT:
873 // Materialize jumptable address.
874 emitLEApcrelJTInstruction(MI);
875 break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000876 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000877 case ARM::MOVsrl_flag:
878 case ARM::MOVsra_flag:
879 emitPseudoMoveInstruction(MI);
880 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000881 }
882}
883
Bob Wilson87949d42010-03-17 21:16:45 +0000884unsigned ARMCodeEmitter::getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +0000885 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000886 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000887 unsigned OpIdx) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000888 unsigned Binary = getMachineOpValue(MI, MO);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000889
890 const MachineOperand &MO1 = MI.getOperand(OpIdx + 1);
891 const MachineOperand &MO2 = MI.getOperand(OpIdx + 2);
892 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm());
893
894 // Encode the shift opcode.
895 unsigned SBits = 0;
896 unsigned Rs = MO1.getReg();
897 if (Rs) {
898 // Set shift operand (bit[7:4]).
899 // LSL - 0001
900 // LSR - 0011
901 // ASR - 0101
902 // ROR - 0111
903 // RRX - 0110 and bit[11:8] clear.
904 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000905 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000906 case ARM_AM::lsl: SBits = 0x1; break;
907 case ARM_AM::lsr: SBits = 0x3; break;
908 case ARM_AM::asr: SBits = 0x5; break;
909 case ARM_AM::ror: SBits = 0x7; break;
910 case ARM_AM::rrx: SBits = 0x6; break;
911 }
912 } else {
913 // Set shift operand (bit[6:4]).
914 // LSL - 000
915 // LSR - 010
916 // ASR - 100
917 // ROR - 110
918 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000919 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000920 case ARM_AM::lsl: SBits = 0x0; break;
921 case ARM_AM::lsr: SBits = 0x2; break;
922 case ARM_AM::asr: SBits = 0x4; break;
923 case ARM_AM::ror: SBits = 0x6; break;
924 }
925 }
926 Binary |= SBits << 4;
927 if (SOpc == ARM_AM::rrx)
928 return Binary;
929
930 // Encode the shift operation Rs or shift_imm (except rrx).
931 if (Rs) {
932 // Encode Rs bit[11:8].
933 assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000934 return Binary | (getARMRegisterNumbering(Rs) << ARMII::RegRsShift);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000935 }
936
937 // Encode shift_imm bit[11:7].
938 return Binary | ARM_AM::getSORegOffset(MO2.getImm()) << 7;
939}
940
Chris Lattner33fabd72010-02-02 21:48:51 +0000941unsigned ARMCodeEmitter::getMachineSoImmOpValue(unsigned SoImm) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000942 int SoImmVal = ARM_AM::getSOImmVal(SoImm);
943 assert(SoImmVal != -1 && "Not a valid so_imm value!");
944
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000945 // Encode rotate_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000946 unsigned Binary = (ARM_AM::getSOImmValRot((unsigned)SoImmVal) >> 1)
Evan Cheng97f48c32008-11-06 22:15:19 +0000947 << ARMII::SoRotImmShift;
948
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000949 // Encode immed_8.
Evan Chenge7cbe412009-07-08 21:03:57 +0000950 Binary |= ARM_AM::getSOImmValImm((unsigned)SoImmVal);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000951 return Binary;
952}
953
Chris Lattner33fabd72010-02-02 21:48:51 +0000954unsigned ARMCodeEmitter::getAddrModeSBit(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +0000955 const TargetInstrDesc &TID) const {
Evan Cheng97c573d2008-11-20 02:25:51 +0000956 for (unsigned i = MI.getNumOperands(), e = TID.getNumOperands(); i != e; --i){
Evan Cheng49a9f292008-09-12 22:45:55 +0000957 const MachineOperand &MO = MI.getOperand(i-1);
Dan Gohmand735b802008-10-03 15:45:36 +0000958 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR)
Evan Cheng49a9f292008-09-12 22:45:55 +0000959 return 1 << ARMII::S_BitShift;
960 }
961 return 0;
962}
963
Bob Wilson87949d42010-03-17 21:16:45 +0000964void ARMCodeEmitter::emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000965 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000966 unsigned ImplicitRn) {
Evan Chengedda31c2008-11-05 18:35:52 +0000967 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +0000968
969 // Part of binary is determined by TableGn.
970 unsigned Binary = getBinaryCodeForInstr(MI);
971
Jim Grosbach33412622008-10-07 19:05:35 +0000972 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000973 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000974
Evan Cheng49a9f292008-09-12 22:45:55 +0000975 // Encode S bit if MI modifies CPSR.
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000976 Binary |= getAddrModeSBit(MI, TID);
Evan Cheng49a9f292008-09-12 22:45:55 +0000977
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000978 // Encode register def if there is one.
Evan Cheng49a9f292008-09-12 22:45:55 +0000979 unsigned NumDefs = TID.getNumDefs();
Evan Chenga964b7d2008-09-12 23:15:39 +0000980 unsigned OpIdx = 0;
Evan Cheng437c1732008-11-07 22:30:53 +0000981 if (NumDefs)
982 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
983 else if (ImplicitRd)
984 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000985 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000986
Zonr Changf86399b2010-05-25 08:42:45 +0000987 if (TID.Opcode == ARM::MOVi16) {
988 // Get immediate from MI.
989 unsigned Lo16 = getMovi32Value(MI, MI.getOperand(OpIdx),
990 ARM::reloc_arm_movw);
991 // Encode imm which is the same as in emitMOVi32immInstruction().
992 Binary |= Lo16 & 0xFFF;
993 Binary |= ((Lo16 >> 12) & 0xF) << 16;
994 emitWordLE(Binary);
995 return;
996 } else if(TID.Opcode == ARM::MOVTi16) {
997 unsigned Hi16 = (getMovi32Value(MI, MI.getOperand(OpIdx),
998 ARM::reloc_arm_movt) >> 16);
999 Binary |= Hi16 & 0xFFF;
1000 Binary |= ((Hi16 >> 12) & 0xF) << 16;
1001 emitWordLE(Binary);
1002 return;
Shih-wei Liao9f3b6a32010-05-26 04:46:50 +00001003 } else if ((TID.Opcode == ARM::BFC) || (TID.Opcode == ARM::BFI)) {
Shih-wei Liao6d37a292010-05-26 00:25:05 +00001004 uint32_t v = ~MI.getOperand(2).getImm();
1005 int32_t lsb = CountTrailingZeros_32(v);
1006 int32_t msb = (32 - CountLeadingZeros_32(v)) - 1;
Shih-wei Liao45469f32010-05-26 03:21:39 +00001007 // Instr{20-16} = msb, Instr{11-7} = lsb
Shih-wei Liao6d37a292010-05-26 00:25:05 +00001008 Binary |= (msb & 0x1F) << 16;
1009 Binary |= (lsb & 0x1F) << 7;
1010 emitWordLE(Binary);
1011 return;
Shih-wei Liao45469f32010-05-26 03:21:39 +00001012 } else if ((TID.Opcode == ARM::UBFX) || (TID.Opcode == ARM::SBFX)) {
1013 // Encode Rn in Instr{0-3}
1014 Binary |= getMachineOpValue(MI, OpIdx++);
1015
1016 uint32_t lsb = MI.getOperand(OpIdx++).getImm();
1017 uint32_t widthm1 = MI.getOperand(OpIdx++).getImm() - 1;
1018
1019 // Instr{20-16} = widthm1, Instr{11-7} = lsb
1020 Binary |= (widthm1 & 0x1F) << 16;
1021 Binary |= (lsb & 0x1F) << 7;
1022 emitWordLE(Binary);
1023 return;
Zonr Changf86399b2010-05-25 08:42:45 +00001024 }
1025
Evan Chengd87293c2008-11-06 08:47:38 +00001026 // If this is a two-address operand, skip it. e.g. MOVCCr operand 1.
1027 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1028 ++OpIdx;
1029
Jim Grosbachefd30ba2008-10-01 18:16:49 +00001030 // Encode first non-shifter register operand if there is one.
Evan Chengedda31c2008-11-05 18:35:52 +00001031 bool isUnary = TID.TSFlags & ARMII::UnaryDP;
1032 if (!isUnary) {
Evan Cheng83b5cf02008-11-05 23:22:34 +00001033 if (ImplicitRn)
1034 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001035 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Chengeb4ed4b2008-10-31 19:10:44 +00001036 else {
1037 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRnShift;
1038 ++OpIdx;
1039 }
Evan Cheng7602e112008-09-02 06:52:38 +00001040 }
1041
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001042 // Encode shifter operand.
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001043 const MachineOperand &MO = MI.getOperand(OpIdx);
Evan Chengedda31c2008-11-05 18:35:52 +00001044 if ((TID.TSFlags & ARMII::FormMask) == ARMII::DPSoRegFrm) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +00001045 // Encode SoReg.
Evan Cheng83b5cf02008-11-05 23:22:34 +00001046 emitWordLE(Binary | getMachineSoRegOpValue(MI, TID, MO, OpIdx));
Evan Chengedda31c2008-11-05 18:35:52 +00001047 return;
1048 }
Evan Chengeb4ed4b2008-10-31 19:10:44 +00001049
Evan Chengedda31c2008-11-05 18:35:52 +00001050 if (MO.isReg()) {
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001051 // Encode register Rm.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001052 emitWordLE(Binary | getARMRegisterNumbering(MO.getReg()));
Evan Chengedda31c2008-11-05 18:35:52 +00001053 return;
1054 }
Evan Cheng7602e112008-09-02 06:52:38 +00001055
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001056 // Encode so_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +00001057 Binary |= getMachineSoImmOpValue((unsigned)MO.getImm());
Evan Chengedda31c2008-11-05 18:35:52 +00001058
Evan Cheng83b5cf02008-11-05 23:22:34 +00001059 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001060}
1061
Bob Wilson87949d42010-03-17 21:16:45 +00001062void ARMCodeEmitter::emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +00001063 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +00001064 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +00001065 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +00001066 unsigned Form = TID.TSFlags & ARMII::FormMask;
1067 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +00001068
Evan Chengedda31c2008-11-05 18:35:52 +00001069 // Part of binary is determined by TableGn.
1070 unsigned Binary = getBinaryCodeForInstr(MI);
1071
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001072 // If this is an LDRi12, STRi12 or LDRcp, nothing more needs be done.
1073 if (MI.getOpcode() == ARM::LDRi12 || MI.getOpcode() == ARM::LDRcp ||
1074 MI.getOpcode() == ARM::STRi12) {
Jim Grosbach093177d2010-10-27 17:52:51 +00001075 emitWordLE(Binary);
1076 return;
1077 }
1078
Jim Grosbach33412622008-10-07 19:05:35 +00001079 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001080 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001081
Evan Cheng4df60f52008-11-07 09:06:08 +00001082 unsigned OpIdx = 0;
Evan Cheng148cad82008-11-13 07:34:59 +00001083
1084 // Operand 0 of a pre- and post-indexed store is the address base
1085 // writeback. Skip it.
1086 bool Skipped = false;
1087 if (IsPrePost && Form == ARMII::StFrm) {
1088 ++OpIdx;
1089 Skipped = true;
1090 }
1091
1092 // Set first operand
Evan Cheng4df60f52008-11-07 09:06:08 +00001093 if (ImplicitRd)
1094 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001095 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001096 else
1097 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001098
1099 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001100 if (ImplicitRn)
1101 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001102 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001103 else
1104 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001105
Evan Cheng05c356e2008-11-08 01:44:13 +00001106 // If this is a two-address operand, skip it. e.g. LDR_PRE.
Evan Cheng148cad82008-11-13 07:34:59 +00001107 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001108 ++OpIdx;
1109
Evan Cheng83b5cf02008-11-05 23:22:34 +00001110 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001111 unsigned AM2Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001112 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001113
Evan Chenge7de7e32008-09-13 01:44:01 +00001114 // Set bit U(23) according to sign of immed value (positive or negative).
Evan Cheng83b5cf02008-11-05 23:22:34 +00001115 Binary |= ((ARM_AM::getAM2Op(AM2Opc) == ARM_AM::add ? 1 : 0) <<
Evan Chenge7de7e32008-09-13 01:44:01 +00001116 ARMII::U_BitShift);
Evan Cheng7602e112008-09-02 06:52:38 +00001117 if (!MO2.getReg()) { // is immediate
Evan Cheng83b5cf02008-11-05 23:22:34 +00001118 if (ARM_AM::getAM2Offset(AM2Opc))
Evan Cheng7602e112008-09-02 06:52:38 +00001119 // Set the value of offset_12 field
Evan Cheng83b5cf02008-11-05 23:22:34 +00001120 Binary |= ARM_AM::getAM2Offset(AM2Opc);
1121 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001122 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001123 }
1124
Bill Wendling7d31a162010-10-20 22:44:54 +00001125 // Set bit I(25), because this is not in immediate encoding.
Evan Cheng7602e112008-09-02 06:52:38 +00001126 Binary |= 1 << ARMII::I_BitShift;
1127 assert(TargetRegisterInfo::isPhysicalRegister(MO2.getReg()));
1128 // Set bit[3:0] to the corresponding Rm register
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001129 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001130
Evan Cheng70632912008-11-12 07:34:37 +00001131 // If this instr is in scaled register offset/index instruction, set
Evan Cheng7602e112008-09-02 06:52:38 +00001132 // shift_immed(bit[11:7]) and shift(bit[6:5]) fields.
Evan Cheng83b5cf02008-11-05 23:22:34 +00001133 if (unsigned ShImm = ARM_AM::getAM2Offset(AM2Opc)) {
Evan Cheng70632912008-11-12 07:34:37 +00001134 Binary |= getShiftOp(AM2Opc) << ARMII::ShiftImmShift; // shift
1135 Binary |= ShImm << ARMII::ShiftShift; // shift_immed
Evan Cheng7602e112008-09-02 06:52:38 +00001136 }
1137
Evan Cheng83b5cf02008-11-05 23:22:34 +00001138 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001139}
1140
Chris Lattner33fabd72010-02-02 21:48:51 +00001141void ARMCodeEmitter::emitMiscLoadStoreInstruction(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +00001142 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +00001143 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +00001144 unsigned Form = TID.TSFlags & ARMII::FormMask;
1145 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +00001146
Evan Chengedda31c2008-11-05 18:35:52 +00001147 // Part of binary is determined by TableGn.
1148 unsigned Binary = getBinaryCodeForInstr(MI);
1149
Jim Grosbach33412622008-10-07 19:05:35 +00001150 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001151 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001152
Evan Cheng148cad82008-11-13 07:34:59 +00001153 unsigned OpIdx = 0;
1154
1155 // Operand 0 of a pre- and post-indexed store is the address base
1156 // writeback. Skip it.
1157 bool Skipped = false;
1158 if (IsPrePost && Form == ARMII::StMiscFrm) {
1159 ++OpIdx;
1160 Skipped = true;
1161 }
1162
Evan Cheng7602e112008-09-02 06:52:38 +00001163 // Set first operand
Evan Cheng148cad82008-11-13 07:34:59 +00001164 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001165
Evan Cheng358dec52009-06-15 08:28:29 +00001166 // Skip LDRD and STRD's second operand.
1167 if (TID.Opcode == ARM::LDRD || TID.Opcode == ARM::STRD)
1168 ++OpIdx;
1169
Evan Cheng7602e112008-09-02 06:52:38 +00001170 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001171 if (ImplicitRn)
1172 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001173 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001174 else
1175 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001176
Evan Cheng05c356e2008-11-08 01:44:13 +00001177 // If this is a two-address operand, skip it. e.g. LDRH_POST.
Evan Cheng148cad82008-11-13 07:34:59 +00001178 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001179 ++OpIdx;
1180
Evan Cheng83b5cf02008-11-05 23:22:34 +00001181 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001182 unsigned AM3Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001183 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001184
Evan Chenge7de7e32008-09-13 01:44:01 +00001185 // Set bit U(23) according to sign of immed value (positive or negative)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001186 Binary |= ((ARM_AM::getAM3Op(AM3Opc) == ARM_AM::add ? 1 : 0) <<
Evan Cheng7602e112008-09-02 06:52:38 +00001187 ARMII::U_BitShift);
1188
1189 // If this instr is in register offset/index encoding, set bit[3:0]
1190 // to the corresponding Rm register.
1191 if (MO2.getReg()) {
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001192 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng83b5cf02008-11-05 23:22:34 +00001193 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001194 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001195 }
1196
Evan Chengd87293c2008-11-06 08:47:38 +00001197 // This instr is in immediate offset/index encoding, set bit 22 to 1.
Evan Cheng97f48c32008-11-06 22:15:19 +00001198 Binary |= 1 << ARMII::AM3_I_BitShift;
Evan Cheng83b5cf02008-11-05 23:22:34 +00001199 if (unsigned ImmOffs = ARM_AM::getAM3Offset(AM3Opc)) {
Evan Cheng7602e112008-09-02 06:52:38 +00001200 // Set operands
Evan Cheng70632912008-11-12 07:34:37 +00001201 Binary |= (ImmOffs >> 4) << ARMII::ImmHiShift; // immedH
1202 Binary |= (ImmOffs & 0xF); // immedL
Evan Cheng7602e112008-09-02 06:52:38 +00001203 }
1204
Evan Cheng83b5cf02008-11-05 23:22:34 +00001205 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001206}
1207
Evan Chengcd8e66a2008-11-11 21:48:44 +00001208static unsigned getAddrModeUPBits(unsigned Mode) {
1209 unsigned Binary = 0;
Evan Cheng7602e112008-09-02 06:52:38 +00001210
1211 // Set addressing mode by modifying bits U(23) and P(24)
1212 // IA - Increment after - bit U = 1 and bit P = 0
1213 // IB - Increment before - bit U = 1 and bit P = 1
1214 // DA - Decrement after - bit U = 0 and bit P = 0
1215 // DB - Decrement before - bit U = 0 and bit P = 1
Evan Cheng7602e112008-09-02 06:52:38 +00001216 switch (Mode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001217 default: llvm_unreachable("Unknown addressing sub-mode!");
Evan Cheng10bf7342009-09-09 23:55:03 +00001218 case ARM_AM::da: break;
Evan Cheng97f48c32008-11-06 22:15:19 +00001219 case ARM_AM::db: Binary |= 0x1 << ARMII::P_BitShift; break;
1220 case ARM_AM::ia: Binary |= 0x1 << ARMII::U_BitShift; break;
1221 case ARM_AM::ib: Binary |= 0x3 << ARMII::U_BitShift; break;
Evan Cheng7602e112008-09-02 06:52:38 +00001222 }
1223
Evan Chengcd8e66a2008-11-11 21:48:44 +00001224 return Binary;
1225}
1226
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001227void ARMCodeEmitter::emitLoadStoreMultipleInstruction(const MachineInstr &MI) {
1228 const TargetInstrDesc &TID = MI.getDesc();
1229 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1230
Evan Chengcd8e66a2008-11-11 21:48:44 +00001231 // Part of binary is determined by TableGn.
1232 unsigned Binary = getBinaryCodeForInstr(MI);
1233
1234 // Set the conditional execution predicate
1235 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1236
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001237 // Skip operand 0 of an instruction with base register update.
1238 unsigned OpIdx = 0;
1239 if (IsUpdating)
1240 ++OpIdx;
1241
Evan Chengcd8e66a2008-11-11 21:48:44 +00001242 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001243 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001244
1245 // Set addressing mode by modifying bits U(23) and P(24)
Bill Wendling2567eec2010-11-17 05:31:09 +00001246 ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(MI.getOpcode());
1247 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(Mode));
Evan Chengcd8e66a2008-11-11 21:48:44 +00001248
Evan Cheng7602e112008-09-02 06:52:38 +00001249 // Set bit W(21)
Bob Wilsonab346052010-03-16 17:46:45 +00001250 if (IsUpdating)
Evan Cheng97f48c32008-11-06 22:15:19 +00001251 Binary |= 0x1 << ARMII::W_BitShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001252
1253 // Set registers
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001254 for (unsigned i = OpIdx+2, e = MI.getNumOperands(); i != e; ++i) {
Evan Cheng7602e112008-09-02 06:52:38 +00001255 const MachineOperand &MO = MI.getOperand(i);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001256 if (!MO.isReg() || MO.isImplicit())
1257 break;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001258 unsigned RegNum = getARMRegisterNumbering(MO.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001259 assert(TargetRegisterInfo::isPhysicalRegister(MO.getReg()) &&
1260 RegNum < 16);
1261 Binary |= 0x1 << RegNum;
1262 }
1263
Evan Cheng83b5cf02008-11-05 23:22:34 +00001264 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001265}
1266
Chris Lattner33fabd72010-02-02 21:48:51 +00001267void ARMCodeEmitter::emitMulFrmInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001268 const TargetInstrDesc &TID = MI.getDesc();
1269
1270 // Part of binary is determined by TableGn.
1271 unsigned Binary = getBinaryCodeForInstr(MI);
1272
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001273 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001274 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001275
1276 // Encode S bit if MI modifies CPSR.
1277 Binary |= getAddrModeSBit(MI, TID);
1278
1279 // 32x32->64bit operations have two destination registers. The number
1280 // of register definitions will tell us if that's what we're dealing with.
Evan Cheng97f48c32008-11-06 22:15:19 +00001281 unsigned OpIdx = 0;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001282 if (TID.getNumDefs() == 2)
1283 Binary |= getMachineOpValue (MI, OpIdx++) << ARMII::RegRdLoShift;
1284
1285 // Encode Rd
1286 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdHiShift;
1287
1288 // Encode Rm
1289 Binary |= getMachineOpValue(MI, OpIdx++);
1290
1291 // Encode Rs
1292 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRsShift;
1293
Evan Chengfbc9d412008-11-06 01:21:28 +00001294 // Many multiple instructions (e.g. MLA) have three src operands. Encode
1295 // it as Rn (for multiply, that's in the same offset as RdLo.
Evan Cheng97f48c32008-11-06 22:15:19 +00001296 if (TID.getNumOperands() > OpIdx &&
1297 !TID.OpInfo[OpIdx].isPredicate() &&
1298 !TID.OpInfo[OpIdx].isOptionalDef())
1299 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRdLoShift;
1300
1301 emitWordLE(Binary);
1302}
1303
Chris Lattner33fabd72010-02-02 21:48:51 +00001304void ARMCodeEmitter::emitExtendInstruction(const MachineInstr &MI) {
Evan Cheng97f48c32008-11-06 22:15:19 +00001305 const TargetInstrDesc &TID = MI.getDesc();
1306
1307 // Part of binary is determined by TableGn.
1308 unsigned Binary = getBinaryCodeForInstr(MI);
1309
1310 // Set the conditional execution predicate
1311 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1312
1313 unsigned OpIdx = 0;
1314
1315 // Encode Rd
1316 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1317
1318 const MachineOperand &MO1 = MI.getOperand(OpIdx++);
1319 const MachineOperand &MO2 = MI.getOperand(OpIdx);
1320 if (MO2.isReg()) {
1321 // Two register operand form.
1322 // Encode Rn.
1323 Binary |= getMachineOpValue(MI, MO1) << ARMII::RegRnShift;
1324
1325 // Encode Rm.
1326 Binary |= getMachineOpValue(MI, MO2);
1327 ++OpIdx;
1328 } else {
1329 Binary |= getMachineOpValue(MI, MO1);
1330 }
1331
1332 // Encode rot imm (0, 8, 16, or 24) if it has a rotate immediate operand.
1333 if (MI.getOperand(OpIdx).isImm() &&
1334 !TID.OpInfo[OpIdx].isPredicate() &&
1335 !TID.OpInfo[OpIdx].isOptionalDef())
1336 Binary |= (getMachineOpValue(MI, OpIdx) / 8) << ARMII::ExtRotImmShift;
Evan Chengfbc9d412008-11-06 01:21:28 +00001337
Evan Cheng83b5cf02008-11-05 23:22:34 +00001338 emitWordLE(Binary);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001339}
1340
Chris Lattner33fabd72010-02-02 21:48:51 +00001341void ARMCodeEmitter::emitMiscArithInstruction(const MachineInstr &MI) {
Evan Cheng8b59db32008-11-07 01:41:35 +00001342 const TargetInstrDesc &TID = MI.getDesc();
1343
1344 // Part of binary is determined by TableGn.
1345 unsigned Binary = getBinaryCodeForInstr(MI);
1346
1347 // Set the conditional execution predicate
1348 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1349
1350 unsigned OpIdx = 0;
1351
1352 // Encode Rd
1353 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1354
1355 const MachineOperand &MO = MI.getOperand(OpIdx++);
1356 if (OpIdx == TID.getNumOperands() ||
1357 TID.OpInfo[OpIdx].isPredicate() ||
1358 TID.OpInfo[OpIdx].isOptionalDef()) {
1359 // Encode Rm and it's done.
1360 Binary |= getMachineOpValue(MI, MO);
1361 emitWordLE(Binary);
1362 return;
1363 }
1364
1365 // Encode Rn.
1366 Binary |= getMachineOpValue(MI, MO) << ARMII::RegRnShift;
1367
1368 // Encode Rm.
1369 Binary |= getMachineOpValue(MI, OpIdx++);
1370
1371 // Encode shift_imm.
1372 unsigned ShiftAmt = MI.getOperand(OpIdx).getImm();
Bob Wilsonf955f292010-08-17 17:23:19 +00001373 if (TID.Opcode == ARM::PKHTB) {
1374 assert(ShiftAmt != 0 && "PKHTB shift_imm is 0!");
1375 if (ShiftAmt == 32)
1376 ShiftAmt = 0;
1377 }
Evan Cheng8b59db32008-11-07 01:41:35 +00001378 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1379 Binary |= ShiftAmt << ARMII::ShiftShift;
Jim Grosbach764ab522009-08-11 15:33:49 +00001380
Evan Cheng8b59db32008-11-07 01:41:35 +00001381 emitWordLE(Binary);
1382}
1383
Bob Wilson9a1c1892010-08-11 00:01:18 +00001384void ARMCodeEmitter::emitSaturateInstruction(const MachineInstr &MI) {
1385 const TargetInstrDesc &TID = MI.getDesc();
1386
1387 // Part of binary is determined by TableGen.
1388 unsigned Binary = getBinaryCodeForInstr(MI);
1389
1390 // Set the conditional execution predicate
1391 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1392
1393 // Encode Rd
1394 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
1395
1396 // Encode saturate bit position.
1397 unsigned Pos = MI.getOperand(1).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001398 if (TID.Opcode == ARM::SSAT || TID.Opcode == ARM::SSAT16)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001399 Pos -= 1;
1400 assert((Pos < 16 || (Pos < 32 &&
1401 TID.Opcode != ARM::SSAT16 &&
1402 TID.Opcode != ARM::USAT16)) &&
1403 "saturate bit position out of range");
1404 Binary |= Pos << 16;
1405
1406 // Encode Rm
1407 Binary |= getMachineOpValue(MI, 2);
1408
1409 // Encode shift_imm.
1410 if (TID.getNumOperands() == 4) {
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001411 unsigned ShiftOp = MI.getOperand(3).getImm();
1412 ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp);
1413 if (Opc == ARM_AM::asr)
1414 Binary |= (1 << 6);
Bob Wilson9a1c1892010-08-11 00:01:18 +00001415 unsigned ShiftAmt = MI.getOperand(3).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001416 if (ShiftAmt == 32 && Opc == ARM_AM::asr)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001417 ShiftAmt = 0;
1418 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1419 Binary |= ShiftAmt << ARMII::ShiftShift;
1420 }
1421
1422 emitWordLE(Binary);
1423}
1424
Chris Lattner33fabd72010-02-02 21:48:51 +00001425void ARMCodeEmitter::emitBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001426 const TargetInstrDesc &TID = MI.getDesc();
1427
Torok Edwindac237e2009-07-08 20:53:28 +00001428 if (TID.Opcode == ARM::TPsoft) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001429 llvm_unreachable("ARM::TPsoft FIXME"); // FIXME
Torok Edwindac237e2009-07-08 20:53:28 +00001430 }
Evan Cheng12c3a532008-11-06 17:48:05 +00001431
Evan Cheng7602e112008-09-02 06:52:38 +00001432 // Part of binary is determined by TableGn.
1433 unsigned Binary = getBinaryCodeForInstr(MI);
1434
Evan Chengedda31c2008-11-05 18:35:52 +00001435 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001436 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001437
1438 // Set signed_immed_24 field
1439 Binary |= getMachineOpValue(MI, 0);
1440
Evan Cheng83b5cf02008-11-05 23:22:34 +00001441 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001442}
1443
Chris Lattner33fabd72010-02-02 21:48:51 +00001444void ARMCodeEmitter::emitInlineJumpTable(unsigned JTIndex) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001445 // Remember the base address of the inline jump table.
Evan Cheng5788d1a2008-12-10 02:32:19 +00001446 uintptr_t JTBase = MCE.getCurrentPCValue();
Evan Cheng437c1732008-11-07 22:30:53 +00001447 JTI->addJumpTableBaseAddr(JTIndex, JTBase);
Chris Lattner893e1c92009-08-23 06:49:22 +00001448 DEBUG(errs() << " ** Jump Table #" << JTIndex << " @ " << (void*)JTBase
1449 << '\n');
Evan Cheng4df60f52008-11-07 09:06:08 +00001450
1451 // Now emit the jump table entries.
1452 const std::vector<MachineBasicBlock*> &MBBs = (*MJTEs)[JTIndex].MBBs;
1453 for (unsigned i = 0, e = MBBs.size(); i != e; ++i) {
1454 if (IsPIC)
1455 // DestBB address - JT base.
Evan Cheng437c1732008-11-07 22:30:53 +00001456 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_pic_jt, JTBase);
Evan Cheng4df60f52008-11-07 09:06:08 +00001457 else
1458 // Absolute DestBB address.
1459 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_absolute);
1460 emitWordLE(0);
1461 }
1462}
1463
Chris Lattner33fabd72010-02-02 21:48:51 +00001464void ARMCodeEmitter::emitMiscBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001465 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +00001466
Evan Cheng437c1732008-11-07 22:30:53 +00001467 // Handle jump tables.
Evan Cheng90daf4d2009-07-25 00:13:11 +00001468 if (TID.Opcode == ARM::BR_JTr || TID.Opcode == ARM::BR_JTadd) {
Evan Cheng437c1732008-11-07 22:30:53 +00001469 // First emit a ldr pc, [] instruction.
1470 emitDataProcessingInstruction(MI, ARM::PC);
1471
1472 // Then emit the inline jump table.
Evan Chengc9a41532009-07-08 00:05:05 +00001473 unsigned JTIndex =
Evan Cheng90daf4d2009-07-25 00:13:11 +00001474 (TID.Opcode == ARM::BR_JTr)
Evan Cheng437c1732008-11-07 22:30:53 +00001475 ? MI.getOperand(1).getIndex() : MI.getOperand(2).getIndex();
1476 emitInlineJumpTable(JTIndex);
1477 return;
Evan Cheng90daf4d2009-07-25 00:13:11 +00001478 } else if (TID.Opcode == ARM::BR_JTm) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001479 // First emit a ldr pc, [] instruction.
1480 emitLoadStoreInstruction(MI, ARM::PC);
1481
1482 // Then emit the inline jump table.
Evan Cheng437c1732008-11-07 22:30:53 +00001483 emitInlineJumpTable(MI.getOperand(3).getIndex());
Evan Cheng4df60f52008-11-07 09:06:08 +00001484 return;
1485 }
1486
Evan Chengedda31c2008-11-05 18:35:52 +00001487 // Part of binary is determined by TableGn.
1488 unsigned Binary = getBinaryCodeForInstr(MI);
1489
1490 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001491 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001492
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001493 if (TID.Opcode == ARM::BX_RET || TID.Opcode == ARM::MOVPCLR)
Evan Chengedda31c2008-11-05 18:35:52 +00001494 // The return register is LR.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001495 Binary |= getARMRegisterNumbering(ARM::LR);
Jim Grosbach764ab522009-08-11 15:33:49 +00001496 else
Evan Chengedda31c2008-11-05 18:35:52 +00001497 // otherwise, set the return register
1498 Binary |= getMachineOpValue(MI, 0);
1499
Evan Cheng83b5cf02008-11-05 23:22:34 +00001500 emitWordLE(Binary);
Evan Cheng148b6a42007-07-05 21:15:40 +00001501}
Evan Cheng7602e112008-09-02 06:52:38 +00001502
Evan Cheng80a11982008-11-12 06:41:41 +00001503static unsigned encodeVFPRd(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001504 unsigned RegD = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001505 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001506 bool isSPVFP = ARM::SPRRegisterClass->contains(RegD);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001507 RegD = getARMRegisterNumbering(RegD);
Evan Chengd06d48d2008-11-12 02:19:38 +00001508 if (!isSPVFP)
1509 Binary |= RegD << ARMII::RegRdShift;
1510 else {
1511 Binary |= ((RegD & 0x1E) >> 1) << ARMII::RegRdShift;
1512 Binary |= (RegD & 0x01) << ARMII::D_BitShift;
1513 }
Evan Cheng80a11982008-11-12 06:41:41 +00001514 return Binary;
1515}
Evan Cheng78be83d2008-11-11 19:40:26 +00001516
Evan Cheng80a11982008-11-12 06:41:41 +00001517static unsigned encodeVFPRn(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001518 unsigned RegN = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001519 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001520 bool isSPVFP = ARM::SPRRegisterClass->contains(RegN);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001521 RegN = getARMRegisterNumbering(RegN);
Evan Chengd06d48d2008-11-12 02:19:38 +00001522 if (!isSPVFP)
1523 Binary |= RegN << ARMII::RegRnShift;
1524 else {
1525 Binary |= ((RegN & 0x1E) >> 1) << ARMII::RegRnShift;
1526 Binary |= (RegN & 0x01) << ARMII::N_BitShift;
1527 }
Evan Cheng80a11982008-11-12 06:41:41 +00001528 return Binary;
1529}
Evan Chengd06d48d2008-11-12 02:19:38 +00001530
Evan Cheng80a11982008-11-12 06:41:41 +00001531static unsigned encodeVFPRm(const MachineInstr &MI, unsigned OpIdx) {
1532 unsigned RegM = MI.getOperand(OpIdx).getReg();
1533 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001534 bool isSPVFP = ARM::SPRRegisterClass->contains(RegM);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001535 RegM = getARMRegisterNumbering(RegM);
Evan Cheng80a11982008-11-12 06:41:41 +00001536 if (!isSPVFP)
1537 Binary |= RegM;
1538 else {
1539 Binary |= ((RegM & 0x1E) >> 1);
1540 Binary |= (RegM & 0x01) << ARMII::M_BitShift;
Evan Cheng78be83d2008-11-11 19:40:26 +00001541 }
Evan Cheng80a11982008-11-12 06:41:41 +00001542 return Binary;
1543}
1544
Chris Lattner33fabd72010-02-02 21:48:51 +00001545void ARMCodeEmitter::emitVFPArithInstruction(const MachineInstr &MI) {
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001546 const TargetInstrDesc &TID = MI.getDesc();
1547
1548 // Part of binary is determined by TableGn.
1549 unsigned Binary = getBinaryCodeForInstr(MI);
1550
1551 // Set the conditional execution predicate
1552 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1553
1554 unsigned OpIdx = 0;
1555 assert((Binary & ARMII::D_BitShift) == 0 &&
1556 (Binary & ARMII::N_BitShift) == 0 &&
1557 (Binary & ARMII::M_BitShift) == 0 && "VFP encoding bug!");
1558
1559 // Encode Dd / Sd.
1560 Binary |= encodeVFPRd(MI, OpIdx++);
1561
1562 // If this is a two-address operand, skip it, e.g. FMACD.
1563 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1564 ++OpIdx;
1565
1566 // Encode Dn / Sn.
1567 if ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPBinaryFrm)
Evan Cheng3f4924e2008-11-12 08:14:21 +00001568 Binary |= encodeVFPRn(MI, OpIdx++);
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001569
1570 if (OpIdx == TID.getNumOperands() ||
1571 TID.OpInfo[OpIdx].isPredicate() ||
1572 TID.OpInfo[OpIdx].isOptionalDef()) {
1573 // FCMPEZD etc. has only one operand.
1574 emitWordLE(Binary);
1575 return;
1576 }
1577
1578 // Encode Dm / Sm.
1579 Binary |= encodeVFPRm(MI, OpIdx);
Jim Grosbach764ab522009-08-11 15:33:49 +00001580
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001581 emitWordLE(Binary);
1582}
1583
Bob Wilson87949d42010-03-17 21:16:45 +00001584void ARMCodeEmitter::emitVFPConversionInstruction(const MachineInstr &MI) {
Evan Cheng80a11982008-11-12 06:41:41 +00001585 const TargetInstrDesc &TID = MI.getDesc();
1586 unsigned Form = TID.TSFlags & ARMII::FormMask;
1587
1588 // Part of binary is determined by TableGn.
1589 unsigned Binary = getBinaryCodeForInstr(MI);
1590
1591 // Set the conditional execution predicate
1592 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1593
1594 switch (Form) {
1595 default: break;
1596 case ARMII::VFPConv1Frm:
1597 case ARMII::VFPConv2Frm:
1598 case ARMII::VFPConv3Frm:
1599 // Encode Dd / Sd.
1600 Binary |= encodeVFPRd(MI, 0);
1601 break;
1602 case ARMII::VFPConv4Frm:
1603 // Encode Dn / Sn.
1604 Binary |= encodeVFPRn(MI, 0);
1605 break;
1606 case ARMII::VFPConv5Frm:
1607 // Encode Dm / Sm.
1608 Binary |= encodeVFPRm(MI, 0);
1609 break;
1610 }
1611
1612 switch (Form) {
1613 default: break;
1614 case ARMII::VFPConv1Frm:
1615 // Encode Dm / Sm.
1616 Binary |= encodeVFPRm(MI, 1);
Evan Cheng67fd91f2008-11-13 07:46:59 +00001617 break;
Evan Cheng80a11982008-11-12 06:41:41 +00001618 case ARMII::VFPConv2Frm:
1619 case ARMII::VFPConv3Frm:
1620 // Encode Dn / Sn.
1621 Binary |= encodeVFPRn(MI, 1);
1622 break;
1623 case ARMII::VFPConv4Frm:
1624 case ARMII::VFPConv5Frm:
1625 // Encode Dd / Sd.
1626 Binary |= encodeVFPRd(MI, 1);
1627 break;
1628 }
1629
1630 if (Form == ARMII::VFPConv5Frm)
1631 // Encode Dn / Sn.
1632 Binary |= encodeVFPRn(MI, 2);
1633 else if (Form == ARMII::VFPConv3Frm)
1634 // Encode Dm / Sm.
1635 Binary |= encodeVFPRm(MI, 2);
Evan Cheng78be83d2008-11-11 19:40:26 +00001636
1637 emitWordLE(Binary);
1638}
1639
Chris Lattner33fabd72010-02-02 21:48:51 +00001640void ARMCodeEmitter::emitVFPLoadStoreInstruction(const MachineInstr &MI) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001641 // Part of binary is determined by TableGn.
1642 unsigned Binary = getBinaryCodeForInstr(MI);
1643
1644 // Set the conditional execution predicate
1645 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1646
1647 unsigned OpIdx = 0;
1648
1649 // Encode Dd / Sd.
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001650 Binary |= encodeVFPRd(MI, OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001651
1652 // Encode address base.
1653 const MachineOperand &Base = MI.getOperand(OpIdx++);
1654 Binary |= getMachineOpValue(MI, Base) << ARMII::RegRnShift;
1655
1656 // If there is a non-zero immediate offset, encode it.
1657 if (Base.isReg()) {
1658 const MachineOperand &Offset = MI.getOperand(OpIdx);
1659 if (unsigned ImmOffs = ARM_AM::getAM5Offset(Offset.getImm())) {
1660 if (ARM_AM::getAM5Op(Offset.getImm()) == ARM_AM::add)
1661 Binary |= 1 << ARMII::U_BitShift;
Evan Cheng607f1b42008-11-12 08:21:12 +00001662 Binary |= ImmOffs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001663 emitWordLE(Binary);
1664 return;
1665 }
1666 }
1667
1668 // If immediate offset is omitted, default to +0.
1669 Binary |= 1 << ARMII::U_BitShift;
1670
1671 emitWordLE(Binary);
1672}
1673
Bob Wilson87949d42010-03-17 21:16:45 +00001674void
1675ARMCodeEmitter::emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI) {
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001676 const TargetInstrDesc &TID = MI.getDesc();
1677 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1678
Evan Chengcd8e66a2008-11-11 21:48:44 +00001679 // Part of binary is determined by TableGn.
1680 unsigned Binary = getBinaryCodeForInstr(MI);
1681
1682 // Set the conditional execution predicate
1683 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1684
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001685 // Skip operand 0 of an instruction with base register update.
1686 unsigned OpIdx = 0;
1687 if (IsUpdating)
1688 ++OpIdx;
1689
Evan Chengcd8e66a2008-11-11 21:48:44 +00001690 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001691 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001692
1693 // Set addressing mode by modifying bits U(23) and P(24)
Bill Wendling2567eec2010-11-17 05:31:09 +00001694 ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(MI.getOpcode());
1695 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(Mode));
Evan Chengcd8e66a2008-11-11 21:48:44 +00001696
1697 // Set bit W(21)
Bob Wilson2d357f62010-03-16 18:38:09 +00001698 if (IsUpdating)
Evan Chengcd8e66a2008-11-11 21:48:44 +00001699 Binary |= 0x1 << ARMII::W_BitShift;
1700
1701 // First register is encoded in Dd.
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001702 Binary |= encodeVFPRd(MI, OpIdx+2);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001703
Bob Wilsond4bfd542010-08-27 23:18:17 +00001704 // Count the number of registers.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001705 unsigned NumRegs = 1;
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001706 for (unsigned i = OpIdx+3, e = MI.getNumOperands(); i != e; ++i) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001707 const MachineOperand &MO = MI.getOperand(i);
1708 if (!MO.isReg() || MO.isImplicit())
1709 break;
1710 ++NumRegs;
1711 }
Shih-wei Liao5170b712010-05-26 00:02:28 +00001712 // Bit 8 will be set if <list> is consecutive 64-bit registers (e.g., D0)
1713 // Otherwise, it will be 0, in the case of 32-bit registers.
1714 if(Binary & 0x100)
1715 Binary |= NumRegs * 2;
1716 else
1717 Binary |= NumRegs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001718
1719 emitWordLE(Binary);
1720}
1721
Bob Wilson1a913ed2010-06-11 21:34:50 +00001722static unsigned encodeNEONRd(const MachineInstr &MI, unsigned OpIdx) {
1723 unsigned RegD = MI.getOperand(OpIdx).getReg();
1724 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001725 RegD = getARMRegisterNumbering(RegD);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001726 Binary |= (RegD & 0xf) << ARMII::RegRdShift;
1727 Binary |= ((RegD >> 4) & 1) << ARMII::D_BitShift;
1728 return Binary;
1729}
1730
Bob Wilson5e7b6072010-06-25 22:40:46 +00001731static unsigned encodeNEONRn(const MachineInstr &MI, unsigned OpIdx) {
1732 unsigned RegN = MI.getOperand(OpIdx).getReg();
1733 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001734 RegN = getARMRegisterNumbering(RegN);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001735 Binary |= (RegN & 0xf) << ARMII::RegRnShift;
1736 Binary |= ((RegN >> 4) & 1) << ARMII::N_BitShift;
1737 return Binary;
1738}
1739
Bob Wilson583a2a02010-06-25 21:17:19 +00001740static unsigned encodeNEONRm(const MachineInstr &MI, unsigned OpIdx) {
1741 unsigned RegM = MI.getOperand(OpIdx).getReg();
1742 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001743 RegM = getARMRegisterNumbering(RegM);
Bob Wilson583a2a02010-06-25 21:17:19 +00001744 Binary |= (RegM & 0xf);
1745 Binary |= ((RegM >> 4) & 1) << ARMII::M_BitShift;
1746 return Binary;
1747}
1748
Bob Wilsond896a972010-06-28 21:12:19 +00001749/// convertNEONDataProcToThumb - Convert the ARM mode encoding for a NEON
1750/// data-processing instruction to the corresponding Thumb encoding.
1751static unsigned convertNEONDataProcToThumb(unsigned Binary) {
1752 assert((Binary & 0xfe000000) == 0xf2000000 &&
1753 "not an ARM NEON data-processing instruction");
1754 unsigned UBit = (Binary >> 24) & 1;
1755 return 0xef000000 | (UBit << 28) | (Binary & 0xffffff);
1756}
1757
Bob Wilsond5a563d2010-06-29 17:34:07 +00001758void ARMCodeEmitter::emitNEONLaneInstruction(const MachineInstr &MI) {
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001759 unsigned Binary = getBinaryCodeForInstr(MI);
1760
Bob Wilsond5a563d2010-06-29 17:34:07 +00001761 unsigned RegTOpIdx, RegNOpIdx, LnOpIdx;
1762 const TargetInstrDesc &TID = MI.getDesc();
1763 if ((TID.TSFlags & ARMII::FormMask) == ARMII::NGetLnFrm) {
1764 RegTOpIdx = 0;
1765 RegNOpIdx = 1;
1766 LnOpIdx = 2;
1767 } else { // ARMII::NSetLnFrm
1768 RegTOpIdx = 2;
1769 RegNOpIdx = 0;
1770 LnOpIdx = 3;
1771 }
1772
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001773 // Set the conditional execution predicate
Bob Wilson5cdede42010-06-29 00:26:13 +00001774 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001775
Bob Wilsond5a563d2010-06-29 17:34:07 +00001776 unsigned RegT = MI.getOperand(RegTOpIdx).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001777 RegT = getARMRegisterNumbering(RegT);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001778 Binary |= (RegT << ARMII::RegRdShift);
Bob Wilsond5a563d2010-06-29 17:34:07 +00001779 Binary |= encodeNEONRn(MI, RegNOpIdx);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001780
1781 unsigned LaneShift;
1782 if ((Binary & (1 << 22)) != 0)
1783 LaneShift = 0; // 8-bit elements
1784 else if ((Binary & (1 << 5)) != 0)
1785 LaneShift = 1; // 16-bit elements
1786 else
1787 LaneShift = 2; // 32-bit elements
1788
Bob Wilsond5a563d2010-06-29 17:34:07 +00001789 unsigned Lane = MI.getOperand(LnOpIdx).getImm() << LaneShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001790 unsigned Opc1 = Lane >> 2;
1791 unsigned Opc2 = Lane & 3;
1792 assert((Opc1 & 3) == 0 && "out-of-range lane number operand");
1793 Binary |= (Opc1 << 21);
1794 Binary |= (Opc2 << 5);
1795
1796 emitWordLE(Binary);
1797}
1798
Bob Wilson21773e72010-06-29 20:13:29 +00001799void ARMCodeEmitter::emitNEONDupInstruction(const MachineInstr &MI) {
1800 unsigned Binary = getBinaryCodeForInstr(MI);
1801
1802 // Set the conditional execution predicate
1803 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
1804
1805 unsigned RegT = MI.getOperand(1).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001806 RegT = getARMRegisterNumbering(RegT);
Bob Wilson21773e72010-06-29 20:13:29 +00001807 Binary |= (RegT << ARMII::RegRdShift);
1808 Binary |= encodeNEONRn(MI, 0);
1809 emitWordLE(Binary);
1810}
1811
Bob Wilson583a2a02010-06-25 21:17:19 +00001812void ARMCodeEmitter::emitNEON1RegModImmInstruction(const MachineInstr &MI) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00001813 unsigned Binary = getBinaryCodeForInstr(MI);
1814 // Destination register is encoded in Dd.
1815 Binary |= encodeNEONRd(MI, 0);
1816 // Immediate fields: Op, Cmode, I, Imm3, Imm4
1817 unsigned Imm = MI.getOperand(1).getImm();
1818 unsigned Op = (Imm >> 12) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001819 unsigned Cmode = (Imm >> 8) & 0xf;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001820 unsigned I = (Imm >> 7) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001821 unsigned Imm3 = (Imm >> 4) & 0x7;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001822 unsigned Imm4 = Imm & 0xf;
Bob Wilson08baddb2010-06-28 21:16:30 +00001823 Binary |= (I << 24) | (Imm3 << 16) | (Cmode << 8) | (Op << 5) | Imm4;
Bob Wilson62d24a42010-06-28 22:23:17 +00001824 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001825 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001826 emitWordLE(Binary);
1827}
1828
Bob Wilson583a2a02010-06-25 21:17:19 +00001829void ARMCodeEmitter::emitNEON2RegInstruction(const MachineInstr &MI) {
Bob Wilson5e7b6072010-06-25 22:40:46 +00001830 const TargetInstrDesc &TID = MI.getDesc();
Bob Wilson583a2a02010-06-25 21:17:19 +00001831 unsigned Binary = getBinaryCodeForInstr(MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001832 // Destination register is encoded in Dd; source register in Dm.
1833 unsigned OpIdx = 0;
1834 Binary |= encodeNEONRd(MI, OpIdx++);
1835 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1836 ++OpIdx;
1837 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001838 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001839 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson583a2a02010-06-25 21:17:19 +00001840 // FIXME: This does not handle VDUPfdf or VDUPfqf.
1841 emitWordLE(Binary);
1842}
1843
Bob Wilson5e7b6072010-06-25 22:40:46 +00001844void ARMCodeEmitter::emitNEON3RegInstruction(const MachineInstr &MI) {
1845 const TargetInstrDesc &TID = MI.getDesc();
1846 unsigned Binary = getBinaryCodeForInstr(MI);
1847 // Destination register is encoded in Dd; source registers in Dn and Dm.
1848 unsigned OpIdx = 0;
1849 Binary |= encodeNEONRd(MI, OpIdx++);
1850 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1851 ++OpIdx;
1852 Binary |= encodeNEONRn(MI, OpIdx++);
1853 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1854 ++OpIdx;
1855 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001856 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001857 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001858 // FIXME: This does not handle VMOVDneon or VMOVQ.
1859 emitWordLE(Binary);
1860}
1861
Evan Cheng7602e112008-09-02 06:52:38 +00001862#include "ARMGenCodeEmitter.inc"