blob: 262695b03c29455c5c1ff396a1cac04839934af2 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Evan Chenga8e29892007-01-19 07:51:42 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Chenga8e29892007-01-19 07:51:42 +000041def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
42
43def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
44 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
45
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000046def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000047def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
48 SDTCisInt<2>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000049
Jim Grosbach7c03dbd2009-12-14 21:24:16 +000050def SDT_ARMMEMBARRIERV7 : SDTypeProfile<0, 0, []>;
51def SDT_ARMSYNCBARRIERV7 : SDTypeProfile<0, 0, []>;
52def SDT_ARMMEMBARRIERV6 : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
53def SDT_ARMSYNCBARRIERV6 : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000054
Evan Chenga8e29892007-01-19 07:51:42 +000055// Node definitions.
56def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000057def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
58
Bill Wendlingc69107c2007-11-13 09:19:02 +000059def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000060 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000061def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000062 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000063
64def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
65 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Cheng277f0742007-06-19 21:05:09 +000066def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
67 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000068def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
69 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
70
Chris Lattner48be23c2008-01-15 22:02:54 +000071def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000072 [SDNPHasChain, SDNPOptInFlag]>;
73
74def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
75 [SDNPInFlag]>;
76def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
77 [SDNPInFlag]>;
78
79def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
80 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
81
82def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
83 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +000084def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
85 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +000086
87def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
88 [SDNPOutFlag]>;
89
David Goodwinc0309b42009-06-29 15:33:01 +000090def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
91 [SDNPOutFlag,SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +000092
Evan Chenga8e29892007-01-19 07:51:42 +000093def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
94
95def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
96def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
97def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000098
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000099def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbachf9570122009-05-14 00:46:35 +0000100def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", SDT_ARMEH_SJLJ_Setjmp>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000101
Jim Grosbach7c03dbd2009-12-14 21:24:16 +0000102def ARMMemBarrierV7 : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERV7,
Jim Grosbach3728e962009-12-10 00:11:09 +0000103 [SDNPHasChain]>;
Jim Grosbach7c03dbd2009-12-14 21:24:16 +0000104def ARMSyncBarrierV7 : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERV7,
105 [SDNPHasChain]>;
106def ARMMemBarrierV6 : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERV6,
107 [SDNPHasChain]>;
108def ARMSyncBarrierV6 : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERV6,
Jim Grosbach3728e962009-12-10 00:11:09 +0000109 [SDNPHasChain]>;
110
Evan Chengf609bb82010-01-19 00:44:15 +0000111def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
112
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000113//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000114// ARM Instruction Predicate Definitions.
115//
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000116def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
117def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
118def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
Evan Chengedcbada2009-07-06 22:05:45 +0000119def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
Evan Cheng5adb66a2009-09-28 09:14:39 +0000120def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Bob Wilson5bafff32009-06-22 23:27:02 +0000121def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
122def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
123def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
124def HasNEON : Predicate<"Subtarget->hasNEON()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000125def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
126def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000127def IsThumb : Predicate<"Subtarget->isThumb()">;
Evan Chengf49810c2009-06-23 17:48:47 +0000128def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengd770d9e2009-07-02 06:38:40 +0000129def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000130def IsARM : Predicate<"!Subtarget->isThumb()">;
Bob Wilson54fc1242009-06-22 21:01:46 +0000131def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
132def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000133
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000134// FIXME: Eventually this will be just "hasV6T2Ops".
135def UseMovt : Predicate<"Subtarget->useMovt()">;
136def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
137
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000138//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000139// ARM Flag Definitions.
140
141class RegConstraint<string C> {
142 string Constraints = C;
143}
144
145//===----------------------------------------------------------------------===//
146// ARM specific transformation functions and pattern fragments.
147//
148
Evan Chenga8e29892007-01-19 07:51:42 +0000149// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
150// so_imm_neg def below.
151def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000153}]>;
154
155// so_imm_not_XFORM - Return a so_imm value packed into the format described for
156// so_imm_not def below.
157def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000159}]>;
160
161// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
162def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000163 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000164 return v == 8 || v == 16 || v == 24;
165}]>;
166
167/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
168def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000169 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000170}]>;
171
172/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
173def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000174 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000175}]>;
176
Jim Grosbach64171712010-02-16 21:07:46 +0000177def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000178 PatLeaf<(imm), [{
179 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
180 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000181
Evan Chenga2515702007-03-19 07:09:02 +0000182def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000183 PatLeaf<(imm), [{
184 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
185 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000186
187// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
188def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000189 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000190}]>;
191
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000192/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
193/// e.g., 0xf000ffff
194def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000195 PatLeaf<(imm), [{
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000196 uint32_t v = (uint32_t)N->getZExtValue();
197 if (v == 0xffffffff)
198 return 0;
David Goodwinc2ffd282009-07-14 00:57:56 +0000199 // there can be 1's on either or both "outsides", all the "inside"
200 // bits must be 0's
201 unsigned int lsb = 0, msb = 31;
202 while (v & (1 << msb)) --msb;
203 while (v & (1 << lsb)) ++lsb;
204 for (unsigned int i = lsb; i <= msb; ++i) {
205 if (v & (1 << i))
206 return 0;
207 }
208 return 1;
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000209}] > {
210 let PrintMethod = "printBitfieldInvMaskImmOperand";
211}
212
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000213/// Split a 32-bit immediate into two 16 bit parts.
214def lo16 : SDNodeXForm<imm, [{
215 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() & 0xffff,
216 MVT::i32);
217}]>;
218
219def hi16 : SDNodeXForm<imm, [{
220 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
221}]>;
222
223def lo16AllZero : PatLeaf<(i32 imm), [{
224 // Returns true if all low 16-bits are 0.
225 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000226}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000227
Jim Grosbach64171712010-02-16 21:07:46 +0000228/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000229/// [0.65535].
230def imm0_65535 : PatLeaf<(i32 imm), [{
231 return (uint32_t)N->getZExtValue() < 65536;
232}]>;
233
Evan Cheng37f25d92008-08-28 23:39:26 +0000234class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
235class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000236
Jim Grosbach0a145f32010-02-16 20:17:57 +0000237/// adde and sube predicates - True based on whether the carry flag output
238/// will be needed or not.
239def adde_dead_carry :
240 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
241 [{return !N->hasAnyUseOfValue(1);}]>;
242def sube_dead_carry :
243 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
244 [{return !N->hasAnyUseOfValue(1);}]>;
245def adde_live_carry :
246 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
247 [{return N->hasAnyUseOfValue(1);}]>;
248def sube_live_carry :
249 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
250 [{return N->hasAnyUseOfValue(1);}]>;
251
Evan Chenga8e29892007-01-19 07:51:42 +0000252//===----------------------------------------------------------------------===//
253// Operand Definitions.
254//
255
256// Branch target.
257def brtarget : Operand<OtherVT>;
258
Evan Chenga8e29892007-01-19 07:51:42 +0000259// A list of registers separated by comma. Used by load/store multiple.
260def reglist : Operand<i32> {
261 let PrintMethod = "printRegisterList";
262}
263
264// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
265def cpinst_operand : Operand<i32> {
266 let PrintMethod = "printCPInstOperand";
267}
268
269def jtblock_operand : Operand<i32> {
270 let PrintMethod = "printJTBlockOperand";
271}
Evan Cheng66ac5312009-07-25 00:33:29 +0000272def jt2block_operand : Operand<i32> {
273 let PrintMethod = "printJT2BlockOperand";
274}
Evan Chenga8e29892007-01-19 07:51:42 +0000275
276// Local PC labels.
277def pclabel : Operand<i32> {
278 let PrintMethod = "printPCLabel";
279}
280
281// shifter_operand operands: so_reg and so_imm.
282def so_reg : Operand<i32>, // reg reg imm
283 ComplexPattern<i32, 3, "SelectShifterOperandReg",
284 [shl,srl,sra,rotr]> {
285 let PrintMethod = "printSORegOperand";
286 let MIOperandInfo = (ops GPR, GPR, i32imm);
287}
288
289// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
290// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
291// represented in the imm field in the same 12-bit form that they are encoded
292// into so_imm instructions: the 8-bit immediate is the least significant bits
293// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
294def so_imm : Operand<i32>,
Evan Chenge7cbe412009-07-08 21:03:57 +0000295 PatLeaf<(imm), [{
296 return ARM_AM::getSOImmVal(N->getZExtValue()) != -1;
297 }]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000298 let PrintMethod = "printSOImmOperand";
299}
300
Evan Chengc70d1842007-03-20 08:11:30 +0000301// Break so_imm's up into two pieces. This handles immediates with up to 16
302// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
303// get the first/second pieces.
304def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000305 PatLeaf<(imm), [{
306 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
307 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000308 let PrintMethod = "printSOImm2PartOperand";
309}
310
311def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000312 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000314}]>;
315
316def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000317 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000319}]>;
320
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000321def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
322 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
323 }]> {
324 let PrintMethod = "printSOImm2PartOperand";
325}
326
327def so_neg_imm2part_1 : SDNodeXForm<imm, [{
328 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
329 return CurDAG->getTargetConstant(V, MVT::i32);
330}]>;
331
332def so_neg_imm2part_2 : SDNodeXForm<imm, [{
333 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
334 return CurDAG->getTargetConstant(V, MVT::i32);
335}]>;
336
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000337/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
338def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
339 return (int32_t)N->getZExtValue() < 32;
340}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000341
342// Define ARM specific addressing modes.
343
344// addrmode2 := reg +/- reg shop imm
345// addrmode2 := reg +/- imm12
346//
347def addrmode2 : Operand<i32>,
348 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
349 let PrintMethod = "printAddrMode2Operand";
350 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
351}
352
353def am2offset : Operand<i32>,
354 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
355 let PrintMethod = "printAddrMode2OffsetOperand";
356 let MIOperandInfo = (ops GPR, i32imm);
357}
358
359// addrmode3 := reg +/- reg
360// addrmode3 := reg +/- imm8
361//
362def addrmode3 : Operand<i32>,
363 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
364 let PrintMethod = "printAddrMode3Operand";
365 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
366}
367
368def am3offset : Operand<i32>,
369 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
370 let PrintMethod = "printAddrMode3OffsetOperand";
371 let MIOperandInfo = (ops GPR, i32imm);
372}
373
374// addrmode4 := reg, <mode|W>
375//
376def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000377 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000378 let PrintMethod = "printAddrMode4Operand";
379 let MIOperandInfo = (ops GPR, i32imm);
380}
381
382// addrmode5 := reg +/- imm8*4
383//
384def addrmode5 : Operand<i32>,
385 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
386 let PrintMethod = "printAddrMode5Operand";
387 let MIOperandInfo = (ops GPR, i32imm);
388}
389
Bob Wilson8b024a52009-07-01 23:16:05 +0000390// addrmode6 := reg with optional writeback
391//
392def addrmode6 : Operand<i32>,
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000393 ComplexPattern<i32, 4, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000394 let PrintMethod = "printAddrMode6Operand";
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000395 let MIOperandInfo = (ops GPR:$addr, GPR:$upd, i32imm, i32imm);
Bob Wilson8b024a52009-07-01 23:16:05 +0000396}
397
Evan Chenga8e29892007-01-19 07:51:42 +0000398// addrmodepc := pc + reg
399//
400def addrmodepc : Operand<i32>,
401 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
402 let PrintMethod = "printAddrModePCOperand";
403 let MIOperandInfo = (ops GPR, i32imm);
404}
405
Bob Wilson4f38b382009-08-21 21:58:55 +0000406def nohash_imm : Operand<i32> {
407 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000408}
409
Evan Chenga8e29892007-01-19 07:51:42 +0000410//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000411
Evan Cheng37f25d92008-08-28 23:39:26 +0000412include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000413
414//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000415// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000416//
417
Evan Cheng3924f782008-08-29 07:36:24 +0000418/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000419/// binop that produces a value.
Evan Cheng8de898a2009-06-26 00:19:44 +0000420multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode,
421 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000422 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000423 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000424 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
425 let Inst{25} = 1;
426 }
Evan Chengedda31c2008-11-05 18:35:52 +0000427 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000428 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000429 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
Johnny Chen04301522009-11-07 00:54:36 +0000430 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000431 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000432 let isCommutable = Commutable;
433 }
Evan Chengedda31c2008-11-05 18:35:52 +0000434 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000435 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000436 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
437 let Inst{25} = 0;
438 }
Evan Chenga8e29892007-01-19 07:51:42 +0000439}
440
Evan Cheng1e249e32009-06-25 20:59:23 +0000441/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000442/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000443let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000444multiclass AI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode,
445 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000446 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000447 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000448 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000449 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000450 let Inst{25} = 1;
451 }
Evan Chengedda31c2008-11-05 18:35:52 +0000452 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000453 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000454 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
455 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000456 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000457 let Inst{20} = 1;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000458 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000459 }
Evan Chengedda31c2008-11-05 18:35:52 +0000460 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000461 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000462 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000463 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000464 let Inst{25} = 0;
465 }
Evan Cheng071a2792007-09-11 19:55:27 +0000466}
Evan Chengc85e8322007-07-05 07:13:32 +0000467}
468
469/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000470/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000471/// a explicit result, only implicitly set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000472let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000473multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode,
474 bit Commutable = 0> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000475 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm, IIC_iCMPi,
Evan Cheng162e3092009-10-26 23:45:59 +0000476 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000477 [(opnode GPR:$a, so_imm:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000478 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000479 let Inst{25} = 1;
480 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000481 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm, IIC_iCMPr,
Evan Cheng162e3092009-10-26 23:45:59 +0000482 opc, "\t$a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000483 [(opnode GPR:$a, GPR:$b)]> {
Johnny Chen04301522009-11-07 00:54:36 +0000484 let Inst{11-4} = 0b00000000;
Bob Wilson5361cd22009-10-13 17:35:30 +0000485 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000486 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000487 let isCommutable = Commutable;
488 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000489 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm, IIC_iCMPsr,
Evan Cheng162e3092009-10-26 23:45:59 +0000490 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000491 [(opnode GPR:$a, so_reg:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000492 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000493 let Inst{25} = 0;
494 }
Evan Cheng071a2792007-09-11 19:55:27 +0000495}
Evan Chenga8e29892007-01-19 07:51:42 +0000496}
497
Evan Chenga8e29892007-01-19 07:51:42 +0000498/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
499/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000500/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
501multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000502 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng162e3092009-10-26 23:45:59 +0000503 IIC_iUNAr, opc, "\t$dst, $src",
David Goodwin5d598aa2009-08-19 18:00:44 +0000504 [(set GPR:$dst, (opnode GPR:$src))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000505 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000506 let Inst{11-10} = 0b00;
507 let Inst{19-16} = 0b1111;
508 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000509 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000510 IIC_iUNAsi, opc, "\t$dst, $src, ror $rot",
David Goodwin5d598aa2009-08-19 18:00:44 +0000511 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000512 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000513 let Inst{19-16} = 0b1111;
514 }
Evan Chenga8e29892007-01-19 07:51:42 +0000515}
516
Johnny Chen2ec5e492010-02-22 21:50:40 +0000517multiclass AI_unary_rrot_np<bits<8> opcod, string opc> {
518 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
519 IIC_iUNAr, opc, "\t$dst, $src",
520 [/* For disassembly only; pattern left blank */]>,
521 Requires<[IsARM, HasV6]> {
522 let Inst{11-10} = 0b00;
523 let Inst{19-16} = 0b1111;
524 }
525 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
526 IIC_iUNAsi, opc, "\t$dst, $src, ror $rot",
527 [/* For disassembly only; pattern left blank */]>,
528 Requires<[IsARM, HasV6]> {
529 let Inst{19-16} = 0b1111;
530 }
531}
532
Evan Chenga8e29892007-01-19 07:51:42 +0000533/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
534/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000535multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> {
536 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
Evan Cheng162e3092009-10-26 23:45:59 +0000537 IIC_iALUr, opc, "\t$dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000538 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000539 Requires<[IsARM, HasV6]> {
540 let Inst{11-10} = 0b00;
541 }
Jim Grosbach80dc1162010-02-16 21:23:02 +0000542 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
543 i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000544 IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000545 [(set GPR:$dst, (opnode GPR:$LHS,
546 (rotr GPR:$RHS, rot_imm:$rot)))]>,
547 Requires<[IsARM, HasV6]>;
548}
549
Johnny Chen2ec5e492010-02-22 21:50:40 +0000550// For disassembly only.
551multiclass AI_bin_rrot_np<bits<8> opcod, string opc> {
552 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
553 IIC_iALUr, opc, "\t$dst, $LHS, $RHS",
554 [/* For disassembly only; pattern left blank */]>,
555 Requires<[IsARM, HasV6]> {
556 let Inst{11-10} = 0b00;
557 }
558 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
559 i32imm:$rot),
560 IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot",
561 [/* For disassembly only; pattern left blank */]>,
562 Requires<[IsARM, HasV6]>;
563}
564
Evan Cheng62674222009-06-25 23:34:10 +0000565/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
566let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000567multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
568 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000569 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000570 DPFrm, IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000571 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000572 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000573 let Inst{25} = 1;
574 }
Evan Cheng62674222009-06-25 23:34:10 +0000575 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000576 DPFrm, IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000577 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000578 Requires<[IsARM]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000579 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000580 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000581 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000582 }
Evan Cheng62674222009-06-25 23:34:10 +0000583 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000584 DPSoRegFrm, IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000585 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000586 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000587 let Inst{25} = 0;
588 }
Jim Grosbache5165492009-11-09 00:11:35 +0000589}
590// Carry setting variants
591let Defs = [CPSR] in {
592multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
593 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000594 def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000595 DPFrm, IIC_iALUi, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000596 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000597 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000598 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000599 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000600 }
Evan Cheng62674222009-06-25 23:34:10 +0000601 def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000602 DPFrm, IIC_iALUr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000603 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000604 Requires<[IsARM]> {
Johnny Chen04301522009-11-07 00:54:36 +0000605 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000606 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000607 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000608 }
Evan Cheng62674222009-06-25 23:34:10 +0000609 def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000610 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000611 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000612 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000613 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000614 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000615 }
Evan Cheng071a2792007-09-11 19:55:27 +0000616}
Evan Chengc85e8322007-07-05 07:13:32 +0000617}
Jim Grosbache5165492009-11-09 00:11:35 +0000618}
Evan Chengc85e8322007-07-05 07:13:32 +0000619
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000620//===----------------------------------------------------------------------===//
621// Instructions
622//===----------------------------------------------------------------------===//
623
Evan Chenga8e29892007-01-19 07:51:42 +0000624//===----------------------------------------------------------------------===//
625// Miscellaneous Instructions.
626//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000627
Evan Chenga8e29892007-01-19 07:51:42 +0000628/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
629/// the function. The first operand is the ID# for this instruction, the second
630/// is the index into the MachineConstantPool that this is, the third is the
631/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000632let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000633def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000634PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000635 i32imm:$size), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000636 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000637
Evan Cheng071a2792007-09-11 19:55:27 +0000638let Defs = [SP], Uses = [SP] in {
Evan Chenga8e29892007-01-19 07:51:42 +0000639def ADJCALLSTACKUP :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000640PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000641 "@ ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000642 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000643
Jim Grosbach64171712010-02-16 21:07:46 +0000644def ADJCALLSTACKDOWN :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000645PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000646 "@ ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000647 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000648}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000649
Johnny Chenf4d81052010-02-12 22:53:19 +0000650def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000651 [/* For disassembly only; pattern left blank */]>,
652 Requires<[IsARM, HasV6T2]> {
653 let Inst{27-16} = 0b001100100000;
654 let Inst{7-0} = 0b00000000;
655}
656
Johnny Chenf4d81052010-02-12 22:53:19 +0000657def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
658 [/* For disassembly only; pattern left blank */]>,
659 Requires<[IsARM, HasV6T2]> {
660 let Inst{27-16} = 0b001100100000;
661 let Inst{7-0} = 0b00000001;
662}
663
664def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
665 [/* For disassembly only; pattern left blank */]>,
666 Requires<[IsARM, HasV6T2]> {
667 let Inst{27-16} = 0b001100100000;
668 let Inst{7-0} = 0b00000010;
669}
670
671def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
672 [/* For disassembly only; pattern left blank */]>,
673 Requires<[IsARM, HasV6T2]> {
674 let Inst{27-16} = 0b001100100000;
675 let Inst{7-0} = 0b00000011;
676}
677
Johnny Chen2ec5e492010-02-22 21:50:40 +0000678def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
679 "\t$dst, $a, $b",
680 [/* For disassembly only; pattern left blank */]>,
681 Requires<[IsARM, HasV6]> {
682 let Inst{27-20} = 0b01101000;
683 let Inst{7-4} = 0b1011;
684}
685
Johnny Chenf4d81052010-02-12 22:53:19 +0000686def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
687 [/* For disassembly only; pattern left blank */]>,
688 Requires<[IsARM, HasV6T2]> {
689 let Inst{27-16} = 0b001100100000;
690 let Inst{7-0} = 0b00000100;
691}
692
Johnny Chenc6f7b272010-02-11 18:12:29 +0000693// The i32imm operand $val can be used by a debugger to store more information
694// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000695def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000696 [/* For disassembly only; pattern left blank */]>,
697 Requires<[IsARM]> {
698 let Inst{27-20} = 0b00010010;
699 let Inst{7-4} = 0b0111;
700}
701
Johnny Chenb98e1602010-02-12 18:55:33 +0000702// Change Processor State is a system instruction -- for disassembly only.
703// The singleton $opt operand contains the following information:
704// opt{4-0} = mode from Inst{4-0}
705// opt{5} = changemode from Inst{17}
706// opt{8-6} = AIF from Inst{8-6}
707// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chenf4d81052010-02-12 22:53:19 +0000708def CPS : AXI<(outs),(ins i32imm:$opt), MiscFrm, NoItinerary, "cps${opt:cps}",
Johnny Chenb98e1602010-02-12 18:55:33 +0000709 [/* For disassembly only; pattern left blank */]>,
710 Requires<[IsARM]> {
711 let Inst{31-28} = 0b1111;
712 let Inst{27-20} = 0b00010000;
713 let Inst{16} = 0;
714 let Inst{5} = 0;
715}
716
Johnny Chenb92a23f2010-02-21 04:42:01 +0000717// Preload signals the memory system of possible future data/instruction access.
718// These are for disassembly only.
719multiclass APreLoad<bit data, bit read, string opc> {
720
721 def i : AXI<(outs), (ins GPR:$base, i32imm:$imm), MiscFrm, NoItinerary,
722 !strconcat(opc, "\t[$base, $imm]"), []> {
723 let Inst{31-26} = 0b111101;
724 let Inst{25} = 0; // 0 for immediate form
725 let Inst{24} = data;
726 let Inst{22} = read;
727 let Inst{21-20} = 0b01;
728 }
729
730 def r : AXI<(outs), (ins addrmode2:$addr), MiscFrm, NoItinerary,
731 !strconcat(opc, "\t$addr"), []> {
732 let Inst{31-26} = 0b111101;
733 let Inst{25} = 1; // 1 for register form
734 let Inst{24} = data;
735 let Inst{22} = read;
736 let Inst{21-20} = 0b01;
737 let Inst{4} = 0;
738 }
739}
740
741defm PLD : APreLoad<1, 1, "pld">;
742defm PLDW : APreLoad<1, 0, "pldw">;
743defm PLI : APreLoad<0, 1, "pli">;
744
Johnny Chena1e76212010-02-13 02:51:09 +0000745def SETENDBE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tbe",
746 [/* For disassembly only; pattern left blank */]>,
747 Requires<[IsARM]> {
748 let Inst{31-28} = 0b1111;
749 let Inst{27-20} = 0b00010000;
750 let Inst{16} = 1;
751 let Inst{9} = 1;
752 let Inst{7-4} = 0b0000;
753}
754
755def SETENDLE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tle",
756 [/* For disassembly only; pattern left blank */]>,
757 Requires<[IsARM]> {
758 let Inst{31-28} = 0b1111;
759 let Inst{27-20} = 0b00010000;
760 let Inst{16} = 1;
761 let Inst{9} = 0;
762 let Inst{7-4} = 0b0000;
763}
764
Johnny Chenf4d81052010-02-12 22:53:19 +0000765def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +0000766 [/* For disassembly only; pattern left blank */]>,
767 Requires<[IsARM, HasV7]> {
768 let Inst{27-16} = 0b001100100000;
769 let Inst{7-4} = 0b1111;
770}
771
Johnny Chenba6e0332010-02-11 17:14:31 +0000772// A5.4 Permanently UNDEFINED instructions.
Johnny Chenf4d81052010-02-12 22:53:19 +0000773def TRAP : AI<(outs), (ins), MiscFrm, NoItinerary, "trap", "",
Johnny Chenba6e0332010-02-11 17:14:31 +0000774 [/* For disassembly only; pattern left blank */]>,
775 Requires<[IsARM]> {
776 let Inst{27-25} = 0b011;
777 let Inst{24-20} = 0b11111;
778 let Inst{7-5} = 0b111;
779 let Inst{4} = 0b1;
780}
781
Evan Cheng12c3a532008-11-06 17:48:05 +0000782// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000783let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000784def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000785 Pseudo, IIC_iALUr, "\n$cp:\n\tadd$p\t$dst, pc, $a",
Evan Cheng44bec522007-05-15 01:29:07 +0000786 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000787
Evan Cheng325474e2008-01-07 23:56:57 +0000788let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000789def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000790 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr$p\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000791 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000792
Evan Chengd87293c2008-11-06 08:47:38 +0000793def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000794 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000795 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
796
Evan Chengd87293c2008-11-06 08:47:38 +0000797def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000798 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000799 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
800
Evan Chengd87293c2008-11-06 08:47:38 +0000801def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000802 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000803 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
804
Evan Chengd87293c2008-11-06 08:47:38 +0000805def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000806 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000807 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
808}
Chris Lattner13c63102008-01-06 05:55:01 +0000809let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000810def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000811 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstr$p\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000812 [(store GPR:$src, addrmodepc:$addr)]>;
813
Evan Chengd87293c2008-11-06 08:47:38 +0000814def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000815 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrh${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000816 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
817
Evan Chengd87293c2008-11-06 08:47:38 +0000818def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000819 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrb${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000820 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
821}
Evan Cheng12c3a532008-11-06 17:48:05 +0000822} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000823
Evan Chenge07715c2009-06-23 05:25:29 +0000824
825// LEApcrel - Load a pc-relative address into a register without offending the
826// assembler.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000827def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000828 Pseudo, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +0000829 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, ($label-(",
830 "${:private}PCRELL${:uid}+8))\n"),
831 !strconcat("${:private}PCRELL${:uid}:\n\t",
832 "add$p\t$dst, pc, #${:private}PCRELV${:uid}")),
Evan Chenge07715c2009-06-23 05:25:29 +0000833 []>;
834
Evan Cheng023dd3f2009-06-24 23:14:45 +0000835def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000836 (ins i32imm:$label, nohash_imm:$id, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000837 Pseudo, IIC_iALUi,
Evan Chengeadf0492009-07-22 22:03:29 +0000838 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, "
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000839 "(${label}_${id}-(",
Evan Chengeadf0492009-07-22 22:03:29 +0000840 "${:private}PCRELL${:uid}+8))\n"),
841 !strconcat("${:private}PCRELL${:uid}:\n\t",
Jim Grosbach80dc1162010-02-16 21:23:02 +0000842 "add$p\t$dst, pc, #${:private}PCRELV${:uid}")),
Evan Chengbc8a9452009-07-07 23:40:25 +0000843 []> {
844 let Inst{25} = 1;
845}
Evan Chenge07715c2009-06-23 05:25:29 +0000846
Evan Chenga8e29892007-01-19 07:51:42 +0000847//===----------------------------------------------------------------------===//
848// Control Flow Instructions.
849//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000850
Jim Grosbachc732adf2009-09-30 01:35:11 +0000851let isReturn = 1, isTerminator = 1, isBarrier = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +0000852 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +0000853 "bx", "\tlr", [(ARMretflag)]> {
Johnny Chen9d52e8d2009-11-16 23:57:56 +0000854 let Inst{3-0} = 0b1110;
Jim Grosbach26421962008-10-14 20:36:24 +0000855 let Inst{7-4} = 0b0001;
856 let Inst{19-8} = 0b111111111111;
857 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000858}
Rafael Espindola27185192006-09-29 21:20:16 +0000859
Bob Wilson04ea6e52009-10-28 00:37:03 +0000860// Indirect branches
861let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000862 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Bob Wilson04ea6e52009-10-28 00:37:03 +0000863 [(brind GPR:$dst)]> {
864 let Inst{7-4} = 0b0001;
865 let Inst{19-8} = 0b111111111111;
866 let Inst{27-20} = 0b00010010;
Johnny Chen9d52e8d2009-11-16 23:57:56 +0000867 let Inst{31-28} = 0b1110;
Bob Wilson04ea6e52009-10-28 00:37:03 +0000868 }
869}
870
Evan Chenga8e29892007-01-19 07:51:42 +0000871// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +0000872// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000873let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
874 hasExtraDefRegAllocReq = 1 in
Evan Cheng12c3a532008-11-06 17:48:05 +0000875 def LDM_RET : AXI4ld<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +0000876 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
Jim Grosbache5165492009-11-09 00:11:35 +0000877 LdStMulFrm, IIC_Br, "ldm${addr:submode}${p}\t$addr, $wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000878 []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000879
Bob Wilson54fc1242009-06-22 21:01:46 +0000880// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000881let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000882 Defs = [R0, R1, R2, R3, R12, LR,
883 D0, D1, D2, D3, D4, D5, D6, D7,
884 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000885 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +0000886 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000887 IIC_Br, "bl\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000888 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +0000889 Requires<[IsARM, IsNotDarwin]> {
890 let Inst{31-28} = 0b1110;
891 }
Evan Cheng277f0742007-06-19 21:05:09 +0000892
Evan Cheng12c3a532008-11-06 17:48:05 +0000893 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000894 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000895 [(ARMcall_pred tglobaladdr:$func)]>,
896 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000897
Evan Chenga8e29892007-01-19 07:51:42 +0000898 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +0000899 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000900 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000901 [(ARMcall GPR:$func)]>,
902 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000903 let Inst{7-4} = 0b0011;
904 let Inst{19-8} = 0b111111111111;
905 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000906 }
907
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000908 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +0000909 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
910 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000911 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +0000912 [(ARMcall_nolink tGPR:$func)]>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000913 Requires<[IsARM, IsNotDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000914 let Inst{7-4} = 0b0001;
915 let Inst{19-8} = 0b111111111111;
916 let Inst{27-20} = 0b00010010;
Bob Wilson54fc1242009-06-22 21:01:46 +0000917 }
918}
919
920// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000921let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000922 Defs = [R0, R1, R2, R3, R9, R12, LR,
923 D0, D1, D2, D3, D4, D5, D6, D7,
924 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000925 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +0000926 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000927 IIC_Br, "bl\t${func:call}",
Johnny Cheneadeffb2009-10-27 20:45:15 +0000928 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
929 let Inst{31-28} = 0b1110;
930 }
Bob Wilson54fc1242009-06-22 21:01:46 +0000931
932 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000933 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000934 [(ARMcall_pred tglobaladdr:$func)]>,
935 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +0000936
937 // ARMv5T and above
938 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000939 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +0000940 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
941 let Inst{7-4} = 0b0011;
942 let Inst{19-8} = 0b111111111111;
943 let Inst{27-20} = 0b00010010;
944 }
945
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000946 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +0000947 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
948 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000949 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +0000950 [(ARMcall_nolink tGPR:$func)]>, Requires<[IsARM, IsDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000951 let Inst{7-4} = 0b0001;
952 let Inst{19-8} = 0b111111111111;
953 let Inst{27-20} = 0b00010010;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000954 }
Rafael Espindola35574632006-07-18 17:00:30 +0000955}
Rafael Espindoladc124a22006-05-18 21:45:49 +0000956
David Goodwin1a8f36e2009-08-12 18:31:53 +0000957let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000958 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +0000959 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000960 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000961 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +0000962 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000963
Owen Anderson20ab2902007-11-12 07:39:39 +0000964 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +0000965 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +0000966 IIC_Br, "mov\tpc, $target \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +0000967 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chenec689152009-12-14 21:51:34 +0000968 let Inst{11-4} = 0b00000000;
Johnny Chena9ea9ec2009-11-17 17:17:50 +0000969 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +0000970 let Inst{20} = 0; // S Bit
971 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000972 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +0000973 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000974 def BR_JTm : JTI<(outs),
975 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +0000976 IIC_Br, "ldr\tpc, $target \n$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000977 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
978 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +0000979 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +0000980 let Inst{20} = 1; // L bit
981 let Inst{21} = 0; // W bit
982 let Inst{22} = 0; // B bit
983 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000984 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +0000985 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000986 def BR_JTadd : JTI<(outs),
987 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +0000988 IIC_Br, "add\tpc, $target, $idx \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +0000989 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
990 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +0000991 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +0000992 let Inst{20} = 0; // S bit
993 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000994 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +0000995 }
996 } // isNotDuplicable = 1, isIndirectBranch = 1
997 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +0000998
Evan Chengc85e8322007-07-05 07:13:32 +0000999 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001000 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001001 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001002 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001003 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001004}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001005
Johnny Chena1e76212010-02-13 02:51:09 +00001006// Branch and Exchange Jazelle -- for disassembly only
1007def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1008 [/* For disassembly only; pattern left blank */]> {
1009 let Inst{23-20} = 0b0010;
1010 //let Inst{19-8} = 0xfff;
1011 let Inst{7-4} = 0b0010;
1012}
1013
Johnny Chen0296f3e2010-02-16 21:59:54 +00001014// Secure Monitor Call is a system instruction -- for disassembly only
1015def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1016 [/* For disassembly only; pattern left blank */]> {
1017 let Inst{23-20} = 0b0110;
1018 let Inst{7-4} = 0b0111;
1019}
1020
Johnny Chen64dfb782010-02-16 20:04:27 +00001021// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001022let isCall = 1 in {
1023def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
1024 [/* For disassembly only; pattern left blank */]>;
1025}
1026
Johnny Chenfb566792010-02-17 21:39:10 +00001027// Store Return State is a system instruction -- for disassembly only
Johnny Chen0296f3e2010-02-16 21:59:54 +00001028def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1029 NoItinerary, "srs${addr:submode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001030 [/* For disassembly only; pattern left blank */]> {
1031 let Inst{31-28} = 0b1111;
1032 let Inst{22-20} = 0b110; // W = 1
1033}
1034
1035def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1036 NoItinerary, "srs${addr:submode}\tsp, $mode",
1037 [/* For disassembly only; pattern left blank */]> {
1038 let Inst{31-28} = 0b1111;
1039 let Inst{22-20} = 0b100; // W = 0
1040}
1041
Johnny Chenfb566792010-02-17 21:39:10 +00001042// Return From Exception is a system instruction -- for disassembly only
1043def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1044 NoItinerary, "rfe${addr:submode}\t$base!",
1045 [/* For disassembly only; pattern left blank */]> {
1046 let Inst{31-28} = 0b1111;
1047 let Inst{22-20} = 0b011; // W = 1
1048}
1049
1050def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1051 NoItinerary, "rfe${addr:submode}\t$base",
1052 [/* For disassembly only; pattern left blank */]> {
1053 let Inst{31-28} = 0b1111;
1054 let Inst{22-20} = 0b001; // W = 0
1055}
1056
Evan Chenga8e29892007-01-19 07:51:42 +00001057//===----------------------------------------------------------------------===//
1058// Load / store Instructions.
1059//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001060
Evan Chenga8e29892007-01-19 07:51:42 +00001061// Load
Jim Grosbach64171712010-02-16 21:07:46 +00001062let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001063def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +00001064 "ldr", "\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001065 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001066
Evan Chengfa775d02007-03-19 07:20:03 +00001067// Special LDR for loads from non-pc-relative constpools.
Evan Cheng4aedb612009-11-20 19:57:15 +00001068let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1,
1069 mayHaveSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001070def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +00001071 "ldr", "\t$dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +00001072
Evan Chenga8e29892007-01-19 07:51:42 +00001073// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001074def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001075 IIC_iLoadr, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001076 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001077
Jim Grosbach64171712010-02-16 21:07:46 +00001078def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001079 IIC_iLoadr, "ldrb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001080 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001081
Evan Chenga8e29892007-01-19 07:51:42 +00001082// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001083def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001084 IIC_iLoadr, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001085 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001086
David Goodwin5d598aa2009-08-19 18:00:44 +00001087def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001088 IIC_iLoadr, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001089 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001090
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001091let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001092// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001093def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001094 IIC_iLoadr, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001095 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001096
Evan Chenga8e29892007-01-19 07:51:42 +00001097// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001098def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001099 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001100 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001101
Evan Chengd87293c2008-11-06 08:47:38 +00001102def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001103 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001104 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001105
Evan Chengd87293c2008-11-06 08:47:38 +00001106def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001107 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001108 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001109
Evan Chengd87293c2008-11-06 08:47:38 +00001110def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001111 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001112 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001113
Evan Chengd87293c2008-11-06 08:47:38 +00001114def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001115 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001116 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001117
Evan Chengd87293c2008-11-06 08:47:38 +00001118def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001119 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001120 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001121
Evan Chengd87293c2008-11-06 08:47:38 +00001122def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001123 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001124 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001125
Evan Chengd87293c2008-11-06 08:47:38 +00001126def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001127 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001128 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001129
Evan Chengd87293c2008-11-06 08:47:38 +00001130def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001131 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001132 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001133
Evan Chengd87293c2008-11-06 08:47:38 +00001134def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001135 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001136 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001137
1138// For disassembly only
1139def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
1140 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadr,
1141 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1142 Requires<[IsARM, HasV5TE]>;
1143
1144// For disassembly only
1145def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
1146 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadr,
1147 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1148 Requires<[IsARM, HasV5TE]>;
1149
Chris Lattner9b37aaf2008-01-10 05:12:37 +00001150}
Evan Chenga8e29892007-01-19 07:51:42 +00001151
Johnny Chenadb561d2010-02-18 03:27:42 +00001152// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001153
1154def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
1155 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
1156 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1157 let Inst{21} = 1; // overwrite
1158}
1159
1160def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Johnny Chenadb561d2010-02-18 03:27:42 +00001161 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
1162 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1163 let Inst{21} = 1; // overwrite
1164}
1165
1166def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
1167 (ins GPR:$base,am2offset:$offset), LdMiscFrm, IIC_iLoadru,
1168 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1169 let Inst{21} = 1; // overwrite
1170}
1171
1172def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
1173 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoadru,
1174 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1175 let Inst{21} = 1; // overwrite
1176}
1177
1178def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
1179 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
1180 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001181 let Inst{21} = 1; // overwrite
1182}
1183
Evan Chenga8e29892007-01-19 07:51:42 +00001184// Store
David Goodwin5d598aa2009-08-19 18:00:44 +00001185def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Evan Cheng162e3092009-10-26 23:45:59 +00001186 "str", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001187 [(store GPR:$src, addrmode2:$addr)]>;
1188
1189// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001190def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
1191 IIC_iStorer, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001192 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1193
David Goodwin5d598aa2009-08-19 18:00:44 +00001194def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001195 "strb", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001196 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
1197
1198// Store doubleword
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001199let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001200def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +00001201 StMiscFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001202 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001203
1204// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001205def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001206 (ins GPR:$src, GPR:$base, am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001207 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001208 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001209 [(set GPR:$base_wb,
1210 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1211
Evan Chengd87293c2008-11-06 08:47:38 +00001212def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001213 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001214 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001215 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001216 [(set GPR:$base_wb,
1217 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1218
Evan Chengd87293c2008-11-06 08:47:38 +00001219def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001220 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001221 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001222 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001223 [(set GPR:$base_wb,
1224 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1225
Evan Chengd87293c2008-11-06 08:47:38 +00001226def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001227 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001228 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001229 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001230 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1231 GPR:$base, am3offset:$offset))]>;
1232
Evan Chengd87293c2008-11-06 08:47:38 +00001233def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001234 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001235 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001236 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001237 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1238 GPR:$base, am2offset:$offset))]>;
1239
Evan Chengd87293c2008-11-06 08:47:38 +00001240def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001241 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001242 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001243 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001244 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1245 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001246
Johnny Chen39a4bb32010-02-18 22:31:18 +00001247// For disassembly only
1248def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1249 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
1250 StMiscFrm, IIC_iStoreru,
1251 "strd", "\t$src1, $src2, [$base, $offset]!",
1252 "$base = $base_wb", []>;
1253
1254// For disassembly only
1255def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1256 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
1257 StMiscFrm, IIC_iStoreru,
1258 "strd", "\t$src1, $src2, [$base], $offset",
1259 "$base = $base_wb", []>;
1260
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001261// STRT and STRBT are for disassembly only.
1262
1263def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001264 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001265 StFrm, IIC_iStoreru,
1266 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1267 [/* For disassembly only; pattern left blank */]> {
1268 let Inst{21} = 1; // overwrite
1269}
1270
1271def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001272 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001273 StFrm, IIC_iStoreru,
1274 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1275 [/* For disassembly only; pattern left blank */]> {
1276 let Inst{21} = 1; // overwrite
1277}
1278
Evan Chenga8e29892007-01-19 07:51:42 +00001279//===----------------------------------------------------------------------===//
1280// Load / store multiple Instructions.
1281//
1282
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001283let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +00001284def LDM : AXI4ld<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +00001285 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
Jim Grosbache5165492009-11-09 00:11:35 +00001286 LdStMulFrm, IIC_iLoadm, "ldm${addr:submode}${p}\t$addr, $wb",
Evan Cheng44bec522007-05-15 01:29:07 +00001287 []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001288
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001289let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +00001290def STM : AXI4st<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +00001291 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
Jim Grosbache5165492009-11-09 00:11:35 +00001292 LdStMulFrm, IIC_iStorem, "stm${addr:submode}${p}\t$addr, $wb",
Evan Cheng44bec522007-05-15 01:29:07 +00001293 []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001294
1295//===----------------------------------------------------------------------===//
1296// Move Instructions.
1297//
1298
Evan Chengcd799b92009-06-12 20:46:18 +00001299let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001300def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001301 "mov", "\t$dst, $src", []>, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00001302 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001303 let Inst{25} = 0;
1304}
1305
Jim Grosbach64171712010-02-16 21:07:46 +00001306def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001307 DPSoRegFrm, IIC_iMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00001308 "mov", "\t$dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001309 let Inst{25} = 0;
1310}
Evan Chenga2515702007-03-19 07:09:02 +00001311
Evan Chengb3379fb2009-02-05 08:42:55 +00001312let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001313def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001314 "mov", "\t$dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP {
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001315 let Inst{25} = 1;
1316}
1317
1318let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001319def MOVi16 : AI1<0b1000, (outs GPR:$dst), (ins i32imm:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001320 DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001321 "movw", "\t$dst, $src",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001322 [(set GPR:$dst, imm0_65535:$src)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001323 Requires<[IsARM, HasV6T2]>, UnaryDP {
Bob Wilson5361cd22009-10-13 17:35:30 +00001324 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001325 let Inst{25} = 1;
1326}
1327
Evan Cheng5adb66a2009-09-28 09:14:39 +00001328let Constraints = "$src = $dst" in
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001329def MOVTi16 : AI1<0b1010, (outs GPR:$dst), (ins GPR:$src, i32imm:$imm),
1330 DPFrm, IIC_iMOVi,
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001331 "movt", "\t$dst, $imm",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001332 [(set GPR:$dst,
Jim Grosbach64171712010-02-16 21:07:46 +00001333 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001334 lo16AllZero:$imm))]>, UnaryDP,
1335 Requires<[IsARM, HasV6T2]> {
Bob Wilson5361cd22009-10-13 17:35:30 +00001336 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001337 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001338}
Evan Cheng13ab0202007-07-10 18:08:01 +00001339
Evan Cheng20956592009-10-21 08:15:52 +00001340def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1341 Requires<[IsARM, HasV6T2]>;
1342
David Goodwinca01a8d2009-09-01 18:32:09 +00001343let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +00001344def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, IIC_iMOVsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001345 "mov", "\t$dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +00001346 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +00001347
1348// These aren't really mov instructions, but we have to define them this way
1349// due to flag operands.
1350
Evan Cheng071a2792007-09-11 19:55:27 +00001351let Defs = [CPSR] in {
Jim Grosbach64171712010-02-16 21:07:46 +00001352def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001353 IIC_iMOVsi, "movs", "\t$dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001354 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +00001355def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001356 IIC_iMOVsi, "movs", "\t$dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001357 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +00001358}
Evan Chenga8e29892007-01-19 07:51:42 +00001359
Evan Chenga8e29892007-01-19 07:51:42 +00001360//===----------------------------------------------------------------------===//
1361// Extend Instructions.
1362//
1363
1364// Sign extenders
1365
Evan Cheng97f48c32008-11-06 22:15:19 +00001366defm SXTB : AI_unary_rrot<0b01101010,
1367 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1368defm SXTH : AI_unary_rrot<0b01101011,
1369 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001370
Evan Cheng97f48c32008-11-06 22:15:19 +00001371defm SXTAB : AI_bin_rrot<0b01101010,
1372 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
1373defm SXTAH : AI_bin_rrot<0b01101011,
1374 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001375
Johnny Chen2ec5e492010-02-22 21:50:40 +00001376// For disassembly only
1377defm SXTB16 : AI_unary_rrot_np<0b01101000, "sxtb16">;
1378
1379// For disassembly only
1380defm SXTAB16 : AI_bin_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001381
1382// Zero extenders
1383
1384let AddedComplexity = 16 in {
Evan Cheng97f48c32008-11-06 22:15:19 +00001385defm UXTB : AI_unary_rrot<0b01101110,
1386 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1387defm UXTH : AI_unary_rrot<0b01101111,
1388 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1389defm UXTB16 : AI_unary_rrot<0b01101100,
1390 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001391
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001392def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001393 (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001394def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001395 (UXTB16r_rot GPR:$Src, 8)>;
1396
Evan Cheng97f48c32008-11-06 22:15:19 +00001397defm UXTAB : AI_bin_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001398 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng97f48c32008-11-06 22:15:19 +00001399defm UXTAH : AI_bin_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001400 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001401}
1402
Evan Chenga8e29892007-01-19 07:51:42 +00001403// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001404// For disassembly only
1405defm UXTAB16 : AI_bin_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001406
Evan Chenga8e29892007-01-19 07:51:42 +00001407
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001408def SBFX : I<(outs GPR:$dst),
1409 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1410 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001411 "sbfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001412 Requires<[IsARM, HasV6T2]> {
1413 let Inst{27-21} = 0b0111101;
1414 let Inst{6-4} = 0b101;
1415}
1416
1417def UBFX : I<(outs GPR:$dst),
1418 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1419 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001420 "ubfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001421 Requires<[IsARM, HasV6T2]> {
1422 let Inst{27-21} = 0b0111111;
1423 let Inst{6-4} = 0b101;
1424}
1425
Evan Chenga8e29892007-01-19 07:51:42 +00001426//===----------------------------------------------------------------------===//
1427// Arithmetic Instructions.
1428//
1429
Jim Grosbach26421962008-10-14 20:36:24 +00001430defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng8de898a2009-06-26 00:19:44 +00001431 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001432defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001433 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001434
Evan Chengc85e8322007-07-05 07:13:32 +00001435// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001436defm ADDS : AI1_bin_s_irs<0b0100, "adds",
1437 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1438defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng1e249e32009-06-25 20:59:23 +00001439 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001440
Evan Cheng62674222009-06-25 23:34:10 +00001441defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001442 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001443defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001444 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001445defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001446 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001447defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001448 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001449
Evan Chengc85e8322007-07-05 07:13:32 +00001450// These don't define reg/reg forms, because they are handled above.
Evan Chengedda31c2008-11-05 18:35:52 +00001451def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001452 IIC_iALUi, "rsb", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001453 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> {
1454 let Inst{25} = 1;
1455}
Evan Cheng13ab0202007-07-10 18:08:01 +00001456
Evan Chengedda31c2008-11-05 18:35:52 +00001457def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001458 IIC_iALUsr, "rsb", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001459 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001460 let Inst{25} = 0;
1461}
Evan Chengc85e8322007-07-05 07:13:32 +00001462
1463// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001464let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +00001465def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001466 IIC_iALUi, "rsbs", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001467 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001468 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001469 let Inst{25} = 1;
1470}
Evan Chengedda31c2008-11-05 18:35:52 +00001471def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001472 IIC_iALUsr, "rsbs", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001473 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001474 let Inst{20} = 1;
1475 let Inst{25} = 0;
1476}
Evan Cheng071a2792007-09-11 19:55:27 +00001477}
Evan Chengc85e8322007-07-05 07:13:32 +00001478
Evan Cheng62674222009-06-25 23:34:10 +00001479let Uses = [CPSR] in {
1480def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001481 DPFrm, IIC_iALUi, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001482 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1483 Requires<[IsARM]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001484 let Inst{25} = 1;
1485}
Evan Cheng62674222009-06-25 23:34:10 +00001486def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001487 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001488 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1489 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001490 let Inst{25} = 0;
1491}
Evan Cheng62674222009-06-25 23:34:10 +00001492}
1493
1494// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001495let Defs = [CPSR], Uses = [CPSR] in {
1496def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001497 DPFrm, IIC_iALUi, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001498 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1499 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001500 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001501 let Inst{25} = 1;
1502}
Evan Cheng1e249e32009-06-25 20:59:23 +00001503def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001504 DPSoRegFrm, IIC_iALUsr, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001505 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1506 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001507 let Inst{20} = 1;
1508 let Inst{25} = 0;
1509}
Evan Cheng071a2792007-09-11 19:55:27 +00001510}
Evan Cheng2c614c52007-06-06 10:17:05 +00001511
Evan Chenga8e29892007-01-19 07:51:42 +00001512// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
1513def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1514 (SUBri GPR:$src, so_imm_neg:$imm)>;
1515
1516//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1517// (SUBSri GPR:$src, so_imm_neg:$imm)>;
1518//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
1519// (SBCri GPR:$src, so_imm_neg:$imm)>;
1520
1521// Note: These are implemented in C++ code, because they have to generate
1522// ADD/SUBrs instructions, which use a complex pattern that a xform function
1523// cannot produce.
1524// (mul X, 2^n+1) -> (add (X << n), X)
1525// (mul X, 2^n-1) -> (rsb X, (X << n))
1526
Johnny Chen667d1272010-02-22 18:50:54 +00001527// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00001528// GPR:$dst = GPR:$a op GPR:$b
Johnny Chen667d1272010-02-22 18:50:54 +00001529class AAI<bits<8> op27_20, bits<4> op7_4, string opc>
Johnny Chen2faf3912010-02-14 06:32:20 +00001530 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, IIC_iALUr,
Bob Wilson7dc97472010-02-15 23:43:47 +00001531 opc, "\t$dst, $a, $b",
1532 [/* For disassembly only; pattern left blank */]> {
Johnny Chen08b85f32010-02-13 01:21:01 +00001533 let Inst{27-20} = op27_20;
1534 let Inst{7-4} = op7_4;
1535}
1536
Johnny Chen667d1272010-02-22 18:50:54 +00001537// Saturating add/subtract -- for disassembly only
1538
1539def QADD : AAI<0b00010000, 0b0101, "qadd">;
1540def QADD16 : AAI<0b01100010, 0b0001, "qadd16">;
1541def QADD8 : AAI<0b01100010, 0b1001, "qadd8">;
1542def QASX : AAI<0b01100010, 0b0011, "qasx">;
1543def QDADD : AAI<0b00010100, 0b0101, "qdadd">;
1544def QDSUB : AAI<0b00010110, 0b0101, "qdsub">;
1545def QSAX : AAI<0b01100010, 0b0101, "qsax">;
1546def QSUB : AAI<0b00010010, 0b0101, "qsub">;
1547def QSUB16 : AAI<0b01100010, 0b0111, "qsub16">;
1548def QSUB8 : AAI<0b01100010, 0b1111, "qsub8">;
1549def UQADD16 : AAI<0b01100110, 0b0001, "uqadd16">;
1550def UQADD8 : AAI<0b01100110, 0b1001, "uqadd8">;
1551def UQASX : AAI<0b01100110, 0b0011, "uqasx">;
1552def UQSAX : AAI<0b01100110, 0b0101, "uqsax">;
1553def UQSUB16 : AAI<0b01100110, 0b0111, "uqsub16">;
1554def UQSUB8 : AAI<0b01100110, 0b1111, "uqsub8">;
1555
1556// Signed/Unsigned add/subtract -- for disassembly only
1557
1558def SASX : AAI<0b01100001, 0b0011, "sasx">;
1559def SADD16 : AAI<0b01100001, 0b0001, "sadd16">;
1560def SADD8 : AAI<0b01100001, 0b1001, "sadd8">;
1561def SSAX : AAI<0b01100001, 0b0101, "ssax">;
1562def SSUB16 : AAI<0b01100001, 0b0111, "ssub16">;
1563def SSUB8 : AAI<0b01100001, 0b1111, "ssub8">;
1564def UASX : AAI<0b01100101, 0b0011, "uasx">;
1565def UADD16 : AAI<0b01100101, 0b0001, "uadd16">;
1566def UADD8 : AAI<0b01100101, 0b1001, "uadd8">;
1567def USAX : AAI<0b01100101, 0b0101, "usax">;
1568def USUB16 : AAI<0b01100101, 0b0111, "usub16">;
1569def USUB8 : AAI<0b01100101, 0b1111, "usub8">;
1570
1571// Signed/Unsigned halving add/subtract -- for disassembly only
1572
1573def SHASX : AAI<0b01100011, 0b0011, "shasx">;
1574def SHADD16 : AAI<0b01100011, 0b0001, "shadd16">;
1575def SHADD8 : AAI<0b01100011, 0b1001, "shadd8">;
1576def SHSAX : AAI<0b01100011, 0b0101, "shsax">;
1577def SHSUB16 : AAI<0b01100011, 0b0111, "shsub16">;
1578def SHSUB8 : AAI<0b01100011, 0b1111, "shsub8">;
1579def UHASX : AAI<0b01100111, 0b0011, "uhasx">;
1580def UHADD16 : AAI<0b01100111, 0b0001, "uhadd16">;
1581def UHADD8 : AAI<0b01100111, 0b1001, "uhadd8">;
1582def UHSAX : AAI<0b01100111, 0b0101, "uhsax">;
1583def UHSUB16 : AAI<0b01100111, 0b0111, "uhsub16">;
1584def UHSUB8 : AAI<0b01100111, 0b1111, "uhsub8">;
1585
1586// Unsigned Sum of Absolute Difference [and Accumulate] -- for disassembly only
1587
1588def USAD8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
1589 MulFrm /* for convenience */, NoItinerary, "usad8",
1590 "\t$dst, $a, $b", []>,
1591 Requires<[IsARM, HasV6]> {
1592 let Inst{27-20} = 0b01111000;
1593 let Inst{15-12} = 0b1111;
1594 let Inst{7-4} = 0b0001;
1595}
1596def USADA8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
1597 MulFrm /* for convenience */, NoItinerary, "usada8",
1598 "\t$dst, $a, $b, $acc", []>,
1599 Requires<[IsARM, HasV6]> {
1600 let Inst{27-20} = 0b01111000;
1601 let Inst{7-4} = 0b0001;
1602}
1603
1604// Signed/Unsigned saturate -- for disassembly only
1605
1606def SSATlsl : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
1607 DPFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a, LSL $shamt",
1608 [/* For disassembly only; pattern left blank */]> {
1609 let Inst{27-21} = 0b0110101;
1610 let Inst{6-4} = 0b001;
1611}
1612
1613def SSATasr : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
1614 DPFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a, ASR $shamt",
1615 [/* For disassembly only; pattern left blank */]> {
1616 let Inst{27-21} = 0b0110101;
1617 let Inst{6-4} = 0b101;
1618}
1619
1620def SSAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), DPFrm,
1621 NoItinerary, "ssat16", "\t$dst, $bit_pos, $a",
1622 [/* For disassembly only; pattern left blank */]> {
1623 let Inst{27-20} = 0b01101010;
1624 let Inst{7-4} = 0b0011;
1625}
1626
1627def USATlsl : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
1628 DPFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a, LSL $shamt",
1629 [/* For disassembly only; pattern left blank */]> {
1630 let Inst{27-21} = 0b0110111;
1631 let Inst{6-4} = 0b001;
1632}
1633
1634def USATasr : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
1635 DPFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a, ASR $shamt",
1636 [/* For disassembly only; pattern left blank */]> {
1637 let Inst{27-21} = 0b0110111;
1638 let Inst{6-4} = 0b101;
1639}
1640
1641def USAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), DPFrm,
1642 NoItinerary, "usat16", "\t$dst, $bit_pos, $a",
1643 [/* For disassembly only; pattern left blank */]> {
1644 let Inst{27-20} = 0b01101110;
1645 let Inst{7-4} = 0b0011;
1646}
Evan Chenga8e29892007-01-19 07:51:42 +00001647
1648//===----------------------------------------------------------------------===//
1649// Bitwise Instructions.
1650//
1651
Jim Grosbach26421962008-10-14 20:36:24 +00001652defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng8de898a2009-06-26 00:19:44 +00001653 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001654defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng8de898a2009-06-26 00:19:44 +00001655 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001656defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng8de898a2009-06-26 00:19:44 +00001657 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001658defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001659 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001660
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001661def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00001662 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001663 "bfc", "\t$dst, $imm", "$src = $dst",
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001664 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
1665 Requires<[IsARM, HasV6T2]> {
1666 let Inst{27-21} = 0b0111110;
1667 let Inst{6-0} = 0b0011111;
1668}
1669
Johnny Chenb2503c02010-02-17 06:31:48 +00001670// A8.6.18 BFI - Bitfield insert (Encoding A1)
1671// Added for disassembler with the pattern field purposely left blank.
1672def BFI : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
1673 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
1674 "bfi", "\t$dst, $src, $imm", "",
1675 [/* For disassembly only; pattern left blank */]>,
1676 Requires<[IsARM, HasV6T2]> {
1677 let Inst{27-21} = 0b0111110;
1678 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
1679}
1680
David Goodwin5d598aa2009-08-19 18:00:44 +00001681def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001682 "mvn", "\t$dst, $src",
Bob Wilson8e86b512009-10-14 19:00:24 +00001683 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP {
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001684 let Inst{25} = 0;
Johnny Chen04301522009-11-07 00:54:36 +00001685 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001686}
Evan Chengedda31c2008-11-05 18:35:52 +00001687def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001688 IIC_iMOVsr, "mvn", "\t$dst, $src",
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001689 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP {
1690 let Inst{25} = 0;
1691}
Evan Chengb3379fb2009-02-05 08:42:55 +00001692let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001693def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001694 IIC_iMOVi, "mvn", "\t$dst, $imm",
Evan Cheng7995ef32009-09-09 01:47:07 +00001695 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP {
1696 let Inst{25} = 1;
1697}
Evan Chenga8e29892007-01-19 07:51:42 +00001698
1699def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1700 (BICri GPR:$src, so_imm_not:$imm)>;
1701
1702//===----------------------------------------------------------------------===//
1703// Multiply Instructions.
1704//
1705
Evan Cheng8de898a2009-06-26 00:19:44 +00001706let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001707def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001708 IIC_iMUL32, "mul", "\t$dst, $a, $b",
Evan Cheng12c3a532008-11-06 17:48:05 +00001709 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001710
Evan Chengfbc9d412008-11-06 01:21:28 +00001711def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001712 IIC_iMAC32, "mla", "\t$dst, $a, $b, $c",
Evan Cheng12c3a532008-11-06 17:48:05 +00001713 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001714
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001715def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001716 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00001717 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
1718 Requires<[IsARM, HasV6T2]>;
1719
Evan Chenga8e29892007-01-19 07:51:42 +00001720// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00001721let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00001722let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00001723def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001724 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001725 "smull", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001726
Evan Chengfbc9d412008-11-06 01:21:28 +00001727def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001728 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001729 "umull", "\t$ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00001730}
Evan Chenga8e29892007-01-19 07:51:42 +00001731
1732// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00001733def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001734 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001735 "smlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001736
Evan Chengfbc9d412008-11-06 01:21:28 +00001737def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001738 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001739 "umlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001740
Evan Chengfbc9d412008-11-06 01:21:28 +00001741def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001742 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001743 "umaal", "\t$ldst, $hdst, $a, $b", []>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001744 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00001745} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001746
1747// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00001748def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001749 IIC_iMUL32, "smmul", "\t$dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +00001750 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001751 Requires<[IsARM, HasV6]> {
1752 let Inst{7-4} = 0b0001;
1753 let Inst{15-12} = 0b1111;
1754}
Evan Cheng13ab0202007-07-10 18:08:01 +00001755
Johnny Chen2ec5e492010-02-22 21:50:40 +00001756def SMMULR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1757 IIC_iMUL32, "smmulr", "\t$dst, $a, $b",
1758 [/* For disassembly only; pattern left blank */]>,
1759 Requires<[IsARM, HasV6]> {
1760 let Inst{7-4} = 0b0011; // R = 1
1761 let Inst{15-12} = 0b1111;
1762}
1763
Evan Chengfbc9d412008-11-06 01:21:28 +00001764def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001765 IIC_iMAC32, "smmla", "\t$dst, $a, $b, $c",
Evan Cheng13ab0202007-07-10 18:08:01 +00001766 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001767 Requires<[IsARM, HasV6]> {
1768 let Inst{7-4} = 0b0001;
1769}
Evan Chenga8e29892007-01-19 07:51:42 +00001770
Johnny Chen2ec5e492010-02-22 21:50:40 +00001771def SMMLAR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
1772 IIC_iMAC32, "smmlar", "\t$dst, $a, $b, $c",
1773 [/* For disassembly only; pattern left blank */]>,
1774 Requires<[IsARM, HasV6]> {
1775 let Inst{7-4} = 0b0011; // R = 1
1776}
Evan Chenga8e29892007-01-19 07:51:42 +00001777
Evan Chengfbc9d412008-11-06 01:21:28 +00001778def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001779 IIC_iMAC32, "smmls", "\t$dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00001780 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001781 Requires<[IsARM, HasV6]> {
1782 let Inst{7-4} = 0b1101;
1783}
Evan Chenga8e29892007-01-19 07:51:42 +00001784
Johnny Chen2ec5e492010-02-22 21:50:40 +00001785def SMMLSR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
1786 IIC_iMAC32, "smmlsr", "\t$dst, $a, $b, $c",
1787 [/* For disassembly only; pattern left blank */]>,
1788 Requires<[IsARM, HasV6]> {
1789 let Inst{7-4} = 0b1111; // R = 1
1790}
1791
Raul Herbster37fb5b12007-08-30 23:25:47 +00001792multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001793 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001794 IIC_iMUL32, !strconcat(opc, "bb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001795 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1796 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001797 Requires<[IsARM, HasV5TE]> {
1798 let Inst{5} = 0;
1799 let Inst{6} = 0;
1800 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001801
Evan Chengeb4f52e2008-11-06 03:35:07 +00001802 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001803 IIC_iMUL32, !strconcat(opc, "bt"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001804 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001805 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001806 Requires<[IsARM, HasV5TE]> {
1807 let Inst{5} = 0;
1808 let Inst{6} = 1;
1809 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001810
Evan Chengeb4f52e2008-11-06 03:35:07 +00001811 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001812 IIC_iMUL32, !strconcat(opc, "tb"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001813 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001814 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001815 Requires<[IsARM, HasV5TE]> {
1816 let Inst{5} = 1;
1817 let Inst{6} = 0;
1818 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001819
Evan Chengeb4f52e2008-11-06 03:35:07 +00001820 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001821 IIC_iMUL32, !strconcat(opc, "tt"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001822 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
1823 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001824 Requires<[IsARM, HasV5TE]> {
1825 let Inst{5} = 1;
1826 let Inst{6} = 1;
1827 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001828
Evan Chengeb4f52e2008-11-06 03:35:07 +00001829 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001830 IIC_iMUL16, !strconcat(opc, "wb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001831 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001832 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001833 Requires<[IsARM, HasV5TE]> {
1834 let Inst{5} = 1;
1835 let Inst{6} = 0;
1836 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001837
Evan Chengeb4f52e2008-11-06 03:35:07 +00001838 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001839 IIC_iMUL16, !strconcat(opc, "wt"), "\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00001840 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001841 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001842 Requires<[IsARM, HasV5TE]> {
1843 let Inst{5} = 1;
1844 let Inst{6} = 1;
1845 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00001846}
1847
Raul Herbster37fb5b12007-08-30 23:25:47 +00001848
1849multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001850 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001851 IIC_iMAC16, !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001852 [(set GPR:$dst, (add GPR:$acc,
1853 (opnode (sext_inreg GPR:$a, i16),
1854 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001855 Requires<[IsARM, HasV5TE]> {
1856 let Inst{5} = 0;
1857 let Inst{6} = 0;
1858 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001859
Evan Chengeb4f52e2008-11-06 03:35:07 +00001860 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001861 IIC_iMAC16, !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001862 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Jim Grosbach80dc1162010-02-16 21:23:02 +00001863 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001864 Requires<[IsARM, HasV5TE]> {
1865 let Inst{5} = 0;
1866 let Inst{6} = 1;
1867 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001868
Evan Chengeb4f52e2008-11-06 03:35:07 +00001869 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001870 IIC_iMAC16, !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001871 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001872 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001873 Requires<[IsARM, HasV5TE]> {
1874 let Inst{5} = 1;
1875 let Inst{6} = 0;
1876 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001877
Evan Chengeb4f52e2008-11-06 03:35:07 +00001878 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001879 IIC_iMAC16, !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
1880 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
1881 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001882 Requires<[IsARM, HasV5TE]> {
1883 let Inst{5} = 1;
1884 let Inst{6} = 1;
1885 }
Evan Chenga8e29892007-01-19 07:51:42 +00001886
Evan Chengeb4f52e2008-11-06 03:35:07 +00001887 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001888 IIC_iMAC16, !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001889 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001890 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001891 Requires<[IsARM, HasV5TE]> {
1892 let Inst{5} = 0;
1893 let Inst{6} = 0;
1894 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001895
Evan Chengeb4f52e2008-11-06 03:35:07 +00001896 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001897 IIC_iMAC16, !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00001898 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001899 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001900 Requires<[IsARM, HasV5TE]> {
1901 let Inst{5} = 0;
1902 let Inst{6} = 1;
1903 }
Rafael Espindola70673a12006-10-18 16:20:57 +00001904}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00001905
Raul Herbster37fb5b12007-08-30 23:25:47 +00001906defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1907defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00001908
Johnny Chen83498e52010-02-12 21:59:23 +00001909// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
1910def SMLALBB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
1911 IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b",
1912 [/* For disassembly only; pattern left blank */]>,
1913 Requires<[IsARM, HasV5TE]> {
1914 let Inst{5} = 0;
1915 let Inst{6} = 0;
1916}
1917
1918def SMLALBT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
1919 IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b",
1920 [/* For disassembly only; pattern left blank */]>,
1921 Requires<[IsARM, HasV5TE]> {
1922 let Inst{5} = 0;
1923 let Inst{6} = 1;
1924}
1925
1926def SMLALTB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
1927 IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b",
1928 [/* For disassembly only; pattern left blank */]>,
1929 Requires<[IsARM, HasV5TE]> {
1930 let Inst{5} = 1;
1931 let Inst{6} = 0;
1932}
1933
1934def SMLALTT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
1935 IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b",
1936 [/* For disassembly only; pattern left blank */]>,
1937 Requires<[IsARM, HasV5TE]> {
1938 let Inst{5} = 1;
1939 let Inst{6} = 1;
1940}
1941
Johnny Chen667d1272010-02-22 18:50:54 +00001942// Helper class for AI_smld -- for disassembly only
1943class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
1944 InstrItinClass itin, string opc, string asm>
1945 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
1946 let Inst{4} = 1;
1947 let Inst{5} = swap;
1948 let Inst{6} = sub;
1949 let Inst{7} = 0;
1950 let Inst{21-20} = 0b00;
1951 let Inst{22} = long;
1952 let Inst{27-23} = 0b01110;
1953}
1954
1955multiclass AI_smld<bit sub, string opc> {
1956
1957 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
1958 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b, $acc">;
1959
1960 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
1961 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b, $acc">;
1962
1963 def LD : AMulDualI<1, sub, 0, (outs GPR:$ldst,GPR:$hdst), (ins GPR:$a,GPR:$b),
1964 NoItinerary, !strconcat(opc, "ld"), "\t$ldst, $hdst, $a, $b">;
1965
1966 def LDX : AMulDualI<1, sub, 1, (outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
1967 NoItinerary, !strconcat(opc, "ldx"),"\t$ldst, $hdst, $a, $b">;
1968
1969}
1970
1971defm SMLA : AI_smld<0, "smla">;
1972defm SMLS : AI_smld<1, "smls">;
1973
Johnny Chen2ec5e492010-02-22 21:50:40 +00001974multiclass AI_sdml<bit sub, string opc> {
1975
1976 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1977 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b"> {
1978 let Inst{15-12} = 0b1111;
1979 }
1980
1981 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1982 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b"> {
1983 let Inst{15-12} = 0b1111;
1984 }
1985
1986}
1987
1988defm SMUA : AI_sdml<0, "smua">;
1989defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00001990
Evan Chenga8e29892007-01-19 07:51:42 +00001991//===----------------------------------------------------------------------===//
1992// Misc. Arithmetic Instructions.
1993//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00001994
David Goodwin5d598aa2009-08-19 18:00:44 +00001995def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00001996 "clz", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00001997 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
1998 let Inst{7-4} = 0b0001;
1999 let Inst{11-8} = 0b1111;
2000 let Inst{19-16} = 0b1111;
2001}
Rafael Espindola199dd672006-10-17 13:13:23 +00002002
Jim Grosbach3482c802010-01-18 19:58:49 +00002003def RBIT : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00002004 "rbit", "\t$dst, $src",
2005 [(set GPR:$dst, (ARMrbit GPR:$src))]>,
2006 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3482c802010-01-18 19:58:49 +00002007 let Inst{7-4} = 0b0011;
2008 let Inst{11-8} = 0b1111;
2009 let Inst{19-16} = 0b1111;
2010}
2011
David Goodwin5d598aa2009-08-19 18:00:44 +00002012def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002013 "rev", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002014 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
2015 let Inst{7-4} = 0b0011;
2016 let Inst{11-8} = 0b1111;
2017 let Inst{19-16} = 0b1111;
2018}
Rafael Espindola199dd672006-10-17 13:13:23 +00002019
David Goodwin5d598aa2009-08-19 18:00:44 +00002020def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002021 "rev16", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002022 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002023 (or (and (srl GPR:$src, (i32 8)), 0xFF),
2024 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
2025 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
2026 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002027 Requires<[IsARM, HasV6]> {
2028 let Inst{7-4} = 0b1011;
2029 let Inst{11-8} = 0b1111;
2030 let Inst{19-16} = 0b1111;
2031}
Rafael Espindola27185192006-09-29 21:20:16 +00002032
David Goodwin5d598aa2009-08-19 18:00:44 +00002033def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002034 "revsh", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002035 [(set GPR:$dst,
2036 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002037 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
2038 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002039 Requires<[IsARM, HasV6]> {
2040 let Inst{7-4} = 0b1011;
2041 let Inst{11-8} = 0b1111;
2042 let Inst{19-16} = 0b1111;
2043}
Rafael Espindola27185192006-09-29 21:20:16 +00002044
Evan Cheng8b59db32008-11-07 01:41:35 +00002045def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
2046 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Evan Cheng162e3092009-10-26 23:45:59 +00002047 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2, LSL $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00002048 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
2049 (and (shl GPR:$src2, (i32 imm:$shamt)),
2050 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002051 Requires<[IsARM, HasV6]> {
2052 let Inst{6-4} = 0b001;
2053}
Rafael Espindola27185192006-09-29 21:20:16 +00002054
Evan Chenga8e29892007-01-19 07:51:42 +00002055// Alternate cases for PKHBT where identities eliminate some nodes.
2056def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
2057 (PKHBT GPR:$src1, GPR:$src2, 0)>;
2058def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
2059 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002060
Rafael Espindolaa2845842006-10-05 16:48:49 +00002061
Evan Cheng8b59db32008-11-07 01:41:35 +00002062def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
2063 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Evan Cheng162e3092009-10-26 23:45:59 +00002064 IIC_iALUsi, "pkhtb", "\t$dst, $src1, $src2, ASR $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00002065 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
2066 (and (sra GPR:$src2, imm16_31:$shamt),
Evan Cheng8b59db32008-11-07 01:41:35 +00002067 0xFFFF)))]>, Requires<[IsARM, HasV6]> {
2068 let Inst{6-4} = 0b101;
2069}
Rafael Espindola9e071f02006-10-02 19:30:56 +00002070
Evan Chenga8e29892007-01-19 07:51:42 +00002071// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2072// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002073def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
Evan Chenga8e29892007-01-19 07:51:42 +00002074 (PKHTB GPR:$src1, GPR:$src2, 16)>;
2075def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
2076 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
2077 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002078
Evan Chenga8e29892007-01-19 07:51:42 +00002079//===----------------------------------------------------------------------===//
2080// Comparison Instructions...
2081//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002082
Jim Grosbach26421962008-10-14 20:36:24 +00002083defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00002084 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002085//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2086// Compare-to-zero still works out, just not the relationals
2087//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2088// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002089
Evan Chenga8e29892007-01-19 07:51:42 +00002090// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002091defm TST : AI1_cmp_irs<0b1000, "tst",
David Goodwinc0309b42009-06-29 15:33:01 +00002092 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002093defm TEQ : AI1_cmp_irs<0b1001, "teq",
David Goodwinc0309b42009-06-29 15:33:01 +00002094 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002095
David Goodwinc0309b42009-06-29 15:33:01 +00002096defm CMPz : AI1_cmp_irs<0b1010, "cmp",
2097 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2098defm CMNz : AI1_cmp_irs<0b1011, "cmn",
2099 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002100
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002101//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2102// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002103
David Goodwinc0309b42009-06-29 15:33:01 +00002104def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002105 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002106
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002107
Evan Chenga8e29892007-01-19 07:51:42 +00002108// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002109// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002110// a two-value operand where a dag node expects two operands. :(
Evan Chengd87293c2008-11-06 08:47:38 +00002111def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00002112 IIC_iCMOVr, "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002113 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002114 RegConstraint<"$false = $dst">, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00002115 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002116 let Inst{25} = 0;
2117}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002118
Evan Chengd87293c2008-11-06 08:47:38 +00002119def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002120 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00002121 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002122 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002123 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002124 let Inst{25} = 0;
2125}
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00002126
Evan Chengd87293c2008-11-06 08:47:38 +00002127def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002128 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002129 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002130 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00002131 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002132 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002133}
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002134
Jim Grosbach3728e962009-12-10 00:11:09 +00002135//===----------------------------------------------------------------------===//
2136// Atomic operations intrinsics
2137//
2138
2139// memory barriers protect the atomic sequences
Jim Grosbachf6b28622009-12-14 18:31:20 +00002140let hasSideEffects = 1 in {
2141def Int_MemBarrierV7 : AInoP<(outs), (ins),
Jim Grosbach3728e962009-12-10 00:11:09 +00002142 Pseudo, NoItinerary,
2143 "dmb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002144 [(ARMMemBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00002145 Requires<[IsARM, HasV7]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002146 let Inst{31-4} = 0xf57ff05;
2147 // FIXME: add support for options other than a full system DMB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002148 // See DMB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002149 let Inst{3-0} = 0b1111;
2150}
Jim Grosbach3728e962009-12-10 00:11:09 +00002151
Jim Grosbachf6b28622009-12-14 18:31:20 +00002152def Int_SyncBarrierV7 : AInoP<(outs), (ins),
Jim Grosbach3728e962009-12-10 00:11:09 +00002153 Pseudo, NoItinerary,
2154 "dsb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002155 [(ARMSyncBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00002156 Requires<[IsARM, HasV7]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002157 let Inst{31-4} = 0xf57ff04;
2158 // FIXME: add support for options other than a full system DSB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002159 // See DSB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002160 let Inst{3-0} = 0b1111;
2161}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002162
2163def Int_MemBarrierV6 : AInoP<(outs), (ins GPR:$zero),
2164 Pseudo, NoItinerary,
2165 "mcr", "\tp15, 0, $zero, c7, c10, 5",
2166 [(ARMMemBarrierV6 GPR:$zero)]>,
2167 Requires<[IsARM, HasV6]> {
2168 // FIXME: add support for options other than a full system DMB
2169 // FIXME: add encoding
2170}
2171
2172def Int_SyncBarrierV6 : AInoP<(outs), (ins GPR:$zero),
2173 Pseudo, NoItinerary,
Jim Grosbach80dd1252009-12-14 21:33:32 +00002174 "mcr", "\tp15, 0, $zero, c7, c10, 4",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002175 [(ARMSyncBarrierV6 GPR:$zero)]>,
2176 Requires<[IsARM, HasV6]> {
2177 // FIXME: add support for options other than a full system DSB
2178 // FIXME: add encoding
2179}
Jim Grosbach3728e962009-12-10 00:11:09 +00002180}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002181
Johnny Chenfd6037d2010-02-18 00:19:08 +00002182// Helper class for multiclass MemB -- for disassembly only
2183class AMBI<string opc, string asm>
2184 : AInoP<(outs), (ins), MiscFrm, NoItinerary, opc, asm,
2185 [/* For disassembly only; pattern left blank */]>,
2186 Requires<[IsARM, HasV7]> {
2187 let Inst{31-20} = 0xf57;
2188}
2189
2190multiclass MemB<bits<4> op7_4, string opc> {
2191
2192 def st : AMBI<opc, "\tst"> {
2193 let Inst{7-4} = op7_4;
2194 let Inst{3-0} = 0b1110;
2195 }
2196
2197 def ish : AMBI<opc, "\tish"> {
2198 let Inst{7-4} = op7_4;
2199 let Inst{3-0} = 0b1011;
2200 }
2201
2202 def ishst : AMBI<opc, "\tishst"> {
2203 let Inst{7-4} = op7_4;
2204 let Inst{3-0} = 0b1010;
2205 }
2206
2207 def nsh : AMBI<opc, "\tnsh"> {
2208 let Inst{7-4} = op7_4;
2209 let Inst{3-0} = 0b0111;
2210 }
2211
2212 def nshst : AMBI<opc, "\tnshst"> {
2213 let Inst{7-4} = op7_4;
2214 let Inst{3-0} = 0b0110;
2215 }
2216
2217 def osh : AMBI<opc, "\tosh"> {
2218 let Inst{7-4} = op7_4;
2219 let Inst{3-0} = 0b0011;
2220 }
2221
2222 def oshst : AMBI<opc, "\toshst"> {
2223 let Inst{7-4} = op7_4;
2224 let Inst{3-0} = 0b0010;
2225 }
2226}
2227
2228// These DMB variants are for disassembly only.
2229defm DMB : MemB<0b0101, "dmb">;
2230
2231// These DSB variants are for disassembly only.
2232defm DSB : MemB<0b0100, "dsb">;
2233
2234// ISB has only full system option -- for disassembly only
2235def ISBsy : AMBI<"isb", ""> {
2236 let Inst{7-4} = 0b0110;
2237 let Inst{3-0} = 0b1111;
2238}
2239
Jim Grosbach66869102009-12-11 18:52:41 +00002240let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002241 let Uses = [CPSR] in {
2242 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
2243 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2244 "${:comment} ATOMIC_LOAD_ADD_I8 PSEUDO!",
2245 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2246 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
2247 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2248 "${:comment} ATOMIC_LOAD_SUB_I8 PSEUDO!",
2249 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2250 def ATOMIC_LOAD_AND_I8 : PseudoInst<
2251 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2252 "${:comment} ATOMIC_LOAD_AND_I8 PSEUDO!",
2253 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2254 def ATOMIC_LOAD_OR_I8 : PseudoInst<
2255 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2256 "${:comment} ATOMIC_LOAD_OR_I8 PSEUDO!",
2257 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2258 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
2259 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2260 "${:comment} ATOMIC_LOAD_XOR_I8 PSEUDO!",
2261 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2262 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
2263 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2264 "${:comment} ATOMIC_LOAD_NAND_I8 PSEUDO!",
2265 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2266 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
2267 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2268 "${:comment} ATOMIC_LOAD_ADD_I16 PSEUDO!",
2269 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2270 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
2271 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2272 "${:comment} ATOMIC_LOAD_SUB_I16 PSEUDO!",
2273 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2274 def ATOMIC_LOAD_AND_I16 : PseudoInst<
2275 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2276 "${:comment} ATOMIC_LOAD_AND_I16 PSEUDO!",
2277 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2278 def ATOMIC_LOAD_OR_I16 : PseudoInst<
2279 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2280 "${:comment} ATOMIC_LOAD_OR_I16 PSEUDO!",
2281 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2282 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
2283 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2284 "${:comment} ATOMIC_LOAD_XOR_I16 PSEUDO!",
2285 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2286 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
2287 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2288 "${:comment} ATOMIC_LOAD_NAND_I16 PSEUDO!",
2289 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2290 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
2291 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2292 "${:comment} ATOMIC_LOAD_ADD_I32 PSEUDO!",
2293 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2294 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
2295 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2296 "${:comment} ATOMIC_LOAD_SUB_I32 PSEUDO!",
2297 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2298 def ATOMIC_LOAD_AND_I32 : PseudoInst<
2299 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2300 "${:comment} ATOMIC_LOAD_AND_I32 PSEUDO!",
2301 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2302 def ATOMIC_LOAD_OR_I32 : PseudoInst<
2303 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2304 "${:comment} ATOMIC_LOAD_OR_I32 PSEUDO!",
2305 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
2306 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
2307 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2308 "${:comment} ATOMIC_LOAD_XOR_I32 PSEUDO!",
2309 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
2310 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
2311 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2312 "${:comment} ATOMIC_LOAD_NAND_I32 PSEUDO!",
2313 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
2314
2315 def ATOMIC_SWAP_I8 : PseudoInst<
2316 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2317 "${:comment} ATOMIC_SWAP_I8 PSEUDO!",
2318 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
2319 def ATOMIC_SWAP_I16 : PseudoInst<
2320 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2321 "${:comment} ATOMIC_SWAP_I16 PSEUDO!",
2322 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
2323 def ATOMIC_SWAP_I32 : PseudoInst<
2324 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2325 "${:comment} ATOMIC_SWAP_I32 PSEUDO!",
2326 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
2327
Jim Grosbache801dc42009-12-12 01:40:06 +00002328 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
2329 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2330 "${:comment} ATOMIC_CMP_SWAP_I8 PSEUDO!",
2331 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
2332 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
2333 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2334 "${:comment} ATOMIC_CMP_SWAP_I16 PSEUDO!",
2335 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
2336 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
2337 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2338 "${:comment} ATOMIC_CMP_SWAP_I32 PSEUDO!",
2339 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
2340}
Jim Grosbach5278eb82009-12-11 01:42:04 +00002341}
2342
2343let mayLoad = 1 in {
2344def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2345 "ldrexb", "\t$dest, [$ptr]",
2346 []>;
2347def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2348 "ldrexh", "\t$dest, [$ptr]",
2349 []>;
2350def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2351 "ldrex", "\t$dest, [$ptr]",
2352 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002353def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002354 NoItinerary,
2355 "ldrexd", "\t$dest, $dest2, [$ptr]",
2356 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002357}
2358
Jim Grosbach587b0722009-12-16 19:44:06 +00002359let mayStore = 1, Constraints = "@earlyclobber $success" in {
Jim Grosbach5278eb82009-12-11 01:42:04 +00002360def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002361 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002362 "strexb", "\t$success, $src, [$ptr]",
2363 []>;
2364def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2365 NoItinerary,
2366 "strexh", "\t$success, $src, [$ptr]",
2367 []>;
2368def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002369 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002370 "strex", "\t$success, $src, [$ptr]",
2371 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002372def STREXD : AIstrex<0b01, (outs GPR:$success),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002373 (ins GPR:$src, GPR:$src2, GPR:$ptr),
2374 NoItinerary,
2375 "strexd", "\t$success, $src, $src2, [$ptr]",
2376 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002377}
2378
Johnny Chenb9436272010-02-17 22:37:58 +00002379// Clear-Exclusive is for disassembly only.
2380def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
2381 [/* For disassembly only; pattern left blank */]>,
2382 Requires<[IsARM, HasV7]> {
2383 let Inst{31-20} = 0xf57;
2384 let Inst{7-4} = 0b0001;
2385}
2386
Johnny Chenb3e1bf52010-02-12 20:48:24 +00002387// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
2388let mayLoad = 1 in {
2389def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2390 "swp", "\t$dst, $src, [$ptr]",
2391 [/* For disassembly only; pattern left blank */]> {
2392 let Inst{27-23} = 0b00010;
2393 let Inst{22} = 0; // B = 0
2394 let Inst{21-20} = 0b00;
2395 let Inst{7-4} = 0b1001;
2396}
2397
2398def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2399 "swpb", "\t$dst, $src, [$ptr]",
2400 [/* For disassembly only; pattern left blank */]> {
2401 let Inst{27-23} = 0b00010;
2402 let Inst{22} = 1; // B = 1
2403 let Inst{21-20} = 0b00;
2404 let Inst{7-4} = 0b1001;
2405}
2406}
2407
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002408//===----------------------------------------------------------------------===//
2409// TLS Instructions
2410//
2411
2412// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00002413let isCall = 1,
2414 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002415 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00002416 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002417 [(set R0, ARMthread_pointer)]>;
2418}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00002419
Evan Chenga8e29892007-01-19 07:51:42 +00002420//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00002421// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002422// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00002423// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00002424// Since by its nature we may be coming from some other function to get
2425// here, and we're using the stack frame for the containing function to
2426// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00002427// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00002428// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00002429// except for our own input by listing the relevant registers in Defs. By
2430// doing so, we also cause the prologue/epilogue code to actively preserve
2431// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002432// A constant value is passed in $val, and we use the location as a scratch.
2433let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002434 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2435 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00002436 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Evan Cheng756da122009-07-22 06:46:53 +00002437 D31 ] in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00002438 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002439 AddrModeNone, SizeSpecial, IndexModeNone,
2440 Pseudo, NoItinerary,
Evan Cheng162e3092009-10-26 23:45:59 +00002441 "str\tsp, [$src, #+8] @ eh_setjmp begin\n\t"
Jim Grosbacha87ded22010-02-08 23:22:00 +00002442 "add\t$val, pc, #8\n\t"
2443 "str\t$val, [$src, #+4]\n\t"
Evan Cheng162e3092009-10-26 23:45:59 +00002444 "mov\tr0, #0\n\t"
2445 "add\tpc, pc, #0\n\t"
2446 "mov\tr0, #1 @ eh_setjmp end", "",
Jim Grosbacha87ded22010-02-08 23:22:00 +00002447 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002448}
2449
2450//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002451// Non-Instruction Patterns
2452//
Rafael Espindola5aca9272006-10-07 14:03:39 +00002453
Evan Chenga8e29892007-01-19 07:51:42 +00002454// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00002455
Evan Chenga8e29892007-01-19 07:51:42 +00002456// Two piece so_imms.
Dan Gohmand45eddd2007-06-26 00:48:07 +00002457let isReMaterializable = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00002458def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
David Goodwin5d598aa2009-08-19 18:00:44 +00002459 Pseudo, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002460 "mov", "\t$dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002461 [(set GPR:$dst, so_imm2part:$src)]>,
2462 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002463
Evan Chenga8e29892007-01-19 07:51:42 +00002464def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002465 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2466 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002467def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002468 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2469 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002470def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
2471 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2472 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00002473def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
2474 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
2475 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002476
Evan Cheng5adb66a2009-09-28 09:14:39 +00002477// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00002478// This is a single pseudo instruction, the benefit is that it can be remat'd
2479// as a single unit instead of having to handle reg inputs.
2480// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00002481let isReMaterializable = 1 in
2482def MOVi32imm : AI1x2<(outs GPR:$dst), (ins i32imm:$src), Pseudo, IIC_iMOVi,
Jim Grosbach80dc1162010-02-16 21:23:02 +00002483 "movw", "\t$dst, ${src:lo16}\n\tmovt${p}\t$dst, ${src:hi16}",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002484 [(set GPR:$dst, (i32 imm:$src))]>,
2485 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002486
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00002487// ConstantPool, GlobalAddress, and JumpTable
2488def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
2489 Requires<[IsARM, DontUseMovt]>;
2490def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
2491def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
2492 Requires<[IsARM, UseMovt]>;
2493def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
2494 (LEApcrelJT tjumptable:$dst, imm:$id)>;
2495
Evan Chenga8e29892007-01-19 07:51:42 +00002496// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00002497
Rafael Espindola24357862006-10-19 17:05:03 +00002498
Evan Chenga8e29892007-01-19 07:51:42 +00002499// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00002500def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002501 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00002502def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002503 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002504
Evan Chenga8e29892007-01-19 07:51:42 +00002505// zextload i1 -> zextload i8
2506def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00002507
Evan Chenga8e29892007-01-19 07:51:42 +00002508// extload -> zextload
2509def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2510def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2511def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002512
Evan Cheng83b5cf02008-11-05 23:22:34 +00002513def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
2514def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
2515
Evan Cheng34b12d22007-01-19 20:27:35 +00002516// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002517def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2518 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002519 (SMULBB GPR:$a, GPR:$b)>;
2520def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
2521 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002522def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2523 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002524 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002525def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002526 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002527def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
2528 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002529 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002530def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00002531 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002532def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2533 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002534 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002535def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002536 (SMULWB GPR:$a, GPR:$b)>;
2537
2538def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002539 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2540 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002541 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2542def : ARMV5TEPat<(add GPR:$acc,
2543 (mul sext_16_node:$a, sext_16_node:$b)),
2544 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2545def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002546 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2547 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002548 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2549def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002550 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002551 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2552def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002553 (mul (sra GPR:$a, (i32 16)),
2554 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002555 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2556def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002557 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002558 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2559def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002560 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2561 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002562 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2563def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002564 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002565 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2566
Evan Chenga8e29892007-01-19 07:51:42 +00002567//===----------------------------------------------------------------------===//
2568// Thumb Support
2569//
2570
2571include "ARMInstrThumb.td"
2572
2573//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002574// Thumb2 Support
2575//
2576
2577include "ARMInstrThumb2.td"
2578
2579//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002580// Floating Point Support
2581//
2582
2583include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00002584
2585//===----------------------------------------------------------------------===//
2586// Advanced SIMD (NEON) Support
2587//
2588
2589include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00002590
2591//===----------------------------------------------------------------------===//
2592// Coprocessor Instructions. For disassembly only.
2593//
2594
2595def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2596 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2597 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2598 [/* For disassembly only; pattern left blank */]> {
2599 let Inst{4} = 0;
2600}
2601
2602def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2603 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2604 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2605 [/* For disassembly only; pattern left blank */]> {
2606 let Inst{31-28} = 0b1111;
2607 let Inst{4} = 0;
2608}
2609
Johnny Chen64dfb782010-02-16 20:04:27 +00002610class ACI<dag oops, dag iops, string opc, string asm>
2611 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
2612 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
2613 let Inst{27-25} = 0b110;
2614}
2615
2616multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
2617
2618 def _OFFSET : ACI<(outs),
2619 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2620 opc, "\tp$cop, cr$CRd, $addr"> {
2621 let Inst{31-28} = op31_28;
2622 let Inst{24} = 1; // P = 1
2623 let Inst{21} = 0; // W = 0
2624 let Inst{22} = 0; // D = 0
2625 let Inst{20} = load;
2626 }
2627
2628 def _PRE : ACI<(outs),
2629 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2630 opc, "\tp$cop, cr$CRd, $addr!"> {
2631 let Inst{31-28} = op31_28;
2632 let Inst{24} = 1; // P = 1
2633 let Inst{21} = 1; // W = 1
2634 let Inst{22} = 0; // D = 0
2635 let Inst{20} = load;
2636 }
2637
2638 def _POST : ACI<(outs),
2639 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
2640 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
2641 let Inst{31-28} = op31_28;
2642 let Inst{24} = 0; // P = 0
2643 let Inst{21} = 1; // W = 1
2644 let Inst{22} = 0; // D = 0
2645 let Inst{20} = load;
2646 }
2647
2648 def _OPTION : ACI<(outs),
2649 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
2650 opc, "\tp$cop, cr$CRd, [$base], $option"> {
2651 let Inst{31-28} = op31_28;
2652 let Inst{24} = 0; // P = 0
2653 let Inst{23} = 1; // U = 1
2654 let Inst{21} = 0; // W = 0
2655 let Inst{22} = 0; // D = 0
2656 let Inst{20} = load;
2657 }
2658
2659 def L_OFFSET : ACI<(outs),
2660 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2661 opc, "l\tp$cop, cr$CRd, $addr"> {
2662 let Inst{31-28} = op31_28;
2663 let Inst{24} = 1; // P = 1
2664 let Inst{21} = 0; // W = 0
2665 let Inst{22} = 1; // D = 1
2666 let Inst{20} = load;
2667 }
2668
2669 def L_PRE : ACI<(outs),
2670 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2671 opc, "l\tp$cop, cr$CRd, $addr!"> {
2672 let Inst{31-28} = op31_28;
2673 let Inst{24} = 1; // P = 1
2674 let Inst{21} = 1; // W = 1
2675 let Inst{22} = 1; // D = 1
2676 let Inst{20} = load;
2677 }
2678
2679 def L_POST : ACI<(outs),
2680 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
2681 opc, "l\tp$cop, cr$CRd, [$base], $offset"> {
2682 let Inst{31-28} = op31_28;
2683 let Inst{24} = 0; // P = 0
2684 let Inst{21} = 1; // W = 1
2685 let Inst{22} = 1; // D = 1
2686 let Inst{20} = load;
2687 }
2688
2689 def L_OPTION : ACI<(outs),
2690 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
2691 opc, "l\tp$cop, cr$CRd, [$base], $option"> {
2692 let Inst{31-28} = op31_28;
2693 let Inst{24} = 0; // P = 0
2694 let Inst{23} = 1; // U = 1
2695 let Inst{21} = 0; // W = 0
2696 let Inst{22} = 1; // D = 1
2697 let Inst{20} = load;
2698 }
2699}
2700
2701defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
2702defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
2703defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
2704defm STC2 : LdStCop<0b1111, 0, "stc2">;
2705
Johnny Chen906d57f2010-02-12 01:44:23 +00002706def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2707 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2708 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2709 [/* For disassembly only; pattern left blank */]> {
2710 let Inst{20} = 0;
2711 let Inst{4} = 1;
2712}
2713
2714def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2715 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2716 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2717 [/* For disassembly only; pattern left blank */]> {
2718 let Inst{31-28} = 0b1111;
2719 let Inst{20} = 0;
2720 let Inst{4} = 1;
2721}
2722
2723def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2724 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2725 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2726 [/* For disassembly only; pattern left blank */]> {
2727 let Inst{20} = 1;
2728 let Inst{4} = 1;
2729}
2730
2731def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2732 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2733 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2734 [/* For disassembly only; pattern left blank */]> {
2735 let Inst{31-28} = 0b1111;
2736 let Inst{20} = 1;
2737 let Inst{4} = 1;
2738}
2739
2740def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2741 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2742 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2743 [/* For disassembly only; pattern left blank */]> {
2744 let Inst{23-20} = 0b0100;
2745}
2746
2747def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2748 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2749 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2750 [/* For disassembly only; pattern left blank */]> {
2751 let Inst{31-28} = 0b1111;
2752 let Inst{23-20} = 0b0100;
2753}
2754
2755def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2756 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2757 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2758 [/* For disassembly only; pattern left blank */]> {
2759 let Inst{23-20} = 0b0101;
2760}
2761
2762def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2763 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2764 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2765 [/* For disassembly only; pattern left blank */]> {
2766 let Inst{31-28} = 0b1111;
2767 let Inst{23-20} = 0b0101;
2768}
2769
Johnny Chenb98e1602010-02-12 18:55:33 +00002770//===----------------------------------------------------------------------===//
2771// Move between special register and ARM core register -- for disassembly only
2772//
2773
2774def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
2775 [/* For disassembly only; pattern left blank */]> {
2776 let Inst{23-20} = 0b0000;
2777 let Inst{7-4} = 0b0000;
2778}
2779
2780def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
2781 [/* For disassembly only; pattern left blank */]> {
2782 let Inst{23-20} = 0b0100;
2783 let Inst{7-4} = 0b0000;
2784}
2785
2786// FIXME: mask is ignored for the time being.
Johnny Chen64dfb782010-02-16 20:04:27 +00002787def MSR : ABI<0b0001,(outs),(ins GPR:$src), NoItinerary, "msr", "\tcpsr, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00002788 [/* For disassembly only; pattern left blank */]> {
2789 let Inst{23-20} = 0b0010;
2790 let Inst{7-4} = 0b0000;
2791}
2792
2793// FIXME: mask is ignored for the time being.
Johnny Chen64dfb782010-02-16 20:04:27 +00002794def MSRi : ABI<0b0011,(outs),(ins so_imm:$a), NoItinerary, "msr", "\tcpsr, $a",
2795 [/* For disassembly only; pattern left blank */]> {
2796 let Inst{23-20} = 0b0010;
2797 let Inst{7-4} = 0b0000;
2798}
2799
2800// FIXME: mask is ignored for the time being.
2801def MSRsys : ABI<0b0001,(outs),(ins GPR:$src),NoItinerary,"msr","\tspsr, $src",
2802 [/* For disassembly only; pattern left blank */]> {
2803 let Inst{23-20} = 0b0110;
2804 let Inst{7-4} = 0b0000;
2805}
2806
2807// FIXME: mask is ignored for the time being.
2808def MSRsysi : ABI<0b0011,(outs),(ins so_imm:$a),NoItinerary,"msr","\tspsr, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00002809 [/* For disassembly only; pattern left blank */]> {
2810 let Inst{23-20} = 0b0110;
2811 let Inst{7-4} = 0b0000;
2812}