blob: fd3d13eb02cffc42fe45e219cfd2db20862ffedd [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Evan Chenga8e29892007-01-19 07:51:42 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Chenga8e29892007-01-19 07:51:42 +000041def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
42
43def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
44 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
45
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000046def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000047def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
48 SDTCisInt<2>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000049
Jim Grosbach7c03dbd2009-12-14 21:24:16 +000050def SDT_ARMMEMBARRIERV7 : SDTypeProfile<0, 0, []>;
51def SDT_ARMSYNCBARRIERV7 : SDTypeProfile<0, 0, []>;
52def SDT_ARMMEMBARRIERV6 : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
53def SDT_ARMSYNCBARRIERV6 : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000054
Evan Chenga8e29892007-01-19 07:51:42 +000055// Node definitions.
56def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000057def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
58
Bill Wendlingc69107c2007-11-13 09:19:02 +000059def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000060 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000061def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000062 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000063
64def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
65 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Cheng277f0742007-06-19 21:05:09 +000066def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
67 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000068def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
69 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
70
Chris Lattner48be23c2008-01-15 22:02:54 +000071def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000072 [SDNPHasChain, SDNPOptInFlag]>;
73
74def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
75 [SDNPInFlag]>;
76def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
77 [SDNPInFlag]>;
78
79def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
80 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
81
82def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
83 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +000084def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
85 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +000086
87def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
88 [SDNPOutFlag]>;
89
David Goodwinc0309b42009-06-29 15:33:01 +000090def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
91 [SDNPOutFlag,SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +000092
Evan Chenga8e29892007-01-19 07:51:42 +000093def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
94
95def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
96def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
97def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000098
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000099def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbachf9570122009-05-14 00:46:35 +0000100def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", SDT_ARMEH_SJLJ_Setjmp>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000101
Jim Grosbach7c03dbd2009-12-14 21:24:16 +0000102def ARMMemBarrierV7 : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERV7,
Jim Grosbach3728e962009-12-10 00:11:09 +0000103 [SDNPHasChain]>;
Jim Grosbach7c03dbd2009-12-14 21:24:16 +0000104def ARMSyncBarrierV7 : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERV7,
105 [SDNPHasChain]>;
106def ARMMemBarrierV6 : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERV6,
107 [SDNPHasChain]>;
108def ARMSyncBarrierV6 : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERV6,
Jim Grosbach3728e962009-12-10 00:11:09 +0000109 [SDNPHasChain]>;
110
Evan Chengf609bb82010-01-19 00:44:15 +0000111def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
112
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000113//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000114// ARM Instruction Predicate Definitions.
115//
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000116def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
117def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
118def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
Evan Chengedcbada2009-07-06 22:05:45 +0000119def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
Evan Cheng5adb66a2009-09-28 09:14:39 +0000120def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Bob Wilson5bafff32009-06-22 23:27:02 +0000121def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
122def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
123def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
124def HasNEON : Predicate<"Subtarget->hasNEON()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000125def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
126def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000127def IsThumb : Predicate<"Subtarget->isThumb()">;
Evan Chengf49810c2009-06-23 17:48:47 +0000128def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengd770d9e2009-07-02 06:38:40 +0000129def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000130def IsARM : Predicate<"!Subtarget->isThumb()">;
Bob Wilson54fc1242009-06-22 21:01:46 +0000131def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
132def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000133
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000134// FIXME: Eventually this will be just "hasV6T2Ops".
135def UseMovt : Predicate<"Subtarget->useMovt()">;
136def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
137
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000138//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000139// ARM Flag Definitions.
140
141class RegConstraint<string C> {
142 string Constraints = C;
143}
144
145//===----------------------------------------------------------------------===//
146// ARM specific transformation functions and pattern fragments.
147//
148
Evan Chenga8e29892007-01-19 07:51:42 +0000149// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
150// so_imm_neg def below.
151def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000153}]>;
154
155// so_imm_not_XFORM - Return a so_imm value packed into the format described for
156// so_imm_not def below.
157def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000159}]>;
160
161// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
162def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000163 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000164 return v == 8 || v == 16 || v == 24;
165}]>;
166
167/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
168def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000169 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000170}]>;
171
172/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
173def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000174 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000175}]>;
176
Jim Grosbach64171712010-02-16 21:07:46 +0000177def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000178 PatLeaf<(imm), [{
179 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
180 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000181
Evan Chenga2515702007-03-19 07:09:02 +0000182def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000183 PatLeaf<(imm), [{
184 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
185 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000186
187// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
188def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000189 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000190}]>;
191
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000192/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
193/// e.g., 0xf000ffff
194def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000195 PatLeaf<(imm), [{
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000196 uint32_t v = (uint32_t)N->getZExtValue();
197 if (v == 0xffffffff)
198 return 0;
David Goodwinc2ffd282009-07-14 00:57:56 +0000199 // there can be 1's on either or both "outsides", all the "inside"
200 // bits must be 0's
201 unsigned int lsb = 0, msb = 31;
202 while (v & (1 << msb)) --msb;
203 while (v & (1 << lsb)) ++lsb;
204 for (unsigned int i = lsb; i <= msb; ++i) {
205 if (v & (1 << i))
206 return 0;
207 }
208 return 1;
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000209}] > {
210 let PrintMethod = "printBitfieldInvMaskImmOperand";
211}
212
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000213/// Split a 32-bit immediate into two 16 bit parts.
214def lo16 : SDNodeXForm<imm, [{
215 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() & 0xffff,
216 MVT::i32);
217}]>;
218
219def hi16 : SDNodeXForm<imm, [{
220 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
221}]>;
222
223def lo16AllZero : PatLeaf<(i32 imm), [{
224 // Returns true if all low 16-bits are 0.
225 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000226}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000227
Jim Grosbach64171712010-02-16 21:07:46 +0000228/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000229/// [0.65535].
230def imm0_65535 : PatLeaf<(i32 imm), [{
231 return (uint32_t)N->getZExtValue() < 65536;
232}]>;
233
Evan Cheng37f25d92008-08-28 23:39:26 +0000234class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
235class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000236
Jim Grosbach0a145f32010-02-16 20:17:57 +0000237/// adde and sube predicates - True based on whether the carry flag output
238/// will be needed or not.
239def adde_dead_carry :
240 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
241 [{return !N->hasAnyUseOfValue(1);}]>;
242def sube_dead_carry :
243 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
244 [{return !N->hasAnyUseOfValue(1);}]>;
245def adde_live_carry :
246 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
247 [{return N->hasAnyUseOfValue(1);}]>;
248def sube_live_carry :
249 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
250 [{return N->hasAnyUseOfValue(1);}]>;
251
Evan Chenga8e29892007-01-19 07:51:42 +0000252//===----------------------------------------------------------------------===//
253// Operand Definitions.
254//
255
256// Branch target.
257def brtarget : Operand<OtherVT>;
258
Evan Chenga8e29892007-01-19 07:51:42 +0000259// A list of registers separated by comma. Used by load/store multiple.
260def reglist : Operand<i32> {
261 let PrintMethod = "printRegisterList";
262}
263
264// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
265def cpinst_operand : Operand<i32> {
266 let PrintMethod = "printCPInstOperand";
267}
268
269def jtblock_operand : Operand<i32> {
270 let PrintMethod = "printJTBlockOperand";
271}
Evan Cheng66ac5312009-07-25 00:33:29 +0000272def jt2block_operand : Operand<i32> {
273 let PrintMethod = "printJT2BlockOperand";
274}
Evan Chenga8e29892007-01-19 07:51:42 +0000275
276// Local PC labels.
277def pclabel : Operand<i32> {
278 let PrintMethod = "printPCLabel";
279}
280
281// shifter_operand operands: so_reg and so_imm.
282def so_reg : Operand<i32>, // reg reg imm
283 ComplexPattern<i32, 3, "SelectShifterOperandReg",
284 [shl,srl,sra,rotr]> {
285 let PrintMethod = "printSORegOperand";
286 let MIOperandInfo = (ops GPR, GPR, i32imm);
287}
288
289// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
290// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
291// represented in the imm field in the same 12-bit form that they are encoded
292// into so_imm instructions: the 8-bit immediate is the least significant bits
293// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
294def so_imm : Operand<i32>,
Evan Chenge7cbe412009-07-08 21:03:57 +0000295 PatLeaf<(imm), [{
296 return ARM_AM::getSOImmVal(N->getZExtValue()) != -1;
297 }]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000298 let PrintMethod = "printSOImmOperand";
299}
300
Evan Chengc70d1842007-03-20 08:11:30 +0000301// Break so_imm's up into two pieces. This handles immediates with up to 16
302// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
303// get the first/second pieces.
304def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000305 PatLeaf<(imm), [{
306 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
307 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000308 let PrintMethod = "printSOImm2PartOperand";
309}
310
311def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000312 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000314}]>;
315
316def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000317 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000319}]>;
320
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000321def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
322 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
323 }]> {
324 let PrintMethod = "printSOImm2PartOperand";
325}
326
327def so_neg_imm2part_1 : SDNodeXForm<imm, [{
328 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
329 return CurDAG->getTargetConstant(V, MVT::i32);
330}]>;
331
332def so_neg_imm2part_2 : SDNodeXForm<imm, [{
333 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
334 return CurDAG->getTargetConstant(V, MVT::i32);
335}]>;
336
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000337/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
338def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
339 return (int32_t)N->getZExtValue() < 32;
340}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000341
342// Define ARM specific addressing modes.
343
344// addrmode2 := reg +/- reg shop imm
345// addrmode2 := reg +/- imm12
346//
347def addrmode2 : Operand<i32>,
348 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
349 let PrintMethod = "printAddrMode2Operand";
350 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
351}
352
353def am2offset : Operand<i32>,
354 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
355 let PrintMethod = "printAddrMode2OffsetOperand";
356 let MIOperandInfo = (ops GPR, i32imm);
357}
358
359// addrmode3 := reg +/- reg
360// addrmode3 := reg +/- imm8
361//
362def addrmode3 : Operand<i32>,
363 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
364 let PrintMethod = "printAddrMode3Operand";
365 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
366}
367
368def am3offset : Operand<i32>,
369 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
370 let PrintMethod = "printAddrMode3OffsetOperand";
371 let MIOperandInfo = (ops GPR, i32imm);
372}
373
374// addrmode4 := reg, <mode|W>
375//
376def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000377 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000378 let PrintMethod = "printAddrMode4Operand";
379 let MIOperandInfo = (ops GPR, i32imm);
380}
381
382// addrmode5 := reg +/- imm8*4
383//
384def addrmode5 : Operand<i32>,
385 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
386 let PrintMethod = "printAddrMode5Operand";
387 let MIOperandInfo = (ops GPR, i32imm);
388}
389
Bob Wilson8b024a52009-07-01 23:16:05 +0000390// addrmode6 := reg with optional writeback
391//
392def addrmode6 : Operand<i32>,
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000393 ComplexPattern<i32, 4, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000394 let PrintMethod = "printAddrMode6Operand";
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000395 let MIOperandInfo = (ops GPR:$addr, GPR:$upd, i32imm, i32imm);
Bob Wilson8b024a52009-07-01 23:16:05 +0000396}
397
Evan Chenga8e29892007-01-19 07:51:42 +0000398// addrmodepc := pc + reg
399//
400def addrmodepc : Operand<i32>,
401 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
402 let PrintMethod = "printAddrModePCOperand";
403 let MIOperandInfo = (ops GPR, i32imm);
404}
405
Bob Wilson4f38b382009-08-21 21:58:55 +0000406def nohash_imm : Operand<i32> {
407 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000408}
409
Evan Chenga8e29892007-01-19 07:51:42 +0000410//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000411
Evan Cheng37f25d92008-08-28 23:39:26 +0000412include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000413
414//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000415// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000416//
417
Evan Cheng3924f782008-08-29 07:36:24 +0000418/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000419/// binop that produces a value.
Evan Cheng8de898a2009-06-26 00:19:44 +0000420multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode,
421 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000422 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000423 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000424 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
425 let Inst{25} = 1;
426 }
Evan Chengedda31c2008-11-05 18:35:52 +0000427 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000428 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000429 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
Johnny Chen04301522009-11-07 00:54:36 +0000430 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000431 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000432 let isCommutable = Commutable;
433 }
Evan Chengedda31c2008-11-05 18:35:52 +0000434 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000435 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000436 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
437 let Inst{25} = 0;
438 }
Evan Chenga8e29892007-01-19 07:51:42 +0000439}
440
Evan Cheng1e249e32009-06-25 20:59:23 +0000441/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000442/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000443let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000444multiclass AI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode,
445 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000446 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000447 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000448 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000449 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000450 let Inst{25} = 1;
451 }
Evan Chengedda31c2008-11-05 18:35:52 +0000452 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000453 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000454 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
455 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000456 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000457 let Inst{20} = 1;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000458 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000459 }
Evan Chengedda31c2008-11-05 18:35:52 +0000460 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000461 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000462 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000463 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000464 let Inst{25} = 0;
465 }
Evan Cheng071a2792007-09-11 19:55:27 +0000466}
Evan Chengc85e8322007-07-05 07:13:32 +0000467}
468
469/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000470/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000471/// a explicit result, only implicitly set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000472let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000473multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode,
474 bit Commutable = 0> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000475 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm, IIC_iCMPi,
Evan Cheng162e3092009-10-26 23:45:59 +0000476 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000477 [(opnode GPR:$a, so_imm:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000478 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000479 let Inst{25} = 1;
480 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000481 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm, IIC_iCMPr,
Evan Cheng162e3092009-10-26 23:45:59 +0000482 opc, "\t$a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000483 [(opnode GPR:$a, GPR:$b)]> {
Johnny Chen04301522009-11-07 00:54:36 +0000484 let Inst{11-4} = 0b00000000;
Bob Wilson5361cd22009-10-13 17:35:30 +0000485 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000486 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000487 let isCommutable = Commutable;
488 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000489 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm, IIC_iCMPsr,
Evan Cheng162e3092009-10-26 23:45:59 +0000490 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000491 [(opnode GPR:$a, so_reg:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000492 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000493 let Inst{25} = 0;
494 }
Evan Cheng071a2792007-09-11 19:55:27 +0000495}
Evan Chenga8e29892007-01-19 07:51:42 +0000496}
497
Evan Chenga8e29892007-01-19 07:51:42 +0000498/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
499/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000500/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
501multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000502 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng162e3092009-10-26 23:45:59 +0000503 IIC_iUNAr, opc, "\t$dst, $src",
David Goodwin5d598aa2009-08-19 18:00:44 +0000504 [(set GPR:$dst, (opnode GPR:$src))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000505 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000506 let Inst{11-10} = 0b00;
507 let Inst{19-16} = 0b1111;
508 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000509 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000510 IIC_iUNAsi, opc, "\t$dst, $src, ror $rot",
David Goodwin5d598aa2009-08-19 18:00:44 +0000511 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000512 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000513 let Inst{19-16} = 0b1111;
514 }
Evan Chenga8e29892007-01-19 07:51:42 +0000515}
516
517/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
518/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000519multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> {
520 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
Evan Cheng162e3092009-10-26 23:45:59 +0000521 IIC_iALUr, opc, "\t$dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000522 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000523 Requires<[IsARM, HasV6]> {
524 let Inst{11-10} = 0b00;
525 }
Jim Grosbach80dc1162010-02-16 21:23:02 +0000526 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
527 i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000528 IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000529 [(set GPR:$dst, (opnode GPR:$LHS,
530 (rotr GPR:$RHS, rot_imm:$rot)))]>,
531 Requires<[IsARM, HasV6]>;
532}
533
Evan Cheng62674222009-06-25 23:34:10 +0000534/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
535let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000536multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
537 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000538 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000539 DPFrm, IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000540 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000541 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000542 let Inst{25} = 1;
543 }
Evan Cheng62674222009-06-25 23:34:10 +0000544 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000545 DPFrm, IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000546 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000547 Requires<[IsARM]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000548 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000549 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000550 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000551 }
Evan Cheng62674222009-06-25 23:34:10 +0000552 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000553 DPSoRegFrm, IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000554 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000555 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000556 let Inst{25} = 0;
557 }
Jim Grosbache5165492009-11-09 00:11:35 +0000558}
559// Carry setting variants
560let Defs = [CPSR] in {
561multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
562 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000563 def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000564 DPFrm, IIC_iALUi, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000565 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000566 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000567 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000568 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000569 }
Evan Cheng62674222009-06-25 23:34:10 +0000570 def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000571 DPFrm, IIC_iALUr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000572 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000573 Requires<[IsARM]> {
Johnny Chen04301522009-11-07 00:54:36 +0000574 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000575 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000576 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000577 }
Evan Cheng62674222009-06-25 23:34:10 +0000578 def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000579 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000580 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000581 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000582 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000583 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000584 }
Evan Cheng071a2792007-09-11 19:55:27 +0000585}
Evan Chengc85e8322007-07-05 07:13:32 +0000586}
Jim Grosbache5165492009-11-09 00:11:35 +0000587}
Evan Chengc85e8322007-07-05 07:13:32 +0000588
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000589//===----------------------------------------------------------------------===//
590// Instructions
591//===----------------------------------------------------------------------===//
592
Evan Chenga8e29892007-01-19 07:51:42 +0000593//===----------------------------------------------------------------------===//
594// Miscellaneous Instructions.
595//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000596
Evan Chenga8e29892007-01-19 07:51:42 +0000597/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
598/// the function. The first operand is the ID# for this instruction, the second
599/// is the index into the MachineConstantPool that this is, the third is the
600/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000601let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000602def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000603PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000604 i32imm:$size), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000605 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000606
Evan Cheng071a2792007-09-11 19:55:27 +0000607let Defs = [SP], Uses = [SP] in {
Evan Chenga8e29892007-01-19 07:51:42 +0000608def ADJCALLSTACKUP :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000609PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000610 "@ ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000611 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000612
Jim Grosbach64171712010-02-16 21:07:46 +0000613def ADJCALLSTACKDOWN :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000614PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000615 "@ ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000616 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000617}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000618
Johnny Chenf4d81052010-02-12 22:53:19 +0000619def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000620 [/* For disassembly only; pattern left blank */]>,
621 Requires<[IsARM, HasV6T2]> {
622 let Inst{27-16} = 0b001100100000;
623 let Inst{7-0} = 0b00000000;
624}
625
Johnny Chenf4d81052010-02-12 22:53:19 +0000626def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
627 [/* For disassembly only; pattern left blank */]>,
628 Requires<[IsARM, HasV6T2]> {
629 let Inst{27-16} = 0b001100100000;
630 let Inst{7-0} = 0b00000001;
631}
632
633def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
634 [/* For disassembly only; pattern left blank */]>,
635 Requires<[IsARM, HasV6T2]> {
636 let Inst{27-16} = 0b001100100000;
637 let Inst{7-0} = 0b00000010;
638}
639
640def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
641 [/* For disassembly only; pattern left blank */]>,
642 Requires<[IsARM, HasV6T2]> {
643 let Inst{27-16} = 0b001100100000;
644 let Inst{7-0} = 0b00000011;
645}
646
647def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
648 [/* For disassembly only; pattern left blank */]>,
649 Requires<[IsARM, HasV6T2]> {
650 let Inst{27-16} = 0b001100100000;
651 let Inst{7-0} = 0b00000100;
652}
653
Johnny Chenc6f7b272010-02-11 18:12:29 +0000654// The i32imm operand $val can be used by a debugger to store more information
655// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000656def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000657 [/* For disassembly only; pattern left blank */]>,
658 Requires<[IsARM]> {
659 let Inst{27-20} = 0b00010010;
660 let Inst{7-4} = 0b0111;
661}
662
Johnny Chenb98e1602010-02-12 18:55:33 +0000663// Change Processor State is a system instruction -- for disassembly only.
664// The singleton $opt operand contains the following information:
665// opt{4-0} = mode from Inst{4-0}
666// opt{5} = changemode from Inst{17}
667// opt{8-6} = AIF from Inst{8-6}
668// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chenf4d81052010-02-12 22:53:19 +0000669def CPS : AXI<(outs),(ins i32imm:$opt), MiscFrm, NoItinerary, "cps${opt:cps}",
Johnny Chenb98e1602010-02-12 18:55:33 +0000670 [/* For disassembly only; pattern left blank */]>,
671 Requires<[IsARM]> {
672 let Inst{31-28} = 0b1111;
673 let Inst{27-20} = 0b00010000;
674 let Inst{16} = 0;
675 let Inst{5} = 0;
676}
677
Johnny Chenb92a23f2010-02-21 04:42:01 +0000678// Preload signals the memory system of possible future data/instruction access.
679// These are for disassembly only.
680multiclass APreLoad<bit data, bit read, string opc> {
681
682 def i : AXI<(outs), (ins GPR:$base, i32imm:$imm), MiscFrm, NoItinerary,
683 !strconcat(opc, "\t[$base, $imm]"), []> {
684 let Inst{31-26} = 0b111101;
685 let Inst{25} = 0; // 0 for immediate form
686 let Inst{24} = data;
687 let Inst{22} = read;
688 let Inst{21-20} = 0b01;
689 }
690
691 def r : AXI<(outs), (ins addrmode2:$addr), MiscFrm, NoItinerary,
692 !strconcat(opc, "\t$addr"), []> {
693 let Inst{31-26} = 0b111101;
694 let Inst{25} = 1; // 1 for register form
695 let Inst{24} = data;
696 let Inst{22} = read;
697 let Inst{21-20} = 0b01;
698 let Inst{4} = 0;
699 }
700}
701
702defm PLD : APreLoad<1, 1, "pld">;
703defm PLDW : APreLoad<1, 0, "pldw">;
704defm PLI : APreLoad<0, 1, "pli">;
705
Johnny Chena1e76212010-02-13 02:51:09 +0000706def SETENDBE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tbe",
707 [/* For disassembly only; pattern left blank */]>,
708 Requires<[IsARM]> {
709 let Inst{31-28} = 0b1111;
710 let Inst{27-20} = 0b00010000;
711 let Inst{16} = 1;
712 let Inst{9} = 1;
713 let Inst{7-4} = 0b0000;
714}
715
716def SETENDLE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tle",
717 [/* For disassembly only; pattern left blank */]>,
718 Requires<[IsARM]> {
719 let Inst{31-28} = 0b1111;
720 let Inst{27-20} = 0b00010000;
721 let Inst{16} = 1;
722 let Inst{9} = 0;
723 let Inst{7-4} = 0b0000;
724}
725
Johnny Chenf4d81052010-02-12 22:53:19 +0000726def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +0000727 [/* For disassembly only; pattern left blank */]>,
728 Requires<[IsARM, HasV7]> {
729 let Inst{27-16} = 0b001100100000;
730 let Inst{7-4} = 0b1111;
731}
732
Johnny Chenba6e0332010-02-11 17:14:31 +0000733// A5.4 Permanently UNDEFINED instructions.
Johnny Chenf4d81052010-02-12 22:53:19 +0000734def TRAP : AI<(outs), (ins), MiscFrm, NoItinerary, "trap", "",
Johnny Chenba6e0332010-02-11 17:14:31 +0000735 [/* For disassembly only; pattern left blank */]>,
736 Requires<[IsARM]> {
737 let Inst{27-25} = 0b011;
738 let Inst{24-20} = 0b11111;
739 let Inst{7-5} = 0b111;
740 let Inst{4} = 0b1;
741}
742
Evan Cheng12c3a532008-11-06 17:48:05 +0000743// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000744let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000745def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000746 Pseudo, IIC_iALUr, "\n$cp:\n\tadd$p\t$dst, pc, $a",
Evan Cheng44bec522007-05-15 01:29:07 +0000747 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000748
Evan Cheng325474e2008-01-07 23:56:57 +0000749let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000750def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000751 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr$p\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000752 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000753
Evan Chengd87293c2008-11-06 08:47:38 +0000754def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000755 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000756 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
757
Evan Chengd87293c2008-11-06 08:47:38 +0000758def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000759 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000760 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
761
Evan Chengd87293c2008-11-06 08:47:38 +0000762def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000763 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000764 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
765
Evan Chengd87293c2008-11-06 08:47:38 +0000766def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000767 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000768 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
769}
Chris Lattner13c63102008-01-06 05:55:01 +0000770let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000771def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000772 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstr$p\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000773 [(store GPR:$src, addrmodepc:$addr)]>;
774
Evan Chengd87293c2008-11-06 08:47:38 +0000775def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000776 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrh${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000777 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
778
Evan Chengd87293c2008-11-06 08:47:38 +0000779def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000780 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrb${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000781 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
782}
Evan Cheng12c3a532008-11-06 17:48:05 +0000783} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000784
Evan Chenge07715c2009-06-23 05:25:29 +0000785
786// LEApcrel - Load a pc-relative address into a register without offending the
787// assembler.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000788def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000789 Pseudo, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +0000790 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, ($label-(",
791 "${:private}PCRELL${:uid}+8))\n"),
792 !strconcat("${:private}PCRELL${:uid}:\n\t",
793 "add$p\t$dst, pc, #${:private}PCRELV${:uid}")),
Evan Chenge07715c2009-06-23 05:25:29 +0000794 []>;
795
Evan Cheng023dd3f2009-06-24 23:14:45 +0000796def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000797 (ins i32imm:$label, nohash_imm:$id, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000798 Pseudo, IIC_iALUi,
Evan Chengeadf0492009-07-22 22:03:29 +0000799 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, "
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000800 "(${label}_${id}-(",
Evan Chengeadf0492009-07-22 22:03:29 +0000801 "${:private}PCRELL${:uid}+8))\n"),
802 !strconcat("${:private}PCRELL${:uid}:\n\t",
Jim Grosbach80dc1162010-02-16 21:23:02 +0000803 "add$p\t$dst, pc, #${:private}PCRELV${:uid}")),
Evan Chengbc8a9452009-07-07 23:40:25 +0000804 []> {
805 let Inst{25} = 1;
806}
Evan Chenge07715c2009-06-23 05:25:29 +0000807
Evan Chenga8e29892007-01-19 07:51:42 +0000808//===----------------------------------------------------------------------===//
809// Control Flow Instructions.
810//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000811
Jim Grosbachc732adf2009-09-30 01:35:11 +0000812let isReturn = 1, isTerminator = 1, isBarrier = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +0000813 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +0000814 "bx", "\tlr", [(ARMretflag)]> {
Johnny Chen9d52e8d2009-11-16 23:57:56 +0000815 let Inst{3-0} = 0b1110;
Jim Grosbach26421962008-10-14 20:36:24 +0000816 let Inst{7-4} = 0b0001;
817 let Inst{19-8} = 0b111111111111;
818 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000819}
Rafael Espindola27185192006-09-29 21:20:16 +0000820
Bob Wilson04ea6e52009-10-28 00:37:03 +0000821// Indirect branches
822let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000823 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Bob Wilson04ea6e52009-10-28 00:37:03 +0000824 [(brind GPR:$dst)]> {
825 let Inst{7-4} = 0b0001;
826 let Inst{19-8} = 0b111111111111;
827 let Inst{27-20} = 0b00010010;
Johnny Chen9d52e8d2009-11-16 23:57:56 +0000828 let Inst{31-28} = 0b1110;
Bob Wilson04ea6e52009-10-28 00:37:03 +0000829 }
830}
831
Evan Chenga8e29892007-01-19 07:51:42 +0000832// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +0000833// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000834let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
835 hasExtraDefRegAllocReq = 1 in
Evan Cheng12c3a532008-11-06 17:48:05 +0000836 def LDM_RET : AXI4ld<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +0000837 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
Jim Grosbache5165492009-11-09 00:11:35 +0000838 LdStMulFrm, IIC_Br, "ldm${addr:submode}${p}\t$addr, $wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000839 []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000840
Bob Wilson54fc1242009-06-22 21:01:46 +0000841// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000842let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000843 Defs = [R0, R1, R2, R3, R12, LR,
844 D0, D1, D2, D3, D4, D5, D6, D7,
845 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000846 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +0000847 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000848 IIC_Br, "bl\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000849 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +0000850 Requires<[IsARM, IsNotDarwin]> {
851 let Inst{31-28} = 0b1110;
852 }
Evan Cheng277f0742007-06-19 21:05:09 +0000853
Evan Cheng12c3a532008-11-06 17:48:05 +0000854 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000855 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000856 [(ARMcall_pred tglobaladdr:$func)]>,
857 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000858
Evan Chenga8e29892007-01-19 07:51:42 +0000859 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +0000860 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000861 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000862 [(ARMcall GPR:$func)]>,
863 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000864 let Inst{7-4} = 0b0011;
865 let Inst{19-8} = 0b111111111111;
866 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000867 }
868
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000869 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +0000870 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
871 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000872 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +0000873 [(ARMcall_nolink tGPR:$func)]>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000874 Requires<[IsARM, IsNotDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000875 let Inst{7-4} = 0b0001;
876 let Inst{19-8} = 0b111111111111;
877 let Inst{27-20} = 0b00010010;
Bob Wilson54fc1242009-06-22 21:01:46 +0000878 }
879}
880
881// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000882let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000883 Defs = [R0, R1, R2, R3, R9, R12, LR,
884 D0, D1, D2, D3, D4, D5, D6, D7,
885 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000886 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +0000887 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000888 IIC_Br, "bl\t${func:call}",
Johnny Cheneadeffb2009-10-27 20:45:15 +0000889 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
890 let Inst{31-28} = 0b1110;
891 }
Bob Wilson54fc1242009-06-22 21:01:46 +0000892
893 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000894 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000895 [(ARMcall_pred tglobaladdr:$func)]>,
896 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +0000897
898 // ARMv5T and above
899 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000900 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +0000901 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
902 let Inst{7-4} = 0b0011;
903 let Inst{19-8} = 0b111111111111;
904 let Inst{27-20} = 0b00010010;
905 }
906
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000907 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +0000908 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
909 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000910 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +0000911 [(ARMcall_nolink tGPR:$func)]>, Requires<[IsARM, IsDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000912 let Inst{7-4} = 0b0001;
913 let Inst{19-8} = 0b111111111111;
914 let Inst{27-20} = 0b00010010;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000915 }
Rafael Espindola35574632006-07-18 17:00:30 +0000916}
Rafael Espindoladc124a22006-05-18 21:45:49 +0000917
David Goodwin1a8f36e2009-08-12 18:31:53 +0000918let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000919 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +0000920 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000921 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000922 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +0000923 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000924
Owen Anderson20ab2902007-11-12 07:39:39 +0000925 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +0000926 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +0000927 IIC_Br, "mov\tpc, $target \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +0000928 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chenec689152009-12-14 21:51:34 +0000929 let Inst{11-4} = 0b00000000;
Johnny Chena9ea9ec2009-11-17 17:17:50 +0000930 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +0000931 let Inst{20} = 0; // S Bit
932 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000933 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +0000934 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000935 def BR_JTm : JTI<(outs),
936 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +0000937 IIC_Br, "ldr\tpc, $target \n$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000938 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
939 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +0000940 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +0000941 let Inst{20} = 1; // L bit
942 let Inst{21} = 0; // W bit
943 let Inst{22} = 0; // B bit
944 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000945 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +0000946 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000947 def BR_JTadd : JTI<(outs),
948 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +0000949 IIC_Br, "add\tpc, $target, $idx \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +0000950 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
951 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +0000952 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +0000953 let Inst{20} = 0; // S bit
954 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000955 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +0000956 }
957 } // isNotDuplicable = 1, isIndirectBranch = 1
958 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +0000959
Evan Chengc85e8322007-07-05 07:13:32 +0000960 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +0000961 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +0000962 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +0000963 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +0000964 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +0000965}
Rafael Espindola84b19be2006-07-16 01:02:57 +0000966
Johnny Chena1e76212010-02-13 02:51:09 +0000967// Branch and Exchange Jazelle -- for disassembly only
968def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
969 [/* For disassembly only; pattern left blank */]> {
970 let Inst{23-20} = 0b0010;
971 //let Inst{19-8} = 0xfff;
972 let Inst{7-4} = 0b0010;
973}
974
Johnny Chen0296f3e2010-02-16 21:59:54 +0000975// Secure Monitor Call is a system instruction -- for disassembly only
976def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
977 [/* For disassembly only; pattern left blank */]> {
978 let Inst{23-20} = 0b0110;
979 let Inst{7-4} = 0b0111;
980}
981
Johnny Chen64dfb782010-02-16 20:04:27 +0000982// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +0000983let isCall = 1 in {
984def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
985 [/* For disassembly only; pattern left blank */]>;
986}
987
Johnny Chenfb566792010-02-17 21:39:10 +0000988// Store Return State is a system instruction -- for disassembly only
Johnny Chen0296f3e2010-02-16 21:59:54 +0000989def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
990 NoItinerary, "srs${addr:submode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +0000991 [/* For disassembly only; pattern left blank */]> {
992 let Inst{31-28} = 0b1111;
993 let Inst{22-20} = 0b110; // W = 1
994}
995
996def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
997 NoItinerary, "srs${addr:submode}\tsp, $mode",
998 [/* For disassembly only; pattern left blank */]> {
999 let Inst{31-28} = 0b1111;
1000 let Inst{22-20} = 0b100; // W = 0
1001}
1002
Johnny Chenfb566792010-02-17 21:39:10 +00001003// Return From Exception is a system instruction -- for disassembly only
1004def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1005 NoItinerary, "rfe${addr:submode}\t$base!",
1006 [/* For disassembly only; pattern left blank */]> {
1007 let Inst{31-28} = 0b1111;
1008 let Inst{22-20} = 0b011; // W = 1
1009}
1010
1011def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1012 NoItinerary, "rfe${addr:submode}\t$base",
1013 [/* For disassembly only; pattern left blank */]> {
1014 let Inst{31-28} = 0b1111;
1015 let Inst{22-20} = 0b001; // W = 0
1016}
1017
Evan Chenga8e29892007-01-19 07:51:42 +00001018//===----------------------------------------------------------------------===//
1019// Load / store Instructions.
1020//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001021
Evan Chenga8e29892007-01-19 07:51:42 +00001022// Load
Jim Grosbach64171712010-02-16 21:07:46 +00001023let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001024def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +00001025 "ldr", "\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001026 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001027
Evan Chengfa775d02007-03-19 07:20:03 +00001028// Special LDR for loads from non-pc-relative constpools.
Evan Cheng4aedb612009-11-20 19:57:15 +00001029let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1,
1030 mayHaveSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001031def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +00001032 "ldr", "\t$dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +00001033
Evan Chenga8e29892007-01-19 07:51:42 +00001034// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001035def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001036 IIC_iLoadr, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001037 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001038
Jim Grosbach64171712010-02-16 21:07:46 +00001039def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001040 IIC_iLoadr, "ldrb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001041 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001042
Evan Chenga8e29892007-01-19 07:51:42 +00001043// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001044def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001045 IIC_iLoadr, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001046 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001047
David Goodwin5d598aa2009-08-19 18:00:44 +00001048def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001049 IIC_iLoadr, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001050 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001051
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001052let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001053// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001054def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001055 IIC_iLoadr, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001056 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001057
Evan Chenga8e29892007-01-19 07:51:42 +00001058// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001059def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001060 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001061 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001062
Evan Chengd87293c2008-11-06 08:47:38 +00001063def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001064 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001065 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001066
Evan Chengd87293c2008-11-06 08:47:38 +00001067def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001068 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001069 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001070
Evan Chengd87293c2008-11-06 08:47:38 +00001071def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001072 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001073 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001074
Evan Chengd87293c2008-11-06 08:47:38 +00001075def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001076 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001077 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001078
Evan Chengd87293c2008-11-06 08:47:38 +00001079def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001080 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001081 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001082
Evan Chengd87293c2008-11-06 08:47:38 +00001083def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001084 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001085 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001086
Evan Chengd87293c2008-11-06 08:47:38 +00001087def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001088 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001089 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001090
Evan Chengd87293c2008-11-06 08:47:38 +00001091def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001092 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001093 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001094
Evan Chengd87293c2008-11-06 08:47:38 +00001095def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001096 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001097 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001098
1099// For disassembly only
1100def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
1101 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadr,
1102 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1103 Requires<[IsARM, HasV5TE]>;
1104
1105// For disassembly only
1106def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
1107 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadr,
1108 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1109 Requires<[IsARM, HasV5TE]>;
1110
Chris Lattner9b37aaf2008-01-10 05:12:37 +00001111}
Evan Chenga8e29892007-01-19 07:51:42 +00001112
Johnny Chenadb561d2010-02-18 03:27:42 +00001113// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001114
1115def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
1116 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
1117 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1118 let Inst{21} = 1; // overwrite
1119}
1120
1121def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Johnny Chenadb561d2010-02-18 03:27:42 +00001122 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
1123 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1124 let Inst{21} = 1; // overwrite
1125}
1126
1127def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
1128 (ins GPR:$base,am2offset:$offset), LdMiscFrm, IIC_iLoadru,
1129 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1130 let Inst{21} = 1; // overwrite
1131}
1132
1133def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
1134 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoadru,
1135 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1136 let Inst{21} = 1; // overwrite
1137}
1138
1139def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
1140 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
1141 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001142 let Inst{21} = 1; // overwrite
1143}
1144
Evan Chenga8e29892007-01-19 07:51:42 +00001145// Store
David Goodwin5d598aa2009-08-19 18:00:44 +00001146def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Evan Cheng162e3092009-10-26 23:45:59 +00001147 "str", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001148 [(store GPR:$src, addrmode2:$addr)]>;
1149
1150// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001151def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
1152 IIC_iStorer, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001153 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1154
David Goodwin5d598aa2009-08-19 18:00:44 +00001155def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001156 "strb", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001157 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
1158
1159// Store doubleword
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001160let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001161def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +00001162 StMiscFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001163 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001164
1165// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001166def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001167 (ins GPR:$src, GPR:$base, am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001168 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001169 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001170 [(set GPR:$base_wb,
1171 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1172
Evan Chengd87293c2008-11-06 08:47:38 +00001173def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001174 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001175 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001176 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001177 [(set GPR:$base_wb,
1178 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1179
Evan Chengd87293c2008-11-06 08:47:38 +00001180def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001181 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001182 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001183 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001184 [(set GPR:$base_wb,
1185 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1186
Evan Chengd87293c2008-11-06 08:47:38 +00001187def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001188 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001189 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001190 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001191 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1192 GPR:$base, am3offset:$offset))]>;
1193
Evan Chengd87293c2008-11-06 08:47:38 +00001194def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001195 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001196 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001197 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001198 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1199 GPR:$base, am2offset:$offset))]>;
1200
Evan Chengd87293c2008-11-06 08:47:38 +00001201def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001202 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001203 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001204 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001205 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1206 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001207
Johnny Chen39a4bb32010-02-18 22:31:18 +00001208// For disassembly only
1209def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1210 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
1211 StMiscFrm, IIC_iStoreru,
1212 "strd", "\t$src1, $src2, [$base, $offset]!",
1213 "$base = $base_wb", []>;
1214
1215// For disassembly only
1216def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1217 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
1218 StMiscFrm, IIC_iStoreru,
1219 "strd", "\t$src1, $src2, [$base], $offset",
1220 "$base = $base_wb", []>;
1221
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001222// STRT and STRBT are for disassembly only.
1223
1224def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001225 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001226 StFrm, IIC_iStoreru,
1227 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1228 [/* For disassembly only; pattern left blank */]> {
1229 let Inst{21} = 1; // overwrite
1230}
1231
1232def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001233 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001234 StFrm, IIC_iStoreru,
1235 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1236 [/* For disassembly only; pattern left blank */]> {
1237 let Inst{21} = 1; // overwrite
1238}
1239
Evan Chenga8e29892007-01-19 07:51:42 +00001240//===----------------------------------------------------------------------===//
1241// Load / store multiple Instructions.
1242//
1243
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001244let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +00001245def LDM : AXI4ld<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +00001246 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
Jim Grosbache5165492009-11-09 00:11:35 +00001247 LdStMulFrm, IIC_iLoadm, "ldm${addr:submode}${p}\t$addr, $wb",
Evan Cheng44bec522007-05-15 01:29:07 +00001248 []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001249
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001250let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +00001251def STM : AXI4st<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +00001252 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
Jim Grosbache5165492009-11-09 00:11:35 +00001253 LdStMulFrm, IIC_iStorem, "stm${addr:submode}${p}\t$addr, $wb",
Evan Cheng44bec522007-05-15 01:29:07 +00001254 []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001255
1256//===----------------------------------------------------------------------===//
1257// Move Instructions.
1258//
1259
Evan Chengcd799b92009-06-12 20:46:18 +00001260let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001261def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001262 "mov", "\t$dst, $src", []>, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00001263 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001264 let Inst{25} = 0;
1265}
1266
Jim Grosbach64171712010-02-16 21:07:46 +00001267def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001268 DPSoRegFrm, IIC_iMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00001269 "mov", "\t$dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001270 let Inst{25} = 0;
1271}
Evan Chenga2515702007-03-19 07:09:02 +00001272
Evan Chengb3379fb2009-02-05 08:42:55 +00001273let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001274def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001275 "mov", "\t$dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP {
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001276 let Inst{25} = 1;
1277}
1278
1279let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001280def MOVi16 : AI1<0b1000, (outs GPR:$dst), (ins i32imm:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001281 DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001282 "movw", "\t$dst, $src",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001283 [(set GPR:$dst, imm0_65535:$src)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001284 Requires<[IsARM, HasV6T2]>, UnaryDP {
Bob Wilson5361cd22009-10-13 17:35:30 +00001285 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001286 let Inst{25} = 1;
1287}
1288
Evan Cheng5adb66a2009-09-28 09:14:39 +00001289let Constraints = "$src = $dst" in
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001290def MOVTi16 : AI1<0b1010, (outs GPR:$dst), (ins GPR:$src, i32imm:$imm),
1291 DPFrm, IIC_iMOVi,
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001292 "movt", "\t$dst, $imm",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001293 [(set GPR:$dst,
Jim Grosbach64171712010-02-16 21:07:46 +00001294 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001295 lo16AllZero:$imm))]>, UnaryDP,
1296 Requires<[IsARM, HasV6T2]> {
Bob Wilson5361cd22009-10-13 17:35:30 +00001297 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001298 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001299}
Evan Cheng13ab0202007-07-10 18:08:01 +00001300
Evan Cheng20956592009-10-21 08:15:52 +00001301def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1302 Requires<[IsARM, HasV6T2]>;
1303
David Goodwinca01a8d2009-09-01 18:32:09 +00001304let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +00001305def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, IIC_iMOVsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001306 "mov", "\t$dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +00001307 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +00001308
1309// These aren't really mov instructions, but we have to define them this way
1310// due to flag operands.
1311
Evan Cheng071a2792007-09-11 19:55:27 +00001312let Defs = [CPSR] in {
Jim Grosbach64171712010-02-16 21:07:46 +00001313def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001314 IIC_iMOVsi, "movs", "\t$dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001315 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +00001316def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001317 IIC_iMOVsi, "movs", "\t$dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001318 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +00001319}
Evan Chenga8e29892007-01-19 07:51:42 +00001320
Evan Chenga8e29892007-01-19 07:51:42 +00001321//===----------------------------------------------------------------------===//
1322// Extend Instructions.
1323//
1324
1325// Sign extenders
1326
Evan Cheng97f48c32008-11-06 22:15:19 +00001327defm SXTB : AI_unary_rrot<0b01101010,
1328 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1329defm SXTH : AI_unary_rrot<0b01101011,
1330 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001331
Evan Cheng97f48c32008-11-06 22:15:19 +00001332defm SXTAB : AI_bin_rrot<0b01101010,
1333 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
1334defm SXTAH : AI_bin_rrot<0b01101011,
1335 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001336
1337// TODO: SXT(A){B|H}16
1338
1339// Zero extenders
1340
1341let AddedComplexity = 16 in {
Evan Cheng97f48c32008-11-06 22:15:19 +00001342defm UXTB : AI_unary_rrot<0b01101110,
1343 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1344defm UXTH : AI_unary_rrot<0b01101111,
1345 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1346defm UXTB16 : AI_unary_rrot<0b01101100,
1347 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001348
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001349def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001350 (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001351def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001352 (UXTB16r_rot GPR:$Src, 8)>;
1353
Evan Cheng97f48c32008-11-06 22:15:19 +00001354defm UXTAB : AI_bin_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001355 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng97f48c32008-11-06 22:15:19 +00001356defm UXTAH : AI_bin_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001357 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001358}
1359
Evan Chenga8e29892007-01-19 07:51:42 +00001360// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
1361//defm UXTAB16 : xxx<"uxtab16", 0xff00ff>;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001362
Evan Chenga8e29892007-01-19 07:51:42 +00001363// TODO: UXT(A){B|H}16
1364
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001365def SBFX : I<(outs GPR:$dst),
1366 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1367 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001368 "sbfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001369 Requires<[IsARM, HasV6T2]> {
1370 let Inst{27-21} = 0b0111101;
1371 let Inst{6-4} = 0b101;
1372}
1373
1374def UBFX : I<(outs GPR:$dst),
1375 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1376 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001377 "ubfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001378 Requires<[IsARM, HasV6T2]> {
1379 let Inst{27-21} = 0b0111111;
1380 let Inst{6-4} = 0b101;
1381}
1382
Evan Chenga8e29892007-01-19 07:51:42 +00001383//===----------------------------------------------------------------------===//
1384// Arithmetic Instructions.
1385//
1386
Jim Grosbach26421962008-10-14 20:36:24 +00001387defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng8de898a2009-06-26 00:19:44 +00001388 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001389defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001390 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001391
Evan Chengc85e8322007-07-05 07:13:32 +00001392// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001393defm ADDS : AI1_bin_s_irs<0b0100, "adds",
1394 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1395defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng1e249e32009-06-25 20:59:23 +00001396 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001397
Evan Cheng62674222009-06-25 23:34:10 +00001398defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001399 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001400defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001401 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001402defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001403 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001404defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001405 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001406
Evan Chengc85e8322007-07-05 07:13:32 +00001407// These don't define reg/reg forms, because they are handled above.
Evan Chengedda31c2008-11-05 18:35:52 +00001408def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001409 IIC_iALUi, "rsb", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001410 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> {
1411 let Inst{25} = 1;
1412}
Evan Cheng13ab0202007-07-10 18:08:01 +00001413
Evan Chengedda31c2008-11-05 18:35:52 +00001414def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001415 IIC_iALUsr, "rsb", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001416 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001417 let Inst{25} = 0;
1418}
Evan Chengc85e8322007-07-05 07:13:32 +00001419
1420// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001421let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +00001422def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001423 IIC_iALUi, "rsbs", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001424 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001425 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001426 let Inst{25} = 1;
1427}
Evan Chengedda31c2008-11-05 18:35:52 +00001428def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001429 IIC_iALUsr, "rsbs", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001430 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001431 let Inst{20} = 1;
1432 let Inst{25} = 0;
1433}
Evan Cheng071a2792007-09-11 19:55:27 +00001434}
Evan Chengc85e8322007-07-05 07:13:32 +00001435
Evan Cheng62674222009-06-25 23:34:10 +00001436let Uses = [CPSR] in {
1437def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001438 DPFrm, IIC_iALUi, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001439 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1440 Requires<[IsARM]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001441 let Inst{25} = 1;
1442}
Evan Cheng62674222009-06-25 23:34:10 +00001443def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001444 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001445 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1446 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001447 let Inst{25} = 0;
1448}
Evan Cheng62674222009-06-25 23:34:10 +00001449}
1450
1451// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001452let Defs = [CPSR], Uses = [CPSR] in {
1453def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001454 DPFrm, IIC_iALUi, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001455 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1456 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001457 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001458 let Inst{25} = 1;
1459}
Evan Cheng1e249e32009-06-25 20:59:23 +00001460def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001461 DPSoRegFrm, IIC_iALUsr, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001462 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1463 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001464 let Inst{20} = 1;
1465 let Inst{25} = 0;
1466}
Evan Cheng071a2792007-09-11 19:55:27 +00001467}
Evan Cheng2c614c52007-06-06 10:17:05 +00001468
Evan Chenga8e29892007-01-19 07:51:42 +00001469// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
1470def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1471 (SUBri GPR:$src, so_imm_neg:$imm)>;
1472
1473//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1474// (SUBSri GPR:$src, so_imm_neg:$imm)>;
1475//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
1476// (SBCri GPR:$src, so_imm_neg:$imm)>;
1477
1478// Note: These are implemented in C++ code, because they have to generate
1479// ADD/SUBrs instructions, which use a complex pattern that a xform function
1480// cannot produce.
1481// (mul X, 2^n+1) -> (add (X << n), X)
1482// (mul X, 2^n-1) -> (rsb X, (X << n))
1483
Johnny Chen08b85f32010-02-13 01:21:01 +00001484// Saturating adds/subtracts -- for disassembly only
1485
Johnny Chen2faf3912010-02-14 06:32:20 +00001486// GPR:$dst = GPR:$a op GPR:$b
Bob Wilson7dc97472010-02-15 23:43:47 +00001487class AQI<bits<8> op27_20, bits<4> op7_4, string opc>
Johnny Chen2faf3912010-02-14 06:32:20 +00001488 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, IIC_iALUr,
Bob Wilson7dc97472010-02-15 23:43:47 +00001489 opc, "\t$dst, $a, $b",
1490 [/* For disassembly only; pattern left blank */]> {
Johnny Chen08b85f32010-02-13 01:21:01 +00001491 let Inst{27-20} = op27_20;
1492 let Inst{7-4} = op7_4;
1493}
1494
Bob Wilson7dc97472010-02-15 23:43:47 +00001495def QADD : AQI<0b00010000, 0b0101, "qadd">;
1496def QADD16 : AQI<0b01100010, 0b0001, "qadd16">;
1497def QADD8 : AQI<0b01100010, 0b1001, "qadd8">;
1498def QASX : AQI<0b01100010, 0b0011, "qasx">;
1499def QDADD : AQI<0b00010100, 0b0101, "qdadd">;
1500def QDSUB : AQI<0b00010110, 0b0101, "qdsub">;
1501def QSAX : AQI<0b01100010, 0b0101, "qsax">;
1502def QSUB : AQI<0b00010010, 0b0101, "qsub">;
1503def QSUB16 : AQI<0b01100010, 0b0111, "qsub16">;
1504def QSUB8 : AQI<0b01100010, 0b1111, "qsub8">;
1505def UQADD16 : AQI<0b01100110, 0b0001, "uqadd16">;
1506def UQADD8 : AQI<0b01100110, 0b1001, "uqadd8">;
1507def UQASX : AQI<0b01100110, 0b0011, "uqasx">;
1508def UQSAX : AQI<0b01100110, 0b0101, "uqsax">;
1509def UQSUB16 : AQI<0b01100110, 0b0111, "uqsub16">;
1510def UQSUB8 : AQI<0b01100110, 0b1111, "uqsub8">;
Evan Chenga8e29892007-01-19 07:51:42 +00001511
1512//===----------------------------------------------------------------------===//
1513// Bitwise Instructions.
1514//
1515
Jim Grosbach26421962008-10-14 20:36:24 +00001516defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng8de898a2009-06-26 00:19:44 +00001517 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001518defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng8de898a2009-06-26 00:19:44 +00001519 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001520defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng8de898a2009-06-26 00:19:44 +00001521 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001522defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001523 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001524
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001525def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00001526 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001527 "bfc", "\t$dst, $imm", "$src = $dst",
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001528 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
1529 Requires<[IsARM, HasV6T2]> {
1530 let Inst{27-21} = 0b0111110;
1531 let Inst{6-0} = 0b0011111;
1532}
1533
Johnny Chenb2503c02010-02-17 06:31:48 +00001534// A8.6.18 BFI - Bitfield insert (Encoding A1)
1535// Added for disassembler with the pattern field purposely left blank.
1536def BFI : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
1537 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
1538 "bfi", "\t$dst, $src, $imm", "",
1539 [/* For disassembly only; pattern left blank */]>,
1540 Requires<[IsARM, HasV6T2]> {
1541 let Inst{27-21} = 0b0111110;
1542 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
1543}
1544
David Goodwin5d598aa2009-08-19 18:00:44 +00001545def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001546 "mvn", "\t$dst, $src",
Bob Wilson8e86b512009-10-14 19:00:24 +00001547 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP {
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001548 let Inst{25} = 0;
Johnny Chen04301522009-11-07 00:54:36 +00001549 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001550}
Evan Chengedda31c2008-11-05 18:35:52 +00001551def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001552 IIC_iMOVsr, "mvn", "\t$dst, $src",
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001553 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP {
1554 let Inst{25} = 0;
1555}
Evan Chengb3379fb2009-02-05 08:42:55 +00001556let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001557def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001558 IIC_iMOVi, "mvn", "\t$dst, $imm",
Evan Cheng7995ef32009-09-09 01:47:07 +00001559 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP {
1560 let Inst{25} = 1;
1561}
Evan Chenga8e29892007-01-19 07:51:42 +00001562
1563def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1564 (BICri GPR:$src, so_imm_not:$imm)>;
1565
1566//===----------------------------------------------------------------------===//
1567// Multiply Instructions.
1568//
1569
Evan Cheng8de898a2009-06-26 00:19:44 +00001570let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001571def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001572 IIC_iMUL32, "mul", "\t$dst, $a, $b",
Evan Cheng12c3a532008-11-06 17:48:05 +00001573 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001574
Evan Chengfbc9d412008-11-06 01:21:28 +00001575def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001576 IIC_iMAC32, "mla", "\t$dst, $a, $b, $c",
Evan Cheng12c3a532008-11-06 17:48:05 +00001577 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001578
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001579def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001580 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00001581 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
1582 Requires<[IsARM, HasV6T2]>;
1583
Evan Chenga8e29892007-01-19 07:51:42 +00001584// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00001585let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00001586let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00001587def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001588 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001589 "smull", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001590
Evan Chengfbc9d412008-11-06 01:21:28 +00001591def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001592 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001593 "umull", "\t$ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00001594}
Evan Chenga8e29892007-01-19 07:51:42 +00001595
1596// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00001597def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001598 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001599 "smlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001600
Evan Chengfbc9d412008-11-06 01:21:28 +00001601def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001602 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001603 "umlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001604
Evan Chengfbc9d412008-11-06 01:21:28 +00001605def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001606 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001607 "umaal", "\t$ldst, $hdst, $a, $b", []>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001608 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00001609} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001610
1611// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00001612def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001613 IIC_iMUL32, "smmul", "\t$dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +00001614 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001615 Requires<[IsARM, HasV6]> {
1616 let Inst{7-4} = 0b0001;
1617 let Inst{15-12} = 0b1111;
1618}
Evan Cheng13ab0202007-07-10 18:08:01 +00001619
Evan Chengfbc9d412008-11-06 01:21:28 +00001620def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001621 IIC_iMAC32, "smmla", "\t$dst, $a, $b, $c",
Evan Cheng13ab0202007-07-10 18:08:01 +00001622 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001623 Requires<[IsARM, HasV6]> {
1624 let Inst{7-4} = 0b0001;
1625}
Evan Chenga8e29892007-01-19 07:51:42 +00001626
1627
Evan Chengfbc9d412008-11-06 01:21:28 +00001628def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001629 IIC_iMAC32, "smmls", "\t$dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00001630 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001631 Requires<[IsARM, HasV6]> {
1632 let Inst{7-4} = 0b1101;
1633}
Evan Chenga8e29892007-01-19 07:51:42 +00001634
Raul Herbster37fb5b12007-08-30 23:25:47 +00001635multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001636 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001637 IIC_iMUL32, !strconcat(opc, "bb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001638 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1639 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001640 Requires<[IsARM, HasV5TE]> {
1641 let Inst{5} = 0;
1642 let Inst{6} = 0;
1643 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001644
Evan Chengeb4f52e2008-11-06 03:35:07 +00001645 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001646 IIC_iMUL32, !strconcat(opc, "bt"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001647 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001648 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001649 Requires<[IsARM, HasV5TE]> {
1650 let Inst{5} = 0;
1651 let Inst{6} = 1;
1652 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001653
Evan Chengeb4f52e2008-11-06 03:35:07 +00001654 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001655 IIC_iMUL32, !strconcat(opc, "tb"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001656 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001657 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001658 Requires<[IsARM, HasV5TE]> {
1659 let Inst{5} = 1;
1660 let Inst{6} = 0;
1661 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001662
Evan Chengeb4f52e2008-11-06 03:35:07 +00001663 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001664 IIC_iMUL32, !strconcat(opc, "tt"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001665 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
1666 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001667 Requires<[IsARM, HasV5TE]> {
1668 let Inst{5} = 1;
1669 let Inst{6} = 1;
1670 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001671
Evan Chengeb4f52e2008-11-06 03:35:07 +00001672 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001673 IIC_iMUL16, !strconcat(opc, "wb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001674 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001675 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001676 Requires<[IsARM, HasV5TE]> {
1677 let Inst{5} = 1;
1678 let Inst{6} = 0;
1679 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001680
Evan Chengeb4f52e2008-11-06 03:35:07 +00001681 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001682 IIC_iMUL16, !strconcat(opc, "wt"), "\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00001683 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001684 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001685 Requires<[IsARM, HasV5TE]> {
1686 let Inst{5} = 1;
1687 let Inst{6} = 1;
1688 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00001689}
1690
Raul Herbster37fb5b12007-08-30 23:25:47 +00001691
1692multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001693 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001694 IIC_iMAC16, !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001695 [(set GPR:$dst, (add GPR:$acc,
1696 (opnode (sext_inreg GPR:$a, i16),
1697 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001698 Requires<[IsARM, HasV5TE]> {
1699 let Inst{5} = 0;
1700 let Inst{6} = 0;
1701 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001702
Evan Chengeb4f52e2008-11-06 03:35:07 +00001703 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001704 IIC_iMAC16, !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001705 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Jim Grosbach80dc1162010-02-16 21:23:02 +00001706 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001707 Requires<[IsARM, HasV5TE]> {
1708 let Inst{5} = 0;
1709 let Inst{6} = 1;
1710 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001711
Evan Chengeb4f52e2008-11-06 03:35:07 +00001712 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001713 IIC_iMAC16, !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001714 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001715 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001716 Requires<[IsARM, HasV5TE]> {
1717 let Inst{5} = 1;
1718 let Inst{6} = 0;
1719 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001720
Evan Chengeb4f52e2008-11-06 03:35:07 +00001721 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001722 IIC_iMAC16, !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
1723 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
1724 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001725 Requires<[IsARM, HasV5TE]> {
1726 let Inst{5} = 1;
1727 let Inst{6} = 1;
1728 }
Evan Chenga8e29892007-01-19 07:51:42 +00001729
Evan Chengeb4f52e2008-11-06 03:35:07 +00001730 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001731 IIC_iMAC16, !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001732 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001733 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001734 Requires<[IsARM, HasV5TE]> {
1735 let Inst{5} = 0;
1736 let Inst{6} = 0;
1737 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001738
Evan Chengeb4f52e2008-11-06 03:35:07 +00001739 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001740 IIC_iMAC16, !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00001741 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001742 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001743 Requires<[IsARM, HasV5TE]> {
1744 let Inst{5} = 0;
1745 let Inst{6} = 1;
1746 }
Rafael Espindola70673a12006-10-18 16:20:57 +00001747}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00001748
Raul Herbster37fb5b12007-08-30 23:25:47 +00001749defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1750defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00001751
Johnny Chen83498e52010-02-12 21:59:23 +00001752// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
1753def SMLALBB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
1754 IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b",
1755 [/* For disassembly only; pattern left blank */]>,
1756 Requires<[IsARM, HasV5TE]> {
1757 let Inst{5} = 0;
1758 let Inst{6} = 0;
1759}
1760
1761def SMLALBT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
1762 IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b",
1763 [/* For disassembly only; pattern left blank */]>,
1764 Requires<[IsARM, HasV5TE]> {
1765 let Inst{5} = 0;
1766 let Inst{6} = 1;
1767}
1768
1769def SMLALTB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
1770 IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b",
1771 [/* For disassembly only; pattern left blank */]>,
1772 Requires<[IsARM, HasV5TE]> {
1773 let Inst{5} = 1;
1774 let Inst{6} = 0;
1775}
1776
1777def SMLALTT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
1778 IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b",
1779 [/* For disassembly only; pattern left blank */]>,
1780 Requires<[IsARM, HasV5TE]> {
1781 let Inst{5} = 1;
1782 let Inst{6} = 1;
1783}
1784
Evan Chenga8e29892007-01-19 07:51:42 +00001785// TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
Rafael Espindola42b62f32006-10-13 13:14:59 +00001786
Evan Chenga8e29892007-01-19 07:51:42 +00001787//===----------------------------------------------------------------------===//
1788// Misc. Arithmetic Instructions.
1789//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00001790
David Goodwin5d598aa2009-08-19 18:00:44 +00001791def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00001792 "clz", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00001793 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
1794 let Inst{7-4} = 0b0001;
1795 let Inst{11-8} = 0b1111;
1796 let Inst{19-16} = 0b1111;
1797}
Rafael Espindola199dd672006-10-17 13:13:23 +00001798
Jim Grosbach3482c802010-01-18 19:58:49 +00001799def RBIT : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00001800 "rbit", "\t$dst, $src",
1801 [(set GPR:$dst, (ARMrbit GPR:$src))]>,
1802 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3482c802010-01-18 19:58:49 +00001803 let Inst{7-4} = 0b0011;
1804 let Inst{11-8} = 0b1111;
1805 let Inst{19-16} = 0b1111;
1806}
1807
David Goodwin5d598aa2009-08-19 18:00:44 +00001808def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00001809 "rev", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00001810 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
1811 let Inst{7-4} = 0b0011;
1812 let Inst{11-8} = 0b1111;
1813 let Inst{19-16} = 0b1111;
1814}
Rafael Espindola199dd672006-10-17 13:13:23 +00001815
David Goodwin5d598aa2009-08-19 18:00:44 +00001816def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00001817 "rev16", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001818 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001819 (or (and (srl GPR:$src, (i32 8)), 0xFF),
1820 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
1821 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
1822 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001823 Requires<[IsARM, HasV6]> {
1824 let Inst{7-4} = 0b1011;
1825 let Inst{11-8} = 0b1111;
1826 let Inst{19-16} = 0b1111;
1827}
Rafael Espindola27185192006-09-29 21:20:16 +00001828
David Goodwin5d598aa2009-08-19 18:00:44 +00001829def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00001830 "revsh", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001831 [(set GPR:$dst,
1832 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001833 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
1834 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001835 Requires<[IsARM, HasV6]> {
1836 let Inst{7-4} = 0b1011;
1837 let Inst{11-8} = 0b1111;
1838 let Inst{19-16} = 0b1111;
1839}
Rafael Espindola27185192006-09-29 21:20:16 +00001840
Evan Cheng8b59db32008-11-07 01:41:35 +00001841def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
1842 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Evan Cheng162e3092009-10-26 23:45:59 +00001843 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2, LSL $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001844 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
1845 (and (shl GPR:$src2, (i32 imm:$shamt)),
1846 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001847 Requires<[IsARM, HasV6]> {
1848 let Inst{6-4} = 0b001;
1849}
Rafael Espindola27185192006-09-29 21:20:16 +00001850
Evan Chenga8e29892007-01-19 07:51:42 +00001851// Alternate cases for PKHBT where identities eliminate some nodes.
1852def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
1853 (PKHBT GPR:$src1, GPR:$src2, 0)>;
1854def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
1855 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00001856
Rafael Espindolaa2845842006-10-05 16:48:49 +00001857
Evan Cheng8b59db32008-11-07 01:41:35 +00001858def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
1859 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Evan Cheng162e3092009-10-26 23:45:59 +00001860 IIC_iALUsi, "pkhtb", "\t$dst, $src1, $src2, ASR $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001861 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
1862 (and (sra GPR:$src2, imm16_31:$shamt),
Evan Cheng8b59db32008-11-07 01:41:35 +00001863 0xFFFF)))]>, Requires<[IsARM, HasV6]> {
1864 let Inst{6-4} = 0b101;
1865}
Rafael Espindola9e071f02006-10-02 19:30:56 +00001866
Evan Chenga8e29892007-01-19 07:51:42 +00001867// Alternate cases for PKHTB where identities eliminate some nodes. Note that
1868// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001869def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
Evan Chenga8e29892007-01-19 07:51:42 +00001870 (PKHTB GPR:$src1, GPR:$src2, 16)>;
1871def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
1872 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
1873 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001874
Evan Chenga8e29892007-01-19 07:51:42 +00001875//===----------------------------------------------------------------------===//
1876// Comparison Instructions...
1877//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001878
Jim Grosbach26421962008-10-14 20:36:24 +00001879defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001880 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00001881//FIXME: Disable CMN, as CCodes are backwards from compare expectations
1882// Compare-to-zero still works out, just not the relationals
1883//defm CMN : AI1_cmp_irs<0b1011, "cmn",
1884// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001885
Evan Chenga8e29892007-01-19 07:51:42 +00001886// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00001887defm TST : AI1_cmp_irs<0b1000, "tst",
David Goodwinc0309b42009-06-29 15:33:01 +00001888 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00001889defm TEQ : AI1_cmp_irs<0b1001, "teq",
David Goodwinc0309b42009-06-29 15:33:01 +00001890 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001891
David Goodwinc0309b42009-06-29 15:33:01 +00001892defm CMPz : AI1_cmp_irs<0b1010, "cmp",
1893 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
1894defm CMNz : AI1_cmp_irs<0b1011, "cmn",
1895 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001896
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00001897//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
1898// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001899
David Goodwinc0309b42009-06-29 15:33:01 +00001900def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00001901 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001902
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001903
Evan Chenga8e29892007-01-19 07:51:42 +00001904// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00001905// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001906// a two-value operand where a dag node expects two operands. :(
Evan Chengd87293c2008-11-06 08:47:38 +00001907def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001908 IIC_iCMOVr, "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001909 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00001910 RegConstraint<"$false = $dst">, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00001911 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001912 let Inst{25} = 0;
1913}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00001914
Evan Chengd87293c2008-11-06 08:47:38 +00001915def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001916 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00001917 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001918 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00001919 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001920 let Inst{25} = 0;
1921}
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00001922
Evan Chengd87293c2008-11-06 08:47:38 +00001923def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001924 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001925 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001926 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00001927 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001928 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001929}
Rafael Espindolad9ae7782006-10-07 13:46:42 +00001930
Jim Grosbach3728e962009-12-10 00:11:09 +00001931//===----------------------------------------------------------------------===//
1932// Atomic operations intrinsics
1933//
1934
1935// memory barriers protect the atomic sequences
Jim Grosbachf6b28622009-12-14 18:31:20 +00001936let hasSideEffects = 1 in {
1937def Int_MemBarrierV7 : AInoP<(outs), (ins),
Jim Grosbach3728e962009-12-10 00:11:09 +00001938 Pseudo, NoItinerary,
1939 "dmb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001940 [(ARMMemBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00001941 Requires<[IsARM, HasV7]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00001942 let Inst{31-4} = 0xf57ff05;
1943 // FIXME: add support for options other than a full system DMB
Johnny Chenfd6037d2010-02-18 00:19:08 +00001944 // See DMB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00001945 let Inst{3-0} = 0b1111;
1946}
Jim Grosbach3728e962009-12-10 00:11:09 +00001947
Jim Grosbachf6b28622009-12-14 18:31:20 +00001948def Int_SyncBarrierV7 : AInoP<(outs), (ins),
Jim Grosbach3728e962009-12-10 00:11:09 +00001949 Pseudo, NoItinerary,
1950 "dsb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001951 [(ARMSyncBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00001952 Requires<[IsARM, HasV7]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00001953 let Inst{31-4} = 0xf57ff04;
1954 // FIXME: add support for options other than a full system DSB
Johnny Chenfd6037d2010-02-18 00:19:08 +00001955 // See DSB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00001956 let Inst{3-0} = 0b1111;
1957}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001958
1959def Int_MemBarrierV6 : AInoP<(outs), (ins GPR:$zero),
1960 Pseudo, NoItinerary,
1961 "mcr", "\tp15, 0, $zero, c7, c10, 5",
1962 [(ARMMemBarrierV6 GPR:$zero)]>,
1963 Requires<[IsARM, HasV6]> {
1964 // FIXME: add support for options other than a full system DMB
1965 // FIXME: add encoding
1966}
1967
1968def Int_SyncBarrierV6 : AInoP<(outs), (ins GPR:$zero),
1969 Pseudo, NoItinerary,
Jim Grosbach80dd1252009-12-14 21:33:32 +00001970 "mcr", "\tp15, 0, $zero, c7, c10, 4",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001971 [(ARMSyncBarrierV6 GPR:$zero)]>,
1972 Requires<[IsARM, HasV6]> {
1973 // FIXME: add support for options other than a full system DSB
1974 // FIXME: add encoding
1975}
Jim Grosbach3728e962009-12-10 00:11:09 +00001976}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00001977
Johnny Chenfd6037d2010-02-18 00:19:08 +00001978// Helper class for multiclass MemB -- for disassembly only
1979class AMBI<string opc, string asm>
1980 : AInoP<(outs), (ins), MiscFrm, NoItinerary, opc, asm,
1981 [/* For disassembly only; pattern left blank */]>,
1982 Requires<[IsARM, HasV7]> {
1983 let Inst{31-20} = 0xf57;
1984}
1985
1986multiclass MemB<bits<4> op7_4, string opc> {
1987
1988 def st : AMBI<opc, "\tst"> {
1989 let Inst{7-4} = op7_4;
1990 let Inst{3-0} = 0b1110;
1991 }
1992
1993 def ish : AMBI<opc, "\tish"> {
1994 let Inst{7-4} = op7_4;
1995 let Inst{3-0} = 0b1011;
1996 }
1997
1998 def ishst : AMBI<opc, "\tishst"> {
1999 let Inst{7-4} = op7_4;
2000 let Inst{3-0} = 0b1010;
2001 }
2002
2003 def nsh : AMBI<opc, "\tnsh"> {
2004 let Inst{7-4} = op7_4;
2005 let Inst{3-0} = 0b0111;
2006 }
2007
2008 def nshst : AMBI<opc, "\tnshst"> {
2009 let Inst{7-4} = op7_4;
2010 let Inst{3-0} = 0b0110;
2011 }
2012
2013 def osh : AMBI<opc, "\tosh"> {
2014 let Inst{7-4} = op7_4;
2015 let Inst{3-0} = 0b0011;
2016 }
2017
2018 def oshst : AMBI<opc, "\toshst"> {
2019 let Inst{7-4} = op7_4;
2020 let Inst{3-0} = 0b0010;
2021 }
2022}
2023
2024// These DMB variants are for disassembly only.
2025defm DMB : MemB<0b0101, "dmb">;
2026
2027// These DSB variants are for disassembly only.
2028defm DSB : MemB<0b0100, "dsb">;
2029
2030// ISB has only full system option -- for disassembly only
2031def ISBsy : AMBI<"isb", ""> {
2032 let Inst{7-4} = 0b0110;
2033 let Inst{3-0} = 0b1111;
2034}
2035
Jim Grosbach66869102009-12-11 18:52:41 +00002036let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002037 let Uses = [CPSR] in {
2038 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
2039 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2040 "${:comment} ATOMIC_LOAD_ADD_I8 PSEUDO!",
2041 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2042 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
2043 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2044 "${:comment} ATOMIC_LOAD_SUB_I8 PSEUDO!",
2045 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2046 def ATOMIC_LOAD_AND_I8 : PseudoInst<
2047 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2048 "${:comment} ATOMIC_LOAD_AND_I8 PSEUDO!",
2049 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2050 def ATOMIC_LOAD_OR_I8 : PseudoInst<
2051 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2052 "${:comment} ATOMIC_LOAD_OR_I8 PSEUDO!",
2053 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2054 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
2055 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2056 "${:comment} ATOMIC_LOAD_XOR_I8 PSEUDO!",
2057 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2058 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
2059 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2060 "${:comment} ATOMIC_LOAD_NAND_I8 PSEUDO!",
2061 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2062 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
2063 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2064 "${:comment} ATOMIC_LOAD_ADD_I16 PSEUDO!",
2065 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2066 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
2067 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2068 "${:comment} ATOMIC_LOAD_SUB_I16 PSEUDO!",
2069 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2070 def ATOMIC_LOAD_AND_I16 : PseudoInst<
2071 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2072 "${:comment} ATOMIC_LOAD_AND_I16 PSEUDO!",
2073 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2074 def ATOMIC_LOAD_OR_I16 : PseudoInst<
2075 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2076 "${:comment} ATOMIC_LOAD_OR_I16 PSEUDO!",
2077 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2078 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
2079 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2080 "${:comment} ATOMIC_LOAD_XOR_I16 PSEUDO!",
2081 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2082 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
2083 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2084 "${:comment} ATOMIC_LOAD_NAND_I16 PSEUDO!",
2085 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2086 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
2087 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2088 "${:comment} ATOMIC_LOAD_ADD_I32 PSEUDO!",
2089 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2090 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
2091 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2092 "${:comment} ATOMIC_LOAD_SUB_I32 PSEUDO!",
2093 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2094 def ATOMIC_LOAD_AND_I32 : PseudoInst<
2095 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2096 "${:comment} ATOMIC_LOAD_AND_I32 PSEUDO!",
2097 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2098 def ATOMIC_LOAD_OR_I32 : PseudoInst<
2099 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2100 "${:comment} ATOMIC_LOAD_OR_I32 PSEUDO!",
2101 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
2102 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
2103 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2104 "${:comment} ATOMIC_LOAD_XOR_I32 PSEUDO!",
2105 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
2106 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
2107 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2108 "${:comment} ATOMIC_LOAD_NAND_I32 PSEUDO!",
2109 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
2110
2111 def ATOMIC_SWAP_I8 : PseudoInst<
2112 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2113 "${:comment} ATOMIC_SWAP_I8 PSEUDO!",
2114 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
2115 def ATOMIC_SWAP_I16 : PseudoInst<
2116 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2117 "${:comment} ATOMIC_SWAP_I16 PSEUDO!",
2118 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
2119 def ATOMIC_SWAP_I32 : PseudoInst<
2120 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2121 "${:comment} ATOMIC_SWAP_I32 PSEUDO!",
2122 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
2123
Jim Grosbache801dc42009-12-12 01:40:06 +00002124 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
2125 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2126 "${:comment} ATOMIC_CMP_SWAP_I8 PSEUDO!",
2127 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
2128 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
2129 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2130 "${:comment} ATOMIC_CMP_SWAP_I16 PSEUDO!",
2131 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
2132 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
2133 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2134 "${:comment} ATOMIC_CMP_SWAP_I32 PSEUDO!",
2135 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
2136}
Jim Grosbach5278eb82009-12-11 01:42:04 +00002137}
2138
2139let mayLoad = 1 in {
2140def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2141 "ldrexb", "\t$dest, [$ptr]",
2142 []>;
2143def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2144 "ldrexh", "\t$dest, [$ptr]",
2145 []>;
2146def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2147 "ldrex", "\t$dest, [$ptr]",
2148 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002149def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002150 NoItinerary,
2151 "ldrexd", "\t$dest, $dest2, [$ptr]",
2152 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002153}
2154
Jim Grosbach587b0722009-12-16 19:44:06 +00002155let mayStore = 1, Constraints = "@earlyclobber $success" in {
Jim Grosbach5278eb82009-12-11 01:42:04 +00002156def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002157 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002158 "strexb", "\t$success, $src, [$ptr]",
2159 []>;
2160def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2161 NoItinerary,
2162 "strexh", "\t$success, $src, [$ptr]",
2163 []>;
2164def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002165 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002166 "strex", "\t$success, $src, [$ptr]",
2167 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002168def STREXD : AIstrex<0b01, (outs GPR:$success),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002169 (ins GPR:$src, GPR:$src2, GPR:$ptr),
2170 NoItinerary,
2171 "strexd", "\t$success, $src, $src2, [$ptr]",
2172 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002173}
2174
Johnny Chenb9436272010-02-17 22:37:58 +00002175// Clear-Exclusive is for disassembly only.
2176def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
2177 [/* For disassembly only; pattern left blank */]>,
2178 Requires<[IsARM, HasV7]> {
2179 let Inst{31-20} = 0xf57;
2180 let Inst{7-4} = 0b0001;
2181}
2182
Johnny Chenb3e1bf52010-02-12 20:48:24 +00002183// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
2184let mayLoad = 1 in {
2185def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2186 "swp", "\t$dst, $src, [$ptr]",
2187 [/* For disassembly only; pattern left blank */]> {
2188 let Inst{27-23} = 0b00010;
2189 let Inst{22} = 0; // B = 0
2190 let Inst{21-20} = 0b00;
2191 let Inst{7-4} = 0b1001;
2192}
2193
2194def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2195 "swpb", "\t$dst, $src, [$ptr]",
2196 [/* For disassembly only; pattern left blank */]> {
2197 let Inst{27-23} = 0b00010;
2198 let Inst{22} = 1; // B = 1
2199 let Inst{21-20} = 0b00;
2200 let Inst{7-4} = 0b1001;
2201}
2202}
2203
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002204//===----------------------------------------------------------------------===//
2205// TLS Instructions
2206//
2207
2208// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00002209let isCall = 1,
2210 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002211 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00002212 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002213 [(set R0, ARMthread_pointer)]>;
2214}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00002215
Evan Chenga8e29892007-01-19 07:51:42 +00002216//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00002217// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002218// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00002219// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00002220// Since by its nature we may be coming from some other function to get
2221// here, and we're using the stack frame for the containing function to
2222// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00002223// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00002224// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00002225// except for our own input by listing the relevant registers in Defs. By
2226// doing so, we also cause the prologue/epilogue code to actively preserve
2227// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002228// A constant value is passed in $val, and we use the location as a scratch.
2229let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002230 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2231 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00002232 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Evan Cheng756da122009-07-22 06:46:53 +00002233 D31 ] in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00002234 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002235 AddrModeNone, SizeSpecial, IndexModeNone,
2236 Pseudo, NoItinerary,
Evan Cheng162e3092009-10-26 23:45:59 +00002237 "str\tsp, [$src, #+8] @ eh_setjmp begin\n\t"
Jim Grosbacha87ded22010-02-08 23:22:00 +00002238 "add\t$val, pc, #8\n\t"
2239 "str\t$val, [$src, #+4]\n\t"
Evan Cheng162e3092009-10-26 23:45:59 +00002240 "mov\tr0, #0\n\t"
2241 "add\tpc, pc, #0\n\t"
2242 "mov\tr0, #1 @ eh_setjmp end", "",
Jim Grosbacha87ded22010-02-08 23:22:00 +00002243 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002244}
2245
2246//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002247// Non-Instruction Patterns
2248//
Rafael Espindola5aca9272006-10-07 14:03:39 +00002249
Evan Chenga8e29892007-01-19 07:51:42 +00002250// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00002251
Evan Chenga8e29892007-01-19 07:51:42 +00002252// Two piece so_imms.
Dan Gohmand45eddd2007-06-26 00:48:07 +00002253let isReMaterializable = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00002254def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
David Goodwin5d598aa2009-08-19 18:00:44 +00002255 Pseudo, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002256 "mov", "\t$dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002257 [(set GPR:$dst, so_imm2part:$src)]>,
2258 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002259
Evan Chenga8e29892007-01-19 07:51:42 +00002260def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002261 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2262 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002263def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002264 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2265 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002266def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
2267 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2268 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00002269def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
2270 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
2271 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002272
Evan Cheng5adb66a2009-09-28 09:14:39 +00002273// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00002274// This is a single pseudo instruction, the benefit is that it can be remat'd
2275// as a single unit instead of having to handle reg inputs.
2276// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00002277let isReMaterializable = 1 in
2278def MOVi32imm : AI1x2<(outs GPR:$dst), (ins i32imm:$src), Pseudo, IIC_iMOVi,
Jim Grosbach80dc1162010-02-16 21:23:02 +00002279 "movw", "\t$dst, ${src:lo16}\n\tmovt${p}\t$dst, ${src:hi16}",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002280 [(set GPR:$dst, (i32 imm:$src))]>,
2281 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002282
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00002283// ConstantPool, GlobalAddress, and JumpTable
2284def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
2285 Requires<[IsARM, DontUseMovt]>;
2286def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
2287def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
2288 Requires<[IsARM, UseMovt]>;
2289def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
2290 (LEApcrelJT tjumptable:$dst, imm:$id)>;
2291
Evan Chenga8e29892007-01-19 07:51:42 +00002292// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00002293
Rafael Espindola24357862006-10-19 17:05:03 +00002294
Evan Chenga8e29892007-01-19 07:51:42 +00002295// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00002296def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002297 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00002298def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002299 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002300
Evan Chenga8e29892007-01-19 07:51:42 +00002301// zextload i1 -> zextload i8
2302def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00002303
Evan Chenga8e29892007-01-19 07:51:42 +00002304// extload -> zextload
2305def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2306def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2307def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002308
Evan Cheng83b5cf02008-11-05 23:22:34 +00002309def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
2310def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
2311
Evan Cheng34b12d22007-01-19 20:27:35 +00002312// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002313def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2314 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002315 (SMULBB GPR:$a, GPR:$b)>;
2316def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
2317 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002318def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2319 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002320 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002321def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002322 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002323def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
2324 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002325 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002326def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00002327 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002328def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2329 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002330 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002331def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002332 (SMULWB GPR:$a, GPR:$b)>;
2333
2334def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002335 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2336 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002337 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2338def : ARMV5TEPat<(add GPR:$acc,
2339 (mul sext_16_node:$a, sext_16_node:$b)),
2340 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2341def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002342 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2343 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002344 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2345def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002346 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002347 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2348def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002349 (mul (sra GPR:$a, (i32 16)),
2350 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002351 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2352def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002353 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002354 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2355def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002356 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2357 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002358 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2359def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002360 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002361 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2362
Evan Chenga8e29892007-01-19 07:51:42 +00002363//===----------------------------------------------------------------------===//
2364// Thumb Support
2365//
2366
2367include "ARMInstrThumb.td"
2368
2369//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002370// Thumb2 Support
2371//
2372
2373include "ARMInstrThumb2.td"
2374
2375//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002376// Floating Point Support
2377//
2378
2379include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00002380
2381//===----------------------------------------------------------------------===//
2382// Advanced SIMD (NEON) Support
2383//
2384
2385include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00002386
2387//===----------------------------------------------------------------------===//
2388// Coprocessor Instructions. For disassembly only.
2389//
2390
2391def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2392 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2393 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2394 [/* For disassembly only; pattern left blank */]> {
2395 let Inst{4} = 0;
2396}
2397
2398def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2399 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2400 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2401 [/* For disassembly only; pattern left blank */]> {
2402 let Inst{31-28} = 0b1111;
2403 let Inst{4} = 0;
2404}
2405
Johnny Chen64dfb782010-02-16 20:04:27 +00002406class ACI<dag oops, dag iops, string opc, string asm>
2407 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
2408 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
2409 let Inst{27-25} = 0b110;
2410}
2411
2412multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
2413
2414 def _OFFSET : ACI<(outs),
2415 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2416 opc, "\tp$cop, cr$CRd, $addr"> {
2417 let Inst{31-28} = op31_28;
2418 let Inst{24} = 1; // P = 1
2419 let Inst{21} = 0; // W = 0
2420 let Inst{22} = 0; // D = 0
2421 let Inst{20} = load;
2422 }
2423
2424 def _PRE : ACI<(outs),
2425 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2426 opc, "\tp$cop, cr$CRd, $addr!"> {
2427 let Inst{31-28} = op31_28;
2428 let Inst{24} = 1; // P = 1
2429 let Inst{21} = 1; // W = 1
2430 let Inst{22} = 0; // D = 0
2431 let Inst{20} = load;
2432 }
2433
2434 def _POST : ACI<(outs),
2435 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
2436 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
2437 let Inst{31-28} = op31_28;
2438 let Inst{24} = 0; // P = 0
2439 let Inst{21} = 1; // W = 1
2440 let Inst{22} = 0; // D = 0
2441 let Inst{20} = load;
2442 }
2443
2444 def _OPTION : ACI<(outs),
2445 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
2446 opc, "\tp$cop, cr$CRd, [$base], $option"> {
2447 let Inst{31-28} = op31_28;
2448 let Inst{24} = 0; // P = 0
2449 let Inst{23} = 1; // U = 1
2450 let Inst{21} = 0; // W = 0
2451 let Inst{22} = 0; // D = 0
2452 let Inst{20} = load;
2453 }
2454
2455 def L_OFFSET : ACI<(outs),
2456 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2457 opc, "l\tp$cop, cr$CRd, $addr"> {
2458 let Inst{31-28} = op31_28;
2459 let Inst{24} = 1; // P = 1
2460 let Inst{21} = 0; // W = 0
2461 let Inst{22} = 1; // D = 1
2462 let Inst{20} = load;
2463 }
2464
2465 def L_PRE : ACI<(outs),
2466 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2467 opc, "l\tp$cop, cr$CRd, $addr!"> {
2468 let Inst{31-28} = op31_28;
2469 let Inst{24} = 1; // P = 1
2470 let Inst{21} = 1; // W = 1
2471 let Inst{22} = 1; // D = 1
2472 let Inst{20} = load;
2473 }
2474
2475 def L_POST : ACI<(outs),
2476 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
2477 opc, "l\tp$cop, cr$CRd, [$base], $offset"> {
2478 let Inst{31-28} = op31_28;
2479 let Inst{24} = 0; // P = 0
2480 let Inst{21} = 1; // W = 1
2481 let Inst{22} = 1; // D = 1
2482 let Inst{20} = load;
2483 }
2484
2485 def L_OPTION : ACI<(outs),
2486 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
2487 opc, "l\tp$cop, cr$CRd, [$base], $option"> {
2488 let Inst{31-28} = op31_28;
2489 let Inst{24} = 0; // P = 0
2490 let Inst{23} = 1; // U = 1
2491 let Inst{21} = 0; // W = 0
2492 let Inst{22} = 1; // D = 1
2493 let Inst{20} = load;
2494 }
2495}
2496
2497defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
2498defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
2499defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
2500defm STC2 : LdStCop<0b1111, 0, "stc2">;
2501
Johnny Chen906d57f2010-02-12 01:44:23 +00002502def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2503 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2504 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2505 [/* For disassembly only; pattern left blank */]> {
2506 let Inst{20} = 0;
2507 let Inst{4} = 1;
2508}
2509
2510def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2511 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2512 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2513 [/* For disassembly only; pattern left blank */]> {
2514 let Inst{31-28} = 0b1111;
2515 let Inst{20} = 0;
2516 let Inst{4} = 1;
2517}
2518
2519def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2520 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2521 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2522 [/* For disassembly only; pattern left blank */]> {
2523 let Inst{20} = 1;
2524 let Inst{4} = 1;
2525}
2526
2527def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2528 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2529 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2530 [/* For disassembly only; pattern left blank */]> {
2531 let Inst{31-28} = 0b1111;
2532 let Inst{20} = 1;
2533 let Inst{4} = 1;
2534}
2535
2536def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2537 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2538 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2539 [/* For disassembly only; pattern left blank */]> {
2540 let Inst{23-20} = 0b0100;
2541}
2542
2543def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2544 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2545 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2546 [/* For disassembly only; pattern left blank */]> {
2547 let Inst{31-28} = 0b1111;
2548 let Inst{23-20} = 0b0100;
2549}
2550
2551def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2552 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2553 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2554 [/* For disassembly only; pattern left blank */]> {
2555 let Inst{23-20} = 0b0101;
2556}
2557
2558def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2559 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2560 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2561 [/* For disassembly only; pattern left blank */]> {
2562 let Inst{31-28} = 0b1111;
2563 let Inst{23-20} = 0b0101;
2564}
2565
Johnny Chenb98e1602010-02-12 18:55:33 +00002566//===----------------------------------------------------------------------===//
2567// Move between special register and ARM core register -- for disassembly only
2568//
2569
2570def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
2571 [/* For disassembly only; pattern left blank */]> {
2572 let Inst{23-20} = 0b0000;
2573 let Inst{7-4} = 0b0000;
2574}
2575
2576def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
2577 [/* For disassembly only; pattern left blank */]> {
2578 let Inst{23-20} = 0b0100;
2579 let Inst{7-4} = 0b0000;
2580}
2581
2582// FIXME: mask is ignored for the time being.
Johnny Chen64dfb782010-02-16 20:04:27 +00002583def MSR : ABI<0b0001,(outs),(ins GPR:$src), NoItinerary, "msr", "\tcpsr, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00002584 [/* For disassembly only; pattern left blank */]> {
2585 let Inst{23-20} = 0b0010;
2586 let Inst{7-4} = 0b0000;
2587}
2588
2589// FIXME: mask is ignored for the time being.
Johnny Chen64dfb782010-02-16 20:04:27 +00002590def MSRi : ABI<0b0011,(outs),(ins so_imm:$a), NoItinerary, "msr", "\tcpsr, $a",
2591 [/* For disassembly only; pattern left blank */]> {
2592 let Inst{23-20} = 0b0010;
2593 let Inst{7-4} = 0b0000;
2594}
2595
2596// FIXME: mask is ignored for the time being.
2597def MSRsys : ABI<0b0001,(outs),(ins GPR:$src),NoItinerary,"msr","\tspsr, $src",
2598 [/* For disassembly only; pattern left blank */]> {
2599 let Inst{23-20} = 0b0110;
2600 let Inst{7-4} = 0b0000;
2601}
2602
2603// FIXME: mask is ignored for the time being.
2604def MSRsysi : ABI<0b0011,(outs),(ins so_imm:$a),NoItinerary,"msr","\tspsr, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00002605 [/* For disassembly only; pattern left blank */]> {
2606 let Inst{23-20} = 0b0110;
2607 let Inst{7-4} = 0b0000;
2608}