blob: cf1fbfa1abb7a064811a4e33f42874ca9c00f7bd [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- ARMInstrThumb2.td - Thumb2 support for ARM ---------*- tablegen -*-===//
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
Jim Grosbach89df9962011-08-26 21:43:41 +000015def it_pred_asmoperand : AsmOperandClass {
16 let Name = "ITCondCode";
17 let ParserMethod = "parseITCondCode";
18}
Evan Cheng06e16582009-07-10 01:54:42 +000019def it_pred : Operand<i32> {
Johnny Chen9d3acaa2010-03-02 17:57:15 +000020 let PrintMethod = "printMandatoryPredicateOperand";
Jim Grosbach89df9962011-08-26 21:43:41 +000021 let ParserMatchClass = it_pred_asmoperand;
Evan Cheng06e16582009-07-10 01:54:42 +000022}
23
24// IT block condition mask
Jim Grosbach89df9962011-08-26 21:43:41 +000025def it_mask_asmoperand : AsmOperandClass { let Name = "ITMask"; }
Evan Cheng06e16582009-07-10 01:54:42 +000026def it_mask : Operand<i32> {
27 let PrintMethod = "printThumbITMask";
Jim Grosbach89df9962011-08-26 21:43:41 +000028 let ParserMatchClass = it_mask_asmoperand;
Evan Cheng06e16582009-07-10 01:54:42 +000029}
30
Owen Anderson0afa0092011-09-26 21:06:22 +000031// t2_shift_imm: An integer that encodes a shift amount and the type of shift
32// (asr or lsl). The 6-bit immediate encodes as:
33// {5} 0 ==> lsl
34// 1 asr
35// {4-0} imm5 shift amount.
36// asr #32 not allowed
37def t2_shift_imm : Operand<i32> {
38 let PrintMethod = "printShiftImmOperand";
39 let ParserMatchClass = ShifterImmAsmOperand;
40 let DecoderMethod = "DecodeT2ShifterImmOperand";
41}
42
Anton Korobeynikov52237112009-06-17 18:13:58 +000043// Shifted operands. No register controlled shifts for Thumb2.
44// Note: We do not support rrx shifted operands yet.
45def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000046 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000047 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000048 let EncoderMethod = "getT2SORegOpValue";
Evan Cheng9cb9e672009-06-27 02:26:13 +000049 let PrintMethod = "printT2SOOperand";
Owen Anderson2c9f8352011-08-22 23:10:16 +000050 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbach72335d52011-08-31 18:23:08 +000051 let ParserMatchClass = ShiftedImmAsmOperand;
52 let MIOperandInfo = (ops rGPR, i32imm);
Anton Korobeynikov52237112009-06-17 18:13:58 +000053}
54
Evan Chengf49810c2009-06-23 17:48:47 +000055// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
56def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000057 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000058}]>;
59
Evan Chengf49810c2009-06-23 17:48:47 +000060// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
61def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000062 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000063}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000064
Evan Chengf49810c2009-06-23 17:48:47 +000065// t2_so_imm - Match a 32-bit immediate operand, which is an
66// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
Bob Wilson09989942011-02-07 17:43:06 +000067// immediate splatted into multiple bytes of the word.
Jim Grosbach9588c102011-11-12 00:58:43 +000068def t2_so_imm_asmoperand : ImmAsmOperand { let Name = "T2SOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +000069def t2_so_imm : Operand<i32>, ImmLeaf<i32, [{
70 return ARM_AM::getT2SOImmVal(Imm) != -1;
71 }]> {
Jim Grosbach6b8f1e32011-06-27 23:54:06 +000072 let ParserMatchClass = t2_so_imm_asmoperand;
Chris Lattner2ac19022010-11-15 05:19:05 +000073 let EncoderMethod = "getT2SOImmOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +000074 let DecoderMethod = "DecodeT2SOImm";
Owen Anderson5de6d842010-11-12 21:12:40 +000075}
Anton Korobeynikov52237112009-06-17 18:13:58 +000076
Jim Grosbach64171712010-02-16 21:07:46 +000077// t2_so_imm_not - Match an immediate that is a complement
Evan Chengf49810c2009-06-23 17:48:47 +000078// of a t2_so_imm.
Jim Grosbach89a63372011-10-28 22:36:30 +000079// Note: this pattern doesn't require an encoder method and such, as it's
80// only used on aliases (Pat<> and InstAlias<>). The actual encoding
81// is handled by the destination instructions, which use t2_so_imm.
82def t2_so_imm_not_asmoperand : AsmOperandClass { let Name = "T2SOImmNot"; }
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +000083def t2_so_imm_not : Operand<i32>, PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000084 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
Jim Grosbach89a63372011-10-28 22:36:30 +000085}], t2_so_imm_not_XFORM> {
86 let ParserMatchClass = t2_so_imm_not_asmoperand;
87}
Evan Chengf49810c2009-06-23 17:48:47 +000088
89// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +000090def t2_so_imm_neg_asmoperand : AsmOperandClass { let Name = "T2SOImmNeg"; }
91def t2_so_imm_neg : Operand<i32>, PatLeaf<(imm), [{
Jim Grosbachb22e70d2012-03-29 21:19:52 +000092 int64_t Value = -(int)N->getZExtValue();
93 return Value && ARM_AM::getT2SOImmVal(Value) != -1;
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +000094}], t2_so_imm_neg_XFORM> {
95 let ParserMatchClass = t2_so_imm_neg_asmoperand;
96}
Evan Chengf49810c2009-06-23 17:48:47 +000097
98/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
Jim Grosbach4e53fe82012-04-05 20:57:13 +000099def imm0_4095_asmoperand: ImmAsmOperand { let Name = "Imm0_4095"; }
100def imm0_4095 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +0000101 return Imm >= 0 && Imm < 4096;
Jim Grosbach4e53fe82012-04-05 20:57:13 +0000102}]> {
103 let ParserMatchClass = imm0_4095_asmoperand;
104}
Anton Korobeynikov52237112009-06-17 18:13:58 +0000105
Jim Grosbach4e53fe82012-04-05 20:57:13 +0000106def imm0_4095_neg_asmoperand: AsmOperandClass { let Name = "Imm0_4095Neg"; }
107def imm0_4095_neg : Operand<i32>, PatLeaf<(i32 imm), [{
Jim Grosbach64171712010-02-16 21:07:46 +0000108 return (uint32_t)(-N->getZExtValue()) < 4096;
Jim Grosbach4e53fe82012-04-05 20:57:13 +0000109}], imm_neg_XFORM> {
110 let ParserMatchClass = imm0_4095_neg_asmoperand;
111}
Anton Korobeynikov52237112009-06-17 18:13:58 +0000112
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000113def imm0_255_neg : PatLeaf<(i32 imm), [{
114 return (uint32_t)(-N->getZExtValue()) < 255;
Jim Grosbach64171712010-02-16 21:07:46 +0000115}], imm_neg_XFORM>;
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000116
Jim Grosbach502e0aa2010-07-14 17:45:16 +0000117def imm0_255_not : PatLeaf<(i32 imm), [{
118 return (uint32_t)(~N->getZExtValue()) < 255;
119}], imm_comp_XFORM>;
120
Andrew Trickd49ffe82011-04-29 14:18:15 +0000121def lo5AllOne : PatLeaf<(i32 imm), [{
122 // Returns true if all low 5-bits are 1.
123 return (((uint32_t)N->getZExtValue()) & 0x1FUL) == 0x1FUL;
124}]>;
125
Evan Cheng055b0312009-06-29 07:51:04 +0000126// Define Thumb2 specific addressing modes.
127
128// t2addrmode_imm12 := reg + imm12
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000129def t2addrmode_imm12_asmoperand : AsmOperandClass {let Name="MemUImm12Offset";}
Evan Cheng055b0312009-06-29 07:51:04 +0000130def t2addrmode_imm12 : Operand<i32>,
131 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
Jim Grosbach458f2dc2010-10-25 20:00:01 +0000132 let PrintMethod = "printAddrModeImm12Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000133 let EncoderMethod = "getAddrModeImm12OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000134 let DecoderMethod = "DecodeT2AddrModeImm12";
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000135 let ParserMatchClass = t2addrmode_imm12_asmoperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000136 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
137}
138
Owen Andersonc9bd4962011-03-18 17:42:55 +0000139// t2ldrlabel := imm12
140def t2ldrlabel : Operand<i32> {
141 let EncoderMethod = "getAddrModeImm12OpValue";
Owen Andersone1368722011-09-21 23:44:46 +0000142 let PrintMethod = "printT2LdrLabelOperand";
Owen Andersonc9bd4962011-03-18 17:42:55 +0000143}
144
Jim Grosbach0b4c6732012-01-18 22:46:46 +0000145def t2ldr_pcrel_imm12_asmoperand : AsmOperandClass {let Name = "MemPCRelImm12";}
146def t2ldr_pcrel_imm12 : Operand<i32> {
147 let ParserMatchClass = t2ldr_pcrel_imm12_asmoperand;
148 // used for assembler pseudo instruction and maps to t2ldrlabel, so
149 // doesn't need encoder or print methods of its own.
150}
Owen Andersonc9bd4962011-03-18 17:42:55 +0000151
Owen Andersona838a252010-12-14 00:36:49 +0000152// ADR instruction labels.
153def t2adrlabel : Operand<i32> {
154 let EncoderMethod = "getT2AdrLabelOpValue";
155}
156
157
Jim Grosbachf0eee6e2011-09-07 23:39:14 +0000158// t2addrmode_posimm8 := reg + imm8
159def MemPosImm8OffsetAsmOperand : AsmOperandClass {let Name="MemPosImm8Offset";}
160def t2addrmode_posimm8 : Operand<i32> {
161 let PrintMethod = "printT2AddrModeImm8Operand";
162 let EncoderMethod = "getT2AddrModeImm8OpValue";
163 let DecoderMethod = "DecodeT2AddrModeImm8";
164 let ParserMatchClass = MemPosImm8OffsetAsmOperand;
165 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
166}
167
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000168// t2addrmode_negimm8 := reg - imm8
169def MemNegImm8OffsetAsmOperand : AsmOperandClass {let Name="MemNegImm8Offset";}
170def t2addrmode_negimm8 : Operand<i32>,
171 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
172 let PrintMethod = "printT2AddrModeImm8Operand";
173 let EncoderMethod = "getT2AddrModeImm8OpValue";
174 let DecoderMethod = "DecodeT2AddrModeImm8";
175 let ParserMatchClass = MemNegImm8OffsetAsmOperand;
176 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
177}
178
Johnny Chen0635fc52010-03-04 17:40:44 +0000179// t2addrmode_imm8 := reg +/- imm8
Jim Grosbach7ce05792011-08-03 23:50:40 +0000180def MemImm8OffsetAsmOperand : AsmOperandClass { let Name = "MemImm8Offset"; }
Evan Cheng055b0312009-06-29 07:51:04 +0000181def t2addrmode_imm8 : Operand<i32>,
182 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
183 let PrintMethod = "printT2AddrModeImm8Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000184 let EncoderMethod = "getT2AddrModeImm8OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000185 let DecoderMethod = "DecodeT2AddrModeImm8";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000186 let ParserMatchClass = MemImm8OffsetAsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000187 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
188}
189
Evan Cheng6d94f112009-07-03 00:06:39 +0000190def t2am_imm8_offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000191 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset",
192 [], [SDNPWantRoot]> {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000193 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000194 let EncoderMethod = "getT2AddrModeImm8OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000195 let DecoderMethod = "DecodeT2Imm8";
Evan Chenge88d5ce2009-07-02 07:28:31 +0000196}
197
Evan Cheng5c874172009-07-09 22:21:59 +0000198// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
Jim Grosbacha77295d2011-09-08 22:07:06 +0000199def MemImm8s4OffsetAsmOperand : AsmOperandClass {let Name = "MemImm8s4Offset";}
Chris Lattner979b0612010-09-05 22:51:11 +0000200def t2addrmode_imm8s4 : Operand<i32> {
Evan Cheng5c874172009-07-09 22:21:59 +0000201 let PrintMethod = "printT2AddrModeImm8s4Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000202 let EncoderMethod = "getT2AddrModeImm8s4OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000203 let DecoderMethod = "DecodeT2AddrModeImm8s4";
Jim Grosbacha77295d2011-09-08 22:07:06 +0000204 let ParserMatchClass = MemImm8s4OffsetAsmOperand;
David Goodwin6647cea2009-06-30 22:50:01 +0000205 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
206}
207
Jim Grosbacha77295d2011-09-08 22:07:06 +0000208def t2am_imm8s4_offset_asmoperand : AsmOperandClass { let Name = "Imm8s4"; }
Johnny Chenae1757b2010-03-11 01:13:36 +0000209def t2am_imm8s4_offset : Operand<i32> {
210 let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
Jim Grosbacha77295d2011-09-08 22:07:06 +0000211 let EncoderMethod = "getT2Imm8s4OpValue";
Owen Anderson14c903a2011-08-04 23:18:05 +0000212 let DecoderMethod = "DecodeT2Imm8S4";
Johnny Chenae1757b2010-03-11 01:13:36 +0000213}
214
Jim Grosbachb6aed502011-09-09 18:37:27 +0000215// t2addrmode_imm0_1020s4 := reg + (imm8 << 2)
216def MemImm0_1020s4OffsetAsmOperand : AsmOperandClass {
217 let Name = "MemImm0_1020s4Offset";
218}
219def t2addrmode_imm0_1020s4 : Operand<i32> {
220 let PrintMethod = "printT2AddrModeImm0_1020s4Operand";
221 let EncoderMethod = "getT2AddrModeImm0_1020s4OpValue";
222 let DecoderMethod = "DecodeT2AddrModeImm0_1020s4";
223 let ParserMatchClass = MemImm0_1020s4OffsetAsmOperand;
224 let MIOperandInfo = (ops GPRnopc:$base, i32imm:$offsimm);
225}
226
Evan Chengcba962d2009-07-09 20:40:44 +0000227// t2addrmode_so_reg := reg + (reg << imm2)
Jim Grosbachab899c12011-09-07 23:10:15 +0000228def t2addrmode_so_reg_asmoperand : AsmOperandClass {let Name="T2MemRegOffset";}
Evan Cheng055b0312009-06-29 07:51:04 +0000229def t2addrmode_so_reg : Operand<i32>,
230 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
231 let PrintMethod = "printT2AddrModeSoRegOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000232 let EncoderMethod = "getT2AddrModeSORegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000233 let DecoderMethod = "DecodeT2AddrModeSOReg";
Jim Grosbachab899c12011-09-07 23:10:15 +0000234 let ParserMatchClass = t2addrmode_so_reg_asmoperand;
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000235 let MIOperandInfo = (ops GPR:$base, rGPR:$offsreg, i32imm:$offsimm);
Evan Cheng055b0312009-06-29 07:51:04 +0000236}
237
Jim Grosbach7f739be2011-09-19 22:21:13 +0000238// Addresses for the TBB/TBH instructions.
239def addrmode_tbb_asmoperand : AsmOperandClass { let Name = "MemTBB"; }
240def addrmode_tbb : Operand<i32> {
241 let PrintMethod = "printAddrModeTBB";
242 let ParserMatchClass = addrmode_tbb_asmoperand;
243 let MIOperandInfo = (ops GPR:$Rn, rGPR:$Rm);
244}
245def addrmode_tbh_asmoperand : AsmOperandClass { let Name = "MemTBH"; }
246def addrmode_tbh : Operand<i32> {
247 let PrintMethod = "printAddrModeTBH";
248 let ParserMatchClass = addrmode_tbh_asmoperand;
249 let MIOperandInfo = (ops GPR:$Rn, rGPR:$Rm);
250}
251
Anton Korobeynikov52237112009-06-17 18:13:58 +0000252//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000253// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000254//
255
Owen Andersona99e7782010-11-15 18:45:17 +0000256
257class T2OneRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000258 string opc, string asm, list<dag> pattern>
259 : T2I<oops, iops, itin, opc, asm, pattern> {
260 bits<4> Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000261 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000262
Jim Grosbach86386922010-12-08 22:10:43 +0000263 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000264 let Inst{26} = imm{11};
265 let Inst{14-12} = imm{10-8};
266 let Inst{7-0} = imm{7-0};
267}
268
Owen Andersonbb6315d2010-11-15 19:58:36 +0000269
Owen Andersona99e7782010-11-15 18:45:17 +0000270class T2sOneRegImm<dag oops, dag iops, InstrItinClass itin,
271 string opc, string asm, list<dag> pattern>
272 : T2sI<oops, iops, itin, opc, asm, pattern> {
273 bits<4> Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000274 bits<4> Rn;
275 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000276
Jim Grosbach86386922010-12-08 22:10:43 +0000277 let Inst{11-8} = Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000278 let Inst{26} = imm{11};
279 let Inst{14-12} = imm{10-8};
280 let Inst{7-0} = imm{7-0};
281}
282
Owen Andersonbb6315d2010-11-15 19:58:36 +0000283class T2OneRegCmpImm<dag oops, dag iops, InstrItinClass itin,
284 string opc, string asm, list<dag> pattern>
285 : T2I<oops, iops, itin, opc, asm, pattern> {
286 bits<4> Rn;
287 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000288
Jim Grosbach86386922010-12-08 22:10:43 +0000289 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000290 let Inst{26} = imm{11};
291 let Inst{14-12} = imm{10-8};
292 let Inst{7-0} = imm{7-0};
293}
294
295
Owen Andersona99e7782010-11-15 18:45:17 +0000296class T2OneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
297 string opc, string asm, list<dag> pattern>
298 : T2I<oops, iops, itin, opc, asm, pattern> {
299 bits<4> Rd;
300 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000301
Jim Grosbach86386922010-12-08 22:10:43 +0000302 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000303 let Inst{3-0} = ShiftedRm{3-0};
304 let Inst{5-4} = ShiftedRm{6-5};
305 let Inst{14-12} = ShiftedRm{11-9};
306 let Inst{7-6} = ShiftedRm{8-7};
307}
308
309class T2sOneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
310 string opc, string asm, list<dag> pattern>
Owen Andersonbdf71442010-12-07 20:50:15 +0000311 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000312 bits<4> Rd;
313 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000314
Jim Grosbach86386922010-12-08 22:10:43 +0000315 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000316 let Inst{3-0} = ShiftedRm{3-0};
317 let Inst{5-4} = ShiftedRm{6-5};
318 let Inst{14-12} = ShiftedRm{11-9};
319 let Inst{7-6} = ShiftedRm{8-7};
320}
321
Owen Andersonbb6315d2010-11-15 19:58:36 +0000322class T2OneRegCmpShiftedReg<dag oops, dag iops, InstrItinClass itin,
323 string opc, string asm, list<dag> pattern>
324 : T2I<oops, iops, itin, opc, asm, pattern> {
325 bits<4> Rn;
326 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000327
Jim Grosbach86386922010-12-08 22:10:43 +0000328 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000329 let Inst{3-0} = ShiftedRm{3-0};
330 let Inst{5-4} = ShiftedRm{6-5};
331 let Inst{14-12} = ShiftedRm{11-9};
332 let Inst{7-6} = ShiftedRm{8-7};
333}
334
Owen Andersona99e7782010-11-15 18:45:17 +0000335class T2TwoReg<dag oops, dag iops, InstrItinClass itin,
336 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000337 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000338 bits<4> Rd;
339 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000340
Jim Grosbach86386922010-12-08 22:10:43 +0000341 let Inst{11-8} = Rd;
342 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000343}
344
345class T2sTwoReg<dag oops, dag iops, InstrItinClass itin,
346 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000347 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000348 bits<4> Rd;
349 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000350
Jim Grosbach86386922010-12-08 22:10:43 +0000351 let Inst{11-8} = Rd;
352 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000353}
354
Owen Andersonbb6315d2010-11-15 19:58:36 +0000355class T2TwoRegCmp<dag oops, dag iops, InstrItinClass itin,
356 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000357 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersonbb6315d2010-11-15 19:58:36 +0000358 bits<4> Rn;
359 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000360
Jim Grosbach86386922010-12-08 22:10:43 +0000361 let Inst{19-16} = Rn;
362 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000363}
364
Owen Andersona99e7782010-11-15 18:45:17 +0000365
366class T2TwoRegImm<dag oops, dag iops, InstrItinClass itin,
367 string opc, string asm, list<dag> pattern>
368 : T2I<oops, iops, itin, opc, asm, pattern> {
369 bits<4> Rd;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000370 bits<4> Rn;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000371 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000372
Jim Grosbach86386922010-12-08 22:10:43 +0000373 let Inst{11-8} = Rd;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000374 let Inst{19-16} = Rn;
375 let Inst{26} = imm{11};
376 let Inst{14-12} = imm{10-8};
377 let Inst{7-0} = imm{7-0};
Owen Andersona99e7782010-11-15 18:45:17 +0000378}
379
Owen Anderson83da6cd2010-11-14 05:37:38 +0000380class T2sTwoRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson5de6d842010-11-12 21:12:40 +0000381 string opc, string asm, list<dag> pattern>
382 : T2sI<oops, iops, itin, opc, asm, pattern> {
383 bits<4> Rd;
384 bits<4> Rn;
385 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000386
Jim Grosbach86386922010-12-08 22:10:43 +0000387 let Inst{11-8} = Rd;
388 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000389 let Inst{26} = imm{11};
390 let Inst{14-12} = imm{10-8};
391 let Inst{7-0} = imm{7-0};
392}
393
Owen Andersonbb6315d2010-11-15 19:58:36 +0000394class T2TwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
395 string opc, string asm, list<dag> pattern>
396 : T2I<oops, iops, itin, opc, asm, pattern> {
397 bits<4> Rd;
398 bits<4> Rm;
399 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000400
Jim Grosbach86386922010-12-08 22:10:43 +0000401 let Inst{11-8} = Rd;
402 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000403 let Inst{14-12} = imm{4-2};
404 let Inst{7-6} = imm{1-0};
405}
406
407class T2sTwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
408 string opc, string asm, list<dag> pattern>
409 : T2sI<oops, iops, itin, opc, asm, pattern> {
410 bits<4> Rd;
411 bits<4> Rm;
412 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000413
Jim Grosbach86386922010-12-08 22:10:43 +0000414 let Inst{11-8} = Rd;
415 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000416 let Inst{14-12} = imm{4-2};
417 let Inst{7-6} = imm{1-0};
418}
419
Owen Anderson5de6d842010-11-12 21:12:40 +0000420class T2ThreeReg<dag oops, dag iops, InstrItinClass itin,
421 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000422 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000423 bits<4> Rd;
424 bits<4> Rn;
425 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000426
Jim Grosbach86386922010-12-08 22:10:43 +0000427 let Inst{11-8} = Rd;
428 let Inst{19-16} = Rn;
429 let Inst{3-0} = Rm;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000430}
431
432class T2sThreeReg<dag oops, dag iops, InstrItinClass itin,
433 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000434 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5de6d842010-11-12 21:12:40 +0000435 bits<4> Rd;
436 bits<4> Rn;
437 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000438
Jim Grosbach86386922010-12-08 22:10:43 +0000439 let Inst{11-8} = Rd;
440 let Inst{19-16} = Rn;
441 let Inst{3-0} = Rm;
Owen Anderson5de6d842010-11-12 21:12:40 +0000442}
443
444class T2TwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
445 string opc, string asm, list<dag> pattern>
Owen Anderson83da6cd2010-11-14 05:37:38 +0000446 : T2I<oops, iops, itin, opc, asm, pattern> {
447 bits<4> Rd;
448 bits<4> Rn;
449 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000450
Jim Grosbach86386922010-12-08 22:10:43 +0000451 let Inst{11-8} = Rd;
452 let Inst{19-16} = Rn;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000453 let Inst{3-0} = ShiftedRm{3-0};
454 let Inst{5-4} = ShiftedRm{6-5};
455 let Inst{14-12} = ShiftedRm{11-9};
456 let Inst{7-6} = ShiftedRm{8-7};
457}
458
459class T2sTwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
460 string opc, string asm, list<dag> pattern>
Owen Anderson5de6d842010-11-12 21:12:40 +0000461 : T2sI<oops, iops, itin, opc, asm, pattern> {
462 bits<4> Rd;
463 bits<4> Rn;
464 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000465
Jim Grosbach86386922010-12-08 22:10:43 +0000466 let Inst{11-8} = Rd;
467 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000468 let Inst{3-0} = ShiftedRm{3-0};
469 let Inst{5-4} = ShiftedRm{6-5};
470 let Inst{14-12} = ShiftedRm{11-9};
471 let Inst{7-6} = ShiftedRm{8-7};
472}
473
Owen Anderson35141a92010-11-18 01:08:42 +0000474class T2FourReg<dag oops, dag iops, InstrItinClass itin,
475 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000476 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson35141a92010-11-18 01:08:42 +0000477 bits<4> Rd;
478 bits<4> Rn;
479 bits<4> Rm;
480 bits<4> Ra;
Jim Grosbach7a088642010-11-19 17:11:02 +0000481
Jim Grosbach86386922010-12-08 22:10:43 +0000482 let Inst{19-16} = Rn;
483 let Inst{15-12} = Ra;
484 let Inst{11-8} = Rd;
485 let Inst{3-0} = Rm;
Owen Anderson35141a92010-11-18 01:08:42 +0000486}
487
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000488class T2MulLong<bits<3> opc22_20, bits<4> opc7_4,
489 dag oops, dag iops, InstrItinClass itin,
490 string opc, string asm, list<dag> pattern>
Jim Grosbach52082042010-12-08 22:29:28 +0000491 : T2I<oops, iops, itin, opc, asm, pattern> {
492 bits<4> RdLo;
493 bits<4> RdHi;
494 bits<4> Rn;
495 bits<4> Rm;
496
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000497 let Inst{31-23} = 0b111110111;
498 let Inst{22-20} = opc22_20;
Jim Grosbach52082042010-12-08 22:29:28 +0000499 let Inst{19-16} = Rn;
500 let Inst{15-12} = RdLo;
501 let Inst{11-8} = RdHi;
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000502 let Inst{7-4} = opc7_4;
Jim Grosbach52082042010-12-08 22:29:28 +0000503 let Inst{3-0} = Rm;
504}
505
Owen Anderson35141a92010-11-18 01:08:42 +0000506
Evan Chenga67efd12009-06-23 19:39:13 +0000507/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Bob Wilson4876bdb2010-05-25 04:43:08 +0000508/// binary operation that produces a value. These are predicable and can be
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000509/// changed to modify CPSR.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000510multiclass T2I_bin_irs<bits<4> opcod, string opc,
511 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachadf73662011-06-28 00:19:13 +0000512 PatFrag opnode, string baseOpc, bit Commutable = 0,
513 string wide = ""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000514 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000515 def ri : T2sTwoRegImm<
516 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), iii,
517 opc, "\t$Rd, $Rn, $imm",
518 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000519 let Inst{31-27} = 0b11110;
520 let Inst{25} = 0;
521 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000522 let Inst{15} = 0;
523 }
Evan Chenga67efd12009-06-23 19:39:13 +0000524 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000525 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), iir,
526 opc, !strconcat(wide, "\t$Rd, $Rn, $Rm"),
527 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000528 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000529 let Inst{31-27} = 0b11101;
530 let Inst{26-25} = 0b01;
531 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000532 let Inst{14-12} = 0b000; // imm3
533 let Inst{7-6} = 0b00; // imm2
534 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000535 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000536 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000537 def rs : T2sTwoRegShiftedReg<
538 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), iis,
539 opc, !strconcat(wide, "\t$Rd, $Rn, $ShiftedRm"),
540 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000541 let Inst{31-27} = 0b11101;
542 let Inst{26-25} = 0b01;
543 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000544 }
Jim Grosbachadf73662011-06-28 00:19:13 +0000545 // Assembly aliases for optional destination operand when it's the same
546 // as the source operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000547 def : t2InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000548 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
549 t2_so_imm:$imm, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000550 cc_out:$s)>;
551 def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $Rm"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000552 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
553 rGPR:$Rm, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000554 cc_out:$s)>;
555 def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $shift"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000556 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rdn, rGPR:$Rdn,
557 t2_so_reg:$shift, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000558 cc_out:$s)>;
Bill Wendling4822bce2010-08-30 01:47:35 +0000559}
560
David Goodwin1f096272009-07-27 23:34:12 +0000561/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
Jim Grosbachadf73662011-06-28 00:19:13 +0000562// the ".w" suffix to indicate that they are wide.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000563multiclass T2I_bin_w_irs<bits<4> opcod, string opc,
564 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachadf73662011-06-28 00:19:13 +0000565 PatFrag opnode, string baseOpc, bit Commutable = 0> :
Jim Grosbach5c1ac552011-09-02 18:41:35 +0000566 T2I_bin_irs<opcod, opc, iii, iir, iis, opnode, baseOpc, Commutable, ".w"> {
Jim Grosbach9e931f62012-02-24 19:06:05 +0000567 // Assembler aliases w/ the ".w" suffix.
568 def : t2InstAlias<!strconcat(opc, "${s}${p}.w", " $Rd, $Rn, $imm"),
569 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rd, rGPR:$Rn,
570 t2_so_imm:$imm, pred:$p,
571 cc_out:$s)>;
Jim Grosbach5c1ac552011-09-02 18:41:35 +0000572 // Assembler aliases w/o the ".w" suffix.
573 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $Rm"),
574 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rd, rGPR:$Rn,
575 rGPR:$Rm, pred:$p,
576 cc_out:$s)>;
577 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $shift"),
578 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rd, rGPR:$Rn,
579 t2_so_reg:$shift, pred:$p,
580 cc_out:$s)>;
581
582 // and with the optional destination operand, too.
Jim Grosbach11d5dc32012-03-16 22:18:29 +0000583 def : t2InstAlias<!strconcat(opc, "${s}${p}.w", " $Rdn, $imm"),
Jim Grosbach9e931f62012-02-24 19:06:05 +0000584 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
585 t2_so_imm:$imm, pred:$p,
586 cc_out:$s)>;
Jim Grosbach5c1ac552011-09-02 18:41:35 +0000587 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $Rm"),
588 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
589 rGPR:$Rm, pred:$p,
590 cc_out:$s)>;
591 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $shift"),
592 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rdn, rGPR:$Rdn,
593 t2_so_reg:$shift, pred:$p,
594 cc_out:$s)>;
595}
Bill Wendling1f7bf0e2010-08-29 03:55:31 +0000596
Evan Cheng1e249e32009-06-25 20:59:23 +0000597/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000598/// reversed. The 'rr' form is only defined for the disassembler; for codegen
599/// it is equivalent to the T2I_bin_irs counterpart.
600multiclass T2I_rbin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000601 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000602 def ri : T2sTwoRegImm<
603 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
604 opc, ".w\t$Rd, $Rn, $imm",
605 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000606 let Inst{31-27} = 0b11110;
607 let Inst{25} = 0;
608 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000609 let Inst{15} = 0;
610 }
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000611 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000612 def rr : T2sThreeReg<
613 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
614 opc, "\t$Rd, $Rn, $Rm",
Bob Wilson136e4912010-08-14 03:18:29 +0000615 [/* For disassembly only; pattern left blank */]> {
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000616 let Inst{31-27} = 0b11101;
617 let Inst{26-25} = 0b01;
618 let Inst{24-21} = opcod;
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000619 let Inst{14-12} = 0b000; // imm3
620 let Inst{7-6} = 0b00; // imm2
621 let Inst{5-4} = 0b00; // type
622 }
Evan Chengf49810c2009-06-23 17:48:47 +0000623 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000624 def rs : T2sTwoRegShiftedReg<
625 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
626 IIC_iALUsir, opc, "\t$Rd, $Rn, $ShiftedRm",
627 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000628 let Inst{31-27} = 0b11101;
629 let Inst{26-25} = 0b01;
630 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000631 }
Evan Chengf49810c2009-06-23 17:48:47 +0000632}
633
Evan Chenga67efd12009-06-23 19:39:13 +0000634/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000635/// instruction modifies the CPSR register.
Andrew Trick3be654f2011-09-21 02:20:46 +0000636///
637/// These opcodes will be converted to the real non-S opcodes by
638/// AdjustInstrPostInstrSelection after giving then an optional CPSR operand.
Andrew Trick90b7b122011-10-18 19:18:52 +0000639let hasPostISelHook = 1, Defs = [CPSR] in {
640multiclass T2I_bin_s_irs<InstrItinClass iii, InstrItinClass iir,
641 InstrItinClass iis, PatFrag opnode,
642 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000643 // shifted imm
Andrew Trick90b7b122011-10-18 19:18:52 +0000644 def ri : t2PseudoInst<(outs rGPR:$Rd),
645 (ins GPRnopc:$Rn, t2_so_imm:$imm, pred:$p),
646 4, iii,
647 [(set rGPR:$Rd, CPSR, (opnode GPRnopc:$Rn,
648 t2_so_imm:$imm))]>;
Evan Chenga67efd12009-06-23 19:39:13 +0000649 // register
Andrew Trick90b7b122011-10-18 19:18:52 +0000650 def rr : t2PseudoInst<(outs rGPR:$Rd), (ins GPRnopc:$Rn, rGPR:$Rm, pred:$p),
651 4, iir,
652 [(set rGPR:$Rd, CPSR, (opnode GPRnopc:$Rn,
653 rGPR:$Rm))]> {
654 let isCommutable = Commutable;
655 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000656 // shifted register
Andrew Trick90b7b122011-10-18 19:18:52 +0000657 def rs : t2PseudoInst<(outs rGPR:$Rd),
658 (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm, pred:$p),
659 4, iis,
660 [(set rGPR:$Rd, CPSR, (opnode GPRnopc:$Rn,
661 t2_so_reg:$ShiftedRm))]>;
662}
663}
664
665/// T2I_rbin_s_is - Same as T2I_bin_s_irs, except selection DAG
666/// operands are reversed.
667let hasPostISelHook = 1, Defs = [CPSR] in {
668multiclass T2I_rbin_s_is<PatFrag opnode> {
669 // shifted imm
670 def ri : t2PseudoInst<(outs rGPR:$Rd),
671 (ins GPRnopc:$Rn, t2_so_imm:$imm, pred:$p),
672 4, IIC_iALUi,
673 [(set rGPR:$Rd, CPSR, (opnode t2_so_imm:$imm,
674 GPRnopc:$Rn))]>;
675 // shifted register
676 def rs : t2PseudoInst<(outs rGPR:$Rd),
677 (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm, pred:$p),
678 4, IIC_iALUsi,
679 [(set rGPR:$Rd, CPSR, (opnode t2_so_reg:$ShiftedRm,
680 GPRnopc:$Rn))]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000681}
682}
683
Evan Chenga67efd12009-06-23 19:39:13 +0000684/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
685/// patterns for a binary operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000686multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode,
687 bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000688 // shifted imm
Jim Grosbach663e3392010-08-30 19:49:58 +0000689 // The register-immediate version is re-materializable. This is useful
690 // in particular for taking the address of a local.
691 let isReMaterializable = 1 in {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000692 def ri : T2sTwoRegImm<
Jim Grosbachb95ed6e2011-10-03 20:51:59 +0000693 (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, t2_so_imm:$imm), IIC_iALUi,
694 opc, ".w\t$Rd, $Rn, $imm",
695 [(set GPRnopc:$Rd, (opnode GPRnopc:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000696 let Inst{31-27} = 0b11110;
697 let Inst{25} = 0;
698 let Inst{24} = 1;
699 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000700 let Inst{15} = 0;
701 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000702 }
Evan Chengf49810c2009-06-23 17:48:47 +0000703 // 12-bit imm
Jim Grosbach07e9b262010-12-08 23:04:16 +0000704 def ri12 : T2I<
Jim Grosbachb95ed6e2011-10-03 20:51:59 +0000705 (outs GPRnopc:$Rd), (ins GPR:$Rn, imm0_4095:$imm), IIC_iALUi,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000706 !strconcat(opc, "w"), "\t$Rd, $Rn, $imm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +0000707 [(set GPRnopc:$Rd, (opnode GPR:$Rn, imm0_4095:$imm))]> {
Jim Grosbach07e9b262010-12-08 23:04:16 +0000708 bits<4> Rd;
709 bits<4> Rn;
710 bits<12> imm;
Johnny Chend68e1192009-12-15 17:24:14 +0000711 let Inst{31-27} = 0b11110;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000712 let Inst{26} = imm{11};
713 let Inst{25-24} = 0b10;
Johnny Chend68e1192009-12-15 17:24:14 +0000714 let Inst{23-21} = op23_21;
715 let Inst{20} = 0; // The S bit.
Jim Grosbach07e9b262010-12-08 23:04:16 +0000716 let Inst{19-16} = Rn;
Johnny Chend68e1192009-12-15 17:24:14 +0000717 let Inst{15} = 0;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000718 let Inst{14-12} = imm{10-8};
719 let Inst{11-8} = Rd;
720 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000721 }
Evan Chenga67efd12009-06-23 19:39:13 +0000722 // register
Jim Grosbachb95ed6e2011-10-03 20:51:59 +0000723 def rr : T2sThreeReg<(outs GPRnopc:$Rd), (ins GPRnopc:$Rn, rGPR:$Rm),
724 IIC_iALUr, opc, ".w\t$Rd, $Rn, $Rm",
725 [(set GPRnopc:$Rd, (opnode GPRnopc:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000726 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000727 let Inst{31-27} = 0b11101;
728 let Inst{26-25} = 0b01;
729 let Inst{24} = 1;
730 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000731 let Inst{14-12} = 0b000; // imm3
732 let Inst{7-6} = 0b00; // imm2
733 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000734 }
Evan Chengf49810c2009-06-23 17:48:47 +0000735 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000736 def rs : T2sTwoRegShiftedReg<
Jim Grosbachb95ed6e2011-10-03 20:51:59 +0000737 (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson83da6cd2010-11-14 05:37:38 +0000738 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +0000739 [(set GPRnopc:$Rd, (opnode GPRnopc:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000740 let Inst{31-27} = 0b11101;
Johnny Chend68e1192009-12-15 17:24:14 +0000741 let Inst{26-25} = 0b01;
Johnny Chend248ffb2010-01-08 17:41:33 +0000742 let Inst{24} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000743 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000744 }
Evan Chengf49810c2009-06-23 17:48:47 +0000745}
746
Jim Grosbach6935efc2009-11-24 00:20:27 +0000747/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000748/// for a binary operation that produces a value and use the carry
Jim Grosbach6935efc2009-11-24 00:20:27 +0000749/// bit. It's not predicable.
Evan Cheng342e3162011-08-30 01:34:54 +0000750let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000751multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
752 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000753 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000754 def ri : T2sTwoRegImm<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000755 IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +0000756 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, t2_so_imm:$imm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000757 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000758 let Inst{31-27} = 0b11110;
759 let Inst{25} = 0;
760 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000761 let Inst{15} = 0;
762 }
Evan Chenga67efd12009-06-23 19:39:13 +0000763 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000764 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000765 opc, ".w\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +0000766 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, rGPR:$Rm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000767 Requires<[IsThumb2]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000768 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000769 let Inst{31-27} = 0b11101;
770 let Inst{26-25} = 0b01;
771 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000772 let Inst{14-12} = 0b000; // imm3
773 let Inst{7-6} = 0b00; // imm2
774 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000775 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000776 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000777 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000778 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000779 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
Evan Cheng342e3162011-08-30 01:34:54 +0000780 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000781 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000782 let Inst{31-27} = 0b11101;
783 let Inst{26-25} = 0b01;
784 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000785 }
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000786}
Andrew Trick1c3af772011-04-23 03:55:32 +0000787}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000788
Evan Chenga67efd12009-06-23 19:39:13 +0000789/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
790// rotate operation that produces a value.
Jim Grosbach5f25fb02011-09-02 21:28:54 +0000791multiclass T2I_sh_ir<bits<2> opcod, string opc, Operand ty, PatFrag opnode,
792 string baseOpc> {
Evan Chenga67efd12009-06-23 19:39:13 +0000793 // 5-bit imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000794 def ri : T2sTwoRegShiftImm<
Owen Anderson6d746312011-08-08 20:42:17 +0000795 (outs rGPR:$Rd), (ins rGPR:$Rm, ty:$imm), IIC_iMOVsi,
Owen Andersonbb6315d2010-11-15 19:58:36 +0000796 opc, ".w\t$Rd, $Rm, $imm",
Jim Grosbach70939ee2011-08-17 21:51:27 +0000797 [(set rGPR:$Rd, (opnode rGPR:$Rm, (i32 ty:$imm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000798 let Inst{31-27} = 0b11101;
799 let Inst{26-21} = 0b010010;
800 let Inst{19-16} = 0b1111; // Rn
801 let Inst{5-4} = opcod;
802 }
Evan Chenga67efd12009-06-23 19:39:13 +0000803 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000804 def rr : T2sThreeReg<
805 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMOVsr,
806 opc, ".w\t$Rd, $Rn, $Rm",
807 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000808 let Inst{31-27} = 0b11111;
809 let Inst{26-23} = 0b0100;
810 let Inst{22-21} = opcod;
811 let Inst{15-12} = 0b1111;
812 let Inst{7-4} = 0b0000;
813 }
Jim Grosbach5f25fb02011-09-02 21:28:54 +0000814
815 // Optional destination register
816 def : t2InstAlias<!strconcat(opc, "${s}${p}", ".w $Rdn, $imm"),
817 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
818 ty:$imm, pred:$p,
819 cc_out:$s)>;
820 def : t2InstAlias<!strconcat(opc, "${s}${p}", ".w $Rdn, $Rm"),
821 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
822 rGPR:$Rm, pred:$p,
823 cc_out:$s)>;
824
825 // Assembler aliases w/o the ".w" suffix.
826 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $imm"),
827 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rd, rGPR:$Rn,
828 ty:$imm, pred:$p,
Jim Grosbachef88a922011-09-06 21:44:58 +0000829 cc_out:$s)>;
Jim Grosbach5f25fb02011-09-02 21:28:54 +0000830 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $Rm"),
831 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rd, rGPR:$Rn,
832 rGPR:$Rm, pred:$p,
833 cc_out:$s)>;
834
835 // and with the optional destination operand, too.
836 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $imm"),
837 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
838 ty:$imm, pred:$p,
839 cc_out:$s)>;
840 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $Rm"),
841 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
842 rGPR:$Rm, pred:$p,
843 cc_out:$s)>;
Evan Chenga67efd12009-06-23 19:39:13 +0000844}
Evan Chengf49810c2009-06-23 17:48:47 +0000845
Johnny Chend68e1192009-12-15 17:24:14 +0000846/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Chenga67efd12009-06-23 19:39:13 +0000847/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000848/// a explicit result, only implicitly set CPSR.
Evan Cheng5d42c562010-09-29 00:49:25 +0000849multiclass T2I_cmp_irs<bits<4> opcod, string opc,
850 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachef88a922011-09-06 21:44:58 +0000851 PatFrag opnode, string baseOpc> {
852let isCompare = 1, Defs = [CPSR] in {
Evan Chengf49810c2009-06-23 17:48:47 +0000853 // shifted imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000854 def ri : T2OneRegCmpImm<
Jim Grosbachef88a922011-09-06 21:44:58 +0000855 (outs), (ins GPRnopc:$Rn, t2_so_imm:$imm), iii,
Owen Andersonbb6315d2010-11-15 19:58:36 +0000856 opc, ".w\t$Rn, $imm",
Jim Grosbachef88a922011-09-06 21:44:58 +0000857 [(opnode GPRnopc:$Rn, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000858 let Inst{31-27} = 0b11110;
859 let Inst{25} = 0;
860 let Inst{24-21} = opcod;
861 let Inst{20} = 1; // The S bit.
862 let Inst{15} = 0;
863 let Inst{11-8} = 0b1111; // Rd
864 }
Evan Chenga67efd12009-06-23 19:39:13 +0000865 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000866 def rr : T2TwoRegCmp<
Jim Grosbachef88a922011-09-06 21:44:58 +0000867 (outs), (ins GPRnopc:$Rn, rGPR:$Rm), iir,
Owen Andersone732cb02011-08-23 17:37:32 +0000868 opc, ".w\t$Rn, $Rm",
Jim Grosbachef88a922011-09-06 21:44:58 +0000869 [(opnode GPRnopc:$Rn, rGPR:$Rm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000870 let Inst{31-27} = 0b11101;
871 let Inst{26-25} = 0b01;
872 let Inst{24-21} = opcod;
873 let Inst{20} = 1; // The S bit.
874 let Inst{14-12} = 0b000; // imm3
875 let Inst{11-8} = 0b1111; // Rd
876 let Inst{7-6} = 0b00; // imm2
877 let Inst{5-4} = 0b00; // type
878 }
Evan Chengf49810c2009-06-23 17:48:47 +0000879 // shifted register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000880 def rs : T2OneRegCmpShiftedReg<
Jim Grosbachef88a922011-09-06 21:44:58 +0000881 (outs), (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm), iis,
Owen Andersonbb6315d2010-11-15 19:58:36 +0000882 opc, ".w\t$Rn, $ShiftedRm",
Jim Grosbachef88a922011-09-06 21:44:58 +0000883 [(opnode GPRnopc:$Rn, t2_so_reg:$ShiftedRm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000884 let Inst{31-27} = 0b11101;
885 let Inst{26-25} = 0b01;
886 let Inst{24-21} = opcod;
887 let Inst{20} = 1; // The S bit.
888 let Inst{11-8} = 0b1111; // Rd
889 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000890}
Jim Grosbachef88a922011-09-06 21:44:58 +0000891
892 // Assembler aliases w/o the ".w" suffix.
893 // No alias here for 'rr' version as not all instantiations of this
894 // multiclass want one (CMP in particular, does not).
895 def : t2InstAlias<!strconcat(opc, "${p}", " $Rn, $imm"),
896 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPRnopc:$Rn,
897 t2_so_imm:$imm, pred:$p)>;
898 def : t2InstAlias<!strconcat(opc, "${p}", " $Rn, $shift"),
899 (!cast<Instruction>(!strconcat(baseOpc, "rs")) GPRnopc:$Rn,
900 t2_so_reg:$shift,
901 pred:$p)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000902}
903
Evan Chengf3c21b82009-06-30 02:15:48 +0000904/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000905multiclass T2I_ld<bit signed, bits<2> opcod, string opc,
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000906 InstrItinClass iii, InstrItinClass iis, RegisterClass target,
907 PatFrag opnode> {
908 def i12 : T2Ii12<(outs target:$Rt), (ins t2addrmode_imm12:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000909 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000910 [(set target:$Rt, (opnode t2addrmode_imm12:$addr))]> {
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000911 bits<4> Rt;
912 bits<17> addr;
913 let Inst{31-25} = 0b1111100;
Johnny Chend68e1192009-12-15 17:24:14 +0000914 let Inst{24} = signed;
915 let Inst{23} = 1;
916 let Inst{22-21} = opcod;
917 let Inst{20} = 1; // load
Owen Anderson80dd3e02010-11-30 22:45:47 +0000918 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000919 let Inst{15-12} = Rt;
Owen Anderson80dd3e02010-11-30 22:45:47 +0000920 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000921 }
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000922 def i8 : T2Ii8 <(outs target:$Rt), (ins t2addrmode_negimm8:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000923 opc, "\t$Rt, $addr",
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000924 [(set target:$Rt, (opnode t2addrmode_negimm8:$addr))]> {
925 bits<4> Rt;
926 bits<13> addr;
Johnny Chend68e1192009-12-15 17:24:14 +0000927 let Inst{31-27} = 0b11111;
928 let Inst{26-25} = 0b00;
929 let Inst{24} = signed;
930 let Inst{23} = 0;
931 let Inst{22-21} = opcod;
932 let Inst{20} = 1; // load
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000933 let Inst{19-16} = addr{12-9}; // Rn
934 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +0000935 let Inst{11} = 1;
936 // Offset: index==TRUE, wback==FALSE
937 let Inst{10} = 1; // The P bit.
Owen Anderson75579f72010-11-29 22:44:32 +0000938 let Inst{9} = addr{8}; // U
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000939 let Inst{8} = 0; // The W bit.
Owen Anderson75579f72010-11-29 22:44:32 +0000940 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000941 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000942 def s : T2Iso <(outs target:$Rt), (ins t2addrmode_so_reg:$addr), iis,
Owen Anderson75579f72010-11-29 22:44:32 +0000943 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000944 [(set target:$Rt, (opnode t2addrmode_so_reg:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000945 let Inst{31-27} = 0b11111;
946 let Inst{26-25} = 0b00;
947 let Inst{24} = signed;
948 let Inst{23} = 0;
949 let Inst{22-21} = opcod;
950 let Inst{20} = 1; // load
951 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000952
Owen Anderson75579f72010-11-29 22:44:32 +0000953 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000954 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000955
Owen Anderson75579f72010-11-29 22:44:32 +0000956 bits<10> addr;
957 let Inst{19-16} = addr{9-6}; // Rn
958 let Inst{3-0} = addr{5-2}; // Rm
959 let Inst{5-4} = addr{1-0}; // imm
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000960
961 let DecoderMethod = "DecodeT2LoadShift";
Johnny Chend68e1192009-12-15 17:24:14 +0000962 }
Evan Chengbc7deb02010-11-03 05:14:24 +0000963
Jim Grosbach5aa53682012-01-18 22:04:42 +0000964 // pci variant is very similar to i12, but supports negative offsets
965 // from the PC.
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000966 def pci : T2Ipc <(outs target:$Rt), (ins t2ldrlabel:$addr), iii,
Owen Anderson971b83b2011-02-08 22:39:40 +0000967 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000968 [(set target:$Rt, (opnode (ARMWrapper tconstpool:$addr)))]> {
Owen Anderson971b83b2011-02-08 22:39:40 +0000969 let isReMaterializable = 1;
970 let Inst{31-27} = 0b11111;
971 let Inst{26-25} = 0b00;
972 let Inst{24} = signed;
973 let Inst{23} = ?; // add = (U == '1')
974 let Inst{22-21} = opcod;
975 let Inst{20} = 1; // load
976 let Inst{19-16} = 0b1111; // Rn
977 bits<4> Rt;
978 bits<12> addr;
979 let Inst{15-12} = Rt{3-0};
980 let Inst{11-0} = addr{11-0};
981 }
Evan Chengf3c21b82009-06-30 02:15:48 +0000982}
983
David Goodwin73b8f162009-06-30 22:11:34 +0000984/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000985multiclass T2I_st<bits<2> opcod, string opc,
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000986 InstrItinClass iii, InstrItinClass iis, RegisterClass target,
987 PatFrag opnode> {
988 def i12 : T2Ii12<(outs), (ins target:$Rt, t2addrmode_imm12:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000989 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000990 [(opnode target:$Rt, t2addrmode_imm12:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000991 let Inst{31-27} = 0b11111;
992 let Inst{26-23} = 0b0001;
993 let Inst{22-21} = opcod;
994 let Inst{20} = 0; // !load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000995
Owen Anderson75579f72010-11-29 22:44:32 +0000996 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000997 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000998
Owen Anderson80dd3e02010-11-30 22:45:47 +0000999 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +00001000 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +00001001 let Inst{19-16} = addr{16-13}; // Rn
1002 let Inst{23} = addr{12}; // U
1003 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +00001004 }
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001005 def i8 : T2Ii8 <(outs), (ins target:$Rt, t2addrmode_negimm8:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +00001006 opc, "\t$Rt, $addr",
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001007 [(opnode target:$Rt, t2addrmode_negimm8:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001008 let Inst{31-27} = 0b11111;
1009 let Inst{26-23} = 0b0000;
1010 let Inst{22-21} = opcod;
1011 let Inst{20} = 0; // !load
1012 let Inst{11} = 1;
1013 // Offset: index==TRUE, wback==FALSE
1014 let Inst{10} = 1; // The P bit.
1015 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001016
Owen Anderson75579f72010-11-29 22:44:32 +00001017 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +00001018 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001019
Owen Anderson75579f72010-11-29 22:44:32 +00001020 bits<13> addr;
1021 let Inst{19-16} = addr{12-9}; // Rn
1022 let Inst{9} = addr{8}; // U
1023 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +00001024 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001025 def s : T2Iso <(outs), (ins target:$Rt, t2addrmode_so_reg:$addr), iis,
Owen Anderson75579f72010-11-29 22:44:32 +00001026 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001027 [(opnode target:$Rt, t2addrmode_so_reg:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001028 let Inst{31-27} = 0b11111;
1029 let Inst{26-23} = 0b0000;
1030 let Inst{22-21} = opcod;
1031 let Inst{20} = 0; // !load
1032 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001033
Owen Anderson75579f72010-11-29 22:44:32 +00001034 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +00001035 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001036
Owen Anderson75579f72010-11-29 22:44:32 +00001037 bits<10> addr;
1038 let Inst{19-16} = addr{9-6}; // Rn
1039 let Inst{3-0} = addr{5-2}; // Rm
1040 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +00001041 }
David Goodwin73b8f162009-06-30 22:11:34 +00001042}
1043
Evan Cheng0e55fd62010-09-30 01:08:25 +00001044/// T2I_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001045/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001046class T2I_ext_rrot<bits<3> opcod, string opc, PatFrag opnode>
1047 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
1048 opc, ".w\t$Rd, $Rm$rot",
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00001049 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
1050 Requires<[IsThumb2]> {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001051 let Inst{31-27} = 0b11111;
1052 let Inst{26-23} = 0b0100;
1053 let Inst{22-20} = opcod;
1054 let Inst{19-16} = 0b1111; // Rn
1055 let Inst{15-12} = 0b1111;
1056 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001057
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001058 bits<2> rot;
1059 let Inst{5-4} = rot{1-0}; // rotate
Evan Chengd27c9fc2009-07-03 01:43:10 +00001060}
1061
Eli Friedman761fa7a2010-06-24 18:20:04 +00001062// UXTB16 - Requres T2ExtractPack, does not need the .w qualifier.
Jim Grosbach70327412011-07-27 17:48:13 +00001063class T2I_ext_rrot_uxtb16<bits<3> opcod, string opc, PatFrag opnode>
Owen Andersone732cb02011-08-23 17:37:32 +00001064 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot),
1065 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
1066 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001067 Requires<[HasT2ExtractPack, IsThumb2]> {
1068 bits<2> rot;
1069 let Inst{31-27} = 0b11111;
1070 let Inst{26-23} = 0b0100;
1071 let Inst{22-20} = opcod;
1072 let Inst{19-16} = 0b1111; // Rn
1073 let Inst{15-12} = 0b1111;
1074 let Inst{7} = 1;
1075 let Inst{5-4} = rot;
Johnny Chen267124c2010-03-04 22:24:41 +00001076}
1077
Eli Friedman761fa7a2010-06-24 18:20:04 +00001078// SXTB16 - Requres T2ExtractPack, does not need the .w qualifier, no pattern
1079// supported yet.
Jim Grosbach70327412011-07-27 17:48:13 +00001080class T2I_ext_rrot_sxtb16<bits<3> opcod, string opc>
1081 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
1082 opc, "\t$Rd, $Rm$rot", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00001083 Requires<[IsThumb2, HasT2ExtractPack]> {
Jim Grosbach70327412011-07-27 17:48:13 +00001084 bits<2> rot;
1085 let Inst{31-27} = 0b11111;
1086 let Inst{26-23} = 0b0100;
1087 let Inst{22-20} = opcod;
1088 let Inst{19-16} = 0b1111; // Rn
1089 let Inst{15-12} = 0b1111;
1090 let Inst{7} = 1;
1091 let Inst{5-4} = rot;
Johnny Chen93042d12010-03-02 18:14:57 +00001092}
1093
Evan Cheng0e55fd62010-09-30 01:08:25 +00001094/// T2I_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001095/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001096class T2I_exta_rrot<bits<3> opcod, string opc, PatFrag opnode>
1097 : T2ThreeReg<(outs rGPR:$Rd),
1098 (ins rGPR:$Rn, rGPR:$Rm, rot_imm:$rot),
1099 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm$rot",
1100 [(set rGPR:$Rd, (opnode rGPR:$Rn, (rotr rGPR:$Rm,rot_imm:$rot)))]>,
1101 Requires<[HasT2ExtractPack, IsThumb2]> {
1102 bits<2> rot;
1103 let Inst{31-27} = 0b11111;
1104 let Inst{26-23} = 0b0100;
1105 let Inst{22-20} = opcod;
1106 let Inst{15-12} = 0b1111;
1107 let Inst{7} = 1;
1108 let Inst{5-4} = rot;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001109}
1110
Jim Grosbach70327412011-07-27 17:48:13 +00001111class T2I_exta_rrot_np<bits<3> opcod, string opc>
1112 : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm,rot_imm:$rot),
1113 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm$rot", []> {
1114 bits<2> rot;
1115 let Inst{31-27} = 0b11111;
1116 let Inst{26-23} = 0b0100;
1117 let Inst{22-20} = opcod;
1118 let Inst{15-12} = 0b1111;
1119 let Inst{7} = 1;
1120 let Inst{5-4} = rot;
Johnny Chen93042d12010-03-02 18:14:57 +00001121}
1122
Anton Korobeynikov52237112009-06-17 18:13:58 +00001123//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001124// Instructions
1125//===----------------------------------------------------------------------===//
1126
1127//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +00001128// Miscellaneous Instructions.
1129//
1130
Owen Andersonda663f72010-11-15 21:30:39 +00001131class T2PCOneRegImm<dag oops, dag iops, InstrItinClass itin,
1132 string asm, list<dag> pattern>
1133 : T2XI<oops, iops, itin, asm, pattern> {
1134 bits<4> Rd;
1135 bits<12> label;
Jim Grosbach7a088642010-11-19 17:11:02 +00001136
Jim Grosbach86386922010-12-08 22:10:43 +00001137 let Inst{11-8} = Rd;
Owen Andersonda663f72010-11-15 21:30:39 +00001138 let Inst{26} = label{11};
1139 let Inst{14-12} = label{10-8};
1140 let Inst{7-0} = label{7-0};
1141}
1142
Evan Chenga09b9ca2009-06-24 23:47:58 +00001143// LEApcrel - Load a pc-relative address into a register without offending the
1144// assembler.
Owen Andersona838a252010-12-14 00:36:49 +00001145def t2ADR : T2PCOneRegImm<(outs rGPR:$Rd),
1146 (ins t2adrlabel:$addr, pred:$p),
Owen Anderson08fef882011-09-09 22:24:36 +00001147 IIC_iALUi, "adr{$p}.w\t$Rd, $addr", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001148 let Inst{31-27} = 0b11110;
1149 let Inst{25-24} = 0b10;
1150 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1151 let Inst{22} = 0;
1152 let Inst{20} = 0;
1153 let Inst{19-16} = 0b1111; // Rn
1154 let Inst{15} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00001155
Owen Andersona838a252010-12-14 00:36:49 +00001156 bits<4> Rd;
1157 bits<13> addr;
1158 let Inst{11-8} = Rd;
1159 let Inst{23} = addr{12};
1160 let Inst{21} = addr{12};
1161 let Inst{26} = addr{11};
1162 let Inst{14-12} = addr{10-8};
1163 let Inst{7-0} = addr{7-0};
Owen Anderson08fef882011-09-09 22:24:36 +00001164
1165 let DecoderMethod = "DecodeT2Adr";
Owen Anderson6b8719f2010-12-13 22:51:08 +00001166}
Owen Andersona838a252010-12-14 00:36:49 +00001167
1168let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001169def t2LEApcrel : t2PseudoInst<(outs rGPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001170 4, IIC_iALUi, []>;
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001171def t2LEApcrelJT : t2PseudoInst<(outs rGPR:$Rd),
1172 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001173 4, IIC_iALUi,
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001174 []>;
Evan Chenga09b9ca2009-06-24 23:47:58 +00001175
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001176
Evan Chenga09b9ca2009-06-24 23:47:58 +00001177//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001178// Load / store Instructions.
1179//
1180
Evan Cheng055b0312009-06-29 07:51:04 +00001181// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001182let canFoldAsLoad = 1, isReMaterializable = 1 in
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001183defm t2LDR : T2I_ld<0, 0b10, "ldr", IIC_iLoad_i, IIC_iLoad_si, GPR,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001184 UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001185
Evan Chengf3c21b82009-06-30 02:15:48 +00001186// Loads with zero extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001187defm t2LDRH : T2I_ld<0, 0b01, "ldrh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001188 rGPR, UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001189defm t2LDRB : T2I_ld<0, 0b00, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001190 rGPR, UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001191
Evan Chengf3c21b82009-06-30 02:15:48 +00001192// Loads with sign extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001193defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001194 rGPR, UnOpFrag<(sextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001195defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001196 rGPR, UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001197
Owen Anderson9d63d902010-12-01 19:18:46 +00001198let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chengf3c21b82009-06-30 02:15:48 +00001199// Load doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001200def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Chenge298ab22009-09-27 09:46:04 +00001201 (ins t2addrmode_imm8s4:$addr),
Jim Grosbacha77295d2011-09-08 22:07:06 +00001202 IIC_iLoad_d_i, "ldrd", "\t$Rt, $Rt2, $addr", "", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001203} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chengf3c21b82009-06-30 02:15:48 +00001204
1205// zextload i1 -> zextload i8
1206def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
1207 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001208def : T2Pat<(zextloadi1 t2addrmode_negimm8:$addr),
1209 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001210def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
1211 (t2LDRBs t2addrmode_so_reg:$addr)>;
1212def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
1213 (t2LDRBpci tconstpool:$addr)>;
1214
1215// extload -> zextload
1216// FIXME: Reduce the number of patterns by legalizing extload to zextload
1217// earlier?
1218def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
1219 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001220def : T2Pat<(extloadi1 t2addrmode_negimm8:$addr),
1221 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001222def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
1223 (t2LDRBs t2addrmode_so_reg:$addr)>;
1224def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
1225 (t2LDRBpci tconstpool:$addr)>;
1226
1227def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
1228 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001229def : T2Pat<(extloadi8 t2addrmode_negimm8:$addr),
1230 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001231def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
1232 (t2LDRBs t2addrmode_so_reg:$addr)>;
1233def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
1234 (t2LDRBpci tconstpool:$addr)>;
1235
1236def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
1237 (t2LDRHi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001238def : T2Pat<(extloadi16 t2addrmode_negimm8:$addr),
1239 (t2LDRHi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001240def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
1241 (t2LDRHs t2addrmode_so_reg:$addr)>;
1242def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
1243 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +00001244
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001245// FIXME: The destination register of the loads and stores can't be PC, but
1246// can be SP. We need another regclass (similar to rGPR) to represent
1247// that. Not a pressing issue since these are selected manually,
1248// not via pattern.
1249
Evan Chenge88d5ce2009-07-02 07:28:31 +00001250// Indexed loads
Owen Anderson6af50f72010-11-30 00:14:31 +00001251
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001252let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbacheeec0252011-09-08 00:39:19 +00001253def t2LDR_PRE : T2Ipreldst<0, 0b10, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001254 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001255 AddrModeT2_i8, IndexModePre, IIC_iLoad_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001256 "ldr", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1257 []> {
1258 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1259}
Evan Chenge88d5ce2009-07-02 07:28:31 +00001260
Jim Grosbacheeec0252011-09-08 00:39:19 +00001261def t2LDR_POST : T2Ipostldst<0, 0b10, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001262 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1263 AddrModeT2_i8, IndexModePost, IIC_iLoad_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001264 "ldr", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>;
Evan Chenge88d5ce2009-07-02 07:28:31 +00001265
Jim Grosbacheeec0252011-09-08 00:39:19 +00001266def t2LDRB_PRE : T2Ipreldst<0, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001267 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001268 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001269 "ldrb", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1270 []> {
1271 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1272}
1273def t2LDRB_POST : T2Ipostldst<0, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001274 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1275 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001276 "ldrb", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>;
Evan Chenge88d5ce2009-07-02 07:28:31 +00001277
Jim Grosbacheeec0252011-09-08 00:39:19 +00001278def t2LDRH_PRE : T2Ipreldst<0, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001279 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001280 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001281 "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1282 []> {
1283 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1284}
1285def t2LDRH_POST : T2Ipostldst<0, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001286 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1287 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001288 "ldrh", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>;
Evan Chenge88d5ce2009-07-02 07:28:31 +00001289
Jim Grosbacheeec0252011-09-08 00:39:19 +00001290def t2LDRSB_PRE : T2Ipreldst<1, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001291 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001292 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001293 "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1294 []> {
1295 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1296}
1297def t2LDRSB_POST : T2Ipostldst<1, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001298 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1299 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001300 "ldrsb", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>;
Evan Cheng4fbb9962009-07-02 23:16:11 +00001301
Jim Grosbacheeec0252011-09-08 00:39:19 +00001302def t2LDRSH_PRE : T2Ipreldst<1, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001303 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001304 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001305 "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1306 []> {
1307 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1308}
1309def t2LDRSH_POST : T2Ipostldst<1, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001310 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1311 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001312 "ldrsh", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>;
Jim Grosbach7a088642010-11-19 17:11:02 +00001313} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng4fbb9962009-07-02 23:16:11 +00001314
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001315// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110).
Johnny Chene54a3ef2010-03-03 18:45:36 +00001316// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001317class T2IldT<bit signed, bits<2> type, string opc, InstrItinClass ii>
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001318 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_posimm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001319 "\t$Rt, $addr", []> {
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001320 bits<4> Rt;
1321 bits<13> addr;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001322 let Inst{31-27} = 0b11111;
1323 let Inst{26-25} = 0b00;
1324 let Inst{24} = signed;
1325 let Inst{23} = 0;
1326 let Inst{22-21} = type;
1327 let Inst{20} = 1; // load
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001328 let Inst{19-16} = addr{12-9};
1329 let Inst{15-12} = Rt;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001330 let Inst{11} = 1;
1331 let Inst{10-8} = 0b110; // PUW.
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001332 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001333}
1334
Evan Cheng0e55fd62010-09-30 01:08:25 +00001335def t2LDRT : T2IldT<0, 0b10, "ldrt", IIC_iLoad_i>;
1336def t2LDRBT : T2IldT<0, 0b00, "ldrbt", IIC_iLoad_bh_i>;
1337def t2LDRHT : T2IldT<0, 0b01, "ldrht", IIC_iLoad_bh_i>;
1338def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt", IIC_iLoad_bh_i>;
1339def t2LDRSHT : T2IldT<1, 0b01, "ldrsht", IIC_iLoad_bh_i>;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001340
David Goodwin73b8f162009-06-30 22:11:34 +00001341// Store
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001342defm t2STR :T2I_st<0b10,"str", IIC_iStore_i, IIC_iStore_si, GPR,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001343 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001344defm t2STRB:T2I_st<0b00,"strb", IIC_iStore_bh_i, IIC_iStore_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001345 rGPR, BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001346defm t2STRH:T2I_st<0b01,"strh", IIC_iStore_bh_i, IIC_iStore_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001347 rGPR, BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +00001348
David Goodwin6647cea2009-06-30 22:50:01 +00001349// Store doubleword
Cameron Zwarichd5751372011-10-16 06:38:06 +00001350let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001351def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001352 (ins GPR:$Rt, GPR:$Rt2, t2addrmode_imm8s4:$addr),
Jim Grosbacha77295d2011-09-08 22:07:06 +00001353 IIC_iStore_d_r, "strd", "\t$Rt, $Rt2, $addr", "", []>;
David Goodwin6647cea2009-06-30 22:50:01 +00001354
Evan Cheng6d94f112009-07-03 00:06:39 +00001355// Indexed stores
Cameron Zwarichdaada342011-10-16 06:38:10 +00001356
1357let mayStore = 1, neverHasSideEffects = 1 in {
Jim Grosbacheeec0252011-09-08 00:39:19 +00001358def t2STR_PRE : T2Ipreldst<0, 0b10, 0, 1, (outs GPRnopc:$Rn_wb),
Jim Grosbachb0659872011-12-13 21:10:25 +00001359 (ins GPRnopc:$Rt, t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001360 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Jim Grosbachee2c2a42011-09-16 21:55:56 +00001361 "str", "\t$Rt, $addr!",
1362 "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []> {
1363 let AsmMatchConverter = "cvtStWriteBackRegT2AddrModeImm8";
1364}
1365def t2STRH_PRE : T2Ipreldst<0, 0b01, 0, 1, (outs GPRnopc:$Rn_wb),
1366 (ins rGPR:$Rt, t2addrmode_imm8:$addr),
1367 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
1368 "strh", "\t$Rt, $addr!",
1369 "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []> {
1370 let AsmMatchConverter = "cvtStWriteBackRegT2AddrModeImm8";
1371}
1372
1373def t2STRB_PRE : T2Ipreldst<0, 0b00, 0, 1, (outs GPRnopc:$Rn_wb),
1374 (ins rGPR:$Rt, t2addrmode_imm8:$addr),
1375 AddrModeT2_i8, IndexModePre, IIC_iStore_bh_iu,
1376 "strb", "\t$Rt, $addr!",
1377 "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []> {
1378 let AsmMatchConverter = "cvtStWriteBackRegT2AddrModeImm8";
1379}
Eli Friedman0851a292011-10-18 03:17:34 +00001380} // mayStore = 1, neverHasSideEffects = 1
Evan Cheng6d94f112009-07-03 00:06:39 +00001381
Jim Grosbacheeec0252011-09-08 00:39:19 +00001382def t2STR_POST : T2Ipostldst<0, 0b10, 0, 0, (outs GPRnopc:$Rn_wb),
Jim Grosbachb0659872011-12-13 21:10:25 +00001383 (ins GPRnopc:$Rt, addr_offset_none:$Rn,
Jim Grosbach947a24c2011-09-16 21:09:00 +00001384 t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001385 AddrModeT2_i8, IndexModePost, IIC_iStore_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001386 "str", "\t$Rt, $Rn$offset",
Jim Grosbacheeec0252011-09-08 00:39:19 +00001387 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
1388 [(set GPRnopc:$Rn_wb,
Jim Grosbachb0659872011-12-13 21:10:25 +00001389 (post_store GPRnopc:$Rt, addr_offset_none:$Rn,
Jim Grosbach947a24c2011-09-16 21:09:00 +00001390 t2am_imm8_offset:$offset))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001391
Jim Grosbacheeec0252011-09-08 00:39:19 +00001392def t2STRH_POST : T2Ipostldst<0, 0b01, 0, 0, (outs GPRnopc:$Rn_wb),
Jim Grosbach947a24c2011-09-16 21:09:00 +00001393 (ins rGPR:$Rt, addr_offset_none:$Rn,
1394 t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001395 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001396 "strh", "\t$Rt, $Rn$offset",
Jim Grosbacheeec0252011-09-08 00:39:19 +00001397 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
1398 [(set GPRnopc:$Rn_wb,
Jim Grosbach947a24c2011-09-16 21:09:00 +00001399 (post_truncsti16 rGPR:$Rt, addr_offset_none:$Rn,
1400 t2am_imm8_offset:$offset))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001401
Jim Grosbacheeec0252011-09-08 00:39:19 +00001402def t2STRB_POST : T2Ipostldst<0, 0b00, 0, 0, (outs GPRnopc:$Rn_wb),
Jim Grosbach947a24c2011-09-16 21:09:00 +00001403 (ins rGPR:$Rt, addr_offset_none:$Rn,
1404 t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001405 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001406 "strb", "\t$Rt, $Rn$offset",
Jim Grosbacheeec0252011-09-08 00:39:19 +00001407 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
1408 [(set GPRnopc:$Rn_wb,
Jim Grosbach947a24c2011-09-16 21:09:00 +00001409 (post_truncsti8 rGPR:$Rt, addr_offset_none:$Rn,
1410 t2am_imm8_offset:$offset))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001411
Jim Grosbachee2c2a42011-09-16 21:55:56 +00001412// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
1413// put the patterns on the instruction definitions directly as ISel wants
1414// the address base and offset to be separate operands, not a single
1415// complex operand like we represent the instructions themselves. The
1416// pseudos map between the two.
1417let usesCustomInserter = 1,
1418 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
1419def t2STR_preidx: t2PseudoInst<(outs GPRnopc:$Rn_wb),
1420 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset, pred:$p),
1421 4, IIC_iStore_ru,
1422 [(set GPRnopc:$Rn_wb,
1423 (pre_store rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset))]>;
1424def t2STRB_preidx: t2PseudoInst<(outs GPRnopc:$Rn_wb),
1425 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset, pred:$p),
1426 4, IIC_iStore_ru,
1427 [(set GPRnopc:$Rn_wb,
1428 (pre_truncsti8 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset))]>;
1429def t2STRH_preidx: t2PseudoInst<(outs GPRnopc:$Rn_wb),
1430 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset, pred:$p),
1431 4, IIC_iStore_ru,
1432 [(set GPRnopc:$Rn_wb,
1433 (pre_truncsti16 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset))]>;
1434}
Jim Grosbachee2c2a42011-09-16 21:55:56 +00001435
Johnny Chene54a3ef2010-03-03 18:45:36 +00001436// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
1437// only.
1438// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001439class T2IstT<bits<2> type, string opc, InstrItinClass ii>
Johnny Chen471d73d2011-04-13 21:04:32 +00001440 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001441 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001442 let Inst{31-27} = 0b11111;
1443 let Inst{26-25} = 0b00;
1444 let Inst{24} = 0; // not signed
1445 let Inst{23} = 0;
1446 let Inst{22-21} = type;
1447 let Inst{20} = 0; // store
1448 let Inst{11} = 1;
1449 let Inst{10-8} = 0b110; // PUW
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001450
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001451 bits<4> Rt;
1452 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001453 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001454 let Inst{19-16} = addr{12-9};
1455 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001456}
1457
Evan Cheng0e55fd62010-09-30 01:08:25 +00001458def t2STRT : T2IstT<0b10, "strt", IIC_iStore_i>;
1459def t2STRBT : T2IstT<0b00, "strbt", IIC_iStore_bh_i>;
1460def t2STRHT : T2IstT<0b01, "strht", IIC_iStore_bh_i>;
David Goodwind1fa1202009-07-01 00:01:13 +00001461
Johnny Chenae1757b2010-03-11 01:13:36 +00001462// ldrd / strd pre / post variants
1463// For disassembly only.
1464
Jim Grosbacha77295d2011-09-08 22:07:06 +00001465def t2LDRD_PRE : T2Ii8s4<1, 1, 1, (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb),
1466 (ins t2addrmode_imm8s4:$addr), IIC_iLoad_d_ru,
1467 "ldrd", "\t$Rt, $Rt2, $addr!", "$addr.base = $wb", []> {
1468 let AsmMatchConverter = "cvtT2LdrdPre";
1469 let DecoderMethod = "DecodeT2LDRDPreInstruction";
1470}
Johnny Chenae1757b2010-03-11 01:13:36 +00001471
Jim Grosbacha77295d2011-09-08 22:07:06 +00001472def t2LDRD_POST : T2Ii8s4post<0, 1, 1, (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb),
1473 (ins addr_offset_none:$addr, t2am_imm8s4_offset:$imm),
Owen Anderson7782a582011-09-13 20:46:26 +00001474 IIC_iLoad_d_ru, "ldrd", "\t$Rt, $Rt2, $addr$imm",
Jim Grosbacha77295d2011-09-08 22:07:06 +00001475 "$addr.base = $wb", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001476
Jim Grosbacha77295d2011-09-08 22:07:06 +00001477def t2STRD_PRE : T2Ii8s4<1, 1, 0, (outs GPR:$wb),
1478 (ins rGPR:$Rt, rGPR:$Rt2, t2addrmode_imm8s4:$addr),
1479 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, $addr!",
1480 "$addr.base = $wb", []> {
1481 let AsmMatchConverter = "cvtT2StrdPre";
1482 let DecoderMethod = "DecodeT2STRDPreInstruction";
1483}
Johnny Chenae1757b2010-03-11 01:13:36 +00001484
Jim Grosbacha77295d2011-09-08 22:07:06 +00001485def t2STRD_POST : T2Ii8s4post<0, 1, 0, (outs GPR:$wb),
1486 (ins rGPR:$Rt, rGPR:$Rt2, addr_offset_none:$addr,
1487 t2am_imm8s4_offset:$imm),
Owen Anderson7782a582011-09-13 20:46:26 +00001488 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, $addr$imm",
Jim Grosbacha77295d2011-09-08 22:07:06 +00001489 "$addr.base = $wb", []>;
Evan Cheng2889cce2009-07-03 00:18:36 +00001490
Johnny Chen0635fc52010-03-04 17:40:44 +00001491// T2Ipl (Preload Data/Instruction) signals the memory system of possible future
Jim Grosbacha5813282011-10-26 22:22:01 +00001492// data/instruction access.
Evan Chengdfed19f2010-11-03 06:34:55 +00001493// instr_write is inverted for Thumb mode: (prefetch 3) -> (preload 0),
1494// (prefetch 1) -> (preload 2), (prefetch 2) -> (preload 1).
Evan Cheng416941d2010-11-04 05:19:35 +00001495multiclass T2Ipl<bits<1> write, bits<1> instr, string opc> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001496
Evan Chengdfed19f2010-11-03 06:34:55 +00001497 def i12 : T2Ii12<(outs), (ins t2addrmode_imm12:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001498 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001499 [(ARMPreload t2addrmode_imm12:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001500 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001501 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001502 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001503 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001504 let Inst{20} = 1;
1505 let Inst{15-12} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001506
Owen Anderson80dd3e02010-11-30 22:45:47 +00001507 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +00001508 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +00001509 let Inst{19-16} = addr{16-13}; // Rn
1510 let Inst{23} = addr{12}; // U
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001511 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chen0635fc52010-03-04 17:40:44 +00001512 }
1513
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001514 def i8 : T2Ii8<(outs), (ins t2addrmode_negimm8:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001515 "\t$addr",
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001516 [(ARMPreload t2addrmode_negimm8:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001517 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001518 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001519 let Inst{23} = 0; // U = 0
1520 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001521 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001522 let Inst{20} = 1;
1523 let Inst{15-12} = 0b1111;
1524 let Inst{11-8} = 0b1100;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001525
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001526 bits<13> addr;
1527 let Inst{19-16} = addr{12-9}; // Rn
1528 let Inst{7-0} = addr{7-0}; // imm8
Johnny Chen0635fc52010-03-04 17:40:44 +00001529 }
1530
Evan Chengdfed19f2010-11-03 06:34:55 +00001531 def s : T2Iso<(outs), (ins t2addrmode_so_reg:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001532 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001533 [(ARMPreload t2addrmode_so_reg:$addr, (i32 write), (i32 instr))]> {
Evan Chengbc7deb02010-11-03 05:14:24 +00001534 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001535 let Inst{24} = instr;
Evan Chengbc7deb02010-11-03 05:14:24 +00001536 let Inst{23} = 0; // add = TRUE for T1
1537 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001538 let Inst{21} = write;
Evan Chengbc7deb02010-11-03 05:14:24 +00001539 let Inst{20} = 1;
1540 let Inst{15-12} = 0b1111;
1541 let Inst{11-6} = 0000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001542
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001543 bits<10> addr;
1544 let Inst{19-16} = addr{9-6}; // Rn
1545 let Inst{3-0} = addr{5-2}; // Rm
1546 let Inst{5-4} = addr{1-0}; // imm2
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001547
1548 let DecoderMethod = "DecodeT2LoadShift";
Evan Chengbc7deb02010-11-03 05:14:24 +00001549 }
Jim Grosbacha5813282011-10-26 22:22:01 +00001550 // FIXME: We should have a separate 'pci' variant here. As-is we represent
1551 // it via the i12 variant, which it's related to, but that means we can
1552 // represent negative immediates, which aren't legal for anything except
1553 // the 'pci' case (Rn == 15).
Johnny Chen0635fc52010-03-04 17:40:44 +00001554}
1555
Evan Cheng416941d2010-11-04 05:19:35 +00001556defm t2PLD : T2Ipl<0, 0, "pld">, Requires<[IsThumb2]>;
1557defm t2PLDW : T2Ipl<1, 0, "pldw">, Requires<[IsThumb2,HasV7,HasMP]>;
1558defm t2PLI : T2Ipl<0, 1, "pli">, Requires<[IsThumb2,HasV7]>;
Johnny Chen0635fc52010-03-04 17:40:44 +00001559
Evan Cheng2889cce2009-07-03 00:18:36 +00001560//===----------------------------------------------------------------------===//
1561// Load / store multiple Instructions.
1562//
1563
Owen Andersoncd00dc62011-09-12 21:28:46 +00001564multiclass thumb2_ld_mult<string asm, InstrItinClass itin,
Bill Wendling6c470b82010-11-13 09:09:38 +00001565 InstrItinClass itin_upd, bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001566 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001567 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachffa5a762011-09-07 16:22:42 +00001568 itin, !strconcat(asm, "${p}.w\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001569 bits<4> Rn;
1570 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001571
Bill Wendling6c470b82010-11-13 09:09:38 +00001572 let Inst{31-27} = 0b11101;
1573 let Inst{26-25} = 0b00;
1574 let Inst{24-23} = 0b01; // Increment After
1575 let Inst{22} = 0;
1576 let Inst{21} = 0; // No writeback
1577 let Inst{20} = L_bit;
1578 let Inst{19-16} = Rn;
Jim Grosbachf8e74f82011-10-24 17:16:24 +00001579 let Inst{15-0} = regs;
Bill Wendling6c470b82010-11-13 09:09:38 +00001580 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001581 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001582 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachffa5a762011-09-07 16:22:42 +00001583 itin_upd, !strconcat(asm, "${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001584 bits<4> Rn;
1585 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001586
Bill Wendling6c470b82010-11-13 09:09:38 +00001587 let Inst{31-27} = 0b11101;
1588 let Inst{26-25} = 0b00;
1589 let Inst{24-23} = 0b01; // Increment After
1590 let Inst{22} = 0;
1591 let Inst{21} = 1; // Writeback
1592 let Inst{20} = L_bit;
1593 let Inst{19-16} = Rn;
Jim Grosbachf8e74f82011-10-24 17:16:24 +00001594 let Inst{15-0} = regs;
Bill Wendling6c470b82010-11-13 09:09:38 +00001595 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001596 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001597 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachcfbb3a72011-09-07 18:39:47 +00001598 itin, !strconcat(asm, "db${p}\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001599 bits<4> Rn;
1600 bits<16> regs;
1601
1602 let Inst{31-27} = 0b11101;
1603 let Inst{26-25} = 0b00;
1604 let Inst{24-23} = 0b10; // Decrement Before
1605 let Inst{22} = 0;
1606 let Inst{21} = 0; // No writeback
1607 let Inst{20} = L_bit;
1608 let Inst{19-16} = Rn;
Jim Grosbachf8e74f82011-10-24 17:16:24 +00001609 let Inst{15-0} = regs;
Bill Wendling6c470b82010-11-13 09:09:38 +00001610 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001611 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001612 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachcfbb3a72011-09-07 18:39:47 +00001613 itin_upd, !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001614 bits<4> Rn;
1615 bits<16> regs;
1616
1617 let Inst{31-27} = 0b11101;
1618 let Inst{26-25} = 0b00;
1619 let Inst{24-23} = 0b10; // Decrement Before
1620 let Inst{22} = 0;
1621 let Inst{21} = 1; // Writeback
1622 let Inst{20} = L_bit;
1623 let Inst{19-16} = Rn;
Jim Grosbachf8e74f82011-10-24 17:16:24 +00001624 let Inst{15-0} = regs;
Bill Wendling6c470b82010-11-13 09:09:38 +00001625 }
1626}
1627
Bill Wendlingc93989a2010-11-13 11:20:05 +00001628let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001629
1630let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Owen Andersoncd00dc62011-09-12 21:28:46 +00001631defm t2LDM : thumb2_ld_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, 1>;
1632
1633multiclass thumb2_st_mult<string asm, InstrItinClass itin,
1634 InstrItinClass itin_upd, bit L_bit> {
1635 def IA :
1636 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1637 itin, !strconcat(asm, "${p}.w\t$Rn, $regs"), []> {
1638 bits<4> Rn;
1639 bits<16> regs;
1640
1641 let Inst{31-27} = 0b11101;
1642 let Inst{26-25} = 0b00;
1643 let Inst{24-23} = 0b01; // Increment After
1644 let Inst{22} = 0;
1645 let Inst{21} = 0; // No writeback
1646 let Inst{20} = L_bit;
1647 let Inst{19-16} = Rn;
1648 let Inst{15} = 0;
1649 let Inst{14} = regs{14};
1650 let Inst{13} = 0;
1651 let Inst{12-0} = regs{12-0};
1652 }
1653 def IA_UPD :
1654 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1655 itin_upd, !strconcat(asm, "${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
1656 bits<4> Rn;
1657 bits<16> regs;
1658
1659 let Inst{31-27} = 0b11101;
1660 let Inst{26-25} = 0b00;
1661 let Inst{24-23} = 0b01; // Increment After
1662 let Inst{22} = 0;
1663 let Inst{21} = 1; // Writeback
1664 let Inst{20} = L_bit;
1665 let Inst{19-16} = Rn;
1666 let Inst{15} = 0;
1667 let Inst{14} = regs{14};
1668 let Inst{13} = 0;
1669 let Inst{12-0} = regs{12-0};
1670 }
1671 def DB :
1672 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1673 itin, !strconcat(asm, "db${p}\t$Rn, $regs"), []> {
1674 bits<4> Rn;
1675 bits<16> regs;
1676
1677 let Inst{31-27} = 0b11101;
1678 let Inst{26-25} = 0b00;
1679 let Inst{24-23} = 0b10; // Decrement Before
1680 let Inst{22} = 0;
1681 let Inst{21} = 0; // No writeback
1682 let Inst{20} = L_bit;
1683 let Inst{19-16} = Rn;
1684 let Inst{15} = 0;
1685 let Inst{14} = regs{14};
1686 let Inst{13} = 0;
1687 let Inst{12-0} = regs{12-0};
1688 }
1689 def DB_UPD :
1690 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1691 itin_upd, !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1692 bits<4> Rn;
1693 bits<16> regs;
1694
1695 let Inst{31-27} = 0b11101;
1696 let Inst{26-25} = 0b00;
1697 let Inst{24-23} = 0b10; // Decrement Before
1698 let Inst{22} = 0;
1699 let Inst{21} = 1; // Writeback
1700 let Inst{20} = L_bit;
1701 let Inst{19-16} = Rn;
1702 let Inst{15} = 0;
1703 let Inst{14} = regs{14};
1704 let Inst{13} = 0;
1705 let Inst{12-0} = regs{12-0};
1706 }
1707}
1708
Bill Wendlingddc918b2010-11-13 10:57:02 +00001709
1710let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Owen Andersoncd00dc62011-09-12 21:28:46 +00001711defm t2STM : thumb2_st_mult<"stm", IIC_iStore_m, IIC_iStore_mu, 0>;
Bill Wendlingddc918b2010-11-13 10:57:02 +00001712
1713} // neverHasSideEffects
1714
Bob Wilson815baeb2010-03-13 01:08:20 +00001715
Evan Cheng9cb9e672009-06-27 02:26:13 +00001716//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001717// Move Instructions.
1718//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001719
Evan Chengf49810c2009-06-23 17:48:47 +00001720let neverHasSideEffects = 1 in
Jim Grosbach1ad60c22011-09-10 00:15:36 +00001721def t2MOVr : T2sTwoReg<(outs GPRnopc:$Rd), (ins GPR:$Rm), IIC_iMOVr,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001722 "mov", ".w\t$Rd, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001723 let Inst{31-27} = 0b11101;
1724 let Inst{26-25} = 0b01;
1725 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001726 let Inst{19-16} = 0b1111; // Rn
1727 let Inst{14-12} = 0b000;
1728 let Inst{7-4} = 0b0000;
1729}
Jim Grosbach9858a482011-10-18 17:09:35 +00001730def : t2InstAlias<"mov${p}.w $Rd, $Rm", (t2MOVr GPRnopc:$Rd, GPR:$Rm,
1731 pred:$p, zero_reg)>;
Jim Grosbach1ad60c22011-09-10 00:15:36 +00001732def : t2InstAlias<"movs${p}.w $Rd, $Rm", (t2MOVr GPRnopc:$Rd, GPR:$Rm,
1733 pred:$p, CPSR)>;
1734def : t2InstAlias<"movs${p} $Rd, $Rm", (t2MOVr GPRnopc:$Rd, GPR:$Rm,
1735 pred:$p, CPSR)>;
Evan Chengf49810c2009-06-23 17:48:47 +00001736
Evan Cheng5adb66a2009-09-28 09:14:39 +00001737// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
Evan Chengc4af4632010-11-17 20:13:28 +00001738let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1,
1739 AddedComplexity = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001740def t2MOVi : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), IIC_iMOVi,
1741 "mov", ".w\t$Rd, $imm",
1742 [(set rGPR:$Rd, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001743 let Inst{31-27} = 0b11110;
1744 let Inst{25} = 0;
1745 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001746 let Inst{19-16} = 0b1111; // Rn
1747 let Inst{15} = 0;
1748}
David Goodwin83b35932009-06-26 16:10:07 +00001749
Jim Grosbach1ad60c22011-09-10 00:15:36 +00001750// cc_out is handled as part of the explicit mnemonic in the parser for 'mov'.
1751// Use aliases to get that to play nice here.
1752def : t2InstAlias<"movs${p}.w $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1753 pred:$p, CPSR)>;
1754def : t2InstAlias<"movs${p} $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1755 pred:$p, CPSR)>;
1756
1757def : t2InstAlias<"mov${p}.w $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1758 pred:$p, zero_reg)>;
1759def : t2InstAlias<"mov${p} $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1760 pred:$p, zero_reg)>;
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00001761
Evan Chengc4af4632010-11-17 20:13:28 +00001762let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00001763def t2MOVi16 : T2I<(outs rGPR:$Rd), (ins imm0_65535_expr:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001764 "movw", "\t$Rd, $imm",
1765 [(set rGPR:$Rd, imm0_65535:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001766 let Inst{31-27} = 0b11110;
1767 let Inst{25} = 1;
1768 let Inst{24-21} = 0b0010;
1769 let Inst{20} = 0; // The S bit.
1770 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001771
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001772 bits<4> Rd;
1773 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001774
Jim Grosbach86386922010-12-08 22:10:43 +00001775 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001776 let Inst{19-16} = imm{15-12};
1777 let Inst{26} = imm{11};
1778 let Inst{14-12} = imm{10-8};
1779 let Inst{7-0} = imm{7-0};
Kevin Enderby9e5887b2011-10-04 22:44:48 +00001780 let DecoderMethod = "DecodeT2MOVTWInstruction";
Johnny Chend68e1192009-12-15 17:24:14 +00001781}
Evan Chengf49810c2009-06-23 17:48:47 +00001782
Evan Cheng53519f02011-01-21 18:55:51 +00001783def t2MOVi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001784 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1785
1786let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00001787def t2MOVTi16 : T2I<(outs rGPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00001788 (ins rGPR:$src, imm0_65535_expr:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001789 "movt", "\t$Rd, $imm",
1790 [(set rGPR:$Rd,
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001791 (or (and rGPR:$src, 0xffff), lo16AllZero:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001792 let Inst{31-27} = 0b11110;
1793 let Inst{25} = 1;
1794 let Inst{24-21} = 0b0110;
1795 let Inst{20} = 0; // The S bit.
1796 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001797
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001798 bits<4> Rd;
1799 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001800
Jim Grosbach86386922010-12-08 22:10:43 +00001801 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001802 let Inst{19-16} = imm{15-12};
1803 let Inst{26} = imm{11};
1804 let Inst{14-12} = imm{10-8};
1805 let Inst{7-0} = imm{7-0};
Kevin Enderby9e5887b2011-10-04 22:44:48 +00001806 let DecoderMethod = "DecodeT2MOVTWInstruction";
Johnny Chend68e1192009-12-15 17:24:14 +00001807}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001808
Evan Cheng53519f02011-01-21 18:55:51 +00001809def t2MOVTi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001810 (ins rGPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1811} // Constraints
1812
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001813def : T2Pat<(or rGPR:$src, 0xffff0000), (t2MOVTi16 rGPR:$src, 0xffff)>;
Evan Cheng20956592009-10-21 08:15:52 +00001814
Anton Korobeynikov52237112009-06-17 18:13:58 +00001815//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +00001816// Extend Instructions.
1817//
1818
1819// Sign extenders
1820
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001821def t2SXTB : T2I_ext_rrot<0b100, "sxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001822 UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001823def t2SXTH : T2I_ext_rrot<0b000, "sxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001824 UnOpFrag<(sext_inreg node:$Src, i16)>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001825def t2SXTB16 : T2I_ext_rrot_sxtb16<0b010, "sxtb16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001826
Jim Grosbach70327412011-07-27 17:48:13 +00001827def t2SXTAB : T2I_exta_rrot<0b100, "sxtab",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001828 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001829def t2SXTAH : T2I_exta_rrot<0b000, "sxtah",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001830 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001831def t2SXTAB16 : T2I_exta_rrot_np<0b010, "sxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001832
Evan Chengd27c9fc2009-07-03 01:43:10 +00001833// Zero extenders
1834
1835let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001836def t2UXTB : T2I_ext_rrot<0b101, "uxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001837 UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001838def t2UXTH : T2I_ext_rrot<0b001, "uxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001839 UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001840def t2UXTB16 : T2I_ext_rrot_uxtb16<0b011, "uxtb16",
Johnny Chend68e1192009-12-15 17:24:14 +00001841 UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001842
Jim Grosbach79464942010-07-28 23:17:45 +00001843// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1844// The transformation should probably be done as a combiner action
1845// instead so we can include a check for masking back in the upper
1846// eight bits of the source into the lower eight bits of the result.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001847//def : T2Pat<(and (shl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach70327412011-07-27 17:48:13 +00001848// (t2UXTB16 rGPR:$Src, 3)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001849// Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001850def : T2Pat<(and (srl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach70327412011-07-27 17:48:13 +00001851 (t2UXTB16 rGPR:$Src, 1)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001852 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001853
Jim Grosbach70327412011-07-27 17:48:13 +00001854def t2UXTAB : T2I_exta_rrot<0b101, "uxtab",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001855 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001856def t2UXTAH : T2I_exta_rrot<0b001, "uxtah",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001857 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001858def t2UXTAB16 : T2I_exta_rrot_np<0b011, "uxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001859}
1860
1861//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001862// Arithmetic Instructions.
1863//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001864
Johnny Chend68e1192009-12-15 17:24:14 +00001865defm t2ADD : T2I_bin_ii12rs<0b000, "add",
1866 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
1867defm t2SUB : T2I_bin_ii12rs<0b101, "sub",
1868 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001869
Evan Chengf49810c2009-06-23 17:48:47 +00001870// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Andrew Trick3be654f2011-09-21 02:20:46 +00001871//
1872// Currently, t2ADDS/t2SUBS are pseudo opcodes that exist only in the
1873// selection DAG. They are "lowered" to real t2ADD/t2SUB opcodes by
1874// AdjustInstrPostInstrSelection where we determine whether or not to
1875// set the "s" bit based on CPSR liveness.
1876//
1877// FIXME: Eliminate t2ADDS/t2SUBS pseudo opcodes after adding tablegen
1878// support for an optional CPSR definition that corresponds to the DAG
1879// node's second value. We can then eliminate the implicit def of CPSR.
Andrew Trick90b7b122011-10-18 19:18:52 +00001880defm t2ADDS : T2I_bin_s_irs <IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Evan Cheng342e3162011-08-30 01:34:54 +00001881 BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>;
Andrew Trick90b7b122011-10-18 19:18:52 +00001882defm t2SUBS : T2I_bin_s_irs <IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Evan Cheng342e3162011-08-30 01:34:54 +00001883 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001884
Andrew Trick83a80312011-09-20 18:22:31 +00001885let hasPostISelHook = 1 in {
Johnny Chend68e1192009-12-15 17:24:14 +00001886defm t2ADC : T2I_adde_sube_irs<0b1010, "adc",
Evan Cheng342e3162011-08-30 01:34:54 +00001887 BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001888defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc",
Evan Cheng342e3162011-08-30 01:34:54 +00001889 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>>;
Andrew Trick83a80312011-09-20 18:22:31 +00001890}
Evan Chengf49810c2009-06-23 17:48:47 +00001891
David Goodwin752aa7d2009-07-27 16:39:05 +00001892// RSB
Bob Wilson20d8e4e2010-08-13 23:24:25 +00001893defm t2RSB : T2I_rbin_irs <0b1110, "rsb",
Johnny Chend68e1192009-12-15 17:24:14 +00001894 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Cheng4a517082011-09-06 18:52:20 +00001895
1896// FIXME: Eliminate them if we can write def : Pat patterns which defines
1897// CPSR and the implicit def of CPSR is not needed.
Andrew Trick90b7b122011-10-18 19:18:52 +00001898defm t2RSBS : T2I_rbin_s_is <BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001899
1900// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001901// The assume-no-carry-in form uses the negation of the input since add/sub
1902// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1903// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1904// details.
1905// The AddedComplexity preferences the first variant over the others since
1906// it can be shrunk to a 16-bit wide encoding, while the others cannot.
Evan Chengfa2ea1a2009-08-04 01:41:15 +00001907let AddedComplexity = 1 in
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001908def : T2Pat<(add GPR:$src, imm0_255_neg:$imm),
1909 (t2SUBri GPR:$src, imm0_255_neg:$imm)>;
1910def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
1911 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
1912def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
1913 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
1914let AddedComplexity = 1 in
Evan Cheng342e3162011-08-30 01:34:54 +00001915def : T2Pat<(ARMaddc rGPR:$src, imm0_255_neg:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001916 (t2SUBSri rGPR:$src, imm0_255_neg:$imm)>;
Evan Cheng342e3162011-08-30 01:34:54 +00001917def : T2Pat<(ARMaddc rGPR:$src, t2_so_imm_neg:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001918 (t2SUBSri rGPR:$src, t2_so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001919// The with-carry-in form matches bitwise not instead of the negation.
1920// Effectively, the inverse interpretation of the carry flag already accounts
1921// for part of the negation.
1922let AddedComplexity = 1 in
Evan Cheng342e3162011-08-30 01:34:54 +00001923def : T2Pat<(ARMadde rGPR:$src, imm0_255_not:$imm, CPSR),
Andrew Trick1c3af772011-04-23 03:55:32 +00001924 (t2SBCri rGPR:$src, imm0_255_not:$imm)>;
Evan Cheng342e3162011-08-30 01:34:54 +00001925def : T2Pat<(ARMadde rGPR:$src, t2_so_imm_not:$imm, CPSR),
Andrew Trick1c3af772011-04-23 03:55:32 +00001926 (t2SBCri rGPR:$src, t2_so_imm_not:$imm)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001927
Johnny Chen93042d12010-03-02 18:14:57 +00001928// Select Bytes -- for disassembly only
1929
Owen Andersonc7373f82010-11-30 20:00:01 +00001930def t2SEL : T2ThreeReg<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00001931 NoItinerary, "sel", "\t$Rd, $Rn, $Rm", []>,
1932 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001933 let Inst{31-27} = 0b11111;
1934 let Inst{26-24} = 0b010;
1935 let Inst{23} = 0b1;
1936 let Inst{22-20} = 0b010;
1937 let Inst{15-12} = 0b1111;
1938 let Inst{7} = 0b1;
1939 let Inst{6-4} = 0b000;
1940}
1941
Johnny Chenadc77332010-02-26 22:04:29 +00001942// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
1943// And Miscellaneous operations -- for disassembly only
Nate Begeman692433b2010-07-29 17:56:55 +00001944class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001945 list<dag> pat = [/* For disassembly only; pattern left blank */],
1946 dag iops = (ins rGPR:$Rn, rGPR:$Rm),
1947 string asm = "\t$Rd, $Rn, $Rm">
Jim Grosbacha7603982011-07-01 21:12:19 +00001948 : T2I<(outs rGPR:$Rd), iops, NoItinerary, opc, asm, pat>,
1949 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001950 let Inst{31-27} = 0b11111;
1951 let Inst{26-23} = 0b0101;
1952 let Inst{22-20} = op22_20;
1953 let Inst{15-12} = 0b1111;
1954 let Inst{7-4} = op7_4;
Jim Grosbach7a088642010-11-19 17:11:02 +00001955
Owen Anderson46c478e2010-11-17 19:57:38 +00001956 bits<4> Rd;
1957 bits<4> Rn;
1958 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001959
Jim Grosbach86386922010-12-08 22:10:43 +00001960 let Inst{11-8} = Rd;
1961 let Inst{19-16} = Rn;
1962 let Inst{3-0} = Rm;
Johnny Chenadc77332010-02-26 22:04:29 +00001963}
1964
1965// Saturating add/subtract -- for disassembly only
1966
Nate Begeman692433b2010-07-29 17:56:55 +00001967def t2QADD : T2I_pam<0b000, 0b1000, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001968 [(set rGPR:$Rd, (int_arm_qadd rGPR:$Rn, rGPR:$Rm))],
1969 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001970def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">;
1971def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">;
1972def t2QASX : T2I_pam<0b010, 0b0001, "qasx">;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001973def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd", [],
1974 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
1975def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub", [],
1976 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001977def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001978def t2QSUB : T2I_pam<0b000, 0b1010, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001979 [(set rGPR:$Rd, (int_arm_qsub rGPR:$Rn, rGPR:$Rm))],
1980 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001981def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">;
1982def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">;
1983def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">;
1984def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">;
1985def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">;
1986def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">;
1987def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">;
1988def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">;
1989
1990// Signed/Unsigned add/subtract -- for disassembly only
1991
1992def t2SASX : T2I_pam<0b010, 0b0000, "sasx">;
1993def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">;
1994def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">;
1995def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">;
1996def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">;
1997def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">;
1998def t2UASX : T2I_pam<0b010, 0b0100, "uasx">;
1999def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">;
2000def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">;
2001def t2USAX : T2I_pam<0b110, 0b0100, "usax">;
2002def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">;
2003def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">;
2004
2005// Signed/Unsigned halving add/subtract -- for disassembly only
2006
2007def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">;
2008def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">;
2009def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">;
2010def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">;
2011def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">;
2012def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">;
2013def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">;
2014def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">;
2015def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">;
2016def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">;
2017def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">;
2018def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">;
2019
Owen Anderson821752e2010-11-18 20:32:18 +00002020// Helper class for disassembly only
2021// A6.3.16 & A6.3.17
2022// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
2023class T2ThreeReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
2024 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
2025 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
2026 let Inst{31-27} = 0b11111;
2027 let Inst{26-24} = 0b011;
2028 let Inst{23} = long;
2029 let Inst{22-20} = op22_20;
2030 let Inst{7-4} = op7_4;
2031}
2032
2033class T2FourReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
2034 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
2035 : T2FourReg<oops, iops, itin, opc, asm, pattern> {
2036 let Inst{31-27} = 0b11111;
2037 let Inst{26-24} = 0b011;
2038 let Inst{23} = long;
2039 let Inst{22-20} = op22_20;
2040 let Inst{7-4} = op7_4;
2041}
2042
Jim Grosbach8c989842011-09-20 00:26:34 +00002043// Unsigned Sum of Absolute Differences [and Accumulate].
Owen Anderson821752e2010-11-18 20:32:18 +00002044def t2USAD8 : T2ThreeReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
2045 (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002046 NoItinerary, "usad8", "\t$Rd, $Rn, $Rm", []>,
2047 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002048 let Inst{15-12} = 0b1111;
2049}
Owen Anderson821752e2010-11-18 20:32:18 +00002050def t2USADA8 : T2FourReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
Jim Grosbach7a088642010-11-19 17:11:02 +00002051 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), NoItinerary,
Jim Grosbacha7603982011-07-01 21:12:19 +00002052 "usada8", "\t$Rd, $Rn, $Rm, $Ra", []>,
2053 Requires<[IsThumb2, HasThumb2DSP]>;
Johnny Chenadc77332010-02-26 22:04:29 +00002054
Jim Grosbach8c989842011-09-20 00:26:34 +00002055// Signed/Unsigned saturate.
Owen Anderson46c478e2010-11-17 19:57:38 +00002056class T2SatI<dag oops, dag iops, InstrItinClass itin,
2057 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00002058 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson46c478e2010-11-17 19:57:38 +00002059 bits<4> Rd;
2060 bits<4> Rn;
2061 bits<5> sat_imm;
2062 bits<7> sh;
Jim Grosbach7a088642010-11-19 17:11:02 +00002063
Jim Grosbach86386922010-12-08 22:10:43 +00002064 let Inst{11-8} = Rd;
2065 let Inst{19-16} = Rn;
Jim Grosbach580f4a92011-07-25 22:20:28 +00002066 let Inst{4-0} = sat_imm;
2067 let Inst{21} = sh{5};
Owen Anderson46c478e2010-11-17 19:57:38 +00002068 let Inst{14-12} = sh{4-2};
2069 let Inst{7-6} = sh{1-0};
2070}
2071
Owen Andersonc7373f82010-11-30 20:00:01 +00002072def t2SSAT: T2SatI<
Owen Anderson0afa0092011-09-26 21:06:22 +00002073 (outs rGPR:$Rd),
2074 (ins imm1_32:$sat_imm, rGPR:$Rn, t2_shift_imm:$sh),
Jim Grosbach8c989842011-09-20 00:26:34 +00002075 NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002076 let Inst{31-27} = 0b11110;
2077 let Inst{25-22} = 0b1100;
2078 let Inst{20} = 0;
2079 let Inst{15} = 0;
Owen Anderson061c3c42011-09-19 20:00:02 +00002080 let Inst{5} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00002081}
2082
Owen Andersonc7373f82010-11-30 20:00:01 +00002083def t2SSAT16: T2SatI<
Jim Grosbachf4943352011-07-25 23:09:14 +00002084 (outs rGPR:$Rd), (ins imm1_16:$sat_imm, rGPR:$Rn), NoItinerary,
Jim Grosbach8c989842011-09-20 00:26:34 +00002085 "ssat16", "\t$Rd, $sat_imm, $Rn", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002086 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002087 let Inst{31-27} = 0b11110;
2088 let Inst{25-22} = 0b1100;
2089 let Inst{20} = 0;
2090 let Inst{15} = 0;
2091 let Inst{21} = 1; // sh = '1'
2092 let Inst{14-12} = 0b000; // imm3 = '000'
2093 let Inst{7-6} = 0b00; // imm2 = '00'
Owen Anderson8a28bdc2011-09-16 22:17:02 +00002094 let Inst{5-4} = 0b00;
Johnny Chenadc77332010-02-26 22:04:29 +00002095}
2096
Owen Andersonc7373f82010-11-30 20:00:01 +00002097def t2USAT: T2SatI<
Owen Anderson0afa0092011-09-26 21:06:22 +00002098 (outs rGPR:$Rd),
2099 (ins imm0_31:$sat_imm, rGPR:$Rn, t2_shift_imm:$sh),
Jim Grosbach8c989842011-09-20 00:26:34 +00002100 NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002101 let Inst{31-27} = 0b11110;
2102 let Inst{25-22} = 0b1110;
2103 let Inst{20} = 0;
2104 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00002105}
2106
Jim Grosbachb105b992011-09-16 18:32:30 +00002107def t2USAT16: T2SatI<(outs rGPR:$Rd), (ins imm0_15:$sat_imm, rGPR:$Rn),
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002108 NoItinerary,
Jim Grosbach8c989842011-09-20 00:26:34 +00002109 "usat16", "\t$Rd, $sat_imm, $Rn", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002110 Requires<[IsThumb2, HasThumb2DSP]> {
Owen Anderson4a713572011-09-23 21:57:50 +00002111 let Inst{31-22} = 0b1111001110;
Johnny Chenadc77332010-02-26 22:04:29 +00002112 let Inst{20} = 0;
2113 let Inst{15} = 0;
2114 let Inst{21} = 1; // sh = '1'
2115 let Inst{14-12} = 0b000; // imm3 = '000'
2116 let Inst{7-6} = 0b00; // imm2 = '00'
Owen Anderson4a713572011-09-23 21:57:50 +00002117 let Inst{5-4} = 0b00;
Johnny Chenadc77332010-02-26 22:04:29 +00002118}
Anton Korobeynikov52237112009-06-17 18:13:58 +00002119
Bob Wilson38aa2872010-08-13 21:48:10 +00002120def : T2Pat<(int_arm_ssat GPR:$a, imm:$pos), (t2SSAT imm:$pos, GPR:$a, 0)>;
2121def : T2Pat<(int_arm_usat GPR:$a, imm:$pos), (t2USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002122
Evan Chengf49810c2009-06-23 17:48:47 +00002123//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +00002124// Shift and rotate Instructions.
2125//
2126
Jim Grosbach5f25fb02011-09-02 21:28:54 +00002127defm t2LSL : T2I_sh_ir<0b00, "lsl", imm0_31,
2128 BinOpFrag<(shl node:$LHS, node:$RHS)>, "t2LSL">;
Jim Grosbachd2990102011-09-02 18:43:25 +00002129defm t2LSR : T2I_sh_ir<0b01, "lsr", imm_sr,
Jim Grosbach5f25fb02011-09-02 21:28:54 +00002130 BinOpFrag<(srl node:$LHS, node:$RHS)>, "t2LSR">;
Jim Grosbachd2990102011-09-02 18:43:25 +00002131defm t2ASR : T2I_sh_ir<0b10, "asr", imm_sr,
Jim Grosbach5f25fb02011-09-02 21:28:54 +00002132 BinOpFrag<(sra node:$LHS, node:$RHS)>, "t2ASR">;
2133defm t2ROR : T2I_sh_ir<0b11, "ror", imm0_31,
2134 BinOpFrag<(rotr node:$LHS, node:$RHS)>, "t2ROR">;
Evan Chenga67efd12009-06-23 19:39:13 +00002135
Andrew Trickd49ffe82011-04-29 14:18:15 +00002136// (rotr x, (and y, 0x...1f)) ==> (ROR x, y)
2137def : Pat<(rotr rGPR:$lhs, (and rGPR:$rhs, lo5AllOne)),
2138 (t2RORrr rGPR:$lhs, rGPR:$rhs)>;
2139
David Goodwinca01a8d2009-09-01 18:32:09 +00002140let Uses = [CPSR] in {
Owen Anderson46c478e2010-11-17 19:57:38 +00002141def t2RRX : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2142 "rrx", "\t$Rd, $Rm",
2143 [(set rGPR:$Rd, (ARMrrx rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002144 let Inst{31-27} = 0b11101;
2145 let Inst{26-25} = 0b01;
2146 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00002147 let Inst{19-16} = 0b1111; // Rn
2148 let Inst{14-12} = 0b000;
2149 let Inst{7-4} = 0b0011;
2150}
David Goodwinca01a8d2009-09-01 18:32:09 +00002151}
Evan Chenga67efd12009-06-23 19:39:13 +00002152
Daniel Dunbar8d66b782011-01-10 15:26:39 +00002153let isCodeGenOnly = 1, Defs = [CPSR] in {
Owen Andersonbb6315d2010-11-15 19:58:36 +00002154def t2MOVsrl_flag : T2TwoRegShiftImm<
2155 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2156 "lsrs", ".w\t$Rd, $Rm, #1",
2157 [(set rGPR:$Rd, (ARMsrl_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002158 let Inst{31-27} = 0b11101;
2159 let Inst{26-25} = 0b01;
2160 let Inst{24-21} = 0b0010;
2161 let Inst{20} = 1; // The S bit.
2162 let Inst{19-16} = 0b1111; // Rn
2163 let Inst{5-4} = 0b01; // Shift type.
2164 // Shift amount = Inst{14-12:7-6} = 1.
2165 let Inst{14-12} = 0b000;
2166 let Inst{7-6} = 0b01;
2167}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002168def t2MOVsra_flag : T2TwoRegShiftImm<
2169 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2170 "asrs", ".w\t$Rd, $Rm, #1",
2171 [(set rGPR:$Rd, (ARMsra_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002172 let Inst{31-27} = 0b11101;
2173 let Inst{26-25} = 0b01;
2174 let Inst{24-21} = 0b0010;
2175 let Inst{20} = 1; // The S bit.
2176 let Inst{19-16} = 0b1111; // Rn
2177 let Inst{5-4} = 0b10; // Shift type.
2178 // Shift amount = Inst{14-12:7-6} = 1.
2179 let Inst{14-12} = 0b000;
2180 let Inst{7-6} = 0b01;
2181}
David Goodwin3583df72009-07-28 17:06:49 +00002182}
2183
Evan Chenga67efd12009-06-23 19:39:13 +00002184//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002185// Bitwise Instructions.
2186//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002187
Johnny Chend68e1192009-12-15 17:24:14 +00002188defm t2AND : T2I_bin_w_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002189 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002190 BinOpFrag<(and node:$LHS, node:$RHS)>, "t2AND", 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00002191defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002192 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002193 BinOpFrag<(or node:$LHS, node:$RHS)>, "t2ORR", 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00002194defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002195 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002196 BinOpFrag<(xor node:$LHS, node:$RHS)>, "t2EOR", 1>;
Evan Chengf49810c2009-06-23 17:48:47 +00002197
Johnny Chend68e1192009-12-15 17:24:14 +00002198defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002199 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002200 BinOpFrag<(and node:$LHS, (not node:$RHS))>,
2201 "t2BIC">;
Evan Chengf49810c2009-06-23 17:48:47 +00002202
Owen Anderson2f7aed32010-11-17 22:16:31 +00002203class T2BitFI<dag oops, dag iops, InstrItinClass itin,
2204 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00002205 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson2f7aed32010-11-17 22:16:31 +00002206 bits<4> Rd;
2207 bits<5> msb;
2208 bits<5> lsb;
Jim Grosbach7a088642010-11-19 17:11:02 +00002209
Jim Grosbach86386922010-12-08 22:10:43 +00002210 let Inst{11-8} = Rd;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002211 let Inst{4-0} = msb{4-0};
2212 let Inst{14-12} = lsb{4-2};
2213 let Inst{7-6} = lsb{1-0};
2214}
2215
2216class T2TwoRegBitFI<dag oops, dag iops, InstrItinClass itin,
2217 string opc, string asm, list<dag> pattern>
2218 : T2BitFI<oops, iops, itin, opc, asm, pattern> {
2219 bits<4> Rn;
Jim Grosbach7a088642010-11-19 17:11:02 +00002220
Jim Grosbach86386922010-12-08 22:10:43 +00002221 let Inst{19-16} = Rn;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002222}
2223
2224let Constraints = "$src = $Rd" in
2225def t2BFC : T2BitFI<(outs rGPR:$Rd), (ins rGPR:$src, bf_inv_mask_imm:$imm),
2226 IIC_iUNAsi, "bfc", "\t$Rd, $imm",
2227 [(set rGPR:$Rd, (and rGPR:$src, bf_inv_mask_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002228 let Inst{31-27} = 0b11110;
Johnny Chen3a961222011-04-15 22:52:15 +00002229 let Inst{26} = 0; // should be 0.
Johnny Chend68e1192009-12-15 17:24:14 +00002230 let Inst{25} = 1;
2231 let Inst{24-20} = 0b10110;
2232 let Inst{19-16} = 0b1111; // Rn
2233 let Inst{15} = 0;
Johnny Chen3a961222011-04-15 22:52:15 +00002234 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002235
Owen Anderson2f7aed32010-11-17 22:16:31 +00002236 bits<10> imm;
2237 let msb{4-0} = imm{9-5};
2238 let lsb{4-0} = imm{4-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002239}
Evan Chengf49810c2009-06-23 17:48:47 +00002240
Owen Anderson2f7aed32010-11-17 22:16:31 +00002241def t2SBFX: T2TwoRegBitFI<
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002242 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb),
Owen Anderson2f7aed32010-11-17 22:16:31 +00002243 IIC_iUNAsi, "sbfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002244 let Inst{31-27} = 0b11110;
2245 let Inst{25} = 1;
2246 let Inst{24-20} = 0b10100;
2247 let Inst{15} = 0;
2248}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002249
Owen Anderson2f7aed32010-11-17 22:16:31 +00002250def t2UBFX: T2TwoRegBitFI<
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002251 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb),
Owen Anderson2f7aed32010-11-17 22:16:31 +00002252 IIC_iUNAsi, "ubfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002253 let Inst{31-27} = 0b11110;
2254 let Inst{25} = 1;
2255 let Inst{24-20} = 0b11100;
2256 let Inst{15} = 0;
2257}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002258
Johnny Chen9474d552010-02-02 19:31:58 +00002259// A8.6.18 BFI - Bitfield insert (Encoding T1)
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002260let Constraints = "$src = $Rd" in {
2261 def t2BFI : T2TwoRegBitFI<(outs rGPR:$Rd),
2262 (ins rGPR:$src, rGPR:$Rn, bf_inv_mask_imm:$imm),
2263 IIC_iBITi, "bfi", "\t$Rd, $Rn, $imm",
2264 [(set rGPR:$Rd, (ARMbfi rGPR:$src, rGPR:$Rn,
2265 bf_inv_mask_imm:$imm))]> {
2266 let Inst{31-27} = 0b11110;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002267 let Inst{26} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002268 let Inst{25} = 1;
2269 let Inst{24-20} = 0b10110;
2270 let Inst{15} = 0;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002271 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002272
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002273 bits<10> imm;
2274 let msb{4-0} = imm{9-5};
2275 let lsb{4-0} = imm{4-0};
2276 }
Johnny Chen9474d552010-02-02 19:31:58 +00002277}
Evan Chengf49810c2009-06-23 17:48:47 +00002278
Evan Cheng7e1bf302010-09-29 00:27:46 +00002279defm t2ORN : T2I_bin_irs<0b0011, "orn",
2280 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002281 BinOpFrag<(or node:$LHS, (not node:$RHS))>,
2282 "t2ORN", 0, "">;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002283
Jim Grosbachd32872f2011-09-14 21:24:41 +00002284/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
2285/// unary operation that produces a value. These are predicable and can be
2286/// changed to modify CPSR.
2287multiclass T2I_un_irs<bits<4> opcod, string opc,
2288 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
2289 PatFrag opnode, bit Cheap = 0, bit ReMat = 0> {
2290 // shifted imm
2291 def i : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), iii,
2292 opc, "\t$Rd, $imm",
2293 [(set rGPR:$Rd, (opnode t2_so_imm:$imm))]> {
2294 let isAsCheapAsAMove = Cheap;
2295 let isReMaterializable = ReMat;
2296 let Inst{31-27} = 0b11110;
2297 let Inst{25} = 0;
2298 let Inst{24-21} = opcod;
2299 let Inst{19-16} = 0b1111; // Rn
2300 let Inst{15} = 0;
2301 }
2302 // register
2303 def r : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), iir,
2304 opc, ".w\t$Rd, $Rm",
2305 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
2306 let Inst{31-27} = 0b11101;
2307 let Inst{26-25} = 0b01;
2308 let Inst{24-21} = opcod;
2309 let Inst{19-16} = 0b1111; // Rn
2310 let Inst{14-12} = 0b000; // imm3
2311 let Inst{7-6} = 0b00; // imm2
2312 let Inst{5-4} = 0b00; // type
2313 }
2314 // shifted register
2315 def s : T2sOneRegShiftedReg<(outs rGPR:$Rd), (ins t2_so_reg:$ShiftedRm), iis,
2316 opc, ".w\t$Rd, $ShiftedRm",
2317 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm))]> {
2318 let Inst{31-27} = 0b11101;
2319 let Inst{26-25} = 0b01;
2320 let Inst{24-21} = opcod;
2321 let Inst{19-16} = 0b1111; // Rn
2322 }
2323}
2324
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002325// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
2326let AddedComplexity = 1 in
Evan Cheng5d42c562010-09-29 00:49:25 +00002327defm t2MVN : T2I_un_irs <0b0011, "mvn",
Evan Cheng3881cb72010-09-29 22:42:35 +00002328 IIC_iMVNi, IIC_iMVNr, IIC_iMVNsi,
Evan Cheng5d42c562010-09-29 00:49:25 +00002329 UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002330
Jim Grosbachf084a5e2010-07-20 16:07:04 +00002331let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002332def : T2Pat<(and rGPR:$src, t2_so_imm_not:$imm),
2333 (t2BICri rGPR:$src, t2_so_imm_not:$imm)>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002334
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002335// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002336def : T2Pat<(or rGPR:$src, t2_so_imm_not:$imm),
2337 (t2ORNri rGPR:$src, t2_so_imm_not:$imm)>,
Evan Chengea253b92009-08-12 01:56:42 +00002338 Requires<[IsThumb2]>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002339
2340def : T2Pat<(t2_so_imm_not:$src),
2341 (t2MVNi t2_so_imm_not:$src)>;
2342
Evan Chengf49810c2009-06-23 17:48:47 +00002343//===----------------------------------------------------------------------===//
2344// Multiply Instructions.
2345//
Evan Cheng8de898a2009-06-26 00:19:44 +00002346let isCommutable = 1 in
Owen Anderson35141a92010-11-18 01:08:42 +00002347def t2MUL: T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2348 "mul", "\t$Rd, $Rn, $Rm",
2349 [(set rGPR:$Rd, (mul rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002350 let Inst{31-27} = 0b11111;
2351 let Inst{26-23} = 0b0110;
2352 let Inst{22-20} = 0b000;
2353 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2354 let Inst{7-4} = 0b0000; // Multiply
2355}
Evan Chengf49810c2009-06-23 17:48:47 +00002356
Owen Anderson35141a92010-11-18 01:08:42 +00002357def t2MLA: T2FourReg<
2358 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2359 "mla", "\t$Rd, $Rn, $Rm, $Ra",
2360 [(set rGPR:$Rd, (add (mul rGPR:$Rn, rGPR:$Rm), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002361 let Inst{31-27} = 0b11111;
2362 let Inst{26-23} = 0b0110;
2363 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002364 let Inst{7-4} = 0b0000; // Multiply
2365}
Evan Chengf49810c2009-06-23 17:48:47 +00002366
Owen Anderson35141a92010-11-18 01:08:42 +00002367def t2MLS: T2FourReg<
2368 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2369 "mls", "\t$Rd, $Rn, $Rm, $Ra",
2370 [(set rGPR:$Rd, (sub rGPR:$Ra, (mul rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002371 let Inst{31-27} = 0b11111;
2372 let Inst{26-23} = 0b0110;
2373 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002374 let Inst{7-4} = 0b0001; // Multiply and Subtract
2375}
Evan Chengf49810c2009-06-23 17:48:47 +00002376
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002377// Extra precision multiplies with low / high results
2378let neverHasSideEffects = 1 in {
2379let isCommutable = 1 in {
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002380def t2SMULL : T2MulLong<0b000, 0b0000,
Owen Anderson796c3652011-08-22 23:16:48 +00002381 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002382 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Owen Anderson796c3652011-08-22 23:16:48 +00002383 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002384
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002385def t2UMULL : T2MulLong<0b010, 0b0000,
Jim Grosbach52082042010-12-08 22:29:28 +00002386 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002387 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002388 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Johnny Chend68e1192009-12-15 17:24:14 +00002389} // isCommutable
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002390
2391// Multiply + accumulate
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002392def t2SMLAL : T2MulLong<0b100, 0b0000,
2393 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002394 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002395 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002396
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002397def t2UMLAL : T2MulLong<0b110, 0b0000,
2398 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002399 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002400 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002401
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002402def t2UMAAL : T2MulLong<0b110, 0b0110,
2403 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002404 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbacha7603982011-07-01 21:12:19 +00002405 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2406 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002407} // neverHasSideEffects
2408
Johnny Chen93042d12010-03-02 18:14:57 +00002409// Rounding variants of the below included for disassembly only
2410
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002411// Most significant word multiply
Owen Anderson821752e2010-11-18 20:32:18 +00002412def t2SMMUL : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2413 "smmul", "\t$Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002414 [(set rGPR:$Rd, (mulhs rGPR:$Rn, rGPR:$Rm))]>,
2415 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002416 let Inst{31-27} = 0b11111;
2417 let Inst{26-23} = 0b0110;
2418 let Inst{22-20} = 0b101;
2419 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2420 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2421}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002422
Owen Anderson821752e2010-11-18 20:32:18 +00002423def t2SMMULR : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002424 "smmulr", "\t$Rd, $Rn, $Rm", []>,
2425 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002426 let Inst{31-27} = 0b11111;
2427 let Inst{26-23} = 0b0110;
2428 let Inst{22-20} = 0b101;
2429 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2430 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2431}
2432
Owen Anderson821752e2010-11-18 20:32:18 +00002433def t2SMMLA : T2FourReg<
2434 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2435 "smmla", "\t$Rd, $Rn, $Rm, $Ra",
Jim Grosbacha7603982011-07-01 21:12:19 +00002436 [(set rGPR:$Rd, (add (mulhs rGPR:$Rm, rGPR:$Rn), rGPR:$Ra))]>,
2437 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002438 let Inst{31-27} = 0b11111;
2439 let Inst{26-23} = 0b0110;
2440 let Inst{22-20} = 0b101;
Johnny Chend68e1192009-12-15 17:24:14 +00002441 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2442}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002443
Owen Anderson821752e2010-11-18 20:32:18 +00002444def t2SMMLAR: T2FourReg<
2445 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002446 "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
2447 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002448 let Inst{31-27} = 0b11111;
2449 let Inst{26-23} = 0b0110;
2450 let Inst{22-20} = 0b101;
Johnny Chen93042d12010-03-02 18:14:57 +00002451 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2452}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002453
Owen Anderson821752e2010-11-18 20:32:18 +00002454def t2SMMLS: T2FourReg<
2455 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2456 "smmls", "\t$Rd, $Rn, $Rm, $Ra",
Jim Grosbacha7603982011-07-01 21:12:19 +00002457 [(set rGPR:$Rd, (sub rGPR:$Ra, (mulhs rGPR:$Rn, rGPR:$Rm)))]>,
2458 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002459 let Inst{31-27} = 0b11111;
2460 let Inst{26-23} = 0b0110;
2461 let Inst{22-20} = 0b110;
Johnny Chend68e1192009-12-15 17:24:14 +00002462 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2463}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002464
Owen Anderson821752e2010-11-18 20:32:18 +00002465def t2SMMLSR:T2FourReg<
2466 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002467 "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
2468 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002469 let Inst{31-27} = 0b11111;
2470 let Inst{26-23} = 0b0110;
2471 let Inst{22-20} = 0b110;
Johnny Chen93042d12010-03-02 18:14:57 +00002472 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2473}
2474
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002475multiclass T2I_smul<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002476 def BB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2477 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2478 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002479 (sext_inreg rGPR:$Rm, i16)))]>,
2480 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002481 let Inst{31-27} = 0b11111;
2482 let Inst{26-23} = 0b0110;
2483 let Inst{22-20} = 0b001;
2484 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2485 let Inst{7-6} = 0b00;
2486 let Inst{5-4} = 0b00;
2487 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002488
Owen Anderson821752e2010-11-18 20:32:18 +00002489 def BT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2490 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2491 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002492 (sra rGPR:$Rm, (i32 16))))]>,
2493 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002494 let Inst{31-27} = 0b11111;
2495 let Inst{26-23} = 0b0110;
2496 let Inst{22-20} = 0b001;
2497 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2498 let Inst{7-6} = 0b00;
2499 let Inst{5-4} = 0b01;
2500 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002501
Owen Anderson821752e2010-11-18 20:32:18 +00002502 def TB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2503 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2504 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002505 (sext_inreg rGPR:$Rm, i16)))]>,
2506 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002507 let Inst{31-27} = 0b11111;
2508 let Inst{26-23} = 0b0110;
2509 let Inst{22-20} = 0b001;
2510 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2511 let Inst{7-6} = 0b00;
2512 let Inst{5-4} = 0b10;
2513 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002514
Owen Anderson821752e2010-11-18 20:32:18 +00002515 def TT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2516 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2517 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002518 (sra rGPR:$Rm, (i32 16))))]>,
2519 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002520 let Inst{31-27} = 0b11111;
2521 let Inst{26-23} = 0b0110;
2522 let Inst{22-20} = 0b001;
2523 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2524 let Inst{7-6} = 0b00;
2525 let Inst{5-4} = 0b11;
2526 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002527
Owen Anderson821752e2010-11-18 20:32:18 +00002528 def WB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2529 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2530 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002531 (sext_inreg rGPR:$Rm, i16)), (i32 16)))]>,
2532 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002533 let Inst{31-27} = 0b11111;
2534 let Inst{26-23} = 0b0110;
2535 let Inst{22-20} = 0b011;
2536 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2537 let Inst{7-6} = 0b00;
2538 let Inst{5-4} = 0b00;
2539 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002540
Owen Anderson821752e2010-11-18 20:32:18 +00002541 def WT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2542 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2543 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002544 (sra rGPR:$Rm, (i32 16))), (i32 16)))]>,
2545 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002546 let Inst{31-27} = 0b11111;
2547 let Inst{26-23} = 0b0110;
2548 let Inst{22-20} = 0b011;
2549 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2550 let Inst{7-6} = 0b00;
2551 let Inst{5-4} = 0b01;
2552 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002553}
2554
2555
2556multiclass T2I_smla<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002557 def BB : T2FourReg<
2558 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2559 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2560 [(set rGPR:$Rd, (add rGPR:$Ra,
2561 (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002562 (sext_inreg rGPR:$Rm, i16))))]>,
2563 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002564 let Inst{31-27} = 0b11111;
2565 let Inst{26-23} = 0b0110;
2566 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002567 let Inst{7-6} = 0b00;
2568 let Inst{5-4} = 0b00;
2569 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002570
Owen Anderson821752e2010-11-18 20:32:18 +00002571 def BT : T2FourReg<
2572 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2573 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2574 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002575 (sra rGPR:$Rm, (i32 16)))))]>,
2576 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002577 let Inst{31-27} = 0b11111;
2578 let Inst{26-23} = 0b0110;
2579 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002580 let Inst{7-6} = 0b00;
2581 let Inst{5-4} = 0b01;
2582 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002583
Owen Anderson821752e2010-11-18 20:32:18 +00002584 def TB : T2FourReg<
2585 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2586 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2587 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002588 (sext_inreg rGPR:$Rm, i16))))]>,
2589 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002590 let Inst{31-27} = 0b11111;
2591 let Inst{26-23} = 0b0110;
2592 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002593 let Inst{7-6} = 0b00;
2594 let Inst{5-4} = 0b10;
2595 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002596
Owen Anderson821752e2010-11-18 20:32:18 +00002597 def TT : T2FourReg<
2598 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2599 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2600 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002601 (sra rGPR:$Rm, (i32 16)))))]>,
2602 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002603 let Inst{31-27} = 0b11111;
2604 let Inst{26-23} = 0b0110;
2605 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002606 let Inst{7-6} = 0b00;
2607 let Inst{5-4} = 0b11;
2608 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002609
Owen Anderson821752e2010-11-18 20:32:18 +00002610 def WB : T2FourReg<
2611 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2612 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2613 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002614 (sext_inreg rGPR:$Rm, i16)), (i32 16))))]>,
2615 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002616 let Inst{31-27} = 0b11111;
2617 let Inst{26-23} = 0b0110;
2618 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002619 let Inst{7-6} = 0b00;
2620 let Inst{5-4} = 0b00;
2621 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002622
Owen Anderson821752e2010-11-18 20:32:18 +00002623 def WT : T2FourReg<
2624 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2625 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2626 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002627 (sra rGPR:$Rm, (i32 16))), (i32 16))))]>,
2628 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002629 let Inst{31-27} = 0b11111;
2630 let Inst{26-23} = 0b0110;
2631 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002632 let Inst{7-6} = 0b00;
2633 let Inst{5-4} = 0b01;
2634 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002635}
2636
2637defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2638defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2639
Jim Grosbacheeca7582011-09-15 23:45:50 +00002640// Halfword multiple accumulate long: SMLAL<x><y>
Owen Anderson821752e2010-11-18 20:32:18 +00002641def t2SMLALBB : T2FourReg_mac<1, 0b100, 0b1000, (outs rGPR:$Ra,rGPR:$Rd),
2642 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbb", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002643 [/* For disassembly only; pattern left blank */]>,
2644 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002645def t2SMLALBT : T2FourReg_mac<1, 0b100, 0b1001, (outs rGPR:$Ra,rGPR:$Rd),
2646 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbt", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002647 [/* For disassembly only; pattern left blank */]>,
2648 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002649def t2SMLALTB : T2FourReg_mac<1, 0b100, 0b1010, (outs rGPR:$Ra,rGPR:$Rd),
2650 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltb", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002651 [/* For disassembly only; pattern left blank */]>,
2652 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002653def t2SMLALTT : T2FourReg_mac<1, 0b100, 0b1011, (outs rGPR:$Ra,rGPR:$Rd),
2654 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltt", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002655 [/* For disassembly only; pattern left blank */]>,
2656 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002657
Johnny Chenadc77332010-02-26 22:04:29 +00002658// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
Owen Anderson821752e2010-11-18 20:32:18 +00002659def t2SMUAD: T2ThreeReg_mac<
2660 0, 0b010, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002661 IIC_iMAC32, "smuad", "\t$Rd, $Rn, $Rm", []>,
2662 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002663 let Inst{15-12} = 0b1111;
2664}
Owen Anderson821752e2010-11-18 20:32:18 +00002665def t2SMUADX:T2ThreeReg_mac<
2666 0, 0b010, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002667 IIC_iMAC32, "smuadx", "\t$Rd, $Rn, $Rm", []>,
2668 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002669 let Inst{15-12} = 0b1111;
2670}
Owen Anderson821752e2010-11-18 20:32:18 +00002671def t2SMUSD: T2ThreeReg_mac<
2672 0, 0b100, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002673 IIC_iMAC32, "smusd", "\t$Rd, $Rn, $Rm", []>,
2674 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002675 let Inst{15-12} = 0b1111;
2676}
Owen Anderson821752e2010-11-18 20:32:18 +00002677def t2SMUSDX:T2ThreeReg_mac<
2678 0, 0b100, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002679 IIC_iMAC32, "smusdx", "\t$Rd, $Rn, $Rm", []>,
2680 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002681 let Inst{15-12} = 0b1111;
2682}
Owen Andersonc6788c82011-08-22 23:31:45 +00002683def t2SMLAD : T2FourReg_mac<
Owen Anderson821752e2010-11-18 20:32:18 +00002684 0, 0b010, 0b0000, (outs rGPR:$Rd),
2685 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlad",
Jim Grosbacha7603982011-07-01 21:12:19 +00002686 "\t$Rd, $Rn, $Rm, $Ra", []>,
2687 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002688def t2SMLADX : T2FourReg_mac<
2689 0, 0b010, 0b0001, (outs rGPR:$Rd),
2690 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smladx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002691 "\t$Rd, $Rn, $Rm, $Ra", []>,
2692 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002693def t2SMLSD : T2FourReg_mac<0, 0b100, 0b0000, (outs rGPR:$Rd),
2694 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsd",
Jim Grosbacha7603982011-07-01 21:12:19 +00002695 "\t$Rd, $Rn, $Rm, $Ra", []>,
2696 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002697def t2SMLSDX : T2FourReg_mac<0, 0b100, 0b0001, (outs rGPR:$Rd),
2698 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsdx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002699 "\t$Rd, $Rn, $Rm, $Ra", []>,
2700 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002701def t2SMLALD : T2FourReg_mac<1, 0b100, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
Jim Grosbach231948f2011-09-16 16:58:03 +00002702 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64, "smlald",
2703 "\t$Ra, $Rd, $Rn, $Rm", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002704 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002705def t2SMLALDX : T2FourReg_mac<1, 0b100, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
Jim Grosbach231948f2011-09-16 16:58:03 +00002706 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaldx",
2707 "\t$Ra, $Rd, $Rn, $Rm", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002708 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002709def t2SMLSLD : T2FourReg_mac<1, 0b101, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
Jim Grosbach7ff24722011-09-16 17:10:44 +00002710 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlsld",
2711 "\t$Ra, $Rd, $Rn, $Rm", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002712 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002713def t2SMLSLDX : T2FourReg_mac<1, 0b101, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2714 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsldx",
Jim Grosbach7ff24722011-09-16 17:10:44 +00002715 "\t$Ra, $Rd, $Rn, $Rm", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002716 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002717
2718//===----------------------------------------------------------------------===//
Evan Cheng734f63b2011-06-21 19:00:54 +00002719// Division Instructions.
2720// Signed and unsigned division on v7-M
2721//
2722def t2SDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2723 "sdiv", "\t$Rd, $Rn, $Rm",
2724 [(set rGPR:$Rd, (sdiv rGPR:$Rn, rGPR:$Rm))]>,
2725 Requires<[HasDivide, IsThumb2]> {
2726 let Inst{31-27} = 0b11111;
2727 let Inst{26-21} = 0b011100;
2728 let Inst{20} = 0b1;
2729 let Inst{15-12} = 0b1111;
2730 let Inst{7-4} = 0b1111;
2731}
2732
2733def t2UDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2734 "udiv", "\t$Rd, $Rn, $Rm",
2735 [(set rGPR:$Rd, (udiv rGPR:$Rn, rGPR:$Rm))]>,
2736 Requires<[HasDivide, IsThumb2]> {
2737 let Inst{31-27} = 0b11111;
2738 let Inst{26-21} = 0b011101;
2739 let Inst{20} = 0b1;
2740 let Inst{15-12} = 0b1111;
2741 let Inst{7-4} = 0b1111;
2742}
2743
2744//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002745// Misc. Arithmetic Instructions.
2746//
2747
Jim Grosbach80dc1162010-02-16 21:23:02 +00002748class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
2749 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson612fb5b2010-11-18 21:15:19 +00002750 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002751 let Inst{31-27} = 0b11111;
2752 let Inst{26-22} = 0b01010;
2753 let Inst{21-20} = op1;
2754 let Inst{15-12} = 0b1111;
2755 let Inst{7-6} = 0b10;
2756 let Inst{5-4} = op2;
Jim Grosbach86386922010-12-08 22:10:43 +00002757 let Rn{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00002758}
Evan Chengf49810c2009-06-23 17:48:47 +00002759
Owen Anderson612fb5b2010-11-18 21:15:19 +00002760def t2CLZ : T2I_misc<0b11, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2761 "clz", "\t$Rd, $Rm", [(set rGPR:$Rd, (ctlz rGPR:$Rm))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002762
Owen Anderson612fb5b2010-11-18 21:15:19 +00002763def t2RBIT : T2I_misc<0b01, 0b10, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2764 "rbit", "\t$Rd, $Rm",
2765 [(set rGPR:$Rd, (ARMrbit rGPR:$Rm))]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002766
Owen Anderson612fb5b2010-11-18 21:15:19 +00002767def t2REV : T2I_misc<0b01, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2768 "rev", ".w\t$Rd, $Rm", [(set rGPR:$Rd, (bswap rGPR:$Rm))]>;
Johnny Chend68e1192009-12-15 17:24:14 +00002769
Owen Anderson612fb5b2010-11-18 21:15:19 +00002770def t2REV16 : T2I_misc<0b01, 0b01, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2771 "rev16", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002772 [(set rGPR:$Rd, (rotr (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng6d6c55b2011-06-17 20:47:21 +00002773
Owen Anderson612fb5b2010-11-18 21:15:19 +00002774def t2REVSH : T2I_misc<0b01, 0b11, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2775 "revsh", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002776 [(set rGPR:$Rd, (sra (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng3f30af32011-03-18 21:52:42 +00002777
Evan Chengf60ceac2011-06-15 17:17:48 +00002778def : T2Pat<(or (sra (shl rGPR:$Rm, (i32 24)), (i32 16)),
Evan Cheng9568e5c2011-06-21 06:01:08 +00002779 (and (srl rGPR:$Rm, (i32 8)), 0xFF)),
Evan Chengf60ceac2011-06-15 17:17:48 +00002780 (t2REVSH rGPR:$Rm)>;
2781
Owen Anderson612fb5b2010-11-18 21:15:19 +00002782def t2PKHBT : T2ThreeReg<
Jim Grosbach0b692472011-09-14 23:16:41 +00002783 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, pkh_lsl_amt:$sh),
2784 IIC_iBITsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Owen Anderson612fb5b2010-11-18 21:15:19 +00002785 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00002786 (and (shl rGPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002787 0xFFFF0000)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002788 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002789 let Inst{31-27} = 0b11101;
2790 let Inst{26-25} = 0b01;
2791 let Inst{24-20} = 0b01100;
2792 let Inst{5} = 0; // BT form
2793 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002794
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002795 bits<5> sh;
2796 let Inst{14-12} = sh{4-2};
2797 let Inst{7-6} = sh{1-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002798}
Evan Cheng40289b02009-07-07 05:35:52 +00002799
2800// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002801def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (and rGPR:$src2, 0xFFFF0000)),
2802 (t2PKHBT rGPR:$src1, rGPR:$src2, 0)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002803 Requires<[HasT2ExtractPack, IsThumb2]>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002804def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (shl rGPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002805 (t2PKHBT rGPR:$src1, rGPR:$src2, imm16_31:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002806 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Cheng40289b02009-07-07 05:35:52 +00002807
Bob Wilsondc66eda2010-08-16 22:26:55 +00002808// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2809// will match the pattern below.
Owen Anderson612fb5b2010-11-18 21:15:19 +00002810def t2PKHTB : T2ThreeReg<
Jim Grosbach0b692472011-09-14 23:16:41 +00002811 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, pkh_asr_amt:$sh),
2812 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Owen Anderson612fb5b2010-11-18 21:15:19 +00002813 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00002814 (and (sra rGPR:$Rm, pkh_asr_amt:$sh),
Bob Wilsonf955f292010-08-17 17:23:19 +00002815 0xFFFF)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002816 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002817 let Inst{31-27} = 0b11101;
2818 let Inst{26-25} = 0b01;
2819 let Inst{24-20} = 0b01100;
2820 let Inst{5} = 1; // TB form
2821 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002822
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002823 bits<5> sh;
2824 let Inst{14-12} = sh{4-2};
2825 let Inst{7-6} = sh{1-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002826}
Evan Cheng40289b02009-07-07 05:35:52 +00002827
2828// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2829// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002830def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (srl rGPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002831 (t2PKHTB rGPR:$src1, rGPR:$src2, imm16_31:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002832 Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002833def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002834 (and (srl rGPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002835 (t2PKHTB rGPR:$src1, rGPR:$src2, imm1_15:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002836 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002837
2838//===----------------------------------------------------------------------===//
2839// Comparison Instructions...
2840//
Johnny Chend68e1192009-12-15 17:24:14 +00002841defm t2CMP : T2I_cmp_irs<0b1101, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002842 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002843 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>, "t2CMP">;
Jim Grosbach97a884d2010-12-07 20:41:06 +00002844
Jim Grosbachef88a922011-09-06 21:44:58 +00002845def : T2Pat<(ARMcmpZ GPRnopc:$lhs, t2_so_imm:$imm),
2846 (t2CMPri GPRnopc:$lhs, t2_so_imm:$imm)>;
2847def : T2Pat<(ARMcmpZ GPRnopc:$lhs, rGPR:$rhs),
2848 (t2CMPrr GPRnopc:$lhs, rGPR:$rhs)>;
2849def : T2Pat<(ARMcmpZ GPRnopc:$lhs, t2_so_reg:$rhs),
2850 (t2CMPrs GPRnopc:$lhs, t2_so_reg:$rhs)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002851
Dan Gohman4b7dff92010-08-26 15:50:25 +00002852//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2853// Compare-to-zero still works out, just not the relationals
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002854//defm t2CMN : T2I_cmp_irs<0b1000, "cmn",
2855// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002856defm t2CMNz : T2I_cmp_irs<0b1000, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002857 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002858 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>,
2859 "t2CMNz">;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002860
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002861//def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
2862// (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002863
Jim Grosbachef88a922011-09-06 21:44:58 +00002864def : T2Pat<(ARMcmpZ GPRnopc:$src, t2_so_imm_neg:$imm),
2865 (t2CMNzri GPRnopc:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002866
Johnny Chend68e1192009-12-15 17:24:14 +00002867defm t2TST : T2I_cmp_irs<0b0000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002868 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002869 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>,
2870 "t2TST">;
Johnny Chend68e1192009-12-15 17:24:14 +00002871defm t2TEQ : T2I_cmp_irs<0b0100, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002872 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002873 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>,
2874 "t2TEQ">;
Evan Chengf49810c2009-06-23 17:48:47 +00002875
Evan Chenge253c952009-07-07 20:39:03 +00002876// Conditional moves
2877// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002878// a two-value operand where a dag node expects two operands. :(
Evan Cheng63f35442010-11-13 02:25:14 +00002879let neverHasSideEffects = 1 in {
Jakob Stoklund Olesenc5041ca2012-04-04 18:23:42 +00002880
2881let isCommutable = 1 in
Jim Grosbachefeedce2011-07-01 17:14:11 +00002882def t2MOVCCr : t2PseudoInst<(outs rGPR:$Rd),
2883 (ins rGPR:$false, rGPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00002884 4, IIC_iCMOVr,
Owen Anderson8ee97792010-11-18 21:46:31 +00002885 [/*(set rGPR:$Rd, (ARMcmov rGPR:$false, rGPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachefeedce2011-07-01 17:14:11 +00002886 RegConstraint<"$false = $Rd">;
2887
2888let isMoveImm = 1 in
2889def t2MOVCCi : t2PseudoInst<(outs rGPR:$Rd),
2890 (ins rGPR:$false, t2_so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00002891 4, IIC_iCMOVi,
Jim Grosbachefeedce2011-07-01 17:14:11 +00002892[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2893 RegConstraint<"$false = $Rd">;
Evan Chenge253c952009-07-07 20:39:03 +00002894
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00002895// FIXME: Pseudo-ize these. For now, just mark codegen only.
2896let isCodeGenOnly = 1 in {
Evan Chengc4af4632010-11-17 20:13:28 +00002897let isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002898def t2MOVCCi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$false, imm0_65535_expr:$imm),
Evan Cheng875a6ac2010-11-12 22:42:47 +00002899 IIC_iCMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002900 "movw", "\t$Rd, $imm", []>,
2901 RegConstraint<"$false = $Rd"> {
Jim Grosbacha4257162010-10-07 00:53:56 +00002902 let Inst{31-27} = 0b11110;
2903 let Inst{25} = 1;
2904 let Inst{24-21} = 0b0010;
2905 let Inst{20} = 0; // The S bit.
2906 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002907
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002908 bits<4> Rd;
2909 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00002910
Jim Grosbach86386922010-12-08 22:10:43 +00002911 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002912 let Inst{19-16} = imm{15-12};
2913 let Inst{26} = imm{11};
2914 let Inst{14-12} = imm{10-8};
2915 let Inst{7-0} = imm{7-0};
Jim Grosbacha4257162010-10-07 00:53:56 +00002916}
2917
Evan Chengc4af4632010-11-17 20:13:28 +00002918let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00002919def t2MOVCCi32imm : PseudoInst<(outs rGPR:$dst),
2920 (ins rGPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002921 IIC_iCMOVix2, []>, RegConstraint<"$false = $dst">;
Evan Cheng63f35442010-11-13 02:25:14 +00002922
Evan Chengc4af4632010-11-17 20:13:28 +00002923let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002924def t2MVNCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
Jim Grosbach9c5edc02011-10-26 17:28:15 +00002925 IIC_iCMOVi, "mvn", "\t$Rd, $imm",
Owen Anderson8ee97792010-11-18 21:46:31 +00002926[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm_not:$imm,
Evan Cheng875a6ac2010-11-12 22:42:47 +00002927 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson8ee97792010-11-18 21:46:31 +00002928 RegConstraint<"$false = $Rd"> {
Evan Cheng875a6ac2010-11-12 22:42:47 +00002929 let Inst{31-27} = 0b11110;
2930 let Inst{25} = 0;
2931 let Inst{24-21} = 0b0011;
2932 let Inst{20} = 0; // The S bit.
2933 let Inst{19-16} = 0b1111; // Rn
2934 let Inst{15} = 0;
2935}
2936
Johnny Chend68e1192009-12-15 17:24:14 +00002937class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
2938 string opc, string asm, list<dag> pattern>
Owen Andersonbb6315d2010-11-15 19:58:36 +00002939 : T2TwoRegShiftImm<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002940 let Inst{31-27} = 0b11101;
2941 let Inst{26-25} = 0b01;
2942 let Inst{24-21} = 0b0010;
2943 let Inst{20} = 0; // The S bit.
2944 let Inst{19-16} = 0b1111; // Rn
2945 let Inst{5-4} = opcod; // Shift type.
2946}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002947def t2MOVCClsl : T2I_movcc_sh<0b00, (outs rGPR:$Rd),
2948 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2949 IIC_iCMOVsi, "lsl", ".w\t$Rd, $Rm, $imm", []>,
2950 RegConstraint<"$false = $Rd">;
2951def t2MOVCClsr : T2I_movcc_sh<0b01, (outs rGPR:$Rd),
2952 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2953 IIC_iCMOVsi, "lsr", ".w\t$Rd, $Rm, $imm", []>,
2954 RegConstraint<"$false = $Rd">;
2955def t2MOVCCasr : T2I_movcc_sh<0b10, (outs rGPR:$Rd),
2956 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2957 IIC_iCMOVsi, "asr", ".w\t$Rd, $Rm, $imm", []>,
2958 RegConstraint<"$false = $Rd">;
2959def t2MOVCCror : T2I_movcc_sh<0b11, (outs rGPR:$Rd),
2960 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2961 IIC_iCMOVsi, "ror", ".w\t$Rd, $Rm, $imm", []>,
2962 RegConstraint<"$false = $Rd">;
Evan Cheng03a18522012-03-20 21:28:05 +00002963} // isCodeGenOnly = 1
Evan Chengc892aeb2012-02-23 01:19:06 +00002964
Evan Cheng03a18522012-03-20 21:28:05 +00002965multiclass T2I_bincc_irs<Instruction iri, Instruction irr, Instruction irs,
Evan Chengc892aeb2012-02-23 01:19:06 +00002966 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis> {
2967 // shifted imm
Evan Cheng03a18522012-03-20 21:28:05 +00002968 def ri : t2PseudoExpand<(outs rGPR:$Rd),
2969 (ins rGPR:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s),
2970 4, iii, [],
2971 (iri rGPR:$Rd, rGPR:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>,
2972 RegConstraint<"$Rn = $Rd">;
Evan Chengc892aeb2012-02-23 01:19:06 +00002973 // register
Evan Cheng03a18522012-03-20 21:28:05 +00002974 def rr : t2PseudoExpand<(outs rGPR:$Rd),
2975 (ins rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s),
2976 4, iir, [],
2977 (irr rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>,
2978 RegConstraint<"$Rn = $Rd">;
Evan Chengc892aeb2012-02-23 01:19:06 +00002979 // shifted register
Evan Cheng03a18522012-03-20 21:28:05 +00002980 def rs : t2PseudoExpand<(outs rGPR:$Rd),
2981 (ins rGPR:$Rn, t2_so_reg:$ShiftedRm, pred:$p, cc_out:$s),
2982 4, iis, [],
2983 (irs rGPR:$Rd, rGPR:$Rn, t2_so_reg:$ShiftedRm, pred:$p, cc_out:$s)>,
2984 RegConstraint<"$Rn = $Rd">;
Evan Chengc892aeb2012-02-23 01:19:06 +00002985} // T2I_bincc_irs
2986
Evan Cheng03a18522012-03-20 21:28:05 +00002987defm t2ANDCC : T2I_bincc_irs<t2ANDri, t2ANDrr, t2ANDrs,
2988 IIC_iBITi, IIC_iBITr, IIC_iBITsi>;
2989defm t2ORRCC : T2I_bincc_irs<t2ORRri, t2ORRrr, t2ORRrs,
2990 IIC_iBITi, IIC_iBITr, IIC_iBITsi>;
2991defm t2EORCC : T2I_bincc_irs<t2EORri, t2EORrr, t2EORrs,
2992 IIC_iBITi, IIC_iBITr, IIC_iBITsi>;
Jim Grosbachefeedce2011-07-01 17:14:11 +00002993} // neverHasSideEffects
Evan Cheng13f8b362009-08-01 01:43:45 +00002994
David Goodwin5e47a9a2009-06-30 18:04:13 +00002995//===----------------------------------------------------------------------===//
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002996// Atomic operations intrinsics
2997//
2998
2999// memory barriers protect the atomic sequences
3000let hasSideEffects = 1 in {
Bob Wilsonf74a4292010-10-30 00:54:37 +00003001def t2DMB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
3002 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3003 Requires<[IsThumb, HasDB]> {
3004 bits<4> opt;
3005 let Inst{31-4} = 0xf3bf8f5;
3006 let Inst{3-0} = opt;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00003007}
3008}
3009
Bob Wilsonf74a4292010-10-30 00:54:37 +00003010def t2DSB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
Jim Grosbachaa833e52011-09-06 22:53:27 +00003011 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003012 Requires<[IsThumb, HasDB]> {
3013 bits<4> opt;
3014 let Inst{31-4} = 0xf3bf8f4;
3015 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00003016}
3017
Jim Grosbachaa833e52011-09-06 22:53:27 +00003018def t2ISB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
3019 "isb", "\t$opt",
Jim Grosbach218affc2011-09-06 23:09:19 +00003020 []>, Requires<[IsThumb2, HasDB]> {
Jim Grosbachaa833e52011-09-06 22:53:27 +00003021 bits<4> opt;
Bob Wilsonf74a4292010-10-30 00:54:37 +00003022 let Inst{31-4} = 0xf3bf8f6;
Jim Grosbachaa833e52011-09-06 22:53:27 +00003023 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00003024}
3025
Owen Anderson16884412011-07-13 23:22:26 +00003026class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, int sz,
Johnny Chend68e1192009-12-15 17:24:14 +00003027 InstrItinClass itin, string opc, string asm, string cstr,
3028 list<dag> pattern, bits<4> rt2 = 0b1111>
3029 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
3030 let Inst{31-27} = 0b11101;
3031 let Inst{26-20} = 0b0001101;
3032 let Inst{11-8} = rt2;
3033 let Inst{7-6} = 0b01;
3034 let Inst{5-4} = opcod;
3035 let Inst{3-0} = 0b1111;
Jim Grosbach7a088642010-11-19 17:11:02 +00003036
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003037 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00003038 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003039 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00003040 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00003041}
Owen Anderson16884412011-07-13 23:22:26 +00003042class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, int sz,
Johnny Chend68e1192009-12-15 17:24:14 +00003043 InstrItinClass itin, string opc, string asm, string cstr,
3044 list<dag> pattern, bits<4> rt2 = 0b1111>
3045 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
3046 let Inst{31-27} = 0b11101;
3047 let Inst{26-20} = 0b0001100;
3048 let Inst{11-8} = rt2;
3049 let Inst{7-6} = 0b01;
3050 let Inst{5-4} = opcod;
Jim Grosbach7a088642010-11-19 17:11:02 +00003051
Owen Anderson91a7c592010-11-19 00:28:38 +00003052 bits<4> Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003053 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00003054 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003055 let Inst{3-0} = Rd;
3056 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00003057 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00003058}
3059
Jim Grosbachc219e4d2009-12-14 18:56:47 +00003060let mayLoad = 1 in {
Jim Grosbachb6aed502011-09-09 18:37:27 +00003061def t2LDREXB : T2I_ldrex<0b00, (outs rGPR:$Rt), (ins addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003062 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003063 "ldrexb", "\t$Rt, $addr", "", []>;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003064def t2LDREXH : T2I_ldrex<0b01, (outs rGPR:$Rt), (ins addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003065 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003066 "ldrexh", "\t$Rt, $addr", "", []>;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003067def t2LDREX : Thumb2I<(outs rGPR:$Rt), (ins t2addrmode_imm0_1020s4:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003068 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003069 "ldrex", "\t$Rt, $addr", "", []> {
Jim Grosbachb6aed502011-09-09 18:37:27 +00003070 bits<4> Rt;
3071 bits<12> addr;
Johnny Chend68e1192009-12-15 17:24:14 +00003072 let Inst{31-27} = 0b11101;
3073 let Inst{26-20} = 0b0000101;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003074 let Inst{19-16} = addr{11-8};
Owen Anderson808c7d12010-12-10 21:52:38 +00003075 let Inst{15-12} = Rt;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003076 let Inst{11-8} = 0b1111;
3077 let Inst{7-0} = addr{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003078}
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003079let hasExtraDefRegAllocReq = 1 in
3080def t2LDREXD : T2I_ldrex<0b11, (outs rGPR:$Rt, rGPR:$Rt2),
Jim Grosbachb6aed502011-09-09 18:37:27 +00003081 (ins addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003082 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003083 "ldrexd", "\t$Rt, $Rt2, $addr", "",
Owen Anderson91a7c592010-11-19 00:28:38 +00003084 [], {?, ?, ?, ?}> {
3085 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00003086 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00003087}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00003088}
3089
Owen Anderson91a7c592010-11-19 00:28:38 +00003090let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003091def t2STREXB : T2I_strex<0b00, (outs rGPR:$Rd),
Jim Grosbachb6aed502011-09-09 18:37:27 +00003092 (ins rGPR:$Rt, addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003093 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003094 "strexb", "\t$Rd, $Rt, $addr", "", []>;
3095def t2STREXH : T2I_strex<0b01, (outs rGPR:$Rd),
Jim Grosbachb6aed502011-09-09 18:37:27 +00003096 (ins rGPR:$Rt, addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003097 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003098 "strexh", "\t$Rd, $Rt, $addr", "", []>;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003099def t2STREX : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt,
3100 t2addrmode_imm0_1020s4:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003101 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003102 "strex", "\t$Rd, $Rt, $addr", "",
3103 []> {
Jim Grosbachb6aed502011-09-09 18:37:27 +00003104 bits<4> Rd;
3105 bits<4> Rt;
3106 bits<12> addr;
Johnny Chend68e1192009-12-15 17:24:14 +00003107 let Inst{31-27} = 0b11101;
3108 let Inst{26-20} = 0b0000100;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003109 let Inst{19-16} = addr{11-8};
Owen Anderson808c7d12010-12-10 21:52:38 +00003110 let Inst{15-12} = Rt;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003111 let Inst{11-8} = Rd;
3112 let Inst{7-0} = addr{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003113}
Anton Korobeynikov2c6d0f22012-01-23 22:57:52 +00003114let hasExtraSrcRegAllocReq = 1 in
Owen Anderson91a7c592010-11-19 00:28:38 +00003115def t2STREXD : T2I_strex<0b11, (outs rGPR:$Rd),
Jim Grosbachb6aed502011-09-09 18:37:27 +00003116 (ins rGPR:$Rt, rGPR:$Rt2, addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003117 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003118 "strexd", "\t$Rd, $Rt, $Rt2, $addr", "", [],
Owen Anderson91a7c592010-11-19 00:28:38 +00003119 {?, ?, ?, ?}> {
3120 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00003121 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00003122}
Anton Korobeynikov2c6d0f22012-01-23 22:57:52 +00003123}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00003124
Jim Grosbachad2dad92011-09-06 20:27:04 +00003125def t2CLREX : T2I<(outs), (ins), NoItinerary, "clrex", "", []>,
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00003126 Requires<[IsThumb2, HasV7]> {
3127 let Inst{31-16} = 0xf3bf;
Johnny Chen10a77e12010-03-02 22:11:06 +00003128 let Inst{15-14} = 0b10;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00003129 let Inst{13} = 0;
Johnny Chen10a77e12010-03-02 22:11:06 +00003130 let Inst{12} = 0;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00003131 let Inst{11-8} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00003132 let Inst{7-4} = 0b0010;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00003133 let Inst{3-0} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00003134}
3135
Jim Grosbachc219e4d2009-12-14 18:56:47 +00003136//===----------------------------------------------------------------------===//
Jim Grosbach5aa16842009-08-11 19:42:21 +00003137// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003138// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach5aa16842009-08-11 19:42:21 +00003139// address and save #0 in R0 for the non-longjmp case.
3140// Since by its nature we may be coming from some other function to get
3141// here, and we're using the stack frame for the containing function to
3142// save/restore registers, we can't keep anything live in regs across
3143// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003144// when we get here from a longjmp(). We force everything out of registers
Jim Grosbach5aa16842009-08-11 19:42:21 +00003145// except for our own input by listing the relevant registers in Defs. By
3146// doing so, we also cause the prologue/epilogue code to actively preserve
3147// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00003148// $val is a scratch register for our use.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003149let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00003150 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesenece8b732012-01-13 22:55:42 +00003151 Q0, Q1, Q2, Q3, Q8, Q9, Q10, Q11, Q12, Q13, Q14, Q15],
Bill Wendling13a71212011-10-17 22:26:23 +00003152 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1,
3153 usesCustomInserter = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00003154 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00003155 AddrModeNone, 0, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00003156 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00003157 Requires<[IsThumb2, HasVFP2]>;
Jim Grosbach5aa16842009-08-11 19:42:21 +00003158}
3159
Bob Wilsonec80e262010-04-09 20:41:18 +00003160let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00003161 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Bill Wendling13a71212011-10-17 22:26:23 +00003162 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1,
3163 usesCustomInserter = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00003164 def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00003165 AddrModeNone, 0, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00003166 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00003167 Requires<[IsThumb2, NoVFP]>;
3168}
Jim Grosbach5aa16842009-08-11 19:42:21 +00003169
3170
3171//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00003172// Control-Flow Instructions
3173//
3174
Evan Chengc50a1cb2009-07-09 22:58:39 +00003175// FIXME: remove when we have a way to marking a MI with these properties.
Evan Chengc50a1cb2009-07-09 22:58:39 +00003176// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003177let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00003178 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003179def t2LDMIA_RET: t2PseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Jim Grosbach16f99242011-06-30 18:25:42 +00003180 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00003181 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003182 (t2LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbach16f99242011-06-30 18:25:42 +00003183 RegConstraint<"$Rn = $wb">;
Evan Chengc50a1cb2009-07-09 22:58:39 +00003184
David Goodwin5e47a9a2009-06-30 18:04:13 +00003185let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
3186let isPredicable = 1 in
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003187def t2B : T2I<(outs), (ins uncondbrtarget:$target), IIC_Br,
3188 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003189 [(br bb:$target)]> {
3190 let Inst{31-27} = 0b11110;
3191 let Inst{15-14} = 0b10;
3192 let Inst{12} = 1;
Owen Anderson05bf5952010-11-29 18:54:38 +00003193
3194 bits<20> target;
3195 let Inst{26} = target{19};
3196 let Inst{11} = target{18};
3197 let Inst{13} = target{17};
3198 let Inst{21-16} = target{16-11};
3199 let Inst{10-0} = target{10-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003200}
David Goodwin5e47a9a2009-06-30 18:04:13 +00003201
Jim Grosbacha0bb2532010-11-29 22:40:58 +00003202let isNotDuplicable = 1, isIndirectBranch = 1 in {
Jim Grosbachd4811102010-12-15 19:03:16 +00003203def t2BR_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003204 (ins GPR:$target, GPR:$index, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00003205 0, IIC_Br,
Jim Grosbach5ca66692010-11-29 22:37:40 +00003206 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]>;
Evan Cheng5657c012009-07-29 02:18:14 +00003207
Evan Cheng25f7cfc2009-08-01 06:13:52 +00003208// FIXME: Add a non-pc based case that can be predicated.
Jim Grosbachd4811102010-12-15 19:03:16 +00003209def t2TBB_JT : t2PseudoInst<(outs),
Jim Grosbachbc80e942011-09-19 20:31:59 +00003210 (ins GPR:$index, i32imm:$jt, i32imm:$id), 0, IIC_Br, []>;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003211
Jim Grosbachd4811102010-12-15 19:03:16 +00003212def t2TBH_JT : t2PseudoInst<(outs),
Jim Grosbachbc80e942011-09-19 20:31:59 +00003213 (ins GPR:$index, i32imm:$jt, i32imm:$id), 0, IIC_Br, []>;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003214
Jim Grosbach7f739be2011-09-19 22:21:13 +00003215def t2TBB : T2I<(outs), (ins addrmode_tbb:$addr), IIC_Br,
3216 "tbb", "\t$addr", []> {
Jim Grosbach5ca66692010-11-29 22:37:40 +00003217 bits<4> Rn;
3218 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00003219 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003220 let Inst{19-16} = Rn;
3221 let Inst{15-5} = 0b11110000000;
3222 let Inst{4} = 0; // B form
3223 let Inst{3-0} = Rm;
Jim Grosbach7f739be2011-09-19 22:21:13 +00003224
3225 let DecoderMethod = "DecodeThumbTableBranch";
Johnny Chend68e1192009-12-15 17:24:14 +00003226}
Evan Cheng5657c012009-07-29 02:18:14 +00003227
Jim Grosbach7f739be2011-09-19 22:21:13 +00003228def t2TBH : T2I<(outs), (ins addrmode_tbh:$addr), IIC_Br,
3229 "tbh", "\t$addr", []> {
Jim Grosbach5ca66692010-11-29 22:37:40 +00003230 bits<4> Rn;
3231 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00003232 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003233 let Inst{19-16} = Rn;
3234 let Inst{15-5} = 0b11110000000;
3235 let Inst{4} = 1; // H form
3236 let Inst{3-0} = Rm;
Jim Grosbach7f739be2011-09-19 22:21:13 +00003237
3238 let DecoderMethod = "DecodeThumbTableBranch";
Johnny Chen93042d12010-03-02 18:14:57 +00003239}
Evan Cheng5657c012009-07-29 02:18:14 +00003240} // isNotDuplicable, isIndirectBranch
3241
David Goodwinc9a59b52009-06-30 19:50:22 +00003242} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00003243
3244// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003245// a two-value operand where a dag node expects ", "two operands. :(
David Goodwin5e47a9a2009-06-30 18:04:13 +00003246let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003247def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00003248 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003249 [/*(ARMbrcond bb:$target, imm:$cc)*/]> {
3250 let Inst{31-27} = 0b11110;
3251 let Inst{15-14} = 0b10;
3252 let Inst{12} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00003253
Owen Andersonfb20d892010-12-09 00:27:41 +00003254 bits<4> p;
3255 let Inst{25-22} = p;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003256
Owen Andersonfb20d892010-12-09 00:27:41 +00003257 bits<21> target;
3258 let Inst{26} = target{20};
3259 let Inst{11} = target{19};
3260 let Inst{13} = target{18};
3261 let Inst{21-16} = target{17-12};
3262 let Inst{10-0} = target{11-1};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003263
3264 let DecoderMethod = "DecodeThumb2BCCInstruction";
Johnny Chend68e1192009-12-15 17:24:14 +00003265}
Evan Chengf49810c2009-06-23 17:48:47 +00003266
Evan Chengafff9412011-12-20 18:26:50 +00003267// Tail calls. The IOS version of thumb tail calls uses a t2 branch, so
Jim Grosbachaf7f2d62011-07-08 20:32:21 +00003268// it goes here.
3269let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
Evan Chengafff9412011-12-20 18:26:50 +00003270 // IOS version.
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00003271 let Uses = [SP] in
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003272 def tTAILJMPd: tPseudoExpand<(outs),
3273 (ins uncondbrtarget:$dst, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00003274 4, IIC_Br, [],
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003275 (t2B uncondbrtarget:$dst, pred:$p)>,
Evan Chengafff9412011-12-20 18:26:50 +00003276 Requires<[IsThumb2, IsIOS]>;
Jim Grosbachaf7f2d62011-07-08 20:32:21 +00003277}
Evan Cheng06e16582009-07-10 01:54:42 +00003278
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00003279let isCall = 1,
3280 // On non-IOS platforms R9 is callee-saved.
3281 Defs = [LR], Uses = [SP] in {
3282 // mov lr, pc; b if callee is marked noreturn to avoid confusing the
3283 // return stack predictor.
3284 def t2BMOVPCB_CALL : tPseudoInst<(outs),
3285 (ins t_bltarget:$func, variable_ops),
3286 6, IIC_Br, [(ARMcall_nolink tglobaladdr:$func)]>,
3287 Requires<[IsThumb, IsNotIOS]>;
3288}
3289
3290let isCall = 1,
3291 // On IOS R9 is call-clobbered.
3292 // R7 is marked as a use to prevent frame-pointer assignments from being
3293 // moved above / below calls.
3294 Defs = [LR], Uses = [R7, SP] in {
3295 // mov lr, pc; b if callee is marked noreturn to avoid confusing the
3296 // return stack predictor.
3297 def t2BMOVPCBr9_CALL : tPseudoInst<(outs),
3298 (ins t_bltarget:$func, variable_ops),
3299 6, IIC_Br, [(ARMcall_nolink tglobaladdr:$func)]>,
3300 Requires<[IsThumb, IsIOS]>;
3301}
3302
3303// Direct calls
3304def : T2Pat<(ARMcall_nolink texternalsym:$func),
3305 (t2BMOVPCB_CALL texternalsym:$func)>,
3306 Requires<[IsThumb, IsNotIOS]>;
3307def : T2Pat<(ARMcall_nolink texternalsym:$func),
3308 (t2BMOVPCBr9_CALL texternalsym:$func)>,
3309 Requires<[IsThumb, IsIOS]>;
3310
Evan Cheng06e16582009-07-10 01:54:42 +00003311// IT block
Evan Cheng86050dc2010-06-18 23:09:54 +00003312let Defs = [ITSTATE] in
Evan Cheng06e16582009-07-10 01:54:42 +00003313def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
Owen Anderson16884412011-07-13 23:22:26 +00003314 AddrModeNone, 2, IIC_iALUx,
Johnny Chend68e1192009-12-15 17:24:14 +00003315 "it$mask\t$cc", "", []> {
3316 // 16-bit instruction.
Johnny Chenbbc71b22009-12-16 02:32:54 +00003317 let Inst{31-16} = 0x0000;
Johnny Chend68e1192009-12-15 17:24:14 +00003318 let Inst{15-8} = 0b10111111;
Owen Anderson05bf5952010-11-29 18:54:38 +00003319
3320 bits<4> cc;
3321 bits<4> mask;
Jim Grosbach86386922010-12-08 22:10:43 +00003322 let Inst{7-4} = cc;
3323 let Inst{3-0} = mask;
Owen Andersoneaca9282011-08-30 22:58:27 +00003324
3325 let DecoderMethod = "DecodeIT";
Johnny Chend68e1192009-12-15 17:24:14 +00003326}
Evan Cheng06e16582009-07-10 01:54:42 +00003327
Johnny Chence6275f2010-02-25 19:05:29 +00003328// Branch and Exchange Jazelle -- for disassembly only
3329// Rm = Inst{19-16}
Jim Grosbach6c3e11e2011-09-02 23:43:09 +00003330def t2BXJ : T2I<(outs), (ins rGPR:$func), NoItinerary, "bxj", "\t$func", []> {
3331 bits<4> func;
Johnny Chence6275f2010-02-25 19:05:29 +00003332 let Inst{31-27} = 0b11110;
3333 let Inst{26} = 0;
3334 let Inst{25-20} = 0b111100;
Jim Grosbach86386922010-12-08 22:10:43 +00003335 let Inst{19-16} = func;
Jim Grosbach6c3e11e2011-09-02 23:43:09 +00003336 let Inst{15-0} = 0b1000111100000000;
Johnny Chence6275f2010-02-25 19:05:29 +00003337}
3338
Jim Grosbach11cca7a2011-08-18 17:51:36 +00003339// Compare and branch on zero / non-zero
3340let isBranch = 1, isTerminator = 1 in {
3341 def tCBZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
3342 "cbz\t$Rn, $target", []>,
3343 T1Misc<{0,0,?,1,?,?,?}>,
3344 Requires<[IsThumb2]> {
3345 // A8.6.27
3346 bits<6> target;
3347 bits<3> Rn;
3348 let Inst{9} = target{5};
3349 let Inst{7-3} = target{4-0};
3350 let Inst{2-0} = Rn;
3351 }
3352
3353 def tCBNZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
3354 "cbnz\t$Rn, $target", []>,
3355 T1Misc<{1,0,?,1,?,?,?}>,
3356 Requires<[IsThumb2]> {
3357 // A8.6.27
3358 bits<6> target;
3359 bits<3> Rn;
3360 let Inst{9} = target{5};
3361 let Inst{7-3} = target{4-0};
3362 let Inst{2-0} = Rn;
3363 }
3364}
3365
3366
Jim Grosbach32f36892011-09-19 23:38:34 +00003367// Change Processor State is a system instruction.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003368// FIXME: Since the asm parser has currently no clean way to handle optional
3369// operands, create 3 versions of the same instruction. Once there's a clean
3370// framework to represent optional operands, change this behavior.
3371class t2CPS<dag iops, string asm_op> : T2XI<(outs), iops, NoItinerary,
Jim Grosbach32f36892011-09-19 23:38:34 +00003372 !strconcat("cps", asm_op), []> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003373 bits<2> imod;
3374 bits<3> iflags;
3375 bits<5> mode;
3376 bit M;
3377
Johnny Chen93042d12010-03-02 18:14:57 +00003378 let Inst{31-27} = 0b11110;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003379 let Inst{26} = 0;
Johnny Chen93042d12010-03-02 18:14:57 +00003380 let Inst{25-20} = 0b111010;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003381 let Inst{19-16} = 0b1111;
Johnny Chen93042d12010-03-02 18:14:57 +00003382 let Inst{15-14} = 0b10;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003383 let Inst{12} = 0;
3384 let Inst{10-9} = imod;
3385 let Inst{8} = M;
3386 let Inst{7-5} = iflags;
3387 let Inst{4-0} = mode;
Owen Anderson6153a032011-08-23 17:45:18 +00003388 let DecoderMethod = "DecodeT2CPSInstruction";
Johnny Chen93042d12010-03-02 18:14:57 +00003389}
3390
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003391let M = 1 in
3392 def t2CPS3p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
3393 "$imod.w\t$iflags, $mode">;
3394let mode = 0, M = 0 in
3395 def t2CPS2p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags),
3396 "$imod.w\t$iflags">;
3397let imod = 0, iflags = 0, M = 1 in
Jim Grosbach0efe2132011-09-19 23:58:31 +00003398 def t2CPS1p : t2CPS<(ins imm0_31:$mode), "\t$mode">;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003399
Johnny Chen0f7866e2010-03-03 02:09:43 +00003400// A6.3.4 Branches and miscellaneous control
3401// Table A6-14 Change Processor State, and hint instructions
Johnny Chen0f7866e2010-03-03 02:09:43 +00003402class T2I_hint<bits<8> op7_0, string opc, string asm>
Jim Grosbach32f36892011-09-19 23:38:34 +00003403 : T2I<(outs), (ins), NoItinerary, opc, asm, []> {
Johnny Chen0f7866e2010-03-03 02:09:43 +00003404 let Inst{31-20} = 0xf3a;
Bruno Cardoso Lopes1b10d5b2011-01-26 13:28:14 +00003405 let Inst{19-16} = 0b1111;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003406 let Inst{15-14} = 0b10;
3407 let Inst{12} = 0;
3408 let Inst{10-8} = 0b000;
3409 let Inst{7-0} = op7_0;
3410}
3411
3412def t2NOP : T2I_hint<0b00000000, "nop", ".w">;
3413def t2YIELD : T2I_hint<0b00000001, "yield", ".w">;
3414def t2WFE : T2I_hint<0b00000010, "wfe", ".w">;
3415def t2WFI : T2I_hint<0b00000011, "wfi", ".w">;
3416def t2SEV : T2I_hint<0b00000100, "sev", ".w">;
3417
Jim Grosbach6f9f8842011-07-13 22:59:38 +00003418def t2DBG : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "dbg", "\t$opt", []> {
Owen Andersonc7373f82010-11-30 20:00:01 +00003419 bits<4> opt;
Jim Grosbach77951902011-09-06 22:06:40 +00003420 let Inst{31-20} = 0b111100111010;
3421 let Inst{19-16} = 0b1111;
3422 let Inst{15-8} = 0b10000000;
3423 let Inst{7-4} = 0b1111;
Jim Grosbach86386922010-12-08 22:10:43 +00003424 let Inst{3-0} = opt;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003425}
3426
Jim Grosbach32f36892011-09-19 23:38:34 +00003427// Secure Monitor Call is a system instruction.
Johnny Chen6341c5a2010-02-25 20:25:24 +00003428// Option = Inst{19-16}
Jim Grosbach32f36892011-09-19 23:38:34 +00003429def t2SMC : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt", []> {
Johnny Chen6341c5a2010-02-25 20:25:24 +00003430 let Inst{31-27} = 0b11110;
3431 let Inst{26-20} = 0b1111111;
3432 let Inst{15-12} = 0b1000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003433
Owen Andersond18a9c92010-11-29 19:22:08 +00003434 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003435 let Inst{19-16} = opt;
Owen Andersond18a9c92010-11-29 19:22:08 +00003436}
3437
Jim Grosbach05ec8f72011-09-16 18:25:22 +00003438class T2SRS<bits<2> Op, bit W, dag oops, dag iops, InstrItinClass itin,
3439 string opc, string asm, list<dag> pattern>
Owen Andersond18a9c92010-11-29 19:22:08 +00003440 : T2I<oops, iops, itin, opc, asm, pattern> {
3441 bits<5> mode;
Jim Grosbach05ec8f72011-09-16 18:25:22 +00003442 let Inst{31-25} = 0b1110100;
3443 let Inst{24-23} = Op;
3444 let Inst{22} = 0;
3445 let Inst{21} = W;
3446 let Inst{20-16} = 0b01101;
3447 let Inst{15-5} = 0b11000000000;
Owen Andersond18a9c92010-11-29 19:22:08 +00003448 let Inst{4-0} = mode{4-0};
Johnny Chen6341c5a2010-02-25 20:25:24 +00003449}
3450
Jim Grosbach05ec8f72011-09-16 18:25:22 +00003451// Store Return State is a system instruction.
3452def t2SRSDB_UPD : T2SRS<0b00, 1, (outs), (ins imm0_31:$mode), NoItinerary,
3453 "srsdb", "\tsp!, $mode", []>;
3454def t2SRSDB : T2SRS<0b00, 0, (outs), (ins imm0_31:$mode), NoItinerary,
3455 "srsdb","\tsp, $mode", []>;
3456def t2SRSIA_UPD : T2SRS<0b11, 1, (outs), (ins imm0_31:$mode), NoItinerary,
3457 "srsia","\tsp!, $mode", []>;
3458def t2SRSIA : T2SRS<0b11, 0, (outs), (ins imm0_31:$mode), NoItinerary,
3459 "srsia","\tsp, $mode", []>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003460
Jim Grosbach05ec8f72011-09-16 18:25:22 +00003461// Return From Exception is a system instruction.
Owen Anderson5404c2b2010-11-29 20:38:48 +00003462class T2RFE<bits<12> op31_20, dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003463 string opc, string asm, list<dag> pattern>
3464 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003465 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003466
Owen Andersond18a9c92010-11-29 19:22:08 +00003467 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003468 let Inst{19-16} = Rn;
Johnny Chenec51a622011-04-12 21:41:51 +00003469 let Inst{15-0} = 0xc000;
Owen Andersond18a9c92010-11-29 19:22:08 +00003470}
3471
Owen Anderson5404c2b2010-11-29 20:38:48 +00003472def t2RFEDBW : T2RFE<0b111010000011,
Johnny Chenec51a622011-04-12 21:41:51 +00003473 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003474 [/* For disassembly only; pattern left blank */]>;
3475def t2RFEDB : T2RFE<0b111010000001,
Johnny Chenec51a622011-04-12 21:41:51 +00003476 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003477 [/* For disassembly only; pattern left blank */]>;
3478def t2RFEIAW : T2RFE<0b111010011011,
Johnny Chenec51a622011-04-12 21:41:51 +00003479 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003480 [/* For disassembly only; pattern left blank */]>;
3481def t2RFEIA : T2RFE<0b111010011001,
Johnny Chenec51a622011-04-12 21:41:51 +00003482 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003483 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003484
Evan Chengf49810c2009-06-23 17:48:47 +00003485//===----------------------------------------------------------------------===//
3486// Non-Instruction Patterns
3487//
3488
Evan Cheng5adb66a2009-09-28 09:14:39 +00003489// 32-bit immediate using movw + movt.
Evan Cheng5be39222010-09-24 22:03:46 +00003490// This is a single pseudo instruction to make it re-materializable.
3491// FIXME: Remove this when we can do generalized remat.
Evan Chengfc8475b2011-01-19 02:16:49 +00003492let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003493def t2MOVi32imm : PseudoInst<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Jim Grosbach99594eb2010-11-18 01:38:26 +00003494 [(set rGPR:$dst, (i32 imm:$src))]>,
Jim Grosbach3c38f962010-10-06 22:01:26 +00003495 Requires<[IsThumb, HasV6T2]>;
Evan Chengb9803a82009-11-06 23:52:48 +00003496
Evan Cheng53519f02011-01-21 18:55:51 +00003497// Pseudo instruction that combines movw + movt + add pc (if pic).
Evan Cheng9fe20092011-01-20 08:34:58 +00003498// It also makes it possible to rematerialize the instructions.
3499// FIXME: Remove this when we can do generalized remat and when machine licm
3500// can properly the instructions.
Evan Cheng53519f02011-01-21 18:55:51 +00003501let isReMaterializable = 1 in {
3502def t2MOV_ga_pcrel : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3503 IIC_iMOVix2addpc,
Evan Cheng9fe20092011-01-20 08:34:58 +00003504 [(set rGPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3505 Requires<[IsThumb2, UseMovt]>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003506
Evan Cheng53519f02011-01-21 18:55:51 +00003507def t2MOV_ga_dyn : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3508 IIC_iMOVix2,
3509 [(set rGPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3510 Requires<[IsThumb2, UseMovt]>;
3511}
3512
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003513// ConstantPool, GlobalAddress, and JumpTable
3514def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>,
3515 Requires<[IsThumb2, DontUseMovt]>;
3516def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
3517def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
3518 Requires<[IsThumb2, UseMovt]>;
3519
3520def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3521 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
3522
Evan Chengb9803a82009-11-06 23:52:48 +00003523// Pseudo instruction that combines ldr from constpool and add pc. This should
3524// be expanded into two instructions late to allow if-conversion and
3525// scheduling.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00003526let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng9fe20092011-01-20 08:34:58 +00003527def t2LDRpci_pic : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003528 IIC_iLoadiALU,
Evan Cheng9fe20092011-01-20 08:34:58 +00003529 [(set rGPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
Evan Chengb9803a82009-11-06 23:52:48 +00003530 imm:$cp))]>,
3531 Requires<[IsThumb2]>;
Bill Wendlingef2c86f2011-10-10 22:59:55 +00003532
Andrew Trick7f5f0da2011-10-18 18:40:53 +00003533// Pseudo isntruction that combines movs + predicated rsbmi
Bill Wendlingef2c86f2011-10-10 22:59:55 +00003534// to implement integer ABS
3535let usesCustomInserter = 1, Defs = [CPSR] in {
3536def t2ABS : PseudoInst<(outs rGPR:$dst), (ins rGPR:$src),
3537 NoItinerary, []>, Requires<[IsThumb2]>;
3538}
3539
Owen Anderson8a83f712011-09-07 21:10:42 +00003540//===----------------------------------------------------------------------===//
3541// Coprocessor load/store -- for disassembly only
3542//
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003543class T2CI<bits<4> op31_28, dag oops, dag iops, string opc, string asm>
Owen Anderson8a83f712011-09-07 21:10:42 +00003544 : T2I<oops, iops, NoItinerary, opc, asm, []> {
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003545 let Inst{31-28} = op31_28;
Owen Anderson8a83f712011-09-07 21:10:42 +00003546 let Inst{27-25} = 0b110;
3547}
3548
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003549multiclass t2LdStCop<bits<4> op31_28, bit load, bit Dbit, string asm> {
3550 def _OFFSET : T2CI<op31_28,
3551 (outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
3552 asm, "\t$cop, $CRd, $addr"> {
3553 bits<13> addr;
3554 bits<4> cop;
3555 bits<4> CRd;
Owen Anderson8a83f712011-09-07 21:10:42 +00003556 let Inst{24} = 1; // P = 1
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003557 let Inst{23} = addr{8};
3558 let Inst{22} = Dbit;
Owen Anderson8a83f712011-09-07 21:10:42 +00003559 let Inst{21} = 0; // W = 0
Owen Anderson8a83f712011-09-07 21:10:42 +00003560 let Inst{20} = load;
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003561 let Inst{19-16} = addr{12-9};
3562 let Inst{15-12} = CRd;
3563 let Inst{11-8} = cop;
3564 let Inst{7-0} = addr{7-0};
Owen Anderson8a83f712011-09-07 21:10:42 +00003565 let DecoderMethod = "DecodeCopMemInstruction";
3566 }
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003567 def _PRE : T2CI<op31_28,
3568 (outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
3569 asm, "\t$cop, $CRd, $addr!"> {
3570 bits<13> addr;
3571 bits<4> cop;
3572 bits<4> CRd;
Owen Anderson8a83f712011-09-07 21:10:42 +00003573 let Inst{24} = 1; // P = 1
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003574 let Inst{23} = addr{8};
3575 let Inst{22} = Dbit;
Owen Anderson8a83f712011-09-07 21:10:42 +00003576 let Inst{21} = 1; // W = 1
Owen Anderson8a83f712011-09-07 21:10:42 +00003577 let Inst{20} = load;
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003578 let Inst{19-16} = addr{12-9};
3579 let Inst{15-12} = CRd;
3580 let Inst{11-8} = cop;
3581 let Inst{7-0} = addr{7-0};
Owen Anderson8a83f712011-09-07 21:10:42 +00003582 let DecoderMethod = "DecodeCopMemInstruction";
3583 }
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003584 def _POST: T2CI<op31_28,
3585 (outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
3586 postidx_imm8s4:$offset),
3587 asm, "\t$cop, $CRd, $addr, $offset"> {
3588 bits<9> offset;
3589 bits<4> addr;
3590 bits<4> cop;
3591 bits<4> CRd;
Owen Anderson8a83f712011-09-07 21:10:42 +00003592 let Inst{24} = 0; // P = 0
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003593 let Inst{23} = offset{8};
3594 let Inst{22} = Dbit;
Owen Anderson8a83f712011-09-07 21:10:42 +00003595 let Inst{21} = 1; // W = 1
Owen Anderson8a83f712011-09-07 21:10:42 +00003596 let Inst{20} = load;
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003597 let Inst{19-16} = addr;
3598 let Inst{15-12} = CRd;
3599 let Inst{11-8} = cop;
3600 let Inst{7-0} = offset{7-0};
Owen Anderson8a83f712011-09-07 21:10:42 +00003601 let DecoderMethod = "DecodeCopMemInstruction";
3602 }
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003603 def _OPTION : T2CI<op31_28, (outs),
3604 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
3605 coproc_option_imm:$option),
3606 asm, "\t$cop, $CRd, $addr, $option"> {
3607 bits<8> option;
3608 bits<4> addr;
3609 bits<4> cop;
3610 bits<4> CRd;
Owen Anderson8a83f712011-09-07 21:10:42 +00003611 let Inst{24} = 0; // P = 0
3612 let Inst{23} = 1; // U = 1
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003613 let Inst{22} = Dbit;
Owen Anderson8a83f712011-09-07 21:10:42 +00003614 let Inst{21} = 0; // W = 0
Owen Anderson8a83f712011-09-07 21:10:42 +00003615 let Inst{20} = load;
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003616 let Inst{19-16} = addr;
3617 let Inst{15-12} = CRd;
3618 let Inst{11-8} = cop;
3619 let Inst{7-0} = option;
Owen Anderson8a83f712011-09-07 21:10:42 +00003620 let DecoderMethod = "DecodeCopMemInstruction";
3621 }
3622}
3623
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003624defm t2LDC : t2LdStCop<0b1110, 1, 0, "ldc">;
3625defm t2LDCL : t2LdStCop<0b1110, 1, 1, "ldcl">;
3626defm t2STC : t2LdStCop<0b1110, 0, 0, "stc">;
3627defm t2STCL : t2LdStCop<0b1110, 0, 1, "stcl">;
3628defm t2LDC2 : t2LdStCop<0b1111, 1, 0, "ldc2">;
3629defm t2LDC2L : t2LdStCop<0b1111, 1, 1, "ldc2l">;
3630defm t2STC2 : t2LdStCop<0b1111, 0, 0, "stc2">;
3631defm t2STC2L : t2LdStCop<0b1111, 0, 1, "stc2l">;
Owen Anderson8a83f712011-09-07 21:10:42 +00003632
Johnny Chen23336552010-02-25 18:46:43 +00003633
3634//===----------------------------------------------------------------------===//
3635// Move between special register and ARM core register -- for disassembly only
3636//
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003637// Move to ARM core register from Special Register
James Molloyacad68d2011-09-28 14:21:38 +00003638
3639// A/R class MRS.
3640//
3641// A/R class can only move from CPSR or SPSR.
3642def t2MRS_AR : T2I<(outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, apsr", []>,
3643 Requires<[IsThumb2,IsARClass]> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003644 bits<4> Rd;
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003645 let Inst{31-12} = 0b11110011111011111000;
Jim Grosbach86386922010-12-08 22:10:43 +00003646 let Inst{11-8} = Rd;
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003647 let Inst{7-0} = 0b0000;
Owen Anderson00a035f2010-11-29 19:29:15 +00003648}
3649
James Molloyacad68d2011-09-28 14:21:38 +00003650def : t2InstAlias<"mrs${p} $Rd, cpsr", (t2MRS_AR GPR:$Rd, pred:$p)>;
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003651
James Molloyacad68d2011-09-28 14:21:38 +00003652def t2MRSsys_AR: T2I<(outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, spsr", []>,
3653 Requires<[IsThumb2,IsARClass]> {
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003654 bits<4> Rd;
3655 let Inst{31-12} = 0b11110011111111111000;
3656 let Inst{11-8} = Rd;
3657 let Inst{7-0} = 0b0000;
3658}
Johnny Chen23336552010-02-25 18:46:43 +00003659
James Molloyacad68d2011-09-28 14:21:38 +00003660// M class MRS.
3661//
3662// This MRS has a mask field in bits 7-0 and can take more values than
3663// the A/R class (a full msr_mask).
3664def t2MRS_M : T2I<(outs rGPR:$Rd), (ins msr_mask:$mask), NoItinerary,
3665 "mrs", "\t$Rd, $mask", []>,
3666 Requires<[IsThumb2,IsMClass]> {
3667 bits<4> Rd;
3668 bits<8> mask;
3669 let Inst{31-12} = 0b11110011111011111000;
3670 let Inst{11-8} = Rd;
3671 let Inst{19-16} = 0b1111;
3672 let Inst{7-0} = mask;
3673}
3674
3675
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003676// Move from ARM core register to Special Register
3677//
James Molloyacad68d2011-09-28 14:21:38 +00003678// A/R class MSR.
3679//
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003680// No need to have both system and application versions, the encodings are the
3681// same and the assembly parser has no way to distinguish between them. The mask
3682// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3683// the mask with the fields to be accessed in the special register.
James Molloyacad68d2011-09-28 14:21:38 +00003684def t2MSR_AR : T2I<(outs), (ins msr_mask:$mask, rGPR:$Rn),
3685 NoItinerary, "msr", "\t$mask, $Rn", []>,
3686 Requires<[IsThumb2,IsARClass]> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003687 bits<5> mask;
Owen Anderson00a035f2010-11-29 19:29:15 +00003688 bits<4> Rn;
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003689 let Inst{31-21} = 0b11110011100;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003690 let Inst{20} = mask{4}; // R Bit
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003691 let Inst{19-16} = Rn;
3692 let Inst{15-12} = 0b1000;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003693 let Inst{11-8} = mask{3-0};
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003694 let Inst{7-0} = 0;
Owen Anderson00a035f2010-11-29 19:29:15 +00003695}
3696
James Molloyacad68d2011-09-28 14:21:38 +00003697// M class MSR.
3698//
3699// Move from ARM core register to Special Register
3700def t2MSR_M : T2I<(outs), (ins msr_mask:$SYSm, rGPR:$Rn),
3701 NoItinerary, "msr", "\t$SYSm, $Rn", []>,
3702 Requires<[IsThumb2,IsMClass]> {
3703 bits<8> SYSm;
3704 bits<4> Rn;
3705 let Inst{31-21} = 0b11110011100;
3706 let Inst{20} = 0b0;
3707 let Inst{19-16} = Rn;
3708 let Inst{15-12} = 0b1000;
3709 let Inst{7-0} = SYSm;
3710}
3711
3712
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003713//===----------------------------------------------------------------------===//
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003714// Move between coprocessor and ARM core register
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003715//
3716
Jim Grosbache35c5e02011-07-13 21:35:10 +00003717class t2MovRCopro<bits<4> Op, string opc, bit direction, dag oops, dag iops,
3718 list<dag> pattern>
3719 : T2Cop<Op, oops, iops,
Jim Grosbach0d8dae22011-07-13 21:17:59 +00003720 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003721 pattern> {
3722 let Inst{27-24} = 0b1110;
3723 let Inst{20} = direction;
3724 let Inst{4} = 1;
3725
3726 bits<4> Rt;
3727 bits<4> cop;
3728 bits<3> opc1;
3729 bits<3> opc2;
3730 bits<4> CRm;
3731 bits<4> CRn;
3732
3733 let Inst{15-12} = Rt;
3734 let Inst{11-8} = cop;
3735 let Inst{23-21} = opc1;
3736 let Inst{7-5} = opc2;
3737 let Inst{3-0} = CRm;
3738 let Inst{19-16} = CRn;
3739}
3740
Jim Grosbache35c5e02011-07-13 21:35:10 +00003741class t2MovRRCopro<bits<4> Op, string opc, bit direction,
3742 list<dag> pattern = []>
3743 : T2Cop<Op, (outs),
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00003744 (ins p_imm:$cop, imm0_15:$opc1, GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Jim Grosbache35c5e02011-07-13 21:35:10 +00003745 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
3746 let Inst{27-24} = 0b1100;
3747 let Inst{23-21} = 0b010;
3748 let Inst{20} = direction;
3749
3750 bits<4> Rt;
3751 bits<4> Rt2;
3752 bits<4> cop;
3753 bits<4> opc1;
3754 bits<4> CRm;
3755
3756 let Inst{15-12} = Rt;
3757 let Inst{19-16} = Rt2;
3758 let Inst{11-8} = cop;
3759 let Inst{7-4} = opc1;
3760 let Inst{3-0} = CRm;
3761}
3762
3763/* from ARM core register to coprocessor */
3764def t2MCR : t2MovRCopro<0b1110, "mcr", 0,
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003765 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003766 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3767 c_imm:$CRm, imm0_7:$opc2),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003768 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3769 imm:$CRm, imm:$opc2)]>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00003770def : t2InstAlias<"mcr $cop, $opc1, $Rt, $CRn, $CRm",
3771 (t2MCR p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3772 c_imm:$CRm, 0)>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003773def t2MCR2 : t2MovRCopro<0b1111, "mcr2", 0,
Jim Grosbache540c742011-07-14 21:19:17 +00003774 (outs), (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3775 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003776 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3777 imm:$CRm, imm:$opc2)]>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00003778def : t2InstAlias<"mcr2 $cop, $opc1, $Rt, $CRn, $CRm",
3779 (t2MCR2 p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3780 c_imm:$CRm, 0)>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003781
3782/* from coprocessor to ARM core register */
3783def t2MRC : t2MovRCopro<0b1110, "mrc", 1,
Jim Grosbachccfd9312011-07-19 20:35:35 +00003784 (outs GPR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3785 c_imm:$CRm, imm0_7:$opc2), []>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00003786def : t2InstAlias<"mrc $cop, $opc1, $Rt, $CRn, $CRm",
3787 (t2MRC GPR:$Rt, p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3788 c_imm:$CRm, 0)>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003789
3790def t2MRC2 : t2MovRCopro<0b1111, "mrc2", 1,
Jim Grosbachccfd9312011-07-19 20:35:35 +00003791 (outs GPR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3792 c_imm:$CRm, imm0_7:$opc2), []>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00003793def : t2InstAlias<"mrc2 $cop, $opc1, $Rt, $CRn, $CRm",
3794 (t2MRC2 GPR:$Rt, p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3795 c_imm:$CRm, 0)>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003796
Jim Grosbache35c5e02011-07-13 21:35:10 +00003797def : T2v6Pat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3798 (t2MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3799
3800def : T2v6Pat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003801 (t2MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3802
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003803
Jim Grosbache35c5e02011-07-13 21:35:10 +00003804/* from ARM core register to coprocessor */
3805def t2MCRR : t2MovRRCopro<0b1110, "mcrr", 0,
3806 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3807 imm:$CRm)]>;
3808def t2MCRR2 : t2MovRRCopro<0b1111, "mcrr2", 0,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003809 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt,
3810 GPR:$Rt2, imm:$CRm)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003811/* from coprocessor to ARM core register */
3812def t2MRRC : t2MovRRCopro<0b1110, "mrrc", 1>;
3813
3814def t2MRRC2 : t2MovRRCopro<0b1111, "mrrc2", 1>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003815
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003816//===----------------------------------------------------------------------===//
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003817// Other Coprocessor Instructions.
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003818//
3819
Jim Grosbach1cbb0c12011-07-13 22:06:11 +00003820def tCDP : T2Cop<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00003821 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003822 "cdp\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
3823 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3824 imm:$CRm, imm:$opc2)]> {
3825 let Inst{27-24} = 0b1110;
3826
3827 bits<4> opc1;
3828 bits<4> CRn;
3829 bits<4> CRd;
3830 bits<4> cop;
3831 bits<3> opc2;
3832 bits<4> CRm;
3833
3834 let Inst{3-0} = CRm;
3835 let Inst{4} = 0;
3836 let Inst{7-5} = opc2;
3837 let Inst{11-8} = cop;
3838 let Inst{15-12} = CRd;
3839 let Inst{19-16} = CRn;
3840 let Inst{23-20} = opc1;
3841}
3842
Jim Grosbach1cbb0c12011-07-13 22:06:11 +00003843def t2CDP2 : T2Cop<0b1111, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00003844 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003845 "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003846 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3847 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003848 let Inst{27-24} = 0b1110;
3849
3850 bits<4> opc1;
3851 bits<4> CRn;
3852 bits<4> CRd;
3853 bits<4> cop;
3854 bits<3> opc2;
3855 bits<4> CRm;
3856
3857 let Inst{3-0} = CRm;
3858 let Inst{4} = 0;
3859 let Inst{7-5} = opc2;
3860 let Inst{11-8} = cop;
3861 let Inst{15-12} = CRd;
3862 let Inst{19-16} = CRn;
3863 let Inst{23-20} = opc1;
3864}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003865
3866
3867
3868//===----------------------------------------------------------------------===//
3869// Non-Instruction Patterns
3870//
3871
3872// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00003873let AddedComplexity = 16 in {
3874def : T2Pat<(and rGPR:$Rm, 0x000000FF), (t2UXTB rGPR:$Rm, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003875 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003876def : T2Pat<(and rGPR:$Rm, 0x0000FFFF), (t2UXTH rGPR:$Rm, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003877 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003878def : T2Pat<(and rGPR:$Rm, 0x00FF00FF), (t2UXTB16 rGPR:$Rm, 0)>,
3879 Requires<[HasT2ExtractPack, IsThumb2]>;
3880def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0x00FF)),
3881 (t2UXTAB rGPR:$Rn, rGPR:$Rm, 0)>,
3882 Requires<[HasT2ExtractPack, IsThumb2]>;
3883def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0xFFFF)),
3884 (t2UXTAH rGPR:$Rn, rGPR:$Rm, 0)>,
3885 Requires<[HasT2ExtractPack, IsThumb2]>;
3886}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003887
Jim Grosbach70327412011-07-27 17:48:13 +00003888def : T2Pat<(sext_inreg rGPR:$Src, i8), (t2SXTB rGPR:$Src, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003889 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003890def : T2Pat<(sext_inreg rGPR:$Src, i16), (t2SXTH rGPR:$Src, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003891 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003892def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i8)),
3893 (t2SXTAB rGPR:$Rn, rGPR:$Rm, 0)>,
3894 Requires<[HasT2ExtractPack, IsThumb2]>;
3895def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i16)),
3896 (t2SXTAH rGPR:$Rn, rGPR:$Rm, 0)>,
3897 Requires<[HasT2ExtractPack, IsThumb2]>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003898
3899// Atomic load/store patterns
3900def : T2Pat<(atomic_load_8 t2addrmode_imm12:$addr),
3901 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003902def : T2Pat<(atomic_load_8 t2addrmode_negimm8:$addr),
3903 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003904def : T2Pat<(atomic_load_8 t2addrmode_so_reg:$addr),
3905 (t2LDRBs t2addrmode_so_reg:$addr)>;
3906def : T2Pat<(atomic_load_16 t2addrmode_imm12:$addr),
3907 (t2LDRHi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003908def : T2Pat<(atomic_load_16 t2addrmode_negimm8:$addr),
3909 (t2LDRHi8 t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003910def : T2Pat<(atomic_load_16 t2addrmode_so_reg:$addr),
3911 (t2LDRHs t2addrmode_so_reg:$addr)>;
3912def : T2Pat<(atomic_load_32 t2addrmode_imm12:$addr),
3913 (t2LDRi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003914def : T2Pat<(atomic_load_32 t2addrmode_negimm8:$addr),
3915 (t2LDRi8 t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003916def : T2Pat<(atomic_load_32 t2addrmode_so_reg:$addr),
3917 (t2LDRs t2addrmode_so_reg:$addr)>;
3918def : T2Pat<(atomic_store_8 t2addrmode_imm12:$addr, GPR:$val),
3919 (t2STRBi12 GPR:$val, t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003920def : T2Pat<(atomic_store_8 t2addrmode_negimm8:$addr, GPR:$val),
3921 (t2STRBi8 GPR:$val, t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003922def : T2Pat<(atomic_store_8 t2addrmode_so_reg:$addr, GPR:$val),
3923 (t2STRBs GPR:$val, t2addrmode_so_reg:$addr)>;
3924def : T2Pat<(atomic_store_16 t2addrmode_imm12:$addr, GPR:$val),
3925 (t2STRHi12 GPR:$val, t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003926def : T2Pat<(atomic_store_16 t2addrmode_negimm8:$addr, GPR:$val),
3927 (t2STRHi8 GPR:$val, t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003928def : T2Pat<(atomic_store_16 t2addrmode_so_reg:$addr, GPR:$val),
3929 (t2STRHs GPR:$val, t2addrmode_so_reg:$addr)>;
3930def : T2Pat<(atomic_store_32 t2addrmode_imm12:$addr, GPR:$val),
3931 (t2STRi12 GPR:$val, t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003932def : T2Pat<(atomic_store_32 t2addrmode_negimm8:$addr, GPR:$val),
3933 (t2STRi8 GPR:$val, t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003934def : T2Pat<(atomic_store_32 t2addrmode_so_reg:$addr, GPR:$val),
3935 (t2STRs GPR:$val, t2addrmode_so_reg:$addr)>;
Jim Grosbach72335d52011-08-31 18:23:08 +00003936
3937
3938//===----------------------------------------------------------------------===//
3939// Assembler aliases
3940//
3941
3942// Aliases for ADC without the ".w" optional width specifier.
3943def : t2InstAlias<"adc${s}${p} $Rd, $Rn, $Rm",
3944 (t2ADCrr rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3945def : t2InstAlias<"adc${s}${p} $Rd, $Rn, $ShiftedRm",
3946 (t2ADCrs rGPR:$Rd, rGPR:$Rn, t2_so_reg:$ShiftedRm,
3947 pred:$p, cc_out:$s)>;
3948
3949// Aliases for SBC without the ".w" optional width specifier.
3950def : t2InstAlias<"sbc${s}${p} $Rd, $Rn, $Rm",
3951 (t2SBCrr rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3952def : t2InstAlias<"sbc${s}${p} $Rd, $Rn, $ShiftedRm",
3953 (t2SBCrs rGPR:$Rd, rGPR:$Rn, t2_so_reg:$ShiftedRm,
3954 pred:$p, cc_out:$s)>;
3955
Jim Grosbachf0851e52011-09-02 18:14:46 +00003956// Aliases for ADD without the ".w" optional width specifier.
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003957def : t2InstAlias<"add${s}${p} $Rd, $Rn, $imm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003958 (t2ADDri GPRnopc:$Rd, GPRnopc:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003959def : t2InstAlias<"add${p} $Rd, $Rn, $imm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003960 (t2ADDri12 GPRnopc:$Rd, GPR:$Rn, imm0_4095:$imm, pred:$p)>;
Jim Grosbachf0851e52011-09-02 18:14:46 +00003961def : t2InstAlias<"add${s}${p} $Rd, $Rn, $Rm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003962 (t2ADDrr GPRnopc:$Rd, GPRnopc:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
Jim Grosbachf0851e52011-09-02 18:14:46 +00003963def : t2InstAlias<"add${s}${p} $Rd, $Rn, $ShiftedRm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003964 (t2ADDrs GPRnopc:$Rd, GPRnopc:$Rn, t2_so_reg:$ShiftedRm,
Jim Grosbachf0851e52011-09-02 18:14:46 +00003965 pred:$p, cc_out:$s)>;
Jim Grosbach5d0492c2011-10-28 16:57:07 +00003966// ... and with the destination and source register combined.
3967def : t2InstAlias<"add${s}${p} $Rdn, $imm",
3968 (t2ADDri GPRnopc:$Rdn, GPRnopc:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
3969def : t2InstAlias<"add${p} $Rdn, $imm",
3970 (t2ADDri12 GPRnopc:$Rdn, GPRnopc:$Rdn, imm0_4095:$imm, pred:$p)>;
3971def : t2InstAlias<"add${s}${p} $Rdn, $Rm",
3972 (t2ADDrr GPRnopc:$Rdn, GPRnopc:$Rdn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3973def : t2InstAlias<"add${s}${p} $Rdn, $ShiftedRm",
3974 (t2ADDrs GPRnopc:$Rdn, GPRnopc:$Rdn, t2_so_reg:$ShiftedRm,
3975 pred:$p, cc_out:$s)>;
Jim Grosbachef88a922011-09-06 21:44:58 +00003976
Jim Grosbach4e53fe82012-04-05 20:57:13 +00003977// add w/ negative immediates is just a sub.
3978def : t2InstAlias<"add${s}${p} $Rd, $Rn, $imm",
3979 (t2SUBri GPRnopc:$Rd, GPRnopc:$Rn, t2_so_imm_neg:$imm, pred:$p,
3980 cc_out:$s)>;
3981def : t2InstAlias<"add${p} $Rd, $Rn, $imm",
3982 (t2SUBri12 GPRnopc:$Rd, GPR:$Rn, imm0_4095_neg:$imm, pred:$p)>;
3983def : t2InstAlias<"add${s}${p} $Rdn, $imm",
3984 (t2SUBri GPRnopc:$Rdn, GPRnopc:$Rdn, t2_so_imm_neg:$imm, pred:$p,
3985 cc_out:$s)>;
3986def : t2InstAlias<"add${p} $Rdn, $imm",
3987 (t2SUBri12 GPRnopc:$Rdn, GPRnopc:$Rdn, imm0_4095_neg:$imm, pred:$p)>;
3988
3989
Jim Grosbachf67e8552011-09-16 22:58:42 +00003990// Aliases for SUB without the ".w" optional width specifier.
3991def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $imm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003992 (t2SUBri GPRnopc:$Rd, GPRnopc:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
Jim Grosbachf67e8552011-09-16 22:58:42 +00003993def : t2InstAlias<"sub${p} $Rd, $Rn, $imm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003994 (t2SUBri12 GPRnopc:$Rd, GPR:$Rn, imm0_4095:$imm, pred:$p)>;
Jim Grosbachf67e8552011-09-16 22:58:42 +00003995def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $Rm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003996 (t2SUBrr GPRnopc:$Rd, GPRnopc:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
Jim Grosbachf67e8552011-09-16 22:58:42 +00003997def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $ShiftedRm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003998 (t2SUBrs GPRnopc:$Rd, GPRnopc:$Rn, t2_so_reg:$ShiftedRm,
Jim Grosbachf67e8552011-09-16 22:58:42 +00003999 pred:$p, cc_out:$s)>;
Jim Grosbach5d0492c2011-10-28 16:57:07 +00004000// ... and with the destination and source register combined.
4001def : t2InstAlias<"sub${s}${p} $Rdn, $imm",
4002 (t2SUBri GPRnopc:$Rdn, GPRnopc:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
4003def : t2InstAlias<"sub${p} $Rdn, $imm",
4004 (t2SUBri12 GPRnopc:$Rdn, GPRnopc:$Rdn, imm0_4095:$imm, pred:$p)>;
4005def : t2InstAlias<"sub${s}${p} $Rdn, $Rm",
4006 (t2SUBrr GPRnopc:$Rdn, GPRnopc:$Rdn, rGPR:$Rm, pred:$p, cc_out:$s)>;
4007def : t2InstAlias<"sub${s}${p} $Rdn, $ShiftedRm",
4008 (t2SUBrs GPRnopc:$Rdn, GPRnopc:$Rdn, t2_so_reg:$ShiftedRm,
4009 pred:$p, cc_out:$s)>;
4010
Jim Grosbachf67e8552011-09-16 22:58:42 +00004011
Jim Grosbachef88a922011-09-06 21:44:58 +00004012// Alias for compares without the ".w" optional width specifier.
4013def : t2InstAlias<"cmn${p} $Rn, $Rm",
4014 (t2CMNzrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>;
4015def : t2InstAlias<"teq${p} $Rn, $Rm",
4016 (t2TEQrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>;
4017def : t2InstAlias<"tst${p} $Rn, $Rm",
4018 (t2TSTrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>;
4019
Jim Grosbach06c1a512011-09-06 22:14:58 +00004020// Memory barriers
4021def : InstAlias<"dmb", (t2DMB 0xf)>, Requires<[IsThumb2, HasDB]>;
4022def : InstAlias<"dsb", (t2DSB 0xf)>, Requires<[IsThumb2, HasDB]>;
Jim Grosbachaa833e52011-09-06 22:53:27 +00004023def : InstAlias<"isb", (t2ISB 0xf)>, Requires<[IsThumb2, HasDB]>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00004024
Jim Grosbach0811fe12011-09-09 19:42:40 +00004025// Alias for LDR, LDRB, LDRH, LDRSB, and LDRSH without the ".w" optional
4026// width specifier.
Jim Grosbach8bb5a862011-09-07 21:41:25 +00004027def : t2InstAlias<"ldr${p} $Rt, $addr",
4028 (t2LDRi12 GPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
4029def : t2InstAlias<"ldrb${p} $Rt, $addr",
4030 (t2LDRBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
4031def : t2InstAlias<"ldrh${p} $Rt, $addr",
4032 (t2LDRHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
Jim Grosbach0811fe12011-09-09 19:42:40 +00004033def : t2InstAlias<"ldrsb${p} $Rt, $addr",
4034 (t2LDRSBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
4035def : t2InstAlias<"ldrsh${p} $Rt, $addr",
4036 (t2LDRSHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
4037
Jim Grosbachab899c12011-09-07 23:10:15 +00004038def : t2InstAlias<"ldr${p} $Rt, $addr",
4039 (t2LDRs GPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
4040def : t2InstAlias<"ldrb${p} $Rt, $addr",
4041 (t2LDRBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
4042def : t2InstAlias<"ldrh${p} $Rt, $addr",
4043 (t2LDRHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
Jim Grosbach0811fe12011-09-09 19:42:40 +00004044def : t2InstAlias<"ldrsb${p} $Rt, $addr",
4045 (t2LDRSBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
4046def : t2InstAlias<"ldrsh${p} $Rt, $addr",
4047 (t2LDRSHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
Jim Grosbachd32872f2011-09-14 21:24:41 +00004048
Jim Grosbacha5813282011-10-26 22:22:01 +00004049def : t2InstAlias<"ldr${p} $Rt, $addr",
4050 (t2LDRpci GPR:$Rt, t2ldrlabel:$addr, pred:$p)>;
4051def : t2InstAlias<"ldrb${p} $Rt, $addr",
4052 (t2LDRBpci rGPR:$Rt, t2ldrlabel:$addr, pred:$p)>;
4053def : t2InstAlias<"ldrh${p} $Rt, $addr",
4054 (t2LDRHpci rGPR:$Rt, t2ldrlabel:$addr, pred:$p)>;
4055def : t2InstAlias<"ldrsb${p} $Rt, $addr",
4056 (t2LDRSBpci rGPR:$Rt, t2ldrlabel:$addr, pred:$p)>;
4057def : t2InstAlias<"ldrsh${p} $Rt, $addr",
4058 (t2LDRSHpci rGPR:$Rt, t2ldrlabel:$addr, pred:$p)>;
4059
Jim Grosbach036a67d2011-10-27 17:16:55 +00004060// Alias for MVN with(out) the ".w" optional width specifier.
4061def : t2InstAlias<"mvn${s}${p}.w $Rd, $imm",
4062 (t2MVNi rGPR:$Rd, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
Jim Grosbachd32872f2011-09-14 21:24:41 +00004063def : t2InstAlias<"mvn${s}${p} $Rd, $Rm",
4064 (t2MVNr rGPR:$Rd, rGPR:$Rm, pred:$p, cc_out:$s)>;
4065def : t2InstAlias<"mvn${s}${p} $Rd, $ShiftedRm",
4066 (t2MVNs rGPR:$Rd, t2_so_reg:$ShiftedRm, pred:$p, cc_out:$s)>;
Jim Grosbach0b692472011-09-14 23:16:41 +00004067
4068// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4069// shift amount is zero (i.e., unspecified).
4070def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
4071 (t2PKHBT rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>,
4072 Requires<[HasT2ExtractPack, IsThumb2]>;
4073def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
4074 (t2PKHBT rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>,
4075 Requires<[HasT2ExtractPack, IsThumb2]>;
4076
Jim Grosbach57b21e42011-09-15 15:55:04 +00004077// PUSH/POP aliases for STM/LDM
4078def : t2InstAlias<"push${p}.w $regs", (t2STMDB_UPD SP, pred:$p, reglist:$regs)>;
4079def : t2InstAlias<"push${p} $regs", (t2STMDB_UPD SP, pred:$p, reglist:$regs)>;
4080def : t2InstAlias<"pop${p}.w $regs", (t2LDMIA_UPD SP, pred:$p, reglist:$regs)>;
4081def : t2InstAlias<"pop${p} $regs", (t2LDMIA_UPD SP, pred:$p, reglist:$regs)>;
4082
Jim Grosbach8524bca2011-12-07 18:32:28 +00004083// STMIA/STMIA_UPD aliases w/o the optional .w suffix
4084def : t2InstAlias<"stm${p} $Rn, $regs",
4085 (t2STMIA GPR:$Rn, pred:$p, reglist:$regs)>;
4086def : t2InstAlias<"stm${p} $Rn!, $regs",
4087 (t2STMIA_UPD GPR:$Rn, pred:$p, reglist:$regs)>;
4088
4089// LDMIA/LDMIA_UPD aliases w/o the optional .w suffix
4090def : t2InstAlias<"ldm${p} $Rn, $regs",
4091 (t2LDMIA GPR:$Rn, pred:$p, reglist:$regs)>;
4092def : t2InstAlias<"ldm${p} $Rn!, $regs",
4093 (t2LDMIA_UPD GPR:$Rn, pred:$p, reglist:$regs)>;
4094
Jim Grosbach3c5d6e42011-11-09 23:44:23 +00004095// STMDB/STMDB_UPD aliases w/ the optional .w suffix
4096def : t2InstAlias<"stmdb${p}.w $Rn, $regs",
4097 (t2STMDB GPR:$Rn, pred:$p, reglist:$regs)>;
4098def : t2InstAlias<"stmdb${p}.w $Rn!, $regs",
4099 (t2STMDB_UPD GPR:$Rn, pred:$p, reglist:$regs)>;
4100
Jim Grosbach88484c02011-10-27 17:33:59 +00004101// LDMDB/LDMDB_UPD aliases w/ the optional .w suffix
4102def : t2InstAlias<"ldmdb${p}.w $Rn, $regs",
4103 (t2LDMDB GPR:$Rn, pred:$p, reglist:$regs)>;
4104def : t2InstAlias<"ldmdb${p}.w $Rn!, $regs",
4105 (t2LDMDB_UPD GPR:$Rn, pred:$p, reglist:$regs)>;
4106
Jim Grosbach689b86e2011-09-15 19:46:13 +00004107// Alias for REV/REV16/REVSH without the ".w" optional width specifier.
Jim Grosbach1b69a122011-09-15 18:13:30 +00004108def : t2InstAlias<"rev${p} $Rd, $Rm", (t2REV rGPR:$Rd, rGPR:$Rm, pred:$p)>;
Jim Grosbach689b86e2011-09-15 19:46:13 +00004109def : t2InstAlias<"rev16${p} $Rd, $Rm", (t2REV16 rGPR:$Rd, rGPR:$Rm, pred:$p)>;
4110def : t2InstAlias<"revsh${p} $Rd, $Rm", (t2REVSH rGPR:$Rd, rGPR:$Rm, pred:$p)>;
Jim Grosbach191d33f2011-09-15 20:54:14 +00004111
4112
4113// Alias for RSB without the ".w" optional width specifier, and with optional
4114// implied destination register.
4115def : t2InstAlias<"rsb${s}${p} $Rd, $Rn, $imm",
4116 (t2RSBri rGPR:$Rd, rGPR:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
4117def : t2InstAlias<"rsb${s}${p} $Rdn, $imm",
4118 (t2RSBri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
4119def : t2InstAlias<"rsb${s}${p} $Rdn, $Rm",
4120 (t2RSBrr rGPR:$Rdn, rGPR:$Rdn, rGPR:$Rm, pred:$p, cc_out:$s)>;
4121def : t2InstAlias<"rsb${s}${p} $Rdn, $ShiftedRm",
4122 (t2RSBrs rGPR:$Rdn, rGPR:$Rdn, t2_so_reg:$ShiftedRm, pred:$p,
4123 cc_out:$s)>;
Jim Grosbachb105b992011-09-16 18:32:30 +00004124
4125// SSAT/USAT optional shift operand.
4126def : t2InstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
4127 (t2SSAT rGPR:$Rd, imm1_32:$sat_imm, rGPR:$Rn, 0, pred:$p)>;
4128def : t2InstAlias<"usat${p} $Rd, $sat_imm, $Rn",
4129 (t2USAT rGPR:$Rd, imm0_31:$sat_imm, rGPR:$Rn, 0, pred:$p)>;
4130
Jim Grosbach8213c962011-09-16 20:50:13 +00004131// STM w/o the .w suffix.
4132def : t2InstAlias<"stm${p} $Rn, $regs",
4133 (t2STMIA GPR:$Rn, pred:$p, reglist:$regs)>;
Jim Grosbach642caea2011-09-16 21:06:12 +00004134
4135// Alias for STR, STRB, and STRH without the ".w" optional
4136// width specifier.
4137def : t2InstAlias<"str${p} $Rt, $addr",
4138 (t2STRi12 GPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
4139def : t2InstAlias<"strb${p} $Rt, $addr",
4140 (t2STRBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
4141def : t2InstAlias<"strh${p} $Rt, $addr",
4142 (t2STRHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
4143
4144def : t2InstAlias<"str${p} $Rt, $addr",
4145 (t2STRs GPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
4146def : t2InstAlias<"strb${p} $Rt, $addr",
4147 (t2STRBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
4148def : t2InstAlias<"strh${p} $Rt, $addr",
4149 (t2STRHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
Jim Grosbach8a8d28b2011-09-19 17:56:37 +00004150
4151// Extend instruction optional rotate operand.
4152def : t2InstAlias<"sxtab${p} $Rd, $Rn, $Rm",
4153 (t2SXTAB rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
4154def : t2InstAlias<"sxtah${p} $Rd, $Rn, $Rm",
4155 (t2SXTAH rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
4156def : t2InstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
4157 (t2SXTAB16 rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
Jim Grosbach25ddc2b2011-09-27 22:18:54 +00004158
Jim Grosbach326efe52011-09-19 20:29:33 +00004159def : t2InstAlias<"sxtb${p} $Rd, $Rm",
4160 (t2SXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4161def : t2InstAlias<"sxtb16${p} $Rd, $Rm",
4162 (t2SXTB16 rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4163def : t2InstAlias<"sxth${p} $Rd, $Rm",
4164 (t2SXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
Jim Grosbach25ddc2b2011-09-27 22:18:54 +00004165def : t2InstAlias<"sxtb${p}.w $Rd, $Rm",
4166 (t2SXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4167def : t2InstAlias<"sxth${p}.w $Rd, $Rm",
4168 (t2SXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
Jim Grosbach326efe52011-09-19 20:29:33 +00004169
Jim Grosbach50f1c372011-09-20 00:46:54 +00004170def : t2InstAlias<"uxtab${p} $Rd, $Rn, $Rm",
4171 (t2UXTAB rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
4172def : t2InstAlias<"uxtah${p} $Rd, $Rn, $Rm",
4173 (t2UXTAH rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
4174def : t2InstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
4175 (t2UXTAB16 rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
4176def : t2InstAlias<"uxtb${p} $Rd, $Rm",
4177 (t2UXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4178def : t2InstAlias<"uxtb16${p} $Rd, $Rm",
4179 (t2UXTB16 rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4180def : t2InstAlias<"uxth${p} $Rd, $Rm",
4181 (t2UXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4182
Jim Grosbach25ddc2b2011-09-27 22:18:54 +00004183def : t2InstAlias<"uxtb${p}.w $Rd, $Rm",
4184 (t2UXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4185def : t2InstAlias<"uxth${p}.w $Rd, $Rm",
4186 (t2UXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4187
Jim Grosbach326efe52011-09-19 20:29:33 +00004188// Extend instruction w/o the ".w" optional width specifier.
Jim Grosbach50f1c372011-09-20 00:46:54 +00004189def : t2InstAlias<"uxtb${p} $Rd, $Rm$rot",
4190 (t2UXTB rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
4191def : t2InstAlias<"uxtb16${p} $Rd, $Rm$rot",
4192 (t2UXTB16 rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
4193def : t2InstAlias<"uxth${p} $Rd, $Rm$rot",
4194 (t2UXTH rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
4195
Jim Grosbach326efe52011-09-19 20:29:33 +00004196def : t2InstAlias<"sxtb${p} $Rd, $Rm$rot",
4197 (t2SXTB rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
4198def : t2InstAlias<"sxtb16${p} $Rd, $Rm$rot",
4199 (t2SXTB16 rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
4200def : t2InstAlias<"sxth${p} $Rd, $Rm$rot",
4201 (t2SXTH rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
Jim Grosbach89a63372011-10-28 22:36:30 +00004202
4203
4204// "mov Rd, t2_so_imm_not" can be handled via "mvn" in assembly, just like
4205// for isel.
4206def : t2InstAlias<"mov${p} $Rd, $imm",
4207 (t2MVNi rGPR:$Rd, t2_so_imm_not:$imm, pred:$p, zero_reg)>;
Jim Grosbach46777082011-12-14 17:56:51 +00004208def : t2InstAlias<"mvn${p} $Rd, $imm",
4209 (t2MOVi rGPR:$Rd, t2_so_imm_not:$imm, pred:$p, zero_reg)>;
Jim Grosbach840bf7e2011-12-09 22:02:17 +00004210// Same for AND <--> BIC
4211def : t2InstAlias<"bic${s}${p} $Rd, $Rn, $imm",
4212 (t2ANDri rGPR:$Rd, rGPR:$Rn, so_imm_not:$imm,
4213 pred:$p, cc_out:$s)>;
4214def : t2InstAlias<"bic${s}${p} $Rdn, $imm",
4215 (t2ANDri rGPR:$Rdn, rGPR:$Rdn, so_imm_not:$imm,
4216 pred:$p, cc_out:$s)>;
4217def : t2InstAlias<"and${s}${p} $Rd, $Rn, $imm",
4218 (t2BICri rGPR:$Rd, rGPR:$Rn, so_imm_not:$imm,
4219 pred:$p, cc_out:$s)>;
4220def : t2InstAlias<"and${s}${p} $Rdn, $imm",
4221 (t2BICri rGPR:$Rdn, rGPR:$Rdn, so_imm_not:$imm,
4222 pred:$p, cc_out:$s)>;
Jim Grosbach8d11c632011-12-14 17:30:24 +00004223// Likewise, "add Rd, t2_so_imm_neg" -> sub
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +00004224def : t2InstAlias<"add${s}${p} $Rd, $Rn, $imm",
4225 (t2SUBri GPRnopc:$Rd, GPRnopc:$Rn, t2_so_imm_neg:$imm,
4226 pred:$p, cc_out:$s)>;
4227def : t2InstAlias<"add${s}${p} $Rd, $imm",
4228 (t2SUBri GPRnopc:$Rd, GPRnopc:$Rd, t2_so_imm_neg:$imm,
4229 pred:$p, cc_out:$s)>;
Jim Grosbach8d11c632011-12-14 17:30:24 +00004230// Same for CMP <--> CMN via t2_so_imm_neg
4231def : t2InstAlias<"cmp${p} $Rd, $imm",
4232 (t2CMNzri rGPR:$Rd, t2_so_imm_neg:$imm, pred:$p)>;
4233def : t2InstAlias<"cmn${p} $Rd, $imm",
4234 (t2CMPri rGPR:$Rd, t2_so_imm_neg:$imm, pred:$p)>;
Jim Grosbach7f1ec952011-11-15 19:55:16 +00004235
4236
4237// Wide 'mul' encoding can be specified with only two operands.
4238def : t2InstAlias<"mul${p} $Rn, $Rm",
Jim Grosbachcf9814d2011-12-06 05:03:45 +00004239 (t2MUL rGPR:$Rn, rGPR:$Rm, rGPR:$Rn, pred:$p)>;
Jim Grosbache91e7bc2011-12-13 20:23:22 +00004240
4241// "neg" is and alias for "rsb rd, rn, #0"
4242def : t2InstAlias<"neg${s}${p} $Rd, $Rm",
4243 (t2RSBri rGPR:$Rd, rGPR:$Rm, 0, pred:$p, cc_out:$s)>;
Jim Grosbach863d2af2011-12-13 22:45:11 +00004244
4245// MOV so_reg assembler pseudos. InstAlias isn't expressive enough for
4246// these, unfortunately.
4247def t2MOVsi: t2AsmPseudo<"mov${p} $Rd, $shift",
4248 (ins rGPR:$Rd, t2_so_reg:$shift, pred:$p)>;
4249def t2MOVSsi: t2AsmPseudo<"movs${p} $Rd, $shift",
4250 (ins rGPR:$Rd, t2_so_reg:$shift, pred:$p)>;
Jim Grosbachb6744db2011-12-15 23:52:17 +00004251
Jim Grosbach2cc5cda2011-12-21 20:54:00 +00004252def t2MOVsr: t2AsmPseudo<"mov${p} $Rd, $shift",
4253 (ins rGPR:$Rd, so_reg_reg:$shift, pred:$p)>;
4254def t2MOVSsr: t2AsmPseudo<"movs${p} $Rd, $shift",
4255 (ins rGPR:$Rd, so_reg_reg:$shift, pred:$p)>;
4256
Jim Grosbachb6744db2011-12-15 23:52:17 +00004257// ADR w/o the .w suffix
4258def : t2InstAlias<"adr${p} $Rd, $addr",
4259 (t2ADR rGPR:$Rd, t2adrlabel:$addr, pred:$p)>;
Jim Grosbach0b4c6732012-01-18 22:46:46 +00004260
4261// LDR(literal) w/ alternate [pc, #imm] syntax.
4262def t2LDRpcrel : t2AsmPseudo<"ldr${p} $Rt, $addr",
4263 (ins GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
4264def t2LDRBpcrel : t2AsmPseudo<"ldrb${p} $Rt, $addr",
4265 (ins GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
4266def t2LDRHpcrel : t2AsmPseudo<"ldrh${p} $Rt, $addr",
4267 (ins GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
4268def t2LDRSBpcrel : t2AsmPseudo<"ldrsb${p} $Rt, $addr",
4269 (ins GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
4270def t2LDRSHpcrel : t2AsmPseudo<"ldrsh${p} $Rt, $addr",
4271 (ins GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
4272 // Version w/ the .w suffix.
4273def : t2InstAlias<"ldr${p}.w $Rt, $addr",
4274 (t2LDRpcrel GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
4275def : t2InstAlias<"ldrb${p}.w $Rt, $addr",
4276 (t2LDRBpcrel GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
4277def : t2InstAlias<"ldrh${p}.w $Rt, $addr",
4278 (t2LDRHpcrel GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
4279def : t2InstAlias<"ldrsb${p}.w $Rt, $addr",
4280 (t2LDRSBpcrel GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
4281def : t2InstAlias<"ldrsh${p}.w $Rt, $addr",
4282 (t2LDRSHpcrel GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
Jim Grosbach12a88632012-01-21 00:07:56 +00004283
4284def : t2InstAlias<"add${p} $Rd, pc, $imm",
4285 (t2ADR rGPR:$Rd, imm0_4095:$imm, pred:$p)>;