blob: 121903295212884967a5599c0fe45f96f6afdd80 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc24cb352010-11-08 23:21:22 +000019def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson5bafff32009-06-22 23:27:02 +000020
21def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000022def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000023def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000024def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
25def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000026def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
27def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000028def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
29def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000030def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
31def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
32
33// Types for vector shift by immediates. The "SHX" version is for long and
34// narrow operations where the source and destination vectors have different
35// types. The "SHINS" version is for shift and insert operations.
36def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
37 SDTCisVT<2, i32>]>;
38def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
39 SDTCisVT<2, i32>]>;
40def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
41 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
42
43def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
44def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
45def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
46def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
47def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
48def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
49def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
50
51def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
52def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
53def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
54
55def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
56def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
57def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
58def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
59def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
60def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
61
62def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
63def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
64def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
65
66def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
67def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
68
69def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
70 SDTCisVT<2, i32>]>;
71def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
72def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
73
Bob Wilson7e3f0d22010-07-14 06:31:50 +000074def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
75def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
76def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
77
Owen Andersond9668172010-11-03 22:44:51 +000078def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
79 SDTCisVT<2, i32>]>;
80def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson080c0922010-11-05 19:27:46 +000081def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Andersond9668172010-11-03 22:44:51 +000082
Bob Wilsonc1d287b2009-08-14 05:13:08 +000083def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
84
Bob Wilson0ce37102009-08-14 05:08:32 +000085// VDUPLANE can produce a quad-register result from a double-register source,
86// so the result is not constrained to match the source.
87def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
88 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
89 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +000090
Bob Wilsonde95c1b82009-08-19 17:03:43 +000091def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
92 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
93def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
94
Bob Wilsond8e17572009-08-12 22:31:50 +000095def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
96def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
97def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
98def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
99
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000100def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000101 SDTCisSameAs<0, 2>,
102 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000103def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
104def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
105def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000106
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000107def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
108 SDTCisSameAs<1, 2>]>;
109def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
110def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
111
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000112def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
113 SDTCisSameAs<0, 2>]>;
114def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
115def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
116
Bob Wilsoncba270d2010-07-13 21:16:48 +0000117def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
118 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000119 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000120 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
121 return (EltBits == 32 && EltVal == 0);
122}]>;
123
124def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
125 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000126 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000127 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
128 return (EltBits == 8 && EltVal == 0xff);
129}]>;
130
Bob Wilson5bafff32009-06-22 23:27:02 +0000131//===----------------------------------------------------------------------===//
132// NEON operand definitions
133//===----------------------------------------------------------------------===//
134
Bob Wilson1a913ed2010-06-11 21:34:50 +0000135def nModImm : Operand<i32> {
136 let PrintMethod = "printNEONModImmOperand";
Bob Wilson54c78ef2009-11-06 23:33:28 +0000137}
138
Bob Wilson5bafff32009-06-22 23:27:02 +0000139//===----------------------------------------------------------------------===//
140// NEON load / store instructions
141//===----------------------------------------------------------------------===//
142
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000143// Use VLDM to load a Q register as a D register pair.
144// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000145def VLDMQIA
146 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
147 IIC_fpLoad_m, "",
148 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
149def VLDMQDB
150 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
Jim Grosbache6913602010-11-03 01:01:43 +0000151 IIC_fpLoad_m, "",
152 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000153
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000154// Use VSTM to store a Q register as a D register pair.
155// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000156def VSTMQIA
157 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
158 IIC_fpStore_m, "",
159 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
160def VSTMQDB
161 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
Jim Grosbache6913602010-11-03 01:01:43 +0000162 IIC_fpStore_m, "",
163 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000164
Bob Wilsonffde0802010-09-02 16:00:54 +0000165// Classes for VLD* pseudo-instructions with multi-register operands.
166// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000167class VLDQPseudo<InstrItinClass itin>
168 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
169class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000170 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000171 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000172 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000173class VLDQQPseudo<InstrItinClass itin>
174 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
175class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000176 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000177 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000178 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +0000179class VLDQQQQPseudo<InstrItinClass itin>
180 : PseudoNLdSt<(outs QQQQPR:$dst), (ins addrmode6:$addr, QQQQPR:$src), itin,"">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000181class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000182 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000183 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000184 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000185
Bob Wilson2a0e9742010-11-27 06:35:16 +0000186let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
187
Bob Wilson205a5ca2009-07-08 18:11:30 +0000188// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000189class VLD1D<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000190 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000191 (ins addrmode6:$Rn), IIC_VLD1,
192 "vld1", Dt, "\\{$Vd\\}, $Rn", "", []> {
193 let Rm = 0b1111;
194 let Inst{4} = Rn{4};
Owen Andersond9aa7d32010-11-02 00:05:05 +0000195}
Bob Wilson621f1952010-03-23 05:25:43 +0000196class VLD1Q<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000197 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000198 (ins addrmode6:$Rn), IIC_VLD1x2,
199 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
200 let Rm = 0b1111;
201 let Inst{5-4} = Rn{5-4};
Owen Andersond9aa7d32010-11-02 00:05:05 +0000202}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000203
Owen Andersond9aa7d32010-11-02 00:05:05 +0000204def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
205def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
206def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
207def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000208
Owen Andersond9aa7d32010-11-02 00:05:05 +0000209def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
210def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
211def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
212def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000213
Evan Chengd2ca8132010-10-09 01:03:04 +0000214def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
215def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
216def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
217def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000218
Bob Wilson99493b22010-03-20 17:59:03 +0000219// ...with address register writeback:
220class VLD1DWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000221 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000222 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1u,
223 "vld1", Dt, "\\{$Vd\\}, $Rn$Rm",
224 "$Rn.addr = $wb", []> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +0000225 let Inst{4} = Rn{4};
Owen Andersone85bd772010-11-02 00:24:52 +0000226}
Bob Wilson99493b22010-03-20 17:59:03 +0000227class VLD1QWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000228 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000229 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x2u,
230 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
231 "$Rn.addr = $wb", []> {
232 let Inst{5-4} = Rn{5-4};
Owen Andersone85bd772010-11-02 00:24:52 +0000233}
Bob Wilson99493b22010-03-20 17:59:03 +0000234
Owen Andersone85bd772010-11-02 00:24:52 +0000235def VLD1d8_UPD : VLD1DWB<{0,0,0,?}, "8">;
236def VLD1d16_UPD : VLD1DWB<{0,1,0,?}, "16">;
237def VLD1d32_UPD : VLD1DWB<{1,0,0,?}, "32">;
238def VLD1d64_UPD : VLD1DWB<{1,1,0,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000239
Owen Andersone85bd772010-11-02 00:24:52 +0000240def VLD1q8_UPD : VLD1QWB<{0,0,?,?}, "8">;
241def VLD1q16_UPD : VLD1QWB<{0,1,?,?}, "16">;
242def VLD1q32_UPD : VLD1QWB<{1,0,?,?}, "32">;
243def VLD1q64_UPD : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000244
Evan Chengd2ca8132010-10-09 01:03:04 +0000245def VLD1q8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
246def VLD1q16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
247def VLD1q32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
248def VLD1q64Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000249
Bob Wilson052ba452010-03-22 18:22:06 +0000250// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000251class VLD1D3<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000252 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000253 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
254 "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
255 let Rm = 0b1111;
256 let Inst{4} = Rn{4};
Owen Andersone85bd772010-11-02 00:24:52 +0000257}
Bob Wilson99493b22010-03-20 17:59:03 +0000258class VLD1D3WB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000259 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000260 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x3u, "vld1", Dt,
261 "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
262 let Inst{4} = Rn{4};
Owen Andersone85bd772010-11-02 00:24:52 +0000263}
Bob Wilson052ba452010-03-22 18:22:06 +0000264
Owen Andersone85bd772010-11-02 00:24:52 +0000265def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
266def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
267def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
268def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000269
Owen Andersone85bd772010-11-02 00:24:52 +0000270def VLD1d8T_UPD : VLD1D3WB<{0,0,0,?}, "8">;
271def VLD1d16T_UPD : VLD1D3WB<{0,1,0,?}, "16">;
272def VLD1d32T_UPD : VLD1D3WB<{1,0,0,?}, "32">;
273def VLD1d64T_UPD : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000274
Evan Chengd2ca8132010-10-09 01:03:04 +0000275def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
276def VLD1d64TPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x3u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000277
Bob Wilson052ba452010-03-22 18:22:06 +0000278// ...with 4 registers (some of these are only for the disassembler):
279class VLD1D4<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000280 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000281 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
282 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
283 let Rm = 0b1111;
284 let Inst{5-4} = Rn{5-4};
Owen Andersone85bd772010-11-02 00:24:52 +0000285}
Bob Wilson99493b22010-03-20 17:59:03 +0000286class VLD1D4WB<bits<4> op7_4, string Dt>
287 : NLdSt<0,0b10,0b0010,op7_4,
Owen Andersone85bd772010-11-02 00:24:52 +0000288 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000289 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x4u, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000290 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm", "$Rn.addr = $wb",
Owen Andersone85bd772010-11-02 00:24:52 +0000291 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000292 let Inst{5-4} = Rn{5-4};
Owen Andersone85bd772010-11-02 00:24:52 +0000293}
Johnny Chend7283d92010-02-23 20:51:23 +0000294
Owen Andersone85bd772010-11-02 00:24:52 +0000295def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
296def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
297def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
298def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000299
Owen Andersone85bd772010-11-02 00:24:52 +0000300def VLD1d8Q_UPD : VLD1D4WB<{0,0,?,?}, "8">;
301def VLD1d16Q_UPD : VLD1D4WB<{0,1,?,?}, "16">;
302def VLD1d32Q_UPD : VLD1D4WB<{1,0,?,?}, "32">;
303def VLD1d64Q_UPD : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000304
Evan Chengd2ca8132010-10-09 01:03:04 +0000305def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
306def VLD1d64QPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x4u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000307
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000308// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000309class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000310 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000311 (ins addrmode6:$Rn), IIC_VLD2,
312 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
313 let Rm = 0b1111;
314 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000315}
Bob Wilson95808322010-03-18 20:18:39 +0000316class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000317 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000318 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000319 (ins addrmode6:$Rn), IIC_VLD2x2,
320 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
321 let Rm = 0b1111;
322 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000323}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000324
Owen Andersoncf667be2010-11-02 01:24:55 +0000325def VLD2d8 : VLD2D<0b1000, {0,0,?,?}, "8">;
326def VLD2d16 : VLD2D<0b1000, {0,1,?,?}, "16">;
327def VLD2d32 : VLD2D<0b1000, {1,0,?,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000328
Owen Andersoncf667be2010-11-02 01:24:55 +0000329def VLD2q8 : VLD2Q<{0,0,?,?}, "8">;
330def VLD2q16 : VLD2Q<{0,1,?,?}, "16">;
331def VLD2q32 : VLD2Q<{1,0,?,?}, "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000332
Bob Wilson9d84fb32010-09-14 20:59:49 +0000333def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
334def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
335def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000336
Evan Chengd2ca8132010-10-09 01:03:04 +0000337def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
338def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
339def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000340
Bob Wilson92cb9322010-03-20 20:10:51 +0000341// ...with address register writeback:
342class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000343 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000344 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2u,
345 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
346 "$Rn.addr = $wb", []> {
347 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000348}
Bob Wilson92cb9322010-03-20 20:10:51 +0000349class VLD2QWB<bits<4> op7_4, string Dt>
350 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000351 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000352 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2x2u,
353 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
354 "$Rn.addr = $wb", []> {
355 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000356}
Bob Wilson92cb9322010-03-20 20:10:51 +0000357
Owen Andersoncf667be2010-11-02 01:24:55 +0000358def VLD2d8_UPD : VLD2DWB<0b1000, {0,0,?,?}, "8">;
359def VLD2d16_UPD : VLD2DWB<0b1000, {0,1,?,?}, "16">;
360def VLD2d32_UPD : VLD2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000361
Owen Andersoncf667be2010-11-02 01:24:55 +0000362def VLD2q8_UPD : VLD2QWB<{0,0,?,?}, "8">;
363def VLD2q16_UPD : VLD2QWB<{0,1,?,?}, "16">;
364def VLD2q32_UPD : VLD2QWB<{1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000365
Evan Chengd2ca8132010-10-09 01:03:04 +0000366def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
367def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
368def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000369
Evan Chengd2ca8132010-10-09 01:03:04 +0000370def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
371def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
372def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000373
Bob Wilson00bf1d92010-03-20 18:14:26 +0000374// ...with double-spaced registers (for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000375def VLD2b8 : VLD2D<0b1001, {0,0,?,?}, "8">;
376def VLD2b16 : VLD2D<0b1001, {0,1,?,?}, "16">;
377def VLD2b32 : VLD2D<0b1001, {1,0,?,?}, "32">;
378def VLD2b8_UPD : VLD2DWB<0b1001, {0,0,?,?}, "8">;
379def VLD2b16_UPD : VLD2DWB<0b1001, {0,1,?,?}, "16">;
380def VLD2b32_UPD : VLD2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chend7283d92010-02-23 20:51:23 +0000381
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000382// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000383class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000384 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000385 (ins addrmode6:$Rn), IIC_VLD3,
386 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
387 let Rm = 0b1111;
388 let Inst{4} = Rn{4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000389}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000390
Owen Andersoncf667be2010-11-02 01:24:55 +0000391def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
392def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
393def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000394
Bob Wilson9d84fb32010-09-14 20:59:49 +0000395def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
396def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
397def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000398
Bob Wilson92cb9322010-03-20 20:10:51 +0000399// ...with address register writeback:
400class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
401 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000402 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000403 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
404 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
405 "$Rn.addr = $wb", []> {
406 let Inst{4} = Rn{4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000407}
Bob Wilson92cb9322010-03-20 20:10:51 +0000408
Owen Andersoncf667be2010-11-02 01:24:55 +0000409def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
410def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
411def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000412
Evan Cheng84f69e82010-10-09 01:45:34 +0000413def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
414def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
415def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000416
Bob Wilson7de68142011-02-07 17:43:15 +0000417// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000418def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
419def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
420def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
421def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
422def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
423def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000424
Evan Cheng84f69e82010-10-09 01:45:34 +0000425def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
426def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
427def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000428
Bob Wilson92cb9322010-03-20 20:10:51 +0000429// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +0000430def VLD3q8oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
431def VLD3q16oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
432def VLD3q32oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
433
Evan Cheng84f69e82010-10-09 01:45:34 +0000434def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
435def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
436def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000437
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000438// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000439class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
440 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000441 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000442 (ins addrmode6:$Rn), IIC_VLD4,
443 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
444 let Rm = 0b1111;
445 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000446}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000447
Owen Andersoncf667be2010-11-02 01:24:55 +0000448def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
449def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
450def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000451
Bob Wilson9d84fb32010-09-14 20:59:49 +0000452def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
453def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
454def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000455
Bob Wilson92cb9322010-03-20 20:10:51 +0000456// ...with address register writeback:
457class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
458 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000459 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000460 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000461 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
462 "$Rn.addr = $wb", []> {
463 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000464}
Bob Wilson92cb9322010-03-20 20:10:51 +0000465
Owen Andersoncf667be2010-11-02 01:24:55 +0000466def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
467def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
468def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000469
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000470def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
471def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
472def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000473
Bob Wilson7de68142011-02-07 17:43:15 +0000474// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000475def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
476def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
477def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
478def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
479def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
480def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000481
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000482def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
483def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
484def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000485
Bob Wilson92cb9322010-03-20 20:10:51 +0000486// ...alternate versions to be allocated odd register numbers:
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000487def VLD4q8oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
488def VLD4q16oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
489def VLD4q32oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
490
491def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
492def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
493def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000494
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000495} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
496
Bob Wilson8466fa12010-09-13 23:01:35 +0000497// Classes for VLD*LN pseudo-instructions with multi-register operands.
498// These are expanded to real instructions after register allocation.
499class VLDQLNPseudo<InstrItinClass itin>
500 : PseudoNLdSt<(outs QPR:$dst),
501 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
502 itin, "$src = $dst">;
503class VLDQLNWBPseudo<InstrItinClass itin>
504 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
505 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
506 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
507class VLDQQLNPseudo<InstrItinClass itin>
508 : PseudoNLdSt<(outs QQPR:$dst),
509 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
510 itin, "$src = $dst">;
511class VLDQQLNWBPseudo<InstrItinClass itin>
512 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
513 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
514 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
515class VLDQQQQLNPseudo<InstrItinClass itin>
516 : PseudoNLdSt<(outs QQQQPR:$dst),
517 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
518 itin, "$src = $dst">;
519class VLDQQQQLNWBPseudo<InstrItinClass itin>
520 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
521 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
522 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
523
Bob Wilsonb07c1712009-10-07 21:53:04 +0000524// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000525class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
526 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000527 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000528 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
529 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000530 "$src = $Vd",
531 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000532 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000533 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000534 let Rm = 0b1111;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000535}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000536class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
537 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
538 (i32 (LoadOp addrmode6:$addr)),
539 imm:$lane))];
540}
541
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000542def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
543 let Inst{7-5} = lane{2-0};
544}
545def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
546 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000547 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000548}
549def VLD1LNd32 : VLD1LN<0b1000, {?,0,?,?}, "32", v2i32, load> {
550 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000551 let Inst{5} = Rn{4};
552 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000553}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000554
555def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
556def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
557def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
558
Bob Wilson746fa172010-12-10 22:13:32 +0000559def : Pat<(vector_insert (v2f32 DPR:$src),
560 (f32 (load addrmode6:$addr)), imm:$lane),
561 (VLD1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
562def : Pat<(vector_insert (v4f32 QPR:$src),
563 (f32 (load addrmode6:$addr)), imm:$lane),
564 (VLD1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
565
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000566let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
567
568// ...with address register writeback:
569class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000570 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000571 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000572 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000573 "\\{$Vd[$lane]\\}, $Rn$Rm",
574 "$src = $Vd, $Rn.addr = $wb", []>;
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000575
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000576def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
577 let Inst{7-5} = lane{2-0};
578}
579def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
580 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000581 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000582}
583def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
584 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000585 let Inst{5} = Rn{4};
586 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000587}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000588
589def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
590def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
591def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000592
Bob Wilson243fcc52009-09-01 04:26:28 +0000593// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000594class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000595 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000596 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
597 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000598 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000599 let Rm = 0b1111;
600 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000601}
Bob Wilson243fcc52009-09-01 04:26:28 +0000602
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000603def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
604 let Inst{7-5} = lane{2-0};
605}
606def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
607 let Inst{7-6} = lane{1-0};
608}
609def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
610 let Inst{7} = lane{0};
611}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000612
Evan Chengd2ca8132010-10-09 01:03:04 +0000613def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
614def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
615def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000616
Bob Wilson41315282010-03-20 20:39:53 +0000617// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000618def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
619 let Inst{7-6} = lane{1-0};
620}
621def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
622 let Inst{7} = lane{0};
623}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000624
Evan Chengd2ca8132010-10-09 01:03:04 +0000625def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
626def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000627
Bob Wilsona1023642010-03-20 20:47:18 +0000628// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000629class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000630 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000631 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +0000632 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000633 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
634 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
635 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000636}
Bob Wilsona1023642010-03-20 20:47:18 +0000637
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000638def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
639 let Inst{7-5} = lane{2-0};
640}
641def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
642 let Inst{7-6} = lane{1-0};
643}
644def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
645 let Inst{7} = lane{0};
646}
Bob Wilsona1023642010-03-20 20:47:18 +0000647
Evan Chengd2ca8132010-10-09 01:03:04 +0000648def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
649def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
650def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000651
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000652def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
653 let Inst{7-6} = lane{1-0};
654}
655def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
656 let Inst{7} = lane{0};
657}
Bob Wilsona1023642010-03-20 20:47:18 +0000658
Evan Chengd2ca8132010-10-09 01:03:04 +0000659def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
660def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000661
Bob Wilson243fcc52009-09-01 04:26:28 +0000662// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000663class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000664 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000665 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000666 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000667 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000668 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000669 let Rm = 0b1111;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000670}
Bob Wilson243fcc52009-09-01 04:26:28 +0000671
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000672def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
673 let Inst{7-5} = lane{2-0};
674}
675def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
676 let Inst{7-6} = lane{1-0};
677}
678def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
679 let Inst{7} = lane{0};
680}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000681
Evan Cheng84f69e82010-10-09 01:45:34 +0000682def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
683def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
684def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000685
Bob Wilson41315282010-03-20 20:39:53 +0000686// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000687def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
688 let Inst{7-6} = lane{1-0};
689}
690def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
691 let Inst{7} = lane{0};
692}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000693
Evan Cheng84f69e82010-10-09 01:45:34 +0000694def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
695def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000696
Bob Wilsona1023642010-03-20 20:47:18 +0000697// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000698class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000699 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000700 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000701 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000702 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +0000703 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000704 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
705 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Andersond138d702010-11-02 20:47:39 +0000706 []>;
Bob Wilsona1023642010-03-20 20:47:18 +0000707
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000708def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
709 let Inst{7-5} = lane{2-0};
710}
711def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
712 let Inst{7-6} = lane{1-0};
713}
714def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
715 let Inst{7} = lane{0};
716}
Bob Wilsona1023642010-03-20 20:47:18 +0000717
Evan Cheng84f69e82010-10-09 01:45:34 +0000718def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
719def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
720def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000721
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000722def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
723 let Inst{7-6} = lane{1-0};
724}
725def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
726 let Inst{7} = lane{0};
727}
Bob Wilsona1023642010-03-20 20:47:18 +0000728
Evan Cheng84f69e82010-10-09 01:45:34 +0000729def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
730def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000731
Bob Wilson243fcc52009-09-01 04:26:28 +0000732// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000733class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000734 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000735 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000736 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +0000737 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000738 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000739 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000740 let Rm = 0b1111;
741 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000742}
Bob Wilson243fcc52009-09-01 04:26:28 +0000743
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000744def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
745 let Inst{7-5} = lane{2-0};
746}
747def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
748 let Inst{7-6} = lane{1-0};
749}
750def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
751 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000752 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000753}
Bob Wilson62e053e2009-10-08 22:53:57 +0000754
Evan Cheng10dc63f2010-10-09 04:07:58 +0000755def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
756def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
757def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000758
Bob Wilson41315282010-03-20 20:39:53 +0000759// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000760def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
761 let Inst{7-6} = lane{1-0};
762}
763def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
764 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000765 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000766}
Bob Wilson62e053e2009-10-08 22:53:57 +0000767
Evan Cheng10dc63f2010-10-09 04:07:58 +0000768def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
769def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000770
Bob Wilsona1023642010-03-20 20:47:18 +0000771// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000772class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000773 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000774 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000775 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000776 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000777 IIC_VLD4lnu, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000778"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
779"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000780 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000781 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000782}
Bob Wilsona1023642010-03-20 20:47:18 +0000783
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000784def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
785 let Inst{7-5} = lane{2-0};
786}
787def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
788 let Inst{7-6} = lane{1-0};
789}
790def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
791 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000792 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000793}
Bob Wilsona1023642010-03-20 20:47:18 +0000794
Evan Cheng10dc63f2010-10-09 04:07:58 +0000795def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
796def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
797def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000798
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000799def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
800 let Inst{7-6} = lane{1-0};
801}
802def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
803 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000804 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000805}
Bob Wilsona1023642010-03-20 20:47:18 +0000806
Evan Cheng10dc63f2010-10-09 04:07:58 +0000807def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
808def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000809
Bob Wilson2a0e9742010-11-27 06:35:16 +0000810} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
811
Bob Wilsonb07c1712009-10-07 21:53:04 +0000812// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000813class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000814 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd), (ins addrmode6dup:$Rn),
Bob Wilson2a0e9742010-11-27 06:35:16 +0000815 IIC_VLD1dup, "vld1", Dt, "\\{$Vd[]\\}, $Rn", "",
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000816 [(set DPR:$Vd, (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilson2a0e9742010-11-27 06:35:16 +0000817 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +0000818 let Inst{4} = Rn{4};
Bob Wilson2a0e9742010-11-27 06:35:16 +0000819}
820class VLD1QDUPPseudo<ValueType Ty, PatFrag LoadOp> : VLDQPseudo<IIC_VLD1dup> {
821 let Pattern = [(set QPR:$dst,
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000822 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$addr)))))];
Bob Wilson2a0e9742010-11-27 06:35:16 +0000823}
824
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000825def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>;
826def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>;
827def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000828
829def VLD1DUPq8Pseudo : VLD1QDUPPseudo<v16i8, extloadi8>;
830def VLD1DUPq16Pseudo : VLD1QDUPPseudo<v8i16, extloadi16>;
831def VLD1DUPq32Pseudo : VLD1QDUPPseudo<v4i32, load>;
832
Bob Wilson746fa172010-12-10 22:13:32 +0000833def : Pat<(v2f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
834 (VLD1DUPd32 addrmode6:$addr)>;
835def : Pat<(v4f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
836 (VLD1DUPq32Pseudo addrmode6:$addr)>;
837
Bob Wilson2a0e9742010-11-27 06:35:16 +0000838let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
839
Bob Wilson20d55152010-12-10 22:13:24 +0000840class VLD1QDUP<bits<4> op7_4, string Dt>
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000841 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000842 (ins addrmode6dup:$Rn), IIC_VLD1dup,
Bob Wilson2a0e9742010-11-27 06:35:16 +0000843 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
844 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +0000845 let Inst{4} = Rn{4};
Bob Wilson2a0e9742010-11-27 06:35:16 +0000846}
847
Bob Wilson20d55152010-12-10 22:13:24 +0000848def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8">;
849def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16">;
850def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000851
852// ...with address register writeback:
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000853class VLD1DUPWB<bits<4> op7_4, string Dt>
854 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000855 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +0000856 "vld1", Dt, "\\{$Vd[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
857 let Inst{4} = Rn{4};
858}
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000859class VLD1QDUPWB<bits<4> op7_4, string Dt>
860 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000861 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +0000862 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
863 let Inst{4} = Rn{4};
864}
Bob Wilson2a0e9742010-11-27 06:35:16 +0000865
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000866def VLD1DUPd8_UPD : VLD1DUPWB<{0,0,0,0}, "8">;
867def VLD1DUPd16_UPD : VLD1DUPWB<{0,1,0,?}, "16">;
868def VLD1DUPd32_UPD : VLD1DUPWB<{1,0,0,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000869
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000870def VLD1DUPq8_UPD : VLD1QDUPWB<{0,0,1,0}, "8">;
871def VLD1DUPq16_UPD : VLD1QDUPWB<{0,1,1,?}, "16">;
872def VLD1DUPq32_UPD : VLD1QDUPWB<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000873
874def VLD1DUPq8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
875def VLD1DUPq16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
876def VLD1DUPq32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
877
Bob Wilsonb07c1712009-10-07 21:53:04 +0000878// VLD2DUP : Vector Load (single 2-element structure to all lanes)
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000879class VLD2DUP<bits<4> op7_4, string Dt>
880 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000881 (ins addrmode6dup:$Rn), IIC_VLD2dup,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000882 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
883 let Rm = 0b1111;
884 let Inst{4} = Rn{4};
885}
886
887def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8">;
888def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16">;
889def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32">;
890
891def VLD2DUPd8Pseudo : VLDQPseudo<IIC_VLD2dup>;
892def VLD2DUPd16Pseudo : VLDQPseudo<IIC_VLD2dup>;
893def VLD2DUPd32Pseudo : VLDQPseudo<IIC_VLD2dup>;
894
895// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +0000896def VLD2DUPd8x2 : VLD2DUP<{0,0,1,?}, "8">;
897def VLD2DUPd16x2 : VLD2DUP<{0,1,1,?}, "16">;
898def VLD2DUPd32x2 : VLD2DUP<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000899
900// ...with address register writeback:
901class VLD2DUPWB<bits<4> op7_4, string Dt>
902 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000903 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD2dupu,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000904 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
905 let Inst{4} = Rn{4};
906}
907
908def VLD2DUPd8_UPD : VLD2DUPWB<{0,0,0,0}, "8">;
909def VLD2DUPd16_UPD : VLD2DUPWB<{0,1,0,?}, "16">;
910def VLD2DUPd32_UPD : VLD2DUPWB<{1,0,0,?}, "32">;
911
Bob Wilson173fb142010-11-30 00:00:38 +0000912def VLD2DUPd8x2_UPD : VLD2DUPWB<{0,0,1,0}, "8">;
913def VLD2DUPd16x2_UPD : VLD2DUPWB<{0,1,1,?}, "16">;
914def VLD2DUPd32x2_UPD : VLD2DUPWB<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000915
916def VLD2DUPd8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
917def VLD2DUPd16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
918def VLD2DUPd32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
919
Bob Wilsonb07c1712009-10-07 21:53:04 +0000920// VLD3DUP : Vector Load (single 3-element structure to all lanes)
Bob Wilson86c6d802010-11-29 19:35:29 +0000921class VLD3DUP<bits<4> op7_4, string Dt>
922 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000923 (ins addrmode6dup:$Rn), IIC_VLD3dup,
Bob Wilson86c6d802010-11-29 19:35:29 +0000924 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> {
925 let Rm = 0b1111;
926 let Inst{4} = Rn{4};
927}
928
929def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">;
930def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">;
931def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">;
932
933def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>;
934def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>;
935def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>;
936
937// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +0000938def VLD3DUPd8x2 : VLD3DUP<{0,0,1,?}, "8">;
939def VLD3DUPd16x2 : VLD3DUP<{0,1,1,?}, "16">;
940def VLD3DUPd32x2 : VLD3DUP<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +0000941
942// ...with address register writeback:
943class VLD3DUPWB<bits<4> op7_4, string Dt>
944 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000945 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD3dupu,
Bob Wilson86c6d802010-11-29 19:35:29 +0000946 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm",
947 "$Rn.addr = $wb", []> {
948 let Inst{4} = Rn{4};
949}
950
951def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">;
952def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">;
953def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">;
954
Bob Wilson173fb142010-11-30 00:00:38 +0000955def VLD3DUPd8x2_UPD : VLD3DUPWB<{0,0,1,0}, "8">;
956def VLD3DUPd16x2_UPD : VLD3DUPWB<{0,1,1,?}, "16">;
957def VLD3DUPd32x2_UPD : VLD3DUPWB<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +0000958
959def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
960def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
961def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
962
Bob Wilsonb07c1712009-10-07 21:53:04 +0000963// VLD4DUP : Vector Load (single 4-element structure to all lanes)
Bob Wilson6c4c9822010-11-30 00:00:35 +0000964class VLD4DUP<bits<4> op7_4, string Dt>
965 : NLdSt<1, 0b10, 0b1111, op7_4,
966 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000967 (ins addrmode6dup:$Rn), IIC_VLD4dup,
Bob Wilson6c4c9822010-11-30 00:00:35 +0000968 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> {
969 let Rm = 0b1111;
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000970 let Inst{4} = Rn{4};
Bob Wilson6c4c9822010-11-30 00:00:35 +0000971}
972
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000973def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8">;
974def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16">;
975def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +0000976
977def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>;
978def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>;
979def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>;
980
981// ...with double-spaced registers (not used for codegen):
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000982def VLD4DUPd8x2 : VLD4DUP<{0,0,1,?}, "8">;
983def VLD4DUPd16x2 : VLD4DUP<{0,1,1,?}, "16">;
984def VLD4DUPd32x2 : VLD4DUP<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +0000985
986// ...with address register writeback:
987class VLD4DUPWB<bits<4> op7_4, string Dt>
988 : NLdSt<1, 0b10, 0b1111, op7_4,
989 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000990 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD4dupu,
Bob Wilson6c4c9822010-11-30 00:00:35 +0000991 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm",
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000992 "$Rn.addr = $wb", []> {
993 let Inst{4} = Rn{4};
Bob Wilson6c4c9822010-11-30 00:00:35 +0000994}
995
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000996def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8">;
997def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16">;
998def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
999
1000def VLD4DUPd8x2_UPD : VLD4DUPWB<{0,0,1,0}, "8">;
1001def VLD4DUPd16x2_UPD : VLD4DUPWB<{0,1,1,?}, "16">;
1002def VLD4DUPd32x2_UPD : VLD4DUPWB<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001003
1004def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1005def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1006def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1007
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001008} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001009
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001010let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +00001011
Bob Wilson709d5922010-08-25 23:27:42 +00001012// Classes for VST* pseudo-instructions with multi-register operands.
1013// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +00001014class VSTQPseudo<InstrItinClass itin>
1015 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
1016class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001017 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001018 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001019 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001020class VSTQQPseudo<InstrItinClass itin>
1021 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
1022class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001023 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001024 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001025 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +00001026class VSTQQQQPseudo<InstrItinClass itin>
1027 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src), itin, "">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001028class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001029 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +00001030 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001031 "$addr.addr = $wb">;
1032
Bob Wilson11d98992010-03-23 06:20:33 +00001033// VST1 : Vector Store (multiple single elements)
1034class VST1D<bits<4> op7_4, string Dt>
Owen Andersonf431eda2010-11-02 23:47:29 +00001035 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, DPR:$Vd),
1036 IIC_VST1, "vst1", Dt, "\\{$Vd\\}, $Rn", "", []> {
1037 let Rm = 0b1111;
1038 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001039}
Bob Wilson11d98992010-03-23 06:20:33 +00001040class VST1Q<bits<4> op7_4, string Dt>
1041 : NLdSt<0,0b00,0b1010,op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001042 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2), IIC_VST1x2,
1043 "vst1", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1044 let Rm = 0b1111;
1045 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001046}
Bob Wilson11d98992010-03-23 06:20:33 +00001047
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001048def VST1d8 : VST1D<{0,0,0,?}, "8">;
1049def VST1d16 : VST1D<{0,1,0,?}, "16">;
1050def VST1d32 : VST1D<{1,0,0,?}, "32">;
1051def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001052
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001053def VST1q8 : VST1Q<{0,0,?,?}, "8">;
1054def VST1q16 : VST1Q<{0,1,?,?}, "16">;
1055def VST1q32 : VST1Q<{1,0,?,?}, "32">;
1056def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001057
Evan Cheng60ff8792010-10-11 22:03:18 +00001058def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
1059def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
1060def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
1061def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001062
Bob Wilson25eb5012010-03-20 20:54:36 +00001063// ...with address register writeback:
1064class VST1DWB<bits<4> op7_4, string Dt>
1065 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001066 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd), IIC_VST1u,
1067 "vst1", Dt, "\\{$Vd\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1068 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001069}
Bob Wilson25eb5012010-03-20 20:54:36 +00001070class VST1QWB<bits<4> op7_4, string Dt>
1071 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001072 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1073 IIC_VST1x2u, "vst1", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1074 "$Rn.addr = $wb", []> {
1075 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001076}
Bob Wilson25eb5012010-03-20 20:54:36 +00001077
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001078def VST1d8_UPD : VST1DWB<{0,0,0,?}, "8">;
1079def VST1d16_UPD : VST1DWB<{0,1,0,?}, "16">;
1080def VST1d32_UPD : VST1DWB<{1,0,0,?}, "32">;
1081def VST1d64_UPD : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001082
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001083def VST1q8_UPD : VST1QWB<{0,0,?,?}, "8">;
1084def VST1q16_UPD : VST1QWB<{0,1,?,?}, "16">;
1085def VST1q32_UPD : VST1QWB<{1,0,?,?}, "32">;
1086def VST1q64_UPD : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001087
Evan Cheng60ff8792010-10-11 22:03:18 +00001088def VST1q8Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1089def VST1q16Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1090def VST1q32Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1091def VST1q64Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001092
Bob Wilson052ba452010-03-22 18:22:06 +00001093// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +00001094class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +00001095 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001096 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3),
1097 IIC_VST1x3, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1098 let Rm = 0b1111;
1099 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001100}
Bob Wilson25eb5012010-03-20 20:54:36 +00001101class VST1D3WB<bits<4> op7_4, string Dt>
1102 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001103 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001104 DPR:$Vd, DPR:$src2, DPR:$src3),
Owen Andersonf431eda2010-11-02 23:47:29 +00001105 IIC_VST1x3u, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1106 "$Rn.addr = $wb", []> {
1107 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001108}
Bob Wilson052ba452010-03-22 18:22:06 +00001109
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001110def VST1d8T : VST1D3<{0,0,0,?}, "8">;
1111def VST1d16T : VST1D3<{0,1,0,?}, "16">;
1112def VST1d32T : VST1D3<{1,0,0,?}, "32">;
1113def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001114
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001115def VST1d8T_UPD : VST1D3WB<{0,0,0,?}, "8">;
1116def VST1d16T_UPD : VST1D3WB<{0,1,0,?}, "16">;
1117def VST1d32T_UPD : VST1D3WB<{1,0,0,?}, "32">;
1118def VST1d64T_UPD : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001119
Evan Cheng60ff8792010-10-11 22:03:18 +00001120def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
1121def VST1d64TPseudo_UPD : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001122
Bob Wilson052ba452010-03-22 18:22:06 +00001123// ...with 4 registers (some of these are only for the disassembler):
1124class VST1D4<bits<4> op7_4, string Dt>
1125 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001126 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1127 IIC_VST1x4, "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001128 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001129 let Rm = 0b1111;
1130 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001131}
Bob Wilson25eb5012010-03-20 20:54:36 +00001132class VST1D4WB<bits<4> op7_4, string Dt>
1133 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001134 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001135 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST1x4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001136 "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1137 "$Rn.addr = $wb", []> {
1138 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001139}
Bob Wilson25eb5012010-03-20 20:54:36 +00001140
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001141def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
1142def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
1143def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
1144def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001145
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001146def VST1d8Q_UPD : VST1D4WB<{0,0,?,?}, "8">;
1147def VST1d16Q_UPD : VST1D4WB<{0,1,?,?}, "16">;
1148def VST1d32Q_UPD : VST1D4WB<{1,0,?,?}, "32">;
1149def VST1d64Q_UPD : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +00001150
Evan Cheng60ff8792010-10-11 22:03:18 +00001151def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1152def VST1d64QPseudo_UPD : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +00001153
Bob Wilsonb36ec862009-08-06 18:47:44 +00001154// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001155class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
1156 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001157 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2),
1158 IIC_VST2, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1159 let Rm = 0b1111;
1160 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +00001161}
Bob Wilson95808322010-03-18 20:18:39 +00001162class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +00001163 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001164 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1165 IIC_VST2x2, "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersond2f37942010-11-02 21:16:58 +00001166 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001167 let Rm = 0b1111;
1168 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +00001169}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001170
Owen Andersond2f37942010-11-02 21:16:58 +00001171def VST2d8 : VST2D<0b1000, {0,0,?,?}, "8">;
1172def VST2d16 : VST2D<0b1000, {0,1,?,?}, "16">;
1173def VST2d32 : VST2D<0b1000, {1,0,?,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001174
Owen Andersond2f37942010-11-02 21:16:58 +00001175def VST2q8 : VST2Q<{0,0,?,?}, "8">;
1176def VST2q16 : VST2Q<{0,1,?,?}, "16">;
1177def VST2q32 : VST2Q<{1,0,?,?}, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +00001178
Evan Cheng60ff8792010-10-11 22:03:18 +00001179def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
1180def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
1181def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001182
Evan Cheng60ff8792010-10-11 22:03:18 +00001183def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1184def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1185def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001186
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001187// ...with address register writeback:
1188class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1189 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001190 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1191 IIC_VST2u, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1192 "$Rn.addr = $wb", []> {
1193 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +00001194}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001195class VST2QWB<bits<4> op7_4, string Dt>
1196 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001197 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersond2f37942010-11-02 21:16:58 +00001198 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001199 "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1200 "$Rn.addr = $wb", []> {
1201 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +00001202}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001203
Owen Andersond2f37942010-11-02 21:16:58 +00001204def VST2d8_UPD : VST2DWB<0b1000, {0,0,?,?}, "8">;
1205def VST2d16_UPD : VST2DWB<0b1000, {0,1,?,?}, "16">;
1206def VST2d32_UPD : VST2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001207
Owen Andersond2f37942010-11-02 21:16:58 +00001208def VST2q8_UPD : VST2QWB<{0,0,?,?}, "8">;
1209def VST2q16_UPD : VST2QWB<{0,1,?,?}, "16">;
1210def VST2q32_UPD : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001211
Evan Cheng60ff8792010-10-11 22:03:18 +00001212def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1213def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1214def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001215
Evan Cheng60ff8792010-10-11 22:03:18 +00001216def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1217def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1218def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001219
Bob Wilson068b18b2010-03-20 21:15:48 +00001220// ...with double-spaced registers (for disassembly only):
Owen Andersond2f37942010-11-02 21:16:58 +00001221def VST2b8 : VST2D<0b1001, {0,0,?,?}, "8">;
1222def VST2b16 : VST2D<0b1001, {0,1,?,?}, "16">;
1223def VST2b32 : VST2D<0b1001, {1,0,?,?}, "32">;
1224def VST2b8_UPD : VST2DWB<0b1001, {0,0,?,?}, "8">;
1225def VST2b16_UPD : VST2DWB<0b1001, {0,1,?,?}, "16">;
1226def VST2b32_UPD : VST2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001227
Bob Wilsonb36ec862009-08-06 18:47:44 +00001228// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001229class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1230 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001231 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1232 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1233 let Rm = 0b1111;
1234 let Inst{4} = Rn{4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001235}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001236
Owen Andersona1a45fd2010-11-02 21:47:03 +00001237def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1238def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1239def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001240
Evan Cheng60ff8792010-10-11 22:03:18 +00001241def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1242def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1243def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001244
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001245// ...with address register writeback:
1246class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1247 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001248 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001249 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001250 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1251 "$Rn.addr = $wb", []> {
1252 let Inst{4} = Rn{4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001253}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001254
Owen Andersona1a45fd2010-11-02 21:47:03 +00001255def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1256def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1257def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001258
Evan Cheng60ff8792010-10-11 22:03:18 +00001259def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1260def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1261def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001262
Bob Wilson7de68142011-02-07 17:43:15 +00001263// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001264def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1265def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1266def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1267def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1268def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1269def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001270
Evan Cheng60ff8792010-10-11 22:03:18 +00001271def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1272def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1273def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001274
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001275// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001276def VST3q8oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1277def VST3q16oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1278def VST3q32oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1279
Evan Cheng60ff8792010-10-11 22:03:18 +00001280def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1281def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1282def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001283
Bob Wilsonb36ec862009-08-06 18:47:44 +00001284// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001285class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1286 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001287 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1288 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001289 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001290 let Rm = 0b1111;
1291 let Inst{5-4} = Rn{5-4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001292}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001293
Owen Andersona1a45fd2010-11-02 21:47:03 +00001294def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1295def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1296def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001297
Evan Cheng60ff8792010-10-11 22:03:18 +00001298def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1299def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1300def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001301
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001302// ...with address register writeback:
1303class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1304 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001305 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001306 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001307 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1308 "$Rn.addr = $wb", []> {
1309 let Inst{5-4} = Rn{5-4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001310}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001311
Owen Andersona1a45fd2010-11-02 21:47:03 +00001312def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1313def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1314def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001315
Evan Cheng60ff8792010-10-11 22:03:18 +00001316def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1317def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1318def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001319
Bob Wilson7de68142011-02-07 17:43:15 +00001320// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001321def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1322def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1323def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1324def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1325def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1326def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001327
Evan Cheng60ff8792010-10-11 22:03:18 +00001328def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1329def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1330def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001331
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001332// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001333def VST4q8oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1334def VST4q16oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1335def VST4q32oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1336
Evan Cheng60ff8792010-10-11 22:03:18 +00001337def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1338def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1339def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001340
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001341} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1342
Bob Wilson8466fa12010-09-13 23:01:35 +00001343// Classes for VST*LN pseudo-instructions with multi-register operands.
1344// These are expanded to real instructions after register allocation.
1345class VSTQLNPseudo<InstrItinClass itin>
1346 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1347 itin, "">;
1348class VSTQLNWBPseudo<InstrItinClass itin>
1349 : PseudoNLdSt<(outs GPR:$wb),
1350 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1351 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1352class VSTQQLNPseudo<InstrItinClass itin>
1353 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1354 itin, "">;
1355class VSTQQLNWBPseudo<InstrItinClass itin>
1356 : PseudoNLdSt<(outs GPR:$wb),
1357 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1358 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1359class VSTQQQQLNPseudo<InstrItinClass itin>
1360 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1361 itin, "">;
1362class VSTQQQQLNWBPseudo<InstrItinClass itin>
1363 : PseudoNLdSt<(outs GPR:$wb),
1364 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1365 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1366
Bob Wilsonb07c1712009-10-07 21:53:04 +00001367// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001368class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1369 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001370 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001371 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001372 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
1373 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001374 let Rm = 0b1111;
Owen Andersone95c9462010-11-02 21:54:45 +00001375}
Bob Wilsond168cef2010-11-03 16:24:53 +00001376class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1377 : VSTQLNPseudo<IIC_VST1ln> {
1378 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1379 addrmode6:$addr)];
1380}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001381
Bob Wilsond168cef2010-11-03 16:24:53 +00001382def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
1383 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001384 let Inst{7-5} = lane{2-0};
1385}
Bob Wilsond168cef2010-11-03 16:24:53 +00001386def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
1387 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001388 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001389 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001390}
Bob Wilsond168cef2010-11-03 16:24:53 +00001391def VST1LNd32 : VST1LN<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001392 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001393 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001394}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001395
Bob Wilsond168cef2010-11-03 16:24:53 +00001396def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1397def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1398def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001399
Bob Wilson746fa172010-12-10 22:13:32 +00001400def : Pat<(store (extractelt (v2f32 DPR:$src), imm:$lane), addrmode6:$addr),
1401 (VST1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
1402def : Pat<(store (extractelt (v4f32 QPR:$src), imm:$lane), addrmode6:$addr),
1403 (VST1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
1404
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001405// ...with address register writeback:
Bob Wilsonda525062011-02-25 06:42:42 +00001406class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1407 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001408 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001409 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00001410 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001411 "\\{$Vd[$lane]\\}, $Rn$Rm",
Bob Wilsonda525062011-02-25 06:42:42 +00001412 "$Rn.addr = $wb",
1413 [(set GPR:$wb, (StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane),
1414 addrmode6:$Rn, am6offset:$Rm))]>;
1415class VST1QLNWBPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1416 : VSTQLNWBPseudo<IIC_VST1lnu> {
1417 let Pattern = [(set GPR:$wb, (StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1418 addrmode6:$addr, am6offset:$offset))];
1419}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001420
Bob Wilsonda525062011-02-25 06:42:42 +00001421def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8", v8i8, post_truncsti8,
1422 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001423 let Inst{7-5} = lane{2-0};
1424}
Bob Wilsonda525062011-02-25 06:42:42 +00001425def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16", v4i16, post_truncsti16,
1426 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001427 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001428 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001429}
Bob Wilsonda525062011-02-25 06:42:42 +00001430def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32", v2i32, post_store,
1431 extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001432 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001433 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001434}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001435
Bob Wilsonda525062011-02-25 06:42:42 +00001436def VST1LNq8Pseudo_UPD : VST1QLNWBPseudo<v16i8, post_truncsti8, NEONvgetlaneu>;
1437def VST1LNq16Pseudo_UPD : VST1QLNWBPseudo<v8i16, post_truncsti16,NEONvgetlaneu>;
1438def VST1LNq32Pseudo_UPD : VST1QLNWBPseudo<v4i32, post_store, extractelt>;
1439
1440let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson63c90632009-10-07 20:49:18 +00001441
Bob Wilson8a3198b2009-09-01 18:51:56 +00001442// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001443class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001444 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001445 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
1446 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001447 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001448 let Rm = 0b1111;
1449 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001450}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001451
Owen Andersonb20594f2010-11-02 22:18:18 +00001452def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
1453 let Inst{7-5} = lane{2-0};
1454}
1455def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
1456 let Inst{7-6} = lane{1-0};
1457}
1458def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
1459 let Inst{7} = lane{0};
1460}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001461
Evan Cheng60ff8792010-10-11 22:03:18 +00001462def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1463def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1464def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001465
Bob Wilson41315282010-03-20 20:39:53 +00001466// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001467def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
1468 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001469 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001470}
1471def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
1472 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001473 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001474}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001475
Evan Cheng60ff8792010-10-11 22:03:18 +00001476def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1477def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001478
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001479// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001480class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001481 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001482 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +00001483 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001484 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Owen Andersonb20594f2010-11-02 22:18:18 +00001485 "$addr.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001486 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001487}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001488
Owen Andersonb20594f2010-11-02 22:18:18 +00001489def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
1490 let Inst{7-5} = lane{2-0};
1491}
1492def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
1493 let Inst{7-6} = lane{1-0};
1494}
1495def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
1496 let Inst{7} = lane{0};
1497}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001498
Evan Cheng60ff8792010-10-11 22:03:18 +00001499def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1500def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1501def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001502
Owen Andersonb20594f2010-11-02 22:18:18 +00001503def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
1504 let Inst{7-6} = lane{1-0};
1505}
1506def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
1507 let Inst{7} = lane{0};
1508}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001509
Evan Cheng60ff8792010-10-11 22:03:18 +00001510def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1511def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001512
Bob Wilson8a3198b2009-09-01 18:51:56 +00001513// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001514class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001515 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001516 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00001517 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001518 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
1519 let Rm = 0b1111;
Owen Andersonb20594f2010-11-02 22:18:18 +00001520}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001521
Owen Andersonb20594f2010-11-02 22:18:18 +00001522def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
1523 let Inst{7-5} = lane{2-0};
1524}
1525def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
1526 let Inst{7-6} = lane{1-0};
1527}
1528def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
1529 let Inst{7} = lane{0};
1530}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001531
Evan Cheng60ff8792010-10-11 22:03:18 +00001532def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1533def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1534def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001535
Bob Wilson41315282010-03-20 20:39:53 +00001536// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001537def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
1538 let Inst{7-6} = lane{1-0};
1539}
1540def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
1541 let Inst{7} = lane{0};
1542}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001543
Evan Cheng60ff8792010-10-11 22:03:18 +00001544def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1545def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001546
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001547// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001548class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001549 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001550 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001551 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001552 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001553 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
1554 "$Rn.addr = $wb", []>;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001555
Owen Andersonb20594f2010-11-02 22:18:18 +00001556def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
1557 let Inst{7-5} = lane{2-0};
1558}
1559def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
1560 let Inst{7-6} = lane{1-0};
1561}
1562def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
1563 let Inst{7} = lane{0};
1564}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001565
Evan Cheng60ff8792010-10-11 22:03:18 +00001566def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1567def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1568def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001569
Owen Andersonb20594f2010-11-02 22:18:18 +00001570def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
1571 let Inst{7-6} = lane{1-0};
1572}
1573def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
1574 let Inst{7} = lane{0};
1575}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001576
Evan Cheng60ff8792010-10-11 22:03:18 +00001577def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
1578def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001579
Bob Wilson8a3198b2009-09-01 18:51:56 +00001580// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001581class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001582 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001583 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00001584 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001585 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001586 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001587 let Rm = 0b1111;
1588 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001589}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001590
Owen Andersonb20594f2010-11-02 22:18:18 +00001591def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
1592 let Inst{7-5} = lane{2-0};
1593}
1594def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
1595 let Inst{7-6} = lane{1-0};
1596}
1597def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
1598 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001599 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001600}
Bob Wilson56311392009-10-09 00:01:36 +00001601
Evan Cheng60ff8792010-10-11 22:03:18 +00001602def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1603def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1604def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001605
Bob Wilson41315282010-03-20 20:39:53 +00001606// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001607def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
1608 let Inst{7-6} = lane{1-0};
1609}
1610def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
1611 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001612 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001613}
Bob Wilson56311392009-10-09 00:01:36 +00001614
Evan Cheng60ff8792010-10-11 22:03:18 +00001615def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
1616def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00001617
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001618// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001619class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001620 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001621 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001622 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001623 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001624 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
1625 "$Rn.addr = $wb", []> {
1626 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001627}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001628
Owen Andersonb20594f2010-11-02 22:18:18 +00001629def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
1630 let Inst{7-5} = lane{2-0};
1631}
1632def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
1633 let Inst{7-6} = lane{1-0};
1634}
1635def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
1636 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001637 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001638}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001639
Evan Cheng60ff8792010-10-11 22:03:18 +00001640def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1641def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1642def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001643
Owen Andersonb20594f2010-11-02 22:18:18 +00001644def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
1645 let Inst{7-6} = lane{1-0};
1646}
1647def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
1648 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001649 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001650}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001651
Evan Cheng60ff8792010-10-11 22:03:18 +00001652def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
1653def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001654
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001655} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00001656
Bob Wilson205a5ca2009-07-08 18:11:30 +00001657
Bob Wilson5bafff32009-06-22 23:27:02 +00001658//===----------------------------------------------------------------------===//
1659// NEON pattern fragments
1660//===----------------------------------------------------------------------===//
1661
1662// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001663def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001664 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1665 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001666}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001667def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001668 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1669 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001670}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001671def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001672 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1673 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001674}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001675def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001676 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1677 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001678}]>;
1679
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00001680// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001681def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001682 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
1683 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001684}]>;
1685
Bob Wilson5bafff32009-06-22 23:27:02 +00001686// Translate lane numbers from Q registers to D subregs.
1687def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001688 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001689}]>;
1690def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001691 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001692}]>;
1693def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001694 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001695}]>;
1696
1697//===----------------------------------------------------------------------===//
1698// Instruction Classes
1699//===----------------------------------------------------------------------===//
1700
Bob Wilson4711d5c2010-12-13 23:02:37 +00001701// Basic 2-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001702class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001703 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1704 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001705 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1706 (ins DPR:$Vm), IIC_VUNAD, OpcodeStr, Dt,"$Vd, $Vm", "",
1707 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001708class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001709 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1710 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001711 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
1712 (ins QPR:$Vm), IIC_VUNAQ, OpcodeStr, Dt,"$Vd, $Vm", "",
1713 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001714
Bob Wilson69bfbd62010-02-17 22:42:54 +00001715// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001716class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001717 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001718 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001719 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001720 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1721 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1722 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001723class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00001724 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001725 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001726 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001727 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
1728 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1729 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001730
Bob Wilson973a0742010-08-30 20:02:30 +00001731// Narrow 2-register operations.
1732class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1733 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1734 InstrItinClass itin, string OpcodeStr, string Dt,
1735 ValueType TyD, ValueType TyQ, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001736 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
1737 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1738 [(set DPR:$Vd, (TyD (OpNode (TyQ QPR:$Vm))))]>;
Bob Wilson973a0742010-08-30 20:02:30 +00001739
Bob Wilson5bafff32009-06-22 23:27:02 +00001740// Narrow 2-register intrinsics.
1741class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1742 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001743 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00001744 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001745 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
1746 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1747 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001748
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001749// Long 2-register operations (currently only used for VMOVL).
1750class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1751 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1752 InstrItinClass itin, string OpcodeStr, string Dt,
1753 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001754 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
1755 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1756 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001757
Bob Wilson04063562010-12-15 22:14:12 +00001758// Long 2-register intrinsics.
1759class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1760 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1761 InstrItinClass itin, string OpcodeStr, string Dt,
1762 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
1763 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
1764 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1765 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vm))))]>;
1766
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001767// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00001768class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00001769 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$Vd, DPR:$Vm),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001770 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Owen Andersonca6945e2010-12-01 00:28:25 +00001771 OpcodeStr, Dt, "$Vd, $Vm",
1772 "$src1 = $Vd, $src2 = $Vm", []>;
David Goodwin127221f2009-09-23 21:38:08 +00001773class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00001774 InstrItinClass itin, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00001775 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$Vd, QPR:$Vm),
1776 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$Vd, $Vm",
1777 "$src1 = $Vd, $src2 = $Vm", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001778
Bob Wilson4711d5c2010-12-13 23:02:37 +00001779// Basic 3-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001780class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001781 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001782 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001783 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001784 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1785 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1786 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001787 let isCommutable = Commutable;
1788}
1789// Same as N3VD but no data type.
1790class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1791 InstrItinClass itin, string OpcodeStr,
1792 ValueType ResTy, ValueType OpTy,
1793 SDNode OpNode, bit Commutable>
1794 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbachefaeb412010-11-19 22:36:02 +00001795 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1796 OpcodeStr, "$Vd, $Vn, $Vm", "",
1797 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001798 let isCommutable = Commutable;
1799}
Johnny Chen897dd0c2010-03-27 01:03:13 +00001800
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001801class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001802 InstrItinClass itin, string OpcodeStr, string Dt,
1803 ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001804 : N3V<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001805 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
1806 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1807 [(set (Ty DPR:$Vd),
1808 (Ty (ShOp (Ty DPR:$Vn),
1809 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001810 let isCommutable = 0;
1811}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001812class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001813 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001814 : N3V<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001815 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
1816 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$Vd, $Vn, $Vm[$lane]","",
1817 [(set (Ty DPR:$Vd),
1818 (Ty (ShOp (Ty DPR:$Vn),
1819 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001820 let isCommutable = 0;
1821}
1822
Bob Wilson5bafff32009-06-22 23:27:02 +00001823class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001824 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001825 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001826 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00001827 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1828 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1829 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001830 let isCommutable = Commutable;
1831}
1832class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1833 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001834 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00001835 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00001836 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1837 OpcodeStr, "$Vd, $Vn, $Vm", "",
1838 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001839 let isCommutable = Commutable;
1840}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001841class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001842 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001843 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001844 : N3V<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001845 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
1846 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1847 [(set (ResTy QPR:$Vd),
1848 (ResTy (ShOp (ResTy QPR:$Vn),
1849 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001850 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001851 let isCommutable = 0;
1852}
Bob Wilson9abe19d2010-02-17 00:31:29 +00001853class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001854 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001855 : N3V<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001856 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
1857 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$Vd, $Vn, $Vm[$lane]","",
1858 [(set (ResTy QPR:$Vd),
1859 (ResTy (ShOp (ResTy QPR:$Vn),
1860 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001861 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001862 let isCommutable = 0;
1863}
Bob Wilson5bafff32009-06-22 23:27:02 +00001864
1865// Basic 3-register intrinsics, both double- and quad-register.
1866class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001867 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001868 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001869 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001870 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
1871 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1872 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001873 let isCommutable = Commutable;
1874}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001875class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001876 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001877 : N3V<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001878 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
1879 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1880 [(set (Ty DPR:$Vd),
1881 (Ty (IntOp (Ty DPR:$Vn),
1882 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001883 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001884 let isCommutable = 0;
1885}
David Goodwin658ea602009-09-25 18:38:29 +00001886class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001887 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001888 : N3V<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001889 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
1890 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1891 [(set (Ty DPR:$Vd),
1892 (Ty (IntOp (Ty DPR:$Vn),
1893 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001894 let isCommutable = 0;
1895}
Owen Anderson3557d002010-10-26 20:56:57 +00001896class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1897 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00001898 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00001899 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1900 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
1901 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
1902 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00001903 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00001904}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001905
Bob Wilson5bafff32009-06-22 23:27:02 +00001906class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001907 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001908 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001909 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001910 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
1911 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1912 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001913 let isCommutable = Commutable;
1914}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001915class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001916 string OpcodeStr, string Dt,
1917 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001918 : N3V<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001919 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
1920 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1921 [(set (ResTy QPR:$Vd),
1922 (ResTy (IntOp (ResTy QPR:$Vn),
1923 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001924 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001925 let isCommutable = 0;
1926}
David Goodwin658ea602009-09-25 18:38:29 +00001927class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001928 string OpcodeStr, string Dt,
1929 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001930 : N3V<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001931 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
1932 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1933 [(set (ResTy QPR:$Vd),
1934 (ResTy (IntOp (ResTy QPR:$Vn),
1935 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001936 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001937 let isCommutable = 0;
1938}
Owen Anderson3557d002010-10-26 20:56:57 +00001939class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1940 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00001941 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00001942 : N3V<op24, op23, op21_20, op11_8, 1, op4,
1943 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
1944 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
1945 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00001946 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00001947}
Bob Wilson5bafff32009-06-22 23:27:02 +00001948
Bob Wilson4711d5c2010-12-13 23:02:37 +00001949// Multiply-Add/Sub operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001950class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001951 InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00001952 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001953 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00001954 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1955 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1956 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
1957 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
1958
David Goodwin658ea602009-09-25 18:38:29 +00001959class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001960 string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00001961 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001962 : N3V<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001963 (outs DPR:$Vd),
1964 (ins DPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001965 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00001966 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
1967 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001968 (Ty (ShOp (Ty DPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00001969 (Ty (MulOp DPR:$Vn,
1970 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001971 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001972class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001973 string OpcodeStr, string Dt,
1974 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001975 : N3V<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00001976 (outs DPR:$Vd),
1977 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001978 NVMulSLFrm, itin,
Owen Anderson18341e92010-10-22 18:54:37 +00001979 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
1980 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001981 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00001982 (Ty (MulOp DPR:$Vn,
1983 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001984 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001985
Bob Wilson5bafff32009-06-22 23:27:02 +00001986class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001987 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
Evan Cheng48575f62010-12-05 22:04:16 +00001988 SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001989 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00001990 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1991 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1992 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
1993 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001994class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001995 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Evan Cheng48575f62010-12-05 22:04:16 +00001996 SDPatternOperator MulOp, SDPatternOperator ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001997 : N3V<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001998 (outs QPR:$Vd),
1999 (ins QPR:$src1, QPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002000 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002001 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2002 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002003 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002004 (ResTy (MulOp QPR:$Vn,
2005 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002006 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002007class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002008 string OpcodeStr, string Dt,
2009 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002010 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002011 : N3V<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002012 (outs QPR:$Vd),
2013 (ins QPR:$src1, QPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002014 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002015 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2016 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002017 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002018 (ResTy (MulOp QPR:$Vn,
2019 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002020 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002021
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002022// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
2023class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2024 InstrItinClass itin, string OpcodeStr, string Dt,
2025 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2026 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002027 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2028 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2029 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2030 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002031class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2032 InstrItinClass itin, string OpcodeStr, string Dt,
2033 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2034 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002035 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2036 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2037 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2038 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002039
Bob Wilson5bafff32009-06-22 23:27:02 +00002040// Neon 3-argument intrinsics, both double- and quad-register.
2041// The destination register is also used as the first source operand register.
2042class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002043 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002044 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002045 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002046 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2047 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2048 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$src1),
2049 (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002050class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002051 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002052 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002053 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002054 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2055 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2056 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$src1),
2057 (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002058
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002059// Long Multiply-Add/Sub operations.
2060class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2061 InstrItinClass itin, string OpcodeStr, string Dt,
2062 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
2063 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00002064 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2065 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2066 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2067 (TyQ (MulOp (TyD DPR:$Vn),
2068 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002069class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2070 InstrItinClass itin, string OpcodeStr, string Dt,
2071 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002072 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
2073 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002074 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002075 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2076 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002077 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002078 (TyQ (MulOp (TyD DPR:$Vn),
2079 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002080 imm:$lane))))))]>;
2081class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2082 InstrItinClass itin, string OpcodeStr, string Dt,
2083 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002084 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
2085 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002086 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002087 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2088 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002089 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002090 (TyQ (MulOp (TyD DPR:$Vn),
2091 (TyD (NEONvduplane (TyD DPR_8:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002092 imm:$lane))))))]>;
2093
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002094// Long Intrinsic-Op vector operations with explicit extend (VABAL).
2095class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2096 InstrItinClass itin, string OpcodeStr, string Dt,
2097 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2098 SDNode OpNode>
2099 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00002100 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2101 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2102 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2103 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2104 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002105
Bob Wilson5bafff32009-06-22 23:27:02 +00002106// Neon Long 3-argument intrinsic. The destination register is
2107// a quad-register and is also used as the first source operand register.
2108class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002109 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002110 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002111 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00002112 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2113 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2114 [(set QPR:$Vd,
2115 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002116class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002117 string OpcodeStr, string Dt,
2118 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002119 : N3V<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002120 (outs QPR:$Vd),
2121 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002122 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002123 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2124 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002125 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002126 (OpTy DPR:$Vn),
2127 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002128 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002129class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2130 InstrItinClass itin, string OpcodeStr, string Dt,
2131 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002132 : N3V<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002133 (outs QPR:$Vd),
2134 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002135 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002136 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2137 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002138 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002139 (OpTy DPR:$Vn),
2140 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002141 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002142
Bob Wilson5bafff32009-06-22 23:27:02 +00002143// Narrowing 3-register intrinsics.
2144class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002145 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00002146 Intrinsic IntOp, bit Commutable>
2147 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002148 (outs DPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINi4D,
2149 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2150 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vn), (TyQ QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002151 let isCommutable = Commutable;
2152}
2153
Bob Wilson04d6c282010-08-29 05:57:34 +00002154// Long 3-register operations.
2155class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2156 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002157 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2158 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002159 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2160 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2161 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002162 let isCommutable = Commutable;
2163}
2164class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2165 InstrItinClass itin, string OpcodeStr, string Dt,
2166 ValueType TyQ, ValueType TyD, SDNode OpNode>
2167 : N3V<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002168 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
2169 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2170 [(set QPR:$Vd,
2171 (TyQ (OpNode (TyD DPR:$Vn),
2172 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002173class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2174 InstrItinClass itin, string OpcodeStr, string Dt,
2175 ValueType TyQ, ValueType TyD, SDNode OpNode>
2176 : N3V<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002177 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
2178 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2179 [(set QPR:$Vd,
2180 (TyQ (OpNode (TyD DPR:$Vn),
2181 (TyD (NEONvduplane (TyD DPR_8:$Vm), imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002182
2183// Long 3-register operations with explicitly extended operands.
2184class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2185 InstrItinClass itin, string OpcodeStr, string Dt,
2186 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2187 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00002188 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002189 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2190 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2191 [(set QPR:$Vd, (OpNode (TyQ (ExtOp (TyD DPR:$Vn))),
2192 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Owen Andersone0e6dc32010-10-21 18:09:17 +00002193 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00002194}
2195
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002196// Long 3-register intrinsics with explicit extend (VABDL).
2197class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2198 InstrItinClass itin, string OpcodeStr, string Dt,
2199 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2200 bit Commutable>
2201 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002202 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2203 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2204 [(set QPR:$Vd, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2205 (TyD DPR:$Vm))))))]> {
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002206 let isCommutable = Commutable;
2207}
2208
Bob Wilson5bafff32009-06-22 23:27:02 +00002209// Long 3-register intrinsics.
2210class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002211 InstrItinClass itin, string OpcodeStr, string Dt,
2212 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002213 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002214 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2215 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2216 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002217 let isCommutable = Commutable;
2218}
David Goodwin658ea602009-09-25 18:38:29 +00002219class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002220 string OpcodeStr, string Dt,
2221 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002222 : N3V<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002223 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
2224 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2225 [(set (ResTy QPR:$Vd),
2226 (ResTy (IntOp (OpTy DPR:$Vn),
2227 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002228 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002229class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2230 InstrItinClass itin, string OpcodeStr, string Dt,
2231 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002232 : N3V<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002233 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
2234 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2235 [(set (ResTy QPR:$Vd),
2236 (ResTy (IntOp (OpTy DPR:$Vn),
2237 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002238 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002239
Bob Wilson04d6c282010-08-29 05:57:34 +00002240// Wide 3-register operations.
2241class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2242 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2243 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002244 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002245 (outs QPR:$Vd), (ins QPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VSUBiD,
2246 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2247 [(set QPR:$Vd, (OpNode (TyQ QPR:$Vn),
2248 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002249 let isCommutable = Commutable;
2250}
2251
2252// Pairwise long 2-register intrinsics, both double- and quad-register.
2253class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002254 bits<2> op17_16, bits<5> op11_7, bit op4,
2255 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002256 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002257 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2258 (ins DPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2259 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002260class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002261 bits<2> op17_16, bits<5> op11_7, bit op4,
2262 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002263 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002264 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2265 (ins QPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2266 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002267
2268// Pairwise long 2-register accumulate intrinsics,
2269// both double- and quad-register.
2270// The destination register is also used as the first source operand register.
2271class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002272 bits<2> op17_16, bits<5> op11_7, bit op4,
2273 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002274 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2275 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002276 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2277 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2278 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002279class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002280 bits<2> op17_16, bits<5> op11_7, bit op4,
2281 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002282 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2283 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002284 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2285 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2286 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002287
2288// Shift by immediate,
2289// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002290class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002291 Format f, InstrItinClass itin, Operand ImmTy,
2292 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002293 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002294 (outs DPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002295 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2296 [(set DPR:$Vd, (Ty (OpNode (Ty DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002297class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002298 Format f, InstrItinClass itin, Operand ImmTy,
2299 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002300 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002301 (outs QPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002302 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2303 [(set QPR:$Vd, (Ty (OpNode (Ty QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002304
Johnny Chen6c8648b2010-03-17 23:26:50 +00002305// Long shift by immediate.
2306class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2307 string OpcodeStr, string Dt,
2308 ValueType ResTy, ValueType OpTy, SDNode OpNode>
2309 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002310 (outs QPR:$Vd), (ins DPR:$Vm, i32imm:$SIMM), N2RegVShLFrm,
2311 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2312 [(set QPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm),
Johnny Chen6c8648b2010-03-17 23:26:50 +00002313 (i32 imm:$SIMM))))]>;
2314
Bob Wilson5bafff32009-06-22 23:27:02 +00002315// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002316class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002317 InstrItinClass itin, string OpcodeStr, string Dt,
Bill Wendlinga656b632011-03-01 01:00:59 +00002318 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002319 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Bill Wendlinga656b632011-03-01 01:00:59 +00002320 (outs DPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002321 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2322 [(set DPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm),
Bob Wilson5bafff32009-06-22 23:27:02 +00002323 (i32 imm:$SIMM))))]>;
2324
2325// Shift right by immediate and accumulate,
2326// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002327class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002328 Operand ImmTy, string OpcodeStr, string Dt,
2329 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002330 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002331 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002332 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2333 [(set DPR:$Vd, (Ty (add DPR:$src1,
2334 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002335class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002336 Operand ImmTy, string OpcodeStr, string Dt,
2337 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002338 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002339 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002340 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2341 [(set QPR:$Vd, (Ty (add QPR:$src1,
2342 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002343
2344// Shift by immediate and insert,
2345// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002346class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002347 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2348 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002349 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002350 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiD,
Owen Anderson0745c382010-10-27 17:40:08 +00002351 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2352 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002353class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002354 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2355 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002356 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002357 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiQ,
Owen Anderson0745c382010-10-27 17:40:08 +00002358 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2359 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002360
2361// Convert, with fractional bits immediate,
2362// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002363class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002364 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002365 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002366 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002367 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2368 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2369 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002370class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002371 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002372 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002373 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002374 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2375 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2376 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002377
2378//===----------------------------------------------------------------------===//
2379// Multiclasses
2380//===----------------------------------------------------------------------===//
2381
Bob Wilson916ac5b2009-10-03 04:44:16 +00002382// Abbreviations used in multiclass suffixes:
2383// Q = quarter int (8 bit) elements
2384// H = half int (16 bit) elements
2385// S = single int (32 bit) elements
2386// D = double int (64 bit) elements
2387
Bob Wilson094dd802010-12-18 00:42:58 +00002388// Neon 2-register vector operations and intrinsics.
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002389
Bob Wilson094dd802010-12-18 00:42:58 +00002390// Neon 2-register comparisons.
2391// source operand element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00002392multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2393 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc24cb352010-11-08 23:21:22 +00002394 string asm, SDNode OpNode> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002395 // 64-bit vector types.
2396 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002397 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002398 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002399 [(set DPR:$Vd, (v8i8 (OpNode (v8i8 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002400 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002401 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002402 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002403 [(set DPR:$Vd, (v4i16 (OpNode (v4i16 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002404 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002405 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002406 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002407 [(set DPR:$Vd, (v2i32 (OpNode (v2i32 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002408 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002409 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002410 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002411 [(set DPR:$Vd, (v2i32 (OpNode (v2f32 DPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002412 let Inst{10} = 1; // overwrite F = 1
2413 }
2414
2415 // 128-bit vector types.
2416 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002417 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002418 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002419 [(set QPR:$Vd, (v16i8 (OpNode (v16i8 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002420 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002421 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002422 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002423 [(set QPR:$Vd, (v8i16 (OpNode (v8i16 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002424 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002425 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002426 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002427 [(set QPR:$Vd, (v4i32 (OpNode (v4i32 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002428 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002429 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002430 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002431 [(set QPR:$Vd, (v4i32 (OpNode (v4f32 QPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002432 let Inst{10} = 1; // overwrite F = 1
2433 }
2434}
2435
Bob Wilson094dd802010-12-18 00:42:58 +00002436
2437// Neon 2-register vector intrinsics,
2438// element sizes of 8, 16 and 32 bits:
2439multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2440 bits<5> op11_7, bit op4,
2441 InstrItinClass itinD, InstrItinClass itinQ,
2442 string OpcodeStr, string Dt, Intrinsic IntOp> {
2443 // 64-bit vector types.
2444 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2445 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
2446 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2447 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
2448 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2449 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
2450
2451 // 128-bit vector types.
2452 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2453 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
2454 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2455 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
2456 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2457 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
2458}
2459
2460
2461// Neon Narrowing 2-register vector operations,
2462// source operand element sizes of 16, 32 and 64 bits:
2463multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2464 bits<5> op11_7, bit op6, bit op4,
2465 InstrItinClass itin, string OpcodeStr, string Dt,
2466 SDNode OpNode> {
2467 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2468 itin, OpcodeStr, !strconcat(Dt, "16"),
2469 v8i8, v8i16, OpNode>;
2470 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2471 itin, OpcodeStr, !strconcat(Dt, "32"),
2472 v4i16, v4i32, OpNode>;
2473 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2474 itin, OpcodeStr, !strconcat(Dt, "64"),
2475 v2i32, v2i64, OpNode>;
2476}
2477
2478// Neon Narrowing 2-register vector intrinsics,
2479// source operand element sizes of 16, 32 and 64 bits:
2480multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2481 bits<5> op11_7, bit op6, bit op4,
2482 InstrItinClass itin, string OpcodeStr, string Dt,
2483 Intrinsic IntOp> {
2484 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2485 itin, OpcodeStr, !strconcat(Dt, "16"),
2486 v8i8, v8i16, IntOp>;
2487 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2488 itin, OpcodeStr, !strconcat(Dt, "32"),
2489 v4i16, v4i32, IntOp>;
2490 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2491 itin, OpcodeStr, !strconcat(Dt, "64"),
2492 v2i32, v2i64, IntOp>;
2493}
2494
2495
2496// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2497// source operand element sizes of 16, 32 and 64 bits:
2498multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2499 string OpcodeStr, string Dt, SDNode OpNode> {
2500 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2501 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2502 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2503 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2504 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2505 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2506}
2507
2508
Bob Wilson5bafff32009-06-22 23:27:02 +00002509// Neon 3-register vector operations.
2510
2511// First with only element sizes of 8, 16 and 32 bits:
2512multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002513 InstrItinClass itinD16, InstrItinClass itinD32,
2514 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002515 string OpcodeStr, string Dt,
2516 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002517 // 64-bit vector types.
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002518 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002519 OpcodeStr, !strconcat(Dt, "8"),
2520 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002521 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002522 OpcodeStr, !strconcat(Dt, "16"),
2523 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002524 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002525 OpcodeStr, !strconcat(Dt, "32"),
2526 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002527
2528 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002529 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002530 OpcodeStr, !strconcat(Dt, "8"),
2531 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002532 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002533 OpcodeStr, !strconcat(Dt, "16"),
2534 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002535 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002536 OpcodeStr, !strconcat(Dt, "32"),
2537 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002538}
2539
Evan Chengf81bf152009-11-23 21:57:23 +00002540multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
2541 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
2542 v4i16, ShOp>;
2543 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002544 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002545 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00002546 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002547 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002548 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002549}
2550
Bob Wilson5bafff32009-06-22 23:27:02 +00002551// ....then also with element size 64 bits:
2552multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002553 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002554 string OpcodeStr, string Dt,
2555 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00002556 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002557 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00002558 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00002559 OpcodeStr, !strconcat(Dt, "64"),
2560 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002561 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002562 OpcodeStr, !strconcat(Dt, "64"),
2563 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002564}
2565
2566
Bob Wilson5bafff32009-06-22 23:27:02 +00002567// Neon 3-register vector intrinsics.
2568
2569// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002570multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002571 InstrItinClass itinD16, InstrItinClass itinD32,
2572 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002573 string OpcodeStr, string Dt,
2574 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002575 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002576 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002577 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002578 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002579 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002580 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002581 v2i32, v2i32, IntOp, Commutable>;
2582
2583 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002584 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002585 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002586 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002587 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002588 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002589 v4i32, v4i32, IntOp, Commutable>;
2590}
Owen Anderson3557d002010-10-26 20:56:57 +00002591multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2592 InstrItinClass itinD16, InstrItinClass itinD32,
2593 InstrItinClass itinQ16, InstrItinClass itinQ32,
2594 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002595 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002596 // 64-bit vector types.
2597 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
2598 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002599 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002600 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
2601 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002602 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002603
2604 // 128-bit vector types.
2605 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
2606 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002607 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002608 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
2609 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002610 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002611}
Bob Wilson5bafff32009-06-22 23:27:02 +00002612
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002613multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002614 InstrItinClass itinD16, InstrItinClass itinD32,
2615 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002616 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00002617 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002618 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002619 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002620 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002621 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002622 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002623 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002624 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002625}
2626
Bob Wilson5bafff32009-06-22 23:27:02 +00002627// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002628multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002629 InstrItinClass itinD16, InstrItinClass itinD32,
2630 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002631 string OpcodeStr, string Dt,
2632 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002633 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002634 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002635 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002636 OpcodeStr, !strconcat(Dt, "8"),
2637 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002638 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002639 OpcodeStr, !strconcat(Dt, "8"),
2640 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002641}
Owen Anderson3557d002010-10-26 20:56:57 +00002642multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2643 InstrItinClass itinD16, InstrItinClass itinD32,
2644 InstrItinClass itinQ16, InstrItinClass itinQ32,
2645 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002646 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002647 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002648 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002649 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
2650 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002651 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002652 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
2653 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002654 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002655}
2656
Bob Wilson5bafff32009-06-22 23:27:02 +00002657
2658// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002659multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002660 InstrItinClass itinD16, InstrItinClass itinD32,
2661 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002662 string OpcodeStr, string Dt,
2663 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002664 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002665 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002666 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002667 OpcodeStr, !strconcat(Dt, "64"),
2668 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002669 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002670 OpcodeStr, !strconcat(Dt, "64"),
2671 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002672}
Owen Anderson3557d002010-10-26 20:56:57 +00002673multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2674 InstrItinClass itinD16, InstrItinClass itinD32,
2675 InstrItinClass itinQ16, InstrItinClass itinQ32,
2676 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002677 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002678 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002679 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002680 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
2681 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002682 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002683 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
2684 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002685 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002686}
Bob Wilson5bafff32009-06-22 23:27:02 +00002687
Bob Wilson5bafff32009-06-22 23:27:02 +00002688// Neon Narrowing 3-register vector intrinsics,
2689// source operand element sizes of 16, 32 and 64 bits:
2690multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002691 string OpcodeStr, string Dt,
2692 Intrinsic IntOp, bit Commutable = 0> {
2693 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
2694 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002695 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002696 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
2697 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002698 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002699 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
2700 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002701 v2i32, v2i64, IntOp, Commutable>;
2702}
2703
2704
Bob Wilson04d6c282010-08-29 05:57:34 +00002705// Neon Long 3-register vector operations.
2706
2707multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2708 InstrItinClass itin16, InstrItinClass itin32,
2709 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002710 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00002711 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
2712 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002713 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002714 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002715 OpcodeStr, !strconcat(Dt, "16"),
2716 v4i32, v4i16, OpNode, Commutable>;
2717 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
2718 OpcodeStr, !strconcat(Dt, "32"),
2719 v2i64, v2i32, OpNode, Commutable>;
2720}
2721
2722multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
2723 InstrItinClass itin, string OpcodeStr, string Dt,
2724 SDNode OpNode> {
2725 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
2726 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2727 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
2728 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2729}
2730
2731multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2732 InstrItinClass itin16, InstrItinClass itin32,
2733 string OpcodeStr, string Dt,
2734 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2735 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
2736 OpcodeStr, !strconcat(Dt, "8"),
2737 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002738 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002739 OpcodeStr, !strconcat(Dt, "16"),
2740 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2741 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
2742 OpcodeStr, !strconcat(Dt, "32"),
2743 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00002744}
2745
Bob Wilson5bafff32009-06-22 23:27:02 +00002746// Neon Long 3-register vector intrinsics.
2747
2748// First with only element sizes of 16 and 32 bits:
2749multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002750 InstrItinClass itin16, InstrItinClass itin32,
2751 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002752 Intrinsic IntOp, bit Commutable = 0> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002753 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002754 OpcodeStr, !strconcat(Dt, "16"),
2755 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002756 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002757 OpcodeStr, !strconcat(Dt, "32"),
2758 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002759}
2760
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002761multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002762 InstrItinClass itin, string OpcodeStr, string Dt,
2763 Intrinsic IntOp> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002764 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002765 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002766 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002767 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002768}
2769
Bob Wilson5bafff32009-06-22 23:27:02 +00002770// ....then also with element size of 8 bits:
2771multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002772 InstrItinClass itin16, InstrItinClass itin32,
2773 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002774 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002775 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002776 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002777 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002778 OpcodeStr, !strconcat(Dt, "8"),
2779 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002780}
2781
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002782// ....with explicit extend (VABDL).
2783multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2784 InstrItinClass itin, string OpcodeStr, string Dt,
2785 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
2786 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
2787 OpcodeStr, !strconcat(Dt, "8"),
2788 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002789 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002790 OpcodeStr, !strconcat(Dt, "16"),
2791 v4i32, v4i16, IntOp, ExtOp, Commutable>;
2792 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
2793 OpcodeStr, !strconcat(Dt, "32"),
2794 v2i64, v2i32, IntOp, ExtOp, Commutable>;
2795}
2796
Bob Wilson5bafff32009-06-22 23:27:02 +00002797
2798// Neon Wide 3-register vector intrinsics,
2799// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00002800multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2801 string OpcodeStr, string Dt,
2802 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2803 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
2804 OpcodeStr, !strconcat(Dt, "8"),
2805 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2806 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
2807 OpcodeStr, !strconcat(Dt, "16"),
2808 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2809 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
2810 OpcodeStr, !strconcat(Dt, "32"),
2811 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002812}
2813
2814
2815// Neon Multiply-Op vector operations,
2816// element sizes of 8, 16 and 32 bits:
2817multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00002818 InstrItinClass itinD16, InstrItinClass itinD32,
2819 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002820 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002821 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002822 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002823 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002824 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002825 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002826 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002827 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002828
2829 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002830 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002831 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002832 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002833 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002834 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002835 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002836}
2837
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002838multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002839 InstrItinClass itinD16, InstrItinClass itinD32,
2840 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002841 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002842 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002843 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002844 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002845 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002846 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002847 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
2848 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002849 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002850 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
2851 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002852}
Bob Wilson5bafff32009-06-22 23:27:02 +00002853
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002854// Neon Intrinsic-Op vector operations,
2855// element sizes of 8, 16 and 32 bits:
2856multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2857 InstrItinClass itinD, InstrItinClass itinQ,
2858 string OpcodeStr, string Dt, Intrinsic IntOp,
2859 SDNode OpNode> {
2860 // 64-bit vector types.
2861 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
2862 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
2863 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
2864 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
2865 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
2866 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
2867
2868 // 128-bit vector types.
2869 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
2870 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
2871 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
2872 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
2873 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
2874 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
2875}
2876
Bob Wilson5bafff32009-06-22 23:27:02 +00002877// Neon 3-argument intrinsics,
2878// element sizes of 8, 16 and 32 bits:
2879multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002880 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002881 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002882 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002883 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002884 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002885 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002886 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002887 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002888 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002889
2890 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002891 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002892 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002893 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002894 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002895 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002896 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002897}
2898
2899
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002900// Neon Long Multiply-Op vector operations,
2901// element sizes of 8, 16 and 32 bits:
2902multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2903 InstrItinClass itin16, InstrItinClass itin32,
2904 string OpcodeStr, string Dt, SDNode MulOp,
2905 SDNode OpNode> {
2906 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
2907 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
2908 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
2909 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
2910 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
2911 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2912}
2913
2914multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
2915 string Dt, SDNode MulOp, SDNode OpNode> {
2916 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
2917 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
2918 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
2919 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2920}
2921
2922
Bob Wilson5bafff32009-06-22 23:27:02 +00002923// Neon Long 3-argument intrinsics.
2924
2925// First with only element sizes of 16 and 32 bits:
2926multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002927 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002928 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00002929 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002930 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00002931 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002932 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002933}
2934
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002935multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002936 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002937 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00002938 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002939 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002940 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002941}
2942
Bob Wilson5bafff32009-06-22 23:27:02 +00002943// ....then also with element size of 8 bits:
2944multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002945 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002946 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00002947 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
2948 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002949 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002950}
2951
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002952// ....with explicit extend (VABAL).
2953multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2954 InstrItinClass itin, string OpcodeStr, string Dt,
2955 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
2956 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
2957 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
2958 IntOp, ExtOp, OpNode>;
2959 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
2960 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
2961 IntOp, ExtOp, OpNode>;
2962 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
2963 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
2964 IntOp, ExtOp, OpNode>;
2965}
2966
Bob Wilson5bafff32009-06-22 23:27:02 +00002967
Bob Wilson5bafff32009-06-22 23:27:02 +00002968// Neon Pairwise long 2-register intrinsics,
2969// element sizes of 8, 16 and 32 bits:
2970multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2971 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002972 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002973 // 64-bit vector types.
2974 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002975 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002976 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002977 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002978 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002979 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002980
2981 // 128-bit vector types.
2982 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002983 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002984 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002985 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002986 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002987 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002988}
2989
2990
2991// Neon Pairwise long 2-register accumulate intrinsics,
2992// element sizes of 8, 16 and 32 bits:
2993multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2994 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002995 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002996 // 64-bit vector types.
2997 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002998 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002999 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003000 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003001 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003002 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003003
3004 // 128-bit vector types.
3005 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003006 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003007 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003008 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003009 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003010 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003011}
3012
3013
3014// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003015// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003016// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling7c6b6082011-03-08 23:48:09 +00003017multiclass N2VShL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3018 InstrItinClass itin, string OpcodeStr, string Dt,
3019 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003020 // 64-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003021 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003022 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003023 let Inst{21-19} = 0b001; // imm6 = 001xxx
3024 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003025 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003026 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003027 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3028 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003029 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003030 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003031 let Inst{21} = 0b1; // imm6 = 1xxxxx
3032 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003033 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003034 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003035 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003036
3037 // 128-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003038 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003039 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003040 let Inst{21-19} = 0b001; // imm6 = 001xxx
3041 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003042 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003043 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003044 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3045 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003046 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003047 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003048 let Inst{21} = 0b1; // imm6 = 1xxxxx
3049 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003050 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
3051 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
3052 // imm6 = xxxxxx
3053}
3054multiclass N2VShR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3055 InstrItinClass itin, string OpcodeStr, string Dt,
3056 SDNode OpNode> {
3057 // 64-bit vector types.
3058 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3059 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
3060 let Inst{21-19} = 0b001; // imm6 = 001xxx
3061 }
3062 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3063 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
3064 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3065 }
3066 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3067 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
3068 let Inst{21} = 0b1; // imm6 = 1xxxxx
3069 }
3070 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
3071 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
3072 // imm6 = xxxxxx
3073
3074 // 128-bit vector types.
3075 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3076 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
3077 let Inst{21-19} = 0b001; // imm6 = 001xxx
3078 }
3079 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3080 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
3081 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3082 }
3083 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3084 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
3085 let Inst{21} = 0b1; // imm6 = 1xxxxx
3086 }
3087 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003088 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003089 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003090}
3091
Bob Wilson5bafff32009-06-22 23:27:02 +00003092// Neon Shift-Accumulate vector operations,
3093// element sizes of 8, 16, 32 and 64 bits:
3094multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003095 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003096 // 64-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003097 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003098 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003099 let Inst{21-19} = 0b001; // imm6 = 001xxx
3100 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003101 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003102 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003103 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3104 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003105 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003106 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003107 let Inst{21} = 0b1; // imm6 = 1xxxxx
3108 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003109 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003110 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003111 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003112
3113 // 128-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003114 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003115 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003116 let Inst{21-19} = 0b001; // imm6 = 001xxx
3117 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003118 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003119 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003120 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3121 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003122 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003123 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003124 let Inst{21} = 0b1; // imm6 = 1xxxxx
3125 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003126 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003127 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003128 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003129}
3130
Bob Wilson5bafff32009-06-22 23:27:02 +00003131// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003132// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003133// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling620d0cc2011-03-09 00:33:17 +00003134multiclass N2VShInsL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3135 string OpcodeStr> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003136 // 64-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003137 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3138 N2RegVShLFrm, OpcodeStr, "8", v8i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003139 let Inst{21-19} = 0b001; // imm6 = 001xxx
3140 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003141 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3142 N2RegVShLFrm, OpcodeStr, "16", v4i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003143 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3144 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003145 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3146 N2RegVShLFrm, OpcodeStr, "32", v2i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003147 let Inst{21} = 0b1; // imm6 = 1xxxxx
3148 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003149 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, i32imm,
3150 N2RegVShLFrm, OpcodeStr, "64", v1i64, NEONvsli>;
Bob Wilson507df402009-10-21 02:15:46 +00003151 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003152
3153 // 128-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003154 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3155 N2RegVShLFrm, OpcodeStr, "8", v16i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003156 let Inst{21-19} = 0b001; // imm6 = 001xxx
3157 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003158 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3159 N2RegVShLFrm, OpcodeStr, "16", v8i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003160 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3161 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003162 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3163 N2RegVShLFrm, OpcodeStr, "32", v4i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003164 let Inst{21} = 0b1; // imm6 = 1xxxxx
3165 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003166 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, i32imm,
3167 N2RegVShLFrm, OpcodeStr, "64", v2i64, NEONvsli>;
3168 // imm6 = xxxxxx
3169}
3170multiclass N2VShInsR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3171 string OpcodeStr> {
3172 // 64-bit vector types.
3173 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3174 N2RegVShRFrm, OpcodeStr, "8", v8i8, NEONvsri> {
3175 let Inst{21-19} = 0b001; // imm6 = 001xxx
3176 }
3177 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3178 N2RegVShRFrm, OpcodeStr, "16", v4i16, NEONvsri> {
3179 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3180 }
3181 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3182 N2RegVShRFrm, OpcodeStr, "32", v2i32, NEONvsri> {
3183 let Inst{21} = 0b1; // imm6 = 1xxxxx
3184 }
3185 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3186 N2RegVShRFrm, OpcodeStr, "64", v1i64, NEONvsri>;
3187 // imm6 = xxxxxx
3188
3189 // 128-bit vector types.
3190 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3191 N2RegVShRFrm, OpcodeStr, "8", v16i8, NEONvsri> {
3192 let Inst{21-19} = 0b001; // imm6 = 001xxx
3193 }
3194 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3195 N2RegVShRFrm, OpcodeStr, "16", v8i16, NEONvsri> {
3196 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3197 }
3198 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3199 N2RegVShRFrm, OpcodeStr, "32", v4i32, NEONvsri> {
3200 let Inst{21} = 0b1; // imm6 = 1xxxxx
3201 }
3202 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3203 N2RegVShRFrm, OpcodeStr, "64", v2i64, NEONvsri>;
Bob Wilson507df402009-10-21 02:15:46 +00003204 // imm6 = xxxxxx
3205}
3206
3207// Neon Shift Long operations,
3208// element sizes of 8, 16, 32 bits:
3209multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003210 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003211 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003212 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003213 let Inst{21-19} = 0b001; // imm6 = 001xxx
3214 }
3215 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003216 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003217 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3218 }
3219 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003220 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003221 let Inst{21} = 0b1; // imm6 = 1xxxxx
3222 }
3223}
3224
3225// Neon Shift Narrow operations,
3226// element sizes of 16, 32, 64 bits:
3227multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003228 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00003229 SDNode OpNode> {
3230 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003231 OpcodeStr, !strconcat(Dt, "16"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003232 v8i8, v8i16, shr_imm8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003233 let Inst{21-19} = 0b001; // imm6 = 001xxx
3234 }
3235 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003236 OpcodeStr, !strconcat(Dt, "32"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003237 v4i16, v4i32, shr_imm16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003238 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3239 }
3240 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003241 OpcodeStr, !strconcat(Dt, "64"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003242 v2i32, v2i64, shr_imm32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003243 let Inst{21} = 0b1; // imm6 = 1xxxxx
3244 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003245}
3246
3247//===----------------------------------------------------------------------===//
3248// Instruction Definitions.
3249//===----------------------------------------------------------------------===//
3250
3251// Vector Add Operations.
3252
3253// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00003254defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00003255 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003256def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003257 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003258def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003259 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003260// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003261defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3262 "vaddl", "s", add, sext, 1>;
3263defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3264 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003265// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003266defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3267defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003268// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003269defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3270 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3271 "vhadd", "s", int_arm_neon_vhadds, 1>;
3272defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3273 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3274 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003275// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003276defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3277 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3278 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3279defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3280 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3281 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003282// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003283defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3284 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3285 "vqadd", "s", int_arm_neon_vqadds, 1>;
3286defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3287 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3288 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003289// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003290defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3291 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003292// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003293defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3294 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003295
3296// Vector Multiply Operations.
3297
3298// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003299defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003300 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003301def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3302 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3303def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3304 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003305def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003306 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003307def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003308 v4f32, v4f32, fmul, 1>;
3309defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
3310def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3311def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3312 v2f32, fmul>;
3313
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003314def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3315 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3316 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3317 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003318 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003319 (SubReg_i16_lane imm:$lane)))>;
3320def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3321 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3322 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3323 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003324 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003325 (SubReg_i32_lane imm:$lane)))>;
3326def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3327 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3328 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3329 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003330 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003331 (SubReg_i32_lane imm:$lane)))>;
3332
Bob Wilson5bafff32009-06-22 23:27:02 +00003333// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003334defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003335 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003336 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003337defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3338 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003339 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003340def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003341 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3342 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003343 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3344 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003345 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003346 (SubReg_i16_lane imm:$lane)))>;
3347def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003348 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3349 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003350 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3351 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003352 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003353 (SubReg_i32_lane imm:$lane)))>;
3354
Bob Wilson5bafff32009-06-22 23:27:02 +00003355// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003356defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3357 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003358 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003359defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3360 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003361 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003362def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003363 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3364 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003365 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3366 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003367 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003368 (SubReg_i16_lane imm:$lane)))>;
3369def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003370 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3371 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003372 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3373 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003374 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003375 (SubReg_i32_lane imm:$lane)))>;
3376
Bob Wilson5bafff32009-06-22 23:27:02 +00003377// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003378defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3379 "vmull", "s", NEONvmulls, 1>;
3380defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3381 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003382def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00003383 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003384defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3385defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003386
Bob Wilson5bafff32009-06-22 23:27:02 +00003387// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003388defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3389 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3390defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3391 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003392
3393// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3394
3395// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00003396defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003397 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3398def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003399 v2f32, fmul_su, fadd_mlx>,
3400 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003401def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003402 v4f32, fmul_su, fadd_mlx>,
3403 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003404defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003405 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3406def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003407 v2f32, fmul_su, fadd_mlx>,
3408 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003409def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003410 v4f32, v2f32, fmul_su, fadd_mlx>,
3411 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003412
3413def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003414 (mul (v8i16 QPR:$src2),
3415 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3416 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003417 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003418 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003419 (SubReg_i16_lane imm:$lane)))>;
3420
3421def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003422 (mul (v4i32 QPR:$src2),
3423 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3424 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003425 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003426 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003427 (SubReg_i32_lane imm:$lane)))>;
3428
Evan Cheng48575f62010-12-05 22:04:16 +00003429def : Pat<(v4f32 (fadd_mlx (v4f32 QPR:$src1),
3430 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003431 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003432 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
3433 (v4f32 QPR:$src2),
3434 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003435 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003436 (SubReg_i32_lane imm:$lane)))>,
3437 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003438
Bob Wilson5bafff32009-06-22 23:27:02 +00003439// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003440defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3441 "vmlal", "s", NEONvmulls, add>;
3442defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3443 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003444
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003445defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
3446defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003447
Bob Wilson5bafff32009-06-22 23:27:02 +00003448// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003449defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003450 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00003451defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003452
Bob Wilson5bafff32009-06-22 23:27:02 +00003453// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00003454defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003455 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3456def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003457 v2f32, fmul_su, fsub_mlx>,
3458 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003459def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003460 v4f32, fmul_su, fsub_mlx>,
3461 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003462defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003463 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3464def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003465 v2f32, fmul_su, fsub_mlx>,
3466 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003467def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003468 v4f32, v2f32, fmul_su, fsub_mlx>,
3469 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003470
3471def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003472 (mul (v8i16 QPR:$src2),
3473 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3474 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003475 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003476 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003477 (SubReg_i16_lane imm:$lane)))>;
3478
3479def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003480 (mul (v4i32 QPR:$src2),
3481 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3482 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003483 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003484 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003485 (SubReg_i32_lane imm:$lane)))>;
3486
Evan Cheng48575f62010-12-05 22:04:16 +00003487def : Pat<(v4f32 (fsub_mlx (v4f32 QPR:$src1),
3488 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003489 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3490 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003491 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003492 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003493 (SubReg_i32_lane imm:$lane)))>,
3494 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003495
Bob Wilson5bafff32009-06-22 23:27:02 +00003496// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003497defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3498 "vmlsl", "s", NEONvmulls, sub>;
3499defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3500 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003501
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003502defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3503defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003504
Bob Wilson5bafff32009-06-22 23:27:02 +00003505// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003506defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003507 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00003508defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003509
3510// Vector Subtract Operations.
3511
3512// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003513defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003514 "vsub", "i", sub, 0>;
3515def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003516 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003517def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003518 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003519// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003520defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3521 "vsubl", "s", sub, sext, 0>;
3522defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3523 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003524// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003525defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
3526defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003527// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003528defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003529 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003530 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003531defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003532 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003533 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003534// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003535defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003536 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003537 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003538defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003539 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003540 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003541// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003542defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
3543 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003544// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003545defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
3546 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003547
3548// Vector Comparisons.
3549
3550// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003551defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3552 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003553def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003554 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003555def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003556 NEONvceq, 1>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003557
Johnny Chen363ac582010-02-23 01:42:58 +00003558defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Andersonca6945e2010-12-01 00:28:25 +00003559 "$Vd, $Vm, #0", NEONvceqz>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003560
Bob Wilson5bafff32009-06-22 23:27:02 +00003561// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003562defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3563 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003564defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003565 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00003566def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
3567 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003568def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003569 NEONvcge, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003570
Johnny Chen363ac582010-02-23 01:42:58 +00003571defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003572 "$Vd, $Vm, #0", NEONvcgez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003573defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003574 "$Vd, $Vm, #0", NEONvclez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003575
Bob Wilson5bafff32009-06-22 23:27:02 +00003576// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003577defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3578 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
3579defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3580 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003581def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003582 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003583def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003584 NEONvcgt, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003585
Johnny Chen363ac582010-02-23 01:42:58 +00003586defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003587 "$Vd, $Vm, #0", NEONvcgtz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003588defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003589 "$Vd, $Vm, #0", NEONvcltz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003590
Bob Wilson5bafff32009-06-22 23:27:02 +00003591// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003592def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
3593 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
3594def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
3595 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003596// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003597def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
3598 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
3599def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
3600 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003601// VTST : Vector Test Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003602defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00003603 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003604
3605// Vector Bitwise Operations.
3606
Bob Wilsoncba270d2010-07-13 21:16:48 +00003607def vnotd : PatFrag<(ops node:$in),
3608 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
3609def vnotq : PatFrag<(ops node:$in),
3610 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00003611
3612
Bob Wilson5bafff32009-06-22 23:27:02 +00003613// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00003614def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
3615 v2i32, v2i32, and, 1>;
3616def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
3617 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003618
3619// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00003620def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
3621 v2i32, v2i32, xor, 1>;
3622def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
3623 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003624
3625// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00003626def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
3627 v2i32, v2i32, or, 1>;
3628def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
3629 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003630
Owen Andersond9668172010-11-03 22:44:51 +00003631def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
3632 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3633 IIC_VMOVImm,
3634 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3635 [(set DPR:$Vd,
3636 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
3637 let Inst{9} = SIMM{9};
3638}
3639
Owen Anderson080c0922010-11-05 19:27:46 +00003640def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Owen Andersond9668172010-11-03 22:44:51 +00003641 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3642 IIC_VMOVImm,
3643 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3644 [(set DPR:$Vd,
3645 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003646 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003647}
3648
3649def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
3650 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3651 IIC_VMOVImm,
3652 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3653 [(set QPR:$Vd,
3654 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
3655 let Inst{9} = SIMM{9};
3656}
3657
Owen Anderson080c0922010-11-05 19:27:46 +00003658def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Owen Andersond9668172010-11-03 22:44:51 +00003659 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3660 IIC_VMOVImm,
3661 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3662 [(set QPR:$Vd,
3663 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003664 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003665}
3666
3667
Bob Wilson5bafff32009-06-22 23:27:02 +00003668// VBIC : Vector Bitwise Bit Clear (AND NOT)
Owen Andersonca6945e2010-12-01 00:28:25 +00003669def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3670 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3671 "vbic", "$Vd, $Vn, $Vm", "",
3672 [(set DPR:$Vd, (v2i32 (and DPR:$Vn,
3673 (vnotd DPR:$Vm))))]>;
3674def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3675 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3676 "vbic", "$Vd, $Vn, $Vm", "",
3677 [(set QPR:$Vd, (v4i32 (and QPR:$Vn,
3678 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003679
Owen Anderson080c0922010-11-05 19:27:46 +00003680def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
3681 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3682 IIC_VMOVImm,
3683 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3684 [(set DPR:$Vd,
3685 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3686 let Inst{9} = SIMM{9};
3687}
3688
3689def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
3690 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3691 IIC_VMOVImm,
3692 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3693 [(set DPR:$Vd,
3694 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3695 let Inst{10-9} = SIMM{10-9};
3696}
3697
3698def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
3699 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3700 IIC_VMOVImm,
3701 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3702 [(set QPR:$Vd,
3703 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3704 let Inst{9} = SIMM{9};
3705}
3706
3707def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
3708 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3709 IIC_VMOVImm,
3710 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3711 [(set QPR:$Vd,
3712 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3713 let Inst{10-9} = SIMM{10-9};
3714}
3715
Bob Wilson5bafff32009-06-22 23:27:02 +00003716// VORN : Vector Bitwise OR NOT
Owen Andersonca6945e2010-12-01 00:28:25 +00003717def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$Vd),
3718 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3719 "vorn", "$Vd, $Vn, $Vm", "",
3720 [(set DPR:$Vd, (v2i32 (or DPR:$Vn,
3721 (vnotd DPR:$Vm))))]>;
3722def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$Vd),
3723 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3724 "vorn", "$Vd, $Vn, $Vm", "",
3725 [(set QPR:$Vd, (v4i32 (or QPR:$Vn,
3726 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003727
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003728// VMVN : Vector Bitwise NOT (Immediate)
3729
3730let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00003731
Owen Andersonca6945e2010-12-01 00:28:25 +00003732def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$Vd),
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003733 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003734 "vmvn", "i16", "$Vd, $SIMM", "",
3735 [(set DPR:$Vd, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003736 let Inst{9} = SIMM{9};
3737}
3738
Owen Andersonca6945e2010-12-01 00:28:25 +00003739def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$Vd),
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003740 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003741 "vmvn", "i16", "$Vd, $SIMM", "",
3742 [(set QPR:$Vd, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003743 let Inst{9} = SIMM{9};
3744}
3745
Owen Andersonca6945e2010-12-01 00:28:25 +00003746def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$Vd),
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003747 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003748 "vmvn", "i32", "$Vd, $SIMM", "",
3749 [(set DPR:$Vd, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003750 let Inst{11-8} = SIMM{11-8};
3751}
3752
Owen Andersonca6945e2010-12-01 00:28:25 +00003753def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$Vd),
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003754 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003755 "vmvn", "i32", "$Vd, $SIMM", "",
3756 [(set QPR:$Vd, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003757 let Inst{11-8} = SIMM{11-8};
3758}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003759}
3760
Bob Wilson5bafff32009-06-22 23:27:02 +00003761// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00003762def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00003763 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VSUBiD,
3764 "vmvn", "$Vd, $Vm", "",
3765 [(set DPR:$Vd, (v2i32 (vnotd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003766def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00003767 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VSUBiD,
3768 "vmvn", "$Vd, $Vm", "",
3769 [(set QPR:$Vd, (v4i32 (vnotq QPR:$Vm)))]>;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003770def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
3771def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003772
3773// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00003774def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3775 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003776 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00003777 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
3778 [(set DPR:$Vd,
3779 (v2i32 (or (and DPR:$Vn, DPR:$src1),
3780 (and DPR:$Vm, (vnotd DPR:$src1)))))]>;
3781def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3782 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003783 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00003784 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
3785 [(set QPR:$Vd,
3786 (v4i32 (or (and QPR:$Vn, QPR:$src1),
3787 (and QPR:$Vm, (vnotq QPR:$src1)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003788
3789// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00003790// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003791// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003792def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003793 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003794 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003795 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003796 [/* For disassembly only; pattern left blank */]>;
3797def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003798 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003799 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003800 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003801 [/* For disassembly only; pattern left blank */]>;
3802
Bob Wilson5bafff32009-06-22 23:27:02 +00003803// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00003804// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003805// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003806def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003807 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003808 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003809 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003810 [/* For disassembly only; pattern left blank */]>;
3811def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003812 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003813 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003814 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003815 [/* For disassembly only; pattern left blank */]>;
3816
3817// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00003818// for equivalent operations with different register constraints; it just
3819// inserts copies.
3820
3821// Vector Absolute Differences.
3822
3823// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003824defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003825 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003826 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003827defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003828 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003829 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003830def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003831 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003832def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003833 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003834
3835// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003836defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
3837 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
3838defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
3839 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003840
3841// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003842defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3843 "vaba", "s", int_arm_neon_vabds, add>;
3844defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3845 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003846
3847// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003848defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
3849 "vabal", "s", int_arm_neon_vabds, zext, add>;
3850defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
3851 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003852
3853// Vector Maximum and Minimum.
3854
3855// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003856defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003857 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003858 "vmax", "s", int_arm_neon_vmaxs, 1>;
3859defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003860 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003861 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003862def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
3863 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003864 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003865def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3866 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003867 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
3868
3869// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003870defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
3871 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3872 "vmin", "s", int_arm_neon_vmins, 1>;
3873defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
3874 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3875 "vmin", "u", int_arm_neon_vminu, 1>;
3876def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
3877 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003878 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003879def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3880 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003881 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003882
3883// Vector Pairwise Operations.
3884
3885// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003886def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3887 "vpadd", "i8",
3888 v8i8, v8i8, int_arm_neon_vpadd, 0>;
3889def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3890 "vpadd", "i16",
3891 v4i16, v4i16, int_arm_neon_vpadd, 0>;
3892def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3893 "vpadd", "i32",
3894 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003895def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00003896 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003897 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003898
3899// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00003900defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003901 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00003902defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003903 int_arm_neon_vpaddlu>;
3904
3905// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00003906defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003907 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00003908defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003909 int_arm_neon_vpadalu>;
3910
3911// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003912def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003913 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003914def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003915 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003916def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003917 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003918def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003919 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003920def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003921 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003922def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003923 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003924def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003925 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003926
3927// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003928def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003929 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003930def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003931 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003932def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003933 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003934def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003935 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003936def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003937 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003938def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003939 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003940def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003941 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003942
3943// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
3944
3945// VRECPE : Vector Reciprocal Estimate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003946def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003947 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003948 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003949def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003950 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003951 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003952def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003953 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003954 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003955def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003956 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003957 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003958
3959// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003960def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003961 IIC_VRECSD, "vrecps", "f32",
3962 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003963def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003964 IIC_VRECSQ, "vrecps", "f32",
3965 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003966
3967// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00003968def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003969 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003970 v2i32, v2i32, int_arm_neon_vrsqrte>;
3971def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003972 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003973 v4i32, v4i32, int_arm_neon_vrsqrte>;
3974def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003975 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003976 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003977def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003978 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003979 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003980
3981// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003982def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003983 IIC_VRECSD, "vrsqrts", "f32",
3984 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003985def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003986 IIC_VRECSQ, "vrsqrts", "f32",
3987 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003988
3989// Vector Shifts.
3990
3991// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00003992defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003993 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00003994 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00003995defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003996 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00003997 "vshl", "u", int_arm_neon_vshiftu>;
Bill Wendling7c6b6082011-03-08 23:48:09 +00003998
Bob Wilson5bafff32009-06-22 23:27:02 +00003999// VSHL : Vector Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004000defm VSHLi : N2VShL_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
4001
Bob Wilson5bafff32009-06-22 23:27:02 +00004002// VSHR : Vector Shift Right (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004003defm VSHRs : N2VShR_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s",NEONvshrs>;
4004defm VSHRu : N2VShR_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u",NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004005
4006// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00004007defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
4008defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004009
4010// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00004011class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00004012 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00004013 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00004014 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
4015 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00004016 let Inst{21-16} = op21_16;
4017}
Evan Chengf81bf152009-11-23 21:57:23 +00004018def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00004019 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004020def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00004021 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004022def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00004023 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004024
4025// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00004026defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00004027 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004028
4029// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00004030defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004031 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004032 "vrshl", "s", int_arm_neon_vrshifts>;
4033defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004034 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004035 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004036// VRSHR : Vector Rounding Shift Right
Bill Wendling7c6b6082011-03-08 23:48:09 +00004037defm VRSHRs : N2VShR_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s",NEONvrshrs>;
4038defm VRSHRu : N2VShR_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u",NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004039
4040// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004041defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00004042 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004043
4044// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004045defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004046 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004047 "vqshl", "s", int_arm_neon_vqshifts>;
4048defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004049 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004050 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004051// VQSHL : Vector Saturating Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004052defm VQSHLsi : N2VShL_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls>;
4053defm VQSHLui : N2VShL_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu>;
4054
Bob Wilson5bafff32009-06-22 23:27:02 +00004055// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004056defm VQSHLsu : N2VShL_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004057
4058// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004059defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004060 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004061defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004062 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004063
4064// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004065defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004066 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004067
4068// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004069defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004070 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004071 "vqrshl", "s", int_arm_neon_vqrshifts>;
4072defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004073 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004074 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004075
4076// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004077defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004078 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004079defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004080 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004081
4082// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004083defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004084 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004085
4086// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004087defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
4088defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004089// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004090defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
4091defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004092
4093// VSLI : Vector Shift Left and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004094defm VSLI : N2VShInsL_QHSD<1, 1, 0b0101, 1, "vsli">;
4095
Bob Wilson5bafff32009-06-22 23:27:02 +00004096// VSRI : Vector Shift Right and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004097defm VSRI : N2VShInsR_QHSD<1, 1, 0b0100, 1, "vsri">;
Bob Wilson5bafff32009-06-22 23:27:02 +00004098
4099// Vector Absolute and Saturating Absolute.
4100
4101// VABS : Vector Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004102defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004103 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004104 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004105def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004106 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004107 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004108def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004109 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004110 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004111
4112// VQABS : Vector Saturating Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004113defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004114 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004115 int_arm_neon_vqabs>;
4116
4117// Vector Negate.
4118
Bob Wilsoncba270d2010-07-13 21:16:48 +00004119def vnegd : PatFrag<(ops node:$in),
4120 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
4121def vnegq : PatFrag<(ops node:$in),
4122 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004123
Evan Chengf81bf152009-11-23 21:57:23 +00004124class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004125 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$Vd), (ins DPR:$Vm),
4126 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
4127 [(set DPR:$Vd, (Ty (vnegd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004128class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004129 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$Vd), (ins QPR:$Vm),
4130 IIC_VSHLiQ, OpcodeStr, Dt, "$Vd, $Vm", "",
4131 [(set QPR:$Vd, (Ty (vnegq QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004132
Chris Lattner0a00ed92010-03-28 08:39:10 +00004133// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00004134def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
4135def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
4136def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
4137def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
4138def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
4139def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004140
4141// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004142def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004143 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VUNAD,
4144 "vneg", "f32", "$Vd, $Vm", "",
4145 [(set DPR:$Vd, (v2f32 (fneg DPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004146def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004147 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VUNAQ,
4148 "vneg", "f32", "$Vd, $Vm", "",
4149 [(set QPR:$Vd, (v4f32 (fneg QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004150
Bob Wilsoncba270d2010-07-13 21:16:48 +00004151def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
4152def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
4153def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
4154def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
4155def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
4156def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004157
4158// VQNEG : Vector Saturating Negate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004159defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004160 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004161 int_arm_neon_vqneg>;
4162
4163// Vector Bit Counting Operations.
4164
4165// VCLS : Vector Count Leading Sign Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004166defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004167 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004168 int_arm_neon_vcls>;
4169// VCLZ : Vector Count Leading Zeros
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004170defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004171 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00004172 int_arm_neon_vclz>;
4173// VCNT : Vector Count One Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004174def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004175 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004176 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00004177def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004178 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004179 v16i8, v16i8, int_arm_neon_vcnt>;
4180
Johnny Chend8836042010-02-24 20:06:07 +00004181// Vector Swap -- for disassembly only.
4182def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004183 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
4184 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004185def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004186 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
4187 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004188
Bob Wilson5bafff32009-06-22 23:27:02 +00004189// Vector Move Operations.
4190
4191// VMOV : Vector Move (Register)
4192
Evan Cheng020cc1b2010-05-13 00:16:46 +00004193let neverHasSideEffects = 1 in {
Jim Grosbach7b6ab402010-11-19 22:43:08 +00004194def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$Vd), (ins DPR:$Vm),
Owen Andersonb1692692010-11-19 23:12:43 +00004195 N3RegFrm, IIC_VMOV, "vmov", "$Vd, $Vm", "", []> {
4196 let Vn{4-0} = Vm{4-0};
4197}
Jim Grosbach7b6ab402010-11-19 22:43:08 +00004198def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$Vd), (ins QPR:$Vm),
Owen Andersonb1692692010-11-19 23:12:43 +00004199 N3RegFrm, IIC_VMOV, "vmov", "$Vd, $Vm", "", []> {
4200 let Vn{4-0} = Vm{4-0};
4201}
Bob Wilson5bafff32009-06-22 23:27:02 +00004202
Evan Cheng22c687b2010-05-14 02:13:41 +00004203// Pseudo vector move instructions for QQ and QQQQ registers. This should
Evan Chengb63387a2010-05-06 06:36:08 +00004204// be expanded after register allocation is completed.
4205def VMOVQQ : PseudoInst<(outs QQPR:$dst), (ins QQPR:$src),
Jim Grosbach99594eb2010-11-18 01:38:26 +00004206 NoItinerary, []>;
Evan Cheng22c687b2010-05-14 02:13:41 +00004207
4208def VMOVQQQQ : PseudoInst<(outs QQQQPR:$dst), (ins QQQQPR:$src),
Jim Grosbach99594eb2010-11-18 01:38:26 +00004209 NoItinerary, []>;
Evan Cheng020cc1b2010-05-13 00:16:46 +00004210} // neverHasSideEffects
Evan Chengb63387a2010-05-06 06:36:08 +00004211
Bob Wilson5bafff32009-06-22 23:27:02 +00004212// VMOV : Vector Move (Immediate)
4213
Evan Cheng47006be2010-05-17 21:54:50 +00004214let isReMaterializable = 1 in {
Owen Andersonca6945e2010-12-01 00:28:25 +00004215def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004216 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004217 "vmov", "i8", "$Vd, $SIMM", "",
4218 [(set DPR:$Vd, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
4219def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004220 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004221 "vmov", "i8", "$Vd, $SIMM", "",
4222 [(set QPR:$Vd, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004223
Owen Andersonca6945e2010-12-01 00:28:25 +00004224def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004225 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004226 "vmov", "i16", "$Vd, $SIMM", "",
4227 [(set DPR:$Vd, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004228 let Inst{9} = SIMM{9};
Owen Andersona88ea032010-10-26 17:40:54 +00004229}
4230
Owen Andersonca6945e2010-12-01 00:28:25 +00004231def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004232 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004233 "vmov", "i16", "$Vd, $SIMM", "",
4234 [(set QPR:$Vd, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004235 let Inst{9} = SIMM{9};
4236}
Bob Wilson5bafff32009-06-22 23:27:02 +00004237
Owen Andersonca6945e2010-12-01 00:28:25 +00004238def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004239 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004240 "vmov", "i32", "$Vd, $SIMM", "",
4241 [(set DPR:$Vd, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004242 let Inst{11-8} = SIMM{11-8};
4243}
4244
Owen Andersonca6945e2010-12-01 00:28:25 +00004245def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004246 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004247 "vmov", "i32", "$Vd, $SIMM", "",
4248 [(set QPR:$Vd, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004249 let Inst{11-8} = SIMM{11-8};
4250}
Bob Wilson5bafff32009-06-22 23:27:02 +00004251
Owen Andersonca6945e2010-12-01 00:28:25 +00004252def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004253 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004254 "vmov", "i64", "$Vd, $SIMM", "",
4255 [(set DPR:$Vd, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
4256def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004257 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004258 "vmov", "i64", "$Vd, $SIMM", "",
4259 [(set QPR:$Vd, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00004260} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00004261
4262// VMOV : Vector Get Lane (move scalar to ARM core register)
4263
Johnny Chen131c4a52009-11-23 17:48:17 +00004264def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004265 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4266 IIC_VMOVSI, "vmov", "s8", "$R, $V[$lane]",
4267 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4268 imm:$lane))]> {
4269 let Inst{21} = lane{2};
4270 let Inst{6-5} = lane{1-0};
4271}
Johnny Chen131c4a52009-11-23 17:48:17 +00004272def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004273 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4274 IIC_VMOVSI, "vmov", "s16", "$R, $V[$lane]",
4275 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4276 imm:$lane))]> {
4277 let Inst{21} = lane{1};
4278 let Inst{6} = lane{0};
4279}
Johnny Chen131c4a52009-11-23 17:48:17 +00004280def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004281 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4282 IIC_VMOVSI, "vmov", "u8", "$R, $V[$lane]",
4283 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4284 imm:$lane))]> {
4285 let Inst{21} = lane{2};
4286 let Inst{6-5} = lane{1-0};
4287}
Johnny Chen131c4a52009-11-23 17:48:17 +00004288def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004289 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4290 IIC_VMOVSI, "vmov", "u16", "$R, $V[$lane]",
4291 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4292 imm:$lane))]> {
4293 let Inst{21} = lane{1};
4294 let Inst{6} = lane{0};
4295}
Johnny Chen131c4a52009-11-23 17:48:17 +00004296def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Owen Andersond2fbdb72010-10-27 21:28:09 +00004297 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4298 IIC_VMOVSI, "vmov", "32", "$R, $V[$lane]",
4299 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4300 imm:$lane))]> {
4301 let Inst{21} = lane{0};
4302}
Bob Wilson5bafff32009-06-22 23:27:02 +00004303// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4304def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4305 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004306 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004307 (SubReg_i8_lane imm:$lane))>;
4308def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4309 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004310 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004311 (SubReg_i16_lane imm:$lane))>;
4312def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4313 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004314 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004315 (SubReg_i8_lane imm:$lane))>;
4316def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
4317 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004318 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004319 (SubReg_i16_lane imm:$lane))>;
4320def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
4321 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004322 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004323 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00004324def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004325 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004326 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004327def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004328 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004329 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004330//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004331// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004332def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004333 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004334
4335
4336// VMOV : Vector Set Lane (move ARM core register to scalar)
4337
Owen Andersond2fbdb72010-10-27 21:28:09 +00004338let Constraints = "$src1 = $V" in {
4339def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
4340 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4341 IIC_VMOVISL, "vmov", "8", "$V[$lane], $R",
4342 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
4343 GPR:$R, imm:$lane))]> {
4344 let Inst{21} = lane{2};
4345 let Inst{6-5} = lane{1-0};
4346}
4347def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
4348 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4349 IIC_VMOVISL, "vmov", "16", "$V[$lane], $R",
4350 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
4351 GPR:$R, imm:$lane))]> {
4352 let Inst{21} = lane{1};
4353 let Inst{6} = lane{0};
4354}
4355def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
4356 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4357 IIC_VMOVISL, "vmov", "32", "$V[$lane], $R",
4358 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
4359 GPR:$R, imm:$lane))]> {
4360 let Inst{21} = lane{0};
4361}
Bob Wilson5bafff32009-06-22 23:27:02 +00004362}
4363def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004364 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004365 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004366 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004367 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004368 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004369def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004370 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004371 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004372 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004373 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004374 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004375def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004376 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004377 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004378 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004379 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004380 (DSubReg_i32_reg imm:$lane)))>;
4381
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00004382def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004383 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
4384 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004385def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004386 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
4387 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004388
4389//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004390// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004391def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004392 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004393
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004394def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004395 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00004396def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004397 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004398def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004399 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004400
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004401def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
4402 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4403def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
4404 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4405def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
4406 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4407
4408def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
4409 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
4410 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004411 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004412def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
4413 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
4414 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004415 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004416def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
4417 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
4418 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004419 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004420
Bob Wilson5bafff32009-06-22 23:27:02 +00004421// VDUP : Vector Duplicate (from ARM core register to all elements)
4422
Evan Chengf81bf152009-11-23 21:57:23 +00004423class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004424 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$V), (ins GPR:$R),
4425 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4426 [(set DPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004427class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004428 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$V), (ins GPR:$R),
4429 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4430 [(set QPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004431
Evan Chengf81bf152009-11-23 21:57:23 +00004432def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
4433def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
4434def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
4435def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
4436def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
4437def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004438
Owen Andersonca6945e2010-12-01 00:28:25 +00004439def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$V), (ins GPR:$R),
4440 IIC_VMOVIS, "vdup", "32", "$V, $R",
4441 [(set DPR:$V, (v2f32 (NEONvdup
4442 (f32 (bitconvert GPR:$R)))))]>;
4443def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$V), (ins GPR:$R),
4444 IIC_VMOVIS, "vdup", "32", "$V, $R",
4445 [(set QPR:$V, (v4f32 (NEONvdup
4446 (f32 (bitconvert GPR:$R)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004447
4448// VDUP : Vector Duplicate Lane (from scalar to all elements)
4449
Johnny Chene4614f72010-03-25 17:01:27 +00004450class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
4451 ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004452 : NVDupLane<op19_16, 0, (outs DPR:$Vd), (ins DPR:$Vm, nohash_imm:$lane),
4453 IIC_VMOVD, OpcodeStr, Dt, "$Vd, $Vm[$lane]",
4454 [(set DPR:$Vd, (Ty (NEONvduplane (Ty DPR:$Vm), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004455
Johnny Chene4614f72010-03-25 17:01:27 +00004456class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Johnny Chenda1aea42009-11-23 21:00:43 +00004457 ValueType ResTy, ValueType OpTy>
Owen Andersonca6945e2010-12-01 00:28:25 +00004458 : NVDupLane<op19_16, 1, (outs QPR:$Vd), (ins DPR:$Vm, nohash_imm:$lane),
4459 IIC_VMOVQ, OpcodeStr, Dt, "$Vd, $Vm[$lane]",
4460 [(set QPR:$Vd, (ResTy (NEONvduplane (OpTy DPR:$Vm),
Johnny Chene4614f72010-03-25 17:01:27 +00004461 imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004462
Bob Wilson507df402009-10-21 02:15:46 +00004463// Inst{19-16} is partially specified depending on the element size.
4464
Owen Andersonf587a932010-10-27 19:25:54 +00004465def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8> {
4466 let Inst{19-17} = lane{2-0};
4467}
4468def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16> {
4469 let Inst{19-18} = lane{1-0};
4470}
4471def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32> {
4472 let Inst{19} = lane{0};
4473}
Owen Andersonf587a932010-10-27 19:25:54 +00004474def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8> {
4475 let Inst{19-17} = lane{2-0};
4476}
4477def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16> {
4478 let Inst{19-18} = lane{1-0};
4479}
4480def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32> {
4481 let Inst{19} = lane{0};
4482}
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004483
4484def : Pat<(v2f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4485 (VDUPLN32d DPR:$Vm, imm:$lane)>;
4486
4487def : Pat<(v4f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4488 (VDUPLN32q DPR:$Vm, imm:$lane)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004489
Bob Wilson0ce37102009-08-14 05:08:32 +00004490def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
4491 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
4492 (DSubReg_i8_reg imm:$lane))),
4493 (SubReg_i8_lane imm:$lane)))>;
4494def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
4495 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
4496 (DSubReg_i16_reg imm:$lane))),
4497 (SubReg_i16_lane imm:$lane)))>;
4498def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
4499 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
4500 (DSubReg_i32_reg imm:$lane))),
4501 (SubReg_i32_lane imm:$lane)))>;
4502def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004503 (v4f32 (VDUPLN32q (v2f32 (EXTRACT_SUBREG QPR:$src,
Bob Wilson0ce37102009-08-14 05:08:32 +00004504 (DSubReg_i32_reg imm:$lane))),
4505 (SubReg_i32_lane imm:$lane)))>;
4506
Jim Grosbach65dc3032010-10-06 21:16:16 +00004507def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004508 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00004509def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004510 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00004511
Bob Wilson5bafff32009-06-22 23:27:02 +00004512// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00004513defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00004514 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004515// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00004516defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
4517 "vqmovn", "s", int_arm_neon_vqmovns>;
4518defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
4519 "vqmovn", "u", int_arm_neon_vqmovnu>;
4520defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
4521 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004522// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004523defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
4524defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004525
4526// Vector Conversions.
4527
Johnny Chen9e088762010-03-17 17:52:21 +00004528// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00004529def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4530 v2i32, v2f32, fp_to_sint>;
4531def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4532 v2i32, v2f32, fp_to_uint>;
4533def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4534 v2f32, v2i32, sint_to_fp>;
4535def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4536 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00004537
Johnny Chen6c8648b2010-03-17 23:26:50 +00004538def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4539 v4i32, v4f32, fp_to_sint>;
4540def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4541 v4i32, v4f32, fp_to_uint>;
4542def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4543 v4f32, v4i32, sint_to_fp>;
4544def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4545 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004546
4547// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00004548def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004549 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004550def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004551 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004552def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004553 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004554def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004555 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
4556
Evan Chengf81bf152009-11-23 21:57:23 +00004557def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004558 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004559def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004560 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004561def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004562 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004563def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004564 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
4565
Bob Wilson04063562010-12-15 22:14:12 +00004566// VCVT : Vector Convert Between Half-Precision and Single-Precision.
4567def VCVTf2h : N2VNInt<0b11, 0b11, 0b01, 0b10, 0b01100, 0, 0,
4568 IIC_VUNAQ, "vcvt", "f16.f32",
4569 v4i16, v4f32, int_arm_neon_vcvtfp2hf>,
4570 Requires<[HasNEON, HasFP16]>;
4571def VCVTh2f : N2VLInt<0b11, 0b11, 0b01, 0b10, 0b01110, 0, 0,
4572 IIC_VUNAQ, "vcvt", "f32.f16",
4573 v4f32, v4i16, int_arm_neon_vcvthf2fp>,
4574 Requires<[HasNEON, HasFP16]>;
4575
Bob Wilsond8e17572009-08-12 22:31:50 +00004576// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00004577
4578// VREV64 : Vector Reverse elements within 64-bit doublewords
4579
Evan Chengf81bf152009-11-23 21:57:23 +00004580class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004581 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
4582 (ins DPR:$Vm), IIC_VMOVD,
4583 OpcodeStr, Dt, "$Vd, $Vm", "",
4584 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004585class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004586 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
4587 (ins QPR:$Vm), IIC_VMOVQ,
4588 OpcodeStr, Dt, "$Vd, $Vm", "",
4589 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004590
Evan Chengf81bf152009-11-23 21:57:23 +00004591def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
4592def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
4593def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004594def : Pat<(v2f32 (NEONvrev64 (v2f32 DPR:$Vm))), (VREV64d32 DPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004595
Evan Chengf81bf152009-11-23 21:57:23 +00004596def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
4597def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
4598def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004599def : Pat<(v4f32 (NEONvrev64 (v4f32 QPR:$Vm))), (VREV64q32 QPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004600
4601// VREV32 : Vector Reverse elements within 32-bit words
4602
Evan Chengf81bf152009-11-23 21:57:23 +00004603class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004604 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
4605 (ins DPR:$Vm), IIC_VMOVD,
4606 OpcodeStr, Dt, "$Vd, $Vm", "",
4607 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004608class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004609 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
4610 (ins QPR:$Vm), IIC_VMOVQ,
4611 OpcodeStr, Dt, "$Vd, $Vm", "",
4612 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004613
Evan Chengf81bf152009-11-23 21:57:23 +00004614def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
4615def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004616
Evan Chengf81bf152009-11-23 21:57:23 +00004617def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
4618def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004619
4620// VREV16 : Vector Reverse elements within 16-bit halfwords
4621
Evan Chengf81bf152009-11-23 21:57:23 +00004622class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004623 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
4624 (ins DPR:$Vm), IIC_VMOVD,
4625 OpcodeStr, Dt, "$Vd, $Vm", "",
4626 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004627class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004628 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
4629 (ins QPR:$Vm), IIC_VMOVQ,
4630 OpcodeStr, Dt, "$Vd, $Vm", "",
4631 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004632
Evan Chengf81bf152009-11-23 21:57:23 +00004633def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
4634def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004635
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004636// Other Vector Shuffles.
4637
Bob Wilson5e8b8332011-01-07 04:59:04 +00004638// Aligned extractions: really just dropping registers
4639
4640class AlignedVEXTq<ValueType DestTy, ValueType SrcTy, SDNodeXForm LaneCVT>
4641 : Pat<(DestTy (vector_extract_subvec (SrcTy QPR:$src), (i32 imm:$start))),
4642 (EXTRACT_SUBREG (SrcTy QPR:$src), (LaneCVT imm:$start))>;
4643
4644def : AlignedVEXTq<v8i8, v16i8, DSubReg_i8_reg>;
4645
4646def : AlignedVEXTq<v4i16, v8i16, DSubReg_i16_reg>;
4647
4648def : AlignedVEXTq<v2i32, v4i32, DSubReg_i32_reg>;
4649
4650def : AlignedVEXTq<v1i64, v2i64, DSubReg_f64_reg>;
4651
4652def : AlignedVEXTq<v2f32, v4f32, DSubReg_i32_reg>;
4653
4654
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004655// VEXT : Vector Extract
4656
Evan Chengf81bf152009-11-23 21:57:23 +00004657class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004658 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
4659 (ins DPR:$Vn, DPR:$Vm, i32imm:$index), NVExtFrm,
4660 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4661 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
4662 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004663 bits<4> index;
4664 let Inst{11-8} = index{3-0};
4665}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004666
Evan Chengf81bf152009-11-23 21:57:23 +00004667class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004668 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
4669 (ins QPR:$Vn, QPR:$Vm, i32imm:$index), NVExtFrm,
4670 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4671 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
4672 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004673 bits<4> index;
4674 let Inst{11-8} = index{3-0};
4675}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004676
Owen Anderson7a258252010-11-03 18:16:27 +00004677def VEXTd8 : VEXTd<"vext", "8", v8i8> {
4678 let Inst{11-8} = index{3-0};
4679}
4680def VEXTd16 : VEXTd<"vext", "16", v4i16> {
4681 let Inst{11-9} = index{2-0};
4682 let Inst{8} = 0b0;
4683}
4684def VEXTd32 : VEXTd<"vext", "32", v2i32> {
4685 let Inst{11-10} = index{1-0};
4686 let Inst{9-8} = 0b00;
4687}
4688def VEXTdf : VEXTd<"vext", "32", v2f32> {
4689 let Inst{11} = index{0};
4690 let Inst{10-8} = 0b000;
4691}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004692
Owen Anderson7a258252010-11-03 18:16:27 +00004693def VEXTq8 : VEXTq<"vext", "8", v16i8> {
4694 let Inst{11-8} = index{3-0};
4695}
4696def VEXTq16 : VEXTq<"vext", "16", v8i16> {
4697 let Inst{11-9} = index{2-0};
4698 let Inst{8} = 0b0;
4699}
4700def VEXTq32 : VEXTq<"vext", "32", v4i32> {
4701 let Inst{11-10} = index{1-0};
4702 let Inst{9-8} = 0b00;
4703}
4704def VEXTqf : VEXTq<"vext", "32", v4f32> {
4705 let Inst{11} = index{0};
4706 let Inst{10-8} = 0b000;
4707}
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004708
Bob Wilson64efd902009-08-08 05:53:00 +00004709// VTRN : Vector Transpose
4710
Evan Chengf81bf152009-11-23 21:57:23 +00004711def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
4712def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
4713def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004714
Evan Chengf81bf152009-11-23 21:57:23 +00004715def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
4716def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
4717def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004718
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004719// VUZP : Vector Unzip (Deinterleave)
4720
Evan Chengf81bf152009-11-23 21:57:23 +00004721def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
4722def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
4723def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004724
Evan Chengf81bf152009-11-23 21:57:23 +00004725def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
4726def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
4727def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004728
4729// VZIP : Vector Zip (Interleave)
4730
Evan Chengf81bf152009-11-23 21:57:23 +00004731def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
4732def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
4733def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004734
Evan Chengf81bf152009-11-23 21:57:23 +00004735def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
4736def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
4737def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004738
Bob Wilson114a2662009-08-12 20:51:55 +00004739// Vector Table Lookup and Table Extension.
4740
4741// VTBL : Vector Table Lookup
4742def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004743 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
4744 (ins DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
4745 "vtbl", "8", "$Vd, \\{$Vn\\}, $Vm", "",
4746 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004747let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004748def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004749 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
4750 (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2,
4751 "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004752def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004753 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
4754 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3,
4755 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004756def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004757 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
4758 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004759 NVTBLFrm, IIC_VTB4,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004760 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004761} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004762
Bob Wilsonbd916c52010-09-13 23:55:10 +00004763def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004764 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004765def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004766 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004767def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004768 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004769
Bob Wilson114a2662009-08-12 20:51:55 +00004770// VTBX : Vector Table Extension
4771def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004772 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
4773 (ins DPR:$orig, DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
4774 "vtbx", "8", "$Vd, \\{$Vn\\}, $Vm", "$orig = $Vd",
4775 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
4776 DPR:$orig, DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004777let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004778def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004779 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
4780 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
4781 "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004782def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004783 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
4784 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004785 NVTBLFrm, IIC_VTBX3,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004786 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm",
4787 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004788def VTBX4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004789 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn,
4790 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
4791 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm",
4792 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004793} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004794
Bob Wilsonbd916c52010-09-13 23:55:10 +00004795def VTBX2Pseudo
4796 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004797 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004798def VTBX3Pseudo
4799 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004800 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004801def VTBX4Pseudo
4802 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004803 IIC_VTBX4, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004804
Bob Wilson5bafff32009-06-22 23:27:02 +00004805//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00004806// NEON instructions for single-precision FP math
4807//===----------------------------------------------------------------------===//
4808
Bob Wilson0e6d5402010-12-13 23:02:31 +00004809class N2VSPat<SDNode OpNode, NeonI Inst>
4810 : NEONFPPat<(f32 (OpNode SPR:$a)),
Bob Wilson1e6f5962010-12-13 21:58:05 +00004811 (EXTRACT_SUBREG
Bob Wilson4711d5c2010-12-13 23:02:37 +00004812 (v2f32 (COPY_TO_REGCLASS (Inst
4813 (INSERT_SUBREG
Bob Wilson0e6d5402010-12-13 23:02:31 +00004814 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4815 SPR:$a, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004816
4817class N3VSPat<SDNode OpNode, NeonI Inst>
4818 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Bob Wilson4711d5c2010-12-13 23:02:37 +00004819 (EXTRACT_SUBREG
4820 (v2f32 (COPY_TO_REGCLASS (Inst
4821 (INSERT_SUBREG
4822 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4823 SPR:$a, ssub_0),
4824 (INSERT_SUBREG
4825 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4826 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004827
4828class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
4829 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
Bob Wilson4711d5c2010-12-13 23:02:37 +00004830 (EXTRACT_SUBREG
4831 (v2f32 (COPY_TO_REGCLASS (Inst
4832 (INSERT_SUBREG
4833 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4834 SPR:$acc, ssub_0),
4835 (INSERT_SUBREG
4836 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4837 SPR:$a, ssub_0),
4838 (INSERT_SUBREG
4839 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4840 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004841
Bob Wilson4711d5c2010-12-13 23:02:37 +00004842def : N3VSPat<fadd, VADDfd>;
4843def : N3VSPat<fsub, VSUBfd>;
4844def : N3VSPat<fmul, VMULfd>;
4845def : N3VSMulOpPat<fmul, fadd, VMLAfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00004846 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00004847def : N3VSMulOpPat<fmul, fsub, VMLSfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00004848 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00004849def : N2VSPat<fabs, VABSfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00004850def : N2VSPat<fneg, VNEGfd>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00004851def : N3VSPat<NEONfmax, VMAXfd>;
4852def : N3VSPat<NEONfmin, VMINfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00004853def : N2VSPat<arm_ftosi, VCVTf2sd>;
4854def : N2VSPat<arm_ftoui, VCVTf2ud>;
4855def : N2VSPat<arm_sitof, VCVTs2fd>;
4856def : N2VSPat<arm_uitof, VCVTu2fd>;
David Goodwin338268c2009-08-10 22:17:39 +00004857
Evan Cheng1d2426c2009-08-07 19:30:41 +00004858//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00004859// Non-Instruction Patterns
4860//===----------------------------------------------------------------------===//
4861
4862// bit_convert
4863def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
4864def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
4865def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
4866def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
4867def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
4868def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
4869def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
4870def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
4871def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
4872def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
4873def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
4874def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
4875def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
4876def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
4877def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
4878def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
4879def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
4880def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
4881def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
4882def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
4883def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
4884def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
4885def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
4886def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
4887def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
4888def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
4889def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
4890def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
4891def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
4892def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
4893
4894def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
4895def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
4896def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
4897def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
4898def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
4899def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
4900def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
4901def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
4902def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
4903def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
4904def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
4905def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
4906def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
4907def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
4908def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
4909def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
4910def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
4911def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
4912def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
4913def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
4914def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
4915def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
4916def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
4917def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
4918def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
4919def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
4920def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
4921def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
4922def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
4923def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;