blob: 048dc1f0fd079204d372cb07d0ef49683f53c00f [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- ARMInstrThumb2.td - Thumb2 support for ARM ---------*- tablegen -*-===//
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
Jim Grosbach89df9962011-08-26 21:43:41 +000015def it_pred_asmoperand : AsmOperandClass {
16 let Name = "ITCondCode";
17 let ParserMethod = "parseITCondCode";
18}
Evan Cheng06e16582009-07-10 01:54:42 +000019def it_pred : Operand<i32> {
Johnny Chen9d3acaa2010-03-02 17:57:15 +000020 let PrintMethod = "printMandatoryPredicateOperand";
Jim Grosbach89df9962011-08-26 21:43:41 +000021 let ParserMatchClass = it_pred_asmoperand;
Evan Cheng06e16582009-07-10 01:54:42 +000022}
23
24// IT block condition mask
Jim Grosbach89df9962011-08-26 21:43:41 +000025def it_mask_asmoperand : AsmOperandClass { let Name = "ITMask"; }
Evan Cheng06e16582009-07-10 01:54:42 +000026def it_mask : Operand<i32> {
27 let PrintMethod = "printThumbITMask";
Jim Grosbach89df9962011-08-26 21:43:41 +000028 let ParserMatchClass = it_mask_asmoperand;
Evan Cheng06e16582009-07-10 01:54:42 +000029}
30
Owen Anderson0afa0092011-09-26 21:06:22 +000031// t2_shift_imm: An integer that encodes a shift amount and the type of shift
32// (asr or lsl). The 6-bit immediate encodes as:
33// {5} 0 ==> lsl
34// 1 asr
35// {4-0} imm5 shift amount.
36// asr #32 not allowed
37def t2_shift_imm : Operand<i32> {
38 let PrintMethod = "printShiftImmOperand";
39 let ParserMatchClass = ShifterImmAsmOperand;
40 let DecoderMethod = "DecodeT2ShifterImmOperand";
41}
42
Anton Korobeynikov52237112009-06-17 18:13:58 +000043// Shifted operands. No register controlled shifts for Thumb2.
44// Note: We do not support rrx shifted operands yet.
45def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000046 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000047 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000048 let EncoderMethod = "getT2SORegOpValue";
Evan Cheng9cb9e672009-06-27 02:26:13 +000049 let PrintMethod = "printT2SOOperand";
Owen Anderson2c9f8352011-08-22 23:10:16 +000050 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbach72335d52011-08-31 18:23:08 +000051 let ParserMatchClass = ShiftedImmAsmOperand;
52 let MIOperandInfo = (ops rGPR, i32imm);
Anton Korobeynikov52237112009-06-17 18:13:58 +000053}
54
Evan Chengf49810c2009-06-23 17:48:47 +000055// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
56def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000057 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000058}]>;
59
Evan Chengf49810c2009-06-23 17:48:47 +000060// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
61def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000062 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000063}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000064
Joel Jones96ef2842012-06-18 14:51:32 +000065// so_imm_notSext_XFORM - Return a so_imm value packed into the format
66// described for so_imm_notSext def below, with sign extension from 16
67// bits.
68def t2_so_imm_notSext16_XFORM : SDNodeXForm<imm, [{
69 APInt apIntN = N->getAPIntValue();
70 unsigned N16bitSignExt = apIntN.trunc(16).sext(32).getZExtValue();
71 return CurDAG->getTargetConstant(~N16bitSignExt, MVT::i32);
72}]>;
73
Evan Chengf49810c2009-06-23 17:48:47 +000074// t2_so_imm - Match a 32-bit immediate operand, which is an
75// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
Bob Wilson09989942011-02-07 17:43:06 +000076// immediate splatted into multiple bytes of the word.
Jim Grosbach9588c102011-11-12 00:58:43 +000077def t2_so_imm_asmoperand : ImmAsmOperand { let Name = "T2SOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +000078def t2_so_imm : Operand<i32>, ImmLeaf<i32, [{
79 return ARM_AM::getT2SOImmVal(Imm) != -1;
80 }]> {
Jim Grosbach6b8f1e32011-06-27 23:54:06 +000081 let ParserMatchClass = t2_so_imm_asmoperand;
Chris Lattner2ac19022010-11-15 05:19:05 +000082 let EncoderMethod = "getT2SOImmOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +000083 let DecoderMethod = "DecodeT2SOImm";
Owen Anderson5de6d842010-11-12 21:12:40 +000084}
Anton Korobeynikov52237112009-06-17 18:13:58 +000085
Jim Grosbach64171712010-02-16 21:07:46 +000086// t2_so_imm_not - Match an immediate that is a complement
Evan Chengf49810c2009-06-23 17:48:47 +000087// of a t2_so_imm.
Jim Grosbach89a63372011-10-28 22:36:30 +000088// Note: this pattern doesn't require an encoder method and such, as it's
89// only used on aliases (Pat<> and InstAlias<>). The actual encoding
90// is handled by the destination instructions, which use t2_so_imm.
91def t2_so_imm_not_asmoperand : AsmOperandClass { let Name = "T2SOImmNot"; }
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +000092def t2_so_imm_not : Operand<i32>, PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000093 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
Jim Grosbach89a63372011-10-28 22:36:30 +000094}], t2_so_imm_not_XFORM> {
95 let ParserMatchClass = t2_so_imm_not_asmoperand;
96}
Evan Chengf49810c2009-06-23 17:48:47 +000097
Joel Jones96ef2842012-06-18 14:51:32 +000098// t2_so_imm_notSext - match an immediate that is a complement of a t2_so_imm
99// if the upper 16 bits are zero.
100def t2_so_imm_notSext : Operand<i32>, PatLeaf<(imm), [{
101 APInt apIntN = N->getAPIntValue();
102 if (!apIntN.isIntN(16)) return false;
103 unsigned N16bitSignExt = apIntN.trunc(16).sext(32).getZExtValue();
104 return ARM_AM::getT2SOImmVal(~N16bitSignExt) != -1;
105 }], t2_so_imm_notSext16_XFORM> {
106 let ParserMatchClass = t2_so_imm_not_asmoperand;
107}
108
Evan Chengf49810c2009-06-23 17:48:47 +0000109// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +0000110def t2_so_imm_neg_asmoperand : AsmOperandClass { let Name = "T2SOImmNeg"; }
111def t2_so_imm_neg : Operand<i32>, PatLeaf<(imm), [{
Jim Grosbachb22e70d2012-03-29 21:19:52 +0000112 int64_t Value = -(int)N->getZExtValue();
113 return Value && ARM_AM::getT2SOImmVal(Value) != -1;
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +0000114}], t2_so_imm_neg_XFORM> {
115 let ParserMatchClass = t2_so_imm_neg_asmoperand;
116}
Evan Chengf49810c2009-06-23 17:48:47 +0000117
118/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
Jim Grosbach4e53fe82012-04-05 20:57:13 +0000119def imm0_4095_asmoperand: ImmAsmOperand { let Name = "Imm0_4095"; }
120def imm0_4095 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +0000121 return Imm >= 0 && Imm < 4096;
Jim Grosbach4e53fe82012-04-05 20:57:13 +0000122}]> {
123 let ParserMatchClass = imm0_4095_asmoperand;
124}
Anton Korobeynikov52237112009-06-17 18:13:58 +0000125
Jim Grosbach4e53fe82012-04-05 20:57:13 +0000126def imm0_4095_neg_asmoperand: AsmOperandClass { let Name = "Imm0_4095Neg"; }
127def imm0_4095_neg : Operand<i32>, PatLeaf<(i32 imm), [{
Jim Grosbach64171712010-02-16 21:07:46 +0000128 return (uint32_t)(-N->getZExtValue()) < 4096;
Jim Grosbach4e53fe82012-04-05 20:57:13 +0000129}], imm_neg_XFORM> {
130 let ParserMatchClass = imm0_4095_neg_asmoperand;
131}
Anton Korobeynikov52237112009-06-17 18:13:58 +0000132
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000133def imm0_255_neg : PatLeaf<(i32 imm), [{
134 return (uint32_t)(-N->getZExtValue()) < 255;
Jim Grosbach64171712010-02-16 21:07:46 +0000135}], imm_neg_XFORM>;
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000136
Jim Grosbach502e0aa2010-07-14 17:45:16 +0000137def imm0_255_not : PatLeaf<(i32 imm), [{
138 return (uint32_t)(~N->getZExtValue()) < 255;
139}], imm_comp_XFORM>;
140
Andrew Trickd49ffe82011-04-29 14:18:15 +0000141def lo5AllOne : PatLeaf<(i32 imm), [{
142 // Returns true if all low 5-bits are 1.
143 return (((uint32_t)N->getZExtValue()) & 0x1FUL) == 0x1FUL;
144}]>;
145
Evan Cheng055b0312009-06-29 07:51:04 +0000146// Define Thumb2 specific addressing modes.
147
148// t2addrmode_imm12 := reg + imm12
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000149def t2addrmode_imm12_asmoperand : AsmOperandClass {let Name="MemUImm12Offset";}
Evan Cheng055b0312009-06-29 07:51:04 +0000150def t2addrmode_imm12 : Operand<i32>,
151 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
Jim Grosbach458f2dc2010-10-25 20:00:01 +0000152 let PrintMethod = "printAddrModeImm12Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000153 let EncoderMethod = "getAddrModeImm12OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000154 let DecoderMethod = "DecodeT2AddrModeImm12";
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000155 let ParserMatchClass = t2addrmode_imm12_asmoperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000156 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
157}
158
Owen Andersonc9bd4962011-03-18 17:42:55 +0000159// t2ldrlabel := imm12
160def t2ldrlabel : Operand<i32> {
161 let EncoderMethod = "getAddrModeImm12OpValue";
Owen Andersone1368722011-09-21 23:44:46 +0000162 let PrintMethod = "printT2LdrLabelOperand";
Owen Andersonc9bd4962011-03-18 17:42:55 +0000163}
164
Jim Grosbach0b4c6732012-01-18 22:46:46 +0000165def t2ldr_pcrel_imm12_asmoperand : AsmOperandClass {let Name = "MemPCRelImm12";}
166def t2ldr_pcrel_imm12 : Operand<i32> {
167 let ParserMatchClass = t2ldr_pcrel_imm12_asmoperand;
168 // used for assembler pseudo instruction and maps to t2ldrlabel, so
169 // doesn't need encoder or print methods of its own.
170}
Owen Andersonc9bd4962011-03-18 17:42:55 +0000171
Owen Andersona838a252010-12-14 00:36:49 +0000172// ADR instruction labels.
173def t2adrlabel : Operand<i32> {
174 let EncoderMethod = "getT2AdrLabelOpValue";
175}
176
177
Jim Grosbachf0eee6e2011-09-07 23:39:14 +0000178// t2addrmode_posimm8 := reg + imm8
179def MemPosImm8OffsetAsmOperand : AsmOperandClass {let Name="MemPosImm8Offset";}
180def t2addrmode_posimm8 : Operand<i32> {
181 let PrintMethod = "printT2AddrModeImm8Operand";
182 let EncoderMethod = "getT2AddrModeImm8OpValue";
183 let DecoderMethod = "DecodeT2AddrModeImm8";
184 let ParserMatchClass = MemPosImm8OffsetAsmOperand;
185 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
186}
187
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000188// t2addrmode_negimm8 := reg - imm8
189def MemNegImm8OffsetAsmOperand : AsmOperandClass {let Name="MemNegImm8Offset";}
190def t2addrmode_negimm8 : Operand<i32>,
191 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
192 let PrintMethod = "printT2AddrModeImm8Operand";
193 let EncoderMethod = "getT2AddrModeImm8OpValue";
194 let DecoderMethod = "DecodeT2AddrModeImm8";
195 let ParserMatchClass = MemNegImm8OffsetAsmOperand;
196 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
197}
198
Johnny Chen0635fc52010-03-04 17:40:44 +0000199// t2addrmode_imm8 := reg +/- imm8
Jim Grosbach7ce05792011-08-03 23:50:40 +0000200def MemImm8OffsetAsmOperand : AsmOperandClass { let Name = "MemImm8Offset"; }
Evan Cheng055b0312009-06-29 07:51:04 +0000201def t2addrmode_imm8 : Operand<i32>,
202 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
203 let PrintMethod = "printT2AddrModeImm8Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000204 let EncoderMethod = "getT2AddrModeImm8OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000205 let DecoderMethod = "DecodeT2AddrModeImm8";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000206 let ParserMatchClass = MemImm8OffsetAsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000207 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
208}
209
Evan Cheng6d94f112009-07-03 00:06:39 +0000210def t2am_imm8_offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000211 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset",
212 [], [SDNPWantRoot]> {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000213 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000214 let EncoderMethod = "getT2AddrModeImm8OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000215 let DecoderMethod = "DecodeT2Imm8";
Evan Chenge88d5ce2009-07-02 07:28:31 +0000216}
217
Evan Cheng5c874172009-07-09 22:21:59 +0000218// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
Jim Grosbacha77295d2011-09-08 22:07:06 +0000219def MemImm8s4OffsetAsmOperand : AsmOperandClass {let Name = "MemImm8s4Offset";}
Chris Lattner979b0612010-09-05 22:51:11 +0000220def t2addrmode_imm8s4 : Operand<i32> {
Evan Cheng5c874172009-07-09 22:21:59 +0000221 let PrintMethod = "printT2AddrModeImm8s4Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000222 let EncoderMethod = "getT2AddrModeImm8s4OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000223 let DecoderMethod = "DecodeT2AddrModeImm8s4";
Jim Grosbacha77295d2011-09-08 22:07:06 +0000224 let ParserMatchClass = MemImm8s4OffsetAsmOperand;
David Goodwin6647cea2009-06-30 22:50:01 +0000225 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
226}
227
Jim Grosbacha77295d2011-09-08 22:07:06 +0000228def t2am_imm8s4_offset_asmoperand : AsmOperandClass { let Name = "Imm8s4"; }
Johnny Chenae1757b2010-03-11 01:13:36 +0000229def t2am_imm8s4_offset : Operand<i32> {
230 let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
Jim Grosbacha77295d2011-09-08 22:07:06 +0000231 let EncoderMethod = "getT2Imm8s4OpValue";
Owen Anderson14c903a2011-08-04 23:18:05 +0000232 let DecoderMethod = "DecodeT2Imm8S4";
Johnny Chenae1757b2010-03-11 01:13:36 +0000233}
234
Jim Grosbachb6aed502011-09-09 18:37:27 +0000235// t2addrmode_imm0_1020s4 := reg + (imm8 << 2)
236def MemImm0_1020s4OffsetAsmOperand : AsmOperandClass {
237 let Name = "MemImm0_1020s4Offset";
238}
239def t2addrmode_imm0_1020s4 : Operand<i32> {
240 let PrintMethod = "printT2AddrModeImm0_1020s4Operand";
241 let EncoderMethod = "getT2AddrModeImm0_1020s4OpValue";
242 let DecoderMethod = "DecodeT2AddrModeImm0_1020s4";
243 let ParserMatchClass = MemImm0_1020s4OffsetAsmOperand;
244 let MIOperandInfo = (ops GPRnopc:$base, i32imm:$offsimm);
245}
246
Evan Chengcba962d2009-07-09 20:40:44 +0000247// t2addrmode_so_reg := reg + (reg << imm2)
Jim Grosbachab899c12011-09-07 23:10:15 +0000248def t2addrmode_so_reg_asmoperand : AsmOperandClass {let Name="T2MemRegOffset";}
Evan Cheng055b0312009-06-29 07:51:04 +0000249def t2addrmode_so_reg : Operand<i32>,
250 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
251 let PrintMethod = "printT2AddrModeSoRegOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000252 let EncoderMethod = "getT2AddrModeSORegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000253 let DecoderMethod = "DecodeT2AddrModeSOReg";
Jim Grosbachab899c12011-09-07 23:10:15 +0000254 let ParserMatchClass = t2addrmode_so_reg_asmoperand;
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000255 let MIOperandInfo = (ops GPR:$base, rGPR:$offsreg, i32imm:$offsimm);
Evan Cheng055b0312009-06-29 07:51:04 +0000256}
257
Jim Grosbach7f739be2011-09-19 22:21:13 +0000258// Addresses for the TBB/TBH instructions.
259def addrmode_tbb_asmoperand : AsmOperandClass { let Name = "MemTBB"; }
260def addrmode_tbb : Operand<i32> {
261 let PrintMethod = "printAddrModeTBB";
262 let ParserMatchClass = addrmode_tbb_asmoperand;
263 let MIOperandInfo = (ops GPR:$Rn, rGPR:$Rm);
264}
265def addrmode_tbh_asmoperand : AsmOperandClass { let Name = "MemTBH"; }
266def addrmode_tbh : Operand<i32> {
267 let PrintMethod = "printAddrModeTBH";
268 let ParserMatchClass = addrmode_tbh_asmoperand;
269 let MIOperandInfo = (ops GPR:$Rn, rGPR:$Rm);
270}
271
Anton Korobeynikov52237112009-06-17 18:13:58 +0000272//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000273// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000274//
275
Owen Andersona99e7782010-11-15 18:45:17 +0000276
277class T2OneRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000278 string opc, string asm, list<dag> pattern>
279 : T2I<oops, iops, itin, opc, asm, pattern> {
280 bits<4> Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000281 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000282
Jim Grosbach86386922010-12-08 22:10:43 +0000283 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000284 let Inst{26} = imm{11};
285 let Inst{14-12} = imm{10-8};
286 let Inst{7-0} = imm{7-0};
287}
288
Owen Andersonbb6315d2010-11-15 19:58:36 +0000289
Owen Andersona99e7782010-11-15 18:45:17 +0000290class T2sOneRegImm<dag oops, dag iops, InstrItinClass itin,
291 string opc, string asm, list<dag> pattern>
292 : T2sI<oops, iops, itin, opc, asm, pattern> {
293 bits<4> Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000294 bits<4> Rn;
295 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000296
Jim Grosbach86386922010-12-08 22:10:43 +0000297 let Inst{11-8} = Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000298 let Inst{26} = imm{11};
299 let Inst{14-12} = imm{10-8};
300 let Inst{7-0} = imm{7-0};
301}
302
Owen Andersonbb6315d2010-11-15 19:58:36 +0000303class T2OneRegCmpImm<dag oops, dag iops, InstrItinClass itin,
304 string opc, string asm, list<dag> pattern>
305 : T2I<oops, iops, itin, opc, asm, pattern> {
306 bits<4> Rn;
307 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000308
Jim Grosbach86386922010-12-08 22:10:43 +0000309 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000310 let Inst{26} = imm{11};
311 let Inst{14-12} = imm{10-8};
312 let Inst{7-0} = imm{7-0};
313}
314
315
Owen Andersona99e7782010-11-15 18:45:17 +0000316class T2OneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
317 string opc, string asm, list<dag> pattern>
318 : T2I<oops, iops, itin, opc, asm, pattern> {
319 bits<4> Rd;
320 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000321
Jim Grosbach86386922010-12-08 22:10:43 +0000322 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000323 let Inst{3-0} = ShiftedRm{3-0};
324 let Inst{5-4} = ShiftedRm{6-5};
325 let Inst{14-12} = ShiftedRm{11-9};
326 let Inst{7-6} = ShiftedRm{8-7};
327}
328
329class T2sOneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
330 string opc, string asm, list<dag> pattern>
Owen Andersonbdf71442010-12-07 20:50:15 +0000331 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000332 bits<4> Rd;
333 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000334
Jim Grosbach86386922010-12-08 22:10:43 +0000335 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000336 let Inst{3-0} = ShiftedRm{3-0};
337 let Inst{5-4} = ShiftedRm{6-5};
338 let Inst{14-12} = ShiftedRm{11-9};
339 let Inst{7-6} = ShiftedRm{8-7};
340}
341
Owen Andersonbb6315d2010-11-15 19:58:36 +0000342class T2OneRegCmpShiftedReg<dag oops, dag iops, InstrItinClass itin,
343 string opc, string asm, list<dag> pattern>
344 : T2I<oops, iops, itin, opc, asm, pattern> {
345 bits<4> Rn;
346 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000347
Jim Grosbach86386922010-12-08 22:10:43 +0000348 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000349 let Inst{3-0} = ShiftedRm{3-0};
350 let Inst{5-4} = ShiftedRm{6-5};
351 let Inst{14-12} = ShiftedRm{11-9};
352 let Inst{7-6} = ShiftedRm{8-7};
353}
354
Owen Andersona99e7782010-11-15 18:45:17 +0000355class T2TwoReg<dag oops, dag iops, InstrItinClass itin,
356 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000357 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000358 bits<4> Rd;
359 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000360
Jim Grosbach86386922010-12-08 22:10:43 +0000361 let Inst{11-8} = Rd;
362 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000363}
364
365class T2sTwoReg<dag oops, dag iops, InstrItinClass itin,
366 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000367 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000368 bits<4> Rd;
369 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000370
Jim Grosbach86386922010-12-08 22:10:43 +0000371 let Inst{11-8} = Rd;
372 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000373}
374
Owen Andersonbb6315d2010-11-15 19:58:36 +0000375class T2TwoRegCmp<dag oops, dag iops, InstrItinClass itin,
376 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000377 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersonbb6315d2010-11-15 19:58:36 +0000378 bits<4> Rn;
379 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000380
Jim Grosbach86386922010-12-08 22:10:43 +0000381 let Inst{19-16} = Rn;
382 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000383}
384
Owen Andersona99e7782010-11-15 18:45:17 +0000385
386class T2TwoRegImm<dag oops, dag iops, InstrItinClass itin,
387 string opc, string asm, list<dag> pattern>
388 : T2I<oops, iops, itin, opc, asm, pattern> {
389 bits<4> Rd;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000390 bits<4> Rn;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000391 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000392
Jim Grosbach86386922010-12-08 22:10:43 +0000393 let Inst{11-8} = Rd;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000394 let Inst{19-16} = Rn;
395 let Inst{26} = imm{11};
396 let Inst{14-12} = imm{10-8};
397 let Inst{7-0} = imm{7-0};
Owen Andersona99e7782010-11-15 18:45:17 +0000398}
399
Owen Anderson83da6cd2010-11-14 05:37:38 +0000400class T2sTwoRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson5de6d842010-11-12 21:12:40 +0000401 string opc, string asm, list<dag> pattern>
402 : T2sI<oops, iops, itin, opc, asm, pattern> {
403 bits<4> Rd;
404 bits<4> Rn;
405 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000406
Jim Grosbach86386922010-12-08 22:10:43 +0000407 let Inst{11-8} = Rd;
408 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000409 let Inst{26} = imm{11};
410 let Inst{14-12} = imm{10-8};
411 let Inst{7-0} = imm{7-0};
412}
413
Owen Andersonbb6315d2010-11-15 19:58:36 +0000414class T2TwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
415 string opc, string asm, list<dag> pattern>
416 : T2I<oops, iops, itin, opc, asm, pattern> {
417 bits<4> Rd;
418 bits<4> Rm;
419 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000420
Jim Grosbach86386922010-12-08 22:10:43 +0000421 let Inst{11-8} = Rd;
422 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000423 let Inst{14-12} = imm{4-2};
424 let Inst{7-6} = imm{1-0};
425}
426
427class T2sTwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
428 string opc, string asm, list<dag> pattern>
429 : T2sI<oops, iops, itin, opc, asm, pattern> {
430 bits<4> Rd;
431 bits<4> Rm;
432 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000433
Jim Grosbach86386922010-12-08 22:10:43 +0000434 let Inst{11-8} = Rd;
435 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000436 let Inst{14-12} = imm{4-2};
437 let Inst{7-6} = imm{1-0};
438}
439
Owen Anderson5de6d842010-11-12 21:12:40 +0000440class T2ThreeReg<dag oops, dag iops, InstrItinClass itin,
441 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000442 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000443 bits<4> Rd;
444 bits<4> Rn;
445 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000446
Jim Grosbach86386922010-12-08 22:10:43 +0000447 let Inst{11-8} = Rd;
448 let Inst{19-16} = Rn;
449 let Inst{3-0} = Rm;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000450}
451
452class T2sThreeReg<dag oops, dag iops, InstrItinClass itin,
453 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000454 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5de6d842010-11-12 21:12:40 +0000455 bits<4> Rd;
456 bits<4> Rn;
457 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000458
Jim Grosbach86386922010-12-08 22:10:43 +0000459 let Inst{11-8} = Rd;
460 let Inst{19-16} = Rn;
461 let Inst{3-0} = Rm;
Owen Anderson5de6d842010-11-12 21:12:40 +0000462}
463
464class T2TwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
465 string opc, string asm, list<dag> pattern>
Owen Anderson83da6cd2010-11-14 05:37:38 +0000466 : T2I<oops, iops, itin, opc, asm, pattern> {
467 bits<4> Rd;
468 bits<4> Rn;
469 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000470
Jim Grosbach86386922010-12-08 22:10:43 +0000471 let Inst{11-8} = Rd;
472 let Inst{19-16} = Rn;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000473 let Inst{3-0} = ShiftedRm{3-0};
474 let Inst{5-4} = ShiftedRm{6-5};
475 let Inst{14-12} = ShiftedRm{11-9};
476 let Inst{7-6} = ShiftedRm{8-7};
477}
478
479class T2sTwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
480 string opc, string asm, list<dag> pattern>
Owen Anderson5de6d842010-11-12 21:12:40 +0000481 : T2sI<oops, iops, itin, opc, asm, pattern> {
482 bits<4> Rd;
483 bits<4> Rn;
484 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000485
Jim Grosbach86386922010-12-08 22:10:43 +0000486 let Inst{11-8} = Rd;
487 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000488 let Inst{3-0} = ShiftedRm{3-0};
489 let Inst{5-4} = ShiftedRm{6-5};
490 let Inst{14-12} = ShiftedRm{11-9};
491 let Inst{7-6} = ShiftedRm{8-7};
492}
493
Owen Anderson35141a92010-11-18 01:08:42 +0000494class T2FourReg<dag oops, dag iops, InstrItinClass itin,
495 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000496 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson35141a92010-11-18 01:08:42 +0000497 bits<4> Rd;
498 bits<4> Rn;
499 bits<4> Rm;
500 bits<4> Ra;
Jim Grosbach7a088642010-11-19 17:11:02 +0000501
Jim Grosbach86386922010-12-08 22:10:43 +0000502 let Inst{19-16} = Rn;
503 let Inst{15-12} = Ra;
504 let Inst{11-8} = Rd;
505 let Inst{3-0} = Rm;
Owen Anderson35141a92010-11-18 01:08:42 +0000506}
507
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000508class T2MulLong<bits<3> opc22_20, bits<4> opc7_4,
509 dag oops, dag iops, InstrItinClass itin,
510 string opc, string asm, list<dag> pattern>
Jim Grosbach52082042010-12-08 22:29:28 +0000511 : T2I<oops, iops, itin, opc, asm, pattern> {
512 bits<4> RdLo;
513 bits<4> RdHi;
514 bits<4> Rn;
515 bits<4> Rm;
516
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000517 let Inst{31-23} = 0b111110111;
518 let Inst{22-20} = opc22_20;
Jim Grosbach52082042010-12-08 22:29:28 +0000519 let Inst{19-16} = Rn;
520 let Inst{15-12} = RdLo;
521 let Inst{11-8} = RdHi;
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000522 let Inst{7-4} = opc7_4;
Jim Grosbach52082042010-12-08 22:29:28 +0000523 let Inst{3-0} = Rm;
524}
525
Owen Anderson35141a92010-11-18 01:08:42 +0000526
Evan Chenga67efd12009-06-23 19:39:13 +0000527/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Bob Wilson4876bdb2010-05-25 04:43:08 +0000528/// binary operation that produces a value. These are predicable and can be
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000529/// changed to modify CPSR.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000530multiclass T2I_bin_irs<bits<4> opcod, string opc,
531 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachadf73662011-06-28 00:19:13 +0000532 PatFrag opnode, string baseOpc, bit Commutable = 0,
533 string wide = ""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000534 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000535 def ri : T2sTwoRegImm<
536 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), iii,
537 opc, "\t$Rd, $Rn, $imm",
538 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000539 let Inst{31-27} = 0b11110;
540 let Inst{25} = 0;
541 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000542 let Inst{15} = 0;
543 }
Evan Chenga67efd12009-06-23 19:39:13 +0000544 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000545 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), iir,
546 opc, !strconcat(wide, "\t$Rd, $Rn, $Rm"),
547 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000548 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000549 let Inst{31-27} = 0b11101;
550 let Inst{26-25} = 0b01;
551 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000552 let Inst{14-12} = 0b000; // imm3
553 let Inst{7-6} = 0b00; // imm2
554 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000555 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000556 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000557 def rs : T2sTwoRegShiftedReg<
558 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), iis,
559 opc, !strconcat(wide, "\t$Rd, $Rn, $ShiftedRm"),
560 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000561 let Inst{31-27} = 0b11101;
562 let Inst{26-25} = 0b01;
563 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000564 }
Jim Grosbachadf73662011-06-28 00:19:13 +0000565 // Assembly aliases for optional destination operand when it's the same
566 // as the source operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000567 def : t2InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000568 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
569 t2_so_imm:$imm, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000570 cc_out:$s)>;
571 def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $Rm"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000572 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
573 rGPR:$Rm, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000574 cc_out:$s)>;
575 def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $shift"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000576 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rdn, rGPR:$Rdn,
577 t2_so_reg:$shift, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000578 cc_out:$s)>;
Bill Wendling4822bce2010-08-30 01:47:35 +0000579}
580
David Goodwin1f096272009-07-27 23:34:12 +0000581/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
Jim Grosbachadf73662011-06-28 00:19:13 +0000582// the ".w" suffix to indicate that they are wide.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000583multiclass T2I_bin_w_irs<bits<4> opcod, string opc,
584 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachadf73662011-06-28 00:19:13 +0000585 PatFrag opnode, string baseOpc, bit Commutable = 0> :
Jim Grosbach5c1ac552011-09-02 18:41:35 +0000586 T2I_bin_irs<opcod, opc, iii, iir, iis, opnode, baseOpc, Commutable, ".w"> {
Jim Grosbach9e931f62012-02-24 19:06:05 +0000587 // Assembler aliases w/ the ".w" suffix.
588 def : t2InstAlias<!strconcat(opc, "${s}${p}.w", " $Rd, $Rn, $imm"),
589 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rd, rGPR:$Rn,
590 t2_so_imm:$imm, pred:$p,
591 cc_out:$s)>;
Jim Grosbach5c1ac552011-09-02 18:41:35 +0000592 // Assembler aliases w/o the ".w" suffix.
593 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $Rm"),
594 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rd, rGPR:$Rn,
595 rGPR:$Rm, pred:$p,
596 cc_out:$s)>;
597 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $shift"),
598 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rd, rGPR:$Rn,
599 t2_so_reg:$shift, pred:$p,
600 cc_out:$s)>;
601
602 // and with the optional destination operand, too.
Jim Grosbach11d5dc32012-03-16 22:18:29 +0000603 def : t2InstAlias<!strconcat(opc, "${s}${p}.w", " $Rdn, $imm"),
Jim Grosbach9e931f62012-02-24 19:06:05 +0000604 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
605 t2_so_imm:$imm, pred:$p,
606 cc_out:$s)>;
Jim Grosbach5c1ac552011-09-02 18:41:35 +0000607 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $Rm"),
608 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
609 rGPR:$Rm, pred:$p,
610 cc_out:$s)>;
611 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $shift"),
612 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rdn, rGPR:$Rdn,
613 t2_so_reg:$shift, pred:$p,
614 cc_out:$s)>;
615}
Bill Wendling1f7bf0e2010-08-29 03:55:31 +0000616
Evan Cheng1e249e32009-06-25 20:59:23 +0000617/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000618/// reversed. The 'rr' form is only defined for the disassembler; for codegen
619/// it is equivalent to the T2I_bin_irs counterpart.
620multiclass T2I_rbin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000621 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000622 def ri : T2sTwoRegImm<
623 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
624 opc, ".w\t$Rd, $Rn, $imm",
625 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000626 let Inst{31-27} = 0b11110;
627 let Inst{25} = 0;
628 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000629 let Inst{15} = 0;
630 }
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000631 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000632 def rr : T2sThreeReg<
633 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
634 opc, "\t$Rd, $Rn, $Rm",
Bob Wilson136e4912010-08-14 03:18:29 +0000635 [/* For disassembly only; pattern left blank */]> {
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000636 let Inst{31-27} = 0b11101;
637 let Inst{26-25} = 0b01;
638 let Inst{24-21} = opcod;
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000639 let Inst{14-12} = 0b000; // imm3
640 let Inst{7-6} = 0b00; // imm2
641 let Inst{5-4} = 0b00; // type
642 }
Evan Chengf49810c2009-06-23 17:48:47 +0000643 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000644 def rs : T2sTwoRegShiftedReg<
645 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
646 IIC_iALUsir, opc, "\t$Rd, $Rn, $ShiftedRm",
647 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000648 let Inst{31-27} = 0b11101;
649 let Inst{26-25} = 0b01;
650 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000651 }
Evan Chengf49810c2009-06-23 17:48:47 +0000652}
653
Evan Chenga67efd12009-06-23 19:39:13 +0000654/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000655/// instruction modifies the CPSR register.
Andrew Trick3be654f2011-09-21 02:20:46 +0000656///
657/// These opcodes will be converted to the real non-S opcodes by
658/// AdjustInstrPostInstrSelection after giving then an optional CPSR operand.
Andrew Trick90b7b122011-10-18 19:18:52 +0000659let hasPostISelHook = 1, Defs = [CPSR] in {
660multiclass T2I_bin_s_irs<InstrItinClass iii, InstrItinClass iir,
661 InstrItinClass iis, PatFrag opnode,
662 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000663 // shifted imm
Andrew Trick90b7b122011-10-18 19:18:52 +0000664 def ri : t2PseudoInst<(outs rGPR:$Rd),
665 (ins GPRnopc:$Rn, t2_so_imm:$imm, pred:$p),
666 4, iii,
667 [(set rGPR:$Rd, CPSR, (opnode GPRnopc:$Rn,
668 t2_so_imm:$imm))]>;
Evan Chenga67efd12009-06-23 19:39:13 +0000669 // register
Andrew Trick90b7b122011-10-18 19:18:52 +0000670 def rr : t2PseudoInst<(outs rGPR:$Rd), (ins GPRnopc:$Rn, rGPR:$Rm, pred:$p),
671 4, iir,
672 [(set rGPR:$Rd, CPSR, (opnode GPRnopc:$Rn,
673 rGPR:$Rm))]> {
674 let isCommutable = Commutable;
675 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000676 // shifted register
Andrew Trick90b7b122011-10-18 19:18:52 +0000677 def rs : t2PseudoInst<(outs rGPR:$Rd),
678 (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm, pred:$p),
679 4, iis,
680 [(set rGPR:$Rd, CPSR, (opnode GPRnopc:$Rn,
681 t2_so_reg:$ShiftedRm))]>;
682}
683}
684
685/// T2I_rbin_s_is - Same as T2I_bin_s_irs, except selection DAG
686/// operands are reversed.
687let hasPostISelHook = 1, Defs = [CPSR] in {
688multiclass T2I_rbin_s_is<PatFrag opnode> {
689 // shifted imm
690 def ri : t2PseudoInst<(outs rGPR:$Rd),
Jim Grosbachb551f0c2012-05-21 17:57:17 +0000691 (ins rGPR:$Rn, t2_so_imm:$imm, pred:$p),
Andrew Trick90b7b122011-10-18 19:18:52 +0000692 4, IIC_iALUi,
693 [(set rGPR:$Rd, CPSR, (opnode t2_so_imm:$imm,
Jim Grosbachb551f0c2012-05-21 17:57:17 +0000694 rGPR:$Rn))]>;
Andrew Trick90b7b122011-10-18 19:18:52 +0000695 // shifted register
696 def rs : t2PseudoInst<(outs rGPR:$Rd),
Jim Grosbachb551f0c2012-05-21 17:57:17 +0000697 (ins rGPR:$Rn, t2_so_reg:$ShiftedRm, pred:$p),
Andrew Trick90b7b122011-10-18 19:18:52 +0000698 4, IIC_iALUsi,
699 [(set rGPR:$Rd, CPSR, (opnode t2_so_reg:$ShiftedRm,
Jim Grosbachb551f0c2012-05-21 17:57:17 +0000700 rGPR:$Rn))]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000701}
702}
703
Evan Chenga67efd12009-06-23 19:39:13 +0000704/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
705/// patterns for a binary operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000706multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode,
707 bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000708 // shifted imm
Jim Grosbach663e3392010-08-30 19:49:58 +0000709 // The register-immediate version is re-materializable. This is useful
710 // in particular for taking the address of a local.
711 let isReMaterializable = 1 in {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000712 def ri : T2sTwoRegImm<
Jim Grosbachb95ed6e2011-10-03 20:51:59 +0000713 (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, t2_so_imm:$imm), IIC_iALUi,
714 opc, ".w\t$Rd, $Rn, $imm",
715 [(set GPRnopc:$Rd, (opnode GPRnopc:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000716 let Inst{31-27} = 0b11110;
717 let Inst{25} = 0;
718 let Inst{24} = 1;
719 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000720 let Inst{15} = 0;
721 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000722 }
Evan Chengf49810c2009-06-23 17:48:47 +0000723 // 12-bit imm
Jim Grosbach07e9b262010-12-08 23:04:16 +0000724 def ri12 : T2I<
Jim Grosbachb95ed6e2011-10-03 20:51:59 +0000725 (outs GPRnopc:$Rd), (ins GPR:$Rn, imm0_4095:$imm), IIC_iALUi,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000726 !strconcat(opc, "w"), "\t$Rd, $Rn, $imm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +0000727 [(set GPRnopc:$Rd, (opnode GPR:$Rn, imm0_4095:$imm))]> {
Jim Grosbach07e9b262010-12-08 23:04:16 +0000728 bits<4> Rd;
729 bits<4> Rn;
730 bits<12> imm;
Johnny Chend68e1192009-12-15 17:24:14 +0000731 let Inst{31-27} = 0b11110;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000732 let Inst{26} = imm{11};
733 let Inst{25-24} = 0b10;
Johnny Chend68e1192009-12-15 17:24:14 +0000734 let Inst{23-21} = op23_21;
735 let Inst{20} = 0; // The S bit.
Jim Grosbach07e9b262010-12-08 23:04:16 +0000736 let Inst{19-16} = Rn;
Johnny Chend68e1192009-12-15 17:24:14 +0000737 let Inst{15} = 0;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000738 let Inst{14-12} = imm{10-8};
739 let Inst{11-8} = Rd;
740 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000741 }
Evan Chenga67efd12009-06-23 19:39:13 +0000742 // register
Jim Grosbachb95ed6e2011-10-03 20:51:59 +0000743 def rr : T2sThreeReg<(outs GPRnopc:$Rd), (ins GPRnopc:$Rn, rGPR:$Rm),
744 IIC_iALUr, opc, ".w\t$Rd, $Rn, $Rm",
745 [(set GPRnopc:$Rd, (opnode GPRnopc:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000746 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000747 let Inst{31-27} = 0b11101;
748 let Inst{26-25} = 0b01;
749 let Inst{24} = 1;
750 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000751 let Inst{14-12} = 0b000; // imm3
752 let Inst{7-6} = 0b00; // imm2
753 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000754 }
Evan Chengf49810c2009-06-23 17:48:47 +0000755 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000756 def rs : T2sTwoRegShiftedReg<
Jim Grosbachb95ed6e2011-10-03 20:51:59 +0000757 (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson83da6cd2010-11-14 05:37:38 +0000758 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +0000759 [(set GPRnopc:$Rd, (opnode GPRnopc:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000760 let Inst{31-27} = 0b11101;
Johnny Chend68e1192009-12-15 17:24:14 +0000761 let Inst{26-25} = 0b01;
Johnny Chend248ffb2010-01-08 17:41:33 +0000762 let Inst{24} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000763 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000764 }
Evan Chengf49810c2009-06-23 17:48:47 +0000765}
766
Jim Grosbach6935efc2009-11-24 00:20:27 +0000767/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000768/// for a binary operation that produces a value and use the carry
Jim Grosbach6935efc2009-11-24 00:20:27 +0000769/// bit. It's not predicable.
Evan Cheng342e3162011-08-30 01:34:54 +0000770let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000771multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
772 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000773 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000774 def ri : T2sTwoRegImm<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000775 IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +0000776 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, t2_so_imm:$imm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000777 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000778 let Inst{31-27} = 0b11110;
779 let Inst{25} = 0;
780 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000781 let Inst{15} = 0;
782 }
Evan Chenga67efd12009-06-23 19:39:13 +0000783 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000784 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000785 opc, ".w\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +0000786 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, rGPR:$Rm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000787 Requires<[IsThumb2]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000788 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000789 let Inst{31-27} = 0b11101;
790 let Inst{26-25} = 0b01;
791 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000792 let Inst{14-12} = 0b000; // imm3
793 let Inst{7-6} = 0b00; // imm2
794 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000795 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000796 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000797 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000798 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000799 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
Evan Cheng342e3162011-08-30 01:34:54 +0000800 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000801 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000802 let Inst{31-27} = 0b11101;
803 let Inst{26-25} = 0b01;
804 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000805 }
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000806}
Andrew Trick1c3af772011-04-23 03:55:32 +0000807}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000808
Evan Chenga67efd12009-06-23 19:39:13 +0000809/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
810// rotate operation that produces a value.
Jim Grosbach5f25fb02011-09-02 21:28:54 +0000811multiclass T2I_sh_ir<bits<2> opcod, string opc, Operand ty, PatFrag opnode,
812 string baseOpc> {
Evan Chenga67efd12009-06-23 19:39:13 +0000813 // 5-bit imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000814 def ri : T2sTwoRegShiftImm<
Owen Anderson6d746312011-08-08 20:42:17 +0000815 (outs rGPR:$Rd), (ins rGPR:$Rm, ty:$imm), IIC_iMOVsi,
Owen Andersonbb6315d2010-11-15 19:58:36 +0000816 opc, ".w\t$Rd, $Rm, $imm",
Jim Grosbach70939ee2011-08-17 21:51:27 +0000817 [(set rGPR:$Rd, (opnode rGPR:$Rm, (i32 ty:$imm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000818 let Inst{31-27} = 0b11101;
819 let Inst{26-21} = 0b010010;
820 let Inst{19-16} = 0b1111; // Rn
821 let Inst{5-4} = opcod;
822 }
Evan Chenga67efd12009-06-23 19:39:13 +0000823 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000824 def rr : T2sThreeReg<
825 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMOVsr,
826 opc, ".w\t$Rd, $Rn, $Rm",
827 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000828 let Inst{31-27} = 0b11111;
829 let Inst{26-23} = 0b0100;
830 let Inst{22-21} = opcod;
831 let Inst{15-12} = 0b1111;
832 let Inst{7-4} = 0b0000;
833 }
Jim Grosbach5f25fb02011-09-02 21:28:54 +0000834
835 // Optional destination register
836 def : t2InstAlias<!strconcat(opc, "${s}${p}", ".w $Rdn, $imm"),
837 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
838 ty:$imm, pred:$p,
839 cc_out:$s)>;
840 def : t2InstAlias<!strconcat(opc, "${s}${p}", ".w $Rdn, $Rm"),
841 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
842 rGPR:$Rm, pred:$p,
843 cc_out:$s)>;
844
845 // Assembler aliases w/o the ".w" suffix.
846 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $imm"),
847 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rd, rGPR:$Rn,
848 ty:$imm, pred:$p,
Jim Grosbachef88a922011-09-06 21:44:58 +0000849 cc_out:$s)>;
Jim Grosbach5f25fb02011-09-02 21:28:54 +0000850 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $Rm"),
851 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rd, rGPR:$Rn,
852 rGPR:$Rm, pred:$p,
853 cc_out:$s)>;
854
855 // and with the optional destination operand, too.
856 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $imm"),
857 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
858 ty:$imm, pred:$p,
859 cc_out:$s)>;
860 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $Rm"),
861 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
862 rGPR:$Rm, pred:$p,
863 cc_out:$s)>;
Evan Chenga67efd12009-06-23 19:39:13 +0000864}
Evan Chengf49810c2009-06-23 17:48:47 +0000865
Johnny Chend68e1192009-12-15 17:24:14 +0000866/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Chenga67efd12009-06-23 19:39:13 +0000867/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000868/// a explicit result, only implicitly set CPSR.
Evan Cheng5d42c562010-09-29 00:49:25 +0000869multiclass T2I_cmp_irs<bits<4> opcod, string opc,
870 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachef88a922011-09-06 21:44:58 +0000871 PatFrag opnode, string baseOpc> {
872let isCompare = 1, Defs = [CPSR] in {
Evan Chengf49810c2009-06-23 17:48:47 +0000873 // shifted imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000874 def ri : T2OneRegCmpImm<
Jim Grosbachef88a922011-09-06 21:44:58 +0000875 (outs), (ins GPRnopc:$Rn, t2_so_imm:$imm), iii,
Owen Andersonbb6315d2010-11-15 19:58:36 +0000876 opc, ".w\t$Rn, $imm",
Jim Grosbachef88a922011-09-06 21:44:58 +0000877 [(opnode GPRnopc:$Rn, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000878 let Inst{31-27} = 0b11110;
879 let Inst{25} = 0;
880 let Inst{24-21} = opcod;
881 let Inst{20} = 1; // The S bit.
882 let Inst{15} = 0;
883 let Inst{11-8} = 0b1111; // Rd
884 }
Evan Chenga67efd12009-06-23 19:39:13 +0000885 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000886 def rr : T2TwoRegCmp<
Jim Grosbachef88a922011-09-06 21:44:58 +0000887 (outs), (ins GPRnopc:$Rn, rGPR:$Rm), iir,
Owen Andersone732cb02011-08-23 17:37:32 +0000888 opc, ".w\t$Rn, $Rm",
Jim Grosbachef88a922011-09-06 21:44:58 +0000889 [(opnode GPRnopc:$Rn, rGPR:$Rm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000890 let Inst{31-27} = 0b11101;
891 let Inst{26-25} = 0b01;
892 let Inst{24-21} = opcod;
893 let Inst{20} = 1; // The S bit.
894 let Inst{14-12} = 0b000; // imm3
895 let Inst{11-8} = 0b1111; // Rd
896 let Inst{7-6} = 0b00; // imm2
897 let Inst{5-4} = 0b00; // type
898 }
Evan Chengf49810c2009-06-23 17:48:47 +0000899 // shifted register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000900 def rs : T2OneRegCmpShiftedReg<
Jim Grosbachef88a922011-09-06 21:44:58 +0000901 (outs), (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm), iis,
Owen Andersonbb6315d2010-11-15 19:58:36 +0000902 opc, ".w\t$Rn, $ShiftedRm",
Jim Grosbachef88a922011-09-06 21:44:58 +0000903 [(opnode GPRnopc:$Rn, t2_so_reg:$ShiftedRm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000904 let Inst{31-27} = 0b11101;
905 let Inst{26-25} = 0b01;
906 let Inst{24-21} = opcod;
907 let Inst{20} = 1; // The S bit.
908 let Inst{11-8} = 0b1111; // Rd
909 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000910}
Jim Grosbachef88a922011-09-06 21:44:58 +0000911
912 // Assembler aliases w/o the ".w" suffix.
913 // No alias here for 'rr' version as not all instantiations of this
914 // multiclass want one (CMP in particular, does not).
915 def : t2InstAlias<!strconcat(opc, "${p}", " $Rn, $imm"),
916 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPRnopc:$Rn,
917 t2_so_imm:$imm, pred:$p)>;
918 def : t2InstAlias<!strconcat(opc, "${p}", " $Rn, $shift"),
919 (!cast<Instruction>(!strconcat(baseOpc, "rs")) GPRnopc:$Rn,
920 t2_so_reg:$shift,
921 pred:$p)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000922}
923
Evan Chengf3c21b82009-06-30 02:15:48 +0000924/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000925multiclass T2I_ld<bit signed, bits<2> opcod, string opc,
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000926 InstrItinClass iii, InstrItinClass iis, RegisterClass target,
927 PatFrag opnode> {
928 def i12 : T2Ii12<(outs target:$Rt), (ins t2addrmode_imm12:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000929 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000930 [(set target:$Rt, (opnode t2addrmode_imm12:$addr))]> {
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000931 bits<4> Rt;
932 bits<17> addr;
933 let Inst{31-25} = 0b1111100;
Johnny Chend68e1192009-12-15 17:24:14 +0000934 let Inst{24} = signed;
935 let Inst{23} = 1;
936 let Inst{22-21} = opcod;
937 let Inst{20} = 1; // load
Owen Anderson80dd3e02010-11-30 22:45:47 +0000938 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000939 let Inst{15-12} = Rt;
Owen Anderson80dd3e02010-11-30 22:45:47 +0000940 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000941 }
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000942 def i8 : T2Ii8 <(outs target:$Rt), (ins t2addrmode_negimm8:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000943 opc, "\t$Rt, $addr",
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000944 [(set target:$Rt, (opnode t2addrmode_negimm8:$addr))]> {
945 bits<4> Rt;
946 bits<13> addr;
Johnny Chend68e1192009-12-15 17:24:14 +0000947 let Inst{31-27} = 0b11111;
948 let Inst{26-25} = 0b00;
949 let Inst{24} = signed;
950 let Inst{23} = 0;
951 let Inst{22-21} = opcod;
952 let Inst{20} = 1; // load
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000953 let Inst{19-16} = addr{12-9}; // Rn
954 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +0000955 let Inst{11} = 1;
956 // Offset: index==TRUE, wback==FALSE
957 let Inst{10} = 1; // The P bit.
Owen Anderson75579f72010-11-29 22:44:32 +0000958 let Inst{9} = addr{8}; // U
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000959 let Inst{8} = 0; // The W bit.
Owen Anderson75579f72010-11-29 22:44:32 +0000960 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000961 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000962 def s : T2Iso <(outs target:$Rt), (ins t2addrmode_so_reg:$addr), iis,
Owen Anderson75579f72010-11-29 22:44:32 +0000963 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000964 [(set target:$Rt, (opnode t2addrmode_so_reg:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000965 let Inst{31-27} = 0b11111;
966 let Inst{26-25} = 0b00;
967 let Inst{24} = signed;
968 let Inst{23} = 0;
969 let Inst{22-21} = opcod;
970 let Inst{20} = 1; // load
971 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000972
Owen Anderson75579f72010-11-29 22:44:32 +0000973 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000974 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000975
Owen Anderson75579f72010-11-29 22:44:32 +0000976 bits<10> addr;
977 let Inst{19-16} = addr{9-6}; // Rn
978 let Inst{3-0} = addr{5-2}; // Rm
979 let Inst{5-4} = addr{1-0}; // imm
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000980
981 let DecoderMethod = "DecodeT2LoadShift";
Johnny Chend68e1192009-12-15 17:24:14 +0000982 }
Evan Chengbc7deb02010-11-03 05:14:24 +0000983
Jim Grosbach5aa53682012-01-18 22:04:42 +0000984 // pci variant is very similar to i12, but supports negative offsets
985 // from the PC.
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000986 def pci : T2Ipc <(outs target:$Rt), (ins t2ldrlabel:$addr), iii,
Owen Anderson971b83b2011-02-08 22:39:40 +0000987 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000988 [(set target:$Rt, (opnode (ARMWrapper tconstpool:$addr)))]> {
Owen Anderson971b83b2011-02-08 22:39:40 +0000989 let isReMaterializable = 1;
990 let Inst{31-27} = 0b11111;
991 let Inst{26-25} = 0b00;
992 let Inst{24} = signed;
993 let Inst{23} = ?; // add = (U == '1')
994 let Inst{22-21} = opcod;
995 let Inst{20} = 1; // load
996 let Inst{19-16} = 0b1111; // Rn
997 bits<4> Rt;
998 bits<12> addr;
999 let Inst{15-12} = Rt{3-0};
1000 let Inst{11-0} = addr{11-0};
1001 }
Evan Chengf3c21b82009-06-30 02:15:48 +00001002}
1003
David Goodwin73b8f162009-06-30 22:11:34 +00001004/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +00001005multiclass T2I_st<bits<2> opcod, string opc,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001006 InstrItinClass iii, InstrItinClass iis, RegisterClass target,
1007 PatFrag opnode> {
1008 def i12 : T2Ii12<(outs), (ins target:$Rt, t2addrmode_imm12:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +00001009 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001010 [(opnode target:$Rt, t2addrmode_imm12:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001011 let Inst{31-27} = 0b11111;
1012 let Inst{26-23} = 0b0001;
1013 let Inst{22-21} = opcod;
1014 let Inst{20} = 0; // !load
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001015
Owen Anderson75579f72010-11-29 22:44:32 +00001016 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +00001017 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001018
Owen Anderson80dd3e02010-11-30 22:45:47 +00001019 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +00001020 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +00001021 let Inst{19-16} = addr{16-13}; // Rn
1022 let Inst{23} = addr{12}; // U
1023 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +00001024 }
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001025 def i8 : T2Ii8 <(outs), (ins target:$Rt, t2addrmode_negimm8:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +00001026 opc, "\t$Rt, $addr",
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001027 [(opnode target:$Rt, t2addrmode_negimm8:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001028 let Inst{31-27} = 0b11111;
1029 let Inst{26-23} = 0b0000;
1030 let Inst{22-21} = opcod;
1031 let Inst{20} = 0; // !load
1032 let Inst{11} = 1;
1033 // Offset: index==TRUE, wback==FALSE
1034 let Inst{10} = 1; // The P bit.
1035 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001036
Owen Anderson75579f72010-11-29 22:44:32 +00001037 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +00001038 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001039
Owen Anderson75579f72010-11-29 22:44:32 +00001040 bits<13> addr;
1041 let Inst{19-16} = addr{12-9}; // Rn
1042 let Inst{9} = addr{8}; // U
1043 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +00001044 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001045 def s : T2Iso <(outs), (ins target:$Rt, t2addrmode_so_reg:$addr), iis,
Owen Anderson75579f72010-11-29 22:44:32 +00001046 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001047 [(opnode target:$Rt, t2addrmode_so_reg:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001048 let Inst{31-27} = 0b11111;
1049 let Inst{26-23} = 0b0000;
1050 let Inst{22-21} = opcod;
1051 let Inst{20} = 0; // !load
1052 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001053
Owen Anderson75579f72010-11-29 22:44:32 +00001054 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +00001055 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001056
Owen Anderson75579f72010-11-29 22:44:32 +00001057 bits<10> addr;
1058 let Inst{19-16} = addr{9-6}; // Rn
1059 let Inst{3-0} = addr{5-2}; // Rm
1060 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +00001061 }
David Goodwin73b8f162009-06-30 22:11:34 +00001062}
1063
Evan Cheng0e55fd62010-09-30 01:08:25 +00001064/// T2I_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001065/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001066class T2I_ext_rrot<bits<3> opcod, string opc, PatFrag opnode>
1067 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
1068 opc, ".w\t$Rd, $Rm$rot",
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00001069 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
1070 Requires<[IsThumb2]> {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001071 let Inst{31-27} = 0b11111;
1072 let Inst{26-23} = 0b0100;
1073 let Inst{22-20} = opcod;
1074 let Inst{19-16} = 0b1111; // Rn
1075 let Inst{15-12} = 0b1111;
1076 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001077
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001078 bits<2> rot;
1079 let Inst{5-4} = rot{1-0}; // rotate
Evan Chengd27c9fc2009-07-03 01:43:10 +00001080}
1081
Eli Friedman761fa7a2010-06-24 18:20:04 +00001082// UXTB16 - Requres T2ExtractPack, does not need the .w qualifier.
Jim Grosbach70327412011-07-27 17:48:13 +00001083class T2I_ext_rrot_uxtb16<bits<3> opcod, string opc, PatFrag opnode>
Owen Andersone732cb02011-08-23 17:37:32 +00001084 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot),
1085 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
1086 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001087 Requires<[HasT2ExtractPack, IsThumb2]> {
1088 bits<2> rot;
1089 let Inst{31-27} = 0b11111;
1090 let Inst{26-23} = 0b0100;
1091 let Inst{22-20} = opcod;
1092 let Inst{19-16} = 0b1111; // Rn
1093 let Inst{15-12} = 0b1111;
1094 let Inst{7} = 1;
1095 let Inst{5-4} = rot;
Johnny Chen267124c2010-03-04 22:24:41 +00001096}
1097
Eli Friedman761fa7a2010-06-24 18:20:04 +00001098// SXTB16 - Requres T2ExtractPack, does not need the .w qualifier, no pattern
1099// supported yet.
Jim Grosbach70327412011-07-27 17:48:13 +00001100class T2I_ext_rrot_sxtb16<bits<3> opcod, string opc>
1101 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
1102 opc, "\t$Rd, $Rm$rot", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00001103 Requires<[IsThumb2, HasT2ExtractPack]> {
Jim Grosbach70327412011-07-27 17:48:13 +00001104 bits<2> rot;
1105 let Inst{31-27} = 0b11111;
1106 let Inst{26-23} = 0b0100;
1107 let Inst{22-20} = opcod;
1108 let Inst{19-16} = 0b1111; // Rn
1109 let Inst{15-12} = 0b1111;
1110 let Inst{7} = 1;
1111 let Inst{5-4} = rot;
Johnny Chen93042d12010-03-02 18:14:57 +00001112}
1113
Evan Cheng0e55fd62010-09-30 01:08:25 +00001114/// T2I_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001115/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001116class T2I_exta_rrot<bits<3> opcod, string opc, PatFrag opnode>
1117 : T2ThreeReg<(outs rGPR:$Rd),
1118 (ins rGPR:$Rn, rGPR:$Rm, rot_imm:$rot),
1119 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm$rot",
1120 [(set rGPR:$Rd, (opnode rGPR:$Rn, (rotr rGPR:$Rm,rot_imm:$rot)))]>,
1121 Requires<[HasT2ExtractPack, IsThumb2]> {
1122 bits<2> rot;
1123 let Inst{31-27} = 0b11111;
1124 let Inst{26-23} = 0b0100;
1125 let Inst{22-20} = opcod;
1126 let Inst{15-12} = 0b1111;
1127 let Inst{7} = 1;
1128 let Inst{5-4} = rot;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001129}
1130
Jim Grosbach70327412011-07-27 17:48:13 +00001131class T2I_exta_rrot_np<bits<3> opcod, string opc>
1132 : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm,rot_imm:$rot),
1133 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm$rot", []> {
1134 bits<2> rot;
1135 let Inst{31-27} = 0b11111;
1136 let Inst{26-23} = 0b0100;
1137 let Inst{22-20} = opcod;
1138 let Inst{15-12} = 0b1111;
1139 let Inst{7} = 1;
1140 let Inst{5-4} = rot;
Johnny Chen93042d12010-03-02 18:14:57 +00001141}
1142
Anton Korobeynikov52237112009-06-17 18:13:58 +00001143//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001144// Instructions
1145//===----------------------------------------------------------------------===//
1146
1147//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +00001148// Miscellaneous Instructions.
1149//
1150
Owen Andersonda663f72010-11-15 21:30:39 +00001151class T2PCOneRegImm<dag oops, dag iops, InstrItinClass itin,
1152 string asm, list<dag> pattern>
1153 : T2XI<oops, iops, itin, asm, pattern> {
1154 bits<4> Rd;
1155 bits<12> label;
Jim Grosbach7a088642010-11-19 17:11:02 +00001156
Jim Grosbach86386922010-12-08 22:10:43 +00001157 let Inst{11-8} = Rd;
Owen Andersonda663f72010-11-15 21:30:39 +00001158 let Inst{26} = label{11};
1159 let Inst{14-12} = label{10-8};
1160 let Inst{7-0} = label{7-0};
1161}
1162
Evan Chenga09b9ca2009-06-24 23:47:58 +00001163// LEApcrel - Load a pc-relative address into a register without offending the
1164// assembler.
Owen Andersona838a252010-12-14 00:36:49 +00001165def t2ADR : T2PCOneRegImm<(outs rGPR:$Rd),
1166 (ins t2adrlabel:$addr, pred:$p),
Owen Anderson08fef882011-09-09 22:24:36 +00001167 IIC_iALUi, "adr{$p}.w\t$Rd, $addr", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001168 let Inst{31-27} = 0b11110;
1169 let Inst{25-24} = 0b10;
1170 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1171 let Inst{22} = 0;
1172 let Inst{20} = 0;
1173 let Inst{19-16} = 0b1111; // Rn
1174 let Inst{15} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00001175
Owen Andersona838a252010-12-14 00:36:49 +00001176 bits<4> Rd;
1177 bits<13> addr;
1178 let Inst{11-8} = Rd;
1179 let Inst{23} = addr{12};
1180 let Inst{21} = addr{12};
1181 let Inst{26} = addr{11};
1182 let Inst{14-12} = addr{10-8};
1183 let Inst{7-0} = addr{7-0};
Owen Anderson08fef882011-09-09 22:24:36 +00001184
1185 let DecoderMethod = "DecodeT2Adr";
Owen Anderson6b8719f2010-12-13 22:51:08 +00001186}
Owen Andersona838a252010-12-14 00:36:49 +00001187
1188let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001189def t2LEApcrel : t2PseudoInst<(outs rGPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001190 4, IIC_iALUi, []>;
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001191def t2LEApcrelJT : t2PseudoInst<(outs rGPR:$Rd),
1192 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001193 4, IIC_iALUi,
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001194 []>;
Evan Chenga09b9ca2009-06-24 23:47:58 +00001195
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001196
Evan Chenga09b9ca2009-06-24 23:47:58 +00001197//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001198// Load / store Instructions.
1199//
1200
Evan Cheng055b0312009-06-29 07:51:04 +00001201// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001202let canFoldAsLoad = 1, isReMaterializable = 1 in
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001203defm t2LDR : T2I_ld<0, 0b10, "ldr", IIC_iLoad_i, IIC_iLoad_si, GPR,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001204 UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001205
Evan Chengf3c21b82009-06-30 02:15:48 +00001206// Loads with zero extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001207defm t2LDRH : T2I_ld<0, 0b01, "ldrh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001208 rGPR, UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001209defm t2LDRB : T2I_ld<0, 0b00, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001210 rGPR, UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001211
Evan Chengf3c21b82009-06-30 02:15:48 +00001212// Loads with sign extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001213defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001214 rGPR, UnOpFrag<(sextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001215defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001216 rGPR, UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001217
Owen Anderson9d63d902010-12-01 19:18:46 +00001218let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chengf3c21b82009-06-30 02:15:48 +00001219// Load doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001220def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Chenge298ab22009-09-27 09:46:04 +00001221 (ins t2addrmode_imm8s4:$addr),
Jim Grosbacha77295d2011-09-08 22:07:06 +00001222 IIC_iLoad_d_i, "ldrd", "\t$Rt, $Rt2, $addr", "", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001223} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chengf3c21b82009-06-30 02:15:48 +00001224
1225// zextload i1 -> zextload i8
1226def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
1227 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001228def : T2Pat<(zextloadi1 t2addrmode_negimm8:$addr),
1229 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001230def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
1231 (t2LDRBs t2addrmode_so_reg:$addr)>;
1232def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
1233 (t2LDRBpci tconstpool:$addr)>;
1234
1235// extload -> zextload
1236// FIXME: Reduce the number of patterns by legalizing extload to zextload
1237// earlier?
1238def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
1239 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001240def : T2Pat<(extloadi1 t2addrmode_negimm8:$addr),
1241 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001242def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
1243 (t2LDRBs t2addrmode_so_reg:$addr)>;
1244def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
1245 (t2LDRBpci tconstpool:$addr)>;
1246
1247def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
1248 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001249def : T2Pat<(extloadi8 t2addrmode_negimm8:$addr),
1250 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001251def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
1252 (t2LDRBs t2addrmode_so_reg:$addr)>;
1253def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
1254 (t2LDRBpci tconstpool:$addr)>;
1255
1256def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
1257 (t2LDRHi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001258def : T2Pat<(extloadi16 t2addrmode_negimm8:$addr),
1259 (t2LDRHi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001260def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
1261 (t2LDRHs t2addrmode_so_reg:$addr)>;
1262def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
1263 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +00001264
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001265// FIXME: The destination register of the loads and stores can't be PC, but
1266// can be SP. We need another regclass (similar to rGPR) to represent
1267// that. Not a pressing issue since these are selected manually,
1268// not via pattern.
1269
Evan Chenge88d5ce2009-07-02 07:28:31 +00001270// Indexed loads
Owen Anderson6af50f72010-11-30 00:14:31 +00001271
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001272let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbacheeec0252011-09-08 00:39:19 +00001273def t2LDR_PRE : T2Ipreldst<0, 0b10, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001274 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001275 AddrModeT2_i8, IndexModePre, IIC_iLoad_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001276 "ldr", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1277 []> {
1278 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1279}
Evan Chenge88d5ce2009-07-02 07:28:31 +00001280
Jim Grosbacheeec0252011-09-08 00:39:19 +00001281def t2LDR_POST : T2Ipostldst<0, 0b10, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001282 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1283 AddrModeT2_i8, IndexModePost, IIC_iLoad_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001284 "ldr", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>;
Evan Chenge88d5ce2009-07-02 07:28:31 +00001285
Jim Grosbacheeec0252011-09-08 00:39:19 +00001286def t2LDRB_PRE : T2Ipreldst<0, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001287 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001288 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001289 "ldrb", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1290 []> {
1291 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1292}
1293def t2LDRB_POST : T2Ipostldst<0, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001294 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1295 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001296 "ldrb", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>;
Evan Chenge88d5ce2009-07-02 07:28:31 +00001297
Jim Grosbacheeec0252011-09-08 00:39:19 +00001298def t2LDRH_PRE : T2Ipreldst<0, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001299 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001300 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001301 "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1302 []> {
1303 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1304}
1305def t2LDRH_POST : T2Ipostldst<0, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001306 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1307 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001308 "ldrh", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>;
Evan Chenge88d5ce2009-07-02 07:28:31 +00001309
Jim Grosbacheeec0252011-09-08 00:39:19 +00001310def t2LDRSB_PRE : T2Ipreldst<1, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001311 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001312 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001313 "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1314 []> {
1315 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1316}
1317def t2LDRSB_POST : T2Ipostldst<1, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001318 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1319 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001320 "ldrsb", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>;
Evan Cheng4fbb9962009-07-02 23:16:11 +00001321
Jim Grosbacheeec0252011-09-08 00:39:19 +00001322def t2LDRSH_PRE : T2Ipreldst<1, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001323 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001324 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001325 "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1326 []> {
1327 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1328}
1329def t2LDRSH_POST : T2Ipostldst<1, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001330 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1331 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001332 "ldrsh", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>;
Jim Grosbach7a088642010-11-19 17:11:02 +00001333} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng4fbb9962009-07-02 23:16:11 +00001334
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001335// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110).
Johnny Chene54a3ef2010-03-03 18:45:36 +00001336// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001337class T2IldT<bit signed, bits<2> type, string opc, InstrItinClass ii>
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001338 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_posimm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001339 "\t$Rt, $addr", []> {
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001340 bits<4> Rt;
1341 bits<13> addr;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001342 let Inst{31-27} = 0b11111;
1343 let Inst{26-25} = 0b00;
1344 let Inst{24} = signed;
1345 let Inst{23} = 0;
1346 let Inst{22-21} = type;
1347 let Inst{20} = 1; // load
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001348 let Inst{19-16} = addr{12-9};
1349 let Inst{15-12} = Rt;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001350 let Inst{11} = 1;
1351 let Inst{10-8} = 0b110; // PUW.
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001352 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001353}
1354
Evan Cheng0e55fd62010-09-30 01:08:25 +00001355def t2LDRT : T2IldT<0, 0b10, "ldrt", IIC_iLoad_i>;
1356def t2LDRBT : T2IldT<0, 0b00, "ldrbt", IIC_iLoad_bh_i>;
1357def t2LDRHT : T2IldT<0, 0b01, "ldrht", IIC_iLoad_bh_i>;
1358def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt", IIC_iLoad_bh_i>;
1359def t2LDRSHT : T2IldT<1, 0b01, "ldrsht", IIC_iLoad_bh_i>;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001360
David Goodwin73b8f162009-06-30 22:11:34 +00001361// Store
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001362defm t2STR :T2I_st<0b10,"str", IIC_iStore_i, IIC_iStore_si, GPR,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001363 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001364defm t2STRB:T2I_st<0b00,"strb", IIC_iStore_bh_i, IIC_iStore_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001365 rGPR, BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001366defm t2STRH:T2I_st<0b01,"strh", IIC_iStore_bh_i, IIC_iStore_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001367 rGPR, BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +00001368
David Goodwin6647cea2009-06-30 22:50:01 +00001369// Store doubleword
Cameron Zwarichd5751372011-10-16 06:38:06 +00001370let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001371def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001372 (ins GPR:$Rt, GPR:$Rt2, t2addrmode_imm8s4:$addr),
Jim Grosbacha77295d2011-09-08 22:07:06 +00001373 IIC_iStore_d_r, "strd", "\t$Rt, $Rt2, $addr", "", []>;
David Goodwin6647cea2009-06-30 22:50:01 +00001374
Evan Cheng6d94f112009-07-03 00:06:39 +00001375// Indexed stores
Cameron Zwarichdaada342011-10-16 06:38:10 +00001376
1377let mayStore = 1, neverHasSideEffects = 1 in {
Jim Grosbacheeec0252011-09-08 00:39:19 +00001378def t2STR_PRE : T2Ipreldst<0, 0b10, 0, 1, (outs GPRnopc:$Rn_wb),
Jim Grosbachb0659872011-12-13 21:10:25 +00001379 (ins GPRnopc:$Rt, t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001380 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Jim Grosbachee2c2a42011-09-16 21:55:56 +00001381 "str", "\t$Rt, $addr!",
1382 "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []> {
1383 let AsmMatchConverter = "cvtStWriteBackRegT2AddrModeImm8";
1384}
1385def t2STRH_PRE : T2Ipreldst<0, 0b01, 0, 1, (outs GPRnopc:$Rn_wb),
1386 (ins rGPR:$Rt, t2addrmode_imm8:$addr),
1387 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
1388 "strh", "\t$Rt, $addr!",
1389 "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []> {
1390 let AsmMatchConverter = "cvtStWriteBackRegT2AddrModeImm8";
1391}
1392
1393def t2STRB_PRE : T2Ipreldst<0, 0b00, 0, 1, (outs GPRnopc:$Rn_wb),
1394 (ins rGPR:$Rt, t2addrmode_imm8:$addr),
1395 AddrModeT2_i8, IndexModePre, IIC_iStore_bh_iu,
1396 "strb", "\t$Rt, $addr!",
1397 "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []> {
1398 let AsmMatchConverter = "cvtStWriteBackRegT2AddrModeImm8";
1399}
Eli Friedman0851a292011-10-18 03:17:34 +00001400} // mayStore = 1, neverHasSideEffects = 1
Evan Cheng6d94f112009-07-03 00:06:39 +00001401
Jim Grosbacheeec0252011-09-08 00:39:19 +00001402def t2STR_POST : T2Ipostldst<0, 0b10, 0, 0, (outs GPRnopc:$Rn_wb),
Jim Grosbachb0659872011-12-13 21:10:25 +00001403 (ins GPRnopc:$Rt, addr_offset_none:$Rn,
Jim Grosbach947a24c2011-09-16 21:09:00 +00001404 t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001405 AddrModeT2_i8, IndexModePost, IIC_iStore_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001406 "str", "\t$Rt, $Rn$offset",
Jim Grosbacheeec0252011-09-08 00:39:19 +00001407 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
1408 [(set GPRnopc:$Rn_wb,
Jim Grosbachb0659872011-12-13 21:10:25 +00001409 (post_store GPRnopc:$Rt, addr_offset_none:$Rn,
Jim Grosbach947a24c2011-09-16 21:09:00 +00001410 t2am_imm8_offset:$offset))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001411
Jim Grosbacheeec0252011-09-08 00:39:19 +00001412def t2STRH_POST : T2Ipostldst<0, 0b01, 0, 0, (outs GPRnopc:$Rn_wb),
Jim Grosbach947a24c2011-09-16 21:09:00 +00001413 (ins rGPR:$Rt, addr_offset_none:$Rn,
1414 t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001415 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001416 "strh", "\t$Rt, $Rn$offset",
Jim Grosbacheeec0252011-09-08 00:39:19 +00001417 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
1418 [(set GPRnopc:$Rn_wb,
Jim Grosbach947a24c2011-09-16 21:09:00 +00001419 (post_truncsti16 rGPR:$Rt, addr_offset_none:$Rn,
1420 t2am_imm8_offset:$offset))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001421
Jim Grosbacheeec0252011-09-08 00:39:19 +00001422def t2STRB_POST : T2Ipostldst<0, 0b00, 0, 0, (outs GPRnopc:$Rn_wb),
Jim Grosbach947a24c2011-09-16 21:09:00 +00001423 (ins rGPR:$Rt, addr_offset_none:$Rn,
1424 t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001425 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001426 "strb", "\t$Rt, $Rn$offset",
Jim Grosbacheeec0252011-09-08 00:39:19 +00001427 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
1428 [(set GPRnopc:$Rn_wb,
Jim Grosbach947a24c2011-09-16 21:09:00 +00001429 (post_truncsti8 rGPR:$Rt, addr_offset_none:$Rn,
1430 t2am_imm8_offset:$offset))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001431
Jim Grosbachee2c2a42011-09-16 21:55:56 +00001432// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
1433// put the patterns on the instruction definitions directly as ISel wants
1434// the address base and offset to be separate operands, not a single
1435// complex operand like we represent the instructions themselves. The
1436// pseudos map between the two.
1437let usesCustomInserter = 1,
1438 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
1439def t2STR_preidx: t2PseudoInst<(outs GPRnopc:$Rn_wb),
1440 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset, pred:$p),
1441 4, IIC_iStore_ru,
1442 [(set GPRnopc:$Rn_wb,
1443 (pre_store rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset))]>;
1444def t2STRB_preidx: t2PseudoInst<(outs GPRnopc:$Rn_wb),
1445 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset, pred:$p),
1446 4, IIC_iStore_ru,
1447 [(set GPRnopc:$Rn_wb,
1448 (pre_truncsti8 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset))]>;
1449def t2STRH_preidx: t2PseudoInst<(outs GPRnopc:$Rn_wb),
1450 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset, pred:$p),
1451 4, IIC_iStore_ru,
1452 [(set GPRnopc:$Rn_wb,
1453 (pre_truncsti16 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset))]>;
1454}
Jim Grosbachee2c2a42011-09-16 21:55:56 +00001455
Johnny Chene54a3ef2010-03-03 18:45:36 +00001456// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
1457// only.
1458// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001459class T2IstT<bits<2> type, string opc, InstrItinClass ii>
Johnny Chen471d73d2011-04-13 21:04:32 +00001460 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001461 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001462 let Inst{31-27} = 0b11111;
1463 let Inst{26-25} = 0b00;
1464 let Inst{24} = 0; // not signed
1465 let Inst{23} = 0;
1466 let Inst{22-21} = type;
1467 let Inst{20} = 0; // store
1468 let Inst{11} = 1;
1469 let Inst{10-8} = 0b110; // PUW
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001470
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001471 bits<4> Rt;
1472 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001473 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001474 let Inst{19-16} = addr{12-9};
1475 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001476}
1477
Evan Cheng0e55fd62010-09-30 01:08:25 +00001478def t2STRT : T2IstT<0b10, "strt", IIC_iStore_i>;
1479def t2STRBT : T2IstT<0b00, "strbt", IIC_iStore_bh_i>;
1480def t2STRHT : T2IstT<0b01, "strht", IIC_iStore_bh_i>;
David Goodwind1fa1202009-07-01 00:01:13 +00001481
Johnny Chenae1757b2010-03-11 01:13:36 +00001482// ldrd / strd pre / post variants
1483// For disassembly only.
1484
Jim Grosbacha77295d2011-09-08 22:07:06 +00001485def t2LDRD_PRE : T2Ii8s4<1, 1, 1, (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb),
1486 (ins t2addrmode_imm8s4:$addr), IIC_iLoad_d_ru,
1487 "ldrd", "\t$Rt, $Rt2, $addr!", "$addr.base = $wb", []> {
1488 let AsmMatchConverter = "cvtT2LdrdPre";
1489 let DecoderMethod = "DecodeT2LDRDPreInstruction";
1490}
Johnny Chenae1757b2010-03-11 01:13:36 +00001491
Jim Grosbacha77295d2011-09-08 22:07:06 +00001492def t2LDRD_POST : T2Ii8s4post<0, 1, 1, (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb),
1493 (ins addr_offset_none:$addr, t2am_imm8s4_offset:$imm),
Owen Anderson7782a582011-09-13 20:46:26 +00001494 IIC_iLoad_d_ru, "ldrd", "\t$Rt, $Rt2, $addr$imm",
Jim Grosbacha77295d2011-09-08 22:07:06 +00001495 "$addr.base = $wb", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001496
Jim Grosbacha77295d2011-09-08 22:07:06 +00001497def t2STRD_PRE : T2Ii8s4<1, 1, 0, (outs GPR:$wb),
1498 (ins rGPR:$Rt, rGPR:$Rt2, t2addrmode_imm8s4:$addr),
1499 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, $addr!",
1500 "$addr.base = $wb", []> {
1501 let AsmMatchConverter = "cvtT2StrdPre";
1502 let DecoderMethod = "DecodeT2STRDPreInstruction";
1503}
Johnny Chenae1757b2010-03-11 01:13:36 +00001504
Jim Grosbacha77295d2011-09-08 22:07:06 +00001505def t2STRD_POST : T2Ii8s4post<0, 1, 0, (outs GPR:$wb),
1506 (ins rGPR:$Rt, rGPR:$Rt2, addr_offset_none:$addr,
1507 t2am_imm8s4_offset:$imm),
Owen Anderson7782a582011-09-13 20:46:26 +00001508 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, $addr$imm",
Jim Grosbacha77295d2011-09-08 22:07:06 +00001509 "$addr.base = $wb", []>;
Evan Cheng2889cce2009-07-03 00:18:36 +00001510
Johnny Chen0635fc52010-03-04 17:40:44 +00001511// T2Ipl (Preload Data/Instruction) signals the memory system of possible future
Jim Grosbacha5813282011-10-26 22:22:01 +00001512// data/instruction access.
Evan Chengdfed19f2010-11-03 06:34:55 +00001513// instr_write is inverted for Thumb mode: (prefetch 3) -> (preload 0),
1514// (prefetch 1) -> (preload 2), (prefetch 2) -> (preload 1).
Evan Cheng416941d2010-11-04 05:19:35 +00001515multiclass T2Ipl<bits<1> write, bits<1> instr, string opc> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001516
Evan Chengdfed19f2010-11-03 06:34:55 +00001517 def i12 : T2Ii12<(outs), (ins t2addrmode_imm12:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001518 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001519 [(ARMPreload t2addrmode_imm12:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001520 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001521 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001522 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001523 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001524 let Inst{20} = 1;
1525 let Inst{15-12} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001526
Owen Anderson80dd3e02010-11-30 22:45:47 +00001527 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +00001528 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +00001529 let Inst{19-16} = addr{16-13}; // Rn
1530 let Inst{23} = addr{12}; // U
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001531 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chen0635fc52010-03-04 17:40:44 +00001532 }
1533
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001534 def i8 : T2Ii8<(outs), (ins t2addrmode_negimm8:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001535 "\t$addr",
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001536 [(ARMPreload t2addrmode_negimm8:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001537 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001538 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001539 let Inst{23} = 0; // U = 0
1540 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001541 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001542 let Inst{20} = 1;
1543 let Inst{15-12} = 0b1111;
1544 let Inst{11-8} = 0b1100;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001545
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001546 bits<13> addr;
1547 let Inst{19-16} = addr{12-9}; // Rn
1548 let Inst{7-0} = addr{7-0}; // imm8
Johnny Chen0635fc52010-03-04 17:40:44 +00001549 }
1550
Evan Chengdfed19f2010-11-03 06:34:55 +00001551 def s : T2Iso<(outs), (ins t2addrmode_so_reg:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001552 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001553 [(ARMPreload t2addrmode_so_reg:$addr, (i32 write), (i32 instr))]> {
Evan Chengbc7deb02010-11-03 05:14:24 +00001554 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001555 let Inst{24} = instr;
Evan Chengbc7deb02010-11-03 05:14:24 +00001556 let Inst{23} = 0; // add = TRUE for T1
1557 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001558 let Inst{21} = write;
Evan Chengbc7deb02010-11-03 05:14:24 +00001559 let Inst{20} = 1;
1560 let Inst{15-12} = 0b1111;
1561 let Inst{11-6} = 0000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001562
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001563 bits<10> addr;
1564 let Inst{19-16} = addr{9-6}; // Rn
1565 let Inst{3-0} = addr{5-2}; // Rm
1566 let Inst{5-4} = addr{1-0}; // imm2
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001567
1568 let DecoderMethod = "DecodeT2LoadShift";
Evan Chengbc7deb02010-11-03 05:14:24 +00001569 }
Jim Grosbacha5813282011-10-26 22:22:01 +00001570 // FIXME: We should have a separate 'pci' variant here. As-is we represent
1571 // it via the i12 variant, which it's related to, but that means we can
1572 // represent negative immediates, which aren't legal for anything except
1573 // the 'pci' case (Rn == 15).
Johnny Chen0635fc52010-03-04 17:40:44 +00001574}
1575
Evan Cheng416941d2010-11-04 05:19:35 +00001576defm t2PLD : T2Ipl<0, 0, "pld">, Requires<[IsThumb2]>;
1577defm t2PLDW : T2Ipl<1, 0, "pldw">, Requires<[IsThumb2,HasV7,HasMP]>;
1578defm t2PLI : T2Ipl<0, 1, "pli">, Requires<[IsThumb2,HasV7]>;
Johnny Chen0635fc52010-03-04 17:40:44 +00001579
Evan Cheng2889cce2009-07-03 00:18:36 +00001580//===----------------------------------------------------------------------===//
1581// Load / store multiple Instructions.
1582//
1583
Owen Andersoncd00dc62011-09-12 21:28:46 +00001584multiclass thumb2_ld_mult<string asm, InstrItinClass itin,
Bill Wendling6c470b82010-11-13 09:09:38 +00001585 InstrItinClass itin_upd, bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001586 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001587 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachffa5a762011-09-07 16:22:42 +00001588 itin, !strconcat(asm, "${p}.w\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001589 bits<4> Rn;
1590 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001591
Bill Wendling6c470b82010-11-13 09:09:38 +00001592 let Inst{31-27} = 0b11101;
1593 let Inst{26-25} = 0b00;
1594 let Inst{24-23} = 0b01; // Increment After
1595 let Inst{22} = 0;
1596 let Inst{21} = 0; // No writeback
1597 let Inst{20} = L_bit;
1598 let Inst{19-16} = Rn;
Jim Grosbachf8e74f82011-10-24 17:16:24 +00001599 let Inst{15-0} = regs;
Bill Wendling6c470b82010-11-13 09:09:38 +00001600 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001601 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001602 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachffa5a762011-09-07 16:22:42 +00001603 itin_upd, !strconcat(asm, "${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001604 bits<4> Rn;
1605 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001606
Bill Wendling6c470b82010-11-13 09:09:38 +00001607 let Inst{31-27} = 0b11101;
1608 let Inst{26-25} = 0b00;
1609 let Inst{24-23} = 0b01; // Increment After
1610 let Inst{22} = 0;
1611 let Inst{21} = 1; // Writeback
1612 let Inst{20} = L_bit;
1613 let Inst{19-16} = Rn;
Jim Grosbachf8e74f82011-10-24 17:16:24 +00001614 let Inst{15-0} = regs;
Bill Wendling6c470b82010-11-13 09:09:38 +00001615 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001616 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001617 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachcfbb3a72011-09-07 18:39:47 +00001618 itin, !strconcat(asm, "db${p}\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001619 bits<4> Rn;
1620 bits<16> regs;
1621
1622 let Inst{31-27} = 0b11101;
1623 let Inst{26-25} = 0b00;
1624 let Inst{24-23} = 0b10; // Decrement Before
1625 let Inst{22} = 0;
1626 let Inst{21} = 0; // No writeback
1627 let Inst{20} = L_bit;
1628 let Inst{19-16} = Rn;
Jim Grosbachf8e74f82011-10-24 17:16:24 +00001629 let Inst{15-0} = regs;
Bill Wendling6c470b82010-11-13 09:09:38 +00001630 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001631 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001632 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachcfbb3a72011-09-07 18:39:47 +00001633 itin_upd, !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001634 bits<4> Rn;
1635 bits<16> regs;
1636
1637 let Inst{31-27} = 0b11101;
1638 let Inst{26-25} = 0b00;
1639 let Inst{24-23} = 0b10; // Decrement Before
1640 let Inst{22} = 0;
1641 let Inst{21} = 1; // Writeback
1642 let Inst{20} = L_bit;
1643 let Inst{19-16} = Rn;
Jim Grosbachf8e74f82011-10-24 17:16:24 +00001644 let Inst{15-0} = regs;
Bill Wendling6c470b82010-11-13 09:09:38 +00001645 }
1646}
1647
Bill Wendlingc93989a2010-11-13 11:20:05 +00001648let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001649
1650let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Owen Andersoncd00dc62011-09-12 21:28:46 +00001651defm t2LDM : thumb2_ld_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, 1>;
1652
1653multiclass thumb2_st_mult<string asm, InstrItinClass itin,
1654 InstrItinClass itin_upd, bit L_bit> {
1655 def IA :
1656 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1657 itin, !strconcat(asm, "${p}.w\t$Rn, $regs"), []> {
1658 bits<4> Rn;
1659 bits<16> regs;
1660
1661 let Inst{31-27} = 0b11101;
1662 let Inst{26-25} = 0b00;
1663 let Inst{24-23} = 0b01; // Increment After
1664 let Inst{22} = 0;
1665 let Inst{21} = 0; // No writeback
1666 let Inst{20} = L_bit;
1667 let Inst{19-16} = Rn;
1668 let Inst{15} = 0;
1669 let Inst{14} = regs{14};
1670 let Inst{13} = 0;
1671 let Inst{12-0} = regs{12-0};
1672 }
1673 def IA_UPD :
1674 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1675 itin_upd, !strconcat(asm, "${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
1676 bits<4> Rn;
1677 bits<16> regs;
1678
1679 let Inst{31-27} = 0b11101;
1680 let Inst{26-25} = 0b00;
1681 let Inst{24-23} = 0b01; // Increment After
1682 let Inst{22} = 0;
1683 let Inst{21} = 1; // Writeback
1684 let Inst{20} = L_bit;
1685 let Inst{19-16} = Rn;
1686 let Inst{15} = 0;
1687 let Inst{14} = regs{14};
1688 let Inst{13} = 0;
1689 let Inst{12-0} = regs{12-0};
1690 }
1691 def DB :
1692 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1693 itin, !strconcat(asm, "db${p}\t$Rn, $regs"), []> {
1694 bits<4> Rn;
1695 bits<16> regs;
1696
1697 let Inst{31-27} = 0b11101;
1698 let Inst{26-25} = 0b00;
1699 let Inst{24-23} = 0b10; // Decrement Before
1700 let Inst{22} = 0;
1701 let Inst{21} = 0; // No writeback
1702 let Inst{20} = L_bit;
1703 let Inst{19-16} = Rn;
1704 let Inst{15} = 0;
1705 let Inst{14} = regs{14};
1706 let Inst{13} = 0;
1707 let Inst{12-0} = regs{12-0};
1708 }
1709 def DB_UPD :
1710 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1711 itin_upd, !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1712 bits<4> Rn;
1713 bits<16> regs;
1714
1715 let Inst{31-27} = 0b11101;
1716 let Inst{26-25} = 0b00;
1717 let Inst{24-23} = 0b10; // Decrement Before
1718 let Inst{22} = 0;
1719 let Inst{21} = 1; // Writeback
1720 let Inst{20} = L_bit;
1721 let Inst{19-16} = Rn;
1722 let Inst{15} = 0;
1723 let Inst{14} = regs{14};
1724 let Inst{13} = 0;
1725 let Inst{12-0} = regs{12-0};
1726 }
1727}
1728
Bill Wendlingddc918b2010-11-13 10:57:02 +00001729
1730let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Owen Andersoncd00dc62011-09-12 21:28:46 +00001731defm t2STM : thumb2_st_mult<"stm", IIC_iStore_m, IIC_iStore_mu, 0>;
Bill Wendlingddc918b2010-11-13 10:57:02 +00001732
1733} // neverHasSideEffects
1734
Bob Wilson815baeb2010-03-13 01:08:20 +00001735
Evan Cheng9cb9e672009-06-27 02:26:13 +00001736//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001737// Move Instructions.
1738//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001739
Evan Chengf49810c2009-06-23 17:48:47 +00001740let neverHasSideEffects = 1 in
Jim Grosbach1ad60c22011-09-10 00:15:36 +00001741def t2MOVr : T2sTwoReg<(outs GPRnopc:$Rd), (ins GPR:$Rm), IIC_iMOVr,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001742 "mov", ".w\t$Rd, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001743 let Inst{31-27} = 0b11101;
1744 let Inst{26-25} = 0b01;
1745 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001746 let Inst{19-16} = 0b1111; // Rn
1747 let Inst{14-12} = 0b000;
1748 let Inst{7-4} = 0b0000;
1749}
Jim Grosbach9858a482011-10-18 17:09:35 +00001750def : t2InstAlias<"mov${p}.w $Rd, $Rm", (t2MOVr GPRnopc:$Rd, GPR:$Rm,
1751 pred:$p, zero_reg)>;
Jim Grosbach1ad60c22011-09-10 00:15:36 +00001752def : t2InstAlias<"movs${p}.w $Rd, $Rm", (t2MOVr GPRnopc:$Rd, GPR:$Rm,
1753 pred:$p, CPSR)>;
1754def : t2InstAlias<"movs${p} $Rd, $Rm", (t2MOVr GPRnopc:$Rd, GPR:$Rm,
1755 pred:$p, CPSR)>;
Evan Chengf49810c2009-06-23 17:48:47 +00001756
Evan Cheng5adb66a2009-09-28 09:14:39 +00001757// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
Evan Chengc4af4632010-11-17 20:13:28 +00001758let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1,
1759 AddedComplexity = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001760def t2MOVi : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), IIC_iMOVi,
1761 "mov", ".w\t$Rd, $imm",
1762 [(set rGPR:$Rd, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001763 let Inst{31-27} = 0b11110;
1764 let Inst{25} = 0;
1765 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001766 let Inst{19-16} = 0b1111; // Rn
1767 let Inst{15} = 0;
1768}
David Goodwin83b35932009-06-26 16:10:07 +00001769
Jim Grosbach1ad60c22011-09-10 00:15:36 +00001770// cc_out is handled as part of the explicit mnemonic in the parser for 'mov'.
1771// Use aliases to get that to play nice here.
1772def : t2InstAlias<"movs${p}.w $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1773 pred:$p, CPSR)>;
1774def : t2InstAlias<"movs${p} $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1775 pred:$p, CPSR)>;
1776
1777def : t2InstAlias<"mov${p}.w $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1778 pred:$p, zero_reg)>;
1779def : t2InstAlias<"mov${p} $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1780 pred:$p, zero_reg)>;
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00001781
Evan Chengc4af4632010-11-17 20:13:28 +00001782let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00001783def t2MOVi16 : T2I<(outs rGPR:$Rd), (ins imm0_65535_expr:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001784 "movw", "\t$Rd, $imm",
1785 [(set rGPR:$Rd, imm0_65535:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001786 let Inst{31-27} = 0b11110;
1787 let Inst{25} = 1;
1788 let Inst{24-21} = 0b0010;
1789 let Inst{20} = 0; // The S bit.
1790 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001791
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001792 bits<4> Rd;
1793 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001794
Jim Grosbach86386922010-12-08 22:10:43 +00001795 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001796 let Inst{19-16} = imm{15-12};
1797 let Inst{26} = imm{11};
1798 let Inst{14-12} = imm{10-8};
1799 let Inst{7-0} = imm{7-0};
Kevin Enderby9e5887b2011-10-04 22:44:48 +00001800 let DecoderMethod = "DecodeT2MOVTWInstruction";
Johnny Chend68e1192009-12-15 17:24:14 +00001801}
Evan Chengf49810c2009-06-23 17:48:47 +00001802
Evan Cheng53519f02011-01-21 18:55:51 +00001803def t2MOVi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001804 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1805
1806let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00001807def t2MOVTi16 : T2I<(outs rGPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00001808 (ins rGPR:$src, imm0_65535_expr:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001809 "movt", "\t$Rd, $imm",
1810 [(set rGPR:$Rd,
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001811 (or (and rGPR:$src, 0xffff), lo16AllZero:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001812 let Inst{31-27} = 0b11110;
1813 let Inst{25} = 1;
1814 let Inst{24-21} = 0b0110;
1815 let Inst{20} = 0; // The S bit.
1816 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001817
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001818 bits<4> Rd;
1819 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001820
Jim Grosbach86386922010-12-08 22:10:43 +00001821 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001822 let Inst{19-16} = imm{15-12};
1823 let Inst{26} = imm{11};
1824 let Inst{14-12} = imm{10-8};
1825 let Inst{7-0} = imm{7-0};
Kevin Enderby9e5887b2011-10-04 22:44:48 +00001826 let DecoderMethod = "DecodeT2MOVTWInstruction";
Johnny Chend68e1192009-12-15 17:24:14 +00001827}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001828
Evan Cheng53519f02011-01-21 18:55:51 +00001829def t2MOVTi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001830 (ins rGPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1831} // Constraints
1832
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001833def : T2Pat<(or rGPR:$src, 0xffff0000), (t2MOVTi16 rGPR:$src, 0xffff)>;
Evan Cheng20956592009-10-21 08:15:52 +00001834
Anton Korobeynikov52237112009-06-17 18:13:58 +00001835//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +00001836// Extend Instructions.
1837//
1838
1839// Sign extenders
1840
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001841def t2SXTB : T2I_ext_rrot<0b100, "sxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001842 UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001843def t2SXTH : T2I_ext_rrot<0b000, "sxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001844 UnOpFrag<(sext_inreg node:$Src, i16)>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001845def t2SXTB16 : T2I_ext_rrot_sxtb16<0b010, "sxtb16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001846
Jim Grosbach70327412011-07-27 17:48:13 +00001847def t2SXTAB : T2I_exta_rrot<0b100, "sxtab",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001848 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001849def t2SXTAH : T2I_exta_rrot<0b000, "sxtah",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001850 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001851def t2SXTAB16 : T2I_exta_rrot_np<0b010, "sxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001852
Evan Chengd27c9fc2009-07-03 01:43:10 +00001853// Zero extenders
1854
1855let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001856def t2UXTB : T2I_ext_rrot<0b101, "uxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001857 UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001858def t2UXTH : T2I_ext_rrot<0b001, "uxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001859 UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001860def t2UXTB16 : T2I_ext_rrot_uxtb16<0b011, "uxtb16",
Johnny Chend68e1192009-12-15 17:24:14 +00001861 UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001862
Jim Grosbach79464942010-07-28 23:17:45 +00001863// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1864// The transformation should probably be done as a combiner action
1865// instead so we can include a check for masking back in the upper
1866// eight bits of the source into the lower eight bits of the result.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001867//def : T2Pat<(and (shl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach70327412011-07-27 17:48:13 +00001868// (t2UXTB16 rGPR:$Src, 3)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001869// Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001870def : T2Pat<(and (srl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach70327412011-07-27 17:48:13 +00001871 (t2UXTB16 rGPR:$Src, 1)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001872 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001873
Jim Grosbach70327412011-07-27 17:48:13 +00001874def t2UXTAB : T2I_exta_rrot<0b101, "uxtab",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001875 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001876def t2UXTAH : T2I_exta_rrot<0b001, "uxtah",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001877 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001878def t2UXTAB16 : T2I_exta_rrot_np<0b011, "uxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001879}
1880
1881//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001882// Arithmetic Instructions.
1883//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001884
Johnny Chend68e1192009-12-15 17:24:14 +00001885defm t2ADD : T2I_bin_ii12rs<0b000, "add",
1886 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
1887defm t2SUB : T2I_bin_ii12rs<0b101, "sub",
1888 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001889
Evan Chengf49810c2009-06-23 17:48:47 +00001890// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Andrew Trick3be654f2011-09-21 02:20:46 +00001891//
1892// Currently, t2ADDS/t2SUBS are pseudo opcodes that exist only in the
1893// selection DAG. They are "lowered" to real t2ADD/t2SUB opcodes by
1894// AdjustInstrPostInstrSelection where we determine whether or not to
1895// set the "s" bit based on CPSR liveness.
1896//
1897// FIXME: Eliminate t2ADDS/t2SUBS pseudo opcodes after adding tablegen
1898// support for an optional CPSR definition that corresponds to the DAG
1899// node's second value. We can then eliminate the implicit def of CPSR.
Andrew Trick90b7b122011-10-18 19:18:52 +00001900defm t2ADDS : T2I_bin_s_irs <IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Evan Cheng342e3162011-08-30 01:34:54 +00001901 BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>;
Andrew Trick90b7b122011-10-18 19:18:52 +00001902defm t2SUBS : T2I_bin_s_irs <IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Evan Cheng342e3162011-08-30 01:34:54 +00001903 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001904
Andrew Trick83a80312011-09-20 18:22:31 +00001905let hasPostISelHook = 1 in {
Johnny Chend68e1192009-12-15 17:24:14 +00001906defm t2ADC : T2I_adde_sube_irs<0b1010, "adc",
Evan Cheng342e3162011-08-30 01:34:54 +00001907 BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001908defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc",
Evan Cheng342e3162011-08-30 01:34:54 +00001909 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>>;
Andrew Trick83a80312011-09-20 18:22:31 +00001910}
Evan Chengf49810c2009-06-23 17:48:47 +00001911
David Goodwin752aa7d2009-07-27 16:39:05 +00001912// RSB
Bob Wilson20d8e4e2010-08-13 23:24:25 +00001913defm t2RSB : T2I_rbin_irs <0b1110, "rsb",
Johnny Chend68e1192009-12-15 17:24:14 +00001914 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Cheng4a517082011-09-06 18:52:20 +00001915
1916// FIXME: Eliminate them if we can write def : Pat patterns which defines
1917// CPSR and the implicit def of CPSR is not needed.
Andrew Trick90b7b122011-10-18 19:18:52 +00001918defm t2RSBS : T2I_rbin_s_is <BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001919
1920// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001921// The assume-no-carry-in form uses the negation of the input since add/sub
1922// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1923// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1924// details.
1925// The AddedComplexity preferences the first variant over the others since
1926// it can be shrunk to a 16-bit wide encoding, while the others cannot.
Evan Chengfa2ea1a2009-08-04 01:41:15 +00001927let AddedComplexity = 1 in
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001928def : T2Pat<(add GPR:$src, imm0_255_neg:$imm),
1929 (t2SUBri GPR:$src, imm0_255_neg:$imm)>;
1930def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
1931 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
1932def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
1933 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
Evan Chengfc472532012-06-23 00:29:06 +00001934def : T2Pat<(add GPR:$src, imm0_65535_neg:$imm),
1935 (t2SUBrr GPR:$src, (t2MOVi16 (imm_neg_XFORM imm:$imm)))>;
1936
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001937let AddedComplexity = 1 in
Evan Cheng342e3162011-08-30 01:34:54 +00001938def : T2Pat<(ARMaddc rGPR:$src, imm0_255_neg:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001939 (t2SUBSri rGPR:$src, imm0_255_neg:$imm)>;
Evan Cheng342e3162011-08-30 01:34:54 +00001940def : T2Pat<(ARMaddc rGPR:$src, t2_so_imm_neg:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001941 (t2SUBSri rGPR:$src, t2_so_imm_neg:$imm)>;
Evan Chengfc472532012-06-23 00:29:06 +00001942def : T2Pat<(ARMaddc rGPR:$src, imm0_65535_neg:$imm),
1943 (t2SUBSrr rGPR:$src, (t2MOVi16 (imm_neg_XFORM imm:$imm)))>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001944// The with-carry-in form matches bitwise not instead of the negation.
1945// Effectively, the inverse interpretation of the carry flag already accounts
1946// for part of the negation.
1947let AddedComplexity = 1 in
Evan Cheng342e3162011-08-30 01:34:54 +00001948def : T2Pat<(ARMadde rGPR:$src, imm0_255_not:$imm, CPSR),
Andrew Trick1c3af772011-04-23 03:55:32 +00001949 (t2SBCri rGPR:$src, imm0_255_not:$imm)>;
Evan Cheng342e3162011-08-30 01:34:54 +00001950def : T2Pat<(ARMadde rGPR:$src, t2_so_imm_not:$imm, CPSR),
Andrew Trick1c3af772011-04-23 03:55:32 +00001951 (t2SBCri rGPR:$src, t2_so_imm_not:$imm)>;
Evan Chengfc472532012-06-23 00:29:06 +00001952def : T2Pat<(ARMadde rGPR:$src, imm0_65535_neg:$imm, CPSR),
1953 (t2SBCrr rGPR:$src, (t2MOVi16 (imm_neg_XFORM imm:$imm)))>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001954
Johnny Chen93042d12010-03-02 18:14:57 +00001955// Select Bytes -- for disassembly only
1956
Owen Andersonc7373f82010-11-30 20:00:01 +00001957def t2SEL : T2ThreeReg<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00001958 NoItinerary, "sel", "\t$Rd, $Rn, $Rm", []>,
1959 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001960 let Inst{31-27} = 0b11111;
1961 let Inst{26-24} = 0b010;
1962 let Inst{23} = 0b1;
1963 let Inst{22-20} = 0b010;
1964 let Inst{15-12} = 0b1111;
1965 let Inst{7} = 0b1;
1966 let Inst{6-4} = 0b000;
1967}
1968
Johnny Chenadc77332010-02-26 22:04:29 +00001969// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
1970// And Miscellaneous operations -- for disassembly only
Nate Begeman692433b2010-07-29 17:56:55 +00001971class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001972 list<dag> pat = [/* For disassembly only; pattern left blank */],
1973 dag iops = (ins rGPR:$Rn, rGPR:$Rm),
1974 string asm = "\t$Rd, $Rn, $Rm">
Jim Grosbacha7603982011-07-01 21:12:19 +00001975 : T2I<(outs rGPR:$Rd), iops, NoItinerary, opc, asm, pat>,
1976 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001977 let Inst{31-27} = 0b11111;
1978 let Inst{26-23} = 0b0101;
1979 let Inst{22-20} = op22_20;
1980 let Inst{15-12} = 0b1111;
1981 let Inst{7-4} = op7_4;
Jim Grosbach7a088642010-11-19 17:11:02 +00001982
Owen Anderson46c478e2010-11-17 19:57:38 +00001983 bits<4> Rd;
1984 bits<4> Rn;
1985 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001986
Jim Grosbach86386922010-12-08 22:10:43 +00001987 let Inst{11-8} = Rd;
1988 let Inst{19-16} = Rn;
1989 let Inst{3-0} = Rm;
Johnny Chenadc77332010-02-26 22:04:29 +00001990}
1991
1992// Saturating add/subtract -- for disassembly only
1993
Nate Begeman692433b2010-07-29 17:56:55 +00001994def t2QADD : T2I_pam<0b000, 0b1000, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001995 [(set rGPR:$Rd, (int_arm_qadd rGPR:$Rn, rGPR:$Rm))],
1996 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001997def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">;
1998def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">;
1999def t2QASX : T2I_pam<0b010, 0b0001, "qasx">;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002000def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd", [],
2001 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
2002def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub", [],
2003 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00002004def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00002005def t2QSUB : T2I_pam<0b000, 0b1010, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002006 [(set rGPR:$Rd, (int_arm_qsub rGPR:$Rn, rGPR:$Rm))],
2007 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00002008def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">;
2009def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">;
2010def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">;
2011def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">;
2012def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">;
2013def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">;
2014def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">;
2015def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">;
2016
2017// Signed/Unsigned add/subtract -- for disassembly only
2018
2019def t2SASX : T2I_pam<0b010, 0b0000, "sasx">;
2020def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">;
2021def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">;
2022def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">;
2023def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">;
2024def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">;
2025def t2UASX : T2I_pam<0b010, 0b0100, "uasx">;
2026def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">;
2027def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">;
2028def t2USAX : T2I_pam<0b110, 0b0100, "usax">;
2029def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">;
2030def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">;
2031
2032// Signed/Unsigned halving add/subtract -- for disassembly only
2033
2034def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">;
2035def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">;
2036def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">;
2037def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">;
2038def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">;
2039def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">;
2040def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">;
2041def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">;
2042def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">;
2043def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">;
2044def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">;
2045def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">;
2046
Owen Anderson821752e2010-11-18 20:32:18 +00002047// Helper class for disassembly only
2048// A6.3.16 & A6.3.17
2049// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
2050class T2ThreeReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
2051 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
2052 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
2053 let Inst{31-27} = 0b11111;
2054 let Inst{26-24} = 0b011;
2055 let Inst{23} = long;
2056 let Inst{22-20} = op22_20;
2057 let Inst{7-4} = op7_4;
2058}
2059
2060class T2FourReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
2061 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
2062 : T2FourReg<oops, iops, itin, opc, asm, pattern> {
2063 let Inst{31-27} = 0b11111;
2064 let Inst{26-24} = 0b011;
2065 let Inst{23} = long;
2066 let Inst{22-20} = op22_20;
2067 let Inst{7-4} = op7_4;
2068}
2069
Jim Grosbach8c989842011-09-20 00:26:34 +00002070// Unsigned Sum of Absolute Differences [and Accumulate].
Owen Anderson821752e2010-11-18 20:32:18 +00002071def t2USAD8 : T2ThreeReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
2072 (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002073 NoItinerary, "usad8", "\t$Rd, $Rn, $Rm", []>,
2074 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002075 let Inst{15-12} = 0b1111;
2076}
Owen Anderson821752e2010-11-18 20:32:18 +00002077def t2USADA8 : T2FourReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
Jim Grosbach7a088642010-11-19 17:11:02 +00002078 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), NoItinerary,
Jim Grosbacha7603982011-07-01 21:12:19 +00002079 "usada8", "\t$Rd, $Rn, $Rm, $Ra", []>,
2080 Requires<[IsThumb2, HasThumb2DSP]>;
Johnny Chenadc77332010-02-26 22:04:29 +00002081
Jim Grosbach8c989842011-09-20 00:26:34 +00002082// Signed/Unsigned saturate.
Owen Anderson46c478e2010-11-17 19:57:38 +00002083class T2SatI<dag oops, dag iops, InstrItinClass itin,
2084 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00002085 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson46c478e2010-11-17 19:57:38 +00002086 bits<4> Rd;
2087 bits<4> Rn;
2088 bits<5> sat_imm;
2089 bits<7> sh;
Jim Grosbach7a088642010-11-19 17:11:02 +00002090
Jim Grosbach86386922010-12-08 22:10:43 +00002091 let Inst{11-8} = Rd;
2092 let Inst{19-16} = Rn;
Jim Grosbach580f4a92011-07-25 22:20:28 +00002093 let Inst{4-0} = sat_imm;
2094 let Inst{21} = sh{5};
Owen Anderson46c478e2010-11-17 19:57:38 +00002095 let Inst{14-12} = sh{4-2};
2096 let Inst{7-6} = sh{1-0};
2097}
2098
Owen Andersonc7373f82010-11-30 20:00:01 +00002099def t2SSAT: T2SatI<
Owen Anderson0afa0092011-09-26 21:06:22 +00002100 (outs rGPR:$Rd),
2101 (ins imm1_32:$sat_imm, rGPR:$Rn, t2_shift_imm:$sh),
Jim Grosbach8c989842011-09-20 00:26:34 +00002102 NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002103 let Inst{31-27} = 0b11110;
2104 let Inst{25-22} = 0b1100;
2105 let Inst{20} = 0;
2106 let Inst{15} = 0;
Owen Anderson061c3c42011-09-19 20:00:02 +00002107 let Inst{5} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00002108}
2109
Owen Andersonc7373f82010-11-30 20:00:01 +00002110def t2SSAT16: T2SatI<
Jim Grosbachf4943352011-07-25 23:09:14 +00002111 (outs rGPR:$Rd), (ins imm1_16:$sat_imm, rGPR:$Rn), NoItinerary,
Jim Grosbach8c989842011-09-20 00:26:34 +00002112 "ssat16", "\t$Rd, $sat_imm, $Rn", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002113 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002114 let Inst{31-27} = 0b11110;
2115 let Inst{25-22} = 0b1100;
2116 let Inst{20} = 0;
2117 let Inst{15} = 0;
2118 let Inst{21} = 1; // sh = '1'
2119 let Inst{14-12} = 0b000; // imm3 = '000'
2120 let Inst{7-6} = 0b00; // imm2 = '00'
Owen Anderson8a28bdc2011-09-16 22:17:02 +00002121 let Inst{5-4} = 0b00;
Johnny Chenadc77332010-02-26 22:04:29 +00002122}
2123
Owen Andersonc7373f82010-11-30 20:00:01 +00002124def t2USAT: T2SatI<
Owen Anderson0afa0092011-09-26 21:06:22 +00002125 (outs rGPR:$Rd),
2126 (ins imm0_31:$sat_imm, rGPR:$Rn, t2_shift_imm:$sh),
Jim Grosbach8c989842011-09-20 00:26:34 +00002127 NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002128 let Inst{31-27} = 0b11110;
2129 let Inst{25-22} = 0b1110;
2130 let Inst{20} = 0;
2131 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00002132}
2133
Jim Grosbachb105b992011-09-16 18:32:30 +00002134def t2USAT16: T2SatI<(outs rGPR:$Rd), (ins imm0_15:$sat_imm, rGPR:$Rn),
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002135 NoItinerary,
Jim Grosbach8c989842011-09-20 00:26:34 +00002136 "usat16", "\t$Rd, $sat_imm, $Rn", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002137 Requires<[IsThumb2, HasThumb2DSP]> {
Owen Anderson4a713572011-09-23 21:57:50 +00002138 let Inst{31-22} = 0b1111001110;
Johnny Chenadc77332010-02-26 22:04:29 +00002139 let Inst{20} = 0;
2140 let Inst{15} = 0;
2141 let Inst{21} = 1; // sh = '1'
2142 let Inst{14-12} = 0b000; // imm3 = '000'
2143 let Inst{7-6} = 0b00; // imm2 = '00'
Owen Anderson4a713572011-09-23 21:57:50 +00002144 let Inst{5-4} = 0b00;
Johnny Chenadc77332010-02-26 22:04:29 +00002145}
Anton Korobeynikov52237112009-06-17 18:13:58 +00002146
Bob Wilson38aa2872010-08-13 21:48:10 +00002147def : T2Pat<(int_arm_ssat GPR:$a, imm:$pos), (t2SSAT imm:$pos, GPR:$a, 0)>;
2148def : T2Pat<(int_arm_usat GPR:$a, imm:$pos), (t2USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002149
Evan Chengf49810c2009-06-23 17:48:47 +00002150//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +00002151// Shift and rotate Instructions.
2152//
2153
Jim Grosbach5f25fb02011-09-02 21:28:54 +00002154defm t2LSL : T2I_sh_ir<0b00, "lsl", imm0_31,
2155 BinOpFrag<(shl node:$LHS, node:$RHS)>, "t2LSL">;
Jim Grosbachd2990102011-09-02 18:43:25 +00002156defm t2LSR : T2I_sh_ir<0b01, "lsr", imm_sr,
Jim Grosbach5f25fb02011-09-02 21:28:54 +00002157 BinOpFrag<(srl node:$LHS, node:$RHS)>, "t2LSR">;
Jim Grosbachd2990102011-09-02 18:43:25 +00002158defm t2ASR : T2I_sh_ir<0b10, "asr", imm_sr,
Jim Grosbach5f25fb02011-09-02 21:28:54 +00002159 BinOpFrag<(sra node:$LHS, node:$RHS)>, "t2ASR">;
2160defm t2ROR : T2I_sh_ir<0b11, "ror", imm0_31,
2161 BinOpFrag<(rotr node:$LHS, node:$RHS)>, "t2ROR">;
Evan Chenga67efd12009-06-23 19:39:13 +00002162
Andrew Trickd49ffe82011-04-29 14:18:15 +00002163// (rotr x, (and y, 0x...1f)) ==> (ROR x, y)
Bob Wilsonac03af42012-07-02 17:22:47 +00002164def : T2Pat<(rotr rGPR:$lhs, (and rGPR:$rhs, lo5AllOne)),
2165 (t2RORrr rGPR:$lhs, rGPR:$rhs)>;
Andrew Trickd49ffe82011-04-29 14:18:15 +00002166
David Goodwinca01a8d2009-09-01 18:32:09 +00002167let Uses = [CPSR] in {
Owen Anderson46c478e2010-11-17 19:57:38 +00002168def t2RRX : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2169 "rrx", "\t$Rd, $Rm",
2170 [(set rGPR:$Rd, (ARMrrx rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002171 let Inst{31-27} = 0b11101;
2172 let Inst{26-25} = 0b01;
2173 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00002174 let Inst{19-16} = 0b1111; // Rn
2175 let Inst{14-12} = 0b000;
2176 let Inst{7-4} = 0b0011;
2177}
David Goodwinca01a8d2009-09-01 18:32:09 +00002178}
Evan Chenga67efd12009-06-23 19:39:13 +00002179
Daniel Dunbar8d66b782011-01-10 15:26:39 +00002180let isCodeGenOnly = 1, Defs = [CPSR] in {
Owen Andersonbb6315d2010-11-15 19:58:36 +00002181def t2MOVsrl_flag : T2TwoRegShiftImm<
2182 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2183 "lsrs", ".w\t$Rd, $Rm, #1",
2184 [(set rGPR:$Rd, (ARMsrl_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002185 let Inst{31-27} = 0b11101;
2186 let Inst{26-25} = 0b01;
2187 let Inst{24-21} = 0b0010;
2188 let Inst{20} = 1; // The S bit.
2189 let Inst{19-16} = 0b1111; // Rn
2190 let Inst{5-4} = 0b01; // Shift type.
2191 // Shift amount = Inst{14-12:7-6} = 1.
2192 let Inst{14-12} = 0b000;
2193 let Inst{7-6} = 0b01;
2194}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002195def t2MOVsra_flag : T2TwoRegShiftImm<
2196 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2197 "asrs", ".w\t$Rd, $Rm, #1",
2198 [(set rGPR:$Rd, (ARMsra_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002199 let Inst{31-27} = 0b11101;
2200 let Inst{26-25} = 0b01;
2201 let Inst{24-21} = 0b0010;
2202 let Inst{20} = 1; // The S bit.
2203 let Inst{19-16} = 0b1111; // Rn
2204 let Inst{5-4} = 0b10; // Shift type.
2205 // Shift amount = Inst{14-12:7-6} = 1.
2206 let Inst{14-12} = 0b000;
2207 let Inst{7-6} = 0b01;
2208}
David Goodwin3583df72009-07-28 17:06:49 +00002209}
2210
Evan Chenga67efd12009-06-23 19:39:13 +00002211//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002212// Bitwise Instructions.
2213//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002214
Johnny Chend68e1192009-12-15 17:24:14 +00002215defm t2AND : T2I_bin_w_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002216 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002217 BinOpFrag<(and node:$LHS, node:$RHS)>, "t2AND", 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00002218defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002219 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002220 BinOpFrag<(or node:$LHS, node:$RHS)>, "t2ORR", 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00002221defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002222 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002223 BinOpFrag<(xor node:$LHS, node:$RHS)>, "t2EOR", 1>;
Evan Chengf49810c2009-06-23 17:48:47 +00002224
Johnny Chend68e1192009-12-15 17:24:14 +00002225defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002226 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002227 BinOpFrag<(and node:$LHS, (not node:$RHS))>,
2228 "t2BIC">;
Evan Chengf49810c2009-06-23 17:48:47 +00002229
Owen Anderson2f7aed32010-11-17 22:16:31 +00002230class T2BitFI<dag oops, dag iops, InstrItinClass itin,
2231 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00002232 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson2f7aed32010-11-17 22:16:31 +00002233 bits<4> Rd;
2234 bits<5> msb;
2235 bits<5> lsb;
Jim Grosbach7a088642010-11-19 17:11:02 +00002236
Jim Grosbach86386922010-12-08 22:10:43 +00002237 let Inst{11-8} = Rd;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002238 let Inst{4-0} = msb{4-0};
2239 let Inst{14-12} = lsb{4-2};
2240 let Inst{7-6} = lsb{1-0};
2241}
2242
2243class T2TwoRegBitFI<dag oops, dag iops, InstrItinClass itin,
2244 string opc, string asm, list<dag> pattern>
2245 : T2BitFI<oops, iops, itin, opc, asm, pattern> {
2246 bits<4> Rn;
Jim Grosbach7a088642010-11-19 17:11:02 +00002247
Jim Grosbach86386922010-12-08 22:10:43 +00002248 let Inst{19-16} = Rn;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002249}
2250
2251let Constraints = "$src = $Rd" in
2252def t2BFC : T2BitFI<(outs rGPR:$Rd), (ins rGPR:$src, bf_inv_mask_imm:$imm),
2253 IIC_iUNAsi, "bfc", "\t$Rd, $imm",
2254 [(set rGPR:$Rd, (and rGPR:$src, bf_inv_mask_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002255 let Inst{31-27} = 0b11110;
Johnny Chen3a961222011-04-15 22:52:15 +00002256 let Inst{26} = 0; // should be 0.
Johnny Chend68e1192009-12-15 17:24:14 +00002257 let Inst{25} = 1;
2258 let Inst{24-20} = 0b10110;
2259 let Inst{19-16} = 0b1111; // Rn
2260 let Inst{15} = 0;
Johnny Chen3a961222011-04-15 22:52:15 +00002261 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002262
Owen Anderson2f7aed32010-11-17 22:16:31 +00002263 bits<10> imm;
2264 let msb{4-0} = imm{9-5};
2265 let lsb{4-0} = imm{4-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002266}
Evan Chengf49810c2009-06-23 17:48:47 +00002267
Owen Anderson2f7aed32010-11-17 22:16:31 +00002268def t2SBFX: T2TwoRegBitFI<
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002269 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb),
Owen Anderson2f7aed32010-11-17 22:16:31 +00002270 IIC_iUNAsi, "sbfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002271 let Inst{31-27} = 0b11110;
2272 let Inst{25} = 1;
2273 let Inst{24-20} = 0b10100;
2274 let Inst{15} = 0;
2275}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002276
Owen Anderson2f7aed32010-11-17 22:16:31 +00002277def t2UBFX: T2TwoRegBitFI<
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002278 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb),
Owen Anderson2f7aed32010-11-17 22:16:31 +00002279 IIC_iUNAsi, "ubfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002280 let Inst{31-27} = 0b11110;
2281 let Inst{25} = 1;
2282 let Inst{24-20} = 0b11100;
2283 let Inst{15} = 0;
2284}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002285
Johnny Chen9474d552010-02-02 19:31:58 +00002286// A8.6.18 BFI - Bitfield insert (Encoding T1)
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002287let Constraints = "$src = $Rd" in {
2288 def t2BFI : T2TwoRegBitFI<(outs rGPR:$Rd),
2289 (ins rGPR:$src, rGPR:$Rn, bf_inv_mask_imm:$imm),
2290 IIC_iBITi, "bfi", "\t$Rd, $Rn, $imm",
2291 [(set rGPR:$Rd, (ARMbfi rGPR:$src, rGPR:$Rn,
2292 bf_inv_mask_imm:$imm))]> {
2293 let Inst{31-27} = 0b11110;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002294 let Inst{26} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002295 let Inst{25} = 1;
2296 let Inst{24-20} = 0b10110;
2297 let Inst{15} = 0;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002298 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002299
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002300 bits<10> imm;
2301 let msb{4-0} = imm{9-5};
2302 let lsb{4-0} = imm{4-0};
2303 }
Johnny Chen9474d552010-02-02 19:31:58 +00002304}
Evan Chengf49810c2009-06-23 17:48:47 +00002305
Evan Cheng7e1bf302010-09-29 00:27:46 +00002306defm t2ORN : T2I_bin_irs<0b0011, "orn",
2307 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002308 BinOpFrag<(or node:$LHS, (not node:$RHS))>,
2309 "t2ORN", 0, "">;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002310
Jim Grosbachd32872f2011-09-14 21:24:41 +00002311/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
2312/// unary operation that produces a value. These are predicable and can be
2313/// changed to modify CPSR.
2314multiclass T2I_un_irs<bits<4> opcod, string opc,
2315 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
2316 PatFrag opnode, bit Cheap = 0, bit ReMat = 0> {
2317 // shifted imm
2318 def i : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), iii,
2319 opc, "\t$Rd, $imm",
2320 [(set rGPR:$Rd, (opnode t2_so_imm:$imm))]> {
2321 let isAsCheapAsAMove = Cheap;
2322 let isReMaterializable = ReMat;
2323 let Inst{31-27} = 0b11110;
2324 let Inst{25} = 0;
2325 let Inst{24-21} = opcod;
2326 let Inst{19-16} = 0b1111; // Rn
2327 let Inst{15} = 0;
2328 }
2329 // register
2330 def r : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), iir,
2331 opc, ".w\t$Rd, $Rm",
2332 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
2333 let Inst{31-27} = 0b11101;
2334 let Inst{26-25} = 0b01;
2335 let Inst{24-21} = opcod;
2336 let Inst{19-16} = 0b1111; // Rn
2337 let Inst{14-12} = 0b000; // imm3
2338 let Inst{7-6} = 0b00; // imm2
2339 let Inst{5-4} = 0b00; // type
2340 }
2341 // shifted register
2342 def s : T2sOneRegShiftedReg<(outs rGPR:$Rd), (ins t2_so_reg:$ShiftedRm), iis,
2343 opc, ".w\t$Rd, $ShiftedRm",
2344 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm))]> {
2345 let Inst{31-27} = 0b11101;
2346 let Inst{26-25} = 0b01;
2347 let Inst{24-21} = opcod;
2348 let Inst{19-16} = 0b1111; // Rn
2349 }
2350}
2351
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002352// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
2353let AddedComplexity = 1 in
Evan Cheng5d42c562010-09-29 00:49:25 +00002354defm t2MVN : T2I_un_irs <0b0011, "mvn",
Evan Cheng3881cb72010-09-29 22:42:35 +00002355 IIC_iMVNi, IIC_iMVNr, IIC_iMVNsi,
Evan Cheng5d42c562010-09-29 00:49:25 +00002356 UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002357
Jim Grosbachf084a5e2010-07-20 16:07:04 +00002358let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002359def : T2Pat<(and rGPR:$src, t2_so_imm_not:$imm),
2360 (t2BICri rGPR:$src, t2_so_imm_not:$imm)>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002361
Joel Jones96ef2842012-06-18 14:51:32 +00002362// top16Zero - answer true if the upper 16 bits of $src are 0, false otherwise
2363def top16Zero: PatLeaf<(i32 rGPR:$src), [{
2364 return CurDAG->MaskedValueIsZero(SDValue(N,0), APInt::getHighBitsSet(32, 16));
2365 }]>;
2366
2367// so_imm_notSext is needed instead of so_imm_not, as the value of imm
2368// will match the extended, not the original bitWidth for $src.
2369def : T2Pat<(and top16Zero:$src, t2_so_imm_notSext:$imm),
2370 (t2BICri rGPR:$src, t2_so_imm_notSext:$imm)>;
2371
2372
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002373// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002374def : T2Pat<(or rGPR:$src, t2_so_imm_not:$imm),
2375 (t2ORNri rGPR:$src, t2_so_imm_not:$imm)>,
Evan Chengea253b92009-08-12 01:56:42 +00002376 Requires<[IsThumb2]>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002377
2378def : T2Pat<(t2_so_imm_not:$src),
2379 (t2MVNi t2_so_imm_not:$src)>;
2380
Evan Chengf49810c2009-06-23 17:48:47 +00002381//===----------------------------------------------------------------------===//
2382// Multiply Instructions.
2383//
Evan Cheng8de898a2009-06-26 00:19:44 +00002384let isCommutable = 1 in
Owen Anderson35141a92010-11-18 01:08:42 +00002385def t2MUL: T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2386 "mul", "\t$Rd, $Rn, $Rm",
2387 [(set rGPR:$Rd, (mul rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002388 let Inst{31-27} = 0b11111;
2389 let Inst{26-23} = 0b0110;
2390 let Inst{22-20} = 0b000;
2391 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2392 let Inst{7-4} = 0b0000; // Multiply
2393}
Evan Chengf49810c2009-06-23 17:48:47 +00002394
Owen Anderson35141a92010-11-18 01:08:42 +00002395def t2MLA: T2FourReg<
2396 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2397 "mla", "\t$Rd, $Rn, $Rm, $Ra",
2398 [(set rGPR:$Rd, (add (mul rGPR:$Rn, rGPR:$Rm), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002399 let Inst{31-27} = 0b11111;
2400 let Inst{26-23} = 0b0110;
2401 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002402 let Inst{7-4} = 0b0000; // Multiply
2403}
Evan Chengf49810c2009-06-23 17:48:47 +00002404
Owen Anderson35141a92010-11-18 01:08:42 +00002405def t2MLS: T2FourReg<
2406 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2407 "mls", "\t$Rd, $Rn, $Rm, $Ra",
2408 [(set rGPR:$Rd, (sub rGPR:$Ra, (mul rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002409 let Inst{31-27} = 0b11111;
2410 let Inst{26-23} = 0b0110;
2411 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002412 let Inst{7-4} = 0b0001; // Multiply and Subtract
2413}
Evan Chengf49810c2009-06-23 17:48:47 +00002414
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002415// Extra precision multiplies with low / high results
2416let neverHasSideEffects = 1 in {
2417let isCommutable = 1 in {
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002418def t2SMULL : T2MulLong<0b000, 0b0000,
Owen Anderson796c3652011-08-22 23:16:48 +00002419 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002420 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Owen Anderson796c3652011-08-22 23:16:48 +00002421 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002422
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002423def t2UMULL : T2MulLong<0b010, 0b0000,
Jim Grosbach52082042010-12-08 22:29:28 +00002424 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002425 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002426 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Johnny Chend68e1192009-12-15 17:24:14 +00002427} // isCommutable
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002428
2429// Multiply + accumulate
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002430def t2SMLAL : T2MulLong<0b100, 0b0000,
2431 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002432 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002433 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002434
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002435def t2UMLAL : T2MulLong<0b110, 0b0000,
2436 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002437 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002438 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002439
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002440def t2UMAAL : T2MulLong<0b110, 0b0110,
2441 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002442 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbacha7603982011-07-01 21:12:19 +00002443 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2444 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002445} // neverHasSideEffects
2446
Johnny Chen93042d12010-03-02 18:14:57 +00002447// Rounding variants of the below included for disassembly only
2448
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002449// Most significant word multiply
Owen Anderson821752e2010-11-18 20:32:18 +00002450def t2SMMUL : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2451 "smmul", "\t$Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002452 [(set rGPR:$Rd, (mulhs rGPR:$Rn, rGPR:$Rm))]>,
2453 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002454 let Inst{31-27} = 0b11111;
2455 let Inst{26-23} = 0b0110;
2456 let Inst{22-20} = 0b101;
2457 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2458 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2459}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002460
Owen Anderson821752e2010-11-18 20:32:18 +00002461def t2SMMULR : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002462 "smmulr", "\t$Rd, $Rn, $Rm", []>,
2463 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002464 let Inst{31-27} = 0b11111;
2465 let Inst{26-23} = 0b0110;
2466 let Inst{22-20} = 0b101;
2467 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2468 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2469}
2470
Owen Anderson821752e2010-11-18 20:32:18 +00002471def t2SMMLA : T2FourReg<
2472 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2473 "smmla", "\t$Rd, $Rn, $Rm, $Ra",
Jim Grosbacha7603982011-07-01 21:12:19 +00002474 [(set rGPR:$Rd, (add (mulhs rGPR:$Rm, rGPR:$Rn), rGPR:$Ra))]>,
2475 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002476 let Inst{31-27} = 0b11111;
2477 let Inst{26-23} = 0b0110;
2478 let Inst{22-20} = 0b101;
Johnny Chend68e1192009-12-15 17:24:14 +00002479 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2480}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002481
Owen Anderson821752e2010-11-18 20:32:18 +00002482def t2SMMLAR: T2FourReg<
2483 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002484 "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
2485 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002486 let Inst{31-27} = 0b11111;
2487 let Inst{26-23} = 0b0110;
2488 let Inst{22-20} = 0b101;
Johnny Chen93042d12010-03-02 18:14:57 +00002489 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2490}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002491
Owen Anderson821752e2010-11-18 20:32:18 +00002492def t2SMMLS: T2FourReg<
2493 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2494 "smmls", "\t$Rd, $Rn, $Rm, $Ra",
Jim Grosbacha7603982011-07-01 21:12:19 +00002495 [(set rGPR:$Rd, (sub rGPR:$Ra, (mulhs rGPR:$Rn, rGPR:$Rm)))]>,
2496 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002497 let Inst{31-27} = 0b11111;
2498 let Inst{26-23} = 0b0110;
2499 let Inst{22-20} = 0b110;
Johnny Chend68e1192009-12-15 17:24:14 +00002500 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2501}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002502
Owen Anderson821752e2010-11-18 20:32:18 +00002503def t2SMMLSR:T2FourReg<
2504 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002505 "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
2506 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002507 let Inst{31-27} = 0b11111;
2508 let Inst{26-23} = 0b0110;
2509 let Inst{22-20} = 0b110;
Johnny Chen93042d12010-03-02 18:14:57 +00002510 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2511}
2512
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002513multiclass T2I_smul<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002514 def BB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2515 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2516 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002517 (sext_inreg rGPR:$Rm, i16)))]>,
2518 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002519 let Inst{31-27} = 0b11111;
2520 let Inst{26-23} = 0b0110;
2521 let Inst{22-20} = 0b001;
2522 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2523 let Inst{7-6} = 0b00;
2524 let Inst{5-4} = 0b00;
2525 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002526
Owen Anderson821752e2010-11-18 20:32:18 +00002527 def BT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2528 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2529 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002530 (sra rGPR:$Rm, (i32 16))))]>,
2531 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002532 let Inst{31-27} = 0b11111;
2533 let Inst{26-23} = 0b0110;
2534 let Inst{22-20} = 0b001;
2535 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2536 let Inst{7-6} = 0b00;
2537 let Inst{5-4} = 0b01;
2538 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002539
Owen Anderson821752e2010-11-18 20:32:18 +00002540 def TB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2541 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2542 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002543 (sext_inreg rGPR:$Rm, i16)))]>,
2544 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002545 let Inst{31-27} = 0b11111;
2546 let Inst{26-23} = 0b0110;
2547 let Inst{22-20} = 0b001;
2548 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2549 let Inst{7-6} = 0b00;
2550 let Inst{5-4} = 0b10;
2551 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002552
Owen Anderson821752e2010-11-18 20:32:18 +00002553 def TT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2554 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2555 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002556 (sra rGPR:$Rm, (i32 16))))]>,
2557 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002558 let Inst{31-27} = 0b11111;
2559 let Inst{26-23} = 0b0110;
2560 let Inst{22-20} = 0b001;
2561 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2562 let Inst{7-6} = 0b00;
2563 let Inst{5-4} = 0b11;
2564 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002565
Owen Anderson821752e2010-11-18 20:32:18 +00002566 def WB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2567 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2568 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002569 (sext_inreg rGPR:$Rm, i16)), (i32 16)))]>,
2570 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002571 let Inst{31-27} = 0b11111;
2572 let Inst{26-23} = 0b0110;
2573 let Inst{22-20} = 0b011;
2574 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2575 let Inst{7-6} = 0b00;
2576 let Inst{5-4} = 0b00;
2577 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002578
Owen Anderson821752e2010-11-18 20:32:18 +00002579 def WT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2580 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2581 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002582 (sra rGPR:$Rm, (i32 16))), (i32 16)))]>,
2583 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002584 let Inst{31-27} = 0b11111;
2585 let Inst{26-23} = 0b0110;
2586 let Inst{22-20} = 0b011;
2587 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2588 let Inst{7-6} = 0b00;
2589 let Inst{5-4} = 0b01;
2590 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002591}
2592
2593
2594multiclass T2I_smla<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002595 def BB : T2FourReg<
2596 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2597 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2598 [(set rGPR:$Rd, (add rGPR:$Ra,
2599 (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002600 (sext_inreg rGPR:$Rm, i16))))]>,
2601 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002602 let Inst{31-27} = 0b11111;
2603 let Inst{26-23} = 0b0110;
2604 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002605 let Inst{7-6} = 0b00;
2606 let Inst{5-4} = 0b00;
2607 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002608
Owen Anderson821752e2010-11-18 20:32:18 +00002609 def BT : T2FourReg<
2610 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2611 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2612 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002613 (sra rGPR:$Rm, (i32 16)))))]>,
2614 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002615 let Inst{31-27} = 0b11111;
2616 let Inst{26-23} = 0b0110;
2617 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002618 let Inst{7-6} = 0b00;
2619 let Inst{5-4} = 0b01;
2620 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002621
Owen Anderson821752e2010-11-18 20:32:18 +00002622 def TB : T2FourReg<
2623 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2624 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2625 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002626 (sext_inreg rGPR:$Rm, i16))))]>,
2627 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002628 let Inst{31-27} = 0b11111;
2629 let Inst{26-23} = 0b0110;
2630 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002631 let Inst{7-6} = 0b00;
2632 let Inst{5-4} = 0b10;
2633 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002634
Owen Anderson821752e2010-11-18 20:32:18 +00002635 def TT : T2FourReg<
2636 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2637 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2638 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002639 (sra rGPR:$Rm, (i32 16)))))]>,
2640 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002641 let Inst{31-27} = 0b11111;
2642 let Inst{26-23} = 0b0110;
2643 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002644 let Inst{7-6} = 0b00;
2645 let Inst{5-4} = 0b11;
2646 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002647
Owen Anderson821752e2010-11-18 20:32:18 +00002648 def WB : T2FourReg<
2649 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2650 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2651 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002652 (sext_inreg rGPR:$Rm, i16)), (i32 16))))]>,
2653 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002654 let Inst{31-27} = 0b11111;
2655 let Inst{26-23} = 0b0110;
2656 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002657 let Inst{7-6} = 0b00;
2658 let Inst{5-4} = 0b00;
2659 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002660
Owen Anderson821752e2010-11-18 20:32:18 +00002661 def WT : T2FourReg<
2662 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2663 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2664 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002665 (sra rGPR:$Rm, (i32 16))), (i32 16))))]>,
2666 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002667 let Inst{31-27} = 0b11111;
2668 let Inst{26-23} = 0b0110;
2669 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002670 let Inst{7-6} = 0b00;
2671 let Inst{5-4} = 0b01;
2672 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002673}
2674
2675defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2676defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2677
Jim Grosbacheeca7582011-09-15 23:45:50 +00002678// Halfword multiple accumulate long: SMLAL<x><y>
Owen Anderson821752e2010-11-18 20:32:18 +00002679def t2SMLALBB : T2FourReg_mac<1, 0b100, 0b1000, (outs rGPR:$Ra,rGPR:$Rd),
2680 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbb", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002681 [/* For disassembly only; pattern left blank */]>,
2682 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002683def t2SMLALBT : T2FourReg_mac<1, 0b100, 0b1001, (outs rGPR:$Ra,rGPR:$Rd),
2684 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbt", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002685 [/* For disassembly only; pattern left blank */]>,
2686 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002687def t2SMLALTB : T2FourReg_mac<1, 0b100, 0b1010, (outs rGPR:$Ra,rGPR:$Rd),
2688 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltb", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002689 [/* For disassembly only; pattern left blank */]>,
2690 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002691def t2SMLALTT : T2FourReg_mac<1, 0b100, 0b1011, (outs rGPR:$Ra,rGPR:$Rd),
2692 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltt", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002693 [/* For disassembly only; pattern left blank */]>,
2694 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002695
Johnny Chenadc77332010-02-26 22:04:29 +00002696// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
Owen Anderson821752e2010-11-18 20:32:18 +00002697def t2SMUAD: T2ThreeReg_mac<
2698 0, 0b010, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002699 IIC_iMAC32, "smuad", "\t$Rd, $Rn, $Rm", []>,
2700 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002701 let Inst{15-12} = 0b1111;
2702}
Owen Anderson821752e2010-11-18 20:32:18 +00002703def t2SMUADX:T2ThreeReg_mac<
2704 0, 0b010, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002705 IIC_iMAC32, "smuadx", "\t$Rd, $Rn, $Rm", []>,
2706 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002707 let Inst{15-12} = 0b1111;
2708}
Owen Anderson821752e2010-11-18 20:32:18 +00002709def t2SMUSD: T2ThreeReg_mac<
2710 0, 0b100, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002711 IIC_iMAC32, "smusd", "\t$Rd, $Rn, $Rm", []>,
2712 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002713 let Inst{15-12} = 0b1111;
2714}
Owen Anderson821752e2010-11-18 20:32:18 +00002715def t2SMUSDX:T2ThreeReg_mac<
2716 0, 0b100, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002717 IIC_iMAC32, "smusdx", "\t$Rd, $Rn, $Rm", []>,
2718 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002719 let Inst{15-12} = 0b1111;
2720}
Owen Andersonc6788c82011-08-22 23:31:45 +00002721def t2SMLAD : T2FourReg_mac<
Owen Anderson821752e2010-11-18 20:32:18 +00002722 0, 0b010, 0b0000, (outs rGPR:$Rd),
2723 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlad",
Jim Grosbacha7603982011-07-01 21:12:19 +00002724 "\t$Rd, $Rn, $Rm, $Ra", []>,
2725 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002726def t2SMLADX : T2FourReg_mac<
2727 0, 0b010, 0b0001, (outs rGPR:$Rd),
2728 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smladx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002729 "\t$Rd, $Rn, $Rm, $Ra", []>,
2730 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002731def t2SMLSD : T2FourReg_mac<0, 0b100, 0b0000, (outs rGPR:$Rd),
2732 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsd",
Jim Grosbacha7603982011-07-01 21:12:19 +00002733 "\t$Rd, $Rn, $Rm, $Ra", []>,
2734 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002735def t2SMLSDX : T2FourReg_mac<0, 0b100, 0b0001, (outs rGPR:$Rd),
2736 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsdx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002737 "\t$Rd, $Rn, $Rm, $Ra", []>,
2738 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002739def t2SMLALD : T2FourReg_mac<1, 0b100, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
Jim Grosbach231948f2011-09-16 16:58:03 +00002740 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64, "smlald",
2741 "\t$Ra, $Rd, $Rn, $Rm", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002742 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002743def t2SMLALDX : T2FourReg_mac<1, 0b100, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
Jim Grosbach231948f2011-09-16 16:58:03 +00002744 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaldx",
2745 "\t$Ra, $Rd, $Rn, $Rm", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002746 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002747def t2SMLSLD : T2FourReg_mac<1, 0b101, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
Jim Grosbach7ff24722011-09-16 17:10:44 +00002748 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlsld",
2749 "\t$Ra, $Rd, $Rn, $Rm", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002750 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002751def t2SMLSLDX : T2FourReg_mac<1, 0b101, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2752 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsldx",
Jim Grosbach7ff24722011-09-16 17:10:44 +00002753 "\t$Ra, $Rd, $Rn, $Rm", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002754 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002755
2756//===----------------------------------------------------------------------===//
Evan Cheng734f63b2011-06-21 19:00:54 +00002757// Division Instructions.
2758// Signed and unsigned division on v7-M
2759//
2760def t2SDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2761 "sdiv", "\t$Rd, $Rn, $Rm",
2762 [(set rGPR:$Rd, (sdiv rGPR:$Rn, rGPR:$Rm))]>,
2763 Requires<[HasDivide, IsThumb2]> {
2764 let Inst{31-27} = 0b11111;
2765 let Inst{26-21} = 0b011100;
2766 let Inst{20} = 0b1;
2767 let Inst{15-12} = 0b1111;
2768 let Inst{7-4} = 0b1111;
2769}
2770
2771def t2UDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2772 "udiv", "\t$Rd, $Rn, $Rm",
2773 [(set rGPR:$Rd, (udiv rGPR:$Rn, rGPR:$Rm))]>,
2774 Requires<[HasDivide, IsThumb2]> {
2775 let Inst{31-27} = 0b11111;
2776 let Inst{26-21} = 0b011101;
2777 let Inst{20} = 0b1;
2778 let Inst{15-12} = 0b1111;
2779 let Inst{7-4} = 0b1111;
2780}
2781
2782//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002783// Misc. Arithmetic Instructions.
2784//
2785
Jim Grosbach80dc1162010-02-16 21:23:02 +00002786class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
2787 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson612fb5b2010-11-18 21:15:19 +00002788 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002789 let Inst{31-27} = 0b11111;
2790 let Inst{26-22} = 0b01010;
2791 let Inst{21-20} = op1;
2792 let Inst{15-12} = 0b1111;
2793 let Inst{7-6} = 0b10;
2794 let Inst{5-4} = op2;
Jim Grosbach86386922010-12-08 22:10:43 +00002795 let Rn{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00002796}
Evan Chengf49810c2009-06-23 17:48:47 +00002797
Owen Anderson612fb5b2010-11-18 21:15:19 +00002798def t2CLZ : T2I_misc<0b11, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2799 "clz", "\t$Rd, $Rm", [(set rGPR:$Rd, (ctlz rGPR:$Rm))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002800
Owen Anderson612fb5b2010-11-18 21:15:19 +00002801def t2RBIT : T2I_misc<0b01, 0b10, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2802 "rbit", "\t$Rd, $Rm",
2803 [(set rGPR:$Rd, (ARMrbit rGPR:$Rm))]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002804
Owen Anderson612fb5b2010-11-18 21:15:19 +00002805def t2REV : T2I_misc<0b01, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2806 "rev", ".w\t$Rd, $Rm", [(set rGPR:$Rd, (bswap rGPR:$Rm))]>;
Johnny Chend68e1192009-12-15 17:24:14 +00002807
Owen Anderson612fb5b2010-11-18 21:15:19 +00002808def t2REV16 : T2I_misc<0b01, 0b01, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2809 "rev16", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002810 [(set rGPR:$Rd, (rotr (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng6d6c55b2011-06-17 20:47:21 +00002811
Owen Anderson612fb5b2010-11-18 21:15:19 +00002812def t2REVSH : T2I_misc<0b01, 0b11, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2813 "revsh", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002814 [(set rGPR:$Rd, (sra (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng3f30af32011-03-18 21:52:42 +00002815
Evan Chengf60ceac2011-06-15 17:17:48 +00002816def : T2Pat<(or (sra (shl rGPR:$Rm, (i32 24)), (i32 16)),
Evan Cheng9568e5c2011-06-21 06:01:08 +00002817 (and (srl rGPR:$Rm, (i32 8)), 0xFF)),
Evan Chengf60ceac2011-06-15 17:17:48 +00002818 (t2REVSH rGPR:$Rm)>;
2819
Owen Anderson612fb5b2010-11-18 21:15:19 +00002820def t2PKHBT : T2ThreeReg<
Jim Grosbach0b692472011-09-14 23:16:41 +00002821 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, pkh_lsl_amt:$sh),
2822 IIC_iBITsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Owen Anderson612fb5b2010-11-18 21:15:19 +00002823 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00002824 (and (shl rGPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002825 0xFFFF0000)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002826 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002827 let Inst{31-27} = 0b11101;
2828 let Inst{26-25} = 0b01;
2829 let Inst{24-20} = 0b01100;
2830 let Inst{5} = 0; // BT form
2831 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002832
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002833 bits<5> sh;
2834 let Inst{14-12} = sh{4-2};
2835 let Inst{7-6} = sh{1-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002836}
Evan Cheng40289b02009-07-07 05:35:52 +00002837
2838// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002839def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (and rGPR:$src2, 0xFFFF0000)),
2840 (t2PKHBT rGPR:$src1, rGPR:$src2, 0)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002841 Requires<[HasT2ExtractPack, IsThumb2]>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002842def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (shl rGPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002843 (t2PKHBT rGPR:$src1, rGPR:$src2, imm16_31:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002844 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Cheng40289b02009-07-07 05:35:52 +00002845
Bob Wilsondc66eda2010-08-16 22:26:55 +00002846// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2847// will match the pattern below.
Owen Anderson612fb5b2010-11-18 21:15:19 +00002848def t2PKHTB : T2ThreeReg<
Jim Grosbach0b692472011-09-14 23:16:41 +00002849 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, pkh_asr_amt:$sh),
2850 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Owen Anderson612fb5b2010-11-18 21:15:19 +00002851 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00002852 (and (sra rGPR:$Rm, pkh_asr_amt:$sh),
Bob Wilsonf955f292010-08-17 17:23:19 +00002853 0xFFFF)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002854 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002855 let Inst{31-27} = 0b11101;
2856 let Inst{26-25} = 0b01;
2857 let Inst{24-20} = 0b01100;
2858 let Inst{5} = 1; // TB form
2859 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002860
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002861 bits<5> sh;
2862 let Inst{14-12} = sh{4-2};
2863 let Inst{7-6} = sh{1-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002864}
Evan Cheng40289b02009-07-07 05:35:52 +00002865
2866// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2867// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002868def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (srl rGPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002869 (t2PKHTB rGPR:$src1, rGPR:$src2, imm16_31:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002870 Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002871def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002872 (and (srl rGPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002873 (t2PKHTB rGPR:$src1, rGPR:$src2, imm1_15:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002874 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002875
2876//===----------------------------------------------------------------------===//
2877// Comparison Instructions...
2878//
Johnny Chend68e1192009-12-15 17:24:14 +00002879defm t2CMP : T2I_cmp_irs<0b1101, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002880 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002881 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>, "t2CMP">;
Jim Grosbach97a884d2010-12-07 20:41:06 +00002882
Jim Grosbachef88a922011-09-06 21:44:58 +00002883def : T2Pat<(ARMcmpZ GPRnopc:$lhs, t2_so_imm:$imm),
2884 (t2CMPri GPRnopc:$lhs, t2_so_imm:$imm)>;
2885def : T2Pat<(ARMcmpZ GPRnopc:$lhs, rGPR:$rhs),
2886 (t2CMPrr GPRnopc:$lhs, rGPR:$rhs)>;
2887def : T2Pat<(ARMcmpZ GPRnopc:$lhs, t2_so_reg:$rhs),
2888 (t2CMPrs GPRnopc:$lhs, t2_so_reg:$rhs)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002889
Bill Wendlingad5c8802012-06-11 08:07:26 +00002890let isCompare = 1, Defs = [CPSR] in {
2891 // shifted imm
2892 def t2CMNri : T2OneRegCmpImm<
2893 (outs), (ins GPRnopc:$Rn, t2_so_imm:$imm), IIC_iCMPi,
2894 "cmn", ".w\t$Rn, $imm",
2895 [(ARMcmn GPRnopc:$Rn, (ineg t2_so_imm:$imm))]> {
2896 let Inst{31-27} = 0b11110;
2897 let Inst{25} = 0;
2898 let Inst{24-21} = 0b1000;
2899 let Inst{20} = 1; // The S bit.
2900 let Inst{15} = 0;
2901 let Inst{11-8} = 0b1111; // Rd
2902 }
2903 // register
2904 def t2CMNzrr : T2TwoRegCmp<
2905 (outs), (ins GPRnopc:$Rn, rGPR:$Rm), IIC_iCMPr,
2906 "cmn", ".w\t$Rn, $Rm",
2907 [(BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>
2908 GPRnopc:$Rn, rGPR:$Rm)]> {
2909 let Inst{31-27} = 0b11101;
2910 let Inst{26-25} = 0b01;
2911 let Inst{24-21} = 0b1000;
2912 let Inst{20} = 1; // The S bit.
2913 let Inst{14-12} = 0b000; // imm3
2914 let Inst{11-8} = 0b1111; // Rd
2915 let Inst{7-6} = 0b00; // imm2
2916 let Inst{5-4} = 0b00; // type
2917 }
2918 // shifted register
2919 def t2CMNzrs : T2OneRegCmpShiftedReg<
2920 (outs), (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm), IIC_iCMPsi,
2921 "cmn", ".w\t$Rn, $ShiftedRm",
2922 [(BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>
2923 GPRnopc:$Rn, t2_so_reg:$ShiftedRm)]> {
2924 let Inst{31-27} = 0b11101;
2925 let Inst{26-25} = 0b01;
2926 let Inst{24-21} = 0b1000;
2927 let Inst{20} = 1; // The S bit.
2928 let Inst{11-8} = 0b1111; // Rd
2929 }
2930}
Dan Gohman4b7dff92010-08-26 15:50:25 +00002931
Bill Wendlingad5c8802012-06-11 08:07:26 +00002932// Assembler aliases w/o the ".w" suffix.
2933// No alias here for 'rr' version as not all instantiations of this multiclass
2934// want one (CMP in particular, does not).
2935def : t2InstAlias<!strconcat("cmn", "${p}", " $Rn, $imm"),
2936 (!cast<Instruction>(!strconcat("t2CMN", "ri")) GPRnopc:$Rn,
2937 t2_so_imm:$imm, pred:$p)>;
2938def : t2InstAlias<!strconcat("cmn", "${p}", " $Rn, $shift"),
2939 (!cast<Instruction>(!strconcat("t2CMNz", "rs")) GPRnopc:$Rn,
2940 t2_so_reg:$shift,
2941 pred:$p)>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002942
Bill Wendlingad5c8802012-06-11 08:07:26 +00002943def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
2944 (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
2945
2946def : T2Pat<(ARMcmpZ GPRnopc:$src, t2_so_imm_neg:$imm),
2947 (t2CMNri GPRnopc:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002948
Johnny Chend68e1192009-12-15 17:24:14 +00002949defm t2TST : T2I_cmp_irs<0b0000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002950 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002951 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>,
2952 "t2TST">;
Johnny Chend68e1192009-12-15 17:24:14 +00002953defm t2TEQ : T2I_cmp_irs<0b0100, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002954 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002955 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>,
2956 "t2TEQ">;
Evan Chengf49810c2009-06-23 17:48:47 +00002957
Evan Chenge253c952009-07-07 20:39:03 +00002958// Conditional moves
2959// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002960// a two-value operand where a dag node expects two operands. :(
Evan Cheng63f35442010-11-13 02:25:14 +00002961let neverHasSideEffects = 1 in {
Jakob Stoklund Olesenc5041ca2012-04-04 18:23:42 +00002962
2963let isCommutable = 1 in
Jim Grosbachefeedce2011-07-01 17:14:11 +00002964def t2MOVCCr : t2PseudoInst<(outs rGPR:$Rd),
2965 (ins rGPR:$false, rGPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00002966 4, IIC_iCMOVr,
Owen Anderson8ee97792010-11-18 21:46:31 +00002967 [/*(set rGPR:$Rd, (ARMcmov rGPR:$false, rGPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachefeedce2011-07-01 17:14:11 +00002968 RegConstraint<"$false = $Rd">;
2969
2970let isMoveImm = 1 in
2971def t2MOVCCi : t2PseudoInst<(outs rGPR:$Rd),
2972 (ins rGPR:$false, t2_so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00002973 4, IIC_iCMOVi,
Jim Grosbachefeedce2011-07-01 17:14:11 +00002974[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2975 RegConstraint<"$false = $Rd">;
Evan Chenge253c952009-07-07 20:39:03 +00002976
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00002977// FIXME: Pseudo-ize these. For now, just mark codegen only.
2978let isCodeGenOnly = 1 in {
Evan Chengc4af4632010-11-17 20:13:28 +00002979let isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002980def t2MOVCCi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$false, imm0_65535_expr:$imm),
Evan Cheng875a6ac2010-11-12 22:42:47 +00002981 IIC_iCMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002982 "movw", "\t$Rd, $imm", []>,
2983 RegConstraint<"$false = $Rd"> {
Jim Grosbacha4257162010-10-07 00:53:56 +00002984 let Inst{31-27} = 0b11110;
2985 let Inst{25} = 1;
2986 let Inst{24-21} = 0b0010;
2987 let Inst{20} = 0; // The S bit.
2988 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002989
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002990 bits<4> Rd;
2991 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00002992
Jim Grosbach86386922010-12-08 22:10:43 +00002993 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002994 let Inst{19-16} = imm{15-12};
2995 let Inst{26} = imm{11};
2996 let Inst{14-12} = imm{10-8};
2997 let Inst{7-0} = imm{7-0};
Jim Grosbacha4257162010-10-07 00:53:56 +00002998}
2999
Evan Chengc4af4632010-11-17 20:13:28 +00003000let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00003001def t2MOVCCi32imm : PseudoInst<(outs rGPR:$dst),
3002 (ins rGPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003003 IIC_iCMOVix2, []>, RegConstraint<"$false = $dst">;
Evan Cheng63f35442010-11-13 02:25:14 +00003004
Evan Chengc4af4632010-11-17 20:13:28 +00003005let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00003006def t2MVNCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
Jim Grosbach9c5edc02011-10-26 17:28:15 +00003007 IIC_iCMOVi, "mvn", "\t$Rd, $imm",
Owen Anderson8ee97792010-11-18 21:46:31 +00003008[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm_not:$imm,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003009 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson8ee97792010-11-18 21:46:31 +00003010 RegConstraint<"$false = $Rd"> {
Evan Cheng875a6ac2010-11-12 22:42:47 +00003011 let Inst{31-27} = 0b11110;
3012 let Inst{25} = 0;
3013 let Inst{24-21} = 0b0011;
3014 let Inst{20} = 0; // The S bit.
3015 let Inst{19-16} = 0b1111; // Rn
3016 let Inst{15} = 0;
3017}
3018
Johnny Chend68e1192009-12-15 17:24:14 +00003019class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
3020 string opc, string asm, list<dag> pattern>
Owen Andersonbb6315d2010-11-15 19:58:36 +00003021 : T2TwoRegShiftImm<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00003022 let Inst{31-27} = 0b11101;
3023 let Inst{26-25} = 0b01;
3024 let Inst{24-21} = 0b0010;
3025 let Inst{20} = 0; // The S bit.
3026 let Inst{19-16} = 0b1111; // Rn
3027 let Inst{5-4} = opcod; // Shift type.
3028}
Owen Andersonbb6315d2010-11-15 19:58:36 +00003029def t2MOVCClsl : T2I_movcc_sh<0b00, (outs rGPR:$Rd),
3030 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
3031 IIC_iCMOVsi, "lsl", ".w\t$Rd, $Rm, $imm", []>,
3032 RegConstraint<"$false = $Rd">;
3033def t2MOVCClsr : T2I_movcc_sh<0b01, (outs rGPR:$Rd),
3034 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
3035 IIC_iCMOVsi, "lsr", ".w\t$Rd, $Rm, $imm", []>,
3036 RegConstraint<"$false = $Rd">;
3037def t2MOVCCasr : T2I_movcc_sh<0b10, (outs rGPR:$Rd),
3038 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
3039 IIC_iCMOVsi, "asr", ".w\t$Rd, $Rm, $imm", []>,
3040 RegConstraint<"$false = $Rd">;
3041def t2MOVCCror : T2I_movcc_sh<0b11, (outs rGPR:$Rd),
3042 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
3043 IIC_iCMOVsi, "ror", ".w\t$Rd, $Rm, $imm", []>,
3044 RegConstraint<"$false = $Rd">;
Evan Cheng03a18522012-03-20 21:28:05 +00003045} // isCodeGenOnly = 1
Evan Chengc892aeb2012-02-23 01:19:06 +00003046
Evan Cheng03a18522012-03-20 21:28:05 +00003047multiclass T2I_bincc_irs<Instruction iri, Instruction irr, Instruction irs,
Evan Chengc892aeb2012-02-23 01:19:06 +00003048 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis> {
3049 // shifted imm
Evan Cheng03a18522012-03-20 21:28:05 +00003050 def ri : t2PseudoExpand<(outs rGPR:$Rd),
3051 (ins rGPR:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s),
3052 4, iii, [],
3053 (iri rGPR:$Rd, rGPR:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>,
3054 RegConstraint<"$Rn = $Rd">;
Evan Chengc892aeb2012-02-23 01:19:06 +00003055 // register
Evan Cheng03a18522012-03-20 21:28:05 +00003056 def rr : t2PseudoExpand<(outs rGPR:$Rd),
3057 (ins rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s),
3058 4, iir, [],
3059 (irr rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>,
3060 RegConstraint<"$Rn = $Rd">;
Evan Chengc892aeb2012-02-23 01:19:06 +00003061 // shifted register
Evan Cheng03a18522012-03-20 21:28:05 +00003062 def rs : t2PseudoExpand<(outs rGPR:$Rd),
3063 (ins rGPR:$Rn, t2_so_reg:$ShiftedRm, pred:$p, cc_out:$s),
3064 4, iis, [],
3065 (irs rGPR:$Rd, rGPR:$Rn, t2_so_reg:$ShiftedRm, pred:$p, cc_out:$s)>,
3066 RegConstraint<"$Rn = $Rd">;
Evan Chengc892aeb2012-02-23 01:19:06 +00003067} // T2I_bincc_irs
3068
Evan Cheng03a18522012-03-20 21:28:05 +00003069defm t2ANDCC : T2I_bincc_irs<t2ANDri, t2ANDrr, t2ANDrs,
3070 IIC_iBITi, IIC_iBITr, IIC_iBITsi>;
3071defm t2ORRCC : T2I_bincc_irs<t2ORRri, t2ORRrr, t2ORRrs,
3072 IIC_iBITi, IIC_iBITr, IIC_iBITsi>;
3073defm t2EORCC : T2I_bincc_irs<t2EORri, t2EORrr, t2EORrs,
3074 IIC_iBITi, IIC_iBITr, IIC_iBITsi>;
Jim Grosbachefeedce2011-07-01 17:14:11 +00003075} // neverHasSideEffects
Evan Cheng13f8b362009-08-01 01:43:45 +00003076
David Goodwin5e47a9a2009-06-30 18:04:13 +00003077//===----------------------------------------------------------------------===//
Jim Grosbachc219e4d2009-12-14 18:56:47 +00003078// Atomic operations intrinsics
3079//
3080
3081// memory barriers protect the atomic sequences
3082let hasSideEffects = 1 in {
Bob Wilsonf74a4292010-10-30 00:54:37 +00003083def t2DMB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
3084 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3085 Requires<[IsThumb, HasDB]> {
3086 bits<4> opt;
3087 let Inst{31-4} = 0xf3bf8f5;
3088 let Inst{3-0} = opt;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00003089}
3090}
3091
Bob Wilsonf74a4292010-10-30 00:54:37 +00003092def t2DSB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
Jim Grosbachaa833e52011-09-06 22:53:27 +00003093 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003094 Requires<[IsThumb, HasDB]> {
3095 bits<4> opt;
3096 let Inst{31-4} = 0xf3bf8f4;
3097 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00003098}
3099
Jim Grosbachaa833e52011-09-06 22:53:27 +00003100def t2ISB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
3101 "isb", "\t$opt",
Evan Cheng97a45432012-04-27 01:27:19 +00003102 []>, Requires<[IsThumb, HasDB]> {
Jim Grosbachaa833e52011-09-06 22:53:27 +00003103 bits<4> opt;
Bob Wilsonf74a4292010-10-30 00:54:37 +00003104 let Inst{31-4} = 0xf3bf8f6;
Jim Grosbachaa833e52011-09-06 22:53:27 +00003105 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00003106}
3107
Owen Anderson16884412011-07-13 23:22:26 +00003108class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, int sz,
Johnny Chend68e1192009-12-15 17:24:14 +00003109 InstrItinClass itin, string opc, string asm, string cstr,
3110 list<dag> pattern, bits<4> rt2 = 0b1111>
3111 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
3112 let Inst{31-27} = 0b11101;
3113 let Inst{26-20} = 0b0001101;
3114 let Inst{11-8} = rt2;
3115 let Inst{7-6} = 0b01;
3116 let Inst{5-4} = opcod;
3117 let Inst{3-0} = 0b1111;
Jim Grosbach7a088642010-11-19 17:11:02 +00003118
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003119 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00003120 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003121 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00003122 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00003123}
Owen Anderson16884412011-07-13 23:22:26 +00003124class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, int sz,
Johnny Chend68e1192009-12-15 17:24:14 +00003125 InstrItinClass itin, string opc, string asm, string cstr,
3126 list<dag> pattern, bits<4> rt2 = 0b1111>
3127 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
3128 let Inst{31-27} = 0b11101;
3129 let Inst{26-20} = 0b0001100;
3130 let Inst{11-8} = rt2;
3131 let Inst{7-6} = 0b01;
3132 let Inst{5-4} = opcod;
Jim Grosbach7a088642010-11-19 17:11:02 +00003133
Owen Anderson91a7c592010-11-19 00:28:38 +00003134 bits<4> Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003135 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00003136 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003137 let Inst{3-0} = Rd;
3138 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00003139 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00003140}
3141
Jim Grosbachc219e4d2009-12-14 18:56:47 +00003142let mayLoad = 1 in {
Jim Grosbachb6aed502011-09-09 18:37:27 +00003143def t2LDREXB : T2I_ldrex<0b00, (outs rGPR:$Rt), (ins addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003144 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003145 "ldrexb", "\t$Rt, $addr", "", []>;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003146def t2LDREXH : T2I_ldrex<0b01, (outs rGPR:$Rt), (ins addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003147 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003148 "ldrexh", "\t$Rt, $addr", "", []>;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003149def t2LDREX : Thumb2I<(outs rGPR:$Rt), (ins t2addrmode_imm0_1020s4:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003150 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003151 "ldrex", "\t$Rt, $addr", "", []> {
Jim Grosbachb6aed502011-09-09 18:37:27 +00003152 bits<4> Rt;
3153 bits<12> addr;
Johnny Chend68e1192009-12-15 17:24:14 +00003154 let Inst{31-27} = 0b11101;
3155 let Inst{26-20} = 0b0000101;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003156 let Inst{19-16} = addr{11-8};
Owen Anderson808c7d12010-12-10 21:52:38 +00003157 let Inst{15-12} = Rt;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003158 let Inst{11-8} = 0b1111;
3159 let Inst{7-0} = addr{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003160}
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003161let hasExtraDefRegAllocReq = 1 in
3162def t2LDREXD : T2I_ldrex<0b11, (outs rGPR:$Rt, rGPR:$Rt2),
Jim Grosbachb6aed502011-09-09 18:37:27 +00003163 (ins addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003164 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003165 "ldrexd", "\t$Rt, $Rt2, $addr", "",
Owen Anderson91a7c592010-11-19 00:28:38 +00003166 [], {?, ?, ?, ?}> {
3167 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00003168 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00003169}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00003170}
3171
Owen Anderson91a7c592010-11-19 00:28:38 +00003172let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003173def t2STREXB : T2I_strex<0b00, (outs rGPR:$Rd),
Jim Grosbachb6aed502011-09-09 18:37:27 +00003174 (ins rGPR:$Rt, addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003175 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003176 "strexb", "\t$Rd, $Rt, $addr", "", []>;
3177def t2STREXH : T2I_strex<0b01, (outs rGPR:$Rd),
Jim Grosbachb6aed502011-09-09 18:37:27 +00003178 (ins rGPR:$Rt, addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003179 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003180 "strexh", "\t$Rd, $Rt, $addr", "", []>;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003181def t2STREX : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt,
3182 t2addrmode_imm0_1020s4:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003183 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003184 "strex", "\t$Rd, $Rt, $addr", "",
3185 []> {
Jim Grosbachb6aed502011-09-09 18:37:27 +00003186 bits<4> Rd;
3187 bits<4> Rt;
3188 bits<12> addr;
Johnny Chend68e1192009-12-15 17:24:14 +00003189 let Inst{31-27} = 0b11101;
3190 let Inst{26-20} = 0b0000100;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003191 let Inst{19-16} = addr{11-8};
Owen Anderson808c7d12010-12-10 21:52:38 +00003192 let Inst{15-12} = Rt;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003193 let Inst{11-8} = Rd;
3194 let Inst{7-0} = addr{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003195}
Anton Korobeynikov2c6d0f22012-01-23 22:57:52 +00003196let hasExtraSrcRegAllocReq = 1 in
Owen Anderson91a7c592010-11-19 00:28:38 +00003197def t2STREXD : T2I_strex<0b11, (outs rGPR:$Rd),
Jim Grosbachb6aed502011-09-09 18:37:27 +00003198 (ins rGPR:$Rt, rGPR:$Rt2, addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003199 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003200 "strexd", "\t$Rd, $Rt, $Rt2, $addr", "", [],
Owen Anderson91a7c592010-11-19 00:28:38 +00003201 {?, ?, ?, ?}> {
3202 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00003203 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00003204}
Anton Korobeynikov2c6d0f22012-01-23 22:57:52 +00003205}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00003206
Jim Grosbachad2dad92011-09-06 20:27:04 +00003207def t2CLREX : T2I<(outs), (ins), NoItinerary, "clrex", "", []>,
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00003208 Requires<[IsThumb2, HasV7]> {
3209 let Inst{31-16} = 0xf3bf;
Johnny Chen10a77e12010-03-02 22:11:06 +00003210 let Inst{15-14} = 0b10;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00003211 let Inst{13} = 0;
Johnny Chen10a77e12010-03-02 22:11:06 +00003212 let Inst{12} = 0;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00003213 let Inst{11-8} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00003214 let Inst{7-4} = 0b0010;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00003215 let Inst{3-0} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00003216}
3217
Jim Grosbachc219e4d2009-12-14 18:56:47 +00003218//===----------------------------------------------------------------------===//
Jim Grosbach5aa16842009-08-11 19:42:21 +00003219// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003220// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach5aa16842009-08-11 19:42:21 +00003221// address and save #0 in R0 for the non-longjmp case.
3222// Since by its nature we may be coming from some other function to get
3223// here, and we're using the stack frame for the containing function to
3224// save/restore registers, we can't keep anything live in regs across
3225// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003226// when we get here from a longjmp(). We force everything out of registers
Jim Grosbach5aa16842009-08-11 19:42:21 +00003227// except for our own input by listing the relevant registers in Defs. By
3228// doing so, we also cause the prologue/epilogue code to actively preserve
3229// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00003230// $val is a scratch register for our use.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003231let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00003232 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesenece8b732012-01-13 22:55:42 +00003233 Q0, Q1, Q2, Q3, Q8, Q9, Q10, Q11, Q12, Q13, Q14, Q15],
Bill Wendling13a71212011-10-17 22:26:23 +00003234 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1,
3235 usesCustomInserter = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00003236 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00003237 AddrModeNone, 0, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00003238 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00003239 Requires<[IsThumb2, HasVFP2]>;
Jim Grosbach5aa16842009-08-11 19:42:21 +00003240}
3241
Bob Wilsonec80e262010-04-09 20:41:18 +00003242let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00003243 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Bill Wendling13a71212011-10-17 22:26:23 +00003244 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1,
3245 usesCustomInserter = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00003246 def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00003247 AddrModeNone, 0, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00003248 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00003249 Requires<[IsThumb2, NoVFP]>;
3250}
Jim Grosbach5aa16842009-08-11 19:42:21 +00003251
3252
3253//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00003254// Control-Flow Instructions
3255//
3256
Evan Chengc50a1cb2009-07-09 22:58:39 +00003257// FIXME: remove when we have a way to marking a MI with these properties.
Evan Chengc50a1cb2009-07-09 22:58:39 +00003258// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003259let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00003260 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003261def t2LDMIA_RET: t2PseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Jim Grosbach16f99242011-06-30 18:25:42 +00003262 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00003263 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003264 (t2LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbach16f99242011-06-30 18:25:42 +00003265 RegConstraint<"$Rn = $wb">;
Evan Chengc50a1cb2009-07-09 22:58:39 +00003266
David Goodwin5e47a9a2009-06-30 18:04:13 +00003267let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
3268let isPredicable = 1 in
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003269def t2B : T2I<(outs), (ins uncondbrtarget:$target), IIC_Br,
3270 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003271 [(br bb:$target)]> {
3272 let Inst{31-27} = 0b11110;
3273 let Inst{15-14} = 0b10;
3274 let Inst{12} = 1;
Owen Anderson05bf5952010-11-29 18:54:38 +00003275
3276 bits<20> target;
3277 let Inst{26} = target{19};
3278 let Inst{11} = target{18};
3279 let Inst{13} = target{17};
3280 let Inst{21-16} = target{16-11};
3281 let Inst{10-0} = target{10-0};
Kevin Enderby2a7d3a92012-04-12 23:13:34 +00003282 let DecoderMethod = "DecodeT2BInstruction";
Johnny Chend68e1192009-12-15 17:24:14 +00003283}
David Goodwin5e47a9a2009-06-30 18:04:13 +00003284
Jim Grosbacha0bb2532010-11-29 22:40:58 +00003285let isNotDuplicable = 1, isIndirectBranch = 1 in {
Jim Grosbachd4811102010-12-15 19:03:16 +00003286def t2BR_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003287 (ins GPR:$target, GPR:$index, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00003288 0, IIC_Br,
Jim Grosbach5ca66692010-11-29 22:37:40 +00003289 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]>;
Evan Cheng5657c012009-07-29 02:18:14 +00003290
Evan Cheng25f7cfc2009-08-01 06:13:52 +00003291// FIXME: Add a non-pc based case that can be predicated.
Jim Grosbachd4811102010-12-15 19:03:16 +00003292def t2TBB_JT : t2PseudoInst<(outs),
Jim Grosbachbc80e942011-09-19 20:31:59 +00003293 (ins GPR:$index, i32imm:$jt, i32imm:$id), 0, IIC_Br, []>;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003294
Jim Grosbachd4811102010-12-15 19:03:16 +00003295def t2TBH_JT : t2PseudoInst<(outs),
Jim Grosbachbc80e942011-09-19 20:31:59 +00003296 (ins GPR:$index, i32imm:$jt, i32imm:$id), 0, IIC_Br, []>;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003297
Jim Grosbach7f739be2011-09-19 22:21:13 +00003298def t2TBB : T2I<(outs), (ins addrmode_tbb:$addr), IIC_Br,
3299 "tbb", "\t$addr", []> {
Jim Grosbach5ca66692010-11-29 22:37:40 +00003300 bits<4> Rn;
3301 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00003302 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003303 let Inst{19-16} = Rn;
3304 let Inst{15-5} = 0b11110000000;
3305 let Inst{4} = 0; // B form
3306 let Inst{3-0} = Rm;
Jim Grosbach7f739be2011-09-19 22:21:13 +00003307
3308 let DecoderMethod = "DecodeThumbTableBranch";
Johnny Chend68e1192009-12-15 17:24:14 +00003309}
Evan Cheng5657c012009-07-29 02:18:14 +00003310
Jim Grosbach7f739be2011-09-19 22:21:13 +00003311def t2TBH : T2I<(outs), (ins addrmode_tbh:$addr), IIC_Br,
3312 "tbh", "\t$addr", []> {
Jim Grosbach5ca66692010-11-29 22:37:40 +00003313 bits<4> Rn;
3314 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00003315 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003316 let Inst{19-16} = Rn;
3317 let Inst{15-5} = 0b11110000000;
3318 let Inst{4} = 1; // H form
3319 let Inst{3-0} = Rm;
Jim Grosbach7f739be2011-09-19 22:21:13 +00003320
3321 let DecoderMethod = "DecodeThumbTableBranch";
Johnny Chen93042d12010-03-02 18:14:57 +00003322}
Evan Cheng5657c012009-07-29 02:18:14 +00003323} // isNotDuplicable, isIndirectBranch
3324
David Goodwinc9a59b52009-06-30 19:50:22 +00003325} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00003326
3327// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003328// a two-value operand where a dag node expects ", "two operands. :(
David Goodwin5e47a9a2009-06-30 18:04:13 +00003329let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003330def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00003331 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003332 [/*(ARMbrcond bb:$target, imm:$cc)*/]> {
3333 let Inst{31-27} = 0b11110;
3334 let Inst{15-14} = 0b10;
3335 let Inst{12} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00003336
Owen Andersonfb20d892010-12-09 00:27:41 +00003337 bits<4> p;
3338 let Inst{25-22} = p;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003339
Owen Andersonfb20d892010-12-09 00:27:41 +00003340 bits<21> target;
3341 let Inst{26} = target{20};
3342 let Inst{11} = target{19};
3343 let Inst{13} = target{18};
3344 let Inst{21-16} = target{17-12};
3345 let Inst{10-0} = target{11-1};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003346
3347 let DecoderMethod = "DecodeThumb2BCCInstruction";
Johnny Chend68e1192009-12-15 17:24:14 +00003348}
Evan Chengf49810c2009-06-23 17:48:47 +00003349
Evan Chengafff9412011-12-20 18:26:50 +00003350// Tail calls. The IOS version of thumb tail calls uses a t2 branch, so
Jim Grosbachaf7f2d62011-07-08 20:32:21 +00003351// it goes here.
3352let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
Evan Chengafff9412011-12-20 18:26:50 +00003353 // IOS version.
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00003354 let Uses = [SP] in
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003355 def tTAILJMPd: tPseudoExpand<(outs),
3356 (ins uncondbrtarget:$dst, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00003357 4, IIC_Br, [],
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003358 (t2B uncondbrtarget:$dst, pred:$p)>,
Evan Chengafff9412011-12-20 18:26:50 +00003359 Requires<[IsThumb2, IsIOS]>;
Jim Grosbachaf7f2d62011-07-08 20:32:21 +00003360}
Evan Cheng06e16582009-07-10 01:54:42 +00003361
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00003362let isCall = 1, Defs = [LR], Uses = [SP] in {
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00003363 // mov lr, pc; b if callee is marked noreturn to avoid confusing the
3364 // return stack predictor.
3365 def t2BMOVPCB_CALL : tPseudoInst<(outs),
3366 (ins t_bltarget:$func, variable_ops),
3367 6, IIC_Br, [(ARMcall_nolink tglobaladdr:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00003368 Requires<[IsThumb]>;
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00003369}
3370
3371// Direct calls
3372def : T2Pat<(ARMcall_nolink texternalsym:$func),
3373 (t2BMOVPCB_CALL texternalsym:$func)>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00003374 Requires<[IsThumb]>;
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00003375
Evan Cheng06e16582009-07-10 01:54:42 +00003376// IT block
Evan Cheng86050dc2010-06-18 23:09:54 +00003377let Defs = [ITSTATE] in
Evan Cheng06e16582009-07-10 01:54:42 +00003378def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
Owen Anderson16884412011-07-13 23:22:26 +00003379 AddrModeNone, 2, IIC_iALUx,
Johnny Chend68e1192009-12-15 17:24:14 +00003380 "it$mask\t$cc", "", []> {
3381 // 16-bit instruction.
Johnny Chenbbc71b22009-12-16 02:32:54 +00003382 let Inst{31-16} = 0x0000;
Johnny Chend68e1192009-12-15 17:24:14 +00003383 let Inst{15-8} = 0b10111111;
Owen Anderson05bf5952010-11-29 18:54:38 +00003384
3385 bits<4> cc;
3386 bits<4> mask;
Jim Grosbach86386922010-12-08 22:10:43 +00003387 let Inst{7-4} = cc;
3388 let Inst{3-0} = mask;
Owen Andersoneaca9282011-08-30 22:58:27 +00003389
3390 let DecoderMethod = "DecodeIT";
Johnny Chend68e1192009-12-15 17:24:14 +00003391}
Evan Cheng06e16582009-07-10 01:54:42 +00003392
Johnny Chence6275f2010-02-25 19:05:29 +00003393// Branch and Exchange Jazelle -- for disassembly only
3394// Rm = Inst{19-16}
Jim Grosbach6c3e11e2011-09-02 23:43:09 +00003395def t2BXJ : T2I<(outs), (ins rGPR:$func), NoItinerary, "bxj", "\t$func", []> {
3396 bits<4> func;
Johnny Chence6275f2010-02-25 19:05:29 +00003397 let Inst{31-27} = 0b11110;
3398 let Inst{26} = 0;
3399 let Inst{25-20} = 0b111100;
Jim Grosbach86386922010-12-08 22:10:43 +00003400 let Inst{19-16} = func;
Jim Grosbach6c3e11e2011-09-02 23:43:09 +00003401 let Inst{15-0} = 0b1000111100000000;
Johnny Chence6275f2010-02-25 19:05:29 +00003402}
3403
Jim Grosbach11cca7a2011-08-18 17:51:36 +00003404// Compare and branch on zero / non-zero
3405let isBranch = 1, isTerminator = 1 in {
3406 def tCBZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
3407 "cbz\t$Rn, $target", []>,
3408 T1Misc<{0,0,?,1,?,?,?}>,
3409 Requires<[IsThumb2]> {
3410 // A8.6.27
3411 bits<6> target;
3412 bits<3> Rn;
3413 let Inst{9} = target{5};
3414 let Inst{7-3} = target{4-0};
3415 let Inst{2-0} = Rn;
3416 }
3417
3418 def tCBNZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
3419 "cbnz\t$Rn, $target", []>,
3420 T1Misc<{1,0,?,1,?,?,?}>,
3421 Requires<[IsThumb2]> {
3422 // A8.6.27
3423 bits<6> target;
3424 bits<3> Rn;
3425 let Inst{9} = target{5};
3426 let Inst{7-3} = target{4-0};
3427 let Inst{2-0} = Rn;
3428 }
3429}
3430
3431
Jim Grosbach32f36892011-09-19 23:38:34 +00003432// Change Processor State is a system instruction.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003433// FIXME: Since the asm parser has currently no clean way to handle optional
3434// operands, create 3 versions of the same instruction. Once there's a clean
3435// framework to represent optional operands, change this behavior.
3436class t2CPS<dag iops, string asm_op> : T2XI<(outs), iops, NoItinerary,
Jim Grosbach32f36892011-09-19 23:38:34 +00003437 !strconcat("cps", asm_op), []> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003438 bits<2> imod;
3439 bits<3> iflags;
3440 bits<5> mode;
3441 bit M;
3442
Johnny Chen93042d12010-03-02 18:14:57 +00003443 let Inst{31-27} = 0b11110;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003444 let Inst{26} = 0;
Johnny Chen93042d12010-03-02 18:14:57 +00003445 let Inst{25-20} = 0b111010;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003446 let Inst{19-16} = 0b1111;
Johnny Chen93042d12010-03-02 18:14:57 +00003447 let Inst{15-14} = 0b10;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003448 let Inst{12} = 0;
3449 let Inst{10-9} = imod;
3450 let Inst{8} = M;
3451 let Inst{7-5} = iflags;
3452 let Inst{4-0} = mode;
Owen Anderson6153a032011-08-23 17:45:18 +00003453 let DecoderMethod = "DecodeT2CPSInstruction";
Johnny Chen93042d12010-03-02 18:14:57 +00003454}
3455
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003456let M = 1 in
3457 def t2CPS3p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
3458 "$imod.w\t$iflags, $mode">;
3459let mode = 0, M = 0 in
3460 def t2CPS2p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags),
3461 "$imod.w\t$iflags">;
3462let imod = 0, iflags = 0, M = 1 in
Jim Grosbach0efe2132011-09-19 23:58:31 +00003463 def t2CPS1p : t2CPS<(ins imm0_31:$mode), "\t$mode">;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003464
Johnny Chen0f7866e2010-03-03 02:09:43 +00003465// A6.3.4 Branches and miscellaneous control
3466// Table A6-14 Change Processor State, and hint instructions
Jim Grosbach7e99a602012-06-18 19:45:50 +00003467def t2HINT : T2I<(outs), (ins imm0_255:$imm), NoItinerary, "hint", "\t$imm",[]>{
3468 bits<8> imm;
3469 let Inst{31-8} = 0b111100111010111110000000;
3470 let Inst{7-0} = imm;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003471}
3472
Jim Grosbach7e99a602012-06-18 19:45:50 +00003473def : t2InstAlias<"hint$p.w $imm", (t2HINT imm0_255:$imm, pred:$p)>;
3474def : t2InstAlias<"nop$p.w", (t2HINT 0, pred:$p)>;
3475def : t2InstAlias<"yield$p.w", (t2HINT 1, pred:$p)>;
3476def : t2InstAlias<"wfe$p.w", (t2HINT 2, pred:$p)>;
3477def : t2InstAlias<"wfi$p.w", (t2HINT 3, pred:$p)>;
3478def : t2InstAlias<"sev$p.w", (t2HINT 4, pred:$p)>;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003479
Jim Grosbach6f9f8842011-07-13 22:59:38 +00003480def t2DBG : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "dbg", "\t$opt", []> {
Owen Andersonc7373f82010-11-30 20:00:01 +00003481 bits<4> opt;
Jim Grosbach77951902011-09-06 22:06:40 +00003482 let Inst{31-20} = 0b111100111010;
3483 let Inst{19-16} = 0b1111;
3484 let Inst{15-8} = 0b10000000;
3485 let Inst{7-4} = 0b1111;
Jim Grosbach86386922010-12-08 22:10:43 +00003486 let Inst{3-0} = opt;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003487}
3488
Jim Grosbach32f36892011-09-19 23:38:34 +00003489// Secure Monitor Call is a system instruction.
Johnny Chen6341c5a2010-02-25 20:25:24 +00003490// Option = Inst{19-16}
Jim Grosbach32f36892011-09-19 23:38:34 +00003491def t2SMC : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt", []> {
Johnny Chen6341c5a2010-02-25 20:25:24 +00003492 let Inst{31-27} = 0b11110;
3493 let Inst{26-20} = 0b1111111;
3494 let Inst{15-12} = 0b1000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003495
Owen Andersond18a9c92010-11-29 19:22:08 +00003496 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003497 let Inst{19-16} = opt;
Owen Andersond18a9c92010-11-29 19:22:08 +00003498}
3499
Jim Grosbach05ec8f72011-09-16 18:25:22 +00003500class T2SRS<bits<2> Op, bit W, dag oops, dag iops, InstrItinClass itin,
3501 string opc, string asm, list<dag> pattern>
Owen Andersond18a9c92010-11-29 19:22:08 +00003502 : T2I<oops, iops, itin, opc, asm, pattern> {
3503 bits<5> mode;
Jim Grosbach05ec8f72011-09-16 18:25:22 +00003504 let Inst{31-25} = 0b1110100;
3505 let Inst{24-23} = Op;
3506 let Inst{22} = 0;
3507 let Inst{21} = W;
3508 let Inst{20-16} = 0b01101;
3509 let Inst{15-5} = 0b11000000000;
Owen Andersond18a9c92010-11-29 19:22:08 +00003510 let Inst{4-0} = mode{4-0};
Johnny Chen6341c5a2010-02-25 20:25:24 +00003511}
3512
Jim Grosbach05ec8f72011-09-16 18:25:22 +00003513// Store Return State is a system instruction.
3514def t2SRSDB_UPD : T2SRS<0b00, 1, (outs), (ins imm0_31:$mode), NoItinerary,
3515 "srsdb", "\tsp!, $mode", []>;
3516def t2SRSDB : T2SRS<0b00, 0, (outs), (ins imm0_31:$mode), NoItinerary,
3517 "srsdb","\tsp, $mode", []>;
3518def t2SRSIA_UPD : T2SRS<0b11, 1, (outs), (ins imm0_31:$mode), NoItinerary,
3519 "srsia","\tsp!, $mode", []>;
3520def t2SRSIA : T2SRS<0b11, 0, (outs), (ins imm0_31:$mode), NoItinerary,
3521 "srsia","\tsp, $mode", []>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003522
Jim Grosbach05ec8f72011-09-16 18:25:22 +00003523// Return From Exception is a system instruction.
Owen Anderson5404c2b2010-11-29 20:38:48 +00003524class T2RFE<bits<12> op31_20, dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003525 string opc, string asm, list<dag> pattern>
3526 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003527 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003528
Owen Andersond18a9c92010-11-29 19:22:08 +00003529 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003530 let Inst{19-16} = Rn;
Johnny Chenec51a622011-04-12 21:41:51 +00003531 let Inst{15-0} = 0xc000;
Owen Andersond18a9c92010-11-29 19:22:08 +00003532}
3533
Owen Anderson5404c2b2010-11-29 20:38:48 +00003534def t2RFEDBW : T2RFE<0b111010000011,
Johnny Chenec51a622011-04-12 21:41:51 +00003535 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003536 [/* For disassembly only; pattern left blank */]>;
3537def t2RFEDB : T2RFE<0b111010000001,
Johnny Chenec51a622011-04-12 21:41:51 +00003538 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003539 [/* For disassembly only; pattern left blank */]>;
3540def t2RFEIAW : T2RFE<0b111010011011,
Johnny Chenec51a622011-04-12 21:41:51 +00003541 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003542 [/* For disassembly only; pattern left blank */]>;
3543def t2RFEIA : T2RFE<0b111010011001,
Johnny Chenec51a622011-04-12 21:41:51 +00003544 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003545 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003546
Evan Chengf49810c2009-06-23 17:48:47 +00003547//===----------------------------------------------------------------------===//
3548// Non-Instruction Patterns
3549//
3550
Evan Cheng5adb66a2009-09-28 09:14:39 +00003551// 32-bit immediate using movw + movt.
Evan Cheng5be39222010-09-24 22:03:46 +00003552// This is a single pseudo instruction to make it re-materializable.
3553// FIXME: Remove this when we can do generalized remat.
Evan Chengfc8475b2011-01-19 02:16:49 +00003554let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003555def t2MOVi32imm : PseudoInst<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Jim Grosbach99594eb2010-11-18 01:38:26 +00003556 [(set rGPR:$dst, (i32 imm:$src))]>,
Jim Grosbach3c38f962010-10-06 22:01:26 +00003557 Requires<[IsThumb, HasV6T2]>;
Evan Chengb9803a82009-11-06 23:52:48 +00003558
Evan Cheng53519f02011-01-21 18:55:51 +00003559// Pseudo instruction that combines movw + movt + add pc (if pic).
Evan Cheng9fe20092011-01-20 08:34:58 +00003560// It also makes it possible to rematerialize the instructions.
3561// FIXME: Remove this when we can do generalized remat and when machine licm
3562// can properly the instructions.
Evan Cheng53519f02011-01-21 18:55:51 +00003563let isReMaterializable = 1 in {
3564def t2MOV_ga_pcrel : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3565 IIC_iMOVix2addpc,
Evan Cheng9fe20092011-01-20 08:34:58 +00003566 [(set rGPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3567 Requires<[IsThumb2, UseMovt]>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003568
Evan Cheng53519f02011-01-21 18:55:51 +00003569def t2MOV_ga_dyn : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3570 IIC_iMOVix2,
3571 [(set rGPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3572 Requires<[IsThumb2, UseMovt]>;
3573}
3574
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003575// ConstantPool, GlobalAddress, and JumpTable
3576def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>,
3577 Requires<[IsThumb2, DontUseMovt]>;
3578def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
3579def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
3580 Requires<[IsThumb2, UseMovt]>;
3581
3582def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3583 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
3584
Evan Chengb9803a82009-11-06 23:52:48 +00003585// Pseudo instruction that combines ldr from constpool and add pc. This should
3586// be expanded into two instructions late to allow if-conversion and
3587// scheduling.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00003588let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng9fe20092011-01-20 08:34:58 +00003589def t2LDRpci_pic : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003590 IIC_iLoadiALU,
Evan Cheng9fe20092011-01-20 08:34:58 +00003591 [(set rGPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
Evan Chengb9803a82009-11-06 23:52:48 +00003592 imm:$cp))]>,
3593 Requires<[IsThumb2]>;
Bill Wendlingef2c86f2011-10-10 22:59:55 +00003594
Andrew Trick7f5f0da2011-10-18 18:40:53 +00003595// Pseudo isntruction that combines movs + predicated rsbmi
Bill Wendlingef2c86f2011-10-10 22:59:55 +00003596// to implement integer ABS
3597let usesCustomInserter = 1, Defs = [CPSR] in {
3598def t2ABS : PseudoInst<(outs rGPR:$dst), (ins rGPR:$src),
3599 NoItinerary, []>, Requires<[IsThumb2]>;
3600}
3601
Owen Anderson8a83f712011-09-07 21:10:42 +00003602//===----------------------------------------------------------------------===//
3603// Coprocessor load/store -- for disassembly only
3604//
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003605class T2CI<bits<4> op31_28, dag oops, dag iops, string opc, string asm>
Owen Anderson8a83f712011-09-07 21:10:42 +00003606 : T2I<oops, iops, NoItinerary, opc, asm, []> {
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003607 let Inst{31-28} = op31_28;
Owen Anderson8a83f712011-09-07 21:10:42 +00003608 let Inst{27-25} = 0b110;
3609}
3610
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003611multiclass t2LdStCop<bits<4> op31_28, bit load, bit Dbit, string asm> {
3612 def _OFFSET : T2CI<op31_28,
3613 (outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
3614 asm, "\t$cop, $CRd, $addr"> {
3615 bits<13> addr;
3616 bits<4> cop;
3617 bits<4> CRd;
Owen Anderson8a83f712011-09-07 21:10:42 +00003618 let Inst{24} = 1; // P = 1
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003619 let Inst{23} = addr{8};
3620 let Inst{22} = Dbit;
Owen Anderson8a83f712011-09-07 21:10:42 +00003621 let Inst{21} = 0; // W = 0
Owen Anderson8a83f712011-09-07 21:10:42 +00003622 let Inst{20} = load;
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003623 let Inst{19-16} = addr{12-9};
3624 let Inst{15-12} = CRd;
3625 let Inst{11-8} = cop;
3626 let Inst{7-0} = addr{7-0};
Owen Anderson8a83f712011-09-07 21:10:42 +00003627 let DecoderMethod = "DecodeCopMemInstruction";
3628 }
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003629 def _PRE : T2CI<op31_28,
3630 (outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
3631 asm, "\t$cop, $CRd, $addr!"> {
3632 bits<13> addr;
3633 bits<4> cop;
3634 bits<4> CRd;
Owen Anderson8a83f712011-09-07 21:10:42 +00003635 let Inst{24} = 1; // P = 1
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003636 let Inst{23} = addr{8};
3637 let Inst{22} = Dbit;
Owen Anderson8a83f712011-09-07 21:10:42 +00003638 let Inst{21} = 1; // W = 1
Owen Anderson8a83f712011-09-07 21:10:42 +00003639 let Inst{20} = load;
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003640 let Inst{19-16} = addr{12-9};
3641 let Inst{15-12} = CRd;
3642 let Inst{11-8} = cop;
3643 let Inst{7-0} = addr{7-0};
Owen Anderson8a83f712011-09-07 21:10:42 +00003644 let DecoderMethod = "DecodeCopMemInstruction";
3645 }
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003646 def _POST: T2CI<op31_28,
3647 (outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
3648 postidx_imm8s4:$offset),
3649 asm, "\t$cop, $CRd, $addr, $offset"> {
3650 bits<9> offset;
3651 bits<4> addr;
3652 bits<4> cop;
3653 bits<4> CRd;
Owen Anderson8a83f712011-09-07 21:10:42 +00003654 let Inst{24} = 0; // P = 0
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003655 let Inst{23} = offset{8};
3656 let Inst{22} = Dbit;
Owen Anderson8a83f712011-09-07 21:10:42 +00003657 let Inst{21} = 1; // W = 1
Owen Anderson8a83f712011-09-07 21:10:42 +00003658 let Inst{20} = load;
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003659 let Inst{19-16} = addr;
3660 let Inst{15-12} = CRd;
3661 let Inst{11-8} = cop;
3662 let Inst{7-0} = offset{7-0};
Owen Anderson8a83f712011-09-07 21:10:42 +00003663 let DecoderMethod = "DecodeCopMemInstruction";
3664 }
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003665 def _OPTION : T2CI<op31_28, (outs),
3666 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
3667 coproc_option_imm:$option),
3668 asm, "\t$cop, $CRd, $addr, $option"> {
3669 bits<8> option;
3670 bits<4> addr;
3671 bits<4> cop;
3672 bits<4> CRd;
Owen Anderson8a83f712011-09-07 21:10:42 +00003673 let Inst{24} = 0; // P = 0
3674 let Inst{23} = 1; // U = 1
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003675 let Inst{22} = Dbit;
Owen Anderson8a83f712011-09-07 21:10:42 +00003676 let Inst{21} = 0; // W = 0
Owen Anderson8a83f712011-09-07 21:10:42 +00003677 let Inst{20} = load;
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003678 let Inst{19-16} = addr;
3679 let Inst{15-12} = CRd;
3680 let Inst{11-8} = cop;
3681 let Inst{7-0} = option;
Owen Anderson8a83f712011-09-07 21:10:42 +00003682 let DecoderMethod = "DecodeCopMemInstruction";
3683 }
3684}
3685
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003686defm t2LDC : t2LdStCop<0b1110, 1, 0, "ldc">;
3687defm t2LDCL : t2LdStCop<0b1110, 1, 1, "ldcl">;
3688defm t2STC : t2LdStCop<0b1110, 0, 0, "stc">;
3689defm t2STCL : t2LdStCop<0b1110, 0, 1, "stcl">;
3690defm t2LDC2 : t2LdStCop<0b1111, 1, 0, "ldc2">;
3691defm t2LDC2L : t2LdStCop<0b1111, 1, 1, "ldc2l">;
3692defm t2STC2 : t2LdStCop<0b1111, 0, 0, "stc2">;
3693defm t2STC2L : t2LdStCop<0b1111, 0, 1, "stc2l">;
Owen Anderson8a83f712011-09-07 21:10:42 +00003694
Johnny Chen23336552010-02-25 18:46:43 +00003695
3696//===----------------------------------------------------------------------===//
3697// Move between special register and ARM core register -- for disassembly only
3698//
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003699// Move to ARM core register from Special Register
James Molloyacad68d2011-09-28 14:21:38 +00003700
3701// A/R class MRS.
3702//
3703// A/R class can only move from CPSR or SPSR.
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00003704def t2MRS_AR : T2I<(outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, apsr",
3705 []>, Requires<[IsThumb2,IsARClass]> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003706 bits<4> Rd;
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003707 let Inst{31-12} = 0b11110011111011111000;
Jim Grosbach86386922010-12-08 22:10:43 +00003708 let Inst{11-8} = Rd;
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003709 let Inst{7-0} = 0b0000;
Owen Anderson00a035f2010-11-29 19:29:15 +00003710}
3711
James Molloyacad68d2011-09-28 14:21:38 +00003712def : t2InstAlias<"mrs${p} $Rd, cpsr", (t2MRS_AR GPR:$Rd, pred:$p)>;
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003713
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00003714def t2MRSsys_AR: T2I<(outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, spsr",
3715 []>, Requires<[IsThumb2,IsARClass]> {
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003716 bits<4> Rd;
3717 let Inst{31-12} = 0b11110011111111111000;
3718 let Inst{11-8} = Rd;
3719 let Inst{7-0} = 0b0000;
3720}
Johnny Chen23336552010-02-25 18:46:43 +00003721
James Molloyacad68d2011-09-28 14:21:38 +00003722// M class MRS.
3723//
3724// This MRS has a mask field in bits 7-0 and can take more values than
3725// the A/R class (a full msr_mask).
3726def t2MRS_M : T2I<(outs rGPR:$Rd), (ins msr_mask:$mask), NoItinerary,
3727 "mrs", "\t$Rd, $mask", []>,
Evan Cheng97a45432012-04-27 01:27:19 +00003728 Requires<[IsThumb,IsMClass]> {
James Molloyacad68d2011-09-28 14:21:38 +00003729 bits<4> Rd;
3730 bits<8> mask;
3731 let Inst{31-12} = 0b11110011111011111000;
3732 let Inst{11-8} = Rd;
3733 let Inst{19-16} = 0b1111;
3734 let Inst{7-0} = mask;
3735}
3736
3737
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003738// Move from ARM core register to Special Register
3739//
James Molloyacad68d2011-09-28 14:21:38 +00003740// A/R class MSR.
3741//
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003742// No need to have both system and application versions, the encodings are the
3743// same and the assembly parser has no way to distinguish between them. The mask
3744// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3745// the mask with the fields to be accessed in the special register.
James Molloyacad68d2011-09-28 14:21:38 +00003746def t2MSR_AR : T2I<(outs), (ins msr_mask:$mask, rGPR:$Rn),
3747 NoItinerary, "msr", "\t$mask, $Rn", []>,
3748 Requires<[IsThumb2,IsARClass]> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003749 bits<5> mask;
Owen Anderson00a035f2010-11-29 19:29:15 +00003750 bits<4> Rn;
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003751 let Inst{31-21} = 0b11110011100;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003752 let Inst{20} = mask{4}; // R Bit
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003753 let Inst{19-16} = Rn;
3754 let Inst{15-12} = 0b1000;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003755 let Inst{11-8} = mask{3-0};
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003756 let Inst{7-0} = 0;
Owen Anderson00a035f2010-11-29 19:29:15 +00003757}
3758
James Molloyacad68d2011-09-28 14:21:38 +00003759// M class MSR.
3760//
3761// Move from ARM core register to Special Register
3762def t2MSR_M : T2I<(outs), (ins msr_mask:$SYSm, rGPR:$Rn),
3763 NoItinerary, "msr", "\t$SYSm, $Rn", []>,
Evan Cheng97a45432012-04-27 01:27:19 +00003764 Requires<[IsThumb,IsMClass]> {
Kevin Enderby0fd4f3c2012-05-17 22:18:01 +00003765 bits<12> SYSm;
James Molloyacad68d2011-09-28 14:21:38 +00003766 bits<4> Rn;
3767 let Inst{31-21} = 0b11110011100;
3768 let Inst{20} = 0b0;
3769 let Inst{19-16} = Rn;
3770 let Inst{15-12} = 0b1000;
Kevin Enderby0fd4f3c2012-05-17 22:18:01 +00003771 let Inst{11-0} = SYSm;
James Molloyacad68d2011-09-28 14:21:38 +00003772}
3773
3774
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003775//===----------------------------------------------------------------------===//
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003776// Move between coprocessor and ARM core register
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003777//
3778
Jim Grosbache35c5e02011-07-13 21:35:10 +00003779class t2MovRCopro<bits<4> Op, string opc, bit direction, dag oops, dag iops,
3780 list<dag> pattern>
3781 : T2Cop<Op, oops, iops,
Jim Grosbach0d8dae22011-07-13 21:17:59 +00003782 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003783 pattern> {
3784 let Inst{27-24} = 0b1110;
3785 let Inst{20} = direction;
3786 let Inst{4} = 1;
3787
3788 bits<4> Rt;
3789 bits<4> cop;
3790 bits<3> opc1;
3791 bits<3> opc2;
3792 bits<4> CRm;
3793 bits<4> CRn;
3794
3795 let Inst{15-12} = Rt;
3796 let Inst{11-8} = cop;
3797 let Inst{23-21} = opc1;
3798 let Inst{7-5} = opc2;
3799 let Inst{3-0} = CRm;
3800 let Inst{19-16} = CRn;
3801}
3802
Jim Grosbache35c5e02011-07-13 21:35:10 +00003803class t2MovRRCopro<bits<4> Op, string opc, bit direction,
3804 list<dag> pattern = []>
3805 : T2Cop<Op, (outs),
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00003806 (ins p_imm:$cop, imm0_15:$opc1, GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Jim Grosbache35c5e02011-07-13 21:35:10 +00003807 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
3808 let Inst{27-24} = 0b1100;
3809 let Inst{23-21} = 0b010;
3810 let Inst{20} = direction;
3811
3812 bits<4> Rt;
3813 bits<4> Rt2;
3814 bits<4> cop;
3815 bits<4> opc1;
3816 bits<4> CRm;
3817
3818 let Inst{15-12} = Rt;
3819 let Inst{19-16} = Rt2;
3820 let Inst{11-8} = cop;
3821 let Inst{7-4} = opc1;
3822 let Inst{3-0} = CRm;
3823}
3824
3825/* from ARM core register to coprocessor */
3826def t2MCR : t2MovRCopro<0b1110, "mcr", 0,
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003827 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003828 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3829 c_imm:$CRm, imm0_7:$opc2),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003830 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3831 imm:$CRm, imm:$opc2)]>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00003832def : t2InstAlias<"mcr $cop, $opc1, $Rt, $CRn, $CRm",
3833 (t2MCR p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3834 c_imm:$CRm, 0)>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003835def t2MCR2 : t2MovRCopro<0b1111, "mcr2", 0,
Jim Grosbache540c742011-07-14 21:19:17 +00003836 (outs), (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3837 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003838 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3839 imm:$CRm, imm:$opc2)]>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00003840def : t2InstAlias<"mcr2 $cop, $opc1, $Rt, $CRn, $CRm",
3841 (t2MCR2 p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3842 c_imm:$CRm, 0)>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003843
3844/* from coprocessor to ARM core register */
3845def t2MRC : t2MovRCopro<0b1110, "mrc", 1,
Jim Grosbachccfd9312011-07-19 20:35:35 +00003846 (outs GPR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3847 c_imm:$CRm, imm0_7:$opc2), []>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00003848def : t2InstAlias<"mrc $cop, $opc1, $Rt, $CRn, $CRm",
3849 (t2MRC GPR:$Rt, p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3850 c_imm:$CRm, 0)>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003851
3852def t2MRC2 : t2MovRCopro<0b1111, "mrc2", 1,
Jim Grosbachccfd9312011-07-19 20:35:35 +00003853 (outs GPR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3854 c_imm:$CRm, imm0_7:$opc2), []>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00003855def : t2InstAlias<"mrc2 $cop, $opc1, $Rt, $CRn, $CRm",
3856 (t2MRC2 GPR:$Rt, p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3857 c_imm:$CRm, 0)>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003858
Jim Grosbache35c5e02011-07-13 21:35:10 +00003859def : T2v6Pat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3860 (t2MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3861
3862def : T2v6Pat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003863 (t2MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3864
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003865
Jim Grosbache35c5e02011-07-13 21:35:10 +00003866/* from ARM core register to coprocessor */
3867def t2MCRR : t2MovRRCopro<0b1110, "mcrr", 0,
3868 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3869 imm:$CRm)]>;
3870def t2MCRR2 : t2MovRRCopro<0b1111, "mcrr2", 0,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003871 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt,
3872 GPR:$Rt2, imm:$CRm)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003873/* from coprocessor to ARM core register */
3874def t2MRRC : t2MovRRCopro<0b1110, "mrrc", 1>;
3875
3876def t2MRRC2 : t2MovRRCopro<0b1111, "mrrc2", 1>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003877
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003878//===----------------------------------------------------------------------===//
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003879// Other Coprocessor Instructions.
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003880//
3881
Jim Grosbach1cbb0c12011-07-13 22:06:11 +00003882def tCDP : T2Cop<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00003883 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003884 "cdp\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
3885 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3886 imm:$CRm, imm:$opc2)]> {
3887 let Inst{27-24} = 0b1110;
3888
3889 bits<4> opc1;
3890 bits<4> CRn;
3891 bits<4> CRd;
3892 bits<4> cop;
3893 bits<3> opc2;
3894 bits<4> CRm;
3895
3896 let Inst{3-0} = CRm;
3897 let Inst{4} = 0;
3898 let Inst{7-5} = opc2;
3899 let Inst{11-8} = cop;
3900 let Inst{15-12} = CRd;
3901 let Inst{19-16} = CRn;
3902 let Inst{23-20} = opc1;
3903}
3904
Jim Grosbach1cbb0c12011-07-13 22:06:11 +00003905def t2CDP2 : T2Cop<0b1111, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00003906 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003907 "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003908 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3909 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003910 let Inst{27-24} = 0b1110;
3911
3912 bits<4> opc1;
3913 bits<4> CRn;
3914 bits<4> CRd;
3915 bits<4> cop;
3916 bits<3> opc2;
3917 bits<4> CRm;
3918
3919 let Inst{3-0} = CRm;
3920 let Inst{4} = 0;
3921 let Inst{7-5} = opc2;
3922 let Inst{11-8} = cop;
3923 let Inst{15-12} = CRd;
3924 let Inst{19-16} = CRn;
3925 let Inst{23-20} = opc1;
3926}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003927
3928
3929
3930//===----------------------------------------------------------------------===//
3931// Non-Instruction Patterns
3932//
3933
3934// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00003935let AddedComplexity = 16 in {
3936def : T2Pat<(and rGPR:$Rm, 0x000000FF), (t2UXTB rGPR:$Rm, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003937 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003938def : T2Pat<(and rGPR:$Rm, 0x0000FFFF), (t2UXTH rGPR:$Rm, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003939 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003940def : T2Pat<(and rGPR:$Rm, 0x00FF00FF), (t2UXTB16 rGPR:$Rm, 0)>,
3941 Requires<[HasT2ExtractPack, IsThumb2]>;
3942def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0x00FF)),
3943 (t2UXTAB rGPR:$Rn, rGPR:$Rm, 0)>,
3944 Requires<[HasT2ExtractPack, IsThumb2]>;
3945def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0xFFFF)),
3946 (t2UXTAH rGPR:$Rn, rGPR:$Rm, 0)>,
3947 Requires<[HasT2ExtractPack, IsThumb2]>;
3948}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003949
Jim Grosbach70327412011-07-27 17:48:13 +00003950def : T2Pat<(sext_inreg rGPR:$Src, i8), (t2SXTB rGPR:$Src, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003951 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003952def : T2Pat<(sext_inreg rGPR:$Src, i16), (t2SXTH rGPR:$Src, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003953 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003954def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i8)),
3955 (t2SXTAB rGPR:$Rn, rGPR:$Rm, 0)>,
3956 Requires<[HasT2ExtractPack, IsThumb2]>;
3957def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i16)),
3958 (t2SXTAH rGPR:$Rn, rGPR:$Rm, 0)>,
3959 Requires<[HasT2ExtractPack, IsThumb2]>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003960
3961// Atomic load/store patterns
3962def : T2Pat<(atomic_load_8 t2addrmode_imm12:$addr),
3963 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003964def : T2Pat<(atomic_load_8 t2addrmode_negimm8:$addr),
3965 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003966def : T2Pat<(atomic_load_8 t2addrmode_so_reg:$addr),
3967 (t2LDRBs t2addrmode_so_reg:$addr)>;
3968def : T2Pat<(atomic_load_16 t2addrmode_imm12:$addr),
3969 (t2LDRHi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003970def : T2Pat<(atomic_load_16 t2addrmode_negimm8:$addr),
3971 (t2LDRHi8 t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003972def : T2Pat<(atomic_load_16 t2addrmode_so_reg:$addr),
3973 (t2LDRHs t2addrmode_so_reg:$addr)>;
3974def : T2Pat<(atomic_load_32 t2addrmode_imm12:$addr),
3975 (t2LDRi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003976def : T2Pat<(atomic_load_32 t2addrmode_negimm8:$addr),
3977 (t2LDRi8 t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003978def : T2Pat<(atomic_load_32 t2addrmode_so_reg:$addr),
3979 (t2LDRs t2addrmode_so_reg:$addr)>;
3980def : T2Pat<(atomic_store_8 t2addrmode_imm12:$addr, GPR:$val),
3981 (t2STRBi12 GPR:$val, t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003982def : T2Pat<(atomic_store_8 t2addrmode_negimm8:$addr, GPR:$val),
3983 (t2STRBi8 GPR:$val, t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003984def : T2Pat<(atomic_store_8 t2addrmode_so_reg:$addr, GPR:$val),
3985 (t2STRBs GPR:$val, t2addrmode_so_reg:$addr)>;
3986def : T2Pat<(atomic_store_16 t2addrmode_imm12:$addr, GPR:$val),
3987 (t2STRHi12 GPR:$val, t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003988def : T2Pat<(atomic_store_16 t2addrmode_negimm8:$addr, GPR:$val),
3989 (t2STRHi8 GPR:$val, t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003990def : T2Pat<(atomic_store_16 t2addrmode_so_reg:$addr, GPR:$val),
3991 (t2STRHs GPR:$val, t2addrmode_so_reg:$addr)>;
3992def : T2Pat<(atomic_store_32 t2addrmode_imm12:$addr, GPR:$val),
3993 (t2STRi12 GPR:$val, t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003994def : T2Pat<(atomic_store_32 t2addrmode_negimm8:$addr, GPR:$val),
3995 (t2STRi8 GPR:$val, t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003996def : T2Pat<(atomic_store_32 t2addrmode_so_reg:$addr, GPR:$val),
3997 (t2STRs GPR:$val, t2addrmode_so_reg:$addr)>;
Jim Grosbach72335d52011-08-31 18:23:08 +00003998
3999
4000//===----------------------------------------------------------------------===//
4001// Assembler aliases
4002//
4003
4004// Aliases for ADC without the ".w" optional width specifier.
4005def : t2InstAlias<"adc${s}${p} $Rd, $Rn, $Rm",
4006 (t2ADCrr rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
4007def : t2InstAlias<"adc${s}${p} $Rd, $Rn, $ShiftedRm",
4008 (t2ADCrs rGPR:$Rd, rGPR:$Rn, t2_so_reg:$ShiftedRm,
4009 pred:$p, cc_out:$s)>;
4010
4011// Aliases for SBC without the ".w" optional width specifier.
4012def : t2InstAlias<"sbc${s}${p} $Rd, $Rn, $Rm",
4013 (t2SBCrr rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
4014def : t2InstAlias<"sbc${s}${p} $Rd, $Rn, $ShiftedRm",
4015 (t2SBCrs rGPR:$Rd, rGPR:$Rn, t2_so_reg:$ShiftedRm,
4016 pred:$p, cc_out:$s)>;
4017
Jim Grosbachf0851e52011-09-02 18:14:46 +00004018// Aliases for ADD without the ".w" optional width specifier.
Jim Grosbach20ed2e72011-09-01 00:28:52 +00004019def : t2InstAlias<"add${s}${p} $Rd, $Rn, $imm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00004020 (t2ADDri GPRnopc:$Rd, GPRnopc:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach20ed2e72011-09-01 00:28:52 +00004021def : t2InstAlias<"add${p} $Rd, $Rn, $imm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00004022 (t2ADDri12 GPRnopc:$Rd, GPR:$Rn, imm0_4095:$imm, pred:$p)>;
Jim Grosbachf0851e52011-09-02 18:14:46 +00004023def : t2InstAlias<"add${s}${p} $Rd, $Rn, $Rm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00004024 (t2ADDrr GPRnopc:$Rd, GPRnopc:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
Jim Grosbachf0851e52011-09-02 18:14:46 +00004025def : t2InstAlias<"add${s}${p} $Rd, $Rn, $ShiftedRm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00004026 (t2ADDrs GPRnopc:$Rd, GPRnopc:$Rn, t2_so_reg:$ShiftedRm,
Jim Grosbachf0851e52011-09-02 18:14:46 +00004027 pred:$p, cc_out:$s)>;
Jim Grosbach5d0492c2011-10-28 16:57:07 +00004028// ... and with the destination and source register combined.
4029def : t2InstAlias<"add${s}${p} $Rdn, $imm",
4030 (t2ADDri GPRnopc:$Rdn, GPRnopc:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
4031def : t2InstAlias<"add${p} $Rdn, $imm",
4032 (t2ADDri12 GPRnopc:$Rdn, GPRnopc:$Rdn, imm0_4095:$imm, pred:$p)>;
4033def : t2InstAlias<"add${s}${p} $Rdn, $Rm",
4034 (t2ADDrr GPRnopc:$Rdn, GPRnopc:$Rdn, rGPR:$Rm, pred:$p, cc_out:$s)>;
4035def : t2InstAlias<"add${s}${p} $Rdn, $ShiftedRm",
4036 (t2ADDrs GPRnopc:$Rdn, GPRnopc:$Rdn, t2_so_reg:$ShiftedRm,
4037 pred:$p, cc_out:$s)>;
Jim Grosbachef88a922011-09-06 21:44:58 +00004038
Jim Grosbach4e53fe82012-04-05 20:57:13 +00004039// add w/ negative immediates is just a sub.
4040def : t2InstAlias<"add${s}${p} $Rd, $Rn, $imm",
4041 (t2SUBri GPRnopc:$Rd, GPRnopc:$Rn, t2_so_imm_neg:$imm, pred:$p,
4042 cc_out:$s)>;
4043def : t2InstAlias<"add${p} $Rd, $Rn, $imm",
4044 (t2SUBri12 GPRnopc:$Rd, GPR:$Rn, imm0_4095_neg:$imm, pred:$p)>;
4045def : t2InstAlias<"add${s}${p} $Rdn, $imm",
4046 (t2SUBri GPRnopc:$Rdn, GPRnopc:$Rdn, t2_so_imm_neg:$imm, pred:$p,
4047 cc_out:$s)>;
4048def : t2InstAlias<"add${p} $Rdn, $imm",
4049 (t2SUBri12 GPRnopc:$Rdn, GPRnopc:$Rdn, imm0_4095_neg:$imm, pred:$p)>;
4050
Jim Grosbach54319e22012-05-01 21:17:34 +00004051def : t2InstAlias<"add${s}${p}.w $Rd, $Rn, $imm",
4052 (t2SUBri GPRnopc:$Rd, GPRnopc:$Rn, t2_so_imm_neg:$imm, pred:$p,
4053 cc_out:$s)>;
4054def : t2InstAlias<"addw${p} $Rd, $Rn, $imm",
4055 (t2SUBri12 GPRnopc:$Rd, GPR:$Rn, imm0_4095_neg:$imm, pred:$p)>;
4056def : t2InstAlias<"add${s}${p}.w $Rdn, $imm",
4057 (t2SUBri GPRnopc:$Rdn, GPRnopc:$Rdn, t2_so_imm_neg:$imm, pred:$p,
4058 cc_out:$s)>;
4059def : t2InstAlias<"addw${p} $Rdn, $imm",
4060 (t2SUBri12 GPRnopc:$Rdn, GPRnopc:$Rdn, imm0_4095_neg:$imm, pred:$p)>;
4061
Jim Grosbach4e53fe82012-04-05 20:57:13 +00004062
Jim Grosbachf67e8552011-09-16 22:58:42 +00004063// Aliases for SUB without the ".w" optional width specifier.
4064def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $imm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00004065 (t2SUBri GPRnopc:$Rd, GPRnopc:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
Jim Grosbachf67e8552011-09-16 22:58:42 +00004066def : t2InstAlias<"sub${p} $Rd, $Rn, $imm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00004067 (t2SUBri12 GPRnopc:$Rd, GPR:$Rn, imm0_4095:$imm, pred:$p)>;
Jim Grosbachf67e8552011-09-16 22:58:42 +00004068def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $Rm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00004069 (t2SUBrr GPRnopc:$Rd, GPRnopc:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
Jim Grosbachf67e8552011-09-16 22:58:42 +00004070def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $ShiftedRm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00004071 (t2SUBrs GPRnopc:$Rd, GPRnopc:$Rn, t2_so_reg:$ShiftedRm,
Jim Grosbachf67e8552011-09-16 22:58:42 +00004072 pred:$p, cc_out:$s)>;
Jim Grosbach5d0492c2011-10-28 16:57:07 +00004073// ... and with the destination and source register combined.
4074def : t2InstAlias<"sub${s}${p} $Rdn, $imm",
4075 (t2SUBri GPRnopc:$Rdn, GPRnopc:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
4076def : t2InstAlias<"sub${p} $Rdn, $imm",
4077 (t2SUBri12 GPRnopc:$Rdn, GPRnopc:$Rdn, imm0_4095:$imm, pred:$p)>;
Jim Grosbacha23ecc22012-04-10 17:31:55 +00004078def : t2InstAlias<"sub${s}${p}.w $Rdn, $Rm",
4079 (t2SUBrr GPRnopc:$Rdn, GPRnopc:$Rdn, rGPR:$Rm, pred:$p, cc_out:$s)>;
Jim Grosbach5d0492c2011-10-28 16:57:07 +00004080def : t2InstAlias<"sub${s}${p} $Rdn, $Rm",
4081 (t2SUBrr GPRnopc:$Rdn, GPRnopc:$Rdn, rGPR:$Rm, pred:$p, cc_out:$s)>;
4082def : t2InstAlias<"sub${s}${p} $Rdn, $ShiftedRm",
4083 (t2SUBrs GPRnopc:$Rdn, GPRnopc:$Rdn, t2_so_reg:$ShiftedRm,
4084 pred:$p, cc_out:$s)>;
4085
Jim Grosbachef88a922011-09-06 21:44:58 +00004086// Alias for compares without the ".w" optional width specifier.
4087def : t2InstAlias<"cmn${p} $Rn, $Rm",
4088 (t2CMNzrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>;
4089def : t2InstAlias<"teq${p} $Rn, $Rm",
4090 (t2TEQrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>;
4091def : t2InstAlias<"tst${p} $Rn, $Rm",
4092 (t2TSTrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>;
4093
Jim Grosbach06c1a512011-09-06 22:14:58 +00004094// Memory barriers
Evan Cheng97a45432012-04-27 01:27:19 +00004095def : InstAlias<"dmb", (t2DMB 0xf)>, Requires<[IsThumb, HasDB]>;
4096def : InstAlias<"dsb", (t2DSB 0xf)>, Requires<[IsThumb, HasDB]>;
4097def : InstAlias<"isb", (t2ISB 0xf)>, Requires<[IsThumb, HasDB]>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00004098
Jim Grosbach0811fe12011-09-09 19:42:40 +00004099// Alias for LDR, LDRB, LDRH, LDRSB, and LDRSH without the ".w" optional
4100// width specifier.
Jim Grosbach8bb5a862011-09-07 21:41:25 +00004101def : t2InstAlias<"ldr${p} $Rt, $addr",
4102 (t2LDRi12 GPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
4103def : t2InstAlias<"ldrb${p} $Rt, $addr",
4104 (t2LDRBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
4105def : t2InstAlias<"ldrh${p} $Rt, $addr",
4106 (t2LDRHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
Jim Grosbach0811fe12011-09-09 19:42:40 +00004107def : t2InstAlias<"ldrsb${p} $Rt, $addr",
4108 (t2LDRSBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
4109def : t2InstAlias<"ldrsh${p} $Rt, $addr",
4110 (t2LDRSHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
4111
Jim Grosbachab899c12011-09-07 23:10:15 +00004112def : t2InstAlias<"ldr${p} $Rt, $addr",
4113 (t2LDRs GPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
4114def : t2InstAlias<"ldrb${p} $Rt, $addr",
4115 (t2LDRBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
4116def : t2InstAlias<"ldrh${p} $Rt, $addr",
4117 (t2LDRHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
Jim Grosbach0811fe12011-09-09 19:42:40 +00004118def : t2InstAlias<"ldrsb${p} $Rt, $addr",
4119 (t2LDRSBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
4120def : t2InstAlias<"ldrsh${p} $Rt, $addr",
4121 (t2LDRSHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
Jim Grosbachd32872f2011-09-14 21:24:41 +00004122
Jim Grosbacha5813282011-10-26 22:22:01 +00004123def : t2InstAlias<"ldr${p} $Rt, $addr",
4124 (t2LDRpci GPR:$Rt, t2ldrlabel:$addr, pred:$p)>;
4125def : t2InstAlias<"ldrb${p} $Rt, $addr",
4126 (t2LDRBpci rGPR:$Rt, t2ldrlabel:$addr, pred:$p)>;
4127def : t2InstAlias<"ldrh${p} $Rt, $addr",
4128 (t2LDRHpci rGPR:$Rt, t2ldrlabel:$addr, pred:$p)>;
4129def : t2InstAlias<"ldrsb${p} $Rt, $addr",
4130 (t2LDRSBpci rGPR:$Rt, t2ldrlabel:$addr, pred:$p)>;
4131def : t2InstAlias<"ldrsh${p} $Rt, $addr",
4132 (t2LDRSHpci rGPR:$Rt, t2ldrlabel:$addr, pred:$p)>;
4133
Jim Grosbach036a67d2011-10-27 17:16:55 +00004134// Alias for MVN with(out) the ".w" optional width specifier.
4135def : t2InstAlias<"mvn${s}${p}.w $Rd, $imm",
4136 (t2MVNi rGPR:$Rd, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
Jim Grosbachd32872f2011-09-14 21:24:41 +00004137def : t2InstAlias<"mvn${s}${p} $Rd, $Rm",
4138 (t2MVNr rGPR:$Rd, rGPR:$Rm, pred:$p, cc_out:$s)>;
4139def : t2InstAlias<"mvn${s}${p} $Rd, $ShiftedRm",
4140 (t2MVNs rGPR:$Rd, t2_so_reg:$ShiftedRm, pred:$p, cc_out:$s)>;
Jim Grosbach0b692472011-09-14 23:16:41 +00004141
4142// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4143// shift amount is zero (i.e., unspecified).
4144def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
4145 (t2PKHBT rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>,
4146 Requires<[HasT2ExtractPack, IsThumb2]>;
4147def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
4148 (t2PKHBT rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>,
4149 Requires<[HasT2ExtractPack, IsThumb2]>;
4150
Jim Grosbach57b21e42011-09-15 15:55:04 +00004151// PUSH/POP aliases for STM/LDM
4152def : t2InstAlias<"push${p}.w $regs", (t2STMDB_UPD SP, pred:$p, reglist:$regs)>;
4153def : t2InstAlias<"push${p} $regs", (t2STMDB_UPD SP, pred:$p, reglist:$regs)>;
4154def : t2InstAlias<"pop${p}.w $regs", (t2LDMIA_UPD SP, pred:$p, reglist:$regs)>;
4155def : t2InstAlias<"pop${p} $regs", (t2LDMIA_UPD SP, pred:$p, reglist:$regs)>;
4156
Jim Grosbach8524bca2011-12-07 18:32:28 +00004157// STMIA/STMIA_UPD aliases w/o the optional .w suffix
4158def : t2InstAlias<"stm${p} $Rn, $regs",
4159 (t2STMIA GPR:$Rn, pred:$p, reglist:$regs)>;
4160def : t2InstAlias<"stm${p} $Rn!, $regs",
4161 (t2STMIA_UPD GPR:$Rn, pred:$p, reglist:$regs)>;
4162
4163// LDMIA/LDMIA_UPD aliases w/o the optional .w suffix
4164def : t2InstAlias<"ldm${p} $Rn, $regs",
4165 (t2LDMIA GPR:$Rn, pred:$p, reglist:$regs)>;
4166def : t2InstAlias<"ldm${p} $Rn!, $regs",
4167 (t2LDMIA_UPD GPR:$Rn, pred:$p, reglist:$regs)>;
4168
Jim Grosbach3c5d6e42011-11-09 23:44:23 +00004169// STMDB/STMDB_UPD aliases w/ the optional .w suffix
4170def : t2InstAlias<"stmdb${p}.w $Rn, $regs",
4171 (t2STMDB GPR:$Rn, pred:$p, reglist:$regs)>;
4172def : t2InstAlias<"stmdb${p}.w $Rn!, $regs",
4173 (t2STMDB_UPD GPR:$Rn, pred:$p, reglist:$regs)>;
4174
Jim Grosbach88484c02011-10-27 17:33:59 +00004175// LDMDB/LDMDB_UPD aliases w/ the optional .w suffix
4176def : t2InstAlias<"ldmdb${p}.w $Rn, $regs",
4177 (t2LDMDB GPR:$Rn, pred:$p, reglist:$regs)>;
4178def : t2InstAlias<"ldmdb${p}.w $Rn!, $regs",
4179 (t2LDMDB_UPD GPR:$Rn, pred:$p, reglist:$regs)>;
4180
Jim Grosbach689b86e2011-09-15 19:46:13 +00004181// Alias for REV/REV16/REVSH without the ".w" optional width specifier.
Jim Grosbach1b69a122011-09-15 18:13:30 +00004182def : t2InstAlias<"rev${p} $Rd, $Rm", (t2REV rGPR:$Rd, rGPR:$Rm, pred:$p)>;
Jim Grosbach689b86e2011-09-15 19:46:13 +00004183def : t2InstAlias<"rev16${p} $Rd, $Rm", (t2REV16 rGPR:$Rd, rGPR:$Rm, pred:$p)>;
4184def : t2InstAlias<"revsh${p} $Rd, $Rm", (t2REVSH rGPR:$Rd, rGPR:$Rm, pred:$p)>;
Jim Grosbach191d33f2011-09-15 20:54:14 +00004185
4186
4187// Alias for RSB without the ".w" optional width specifier, and with optional
4188// implied destination register.
4189def : t2InstAlias<"rsb${s}${p} $Rd, $Rn, $imm",
4190 (t2RSBri rGPR:$Rd, rGPR:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
4191def : t2InstAlias<"rsb${s}${p} $Rdn, $imm",
4192 (t2RSBri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
4193def : t2InstAlias<"rsb${s}${p} $Rdn, $Rm",
4194 (t2RSBrr rGPR:$Rdn, rGPR:$Rdn, rGPR:$Rm, pred:$p, cc_out:$s)>;
4195def : t2InstAlias<"rsb${s}${p} $Rdn, $ShiftedRm",
4196 (t2RSBrs rGPR:$Rdn, rGPR:$Rdn, t2_so_reg:$ShiftedRm, pred:$p,
4197 cc_out:$s)>;
Jim Grosbachb105b992011-09-16 18:32:30 +00004198
4199// SSAT/USAT optional shift operand.
4200def : t2InstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
4201 (t2SSAT rGPR:$Rd, imm1_32:$sat_imm, rGPR:$Rn, 0, pred:$p)>;
4202def : t2InstAlias<"usat${p} $Rd, $sat_imm, $Rn",
4203 (t2USAT rGPR:$Rd, imm0_31:$sat_imm, rGPR:$Rn, 0, pred:$p)>;
4204
Jim Grosbach8213c962011-09-16 20:50:13 +00004205// STM w/o the .w suffix.
4206def : t2InstAlias<"stm${p} $Rn, $regs",
4207 (t2STMIA GPR:$Rn, pred:$p, reglist:$regs)>;
Jim Grosbach642caea2011-09-16 21:06:12 +00004208
4209// Alias for STR, STRB, and STRH without the ".w" optional
4210// width specifier.
4211def : t2InstAlias<"str${p} $Rt, $addr",
4212 (t2STRi12 GPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
4213def : t2InstAlias<"strb${p} $Rt, $addr",
4214 (t2STRBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
4215def : t2InstAlias<"strh${p} $Rt, $addr",
4216 (t2STRHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
4217
4218def : t2InstAlias<"str${p} $Rt, $addr",
4219 (t2STRs GPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
4220def : t2InstAlias<"strb${p} $Rt, $addr",
4221 (t2STRBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
4222def : t2InstAlias<"strh${p} $Rt, $addr",
4223 (t2STRHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
Jim Grosbach8a8d28b2011-09-19 17:56:37 +00004224
4225// Extend instruction optional rotate operand.
4226def : t2InstAlias<"sxtab${p} $Rd, $Rn, $Rm",
4227 (t2SXTAB rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
4228def : t2InstAlias<"sxtah${p} $Rd, $Rn, $Rm",
4229 (t2SXTAH rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
4230def : t2InstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
4231 (t2SXTAB16 rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
Jim Grosbach25ddc2b2011-09-27 22:18:54 +00004232
Jim Grosbach326efe52011-09-19 20:29:33 +00004233def : t2InstAlias<"sxtb${p} $Rd, $Rm",
4234 (t2SXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4235def : t2InstAlias<"sxtb16${p} $Rd, $Rm",
4236 (t2SXTB16 rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4237def : t2InstAlias<"sxth${p} $Rd, $Rm",
4238 (t2SXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
Jim Grosbach25ddc2b2011-09-27 22:18:54 +00004239def : t2InstAlias<"sxtb${p}.w $Rd, $Rm",
4240 (t2SXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4241def : t2InstAlias<"sxth${p}.w $Rd, $Rm",
4242 (t2SXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
Jim Grosbach326efe52011-09-19 20:29:33 +00004243
Jim Grosbach50f1c372011-09-20 00:46:54 +00004244def : t2InstAlias<"uxtab${p} $Rd, $Rn, $Rm",
4245 (t2UXTAB rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
4246def : t2InstAlias<"uxtah${p} $Rd, $Rn, $Rm",
4247 (t2UXTAH rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
4248def : t2InstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
4249 (t2UXTAB16 rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
4250def : t2InstAlias<"uxtb${p} $Rd, $Rm",
4251 (t2UXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4252def : t2InstAlias<"uxtb16${p} $Rd, $Rm",
4253 (t2UXTB16 rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4254def : t2InstAlias<"uxth${p} $Rd, $Rm",
4255 (t2UXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4256
Jim Grosbach25ddc2b2011-09-27 22:18:54 +00004257def : t2InstAlias<"uxtb${p}.w $Rd, $Rm",
4258 (t2UXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4259def : t2InstAlias<"uxth${p}.w $Rd, $Rm",
4260 (t2UXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4261
Jim Grosbach326efe52011-09-19 20:29:33 +00004262// Extend instruction w/o the ".w" optional width specifier.
Jim Grosbach50f1c372011-09-20 00:46:54 +00004263def : t2InstAlias<"uxtb${p} $Rd, $Rm$rot",
4264 (t2UXTB rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
4265def : t2InstAlias<"uxtb16${p} $Rd, $Rm$rot",
4266 (t2UXTB16 rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
4267def : t2InstAlias<"uxth${p} $Rd, $Rm$rot",
4268 (t2UXTH rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
4269
Jim Grosbach326efe52011-09-19 20:29:33 +00004270def : t2InstAlias<"sxtb${p} $Rd, $Rm$rot",
4271 (t2SXTB rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
4272def : t2InstAlias<"sxtb16${p} $Rd, $Rm$rot",
4273 (t2SXTB16 rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
4274def : t2InstAlias<"sxth${p} $Rd, $Rm$rot",
4275 (t2SXTH rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
Jim Grosbach89a63372011-10-28 22:36:30 +00004276
4277
4278// "mov Rd, t2_so_imm_not" can be handled via "mvn" in assembly, just like
4279// for isel.
4280def : t2InstAlias<"mov${p} $Rd, $imm",
4281 (t2MVNi rGPR:$Rd, t2_so_imm_not:$imm, pred:$p, zero_reg)>;
Jim Grosbach46777082011-12-14 17:56:51 +00004282def : t2InstAlias<"mvn${p} $Rd, $imm",
4283 (t2MOVi rGPR:$Rd, t2_so_imm_not:$imm, pred:$p, zero_reg)>;
Jim Grosbach840bf7e2011-12-09 22:02:17 +00004284// Same for AND <--> BIC
4285def : t2InstAlias<"bic${s}${p} $Rd, $Rn, $imm",
4286 (t2ANDri rGPR:$Rd, rGPR:$Rn, so_imm_not:$imm,
4287 pred:$p, cc_out:$s)>;
4288def : t2InstAlias<"bic${s}${p} $Rdn, $imm",
4289 (t2ANDri rGPR:$Rdn, rGPR:$Rdn, so_imm_not:$imm,
4290 pred:$p, cc_out:$s)>;
4291def : t2InstAlias<"and${s}${p} $Rd, $Rn, $imm",
4292 (t2BICri rGPR:$Rd, rGPR:$Rn, so_imm_not:$imm,
4293 pred:$p, cc_out:$s)>;
4294def : t2InstAlias<"and${s}${p} $Rdn, $imm",
4295 (t2BICri rGPR:$Rdn, rGPR:$Rdn, so_imm_not:$imm,
4296 pred:$p, cc_out:$s)>;
Jim Grosbach8d11c632011-12-14 17:30:24 +00004297// Likewise, "add Rd, t2_so_imm_neg" -> sub
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +00004298def : t2InstAlias<"add${s}${p} $Rd, $Rn, $imm",
4299 (t2SUBri GPRnopc:$Rd, GPRnopc:$Rn, t2_so_imm_neg:$imm,
4300 pred:$p, cc_out:$s)>;
4301def : t2InstAlias<"add${s}${p} $Rd, $imm",
4302 (t2SUBri GPRnopc:$Rd, GPRnopc:$Rd, t2_so_imm_neg:$imm,
4303 pred:$p, cc_out:$s)>;
Jim Grosbach8d11c632011-12-14 17:30:24 +00004304// Same for CMP <--> CMN via t2_so_imm_neg
4305def : t2InstAlias<"cmp${p} $Rd, $imm",
Bill Wendlingad5c8802012-06-11 08:07:26 +00004306 (t2CMNri rGPR:$Rd, t2_so_imm_neg:$imm, pred:$p)>;
Jim Grosbach8d11c632011-12-14 17:30:24 +00004307def : t2InstAlias<"cmn${p} $Rd, $imm",
4308 (t2CMPri rGPR:$Rd, t2_so_imm_neg:$imm, pred:$p)>;
Jim Grosbach7f1ec952011-11-15 19:55:16 +00004309
4310
4311// Wide 'mul' encoding can be specified with only two operands.
4312def : t2InstAlias<"mul${p} $Rn, $Rm",
Jim Grosbachcf9814d2011-12-06 05:03:45 +00004313 (t2MUL rGPR:$Rn, rGPR:$Rm, rGPR:$Rn, pred:$p)>;
Jim Grosbache91e7bc2011-12-13 20:23:22 +00004314
4315// "neg" is and alias for "rsb rd, rn, #0"
4316def : t2InstAlias<"neg${s}${p} $Rd, $Rm",
4317 (t2RSBri rGPR:$Rd, rGPR:$Rm, 0, pred:$p, cc_out:$s)>;
Jim Grosbach863d2af2011-12-13 22:45:11 +00004318
4319// MOV so_reg assembler pseudos. InstAlias isn't expressive enough for
4320// these, unfortunately.
4321def t2MOVsi: t2AsmPseudo<"mov${p} $Rd, $shift",
4322 (ins rGPR:$Rd, t2_so_reg:$shift, pred:$p)>;
4323def t2MOVSsi: t2AsmPseudo<"movs${p} $Rd, $shift",
4324 (ins rGPR:$Rd, t2_so_reg:$shift, pred:$p)>;
Jim Grosbachb6744db2011-12-15 23:52:17 +00004325
Jim Grosbach2cc5cda2011-12-21 20:54:00 +00004326def t2MOVsr: t2AsmPseudo<"mov${p} $Rd, $shift",
4327 (ins rGPR:$Rd, so_reg_reg:$shift, pred:$p)>;
4328def t2MOVSsr: t2AsmPseudo<"movs${p} $Rd, $shift",
4329 (ins rGPR:$Rd, so_reg_reg:$shift, pred:$p)>;
4330
Jim Grosbachb6744db2011-12-15 23:52:17 +00004331// ADR w/o the .w suffix
4332def : t2InstAlias<"adr${p} $Rd, $addr",
4333 (t2ADR rGPR:$Rd, t2adrlabel:$addr, pred:$p)>;
Jim Grosbach0b4c6732012-01-18 22:46:46 +00004334
4335// LDR(literal) w/ alternate [pc, #imm] syntax.
4336def t2LDRpcrel : t2AsmPseudo<"ldr${p} $Rt, $addr",
4337 (ins GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
4338def t2LDRBpcrel : t2AsmPseudo<"ldrb${p} $Rt, $addr",
4339 (ins GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
4340def t2LDRHpcrel : t2AsmPseudo<"ldrh${p} $Rt, $addr",
4341 (ins GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
4342def t2LDRSBpcrel : t2AsmPseudo<"ldrsb${p} $Rt, $addr",
4343 (ins GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
4344def t2LDRSHpcrel : t2AsmPseudo<"ldrsh${p} $Rt, $addr",
4345 (ins GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
4346 // Version w/ the .w suffix.
4347def : t2InstAlias<"ldr${p}.w $Rt, $addr",
4348 (t2LDRpcrel GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
4349def : t2InstAlias<"ldrb${p}.w $Rt, $addr",
4350 (t2LDRBpcrel GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
4351def : t2InstAlias<"ldrh${p}.w $Rt, $addr",
4352 (t2LDRHpcrel GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
4353def : t2InstAlias<"ldrsb${p}.w $Rt, $addr",
4354 (t2LDRSBpcrel GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
4355def : t2InstAlias<"ldrsh${p}.w $Rt, $addr",
4356 (t2LDRSHpcrel GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
Jim Grosbach12a88632012-01-21 00:07:56 +00004357
4358def : t2InstAlias<"add${p} $Rd, pc, $imm",
4359 (t2ADR rGPR:$Rd, imm0_4095:$imm, pred:$p)>;