blob: 0a41d6d957440f340e2d8b9585b337c491230af1 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
18#include "ARMConstantPoolValue.h"
19#include "ARMISelLowering.h"
20#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000021#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000022#include "ARMRegisterInfo.h"
23#include "ARMSubtarget.h"
24#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000025#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000026#include "llvm/CallingConv.h"
27#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000028#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000029#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000030#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000031#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000032#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000033#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000034#include "llvm/CodeGen/MachineBasicBlock.h"
35#include "llvm/CodeGen/MachineFrameInfo.h"
36#include "llvm/CodeGen/MachineFunction.h"
37#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000038#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000039#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000040#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000041#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000042#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000043#include "llvm/ADT/VectorExtras.h"
Dale Johannesen51e28e62010-06-03 21:09:53 +000044#include "llvm/ADT/Statistic.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000045#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000046#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000047#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000048#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000049#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000050using namespace llvm;
51
Dale Johannesen51e28e62010-06-03 21:09:53 +000052STATISTIC(NumTailCalls, "Number of tail calls");
53
Bob Wilson703af3a2010-08-13 22:43:33 +000054// This option should go away when tail calls fully work.
55static cl::opt<bool>
56EnableARMTailCalls("arm-tail-calls", cl::Hidden,
57 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
58 cl::init(false));
59
Dale Johannesenf630c712010-07-29 20:10:08 +000060// This option should go away when Machine LICM is smart enough to hoist a
61// reg-to-reg VDUP.
62static cl::opt<bool>
63EnableARMVDUPsplat("arm-vdup-splat", cl::Hidden,
64 cl::desc("Generate VDUP for integer constant splats (TEMPORARY OPTION)."),
65 cl::init(false));
66
Jim Grosbache7b52522010-04-14 22:28:31 +000067static cl::opt<bool>
68EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000069 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbache7b52522010-04-14 22:28:31 +000070 cl::init(false));
71
Evan Cheng46df4eb2010-06-16 07:35:02 +000072static cl::opt<bool>
73ARMInterworking("arm-interworking", cl::Hidden,
74 cl::desc("Enable / disable ARM interworking (for debugging only)"),
75 cl::init(true));
76
Evan Chengf6799392010-06-26 01:52:05 +000077static cl::opt<bool>
78EnableARMCodePlacement("arm-code-placement", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000079 cl::desc("Enable code placement pass for ARM"),
Evan Chengf6799392010-06-26 01:52:05 +000080 cl::init(false));
81
Owen Andersone50ed302009-08-10 22:56:29 +000082static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000083 CCValAssign::LocInfo &LocInfo,
84 ISD::ArgFlagsTy &ArgFlags,
85 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000086static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000087 CCValAssign::LocInfo &LocInfo,
88 ISD::ArgFlagsTy &ArgFlags,
89 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000090static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000091 CCValAssign::LocInfo &LocInfo,
92 ISD::ArgFlagsTy &ArgFlags,
93 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000094static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000095 CCValAssign::LocInfo &LocInfo,
96 ISD::ArgFlagsTy &ArgFlags,
97 CCState &State);
98
Owen Andersone50ed302009-08-10 22:56:29 +000099void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
100 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000101 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000102 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000103 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
104 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000105
Owen Anderson70671842009-08-10 20:18:46 +0000106 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000107 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000108 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000109 }
110
Owen Andersone50ed302009-08-10 22:56:29 +0000111 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +0000112 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +0000113 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +0000115 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +0000116 if (ElemTy != MVT::i32) {
117 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
118 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
119 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
120 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
121 }
Owen Anderson70671842009-08-10 20:18:46 +0000122 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
123 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Bob Wilson07f6e802010-06-16 21:34:01 +0000124 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +0000125 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilsond0910c42010-04-06 22:02:24 +0000126 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
127 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000128 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000129 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
130 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
131 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000132 setLoadExtAction(ISD::SEXTLOAD, VT.getSimpleVT(), Expand);
133 setLoadExtAction(ISD::ZEXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000134 }
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000135 setLoadExtAction(ISD::EXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000136
137 // Promote all bit-wise operations.
138 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000139 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000140 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
141 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000142 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000143 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000144 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000145 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000146 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000147 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000148 }
Bob Wilson16330762009-09-16 00:17:28 +0000149
150 // Neon does not support vector divide/remainder operations.
151 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
152 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
153 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
154 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
155 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
156 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000157}
158
Owen Andersone50ed302009-08-10 22:56:29 +0000159void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000160 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000162}
163
Owen Andersone50ed302009-08-10 22:56:29 +0000164void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000165 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000167}
168
Chris Lattnerf0144122009-07-28 03:13:23 +0000169static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
170 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000171 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000172
Chris Lattner80ec2792009-08-02 00:34:36 +0000173 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000174}
175
Evan Chenga8e29892007-01-19 07:51:42 +0000176ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000177 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000178 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng31446872010-07-23 22:39:59 +0000179 RegInfo = TM.getRegisterInfo();
Evan Chenga8e29892007-01-19 07:51:42 +0000180
Evan Chengb1df8f22007-04-27 08:15:43 +0000181 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000182 // Uses VFP for Thumb libfuncs if available.
183 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
184 // Single-precision floating-point arithmetic.
185 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
186 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
187 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
188 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000189
Evan Chengb1df8f22007-04-27 08:15:43 +0000190 // Double-precision floating-point arithmetic.
191 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
192 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
193 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
194 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000195
Evan Chengb1df8f22007-04-27 08:15:43 +0000196 // Single-precision comparisons.
197 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
198 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
199 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
200 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
201 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
202 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
203 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
204 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000205
Evan Chengb1df8f22007-04-27 08:15:43 +0000206 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
207 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
208 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
209 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
210 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
211 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
212 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
213 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000214
Evan Chengb1df8f22007-04-27 08:15:43 +0000215 // Double-precision comparisons.
216 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
217 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
218 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
219 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
220 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
221 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
222 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
223 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000224
Evan Chengb1df8f22007-04-27 08:15:43 +0000225 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
226 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
227 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
228 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
229 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
230 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
231 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
232 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000233
Evan Chengb1df8f22007-04-27 08:15:43 +0000234 // Floating-point to integer conversions.
235 // i64 conversions are done via library routines even when generating VFP
236 // instructions, so use the same ones.
237 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
238 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
239 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
240 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000241
Evan Chengb1df8f22007-04-27 08:15:43 +0000242 // Conversions between floating types.
243 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
244 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
245
246 // Integer to floating-point conversions.
247 // i64 conversions are done via library routines even when generating VFP
248 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000249 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
250 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000251 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
252 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
253 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
254 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
255 }
Evan Chenga8e29892007-01-19 07:51:42 +0000256 }
257
Bob Wilson2f954612009-05-22 17:38:41 +0000258 // These libcalls are not available in 32-bit.
259 setLibcallName(RTLIB::SHL_I128, 0);
260 setLibcallName(RTLIB::SRL_I128, 0);
261 setLibcallName(RTLIB::SRA_I128, 0);
262
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000263 // Libcalls should use the AAPCS base standard ABI, even if hard float
264 // is in effect, as per the ARM RTABI specification, section 4.1.2.
265 if (Subtarget->isAAPCS_ABI()) {
266 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
267 setLibcallCallingConv(static_cast<RTLIB::Libcall>(i),
268 CallingConv::ARM_AAPCS);
269 }
270 }
271
David Goodwinf1daf7d2009-07-08 23:10:31 +0000272 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000274 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000275 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000276 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000277 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
Jim Grosbachfcba5e62010-08-11 15:44:15 +0000278 if (!Subtarget->isFPOnlySP())
279 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000280
Owen Anderson825b72b2009-08-11 20:47:22 +0000281 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000282 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000283
284 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 addDRTypeForNEON(MVT::v2f32);
286 addDRTypeForNEON(MVT::v8i8);
287 addDRTypeForNEON(MVT::v4i16);
288 addDRTypeForNEON(MVT::v2i32);
289 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000290
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 addQRTypeForNEON(MVT::v4f32);
292 addQRTypeForNEON(MVT::v2f64);
293 addQRTypeForNEON(MVT::v16i8);
294 addQRTypeForNEON(MVT::v8i16);
295 addQRTypeForNEON(MVT::v4i32);
296 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000297
Bob Wilson74dc72e2009-09-15 23:55:57 +0000298 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
299 // neither Neon nor VFP support any arithmetic operations on it.
300 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
301 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
302 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
303 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
304 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
305 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
306 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
307 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
308 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
309 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
310 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
311 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
312 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
313 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
314 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
315 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
316 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
317 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
318 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
319 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
320 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
321 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
322 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
323 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
324
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000325 setTruncStoreAction(MVT::v2f64, MVT::v2f32, Expand);
326
Bob Wilson642b3292009-09-16 00:32:15 +0000327 // Neon does not support some operations on v1i64 and v2i64 types.
328 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000329 // Custom handling for some quad-vector types to detect VMULL.
330 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
331 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
332 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Bob Wilson642b3292009-09-16 00:32:15 +0000333 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
334 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
335
Bob Wilson5bafff32009-06-22 23:27:02 +0000336 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
337 setTargetDAGCombine(ISD::SHL);
338 setTargetDAGCombine(ISD::SRL);
339 setTargetDAGCombine(ISD::SRA);
340 setTargetDAGCombine(ISD::SIGN_EXTEND);
341 setTargetDAGCombine(ISD::ZERO_EXTEND);
342 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000343 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson5bafff32009-06-22 23:27:02 +0000344 }
345
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000346 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000347
348 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000349 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000350
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000351 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000352 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000353
Evan Chenga8e29892007-01-19 07:51:42 +0000354 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000355 if (!Subtarget->isThumb1Only()) {
356 for (unsigned im = (unsigned)ISD::PRE_INC;
357 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000358 setIndexedLoadAction(im, MVT::i1, Legal);
359 setIndexedLoadAction(im, MVT::i8, Legal);
360 setIndexedLoadAction(im, MVT::i16, Legal);
361 setIndexedLoadAction(im, MVT::i32, Legal);
362 setIndexedStoreAction(im, MVT::i1, Legal);
363 setIndexedStoreAction(im, MVT::i8, Legal);
364 setIndexedStoreAction(im, MVT::i16, Legal);
365 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000366 }
Evan Chenga8e29892007-01-19 07:51:42 +0000367 }
368
369 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000370 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000371 setOperationAction(ISD::MUL, MVT::i64, Expand);
372 setOperationAction(ISD::MULHU, MVT::i32, Expand);
373 setOperationAction(ISD::MULHS, MVT::i32, Expand);
374 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
375 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000376 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000377 setOperationAction(ISD::MUL, MVT::i64, Expand);
378 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000379 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000381 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000382 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000383 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000384 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000385 setOperationAction(ISD::SRL, MVT::i64, Custom);
386 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000387
388 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000389 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000390 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000392 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000393 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000394
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000395 // Only ARMv6 has BSWAP.
396 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000398
Evan Chenga8e29892007-01-19 07:51:42 +0000399 // These are expanded into libcalls.
Jim Grosbach29402132010-05-05 23:44:43 +0000400 if (!Subtarget->hasDivide()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000401 // v7M has a hardware divider
402 setOperationAction(ISD::SDIV, MVT::i32, Expand);
403 setOperationAction(ISD::UDIV, MVT::i32, Expand);
404 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::SREM, MVT::i32, Expand);
406 setOperationAction(ISD::UREM, MVT::i32, Expand);
407 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
408 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000409
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
411 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
412 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
413 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000414 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000415
Evan Chengfb3611d2010-05-11 07:26:32 +0000416 setOperationAction(ISD::TRAP, MVT::Other, Legal);
417
Evan Chenga8e29892007-01-19 07:51:42 +0000418 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::VASTART, MVT::Other, Custom);
420 setOperationAction(ISD::VAARG, MVT::Other, Expand);
421 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
422 setOperationAction(ISD::VAEND, MVT::Other, Expand);
423 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
424 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000425 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
426 // FIXME: Shouldn't need this, since no register is used, but the legalizer
427 // doesn't yet know how to not do that for SjLj.
428 setExceptionSelectorRegister(ARM::R0);
Evan Cheng3a1588a2010-04-15 22:20:34 +0000429 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Evan Cheng11db0682010-08-11 06:22:01 +0000430 // ARMv6 Thumb1 (except for CPUs that support dmb / dsb) and earlier use
431 // the default expansion.
432 if (Subtarget->hasDataBarrier() ||
433 (Subtarget->hasV6Ops() && !Subtarget->isThumb1Only())) {
Jim Grosbach68741be2010-06-18 22:35:32 +0000434 // membarrier needs custom lowering; the rest are legal and handled
435 // normally.
436 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
437 } else {
438 // Set them all for expansion, which will force libcalls.
439 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
440 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Expand);
441 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Expand);
442 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000443 setOperationAction(ISD::ATOMIC_SWAP, MVT::i8, Expand);
444 setOperationAction(ISD::ATOMIC_SWAP, MVT::i16, Expand);
445 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000446 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i8, Expand);
447 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i16, Expand);
448 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
449 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Expand);
450 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Expand);
451 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
452 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i8, Expand);
453 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i16, Expand);
454 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
455 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i8, Expand);
456 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i16, Expand);
457 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
458 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i8, Expand);
459 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i16, Expand);
460 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
461 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i8, Expand);
462 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i16, Expand);
463 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbach5def57a2010-06-23 16:08:49 +0000464 // Since the libcalls include locking, fold in the fences
465 setShouldFoldAtomicFences(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000466 }
467 // 64-bit versions are always libcalls (for now)
468 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000469 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000470 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Expand);
471 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Expand);
472 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Expand);
473 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Expand);
474 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Expand);
475 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000476
Eli Friedmana2c6f452010-06-26 04:36:50 +0000477 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
478 if (!Subtarget->hasV6Ops()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000479 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
480 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000481 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000482 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000483
Nate Begemand1fb5832010-08-03 21:31:55 +0000484 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000485 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
486 // iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000487 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Nate Begemand1fb5832010-08-03 21:31:55 +0000488 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
489 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000490
491 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000492 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000493 if (Subtarget->isTargetDarwin()) {
494 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
495 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
496 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000497
Owen Anderson825b72b2009-08-11 20:47:22 +0000498 setOperationAction(ISD::SETCC, MVT::i32, Expand);
499 setOperationAction(ISD::SETCC, MVT::f32, Expand);
500 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Bill Wendlingde2b1512010-08-11 08:43:16 +0000501 setOperationAction(ISD::SELECT, MVT::i32, Custom);
502 setOperationAction(ISD::SELECT, MVT::f32, Custom);
503 setOperationAction(ISD::SELECT, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000504 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
505 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
506 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000507
Owen Anderson825b72b2009-08-11 20:47:22 +0000508 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
509 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
510 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
511 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
512 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000513
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000514 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000515 setOperationAction(ISD::FSIN, MVT::f64, Expand);
516 setOperationAction(ISD::FSIN, MVT::f32, Expand);
517 setOperationAction(ISD::FCOS, MVT::f32, Expand);
518 setOperationAction(ISD::FCOS, MVT::f64, Expand);
519 setOperationAction(ISD::FREM, MVT::f64, Expand);
520 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000521 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000522 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
523 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000524 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000525 setOperationAction(ISD::FPOW, MVT::f64, Expand);
526 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000527
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000528 // Various VFP goodness
529 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000530 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
531 if (Subtarget->hasVFP2()) {
532 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
533 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
534 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
535 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
536 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000537 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000538 if (!Subtarget->hasFP16()) {
539 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
540 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000541 }
Evan Cheng110cf482008-04-01 01:50:16 +0000542 }
Evan Chenga8e29892007-01-19 07:51:42 +0000543
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000544 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000545 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000546 setTargetDAGCombine(ISD::ADD);
547 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000548 setTargetDAGCombine(ISD::MUL);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000549
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000550 if (Subtarget->hasV6T2Ops())
551 setTargetDAGCombine(ISD::OR);
552
Evan Chenga8e29892007-01-19 07:51:42 +0000553 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000554
Evan Chengf7d87ee2010-05-21 00:43:17 +0000555 if (UseSoftFloat || Subtarget->isThumb1Only() || !Subtarget->hasVFP2())
556 setSchedulingPreference(Sched::RegPressure);
557 else
558 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000559
560 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Evan Chengf6799392010-06-26 01:52:05 +0000561
Rafael Espindolacbeeae22010-07-11 04:01:49 +0000562 // On ARM arguments smaller than 4 bytes are extended, so all arguments
563 // are at least 4 bytes aligned.
564 setMinStackArgumentAlignment(4);
565
Evan Chengf6799392010-06-26 01:52:05 +0000566 if (EnableARMCodePlacement)
567 benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000568}
569
Evan Cheng4f6b4672010-07-21 06:09:07 +0000570std::pair<const TargetRegisterClass*, uint8_t>
571ARMTargetLowering::findRepresentativeClass(EVT VT) const{
572 const TargetRegisterClass *RRC = 0;
573 uint8_t Cost = 1;
574 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengd70f57b2010-07-19 22:15:08 +0000575 default:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000576 return TargetLowering::findRepresentativeClass(VT);
Evan Cheng4a863e22010-07-21 23:53:58 +0000577 // Use DPR as representative register class for all floating point
578 // and vector types. Since there are 32 SPR registers and 32 DPR registers so
579 // the cost is 1 for both f32 and f64.
580 case MVT::f32: case MVT::f64: case MVT::v8i8: case MVT::v4i16:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000581 case MVT::v2i32: case MVT::v1i64: case MVT::v2f32:
Evan Cheng4a863e22010-07-21 23:53:58 +0000582 RRC = ARM::DPRRegisterClass;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000583 break;
584 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
585 case MVT::v4f32: case MVT::v2f64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000586 RRC = ARM::DPRRegisterClass;
587 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000588 break;
589 case MVT::v4i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000590 RRC = ARM::DPRRegisterClass;
591 Cost = 4;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000592 break;
593 case MVT::v8i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000594 RRC = ARM::DPRRegisterClass;
595 Cost = 8;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000596 break;
Evan Chengd70f57b2010-07-19 22:15:08 +0000597 }
Evan Cheng4f6b4672010-07-21 06:09:07 +0000598 return std::make_pair(RRC, Cost);
Evan Chengd70f57b2010-07-19 22:15:08 +0000599}
600
Evan Chenga8e29892007-01-19 07:51:42 +0000601const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
602 switch (Opcode) {
603 default: return 0;
604 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000605 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
606 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000607 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000608 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
609 case ARMISD::tCALL: return "ARMISD::tCALL";
610 case ARMISD::BRCOND: return "ARMISD::BRCOND";
611 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000612 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000613 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
614 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
Bill Wendling0b4aa7d2010-08-29 03:02:11 +0000615 case ARMISD::AND: return "ARMISD::AND";
Evan Chenga8e29892007-01-19 07:51:42 +0000616 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000617 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000618 case ARMISD::CMPFP: return "ARMISD::CMPFP";
619 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng218977b2010-07-13 19:27:42 +0000620 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Chenga8e29892007-01-19 07:51:42 +0000621 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
622 case ARMISD::CMOV: return "ARMISD::CMOV";
623 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000624
Jim Grosbach3482c802010-01-18 19:58:49 +0000625 case ARMISD::RBIT: return "ARMISD::RBIT";
626
Bob Wilson76a312b2010-03-19 22:51:32 +0000627 case ARMISD::FTOSI: return "ARMISD::FTOSI";
628 case ARMISD::FTOUI: return "ARMISD::FTOUI";
629 case ARMISD::SITOF: return "ARMISD::SITOF";
630 case ARMISD::UITOF: return "ARMISD::UITOF";
631
Evan Chenga8e29892007-01-19 07:51:42 +0000632 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
633 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
634 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000635
Jim Grosbache5165492009-11-09 00:11:35 +0000636 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
637 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000638
Evan Chengc5942082009-10-28 06:55:03 +0000639 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
640 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
641
Dale Johannesen51e28e62010-06-03 21:09:53 +0000642 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
643
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000644 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000645
Evan Cheng86198642009-08-07 00:34:42 +0000646 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
647
Jim Grosbach3728e962009-12-10 00:11:09 +0000648 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
649 case ARMISD::SYNCBARRIER: return "ARMISD::SYNCBARRIER";
650
Bob Wilson5bafff32009-06-22 23:27:02 +0000651 case ARMISD::VCEQ: return "ARMISD::VCEQ";
652 case ARMISD::VCGE: return "ARMISD::VCGE";
653 case ARMISD::VCGEU: return "ARMISD::VCGEU";
654 case ARMISD::VCGT: return "ARMISD::VCGT";
655 case ARMISD::VCGTU: return "ARMISD::VCGTU";
656 case ARMISD::VTST: return "ARMISD::VTST";
657
658 case ARMISD::VSHL: return "ARMISD::VSHL";
659 case ARMISD::VSHRs: return "ARMISD::VSHRs";
660 case ARMISD::VSHRu: return "ARMISD::VSHRu";
661 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
662 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
663 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
664 case ARMISD::VSHRN: return "ARMISD::VSHRN";
665 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
666 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
667 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
668 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
669 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
670 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
671 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
672 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
673 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
674 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
675 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
676 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
677 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
678 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsoncba270d2010-07-13 21:16:48 +0000679 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000680 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000681 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000682 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000683 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000684 case ARMISD::VREV64: return "ARMISD::VREV64";
685 case ARMISD::VREV32: return "ARMISD::VREV32";
686 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000687 case ARMISD::VZIP: return "ARMISD::VZIP";
688 case ARMISD::VUZP: return "ARMISD::VUZP";
689 case ARMISD::VTRN: return "ARMISD::VTRN";
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000690 case ARMISD::VMULLs: return "ARMISD::VMULLs";
691 case ARMISD::VMULLu: return "ARMISD::VMULLu";
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000692 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000693 case ARMISD::FMAX: return "ARMISD::FMAX";
694 case ARMISD::FMIN: return "ARMISD::FMIN";
Jim Grosbachdd7d28a2010-07-17 01:50:57 +0000695 case ARMISD::BFI: return "ARMISD::BFI";
Evan Chenga8e29892007-01-19 07:51:42 +0000696 }
697}
698
Evan Cheng06b666c2010-05-15 02:18:07 +0000699/// getRegClassFor - Return the register class that should be used for the
700/// specified value type.
701TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const {
702 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
703 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
704 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +0000705 if (Subtarget->hasNEON()) {
706 if (VT == MVT::v4i64)
707 return ARM::QQPRRegisterClass;
708 else if (VT == MVT::v8i64)
709 return ARM::QQQQPRRegisterClass;
710 }
Evan Cheng06b666c2010-05-15 02:18:07 +0000711 return TargetLowering::getRegClassFor(VT);
712}
713
Eric Christopherab695882010-07-21 22:26:11 +0000714// Create a fast isel object.
715FastISel *
716ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
717 return ARM::createFastISel(funcInfo);
718}
719
Bill Wendlingb4202b82009-07-01 18:50:55 +0000720/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000721unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Bob Wilsonb5b50572010-07-01 22:26:26 +0000722 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
Bill Wendling20c568f2009-06-30 22:38:32 +0000723}
724
Anton Korobeynikovcec36f42010-07-24 21:52:08 +0000725/// getMaximalGlobalOffset - Returns the maximal possible offset which can
726/// be used for loads / stores from the global.
727unsigned ARMTargetLowering::getMaximalGlobalOffset() const {
728 return (Subtarget->isThumb1Only() ? 127 : 4095);
729}
730
Evan Cheng1cc39842010-05-20 23:26:43 +0000731Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +0000732 unsigned NumVals = N->getNumValues();
733 if (!NumVals)
734 return Sched::RegPressure;
735
736 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +0000737 EVT VT = N->getValueType(i);
738 if (VT.isFloatingPoint() || VT.isVector())
739 return Sched::Latency;
740 }
Evan Chengc10f5432010-05-28 23:25:23 +0000741
742 if (!N->isMachineOpcode())
743 return Sched::RegPressure;
744
745 // Load are scheduled for latency even if there instruction itinerary
746 // is not available.
747 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
748 const TargetInstrDesc &TID = TII->get(N->getMachineOpcode());
749 if (TID.mayLoad())
750 return Sched::Latency;
751
752 const InstrItineraryData &Itins = getTargetMachine().getInstrItineraryData();
753 if (!Itins.isEmpty() && Itins.getStageLatency(TID.getSchedClass()) > 2)
754 return Sched::Latency;
Evan Cheng1cc39842010-05-20 23:26:43 +0000755 return Sched::RegPressure;
756}
757
Evan Cheng31446872010-07-23 22:39:59 +0000758unsigned
759ARMTargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
760 MachineFunction &MF) const {
Evan Cheng31446872010-07-23 22:39:59 +0000761 switch (RC->getID()) {
762 default:
763 return 0;
764 case ARM::tGPRRegClassID:
Evan Chengac096802010-08-10 19:30:19 +0000765 return RegInfo->hasFP(MF) ? 4 : 5;
766 case ARM::GPRRegClassID: {
767 unsigned FP = RegInfo->hasFP(MF) ? 1 : 0;
768 return 10 - FP - (Subtarget->isR9Reserved() ? 1 : 0);
769 }
Evan Cheng31446872010-07-23 22:39:59 +0000770 case ARM::SPRRegClassID: // Currently not used as 'rep' register class.
771 case ARM::DPRRegClassID:
772 return 32 - 10;
773 }
774}
775
Evan Chenga8e29892007-01-19 07:51:42 +0000776//===----------------------------------------------------------------------===//
777// Lowering Code
778//===----------------------------------------------------------------------===//
779
Evan Chenga8e29892007-01-19 07:51:42 +0000780/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
781static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
782 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000783 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000784 case ISD::SETNE: return ARMCC::NE;
785 case ISD::SETEQ: return ARMCC::EQ;
786 case ISD::SETGT: return ARMCC::GT;
787 case ISD::SETGE: return ARMCC::GE;
788 case ISD::SETLT: return ARMCC::LT;
789 case ISD::SETLE: return ARMCC::LE;
790 case ISD::SETUGT: return ARMCC::HI;
791 case ISD::SETUGE: return ARMCC::HS;
792 case ISD::SETULT: return ARMCC::LO;
793 case ISD::SETULE: return ARMCC::LS;
794 }
795}
796
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000797/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
798static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000799 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000800 CondCode2 = ARMCC::AL;
801 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000802 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000803 case ISD::SETEQ:
804 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
805 case ISD::SETGT:
806 case ISD::SETOGT: CondCode = ARMCC::GT; break;
807 case ISD::SETGE:
808 case ISD::SETOGE: CondCode = ARMCC::GE; break;
809 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000810 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000811 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
812 case ISD::SETO: CondCode = ARMCC::VC; break;
813 case ISD::SETUO: CondCode = ARMCC::VS; break;
814 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
815 case ISD::SETUGT: CondCode = ARMCC::HI; break;
816 case ISD::SETUGE: CondCode = ARMCC::PL; break;
817 case ISD::SETLT:
818 case ISD::SETULT: CondCode = ARMCC::LT; break;
819 case ISD::SETLE:
820 case ISD::SETULE: CondCode = ARMCC::LE; break;
821 case ISD::SETNE:
822 case ISD::SETUNE: CondCode = ARMCC::NE; break;
823 }
Evan Chenga8e29892007-01-19 07:51:42 +0000824}
825
Bob Wilson1f595bb2009-04-17 19:07:39 +0000826//===----------------------------------------------------------------------===//
827// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000828//===----------------------------------------------------------------------===//
829
830#include "ARMGenCallingConv.inc"
831
832// APCS f64 is in register pairs, possibly split to stack
Owen Andersone50ed302009-08-10 22:56:29 +0000833static bool f64AssignAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000834 CCValAssign::LocInfo &LocInfo,
835 CCState &State, bool CanFail) {
836 static const unsigned RegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 };
837
838 // Try to get the first register.
839 if (unsigned Reg = State.AllocateReg(RegList, 4))
840 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
841 else {
842 // For the 2nd half of a v2f64, do not fail.
843 if (CanFail)
844 return false;
845
846 // Put the whole thing on the stack.
847 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
848 State.AllocateStack(8, 4),
849 LocVT, LocInfo));
850 return true;
851 }
852
853 // Try to get the second register.
854 if (unsigned Reg = State.AllocateReg(RegList, 4))
855 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
856 else
857 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
858 State.AllocateStack(4, 4),
859 LocVT, LocInfo));
860 return true;
861}
862
Owen Andersone50ed302009-08-10 22:56:29 +0000863static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000864 CCValAssign::LocInfo &LocInfo,
865 ISD::ArgFlagsTy &ArgFlags,
866 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000867 if (!f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
868 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000869 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000870 !f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
871 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000872 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000873}
874
875// AAPCS f64 is in aligned register pairs
Owen Andersone50ed302009-08-10 22:56:29 +0000876static bool f64AssignAAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000877 CCValAssign::LocInfo &LocInfo,
878 CCState &State, bool CanFail) {
879 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
880 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
Rafael Espindolabc565012010-07-21 11:38:30 +0000881 static const unsigned ShadowRegList[] = { ARM::R0, ARM::R1 };
Bob Wilson5bafff32009-06-22 23:27:02 +0000882
Rafael Espindolabc565012010-07-21 11:38:30 +0000883 unsigned Reg = State.AllocateReg(HiRegList, ShadowRegList, 2);
Bob Wilson5bafff32009-06-22 23:27:02 +0000884 if (Reg == 0) {
885 // For the 2nd half of a v2f64, do not just fail.
886 if (CanFail)
887 return false;
888
889 // Put the whole thing on the stack.
890 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
891 State.AllocateStack(8, 8),
892 LocVT, LocInfo));
893 return true;
894 }
895
896 unsigned i;
897 for (i = 0; i < 2; ++i)
898 if (HiRegList[i] == Reg)
899 break;
900
Rafael Espindolabc565012010-07-21 11:38:30 +0000901 unsigned T = State.AllocateReg(LoRegList[i]);
Chandler Carruth30d35b82010-07-22 08:02:25 +0000902 (void)T;
Rafael Espindolabc565012010-07-21 11:38:30 +0000903 assert(T == LoRegList[i] && "Could not allocate register");
904
Bob Wilson5bafff32009-06-22 23:27:02 +0000905 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
906 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
907 LocVT, LocInfo));
908 return true;
909}
910
Owen Andersone50ed302009-08-10 22:56:29 +0000911static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000912 CCValAssign::LocInfo &LocInfo,
913 ISD::ArgFlagsTy &ArgFlags,
914 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000915 if (!f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
916 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000918 !f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
919 return false;
920 return true; // we handled it
921}
922
Owen Andersone50ed302009-08-10 22:56:29 +0000923static bool f64RetAssign(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000924 CCValAssign::LocInfo &LocInfo, CCState &State) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000925 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
926 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
927
Bob Wilsone65586b2009-04-17 20:40:45 +0000928 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
929 if (Reg == 0)
930 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000931
Bob Wilsone65586b2009-04-17 20:40:45 +0000932 unsigned i;
933 for (i = 0; i < 2; ++i)
934 if (HiRegList[i] == Reg)
935 break;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000936
Bob Wilson5bafff32009-06-22 23:27:02 +0000937 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bob Wilsone65586b2009-04-17 20:40:45 +0000938 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000939 LocVT, LocInfo));
940 return true;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000941}
942
Owen Andersone50ed302009-08-10 22:56:29 +0000943static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000944 CCValAssign::LocInfo &LocInfo,
945 ISD::ArgFlagsTy &ArgFlags,
946 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000947 if (!f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
948 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000949 if (LocVT == MVT::v2f64 && !f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
Bob Wilson5bafff32009-06-22 23:27:02 +0000950 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000951 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000952}
953
Owen Andersone50ed302009-08-10 22:56:29 +0000954static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000955 CCValAssign::LocInfo &LocInfo,
956 ISD::ArgFlagsTy &ArgFlags,
957 CCState &State) {
958 return RetCC_ARM_APCS_Custom_f64(ValNo, ValVT, LocVT, LocInfo, ArgFlags,
959 State);
960}
961
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000962/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
963/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000964CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000965 bool Return,
966 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000967 switch (CC) {
968 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000969 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000970 case CallingConv::C:
971 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000972 // Use target triple & subtarget features to do actual dispatch.
973 if (Subtarget->isAAPCS_ABI()) {
974 if (Subtarget->hasVFP2() &&
975 FloatABIType == FloatABI::Hard && !isVarArg)
976 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
977 else
978 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
979 } else
980 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000981 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000982 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000983 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000984 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000985 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000986 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000987 }
988}
989
Dan Gohman98ca4f22009-08-05 01:29:28 +0000990/// LowerCallResult - Lower the result values of a call into the
991/// appropriate copies out of appropriate physical registers.
992SDValue
993ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000994 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000995 const SmallVectorImpl<ISD::InputArg> &Ins,
996 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000997 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000998
Bob Wilson1f595bb2009-04-17 19:07:39 +0000999 // Assign locations to each value returned by this call.
1000 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001001 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001002 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001003 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001004 CCAssignFnForNode(CallConv, /* Return*/ true,
1005 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001006
1007 // Copy all of the result registers out of their specified physreg.
1008 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1009 CCValAssign VA = RVLocs[i];
1010
Bob Wilson80915242009-04-25 00:33:20 +00001011 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001012 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001013 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +00001014 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +00001015 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001016 Chain = Lo.getValue(1);
1017 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001018 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001019 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001020 InFlag);
1021 Chain = Hi.getValue(1);
1022 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001023 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +00001024
Owen Anderson825b72b2009-08-11 20:47:22 +00001025 if (VA.getLocVT() == MVT::v2f64) {
1026 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1027 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1028 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001029
1030 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001031 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001032 Chain = Lo.getValue(1);
1033 InFlag = Lo.getValue(2);
1034 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001035 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001036 Chain = Hi.getValue(1);
1037 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001038 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +00001039 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1040 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001041 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00001042 } else {
Bob Wilson80915242009-04-25 00:33:20 +00001043 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1044 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001045 Chain = Val.getValue(1);
1046 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001047 }
Bob Wilson80915242009-04-25 00:33:20 +00001048
1049 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001050 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +00001051 case CCValAssign::Full: break;
1052 case CCValAssign::BCvt:
1053 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
1054 break;
1055 }
1056
Dan Gohman98ca4f22009-08-05 01:29:28 +00001057 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001058 }
1059
Dan Gohman98ca4f22009-08-05 01:29:28 +00001060 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001061}
1062
1063/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1064/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +00001065/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +00001066/// a byval function parameter.
1067/// Sometimes what we are copying is the end of a larger object, the part that
1068/// does not fit in registers.
1069static SDValue
1070CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
1071 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1072 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001073 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001074 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001075 /*isVolatile=*/false, /*AlwaysInline=*/false,
1076 NULL, 0, NULL, 0);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001077}
1078
Bob Wilsondee46d72009-04-17 20:35:10 +00001079/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001080SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001081ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
1082 SDValue StackPtr, SDValue Arg,
1083 DebugLoc dl, SelectionDAG &DAG,
1084 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001085 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001086 unsigned LocMemOffset = VA.getLocMemOffset();
1087 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
1088 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
1089 if (Flags.isByVal()) {
1090 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
1091 }
1092 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene1b58cab2010-02-15 16:55:24 +00001093 PseudoSourceValue::getStack(), LocMemOffset,
1094 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001095}
1096
Dan Gohman98ca4f22009-08-05 01:29:28 +00001097void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +00001098 SDValue Chain, SDValue &Arg,
1099 RegsToPassVector &RegsToPass,
1100 CCValAssign &VA, CCValAssign &NextVA,
1101 SDValue &StackPtr,
1102 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +00001103 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001104
Jim Grosbache5165492009-11-09 00:11:35 +00001105 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001106 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +00001107 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
1108
1109 if (NextVA.isRegLoc())
1110 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
1111 else {
1112 assert(NextVA.isMemLoc());
1113 if (StackPtr.getNode() == 0)
1114 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1115
Dan Gohman98ca4f22009-08-05 01:29:28 +00001116 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
1117 dl, DAG, NextVA,
1118 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001119 }
1120}
1121
Dan Gohman98ca4f22009-08-05 01:29:28 +00001122/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +00001123/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1124/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001125SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001126ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001127 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001128 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001129 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001130 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001131 const SmallVectorImpl<ISD::InputArg> &Ins,
1132 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001133 SmallVectorImpl<SDValue> &InVals) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001134 MachineFunction &MF = DAG.getMachineFunction();
1135 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1136 bool IsSibCall = false;
Bob Wilson703af3a2010-08-13 22:43:33 +00001137 // Temporarily disable tail calls so things don't break.
1138 if (!EnableARMTailCalls)
1139 isTailCall = false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001140 if (isTailCall) {
1141 // Check if it's really possible to do a tail call.
1142 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1143 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001144 Outs, OutVals, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001145 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1146 // detected sibcalls.
1147 if (isTailCall) {
1148 ++NumTailCalls;
1149 IsSibCall = true;
1150 }
1151 }
Evan Chenga8e29892007-01-19 07:51:42 +00001152
Bob Wilson1f595bb2009-04-17 19:07:39 +00001153 // Analyze operands of the call, assigning locations to each operand.
1154 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001155 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1156 *DAG.getContext());
1157 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001158 CCAssignFnForNode(CallConv, /* Return*/ false,
1159 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001160
Bob Wilson1f595bb2009-04-17 19:07:39 +00001161 // Get a count of how many bytes are to be pushed on the stack.
1162 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001163
Dale Johannesen51e28e62010-06-03 21:09:53 +00001164 // For tail calls, memory operands are available in our caller's stack.
1165 if (IsSibCall)
1166 NumBytes = 0;
1167
Evan Chenga8e29892007-01-19 07:51:42 +00001168 // Adjust the stack pointer for the new arguments...
1169 // These operations are automatically eliminated by the prolog/epilog pass
Dale Johannesen51e28e62010-06-03 21:09:53 +00001170 if (!IsSibCall)
1171 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001172
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001173 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001174
Bob Wilson5bafff32009-06-22 23:27:02 +00001175 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001176 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001177
Bob Wilson1f595bb2009-04-17 19:07:39 +00001178 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001179 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001180 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1181 i != e;
1182 ++i, ++realArgIdx) {
1183 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00001184 SDValue Arg = OutVals[realArgIdx];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001185 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +00001186
Bob Wilson1f595bb2009-04-17 19:07:39 +00001187 // Promote the value if needed.
1188 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001189 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001190 case CCValAssign::Full: break;
1191 case CCValAssign::SExt:
1192 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1193 break;
1194 case CCValAssign::ZExt:
1195 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1196 break;
1197 case CCValAssign::AExt:
1198 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1199 break;
1200 case CCValAssign::BCvt:
1201 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1202 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001203 }
1204
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001205 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001206 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001207 if (VA.getLocVT() == MVT::v2f64) {
1208 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1209 DAG.getConstant(0, MVT::i32));
1210 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1211 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001212
Dan Gohman98ca4f22009-08-05 01:29:28 +00001213 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001214 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1215
1216 VA = ArgLocs[++i]; // skip ahead to next loc
1217 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001218 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001219 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1220 } else {
1221 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001222
Dan Gohman98ca4f22009-08-05 01:29:28 +00001223 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1224 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001225 }
1226 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001227 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001228 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001229 }
1230 } else if (VA.isRegLoc()) {
1231 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001232 } else if (!IsSibCall) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001233 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001234
Dan Gohman98ca4f22009-08-05 01:29:28 +00001235 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1236 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001237 }
Evan Chenga8e29892007-01-19 07:51:42 +00001238 }
1239
1240 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001241 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001242 &MemOpChains[0], MemOpChains.size());
1243
1244 // Build a sequence of copy-to-reg nodes chained together with token chain
1245 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001246 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001247 // Tail call byval lowering might overwrite argument registers so in case of
1248 // tail call optimization the copies to registers are lowered later.
1249 if (!isTailCall)
1250 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1251 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1252 RegsToPass[i].second, InFlag);
1253 InFlag = Chain.getValue(1);
1254 }
Evan Chenga8e29892007-01-19 07:51:42 +00001255
Dale Johannesen51e28e62010-06-03 21:09:53 +00001256 // For tail calls lower the arguments to the 'real' stack slot.
1257 if (isTailCall) {
1258 // Force all the incoming stack arguments to be loaded from the stack
1259 // before any new outgoing arguments are stored to the stack, because the
1260 // outgoing stack slots may alias the incoming argument stack slots, and
1261 // the alias isn't otherwise explicit. This is slightly more conservative
1262 // than necessary, because it means that each store effectively depends
1263 // on every argument instead of just those arguments it would clobber.
1264
1265 // Do not flag preceeding copytoreg stuff together with the following stuff.
1266 InFlag = SDValue();
1267 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1268 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1269 RegsToPass[i].second, InFlag);
1270 InFlag = Chain.getValue(1);
1271 }
1272 InFlag =SDValue();
1273 }
1274
Bill Wendling056292f2008-09-16 21:48:12 +00001275 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1276 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1277 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001278 bool isDirect = false;
1279 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001280 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001281 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001282
1283 if (EnableARMLongCalls) {
1284 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1285 && "long-calls with non-static relocation model!");
1286 // Handle a global address or an external symbol. If it's not one of
1287 // those, the target's already in a register, so we don't need to do
1288 // anything extra.
1289 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001290 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001291 // Create a constant pool entry for the callee address
1292 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1293 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
1294 ARMPCLabelIndex,
1295 ARMCP::CPValue, 0);
1296 // Get the address of the callee into a register
1297 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1298 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1299 Callee = DAG.getLoad(getPointerTy(), dl,
1300 DAG.getEntryNode(), CPAddr,
1301 PseudoSourceValue::getConstantPool(), 0,
1302 false, false, 0);
1303 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1304 const char *Sym = S->getSymbol();
1305
1306 // Create a constant pool entry for the callee address
1307 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1308 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1309 Sym, ARMPCLabelIndex, 0);
1310 // Get the address of the callee into a register
1311 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1312 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1313 Callee = DAG.getLoad(getPointerTy(), dl,
1314 DAG.getEntryNode(), CPAddr,
1315 PseudoSourceValue::getConstantPool(), 0,
1316 false, false, 0);
1317 }
1318 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001319 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001320 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001321 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001322 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001323 getTargetMachine().getRelocationModel() != Reloc::Static;
1324 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001325 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001326 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001327 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001328 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001329 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001330 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001331 ARMPCLabelIndex,
1332 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001333 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001334 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001335 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001336 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001337 PseudoSourceValue::getConstantPool(), 0,
1338 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001339 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001340 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001341 getPointerTy(), Callee, PICLabel);
Jim Grosbache7b52522010-04-14 22:28:31 +00001342 } else
Devang Patel0d881da2010-07-06 22:08:15 +00001343 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +00001344 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001345 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001346 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001347 getTargetMachine().getRelocationModel() != Reloc::Static;
1348 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001349 // tBX takes a register source operand.
1350 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001351 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001352 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001353 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001354 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001355 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001356 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001357 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001358 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001359 PseudoSourceValue::getConstantPool(), 0,
1360 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001361 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001362 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001363 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001364 } else
Bill Wendling056292f2008-09-16 21:48:12 +00001365 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001366 }
1367
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001368 // FIXME: handle tail calls differently.
1369 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001370 if (Subtarget->isThumb()) {
1371 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001372 CallOpc = ARMISD::CALL_NOLINK;
1373 else
1374 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1375 } else {
1376 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001377 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1378 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001379 }
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001380
Dan Gohman475871a2008-07-27 21:46:04 +00001381 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001382 Ops.push_back(Chain);
1383 Ops.push_back(Callee);
1384
1385 // Add argument registers to the end of the list so that they are known live
1386 // into the call.
1387 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1388 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1389 RegsToPass[i].second.getValueType()));
1390
Gabor Greifba36cb52008-08-28 21:40:38 +00001391 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001392 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001393
1394 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001395 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001396 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001397
Duncan Sands4bdcb612008-07-02 17:40:58 +00001398 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001399 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001400 InFlag = Chain.getValue(1);
1401
Chris Lattnere563bbc2008-10-11 22:08:30 +00001402 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1403 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001404 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001405 InFlag = Chain.getValue(1);
1406
Bob Wilson1f595bb2009-04-17 19:07:39 +00001407 // Handle result values, copying them out of physregs into vregs that we
1408 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001409 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1410 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001411}
1412
Dale Johannesen51e28e62010-06-03 21:09:53 +00001413/// MatchingStackOffset - Return true if the given stack call argument is
1414/// already available in the same position (relatively) of the caller's
1415/// incoming argument stack.
1416static
1417bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1418 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
1419 const ARMInstrInfo *TII) {
1420 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1421 int FI = INT_MAX;
1422 if (Arg.getOpcode() == ISD::CopyFromReg) {
1423 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
1424 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
1425 return false;
1426 MachineInstr *Def = MRI->getVRegDef(VR);
1427 if (!Def)
1428 return false;
1429 if (!Flags.isByVal()) {
1430 if (!TII->isLoadFromStackSlot(Def, FI))
1431 return false;
1432 } else {
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001433 return false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001434 }
1435 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1436 if (Flags.isByVal())
1437 // ByVal argument is passed in as a pointer but it's now being
1438 // dereferenced. e.g.
1439 // define @foo(%struct.X* %A) {
1440 // tail call @bar(%struct.X* byval %A)
1441 // }
1442 return false;
1443 SDValue Ptr = Ld->getBasePtr();
1444 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1445 if (!FINode)
1446 return false;
1447 FI = FINode->getIndex();
1448 } else
1449 return false;
1450
1451 assert(FI != INT_MAX);
1452 if (!MFI->isFixedObjectIndex(FI))
1453 return false;
1454 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1455}
1456
1457/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1458/// for tail call optimization. Targets which want to do tail call
1459/// optimization should implement this function.
1460bool
1461ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1462 CallingConv::ID CalleeCC,
1463 bool isVarArg,
1464 bool isCalleeStructRet,
1465 bool isCallerStructRet,
1466 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001467 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesen51e28e62010-06-03 21:09:53 +00001468 const SmallVectorImpl<ISD::InputArg> &Ins,
1469 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001470 const Function *CallerF = DAG.getMachineFunction().getFunction();
1471 CallingConv::ID CallerCC = CallerF->getCallingConv();
1472 bool CCMatch = CallerCC == CalleeCC;
1473
1474 // Look for obvious safe cases to perform tail call optimization that do not
1475 // require ABI changes. This is what gcc calls sibcall.
1476
Jim Grosbach7616b642010-06-16 23:45:49 +00001477 // Do not sibcall optimize vararg calls unless the call site is not passing
1478 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001479 if (isVarArg && !Outs.empty())
1480 return false;
1481
1482 // Also avoid sibcall optimization if either caller or callee uses struct
1483 // return semantics.
1484 if (isCalleeStructRet || isCallerStructRet)
1485 return false;
1486
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001487 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Evan Cheng0110ac62010-06-19 01:01:32 +00001488 // emitEpilogue is not ready for them.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001489 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1490 // LR. This means if we need to reload LR, it takes an extra instructions,
1491 // which outweighs the value of the tail call; but here we don't know yet
1492 // whether LR is going to be used. Probably the right approach is to
1493 // generate the tail call here and turn it back into CALL/RET in
1494 // emitEpilogue if LR is used.
Evan Cheng0110ac62010-06-19 01:01:32 +00001495 if (Subtarget->isThumb1Only())
1496 return false;
1497
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001498 // For the moment, we can only do this to functions defined in this
1499 // compilation, or to indirect calls. A Thumb B to an ARM function,
1500 // or vice versa, is not easily fixed up in the linker unlike BL.
1501 // (We could do this by loading the address of the callee into a register;
1502 // that is an extra instruction over the direct call and burns a register
1503 // as well, so is not likely to be a win.)
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001504
1505 // It might be safe to remove this restriction on non-Darwin.
1506
1507 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
1508 // but we need to make sure there are enough registers; the only valid
1509 // registers are the 4 used for parameters. We don't currently do this
1510 // case.
Evan Cheng0110ac62010-06-19 01:01:32 +00001511 if (isa<ExternalSymbolSDNode>(Callee))
1512 return false;
1513
1514 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001515 const GlobalValue *GV = G->getGlobal();
1516 if (GV->isDeclaration() || GV->isWeakForLinker())
Evan Cheng0110ac62010-06-19 01:01:32 +00001517 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001518 }
1519
Dale Johannesen51e28e62010-06-03 21:09:53 +00001520 // If the calling conventions do not match, then we'd better make sure the
1521 // results are returned in the same way as what the caller expects.
1522 if (!CCMatch) {
1523 SmallVector<CCValAssign, 16> RVLocs1;
1524 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
1525 RVLocs1, *DAG.getContext());
1526 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1527
1528 SmallVector<CCValAssign, 16> RVLocs2;
1529 CCState CCInfo2(CallerCC, false, getTargetMachine(),
1530 RVLocs2, *DAG.getContext());
1531 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1532
1533 if (RVLocs1.size() != RVLocs2.size())
1534 return false;
1535 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1536 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1537 return false;
1538 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1539 return false;
1540 if (RVLocs1[i].isRegLoc()) {
1541 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1542 return false;
1543 } else {
1544 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1545 return false;
1546 }
1547 }
1548 }
1549
1550 // If the callee takes no arguments then go on to check the results of the
1551 // call.
1552 if (!Outs.empty()) {
1553 // Check if stack adjustment is needed. For now, do not do this if any
1554 // argument is passed on the stack.
1555 SmallVector<CCValAssign, 16> ArgLocs;
1556 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
1557 ArgLocs, *DAG.getContext());
1558 CCInfo.AnalyzeCallOperands(Outs,
1559 CCAssignFnForNode(CalleeCC, false, isVarArg));
1560 if (CCInfo.getNextStackOffset()) {
1561 MachineFunction &MF = DAG.getMachineFunction();
1562
1563 // Check if the arguments are already laid out in the right way as
1564 // the caller's fixed stack objects.
1565 MachineFrameInfo *MFI = MF.getFrameInfo();
1566 const MachineRegisterInfo *MRI = &MF.getRegInfo();
1567 const ARMInstrInfo *TII =
1568 ((ARMTargetMachine&)getTargetMachine()).getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001569 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1570 i != e;
1571 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001572 CCValAssign &VA = ArgLocs[i];
1573 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001574 SDValue Arg = OutVals[realArgIdx];
Dale Johannesencf296fa2010-06-05 00:51:39 +00001575 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001576 if (VA.getLocInfo() == CCValAssign::Indirect)
1577 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001578 if (VA.needsCustom()) {
1579 // f64 and vector types are split into multiple registers or
1580 // register/stack-slot combinations. The types will not match
1581 // the registers; give up on memory f64 refs until we figure
1582 // out what to do about this.
1583 if (!VA.isRegLoc())
1584 return false;
1585 if (!ArgLocs[++i].isRegLoc())
1586 return false;
1587 if (RegVT == MVT::v2f64) {
1588 if (!ArgLocs[++i].isRegLoc())
1589 return false;
1590 if (!ArgLocs[++i].isRegLoc())
1591 return false;
1592 }
1593 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001594 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1595 MFI, MRI, TII))
1596 return false;
1597 }
1598 }
1599 }
1600 }
1601
1602 return true;
1603}
1604
Dan Gohman98ca4f22009-08-05 01:29:28 +00001605SDValue
1606ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001607 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001608 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001609 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001610 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001611
Bob Wilsondee46d72009-04-17 20:35:10 +00001612 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001613 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001614
Bob Wilsondee46d72009-04-17 20:35:10 +00001615 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001616 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1617 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001618
Dan Gohman98ca4f22009-08-05 01:29:28 +00001619 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001620 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1621 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001622
1623 // If this is the first return lowered for this function, add
1624 // the regs to the liveout set for the function.
1625 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1626 for (unsigned i = 0; i != RVLocs.size(); ++i)
1627 if (RVLocs[i].isRegLoc())
1628 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001629 }
1630
Bob Wilson1f595bb2009-04-17 19:07:39 +00001631 SDValue Flag;
1632
1633 // Copy the result values into the output registers.
1634 for (unsigned i = 0, realRVLocIdx = 0;
1635 i != RVLocs.size();
1636 ++i, ++realRVLocIdx) {
1637 CCValAssign &VA = RVLocs[i];
1638 assert(VA.isRegLoc() && "Can only return in registers!");
1639
Dan Gohmanc9403652010-07-07 15:54:55 +00001640 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilson1f595bb2009-04-17 19:07:39 +00001641
1642 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001643 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001644 case CCValAssign::Full: break;
1645 case CCValAssign::BCvt:
1646 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1647 break;
1648 }
1649
Bob Wilson1f595bb2009-04-17 19:07:39 +00001650 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001651 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001652 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001653 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1654 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001655 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001656 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001657
1658 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1659 Flag = Chain.getValue(1);
1660 VA = RVLocs[++i]; // skip ahead to next loc
1661 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1662 HalfGPRs.getValue(1), Flag);
1663 Flag = Chain.getValue(1);
1664 VA = RVLocs[++i]; // skip ahead to next loc
1665
1666 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001667 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1668 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001669 }
1670 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1671 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001672 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001673 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001674 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001675 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001676 VA = RVLocs[++i]; // skip ahead to next loc
1677 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1678 Flag);
1679 } else
1680 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1681
Bob Wilsondee46d72009-04-17 20:35:10 +00001682 // Guarantee that all emitted copies are
1683 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001684 Flag = Chain.getValue(1);
1685 }
1686
1687 SDValue result;
1688 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001689 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001690 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001691 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001692
1693 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001694}
1695
Bob Wilsonb62d2572009-11-03 00:02:05 +00001696// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1697// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1698// one of the above mentioned nodes. It has to be wrapped because otherwise
1699// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1700// be used to form addressing mode. These wrapped nodes will be selected
1701// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001702static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001703 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001704 // FIXME there is no actual debug info here
1705 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001706 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001707 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001708 if (CP->isMachineConstantPoolEntry())
1709 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1710 CP->getAlignment());
1711 else
1712 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1713 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001714 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001715}
1716
Jim Grosbache1102ca2010-07-19 17:20:38 +00001717unsigned ARMTargetLowering::getJumpTableEncoding() const {
1718 return MachineJumpTableInfo::EK_Inline;
1719}
1720
Dan Gohmand858e902010-04-17 15:26:15 +00001721SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1722 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001723 MachineFunction &MF = DAG.getMachineFunction();
1724 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1725 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001726 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001727 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001728 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001729 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1730 SDValue CPAddr;
1731 if (RelocM == Reloc::Static) {
1732 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1733 } else {
1734 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001735 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001736 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1737 ARMCP::CPBlockAddress,
1738 PCAdj);
1739 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1740 }
1741 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1742 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001743 PseudoSourceValue::getConstantPool(), 0,
1744 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001745 if (RelocM == Reloc::Static)
1746 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001747 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001748 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001749}
1750
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001751// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001752SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001753ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001754 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001755 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001756 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001757 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001758 MachineFunction &MF = DAG.getMachineFunction();
1759 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1760 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001761 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001762 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001763 ARMCP::CPValue, PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001764 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001765 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001766 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
David Greene1b58cab2010-02-15 16:55:24 +00001767 PseudoSourceValue::getConstantPool(), 0,
1768 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001769 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001770
Evan Chenge7e0d622009-11-06 22:24:13 +00001771 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001772 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001773
1774 // call __tls_get_addr.
1775 ArgListTy Args;
1776 ArgListEntry Entry;
1777 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001778 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001779 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001780 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001781 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001782 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1783 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001784 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001785 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001786 return CallResult.first;
1787}
1788
1789// Lower ISD::GlobalTLSAddress using the "initial exec" or
1790// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001791SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001792ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001793 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001794 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001795 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001796 SDValue Offset;
1797 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001798 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001799 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001800 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001801
Chris Lattner4fb63d02009-07-15 04:12:33 +00001802 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001803 MachineFunction &MF = DAG.getMachineFunction();
1804 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1805 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1806 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001807 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1808 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001809 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001810 ARMCP::CPValue, PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001811 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001812 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001813 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001814 PseudoSourceValue::getConstantPool(), 0,
1815 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001816 Chain = Offset.getValue(1);
1817
Evan Chenge7e0d622009-11-06 22:24:13 +00001818 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001819 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001820
Evan Cheng9eda6892009-10-31 03:39:36 +00001821 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001822 PseudoSourceValue::getConstantPool(), 0,
1823 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001824 } else {
1825 // local exec model
Evan Chenge4e4ed32009-08-28 23:18:09 +00001826 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001827 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001828 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001829 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001830 PseudoSourceValue::getConstantPool(), 0,
1831 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001832 }
1833
1834 // The address of the thread local variable is the add of the thread
1835 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001836 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001837}
1838
Dan Gohman475871a2008-07-27 21:46:04 +00001839SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001840ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001841 // TODO: implement the "local dynamic" model
1842 assert(Subtarget->isTargetELF() &&
1843 "TLS not implemented for non-ELF targets");
1844 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1845 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1846 // otherwise use the "Local Exec" TLS Model
1847 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1848 return LowerToTLSGeneralDynamicModel(GA, DAG);
1849 else
1850 return LowerToTLSExecModels(GA, DAG);
1851}
1852
Dan Gohman475871a2008-07-27 21:46:04 +00001853SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001854 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001855 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001856 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001857 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001858 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1859 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001860 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001861 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001862 new ARMConstantPoolValue(GV, UseGOTOFF ? "GOTOFF" : "GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001863 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001864 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001865 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001866 CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001867 PseudoSourceValue::getConstantPool(), 0,
1868 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001869 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001870 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001871 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001872 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001873 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001874 PseudoSourceValue::getGOT(), 0,
1875 false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001876 return Result;
1877 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001878 // If we have T2 ops, we can materialize the address directly via movt/movw
1879 // pair. This is always cheaper.
1880 if (Subtarget->useMovt()) {
1881 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
Devang Patel0d881da2010-07-06 22:08:15 +00001882 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001883 } else {
1884 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1885 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1886 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001887 PseudoSourceValue::getConstantPool(), 0,
1888 false, false, 0);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001889 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001890 }
1891}
1892
Dan Gohman475871a2008-07-27 21:46:04 +00001893SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001894 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001895 MachineFunction &MF = DAG.getMachineFunction();
1896 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1897 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001898 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001899 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001900 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001901 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001902 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001903 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001904 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001905 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001906 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001907 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1908 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001909 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001910 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001911 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001912 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001913
Evan Cheng9eda6892009-10-31 03:39:36 +00001914 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001915 PseudoSourceValue::getConstantPool(), 0,
1916 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001917 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001918
1919 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001920 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001921 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001922 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001923
Evan Cheng63476a82009-09-03 07:04:02 +00001924 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Evan Cheng9eda6892009-10-31 03:39:36 +00001925 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001926 PseudoSourceValue::getGOT(), 0,
1927 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001928
1929 return Result;
1930}
1931
Dan Gohman475871a2008-07-27 21:46:04 +00001932SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001933 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001934 assert(Subtarget->isTargetELF() &&
1935 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00001936 MachineFunction &MF = DAG.getMachineFunction();
1937 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1938 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00001939 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001940 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001941 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001942 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1943 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001944 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001945 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001946 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001947 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001948 PseudoSourceValue::getConstantPool(), 0,
1949 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001950 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001951 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001952}
1953
Jim Grosbach0e0da732009-05-12 23:59:14 +00001954SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001955ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
1956 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00001957 SDValue Val = DAG.getConstant(0, MVT::i32);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001958 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(0),
1959 Op.getOperand(1), Val);
1960}
1961
1962SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00001963ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
1964 DebugLoc dl = Op.getDebugLoc();
1965 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
1966 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
1967}
1968
1969SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00001970ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00001971 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001972 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001973 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001974 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001975 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001976 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001977 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001978 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1979 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001980 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001981 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00001982 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1983 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001984 EVT PtrVT = getPointerTy();
1985 DebugLoc dl = Op.getDebugLoc();
1986 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1987 SDValue CPAddr;
1988 unsigned PCAdj = (RelocM != Reloc::PIC_)
1989 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001990 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001991 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
1992 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001993 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001994 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001995 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00001996 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001997 PseudoSourceValue::getConstantPool(), 0,
1998 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001999
2000 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002001 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002002 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
2003 }
2004 return Result;
2005 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002006 }
2007}
2008
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002009static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002010 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00002011 DebugLoc dl = Op.getDebugLoc();
2012 SDValue Op5 = Op.getOperand(5);
Jim Grosbach3728e962009-12-10 00:11:09 +00002013 unsigned isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue();
Evan Cheng11db0682010-08-11 06:22:01 +00002014 // Some subtargets which have dmb and dsb instructions can handle barriers
2015 // directly. Some ARMv6 cpus can support them with the help of mcr
2016 // instruction. Thumb1 and pre-v6 ARM mode use a libcall instead and should
Jim Grosbachc73993b2010-06-17 01:37:00 +00002017 // never get here.
2018 unsigned Opc = isDeviceBarrier ? ARMISD::SYNCBARRIER : ARMISD::MEMBARRIER;
Evan Cheng11db0682010-08-11 06:22:01 +00002019 if (Subtarget->hasDataBarrier())
Jim Grosbachc73993b2010-06-17 01:37:00 +00002020 return DAG.getNode(Opc, dl, MVT::Other, Op.getOperand(0));
Evan Cheng11db0682010-08-11 06:22:01 +00002021 else {
2022 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb1Only() &&
2023 "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
Jim Grosbachc73993b2010-06-17 01:37:00 +00002024 return DAG.getNode(Opc, dl, MVT::Other, Op.getOperand(0),
2025 DAG.getConstant(0, MVT::i32));
Evan Cheng11db0682010-08-11 06:22:01 +00002026 }
Jim Grosbach3728e962009-12-10 00:11:09 +00002027}
2028
Dan Gohman1e93df62010-04-17 14:41:14 +00002029static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
2030 MachineFunction &MF = DAG.getMachineFunction();
2031 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
2032
Evan Chenga8e29892007-01-19 07:51:42 +00002033 // vastart just stores the address of the VarArgsFrameIndex slot into the
2034 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002035 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002036 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00002037 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00002038 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
David Greene1b58cab2010-02-15 16:55:24 +00002039 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
2040 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002041}
2042
Dan Gohman475871a2008-07-27 21:46:04 +00002043SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00002044ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
2045 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002046 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00002047 MachineFunction &MF = DAG.getMachineFunction();
2048 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2049
2050 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002051 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00002052 RC = ARM::tGPRRegisterClass;
2053 else
2054 RC = ARM::GPRRegisterClass;
2055
2056 // Transform the arguments stored in physical registers into virtual ones.
Evan Cheng2457f2c2010-05-22 01:47:14 +00002057 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002058 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002059
2060 SDValue ArgValue2;
2061 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002062 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chenged2ae132010-07-03 00:40:23 +00002063 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson5bafff32009-06-22 23:27:02 +00002064
2065 // Create load node to retrieve arguments from the stack.
2066 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002067 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00002068 PseudoSourceValue::getFixedStack(FI), 0,
2069 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002070 } else {
2071 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002072 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002073 }
2074
Jim Grosbache5165492009-11-09 00:11:35 +00002075 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00002076}
2077
2078SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002079ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002080 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002081 const SmallVectorImpl<ISD::InputArg>
2082 &Ins,
2083 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002084 SmallVectorImpl<SDValue> &InVals)
2085 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002086
Bob Wilson1f595bb2009-04-17 19:07:39 +00002087 MachineFunction &MF = DAG.getMachineFunction();
2088 MachineFrameInfo *MFI = MF.getFrameInfo();
2089
Bob Wilson1f595bb2009-04-17 19:07:39 +00002090 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2091
2092 // Assign locations to all of the incoming arguments.
2093 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002094 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
2095 *DAG.getContext());
2096 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002097 CCAssignFnForNode(CallConv, /* Return*/ false,
2098 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002099
2100 SmallVector<SDValue, 16> ArgValues;
2101
2102 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2103 CCValAssign &VA = ArgLocs[i];
2104
Bob Wilsondee46d72009-04-17 20:35:10 +00002105 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002106 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002107 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00002108
Bob Wilson5bafff32009-06-22 23:27:02 +00002109 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002110 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002111 // f64 and vector types are split up into multiple registers or
2112 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00002113 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002114 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00002115 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00002116 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00002117 SDValue ArgValue2;
2118 if (VA.isMemLoc()) {
Evan Chenged2ae132010-07-03 00:40:23 +00002119 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson6a234f02010-04-13 22:03:22 +00002120 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2121 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
2122 PseudoSourceValue::getFixedStack(FI), 0,
2123 false, false, 0);
2124 } else {
2125 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
2126 Chain, DAG, dl);
2127 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002128 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
2129 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002130 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00002131 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002132 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
2133 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002134 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002135
Bob Wilson5bafff32009-06-22 23:27:02 +00002136 } else {
2137 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002138
Owen Anderson825b72b2009-08-11 20:47:22 +00002139 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00002140 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002141 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00002142 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002143 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002144 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002145 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002146 RC = (AFI->isThumb1OnlyFunction() ?
2147 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00002148 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002149 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002150
2151 // Transform the arguments in physical registers into virtual ones.
2152 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002153 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002154 }
2155
2156 // If this is an 8 or 16-bit value, it is really passed promoted
2157 // to 32 bits. Insert an assert[sz]ext to capture this, then
2158 // truncate to the right size.
2159 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002160 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002161 case CCValAssign::Full: break;
2162 case CCValAssign::BCvt:
2163 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
2164 break;
2165 case CCValAssign::SExt:
2166 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2167 DAG.getValueType(VA.getValVT()));
2168 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2169 break;
2170 case CCValAssign::ZExt:
2171 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2172 DAG.getValueType(VA.getValVT()));
2173 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2174 break;
2175 }
2176
Dan Gohman98ca4f22009-08-05 01:29:28 +00002177 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002178
2179 } else { // VA.isRegLoc()
2180
2181 // sanity check
2182 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002183 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002184
2185 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002186 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(), true);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002187
Bob Wilsondee46d72009-04-17 20:35:10 +00002188 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002189 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002190 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00002191 PseudoSourceValue::getFixedStack(FI), 0,
2192 false, false, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002193 }
2194 }
2195
2196 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00002197 if (isVarArg) {
2198 static const unsigned GPRArgRegs[] = {
2199 ARM::R0, ARM::R1, ARM::R2, ARM::R3
2200 };
2201
Bob Wilsondee46d72009-04-17 20:35:10 +00002202 unsigned NumGPRs = CCInfo.getFirstUnallocated
2203 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002204
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00002205 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
2206 unsigned VARegSize = (4 - NumGPRs) * 4;
2207 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00002208 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00002209 if (VARegSaveSize) {
2210 // If this function is vararg, store any remaining integer argument regs
2211 // to their spots on the stack so that they may be loaded by deferencing
2212 // the result of va_next.
2213 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Dan Gohman1e93df62010-04-17 14:41:14 +00002214 AFI->setVarArgsFrameIndex(
2215 MFI->CreateFixedObject(VARegSaveSize,
2216 ArgOffset + VARegSaveSize - VARegSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002217 true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002218 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
2219 getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00002220
Dan Gohman475871a2008-07-27 21:46:04 +00002221 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00002222 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002223 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002224 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00002225 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00002226 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00002227 RC = ARM::GPRRegisterClass;
2228
Bob Wilson998e1252009-04-20 18:36:57 +00002229 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002230 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dan Gohman1e93df62010-04-17 14:41:14 +00002231 SDValue Store =
2232 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Jim Grosbach18f30e62010-06-02 21:53:11 +00002233 PseudoSourceValue::getFixedStack(AFI->getVarArgsFrameIndex()),
2234 0, false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002235 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002236 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00002237 DAG.getConstant(4, getPointerTy()));
2238 }
2239 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002240 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002241 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00002242 } else
2243 // This will point to the next argument passed via stack.
Evan Chenged2ae132010-07-03 00:40:23 +00002244 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset, true));
Evan Chenga8e29892007-01-19 07:51:42 +00002245 }
2246
Dan Gohman98ca4f22009-08-05 01:29:28 +00002247 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002248}
2249
2250/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002251static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002252 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002253 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002254 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002255 // Maybe this has already been legalized into the constant pool?
2256 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002257 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002258 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002259 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002260 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002261 }
2262 }
2263 return false;
2264}
2265
Evan Chenga8e29892007-01-19 07:51:42 +00002266/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2267/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002268SDValue
2269ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng218977b2010-07-13 19:27:42 +00002270 SDValue &ARMcc, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002271 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002272 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002273 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002274 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002275 // Constant does not fit, try adjusting it by one?
2276 switch (CC) {
2277 default: break;
2278 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002279 case ISD::SETGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002280 if (C != 0x80000000 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002281 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002282 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002283 }
2284 break;
2285 case ISD::SETULT:
2286 case ISD::SETUGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002287 if (C != 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002288 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002289 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002290 }
2291 break;
2292 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002293 case ISD::SETGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002294 if (C != 0x7fffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002295 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002296 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002297 }
2298 break;
2299 case ISD::SETULE:
2300 case ISD::SETUGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002301 if (C != 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002302 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002303 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002304 }
2305 break;
2306 }
2307 }
2308 }
2309
2310 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002311 ARMISD::NodeType CompareType;
2312 switch (CondCode) {
2313 default:
2314 CompareType = ARMISD::CMP;
2315 break;
2316 case ARMCC::EQ:
2317 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002318 // Uses only Z Flag
2319 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002320 break;
2321 }
Evan Cheng218977b2010-07-13 19:27:42 +00002322 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002323 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002324}
2325
2326/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng515fe3a2010-07-08 02:08:50 +00002327SDValue
Evan Cheng218977b2010-07-13 19:27:42 +00002328ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Evan Cheng515fe3a2010-07-08 02:08:50 +00002329 DebugLoc dl) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002330 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002331 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00002332 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002333 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002334 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
2335 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002336}
2337
Bill Wendlingde2b1512010-08-11 08:43:16 +00002338SDValue ARMTargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
2339 SDValue Cond = Op.getOperand(0);
2340 SDValue SelectTrue = Op.getOperand(1);
2341 SDValue SelectFalse = Op.getOperand(2);
2342 DebugLoc dl = Op.getDebugLoc();
2343
2344 // Convert:
2345 //
2346 // (select (cmov 1, 0, cond), t, f) -> (cmov t, f, cond)
2347 // (select (cmov 0, 1, cond), t, f) -> (cmov f, t, cond)
2348 //
2349 if (Cond.getOpcode() == ARMISD::CMOV && Cond.hasOneUse()) {
2350 const ConstantSDNode *CMOVTrue =
2351 dyn_cast<ConstantSDNode>(Cond.getOperand(0));
2352 const ConstantSDNode *CMOVFalse =
2353 dyn_cast<ConstantSDNode>(Cond.getOperand(1));
2354
2355 if (CMOVTrue && CMOVFalse) {
2356 unsigned CMOVTrueVal = CMOVTrue->getZExtValue();
2357 unsigned CMOVFalseVal = CMOVFalse->getZExtValue();
2358
2359 SDValue True;
2360 SDValue False;
2361 if (CMOVTrueVal == 1 && CMOVFalseVal == 0) {
2362 True = SelectTrue;
2363 False = SelectFalse;
2364 } else if (CMOVTrueVal == 0 && CMOVFalseVal == 1) {
2365 True = SelectFalse;
2366 False = SelectTrue;
2367 }
2368
2369 if (True.getNode() && False.getNode()) {
2370 EVT VT = Cond.getValueType();
2371 SDValue ARMcc = Cond.getOperand(2);
2372 SDValue CCR = Cond.getOperand(3);
2373 SDValue Cmp = Cond.getOperand(4);
2374 return DAG.getNode(ARMISD::CMOV, dl, VT, True, False, ARMcc, CCR, Cmp);
2375 }
2376 }
2377 }
2378
2379 return DAG.getSelectCC(dl, Cond,
2380 DAG.getConstant(0, Cond.getValueType()),
2381 SelectTrue, SelectFalse, ISD::SETNE);
2382}
2383
Dan Gohmand858e902010-04-17 15:26:15 +00002384SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002385 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002386 SDValue LHS = Op.getOperand(0);
2387 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002388 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002389 SDValue TrueVal = Op.getOperand(2);
2390 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002391 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002392
Owen Anderson825b72b2009-08-11 20:47:22 +00002393 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002394 SDValue ARMcc;
Owen Anderson825b72b2009-08-11 20:47:22 +00002395 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002396 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2397 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002398 }
2399
2400 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002401 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00002402
Evan Cheng218977b2010-07-13 19:27:42 +00002403 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2404 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002405 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002406 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng218977b2010-07-13 19:27:42 +00002407 ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002408 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002409 SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002410 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng218977b2010-07-13 19:27:42 +00002411 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002412 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Evan Cheng218977b2010-07-13 19:27:42 +00002413 Result, TrueVal, ARMcc2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00002414 }
2415 return Result;
2416}
2417
Evan Cheng218977b2010-07-13 19:27:42 +00002418/// canChangeToInt - Given the fp compare operand, return true if it is suitable
2419/// to morph to an integer compare sequence.
2420static bool canChangeToInt(SDValue Op, bool &SeenZero,
2421 const ARMSubtarget *Subtarget) {
2422 SDNode *N = Op.getNode();
2423 if (!N->hasOneUse())
2424 // Otherwise it requires moving the value from fp to integer registers.
2425 return false;
2426 if (!N->getNumValues())
2427 return false;
2428 EVT VT = Op.getValueType();
2429 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
2430 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
2431 // vmrs are very slow, e.g. cortex-a8.
2432 return false;
2433
2434 if (isFloatingPointZero(Op)) {
2435 SeenZero = true;
2436 return true;
2437 }
2438 return ISD::isNormalLoad(N);
2439}
2440
2441static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
2442 if (isFloatingPointZero(Op))
2443 return DAG.getConstant(0, MVT::i32);
2444
2445 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
2446 return DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2447 Ld->getChain(), Ld->getBasePtr(),
2448 Ld->getSrcValue(), Ld->getSrcValueOffset(),
2449 Ld->isVolatile(), Ld->isNonTemporal(),
2450 Ld->getAlignment());
2451
2452 llvm_unreachable("Unknown VFP cmp argument!");
2453}
2454
2455static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
2456 SDValue &RetVal1, SDValue &RetVal2) {
2457 if (isFloatingPointZero(Op)) {
2458 RetVal1 = DAG.getConstant(0, MVT::i32);
2459 RetVal2 = DAG.getConstant(0, MVT::i32);
2460 return;
2461 }
2462
2463 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
2464 SDValue Ptr = Ld->getBasePtr();
2465 RetVal1 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2466 Ld->getChain(), Ptr,
2467 Ld->getSrcValue(), Ld->getSrcValueOffset(),
2468 Ld->isVolatile(), Ld->isNonTemporal(),
2469 Ld->getAlignment());
2470
2471 EVT PtrType = Ptr.getValueType();
2472 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
2473 SDValue NewPtr = DAG.getNode(ISD::ADD, Op.getDebugLoc(),
2474 PtrType, Ptr, DAG.getConstant(4, PtrType));
2475 RetVal2 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2476 Ld->getChain(), NewPtr,
2477 Ld->getSrcValue(), Ld->getSrcValueOffset() + 4,
2478 Ld->isVolatile(), Ld->isNonTemporal(),
2479 NewAlign);
2480 return;
2481 }
2482
2483 llvm_unreachable("Unknown VFP cmp argument!");
2484}
2485
2486/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
2487/// f32 and even f64 comparisons to integer ones.
2488SDValue
2489ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
2490 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002491 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng218977b2010-07-13 19:27:42 +00002492 SDValue LHS = Op.getOperand(2);
2493 SDValue RHS = Op.getOperand(3);
2494 SDValue Dest = Op.getOperand(4);
2495 DebugLoc dl = Op.getDebugLoc();
2496
2497 bool SeenZero = false;
2498 if (canChangeToInt(LHS, SeenZero, Subtarget) &&
2499 canChangeToInt(RHS, SeenZero, Subtarget) &&
Evan Cheng60108e92010-07-15 22:07:12 +00002500 // If one of the operand is zero, it's safe to ignore the NaN case since
2501 // we only care about equality comparisons.
2502 (SeenZero || (DAG.isKnownNeverNaN(LHS) && DAG.isKnownNeverNaN(RHS)))) {
Evan Cheng218977b2010-07-13 19:27:42 +00002503 // If unsafe fp math optimization is enabled and there are no othter uses of
2504 // the CMP operands, and the condition code is EQ oe NE, we can optimize it
2505 // to an integer comparison.
2506 if (CC == ISD::SETOEQ)
2507 CC = ISD::SETEQ;
2508 else if (CC == ISD::SETUNE)
2509 CC = ISD::SETNE;
2510
2511 SDValue ARMcc;
2512 if (LHS.getValueType() == MVT::f32) {
2513 LHS = bitcastf32Toi32(LHS, DAG);
2514 RHS = bitcastf32Toi32(RHS, DAG);
2515 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2516 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2517 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
2518 Chain, Dest, ARMcc, CCR, Cmp);
2519 }
2520
2521 SDValue LHS1, LHS2;
2522 SDValue RHS1, RHS2;
2523 expandf64Toi32(LHS, DAG, LHS1, LHS2);
2524 expandf64Toi32(RHS, DAG, RHS1, RHS2);
2525 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
2526 ARMcc = DAG.getConstant(CondCode, MVT::i32);
2527 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
2528 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
2529 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops, 7);
2530 }
2531
2532 return SDValue();
2533}
2534
2535SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
2536 SDValue Chain = Op.getOperand(0);
2537 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
2538 SDValue LHS = Op.getOperand(2);
2539 SDValue RHS = Op.getOperand(3);
2540 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002541 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002542
Owen Anderson825b72b2009-08-11 20:47:22 +00002543 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002544 SDValue ARMcc;
2545 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002546 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002547 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng218977b2010-07-13 19:27:42 +00002548 Chain, Dest, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002549 }
2550
Owen Anderson825b72b2009-08-11 20:47:22 +00002551 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng218977b2010-07-13 19:27:42 +00002552
2553 if (UnsafeFPMath &&
2554 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
2555 CC == ISD::SETNE || CC == ISD::SETUNE)) {
2556 SDValue Result = OptimizeVFPBrcond(Op, DAG);
2557 if (Result.getNode())
2558 return Result;
2559 }
2560
Evan Chenga8e29892007-01-19 07:51:42 +00002561 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002562 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002563
Evan Cheng218977b2010-07-13 19:27:42 +00002564 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2565 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002566 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2567 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng218977b2010-07-13 19:27:42 +00002568 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002569 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002570 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002571 ARMcc = DAG.getConstant(CondCode2, MVT::i32);
2572 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002573 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002574 }
2575 return Res;
2576}
2577
Dan Gohmand858e902010-04-17 15:26:15 +00002578SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002579 SDValue Chain = Op.getOperand(0);
2580 SDValue Table = Op.getOperand(1);
2581 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002582 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002583
Owen Andersone50ed302009-08-10 22:56:29 +00002584 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002585 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2586 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002587 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002588 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002589 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002590 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2591 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002592 if (Subtarget->isThumb2()) {
2593 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2594 // which does another jump to the destination. This also makes it easier
2595 // to translate it to TBB / TBH later.
2596 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002597 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002598 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002599 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002600 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002601 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00002602 PseudoSourceValue::getJumpTable(), 0,
2603 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002604 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002605 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002606 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002607 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002608 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00002609 PseudoSourceValue::getJumpTable(), 0, false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002610 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002611 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002612 }
Evan Chenga8e29892007-01-19 07:51:42 +00002613}
2614
Bob Wilson76a312b2010-03-19 22:51:32 +00002615static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
2616 DebugLoc dl = Op.getDebugLoc();
2617 unsigned Opc;
2618
2619 switch (Op.getOpcode()) {
2620 default:
2621 assert(0 && "Invalid opcode!");
2622 case ISD::FP_TO_SINT:
2623 Opc = ARMISD::FTOSI;
2624 break;
2625 case ISD::FP_TO_UINT:
2626 Opc = ARMISD::FTOUI;
2627 break;
2628 }
2629 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
2630 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
2631}
2632
2633static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2634 EVT VT = Op.getValueType();
2635 DebugLoc dl = Op.getDebugLoc();
2636 unsigned Opc;
2637
2638 switch (Op.getOpcode()) {
2639 default:
2640 assert(0 && "Invalid opcode!");
2641 case ISD::SINT_TO_FP:
2642 Opc = ARMISD::SITOF;
2643 break;
2644 case ISD::UINT_TO_FP:
2645 Opc = ARMISD::UITOF;
2646 break;
2647 }
2648
2649 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
2650 return DAG.getNode(Opc, dl, VT, Op);
2651}
2652
Evan Cheng515fe3a2010-07-08 02:08:50 +00002653SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002654 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002655 SDValue Tmp0 = Op.getOperand(0);
2656 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002657 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002658 EVT VT = Op.getValueType();
2659 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00002660 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
Evan Cheng218977b2010-07-13 19:27:42 +00002661 SDValue ARMcc = DAG.getConstant(ARMCC::LT, MVT::i32);
Evan Cheng515fe3a2010-07-08 02:08:50 +00002662 SDValue FP0 = DAG.getConstantFP(0.0, SrcVT);
Evan Cheng218977b2010-07-13 19:27:42 +00002663 SDValue Cmp = getVFPCmp(Tmp1, FP0, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002664 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002665 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002666}
2667
Evan Cheng2457f2c2010-05-22 01:47:14 +00002668SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
2669 MachineFunction &MF = DAG.getMachineFunction();
2670 MachineFrameInfo *MFI = MF.getFrameInfo();
2671 MFI->setReturnAddressIsTaken(true);
2672
2673 EVT VT = Op.getValueType();
2674 DebugLoc dl = Op.getDebugLoc();
2675 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
2676 if (Depth) {
2677 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
2678 SDValue Offset = DAG.getConstant(4, MVT::i32);
2679 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
2680 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
2681 NULL, 0, false, false, 0);
2682 }
2683
2684 // Return LR, which contains the return address. Mark it an implicit live-in.
Jim Grosbachc2723a52010-07-23 23:50:35 +00002685 unsigned Reg = MF.addLiveIn(ARM::LR, getRegClassFor(MVT::i32));
Evan Cheng2457f2c2010-05-22 01:47:14 +00002686 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
2687}
2688
Dan Gohmand858e902010-04-17 15:26:15 +00002689SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00002690 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2691 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002692
Owen Andersone50ed302009-08-10 22:56:29 +00002693 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002694 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2695 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002696 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002697 ? ARM::R7 : ARM::R11;
2698 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2699 while (Depth--)
David Greene1b58cab2010-02-15 16:55:24 +00002700 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
2701 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002702 return FrameAddr;
2703}
2704
Bob Wilson9f3f0612010-04-17 05:30:19 +00002705/// ExpandBIT_CONVERT - If the target supports VFP, this function is called to
2706/// expand a bit convert where either the source or destination type is i64 to
2707/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
2708/// operand type is illegal (e.g., v2f32 for a target that doesn't support
2709/// vectors), since the legalizer won't know what to do with that.
Duncan Sands1607f052008-12-01 11:39:25 +00002710static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00002711 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2712 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002713 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00002714
Bob Wilson9f3f0612010-04-17 05:30:19 +00002715 // This function is only supposed to be called for i64 types, either as the
2716 // source or destination of the bit convert.
2717 EVT SrcVT = Op.getValueType();
2718 EVT DstVT = N->getValueType(0);
2719 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
2720 "ExpandBIT_CONVERT called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00002721
Bob Wilson9f3f0612010-04-17 05:30:19 +00002722 // Turn i64->f64 into VMOVDRR.
2723 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002724 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2725 DAG.getConstant(0, MVT::i32));
2726 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2727 DAG.getConstant(1, MVT::i32));
Bob Wilson1114f562010-06-11 22:45:25 +00002728 return DAG.getNode(ISD::BIT_CONVERT, dl, DstVT,
2729 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00002730 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002731
Jim Grosbache5165492009-11-09 00:11:35 +00002732 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00002733 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
2734 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
2735 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
2736 // Merge the pieces into a single i64 value.
2737 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
2738 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002739
Bob Wilson9f3f0612010-04-17 05:30:19 +00002740 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00002741}
2742
Bob Wilson5bafff32009-06-22 23:27:02 +00002743/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002744/// Zero vectors are used to represent vector negation and in those cases
2745/// will be implemented with the NEON VNEG instruction. However, VNEG does
2746/// not support i64 elements, so sometimes the zero vectors will need to be
2747/// explicitly constructed. Regardless, use a canonical VMOV to create the
2748/// zero vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002749static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002750 assert(VT.isVector() && "Expected a vector type");
Bob Wilsoncba270d2010-07-13 21:16:48 +00002751 // The canonical modified immediate encoding of a zero vector is....0!
2752 SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32);
2753 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
2754 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
2755 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
Bob Wilson5bafff32009-06-22 23:27:02 +00002756}
2757
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002758/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2759/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002760SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
2761 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002762 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2763 EVT VT = Op.getValueType();
2764 unsigned VTBits = VT.getSizeInBits();
2765 DebugLoc dl = Op.getDebugLoc();
2766 SDValue ShOpLo = Op.getOperand(0);
2767 SDValue ShOpHi = Op.getOperand(1);
2768 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002769 SDValue ARMcc;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002770 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002771
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002772 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2773
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002774 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2775 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2776 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2777 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2778 DAG.getConstant(VTBits, MVT::i32));
2779 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2780 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002781 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002782
2783 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2784 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002785 ARMcc, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002786 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002787 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002788 CCR, Cmp);
2789
2790 SDValue Ops[2] = { Lo, Hi };
2791 return DAG.getMergeValues(Ops, 2, dl);
2792}
2793
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002794/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2795/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002796SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
2797 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002798 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2799 EVT VT = Op.getValueType();
2800 unsigned VTBits = VT.getSizeInBits();
2801 DebugLoc dl = Op.getDebugLoc();
2802 SDValue ShOpLo = Op.getOperand(0);
2803 SDValue ShOpHi = Op.getOperand(1);
2804 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002805 SDValue ARMcc;
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002806
2807 assert(Op.getOpcode() == ISD::SHL_PARTS);
2808 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2809 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2810 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2811 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2812 DAG.getConstant(VTBits, MVT::i32));
2813 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2814 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2815
2816 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2817 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2818 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002819 ARMcc, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002820 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002821 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002822 CCR, Cmp);
2823
2824 SDValue Ops[2] = { Lo, Hi };
2825 return DAG.getMergeValues(Ops, 2, dl);
2826}
2827
Nate Begemand1fb5832010-08-03 21:31:55 +00002828SDValue ARMTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
2829 SelectionDAG &DAG) const {
2830 // The rounding mode is in bits 23:22 of the FPSCR.
2831 // The ARM rounding mode value to FLT_ROUNDS mapping is 0->1, 1->2, 2->3, 3->0
2832 // The formula we use to implement this is (((FPSCR + 1 << 22) >> 22) & 3)
2833 // so that the shift + and get folded into a bitfield extract.
2834 DebugLoc dl = Op.getDebugLoc();
2835 SDValue FPSCR = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::i32,
2836 DAG.getConstant(Intrinsic::arm_get_fpscr,
2837 MVT::i32));
2838 SDValue FltRounds = DAG.getNode(ISD::ADD, dl, MVT::i32, FPSCR,
2839 DAG.getConstant(1U << 22, MVT::i32));
2840 SDValue RMODE = DAG.getNode(ISD::SRL, dl, MVT::i32, FltRounds,
2841 DAG.getConstant(22, MVT::i32));
2842 return DAG.getNode(ISD::AND, dl, MVT::i32, RMODE,
2843 DAG.getConstant(3, MVT::i32));
2844}
2845
Jim Grosbach3482c802010-01-18 19:58:49 +00002846static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
2847 const ARMSubtarget *ST) {
2848 EVT VT = N->getValueType(0);
2849 DebugLoc dl = N->getDebugLoc();
2850
2851 if (!ST->hasV6T2Ops())
2852 return SDValue();
2853
2854 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
2855 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
2856}
2857
Bob Wilson5bafff32009-06-22 23:27:02 +00002858static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2859 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002860 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002861 DebugLoc dl = N->getDebugLoc();
2862
2863 // Lower vector shifts on NEON to use VSHL.
2864 if (VT.isVector()) {
2865 assert(ST->hasNEON() && "unexpected vector shift");
2866
2867 // Left shifts translate directly to the vshiftu intrinsic.
2868 if (N->getOpcode() == ISD::SHL)
2869 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002870 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002871 N->getOperand(0), N->getOperand(1));
2872
2873 assert((N->getOpcode() == ISD::SRA ||
2874 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2875
2876 // NEON uses the same intrinsics for both left and right shifts. For
2877 // right shifts, the shift amounts are negative, so negate the vector of
2878 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002879 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002880 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2881 getZeroVector(ShiftVT, DAG, dl),
2882 N->getOperand(1));
2883 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2884 Intrinsic::arm_neon_vshifts :
2885 Intrinsic::arm_neon_vshiftu);
2886 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002887 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002888 N->getOperand(0), NegatedCount);
2889 }
2890
Eli Friedmance392eb2009-08-22 03:13:10 +00002891 // We can get here for a node like i32 = ISD::SHL i32, i64
2892 if (VT != MVT::i64)
2893 return SDValue();
2894
2895 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002896 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002897
Chris Lattner27a6c732007-11-24 07:07:01 +00002898 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2899 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002900 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002901 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002902
Chris Lattner27a6c732007-11-24 07:07:01 +00002903 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002904 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002905
Chris Lattner27a6c732007-11-24 07:07:01 +00002906 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002907 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002908 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00002909 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002910 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002911
Chris Lattner27a6c732007-11-24 07:07:01 +00002912 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2913 // captures the result into a carry flag.
2914 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002915 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002916
Chris Lattner27a6c732007-11-24 07:07:01 +00002917 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002918 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002919
Chris Lattner27a6c732007-11-24 07:07:01 +00002920 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002921 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002922}
2923
Bob Wilson5bafff32009-06-22 23:27:02 +00002924static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2925 SDValue TmpOp0, TmpOp1;
2926 bool Invert = false;
2927 bool Swap = false;
2928 unsigned Opc = 0;
2929
2930 SDValue Op0 = Op.getOperand(0);
2931 SDValue Op1 = Op.getOperand(1);
2932 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002933 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002934 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2935 DebugLoc dl = Op.getDebugLoc();
2936
2937 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2938 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002939 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002940 case ISD::SETUNE:
2941 case ISD::SETNE: Invert = true; // Fallthrough
2942 case ISD::SETOEQ:
2943 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2944 case ISD::SETOLT:
2945 case ISD::SETLT: Swap = true; // Fallthrough
2946 case ISD::SETOGT:
2947 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2948 case ISD::SETOLE:
2949 case ISD::SETLE: Swap = true; // Fallthrough
2950 case ISD::SETOGE:
2951 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2952 case ISD::SETUGE: Swap = true; // Fallthrough
2953 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2954 case ISD::SETUGT: Swap = true; // Fallthrough
2955 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2956 case ISD::SETUEQ: Invert = true; // Fallthrough
2957 case ISD::SETONE:
2958 // Expand this to (OLT | OGT).
2959 TmpOp0 = Op0;
2960 TmpOp1 = Op1;
2961 Opc = ISD::OR;
2962 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2963 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2964 break;
2965 case ISD::SETUO: Invert = true; // Fallthrough
2966 case ISD::SETO:
2967 // Expand this to (OLT | OGE).
2968 TmpOp0 = Op0;
2969 TmpOp1 = Op1;
2970 Opc = ISD::OR;
2971 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2972 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2973 break;
2974 }
2975 } else {
2976 // Integer comparisons.
2977 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002978 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002979 case ISD::SETNE: Invert = true;
2980 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2981 case ISD::SETLT: Swap = true;
2982 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2983 case ISD::SETLE: Swap = true;
2984 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2985 case ISD::SETULT: Swap = true;
2986 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2987 case ISD::SETULE: Swap = true;
2988 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2989 }
2990
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002991 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002992 if (Opc == ARMISD::VCEQ) {
2993
2994 SDValue AndOp;
2995 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2996 AndOp = Op0;
2997 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2998 AndOp = Op1;
2999
3000 // Ignore bitconvert.
3001 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
3002 AndOp = AndOp.getOperand(0);
3003
3004 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
3005 Opc = ARMISD::VTST;
3006 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
3007 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
3008 Invert = !Invert;
3009 }
3010 }
3011 }
3012
3013 if (Swap)
3014 std::swap(Op0, Op1);
3015
3016 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3017
3018 if (Invert)
3019 Result = DAG.getNOT(dl, Result, VT);
3020
3021 return Result;
3022}
3023
Bob Wilsond3c42842010-06-14 22:19:57 +00003024/// isNEONModifiedImm - Check if the specified splat value corresponds to a
3025/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsoncba270d2010-07-13 21:16:48 +00003026/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilsond3c42842010-06-14 22:19:57 +00003027static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
3028 unsigned SplatBitSize, SelectionDAG &DAG,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003029 EVT &VT, bool is128Bits, bool isVMOV) {
Bob Wilson6dce00c2010-07-13 04:44:34 +00003030 unsigned OpCmode, Imm;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003031
Bob Wilson827b2102010-06-15 19:05:35 +00003032 // SplatBitSize is set to the smallest size that splats the vector, so a
3033 // zero vector will always have SplatBitSize == 8. However, NEON modified
3034 // immediate instructions others than VMOV do not support the 8-bit encoding
3035 // of a zero vector, and the default encoding of zero is supposed to be the
3036 // 32-bit version.
3037 if (SplatBits == 0)
3038 SplatBitSize = 32;
3039
Bob Wilson5bafff32009-06-22 23:27:02 +00003040 switch (SplatBitSize) {
3041 case 8:
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003042 if (!isVMOV)
3043 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003044 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00003045 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson6dce00c2010-07-13 04:44:34 +00003046 OpCmode = 0xe;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003047 Imm = SplatBits;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003048 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003049 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003050
3051 case 16:
3052 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003053 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003054 if ((SplatBits & ~0xff) == 0) {
3055 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003056 OpCmode = 0x8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003057 Imm = SplatBits;
3058 break;
3059 }
3060 if ((SplatBits & ~0xff00) == 0) {
3061 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003062 OpCmode = 0xa;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003063 Imm = SplatBits >> 8;
3064 break;
3065 }
3066 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003067
3068 case 32:
3069 // NEON's 32-bit VMOV supports splat values where:
3070 // * only one byte is nonzero, or
3071 // * the least significant byte is 0xff and the second byte is nonzero, or
3072 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003073 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003074 if ((SplatBits & ~0xff) == 0) {
3075 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003076 OpCmode = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003077 Imm = SplatBits;
3078 break;
3079 }
3080 if ((SplatBits & ~0xff00) == 0) {
3081 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003082 OpCmode = 0x2;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003083 Imm = SplatBits >> 8;
3084 break;
3085 }
3086 if ((SplatBits & ~0xff0000) == 0) {
3087 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003088 OpCmode = 0x4;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003089 Imm = SplatBits >> 16;
3090 break;
3091 }
3092 if ((SplatBits & ~0xff000000) == 0) {
3093 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003094 OpCmode = 0x6;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003095 Imm = SplatBits >> 24;
3096 break;
3097 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003098
3099 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003100 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
3101 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003102 OpCmode = 0xc;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003103 Imm = SplatBits >> 8;
3104 SplatBits |= 0xff;
3105 break;
3106 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003107
3108 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003109 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
3110 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003111 OpCmode = 0xd;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003112 Imm = SplatBits >> 16;
3113 SplatBits |= 0xffff;
3114 break;
3115 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003116
3117 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
3118 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
3119 // VMOV.I32. A (very) minor optimization would be to replicate the value
3120 // and fall through here to test for a valid 64-bit splat. But, then the
3121 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00003122 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003123
3124 case 64: {
Bob Wilson827b2102010-06-15 19:05:35 +00003125 if (!isVMOV)
3126 return SDValue();
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003127 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson5bafff32009-06-22 23:27:02 +00003128 uint64_t BitMask = 0xff;
3129 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003130 unsigned ImmMask = 1;
3131 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00003132 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00003133 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003134 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003135 Imm |= ImmMask;
3136 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003137 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003138 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003139 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003140 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00003141 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00003142 // Op=1, Cmode=1110.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003143 OpCmode = 0x1e;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003144 SplatBits = Val;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003145 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00003146 break;
3147 }
3148
Bob Wilson1a913ed2010-06-11 21:34:50 +00003149 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00003150 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00003151 return SDValue();
3152 }
3153
Bob Wilsoncba270d2010-07-13 21:16:48 +00003154 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
3155 return DAG.getTargetConstant(EncodedVal, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00003156}
3157
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003158static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
3159 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003160 unsigned NumElts = VT.getVectorNumElements();
3161 ReverseVEXT = false;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003162
3163 // Assume that the first shuffle index is not UNDEF. Fail if it is.
3164 if (M[0] < 0)
3165 return false;
3166
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003167 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003168
3169 // If this is a VEXT shuffle, the immediate value is the index of the first
3170 // element. The other shuffle indices must be the successive elements after
3171 // the first one.
3172 unsigned ExpectedElt = Imm;
3173 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003174 // Increment the expected index. If it wraps around, it may still be
3175 // a VEXT but the source vectors must be swapped.
3176 ExpectedElt += 1;
3177 if (ExpectedElt == NumElts * 2) {
3178 ExpectedElt = 0;
3179 ReverseVEXT = true;
3180 }
3181
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003182 if (M[i] < 0) continue; // ignore UNDEF indices
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003183 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003184 return false;
3185 }
3186
3187 // Adjust the index value if the source operands will be swapped.
3188 if (ReverseVEXT)
3189 Imm -= NumElts;
3190
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003191 return true;
3192}
3193
Bob Wilson8bb9e482009-07-26 00:39:34 +00003194/// isVREVMask - Check if a vector shuffle corresponds to a VREV
3195/// instruction with the specified blocksize. (The order of the elements
3196/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003197static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
3198 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00003199 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
3200 "Only possible block sizes for VREV are: 16, 32, 64");
3201
Bob Wilson8bb9e482009-07-26 00:39:34 +00003202 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00003203 if (EltSz == 64)
3204 return false;
3205
3206 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003207 unsigned BlockElts = M[0] + 1;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003208 // If the first shuffle index is UNDEF, be optimistic.
3209 if (M[0] < 0)
3210 BlockElts = BlockSize / EltSz;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003211
3212 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
3213 return false;
3214
3215 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003216 if (M[i] < 0) continue; // ignore UNDEF indices
3217 if ((unsigned) M[i] != (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
Bob Wilson8bb9e482009-07-26 00:39:34 +00003218 return false;
3219 }
3220
3221 return true;
3222}
3223
Bob Wilsonc692cb72009-08-21 20:54:19 +00003224static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
3225 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003226 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3227 if (EltSz == 64)
3228 return false;
3229
Bob Wilsonc692cb72009-08-21 20:54:19 +00003230 unsigned NumElts = VT.getVectorNumElements();
3231 WhichResult = (M[0] == 0 ? 0 : 1);
3232 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003233 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3234 (M[i+1] >= 0 && (unsigned) M[i+1] != i + NumElts + WhichResult))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003235 return false;
3236 }
3237 return true;
3238}
3239
Bob Wilson324f4f12009-12-03 06:40:55 +00003240/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
3241/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3242/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
3243static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3244 unsigned &WhichResult) {
3245 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3246 if (EltSz == 64)
3247 return false;
3248
3249 unsigned NumElts = VT.getVectorNumElements();
3250 WhichResult = (M[0] == 0 ? 0 : 1);
3251 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003252 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3253 (M[i+1] >= 0 && (unsigned) M[i+1] != i + WhichResult))
Bob Wilson324f4f12009-12-03 06:40:55 +00003254 return false;
3255 }
3256 return true;
3257}
3258
Bob Wilsonc692cb72009-08-21 20:54:19 +00003259static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
3260 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003261 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3262 if (EltSz == 64)
3263 return false;
3264
Bob Wilsonc692cb72009-08-21 20:54:19 +00003265 unsigned NumElts = VT.getVectorNumElements();
3266 WhichResult = (M[0] == 0 ? 0 : 1);
3267 for (unsigned i = 0; i != NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003268 if (M[i] < 0) continue; // ignore UNDEF indices
Bob Wilsonc692cb72009-08-21 20:54:19 +00003269 if ((unsigned) M[i] != 2 * i + WhichResult)
3270 return false;
3271 }
3272
3273 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003274 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003275 return false;
3276
3277 return true;
3278}
3279
Bob Wilson324f4f12009-12-03 06:40:55 +00003280/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
3281/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3282/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
3283static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3284 unsigned &WhichResult) {
3285 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3286 if (EltSz == 64)
3287 return false;
3288
3289 unsigned Half = VT.getVectorNumElements() / 2;
3290 WhichResult = (M[0] == 0 ? 0 : 1);
3291 for (unsigned j = 0; j != 2; ++j) {
3292 unsigned Idx = WhichResult;
3293 for (unsigned i = 0; i != Half; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003294 int MIdx = M[i + j * Half];
3295 if (MIdx >= 0 && (unsigned) MIdx != Idx)
Bob Wilson324f4f12009-12-03 06:40:55 +00003296 return false;
3297 Idx += 2;
3298 }
3299 }
3300
3301 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3302 if (VT.is64BitVector() && EltSz == 32)
3303 return false;
3304
3305 return true;
3306}
3307
Bob Wilsonc692cb72009-08-21 20:54:19 +00003308static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
3309 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003310 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3311 if (EltSz == 64)
3312 return false;
3313
Bob Wilsonc692cb72009-08-21 20:54:19 +00003314 unsigned NumElts = VT.getVectorNumElements();
3315 WhichResult = (M[0] == 0 ? 0 : 1);
3316 unsigned Idx = WhichResult * NumElts / 2;
3317 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003318 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3319 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx + NumElts))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003320 return false;
3321 Idx += 1;
3322 }
3323
3324 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003325 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003326 return false;
3327
3328 return true;
3329}
3330
Bob Wilson324f4f12009-12-03 06:40:55 +00003331/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
3332/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3333/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
3334static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3335 unsigned &WhichResult) {
3336 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3337 if (EltSz == 64)
3338 return false;
3339
3340 unsigned NumElts = VT.getVectorNumElements();
3341 WhichResult = (M[0] == 0 ? 0 : 1);
3342 unsigned Idx = WhichResult * NumElts / 2;
3343 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003344 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3345 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx))
Bob Wilson324f4f12009-12-03 06:40:55 +00003346 return false;
3347 Idx += 1;
3348 }
3349
3350 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3351 if (VT.is64BitVector() && EltSz == 32)
3352 return false;
3353
3354 return true;
3355}
3356
Dale Johannesenf630c712010-07-29 20:10:08 +00003357// If N is an integer constant that can be moved into a register in one
3358// instruction, return an SDValue of such a constant (will become a MOV
3359// instruction). Otherwise return null.
3360static SDValue IsSingleInstrConstant(SDValue N, SelectionDAG &DAG,
3361 const ARMSubtarget *ST, DebugLoc dl) {
3362 uint64_t Val;
3363 if (!isa<ConstantSDNode>(N))
3364 return SDValue();
3365 Val = cast<ConstantSDNode>(N)->getZExtValue();
3366
3367 if (ST->isThumb1Only()) {
3368 if (Val <= 255 || ~Val <= 255)
3369 return DAG.getConstant(Val, MVT::i32);
3370 } else {
3371 if (ARM_AM::getSOImmVal(Val) != -1 || ARM_AM::getSOImmVal(~Val) != -1)
3372 return DAG.getConstant(Val, MVT::i32);
3373 }
3374 return SDValue();
3375}
3376
Bob Wilson5bafff32009-06-22 23:27:02 +00003377// If this is a case we can't handle, return null and let the default
3378// expansion code take care of it.
Dale Johannesenf630c712010-07-29 20:10:08 +00003379static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
3380 const ARMSubtarget *ST) {
Bob Wilsond06791f2009-08-13 01:57:47 +00003381 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003382 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003383 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003384
3385 APInt SplatBits, SplatUndef;
3386 unsigned SplatBitSize;
3387 bool HasAnyUndefs;
3388 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003389 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00003390 // Check if an immediate VMOV works.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003391 EVT VmovVT;
Bob Wilsond3c42842010-06-14 22:19:57 +00003392 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsoncba270d2010-07-13 21:16:48 +00003393 SplatUndef.getZExtValue(), SplatBitSize,
3394 DAG, VmovVT, VT.is128BitVector(), true);
3395 if (Val.getNode()) {
3396 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
3397 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
3398 }
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003399
3400 // Try an immediate VMVN.
3401 uint64_t NegatedImm = (SplatBits.getZExtValue() ^
3402 ((1LL << SplatBitSize) - 1));
3403 Val = isNEONModifiedImm(NegatedImm,
3404 SplatUndef.getZExtValue(), SplatBitSize,
3405 DAG, VmovVT, VT.is128BitVector(), false);
3406 if (Val.getNode()) {
3407 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
3408 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
3409 }
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003410 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00003411 }
3412
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003413 // Scan through the operands to see if only one value is used.
3414 unsigned NumElts = VT.getVectorNumElements();
3415 bool isOnlyLowElement = true;
3416 bool usesOnlyOneValue = true;
3417 bool isConstant = true;
3418 SDValue Value;
3419 for (unsigned i = 0; i < NumElts; ++i) {
3420 SDValue V = Op.getOperand(i);
3421 if (V.getOpcode() == ISD::UNDEF)
3422 continue;
3423 if (i > 0)
3424 isOnlyLowElement = false;
3425 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
3426 isConstant = false;
3427
3428 if (!Value.getNode())
3429 Value = V;
3430 else if (V != Value)
3431 usesOnlyOneValue = false;
3432 }
3433
3434 if (!Value.getNode())
3435 return DAG.getUNDEF(VT);
3436
3437 if (isOnlyLowElement)
3438 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
3439
Dale Johannesenf630c712010-07-29 20:10:08 +00003440 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3441
3442 if (EnableARMVDUPsplat) {
3443 // Use VDUP for non-constant splats. For f32 constant splats, reduce to
3444 // i32 and try again.
3445 if (usesOnlyOneValue && EltSize <= 32) {
3446 if (!isConstant)
3447 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3448 if (VT.getVectorElementType().isFloatingPoint()) {
3449 SmallVector<SDValue, 8> Ops;
3450 for (unsigned i = 0; i < NumElts; ++i)
3451 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
3452 Op.getOperand(i)));
3453 SDValue Val = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &Ops[0],
3454 NumElts);
3455 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3456 LowerBUILD_VECTOR(Val, DAG, ST));
3457 }
3458 SDValue Val = IsSingleInstrConstant(Value, DAG, ST, dl);
3459 if (Val.getNode())
3460 return DAG.getNode(ARMISD::VDUP, dl, VT, Val);
3461 }
3462 }
3463
3464 // If all elements are constants and the case above didn't get hit, fall back
3465 // to the default expansion, which will generate a load from the constant
3466 // pool.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003467 if (isConstant)
3468 return SDValue();
3469
Dale Johannesenf630c712010-07-29 20:10:08 +00003470 if (!EnableARMVDUPsplat) {
3471 // Use VDUP for non-constant splats.
3472 if (usesOnlyOneValue && EltSize <= 32)
3473 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3474 }
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003475
3476 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003477 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
3478 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003479 if (EltSize >= 32) {
3480 // Do the expansion with floating-point types, since that is what the VFP
3481 // registers are defined to use, and since i64 is not legal.
3482 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3483 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003484 SmallVector<SDValue, 8> Ops;
3485 for (unsigned i = 0; i < NumElts; ++i)
3486 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, dl, EltVT, Op.getOperand(i)));
3487 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003488 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003489 }
3490
3491 return SDValue();
3492}
3493
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003494/// isShuffleMaskLegal - Targets can use this to indicate that they only
3495/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
3496/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
3497/// are assumed to be legal.
3498bool
3499ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
3500 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003501 if (VT.getVectorNumElements() == 4 &&
3502 (VT.is128BitVector() || VT.is64BitVector())) {
3503 unsigned PFIndexes[4];
3504 for (unsigned i = 0; i != 4; ++i) {
3505 if (M[i] < 0)
3506 PFIndexes[i] = 8;
3507 else
3508 PFIndexes[i] = M[i];
3509 }
3510
3511 // Compute the index in the perfect shuffle table.
3512 unsigned PFTableIndex =
3513 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3514 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3515 unsigned Cost = (PFEntry >> 30);
3516
3517 if (Cost <= 4)
3518 return true;
3519 }
3520
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003521 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00003522 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003523
Bob Wilson53dd2452010-06-07 23:53:38 +00003524 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3525 return (EltSize >= 32 ||
3526 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003527 isVREVMask(M, VT, 64) ||
3528 isVREVMask(M, VT, 32) ||
3529 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00003530 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
3531 isVTRNMask(M, VT, WhichResult) ||
3532 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00003533 isVZIPMask(M, VT, WhichResult) ||
3534 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
3535 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
3536 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003537}
3538
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003539/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3540/// the specified operations to build the shuffle.
3541static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
3542 SDValue RHS, SelectionDAG &DAG,
3543 DebugLoc dl) {
3544 unsigned OpNum = (PFEntry >> 26) & 0x0F;
3545 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
3546 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3547
3548 enum {
3549 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
3550 OP_VREV,
3551 OP_VDUP0,
3552 OP_VDUP1,
3553 OP_VDUP2,
3554 OP_VDUP3,
3555 OP_VEXT1,
3556 OP_VEXT2,
3557 OP_VEXT3,
3558 OP_VUZPL, // VUZP, left result
3559 OP_VUZPR, // VUZP, right result
3560 OP_VZIPL, // VZIP, left result
3561 OP_VZIPR, // VZIP, right result
3562 OP_VTRNL, // VTRN, left result
3563 OP_VTRNR // VTRN, right result
3564 };
3565
3566 if (OpNum == OP_COPY) {
3567 if (LHSID == (1*9+2)*9+3) return LHS;
3568 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3569 return RHS;
3570 }
3571
3572 SDValue OpLHS, OpRHS;
3573 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3574 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
3575 EVT VT = OpLHS.getValueType();
3576
3577 switch (OpNum) {
3578 default: llvm_unreachable("Unknown shuffle opcode!");
3579 case OP_VREV:
3580 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
3581 case OP_VDUP0:
3582 case OP_VDUP1:
3583 case OP_VDUP2:
3584 case OP_VDUP3:
3585 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003586 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003587 case OP_VEXT1:
3588 case OP_VEXT2:
3589 case OP_VEXT3:
3590 return DAG.getNode(ARMISD::VEXT, dl, VT,
3591 OpLHS, OpRHS,
3592 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
3593 case OP_VUZPL:
3594 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003595 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003596 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
3597 case OP_VZIPL:
3598 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003599 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003600 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
3601 case OP_VTRNL:
3602 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003603 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3604 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003605 }
3606}
3607
Bob Wilson5bafff32009-06-22 23:27:02 +00003608static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003609 SDValue V1 = Op.getOperand(0);
3610 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00003611 DebugLoc dl = Op.getDebugLoc();
3612 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003613 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003614 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00003615
Bob Wilson28865062009-08-13 02:13:04 +00003616 // Convert shuffles that are directly supported on NEON to target-specific
3617 // DAG nodes, instead of keeping them as shuffles and matching them again
3618 // during code selection. This is more efficient and avoids the possibility
3619 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00003620 // FIXME: floating-point vectors should be canonicalized to integer vectors
3621 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003622 SVN->getMask(ShuffleMask);
3623
Bob Wilson53dd2452010-06-07 23:53:38 +00003624 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3625 if (EltSize <= 32) {
3626 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
3627 int Lane = SVN->getSplatIndex();
3628 // If this is undef splat, generate it via "just" vdup, if possible.
3629 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00003630
Bob Wilson53dd2452010-06-07 23:53:38 +00003631 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3632 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
3633 }
3634 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
3635 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003636 }
Bob Wilson53dd2452010-06-07 23:53:38 +00003637
3638 bool ReverseVEXT;
3639 unsigned Imm;
3640 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
3641 if (ReverseVEXT)
3642 std::swap(V1, V2);
3643 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
3644 DAG.getConstant(Imm, MVT::i32));
3645 }
3646
3647 if (isVREVMask(ShuffleMask, VT, 64))
3648 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
3649 if (isVREVMask(ShuffleMask, VT, 32))
3650 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
3651 if (isVREVMask(ShuffleMask, VT, 16))
3652 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
3653
3654 // Check for Neon shuffles that modify both input vectors in place.
3655 // If both results are used, i.e., if there are two shuffles with the same
3656 // source operands and with masks corresponding to both results of one of
3657 // these operations, DAG memoization will ensure that a single node is
3658 // used for both shuffles.
3659 unsigned WhichResult;
3660 if (isVTRNMask(ShuffleMask, VT, WhichResult))
3661 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3662 V1, V2).getValue(WhichResult);
3663 if (isVUZPMask(ShuffleMask, VT, WhichResult))
3664 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3665 V1, V2).getValue(WhichResult);
3666 if (isVZIPMask(ShuffleMask, VT, WhichResult))
3667 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3668 V1, V2).getValue(WhichResult);
3669
3670 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
3671 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3672 V1, V1).getValue(WhichResult);
3673 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3674 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3675 V1, V1).getValue(WhichResult);
3676 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3677 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3678 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00003679 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003680
Bob Wilsonc692cb72009-08-21 20:54:19 +00003681 // If the shuffle is not directly supported and it has 4 elements, use
3682 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003683 unsigned NumElts = VT.getVectorNumElements();
3684 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003685 unsigned PFIndexes[4];
3686 for (unsigned i = 0; i != 4; ++i) {
3687 if (ShuffleMask[i] < 0)
3688 PFIndexes[i] = 8;
3689 else
3690 PFIndexes[i] = ShuffleMask[i];
3691 }
3692
3693 // Compute the index in the perfect shuffle table.
3694 unsigned PFTableIndex =
3695 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003696 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3697 unsigned Cost = (PFEntry >> 30);
3698
3699 if (Cost <= 4)
3700 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
3701 }
Bob Wilsond8e17572009-08-12 22:31:50 +00003702
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003703 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003704 if (EltSize >= 32) {
3705 // Do the expansion with floating-point types, since that is what the VFP
3706 // registers are defined to use, and since i64 is not legal.
3707 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3708 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
3709 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V1);
3710 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003711 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003712 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00003713 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003714 Ops.push_back(DAG.getUNDEF(EltVT));
3715 else
3716 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
3717 ShuffleMask[i] < (int)NumElts ? V1 : V2,
3718 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
3719 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00003720 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003721 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilson63b88452010-05-20 18:39:53 +00003722 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
3723 }
3724
Bob Wilson22cac0d2009-08-14 05:16:33 +00003725 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003726}
3727
Bob Wilson5bafff32009-06-22 23:27:02 +00003728static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003729 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003730 DebugLoc dl = Op.getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003731 SDValue Vec = Op.getOperand(0);
3732 SDValue Lane = Op.getOperand(1);
Bob Wilson934f98b2009-10-15 23:12:05 +00003733 assert(VT == MVT::i32 &&
3734 Vec.getValueType().getVectorElementType().getSizeInBits() < 32 &&
3735 "unexpected type for custom-lowering vector extract");
3736 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
Bob Wilson5bafff32009-06-22 23:27:02 +00003737}
3738
Bob Wilsona6d65862009-08-03 20:36:38 +00003739static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3740 // The only time a CONCAT_VECTORS operation can have legal types is when
3741 // two 64-bit vectors are concatenated to a 128-bit vector.
3742 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
3743 "unexpected CONCAT_VECTORS");
3744 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00003745 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00003746 SDValue Op0 = Op.getOperand(0);
3747 SDValue Op1 = Op.getOperand(1);
3748 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003749 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3750 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00003751 DAG.getIntPtrConstant(0));
3752 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003753 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3754 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00003755 DAG.getIntPtrConstant(1));
3756 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003757}
3758
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003759/// SkipExtension - For a node that is either a SIGN_EXTEND, ZERO_EXTEND, or
3760/// an extending load, return the unextended value.
3761static SDValue SkipExtension(SDNode *N, SelectionDAG &DAG) {
3762 if (N->getOpcode() == ISD::SIGN_EXTEND || N->getOpcode() == ISD::ZERO_EXTEND)
3763 return N->getOperand(0);
3764 LoadSDNode *LD = cast<LoadSDNode>(N);
3765 return DAG.getLoad(LD->getMemoryVT(), N->getDebugLoc(), LD->getChain(),
3766 LD->getBasePtr(), LD->getSrcValue(),
3767 LD->getSrcValueOffset(), LD->isVolatile(),
3768 LD->isNonTemporal(), LD->getAlignment());
3769}
3770
3771static SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) {
3772 // Multiplications are only custom-lowered for 128-bit vectors so that
3773 // VMULL can be detected. Otherwise v2i64 multiplications are not legal.
3774 EVT VT = Op.getValueType();
3775 assert(VT.is128BitVector() && "unexpected type for custom-lowering ISD::MUL");
3776 SDNode *N0 = Op.getOperand(0).getNode();
3777 SDNode *N1 = Op.getOperand(1).getNode();
3778 unsigned NewOpc = 0;
3779 if ((N0->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N0)) &&
3780 (N1->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N1))) {
3781 NewOpc = ARMISD::VMULLs;
3782 } else if ((N0->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N0)) &&
3783 (N1->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N1))) {
3784 NewOpc = ARMISD::VMULLu;
3785 } else if (VT.getSimpleVT().SimpleTy == MVT::v2i64) {
3786 // Fall through to expand this. It is not legal.
3787 return SDValue();
3788 } else {
3789 // Other vector multiplications are legal.
3790 return Op;
3791 }
3792
3793 // Legalize to a VMULL instruction.
3794 DebugLoc DL = Op.getDebugLoc();
3795 SDValue Op0 = SkipExtension(N0, DAG);
3796 SDValue Op1 = SkipExtension(N1, DAG);
3797
3798 assert(Op0.getValueType().is64BitVector() &&
3799 Op1.getValueType().is64BitVector() &&
3800 "unexpected types for extended operands to VMULL");
3801 return DAG.getNode(NewOpc, DL, VT, Op0, Op1);
3802}
3803
Dan Gohmand858e902010-04-17 15:26:15 +00003804SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003805 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003806 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00003807 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00003808 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003809 case ISD::GlobalAddress:
3810 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
3811 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003812 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendlingde2b1512010-08-11 08:43:16 +00003813 case ISD::SELECT: return LowerSELECT(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00003814 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3815 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003816 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00003817 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003818 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00003819 case ISD::SINT_TO_FP:
3820 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
3821 case ISD::FP_TO_SINT:
3822 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003823 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003824 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00003825 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003826 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00003827 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00003828 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00003829 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
3830 Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003831 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003832 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00003833 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00003834 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00003835 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003836 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00003837 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00003838 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003839 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Dale Johannesenf630c712010-07-29 20:10:08 +00003840 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003841 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003842 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00003843 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Bob Wilsonb31a11b2010-08-20 04:54:02 +00003844 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003845 case ISD::MUL: return LowerMUL(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003846 }
Dan Gohman475871a2008-07-27 21:46:04 +00003847 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003848}
3849
Duncan Sands1607f052008-12-01 11:39:25 +00003850/// ReplaceNodeResults - Replace the results of node with an illegal result
3851/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00003852void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
3853 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00003854 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00003855 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00003856 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00003857 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003858 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003859 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003860 case ISD::BIT_CONVERT:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003861 Res = ExpandBIT_CONVERT(N, DAG);
3862 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00003863 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003864 case ISD::SRA:
3865 Res = LowerShift(N, DAG, Subtarget);
3866 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003867 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00003868 if (Res.getNode())
3869 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00003870}
Chris Lattner27a6c732007-11-24 07:07:01 +00003871
Evan Chenga8e29892007-01-19 07:51:42 +00003872//===----------------------------------------------------------------------===//
3873// ARM Scheduler Hooks
3874//===----------------------------------------------------------------------===//
3875
3876MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003877ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
3878 MachineBasicBlock *BB,
3879 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00003880 unsigned dest = MI->getOperand(0).getReg();
3881 unsigned ptr = MI->getOperand(1).getReg();
3882 unsigned oldval = MI->getOperand(2).getReg();
3883 unsigned newval = MI->getOperand(3).getReg();
3884 unsigned scratch = BB->getParent()->getRegInfo()
3885 .createVirtualRegister(ARM::GPRRegisterClass);
3886 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3887 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003888 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00003889
3890 unsigned ldrOpc, strOpc;
3891 switch (Size) {
3892 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003893 case 1:
3894 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
3895 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
3896 break;
3897 case 2:
3898 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3899 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3900 break;
3901 case 4:
3902 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3903 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3904 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003905 }
3906
3907 MachineFunction *MF = BB->getParent();
3908 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3909 MachineFunction::iterator It = BB;
3910 ++It; // insert the new blocks after the current block
3911
3912 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3913 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3914 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3915 MF->insert(It, loop1MBB);
3916 MF->insert(It, loop2MBB);
3917 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00003918
3919 // Transfer the remainder of BB and its successor edges to exitMBB.
3920 exitMBB->splice(exitMBB->begin(), BB,
3921 llvm::next(MachineBasicBlock::iterator(MI)),
3922 BB->end());
3923 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003924
3925 // thisMBB:
3926 // ...
3927 // fallthrough --> loop1MBB
3928 BB->addSuccessor(loop1MBB);
3929
3930 // loop1MBB:
3931 // ldrex dest, [ptr]
3932 // cmp dest, oldval
3933 // bne exitMBB
3934 BB = loop1MBB;
3935 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003936 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003937 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003938 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3939 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003940 BB->addSuccessor(loop2MBB);
3941 BB->addSuccessor(exitMBB);
3942
3943 // loop2MBB:
3944 // strex scratch, newval, [ptr]
3945 // cmp scratch, #0
3946 // bne loop1MBB
3947 BB = loop2MBB;
3948 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
3949 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003950 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003951 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003952 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3953 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003954 BB->addSuccessor(loop1MBB);
3955 BB->addSuccessor(exitMBB);
3956
3957 // exitMBB:
3958 // ...
3959 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00003960
Dan Gohman14152b42010-07-06 20:24:04 +00003961 MI->eraseFromParent(); // The instruction is gone now.
Jim Grosbach5efaed32010-01-15 00:18:34 +00003962
Jim Grosbach5278eb82009-12-11 01:42:04 +00003963 return BB;
3964}
3965
3966MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003967ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3968 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00003969 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
3970 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3971
3972 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003973 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003974 MachineFunction::iterator It = BB;
3975 ++It;
3976
3977 unsigned dest = MI->getOperand(0).getReg();
3978 unsigned ptr = MI->getOperand(1).getReg();
3979 unsigned incr = MI->getOperand(2).getReg();
3980 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00003981
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003982 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003983 unsigned ldrOpc, strOpc;
3984 switch (Size) {
3985 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003986 case 1:
3987 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00003988 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003989 break;
3990 case 2:
3991 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3992 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3993 break;
3994 case 4:
3995 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3996 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3997 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00003998 }
3999
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004000 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4001 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4002 MF->insert(It, loopMBB);
4003 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004004
4005 // Transfer the remainder of BB and its successor edges to exitMBB.
4006 exitMBB->splice(exitMBB->begin(), BB,
4007 llvm::next(MachineBasicBlock::iterator(MI)),
4008 BB->end());
4009 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00004010
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004011 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004012 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
4013 unsigned scratch2 = (!BinOpcode) ? incr :
4014 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
4015
4016 // thisMBB:
4017 // ...
4018 // fallthrough --> loopMBB
4019 BB->addSuccessor(loopMBB);
4020
4021 // loopMBB:
4022 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004023 // <binop> scratch2, dest, incr
4024 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00004025 // cmp scratch, #0
4026 // bne- loopMBB
4027 // fallthrough --> exitMBB
4028 BB = loopMBB;
4029 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00004030 if (BinOpcode) {
4031 // operand order needs to go the other way for NAND
4032 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
4033 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
4034 addReg(incr).addReg(dest)).addReg(0);
4035 else
4036 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
4037 addReg(dest).addReg(incr)).addReg(0);
4038 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00004039
4040 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
4041 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004042 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00004043 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004044 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4045 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00004046
4047 BB->addSuccessor(loopMBB);
4048 BB->addSuccessor(exitMBB);
4049
4050 // exitMBB:
4051 // ...
4052 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00004053
Dan Gohman14152b42010-07-06 20:24:04 +00004054 MI->eraseFromParent(); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00004055
Jim Grosbachc3c23542009-12-14 04:22:04 +00004056 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00004057}
4058
Evan Cheng218977b2010-07-13 19:27:42 +00004059static
4060MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
4061 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
4062 E = MBB->succ_end(); I != E; ++I)
4063 if (*I != Succ)
4064 return *I;
4065 llvm_unreachable("Expecting a BB with two successors!");
4066}
4067
Jim Grosbache801dc42009-12-12 01:40:06 +00004068MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004069ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004070 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004071 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00004072 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004073 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00004074 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00004075 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00004076 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00004077 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00004078
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004079 case ARM::ATOMIC_LOAD_ADD_I8:
4080 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
4081 case ARM::ATOMIC_LOAD_ADD_I16:
4082 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
4083 case ARM::ATOMIC_LOAD_ADD_I32:
4084 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004085
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004086 case ARM::ATOMIC_LOAD_AND_I8:
4087 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
4088 case ARM::ATOMIC_LOAD_AND_I16:
4089 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
4090 case ARM::ATOMIC_LOAD_AND_I32:
4091 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004092
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004093 case ARM::ATOMIC_LOAD_OR_I8:
4094 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
4095 case ARM::ATOMIC_LOAD_OR_I16:
4096 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
4097 case ARM::ATOMIC_LOAD_OR_I32:
4098 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004099
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004100 case ARM::ATOMIC_LOAD_XOR_I8:
4101 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
4102 case ARM::ATOMIC_LOAD_XOR_I16:
4103 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
4104 case ARM::ATOMIC_LOAD_XOR_I32:
4105 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004106
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004107 case ARM::ATOMIC_LOAD_NAND_I8:
4108 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
4109 case ARM::ATOMIC_LOAD_NAND_I16:
4110 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
4111 case ARM::ATOMIC_LOAD_NAND_I32:
4112 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004113
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004114 case ARM::ATOMIC_LOAD_SUB_I8:
4115 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
4116 case ARM::ATOMIC_LOAD_SUB_I16:
4117 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
4118 case ARM::ATOMIC_LOAD_SUB_I32:
4119 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004120
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004121 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
4122 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
4123 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00004124
4125 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
4126 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
4127 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004128
Evan Cheng007ea272009-08-12 05:17:19 +00004129 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00004130 // To "insert" a SELECT_CC instruction, we actually have to insert the
4131 // diamond control-flow pattern. The incoming instruction knows the
4132 // destination vreg to set, the condition code register to branch on, the
4133 // true/false values to select between, and a branch opcode to use.
4134 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004135 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00004136 ++It;
4137
4138 // thisMBB:
4139 // ...
4140 // TrueVal = ...
4141 // cmpTY ccX, r1, r2
4142 // bCC copy1MBB
4143 // fallthrough --> copy0MBB
4144 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004145 MachineFunction *F = BB->getParent();
4146 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4147 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohman258c58c2010-07-06 15:49:48 +00004148 F->insert(It, copy0MBB);
4149 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004150
4151 // Transfer the remainder of BB and its successor edges to sinkMBB.
4152 sinkMBB->splice(sinkMBB->begin(), BB,
4153 llvm::next(MachineBasicBlock::iterator(MI)),
4154 BB->end());
4155 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4156
Dan Gohman258c58c2010-07-06 15:49:48 +00004157 BB->addSuccessor(copy0MBB);
4158 BB->addSuccessor(sinkMBB);
Dan Gohmanb81c7712010-07-06 15:18:19 +00004159
Dan Gohman14152b42010-07-06 20:24:04 +00004160 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
4161 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
4162
Evan Chenga8e29892007-01-19 07:51:42 +00004163 // copy0MBB:
4164 // %FalseValue = ...
4165 // # fallthrough to sinkMBB
4166 BB = copy0MBB;
4167
4168 // Update machine-CFG edges
4169 BB->addSuccessor(sinkMBB);
4170
4171 // sinkMBB:
4172 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4173 // ...
4174 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004175 BuildMI(*BB, BB->begin(), dl,
4176 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00004177 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
4178 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4179
Dan Gohman14152b42010-07-06 20:24:04 +00004180 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00004181 return BB;
4182 }
Evan Cheng86198642009-08-07 00:34:42 +00004183
Evan Cheng218977b2010-07-13 19:27:42 +00004184 case ARM::BCCi64:
4185 case ARM::BCCZi64: {
4186 // Compare both parts that make up the double comparison separately for
4187 // equality.
4188 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
4189
4190 unsigned LHS1 = MI->getOperand(1).getReg();
4191 unsigned LHS2 = MI->getOperand(2).getReg();
4192 if (RHSisZero) {
4193 AddDefaultPred(BuildMI(BB, dl,
4194 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4195 .addReg(LHS1).addImm(0));
4196 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4197 .addReg(LHS2).addImm(0)
4198 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4199 } else {
4200 unsigned RHS1 = MI->getOperand(3).getReg();
4201 unsigned RHS2 = MI->getOperand(4).getReg();
4202 AddDefaultPred(BuildMI(BB, dl,
4203 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4204 .addReg(LHS1).addReg(RHS1));
4205 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4206 .addReg(LHS2).addReg(RHS2)
4207 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4208 }
4209
4210 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
4211 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
4212 if (MI->getOperand(0).getImm() == ARMCC::NE)
4213 std::swap(destMBB, exitMBB);
4214
4215 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4216 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
4217 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2B : ARM::B))
4218 .addMBB(exitMBB);
4219
4220 MI->eraseFromParent(); // The pseudo instruction is gone now.
4221 return BB;
4222 }
Evan Chenga8e29892007-01-19 07:51:42 +00004223 }
4224}
4225
4226//===----------------------------------------------------------------------===//
4227// ARM Optimization Hooks
4228//===----------------------------------------------------------------------===//
4229
Chris Lattnerd1980a52009-03-12 06:52:53 +00004230static
4231SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
4232 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004233 SelectionDAG &DAG = DCI.DAG;
4234 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004235 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00004236 unsigned Opc = N->getOpcode();
4237 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
4238 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
4239 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
4240 ISD::CondCode CC = ISD::SETCC_INVALID;
4241
4242 if (isSlctCC) {
4243 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
4244 } else {
4245 SDValue CCOp = Slct.getOperand(0);
4246 if (CCOp.getOpcode() == ISD::SETCC)
4247 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
4248 }
4249
4250 bool DoXform = false;
4251 bool InvCC = false;
4252 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
4253 "Bad input!");
4254
4255 if (LHS.getOpcode() == ISD::Constant &&
4256 cast<ConstantSDNode>(LHS)->isNullValue()) {
4257 DoXform = true;
4258 } else if (CC != ISD::SETCC_INVALID &&
4259 RHS.getOpcode() == ISD::Constant &&
4260 cast<ConstantSDNode>(RHS)->isNullValue()) {
4261 std::swap(LHS, RHS);
4262 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00004263 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00004264 Op0.getOperand(0).getValueType();
4265 bool isInt = OpVT.isInteger();
4266 CC = ISD::getSetCCInverse(CC, isInt);
4267
4268 if (!TLI.isCondCodeLegal(CC, OpVT))
4269 return SDValue(); // Inverse operator isn't legal.
4270
4271 DoXform = true;
4272 InvCC = true;
4273 }
4274
4275 if (DoXform) {
4276 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
4277 if (isSlctCC)
4278 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
4279 Slct.getOperand(0), Slct.getOperand(1), CC);
4280 SDValue CCOp = Slct.getOperand(0);
4281 if (InvCC)
4282 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
4283 CCOp.getOperand(0), CCOp.getOperand(1), CC);
4284 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
4285 CCOp, OtherOp, Result);
4286 }
4287 return SDValue();
4288}
4289
Bob Wilson3d5792a2010-07-29 20:34:14 +00004290/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
4291/// operands N0 and N1. This is a helper for PerformADDCombine that is
4292/// called with the default operands, and if that fails, with commuted
4293/// operands.
4294static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
4295 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson67b453b2010-08-04 00:12:08 +00004296 SelectionDAG &DAG = DCI.DAG;
4297
Chris Lattnerd1980a52009-03-12 06:52:53 +00004298 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
4299 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
4300 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
4301 if (Result.getNode()) return Result;
4302 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004303
Bob Wilson67b453b2010-08-04 00:12:08 +00004304 // fold (add (arm_neon_vabd a, b) c) -> (arm_neon_vaba c, a, b)
4305 EVT VT = N->getValueType(0);
4306 if (N0.getOpcode() == ISD::INTRINSIC_WO_CHAIN && VT.isInteger()) {
4307 unsigned IntNo = cast<ConstantSDNode>(N0.getOperand(0))->getZExtValue();
4308 if (IntNo == Intrinsic::arm_neon_vabds)
4309 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, N->getDebugLoc(), VT,
4310 DAG.getConstant(Intrinsic::arm_neon_vabas, MVT::i32),
4311 N1, N0.getOperand(1), N0.getOperand(2));
4312 if (IntNo == Intrinsic::arm_neon_vabdu)
4313 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, N->getDebugLoc(), VT,
4314 DAG.getConstant(Intrinsic::arm_neon_vabau, MVT::i32),
4315 N1, N0.getOperand(1), N0.getOperand(2));
4316 }
4317
Chris Lattnerd1980a52009-03-12 06:52:53 +00004318 return SDValue();
4319}
4320
Bob Wilson3d5792a2010-07-29 20:34:14 +00004321/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
4322///
4323static SDValue PerformADDCombine(SDNode *N,
4324 TargetLowering::DAGCombinerInfo &DCI) {
4325 SDValue N0 = N->getOperand(0);
4326 SDValue N1 = N->getOperand(1);
4327
4328 // First try with the default operand order.
4329 SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI);
4330 if (Result.getNode())
4331 return Result;
4332
4333 // If that didn't work, try again with the operands commuted.
4334 return PerformADDCombineWithOperands(N, N1, N0, DCI);
4335}
4336
Chris Lattnerd1980a52009-03-12 06:52:53 +00004337/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
Bob Wilson3d5792a2010-07-29 20:34:14 +00004338///
Chris Lattnerd1980a52009-03-12 06:52:53 +00004339static SDValue PerformSUBCombine(SDNode *N,
4340 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson3d5792a2010-07-29 20:34:14 +00004341 SDValue N0 = N->getOperand(0);
4342 SDValue N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00004343
Chris Lattnerd1980a52009-03-12 06:52:53 +00004344 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
4345 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
4346 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
4347 if (Result.getNode()) return Result;
4348 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004349
Chris Lattnerd1980a52009-03-12 06:52:53 +00004350 return SDValue();
4351}
4352
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004353static SDValue PerformMULCombine(SDNode *N,
4354 TargetLowering::DAGCombinerInfo &DCI,
4355 const ARMSubtarget *Subtarget) {
4356 SelectionDAG &DAG = DCI.DAG;
4357
4358 if (Subtarget->isThumb1Only())
4359 return SDValue();
4360
4361 if (DAG.getMachineFunction().
4362 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
4363 return SDValue();
4364
4365 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
4366 return SDValue();
4367
4368 EVT VT = N->getValueType(0);
4369 if (VT != MVT::i32)
4370 return SDValue();
4371
4372 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
4373 if (!C)
4374 return SDValue();
4375
4376 uint64_t MulAmt = C->getZExtValue();
4377 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
4378 ShiftAmt = ShiftAmt & (32 - 1);
4379 SDValue V = N->getOperand(0);
4380 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004381
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004382 SDValue Res;
4383 MulAmt >>= ShiftAmt;
4384 if (isPowerOf2_32(MulAmt - 1)) {
4385 // (mul x, 2^N + 1) => (add (shl x, N), x)
4386 Res = DAG.getNode(ISD::ADD, DL, VT,
4387 V, DAG.getNode(ISD::SHL, DL, VT,
4388 V, DAG.getConstant(Log2_32(MulAmt-1),
4389 MVT::i32)));
4390 } else if (isPowerOf2_32(MulAmt + 1)) {
4391 // (mul x, 2^N - 1) => (sub (shl x, N), x)
4392 Res = DAG.getNode(ISD::SUB, DL, VT,
4393 DAG.getNode(ISD::SHL, DL, VT,
4394 V, DAG.getConstant(Log2_32(MulAmt+1),
4395 MVT::i32)),
4396 V);
4397 } else
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004398 return SDValue();
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004399
4400 if (ShiftAmt != 0)
4401 Res = DAG.getNode(ISD::SHL, DL, VT, Res,
4402 DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004403
4404 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004405 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004406 return SDValue();
4407}
4408
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004409/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
4410static SDValue PerformORCombine(SDNode *N,
4411 TargetLowering::DAGCombinerInfo &DCI,
4412 const ARMSubtarget *Subtarget) {
Jim Grosbach54238562010-07-17 03:30:54 +00004413 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
4414 // reasonable.
4415
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004416 // BFI is only available on V6T2+
4417 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
4418 return SDValue();
4419
4420 SelectionDAG &DAG = DCI.DAG;
4421 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Jim Grosbach54238562010-07-17 03:30:54 +00004422 DebugLoc DL = N->getDebugLoc();
4423 // 1) or (and A, mask), val => ARMbfi A, val, mask
4424 // iff (val & mask) == val
4425 //
4426 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4427 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
4428 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4429 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
4430 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4431 // (i.e., copy a bitfield value into another bitfield of the same width)
4432 if (N0.getOpcode() != ISD::AND)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004433 return SDValue();
4434
4435 EVT VT = N->getValueType(0);
4436 if (VT != MVT::i32)
4437 return SDValue();
4438
Jim Grosbach54238562010-07-17 03:30:54 +00004439
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004440 // The value and the mask need to be constants so we can verify this is
4441 // actually a bitfield set. If the mask is 0xffff, we can do better
4442 // via a movt instruction, so don't use BFI in that case.
4443 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
4444 if (!C)
4445 return SDValue();
4446 unsigned Mask = C->getZExtValue();
4447 if (Mask == 0xffff)
4448 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00004449 SDValue Res;
4450 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
4451 if ((C = dyn_cast<ConstantSDNode>(N1))) {
4452 unsigned Val = C->getZExtValue();
4453 if (!ARM::isBitFieldInvertedMask(Mask) || (Val & ~Mask) != Val)
4454 return SDValue();
4455 Val >>= CountTrailingZeros_32(~Mask);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004456
Jim Grosbach54238562010-07-17 03:30:54 +00004457 Res = DAG.getNode(ARMISD::BFI, DL, VT, N0.getOperand(0),
4458 DAG.getConstant(Val, MVT::i32),
4459 DAG.getConstant(Mask, MVT::i32));
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004460
Jim Grosbach54238562010-07-17 03:30:54 +00004461 // Do not add new nodes to DAG combiner worklist.
4462 DCI.CombineTo(N, Res, false);
4463 } else if (N1.getOpcode() == ISD::AND) {
4464 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4465 C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
4466 if (!C)
4467 return SDValue();
4468 unsigned Mask2 = C->getZExtValue();
4469
4470 if (ARM::isBitFieldInvertedMask(Mask) &&
4471 ARM::isBitFieldInvertedMask(~Mask2) &&
4472 (CountPopulation_32(Mask) == CountPopulation_32(~Mask2))) {
4473 // The pack halfword instruction works better for masks that fit it,
4474 // so use that when it's available.
4475 if (Subtarget->hasT2ExtractPack() &&
4476 (Mask == 0xffff || Mask == 0xffff0000))
4477 return SDValue();
4478 // 2a
4479 unsigned lsb = CountTrailingZeros_32(Mask2);
4480 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
4481 DAG.getConstant(lsb, MVT::i32));
4482 Res = DAG.getNode(ARMISD::BFI, DL, VT, N0.getOperand(0), Res,
4483 DAG.getConstant(Mask, MVT::i32));
4484 // Do not add new nodes to DAG combiner worklist.
4485 DCI.CombineTo(N, Res, false);
4486 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
4487 ARM::isBitFieldInvertedMask(Mask2) &&
4488 (CountPopulation_32(~Mask) == CountPopulation_32(Mask2))) {
4489 // The pack halfword instruction works better for masks that fit it,
4490 // so use that when it's available.
4491 if (Subtarget->hasT2ExtractPack() &&
4492 (Mask2 == 0xffff || Mask2 == 0xffff0000))
4493 return SDValue();
4494 // 2b
4495 unsigned lsb = CountTrailingZeros_32(Mask);
4496 Res = DAG.getNode(ISD::SRL, DL, VT, N0.getOperand(0),
4497 DAG.getConstant(lsb, MVT::i32));
4498 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
4499 DAG.getConstant(Mask2, MVT::i32));
4500 // Do not add new nodes to DAG combiner worklist.
4501 DCI.CombineTo(N, Res, false);
4502 }
4503 }
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004504
4505 return SDValue();
4506}
4507
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +00004508/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
4509/// ARMISD::VMOVRRD.
Jim Grosbache5165492009-11-09 00:11:35 +00004510static SDValue PerformVMOVRRDCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004511 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004512 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00004513 SDValue InDouble = N->getOperand(0);
Jim Grosbache5165492009-11-09 00:11:35 +00004514 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004515 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00004516 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004517}
4518
Bob Wilson9e82bf12010-07-14 01:22:12 +00004519/// PerformVDUPLANECombine - Target-specific dag combine xforms for
4520/// ARMISD::VDUPLANE.
4521static SDValue PerformVDUPLANECombine(SDNode *N,
4522 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004523 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
4524 // redundant.
Bob Wilson9e82bf12010-07-14 01:22:12 +00004525 SDValue Op = N->getOperand(0);
4526 EVT VT = N->getValueType(0);
4527
4528 // Ignore bit_converts.
4529 while (Op.getOpcode() == ISD::BIT_CONVERT)
4530 Op = Op.getOperand(0);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004531 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson9e82bf12010-07-14 01:22:12 +00004532 return SDValue();
4533
4534 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
4535 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
4536 // The canonical VMOV for a zero vector uses a 32-bit element size.
4537 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
4538 unsigned EltBits;
4539 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
4540 EltSize = 8;
4541 if (EltSize > VT.getVectorElementType().getSizeInBits())
4542 return SDValue();
4543
4544 SDValue Res = DCI.DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
4545 return DCI.CombineTo(N, Res, false);
4546}
4547
Bob Wilson5bafff32009-06-22 23:27:02 +00004548/// getVShiftImm - Check if this is a valid build_vector for the immediate
4549/// operand of a vector shift operation, where all the elements of the
4550/// build_vector must have the same constant integer value.
4551static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
4552 // Ignore bit_converts.
4553 while (Op.getOpcode() == ISD::BIT_CONVERT)
4554 Op = Op.getOperand(0);
4555 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4556 APInt SplatBits, SplatUndef;
4557 unsigned SplatBitSize;
4558 bool HasAnyUndefs;
4559 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
4560 HasAnyUndefs, ElementBits) ||
4561 SplatBitSize > ElementBits)
4562 return false;
4563 Cnt = SplatBits.getSExtValue();
4564 return true;
4565}
4566
4567/// isVShiftLImm - Check if this is a valid build_vector for the immediate
4568/// operand of a vector shift left operation. That value must be in the range:
4569/// 0 <= Value < ElementBits for a left shift; or
4570/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004571static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00004572 assert(VT.isVector() && "vector shift count is not a vector type");
4573 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4574 if (! getVShiftImm(Op, ElementBits, Cnt))
4575 return false;
4576 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
4577}
4578
4579/// isVShiftRImm - Check if this is a valid build_vector for the immediate
4580/// operand of a vector shift right operation. For a shift opcode, the value
4581/// is positive, but for an intrinsic the value count must be negative. The
4582/// absolute value must be in the range:
4583/// 1 <= |Value| <= ElementBits for a right shift; or
4584/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004585static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00004586 int64_t &Cnt) {
4587 assert(VT.isVector() && "vector shift count is not a vector type");
4588 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4589 if (! getVShiftImm(Op, ElementBits, Cnt))
4590 return false;
4591 if (isIntrinsic)
4592 Cnt = -Cnt;
4593 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
4594}
4595
4596/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
4597static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
4598 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
4599 switch (IntNo) {
4600 default:
4601 // Don't do anything for most intrinsics.
4602 break;
4603
4604 // Vector shifts: check for immediate versions and lower them.
4605 // Note: This is done during DAG combining instead of DAG legalizing because
4606 // the build_vectors for 64-bit vector element shift counts are generally
4607 // not legal, and it is hard to see their values after they get legalized to
4608 // loads from a constant pool.
4609 case Intrinsic::arm_neon_vshifts:
4610 case Intrinsic::arm_neon_vshiftu:
4611 case Intrinsic::arm_neon_vshiftls:
4612 case Intrinsic::arm_neon_vshiftlu:
4613 case Intrinsic::arm_neon_vshiftn:
4614 case Intrinsic::arm_neon_vrshifts:
4615 case Intrinsic::arm_neon_vrshiftu:
4616 case Intrinsic::arm_neon_vrshiftn:
4617 case Intrinsic::arm_neon_vqshifts:
4618 case Intrinsic::arm_neon_vqshiftu:
4619 case Intrinsic::arm_neon_vqshiftsu:
4620 case Intrinsic::arm_neon_vqshiftns:
4621 case Intrinsic::arm_neon_vqshiftnu:
4622 case Intrinsic::arm_neon_vqshiftnsu:
4623 case Intrinsic::arm_neon_vqrshiftns:
4624 case Intrinsic::arm_neon_vqrshiftnu:
4625 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00004626 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004627 int64_t Cnt;
4628 unsigned VShiftOpc = 0;
4629
4630 switch (IntNo) {
4631 case Intrinsic::arm_neon_vshifts:
4632 case Intrinsic::arm_neon_vshiftu:
4633 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
4634 VShiftOpc = ARMISD::VSHL;
4635 break;
4636 }
4637 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
4638 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
4639 ARMISD::VSHRs : ARMISD::VSHRu);
4640 break;
4641 }
4642 return SDValue();
4643
4644 case Intrinsic::arm_neon_vshiftls:
4645 case Intrinsic::arm_neon_vshiftlu:
4646 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
4647 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004648 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004649
4650 case Intrinsic::arm_neon_vrshifts:
4651 case Intrinsic::arm_neon_vrshiftu:
4652 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
4653 break;
4654 return SDValue();
4655
4656 case Intrinsic::arm_neon_vqshifts:
4657 case Intrinsic::arm_neon_vqshiftu:
4658 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4659 break;
4660 return SDValue();
4661
4662 case Intrinsic::arm_neon_vqshiftsu:
4663 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4664 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004665 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004666
4667 case Intrinsic::arm_neon_vshiftn:
4668 case Intrinsic::arm_neon_vrshiftn:
4669 case Intrinsic::arm_neon_vqshiftns:
4670 case Intrinsic::arm_neon_vqshiftnu:
4671 case Intrinsic::arm_neon_vqshiftnsu:
4672 case Intrinsic::arm_neon_vqrshiftns:
4673 case Intrinsic::arm_neon_vqrshiftnu:
4674 case Intrinsic::arm_neon_vqrshiftnsu:
4675 // Narrowing shifts require an immediate right shift.
4676 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
4677 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00004678 llvm_unreachable("invalid shift count for narrowing vector shift "
4679 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004680
4681 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00004682 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00004683 }
4684
4685 switch (IntNo) {
4686 case Intrinsic::arm_neon_vshifts:
4687 case Intrinsic::arm_neon_vshiftu:
4688 // Opcode already set above.
4689 break;
4690 case Intrinsic::arm_neon_vshiftls:
4691 case Intrinsic::arm_neon_vshiftlu:
4692 if (Cnt == VT.getVectorElementType().getSizeInBits())
4693 VShiftOpc = ARMISD::VSHLLi;
4694 else
4695 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
4696 ARMISD::VSHLLs : ARMISD::VSHLLu);
4697 break;
4698 case Intrinsic::arm_neon_vshiftn:
4699 VShiftOpc = ARMISD::VSHRN; break;
4700 case Intrinsic::arm_neon_vrshifts:
4701 VShiftOpc = ARMISD::VRSHRs; break;
4702 case Intrinsic::arm_neon_vrshiftu:
4703 VShiftOpc = ARMISD::VRSHRu; break;
4704 case Intrinsic::arm_neon_vrshiftn:
4705 VShiftOpc = ARMISD::VRSHRN; break;
4706 case Intrinsic::arm_neon_vqshifts:
4707 VShiftOpc = ARMISD::VQSHLs; break;
4708 case Intrinsic::arm_neon_vqshiftu:
4709 VShiftOpc = ARMISD::VQSHLu; break;
4710 case Intrinsic::arm_neon_vqshiftsu:
4711 VShiftOpc = ARMISD::VQSHLsu; break;
4712 case Intrinsic::arm_neon_vqshiftns:
4713 VShiftOpc = ARMISD::VQSHRNs; break;
4714 case Intrinsic::arm_neon_vqshiftnu:
4715 VShiftOpc = ARMISD::VQSHRNu; break;
4716 case Intrinsic::arm_neon_vqshiftnsu:
4717 VShiftOpc = ARMISD::VQSHRNsu; break;
4718 case Intrinsic::arm_neon_vqrshiftns:
4719 VShiftOpc = ARMISD::VQRSHRNs; break;
4720 case Intrinsic::arm_neon_vqrshiftnu:
4721 VShiftOpc = ARMISD::VQRSHRNu; break;
4722 case Intrinsic::arm_neon_vqrshiftnsu:
4723 VShiftOpc = ARMISD::VQRSHRNsu; break;
4724 }
4725
4726 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004727 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004728 }
4729
4730 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00004731 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004732 int64_t Cnt;
4733 unsigned VShiftOpc = 0;
4734
4735 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
4736 VShiftOpc = ARMISD::VSLI;
4737 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
4738 VShiftOpc = ARMISD::VSRI;
4739 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004740 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004741 }
4742
4743 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
4744 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00004745 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004746 }
4747
4748 case Intrinsic::arm_neon_vqrshifts:
4749 case Intrinsic::arm_neon_vqrshiftu:
4750 // No immediate versions of these to check for.
4751 break;
4752 }
4753
4754 return SDValue();
4755}
4756
4757/// PerformShiftCombine - Checks for immediate versions of vector shifts and
4758/// lowers them. As with the vector shift intrinsics, this is done during DAG
4759/// combining instead of DAG legalizing because the build_vectors for 64-bit
4760/// vector element shift counts are generally not legal, and it is hard to see
4761/// their values after they get legalized to loads from a constant pool.
4762static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
4763 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00004764 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00004765
4766 // Nothing to be done for scalar shifts.
4767 if (! VT.isVector())
4768 return SDValue();
4769
4770 assert(ST->hasNEON() && "unexpected vector shift");
4771 int64_t Cnt;
4772
4773 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004774 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004775
4776 case ISD::SHL:
4777 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
4778 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004779 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004780 break;
4781
4782 case ISD::SRA:
4783 case ISD::SRL:
4784 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
4785 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
4786 ARMISD::VSHRs : ARMISD::VSHRu);
4787 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004788 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004789 }
4790 }
4791 return SDValue();
4792}
4793
4794/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
4795/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
4796static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
4797 const ARMSubtarget *ST) {
4798 SDValue N0 = N->getOperand(0);
4799
4800 // Check for sign- and zero-extensions of vector extract operations of 8-
4801 // and 16-bit vector elements. NEON supports these directly. They are
4802 // handled during DAG combining because type legalization will promote them
4803 // to 32-bit types and it is messy to recognize the operations after that.
4804 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
4805 SDValue Vec = N0.getOperand(0);
4806 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004807 EVT VT = N->getValueType(0);
4808 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004809 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4810
Owen Anderson825b72b2009-08-11 20:47:22 +00004811 if (VT == MVT::i32 &&
4812 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00004813 TLI.isTypeLegal(Vec.getValueType())) {
4814
4815 unsigned Opc = 0;
4816 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004817 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004818 case ISD::SIGN_EXTEND:
4819 Opc = ARMISD::VGETLANEs;
4820 break;
4821 case ISD::ZERO_EXTEND:
4822 case ISD::ANY_EXTEND:
4823 Opc = ARMISD::VGETLANEu;
4824 break;
4825 }
4826 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
4827 }
4828 }
4829
4830 return SDValue();
4831}
4832
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004833/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
4834/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
4835static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
4836 const ARMSubtarget *ST) {
4837 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng60108e92010-07-15 22:07:12 +00004838 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004839 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
4840 // a NaN; only do the transformation when it matches that behavior.
4841
4842 // For now only do this when using NEON for FP operations; if using VFP, it
4843 // is not obvious that the benefit outweighs the cost of switching to the
4844 // NEON pipeline.
4845 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
4846 N->getValueType(0) != MVT::f32)
4847 return SDValue();
4848
4849 SDValue CondLHS = N->getOperand(0);
4850 SDValue CondRHS = N->getOperand(1);
4851 SDValue LHS = N->getOperand(2);
4852 SDValue RHS = N->getOperand(3);
4853 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
4854
4855 unsigned Opcode = 0;
4856 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00004857 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004858 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00004859 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004860 IsReversed = true ; // x CC y ? y : x
4861 } else {
4862 return SDValue();
4863 }
4864
Bob Wilsone742bb52010-02-24 22:15:53 +00004865 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004866 switch (CC) {
4867 default: break;
4868 case ISD::SETOLT:
4869 case ISD::SETOLE:
4870 case ISD::SETLT:
4871 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004872 case ISD::SETULT:
4873 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004874 // If LHS is NaN, an ordered comparison will be false and the result will
4875 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
4876 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4877 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
4878 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4879 break;
4880 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
4881 // will return -0, so vmin can only be used for unsafe math or if one of
4882 // the operands is known to be nonzero.
4883 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
4884 !UnsafeFPMath &&
4885 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4886 break;
4887 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004888 break;
4889
4890 case ISD::SETOGT:
4891 case ISD::SETOGE:
4892 case ISD::SETGT:
4893 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004894 case ISD::SETUGT:
4895 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004896 // If LHS is NaN, an ordered comparison will be false and the result will
4897 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
4898 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4899 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
4900 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4901 break;
4902 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
4903 // will return +0, so vmax can only be used for unsafe math or if one of
4904 // the operands is known to be nonzero.
4905 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
4906 !UnsafeFPMath &&
4907 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4908 break;
4909 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004910 break;
4911 }
4912
4913 if (!Opcode)
4914 return SDValue();
4915 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
4916}
4917
Dan Gohman475871a2008-07-27 21:46:04 +00004918SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004919 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004920 switch (N->getOpcode()) {
4921 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004922 case ISD::ADD: return PerformADDCombine(N, DCI);
4923 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004924 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004925 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Jim Grosbache5165492009-11-09 00:11:35 +00004926 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson9e82bf12010-07-14 01:22:12 +00004927 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004928 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004929 case ISD::SHL:
4930 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004931 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004932 case ISD::SIGN_EXTEND:
4933 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004934 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
4935 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004936 }
Dan Gohman475871a2008-07-27 21:46:04 +00004937 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004938}
4939
Bill Wendlingaf566342009-08-15 21:21:19 +00004940bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
4941 if (!Subtarget->hasV6Ops())
4942 // Pre-v6 does not support unaligned mem access.
4943 return false;
Bob Wilson86fe66d2010-06-25 04:12:31 +00004944
4945 // v6+ may or may not support unaligned mem access depending on the system
4946 // configuration.
4947 // FIXME: This is pretty conservative. Should we provide cmdline option to
4948 // control the behaviour?
4949 if (!Subtarget->isTargetDarwin())
4950 return false;
Bill Wendlingaf566342009-08-15 21:21:19 +00004951
4952 switch (VT.getSimpleVT().SimpleTy) {
4953 default:
4954 return false;
4955 case MVT::i8:
4956 case MVT::i16:
4957 case MVT::i32:
4958 return true;
4959 // FIXME: VLD1 etc with standard alignment is legal.
4960 }
4961}
4962
Evan Chenge6c835f2009-08-14 20:09:37 +00004963static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
4964 if (V < 0)
4965 return false;
4966
4967 unsigned Scale = 1;
4968 switch (VT.getSimpleVT().SimpleTy) {
4969 default: return false;
4970 case MVT::i1:
4971 case MVT::i8:
4972 // Scale == 1;
4973 break;
4974 case MVT::i16:
4975 // Scale == 2;
4976 Scale = 2;
4977 break;
4978 case MVT::i32:
4979 // Scale == 4;
4980 Scale = 4;
4981 break;
4982 }
4983
4984 if ((V & (Scale - 1)) != 0)
4985 return false;
4986 V /= Scale;
4987 return V == (V & ((1LL << 5) - 1));
4988}
4989
4990static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
4991 const ARMSubtarget *Subtarget) {
4992 bool isNeg = false;
4993 if (V < 0) {
4994 isNeg = true;
4995 V = - V;
4996 }
4997
4998 switch (VT.getSimpleVT().SimpleTy) {
4999 default: return false;
5000 case MVT::i1:
5001 case MVT::i8:
5002 case MVT::i16:
5003 case MVT::i32:
5004 // + imm12 or - imm8
5005 if (isNeg)
5006 return V == (V & ((1LL << 8) - 1));
5007 return V == (V & ((1LL << 12) - 1));
5008 case MVT::f32:
5009 case MVT::f64:
5010 // Same as ARM mode. FIXME: NEON?
5011 if (!Subtarget->hasVFP2())
5012 return false;
5013 if ((V & 3) != 0)
5014 return false;
5015 V >>= 2;
5016 return V == (V & ((1LL << 8) - 1));
5017 }
5018}
5019
Evan Chengb01fad62007-03-12 23:30:29 +00005020/// isLegalAddressImmediate - Return true if the integer value can be used
5021/// as the offset of the target addressing mode for load / store of the
5022/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00005023static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00005024 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00005025 if (V == 0)
5026 return true;
5027
Evan Cheng65011532009-03-09 19:15:00 +00005028 if (!VT.isSimple())
5029 return false;
5030
Evan Chenge6c835f2009-08-14 20:09:37 +00005031 if (Subtarget->isThumb1Only())
5032 return isLegalT1AddressImmediate(V, VT);
5033 else if (Subtarget->isThumb2())
5034 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00005035
Evan Chenge6c835f2009-08-14 20:09:37 +00005036 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00005037 if (V < 0)
5038 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00005039 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00005040 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00005041 case MVT::i1:
5042 case MVT::i8:
5043 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00005044 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005045 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005046 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00005047 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005048 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005049 case MVT::f32:
5050 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00005051 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00005052 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00005053 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00005054 return false;
5055 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005056 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00005057 }
Evan Chenga8e29892007-01-19 07:51:42 +00005058}
5059
Evan Chenge6c835f2009-08-14 20:09:37 +00005060bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
5061 EVT VT) const {
5062 int Scale = AM.Scale;
5063 if (Scale < 0)
5064 return false;
5065
5066 switch (VT.getSimpleVT().SimpleTy) {
5067 default: return false;
5068 case MVT::i1:
5069 case MVT::i8:
5070 case MVT::i16:
5071 case MVT::i32:
5072 if (Scale == 1)
5073 return true;
5074 // r + r << imm
5075 Scale = Scale & ~1;
5076 return Scale == 2 || Scale == 4 || Scale == 8;
5077 case MVT::i64:
5078 // r + r
5079 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
5080 return true;
5081 return false;
5082 case MVT::isVoid:
5083 // Note, we allow "void" uses (basically, uses that aren't loads or
5084 // stores), because arm allows folding a scale into many arithmetic
5085 // operations. This should be made more precise and revisited later.
5086
5087 // Allow r << imm, but the imm has to be a multiple of two.
5088 if (Scale & 1) return false;
5089 return isPowerOf2_32(Scale);
5090 }
5091}
5092
Chris Lattner37caf8c2007-04-09 23:33:39 +00005093/// isLegalAddressingMode - Return true if the addressing mode represented
5094/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005095bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00005096 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005097 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00005098 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00005099 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005100
Chris Lattner37caf8c2007-04-09 23:33:39 +00005101 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005102 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005103 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005104
Chris Lattner37caf8c2007-04-09 23:33:39 +00005105 switch (AM.Scale) {
5106 case 0: // no scale reg, must be "r+i" or "r", or "i".
5107 break;
5108 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00005109 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00005110 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00005111 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00005112 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00005113 // ARM doesn't support any R+R*scale+imm addr modes.
5114 if (AM.BaseOffs)
5115 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005116
Bob Wilson2c7dab12009-04-08 17:55:28 +00005117 if (!VT.isSimple())
5118 return false;
5119
Evan Chenge6c835f2009-08-14 20:09:37 +00005120 if (Subtarget->isThumb2())
5121 return isLegalT2ScaledAddressingMode(AM, VT);
5122
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005123 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00005124 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00005125 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00005126 case MVT::i1:
5127 case MVT::i8:
5128 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005129 if (Scale < 0) Scale = -Scale;
5130 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005131 return true;
5132 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00005133 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00005134 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00005135 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00005136 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005137 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005138 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00005139 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005140
Owen Anderson825b72b2009-08-11 20:47:22 +00005141 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00005142 // Note, we allow "void" uses (basically, uses that aren't loads or
5143 // stores), because arm allows folding a scale into many arithmetic
5144 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005145
Chris Lattner37caf8c2007-04-09 23:33:39 +00005146 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00005147 if (Scale & 1) return false;
5148 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00005149 }
5150 break;
Evan Chengb01fad62007-03-12 23:30:29 +00005151 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00005152 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00005153}
5154
Evan Cheng77e47512009-11-11 19:05:52 +00005155/// isLegalICmpImmediate - Return true if the specified immediate is legal
5156/// icmp immediate, that is the target has icmp instructions which can compare
5157/// a register against the immediate without having to materialize the
5158/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00005159bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00005160 if (!Subtarget->isThumb())
5161 return ARM_AM::getSOImmVal(Imm) != -1;
5162 if (Subtarget->isThumb2())
5163 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00005164 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00005165}
5166
Owen Andersone50ed302009-08-10 22:56:29 +00005167static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005168 bool isSEXTLoad, SDValue &Base,
5169 SDValue &Offset, bool &isInc,
5170 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00005171 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5172 return false;
5173
Owen Anderson825b72b2009-08-11 20:47:22 +00005174 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00005175 // AddressingMode 3
5176 Base = Ptr->getOperand(0);
5177 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005178 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005179 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005180 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005181 isInc = false;
5182 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5183 return true;
5184 }
5185 }
5186 isInc = (Ptr->getOpcode() == ISD::ADD);
5187 Offset = Ptr->getOperand(1);
5188 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00005189 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00005190 // AddressingMode 2
5191 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005192 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005193 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005194 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005195 isInc = false;
5196 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5197 Base = Ptr->getOperand(0);
5198 return true;
5199 }
5200 }
5201
5202 if (Ptr->getOpcode() == ISD::ADD) {
5203 isInc = true;
5204 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
5205 if (ShOpcVal != ARM_AM::no_shift) {
5206 Base = Ptr->getOperand(1);
5207 Offset = Ptr->getOperand(0);
5208 } else {
5209 Base = Ptr->getOperand(0);
5210 Offset = Ptr->getOperand(1);
5211 }
5212 return true;
5213 }
5214
5215 isInc = (Ptr->getOpcode() == ISD::ADD);
5216 Base = Ptr->getOperand(0);
5217 Offset = Ptr->getOperand(1);
5218 return true;
5219 }
5220
Jim Grosbache5165492009-11-09 00:11:35 +00005221 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00005222 return false;
5223}
5224
Owen Andersone50ed302009-08-10 22:56:29 +00005225static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005226 bool isSEXTLoad, SDValue &Base,
5227 SDValue &Offset, bool &isInc,
5228 SelectionDAG &DAG) {
5229 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5230 return false;
5231
5232 Base = Ptr->getOperand(0);
5233 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
5234 int RHSC = (int)RHS->getZExtValue();
5235 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
5236 assert(Ptr->getOpcode() == ISD::ADD);
5237 isInc = false;
5238 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5239 return true;
5240 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
5241 isInc = Ptr->getOpcode() == ISD::ADD;
5242 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
5243 return true;
5244 }
5245 }
5246
5247 return false;
5248}
5249
Evan Chenga8e29892007-01-19 07:51:42 +00005250/// getPreIndexedAddressParts - returns true by value, base pointer and
5251/// offset pointer and addressing mode by reference if the node's address
5252/// can be legally represented as pre-indexed load / store address.
5253bool
Dan Gohman475871a2008-07-27 21:46:04 +00005254ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
5255 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005256 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005257 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005258 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005259 return false;
5260
Owen Andersone50ed302009-08-10 22:56:29 +00005261 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005262 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005263 bool isSEXTLoad = false;
5264 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
5265 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005266 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005267 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5268 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
5269 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005270 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005271 } else
5272 return false;
5273
5274 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005275 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005276 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005277 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
5278 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005279 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005280 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00005281 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00005282 if (!isLegal)
5283 return false;
5284
5285 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
5286 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005287}
5288
5289/// getPostIndexedAddressParts - returns true by value, base pointer and
5290/// offset pointer and addressing mode by reference if this node can be
5291/// combined with a load / store to form a post-indexed load / store.
5292bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00005293 SDValue &Base,
5294 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005295 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005296 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005297 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005298 return false;
5299
Owen Andersone50ed302009-08-10 22:56:29 +00005300 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005301 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005302 bool isSEXTLoad = false;
5303 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005304 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005305 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005306 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5307 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005308 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005309 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005310 } else
5311 return false;
5312
5313 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005314 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005315 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005316 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +00005317 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005318 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005319 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
5320 isInc, DAG);
5321 if (!isLegal)
5322 return false;
5323
Evan Cheng28dad2a2010-05-18 21:31:17 +00005324 if (Ptr != Base) {
5325 // Swap base ptr and offset to catch more post-index load / store when
5326 // it's legal. In Thumb2 mode, offset must be an immediate.
5327 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
5328 !Subtarget->isThumb2())
5329 std::swap(Base, Offset);
5330
5331 // Post-indexed load / store update the base pointer.
5332 if (Ptr != Base)
5333 return false;
5334 }
5335
Evan Chenge88d5ce2009-07-02 07:28:31 +00005336 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
5337 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005338}
5339
Dan Gohman475871a2008-07-27 21:46:04 +00005340void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005341 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00005342 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005343 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005344 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00005345 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005346 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005347 switch (Op.getOpcode()) {
5348 default: break;
5349 case ARMISD::CMOV: {
5350 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00005351 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005352 if (KnownZero == 0 && KnownOne == 0) return;
5353
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005354 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00005355 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
5356 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005357 KnownZero &= KnownZeroRHS;
5358 KnownOne &= KnownOneRHS;
5359 return;
5360 }
5361 }
5362}
5363
5364//===----------------------------------------------------------------------===//
5365// ARM Inline Assembly Support
5366//===----------------------------------------------------------------------===//
5367
5368/// getConstraintType - Given a constraint letter, return the type of
5369/// constraint it is for this target.
5370ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005371ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
5372 if (Constraint.size() == 1) {
5373 switch (Constraint[0]) {
5374 default: break;
5375 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005376 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00005377 }
Evan Chenga8e29892007-01-19 07:51:42 +00005378 }
Chris Lattner4234f572007-03-25 02:14:49 +00005379 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00005380}
5381
Bob Wilson2dc4f542009-03-20 22:42:55 +00005382std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00005383ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005384 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005385 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005386 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00005387 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005388 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005389 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005390 return std::make_pair(0U, ARM::tGPRRegisterClass);
5391 else
5392 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005393 case 'r':
5394 return std::make_pair(0U, ARM::GPRRegisterClass);
5395 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005396 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005397 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00005398 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005399 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00005400 if (VT.getSizeInBits() == 128)
5401 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005402 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005403 }
5404 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005405 if (StringRef("{cc}").equals_lower(Constraint))
Jakob Stoklund Olesen0d8ba332010-06-18 16:49:33 +00005406 return std::make_pair(unsigned(ARM::CPSR), ARM::CCRRegisterClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005407
Evan Chenga8e29892007-01-19 07:51:42 +00005408 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
5409}
5410
5411std::vector<unsigned> ARMTargetLowering::
5412getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005413 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005414 if (Constraint.size() != 1)
5415 return std::vector<unsigned>();
5416
5417 switch (Constraint[0]) { // GCC ARM Constraint Letters
5418 default: break;
5419 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005420 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5421 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5422 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005423 case 'r':
5424 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5425 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5426 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
5427 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005428 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005429 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005430 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
5431 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
5432 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
5433 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
5434 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
5435 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
5436 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
5437 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00005438 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005439 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
5440 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
5441 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
5442 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00005443 if (VT.getSizeInBits() == 128)
5444 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
5445 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005446 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005447 }
5448
5449 return std::vector<unsigned>();
5450}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005451
5452/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
5453/// vector. If it is invalid, don't add anything to Ops.
5454void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
5455 char Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005456 std::vector<SDValue>&Ops,
5457 SelectionDAG &DAG) const {
5458 SDValue Result(0, 0);
5459
5460 switch (Constraint) {
5461 default: break;
5462 case 'I': case 'J': case 'K': case 'L':
5463 case 'M': case 'N': case 'O':
5464 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
5465 if (!C)
5466 return;
5467
5468 int64_t CVal64 = C->getSExtValue();
5469 int CVal = (int) CVal64;
5470 // None of these constraints allow values larger than 32 bits. Check
5471 // that the value fits in an int.
5472 if (CVal != CVal64)
5473 return;
5474
5475 switch (Constraint) {
5476 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005477 if (Subtarget->isThumb1Only()) {
5478 // This must be a constant between 0 and 255, for ADD
5479 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005480 if (CVal >= 0 && CVal <= 255)
5481 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005482 } else if (Subtarget->isThumb2()) {
5483 // A constant that can be used as an immediate value in a
5484 // data-processing instruction.
5485 if (ARM_AM::getT2SOImmVal(CVal) != -1)
5486 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005487 } else {
5488 // A constant that can be used as an immediate value in a
5489 // data-processing instruction.
5490 if (ARM_AM::getSOImmVal(CVal) != -1)
5491 break;
5492 }
5493 return;
5494
5495 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005496 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005497 // This must be a constant between -255 and -1, for negated ADD
5498 // immediates. This can be used in GCC with an "n" modifier that
5499 // prints the negated value, for use with SUB instructions. It is
5500 // not useful otherwise but is implemented for compatibility.
5501 if (CVal >= -255 && CVal <= -1)
5502 break;
5503 } else {
5504 // This must be a constant between -4095 and 4095. It is not clear
5505 // what this constraint is intended for. Implemented for
5506 // compatibility with GCC.
5507 if (CVal >= -4095 && CVal <= 4095)
5508 break;
5509 }
5510 return;
5511
5512 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005513 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005514 // A 32-bit value where only one byte has a nonzero value. Exclude
5515 // zero to match GCC. This constraint is used by GCC internally for
5516 // constants that can be loaded with a move/shift combination.
5517 // It is not useful otherwise but is implemented for compatibility.
5518 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
5519 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005520 } else if (Subtarget->isThumb2()) {
5521 // A constant whose bitwise inverse can be used as an immediate
5522 // value in a data-processing instruction. This can be used in GCC
5523 // with a "B" modifier that prints the inverted value, for use with
5524 // BIC and MVN instructions. It is not useful otherwise but is
5525 // implemented for compatibility.
5526 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
5527 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005528 } else {
5529 // A constant whose bitwise inverse can be used as an immediate
5530 // value in a data-processing instruction. This can be used in GCC
5531 // with a "B" modifier that prints the inverted value, for use with
5532 // BIC and MVN instructions. It is not useful otherwise but is
5533 // implemented for compatibility.
5534 if (ARM_AM::getSOImmVal(~CVal) != -1)
5535 break;
5536 }
5537 return;
5538
5539 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005540 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005541 // This must be a constant between -7 and 7,
5542 // for 3-operand ADD/SUB immediate instructions.
5543 if (CVal >= -7 && CVal < 7)
5544 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005545 } else if (Subtarget->isThumb2()) {
5546 // A constant whose negation can be used as an immediate value in a
5547 // data-processing instruction. This can be used in GCC with an "n"
5548 // modifier that prints the negated value, for use with SUB
5549 // instructions. It is not useful otherwise but is implemented for
5550 // compatibility.
5551 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
5552 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005553 } else {
5554 // A constant whose negation can be used as an immediate value in a
5555 // data-processing instruction. This can be used in GCC with an "n"
5556 // modifier that prints the negated value, for use with SUB
5557 // instructions. It is not useful otherwise but is implemented for
5558 // compatibility.
5559 if (ARM_AM::getSOImmVal(-CVal) != -1)
5560 break;
5561 }
5562 return;
5563
5564 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005565 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005566 // This must be a multiple of 4 between 0 and 1020, for
5567 // ADD sp + immediate.
5568 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
5569 break;
5570 } else {
5571 // A power of two or a constant between 0 and 32. This is used in
5572 // GCC for the shift amount on shifted register operands, but it is
5573 // useful in general for any shift amounts.
5574 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
5575 break;
5576 }
5577 return;
5578
5579 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005580 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005581 // This must be a constant between 0 and 31, for shift amounts.
5582 if (CVal >= 0 && CVal <= 31)
5583 break;
5584 }
5585 return;
5586
5587 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005588 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005589 // This must be a multiple of 4 between -508 and 508, for
5590 // ADD/SUB sp = sp + immediate.
5591 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
5592 break;
5593 }
5594 return;
5595 }
5596 Result = DAG.getTargetConstant(CVal, Op.getValueType());
5597 break;
5598 }
5599
5600 if (Result.getNode()) {
5601 Ops.push_back(Result);
5602 return;
5603 }
Dale Johannesen1784d162010-06-25 21:55:36 +00005604 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005605}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00005606
5607bool
5608ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5609 // The ARM target isn't yet aware of offsets.
5610 return false;
5611}
Evan Cheng39382422009-10-28 01:44:26 +00005612
5613int ARM::getVFPf32Imm(const APFloat &FPImm) {
5614 APInt Imm = FPImm.bitcastToAPInt();
5615 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
5616 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
5617 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
5618
5619 // We can handle 4 bits of mantissa.
5620 // mantissa = (16+UInt(e:f:g:h))/16.
5621 if (Mantissa & 0x7ffff)
5622 return -1;
5623 Mantissa >>= 19;
5624 if ((Mantissa & 0xf) != Mantissa)
5625 return -1;
5626
5627 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5628 if (Exp < -3 || Exp > 4)
5629 return -1;
5630 Exp = ((Exp+3) & 0x7) ^ 4;
5631
5632 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5633}
5634
5635int ARM::getVFPf64Imm(const APFloat &FPImm) {
5636 APInt Imm = FPImm.bitcastToAPInt();
5637 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
5638 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
5639 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
5640
5641 // We can handle 4 bits of mantissa.
5642 // mantissa = (16+UInt(e:f:g:h))/16.
5643 if (Mantissa & 0xffffffffffffLL)
5644 return -1;
5645 Mantissa >>= 48;
5646 if ((Mantissa & 0xf) != Mantissa)
5647 return -1;
5648
5649 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5650 if (Exp < -3 || Exp > 4)
5651 return -1;
5652 Exp = ((Exp+3) & 0x7) ^ 4;
5653
5654 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5655}
5656
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005657bool ARM::isBitFieldInvertedMask(unsigned v) {
5658 if (v == 0xffffffff)
5659 return 0;
5660 // there can be 1's on either or both "outsides", all the "inside"
5661 // bits must be 0's
5662 unsigned int lsb = 0, msb = 31;
5663 while (v & (1 << msb)) --msb;
5664 while (v & (1 << lsb)) ++lsb;
5665 for (unsigned int i = lsb; i <= msb; ++i) {
5666 if (v & (1 << i))
5667 return 0;
5668 }
5669 return 1;
5670}
5671
Evan Cheng39382422009-10-28 01:44:26 +00005672/// isFPImmLegal - Returns true if the target can instruction select the
5673/// specified FP immediate natively. If false, the legalizer will
5674/// materialize the FP immediate as a load from a constant pool.
5675bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
5676 if (!Subtarget->hasVFP3())
5677 return false;
5678 if (VT == MVT::f32)
5679 return ARM::getVFPf32Imm(Imm) != -1;
5680 if (VT == MVT::f64)
5681 return ARM::getVFPf64Imm(Imm) != -1;
5682 return false;
5683}