blob: 1e2e5504e662923c34d7545c1ba2e211346e49b3 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc24cb352010-11-08 23:21:22 +000019def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson5bafff32009-06-22 23:27:02 +000020
21def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000022def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000023def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000024def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
25def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000026def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
27def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000028def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
29def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000030def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
31def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
32
33// Types for vector shift by immediates. The "SHX" version is for long and
34// narrow operations where the source and destination vectors have different
35// types. The "SHINS" version is for shift and insert operations.
36def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
37 SDTCisVT<2, i32>]>;
38def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
39 SDTCisVT<2, i32>]>;
40def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
41 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
42
43def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
44def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
45def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
46def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
47def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
48def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
49def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
50
51def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
52def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
53def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
54
55def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
56def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
57def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
58def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
59def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
60def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
61
62def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
63def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
64def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
65
66def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
67def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
68
69def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
70 SDTCisVT<2, i32>]>;
71def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
72def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
73
Bob Wilson7e3f0d22010-07-14 06:31:50 +000074def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
75def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
76def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
77
Owen Andersond9668172010-11-03 22:44:51 +000078def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
79 SDTCisVT<2, i32>]>;
80def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson080c0922010-11-05 19:27:46 +000081def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Andersond9668172010-11-03 22:44:51 +000082
Bob Wilsonc1d287b2009-08-14 05:13:08 +000083def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
84
Bob Wilson0ce37102009-08-14 05:08:32 +000085// VDUPLANE can produce a quad-register result from a double-register source,
86// so the result is not constrained to match the source.
87def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
88 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
89 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +000090
Bob Wilsonde95c1b82009-08-19 17:03:43 +000091def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
92 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
93def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
94
Bob Wilsond8e17572009-08-12 22:31:50 +000095def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
96def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
97def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
98def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
99
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000100def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000101 SDTCisSameAs<0, 2>,
102 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000103def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
104def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
105def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000106
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000107def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
108 SDTCisSameAs<1, 2>]>;
109def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
110def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
111
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000112def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
113 SDTCisSameAs<0, 2>]>;
114def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
115def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
116
Bob Wilsoncba270d2010-07-13 21:16:48 +0000117def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
118 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000119 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000120 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
121 return (EltBits == 32 && EltVal == 0);
122}]>;
123
124def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
125 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000126 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000127 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
128 return (EltBits == 8 && EltVal == 0xff);
129}]>;
130
Bob Wilson5bafff32009-06-22 23:27:02 +0000131//===----------------------------------------------------------------------===//
132// NEON operand definitions
133//===----------------------------------------------------------------------===//
134
Bob Wilson1a913ed2010-06-11 21:34:50 +0000135def nModImm : Operand<i32> {
136 let PrintMethod = "printNEONModImmOperand";
Bob Wilson54c78ef2009-11-06 23:33:28 +0000137}
138
Bob Wilson5bafff32009-06-22 23:27:02 +0000139//===----------------------------------------------------------------------===//
140// NEON load / store instructions
141//===----------------------------------------------------------------------===//
142
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000143// Use VLDM to load a Q register as a D register pair.
144// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000145def VLDMQIA
146 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
147 IIC_fpLoad_m, "",
148 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
149def VLDMQDB
150 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
Jim Grosbache6913602010-11-03 01:01:43 +0000151 IIC_fpLoad_m, "",
152 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000153
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000154// Use VSTM to store a Q register as a D register pair.
155// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000156def VSTMQIA
157 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
158 IIC_fpStore_m, "",
159 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
160def VSTMQDB
161 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
Jim Grosbache6913602010-11-03 01:01:43 +0000162 IIC_fpStore_m, "",
163 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000164
Bob Wilsonffde0802010-09-02 16:00:54 +0000165// Classes for VLD* pseudo-instructions with multi-register operands.
166// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000167class VLDQPseudo<InstrItinClass itin>
168 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
169class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000170 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000171 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000172 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000173class VLDQQPseudo<InstrItinClass itin>
174 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
175class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000176 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000177 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000178 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +0000179class VLDQQQQPseudo<InstrItinClass itin>
180 : PseudoNLdSt<(outs QQQQPR:$dst), (ins addrmode6:$addr, QQQQPR:$src), itin,"">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000181class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000182 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000183 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000184 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000185
Bob Wilson2a0e9742010-11-27 06:35:16 +0000186let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
187
Bob Wilson205a5ca2009-07-08 18:11:30 +0000188// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000189class VLD1D<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000190 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000191 (ins addrmode6:$Rn), IIC_VLD1,
192 "vld1", Dt, "\\{$Vd\\}, $Rn", "", []> {
193 let Rm = 0b1111;
194 let Inst{4} = Rn{4};
Owen Andersond9aa7d32010-11-02 00:05:05 +0000195}
Bob Wilson621f1952010-03-23 05:25:43 +0000196class VLD1Q<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000197 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000198 (ins addrmode6:$Rn), IIC_VLD1x2,
199 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
200 let Rm = 0b1111;
201 let Inst{5-4} = Rn{5-4};
Owen Andersond9aa7d32010-11-02 00:05:05 +0000202}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000203
Owen Andersond9aa7d32010-11-02 00:05:05 +0000204def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
205def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
206def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
207def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000208
Owen Andersond9aa7d32010-11-02 00:05:05 +0000209def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
210def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
211def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
212def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000213
Evan Chengd2ca8132010-10-09 01:03:04 +0000214def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
215def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
216def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
217def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000218
Bob Wilson99493b22010-03-20 17:59:03 +0000219// ...with address register writeback:
220class VLD1DWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000221 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000222 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1u,
223 "vld1", Dt, "\\{$Vd\\}, $Rn$Rm",
224 "$Rn.addr = $wb", []> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +0000225 let Inst{4} = Rn{4};
Owen Andersone85bd772010-11-02 00:24:52 +0000226}
Bob Wilson99493b22010-03-20 17:59:03 +0000227class VLD1QWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000228 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000229 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x2u,
230 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
231 "$Rn.addr = $wb", []> {
232 let Inst{5-4} = Rn{5-4};
Owen Andersone85bd772010-11-02 00:24:52 +0000233}
Bob Wilson99493b22010-03-20 17:59:03 +0000234
Owen Andersone85bd772010-11-02 00:24:52 +0000235def VLD1d8_UPD : VLD1DWB<{0,0,0,?}, "8">;
236def VLD1d16_UPD : VLD1DWB<{0,1,0,?}, "16">;
237def VLD1d32_UPD : VLD1DWB<{1,0,0,?}, "32">;
238def VLD1d64_UPD : VLD1DWB<{1,1,0,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000239
Owen Andersone85bd772010-11-02 00:24:52 +0000240def VLD1q8_UPD : VLD1QWB<{0,0,?,?}, "8">;
241def VLD1q16_UPD : VLD1QWB<{0,1,?,?}, "16">;
242def VLD1q32_UPD : VLD1QWB<{1,0,?,?}, "32">;
243def VLD1q64_UPD : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000244
Evan Chengd2ca8132010-10-09 01:03:04 +0000245def VLD1q8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
246def VLD1q16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
247def VLD1q32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
248def VLD1q64Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000249
Bob Wilson052ba452010-03-22 18:22:06 +0000250// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000251class VLD1D3<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000252 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000253 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
254 "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
255 let Rm = 0b1111;
256 let Inst{4} = Rn{4};
Owen Andersone85bd772010-11-02 00:24:52 +0000257}
Bob Wilson99493b22010-03-20 17:59:03 +0000258class VLD1D3WB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000259 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000260 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x3u, "vld1", Dt,
261 "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
262 let Inst{4} = Rn{4};
Owen Andersone85bd772010-11-02 00:24:52 +0000263}
Bob Wilson052ba452010-03-22 18:22:06 +0000264
Owen Andersone85bd772010-11-02 00:24:52 +0000265def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
266def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
267def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
268def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000269
Owen Andersone85bd772010-11-02 00:24:52 +0000270def VLD1d8T_UPD : VLD1D3WB<{0,0,0,?}, "8">;
271def VLD1d16T_UPD : VLD1D3WB<{0,1,0,?}, "16">;
272def VLD1d32T_UPD : VLD1D3WB<{1,0,0,?}, "32">;
273def VLD1d64T_UPD : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000274
Evan Chengd2ca8132010-10-09 01:03:04 +0000275def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
276def VLD1d64TPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x3u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000277
Bob Wilson052ba452010-03-22 18:22:06 +0000278// ...with 4 registers (some of these are only for the disassembler):
279class VLD1D4<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000280 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000281 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
282 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
283 let Rm = 0b1111;
284 let Inst{5-4} = Rn{5-4};
Owen Andersone85bd772010-11-02 00:24:52 +0000285}
Bob Wilson99493b22010-03-20 17:59:03 +0000286class VLD1D4WB<bits<4> op7_4, string Dt>
287 : NLdSt<0,0b10,0b0010,op7_4,
Owen Andersone85bd772010-11-02 00:24:52 +0000288 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000289 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x4u, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000290 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm", "$Rn.addr = $wb",
Owen Andersone85bd772010-11-02 00:24:52 +0000291 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000292 let Inst{5-4} = Rn{5-4};
Owen Andersone85bd772010-11-02 00:24:52 +0000293}
Johnny Chend7283d92010-02-23 20:51:23 +0000294
Owen Andersone85bd772010-11-02 00:24:52 +0000295def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
296def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
297def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
298def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000299
Owen Andersone85bd772010-11-02 00:24:52 +0000300def VLD1d8Q_UPD : VLD1D4WB<{0,0,?,?}, "8">;
301def VLD1d16Q_UPD : VLD1D4WB<{0,1,?,?}, "16">;
302def VLD1d32Q_UPD : VLD1D4WB<{1,0,?,?}, "32">;
303def VLD1d64Q_UPD : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000304
Evan Chengd2ca8132010-10-09 01:03:04 +0000305def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
306def VLD1d64QPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x4u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000307
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000308// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000309class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000310 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000311 (ins addrmode6:$Rn), IIC_VLD2,
312 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
313 let Rm = 0b1111;
314 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000315}
Bob Wilson95808322010-03-18 20:18:39 +0000316class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000317 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000318 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000319 (ins addrmode6:$Rn), IIC_VLD2x2,
320 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
321 let Rm = 0b1111;
322 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000323}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000324
Owen Andersoncf667be2010-11-02 01:24:55 +0000325def VLD2d8 : VLD2D<0b1000, {0,0,?,?}, "8">;
326def VLD2d16 : VLD2D<0b1000, {0,1,?,?}, "16">;
327def VLD2d32 : VLD2D<0b1000, {1,0,?,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000328
Owen Andersoncf667be2010-11-02 01:24:55 +0000329def VLD2q8 : VLD2Q<{0,0,?,?}, "8">;
330def VLD2q16 : VLD2Q<{0,1,?,?}, "16">;
331def VLD2q32 : VLD2Q<{1,0,?,?}, "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000332
Bob Wilson9d84fb32010-09-14 20:59:49 +0000333def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
334def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
335def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000336
Evan Chengd2ca8132010-10-09 01:03:04 +0000337def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
338def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
339def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000340
Bob Wilson92cb9322010-03-20 20:10:51 +0000341// ...with address register writeback:
342class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000343 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000344 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2u,
345 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
346 "$Rn.addr = $wb", []> {
347 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000348}
Bob Wilson92cb9322010-03-20 20:10:51 +0000349class VLD2QWB<bits<4> op7_4, string Dt>
350 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000351 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000352 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2x2u,
353 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
354 "$Rn.addr = $wb", []> {
355 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000356}
Bob Wilson92cb9322010-03-20 20:10:51 +0000357
Owen Andersoncf667be2010-11-02 01:24:55 +0000358def VLD2d8_UPD : VLD2DWB<0b1000, {0,0,?,?}, "8">;
359def VLD2d16_UPD : VLD2DWB<0b1000, {0,1,?,?}, "16">;
360def VLD2d32_UPD : VLD2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000361
Owen Andersoncf667be2010-11-02 01:24:55 +0000362def VLD2q8_UPD : VLD2QWB<{0,0,?,?}, "8">;
363def VLD2q16_UPD : VLD2QWB<{0,1,?,?}, "16">;
364def VLD2q32_UPD : VLD2QWB<{1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000365
Evan Chengd2ca8132010-10-09 01:03:04 +0000366def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
367def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
368def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000369
Evan Chengd2ca8132010-10-09 01:03:04 +0000370def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
371def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
372def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000373
Bob Wilson00bf1d92010-03-20 18:14:26 +0000374// ...with double-spaced registers (for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000375def VLD2b8 : VLD2D<0b1001, {0,0,?,?}, "8">;
376def VLD2b16 : VLD2D<0b1001, {0,1,?,?}, "16">;
377def VLD2b32 : VLD2D<0b1001, {1,0,?,?}, "32">;
378def VLD2b8_UPD : VLD2DWB<0b1001, {0,0,?,?}, "8">;
379def VLD2b16_UPD : VLD2DWB<0b1001, {0,1,?,?}, "16">;
380def VLD2b32_UPD : VLD2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chend7283d92010-02-23 20:51:23 +0000381
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000382// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000383class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000384 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000385 (ins addrmode6:$Rn), IIC_VLD3,
386 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
387 let Rm = 0b1111;
388 let Inst{4} = Rn{4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000389}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000390
Owen Andersoncf667be2010-11-02 01:24:55 +0000391def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
392def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
393def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000394
Bob Wilson9d84fb32010-09-14 20:59:49 +0000395def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
396def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
397def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000398
Bob Wilson92cb9322010-03-20 20:10:51 +0000399// ...with address register writeback:
400class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
401 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000402 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000403 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
404 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
405 "$Rn.addr = $wb", []> {
406 let Inst{4} = Rn{4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000407}
Bob Wilson92cb9322010-03-20 20:10:51 +0000408
Owen Andersoncf667be2010-11-02 01:24:55 +0000409def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
410def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
411def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000412
Evan Cheng84f69e82010-10-09 01:45:34 +0000413def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
414def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
415def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000416
Bob Wilson7de68142011-02-07 17:43:15 +0000417// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000418def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
419def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
420def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
421def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
422def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
423def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000424
Evan Cheng84f69e82010-10-09 01:45:34 +0000425def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
426def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
427def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000428
Bob Wilson92cb9322010-03-20 20:10:51 +0000429// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +0000430def VLD3q8oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
431def VLD3q16oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
432def VLD3q32oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
433
Evan Cheng84f69e82010-10-09 01:45:34 +0000434def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
435def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
436def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000437
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000438// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000439class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
440 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000441 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000442 (ins addrmode6:$Rn), IIC_VLD4,
443 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
444 let Rm = 0b1111;
445 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000446}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000447
Owen Andersoncf667be2010-11-02 01:24:55 +0000448def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
449def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
450def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000451
Bob Wilson9d84fb32010-09-14 20:59:49 +0000452def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
453def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
454def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000455
Bob Wilson92cb9322010-03-20 20:10:51 +0000456// ...with address register writeback:
457class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
458 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000459 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000460 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000461 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
462 "$Rn.addr = $wb", []> {
463 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000464}
Bob Wilson92cb9322010-03-20 20:10:51 +0000465
Owen Andersoncf667be2010-11-02 01:24:55 +0000466def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
467def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
468def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000469
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000470def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
471def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
472def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000473
Bob Wilson7de68142011-02-07 17:43:15 +0000474// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000475def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
476def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
477def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
478def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
479def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
480def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000481
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000482def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
483def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
484def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000485
Bob Wilson92cb9322010-03-20 20:10:51 +0000486// ...alternate versions to be allocated odd register numbers:
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000487def VLD4q8oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
488def VLD4q16oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
489def VLD4q32oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
490
491def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
492def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
493def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000494
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000495} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
496
Bob Wilson8466fa12010-09-13 23:01:35 +0000497// Classes for VLD*LN pseudo-instructions with multi-register operands.
498// These are expanded to real instructions after register allocation.
499class VLDQLNPseudo<InstrItinClass itin>
500 : PseudoNLdSt<(outs QPR:$dst),
501 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
502 itin, "$src = $dst">;
503class VLDQLNWBPseudo<InstrItinClass itin>
504 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
505 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
506 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
507class VLDQQLNPseudo<InstrItinClass itin>
508 : PseudoNLdSt<(outs QQPR:$dst),
509 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
510 itin, "$src = $dst">;
511class VLDQQLNWBPseudo<InstrItinClass itin>
512 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
513 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
514 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
515class VLDQQQQLNPseudo<InstrItinClass itin>
516 : PseudoNLdSt<(outs QQQQPR:$dst),
517 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
518 itin, "$src = $dst">;
519class VLDQQQQLNWBPseudo<InstrItinClass itin>
520 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
521 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
522 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
523
Bob Wilsonb07c1712009-10-07 21:53:04 +0000524// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000525class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
526 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000527 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000528 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
529 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000530 "$src = $Vd",
531 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000532 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000533 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000534 let Rm = 0b1111;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000535}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000536class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
537 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
538 (i32 (LoadOp addrmode6:$addr)),
539 imm:$lane))];
540}
541
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000542def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
543 let Inst{7-5} = lane{2-0};
544}
545def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
546 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000547 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000548}
549def VLD1LNd32 : VLD1LN<0b1000, {?,0,?,?}, "32", v2i32, load> {
550 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000551 let Inst{5} = Rn{4};
552 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000553}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000554
555def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
556def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
557def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
558
Bob Wilson746fa172010-12-10 22:13:32 +0000559def : Pat<(vector_insert (v2f32 DPR:$src),
560 (f32 (load addrmode6:$addr)), imm:$lane),
561 (VLD1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
562def : Pat<(vector_insert (v4f32 QPR:$src),
563 (f32 (load addrmode6:$addr)), imm:$lane),
564 (VLD1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
565
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000566let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
567
568// ...with address register writeback:
569class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000570 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000571 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000572 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000573 "\\{$Vd[$lane]\\}, $Rn$Rm",
574 "$src = $Vd, $Rn.addr = $wb", []>;
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000575
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000576def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
577 let Inst{7-5} = lane{2-0};
578}
579def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
580 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000581 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000582}
583def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
584 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000585 let Inst{5} = Rn{4};
586 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000587}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000588
589def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
590def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
591def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000592
Bob Wilson243fcc52009-09-01 04:26:28 +0000593// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000594class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000595 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000596 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
597 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000598 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000599 let Rm = 0b1111;
600 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000601}
Bob Wilson243fcc52009-09-01 04:26:28 +0000602
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000603def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
604 let Inst{7-5} = lane{2-0};
605}
606def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
607 let Inst{7-6} = lane{1-0};
608}
609def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
610 let Inst{7} = lane{0};
611}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000612
Evan Chengd2ca8132010-10-09 01:03:04 +0000613def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
614def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
615def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000616
Bob Wilson41315282010-03-20 20:39:53 +0000617// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000618def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
619 let Inst{7-6} = lane{1-0};
620}
621def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
622 let Inst{7} = lane{0};
623}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000624
Evan Chengd2ca8132010-10-09 01:03:04 +0000625def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
626def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000627
Bob Wilsona1023642010-03-20 20:47:18 +0000628// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000629class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000630 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000631 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +0000632 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000633 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
634 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
635 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000636}
Bob Wilsona1023642010-03-20 20:47:18 +0000637
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000638def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
639 let Inst{7-5} = lane{2-0};
640}
641def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
642 let Inst{7-6} = lane{1-0};
643}
644def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
645 let Inst{7} = lane{0};
646}
Bob Wilsona1023642010-03-20 20:47:18 +0000647
Evan Chengd2ca8132010-10-09 01:03:04 +0000648def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
649def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
650def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000651
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000652def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
653 let Inst{7-6} = lane{1-0};
654}
655def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
656 let Inst{7} = lane{0};
657}
Bob Wilsona1023642010-03-20 20:47:18 +0000658
Evan Chengd2ca8132010-10-09 01:03:04 +0000659def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
660def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000661
Bob Wilson243fcc52009-09-01 04:26:28 +0000662// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000663class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000664 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000665 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000666 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000667 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000668 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000669 let Rm = 0b1111;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000670}
Bob Wilson243fcc52009-09-01 04:26:28 +0000671
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000672def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
673 let Inst{7-5} = lane{2-0};
674}
675def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
676 let Inst{7-6} = lane{1-0};
677}
678def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
679 let Inst{7} = lane{0};
680}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000681
Evan Cheng84f69e82010-10-09 01:45:34 +0000682def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
683def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
684def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000685
Bob Wilson41315282010-03-20 20:39:53 +0000686// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000687def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
688 let Inst{7-6} = lane{1-0};
689}
690def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
691 let Inst{7} = lane{0};
692}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000693
Evan Cheng84f69e82010-10-09 01:45:34 +0000694def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
695def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000696
Bob Wilsona1023642010-03-20 20:47:18 +0000697// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000698class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000699 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000700 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000701 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000702 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +0000703 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000704 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
705 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Andersond138d702010-11-02 20:47:39 +0000706 []>;
Bob Wilsona1023642010-03-20 20:47:18 +0000707
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000708def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
709 let Inst{7-5} = lane{2-0};
710}
711def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
712 let Inst{7-6} = lane{1-0};
713}
714def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
715 let Inst{7} = lane{0};
716}
Bob Wilsona1023642010-03-20 20:47:18 +0000717
Evan Cheng84f69e82010-10-09 01:45:34 +0000718def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
719def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
720def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000721
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000722def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
723 let Inst{7-6} = lane{1-0};
724}
725def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
726 let Inst{7} = lane{0};
727}
Bob Wilsona1023642010-03-20 20:47:18 +0000728
Evan Cheng84f69e82010-10-09 01:45:34 +0000729def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
730def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000731
Bob Wilson243fcc52009-09-01 04:26:28 +0000732// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000733class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000734 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000735 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000736 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +0000737 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000738 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000739 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000740 let Rm = 0b1111;
741 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000742}
Bob Wilson243fcc52009-09-01 04:26:28 +0000743
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000744def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
745 let Inst{7-5} = lane{2-0};
746}
747def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
748 let Inst{7-6} = lane{1-0};
749}
750def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
751 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000752 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000753}
Bob Wilson62e053e2009-10-08 22:53:57 +0000754
Evan Cheng10dc63f2010-10-09 04:07:58 +0000755def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
756def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
757def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000758
Bob Wilson41315282010-03-20 20:39:53 +0000759// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000760def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
761 let Inst{7-6} = lane{1-0};
762}
763def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
764 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000765 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000766}
Bob Wilson62e053e2009-10-08 22:53:57 +0000767
Evan Cheng10dc63f2010-10-09 04:07:58 +0000768def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
769def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000770
Bob Wilsona1023642010-03-20 20:47:18 +0000771// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000772class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000773 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000774 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000775 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000776 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000777 IIC_VLD4lnu, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000778"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
779"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000780 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000781 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000782}
Bob Wilsona1023642010-03-20 20:47:18 +0000783
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000784def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
785 let Inst{7-5} = lane{2-0};
786}
787def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
788 let Inst{7-6} = lane{1-0};
789}
790def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
791 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000792 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000793}
Bob Wilsona1023642010-03-20 20:47:18 +0000794
Evan Cheng10dc63f2010-10-09 04:07:58 +0000795def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
796def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
797def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000798
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000799def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
800 let Inst{7-6} = lane{1-0};
801}
802def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
803 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000804 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000805}
Bob Wilsona1023642010-03-20 20:47:18 +0000806
Evan Cheng10dc63f2010-10-09 04:07:58 +0000807def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
808def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000809
Bob Wilson2a0e9742010-11-27 06:35:16 +0000810} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
811
Bob Wilsonb07c1712009-10-07 21:53:04 +0000812// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000813class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000814 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd), (ins addrmode6dup:$Rn),
Bob Wilson2a0e9742010-11-27 06:35:16 +0000815 IIC_VLD1dup, "vld1", Dt, "\\{$Vd[]\\}, $Rn", "",
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000816 [(set DPR:$Vd, (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilson2a0e9742010-11-27 06:35:16 +0000817 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +0000818 let Inst{4} = Rn{4};
Bob Wilson2a0e9742010-11-27 06:35:16 +0000819}
820class VLD1QDUPPseudo<ValueType Ty, PatFrag LoadOp> : VLDQPseudo<IIC_VLD1dup> {
821 let Pattern = [(set QPR:$dst,
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000822 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$addr)))))];
Bob Wilson2a0e9742010-11-27 06:35:16 +0000823}
824
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000825def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>;
826def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>;
827def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000828
829def VLD1DUPq8Pseudo : VLD1QDUPPseudo<v16i8, extloadi8>;
830def VLD1DUPq16Pseudo : VLD1QDUPPseudo<v8i16, extloadi16>;
831def VLD1DUPq32Pseudo : VLD1QDUPPseudo<v4i32, load>;
832
Bob Wilson746fa172010-12-10 22:13:32 +0000833def : Pat<(v2f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
834 (VLD1DUPd32 addrmode6:$addr)>;
835def : Pat<(v4f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
836 (VLD1DUPq32Pseudo addrmode6:$addr)>;
837
Bob Wilson2a0e9742010-11-27 06:35:16 +0000838let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
839
Bob Wilson20d55152010-12-10 22:13:24 +0000840class VLD1QDUP<bits<4> op7_4, string Dt>
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000841 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000842 (ins addrmode6dup:$Rn), IIC_VLD1dup,
Bob Wilson2a0e9742010-11-27 06:35:16 +0000843 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
844 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +0000845 let Inst{4} = Rn{4};
Bob Wilson2a0e9742010-11-27 06:35:16 +0000846}
847
Bob Wilson20d55152010-12-10 22:13:24 +0000848def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8">;
849def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16">;
850def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000851
852// ...with address register writeback:
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000853class VLD1DUPWB<bits<4> op7_4, string Dt>
854 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000855 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +0000856 "vld1", Dt, "\\{$Vd[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
857 let Inst{4} = Rn{4};
858}
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000859class VLD1QDUPWB<bits<4> op7_4, string Dt>
860 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000861 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +0000862 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
863 let Inst{4} = Rn{4};
864}
Bob Wilson2a0e9742010-11-27 06:35:16 +0000865
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000866def VLD1DUPd8_UPD : VLD1DUPWB<{0,0,0,0}, "8">;
867def VLD1DUPd16_UPD : VLD1DUPWB<{0,1,0,?}, "16">;
868def VLD1DUPd32_UPD : VLD1DUPWB<{1,0,0,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000869
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000870def VLD1DUPq8_UPD : VLD1QDUPWB<{0,0,1,0}, "8">;
871def VLD1DUPq16_UPD : VLD1QDUPWB<{0,1,1,?}, "16">;
872def VLD1DUPq32_UPD : VLD1QDUPWB<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000873
874def VLD1DUPq8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
875def VLD1DUPq16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
876def VLD1DUPq32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
877
Bob Wilsonb07c1712009-10-07 21:53:04 +0000878// VLD2DUP : Vector Load (single 2-element structure to all lanes)
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000879class VLD2DUP<bits<4> op7_4, string Dt>
880 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000881 (ins addrmode6dup:$Rn), IIC_VLD2dup,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000882 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
883 let Rm = 0b1111;
884 let Inst{4} = Rn{4};
885}
886
887def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8">;
888def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16">;
889def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32">;
890
891def VLD2DUPd8Pseudo : VLDQPseudo<IIC_VLD2dup>;
892def VLD2DUPd16Pseudo : VLDQPseudo<IIC_VLD2dup>;
893def VLD2DUPd32Pseudo : VLDQPseudo<IIC_VLD2dup>;
894
895// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +0000896def VLD2DUPd8x2 : VLD2DUP<{0,0,1,?}, "8">;
897def VLD2DUPd16x2 : VLD2DUP<{0,1,1,?}, "16">;
898def VLD2DUPd32x2 : VLD2DUP<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000899
900// ...with address register writeback:
901class VLD2DUPWB<bits<4> op7_4, string Dt>
902 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000903 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD2dupu,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000904 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
905 let Inst{4} = Rn{4};
906}
907
908def VLD2DUPd8_UPD : VLD2DUPWB<{0,0,0,0}, "8">;
909def VLD2DUPd16_UPD : VLD2DUPWB<{0,1,0,?}, "16">;
910def VLD2DUPd32_UPD : VLD2DUPWB<{1,0,0,?}, "32">;
911
Bob Wilson173fb142010-11-30 00:00:38 +0000912def VLD2DUPd8x2_UPD : VLD2DUPWB<{0,0,1,0}, "8">;
913def VLD2DUPd16x2_UPD : VLD2DUPWB<{0,1,1,?}, "16">;
914def VLD2DUPd32x2_UPD : VLD2DUPWB<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000915
916def VLD2DUPd8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
917def VLD2DUPd16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
918def VLD2DUPd32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
919
Bob Wilsonb07c1712009-10-07 21:53:04 +0000920// VLD3DUP : Vector Load (single 3-element structure to all lanes)
Bob Wilson86c6d802010-11-29 19:35:29 +0000921class VLD3DUP<bits<4> op7_4, string Dt>
922 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000923 (ins addrmode6dup:$Rn), IIC_VLD3dup,
Bob Wilson86c6d802010-11-29 19:35:29 +0000924 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> {
925 let Rm = 0b1111;
926 let Inst{4} = Rn{4};
927}
928
929def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">;
930def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">;
931def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">;
932
933def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>;
934def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>;
935def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>;
936
937// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +0000938def VLD3DUPd8x2 : VLD3DUP<{0,0,1,?}, "8">;
939def VLD3DUPd16x2 : VLD3DUP<{0,1,1,?}, "16">;
940def VLD3DUPd32x2 : VLD3DUP<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +0000941
942// ...with address register writeback:
943class VLD3DUPWB<bits<4> op7_4, string Dt>
944 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000945 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD3dupu,
Bob Wilson86c6d802010-11-29 19:35:29 +0000946 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm",
947 "$Rn.addr = $wb", []> {
948 let Inst{4} = Rn{4};
949}
950
951def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">;
952def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">;
953def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">;
954
Bob Wilson173fb142010-11-30 00:00:38 +0000955def VLD3DUPd8x2_UPD : VLD3DUPWB<{0,0,1,0}, "8">;
956def VLD3DUPd16x2_UPD : VLD3DUPWB<{0,1,1,?}, "16">;
957def VLD3DUPd32x2_UPD : VLD3DUPWB<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +0000958
959def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
960def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
961def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
962
Bob Wilsonb07c1712009-10-07 21:53:04 +0000963// VLD4DUP : Vector Load (single 4-element structure to all lanes)
Bob Wilson6c4c9822010-11-30 00:00:35 +0000964class VLD4DUP<bits<4> op7_4, string Dt>
965 : NLdSt<1, 0b10, 0b1111, op7_4,
966 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000967 (ins addrmode6dup:$Rn), IIC_VLD4dup,
Bob Wilson6c4c9822010-11-30 00:00:35 +0000968 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> {
969 let Rm = 0b1111;
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000970 let Inst{4} = Rn{4};
Bob Wilson6c4c9822010-11-30 00:00:35 +0000971}
972
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000973def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8">;
974def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16">;
975def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +0000976
977def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>;
978def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>;
979def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>;
980
981// ...with double-spaced registers (not used for codegen):
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000982def VLD4DUPd8x2 : VLD4DUP<{0,0,1,?}, "8">;
983def VLD4DUPd16x2 : VLD4DUP<{0,1,1,?}, "16">;
984def VLD4DUPd32x2 : VLD4DUP<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +0000985
986// ...with address register writeback:
987class VLD4DUPWB<bits<4> op7_4, string Dt>
988 : NLdSt<1, 0b10, 0b1111, op7_4,
989 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000990 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD4dupu,
Bob Wilson6c4c9822010-11-30 00:00:35 +0000991 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm",
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000992 "$Rn.addr = $wb", []> {
993 let Inst{4} = Rn{4};
Bob Wilson6c4c9822010-11-30 00:00:35 +0000994}
995
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000996def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8">;
997def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16">;
998def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
999
1000def VLD4DUPd8x2_UPD : VLD4DUPWB<{0,0,1,0}, "8">;
1001def VLD4DUPd16x2_UPD : VLD4DUPWB<{0,1,1,?}, "16">;
1002def VLD4DUPd32x2_UPD : VLD4DUPWB<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001003
1004def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1005def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1006def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1007
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001008} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001009
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001010let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +00001011
Bob Wilson709d5922010-08-25 23:27:42 +00001012// Classes for VST* pseudo-instructions with multi-register operands.
1013// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +00001014class VSTQPseudo<InstrItinClass itin>
1015 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
1016class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001017 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001018 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001019 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001020class VSTQQPseudo<InstrItinClass itin>
1021 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
1022class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001023 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001024 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001025 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +00001026class VSTQQQQPseudo<InstrItinClass itin>
1027 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src), itin, "">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001028class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001029 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +00001030 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001031 "$addr.addr = $wb">;
1032
Bob Wilson11d98992010-03-23 06:20:33 +00001033// VST1 : Vector Store (multiple single elements)
1034class VST1D<bits<4> op7_4, string Dt>
Owen Andersonf431eda2010-11-02 23:47:29 +00001035 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, DPR:$Vd),
1036 IIC_VST1, "vst1", Dt, "\\{$Vd\\}, $Rn", "", []> {
1037 let Rm = 0b1111;
1038 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001039}
Bob Wilson11d98992010-03-23 06:20:33 +00001040class VST1Q<bits<4> op7_4, string Dt>
1041 : NLdSt<0,0b00,0b1010,op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001042 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2), IIC_VST1x2,
1043 "vst1", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1044 let Rm = 0b1111;
1045 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001046}
Bob Wilson11d98992010-03-23 06:20:33 +00001047
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001048def VST1d8 : VST1D<{0,0,0,?}, "8">;
1049def VST1d16 : VST1D<{0,1,0,?}, "16">;
1050def VST1d32 : VST1D<{1,0,0,?}, "32">;
1051def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001052
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001053def VST1q8 : VST1Q<{0,0,?,?}, "8">;
1054def VST1q16 : VST1Q<{0,1,?,?}, "16">;
1055def VST1q32 : VST1Q<{1,0,?,?}, "32">;
1056def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001057
Evan Cheng60ff8792010-10-11 22:03:18 +00001058def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
1059def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
1060def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
1061def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001062
Bob Wilson25eb5012010-03-20 20:54:36 +00001063// ...with address register writeback:
1064class VST1DWB<bits<4> op7_4, string Dt>
1065 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001066 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd), IIC_VST1u,
1067 "vst1", Dt, "\\{$Vd\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1068 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001069}
Bob Wilson25eb5012010-03-20 20:54:36 +00001070class VST1QWB<bits<4> op7_4, string Dt>
1071 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001072 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1073 IIC_VST1x2u, "vst1", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1074 "$Rn.addr = $wb", []> {
1075 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001076}
Bob Wilson25eb5012010-03-20 20:54:36 +00001077
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001078def VST1d8_UPD : VST1DWB<{0,0,0,?}, "8">;
1079def VST1d16_UPD : VST1DWB<{0,1,0,?}, "16">;
1080def VST1d32_UPD : VST1DWB<{1,0,0,?}, "32">;
1081def VST1d64_UPD : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001082
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001083def VST1q8_UPD : VST1QWB<{0,0,?,?}, "8">;
1084def VST1q16_UPD : VST1QWB<{0,1,?,?}, "16">;
1085def VST1q32_UPD : VST1QWB<{1,0,?,?}, "32">;
1086def VST1q64_UPD : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001087
Evan Cheng60ff8792010-10-11 22:03:18 +00001088def VST1q8Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1089def VST1q16Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1090def VST1q32Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1091def VST1q64Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001092
Bob Wilson052ba452010-03-22 18:22:06 +00001093// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +00001094class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +00001095 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001096 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3),
1097 IIC_VST1x3, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1098 let Rm = 0b1111;
1099 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001100}
Bob Wilson25eb5012010-03-20 20:54:36 +00001101class VST1D3WB<bits<4> op7_4, string Dt>
1102 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001103 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001104 DPR:$Vd, DPR:$src2, DPR:$src3),
Owen Andersonf431eda2010-11-02 23:47:29 +00001105 IIC_VST1x3u, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1106 "$Rn.addr = $wb", []> {
1107 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001108}
Bob Wilson052ba452010-03-22 18:22:06 +00001109
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001110def VST1d8T : VST1D3<{0,0,0,?}, "8">;
1111def VST1d16T : VST1D3<{0,1,0,?}, "16">;
1112def VST1d32T : VST1D3<{1,0,0,?}, "32">;
1113def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001114
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001115def VST1d8T_UPD : VST1D3WB<{0,0,0,?}, "8">;
1116def VST1d16T_UPD : VST1D3WB<{0,1,0,?}, "16">;
1117def VST1d32T_UPD : VST1D3WB<{1,0,0,?}, "32">;
1118def VST1d64T_UPD : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001119
Evan Cheng60ff8792010-10-11 22:03:18 +00001120def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
1121def VST1d64TPseudo_UPD : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001122
Bob Wilson052ba452010-03-22 18:22:06 +00001123// ...with 4 registers (some of these are only for the disassembler):
1124class VST1D4<bits<4> op7_4, string Dt>
1125 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001126 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1127 IIC_VST1x4, "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001128 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001129 let Rm = 0b1111;
1130 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001131}
Bob Wilson25eb5012010-03-20 20:54:36 +00001132class VST1D4WB<bits<4> op7_4, string Dt>
1133 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001134 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001135 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST1x4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001136 "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1137 "$Rn.addr = $wb", []> {
1138 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001139}
Bob Wilson25eb5012010-03-20 20:54:36 +00001140
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001141def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
1142def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
1143def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
1144def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001145
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001146def VST1d8Q_UPD : VST1D4WB<{0,0,?,?}, "8">;
1147def VST1d16Q_UPD : VST1D4WB<{0,1,?,?}, "16">;
1148def VST1d32Q_UPD : VST1D4WB<{1,0,?,?}, "32">;
1149def VST1d64Q_UPD : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +00001150
Evan Cheng60ff8792010-10-11 22:03:18 +00001151def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1152def VST1d64QPseudo_UPD : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +00001153
Bob Wilsonb36ec862009-08-06 18:47:44 +00001154// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001155class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
1156 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001157 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2),
1158 IIC_VST2, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1159 let Rm = 0b1111;
1160 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +00001161}
Bob Wilson95808322010-03-18 20:18:39 +00001162class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +00001163 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001164 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1165 IIC_VST2x2, "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersond2f37942010-11-02 21:16:58 +00001166 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001167 let Rm = 0b1111;
1168 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +00001169}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001170
Owen Andersond2f37942010-11-02 21:16:58 +00001171def VST2d8 : VST2D<0b1000, {0,0,?,?}, "8">;
1172def VST2d16 : VST2D<0b1000, {0,1,?,?}, "16">;
1173def VST2d32 : VST2D<0b1000, {1,0,?,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001174
Owen Andersond2f37942010-11-02 21:16:58 +00001175def VST2q8 : VST2Q<{0,0,?,?}, "8">;
1176def VST2q16 : VST2Q<{0,1,?,?}, "16">;
1177def VST2q32 : VST2Q<{1,0,?,?}, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +00001178
Evan Cheng60ff8792010-10-11 22:03:18 +00001179def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
1180def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
1181def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001182
Evan Cheng60ff8792010-10-11 22:03:18 +00001183def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1184def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1185def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001186
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001187// ...with address register writeback:
1188class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1189 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001190 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1191 IIC_VST2u, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1192 "$Rn.addr = $wb", []> {
1193 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +00001194}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001195class VST2QWB<bits<4> op7_4, string Dt>
1196 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001197 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersond2f37942010-11-02 21:16:58 +00001198 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001199 "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1200 "$Rn.addr = $wb", []> {
1201 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +00001202}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001203
Owen Andersond2f37942010-11-02 21:16:58 +00001204def VST2d8_UPD : VST2DWB<0b1000, {0,0,?,?}, "8">;
1205def VST2d16_UPD : VST2DWB<0b1000, {0,1,?,?}, "16">;
1206def VST2d32_UPD : VST2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001207
Owen Andersond2f37942010-11-02 21:16:58 +00001208def VST2q8_UPD : VST2QWB<{0,0,?,?}, "8">;
1209def VST2q16_UPD : VST2QWB<{0,1,?,?}, "16">;
1210def VST2q32_UPD : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001211
Evan Cheng60ff8792010-10-11 22:03:18 +00001212def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1213def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1214def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001215
Evan Cheng60ff8792010-10-11 22:03:18 +00001216def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1217def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1218def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001219
Bob Wilson068b18b2010-03-20 21:15:48 +00001220// ...with double-spaced registers (for disassembly only):
Owen Andersond2f37942010-11-02 21:16:58 +00001221def VST2b8 : VST2D<0b1001, {0,0,?,?}, "8">;
1222def VST2b16 : VST2D<0b1001, {0,1,?,?}, "16">;
1223def VST2b32 : VST2D<0b1001, {1,0,?,?}, "32">;
1224def VST2b8_UPD : VST2DWB<0b1001, {0,0,?,?}, "8">;
1225def VST2b16_UPD : VST2DWB<0b1001, {0,1,?,?}, "16">;
1226def VST2b32_UPD : VST2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001227
Bob Wilsonb36ec862009-08-06 18:47:44 +00001228// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001229class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1230 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001231 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1232 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1233 let Rm = 0b1111;
1234 let Inst{4} = Rn{4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001235}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001236
Owen Andersona1a45fd2010-11-02 21:47:03 +00001237def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1238def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1239def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001240
Evan Cheng60ff8792010-10-11 22:03:18 +00001241def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1242def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1243def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001244
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001245// ...with address register writeback:
1246class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1247 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001248 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001249 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001250 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1251 "$Rn.addr = $wb", []> {
1252 let Inst{4} = Rn{4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001253}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001254
Owen Andersona1a45fd2010-11-02 21:47:03 +00001255def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1256def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1257def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001258
Evan Cheng60ff8792010-10-11 22:03:18 +00001259def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1260def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1261def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001262
Bob Wilson7de68142011-02-07 17:43:15 +00001263// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001264def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1265def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1266def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1267def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1268def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1269def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001270
Evan Cheng60ff8792010-10-11 22:03:18 +00001271def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1272def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1273def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001274
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001275// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001276def VST3q8oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1277def VST3q16oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1278def VST3q32oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1279
Evan Cheng60ff8792010-10-11 22:03:18 +00001280def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1281def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1282def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001283
Bob Wilsonb36ec862009-08-06 18:47:44 +00001284// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001285class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1286 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001287 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1288 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001289 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001290 let Rm = 0b1111;
1291 let Inst{5-4} = Rn{5-4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001292}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001293
Owen Andersona1a45fd2010-11-02 21:47:03 +00001294def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1295def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1296def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001297
Evan Cheng60ff8792010-10-11 22:03:18 +00001298def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1299def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1300def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001301
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001302// ...with address register writeback:
1303class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1304 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001305 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001306 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001307 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1308 "$Rn.addr = $wb", []> {
1309 let Inst{5-4} = Rn{5-4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001310}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001311
Owen Andersona1a45fd2010-11-02 21:47:03 +00001312def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1313def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1314def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001315
Evan Cheng60ff8792010-10-11 22:03:18 +00001316def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1317def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1318def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001319
Bob Wilson7de68142011-02-07 17:43:15 +00001320// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001321def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1322def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1323def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1324def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1325def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1326def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001327
Evan Cheng60ff8792010-10-11 22:03:18 +00001328def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1329def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1330def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001331
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001332// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001333def VST4q8oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1334def VST4q16oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1335def VST4q32oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1336
Evan Cheng60ff8792010-10-11 22:03:18 +00001337def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1338def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1339def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001340
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001341} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1342
Bob Wilson8466fa12010-09-13 23:01:35 +00001343// Classes for VST*LN pseudo-instructions with multi-register operands.
1344// These are expanded to real instructions after register allocation.
1345class VSTQLNPseudo<InstrItinClass itin>
1346 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1347 itin, "">;
1348class VSTQLNWBPseudo<InstrItinClass itin>
1349 : PseudoNLdSt<(outs GPR:$wb),
1350 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1351 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1352class VSTQQLNPseudo<InstrItinClass itin>
1353 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1354 itin, "">;
1355class VSTQQLNWBPseudo<InstrItinClass itin>
1356 : PseudoNLdSt<(outs GPR:$wb),
1357 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1358 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1359class VSTQQQQLNPseudo<InstrItinClass itin>
1360 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1361 itin, "">;
1362class VSTQQQQLNWBPseudo<InstrItinClass itin>
1363 : PseudoNLdSt<(outs GPR:$wb),
1364 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1365 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1366
Bob Wilsonb07c1712009-10-07 21:53:04 +00001367// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001368class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1369 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001370 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001371 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001372 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
1373 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001374 let Rm = 0b1111;
Owen Andersone95c9462010-11-02 21:54:45 +00001375}
Bob Wilsond168cef2010-11-03 16:24:53 +00001376class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1377 : VSTQLNPseudo<IIC_VST1ln> {
1378 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1379 addrmode6:$addr)];
1380}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001381
Bob Wilsond168cef2010-11-03 16:24:53 +00001382def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
1383 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001384 let Inst{7-5} = lane{2-0};
1385}
Bob Wilsond168cef2010-11-03 16:24:53 +00001386def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
1387 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001388 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001389 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001390}
Bob Wilsond168cef2010-11-03 16:24:53 +00001391def VST1LNd32 : VST1LN<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001392 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001393 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001394}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001395
Bob Wilsond168cef2010-11-03 16:24:53 +00001396def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1397def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1398def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001399
Bob Wilson746fa172010-12-10 22:13:32 +00001400def : Pat<(store (extractelt (v2f32 DPR:$src), imm:$lane), addrmode6:$addr),
1401 (VST1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
1402def : Pat<(store (extractelt (v4f32 QPR:$src), imm:$lane), addrmode6:$addr),
1403 (VST1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
1404
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001405let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
1406
1407// ...with address register writeback:
1408class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersone95c9462010-11-02 21:54:45 +00001409 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001410 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00001411 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001412 "\\{$Vd[$lane]\\}, $Rn$Rm",
1413 "$Rn.addr = $wb", []>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001414
Owen Andersone95c9462010-11-02 21:54:45 +00001415def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8"> {
1416 let Inst{7-5} = lane{2-0};
1417}
1418def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16"> {
1419 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001420 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001421}
1422def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32"> {
1423 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001424 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001425}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001426
1427def VST1LNq8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>;
1428def VST1LNq16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>;
1429def VST1LNq32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>;
Bob Wilson63c90632009-10-07 20:49:18 +00001430
Bob Wilson8a3198b2009-09-01 18:51:56 +00001431// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001432class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001433 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001434 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
1435 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001436 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001437 let Rm = 0b1111;
1438 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001439}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001440
Owen Andersonb20594f2010-11-02 22:18:18 +00001441def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
1442 let Inst{7-5} = lane{2-0};
1443}
1444def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
1445 let Inst{7-6} = lane{1-0};
1446}
1447def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
1448 let Inst{7} = lane{0};
1449}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001450
Evan Cheng60ff8792010-10-11 22:03:18 +00001451def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1452def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1453def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001454
Bob Wilson41315282010-03-20 20:39:53 +00001455// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001456def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
1457 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001458 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001459}
1460def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
1461 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001462 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001463}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001464
Evan Cheng60ff8792010-10-11 22:03:18 +00001465def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1466def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001467
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001468// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001469class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001470 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001471 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +00001472 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001473 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Owen Andersonb20594f2010-11-02 22:18:18 +00001474 "$addr.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001475 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001476}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001477
Owen Andersonb20594f2010-11-02 22:18:18 +00001478def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
1479 let Inst{7-5} = lane{2-0};
1480}
1481def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
1482 let Inst{7-6} = lane{1-0};
1483}
1484def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
1485 let Inst{7} = lane{0};
1486}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001487
Evan Cheng60ff8792010-10-11 22:03:18 +00001488def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1489def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1490def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001491
Owen Andersonb20594f2010-11-02 22:18:18 +00001492def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
1493 let Inst{7-6} = lane{1-0};
1494}
1495def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
1496 let Inst{7} = lane{0};
1497}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001498
Evan Cheng60ff8792010-10-11 22:03:18 +00001499def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1500def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001501
Bob Wilson8a3198b2009-09-01 18:51:56 +00001502// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001503class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001504 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001505 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00001506 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001507 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
1508 let Rm = 0b1111;
Owen Andersonb20594f2010-11-02 22:18:18 +00001509}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001510
Owen Andersonb20594f2010-11-02 22:18:18 +00001511def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
1512 let Inst{7-5} = lane{2-0};
1513}
1514def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
1515 let Inst{7-6} = lane{1-0};
1516}
1517def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
1518 let Inst{7} = lane{0};
1519}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001520
Evan Cheng60ff8792010-10-11 22:03:18 +00001521def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1522def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1523def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001524
Bob Wilson41315282010-03-20 20:39:53 +00001525// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001526def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
1527 let Inst{7-6} = lane{1-0};
1528}
1529def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
1530 let Inst{7} = lane{0};
1531}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001532
Evan Cheng60ff8792010-10-11 22:03:18 +00001533def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1534def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001535
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001536// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001537class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001538 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001539 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001540 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001541 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001542 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
1543 "$Rn.addr = $wb", []>;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001544
Owen Andersonb20594f2010-11-02 22:18:18 +00001545def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
1546 let Inst{7-5} = lane{2-0};
1547}
1548def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
1549 let Inst{7-6} = lane{1-0};
1550}
1551def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
1552 let Inst{7} = lane{0};
1553}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001554
Evan Cheng60ff8792010-10-11 22:03:18 +00001555def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1556def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1557def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001558
Owen Andersonb20594f2010-11-02 22:18:18 +00001559def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
1560 let Inst{7-6} = lane{1-0};
1561}
1562def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
1563 let Inst{7} = lane{0};
1564}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001565
Evan Cheng60ff8792010-10-11 22:03:18 +00001566def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
1567def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001568
Bob Wilson8a3198b2009-09-01 18:51:56 +00001569// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001570class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001571 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001572 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00001573 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001574 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001575 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001576 let Rm = 0b1111;
1577 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001578}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001579
Owen Andersonb20594f2010-11-02 22:18:18 +00001580def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
1581 let Inst{7-5} = lane{2-0};
1582}
1583def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
1584 let Inst{7-6} = lane{1-0};
1585}
1586def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
1587 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001588 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001589}
Bob Wilson56311392009-10-09 00:01:36 +00001590
Evan Cheng60ff8792010-10-11 22:03:18 +00001591def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1592def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1593def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001594
Bob Wilson41315282010-03-20 20:39:53 +00001595// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001596def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
1597 let Inst{7-6} = lane{1-0};
1598}
1599def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
1600 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001601 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001602}
Bob Wilson56311392009-10-09 00:01:36 +00001603
Evan Cheng60ff8792010-10-11 22:03:18 +00001604def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
1605def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00001606
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001607// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001608class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001609 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001610 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001611 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001612 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001613 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
1614 "$Rn.addr = $wb", []> {
1615 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001616}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001617
Owen Andersonb20594f2010-11-02 22:18:18 +00001618def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
1619 let Inst{7-5} = lane{2-0};
1620}
1621def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
1622 let Inst{7-6} = lane{1-0};
1623}
1624def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
1625 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001626 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001627}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001628
Evan Cheng60ff8792010-10-11 22:03:18 +00001629def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1630def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1631def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001632
Owen Andersonb20594f2010-11-02 22:18:18 +00001633def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
1634 let Inst{7-6} = lane{1-0};
1635}
1636def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
1637 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001638 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001639}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001640
Evan Cheng60ff8792010-10-11 22:03:18 +00001641def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
1642def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001643
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001644} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00001645
Bob Wilson205a5ca2009-07-08 18:11:30 +00001646
Bob Wilson5bafff32009-06-22 23:27:02 +00001647//===----------------------------------------------------------------------===//
1648// NEON pattern fragments
1649//===----------------------------------------------------------------------===//
1650
1651// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001652def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001653 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1654 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001655}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001656def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001657 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1658 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001659}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001660def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001661 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1662 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001663}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001664def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001665 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1666 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001667}]>;
1668
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00001669// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001670def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001671 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
1672 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001673}]>;
1674
Bob Wilson5bafff32009-06-22 23:27:02 +00001675// Translate lane numbers from Q registers to D subregs.
1676def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001677 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001678}]>;
1679def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001680 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001681}]>;
1682def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001683 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001684}]>;
1685
1686//===----------------------------------------------------------------------===//
1687// Instruction Classes
1688//===----------------------------------------------------------------------===//
1689
Bob Wilson4711d5c2010-12-13 23:02:37 +00001690// Basic 2-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001691class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001692 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1693 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001694 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1695 (ins DPR:$Vm), IIC_VUNAD, OpcodeStr, Dt,"$Vd, $Vm", "",
1696 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001697class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001698 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1699 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001700 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
1701 (ins QPR:$Vm), IIC_VUNAQ, OpcodeStr, Dt,"$Vd, $Vm", "",
1702 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001703
Bob Wilson69bfbd62010-02-17 22:42:54 +00001704// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001705class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001706 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001707 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001708 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001709 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1710 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1711 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001712class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00001713 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001714 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001715 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001716 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
1717 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1718 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001719
Bob Wilson973a0742010-08-30 20:02:30 +00001720// Narrow 2-register operations.
1721class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1722 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1723 InstrItinClass itin, string OpcodeStr, string Dt,
1724 ValueType TyD, ValueType TyQ, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001725 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
1726 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1727 [(set DPR:$Vd, (TyD (OpNode (TyQ QPR:$Vm))))]>;
Bob Wilson973a0742010-08-30 20:02:30 +00001728
Bob Wilson5bafff32009-06-22 23:27:02 +00001729// Narrow 2-register intrinsics.
1730class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1731 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001732 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00001733 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001734 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
1735 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1736 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001737
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001738// Long 2-register operations (currently only used for VMOVL).
1739class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1740 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1741 InstrItinClass itin, string OpcodeStr, string Dt,
1742 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001743 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
1744 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1745 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001746
Bob Wilson04063562010-12-15 22:14:12 +00001747// Long 2-register intrinsics.
1748class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1749 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1750 InstrItinClass itin, string OpcodeStr, string Dt,
1751 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
1752 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
1753 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1754 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vm))))]>;
1755
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001756// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00001757class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00001758 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$Vd, DPR:$Vm),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001759 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Owen Andersonca6945e2010-12-01 00:28:25 +00001760 OpcodeStr, Dt, "$Vd, $Vm",
1761 "$src1 = $Vd, $src2 = $Vm", []>;
David Goodwin127221f2009-09-23 21:38:08 +00001762class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00001763 InstrItinClass itin, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00001764 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$Vd, QPR:$Vm),
1765 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$Vd, $Vm",
1766 "$src1 = $Vd, $src2 = $Vm", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001767
Bob Wilson4711d5c2010-12-13 23:02:37 +00001768// Basic 3-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001769class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001770 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001771 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001772 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001773 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1774 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1775 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001776 let isCommutable = Commutable;
1777}
1778// Same as N3VD but no data type.
1779class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1780 InstrItinClass itin, string OpcodeStr,
1781 ValueType ResTy, ValueType OpTy,
1782 SDNode OpNode, bit Commutable>
1783 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbachefaeb412010-11-19 22:36:02 +00001784 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1785 OpcodeStr, "$Vd, $Vn, $Vm", "",
1786 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001787 let isCommutable = Commutable;
1788}
Johnny Chen897dd0c2010-03-27 01:03:13 +00001789
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001790class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001791 InstrItinClass itin, string OpcodeStr, string Dt,
1792 ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001793 : N3V<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001794 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
1795 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1796 [(set (Ty DPR:$Vd),
1797 (Ty (ShOp (Ty DPR:$Vn),
1798 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001799 let isCommutable = 0;
1800}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001801class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001802 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001803 : N3V<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001804 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
1805 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$Vd, $Vn, $Vm[$lane]","",
1806 [(set (Ty DPR:$Vd),
1807 (Ty (ShOp (Ty DPR:$Vn),
1808 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001809 let isCommutable = 0;
1810}
1811
Bob Wilson5bafff32009-06-22 23:27:02 +00001812class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001813 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001814 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001815 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00001816 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1817 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1818 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001819 let isCommutable = Commutable;
1820}
1821class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1822 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001823 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00001824 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00001825 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1826 OpcodeStr, "$Vd, $Vn, $Vm", "",
1827 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001828 let isCommutable = Commutable;
1829}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001830class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001831 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001832 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001833 : N3V<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001834 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
1835 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1836 [(set (ResTy QPR:$Vd),
1837 (ResTy (ShOp (ResTy QPR:$Vn),
1838 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001839 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001840 let isCommutable = 0;
1841}
Bob Wilson9abe19d2010-02-17 00:31:29 +00001842class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001843 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001844 : N3V<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001845 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
1846 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$Vd, $Vn, $Vm[$lane]","",
1847 [(set (ResTy QPR:$Vd),
1848 (ResTy (ShOp (ResTy QPR:$Vn),
1849 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001850 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001851 let isCommutable = 0;
1852}
Bob Wilson5bafff32009-06-22 23:27:02 +00001853
1854// Basic 3-register intrinsics, both double- and quad-register.
1855class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001856 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001857 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001858 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001859 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
1860 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1861 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001862 let isCommutable = Commutable;
1863}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001864class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001865 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001866 : N3V<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001867 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
1868 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1869 [(set (Ty DPR:$Vd),
1870 (Ty (IntOp (Ty DPR:$Vn),
1871 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001872 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001873 let isCommutable = 0;
1874}
David Goodwin658ea602009-09-25 18:38:29 +00001875class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001876 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001877 : N3V<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001878 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
1879 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1880 [(set (Ty DPR:$Vd),
1881 (Ty (IntOp (Ty DPR:$Vn),
1882 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001883 let isCommutable = 0;
1884}
Owen Anderson3557d002010-10-26 20:56:57 +00001885class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1886 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00001887 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00001888 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1889 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
1890 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
1891 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00001892 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00001893}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001894
Bob Wilson5bafff32009-06-22 23:27:02 +00001895class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001896 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001897 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001898 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001899 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
1900 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1901 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001902 let isCommutable = Commutable;
1903}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001904class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001905 string OpcodeStr, string Dt,
1906 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001907 : N3V<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001908 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
1909 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1910 [(set (ResTy QPR:$Vd),
1911 (ResTy (IntOp (ResTy QPR:$Vn),
1912 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001913 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001914 let isCommutable = 0;
1915}
David Goodwin658ea602009-09-25 18:38:29 +00001916class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001917 string OpcodeStr, string Dt,
1918 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001919 : N3V<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001920 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
1921 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1922 [(set (ResTy QPR:$Vd),
1923 (ResTy (IntOp (ResTy QPR:$Vn),
1924 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001925 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001926 let isCommutable = 0;
1927}
Owen Anderson3557d002010-10-26 20:56:57 +00001928class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1929 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00001930 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00001931 : N3V<op24, op23, op21_20, op11_8, 1, op4,
1932 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
1933 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
1934 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00001935 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00001936}
Bob Wilson5bafff32009-06-22 23:27:02 +00001937
Bob Wilson4711d5c2010-12-13 23:02:37 +00001938// Multiply-Add/Sub operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001939class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001940 InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00001941 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001942 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00001943 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1944 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1945 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
1946 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
1947
David Goodwin658ea602009-09-25 18:38:29 +00001948class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001949 string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00001950 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001951 : N3V<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001952 (outs DPR:$Vd),
1953 (ins DPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001954 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00001955 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
1956 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001957 (Ty (ShOp (Ty DPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00001958 (Ty (MulOp DPR:$Vn,
1959 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001960 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001961class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001962 string OpcodeStr, string Dt,
1963 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001964 : N3V<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00001965 (outs DPR:$Vd),
1966 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001967 NVMulSLFrm, itin,
Owen Anderson18341e92010-10-22 18:54:37 +00001968 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
1969 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001970 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00001971 (Ty (MulOp DPR:$Vn,
1972 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001973 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001974
Bob Wilson5bafff32009-06-22 23:27:02 +00001975class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001976 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
Evan Cheng48575f62010-12-05 22:04:16 +00001977 SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001978 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00001979 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1980 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1981 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
1982 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001983class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001984 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Evan Cheng48575f62010-12-05 22:04:16 +00001985 SDPatternOperator MulOp, SDPatternOperator ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001986 : N3V<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001987 (outs QPR:$Vd),
1988 (ins QPR:$src1, QPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001989 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00001990 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
1991 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001992 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00001993 (ResTy (MulOp QPR:$Vn,
1994 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001995 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001996class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001997 string OpcodeStr, string Dt,
1998 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001999 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002000 : N3V<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002001 (outs QPR:$Vd),
2002 (ins QPR:$src1, QPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002003 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002004 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2005 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002006 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002007 (ResTy (MulOp QPR:$Vn,
2008 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002009 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002010
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002011// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
2012class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2013 InstrItinClass itin, string OpcodeStr, string Dt,
2014 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2015 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002016 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2017 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2018 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2019 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002020class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2021 InstrItinClass itin, string OpcodeStr, string Dt,
2022 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2023 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002024 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2025 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2026 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2027 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002028
Bob Wilson5bafff32009-06-22 23:27:02 +00002029// Neon 3-argument intrinsics, both double- and quad-register.
2030// The destination register is also used as the first source operand register.
2031class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002032 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002033 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002034 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002035 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2036 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2037 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$src1),
2038 (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002039class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002040 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002041 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002042 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002043 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2044 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2045 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$src1),
2046 (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002047
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002048// Long Multiply-Add/Sub operations.
2049class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2050 InstrItinClass itin, string OpcodeStr, string Dt,
2051 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
2052 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00002053 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2054 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2055 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2056 (TyQ (MulOp (TyD DPR:$Vn),
2057 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002058class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2059 InstrItinClass itin, string OpcodeStr, string Dt,
2060 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002061 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
2062 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002063 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002064 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2065 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002066 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002067 (TyQ (MulOp (TyD DPR:$Vn),
2068 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002069 imm:$lane))))))]>;
2070class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2071 InstrItinClass itin, string OpcodeStr, string Dt,
2072 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002073 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
2074 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002075 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002076 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2077 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002078 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002079 (TyQ (MulOp (TyD DPR:$Vn),
2080 (TyD (NEONvduplane (TyD DPR_8:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002081 imm:$lane))))))]>;
2082
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002083// Long Intrinsic-Op vector operations with explicit extend (VABAL).
2084class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2085 InstrItinClass itin, string OpcodeStr, string Dt,
2086 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2087 SDNode OpNode>
2088 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00002089 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2090 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2091 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2092 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2093 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002094
Bob Wilson5bafff32009-06-22 23:27:02 +00002095// Neon Long 3-argument intrinsic. The destination register is
2096// a quad-register and is also used as the first source operand register.
2097class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002098 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002099 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002100 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00002101 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2102 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2103 [(set QPR:$Vd,
2104 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002105class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002106 string OpcodeStr, string Dt,
2107 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002108 : N3V<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002109 (outs QPR:$Vd),
2110 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002111 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002112 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2113 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002114 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002115 (OpTy DPR:$Vn),
2116 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002117 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002118class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2119 InstrItinClass itin, string OpcodeStr, string Dt,
2120 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002121 : N3V<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002122 (outs QPR:$Vd),
2123 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002124 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002125 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2126 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002127 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002128 (OpTy DPR:$Vn),
2129 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002130 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002131
Bob Wilson5bafff32009-06-22 23:27:02 +00002132// Narrowing 3-register intrinsics.
2133class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002134 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00002135 Intrinsic IntOp, bit Commutable>
2136 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002137 (outs DPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINi4D,
2138 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2139 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vn), (TyQ QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002140 let isCommutable = Commutable;
2141}
2142
Bob Wilson04d6c282010-08-29 05:57:34 +00002143// Long 3-register operations.
2144class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2145 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002146 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2147 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002148 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2149 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2150 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002151 let isCommutable = Commutable;
2152}
2153class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2154 InstrItinClass itin, string OpcodeStr, string Dt,
2155 ValueType TyQ, ValueType TyD, SDNode OpNode>
2156 : N3V<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002157 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
2158 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2159 [(set QPR:$Vd,
2160 (TyQ (OpNode (TyD DPR:$Vn),
2161 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002162class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2163 InstrItinClass itin, string OpcodeStr, string Dt,
2164 ValueType TyQ, ValueType TyD, SDNode OpNode>
2165 : N3V<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002166 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
2167 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2168 [(set QPR:$Vd,
2169 (TyQ (OpNode (TyD DPR:$Vn),
2170 (TyD (NEONvduplane (TyD DPR_8:$Vm), imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002171
2172// Long 3-register operations with explicitly extended operands.
2173class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2174 InstrItinClass itin, string OpcodeStr, string Dt,
2175 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2176 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00002177 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002178 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2179 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2180 [(set QPR:$Vd, (OpNode (TyQ (ExtOp (TyD DPR:$Vn))),
2181 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Owen Andersone0e6dc32010-10-21 18:09:17 +00002182 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00002183}
2184
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002185// Long 3-register intrinsics with explicit extend (VABDL).
2186class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2187 InstrItinClass itin, string OpcodeStr, string Dt,
2188 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2189 bit Commutable>
2190 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002191 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2192 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2193 [(set QPR:$Vd, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2194 (TyD DPR:$Vm))))))]> {
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002195 let isCommutable = Commutable;
2196}
2197
Bob Wilson5bafff32009-06-22 23:27:02 +00002198// Long 3-register intrinsics.
2199class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002200 InstrItinClass itin, string OpcodeStr, string Dt,
2201 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002202 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002203 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2204 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2205 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002206 let isCommutable = Commutable;
2207}
David Goodwin658ea602009-09-25 18:38:29 +00002208class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002209 string OpcodeStr, string Dt,
2210 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002211 : N3V<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002212 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
2213 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2214 [(set (ResTy QPR:$Vd),
2215 (ResTy (IntOp (OpTy DPR:$Vn),
2216 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002217 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002218class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2219 InstrItinClass itin, string OpcodeStr, string Dt,
2220 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002221 : N3V<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002222 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
2223 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2224 [(set (ResTy QPR:$Vd),
2225 (ResTy (IntOp (OpTy DPR:$Vn),
2226 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002227 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002228
Bob Wilson04d6c282010-08-29 05:57:34 +00002229// Wide 3-register operations.
2230class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2231 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2232 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002233 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002234 (outs QPR:$Vd), (ins QPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VSUBiD,
2235 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2236 [(set QPR:$Vd, (OpNode (TyQ QPR:$Vn),
2237 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002238 let isCommutable = Commutable;
2239}
2240
2241// Pairwise long 2-register intrinsics, both double- and quad-register.
2242class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002243 bits<2> op17_16, bits<5> op11_7, bit op4,
2244 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002245 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002246 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2247 (ins DPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2248 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002249class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002250 bits<2> op17_16, bits<5> op11_7, bit op4,
2251 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002252 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002253 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2254 (ins QPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2255 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002256
2257// Pairwise long 2-register accumulate intrinsics,
2258// both double- and quad-register.
2259// The destination register is also used as the first source operand register.
2260class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002261 bits<2> op17_16, bits<5> op11_7, bit op4,
2262 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002263 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2264 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002265 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2266 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2267 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002268class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002269 bits<2> op17_16, bits<5> op11_7, bit op4,
2270 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002271 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2272 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002273 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2274 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2275 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002276
2277// Shift by immediate,
2278// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002279class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002280 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002281 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002282 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002283 (outs DPR:$Vd), (ins DPR:$Vm, i32imm:$SIMM), f, itin,
2284 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2285 [(set DPR:$Vd, (Ty (OpNode (Ty DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002286class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002287 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002288 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002289 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002290 (outs QPR:$Vd), (ins QPR:$Vm, i32imm:$SIMM), f, itin,
2291 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2292 [(set QPR:$Vd, (Ty (OpNode (Ty QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002293
Johnny Chen6c8648b2010-03-17 23:26:50 +00002294// Long shift by immediate.
2295class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2296 string OpcodeStr, string Dt,
2297 ValueType ResTy, ValueType OpTy, SDNode OpNode>
2298 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002299 (outs QPR:$Vd), (ins DPR:$Vm, i32imm:$SIMM), N2RegVShLFrm,
2300 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2301 [(set QPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm),
Johnny Chen6c8648b2010-03-17 23:26:50 +00002302 (i32 imm:$SIMM))))]>;
2303
Bob Wilson5bafff32009-06-22 23:27:02 +00002304// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002305class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002306 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002307 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002308 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002309 (outs DPR:$Vd), (ins QPR:$Vm, i32imm:$SIMM), N2RegVShRFrm, itin,
2310 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2311 [(set DPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm),
Bob Wilson5bafff32009-06-22 23:27:02 +00002312 (i32 imm:$SIMM))))]>;
2313
2314// Shift right by immediate and accumulate,
2315// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002316class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002317 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002318 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
2319 (ins DPR:$src1, DPR:$Vm, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
2320 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2321 [(set DPR:$Vd, (Ty (add DPR:$src1,
2322 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002323class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002324 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002325 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
2326 (ins QPR:$src1, QPR:$Vm, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
2327 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2328 [(set QPR:$Vd, (Ty (add QPR:$src1,
2329 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002330
2331// Shift by immediate and insert,
2332// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002333class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002334 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002335 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
2336 (ins DPR:$src1, DPR:$Vm, i32imm:$SIMM), f, IIC_VSHLiD,
2337 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2338 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002339class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002340 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002341 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
2342 (ins QPR:$src1, QPR:$Vm, i32imm:$SIMM), f, IIC_VSHLiQ,
2343 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2344 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002345
2346// Convert, with fractional bits immediate,
2347// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002348class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002349 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002350 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002351 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002352 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2353 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2354 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002355class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002356 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002357 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002358 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002359 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2360 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2361 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002362
2363//===----------------------------------------------------------------------===//
2364// Multiclasses
2365//===----------------------------------------------------------------------===//
2366
Bob Wilson916ac5b2009-10-03 04:44:16 +00002367// Abbreviations used in multiclass suffixes:
2368// Q = quarter int (8 bit) elements
2369// H = half int (16 bit) elements
2370// S = single int (32 bit) elements
2371// D = double int (64 bit) elements
2372
Bob Wilson094dd802010-12-18 00:42:58 +00002373// Neon 2-register vector operations and intrinsics.
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002374
Bob Wilson094dd802010-12-18 00:42:58 +00002375// Neon 2-register comparisons.
2376// source operand element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00002377multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2378 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc24cb352010-11-08 23:21:22 +00002379 string asm, SDNode OpNode> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002380 // 64-bit vector types.
2381 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002382 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002383 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002384 [(set DPR:$Vd, (v8i8 (OpNode (v8i8 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002385 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002386 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002387 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002388 [(set DPR:$Vd, (v4i16 (OpNode (v4i16 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002389 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002390 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002391 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002392 [(set DPR:$Vd, (v2i32 (OpNode (v2i32 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002393 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002394 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002395 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002396 [(set DPR:$Vd, (v2i32 (OpNode (v2f32 DPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002397 let Inst{10} = 1; // overwrite F = 1
2398 }
2399
2400 // 128-bit vector types.
2401 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002402 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002403 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002404 [(set QPR:$Vd, (v16i8 (OpNode (v16i8 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002405 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002406 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002407 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002408 [(set QPR:$Vd, (v8i16 (OpNode (v8i16 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002409 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002410 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002411 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002412 [(set QPR:$Vd, (v4i32 (OpNode (v4i32 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002413 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002414 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002415 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002416 [(set QPR:$Vd, (v4i32 (OpNode (v4f32 QPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002417 let Inst{10} = 1; // overwrite F = 1
2418 }
2419}
2420
Bob Wilson094dd802010-12-18 00:42:58 +00002421
2422// Neon 2-register vector intrinsics,
2423// element sizes of 8, 16 and 32 bits:
2424multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2425 bits<5> op11_7, bit op4,
2426 InstrItinClass itinD, InstrItinClass itinQ,
2427 string OpcodeStr, string Dt, Intrinsic IntOp> {
2428 // 64-bit vector types.
2429 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2430 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
2431 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2432 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
2433 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2434 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
2435
2436 // 128-bit vector types.
2437 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2438 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
2439 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2440 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
2441 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2442 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
2443}
2444
2445
2446// Neon Narrowing 2-register vector operations,
2447// source operand element sizes of 16, 32 and 64 bits:
2448multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2449 bits<5> op11_7, bit op6, bit op4,
2450 InstrItinClass itin, string OpcodeStr, string Dt,
2451 SDNode OpNode> {
2452 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2453 itin, OpcodeStr, !strconcat(Dt, "16"),
2454 v8i8, v8i16, OpNode>;
2455 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2456 itin, OpcodeStr, !strconcat(Dt, "32"),
2457 v4i16, v4i32, OpNode>;
2458 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2459 itin, OpcodeStr, !strconcat(Dt, "64"),
2460 v2i32, v2i64, OpNode>;
2461}
2462
2463// Neon Narrowing 2-register vector intrinsics,
2464// source operand element sizes of 16, 32 and 64 bits:
2465multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2466 bits<5> op11_7, bit op6, bit op4,
2467 InstrItinClass itin, string OpcodeStr, string Dt,
2468 Intrinsic IntOp> {
2469 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2470 itin, OpcodeStr, !strconcat(Dt, "16"),
2471 v8i8, v8i16, IntOp>;
2472 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2473 itin, OpcodeStr, !strconcat(Dt, "32"),
2474 v4i16, v4i32, IntOp>;
2475 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2476 itin, OpcodeStr, !strconcat(Dt, "64"),
2477 v2i32, v2i64, IntOp>;
2478}
2479
2480
2481// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2482// source operand element sizes of 16, 32 and 64 bits:
2483multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2484 string OpcodeStr, string Dt, SDNode OpNode> {
2485 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2486 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2487 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2488 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2489 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2490 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2491}
2492
2493
Bob Wilson5bafff32009-06-22 23:27:02 +00002494// Neon 3-register vector operations.
2495
2496// First with only element sizes of 8, 16 and 32 bits:
2497multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002498 InstrItinClass itinD16, InstrItinClass itinD32,
2499 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002500 string OpcodeStr, string Dt,
2501 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002502 // 64-bit vector types.
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002503 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002504 OpcodeStr, !strconcat(Dt, "8"),
2505 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002506 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002507 OpcodeStr, !strconcat(Dt, "16"),
2508 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002509 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002510 OpcodeStr, !strconcat(Dt, "32"),
2511 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002512
2513 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002514 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002515 OpcodeStr, !strconcat(Dt, "8"),
2516 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002517 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002518 OpcodeStr, !strconcat(Dt, "16"),
2519 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002520 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002521 OpcodeStr, !strconcat(Dt, "32"),
2522 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002523}
2524
Evan Chengf81bf152009-11-23 21:57:23 +00002525multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
2526 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
2527 v4i16, ShOp>;
2528 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002529 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002530 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00002531 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002532 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002533 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002534}
2535
Bob Wilson5bafff32009-06-22 23:27:02 +00002536// ....then also with element size 64 bits:
2537multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002538 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002539 string OpcodeStr, string Dt,
2540 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00002541 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002542 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00002543 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00002544 OpcodeStr, !strconcat(Dt, "64"),
2545 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002546 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002547 OpcodeStr, !strconcat(Dt, "64"),
2548 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002549}
2550
2551
Bob Wilson5bafff32009-06-22 23:27:02 +00002552// Neon 3-register vector intrinsics.
2553
2554// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002555multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002556 InstrItinClass itinD16, InstrItinClass itinD32,
2557 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002558 string OpcodeStr, string Dt,
2559 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002560 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002561 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002562 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002563 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002564 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002565 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002566 v2i32, v2i32, IntOp, Commutable>;
2567
2568 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002569 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002570 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002571 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002572 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002573 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002574 v4i32, v4i32, IntOp, Commutable>;
2575}
Owen Anderson3557d002010-10-26 20:56:57 +00002576multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2577 InstrItinClass itinD16, InstrItinClass itinD32,
2578 InstrItinClass itinQ16, InstrItinClass itinQ32,
2579 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002580 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002581 // 64-bit vector types.
2582 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
2583 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002584 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002585 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
2586 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002587 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002588
2589 // 128-bit vector types.
2590 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
2591 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002592 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002593 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
2594 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002595 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002596}
Bob Wilson5bafff32009-06-22 23:27:02 +00002597
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002598multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002599 InstrItinClass itinD16, InstrItinClass itinD32,
2600 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002601 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00002602 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002603 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002604 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002605 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002606 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002607 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002608 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002609 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002610}
2611
Bob Wilson5bafff32009-06-22 23:27:02 +00002612// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002613multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002614 InstrItinClass itinD16, InstrItinClass itinD32,
2615 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002616 string OpcodeStr, string Dt,
2617 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002618 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002619 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002620 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002621 OpcodeStr, !strconcat(Dt, "8"),
2622 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002623 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002624 OpcodeStr, !strconcat(Dt, "8"),
2625 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002626}
Owen Anderson3557d002010-10-26 20:56:57 +00002627multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2628 InstrItinClass itinD16, InstrItinClass itinD32,
2629 InstrItinClass itinQ16, InstrItinClass itinQ32,
2630 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002631 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002632 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002633 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002634 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
2635 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002636 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002637 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
2638 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002639 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002640}
2641
Bob Wilson5bafff32009-06-22 23:27:02 +00002642
2643// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002644multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002645 InstrItinClass itinD16, InstrItinClass itinD32,
2646 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002647 string OpcodeStr, string Dt,
2648 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002649 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002650 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002651 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002652 OpcodeStr, !strconcat(Dt, "64"),
2653 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002654 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002655 OpcodeStr, !strconcat(Dt, "64"),
2656 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002657}
Owen Anderson3557d002010-10-26 20:56:57 +00002658multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2659 InstrItinClass itinD16, InstrItinClass itinD32,
2660 InstrItinClass itinQ16, InstrItinClass itinQ32,
2661 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002662 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002663 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002664 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002665 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
2666 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002667 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002668 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
2669 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002670 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002671}
Bob Wilson5bafff32009-06-22 23:27:02 +00002672
Bob Wilson5bafff32009-06-22 23:27:02 +00002673// Neon Narrowing 3-register vector intrinsics,
2674// source operand element sizes of 16, 32 and 64 bits:
2675multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002676 string OpcodeStr, string Dt,
2677 Intrinsic IntOp, bit Commutable = 0> {
2678 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
2679 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002680 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002681 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
2682 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002683 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002684 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
2685 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002686 v2i32, v2i64, IntOp, Commutable>;
2687}
2688
2689
Bob Wilson04d6c282010-08-29 05:57:34 +00002690// Neon Long 3-register vector operations.
2691
2692multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2693 InstrItinClass itin16, InstrItinClass itin32,
2694 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002695 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00002696 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
2697 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002698 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002699 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002700 OpcodeStr, !strconcat(Dt, "16"),
2701 v4i32, v4i16, OpNode, Commutable>;
2702 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
2703 OpcodeStr, !strconcat(Dt, "32"),
2704 v2i64, v2i32, OpNode, Commutable>;
2705}
2706
2707multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
2708 InstrItinClass itin, string OpcodeStr, string Dt,
2709 SDNode OpNode> {
2710 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
2711 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2712 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
2713 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2714}
2715
2716multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2717 InstrItinClass itin16, InstrItinClass itin32,
2718 string OpcodeStr, string Dt,
2719 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2720 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
2721 OpcodeStr, !strconcat(Dt, "8"),
2722 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002723 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002724 OpcodeStr, !strconcat(Dt, "16"),
2725 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2726 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
2727 OpcodeStr, !strconcat(Dt, "32"),
2728 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00002729}
2730
Bob Wilson5bafff32009-06-22 23:27:02 +00002731// Neon Long 3-register vector intrinsics.
2732
2733// First with only element sizes of 16 and 32 bits:
2734multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002735 InstrItinClass itin16, InstrItinClass itin32,
2736 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002737 Intrinsic IntOp, bit Commutable = 0> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002738 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002739 OpcodeStr, !strconcat(Dt, "16"),
2740 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002741 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002742 OpcodeStr, !strconcat(Dt, "32"),
2743 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002744}
2745
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002746multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002747 InstrItinClass itin, string OpcodeStr, string Dt,
2748 Intrinsic IntOp> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002749 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002750 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002751 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002752 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002753}
2754
Bob Wilson5bafff32009-06-22 23:27:02 +00002755// ....then also with element size of 8 bits:
2756multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002757 InstrItinClass itin16, InstrItinClass itin32,
2758 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002759 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002760 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002761 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002762 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002763 OpcodeStr, !strconcat(Dt, "8"),
2764 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002765}
2766
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002767// ....with explicit extend (VABDL).
2768multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2769 InstrItinClass itin, string OpcodeStr, string Dt,
2770 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
2771 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
2772 OpcodeStr, !strconcat(Dt, "8"),
2773 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002774 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002775 OpcodeStr, !strconcat(Dt, "16"),
2776 v4i32, v4i16, IntOp, ExtOp, Commutable>;
2777 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
2778 OpcodeStr, !strconcat(Dt, "32"),
2779 v2i64, v2i32, IntOp, ExtOp, Commutable>;
2780}
2781
Bob Wilson5bafff32009-06-22 23:27:02 +00002782
2783// Neon Wide 3-register vector intrinsics,
2784// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00002785multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2786 string OpcodeStr, string Dt,
2787 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2788 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
2789 OpcodeStr, !strconcat(Dt, "8"),
2790 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2791 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
2792 OpcodeStr, !strconcat(Dt, "16"),
2793 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2794 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
2795 OpcodeStr, !strconcat(Dt, "32"),
2796 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002797}
2798
2799
2800// Neon Multiply-Op vector operations,
2801// element sizes of 8, 16 and 32 bits:
2802multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00002803 InstrItinClass itinD16, InstrItinClass itinD32,
2804 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002805 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002806 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002807 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002808 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002809 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002810 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002811 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002812 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002813
2814 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002815 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002816 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002817 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002818 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002819 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002820 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002821}
2822
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002823multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002824 InstrItinClass itinD16, InstrItinClass itinD32,
2825 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002826 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002827 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002828 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002829 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002830 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002831 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002832 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
2833 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002834 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002835 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
2836 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002837}
Bob Wilson5bafff32009-06-22 23:27:02 +00002838
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002839// Neon Intrinsic-Op vector operations,
2840// element sizes of 8, 16 and 32 bits:
2841multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2842 InstrItinClass itinD, InstrItinClass itinQ,
2843 string OpcodeStr, string Dt, Intrinsic IntOp,
2844 SDNode OpNode> {
2845 // 64-bit vector types.
2846 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
2847 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
2848 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
2849 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
2850 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
2851 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
2852
2853 // 128-bit vector types.
2854 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
2855 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
2856 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
2857 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
2858 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
2859 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
2860}
2861
Bob Wilson5bafff32009-06-22 23:27:02 +00002862// Neon 3-argument intrinsics,
2863// element sizes of 8, 16 and 32 bits:
2864multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002865 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002866 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002867 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002868 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002869 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002870 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002871 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002872 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002873 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002874
2875 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002876 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002877 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002878 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002879 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002880 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002881 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002882}
2883
2884
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002885// Neon Long Multiply-Op vector operations,
2886// element sizes of 8, 16 and 32 bits:
2887multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2888 InstrItinClass itin16, InstrItinClass itin32,
2889 string OpcodeStr, string Dt, SDNode MulOp,
2890 SDNode OpNode> {
2891 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
2892 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
2893 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
2894 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
2895 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
2896 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2897}
2898
2899multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
2900 string Dt, SDNode MulOp, SDNode OpNode> {
2901 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
2902 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
2903 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
2904 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2905}
2906
2907
Bob Wilson5bafff32009-06-22 23:27:02 +00002908// Neon Long 3-argument intrinsics.
2909
2910// First with only element sizes of 16 and 32 bits:
2911multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002912 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002913 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00002914 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002915 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00002916 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002917 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002918}
2919
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002920multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002921 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002922 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00002923 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002924 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002925 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002926}
2927
Bob Wilson5bafff32009-06-22 23:27:02 +00002928// ....then also with element size of 8 bits:
2929multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002930 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002931 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00002932 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
2933 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002934 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002935}
2936
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002937// ....with explicit extend (VABAL).
2938multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2939 InstrItinClass itin, string OpcodeStr, string Dt,
2940 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
2941 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
2942 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
2943 IntOp, ExtOp, OpNode>;
2944 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
2945 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
2946 IntOp, ExtOp, OpNode>;
2947 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
2948 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
2949 IntOp, ExtOp, OpNode>;
2950}
2951
Bob Wilson5bafff32009-06-22 23:27:02 +00002952
Bob Wilson5bafff32009-06-22 23:27:02 +00002953// Neon Pairwise long 2-register intrinsics,
2954// element sizes of 8, 16 and 32 bits:
2955multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2956 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002957 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002958 // 64-bit vector types.
2959 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002960 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002961 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002962 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002963 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002964 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002965
2966 // 128-bit vector types.
2967 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002968 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002969 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002970 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002971 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002972 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002973}
2974
2975
2976// Neon Pairwise long 2-register accumulate intrinsics,
2977// element sizes of 8, 16 and 32 bits:
2978multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2979 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002980 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002981 // 64-bit vector types.
2982 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002983 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002984 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002985 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002986 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002987 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002988
2989 // 128-bit vector types.
2990 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002991 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002992 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002993 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002994 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002995 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002996}
2997
2998
2999// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003000// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003001// element sizes of 8, 16, 32 and 64 bits:
3002multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003003 InstrItinClass itin, string OpcodeStr, string Dt,
3004 SDNode OpNode, Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003005 // 64-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00003006 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003007 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003008 let Inst{21-19} = 0b001; // imm6 = 001xxx
3009 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00003010 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003011 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003012 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3013 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00003014 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003015 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003016 let Inst{21} = 0b1; // imm6 = 1xxxxx
3017 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00003018 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003019 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003020 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003021
3022 // 128-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00003023 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003024 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003025 let Inst{21-19} = 0b001; // imm6 = 001xxx
3026 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00003027 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003028 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003029 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3030 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00003031 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003032 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003033 let Inst{21} = 0b1; // imm6 = 1xxxxx
3034 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00003035 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003036 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003037 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003038}
3039
Bob Wilson5bafff32009-06-22 23:27:02 +00003040// Neon Shift-Accumulate vector operations,
3041// element sizes of 8, 16, 32 and 64 bits:
3042multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003043 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003044 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00003045 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003046 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003047 let Inst{21-19} = 0b001; // imm6 = 001xxx
3048 }
3049 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003050 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003051 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3052 }
3053 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003054 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003055 let Inst{21} = 0b1; // imm6 = 1xxxxx
3056 }
3057 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003058 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003059 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003060
3061 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00003062 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003063 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003064 let Inst{21-19} = 0b001; // imm6 = 001xxx
3065 }
3066 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003067 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003068 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3069 }
3070 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003071 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003072 let Inst{21} = 0b1; // imm6 = 1xxxxx
3073 }
3074 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003075 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003076 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003077}
3078
3079
3080// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003081// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003082// element sizes of 8, 16, 32 and 64 bits:
3083multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003084 string OpcodeStr, SDNode ShOp,
3085 Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003086 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00003087 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003088 f, OpcodeStr, "8", v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003089 let Inst{21-19} = 0b001; // imm6 = 001xxx
3090 }
3091 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003092 f, OpcodeStr, "16", v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003093 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3094 }
3095 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003096 f, OpcodeStr, "32", v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003097 let Inst{21} = 0b1; // imm6 = 1xxxxx
3098 }
3099 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003100 f, OpcodeStr, "64", v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003101 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003102
3103 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00003104 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003105 f, OpcodeStr, "8", v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003106 let Inst{21-19} = 0b001; // imm6 = 001xxx
3107 }
3108 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003109 f, OpcodeStr, "16", v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003110 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3111 }
3112 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003113 f, OpcodeStr, "32", v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003114 let Inst{21} = 0b1; // imm6 = 1xxxxx
3115 }
3116 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003117 f, OpcodeStr, "64", v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003118 // imm6 = xxxxxx
3119}
3120
3121// Neon Shift Long operations,
3122// element sizes of 8, 16, 32 bits:
3123multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003124 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003125 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003126 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003127 let Inst{21-19} = 0b001; // imm6 = 001xxx
3128 }
3129 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003130 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003131 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3132 }
3133 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003134 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003135 let Inst{21} = 0b1; // imm6 = 1xxxxx
3136 }
3137}
3138
3139// Neon Shift Narrow operations,
3140// element sizes of 16, 32, 64 bits:
3141multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003142 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00003143 SDNode OpNode> {
3144 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003145 OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003146 let Inst{21-19} = 0b001; // imm6 = 001xxx
3147 }
3148 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003149 OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003150 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3151 }
3152 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003153 OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003154 let Inst{21} = 0b1; // imm6 = 1xxxxx
3155 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003156}
3157
3158//===----------------------------------------------------------------------===//
3159// Instruction Definitions.
3160//===----------------------------------------------------------------------===//
3161
3162// Vector Add Operations.
3163
3164// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00003165defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00003166 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003167def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003168 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003169def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003170 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003171// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003172defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3173 "vaddl", "s", add, sext, 1>;
3174defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3175 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003176// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003177defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3178defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003179// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003180defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3181 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3182 "vhadd", "s", int_arm_neon_vhadds, 1>;
3183defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3184 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3185 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003186// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003187defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3188 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3189 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3190defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3191 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3192 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003193// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003194defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3195 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3196 "vqadd", "s", int_arm_neon_vqadds, 1>;
3197defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3198 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3199 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003200// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003201defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3202 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003203// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003204defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3205 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003206
3207// Vector Multiply Operations.
3208
3209// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003210defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003211 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003212def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3213 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3214def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3215 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003216def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003217 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003218def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003219 v4f32, v4f32, fmul, 1>;
3220defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
3221def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3222def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3223 v2f32, fmul>;
3224
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003225def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3226 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3227 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3228 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003229 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003230 (SubReg_i16_lane imm:$lane)))>;
3231def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3232 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3233 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3234 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003235 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003236 (SubReg_i32_lane imm:$lane)))>;
3237def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3238 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3239 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3240 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003241 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003242 (SubReg_i32_lane imm:$lane)))>;
3243
Bob Wilson5bafff32009-06-22 23:27:02 +00003244// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003245defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003246 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003247 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003248defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3249 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003250 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003251def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003252 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3253 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003254 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3255 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003256 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003257 (SubReg_i16_lane imm:$lane)))>;
3258def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003259 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3260 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003261 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3262 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003263 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003264 (SubReg_i32_lane imm:$lane)))>;
3265
Bob Wilson5bafff32009-06-22 23:27:02 +00003266// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003267defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3268 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003269 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003270defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3271 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003272 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003273def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003274 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3275 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003276 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3277 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003278 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003279 (SubReg_i16_lane imm:$lane)))>;
3280def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003281 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3282 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003283 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3284 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003285 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003286 (SubReg_i32_lane imm:$lane)))>;
3287
Bob Wilson5bafff32009-06-22 23:27:02 +00003288// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003289defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3290 "vmull", "s", NEONvmulls, 1>;
3291defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3292 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003293def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00003294 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003295defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3296defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003297
Bob Wilson5bafff32009-06-22 23:27:02 +00003298// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003299defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3300 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3301defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3302 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003303
3304// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3305
3306// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00003307defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003308 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3309def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003310 v2f32, fmul_su, fadd_mlx>,
3311 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003312def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003313 v4f32, fmul_su, fadd_mlx>,
3314 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003315defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003316 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3317def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003318 v2f32, fmul_su, fadd_mlx>,
3319 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003320def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003321 v4f32, v2f32, fmul_su, fadd_mlx>,
3322 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003323
3324def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003325 (mul (v8i16 QPR:$src2),
3326 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3327 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003328 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003329 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003330 (SubReg_i16_lane imm:$lane)))>;
3331
3332def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003333 (mul (v4i32 QPR:$src2),
3334 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3335 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003336 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003337 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003338 (SubReg_i32_lane imm:$lane)))>;
3339
Evan Cheng48575f62010-12-05 22:04:16 +00003340def : Pat<(v4f32 (fadd_mlx (v4f32 QPR:$src1),
3341 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003342 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003343 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
3344 (v4f32 QPR:$src2),
3345 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003346 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003347 (SubReg_i32_lane imm:$lane)))>,
3348 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003349
Bob Wilson5bafff32009-06-22 23:27:02 +00003350// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003351defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3352 "vmlal", "s", NEONvmulls, add>;
3353defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3354 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003355
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003356defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
3357defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003358
Bob Wilson5bafff32009-06-22 23:27:02 +00003359// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003360defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003361 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00003362defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003363
Bob Wilson5bafff32009-06-22 23:27:02 +00003364// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00003365defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003366 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3367def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003368 v2f32, fmul_su, fsub_mlx>,
3369 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003370def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003371 v4f32, fmul_su, fsub_mlx>,
3372 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003373defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003374 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3375def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003376 v2f32, fmul_su, fsub_mlx>,
3377 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003378def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003379 v4f32, v2f32, fmul_su, fsub_mlx>,
3380 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003381
3382def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003383 (mul (v8i16 QPR:$src2),
3384 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3385 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003386 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003387 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003388 (SubReg_i16_lane imm:$lane)))>;
3389
3390def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003391 (mul (v4i32 QPR:$src2),
3392 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3393 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003394 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003395 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003396 (SubReg_i32_lane imm:$lane)))>;
3397
Evan Cheng48575f62010-12-05 22:04:16 +00003398def : Pat<(v4f32 (fsub_mlx (v4f32 QPR:$src1),
3399 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003400 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3401 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003402 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003403 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003404 (SubReg_i32_lane imm:$lane)))>,
3405 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003406
Bob Wilson5bafff32009-06-22 23:27:02 +00003407// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003408defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3409 "vmlsl", "s", NEONvmulls, sub>;
3410defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3411 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003412
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003413defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3414defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003415
Bob Wilson5bafff32009-06-22 23:27:02 +00003416// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003417defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003418 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00003419defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003420
3421// Vector Subtract Operations.
3422
3423// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003424defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003425 "vsub", "i", sub, 0>;
3426def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003427 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003428def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003429 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003430// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003431defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3432 "vsubl", "s", sub, sext, 0>;
3433defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3434 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003435// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003436defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
3437defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003438// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003439defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003440 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003441 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003442defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003443 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003444 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003445// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003446defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003447 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003448 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003449defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003450 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003451 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003452// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003453defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
3454 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003455// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003456defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
3457 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003458
3459// Vector Comparisons.
3460
3461// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003462defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3463 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003464def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003465 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003466def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003467 NEONvceq, 1>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003468
Johnny Chen363ac582010-02-23 01:42:58 +00003469defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Andersonca6945e2010-12-01 00:28:25 +00003470 "$Vd, $Vm, #0", NEONvceqz>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003471
Bob Wilson5bafff32009-06-22 23:27:02 +00003472// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003473defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3474 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003475defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003476 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00003477def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
3478 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003479def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003480 NEONvcge, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003481
Johnny Chen363ac582010-02-23 01:42:58 +00003482defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003483 "$Vd, $Vm, #0", NEONvcgez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003484defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003485 "$Vd, $Vm, #0", NEONvclez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003486
Bob Wilson5bafff32009-06-22 23:27:02 +00003487// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003488defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3489 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
3490defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3491 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003492def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003493 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003494def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003495 NEONvcgt, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003496
Johnny Chen363ac582010-02-23 01:42:58 +00003497defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003498 "$Vd, $Vm, #0", NEONvcgtz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003499defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003500 "$Vd, $Vm, #0", NEONvcltz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003501
Bob Wilson5bafff32009-06-22 23:27:02 +00003502// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003503def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
3504 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
3505def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
3506 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003507// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003508def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
3509 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
3510def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
3511 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003512// VTST : Vector Test Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003513defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00003514 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003515
3516// Vector Bitwise Operations.
3517
Bob Wilsoncba270d2010-07-13 21:16:48 +00003518def vnotd : PatFrag<(ops node:$in),
3519 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
3520def vnotq : PatFrag<(ops node:$in),
3521 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00003522
3523
Bob Wilson5bafff32009-06-22 23:27:02 +00003524// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00003525def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
3526 v2i32, v2i32, and, 1>;
3527def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
3528 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003529
3530// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00003531def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
3532 v2i32, v2i32, xor, 1>;
3533def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
3534 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003535
3536// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00003537def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
3538 v2i32, v2i32, or, 1>;
3539def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
3540 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003541
Owen Andersond9668172010-11-03 22:44:51 +00003542def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
3543 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3544 IIC_VMOVImm,
3545 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3546 [(set DPR:$Vd,
3547 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
3548 let Inst{9} = SIMM{9};
3549}
3550
Owen Anderson080c0922010-11-05 19:27:46 +00003551def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Owen Andersond9668172010-11-03 22:44:51 +00003552 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3553 IIC_VMOVImm,
3554 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3555 [(set DPR:$Vd,
3556 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003557 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003558}
3559
3560def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
3561 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3562 IIC_VMOVImm,
3563 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3564 [(set QPR:$Vd,
3565 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
3566 let Inst{9} = SIMM{9};
3567}
3568
Owen Anderson080c0922010-11-05 19:27:46 +00003569def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Owen Andersond9668172010-11-03 22:44:51 +00003570 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3571 IIC_VMOVImm,
3572 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3573 [(set QPR:$Vd,
3574 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003575 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003576}
3577
3578
Bob Wilson5bafff32009-06-22 23:27:02 +00003579// VBIC : Vector Bitwise Bit Clear (AND NOT)
Owen Andersonca6945e2010-12-01 00:28:25 +00003580def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3581 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3582 "vbic", "$Vd, $Vn, $Vm", "",
3583 [(set DPR:$Vd, (v2i32 (and DPR:$Vn,
3584 (vnotd DPR:$Vm))))]>;
3585def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3586 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3587 "vbic", "$Vd, $Vn, $Vm", "",
3588 [(set QPR:$Vd, (v4i32 (and QPR:$Vn,
3589 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003590
Owen Anderson080c0922010-11-05 19:27:46 +00003591def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
3592 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3593 IIC_VMOVImm,
3594 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3595 [(set DPR:$Vd,
3596 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3597 let Inst{9} = SIMM{9};
3598}
3599
3600def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
3601 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3602 IIC_VMOVImm,
3603 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3604 [(set DPR:$Vd,
3605 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3606 let Inst{10-9} = SIMM{10-9};
3607}
3608
3609def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
3610 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3611 IIC_VMOVImm,
3612 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3613 [(set QPR:$Vd,
3614 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3615 let Inst{9} = SIMM{9};
3616}
3617
3618def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
3619 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3620 IIC_VMOVImm,
3621 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3622 [(set QPR:$Vd,
3623 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3624 let Inst{10-9} = SIMM{10-9};
3625}
3626
Bob Wilson5bafff32009-06-22 23:27:02 +00003627// VORN : Vector Bitwise OR NOT
Owen Andersonca6945e2010-12-01 00:28:25 +00003628def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$Vd),
3629 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3630 "vorn", "$Vd, $Vn, $Vm", "",
3631 [(set DPR:$Vd, (v2i32 (or DPR:$Vn,
3632 (vnotd DPR:$Vm))))]>;
3633def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$Vd),
3634 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3635 "vorn", "$Vd, $Vn, $Vm", "",
3636 [(set QPR:$Vd, (v4i32 (or QPR:$Vn,
3637 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003638
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003639// VMVN : Vector Bitwise NOT (Immediate)
3640
3641let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00003642
Owen Andersonca6945e2010-12-01 00:28:25 +00003643def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$Vd),
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003644 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003645 "vmvn", "i16", "$Vd, $SIMM", "",
3646 [(set DPR:$Vd, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003647 let Inst{9} = SIMM{9};
3648}
3649
Owen Andersonca6945e2010-12-01 00:28:25 +00003650def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$Vd),
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003651 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003652 "vmvn", "i16", "$Vd, $SIMM", "",
3653 [(set QPR:$Vd, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003654 let Inst{9} = SIMM{9};
3655}
3656
Owen Andersonca6945e2010-12-01 00:28:25 +00003657def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$Vd),
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003658 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003659 "vmvn", "i32", "$Vd, $SIMM", "",
3660 [(set DPR:$Vd, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003661 let Inst{11-8} = SIMM{11-8};
3662}
3663
Owen Andersonca6945e2010-12-01 00:28:25 +00003664def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$Vd),
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003665 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003666 "vmvn", "i32", "$Vd, $SIMM", "",
3667 [(set QPR:$Vd, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003668 let Inst{11-8} = SIMM{11-8};
3669}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003670}
3671
Bob Wilson5bafff32009-06-22 23:27:02 +00003672// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00003673def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00003674 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VSUBiD,
3675 "vmvn", "$Vd, $Vm", "",
3676 [(set DPR:$Vd, (v2i32 (vnotd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003677def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00003678 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VSUBiD,
3679 "vmvn", "$Vd, $Vm", "",
3680 [(set QPR:$Vd, (v4i32 (vnotq QPR:$Vm)))]>;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003681def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
3682def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003683
3684// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00003685def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3686 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003687 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00003688 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
3689 [(set DPR:$Vd,
3690 (v2i32 (or (and DPR:$Vn, DPR:$src1),
3691 (and DPR:$Vm, (vnotd DPR:$src1)))))]>;
3692def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3693 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003694 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00003695 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
3696 [(set QPR:$Vd,
3697 (v4i32 (or (and QPR:$Vn, QPR:$src1),
3698 (and QPR:$Vm, (vnotq QPR:$src1)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003699
3700// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00003701// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003702// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003703def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003704 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003705 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003706 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003707 [/* For disassembly only; pattern left blank */]>;
3708def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003709 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003710 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003711 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003712 [/* For disassembly only; pattern left blank */]>;
3713
Bob Wilson5bafff32009-06-22 23:27:02 +00003714// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00003715// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003716// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003717def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003718 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003719 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003720 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003721 [/* For disassembly only; pattern left blank */]>;
3722def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003723 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003724 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003725 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003726 [/* For disassembly only; pattern left blank */]>;
3727
3728// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00003729// for equivalent operations with different register constraints; it just
3730// inserts copies.
3731
3732// Vector Absolute Differences.
3733
3734// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003735defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003736 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003737 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003738defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003739 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003740 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003741def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003742 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003743def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003744 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003745
3746// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003747defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
3748 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
3749defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
3750 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003751
3752// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003753defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3754 "vaba", "s", int_arm_neon_vabds, add>;
3755defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3756 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003757
3758// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003759defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
3760 "vabal", "s", int_arm_neon_vabds, zext, add>;
3761defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
3762 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003763
3764// Vector Maximum and Minimum.
3765
3766// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003767defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003768 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003769 "vmax", "s", int_arm_neon_vmaxs, 1>;
3770defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003771 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003772 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003773def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
3774 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003775 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003776def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3777 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003778 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
3779
3780// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003781defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
3782 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3783 "vmin", "s", int_arm_neon_vmins, 1>;
3784defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
3785 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3786 "vmin", "u", int_arm_neon_vminu, 1>;
3787def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
3788 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003789 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003790def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3791 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003792 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003793
3794// Vector Pairwise Operations.
3795
3796// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003797def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3798 "vpadd", "i8",
3799 v8i8, v8i8, int_arm_neon_vpadd, 0>;
3800def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3801 "vpadd", "i16",
3802 v4i16, v4i16, int_arm_neon_vpadd, 0>;
3803def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3804 "vpadd", "i32",
3805 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003806def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00003807 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003808 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003809
3810// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00003811defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003812 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00003813defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003814 int_arm_neon_vpaddlu>;
3815
3816// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00003817defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003818 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00003819defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003820 int_arm_neon_vpadalu>;
3821
3822// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003823def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003824 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003825def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003826 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003827def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003828 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003829def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003830 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003831def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003832 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003833def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003834 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003835def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003836 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003837
3838// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003839def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003840 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003841def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003842 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003843def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003844 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003845def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003846 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003847def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003848 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003849def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003850 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003851def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003852 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003853
3854// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
3855
3856// VRECPE : Vector Reciprocal Estimate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003857def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003858 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003859 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003860def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003861 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003862 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003863def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003864 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003865 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003866def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003867 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003868 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003869
3870// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003871def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003872 IIC_VRECSD, "vrecps", "f32",
3873 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003874def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003875 IIC_VRECSQ, "vrecps", "f32",
3876 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003877
3878// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00003879def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003880 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003881 v2i32, v2i32, int_arm_neon_vrsqrte>;
3882def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003883 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003884 v4i32, v4i32, int_arm_neon_vrsqrte>;
3885def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003886 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003887 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003888def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003889 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003890 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003891
3892// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003893def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003894 IIC_VRECSD, "vrsqrts", "f32",
3895 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003896def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003897 IIC_VRECSQ, "vrsqrts", "f32",
3898 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003899
3900// Vector Shifts.
3901
3902// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00003903defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003904 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00003905 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00003906defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003907 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00003908 "vshl", "u", int_arm_neon_vshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003909// VSHL : Vector Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003910defm VSHLi : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl,
3911 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003912// VSHR : Vector Shift Right (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003913defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs,
3914 N2RegVShRFrm>;
3915defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru,
3916 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003917
3918// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00003919defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
3920defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003921
3922// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00003923class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00003924 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00003925 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00003926 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
3927 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003928 let Inst{21-16} = op21_16;
3929}
Evan Chengf81bf152009-11-23 21:57:23 +00003930def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00003931 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00003932def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00003933 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00003934def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00003935 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003936
3937// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00003938defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003939 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003940
3941// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00003942defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003943 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00003944 "vrshl", "s", int_arm_neon_vrshifts>;
3945defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003946 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00003947 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003948// VRSHR : Vector Rounding Shift Right
Johnny Chen0a3dc102010-03-26 01:07:59 +00003949defm VRSHRs : N2VSh_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs,
3950 N2RegVShRFrm>;
3951defm VRSHRu : N2VSh_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru,
3952 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003953
3954// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003955defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00003956 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003957
3958// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00003959defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003960 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003961 "vqshl", "s", int_arm_neon_vqshifts>;
3962defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003963 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003964 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003965// VQSHL : Vector Saturating Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003966defm VQSHLsi : N2VSh_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls,
3967 N2RegVShLFrm>;
3968defm VQSHLui : N2VSh_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu,
3969 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003970// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003971defm VQSHLsu : N2VSh_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu,
3972 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003973
3974// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003975defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003976 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00003977defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00003978 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003979
3980// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00003981defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003982 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003983
3984// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00003985defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003986 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003987 "vqrshl", "s", int_arm_neon_vqrshifts>;
3988defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003989 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003990 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003991
3992// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003993defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003994 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00003995defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00003996 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003997
3998// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00003999defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004000 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004001
4002// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004003defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
4004defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004005// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004006defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
4007defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004008
4009// VSLI : Vector Shift Left and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00004010defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli", NEONvsli, N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004011// VSRI : Vector Shift Right and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00004012defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri, N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004013
4014// Vector Absolute and Saturating Absolute.
4015
4016// VABS : Vector Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004017defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004018 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004019 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004020def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004021 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004022 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004023def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004024 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004025 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004026
4027// VQABS : Vector Saturating Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004028defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004029 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004030 int_arm_neon_vqabs>;
4031
4032// Vector Negate.
4033
Bob Wilsoncba270d2010-07-13 21:16:48 +00004034def vnegd : PatFrag<(ops node:$in),
4035 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
4036def vnegq : PatFrag<(ops node:$in),
4037 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004038
Evan Chengf81bf152009-11-23 21:57:23 +00004039class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004040 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$Vd), (ins DPR:$Vm),
4041 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
4042 [(set DPR:$Vd, (Ty (vnegd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004043class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004044 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$Vd), (ins QPR:$Vm),
4045 IIC_VSHLiQ, OpcodeStr, Dt, "$Vd, $Vm", "",
4046 [(set QPR:$Vd, (Ty (vnegq QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004047
Chris Lattner0a00ed92010-03-28 08:39:10 +00004048// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00004049def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
4050def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
4051def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
4052def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
4053def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
4054def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004055
4056// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004057def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004058 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VUNAD,
4059 "vneg", "f32", "$Vd, $Vm", "",
4060 [(set DPR:$Vd, (v2f32 (fneg DPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004061def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004062 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VUNAQ,
4063 "vneg", "f32", "$Vd, $Vm", "",
4064 [(set QPR:$Vd, (v4f32 (fneg QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004065
Bob Wilsoncba270d2010-07-13 21:16:48 +00004066def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
4067def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
4068def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
4069def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
4070def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
4071def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004072
4073// VQNEG : Vector Saturating Negate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004074defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004075 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004076 int_arm_neon_vqneg>;
4077
4078// Vector Bit Counting Operations.
4079
4080// VCLS : Vector Count Leading Sign Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004081defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004082 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004083 int_arm_neon_vcls>;
4084// VCLZ : Vector Count Leading Zeros
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004085defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004086 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00004087 int_arm_neon_vclz>;
4088// VCNT : Vector Count One Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004089def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004090 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004091 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00004092def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004093 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004094 v16i8, v16i8, int_arm_neon_vcnt>;
4095
Johnny Chend8836042010-02-24 20:06:07 +00004096// Vector Swap -- for disassembly only.
4097def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004098 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
4099 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004100def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004101 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
4102 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004103
Bob Wilson5bafff32009-06-22 23:27:02 +00004104// Vector Move Operations.
4105
4106// VMOV : Vector Move (Register)
4107
Evan Cheng020cc1b2010-05-13 00:16:46 +00004108let neverHasSideEffects = 1 in {
Jim Grosbach7b6ab402010-11-19 22:43:08 +00004109def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$Vd), (ins DPR:$Vm),
Owen Andersonb1692692010-11-19 23:12:43 +00004110 N3RegFrm, IIC_VMOV, "vmov", "$Vd, $Vm", "", []> {
4111 let Vn{4-0} = Vm{4-0};
4112}
Jim Grosbach7b6ab402010-11-19 22:43:08 +00004113def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$Vd), (ins QPR:$Vm),
Owen Andersonb1692692010-11-19 23:12:43 +00004114 N3RegFrm, IIC_VMOV, "vmov", "$Vd, $Vm", "", []> {
4115 let Vn{4-0} = Vm{4-0};
4116}
Bob Wilson5bafff32009-06-22 23:27:02 +00004117
Evan Cheng22c687b2010-05-14 02:13:41 +00004118// Pseudo vector move instructions for QQ and QQQQ registers. This should
Evan Chengb63387a2010-05-06 06:36:08 +00004119// be expanded after register allocation is completed.
4120def VMOVQQ : PseudoInst<(outs QQPR:$dst), (ins QQPR:$src),
Jim Grosbach99594eb2010-11-18 01:38:26 +00004121 NoItinerary, []>;
Evan Cheng22c687b2010-05-14 02:13:41 +00004122
4123def VMOVQQQQ : PseudoInst<(outs QQQQPR:$dst), (ins QQQQPR:$src),
Jim Grosbach99594eb2010-11-18 01:38:26 +00004124 NoItinerary, []>;
Evan Cheng020cc1b2010-05-13 00:16:46 +00004125} // neverHasSideEffects
Evan Chengb63387a2010-05-06 06:36:08 +00004126
Bob Wilson5bafff32009-06-22 23:27:02 +00004127// VMOV : Vector Move (Immediate)
4128
Evan Cheng47006be2010-05-17 21:54:50 +00004129let isReMaterializable = 1 in {
Owen Andersonca6945e2010-12-01 00:28:25 +00004130def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004131 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004132 "vmov", "i8", "$Vd, $SIMM", "",
4133 [(set DPR:$Vd, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
4134def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004135 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004136 "vmov", "i8", "$Vd, $SIMM", "",
4137 [(set QPR:$Vd, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004138
Owen Andersonca6945e2010-12-01 00:28:25 +00004139def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004140 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004141 "vmov", "i16", "$Vd, $SIMM", "",
4142 [(set DPR:$Vd, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004143 let Inst{9} = SIMM{9};
Owen Andersona88ea032010-10-26 17:40:54 +00004144}
4145
Owen Andersonca6945e2010-12-01 00:28:25 +00004146def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004147 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004148 "vmov", "i16", "$Vd, $SIMM", "",
4149 [(set QPR:$Vd, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004150 let Inst{9} = SIMM{9};
4151}
Bob Wilson5bafff32009-06-22 23:27:02 +00004152
Owen Andersonca6945e2010-12-01 00:28:25 +00004153def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004154 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004155 "vmov", "i32", "$Vd, $SIMM", "",
4156 [(set DPR:$Vd, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004157 let Inst{11-8} = SIMM{11-8};
4158}
4159
Owen Andersonca6945e2010-12-01 00:28:25 +00004160def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004161 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004162 "vmov", "i32", "$Vd, $SIMM", "",
4163 [(set QPR:$Vd, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004164 let Inst{11-8} = SIMM{11-8};
4165}
Bob Wilson5bafff32009-06-22 23:27:02 +00004166
Owen Andersonca6945e2010-12-01 00:28:25 +00004167def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004168 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004169 "vmov", "i64", "$Vd, $SIMM", "",
4170 [(set DPR:$Vd, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
4171def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004172 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004173 "vmov", "i64", "$Vd, $SIMM", "",
4174 [(set QPR:$Vd, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00004175} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00004176
4177// VMOV : Vector Get Lane (move scalar to ARM core register)
4178
Johnny Chen131c4a52009-11-23 17:48:17 +00004179def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004180 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4181 IIC_VMOVSI, "vmov", "s8", "$R, $V[$lane]",
4182 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4183 imm:$lane))]> {
4184 let Inst{21} = lane{2};
4185 let Inst{6-5} = lane{1-0};
4186}
Johnny Chen131c4a52009-11-23 17:48:17 +00004187def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004188 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4189 IIC_VMOVSI, "vmov", "s16", "$R, $V[$lane]",
4190 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4191 imm:$lane))]> {
4192 let Inst{21} = lane{1};
4193 let Inst{6} = lane{0};
4194}
Johnny Chen131c4a52009-11-23 17:48:17 +00004195def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004196 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4197 IIC_VMOVSI, "vmov", "u8", "$R, $V[$lane]",
4198 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4199 imm:$lane))]> {
4200 let Inst{21} = lane{2};
4201 let Inst{6-5} = lane{1-0};
4202}
Johnny Chen131c4a52009-11-23 17:48:17 +00004203def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004204 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4205 IIC_VMOVSI, "vmov", "u16", "$R, $V[$lane]",
4206 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4207 imm:$lane))]> {
4208 let Inst{21} = lane{1};
4209 let Inst{6} = lane{0};
4210}
Johnny Chen131c4a52009-11-23 17:48:17 +00004211def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Owen Andersond2fbdb72010-10-27 21:28:09 +00004212 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4213 IIC_VMOVSI, "vmov", "32", "$R, $V[$lane]",
4214 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4215 imm:$lane))]> {
4216 let Inst{21} = lane{0};
4217}
Bob Wilson5bafff32009-06-22 23:27:02 +00004218// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4219def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4220 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004221 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004222 (SubReg_i8_lane imm:$lane))>;
4223def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4224 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004225 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004226 (SubReg_i16_lane imm:$lane))>;
4227def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4228 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004229 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004230 (SubReg_i8_lane imm:$lane))>;
4231def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
4232 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004233 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004234 (SubReg_i16_lane imm:$lane))>;
4235def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
4236 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004237 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004238 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00004239def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004240 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004241 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004242def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004243 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004244 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004245//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004246// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004247def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004248 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004249
4250
4251// VMOV : Vector Set Lane (move ARM core register to scalar)
4252
Owen Andersond2fbdb72010-10-27 21:28:09 +00004253let Constraints = "$src1 = $V" in {
4254def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
4255 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4256 IIC_VMOVISL, "vmov", "8", "$V[$lane], $R",
4257 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
4258 GPR:$R, imm:$lane))]> {
4259 let Inst{21} = lane{2};
4260 let Inst{6-5} = lane{1-0};
4261}
4262def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
4263 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4264 IIC_VMOVISL, "vmov", "16", "$V[$lane], $R",
4265 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
4266 GPR:$R, imm:$lane))]> {
4267 let Inst{21} = lane{1};
4268 let Inst{6} = lane{0};
4269}
4270def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
4271 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4272 IIC_VMOVISL, "vmov", "32", "$V[$lane], $R",
4273 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
4274 GPR:$R, imm:$lane))]> {
4275 let Inst{21} = lane{0};
4276}
Bob Wilson5bafff32009-06-22 23:27:02 +00004277}
4278def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004279 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004280 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004281 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004282 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004283 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004284def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004285 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004286 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004287 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004288 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004289 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004290def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004291 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004292 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004293 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004294 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004295 (DSubReg_i32_reg imm:$lane)))>;
4296
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00004297def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004298 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
4299 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004300def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004301 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
4302 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004303
4304//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004305// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004306def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004307 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004308
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004309def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004310 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00004311def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004312 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004313def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004314 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004315
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004316def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
4317 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4318def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
4319 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4320def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
4321 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4322
4323def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
4324 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
4325 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004326 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004327def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
4328 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
4329 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004330 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004331def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
4332 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
4333 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004334 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004335
Bob Wilson5bafff32009-06-22 23:27:02 +00004336// VDUP : Vector Duplicate (from ARM core register to all elements)
4337
Evan Chengf81bf152009-11-23 21:57:23 +00004338class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004339 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$V), (ins GPR:$R),
4340 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4341 [(set DPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004342class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004343 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$V), (ins GPR:$R),
4344 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4345 [(set QPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004346
Evan Chengf81bf152009-11-23 21:57:23 +00004347def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
4348def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
4349def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
4350def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
4351def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
4352def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004353
Owen Andersonca6945e2010-12-01 00:28:25 +00004354def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$V), (ins GPR:$R),
4355 IIC_VMOVIS, "vdup", "32", "$V, $R",
4356 [(set DPR:$V, (v2f32 (NEONvdup
4357 (f32 (bitconvert GPR:$R)))))]>;
4358def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$V), (ins GPR:$R),
4359 IIC_VMOVIS, "vdup", "32", "$V, $R",
4360 [(set QPR:$V, (v4f32 (NEONvdup
4361 (f32 (bitconvert GPR:$R)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004362
4363// VDUP : Vector Duplicate Lane (from scalar to all elements)
4364
Johnny Chene4614f72010-03-25 17:01:27 +00004365class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
4366 ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004367 : NVDupLane<op19_16, 0, (outs DPR:$Vd), (ins DPR:$Vm, nohash_imm:$lane),
4368 IIC_VMOVD, OpcodeStr, Dt, "$Vd, $Vm[$lane]",
4369 [(set DPR:$Vd, (Ty (NEONvduplane (Ty DPR:$Vm), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004370
Johnny Chene4614f72010-03-25 17:01:27 +00004371class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Johnny Chenda1aea42009-11-23 21:00:43 +00004372 ValueType ResTy, ValueType OpTy>
Owen Andersonca6945e2010-12-01 00:28:25 +00004373 : NVDupLane<op19_16, 1, (outs QPR:$Vd), (ins DPR:$Vm, nohash_imm:$lane),
4374 IIC_VMOVQ, OpcodeStr, Dt, "$Vd, $Vm[$lane]",
4375 [(set QPR:$Vd, (ResTy (NEONvduplane (OpTy DPR:$Vm),
Johnny Chene4614f72010-03-25 17:01:27 +00004376 imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004377
Bob Wilson507df402009-10-21 02:15:46 +00004378// Inst{19-16} is partially specified depending on the element size.
4379
Owen Andersonf587a932010-10-27 19:25:54 +00004380def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8> {
4381 let Inst{19-17} = lane{2-0};
4382}
4383def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16> {
4384 let Inst{19-18} = lane{1-0};
4385}
4386def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32> {
4387 let Inst{19} = lane{0};
4388}
4389def VDUPLNfd : VDUPLND<{?,1,0,0}, "vdup", "32", v2f32> {
4390 let Inst{19} = lane{0};
4391}
4392def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8> {
4393 let Inst{19-17} = lane{2-0};
4394}
4395def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16> {
4396 let Inst{19-18} = lane{1-0};
4397}
4398def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32> {
4399 let Inst{19} = lane{0};
4400}
4401def VDUPLNfq : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4f32, v2f32> {
4402 let Inst{19} = lane{0};
4403}
Bob Wilson5bafff32009-06-22 23:27:02 +00004404
Bob Wilson0ce37102009-08-14 05:08:32 +00004405def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
4406 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
4407 (DSubReg_i8_reg imm:$lane))),
4408 (SubReg_i8_lane imm:$lane)))>;
4409def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
4410 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
4411 (DSubReg_i16_reg imm:$lane))),
4412 (SubReg_i16_lane imm:$lane)))>;
4413def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
4414 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
4415 (DSubReg_i32_reg imm:$lane))),
4416 (SubReg_i32_lane imm:$lane)))>;
4417def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
4418 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
4419 (DSubReg_i32_reg imm:$lane))),
4420 (SubReg_i32_lane imm:$lane)))>;
4421
Jim Grosbach65dc3032010-10-06 21:16:16 +00004422def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004423 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00004424def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004425 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00004426
Bob Wilson5bafff32009-06-22 23:27:02 +00004427// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00004428defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00004429 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004430// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00004431defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
4432 "vqmovn", "s", int_arm_neon_vqmovns>;
4433defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
4434 "vqmovn", "u", int_arm_neon_vqmovnu>;
4435defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
4436 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004437// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004438defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
4439defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004440
4441// Vector Conversions.
4442
Johnny Chen9e088762010-03-17 17:52:21 +00004443// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00004444def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4445 v2i32, v2f32, fp_to_sint>;
4446def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4447 v2i32, v2f32, fp_to_uint>;
4448def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4449 v2f32, v2i32, sint_to_fp>;
4450def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4451 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00004452
Johnny Chen6c8648b2010-03-17 23:26:50 +00004453def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4454 v4i32, v4f32, fp_to_sint>;
4455def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4456 v4i32, v4f32, fp_to_uint>;
4457def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4458 v4f32, v4i32, sint_to_fp>;
4459def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4460 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004461
4462// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00004463def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004464 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004465def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004466 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004467def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004468 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004469def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004470 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
4471
Evan Chengf81bf152009-11-23 21:57:23 +00004472def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004473 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004474def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004475 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004476def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004477 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004478def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004479 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
4480
Bob Wilson04063562010-12-15 22:14:12 +00004481// VCVT : Vector Convert Between Half-Precision and Single-Precision.
4482def VCVTf2h : N2VNInt<0b11, 0b11, 0b01, 0b10, 0b01100, 0, 0,
4483 IIC_VUNAQ, "vcvt", "f16.f32",
4484 v4i16, v4f32, int_arm_neon_vcvtfp2hf>,
4485 Requires<[HasNEON, HasFP16]>;
4486def VCVTh2f : N2VLInt<0b11, 0b11, 0b01, 0b10, 0b01110, 0, 0,
4487 IIC_VUNAQ, "vcvt", "f32.f16",
4488 v4f32, v4i16, int_arm_neon_vcvthf2fp>,
4489 Requires<[HasNEON, HasFP16]>;
4490
Bob Wilsond8e17572009-08-12 22:31:50 +00004491// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00004492
4493// VREV64 : Vector Reverse elements within 64-bit doublewords
4494
Evan Chengf81bf152009-11-23 21:57:23 +00004495class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004496 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
4497 (ins DPR:$Vm), IIC_VMOVD,
4498 OpcodeStr, Dt, "$Vd, $Vm", "",
4499 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004500class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004501 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
4502 (ins QPR:$Vm), IIC_VMOVQ,
4503 OpcodeStr, Dt, "$Vd, $Vm", "",
4504 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004505
Evan Chengf81bf152009-11-23 21:57:23 +00004506def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
4507def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
4508def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
4509def VREV64df : VREV64D<0b10, "vrev64", "32", v2f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004510
Evan Chengf81bf152009-11-23 21:57:23 +00004511def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
4512def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
4513def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
4514def VREV64qf : VREV64Q<0b10, "vrev64", "32", v4f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004515
4516// VREV32 : Vector Reverse elements within 32-bit words
4517
Evan Chengf81bf152009-11-23 21:57:23 +00004518class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004519 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
4520 (ins DPR:$Vm), IIC_VMOVD,
4521 OpcodeStr, Dt, "$Vd, $Vm", "",
4522 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004523class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004524 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
4525 (ins QPR:$Vm), IIC_VMOVQ,
4526 OpcodeStr, Dt, "$Vd, $Vm", "",
4527 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004528
Evan Chengf81bf152009-11-23 21:57:23 +00004529def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
4530def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004531
Evan Chengf81bf152009-11-23 21:57:23 +00004532def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
4533def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004534
4535// VREV16 : Vector Reverse elements within 16-bit halfwords
4536
Evan Chengf81bf152009-11-23 21:57:23 +00004537class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004538 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
4539 (ins DPR:$Vm), IIC_VMOVD,
4540 OpcodeStr, Dt, "$Vd, $Vm", "",
4541 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004542class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004543 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
4544 (ins QPR:$Vm), IIC_VMOVQ,
4545 OpcodeStr, Dt, "$Vd, $Vm", "",
4546 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004547
Evan Chengf81bf152009-11-23 21:57:23 +00004548def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
4549def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004550
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004551// Other Vector Shuffles.
4552
Bob Wilson5e8b8332011-01-07 04:59:04 +00004553// Aligned extractions: really just dropping registers
4554
4555class AlignedVEXTq<ValueType DestTy, ValueType SrcTy, SDNodeXForm LaneCVT>
4556 : Pat<(DestTy (vector_extract_subvec (SrcTy QPR:$src), (i32 imm:$start))),
4557 (EXTRACT_SUBREG (SrcTy QPR:$src), (LaneCVT imm:$start))>;
4558
4559def : AlignedVEXTq<v8i8, v16i8, DSubReg_i8_reg>;
4560
4561def : AlignedVEXTq<v4i16, v8i16, DSubReg_i16_reg>;
4562
4563def : AlignedVEXTq<v2i32, v4i32, DSubReg_i32_reg>;
4564
4565def : AlignedVEXTq<v1i64, v2i64, DSubReg_f64_reg>;
4566
4567def : AlignedVEXTq<v2f32, v4f32, DSubReg_i32_reg>;
4568
4569
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004570// VEXT : Vector Extract
4571
Evan Chengf81bf152009-11-23 21:57:23 +00004572class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004573 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
4574 (ins DPR:$Vn, DPR:$Vm, i32imm:$index), NVExtFrm,
4575 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4576 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
4577 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004578 bits<4> index;
4579 let Inst{11-8} = index{3-0};
4580}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004581
Evan Chengf81bf152009-11-23 21:57:23 +00004582class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004583 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
4584 (ins QPR:$Vn, QPR:$Vm, i32imm:$index), NVExtFrm,
4585 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4586 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
4587 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004588 bits<4> index;
4589 let Inst{11-8} = index{3-0};
4590}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004591
Owen Anderson7a258252010-11-03 18:16:27 +00004592def VEXTd8 : VEXTd<"vext", "8", v8i8> {
4593 let Inst{11-8} = index{3-0};
4594}
4595def VEXTd16 : VEXTd<"vext", "16", v4i16> {
4596 let Inst{11-9} = index{2-0};
4597 let Inst{8} = 0b0;
4598}
4599def VEXTd32 : VEXTd<"vext", "32", v2i32> {
4600 let Inst{11-10} = index{1-0};
4601 let Inst{9-8} = 0b00;
4602}
4603def VEXTdf : VEXTd<"vext", "32", v2f32> {
4604 let Inst{11} = index{0};
4605 let Inst{10-8} = 0b000;
4606}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004607
Owen Anderson7a258252010-11-03 18:16:27 +00004608def VEXTq8 : VEXTq<"vext", "8", v16i8> {
4609 let Inst{11-8} = index{3-0};
4610}
4611def VEXTq16 : VEXTq<"vext", "16", v8i16> {
4612 let Inst{11-9} = index{2-0};
4613 let Inst{8} = 0b0;
4614}
4615def VEXTq32 : VEXTq<"vext", "32", v4i32> {
4616 let Inst{11-10} = index{1-0};
4617 let Inst{9-8} = 0b00;
4618}
4619def VEXTqf : VEXTq<"vext", "32", v4f32> {
4620 let Inst{11} = index{0};
4621 let Inst{10-8} = 0b000;
4622}
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004623
Bob Wilson64efd902009-08-08 05:53:00 +00004624// VTRN : Vector Transpose
4625
Evan Chengf81bf152009-11-23 21:57:23 +00004626def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
4627def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
4628def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004629
Evan Chengf81bf152009-11-23 21:57:23 +00004630def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
4631def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
4632def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004633
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004634// VUZP : Vector Unzip (Deinterleave)
4635
Evan Chengf81bf152009-11-23 21:57:23 +00004636def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
4637def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
4638def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004639
Evan Chengf81bf152009-11-23 21:57:23 +00004640def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
4641def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
4642def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004643
4644// VZIP : Vector Zip (Interleave)
4645
Evan Chengf81bf152009-11-23 21:57:23 +00004646def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
4647def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
4648def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004649
Evan Chengf81bf152009-11-23 21:57:23 +00004650def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
4651def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
4652def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004653
Bob Wilson114a2662009-08-12 20:51:55 +00004654// Vector Table Lookup and Table Extension.
4655
4656// VTBL : Vector Table Lookup
4657def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004658 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
4659 (ins DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
4660 "vtbl", "8", "$Vd, \\{$Vn\\}, $Vm", "",
4661 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004662let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004663def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004664 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
4665 (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2,
4666 "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004667def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004668 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
4669 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3,
4670 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004671def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004672 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
4673 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004674 NVTBLFrm, IIC_VTB4,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004675 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004676} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004677
Bob Wilsonbd916c52010-09-13 23:55:10 +00004678def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004679 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004680def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004681 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004682def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004683 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004684
Bob Wilson114a2662009-08-12 20:51:55 +00004685// VTBX : Vector Table Extension
4686def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004687 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
4688 (ins DPR:$orig, DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
4689 "vtbx", "8", "$Vd, \\{$Vn\\}, $Vm", "$orig = $Vd",
4690 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
4691 DPR:$orig, DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004692let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004693def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004694 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
4695 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
4696 "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004697def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004698 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
4699 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004700 NVTBLFrm, IIC_VTBX3,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004701 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm",
4702 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004703def VTBX4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004704 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn,
4705 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
4706 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm",
4707 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004708} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004709
Bob Wilsonbd916c52010-09-13 23:55:10 +00004710def VTBX2Pseudo
4711 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004712 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004713def VTBX3Pseudo
4714 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004715 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004716def VTBX4Pseudo
4717 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004718 IIC_VTBX4, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004719
Bob Wilson5bafff32009-06-22 23:27:02 +00004720//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00004721// NEON instructions for single-precision FP math
4722//===----------------------------------------------------------------------===//
4723
Bob Wilson0e6d5402010-12-13 23:02:31 +00004724class N2VSPat<SDNode OpNode, NeonI Inst>
4725 : NEONFPPat<(f32 (OpNode SPR:$a)),
Bob Wilson1e6f5962010-12-13 21:58:05 +00004726 (EXTRACT_SUBREG
Bob Wilson4711d5c2010-12-13 23:02:37 +00004727 (v2f32 (COPY_TO_REGCLASS (Inst
4728 (INSERT_SUBREG
Bob Wilson0e6d5402010-12-13 23:02:31 +00004729 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4730 SPR:$a, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004731
4732class N3VSPat<SDNode OpNode, NeonI Inst>
4733 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Bob Wilson4711d5c2010-12-13 23:02:37 +00004734 (EXTRACT_SUBREG
4735 (v2f32 (COPY_TO_REGCLASS (Inst
4736 (INSERT_SUBREG
4737 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4738 SPR:$a, ssub_0),
4739 (INSERT_SUBREG
4740 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4741 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004742
4743class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
4744 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
Bob Wilson4711d5c2010-12-13 23:02:37 +00004745 (EXTRACT_SUBREG
4746 (v2f32 (COPY_TO_REGCLASS (Inst
4747 (INSERT_SUBREG
4748 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4749 SPR:$acc, ssub_0),
4750 (INSERT_SUBREG
4751 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4752 SPR:$a, ssub_0),
4753 (INSERT_SUBREG
4754 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4755 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004756
Bob Wilson4711d5c2010-12-13 23:02:37 +00004757def : N3VSPat<fadd, VADDfd>;
4758def : N3VSPat<fsub, VSUBfd>;
4759def : N3VSPat<fmul, VMULfd>;
4760def : N3VSMulOpPat<fmul, fadd, VMLAfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00004761 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00004762def : N3VSMulOpPat<fmul, fsub, VMLSfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00004763 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00004764def : N2VSPat<fabs, VABSfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00004765def : N2VSPat<fneg, VNEGfd>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00004766def : N3VSPat<NEONfmax, VMAXfd>;
4767def : N3VSPat<NEONfmin, VMINfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00004768def : N2VSPat<arm_ftosi, VCVTf2sd>;
4769def : N2VSPat<arm_ftoui, VCVTf2ud>;
4770def : N2VSPat<arm_sitof, VCVTs2fd>;
4771def : N2VSPat<arm_uitof, VCVTu2fd>;
David Goodwin338268c2009-08-10 22:17:39 +00004772
Evan Cheng1d2426c2009-08-07 19:30:41 +00004773//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00004774// Non-Instruction Patterns
4775//===----------------------------------------------------------------------===//
4776
4777// bit_convert
4778def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
4779def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
4780def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
4781def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
4782def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
4783def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
4784def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
4785def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
4786def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
4787def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
4788def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
4789def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
4790def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
4791def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
4792def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
4793def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
4794def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
4795def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
4796def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
4797def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
4798def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
4799def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
4800def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
4801def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
4802def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
4803def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
4804def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
4805def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
4806def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
4807def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
4808
4809def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
4810def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
4811def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
4812def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
4813def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
4814def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
4815def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
4816def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
4817def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
4818def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
4819def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
4820def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
4821def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
4822def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
4823def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
4824def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
4825def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
4826def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
4827def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
4828def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
4829def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
4830def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
4831def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
4832def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
4833def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
4834def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
4835def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
4836def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
4837def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
4838def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;