blob: e768e1c2043f49c8a6e78062d4e0558b9abe370f [file] [log] [blame]
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +00001//===-- llvm/CodeGen/VirtRegMap.cpp - Virtual Register Map ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +00007//
8//===----------------------------------------------------------------------===//
9//
Chris Lattner8c4d88d2004-09-30 01:54:45 +000010// This file implements the VirtRegMap class.
11//
12// It also contains implementations of the the Spiller interface, which, given a
13// virtual register map and a machine function, eliminates all virtual
14// references by replacing them with physical register references - adding spill
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000015// code as necessary.
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000016//
17//===----------------------------------------------------------------------===//
18
Chris Lattner8c4d88d2004-09-30 01:54:45 +000019#define DEBUG_TYPE "spiller"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000020#include "VirtRegMap.h"
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000021#include "llvm/Function.h"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner8c4d88d2004-09-30 01:54:45 +000023#include "llvm/CodeGen/MachineFunction.h"
Evan Cheng4cce6b42008-04-11 17:53:36 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000026#include "llvm/Target/TargetMachine.h"
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000027#include "llvm/Target/TargetInstrInfo.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000028#include "llvm/Support/CommandLine.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000029#include "llvm/Support/Compiler.h"
Evan Cheng752272a2009-02-11 08:24:21 +000030#include "llvm/Support/Debug.h"
Evan Cheng957840b2007-02-21 02:22:03 +000031#include "llvm/ADT/BitVector.h"
Evan Chengcb742662008-06-04 09:16:33 +000032#include "llvm/ADT/DenseMap.h"
Evan Cheng752272a2009-02-11 08:24:21 +000033#include "llvm/ADT/DepthFirstIterator.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000034#include "llvm/ADT/Statistic.h"
35#include "llvm/ADT/STLExtras.h"
Chris Lattner08a4d5a2007-01-23 00:59:48 +000036#include "llvm/ADT/SmallSet.h"
Chris Lattner27f29162004-10-26 15:35:58 +000037#include <algorithm>
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000038using namespace llvm;
39
Evan Cheng87bb9912008-06-13 23:58:02 +000040STATISTIC(NumSpills , "Number of register spills");
Evan Cheng625986a2008-06-18 07:47:28 +000041STATISTIC(NumPSpills , "Number of physical register spills");
Evan Cheng87bb9912008-06-13 23:58:02 +000042STATISTIC(NumReMats , "Number of re-materialization");
43STATISTIC(NumDRM , "Number of re-materializable defs elided");
44STATISTIC(NumStores , "Number of stores added");
45STATISTIC(NumLoads , "Number of loads added");
46STATISTIC(NumReused , "Number of values reused");
47STATISTIC(NumDSE , "Number of dead stores elided");
48STATISTIC(NumDCE , "Number of copies elided");
49STATISTIC(NumDSS , "Number of dead spill slots removed");
50STATISTIC(NumCommutes, "Number of instructions commuted");
Evan Cheng752272a2009-02-11 08:24:21 +000051STATISTIC(NumOmitted , "Number of reloads omited");
52STATISTIC(NumCopified, "Number of available reloads turned into copies");
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000053
Chris Lattnercd3245a2006-12-19 22:41:21 +000054namespace {
Chris Lattner8c4d88d2004-09-30 01:54:45 +000055 enum SpillerName { simple, local };
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000056}
57
Dan Gohman844731a2008-05-13 00:00:25 +000058static cl::opt<SpillerName>
59SpillerOpt("spiller",
60 cl::desc("Spiller to use: (default: local)"),
61 cl::Prefix,
Dan Gohmanb8cab922008-10-14 20:25:08 +000062 cl::values(clEnumVal(simple, "simple spiller"),
63 clEnumVal(local, "local spiller"),
Dan Gohman844731a2008-05-13 00:00:25 +000064 clEnumValEnd),
65 cl::init(local));
66
Chris Lattner8c4d88d2004-09-30 01:54:45 +000067//===----------------------------------------------------------------------===//
68// VirtRegMap implementation
69//===----------------------------------------------------------------------===//
70
Chris Lattner29268692006-09-05 02:12:02 +000071VirtRegMap::VirtRegMap(MachineFunction &mf)
72 : TII(*mf.getTarget().getInstrInfo()), MF(mf),
Evan Cheng2638e1a2007-03-20 08:13:50 +000073 Virt2PhysMap(NO_PHYS_REG), Virt2StackSlotMap(NO_STACK_SLOT),
Evan Cheng81a03822007-11-17 00:40:40 +000074 Virt2ReMatIdMap(NO_STACK_SLOT), Virt2SplitMap(0),
Evan Chengd3653122008-02-27 03:04:06 +000075 Virt2SplitKillMap(0), ReMatMap(NULL), ReMatId(MAX_STACK_SLOT+1),
76 LowSpillSlot(NO_STACK_SLOT), HighSpillSlot(NO_STACK_SLOT) {
77 SpillSlotToUsesMap.resize(8);
Evan Cheng4cce6b42008-04-11 17:53:36 +000078 ImplicitDefed.resize(MF.getRegInfo().getLastVirtReg()+1-
79 TargetRegisterInfo::FirstVirtualRegister);
Chris Lattner29268692006-09-05 02:12:02 +000080 grow();
81}
82
Chris Lattner8c4d88d2004-09-30 01:54:45 +000083void VirtRegMap::grow() {
Chris Lattner84bc5422007-12-31 04:13:23 +000084 unsigned LastVirtReg = MF.getRegInfo().getLastVirtReg();
Evan Cheng549f27d32007-08-13 23:45:17 +000085 Virt2PhysMap.grow(LastVirtReg);
86 Virt2StackSlotMap.grow(LastVirtReg);
87 Virt2ReMatIdMap.grow(LastVirtReg);
Evan Cheng81a03822007-11-17 00:40:40 +000088 Virt2SplitMap.grow(LastVirtReg);
Evan Chengadf85902007-12-05 09:51:10 +000089 Virt2SplitKillMap.grow(LastVirtReg);
Evan Cheng549f27d32007-08-13 23:45:17 +000090 ReMatMap.grow(LastVirtReg);
Evan Cheng4cce6b42008-04-11 17:53:36 +000091 ImplicitDefed.resize(LastVirtReg-TargetRegisterInfo::FirstVirtualRegister+1);
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000092}
93
Chris Lattner8c4d88d2004-09-30 01:54:45 +000094int VirtRegMap::assignVirt2StackSlot(unsigned virtReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +000095 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Chris Lattner7f690e62004-09-30 02:15:18 +000096 assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT &&
Chris Lattner8c4d88d2004-09-30 01:54:45 +000097 "attempt to assign stack slot to already spilled register");
Chris Lattner84bc5422007-12-31 04:13:23 +000098 const TargetRegisterClass* RC = MF.getRegInfo().getRegClass(virtReg);
Evan Chengd3653122008-02-27 03:04:06 +000099 int SS = MF.getFrameInfo()->CreateStackObject(RC->getSize(),
100 RC->getAlignment());
101 if (LowSpillSlot == NO_STACK_SLOT)
102 LowSpillSlot = SS;
103 if (HighSpillSlot == NO_STACK_SLOT || SS > HighSpillSlot)
104 HighSpillSlot = SS;
105 unsigned Idx = SS-LowSpillSlot;
106 while (Idx >= SpillSlotToUsesMap.size())
107 SpillSlotToUsesMap.resize(SpillSlotToUsesMap.size()*2);
108 Virt2StackSlotMap[virtReg] = SS;
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000109 ++NumSpills;
Evan Chengd3653122008-02-27 03:04:06 +0000110 return SS;
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000111}
112
Evan Chengd3653122008-02-27 03:04:06 +0000113void VirtRegMap::assignVirt2StackSlot(unsigned virtReg, int SS) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000114 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Chris Lattner7f690e62004-09-30 02:15:18 +0000115 assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT &&
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000116 "attempt to assign stack slot to already spilled register");
Evan Chengd3653122008-02-27 03:04:06 +0000117 assert((SS >= 0 ||
118 (SS >= MF.getFrameInfo()->getObjectIndexBegin())) &&
Evan Cheng91935142007-04-04 07:40:01 +0000119 "illegal fixed frame index");
Evan Chengd3653122008-02-27 03:04:06 +0000120 Virt2StackSlotMap[virtReg] = SS;
Alkis Evlogimenos38af59a2004-05-29 20:38:05 +0000121}
122
Evan Cheng2638e1a2007-03-20 08:13:50 +0000123int VirtRegMap::assignVirtReMatId(unsigned virtReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000124 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Evan Cheng549f27d32007-08-13 23:45:17 +0000125 assert(Virt2ReMatIdMap[virtReg] == NO_STACK_SLOT &&
Evan Cheng2638e1a2007-03-20 08:13:50 +0000126 "attempt to assign re-mat id to already spilled register");
Evan Cheng549f27d32007-08-13 23:45:17 +0000127 Virt2ReMatIdMap[virtReg] = ReMatId;
Evan Cheng2638e1a2007-03-20 08:13:50 +0000128 return ReMatId++;
129}
130
Evan Cheng549f27d32007-08-13 23:45:17 +0000131void VirtRegMap::assignVirtReMatId(unsigned virtReg, int id) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000132 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Evan Cheng549f27d32007-08-13 23:45:17 +0000133 assert(Virt2ReMatIdMap[virtReg] == NO_STACK_SLOT &&
134 "attempt to assign re-mat id to already spilled register");
135 Virt2ReMatIdMap[virtReg] = id;
136}
137
Evan Cheng676dd7c2008-03-11 07:19:34 +0000138int VirtRegMap::getEmergencySpillSlot(const TargetRegisterClass *RC) {
139 std::map<const TargetRegisterClass*, int>::iterator I =
140 EmergencySpillSlots.find(RC);
141 if (I != EmergencySpillSlots.end())
142 return I->second;
143 int SS = MF.getFrameInfo()->CreateStackObject(RC->getSize(),
144 RC->getAlignment());
145 if (LowSpillSlot == NO_STACK_SLOT)
146 LowSpillSlot = SS;
147 if (HighSpillSlot == NO_STACK_SLOT || SS > HighSpillSlot)
148 HighSpillSlot = SS;
Dan Gohman4daa9072008-10-06 18:00:07 +0000149 EmergencySpillSlots[RC] = SS;
Evan Cheng676dd7c2008-03-11 07:19:34 +0000150 return SS;
151}
152
Evan Chengd3653122008-02-27 03:04:06 +0000153void VirtRegMap::addSpillSlotUse(int FI, MachineInstr *MI) {
154 if (!MF.getFrameInfo()->isFixedObjectIndex(FI)) {
David Greenecff86082008-05-22 21:12:21 +0000155 // If FI < LowSpillSlot, this stack reference was produced by
156 // instruction selection and is not a spill
157 if (FI >= LowSpillSlot) {
158 assert(FI >= 0 && "Spill slot index should not be negative!");
Bill Wendlingf3061f82008-05-23 01:29:08 +0000159 assert((unsigned)FI-LowSpillSlot < SpillSlotToUsesMap.size()
David Greenecff86082008-05-22 21:12:21 +0000160 && "Invalid spill slot");
161 SpillSlotToUsesMap[FI-LowSpillSlot].insert(MI);
162 }
Evan Chengd3653122008-02-27 03:04:06 +0000163 }
164}
165
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000166void VirtRegMap::virtFolded(unsigned VirtReg, MachineInstr *OldMI,
Evan Chengaee4af62007-12-02 08:30:39 +0000167 MachineInstr *NewMI, ModRef MRInfo) {
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000168 // Move previous memory references folded to new instruction.
169 MI2VirtMapTy::iterator IP = MI2VirtMap.lower_bound(NewMI);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000170 for (MI2VirtMapTy::iterator I = MI2VirtMap.lower_bound(OldMI),
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000171 E = MI2VirtMap.end(); I != E && I->first == OldMI; ) {
172 MI2VirtMap.insert(IP, std::make_pair(NewMI, I->second));
Chris Lattnerdbea9732004-09-30 16:35:08 +0000173 MI2VirtMap.erase(I++);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000174 }
Chris Lattnerdbea9732004-09-30 16:35:08 +0000175
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000176 // add new memory reference
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000177 MI2VirtMap.insert(IP, std::make_pair(NewMI, std::make_pair(VirtReg, MRInfo)));
Alkis Evlogimenos5f375022004-03-01 20:05:10 +0000178}
179
Evan Cheng7f566252007-10-13 02:50:24 +0000180void VirtRegMap::virtFolded(unsigned VirtReg, MachineInstr *MI, ModRef MRInfo) {
181 MI2VirtMapTy::iterator IP = MI2VirtMap.lower_bound(MI);
182 MI2VirtMap.insert(IP, std::make_pair(MI, std::make_pair(VirtReg, MRInfo)));
183}
184
Evan Chengd3653122008-02-27 03:04:06 +0000185void VirtRegMap::RemoveMachineInstrFromMaps(MachineInstr *MI) {
186 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
187 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000188 if (!MO.isFI())
Evan Chengd3653122008-02-27 03:04:06 +0000189 continue;
190 int FI = MO.getIndex();
191 if (MF.getFrameInfo()->isFixedObjectIndex(FI))
192 continue;
David Greenecff86082008-05-22 21:12:21 +0000193 // This stack reference was produced by instruction selection and
194 // is not a spill
195 if (FI < LowSpillSlot)
196 continue;
Bill Wendlingf3061f82008-05-23 01:29:08 +0000197 assert((unsigned)FI-LowSpillSlot < SpillSlotToUsesMap.size()
David Greenecff86082008-05-22 21:12:21 +0000198 && "Invalid spill slot");
Evan Chengd3653122008-02-27 03:04:06 +0000199 SpillSlotToUsesMap[FI-LowSpillSlot].erase(MI);
200 }
201 MI2VirtMap.erase(MI);
202 SpillPt2VirtMap.erase(MI);
203 RestorePt2VirtMap.erase(MI);
Evan Cheng676dd7c2008-03-11 07:19:34 +0000204 EmergencySpillMap.erase(MI);
Evan Chengd3653122008-02-27 03:04:06 +0000205}
206
Chris Lattner7f690e62004-09-30 02:15:18 +0000207void VirtRegMap::print(std::ostream &OS) const {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000208 const TargetRegisterInfo* TRI = MF.getTarget().getRegisterInfo();
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +0000209
Chris Lattner7f690e62004-09-30 02:15:18 +0000210 OS << "********** REGISTER MAP **********\n";
Dan Gohman6f0d0242008-02-10 18:45:23 +0000211 for (unsigned i = TargetRegisterInfo::FirstVirtualRegister,
Chris Lattner84bc5422007-12-31 04:13:23 +0000212 e = MF.getRegInfo().getLastVirtReg(); i <= e; ++i) {
Chris Lattner7f690e62004-09-30 02:15:18 +0000213 if (Virt2PhysMap[i] != (unsigned)VirtRegMap::NO_PHYS_REG)
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000214 OS << "[reg" << i << " -> " << TRI->getName(Virt2PhysMap[i])
Bill Wendling74ab84c2008-02-26 21:11:01 +0000215 << "]\n";
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000216 }
217
Dan Gohman6f0d0242008-02-10 18:45:23 +0000218 for (unsigned i = TargetRegisterInfo::FirstVirtualRegister,
Chris Lattner84bc5422007-12-31 04:13:23 +0000219 e = MF.getRegInfo().getLastVirtReg(); i <= e; ++i)
Chris Lattner7f690e62004-09-30 02:15:18 +0000220 if (Virt2StackSlotMap[i] != VirtRegMap::NO_STACK_SLOT)
221 OS << "[reg" << i << " -> fi#" << Virt2StackSlotMap[i] << "]\n";
222 OS << '\n';
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +0000223}
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000224
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000225void VirtRegMap::dump() const {
Dan Gohmanb5769312008-03-12 20:52:10 +0000226 print(cerr);
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000227}
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000228
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000229
230//===----------------------------------------------------------------------===//
231// Simple Spiller Implementation
232//===----------------------------------------------------------------------===//
233
234Spiller::~Spiller() {}
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000235
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000236namespace {
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000237 struct VISIBILITY_HIDDEN SimpleSpiller : public Spiller {
Chris Lattner35f27052006-05-01 21:16:03 +0000238 bool runOnMachineFunction(MachineFunction& mf, VirtRegMap &VRM);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000239 };
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000240}
241
Chris Lattner35f27052006-05-01 21:16:03 +0000242bool SimpleSpiller::runOnMachineFunction(MachineFunction &MF, VirtRegMap &VRM) {
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000243 DOUT << "********** REWRITE MACHINE CODE **********\n";
244 DOUT << "********** Function: " << MF.getFunction()->getName() << '\n';
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000245 const TargetMachine &TM = MF.getTarget();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000246 const TargetInstrInfo &TII = *TM.getInstrInfo();
Owen Anderson724651a2008-08-19 01:05:33 +0000247 const TargetRegisterInfo &TRI = *TM.getRegisterInfo();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000248
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000249
Chris Lattner4ea1b822004-09-30 02:33:48 +0000250 // LoadedRegs - Keep track of which vregs are loaded, so that we only load
251 // each vreg once (in the case where a spilled vreg is used by multiple
252 // operands). This is always smaller than the number of operands to the
253 // current machine instr, so it should be small.
254 std::vector<unsigned> LoadedRegs;
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000255
Chris Lattner0fc27cc2004-09-30 02:59:33 +0000256 for (MachineFunction::iterator MBBI = MF.begin(), E = MF.end();
257 MBBI != E; ++MBBI) {
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000258 DOUT << MBBI->getBasicBlock()->getName() << ":\n";
Chris Lattner0fc27cc2004-09-30 02:59:33 +0000259 MachineBasicBlock &MBB = *MBBI;
260 for (MachineBasicBlock::iterator MII = MBB.begin(),
261 E = MBB.end(); MII != E; ++MII) {
262 MachineInstr &MI = *MII;
263 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
Chris Lattner7fb64342004-10-01 19:04:51 +0000264 MachineOperand &MO = MI.getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000265 if (MO.isReg() && MO.getReg()) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000266 if (TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
Chris Lattner886dd912005-04-04 21:35:34 +0000267 unsigned VirtReg = MO.getReg();
Owen Anderson724651a2008-08-19 01:05:33 +0000268 unsigned SubIdx = MO.getSubReg();
Chris Lattner886dd912005-04-04 21:35:34 +0000269 unsigned PhysReg = VRM.getPhys(VirtReg);
Owen Anderson724651a2008-08-19 01:05:33 +0000270 unsigned RReg = SubIdx ? TRI.getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng549f27d32007-08-13 23:45:17 +0000271 if (!VRM.isAssignedReg(VirtReg)) {
Chris Lattner886dd912005-04-04 21:35:34 +0000272 int StackSlot = VRM.getStackSlot(VirtReg);
Chris Lattnerbf9716b2005-09-30 01:29:00 +0000273 const TargetRegisterClass* RC =
Chris Lattner84bc5422007-12-31 04:13:23 +0000274 MF.getRegInfo().getRegClass(VirtReg);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000275
Chris Lattner886dd912005-04-04 21:35:34 +0000276 if (MO.isUse() &&
277 std::find(LoadedRegs.begin(), LoadedRegs.end(), VirtReg)
278 == LoadedRegs.end()) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000279 TII.loadRegFromStackSlot(MBB, &MI, PhysReg, StackSlot, RC);
Evan Chengd3653122008-02-27 03:04:06 +0000280 MachineInstr *LoadMI = prior(MII);
281 VRM.addSpillSlotUse(StackSlot, LoadMI);
Chris Lattner886dd912005-04-04 21:35:34 +0000282 LoadedRegs.push_back(VirtReg);
283 ++NumLoads;
Evan Chengd3653122008-02-27 03:04:06 +0000284 DOUT << '\t' << *LoadMI;
Chris Lattner886dd912005-04-04 21:35:34 +0000285 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000286
Chris Lattner886dd912005-04-04 21:35:34 +0000287 if (MO.isDef()) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000288 TII.storeRegToStackSlot(MBB, next(MII), PhysReg, true,
Evan Chengd64b5c82007-12-05 03:14:33 +0000289 StackSlot, RC);
Evan Chengd3653122008-02-27 03:04:06 +0000290 MachineInstr *StoreMI = next(MII);
291 VRM.addSpillSlotUse(StackSlot, StoreMI);
Chris Lattner886dd912005-04-04 21:35:34 +0000292 ++NumStores;
293 }
Chris Lattner0fc27cc2004-09-30 02:59:33 +0000294 }
Owen Anderson724651a2008-08-19 01:05:33 +0000295 MF.getRegInfo().setPhysRegUsed(RReg);
296 MI.getOperand(i).setReg(RReg);
Chris Lattner886dd912005-04-04 21:35:34 +0000297 } else {
Chris Lattner84bc5422007-12-31 04:13:23 +0000298 MF.getRegInfo().setPhysRegUsed(MO.getReg());
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000299 }
Anton Korobeynikov4c71dfe2008-02-20 11:10:28 +0000300 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000301 }
Chris Lattner886dd912005-04-04 21:35:34 +0000302
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000303 DOUT << '\t' << MI;
Chris Lattner4ea1b822004-09-30 02:33:48 +0000304 LoadedRegs.clear();
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000305 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000306 }
307 return true;
308}
309
310//===----------------------------------------------------------------------===//
311// Local Spiller Implementation
312//===----------------------------------------------------------------------===//
313
Chris Lattner66cf80f2006-02-03 23:13:58 +0000314/// AvailableSpills - As the local spiller is scanning and rewriting an MBB from
Evan Cheng549f27d32007-08-13 23:45:17 +0000315/// top down, keep track of which spills slots or remat are available in each
316/// register.
Chris Lattner593c9582006-02-03 23:28:46 +0000317///
318/// Note that not all physregs are created equal here. In particular, some
319/// physregs are reloads that we are allowed to clobber or ignore at any time.
320/// Other physregs are values that the register allocated program is using that
321/// we cannot CHANGE, but we can read if we like. We keep track of this on a
Evan Cheng549f27d32007-08-13 23:45:17 +0000322/// per-stack-slot / remat id basis as the low bit in the value of the
323/// SpillSlotsAvailable entries. The predicate 'canClobberPhysReg()' checks
324/// this bit and addAvailable sets it if.
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000325namespace {
326class VISIBILITY_HIDDEN AvailableSpills {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000327 const TargetRegisterInfo *TRI;
Chris Lattner66cf80f2006-02-03 23:13:58 +0000328 const TargetInstrInfo *TII;
329
Evan Cheng549f27d32007-08-13 23:45:17 +0000330 // SpillSlotsOrReMatsAvailable - This map keeps track of all of the spilled
331 // or remat'ed virtual register values that are still available, due to being
332 // loaded or stored to, but not invalidated yet.
333 std::map<int, unsigned> SpillSlotsOrReMatsAvailable;
Chris Lattner66cf80f2006-02-03 23:13:58 +0000334
Evan Cheng549f27d32007-08-13 23:45:17 +0000335 // PhysRegsAvailable - This is the inverse of SpillSlotsOrReMatsAvailable,
336 // indicating which stack slot values are currently held by a physreg. This
337 // is used to invalidate entries in SpillSlotsOrReMatsAvailable when a
338 // physreg is modified.
Chris Lattner66cf80f2006-02-03 23:13:58 +0000339 std::multimap<unsigned, int> PhysRegsAvailable;
340
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000341 void disallowClobberPhysRegOnly(unsigned PhysReg);
342
Chris Lattner66cf80f2006-02-03 23:13:58 +0000343 void ClobberPhysRegOnly(unsigned PhysReg);
344public:
Dan Gohman6f0d0242008-02-10 18:45:23 +0000345 AvailableSpills(const TargetRegisterInfo *tri, const TargetInstrInfo *tii)
346 : TRI(tri), TII(tii) {
Chris Lattner66cf80f2006-02-03 23:13:58 +0000347 }
Evan Cheng752272a2009-02-11 08:24:21 +0000348
349 /// clear - Reset the state.
350 void clear() {
351 SpillSlotsOrReMatsAvailable.clear();
352 PhysRegsAvailable.clear();
353 }
Chris Lattner66cf80f2006-02-03 23:13:58 +0000354
Dan Gohman6f0d0242008-02-10 18:45:23 +0000355 const TargetRegisterInfo *getRegInfo() const { return TRI; }
Evan Cheng91e23902007-02-23 01:13:26 +0000356
Evan Cheng549f27d32007-08-13 23:45:17 +0000357 /// getSpillSlotOrReMatPhysReg - If the specified stack slot or remat is
358 /// available in a physical register, return that PhysReg, otherwise
359 /// return 0.
360 unsigned getSpillSlotOrReMatPhysReg(int Slot) const {
361 std::map<int, unsigned>::const_iterator I =
362 SpillSlotsOrReMatsAvailable.find(Slot);
363 if (I != SpillSlotsOrReMatsAvailable.end()) {
Evan Chengb9591c62007-07-11 08:47:44 +0000364 return I->second >> 1; // Remove the CanClobber bit.
Evan Cheng91e23902007-02-23 01:13:26 +0000365 }
Chris Lattner66cf80f2006-02-03 23:13:58 +0000366 return 0;
367 }
Evan Chengde4e9422007-02-25 09:51:27 +0000368
Evan Cheng549f27d32007-08-13 23:45:17 +0000369 /// addAvailable - Mark that the specified stack slot / remat is available in
370 /// the specified physreg. If CanClobber is true, the physreg can be modified
371 /// at any time without changing the semantics of the program.
Evan Cheng752272a2009-02-11 08:24:21 +0000372 void addAvailable(int SlotOrReMat, unsigned Reg, bool CanClobber = true) {
Chris Lattner86662492006-02-03 23:50:46 +0000373 // If this stack slot is thought to be available in some other physreg,
374 // remove its record.
Evan Cheng549f27d32007-08-13 23:45:17 +0000375 ModifyStackSlotOrReMat(SlotOrReMat);
Chris Lattner86662492006-02-03 23:50:46 +0000376
Evan Cheng549f27d32007-08-13 23:45:17 +0000377 PhysRegsAvailable.insert(std::make_pair(Reg, SlotOrReMat));
Evan Cheng90a43c32007-08-15 20:20:34 +0000378 SpillSlotsOrReMatsAvailable[SlotOrReMat]= (Reg << 1) | (unsigned)CanClobber;
Chris Lattner66cf80f2006-02-03 23:13:58 +0000379
Evan Cheng549f27d32007-08-13 23:45:17 +0000380 if (SlotOrReMat > VirtRegMap::MAX_STACK_SLOT)
381 DOUT << "Remembering RM#" << SlotOrReMat-VirtRegMap::MAX_STACK_SLOT-1;
Evan Cheng2638e1a2007-03-20 08:13:50 +0000382 else
Evan Cheng549f27d32007-08-13 23:45:17 +0000383 DOUT << "Remembering SS#" << SlotOrReMat;
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000384 DOUT << " in physreg " << TRI->getName(Reg) << "\n";
Chris Lattner66cf80f2006-02-03 23:13:58 +0000385 }
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000386
Chris Lattner593c9582006-02-03 23:28:46 +0000387 /// canClobberPhysReg - Return true if the spiller is allowed to change the
388 /// value of the specified stackslot register if it desires. The specified
389 /// stack slot must be available in a physreg for this query to make sense.
Evan Cheng549f27d32007-08-13 23:45:17 +0000390 bool canClobberPhysReg(int SlotOrReMat) const {
Evan Cheng90a43c32007-08-15 20:20:34 +0000391 assert(SpillSlotsOrReMatsAvailable.count(SlotOrReMat) &&
392 "Value not available!");
Evan Cheng549f27d32007-08-13 23:45:17 +0000393 return SpillSlotsOrReMatsAvailable.find(SlotOrReMat)->second & 1;
Chris Lattner593c9582006-02-03 23:28:46 +0000394 }
Evan Cheng35a3e4a2007-12-04 19:19:45 +0000395
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000396 /// disallowClobberPhysReg - Unset the CanClobber bit of the specified
397 /// stackslot register. The register is still available but is no longer
398 /// allowed to be modifed.
399 void disallowClobberPhysReg(unsigned PhysReg);
400
Chris Lattner66cf80f2006-02-03 23:13:58 +0000401 /// ClobberPhysReg - This is called when the specified physreg changes
Evan Cheng66f71632007-10-19 21:23:22 +0000402 /// value. We use this to invalidate any info about stuff that lives in
Chris Lattner66cf80f2006-02-03 23:13:58 +0000403 /// it and any of its aliases.
404 void ClobberPhysReg(unsigned PhysReg);
405
Evan Cheng90a43c32007-08-15 20:20:34 +0000406 /// ModifyStackSlotOrReMat - This method is called when the value in a stack
407 /// slot changes. This removes information about which register the previous
408 /// value for this slot lives in (as the previous value is dead now).
Evan Cheng549f27d32007-08-13 23:45:17 +0000409 void ModifyStackSlotOrReMat(int SlotOrReMat);
Evan Cheng6d209c42009-02-12 09:43:23 +0000410
Evan Chengf7923522009-02-26 02:30:42 +0000411 /// AddAvailableRegsToLiveIn - Availability information is being kept coming
412 /// into the specified MBB. Add available physical registers as potential
413 /// live-in's. If they are reused in the MBB, they will be added to the
414 /// live-in set to make register scavenger and post-allocation scheduler.
415 void AddAvailableRegsToLiveIn(MachineBasicBlock &MBB, BitVector &RegKills,
416 std::vector<MachineOperand*> &KillOps);
Chris Lattner66cf80f2006-02-03 23:13:58 +0000417};
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000418}
Chris Lattner66cf80f2006-02-03 23:13:58 +0000419
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000420/// disallowClobberPhysRegOnly - Unset the CanClobber bit of the specified
421/// stackslot register. The register is still available but is no longer
422/// allowed to be modifed.
423void AvailableSpills::disallowClobberPhysRegOnly(unsigned PhysReg) {
424 std::multimap<unsigned, int>::iterator I =
425 PhysRegsAvailable.lower_bound(PhysReg);
426 while (I != PhysRegsAvailable.end() && I->first == PhysReg) {
Evan Cheng549f27d32007-08-13 23:45:17 +0000427 int SlotOrReMat = I->second;
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000428 I++;
Evan Cheng549f27d32007-08-13 23:45:17 +0000429 assert((SpillSlotsOrReMatsAvailable[SlotOrReMat] >> 1) == PhysReg &&
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000430 "Bidirectional map mismatch!");
Evan Cheng549f27d32007-08-13 23:45:17 +0000431 SpillSlotsOrReMatsAvailable[SlotOrReMat] &= ~1;
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000432 DOUT << "PhysReg " << TRI->getName(PhysReg)
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000433 << " copied, it is available for use but can no longer be modified\n";
434 }
435}
436
437/// disallowClobberPhysReg - Unset the CanClobber bit of the specified
438/// stackslot register and its aliases. The register and its aliases may
439/// still available but is no longer allowed to be modifed.
440void AvailableSpills::disallowClobberPhysReg(unsigned PhysReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000441 for (const unsigned *AS = TRI->getAliasSet(PhysReg); *AS; ++AS)
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000442 disallowClobberPhysRegOnly(*AS);
443 disallowClobberPhysRegOnly(PhysReg);
444}
445
Chris Lattner66cf80f2006-02-03 23:13:58 +0000446/// ClobberPhysRegOnly - This is called when the specified physreg changes
447/// value. We use this to invalidate any info about stuff we thing lives in it.
448void AvailableSpills::ClobberPhysRegOnly(unsigned PhysReg) {
449 std::multimap<unsigned, int>::iterator I =
450 PhysRegsAvailable.lower_bound(PhysReg);
Chris Lattner07cf1412006-02-03 00:36:31 +0000451 while (I != PhysRegsAvailable.end() && I->first == PhysReg) {
Evan Cheng549f27d32007-08-13 23:45:17 +0000452 int SlotOrReMat = I->second;
Chris Lattner07cf1412006-02-03 00:36:31 +0000453 PhysRegsAvailable.erase(I++);
Evan Cheng549f27d32007-08-13 23:45:17 +0000454 assert((SpillSlotsOrReMatsAvailable[SlotOrReMat] >> 1) == PhysReg &&
Chris Lattner66cf80f2006-02-03 23:13:58 +0000455 "Bidirectional map mismatch!");
Evan Cheng549f27d32007-08-13 23:45:17 +0000456 SpillSlotsOrReMatsAvailable.erase(SlotOrReMat);
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000457 DOUT << "PhysReg " << TRI->getName(PhysReg)
Evan Cheng2638e1a2007-03-20 08:13:50 +0000458 << " clobbered, invalidating ";
Evan Cheng549f27d32007-08-13 23:45:17 +0000459 if (SlotOrReMat > VirtRegMap::MAX_STACK_SLOT)
460 DOUT << "RM#" << SlotOrReMat-VirtRegMap::MAX_STACK_SLOT-1 << "\n";
Evan Cheng2638e1a2007-03-20 08:13:50 +0000461 else
Evan Cheng549f27d32007-08-13 23:45:17 +0000462 DOUT << "SS#" << SlotOrReMat << "\n";
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000463 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000464}
465
Chris Lattner66cf80f2006-02-03 23:13:58 +0000466/// ClobberPhysReg - This is called when the specified physreg changes
467/// value. We use this to invalidate any info about stuff we thing lives in
468/// it and any of its aliases.
469void AvailableSpills::ClobberPhysReg(unsigned PhysReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000470 for (const unsigned *AS = TRI->getAliasSet(PhysReg); *AS; ++AS)
Chris Lattner66cf80f2006-02-03 23:13:58 +0000471 ClobberPhysRegOnly(*AS);
472 ClobberPhysRegOnly(PhysReg);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000473}
474
Evan Cheng90a43c32007-08-15 20:20:34 +0000475/// ModifyStackSlotOrReMat - This method is called when the value in a stack
476/// slot changes. This removes information about which register the previous
477/// value for this slot lives in (as the previous value is dead now).
Evan Cheng549f27d32007-08-13 23:45:17 +0000478void AvailableSpills::ModifyStackSlotOrReMat(int SlotOrReMat) {
Evan Cheng90a43c32007-08-15 20:20:34 +0000479 std::map<int, unsigned>::iterator It =
480 SpillSlotsOrReMatsAvailable.find(SlotOrReMat);
Evan Cheng549f27d32007-08-13 23:45:17 +0000481 if (It == SpillSlotsOrReMatsAvailable.end()) return;
Evan Chengb9591c62007-07-11 08:47:44 +0000482 unsigned Reg = It->second >> 1;
Evan Cheng549f27d32007-08-13 23:45:17 +0000483 SpillSlotsOrReMatsAvailable.erase(It);
Chris Lattner07cf1412006-02-03 00:36:31 +0000484
485 // This register may hold the value of multiple stack slots, only remove this
486 // stack slot from the set of values the register contains.
487 std::multimap<unsigned, int>::iterator I = PhysRegsAvailable.lower_bound(Reg);
488 for (; ; ++I) {
489 assert(I != PhysRegsAvailable.end() && I->first == Reg &&
490 "Map inverse broken!");
Evan Cheng549f27d32007-08-13 23:45:17 +0000491 if (I->second == SlotOrReMat) break;
Chris Lattner07cf1412006-02-03 00:36:31 +0000492 }
493 PhysRegsAvailable.erase(I);
494}
495
Evan Chengf7923522009-02-26 02:30:42 +0000496/// InvalidateKill - A MI that defines the specified register is being deleted,
497/// invalidate the register kill information.
498static void InvalidateKill(unsigned Reg, BitVector &RegKills,
499 std::vector<MachineOperand*> &KillOps) {
500 if (RegKills[Reg]) {
501 KillOps[Reg]->setIsKill(false);
502 KillOps[Reg] = NULL;
503 RegKills.reset(Reg);
504 }
505}
506
Evan Cheng6d209c42009-02-12 09:43:23 +0000507/// AddAvailableRegsToLiveIn - Availability information is being kept coming
Evan Chengf7923522009-02-26 02:30:42 +0000508/// into the specified MBB. Add available physical registers as potential
509/// live-in's. If they are reused in the MBB, they will be added to the
510/// live-in set to make register scavenger and post-allocation scheduler.
511void AvailableSpills::AddAvailableRegsToLiveIn(MachineBasicBlock &MBB,
512 BitVector &RegKills,
513 std::vector<MachineOperand*> &KillOps) {
514 std::set<unsigned> NotAvailable;
Evan Cheng6d209c42009-02-12 09:43:23 +0000515 for (std::multimap<unsigned, int>::iterator
516 I = PhysRegsAvailable.begin(), E = PhysRegsAvailable.end();
517 I != E; ++I) {
Evan Chengf7923522009-02-26 02:30:42 +0000518 unsigned Reg = I->first;
519 bool MakeAvail = true;
Evan Cheng86791192009-02-12 10:32:17 +0000520 const TargetRegisterClass* RC = TRI->getPhysicalRegisterRegClass(Reg);
521 // FIXME: A temporary workaround. We can't reuse available value if it's
522 // not safe to move the def of the virtual register's class. e.g.
523 // X86::RFP* register classes. Do not add it as a live-in.
524 if (!TII->isSafeToMoveRegClassDefs(RC))
Evan Chengf7923522009-02-26 02:30:42 +0000525 MakeAvail = false;
526 if (MBB.isLiveIn(Reg))
527 // It's already livein somehow. Be conservative, do not make it available.
528 MakeAvail = false;
529
530 if (!MakeAvail)
531 // This is no longer available.
532 NotAvailable.insert(Reg);
533 else {
Evan Cheng6d209c42009-02-12 09:43:23 +0000534 MBB.addLiveIn(Reg);
Evan Chengf7923522009-02-26 02:30:42 +0000535 InvalidateKill(Reg, RegKills, KillOps);
536 }
537
538 // Skip over the same register.
539 std::multimap<unsigned, int>::iterator NI = next(I);
540 while (NI != E && NI->first == Reg) {
541 ++I;
542 ++NI;
543 }
544 }
545
546 for (std::set<unsigned>::iterator I = NotAvailable.begin(),
547 E = NotAvailable.end(); I != E; ++I) {
548 ClobberPhysReg(*I);
549 for (const unsigned *SubRegs = TRI->getSubRegisters(*I);
550 *SubRegs; ++SubRegs)
551 ClobberPhysReg(*SubRegs);
Evan Cheng6d209c42009-02-12 09:43:23 +0000552 }
553}
554
555/// findSinglePredSuccessor - Return via reference a vector of machine basic
556/// blocks each of which is a successor of the specified BB and has no other
557/// predecessor.
Evan Cheng752272a2009-02-11 08:24:21 +0000558static void findSinglePredSuccessor(MachineBasicBlock *MBB,
559 SmallVectorImpl<MachineBasicBlock *> &Succs) {
560 for (MachineBasicBlock::succ_iterator SI = MBB->succ_begin(),
561 SE = MBB->succ_end(); SI != SE; ++SI) {
562 MachineBasicBlock *SuccMBB = *SI;
563 if (SuccMBB->pred_size() == 1)
564 Succs.push_back(SuccMBB);
565 }
566}
Chris Lattner07cf1412006-02-03 00:36:31 +0000567
Evan Cheng752272a2009-02-11 08:24:21 +0000568namespace {
Evan Cheng752272a2009-02-11 08:24:21 +0000569 /// LocalSpiller - This spiller does a simple pass over the machine basic
570 /// block to attempt to keep spills in registers as much as possible for
571 /// blocks that have low register pressure (the vreg may be spilled due to
572 /// register pressure in other blocks).
573 class VISIBILITY_HIDDEN LocalSpiller : public Spiller {
574 MachineRegisterInfo *RegInfo;
575 const TargetRegisterInfo *TRI;
576 const TargetInstrInfo *TII;
577 DenseMap<MachineInstr*, unsigned> DistanceMap;
578 public:
579 bool runOnMachineFunction(MachineFunction &MF, VirtRegMap &VRM) {
580 RegInfo = &MF.getRegInfo();
581 TRI = MF.getTarget().getRegisterInfo();
582 TII = MF.getTarget().getInstrInfo();
583 DOUT << "\n**** Local spiller rewriting function '"
584 << MF.getFunction()->getName() << "':\n";
585 DOUT << "**** Machine Instrs (NOTE! Does not include spills and reloads!)"
586 " ****\n";
587 DEBUG(MF.dump());
588
589 // Spills - Keep track of which spilled values are available in physregs
590 // so that we can choose to reuse the physregs instead of emitting
591 // reloads. This is usually refreshed per basic block.
592 AvailableSpills Spills(TRI, TII);
593
Evan Chengf7923522009-02-26 02:30:42 +0000594 // Keep track of kill information.
595 BitVector RegKills(TRI->getNumRegs());
596 std::vector<MachineOperand*> KillOps;
597 KillOps.resize(TRI->getNumRegs(), NULL);
598
Evan Cheng752272a2009-02-11 08:24:21 +0000599 // SingleEntrySuccs - Successor blocks which have a single predecessor.
600 SmallVector<MachineBasicBlock*, 4> SinglePredSuccs;
601 SmallPtrSet<MachineBasicBlock*,16> EarlyVisited;
602
603 // Traverse the basic blocks depth first.
604 MachineBasicBlock *Entry = MF.begin();
605 SmallPtrSet<MachineBasicBlock*,16> Visited;
606 for (df_ext_iterator<MachineBasicBlock*,
607 SmallPtrSet<MachineBasicBlock*,16> >
608 DFI = df_ext_begin(Entry, Visited), E = df_ext_end(Entry, Visited);
609 DFI != E; ++DFI) {
610 MachineBasicBlock *MBB = *DFI;
611 if (!EarlyVisited.count(MBB))
Evan Chengf7923522009-02-26 02:30:42 +0000612 RewriteMBB(*MBB, VRM, Spills, RegKills, KillOps);
Evan Cheng752272a2009-02-11 08:24:21 +0000613
614 // If this MBB is the only predecessor of a successor. Keep the
615 // availability information and visit it next.
616 do {
617 // Keep visiting single predecessor successor as long as possible.
618 SinglePredSuccs.clear();
619 findSinglePredSuccessor(MBB, SinglePredSuccs);
620 if (SinglePredSuccs.empty())
621 MBB = 0;
622 else {
623 // FIXME: More than one successors, each of which has MBB has
624 // the only predecessor.
625 MBB = SinglePredSuccs[0];
Evan Cheng6d209c42009-02-12 09:43:23 +0000626 if (!Visited.count(MBB) && EarlyVisited.insert(MBB)) {
Evan Chengf7923522009-02-26 02:30:42 +0000627 Spills.AddAvailableRegsToLiveIn(*MBB, RegKills, KillOps);
628 RewriteMBB(*MBB, VRM, Spills, RegKills, KillOps);
Evan Cheng6d209c42009-02-12 09:43:23 +0000629 }
Evan Cheng752272a2009-02-11 08:24:21 +0000630 }
631 } while (MBB);
632
633 // Clear the availability info.
634 Spills.clear();
635 }
636
637 DOUT << "**** Post Machine Instrs ****\n";
638 DEBUG(MF.dump());
639
640 // Mark unused spill slots.
641 MachineFrameInfo *MFI = MF.getFrameInfo();
642 int SS = VRM.getLowSpillSlot();
643 if (SS != VirtRegMap::NO_STACK_SLOT)
644 for (int e = VRM.getHighSpillSlot(); SS <= e; ++SS)
645 if (!VRM.isSpillSlotUsed(SS)) {
646 MFI->RemoveStackObject(SS);
647 ++NumDSS;
648 }
649
650 return true;
651 }
652 private:
653 void TransferDeadness(MachineBasicBlock *MBB, unsigned CurDist,
654 unsigned Reg, BitVector &RegKills,
655 std::vector<MachineOperand*> &KillOps);
656 bool PrepForUnfoldOpti(MachineBasicBlock &MBB,
657 MachineBasicBlock::iterator &MII,
658 std::vector<MachineInstr*> &MaybeDeadStores,
659 AvailableSpills &Spills, BitVector &RegKills,
660 std::vector<MachineOperand*> &KillOps,
661 VirtRegMap &VRM);
662 bool CommuteToFoldReload(MachineBasicBlock &MBB,
663 MachineBasicBlock::iterator &MII,
664 unsigned VirtReg, unsigned SrcReg, int SS,
Evan Chengf7923522009-02-26 02:30:42 +0000665 AvailableSpills &Spills,
Evan Cheng752272a2009-02-11 08:24:21 +0000666 BitVector &RegKills,
667 std::vector<MachineOperand*> &KillOps,
668 const TargetRegisterInfo *TRI,
669 VirtRegMap &VRM);
670 void SpillRegToStackSlot(MachineBasicBlock &MBB,
671 MachineBasicBlock::iterator &MII,
672 int Idx, unsigned PhysReg, int StackSlot,
673 const TargetRegisterClass *RC,
674 bool isAvailable, MachineInstr *&LastStore,
675 AvailableSpills &Spills,
676 SmallSet<MachineInstr*, 4> &ReMatDefs,
677 BitVector &RegKills,
678 std::vector<MachineOperand*> &KillOps,
679 VirtRegMap &VRM);
680 void RewriteMBB(MachineBasicBlock &MBB, VirtRegMap &VRM,
Evan Chengf7923522009-02-26 02:30:42 +0000681 AvailableSpills &Spills,
682 BitVector &RegKills, std::vector<MachineOperand*> &KillOps);
Evan Cheng752272a2009-02-11 08:24:21 +0000683 };
684}
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000685
Evan Cheng28bb4622007-07-11 19:17:18 +0000686/// InvalidateKills - MI is going to be deleted. If any of its operands are
687/// marked kill, then invalidate the information.
688static void InvalidateKills(MachineInstr &MI, BitVector &RegKills,
Evan Chengc91f0b82007-08-14 20:23:13 +0000689 std::vector<MachineOperand*> &KillOps,
Evan Cheng66f71632007-10-19 21:23:22 +0000690 SmallVector<unsigned, 2> *KillRegs = NULL) {
Evan Cheng28bb4622007-07-11 19:17:18 +0000691 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
692 MachineOperand &MO = MI.getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000693 if (!MO.isReg() || !MO.isUse() || !MO.isKill())
Evan Cheng28bb4622007-07-11 19:17:18 +0000694 continue;
695 unsigned Reg = MO.getReg();
Evan Chenge3b8a482008-08-05 21:51:46 +0000696 if (TargetRegisterInfo::isVirtualRegister(Reg))
697 continue;
Evan Chengb6ca4b32007-08-14 23:25:37 +0000698 if (KillRegs)
699 KillRegs->push_back(Reg);
Evan Chenge3b8a482008-08-05 21:51:46 +0000700 assert(Reg < KillOps.size());
Evan Cheng28bb4622007-07-11 19:17:18 +0000701 if (KillOps[Reg] == &MO) {
702 RegKills.reset(Reg);
703 KillOps[Reg] = NULL;
704 }
705 }
706}
707
Evan Chengb6ca4b32007-08-14 23:25:37 +0000708/// InvalidateRegDef - If the def operand of the specified def MI is now dead
709/// (since it's spill instruction is removed), mark it isDead. Also checks if
710/// the def MI has other definition operands that are not dead. Returns it by
711/// reference.
712static bool InvalidateRegDef(MachineBasicBlock::iterator I,
713 MachineInstr &NewDef, unsigned Reg,
714 bool &HasLiveDef) {
715 // Due to remat, it's possible this reg isn't being reused. That is,
716 // the def of this reg (by prev MI) is now dead.
717 MachineInstr *DefMI = I;
718 MachineOperand *DefOp = NULL;
719 for (unsigned i = 0, e = DefMI->getNumOperands(); i != e; ++i) {
720 MachineOperand &MO = DefMI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000721 if (MO.isReg() && MO.isDef()) {
Evan Chengb6ca4b32007-08-14 23:25:37 +0000722 if (MO.getReg() == Reg)
723 DefOp = &MO;
724 else if (!MO.isDead())
725 HasLiveDef = true;
726 }
727 }
728 if (!DefOp)
729 return false;
730
731 bool FoundUse = false, Done = false;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000732 MachineBasicBlock::iterator E = &NewDef;
Evan Chengb6ca4b32007-08-14 23:25:37 +0000733 ++I; ++E;
734 for (; !Done && I != E; ++I) {
735 MachineInstr *NMI = I;
736 for (unsigned j = 0, ee = NMI->getNumOperands(); j != ee; ++j) {
737 MachineOperand &MO = NMI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +0000738 if (!MO.isReg() || MO.getReg() != Reg)
Evan Chengb6ca4b32007-08-14 23:25:37 +0000739 continue;
740 if (MO.isUse())
741 FoundUse = true;
742 Done = true; // Stop after scanning all the operands of this MI.
743 }
744 }
745 if (!FoundUse) {
746 // Def is dead!
747 DefOp->setIsDead();
748 return true;
749 }
750 return false;
751}
752
Evan Cheng28bb4622007-07-11 19:17:18 +0000753/// UpdateKills - Track and update kill info. If a MI reads a register that is
754/// marked kill, then it must be due to register reuse. Transfer the kill info
755/// over.
756static void UpdateKills(MachineInstr &MI, BitVector &RegKills,
Evan Cheng67845982008-10-17 06:16:07 +0000757 std::vector<MachineOperand*> &KillOps,
758 const TargetRegisterInfo* TRI) {
Chris Lattner749c6f62008-01-07 07:27:27 +0000759 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng28bb4622007-07-11 19:17:18 +0000760 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
761 MachineOperand &MO = MI.getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000762 if (!MO.isReg() || !MO.isUse())
Evan Cheng28bb4622007-07-11 19:17:18 +0000763 continue;
764 unsigned Reg = MO.getReg();
765 if (Reg == 0)
766 continue;
767
Evan Cheng70366b92008-03-21 19:09:30 +0000768 if (RegKills[Reg] && KillOps[Reg]->getParent() != &MI) {
Evan Cheng28bb4622007-07-11 19:17:18 +0000769 // That can't be right. Register is killed but not re-defined and it's
770 // being reused. Let's fix that.
Chris Lattnerf7382302007-12-30 21:56:09 +0000771 KillOps[Reg]->setIsKill(false);
Evan Cheng39c883c2007-12-11 23:36:57 +0000772 KillOps[Reg] = NULL;
773 RegKills.reset(Reg);
Chris Lattner749c6f62008-01-07 07:27:27 +0000774 if (i < TID.getNumOperands() &&
775 TID.getOperandConstraint(i, TOI::TIED_TO) == -1)
Evan Cheng28bb4622007-07-11 19:17:18 +0000776 // Unless it's a two-address operand, this is the new kill.
777 MO.setIsKill();
778 }
Evan Cheng28bb4622007-07-11 19:17:18 +0000779 if (MO.isKill()) {
780 RegKills.set(Reg);
781 KillOps[Reg] = &MO;
782 }
783 }
784
785 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
786 const MachineOperand &MO = MI.getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000787 if (!MO.isReg() || !MO.isDef())
Evan Cheng28bb4622007-07-11 19:17:18 +0000788 continue;
789 unsigned Reg = MO.getReg();
790 RegKills.reset(Reg);
791 KillOps[Reg] = NULL;
Evan Cheng67845982008-10-17 06:16:07 +0000792 // It also defines (or partially define) aliases.
793 for (const unsigned *AS = TRI->getAliasSet(Reg); *AS; ++AS) {
794 RegKills.reset(*AS);
795 KillOps[*AS] = NULL;
796 }
Evan Cheng28bb4622007-07-11 19:17:18 +0000797 }
798}
799
Evan Chengd70dbb52008-02-22 09:24:50 +0000800/// ReMaterialize - Re-materialize definition for Reg targetting DestReg.
801///
802static void ReMaterialize(MachineBasicBlock &MBB,
803 MachineBasicBlock::iterator &MII,
804 unsigned DestReg, unsigned Reg,
Evan Chengca1267c2008-03-31 20:40:39 +0000805 const TargetInstrInfo *TII,
Evan Chengd70dbb52008-02-22 09:24:50 +0000806 const TargetRegisterInfo *TRI,
807 VirtRegMap &VRM) {
Evan Chengca1267c2008-03-31 20:40:39 +0000808 TII->reMaterialize(MBB, MII, DestReg, VRM.getReMaterializedMI(Reg));
Evan Chengd70dbb52008-02-22 09:24:50 +0000809 MachineInstr *NewMI = prior(MII);
810 for (unsigned i = 0, e = NewMI->getNumOperands(); i != e; ++i) {
811 MachineOperand &MO = NewMI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000812 if (!MO.isReg() || MO.getReg() == 0)
Evan Chengd70dbb52008-02-22 09:24:50 +0000813 continue;
814 unsigned VirtReg = MO.getReg();
815 if (TargetRegisterInfo::isPhysicalRegister(VirtReg))
816 continue;
817 assert(MO.isUse());
818 unsigned SubIdx = MO.getSubReg();
819 unsigned Phys = VRM.getPhys(VirtReg);
820 assert(Phys);
821 unsigned RReg = SubIdx ? TRI->getSubReg(Phys, SubIdx) : Phys;
822 MO.setReg(RReg);
823 }
824 ++NumReMats;
825}
826
Evan Cheng28bb4622007-07-11 19:17:18 +0000827
Chris Lattner7fb64342004-10-01 19:04:51 +0000828// ReusedOp - For each reused operand, we keep track of a bit of information, in
829// case we need to rollback upon processing a new operand. See comments below.
830namespace {
831 struct ReusedOp {
832 // The MachineInstr operand that reused an available value.
833 unsigned Operand;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000834
Evan Cheng549f27d32007-08-13 23:45:17 +0000835 // StackSlotOrReMat - The spill slot or remat id of the value being reused.
836 unsigned StackSlotOrReMat;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000837
Chris Lattner7fb64342004-10-01 19:04:51 +0000838 // PhysRegReused - The physical register the value was available in.
839 unsigned PhysRegReused;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000840
Chris Lattner7fb64342004-10-01 19:04:51 +0000841 // AssignedPhysReg - The physreg that was assigned for use by the reload.
842 unsigned AssignedPhysReg;
Chris Lattner8a61a752005-10-06 17:19:06 +0000843
844 // VirtReg - The virtual register itself.
845 unsigned VirtReg;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000846
Chris Lattner8a61a752005-10-06 17:19:06 +0000847 ReusedOp(unsigned o, unsigned ss, unsigned prr, unsigned apr,
848 unsigned vreg)
Evan Cheng90a43c32007-08-15 20:20:34 +0000849 : Operand(o), StackSlotOrReMat(ss), PhysRegReused(prr),
850 AssignedPhysReg(apr), VirtReg(vreg) {}
Chris Lattner7fb64342004-10-01 19:04:51 +0000851 };
Chris Lattner540fec62006-02-25 01:51:33 +0000852
853 /// ReuseInfo - This maintains a collection of ReuseOp's for each operand that
854 /// is reused instead of reloaded.
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000855 class VISIBILITY_HIDDEN ReuseInfo {
Chris Lattner540fec62006-02-25 01:51:33 +0000856 MachineInstr &MI;
857 std::vector<ReusedOp> Reuses;
Evan Cheng957840b2007-02-21 02:22:03 +0000858 BitVector PhysRegsClobbered;
Chris Lattner540fec62006-02-25 01:51:33 +0000859 public:
Dan Gohman6f0d0242008-02-10 18:45:23 +0000860 ReuseInfo(MachineInstr &mi, const TargetRegisterInfo *tri) : MI(mi) {
861 PhysRegsClobbered.resize(tri->getNumRegs());
Evan Chenge077ef62006-11-04 00:21:55 +0000862 }
Chris Lattner540fec62006-02-25 01:51:33 +0000863
864 bool hasReuses() const {
865 return !Reuses.empty();
866 }
867
868 /// addReuse - If we choose to reuse a virtual register that is already
869 /// available instead of reloading it, remember that we did so.
Evan Cheng549f27d32007-08-13 23:45:17 +0000870 void addReuse(unsigned OpNo, unsigned StackSlotOrReMat,
Chris Lattner540fec62006-02-25 01:51:33 +0000871 unsigned PhysRegReused, unsigned AssignedPhysReg,
872 unsigned VirtReg) {
873 // If the reload is to the assigned register anyway, no undo will be
874 // required.
875 if (PhysRegReused == AssignedPhysReg) return;
876
877 // Otherwise, remember this.
Evan Cheng549f27d32007-08-13 23:45:17 +0000878 Reuses.push_back(ReusedOp(OpNo, StackSlotOrReMat, PhysRegReused,
Chris Lattner540fec62006-02-25 01:51:33 +0000879 AssignedPhysReg, VirtReg));
880 }
Evan Chenge077ef62006-11-04 00:21:55 +0000881
882 void markClobbered(unsigned PhysReg) {
Evan Cheng957840b2007-02-21 02:22:03 +0000883 PhysRegsClobbered.set(PhysReg);
Evan Chenge077ef62006-11-04 00:21:55 +0000884 }
885
886 bool isClobbered(unsigned PhysReg) const {
Evan Cheng957840b2007-02-21 02:22:03 +0000887 return PhysRegsClobbered.test(PhysReg);
Evan Chenge077ef62006-11-04 00:21:55 +0000888 }
Chris Lattner540fec62006-02-25 01:51:33 +0000889
890 /// GetRegForReload - We are about to emit a reload into PhysReg. If there
891 /// is some other operand that is using the specified register, either pick
892 /// a new register to use, or evict the previous reload and use this reg.
893 unsigned GetRegForReload(unsigned PhysReg, MachineInstr *MI,
894 AvailableSpills &Spills,
Evan Chengfff3e192007-08-14 09:11:18 +0000895 std::vector<MachineInstr*> &MaybeDeadStores,
Evan Cheng28bb4622007-07-11 19:17:18 +0000896 SmallSet<unsigned, 8> &Rejected,
897 BitVector &RegKills,
Evan Cheng549f27d32007-08-13 23:45:17 +0000898 std::vector<MachineOperand*> &KillOps,
899 VirtRegMap &VRM) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000900 const TargetInstrInfo* TII = MI->getParent()->getParent()->getTarget()
901 .getInstrInfo();
902
Chris Lattner540fec62006-02-25 01:51:33 +0000903 if (Reuses.empty()) return PhysReg; // This is most often empty.
904
905 for (unsigned ro = 0, e = Reuses.size(); ro != e; ++ro) {
906 ReusedOp &Op = Reuses[ro];
907 // If we find some other reuse that was supposed to use this register
908 // exactly for its reload, we can change this reload to use ITS reload
Evan Cheng3c82cab2007-01-19 22:40:14 +0000909 // register. That is, unless its reload register has already been
910 // considered and subsequently rejected because it has also been reused
911 // by another operand.
912 if (Op.PhysRegReused == PhysReg &&
913 Rejected.count(Op.AssignedPhysReg) == 0) {
Chris Lattner540fec62006-02-25 01:51:33 +0000914 // Yup, use the reload register that we didn't use before.
Evan Cheng3c82cab2007-01-19 22:40:14 +0000915 unsigned NewReg = Op.AssignedPhysReg;
916 Rejected.insert(PhysReg);
Evan Cheng28bb4622007-07-11 19:17:18 +0000917 return GetRegForReload(NewReg, MI, Spills, MaybeDeadStores, Rejected,
Evan Cheng549f27d32007-08-13 23:45:17 +0000918 RegKills, KillOps, VRM);
Chris Lattner540fec62006-02-25 01:51:33 +0000919 } else {
920 // Otherwise, we might also have a problem if a previously reused
921 // value aliases the new register. If so, codegen the previous reload
922 // and use this one.
923 unsigned PRRU = Op.PhysRegReused;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000924 const TargetRegisterInfo *TRI = Spills.getRegInfo();
925 if (TRI->areAliases(PRRU, PhysReg)) {
Chris Lattner540fec62006-02-25 01:51:33 +0000926 // Okay, we found out that an alias of a reused register
927 // was used. This isn't good because it means we have
928 // to undo a previous reuse.
929 MachineBasicBlock *MBB = MI->getParent();
930 const TargetRegisterClass *AliasRC =
Chris Lattner84bc5422007-12-31 04:13:23 +0000931 MBB->getParent()->getRegInfo().getRegClass(Op.VirtReg);
Chris Lattner28bad082006-02-25 02:17:31 +0000932
933 // Copy Op out of the vector and remove it, we're going to insert an
934 // explicit load for it.
935 ReusedOp NewOp = Op;
936 Reuses.erase(Reuses.begin()+ro);
937
938 // Ok, we're going to try to reload the assigned physreg into the
939 // slot that we were supposed to in the first place. However, that
940 // register could hold a reuse. Check to see if it conflicts or
941 // would prefer us to use a different register.
942 unsigned NewPhysReg = GetRegForReload(NewOp.AssignedPhysReg,
Evan Cheng28bb4622007-07-11 19:17:18 +0000943 MI, Spills, MaybeDeadStores,
Evan Cheng549f27d32007-08-13 23:45:17 +0000944 Rejected, RegKills, KillOps, VRM);
Chris Lattner28bad082006-02-25 02:17:31 +0000945
Evan Chengd70dbb52008-02-22 09:24:50 +0000946 MachineBasicBlock::iterator MII = MI;
Evan Cheng549f27d32007-08-13 23:45:17 +0000947 if (NewOp.StackSlotOrReMat > VirtRegMap::MAX_STACK_SLOT) {
Evan Chengca1267c2008-03-31 20:40:39 +0000948 ReMaterialize(*MBB, MII, NewPhysReg, NewOp.VirtReg, TII, TRI,VRM);
Evan Cheng549f27d32007-08-13 23:45:17 +0000949 } else {
Evan Chengd70dbb52008-02-22 09:24:50 +0000950 TII->loadRegFromStackSlot(*MBB, MII, NewPhysReg,
Evan Cheng549f27d32007-08-13 23:45:17 +0000951 NewOp.StackSlotOrReMat, AliasRC);
Evan Chengd3653122008-02-27 03:04:06 +0000952 MachineInstr *LoadMI = prior(MII);
953 VRM.addSpillSlotUse(NewOp.StackSlotOrReMat, LoadMI);
Evan Chengfff3e192007-08-14 09:11:18 +0000954 // Any stores to this stack slot are not dead anymore.
955 MaybeDeadStores[NewOp.StackSlotOrReMat] = NULL;
Evan Cheng549f27d32007-08-13 23:45:17 +0000956 ++NumLoads;
957 }
Chris Lattner28bad082006-02-25 02:17:31 +0000958 Spills.ClobberPhysReg(NewPhysReg);
959 Spills.ClobberPhysReg(NewOp.PhysRegReused);
Evan Cheng014264b2008-09-10 20:08:45 +0000960
961 unsigned SubIdx = MI->getOperand(NewOp.Operand).getSubReg();
962 unsigned RReg = SubIdx ? TRI->getSubReg(NewPhysReg, SubIdx) : NewPhysReg;
963 MI->getOperand(NewOp.Operand).setReg(RReg);
Chris Lattner540fec62006-02-25 01:51:33 +0000964
Evan Cheng752272a2009-02-11 08:24:21 +0000965 Spills.addAvailable(NewOp.StackSlotOrReMat, NewPhysReg);
Evan Cheng28bb4622007-07-11 19:17:18 +0000966 --MII;
Evan Cheng67845982008-10-17 06:16:07 +0000967 UpdateKills(*MII, RegKills, KillOps, TRI);
Evan Cheng28bb4622007-07-11 19:17:18 +0000968 DOUT << '\t' << *MII;
Chris Lattner540fec62006-02-25 01:51:33 +0000969
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000970 DOUT << "Reuse undone!\n";
Chris Lattner540fec62006-02-25 01:51:33 +0000971 --NumReused;
Chris Lattner28bad082006-02-25 02:17:31 +0000972
973 // Finally, PhysReg is now available, go ahead and use it.
Chris Lattner540fec62006-02-25 01:51:33 +0000974 return PhysReg;
975 }
976 }
977 }
978 return PhysReg;
979 }
Evan Cheng3c82cab2007-01-19 22:40:14 +0000980
981 /// GetRegForReload - Helper for the above GetRegForReload(). Add a
982 /// 'Rejected' set to remember which registers have been considered and
983 /// rejected for the reload. This avoids infinite looping in case like
984 /// this:
985 /// t1 := op t2, t3
986 /// t2 <- assigned r0 for use by the reload but ended up reuse r1
987 /// t3 <- assigned r1 for use by the reload but ended up reuse r0
988 /// t1 <- desires r1
989 /// sees r1 is taken by t2, tries t2's reload register r0
990 /// sees r0 is taken by t3, tries t3's reload register r1
991 /// sees r1 is taken by t2, tries t2's reload register r0 ...
992 unsigned GetRegForReload(unsigned PhysReg, MachineInstr *MI,
993 AvailableSpills &Spills,
Evan Chengfff3e192007-08-14 09:11:18 +0000994 std::vector<MachineInstr*> &MaybeDeadStores,
Evan Cheng28bb4622007-07-11 19:17:18 +0000995 BitVector &RegKills,
Evan Cheng549f27d32007-08-13 23:45:17 +0000996 std::vector<MachineOperand*> &KillOps,
997 VirtRegMap &VRM) {
Chris Lattner08a4d5a2007-01-23 00:59:48 +0000998 SmallSet<unsigned, 8> Rejected;
Evan Cheng28bb4622007-07-11 19:17:18 +0000999 return GetRegForReload(PhysReg, MI, Spills, MaybeDeadStores, Rejected,
Evan Cheng549f27d32007-08-13 23:45:17 +00001000 RegKills, KillOps, VRM);
Evan Cheng3c82cab2007-01-19 22:40:14 +00001001 }
Chris Lattner540fec62006-02-25 01:51:33 +00001002 };
Chris Lattner7fb64342004-10-01 19:04:51 +00001003}
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001004
Evan Cheng66f71632007-10-19 21:23:22 +00001005/// PrepForUnfoldOpti - Turn a store folding instruction into a load folding
1006/// instruction. e.g.
1007/// xorl %edi, %eax
1008/// movl %eax, -32(%ebp)
1009/// movl -36(%ebp), %eax
Bill Wendlingf059deb2008-02-26 10:51:52 +00001010/// orl %eax, -32(%ebp)
Evan Cheng66f71632007-10-19 21:23:22 +00001011/// ==>
1012/// xorl %edi, %eax
1013/// orl -36(%ebp), %eax
1014/// mov %eax, -32(%ebp)
1015/// This enables unfolding optimization for a subsequent instruction which will
1016/// also eliminate the newly introduced store instruction.
1017bool LocalSpiller::PrepForUnfoldOpti(MachineBasicBlock &MBB,
Evan Cheng87bb9912008-06-13 23:58:02 +00001018 MachineBasicBlock::iterator &MII,
Evan Cheng66f71632007-10-19 21:23:22 +00001019 std::vector<MachineInstr*> &MaybeDeadStores,
Evan Cheng87bb9912008-06-13 23:58:02 +00001020 AvailableSpills &Spills,
1021 BitVector &RegKills,
1022 std::vector<MachineOperand*> &KillOps,
1023 VirtRegMap &VRM) {
Evan Cheng66f71632007-10-19 21:23:22 +00001024 MachineFunction &MF = *MBB.getParent();
1025 MachineInstr &MI = *MII;
1026 unsigned UnfoldedOpc = 0;
1027 unsigned UnfoldPR = 0;
1028 unsigned UnfoldVR = 0;
1029 int FoldedSS = VirtRegMap::NO_STACK_SLOT;
1030 VirtRegMap::MI2VirtMapTy::const_iterator I, End;
Evan Chengc17ba8a2008-03-14 20:44:01 +00001031 for (tie(I, End) = VRM.getFoldedVirts(&MI); I != End; ) {
Evan Cheng66f71632007-10-19 21:23:22 +00001032 // Only transform a MI that folds a single register.
1033 if (UnfoldedOpc)
1034 return false;
1035 UnfoldVR = I->second.first;
1036 VirtRegMap::ModRef MR = I->second.second;
Evan Chengc17ba8a2008-03-14 20:44:01 +00001037 // MI2VirtMap be can updated which invalidate the iterator.
1038 // Increment the iterator first.
1039 ++I;
Evan Cheng66f71632007-10-19 21:23:22 +00001040 if (VRM.isAssignedReg(UnfoldVR))
1041 continue;
1042 // If this reference is not a use, any previous store is now dead.
1043 // Otherwise, the store to this stack slot is not dead anymore.
1044 FoldedSS = VRM.getStackSlot(UnfoldVR);
1045 MachineInstr* DeadStore = MaybeDeadStores[FoldedSS];
1046 if (DeadStore && (MR & VirtRegMap::isModRef)) {
1047 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(FoldedSS);
Evan Cheng6130f662008-03-05 00:59:57 +00001048 if (!PhysReg || !DeadStore->readsRegister(PhysReg))
Evan Cheng66f71632007-10-19 21:23:22 +00001049 continue;
1050 UnfoldPR = PhysReg;
Owen Anderson6425f8b2008-01-07 01:35:56 +00001051 UnfoldedOpc = TII->getOpcodeAfterMemoryUnfold(MI.getOpcode(),
Evan Cheng66f71632007-10-19 21:23:22 +00001052 false, true);
1053 }
1054 }
1055
1056 if (!UnfoldedOpc)
1057 return false;
1058
1059 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
1060 MachineOperand &MO = MI.getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001061 if (!MO.isReg() || MO.getReg() == 0 || !MO.isUse())
Evan Cheng66f71632007-10-19 21:23:22 +00001062 continue;
1063 unsigned VirtReg = MO.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001064 if (TargetRegisterInfo::isPhysicalRegister(VirtReg) || MO.getSubReg())
Evan Cheng66f71632007-10-19 21:23:22 +00001065 continue;
1066 if (VRM.isAssignedReg(VirtReg)) {
1067 unsigned PhysReg = VRM.getPhys(VirtReg);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001068 if (PhysReg && TRI->regsOverlap(PhysReg, UnfoldPR))
Evan Cheng66f71632007-10-19 21:23:22 +00001069 return false;
1070 } else if (VRM.isReMaterialized(VirtReg))
1071 continue;
1072 int SS = VRM.getStackSlot(VirtReg);
1073 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SS);
1074 if (PhysReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +00001075 if (TRI->regsOverlap(PhysReg, UnfoldPR))
Evan Cheng66f71632007-10-19 21:23:22 +00001076 return false;
1077 continue;
1078 }
Evan Chenge3b8a482008-08-05 21:51:46 +00001079 if (VRM.hasPhys(VirtReg)) {
1080 PhysReg = VRM.getPhys(VirtReg);
1081 if (!TRI->regsOverlap(PhysReg, UnfoldPR))
1082 continue;
1083 }
Evan Cheng66f71632007-10-19 21:23:22 +00001084
1085 // Ok, we'll need to reload the value into a register which makes
1086 // it impossible to perform the store unfolding optimization later.
1087 // Let's see if it is possible to fold the load if the store is
1088 // unfolded. This allows us to perform the store unfolding
1089 // optimization.
1090 SmallVector<MachineInstr*, 4> NewMIs;
Owen Anderson6425f8b2008-01-07 01:35:56 +00001091 if (TII->unfoldMemoryOperand(MF, &MI, UnfoldVR, false, false, NewMIs)) {
Evan Cheng66f71632007-10-19 21:23:22 +00001092 assert(NewMIs.size() == 1);
1093 MachineInstr *NewMI = NewMIs.back();
1094 NewMIs.clear();
Evan Cheng6130f662008-03-05 00:59:57 +00001095 int Idx = NewMI->findRegisterUseOperandIdx(VirtReg, false);
Evan Cheng81a03822007-11-17 00:40:40 +00001096 assert(Idx != -1);
Dan Gohman4ed76e72009-02-12 17:29:01 +00001097 SmallVector<unsigned, 1> Ops;
Evan Chengaee4af62007-12-02 08:30:39 +00001098 Ops.push_back(Idx);
Evan Chengf2f8c2a2008-02-08 22:05:27 +00001099 MachineInstr *FoldedMI = TII->foldMemoryOperand(MF, NewMI, Ops, SS);
Evan Cheng66f71632007-10-19 21:23:22 +00001100 if (FoldedMI) {
Evan Cheng21b3f312008-02-27 19:57:11 +00001101 VRM.addSpillSlotUse(SS, FoldedMI);
Evan Chengcbfb9b22007-10-22 03:01:44 +00001102 if (!VRM.hasPhys(UnfoldVR))
Evan Cheng66f71632007-10-19 21:23:22 +00001103 VRM.assignVirt2Phys(UnfoldVR, UnfoldPR);
Evan Cheng66f71632007-10-19 21:23:22 +00001104 VRM.virtFolded(VirtReg, FoldedMI, VirtRegMap::isRef);
1105 MII = MBB.insert(MII, FoldedMI);
Evan Cheng7a0f1852008-05-20 08:13:21 +00001106 InvalidateKills(MI, RegKills, KillOps);
Evan Chengcada2452007-11-28 01:28:46 +00001107 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng66f71632007-10-19 21:23:22 +00001108 MBB.erase(&MI);
Dan Gohmanfa828572008-07-18 18:28:56 +00001109 MF.DeleteMachineInstr(NewMI);
Evan Cheng66f71632007-10-19 21:23:22 +00001110 return true;
1111 }
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001112 MF.DeleteMachineInstr(NewMI);
Evan Cheng66f71632007-10-19 21:23:22 +00001113 }
1114 }
1115 return false;
1116}
Chris Lattner7fb64342004-10-01 19:04:51 +00001117
Evan Cheng87bb9912008-06-13 23:58:02 +00001118/// CommuteToFoldReload -
1119/// Look for
1120/// r1 = load fi#1
1121/// r1 = op r1, r2<kill>
1122/// store r1, fi#1
1123///
1124/// If op is commutable and r2 is killed, then we can xform these to
1125/// r2 = op r2, fi#1
1126/// store r2, fi#1
1127bool LocalSpiller::CommuteToFoldReload(MachineBasicBlock &MBB,
1128 MachineBasicBlock::iterator &MII,
1129 unsigned VirtReg, unsigned SrcReg, int SS,
Evan Chengf7923522009-02-26 02:30:42 +00001130 AvailableSpills &Spills,
Evan Cheng87bb9912008-06-13 23:58:02 +00001131 BitVector &RegKills,
1132 std::vector<MachineOperand*> &KillOps,
1133 const TargetRegisterInfo *TRI,
1134 VirtRegMap &VRM) {
1135 if (MII == MBB.begin() || !MII->killsRegister(SrcReg))
1136 return false;
1137
1138 MachineFunction &MF = *MBB.getParent();
1139 MachineInstr &MI = *MII;
1140 MachineBasicBlock::iterator DefMII = prior(MII);
1141 MachineInstr *DefMI = DefMII;
1142 const TargetInstrDesc &TID = DefMI->getDesc();
1143 unsigned NewDstIdx;
1144 if (DefMII != MBB.begin() &&
1145 TID.isCommutable() &&
1146 TII->CommuteChangesDestination(DefMI, NewDstIdx)) {
1147 MachineOperand &NewDstMO = DefMI->getOperand(NewDstIdx);
1148 unsigned NewReg = NewDstMO.getReg();
1149 if (!NewDstMO.isKill() || TRI->regsOverlap(NewReg, SrcReg))
1150 return false;
1151 MachineInstr *ReloadMI = prior(DefMII);
1152 int FrameIdx;
1153 unsigned DestReg = TII->isLoadFromStackSlot(ReloadMI, FrameIdx);
1154 if (DestReg != SrcReg || FrameIdx != SS)
1155 return false;
1156 int UseIdx = DefMI->findRegisterUseOperandIdx(DestReg, false);
1157 if (UseIdx == -1)
1158 return false;
1159 int DefIdx = TID.getOperandConstraint(UseIdx, TOI::TIED_TO);
1160 if (DefIdx == -1)
1161 return false;
Dan Gohmand735b802008-10-03 15:45:36 +00001162 assert(DefMI->getOperand(DefIdx).isReg() &&
Evan Cheng87bb9912008-06-13 23:58:02 +00001163 DefMI->getOperand(DefIdx).getReg() == SrcReg);
1164
1165 // Now commute def instruction.
Evan Cheng7a153912008-06-16 07:34:17 +00001166 MachineInstr *CommutedMI = TII->commuteInstruction(DefMI, true);
Evan Cheng87bb9912008-06-13 23:58:02 +00001167 if (!CommutedMI)
1168 return false;
Dan Gohman4ed76e72009-02-12 17:29:01 +00001169 SmallVector<unsigned, 1> Ops;
Evan Cheng87bb9912008-06-13 23:58:02 +00001170 Ops.push_back(NewDstIdx);
1171 MachineInstr *FoldedMI = TII->foldMemoryOperand(MF, CommutedMI, Ops, SS);
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001172 // Not needed since foldMemoryOperand returns new MI.
1173 MF.DeleteMachineInstr(CommutedMI);
Evan Cheng7a153912008-06-16 07:34:17 +00001174 if (!FoldedMI)
Evan Cheng87bb9912008-06-13 23:58:02 +00001175 return false;
Evan Cheng87bb9912008-06-13 23:58:02 +00001176
1177 VRM.addSpillSlotUse(SS, FoldedMI);
1178 VRM.virtFolded(VirtReg, FoldedMI, VirtRegMap::isRef);
1179 // Insert new def MI and spill MI.
1180 const TargetRegisterClass* RC = MF.getRegInfo().getRegClass(VirtReg);
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001181 TII->storeRegToStackSlot(MBB, &MI, NewReg, true, SS, RC);
Evan Cheng87bb9912008-06-13 23:58:02 +00001182 MII = prior(MII);
1183 MachineInstr *StoreMI = MII;
1184 VRM.addSpillSlotUse(SS, StoreMI);
1185 VRM.virtFolded(VirtReg, StoreMI, VirtRegMap::isMod);
1186 MII = MBB.insert(MII, FoldedMI); // Update MII to backtrack.
1187
1188 // Delete all 3 old instructions.
Evan Cheng87bb9912008-06-13 23:58:02 +00001189 InvalidateKills(*ReloadMI, RegKills, KillOps);
1190 VRM.RemoveMachineInstrFromMaps(ReloadMI);
1191 MBB.erase(ReloadMI);
Evan Cheng7a153912008-06-16 07:34:17 +00001192 InvalidateKills(*DefMI, RegKills, KillOps);
1193 VRM.RemoveMachineInstrFromMaps(DefMI);
1194 MBB.erase(DefMI);
1195 InvalidateKills(MI, RegKills, KillOps);
1196 VRM.RemoveMachineInstrFromMaps(&MI);
1197 MBB.erase(&MI);
1198
Evan Chengf7923522009-02-26 02:30:42 +00001199 // If NewReg was previously holding value of some SS, it's now clobbered.
1200 // This has to be done now because it's a physical register. When this
1201 // instruction is re-visited, it's ignored.
1202 Spills.ClobberPhysReg(NewReg);
1203
Evan Cheng87bb9912008-06-13 23:58:02 +00001204 ++NumCommutes;
1205 return true;
1206 }
1207
1208 return false;
1209}
1210
Evan Cheng7277a7d2007-11-02 17:35:08 +00001211/// findSuperReg - Find the SubReg's super-register of given register class
1212/// where its SubIdx sub-register is SubReg.
1213static unsigned findSuperReg(const TargetRegisterClass *RC, unsigned SubReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001214 unsigned SubIdx, const TargetRegisterInfo *TRI) {
Evan Cheng7277a7d2007-11-02 17:35:08 +00001215 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
1216 I != E; ++I) {
1217 unsigned Reg = *I;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001218 if (TRI->getSubReg(Reg, SubIdx) == SubReg)
Evan Cheng7277a7d2007-11-02 17:35:08 +00001219 return Reg;
1220 }
1221 return 0;
1222}
1223
Evan Cheng81a03822007-11-17 00:40:40 +00001224/// SpillRegToStackSlot - Spill a register to a specified stack slot. Check if
1225/// the last store to the same slot is now dead. If so, remove the last store.
1226void LocalSpiller::SpillRegToStackSlot(MachineBasicBlock &MBB,
1227 MachineBasicBlock::iterator &MII,
1228 int Idx, unsigned PhysReg, int StackSlot,
1229 const TargetRegisterClass *RC,
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001230 bool isAvailable, MachineInstr *&LastStore,
Evan Cheng81a03822007-11-17 00:40:40 +00001231 AvailableSpills &Spills,
1232 SmallSet<MachineInstr*, 4> &ReMatDefs,
1233 BitVector &RegKills,
1234 std::vector<MachineOperand*> &KillOps,
Evan Chenge4b39002007-12-03 21:31:55 +00001235 VirtRegMap &VRM) {
Owen Andersonf6372aa2008-01-01 21:11:32 +00001236 TII->storeRegToStackSlot(MBB, next(MII), PhysReg, true, StackSlot, RC);
Evan Chengd3653122008-02-27 03:04:06 +00001237 MachineInstr *StoreMI = next(MII);
1238 VRM.addSpillSlotUse(StackSlot, StoreMI);
1239 DOUT << "Store:\t" << *StoreMI;
Evan Cheng81a03822007-11-17 00:40:40 +00001240
1241 // If there is a dead store to this stack slot, nuke it now.
1242 if (LastStore) {
1243 DOUT << "Removed dead store:\t" << *LastStore;
1244 ++NumDSE;
1245 SmallVector<unsigned, 2> KillRegs;
1246 InvalidateKills(*LastStore, RegKills, KillOps, &KillRegs);
1247 MachineBasicBlock::iterator PrevMII = LastStore;
1248 bool CheckDef = PrevMII != MBB.begin();
1249 if (CheckDef)
1250 --PrevMII;
Evan Chengcada2452007-11-28 01:28:46 +00001251 VRM.RemoveMachineInstrFromMaps(LastStore);
Evan Chengd3653122008-02-27 03:04:06 +00001252 MBB.erase(LastStore);
Evan Cheng81a03822007-11-17 00:40:40 +00001253 if (CheckDef) {
1254 // Look at defs of killed registers on the store. Mark the defs
1255 // as dead since the store has been deleted and they aren't
1256 // being reused.
1257 for (unsigned j = 0, ee = KillRegs.size(); j != ee; ++j) {
1258 bool HasOtherDef = false;
1259 if (InvalidateRegDef(PrevMII, *MII, KillRegs[j], HasOtherDef)) {
1260 MachineInstr *DeadDef = PrevMII;
1261 if (ReMatDefs.count(DeadDef) && !HasOtherDef) {
1262 // FIXME: This assumes a remat def does not have side
1263 // effects.
Evan Chengcada2452007-11-28 01:28:46 +00001264 VRM.RemoveMachineInstrFromMaps(DeadDef);
Evan Chengd3653122008-02-27 03:04:06 +00001265 MBB.erase(DeadDef);
Evan Cheng81a03822007-11-17 00:40:40 +00001266 ++NumDRM;
1267 }
1268 }
1269 }
1270 }
1271 }
1272
Evan Chenge4b39002007-12-03 21:31:55 +00001273 LastStore = next(MII);
Evan Cheng81a03822007-11-17 00:40:40 +00001274
1275 // If the stack slot value was previously available in some other
1276 // register, change it now. Otherwise, make the register available,
1277 // in PhysReg.
1278 Spills.ModifyStackSlotOrReMat(StackSlot);
1279 Spills.ClobberPhysReg(PhysReg);
Evan Cheng752272a2009-02-11 08:24:21 +00001280 Spills.addAvailable(StackSlot, PhysReg, isAvailable);
Evan Cheng81a03822007-11-17 00:40:40 +00001281 ++NumStores;
1282}
1283
Evan Cheng7a0f1852008-05-20 08:13:21 +00001284/// TransferDeadness - A identity copy definition is dead and it's being
1285/// removed. Find the last def or use and mark it as dead / kill.
1286void LocalSpiller::TransferDeadness(MachineBasicBlock *MBB, unsigned CurDist,
1287 unsigned Reg, BitVector &RegKills,
1288 std::vector<MachineOperand*> &KillOps) {
1289 int LastUDDist = -1;
1290 MachineInstr *LastUDMI = NULL;
1291 for (MachineRegisterInfo::reg_iterator RI = RegInfo->reg_begin(Reg),
1292 RE = RegInfo->reg_end(); RI != RE; ++RI) {
1293 MachineInstr *UDMI = &*RI;
1294 if (UDMI->getParent() != MBB)
1295 continue;
1296 DenseMap<MachineInstr*, unsigned>::iterator DI = DistanceMap.find(UDMI);
1297 if (DI == DistanceMap.end() || DI->second > CurDist)
1298 continue;
1299 if ((int)DI->second < LastUDDist)
1300 continue;
1301 LastUDDist = DI->second;
1302 LastUDMI = UDMI;
1303 }
1304
1305 if (LastUDMI) {
1306 const TargetInstrDesc &TID = LastUDMI->getDesc();
1307 MachineOperand *LastUD = NULL;
1308 for (unsigned i = 0, e = LastUDMI->getNumOperands(); i != e; ++i) {
1309 MachineOperand &MO = LastUDMI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001310 if (!MO.isReg() || MO.getReg() != Reg)
Evan Cheng7a0f1852008-05-20 08:13:21 +00001311 continue;
1312 if (!LastUD || (LastUD->isUse() && MO.isDef()))
1313 LastUD = &MO;
1314 if (TID.getOperandConstraint(i, TOI::TIED_TO) != -1)
1315 return;
1316 }
1317 if (LastUD->isDef())
1318 LastUD->setIsDead();
1319 else {
1320 LastUD->setIsKill();
1321 RegKills.set(Reg);
1322 KillOps[Reg] = LastUD;
1323 }
1324 }
1325}
1326
Chris Lattner7fb64342004-10-01 19:04:51 +00001327/// rewriteMBB - Keep track of which spills are available even after the
Bill Wendling92c1e122009-02-13 02:16:35 +00001328/// register allocator is done with them. If possible, avid reloading vregs.
Evan Cheng752272a2009-02-11 08:24:21 +00001329void LocalSpiller::RewriteMBB(MachineBasicBlock &MBB, VirtRegMap &VRM,
Evan Chengf7923522009-02-26 02:30:42 +00001330 AvailableSpills &Spills, BitVector &RegKills,
1331 std::vector<MachineOperand*> &KillOps) {
Evan Cheng752272a2009-02-11 08:24:21 +00001332 DOUT << "\n**** Local spiller rewriting MBB '"
1333 << MBB.getBasicBlock()->getName() << ":\n";
Chris Lattner7fb64342004-10-01 19:04:51 +00001334
Evan Chengfff3e192007-08-14 09:11:18 +00001335 MachineFunction &MF = *MBB.getParent();
Owen Andersond10fd972007-12-31 06:32:00 +00001336
Chris Lattner52b25db2004-10-01 19:47:12 +00001337 // MaybeDeadStores - When we need to write a value back into a stack slot,
1338 // keep track of the inserted store. If the stack slot value is never read
1339 // (because the value was used from some available register, for example), and
1340 // subsequently stored to, the original store is dead. This map keeps track
1341 // of inserted stores that are not used. If we see a subsequent store to the
1342 // same stack slot, the original store is deleted.
Evan Chengfff3e192007-08-14 09:11:18 +00001343 std::vector<MachineInstr*> MaybeDeadStores;
1344 MaybeDeadStores.resize(MF.getFrameInfo()->getObjectIndexEnd(), NULL);
Chris Lattner52b25db2004-10-01 19:47:12 +00001345
Evan Chengb6ca4b32007-08-14 23:25:37 +00001346 // ReMatDefs - These are rematerializable def MIs which are not deleted.
1347 SmallSet<MachineInstr*, 4> ReMatDefs;
1348
Evan Chengf7923522009-02-26 02:30:42 +00001349 // Clear kill info.
1350 RegKills.reset();
1351 KillOps.clear();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001352 KillOps.resize(TRI->getNumRegs(), NULL);
Evan Cheng0c40d722007-07-11 05:28:39 +00001353
Evan Cheng7a0f1852008-05-20 08:13:21 +00001354 unsigned Dist = 0;
1355 DistanceMap.clear();
Chris Lattner7fb64342004-10-01 19:04:51 +00001356 for (MachineBasicBlock::iterator MII = MBB.begin(), E = MBB.end();
1357 MII != E; ) {
Chris Lattner7fb64342004-10-01 19:04:51 +00001358 MachineBasicBlock::iterator NextMII = MII; ++NextMII;
Evan Cheng0c40d722007-07-11 05:28:39 +00001359
Evan Cheng66f71632007-10-19 21:23:22 +00001360 VirtRegMap::MI2VirtMapTy::const_iterator I, End;
Evan Cheng0c40d722007-07-11 05:28:39 +00001361 bool Erased = false;
1362 bool BackTracked = false;
Evan Cheng66f71632007-10-19 21:23:22 +00001363 if (PrepForUnfoldOpti(MBB, MII,
1364 MaybeDeadStores, Spills, RegKills, KillOps, VRM))
1365 NextMII = next(MII);
Chris Lattner7fb64342004-10-01 19:04:51 +00001366
Evan Cheng66f71632007-10-19 21:23:22 +00001367 MachineInstr &MI = *MII;
Chris Lattner749c6f62008-01-07 07:27:27 +00001368 const TargetInstrDesc &TID = MI.getDesc();
Evan Chenge077ef62006-11-04 00:21:55 +00001369
Evan Cheng676dd7c2008-03-11 07:19:34 +00001370 if (VRM.hasEmergencySpills(&MI)) {
1371 // Spill physical register(s) in the rare case the allocator has run out
1372 // of registers to allocate.
1373 SmallSet<int, 4> UsedSS;
1374 std::vector<unsigned> &EmSpills = VRM.getEmergencySpills(&MI);
1375 for (unsigned i = 0, e = EmSpills.size(); i != e; ++i) {
1376 unsigned PhysReg = EmSpills[i];
1377 const TargetRegisterClass *RC =
1378 TRI->getPhysicalRegisterRegClass(PhysReg);
1379 assert(RC && "Unable to determine register class!");
1380 int SS = VRM.getEmergencySpillSlot(RC);
1381 if (UsedSS.count(SS))
1382 assert(0 && "Need to spill more than one physical registers!");
1383 UsedSS.insert(SS);
1384 TII->storeRegToStackSlot(MBB, MII, PhysReg, true, SS, RC);
1385 MachineInstr *StoreMI = prior(MII);
1386 VRM.addSpillSlotUse(SS, StoreMI);
1387 TII->loadRegFromStackSlot(MBB, next(MII), PhysReg, SS, RC);
1388 MachineInstr *LoadMI = next(MII);
1389 VRM.addSpillSlotUse(SS, LoadMI);
Evan Chengc1f53c72008-03-11 21:34:46 +00001390 ++NumPSpills;
Evan Cheng676dd7c2008-03-11 07:19:34 +00001391 }
Evan Cheng17d5f542008-03-12 00:14:07 +00001392 NextMII = next(MII);
Evan Cheng676dd7c2008-03-11 07:19:34 +00001393 }
1394
Evan Cheng0cbb1162007-11-29 01:06:25 +00001395 // Insert restores here if asked to.
1396 if (VRM.isRestorePt(&MI)) {
1397 std::vector<unsigned> &RestoreRegs = VRM.getRestorePtRestores(&MI);
1398 for (unsigned i = 0, e = RestoreRegs.size(); i != e; ++i) {
Evan Chengd70dbb52008-02-22 09:24:50 +00001399 unsigned VirtReg = RestoreRegs[e-i-1]; // Reverse order.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001400 if (!VRM.getPreSplitReg(VirtReg))
1401 continue; // Split interval spilled again.
1402 unsigned Phys = VRM.getPhys(VirtReg);
Chris Lattner84bc5422007-12-31 04:13:23 +00001403 RegInfo->setPhysRegUsed(Phys);
Evan Cheng752272a2009-02-11 08:24:21 +00001404
1405 // Check if the value being restored if available. If so, it must be
1406 // from a predecessor BB that fallthrough into this BB. We do not
1407 // expect:
1408 // BB1:
1409 // r1 = load fi#1
1410 // ...
1411 // = r1<kill>
1412 // ... # r1 not clobbered
1413 // ...
1414 // = load fi#1
1415 bool DoReMat = VRM.isReMaterialized(VirtReg);
1416 int SSorRMId = DoReMat
1417 ? VRM.getReMatId(VirtReg) : VRM.getStackSlot(VirtReg);
Evan Cheng86791192009-02-12 10:32:17 +00001418 const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg);
Evan Chengf7923522009-02-26 02:30:42 +00001419 unsigned InReg = Spills.getSpillSlotOrReMatPhysReg(SSorRMId);
Evan Cheng752272a2009-02-11 08:24:21 +00001420 if (InReg == Phys) {
1421 // If the value is already available in the expected register, save
1422 // a reload / remat.
1423 if (SSorRMId)
1424 DOUT << "Reusing RM#" << SSorRMId-VirtRegMap::MAX_STACK_SLOT-1;
1425 else
1426 DOUT << "Reusing SS#" << SSorRMId;
1427 DOUT << " from physreg "
1428 << TRI->getName(InReg) << " for vreg"
1429 << VirtReg <<" instead of reloading into physreg "
1430 << TRI->getName(Phys) << "\n";
1431 ++NumOmitted;
1432 continue;
1433 } else if (InReg && InReg != Phys) {
1434 if (SSorRMId)
1435 DOUT << "Reusing RM#" << SSorRMId-VirtRegMap::MAX_STACK_SLOT-1;
1436 else
1437 DOUT << "Reusing SS#" << SSorRMId;
1438 DOUT << " from physreg "
1439 << TRI->getName(InReg) << " for vreg"
1440 << VirtReg <<" by copying it into physreg "
1441 << TRI->getName(Phys) << "\n";
1442
1443 // If the reloaded / remat value is available in another register,
1444 // copy it to the desired register.
Evan Cheng752272a2009-02-11 08:24:21 +00001445 TII->copyRegToReg(MBB, &MI, Phys, InReg, RC, RC);
1446
1447 // This invalidates Phys.
1448 Spills.ClobberPhysReg(Phys);
1449 // Remember it's available.
1450 Spills.addAvailable(SSorRMId, Phys);
1451
1452 // Mark is killed.
1453 MachineInstr *CopyMI = prior(MII);
1454 MachineOperand *KillOpnd = CopyMI->findRegisterUseOperand(InReg);
1455 KillOpnd->setIsKill();
1456 UpdateKills(*CopyMI, RegKills, KillOps, TRI);
1457
1458 DOUT << '\t' << *CopyMI;
1459 ++NumCopified;
1460 continue;
1461 }
1462
Evan Cheng0cbb1162007-11-29 01:06:25 +00001463 if (VRM.isReMaterialized(VirtReg)) {
Evan Chengca1267c2008-03-31 20:40:39 +00001464 ReMaterialize(MBB, MII, Phys, VirtReg, TII, TRI, VRM);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001465 } else {
Chris Lattner84bc5422007-12-31 04:13:23 +00001466 const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg);
Evan Cheng752272a2009-02-11 08:24:21 +00001467 TII->loadRegFromStackSlot(MBB, &MI, Phys, SSorRMId, RC);
Evan Chengd3653122008-02-27 03:04:06 +00001468 MachineInstr *LoadMI = prior(MII);
Evan Cheng752272a2009-02-11 08:24:21 +00001469 VRM.addSpillSlotUse(SSorRMId, LoadMI);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001470 ++NumLoads;
1471 }
Evan Cheng752272a2009-02-11 08:24:21 +00001472
Evan Cheng0cbb1162007-11-29 01:06:25 +00001473 // This invalidates Phys.
1474 Spills.ClobberPhysReg(Phys);
Evan Cheng752272a2009-02-11 08:24:21 +00001475 // Remember it's available.
1476 Spills.addAvailable(SSorRMId, Phys);
1477
Evan Cheng67845982008-10-17 06:16:07 +00001478 UpdateKills(*prior(MII), RegKills, KillOps, TRI);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001479 DOUT << '\t' << *prior(MII);
1480 }
1481 }
1482
Evan Cheng81a03822007-11-17 00:40:40 +00001483 // Insert spills here if asked to.
Evan Chengcada2452007-11-28 01:28:46 +00001484 if (VRM.isSpillPt(&MI)) {
Evan Chengb50bb8c2007-12-05 08:16:32 +00001485 std::vector<std::pair<unsigned,bool> > &SpillRegs =
1486 VRM.getSpillPtSpills(&MI);
Evan Chengcada2452007-11-28 01:28:46 +00001487 for (unsigned i = 0, e = SpillRegs.size(); i != e; ++i) {
Evan Chengb50bb8c2007-12-05 08:16:32 +00001488 unsigned VirtReg = SpillRegs[i].first;
1489 bool isKill = SpillRegs[i].second;
Evan Chengcada2452007-11-28 01:28:46 +00001490 if (!VRM.getPreSplitReg(VirtReg))
1491 continue; // Split interval spilled again.
Chris Lattner84bc5422007-12-31 04:13:23 +00001492 const TargetRegisterClass *RC = RegInfo->getRegClass(VirtReg);
Evan Chengcada2452007-11-28 01:28:46 +00001493 unsigned Phys = VRM.getPhys(VirtReg);
1494 int StackSlot = VRM.getStackSlot(VirtReg);
Owen Andersonf6372aa2008-01-01 21:11:32 +00001495 TII->storeRegToStackSlot(MBB, next(MII), Phys, isKill, StackSlot, RC);
Evan Chengd64b5c82007-12-05 03:14:33 +00001496 MachineInstr *StoreMI = next(MII);
Evan Chengd3653122008-02-27 03:04:06 +00001497 VRM.addSpillSlotUse(StackSlot, StoreMI);
Evan Cheng4191b962008-03-12 00:02:46 +00001498 DOUT << "Store:\t" << *StoreMI;
Evan Chengd64b5c82007-12-05 03:14:33 +00001499 VRM.virtFolded(VirtReg, StoreMI, VirtRegMap::isMod);
Evan Chengcada2452007-11-28 01:28:46 +00001500 }
Evan Chenge4b39002007-12-03 21:31:55 +00001501 NextMII = next(MII);
Evan Cheng81a03822007-11-17 00:40:40 +00001502 }
1503
1504 /// ReusedOperands - Keep track of operand reuse in case we need to undo
1505 /// reuse.
Dan Gohman6f0d0242008-02-10 18:45:23 +00001506 ReuseInfo ReusedOperands(MI, TRI);
Evan Chengb2fd65f2008-02-22 19:22:06 +00001507 SmallVector<unsigned, 4> VirtUseOps;
Chris Lattner7fb64342004-10-01 19:04:51 +00001508 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
1509 MachineOperand &MO = MI.getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001510 if (!MO.isReg() || MO.getReg() == 0)
Chris Lattner50ea01e2005-09-09 20:29:51 +00001511 continue; // Ignore non-register operands.
1512
Evan Cheng32dfbea2007-10-12 08:50:34 +00001513 unsigned VirtReg = MO.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001514 if (TargetRegisterInfo::isPhysicalRegister(VirtReg)) {
Chris Lattner50ea01e2005-09-09 20:29:51 +00001515 // Ignore physregs for spilling, but remember that it is used by this
1516 // function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001517 RegInfo->setPhysRegUsed(VirtReg);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001518 continue;
1519 }
Evan Chengb2fd65f2008-02-22 19:22:06 +00001520
1521 // We want to process implicit virtual register uses first.
1522 if (MO.isImplicit())
Evan Cheng4cce6b42008-04-11 17:53:36 +00001523 // If the virtual register is implicitly defined, emit a implicit_def
1524 // before so scavenger knows it's "defined".
Evan Chengb2fd65f2008-02-22 19:22:06 +00001525 VirtUseOps.insert(VirtUseOps.begin(), i);
1526 else
1527 VirtUseOps.push_back(i);
1528 }
1529
1530 // Process all of the spilled uses and all non spilled reg references.
Evan Chengaf42fe32008-10-17 20:56:41 +00001531 SmallVector<int, 2> PotentialDeadStoreSlots;
Evan Chengb2fd65f2008-02-22 19:22:06 +00001532 for (unsigned j = 0, e = VirtUseOps.size(); j != e; ++j) {
1533 unsigned i = VirtUseOps[j];
1534 MachineOperand &MO = MI.getOperand(i);
1535 unsigned VirtReg = MO.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001536 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
Evan Chengb2fd65f2008-02-22 19:22:06 +00001537 "Not a virtual register?");
Evan Cheng70306f82007-12-03 09:58:48 +00001538
Evan Chengc498b022007-11-14 07:59:08 +00001539 unsigned SubIdx = MO.getSubReg();
Evan Cheng549f27d32007-08-13 23:45:17 +00001540 if (VRM.isAssignedReg(VirtReg)) {
Chris Lattner50ea01e2005-09-09 20:29:51 +00001541 // This virtual register was assigned a physreg!
1542 unsigned Phys = VRM.getPhys(VirtReg);
Chris Lattner84bc5422007-12-31 04:13:23 +00001543 RegInfo->setPhysRegUsed(Phys);
Evan Chenge077ef62006-11-04 00:21:55 +00001544 if (MO.isDef())
1545 ReusedOperands.markClobbered(Phys);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001546 unsigned RReg = SubIdx ? TRI->getSubReg(Phys, SubIdx) : Phys;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001547 MI.getOperand(i).setReg(RReg);
Evan Cheng4cce6b42008-04-11 17:53:36 +00001548 if (VRM.isImplicitlyDefined(VirtReg))
Bill Wendlingd62e06c2009-02-03 02:29:34 +00001549 BuildMI(MBB, &MI, MI.getDebugLoc(),
1550 TII->get(TargetInstrInfo::IMPLICIT_DEF), RReg);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001551 continue;
1552 }
1553
1554 // This virtual register is now known to be a spilled value.
1555 if (!MO.isUse())
1556 continue; // Handle defs in the loop below (handle use&def here though)
Chris Lattner7fb64342004-10-01 19:04:51 +00001557
Evan Cheng549f27d32007-08-13 23:45:17 +00001558 bool DoReMat = VRM.isReMaterialized(VirtReg);
1559 int SSorRMId = DoReMat
1560 ? VRM.getReMatId(VirtReg) : VRM.getStackSlot(VirtReg);
Evan Chengdc6be192007-08-14 05:42:54 +00001561 int ReuseSlot = SSorRMId;
Chris Lattner7fb64342004-10-01 19:04:51 +00001562
Chris Lattner50ea01e2005-09-09 20:29:51 +00001563 // Check to see if this stack slot is available.
Evan Chengdc6be192007-08-14 05:42:54 +00001564 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SSorRMId);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001565
1566 // If this is a sub-register use, make sure the reuse register is in the
1567 // right register class. For example, for x86 not all of the 32-bit
1568 // registers have accessible sub-registers.
1569 // Similarly so for EXTRACT_SUBREG. Consider this:
1570 // EDI = op
1571 // MOV32_mr fi#1, EDI
1572 // ...
1573 // = EXTRACT_SUBREG fi#1
1574 // fi#1 is available in EDI, but it cannot be reused because it's not in
1575 // the right register file.
1576 if (PhysReg &&
Evan Chengc498b022007-11-14 07:59:08 +00001577 (SubIdx || MI.getOpcode() == TargetInstrInfo::EXTRACT_SUBREG)) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001578 const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001579 if (!RC->contains(PhysReg))
1580 PhysReg = 0;
1581 }
1582
Evan Chengdc6be192007-08-14 05:42:54 +00001583 if (PhysReg) {
Chris Lattner29268692006-09-05 02:12:02 +00001584 // This spilled operand might be part of a two-address operand. If this
1585 // is the case, then changing it will necessarily require changing the
1586 // def part of the instruction as well. However, in some cases, we
1587 // aren't allowed to modify the reused register. If none of these cases
1588 // apply, reuse it.
1589 bool CanReuse = true;
Chris Lattner749c6f62008-01-07 07:27:27 +00001590 int ti = TID.getOperandConstraint(i, TOI::TIED_TO);
Evan Cheng360c2dd2006-11-01 23:06:55 +00001591 if (ti != -1 &&
Dan Gohmand735b802008-10-03 15:45:36 +00001592 MI.getOperand(ti).isReg() &&
Evan Cheng360c2dd2006-11-01 23:06:55 +00001593 MI.getOperand(ti).getReg() == VirtReg) {
Chris Lattner29268692006-09-05 02:12:02 +00001594 // Okay, we have a two address operand. We can reuse this physreg as
Evan Cheng3c82cab2007-01-19 22:40:14 +00001595 // long as we are allowed to clobber the value and there isn't an
1596 // earlier def that has already clobbered the physreg.
Evan Chengdc6be192007-08-14 05:42:54 +00001597 CanReuse = Spills.canClobberPhysReg(ReuseSlot) &&
Evan Chenge077ef62006-11-04 00:21:55 +00001598 !ReusedOperands.isClobbered(PhysReg);
Chris Lattner29268692006-09-05 02:12:02 +00001599 }
1600
1601 if (CanReuse) {
Chris Lattneraddc55a2006-04-28 01:46:50 +00001602 // If this stack slot value is already available, reuse it!
Evan Chengdc6be192007-08-14 05:42:54 +00001603 if (ReuseSlot > VirtRegMap::MAX_STACK_SLOT)
1604 DOUT << "Reusing RM#" << ReuseSlot-VirtRegMap::MAX_STACK_SLOT-1;
Evan Cheng2638e1a2007-03-20 08:13:50 +00001605 else
Evan Chengdc6be192007-08-14 05:42:54 +00001606 DOUT << "Reusing SS#" << ReuseSlot;
Evan Cheng2638e1a2007-03-20 08:13:50 +00001607 DOUT << " from physreg "
Bill Wendlinge6d088a2008-02-26 21:47:57 +00001608 << TRI->getName(PhysReg) << " for vreg"
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001609 << VirtReg <<" instead of reloading into physreg "
Bill Wendlinge6d088a2008-02-26 21:47:57 +00001610 << TRI->getName(VRM.getPhys(VirtReg)) << "\n";
Dan Gohman6f0d0242008-02-10 18:45:23 +00001611 unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001612 MI.getOperand(i).setReg(RReg);
Chris Lattneraddc55a2006-04-28 01:46:50 +00001613
1614 // The only technical detail we have is that we don't know that
1615 // PhysReg won't be clobbered by a reloaded stack slot that occurs
1616 // later in the instruction. In particular, consider 'op V1, V2'.
1617 // If V1 is available in physreg R0, we would choose to reuse it
1618 // here, instead of reloading it into the register the allocator
1619 // indicated (say R1). However, V2 might have to be reloaded
1620 // later, and it might indicate that it needs to live in R0. When
1621 // this occurs, we need to have information available that
1622 // indicates it is safe to use R1 for the reload instead of R0.
1623 //
1624 // To further complicate matters, we might conflict with an alias,
1625 // or R0 and R1 might not be compatible with each other. In this
1626 // case, we actually insert a reload for V1 in R1, ensuring that
1627 // we can get at R0 or its alias.
Evan Chengdc6be192007-08-14 05:42:54 +00001628 ReusedOperands.addReuse(i, ReuseSlot, PhysReg,
Chris Lattneraddc55a2006-04-28 01:46:50 +00001629 VRM.getPhys(VirtReg), VirtReg);
Evan Chenge077ef62006-11-04 00:21:55 +00001630 if (ti != -1)
1631 // Only mark it clobbered if this is a use&def operand.
1632 ReusedOperands.markClobbered(PhysReg);
Chris Lattneraddc55a2006-04-28 01:46:50 +00001633 ++NumReused;
Evan Chengfff3e192007-08-14 09:11:18 +00001634
1635 if (MI.getOperand(i).isKill() &&
1636 ReuseSlot <= VirtRegMap::MAX_STACK_SLOT) {
Evan Chengaf42fe32008-10-17 20:56:41 +00001637
1638 // The store of this spilled value is potentially dead, but we
1639 // won't know for certain until we've confirmed that the re-use
1640 // above is valid, which means waiting until the other operands
1641 // are processed. For now we just track the spill slot, we'll
1642 // remove it after the other operands are processed if valid.
1643
1644 PotentialDeadStoreSlots.push_back(ReuseSlot);
Evan Chengfff3e192007-08-14 09:11:18 +00001645 }
Evan Chengbf189392009-02-17 06:41:03 +00001646
Chris Lattneraddc55a2006-04-28 01:46:50 +00001647 continue;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001648 } // CanReuse
Chris Lattneraddc55a2006-04-28 01:46:50 +00001649
1650 // Otherwise we have a situation where we have a two-address instruction
1651 // whose mod/ref operand needs to be reloaded. This reload is already
1652 // available in some register "PhysReg", but if we used PhysReg as the
1653 // operand to our 2-addr instruction, the instruction would modify
1654 // PhysReg. This isn't cool if something later uses PhysReg and expects
1655 // to get its initial value.
Chris Lattner50ea01e2005-09-09 20:29:51 +00001656 //
Chris Lattneraddc55a2006-04-28 01:46:50 +00001657 // To avoid this problem, and to avoid doing a load right after a store,
1658 // we emit a copy from PhysReg into the designated register for this
1659 // operand.
1660 unsigned DesignatedReg = VRM.getPhys(VirtReg);
1661 assert(DesignatedReg && "Must map virtreg to physreg!");
1662
1663 // Note that, if we reused a register for a previous operand, the
1664 // register we want to reload into might not actually be
1665 // available. If this occurs, use the register indicated by the
1666 // reuser.
1667 if (ReusedOperands.hasReuses())
1668 DesignatedReg = ReusedOperands.GetRegForReload(DesignatedReg, &MI,
Evan Cheng549f27d32007-08-13 23:45:17 +00001669 Spills, MaybeDeadStores, RegKills, KillOps, VRM);
Chris Lattneraddc55a2006-04-28 01:46:50 +00001670
Chris Lattnerba1fc3d2006-04-28 04:43:18 +00001671 // If the mapped designated register is actually the physreg we have
1672 // incoming, we don't need to inserted a dead copy.
1673 if (DesignatedReg == PhysReg) {
1674 // If this stack slot value is already available, reuse it!
Evan Chengdc6be192007-08-14 05:42:54 +00001675 if (ReuseSlot > VirtRegMap::MAX_STACK_SLOT)
1676 DOUT << "Reusing RM#" << ReuseSlot-VirtRegMap::MAX_STACK_SLOT-1;
Evan Cheng2638e1a2007-03-20 08:13:50 +00001677 else
Evan Chengdc6be192007-08-14 05:42:54 +00001678 DOUT << "Reusing SS#" << ReuseSlot;
Bill Wendlinge6d088a2008-02-26 21:47:57 +00001679 DOUT << " from physreg " << TRI->getName(PhysReg)
Bill Wendling6ef781f2008-02-27 06:33:05 +00001680 << " for vreg" << VirtReg
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001681 << " instead of reloading into same physreg.\n";
Dan Gohman6f0d0242008-02-10 18:45:23 +00001682 unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001683 MI.getOperand(i).setReg(RReg);
Evan Cheng7277a7d2007-11-02 17:35:08 +00001684 ReusedOperands.markClobbered(RReg);
Chris Lattnerba1fc3d2006-04-28 04:43:18 +00001685 ++NumReused;
1686 continue;
1687 }
1688
Chris Lattner84bc5422007-12-31 04:13:23 +00001689 const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg);
1690 RegInfo->setPhysRegUsed(DesignatedReg);
Evan Chenge077ef62006-11-04 00:21:55 +00001691 ReusedOperands.markClobbered(DesignatedReg);
Owen Andersond10fd972007-12-31 06:32:00 +00001692 TII->copyRegToReg(MBB, &MI, DesignatedReg, PhysReg, RC, RC);
Evan Chengde4e9422007-02-25 09:51:27 +00001693
Evan Cheng6b448092007-03-02 08:52:00 +00001694 MachineInstr *CopyMI = prior(MII);
Evan Cheng67845982008-10-17 06:16:07 +00001695 UpdateKills(*CopyMI, RegKills, KillOps, TRI);
Evan Chengde4e9422007-02-25 09:51:27 +00001696
Chris Lattneraddc55a2006-04-28 01:46:50 +00001697 // This invalidates DesignatedReg.
1698 Spills.ClobberPhysReg(DesignatedReg);
1699
Evan Cheng752272a2009-02-11 08:24:21 +00001700 Spills.addAvailable(ReuseSlot, DesignatedReg);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001701 unsigned RReg =
Dan Gohman6f0d0242008-02-10 18:45:23 +00001702 SubIdx ? TRI->getSubReg(DesignatedReg, SubIdx) : DesignatedReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001703 MI.getOperand(i).setReg(RReg);
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001704 DOUT << '\t' << *prior(MII);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001705 ++NumReused;
1706 continue;
Evan Cheng66f71632007-10-19 21:23:22 +00001707 } // if (PhysReg)
Chris Lattner50ea01e2005-09-09 20:29:51 +00001708
1709 // Otherwise, reload it and remember that we have it.
1710 PhysReg = VRM.getPhys(VirtReg);
Chris Lattner172c3622006-01-04 06:47:48 +00001711 assert(PhysReg && "Must map virtreg to physreg!");
Chris Lattner7fb64342004-10-01 19:04:51 +00001712
Chris Lattner50ea01e2005-09-09 20:29:51 +00001713 // Note that, if we reused a register for a previous operand, the
1714 // register we want to reload into might not actually be
1715 // available. If this occurs, use the register indicated by the
1716 // reuser.
Chris Lattner540fec62006-02-25 01:51:33 +00001717 if (ReusedOperands.hasReuses())
1718 PhysReg = ReusedOperands.GetRegForReload(PhysReg, &MI,
Evan Cheng549f27d32007-08-13 23:45:17 +00001719 Spills, MaybeDeadStores, RegKills, KillOps, VRM);
Chris Lattner540fec62006-02-25 01:51:33 +00001720
Chris Lattner84bc5422007-12-31 04:13:23 +00001721 RegInfo->setPhysRegUsed(PhysReg);
Evan Chenge077ef62006-11-04 00:21:55 +00001722 ReusedOperands.markClobbered(PhysReg);
Evan Cheng549f27d32007-08-13 23:45:17 +00001723 if (DoReMat) {
Evan Chengca1267c2008-03-31 20:40:39 +00001724 ReMaterialize(MBB, MII, PhysReg, VirtReg, TII, TRI, VRM);
Evan Cheng91935142007-04-04 07:40:01 +00001725 } else {
Chris Lattner84bc5422007-12-31 04:13:23 +00001726 const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg);
Owen Andersonf6372aa2008-01-01 21:11:32 +00001727 TII->loadRegFromStackSlot(MBB, &MI, PhysReg, SSorRMId, RC);
Evan Chengd3653122008-02-27 03:04:06 +00001728 MachineInstr *LoadMI = prior(MII);
1729 VRM.addSpillSlotUse(SSorRMId, LoadMI);
Evan Cheng91935142007-04-04 07:40:01 +00001730 ++NumLoads;
1731 }
Chris Lattner50ea01e2005-09-09 20:29:51 +00001732 // This invalidates PhysReg.
Chris Lattner66cf80f2006-02-03 23:13:58 +00001733 Spills.ClobberPhysReg(PhysReg);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001734
1735 // Any stores to this stack slot are not dead anymore.
Evan Cheng549f27d32007-08-13 23:45:17 +00001736 if (!DoReMat)
Evan Chengfff3e192007-08-14 09:11:18 +00001737 MaybeDeadStores[SSorRMId] = NULL;
Evan Cheng752272a2009-02-11 08:24:21 +00001738 Spills.addAvailable(SSorRMId, PhysReg);
Evan Chengde4e9422007-02-25 09:51:27 +00001739 // Assumes this is the last use. IsKill will be unset if reg is reused
1740 // unless it's a two-address operand.
Chris Lattner749c6f62008-01-07 07:27:27 +00001741 if (TID.getOperandConstraint(i, TOI::TIED_TO) == -1)
Evan Chengde4e9422007-02-25 09:51:27 +00001742 MI.getOperand(i).setIsKill();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001743 unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001744 MI.getOperand(i).setReg(RReg);
Evan Cheng67845982008-10-17 06:16:07 +00001745 UpdateKills(*prior(MII), RegKills, KillOps, TRI);
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001746 DOUT << '\t' << *prior(MII);
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001747 }
1748
Evan Chengaf42fe32008-10-17 20:56:41 +00001749 // Ok - now we can remove stores that have been confirmed dead.
1750 for (unsigned j = 0, e = PotentialDeadStoreSlots.size(); j != e; ++j) {
1751 // This was the last use and the spilled value is still available
1752 // for reuse. That means the spill was unnecessary!
1753 int PDSSlot = PotentialDeadStoreSlots[j];
1754 MachineInstr* DeadStore = MaybeDeadStores[PDSSlot];
1755 if (DeadStore) {
1756 DOUT << "Removed dead store:\t" << *DeadStore;
1757 InvalidateKills(*DeadStore, RegKills, KillOps);
1758 VRM.RemoveMachineInstrFromMaps(DeadStore);
1759 MBB.erase(DeadStore);
1760 MaybeDeadStores[PDSSlot] = NULL;
1761 ++NumDSE;
1762 }
1763 }
1764
1765
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001766 DOUT << '\t' << MI;
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001767
Evan Cheng81a03822007-11-17 00:40:40 +00001768
Chris Lattner7fb64342004-10-01 19:04:51 +00001769 // If we have folded references to memory operands, make sure we clear all
1770 // physical registers that may contain the value of the spilled virtual
1771 // register
Evan Cheng66f71632007-10-19 21:23:22 +00001772 SmallSet<int, 2> FoldedSS;
Evan Chengc17ba8a2008-03-14 20:44:01 +00001773 for (tie(I, End) = VRM.getFoldedVirts(&MI); I != End; ) {
Chris Lattnerbec6a9e2004-10-01 23:15:36 +00001774 unsigned VirtReg = I->second.first;
1775 VirtRegMap::ModRef MR = I->second.second;
Evan Cheng66f71632007-10-19 21:23:22 +00001776 DOUT << "Folded vreg: " << VirtReg << " MR: " << MR;
Evan Cheng81a03822007-11-17 00:40:40 +00001777
Evan Chengc17ba8a2008-03-14 20:44:01 +00001778 // MI2VirtMap be can updated which invalidate the iterator.
1779 // Increment the iterator first.
1780 ++I;
Chris Lattnercea86882005-09-19 06:56:21 +00001781 int SS = VRM.getStackSlot(VirtReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001782 if (SS == VirtRegMap::NO_STACK_SLOT)
1783 continue;
Evan Cheng90a43c32007-08-15 20:20:34 +00001784 FoldedSS.insert(SS);
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001785 DOUT << " - StackSlot: " << SS << "\n";
Chris Lattnercea86882005-09-19 06:56:21 +00001786
1787 // If this folded instruction is just a use, check to see if it's a
1788 // straight load from the virt reg slot.
1789 if ((MR & VirtRegMap::isRef) && !(MR & VirtRegMap::isMod)) {
1790 int FrameIdx;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001791 unsigned DestReg = TII->isLoadFromStackSlot(&MI, FrameIdx);
1792 if (DestReg && FrameIdx == SS) {
1793 // If this spill slot is available, turn it into a copy (or nothing)
1794 // instead of leaving it as a load!
1795 if (unsigned InReg = Spills.getSpillSlotOrReMatPhysReg(SS)) {
1796 DOUT << "Promoted Load To Copy: " << MI;
1797 if (DestReg != InReg) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001798 const TargetRegisterClass *RC = RegInfo->getRegClass(VirtReg);
Owen Andersond10fd972007-12-31 06:32:00 +00001799 TII->copyRegToReg(MBB, &MI, DestReg, InReg, RC, RC);
Evan Chengd9c553f2008-09-11 01:02:12 +00001800 MachineOperand *DefMO = MI.findRegisterDefOperand(DestReg);
1801 unsigned SubIdx = DefMO->getSubReg();
Evan Cheng32dfbea2007-10-12 08:50:34 +00001802 // Revisit the copy so we make sure to notice the effects of the
1803 // operation on the destreg (either needing to RA it if it's
1804 // virtual or needing to clobber any values if it's physical).
1805 NextMII = &MI;
1806 --NextMII; // backtrack to the copy.
Evan Chengd9c553f2008-09-11 01:02:12 +00001807 // Propagate the sub-register index over.
1808 if (SubIdx) {
1809 DefMO = NextMII->findRegisterDefOperand(DestReg);
1810 DefMO->setSubReg(SubIdx);
1811 }
Evan Chengbf189392009-02-17 06:41:03 +00001812
1813 // Mark is killed.
1814 MachineOperand *KillOpnd = NextMII->findRegisterUseOperand(InReg);
1815 KillOpnd->setIsKill();
1816
Evan Cheng32dfbea2007-10-12 08:50:34 +00001817 BackTracked = true;
Evan Cheng39c883c2007-12-11 23:36:57 +00001818 } else {
Evan Cheng32dfbea2007-10-12 08:50:34 +00001819 DOUT << "Removing now-noop copy: " << MI;
Evan Cheng39c883c2007-12-11 23:36:57 +00001820 // Unset last kill since it's being reused.
1821 InvalidateKill(InReg, RegKills, KillOps);
1822 }
Evan Chengde4e9422007-02-25 09:51:27 +00001823
Evan Cheng7a0f1852008-05-20 08:13:21 +00001824 InvalidateKills(MI, RegKills, KillOps);
Evan Chengcada2452007-11-28 01:28:46 +00001825 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001826 MBB.erase(&MI);
1827 Erased = true;
1828 goto ProcessNextInst;
Chris Lattnercea86882005-09-19 06:56:21 +00001829 }
Evan Cheng7f566252007-10-13 02:50:24 +00001830 } else {
1831 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SS);
1832 SmallVector<MachineInstr*, 4> NewMIs;
1833 if (PhysReg &&
Owen Anderson6425f8b2008-01-07 01:35:56 +00001834 TII->unfoldMemoryOperand(MF, &MI, PhysReg, false, false, NewMIs)) {
Evan Cheng7f566252007-10-13 02:50:24 +00001835 MBB.insert(MII, NewMIs[0]);
Evan Cheng7a0f1852008-05-20 08:13:21 +00001836 InvalidateKills(MI, RegKills, KillOps);
Evan Chengcada2452007-11-28 01:28:46 +00001837 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng7f566252007-10-13 02:50:24 +00001838 MBB.erase(&MI);
1839 Erased = true;
1840 --NextMII; // backtrack to the unfolded instruction.
1841 BackTracked = true;
1842 goto ProcessNextInst;
1843 }
Chris Lattnercea86882005-09-19 06:56:21 +00001844 }
1845 }
1846
1847 // If this reference is not a use, any previous store is now dead.
1848 // Otherwise, the store to this stack slot is not dead anymore.
Evan Chengfff3e192007-08-14 09:11:18 +00001849 MachineInstr* DeadStore = MaybeDeadStores[SS];
1850 if (DeadStore) {
Evan Cheng66f71632007-10-19 21:23:22 +00001851 bool isDead = !(MR & VirtRegMap::isRef);
Evan Cheng7f566252007-10-13 02:50:24 +00001852 MachineInstr *NewStore = NULL;
Evan Chengcbfb9b22007-10-22 03:01:44 +00001853 if (MR & VirtRegMap::isModRef) {
Evan Cheng7f566252007-10-13 02:50:24 +00001854 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SS);
1855 SmallVector<MachineInstr*, 4> NewMIs;
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001856 // We can reuse this physreg as long as we are allowed to clobber
Chris Lattner84bc5422007-12-31 04:13:23 +00001857 // the value and there isn't an earlier def that has already clobbered
1858 // the physreg.
Evan Cheng7f566252007-10-13 02:50:24 +00001859 if (PhysReg &&
Evan Cheng7ebc06b2008-05-07 00:49:28 +00001860 !TII->isStoreToStackSlot(&MI, SS)) { // Not profitable!
1861 MachineOperand *KillOpnd =
1862 DeadStore->findRegisterUseOperand(PhysReg, true);
1863 // Note, if the store is storing a sub-register, it's possible the
1864 // super-register is needed below.
1865 if (KillOpnd && !KillOpnd->getSubReg() &&
1866 TII->unfoldMemoryOperand(MF, &MI, PhysReg, false, true,NewMIs)){
Evan Cheng67845982008-10-17 06:16:07 +00001867 MBB.insert(MII, NewMIs[0]);
Evan Cheng7ebc06b2008-05-07 00:49:28 +00001868 NewStore = NewMIs[1];
1869 MBB.insert(MII, NewStore);
1870 VRM.addSpillSlotUse(SS, NewStore);
Evan Cheng7a0f1852008-05-20 08:13:21 +00001871 InvalidateKills(MI, RegKills, KillOps);
Evan Cheng7ebc06b2008-05-07 00:49:28 +00001872 VRM.RemoveMachineInstrFromMaps(&MI);
1873 MBB.erase(&MI);
1874 Erased = true;
1875 --NextMII;
1876 --NextMII; // backtrack to the unfolded instruction.
1877 BackTracked = true;
1878 isDead = true;
1879 }
Evan Cheng66f71632007-10-19 21:23:22 +00001880 }
Evan Cheng7f566252007-10-13 02:50:24 +00001881 }
1882
1883 if (isDead) { // Previous store is dead.
Chris Lattnercea86882005-09-19 06:56:21 +00001884 // If we get here, the store is dead, nuke it now.
Evan Chengfff3e192007-08-14 09:11:18 +00001885 DOUT << "Removed dead store:\t" << *DeadStore;
1886 InvalidateKills(*DeadStore, RegKills, KillOps);
Evan Chengcada2452007-11-28 01:28:46 +00001887 VRM.RemoveMachineInstrFromMaps(DeadStore);
Evan Cheng7f566252007-10-13 02:50:24 +00001888 MBB.erase(DeadStore);
1889 if (!NewStore)
1890 ++NumDSE;
Chris Lattnercea86882005-09-19 06:56:21 +00001891 }
Evan Cheng7f566252007-10-13 02:50:24 +00001892
Evan Chengfff3e192007-08-14 09:11:18 +00001893 MaybeDeadStores[SS] = NULL;
Evan Cheng7f566252007-10-13 02:50:24 +00001894 if (NewStore) {
1895 // Treat this store as a spill merged into a copy. That makes the
1896 // stack slot value available.
1897 VRM.virtFolded(VirtReg, NewStore, VirtRegMap::isMod);
1898 goto ProcessNextInst;
1899 }
Chris Lattnercea86882005-09-19 06:56:21 +00001900 }
1901
1902 // If the spill slot value is available, and this is a new definition of
1903 // the value, the value is not available anymore.
1904 if (MR & VirtRegMap::isMod) {
Chris Lattner07cf1412006-02-03 00:36:31 +00001905 // Notice that the value in this stack slot has been modified.
Evan Cheng549f27d32007-08-13 23:45:17 +00001906 Spills.ModifyStackSlotOrReMat(SS);
Chris Lattnercd816392006-02-02 23:29:36 +00001907
1908 // If this is *just* a mod of the value, check to see if this is just a
1909 // store to the spill slot (i.e. the spill got merged into the copy). If
1910 // so, realize that the vreg is available now, and add the store to the
1911 // MaybeDeadStore info.
1912 int StackSlot;
1913 if (!(MR & VirtRegMap::isRef)) {
1914 if (unsigned SrcReg = TII->isStoreToStackSlot(&MI, StackSlot)) {
Dan Gohman6f0d0242008-02-10 18:45:23 +00001915 assert(TargetRegisterInfo::isPhysicalRegister(SrcReg) &&
Chris Lattnercd816392006-02-02 23:29:36 +00001916 "Src hasn't been allocated yet?");
Evan Cheng87bb9912008-06-13 23:58:02 +00001917
1918 if (CommuteToFoldReload(MBB, MII, VirtReg, SrcReg, StackSlot,
Evan Chengf7923522009-02-26 02:30:42 +00001919 Spills, RegKills, KillOps, TRI, VRM)) {
Evan Cheng87bb9912008-06-13 23:58:02 +00001920 NextMII = next(MII);
1921 BackTracked = true;
1922 goto ProcessNextInst;
1923 }
1924
Chris Lattner07cf1412006-02-03 00:36:31 +00001925 // Okay, this is certainly a store of SrcReg to [StackSlot]. Mark
Chris Lattnercd816392006-02-02 23:29:36 +00001926 // this as a potentially dead store in case there is a subsequent
1927 // store into the stack slot without a read from it.
1928 MaybeDeadStores[StackSlot] = &MI;
1929
Chris Lattnercd816392006-02-02 23:29:36 +00001930 // If the stack slot value was previously available in some other
Evan Cheng87bb9912008-06-13 23:58:02 +00001931 // register, change it now. Otherwise, make the register
1932 // available in PhysReg.
Evan Cheng752272a2009-02-11 08:24:21 +00001933 Spills.addAvailable(StackSlot, SrcReg, false/*!clobber*/);
Chris Lattnercd816392006-02-02 23:29:36 +00001934 }
1935 }
Chris Lattner7fb64342004-10-01 19:04:51 +00001936 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001937 }
1938
Chris Lattner7fb64342004-10-01 19:04:51 +00001939 // Process all of the spilled defs.
1940 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
1941 MachineOperand &MO = MI.getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001942 if (!(MO.isReg() && MO.getReg() && MO.isDef()))
Evan Cheng66f71632007-10-19 21:23:22 +00001943 continue;
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001944
Evan Cheng66f71632007-10-19 21:23:22 +00001945 unsigned VirtReg = MO.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001946 if (!TargetRegisterInfo::isVirtualRegister(VirtReg)) {
Evan Cheng66f71632007-10-19 21:23:22 +00001947 // Check to see if this is a noop copy. If so, eliminate the
1948 // instruction before considering the dest reg to be changed.
Evan Cheng04ee5a12009-01-20 19:12:24 +00001949 unsigned Src, Dst, SrcSR, DstSR;
1950 if (TII->isMoveInstr(MI, Src, Dst, SrcSR, DstSR) && Src == Dst) {
Evan Cheng66f71632007-10-19 21:23:22 +00001951 ++NumDCE;
1952 DOUT << "Removing now-noop copy: " << MI;
Evan Cheng7a0f1852008-05-20 08:13:21 +00001953 SmallVector<unsigned, 2> KillRegs;
1954 InvalidateKills(MI, RegKills, KillOps, &KillRegs);
1955 if (MO.isDead() && !KillRegs.empty()) {
Evan Chengbbe4105cd2008-12-02 02:15:36 +00001956 // Source register or an implicit super/sub-register use is killed.
1957 assert(KillRegs[0] == Dst ||
1958 TRI->isSubRegister(KillRegs[0], Dst) ||
1959 TRI->isSuperRegister(KillRegs[0], Dst));
Evan Cheng7a0f1852008-05-20 08:13:21 +00001960 // Last def is now dead.
1961 TransferDeadness(&MBB, Dist, Src, RegKills, KillOps);
1962 }
Evan Chengd3653122008-02-27 03:04:06 +00001963 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng66f71632007-10-19 21:23:22 +00001964 MBB.erase(&MI);
1965 Erased = true;
Evan Cheng66f71632007-10-19 21:23:22 +00001966 Spills.disallowClobberPhysReg(VirtReg);
1967 goto ProcessNextInst;
1968 }
1969
1970 // If it's not a no-op copy, it clobbers the value in the destreg.
1971 Spills.ClobberPhysReg(VirtReg);
1972 ReusedOperands.markClobbered(VirtReg);
1973
1974 // Check to see if this instruction is a load from a stack slot into
1975 // a register. If so, this provides the stack slot value in the reg.
1976 int FrameIdx;
1977 if (unsigned DestReg = TII->isLoadFromStackSlot(&MI, FrameIdx)) {
1978 assert(DestReg == VirtReg && "Unknown load situation!");
1979
1980 // If it is a folded reference, then it's not safe to clobber.
1981 bool Folded = FoldedSS.count(FrameIdx);
1982 // Otherwise, if it wasn't available, remember that it is now!
Evan Cheng752272a2009-02-11 08:24:21 +00001983 Spills.addAvailable(FrameIdx, DestReg, !Folded);
Evan Cheng66f71632007-10-19 21:23:22 +00001984 goto ProcessNextInst;
1985 }
1986
1987 continue;
1988 }
1989
Evan Chengc498b022007-11-14 07:59:08 +00001990 unsigned SubIdx = MO.getSubReg();
Evan Cheng66f71632007-10-19 21:23:22 +00001991 bool DoReMat = VRM.isReMaterialized(VirtReg);
1992 if (DoReMat)
1993 ReMatDefs.insert(&MI);
1994
1995 // The only vregs left are stack slot definitions.
1996 int StackSlot = VRM.getStackSlot(VirtReg);
Chris Lattner84bc5422007-12-31 04:13:23 +00001997 const TargetRegisterClass *RC = RegInfo->getRegClass(VirtReg);
Evan Cheng66f71632007-10-19 21:23:22 +00001998
1999 // If this def is part of a two-address operand, make sure to execute
2000 // the store from the correct physical register.
2001 unsigned PhysReg;
Chris Lattner749c6f62008-01-07 07:27:27 +00002002 int TiedOp = MI.getDesc().findTiedToSrcOperand(i);
Evan Cheng7277a7d2007-11-02 17:35:08 +00002003 if (TiedOp != -1) {
Evan Cheng66f71632007-10-19 21:23:22 +00002004 PhysReg = MI.getOperand(TiedOp).getReg();
Evan Chengc498b022007-11-14 07:59:08 +00002005 if (SubIdx) {
Dan Gohman6f0d0242008-02-10 18:45:23 +00002006 unsigned SuperReg = findSuperReg(RC, PhysReg, SubIdx, TRI);
2007 assert(SuperReg && TRI->getSubReg(SuperReg, SubIdx) == PhysReg &&
Evan Cheng7277a7d2007-11-02 17:35:08 +00002008 "Can't find corresponding super-register!");
2009 PhysReg = SuperReg;
2010 }
2011 } else {
Evan Cheng66f71632007-10-19 21:23:22 +00002012 PhysReg = VRM.getPhys(VirtReg);
2013 if (ReusedOperands.isClobbered(PhysReg)) {
2014 // Another def has taken the assigned physreg. It must have been a
2015 // use&def which got it due to reuse. Undo the reuse!
2016 PhysReg = ReusedOperands.GetRegForReload(PhysReg, &MI,
2017 Spills, MaybeDeadStores, RegKills, KillOps, VRM);
2018 }
2019 }
2020
Evan Chenged70cbb32008-03-26 19:03:01 +00002021 assert(PhysReg && "VR not assigned a physical register?");
Chris Lattner84bc5422007-12-31 04:13:23 +00002022 RegInfo->setPhysRegUsed(PhysReg);
Dan Gohman6f0d0242008-02-10 18:45:23 +00002023 unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng7277a7d2007-11-02 17:35:08 +00002024 ReusedOperands.markClobbered(RReg);
2025 MI.getOperand(i).setReg(RReg);
2026
Evan Cheng66f71632007-10-19 21:23:22 +00002027 if (!MO.isDead()) {
Evan Cheng66f71632007-10-19 21:23:22 +00002028 MachineInstr *&LastStore = MaybeDeadStores[StackSlot];
Evan Cheng35a3e4a2007-12-04 19:19:45 +00002029 SpillRegToStackSlot(MBB, MII, -1, PhysReg, StackSlot, RC, true,
2030 LastStore, Spills, ReMatDefs, RegKills, KillOps, VRM);
Evan Chenge4b39002007-12-03 21:31:55 +00002031 NextMII = next(MII);
Evan Cheng66f71632007-10-19 21:23:22 +00002032
2033 // Check to see if this is a noop copy. If so, eliminate the
2034 // instruction before considering the dest reg to be changed.
2035 {
Evan Cheng04ee5a12009-01-20 19:12:24 +00002036 unsigned Src, Dst, SrcSR, DstSR;
2037 if (TII->isMoveInstr(MI, Src, Dst, SrcSR, DstSR) && Src == Dst) {
Chris Lattner29268692006-09-05 02:12:02 +00002038 ++NumDCE;
Bill Wendlingb2b9c202006-11-17 02:09:07 +00002039 DOUT << "Removing now-noop copy: " << MI;
Evan Cheng7a0f1852008-05-20 08:13:21 +00002040 InvalidateKills(MI, RegKills, KillOps);
Evan Chengd3653122008-02-27 03:04:06 +00002041 VRM.RemoveMachineInstrFromMaps(&MI);
Chris Lattner29268692006-09-05 02:12:02 +00002042 MBB.erase(&MI);
Evan Cheng0c40d722007-07-11 05:28:39 +00002043 Erased = true;
Evan Cheng67845982008-10-17 06:16:07 +00002044 UpdateKills(*LastStore, RegKills, KillOps, TRI);
Chris Lattner29268692006-09-05 02:12:02 +00002045 goto ProcessNextInst;
Chris Lattner7fb64342004-10-01 19:04:51 +00002046 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00002047 }
Evan Cheng66f71632007-10-19 21:23:22 +00002048 }
Chris Lattner7fb64342004-10-01 19:04:51 +00002049 }
Chris Lattnercea86882005-09-19 06:56:21 +00002050 ProcessNextInst:
Evan Cheng7a0f1852008-05-20 08:13:21 +00002051 DistanceMap.insert(std::make_pair(&MI, Dist++));
Evan Cheng35a3e4a2007-12-04 19:19:45 +00002052 if (!Erased && !BackTracked) {
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002053 for (MachineBasicBlock::iterator II = &MI; II != NextMII; ++II)
Evan Cheng67845982008-10-17 06:16:07 +00002054 UpdateKills(*II, RegKills, KillOps, TRI);
Evan Cheng35a3e4a2007-12-04 19:19:45 +00002055 }
Chris Lattner7fb64342004-10-01 19:04:51 +00002056 MII = NextMII;
2057 }
Evan Cheng752272a2009-02-11 08:24:21 +00002058
Chris Lattner8c4d88d2004-09-30 01:54:45 +00002059}
2060
Chris Lattner8c4d88d2004-09-30 01:54:45 +00002061llvm::Spiller* llvm::createSpiller() {
2062 switch (SpillerOpt) {
2063 default: assert(0 && "Unreachable!");
2064 case local:
2065 return new LocalSpiller();
2066 case simple:
2067 return new SimpleSpiller();
2068 }
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +00002069}