blob: 40e0808654633eaed14815b40ddfb1e2a8d927c4 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
28#include "drmP.h"
29#include "drm.h"
30#include "i915_drm.h"
31#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070034#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090035#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070036#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/pci.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038
Chris Wilson88241782011-01-07 17:09:48 +000039static __must_check int i915_gem_object_flush_gpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +000040static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
41static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson88241782011-01-07 17:09:48 +000042static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
43 unsigned alignment,
44 bool map_and_fenceable);
Chris Wilsond9e86c02010-11-10 16:40:20 +000045static void i915_gem_clear_fence_reg(struct drm_device *dev,
46 struct drm_i915_fence_reg *reg);
Chris Wilson05394f32010-11-08 19:18:58 +000047static int i915_gem_phys_pwrite(struct drm_device *dev,
48 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100049 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000050 struct drm_file *file);
51static void i915_gem_free_object_tail(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -070052
Chris Wilson17250b72010-10-28 12:51:39 +010053static int i915_gem_inactive_shrink(struct shrinker *shrinker,
Ying Han1495f232011-05-24 17:12:27 -070054 struct shrink_control *sc);
Daniel Vetter8c599672011-12-14 13:57:31 +010055static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Chris Wilson31169712009-09-14 16:50:28 +010056
Chris Wilson73aa8082010-09-30 11:46:12 +010057/* some bookkeeping */
58static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
59 size_t size)
60{
61 dev_priv->mm.object_count++;
62 dev_priv->mm.object_memory += size;
63}
64
65static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
66 size_t size)
67{
68 dev_priv->mm.object_count--;
69 dev_priv->mm.object_memory -= size;
70}
71
Chris Wilson21dd3732011-01-26 15:55:56 +000072static int
73i915_gem_wait_for_error(struct drm_device *dev)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010074{
75 struct drm_i915_private *dev_priv = dev->dev_private;
76 struct completion *x = &dev_priv->error_completion;
77 unsigned long flags;
78 int ret;
79
80 if (!atomic_read(&dev_priv->mm.wedged))
81 return 0;
82
83 ret = wait_for_completion_interruptible(x);
84 if (ret)
85 return ret;
86
Chris Wilson21dd3732011-01-26 15:55:56 +000087 if (atomic_read(&dev_priv->mm.wedged)) {
88 /* GPU is hung, bump the completion count to account for
89 * the token we just consumed so that we never hit zero and
90 * end up waiting upon a subsequent completion event that
91 * will never happen.
92 */
93 spin_lock_irqsave(&x->wait.lock, flags);
94 x->done++;
95 spin_unlock_irqrestore(&x->wait.lock, flags);
96 }
97 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +010098}
99
Chris Wilson54cf91d2010-11-25 18:00:26 +0000100int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100101{
Chris Wilson76c1dec2010-09-25 11:22:51 +0100102 int ret;
103
Chris Wilson21dd3732011-01-26 15:55:56 +0000104 ret = i915_gem_wait_for_error(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100105 if (ret)
106 return ret;
107
108 ret = mutex_lock_interruptible(&dev->struct_mutex);
109 if (ret)
110 return ret;
111
Chris Wilson23bc5982010-09-29 16:10:57 +0100112 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100113 return 0;
114}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100115
Chris Wilson7d1c4802010-08-07 21:45:03 +0100116static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000117i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100118{
Chris Wilson05394f32010-11-08 19:18:58 +0000119 return obj->gtt_space && !obj->active && obj->pin_count == 0;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100120}
121
Eric Anholt673a3942008-07-30 12:06:12 -0700122int
123i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000124 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700125{
Eric Anholt673a3942008-07-30 12:06:12 -0700126 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000127
128 if (args->gtt_start >= args->gtt_end ||
129 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
130 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700131
Daniel Vetterf534bc02012-03-26 22:37:04 +0200132 /* GEM with user mode setting was never supported on ilk and later. */
133 if (INTEL_INFO(dev)->gen >= 5)
134 return -ENODEV;
135
Eric Anholt673a3942008-07-30 12:06:12 -0700136 mutex_lock(&dev->struct_mutex);
Daniel Vetter644ec022012-03-26 09:45:40 +0200137 i915_gem_init_global_gtt(dev, args->gtt_start,
138 args->gtt_end, args->gtt_end);
Eric Anholt673a3942008-07-30 12:06:12 -0700139 mutex_unlock(&dev->struct_mutex);
140
Chris Wilson20217462010-11-23 15:26:33 +0000141 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700142}
143
Eric Anholt5a125c32008-10-22 21:40:13 -0700144int
145i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000146 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700147{
Chris Wilson73aa8082010-09-30 11:46:12 +0100148 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700149 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000150 struct drm_i915_gem_object *obj;
151 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700152
153 if (!(dev->driver->driver_features & DRIVER_GEM))
154 return -ENODEV;
155
Chris Wilson6299f992010-11-24 12:23:44 +0000156 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100157 mutex_lock(&dev->struct_mutex);
Chris Wilson6299f992010-11-24 12:23:44 +0000158 list_for_each_entry(obj, &dev_priv->mm.pinned_list, mm_list)
159 pinned += obj->gtt_space->size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100160 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700161
Chris Wilson6299f992010-11-24 12:23:44 +0000162 args->aper_size = dev_priv->mm.gtt_total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400163 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000164
Eric Anholt5a125c32008-10-22 21:40:13 -0700165 return 0;
166}
167
Dave Airlieff72145b2011-02-07 12:16:14 +1000168static int
169i915_gem_create(struct drm_file *file,
170 struct drm_device *dev,
171 uint64_t size,
172 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700173{
Chris Wilson05394f32010-11-08 19:18:58 +0000174 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300175 int ret;
176 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700177
Dave Airlieff72145b2011-02-07 12:16:14 +1000178 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200179 if (size == 0)
180 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700181
182 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000183 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700184 if (obj == NULL)
185 return -ENOMEM;
186
Chris Wilson05394f32010-11-08 19:18:58 +0000187 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100188 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +0000189 drm_gem_object_release(&obj->base);
190 i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100191 kfree(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700192 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100193 }
194
Chris Wilson202f2fe2010-10-14 13:20:40 +0100195 /* drop reference from allocate - handle holds it now */
Chris Wilson05394f32010-11-08 19:18:58 +0000196 drm_gem_object_unreference(&obj->base);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100197 trace_i915_gem_object_create(obj);
198
Dave Airlieff72145b2011-02-07 12:16:14 +1000199 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700200 return 0;
201}
202
Dave Airlieff72145b2011-02-07 12:16:14 +1000203int
204i915_gem_dumb_create(struct drm_file *file,
205 struct drm_device *dev,
206 struct drm_mode_create_dumb *args)
207{
208 /* have to work out size/pitch and return them */
Chris Wilsoned0291f2011-03-19 08:21:45 +0000209 args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000210 args->size = args->pitch * args->height;
211 return i915_gem_create(file, dev,
212 args->size, &args->handle);
213}
214
215int i915_gem_dumb_destroy(struct drm_file *file,
216 struct drm_device *dev,
217 uint32_t handle)
218{
219 return drm_gem_handle_delete(file, handle);
220}
221
222/**
223 * Creates a new mm object and returns a handle to it.
224 */
225int
226i915_gem_create_ioctl(struct drm_device *dev, void *data,
227 struct drm_file *file)
228{
229 struct drm_i915_gem_create *args = data;
230 return i915_gem_create(file, dev,
231 args->size, &args->handle);
232}
233
Chris Wilson05394f32010-11-08 19:18:58 +0000234static int i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Eric Anholt280b7132009-03-12 16:56:27 -0700235{
Chris Wilson05394f32010-11-08 19:18:58 +0000236 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt280b7132009-03-12 16:56:27 -0700237
238 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson05394f32010-11-08 19:18:58 +0000239 obj->tiling_mode != I915_TILING_NONE;
Eric Anholt280b7132009-03-12 16:56:27 -0700240}
241
Daniel Vetter8c599672011-12-14 13:57:31 +0100242static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100243__copy_to_user_swizzled(char __user *cpu_vaddr,
244 const char *gpu_vaddr, int gpu_offset,
245 int length)
246{
247 int ret, cpu_offset = 0;
248
249 while (length > 0) {
250 int cacheline_end = ALIGN(gpu_offset + 1, 64);
251 int this_length = min(cacheline_end - gpu_offset, length);
252 int swizzled_gpu_offset = gpu_offset ^ 64;
253
254 ret = __copy_to_user(cpu_vaddr + cpu_offset,
255 gpu_vaddr + swizzled_gpu_offset,
256 this_length);
257 if (ret)
258 return ret + length;
259
260 cpu_offset += this_length;
261 gpu_offset += this_length;
262 length -= this_length;
263 }
264
265 return 0;
266}
267
268static inline int
Daniel Vetter8c599672011-12-14 13:57:31 +0100269__copy_from_user_swizzled(char __user *gpu_vaddr, int gpu_offset,
270 const char *cpu_vaddr,
271 int length)
272{
273 int ret, cpu_offset = 0;
274
275 while (length > 0) {
276 int cacheline_end = ALIGN(gpu_offset + 1, 64);
277 int this_length = min(cacheline_end - gpu_offset, length);
278 int swizzled_gpu_offset = gpu_offset ^ 64;
279
280 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
281 cpu_vaddr + cpu_offset,
282 this_length);
283 if (ret)
284 return ret + length;
285
286 cpu_offset += this_length;
287 gpu_offset += this_length;
288 length -= this_length;
289 }
290
291 return 0;
292}
293
Daniel Vetterd174bd62012-03-25 19:47:40 +0200294/* Per-page copy function for the shmem pread fastpath.
295 * Flushes invalid cachelines before reading the target if
296 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700297static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200298shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
299 char __user *user_data,
300 bool page_do_bit17_swizzling, bool needs_clflush)
301{
302 char *vaddr;
303 int ret;
304
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200305 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200306 return -EINVAL;
307
308 vaddr = kmap_atomic(page);
309 if (needs_clflush)
310 drm_clflush_virt_range(vaddr + shmem_page_offset,
311 page_length);
312 ret = __copy_to_user_inatomic(user_data,
313 vaddr + shmem_page_offset,
314 page_length);
315 kunmap_atomic(vaddr);
316
317 return ret;
318}
319
Daniel Vetter23c18c72012-03-25 19:47:42 +0200320static void
321shmem_clflush_swizzled_range(char *addr, unsigned long length,
322 bool swizzled)
323{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200324 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200325 unsigned long start = (unsigned long) addr;
326 unsigned long end = (unsigned long) addr + length;
327
328 /* For swizzling simply ensure that we always flush both
329 * channels. Lame, but simple and it works. Swizzled
330 * pwrite/pread is far from a hotpath - current userspace
331 * doesn't use it at all. */
332 start = round_down(start, 128);
333 end = round_up(end, 128);
334
335 drm_clflush_virt_range((void *)start, end - start);
336 } else {
337 drm_clflush_virt_range(addr, length);
338 }
339
340}
341
Daniel Vetterd174bd62012-03-25 19:47:40 +0200342/* Only difference to the fast-path function is that this can handle bit17
343 * and uses non-atomic copy and kmap functions. */
344static int
345shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
346 char __user *user_data,
347 bool page_do_bit17_swizzling, bool needs_clflush)
348{
349 char *vaddr;
350 int ret;
351
352 vaddr = kmap(page);
353 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200354 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
355 page_length,
356 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200357
358 if (page_do_bit17_swizzling)
359 ret = __copy_to_user_swizzled(user_data,
360 vaddr, shmem_page_offset,
361 page_length);
362 else
363 ret = __copy_to_user(user_data,
364 vaddr + shmem_page_offset,
365 page_length);
366 kunmap(page);
367
368 return ret;
369}
370
Eric Anholteb014592009-03-10 11:44:52 -0700371static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200372i915_gem_shmem_pread(struct drm_device *dev,
373 struct drm_i915_gem_object *obj,
374 struct drm_i915_gem_pread *args,
375 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700376{
Chris Wilson05394f32010-11-08 19:18:58 +0000377 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Daniel Vetter8461d222011-12-14 13:57:32 +0100378 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700379 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100380 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100381 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100382 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200383 int hit_slowpath = 0;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200384 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200385 int needs_clflush = 0;
Daniel Vetter692a5762012-03-25 19:47:34 +0200386 int release_page;
Eric Anholteb014592009-03-10 11:44:52 -0700387
Daniel Vetter8461d222011-12-14 13:57:32 +0100388 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholteb014592009-03-10 11:44:52 -0700389 remain = args->size;
390
Daniel Vetter8461d222011-12-14 13:57:32 +0100391 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700392
Daniel Vetter84897312012-03-25 19:47:31 +0200393 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
394 /* If we're not in the cpu read domain, set ourself into the gtt
395 * read domain and manually flush cachelines (if required). This
396 * optimizes for the case when the gpu will dirty the data
397 * anyway again before the next pread happens. */
398 if (obj->cache_level == I915_CACHE_NONE)
399 needs_clflush = 1;
400 ret = i915_gem_object_set_to_gtt_domain(obj, false);
401 if (ret)
402 return ret;
403 }
Eric Anholteb014592009-03-10 11:44:52 -0700404
Eric Anholteb014592009-03-10 11:44:52 -0700405 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100406
Eric Anholteb014592009-03-10 11:44:52 -0700407 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100408 struct page *page;
409
Eric Anholteb014592009-03-10 11:44:52 -0700410 /* Operation in this page
411 *
Eric Anholteb014592009-03-10 11:44:52 -0700412 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700413 * page_length = bytes to copy for this page
414 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100415 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700416 page_length = remain;
417 if ((shmem_page_offset + page_length) > PAGE_SIZE)
418 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700419
Daniel Vetter692a5762012-03-25 19:47:34 +0200420 if (obj->pages) {
421 page = obj->pages[offset >> PAGE_SHIFT];
422 release_page = 0;
423 } else {
424 page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
425 if (IS_ERR(page)) {
426 ret = PTR_ERR(page);
427 goto out;
428 }
429 release_page = 1;
Jesper Juhlb65552f2011-06-12 20:53:44 +0000430 }
Chris Wilsone5281cc2010-10-28 13:45:36 +0100431
Daniel Vetter8461d222011-12-14 13:57:32 +0100432 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
433 (page_to_phys(page) & (1 << 17)) != 0;
434
Daniel Vetterd174bd62012-03-25 19:47:40 +0200435 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
436 user_data, page_do_bit17_swizzling,
437 needs_clflush);
438 if (ret == 0)
439 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700440
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200441 hit_slowpath = 1;
Daniel Vetter692a5762012-03-25 19:47:34 +0200442 page_cache_get(page);
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200443 mutex_unlock(&dev->struct_mutex);
444
Daniel Vetter96d79b52012-03-25 19:47:36 +0200445 if (!prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200446 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200447 /* Userspace is tricking us, but we've already clobbered
448 * its pages with the prefault and promised to write the
449 * data up to the first fault. Hence ignore any errors
450 * and just continue. */
451 (void)ret;
452 prefaulted = 1;
453 }
454
Daniel Vetterd174bd62012-03-25 19:47:40 +0200455 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
456 user_data, page_do_bit17_swizzling,
457 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700458
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200459 mutex_lock(&dev->struct_mutex);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100460 page_cache_release(page);
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200461next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100462 mark_page_accessed(page);
Daniel Vetter692a5762012-03-25 19:47:34 +0200463 if (release_page)
464 page_cache_release(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100465
Daniel Vetter8461d222011-12-14 13:57:32 +0100466 if (ret) {
467 ret = -EFAULT;
468 goto out;
469 }
470
Eric Anholteb014592009-03-10 11:44:52 -0700471 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100472 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700473 offset += page_length;
474 }
475
Chris Wilson4f27b752010-10-14 15:26:45 +0100476out:
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200477 if (hit_slowpath) {
478 /* Fixup: Kill any reinstated backing storage pages */
479 if (obj->madv == __I915_MADV_PURGED)
480 i915_gem_object_truncate(obj);
481 }
Eric Anholteb014592009-03-10 11:44:52 -0700482
483 return ret;
484}
485
Eric Anholt673a3942008-07-30 12:06:12 -0700486/**
487 * Reads data from the object referenced by handle.
488 *
489 * On error, the contents of *data are undefined.
490 */
491int
492i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000493 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700494{
495 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000496 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100497 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700498
Chris Wilson51311d02010-11-17 09:10:42 +0000499 if (args->size == 0)
500 return 0;
501
502 if (!access_ok(VERIFY_WRITE,
503 (char __user *)(uintptr_t)args->data_ptr,
504 args->size))
505 return -EFAULT;
506
Chris Wilson4f27b752010-10-14 15:26:45 +0100507 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100508 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100509 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700510
Chris Wilson05394f32010-11-08 19:18:58 +0000511 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000512 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100513 ret = -ENOENT;
514 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100515 }
Eric Anholt673a3942008-07-30 12:06:12 -0700516
Chris Wilson7dcd2492010-09-26 20:21:44 +0100517 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000518 if (args->offset > obj->base.size ||
519 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100520 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100521 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100522 }
523
Chris Wilsondb53a302011-02-03 11:57:46 +0000524 trace_i915_gem_object_pread(obj, args->offset, args->size);
525
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200526 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700527
Chris Wilson35b62a82010-09-26 20:23:38 +0100528out:
Chris Wilson05394f32010-11-08 19:18:58 +0000529 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100530unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100531 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700532 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700533}
534
Keith Packard0839ccb2008-10-30 19:38:48 -0700535/* This is the fast write path which cannot handle
536 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700537 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700538
Keith Packard0839ccb2008-10-30 19:38:48 -0700539static inline int
540fast_user_write(struct io_mapping *mapping,
541 loff_t page_base, int page_offset,
542 char __user *user_data,
543 int length)
544{
545 char *vaddr_atomic;
546 unsigned long unwritten;
547
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700548 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Keith Packard0839ccb2008-10-30 19:38:48 -0700549 unwritten = __copy_from_user_inatomic_nocache(vaddr_atomic + page_offset,
550 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700551 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100552 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700553}
554
Eric Anholt3de09aa2009-03-09 09:42:23 -0700555/**
556 * This is the fast pwrite path, where we copy the data directly from the
557 * user into the GTT, uncached.
558 */
Eric Anholt673a3942008-07-30 12:06:12 -0700559static int
Chris Wilson05394f32010-11-08 19:18:58 +0000560i915_gem_gtt_pwrite_fast(struct drm_device *dev,
561 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700562 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000563 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700564{
Keith Packard0839ccb2008-10-30 19:38:48 -0700565 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700566 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700567 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700568 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200569 int page_offset, page_length, ret;
570
571 ret = i915_gem_object_pin(obj, 0, true);
572 if (ret)
573 goto out;
574
575 ret = i915_gem_object_set_to_gtt_domain(obj, true);
576 if (ret)
577 goto out_unpin;
578
579 ret = i915_gem_object_put_fence(obj);
580 if (ret)
581 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700582
583 user_data = (char __user *) (uintptr_t) args->data_ptr;
584 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700585
Chris Wilson05394f32010-11-08 19:18:58 +0000586 offset = obj->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700587
588 while (remain > 0) {
589 /* Operation in this page
590 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700591 * page_base = page offset within aperture
592 * page_offset = offset within page
593 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700594 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100595 page_base = offset & PAGE_MASK;
596 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700597 page_length = remain;
598 if ((page_offset + remain) > PAGE_SIZE)
599 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700600
Keith Packard0839ccb2008-10-30 19:38:48 -0700601 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700602 * source page isn't available. Return the error and we'll
603 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700604 */
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100605 if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200606 page_offset, user_data, page_length)) {
607 ret = -EFAULT;
608 goto out_unpin;
609 }
Eric Anholt673a3942008-07-30 12:06:12 -0700610
Keith Packard0839ccb2008-10-30 19:38:48 -0700611 remain -= page_length;
612 user_data += page_length;
613 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700614 }
Eric Anholt673a3942008-07-30 12:06:12 -0700615
Daniel Vetter935aaa62012-03-25 19:47:35 +0200616out_unpin:
617 i915_gem_object_unpin(obj);
618out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700619 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700620}
621
Daniel Vetterd174bd62012-03-25 19:47:40 +0200622/* Per-page copy function for the shmem pwrite fastpath.
623 * Flushes invalid cachelines before writing to the target if
624 * needs_clflush_before is set and flushes out any written cachelines after
625 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700626static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200627shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
628 char __user *user_data,
629 bool page_do_bit17_swizzling,
630 bool needs_clflush_before,
631 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700632{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200633 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700634 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700635
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200636 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200637 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700638
Daniel Vetterd174bd62012-03-25 19:47:40 +0200639 vaddr = kmap_atomic(page);
640 if (needs_clflush_before)
641 drm_clflush_virt_range(vaddr + shmem_page_offset,
642 page_length);
643 ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
644 user_data,
645 page_length);
646 if (needs_clflush_after)
647 drm_clflush_virt_range(vaddr + shmem_page_offset,
648 page_length);
649 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700650
651 return ret;
652}
653
Daniel Vetterd174bd62012-03-25 19:47:40 +0200654/* Only difference to the fast-path function is that this can handle bit17
655 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700656static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200657shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
658 char __user *user_data,
659 bool page_do_bit17_swizzling,
660 bool needs_clflush_before,
661 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700662{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200663 char *vaddr;
664 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700665
Daniel Vetterd174bd62012-03-25 19:47:40 +0200666 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200667 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200668 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
669 page_length,
670 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200671 if (page_do_bit17_swizzling)
672 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100673 user_data,
674 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200675 else
676 ret = __copy_from_user(vaddr + shmem_page_offset,
677 user_data,
678 page_length);
679 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200680 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
681 page_length,
682 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200683 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100684
Daniel Vetterd174bd62012-03-25 19:47:40 +0200685 return ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700686}
687
Eric Anholt40123c12009-03-09 13:42:30 -0700688static int
Daniel Vettere244a442012-03-25 19:47:28 +0200689i915_gem_shmem_pwrite(struct drm_device *dev,
690 struct drm_i915_gem_object *obj,
691 struct drm_i915_gem_pwrite *args,
692 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700693{
Chris Wilson05394f32010-11-08 19:18:58 +0000694 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Eric Anholt40123c12009-03-09 13:42:30 -0700695 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100696 loff_t offset;
697 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100698 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100699 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200700 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200701 int needs_clflush_after = 0;
702 int needs_clflush_before = 0;
Daniel Vetter692a5762012-03-25 19:47:34 +0200703 int release_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700704
Daniel Vetter8c599672011-12-14 13:57:31 +0100705 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholt40123c12009-03-09 13:42:30 -0700706 remain = args->size;
707
Daniel Vetter8c599672011-12-14 13:57:31 +0100708 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700709
Daniel Vetter58642882012-03-25 19:47:37 +0200710 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
711 /* If we're not in the cpu write domain, set ourself into the gtt
712 * write domain and manually flush cachelines (if required). This
713 * optimizes for the case when the gpu will use the data
714 * right away and we therefore have to clflush anyway. */
715 if (obj->cache_level == I915_CACHE_NONE)
716 needs_clflush_after = 1;
717 ret = i915_gem_object_set_to_gtt_domain(obj, true);
718 if (ret)
719 return ret;
720 }
721 /* Same trick applies for invalidate partially written cachelines before
722 * writing. */
723 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
724 && obj->cache_level == I915_CACHE_NONE)
725 needs_clflush_before = 1;
726
Eric Anholt40123c12009-03-09 13:42:30 -0700727 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000728 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700729
730 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100731 struct page *page;
Daniel Vetter58642882012-03-25 19:47:37 +0200732 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100733
Eric Anholt40123c12009-03-09 13:42:30 -0700734 /* Operation in this page
735 *
Eric Anholt40123c12009-03-09 13:42:30 -0700736 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700737 * page_length = bytes to copy for this page
738 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100739 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700740
741 page_length = remain;
742 if ((shmem_page_offset + page_length) > PAGE_SIZE)
743 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700744
Daniel Vetter58642882012-03-25 19:47:37 +0200745 /* If we don't overwrite a cacheline completely we need to be
746 * careful to have up-to-date data by first clflushing. Don't
747 * overcomplicate things and flush the entire patch. */
748 partial_cacheline_write = needs_clflush_before &&
749 ((shmem_page_offset | page_length)
750 & (boot_cpu_data.x86_clflush_size - 1));
751
Daniel Vetter692a5762012-03-25 19:47:34 +0200752 if (obj->pages) {
753 page = obj->pages[offset >> PAGE_SHIFT];
754 release_page = 0;
755 } else {
756 page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
757 if (IS_ERR(page)) {
758 ret = PTR_ERR(page);
759 goto out;
760 }
761 release_page = 1;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100762 }
763
Daniel Vetter8c599672011-12-14 13:57:31 +0100764 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
765 (page_to_phys(page) & (1 << 17)) != 0;
766
Daniel Vetterd174bd62012-03-25 19:47:40 +0200767 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
768 user_data, page_do_bit17_swizzling,
769 partial_cacheline_write,
770 needs_clflush_after);
771 if (ret == 0)
772 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700773
Daniel Vettere244a442012-03-25 19:47:28 +0200774 hit_slowpath = 1;
Daniel Vetter692a5762012-03-25 19:47:34 +0200775 page_cache_get(page);
Daniel Vettere244a442012-03-25 19:47:28 +0200776 mutex_unlock(&dev->struct_mutex);
777
Daniel Vetterd174bd62012-03-25 19:47:40 +0200778 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
779 user_data, page_do_bit17_swizzling,
780 partial_cacheline_write,
781 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700782
Daniel Vettere244a442012-03-25 19:47:28 +0200783 mutex_lock(&dev->struct_mutex);
Daniel Vetter692a5762012-03-25 19:47:34 +0200784 page_cache_release(page);
Daniel Vettere244a442012-03-25 19:47:28 +0200785next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100786 set_page_dirty(page);
787 mark_page_accessed(page);
Daniel Vetter692a5762012-03-25 19:47:34 +0200788 if (release_page)
789 page_cache_release(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100790
Daniel Vetter8c599672011-12-14 13:57:31 +0100791 if (ret) {
792 ret = -EFAULT;
793 goto out;
794 }
795
Eric Anholt40123c12009-03-09 13:42:30 -0700796 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100797 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700798 offset += page_length;
799 }
800
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100801out:
Daniel Vettere244a442012-03-25 19:47:28 +0200802 if (hit_slowpath) {
803 /* Fixup: Kill any reinstated backing storage pages */
804 if (obj->madv == __I915_MADV_PURGED)
805 i915_gem_object_truncate(obj);
806 /* and flush dirty cachelines in case the object isn't in the cpu write
807 * domain anymore. */
808 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
809 i915_gem_clflush_object(obj);
810 intel_gtt_chipset_flush();
811 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100812 }
Eric Anholt40123c12009-03-09 13:42:30 -0700813
Daniel Vetter58642882012-03-25 19:47:37 +0200814 if (needs_clflush_after)
815 intel_gtt_chipset_flush();
816
Eric Anholt40123c12009-03-09 13:42:30 -0700817 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700818}
819
820/**
821 * Writes data to the object referenced by handle.
822 *
823 * On error, the contents of the buffer that were to be modified are undefined.
824 */
825int
826i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100827 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700828{
829 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000830 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000831 int ret;
832
833 if (args->size == 0)
834 return 0;
835
836 if (!access_ok(VERIFY_READ,
837 (char __user *)(uintptr_t)args->data_ptr,
838 args->size))
839 return -EFAULT;
840
Daniel Vetterf56f8212012-03-25 19:47:41 +0200841 ret = fault_in_multipages_readable((char __user *)(uintptr_t)args->data_ptr,
842 args->size);
Chris Wilson51311d02010-11-17 09:10:42 +0000843 if (ret)
844 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700845
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100846 ret = i915_mutex_lock_interruptible(dev);
847 if (ret)
848 return ret;
849
Chris Wilson05394f32010-11-08 19:18:58 +0000850 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000851 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100852 ret = -ENOENT;
853 goto unlock;
854 }
Eric Anholt673a3942008-07-30 12:06:12 -0700855
Chris Wilson7dcd2492010-09-26 20:21:44 +0100856 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000857 if (args->offset > obj->base.size ||
858 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100859 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100860 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100861 }
862
Chris Wilsondb53a302011-02-03 11:57:46 +0000863 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
864
Daniel Vetter935aaa62012-03-25 19:47:35 +0200865 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700866 /* We can only do the GTT pwrite on untiled buffers, as otherwise
867 * it would end up going through the fenced access, and we'll get
868 * different detiling behavior between reading and writing.
869 * pread/pwrite currently are reading and writing from the CPU
870 * perspective, requiring manual detiling by the client.
871 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100872 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100873 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100874 goto out;
875 }
876
877 if (obj->gtt_space &&
Daniel Vetter3ae53782012-03-25 19:47:33 +0200878 obj->cache_level == I915_CACHE_NONE &&
Daniel Vetterc07496f2012-04-13 15:51:51 +0200879 obj->tiling_mode == I915_TILING_NONE &&
Daniel Vetterffc62972012-03-25 19:47:38 +0200880 obj->map_and_fenceable &&
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100881 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100882 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200883 /* Note that the gtt paths might fail with non-page-backed user
884 * pointers (e.g. gtt mappings when moving data between
885 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -0700886 }
Eric Anholt673a3942008-07-30 12:06:12 -0700887
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100888 if (ret == -EFAULT)
Daniel Vetter935aaa62012-03-25 19:47:35 +0200889 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100890
Chris Wilson35b62a82010-09-26 20:23:38 +0100891out:
Chris Wilson05394f32010-11-08 19:18:58 +0000892 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100893unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100894 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700895 return ret;
896}
897
898/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800899 * Called when user space prepares to use an object with the CPU, either
900 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -0700901 */
902int
903i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000904 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700905{
906 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000907 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800908 uint32_t read_domains = args->read_domains;
909 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -0700910 int ret;
911
912 if (!(dev->driver->driver_features & DRIVER_GEM))
913 return -ENODEV;
914
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800915 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +0100916 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800917 return -EINVAL;
918
Chris Wilson21d509e2009-06-06 09:46:02 +0100919 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800920 return -EINVAL;
921
922 /* Having something in the write domain implies it's in the read
923 * domain, and only that read domain. Enforce that in the request.
924 */
925 if (write_domain != 0 && read_domains != write_domain)
926 return -EINVAL;
927
Chris Wilson76c1dec2010-09-25 11:22:51 +0100928 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100929 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100930 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700931
Chris Wilson05394f32010-11-08 19:18:58 +0000932 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000933 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100934 ret = -ENOENT;
935 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100936 }
Jesse Barnes652c3932009-08-17 13:31:43 -0700937
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800938 if (read_domains & I915_GEM_DOMAIN_GTT) {
939 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -0800940
941 /* Silently promote "you're not bound, there was nothing to do"
942 * to success, since the client was just asking us to
943 * make sure everything was done.
944 */
945 if (ret == -EINVAL)
946 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800947 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -0800948 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800949 }
950
Chris Wilson05394f32010-11-08 19:18:58 +0000951 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100952unlock:
Eric Anholt673a3942008-07-30 12:06:12 -0700953 mutex_unlock(&dev->struct_mutex);
954 return ret;
955}
956
957/**
958 * Called when user space has done writes to this buffer
959 */
960int
961i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000962 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700963{
964 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000965 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -0700966 int ret = 0;
967
968 if (!(dev->driver->driver_features & DRIVER_GEM))
969 return -ENODEV;
970
Chris Wilson76c1dec2010-09-25 11:22:51 +0100971 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100972 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100973 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100974
Chris Wilson05394f32010-11-08 19:18:58 +0000975 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000976 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100977 ret = -ENOENT;
978 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -0700979 }
980
Eric Anholt673a3942008-07-30 12:06:12 -0700981 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson05394f32010-11-08 19:18:58 +0000982 if (obj->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -0800983 i915_gem_object_flush_cpu_write_domain(obj);
984
Chris Wilson05394f32010-11-08 19:18:58 +0000985 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100986unlock:
Eric Anholt673a3942008-07-30 12:06:12 -0700987 mutex_unlock(&dev->struct_mutex);
988 return ret;
989}
990
991/**
992 * Maps the contents of an object, returning the address it is mapped
993 * into.
994 *
995 * While the mapping holds a reference on the contents of the object, it doesn't
996 * imply a ref on the object itself.
997 */
998int
999i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001000 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001001{
1002 struct drm_i915_gem_mmap *args = data;
1003 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001004 unsigned long addr;
1005
1006 if (!(dev->driver->driver_features & DRIVER_GEM))
1007 return -ENODEV;
1008
Chris Wilson05394f32010-11-08 19:18:58 +00001009 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001010 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001011 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001012
Eric Anholt673a3942008-07-30 12:06:12 -07001013 down_write(&current->mm->mmap_sem);
1014 addr = do_mmap(obj->filp, 0, args->size,
1015 PROT_READ | PROT_WRITE, MAP_SHARED,
1016 args->offset);
1017 up_write(&current->mm->mmap_sem);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001018 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001019 if (IS_ERR((void *)addr))
1020 return addr;
1021
1022 args->addr_ptr = (uint64_t) addr;
1023
1024 return 0;
1025}
1026
Jesse Barnesde151cf2008-11-12 10:03:55 -08001027/**
1028 * i915_gem_fault - fault a page into the GTT
1029 * vma: VMA in question
1030 * vmf: fault info
1031 *
1032 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1033 * from userspace. The fault handler takes care of binding the object to
1034 * the GTT (if needed), allocating and programming a fence register (again,
1035 * only if needed based on whether the old reg is still valid or the object
1036 * is tiled) and inserting a new PTE into the faulting process.
1037 *
1038 * Note that the faulting process may involve evicting existing objects
1039 * from the GTT and/or fence registers to make room. So performance may
1040 * suffer if the GTT working set is large or there are few fence registers
1041 * left.
1042 */
1043int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1044{
Chris Wilson05394f32010-11-08 19:18:58 +00001045 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1046 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001047 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001048 pgoff_t page_offset;
1049 unsigned long pfn;
1050 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001051 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001052
1053 /* We don't use vmf->pgoff since that has the fake offset */
1054 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1055 PAGE_SHIFT;
1056
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001057 ret = i915_mutex_lock_interruptible(dev);
1058 if (ret)
1059 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001060
Chris Wilsondb53a302011-02-03 11:57:46 +00001061 trace_i915_gem_object_fault(obj, page_offset, true, write);
1062
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001063 /* Now bind it into the GTT if needed */
Chris Wilson919926a2010-11-12 13:42:53 +00001064 if (!obj->map_and_fenceable) {
1065 ret = i915_gem_object_unbind(obj);
1066 if (ret)
1067 goto unlock;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001068 }
Chris Wilson05394f32010-11-08 19:18:58 +00001069 if (!obj->gtt_space) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01001070 ret = i915_gem_object_bind_to_gtt(obj, 0, true);
Chris Wilsonc7150892009-09-23 00:43:56 +01001071 if (ret)
1072 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001073
Eric Anholte92d03b2011-06-14 16:43:09 -07001074 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1075 if (ret)
1076 goto unlock;
1077 }
Chris Wilson4a684a42010-10-28 14:44:08 +01001078
Daniel Vetter74898d72012-02-15 23:50:22 +01001079 if (!obj->has_global_gtt_mapping)
1080 i915_gem_gtt_bind_object(obj, obj->cache_level);
1081
Chris Wilson06d98132012-04-17 15:31:24 +01001082 ret = i915_gem_object_get_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001083 if (ret)
1084 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001085
Chris Wilson05394f32010-11-08 19:18:58 +00001086 if (i915_gem_object_is_inactive(obj))
1087 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilson7d1c4802010-08-07 21:45:03 +01001088
Chris Wilson6299f992010-11-24 12:23:44 +00001089 obj->fault_mappable = true;
1090
Chris Wilson05394f32010-11-08 19:18:58 +00001091 pfn = ((dev->agp->base + obj->gtt_offset) >> PAGE_SHIFT) +
Jesse Barnesde151cf2008-11-12 10:03:55 -08001092 page_offset;
1093
1094 /* Finally, remap it using the new GTT offset */
1095 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc7150892009-09-23 00:43:56 +01001096unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001097 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001098out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001099 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001100 case -EIO:
Chris Wilson045e7692010-11-07 09:18:22 +00001101 case -EAGAIN:
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001102 /* Give the error handler a chance to run and move the
1103 * objects off the GPU active list. Next time we service the
1104 * fault, we should be able to transition the page into the
1105 * GTT without touching the GPU (and so avoid further
1106 * EIO/EGAIN). If the GPU is wedged, then there is no issue
1107 * with coherency, just lost writes.
1108 */
Chris Wilson045e7692010-11-07 09:18:22 +00001109 set_need_resched();
Chris Wilsonc7150892009-09-23 00:43:56 +01001110 case 0:
1111 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001112 case -EINTR:
Chris Wilsonc7150892009-09-23 00:43:56 +01001113 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001114 case -ENOMEM:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001115 return VM_FAULT_OOM;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001116 default:
Chris Wilsonc7150892009-09-23 00:43:56 +01001117 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001118 }
1119}
1120
1121/**
Chris Wilson901782b2009-07-10 08:18:50 +01001122 * i915_gem_release_mmap - remove physical page mappings
1123 * @obj: obj in question
1124 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001125 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001126 * relinquish ownership of the pages back to the system.
1127 *
1128 * It is vital that we remove the page mapping if we have mapped a tiled
1129 * object through the GTT and then lose the fence register due to
1130 * resource pressure. Similarly if the object has been moved out of the
1131 * aperture, than pages mapped into userspace must be revoked. Removing the
1132 * mapping will then trigger a page fault on the next user access, allowing
1133 * fixup by i915_gem_fault().
1134 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001135void
Chris Wilson05394f32010-11-08 19:18:58 +00001136i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001137{
Chris Wilson6299f992010-11-24 12:23:44 +00001138 if (!obj->fault_mappable)
1139 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001140
Chris Wilsonf6e47882011-03-20 21:09:12 +00001141 if (obj->base.dev->dev_mapping)
1142 unmap_mapping_range(obj->base.dev->dev_mapping,
1143 (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
1144 obj->base.size, 1);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001145
Chris Wilson6299f992010-11-24 12:23:44 +00001146 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001147}
1148
Chris Wilson92b88ae2010-11-09 11:47:32 +00001149static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001150i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001151{
Chris Wilsone28f8712011-07-18 13:11:49 -07001152 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001153
1154 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001155 tiling_mode == I915_TILING_NONE)
1156 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001157
1158 /* Previous chips need a power-of-two fence region when tiling */
1159 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001160 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001161 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001162 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001163
Chris Wilsone28f8712011-07-18 13:11:49 -07001164 while (gtt_size < size)
1165 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001166
Chris Wilsone28f8712011-07-18 13:11:49 -07001167 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001168}
1169
Jesse Barnesde151cf2008-11-12 10:03:55 -08001170/**
1171 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1172 * @obj: object to check
1173 *
1174 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001175 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001176 */
1177static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001178i915_gem_get_gtt_alignment(struct drm_device *dev,
1179 uint32_t size,
1180 int tiling_mode)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001181{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001182 /*
1183 * Minimum alignment is 4k (GTT page size), but might be greater
1184 * if a fence register is needed for the object.
1185 */
Chris Wilsona00b10c2010-09-24 21:15:47 +01001186 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001187 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001188 return 4096;
1189
1190 /*
1191 * Previous chips need to be aligned to the size of the smallest
1192 * fence register that can contain the object.
1193 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001194 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001195}
1196
Daniel Vetter5e783302010-11-14 22:32:36 +01001197/**
1198 * i915_gem_get_unfenced_gtt_alignment - return required GTT alignment for an
1199 * unfenced object
Chris Wilsone28f8712011-07-18 13:11:49 -07001200 * @dev: the device
1201 * @size: size of the object
1202 * @tiling_mode: tiling mode of the object
Daniel Vetter5e783302010-11-14 22:32:36 +01001203 *
1204 * Return the required GTT alignment for an object, only taking into account
1205 * unfenced tiled surface requirements.
1206 */
Chris Wilson467cffb2011-03-07 10:42:03 +00001207uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001208i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1209 uint32_t size,
1210 int tiling_mode)
Daniel Vetter5e783302010-11-14 22:32:36 +01001211{
Daniel Vetter5e783302010-11-14 22:32:36 +01001212 /*
1213 * Minimum alignment is 4k (GTT page size) for sane hw.
1214 */
1215 if (INTEL_INFO(dev)->gen >= 4 || IS_G33(dev) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001216 tiling_mode == I915_TILING_NONE)
Daniel Vetter5e783302010-11-14 22:32:36 +01001217 return 4096;
1218
Chris Wilsone28f8712011-07-18 13:11:49 -07001219 /* Previous hardware however needs to be aligned to a power-of-two
1220 * tile height. The simplest method for determining this is to reuse
1221 * the power-of-tile object size.
Daniel Vetter5e783302010-11-14 22:32:36 +01001222 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001223 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Daniel Vetter5e783302010-11-14 22:32:36 +01001224}
1225
Jesse Barnesde151cf2008-11-12 10:03:55 -08001226int
Dave Airlieff72145b2011-02-07 12:16:14 +10001227i915_gem_mmap_gtt(struct drm_file *file,
1228 struct drm_device *dev,
1229 uint32_t handle,
1230 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001231{
Chris Wilsonda761a62010-10-27 17:37:08 +01001232 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001233 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001234 int ret;
1235
1236 if (!(dev->driver->driver_features & DRIVER_GEM))
1237 return -ENODEV;
1238
Chris Wilson76c1dec2010-09-25 11:22:51 +01001239 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001240 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001241 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001242
Dave Airlieff72145b2011-02-07 12:16:14 +10001243 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001244 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001245 ret = -ENOENT;
1246 goto unlock;
1247 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001248
Chris Wilson05394f32010-11-08 19:18:58 +00001249 if (obj->base.size > dev_priv->mm.gtt_mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001250 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001251 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001252 }
1253
Chris Wilson05394f32010-11-08 19:18:58 +00001254 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001255 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001256 ret = -EINVAL;
1257 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001258 }
1259
Chris Wilson05394f32010-11-08 19:18:58 +00001260 if (!obj->base.map_list.map) {
Rob Clarkb464e9a2011-08-10 08:09:08 -05001261 ret = drm_gem_create_mmap_offset(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001262 if (ret)
1263 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001264 }
1265
Dave Airlieff72145b2011-02-07 12:16:14 +10001266 *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001267
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001268out:
Chris Wilson05394f32010-11-08 19:18:58 +00001269 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001270unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001271 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001272 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001273}
1274
Dave Airlieff72145b2011-02-07 12:16:14 +10001275/**
1276 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1277 * @dev: DRM device
1278 * @data: GTT mapping ioctl data
1279 * @file: GEM object info
1280 *
1281 * Simply returns the fake offset to userspace so it can mmap it.
1282 * The mmap call will end up in drm_gem_mmap(), which will set things
1283 * up so we can get faults in the handler above.
1284 *
1285 * The fault handler will take care of binding the object into the GTT
1286 * (since it may have been evicted to make room for something), allocating
1287 * a fence register, and mapping the appropriate aperture address into
1288 * userspace.
1289 */
1290int
1291i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1292 struct drm_file *file)
1293{
1294 struct drm_i915_gem_mmap_gtt *args = data;
1295
1296 if (!(dev->driver->driver_features & DRIVER_GEM))
1297 return -ENODEV;
1298
1299 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1300}
1301
1302
Chris Wilsone5281cc2010-10-28 13:45:36 +01001303static int
Chris Wilson05394f32010-11-08 19:18:58 +00001304i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj,
Chris Wilsone5281cc2010-10-28 13:45:36 +01001305 gfp_t gfpmask)
1306{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001307 int page_count, i;
1308 struct address_space *mapping;
1309 struct inode *inode;
1310 struct page *page;
1311
1312 /* Get the list of pages out of our struct file. They'll be pinned
1313 * at this point until we release them.
1314 */
Chris Wilson05394f32010-11-08 19:18:58 +00001315 page_count = obj->base.size / PAGE_SIZE;
1316 BUG_ON(obj->pages != NULL);
1317 obj->pages = drm_malloc_ab(page_count, sizeof(struct page *));
1318 if (obj->pages == NULL)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001319 return -ENOMEM;
1320
Chris Wilson05394f32010-11-08 19:18:58 +00001321 inode = obj->base.filp->f_path.dentry->d_inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001322 mapping = inode->i_mapping;
Hugh Dickins5949eac2011-06-27 16:18:18 -07001323 gfpmask |= mapping_gfp_mask(mapping);
1324
Chris Wilsone5281cc2010-10-28 13:45:36 +01001325 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07001326 page = shmem_read_mapping_page_gfp(mapping, i, gfpmask);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001327 if (IS_ERR(page))
1328 goto err_pages;
1329
Chris Wilson05394f32010-11-08 19:18:58 +00001330 obj->pages[i] = page;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001331 }
1332
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001333 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilsone5281cc2010-10-28 13:45:36 +01001334 i915_gem_object_do_bit_17_swizzle(obj);
1335
1336 return 0;
1337
1338err_pages:
1339 while (i--)
Chris Wilson05394f32010-11-08 19:18:58 +00001340 page_cache_release(obj->pages[i]);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001341
Chris Wilson05394f32010-11-08 19:18:58 +00001342 drm_free_large(obj->pages);
1343 obj->pages = NULL;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001344 return PTR_ERR(page);
1345}
1346
Chris Wilson5cdf5882010-09-27 15:51:07 +01001347static void
Chris Wilson05394f32010-11-08 19:18:58 +00001348i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001349{
Chris Wilson05394f32010-11-08 19:18:58 +00001350 int page_count = obj->base.size / PAGE_SIZE;
Eric Anholt673a3942008-07-30 12:06:12 -07001351 int i;
1352
Chris Wilson05394f32010-11-08 19:18:58 +00001353 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001354
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001355 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001356 i915_gem_object_save_bit_17_swizzle(obj);
1357
Chris Wilson05394f32010-11-08 19:18:58 +00001358 if (obj->madv == I915_MADV_DONTNEED)
1359 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001360
1361 for (i = 0; i < page_count; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +00001362 if (obj->dirty)
1363 set_page_dirty(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001364
Chris Wilson05394f32010-11-08 19:18:58 +00001365 if (obj->madv == I915_MADV_WILLNEED)
1366 mark_page_accessed(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001367
Chris Wilson05394f32010-11-08 19:18:58 +00001368 page_cache_release(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001369 }
Chris Wilson05394f32010-11-08 19:18:58 +00001370 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001371
Chris Wilson05394f32010-11-08 19:18:58 +00001372 drm_free_large(obj->pages);
1373 obj->pages = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001374}
1375
Chris Wilson54cf91d2010-11-25 18:00:26 +00001376void
Chris Wilson05394f32010-11-08 19:18:58 +00001377i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001378 struct intel_ring_buffer *ring,
1379 u32 seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07001380{
Chris Wilson05394f32010-11-08 19:18:58 +00001381 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001382 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter617dbe22010-02-11 22:16:02 +01001383
Zou Nan hai852835f2010-05-21 09:08:56 +08001384 BUG_ON(ring == NULL);
Chris Wilson05394f32010-11-08 19:18:58 +00001385 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001386
1387 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00001388 if (!obj->active) {
1389 drm_gem_object_reference(&obj->base);
1390 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07001391 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001392
Eric Anholt673a3942008-07-30 12:06:12 -07001393 /* Move from whatever list we were on to the tail of execution. */
Chris Wilson05394f32010-11-08 19:18:58 +00001394 list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
1395 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001396
Chris Wilson05394f32010-11-08 19:18:58 +00001397 obj->last_rendering_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00001398
Chris Wilsoncaea7472010-11-12 13:53:37 +00001399 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00001400 obj->last_fenced_seqno = seqno;
1401 obj->last_fenced_ring = ring;
1402
Chris Wilson7dd49062012-03-21 10:48:18 +00001403 /* Bump MRU to take account of the delayed flush */
1404 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1405 struct drm_i915_fence_reg *reg;
1406
1407 reg = &dev_priv->fence_regs[obj->fence_reg];
1408 list_move_tail(&reg->lru_list,
1409 &dev_priv->mm.fence_list);
1410 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00001411 }
1412}
1413
1414static void
1415i915_gem_object_move_off_active(struct drm_i915_gem_object *obj)
1416{
1417 list_del_init(&obj->ring_list);
1418 obj->last_rendering_seqno = 0;
Daniel Vetter15a13bb2012-04-12 01:27:57 +02001419 obj->last_fenced_seqno = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001420}
1421
Eric Anholtce44b0e2008-11-06 16:00:31 -08001422static void
Chris Wilson05394f32010-11-08 19:18:58 +00001423i915_gem_object_move_to_flushing(struct drm_i915_gem_object *obj)
Eric Anholtce44b0e2008-11-06 16:00:31 -08001424{
Chris Wilson05394f32010-11-08 19:18:58 +00001425 struct drm_device *dev = obj->base.dev;
Eric Anholtce44b0e2008-11-06 16:00:31 -08001426 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtce44b0e2008-11-06 16:00:31 -08001427
Chris Wilson05394f32010-11-08 19:18:58 +00001428 BUG_ON(!obj->active);
1429 list_move_tail(&obj->mm_list, &dev_priv->mm.flushing_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001430
1431 i915_gem_object_move_off_active(obj);
1432}
1433
1434static void
1435i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1436{
1437 struct drm_device *dev = obj->base.dev;
1438 struct drm_i915_private *dev_priv = dev->dev_private;
1439
1440 if (obj->pin_count != 0)
1441 list_move_tail(&obj->mm_list, &dev_priv->mm.pinned_list);
1442 else
1443 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
1444
1445 BUG_ON(!list_empty(&obj->gpu_write_list));
1446 BUG_ON(!obj->active);
1447 obj->ring = NULL;
Daniel Vetter15a13bb2012-04-12 01:27:57 +02001448 obj->last_fenced_ring = NULL;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001449
1450 i915_gem_object_move_off_active(obj);
1451 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001452
1453 obj->active = 0;
Chris Wilson87ca9c82010-12-02 09:42:56 +00001454 obj->pending_gpu_write = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001455 drm_gem_object_unreference(&obj->base);
1456
1457 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08001458}
Eric Anholt673a3942008-07-30 12:06:12 -07001459
Chris Wilson963b4832009-09-20 23:03:54 +01001460/* Immediately discard the backing storage */
1461static void
Chris Wilson05394f32010-11-08 19:18:58 +00001462i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilson963b4832009-09-20 23:03:54 +01001463{
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001464 struct inode *inode;
Chris Wilson963b4832009-09-20 23:03:54 +01001465
Chris Wilsonae9fed62010-08-07 11:01:30 +01001466 /* Our goal here is to return as much of the memory as
1467 * is possible back to the system as we are called from OOM.
1468 * To do this we must instruct the shmfs to drop all of its
Hugh Dickinse2377fe2011-06-27 16:18:19 -07001469 * backing pages, *now*.
Chris Wilsonae9fed62010-08-07 11:01:30 +01001470 */
Chris Wilson05394f32010-11-08 19:18:58 +00001471 inode = obj->base.filp->f_path.dentry->d_inode;
Hugh Dickinse2377fe2011-06-27 16:18:19 -07001472 shmem_truncate_range(inode, 0, (loff_t)-1);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001473
Chris Wilsona14917e2012-02-24 21:13:38 +00001474 if (obj->base.map_list.map)
1475 drm_gem_free_mmap_offset(&obj->base);
1476
Chris Wilson05394f32010-11-08 19:18:58 +00001477 obj->madv = __I915_MADV_PURGED;
Chris Wilson963b4832009-09-20 23:03:54 +01001478}
1479
1480static inline int
Chris Wilson05394f32010-11-08 19:18:58 +00001481i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
Chris Wilson963b4832009-09-20 23:03:54 +01001482{
Chris Wilson05394f32010-11-08 19:18:58 +00001483 return obj->madv == I915_MADV_DONTNEED;
Chris Wilson963b4832009-09-20 23:03:54 +01001484}
1485
Eric Anholt673a3942008-07-30 12:06:12 -07001486static void
Chris Wilsondb53a302011-02-03 11:57:46 +00001487i915_gem_process_flushing_list(struct intel_ring_buffer *ring,
1488 uint32_t flush_domains)
Daniel Vetter63560392010-02-19 11:51:59 +01001489{
Chris Wilson05394f32010-11-08 19:18:58 +00001490 struct drm_i915_gem_object *obj, *next;
Daniel Vetter63560392010-02-19 11:51:59 +01001491
Chris Wilson05394f32010-11-08 19:18:58 +00001492 list_for_each_entry_safe(obj, next,
Chris Wilson64193402010-10-24 12:38:05 +01001493 &ring->gpu_write_list,
Daniel Vetter63560392010-02-19 11:51:59 +01001494 gpu_write_list) {
Chris Wilson05394f32010-11-08 19:18:58 +00001495 if (obj->base.write_domain & flush_domains) {
1496 uint32_t old_write_domain = obj->base.write_domain;
Daniel Vetter63560392010-02-19 11:51:59 +01001497
Chris Wilson05394f32010-11-08 19:18:58 +00001498 obj->base.write_domain = 0;
1499 list_del_init(&obj->gpu_write_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001500 i915_gem_object_move_to_active(obj, ring,
Chris Wilsondb53a302011-02-03 11:57:46 +00001501 i915_gem_next_request_seqno(ring));
Daniel Vetter63560392010-02-19 11:51:59 +01001502
Daniel Vetter63560392010-02-19 11:51:59 +01001503 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00001504 obj->base.read_domains,
Daniel Vetter63560392010-02-19 11:51:59 +01001505 old_write_domain);
1506 }
1507 }
1508}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001509
Daniel Vetter53d227f2012-01-25 16:32:49 +01001510static u32
1511i915_gem_get_seqno(struct drm_device *dev)
1512{
1513 drm_i915_private_t *dev_priv = dev->dev_private;
1514 u32 seqno = dev_priv->next_seqno;
1515
1516 /* reserve 0 for non-seqno */
1517 if (++dev_priv->next_seqno == 0)
1518 dev_priv->next_seqno = 1;
1519
1520 return seqno;
1521}
1522
1523u32
1524i915_gem_next_request_seqno(struct intel_ring_buffer *ring)
1525{
1526 if (ring->outstanding_lazy_request == 0)
1527 ring->outstanding_lazy_request = i915_gem_get_seqno(ring->dev);
1528
1529 return ring->outstanding_lazy_request;
1530}
1531
Chris Wilson3cce4692010-10-27 16:11:02 +01001532int
Chris Wilsondb53a302011-02-03 11:57:46 +00001533i915_add_request(struct intel_ring_buffer *ring,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001534 struct drm_file *file,
Chris Wilsondb53a302011-02-03 11:57:46 +00001535 struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07001536{
Chris Wilsondb53a302011-02-03 11:57:46 +00001537 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001538 uint32_t seqno;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001539 u32 request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07001540 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01001541 int ret;
1542
1543 BUG_ON(request == NULL);
Daniel Vetter53d227f2012-01-25 16:32:49 +01001544 seqno = i915_gem_next_request_seqno(ring);
Eric Anholt673a3942008-07-30 12:06:12 -07001545
Chris Wilsona71d8d92012-02-15 11:25:36 +00001546 /* Record the position of the start of the request so that
1547 * should we detect the updated seqno part-way through the
1548 * GPU processing the request, we never over-estimate the
1549 * position of the head.
1550 */
1551 request_ring_position = intel_ring_get_tail(ring);
1552
Chris Wilson3cce4692010-10-27 16:11:02 +01001553 ret = ring->add_request(ring, &seqno);
1554 if (ret)
1555 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001556
Chris Wilsondb53a302011-02-03 11:57:46 +00001557 trace_i915_gem_request_add(ring, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07001558
1559 request->seqno = seqno;
Zou Nan hai852835f2010-05-21 09:08:56 +08001560 request->ring = ring;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001561 request->tail = request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07001562 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08001563 was_empty = list_empty(&ring->request_list);
1564 list_add_tail(&request->list, &ring->request_list);
1565
Chris Wilsondb53a302011-02-03 11:57:46 +00001566 if (file) {
1567 struct drm_i915_file_private *file_priv = file->driver_priv;
1568
Chris Wilson1c255952010-09-26 11:03:27 +01001569 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001570 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001571 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001572 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01001573 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00001574 }
Eric Anholt673a3942008-07-30 12:06:12 -07001575
Daniel Vetter5391d0c2012-01-25 14:03:57 +01001576 ring->outstanding_lazy_request = 0;
Chris Wilsondb53a302011-02-03 11:57:46 +00001577
Ben Gamarif65d9422009-09-14 17:48:44 -04001578 if (!dev_priv->mm.suspended) {
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07001579 if (i915_enable_hangcheck) {
1580 mod_timer(&dev_priv->hangcheck_timer,
1581 jiffies +
1582 msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
1583 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001584 if (was_empty)
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001585 queue_delayed_work(dev_priv->wq,
1586 &dev_priv->mm.retire_work, HZ);
Ben Gamarif65d9422009-09-14 17:48:44 -04001587 }
Chris Wilson3cce4692010-10-27 16:11:02 +01001588 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001589}
1590
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001591static inline void
1592i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07001593{
Chris Wilson1c255952010-09-26 11:03:27 +01001594 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07001595
Chris Wilson1c255952010-09-26 11:03:27 +01001596 if (!file_priv)
1597 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001598
Chris Wilson1c255952010-09-26 11:03:27 +01001599 spin_lock(&file_priv->mm.lock);
Herton Ronaldo Krzesinski09bfa512011-03-17 13:45:12 +00001600 if (request->file_priv) {
1601 list_del(&request->client_list);
1602 request->file_priv = NULL;
1603 }
Chris Wilson1c255952010-09-26 11:03:27 +01001604 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07001605}
1606
Chris Wilsondfaae392010-09-22 10:31:52 +01001607static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
1608 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01001609{
Chris Wilsondfaae392010-09-22 10:31:52 +01001610 while (!list_empty(&ring->request_list)) {
1611 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01001612
Chris Wilsondfaae392010-09-22 10:31:52 +01001613 request = list_first_entry(&ring->request_list,
1614 struct drm_i915_gem_request,
1615 list);
1616
1617 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001618 i915_gem_request_remove_from_client(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01001619 kfree(request);
1620 }
1621
1622 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001623 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001624
Chris Wilson05394f32010-11-08 19:18:58 +00001625 obj = list_first_entry(&ring->active_list,
1626 struct drm_i915_gem_object,
1627 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07001628
Chris Wilson05394f32010-11-08 19:18:58 +00001629 obj->base.write_domain = 0;
1630 list_del_init(&obj->gpu_write_list);
1631 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001632 }
Eric Anholt673a3942008-07-30 12:06:12 -07001633}
1634
Chris Wilson312817a2010-11-22 11:50:11 +00001635static void i915_gem_reset_fences(struct drm_device *dev)
1636{
1637 struct drm_i915_private *dev_priv = dev->dev_private;
1638 int i;
1639
Daniel Vetter4b9de732011-10-09 21:52:02 +02001640 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00001641 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00001642 struct drm_i915_gem_object *obj = reg->obj;
1643
1644 if (!obj)
1645 continue;
1646
1647 if (obj->tiling_mode)
1648 i915_gem_release_mmap(obj);
1649
Chris Wilsond9e86c02010-11-10 16:40:20 +00001650 reg->obj->fence_reg = I915_FENCE_REG_NONE;
1651 reg->obj->fenced_gpu_access = false;
1652 reg->obj->last_fenced_seqno = 0;
1653 reg->obj->last_fenced_ring = NULL;
1654 i915_gem_clear_fence_reg(dev, reg);
Chris Wilson312817a2010-11-22 11:50:11 +00001655 }
1656}
1657
Chris Wilson069efc12010-09-30 16:53:18 +01001658void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07001659{
Chris Wilsondfaae392010-09-22 10:31:52 +01001660 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001661 struct drm_i915_gem_object *obj;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001662 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001663
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001664 for (i = 0; i < I915_NUM_RINGS; i++)
1665 i915_gem_reset_ring_lists(dev_priv, &dev_priv->ring[i]);
Chris Wilsondfaae392010-09-22 10:31:52 +01001666
1667 /* Remove anything from the flushing lists. The GPU cache is likely
1668 * to be lost on reset along with the data, so simply move the
1669 * lost bo to the inactive list.
1670 */
1671 while (!list_empty(&dev_priv->mm.flushing_list)) {
Akshay Joshi0206e352011-08-16 15:34:10 -04001672 obj = list_first_entry(&dev_priv->mm.flushing_list,
Chris Wilson05394f32010-11-08 19:18:58 +00001673 struct drm_i915_gem_object,
1674 mm_list);
Chris Wilson9375e442010-09-19 12:21:28 +01001675
Chris Wilson05394f32010-11-08 19:18:58 +00001676 obj->base.write_domain = 0;
1677 list_del_init(&obj->gpu_write_list);
1678 i915_gem_object_move_to_inactive(obj);
Chris Wilson9375e442010-09-19 12:21:28 +01001679 }
Chris Wilson9375e442010-09-19 12:21:28 +01001680
Chris Wilsondfaae392010-09-22 10:31:52 +01001681 /* Move everything out of the GPU domains to ensure we do any
1682 * necessary invalidation upon reuse.
1683 */
Chris Wilson05394f32010-11-08 19:18:58 +00001684 list_for_each_entry(obj,
Chris Wilson77f01232010-09-19 12:31:36 +01001685 &dev_priv->mm.inactive_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01001686 mm_list)
Chris Wilson77f01232010-09-19 12:31:36 +01001687 {
Chris Wilson05394f32010-11-08 19:18:58 +00001688 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilson77f01232010-09-19 12:31:36 +01001689 }
Chris Wilson069efc12010-09-30 16:53:18 +01001690
1691 /* The fence registers are invalidated so clear them out */
Chris Wilson312817a2010-11-22 11:50:11 +00001692 i915_gem_reset_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001693}
1694
1695/**
1696 * This function clears the request list as sequence numbers are passed.
1697 */
Chris Wilsona71d8d92012-02-15 11:25:36 +00001698void
Chris Wilsondb53a302011-02-03 11:57:46 +00001699i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001700{
Eric Anholt673a3942008-07-30 12:06:12 -07001701 uint32_t seqno;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001702 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001703
Chris Wilsondb53a302011-02-03 11:57:46 +00001704 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01001705 return;
1706
Chris Wilsondb53a302011-02-03 11:57:46 +00001707 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001708
Chris Wilson78501ea2010-10-27 12:18:21 +01001709 seqno = ring->get_seqno(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001710
Chris Wilson076e2c02011-01-21 10:07:18 +00001711 for (i = 0; i < ARRAY_SIZE(ring->sync_seqno); i++)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001712 if (seqno >= ring->sync_seqno[i])
1713 ring->sync_seqno[i] = 0;
1714
Zou Nan hai852835f2010-05-21 09:08:56 +08001715 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07001716 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07001717
Zou Nan hai852835f2010-05-21 09:08:56 +08001718 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07001719 struct drm_i915_gem_request,
1720 list);
Eric Anholt673a3942008-07-30 12:06:12 -07001721
Chris Wilsondfaae392010-09-22 10:31:52 +01001722 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07001723 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001724
Chris Wilsondb53a302011-02-03 11:57:46 +00001725 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001726 /* We know the GPU must have read the request to have
1727 * sent us the seqno + interrupt, so use the position
1728 * of tail of the request to update the last known position
1729 * of the GPU head.
1730 */
1731 ring->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001732
1733 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001734 i915_gem_request_remove_from_client(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001735 kfree(request);
1736 }
1737
1738 /* Move any buffers on the active list that are no longer referenced
1739 * by the ringbuffer to the flushing/inactive lists as appropriate.
1740 */
1741 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001742 struct drm_i915_gem_object *obj;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001743
Akshay Joshi0206e352011-08-16 15:34:10 -04001744 obj = list_first_entry(&ring->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00001745 struct drm_i915_gem_object,
1746 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001747
Chris Wilson05394f32010-11-08 19:18:58 +00001748 if (!i915_seqno_passed(seqno, obj->last_rendering_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001749 break;
1750
Chris Wilson05394f32010-11-08 19:18:58 +00001751 if (obj->base.write_domain != 0)
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001752 i915_gem_object_move_to_flushing(obj);
1753 else
1754 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001755 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001756
Chris Wilsondb53a302011-02-03 11:57:46 +00001757 if (unlikely(ring->trace_irq_seqno &&
1758 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001759 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00001760 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001761 }
Chris Wilson23bc5982010-09-29 16:10:57 +01001762
Chris Wilsondb53a302011-02-03 11:57:46 +00001763 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001764}
1765
1766void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001767i915_gem_retire_requests(struct drm_device *dev)
1768{
1769 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001770 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001771
Chris Wilsonbe726152010-07-23 23:18:50 +01001772 if (!list_empty(&dev_priv->mm.deferred_free_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001773 struct drm_i915_gem_object *obj, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01001774
1775 /* We must be careful that during unbind() we do not
1776 * accidentally infinitely recurse into retire requests.
1777 * Currently:
1778 * retire -> free -> unbind -> wait -> retire_ring
1779 */
Chris Wilson05394f32010-11-08 19:18:58 +00001780 list_for_each_entry_safe(obj, next,
Chris Wilsonbe726152010-07-23 23:18:50 +01001781 &dev_priv->mm.deferred_free_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01001782 mm_list)
Chris Wilson05394f32010-11-08 19:18:58 +00001783 i915_gem_free_object_tail(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01001784 }
1785
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001786 for (i = 0; i < I915_NUM_RINGS; i++)
Chris Wilsondb53a302011-02-03 11:57:46 +00001787 i915_gem_retire_requests_ring(&dev_priv->ring[i]);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001788}
1789
Daniel Vetter75ef9da2010-08-21 00:25:16 +02001790static void
Eric Anholt673a3942008-07-30 12:06:12 -07001791i915_gem_retire_work_handler(struct work_struct *work)
1792{
1793 drm_i915_private_t *dev_priv;
1794 struct drm_device *dev;
Chris Wilson0a587052011-01-09 21:05:44 +00001795 bool idle;
1796 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001797
1798 dev_priv = container_of(work, drm_i915_private_t,
1799 mm.retire_work.work);
1800 dev = dev_priv->dev;
1801
Chris Wilson891b48c2010-09-29 12:26:37 +01001802 /* Come back later if the device is busy... */
1803 if (!mutex_trylock(&dev->struct_mutex)) {
1804 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
1805 return;
1806 }
1807
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001808 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001809
Chris Wilson0a587052011-01-09 21:05:44 +00001810 /* Send a periodic flush down the ring so we don't hold onto GEM
1811 * objects indefinitely.
1812 */
1813 idle = true;
1814 for (i = 0; i < I915_NUM_RINGS; i++) {
1815 struct intel_ring_buffer *ring = &dev_priv->ring[i];
1816
1817 if (!list_empty(&ring->gpu_write_list)) {
1818 struct drm_i915_gem_request *request;
1819 int ret;
1820
Chris Wilsondb53a302011-02-03 11:57:46 +00001821 ret = i915_gem_flush_ring(ring,
1822 0, I915_GEM_GPU_DOMAINS);
Chris Wilson0a587052011-01-09 21:05:44 +00001823 request = kzalloc(sizeof(*request), GFP_KERNEL);
1824 if (ret || request == NULL ||
Chris Wilsondb53a302011-02-03 11:57:46 +00001825 i915_add_request(ring, NULL, request))
Chris Wilson0a587052011-01-09 21:05:44 +00001826 kfree(request);
1827 }
1828
1829 idle &= list_empty(&ring->request_list);
1830 }
1831
1832 if (!dev_priv->mm.suspended && !idle)
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001833 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
Chris Wilson0a587052011-01-09 21:05:44 +00001834
Eric Anholt673a3942008-07-30 12:06:12 -07001835 mutex_unlock(&dev->struct_mutex);
1836}
1837
Chris Wilsondb53a302011-02-03 11:57:46 +00001838/**
1839 * Waits for a sequence number to be signaled, and cleans up the
1840 * request and object lists appropriately for that event.
1841 */
Daniel Vetter5a5a0c62009-09-15 22:57:36 +02001842int
Chris Wilsondb53a302011-02-03 11:57:46 +00001843i915_wait_request(struct intel_ring_buffer *ring,
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08001844 uint32_t seqno,
1845 bool do_retire)
Eric Anholt673a3942008-07-30 12:06:12 -07001846{
Chris Wilsondb53a302011-02-03 11:57:46 +00001847 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Jesse Barnes802c7eb2009-05-05 16:03:48 -07001848 u32 ier;
Eric Anholt673a3942008-07-30 12:06:12 -07001849 int ret = 0;
1850
1851 BUG_ON(seqno == 0);
1852
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001853 if (atomic_read(&dev_priv->mm.wedged)) {
1854 struct completion *x = &dev_priv->error_completion;
1855 bool recovery_complete;
1856 unsigned long flags;
1857
1858 /* Give the error handler a chance to run. */
1859 spin_lock_irqsave(&x->wait.lock, flags);
1860 recovery_complete = x->done > 0;
1861 spin_unlock_irqrestore(&x->wait.lock, flags);
1862
1863 return recovery_complete ? -EIO : -EAGAIN;
1864 }
Ben Gamariffed1d02009-09-14 17:48:41 -04001865
Chris Wilson5d97eb62010-11-10 20:40:02 +00001866 if (seqno == ring->outstanding_lazy_request) {
Chris Wilson3cce4692010-10-27 16:11:02 +01001867 struct drm_i915_gem_request *request;
1868
1869 request = kzalloc(sizeof(*request), GFP_KERNEL);
1870 if (request == NULL)
Daniel Vettere35a41d2010-02-11 22:13:59 +01001871 return -ENOMEM;
Chris Wilson3cce4692010-10-27 16:11:02 +01001872
Chris Wilsondb53a302011-02-03 11:57:46 +00001873 ret = i915_add_request(ring, NULL, request);
Chris Wilson3cce4692010-10-27 16:11:02 +01001874 if (ret) {
1875 kfree(request);
1876 return ret;
1877 }
1878
1879 seqno = request->seqno;
Daniel Vettere35a41d2010-02-11 22:13:59 +01001880 }
1881
Chris Wilson78501ea2010-10-27 12:18:21 +01001882 if (!i915_seqno_passed(ring->get_seqno(ring), seqno)) {
Chris Wilsondb53a302011-02-03 11:57:46 +00001883 if (HAS_PCH_SPLIT(ring->dev))
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001884 ier = I915_READ(DEIER) | I915_READ(GTIER);
Jesse Barnes23e3f9b2012-03-28 13:39:39 -07001885 else if (IS_VALLEYVIEW(ring->dev))
1886 ier = I915_READ(GTIER) | I915_READ(VLV_IER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001887 else
1888 ier = I915_READ(IER);
Jesse Barnes802c7eb2009-05-05 16:03:48 -07001889 if (!ier) {
1890 DRM_ERROR("something (likely vbetool) disabled "
1891 "interrupts, re-enabling\n");
Chris Wilsonf01c22f2011-06-28 11:48:51 +01001892 ring->dev->driver->irq_preinstall(ring->dev);
1893 ring->dev->driver->irq_postinstall(ring->dev);
Jesse Barnes802c7eb2009-05-05 16:03:48 -07001894 }
1895
Chris Wilsondb53a302011-02-03 11:57:46 +00001896 trace_i915_gem_request_wait_begin(ring, seqno);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001897
Chris Wilsonb2223492010-10-27 15:27:33 +01001898 ring->waiting_seqno = seqno;
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001899 if (ring->irq_get(ring)) {
Chris Wilsonce453d82011-02-21 14:43:56 +00001900 if (dev_priv->mm.interruptible)
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001901 ret = wait_event_interruptible(ring->irq_queue,
1902 i915_seqno_passed(ring->get_seqno(ring), seqno)
1903 || atomic_read(&dev_priv->mm.wedged));
1904 else
1905 wait_event(ring->irq_queue,
1906 i915_seqno_passed(ring->get_seqno(ring), seqno)
1907 || atomic_read(&dev_priv->mm.wedged));
Daniel Vetter48764bf2009-09-15 22:57:32 +02001908
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001909 ring->irq_put(ring);
Eric Anholte959b5d2011-12-22 14:55:01 -08001910 } else if (wait_for_atomic(i915_seqno_passed(ring->get_seqno(ring),
1911 seqno) ||
1912 atomic_read(&dev_priv->mm.wedged), 3000))
Chris Wilsonb5ba1772010-12-14 12:17:15 +00001913 ret = -EBUSY;
Chris Wilsonb2223492010-10-27 15:27:33 +01001914 ring->waiting_seqno = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001915
Chris Wilsondb53a302011-02-03 11:57:46 +00001916 trace_i915_gem_request_wait_end(ring, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07001917 }
Ben Gamariba1234d2009-09-14 17:48:47 -04001918 if (atomic_read(&dev_priv->mm.wedged))
Chris Wilson30dbf0c2010-09-25 10:19:17 +01001919 ret = -EAGAIN;
Eric Anholt673a3942008-07-30 12:06:12 -07001920
Eric Anholt673a3942008-07-30 12:06:12 -07001921 /* Directly dispatch request retiring. While we have the work queue
1922 * to handle this, the waiter on a request often wants an associated
1923 * buffer to have made it to the inactive list, and we would need
1924 * a separate wait queue to handle that.
1925 */
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08001926 if (ret == 0 && do_retire)
Chris Wilsondb53a302011-02-03 11:57:46 +00001927 i915_gem_retire_requests_ring(ring);
Eric Anholt673a3942008-07-30 12:06:12 -07001928
1929 return ret;
1930}
1931
Daniel Vetter48764bf2009-09-15 22:57:32 +02001932/**
Eric Anholt673a3942008-07-30 12:06:12 -07001933 * Ensures that all rendering to the object has completed and the object is
1934 * safe to unbind from the GTT or access from the CPU.
1935 */
Chris Wilson54cf91d2010-11-25 18:00:26 +00001936int
Chris Wilsonce453d82011-02-21 14:43:56 +00001937i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001938{
Eric Anholt673a3942008-07-30 12:06:12 -07001939 int ret;
1940
Eric Anholte47c68e2008-11-14 13:35:19 -08001941 /* This function only exists to support waiting for existing rendering,
1942 * not for emitting required flushes.
Eric Anholt673a3942008-07-30 12:06:12 -07001943 */
Chris Wilson05394f32010-11-08 19:18:58 +00001944 BUG_ON((obj->base.write_domain & I915_GEM_GPU_DOMAINS) != 0);
Eric Anholt673a3942008-07-30 12:06:12 -07001945
1946 /* If there is rendering queued on the buffer being evicted, wait for
1947 * it.
1948 */
Chris Wilson05394f32010-11-08 19:18:58 +00001949 if (obj->active) {
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08001950 ret = i915_wait_request(obj->ring, obj->last_rendering_seqno,
1951 true);
Chris Wilson2cf34d72010-09-14 13:03:28 +01001952 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07001953 return ret;
1954 }
1955
1956 return 0;
1957}
1958
Ben Widawsky5816d642012-04-11 11:18:19 -07001959/**
1960 * i915_gem_object_sync - sync an object to a ring.
1961 *
1962 * @obj: object which may be in use on another ring.
1963 * @to: ring we wish to use the object on. May be NULL.
1964 *
1965 * This code is meant to abstract object synchronization with the GPU.
1966 * Calling with NULL implies synchronizing the object with the CPU
1967 * rather than a particular GPU ring.
1968 *
1969 * Returns 0 if successful, else propagates up the lower layer error.
1970 */
Ben Widawsky2911a352012-04-05 14:47:36 -07001971int
1972i915_gem_object_sync(struct drm_i915_gem_object *obj,
1973 struct intel_ring_buffer *to)
1974{
1975 struct intel_ring_buffer *from = obj->ring;
1976 u32 seqno;
1977 int ret, idx;
1978
1979 if (from == NULL || to == from)
1980 return 0;
1981
Ben Widawsky5816d642012-04-11 11:18:19 -07001982 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Ben Widawsky2911a352012-04-05 14:47:36 -07001983 return i915_gem_object_wait_rendering(obj);
1984
1985 idx = intel_ring_sync_index(from, to);
1986
1987 seqno = obj->last_rendering_seqno;
1988 if (seqno <= from->sync_seqno[idx])
1989 return 0;
1990
1991 if (seqno == from->outstanding_lazy_request) {
1992 struct drm_i915_gem_request *request;
1993
1994 request = kzalloc(sizeof(*request), GFP_KERNEL);
1995 if (request == NULL)
1996 return -ENOMEM;
1997
1998 ret = i915_add_request(from, NULL, request);
1999 if (ret) {
2000 kfree(request);
2001 return ret;
2002 }
2003
2004 seqno = request->seqno;
2005 }
2006
Ben Widawsky2911a352012-04-05 14:47:36 -07002007
Ben Widawsky1500f7e2012-04-11 11:18:21 -07002008 ret = to->sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002009 if (!ret)
2010 from->sync_seqno[idx] = seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002011
Ben Widawskye3a5a222012-04-11 11:18:20 -07002012 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002013}
2014
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002015static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2016{
2017 u32 old_write_domain, old_read_domains;
2018
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002019 /* Act a barrier for all accesses through the GTT */
2020 mb();
2021
2022 /* Force a pagefault for domain tracking on next user access */
2023 i915_gem_release_mmap(obj);
2024
Keith Packardb97c3d92011-06-24 21:02:59 -07002025 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2026 return;
2027
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002028 old_read_domains = obj->base.read_domains;
2029 old_write_domain = obj->base.write_domain;
2030
2031 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2032 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2033
2034 trace_i915_gem_object_change_domain(obj,
2035 old_read_domains,
2036 old_write_domain);
2037}
2038
Eric Anholt673a3942008-07-30 12:06:12 -07002039/**
2040 * Unbinds an object from the GTT aperture.
2041 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002042int
Chris Wilson05394f32010-11-08 19:18:58 +00002043i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002044{
Daniel Vetter7bddb012012-02-09 17:15:47 +01002045 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002046 int ret = 0;
2047
Chris Wilson05394f32010-11-08 19:18:58 +00002048 if (obj->gtt_space == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002049 return 0;
2050
Chris Wilson05394f32010-11-08 19:18:58 +00002051 if (obj->pin_count != 0) {
Eric Anholt673a3942008-07-30 12:06:12 -07002052 DRM_ERROR("Attempting to unbind pinned buffer\n");
2053 return -EINVAL;
2054 }
2055
Chris Wilsona8198ee2011-04-13 22:04:09 +01002056 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson8dc17752010-07-23 23:18:51 +01002057 if (ret == -ERESTARTSYS)
Eric Anholt673a3942008-07-30 12:06:12 -07002058 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002059 /* Continue on if we fail due to EIO, the GPU is hung so we
2060 * should be safe and we need to cleanup or else we might
2061 * cause memory corruption through use-after-free.
2062 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002063
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002064 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002065
2066 /* Move the object to the CPU domain to ensure that
2067 * any possible CPU writes while it's not in the GTT
2068 * are flushed when we go to remap it.
2069 */
2070 if (ret == 0)
2071 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
2072 if (ret == -ERESTARTSYS)
2073 return ret;
Chris Wilson812ed4922010-09-30 15:08:57 +01002074 if (ret) {
Chris Wilsona8198ee2011-04-13 22:04:09 +01002075 /* In the event of a disaster, abandon all caches and
2076 * hope for the best.
2077 */
Chris Wilson812ed4922010-09-30 15:08:57 +01002078 i915_gem_clflush_object(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002079 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Chris Wilson812ed4922010-09-30 15:08:57 +01002080 }
Eric Anholt673a3942008-07-30 12:06:12 -07002081
Daniel Vetter96b47b62009-12-15 17:50:00 +01002082 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002083 ret = i915_gem_object_put_fence(obj);
2084 if (ret == -ERESTARTSYS)
2085 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002086
Chris Wilsondb53a302011-02-03 11:57:46 +00002087 trace_i915_gem_object_unbind(obj);
2088
Daniel Vetter74898d72012-02-15 23:50:22 +01002089 if (obj->has_global_gtt_mapping)
2090 i915_gem_gtt_unbind_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002091 if (obj->has_aliasing_ppgtt_mapping) {
2092 i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
2093 obj->has_aliasing_ppgtt_mapping = 0;
2094 }
Daniel Vetter74163902012-02-15 23:50:21 +01002095 i915_gem_gtt_finish_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002096
Chris Wilsone5281cc2010-10-28 13:45:36 +01002097 i915_gem_object_put_pages_gtt(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002098
Chris Wilson6299f992010-11-24 12:23:44 +00002099 list_del_init(&obj->gtt_list);
Chris Wilson05394f32010-11-08 19:18:58 +00002100 list_del_init(&obj->mm_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002101 /* Avoid an unnecessary call to unbind on rebind. */
Chris Wilson05394f32010-11-08 19:18:58 +00002102 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002103
Chris Wilson05394f32010-11-08 19:18:58 +00002104 drm_mm_put_block(obj->gtt_space);
2105 obj->gtt_space = NULL;
2106 obj->gtt_offset = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002107
Chris Wilson05394f32010-11-08 19:18:58 +00002108 if (i915_gem_object_is_purgeable(obj))
Chris Wilson963b4832009-09-20 23:03:54 +01002109 i915_gem_object_truncate(obj);
2110
Chris Wilson8dc17752010-07-23 23:18:51 +01002111 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002112}
2113
Chris Wilson88241782011-01-07 17:09:48 +00002114int
Chris Wilsondb53a302011-02-03 11:57:46 +00002115i915_gem_flush_ring(struct intel_ring_buffer *ring,
Chris Wilson54cf91d2010-11-25 18:00:26 +00002116 uint32_t invalidate_domains,
2117 uint32_t flush_domains)
2118{
Chris Wilson88241782011-01-07 17:09:48 +00002119 int ret;
2120
Chris Wilson36d527d2011-03-19 22:26:49 +00002121 if (((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) == 0)
2122 return 0;
2123
Chris Wilsondb53a302011-02-03 11:57:46 +00002124 trace_i915_gem_ring_flush(ring, invalidate_domains, flush_domains);
2125
Chris Wilson88241782011-01-07 17:09:48 +00002126 ret = ring->flush(ring, invalidate_domains, flush_domains);
2127 if (ret)
2128 return ret;
2129
Chris Wilson36d527d2011-03-19 22:26:49 +00002130 if (flush_domains & I915_GEM_GPU_DOMAINS)
2131 i915_gem_process_flushing_list(ring, flush_domains);
2132
Chris Wilson88241782011-01-07 17:09:48 +00002133 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002134}
2135
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08002136static int i915_ring_idle(struct intel_ring_buffer *ring, bool do_retire)
Chris Wilsona56ba562010-09-28 10:07:56 +01002137{
Chris Wilson88241782011-01-07 17:09:48 +00002138 int ret;
2139
Chris Wilson395b70b2010-10-28 21:28:46 +01002140 if (list_empty(&ring->gpu_write_list) && list_empty(&ring->active_list))
Chris Wilson64193402010-10-24 12:38:05 +01002141 return 0;
2142
Chris Wilson88241782011-01-07 17:09:48 +00002143 if (!list_empty(&ring->gpu_write_list)) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002144 ret = i915_gem_flush_ring(ring,
Chris Wilson0ac74c62010-12-06 14:36:02 +00002145 I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Chris Wilson88241782011-01-07 17:09:48 +00002146 if (ret)
2147 return ret;
2148 }
2149
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08002150 return i915_wait_request(ring, i915_gem_next_request_seqno(ring),
2151 do_retire);
Chris Wilsona56ba562010-09-28 10:07:56 +01002152}
2153
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08002154int i915_gpu_idle(struct drm_device *dev, bool do_retire)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002155{
2156 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002157 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002158
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002159 /* Flush everything onto the inactive list. */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002160 for (i = 0; i < I915_NUM_RINGS; i++) {
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08002161 ret = i915_ring_idle(&dev_priv->ring[i], do_retire);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002162 if (ret)
2163 return ret;
2164 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002165
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002166 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002167}
2168
Daniel Vetterc6642782010-11-12 13:46:18 +00002169static int sandybridge_write_fence_reg(struct drm_i915_gem_object *obj,
2170 struct intel_ring_buffer *pipelined)
Eric Anholt4e901fd2009-10-26 16:44:17 -07002171{
Chris Wilson05394f32010-11-08 19:18:58 +00002172 struct drm_device *dev = obj->base.dev;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002173 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002174 u32 size = obj->gtt_space->size;
2175 int regnum = obj->fence_reg;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002176 uint64_t val;
2177
Chris Wilson05394f32010-11-08 19:18:58 +00002178 val = (uint64_t)((obj->gtt_offset + size - 4096) &
Daniel Vetterc6642782010-11-12 13:46:18 +00002179 0xfffff000) << 32;
Chris Wilson05394f32010-11-08 19:18:58 +00002180 val |= obj->gtt_offset & 0xfffff000;
2181 val |= (uint64_t)((obj->stride / 128) - 1) <<
Eric Anholt4e901fd2009-10-26 16:44:17 -07002182 SANDYBRIDGE_FENCE_PITCH_SHIFT;
2183
Chris Wilson05394f32010-11-08 19:18:58 +00002184 if (obj->tiling_mode == I915_TILING_Y)
Eric Anholt4e901fd2009-10-26 16:44:17 -07002185 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2186 val |= I965_FENCE_REG_VALID;
2187
Daniel Vetterc6642782010-11-12 13:46:18 +00002188 if (pipelined) {
2189 int ret = intel_ring_begin(pipelined, 6);
2190 if (ret)
2191 return ret;
2192
2193 intel_ring_emit(pipelined, MI_NOOP);
2194 intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(2));
2195 intel_ring_emit(pipelined, FENCE_REG_SANDYBRIDGE_0 + regnum*8);
2196 intel_ring_emit(pipelined, (u32)val);
2197 intel_ring_emit(pipelined, FENCE_REG_SANDYBRIDGE_0 + regnum*8 + 4);
2198 intel_ring_emit(pipelined, (u32)(val >> 32));
2199 intel_ring_advance(pipelined);
2200 } else
2201 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + regnum * 8, val);
2202
2203 return 0;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002204}
2205
Daniel Vetterc6642782010-11-12 13:46:18 +00002206static int i965_write_fence_reg(struct drm_i915_gem_object *obj,
2207 struct intel_ring_buffer *pipelined)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002208{
Chris Wilson05394f32010-11-08 19:18:58 +00002209 struct drm_device *dev = obj->base.dev;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002210 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002211 u32 size = obj->gtt_space->size;
2212 int regnum = obj->fence_reg;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002213 uint64_t val;
2214
Chris Wilson05394f32010-11-08 19:18:58 +00002215 val = (uint64_t)((obj->gtt_offset + size - 4096) &
Jesse Barnesde151cf2008-11-12 10:03:55 -08002216 0xfffff000) << 32;
Chris Wilson05394f32010-11-08 19:18:58 +00002217 val |= obj->gtt_offset & 0xfffff000;
2218 val |= ((obj->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
2219 if (obj->tiling_mode == I915_TILING_Y)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002220 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2221 val |= I965_FENCE_REG_VALID;
2222
Daniel Vetterc6642782010-11-12 13:46:18 +00002223 if (pipelined) {
2224 int ret = intel_ring_begin(pipelined, 6);
2225 if (ret)
2226 return ret;
2227
2228 intel_ring_emit(pipelined, MI_NOOP);
2229 intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(2));
2230 intel_ring_emit(pipelined, FENCE_REG_965_0 + regnum*8);
2231 intel_ring_emit(pipelined, (u32)val);
2232 intel_ring_emit(pipelined, FENCE_REG_965_0 + regnum*8 + 4);
2233 intel_ring_emit(pipelined, (u32)(val >> 32));
2234 intel_ring_advance(pipelined);
2235 } else
2236 I915_WRITE64(FENCE_REG_965_0 + regnum * 8, val);
2237
2238 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002239}
2240
Daniel Vetterc6642782010-11-12 13:46:18 +00002241static int i915_write_fence_reg(struct drm_i915_gem_object *obj,
2242 struct intel_ring_buffer *pipelined)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002243{
Chris Wilson05394f32010-11-08 19:18:58 +00002244 struct drm_device *dev = obj->base.dev;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002245 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002246 u32 size = obj->gtt_space->size;
Daniel Vetterc6642782010-11-12 13:46:18 +00002247 u32 fence_reg, val, pitch_val;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002248 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002249
Daniel Vetterc6642782010-11-12 13:46:18 +00002250 if (WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
2251 (size & -size) != size ||
2252 (obj->gtt_offset & (size - 1)),
2253 "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2254 obj->gtt_offset, obj->map_and_fenceable, size))
2255 return -EINVAL;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002256
Daniel Vetterc6642782010-11-12 13:46:18 +00002257 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
Jesse Barnes0f973f22009-01-26 17:10:45 -08002258 tile_width = 128;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002259 else
Jesse Barnes0f973f22009-01-26 17:10:45 -08002260 tile_width = 512;
2261
2262 /* Note: pitch better be a power of two tile widths */
Chris Wilson05394f32010-11-08 19:18:58 +00002263 pitch_val = obj->stride / tile_width;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002264 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002265
Chris Wilson05394f32010-11-08 19:18:58 +00002266 val = obj->gtt_offset;
2267 if (obj->tiling_mode == I915_TILING_Y)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002268 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002269 val |= I915_FENCE_SIZE_BITS(size);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002270 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2271 val |= I830_FENCE_REG_VALID;
2272
Chris Wilson05394f32010-11-08 19:18:58 +00002273 fence_reg = obj->fence_reg;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002274 if (fence_reg < 8)
2275 fence_reg = FENCE_REG_830_0 + fence_reg * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002276 else
Chris Wilsona00b10c2010-09-24 21:15:47 +01002277 fence_reg = FENCE_REG_945_8 + (fence_reg - 8) * 4;
Daniel Vetterc6642782010-11-12 13:46:18 +00002278
2279 if (pipelined) {
2280 int ret = intel_ring_begin(pipelined, 4);
2281 if (ret)
2282 return ret;
2283
2284 intel_ring_emit(pipelined, MI_NOOP);
2285 intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(1));
2286 intel_ring_emit(pipelined, fence_reg);
2287 intel_ring_emit(pipelined, val);
2288 intel_ring_advance(pipelined);
2289 } else
2290 I915_WRITE(fence_reg, val);
2291
2292 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002293}
2294
Daniel Vetterc6642782010-11-12 13:46:18 +00002295static int i830_write_fence_reg(struct drm_i915_gem_object *obj,
2296 struct intel_ring_buffer *pipelined)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002297{
Chris Wilson05394f32010-11-08 19:18:58 +00002298 struct drm_device *dev = obj->base.dev;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002299 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002300 u32 size = obj->gtt_space->size;
2301 int regnum = obj->fence_reg;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002302 uint32_t val;
2303 uint32_t pitch_val;
2304
Daniel Vetterc6642782010-11-12 13:46:18 +00002305 if (WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
2306 (size & -size) != size ||
2307 (obj->gtt_offset & (size - 1)),
2308 "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
2309 obj->gtt_offset, size))
2310 return -EINVAL;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002311
Chris Wilson05394f32010-11-08 19:18:58 +00002312 pitch_val = obj->stride / 128;
Eric Anholte76a16d2009-05-26 17:44:56 -07002313 pitch_val = ffs(pitch_val) - 1;
Eric Anholte76a16d2009-05-26 17:44:56 -07002314
Chris Wilson05394f32010-11-08 19:18:58 +00002315 val = obj->gtt_offset;
2316 if (obj->tiling_mode == I915_TILING_Y)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002317 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
Daniel Vetterc6642782010-11-12 13:46:18 +00002318 val |= I830_FENCE_SIZE_BITS(size);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002319 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2320 val |= I830_FENCE_REG_VALID;
2321
Daniel Vetterc6642782010-11-12 13:46:18 +00002322 if (pipelined) {
2323 int ret = intel_ring_begin(pipelined, 4);
2324 if (ret)
2325 return ret;
2326
2327 intel_ring_emit(pipelined, MI_NOOP);
2328 intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(1));
2329 intel_ring_emit(pipelined, FENCE_REG_830_0 + regnum*4);
2330 intel_ring_emit(pipelined, val);
2331 intel_ring_advance(pipelined);
2332 } else
2333 I915_WRITE(FENCE_REG_830_0 + regnum * 4, val);
2334
2335 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002336}
2337
Chris Wilsond9e86c02010-11-10 16:40:20 +00002338static bool ring_passed_seqno(struct intel_ring_buffer *ring, u32 seqno)
2339{
2340 return i915_seqno_passed(ring->get_seqno(ring), seqno);
2341}
2342
2343static int
2344i915_gem_object_flush_fence(struct drm_i915_gem_object *obj,
Chris Wilsonce453d82011-02-21 14:43:56 +00002345 struct intel_ring_buffer *pipelined)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002346{
2347 int ret;
2348
2349 if (obj->fenced_gpu_access) {
Chris Wilson88241782011-01-07 17:09:48 +00002350 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002351 ret = i915_gem_flush_ring(obj->last_fenced_ring,
Chris Wilson88241782011-01-07 17:09:48 +00002352 0, obj->base.write_domain);
2353 if (ret)
2354 return ret;
2355 }
Chris Wilsond9e86c02010-11-10 16:40:20 +00002356
2357 obj->fenced_gpu_access = false;
2358 }
2359
2360 if (obj->last_fenced_seqno && pipelined != obj->last_fenced_ring) {
2361 if (!ring_passed_seqno(obj->last_fenced_ring,
2362 obj->last_fenced_seqno)) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002363 ret = i915_wait_request(obj->last_fenced_ring,
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08002364 obj->last_fenced_seqno,
2365 true);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002366 if (ret)
2367 return ret;
2368 }
2369
2370 obj->last_fenced_seqno = 0;
2371 obj->last_fenced_ring = NULL;
2372 }
2373
Chris Wilson63256ec2011-01-04 18:42:07 +00002374 /* Ensure that all CPU reads are completed before installing a fence
2375 * and all writes before removing the fence.
2376 */
2377 if (obj->base.read_domains & I915_GEM_DOMAIN_GTT)
2378 mb();
2379
Chris Wilsond9e86c02010-11-10 16:40:20 +00002380 return 0;
2381}
2382
2383int
2384i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
2385{
2386 int ret;
2387
2388 if (obj->tiling_mode)
2389 i915_gem_release_mmap(obj);
2390
Chris Wilsonce453d82011-02-21 14:43:56 +00002391 ret = i915_gem_object_flush_fence(obj, NULL);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002392 if (ret)
2393 return ret;
2394
2395 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2396 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002397
2398 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002399 i915_gem_clear_fence_reg(obj->base.dev,
2400 &dev_priv->fence_regs[obj->fence_reg]);
2401
2402 obj->fence_reg = I915_FENCE_REG_NONE;
2403 }
2404
2405 return 0;
2406}
2407
2408static struct drm_i915_fence_reg *
2409i915_find_fence_reg(struct drm_device *dev,
2410 struct intel_ring_buffer *pipelined)
Daniel Vetterae3db242010-02-19 11:51:58 +01002411{
Daniel Vetterae3db242010-02-19 11:51:58 +01002412 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002413 struct drm_i915_fence_reg *reg, *first, *avail;
2414 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01002415
2416 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002417 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002418 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2419 reg = &dev_priv->fence_regs[i];
2420 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002421 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002422
Chris Wilson1690e1e2011-12-14 13:57:08 +01002423 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002424 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002425 }
2426
Chris Wilsond9e86c02010-11-10 16:40:20 +00002427 if (avail == NULL)
2428 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002429
2430 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002431 avail = first = NULL;
2432 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01002433 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01002434 continue;
2435
Chris Wilsond9e86c02010-11-10 16:40:20 +00002436 if (first == NULL)
2437 first = reg;
2438
2439 if (!pipelined ||
2440 !reg->obj->last_fenced_ring ||
2441 reg->obj->last_fenced_ring == pipelined) {
2442 avail = reg;
2443 break;
2444 }
Daniel Vetterae3db242010-02-19 11:51:58 +01002445 }
2446
Chris Wilsond9e86c02010-11-10 16:40:20 +00002447 if (avail == NULL)
2448 avail = first;
Daniel Vetterae3db242010-02-19 11:51:58 +01002449
Chris Wilsona00b10c2010-09-24 21:15:47 +01002450 return avail;
Daniel Vetterae3db242010-02-19 11:51:58 +01002451}
2452
Jesse Barnesde151cf2008-11-12 10:03:55 -08002453/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002454 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08002455 * @obj: object to map through a fence reg
2456 *
2457 * When mapping objects through the GTT, userspace wants to be able to write
2458 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002459 * This function walks the fence regs looking for a free one for @obj,
2460 * stealing one if it can't find any.
2461 *
2462 * It then sets up the reg based on the object's properties: address, pitch
2463 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002464 *
2465 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002466 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002467int
Chris Wilson06d98132012-04-17 15:31:24 +01002468i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002469{
Chris Wilson05394f32010-11-08 19:18:58 +00002470 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002471 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson06d98132012-04-17 15:31:24 +01002472 struct intel_ring_buffer *pipelined;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002473 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002474 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002475
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002476 if (obj->tiling_mode == I915_TILING_NONE)
2477 return i915_gem_object_put_fence(obj);
2478
Chris Wilson6bda10d2010-12-05 21:04:18 +00002479 /* XXX disable pipelining. There are bugs. Shocking. */
2480 pipelined = NULL;
2481
Chris Wilsond9e86c02010-11-10 16:40:20 +00002482 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00002483 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2484 reg = &dev_priv->fence_regs[obj->fence_reg];
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002485 list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002486
Chris Wilson29c5a582011-03-17 15:23:22 +00002487 if (obj->tiling_changed) {
2488 ret = i915_gem_object_flush_fence(obj, pipelined);
2489 if (ret)
2490 return ret;
2491
2492 if (!obj->fenced_gpu_access && !obj->last_fenced_seqno)
2493 pipelined = NULL;
2494
2495 if (pipelined) {
2496 reg->setup_seqno =
2497 i915_gem_next_request_seqno(pipelined);
2498 obj->last_fenced_seqno = reg->setup_seqno;
2499 obj->last_fenced_ring = pipelined;
2500 }
2501
2502 goto update;
2503 }
Chris Wilsond9e86c02010-11-10 16:40:20 +00002504
2505 if (!pipelined) {
2506 if (reg->setup_seqno) {
2507 if (!ring_passed_seqno(obj->last_fenced_ring,
2508 reg->setup_seqno)) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002509 ret = i915_wait_request(obj->last_fenced_ring,
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08002510 reg->setup_seqno,
2511 true);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002512 if (ret)
2513 return ret;
2514 }
2515
2516 reg->setup_seqno = 0;
2517 }
2518 } else if (obj->last_fenced_ring &&
2519 obj->last_fenced_ring != pipelined) {
Chris Wilsonce453d82011-02-21 14:43:56 +00002520 ret = i915_gem_object_flush_fence(obj, pipelined);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002521 if (ret)
2522 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002523 }
2524
Eric Anholta09ba7f2009-08-29 12:49:51 -07002525 return 0;
2526 }
2527
Chris Wilsond9e86c02010-11-10 16:40:20 +00002528 reg = i915_find_fence_reg(dev, pipelined);
2529 if (reg == NULL)
Daniel Vetter39965b32011-12-14 13:57:09 +01002530 return -EDEADLK;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002531
Chris Wilsonce453d82011-02-21 14:43:56 +00002532 ret = i915_gem_object_flush_fence(obj, pipelined);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002533 if (ret)
Daniel Vetterae3db242010-02-19 11:51:58 +01002534 return ret;
Chris Wilsonfc7170b2009-02-11 14:26:46 +00002535
Chris Wilsond9e86c02010-11-10 16:40:20 +00002536 if (reg->obj) {
2537 struct drm_i915_gem_object *old = reg->obj;
2538
2539 drm_gem_object_reference(&old->base);
2540
2541 if (old->tiling_mode)
2542 i915_gem_release_mmap(old);
2543
Chris Wilsonce453d82011-02-21 14:43:56 +00002544 ret = i915_gem_object_flush_fence(old, pipelined);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002545 if (ret) {
2546 drm_gem_object_unreference(&old->base);
2547 return ret;
2548 }
2549
2550 if (old->last_fenced_seqno == 0 && obj->last_fenced_seqno == 0)
2551 pipelined = NULL;
2552
2553 old->fence_reg = I915_FENCE_REG_NONE;
2554 old->last_fenced_ring = pipelined;
2555 old->last_fenced_seqno =
Chris Wilsondb53a302011-02-03 11:57:46 +00002556 pipelined ? i915_gem_next_request_seqno(pipelined) : 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002557
2558 drm_gem_object_unreference(&old->base);
2559 } else if (obj->last_fenced_seqno == 0)
2560 pipelined = NULL;
Eric Anholta09ba7f2009-08-29 12:49:51 -07002561
Jesse Barnesde151cf2008-11-12 10:03:55 -08002562 reg->obj = obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002563 list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
2564 obj->fence_reg = reg - dev_priv->fence_regs;
2565 obj->last_fenced_ring = pipelined;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002566
Chris Wilsond9e86c02010-11-10 16:40:20 +00002567 reg->setup_seqno =
Chris Wilsondb53a302011-02-03 11:57:46 +00002568 pipelined ? i915_gem_next_request_seqno(pipelined) : 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002569 obj->last_fenced_seqno = reg->setup_seqno;
2570
2571update:
2572 obj->tiling_changed = false;
Chris Wilsone259bef2010-09-17 00:32:02 +01002573 switch (INTEL_INFO(dev)->gen) {
Eric Anholt25aebfc32011-05-06 13:55:53 -07002574 case 7:
Chris Wilsone259bef2010-09-17 00:32:02 +01002575 case 6:
Daniel Vetterc6642782010-11-12 13:46:18 +00002576 ret = sandybridge_write_fence_reg(obj, pipelined);
Chris Wilsone259bef2010-09-17 00:32:02 +01002577 break;
2578 case 5:
2579 case 4:
Daniel Vetterc6642782010-11-12 13:46:18 +00002580 ret = i965_write_fence_reg(obj, pipelined);
Chris Wilsone259bef2010-09-17 00:32:02 +01002581 break;
2582 case 3:
Daniel Vetterc6642782010-11-12 13:46:18 +00002583 ret = i915_write_fence_reg(obj, pipelined);
Chris Wilsone259bef2010-09-17 00:32:02 +01002584 break;
2585 case 2:
Daniel Vetterc6642782010-11-12 13:46:18 +00002586 ret = i830_write_fence_reg(obj, pipelined);
Chris Wilsone259bef2010-09-17 00:32:02 +01002587 break;
2588 }
Eric Anholtd9ddcb92009-01-27 10:33:49 -08002589
Daniel Vetterc6642782010-11-12 13:46:18 +00002590 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002591}
2592
2593/**
2594 * i915_gem_clear_fence_reg - clear out fence register info
2595 * @obj: object to clear
2596 *
2597 * Zeroes out the fence register itself and clears out the associated
Chris Wilson05394f32010-11-08 19:18:58 +00002598 * data structures in dev_priv and obj.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002599 */
2600static void
Chris Wilsond9e86c02010-11-10 16:40:20 +00002601i915_gem_clear_fence_reg(struct drm_device *dev,
2602 struct drm_i915_fence_reg *reg)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002603{
Jesse Barnes79e53942008-11-07 14:24:08 -08002604 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002605 uint32_t fence_reg = reg - dev_priv->fence_regs;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002606
Chris Wilsone259bef2010-09-17 00:32:02 +01002607 switch (INTEL_INFO(dev)->gen) {
Eric Anholt25aebfc32011-05-06 13:55:53 -07002608 case 7:
Chris Wilsone259bef2010-09-17 00:32:02 +01002609 case 6:
Chris Wilsond9e86c02010-11-10 16:40:20 +00002610 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + fence_reg*8, 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002611 break;
2612 case 5:
2613 case 4:
Chris Wilsond9e86c02010-11-10 16:40:20 +00002614 I915_WRITE64(FENCE_REG_965_0 + fence_reg*8, 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002615 break;
2616 case 3:
Chris Wilsond9e86c02010-11-10 16:40:20 +00002617 if (fence_reg >= 8)
2618 fence_reg = FENCE_REG_945_8 + (fence_reg - 8) * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002619 else
Chris Wilsone259bef2010-09-17 00:32:02 +01002620 case 2:
Chris Wilsond9e86c02010-11-10 16:40:20 +00002621 fence_reg = FENCE_REG_830_0 + fence_reg * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002622
2623 I915_WRITE(fence_reg, 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002624 break;
Eric Anholtdc529a42009-03-10 22:34:49 -07002625 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002626
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002627 list_del_init(&reg->lru_list);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002628 reg->obj = NULL;
2629 reg->setup_seqno = 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002630 reg->pin_count = 0;
Chris Wilson52dc7d32009-06-06 09:46:01 +01002631}
2632
2633/**
Eric Anholt673a3942008-07-30 12:06:12 -07002634 * Finds free space in the GTT aperture and binds the object there.
2635 */
2636static int
Chris Wilson05394f32010-11-08 19:18:58 +00002637i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
Daniel Vetter920afa72010-09-16 17:54:23 +02002638 unsigned alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01002639 bool map_and_fenceable)
Eric Anholt673a3942008-07-30 12:06:12 -07002640{
Chris Wilson05394f32010-11-08 19:18:58 +00002641 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07002642 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002643 struct drm_mm_node *free_space;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002644 gfp_t gfpmask = __GFP_NORETRY | __GFP_NOWARN;
Daniel Vetter5e783302010-11-14 22:32:36 +01002645 u32 size, fence_size, fence_alignment, unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002646 bool mappable, fenceable;
Chris Wilson07f73f62009-09-14 16:50:30 +01002647 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002648
Chris Wilson05394f32010-11-08 19:18:58 +00002649 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01002650 DRM_ERROR("Attempting to bind a purgeable object\n");
2651 return -EINVAL;
2652 }
2653
Chris Wilsone28f8712011-07-18 13:11:49 -07002654 fence_size = i915_gem_get_gtt_size(dev,
2655 obj->base.size,
2656 obj->tiling_mode);
2657 fence_alignment = i915_gem_get_gtt_alignment(dev,
2658 obj->base.size,
2659 obj->tiling_mode);
2660 unfenced_alignment =
2661 i915_gem_get_unfenced_gtt_alignment(dev,
2662 obj->base.size,
2663 obj->tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002664
Eric Anholt673a3942008-07-30 12:06:12 -07002665 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01002666 alignment = map_and_fenceable ? fence_alignment :
2667 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002668 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002669 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2670 return -EINVAL;
2671 }
2672
Chris Wilson05394f32010-11-08 19:18:58 +00002673 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002674
Chris Wilson654fc602010-05-27 13:18:21 +01002675 /* If the object is bigger than the entire aperture, reject it early
2676 * before evicting everything in a vain attempt to find space.
2677 */
Chris Wilson05394f32010-11-08 19:18:58 +00002678 if (obj->base.size >
Daniel Vetter75e9e912010-11-04 17:11:09 +01002679 (map_and_fenceable ? dev_priv->mm.gtt_mappable_end : dev_priv->mm.gtt_total)) {
Chris Wilson654fc602010-05-27 13:18:21 +01002680 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2681 return -E2BIG;
2682 }
2683
Eric Anholt673a3942008-07-30 12:06:12 -07002684 search_free:
Daniel Vetter75e9e912010-11-04 17:11:09 +01002685 if (map_and_fenceable)
Daniel Vetter920afa72010-09-16 17:54:23 +02002686 free_space =
2687 drm_mm_search_free_in_range(&dev_priv->mm.gtt_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002688 size, alignment, 0,
Daniel Vetter920afa72010-09-16 17:54:23 +02002689 dev_priv->mm.gtt_mappable_end,
2690 0);
2691 else
2692 free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002693 size, alignment, 0);
Daniel Vetter920afa72010-09-16 17:54:23 +02002694
2695 if (free_space != NULL) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01002696 if (map_and_fenceable)
Chris Wilson05394f32010-11-08 19:18:58 +00002697 obj->gtt_space =
Daniel Vetter920afa72010-09-16 17:54:23 +02002698 drm_mm_get_block_range_generic(free_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002699 size, alignment, 0,
Daniel Vetter920afa72010-09-16 17:54:23 +02002700 dev_priv->mm.gtt_mappable_end,
2701 0);
2702 else
Chris Wilson05394f32010-11-08 19:18:58 +00002703 obj->gtt_space =
Chris Wilsona00b10c2010-09-24 21:15:47 +01002704 drm_mm_get_block(free_space, size, alignment);
Daniel Vetter920afa72010-09-16 17:54:23 +02002705 }
Chris Wilson05394f32010-11-08 19:18:58 +00002706 if (obj->gtt_space == NULL) {
Eric Anholt673a3942008-07-30 12:06:12 -07002707 /* If the gtt is empty and we're still having trouble
2708 * fitting our object in, we're out of memory.
2709 */
Daniel Vetter75e9e912010-11-04 17:11:09 +01002710 ret = i915_gem_evict_something(dev, size, alignment,
2711 map_and_fenceable);
Chris Wilson97311292009-09-21 00:22:34 +01002712 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002713 return ret;
Chris Wilson97311292009-09-21 00:22:34 +01002714
Eric Anholt673a3942008-07-30 12:06:12 -07002715 goto search_free;
2716 }
2717
Chris Wilsone5281cc2010-10-28 13:45:36 +01002718 ret = i915_gem_object_get_pages_gtt(obj, gfpmask);
Eric Anholt673a3942008-07-30 12:06:12 -07002719 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00002720 drm_mm_put_block(obj->gtt_space);
2721 obj->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002722
2723 if (ret == -ENOMEM) {
Chris Wilson809b6332011-01-10 17:33:15 +00002724 /* first try to reclaim some memory by clearing the GTT */
2725 ret = i915_gem_evict_everything(dev, false);
Chris Wilson07f73f62009-09-14 16:50:30 +01002726 if (ret) {
Chris Wilson07f73f62009-09-14 16:50:30 +01002727 /* now try to shrink everyone else */
Chris Wilson4bdadb92010-01-27 13:36:32 +00002728 if (gfpmask) {
2729 gfpmask = 0;
2730 goto search_free;
Chris Wilson07f73f62009-09-14 16:50:30 +01002731 }
2732
Chris Wilson809b6332011-01-10 17:33:15 +00002733 return -ENOMEM;
Chris Wilson07f73f62009-09-14 16:50:30 +01002734 }
2735
2736 goto search_free;
2737 }
2738
Eric Anholt673a3942008-07-30 12:06:12 -07002739 return ret;
2740 }
2741
Daniel Vetter74163902012-02-15 23:50:21 +01002742 ret = i915_gem_gtt_prepare_object(obj);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002743 if (ret) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01002744 i915_gem_object_put_pages_gtt(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002745 drm_mm_put_block(obj->gtt_space);
2746 obj->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002747
Chris Wilson809b6332011-01-10 17:33:15 +00002748 if (i915_gem_evict_everything(dev, false))
Chris Wilson07f73f62009-09-14 16:50:30 +01002749 return ret;
Chris Wilson07f73f62009-09-14 16:50:30 +01002750
2751 goto search_free;
Eric Anholt673a3942008-07-30 12:06:12 -07002752 }
Eric Anholt673a3942008-07-30 12:06:12 -07002753
Daniel Vetter0ebb9822012-02-15 23:50:24 +01002754 if (!dev_priv->mm.aliasing_ppgtt)
2755 i915_gem_gtt_bind_object(obj, obj->cache_level);
Eric Anholt673a3942008-07-30 12:06:12 -07002756
Chris Wilson6299f992010-11-24 12:23:44 +00002757 list_add_tail(&obj->gtt_list, &dev_priv->mm.gtt_list);
Chris Wilson05394f32010-11-08 19:18:58 +00002758 list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002759
Eric Anholt673a3942008-07-30 12:06:12 -07002760 /* Assert that the object is not currently in any GPU domain. As it
2761 * wasn't in the GTT, there shouldn't be any way it could have been in
2762 * a GPU cache
2763 */
Chris Wilson05394f32010-11-08 19:18:58 +00002764 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2765 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
Eric Anholt673a3942008-07-30 12:06:12 -07002766
Chris Wilson6299f992010-11-24 12:23:44 +00002767 obj->gtt_offset = obj->gtt_space->start;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002768
Daniel Vetter75e9e912010-11-04 17:11:09 +01002769 fenceable =
Chris Wilson05394f32010-11-08 19:18:58 +00002770 obj->gtt_space->size == fence_size &&
Akshay Joshi0206e352011-08-16 15:34:10 -04002771 (obj->gtt_space->start & (fence_alignment - 1)) == 0;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002772
Daniel Vetter75e9e912010-11-04 17:11:09 +01002773 mappable =
Chris Wilson05394f32010-11-08 19:18:58 +00002774 obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002775
Chris Wilson05394f32010-11-08 19:18:58 +00002776 obj->map_and_fenceable = mappable && fenceable;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002777
Chris Wilsondb53a302011-02-03 11:57:46 +00002778 trace_i915_gem_object_bind(obj, map_and_fenceable);
Eric Anholt673a3942008-07-30 12:06:12 -07002779 return 0;
2780}
2781
2782void
Chris Wilson05394f32010-11-08 19:18:58 +00002783i915_gem_clflush_object(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002784{
Eric Anholt673a3942008-07-30 12:06:12 -07002785 /* If we don't have a page list set up, then we're not pinned
2786 * to GPU, and we can ignore the cache flush because it'll happen
2787 * again at bind time.
2788 */
Chris Wilson05394f32010-11-08 19:18:58 +00002789 if (obj->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002790 return;
2791
Chris Wilson9c23f7f2011-03-29 16:59:52 -07002792 /* If the GPU is snooping the contents of the CPU cache,
2793 * we do not need to manually clear the CPU cache lines. However,
2794 * the caches are only snooped when the render cache is
2795 * flushed/invalidated. As we always have to emit invalidations
2796 * and flushes when moving into and out of the RENDER domain, correct
2797 * snooping behaviour occurs naturally as the result of our domain
2798 * tracking.
2799 */
2800 if (obj->cache_level != I915_CACHE_NONE)
2801 return;
2802
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002803 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07002804
Chris Wilson05394f32010-11-08 19:18:58 +00002805 drm_clflush_pages(obj->pages, obj->base.size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07002806}
2807
Eric Anholte47c68e2008-11-14 13:35:19 -08002808/** Flushes any GPU write domain for the object if it's dirty. */
Chris Wilson88241782011-01-07 17:09:48 +00002809static int
Chris Wilson3619df02010-11-28 15:37:17 +00002810i915_gem_object_flush_gpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002811{
Chris Wilson05394f32010-11-08 19:18:58 +00002812 if ((obj->base.write_domain & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson88241782011-01-07 17:09:48 +00002813 return 0;
Eric Anholte47c68e2008-11-14 13:35:19 -08002814
2815 /* Queue the GPU write cache flushing we need. */
Chris Wilsondb53a302011-02-03 11:57:46 +00002816 return i915_gem_flush_ring(obj->ring, 0, obj->base.write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002817}
2818
2819/** Flushes the GTT write domain for the object if it's dirty. */
2820static void
Chris Wilson05394f32010-11-08 19:18:58 +00002821i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002822{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002823 uint32_t old_write_domain;
2824
Chris Wilson05394f32010-11-08 19:18:58 +00002825 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08002826 return;
2827
Chris Wilson63256ec2011-01-04 18:42:07 +00002828 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08002829 * to it immediately go to main memory as far as we know, so there's
2830 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00002831 *
2832 * However, we do have to enforce the order so that all writes through
2833 * the GTT land before any writes to the device, such as updates to
2834 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08002835 */
Chris Wilson63256ec2011-01-04 18:42:07 +00002836 wmb();
2837
Chris Wilson05394f32010-11-08 19:18:58 +00002838 old_write_domain = obj->base.write_domain;
2839 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002840
2841 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00002842 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002843 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002844}
2845
2846/** Flushes the CPU write domain for the object if it's dirty. */
2847static void
Chris Wilson05394f32010-11-08 19:18:58 +00002848i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002849{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002850 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002851
Chris Wilson05394f32010-11-08 19:18:58 +00002852 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08002853 return;
2854
2855 i915_gem_clflush_object(obj);
Daniel Vetter40ce6572010-11-05 18:12:18 +01002856 intel_gtt_chipset_flush();
Chris Wilson05394f32010-11-08 19:18:58 +00002857 old_write_domain = obj->base.write_domain;
2858 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002859
2860 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00002861 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002862 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002863}
2864
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002865/**
2866 * Moves a single object to the GTT read, and possibly write domain.
2867 *
2868 * This function returns when the move is complete, including waiting on
2869 * flushes to occur.
2870 */
Jesse Barnes79e53942008-11-07 14:24:08 -08002871int
Chris Wilson20217462010-11-23 15:26:33 +00002872i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002873{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002874 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002875 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002876
Eric Anholt02354392008-11-26 13:58:13 -08002877 /* Not valid to be called on unbound objects. */
Chris Wilson05394f32010-11-08 19:18:58 +00002878 if (obj->gtt_space == NULL)
Eric Anholt02354392008-11-26 13:58:13 -08002879 return -EINVAL;
2880
Chris Wilson8d7e3de2011-02-07 15:23:02 +00002881 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
2882 return 0;
2883
Chris Wilson88241782011-01-07 17:09:48 +00002884 ret = i915_gem_object_flush_gpu_write_domain(obj);
2885 if (ret)
2886 return ret;
2887
Chris Wilson87ca9c82010-12-02 09:42:56 +00002888 if (obj->pending_gpu_write || write) {
Chris Wilsonce453d82011-02-21 14:43:56 +00002889 ret = i915_gem_object_wait_rendering(obj);
Chris Wilson87ca9c82010-12-02 09:42:56 +00002890 if (ret)
2891 return ret;
2892 }
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002893
Chris Wilson72133422010-09-13 23:56:38 +01002894 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002895
Chris Wilson05394f32010-11-08 19:18:58 +00002896 old_write_domain = obj->base.write_domain;
2897 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002898
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002899 /* It should now be out of any other write domains, and we can update
2900 * the domain values for our changes.
2901 */
Chris Wilson05394f32010-11-08 19:18:58 +00002902 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
2903 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08002904 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00002905 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
2906 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
2907 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08002908 }
2909
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002910 trace_i915_gem_object_change_domain(obj,
2911 old_read_domains,
2912 old_write_domain);
2913
Eric Anholte47c68e2008-11-14 13:35:19 -08002914 return 0;
2915}
2916
Chris Wilsone4ffd172011-04-04 09:44:39 +01002917int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2918 enum i915_cache_level cache_level)
2919{
Daniel Vetter7bddb012012-02-09 17:15:47 +01002920 struct drm_device *dev = obj->base.dev;
2921 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsone4ffd172011-04-04 09:44:39 +01002922 int ret;
2923
2924 if (obj->cache_level == cache_level)
2925 return 0;
2926
2927 if (obj->pin_count) {
2928 DRM_DEBUG("can not change the cache level of pinned objects\n");
2929 return -EBUSY;
2930 }
2931
2932 if (obj->gtt_space) {
2933 ret = i915_gem_object_finish_gpu(obj);
2934 if (ret)
2935 return ret;
2936
2937 i915_gem_object_finish_gtt(obj);
2938
2939 /* Before SandyBridge, you could not use tiling or fence
2940 * registers with snooped memory, so relinquish any fences
2941 * currently pointing to our region in the aperture.
2942 */
2943 if (INTEL_INFO(obj->base.dev)->gen < 6) {
2944 ret = i915_gem_object_put_fence(obj);
2945 if (ret)
2946 return ret;
2947 }
2948
Daniel Vetter74898d72012-02-15 23:50:22 +01002949 if (obj->has_global_gtt_mapping)
2950 i915_gem_gtt_bind_object(obj, cache_level);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002951 if (obj->has_aliasing_ppgtt_mapping)
2952 i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
2953 obj, cache_level);
Chris Wilsone4ffd172011-04-04 09:44:39 +01002954 }
2955
2956 if (cache_level == I915_CACHE_NONE) {
2957 u32 old_read_domains, old_write_domain;
2958
2959 /* If we're coming from LLC cached, then we haven't
2960 * actually been tracking whether the data is in the
2961 * CPU cache or not, since we only allow one bit set
2962 * in obj->write_domain and have been skipping the clflushes.
2963 * Just set it to the CPU cache for now.
2964 */
2965 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
2966 WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);
2967
2968 old_read_domains = obj->base.read_domains;
2969 old_write_domain = obj->base.write_domain;
2970
2971 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
2972 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2973
2974 trace_i915_gem_object_change_domain(obj,
2975 old_read_domains,
2976 old_write_domain);
2977 }
2978
2979 obj->cache_level = cache_level;
2980 return 0;
2981}
2982
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002983/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002984 * Prepare buffer for display plane (scanout, cursors, etc).
2985 * Can be called from an uninterruptible phase (modesetting) and allows
2986 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002987 */
2988int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002989i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2990 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00002991 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002992{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002993 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002994 int ret;
2995
Chris Wilson88241782011-01-07 17:09:48 +00002996 ret = i915_gem_object_flush_gpu_write_domain(obj);
2997 if (ret)
2998 return ret;
2999
Chris Wilson0be73282010-12-06 14:36:27 +00003000 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003001 ret = i915_gem_object_sync(obj, pipelined);
3002 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003003 return ret;
3004 }
3005
Eric Anholta7ef0642011-03-29 16:59:54 -07003006 /* The display engine is not coherent with the LLC cache on gen6. As
3007 * a result, we make sure that the pinning that is about to occur is
3008 * done with uncached PTEs. This is lowest common denominator for all
3009 * chipsets.
3010 *
3011 * However for gen6+, we could do better by using the GFDT bit instead
3012 * of uncaching, which would allow us to flush all the LLC-cached data
3013 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3014 */
3015 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
3016 if (ret)
3017 return ret;
3018
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003019 /* As the user may map the buffer once pinned in the display plane
3020 * (e.g. libkms for the bootup splash), we have to ensure that we
3021 * always use map_and_fenceable for all scanout buffers.
3022 */
3023 ret = i915_gem_object_pin(obj, alignment, true);
3024 if (ret)
3025 return ret;
3026
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003027 i915_gem_object_flush_cpu_write_domain(obj);
3028
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003029 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003030 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003031
3032 /* It should now be out of any other write domains, and we can update
3033 * the domain values for our changes.
3034 */
3035 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
Chris Wilson05394f32010-11-08 19:18:58 +00003036 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003037
3038 trace_i915_gem_object_change_domain(obj,
3039 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003040 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003041
3042 return 0;
3043}
3044
Chris Wilson85345512010-11-13 09:49:11 +00003045int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003046i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003047{
Chris Wilson88241782011-01-07 17:09:48 +00003048 int ret;
3049
Chris Wilsona8198ee2011-04-13 22:04:09 +01003050 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003051 return 0;
3052
Chris Wilson88241782011-01-07 17:09:48 +00003053 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
Chris Wilsondb53a302011-02-03 11:57:46 +00003054 ret = i915_gem_flush_ring(obj->ring, 0, obj->base.write_domain);
Chris Wilson88241782011-01-07 17:09:48 +00003055 if (ret)
3056 return ret;
3057 }
Chris Wilson85345512010-11-13 09:49:11 +00003058
Chris Wilsonc501ae72011-12-14 13:57:23 +01003059 ret = i915_gem_object_wait_rendering(obj);
3060 if (ret)
3061 return ret;
3062
Chris Wilsona8198ee2011-04-13 22:04:09 +01003063 /* Ensure that we invalidate the GPU's caches and TLBs. */
3064 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003065 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003066}
3067
Eric Anholte47c68e2008-11-14 13:35:19 -08003068/**
3069 * Moves a single object to the CPU read, and possibly write domain.
3070 *
3071 * This function returns when the move is complete, including waiting on
3072 * flushes to occur.
3073 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003074int
Chris Wilson919926a2010-11-12 13:42:53 +00003075i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003076{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003077 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003078 int ret;
3079
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003080 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3081 return 0;
3082
Chris Wilson88241782011-01-07 17:09:48 +00003083 ret = i915_gem_object_flush_gpu_write_domain(obj);
3084 if (ret)
3085 return ret;
3086
Chris Wilsonf8413192012-04-10 11:52:50 +01003087 if (write || obj->pending_gpu_write) {
3088 ret = i915_gem_object_wait_rendering(obj);
3089 if (ret)
3090 return ret;
3091 }
Eric Anholte47c68e2008-11-14 13:35:19 -08003092
3093 i915_gem_object_flush_gtt_write_domain(obj);
3094
Chris Wilson05394f32010-11-08 19:18:58 +00003095 old_write_domain = obj->base.write_domain;
3096 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003097
Eric Anholte47c68e2008-11-14 13:35:19 -08003098 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003099 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Eric Anholte47c68e2008-11-14 13:35:19 -08003100 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003101
Chris Wilson05394f32010-11-08 19:18:58 +00003102 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003103 }
3104
3105 /* It should now be out of any other write domains, and we can update
3106 * the domain values for our changes.
3107 */
Chris Wilson05394f32010-11-08 19:18:58 +00003108 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003109
3110 /* If we're writing through the CPU, then the GPU read domains will
3111 * need to be invalidated at next use.
3112 */
3113 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003114 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3115 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003116 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003117
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003118 trace_i915_gem_object_change_domain(obj,
3119 old_read_domains,
3120 old_write_domain);
3121
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003122 return 0;
3123}
3124
Eric Anholt673a3942008-07-30 12:06:12 -07003125/* Throttle our rendering by waiting until the ring has completed our requests
3126 * emitted over 20 msec ago.
3127 *
Eric Anholtb9624422009-06-03 07:27:35 +00003128 * Note that if we were to use the current jiffies each time around the loop,
3129 * we wouldn't escape the function with any frames outstanding if the time to
3130 * render a frame was over 20ms.
3131 *
Eric Anholt673a3942008-07-30 12:06:12 -07003132 * This should get us reasonable parallelism between CPU and GPU but also
3133 * relatively low latency when blocking on a particular request to finish.
3134 */
3135static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003136i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003137{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003138 struct drm_i915_private *dev_priv = dev->dev_private;
3139 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003140 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003141 struct drm_i915_gem_request *request;
3142 struct intel_ring_buffer *ring = NULL;
3143 u32 seqno = 0;
3144 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003145
Chris Wilsone110e8d2011-01-26 15:39:14 +00003146 if (atomic_read(&dev_priv->mm.wedged))
3147 return -EIO;
3148
Chris Wilson1c255952010-09-26 11:03:27 +01003149 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003150 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003151 if (time_after_eq(request->emitted_jiffies, recent_enough))
3152 break;
3153
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003154 ring = request->ring;
3155 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003156 }
Chris Wilson1c255952010-09-26 11:03:27 +01003157 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003158
3159 if (seqno == 0)
3160 return 0;
3161
3162 ret = 0;
Chris Wilson78501ea2010-10-27 12:18:21 +01003163 if (!i915_seqno_passed(ring->get_seqno(ring), seqno)) {
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003164 /* And wait for the seqno passing without holding any locks and
3165 * causing extra latency for others. This is safe as the irq
3166 * generation is designed to be run atomically and so is
3167 * lockless.
3168 */
Chris Wilsonb13c2b92010-12-13 16:54:50 +00003169 if (ring->irq_get(ring)) {
3170 ret = wait_event_interruptible(ring->irq_queue,
3171 i915_seqno_passed(ring->get_seqno(ring), seqno)
3172 || atomic_read(&dev_priv->mm.wedged));
3173 ring->irq_put(ring);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003174
Chris Wilsonb13c2b92010-12-13 16:54:50 +00003175 if (ret == 0 && atomic_read(&dev_priv->mm.wedged))
3176 ret = -EIO;
Eric Anholte959b5d2011-12-22 14:55:01 -08003177 } else if (wait_for_atomic(i915_seqno_passed(ring->get_seqno(ring),
3178 seqno) ||
Eric Anholt7ea29b12011-12-22 14:54:59 -08003179 atomic_read(&dev_priv->mm.wedged), 3000)) {
3180 ret = -EBUSY;
Chris Wilsonb13c2b92010-12-13 16:54:50 +00003181 }
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003182 }
3183
3184 if (ret == 0)
3185 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003186
Eric Anholt673a3942008-07-30 12:06:12 -07003187 return ret;
3188}
3189
Eric Anholt673a3942008-07-30 12:06:12 -07003190int
Chris Wilson05394f32010-11-08 19:18:58 +00003191i915_gem_object_pin(struct drm_i915_gem_object *obj,
3192 uint32_t alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003193 bool map_and_fenceable)
Eric Anholt673a3942008-07-30 12:06:12 -07003194{
Chris Wilson05394f32010-11-08 19:18:58 +00003195 struct drm_device *dev = obj->base.dev;
Chris Wilsonf13d3f72010-09-20 17:36:15 +01003196 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07003197 int ret;
3198
Chris Wilson05394f32010-11-08 19:18:58 +00003199 BUG_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
Chris Wilson23bc5982010-09-29 16:10:57 +01003200 WARN_ON(i915_verify_lists(dev));
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003201
Chris Wilson05394f32010-11-08 19:18:58 +00003202 if (obj->gtt_space != NULL) {
3203 if ((alignment && obj->gtt_offset & (alignment - 1)) ||
3204 (map_and_fenceable && !obj->map_and_fenceable)) {
3205 WARN(obj->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003206 "bo is already pinned with incorrect alignment:"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003207 " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
3208 " obj->map_and_fenceable=%d\n",
Chris Wilson05394f32010-11-08 19:18:58 +00003209 obj->gtt_offset, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003210 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00003211 obj->map_and_fenceable);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003212 ret = i915_gem_object_unbind(obj);
3213 if (ret)
3214 return ret;
3215 }
3216 }
3217
Chris Wilson05394f32010-11-08 19:18:58 +00003218 if (obj->gtt_space == NULL) {
Chris Wilsona00b10c2010-09-24 21:15:47 +01003219 ret = i915_gem_object_bind_to_gtt(obj, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003220 map_and_fenceable);
Chris Wilson97311292009-09-21 00:22:34 +01003221 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003222 return ret;
Chris Wilson22c344e2009-02-11 14:26:45 +00003223 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003224
Daniel Vetter74898d72012-02-15 23:50:22 +01003225 if (!obj->has_global_gtt_mapping && map_and_fenceable)
3226 i915_gem_gtt_bind_object(obj, obj->cache_level);
3227
Chris Wilson05394f32010-11-08 19:18:58 +00003228 if (obj->pin_count++ == 0) {
Chris Wilson05394f32010-11-08 19:18:58 +00003229 if (!obj->active)
3230 list_move_tail(&obj->mm_list,
Chris Wilsonf13d3f72010-09-20 17:36:15 +01003231 &dev_priv->mm.pinned_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003232 }
Chris Wilson6299f992010-11-24 12:23:44 +00003233 obj->pin_mappable |= map_and_fenceable;
Eric Anholt673a3942008-07-30 12:06:12 -07003234
Chris Wilson23bc5982010-09-29 16:10:57 +01003235 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07003236 return 0;
3237}
3238
3239void
Chris Wilson05394f32010-11-08 19:18:58 +00003240i915_gem_object_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003241{
Chris Wilson05394f32010-11-08 19:18:58 +00003242 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07003243 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07003244
Chris Wilson23bc5982010-09-29 16:10:57 +01003245 WARN_ON(i915_verify_lists(dev));
Chris Wilson05394f32010-11-08 19:18:58 +00003246 BUG_ON(obj->pin_count == 0);
3247 BUG_ON(obj->gtt_space == NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07003248
Chris Wilson05394f32010-11-08 19:18:58 +00003249 if (--obj->pin_count == 0) {
3250 if (!obj->active)
3251 list_move_tail(&obj->mm_list,
Eric Anholt673a3942008-07-30 12:06:12 -07003252 &dev_priv->mm.inactive_list);
Chris Wilson6299f992010-11-24 12:23:44 +00003253 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003254 }
Chris Wilson23bc5982010-09-29 16:10:57 +01003255 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07003256}
3257
3258int
3259i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003260 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003261{
3262 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003263 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003264 int ret;
3265
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003266 ret = i915_mutex_lock_interruptible(dev);
3267 if (ret)
3268 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003269
Chris Wilson05394f32010-11-08 19:18:58 +00003270 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003271 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003272 ret = -ENOENT;
3273 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003274 }
Eric Anholt673a3942008-07-30 12:06:12 -07003275
Chris Wilson05394f32010-11-08 19:18:58 +00003276 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003277 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003278 ret = -EINVAL;
3279 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003280 }
3281
Chris Wilson05394f32010-11-08 19:18:58 +00003282 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003283 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3284 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003285 ret = -EINVAL;
3286 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003287 }
3288
Chris Wilson05394f32010-11-08 19:18:58 +00003289 obj->user_pin_count++;
3290 obj->pin_filp = file;
3291 if (obj->user_pin_count == 1) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01003292 ret = i915_gem_object_pin(obj, args->alignment, true);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003293 if (ret)
3294 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003295 }
3296
3297 /* XXX - flush the CPU caches for pinned objects
3298 * as the X server doesn't manage domains yet
3299 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003300 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003301 args->offset = obj->gtt_offset;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003302out:
Chris Wilson05394f32010-11-08 19:18:58 +00003303 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003304unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003305 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003306 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003307}
3308
3309int
3310i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003311 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003312{
3313 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003314 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003315 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003316
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003317 ret = i915_mutex_lock_interruptible(dev);
3318 if (ret)
3319 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003320
Chris Wilson05394f32010-11-08 19:18:58 +00003321 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003322 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003323 ret = -ENOENT;
3324 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003325 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003326
Chris Wilson05394f32010-11-08 19:18:58 +00003327 if (obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003328 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
3329 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003330 ret = -EINVAL;
3331 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003332 }
Chris Wilson05394f32010-11-08 19:18:58 +00003333 obj->user_pin_count--;
3334 if (obj->user_pin_count == 0) {
3335 obj->pin_filp = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003336 i915_gem_object_unpin(obj);
3337 }
Eric Anholt673a3942008-07-30 12:06:12 -07003338
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003339out:
Chris Wilson05394f32010-11-08 19:18:58 +00003340 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003341unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003342 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003343 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003344}
3345
3346int
3347i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003348 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003349{
3350 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003351 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003352 int ret;
3353
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003354 ret = i915_mutex_lock_interruptible(dev);
3355 if (ret)
3356 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003357
Chris Wilson05394f32010-11-08 19:18:58 +00003358 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003359 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003360 ret = -ENOENT;
3361 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003362 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003363
Chris Wilson0be555b2010-08-04 15:36:30 +01003364 /* Count all active objects as busy, even if they are currently not used
3365 * by the gpu. Users of this interface expect objects to eventually
3366 * become non-busy without any further actions, therefore emit any
3367 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003368 */
Chris Wilson05394f32010-11-08 19:18:58 +00003369 args->busy = obj->active;
Chris Wilson0be555b2010-08-04 15:36:30 +01003370 if (args->busy) {
3371 /* Unconditionally flush objects, even when the gpu still uses this
3372 * object. Userspace calling this function indicates that it wants to
3373 * use this buffer rather sooner than later, so issuing the required
3374 * flush earlier is beneficial.
3375 */
Chris Wilson1a1c6972010-12-07 23:00:20 +00003376 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
Chris Wilsondb53a302011-02-03 11:57:46 +00003377 ret = i915_gem_flush_ring(obj->ring,
Chris Wilson88241782011-01-07 17:09:48 +00003378 0, obj->base.write_domain);
Chris Wilson1a1c6972010-12-07 23:00:20 +00003379 } else if (obj->ring->outstanding_lazy_request ==
3380 obj->last_rendering_seqno) {
3381 struct drm_i915_gem_request *request;
3382
Chris Wilson7a194872010-12-07 10:38:40 +00003383 /* This ring is not being cleared by active usage,
3384 * so emit a request to do so.
3385 */
Chris Wilson1a1c6972010-12-07 23:00:20 +00003386 request = kzalloc(sizeof(*request), GFP_KERNEL);
Rakib Mullick457eafc2011-11-16 00:49:28 +06003387 if (request) {
Akshay Joshi0206e352011-08-16 15:34:10 -04003388 ret = i915_add_request(obj->ring, NULL, request);
Rakib Mullick457eafc2011-11-16 00:49:28 +06003389 if (ret)
3390 kfree(request);
3391 } else
Chris Wilson7a194872010-12-07 10:38:40 +00003392 ret = -ENOMEM;
3393 }
Chris Wilson0be555b2010-08-04 15:36:30 +01003394
3395 /* Update the active list for the hardware's current position.
3396 * Otherwise this only updates on a delayed timer or when irqs
3397 * are actually unmasked, and our working set ends up being
3398 * larger than required.
3399 */
Chris Wilsondb53a302011-02-03 11:57:46 +00003400 i915_gem_retire_requests_ring(obj->ring);
Chris Wilson0be555b2010-08-04 15:36:30 +01003401
Chris Wilson05394f32010-11-08 19:18:58 +00003402 args->busy = obj->active;
Chris Wilson0be555b2010-08-04 15:36:30 +01003403 }
Eric Anholt673a3942008-07-30 12:06:12 -07003404
Chris Wilson05394f32010-11-08 19:18:58 +00003405 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003406unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003407 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003408 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003409}
3410
3411int
3412i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3413 struct drm_file *file_priv)
3414{
Akshay Joshi0206e352011-08-16 15:34:10 -04003415 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003416}
3417
Chris Wilson3ef94da2009-09-14 16:50:29 +01003418int
3419i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3420 struct drm_file *file_priv)
3421{
3422 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003423 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003424 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003425
3426 switch (args->madv) {
3427 case I915_MADV_DONTNEED:
3428 case I915_MADV_WILLNEED:
3429 break;
3430 default:
3431 return -EINVAL;
3432 }
3433
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003434 ret = i915_mutex_lock_interruptible(dev);
3435 if (ret)
3436 return ret;
3437
Chris Wilson05394f32010-11-08 19:18:58 +00003438 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003439 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003440 ret = -ENOENT;
3441 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003442 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003443
Chris Wilson05394f32010-11-08 19:18:58 +00003444 if (obj->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003445 ret = -EINVAL;
3446 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003447 }
3448
Chris Wilson05394f32010-11-08 19:18:58 +00003449 if (obj->madv != __I915_MADV_PURGED)
3450 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003451
Chris Wilson2d7ef392009-09-20 23:13:10 +01003452 /* if the object is no longer bound, discard its backing storage */
Chris Wilson05394f32010-11-08 19:18:58 +00003453 if (i915_gem_object_is_purgeable(obj) &&
3454 obj->gtt_space == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003455 i915_gem_object_truncate(obj);
3456
Chris Wilson05394f32010-11-08 19:18:58 +00003457 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003458
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003459out:
Chris Wilson05394f32010-11-08 19:18:58 +00003460 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003461unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003462 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003463 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003464}
3465
Chris Wilson05394f32010-11-08 19:18:58 +00003466struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
3467 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003468{
Chris Wilson73aa8082010-09-30 11:46:12 +01003469 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc397b902010-04-09 19:05:07 +00003470 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003471 struct address_space *mapping;
Daniel Vetterc397b902010-04-09 19:05:07 +00003472
3473 obj = kzalloc(sizeof(*obj), GFP_KERNEL);
3474 if (obj == NULL)
3475 return NULL;
3476
3477 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
3478 kfree(obj);
3479 return NULL;
3480 }
3481
Hugh Dickins5949eac2011-06-27 16:18:18 -07003482 mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
3483 mapping_set_gfp_mask(mapping, GFP_HIGHUSER | __GFP_RECLAIMABLE);
3484
Chris Wilson73aa8082010-09-30 11:46:12 +01003485 i915_gem_info_add_obj(dev_priv, size);
3486
Daniel Vetterc397b902010-04-09 19:05:07 +00003487 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3488 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3489
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02003490 if (HAS_LLC(dev)) {
3491 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07003492 * cache) for about a 10% performance improvement
3493 * compared to uncached. Graphics requests other than
3494 * display scanout are coherent with the CPU in
3495 * accessing this cache. This means in this mode we
3496 * don't need to clflush on the CPU side, and on the
3497 * GPU side we only need to flush internal caches to
3498 * get data visible to the CPU.
3499 *
3500 * However, we maintain the display planes as UC, and so
3501 * need to rebind when first used as such.
3502 */
3503 obj->cache_level = I915_CACHE_LLC;
3504 } else
3505 obj->cache_level = I915_CACHE_NONE;
3506
Daniel Vetter62b8b212010-04-09 19:05:08 +00003507 obj->base.driver_private = NULL;
Daniel Vetterc397b902010-04-09 19:05:07 +00003508 obj->fence_reg = I915_FENCE_REG_NONE;
Chris Wilson69dc4982010-10-19 10:36:51 +01003509 INIT_LIST_HEAD(&obj->mm_list);
Daniel Vetter93a37f22010-11-05 20:24:53 +01003510 INIT_LIST_HEAD(&obj->gtt_list);
Chris Wilson69dc4982010-10-19 10:36:51 +01003511 INIT_LIST_HEAD(&obj->ring_list);
Chris Wilson432e58e2010-11-25 19:32:06 +00003512 INIT_LIST_HEAD(&obj->exec_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00003513 INIT_LIST_HEAD(&obj->gpu_write_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00003514 obj->madv = I915_MADV_WILLNEED;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003515 /* Avoid an unnecessary call to unbind on the first bind. */
3516 obj->map_and_fenceable = true;
Daniel Vetterc397b902010-04-09 19:05:07 +00003517
Chris Wilson05394f32010-11-08 19:18:58 +00003518 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00003519}
3520
Eric Anholt673a3942008-07-30 12:06:12 -07003521int i915_gem_init_object(struct drm_gem_object *obj)
3522{
Daniel Vetterc397b902010-04-09 19:05:07 +00003523 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003524
Eric Anholt673a3942008-07-30 12:06:12 -07003525 return 0;
3526}
3527
Chris Wilson05394f32010-11-08 19:18:58 +00003528static void i915_gem_free_object_tail(struct drm_i915_gem_object *obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01003529{
Chris Wilson05394f32010-11-08 19:18:58 +00003530 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01003531 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonbe726152010-07-23 23:18:50 +01003532 int ret;
3533
3534 ret = i915_gem_object_unbind(obj);
3535 if (ret == -ERESTARTSYS) {
Chris Wilson05394f32010-11-08 19:18:58 +00003536 list_move(&obj->mm_list,
Chris Wilsonbe726152010-07-23 23:18:50 +01003537 &dev_priv->mm.deferred_free_list);
3538 return;
3539 }
3540
Chris Wilson26e12f892011-03-20 11:20:19 +00003541 trace_i915_gem_object_destroy(obj);
3542
Chris Wilson05394f32010-11-08 19:18:58 +00003543 if (obj->base.map_list.map)
Rob Clarkb464e9a2011-08-10 08:09:08 -05003544 drm_gem_free_mmap_offset(&obj->base);
Chris Wilsonbe726152010-07-23 23:18:50 +01003545
Chris Wilson05394f32010-11-08 19:18:58 +00003546 drm_gem_object_release(&obj->base);
3547 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01003548
Chris Wilson05394f32010-11-08 19:18:58 +00003549 kfree(obj->bit_17);
3550 kfree(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003551}
3552
Chris Wilson05394f32010-11-08 19:18:58 +00003553void i915_gem_free_object(struct drm_gem_object *gem_obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003554{
Chris Wilson05394f32010-11-08 19:18:58 +00003555 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
3556 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07003557
Chris Wilson05394f32010-11-08 19:18:58 +00003558 while (obj->pin_count > 0)
Eric Anholt673a3942008-07-30 12:06:12 -07003559 i915_gem_object_unpin(obj);
3560
Chris Wilson05394f32010-11-08 19:18:58 +00003561 if (obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003562 i915_gem_detach_phys_object(dev, obj);
3563
Chris Wilsonbe726152010-07-23 23:18:50 +01003564 i915_gem_free_object_tail(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003565}
3566
Jesse Barnes5669fca2009-02-17 15:13:31 -08003567int
Eric Anholt673a3942008-07-30 12:06:12 -07003568i915_gem_idle(struct drm_device *dev)
3569{
3570 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00003571 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003572
Keith Packard6dbe2772008-10-14 21:41:13 -07003573 mutex_lock(&dev->struct_mutex);
3574
Chris Wilson87acb0a2010-10-19 10:13:00 +01003575 if (dev_priv->mm.suspended) {
Keith Packard6dbe2772008-10-14 21:41:13 -07003576 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003577 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07003578 }
Eric Anholt673a3942008-07-30 12:06:12 -07003579
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08003580 ret = i915_gpu_idle(dev, true);
Keith Packard6dbe2772008-10-14 21:41:13 -07003581 if (ret) {
3582 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003583 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07003584 }
Eric Anholt673a3942008-07-30 12:06:12 -07003585
Chris Wilson29105cc2010-01-07 10:39:13 +00003586 /* Under UMS, be paranoid and evict. */
3587 if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
Chris Wilson5eac3ab2010-10-31 08:49:47 +00003588 ret = i915_gem_evict_inactive(dev, false);
Chris Wilson29105cc2010-01-07 10:39:13 +00003589 if (ret) {
3590 mutex_unlock(&dev->struct_mutex);
3591 return ret;
3592 }
3593 }
3594
Chris Wilson312817a2010-11-22 11:50:11 +00003595 i915_gem_reset_fences(dev);
3596
Chris Wilson29105cc2010-01-07 10:39:13 +00003597 /* Hack! Don't let anybody do execbuf while we don't control the chip.
3598 * We need to replace this with a semaphore, or something.
3599 * And not confound mm.suspended!
3600 */
3601 dev_priv->mm.suspended = 1;
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02003602 del_timer_sync(&dev_priv->hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00003603
3604 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003605 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003606
Keith Packard6dbe2772008-10-14 21:41:13 -07003607 mutex_unlock(&dev->struct_mutex);
3608
Chris Wilson29105cc2010-01-07 10:39:13 +00003609 /* Cancel the retire work handler, which should be idle now. */
3610 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
3611
Eric Anholt673a3942008-07-30 12:06:12 -07003612 return 0;
3613}
3614
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003615void i915_gem_init_swizzling(struct drm_device *dev)
3616{
3617 drm_i915_private_t *dev_priv = dev->dev_private;
3618
Daniel Vetter11782b02012-01-31 16:47:55 +01003619 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003620 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
3621 return;
3622
3623 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
3624 DISP_TILE_SURFACE_SWIZZLING);
3625
Daniel Vetter11782b02012-01-31 16:47:55 +01003626 if (IS_GEN5(dev))
3627 return;
3628
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003629 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
3630 if (IS_GEN6(dev))
3631 I915_WRITE(ARB_MODE, ARB_MODE_ENABLE(ARB_MODE_SWIZZLE_SNB));
3632 else
3633 I915_WRITE(ARB_MODE, ARB_MODE_ENABLE(ARB_MODE_SWIZZLE_IVB));
3634}
Daniel Vettere21af882012-02-09 20:53:27 +01003635
3636void i915_gem_init_ppgtt(struct drm_device *dev)
3637{
3638 drm_i915_private_t *dev_priv = dev->dev_private;
3639 uint32_t pd_offset;
3640 struct intel_ring_buffer *ring;
Daniel Vetter55a254a2012-03-22 00:14:43 +01003641 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
3642 uint32_t __iomem *pd_addr;
3643 uint32_t pd_entry;
Daniel Vettere21af882012-02-09 20:53:27 +01003644 int i;
3645
3646 if (!dev_priv->mm.aliasing_ppgtt)
3647 return;
3648
Daniel Vetter55a254a2012-03-22 00:14:43 +01003649
3650 pd_addr = dev_priv->mm.gtt->gtt + ppgtt->pd_offset/sizeof(uint32_t);
3651 for (i = 0; i < ppgtt->num_pd_entries; i++) {
3652 dma_addr_t pt_addr;
3653
3654 if (dev_priv->mm.gtt->needs_dmar)
3655 pt_addr = ppgtt->pt_dma_addr[i];
3656 else
3657 pt_addr = page_to_phys(ppgtt->pt_pages[i]);
3658
3659 pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
3660 pd_entry |= GEN6_PDE_VALID;
3661
3662 writel(pd_entry, pd_addr + i);
3663 }
3664 readl(pd_addr);
3665
3666 pd_offset = ppgtt->pd_offset;
Daniel Vettere21af882012-02-09 20:53:27 +01003667 pd_offset /= 64; /* in cachelines, */
3668 pd_offset <<= 16;
3669
3670 if (INTEL_INFO(dev)->gen == 6) {
Daniel Vetter48ecfa12012-04-11 20:42:40 +02003671 uint32_t ecochk, gab_ctl, ecobits;
3672
3673 ecobits = I915_READ(GAC_ECO_BITS);
3674 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
Daniel Vetterbe901a52012-04-11 20:42:39 +02003675
3676 gab_ctl = I915_READ(GAB_CTL);
3677 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
3678
3679 ecochk = I915_READ(GAM_ECOCHK);
Daniel Vettere21af882012-02-09 20:53:27 +01003680 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT |
3681 ECOCHK_PPGTT_CACHE64B);
3682 I915_WRITE(GFX_MODE, GFX_MODE_ENABLE(GFX_PPGTT_ENABLE));
3683 } else if (INTEL_INFO(dev)->gen >= 7) {
3684 I915_WRITE(GAM_ECOCHK, ECOCHK_PPGTT_CACHE64B);
3685 /* GFX_MODE is per-ring on gen7+ */
3686 }
3687
3688 for (i = 0; i < I915_NUM_RINGS; i++) {
3689 ring = &dev_priv->ring[i];
3690
3691 if (INTEL_INFO(dev)->gen >= 7)
3692 I915_WRITE(RING_MODE_GEN7(ring),
3693 GFX_MODE_ENABLE(GFX_PPGTT_ENABLE));
3694
3695 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
3696 I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset);
3697 }
3698}
3699
Eric Anholt673a3942008-07-30 12:06:12 -07003700int
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003701i915_gem_init_hw(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003702{
3703 drm_i915_private_t *dev_priv = dev->dev_private;
3704 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003705
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003706 i915_gem_init_swizzling(dev);
3707
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003708 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003709 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00003710 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003711
3712 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003713 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003714 if (ret)
3715 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003716 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01003717
Chris Wilson549f7362010-10-19 11:19:32 +01003718 if (HAS_BLT(dev)) {
3719 ret = intel_init_blt_ring_buffer(dev);
3720 if (ret)
3721 goto cleanup_bsd_ring;
3722 }
3723
Chris Wilson6f392d5482010-08-07 11:01:22 +01003724 dev_priv->next_seqno = 1;
3725
Daniel Vettere21af882012-02-09 20:53:27 +01003726 i915_gem_init_ppgtt(dev);
3727
Chris Wilson68f95ba2010-05-27 13:18:22 +01003728 return 0;
3729
Chris Wilson549f7362010-10-19 11:19:32 +01003730cleanup_bsd_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003731 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003732cleanup_render_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003733 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003734 return ret;
3735}
3736
3737void
3738i915_gem_cleanup_ringbuffer(struct drm_device *dev)
3739{
3740 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003741 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003742
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003743 for (i = 0; i < I915_NUM_RINGS; i++)
3744 intel_cleanup_ring_buffer(&dev_priv->ring[i]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003745}
3746
3747int
Eric Anholt673a3942008-07-30 12:06:12 -07003748i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
3749 struct drm_file *file_priv)
3750{
3751 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003752 int ret, i;
Eric Anholt673a3942008-07-30 12:06:12 -07003753
Jesse Barnes79e53942008-11-07 14:24:08 -08003754 if (drm_core_check_feature(dev, DRIVER_MODESET))
3755 return 0;
3756
Ben Gamariba1234d2009-09-14 17:48:47 -04003757 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07003758 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Ben Gamariba1234d2009-09-14 17:48:47 -04003759 atomic_set(&dev_priv->mm.wedged, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07003760 }
3761
Eric Anholt673a3942008-07-30 12:06:12 -07003762 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003763 dev_priv->mm.suspended = 0;
3764
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003765 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08003766 if (ret != 0) {
3767 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003768 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08003769 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003770
Chris Wilson69dc4982010-10-19 10:36:51 +01003771 BUG_ON(!list_empty(&dev_priv->mm.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07003772 BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
3773 BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003774 for (i = 0; i < I915_NUM_RINGS; i++) {
3775 BUG_ON(!list_empty(&dev_priv->ring[i].active_list));
3776 BUG_ON(!list_empty(&dev_priv->ring[i].request_list));
3777 }
Eric Anholt673a3942008-07-30 12:06:12 -07003778 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003779
Chris Wilson5f353082010-06-07 14:03:03 +01003780 ret = drm_irq_install(dev);
3781 if (ret)
3782 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003783
Eric Anholt673a3942008-07-30 12:06:12 -07003784 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01003785
3786cleanup_ringbuffer:
3787 mutex_lock(&dev->struct_mutex);
3788 i915_gem_cleanup_ringbuffer(dev);
3789 dev_priv->mm.suspended = 1;
3790 mutex_unlock(&dev->struct_mutex);
3791
3792 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003793}
3794
3795int
3796i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
3797 struct drm_file *file_priv)
3798{
Jesse Barnes79e53942008-11-07 14:24:08 -08003799 if (drm_core_check_feature(dev, DRIVER_MODESET))
3800 return 0;
3801
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003802 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07003803 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003804}
3805
3806void
3807i915_gem_lastclose(struct drm_device *dev)
3808{
3809 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003810
Eric Anholte806b492009-01-22 09:56:58 -08003811 if (drm_core_check_feature(dev, DRIVER_MODESET))
3812 return;
3813
Keith Packard6dbe2772008-10-14 21:41:13 -07003814 ret = i915_gem_idle(dev);
3815 if (ret)
3816 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07003817}
3818
Chris Wilson64193402010-10-24 12:38:05 +01003819static void
3820init_ring_lists(struct intel_ring_buffer *ring)
3821{
3822 INIT_LIST_HEAD(&ring->active_list);
3823 INIT_LIST_HEAD(&ring->request_list);
3824 INIT_LIST_HEAD(&ring->gpu_write_list);
3825}
3826
Eric Anholt673a3942008-07-30 12:06:12 -07003827void
3828i915_gem_load(struct drm_device *dev)
3829{
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02003830 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07003831 drm_i915_private_t *dev_priv = dev->dev_private;
3832
Chris Wilson69dc4982010-10-19 10:36:51 +01003833 INIT_LIST_HEAD(&dev_priv->mm.active_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003834 INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
3835 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Chris Wilsonf13d3f72010-09-20 17:36:15 +01003836 INIT_LIST_HEAD(&dev_priv->mm.pinned_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07003837 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilsonbe726152010-07-23 23:18:50 +01003838 INIT_LIST_HEAD(&dev_priv->mm.deferred_free_list);
Daniel Vetter93a37f22010-11-05 20:24:53 +01003839 INIT_LIST_HEAD(&dev_priv->mm.gtt_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003840 for (i = 0; i < I915_NUM_RINGS; i++)
3841 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02003842 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02003843 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003844 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
3845 i915_gem_retire_work_handler);
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003846 init_completion(&dev_priv->error_completion);
Chris Wilson31169712009-09-14 16:50:28 +01003847
Dave Airlie94400122010-07-20 13:15:31 +10003848 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
3849 if (IS_GEN3(dev)) {
3850 u32 tmp = I915_READ(MI_ARB_STATE);
3851 if (!(tmp & MI_ARB_C3_LP_WRITE_ENABLE)) {
3852 /* arb state is a masked write, so set bit + bit in mask */
3853 tmp = MI_ARB_C3_LP_WRITE_ENABLE | (MI_ARB_C3_LP_WRITE_ENABLE << MI_ARB_MASK_SHIFT);
3854 I915_WRITE(MI_ARB_STATE, tmp);
3855 }
3856 }
3857
Chris Wilson72bfa192010-12-19 11:42:05 +00003858 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
3859
Jesse Barnesde151cf2008-11-12 10:03:55 -08003860 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08003861 if (!drm_core_check_feature(dev, DRIVER_MODESET))
3862 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003863
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003864 if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08003865 dev_priv->num_fence_regs = 16;
3866 else
3867 dev_priv->num_fence_regs = 8;
3868
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02003869 /* Initialize fence registers to zero */
Eric Anholt10ed13e2011-05-06 13:53:49 -07003870 for (i = 0; i < dev_priv->num_fence_regs; i++) {
3871 i915_gem_clear_fence_reg(dev, &dev_priv->fence_regs[i]);
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02003872 }
Eric Anholt10ed13e2011-05-06 13:53:49 -07003873
Eric Anholt673a3942008-07-30 12:06:12 -07003874 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003875 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01003876
Chris Wilsonce453d82011-02-21 14:43:56 +00003877 dev_priv->mm.interruptible = true;
3878
Chris Wilson17250b72010-10-28 12:51:39 +01003879 dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
3880 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
3881 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07003882}
Dave Airlie71acb5e2008-12-30 20:31:46 +10003883
3884/*
3885 * Create a physically contiguous memory object for this object
3886 * e.g. for cursor + overlay regs
3887 */
Chris Wilson995b6762010-08-20 13:23:26 +01003888static int i915_gem_init_phys_object(struct drm_device *dev,
3889 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003890{
3891 drm_i915_private_t *dev_priv = dev->dev_private;
3892 struct drm_i915_gem_phys_object *phys_obj;
3893 int ret;
3894
3895 if (dev_priv->mm.phys_objs[id - 1] || !size)
3896 return 0;
3897
Eric Anholt9a298b22009-03-24 12:23:04 -07003898 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003899 if (!phys_obj)
3900 return -ENOMEM;
3901
3902 phys_obj->id = id;
3903
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003904 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003905 if (!phys_obj->handle) {
3906 ret = -ENOMEM;
3907 goto kfree_obj;
3908 }
3909#ifdef CONFIG_X86
3910 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
3911#endif
3912
3913 dev_priv->mm.phys_objs[id - 1] = phys_obj;
3914
3915 return 0;
3916kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07003917 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003918 return ret;
3919}
3920
Chris Wilson995b6762010-08-20 13:23:26 +01003921static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003922{
3923 drm_i915_private_t *dev_priv = dev->dev_private;
3924 struct drm_i915_gem_phys_object *phys_obj;
3925
3926 if (!dev_priv->mm.phys_objs[id - 1])
3927 return;
3928
3929 phys_obj = dev_priv->mm.phys_objs[id - 1];
3930 if (phys_obj->cur_obj) {
3931 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
3932 }
3933
3934#ifdef CONFIG_X86
3935 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
3936#endif
3937 drm_pci_free(dev, phys_obj->handle);
3938 kfree(phys_obj);
3939 dev_priv->mm.phys_objs[id - 1] = NULL;
3940}
3941
3942void i915_gem_free_all_phys_object(struct drm_device *dev)
3943{
3944 int i;
3945
Dave Airlie260883c2009-01-22 17:58:49 +10003946 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003947 i915_gem_free_phys_object(dev, i);
3948}
3949
3950void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00003951 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003952{
Chris Wilson05394f32010-11-08 19:18:58 +00003953 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01003954 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003955 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003956 int page_count;
3957
Chris Wilson05394f32010-11-08 19:18:58 +00003958 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003959 return;
Chris Wilson05394f32010-11-08 19:18:58 +00003960 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003961
Chris Wilson05394f32010-11-08 19:18:58 +00003962 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003963 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07003964 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01003965 if (!IS_ERR(page)) {
3966 char *dst = kmap_atomic(page);
3967 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
3968 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003969
Chris Wilsone5281cc2010-10-28 13:45:36 +01003970 drm_clflush_pages(&page, 1);
3971
3972 set_page_dirty(page);
3973 mark_page_accessed(page);
3974 page_cache_release(page);
3975 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10003976 }
Daniel Vetter40ce6572010-11-05 18:12:18 +01003977 intel_gtt_chipset_flush();
Chris Wilsond78b47b2009-06-17 21:52:49 +01003978
Chris Wilson05394f32010-11-08 19:18:58 +00003979 obj->phys_obj->cur_obj = NULL;
3980 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003981}
3982
3983int
3984i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00003985 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003986 int id,
3987 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003988{
Chris Wilson05394f32010-11-08 19:18:58 +00003989 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003990 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003991 int ret = 0;
3992 int page_count;
3993 int i;
3994
3995 if (id > I915_MAX_PHYS_OBJECT)
3996 return -EINVAL;
3997
Chris Wilson05394f32010-11-08 19:18:58 +00003998 if (obj->phys_obj) {
3999 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004000 return 0;
4001 i915_gem_detach_phys_object(dev, obj);
4002 }
4003
Dave Airlie71acb5e2008-12-30 20:31:46 +10004004 /* create a new object */
4005 if (!dev_priv->mm.phys_objs[id - 1]) {
4006 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00004007 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004008 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00004009 DRM_ERROR("failed to init phys object %d size: %zu\n",
4010 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004011 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004012 }
4013 }
4014
4015 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004016 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4017 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004018
Chris Wilson05394f32010-11-08 19:18:58 +00004019 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004020
4021 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004022 struct page *page;
4023 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004024
Hugh Dickins5949eac2011-06-27 16:18:18 -07004025 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004026 if (IS_ERR(page))
4027 return PTR_ERR(page);
4028
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004029 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004030 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004031 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004032 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004033
4034 mark_page_accessed(page);
4035 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004036 }
4037
4038 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004039}
4040
4041static int
Chris Wilson05394f32010-11-08 19:18:58 +00004042i915_gem_phys_pwrite(struct drm_device *dev,
4043 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004044 struct drm_i915_gem_pwrite *args,
4045 struct drm_file *file_priv)
4046{
Chris Wilson05394f32010-11-08 19:18:58 +00004047 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004048 char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004049
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004050 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4051 unsigned long unwritten;
4052
4053 /* The physical object once assigned is fixed for the lifetime
4054 * of the obj, so we can safely drop the lock and continue
4055 * to access vaddr.
4056 */
4057 mutex_unlock(&dev->struct_mutex);
4058 unwritten = copy_from_user(vaddr, user_data, args->size);
4059 mutex_lock(&dev->struct_mutex);
4060 if (unwritten)
4061 return -EFAULT;
4062 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004063
Daniel Vetter40ce6572010-11-05 18:12:18 +01004064 intel_gtt_chipset_flush();
Dave Airlie71acb5e2008-12-30 20:31:46 +10004065 return 0;
4066}
Eric Anholtb9624422009-06-03 07:27:35 +00004067
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004068void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004069{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004070 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004071
4072 /* Clean up our request list when the client is going away, so that
4073 * later retire_requests won't dereference our soon-to-be-gone
4074 * file_priv.
4075 */
Chris Wilson1c255952010-09-26 11:03:27 +01004076 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004077 while (!list_empty(&file_priv->mm.request_list)) {
4078 struct drm_i915_gem_request *request;
4079
4080 request = list_first_entry(&file_priv->mm.request_list,
4081 struct drm_i915_gem_request,
4082 client_list);
4083 list_del(&request->client_list);
4084 request->file_priv = NULL;
4085 }
Chris Wilson1c255952010-09-26 11:03:27 +01004086 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004087}
Chris Wilson31169712009-09-14 16:50:28 +01004088
Chris Wilson31169712009-09-14 16:50:28 +01004089static int
Chris Wilson1637ef42010-04-20 17:10:35 +01004090i915_gpu_is_active(struct drm_device *dev)
4091{
4092 drm_i915_private_t *dev_priv = dev->dev_private;
4093 int lists_empty;
4094
Chris Wilson1637ef42010-04-20 17:10:35 +01004095 lists_empty = list_empty(&dev_priv->mm.flushing_list) &&
Chris Wilson17250b72010-10-28 12:51:39 +01004096 list_empty(&dev_priv->mm.active_list);
Chris Wilson1637ef42010-04-20 17:10:35 +01004097
4098 return !lists_empty;
4099}
4100
4101static int
Ying Han1495f232011-05-24 17:12:27 -07004102i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01004103{
Chris Wilson17250b72010-10-28 12:51:39 +01004104 struct drm_i915_private *dev_priv =
4105 container_of(shrinker,
4106 struct drm_i915_private,
4107 mm.inactive_shrinker);
4108 struct drm_device *dev = dev_priv->dev;
4109 struct drm_i915_gem_object *obj, *next;
Ying Han1495f232011-05-24 17:12:27 -07004110 int nr_to_scan = sc->nr_to_scan;
Chris Wilson17250b72010-10-28 12:51:39 +01004111 int cnt;
4112
4113 if (!mutex_trylock(&dev->struct_mutex))
Chris Wilsonbbe2e112010-10-28 22:35:07 +01004114 return 0;
Chris Wilson31169712009-09-14 16:50:28 +01004115
4116 /* "fast-path" to count number of available objects */
4117 if (nr_to_scan == 0) {
Chris Wilson17250b72010-10-28 12:51:39 +01004118 cnt = 0;
4119 list_for_each_entry(obj,
4120 &dev_priv->mm.inactive_list,
4121 mm_list)
4122 cnt++;
4123 mutex_unlock(&dev->struct_mutex);
4124 return cnt / 100 * sysctl_vfs_cache_pressure;
Chris Wilson31169712009-09-14 16:50:28 +01004125 }
4126
Chris Wilson1637ef42010-04-20 17:10:35 +01004127rescan:
Chris Wilson31169712009-09-14 16:50:28 +01004128 /* first scan for clean buffers */
Chris Wilson17250b72010-10-28 12:51:39 +01004129 i915_gem_retire_requests(dev);
Chris Wilson31169712009-09-14 16:50:28 +01004130
Chris Wilson17250b72010-10-28 12:51:39 +01004131 list_for_each_entry_safe(obj, next,
4132 &dev_priv->mm.inactive_list,
4133 mm_list) {
4134 if (i915_gem_object_is_purgeable(obj)) {
Chris Wilson20217462010-11-23 15:26:33 +00004135 if (i915_gem_object_unbind(obj) == 0 &&
4136 --nr_to_scan == 0)
Chris Wilson17250b72010-10-28 12:51:39 +01004137 break;
Chris Wilson31169712009-09-14 16:50:28 +01004138 }
Chris Wilson31169712009-09-14 16:50:28 +01004139 }
4140
4141 /* second pass, evict/count anything still on the inactive list */
Chris Wilson17250b72010-10-28 12:51:39 +01004142 cnt = 0;
4143 list_for_each_entry_safe(obj, next,
4144 &dev_priv->mm.inactive_list,
4145 mm_list) {
Chris Wilson20217462010-11-23 15:26:33 +00004146 if (nr_to_scan &&
4147 i915_gem_object_unbind(obj) == 0)
Chris Wilson17250b72010-10-28 12:51:39 +01004148 nr_to_scan--;
Chris Wilson20217462010-11-23 15:26:33 +00004149 else
Chris Wilson17250b72010-10-28 12:51:39 +01004150 cnt++;
Chris Wilson31169712009-09-14 16:50:28 +01004151 }
4152
Chris Wilson17250b72010-10-28 12:51:39 +01004153 if (nr_to_scan && i915_gpu_is_active(dev)) {
Chris Wilson1637ef42010-04-20 17:10:35 +01004154 /*
4155 * We are desperate for pages, so as a last resort, wait
4156 * for the GPU to finish and discard whatever we can.
4157 * This has a dramatic impact to reduce the number of
4158 * OOM-killer events whilst running the GPU aggressively.
4159 */
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08004160 if (i915_gpu_idle(dev, true) == 0)
Chris Wilson1637ef42010-04-20 17:10:35 +01004161 goto rescan;
4162 }
Chris Wilson17250b72010-10-28 12:51:39 +01004163 mutex_unlock(&dev->struct_mutex);
4164 return cnt / 100 * sysctl_vfs_cache_pressure;
Chris Wilson31169712009-09-14 16:50:28 +01004165}