blob: e381f36468f51619342877e0e6e942d6898dca40 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Tejun Heo8c3d3d42013-05-14 11:09:50 -07004 * Maintained by: Tejun Heo <tj@kernel.org>
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04005 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090044#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090045#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050047#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <linux/libata.h>
Anton Vorontsov365cfa12010-03-28 00:22:14 -040049#include "ahci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090052#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054enum {
Alessandro Rubini318893e2012-01-06 13:33:39 +010055 AHCI_PCI_BAR_STA2X11 = 0,
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -080056 AHCI_PCI_BAR_ENMOTUS = 2,
Alessandro Rubini318893e2012-01-06 13:33:39 +010057 AHCI_PCI_BAR_STANDARD = 5,
Tejun Heo441577e2010-03-29 10:32:39 +090058};
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Tejun Heo441577e2010-03-29 10:32:39 +090060enum board_ids {
61 /* board IDs by feature in alphabetical order */
62 board_ahci,
63 board_ahci_ign_iferr,
64 board_ahci_nosntf,
Tejun Heo5f173102010-07-24 16:53:48 +020065 board_ahci_yes_fbs,
Tejun Heo441577e2010-03-29 10:32:39 +090066
67 /* board IDs for specific chipsets in alphabetical order */
68 board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090069 board_ahci_mcp77,
70 board_ahci_mcp89,
Tejun Heo441577e2010-03-29 10:32:39 +090071 board_ahci_mv,
72 board_ahci_sb600,
73 board_ahci_sb700, /* for SB700 and SB800 */
74 board_ahci_vt8251,
75
76 /* aliases */
77 board_ahci_mcp_linux = board_ahci_mcp65,
78 board_ahci_mcp67 = board_ahci_mcp65,
79 board_ahci_mcp73 = board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090080 board_ahci_mcp79 = board_ahci_mcp77,
Linus Torvalds1da177e2005-04-16 15:20:36 -070081};
82
Jeff Garzik2dcb4072007-10-19 06:42:56 -040083static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heoa1efdab2008-03-25 12:22:50 +090084static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
85 unsigned long deadline);
86static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
87 unsigned long deadline);
Tejun Heo438ac6d2007-03-02 17:31:26 +090088#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +090089static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
90static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +090091#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070092
Tejun Heofad16e72010-09-21 09:25:48 +020093static struct scsi_host_template ahci_sht = {
94 AHCI_SHT("ahci"),
95};
96
Tejun Heo029cfd62008-03-25 12:22:49 +090097static struct ata_port_operations ahci_vt8251_ops = {
98 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +090099 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +0900100};
101
Tejun Heo029cfd62008-03-25 12:22:49 +0900102static struct ata_port_operations ahci_p5wdh_ops = {
103 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900104 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900105};
106
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100107static const struct ata_port_info ahci_port_info[] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900108 /* by features */
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530109 [board_ahci] = {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900110 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100111 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400112 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113 .port_ops = &ahci_ops,
114 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530115 [board_ahci_ign_iferr] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900116 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
117 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100118 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400119 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900120 .port_ops = &ahci_ops,
121 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530122 [board_ahci_nosntf] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900123 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
124 .flags = AHCI_FLAG_COMMON,
125 .pio_mask = ATA_PIO4,
126 .udma_mask = ATA_UDMA6,
127 .port_ops = &ahci_ops,
128 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530129 [board_ahci_yes_fbs] = {
Tejun Heo5f173102010-07-24 16:53:48 +0200130 AHCI_HFLAGS (AHCI_HFLAG_YES_FBS),
131 .flags = AHCI_FLAG_COMMON,
132 .pio_mask = ATA_PIO4,
133 .udma_mask = ATA_UDMA6,
134 .port_ops = &ahci_ops,
135 },
Tejun Heo441577e2010-03-29 10:32:39 +0900136 /* by chipsets */
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530137 [board_ahci_mcp65] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900138 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP |
139 AHCI_HFLAG_YES_NCQ),
Tejun Heoae01b242011-03-16 11:14:55 +0100140 .flags = AHCI_FLAG_COMMON | ATA_FLAG_NO_DIPM,
Tejun Heo83f2b962010-03-30 10:28:32 +0900141 .pio_mask = ATA_PIO4,
142 .udma_mask = ATA_UDMA6,
143 .port_ops = &ahci_ops,
144 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530145 [board_ahci_mcp77] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900146 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP),
147 .flags = AHCI_FLAG_COMMON,
148 .pio_mask = ATA_PIO4,
149 .udma_mask = ATA_UDMA6,
150 .port_ops = &ahci_ops,
151 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530152 [board_ahci_mcp89] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900153 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA),
Tejun Heo441577e2010-03-29 10:32:39 +0900154 .flags = AHCI_FLAG_COMMON,
155 .pio_mask = ATA_PIO4,
156 .udma_mask = ATA_UDMA6,
157 .port_ops = &ahci_ops,
158 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530159 [board_ahci_mv] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900160 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
161 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300162 .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
Tejun Heo441577e2010-03-29 10:32:39 +0900163 .pio_mask = ATA_PIO4,
164 .udma_mask = ATA_UDMA6,
165 .port_ops = &ahci_ops,
166 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530167 [board_ahci_sb600] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900168 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900169 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
170 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900171 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100172 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400173 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800174 .port_ops = &ahci_pmp_retry_srst_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800175 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530176 [board_ahci_sb700] = { /* for SB700 and SB800 */
Shane Huangbd172432008-06-10 15:52:04 +0800177 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800178 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100179 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800180 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800181 .port_ops = &ahci_pmp_retry_srst_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800182 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530183 [board_ahci_vt8251] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900184 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heoe297d992008-06-10 00:13:04 +0900185 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100186 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900187 .udma_mask = ATA_UDMA6,
Tejun Heo441577e2010-03-29 10:32:39 +0900188 .port_ops = &ahci_vt8251_ops,
Shaohua Li1b677af2009-11-16 09:56:05 +0800189 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190};
191
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500192static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400193 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400194 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
195 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
196 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
197 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
198 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900199 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400200 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
201 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
202 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
203 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900204 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
Shaohua Li1b677af2009-11-16 09:56:05 +0800205 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900206 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
207 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
208 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
209 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
210 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
211 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
212 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
213 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
214 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
215 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
216 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
217 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
218 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
219 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
220 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400221 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
222 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800223 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500224 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800225 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500226 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
227 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700228 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700229 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500230 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700231 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700232 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500233 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800234 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
235 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci }, /* CPT AHCI */
236 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
237 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci }, /* CPT RAID */
238 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
239 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
Seth Heasley992b3fb2010-09-09 09:44:56 -0700240 { PCI_VDEVICE(INTEL, 0x1d02), board_ahci }, /* PBG AHCI */
241 { PCI_VDEVICE(INTEL, 0x1d04), board_ahci }, /* PBG RAID */
242 { PCI_VDEVICE(INTEL, 0x1d06), board_ahci }, /* PBG RAID */
Seth Heasley64a39032011-03-11 11:57:42 -0800243 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* PBG RAID */
Seth Heasleya4a461a2011-01-10 12:57:17 -0800244 { PCI_VDEVICE(INTEL, 0x2323), board_ahci }, /* DH89xxCC AHCI */
Seth Heasley181e3ce2011-04-20 08:45:20 -0700245 { PCI_VDEVICE(INTEL, 0x1e02), board_ahci }, /* Panther Point AHCI */
246 { PCI_VDEVICE(INTEL, 0x1e03), board_ahci }, /* Panther Point AHCI */
247 { PCI_VDEVICE(INTEL, 0x1e04), board_ahci }, /* Panther Point RAID */
248 { PCI_VDEVICE(INTEL, 0x1e05), board_ahci }, /* Panther Point RAID */
249 { PCI_VDEVICE(INTEL, 0x1e06), board_ahci }, /* Panther Point RAID */
250 { PCI_VDEVICE(INTEL, 0x1e07), board_ahci }, /* Panther Point RAID */
Seth Heasley2cab7a42011-07-14 16:50:49 -0700251 { PCI_VDEVICE(INTEL, 0x1e0e), board_ahci }, /* Panther Point RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800252 { PCI_VDEVICE(INTEL, 0x8c02), board_ahci }, /* Lynx Point AHCI */
253 { PCI_VDEVICE(INTEL, 0x8c03), board_ahci }, /* Lynx Point AHCI */
254 { PCI_VDEVICE(INTEL, 0x8c04), board_ahci }, /* Lynx Point RAID */
255 { PCI_VDEVICE(INTEL, 0x8c05), board_ahci }, /* Lynx Point RAID */
256 { PCI_VDEVICE(INTEL, 0x8c06), board_ahci }, /* Lynx Point RAID */
257 { PCI_VDEVICE(INTEL, 0x8c07), board_ahci }, /* Lynx Point RAID */
258 { PCI_VDEVICE(INTEL, 0x8c0e), board_ahci }, /* Lynx Point RAID */
259 { PCI_VDEVICE(INTEL, 0x8c0f), board_ahci }, /* Lynx Point RAID */
James Ralston77b12bc92012-08-09 09:02:31 -0700260 { PCI_VDEVICE(INTEL, 0x9c02), board_ahci }, /* Lynx Point-LP AHCI */
261 { PCI_VDEVICE(INTEL, 0x9c03), board_ahci }, /* Lynx Point-LP AHCI */
262 { PCI_VDEVICE(INTEL, 0x9c04), board_ahci }, /* Lynx Point-LP RAID */
263 { PCI_VDEVICE(INTEL, 0x9c05), board_ahci }, /* Lynx Point-LP RAID */
264 { PCI_VDEVICE(INTEL, 0x9c06), board_ahci }, /* Lynx Point-LP RAID */
265 { PCI_VDEVICE(INTEL, 0x9c07), board_ahci }, /* Lynx Point-LP RAID */
266 { PCI_VDEVICE(INTEL, 0x9c0e), board_ahci }, /* Lynx Point-LP RAID */
267 { PCI_VDEVICE(INTEL, 0x9c0f), board_ahci }, /* Lynx Point-LP RAID */
Seth Heasley29e674d2013-01-25 12:01:05 -0800268 { PCI_VDEVICE(INTEL, 0x1f22), board_ahci }, /* Avoton AHCI */
269 { PCI_VDEVICE(INTEL, 0x1f23), board_ahci }, /* Avoton AHCI */
270 { PCI_VDEVICE(INTEL, 0x1f24), board_ahci }, /* Avoton RAID */
271 { PCI_VDEVICE(INTEL, 0x1f25), board_ahci }, /* Avoton RAID */
272 { PCI_VDEVICE(INTEL, 0x1f26), board_ahci }, /* Avoton RAID */
273 { PCI_VDEVICE(INTEL, 0x1f27), board_ahci }, /* Avoton RAID */
274 { PCI_VDEVICE(INTEL, 0x1f2e), board_ahci }, /* Avoton RAID */
275 { PCI_VDEVICE(INTEL, 0x1f2f), board_ahci }, /* Avoton RAID */
276 { PCI_VDEVICE(INTEL, 0x1f32), board_ahci }, /* Avoton AHCI */
277 { PCI_VDEVICE(INTEL, 0x1f33), board_ahci }, /* Avoton AHCI */
278 { PCI_VDEVICE(INTEL, 0x1f34), board_ahci }, /* Avoton RAID */
279 { PCI_VDEVICE(INTEL, 0x1f35), board_ahci }, /* Avoton RAID */
280 { PCI_VDEVICE(INTEL, 0x1f36), board_ahci }, /* Avoton RAID */
281 { PCI_VDEVICE(INTEL, 0x1f37), board_ahci }, /* Avoton RAID */
282 { PCI_VDEVICE(INTEL, 0x1f3e), board_ahci }, /* Avoton RAID */
283 { PCI_VDEVICE(INTEL, 0x1f3f), board_ahci }, /* Avoton RAID */
James Ralstonefda3322013-02-21 11:08:51 -0800284 { PCI_VDEVICE(INTEL, 0x2823), board_ahci }, /* Wellsburg RAID */
285 { PCI_VDEVICE(INTEL, 0x2827), board_ahci }, /* Wellsburg RAID */
James Ralston151743f2013-02-08 17:34:47 -0800286 { PCI_VDEVICE(INTEL, 0x8d02), board_ahci }, /* Wellsburg AHCI */
287 { PCI_VDEVICE(INTEL, 0x8d04), board_ahci }, /* Wellsburg RAID */
288 { PCI_VDEVICE(INTEL, 0x8d06), board_ahci }, /* Wellsburg RAID */
289 { PCI_VDEVICE(INTEL, 0x8d0e), board_ahci }, /* Wellsburg RAID */
290 { PCI_VDEVICE(INTEL, 0x8d62), board_ahci }, /* Wellsburg AHCI */
291 { PCI_VDEVICE(INTEL, 0x8d64), board_ahci }, /* Wellsburg RAID */
292 { PCI_VDEVICE(INTEL, 0x8d66), board_ahci }, /* Wellsburg RAID */
293 { PCI_VDEVICE(INTEL, 0x8d6e), board_ahci }, /* Wellsburg RAID */
Seth Heasley1cfc7df2013-06-19 16:36:45 -0700294 { PCI_VDEVICE(INTEL, 0x23a3), board_ahci }, /* Coleto Creek AHCI */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400295
Tejun Heoe34bb372007-02-26 20:24:03 +0900296 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
297 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
298 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Ben Hutchings1fefb8f2012-09-10 01:09:04 +0100299 /* JMicron 362B and 362C have an AHCI function with IDE class code */
300 { PCI_VDEVICE(JMICRON, 0x2362), board_ahci_ign_iferr },
301 { PCI_VDEVICE(JMICRON, 0x236f), board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400302
303 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800304 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800305 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
306 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
307 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
308 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
309 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
310 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400311
Shane Huange2dd90b2009-07-29 11:34:49 +0800312 /* AMD */
Shane Huang5deab532009-10-13 11:14:00 +0800313 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
Shane Huange2dd90b2009-07-29 11:34:49 +0800314 /* AMD is using RAID class only for ahci controllers */
315 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
316 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
317
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400318 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400319 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900320 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400321
322 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900323 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
324 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
325 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
326 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
327 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
328 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
329 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
330 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heo441577e2010-03-29 10:32:39 +0900331 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_mcp67 }, /* MCP67 */
332 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_mcp67 }, /* MCP67 */
333 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_mcp67 }, /* MCP67 */
334 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_mcp67 }, /* MCP67 */
335 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_mcp67 }, /* MCP67 */
336 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_mcp67 }, /* MCP67 */
337 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_mcp67 }, /* MCP67 */
338 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_mcp67 }, /* MCP67 */
339 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_mcp67 }, /* MCP67 */
340 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_mcp67 }, /* MCP67 */
341 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_mcp67 }, /* MCP67 */
342 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_mcp67 }, /* MCP67 */
343 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_mcp_linux }, /* Linux ID */
344 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_mcp_linux }, /* Linux ID */
345 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_mcp_linux }, /* Linux ID */
346 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_mcp_linux }, /* Linux ID */
347 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_mcp_linux }, /* Linux ID */
348 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_mcp_linux }, /* Linux ID */
349 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_mcp_linux }, /* Linux ID */
350 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_mcp_linux }, /* Linux ID */
351 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_mcp_linux }, /* Linux ID */
352 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_mcp_linux }, /* Linux ID */
353 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_mcp_linux }, /* Linux ID */
354 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_mcp_linux }, /* Linux ID */
355 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_mcp_linux }, /* Linux ID */
356 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_mcp_linux }, /* Linux ID */
357 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_mcp_linux }, /* Linux ID */
358 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_mcp_linux }, /* Linux ID */
359 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_mcp73 }, /* MCP73 */
360 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_mcp73 }, /* MCP73 */
361 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_mcp73 }, /* MCP73 */
362 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_mcp73 }, /* MCP73 */
363 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_mcp73 }, /* MCP73 */
364 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_mcp73 }, /* MCP73 */
365 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_mcp73 }, /* MCP73 */
366 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_mcp73 }, /* MCP73 */
367 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_mcp73 }, /* MCP73 */
368 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_mcp73 }, /* MCP73 */
369 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_mcp73 }, /* MCP73 */
370 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_mcp73 }, /* MCP73 */
371 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci_mcp77 }, /* MCP77 */
372 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci_mcp77 }, /* MCP77 */
373 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci_mcp77 }, /* MCP77 */
374 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci_mcp77 }, /* MCP77 */
375 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci_mcp77 }, /* MCP77 */
376 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci_mcp77 }, /* MCP77 */
377 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci_mcp77 }, /* MCP77 */
378 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci_mcp77 }, /* MCP77 */
379 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci_mcp77 }, /* MCP77 */
380 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci_mcp77 }, /* MCP77 */
381 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci_mcp77 }, /* MCP77 */
382 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci_mcp77 }, /* MCP77 */
383 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci_mcp79 }, /* MCP79 */
384 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci_mcp79 }, /* MCP79 */
385 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci_mcp79 }, /* MCP79 */
386 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci_mcp79 }, /* MCP79 */
387 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci_mcp79 }, /* MCP79 */
388 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci_mcp79 }, /* MCP79 */
389 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci_mcp79 }, /* MCP79 */
390 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci_mcp79 }, /* MCP79 */
391 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci_mcp79 }, /* MCP79 */
392 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci_mcp79 }, /* MCP79 */
393 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci_mcp79 }, /* MCP79 */
394 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci_mcp79 }, /* MCP79 */
395 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci_mcp89 }, /* MCP89 */
396 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci_mcp89 }, /* MCP89 */
397 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci_mcp89 }, /* MCP89 */
398 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci_mcp89 }, /* MCP89 */
399 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci_mcp89 }, /* MCP89 */
400 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci_mcp89 }, /* MCP89 */
401 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci_mcp89 }, /* MCP89 */
402 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci_mcp89 }, /* MCP89 */
403 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci_mcp89 }, /* MCP89 */
404 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci_mcp89 }, /* MCP89 */
405 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci_mcp89 }, /* MCP89 */
406 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci_mcp89 }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400407
Jeff Garzik95916ed2006-07-29 04:10:14 -0400408 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900409 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
410 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
411 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400412
Alessandro Rubini318893e2012-01-06 13:33:39 +0100413 /* ST Microelectronics */
414 { PCI_VDEVICE(STMICRO, 0xCC06), board_ahci }, /* ST ConneXt */
415
Jeff Garzikcd70c262007-07-08 02:29:42 -0400416 /* Marvell */
417 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100418 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600419 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9123),
Anssi Hannula10aca062011-01-18 20:03:26 -0500420 .class = PCI_CLASS_STORAGE_SATA_AHCI,
421 .class_mask = 0xffffff,
Tejun Heo5f173102010-07-24 16:53:48 +0200422 .driver_data = board_ahci_yes_fbs }, /* 88se9128 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600423 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9125),
Per Jessen467b41c2011-02-08 13:54:32 +0100424 .driver_data = board_ahci_yes_fbs }, /* 88se9125 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600425 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x917a),
Matt Johnson642d8922012-04-27 01:42:30 -0500426 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
George Spelvinfcce9a32013-05-29 10:20:35 +0900427 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9172),
428 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600429 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9192),
Alan Cox17c60c62012-09-04 16:07:18 +0100430 .driver_data = board_ahci_yes_fbs }, /* 88se9172 on some Gigabyte */
Myron Stowe69fd3152013-04-08 11:32:49 -0600431 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a3),
Tejun Heo50be5e32010-11-29 15:57:14 +0100432 .driver_data = board_ahci_yes_fbs },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400433
Mark Nelsonc77a0362008-10-23 14:08:16 +1100434 /* Promise */
435 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
436
Keng-Yu Linc9703762011-11-09 01:47:36 -0500437 /* Asmedia */
Alan Cox7b4f6ec2012-09-04 16:25:25 +0100438 { PCI_VDEVICE(ASMEDIA, 0x0601), board_ahci }, /* ASM1060 */
439 { PCI_VDEVICE(ASMEDIA, 0x0602), board_ahci }, /* ASM1060 */
440 { PCI_VDEVICE(ASMEDIA, 0x0611), board_ahci }, /* ASM1061 */
441 { PCI_VDEVICE(ASMEDIA, 0x0612), board_ahci }, /* ASM1062 */
Keng-Yu Linc9703762011-11-09 01:47:36 -0500442
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -0800443 /* Enmotus */
444 { PCI_DEVICE(0x1c44, 0x8000), board_ahci },
445
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500446 /* Generic, PCI class code for AHCI */
447 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500448 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500449
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450 { } /* terminate list */
451};
452
453
454static struct pci_driver ahci_pci_driver = {
455 .name = DRV_NAME,
456 .id_table = ahci_pci_tbl,
457 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900458 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900459#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900460 .suspend = ahci_pci_device_suspend,
461 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900462#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463};
464
Alan Cox5b66c822008-09-03 14:48:34 +0100465#if defined(CONFIG_PATA_MARVELL) || defined(CONFIG_PATA_MARVELL_MODULE)
466static int marvell_enable;
467#else
468static int marvell_enable = 1;
469#endif
470module_param(marvell_enable, int, 0644);
471MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
472
473
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300474static void ahci_pci_save_initial_config(struct pci_dev *pdev,
475 struct ahci_host_priv *hpriv)
476{
477 unsigned int force_port_map = 0;
478 unsigned int mask_port_map = 0;
479
480 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361) {
481 dev_info(&pdev->dev, "JMB361 has only one port\n");
482 force_port_map = 1;
483 }
484
485 /*
486 * Temporary Marvell 6145 hack: PATA port presence
487 * is asserted through the standard AHCI port
488 * presence register, as bit 4 (counting from 0)
489 */
490 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
491 if (pdev->device == 0x6121)
492 mask_port_map = 0x3;
493 else
494 mask_port_map = 0xf;
495 dev_info(&pdev->dev,
496 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
497 }
498
Anton Vorontsov1d513352010-03-03 20:17:37 +0300499 ahci_save_initial_config(&pdev->dev, hpriv, force_port_map,
500 mask_port_map);
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300501}
502
Anton Vorontsov33030402010-03-03 20:17:39 +0300503static int ahci_pci_reset_controller(struct ata_host *host)
504{
505 struct pci_dev *pdev = to_pci_dev(host->dev);
506
507 ahci_reset_controller(host);
508
Tejun Heod91542c2006-07-26 15:59:26 +0900509 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300510 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heod91542c2006-07-26 15:59:26 +0900511 u16 tmp16;
512
513 /* configure PCS */
514 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +0900515 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
516 tmp16 |= hpriv->port_map;
517 pci_write_config_word(pdev, 0x92, tmp16);
518 }
Tejun Heod91542c2006-07-26 15:59:26 +0900519 }
520
521 return 0;
522}
523
Anton Vorontsov781d6552010-03-03 20:17:42 +0300524static void ahci_pci_init_controller(struct ata_host *host)
525{
526 struct ahci_host_priv *hpriv = host->private_data;
527 struct pci_dev *pdev = to_pci_dev(host->dev);
528 void __iomem *port_mmio;
529 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100530 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +0900531
Tejun Heo417a1a62007-09-23 13:19:55 +0900532 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100533 if (pdev->device == 0x6121)
534 mv = 2;
535 else
536 mv = 4;
537 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400538
539 writel(0, port_mmio + PORT_IRQ_MASK);
540
541 /* clear port IRQ */
542 tmp = readl(port_mmio + PORT_IRQ_STAT);
543 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
544 if (tmp)
545 writel(tmp, port_mmio + PORT_IRQ_STAT);
546 }
547
Anton Vorontsov781d6552010-03-03 20:17:42 +0300548 ahci_init_controller(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900549}
550
Tejun Heocc0680a2007-08-06 18:36:23 +0900551static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900552 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +0900553{
Tejun Heocc0680a2007-08-06 18:36:23 +0900554 struct ata_port *ap = link->ap;
Tejun Heo9dadd452008-04-07 22:47:19 +0900555 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +0900556 int rc;
557
558 DPRINTK("ENTER\n");
559
Tejun Heo4447d352007-04-17 23:44:08 +0900560 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900561
Tejun Heocc0680a2007-08-06 18:36:23 +0900562 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900563 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +0900564
Tejun Heo4447d352007-04-17 23:44:08 +0900565 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900566
567 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
568
569 /* vt8251 doesn't clear BSY on signature FIS reception,
570 * request follow-up softreset.
571 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900572 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +0900573}
574
Tejun Heoedc93052007-10-25 14:59:16 +0900575static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
576 unsigned long deadline)
577{
578 struct ata_port *ap = link->ap;
579 struct ahci_port_priv *pp = ap->private_data;
580 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
581 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +0900582 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +0900583 int rc;
584
585 ahci_stop_engine(ap);
586
587 /* clear D2H reception area to properly wait for D2H FIS */
588 ata_tf_init(link->device, &tf);
589 tf.command = 0x80;
590 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
591
592 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900593 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +0900594
595 ahci_start_engine(ap);
596
Tejun Heoedc93052007-10-25 14:59:16 +0900597 /* The pseudo configuration device on SIMG4726 attached to
598 * ASUS P5W-DH Deluxe doesn't send signature FIS after
599 * hardreset if no device is attached to the first downstream
600 * port && the pseudo device locks up on SRST w/ PMP==0. To
601 * work around this, wait for !BSY only briefly. If BSY isn't
602 * cleared, perform CLO and proceed to IDENTIFY (achieved by
603 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
604 *
605 * Wait for two seconds. Devices attached to downstream port
606 * which can't process the following IDENTIFY after this will
607 * have to be reset again. For most cases, this should
608 * suffice while making probing snappish enough.
609 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900610 if (online) {
611 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
612 ahci_check_ready);
613 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +0800614 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +0900615 }
Tejun Heo9dadd452008-04-07 22:47:19 +0900616 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +0900617}
618
Tejun Heo438ac6d2007-03-02 17:31:26 +0900619#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900620static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
621{
Jeff Garzikcca39742006-08-24 03:19:22 -0400622 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900623 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +0300624 void __iomem *mmio = hpriv->mmio;
Tejun Heoc1332872006-07-26 15:59:26 +0900625 u32 ctl;
626
Tejun Heo9b10ae82009-05-30 20:50:12 +0900627 if (mesg.event & PM_EVENT_SUSPEND &&
628 hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700629 dev_err(&pdev->dev,
630 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +0900631 return -EIO;
632 }
633
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100634 if (mesg.event & PM_EVENT_SLEEP) {
Tejun Heoc1332872006-07-26 15:59:26 +0900635 /* AHCI spec rev1.1 section 8.3.3:
636 * Software must disable interrupts prior to requesting a
637 * transition of the HBA to D3 state.
638 */
639 ctl = readl(mmio + HOST_CTL);
640 ctl &= ~HOST_IRQ_EN;
641 writel(ctl, mmio + HOST_CTL);
642 readl(mmio + HOST_CTL); /* flush */
643 }
644
645 return ata_pci_device_suspend(pdev, mesg);
646}
647
648static int ahci_pci_device_resume(struct pci_dev *pdev)
649{
Jeff Garzikcca39742006-08-24 03:19:22 -0400650 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heoc1332872006-07-26 15:59:26 +0900651 int rc;
652
Tejun Heo553c4aa2006-12-26 19:39:50 +0900653 rc = ata_pci_device_do_resume(pdev);
654 if (rc)
655 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +0900656
657 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300658 rc = ahci_pci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900659 if (rc)
660 return rc;
661
Anton Vorontsov781d6552010-03-03 20:17:42 +0300662 ahci_pci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900663 }
664
Jeff Garzikcca39742006-08-24 03:19:22 -0400665 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900666
667 return 0;
668}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900669#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900670
Tejun Heo4447d352007-04-17 23:44:08 +0900671static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674
Alessandro Rubini318893e2012-01-06 13:33:39 +0100675 /*
676 * If the device fixup already set the dma_mask to some non-standard
677 * value, don't extend it here. This happens on STA2X11, for example.
678 */
679 if (pdev->dma_mask && pdev->dma_mask < DMA_BIT_MASK(32))
680 return 0;
681
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682 if (using_dac &&
Yang Hongyang6a355282009-04-06 19:01:13 -0700683 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
684 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685 if (rc) {
Yang Hongyang284901a2009-04-06 19:01:15 -0700686 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700688 dev_err(&pdev->dev,
689 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690 return rc;
691 }
692 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -0700694 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700696 dev_err(&pdev->dev, "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697 return rc;
698 }
Yang Hongyang284901a2009-04-06 19:01:15 -0700699 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700701 dev_err(&pdev->dev,
702 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703 return rc;
704 }
705 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706 return 0;
707}
708
Anton Vorontsov439fcae2010-03-03 20:17:43 +0300709static void ahci_pci_print_info(struct ata_host *host)
710{
711 struct pci_dev *pdev = to_pci_dev(host->dev);
712 u16 cc;
713 const char *scc_s;
714
715 pci_read_config_word(pdev, 0x0a, &cc);
716 if (cc == PCI_CLASS_STORAGE_IDE)
717 scc_s = "IDE";
718 else if (cc == PCI_CLASS_STORAGE_SATA)
719 scc_s = "SATA";
720 else if (cc == PCI_CLASS_STORAGE_RAID)
721 scc_s = "RAID";
722 else
723 scc_s = "unknown";
724
725 ahci_print_info(host, scc_s);
726}
727
Tejun Heoedc93052007-10-25 14:59:16 +0900728/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
729 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
730 * support PMP and the 4726 either directly exports the device
731 * attached to the first downstream port or acts as a hardware storage
732 * controller and emulate a single ATA device (can be RAID 0/1 or some
733 * other configuration).
734 *
735 * When there's no device attached to the first downstream port of the
736 * 4726, "Config Disk" appears, which is a pseudo ATA device to
737 * configure the 4726. However, ATA emulation of the device is very
738 * lame. It doesn't send signature D2H Reg FIS after the initial
739 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
740 *
741 * The following function works around the problem by always using
742 * hardreset on the port and not depending on receiving signature FIS
743 * afterward. If signature FIS isn't received soon, ATA class is
744 * assumed without follow-up softreset.
745 */
746static void ahci_p5wdh_workaround(struct ata_host *host)
747{
748 static struct dmi_system_id sysids[] = {
749 {
750 .ident = "P5W DH Deluxe",
751 .matches = {
752 DMI_MATCH(DMI_SYS_VENDOR,
753 "ASUSTEK COMPUTER INC"),
754 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
755 },
756 },
757 { }
758 };
759 struct pci_dev *pdev = to_pci_dev(host->dev);
760
761 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
762 dmi_check_system(sysids)) {
763 struct ata_port *ap = host->ports[1];
764
Joe Perchesa44fec12011-04-15 15:51:58 -0700765 dev_info(&pdev->dev,
766 "enabling ASUS P5W DH Deluxe on-board SIMG4726 workaround\n");
Tejun Heoedc93052007-10-25 14:59:16 +0900767
768 ap->ops = &ahci_p5wdh_ops;
769 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
770 }
771}
772
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900773/* only some SB600 ahci controllers can do 64bit DMA */
774static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +0800775{
776 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +0900777 /*
778 * The oldest version known to be broken is 0901 and
779 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900780 * Enable 64bit DMA on 1501 and anything newer.
781 *
Tejun Heo03d783b2009-08-16 21:04:02 +0900782 * Please read bko#9412 for more info.
783 */
Shane Huang58a09b32009-05-27 15:04:43 +0800784 {
785 .ident = "ASUS M2A-VM",
786 .matches = {
787 DMI_MATCH(DMI_BOARD_VENDOR,
788 "ASUSTeK Computer INC."),
789 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
790 },
Tejun Heo03d783b2009-08-16 21:04:02 +0900791 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +0800792 },
Mark Nelsone65cc192009-11-03 20:06:48 +1100793 /*
794 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
795 * support 64bit DMA.
796 *
797 * BIOS versions earlier than 1.5 had the Manufacturer DMI
798 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
799 * This spelling mistake was fixed in BIOS version 1.5, so
800 * 1.5 and later have the Manufacturer as
801 * "MICRO-STAR INTERNATIONAL CO.,LTD".
802 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
803 *
804 * BIOS versions earlier than 1.9 had a Board Product Name
805 * DMI field of "MS-7376". This was changed to be
806 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
807 * match on DMI_BOARD_NAME of "MS-7376".
808 */
809 {
810 .ident = "MSI K9A2 Platinum",
811 .matches = {
812 DMI_MATCH(DMI_BOARD_VENDOR,
813 "MICRO-STAR INTER"),
814 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
815 },
816 },
Mark Nelson3c4aa912011-06-27 16:33:44 +1000817 /*
Mark Nelsonff0173c2012-06-28 12:32:14 +1000818 * All BIOS versions for the MSI K9AGM2 (MS-7327) support
819 * 64bit DMA.
820 *
821 * This board also had the typo mentioned above in the
822 * Manufacturer DMI field (fixed in BIOS version 1.5), so
823 * match on DMI_BOARD_VENDOR of "MICRO-STAR INTER" again.
824 */
825 {
826 .ident = "MSI K9AGM2",
827 .matches = {
828 DMI_MATCH(DMI_BOARD_VENDOR,
829 "MICRO-STAR INTER"),
830 DMI_MATCH(DMI_BOARD_NAME, "MS-7327"),
831 },
832 },
833 /*
Mark Nelson3c4aa912011-06-27 16:33:44 +1000834 * All BIOS versions for the Asus M3A support 64bit DMA.
835 * (all release versions from 0301 to 1206 were tested)
836 */
837 {
838 .ident = "ASUS M3A",
839 .matches = {
840 DMI_MATCH(DMI_BOARD_VENDOR,
841 "ASUSTeK Computer INC."),
842 DMI_MATCH(DMI_BOARD_NAME, "M3A"),
843 },
844 },
Shane Huang58a09b32009-05-27 15:04:43 +0800845 { }
846 };
Tejun Heo03d783b2009-08-16 21:04:02 +0900847 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900848 int year, month, date;
849 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +0800850
Tejun Heo03d783b2009-08-16 21:04:02 +0900851 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +0800852 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +0900853 !match)
Shane Huang58a09b32009-05-27 15:04:43 +0800854 return false;
855
Mark Nelsone65cc192009-11-03 20:06:48 +1100856 if (!match->driver_data)
857 goto enable_64bit;
858
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900859 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
860 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +0800861
Mark Nelsone65cc192009-11-03 20:06:48 +1100862 if (strcmp(buf, match->driver_data) >= 0)
863 goto enable_64bit;
864 else {
Joe Perchesa44fec12011-04-15 15:51:58 -0700865 dev_warn(&pdev->dev,
866 "%s: BIOS too old, forcing 32bit DMA, update BIOS\n",
867 match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900868 return false;
869 }
Mark Nelsone65cc192009-11-03 20:06:48 +1100870
871enable_64bit:
Joe Perchesa44fec12011-04-15 15:51:58 -0700872 dev_warn(&pdev->dev, "%s: enabling 64bit DMA\n", match->ident);
Mark Nelsone65cc192009-11-03 20:06:48 +1100873 return true;
Shane Huang58a09b32009-05-27 15:04:43 +0800874}
875
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100876static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
877{
878 static const struct dmi_system_id broken_systems[] = {
879 {
880 .ident = "HP Compaq nx6310",
881 .matches = {
882 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
883 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
884 },
885 /* PCI slot number of the controller */
886 .driver_data = (void *)0x1FUL,
887 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +0100888 {
889 .ident = "HP Compaq 6720s",
890 .matches = {
891 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
892 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
893 },
894 /* PCI slot number of the controller */
895 .driver_data = (void *)0x1FUL,
896 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100897
898 { } /* terminate list */
899 };
900 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
901
902 if (dmi) {
903 unsigned long slot = (unsigned long)dmi->driver_data;
904 /* apply the quirk only to on-board controllers */
905 return slot == PCI_SLOT(pdev->devfn);
906 }
907
908 return false;
909}
910
Tejun Heo9b10ae82009-05-30 20:50:12 +0900911static bool ahci_broken_suspend(struct pci_dev *pdev)
912{
913 static const struct dmi_system_id sysids[] = {
914 /*
915 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
916 * to the harddisk doesn't become online after
917 * resuming from STR. Warn and fail suspend.
Tejun Heo9deb3432010-03-16 09:50:26 +0900918 *
919 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
920 *
921 * Use dates instead of versions to match as HP is
922 * apparently recycling both product and version
923 * strings.
924 *
925 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
Tejun Heo9b10ae82009-05-30 20:50:12 +0900926 */
927 {
928 .ident = "dv4",
929 .matches = {
930 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
931 DMI_MATCH(DMI_PRODUCT_NAME,
932 "HP Pavilion dv4 Notebook PC"),
933 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900934 .driver_data = "20090105", /* F.30 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900935 },
936 {
937 .ident = "dv5",
938 .matches = {
939 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
940 DMI_MATCH(DMI_PRODUCT_NAME,
941 "HP Pavilion dv5 Notebook PC"),
942 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900943 .driver_data = "20090506", /* F.16 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900944 },
945 {
946 .ident = "dv6",
947 .matches = {
948 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
949 DMI_MATCH(DMI_PRODUCT_NAME,
950 "HP Pavilion dv6 Notebook PC"),
951 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900952 .driver_data = "20090423", /* F.21 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900953 },
954 {
955 .ident = "HDX18",
956 .matches = {
957 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
958 DMI_MATCH(DMI_PRODUCT_NAME,
959 "HP HDX18 Notebook PC"),
960 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900961 .driver_data = "20090430", /* F.23 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900962 },
Tejun Heocedc9bf2010-01-28 16:04:15 +0900963 /*
964 * Acer eMachines G725 has the same problem. BIOS
965 * V1.03 is known to be broken. V3.04 is known to
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300966 * work. Between, there are V1.06, V2.06 and V3.03
Tejun Heocedc9bf2010-01-28 16:04:15 +0900967 * that we don't have much idea about. For now,
968 * blacklist anything older than V3.04.
Tejun Heo9deb3432010-03-16 09:50:26 +0900969 *
970 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
Tejun Heocedc9bf2010-01-28 16:04:15 +0900971 */
972 {
973 .ident = "G725",
974 .matches = {
975 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
976 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
977 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900978 .driver_data = "20091216", /* V3.04 */
Tejun Heocedc9bf2010-01-28 16:04:15 +0900979 },
Tejun Heo9b10ae82009-05-30 20:50:12 +0900980 { } /* terminate list */
981 };
982 const struct dmi_system_id *dmi = dmi_first_match(sysids);
Tejun Heo9deb3432010-03-16 09:50:26 +0900983 int year, month, date;
984 char buf[9];
Tejun Heo9b10ae82009-05-30 20:50:12 +0900985
986 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
987 return false;
988
Tejun Heo9deb3432010-03-16 09:50:26 +0900989 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
990 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900991
Tejun Heo9deb3432010-03-16 09:50:26 +0900992 return strcmp(buf, dmi->driver_data) < 0;
Tejun Heo9b10ae82009-05-30 20:50:12 +0900993}
994
Tejun Heo55946392009-08-04 14:30:08 +0900995static bool ahci_broken_online(struct pci_dev *pdev)
996{
997#define ENCODE_BUSDEVFN(bus, slot, func) \
998 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
999 static const struct dmi_system_id sysids[] = {
1000 /*
1001 * There are several gigabyte boards which use
1002 * SIMG5723s configured as hardware RAID. Certain
1003 * 5723 firmware revisions shipped there keep the link
1004 * online but fail to answer properly to SRST or
1005 * IDENTIFY when no device is attached downstream
1006 * causing libata to retry quite a few times leading
1007 * to excessive detection delay.
1008 *
1009 * As these firmwares respond to the second reset try
1010 * with invalid device signature, considering unknown
1011 * sig as offline works around the problem acceptably.
1012 */
1013 {
1014 .ident = "EP45-DQ6",
1015 .matches = {
1016 DMI_MATCH(DMI_BOARD_VENDOR,
1017 "Gigabyte Technology Co., Ltd."),
1018 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
1019 },
1020 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
1021 },
1022 {
1023 .ident = "EP45-DS5",
1024 .matches = {
1025 DMI_MATCH(DMI_BOARD_VENDOR,
1026 "Gigabyte Technology Co., Ltd."),
1027 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
1028 },
1029 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
1030 },
1031 { } /* terminate list */
1032 };
1033#undef ENCODE_BUSDEVFN
1034 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1035 unsigned int val;
1036
1037 if (!dmi)
1038 return false;
1039
1040 val = (unsigned long)dmi->driver_data;
1041
1042 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
1043}
1044
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001045#ifdef CONFIG_ATA_ACPI
Tejun Heof80ae7e2009-09-16 04:18:03 +09001046static void ahci_gtf_filter_workaround(struct ata_host *host)
1047{
1048 static const struct dmi_system_id sysids[] = {
1049 /*
1050 * Aspire 3810T issues a bunch of SATA enable commands
1051 * via _GTF including an invalid one and one which is
1052 * rejected by the device. Among the successful ones
1053 * is FPDMA non-zero offset enable which when enabled
1054 * only on the drive side leads to NCQ command
1055 * failures. Filter it out.
1056 */
1057 {
1058 .ident = "Aspire 3810T",
1059 .matches = {
1060 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1061 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
1062 },
1063 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
1064 },
1065 { }
1066 };
1067 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1068 unsigned int filter;
1069 int i;
1070
1071 if (!dmi)
1072 return;
1073
1074 filter = (unsigned long)dmi->driver_data;
Joe Perchesa44fec12011-04-15 15:51:58 -07001075 dev_info(host->dev, "applying extra ACPI _GTF filter 0x%x for %s\n",
1076 filter, dmi->ident);
Tejun Heof80ae7e2009-09-16 04:18:03 +09001077
1078 for (i = 0; i < host->n_ports; i++) {
1079 struct ata_port *ap = host->ports[i];
1080 struct ata_link *link;
1081 struct ata_device *dev;
1082
1083 ata_for_each_link(link, ap, EDGE)
1084 ata_for_each_dev(dev, link, ALL)
1085 dev->gtf_filter |= filter;
1086 }
1087}
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001088#else
1089static inline void ahci_gtf_filter_workaround(struct ata_host *host)
1090{}
1091#endif
Tejun Heof80ae7e2009-09-16 04:18:03 +09001092
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001093int ahci_init_interrupts(struct pci_dev *pdev, struct ahci_host_priv *hpriv)
1094{
1095 int rc;
1096 unsigned int maxvec;
1097
1098 if (!(hpriv->flags & AHCI_HFLAG_NO_MSI)) {
1099 rc = pci_enable_msi_block_auto(pdev, &maxvec);
1100 if (rc > 0) {
1101 if ((rc == maxvec) || (rc == 1))
1102 return rc;
1103 /*
1104 * Assume that advantage of multipe MSIs is negated,
1105 * so fallback to single MSI mode to save resources
1106 */
1107 pci_disable_msi(pdev);
1108 if (!pci_enable_msi(pdev))
1109 return 1;
1110 }
1111 }
1112
1113 pci_intx(pdev, 1);
1114 return 0;
1115}
1116
1117/**
1118 * ahci_host_activate - start AHCI host, request IRQs and register it
1119 * @host: target ATA host
1120 * @irq: base IRQ number to request
1121 * @n_msis: number of MSIs allocated for this host
1122 * @irq_handler: irq_handler used when requesting IRQs
1123 * @irq_flags: irq_flags used when requesting IRQs
1124 *
1125 * Similar to ata_host_activate, but requests IRQs according to AHCI-1.1
1126 * when multiple MSIs were allocated. That is one MSI per port, starting
1127 * from @irq.
1128 *
1129 * LOCKING:
1130 * Inherited from calling layer (may sleep).
1131 *
1132 * RETURNS:
1133 * 0 on success, -errno otherwise.
1134 */
1135int ahci_host_activate(struct ata_host *host, int irq, unsigned int n_msis)
1136{
1137 int i, rc;
1138
1139 /* Sharing Last Message among several ports is not supported */
1140 if (n_msis < host->n_ports)
1141 return -EINVAL;
1142
1143 rc = ata_host_start(host);
1144 if (rc)
1145 return rc;
1146
1147 for (i = 0; i < host->n_ports; i++) {
1148 rc = devm_request_threaded_irq(host->dev,
1149 irq + i, ahci_hw_interrupt, ahci_thread_fn, IRQF_SHARED,
1150 dev_driver_string(host->dev), host->ports[i]);
1151 if (rc)
1152 goto out_free_irqs;
1153 }
1154
1155 for (i = 0; i < host->n_ports; i++)
1156 ata_port_desc(host->ports[i], "irq %d", irq + i);
1157
1158 rc = ata_host_register(host, &ahci_sht);
1159 if (rc)
1160 goto out_free_all_irqs;
1161
1162 return 0;
1163
1164out_free_all_irqs:
1165 i = host->n_ports;
1166out_free_irqs:
1167 for (i--; i >= 0; i--)
1168 devm_free_irq(host->dev, irq + i, host->ports[i]);
1169
1170 return rc;
1171}
1172
Tejun Heo24dc5f32007-01-20 16:00:28 +09001173static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001174{
Tejun Heoe297d992008-06-10 00:13:04 +09001175 unsigned int board_id = ent->driver_data;
1176 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09001177 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001178 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001179 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001180 struct ata_host *host;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001181 int n_ports, n_msis, i, rc;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001182 int ahci_pci_bar = AHCI_PCI_BAR_STANDARD;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001183
1184 VPRINTK("ENTER\n");
1185
Justin P. Mattockb429dd52010-07-03 07:29:25 -07001186 WARN_ON((int)ATA_MAX_QUEUE > AHCI_MAX_CMDS);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001187
Joe Perches06296a12011-04-15 15:52:00 -07001188 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189
Alan Cox5b66c822008-09-03 14:48:34 +01001190 /* The AHCI driver can only drive the SATA ports, the PATA driver
1191 can drive them all so if both drivers are selected make sure
1192 AHCI stays out of the way */
1193 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
1194 return -ENODEV;
1195
Tejun Heoc6353b42010-06-17 11:42:22 +02001196 /*
1197 * For some reason, MCP89 on MacBook 7,1 doesn't work with
1198 * ahci, use ata_generic instead.
1199 */
1200 if (pdev->vendor == PCI_VENDOR_ID_NVIDIA &&
1201 pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP89_SATA &&
1202 pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
1203 pdev->subsystem_device == 0xcb89)
1204 return -ENODEV;
1205
Mark Nelson7a022672009-11-22 12:07:41 +11001206 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
1207 * At the moment, we can only use the AHCI mode. Let the users know
1208 * that for SAS drives they're out of luck.
1209 */
1210 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
Joe Perchesa44fec12011-04-15 15:51:58 -07001211 dev_info(&pdev->dev,
1212 "PDC42819 can only drive SATA devices with this driver\n");
Mark Nelson7a022672009-11-22 12:07:41 +11001213
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -08001214 /* Both Connext and Enmotus devices use non-standard BARs */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001215 if (pdev->vendor == PCI_VENDOR_ID_STMICRO && pdev->device == 0xCC06)
1216 ahci_pci_bar = AHCI_PCI_BAR_STA2X11;
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -08001217 else if (pdev->vendor == 0x1c44 && pdev->device == 0x8000)
1218 ahci_pci_bar = AHCI_PCI_BAR_ENMOTUS;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001219
Tejun Heo4447d352007-04-17 23:44:08 +09001220 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001221 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001222 if (rc)
1223 return rc;
1224
Tejun Heodea55132008-03-11 19:52:31 +09001225 /* AHCI controllers often implement SFF compatible interface.
1226 * Grab all PCI BARs just in case.
1227 */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001228 rc = pcim_iomap_regions_request_all(pdev, 1 << ahci_pci_bar, DRV_NAME);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001229 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001230 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001231 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001232 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001233
Tejun Heoc4f77922007-12-06 15:09:43 +09001234 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
1235 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
1236 u8 map;
1237
1238 /* ICH6s share the same PCI ID for both piix and ahci
1239 * modes. Enabling ahci mode while MAP indicates
1240 * combined mode is a bad idea. Yield to ata_piix.
1241 */
1242 pci_read_config_byte(pdev, ICH_MAP, &map);
1243 if (map & 0x3) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001244 dev_info(&pdev->dev,
1245 "controller is in combined mode, can't enable AHCI mode\n");
Tejun Heoc4f77922007-12-06 15:09:43 +09001246 return -ENODEV;
1247 }
1248 }
1249
Tejun Heo24dc5f32007-01-20 16:00:28 +09001250 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1251 if (!hpriv)
1252 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09001253 hpriv->flags |= (unsigned long)pi.private_data;
1254
Tejun Heoe297d992008-06-10 00:13:04 +09001255 /* MCP65 revision A1 and A2 can't do MSI */
1256 if (board_id == board_ahci_mcp65 &&
1257 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
1258 hpriv->flags |= AHCI_HFLAG_NO_MSI;
1259
Shane Huange427fe02008-12-30 10:53:41 +08001260 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
1261 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
1262 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
1263
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001264 /* only some SB600s can do 64bit DMA */
1265 if (ahci_sb600_enable_64bit(pdev))
1266 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08001267
Alessandro Rubini318893e2012-01-06 13:33:39 +01001268 hpriv->mmio = pcim_iomap_table(pdev)[ahci_pci_bar];
Anton Vorontsovd8993342010-03-03 20:17:34 +03001269
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001270 n_msis = ahci_init_interrupts(pdev, hpriv);
1271 if (n_msis > 1)
1272 hpriv->flags |= AHCI_HFLAG_MULTI_MSI;
1273
Tejun Heo4447d352007-04-17 23:44:08 +09001274 /* save initial config */
Anton Vorontsov394d6e52010-03-03 20:17:36 +03001275 ahci_pci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001276
Tejun Heo4447d352007-04-17 23:44:08 +09001277 /* prepare host */
Robert Hancock453d3132010-01-26 22:33:23 -06001278 if (hpriv->cap & HOST_CAP_NCQ) {
1279 pi.flags |= ATA_FLAG_NCQ;
Tejun Heo83f2b962010-03-30 10:28:32 +09001280 /*
1281 * Auto-activate optimization is supposed to be
1282 * supported on all AHCI controllers indicating NCQ
1283 * capability, but it seems to be broken on some
1284 * chipsets including NVIDIAs.
1285 */
1286 if (!(hpriv->flags & AHCI_HFLAG_NO_FPDMA_AA))
Robert Hancock453d3132010-01-26 22:33:23 -06001287 pi.flags |= ATA_FLAG_FPDMA_AA;
1288 }
Tejun Heo4447d352007-04-17 23:44:08 +09001289
Tejun Heo7d50b602007-09-23 13:19:54 +09001290 if (hpriv->cap & HOST_CAP_PMP)
1291 pi.flags |= ATA_FLAG_PMP;
1292
Anton Vorontsov0cbb0e72010-03-03 20:17:45 +03001293 ahci_set_em_messages(hpriv, &pi);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001294
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001295 if (ahci_broken_system_poweroff(pdev)) {
1296 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
1297 dev_info(&pdev->dev,
1298 "quirky BIOS, skipping spindown on poweroff\n");
1299 }
1300
Tejun Heo9b10ae82009-05-30 20:50:12 +09001301 if (ahci_broken_suspend(pdev)) {
1302 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
Joe Perchesa44fec12011-04-15 15:51:58 -07001303 dev_warn(&pdev->dev,
1304 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +09001305 }
1306
Tejun Heo55946392009-08-04 14:30:08 +09001307 if (ahci_broken_online(pdev)) {
1308 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
1309 dev_info(&pdev->dev,
1310 "online status unreliable, applying workaround\n");
1311 }
1312
Tejun Heo837f5f82008-02-06 15:13:51 +09001313 /* CAP.NP sometimes indicate the index of the last enabled
1314 * port, at other times, that of the last possible port, so
1315 * determining the maximum port number requires looking at
1316 * both CAP.NP and port_map.
1317 */
1318 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
1319
1320 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09001321 if (!host)
1322 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001323 host->private_data = hpriv;
1324
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001325 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08001326 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001327 else
1328 printk(KERN_INFO "ahci: SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08001329
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001330 if (pi.flags & ATA_FLAG_EM)
1331 ahci_reset_em(host);
1332
Tejun Heo4447d352007-04-17 23:44:08 +09001333 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001334 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09001335
Alessandro Rubini318893e2012-01-06 13:33:39 +01001336 ata_port_pbar_desc(ap, ahci_pci_bar, -1, "abar");
1337 ata_port_pbar_desc(ap, ahci_pci_bar,
Tejun Heocbcdd872007-08-18 13:14:55 +09001338 0x100 + ap->port_no * 0x80, "port");
1339
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001340 /* set enclosure management message type */
1341 if (ap->flags & ATA_FLAG_EM)
Harry Zhang008dbd62010-04-23 17:27:19 +08001342 ap->em_message_type = hpriv->em_msg_type;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001343
1344
Jeff Garzikdab632e2007-05-28 08:33:01 -04001345 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09001346 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04001347 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001348 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001349
Tejun Heoedc93052007-10-25 14:59:16 +09001350 /* apply workaround for ASUS P5W DH Deluxe mainboard */
1351 ahci_p5wdh_workaround(host);
1352
Tejun Heof80ae7e2009-09-16 04:18:03 +09001353 /* apply gtf filter quirk */
1354 ahci_gtf_filter_workaround(host);
1355
Linus Torvalds1da177e2005-04-16 15:20:36 -07001356 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001357 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001358 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001359 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001360
Anton Vorontsov33030402010-03-03 20:17:39 +03001361 rc = ahci_pci_reset_controller(host);
Tejun Heo4447d352007-04-17 23:44:08 +09001362 if (rc)
1363 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001364
Anton Vorontsov781d6552010-03-03 20:17:42 +03001365 ahci_pci_init_controller(host);
Anton Vorontsov439fcae2010-03-03 20:17:43 +03001366 ahci_pci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001367
Tejun Heo4447d352007-04-17 23:44:08 +09001368 pci_set_master(pdev);
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001369
1370 if (hpriv->flags & AHCI_HFLAG_MULTI_MSI)
1371 return ahci_host_activate(host, pdev->irq, n_msis);
1372
Tejun Heo4447d352007-04-17 23:44:08 +09001373 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
1374 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04001375}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001376
Axel Lin2fc75da2012-04-19 13:43:05 +08001377module_pci_driver(ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001378
1379MODULE_AUTHOR("Jeff Garzik");
1380MODULE_DESCRIPTION("AHCI SATA low-level driver");
1381MODULE_LICENSE("GPL");
1382MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001383MODULE_VERSION(DRV_VERSION);