blob: 599709e80a160830fd568cbbcfed4bf472d8cd3a [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Chris Wilson18393f62014-04-09 09:19:40 +010036/* Early gen2 devices have a cacheline of just 32 bytes, using 64 is overkill,
37 * but keeps the logic simple. Indeed, the whole purpose of this macro is just
38 * to give some inclination as to some of the magic values used in the various
39 * workarounds!
40 */
41#define CACHELINE_BYTES 64
42
Chris Wilson1cf0ba12014-05-05 09:07:33 +010043static inline int __ring_space(int head, int tail, int size)
44{
45 int space = head - (tail + I915_RING_FREE_SPACE);
46 if (space < 0)
47 space += size;
48 return space;
49}
50
Oscar Mateo64c58f22014-07-03 16:28:03 +010051static inline int ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000052{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010053 return __ring_space(ringbuf->head & HEAD_ADDR, ringbuf->tail, ringbuf->size);
Chris Wilsonc7dca472011-01-20 17:00:10 +000054}
55
Oscar Mateoa4872ba2014-05-22 14:13:33 +010056static bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010057{
58 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020059 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
60}
Chris Wilson09246732013-08-10 22:16:32 +010061
Oscar Mateoa4872ba2014-05-22 14:13:33 +010062void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020063{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010064 struct intel_ringbuffer *ringbuf = ring->buffer;
65 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020066 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010067 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010068 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010069}
70
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000071static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +010072gen2_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010073 u32 invalidate_domains,
74 u32 flush_domains)
75{
76 u32 cmd;
77 int ret;
78
79 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020080 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010081 cmd |= MI_NO_WRITE_FLUSH;
82
83 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
84 cmd |= MI_READ_FLUSH;
85
86 ret = intel_ring_begin(ring, 2);
87 if (ret)
88 return ret;
89
90 intel_ring_emit(ring, cmd);
91 intel_ring_emit(ring, MI_NOOP);
92 intel_ring_advance(ring);
93
94 return 0;
95}
96
97static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +010098gen4_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010099 u32 invalidate_domains,
100 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700101{
Chris Wilson78501ea2010-10-27 12:18:21 +0100102 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100103 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000104 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100105
Chris Wilson36d527d2011-03-19 22:26:49 +0000106 /*
107 * read/write caches:
108 *
109 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
110 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
111 * also flushed at 2d versus 3d pipeline switches.
112 *
113 * read-only caches:
114 *
115 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
116 * MI_READ_FLUSH is set, and is always flushed on 965.
117 *
118 * I915_GEM_DOMAIN_COMMAND may not exist?
119 *
120 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
121 * invalidated when MI_EXE_FLUSH is set.
122 *
123 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
124 * invalidated with every MI_FLUSH.
125 *
126 * TLBs:
127 *
128 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
129 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
130 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
131 * are flushed at any MI_FLUSH.
132 */
133
134 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100135 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000136 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000137 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
138 cmd |= MI_EXE_FLUSH;
139
140 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
141 (IS_G4X(dev) || IS_GEN5(dev)))
142 cmd |= MI_INVALIDATE_ISP;
143
144 ret = intel_ring_begin(ring, 2);
145 if (ret)
146 return ret;
147
148 intel_ring_emit(ring, cmd);
149 intel_ring_emit(ring, MI_NOOP);
150 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000151
152 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800153}
154
Jesse Barnes8d315282011-10-16 10:23:31 +0200155/**
156 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
157 * implementing two workarounds on gen6. From section 1.4.7.1
158 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
159 *
160 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
161 * produced by non-pipelined state commands), software needs to first
162 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
163 * 0.
164 *
165 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
166 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
167 *
168 * And the workaround for these two requires this workaround first:
169 *
170 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
171 * BEFORE the pipe-control with a post-sync op and no write-cache
172 * flushes.
173 *
174 * And this last workaround is tricky because of the requirements on
175 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
176 * volume 2 part 1:
177 *
178 * "1 of the following must also be set:
179 * - Render Target Cache Flush Enable ([12] of DW1)
180 * - Depth Cache Flush Enable ([0] of DW1)
181 * - Stall at Pixel Scoreboard ([1] of DW1)
182 * - Depth Stall ([13] of DW1)
183 * - Post-Sync Operation ([13] of DW1)
184 * - Notify Enable ([8] of DW1)"
185 *
186 * The cache flushes require the workaround flush that triggered this
187 * one, so we can't use it. Depth stall would trigger the same.
188 * Post-sync nonzero is what triggered this second workaround, so we
189 * can't use that one either. Notify enable is IRQs, which aren't
190 * really our business. That leaves only stall at scoreboard.
191 */
192static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100193intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
Jesse Barnes8d315282011-10-16 10:23:31 +0200194{
Chris Wilson18393f62014-04-09 09:19:40 +0100195 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200196 int ret;
197
198
199 ret = intel_ring_begin(ring, 6);
200 if (ret)
201 return ret;
202
203 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
204 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
205 PIPE_CONTROL_STALL_AT_SCOREBOARD);
206 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
207 intel_ring_emit(ring, 0); /* low dword */
208 intel_ring_emit(ring, 0); /* high dword */
209 intel_ring_emit(ring, MI_NOOP);
210 intel_ring_advance(ring);
211
212 ret = intel_ring_begin(ring, 6);
213 if (ret)
214 return ret;
215
216 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
217 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
218 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
219 intel_ring_emit(ring, 0);
220 intel_ring_emit(ring, 0);
221 intel_ring_emit(ring, MI_NOOP);
222 intel_ring_advance(ring);
223
224 return 0;
225}
226
227static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100228gen6_render_ring_flush(struct intel_engine_cs *ring,
Jesse Barnes8d315282011-10-16 10:23:31 +0200229 u32 invalidate_domains, u32 flush_domains)
230{
231 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100232 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200233 int ret;
234
Paulo Zanonib3111502012-08-17 18:35:42 -0300235 /* Force SNB workarounds for PIPE_CONTROL flushes */
236 ret = intel_emit_post_sync_nonzero_flush(ring);
237 if (ret)
238 return ret;
239
Jesse Barnes8d315282011-10-16 10:23:31 +0200240 /* Just flush everything. Experiments have shown that reducing the
241 * number of bits based on the write domains has little performance
242 * impact.
243 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100244 if (flush_domains) {
245 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
246 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
247 /*
248 * Ensure that any following seqno writes only happen
249 * when the render cache is indeed flushed.
250 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200251 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100252 }
253 if (invalidate_domains) {
254 flags |= PIPE_CONTROL_TLB_INVALIDATE;
255 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
256 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
257 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
258 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
259 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
260 /*
261 * TLB invalidate requires a post-sync write.
262 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700263 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100264 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200265
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100266 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200267 if (ret)
268 return ret;
269
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100270 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200271 intel_ring_emit(ring, flags);
272 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100273 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200274 intel_ring_advance(ring);
275
276 return 0;
277}
278
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100279static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100280gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
Paulo Zanonif3987632012-08-17 18:35:43 -0300281{
282 int ret;
283
284 ret = intel_ring_begin(ring, 4);
285 if (ret)
286 return ret;
287
288 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
289 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
290 PIPE_CONTROL_STALL_AT_SCOREBOARD);
291 intel_ring_emit(ring, 0);
292 intel_ring_emit(ring, 0);
293 intel_ring_advance(ring);
294
295 return 0;
296}
297
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100298static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300299{
300 int ret;
301
302 if (!ring->fbc_dirty)
303 return 0;
304
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200305 ret = intel_ring_begin(ring, 6);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300306 if (ret)
307 return ret;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300308 /* WaFbcNukeOn3DBlt:ivb/hsw */
309 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
310 intel_ring_emit(ring, MSG_FBC_REND_STATE);
311 intel_ring_emit(ring, value);
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200312 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
313 intel_ring_emit(ring, MSG_FBC_REND_STATE);
314 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300315 intel_ring_advance(ring);
316
317 ring->fbc_dirty = false;
318 return 0;
319}
320
Paulo Zanonif3987632012-08-17 18:35:43 -0300321static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100322gen7_render_ring_flush(struct intel_engine_cs *ring,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300323 u32 invalidate_domains, u32 flush_domains)
324{
325 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100326 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300327 int ret;
328
Paulo Zanonif3987632012-08-17 18:35:43 -0300329 /*
330 * Ensure that any following seqno writes only happen when the render
331 * cache is indeed flushed.
332 *
333 * Workaround: 4th PIPE_CONTROL command (except the ones with only
334 * read-cache invalidate bits set) must have the CS_STALL bit set. We
335 * don't try to be clever and just set it unconditionally.
336 */
337 flags |= PIPE_CONTROL_CS_STALL;
338
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300339 /* Just flush everything. Experiments have shown that reducing the
340 * number of bits based on the write domains has little performance
341 * impact.
342 */
343 if (flush_domains) {
344 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
345 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300346 }
347 if (invalidate_domains) {
348 flags |= PIPE_CONTROL_TLB_INVALIDATE;
349 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
350 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
351 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
352 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
353 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
354 /*
355 * TLB invalidate requires a post-sync write.
356 */
357 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200358 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300359
360 /* Workaround: we must issue a pipe_control with CS-stall bit
361 * set before a pipe_control command that has the state cache
362 * invalidate bit set. */
363 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300364 }
365
366 ret = intel_ring_begin(ring, 4);
367 if (ret)
368 return ret;
369
370 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
371 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200372 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300373 intel_ring_emit(ring, 0);
374 intel_ring_advance(ring);
375
Ville Syrjälä9688eca2013-11-06 23:02:19 +0200376 if (!invalidate_domains && flush_domains)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300377 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
378
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300379 return 0;
380}
381
Ben Widawskya5f3d682013-11-02 21:07:27 -0700382static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100383gen8_render_ring_flush(struct intel_engine_cs *ring,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700384 u32 invalidate_domains, u32 flush_domains)
385{
386 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100387 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700388 int ret;
389
390 flags |= PIPE_CONTROL_CS_STALL;
391
392 if (flush_domains) {
393 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
394 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
395 }
396 if (invalidate_domains) {
397 flags |= PIPE_CONTROL_TLB_INVALIDATE;
398 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
399 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
400 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
401 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
402 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
403 flags |= PIPE_CONTROL_QW_WRITE;
404 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
405 }
406
407 ret = intel_ring_begin(ring, 6);
408 if (ret)
409 return ret;
410
411 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
412 intel_ring_emit(ring, flags);
413 intel_ring_emit(ring, scratch_addr);
414 intel_ring_emit(ring, 0);
415 intel_ring_emit(ring, 0);
416 intel_ring_emit(ring, 0);
417 intel_ring_advance(ring);
418
419 return 0;
420
421}
422
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100423static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100424 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800425{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300426 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100427 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800428}
429
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100430u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800431{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300432 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000433 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800434
Chris Wilson50877442014-03-21 12:41:53 +0000435 if (INTEL_INFO(ring->dev)->gen >= 8)
436 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
437 RING_ACTHD_UDW(ring->mmio_base));
438 else if (INTEL_INFO(ring->dev)->gen >= 4)
439 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
440 else
441 acthd = I915_READ(ACTHD);
442
443 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800444}
445
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100446static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200447{
448 struct drm_i915_private *dev_priv = ring->dev->dev_private;
449 u32 addr;
450
451 addr = dev_priv->status_page_dmah->busaddr;
452 if (INTEL_INFO(ring->dev)->gen >= 4)
453 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
454 I915_WRITE(HWS_PGA, addr);
455}
456
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100457static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100458{
459 struct drm_i915_private *dev_priv = to_i915(ring->dev);
460
461 if (!IS_GEN2(ring->dev)) {
462 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
463 if (wait_for_atomic((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
464 DRM_ERROR("%s :timed out trying to stop ring\n", ring->name);
465 return false;
466 }
467 }
468
469 I915_WRITE_CTL(ring, 0);
470 I915_WRITE_HEAD(ring, 0);
471 ring->write_tail(ring, 0);
472
473 if (!IS_GEN2(ring->dev)) {
474 (void)I915_READ_CTL(ring);
475 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
476 }
477
478 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
479}
480
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100481static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800482{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200483 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300484 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100485 struct intel_ringbuffer *ringbuf = ring->buffer;
486 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200487 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800488
Deepak Sc8d9a592013-11-23 14:55:42 +0530489 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200490
Chris Wilson9991ae72014-04-02 16:36:07 +0100491 if (!stop_ring(ring)) {
492 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000493 DRM_DEBUG_KMS("%s head not reset to zero "
494 "ctl %08x head %08x tail %08x start %08x\n",
495 ring->name,
496 I915_READ_CTL(ring),
497 I915_READ_HEAD(ring),
498 I915_READ_TAIL(ring),
499 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800500
Chris Wilson9991ae72014-04-02 16:36:07 +0100501 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000502 DRM_ERROR("failed to set %s head to zero "
503 "ctl %08x head %08x tail %08x start %08x\n",
504 ring->name,
505 I915_READ_CTL(ring),
506 I915_READ_HEAD(ring),
507 I915_READ_TAIL(ring),
508 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100509 ret = -EIO;
510 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000511 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700512 }
513
Chris Wilson9991ae72014-04-02 16:36:07 +0100514 if (I915_NEED_GFX_HWS(dev))
515 intel_ring_setup_status_page(ring);
516 else
517 ring_setup_phys_status_page(ring);
518
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200519 /* Initialize the ring. This must happen _after_ we've cleared the ring
520 * registers with the above sequence (the readback of the HEAD registers
521 * also enforces ordering), otherwise the hw might lose the new ring
522 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700523 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200524 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100525 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000526 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800527
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800528 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400529 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700530 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400531 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000532 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100533 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
534 ring->name,
535 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
536 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
537 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200538 ret = -EIO;
539 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800540 }
541
Chris Wilson78501ea2010-10-27 12:18:21 +0100542 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
543 i915_kernel_lost_context(ring->dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800544 else {
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100545 ringbuf->head = I915_READ_HEAD(ring);
546 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Oscar Mateo64c58f22014-07-03 16:28:03 +0100547 ringbuf->space = ring_space(ringbuf);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100548 ringbuf->last_retired_head = -1;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800549 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000550
Chris Wilson50f018d2013-06-10 11:20:19 +0100551 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
552
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200553out:
Deepak Sc8d9a592013-11-23 14:55:42 +0530554 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200555
556 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700557}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800558
Chris Wilsonc6df5412010-12-15 09:56:50 +0000559static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100560init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000561{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000562 int ret;
563
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100564 if (ring->scratch.obj)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000565 return 0;
566
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100567 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
568 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000569 DRM_ERROR("Failed to allocate seqno page\n");
570 ret = -ENOMEM;
571 goto err;
572 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100573
Daniel Vettera9cc7262014-02-14 14:01:13 +0100574 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
575 if (ret)
576 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000577
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100578 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000579 if (ret)
580 goto err_unref;
581
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100582 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
583 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
584 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800585 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000586 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800587 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000588
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200589 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100590 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000591 return 0;
592
593err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800594 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000595err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100596 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000597err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000598 return ret;
599}
600
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100601static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800602{
Chris Wilson78501ea2010-10-27 12:18:21 +0100603 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000604 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100605 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +0200606 if (ret)
607 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800608
Akash Goel61a563a2014-03-25 18:01:50 +0530609 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
610 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +0200611 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000612
613 /* We need to disable the AsyncFlip performance optimisations in order
614 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
615 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +0100616 *
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300617 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000618 */
619 if (INTEL_INFO(dev)->gen >= 6)
620 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
621
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000622 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +0530623 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000624 if (INTEL_INFO(dev)->gen == 6)
625 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +0000626 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000627
Akash Goel01fa0302014-03-24 23:00:04 +0530628 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000629 if (IS_GEN7(dev))
630 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +0530631 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000632 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +0100633
Jesse Barnes8d315282011-10-16 10:23:31 +0200634 if (INTEL_INFO(dev)->gen >= 5) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000635 ret = init_pipe_control(ring);
636 if (ret)
637 return ret;
638 }
639
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200640 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700641 /* From the Sandybridge PRM, volume 1 part 3, page 24:
642 * "If this bit is set, STCunit will have LRA as replacement
643 * policy. [...] This bit must be reset. LRA replacement
644 * policy is not supported."
645 */
646 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200647 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -0800648 }
649
Daniel Vetter6b26c862012-04-24 14:04:12 +0200650 if (INTEL_INFO(dev)->gen >= 6)
651 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000652
Ben Widawsky040d2ba2013-09-19 11:01:40 -0700653 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700654 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -0700655
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800656 return ret;
657}
658
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100659static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000660{
Daniel Vetterb45305f2012-12-17 16:21:27 +0100661 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -0700662 struct drm_i915_private *dev_priv = dev->dev_private;
663
664 if (dev_priv->semaphore_obj) {
665 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
666 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
667 dev_priv->semaphore_obj = NULL;
668 }
Daniel Vetterb45305f2012-12-17 16:21:27 +0100669
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100670 if (ring->scratch.obj == NULL)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000671 return;
672
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100673 if (INTEL_INFO(dev)->gen >= 5) {
674 kunmap(sg_page(ring->scratch.obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800675 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100676 }
Daniel Vetterb45305f2012-12-17 16:21:27 +0100677
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100678 drm_gem_object_unreference(&ring->scratch.obj->base);
679 ring->scratch.obj = NULL;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000680}
681
Ben Widawsky3e789982014-06-30 09:53:37 -0700682static int gen8_rcs_signal(struct intel_engine_cs *signaller,
683 unsigned int num_dwords)
684{
685#define MBOX_UPDATE_DWORDS 8
686 struct drm_device *dev = signaller->dev;
687 struct drm_i915_private *dev_priv = dev->dev_private;
688 struct intel_engine_cs *waiter;
689 int i, ret, num_rings;
690
691 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
692 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
693#undef MBOX_UPDATE_DWORDS
694
695 ret = intel_ring_begin(signaller, num_dwords);
696 if (ret)
697 return ret;
698
699 for_each_ring(waiter, dev_priv, i) {
700 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
701 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
702 continue;
703
704 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
705 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
706 PIPE_CONTROL_QW_WRITE |
707 PIPE_CONTROL_FLUSH_ENABLE);
708 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
709 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
710 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
711 intel_ring_emit(signaller, 0);
712 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
713 MI_SEMAPHORE_TARGET(waiter->id));
714 intel_ring_emit(signaller, 0);
715 }
716
717 return 0;
718}
719
720static int gen8_xcs_signal(struct intel_engine_cs *signaller,
721 unsigned int num_dwords)
722{
723#define MBOX_UPDATE_DWORDS 6
724 struct drm_device *dev = signaller->dev;
725 struct drm_i915_private *dev_priv = dev->dev_private;
726 struct intel_engine_cs *waiter;
727 int i, ret, num_rings;
728
729 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
730 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
731#undef MBOX_UPDATE_DWORDS
732
733 ret = intel_ring_begin(signaller, num_dwords);
734 if (ret)
735 return ret;
736
737 for_each_ring(waiter, dev_priv, i) {
738 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
739 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
740 continue;
741
742 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
743 MI_FLUSH_DW_OP_STOREDW);
744 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
745 MI_FLUSH_DW_USE_GTT);
746 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
747 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
748 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
749 MI_SEMAPHORE_TARGET(waiter->id));
750 intel_ring_emit(signaller, 0);
751 }
752
753 return 0;
754}
755
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100756static int gen6_signal(struct intel_engine_cs *signaller,
Ben Widawsky024a43e2014-04-29 14:52:30 -0700757 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000758{
Ben Widawsky024a43e2014-04-29 14:52:30 -0700759 struct drm_device *dev = signaller->dev;
760 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100761 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -0700762 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -0700763
Ben Widawskya1444b72014-06-30 09:53:35 -0700764#define MBOX_UPDATE_DWORDS 3
765 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
766 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
767#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -0700768
769 ret = intel_ring_begin(signaller, num_dwords);
770 if (ret)
771 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -0700772
Ben Widawsky78325f22014-04-29 14:52:29 -0700773 for_each_ring(useless, dev_priv, i) {
774 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
775 if (mbox_reg != GEN6_NOSYNC) {
776 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
777 intel_ring_emit(signaller, mbox_reg);
778 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -0700779 }
780 }
Ben Widawsky024a43e2014-04-29 14:52:30 -0700781
Ben Widawskya1444b72014-06-30 09:53:35 -0700782 /* If num_dwords was rounded, make sure the tail pointer is correct */
783 if (num_rings % 2 == 0)
784 intel_ring_emit(signaller, MI_NOOP);
785
Ben Widawsky024a43e2014-04-29 14:52:30 -0700786 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000787}
788
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700789/**
790 * gen6_add_request - Update the semaphore mailbox registers
791 *
792 * @ring - ring that is adding a request
793 * @seqno - return seqno stuck into the ring
794 *
795 * Update the mailbox registers in the *other* rings with the current seqno.
796 * This acts like a signal in the canonical semaphore.
797 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000798static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100799gen6_add_request(struct intel_engine_cs *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000800{
Ben Widawsky024a43e2014-04-29 14:52:30 -0700801 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000802
Ben Widawsky707d9cf2014-06-30 09:53:36 -0700803 if (ring->semaphore.signal)
804 ret = ring->semaphore.signal(ring, 4);
805 else
806 ret = intel_ring_begin(ring, 4);
807
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000808 if (ret)
809 return ret;
810
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000811 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
812 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +0100813 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000814 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +0100815 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000816
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000817 return 0;
818}
819
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200820static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
821 u32 seqno)
822{
823 struct drm_i915_private *dev_priv = dev->dev_private;
824 return dev_priv->last_seqno < seqno;
825}
826
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700827/**
828 * intel_ring_sync - sync the waiter to the signaller on seqno
829 *
830 * @waiter - ring that is waiting
831 * @signaller - ring which has, or will signal
832 * @seqno - seqno which the waiter will block on
833 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -0700834
835static int
836gen8_ring_sync(struct intel_engine_cs *waiter,
837 struct intel_engine_cs *signaller,
838 u32 seqno)
839{
840 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
841 int ret;
842
843 ret = intel_ring_begin(waiter, 4);
844 if (ret)
845 return ret;
846
847 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
848 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -0700849 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -0700850 MI_SEMAPHORE_SAD_GTE_SDD);
851 intel_ring_emit(waiter, seqno);
852 intel_ring_emit(waiter,
853 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
854 intel_ring_emit(waiter,
855 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
856 intel_ring_advance(waiter);
857 return 0;
858}
859
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700860static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100861gen6_ring_sync(struct intel_engine_cs *waiter,
862 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200863 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000864{
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700865 u32 dw1 = MI_SEMAPHORE_MBOX |
866 MI_SEMAPHORE_COMPARE |
867 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -0700868 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
869 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000870
Ben Widawsky1500f7e2012-04-11 11:18:21 -0700871 /* Throughout all of the GEM code, seqno passed implies our current
872 * seqno is >= the last seqno executed. However for hardware the
873 * comparison is strictly greater than.
874 */
875 seqno -= 1;
876
Ben Widawskyebc348b2014-04-29 14:52:28 -0700877 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200878
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700879 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000880 if (ret)
881 return ret;
882
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200883 /* If seqno wrap happened, omit the wait with no-ops */
884 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -0700885 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200886 intel_ring_emit(waiter, seqno);
887 intel_ring_emit(waiter, 0);
888 intel_ring_emit(waiter, MI_NOOP);
889 } else {
890 intel_ring_emit(waiter, MI_NOOP);
891 intel_ring_emit(waiter, MI_NOOP);
892 intel_ring_emit(waiter, MI_NOOP);
893 intel_ring_emit(waiter, MI_NOOP);
894 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700895 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000896
897 return 0;
898}
899
Chris Wilsonc6df5412010-12-15 09:56:50 +0000900#define PIPE_CONTROL_FLUSH(ring__, addr__) \
901do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200902 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
903 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +0000904 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
905 intel_ring_emit(ring__, 0); \
906 intel_ring_emit(ring__, 0); \
907} while (0)
908
909static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100910pc_render_add_request(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000911{
Chris Wilson18393f62014-04-09 09:19:40 +0100912 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000913 int ret;
914
915 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
916 * incoherent with writes to memory, i.e. completely fubar,
917 * so we need to use PIPE_NOTIFY instead.
918 *
919 * However, we also need to workaround the qword write
920 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
921 * memory before requesting an interrupt.
922 */
923 ret = intel_ring_begin(ring, 32);
924 if (ret)
925 return ret;
926
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200927 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200928 PIPE_CONTROL_WRITE_FLUSH |
929 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100930 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +0100931 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000932 intel_ring_emit(ring, 0);
933 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +0100934 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +0000935 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +0100936 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000937 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +0100938 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000939 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +0100940 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000941 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +0100942 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000943 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +0000944
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200945 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200946 PIPE_CONTROL_WRITE_FLUSH |
947 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +0000948 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100949 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +0100950 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000951 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +0100952 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000953
Chris Wilsonc6df5412010-12-15 09:56:50 +0000954 return 0;
955}
956
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800957static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100958gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100959{
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100960 /* Workaround to force correct ordering between irq and seqno writes on
961 * ivb (and maybe also on snb) by reading from a CS register (like
962 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +0000963 if (!lazy_coherency) {
964 struct drm_i915_private *dev_priv = ring->dev->dev_private;
965 POSTING_READ(RING_ACTHD(ring->mmio_base));
966 }
967
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100968 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
969}
970
971static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100972ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800973{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000974 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
975}
976
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200977static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100978ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200979{
980 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
981}
982
Chris Wilsonc6df5412010-12-15 09:56:50 +0000983static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100984pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000985{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100986 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +0000987}
988
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200989static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100990pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200991{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100992 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200993}
994
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000995static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100996gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +0200997{
998 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300999 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001000 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001001
1002 if (!dev->irq_enabled)
1003 return false;
1004
Chris Wilson7338aef2012-04-24 21:48:47 +01001005 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001006 if (ring->irq_refcount++ == 0)
1007 ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001008 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001009
1010 return true;
1011}
1012
1013static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001014gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001015{
1016 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001017 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001018 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001019
Chris Wilson7338aef2012-04-24 21:48:47 +01001020 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001021 if (--ring->irq_refcount == 0)
1022 ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001023 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001024}
1025
1026static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001027i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001028{
Chris Wilson78501ea2010-10-27 12:18:21 +01001029 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001030 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001031 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001032
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001033 if (!dev->irq_enabled)
1034 return false;
1035
Chris Wilson7338aef2012-04-24 21:48:47 +01001036 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001037 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001038 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1039 I915_WRITE(IMR, dev_priv->irq_mask);
1040 POSTING_READ(IMR);
1041 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001042 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001043
1044 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001045}
1046
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001047static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001048i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001049{
Chris Wilson78501ea2010-10-27 12:18:21 +01001050 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001051 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001052 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001053
Chris Wilson7338aef2012-04-24 21:48:47 +01001054 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001055 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001056 dev_priv->irq_mask |= ring->irq_enable_mask;
1057 I915_WRITE(IMR, dev_priv->irq_mask);
1058 POSTING_READ(IMR);
1059 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001060 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001061}
1062
Chris Wilsonc2798b12012-04-22 21:13:57 +01001063static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001064i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001065{
1066 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001067 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001068 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001069
1070 if (!dev->irq_enabled)
1071 return false;
1072
Chris Wilson7338aef2012-04-24 21:48:47 +01001073 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001074 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001075 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1076 I915_WRITE16(IMR, dev_priv->irq_mask);
1077 POSTING_READ16(IMR);
1078 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001079 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001080
1081 return true;
1082}
1083
1084static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001085i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001086{
1087 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001088 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001089 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001090
Chris Wilson7338aef2012-04-24 21:48:47 +01001091 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001092 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001093 dev_priv->irq_mask |= ring->irq_enable_mask;
1094 I915_WRITE16(IMR, dev_priv->irq_mask);
1095 POSTING_READ16(IMR);
1096 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001097 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001098}
1099
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001100void intel_ring_setup_status_page(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001101{
Eric Anholt45930102011-05-06 17:12:35 -07001102 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001103 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -07001104 u32 mmio = 0;
1105
1106 /* The ring status page addresses are no longer next to the rest of
1107 * the ring registers as of gen7.
1108 */
1109 if (IS_GEN7(dev)) {
1110 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +01001111 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -07001112 mmio = RENDER_HWS_PGA_GEN7;
1113 break;
Daniel Vetter96154f22011-12-14 13:57:00 +01001114 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -07001115 mmio = BLT_HWS_PGA_GEN7;
1116 break;
Zhao Yakui77fe2ff2014-04-17 10:37:39 +08001117 /*
1118 * VCS2 actually doesn't exist on Gen7. Only shut up
1119 * gcc switch check warning
1120 */
1121 case VCS2:
Daniel Vetter96154f22011-12-14 13:57:00 +01001122 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -07001123 mmio = BSD_HWS_PGA_GEN7;
1124 break;
Ben Widawsky4a3dd192013-05-28 19:22:19 -07001125 case VECS:
Ben Widawsky9a8a2212013-05-28 19:22:23 -07001126 mmio = VEBOX_HWS_PGA_GEN7;
1127 break;
Eric Anholt45930102011-05-06 17:12:35 -07001128 }
1129 } else if (IS_GEN6(ring->dev)) {
1130 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
1131 } else {
Ben Widawskyeb0d4b72013-11-07 21:40:50 -08001132 /* XXX: gen8 returns to sanity */
Eric Anholt45930102011-05-06 17:12:35 -07001133 mmio = RING_HWS_PGA(ring->mmio_base);
1134 }
1135
Chris Wilson78501ea2010-10-27 12:18:21 +01001136 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
1137 POSTING_READ(mmio);
Chris Wilson884020b2013-08-06 19:01:14 +01001138
Damien Lespiaudc616b82014-03-13 01:40:28 +00001139 /*
1140 * Flush the TLB for this page
1141 *
1142 * FIXME: These two bits have disappeared on gen8, so a question
1143 * arises: do we still need this and if so how should we go about
1144 * invalidating the TLB?
1145 */
1146 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
Chris Wilson884020b2013-08-06 19:01:14 +01001147 u32 reg = RING_INSTPM(ring->mmio_base);
Naresh Kumar Kachhi02f6a1e2014-03-12 16:39:42 +05301148
1149 /* ring should be idle before issuing a sync flush*/
1150 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
1151
Chris Wilson884020b2013-08-06 19:01:14 +01001152 I915_WRITE(reg,
1153 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
1154 INSTPM_SYNC_FLUSH));
1155 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
1156 1000))
1157 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
1158 ring->name);
1159 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001160}
1161
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001162static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001163bsd_ring_flush(struct intel_engine_cs *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +01001164 u32 invalidate_domains,
1165 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001166{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001167 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001168
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001169 ret = intel_ring_begin(ring, 2);
1170 if (ret)
1171 return ret;
1172
1173 intel_ring_emit(ring, MI_FLUSH);
1174 intel_ring_emit(ring, MI_NOOP);
1175 intel_ring_advance(ring);
1176 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001177}
1178
Chris Wilson3cce4692010-10-27 16:11:02 +01001179static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001180i9xx_add_request(struct intel_engine_cs *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001181{
Chris Wilson3cce4692010-10-27 16:11:02 +01001182 int ret;
1183
1184 ret = intel_ring_begin(ring, 4);
1185 if (ret)
1186 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +01001187
Chris Wilson3cce4692010-10-27 16:11:02 +01001188 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1189 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +01001190 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson3cce4692010-10-27 16:11:02 +01001191 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001192 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001193
Chris Wilson3cce4692010-10-27 16:11:02 +01001194 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001195}
1196
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001197static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001198gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001199{
1200 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001201 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001202 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001203
1204 if (!dev->irq_enabled)
1205 return false;
1206
Chris Wilson7338aef2012-04-24 21:48:47 +01001207 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001208 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001209 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001210 I915_WRITE_IMR(ring,
1211 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001212 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001213 else
1214 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001215 ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001216 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001217 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001218
1219 return true;
1220}
1221
1222static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001223gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001224{
1225 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001226 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001227 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001228
Chris Wilson7338aef2012-04-24 21:48:47 +01001229 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001230 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001231 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001232 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001233 else
1234 I915_WRITE_IMR(ring, ~0);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001235 ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001236 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001237 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001238}
1239
Ben Widawskya19d2932013-05-28 19:22:30 -07001240static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001241hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001242{
1243 struct drm_device *dev = ring->dev;
1244 struct drm_i915_private *dev_priv = dev->dev_private;
1245 unsigned long flags;
1246
1247 if (!dev->irq_enabled)
1248 return false;
1249
Daniel Vetter59cdb632013-07-04 23:35:28 +02001250 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001251 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001252 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001253 snb_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001254 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001255 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001256
1257 return true;
1258}
1259
1260static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001261hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001262{
1263 struct drm_device *dev = ring->dev;
1264 struct drm_i915_private *dev_priv = dev->dev_private;
1265 unsigned long flags;
1266
1267 if (!dev->irq_enabled)
1268 return;
1269
Daniel Vetter59cdb632013-07-04 23:35:28 +02001270 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001271 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001272 I915_WRITE_IMR(ring, ~0);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001273 snb_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001274 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001275 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001276}
1277
Ben Widawskyabd58f02013-11-02 21:07:09 -07001278static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001279gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001280{
1281 struct drm_device *dev = ring->dev;
1282 struct drm_i915_private *dev_priv = dev->dev_private;
1283 unsigned long flags;
1284
1285 if (!dev->irq_enabled)
1286 return false;
1287
1288 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1289 if (ring->irq_refcount++ == 0) {
1290 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1291 I915_WRITE_IMR(ring,
1292 ~(ring->irq_enable_mask |
1293 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1294 } else {
1295 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1296 }
1297 POSTING_READ(RING_IMR(ring->mmio_base));
1298 }
1299 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1300
1301 return true;
1302}
1303
1304static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001305gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001306{
1307 struct drm_device *dev = ring->dev;
1308 struct drm_i915_private *dev_priv = dev->dev_private;
1309 unsigned long flags;
1310
1311 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1312 if (--ring->irq_refcount == 0) {
1313 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1314 I915_WRITE_IMR(ring,
1315 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1316 } else {
1317 I915_WRITE_IMR(ring, ~0);
1318 }
1319 POSTING_READ(RING_IMR(ring->mmio_base));
1320 }
1321 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1322}
1323
Zou Nan haid1b851f2010-05-21 09:08:57 +08001324static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001325i965_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001326 u64 offset, u32 length,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001327 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001328{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001329 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001330
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001331 ret = intel_ring_begin(ring, 2);
1332 if (ret)
1333 return ret;
1334
Chris Wilson78501ea2010-10-27 12:18:21 +01001335 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001336 MI_BATCH_BUFFER_START |
1337 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001338 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001339 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001340 intel_ring_advance(ring);
1341
Zou Nan haid1b851f2010-05-21 09:08:57 +08001342 return 0;
1343}
1344
Daniel Vetterb45305f2012-12-17 16:21:27 +01001345/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1346#define I830_BATCH_LIMIT (256*1024)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001347static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001348i830_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001349 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001350 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001351{
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001352 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001353
Daniel Vetterb45305f2012-12-17 16:21:27 +01001354 if (flags & I915_DISPATCH_PINNED) {
1355 ret = intel_ring_begin(ring, 4);
1356 if (ret)
1357 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001358
Daniel Vetterb45305f2012-12-17 16:21:27 +01001359 intel_ring_emit(ring, MI_BATCH_BUFFER);
1360 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1361 intel_ring_emit(ring, offset + len - 8);
1362 intel_ring_emit(ring, MI_NOOP);
1363 intel_ring_advance(ring);
1364 } else {
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001365 u32 cs_offset = ring->scratch.gtt_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001366
1367 if (len > I830_BATCH_LIMIT)
1368 return -ENOSPC;
1369
1370 ret = intel_ring_begin(ring, 9+3);
1371 if (ret)
1372 return ret;
1373 /* Blit the batch (which has now all relocs applied) to the stable batch
1374 * scratch bo area (so that the CS never stumbles over its tlb
1375 * invalidation bug) ... */
1376 intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
1377 XY_SRC_COPY_BLT_WRITE_ALPHA |
1378 XY_SRC_COPY_BLT_WRITE_RGB);
1379 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
1380 intel_ring_emit(ring, 0);
1381 intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
1382 intel_ring_emit(ring, cs_offset);
1383 intel_ring_emit(ring, 0);
1384 intel_ring_emit(ring, 4096);
1385 intel_ring_emit(ring, offset);
1386 intel_ring_emit(ring, MI_FLUSH);
1387
1388 /* ... and execute it. */
1389 intel_ring_emit(ring, MI_BATCH_BUFFER);
1390 intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1391 intel_ring_emit(ring, cs_offset + len - 8);
1392 intel_ring_advance(ring);
1393 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001394
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001395 return 0;
1396}
1397
1398static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001399i915_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001400 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001401 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001402{
1403 int ret;
1404
1405 ret = intel_ring_begin(ring, 2);
1406 if (ret)
1407 return ret;
1408
Chris Wilson65f56872012-04-17 16:38:12 +01001409 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001410 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001411 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001412
Eric Anholt62fdfea2010-05-21 13:26:39 -07001413 return 0;
1414}
1415
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001416static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001417{
Chris Wilson05394f32010-11-08 19:18:58 +00001418 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001419
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001420 obj = ring->status_page.obj;
1421 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001422 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001423
Chris Wilson9da3da62012-06-01 15:20:22 +01001424 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001425 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001426 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001427 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001428}
1429
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001430static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001431{
Chris Wilson05394f32010-11-08 19:18:58 +00001432 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001433
Chris Wilsone3efda42014-04-09 09:19:41 +01001434 if ((obj = ring->status_page.obj) == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04001435 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01001436 int ret;
1437
1438 obj = i915_gem_alloc_object(ring->dev, 4096);
1439 if (obj == NULL) {
1440 DRM_ERROR("Failed to allocate status page\n");
1441 return -ENOMEM;
1442 }
1443
1444 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1445 if (ret)
1446 goto err_unref;
1447
Chris Wilson1f767e02014-07-03 17:33:03 -04001448 flags = 0;
1449 if (!HAS_LLC(ring->dev))
1450 /* On g33, we cannot place HWS above 256MiB, so
1451 * restrict its pinning to the low mappable arena.
1452 * Though this restriction is not documented for
1453 * gen4, gen5, or byt, they also behave similarly
1454 * and hang if the HWS is placed at the top of the
1455 * GTT. To generalise, it appears that all !llc
1456 * platforms have issues with us placing the HWS
1457 * above the mappable region (even though we never
1458 * actualy map it).
1459 */
1460 flags |= PIN_MAPPABLE;
1461 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01001462 if (ret) {
1463err_unref:
1464 drm_gem_object_unreference(&obj->base);
1465 return ret;
1466 }
1467
1468 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001469 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001470
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001471 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001472 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001473 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001474
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001475 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1476 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001477
1478 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001479}
1480
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001481static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001482{
1483 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001484
1485 if (!dev_priv->status_page_dmah) {
1486 dev_priv->status_page_dmah =
1487 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1488 if (!dev_priv->status_page_dmah)
1489 return -ENOMEM;
1490 }
1491
Chris Wilson6b8294a2012-11-16 11:43:20 +00001492 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1493 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1494
1495 return 0;
1496}
1497
Oscar Mateo2919d292014-07-03 16:28:02 +01001498static void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01001499{
Oscar Mateo2919d292014-07-03 16:28:02 +01001500 if (!ringbuf->obj)
1501 return;
1502
1503 iounmap(ringbuf->virtual_start);
1504 i915_gem_object_ggtt_unpin(ringbuf->obj);
1505 drm_gem_object_unreference(&ringbuf->obj->base);
1506 ringbuf->obj = NULL;
1507}
1508
1509static int intel_alloc_ringbuffer_obj(struct drm_device *dev,
1510 struct intel_ringbuffer *ringbuf)
1511{
Chris Wilsone3efda42014-04-09 09:19:41 +01001512 struct drm_i915_private *dev_priv = to_i915(dev);
1513 struct drm_i915_gem_object *obj;
1514 int ret;
1515
Oscar Mateo2919d292014-07-03 16:28:02 +01001516 if (ringbuf->obj)
Chris Wilsone3efda42014-04-09 09:19:41 +01001517 return 0;
1518
1519 obj = NULL;
1520 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001521 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001522 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001523 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001524 if (obj == NULL)
1525 return -ENOMEM;
1526
Akash Goel24f3a8c2014-06-17 10:59:42 +05301527 /* mark ring buffers as read-only from GPU side by default */
1528 obj->gt_ro = 1;
1529
Chris Wilsone3efda42014-04-09 09:19:41 +01001530 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1531 if (ret)
1532 goto err_unref;
1533
1534 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1535 if (ret)
1536 goto err_unpin;
1537
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001538 ringbuf->virtual_start =
Chris Wilsone3efda42014-04-09 09:19:41 +01001539 ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001540 ringbuf->size);
1541 if (ringbuf->virtual_start == NULL) {
Chris Wilsone3efda42014-04-09 09:19:41 +01001542 ret = -EINVAL;
1543 goto err_unpin;
1544 }
1545
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001546 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001547 return 0;
1548
1549err_unpin:
1550 i915_gem_object_ggtt_unpin(obj);
1551err_unref:
1552 drm_gem_object_unreference(&obj->base);
1553 return ret;
1554}
1555
Ben Widawskyc43b5632012-04-16 14:07:40 -07001556static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001557 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001558{
Oscar Mateo8ee14972014-05-22 14:13:34 +01001559 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsondd785e32010-08-07 11:01:34 +01001560 int ret;
1561
Oscar Mateo8ee14972014-05-22 14:13:34 +01001562 if (ringbuf == NULL) {
1563 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
1564 if (!ringbuf)
1565 return -ENOMEM;
1566 ring->buffer = ringbuf;
1567 }
1568
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001569 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001570 INIT_LIST_HEAD(&ring->active_list);
1571 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001572 ringbuf->size = 32 * PAGE_SIZE;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001573 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001574
Chris Wilsonb259f672011-03-29 13:19:09 +01001575 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001576
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001577 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001578 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001579 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001580 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001581 } else {
1582 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001583 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001584 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001585 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001586 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001587
Oscar Mateo2919d292014-07-03 16:28:02 +01001588 ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
Chris Wilsone3efda42014-04-09 09:19:41 +01001589 if (ret) {
1590 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n", ring->name, ret);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001591 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001592 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001593
Chris Wilson55249ba2010-12-22 14:04:47 +00001594 /* Workaround an erratum on the i830 which causes a hang if
1595 * the TAIL pointer points to within the last 2 cachelines
1596 * of the buffer.
1597 */
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001598 ringbuf->effective_size = ringbuf->size;
Chris Wilsone3efda42014-04-09 09:19:41 +01001599 if (IS_I830(dev) || IS_845G(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001600 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilson55249ba2010-12-22 14:04:47 +00001601
Brad Volkin44e895a2014-05-10 14:10:43 -07001602 ret = i915_cmd_parser_init_ring(ring);
1603 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001604 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08001605
Oscar Mateo8ee14972014-05-22 14:13:34 +01001606 ret = ring->init(ring);
1607 if (ret)
1608 goto error;
1609
1610 return 0;
1611
1612error:
1613 kfree(ringbuf);
1614 ring->buffer = NULL;
1615 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001616}
1617
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001618void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001619{
Chris Wilsone3efda42014-04-09 09:19:41 +01001620 struct drm_i915_private *dev_priv = to_i915(ring->dev);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001621 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson33626e62010-10-29 16:18:36 +01001622
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001623 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07001624 return;
1625
Chris Wilsone3efda42014-04-09 09:19:41 +01001626 intel_stop_ring_buffer(ring);
Ville Syrjäläde8f0a52014-05-28 19:12:13 +03001627 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01001628
Oscar Mateo2919d292014-07-03 16:28:02 +01001629 intel_destroy_ringbuffer_obj(ringbuf);
Ben Widawsky3d57e5b2013-10-14 10:01:36 -07001630 ring->preallocated_lazy_request = NULL;
1631 ring->outstanding_lazy_seqno = 0;
Chris Wilson78501ea2010-10-27 12:18:21 +01001632
Zou Nan hai8d192152010-11-02 16:31:01 +08001633 if (ring->cleanup)
1634 ring->cleanup(ring);
1635
Chris Wilson78501ea2010-10-27 12:18:21 +01001636 cleanup_status_page(ring);
Brad Volkin44e895a2014-05-10 14:10:43 -07001637
1638 i915_cmd_parser_fini_ring(ring);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001639
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001640 kfree(ringbuf);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001641 ring->buffer = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001642}
1643
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001644static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001645{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001646 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001647 struct drm_i915_gem_request *request;
Chris Wilson1cf0ba12014-05-05 09:07:33 +01001648 u32 seqno = 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001649 int ret;
1650
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001651 if (ringbuf->last_retired_head != -1) {
1652 ringbuf->head = ringbuf->last_retired_head;
1653 ringbuf->last_retired_head = -1;
Chris Wilson1f709992014-01-27 22:43:07 +00001654
Oscar Mateo64c58f22014-07-03 16:28:03 +01001655 ringbuf->space = ring_space(ringbuf);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001656 if (ringbuf->space >= n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001657 return 0;
1658 }
1659
1660 list_for_each_entry(request, &ring->request_list, list) {
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001661 if (__ring_space(request->tail, ringbuf->tail, ringbuf->size) >= n) {
Chris Wilsona71d8d92012-02-15 11:25:36 +00001662 seqno = request->seqno;
1663 break;
1664 }
Chris Wilsona71d8d92012-02-15 11:25:36 +00001665 }
1666
1667 if (seqno == 0)
1668 return -ENOSPC;
1669
Chris Wilson1f709992014-01-27 22:43:07 +00001670 ret = i915_wait_seqno(ring, seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001671 if (ret)
1672 return ret;
1673
Chris Wilson1cf0ba12014-05-05 09:07:33 +01001674 i915_gem_retire_requests_ring(ring);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001675 ringbuf->head = ringbuf->last_retired_head;
1676 ringbuf->last_retired_head = -1;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001677
Oscar Mateo64c58f22014-07-03 16:28:03 +01001678 ringbuf->space = ring_space(ringbuf);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001679 return 0;
1680}
1681
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001682static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001683{
Chris Wilson78501ea2010-10-27 12:18:21 +01001684 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001685 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001686 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson78501ea2010-10-27 12:18:21 +01001687 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001688 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001689
Chris Wilsona71d8d92012-02-15 11:25:36 +00001690 ret = intel_ring_wait_request(ring, n);
1691 if (ret != -ENOSPC)
1692 return ret;
1693
Chris Wilson09246732013-08-10 22:16:32 +01001694 /* force the tail write in case we have been skipping them */
1695 __intel_ring_advance(ring);
1696
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02001697 /* With GEM the hangcheck timer should kick us out of the loop,
1698 * leaving it early runs the risk of corrupting GEM state (due
1699 * to running on almost untested codepaths). But on resume
1700 * timers don't work yet, so prevent a complete hang in that
1701 * case by choosing an insanely large timeout. */
1702 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01001703
Chris Wilsondcfe0502014-05-05 09:07:32 +01001704 trace_i915_ring_wait_begin(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001705 do {
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001706 ringbuf->head = I915_READ_HEAD(ring);
Oscar Mateo64c58f22014-07-03 16:28:03 +01001707 ringbuf->space = ring_space(ringbuf);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001708 if (ringbuf->space >= n) {
Chris Wilsondcfe0502014-05-05 09:07:32 +01001709 ret = 0;
1710 break;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001711 }
1712
Daniel Vetterfb19e2a2014-02-12 23:44:34 +01001713 if (!drm_core_check_feature(dev, DRIVER_MODESET) &&
1714 dev->primary->master) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001715 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1716 if (master_priv->sarea_priv)
1717 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1718 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08001719
Chris Wilsone60a0b12010-10-13 10:09:14 +01001720 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001721
Chris Wilsondcfe0502014-05-05 09:07:32 +01001722 if (dev_priv->mm.interruptible && signal_pending(current)) {
1723 ret = -ERESTARTSYS;
1724 break;
1725 }
1726
Daniel Vetter33196de2012-11-14 17:14:05 +01001727 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1728 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001729 if (ret)
Chris Wilsondcfe0502014-05-05 09:07:32 +01001730 break;
1731
1732 if (time_after(jiffies, end)) {
1733 ret = -EBUSY;
1734 break;
1735 }
1736 } while (1);
Chris Wilsondb53a302011-02-03 11:57:46 +00001737 trace_i915_ring_wait_end(ring);
Chris Wilsondcfe0502014-05-05 09:07:32 +01001738 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001739}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001740
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001741static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00001742{
1743 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001744 struct intel_ringbuffer *ringbuf = ring->buffer;
1745 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00001746
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001747 if (ringbuf->space < rem) {
Chris Wilson3e960502012-11-27 16:22:54 +00001748 int ret = ring_wait_for_space(ring, rem);
1749 if (ret)
1750 return ret;
1751 }
1752
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001753 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00001754 rem /= 4;
1755 while (rem--)
1756 iowrite32(MI_NOOP, virt++);
1757
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001758 ringbuf->tail = 0;
Oscar Mateo64c58f22014-07-03 16:28:03 +01001759 ringbuf->space = ring_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00001760
1761 return 0;
1762}
1763
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001764int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00001765{
1766 u32 seqno;
1767 int ret;
1768
1769 /* We need to add any requests required to flush the objects and ring */
Chris Wilson18235212013-09-04 10:45:51 +01001770 if (ring->outstanding_lazy_seqno) {
Mika Kuoppala0025c072013-06-12 12:35:30 +03001771 ret = i915_add_request(ring, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00001772 if (ret)
1773 return ret;
1774 }
1775
1776 /* Wait upon the last request to be completed */
1777 if (list_empty(&ring->request_list))
1778 return 0;
1779
1780 seqno = list_entry(ring->request_list.prev,
1781 struct drm_i915_gem_request,
1782 list)->seqno;
1783
1784 return i915_wait_seqno(ring, seqno);
1785}
1786
Chris Wilson9d7730912012-11-27 16:22:52 +00001787static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001788intel_ring_alloc_seqno(struct intel_engine_cs *ring)
Chris Wilson9d7730912012-11-27 16:22:52 +00001789{
Chris Wilson18235212013-09-04 10:45:51 +01001790 if (ring->outstanding_lazy_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00001791 return 0;
1792
Chris Wilson3c0e2342013-09-04 10:45:52 +01001793 if (ring->preallocated_lazy_request == NULL) {
1794 struct drm_i915_gem_request *request;
1795
1796 request = kmalloc(sizeof(*request), GFP_KERNEL);
1797 if (request == NULL)
1798 return -ENOMEM;
1799
1800 ring->preallocated_lazy_request = request;
1801 }
1802
Chris Wilson18235212013-09-04 10:45:51 +01001803 return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
Chris Wilson9d7730912012-11-27 16:22:52 +00001804}
1805
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001806static int __intel_ring_prepare(struct intel_engine_cs *ring,
Chris Wilson304d6952014-01-02 14:32:35 +00001807 int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001808{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001809 struct intel_ringbuffer *ringbuf = ring->buffer;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001810 int ret;
1811
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001812 if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001813 ret = intel_wrap_ring_buffer(ring);
1814 if (unlikely(ret))
1815 return ret;
1816 }
1817
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001818 if (unlikely(ringbuf->space < bytes)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001819 ret = ring_wait_for_space(ring, bytes);
1820 if (unlikely(ret))
1821 return ret;
1822 }
1823
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001824 return 0;
1825}
1826
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001827int intel_ring_begin(struct intel_engine_cs *ring,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001828 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001829{
Jani Nikula4640c4f2014-03-31 14:27:19 +03001830 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001831 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001832
Daniel Vetter33196de2012-11-14 17:14:05 +01001833 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1834 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02001835 if (ret)
1836 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00001837
Chris Wilson304d6952014-01-02 14:32:35 +00001838 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
1839 if (ret)
1840 return ret;
1841
Chris Wilson9d7730912012-11-27 16:22:52 +00001842 /* Preallocate the olr before touching the ring */
1843 ret = intel_ring_alloc_seqno(ring);
1844 if (ret)
1845 return ret;
1846
Oscar Mateoee1b1e52014-05-22 14:13:35 +01001847 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00001848 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001849}
1850
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02001851/* Align the ring tail to a cacheline boundary */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001852int intel_ring_cacheline_align(struct intel_engine_cs *ring)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02001853{
Oscar Mateoee1b1e52014-05-22 14:13:35 +01001854 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02001855 int ret;
1856
1857 if (num_dwords == 0)
1858 return 0;
1859
Chris Wilson18393f62014-04-09 09:19:40 +01001860 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02001861 ret = intel_ring_begin(ring, num_dwords);
1862 if (ret)
1863 return ret;
1864
1865 while (num_dwords--)
1866 intel_ring_emit(ring, MI_NOOP);
1867
1868 intel_ring_advance(ring);
1869
1870 return 0;
1871}
1872
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001873void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001874{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01001875 struct drm_device *dev = ring->dev;
1876 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001877
Chris Wilson18235212013-09-04 10:45:51 +01001878 BUG_ON(ring->outstanding_lazy_seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001879
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01001880 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001881 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
1882 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01001883 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07001884 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01001885 }
Chris Wilson297b0c52010-10-22 17:02:41 +01001886
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001887 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03001888 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01001889}
1890
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001891static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001892 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001893{
Jani Nikula4640c4f2014-03-31 14:27:19 +03001894 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001895
1896 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001897
Chris Wilson12f55812012-07-05 17:14:01 +01001898 /* Disable notification that the ring is IDLE. The GT
1899 * will then assume that it is busy and bring it out of rc6.
1900 */
1901 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1902 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1903
1904 /* Clear the context id. Here be magic! */
1905 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1906
1907 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04001908 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01001909 GEN6_BSD_SLEEP_INDICATOR) == 0,
1910 50))
1911 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001912
Chris Wilson12f55812012-07-05 17:14:01 +01001913 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04001914 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01001915 POSTING_READ(RING_TAIL(ring->mmio_base));
1916
1917 /* Let the ring send IDLE messages to the GT again,
1918 * and so let it sleep to conserve power when idle.
1919 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001920 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01001921 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001922}
1923
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001924static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07001925 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001926{
Chris Wilson71a77e02011-02-02 12:13:49 +00001927 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001928 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001929
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001930 ret = intel_ring_begin(ring, 4);
1931 if (ret)
1932 return ret;
1933
Chris Wilson71a77e02011-02-02 12:13:49 +00001934 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001935 if (INTEL_INFO(ring->dev)->gen >= 8)
1936 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07001937 /*
1938 * Bspec vol 1c.5 - video engine command streamer:
1939 * "If ENABLED, all TLBs will be invalidated once the flush
1940 * operation is complete. This bit is only valid when the
1941 * Post-Sync Operation field is a value of 1h or 3h."
1942 */
Chris Wilson71a77e02011-02-02 12:13:49 +00001943 if (invalidate & I915_GEM_GPU_DOMAINS)
Jesse Barnes9a289772012-10-26 09:42:42 -07001944 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
1945 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00001946 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07001947 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001948 if (INTEL_INFO(ring->dev)->gen >= 8) {
1949 intel_ring_emit(ring, 0); /* upper addr */
1950 intel_ring_emit(ring, 0); /* value */
1951 } else {
1952 intel_ring_emit(ring, 0);
1953 intel_ring_emit(ring, MI_NOOP);
1954 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001955 intel_ring_advance(ring);
1956 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001957}
1958
1959static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001960gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001961 u64 offset, u32 len,
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001962 unsigned flags)
1963{
Ben Widawsky28cf5412013-11-02 21:07:26 -07001964 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1965 bool ppgtt = dev_priv->mm.aliasing_ppgtt != NULL &&
1966 !(flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001967 int ret;
1968
1969 ret = intel_ring_begin(ring, 4);
1970 if (ret)
1971 return ret;
1972
1973 /* FIXME(BDW): Address space and security selectors. */
Ben Widawsky28cf5412013-11-02 21:07:26 -07001974 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001975 intel_ring_emit(ring, lower_32_bits(offset));
1976 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001977 intel_ring_emit(ring, MI_NOOP);
1978 intel_ring_advance(ring);
1979
1980 return 0;
1981}
1982
1983static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001984hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001985 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001986 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001987{
Akshay Joshi0206e352011-08-16 15:34:10 -04001988 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001989
Akshay Joshi0206e352011-08-16 15:34:10 -04001990 ret = intel_ring_begin(ring, 2);
1991 if (ret)
1992 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001993
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001994 intel_ring_emit(ring,
1995 MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
1996 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
1997 /* bit0-7 is the length on GEN6+ */
1998 intel_ring_emit(ring, offset);
1999 intel_ring_advance(ring);
2000
2001 return 0;
2002}
2003
2004static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002005gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002006 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002007 unsigned flags)
2008{
2009 int ret;
2010
2011 ret = intel_ring_begin(ring, 2);
2012 if (ret)
2013 return ret;
2014
2015 intel_ring_emit(ring,
2016 MI_BATCH_BUFFER_START |
2017 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002018 /* bit0-7 is the length on GEN6+ */
2019 intel_ring_emit(ring, offset);
2020 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002021
Akshay Joshi0206e352011-08-16 15:34:10 -04002022 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002023}
2024
Chris Wilson549f7362010-10-19 11:19:32 +01002025/* Blitter support (SandyBridge+) */
2026
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002027static int gen6_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002028 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002029{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002030 struct drm_device *dev = ring->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00002031 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002032 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002033
Daniel Vetter6a233c72011-12-14 13:57:07 +01002034 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002035 if (ret)
2036 return ret;
2037
Chris Wilson71a77e02011-02-02 12:13:49 +00002038 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002039 if (INTEL_INFO(ring->dev)->gen >= 8)
2040 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07002041 /*
2042 * Bspec vol 1c.3 - blitter engine command streamer:
2043 * "If ENABLED, all TLBs will be invalidated once the flush
2044 * operation is complete. This bit is only valid when the
2045 * Post-Sync Operation field is a value of 1h or 3h."
2046 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002047 if (invalidate & I915_GEM_DOMAIN_RENDER)
Jesse Barnes9a289772012-10-26 09:42:42 -07002048 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
Daniel Vetterb3fcabb2012-11-04 12:24:47 +01002049 MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00002050 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002051 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002052 if (INTEL_INFO(ring->dev)->gen >= 8) {
2053 intel_ring_emit(ring, 0); /* upper addr */
2054 intel_ring_emit(ring, 0); /* value */
2055 } else {
2056 intel_ring_emit(ring, 0);
2057 intel_ring_emit(ring, MI_NOOP);
2058 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002059 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002060
Ville Syrjälä9688eca2013-11-06 23:02:19 +02002061 if (IS_GEN7(dev) && !invalidate && flush)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002062 return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
2063
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002064 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002065}
2066
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002067int intel_init_render_ring_buffer(struct drm_device *dev)
2068{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002069 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002070 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002071 struct drm_i915_gem_object *obj;
2072 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002073
Daniel Vetter59465b52012-04-11 22:12:48 +02002074 ring->name = "render ring";
2075 ring->id = RCS;
2076 ring->mmio_base = RENDER_RING_BASE;
2077
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002078 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002079 if (i915_semaphore_is_enabled(dev)) {
2080 obj = i915_gem_alloc_object(dev, 4096);
2081 if (obj == NULL) {
2082 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2083 i915.semaphores = 0;
2084 } else {
2085 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2086 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2087 if (ret != 0) {
2088 drm_gem_object_unreference(&obj->base);
2089 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2090 i915.semaphores = 0;
2091 } else
2092 dev_priv->semaphore_obj = obj;
2093 }
2094 }
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002095 ring->add_request = gen6_add_request;
2096 ring->flush = gen8_render_ring_flush;
2097 ring->irq_get = gen8_ring_get_irq;
2098 ring->irq_put = gen8_ring_put_irq;
2099 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2100 ring->get_seqno = gen6_ring_get_seqno;
2101 ring->set_seqno = ring_set_seqno;
2102 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002103 WARN_ON(!dev_priv->semaphore_obj);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002104 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002105 ring->semaphore.signal = gen8_rcs_signal;
2106 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002107 }
2108 } else if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002109 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03002110 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002111 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03002112 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002113 ring->irq_get = gen6_ring_get_irq;
2114 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002115 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01002116 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002117 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002118 if (i915_semaphore_is_enabled(dev)) {
2119 ring->semaphore.sync_to = gen6_ring_sync;
2120 ring->semaphore.signal = gen6_signal;
2121 /*
2122 * The current semaphore is only applied on pre-gen8
2123 * platform. And there is no VCS2 ring on the pre-gen8
2124 * platform. So the semaphore between RCS and VCS2 is
2125 * initialized as INVALID. Gen8 will initialize the
2126 * sema between VCS2 and RCS later.
2127 */
2128 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2129 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2130 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2131 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2132 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2133 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2134 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2135 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2136 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2137 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2138 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002139 } else if (IS_GEN5(dev)) {
2140 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002141 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002142 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002143 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002144 ring->irq_get = gen5_ring_get_irq;
2145 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002146 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2147 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002148 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002149 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002150 if (INTEL_INFO(dev)->gen < 4)
2151 ring->flush = gen2_render_ring_flush;
2152 else
2153 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002154 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002155 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002156 if (IS_GEN2(dev)) {
2157 ring->irq_get = i8xx_ring_get_irq;
2158 ring->irq_put = i8xx_ring_put_irq;
2159 } else {
2160 ring->irq_get = i9xx_ring_get_irq;
2161 ring->irq_put = i9xx_ring_put_irq;
2162 }
Daniel Vettere3670312012-04-11 22:12:53 +02002163 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002164 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002165 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002166
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002167 if (IS_HASWELL(dev))
2168 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002169 else if (IS_GEN8(dev))
2170 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002171 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002172 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2173 else if (INTEL_INFO(dev)->gen >= 4)
2174 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2175 else if (IS_I830(dev) || IS_845G(dev))
2176 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2177 else
2178 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02002179 ring->init = init_render_ring;
2180 ring->cleanup = render_ring_cleanup;
2181
Daniel Vetterb45305f2012-12-17 16:21:27 +01002182 /* Workaround batchbuffer to combat CS tlb bug. */
2183 if (HAS_BROKEN_CS_TLB(dev)) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01002184 obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
2185 if (obj == NULL) {
2186 DRM_ERROR("Failed to allocate batch bo\n");
2187 return -ENOMEM;
2188 }
2189
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002190 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002191 if (ret != 0) {
2192 drm_gem_object_unreference(&obj->base);
2193 DRM_ERROR("Failed to ping batch bo\n");
2194 return ret;
2195 }
2196
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002197 ring->scratch.obj = obj;
2198 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002199 }
2200
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002201 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002202}
2203
Chris Wilsone8616b62011-01-20 09:57:11 +00002204int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
2205{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002206 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002207 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Oscar Mateo8ee14972014-05-22 14:13:34 +01002208 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002209 int ret;
Chris Wilsone8616b62011-01-20 09:57:11 +00002210
Oscar Mateo8ee14972014-05-22 14:13:34 +01002211 if (ringbuf == NULL) {
2212 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
2213 if (!ringbuf)
2214 return -ENOMEM;
2215 ring->buffer = ringbuf;
2216 }
2217
Daniel Vetter59465b52012-04-11 22:12:48 +02002218 ring->name = "render ring";
2219 ring->id = RCS;
2220 ring->mmio_base = RENDER_RING_BASE;
2221
Chris Wilsone8616b62011-01-20 09:57:11 +00002222 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetterb4178f82012-04-11 22:12:51 +02002223 /* non-kms not supported on gen6+ */
Oscar Mateo8ee14972014-05-22 14:13:34 +01002224 ret = -ENODEV;
2225 goto err_ringbuf;
Chris Wilsone8616b62011-01-20 09:57:11 +00002226 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002227
2228 /* Note: gem is not supported on gen5/ilk without kms (the corresponding
2229 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
2230 * the special gen5 functions. */
2231 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002232 if (INTEL_INFO(dev)->gen < 4)
2233 ring->flush = gen2_render_ring_flush;
2234 else
2235 ring->flush = gen4_render_ring_flush;
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002236 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002237 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002238 if (IS_GEN2(dev)) {
2239 ring->irq_get = i8xx_ring_get_irq;
2240 ring->irq_put = i8xx_ring_put_irq;
2241 } else {
2242 ring->irq_get = i9xx_ring_get_irq;
2243 ring->irq_put = i9xx_ring_put_irq;
2244 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002245 ring->irq_enable_mask = I915_USER_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002246 ring->write_tail = ring_write_tail;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002247 if (INTEL_INFO(dev)->gen >= 4)
2248 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2249 else if (IS_I830(dev) || IS_845G(dev))
2250 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2251 else
2252 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02002253 ring->init = init_render_ring;
2254 ring->cleanup = render_ring_cleanup;
Chris Wilsone8616b62011-01-20 09:57:11 +00002255
2256 ring->dev = dev;
2257 INIT_LIST_HEAD(&ring->active_list);
2258 INIT_LIST_HEAD(&ring->request_list);
Chris Wilsone8616b62011-01-20 09:57:11 +00002259
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002260 ringbuf->size = size;
2261 ringbuf->effective_size = ringbuf->size;
Mika Kuoppala17f10fd2012-10-29 16:59:26 +02002262 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002263 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilsone8616b62011-01-20 09:57:11 +00002264
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002265 ringbuf->virtual_start = ioremap_wc(start, size);
2266 if (ringbuf->virtual_start == NULL) {
Chris Wilsone8616b62011-01-20 09:57:11 +00002267 DRM_ERROR("can not ioremap virtual address for"
2268 " ring buffer\n");
Oscar Mateo8ee14972014-05-22 14:13:34 +01002269 ret = -ENOMEM;
2270 goto err_ringbuf;
Chris Wilsone8616b62011-01-20 09:57:11 +00002271 }
2272
Chris Wilson6b8294a2012-11-16 11:43:20 +00002273 if (!I915_NEED_GFX_HWS(dev)) {
Daniel Vetter035dc1e2013-07-03 12:56:54 +02002274 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002275 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002276 goto err_vstart;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002277 }
2278
Chris Wilsone8616b62011-01-20 09:57:11 +00002279 return 0;
Oscar Mateo8ee14972014-05-22 14:13:34 +01002280
2281err_vstart:
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002282 iounmap(ringbuf->virtual_start);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002283err_ringbuf:
2284 kfree(ringbuf);
2285 ring->buffer = NULL;
2286 return ret;
Chris Wilsone8616b62011-01-20 09:57:11 +00002287}
2288
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002289int intel_init_bsd_ring_buffer(struct drm_device *dev)
2290{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002291 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002292 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002293
Daniel Vetter58fa3832012-04-11 22:12:49 +02002294 ring->name = "bsd ring";
2295 ring->id = VCS;
2296
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002297 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002298 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002299 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002300 /* gen6 bsd needs a special wa for tail updates */
2301 if (IS_GEN6(dev))
2302 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002303 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002304 ring->add_request = gen6_add_request;
2305 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002306 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002307 if (INTEL_INFO(dev)->gen >= 8) {
2308 ring->irq_enable_mask =
2309 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2310 ring->irq_get = gen8_ring_get_irq;
2311 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002312 ring->dispatch_execbuffer =
2313 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002314 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002315 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002316 ring->semaphore.signal = gen8_xcs_signal;
2317 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002318 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002319 } else {
2320 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2321 ring->irq_get = gen6_ring_get_irq;
2322 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002323 ring->dispatch_execbuffer =
2324 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002325 if (i915_semaphore_is_enabled(dev)) {
2326 ring->semaphore.sync_to = gen6_ring_sync;
2327 ring->semaphore.signal = gen6_signal;
2328 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2329 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2330 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2331 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2332 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2333 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2334 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2335 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2336 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2337 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2338 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002339 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002340 } else {
2341 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002342 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002343 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002344 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002345 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002346 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002347 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002348 ring->irq_get = gen5_ring_get_irq;
2349 ring->irq_put = gen5_ring_put_irq;
2350 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002351 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002352 ring->irq_get = i9xx_ring_get_irq;
2353 ring->irq_put = i9xx_ring_put_irq;
2354 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002355 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002356 }
2357 ring->init = init_ring_common;
2358
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002359 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002360}
Chris Wilson549f7362010-10-19 11:19:32 +01002361
Zhao Yakui845f74a2014-04-17 10:37:37 +08002362/**
2363 * Initialize the second BSD ring for Broadwell GT3.
2364 * It is noted that this only exists on Broadwell GT3.
2365 */
2366int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2367{
2368 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002369 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002370
2371 if ((INTEL_INFO(dev)->gen != 8)) {
2372 DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
2373 return -EINVAL;
2374 }
2375
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002376 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002377 ring->id = VCS2;
2378
2379 ring->write_tail = ring_write_tail;
2380 ring->mmio_base = GEN8_BSD2_RING_BASE;
2381 ring->flush = gen6_bsd_ring_flush;
2382 ring->add_request = gen6_add_request;
2383 ring->get_seqno = gen6_ring_get_seqno;
2384 ring->set_seqno = ring_set_seqno;
2385 ring->irq_enable_mask =
2386 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2387 ring->irq_get = gen8_ring_get_irq;
2388 ring->irq_put = gen8_ring_put_irq;
2389 ring->dispatch_execbuffer =
2390 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002391 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002392 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002393 ring->semaphore.signal = gen8_xcs_signal;
2394 GEN8_RING_SEMAPHORE_INIT;
2395 }
Zhao Yakui845f74a2014-04-17 10:37:37 +08002396 ring->init = init_ring_common;
2397
2398 return intel_init_ring_buffer(dev, ring);
2399}
2400
Chris Wilson549f7362010-10-19 11:19:32 +01002401int intel_init_blt_ring_buffer(struct drm_device *dev)
2402{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002403 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002404 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002405
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002406 ring->name = "blitter ring";
2407 ring->id = BCS;
2408
2409 ring->mmio_base = BLT_RING_BASE;
2410 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002411 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002412 ring->add_request = gen6_add_request;
2413 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002414 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002415 if (INTEL_INFO(dev)->gen >= 8) {
2416 ring->irq_enable_mask =
2417 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2418 ring->irq_get = gen8_ring_get_irq;
2419 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002420 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002421 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002422 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002423 ring->semaphore.signal = gen8_xcs_signal;
2424 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002425 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002426 } else {
2427 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2428 ring->irq_get = gen6_ring_get_irq;
2429 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002430 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002431 if (i915_semaphore_is_enabled(dev)) {
2432 ring->semaphore.signal = gen6_signal;
2433 ring->semaphore.sync_to = gen6_ring_sync;
2434 /*
2435 * The current semaphore is only applied on pre-gen8
2436 * platform. And there is no VCS2 ring on the pre-gen8
2437 * platform. So the semaphore between BCS and VCS2 is
2438 * initialized as INVALID. Gen8 will initialize the
2439 * sema between BCS and VCS2 later.
2440 */
2441 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2442 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2443 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2444 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2445 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2446 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2447 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2448 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2449 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2450 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2451 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002452 }
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002453 ring->init = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002454
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002455 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002456}
Chris Wilsona7b97612012-07-20 12:41:08 +01002457
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002458int intel_init_vebox_ring_buffer(struct drm_device *dev)
2459{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002460 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002461 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002462
2463 ring->name = "video enhancement ring";
2464 ring->id = VECS;
2465
2466 ring->mmio_base = VEBOX_RING_BASE;
2467 ring->write_tail = ring_write_tail;
2468 ring->flush = gen6_ring_flush;
2469 ring->add_request = gen6_add_request;
2470 ring->get_seqno = gen6_ring_get_seqno;
2471 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002472
2473 if (INTEL_INFO(dev)->gen >= 8) {
2474 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002475 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002476 ring->irq_get = gen8_ring_get_irq;
2477 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002478 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002479 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002480 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002481 ring->semaphore.signal = gen8_xcs_signal;
2482 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002483 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002484 } else {
2485 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2486 ring->irq_get = hsw_vebox_get_irq;
2487 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002488 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002489 if (i915_semaphore_is_enabled(dev)) {
2490 ring->semaphore.sync_to = gen6_ring_sync;
2491 ring->semaphore.signal = gen6_signal;
2492 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
2493 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
2494 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
2495 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2496 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2497 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
2498 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
2499 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
2500 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2501 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2502 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002503 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002504 ring->init = init_ring_common;
2505
2506 return intel_init_ring_buffer(dev, ring);
2507}
2508
Chris Wilsona7b97612012-07-20 12:41:08 +01002509int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002510intel_ring_flush_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002511{
2512 int ret;
2513
2514 if (!ring->gpu_caches_dirty)
2515 return 0;
2516
2517 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2518 if (ret)
2519 return ret;
2520
2521 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2522
2523 ring->gpu_caches_dirty = false;
2524 return 0;
2525}
2526
2527int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002528intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002529{
2530 uint32_t flush_domains;
2531 int ret;
2532
2533 flush_domains = 0;
2534 if (ring->gpu_caches_dirty)
2535 flush_domains = I915_GEM_GPU_DOMAINS;
2536
2537 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2538 if (ret)
2539 return ret;
2540
2541 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2542
2543 ring->gpu_caches_dirty = false;
2544 return 0;
2545}
Chris Wilsone3efda42014-04-09 09:19:41 +01002546
2547void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002548intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01002549{
2550 int ret;
2551
2552 if (!intel_ring_initialized(ring))
2553 return;
2554
2555 ret = intel_ring_idle(ring);
2556 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
2557 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
2558 ring->name, ret);
2559
2560 stop_ring(ring);
2561}