blob: e44dc0d6656facf3102d0fe1ce01135e546e628b [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnes5669fca2009-02-17 15:13:31 -080030#include <linux/device.h>
Jesse Barnese5747e32014-06-12 08:35:47 -070031#include <linux/acpi.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030035#include "i915_trace.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070036#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include <linux/console.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040039#include <linux/module.h>
Imre Deakd6102972014-05-07 19:57:49 +030040#include <linux/pm_runtime.h>
David Howells760285e2012-10-02 18:01:07 +010041#include <drm/drm_crtc_helper.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080042
Kristian Høgsberg112b7152009-01-04 16:55:33 -050043static struct drm_driver driver;
44
Antti Koskipaaa57c7742014-02-04 14:22:24 +020045#define GEN_DEFAULT_PIPEOFFSETS \
46 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
47 PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
48 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
49 TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
Antti Koskipaaa57c7742014-02-04 14:22:24 +020050 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }
51
Rafael Barbalho84fd4f42014-04-28 14:00:42 +030052#define GEN_CHV_PIPEOFFSETS \
53 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
54 CHV_PIPE_C_OFFSET }, \
55 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
56 CHV_TRANSCODER_C_OFFSET, }, \
Rafael Barbalho84fd4f42014-04-28 14:00:42 +030057 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \
58 CHV_PALETTE_C_OFFSET }
Antti Koskipaaa57c7742014-02-04 14:22:24 +020059
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030060#define CURSOR_OFFSETS \
61 .cursor_offsets = { CURSOR_A_OFFSET, CURSOR_B_OFFSET, CHV_CURSOR_C_OFFSET }
62
63#define IVB_CURSOR_OFFSETS \
64 .cursor_offsets = { CURSOR_A_OFFSET, IVB_CURSOR_B_OFFSET, IVB_CURSOR_C_OFFSET }
65
Tobias Klauser9a7e8492010-05-20 10:33:46 +020066static const struct intel_device_info intel_i830_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070067 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +010068 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070069 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020070 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030071 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050072};
73
Tobias Klauser9a7e8492010-05-20 10:33:46 +020074static const struct intel_device_info intel_845g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070075 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +010076 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070077 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020078 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030079 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050080};
81
Tobias Klauser9a7e8492010-05-20 10:33:46 +020082static const struct intel_device_info intel_i85x_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070083 .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
Adam Jackson5ce8ba72010-04-15 14:03:30 -040084 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +010085 .has_overlay = 1, .overlay_needs_physical = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +020086 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070087 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020088 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030089 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050090};
91
Tobias Klauser9a7e8492010-05-20 10:33:46 +020092static const struct intel_device_info intel_i865g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070093 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +010094 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070095 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020096 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030097 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050098};
99
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200100static const struct intel_device_info intel_i915g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700101 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100102 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700103 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200104 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300105 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500106};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200107static const struct intel_device_info intel_i915gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700108 .gen = 3, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500109 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100110 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100111 .supports_tv = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +0200112 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700113 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200114 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300115 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500116};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200117static const struct intel_device_info intel_i945g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700118 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100119 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700120 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200121 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300122 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500123};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200124static const struct intel_device_info intel_i945gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700125 .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500126 .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100127 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100128 .supports_tv = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +0200129 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700130 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200131 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300132 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500133};
134
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200135static const struct intel_device_info intel_i965g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700136 .gen = 4, .is_broadwater = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100137 .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100138 .has_overlay = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700139 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200140 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300141 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500142};
143
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200144static const struct intel_device_info intel_i965gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700145 .gen = 4, .is_crestline = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000146 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100147 .has_overlay = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100148 .supports_tv = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700149 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200150 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300151 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500152};
153
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200154static const struct intel_device_info intel_g33_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700155 .gen = 3, .is_g33 = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100156 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100157 .has_overlay = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700158 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200159 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300160 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500161};
162
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200163static const struct intel_device_info intel_g45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700164 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100165 .has_pipe_cxsr = 1, .has_hotplug = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700166 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200167 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300168 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500169};
170
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200171static const struct intel_device_info intel_gm45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700172 .gen = 4, .is_g4x = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000173 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100174 .has_pipe_cxsr = 1, .has_hotplug = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100175 .supports_tv = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700176 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200177 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300178 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500179};
180
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200181static const struct intel_device_info intel_pineview_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700182 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100183 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100184 .has_overlay = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200185 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300186 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500187};
188
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200189static const struct intel_device_info intel_ironlake_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700190 .gen = 5, .num_pipes = 2,
Eugeni Dodonov5a117db2012-01-05 09:34:29 -0200191 .need_gfx_hws = 1, .has_hotplug = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700192 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200193 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300194 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500195};
196
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200197static const struct intel_device_info intel_ironlake_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700198 .gen = 5, .is_mobile = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000199 .need_gfx_hws = 1, .has_hotplug = 1,
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700200 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700201 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200202 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300203 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500204};
205
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200206static const struct intel_device_info intel_sandybridge_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700207 .gen = 6, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100208 .need_gfx_hws = 1, .has_hotplug = 1,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200209 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700210 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200211 .has_llc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200212 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300213 CURSOR_OFFSETS,
Eric Anholtf6e450a2009-11-02 12:08:22 -0800214};
215
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200216static const struct intel_device_info intel_sandybridge_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700217 .gen = 6, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100218 .need_gfx_hws = 1, .has_hotplug = 1,
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800219 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700220 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200221 .has_llc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200222 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300223 CURSOR_OFFSETS,
Eric Anholta13e4092010-01-07 15:08:18 -0800224};
225
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700226#define GEN7_FEATURES \
227 .gen = 7, .num_pipes = 3, \
228 .need_gfx_hws = 1, .has_hotplug = 1, \
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200229 .has_fbc = 1, \
Ben Widawsky73ae4782013-10-15 10:02:57 -0700230 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
Ben Widawskyab484f82013-10-05 17:57:11 -0700231 .has_llc = 1
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700232
Jesse Barnesc76b6152011-04-28 14:32:07 -0700233static const struct intel_device_info intel_ivybridge_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700234 GEN7_FEATURES,
235 .is_ivybridge = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200236 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300237 IVB_CURSOR_OFFSETS,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700238};
239
240static const struct intel_device_info intel_ivybridge_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700241 GEN7_FEATURES,
242 .is_ivybridge = 1,
243 .is_mobile = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200244 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300245 IVB_CURSOR_OFFSETS,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700246};
247
Ben Widawsky999bcde2013-04-05 13:12:45 -0700248static const struct intel_device_info intel_ivybridge_q_info = {
249 GEN7_FEATURES,
250 .is_ivybridge = 1,
251 .num_pipes = 0, /* legal, last one wins */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200252 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300253 IVB_CURSOR_OFFSETS,
Ben Widawsky999bcde2013-04-05 13:12:45 -0700254};
255
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700256static const struct intel_device_info intel_valleyview_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700257 GEN7_FEATURES,
258 .is_mobile = 1,
259 .num_pipes = 2,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700260 .is_valleyview = 1,
Ville Syrjäläfba5d532013-01-24 15:29:56 +0200261 .display_mmio_offset = VLV_DISPLAY_BASE,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200262 .has_fbc = 0, /* legal, last one wins */
Ben Widawsky30ccd962013-04-15 21:48:03 -0700263 .has_llc = 0, /* legal, last one wins */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200264 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300265 CURSOR_OFFSETS,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700266};
267
268static const struct intel_device_info intel_valleyview_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700269 GEN7_FEATURES,
270 .num_pipes = 2,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700271 .is_valleyview = 1,
Ville Syrjäläfba5d532013-01-24 15:29:56 +0200272 .display_mmio_offset = VLV_DISPLAY_BASE,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200273 .has_fbc = 0, /* legal, last one wins */
Ben Widawsky30ccd962013-04-15 21:48:03 -0700274 .has_llc = 0, /* legal, last one wins */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200275 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300276 CURSOR_OFFSETS,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700277};
278
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300279static const struct intel_device_info intel_haswell_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700280 GEN7_FEATURES,
281 .is_haswell = 1,
Damien Lespiaudd93be52013-04-22 18:40:39 +0100282 .has_ddi = 1,
Damien Lespiau30568c42013-04-22 18:40:41 +0100283 .has_fpga_dbg = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700284 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200285 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300286 IVB_CURSOR_OFFSETS,
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300287};
288
289static const struct intel_device_info intel_haswell_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700290 GEN7_FEATURES,
291 .is_haswell = 1,
292 .is_mobile = 1,
Damien Lespiaudd93be52013-04-22 18:40:39 +0100293 .has_ddi = 1,
Damien Lespiau30568c42013-04-22 18:40:41 +0100294 .has_fpga_dbg = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700295 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200296 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300297 IVB_CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500298};
299
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800300static const struct intel_device_info intel_broadwell_d_info = {
Damien Lespiau4b305532013-11-02 21:07:32 -0700301 .gen = 8, .num_pipes = 3,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800302 .need_gfx_hws = 1, .has_hotplug = 1,
303 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
304 .has_llc = 1,
305 .has_ddi = 1,
Paulo Zanoni66bc2ca2014-07-16 17:49:30 -0300306 .has_fpga_dbg = 1,
Ben Widawsky8f94d242014-02-20 16:01:20 -0800307 .has_fbc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200308 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300309 IVB_CURSOR_OFFSETS,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800310};
311
312static const struct intel_device_info intel_broadwell_m_info = {
Damien Lespiau4b305532013-11-02 21:07:32 -0700313 .gen = 8, .is_mobile = 1, .num_pipes = 3,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800314 .need_gfx_hws = 1, .has_hotplug = 1,
315 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
316 .has_llc = 1,
317 .has_ddi = 1,
Paulo Zanoni66bc2ca2014-07-16 17:49:30 -0300318 .has_fpga_dbg = 1,
Ben Widawsky8f94d242014-02-20 16:01:20 -0800319 .has_fbc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200320 GEN_DEFAULT_PIPEOFFSETS,
Rodrigo Vivi15d24aa2014-06-04 17:09:30 -0700321 IVB_CURSOR_OFFSETS,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800322};
323
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800324static const struct intel_device_info intel_broadwell_gt3d_info = {
325 .gen = 8, .num_pipes = 3,
326 .need_gfx_hws = 1, .has_hotplug = 1,
Zhao Yakui845f74a2014-04-17 10:37:37 +0800327 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800328 .has_llc = 1,
329 .has_ddi = 1,
Paulo Zanoni66bc2ca2014-07-16 17:49:30 -0300330 .has_fpga_dbg = 1,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800331 .has_fbc = 1,
332 GEN_DEFAULT_PIPEOFFSETS,
Rodrigo Vivi15d24aa2014-06-04 17:09:30 -0700333 IVB_CURSOR_OFFSETS,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800334};
335
336static const struct intel_device_info intel_broadwell_gt3m_info = {
337 .gen = 8, .is_mobile = 1, .num_pipes = 3,
338 .need_gfx_hws = 1, .has_hotplug = 1,
Zhao Yakui845f74a2014-04-17 10:37:37 +0800339 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800340 .has_llc = 1,
341 .has_ddi = 1,
Paulo Zanoni66bc2ca2014-07-16 17:49:30 -0300342 .has_fpga_dbg = 1,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800343 .has_fbc = 1,
344 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300345 IVB_CURSOR_OFFSETS,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800346};
347
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300348static const struct intel_device_info intel_cherryview_info = {
Ville Syrjälä07fddb12014-04-09 13:28:54 +0300349 .gen = 8, .num_pipes = 3,
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300350 .need_gfx_hws = 1, .has_hotplug = 1,
351 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
352 .is_valleyview = 1,
353 .display_mmio_offset = VLV_DISPLAY_BASE,
Rafael Barbalho84fd4f42014-04-28 14:00:42 +0300354 GEN_CHV_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300355 CURSOR_OFFSETS,
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300356};
357
Damien Lespiau72bbf0a2013-02-13 15:27:37 +0000358static const struct intel_device_info intel_skylake_info = {
359 .is_preliminary = 1,
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +0530360 .is_skylake = 1,
Damien Lespiau72bbf0a2013-02-13 15:27:37 +0000361 .gen = 9, .num_pipes = 3,
362 .need_gfx_hws = 1, .has_hotplug = 1,
363 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
364 .has_llc = 1,
365 .has_ddi = 1,
Daisy Sun043efb12014-04-23 17:13:09 -0700366 .has_fbc = 1,
Damien Lespiau72bbf0a2013-02-13 15:27:37 +0000367 GEN_DEFAULT_PIPEOFFSETS,
368 IVB_CURSOR_OFFSETS,
369};
370
Damien Lespiau719388e2015-02-04 13:22:27 +0000371static const struct intel_device_info intel_skylake_gt3_info = {
372 .is_preliminary = 1,
373 .is_skylake = 1,
374 .gen = 9, .num_pipes = 3,
375 .need_gfx_hws = 1, .has_hotplug = 1,
376 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
377 .has_llc = 1,
378 .has_ddi = 1,
379 .has_fbc = 1,
380 GEN_DEFAULT_PIPEOFFSETS,
381 IVB_CURSOR_OFFSETS,
382};
383
Damien Lespiau1347f5b2015-03-17 11:39:27 +0200384static const struct intel_device_info intel_broxton_info = {
385 .is_preliminary = 1,
386 .gen = 9,
387 .need_gfx_hws = 1, .has_hotplug = 1,
388 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
389 .num_pipes = 3,
390 .has_ddi = 1,
Daisy Sunce89db22015-03-17 11:39:28 +0200391 .has_fbc = 1,
Damien Lespiau1347f5b2015-03-17 11:39:27 +0200392 GEN_DEFAULT_PIPEOFFSETS,
393 IVB_CURSOR_OFFSETS,
394};
395
Jesse Barnesa0a18072013-07-26 13:32:51 -0700396/*
397 * Make sure any device matches here are from most specific to most
398 * general. For example, since the Quanta match is based on the subsystem
399 * and subvendor IDs, we need it to come before the more general IVB
400 * PCI ID matches, otherwise we'll use the wrong info struct above.
401 */
402#define INTEL_PCI_IDS \
403 INTEL_I830_IDS(&intel_i830_info), \
404 INTEL_I845G_IDS(&intel_845g_info), \
405 INTEL_I85X_IDS(&intel_i85x_info), \
406 INTEL_I865G_IDS(&intel_i865g_info), \
407 INTEL_I915G_IDS(&intel_i915g_info), \
408 INTEL_I915GM_IDS(&intel_i915gm_info), \
409 INTEL_I945G_IDS(&intel_i945g_info), \
410 INTEL_I945GM_IDS(&intel_i945gm_info), \
411 INTEL_I965G_IDS(&intel_i965g_info), \
412 INTEL_G33_IDS(&intel_g33_info), \
413 INTEL_I965GM_IDS(&intel_i965gm_info), \
414 INTEL_GM45_IDS(&intel_gm45_info), \
415 INTEL_G45_IDS(&intel_g45_info), \
416 INTEL_PINEVIEW_IDS(&intel_pineview_info), \
417 INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info), \
418 INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info), \
419 INTEL_SNB_D_IDS(&intel_sandybridge_d_info), \
420 INTEL_SNB_M_IDS(&intel_sandybridge_m_info), \
421 INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */ \
422 INTEL_IVB_M_IDS(&intel_ivybridge_m_info), \
423 INTEL_IVB_D_IDS(&intel_ivybridge_d_info), \
424 INTEL_HSW_D_IDS(&intel_haswell_d_info), \
425 INTEL_HSW_M_IDS(&intel_haswell_m_info), \
426 INTEL_VLV_M_IDS(&intel_valleyview_m_info), \
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800427 INTEL_VLV_D_IDS(&intel_valleyview_d_info), \
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800428 INTEL_BDW_GT12M_IDS(&intel_broadwell_m_info), \
429 INTEL_BDW_GT12D_IDS(&intel_broadwell_d_info), \
430 INTEL_BDW_GT3M_IDS(&intel_broadwell_gt3m_info), \
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300431 INTEL_BDW_GT3D_IDS(&intel_broadwell_gt3d_info), \
Damien Lespiau72bbf0a2013-02-13 15:27:37 +0000432 INTEL_CHV_IDS(&intel_cherryview_info), \
Damien Lespiau719388e2015-02-04 13:22:27 +0000433 INTEL_SKL_GT1_IDS(&intel_skylake_info), \
434 INTEL_SKL_GT2_IDS(&intel_skylake_info), \
Damien Lespiau1347f5b2015-03-17 11:39:27 +0200435 INTEL_SKL_GT3_IDS(&intel_skylake_gt3_info), \
436 INTEL_BXT_IDS(&intel_broxton_info)
Jesse Barnesa0a18072013-07-26 13:32:51 -0700437
Chris Wilson6103da02010-07-05 18:01:47 +0100438static const struct pci_device_id pciidlist[] = { /* aka */
Jesse Barnesa0a18072013-07-26 13:32:51 -0700439 INTEL_PCI_IDS,
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500440 {0, 0, 0}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441};
442
Jesse Barnes79e53942008-11-07 14:24:08 -0800443MODULE_DEVICE_TABLE(pci, pciidlist);
Jesse Barnes79e53942008-11-07 14:24:08 -0800444
Akshay Joshi0206e352011-08-16 15:34:10 -0400445void intel_detect_pch(struct drm_device *dev)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800446{
447 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbcdb72a2014-02-14 20:23:54 +0200448 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800449
Ben Widawskyce1bb322013-04-05 13:12:44 -0700450 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
451 * (which really amounts to a PCH but no South Display).
452 */
453 if (INTEL_INFO(dev)->num_pipes == 0) {
454 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700455 return;
456 }
457
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800458 /*
459 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
460 * make graphics device passthrough work easy for VMM, that only
461 * need to expose ISA bridge to let driver know the real hardware
462 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800463 *
464 * In some virtualized environments (e.g. XEN), there is irrelevant
465 * ISA bridge in the system. To work reliably, we should scan trhough
466 * all the ISA bridge devices and check for the first match, instead
467 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800468 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200469 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800470 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Imre Deakbcdb72a2014-02-14 20:23:54 +0200471 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200472 dev_priv->pch_id = id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800473
Jesse Barnes90711d52011-04-28 14:48:02 -0700474 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
475 dev_priv->pch_type = PCH_IBX;
476 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100477 WARN_ON(!IS_GEN5(dev));
Jesse Barnes90711d52011-04-28 14:48:02 -0700478 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800479 dev_priv->pch_type = PCH_CPT;
480 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100481 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Jesse Barnesc7925132011-04-07 12:33:56 -0700482 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
483 /* PantherPoint is CPT compatible */
484 dev_priv->pch_type = PCH_CPT;
Jani Nikula492ab662013-10-01 12:12:33 +0300485 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100486 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300487 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
488 dev_priv->pch_type = PCH_LPT;
489 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Rodrigo Vivia35cc9d02015-01-21 10:33:53 -0800490 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
491 WARN_ON(IS_HSW_ULT(dev) || IS_BDW_ULT(dev));
Ben Widawskye76e0632013-11-07 21:40:41 -0800492 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
493 dev_priv->pch_type = PCH_LPT;
494 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
Rodrigo Vivia35cc9d02015-01-21 10:33:53 -0800495 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
496 WARN_ON(!IS_HSW_ULT(dev) && !IS_BDW_ULT(dev));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530497 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
498 dev_priv->pch_type = PCH_SPT;
499 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
500 WARN_ON(!IS_SKYLAKE(dev));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530501 } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
502 dev_priv->pch_type = PCH_SPT;
503 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
504 WARN_ON(!IS_SKYLAKE(dev));
Imre Deakbcdb72a2014-02-14 20:23:54 +0200505 } else
506 continue;
507
Rui Guo6a9c4b32013-06-19 21:10:23 +0800508 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800509 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800510 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800511 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200512 DRM_DEBUG_KMS("No PCH found.\n");
513
514 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800515}
516
Ben Widawsky2911a352012-04-05 14:47:36 -0700517bool i915_semaphore_is_enabled(struct drm_device *dev)
518{
519 if (INTEL_INFO(dev)->gen < 6)
Daniel Vettera08acaf2013-12-17 09:56:53 +0100520 return false;
Ben Widawsky2911a352012-04-05 14:47:36 -0700521
Jani Nikulad330a952014-01-21 11:24:25 +0200522 if (i915.semaphores >= 0)
523 return i915.semaphores;
Ben Widawsky2911a352012-04-05 14:47:36 -0700524
Oscar Mateo71386ef2014-07-24 17:04:44 +0100525 /* TODO: make semaphores and Execlists play nicely together */
526 if (i915.enable_execlists)
527 return false;
528
Rodrigo Vivibe71eab2014-08-04 11:15:19 -0700529 /* Until we get further testing... */
530 if (IS_GEN8(dev))
531 return false;
532
Daniel Vetter59de3292012-04-02 20:48:43 +0200533#ifdef CONFIG_INTEL_IOMMU
Ben Widawsky2911a352012-04-05 14:47:36 -0700534 /* Enable semaphores on SNB when IO remapping is off */
Daniel Vetter59de3292012-04-02 20:48:43 +0200535 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
536 return false;
537#endif
Ben Widawsky2911a352012-04-05 14:47:36 -0700538
Daniel Vettera08acaf2013-12-17 09:56:53 +0100539 return true;
Ben Widawsky2911a352012-04-05 14:47:36 -0700540}
541
Daniel Vettereb805622015-05-04 14:58:44 +0200542void i915_firmware_load_error_print(const char *fw_path, int err)
543{
544 DRM_ERROR("failed to load firmware %s (%d)\n", fw_path, err);
545
546 /*
547 * If the reason is not known assume -ENOENT since that's the most
548 * usual failure mode.
549 */
550 if (!err)
551 err = -ENOENT;
552
553 if (!(IS_BUILTIN(CONFIG_DRM_I915) && err == -ENOENT))
554 return;
555
556 DRM_ERROR(
557 "The driver is built-in, so to load the firmware you need to\n"
558 "include it either in the kernel (see CONFIG_EXTRA_FIRMWARE) or\n"
559 "in your initrd/initramfs image.\n");
560}
561
Imre Deak07f9cd02014-08-18 14:42:45 +0300562static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
563{
564 struct drm_device *dev = dev_priv->dev;
565 struct drm_encoder *encoder;
566
567 drm_modeset_lock_all(dev);
568 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
569 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
570
571 if (intel_encoder->suspend)
572 intel_encoder->suspend(intel_encoder);
573 }
574 drm_modeset_unlock_all(dev);
575}
576
Sagar Kambleebc32822014-08-13 23:07:05 +0530577static int intel_suspend_complete(struct drm_i915_private *dev_priv);
Paulo Zanoni1a5df182014-10-27 17:54:32 -0200578static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
579 bool rpm_resume);
Suketu Shahf75a1982015-04-16 14:22:11 +0530580static int skl_resume_prepare(struct drm_i915_private *dev_priv);
Damien Lespiaua9a6b732015-05-20 14:45:14 +0100581static int bxt_resume_prepare(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +0530582
Sagar Kambleebc32822014-08-13 23:07:05 +0530583
Imre Deak5e365c32014-10-23 19:23:25 +0300584static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100585{
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100586 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnese5747e32014-06-12 08:35:47 -0700587 pci_power_t opregion_target_state;
Daniel Vetterd5818932015-02-23 12:03:26 +0100588 int error;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100589
Zhang Ruib8efb172013-02-05 15:41:53 +0800590 /* ignore lid events during suspend */
591 mutex_lock(&dev_priv->modeset_restore_lock);
592 dev_priv->modeset_restore = MODESET_SUSPENDED;
593 mutex_unlock(&dev_priv->modeset_restore_lock);
594
Paulo Zanonic67a4702013-08-19 13:18:09 -0300595 /* We do a lot of poking in a lot of registers, make sure they work
596 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +0200597 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -0200598
Dave Airlie5bcf7192010-12-07 09:20:40 +1000599 drm_kms_helper_poll_disable(dev);
600
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100601 pci_save_state(dev->pdev);
602
Daniel Vetterd5818932015-02-23 12:03:26 +0100603 error = i915_gem_suspend(dev);
604 if (error) {
605 dev_err(&dev->pdev->dev,
606 "GEM idle failed, resume might fail\n");
607 return error;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100608 }
609
Daniel Vetterd5818932015-02-23 12:03:26 +0100610 intel_suspend_gt_powersave(dev);
611
612 /*
613 * Disable CRTCs directly since we want to preserve sw state
614 * for _thaw. Also, power gate the CRTC power wells.
615 */
616 drm_modeset_lock_all(dev);
Maarten Lankhorst6b72d482015-06-01 12:49:47 +0200617 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +0100618 drm_modeset_unlock_all(dev);
619
620 intel_dp_mst_suspend(dev);
621
622 intel_runtime_pm_disable_interrupts(dev_priv);
623 intel_hpd_cancel_work(dev_priv);
624
625 intel_suspend_encoders(dev_priv);
626
627 intel_suspend_hw(dev);
628
Ben Widawsky828c7902013-10-16 09:21:30 -0700629 i915_gem_suspend_gtt_mappings(dev);
630
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100631 i915_save_state(dev);
632
Imre Deak95fa2ee2014-06-23 15:46:02 +0300633 opregion_target_state = PCI_D3cold;
634#if IS_ENABLED(CONFIG_ACPI_SLEEP)
635 if (acpi_target_system_state() < ACPI_STATE_S3)
Jesse Barnese5747e32014-06-12 08:35:47 -0700636 opregion_target_state = PCI_D1;
Imre Deak95fa2ee2014-06-23 15:46:02 +0300637#endif
Jesse Barnese5747e32014-06-12 08:35:47 -0700638 intel_opregion_notify_adapter(dev, opregion_target_state);
639
Jesse Barnes156c7ca2014-06-12 08:35:45 -0700640 intel_uncore_forcewake_reset(dev, false);
Chris Wilson44834a62010-08-19 16:09:23 +0100641 intel_opregion_fini(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100642
Chris Wilson82e3b8c2014-08-13 13:09:46 +0100643 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +0100644
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200645 dev_priv->suspend_count++;
646
Kristen Carlson Accardi85e90672014-06-12 08:35:44 -0700647 intel_display_set_init_power(dev_priv, false);
648
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100649 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100650}
651
Imre Deakab3be732015-03-02 13:04:41 +0200652static int i915_drm_suspend_late(struct drm_device *drm_dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +0300653{
654 struct drm_i915_private *dev_priv = drm_dev->dev_private;
655 int ret;
656
657 ret = intel_suspend_complete(dev_priv);
658
659 if (ret) {
660 DRM_ERROR("Suspend complete failed: %d\n", ret);
661
662 return ret;
663 }
664
665 pci_disable_device(drm_dev->pdev);
Imre Deakab3be732015-03-02 13:04:41 +0200666 /*
667 * During hibernation on some GEN4 platforms the BIOS may try to access
668 * the device even though it's already in D3 and hang the machine. So
669 * leave the device in D0 on those platforms and hope the BIOS will
670 * power down the device properly. Platforms where this was seen:
671 * Lenovo Thinkpad X301, X61s
672 */
673 if (!(hibernation &&
674 drm_dev->pdev->subsystem_vendor == PCI_VENDOR_ID_LENOVO &&
675 INTEL_INFO(dev_priv)->gen == 4))
676 pci_set_power_state(drm_dev->pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +0300677
678 return 0;
679}
680
Imre Deakfc49b3d2014-10-23 19:23:27 +0300681int i915_suspend_legacy(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100682{
683 int error;
684
685 if (!dev || !dev->dev_private) {
686 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700687 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000688 return -ENODEV;
689 }
690
Imre Deak0b14cbd2014-09-10 18:16:55 +0300691 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
692 state.event != PM_EVENT_FREEZE))
693 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +1000694
695 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
696 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +0100697
Imre Deak5e365c32014-10-23 19:23:25 +0300698 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100699 if (error)
700 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000701
Imre Deakab3be732015-03-02 13:04:41 +0200702 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000703}
704
Imre Deak5e365c32014-10-23 19:23:25 +0300705static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000706{
Jesse Barnes5669fca2009-02-17 15:13:31 -0800707 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100708
Daniel Vetterd5818932015-02-23 12:03:26 +0100709 mutex_lock(&dev->struct_mutex);
710 i915_gem_restore_gtt_mappings(dev);
711 mutex_unlock(&dev->struct_mutex);
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300712
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100713 i915_restore_state(dev);
Chris Wilson44834a62010-08-19 16:09:23 +0100714 intel_opregion_setup(dev);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100715
Daniel Vetterd5818932015-02-23 12:03:26 +0100716 intel_init_pch_refclk(dev);
717 drm_mode_config_reset(dev);
Chris Wilson1833b132012-05-09 11:56:28 +0100718
Peter Antoine364aece2015-05-11 08:50:45 +0100719 /*
720 * Interrupts have to be enabled before any batches are run. If not the
721 * GPU will hang. i915_gem_init_hw() will initiate batches to
722 * update/restore the context.
723 *
724 * Modeset enabling in intel_modeset_init_hw() also needs working
725 * interrupts.
726 */
727 intel_runtime_pm_enable_interrupts(dev_priv);
728
Daniel Vetterd5818932015-02-23 12:03:26 +0100729 mutex_lock(&dev->struct_mutex);
730 if (i915_gem_init_hw(dev)) {
731 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
732 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
Jesse Barnesd5bb0812011-01-05 12:01:26 -0800733 }
Daniel Vetterd5818932015-02-23 12:03:26 +0100734 mutex_unlock(&dev->struct_mutex);
735
Daniel Vetterd5818932015-02-23 12:03:26 +0100736 intel_modeset_init_hw(dev);
737
738 spin_lock_irq(&dev_priv->irq_lock);
739 if (dev_priv->display.hpd_irq_setup)
740 dev_priv->display.hpd_irq_setup(dev);
741 spin_unlock_irq(&dev_priv->irq_lock);
742
743 drm_modeset_lock_all(dev);
744 intel_modeset_setup_hw_state(dev, true);
745 drm_modeset_unlock_all(dev);
746
747 intel_dp_mst_resume(dev);
748
749 /*
750 * ... but also need to make sure that hotplug processing
751 * doesn't cause havoc. Like in the driver load code we don't
752 * bother with the tiny race here where we might loose hotplug
753 * notifications.
754 * */
755 intel_hpd_init(dev_priv);
756 /* Config may have changed between suspend and resume */
757 drm_helper_hpd_irq_event(dev);
Jesse Barnes1daed3f2011-01-05 12:01:25 -0800758
Chris Wilson44834a62010-08-19 16:09:23 +0100759 intel_opregion_init(dev);
760
Chris Wilson82e3b8c2014-08-13 13:09:46 +0100761 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -0700762
Zhang Ruib8efb172013-02-05 15:41:53 +0800763 mutex_lock(&dev_priv->modeset_restore_lock);
764 dev_priv->modeset_restore = MODESET_DONE;
765 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -0200766
Jesse Barnese5747e32014-06-12 08:35:47 -0700767 intel_opregion_notify_adapter(dev, PCI_D0);
768
Imre Deakee6f2802014-10-23 19:23:22 +0300769 drm_kms_helper_poll_enable(dev);
770
Chris Wilson074c6ad2014-04-09 09:19:43 +0100771 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100772}
773
Imre Deak5e365c32014-10-23 19:23:25 +0300774static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100775{
Imre Deak36d61e62014-10-23 19:23:24 +0300776 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni1a5df182014-10-27 17:54:32 -0200777 int ret = 0;
Imre Deak36d61e62014-10-23 19:23:24 +0300778
Imre Deak76c4b252014-04-01 19:55:22 +0300779 /*
780 * We have a resume ordering issue with the snd-hda driver also
781 * requiring our device to be power up. Due to the lack of a
782 * parent/child relationship we currently solve this with an early
783 * resume hook.
784 *
785 * FIXME: This should be solved with a special hdmi sink device or
786 * similar so that power domains can be employed.
787 */
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100788 if (pci_enable_device(dev->pdev))
789 return -EIO;
790
791 pci_set_master(dev->pdev);
792
Paulo Zanoniefee8332014-10-27 17:54:33 -0200793 if (IS_VALLEYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -0200794 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +0300795 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +0100796 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
797 ret);
Imre Deak36d61e62014-10-23 19:23:24 +0300798
799 intel_uncore_early_sanitize(dev, true);
Paulo Zanoniefee8332014-10-27 17:54:33 -0200800
Damien Lespiaua9a6b732015-05-20 14:45:14 +0100801 if (IS_BROXTON(dev))
802 ret = bxt_resume_prepare(dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +0530803 else if (IS_SKYLAKE(dev_priv))
804 ret = skl_resume_prepare(dev_priv);
Damien Lespiaua9a6b732015-05-20 14:45:14 +0100805 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
806 hsw_disable_pc8(dev_priv);
Paulo Zanoniefee8332014-10-27 17:54:33 -0200807
Imre Deak36d61e62014-10-23 19:23:24 +0300808 intel_uncore_sanitize(dev);
809 intel_power_domains_init_hw(dev_priv);
810
811 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +0300812}
813
Imre Deakfc49b3d2014-10-23 19:23:27 +0300814int i915_resume_legacy(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +0300815{
Imre Deak50a00722014-10-23 19:23:17 +0300816 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +0300817
Imre Deak097dd832014-10-23 19:23:19 +0300818 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
819 return 0;
820
Imre Deak5e365c32014-10-23 19:23:25 +0300821 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +0300822 if (ret)
823 return ret;
824
Imre Deak5a175142014-10-23 19:23:18 +0300825 return i915_drm_resume(dev);
826}
827
Ben Gamari11ed50e2009-09-14 17:48:45 -0400828/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -0200829 * i915_reset - reset chip after a hang
Ben Gamari11ed50e2009-09-14 17:48:45 -0400830 * @dev: drm device to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -0400831 *
832 * Reset the chip. Useful if a hang is detected. Returns zero on successful
833 * reset or otherwise an error code.
834 *
835 * Procedure is fairly simple:
836 * - reset the chip using the reset reg
837 * - re-init context state
838 * - re-init hardware status page
839 * - re-init ring buffer
840 * - re-init interrupt state
841 * - re-init display
842 */
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200843int i915_reset(struct drm_device *dev)
Ben Gamari11ed50e2009-09-14 17:48:45 -0400844{
Jani Nikula50227e12014-03-31 14:27:21 +0300845 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100846 bool simulated;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700847 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400848
Imre Deakdbea3ce2014-12-15 18:59:28 +0200849 intel_reset_gt_powersave(dev);
850
Daniel Vetterd54a02c2012-07-04 22:18:39 +0200851 mutex_lock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400852
Chris Wilson069efc12010-09-30 16:53:18 +0100853 i915_gem_reset(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400854
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100855 simulated = dev_priv->gpu_error.stop_rings != 0;
856
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300857 ret = intel_gpu_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200858
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300859 /* Also reset the gpu hangman. */
860 if (simulated) {
861 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
862 dev_priv->gpu_error.stop_rings = 0;
863 if (ret == -ENODEV) {
Daniel Vetterf2d91a22013-11-07 09:48:57 +0100864 DRM_INFO("Reset not implemented, but ignoring "
865 "error for simulated gpu hangs\n");
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300866 ret = 0;
867 }
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100868 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300869
Daniel Vetterd8f27162014-10-01 01:02:04 +0200870 if (i915_stop_ring_allow_warn(dev_priv))
871 pr_notice("drm/i915: Resetting chip after gpu hang\n");
872
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700873 if (ret) {
Daniel Vetterf2d91a22013-11-07 09:48:57 +0100874 DRM_ERROR("Failed to reset chip: %i\n", ret);
Daniel J Bluemanf953c932010-05-17 14:23:52 +0100875 mutex_unlock(&dev->struct_mutex);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100876 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400877 }
878
Ville Syrjälä1362b772014-11-26 17:07:29 +0200879 intel_overlay_reset(dev_priv);
880
Ben Gamari11ed50e2009-09-14 17:48:45 -0400881 /* Ok, now get things going again... */
882
883 /*
884 * Everything depends on having the GTT running, so we need to start
885 * there. Fortunately we don't need to do this unless we reset the
886 * chip at a PCI level.
887 *
888 * Next we need to restore the context, but we don't use those
889 * yet either...
890 *
891 * Ring buffer needs to be re-initialized in the KMS case, or if X
892 * was running at the time of the reset (i.e. we weren't VT
893 * switched away).
894 */
McAulay, Alistair6689c162014-08-15 18:51:35 +0100895
Daniel Vetter33d30a92015-02-23 12:03:27 +0100896 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
897 dev_priv->gpu_error.reload_in_reset = true;
McAulay, Alistair6689c162014-08-15 18:51:35 +0100898
Daniel Vetter33d30a92015-02-23 12:03:27 +0100899 ret = i915_gem_init_hw(dev);
McAulay, Alistair6689c162014-08-15 18:51:35 +0100900
Daniel Vetter33d30a92015-02-23 12:03:27 +0100901 dev_priv->gpu_error.reload_in_reset = false;
Daniel Vetterf8175862012-04-10 15:50:11 +0200902
Daniel Vetter33d30a92015-02-23 12:03:27 +0100903 mutex_unlock(&dev->struct_mutex);
904 if (ret) {
905 DRM_ERROR("Failed hw init on reset %d\n", ret);
906 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400907 }
908
Daniel Vetter33d30a92015-02-23 12:03:27 +0100909 /*
Daniel Vetter33d30a92015-02-23 12:03:27 +0100910 * rps/rc6 re-init is necessary to restore state lost after the
911 * reset and the re-install of gt irqs. Skip for ironlake per
912 * previous concerns that it doesn't respond well to some forms
913 * of re-init after reset.
914 */
915 if (INTEL_INFO(dev)->gen > 5)
916 intel_enable_gt_powersave(dev);
917
Ben Gamari11ed50e2009-09-14 17:48:45 -0400918 return 0;
919}
920
Greg Kroah-Hartman56550d92012-12-21 15:09:25 -0800921static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500922{
Daniel Vetter01a06852012-06-25 15:58:49 +0200923 struct intel_device_info *intel_info =
924 (struct intel_device_info *) ent->driver_data;
925
Jani Nikulad330a952014-01-21 11:24:25 +0200926 if (IS_PRELIMINARY_HW(intel_info) && !i915.preliminary_hw_support) {
Ben Widawskyb833d682013-08-23 16:00:07 -0700927 DRM_INFO("This hardware requires preliminary hardware support.\n"
928 "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
929 return -ENODEV;
930 }
931
Chris Wilson5fe49d82011-02-01 19:43:02 +0000932 /* Only bind to function 0 of the device. Early generations
933 * used function 1 as a placeholder for multi-head. This causes
934 * us confusion instead, especially on the systems where both
935 * functions have the same PCI-ID!
936 */
937 if (PCI_FUNC(pdev->devfn))
938 return -ENODEV;
939
Daniel Vetter24986ee2013-12-11 11:34:33 +0100940 driver.driver_features &= ~(DRIVER_USE_AGP);
Daniel Vetter01a06852012-06-25 15:58:49 +0200941
Jordan Crousedcdb1672010-05-27 13:40:25 -0600942 return drm_get_pci_dev(pdev, ent, &driver);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500943}
944
945static void
946i915_pci_remove(struct pci_dev *pdev)
947{
948 struct drm_device *dev = pci_get_drvdata(pdev);
949
950 drm_put_dev(dev);
951}
952
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100953static int i915_pm_suspend(struct device *dev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500954{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100955 struct pci_dev *pdev = to_pci_dev(dev);
956 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500957
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100958 if (!drm_dev || !drm_dev->dev_private) {
959 dev_err(dev, "DRM not initialized, aborting suspend.\n");
960 return -ENODEV;
961 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500962
Dave Airlie5bcf7192010-12-07 09:20:40 +1000963 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
964 return 0;
965
Imre Deak5e365c32014-10-23 19:23:25 +0300966 return i915_drm_suspend(drm_dev);
Imre Deak76c4b252014-04-01 19:55:22 +0300967}
968
969static int i915_pm_suspend_late(struct device *dev)
970{
Imre Deak888d0d42015-01-08 17:54:13 +0200971 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
Imre Deak76c4b252014-04-01 19:55:22 +0300972
973 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +0100974 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +0300975 * requiring our device to be power up. Due to the lack of a
976 * parent/child relationship we currently solve this with an late
977 * suspend hook.
978 *
979 * FIXME: This should be solved with a special hdmi sink device or
980 * similar so that power domains can be employed.
981 */
982 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
983 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500984
Imre Deakab3be732015-03-02 13:04:41 +0200985 return i915_drm_suspend_late(drm_dev, false);
986}
987
988static int i915_pm_poweroff_late(struct device *dev)
989{
990 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
991
992 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
993 return 0;
994
995 return i915_drm_suspend_late(drm_dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800996}
997
Imre Deak76c4b252014-04-01 19:55:22 +0300998static int i915_pm_resume_early(struct device *dev)
999{
Imre Deak888d0d42015-01-08 17:54:13 +02001000 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
Imre Deak76c4b252014-04-01 19:55:22 +03001001
Imre Deak097dd832014-10-23 19:23:19 +03001002 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1003 return 0;
1004
Imre Deak5e365c32014-10-23 19:23:25 +03001005 return i915_drm_resume_early(drm_dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001006}
1007
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001008static int i915_pm_resume(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001009{
Imre Deak888d0d42015-01-08 17:54:13 +02001010 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001011
Imre Deak097dd832014-10-23 19:23:19 +03001012 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1013 return 0;
1014
Imre Deak5a175142014-10-23 19:23:18 +03001015 return i915_drm_resume(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001016}
1017
Suketu Shahf75a1982015-04-16 14:22:11 +05301018static int skl_suspend_complete(struct drm_i915_private *dev_priv)
1019{
1020 /* Enabling DC6 is not a hard requirement to enter runtime D3 */
1021
1022 /*
1023 * This is to ensure that CSR isn't identified as loaded before
1024 * CSR-loading program is called during runtime-resume.
1025 */
1026 intel_csr_load_status_set(dev_priv, FW_UNINITIALIZED);
1027
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01001028 skl_uninit_cdclk(dev_priv);
1029
Suketu Shahf75a1982015-04-16 14:22:11 +05301030 return 0;
1031}
1032
Sagar Kambleebc32822014-08-13 23:07:05 +05301033static int hsw_suspend_complete(struct drm_i915_private *dev_priv)
Paulo Zanoni97bea202014-03-07 20:12:33 -03001034{
Paulo Zanoni414de7a2014-03-07 20:12:35 -03001035 hsw_enable_pc8(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001036
1037 return 0;
Paulo Zanoni97bea202014-03-07 20:12:33 -03001038}
1039
Suketu Shah31335ce2014-11-24 13:37:45 +05301040static int bxt_suspend_complete(struct drm_i915_private *dev_priv)
1041{
1042 struct drm_device *dev = dev_priv->dev;
1043
1044 /* TODO: when DC5 support is added disable DC5 here. */
1045
1046 broxton_ddi_phy_uninit(dev);
1047 broxton_uninit_cdclk(dev);
1048 bxt_enable_dc9(dev_priv);
1049
1050 return 0;
1051}
1052
1053static int bxt_resume_prepare(struct drm_i915_private *dev_priv)
1054{
1055 struct drm_device *dev = dev_priv->dev;
1056
1057 /* TODO: when CSR FW support is added make sure the FW is loaded */
1058
1059 bxt_disable_dc9(dev_priv);
1060
1061 /*
1062 * TODO: when DC5 support is added enable DC5 here if the CSR FW
1063 * is available.
1064 */
1065 broxton_init_cdclk(dev);
1066 broxton_ddi_phy_init(dev);
1067 intel_prepare_ddi(dev);
1068
1069 return 0;
1070}
1071
Suketu Shahf75a1982015-04-16 14:22:11 +05301072static int skl_resume_prepare(struct drm_i915_private *dev_priv)
1073{
1074 struct drm_device *dev = dev_priv->dev;
1075
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01001076 skl_init_cdclk(dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05301077 intel_csr_load_program(dev);
1078
1079 return 0;
1080}
1081
Imre Deakddeea5b2014-05-05 15:19:56 +03001082/*
1083 * Save all Gunit registers that may be lost after a D3 and a subsequent
1084 * S0i[R123] transition. The list of registers needing a save/restore is
1085 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
1086 * registers in the following way:
1087 * - Driver: saved/restored by the driver
1088 * - Punit : saved/restored by the Punit firmware
1089 * - No, w/o marking: no need to save/restore, since the register is R/O or
1090 * used internally by the HW in a way that doesn't depend
1091 * keeping the content across a suspend/resume.
1092 * - Debug : used for debugging
1093 *
1094 * We save/restore all registers marked with 'Driver', with the following
1095 * exceptions:
1096 * - Registers out of use, including also registers marked with 'Debug'.
1097 * These have no effect on the driver's operation, so we don't save/restore
1098 * them to reduce the overhead.
1099 * - Registers that are fully setup by an initialization function called from
1100 * the resume path. For example many clock gating and RPS/RC6 registers.
1101 * - Registers that provide the right functionality with their reset defaults.
1102 *
1103 * TODO: Except for registers that based on the above 3 criteria can be safely
1104 * ignored, we save/restore all others, practically treating the HW context as
1105 * a black-box for the driver. Further investigation is needed to reduce the
1106 * saved/restored registers even further, by following the same 3 criteria.
1107 */
1108static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1109{
1110 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1111 int i;
1112
1113 /* GAM 0x4000-0x4770 */
1114 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
1115 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
1116 s->arb_mode = I915_READ(ARB_MODE);
1117 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
1118 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
1119
1120 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1121 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS_BASE + i * 4);
1122
1123 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07001124 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03001125
1126 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
1127 s->ecochk = I915_READ(GAM_ECOCHK);
1128 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
1129 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
1130
1131 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
1132
1133 /* MBC 0x9024-0x91D0, 0x8500 */
1134 s->g3dctl = I915_READ(VLV_G3DCTL);
1135 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
1136 s->mbctl = I915_READ(GEN6_MBCTL);
1137
1138 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1139 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
1140 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
1141 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
1142 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
1143 s->rstctl = I915_READ(GEN6_RSTCTL);
1144 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
1145
1146 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1147 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
1148 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
1149 s->rpdeuc = I915_READ(GEN6_RPDEUC);
1150 s->ecobus = I915_READ(ECOBUS);
1151 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
1152 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
1153 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
1154 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
1155 s->rcedata = I915_READ(VLV_RCEDATA);
1156 s->spare2gh = I915_READ(VLV_SPAREG2H);
1157
1158 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1159 s->gt_imr = I915_READ(GTIMR);
1160 s->gt_ier = I915_READ(GTIER);
1161 s->pm_imr = I915_READ(GEN6_PMIMR);
1162 s->pm_ier = I915_READ(GEN6_PMIER);
1163
1164 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1165 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH_BASE + i * 4);
1166
1167 /* GT SA CZ domain, 0x100000-0x138124 */
1168 s->tilectl = I915_READ(TILECTL);
1169 s->gt_fifoctl = I915_READ(GTFIFOCTL);
1170 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
1171 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1172 s->pmwgicz = I915_READ(VLV_PMWGICZ);
1173
1174 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1175 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
1176 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07001177 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03001178 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
1179
1180 /*
1181 * Not saving any of:
1182 * DFT, 0x9800-0x9EC0
1183 * SARB, 0xB000-0xB1FC
1184 * GAC, 0x5208-0x524C, 0x14000-0x14C000
1185 * PCI CFG
1186 */
1187}
1188
1189static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1190{
1191 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1192 u32 val;
1193 int i;
1194
1195 /* GAM 0x4000-0x4770 */
1196 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
1197 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
1198 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
1199 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
1200 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
1201
1202 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1203 I915_WRITE(GEN7_LRA_LIMITS_BASE + i * 4, s->lra_limits[i]);
1204
1205 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07001206 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03001207
1208 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
1209 I915_WRITE(GAM_ECOCHK, s->ecochk);
1210 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
1211 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
1212
1213 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
1214
1215 /* MBC 0x9024-0x91D0, 0x8500 */
1216 I915_WRITE(VLV_G3DCTL, s->g3dctl);
1217 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
1218 I915_WRITE(GEN6_MBCTL, s->mbctl);
1219
1220 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1221 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
1222 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
1223 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
1224 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
1225 I915_WRITE(GEN6_RSTCTL, s->rstctl);
1226 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
1227
1228 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1229 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
1230 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
1231 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
1232 I915_WRITE(ECOBUS, s->ecobus);
1233 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
1234 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
1235 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
1236 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
1237 I915_WRITE(VLV_RCEDATA, s->rcedata);
1238 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
1239
1240 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1241 I915_WRITE(GTIMR, s->gt_imr);
1242 I915_WRITE(GTIER, s->gt_ier);
1243 I915_WRITE(GEN6_PMIMR, s->pm_imr);
1244 I915_WRITE(GEN6_PMIER, s->pm_ier);
1245
1246 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1247 I915_WRITE(GEN7_GT_SCRATCH_BASE + i * 4, s->gt_scratch[i]);
1248
1249 /* GT SA CZ domain, 0x100000-0x138124 */
1250 I915_WRITE(TILECTL, s->tilectl);
1251 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
1252 /*
1253 * Preserve the GT allow wake and GFX force clock bit, they are not
1254 * be restored, as they are used to control the s0ix suspend/resume
1255 * sequence by the caller.
1256 */
1257 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1258 val &= VLV_GTLC_ALLOWWAKEREQ;
1259 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
1260 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1261
1262 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1263 val &= VLV_GFX_CLK_FORCE_ON_BIT;
1264 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
1265 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1266
1267 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
1268
1269 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1270 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
1271 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07001272 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03001273 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
1274}
1275
Imre Deak650ad972014-04-18 16:35:02 +03001276int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
1277{
1278 u32 val;
1279 int err;
1280
Imre Deak650ad972014-04-18 16:35:02 +03001281#define COND (I915_READ(VLV_GTLC_SURVIVABILITY_REG) & VLV_GFX_CLK_STATUS_BIT)
Imre Deak650ad972014-04-18 16:35:02 +03001282
1283 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1284 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
1285 if (force_on)
1286 val |= VLV_GFX_CLK_FORCE_ON_BIT;
1287 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1288
1289 if (!force_on)
1290 return 0;
1291
Imre Deak8d4eee92014-04-14 20:24:43 +03001292 err = wait_for(COND, 20);
Imre Deak650ad972014-04-18 16:35:02 +03001293 if (err)
1294 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
1295 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1296
1297 return err;
1298#undef COND
1299}
1300
Imre Deakddeea5b2014-05-05 15:19:56 +03001301static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
1302{
1303 u32 val;
1304 int err = 0;
1305
1306 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1307 val &= ~VLV_GTLC_ALLOWWAKEREQ;
1308 if (allow)
1309 val |= VLV_GTLC_ALLOWWAKEREQ;
1310 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1311 POSTING_READ(VLV_GTLC_WAKE_CTRL);
1312
1313#define COND (!!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEACK) == \
1314 allow)
1315 err = wait_for(COND, 1);
1316 if (err)
1317 DRM_ERROR("timeout disabling GT waking\n");
1318 return err;
1319#undef COND
1320}
1321
1322static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
1323 bool wait_for_on)
1324{
1325 u32 mask;
1326 u32 val;
1327 int err;
1328
1329 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
1330 val = wait_for_on ? mask : 0;
1331#define COND ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
1332 if (COND)
1333 return 0;
1334
1335 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
1336 wait_for_on ? "on" : "off",
1337 I915_READ(VLV_GTLC_PW_STATUS));
1338
1339 /*
1340 * RC6 transitioning can be delayed up to 2 msec (see
1341 * valleyview_enable_rps), use 3 msec for safety.
1342 */
1343 err = wait_for(COND, 3);
1344 if (err)
1345 DRM_ERROR("timeout waiting for GT wells to go %s\n",
1346 wait_for_on ? "on" : "off");
1347
1348 return err;
1349#undef COND
1350}
1351
1352static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
1353{
1354 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
1355 return;
1356
1357 DRM_ERROR("GT register access while GT waking disabled\n");
1358 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
1359}
1360
Sagar Kambleebc32822014-08-13 23:07:05 +05301361static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03001362{
1363 u32 mask;
1364 int err;
1365
1366 /*
1367 * Bspec defines the following GT well on flags as debug only, so
1368 * don't treat them as hard failures.
1369 */
1370 (void)vlv_wait_for_gt_wells(dev_priv, false);
1371
1372 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
1373 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
1374
1375 vlv_check_no_gt_access(dev_priv);
1376
1377 err = vlv_force_gfx_clock(dev_priv, true);
1378 if (err)
1379 goto err1;
1380
1381 err = vlv_allow_gt_wake(dev_priv, false);
1382 if (err)
1383 goto err2;
Deepak S98711162014-12-12 14:18:16 +05301384
1385 if (!IS_CHERRYVIEW(dev_priv->dev))
1386 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03001387
1388 err = vlv_force_gfx_clock(dev_priv, false);
1389 if (err)
1390 goto err2;
1391
1392 return 0;
1393
1394err2:
1395 /* For safety always re-enable waking and disable gfx clock forcing */
1396 vlv_allow_gt_wake(dev_priv, true);
1397err1:
1398 vlv_force_gfx_clock(dev_priv, false);
1399
1400 return err;
1401}
1402
Sagar Kamble016970b2014-08-13 23:07:06 +05301403static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1404 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03001405{
1406 struct drm_device *dev = dev_priv->dev;
1407 int err;
1408 int ret;
1409
1410 /*
1411 * If any of the steps fail just try to continue, that's the best we
1412 * can do at this point. Return the first error code (which will also
1413 * leave RPM permanently disabled).
1414 */
1415 ret = vlv_force_gfx_clock(dev_priv, true);
1416
Deepak S98711162014-12-12 14:18:16 +05301417 if (!IS_CHERRYVIEW(dev_priv->dev))
1418 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03001419
1420 err = vlv_allow_gt_wake(dev_priv, true);
1421 if (!ret)
1422 ret = err;
1423
1424 err = vlv_force_gfx_clock(dev_priv, false);
1425 if (!ret)
1426 ret = err;
1427
1428 vlv_check_no_gt_access(dev_priv);
1429
Sagar Kamble016970b2014-08-13 23:07:06 +05301430 if (rpm_resume) {
1431 intel_init_clock_gating(dev);
1432 i915_gem_restore_fences(dev);
1433 }
Imre Deakddeea5b2014-05-05 15:19:56 +03001434
1435 return ret;
1436}
1437
Paulo Zanoni97bea202014-03-07 20:12:33 -03001438static int intel_runtime_suspend(struct device *device)
Paulo Zanoni8a187452013-12-06 20:32:13 -02001439{
1440 struct pci_dev *pdev = to_pci_dev(device);
1441 struct drm_device *dev = pci_get_drvdata(pdev);
1442 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001443 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001444
Imre Deakaeab0b52014-04-14 20:24:36 +03001445 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6(dev))))
Imre Deakc6df39b2014-04-14 20:24:29 +03001446 return -ENODEV;
1447
Imre Deak604effb2014-08-26 13:26:56 +03001448 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1449 return -ENODEV;
1450
Paulo Zanoni8a187452013-12-06 20:32:13 -02001451 DRM_DEBUG_KMS("Suspending device\n");
1452
Imre Deak9486db62014-04-22 20:21:07 +03001453 /*
Imre Deakd6102972014-05-07 19:57:49 +03001454 * We could deadlock here in case another thread holding struct_mutex
1455 * calls RPM suspend concurrently, since the RPM suspend will wait
1456 * first for this RPM suspend to finish. In this case the concurrent
1457 * RPM resume will be followed by its RPM suspend counterpart. Still
1458 * for consistency return -EAGAIN, which will reschedule this suspend.
1459 */
1460 if (!mutex_trylock(&dev->struct_mutex)) {
1461 DRM_DEBUG_KMS("device lock contention, deffering suspend\n");
1462 /*
1463 * Bump the expiration timestamp, otherwise the suspend won't
1464 * be rescheduled.
1465 */
1466 pm_runtime_mark_last_busy(device);
1467
1468 return -EAGAIN;
1469 }
1470 /*
1471 * We are safe here against re-faults, since the fault handler takes
1472 * an RPM reference.
1473 */
1474 i915_gem_release_all_mmaps(dev_priv);
1475 mutex_unlock(&dev->struct_mutex);
1476
Paulo Zanonifac6adb2014-10-30 15:59:31 -02001477 intel_suspend_gt_powersave(dev);
Imre Deak2eb52522014-11-19 15:30:05 +02001478 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03001479
Sagar Kambleebc32822014-08-13 23:07:05 +05301480 ret = intel_suspend_complete(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001481 if (ret) {
1482 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Daniel Vetterb9632912014-09-30 10:56:44 +02001483 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001484
1485 return ret;
1486 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001487
Chris Wilson737b1502015-01-26 18:03:03 +02001488 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilsondc9fb092015-01-16 11:34:34 +02001489 intel_uncore_forcewake_reset(dev, false);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001490 dev_priv->pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08001491
1492 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03001493 * FIXME: We really should find a document that references the arguments
1494 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08001495 */
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03001496 if (IS_HASWELL(dev)) {
1497 /*
1498 * current versions of firmware which depend on this opregion
1499 * notification have repurposed the D1 definition to mean
1500 * "runtime suspended" vs. what you would normally expect (D3)
1501 * to distinguish it from notifications that might be sent via
1502 * the suspend path.
1503 */
1504 intel_opregion_notify_adapter(dev, PCI_D1);
1505 } else {
1506 /*
1507 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
1508 * being detected, and the call we do at intel_runtime_resume()
1509 * won't be able to restore them. Since PCI_D3hot matches the
1510 * actual specification and appears to be working, use it. Let's
1511 * assume the other non-Haswell platforms will stay the same as
1512 * Broadwell.
1513 */
1514 intel_opregion_notify_adapter(dev, PCI_D3hot);
1515 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02001516
Mika Kuoppala59bad942015-01-16 11:34:40 +02001517 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02001518
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001519 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02001520 return 0;
1521}
1522
Paulo Zanoni97bea202014-03-07 20:12:33 -03001523static int intel_runtime_resume(struct device *device)
Paulo Zanoni8a187452013-12-06 20:32:13 -02001524{
1525 struct pci_dev *pdev = to_pci_dev(device);
1526 struct drm_device *dev = pci_get_drvdata(pdev);
1527 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001528 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001529
Imre Deak604effb2014-08-26 13:26:56 +03001530 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1531 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001532
1533 DRM_DEBUG_KMS("Resuming device\n");
1534
Paulo Zanonicd2e9e92013-12-06 20:34:21 -02001535 intel_opregion_notify_adapter(dev, PCI_D0);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001536 dev_priv->pm.suspended = false;
1537
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001538 if (IS_GEN6(dev_priv))
1539 intel_init_pch_refclk(dev);
Suketu Shah31335ce2014-11-24 13:37:45 +05301540
1541 if (IS_BROXTON(dev))
1542 ret = bxt_resume_prepare(dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05301543 else if (IS_SKYLAKE(dev))
1544 ret = skl_resume_prepare(dev_priv);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001545 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1546 hsw_disable_pc8(dev_priv);
1547 else if (IS_VALLEYVIEW(dev_priv))
1548 ret = vlv_resume_prepare(dev_priv, true);
1549
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001550 /*
1551 * No point of rolling back things in case of an error, as the best
1552 * we can do is to hope that things will still work (and disable RPM).
1553 */
Imre Deak92b806d2014-04-14 20:24:39 +03001554 i915_gem_init_swizzling(dev);
1555 gen6_update_ring_freq(dev);
1556
Daniel Vetterb9632912014-09-30 10:56:44 +02001557 intel_runtime_pm_enable_interrupts(dev_priv);
Paulo Zanonifac6adb2014-10-30 15:59:31 -02001558 intel_enable_gt_powersave(dev);
Imre Deakb5478bc2014-04-14 20:24:37 +03001559
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001560 if (ret)
1561 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
1562 else
1563 DRM_DEBUG_KMS("Device resumed\n");
1564
1565 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001566}
1567
Sagar Kamble016970b2014-08-13 23:07:06 +05301568/*
1569 * This function implements common functionality of runtime and system
1570 * suspend sequence.
1571 */
Sagar Kambleebc32822014-08-13 23:07:05 +05301572static int intel_suspend_complete(struct drm_i915_private *dev_priv)
1573{
Sagar Kambleebc32822014-08-13 23:07:05 +05301574 int ret;
1575
Damien Lespiau16e44e32015-05-20 14:45:16 +01001576 if (IS_BROXTON(dev_priv))
Suketu Shah31335ce2014-11-24 13:37:45 +05301577 ret = bxt_suspend_complete(dev_priv);
Damien Lespiau16e44e32015-05-20 14:45:16 +01001578 else if (IS_SKYLAKE(dev_priv))
Suketu Shahf75a1982015-04-16 14:22:11 +05301579 ret = skl_suspend_complete(dev_priv);
Damien Lespiau16e44e32015-05-20 14:45:16 +01001580 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Sagar Kambleebc32822014-08-13 23:07:05 +05301581 ret = hsw_suspend_complete(dev_priv);
Damien Lespiau16e44e32015-05-20 14:45:16 +01001582 else if (IS_VALLEYVIEW(dev_priv))
Sagar Kambleebc32822014-08-13 23:07:05 +05301583 ret = vlv_suspend_complete(dev_priv);
Imre Deak604effb2014-08-26 13:26:56 +03001584 else
1585 ret = 0;
Sagar Kambleebc32822014-08-13 23:07:05 +05301586
1587 return ret;
1588}
1589
Chris Wilsonb4b78d12010-06-06 15:40:20 +01001590static const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03001591 /*
1592 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
1593 * PMSG_RESUME]
1594 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001595 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03001596 .suspend_late = i915_pm_suspend_late,
1597 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04001598 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03001599
1600 /*
1601 * S4 event handlers
1602 * @freeze, @freeze_late : called (1) before creating the
1603 * hibernation image [PMSG_FREEZE] and
1604 * (2) after rebooting, before restoring
1605 * the image [PMSG_QUIESCE]
1606 * @thaw, @thaw_early : called (1) after creating the hibernation
1607 * image, before writing it [PMSG_THAW]
1608 * and (2) after failing to create or
1609 * restore the image [PMSG_RECOVER]
1610 * @poweroff, @poweroff_late: called after writing the hibernation
1611 * image, before rebooting [PMSG_HIBERNATE]
1612 * @restore, @restore_early : called after rebooting and restoring the
1613 * hibernation image [PMSG_RESTORE]
1614 */
Imre Deak36d61e62014-10-23 19:23:24 +03001615 .freeze = i915_pm_suspend,
1616 .freeze_late = i915_pm_suspend_late,
1617 .thaw_early = i915_pm_resume_early,
1618 .thaw = i915_pm_resume,
1619 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02001620 .poweroff_late = i915_pm_poweroff_late,
Imre Deak76c4b252014-04-01 19:55:22 +03001621 .restore_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04001622 .restore = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03001623
1624 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03001625 .runtime_suspend = intel_runtime_suspend,
1626 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001627};
1628
Laurent Pinchart78b68552012-05-17 13:27:22 +02001629static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08001630 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001631 .open = drm_gem_vm_open,
1632 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001633};
1634
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001635static const struct file_operations i915_driver_fops = {
1636 .owner = THIS_MODULE,
1637 .open = drm_open,
1638 .release = drm_release,
1639 .unlocked_ioctl = drm_ioctl,
1640 .mmap = drm_gem_mmap,
1641 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001642 .read = drm_read,
1643#ifdef CONFIG_COMPAT
1644 .compat_ioctl = i915_compat_ioctl,
1645#endif
1646 .llseek = noop_llseek,
1647};
1648
Linus Torvalds1da177e2005-04-16 15:20:36 -07001649static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00001650 /* Don't use MTRRs here; the Xserver or userspace app should
1651 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11001652 */
Eric Anholt673a3942008-07-30 12:06:12 -07001653 .driver_features =
Daniel Vetter24986ee2013-12-11 11:34:33 +01001654 DRIVER_USE_AGP |
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001655 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
1656 DRIVER_RENDER,
Dave Airlie22eae942005-11-10 22:16:34 +11001657 .load = i915_driver_load,
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001658 .unload = i915_driver_unload,
Eric Anholt673a3942008-07-30 12:06:12 -07001659 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11001660 .lastclose = i915_driver_lastclose,
1661 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -07001662 .postclose = i915_driver_postclose,
David Herrmann915b4d12014-08-29 12:12:43 +02001663 .set_busid = drm_pci_set_busid,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01001664
1665 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
Imre Deakfc49b3d2014-10-23 19:23:27 +03001666 .suspend = i915_suspend_legacy,
Imre Deak76c4b252014-04-01 19:55:22 +03001667 .resume = i915_resume_legacy,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01001668
Dave Airliecda17382005-07-10 17:31:26 +10001669 .device_is_agp = i915_driver_device_is_agp,
Ben Gamari955b12d2009-02-17 20:08:49 -05001670#if defined(CONFIG_DEBUG_FS)
Ben Gamari27c202a2009-07-01 22:26:52 -04001671 .debugfs_init = i915_debugfs_init,
1672 .debugfs_cleanup = i915_debugfs_cleanup,
Ben Gamari955b12d2009-02-17 20:08:49 -05001673#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001674 .gem_free_object = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001675 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02001676
1677 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1678 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1679 .gem_prime_export = i915_gem_prime_export,
1680 .gem_prime_import = i915_gem_prime_import,
1681
Dave Airlieff72145b2011-02-07 12:16:14 +10001682 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10001683 .dumb_map_offset = i915_gem_mmap_gtt,
Daniel Vetter43387b32013-07-16 09:12:04 +02001684 .dumb_destroy = drm_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001685 .ioctls = i915_ioctls,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001686 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11001687 .name = DRIVER_NAME,
1688 .desc = DRIVER_DESC,
1689 .date = DRIVER_DATE,
1690 .major = DRIVER_MAJOR,
1691 .minor = DRIVER_MINOR,
1692 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001693};
1694
Dave Airlie8410ea32010-12-15 03:16:38 +10001695static struct pci_driver i915_pci_driver = {
1696 .name = DRIVER_NAME,
1697 .id_table = pciidlist,
1698 .probe = i915_pci_probe,
1699 .remove = i915_pci_remove,
1700 .driver.pm = &i915_pm_ops,
1701};
1702
Linus Torvalds1da177e2005-04-16 15:20:36 -07001703static int __init i915_init(void)
1704{
1705 driver.num_ioctls = i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -08001706
1707 /*
Chris Wilsonfd930472015-06-19 20:27:27 +01001708 * Enable KMS by default, unless explicitly overriden by
1709 * either the i915.modeset prarameter or by the
1710 * vga_text_mode_force boot option.
Jesse Barnes79e53942008-11-07 14:24:08 -08001711 */
Chris Wilsonfd930472015-06-19 20:27:27 +01001712 driver.driver_features |= DRIVER_MODESET;
1713
1714 if (i915.modeset == 0)
1715 driver.driver_features &= ~DRIVER_MODESET;
Jesse Barnes79e53942008-11-07 14:24:08 -08001716
1717#ifdef CONFIG_VGA_CONSOLE
Jani Nikulad330a952014-01-21 11:24:25 +02001718 if (vgacon_text_force() && i915.modeset == -1)
Jesse Barnes79e53942008-11-07 14:24:08 -08001719 driver.driver_features &= ~DRIVER_MODESET;
1720#endif
1721
Daniel Vetterb30324a2013-11-13 22:11:25 +01001722 if (!(driver.driver_features & DRIVER_MODESET)) {
Chris Wilson3885c6b2011-01-23 10:45:14 +00001723 driver.get_vblank_timestamp = NULL;
Daniel Vetterb30324a2013-11-13 22:11:25 +01001724 /* Silently fail loading to not upset userspace. */
Jani Nikulac9cd7b62014-06-02 16:58:30 +03001725 DRM_DEBUG_DRIVER("KMS and UMS disabled.\n");
Daniel Vetterb30324a2013-11-13 22:11:25 +01001726 return 0;
Daniel Vetterb30324a2013-11-13 22:11:25 +01001727 }
Chris Wilson3885c6b2011-01-23 10:45:14 +00001728
Matt Roperb2e77232015-01-22 16:53:12 -08001729 /*
1730 * FIXME: Note that we're lying to the DRM core here so that we can get access
1731 * to the atomic ioctl and the atomic properties. Only plane operations on
1732 * a single CRTC will actually work.
1733 */
1734 if (i915.nuclear_pageflip)
1735 driver.driver_features |= DRIVER_ATOMIC;
1736
Dave Airlie8410ea32010-12-15 03:16:38 +10001737 return drm_pci_init(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001738}
1739
1740static void __exit i915_exit(void)
1741{
Daniel Vetterb33ecdd2013-11-15 17:16:33 +01001742 if (!(driver.driver_features & DRIVER_MODESET))
1743 return; /* Never loaded a driver. */
Daniel Vetterb33ecdd2013-11-15 17:16:33 +01001744
Dave Airlie8410ea32010-12-15 03:16:38 +10001745 drm_pci_exit(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001746}
1747
1748module_init(i915_init);
1749module_exit(i915_exit);
1750
Damien Lespiau0a6d1632014-08-27 11:30:20 +01001751MODULE_AUTHOR("Tungsten Graphics, Inc.");
Damien Lespiau1eab9232014-08-27 11:30:21 +01001752MODULE_AUTHOR("Intel Corporation");
Damien Lespiau0a6d1632014-08-27 11:30:20 +01001753
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001754MODULE_DESCRIPTION(DRIVER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001755MODULE_LICENSE("GPL and additional rights");