blob: d15ea50f5854164568e4220e6fc7b4ab56ea1a9b [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include "drmP.h"
34#include "drm.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Zhenyu Wang036a4a72009-06-08 14:40:19 +080040/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010041static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050042ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080043{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000044 if ((dev_priv->irq_mask & mask) != 0) {
45 dev_priv->irq_mask &= ~mask;
46 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000047 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080048 }
49}
50
51static inline void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050052ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080053{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000054 if ((dev_priv->irq_mask & mask) != mask) {
55 dev_priv->irq_mask |= mask;
56 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000057 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080058 }
59}
60
Keith Packard7c463582008-11-04 02:03:27 -080061void
62i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
63{
64 if ((dev_priv->pipestat[pipe] & mask) != mask) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080065 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -080066
67 dev_priv->pipestat[pipe] |= mask;
68 /* Enable the interrupt, clear any pending status */
69 I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
Chris Wilson3143a2b2010-11-16 15:55:10 +000070 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -080071 }
72}
73
74void
75i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
76{
77 if ((dev_priv->pipestat[pipe] & mask) != 0) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080078 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -080079
80 dev_priv->pipestat[pipe] &= ~mask;
81 I915_WRITE(reg, dev_priv->pipestat[pipe]);
Chris Wilson3143a2b2010-11-16 15:55:10 +000082 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -080083 }
84}
85
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +100086/**
Zhao Yakui01c66882009-10-28 05:10:00 +000087 * intel_enable_asle - enable ASLE interrupt for OpRegion
88 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +000089void intel_enable_asle(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +000090{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000091 drm_i915_private_t *dev_priv = dev->dev_private;
92 unsigned long irqflags;
93
Jesse Barnes7e231dbe2012-03-28 13:39:38 -070094 /* FIXME: opregion/asle for VLV */
95 if (IS_VALLEYVIEW(dev))
96 return;
97
Chris Wilson1ec14ad2010-12-04 11:30:53 +000098 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +000099
Eric Anholtc619eed2010-01-28 16:45:52 -0800100 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500101 ironlake_enable_display_irq(dev_priv, DE_GSE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800102 else {
Zhao Yakui01c66882009-10-28 05:10:00 +0000103 i915_enable_pipestat(dev_priv, 1,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700104 PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100105 if (INTEL_INFO(dev)->gen >= 4)
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800106 i915_enable_pipestat(dev_priv, 0,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700107 PIPE_LEGACY_BLC_EVENT_ENABLE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800108 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000109
110 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000111}
112
113/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700114 * i915_pipe_enabled - check if a pipe is enabled
115 * @dev: DRM device
116 * @pipe: pipe to check
117 *
118 * Reading certain registers when the pipe is disabled can hang the chip.
119 * Use this routine to make sure the PLL is running and the pipe is active
120 * before reading such registers if unsure.
121 */
122static int
123i915_pipe_enabled(struct drm_device *dev, int pipe)
124{
125 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson5eddb702010-09-11 13:48:45 +0100126 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700127}
128
Keith Packard42f52ef2008-10-18 19:39:29 -0700129/* Called from drm generic code, passed a 'crtc', which
130 * we use as a pipe index
131 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700132static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700133{
134 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
135 unsigned long high_frame;
136 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100137 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700138
139 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800140 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800141 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700142 return 0;
143 }
144
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800145 high_frame = PIPEFRAME(pipe);
146 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100147
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700148 /*
149 * High & low register fields aren't synchronized, so make sure
150 * we get a low value that's stable across two reads of the high
151 * register.
152 */
153 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100154 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
155 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
156 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700157 } while (high1 != high2);
158
Chris Wilson5eddb702010-09-11 13:48:45 +0100159 high1 >>= PIPE_FRAME_HIGH_SHIFT;
160 low >>= PIPE_FRAME_LOW_SHIFT;
161 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700162}
163
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700164static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800165{
166 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800167 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800168
169 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800170 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800171 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800172 return 0;
173 }
174
175 return I915_READ(reg);
176}
177
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700178static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100179 int *vpos, int *hpos)
180{
181 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
182 u32 vbl = 0, position = 0;
183 int vbl_start, vbl_end, htotal, vtotal;
184 bool in_vbl = true;
185 int ret = 0;
186
187 if (!i915_pipe_enabled(dev, pipe)) {
188 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800189 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100190 return 0;
191 }
192
193 /* Get vtotal. */
194 vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);
195
196 if (INTEL_INFO(dev)->gen >= 4) {
197 /* No obvious pixelcount register. Only query vertical
198 * scanout position from Display scan line register.
199 */
200 position = I915_READ(PIPEDSL(pipe));
201
202 /* Decode into vertical scanout position. Don't have
203 * horizontal scanout position.
204 */
205 *vpos = position & 0x1fff;
206 *hpos = 0;
207 } else {
208 /* Have access to pixelcount since start of frame.
209 * We can split this into vertical and horizontal
210 * scanout position.
211 */
212 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
213
214 htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
215 *vpos = position / htotal;
216 *hpos = position - (*vpos * htotal);
217 }
218
219 /* Query vblank area. */
220 vbl = I915_READ(VBLANK(pipe));
221
222 /* Test position against vblank region. */
223 vbl_start = vbl & 0x1fff;
224 vbl_end = (vbl >> 16) & 0x1fff;
225
226 if ((*vpos < vbl_start) || (*vpos > vbl_end))
227 in_vbl = false;
228
229 /* Inside "upper part" of vblank area? Apply corrective offset: */
230 if (in_vbl && (*vpos >= vbl_start))
231 *vpos = *vpos - vtotal;
232
233 /* Readouts valid? */
234 if (vbl > 0)
235 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
236
237 /* In vblank? */
238 if (in_vbl)
239 ret |= DRM_SCANOUTPOS_INVBL;
240
241 return ret;
242}
243
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700244static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100245 int *max_error,
246 struct timeval *vblank_time,
247 unsigned flags)
248{
Chris Wilson4041b852011-01-22 10:07:56 +0000249 struct drm_i915_private *dev_priv = dev->dev_private;
250 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100251
Chris Wilson4041b852011-01-22 10:07:56 +0000252 if (pipe < 0 || pipe >= dev_priv->num_pipe) {
253 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100254 return -EINVAL;
255 }
256
257 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000258 crtc = intel_get_crtc_for_pipe(dev, pipe);
259 if (crtc == NULL) {
260 DRM_ERROR("Invalid crtc %d\n", pipe);
261 return -EINVAL;
262 }
263
264 if (!crtc->enabled) {
265 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
266 return -EBUSY;
267 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100268
269 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000270 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
271 vblank_time, flags,
272 crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100273}
274
Jesse Barnes5ca58282009-03-31 14:11:15 -0700275/*
276 * Handle hotplug events outside the interrupt handler proper.
277 */
278static void i915_hotplug_work_func(struct work_struct *work)
279{
280 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
281 hotplug_work);
282 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700283 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100284 struct intel_encoder *encoder;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700285
Keith Packarda65e34c2011-07-25 10:04:56 -0700286 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800287 DRM_DEBUG_KMS("running encoder hotplug functions\n");
288
Chris Wilson4ef69c72010-09-09 15:14:28 +0100289 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
290 if (encoder->hot_plug)
291 encoder->hot_plug(encoder);
292
Keith Packard40ee3382011-07-28 15:31:19 -0700293 mutex_unlock(&mode_config->mutex);
294
Jesse Barnes5ca58282009-03-31 14:11:15 -0700295 /* Just fire off a uevent and let userspace tell us what to do */
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000296 drm_helper_hpd_irq_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700297}
298
Daniel Vetter92703882012-08-09 16:46:01 +0200299/* defined intel_pm.c */
300extern spinlock_t mchdev_lock;
301
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200302static void ironlake_handle_rps_change(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800303{
304 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000305 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200306 u8 new_delay;
307 unsigned long flags;
308
309 spin_lock_irqsave(&mchdev_lock, flags);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800310
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200311 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
312
Daniel Vetter92703882012-08-09 16:46:01 +0200313 new_delay = dev_priv->cur_delay;
314
Jesse Barnes7648fa92010-05-20 14:28:11 -0700315 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000316 busy_up = I915_READ(RCPREVBSYTUPAVG);
317 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800318 max_avg = I915_READ(RCBMAXAVG);
319 min_avg = I915_READ(RCBMINAVG);
320
321 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000322 if (busy_up > max_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800323 if (dev_priv->cur_delay != dev_priv->max_delay)
324 new_delay = dev_priv->cur_delay - 1;
325 if (new_delay < dev_priv->max_delay)
326 new_delay = dev_priv->max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000327 } else if (busy_down < min_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800328 if (dev_priv->cur_delay != dev_priv->min_delay)
329 new_delay = dev_priv->cur_delay + 1;
330 if (new_delay > dev_priv->min_delay)
331 new_delay = dev_priv->min_delay;
332 }
333
Jesse Barnes7648fa92010-05-20 14:28:11 -0700334 if (ironlake_set_drps(dev, new_delay))
335 dev_priv->cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800336
Daniel Vetter92703882012-08-09 16:46:01 +0200337 spin_unlock_irqrestore(&mchdev_lock, flags);
338
Jesse Barnesf97108d2010-01-29 11:27:07 -0800339 return;
340}
341
Chris Wilson549f7362010-10-19 11:19:32 +0100342static void notify_ring(struct drm_device *dev,
343 struct intel_ring_buffer *ring)
344{
345 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9862e602011-01-04 22:22:17 +0000346
Chris Wilson475553d2011-01-20 09:52:56 +0000347 if (ring->obj == NULL)
348 return;
349
Chris Wilson6d171cb2012-04-28 09:00:03 +0100350 trace_i915_gem_request_complete(ring, ring->get_seqno(ring));
Chris Wilson9862e602011-01-04 22:22:17 +0000351
Chris Wilson549f7362010-10-19 11:19:32 +0100352 wake_up_all(&ring->irq_queue);
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700353 if (i915_enable_hangcheck) {
354 dev_priv->hangcheck_count = 0;
355 mod_timer(&dev_priv->hangcheck_timer,
356 jiffies +
357 msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
358 }
Chris Wilson549f7362010-10-19 11:19:32 +0100359}
360
Ben Widawsky4912d042011-04-25 11:25:20 -0700361static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800362{
Ben Widawsky4912d042011-04-25 11:25:20 -0700363 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200364 rps.work);
Ben Widawsky4912d042011-04-25 11:25:20 -0700365 u32 pm_iir, pm_imr;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100366 u8 new_delay;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800367
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200368 spin_lock_irq(&dev_priv->rps.lock);
369 pm_iir = dev_priv->rps.pm_iir;
370 dev_priv->rps.pm_iir = 0;
Ben Widawsky4912d042011-04-25 11:25:20 -0700371 pm_imr = I915_READ(GEN6_PMIMR);
Daniel Vettera9e26412011-09-08 14:00:21 +0200372 I915_WRITE(GEN6_PMIMR, 0);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200373 spin_unlock_irq(&dev_priv->rps.lock);
Ben Widawsky4912d042011-04-25 11:25:20 -0700374
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100375 if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800376 return;
377
Ben Widawsky4912d042011-04-25 11:25:20 -0700378 mutex_lock(&dev_priv->dev->struct_mutex);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100379
380 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200381 new_delay = dev_priv->rps.cur_delay + 1;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100382 else
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200383 new_delay = dev_priv->rps.cur_delay - 1;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800384
Ben Widawsky4912d042011-04-25 11:25:20 -0700385 gen6_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800386
Ben Widawsky4912d042011-04-25 11:25:20 -0700387 mutex_unlock(&dev_priv->dev->struct_mutex);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800388}
389
Ben Widawskye3689192012-05-25 16:56:22 -0700390
391/**
392 * ivybridge_parity_work - Workqueue called when a parity error interrupt
393 * occurred.
394 * @work: workqueue struct
395 *
396 * Doesn't actually do anything except notify userspace. As a consequence of
397 * this event, userspace should try to remap the bad rows since statistically
398 * it is likely the same row is more likely to go bad again.
399 */
400static void ivybridge_parity_work(struct work_struct *work)
401{
402 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
403 parity_error_work);
404 u32 error_status, row, bank, subbank;
405 char *parity_event[5];
406 uint32_t misccpctl;
407 unsigned long flags;
408
409 /* We must turn off DOP level clock gating to access the L3 registers.
410 * In order to prevent a get/put style interface, acquire struct mutex
411 * any time we access those registers.
412 */
413 mutex_lock(&dev_priv->dev->struct_mutex);
414
415 misccpctl = I915_READ(GEN7_MISCCPCTL);
416 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
417 POSTING_READ(GEN7_MISCCPCTL);
418
419 error_status = I915_READ(GEN7_L3CDERRST1);
420 row = GEN7_PARITY_ERROR_ROW(error_status);
421 bank = GEN7_PARITY_ERROR_BANK(error_status);
422 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
423
424 I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
425 GEN7_L3CDERRST1_ENABLE);
426 POSTING_READ(GEN7_L3CDERRST1);
427
428 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
429
430 spin_lock_irqsave(&dev_priv->irq_lock, flags);
431 dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
432 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
433 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
434
435 mutex_unlock(&dev_priv->dev->struct_mutex);
436
437 parity_event[0] = "L3_PARITY_ERROR=1";
438 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
439 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
440 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
441 parity_event[4] = NULL;
442
443 kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
444 KOBJ_CHANGE, parity_event);
445
446 DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
447 row, bank, subbank);
448
449 kfree(parity_event[3]);
450 kfree(parity_event[2]);
451 kfree(parity_event[1]);
452}
453
Daniel Vetterd2ba8472012-05-31 14:57:41 +0200454static void ivybridge_handle_parity_error(struct drm_device *dev)
Ben Widawskye3689192012-05-25 16:56:22 -0700455{
456 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
457 unsigned long flags;
458
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700459 if (!HAS_L3_GPU_CACHE(dev))
Ben Widawskye3689192012-05-25 16:56:22 -0700460 return;
461
462 spin_lock_irqsave(&dev_priv->irq_lock, flags);
463 dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
464 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
465 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
466
467 queue_work(dev_priv->wq, &dev_priv->parity_error_work);
468}
469
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200470static void snb_gt_irq_handler(struct drm_device *dev,
471 struct drm_i915_private *dev_priv,
472 u32 gt_iir)
473{
474
475 if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
476 GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
477 notify_ring(dev, &dev_priv->ring[RCS]);
478 if (gt_iir & GEN6_BSD_USER_INTERRUPT)
479 notify_ring(dev, &dev_priv->ring[VCS]);
480 if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
481 notify_ring(dev, &dev_priv->ring[BCS]);
482
483 if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
484 GT_GEN6_BSD_CS_ERROR_INTERRUPT |
485 GT_RENDER_CS_ERROR_INTERRUPT)) {
486 DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
487 i915_handle_error(dev, false);
488 }
Ben Widawskye3689192012-05-25 16:56:22 -0700489
490 if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
491 ivybridge_handle_parity_error(dev);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200492}
493
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100494static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
495 u32 pm_iir)
496{
497 unsigned long flags;
498
499 /*
500 * IIR bits should never already be set because IMR should
501 * prevent an interrupt from being shown in IIR. The warning
502 * displays a case where we've unsafely cleared
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200503 * dev_priv->rps.pm_iir. Although missing an interrupt of the same
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100504 * type is not a problem, it displays a problem in the logic.
505 *
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200506 * The mask bit in IMR is cleared by dev_priv->rps.work.
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100507 */
508
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200509 spin_lock_irqsave(&dev_priv->rps.lock, flags);
510 WARN(dev_priv->rps.pm_iir & pm_iir, "Missed a PM interrupt\n");
511 dev_priv->rps.pm_iir |= pm_iir;
512 I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100513 POSTING_READ(GEN6_PMIMR);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200514 spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100515
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200516 queue_work(dev_priv->wq, &dev_priv->rps.work);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100517}
518
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700519static irqreturn_t valleyview_irq_handler(DRM_IRQ_ARGS)
520{
521 struct drm_device *dev = (struct drm_device *) arg;
522 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
523 u32 iir, gt_iir, pm_iir;
524 irqreturn_t ret = IRQ_NONE;
525 unsigned long irqflags;
526 int pipe;
527 u32 pipe_stats[I915_MAX_PIPES];
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700528 bool blc_event;
529
530 atomic_inc(&dev_priv->irq_received);
531
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700532 while (true) {
533 iir = I915_READ(VLV_IIR);
534 gt_iir = I915_READ(GTIIR);
535 pm_iir = I915_READ(GEN6_PMIIR);
536
537 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
538 goto out;
539
540 ret = IRQ_HANDLED;
541
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200542 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700543
544 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
545 for_each_pipe(pipe) {
546 int reg = PIPESTAT(pipe);
547 pipe_stats[pipe] = I915_READ(reg);
548
549 /*
550 * Clear the PIPE*STAT regs before the IIR
551 */
552 if (pipe_stats[pipe] & 0x8000ffff) {
553 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
554 DRM_DEBUG_DRIVER("pipe %c underrun\n",
555 pipe_name(pipe));
556 I915_WRITE(reg, pipe_stats[pipe]);
557 }
558 }
559 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
560
Jesse Barnes31acc7f2012-06-20 10:53:11 -0700561 for_each_pipe(pipe) {
562 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
563 drm_handle_vblank(dev, pipe);
564
565 if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
566 intel_prepare_page_flip(dev, pipe);
567 intel_finish_page_flip(dev, pipe);
568 }
569 }
570
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700571 /* Consume port. Then clear IIR or we'll miss events */
572 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
573 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
574
575 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
576 hotplug_status);
577 if (hotplug_status & dev_priv->hotplug_supported_mask)
578 queue_work(dev_priv->wq,
579 &dev_priv->hotplug_work);
580
581 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
582 I915_READ(PORT_HOTPLUG_STAT);
583 }
584
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700585 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
586 blc_event = true;
587
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100588 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
589 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700590
591 I915_WRITE(GTIIR, gt_iir);
592 I915_WRITE(GEN6_PMIIR, pm_iir);
593 I915_WRITE(VLV_IIR, iir);
594 }
595
596out:
597 return ret;
598}
599
Adam Jackson23e81d62012-06-06 15:45:44 -0400600static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -0800601{
602 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800603 int pipe;
Jesse Barnes776ad802011-01-04 15:09:39 -0800604
Jesse Barnes776ad802011-01-04 15:09:39 -0800605 if (pch_iir & SDE_AUDIO_POWER_MASK)
606 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
607 (pch_iir & SDE_AUDIO_POWER_MASK) >>
608 SDE_AUDIO_POWER_SHIFT);
609
610 if (pch_iir & SDE_GMBUS)
611 DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
612
613 if (pch_iir & SDE_AUDIO_HDCP_MASK)
614 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
615
616 if (pch_iir & SDE_AUDIO_TRANS_MASK)
617 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
618
619 if (pch_iir & SDE_POISON)
620 DRM_ERROR("PCH poison interrupt\n");
621
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800622 if (pch_iir & SDE_FDI_MASK)
623 for_each_pipe(pipe)
624 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
625 pipe_name(pipe),
626 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -0800627
628 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
629 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
630
631 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
632 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
633
634 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
635 DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
636 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
637 DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
638}
639
Adam Jackson23e81d62012-06-06 15:45:44 -0400640static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
641{
642 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
643 int pipe;
644
645 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT)
646 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
647 (pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
648 SDE_AUDIO_POWER_SHIFT_CPT);
649
650 if (pch_iir & SDE_AUX_MASK_CPT)
651 DRM_DEBUG_DRIVER("AUX channel interrupt\n");
652
653 if (pch_iir & SDE_GMBUS_CPT)
654 DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
655
656 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
657 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
658
659 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
660 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
661
662 if (pch_iir & SDE_FDI_MASK_CPT)
663 for_each_pipe(pipe)
664 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
665 pipe_name(pipe),
666 I915_READ(FDI_RX_IIR(pipe)));
667}
668
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700669static irqreturn_t ivybridge_irq_handler(DRM_IRQ_ARGS)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700670{
671 struct drm_device *dev = (struct drm_device *) arg;
672 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson0e434062012-05-09 21:45:44 +0100673 u32 de_iir, gt_iir, de_ier, pm_iir;
674 irqreturn_t ret = IRQ_NONE;
675 int i;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700676
677 atomic_inc(&dev_priv->irq_received);
678
679 /* disable master interrupt before clearing iir */
680 de_ier = I915_READ(DEIER);
681 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson0e434062012-05-09 21:45:44 +0100682
683 gt_iir = I915_READ(GTIIR);
684 if (gt_iir) {
685 snb_gt_irq_handler(dev, dev_priv, gt_iir);
686 I915_WRITE(GTIIR, gt_iir);
687 ret = IRQ_HANDLED;
688 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700689
690 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +0100691 if (de_iir) {
692 if (de_iir & DE_GSE_IVB)
693 intel_opregion_gse_intr(dev);
694
695 for (i = 0; i < 3; i++) {
696 if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
697 intel_prepare_page_flip(dev, i);
698 intel_finish_page_flip_plane(dev, i);
699 }
700 if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
701 drm_handle_vblank(dev, i);
702 }
703
704 /* check event from PCH */
705 if (de_iir & DE_PCH_EVENT_IVB) {
706 u32 pch_iir = I915_READ(SDEIIR);
707
708 if (pch_iir & SDE_HOTPLUG_MASK_CPT)
709 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
Adam Jackson23e81d62012-06-06 15:45:44 -0400710 cpt_irq_handler(dev, pch_iir);
Chris Wilson0e434062012-05-09 21:45:44 +0100711
712 /* clear PCH hotplug event before clear CPU irq */
713 I915_WRITE(SDEIIR, pch_iir);
714 }
715
716 I915_WRITE(DEIIR, de_iir);
717 ret = IRQ_HANDLED;
718 }
719
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700720 pm_iir = I915_READ(GEN6_PMIIR);
Chris Wilson0e434062012-05-09 21:45:44 +0100721 if (pm_iir) {
722 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
723 gen6_queue_rps_work(dev_priv, pm_iir);
724 I915_WRITE(GEN6_PMIIR, pm_iir);
725 ret = IRQ_HANDLED;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700726 }
727
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700728 I915_WRITE(DEIER, de_ier);
729 POSTING_READ(DEIER);
730
731 return ret;
732}
733
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200734static void ilk_gt_irq_handler(struct drm_device *dev,
735 struct drm_i915_private *dev_priv,
736 u32 gt_iir)
737{
738 if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
739 notify_ring(dev, &dev_priv->ring[RCS]);
740 if (gt_iir & GT_BSD_USER_INTERRUPT)
741 notify_ring(dev, &dev_priv->ring[VCS]);
742}
743
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700744static irqreturn_t ironlake_irq_handler(DRM_IRQ_ARGS)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800745{
Jesse Barnes46979952011-04-07 13:53:55 -0700746 struct drm_device *dev = (struct drm_device *) arg;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800747 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
748 int ret = IRQ_NONE;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800749 u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100750 u32 hotplug_mask;
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100751
Jesse Barnes46979952011-04-07 13:53:55 -0700752 atomic_inc(&dev_priv->irq_received);
753
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000754 /* disable master interrupt before clearing iir */
755 de_ier = I915_READ(DEIER);
756 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000757 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000758
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800759 de_iir = I915_READ(DEIIR);
760 gt_iir = I915_READ(GTIIR);
Zhenyu Wangc6501562009-11-03 18:57:21 +0000761 pch_iir = I915_READ(SDEIIR);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800762 pm_iir = I915_READ(GEN6_PMIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800763
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800764 if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
765 (!IS_GEN6(dev) || pm_iir == 0))
Zou Nan haic7c85102010-01-15 10:29:06 +0800766 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800767
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100768 if (HAS_PCH_CPT(dev))
769 hotplug_mask = SDE_HOTPLUG_MASK_CPT;
770 else
771 hotplug_mask = SDE_HOTPLUG_MASK;
772
Zou Nan haic7c85102010-01-15 10:29:06 +0800773 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800774
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200775 if (IS_GEN5(dev))
776 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
777 else
778 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800779
780 if (de_iir & DE_GSE)
Chris Wilson3b617962010-08-24 09:02:58 +0100781 intel_opregion_gse_intr(dev);
Zou Nan haic7c85102010-01-15 10:29:06 +0800782
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800783 if (de_iir & DE_PLANEA_FLIP_DONE) {
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800784 intel_prepare_page_flip(dev, 0);
Chris Wilson2bbda382010-09-02 17:59:39 +0100785 intel_finish_page_flip_plane(dev, 0);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800786 }
787
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800788 if (de_iir & DE_PLANEB_FLIP_DONE) {
789 intel_prepare_page_flip(dev, 1);
Chris Wilson2bbda382010-09-02 17:59:39 +0100790 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800791 }
Li Pengc062df62010-01-23 00:12:58 +0800792
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800793 if (de_iir & DE_PIPEA_VBLANK)
794 drm_handle_vblank(dev, 0);
795
796 if (de_iir & DE_PIPEB_VBLANK)
797 drm_handle_vblank(dev, 1);
798
Zou Nan haic7c85102010-01-15 10:29:06 +0800799 /* check event from PCH */
Jesse Barnes776ad802011-01-04 15:09:39 -0800800 if (de_iir & DE_PCH_EVENT) {
801 if (pch_iir & hotplug_mask)
802 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
Adam Jackson23e81d62012-06-06 15:45:44 -0400803 if (HAS_PCH_CPT(dev))
804 cpt_irq_handler(dev, pch_iir);
805 else
806 ibx_irq_handler(dev, pch_iir);
Jesse Barnes776ad802011-01-04 15:09:39 -0800807 }
Zou Nan haic7c85102010-01-15 10:29:06 +0800808
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200809 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
810 ironlake_handle_rps_change(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800811
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100812 if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
813 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800814
Zou Nan haic7c85102010-01-15 10:29:06 +0800815 /* should clear PCH hotplug event before clear CPU irq */
816 I915_WRITE(SDEIIR, pch_iir);
817 I915_WRITE(GTIIR, gt_iir);
818 I915_WRITE(DEIIR, de_iir);
Ben Widawsky4912d042011-04-25 11:25:20 -0700819 I915_WRITE(GEN6_PMIIR, pm_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800820
821done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000822 I915_WRITE(DEIER, de_ier);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000823 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000824
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800825 return ret;
826}
827
Jesse Barnes8a905232009-07-11 16:48:03 -0400828/**
829 * i915_error_work_func - do process context error handling work
830 * @work: work struct
831 *
832 * Fire an error uevent so userspace can see that a hang or error
833 * was detected.
834 */
835static void i915_error_work_func(struct work_struct *work)
836{
837 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
838 error_work);
839 struct drm_device *dev = dev_priv->dev;
Ben Gamarif316a422009-09-14 17:48:46 -0400840 char *error_event[] = { "ERROR=1", NULL };
841 char *reset_event[] = { "RESET=1", NULL };
842 char *reset_done_event[] = { "ERROR=0", NULL };
Jesse Barnes8a905232009-07-11 16:48:03 -0400843
Ben Gamarif316a422009-09-14 17:48:46 -0400844 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -0400845
Ben Gamariba1234d2009-09-14 17:48:47 -0400846 if (atomic_read(&dev_priv->mm.wedged)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100847 DRM_DEBUG_DRIVER("resetting chip\n");
848 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200849 if (!i915_reset(dev)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100850 atomic_set(&dev_priv->mm.wedged, 0);
851 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
Ben Gamarif316a422009-09-14 17:48:46 -0400852 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100853 complete_all(&dev_priv->error_completion);
Ben Gamarif316a422009-09-14 17:48:46 -0400854 }
Jesse Barnes8a905232009-07-11 16:48:03 -0400855}
856
Chris Wilson3bd3c932010-08-19 08:19:30 +0100857#ifdef CONFIG_DEBUG_FS
Chris Wilson9df30792010-02-18 10:24:56 +0000858static struct drm_i915_error_object *
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000859i915_error_object_create(struct drm_i915_private *dev_priv,
Chris Wilson05394f32010-11-08 19:18:58 +0000860 struct drm_i915_gem_object *src)
Chris Wilson9df30792010-02-18 10:24:56 +0000861{
862 struct drm_i915_error_object *dst;
Chris Wilson9df30792010-02-18 10:24:56 +0000863 int page, page_count;
Chris Wilsone56660d2010-08-07 11:01:26 +0100864 u32 reloc_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000865
Chris Wilson05394f32010-11-08 19:18:58 +0000866 if (src == NULL || src->pages == NULL)
Chris Wilson9df30792010-02-18 10:24:56 +0000867 return NULL;
868
Chris Wilson05394f32010-11-08 19:18:58 +0000869 page_count = src->base.size / PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000870
Akshay Joshi0206e352011-08-16 15:34:10 -0400871 dst = kmalloc(sizeof(*dst) + page_count * sizeof(u32 *), GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000872 if (dst == NULL)
873 return NULL;
874
Chris Wilson05394f32010-11-08 19:18:58 +0000875 reloc_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000876 for (page = 0; page < page_count; page++) {
Andrew Morton788885a2010-05-11 14:07:05 -0700877 unsigned long flags;
Chris Wilsone56660d2010-08-07 11:01:26 +0100878 void *d;
Andrew Morton788885a2010-05-11 14:07:05 -0700879
Chris Wilsone56660d2010-08-07 11:01:26 +0100880 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000881 if (d == NULL)
882 goto unwind;
Chris Wilsone56660d2010-08-07 11:01:26 +0100883
Andrew Morton788885a2010-05-11 14:07:05 -0700884 local_irq_save(flags);
Daniel Vetter74898d72012-02-15 23:50:22 +0100885 if (reloc_offset < dev_priv->mm.gtt_mappable_end &&
886 src->has_global_gtt_mapping) {
Chris Wilson172975aa2011-12-14 13:57:25 +0100887 void __iomem *s;
888
889 /* Simply ignore tiling or any overlapping fence.
890 * It's part of the error state, and this hopefully
891 * captures what the GPU read.
892 */
893
894 s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
895 reloc_offset);
896 memcpy_fromio(d, s, PAGE_SIZE);
897 io_mapping_unmap_atomic(s);
898 } else {
899 void *s;
900
901 drm_clflush_pages(&src->pages[page], 1);
902
903 s = kmap_atomic(src->pages[page]);
904 memcpy(d, s, PAGE_SIZE);
905 kunmap_atomic(s);
906
907 drm_clflush_pages(&src->pages[page], 1);
908 }
Andrew Morton788885a2010-05-11 14:07:05 -0700909 local_irq_restore(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100910
Chris Wilson9df30792010-02-18 10:24:56 +0000911 dst->pages[page] = d;
Chris Wilsone56660d2010-08-07 11:01:26 +0100912
913 reloc_offset += PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000914 }
915 dst->page_count = page_count;
Chris Wilson05394f32010-11-08 19:18:58 +0000916 dst->gtt_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000917
918 return dst;
919
920unwind:
921 while (page--)
922 kfree(dst->pages[page]);
923 kfree(dst);
924 return NULL;
925}
926
927static void
928i915_error_object_free(struct drm_i915_error_object *obj)
929{
930 int page;
931
932 if (obj == NULL)
933 return;
934
935 for (page = 0; page < obj->page_count; page++)
936 kfree(obj->pages[page]);
937
938 kfree(obj);
939}
940
Daniel Vetter742cbee2012-04-27 15:17:39 +0200941void
942i915_error_state_free(struct kref *error_ref)
Chris Wilson9df30792010-02-18 10:24:56 +0000943{
Daniel Vetter742cbee2012-04-27 15:17:39 +0200944 struct drm_i915_error_state *error = container_of(error_ref,
945 typeof(*error), ref);
Chris Wilsone2f973d2011-01-27 19:15:11 +0000946 int i;
947
Chris Wilson52d39a22012-02-15 11:25:37 +0000948 for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
949 i915_error_object_free(error->ring[i].batchbuffer);
950 i915_error_object_free(error->ring[i].ringbuffer);
951 kfree(error->ring[i].requests);
952 }
Chris Wilsone2f973d2011-01-27 19:15:11 +0000953
Chris Wilson9df30792010-02-18 10:24:56 +0000954 kfree(error->active_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +0100955 kfree(error->overlay);
Chris Wilson9df30792010-02-18 10:24:56 +0000956 kfree(error);
957}
Chris Wilson1b502472012-04-24 15:47:30 +0100958static void capture_bo(struct drm_i915_error_buffer *err,
959 struct drm_i915_gem_object *obj)
960{
961 err->size = obj->base.size;
962 err->name = obj->base.name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100963 err->rseqno = obj->last_read_seqno;
964 err->wseqno = obj->last_write_seqno;
Chris Wilson1b502472012-04-24 15:47:30 +0100965 err->gtt_offset = obj->gtt_offset;
966 err->read_domains = obj->base.read_domains;
967 err->write_domain = obj->base.write_domain;
968 err->fence_reg = obj->fence_reg;
969 err->pinned = 0;
970 if (obj->pin_count > 0)
971 err->pinned = 1;
972 if (obj->user_pin_count > 0)
973 err->pinned = -1;
974 err->tiling = obj->tiling_mode;
975 err->dirty = obj->dirty;
976 err->purgeable = obj->madv != I915_MADV_WILLNEED;
977 err->ring = obj->ring ? obj->ring->id : -1;
978 err->cache_level = obj->cache_level;
979}
Chris Wilson9df30792010-02-18 10:24:56 +0000980
Chris Wilson1b502472012-04-24 15:47:30 +0100981static u32 capture_active_bo(struct drm_i915_error_buffer *err,
982 int count, struct list_head *head)
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000983{
984 struct drm_i915_gem_object *obj;
985 int i = 0;
986
987 list_for_each_entry(obj, head, mm_list) {
Chris Wilson1b502472012-04-24 15:47:30 +0100988 capture_bo(err++, obj);
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000989 if (++i == count)
990 break;
Chris Wilson1b502472012-04-24 15:47:30 +0100991 }
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000992
Chris Wilson1b502472012-04-24 15:47:30 +0100993 return i;
994}
995
996static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
997 int count, struct list_head *head)
998{
999 struct drm_i915_gem_object *obj;
1000 int i = 0;
1001
1002 list_for_each_entry(obj, head, gtt_list) {
1003 if (obj->pin_count == 0)
1004 continue;
1005
1006 capture_bo(err++, obj);
1007 if (++i == count)
1008 break;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001009 }
1010
1011 return i;
1012}
1013
Chris Wilson748ebc62010-10-24 10:28:47 +01001014static void i915_gem_record_fences(struct drm_device *dev,
1015 struct drm_i915_error_state *error)
1016{
1017 struct drm_i915_private *dev_priv = dev->dev_private;
1018 int i;
1019
1020 /* Fences */
1021 switch (INTEL_INFO(dev)->gen) {
Daniel Vetter775d17b2011-10-09 21:52:01 +02001022 case 7:
Chris Wilson748ebc62010-10-24 10:28:47 +01001023 case 6:
1024 for (i = 0; i < 16; i++)
1025 error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
1026 break;
1027 case 5:
1028 case 4:
1029 for (i = 0; i < 16; i++)
1030 error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
1031 break;
1032 case 3:
1033 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
1034 for (i = 0; i < 8; i++)
1035 error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
1036 case 2:
1037 for (i = 0; i < 8; i++)
1038 error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
1039 break;
1040
1041 }
1042}
1043
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001044static struct drm_i915_error_object *
1045i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
1046 struct intel_ring_buffer *ring)
1047{
1048 struct drm_i915_gem_object *obj;
1049 u32 seqno;
1050
1051 if (!ring->get_seqno)
1052 return NULL;
1053
1054 seqno = ring->get_seqno(ring);
1055 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
1056 if (obj->ring != ring)
1057 continue;
1058
Chris Wilson0201f1e2012-07-20 12:41:01 +01001059 if (i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001060 continue;
1061
1062 if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
1063 continue;
1064
1065 /* We need to copy these to an anonymous buffer as the simplest
1066 * method to avoid being overwritten by userspace.
1067 */
1068 return i915_error_object_create(dev_priv, obj);
1069 }
1070
1071 return NULL;
1072}
1073
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001074static void i915_record_ring_state(struct drm_device *dev,
1075 struct drm_i915_error_state *error,
1076 struct intel_ring_buffer *ring)
1077{
1078 struct drm_i915_private *dev_priv = dev->dev_private;
1079
Daniel Vetter33f3f512011-12-14 13:57:39 +01001080 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson12f55812012-07-05 17:14:01 +01001081 error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001082 error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001083 error->semaphore_mboxes[ring->id][0]
1084 = I915_READ(RING_SYNC_0(ring->mmio_base));
1085 error->semaphore_mboxes[ring->id][1]
1086 = I915_READ(RING_SYNC_1(ring->mmio_base));
Daniel Vetter33f3f512011-12-14 13:57:39 +01001087 }
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001088
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001089 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001090 error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001091 error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
1092 error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
1093 error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001094 error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001095 if (ring->id == RCS) {
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001096 error->instdone1 = I915_READ(INSTDONE1);
1097 error->bbaddr = I915_READ64(BB_ADDR);
1098 }
1099 } else {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001100 error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001101 error->ipeir[ring->id] = I915_READ(IPEIR);
1102 error->ipehr[ring->id] = I915_READ(IPEHR);
1103 error->instdone[ring->id] = I915_READ(INSTDONE);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001104 }
1105
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001106 error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001107 error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001108 error->seqno[ring->id] = ring->get_seqno(ring);
1109 error->acthd[ring->id] = intel_ring_get_active_head(ring);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001110 error->head[ring->id] = I915_READ_HEAD(ring);
1111 error->tail[ring->id] = I915_READ_TAIL(ring);
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001112
1113 error->cpu_ring_head[ring->id] = ring->head;
1114 error->cpu_ring_tail[ring->id] = ring->tail;
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001115}
1116
Chris Wilson52d39a22012-02-15 11:25:37 +00001117static void i915_gem_record_rings(struct drm_device *dev,
1118 struct drm_i915_error_state *error)
1119{
1120 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001121 struct intel_ring_buffer *ring;
Chris Wilson52d39a22012-02-15 11:25:37 +00001122 struct drm_i915_gem_request *request;
1123 int i, count;
1124
Chris Wilsonb4519512012-05-11 14:29:30 +01001125 for_each_ring(ring, dev_priv, i) {
Chris Wilson52d39a22012-02-15 11:25:37 +00001126 i915_record_ring_state(dev, error, ring);
1127
1128 error->ring[i].batchbuffer =
1129 i915_error_first_batchbuffer(dev_priv, ring);
1130
1131 error->ring[i].ringbuffer =
1132 i915_error_object_create(dev_priv, ring->obj);
1133
1134 count = 0;
1135 list_for_each_entry(request, &ring->request_list, list)
1136 count++;
1137
1138 error->ring[i].num_requests = count;
1139 error->ring[i].requests =
1140 kmalloc(count*sizeof(struct drm_i915_error_request),
1141 GFP_ATOMIC);
1142 if (error->ring[i].requests == NULL) {
1143 error->ring[i].num_requests = 0;
1144 continue;
1145 }
1146
1147 count = 0;
1148 list_for_each_entry(request, &ring->request_list, list) {
1149 struct drm_i915_error_request *erq;
1150
1151 erq = &error->ring[i].requests[count++];
1152 erq->seqno = request->seqno;
1153 erq->jiffies = request->emitted_jiffies;
Chris Wilsonee4f42b2012-02-15 11:25:38 +00001154 erq->tail = request->tail;
Chris Wilson52d39a22012-02-15 11:25:37 +00001155 }
1156 }
1157}
1158
Jesse Barnes8a905232009-07-11 16:48:03 -04001159/**
1160 * i915_capture_error_state - capture an error record for later analysis
1161 * @dev: drm device
1162 *
1163 * Should be called when an error is detected (either a hang or an error
1164 * interrupt) to capture error state from the time of the error. Fills
1165 * out a structure which becomes available in debugfs for user level tools
1166 * to pick up.
1167 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001168static void i915_capture_error_state(struct drm_device *dev)
1169{
1170 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001171 struct drm_i915_gem_object *obj;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001172 struct drm_i915_error_state *error;
1173 unsigned long flags;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001174 int i, pipe;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001175
1176 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001177 error = dev_priv->first_error;
1178 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
1179 if (error)
1180 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001181
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001182 /* Account for pipe specific data like PIPE*STAT */
Daniel Vetter33f3f512011-12-14 13:57:39 +01001183 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001184 if (!error) {
Chris Wilson9df30792010-02-18 10:24:56 +00001185 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
1186 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001187 }
1188
Chris Wilsonb6f78332011-02-01 14:15:55 +00001189 DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
1190 dev->primary->index);
Chris Wilson2fa772f2010-10-01 13:23:27 +01001191
Daniel Vetter742cbee2012-04-27 15:17:39 +02001192 kref_init(&error->ref);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001193 error->eir = I915_READ(EIR);
1194 error->pgtbl_er = I915_READ(PGTBL_ER);
Ben Widawskyb9a39062012-06-04 14:42:52 -07001195 error->ccid = I915_READ(CCID);
Ben Widawskybe998e22012-04-26 16:03:00 -07001196
1197 if (HAS_PCH_SPLIT(dev))
1198 error->ier = I915_READ(DEIER) | I915_READ(GTIER);
1199 else if (IS_VALLEYVIEW(dev))
1200 error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
1201 else if (IS_GEN2(dev))
1202 error->ier = I915_READ16(IER);
1203 else
1204 error->ier = I915_READ(IER);
1205
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001206 for_each_pipe(pipe)
1207 error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001208
Daniel Vetter33f3f512011-12-14 13:57:39 +01001209 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsonf4068392010-10-27 20:36:41 +01001210 error->error = I915_READ(ERROR_GEN6);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001211 error->done_reg = I915_READ(DONE_REG);
1212 }
Chris Wilsonadd354d2010-10-29 19:00:51 +01001213
Chris Wilson748ebc62010-10-24 10:28:47 +01001214 i915_gem_record_fences(dev, error);
Chris Wilson52d39a22012-02-15 11:25:37 +00001215 i915_gem_record_rings(dev, error);
Chris Wilson9df30792010-02-18 10:24:56 +00001216
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001217 /* Record buffers on the active and pinned lists. */
Chris Wilson9df30792010-02-18 10:24:56 +00001218 error->active_bo = NULL;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001219 error->pinned_bo = NULL;
Chris Wilson9df30792010-02-18 10:24:56 +00001220
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001221 i = 0;
1222 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
1223 i++;
1224 error->active_bo_count = i;
Chris Wilson1b502472012-04-24 15:47:30 +01001225 list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list)
1226 if (obj->pin_count)
1227 i++;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001228 error->pinned_bo_count = i - error->active_bo_count;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001229
Chris Wilson8e934db2011-01-24 12:34:00 +00001230 error->active_bo = NULL;
1231 error->pinned_bo = NULL;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001232 if (i) {
1233 error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
Chris Wilson9df30792010-02-18 10:24:56 +00001234 GFP_ATOMIC);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001235 if (error->active_bo)
1236 error->pinned_bo =
1237 error->active_bo + error->active_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001238 }
1239
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001240 if (error->active_bo)
1241 error->active_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001242 capture_active_bo(error->active_bo,
1243 error->active_bo_count,
1244 &dev_priv->mm.active_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001245
1246 if (error->pinned_bo)
1247 error->pinned_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001248 capture_pinned_bo(error->pinned_bo,
1249 error->pinned_bo_count,
1250 &dev_priv->mm.gtt_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001251
Jesse Barnes8a905232009-07-11 16:48:03 -04001252 do_gettimeofday(&error->time);
1253
Chris Wilson6ef3d422010-08-04 20:26:07 +01001254 error->overlay = intel_overlay_capture_error_state(dev);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001255 error->display = intel_display_capture_error_state(dev);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001256
Chris Wilson9df30792010-02-18 10:24:56 +00001257 spin_lock_irqsave(&dev_priv->error_lock, flags);
1258 if (dev_priv->first_error == NULL) {
1259 dev_priv->first_error = error;
1260 error = NULL;
1261 }
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001262 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001263
1264 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001265 i915_error_state_free(&error->ref);
Chris Wilson9df30792010-02-18 10:24:56 +00001266}
1267
1268void i915_destroy_error_state(struct drm_device *dev)
1269{
1270 struct drm_i915_private *dev_priv = dev->dev_private;
1271 struct drm_i915_error_state *error;
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001272 unsigned long flags;
Chris Wilson9df30792010-02-18 10:24:56 +00001273
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001274 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001275 error = dev_priv->first_error;
1276 dev_priv->first_error = NULL;
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001277 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001278
1279 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001280 kref_put(&error->ref, i915_error_state_free);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001281}
Chris Wilson3bd3c932010-08-19 08:19:30 +01001282#else
1283#define i915_capture_error_state(x)
1284#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001285
Chris Wilson35aed2e2010-05-27 13:18:12 +01001286static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04001287{
1288 struct drm_i915_private *dev_priv = dev->dev_private;
1289 u32 eir = I915_READ(EIR);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001290 int pipe;
Jesse Barnes8a905232009-07-11 16:48:03 -04001291
Chris Wilson35aed2e2010-05-27 13:18:12 +01001292 if (!eir)
1293 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04001294
Joe Perchesa70491c2012-03-18 13:00:11 -07001295 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04001296
1297 if (IS_G4X(dev)) {
1298 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
1299 u32 ipeir = I915_READ(IPEIR_I965);
1300
Joe Perchesa70491c2012-03-18 13:00:11 -07001301 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1302 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
1303 pr_err(" INSTDONE: 0x%08x\n",
Jesse Barnes8a905232009-07-11 16:48:03 -04001304 I915_READ(INSTDONE_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07001305 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
1306 pr_err(" INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1));
1307 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001308 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001309 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001310 }
1311 if (eir & GM45_ERROR_PAGE_TABLE) {
1312 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001313 pr_err("page table error\n");
1314 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001315 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001316 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001317 }
1318 }
1319
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001320 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001321 if (eir & I915_ERROR_PAGE_TABLE) {
1322 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001323 pr_err("page table error\n");
1324 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001325 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001326 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001327 }
1328 }
1329
1330 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001331 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001332 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07001333 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001334 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04001335 /* pipestat has already been acked */
1336 }
1337 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001338 pr_err("instruction error\n");
1339 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001340 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001341 u32 ipeir = I915_READ(IPEIR);
1342
Joe Perchesa70491c2012-03-18 13:00:11 -07001343 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
1344 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
1345 pr_err(" INSTDONE: 0x%08x\n", I915_READ(INSTDONE));
1346 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04001347 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001348 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001349 } else {
1350 u32 ipeir = I915_READ(IPEIR_I965);
1351
Joe Perchesa70491c2012-03-18 13:00:11 -07001352 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1353 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
1354 pr_err(" INSTDONE: 0x%08x\n",
Jesse Barnes8a905232009-07-11 16:48:03 -04001355 I915_READ(INSTDONE_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07001356 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
1357 pr_err(" INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1));
1358 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001359 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001360 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001361 }
1362 }
1363
1364 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001365 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001366 eir = I915_READ(EIR);
1367 if (eir) {
1368 /*
1369 * some errors might have become stuck,
1370 * mask them.
1371 */
1372 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
1373 I915_WRITE(EMR, I915_READ(EMR) | eir);
1374 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
1375 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01001376}
1377
1378/**
1379 * i915_handle_error - handle an error interrupt
1380 * @dev: drm device
1381 *
1382 * Do some basic checking of regsiter state at error interrupt time and
1383 * dump it to the syslog. Also call i915_capture_error_state() to make
1384 * sure we get a record and make it available in debugfs. Fire a uevent
1385 * so userspace knows something bad happened (should trigger collection
1386 * of a ring dump etc.).
1387 */
Chris Wilson527f9e92010-11-11 01:16:58 +00001388void i915_handle_error(struct drm_device *dev, bool wedged)
Chris Wilson35aed2e2010-05-27 13:18:12 +01001389{
1390 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001391 struct intel_ring_buffer *ring;
1392 int i;
Chris Wilson35aed2e2010-05-27 13:18:12 +01001393
1394 i915_capture_error_state(dev);
1395 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04001396
Ben Gamariba1234d2009-09-14 17:48:47 -04001397 if (wedged) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +01001398 INIT_COMPLETION(dev_priv->error_completion);
Ben Gamariba1234d2009-09-14 17:48:47 -04001399 atomic_set(&dev_priv->mm.wedged, 1);
1400
Ben Gamari11ed50e2009-09-14 17:48:45 -04001401 /*
1402 * Wakeup waiting processes so they don't hang
1403 */
Chris Wilsonb4519512012-05-11 14:29:30 +01001404 for_each_ring(ring, dev_priv, i)
1405 wake_up_all(&ring->irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -04001406 }
1407
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001408 queue_work(dev_priv->wq, &dev_priv->error_work);
Jesse Barnes8a905232009-07-11 16:48:03 -04001409}
1410
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001411static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
1412{
1413 drm_i915_private_t *dev_priv = dev->dev_private;
1414 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1415 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00001416 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001417 struct intel_unpin_work *work;
1418 unsigned long flags;
1419 bool stall_detected;
1420
1421 /* Ignore early vblank irqs */
1422 if (intel_crtc == NULL)
1423 return;
1424
1425 spin_lock_irqsave(&dev->event_lock, flags);
1426 work = intel_crtc->unpin_work;
1427
1428 if (work == NULL || work->pending || !work->enable_stall_check) {
1429 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
1430 spin_unlock_irqrestore(&dev->event_lock, flags);
1431 return;
1432 }
1433
1434 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00001435 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001436 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001437 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07001438 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
1439 obj->gtt_offset;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001440 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001441 int dspaddr = DSPADDR(intel_crtc->plane);
Chris Wilson05394f32010-11-08 19:18:58 +00001442 stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001443 crtc->y * crtc->fb->pitches[0] +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001444 crtc->x * crtc->fb->bits_per_pixel/8);
1445 }
1446
1447 spin_unlock_irqrestore(&dev->event_lock, flags);
1448
1449 if (stall_detected) {
1450 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
1451 intel_prepare_page_flip(dev, intel_crtc->plane);
1452 }
1453}
1454
Keith Packard42f52ef2008-10-18 19:39:29 -07001455/* Called from drm generic code, passed 'crtc' which
1456 * we use as a pipe index
1457 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001458static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001459{
1460 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001461 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001462
Chris Wilson5eddb702010-09-11 13:48:45 +01001463 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001464 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001465
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001466 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001467 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08001468 i915_enable_pipestat(dev_priv, pipe,
1469 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001470 else
Keith Packard7c463582008-11-04 02:03:27 -08001471 i915_enable_pipestat(dev_priv, pipe,
1472 PIPE_VBLANK_INTERRUPT_ENABLE);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001473
1474 /* maintain vblank delivery even in deep C-states */
1475 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001476 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001477 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001478
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001479 return 0;
1480}
1481
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001482static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001483{
1484 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1485 unsigned long irqflags;
1486
1487 if (!i915_pipe_enabled(dev, pipe))
1488 return -EINVAL;
1489
1490 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1491 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001492 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001493 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1494
1495 return 0;
1496}
1497
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001498static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001499{
1500 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1501 unsigned long irqflags;
1502
1503 if (!i915_pipe_enabled(dev, pipe))
1504 return -EINVAL;
1505
1506 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01001507 ironlake_enable_display_irq(dev_priv,
1508 DE_PIPEA_VBLANK_IVB << (5 * pipe));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001509 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1510
1511 return 0;
1512}
1513
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001514static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
1515{
1516 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1517 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001518 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001519
1520 if (!i915_pipe_enabled(dev, pipe))
1521 return -EINVAL;
1522
1523 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001524 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001525 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001526 imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001527 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001528 imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001529 I915_WRITE(VLV_IMR, imr);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001530 i915_enable_pipestat(dev_priv, pipe,
1531 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001532 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1533
1534 return 0;
1535}
1536
Keith Packard42f52ef2008-10-18 19:39:29 -07001537/* Called from drm generic code, passed 'crtc' which
1538 * we use as a pipe index
1539 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001540static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001541{
1542 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001543 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001544
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001545 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001546 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001547 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson8692d00e2011-02-05 10:08:21 +00001548
Jesse Barnesf796cf82011-04-07 13:58:17 -07001549 i915_disable_pipestat(dev_priv, pipe,
1550 PIPE_VBLANK_INTERRUPT_ENABLE |
1551 PIPE_START_VBLANK_INTERRUPT_ENABLE);
1552 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1553}
1554
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001555static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001556{
1557 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1558 unsigned long irqflags;
1559
1560 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1561 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001562 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001563 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001564}
1565
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001566static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001567{
1568 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1569 unsigned long irqflags;
1570
1571 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01001572 ironlake_disable_display_irq(dev_priv,
1573 DE_PIPEA_VBLANK_IVB << (pipe * 5));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001574 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1575}
1576
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001577static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
1578{
1579 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1580 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001581 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001582
1583 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001584 i915_disable_pipestat(dev_priv, pipe,
1585 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001586 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001587 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001588 imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001589 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001590 imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001591 I915_WRITE(VLV_IMR, imr);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001592 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1593}
1594
Chris Wilson893eead2010-10-27 14:44:35 +01001595static u32
1596ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08001597{
Chris Wilson893eead2010-10-27 14:44:35 +01001598 return list_entry(ring->request_list.prev,
1599 struct drm_i915_gem_request, list)->seqno;
1600}
1601
1602static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
1603{
1604 if (list_empty(&ring->request_list) ||
1605 i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) {
1606 /* Issue a wake-up to catch stuck h/w. */
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001607 if (waitqueue_active(&ring->irq_queue)) {
1608 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
1609 ring->name);
Chris Wilson893eead2010-10-27 14:44:35 +01001610 wake_up_all(&ring->irq_queue);
1611 *err = true;
1612 }
1613 return true;
1614 }
1615 return false;
Ben Gamarif65d9422009-09-14 17:48:44 -04001616}
1617
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001618static bool kick_ring(struct intel_ring_buffer *ring)
1619{
1620 struct drm_device *dev = ring->dev;
1621 struct drm_i915_private *dev_priv = dev->dev_private;
1622 u32 tmp = I915_READ_CTL(ring);
1623 if (tmp & RING_WAIT) {
1624 DRM_ERROR("Kicking stuck wait on %s\n",
1625 ring->name);
1626 I915_WRITE_CTL(ring, tmp);
1627 return true;
1628 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001629 return false;
1630}
1631
Chris Wilsond1e61e72012-04-10 17:00:41 +01001632static bool i915_hangcheck_hung(struct drm_device *dev)
1633{
1634 drm_i915_private_t *dev_priv = dev->dev_private;
1635
1636 if (dev_priv->hangcheck_count++ > 1) {
Chris Wilsonb4519512012-05-11 14:29:30 +01001637 bool hung = true;
1638
Chris Wilsond1e61e72012-04-10 17:00:41 +01001639 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
1640 i915_handle_error(dev, true);
1641
1642 if (!IS_GEN2(dev)) {
Chris Wilsonb4519512012-05-11 14:29:30 +01001643 struct intel_ring_buffer *ring;
1644 int i;
1645
Chris Wilsond1e61e72012-04-10 17:00:41 +01001646 /* Is the chip hanging on a WAIT_FOR_EVENT?
1647 * If so we can simply poke the RB_WAIT bit
1648 * and break the hang. This should work on
1649 * all but the second generation chipsets.
1650 */
Chris Wilsonb4519512012-05-11 14:29:30 +01001651 for_each_ring(ring, dev_priv, i)
1652 hung &= !kick_ring(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01001653 }
1654
Chris Wilsonb4519512012-05-11 14:29:30 +01001655 return hung;
Chris Wilsond1e61e72012-04-10 17:00:41 +01001656 }
1657
1658 return false;
1659}
1660
Ben Gamarif65d9422009-09-14 17:48:44 -04001661/**
1662 * This is called when the chip hasn't reported back with completed
1663 * batchbuffers in a long time. The first time this is called we simply record
1664 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1665 * again, we assume the chip is wedged and try to fix it.
1666 */
1667void i915_hangcheck_elapsed(unsigned long data)
1668{
1669 struct drm_device *dev = (struct drm_device *)data;
1670 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001671 uint32_t acthd[I915_NUM_RINGS], instdone, instdone1;
1672 struct intel_ring_buffer *ring;
1673 bool err = false, idle;
1674 int i;
Chris Wilson893eead2010-10-27 14:44:35 +01001675
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07001676 if (!i915_enable_hangcheck)
1677 return;
1678
Chris Wilsonb4519512012-05-11 14:29:30 +01001679 memset(acthd, 0, sizeof(acthd));
1680 idle = true;
1681 for_each_ring(ring, dev_priv, i) {
1682 idle &= i915_hangcheck_ring_idle(ring, &err);
1683 acthd[i] = intel_ring_get_active_head(ring);
1684 }
1685
Chris Wilson893eead2010-10-27 14:44:35 +01001686 /* If all work is done then ACTHD clearly hasn't advanced. */
Chris Wilsonb4519512012-05-11 14:29:30 +01001687 if (idle) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01001688 if (err) {
1689 if (i915_hangcheck_hung(dev))
1690 return;
1691
Chris Wilson893eead2010-10-27 14:44:35 +01001692 goto repeat;
Chris Wilsond1e61e72012-04-10 17:00:41 +01001693 }
1694
1695 dev_priv->hangcheck_count = 0;
Chris Wilson893eead2010-10-27 14:44:35 +01001696 return;
1697 }
Eric Anholtb9201c12010-01-08 14:25:16 -08001698
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001699 if (INTEL_INFO(dev)->gen < 4) {
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001700 instdone = I915_READ(INSTDONE);
1701 instdone1 = 0;
1702 } else {
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001703 instdone = I915_READ(INSTDONE_I965);
1704 instdone1 = I915_READ(INSTDONE1);
1705 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001706
Chris Wilsonb4519512012-05-11 14:29:30 +01001707 if (memcmp(dev_priv->last_acthd, acthd, sizeof(acthd)) == 0 &&
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001708 dev_priv->last_instdone == instdone &&
1709 dev_priv->last_instdone1 == instdone1) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01001710 if (i915_hangcheck_hung(dev))
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001711 return;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001712 } else {
1713 dev_priv->hangcheck_count = 0;
1714
Chris Wilsonb4519512012-05-11 14:29:30 +01001715 memcpy(dev_priv->last_acthd, acthd, sizeof(acthd));
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001716 dev_priv->last_instdone = instdone;
1717 dev_priv->last_instdone1 = instdone1;
1718 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001719
Chris Wilson893eead2010-10-27 14:44:35 +01001720repeat:
Ben Gamarif65d9422009-09-14 17:48:44 -04001721 /* Reset timer case chip hangs without another request being added */
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001722 mod_timer(&dev_priv->hangcheck_timer,
1723 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Ben Gamarif65d9422009-09-14 17:48:44 -04001724}
1725
Linus Torvalds1da177e2005-04-16 15:20:36 -07001726/* drm_dma.h hooks
1727*/
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001728static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001729{
1730 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1731
Jesse Barnes46979952011-04-07 13:53:55 -07001732 atomic_set(&dev_priv->irq_received, 0);
1733
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001734 I915_WRITE(HWSTAM, 0xeffe);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01001735
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001736 /* XXX hotplug from PCH */
1737
1738 I915_WRITE(DEIMR, 0xffffffff);
1739 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001740 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001741
1742 /* and GT */
1743 I915_WRITE(GTIMR, 0xffffffff);
1744 I915_WRITE(GTIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001745 POSTING_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001746
1747 /* south display irq */
1748 I915_WRITE(SDEIMR, 0xffffffff);
1749 I915_WRITE(SDEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001750 POSTING_READ(SDEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001751}
1752
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001753static void valleyview_irq_preinstall(struct drm_device *dev)
1754{
1755 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1756 int pipe;
1757
1758 atomic_set(&dev_priv->irq_received, 0);
1759
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001760 /* VLV magic */
1761 I915_WRITE(VLV_IMR, 0);
1762 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
1763 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
1764 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
1765
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001766 /* and GT */
1767 I915_WRITE(GTIIR, I915_READ(GTIIR));
1768 I915_WRITE(GTIIR, I915_READ(GTIIR));
1769 I915_WRITE(GTIMR, 0xffffffff);
1770 I915_WRITE(GTIER, 0x0);
1771 POSTING_READ(GTIER);
1772
1773 I915_WRITE(DPINVGTT, 0xff);
1774
1775 I915_WRITE(PORT_HOTPLUG_EN, 0);
1776 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1777 for_each_pipe(pipe)
1778 I915_WRITE(PIPESTAT(pipe), 0xffff);
1779 I915_WRITE(VLV_IIR, 0xffffffff);
1780 I915_WRITE(VLV_IMR, 0xffffffff);
1781 I915_WRITE(VLV_IER, 0x0);
1782 POSTING_READ(VLV_IER);
1783}
1784
Keith Packard7fe0b972011-09-19 13:31:02 -07001785/*
1786 * Enable digital hotplug on the PCH, and configure the DP short pulse
1787 * duration to 2ms (which is the minimum in the Display Port spec)
1788 *
1789 * This register is the same on all known PCH chips.
1790 */
1791
1792static void ironlake_enable_pch_hotplug(struct drm_device *dev)
1793{
1794 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1795 u32 hotplug;
1796
1797 hotplug = I915_READ(PCH_PORT_HOTPLUG);
1798 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
1799 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
1800 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
1801 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
1802 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
1803}
1804
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001805static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001806{
1807 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1808 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001809 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
1810 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001811 u32 render_irqs;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001812 u32 hotplug_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001813
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001814 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001815
1816 /* should always can generate irq */
1817 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001818 I915_WRITE(DEIMR, dev_priv->irq_mask);
1819 I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001820 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001821
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001822 dev_priv->gt_irq_mask = ~0;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001823
1824 I915_WRITE(GTIIR, I915_READ(GTIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001825 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001826
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001827 if (IS_GEN6(dev))
1828 render_irqs =
1829 GT_USER_INTERRUPT |
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07001830 GEN6_BSD_USER_INTERRUPT |
1831 GEN6_BLITTER_USER_INTERRUPT;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001832 else
1833 render_irqs =
Chris Wilson88f23b82010-12-05 15:08:31 +00001834 GT_USER_INTERRUPT |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001835 GT_PIPE_NOTIFY |
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001836 GT_BSD_USER_INTERRUPT;
1837 I915_WRITE(GTIER, render_irqs);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001838 POSTING_READ(GTIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001839
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001840 if (HAS_PCH_CPT(dev)) {
Chris Wilson9035a972011-02-16 09:36:05 +00001841 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1842 SDE_PORTB_HOTPLUG_CPT |
1843 SDE_PORTC_HOTPLUG_CPT |
1844 SDE_PORTD_HOTPLUG_CPT);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001845 } else {
Chris Wilson9035a972011-02-16 09:36:05 +00001846 hotplug_mask = (SDE_CRT_HOTPLUG |
1847 SDE_PORTB_HOTPLUG |
1848 SDE_PORTC_HOTPLUG |
1849 SDE_PORTD_HOTPLUG |
1850 SDE_AUX_MASK);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001851 }
1852
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001853 dev_priv->pch_irq_mask = ~hotplug_mask;
Zhenyu Wangc6501562009-11-03 18:57:21 +00001854
1855 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001856 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
1857 I915_WRITE(SDEIER, hotplug_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001858 POSTING_READ(SDEIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001859
Keith Packard7fe0b972011-09-19 13:31:02 -07001860 ironlake_enable_pch_hotplug(dev);
1861
Jesse Barnesf97108d2010-01-29 11:27:07 -08001862 if (IS_IRONLAKE_M(dev)) {
1863 /* Clear & enable PCU event interrupts */
1864 I915_WRITE(DEIIR, DE_PCU_EVENT);
1865 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
1866 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
1867 }
1868
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001869 return 0;
1870}
1871
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001872static int ivybridge_irq_postinstall(struct drm_device *dev)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001873{
1874 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1875 /* enable kind of interrupts always enabled */
Chris Wilsonb615b572012-05-02 09:52:12 +01001876 u32 display_mask =
1877 DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
1878 DE_PLANEC_FLIP_DONE_IVB |
1879 DE_PLANEB_FLIP_DONE_IVB |
1880 DE_PLANEA_FLIP_DONE_IVB;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001881 u32 render_irqs;
1882 u32 hotplug_mask;
1883
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001884 dev_priv->irq_mask = ~display_mask;
1885
1886 /* should always can generate irq */
1887 I915_WRITE(DEIIR, I915_READ(DEIIR));
1888 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilsonb615b572012-05-02 09:52:12 +01001889 I915_WRITE(DEIER,
1890 display_mask |
1891 DE_PIPEC_VBLANK_IVB |
1892 DE_PIPEB_VBLANK_IVB |
1893 DE_PIPEA_VBLANK_IVB);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001894 POSTING_READ(DEIER);
1895
Ben Widawsky15b9f802012-05-25 16:56:23 -07001896 dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001897
1898 I915_WRITE(GTIIR, I915_READ(GTIIR));
1899 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
1900
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07001901 render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
Ben Widawsky15b9f802012-05-25 16:56:23 -07001902 GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001903 I915_WRITE(GTIER, render_irqs);
1904 POSTING_READ(GTIER);
1905
1906 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1907 SDE_PORTB_HOTPLUG_CPT |
1908 SDE_PORTC_HOTPLUG_CPT |
1909 SDE_PORTD_HOTPLUG_CPT);
1910 dev_priv->pch_irq_mask = ~hotplug_mask;
1911
1912 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
1913 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
1914 I915_WRITE(SDEIER, hotplug_mask);
1915 POSTING_READ(SDEIER);
1916
Keith Packard7fe0b972011-09-19 13:31:02 -07001917 ironlake_enable_pch_hotplug(dev);
1918
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001919 return 0;
1920}
1921
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001922static int valleyview_irq_postinstall(struct drm_device *dev)
1923{
1924 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001925 u32 enable_mask;
1926 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001927 u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001928 u16 msid;
1929
1930 enable_mask = I915_DISPLAY_PORT_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001931 enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
1932 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
1933 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001934 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
1935
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001936 /*
1937 *Leave vblank interrupts masked initially. enable/disable will
1938 * toggle them based on usage.
1939 */
1940 dev_priv->irq_mask = (~enable_mask) |
1941 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
1942 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001943
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001944 dev_priv->pipestat[0] = 0;
1945 dev_priv->pipestat[1] = 0;
1946
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001947 /* Hack for broken MSIs on VLV */
1948 pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
1949 pci_read_config_word(dev->pdev, 0x98, &msid);
1950 msid &= 0xff; /* mask out delivery bits */
1951 msid |= (1<<14);
1952 pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
1953
1954 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
1955 I915_WRITE(VLV_IER, enable_mask);
1956 I915_WRITE(VLV_IIR, 0xffffffff);
1957 I915_WRITE(PIPESTAT(0), 0xffff);
1958 I915_WRITE(PIPESTAT(1), 0xffff);
1959 POSTING_READ(VLV_IER);
1960
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001961 i915_enable_pipestat(dev_priv, 0, pipestat_enable);
1962 i915_enable_pipestat(dev_priv, 1, pipestat_enable);
1963
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001964 I915_WRITE(VLV_IIR, 0xffffffff);
1965 I915_WRITE(VLV_IIR, 0xffffffff);
1966
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001967 dev_priv->gt_irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001968
1969 I915_WRITE(GTIIR, I915_READ(GTIIR));
1970 I915_WRITE(GTIIR, I915_READ(GTIIR));
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001971 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
1972 I915_WRITE(GTIER, GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT |
1973 GT_GEN6_BLT_CS_ERROR_INTERRUPT |
1974 GT_GEN6_BLT_USER_INTERRUPT |
1975 GT_GEN6_BSD_USER_INTERRUPT |
1976 GT_GEN6_BSD_CS_ERROR_INTERRUPT |
1977 GT_GEN7_L3_PARITY_ERROR_INTERRUPT |
1978 GT_PIPE_NOTIFY |
1979 GT_RENDER_CS_ERROR_INTERRUPT |
1980 GT_SYNC_STATUS |
1981 GT_USER_INTERRUPT);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001982 POSTING_READ(GTIER);
1983
1984 /* ack & enable invalid PTE error interrupts */
1985#if 0 /* FIXME: add support to irq handler for checking these bits */
1986 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
1987 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
1988#endif
1989
1990 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
1991#if 0 /* FIXME: check register definitions; some have moved */
1992 /* Note HDMI and DP share bits */
1993 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
1994 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
1995 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
1996 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
1997 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
1998 hotplug_en |= HDMID_HOTPLUG_INT_EN;
1999 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
2000 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2001 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
2002 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2003 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2004 hotplug_en |= CRT_HOTPLUG_INT_EN;
2005 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2006 }
2007#endif
2008
2009 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2010
2011 return 0;
2012}
2013
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002014static void valleyview_irq_uninstall(struct drm_device *dev)
2015{
2016 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2017 int pipe;
2018
2019 if (!dev_priv)
2020 return;
2021
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002022 for_each_pipe(pipe)
2023 I915_WRITE(PIPESTAT(pipe), 0xffff);
2024
2025 I915_WRITE(HWSTAM, 0xffffffff);
2026 I915_WRITE(PORT_HOTPLUG_EN, 0);
2027 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2028 for_each_pipe(pipe)
2029 I915_WRITE(PIPESTAT(pipe), 0xffff);
2030 I915_WRITE(VLV_IIR, 0xffffffff);
2031 I915_WRITE(VLV_IMR, 0xffffffff);
2032 I915_WRITE(VLV_IER, 0x0);
2033 POSTING_READ(VLV_IER);
2034}
2035
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002036static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002037{
2038 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07002039
2040 if (!dev_priv)
2041 return;
2042
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002043 I915_WRITE(HWSTAM, 0xffffffff);
2044
2045 I915_WRITE(DEIMR, 0xffffffff);
2046 I915_WRITE(DEIER, 0x0);
2047 I915_WRITE(DEIIR, I915_READ(DEIIR));
2048
2049 I915_WRITE(GTIMR, 0xffffffff);
2050 I915_WRITE(GTIER, 0x0);
2051 I915_WRITE(GTIIR, I915_READ(GTIIR));
Keith Packard192aac1f2011-09-20 10:12:44 -07002052
2053 I915_WRITE(SDEIMR, 0xffffffff);
2054 I915_WRITE(SDEIER, 0x0);
2055 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002056}
2057
Chris Wilsonc2798b12012-04-22 21:13:57 +01002058static void i8xx_irq_preinstall(struct drm_device * dev)
2059{
2060 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2061 int pipe;
2062
2063 atomic_set(&dev_priv->irq_received, 0);
2064
2065 for_each_pipe(pipe)
2066 I915_WRITE(PIPESTAT(pipe), 0);
2067 I915_WRITE16(IMR, 0xffff);
2068 I915_WRITE16(IER, 0x0);
2069 POSTING_READ16(IER);
2070}
2071
2072static int i8xx_irq_postinstall(struct drm_device *dev)
2073{
2074 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2075
Chris Wilsonc2798b12012-04-22 21:13:57 +01002076 dev_priv->pipestat[0] = 0;
2077 dev_priv->pipestat[1] = 0;
2078
2079 I915_WRITE16(EMR,
2080 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2081
2082 /* Unmask the interrupts that we always want on. */
2083 dev_priv->irq_mask =
2084 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2085 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2086 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2087 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2088 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2089 I915_WRITE16(IMR, dev_priv->irq_mask);
2090
2091 I915_WRITE16(IER,
2092 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2093 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2094 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2095 I915_USER_INTERRUPT);
2096 POSTING_READ16(IER);
2097
2098 return 0;
2099}
2100
2101static irqreturn_t i8xx_irq_handler(DRM_IRQ_ARGS)
2102{
2103 struct drm_device *dev = (struct drm_device *) arg;
2104 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002105 u16 iir, new_iir;
2106 u32 pipe_stats[2];
2107 unsigned long irqflags;
2108 int irq_received;
2109 int pipe;
2110 u16 flip_mask =
2111 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2112 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2113
2114 atomic_inc(&dev_priv->irq_received);
2115
2116 iir = I915_READ16(IIR);
2117 if (iir == 0)
2118 return IRQ_NONE;
2119
2120 while (iir & ~flip_mask) {
2121 /* Can't rely on pipestat interrupt bit in iir as it might
2122 * have been cleared after the pipestat interrupt was received.
2123 * It doesn't set the bit in iir again, but it still produces
2124 * interrupts (for non-MSI).
2125 */
2126 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2127 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2128 i915_handle_error(dev, false);
2129
2130 for_each_pipe(pipe) {
2131 int reg = PIPESTAT(pipe);
2132 pipe_stats[pipe] = I915_READ(reg);
2133
2134 /*
2135 * Clear the PIPE*STAT regs before the IIR
2136 */
2137 if (pipe_stats[pipe] & 0x8000ffff) {
2138 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2139 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2140 pipe_name(pipe));
2141 I915_WRITE(reg, pipe_stats[pipe]);
2142 irq_received = 1;
2143 }
2144 }
2145 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2146
2147 I915_WRITE16(IIR, iir & ~flip_mask);
2148 new_iir = I915_READ16(IIR); /* Flush posted writes */
2149
Daniel Vetterd05c6172012-04-26 23:28:09 +02002150 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002151
2152 if (iir & I915_USER_INTERRUPT)
2153 notify_ring(dev, &dev_priv->ring[RCS]);
2154
2155 if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
2156 drm_handle_vblank(dev, 0)) {
2157 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
2158 intel_prepare_page_flip(dev, 0);
2159 intel_finish_page_flip(dev, 0);
2160 flip_mask &= ~I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT;
2161 }
2162 }
2163
2164 if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
2165 drm_handle_vblank(dev, 1)) {
2166 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
2167 intel_prepare_page_flip(dev, 1);
2168 intel_finish_page_flip(dev, 1);
2169 flip_mask &= ~I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2170 }
2171 }
2172
2173 iir = new_iir;
2174 }
2175
2176 return IRQ_HANDLED;
2177}
2178
2179static void i8xx_irq_uninstall(struct drm_device * dev)
2180{
2181 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2182 int pipe;
2183
Chris Wilsonc2798b12012-04-22 21:13:57 +01002184 for_each_pipe(pipe) {
2185 /* Clear enable bits; then clear status bits */
2186 I915_WRITE(PIPESTAT(pipe), 0);
2187 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2188 }
2189 I915_WRITE16(IMR, 0xffff);
2190 I915_WRITE16(IER, 0x0);
2191 I915_WRITE16(IIR, I915_READ16(IIR));
2192}
2193
Chris Wilsona266c7d2012-04-24 22:59:44 +01002194static void i915_irq_preinstall(struct drm_device * dev)
2195{
2196 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2197 int pipe;
2198
2199 atomic_set(&dev_priv->irq_received, 0);
2200
2201 if (I915_HAS_HOTPLUG(dev)) {
2202 I915_WRITE(PORT_HOTPLUG_EN, 0);
2203 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2204 }
2205
Chris Wilson00d98eb2012-04-24 22:59:48 +01002206 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002207 for_each_pipe(pipe)
2208 I915_WRITE(PIPESTAT(pipe), 0);
2209 I915_WRITE(IMR, 0xffffffff);
2210 I915_WRITE(IER, 0x0);
2211 POSTING_READ(IER);
2212}
2213
2214static int i915_irq_postinstall(struct drm_device *dev)
2215{
2216 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01002217 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002218
Chris Wilsona266c7d2012-04-24 22:59:44 +01002219 dev_priv->pipestat[0] = 0;
2220 dev_priv->pipestat[1] = 0;
2221
Chris Wilson38bde182012-04-24 22:59:50 +01002222 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2223
2224 /* Unmask the interrupts that we always want on. */
2225 dev_priv->irq_mask =
2226 ~(I915_ASLE_INTERRUPT |
2227 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2228 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2229 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2230 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2231 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2232
2233 enable_mask =
2234 I915_ASLE_INTERRUPT |
2235 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2236 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2237 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2238 I915_USER_INTERRUPT;
2239
Chris Wilsona266c7d2012-04-24 22:59:44 +01002240 if (I915_HAS_HOTPLUG(dev)) {
2241 /* Enable in IER... */
2242 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
2243 /* and unmask in IMR */
2244 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
2245 }
2246
Chris Wilsona266c7d2012-04-24 22:59:44 +01002247 I915_WRITE(IMR, dev_priv->irq_mask);
2248 I915_WRITE(IER, enable_mask);
2249 POSTING_READ(IER);
2250
2251 if (I915_HAS_HOTPLUG(dev)) {
2252 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
2253
Chris Wilsona266c7d2012-04-24 22:59:44 +01002254 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2255 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2256 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2257 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2258 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2259 hotplug_en |= HDMID_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002260 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002261 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002262 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002263 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2264 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2265 hotplug_en |= CRT_HOTPLUG_INT_EN;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002266 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2267 }
2268
2269 /* Ignore TV since it's buggy */
2270
2271 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2272 }
2273
2274 intel_opregion_enable_asle(dev);
2275
2276 return 0;
2277}
2278
2279static irqreturn_t i915_irq_handler(DRM_IRQ_ARGS)
2280{
2281 struct drm_device *dev = (struct drm_device *) arg;
2282 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01002283 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002284 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01002285 u32 flip_mask =
2286 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2287 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2288 u32 flip[2] = {
2289 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT,
2290 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT
2291 };
2292 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002293
2294 atomic_inc(&dev_priv->irq_received);
2295
2296 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01002297 do {
2298 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01002299 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002300
2301 /* Can't rely on pipestat interrupt bit in iir as it might
2302 * have been cleared after the pipestat interrupt was received.
2303 * It doesn't set the bit in iir again, but it still produces
2304 * interrupts (for non-MSI).
2305 */
2306 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2307 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2308 i915_handle_error(dev, false);
2309
2310 for_each_pipe(pipe) {
2311 int reg = PIPESTAT(pipe);
2312 pipe_stats[pipe] = I915_READ(reg);
2313
Chris Wilson38bde182012-04-24 22:59:50 +01002314 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002315 if (pipe_stats[pipe] & 0x8000ffff) {
2316 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2317 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2318 pipe_name(pipe));
2319 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01002320 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002321 }
2322 }
2323 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2324
2325 if (!irq_received)
2326 break;
2327
Chris Wilsona266c7d2012-04-24 22:59:44 +01002328 /* Consume port. Then clear IIR or we'll miss events */
2329 if ((I915_HAS_HOTPLUG(dev)) &&
2330 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
2331 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2332
2333 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2334 hotplug_status);
2335 if (hotplug_status & dev_priv->hotplug_supported_mask)
2336 queue_work(dev_priv->wq,
2337 &dev_priv->hotplug_work);
2338
2339 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
Chris Wilson38bde182012-04-24 22:59:50 +01002340 POSTING_READ(PORT_HOTPLUG_STAT);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002341 }
2342
Chris Wilson38bde182012-04-24 22:59:50 +01002343 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002344 new_iir = I915_READ(IIR); /* Flush posted writes */
2345
Chris Wilsona266c7d2012-04-24 22:59:44 +01002346 if (iir & I915_USER_INTERRUPT)
2347 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002348
Chris Wilsona266c7d2012-04-24 22:59:44 +01002349 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01002350 int plane = pipe;
2351 if (IS_MOBILE(dev))
2352 plane = !plane;
Chris Wilson8291ee92012-04-24 22:59:47 +01002353 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Chris Wilsona266c7d2012-04-24 22:59:44 +01002354 drm_handle_vblank(dev, pipe)) {
Chris Wilson38bde182012-04-24 22:59:50 +01002355 if (iir & flip[plane]) {
2356 intel_prepare_page_flip(dev, plane);
2357 intel_finish_page_flip(dev, pipe);
2358 flip_mask &= ~flip[plane];
2359 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002360 }
2361
2362 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2363 blc_event = true;
2364 }
2365
Chris Wilsona266c7d2012-04-24 22:59:44 +01002366 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2367 intel_opregion_asle_intr(dev);
2368
2369 /* With MSI, interrupts are only generated when iir
2370 * transitions from zero to nonzero. If another bit got
2371 * set while we were handling the existing iir bits, then
2372 * we would never get another interrupt.
2373 *
2374 * This is fine on non-MSI as well, as if we hit this path
2375 * we avoid exiting the interrupt handler only to generate
2376 * another one.
2377 *
2378 * Note that for MSI this could cause a stray interrupt report
2379 * if an interrupt landed in the time between writing IIR and
2380 * the posting read. This should be rare enough to never
2381 * trigger the 99% of 100,000 interrupts test for disabling
2382 * stray interrupts.
2383 */
Chris Wilson38bde182012-04-24 22:59:50 +01002384 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002385 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01002386 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002387
Daniel Vetterd05c6172012-04-26 23:28:09 +02002388 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01002389
Chris Wilsona266c7d2012-04-24 22:59:44 +01002390 return ret;
2391}
2392
2393static void i915_irq_uninstall(struct drm_device * dev)
2394{
2395 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2396 int pipe;
2397
Chris Wilsona266c7d2012-04-24 22:59:44 +01002398 if (I915_HAS_HOTPLUG(dev)) {
2399 I915_WRITE(PORT_HOTPLUG_EN, 0);
2400 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2401 }
2402
Chris Wilson00d98eb2012-04-24 22:59:48 +01002403 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01002404 for_each_pipe(pipe) {
2405 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002406 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01002407 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2408 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002409 I915_WRITE(IMR, 0xffffffff);
2410 I915_WRITE(IER, 0x0);
2411
Chris Wilsona266c7d2012-04-24 22:59:44 +01002412 I915_WRITE(IIR, I915_READ(IIR));
2413}
2414
2415static void i965_irq_preinstall(struct drm_device * dev)
2416{
2417 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2418 int pipe;
2419
2420 atomic_set(&dev_priv->irq_received, 0);
2421
Chris Wilsonadca4732012-05-11 18:01:31 +01002422 I915_WRITE(PORT_HOTPLUG_EN, 0);
2423 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01002424
2425 I915_WRITE(HWSTAM, 0xeffe);
2426 for_each_pipe(pipe)
2427 I915_WRITE(PIPESTAT(pipe), 0);
2428 I915_WRITE(IMR, 0xffffffff);
2429 I915_WRITE(IER, 0x0);
2430 POSTING_READ(IER);
2431}
2432
2433static int i965_irq_postinstall(struct drm_device *dev)
2434{
2435 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonadca4732012-05-11 18:01:31 +01002436 u32 hotplug_en;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002437 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002438 u32 error_mask;
2439
Chris Wilsona266c7d2012-04-24 22:59:44 +01002440 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002441 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01002442 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002443 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2444 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2445 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2446 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2447 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2448
2449 enable_mask = ~dev_priv->irq_mask;
2450 enable_mask |= I915_USER_INTERRUPT;
2451
2452 if (IS_G4X(dev))
2453 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002454
2455 dev_priv->pipestat[0] = 0;
2456 dev_priv->pipestat[1] = 0;
2457
Chris Wilsona266c7d2012-04-24 22:59:44 +01002458 /*
2459 * Enable some error detection, note the instruction error mask
2460 * bit is reserved, so we leave it masked.
2461 */
2462 if (IS_G4X(dev)) {
2463 error_mask = ~(GM45_ERROR_PAGE_TABLE |
2464 GM45_ERROR_MEM_PRIV |
2465 GM45_ERROR_CP_PRIV |
2466 I915_ERROR_MEMORY_REFRESH);
2467 } else {
2468 error_mask = ~(I915_ERROR_PAGE_TABLE |
2469 I915_ERROR_MEMORY_REFRESH);
2470 }
2471 I915_WRITE(EMR, error_mask);
2472
2473 I915_WRITE(IMR, dev_priv->irq_mask);
2474 I915_WRITE(IER, enable_mask);
2475 POSTING_READ(IER);
2476
Chris Wilsonadca4732012-05-11 18:01:31 +01002477 /* Note HDMI and DP share hotplug bits */
2478 hotplug_en = 0;
2479 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2480 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2481 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2482 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2483 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2484 hotplug_en |= HDMID_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002485 if (IS_G4X(dev)) {
2486 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_G4X)
2487 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2488 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_G4X)
2489 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2490 } else {
2491 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I965)
2492 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2493 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I965)
2494 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2495 }
Chris Wilsonadca4732012-05-11 18:01:31 +01002496 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2497 hotplug_en |= CRT_HOTPLUG_INT_EN;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002498
Chris Wilsonadca4732012-05-11 18:01:31 +01002499 /* Programming the CRT detection parameters tends
2500 to generate a spurious hotplug event about three
2501 seconds later. So just do it once.
2502 */
2503 if (IS_G4X(dev))
2504 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
2505 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002506 }
2507
Chris Wilsonadca4732012-05-11 18:01:31 +01002508 /* Ignore TV since it's buggy */
2509
2510 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2511
Chris Wilsona266c7d2012-04-24 22:59:44 +01002512 intel_opregion_enable_asle(dev);
2513
2514 return 0;
2515}
2516
2517static irqreturn_t i965_irq_handler(DRM_IRQ_ARGS)
2518{
2519 struct drm_device *dev = (struct drm_device *) arg;
2520 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002521 u32 iir, new_iir;
2522 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002523 unsigned long irqflags;
2524 int irq_received;
2525 int ret = IRQ_NONE, pipe;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002526
2527 atomic_inc(&dev_priv->irq_received);
2528
2529 iir = I915_READ(IIR);
2530
Chris Wilsona266c7d2012-04-24 22:59:44 +01002531 for (;;) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002532 bool blc_event = false;
2533
Chris Wilsona266c7d2012-04-24 22:59:44 +01002534 irq_received = iir != 0;
2535
2536 /* Can't rely on pipestat interrupt bit in iir as it might
2537 * have been cleared after the pipestat interrupt was received.
2538 * It doesn't set the bit in iir again, but it still produces
2539 * interrupts (for non-MSI).
2540 */
2541 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2542 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2543 i915_handle_error(dev, false);
2544
2545 for_each_pipe(pipe) {
2546 int reg = PIPESTAT(pipe);
2547 pipe_stats[pipe] = I915_READ(reg);
2548
2549 /*
2550 * Clear the PIPE*STAT regs before the IIR
2551 */
2552 if (pipe_stats[pipe] & 0x8000ffff) {
2553 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2554 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2555 pipe_name(pipe));
2556 I915_WRITE(reg, pipe_stats[pipe]);
2557 irq_received = 1;
2558 }
2559 }
2560 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2561
2562 if (!irq_received)
2563 break;
2564
2565 ret = IRQ_HANDLED;
2566
2567 /* Consume port. Then clear IIR or we'll miss events */
Chris Wilsonadca4732012-05-11 18:01:31 +01002568 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01002569 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2570
2571 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2572 hotplug_status);
2573 if (hotplug_status & dev_priv->hotplug_supported_mask)
2574 queue_work(dev_priv->wq,
2575 &dev_priv->hotplug_work);
2576
2577 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
2578 I915_READ(PORT_HOTPLUG_STAT);
2579 }
2580
2581 I915_WRITE(IIR, iir);
2582 new_iir = I915_READ(IIR); /* Flush posted writes */
2583
Chris Wilsona266c7d2012-04-24 22:59:44 +01002584 if (iir & I915_USER_INTERRUPT)
2585 notify_ring(dev, &dev_priv->ring[RCS]);
2586 if (iir & I915_BSD_USER_INTERRUPT)
2587 notify_ring(dev, &dev_priv->ring[VCS]);
2588
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002589 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002590 intel_prepare_page_flip(dev, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002591
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002592 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002593 intel_prepare_page_flip(dev, 1);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002594
2595 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002596 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Chris Wilsona266c7d2012-04-24 22:59:44 +01002597 drm_handle_vblank(dev, pipe)) {
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002598 i915_pageflip_stall_check(dev, pipe);
2599 intel_finish_page_flip(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002600 }
2601
2602 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2603 blc_event = true;
2604 }
2605
2606
2607 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2608 intel_opregion_asle_intr(dev);
2609
2610 /* With MSI, interrupts are only generated when iir
2611 * transitions from zero to nonzero. If another bit got
2612 * set while we were handling the existing iir bits, then
2613 * we would never get another interrupt.
2614 *
2615 * This is fine on non-MSI as well, as if we hit this path
2616 * we avoid exiting the interrupt handler only to generate
2617 * another one.
2618 *
2619 * Note that for MSI this could cause a stray interrupt report
2620 * if an interrupt landed in the time between writing IIR and
2621 * the posting read. This should be rare enough to never
2622 * trigger the 99% of 100,000 interrupts test for disabling
2623 * stray interrupts.
2624 */
2625 iir = new_iir;
2626 }
2627
Daniel Vetterd05c6172012-04-26 23:28:09 +02002628 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01002629
Chris Wilsona266c7d2012-04-24 22:59:44 +01002630 return ret;
2631}
2632
2633static void i965_irq_uninstall(struct drm_device * dev)
2634{
2635 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2636 int pipe;
2637
2638 if (!dev_priv)
2639 return;
2640
Chris Wilsonadca4732012-05-11 18:01:31 +01002641 I915_WRITE(PORT_HOTPLUG_EN, 0);
2642 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01002643
2644 I915_WRITE(HWSTAM, 0xffffffff);
2645 for_each_pipe(pipe)
2646 I915_WRITE(PIPESTAT(pipe), 0);
2647 I915_WRITE(IMR, 0xffffffff);
2648 I915_WRITE(IER, 0x0);
2649
2650 for_each_pipe(pipe)
2651 I915_WRITE(PIPESTAT(pipe),
2652 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
2653 I915_WRITE(IIR, I915_READ(IIR));
2654}
2655
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002656void intel_irq_init(struct drm_device *dev)
2657{
Chris Wilson8b2e3262012-04-24 22:59:41 +01002658 struct drm_i915_private *dev_priv = dev->dev_private;
2659
2660 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
2661 INIT_WORK(&dev_priv->error_work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002662 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vetter98fd81c2012-05-31 14:57:42 +02002663 INIT_WORK(&dev_priv->parity_error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01002664
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002665 dev->driver->get_vblank_counter = i915_get_vblank_counter;
2666 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Eugeni Dodonov7d4e1462012-05-09 15:37:09 -03002667 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002668 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
2669 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
2670 }
2671
Keith Packardc3613de2011-08-12 17:05:54 -07002672 if (drm_core_check_feature(dev, DRIVER_MODESET))
2673 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
2674 else
2675 dev->driver->get_vblank_timestamp = NULL;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002676 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
2677
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002678 if (IS_VALLEYVIEW(dev)) {
2679 dev->driver->irq_handler = valleyview_irq_handler;
2680 dev->driver->irq_preinstall = valleyview_irq_preinstall;
2681 dev->driver->irq_postinstall = valleyview_irq_postinstall;
2682 dev->driver->irq_uninstall = valleyview_irq_uninstall;
2683 dev->driver->enable_vblank = valleyview_enable_vblank;
2684 dev->driver->disable_vblank = valleyview_disable_vblank;
2685 } else if (IS_IVYBRIDGE(dev)) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002686 /* Share pre & uninstall handlers with ILK/SNB */
2687 dev->driver->irq_handler = ivybridge_irq_handler;
2688 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2689 dev->driver->irq_postinstall = ivybridge_irq_postinstall;
2690 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2691 dev->driver->enable_vblank = ivybridge_enable_vblank;
2692 dev->driver->disable_vblank = ivybridge_disable_vblank;
Eugeni Dodonov7d4e1462012-05-09 15:37:09 -03002693 } else if (IS_HASWELL(dev)) {
2694 /* Share interrupts handling with IVB */
2695 dev->driver->irq_handler = ivybridge_irq_handler;
2696 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2697 dev->driver->irq_postinstall = ivybridge_irq_postinstall;
2698 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2699 dev->driver->enable_vblank = ivybridge_enable_vblank;
2700 dev->driver->disable_vblank = ivybridge_disable_vblank;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002701 } else if (HAS_PCH_SPLIT(dev)) {
2702 dev->driver->irq_handler = ironlake_irq_handler;
2703 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2704 dev->driver->irq_postinstall = ironlake_irq_postinstall;
2705 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2706 dev->driver->enable_vblank = ironlake_enable_vblank;
2707 dev->driver->disable_vblank = ironlake_disable_vblank;
2708 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01002709 if (INTEL_INFO(dev)->gen == 2) {
2710 dev->driver->irq_preinstall = i8xx_irq_preinstall;
2711 dev->driver->irq_postinstall = i8xx_irq_postinstall;
2712 dev->driver->irq_handler = i8xx_irq_handler;
2713 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002714 } else if (INTEL_INFO(dev)->gen == 3) {
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002715 /* IIR "flip pending" means done if this bit is set */
2716 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
2717
Chris Wilsona266c7d2012-04-24 22:59:44 +01002718 dev->driver->irq_preinstall = i915_irq_preinstall;
2719 dev->driver->irq_postinstall = i915_irq_postinstall;
2720 dev->driver->irq_uninstall = i915_irq_uninstall;
2721 dev->driver->irq_handler = i915_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002722 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01002723 dev->driver->irq_preinstall = i965_irq_preinstall;
2724 dev->driver->irq_postinstall = i965_irq_postinstall;
2725 dev->driver->irq_uninstall = i965_irq_uninstall;
2726 dev->driver->irq_handler = i965_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002727 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002728 dev->driver->enable_vblank = i915_enable_vblank;
2729 dev->driver->disable_vblank = i915_disable_vblank;
2730 }
2731}