blob: c8a5ef2d75f4280f896306ce06ebefef4358fa32 [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070013 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070014 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
Stephen Hemminger793b8832005-09-14 16:06:14 -070025#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070026#include <linux/kernel.h>
27#include <linux/version.h>
28#include <linux/module.h>
29#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080030#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070031#include <linux/etherdevice.h>
32#include <linux/ethtool.h>
33#include <linux/pci.h>
34#include <linux/ip.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030035#include <net/ip.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070036#include <linux/tcp.h>
37#include <linux/in.h>
38#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080039#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070040#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080041#include <linux/prefetch.h>
Stephen Hemminger3cf26752007-07-09 15:33:35 -070042#include <linux/debugfs.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080043#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070044
45#include <asm/irq.h>
46
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070047#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
48#define SKY2_VLAN_TAG_USED 1
49#endif
50
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070051#include "sky2.h"
52
53#define DRV_NAME "sky2"
Stephen Hemmingerbcc52892008-01-10 16:14:15 -080054#define DRV_VERSION "1.21"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070055#define PFX DRV_NAME " "
56
57/*
58 * The Yukon II chipset takes 64 bit command blocks (called list elements)
59 * that are organized into three (receive, transmit, status) different rings
Stephen Hemminger14d02632006-09-26 11:57:43 -070060 * similar to Tigon3.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070061 */
62
Stephen Hemminger14d02632006-09-26 11:57:43 -070063#define RX_LE_SIZE 1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070064#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger14d02632006-09-26 11:57:43 -070065#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080066#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070067
Stephen Hemminger793b8832005-09-14 16:06:14 -070068#define TX_RING_SIZE 512
69#define TX_DEF_PENDING (TX_RING_SIZE - 1)
70#define TX_MIN_PENDING 64
Stephen Hemmingerb19666d2006-03-07 11:06:36 -080071#define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
Stephen Hemminger793b8832005-09-14 16:06:14 -070072
73#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070074#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070075#define TX_WATCHDOG (5 * HZ)
76#define NAPI_WEIGHT 64
77#define PHY_RETRIES 1000
78
Stephen Hemmingerf4331a62007-07-09 15:33:39 -070079#define SKY2_EEPROM_MAGIC 0x9955aabb
80
81
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070082#define RING_NEXT(x,s) (((x)+1) & ((s)-1))
83
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070084static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070085 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
86 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080087 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070088
Stephen Hemminger793b8832005-09-14 16:06:14 -070089static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070090module_param(debug, int, 0);
91MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
92
Stephen Hemminger14d02632006-09-26 11:57:43 -070093static int copybreak __read_mostly = 128;
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080094module_param(copybreak, int, 0);
95MODULE_PARM_DESC(copybreak, "Receive copy threshold");
96
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080097static int disable_msi = 0;
98module_param(disable_msi, int, 0);
99MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
100
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700101static const struct pci_device_id sky2_id_table[] = {
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800102 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
103 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700104 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700105 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemminger508f89e2006-12-01 14:29:34 -0800106 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800107 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800108 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
109 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
Stephen Hemmingera3b4fce2008-06-14 10:32:15 -0700121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
Stephen Hemminger69161612007-06-04 17:23:26 -0700136 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800137 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800138 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
139 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700140 { 0 }
141};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700142
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700143MODULE_DEVICE_TABLE(pci, sky2_id_table);
144
145/* Avoid conditionals by using array */
146static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
147static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700148static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700149
Stephen Hemminger92f965e2005-12-09 11:34:53 -0800150/* This driver supports yukon2 chipset only */
151static const char *yukon2_name[] = {
152 "XL", /* 0xb3 */
153 "EC Ultra", /* 0xb4 */
Stephen Hemminger93745492007-02-06 10:45:43 -0800154 "Extreme", /* 0xb5 */
Stephen Hemminger92f965e2005-12-09 11:34:53 -0800155 "EC", /* 0xb6 */
156 "FE", /* 0xb7 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700157 "FE+", /* 0xb8 */
Stephen Hemmingerc63eddb2008-04-10 15:06:14 -0500158 "Supreme", /* 0xb9 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700159};
160
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +0100161static void sky2_set_multicast(struct net_device *dev);
162
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800163/* Access to PHY via serial interconnect */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800164static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700165{
166 int i;
167
168 gma_write16(hw, port, GM_SMI_DATA, val);
169 gma_write16(hw, port, GM_SMI_CTRL,
170 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
171
172 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800173 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
174 if (ctrl == 0xffff)
175 goto io_error;
176
177 if (!(ctrl & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800178 return 0;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800179
180 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700181 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800182
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800183 dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800184 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800185
186io_error:
187 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
188 return -EIO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700189}
190
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800191static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700192{
193 int i;
194
Stephen Hemminger793b8832005-09-14 16:06:14 -0700195 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700196 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
197
198 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800199 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
200 if (ctrl == 0xffff)
201 goto io_error;
202
203 if (ctrl & GM_SMI_CT_RD_VAL) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800204 *val = gma_read16(hw, port, GM_SMI_DATA);
205 return 0;
206 }
207
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800208 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700209 }
210
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800211 dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800212 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800213io_error:
214 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
215 return -EIO;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800216}
217
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800218static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800219{
220 u16 v;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800221 __gm_phy_read(hw, port, reg, &v);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800222 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700223}
224
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800225
226static void sky2_power_on(struct sky2_hw *hw)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700227{
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800228 /* switch power to VCC (WA for VAUX problem) */
229 sky2_write8(hw, B0_POWER_CTRL,
230 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700231
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800232 /* disable Core Clock Division, */
233 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700234
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800235 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
236 /* enable bits are inverted */
237 sky2_write8(hw, B2_Y2_CLK_GATE,
238 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
239 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
240 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
241 else
242 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700243
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700244 if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700245 u32 reg;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700246
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800247 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700248
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800249 reg = sky2_pci_read32(hw, PCI_DEV_REG4);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700250 /* set all bits to 0 except bits 15..12 and 8 */
251 reg &= P_ASPM_CONTROL_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800252 sky2_pci_write32(hw, PCI_DEV_REG4, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700253
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800254 reg = sky2_pci_read32(hw, PCI_DEV_REG5);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700255 /* set all bits to 0 except bits 28 & 27 */
256 reg &= P_CTL_TIM_VMAIN_AV_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800257 sky2_pci_write32(hw, PCI_DEV_REG5, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700258
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800259 sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
Stephen Hemminger8f709202007-06-04 17:23:25 -0700260
261 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
262 reg = sky2_read32(hw, B2_GP_IO);
263 reg |= GLB_GPIO_STAT_RACE_DIS;
264 sky2_write32(hw, B2_GP_IO, reg);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700265
266 sky2_read32(hw, B2_GP_IO);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700267 }
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800268}
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700269
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800270static void sky2_power_aux(struct sky2_hw *hw)
271{
272 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
273 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
274 else
275 /* enable bits are inverted */
276 sky2_write8(hw, B2_Y2_CLK_GATE,
277 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
278 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
279 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
280
281 /* switch power to VAUX */
282 if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
283 sky2_write8(hw, B0_POWER_CTRL,
284 (PC_VAUX_ENA | PC_VCC_ENA |
285 PC_VAUX_ON | PC_VCC_OFF));
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700286}
287
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700288static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700289{
290 u16 reg;
291
292 /* disable all GMAC IRQ's */
293 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700294
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700295 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
296 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
297 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
298 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
299
300 reg = gma_read16(hw, port, GM_RX_CTRL);
301 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
302 gma_write16(hw, port, GM_RX_CTRL, reg);
303}
304
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700305/* flow control to advertise bits */
306static const u16 copper_fc_adv[] = {
307 [FC_NONE] = 0,
308 [FC_TX] = PHY_M_AN_ASP,
309 [FC_RX] = PHY_M_AN_PC,
310 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
311};
312
313/* flow control to advertise bits when using 1000BaseX */
314static const u16 fiber_fc_adv[] = {
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700315 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700316 [FC_TX] = PHY_M_P_ASYM_MD_X,
317 [FC_RX] = PHY_M_P_SYM_MD_X,
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700318 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700319};
320
321/* flow control to GMA disable bits */
322static const u16 gm_fc_disable[] = {
323 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
324 [FC_TX] = GM_GPCR_FC_RX_DIS,
325 [FC_RX] = GM_GPCR_FC_TX_DIS,
326 [FC_BOTH] = 0,
327};
328
329
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700330static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
331{
332 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700333 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700334
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700335 if (sky2->autoneg == AUTONEG_ENABLE &&
336 !(hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700337 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
338
339 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700340 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700341 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
342
Stephen Hemminger53419c62007-05-14 12:38:11 -0700343 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700344 if (hw->chip_id == CHIP_ID_YUKON_EC)
Stephen Hemminger53419c62007-05-14 12:38:11 -0700345 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700346 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
347 else
Stephen Hemminger53419c62007-05-14 12:38:11 -0700348 /* set master & slave downshift counter to 1x */
349 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700350
351 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
352 }
353
354 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700355 if (sky2_is_copper(hw)) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700356 if (!(hw->flags & SKY2_HW_GIGABIT)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700357 /* enable automatic crossover */
358 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
Stephen Hemminger6d3105d2007-09-24 19:34:51 -0700359
360 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
361 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
362 u16 spec;
363
364 /* Enable Class A driver for FE+ A0 */
365 spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
366 spec |= PHY_M_FESC_SEL_CL_A;
367 gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
368 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700369 } else {
370 /* disable energy detect */
371 ctrl &= ~PHY_M_PC_EN_DET_MSK;
372
373 /* enable automatic crossover */
374 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
375
Stephen Hemminger53419c62007-05-14 12:38:11 -0700376 /* downshift on PHY 88E1112 and 88E1149 is changed */
Stephen Hemminger93745492007-02-06 10:45:43 -0800377 if (sky2->autoneg == AUTONEG_ENABLE
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700378 && (hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemminger53419c62007-05-14 12:38:11 -0700379 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700380 ctrl &= ~PHY_M_PC_DSC_MSK;
381 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
382 }
383 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700384 } else {
385 /* workaround for deviation #4.88 (CRC errors) */
386 /* disable Automatic Crossover */
387
388 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700389 }
390
391 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
392
393 /* special setup for PHY 88E1112 Fiber */
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700394 if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700395 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
396
397 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
398 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
399 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
400 ctrl &= ~PHY_M_MAC_MD_MSK;
401 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700402 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
403
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700404 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700405 /* select page 1 to access Fiber registers */
406 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700407
408 /* for SFP-module set SIGDET polarity to low */
409 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
410 ctrl |= PHY_M_FIB_SIGD_POL;
Stephen Hemminger34dd9622007-05-24 15:22:45 -0700411 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700412 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700413
414 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700415 }
416
Stephen Hemminger7800fdd2006-10-17 10:24:10 -0700417 ctrl = PHY_CT_RESET;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700418 ct1000 = 0;
419 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700420 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700421
422 if (sky2->autoneg == AUTONEG_ENABLE) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700423 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700424 if (sky2->advertising & ADVERTISED_1000baseT_Full)
425 ct1000 |= PHY_M_1000C_AFD;
426 if (sky2->advertising & ADVERTISED_1000baseT_Half)
427 ct1000 |= PHY_M_1000C_AHD;
428 if (sky2->advertising & ADVERTISED_100baseT_Full)
429 adv |= PHY_M_AN_100_FD;
430 if (sky2->advertising & ADVERTISED_100baseT_Half)
431 adv |= PHY_M_AN_100_HD;
432 if (sky2->advertising & ADVERTISED_10baseT_Full)
433 adv |= PHY_M_AN_10_FD;
434 if (sky2->advertising & ADVERTISED_10baseT_Half)
435 adv |= PHY_M_AN_10_HD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700436
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700437 adv |= copper_fc_adv[sky2->flow_mode];
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700438 } else { /* special defines for FIBER (88E1040S only) */
439 if (sky2->advertising & ADVERTISED_1000baseT_Full)
440 adv |= PHY_M_AN_1000X_AFD;
441 if (sky2->advertising & ADVERTISED_1000baseT_Half)
442 adv |= PHY_M_AN_1000X_AHD;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700443
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700444 adv |= fiber_fc_adv[sky2->flow_mode];
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700445 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700446
447 /* Restart Auto-negotiation */
448 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
449 } else {
450 /* forced speed/duplex settings */
451 ct1000 = PHY_M_1000C_MSE;
452
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700453 /* Disable auto update for duplex flow control and speed */
454 reg |= GM_GPCR_AU_ALL_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700455
456 switch (sky2->speed) {
457 case SPEED_1000:
458 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700459 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700460 break;
461 case SPEED_100:
462 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700463 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700464 break;
465 }
466
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700467 if (sky2->duplex == DUPLEX_FULL) {
468 reg |= GM_GPCR_DUP_FULL;
469 ctrl |= PHY_CT_DUP_MD;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700470 } else if (sky2->speed < SPEED_1000)
471 sky2->flow_mode = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700472
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700473
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700474 reg |= gm_fc_disable[sky2->flow_mode];
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700475
476 /* Forward pause packets to GMAC? */
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700477 if (sky2->flow_mode & FC_RX)
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700478 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
479 else
480 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700481 }
482
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700483 gma_write16(hw, port, GM_GP_CTRL, reg);
484
Stephen Hemminger05745c42007-09-19 15:36:45 -0700485 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700486 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
487
488 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
489 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
490
491 /* Setup Phy LED's */
492 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
493 ledover = 0;
494
495 switch (hw->chip_id) {
496 case CHIP_ID_YUKON_FE:
497 /* on 88E3082 these bits are at 11..9 (shifted left) */
498 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
499
500 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
501
502 /* delete ACT LED control bits */
503 ctrl &= ~PHY_M_FELP_LED1_MSK;
504 /* change ACT LED control to blink mode */
505 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
506 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
507 break;
508
Stephen Hemminger05745c42007-09-19 15:36:45 -0700509 case CHIP_ID_YUKON_FE_P:
510 /* Enable Link Partner Next Page */
511 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
512 ctrl |= PHY_M_PC_ENA_LIP_NP;
513
514 /* disable Energy Detect and enable scrambler */
515 ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
516 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
517
518 /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
519 ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
520 PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
521 PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
522
523 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
524 break;
525
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700526 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700527 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700528
529 /* select page 3 to access LED control register */
530 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
531
532 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700533 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
534 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
535 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
536 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
537 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700538
539 /* set Polarity Control register */
540 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700541 (PHY_M_POLC_LS1_P_MIX(4) |
542 PHY_M_POLC_IS0_P_MIX(4) |
543 PHY_M_POLC_LOS_CTRL(2) |
544 PHY_M_POLC_INIT_CTRL(2) |
545 PHY_M_POLC_STA1_CTRL(2) |
546 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700547
548 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700549 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700550 break;
Stephen Hemminger93745492007-02-06 10:45:43 -0800551
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700552 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -0800553 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800554 case CHIP_ID_YUKON_SUPR:
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700555 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
556
557 /* select page 3 to access LED control register */
558 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
559
560 /* set LED Function Control register */
561 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
562 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
563 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
564 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
565 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
566
567 /* set Blink Rate in LED Timer Control Register */
568 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
569 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
570 /* restore page register */
571 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
572 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700573
574 default:
575 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
576 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800577
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700578 /* turn off the Rx LED (LED_RX) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800579 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700580 }
581
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700582 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
583 hw->chip_rev == CHIP_REV_YU_EC_U_A1) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800584 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700585 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
586
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800587 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700588 gm_phy_write(hw, port, 0x18, 0xaa99);
589 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700590
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800591 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700592 gm_phy_write(hw, port, 0x18, 0xa204);
593 gm_phy_write(hw, port, 0x17, 0x2002);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800594
595 /* set page register to 0 */
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700596 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700597 } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
598 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
599 /* apply workaround for integrated resistors calibration */
600 gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
601 gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
Stephen Hemminger93745492007-02-06 10:45:43 -0800602 } else if (hw->chip_id != CHIP_ID_YUKON_EX) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700603 /* no effect on Yukon-XL */
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800604 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
605
606 if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
607 /* turn on 100 Mbps LED (LED_LINK100) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800608 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800609 }
610
611 if (ledover)
612 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
613
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700614 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700615
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700616 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700617 if (sky2->autoneg == AUTONEG_ENABLE)
618 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
619 else
620 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
621}
622
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700623static void sky2_phy_power(struct sky2_hw *hw, unsigned port, int onoff)
624{
625 u32 reg1;
Stephen Hemmingerff35164e2007-10-11 19:47:44 -0700626 static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
627 static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700628
Stephen Hemminger82637e82008-01-23 19:16:04 -0800629 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800630 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerff35164e2007-10-11 19:47:44 -0700631 /* Turn on/off phy power saving */
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700632 if (onoff)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700633 reg1 &= ~phy_power[port];
634 else
635 reg1 |= phy_power[port];
636
Stephen Hemmingerff35164e2007-10-11 19:47:44 -0700637 if (onoff && hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
638 reg1 |= coma_mode[port];
639
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800640 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
Stephen Hemminger82637e82008-01-23 19:16:04 -0800641 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
642 sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700643
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700644 udelay(100);
645}
646
Stephen Hemminger1b537562005-12-20 15:08:07 -0800647/* Force a renegotiation */
648static void sky2_phy_reinit(struct sky2_port *sky2)
649{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800650 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800651 sky2_phy_init(sky2->hw, sky2->port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800652 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800653}
654
Stephen Hemmingere3173832007-02-06 10:45:39 -0800655/* Put device in state to listen for Wake On Lan */
656static void sky2_wol_init(struct sky2_port *sky2)
657{
658 struct sky2_hw *hw = sky2->hw;
659 unsigned port = sky2->port;
660 enum flow_control save_mode;
661 u16 ctrl;
662 u32 reg1;
663
664 /* Bring hardware out of reset */
665 sky2_write16(hw, B0_CTST, CS_RST_CLR);
666 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
667
668 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
669 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
670
671 /* Force to 10/100
672 * sky2_reset will re-enable on resume
673 */
674 save_mode = sky2->flow_mode;
675 ctrl = sky2->advertising;
676
677 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
678 sky2->flow_mode = FC_NONE;
679 sky2_phy_power(hw, port, 1);
680 sky2_phy_reinit(sky2);
681
682 sky2->flow_mode = save_mode;
683 sky2->advertising = ctrl;
684
685 /* Set GMAC to no flow control and auto update for speed/duplex */
686 gma_write16(hw, port, GM_GP_CTRL,
687 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
688 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
689
690 /* Set WOL address */
691 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
692 sky2->netdev->dev_addr, ETH_ALEN);
693
694 /* Turn on appropriate WOL control bits */
695 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
696 ctrl = 0;
697 if (sky2->wol & WAKE_PHY)
698 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
699 else
700 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
701
702 if (sky2->wol & WAKE_MAGIC)
703 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
704 else
705 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
706
707 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
708 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
709
710 /* Turn on legacy PCI-Express PME mode */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800711 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800712 reg1 |= PCI_Y2_PME_LEGACY;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800713 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800714
715 /* block receiver */
716 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
717
718}
719
Stephen Hemminger69161612007-06-04 17:23:26 -0700720static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
721{
Stephen Hemminger05745c42007-09-19 15:36:45 -0700722 struct net_device *dev = hw->dev[port];
723
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800724 if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
725 hw->chip_rev != CHIP_REV_YU_EX_A0) ||
726 hw->chip_id == CHIP_ID_YUKON_FE_P ||
727 hw->chip_id == CHIP_ID_YUKON_SUPR) {
728 /* Yukon-Extreme B0 and further Extreme devices */
729 /* enable Store & Forward mode for TX */
Stephen Hemminger69161612007-06-04 17:23:26 -0700730
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800731 if (dev->mtu <= ETH_DATA_LEN)
732 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
733 TX_JUMBO_DIS | TX_STFW_ENA);
Stephen Hemminger69161612007-06-04 17:23:26 -0700734
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800735 else
736 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
737 TX_JUMBO_ENA| TX_STFW_ENA);
738 } else {
739 if (dev->mtu <= ETH_DATA_LEN)
740 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
741 else {
742 /* set Tx GMAC FIFO Almost Empty Threshold */
743 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
744 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700745
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800746 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
747
748 /* Can't do offload because of lack of store/forward */
749 dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
750 }
Stephen Hemminger69161612007-06-04 17:23:26 -0700751 }
752}
753
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700754static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
755{
756 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
757 u16 reg;
Al Viro25cccec2007-07-20 16:07:33 +0100758 u32 rx_reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700759 int i;
760 const u8 *addr = hw->dev[port]->dev_addr;
761
Stephen Hemmingerf3503392007-08-21 11:10:22 -0700762 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
763 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700764
765 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
766
Stephen Hemminger793b8832005-09-14 16:06:14 -0700767 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700768 /* WA DEV_472 -- looks like crossed wires on port 2 */
769 /* clear GMAC 1 Control reset */
770 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
771 do {
772 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
773 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
774 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
775 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
776 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
777 }
778
Stephen Hemminger793b8832005-09-14 16:06:14 -0700779 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700780
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700781 /* Enable Transmit FIFO Underrun */
782 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
783
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800784 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700785 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800786 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700787
788 /* MIB clear */
789 reg = gma_read16(hw, port, GM_PHY_ADDR);
790 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
791
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700792 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
793 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700794 gma_write16(hw, port, GM_PHY_ADDR, reg);
795
796 /* transmit control */
797 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
798
799 /* receive control reg: unicast + multicast + no FCS */
800 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700801 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700802
803 /* transmit flow control */
804 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
805
806 /* transmit parameter */
807 gma_write16(hw, port, GM_TX_PARAM,
808 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
809 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
810 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
811 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
812
813 /* serial mode register */
814 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700815 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700816
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700817 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700818 reg |= GM_SMOD_JUMBO_ENA;
819
820 gma_write16(hw, port, GM_SERIAL_MODE, reg);
821
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700822 /* virtual address for data */
823 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
824
Stephen Hemminger793b8832005-09-14 16:06:14 -0700825 /* physical address: used for pause frames */
826 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
827
828 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700829 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
830 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
831 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
832
833 /* Configure Rx MAC FIFO */
834 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Al Viro25cccec2007-07-20 16:07:33 +0100835 rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemminger05745c42007-09-19 15:36:45 -0700836 if (hw->chip_id == CHIP_ID_YUKON_EX ||
837 hw->chip_id == CHIP_ID_YUKON_FE_P)
Al Viro25cccec2007-07-20 16:07:33 +0100838 rx_reg |= GMF_RX_OVER_ON;
Stephen Hemminger69161612007-06-04 17:23:26 -0700839
Al Viro25cccec2007-07-20 16:07:33 +0100840 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700841
Stephen Hemminger798fdd02007-12-07 15:22:15 -0800842 if (hw->chip_id == CHIP_ID_YUKON_XL) {
843 /* Hardware errata - clear flush mask */
844 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
845 } else {
846 /* Flush Rx MAC FIFO on any flow control or error */
847 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
848 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700849
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800850 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700851 reg = RX_GMF_FL_THR_DEF + 1;
852 /* Another magic mystery workaround from sk98lin */
853 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
854 hw->chip_rev == CHIP_REV_YU_FE2_A0)
855 reg = 0x178;
856 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700857
858 /* Configure Tx MAC FIFO */
859 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
860 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800861
Stephen Hemmingere0c28112007-09-20 13:03:49 -0700862 /* On chips without ram buffer, pause is controled by MAC level */
Stephen Hemminger39dbd952008-02-04 19:45:13 -0800863 if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800864 sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800865 sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -0700866
Stephen Hemminger69161612007-06-04 17:23:26 -0700867 sky2_set_tx_stfwd(hw, port);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800868 }
869
Stephen Hemmingere970d1f2007-11-27 11:02:07 -0800870 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
871 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
872 /* disable dynamic watermark */
873 reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
874 reg &= ~TX_DYN_WM_ENA;
875 sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
876 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700877}
878
Stephen Hemminger67712902006-12-04 15:53:45 -0800879/* Assign Ram Buffer allocation to queue */
880static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700881{
Stephen Hemminger67712902006-12-04 15:53:45 -0800882 u32 end;
883
884 /* convert from K bytes to qwords used for hw register */
885 start *= 1024/8;
886 space *= 1024/8;
887 end = start + space - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700888
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700889 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
890 sky2_write32(hw, RB_ADDR(q, RB_START), start);
891 sky2_write32(hw, RB_ADDR(q, RB_END), end);
892 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
893 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
894
895 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800896 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700897
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800898 /* On receive queue's set the thresholds
899 * give receiver priority when > 3/4 full
900 * send pause when down to 2K
901 */
902 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
903 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700904
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800905 tp = space - 2048/8;
906 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
907 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700908 } else {
909 /* Enable store & forward on Tx queue's because
910 * Tx FIFO is only 1K on Yukon
911 */
912 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
913 }
914
915 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700916 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700917}
918
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700919/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800920static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700921{
922 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
923 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
924 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800925 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700926}
927
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700928/* Setup prefetch unit registers. This is the interface between
929 * hardware and driver list elements
930 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -0800931static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700932 u64 addr, u32 last)
933{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700934 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
935 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
936 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
937 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
938 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
939 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700940
941 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700942}
943
Stephen Hemminger793b8832005-09-14 16:06:14 -0700944static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
945{
946 struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
947
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700948 sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -0700949 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700950 return le;
951}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700952
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -0700953static void tx_init(struct sky2_port *sky2)
954{
955 struct sky2_tx_le *le;
956
957 sky2->tx_prod = sky2->tx_cons = 0;
958 sky2->tx_tcpsum = 0;
959 sky2->tx_last_mss = 0;
960
961 le = get_tx_le(sky2);
962 le->addr = 0;
963 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -0700964}
965
Stephen Hemminger291ea612006-09-26 11:57:41 -0700966static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
967 struct sky2_tx_le *le)
968{
969 return sky2->tx_ring + (le - sky2->tx_le);
970}
971
Stephen Hemminger290d4de2006-03-20 15:48:15 -0800972/* Update chip's next pointer */
973static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700974{
Stephen Hemminger50432cb2007-05-14 12:38:15 -0700975 /* Make sure write' to descriptors are complete before we tell hardware */
Stephen Hemminger762c2de2006-01-17 13:43:14 -0800976 wmb();
Stephen Hemminger50432cb2007-05-14 12:38:15 -0700977 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
978
979 /* Synchronize I/O on since next processor may write to tail */
980 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700981}
982
Stephen Hemminger793b8832005-09-14 16:06:14 -0700983
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700984static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
985{
986 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700987 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -0700988 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700989 return le;
990}
991
Stephen Hemminger14d02632006-09-26 11:57:43 -0700992/* Build description to hardware for one receive segment */
993static void sky2_rx_add(struct sky2_port *sky2, u8 op,
994 dma_addr_t map, unsigned len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700995{
996 struct sky2_rx_le *le;
997
Stephen Hemminger86c68872008-01-10 16:14:12 -0800998 if (sizeof(dma_addr_t) > sizeof(u32)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700999 le = sky2_next_rx(sky2);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001000 le->addr = cpu_to_le32(upper_32_bits(map));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001001 le->opcode = OP_ADDR64 | HW_OWNER;
1002 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001003
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001004 le = sky2_next_rx(sky2);
Stephen Hemminger734d1862005-12-09 11:35:00 -08001005 le->addr = cpu_to_le32((u32) map);
1006 le->length = cpu_to_le16(len);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001007 le->opcode = op | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001008}
1009
Stephen Hemminger14d02632006-09-26 11:57:43 -07001010/* Build description to hardware for one possibly fragmented skb */
1011static void sky2_rx_submit(struct sky2_port *sky2,
1012 const struct rx_ring_info *re)
1013{
1014 int i;
1015
1016 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
1017
1018 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
1019 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
1020}
1021
1022
1023static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
1024 unsigned size)
1025{
1026 struct sk_buff *skb = re->skb;
1027 int i;
1028
1029 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
1030 pci_unmap_len_set(re, data_size, size);
1031
1032 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1033 re->frag_addr[i] = pci_map_page(pdev,
1034 skb_shinfo(skb)->frags[i].page,
1035 skb_shinfo(skb)->frags[i].page_offset,
1036 skb_shinfo(skb)->frags[i].size,
1037 PCI_DMA_FROMDEVICE);
1038}
1039
1040static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
1041{
1042 struct sk_buff *skb = re->skb;
1043 int i;
1044
1045 pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
1046 PCI_DMA_FROMDEVICE);
1047
1048 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1049 pci_unmap_page(pdev, re->frag_addr[i],
1050 skb_shinfo(skb)->frags[i].size,
1051 PCI_DMA_FROMDEVICE);
1052}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001053
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001054/* Tell chip where to start receive checksum.
1055 * Actually has two checksums, but set both same to avoid possible byte
1056 * order problems.
1057 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001058static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001059{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001060 struct sky2_rx_le *le = sky2_next_rx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001061
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001062 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
1063 le->ctrl = 0;
1064 le->opcode = OP_TCPSTART | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001065
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001066 sky2_write32(sky2->hw,
1067 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1068 sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001069}
1070
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001071/*
1072 * The RX Stop command will not work for Yukon-2 if the BMU does not
1073 * reach the end of packet and since we can't make sure that we have
1074 * incoming data, we must reset the BMU while it is not doing a DMA
1075 * transfer. Since it is possible that the RX path is still active,
1076 * the RX RAM buffer will be stopped first, so any possible incoming
1077 * data will not trigger a DMA. After the RAM buffer is stopped, the
1078 * BMU is polled until any DMA in progress is ended and only then it
1079 * will be reset.
1080 */
1081static void sky2_rx_stop(struct sky2_port *sky2)
1082{
1083 struct sky2_hw *hw = sky2->hw;
1084 unsigned rxq = rxqaddr[sky2->port];
1085 int i;
1086
1087 /* disable the RAM Buffer receive queue */
1088 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1089
1090 for (i = 0; i < 0xffff; i++)
1091 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1092 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1093 goto stopped;
1094
1095 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
1096 sky2->netdev->name);
1097stopped:
1098 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1099
1100 /* reset the Rx prefetch unit */
1101 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001102 mmiowb();
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001103}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001104
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001105/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001106static void sky2_rx_clean(struct sky2_port *sky2)
1107{
1108 unsigned i;
1109
1110 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001111 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001112 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001113
1114 if (re->skb) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07001115 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001116 kfree_skb(re->skb);
1117 re->skb = NULL;
1118 }
1119 }
1120}
1121
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001122/* Basic MII support */
1123static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1124{
1125 struct mii_ioctl_data *data = if_mii(ifr);
1126 struct sky2_port *sky2 = netdev_priv(dev);
1127 struct sky2_hw *hw = sky2->hw;
1128 int err = -EOPNOTSUPP;
1129
1130 if (!netif_running(dev))
1131 return -ENODEV; /* Phy still in reset */
1132
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001133 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001134 case SIOCGMIIPHY:
1135 data->phy_id = PHY_ADDR_MARV;
1136
1137 /* fallthru */
1138 case SIOCGMIIREG: {
1139 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001140
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001141 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001142 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001143 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001144
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001145 data->val_out = val;
1146 break;
1147 }
1148
1149 case SIOCSMIIREG:
1150 if (!capable(CAP_NET_ADMIN))
1151 return -EPERM;
1152
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001153 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001154 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1155 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001156 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001157 break;
1158 }
1159 return err;
1160}
1161
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001162#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001163static void sky2_set_vlan_mode(struct sky2_hw *hw, u16 port, bool onoff)
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001164{
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001165 if (onoff) {
Stephen Hemminger3d4e66f2007-06-01 09:43:58 -07001166 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1167 RX_VLAN_STRIP_ON);
1168 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1169 TX_VLAN_TAG_ON);
1170 } else {
1171 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1172 RX_VLAN_STRIP_OFF);
1173 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1174 TX_VLAN_TAG_OFF);
1175 }
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001176}
1177
1178static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
1179{
1180 struct sky2_port *sky2 = netdev_priv(dev);
1181 struct sky2_hw *hw = sky2->hw;
1182 u16 port = sky2->port;
1183
1184 netif_tx_lock_bh(dev);
1185 napi_disable(&hw->napi);
1186
1187 sky2->vlgrp = grp;
1188 sky2_set_vlan_mode(hw, port, grp != NULL);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001189
David S. Millerd1d08d12008-01-07 20:53:33 -08001190 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001191 napi_enable(&hw->napi);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001192 netif_tx_unlock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001193}
1194#endif
1195
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001196/*
Stephen Hemminger14d02632006-09-26 11:57:43 -07001197 * Allocate an skb for receiving. If the MTU is large enough
1198 * make the skb non-linear with a fragment list of pages.
Stephen Hemminger82788c72006-01-17 13:43:10 -08001199 */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001200static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
Stephen Hemminger82788c72006-01-17 13:43:10 -08001201{
1202 struct sk_buff *skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001203 int i;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001204
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001205 if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001206 unsigned char *start;
1207 /*
1208 * Workaround for a bug in FIFO that cause hang
1209 * if the FIFO if the receive buffer is not 64 byte aligned.
1210 * The buffer returned from netdev_alloc_skb is
1211 * aligned except if slab debugging is enabled.
1212 */
1213 skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + 8);
1214 if (!skb)
1215 goto nomem;
1216 start = PTR_ALIGN(skb->data, 8);
1217 skb_reserve(skb, start - skb->data);
1218 } else {
1219 skb = netdev_alloc_skb(sky2->netdev,
1220 sky2->rx_data_size + NET_IP_ALIGN);
1221 if (!skb)
1222 goto nomem;
1223 skb_reserve(skb, NET_IP_ALIGN);
1224 }
Stephen Hemminger14d02632006-09-26 11:57:43 -07001225
1226 for (i = 0; i < sky2->rx_nfrags; i++) {
1227 struct page *page = alloc_page(GFP_ATOMIC);
1228
1229 if (!page)
1230 goto free_partial;
1231 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
Stephen Hemminger82788c72006-01-17 13:43:10 -08001232 }
1233
1234 return skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001235free_partial:
1236 kfree_skb(skb);
1237nomem:
1238 return NULL;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001239}
1240
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001241static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1242{
1243 sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1244}
1245
Stephen Hemminger82788c72006-01-17 13:43:10 -08001246/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001247 * Allocate and setup receiver buffer pool.
Stephen Hemminger14d02632006-09-26 11:57:43 -07001248 * Normal case this ends up creating one list element for skb
1249 * in the receive ring. Worst case if using large MTU and each
1250 * allocation falls on a different 64 bit region, that results
1251 * in 6 list elements per ring entry.
1252 * One element is used for checksum enable/disable, and one
1253 * extra to avoid wrap.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001254 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001255static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001256{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001257 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001258 struct rx_ring_info *re;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001259 unsigned rxq = rxqaddr[sky2->port];
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001260 unsigned i, size, thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001261
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001262 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001263 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001264
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001265 /* On PCI express lowering the watermark gives better performance */
1266 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
1267 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1268
1269 /* These chips have no ram buffer?
1270 * MAC Rx RAM Read is controlled by hardware */
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001271 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001272 (hw->chip_rev == CHIP_REV_YU_EC_U_A1
1273 || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
Stephen Hemmingerf449c7c2007-06-04 17:23:23 -07001274 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001275
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001276 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1277
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001278 if (!(hw->flags & SKY2_HW_NEW_LE))
1279 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001280
Stephen Hemminger14d02632006-09-26 11:57:43 -07001281 /* Space needed for frame data + headers rounded up */
Stephen Hemmingerf957da22007-07-09 15:33:41 -07001282 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001283
1284 /* Stopping point for hardware truncation */
1285 thresh = (size - 8) / sizeof(u32);
1286
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001287 sky2->rx_nfrags = size >> PAGE_SHIFT;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001288 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1289
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001290 /* Compute residue after pages */
1291 size -= sky2->rx_nfrags << PAGE_SHIFT;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001292
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001293 /* Optimize to handle small packets and headers */
1294 if (size < copybreak)
1295 size = copybreak;
1296 if (size < ETH_HLEN)
1297 size = ETH_HLEN;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001298
Stephen Hemminger14d02632006-09-26 11:57:43 -07001299 sky2->rx_data_size = size;
1300
1301 /* Fill Rx ring */
1302 for (i = 0; i < sky2->rx_pending; i++) {
1303 re = sky2->rx_ring + i;
1304
1305 re->skb = sky2_rx_alloc(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001306 if (!re->skb)
1307 goto nomem;
1308
Stephen Hemminger14d02632006-09-26 11:57:43 -07001309 sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
1310 sky2_rx_submit(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001311 }
1312
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001313 /*
1314 * The receiver hangs if it receives frames larger than the
1315 * packet buffer. As a workaround, truncate oversize frames, but
1316 * the register is limited to 9 bits, so if you do frames > 2052
1317 * you better get the MTU right!
1318 */
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001319 if (thresh > 0x1ff)
1320 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1321 else {
1322 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1323 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1324 }
1325
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001326 /* Tell chip about available buffers */
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001327 sky2_rx_update(sky2, rxq);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001328 return 0;
1329nomem:
1330 sky2_rx_clean(sky2);
1331 return -ENOMEM;
1332}
1333
1334/* Bring up network interface. */
1335static int sky2_up(struct net_device *dev)
1336{
1337 struct sky2_port *sky2 = netdev_priv(dev);
1338 struct sky2_hw *hw = sky2->hw;
1339 unsigned port = sky2->port;
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001340 u32 imask, ramsize;
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001341 int cap, err = -ENOMEM;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001342 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001343
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001344 /*
1345 * On dual port PCI-X card, there is an problem where status
1346 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001347 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001348 if (otherdev && netif_running(otherdev) &&
1349 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001350 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001351
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001352 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001353 cmd &= ~PCI_X_CMD_MAX_SPLIT;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001354 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
1355
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001356 }
1357
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001358 if (netif_msg_ifup(sky2))
1359 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
1360
Stephen Hemminger55d7b4e2007-07-09 15:33:34 -07001361 netif_carrier_off(dev);
1362
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001363 /* must be power of 2 */
1364 sky2->tx_le = pci_alloc_consistent(hw->pdev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001365 TX_RING_SIZE *
1366 sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001367 &sky2->tx_le_map);
1368 if (!sky2->tx_le)
1369 goto err_out;
1370
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001371 sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001372 GFP_KERNEL);
1373 if (!sky2->tx_ring)
1374 goto err_out;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001375
1376 tx_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001377
1378 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1379 &sky2->rx_le_map);
1380 if (!sky2->rx_le)
1381 goto err_out;
1382 memset(sky2->rx_le, 0, RX_LE_BYTES);
1383
Stephen Hemminger291ea612006-09-26 11:57:41 -07001384 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001385 GFP_KERNEL);
1386 if (!sky2->rx_ring)
1387 goto err_out;
1388
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001389 sky2_phy_power(hw, port, 1);
1390
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001391 sky2_mac_init(hw, port);
1392
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001393 /* Register is number of 4K blocks on internal RAM buffer. */
1394 ramsize = sky2_read8(hw, B2_E_0) * 4;
1395 if (ramsize > 0) {
Stephen Hemminger67712902006-12-04 15:53:45 -08001396 u32 rxspace;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001397
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001398 hw->flags |= SKY2_HW_RAM_BUFFER;
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001399 pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
Stephen Hemminger67712902006-12-04 15:53:45 -08001400 if (ramsize < 16)
1401 rxspace = ramsize / 2;
1402 else
1403 rxspace = 8 + (2*(ramsize - 16))/3;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001404
Stephen Hemminger67712902006-12-04 15:53:45 -08001405 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1406 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1407
1408 /* Make sure SyncQ is disabled */
1409 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1410 RB_RST_SET);
1411 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001412
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001413 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001414
Stephen Hemminger69161612007-06-04 17:23:26 -07001415 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1416 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1417 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1418
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001419 /* Set almost empty threshold */
Stephen Hemmingerc2716fb2006-09-26 11:57:39 -07001420 if (hw->chip_id == CHIP_ID_YUKON_EC_U
1421 && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001422 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001423
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001424 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1425 TX_RING_SIZE - 1);
1426
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001427#ifdef SKY2_VLAN_TAG_USED
1428 sky2_set_vlan_mode(hw, port, sky2->vlgrp != NULL);
1429#endif
1430
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001431 err = sky2_rx_start(sky2);
Stephen Hemminger6de16232007-10-17 13:26:42 -07001432 if (err)
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001433 goto err_out;
1434
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001435 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001436 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001437 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001438 sky2_write32(hw, B0_IMSK, imask);
1439
Stephen Hemmingera7bffe72008-01-23 19:11:51 -08001440 sky2_set_multicast(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001441 return 0;
1442
1443err_out:
Stephen Hemminger1b537562005-12-20 15:08:07 -08001444 if (sky2->rx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001445 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1446 sky2->rx_le, sky2->rx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001447 sky2->rx_le = NULL;
1448 }
1449 if (sky2->tx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001450 pci_free_consistent(hw->pdev,
1451 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1452 sky2->tx_le, sky2->tx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001453 sky2->tx_le = NULL;
1454 }
1455 kfree(sky2->tx_ring);
1456 kfree(sky2->rx_ring);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001457
Stephen Hemminger1b537562005-12-20 15:08:07 -08001458 sky2->tx_ring = NULL;
1459 sky2->rx_ring = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001460 return err;
1461}
1462
Stephen Hemminger793b8832005-09-14 16:06:14 -07001463/* Modular subtraction in ring */
1464static inline int tx_dist(unsigned tail, unsigned head)
1465{
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001466 return (head - tail) & (TX_RING_SIZE - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001467}
1468
1469/* Number of list elements available for next tx */
1470static inline int tx_avail(const struct sky2_port *sky2)
1471{
1472 return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1473}
1474
1475/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001476static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001477{
1478 unsigned count;
1479
1480 count = sizeof(dma_addr_t) / sizeof(u32);
1481 count += skb_shinfo(skb)->nr_frags * count;
1482
Herbert Xu89114af2006-07-08 13:34:32 -07001483 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001484 ++count;
1485
Patrick McHardy84fa7932006-08-29 16:44:56 -07001486 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001487 ++count;
1488
1489 return count;
1490}
1491
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001492/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001493 * Put one packet in ring for transmit.
1494 * A single packet can generate multiple list elements, and
1495 * the number of ring elements will probably be less than the number
1496 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001497 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001498static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
1499{
1500 struct sky2_port *sky2 = netdev_priv(dev);
1501 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001502 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001503 struct tx_ring_info *re;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001504 unsigned i, len;
1505 dma_addr_t mapping;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001506 u16 mss;
1507 u8 ctrl;
1508
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001509 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1510 return NETDEV_TX_BUSY;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001511
Stephen Hemminger793b8832005-09-14 16:06:14 -07001512 if (unlikely(netif_msg_tx_queued(sky2)))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001513 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
1514 dev->name, sky2->tx_prod, skb->len);
1515
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001516 len = skb_headlen(skb);
1517 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001518
Stephen Hemminger86c68872008-01-10 16:14:12 -08001519 /* Send high bits if needed */
1520 if (sizeof(dma_addr_t) > sizeof(u32)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001521 le = get_tx_le(sky2);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001522 le->addr = cpu_to_le32(upper_32_bits(mapping));
Stephen Hemminger793b8832005-09-14 16:06:14 -07001523 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001524 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001525
1526 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001527 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001528 if (mss != 0) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001529
1530 if (!(hw->flags & SKY2_HW_NEW_LE))
Stephen Hemminger69161612007-06-04 17:23:26 -07001531 mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001532
Stephen Hemminger69161612007-06-04 17:23:26 -07001533 if (mss != sky2->tx_last_mss) {
1534 le = get_tx_le(sky2);
1535 le->addr = cpu_to_le32(mss);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001536
1537 if (hw->flags & SKY2_HW_NEW_LE)
Stephen Hemminger69161612007-06-04 17:23:26 -07001538 le->opcode = OP_MSS | HW_OWNER;
1539 else
1540 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001541 sky2->tx_last_mss = mss;
1542 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001543 }
1544
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001545 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001546#ifdef SKY2_VLAN_TAG_USED
1547 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1548 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1549 if (!le) {
1550 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001551 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001552 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001553 } else
1554 le->opcode |= OP_VLAN;
1555 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1556 ctrl |= INS_VLAN;
1557 }
1558#endif
1559
1560 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001561 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemminger69161612007-06-04 17:23:26 -07001562 /* On Yukon EX (some versions) encoding change. */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001563 if (hw->flags & SKY2_HW_AUTO_TX_SUM)
Stephen Hemminger69161612007-06-04 17:23:26 -07001564 ctrl |= CALSUM; /* auto checksum */
1565 else {
1566 const unsigned offset = skb_transport_offset(skb);
1567 u32 tcpsum;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001568
Stephen Hemminger69161612007-06-04 17:23:26 -07001569 tcpsum = offset << 16; /* sum start */
1570 tcpsum |= offset + skb->csum_offset; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001571
Stephen Hemminger69161612007-06-04 17:23:26 -07001572 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1573 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1574 ctrl |= UDPTCP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001575
Stephen Hemminger69161612007-06-04 17:23:26 -07001576 if (tcpsum != sky2->tx_tcpsum) {
1577 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001578
Stephen Hemminger69161612007-06-04 17:23:26 -07001579 le = get_tx_le(sky2);
1580 le->addr = cpu_to_le32(tcpsum);
1581 le->length = 0; /* initial checksum value */
1582 le->ctrl = 1; /* one packet */
1583 le->opcode = OP_TCPLISW | HW_OWNER;
1584 }
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001585 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001586 }
1587
1588 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001589 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001590 le->length = cpu_to_le16(len);
1591 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001592 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001593
Stephen Hemminger291ea612006-09-26 11:57:41 -07001594 re = tx_le_re(sky2, le);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001595 re->skb = skb;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001596 pci_unmap_addr_set(re, mapaddr, mapping);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001597 pci_unmap_len_set(re, maplen, len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001598
1599 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001600 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001601
1602 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1603 frag->size, PCI_DMA_TODEVICE);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001604
1605 if (sizeof(dma_addr_t) > sizeof(u32)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001606 le = get_tx_le(sky2);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001607 le->addr = cpu_to_le32(upper_32_bits(mapping));
Stephen Hemminger793b8832005-09-14 16:06:14 -07001608 le->ctrl = 0;
1609 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001610 }
1611
1612 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001613 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001614 le->length = cpu_to_le16(frag->size);
1615 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001616 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001617
Stephen Hemminger291ea612006-09-26 11:57:41 -07001618 re = tx_le_re(sky2, le);
1619 re->skb = skb;
1620 pci_unmap_addr_set(re, mapaddr, mapping);
1621 pci_unmap_len_set(re, maplen, frag->size);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001622 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001623
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001624 le->ctrl |= EOP;
1625
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001626 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1627 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001628
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001629 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001630
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001631 dev->trans_start = jiffies;
1632 return NETDEV_TX_OK;
1633}
1634
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001635/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001636 * Free ring elements from starting at tx_cons until "done"
1637 *
1638 * NB: the hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07001639 * buffers so make sure not to free skb to early.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001640 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001641static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001642{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001643 struct net_device *dev = sky2->netdev;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001644 struct pci_dev *pdev = sky2->hw->pdev;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001645 unsigned idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001646
Stephen Hemminger0e3ff6a2005-12-09 11:35:02 -08001647 BUG_ON(done >= TX_RING_SIZE);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001648
Stephen Hemminger291ea612006-09-26 11:57:41 -07001649 for (idx = sky2->tx_cons; idx != done;
1650 idx = RING_NEXT(idx, TX_RING_SIZE)) {
1651 struct sky2_tx_le *le = sky2->tx_le + idx;
1652 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001653
Stephen Hemminger291ea612006-09-26 11:57:41 -07001654 switch(le->opcode & ~HW_OWNER) {
1655 case OP_LARGESEND:
1656 case OP_PACKET:
1657 pci_unmap_single(pdev,
1658 pci_unmap_addr(re, mapaddr),
1659 pci_unmap_len(re, maplen),
1660 PCI_DMA_TODEVICE);
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001661 break;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001662 case OP_BUFFER:
1663 pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
1664 pci_unmap_len(re, maplen),
Stephen Hemminger734d1862005-12-09 11:35:00 -08001665 PCI_DMA_TODEVICE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001666 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001667 }
1668
Stephen Hemminger291ea612006-09-26 11:57:41 -07001669 if (le->ctrl & EOP) {
1670 if (unlikely(netif_msg_tx_done(sky2)))
1671 printk(KERN_DEBUG "%s: tx done %u\n",
1672 dev->name, idx);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001673
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07001674 dev->stats.tx_packets++;
1675 dev->stats.tx_bytes += re->skb->len;
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08001676
Stephen Hemminger794b2bd2006-12-01 14:29:36 -08001677 dev_kfree_skb_any(re->skb);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001678 sky2->tx_next = RING_NEXT(idx, TX_RING_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001679 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001680 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001681
Stephen Hemminger291ea612006-09-26 11:57:41 -07001682 sky2->tx_cons = idx;
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001683 smp_mb();
1684
Stephen Hemminger22e11702006-07-12 15:23:48 -07001685 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001686 netif_wake_queue(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001687}
1688
1689/* Cleanup all untransmitted buffers, assume transmitter not running */
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001690static void sky2_tx_clean(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001691{
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001692 struct sky2_port *sky2 = netdev_priv(dev);
1693
1694 netif_tx_lock_bh(dev);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001695 sky2_tx_complete(sky2, sky2->tx_prod);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001696 netif_tx_unlock_bh(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001697}
1698
1699/* Network shutdown */
1700static int sky2_down(struct net_device *dev)
1701{
1702 struct sky2_port *sky2 = netdev_priv(dev);
1703 struct sky2_hw *hw = sky2->hw;
1704 unsigned port = sky2->port;
1705 u16 ctrl;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001706 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001707
Stephen Hemminger1b537562005-12-20 15:08:07 -08001708 /* Never really got started! */
1709 if (!sky2->tx_le)
1710 return 0;
1711
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001712 if (netif_msg_ifdown(sky2))
1713 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1714
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001715 /* Stop more packets from being queued */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001716 netif_stop_queue(dev);
1717
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07001718 /* Disable port IRQ */
1719 imask = sky2_read32(hw, B0_IMSK);
1720 imask &= ~portirq_msk[port];
1721 sky2_write32(hw, B0_IMSK, imask);
1722
Stephen Hemminger6de16232007-10-17 13:26:42 -07001723 synchronize_irq(hw->pdev->irq);
1724
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001725 sky2_gmac_reset(hw, port);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001726
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001727 /* Stop transmitter */
1728 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1729 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1730
1731 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001732 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001733
1734 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001735 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001736 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1737
Stephen Hemminger6de16232007-10-17 13:26:42 -07001738 /* Make sure no packets are pending */
1739 napi_synchronize(&hw->napi);
1740
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001741 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1742
1743 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001744 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1745 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001746 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1747
1748 /* Disable Force Sync bit and Enable Alloc bit */
1749 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1750 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1751
1752 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1753 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1754 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1755
1756 /* Reset the PCI FIFO of the async Tx queue */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001757 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1758 BMU_RST_SET | BMU_FIFO_RST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001759
1760 /* Reset the Tx prefetch units */
1761 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1762 PREF_UNIT_RST_SET);
1763
1764 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1765
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001766 sky2_rx_stop(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001767
1768 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
1769 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1770
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001771 sky2_phy_power(hw, port, 0);
1772
Stephen Hemminger55d7b4e2007-07-09 15:33:34 -07001773 netif_carrier_off(dev);
1774
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001775 /* turn off LED's */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001776 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1777
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001778 sky2_tx_clean(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001779 sky2_rx_clean(sky2);
1780
1781 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1782 sky2->rx_le, sky2->rx_le_map);
1783 kfree(sky2->rx_ring);
1784
1785 pci_free_consistent(hw->pdev,
1786 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1787 sky2->tx_le, sky2->tx_le_map);
1788 kfree(sky2->tx_ring);
1789
Stephen Hemminger1b537562005-12-20 15:08:07 -08001790 sky2->tx_le = NULL;
1791 sky2->rx_le = NULL;
1792
1793 sky2->rx_ring = NULL;
1794 sky2->tx_ring = NULL;
1795
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001796 return 0;
1797}
1798
1799static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1800{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001801 if (hw->flags & SKY2_HW_FIBRE_PHY)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001802 return SPEED_1000;
1803
Stephen Hemminger05745c42007-09-19 15:36:45 -07001804 if (!(hw->flags & SKY2_HW_GIGABIT)) {
1805 if (aux & PHY_M_PS_SPEED_100)
1806 return SPEED_100;
1807 else
1808 return SPEED_10;
1809 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001810
1811 switch (aux & PHY_M_PS_SPEED_MSK) {
1812 case PHY_M_PS_SPEED_1000:
1813 return SPEED_1000;
1814 case PHY_M_PS_SPEED_100:
1815 return SPEED_100;
1816 default:
1817 return SPEED_10;
1818 }
1819}
1820
1821static void sky2_link_up(struct sky2_port *sky2)
1822{
1823 struct sky2_hw *hw = sky2->hw;
1824 unsigned port = sky2->port;
1825 u16 reg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001826 static const char *fc_name[] = {
1827 [FC_NONE] = "none",
1828 [FC_TX] = "tx",
1829 [FC_RX] = "rx",
1830 [FC_BOTH] = "both",
1831 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001832
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001833 /* enable Rx/Tx */
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001834 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001835 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1836 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001837
1838 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1839
1840 netif_carrier_on(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001841
Stephen Hemminger75e80682007-09-19 15:36:46 -07001842 mod_timer(&hw->watchdog_timer, jiffies + 1);
Stephen Hemminger32c2c302007-08-21 14:34:03 -07001843
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001844 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001845 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001846 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1847
1848 if (netif_msg_link(sky2))
1849 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001850 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001851 sky2->netdev->name, sky2->speed,
1852 sky2->duplex == DUPLEX_FULL ? "full" : "half",
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001853 fc_name[sky2->flow_status]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001854}
1855
1856static void sky2_link_down(struct sky2_port *sky2)
1857{
1858 struct sky2_hw *hw = sky2->hw;
1859 unsigned port = sky2->port;
1860 u16 reg;
1861
1862 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1863
1864 reg = gma_read16(hw, port, GM_GP_CTRL);
1865 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1866 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001867
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001868 netif_carrier_off(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001869
1870 /* Turn on link LED */
1871 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1872
1873 if (netif_msg_link(sky2))
1874 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001875
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001876 sky2_phy_init(hw, port);
1877}
1878
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001879static enum flow_control sky2_flow(int rx, int tx)
1880{
1881 if (rx)
1882 return tx ? FC_BOTH : FC_RX;
1883 else
1884 return tx ? FC_TX : FC_NONE;
1885}
1886
Stephen Hemminger793b8832005-09-14 16:06:14 -07001887static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
1888{
1889 struct sky2_hw *hw = sky2->hw;
1890 unsigned port = sky2->port;
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001891 u16 advert, lpa;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001892
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001893 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001894 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001895 if (lpa & PHY_M_AN_RF) {
1896 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
1897 return -1;
1898 }
1899
Stephen Hemminger793b8832005-09-14 16:06:14 -07001900 if (!(aux & PHY_M_PS_SPDUP_RES)) {
1901 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
1902 sky2->netdev->name);
1903 return -1;
1904 }
1905
Stephen Hemminger793b8832005-09-14 16:06:14 -07001906 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemminger7c74ac12006-10-17 10:24:08 -07001907 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001908
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001909 /* Since the pause result bits seem to in different positions on
1910 * different chips. look at registers.
1911 */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001912 if (hw->flags & SKY2_HW_FIBRE_PHY) {
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001913 /* Shift for bits in fiber PHY */
1914 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
1915 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001916
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001917 if (advert & ADVERTISE_1000XPAUSE)
1918 advert |= ADVERTISE_PAUSE_CAP;
1919 if (advert & ADVERTISE_1000XPSE_ASYM)
1920 advert |= ADVERTISE_PAUSE_ASYM;
1921 if (lpa & LPA_1000XPAUSE)
1922 lpa |= LPA_PAUSE_CAP;
1923 if (lpa & LPA_1000XPAUSE_ASYM)
1924 lpa |= LPA_PAUSE_ASYM;
1925 }
1926
1927 sky2->flow_status = FC_NONE;
1928 if (advert & ADVERTISE_PAUSE_CAP) {
1929 if (lpa & LPA_PAUSE_CAP)
1930 sky2->flow_status = FC_BOTH;
1931 else if (advert & ADVERTISE_PAUSE_ASYM)
1932 sky2->flow_status = FC_RX;
1933 } else if (advert & ADVERTISE_PAUSE_ASYM) {
1934 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
1935 sky2->flow_status = FC_TX;
1936 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001937
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001938 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
Stephen Hemminger93745492007-02-06 10:45:43 -08001939 && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001940 sky2->flow_status = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001941
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001942 if (sky2->flow_status & FC_TX)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001943 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
1944 else
1945 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
1946
1947 return 0;
1948}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001949
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001950/* Interrupt from PHY */
1951static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001952{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001953 struct net_device *dev = hw->dev[port];
1954 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001955 u16 istatus, phystat;
1956
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07001957 if (!netif_running(dev))
1958 return;
1959
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001960 spin_lock(&sky2->phy_lock);
1961 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
1962 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
1963
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001964 if (netif_msg_intr(sky2))
1965 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
1966 sky2->netdev->name, istatus, phystat);
1967
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001968 if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001969 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001970 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001971 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001972 }
1973
Stephen Hemminger793b8832005-09-14 16:06:14 -07001974 if (istatus & PHY_M_IS_LSP_CHANGE)
1975 sky2->speed = sky2_phy_speed(hw, phystat);
1976
1977 if (istatus & PHY_M_IS_DUP_CHANGE)
1978 sky2->duplex =
1979 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1980
1981 if (istatus & PHY_M_IS_LST_CHANGE) {
1982 if (phystat & PHY_M_PS_LINK_UP)
1983 sky2_link_up(sky2);
1984 else
1985 sky2_link_down(sky2);
1986 }
1987out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001988 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001989}
1990
Stephen Hemminger62335ab2007-02-06 10:45:42 -08001991/* Transmit timeout is only called if we are running, carrier is up
Stephen Hemminger302d1252006-01-17 13:43:20 -08001992 * and tx queue is full (stopped).
1993 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001994static void sky2_tx_timeout(struct net_device *dev)
1995{
1996 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001997 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001998
1999 if (netif_msg_timer(sky2))
2000 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
2001
Stephen Hemminger8f246642006-03-20 15:48:21 -08002002 printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
Stephen Hemminger62335ab2007-02-06 10:45:42 -08002003 dev->name, sky2->tx_cons, sky2->tx_prod,
2004 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
2005 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002006
Stephen Hemminger81906792007-02-15 16:40:33 -08002007 /* can't restart safely under softirq */
2008 schedule_work(&hw->restart_work);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002009}
2010
2011static int sky2_change_mtu(struct net_device *dev, int new_mtu)
2012{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002013 struct sky2_port *sky2 = netdev_priv(dev);
2014 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002015 unsigned port = sky2->port;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002016 int err;
2017 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002018 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002019
2020 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
2021 return -EINVAL;
2022
Stephen Hemminger05745c42007-09-19 15:36:45 -07002023 if (new_mtu > ETH_DATA_LEN &&
2024 (hw->chip_id == CHIP_ID_YUKON_FE ||
2025 hw->chip_id == CHIP_ID_YUKON_FE_P))
Stephen Hemmingerd2adf4f2007-04-11 14:48:02 -07002026 return -EINVAL;
2027
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002028 if (!netif_running(dev)) {
2029 dev->mtu = new_mtu;
2030 return 0;
2031 }
2032
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002033 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002034 sky2_write32(hw, B0_IMSK, 0);
2035
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002036 dev->trans_start = jiffies; /* prevent tx timeout */
2037 netif_stop_queue(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002038 napi_disable(&hw->napi);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002039
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002040 synchronize_irq(hw->pdev->irq);
2041
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002042 if (!(hw->flags & SKY2_HW_RAM_BUFFER))
Stephen Hemminger69161612007-06-04 17:23:26 -07002043 sky2_set_tx_stfwd(hw, port);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002044
2045 ctl = gma_read16(hw, port, GM_GP_CTRL);
2046 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002047 sky2_rx_stop(sky2);
2048 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002049
2050 dev->mtu = new_mtu;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002051
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002052 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
2053 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002054
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002055 if (dev->mtu > ETH_DATA_LEN)
2056 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002057
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002058 gma_write16(hw, port, GM_SERIAL_MODE, mode);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002059
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002060 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002061
2062 err = sky2_rx_start(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002063 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002064
David S. Millerd1d08d12008-01-07 20:53:33 -08002065 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002066 napi_enable(&hw->napi);
2067
Stephen Hemminger1b537562005-12-20 15:08:07 -08002068 if (err)
2069 dev_close(dev);
2070 else {
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002071 gma_write16(hw, port, GM_GP_CTRL, ctl);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002072
Stephen Hemminger1b537562005-12-20 15:08:07 -08002073 netif_wake_queue(dev);
2074 }
2075
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002076 return err;
2077}
2078
Stephen Hemminger14d02632006-09-26 11:57:43 -07002079/* For small just reuse existing skb for next receive */
2080static struct sk_buff *receive_copy(struct sky2_port *sky2,
2081 const struct rx_ring_info *re,
2082 unsigned length)
2083{
2084 struct sk_buff *skb;
2085
2086 skb = netdev_alloc_skb(sky2->netdev, length + 2);
2087 if (likely(skb)) {
2088 skb_reserve(skb, 2);
2089 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
2090 length, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002091 skb_copy_from_linear_data(re->skb, skb->data, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002092 skb->ip_summed = re->skb->ip_summed;
2093 skb->csum = re->skb->csum;
2094 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
2095 length, PCI_DMA_FROMDEVICE);
2096 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002097 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002098 }
2099 return skb;
2100}
2101
2102/* Adjust length of skb with fragments to match received data */
2103static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2104 unsigned int length)
2105{
2106 int i, num_frags;
2107 unsigned int size;
2108
2109 /* put header into skb */
2110 size = min(length, hdr_space);
2111 skb->tail += size;
2112 skb->len += size;
2113 length -= size;
2114
2115 num_frags = skb_shinfo(skb)->nr_frags;
2116 for (i = 0; i < num_frags; i++) {
2117 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2118
2119 if (length == 0) {
2120 /* don't need this page */
2121 __free_page(frag->page);
2122 --skb_shinfo(skb)->nr_frags;
2123 } else {
2124 size = min(length, (unsigned) PAGE_SIZE);
2125
2126 frag->size = size;
2127 skb->data_len += size;
2128 skb->truesize += size;
2129 skb->len += size;
2130 length -= size;
2131 }
2132 }
2133}
2134
2135/* Normal packet - take skb from ring element and put in a new one */
2136static struct sk_buff *receive_new(struct sky2_port *sky2,
2137 struct rx_ring_info *re,
2138 unsigned int length)
2139{
2140 struct sk_buff *skb, *nskb;
2141 unsigned hdr_space = sky2->rx_data_size;
2142
Stephen Hemminger14d02632006-09-26 11:57:43 -07002143 /* Don't be tricky about reusing pages (yet) */
2144 nskb = sky2_rx_alloc(sky2);
2145 if (unlikely(!nskb))
2146 return NULL;
2147
2148 skb = re->skb;
2149 sky2_rx_unmap_skb(sky2->hw->pdev, re);
2150
2151 prefetch(skb->data);
2152 re->skb = nskb;
2153 sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);
2154
2155 if (skb_shinfo(skb)->nr_frags)
2156 skb_put_frags(skb, hdr_space, length);
2157 else
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002158 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002159 return skb;
2160}
2161
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002162/*
2163 * Receive one packet.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002164 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002165 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002166static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002167 u16 length, u32 status)
2168{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002169 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002170 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002171 struct sk_buff *skb = NULL;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002172 u16 count = (status & GMR_FS_LEN) >> 16;
2173
2174#ifdef SKY2_VLAN_TAG_USED
2175 /* Account for vlan tag */
2176 if (sky2->vlgrp && (status & GMR_FS_VLAN))
2177 count -= VLAN_HLEN;
2178#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002179
2180 if (unlikely(netif_msg_rx_status(sky2)))
2181 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002182 dev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002183
Stephen Hemminger793b8832005-09-14 16:06:14 -07002184 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08002185 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002186
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002187 /* This chip has hardware problems that generates bogus status.
2188 * So do only marginal checking and expect higher level protocols
2189 * to handle crap frames.
2190 */
2191 if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
2192 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
2193 length != count)
2194 goto okay;
2195
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002196 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002197 goto error;
2198
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002199 if (!(status & GMR_FS_RX_OK))
2200 goto resubmit;
2201
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002202 /* if length reported by DMA does not match PHY, packet was truncated */
2203 if (length != count)
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002204 goto len_error;
Stephen Hemminger71749532007-07-09 15:33:40 -07002205
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002206okay:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002207 if (length < copybreak)
2208 skb = receive_copy(sky2, re, length);
2209 else
2210 skb = receive_new(sky2, re, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002211resubmit:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002212 sky2_rx_submit(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002213
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002214 return skb;
2215
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002216len_error:
Stephen Hemminger71749532007-07-09 15:33:40 -07002217 /* Truncation of overlength packets
2218 causes PHY length to not match MAC length */
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002219 ++dev->stats.rx_length_errors;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002220 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002221 pr_info(PFX "%s: rx length error: status %#x length %d\n",
2222 dev->name, status, length);
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002223 goto resubmit;
Stephen Hemminger71749532007-07-09 15:33:40 -07002224
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002225error:
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002226 ++dev->stats.rx_errors;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002227 if (status & GMR_FS_RX_FF_OV) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002228 dev->stats.rx_over_errors++;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002229 goto resubmit;
2230 }
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002231
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002232 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002233 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002234 dev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002235
2236 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002237 dev->stats.rx_length_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002238 if (status & GMR_FS_FRAGMENT)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002239 dev->stats.rx_frame_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002240 if (status & GMR_FS_CRC_ERR)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002241 dev->stats.rx_crc_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002242
Stephen Hemminger793b8832005-09-14 16:06:14 -07002243 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002244}
2245
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002246/* Transmit complete */
2247static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002248{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002249 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08002250
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002251 if (netif_running(dev)) {
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07002252 netif_tx_lock(dev);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002253 sky2_tx_complete(sky2, last);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07002254 netif_tx_unlock(dev);
shemminger@osdl.org22247952005-11-30 11:45:19 -08002255 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002256}
2257
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002258/* Process status response ring */
Stephen Hemminger26691832007-10-11 18:31:13 -07002259static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002260{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002261 int work_done = 0;
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002262 unsigned rx[2] = { 0, 0 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002263
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08002264 rmb();
Stephen Hemminger26691832007-10-11 18:31:13 -07002265 do {
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002266 struct sky2_port *sky2;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002267 struct sky2_status_le *le = hw->st_le + hw->st_idx;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002268 unsigned port;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002269 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002270 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002271 u32 status;
2272 u16 length;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002273 u8 opcode = le->opcode;
2274
2275 if (!(opcode & HW_OWNER))
2276 break;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002277
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07002278 hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002279
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002280 port = le->css & CSS_LINK_BIT;
Stephen Hemminger69161612007-06-04 17:23:26 -07002281 dev = hw->dev[port];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002282 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002283 length = le16_to_cpu(le->length);
2284 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002285
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002286 le->opcode = 0;
2287 switch (opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002288 case OP_RXSTAT:
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002289 ++rx[port];
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002290 skb = sky2_receive(dev, length, status);
Stephen Hemminger3225b912007-05-14 12:38:12 -07002291 if (unlikely(!skb)) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002292 dev->stats.rx_dropped++;
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002293 break;
Stephen Hemminger3225b912007-05-14 12:38:12 -07002294 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002295
Stephen Hemminger69161612007-06-04 17:23:26 -07002296 /* This chip reports checksum status differently */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002297 if (hw->flags & SKY2_HW_NEW_LE) {
Stephen Hemminger69161612007-06-04 17:23:26 -07002298 if (sky2->rx_csum &&
2299 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2300 (le->css & CSS_TCPUDPCSOK))
2301 skb->ip_summed = CHECKSUM_UNNECESSARY;
2302 else
2303 skb->ip_summed = CHECKSUM_NONE;
2304 }
2305
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002306 skb->protocol = eth_type_trans(skb, dev);
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002307 dev->stats.rx_packets++;
2308 dev->stats.rx_bytes += skb->len;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002309 dev->last_rx = jiffies;
2310
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002311#ifdef SKY2_VLAN_TAG_USED
2312 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
2313 vlan_hwaccel_receive_skb(skb,
2314 sky2->vlgrp,
2315 be16_to_cpu(sky2->rx_tag));
2316 } else
2317#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002318 netif_receive_skb(skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002319
Stephen Hemminger22e11702006-07-12 15:23:48 -07002320 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002321 if (++work_done >= to_do)
2322 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002323 break;
2324
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002325#ifdef SKY2_VLAN_TAG_USED
2326 case OP_RXVLAN:
2327 sky2->rx_tag = length;
2328 break;
2329
2330 case OP_RXCHKSVLAN:
2331 sky2->rx_tag = length;
2332 /* fall through */
2333#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002334 case OP_RXCHKS:
Stephen Hemminger87418302007-03-08 12:42:30 -08002335 if (!sky2->rx_csum)
2336 break;
2337
Stephen Hemminger05745c42007-09-19 15:36:45 -07002338 /* If this happens then driver assuming wrong format */
2339 if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
2340 if (net_ratelimit())
2341 printk(KERN_NOTICE "%s: unexpected"
2342 " checksum status\n",
2343 dev->name);
Stephen Hemminger69161612007-06-04 17:23:26 -07002344 break;
Stephen Hemminger05745c42007-09-19 15:36:45 -07002345 }
Stephen Hemminger69161612007-06-04 17:23:26 -07002346
Stephen Hemminger87418302007-03-08 12:42:30 -08002347 /* Both checksum counters are programmed to start at
2348 * the same offset, so unless there is a problem they
2349 * should match. This failure is an early indication that
2350 * hardware receive checksumming won't work.
2351 */
2352 if (likely(status >> 16 == (status & 0xffff))) {
2353 skb = sky2->rx_ring[sky2->rx_next].skb;
2354 skb->ip_summed = CHECKSUM_COMPLETE;
2355 skb->csum = status & 0xffff;
2356 } else {
2357 printk(KERN_NOTICE PFX "%s: hardware receive "
2358 "checksum problem (status = %#x)\n",
2359 dev->name, status);
2360 sky2->rx_csum = 0;
2361 sky2_write32(sky2->hw,
Stephen Hemminger69161612007-06-04 17:23:26 -07002362 Q_ADDR(rxqaddr[port], Q_CSR),
Stephen Hemminger87418302007-03-08 12:42:30 -08002363 BMU_DIS_RX_CHKSUM);
2364 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002365 break;
2366
2367 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002368 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002369 BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
2370 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002371 if (hw->dev[1])
2372 sky2_tx_done(hw->dev[1],
2373 ((status >> 24) & 0xff)
2374 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002375 break;
2376
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002377 default:
2378 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07002379 printk(KERN_WARNING PFX
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002380 "unknown status opcode 0x%x\n", opcode);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002381 }
Stephen Hemminger26691832007-10-11 18:31:13 -07002382 } while (hw->st_idx != idx);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002383
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002384 /* Fully processed status ring so clear irq */
2385 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2386
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002387exit_loop:
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002388 if (rx[0])
2389 sky2_rx_update(netdev_priv(hw->dev[0]), Q_R1);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002390
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002391 if (rx[1])
2392 sky2_rx_update(netdev_priv(hw->dev[1]), Q_R2);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002393
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002394 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002395}
2396
2397static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2398{
2399 struct net_device *dev = hw->dev[port];
2400
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002401 if (net_ratelimit())
2402 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
2403 dev->name, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002404
2405 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002406 if (net_ratelimit())
2407 printk(KERN_ERR PFX "%s: ram data read parity error\n",
2408 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002409 /* Clear IRQ */
2410 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2411 }
2412
2413 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002414 if (net_ratelimit())
2415 printk(KERN_ERR PFX "%s: ram data write parity error\n",
2416 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002417
2418 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2419 }
2420
2421 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002422 if (net_ratelimit())
2423 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002424 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2425 }
2426
2427 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002428 if (net_ratelimit())
2429 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002430 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2431 }
2432
2433 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002434 if (net_ratelimit())
2435 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
2436 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002437 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2438 }
2439}
2440
2441static void sky2_hw_intr(struct sky2_hw *hw)
2442{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002443 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002444 u32 status = sky2_read32(hw, B0_HWE_ISRC);
Stephen Hemminger555382c2007-08-29 12:58:14 -07002445 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2446
2447 status &= hwmsk;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002448
Stephen Hemminger793b8832005-09-14 16:06:14 -07002449 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002450 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002451
2452 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002453 u16 pci_err;
2454
Stephen Hemminger82637e82008-01-23 19:16:04 -08002455 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002456 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002457 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002458 dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002459 pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002460
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002461 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002462 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemminger82637e82008-01-23 19:16:04 -08002463 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002464 }
2465
2466 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002467 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger555382c2007-08-29 12:58:14 -07002468 u32 err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002469
Stephen Hemminger82637e82008-01-23 19:16:04 -08002470 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002471 err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2472 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2473 0xfffffffful);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002474 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002475 dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
Stephen Hemmingercf06ffb2007-11-05 15:52:13 -08002476
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002477 sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
Stephen Hemminger82637e82008-01-23 19:16:04 -08002478 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002479 }
2480
2481 if (status & Y2_HWE_L1_MASK)
2482 sky2_hw_error(hw, 0, status);
2483 status >>= 8;
2484 if (status & Y2_HWE_L1_MASK)
2485 sky2_hw_error(hw, 1, status);
2486}
2487
2488static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2489{
2490 struct net_device *dev = hw->dev[port];
2491 struct sky2_port *sky2 = netdev_priv(dev);
2492 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2493
2494 if (netif_msg_intr(sky2))
2495 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2496 dev->name, status);
2497
Stephen Hemmingera3caead2007-05-14 12:38:13 -07002498 if (status & GM_IS_RX_CO_OV)
2499 gma_read16(hw, port, GM_RX_IRQ_SRC);
2500
2501 if (status & GM_IS_TX_CO_OV)
2502 gma_read16(hw, port, GM_TX_IRQ_SRC);
2503
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002504 if (status & GM_IS_RX_FF_OR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002505 ++dev->stats.rx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002506 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2507 }
2508
2509 if (status & GM_IS_TX_FF_UR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002510 ++dev->stats.tx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002511 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2512 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002513}
2514
Stephen Hemminger40b01722007-04-11 14:47:59 -07002515/* This should never happen it is a bug. */
2516static void sky2_le_error(struct sky2_hw *hw, unsigned port,
2517 u16 q, unsigned ring_size)
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002518{
2519 struct net_device *dev = hw->dev[port];
2520 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002521 unsigned idx;
2522 const u64 *le = (q == Q_R1 || q == Q_R2)
2523 ? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002524
Stephen Hemminger40b01722007-04-11 14:47:59 -07002525 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
2526 printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
2527 dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
2528 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002529
Stephen Hemminger40b01722007-04-11 14:47:59 -07002530 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002531}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002532
Stephen Hemminger75e80682007-09-19 15:36:46 -07002533static int sky2_rx_hung(struct net_device *dev)
2534{
2535 struct sky2_port *sky2 = netdev_priv(dev);
2536 struct sky2_hw *hw = sky2->hw;
2537 unsigned port = sky2->port;
2538 unsigned rxq = rxqaddr[port];
2539 u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
2540 u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
2541 u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
2542 u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
2543
2544 /* If idle and MAC or PCI is stuck */
2545 if (sky2->check.last == dev->last_rx &&
2546 ((mac_rp == sky2->check.mac_rp &&
2547 mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
2548 /* Check if the PCI RX hang */
2549 (fifo_rp == sky2->check.fifo_rp &&
2550 fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
2551 printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
2552 dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
2553 sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
2554 return 1;
2555 } else {
2556 sky2->check.last = dev->last_rx;
2557 sky2->check.mac_rp = mac_rp;
2558 sky2->check.mac_lev = mac_lev;
2559 sky2->check.fifo_rp = fifo_rp;
2560 sky2->check.fifo_lev = fifo_lev;
2561 return 0;
2562 }
2563}
2564
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002565static void sky2_watchdog(unsigned long arg)
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002566{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002567 struct sky2_hw *hw = (struct sky2_hw *) arg;
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002568
Stephen Hemminger75e80682007-09-19 15:36:46 -07002569 /* Check for lost IRQ once a second */
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002570 if (sky2_read32(hw, B0_ISRC)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002571 napi_schedule(&hw->napi);
Stephen Hemminger75e80682007-09-19 15:36:46 -07002572 } else {
2573 int i, active = 0;
2574
2575 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002576 struct net_device *dev = hw->dev[i];
Stephen Hemminger75e80682007-09-19 15:36:46 -07002577 if (!netif_running(dev))
2578 continue;
2579 ++active;
2580
2581 /* For chips with Rx FIFO, check if stuck */
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002582 if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
Stephen Hemminger75e80682007-09-19 15:36:46 -07002583 sky2_rx_hung(dev)) {
2584 pr_info(PFX "%s: receiver hang detected\n",
2585 dev->name);
2586 schedule_work(&hw->restart_work);
2587 return;
2588 }
2589 }
2590
2591 if (active == 0)
2592 return;
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002593 }
2594
Stephen Hemminger75e80682007-09-19 15:36:46 -07002595 mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002596}
2597
Stephen Hemminger40b01722007-04-11 14:47:59 -07002598/* Hardware/software error handling */
2599static void sky2_err_intr(struct sky2_hw *hw, u32 status)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002600{
Stephen Hemminger40b01722007-04-11 14:47:59 -07002601 if (net_ratelimit())
2602 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002603
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002604 if (status & Y2_IS_HW_ERR)
2605 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002606
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002607 if (status & Y2_IS_IRQ_MAC1)
2608 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002609
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002610 if (status & Y2_IS_IRQ_MAC2)
2611 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002612
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002613 if (status & Y2_IS_CHK_RX1)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002614 sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002615
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002616 if (status & Y2_IS_CHK_RX2)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002617 sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002618
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002619 if (status & Y2_IS_CHK_TXA1)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002620 sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002621
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002622 if (status & Y2_IS_CHK_TXA2)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002623 sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
2624}
2625
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002626static int sky2_poll(struct napi_struct *napi, int work_limit)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002627{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002628 struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002629 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
David S. Miller6f535762007-10-11 18:08:29 -07002630 int work_done = 0;
Stephen Hemminger26691832007-10-11 18:31:13 -07002631 u16 idx;
Stephen Hemminger40b01722007-04-11 14:47:59 -07002632
2633 if (unlikely(status & Y2_IS_ERROR))
2634 sky2_err_intr(hw, status);
2635
2636 if (status & Y2_IS_IRQ_PHY1)
2637 sky2_phy_intr(hw, 0);
2638
2639 if (status & Y2_IS_IRQ_PHY2)
2640 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002641
Stephen Hemminger26691832007-10-11 18:31:13 -07002642 while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
2643 work_done += sky2_status_intr(hw, work_limit - work_done, idx);
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002644
David S. Miller6f535762007-10-11 18:08:29 -07002645 if (work_done >= work_limit)
Stephen Hemminger26691832007-10-11 18:31:13 -07002646 goto done;
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002647 }
David S. Miller6f535762007-10-11 18:08:29 -07002648
Stephen Hemminger26691832007-10-11 18:31:13 -07002649 /* Bug/Errata workaround?
2650 * Need to kick the TX irq moderation timer.
2651 */
2652 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_START) {
2653 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
2654 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2655 }
2656 napi_complete(napi);
2657 sky2_read32(hw, B0_Y2_SP_LISR);
2658done:
2659
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002660 return work_done;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002661}
2662
David Howells7d12e782006-10-05 14:55:46 +01002663static irqreturn_t sky2_intr(int irq, void *dev_id)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002664{
2665 struct sky2_hw *hw = dev_id;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002666 u32 status;
2667
2668 /* Reading this mask interrupts as side effect */
2669 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2670 if (status == 0 || status == ~0)
2671 return IRQ_NONE;
2672
2673 prefetch(&hw->st_le[hw->st_idx]);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002674
2675 napi_schedule(&hw->napi);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002676
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002677 return IRQ_HANDLED;
2678}
2679
2680#ifdef CONFIG_NET_POLL_CONTROLLER
2681static void sky2_netpoll(struct net_device *dev)
2682{
2683 struct sky2_port *sky2 = netdev_priv(dev);
2684
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002685 napi_schedule(&sky2->hw->napi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002686}
2687#endif
2688
2689/* Chip internal frequency for clock calculations */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002690static u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002691{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002692 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002693 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002694 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -08002695 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002696 case CHIP_ID_YUKON_SUPR:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002697 return 125;
2698
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002699 case CHIP_ID_YUKON_FE:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002700 return 100;
2701
2702 case CHIP_ID_YUKON_FE_P:
2703 return 50;
2704
2705 case CHIP_ID_YUKON_XL:
2706 return 156;
2707
2708 default:
2709 BUG();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002710 }
2711}
2712
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002713static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2714{
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002715 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002716}
2717
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002718static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2719{
2720 return clk / sky2_mhz(hw);
2721}
2722
2723
Stephen Hemmingere3173832007-02-06 10:45:39 -08002724static int __devinit sky2_init(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002725{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002726 u8 t8;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002727
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002728 /* Enable all clocks and check for bad PCI access */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002729 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger451af332007-06-04 17:23:24 -07002730
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002731 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002732
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002733 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002734 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2735
2736 switch(hw->chip_id) {
2737 case CHIP_ID_YUKON_XL:
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002738 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002739 break;
2740
2741 case CHIP_ID_YUKON_EC_U:
2742 hw->flags = SKY2_HW_GIGABIT
2743 | SKY2_HW_NEWER_PHY
2744 | SKY2_HW_ADV_POWER_CTL;
2745 break;
2746
2747 case CHIP_ID_YUKON_EX:
2748 hw->flags = SKY2_HW_GIGABIT
2749 | SKY2_HW_NEWER_PHY
2750 | SKY2_HW_NEW_LE
2751 | SKY2_HW_ADV_POWER_CTL;
2752
2753 /* New transmit checksum */
2754 if (hw->chip_rev != CHIP_REV_YU_EX_B0)
2755 hw->flags |= SKY2_HW_AUTO_TX_SUM;
2756 break;
2757
2758 case CHIP_ID_YUKON_EC:
2759 /* This rev is really old, and requires untested workarounds */
2760 if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
2761 dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
2762 return -EOPNOTSUPP;
2763 }
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002764 hw->flags = SKY2_HW_GIGABIT;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002765 break;
2766
2767 case CHIP_ID_YUKON_FE:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002768 break;
2769
Stephen Hemminger05745c42007-09-19 15:36:45 -07002770 case CHIP_ID_YUKON_FE_P:
2771 hw->flags = SKY2_HW_NEWER_PHY
2772 | SKY2_HW_NEW_LE
2773 | SKY2_HW_AUTO_TX_SUM
2774 | SKY2_HW_ADV_POWER_CTL;
2775 break;
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002776
2777 case CHIP_ID_YUKON_SUPR:
2778 hw->flags = SKY2_HW_GIGABIT
2779 | SKY2_HW_NEWER_PHY
2780 | SKY2_HW_NEW_LE
2781 | SKY2_HW_AUTO_TX_SUM
2782 | SKY2_HW_ADV_POWER_CTL;
2783 break;
2784
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002785 default:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002786 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
2787 hw->chip_id);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002788 return -EOPNOTSUPP;
2789 }
2790
Stephen Hemmingere3173832007-02-06 10:45:39 -08002791 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002792 if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
2793 hw->flags |= SKY2_HW_FIBRE_PHY;
2794
2795
Stephen Hemmingere3173832007-02-06 10:45:39 -08002796 hw->ports = 1;
2797 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2798 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2799 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2800 ++hw->ports;
2801 }
2802
2803 return 0;
2804}
2805
2806static void sky2_reset(struct sky2_hw *hw)
2807{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002808 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingere3173832007-02-06 10:45:39 -08002809 u16 status;
Stephen Hemminger555382c2007-08-29 12:58:14 -07002810 int i, cap;
2811 u32 hwe_mask = Y2_HWE_ALL_MASK;
Stephen Hemmingere3173832007-02-06 10:45:39 -08002812
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002813 /* disable ASF */
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07002814 if (hw->chip_id == CHIP_ID_YUKON_EX) {
2815 status = sky2_read16(hw, HCU_CCSR);
2816 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
2817 HCU_CCSR_UC_STATE_MSK);
2818 sky2_write16(hw, HCU_CCSR, status);
2819 } else
2820 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
2821 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002822
2823 /* do a SW reset */
2824 sky2_write8(hw, B0_CTST, CS_RST_SET);
2825 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2826
Stephen Hemmingerac93a392007-11-05 15:52:08 -08002827 /* allow writes to PCI config */
2828 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2829
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002830 /* clear PCI errors, if any */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002831 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002832 status |= PCI_STATUS_ERROR_BITS;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002833 sky2_pci_write16(hw, PCI_STATUS, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002834
2835 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
2836
Stephen Hemminger555382c2007-08-29 12:58:14 -07002837 cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
2838 if (cap) {
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002839 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2840 0xfffffffful);
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002841
Stephen Hemminger555382c2007-08-29 12:58:14 -07002842 /* If error bit is stuck on ignore it */
2843 if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
2844 dev_info(&pdev->dev, "ignoring stuck error report bit\n");
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002845 else
Stephen Hemminger555382c2007-08-29 12:58:14 -07002846 hwe_mask |= Y2_IS_PCI_EXP;
2847 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002848
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08002849 sky2_power_on(hw);
Stephen Hemminger82637e82008-01-23 19:16:04 -08002850 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002851
2852 for (i = 0; i < hw->ports; i++) {
2853 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2854 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemminger69161612007-06-04 17:23:26 -07002855
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002856 if (hw->chip_id == CHIP_ID_YUKON_EX ||
2857 hw->chip_id == CHIP_ID_YUKON_SUPR)
Stephen Hemminger69161612007-06-04 17:23:26 -07002858 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
2859 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
2860 | GMC_BYP_RETR_ON);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002861 }
2862
Stephen Hemminger793b8832005-09-14 16:06:14 -07002863 /* Clear I2C IRQ noise */
2864 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002865
2866 /* turn off hardware timer (unused) */
2867 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
2868 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002869
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002870 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
2871
Stephen Hemminger69634ee2005-12-09 11:35:06 -08002872 /* Turn off descriptor polling */
2873 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002874
2875 /* Turn off receive timestamp */
2876 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002877 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002878
2879 /* enable the Tx Arbiters */
2880 for (i = 0; i < hw->ports; i++)
2881 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
2882
2883 /* Initialize ram interface */
2884 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002885 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002886
2887 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
2888 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
2889 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
2890 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
2891 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
2892 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
2893 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
2894 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
2895 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
2896 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
2897 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
2898 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
2899 }
2900
Stephen Hemminger555382c2007-08-29 12:58:14 -07002901 sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002902
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002903 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07002904 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002905
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002906 memset(hw->st_le, 0, STATUS_LE_BYTES);
2907 hw->st_idx = 0;
2908
2909 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
2910 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
2911
2912 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002913 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002914
2915 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002916 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002917
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002918 sky2_write16(hw, STAT_TX_IDX_TH, 10);
2919 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002920
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002921 /* set Status-FIFO ISR watermark */
2922 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
2923 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
2924 else
2925 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002926
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002927 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08002928 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
2929 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002930
Stephen Hemminger793b8832005-09-14 16:06:14 -07002931 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002932 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
2933
2934 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2935 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
2936 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
Stephen Hemmingere3173832007-02-06 10:45:39 -08002937}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002938
Stephen Hemminger81906792007-02-15 16:40:33 -08002939static void sky2_restart(struct work_struct *work)
2940{
2941 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
2942 struct net_device *dev;
2943 int i, err;
2944
Stephen Hemminger81906792007-02-15 16:40:33 -08002945 rtnl_lock();
Stephen Hemminger81906792007-02-15 16:40:33 -08002946 for (i = 0; i < hw->ports; i++) {
2947 dev = hw->dev[i];
2948 if (netif_running(dev))
2949 sky2_down(dev);
2950 }
2951
Stephen Hemminger8cfcbe92007-12-03 17:02:17 -08002952 napi_disable(&hw->napi);
2953 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger81906792007-02-15 16:40:33 -08002954 sky2_reset(hw);
2955 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07002956 napi_enable(&hw->napi);
Stephen Hemminger81906792007-02-15 16:40:33 -08002957
2958 for (i = 0; i < hw->ports; i++) {
2959 dev = hw->dev[i];
2960 if (netif_running(dev)) {
2961 err = sky2_up(dev);
2962 if (err) {
2963 printk(KERN_INFO PFX "%s: could not restart %d\n",
2964 dev->name, err);
2965 dev_close(dev);
2966 }
2967 }
2968 }
2969
Stephen Hemminger81906792007-02-15 16:40:33 -08002970 rtnl_unlock();
2971}
2972
Stephen Hemmingere3173832007-02-06 10:45:39 -08002973static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
2974{
2975 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
2976}
2977
2978static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2979{
2980 const struct sky2_port *sky2 = netdev_priv(dev);
2981
2982 wol->supported = sky2_wol_supported(sky2->hw);
2983 wol->wolopts = sky2->wol;
2984}
2985
2986static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2987{
2988 struct sky2_port *sky2 = netdev_priv(dev);
2989 struct sky2_hw *hw = sky2->hw;
2990
2991 if (wol->wolopts & ~sky2_wol_supported(sky2->hw))
2992 return -EOPNOTSUPP;
2993
2994 sky2->wol = wol->wolopts;
2995
Stephen Hemminger05745c42007-09-19 15:36:45 -07002996 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
2997 hw->chip_id == CHIP_ID_YUKON_EX ||
2998 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemmingere3173832007-02-06 10:45:39 -08002999 sky2_write32(hw, B0_CTST, sky2->wol
3000 ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
3001
3002 if (!netif_running(dev))
3003 sky2_wol_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003004 return 0;
3005}
3006
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003007static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003008{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003009 if (sky2_is_copper(hw)) {
3010 u32 modes = SUPPORTED_10baseT_Half
3011 | SUPPORTED_10baseT_Full
3012 | SUPPORTED_100baseT_Half
3013 | SUPPORTED_100baseT_Full
3014 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003015
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003016 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003017 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003018 | SUPPORTED_1000baseT_Full;
3019 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003020 } else
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003021 return SUPPORTED_1000baseT_Half
3022 | SUPPORTED_1000baseT_Full
3023 | SUPPORTED_Autoneg
3024 | SUPPORTED_FIBRE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003025}
3026
Stephen Hemminger793b8832005-09-14 16:06:14 -07003027static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003028{
3029 struct sky2_port *sky2 = netdev_priv(dev);
3030 struct sky2_hw *hw = sky2->hw;
3031
3032 ecmd->transceiver = XCVR_INTERNAL;
3033 ecmd->supported = sky2_supported_modes(hw);
3034 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003035 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003036 ecmd->port = PORT_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003037 ecmd->speed = sky2->speed;
3038 } else {
3039 ecmd->speed = SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003040 ecmd->port = PORT_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003041 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003042
3043 ecmd->advertising = sky2->advertising;
3044 ecmd->autoneg = sky2->autoneg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003045 ecmd->duplex = sky2->duplex;
3046 return 0;
3047}
3048
3049static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3050{
3051 struct sky2_port *sky2 = netdev_priv(dev);
3052 const struct sky2_hw *hw = sky2->hw;
3053 u32 supported = sky2_supported_modes(hw);
3054
3055 if (ecmd->autoneg == AUTONEG_ENABLE) {
3056 ecmd->advertising = supported;
3057 sky2->duplex = -1;
3058 sky2->speed = -1;
3059 } else {
3060 u32 setting;
3061
Stephen Hemminger793b8832005-09-14 16:06:14 -07003062 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003063 case SPEED_1000:
3064 if (ecmd->duplex == DUPLEX_FULL)
3065 setting = SUPPORTED_1000baseT_Full;
3066 else if (ecmd->duplex == DUPLEX_HALF)
3067 setting = SUPPORTED_1000baseT_Half;
3068 else
3069 return -EINVAL;
3070 break;
3071 case SPEED_100:
3072 if (ecmd->duplex == DUPLEX_FULL)
3073 setting = SUPPORTED_100baseT_Full;
3074 else if (ecmd->duplex == DUPLEX_HALF)
3075 setting = SUPPORTED_100baseT_Half;
3076 else
3077 return -EINVAL;
3078 break;
3079
3080 case SPEED_10:
3081 if (ecmd->duplex == DUPLEX_FULL)
3082 setting = SUPPORTED_10baseT_Full;
3083 else if (ecmd->duplex == DUPLEX_HALF)
3084 setting = SUPPORTED_10baseT_Half;
3085 else
3086 return -EINVAL;
3087 break;
3088 default:
3089 return -EINVAL;
3090 }
3091
3092 if ((setting & supported) == 0)
3093 return -EINVAL;
3094
3095 sky2->speed = ecmd->speed;
3096 sky2->duplex = ecmd->duplex;
3097 }
3098
3099 sky2->autoneg = ecmd->autoneg;
3100 sky2->advertising = ecmd->advertising;
3101
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003102 if (netif_running(dev)) {
Stephen Hemminger1b537562005-12-20 15:08:07 -08003103 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003104 sky2_set_multicast(dev);
3105 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003106
3107 return 0;
3108}
3109
3110static void sky2_get_drvinfo(struct net_device *dev,
3111 struct ethtool_drvinfo *info)
3112{
3113 struct sky2_port *sky2 = netdev_priv(dev);
3114
3115 strcpy(info->driver, DRV_NAME);
3116 strcpy(info->version, DRV_VERSION);
3117 strcpy(info->fw_version, "N/A");
3118 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
3119}
3120
3121static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003122 char name[ETH_GSTRING_LEN];
3123 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003124} sky2_stats[] = {
3125 { "tx_bytes", GM_TXO_OK_HI },
3126 { "rx_bytes", GM_RXO_OK_HI },
3127 { "tx_broadcast", GM_TXF_BC_OK },
3128 { "rx_broadcast", GM_RXF_BC_OK },
3129 { "tx_multicast", GM_TXF_MC_OK },
3130 { "rx_multicast", GM_RXF_MC_OK },
3131 { "tx_unicast", GM_TXF_UC_OK },
3132 { "rx_unicast", GM_RXF_UC_OK },
3133 { "tx_mac_pause", GM_TXF_MPAUSE },
3134 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003135 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003136 { "late_collision",GM_TXF_LAT_COL },
3137 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003138 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003139 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003140
Stephen Hemmingerd2604542006-03-23 08:51:36 -08003141 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003142 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003143 { "rx_64_byte_packets", GM_RXF_64B },
3144 { "rx_65_to_127_byte_packets", GM_RXF_127B },
3145 { "rx_128_to_255_byte_packets", GM_RXF_255B },
3146 { "rx_256_to_511_byte_packets", GM_RXF_511B },
3147 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
3148 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
3149 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003150 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003151 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
3152 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003153 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003154
3155 { "tx_64_byte_packets", GM_TXF_64B },
3156 { "tx_65_to_127_byte_packets", GM_TXF_127B },
3157 { "tx_128_to_255_byte_packets", GM_TXF_255B },
3158 { "tx_256_to_511_byte_packets", GM_TXF_511B },
3159 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
3160 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
3161 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
3162 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003163};
3164
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003165static u32 sky2_get_rx_csum(struct net_device *dev)
3166{
3167 struct sky2_port *sky2 = netdev_priv(dev);
3168
3169 return sky2->rx_csum;
3170}
3171
3172static int sky2_set_rx_csum(struct net_device *dev, u32 data)
3173{
3174 struct sky2_port *sky2 = netdev_priv(dev);
3175
3176 sky2->rx_csum = data;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003177
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003178 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
3179 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
3180
3181 return 0;
3182}
3183
3184static u32 sky2_get_msglevel(struct net_device *netdev)
3185{
3186 struct sky2_port *sky2 = netdev_priv(netdev);
3187 return sky2->msg_enable;
3188}
3189
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003190static int sky2_nway_reset(struct net_device *dev)
3191{
3192 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003193
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003194 if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003195 return -EINVAL;
3196
Stephen Hemminger1b537562005-12-20 15:08:07 -08003197 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003198 sky2_set_multicast(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003199
3200 return 0;
3201}
3202
Stephen Hemminger793b8832005-09-14 16:06:14 -07003203static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003204{
3205 struct sky2_hw *hw = sky2->hw;
3206 unsigned port = sky2->port;
3207 int i;
3208
3209 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003210 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003211 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003212 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003213
Stephen Hemminger793b8832005-09-14 16:06:14 -07003214 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003215 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
3216}
3217
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003218static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3219{
3220 struct sky2_port *sky2 = netdev_priv(netdev);
3221 sky2->msg_enable = value;
3222}
3223
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003224static int sky2_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003225{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003226 switch (sset) {
3227 case ETH_SS_STATS:
3228 return ARRAY_SIZE(sky2_stats);
3229 default:
3230 return -EOPNOTSUPP;
3231 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003232}
3233
3234static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003235 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003236{
3237 struct sky2_port *sky2 = netdev_priv(dev);
3238
Stephen Hemminger793b8832005-09-14 16:06:14 -07003239 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003240}
3241
Stephen Hemminger793b8832005-09-14 16:06:14 -07003242static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003243{
3244 int i;
3245
3246 switch (stringset) {
3247 case ETH_SS_STATS:
3248 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3249 memcpy(data + i * ETH_GSTRING_LEN,
3250 sky2_stats[i].name, ETH_GSTRING_LEN);
3251 break;
3252 }
3253}
3254
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003255static int sky2_set_mac_address(struct net_device *dev, void *p)
3256{
3257 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003258 struct sky2_hw *hw = sky2->hw;
3259 unsigned port = sky2->port;
3260 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003261
3262 if (!is_valid_ether_addr(addr->sa_data))
3263 return -EADDRNOTAVAIL;
3264
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003265 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003266 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003267 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003268 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003269 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003270
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003271 /* virtual address for data */
3272 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3273
3274 /* physical address: used for pause frames */
3275 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003276
3277 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003278}
3279
Stephen Hemmingera052b522006-10-17 10:24:23 -07003280static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
3281{
3282 u32 bit;
3283
3284 bit = ether_crc(ETH_ALEN, addr) & 63;
3285 filter[bit >> 3] |= 1 << (bit & 7);
3286}
3287
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003288static void sky2_set_multicast(struct net_device *dev)
3289{
3290 struct sky2_port *sky2 = netdev_priv(dev);
3291 struct sky2_hw *hw = sky2->hw;
3292 unsigned port = sky2->port;
3293 struct dev_mc_list *list = dev->mc_list;
3294 u16 reg;
3295 u8 filter[8];
Stephen Hemmingera052b522006-10-17 10:24:23 -07003296 int rx_pause;
3297 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003298
Stephen Hemmingera052b522006-10-17 10:24:23 -07003299 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003300 memset(filter, 0, sizeof(filter));
3301
3302 reg = gma_read16(hw, port, GM_RX_CTRL);
3303 reg |= GM_RXCR_UCF_ENA;
3304
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07003305 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003306 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemmingera052b522006-10-17 10:24:23 -07003307 else if (dev->flags & IFF_ALLMULTI)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003308 memset(filter, 0xff, sizeof(filter));
Stephen Hemmingera052b522006-10-17 10:24:23 -07003309 else if (dev->mc_count == 0 && !rx_pause)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003310 reg &= ~GM_RXCR_MCF_ENA;
3311 else {
3312 int i;
3313 reg |= GM_RXCR_MCF_ENA;
3314
Stephen Hemmingera052b522006-10-17 10:24:23 -07003315 if (rx_pause)
3316 sky2_add_filter(filter, pause_mc_addr);
3317
3318 for (i = 0; list && i < dev->mc_count; i++, list = list->next)
3319 sky2_add_filter(filter, list->dmi_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003320 }
3321
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003322 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003323 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003324 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003325 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003326 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003327 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003328 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003329 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003330
3331 gma_write16(hw, port, GM_RX_CTRL, reg);
3332}
3333
3334/* Can have one global because blinking is controlled by
3335 * ethtool and that is always under RTNL mutex
3336 */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003337static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003338{
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003339 struct sky2_hw *hw = sky2->hw;
3340 unsigned port = sky2->port;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003341
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003342 spin_lock_bh(&sky2->phy_lock);
3343 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3344 hw->chip_id == CHIP_ID_YUKON_EX ||
3345 hw->chip_id == CHIP_ID_YUKON_SUPR) {
3346 u16 pg;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003347 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3348 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003349
3350 switch (mode) {
3351 case MO_LED_OFF:
3352 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3353 PHY_M_LEDC_LOS_CTRL(8) |
3354 PHY_M_LEDC_INIT_CTRL(8) |
3355 PHY_M_LEDC_STA1_CTRL(8) |
3356 PHY_M_LEDC_STA0_CTRL(8));
3357 break;
3358 case MO_LED_ON:
3359 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3360 PHY_M_LEDC_LOS_CTRL(9) |
3361 PHY_M_LEDC_INIT_CTRL(9) |
3362 PHY_M_LEDC_STA1_CTRL(9) |
3363 PHY_M_LEDC_STA0_CTRL(9));
3364 break;
3365 case MO_LED_BLINK:
3366 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3367 PHY_M_LEDC_LOS_CTRL(0xa) |
3368 PHY_M_LEDC_INIT_CTRL(0xa) |
3369 PHY_M_LEDC_STA1_CTRL(0xa) |
3370 PHY_M_LEDC_STA0_CTRL(0xa));
3371 break;
3372 case MO_LED_NORM:
3373 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3374 PHY_M_LEDC_LOS_CTRL(1) |
3375 PHY_M_LEDC_INIT_CTRL(8) |
3376 PHY_M_LEDC_STA1_CTRL(7) |
3377 PHY_M_LEDC_STA0_CTRL(7));
3378 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003379
3380 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003381 } else
Stephen Hemminger0efdf262006-12-05 12:03:41 -08003382 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003383 PHY_M_LED_MO_DUP(mode) |
3384 PHY_M_LED_MO_10(mode) |
3385 PHY_M_LED_MO_100(mode) |
3386 PHY_M_LED_MO_1000(mode) |
3387 PHY_M_LED_MO_RX(mode) |
3388 PHY_M_LED_MO_TX(mode));
3389
3390 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003391}
3392
3393/* blink LED's for finding board */
3394static int sky2_phys_id(struct net_device *dev, u32 data)
3395{
3396 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003397 unsigned int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003398
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003399 if (data == 0)
3400 data = UINT_MAX;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003401
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003402 for (i = 0; i < data; i++) {
3403 sky2_led(sky2, MO_LED_ON);
3404 if (msleep_interruptible(500))
3405 break;
3406 sky2_led(sky2, MO_LED_OFF);
3407 if (msleep_interruptible(500))
3408 break;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003409 }
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003410 sky2_led(sky2, MO_LED_NORM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003411
3412 return 0;
3413}
3414
3415static void sky2_get_pauseparam(struct net_device *dev,
3416 struct ethtool_pauseparam *ecmd)
3417{
3418 struct sky2_port *sky2 = netdev_priv(dev);
3419
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003420 switch (sky2->flow_mode) {
3421 case FC_NONE:
3422 ecmd->tx_pause = ecmd->rx_pause = 0;
3423 break;
3424 case FC_TX:
3425 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
3426 break;
3427 case FC_RX:
3428 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
3429 break;
3430 case FC_BOTH:
3431 ecmd->tx_pause = ecmd->rx_pause = 1;
3432 }
3433
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003434 ecmd->autoneg = sky2->autoneg;
3435}
3436
3437static int sky2_set_pauseparam(struct net_device *dev,
3438 struct ethtool_pauseparam *ecmd)
3439{
3440 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003441
3442 sky2->autoneg = ecmd->autoneg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003443 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003444
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003445 if (netif_running(dev))
3446 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003447
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07003448 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003449}
3450
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003451static int sky2_get_coalesce(struct net_device *dev,
3452 struct ethtool_coalesce *ecmd)
3453{
3454 struct sky2_port *sky2 = netdev_priv(dev);
3455 struct sky2_hw *hw = sky2->hw;
3456
3457 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
3458 ecmd->tx_coalesce_usecs = 0;
3459 else {
3460 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
3461 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
3462 }
3463 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
3464
3465 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
3466 ecmd->rx_coalesce_usecs = 0;
3467 else {
3468 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
3469 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
3470 }
3471 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
3472
3473 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
3474 ecmd->rx_coalesce_usecs_irq = 0;
3475 else {
3476 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
3477 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
3478 }
3479
3480 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
3481
3482 return 0;
3483}
3484
3485/* Note: this affect both ports */
3486static int sky2_set_coalesce(struct net_device *dev,
3487 struct ethtool_coalesce *ecmd)
3488{
3489 struct sky2_port *sky2 = netdev_priv(dev);
3490 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003491 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003492
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003493 if (ecmd->tx_coalesce_usecs > tmax ||
3494 ecmd->rx_coalesce_usecs > tmax ||
3495 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003496 return -EINVAL;
3497
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003498 if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003499 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003500 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003501 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003502 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003503 return -EINVAL;
3504
3505 if (ecmd->tx_coalesce_usecs == 0)
3506 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
3507 else {
3508 sky2_write32(hw, STAT_TX_TIMER_INI,
3509 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
3510 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3511 }
3512 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
3513
3514 if (ecmd->rx_coalesce_usecs == 0)
3515 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
3516 else {
3517 sky2_write32(hw, STAT_LEV_TIMER_INI,
3518 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
3519 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3520 }
3521 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
3522
3523 if (ecmd->rx_coalesce_usecs_irq == 0)
3524 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
3525 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08003526 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003527 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
3528 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3529 }
3530 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
3531 return 0;
3532}
3533
Stephen Hemminger793b8832005-09-14 16:06:14 -07003534static void sky2_get_ringparam(struct net_device *dev,
3535 struct ethtool_ringparam *ering)
3536{
3537 struct sky2_port *sky2 = netdev_priv(dev);
3538
3539 ering->rx_max_pending = RX_MAX_PENDING;
3540 ering->rx_mini_max_pending = 0;
3541 ering->rx_jumbo_max_pending = 0;
3542 ering->tx_max_pending = TX_RING_SIZE - 1;
3543
3544 ering->rx_pending = sky2->rx_pending;
3545 ering->rx_mini_pending = 0;
3546 ering->rx_jumbo_pending = 0;
3547 ering->tx_pending = sky2->tx_pending;
3548}
3549
3550static int sky2_set_ringparam(struct net_device *dev,
3551 struct ethtool_ringparam *ering)
3552{
3553 struct sky2_port *sky2 = netdev_priv(dev);
3554 int err = 0;
3555
3556 if (ering->rx_pending > RX_MAX_PENDING ||
3557 ering->rx_pending < 8 ||
3558 ering->tx_pending < MAX_SKB_TX_LE ||
3559 ering->tx_pending > TX_RING_SIZE - 1)
3560 return -EINVAL;
3561
3562 if (netif_running(dev))
3563 sky2_down(dev);
3564
3565 sky2->rx_pending = ering->rx_pending;
3566 sky2->tx_pending = ering->tx_pending;
3567
Stephen Hemminger1b537562005-12-20 15:08:07 -08003568 if (netif_running(dev)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003569 err = sky2_up(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003570 if (err)
3571 dev_close(dev);
3572 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003573
3574 return err;
3575}
3576
Stephen Hemminger793b8832005-09-14 16:06:14 -07003577static int sky2_get_regs_len(struct net_device *dev)
3578{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003579 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003580}
3581
3582/*
3583 * Returns copy of control register region
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003584 * Note: ethtool_get_regs always provides full size (16k) buffer
Stephen Hemminger793b8832005-09-14 16:06:14 -07003585 */
3586static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
3587 void *p)
3588{
3589 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003590 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003591 unsigned int b;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003592
3593 regs->version = 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003594
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003595 for (b = 0; b < 128; b++) {
3596 /* This complicated switch statement is to make sure and
3597 * only access regions that are unreserved.
3598 * Some blocks are only valid on dual port cards.
3599 * and block 3 has some special diagnostic registers that
3600 * are poison.
3601 */
3602 switch (b) {
3603 case 3:
3604 /* skip diagnostic ram region */
3605 memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
3606 break;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003607
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003608 /* dual port cards only */
3609 case 5: /* Tx Arbiter 2 */
3610 case 9: /* RX2 */
3611 case 14 ... 15: /* TX2 */
3612 case 17: case 19: /* Ram Buffer 2 */
3613 case 22 ... 23: /* Tx Ram Buffer 2 */
3614 case 25: /* Rx MAC Fifo 1 */
3615 case 27: /* Tx MAC Fifo 2 */
3616 case 31: /* GPHY 2 */
3617 case 40 ... 47: /* Pattern Ram 2 */
3618 case 52: case 54: /* TCP Segmentation 2 */
3619 case 112 ... 116: /* GMAC 2 */
3620 if (sky2->hw->ports == 1)
3621 goto reserved;
3622 /* fall through */
3623 case 0: /* Control */
3624 case 2: /* Mac address */
3625 case 4: /* Tx Arbiter 1 */
3626 case 7: /* PCI express reg */
3627 case 8: /* RX1 */
3628 case 12 ... 13: /* TX1 */
3629 case 16: case 18:/* Rx Ram Buffer 1 */
3630 case 20 ... 21: /* Tx Ram Buffer 1 */
3631 case 24: /* Rx MAC Fifo 1 */
3632 case 26: /* Tx MAC Fifo 1 */
3633 case 28 ... 29: /* Descriptor and status unit */
3634 case 30: /* GPHY 1*/
3635 case 32 ... 39: /* Pattern Ram 1 */
3636 case 48: case 50: /* TCP Segmentation 1 */
3637 case 56 ... 60: /* PCI space */
3638 case 80 ... 84: /* GMAC 1 */
3639 memcpy_fromio(p, io, 128);
3640 break;
3641 default:
3642reserved:
3643 memset(p, 0, 128);
3644 }
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003645
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003646 p += 128;
3647 io += 128;
3648 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003649}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003650
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003651/* In order to do Jumbo packets on these chips, need to turn off the
3652 * transmit store/forward. Therefore checksum offload won't work.
3653 */
3654static int no_tx_offload(struct net_device *dev)
3655{
3656 const struct sky2_port *sky2 = netdev_priv(dev);
3657 const struct sky2_hw *hw = sky2->hw;
3658
Stephen Hemminger69161612007-06-04 17:23:26 -07003659 return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003660}
3661
3662static int sky2_set_tx_csum(struct net_device *dev, u32 data)
3663{
3664 if (data && no_tx_offload(dev))
3665 return -EINVAL;
3666
3667 return ethtool_op_set_tx_csum(dev, data);
3668}
3669
3670
3671static int sky2_set_tso(struct net_device *dev, u32 data)
3672{
3673 if (data && no_tx_offload(dev))
3674 return -EINVAL;
3675
3676 return ethtool_op_set_tso(dev, data);
3677}
3678
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003679static int sky2_get_eeprom_len(struct net_device *dev)
3680{
3681 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003682 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003683 u16 reg2;
3684
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003685 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003686 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
3687}
3688
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003689static u32 sky2_vpd_read(struct sky2_hw *hw, int cap, u16 offset)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003690{
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003691 u32 val;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003692
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003693 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003694
3695 do {
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003696 offset = sky2_pci_read16(hw, cap + PCI_VPD_ADDR);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003697 } while (!(offset & PCI_VPD_ADDR_F));
3698
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003699 val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003700 return val;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003701}
3702
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003703static void sky2_vpd_write(struct sky2_hw *hw, int cap, u16 offset, u32 val)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003704{
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003705 sky2_pci_write16(hw, cap + PCI_VPD_DATA, val);
3706 sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003707 do {
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003708 offset = sky2_pci_read16(hw, cap + PCI_VPD_ADDR);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003709 } while (offset & PCI_VPD_ADDR_F);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003710}
3711
3712static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3713 u8 *data)
3714{
3715 struct sky2_port *sky2 = netdev_priv(dev);
3716 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
3717 int length = eeprom->len;
3718 u16 offset = eeprom->offset;
3719
3720 if (!cap)
3721 return -EINVAL;
3722
3723 eeprom->magic = SKY2_EEPROM_MAGIC;
3724
3725 while (length > 0) {
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003726 u32 val = sky2_vpd_read(sky2->hw, cap, offset);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003727 int n = min_t(int, length, sizeof(val));
3728
3729 memcpy(data, &val, n);
3730 length -= n;
3731 data += n;
3732 offset += n;
3733 }
3734 return 0;
3735}
3736
3737static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3738 u8 *data)
3739{
3740 struct sky2_port *sky2 = netdev_priv(dev);
3741 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
3742 int length = eeprom->len;
3743 u16 offset = eeprom->offset;
3744
3745 if (!cap)
3746 return -EINVAL;
3747
3748 if (eeprom->magic != SKY2_EEPROM_MAGIC)
3749 return -EINVAL;
3750
3751 while (length > 0) {
3752 u32 val;
3753 int n = min_t(int, length, sizeof(val));
3754
3755 if (n < sizeof(val))
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003756 val = sky2_vpd_read(sky2->hw, cap, offset);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003757 memcpy(&val, data, n);
3758
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003759 sky2_vpd_write(sky2->hw, cap, offset, val);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003760
3761 length -= n;
3762 data += n;
3763 offset += n;
3764 }
3765 return 0;
3766}
3767
3768
Jeff Garzik7282d492006-09-13 14:30:00 -04003769static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003770 .get_settings = sky2_get_settings,
3771 .set_settings = sky2_set_settings,
3772 .get_drvinfo = sky2_get_drvinfo,
3773 .get_wol = sky2_get_wol,
3774 .set_wol = sky2_set_wol,
3775 .get_msglevel = sky2_get_msglevel,
3776 .set_msglevel = sky2_set_msglevel,
3777 .nway_reset = sky2_nway_reset,
3778 .get_regs_len = sky2_get_regs_len,
3779 .get_regs = sky2_get_regs,
3780 .get_link = ethtool_op_get_link,
3781 .get_eeprom_len = sky2_get_eeprom_len,
3782 .get_eeprom = sky2_get_eeprom,
3783 .set_eeprom = sky2_set_eeprom,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003784 .set_sg = ethtool_op_set_sg,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003785 .set_tx_csum = sky2_set_tx_csum,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003786 .set_tso = sky2_set_tso,
3787 .get_rx_csum = sky2_get_rx_csum,
3788 .set_rx_csum = sky2_set_rx_csum,
3789 .get_strings = sky2_get_strings,
3790 .get_coalesce = sky2_get_coalesce,
3791 .set_coalesce = sky2_set_coalesce,
3792 .get_ringparam = sky2_get_ringparam,
3793 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003794 .get_pauseparam = sky2_get_pauseparam,
3795 .set_pauseparam = sky2_set_pauseparam,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003796 .phys_id = sky2_phys_id,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003797 .get_sset_count = sky2_get_sset_count,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003798 .get_ethtool_stats = sky2_get_ethtool_stats,
3799};
3800
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003801#ifdef CONFIG_SKY2_DEBUG
3802
3803static struct dentry *sky2_debug;
3804
3805static int sky2_debug_show(struct seq_file *seq, void *v)
3806{
3807 struct net_device *dev = seq->private;
3808 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003809 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003810 unsigned port = sky2->port;
3811 unsigned idx, last;
3812 int sop;
3813
3814 if (!netif_running(dev))
3815 return -ENETDOWN;
3816
3817 seq_printf(seq, "IRQ src=%x mask=%x control=%x\n",
3818 sky2_read32(hw, B0_ISRC),
3819 sky2_read32(hw, B0_IMSK),
3820 sky2_read32(hw, B0_Y2_SP_ICR));
3821
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003822 napi_disable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003823 last = sky2_read16(hw, STAT_PUT_IDX);
3824
3825 if (hw->st_idx == last)
3826 seq_puts(seq, "Status ring (empty)\n");
3827 else {
3828 seq_puts(seq, "Status ring\n");
3829 for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
3830 idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
3831 const struct sky2_status_le *le = hw->st_le + idx;
3832 seq_printf(seq, "[%d] %#x %d %#x\n",
3833 idx, le->opcode, le->length, le->status);
3834 }
3835 seq_puts(seq, "\n");
3836 }
3837
3838 seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
3839 sky2->tx_cons, sky2->tx_prod,
3840 sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
3841 sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
3842
3843 /* Dump contents of tx ring */
3844 sop = 1;
3845 for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < TX_RING_SIZE;
3846 idx = RING_NEXT(idx, TX_RING_SIZE)) {
3847 const struct sky2_tx_le *le = sky2->tx_le + idx;
3848 u32 a = le32_to_cpu(le->addr);
3849
3850 if (sop)
3851 seq_printf(seq, "%u:", idx);
3852 sop = 0;
3853
3854 switch(le->opcode & ~HW_OWNER) {
3855 case OP_ADDR64:
3856 seq_printf(seq, " %#x:", a);
3857 break;
3858 case OP_LRGLEN:
3859 seq_printf(seq, " mtu=%d", a);
3860 break;
3861 case OP_VLAN:
3862 seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
3863 break;
3864 case OP_TCPLISW:
3865 seq_printf(seq, " csum=%#x", a);
3866 break;
3867 case OP_LARGESEND:
3868 seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
3869 break;
3870 case OP_PACKET:
3871 seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
3872 break;
3873 case OP_BUFFER:
3874 seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
3875 break;
3876 default:
3877 seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
3878 a, le16_to_cpu(le->length));
3879 }
3880
3881 if (le->ctrl & EOP) {
3882 seq_putc(seq, '\n');
3883 sop = 1;
3884 }
3885 }
3886
3887 seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
3888 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
3889 last = sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
3890 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
3891
David S. Millerd1d08d12008-01-07 20:53:33 -08003892 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003893 napi_enable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003894 return 0;
3895}
3896
3897static int sky2_debug_open(struct inode *inode, struct file *file)
3898{
3899 return single_open(file, sky2_debug_show, inode->i_private);
3900}
3901
3902static const struct file_operations sky2_debug_fops = {
3903 .owner = THIS_MODULE,
3904 .open = sky2_debug_open,
3905 .read = seq_read,
3906 .llseek = seq_lseek,
3907 .release = single_release,
3908};
3909
3910/*
3911 * Use network device events to create/remove/rename
3912 * debugfs file entries
3913 */
3914static int sky2_device_event(struct notifier_block *unused,
3915 unsigned long event, void *ptr)
3916{
3917 struct net_device *dev = ptr;
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07003918 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003919
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07003920 if (dev->open != sky2_up || !sky2_debug)
3921 return NOTIFY_DONE;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003922
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07003923 switch(event) {
3924 case NETDEV_CHANGENAME:
3925 if (sky2->debugfs) {
3926 sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
3927 sky2_debug, dev->name);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003928 }
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07003929 break;
3930
3931 case NETDEV_GOING_DOWN:
3932 if (sky2->debugfs) {
3933 printk(KERN_DEBUG PFX "%s: remove debugfs\n",
3934 dev->name);
3935 debugfs_remove(sky2->debugfs);
3936 sky2->debugfs = NULL;
3937 }
3938 break;
3939
3940 case NETDEV_UP:
3941 sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
3942 sky2_debug, dev,
3943 &sky2_debug_fops);
3944 if (IS_ERR(sky2->debugfs))
3945 sky2->debugfs = NULL;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003946 }
3947
3948 return NOTIFY_DONE;
3949}
3950
3951static struct notifier_block sky2_notifier = {
3952 .notifier_call = sky2_device_event,
3953};
3954
3955
3956static __init void sky2_debug_init(void)
3957{
3958 struct dentry *ent;
3959
3960 ent = debugfs_create_dir("sky2", NULL);
3961 if (!ent || IS_ERR(ent))
3962 return;
3963
3964 sky2_debug = ent;
3965 register_netdevice_notifier(&sky2_notifier);
3966}
3967
3968static __exit void sky2_debug_cleanup(void)
3969{
3970 if (sky2_debug) {
3971 unregister_netdevice_notifier(&sky2_notifier);
3972 debugfs_remove(sky2_debug);
3973 sky2_debug = NULL;
3974 }
3975}
3976
3977#else
3978#define sky2_debug_init()
3979#define sky2_debug_cleanup()
3980#endif
3981
3982
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003983/* Initialize network device */
3984static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
Stephen Hemmingere3173832007-02-06 10:45:39 -08003985 unsigned port,
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08003986 int highmem, int wol)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003987{
3988 struct sky2_port *sky2;
3989 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
3990
3991 if (!dev) {
Joe Perches898eb712007-10-18 03:06:30 -07003992 dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003993 return NULL;
3994 }
3995
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003996 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08003997 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003998 dev->open = sky2_up;
3999 dev->stop = sky2_down;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08004000 dev->do_ioctl = sky2_ioctl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004001 dev->hard_start_xmit = sky2_xmit_frame;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004002 dev->set_multicast_list = sky2_set_multicast;
4003 dev->set_mac_address = sky2_set_mac_address;
4004 dev->change_mtu = sky2_change_mtu;
4005 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
4006 dev->tx_timeout = sky2_tx_timeout;
4007 dev->watchdog_timeo = TX_WATCHDOG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004008#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemmingera5e68c02007-11-06 11:45:40 -08004009 if (port == 0)
4010 dev->poll_controller = sky2_netpoll;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004011#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004012
4013 sky2 = netdev_priv(dev);
4014 sky2->netdev = dev;
4015 sky2->hw = hw;
4016 sky2->msg_enable = netif_msg_init(debug, default_msg);
4017
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004018 /* Auto speed and flow control */
4019 sky2->autoneg = AUTONEG_ENABLE;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07004020 sky2->flow_mode = FC_BOTH;
4021
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004022 sky2->duplex = -1;
4023 sky2->speed = -1;
4024 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemminger8b31cfb2007-11-21 14:55:26 -08004025 sky2->rx_csum = (hw->chip_id != CHIP_ID_YUKON_XL);
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004026 sky2->wol = wol;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08004027
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08004028 spin_lock_init(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004029 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemminger290d4de2006-03-20 15:48:15 -08004030 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004031
4032 hw->dev[port] = dev;
4033
4034 sky2->port = port;
4035
Stephen Hemminger4a50a872007-02-06 10:45:41 -08004036 dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004037 if (highmem)
4038 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004039
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004040#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd6c9bc12007-09-27 12:32:44 -07004041 /* The workaround for FE+ status conflicts with VLAN tag detection. */
4042 if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
4043 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
4044 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
4045 dev->vlan_rx_register = sky2_vlan_rx_register;
4046 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004047#endif
4048
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004049 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07004050 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07004051 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004052
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004053 return dev;
4054}
4055
Stephen Hemminger28bd1812006-01-17 13:43:19 -08004056static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004057{
4058 const struct sky2_port *sky2 = netdev_priv(dev);
Joe Perches0795af52007-10-03 17:59:30 -07004059 DECLARE_MAC_BUF(mac);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004060
4061 if (netif_msg_probe(sky2))
Joe Perches0795af52007-10-03 17:59:30 -07004062 printk(KERN_INFO PFX "%s: addr %s\n",
4063 dev->name, print_mac(mac, dev->dev_addr));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004064}
4065
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004066/* Handle software interrupt used during MSI test */
David Howells7d12e782006-10-05 14:55:46 +01004067static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004068{
4069 struct sky2_hw *hw = dev_id;
4070 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
4071
4072 if (status == 0)
4073 return IRQ_NONE;
4074
4075 if (status & Y2_IS_IRQ_SW) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004076 hw->flags |= SKY2_HW_USE_MSI;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004077 wake_up(&hw->msi_wait);
4078 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4079 }
4080 sky2_write32(hw, B0_Y2_SP_ICR, 2);
4081
4082 return IRQ_HANDLED;
4083}
4084
4085/* Test interrupt path by forcing a a software IRQ */
4086static int __devinit sky2_test_msi(struct sky2_hw *hw)
4087{
4088 struct pci_dev *pdev = hw->pdev;
4089 int err;
4090
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004091 init_waitqueue_head (&hw->msi_wait);
4092
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004093 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
4094
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004095 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004096 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004097 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004098 return err;
4099 }
4100
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004101 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004102 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004103
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004104 wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004105
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004106 if (!(hw->flags & SKY2_HW_USE_MSI)) {
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004107 /* MSI test failed, go back to INTx mode */
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004108 dev_info(&pdev->dev, "No interrupt generated using MSI, "
4109 "switching to INTx mode.\n");
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004110
4111 err = -EOPNOTSUPP;
4112 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4113 }
4114
4115 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger2bffc232006-10-17 10:17:18 -07004116 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004117
4118 free_irq(pdev->irq, hw);
4119
4120 return err;
4121}
4122
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004123static int __devinit pci_wake_enabled(struct pci_dev *dev)
4124{
4125 int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
4126 u16 value;
4127
4128 if (!pm)
4129 return 0;
4130 if (pci_read_config_word(dev, pm + PCI_PM_CTRL, &value))
4131 return 0;
4132 return value & PCI_PM_CTRL_PME_ENABLE;
4133}
4134
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004135static int __devinit sky2_probe(struct pci_dev *pdev,
4136 const struct pci_device_id *ent)
4137{
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004138 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004139 struct sky2_hw *hw;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004140 int err, using_dac = 0, wol_default;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004141
Stephen Hemminger793b8832005-09-14 16:06:14 -07004142 err = pci_enable_device(pdev);
4143 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004144 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004145 goto err_out;
4146 }
4147
Stephen Hemminger793b8832005-09-14 16:06:14 -07004148 err = pci_request_regions(pdev, DRV_NAME);
4149 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004150 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004151 goto err_out_disable;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004152 }
4153
4154 pci_set_master(pdev);
4155
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004156 if (sizeof(dma_addr_t) > sizeof(u32) &&
4157 !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
4158 using_dac = 1;
4159 err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
4160 if (err < 0) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004161 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
4162 "for consistent allocations\n");
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004163 goto err_out_free_regions;
4164 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004165 } else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004166 err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
4167 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004168 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004169 goto err_out_free_regions;
4170 }
4171 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004172
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004173 wol_default = pci_wake_enabled(pdev) ? WAKE_MAGIC : 0;
4174
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004175 err = -ENOMEM;
Stephen Hemminger6aad85d2006-01-17 13:43:18 -08004176 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004177 if (!hw) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004178 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004179 goto err_out_free_regions;
4180 }
4181
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004182 hw->pdev = pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004183
4184 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
4185 if (!hw->regs) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004186 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004187 goto err_out_free_hw;
4188 }
4189
Stephen Hemminger56a645c2006-02-22 11:45:02 -08004190#ifdef __BIG_ENDIAN
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07004191 /* The sk98lin vendor driver uses hardware byte swapping but
4192 * this driver uses software swapping.
4193 */
Stephen Hemminger56a645c2006-02-22 11:45:02 -08004194 {
4195 u32 reg;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004196 reg = sky2_pci_read32(hw, PCI_DEV_REG2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07004197 reg &= ~PCI_REV_DESC;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004198 sky2_pci_write32(hw, PCI_DEV_REG2, reg);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08004199 }
4200#endif
4201
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004202 /* ring for status responses */
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004203 hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004204 if (!hw->st_le)
4205 goto err_out_iounmap;
4206
Stephen Hemmingere3173832007-02-06 10:45:39 -08004207 err = sky2_init(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004208 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07004209 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004210
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004211 dev_info(&pdev->dev, "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
Greg Kroah-Hartman7c7459d2006-06-12 15:13:08 -07004212 DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
4213 pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
Stephen Hemminger793b8832005-09-14 16:06:14 -07004214 hw->chip_id, hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004215
Stephen Hemmingere3173832007-02-06 10:45:39 -08004216 sky2_reset(hw);
4217
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004218 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004219 if (!dev) {
4220 err = -ENOMEM;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004221 goto err_out_free_pci;
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004222 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004223
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004224 if (!disable_msi && pci_enable_msi(pdev) == 0) {
4225 err = sky2_test_msi(hw);
4226 if (err == -EOPNOTSUPP)
4227 pci_disable_msi(pdev);
4228 else if (err)
4229 goto err_out_free_netdev;
4230 }
4231
Stephen Hemminger793b8832005-09-14 16:06:14 -07004232 err = register_netdev(dev);
4233 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004234 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004235 goto err_out_free_netdev;
4236 }
4237
Stephen Hemminger6de16232007-10-17 13:26:42 -07004238 netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
4239
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004240 err = request_irq(pdev->irq, sky2_intr,
4241 (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004242 dev->name, hw);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004243 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004244 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004245 goto err_out_unregister;
4246 }
4247 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004248 napi_enable(&hw->napi);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004249
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004250 sky2_show_addr(dev);
4251
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004252 if (hw->ports > 1) {
4253 struct net_device *dev1;
4254
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004255 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004256 if (!dev1)
4257 dev_warn(&pdev->dev, "allocation for second device failed\n");
4258 else if ((err = register_netdev(dev1))) {
4259 dev_warn(&pdev->dev,
4260 "register of second port failed (%d)\n", err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004261 hw->dev[1] = NULL;
4262 free_netdev(dev1);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004263 } else
4264 sky2_show_addr(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004265 }
4266
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004267 setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08004268 INIT_WORK(&hw->restart_work, sky2_restart);
4269
Stephen Hemminger793b8832005-09-14 16:06:14 -07004270 pci_set_drvdata(pdev, hw);
4271
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004272 return 0;
4273
Stephen Hemminger793b8832005-09-14 16:06:14 -07004274err_out_unregister:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004275 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004276 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004277 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004278err_out_free_netdev:
4279 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004280err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07004281 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004282 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004283err_out_iounmap:
4284 iounmap(hw->regs);
4285err_out_free_hw:
4286 kfree(hw);
4287err_out_free_regions:
4288 pci_release_regions(pdev);
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004289err_out_disable:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004290 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004291err_out:
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004292 pci_set_drvdata(pdev, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004293 return err;
4294}
4295
4296static void __devexit sky2_remove(struct pci_dev *pdev)
4297{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004298 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004299 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004300
Stephen Hemminger793b8832005-09-14 16:06:14 -07004301 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004302 return;
4303
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004304 del_timer_sync(&hw->watchdog_timer);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004305 cancel_work_sync(&hw->restart_work);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004306
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004307 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004308 unregister_netdev(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08004309
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004310 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004311
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004312 sky2_power_aux(hw);
4313
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004314 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004315 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004316 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004317
4318 free_irq(pdev->irq, hw);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004319 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004320 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004321 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004322 pci_release_regions(pdev);
4323 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004324
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004325 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004326 free_netdev(hw->dev[i]);
4327
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004328 iounmap(hw->regs);
4329 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004330
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004331 pci_set_drvdata(pdev, NULL);
4332}
4333
4334#ifdef CONFIG_PM
4335static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
4336{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004337 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004338 int i, wol = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004339
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004340 if (!hw)
4341 return 0;
4342
Stephen Hemminger063a0b32008-04-02 09:03:23 -07004343 del_timer_sync(&hw->watchdog_timer);
4344 cancel_work_sync(&hw->restart_work);
4345
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004346 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004347 struct net_device *dev = hw->dev[i];
Stephen Hemmingere3173832007-02-06 10:45:39 -08004348 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004349
Stephen Hemminger063a0b32008-04-02 09:03:23 -07004350 netif_device_detach(dev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004351 if (netif_running(dev))
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004352 sky2_down(dev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004353
4354 if (sky2->wol)
4355 sky2_wol_init(sky2);
4356
4357 wol |= sky2->wol;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004358 }
4359
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004360 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004361 napi_disable(&hw->napi);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004362 sky2_power_aux(hw);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004363
Linus Torvaldsd374c1c2006-06-12 12:53:27 -07004364 pci_save_state(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004365 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004366 pci_set_power_state(pdev, pci_choose_state(pdev, state));
4367
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09004368 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004369}
4370
4371static int sky2_resume(struct pci_dev *pdev)
4372{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004373 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004374 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004375
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004376 if (!hw)
4377 return 0;
4378
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004379 err = pci_set_power_state(pdev, PCI_D0);
4380 if (err)
4381 goto out;
4382
4383 err = pci_restore_state(pdev);
4384 if (err)
4385 goto out;
4386
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004387 pci_enable_wake(pdev, PCI_D0, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004388
4389 /* Re-enable all clocks */
Stephen Hemminger05745c42007-09-19 15:36:45 -07004390 if (hw->chip_id == CHIP_ID_YUKON_EX ||
4391 hw->chip_id == CHIP_ID_YUKON_EC_U ||
4392 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004393 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004394
Stephen Hemmingere3173832007-02-06 10:45:39 -08004395 sky2_reset(hw);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004396 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004397 napi_enable(&hw->napi);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004398
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004399 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004400 struct net_device *dev = hw->dev[i];
Stephen Hemminger063a0b32008-04-02 09:03:23 -07004401
4402 netif_device_attach(dev);
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07004403 if (netif_running(dev)) {
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004404 err = sky2_up(dev);
4405 if (err) {
4406 printk(KERN_ERR PFX "%s: could not up: %d\n",
4407 dev->name, err);
Ben Hutchings68c28892008-05-31 16:52:52 +01004408 rtnl_lock();
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004409 dev_close(dev);
Ben Hutchings68c28892008-05-31 16:52:52 +01004410 rtnl_unlock();
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004411 goto out;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004412 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004413 }
4414 }
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004415
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004416 return 0;
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004417out:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004418 dev_err(&pdev->dev, "resume failed (%d)\n", err);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004419 pci_disable_device(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004420 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004421}
4422#endif
4423
Stephen Hemmingere3173832007-02-06 10:45:39 -08004424static void sky2_shutdown(struct pci_dev *pdev)
4425{
4426 struct sky2_hw *hw = pci_get_drvdata(pdev);
4427 int i, wol = 0;
4428
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004429 if (!hw)
4430 return;
4431
Stephen Hemminger5c0d6b32007-10-14 13:25:22 -07004432 del_timer_sync(&hw->watchdog_timer);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004433
4434 for (i = 0; i < hw->ports; i++) {
4435 struct net_device *dev = hw->dev[i];
4436 struct sky2_port *sky2 = netdev_priv(dev);
4437
4438 if (sky2->wol) {
4439 wol = 1;
4440 sky2_wol_init(sky2);
4441 }
4442 }
4443
4444 if (wol)
4445 sky2_power_aux(hw);
4446
4447 pci_enable_wake(pdev, PCI_D3hot, wol);
4448 pci_enable_wake(pdev, PCI_D3cold, wol);
4449
4450 pci_disable_device(pdev);
4451 pci_set_power_state(pdev, PCI_D3hot);
4452
4453}
4454
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004455static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07004456 .name = DRV_NAME,
4457 .id_table = sky2_id_table,
4458 .probe = sky2_probe,
4459 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004460#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07004461 .suspend = sky2_suspend,
4462 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004463#endif
Stephen Hemmingere3173832007-02-06 10:45:39 -08004464 .shutdown = sky2_shutdown,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004465};
4466
4467static int __init sky2_init_module(void)
4468{
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004469 sky2_debug_init();
shemminger@osdl.org50241c42005-11-30 11:45:22 -08004470 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004471}
4472
4473static void __exit sky2_cleanup_module(void)
4474{
4475 pci_unregister_driver(&sky2_driver);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004476 sky2_debug_cleanup();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004477}
4478
4479module_init(sky2_init_module);
4480module_exit(sky2_cleanup_module);
4481
4482MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
Stephen Hemminger65ebe6342007-01-23 11:38:57 -08004483MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004484MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08004485MODULE_VERSION(DRV_VERSION);