blob: ad35674ba838ec79b23abb820ab2edca269a0104 [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070013 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070014 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
Stephen Hemminger793b8832005-09-14 16:06:14 -070025#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070026#include <linux/kernel.h>
27#include <linux/version.h>
28#include <linux/module.h>
29#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080030#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070031#include <linux/etherdevice.h>
32#include <linux/ethtool.h>
33#include <linux/pci.h>
34#include <linux/ip.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030035#include <net/ip.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070036#include <linux/tcp.h>
37#include <linux/in.h>
38#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080039#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070040#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080041#include <linux/prefetch.h>
Stephen Hemminger3cf26752007-07-09 15:33:35 -070042#include <linux/debugfs.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080043#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070044
45#include <asm/irq.h>
46
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070047#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
48#define SKY2_VLAN_TAG_USED 1
49#endif
50
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070051#include "sky2.h"
52
53#define DRV_NAME "sky2"
Stephen Hemmingerbcc52892008-01-10 16:14:15 -080054#define DRV_VERSION "1.21"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070055#define PFX DRV_NAME " "
56
57/*
58 * The Yukon II chipset takes 64 bit command blocks (called list elements)
59 * that are organized into three (receive, transmit, status) different rings
Stephen Hemminger14d02632006-09-26 11:57:43 -070060 * similar to Tigon3.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070061 */
62
Stephen Hemminger14d02632006-09-26 11:57:43 -070063#define RX_LE_SIZE 1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070064#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger14d02632006-09-26 11:57:43 -070065#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080066#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070067
Stephen Hemminger793b8832005-09-14 16:06:14 -070068#define TX_RING_SIZE 512
69#define TX_DEF_PENDING (TX_RING_SIZE - 1)
70#define TX_MIN_PENDING 64
Stephen Hemmingerb19666d2006-03-07 11:06:36 -080071#define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
Stephen Hemminger793b8832005-09-14 16:06:14 -070072
73#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070074#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070075#define TX_WATCHDOG (5 * HZ)
76#define NAPI_WEIGHT 64
77#define PHY_RETRIES 1000
78
Stephen Hemmingerf4331a62007-07-09 15:33:39 -070079#define SKY2_EEPROM_MAGIC 0x9955aabb
80
81
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070082#define RING_NEXT(x,s) (((x)+1) & ((s)-1))
83
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070084static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070085 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
86 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080087 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070088
Stephen Hemminger793b8832005-09-14 16:06:14 -070089static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070090module_param(debug, int, 0);
91MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
92
Stephen Hemminger14d02632006-09-26 11:57:43 -070093static int copybreak __read_mostly = 128;
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080094module_param(copybreak, int, 0);
95MODULE_PARM_DESC(copybreak, "Receive copy threshold");
96
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080097static int disable_msi = 0;
98module_param(disable_msi, int, 0);
99MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
100
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700101static const struct pci_device_id sky2_id_table[] = {
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800102 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
103 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700104 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700105 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemminger508f89e2006-12-01 14:29:34 -0800106 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800107 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800108 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
109 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
Stephen Hemminger69161612007-06-04 17:23:26 -0700135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800136 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800137 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
138 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700139 { 0 }
140};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700141
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700142MODULE_DEVICE_TABLE(pci, sky2_id_table);
143
144/* Avoid conditionals by using array */
145static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
146static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700147static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700148
Stephen Hemminger92f965e2005-12-09 11:34:53 -0800149/* This driver supports yukon2 chipset only */
150static const char *yukon2_name[] = {
151 "XL", /* 0xb3 */
152 "EC Ultra", /* 0xb4 */
Stephen Hemminger93745492007-02-06 10:45:43 -0800153 "Extreme", /* 0xb5 */
Stephen Hemminger92f965e2005-12-09 11:34:53 -0800154 "EC", /* 0xb6 */
155 "FE", /* 0xb7 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700156 "FE+", /* 0xb8 */
Stephen Hemmingerc63eddb2008-04-10 15:06:14 -0500157 "Supreme", /* 0xb9 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700158};
159
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +0100160static void sky2_set_multicast(struct net_device *dev);
161
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800162/* Access to PHY via serial interconnect */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800163static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700164{
165 int i;
166
167 gma_write16(hw, port, GM_SMI_DATA, val);
168 gma_write16(hw, port, GM_SMI_CTRL,
169 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
170
171 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800172 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
173 if (ctrl == 0xffff)
174 goto io_error;
175
176 if (!(ctrl & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800177 return 0;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800178
179 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700180 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800181
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800182 dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800183 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800184
185io_error:
186 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
187 return -EIO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700188}
189
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800190static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700191{
192 int i;
193
Stephen Hemminger793b8832005-09-14 16:06:14 -0700194 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700195 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
196
197 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800198 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
199 if (ctrl == 0xffff)
200 goto io_error;
201
202 if (ctrl & GM_SMI_CT_RD_VAL) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800203 *val = gma_read16(hw, port, GM_SMI_DATA);
204 return 0;
205 }
206
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800207 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700208 }
209
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800210 dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800211 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800212io_error:
213 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
214 return -EIO;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800215}
216
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800217static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800218{
219 u16 v;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800220 __gm_phy_read(hw, port, reg, &v);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800221 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700222}
223
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800224
225static void sky2_power_on(struct sky2_hw *hw)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700226{
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800227 /* switch power to VCC (WA for VAUX problem) */
228 sky2_write8(hw, B0_POWER_CTRL,
229 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700230
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800231 /* disable Core Clock Division, */
232 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700233
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800234 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
235 /* enable bits are inverted */
236 sky2_write8(hw, B2_Y2_CLK_GATE,
237 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
238 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
239 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
240 else
241 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700242
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700243 if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700244 u32 reg;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700245
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800246 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700247
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800248 reg = sky2_pci_read32(hw, PCI_DEV_REG4);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700249 /* set all bits to 0 except bits 15..12 and 8 */
250 reg &= P_ASPM_CONTROL_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800251 sky2_pci_write32(hw, PCI_DEV_REG4, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700252
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800253 reg = sky2_pci_read32(hw, PCI_DEV_REG5);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700254 /* set all bits to 0 except bits 28 & 27 */
255 reg &= P_CTL_TIM_VMAIN_AV_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800256 sky2_pci_write32(hw, PCI_DEV_REG5, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700257
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800258 sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
Stephen Hemminger8f709202007-06-04 17:23:25 -0700259
260 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
261 reg = sky2_read32(hw, B2_GP_IO);
262 reg |= GLB_GPIO_STAT_RACE_DIS;
263 sky2_write32(hw, B2_GP_IO, reg);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700264
265 sky2_read32(hw, B2_GP_IO);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700266 }
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800267}
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700268
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800269static void sky2_power_aux(struct sky2_hw *hw)
270{
271 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
272 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
273 else
274 /* enable bits are inverted */
275 sky2_write8(hw, B2_Y2_CLK_GATE,
276 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
277 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
278 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
279
280 /* switch power to VAUX */
281 if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
282 sky2_write8(hw, B0_POWER_CTRL,
283 (PC_VAUX_ENA | PC_VCC_ENA |
284 PC_VAUX_ON | PC_VCC_OFF));
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700285}
286
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700287static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700288{
289 u16 reg;
290
291 /* disable all GMAC IRQ's */
292 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700293
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700294 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
295 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
296 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
297 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
298
299 reg = gma_read16(hw, port, GM_RX_CTRL);
300 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
301 gma_write16(hw, port, GM_RX_CTRL, reg);
302}
303
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700304/* flow control to advertise bits */
305static const u16 copper_fc_adv[] = {
306 [FC_NONE] = 0,
307 [FC_TX] = PHY_M_AN_ASP,
308 [FC_RX] = PHY_M_AN_PC,
309 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
310};
311
312/* flow control to advertise bits when using 1000BaseX */
313static const u16 fiber_fc_adv[] = {
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700314 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700315 [FC_TX] = PHY_M_P_ASYM_MD_X,
316 [FC_RX] = PHY_M_P_SYM_MD_X,
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700317 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700318};
319
320/* flow control to GMA disable bits */
321static const u16 gm_fc_disable[] = {
322 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
323 [FC_TX] = GM_GPCR_FC_RX_DIS,
324 [FC_RX] = GM_GPCR_FC_TX_DIS,
325 [FC_BOTH] = 0,
326};
327
328
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700329static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
330{
331 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700332 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700333
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700334 if (sky2->autoneg == AUTONEG_ENABLE &&
335 !(hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700336 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
337
338 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700339 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700340 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
341
Stephen Hemminger53419c62007-05-14 12:38:11 -0700342 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700343 if (hw->chip_id == CHIP_ID_YUKON_EC)
Stephen Hemminger53419c62007-05-14 12:38:11 -0700344 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700345 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
346 else
Stephen Hemminger53419c62007-05-14 12:38:11 -0700347 /* set master & slave downshift counter to 1x */
348 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700349
350 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
351 }
352
353 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700354 if (sky2_is_copper(hw)) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700355 if (!(hw->flags & SKY2_HW_GIGABIT)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700356 /* enable automatic crossover */
357 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
Stephen Hemminger6d3105d2007-09-24 19:34:51 -0700358
359 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
360 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
361 u16 spec;
362
363 /* Enable Class A driver for FE+ A0 */
364 spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
365 spec |= PHY_M_FESC_SEL_CL_A;
366 gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
367 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700368 } else {
369 /* disable energy detect */
370 ctrl &= ~PHY_M_PC_EN_DET_MSK;
371
372 /* enable automatic crossover */
373 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
374
Stephen Hemminger53419c62007-05-14 12:38:11 -0700375 /* downshift on PHY 88E1112 and 88E1149 is changed */
Stephen Hemminger93745492007-02-06 10:45:43 -0800376 if (sky2->autoneg == AUTONEG_ENABLE
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700377 && (hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemminger53419c62007-05-14 12:38:11 -0700378 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700379 ctrl &= ~PHY_M_PC_DSC_MSK;
380 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
381 }
382 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700383 } else {
384 /* workaround for deviation #4.88 (CRC errors) */
385 /* disable Automatic Crossover */
386
387 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700388 }
389
390 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
391
392 /* special setup for PHY 88E1112 Fiber */
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700393 if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700394 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
395
396 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
397 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
398 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
399 ctrl &= ~PHY_M_MAC_MD_MSK;
400 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700401 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
402
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700403 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700404 /* select page 1 to access Fiber registers */
405 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700406
407 /* for SFP-module set SIGDET polarity to low */
408 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
409 ctrl |= PHY_M_FIB_SIGD_POL;
Stephen Hemminger34dd9622007-05-24 15:22:45 -0700410 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700411 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700412
413 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700414 }
415
Stephen Hemminger7800fdd2006-10-17 10:24:10 -0700416 ctrl = PHY_CT_RESET;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700417 ct1000 = 0;
418 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700419 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700420
421 if (sky2->autoneg == AUTONEG_ENABLE) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700422 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700423 if (sky2->advertising & ADVERTISED_1000baseT_Full)
424 ct1000 |= PHY_M_1000C_AFD;
425 if (sky2->advertising & ADVERTISED_1000baseT_Half)
426 ct1000 |= PHY_M_1000C_AHD;
427 if (sky2->advertising & ADVERTISED_100baseT_Full)
428 adv |= PHY_M_AN_100_FD;
429 if (sky2->advertising & ADVERTISED_100baseT_Half)
430 adv |= PHY_M_AN_100_HD;
431 if (sky2->advertising & ADVERTISED_10baseT_Full)
432 adv |= PHY_M_AN_10_FD;
433 if (sky2->advertising & ADVERTISED_10baseT_Half)
434 adv |= PHY_M_AN_10_HD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700435
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700436 adv |= copper_fc_adv[sky2->flow_mode];
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700437 } else { /* special defines for FIBER (88E1040S only) */
438 if (sky2->advertising & ADVERTISED_1000baseT_Full)
439 adv |= PHY_M_AN_1000X_AFD;
440 if (sky2->advertising & ADVERTISED_1000baseT_Half)
441 adv |= PHY_M_AN_1000X_AHD;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700442
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700443 adv |= fiber_fc_adv[sky2->flow_mode];
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700444 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700445
446 /* Restart Auto-negotiation */
447 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
448 } else {
449 /* forced speed/duplex settings */
450 ct1000 = PHY_M_1000C_MSE;
451
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700452 /* Disable auto update for duplex flow control and speed */
453 reg |= GM_GPCR_AU_ALL_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700454
455 switch (sky2->speed) {
456 case SPEED_1000:
457 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700458 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700459 break;
460 case SPEED_100:
461 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700462 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700463 break;
464 }
465
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700466 if (sky2->duplex == DUPLEX_FULL) {
467 reg |= GM_GPCR_DUP_FULL;
468 ctrl |= PHY_CT_DUP_MD;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700469 } else if (sky2->speed < SPEED_1000)
470 sky2->flow_mode = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700471
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700472
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700473 reg |= gm_fc_disable[sky2->flow_mode];
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700474
475 /* Forward pause packets to GMAC? */
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700476 if (sky2->flow_mode & FC_RX)
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700477 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
478 else
479 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700480 }
481
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700482 gma_write16(hw, port, GM_GP_CTRL, reg);
483
Stephen Hemminger05745c42007-09-19 15:36:45 -0700484 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700485 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
486
487 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
488 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
489
490 /* Setup Phy LED's */
491 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
492 ledover = 0;
493
494 switch (hw->chip_id) {
495 case CHIP_ID_YUKON_FE:
496 /* on 88E3082 these bits are at 11..9 (shifted left) */
497 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
498
499 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
500
501 /* delete ACT LED control bits */
502 ctrl &= ~PHY_M_FELP_LED1_MSK;
503 /* change ACT LED control to blink mode */
504 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
505 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
506 break;
507
Stephen Hemminger05745c42007-09-19 15:36:45 -0700508 case CHIP_ID_YUKON_FE_P:
509 /* Enable Link Partner Next Page */
510 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
511 ctrl |= PHY_M_PC_ENA_LIP_NP;
512
513 /* disable Energy Detect and enable scrambler */
514 ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
515 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
516
517 /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
518 ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
519 PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
520 PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
521
522 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
523 break;
524
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700525 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700526 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700527
528 /* select page 3 to access LED control register */
529 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
530
531 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700532 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
533 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
534 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
535 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
536 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700537
538 /* set Polarity Control register */
539 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700540 (PHY_M_POLC_LS1_P_MIX(4) |
541 PHY_M_POLC_IS0_P_MIX(4) |
542 PHY_M_POLC_LOS_CTRL(2) |
543 PHY_M_POLC_INIT_CTRL(2) |
544 PHY_M_POLC_STA1_CTRL(2) |
545 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700546
547 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700548 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700549 break;
Stephen Hemminger93745492007-02-06 10:45:43 -0800550
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700551 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -0800552 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800553 case CHIP_ID_YUKON_SUPR:
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700554 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
555
556 /* select page 3 to access LED control register */
557 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
558
559 /* set LED Function Control register */
560 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
561 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
562 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
563 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
564 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
565
566 /* set Blink Rate in LED Timer Control Register */
567 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
568 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
569 /* restore page register */
570 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
571 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700572
573 default:
574 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
575 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800576
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700577 /* turn off the Rx LED (LED_RX) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800578 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700579 }
580
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700581 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
582 hw->chip_rev == CHIP_REV_YU_EC_U_A1) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800583 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700584 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
585
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800586 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700587 gm_phy_write(hw, port, 0x18, 0xaa99);
588 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700589
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800590 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700591 gm_phy_write(hw, port, 0x18, 0xa204);
592 gm_phy_write(hw, port, 0x17, 0x2002);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800593
594 /* set page register to 0 */
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700595 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700596 } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
597 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
598 /* apply workaround for integrated resistors calibration */
599 gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
600 gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
Stephen Hemminger93745492007-02-06 10:45:43 -0800601 } else if (hw->chip_id != CHIP_ID_YUKON_EX) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700602 /* no effect on Yukon-XL */
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800603 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
604
605 if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
606 /* turn on 100 Mbps LED (LED_LINK100) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800607 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800608 }
609
610 if (ledover)
611 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
612
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700613 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700614
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700615 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700616 if (sky2->autoneg == AUTONEG_ENABLE)
617 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
618 else
619 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
620}
621
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700622static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
623static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
624
625static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700626{
627 u32 reg1;
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700628
Stephen Hemminger82637e82008-01-23 19:16:04 -0800629 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800630 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700631 reg1 &= ~phy_power[port];
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700632
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700633 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
Stephen Hemmingerff35164e2007-10-11 19:47:44 -0700634 reg1 |= coma_mode[port];
635
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800636 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
Stephen Hemminger82637e82008-01-23 19:16:04 -0800637 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
638 sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700639}
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700640
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700641static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
642{
643 u32 reg1;
644
645 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
646 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
647 reg1 |= phy_power[port];
648
649 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
650 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700651}
652
Stephen Hemminger1b537562005-12-20 15:08:07 -0800653/* Force a renegotiation */
654static void sky2_phy_reinit(struct sky2_port *sky2)
655{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800656 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800657 sky2_phy_init(sky2->hw, sky2->port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800658 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800659}
660
Stephen Hemmingere3173832007-02-06 10:45:39 -0800661/* Put device in state to listen for Wake On Lan */
662static void sky2_wol_init(struct sky2_port *sky2)
663{
664 struct sky2_hw *hw = sky2->hw;
665 unsigned port = sky2->port;
666 enum flow_control save_mode;
667 u16 ctrl;
668 u32 reg1;
669
670 /* Bring hardware out of reset */
671 sky2_write16(hw, B0_CTST, CS_RST_CLR);
672 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
673
674 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
675 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
676
677 /* Force to 10/100
678 * sky2_reset will re-enable on resume
679 */
680 save_mode = sky2->flow_mode;
681 ctrl = sky2->advertising;
682
683 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
684 sky2->flow_mode = FC_NONE;
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700685
686 spin_lock_bh(&sky2->phy_lock);
687 sky2_phy_power_up(hw, port);
688 sky2_phy_init(hw, port);
689 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800690
691 sky2->flow_mode = save_mode;
692 sky2->advertising = ctrl;
693
694 /* Set GMAC to no flow control and auto update for speed/duplex */
695 gma_write16(hw, port, GM_GP_CTRL,
696 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
697 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
698
699 /* Set WOL address */
700 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
701 sky2->netdev->dev_addr, ETH_ALEN);
702
703 /* Turn on appropriate WOL control bits */
704 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
705 ctrl = 0;
706 if (sky2->wol & WAKE_PHY)
707 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
708 else
709 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
710
711 if (sky2->wol & WAKE_MAGIC)
712 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
713 else
714 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
715
716 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
717 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
718
719 /* Turn on legacy PCI-Express PME mode */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800720 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800721 reg1 |= PCI_Y2_PME_LEGACY;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800722 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800723
724 /* block receiver */
725 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
726
727}
728
Stephen Hemminger69161612007-06-04 17:23:26 -0700729static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
730{
Stephen Hemminger05745c42007-09-19 15:36:45 -0700731 struct net_device *dev = hw->dev[port];
732
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800733 if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
734 hw->chip_rev != CHIP_REV_YU_EX_A0) ||
735 hw->chip_id == CHIP_ID_YUKON_FE_P ||
736 hw->chip_id == CHIP_ID_YUKON_SUPR) {
737 /* Yukon-Extreme B0 and further Extreme devices */
738 /* enable Store & Forward mode for TX */
Stephen Hemminger69161612007-06-04 17:23:26 -0700739
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800740 if (dev->mtu <= ETH_DATA_LEN)
741 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
742 TX_JUMBO_DIS | TX_STFW_ENA);
Stephen Hemminger69161612007-06-04 17:23:26 -0700743
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800744 else
745 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
746 TX_JUMBO_ENA| TX_STFW_ENA);
747 } else {
748 if (dev->mtu <= ETH_DATA_LEN)
749 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
750 else {
751 /* set Tx GMAC FIFO Almost Empty Threshold */
752 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
753 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700754
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800755 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
756
757 /* Can't do offload because of lack of store/forward */
758 dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
759 }
Stephen Hemminger69161612007-06-04 17:23:26 -0700760 }
761}
762
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700763static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
764{
765 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
766 u16 reg;
Al Viro25cccec2007-07-20 16:07:33 +0100767 u32 rx_reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700768 int i;
769 const u8 *addr = hw->dev[port]->dev_addr;
770
Stephen Hemmingerf3503392007-08-21 11:10:22 -0700771 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
772 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700773
774 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
775
Stephen Hemminger793b8832005-09-14 16:06:14 -0700776 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700777 /* WA DEV_472 -- looks like crossed wires on port 2 */
778 /* clear GMAC 1 Control reset */
779 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
780 do {
781 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
782 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
783 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
784 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
785 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
786 }
787
Stephen Hemminger793b8832005-09-14 16:06:14 -0700788 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700789
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700790 /* Enable Transmit FIFO Underrun */
791 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
792
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800793 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700794 sky2_phy_power_up(hw, port);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700795 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800796 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700797
798 /* MIB clear */
799 reg = gma_read16(hw, port, GM_PHY_ADDR);
800 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
801
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700802 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
803 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700804 gma_write16(hw, port, GM_PHY_ADDR, reg);
805
806 /* transmit control */
807 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
808
809 /* receive control reg: unicast + multicast + no FCS */
810 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700811 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700812
813 /* transmit flow control */
814 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
815
816 /* transmit parameter */
817 gma_write16(hw, port, GM_TX_PARAM,
818 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
819 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
820 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
821 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
822
823 /* serial mode register */
824 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700825 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700826
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700827 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700828 reg |= GM_SMOD_JUMBO_ENA;
829
830 gma_write16(hw, port, GM_SERIAL_MODE, reg);
831
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700832 /* virtual address for data */
833 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
834
Stephen Hemminger793b8832005-09-14 16:06:14 -0700835 /* physical address: used for pause frames */
836 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
837
838 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700839 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
840 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
841 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
842
843 /* Configure Rx MAC FIFO */
844 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Al Viro25cccec2007-07-20 16:07:33 +0100845 rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemminger05745c42007-09-19 15:36:45 -0700846 if (hw->chip_id == CHIP_ID_YUKON_EX ||
847 hw->chip_id == CHIP_ID_YUKON_FE_P)
Al Viro25cccec2007-07-20 16:07:33 +0100848 rx_reg |= GMF_RX_OVER_ON;
Stephen Hemminger69161612007-06-04 17:23:26 -0700849
Al Viro25cccec2007-07-20 16:07:33 +0100850 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700851
Stephen Hemminger798fdd02007-12-07 15:22:15 -0800852 if (hw->chip_id == CHIP_ID_YUKON_XL) {
853 /* Hardware errata - clear flush mask */
854 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
855 } else {
856 /* Flush Rx MAC FIFO on any flow control or error */
857 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
858 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700859
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800860 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700861 reg = RX_GMF_FL_THR_DEF + 1;
862 /* Another magic mystery workaround from sk98lin */
863 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
864 hw->chip_rev == CHIP_REV_YU_FE2_A0)
865 reg = 0x178;
866 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700867
868 /* Configure Tx MAC FIFO */
869 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
870 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800871
Stephen Hemmingere0c28112007-09-20 13:03:49 -0700872 /* On chips without ram buffer, pause is controled by MAC level */
Stephen Hemminger39dbd952008-02-04 19:45:13 -0800873 if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800874 sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800875 sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -0700876
Stephen Hemminger69161612007-06-04 17:23:26 -0700877 sky2_set_tx_stfwd(hw, port);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800878 }
879
Stephen Hemmingere970d1f2007-11-27 11:02:07 -0800880 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
881 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
882 /* disable dynamic watermark */
883 reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
884 reg &= ~TX_DYN_WM_ENA;
885 sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
886 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700887}
888
Stephen Hemminger67712902006-12-04 15:53:45 -0800889/* Assign Ram Buffer allocation to queue */
890static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700891{
Stephen Hemminger67712902006-12-04 15:53:45 -0800892 u32 end;
893
894 /* convert from K bytes to qwords used for hw register */
895 start *= 1024/8;
896 space *= 1024/8;
897 end = start + space - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700898
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700899 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
900 sky2_write32(hw, RB_ADDR(q, RB_START), start);
901 sky2_write32(hw, RB_ADDR(q, RB_END), end);
902 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
903 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
904
905 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800906 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700907
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800908 /* On receive queue's set the thresholds
909 * give receiver priority when > 3/4 full
910 * send pause when down to 2K
911 */
912 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
913 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700914
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800915 tp = space - 2048/8;
916 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
917 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700918 } else {
919 /* Enable store & forward on Tx queue's because
920 * Tx FIFO is only 1K on Yukon
921 */
922 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
923 }
924
925 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700926 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700927}
928
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700929/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800930static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700931{
932 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
933 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
934 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800935 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700936}
937
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700938/* Setup prefetch unit registers. This is the interface between
939 * hardware and driver list elements
940 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -0800941static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700942 u64 addr, u32 last)
943{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700944 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
945 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
946 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
947 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
948 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
949 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700950
951 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700952}
953
Stephen Hemminger793b8832005-09-14 16:06:14 -0700954static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
955{
956 struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
957
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700958 sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -0700959 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700960 return le;
961}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700962
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -0700963static void tx_init(struct sky2_port *sky2)
964{
965 struct sky2_tx_le *le;
966
967 sky2->tx_prod = sky2->tx_cons = 0;
968 sky2->tx_tcpsum = 0;
969 sky2->tx_last_mss = 0;
970
971 le = get_tx_le(sky2);
972 le->addr = 0;
973 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -0700974}
975
Stephen Hemminger291ea612006-09-26 11:57:41 -0700976static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
977 struct sky2_tx_le *le)
978{
979 return sky2->tx_ring + (le - sky2->tx_le);
980}
981
Stephen Hemminger290d4de2006-03-20 15:48:15 -0800982/* Update chip's next pointer */
983static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700984{
Stephen Hemminger50432cb2007-05-14 12:38:15 -0700985 /* Make sure write' to descriptors are complete before we tell hardware */
Stephen Hemminger762c2de2006-01-17 13:43:14 -0800986 wmb();
Stephen Hemminger50432cb2007-05-14 12:38:15 -0700987 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
988
989 /* Synchronize I/O on since next processor may write to tail */
990 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700991}
992
Stephen Hemminger793b8832005-09-14 16:06:14 -0700993
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700994static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
995{
996 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700997 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -0700998 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700999 return le;
1000}
1001
Stephen Hemminger14d02632006-09-26 11:57:43 -07001002/* Build description to hardware for one receive segment */
1003static void sky2_rx_add(struct sky2_port *sky2, u8 op,
1004 dma_addr_t map, unsigned len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001005{
1006 struct sky2_rx_le *le;
1007
Stephen Hemminger86c68872008-01-10 16:14:12 -08001008 if (sizeof(dma_addr_t) > sizeof(u32)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001009 le = sky2_next_rx(sky2);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001010 le->addr = cpu_to_le32(upper_32_bits(map));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001011 le->opcode = OP_ADDR64 | HW_OWNER;
1012 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001013
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001014 le = sky2_next_rx(sky2);
Stephen Hemminger734d1862005-12-09 11:35:00 -08001015 le->addr = cpu_to_le32((u32) map);
1016 le->length = cpu_to_le16(len);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001017 le->opcode = op | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001018}
1019
Stephen Hemminger14d02632006-09-26 11:57:43 -07001020/* Build description to hardware for one possibly fragmented skb */
1021static void sky2_rx_submit(struct sky2_port *sky2,
1022 const struct rx_ring_info *re)
1023{
1024 int i;
1025
1026 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
1027
1028 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
1029 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
1030}
1031
1032
1033static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
1034 unsigned size)
1035{
1036 struct sk_buff *skb = re->skb;
1037 int i;
1038
1039 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
1040 pci_unmap_len_set(re, data_size, size);
1041
1042 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1043 re->frag_addr[i] = pci_map_page(pdev,
1044 skb_shinfo(skb)->frags[i].page,
1045 skb_shinfo(skb)->frags[i].page_offset,
1046 skb_shinfo(skb)->frags[i].size,
1047 PCI_DMA_FROMDEVICE);
1048}
1049
1050static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
1051{
1052 struct sk_buff *skb = re->skb;
1053 int i;
1054
1055 pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
1056 PCI_DMA_FROMDEVICE);
1057
1058 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1059 pci_unmap_page(pdev, re->frag_addr[i],
1060 skb_shinfo(skb)->frags[i].size,
1061 PCI_DMA_FROMDEVICE);
1062}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001063
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001064/* Tell chip where to start receive checksum.
1065 * Actually has two checksums, but set both same to avoid possible byte
1066 * order problems.
1067 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001068static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001069{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001070 struct sky2_rx_le *le = sky2_next_rx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001071
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001072 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
1073 le->ctrl = 0;
1074 le->opcode = OP_TCPSTART | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001075
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001076 sky2_write32(sky2->hw,
1077 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1078 sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001079}
1080
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001081/*
1082 * The RX Stop command will not work for Yukon-2 if the BMU does not
1083 * reach the end of packet and since we can't make sure that we have
1084 * incoming data, we must reset the BMU while it is not doing a DMA
1085 * transfer. Since it is possible that the RX path is still active,
1086 * the RX RAM buffer will be stopped first, so any possible incoming
1087 * data will not trigger a DMA. After the RAM buffer is stopped, the
1088 * BMU is polled until any DMA in progress is ended and only then it
1089 * will be reset.
1090 */
1091static void sky2_rx_stop(struct sky2_port *sky2)
1092{
1093 struct sky2_hw *hw = sky2->hw;
1094 unsigned rxq = rxqaddr[sky2->port];
1095 int i;
1096
1097 /* disable the RAM Buffer receive queue */
1098 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1099
1100 for (i = 0; i < 0xffff; i++)
1101 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1102 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1103 goto stopped;
1104
1105 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
1106 sky2->netdev->name);
1107stopped:
1108 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1109
1110 /* reset the Rx prefetch unit */
1111 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001112 mmiowb();
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001113}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001114
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001115/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001116static void sky2_rx_clean(struct sky2_port *sky2)
1117{
1118 unsigned i;
1119
1120 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001121 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001122 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001123
1124 if (re->skb) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07001125 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001126 kfree_skb(re->skb);
1127 re->skb = NULL;
1128 }
1129 }
1130}
1131
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001132/* Basic MII support */
1133static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1134{
1135 struct mii_ioctl_data *data = if_mii(ifr);
1136 struct sky2_port *sky2 = netdev_priv(dev);
1137 struct sky2_hw *hw = sky2->hw;
1138 int err = -EOPNOTSUPP;
1139
1140 if (!netif_running(dev))
1141 return -ENODEV; /* Phy still in reset */
1142
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001143 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001144 case SIOCGMIIPHY:
1145 data->phy_id = PHY_ADDR_MARV;
1146
1147 /* fallthru */
1148 case SIOCGMIIREG: {
1149 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001150
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001151 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001152 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001153 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001154
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001155 data->val_out = val;
1156 break;
1157 }
1158
1159 case SIOCSMIIREG:
1160 if (!capable(CAP_NET_ADMIN))
1161 return -EPERM;
1162
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001163 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001164 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1165 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001166 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001167 break;
1168 }
1169 return err;
1170}
1171
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001172#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001173static void sky2_set_vlan_mode(struct sky2_hw *hw, u16 port, bool onoff)
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001174{
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001175 if (onoff) {
Stephen Hemminger3d4e66f2007-06-01 09:43:58 -07001176 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1177 RX_VLAN_STRIP_ON);
1178 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1179 TX_VLAN_TAG_ON);
1180 } else {
1181 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1182 RX_VLAN_STRIP_OFF);
1183 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1184 TX_VLAN_TAG_OFF);
1185 }
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001186}
1187
1188static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
1189{
1190 struct sky2_port *sky2 = netdev_priv(dev);
1191 struct sky2_hw *hw = sky2->hw;
1192 u16 port = sky2->port;
1193
1194 netif_tx_lock_bh(dev);
1195 napi_disable(&hw->napi);
1196
1197 sky2->vlgrp = grp;
1198 sky2_set_vlan_mode(hw, port, grp != NULL);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001199
David S. Millerd1d08d12008-01-07 20:53:33 -08001200 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001201 napi_enable(&hw->napi);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001202 netif_tx_unlock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001203}
1204#endif
1205
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001206/*
Stephen Hemminger14d02632006-09-26 11:57:43 -07001207 * Allocate an skb for receiving. If the MTU is large enough
1208 * make the skb non-linear with a fragment list of pages.
Stephen Hemminger82788c72006-01-17 13:43:10 -08001209 */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001210static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
Stephen Hemminger82788c72006-01-17 13:43:10 -08001211{
1212 struct sk_buff *skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001213 int i;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001214
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001215 if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001216 unsigned char *start;
1217 /*
1218 * Workaround for a bug in FIFO that cause hang
1219 * if the FIFO if the receive buffer is not 64 byte aligned.
1220 * The buffer returned from netdev_alloc_skb is
1221 * aligned except if slab debugging is enabled.
1222 */
1223 skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + 8);
1224 if (!skb)
1225 goto nomem;
1226 start = PTR_ALIGN(skb->data, 8);
1227 skb_reserve(skb, start - skb->data);
1228 } else {
1229 skb = netdev_alloc_skb(sky2->netdev,
1230 sky2->rx_data_size + NET_IP_ALIGN);
1231 if (!skb)
1232 goto nomem;
1233 skb_reserve(skb, NET_IP_ALIGN);
1234 }
Stephen Hemminger14d02632006-09-26 11:57:43 -07001235
1236 for (i = 0; i < sky2->rx_nfrags; i++) {
1237 struct page *page = alloc_page(GFP_ATOMIC);
1238
1239 if (!page)
1240 goto free_partial;
1241 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
Stephen Hemminger82788c72006-01-17 13:43:10 -08001242 }
1243
1244 return skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001245free_partial:
1246 kfree_skb(skb);
1247nomem:
1248 return NULL;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001249}
1250
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001251static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1252{
1253 sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1254}
1255
Stephen Hemminger82788c72006-01-17 13:43:10 -08001256/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001257 * Allocate and setup receiver buffer pool.
Stephen Hemminger14d02632006-09-26 11:57:43 -07001258 * Normal case this ends up creating one list element for skb
1259 * in the receive ring. Worst case if using large MTU and each
1260 * allocation falls on a different 64 bit region, that results
1261 * in 6 list elements per ring entry.
1262 * One element is used for checksum enable/disable, and one
1263 * extra to avoid wrap.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001264 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001265static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001266{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001267 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001268 struct rx_ring_info *re;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001269 unsigned rxq = rxqaddr[sky2->port];
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001270 unsigned i, size, thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001271
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001272 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001273 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001274
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001275 /* On PCI express lowering the watermark gives better performance */
1276 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
1277 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1278
1279 /* These chips have no ram buffer?
1280 * MAC Rx RAM Read is controlled by hardware */
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001281 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001282 (hw->chip_rev == CHIP_REV_YU_EC_U_A1
1283 || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
Stephen Hemmingerf449c7c2007-06-04 17:23:23 -07001284 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001285
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001286 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1287
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001288 if (!(hw->flags & SKY2_HW_NEW_LE))
1289 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001290
Stephen Hemminger14d02632006-09-26 11:57:43 -07001291 /* Space needed for frame data + headers rounded up */
Stephen Hemmingerf957da22007-07-09 15:33:41 -07001292 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001293
1294 /* Stopping point for hardware truncation */
1295 thresh = (size - 8) / sizeof(u32);
1296
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001297 sky2->rx_nfrags = size >> PAGE_SHIFT;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001298 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1299
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001300 /* Compute residue after pages */
1301 size -= sky2->rx_nfrags << PAGE_SHIFT;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001302
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001303 /* Optimize to handle small packets and headers */
1304 if (size < copybreak)
1305 size = copybreak;
1306 if (size < ETH_HLEN)
1307 size = ETH_HLEN;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001308
Stephen Hemminger14d02632006-09-26 11:57:43 -07001309 sky2->rx_data_size = size;
1310
1311 /* Fill Rx ring */
1312 for (i = 0; i < sky2->rx_pending; i++) {
1313 re = sky2->rx_ring + i;
1314
1315 re->skb = sky2_rx_alloc(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001316 if (!re->skb)
1317 goto nomem;
1318
Stephen Hemminger14d02632006-09-26 11:57:43 -07001319 sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
1320 sky2_rx_submit(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001321 }
1322
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001323 /*
1324 * The receiver hangs if it receives frames larger than the
1325 * packet buffer. As a workaround, truncate oversize frames, but
1326 * the register is limited to 9 bits, so if you do frames > 2052
1327 * you better get the MTU right!
1328 */
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001329 if (thresh > 0x1ff)
1330 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1331 else {
1332 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1333 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1334 }
1335
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001336 /* Tell chip about available buffers */
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001337 sky2_rx_update(sky2, rxq);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001338 return 0;
1339nomem:
1340 sky2_rx_clean(sky2);
1341 return -ENOMEM;
1342}
1343
1344/* Bring up network interface. */
1345static int sky2_up(struct net_device *dev)
1346{
1347 struct sky2_port *sky2 = netdev_priv(dev);
1348 struct sky2_hw *hw = sky2->hw;
1349 unsigned port = sky2->port;
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001350 u32 imask, ramsize;
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001351 int cap, err = -ENOMEM;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001352 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001353
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001354 /*
1355 * On dual port PCI-X card, there is an problem where status
1356 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001357 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001358 if (otherdev && netif_running(otherdev) &&
1359 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001360 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001361
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001362 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001363 cmd &= ~PCI_X_CMD_MAX_SPLIT;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001364 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
1365
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001366 }
1367
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001368 if (netif_msg_ifup(sky2))
1369 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
1370
Stephen Hemminger55d7b4e2007-07-09 15:33:34 -07001371 netif_carrier_off(dev);
1372
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001373 /* must be power of 2 */
1374 sky2->tx_le = pci_alloc_consistent(hw->pdev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001375 TX_RING_SIZE *
1376 sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001377 &sky2->tx_le_map);
1378 if (!sky2->tx_le)
1379 goto err_out;
1380
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001381 sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001382 GFP_KERNEL);
1383 if (!sky2->tx_ring)
1384 goto err_out;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001385
1386 tx_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001387
1388 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1389 &sky2->rx_le_map);
1390 if (!sky2->rx_le)
1391 goto err_out;
1392 memset(sky2->rx_le, 0, RX_LE_BYTES);
1393
Stephen Hemminger291ea612006-09-26 11:57:41 -07001394 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001395 GFP_KERNEL);
1396 if (!sky2->rx_ring)
1397 goto err_out;
1398
1399 sky2_mac_init(hw, port);
1400
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001401 /* Register is number of 4K blocks on internal RAM buffer. */
1402 ramsize = sky2_read8(hw, B2_E_0) * 4;
1403 if (ramsize > 0) {
Stephen Hemminger67712902006-12-04 15:53:45 -08001404 u32 rxspace;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001405
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001406 hw->flags |= SKY2_HW_RAM_BUFFER;
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001407 pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
Stephen Hemminger67712902006-12-04 15:53:45 -08001408 if (ramsize < 16)
1409 rxspace = ramsize / 2;
1410 else
1411 rxspace = 8 + (2*(ramsize - 16))/3;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001412
Stephen Hemminger67712902006-12-04 15:53:45 -08001413 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1414 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1415
1416 /* Make sure SyncQ is disabled */
1417 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1418 RB_RST_SET);
1419 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001420
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001421 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001422
Stephen Hemminger69161612007-06-04 17:23:26 -07001423 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1424 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1425 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1426
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001427 /* Set almost empty threshold */
Stephen Hemmingerc2716fb2006-09-26 11:57:39 -07001428 if (hw->chip_id == CHIP_ID_YUKON_EC_U
1429 && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001430 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001431
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001432 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1433 TX_RING_SIZE - 1);
1434
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001435#ifdef SKY2_VLAN_TAG_USED
1436 sky2_set_vlan_mode(hw, port, sky2->vlgrp != NULL);
1437#endif
1438
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001439 err = sky2_rx_start(sky2);
Stephen Hemminger6de16232007-10-17 13:26:42 -07001440 if (err)
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001441 goto err_out;
1442
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001443 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001444 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001445 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001446 sky2_write32(hw, B0_IMSK, imask);
1447
Stephen Hemmingera7bffe72008-01-23 19:11:51 -08001448 sky2_set_multicast(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001449 return 0;
1450
1451err_out:
Stephen Hemminger1b537562005-12-20 15:08:07 -08001452 if (sky2->rx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001453 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1454 sky2->rx_le, sky2->rx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001455 sky2->rx_le = NULL;
1456 }
1457 if (sky2->tx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001458 pci_free_consistent(hw->pdev,
1459 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1460 sky2->tx_le, sky2->tx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001461 sky2->tx_le = NULL;
1462 }
1463 kfree(sky2->tx_ring);
1464 kfree(sky2->rx_ring);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001465
Stephen Hemminger1b537562005-12-20 15:08:07 -08001466 sky2->tx_ring = NULL;
1467 sky2->rx_ring = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001468 return err;
1469}
1470
Stephen Hemminger793b8832005-09-14 16:06:14 -07001471/* Modular subtraction in ring */
1472static inline int tx_dist(unsigned tail, unsigned head)
1473{
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001474 return (head - tail) & (TX_RING_SIZE - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001475}
1476
1477/* Number of list elements available for next tx */
1478static inline int tx_avail(const struct sky2_port *sky2)
1479{
1480 return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1481}
1482
1483/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001484static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001485{
1486 unsigned count;
1487
1488 count = sizeof(dma_addr_t) / sizeof(u32);
1489 count += skb_shinfo(skb)->nr_frags * count;
1490
Herbert Xu89114af2006-07-08 13:34:32 -07001491 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001492 ++count;
1493
Patrick McHardy84fa7932006-08-29 16:44:56 -07001494 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001495 ++count;
1496
1497 return count;
1498}
1499
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001500/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001501 * Put one packet in ring for transmit.
1502 * A single packet can generate multiple list elements, and
1503 * the number of ring elements will probably be less than the number
1504 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001505 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001506static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
1507{
1508 struct sky2_port *sky2 = netdev_priv(dev);
1509 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001510 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001511 struct tx_ring_info *re;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001512 unsigned i, len;
1513 dma_addr_t mapping;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001514 u16 mss;
1515 u8 ctrl;
1516
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001517 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1518 return NETDEV_TX_BUSY;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001519
Stephen Hemminger793b8832005-09-14 16:06:14 -07001520 if (unlikely(netif_msg_tx_queued(sky2)))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001521 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
1522 dev->name, sky2->tx_prod, skb->len);
1523
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001524 len = skb_headlen(skb);
1525 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001526
Stephen Hemminger86c68872008-01-10 16:14:12 -08001527 /* Send high bits if needed */
1528 if (sizeof(dma_addr_t) > sizeof(u32)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001529 le = get_tx_le(sky2);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001530 le->addr = cpu_to_le32(upper_32_bits(mapping));
Stephen Hemminger793b8832005-09-14 16:06:14 -07001531 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001532 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001533
1534 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001535 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001536 if (mss != 0) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001537
1538 if (!(hw->flags & SKY2_HW_NEW_LE))
Stephen Hemminger69161612007-06-04 17:23:26 -07001539 mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001540
Stephen Hemminger69161612007-06-04 17:23:26 -07001541 if (mss != sky2->tx_last_mss) {
1542 le = get_tx_le(sky2);
1543 le->addr = cpu_to_le32(mss);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001544
1545 if (hw->flags & SKY2_HW_NEW_LE)
Stephen Hemminger69161612007-06-04 17:23:26 -07001546 le->opcode = OP_MSS | HW_OWNER;
1547 else
1548 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001549 sky2->tx_last_mss = mss;
1550 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001551 }
1552
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001553 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001554#ifdef SKY2_VLAN_TAG_USED
1555 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1556 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1557 if (!le) {
1558 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001559 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001560 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001561 } else
1562 le->opcode |= OP_VLAN;
1563 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1564 ctrl |= INS_VLAN;
1565 }
1566#endif
1567
1568 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001569 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemminger69161612007-06-04 17:23:26 -07001570 /* On Yukon EX (some versions) encoding change. */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001571 if (hw->flags & SKY2_HW_AUTO_TX_SUM)
Stephen Hemminger69161612007-06-04 17:23:26 -07001572 ctrl |= CALSUM; /* auto checksum */
1573 else {
1574 const unsigned offset = skb_transport_offset(skb);
1575 u32 tcpsum;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001576
Stephen Hemminger69161612007-06-04 17:23:26 -07001577 tcpsum = offset << 16; /* sum start */
1578 tcpsum |= offset + skb->csum_offset; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001579
Stephen Hemminger69161612007-06-04 17:23:26 -07001580 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1581 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1582 ctrl |= UDPTCP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001583
Stephen Hemminger69161612007-06-04 17:23:26 -07001584 if (tcpsum != sky2->tx_tcpsum) {
1585 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001586
Stephen Hemminger69161612007-06-04 17:23:26 -07001587 le = get_tx_le(sky2);
1588 le->addr = cpu_to_le32(tcpsum);
1589 le->length = 0; /* initial checksum value */
1590 le->ctrl = 1; /* one packet */
1591 le->opcode = OP_TCPLISW | HW_OWNER;
1592 }
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001593 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001594 }
1595
1596 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001597 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001598 le->length = cpu_to_le16(len);
1599 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001600 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001601
Stephen Hemminger291ea612006-09-26 11:57:41 -07001602 re = tx_le_re(sky2, le);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001603 re->skb = skb;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001604 pci_unmap_addr_set(re, mapaddr, mapping);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001605 pci_unmap_len_set(re, maplen, len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001606
1607 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001608 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001609
1610 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1611 frag->size, PCI_DMA_TODEVICE);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001612
1613 if (sizeof(dma_addr_t) > sizeof(u32)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001614 le = get_tx_le(sky2);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001615 le->addr = cpu_to_le32(upper_32_bits(mapping));
Stephen Hemminger793b8832005-09-14 16:06:14 -07001616 le->ctrl = 0;
1617 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001618 }
1619
1620 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001621 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001622 le->length = cpu_to_le16(frag->size);
1623 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001624 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001625
Stephen Hemminger291ea612006-09-26 11:57:41 -07001626 re = tx_le_re(sky2, le);
1627 re->skb = skb;
1628 pci_unmap_addr_set(re, mapaddr, mapping);
1629 pci_unmap_len_set(re, maplen, frag->size);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001630 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001631
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001632 le->ctrl |= EOP;
1633
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001634 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1635 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001636
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001637 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001638
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001639 dev->trans_start = jiffies;
1640 return NETDEV_TX_OK;
1641}
1642
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001643/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001644 * Free ring elements from starting at tx_cons until "done"
1645 *
1646 * NB: the hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07001647 * buffers so make sure not to free skb to early.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001648 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001649static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001650{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001651 struct net_device *dev = sky2->netdev;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001652 struct pci_dev *pdev = sky2->hw->pdev;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001653 unsigned idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001654
Stephen Hemminger0e3ff6a2005-12-09 11:35:02 -08001655 BUG_ON(done >= TX_RING_SIZE);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001656
Stephen Hemminger291ea612006-09-26 11:57:41 -07001657 for (idx = sky2->tx_cons; idx != done;
1658 idx = RING_NEXT(idx, TX_RING_SIZE)) {
1659 struct sky2_tx_le *le = sky2->tx_le + idx;
1660 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001661
Stephen Hemminger291ea612006-09-26 11:57:41 -07001662 switch(le->opcode & ~HW_OWNER) {
1663 case OP_LARGESEND:
1664 case OP_PACKET:
1665 pci_unmap_single(pdev,
1666 pci_unmap_addr(re, mapaddr),
1667 pci_unmap_len(re, maplen),
1668 PCI_DMA_TODEVICE);
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001669 break;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001670 case OP_BUFFER:
1671 pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
1672 pci_unmap_len(re, maplen),
Stephen Hemminger734d1862005-12-09 11:35:00 -08001673 PCI_DMA_TODEVICE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001674 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001675 }
1676
Stephen Hemminger291ea612006-09-26 11:57:41 -07001677 if (le->ctrl & EOP) {
1678 if (unlikely(netif_msg_tx_done(sky2)))
1679 printk(KERN_DEBUG "%s: tx done %u\n",
1680 dev->name, idx);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001681
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07001682 dev->stats.tx_packets++;
1683 dev->stats.tx_bytes += re->skb->len;
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08001684
Stephen Hemminger794b2bd2006-12-01 14:29:36 -08001685 dev_kfree_skb_any(re->skb);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001686 sky2->tx_next = RING_NEXT(idx, TX_RING_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001687 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001688 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001689
Stephen Hemminger291ea612006-09-26 11:57:41 -07001690 sky2->tx_cons = idx;
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001691 smp_mb();
1692
Stephen Hemminger22e11702006-07-12 15:23:48 -07001693 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001694 netif_wake_queue(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001695}
1696
1697/* Cleanup all untransmitted buffers, assume transmitter not running */
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001698static void sky2_tx_clean(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001699{
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001700 struct sky2_port *sky2 = netdev_priv(dev);
1701
1702 netif_tx_lock_bh(dev);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001703 sky2_tx_complete(sky2, sky2->tx_prod);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001704 netif_tx_unlock_bh(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001705}
1706
1707/* Network shutdown */
1708static int sky2_down(struct net_device *dev)
1709{
1710 struct sky2_port *sky2 = netdev_priv(dev);
1711 struct sky2_hw *hw = sky2->hw;
1712 unsigned port = sky2->port;
1713 u16 ctrl;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001714 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001715
Stephen Hemminger1b537562005-12-20 15:08:07 -08001716 /* Never really got started! */
1717 if (!sky2->tx_le)
1718 return 0;
1719
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001720 if (netif_msg_ifdown(sky2))
1721 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1722
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001723 /* Stop more packets from being queued */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001724 netif_stop_queue(dev);
1725
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07001726 /* Disable port IRQ */
1727 imask = sky2_read32(hw, B0_IMSK);
1728 imask &= ~portirq_msk[port];
1729 sky2_write32(hw, B0_IMSK, imask);
1730
Stephen Hemminger6de16232007-10-17 13:26:42 -07001731 synchronize_irq(hw->pdev->irq);
1732
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001733 sky2_gmac_reset(hw, port);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001734
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001735 /* Stop transmitter */
1736 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1737 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1738
1739 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001740 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001741
1742 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001743 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001744 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1745
Stephen Hemminger6de16232007-10-17 13:26:42 -07001746 /* Make sure no packets are pending */
1747 napi_synchronize(&hw->napi);
1748
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001749 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1750
1751 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001752 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1753 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001754 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1755
1756 /* Disable Force Sync bit and Enable Alloc bit */
1757 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1758 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1759
1760 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1761 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1762 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1763
1764 /* Reset the PCI FIFO of the async Tx queue */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001765 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1766 BMU_RST_SET | BMU_FIFO_RST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001767
1768 /* Reset the Tx prefetch units */
1769 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1770 PREF_UNIT_RST_SET);
1771
1772 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1773
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001774 sky2_rx_stop(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001775
1776 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
1777 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1778
Stephen Hemmingerb96936da72008-05-14 17:04:15 -07001779 sky2_phy_power_down(hw, port);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001780
Stephen Hemminger55d7b4e2007-07-09 15:33:34 -07001781 netif_carrier_off(dev);
1782
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001783 /* turn off LED's */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001784 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1785
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001786 sky2_tx_clean(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001787 sky2_rx_clean(sky2);
1788
1789 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1790 sky2->rx_le, sky2->rx_le_map);
1791 kfree(sky2->rx_ring);
1792
1793 pci_free_consistent(hw->pdev,
1794 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1795 sky2->tx_le, sky2->tx_le_map);
1796 kfree(sky2->tx_ring);
1797
Stephen Hemminger1b537562005-12-20 15:08:07 -08001798 sky2->tx_le = NULL;
1799 sky2->rx_le = NULL;
1800
1801 sky2->rx_ring = NULL;
1802 sky2->tx_ring = NULL;
1803
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001804 return 0;
1805}
1806
1807static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1808{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001809 if (hw->flags & SKY2_HW_FIBRE_PHY)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001810 return SPEED_1000;
1811
Stephen Hemminger05745c42007-09-19 15:36:45 -07001812 if (!(hw->flags & SKY2_HW_GIGABIT)) {
1813 if (aux & PHY_M_PS_SPEED_100)
1814 return SPEED_100;
1815 else
1816 return SPEED_10;
1817 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001818
1819 switch (aux & PHY_M_PS_SPEED_MSK) {
1820 case PHY_M_PS_SPEED_1000:
1821 return SPEED_1000;
1822 case PHY_M_PS_SPEED_100:
1823 return SPEED_100;
1824 default:
1825 return SPEED_10;
1826 }
1827}
1828
1829static void sky2_link_up(struct sky2_port *sky2)
1830{
1831 struct sky2_hw *hw = sky2->hw;
1832 unsigned port = sky2->port;
1833 u16 reg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001834 static const char *fc_name[] = {
1835 [FC_NONE] = "none",
1836 [FC_TX] = "tx",
1837 [FC_RX] = "rx",
1838 [FC_BOTH] = "both",
1839 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001840
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001841 /* enable Rx/Tx */
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001842 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001843 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1844 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001845
1846 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1847
1848 netif_carrier_on(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001849
Stephen Hemminger75e80682007-09-19 15:36:46 -07001850 mod_timer(&hw->watchdog_timer, jiffies + 1);
Stephen Hemminger32c2c302007-08-21 14:34:03 -07001851
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001852 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001853 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001854 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1855
1856 if (netif_msg_link(sky2))
1857 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001858 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001859 sky2->netdev->name, sky2->speed,
1860 sky2->duplex == DUPLEX_FULL ? "full" : "half",
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001861 fc_name[sky2->flow_status]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001862}
1863
1864static void sky2_link_down(struct sky2_port *sky2)
1865{
1866 struct sky2_hw *hw = sky2->hw;
1867 unsigned port = sky2->port;
1868 u16 reg;
1869
1870 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1871
1872 reg = gma_read16(hw, port, GM_GP_CTRL);
1873 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1874 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001875
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001876 netif_carrier_off(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001877
1878 /* Turn on link LED */
1879 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1880
1881 if (netif_msg_link(sky2))
1882 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001883
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001884 sky2_phy_init(hw, port);
1885}
1886
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001887static enum flow_control sky2_flow(int rx, int tx)
1888{
1889 if (rx)
1890 return tx ? FC_BOTH : FC_RX;
1891 else
1892 return tx ? FC_TX : FC_NONE;
1893}
1894
Stephen Hemminger793b8832005-09-14 16:06:14 -07001895static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
1896{
1897 struct sky2_hw *hw = sky2->hw;
1898 unsigned port = sky2->port;
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001899 u16 advert, lpa;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001900
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001901 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001902 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001903 if (lpa & PHY_M_AN_RF) {
1904 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
1905 return -1;
1906 }
1907
Stephen Hemminger793b8832005-09-14 16:06:14 -07001908 if (!(aux & PHY_M_PS_SPDUP_RES)) {
1909 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
1910 sky2->netdev->name);
1911 return -1;
1912 }
1913
Stephen Hemminger793b8832005-09-14 16:06:14 -07001914 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemminger7c74ac12006-10-17 10:24:08 -07001915 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001916
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001917 /* Since the pause result bits seem to in different positions on
1918 * different chips. look at registers.
1919 */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001920 if (hw->flags & SKY2_HW_FIBRE_PHY) {
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001921 /* Shift for bits in fiber PHY */
1922 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
1923 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001924
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001925 if (advert & ADVERTISE_1000XPAUSE)
1926 advert |= ADVERTISE_PAUSE_CAP;
1927 if (advert & ADVERTISE_1000XPSE_ASYM)
1928 advert |= ADVERTISE_PAUSE_ASYM;
1929 if (lpa & LPA_1000XPAUSE)
1930 lpa |= LPA_PAUSE_CAP;
1931 if (lpa & LPA_1000XPAUSE_ASYM)
1932 lpa |= LPA_PAUSE_ASYM;
1933 }
1934
1935 sky2->flow_status = FC_NONE;
1936 if (advert & ADVERTISE_PAUSE_CAP) {
1937 if (lpa & LPA_PAUSE_CAP)
1938 sky2->flow_status = FC_BOTH;
1939 else if (advert & ADVERTISE_PAUSE_ASYM)
1940 sky2->flow_status = FC_RX;
1941 } else if (advert & ADVERTISE_PAUSE_ASYM) {
1942 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
1943 sky2->flow_status = FC_TX;
1944 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001945
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001946 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
Stephen Hemminger93745492007-02-06 10:45:43 -08001947 && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001948 sky2->flow_status = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001949
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001950 if (sky2->flow_status & FC_TX)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001951 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
1952 else
1953 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
1954
1955 return 0;
1956}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001957
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001958/* Interrupt from PHY */
1959static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001960{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001961 struct net_device *dev = hw->dev[port];
1962 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001963 u16 istatus, phystat;
1964
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07001965 if (!netif_running(dev))
1966 return;
1967
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001968 spin_lock(&sky2->phy_lock);
1969 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
1970 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
1971
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001972 if (netif_msg_intr(sky2))
1973 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
1974 sky2->netdev->name, istatus, phystat);
1975
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001976 if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001977 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001978 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001979 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001980 }
1981
Stephen Hemminger793b8832005-09-14 16:06:14 -07001982 if (istatus & PHY_M_IS_LSP_CHANGE)
1983 sky2->speed = sky2_phy_speed(hw, phystat);
1984
1985 if (istatus & PHY_M_IS_DUP_CHANGE)
1986 sky2->duplex =
1987 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1988
1989 if (istatus & PHY_M_IS_LST_CHANGE) {
1990 if (phystat & PHY_M_PS_LINK_UP)
1991 sky2_link_up(sky2);
1992 else
1993 sky2_link_down(sky2);
1994 }
1995out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001996 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001997}
1998
Stephen Hemminger62335ab2007-02-06 10:45:42 -08001999/* Transmit timeout is only called if we are running, carrier is up
Stephen Hemminger302d1252006-01-17 13:43:20 -08002000 * and tx queue is full (stopped).
2001 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002002static void sky2_tx_timeout(struct net_device *dev)
2003{
2004 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002005 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002006
2007 if (netif_msg_timer(sky2))
2008 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
2009
Stephen Hemminger8f246642006-03-20 15:48:21 -08002010 printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
Stephen Hemminger62335ab2007-02-06 10:45:42 -08002011 dev->name, sky2->tx_cons, sky2->tx_prod,
2012 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
2013 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002014
Stephen Hemminger81906792007-02-15 16:40:33 -08002015 /* can't restart safely under softirq */
2016 schedule_work(&hw->restart_work);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002017}
2018
2019static int sky2_change_mtu(struct net_device *dev, int new_mtu)
2020{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002021 struct sky2_port *sky2 = netdev_priv(dev);
2022 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002023 unsigned port = sky2->port;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002024 int err;
2025 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002026 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002027
2028 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
2029 return -EINVAL;
2030
Stephen Hemminger05745c42007-09-19 15:36:45 -07002031 if (new_mtu > ETH_DATA_LEN &&
2032 (hw->chip_id == CHIP_ID_YUKON_FE ||
2033 hw->chip_id == CHIP_ID_YUKON_FE_P))
Stephen Hemmingerd2adf4f2007-04-11 14:48:02 -07002034 return -EINVAL;
2035
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002036 if (!netif_running(dev)) {
2037 dev->mtu = new_mtu;
2038 return 0;
2039 }
2040
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002041 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002042 sky2_write32(hw, B0_IMSK, 0);
2043
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002044 dev->trans_start = jiffies; /* prevent tx timeout */
2045 netif_stop_queue(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002046 napi_disable(&hw->napi);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002047
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002048 synchronize_irq(hw->pdev->irq);
2049
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002050 if (!(hw->flags & SKY2_HW_RAM_BUFFER))
Stephen Hemminger69161612007-06-04 17:23:26 -07002051 sky2_set_tx_stfwd(hw, port);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002052
2053 ctl = gma_read16(hw, port, GM_GP_CTRL);
2054 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002055 sky2_rx_stop(sky2);
2056 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002057
2058 dev->mtu = new_mtu;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002059
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002060 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
2061 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002062
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002063 if (dev->mtu > ETH_DATA_LEN)
2064 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002065
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002066 gma_write16(hw, port, GM_SERIAL_MODE, mode);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002067
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002068 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002069
2070 err = sky2_rx_start(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002071 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002072
David S. Millerd1d08d12008-01-07 20:53:33 -08002073 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002074 napi_enable(&hw->napi);
2075
Stephen Hemminger1b537562005-12-20 15:08:07 -08002076 if (err)
2077 dev_close(dev);
2078 else {
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002079 gma_write16(hw, port, GM_GP_CTRL, ctl);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002080
Stephen Hemminger1b537562005-12-20 15:08:07 -08002081 netif_wake_queue(dev);
2082 }
2083
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002084 return err;
2085}
2086
Stephen Hemminger14d02632006-09-26 11:57:43 -07002087/* For small just reuse existing skb for next receive */
2088static struct sk_buff *receive_copy(struct sky2_port *sky2,
2089 const struct rx_ring_info *re,
2090 unsigned length)
2091{
2092 struct sk_buff *skb;
2093
2094 skb = netdev_alloc_skb(sky2->netdev, length + 2);
2095 if (likely(skb)) {
2096 skb_reserve(skb, 2);
2097 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
2098 length, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002099 skb_copy_from_linear_data(re->skb, skb->data, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002100 skb->ip_summed = re->skb->ip_summed;
2101 skb->csum = re->skb->csum;
2102 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
2103 length, PCI_DMA_FROMDEVICE);
2104 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002105 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002106 }
2107 return skb;
2108}
2109
2110/* Adjust length of skb with fragments to match received data */
2111static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2112 unsigned int length)
2113{
2114 int i, num_frags;
2115 unsigned int size;
2116
2117 /* put header into skb */
2118 size = min(length, hdr_space);
2119 skb->tail += size;
2120 skb->len += size;
2121 length -= size;
2122
2123 num_frags = skb_shinfo(skb)->nr_frags;
2124 for (i = 0; i < num_frags; i++) {
2125 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2126
2127 if (length == 0) {
2128 /* don't need this page */
2129 __free_page(frag->page);
2130 --skb_shinfo(skb)->nr_frags;
2131 } else {
2132 size = min(length, (unsigned) PAGE_SIZE);
2133
2134 frag->size = size;
2135 skb->data_len += size;
2136 skb->truesize += size;
2137 skb->len += size;
2138 length -= size;
2139 }
2140 }
2141}
2142
2143/* Normal packet - take skb from ring element and put in a new one */
2144static struct sk_buff *receive_new(struct sky2_port *sky2,
2145 struct rx_ring_info *re,
2146 unsigned int length)
2147{
2148 struct sk_buff *skb, *nskb;
2149 unsigned hdr_space = sky2->rx_data_size;
2150
Stephen Hemminger14d02632006-09-26 11:57:43 -07002151 /* Don't be tricky about reusing pages (yet) */
2152 nskb = sky2_rx_alloc(sky2);
2153 if (unlikely(!nskb))
2154 return NULL;
2155
2156 skb = re->skb;
2157 sky2_rx_unmap_skb(sky2->hw->pdev, re);
2158
2159 prefetch(skb->data);
2160 re->skb = nskb;
2161 sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);
2162
2163 if (skb_shinfo(skb)->nr_frags)
2164 skb_put_frags(skb, hdr_space, length);
2165 else
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002166 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002167 return skb;
2168}
2169
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002170/*
2171 * Receive one packet.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002172 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002173 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002174static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002175 u16 length, u32 status)
2176{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002177 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002178 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002179 struct sk_buff *skb = NULL;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002180 u16 count = (status & GMR_FS_LEN) >> 16;
2181
2182#ifdef SKY2_VLAN_TAG_USED
2183 /* Account for vlan tag */
2184 if (sky2->vlgrp && (status & GMR_FS_VLAN))
2185 count -= VLAN_HLEN;
2186#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002187
2188 if (unlikely(netif_msg_rx_status(sky2)))
2189 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002190 dev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002191
Stephen Hemminger793b8832005-09-14 16:06:14 -07002192 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08002193 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002194
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002195 /* This chip has hardware problems that generates bogus status.
2196 * So do only marginal checking and expect higher level protocols
2197 * to handle crap frames.
2198 */
2199 if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
2200 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
2201 length != count)
2202 goto okay;
2203
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002204 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002205 goto error;
2206
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002207 if (!(status & GMR_FS_RX_OK))
2208 goto resubmit;
2209
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002210 /* if length reported by DMA does not match PHY, packet was truncated */
2211 if (length != count)
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002212 goto len_error;
Stephen Hemminger71749532007-07-09 15:33:40 -07002213
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002214okay:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002215 if (length < copybreak)
2216 skb = receive_copy(sky2, re, length);
2217 else
2218 skb = receive_new(sky2, re, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002219resubmit:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002220 sky2_rx_submit(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002221
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002222 return skb;
2223
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002224len_error:
Stephen Hemminger71749532007-07-09 15:33:40 -07002225 /* Truncation of overlength packets
2226 causes PHY length to not match MAC length */
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002227 ++dev->stats.rx_length_errors;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002228 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002229 pr_info(PFX "%s: rx length error: status %#x length %d\n",
2230 dev->name, status, length);
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002231 goto resubmit;
Stephen Hemminger71749532007-07-09 15:33:40 -07002232
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002233error:
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002234 ++dev->stats.rx_errors;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002235 if (status & GMR_FS_RX_FF_OV) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002236 dev->stats.rx_over_errors++;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002237 goto resubmit;
2238 }
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002239
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002240 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002241 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002242 dev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002243
2244 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002245 dev->stats.rx_length_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002246 if (status & GMR_FS_FRAGMENT)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002247 dev->stats.rx_frame_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002248 if (status & GMR_FS_CRC_ERR)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002249 dev->stats.rx_crc_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002250
Stephen Hemminger793b8832005-09-14 16:06:14 -07002251 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002252}
2253
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002254/* Transmit complete */
2255static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002256{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002257 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08002258
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002259 if (netif_running(dev)) {
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07002260 netif_tx_lock(dev);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002261 sky2_tx_complete(sky2, last);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07002262 netif_tx_unlock(dev);
shemminger@osdl.org22247952005-11-30 11:45:19 -08002263 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002264}
2265
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002266/* Process status response ring */
Stephen Hemminger26691832007-10-11 18:31:13 -07002267static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002268{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002269 int work_done = 0;
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002270 unsigned rx[2] = { 0, 0 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002271
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08002272 rmb();
Stephen Hemminger26691832007-10-11 18:31:13 -07002273 do {
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002274 struct sky2_port *sky2;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002275 struct sky2_status_le *le = hw->st_le + hw->st_idx;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002276 unsigned port;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002277 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002278 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002279 u32 status;
2280 u16 length;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002281 u8 opcode = le->opcode;
2282
2283 if (!(opcode & HW_OWNER))
2284 break;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002285
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07002286 hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002287
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002288 port = le->css & CSS_LINK_BIT;
Stephen Hemminger69161612007-06-04 17:23:26 -07002289 dev = hw->dev[port];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002290 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002291 length = le16_to_cpu(le->length);
2292 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002293
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002294 le->opcode = 0;
2295 switch (opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002296 case OP_RXSTAT:
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002297 ++rx[port];
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002298 skb = sky2_receive(dev, length, status);
Stephen Hemminger3225b912007-05-14 12:38:12 -07002299 if (unlikely(!skb)) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002300 dev->stats.rx_dropped++;
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002301 break;
Stephen Hemminger3225b912007-05-14 12:38:12 -07002302 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002303
Stephen Hemminger69161612007-06-04 17:23:26 -07002304 /* This chip reports checksum status differently */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002305 if (hw->flags & SKY2_HW_NEW_LE) {
Stephen Hemminger69161612007-06-04 17:23:26 -07002306 if (sky2->rx_csum &&
2307 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2308 (le->css & CSS_TCPUDPCSOK))
2309 skb->ip_summed = CHECKSUM_UNNECESSARY;
2310 else
2311 skb->ip_summed = CHECKSUM_NONE;
2312 }
2313
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002314 skb->protocol = eth_type_trans(skb, dev);
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002315 dev->stats.rx_packets++;
2316 dev->stats.rx_bytes += skb->len;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002317 dev->last_rx = jiffies;
2318
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002319#ifdef SKY2_VLAN_TAG_USED
2320 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
2321 vlan_hwaccel_receive_skb(skb,
2322 sky2->vlgrp,
2323 be16_to_cpu(sky2->rx_tag));
2324 } else
2325#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002326 netif_receive_skb(skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002327
Stephen Hemminger22e11702006-07-12 15:23:48 -07002328 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002329 if (++work_done >= to_do)
2330 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002331 break;
2332
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002333#ifdef SKY2_VLAN_TAG_USED
2334 case OP_RXVLAN:
2335 sky2->rx_tag = length;
2336 break;
2337
2338 case OP_RXCHKSVLAN:
2339 sky2->rx_tag = length;
2340 /* fall through */
2341#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002342 case OP_RXCHKS:
Stephen Hemminger87418302007-03-08 12:42:30 -08002343 if (!sky2->rx_csum)
2344 break;
2345
Stephen Hemminger05745c42007-09-19 15:36:45 -07002346 /* If this happens then driver assuming wrong format */
2347 if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
2348 if (net_ratelimit())
2349 printk(KERN_NOTICE "%s: unexpected"
2350 " checksum status\n",
2351 dev->name);
Stephen Hemminger69161612007-06-04 17:23:26 -07002352 break;
Stephen Hemminger05745c42007-09-19 15:36:45 -07002353 }
Stephen Hemminger69161612007-06-04 17:23:26 -07002354
Stephen Hemminger87418302007-03-08 12:42:30 -08002355 /* Both checksum counters are programmed to start at
2356 * the same offset, so unless there is a problem they
2357 * should match. This failure is an early indication that
2358 * hardware receive checksumming won't work.
2359 */
2360 if (likely(status >> 16 == (status & 0xffff))) {
2361 skb = sky2->rx_ring[sky2->rx_next].skb;
2362 skb->ip_summed = CHECKSUM_COMPLETE;
2363 skb->csum = status & 0xffff;
2364 } else {
2365 printk(KERN_NOTICE PFX "%s: hardware receive "
2366 "checksum problem (status = %#x)\n",
2367 dev->name, status);
2368 sky2->rx_csum = 0;
2369 sky2_write32(sky2->hw,
Stephen Hemminger69161612007-06-04 17:23:26 -07002370 Q_ADDR(rxqaddr[port], Q_CSR),
Stephen Hemminger87418302007-03-08 12:42:30 -08002371 BMU_DIS_RX_CHKSUM);
2372 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002373 break;
2374
2375 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002376 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002377 BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
2378 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002379 if (hw->dev[1])
2380 sky2_tx_done(hw->dev[1],
2381 ((status >> 24) & 0xff)
2382 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002383 break;
2384
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002385 default:
2386 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07002387 printk(KERN_WARNING PFX
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002388 "unknown status opcode 0x%x\n", opcode);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002389 }
Stephen Hemminger26691832007-10-11 18:31:13 -07002390 } while (hw->st_idx != idx);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002391
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002392 /* Fully processed status ring so clear irq */
2393 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2394
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002395exit_loop:
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002396 if (rx[0])
2397 sky2_rx_update(netdev_priv(hw->dev[0]), Q_R1);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002398
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002399 if (rx[1])
2400 sky2_rx_update(netdev_priv(hw->dev[1]), Q_R2);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002401
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002402 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002403}
2404
2405static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2406{
2407 struct net_device *dev = hw->dev[port];
2408
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002409 if (net_ratelimit())
2410 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
2411 dev->name, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002412
2413 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002414 if (net_ratelimit())
2415 printk(KERN_ERR PFX "%s: ram data read parity error\n",
2416 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002417 /* Clear IRQ */
2418 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2419 }
2420
2421 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002422 if (net_ratelimit())
2423 printk(KERN_ERR PFX "%s: ram data write parity error\n",
2424 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002425
2426 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2427 }
2428
2429 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002430 if (net_ratelimit())
2431 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002432 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2433 }
2434
2435 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002436 if (net_ratelimit())
2437 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002438 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2439 }
2440
2441 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002442 if (net_ratelimit())
2443 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
2444 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002445 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2446 }
2447}
2448
2449static void sky2_hw_intr(struct sky2_hw *hw)
2450{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002451 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002452 u32 status = sky2_read32(hw, B0_HWE_ISRC);
Stephen Hemminger555382c2007-08-29 12:58:14 -07002453 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2454
2455 status &= hwmsk;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002456
Stephen Hemminger793b8832005-09-14 16:06:14 -07002457 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002458 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002459
2460 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002461 u16 pci_err;
2462
Stephen Hemminger82637e82008-01-23 19:16:04 -08002463 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002464 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002465 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002466 dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002467 pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002468
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002469 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002470 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemminger82637e82008-01-23 19:16:04 -08002471 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002472 }
2473
2474 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002475 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger555382c2007-08-29 12:58:14 -07002476 u32 err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002477
Stephen Hemminger82637e82008-01-23 19:16:04 -08002478 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002479 err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2480 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2481 0xfffffffful);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002482 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002483 dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
Stephen Hemmingercf06ffb2007-11-05 15:52:13 -08002484
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002485 sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
Stephen Hemminger82637e82008-01-23 19:16:04 -08002486 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002487 }
2488
2489 if (status & Y2_HWE_L1_MASK)
2490 sky2_hw_error(hw, 0, status);
2491 status >>= 8;
2492 if (status & Y2_HWE_L1_MASK)
2493 sky2_hw_error(hw, 1, status);
2494}
2495
2496static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2497{
2498 struct net_device *dev = hw->dev[port];
2499 struct sky2_port *sky2 = netdev_priv(dev);
2500 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2501
2502 if (netif_msg_intr(sky2))
2503 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2504 dev->name, status);
2505
Stephen Hemmingera3caead2007-05-14 12:38:13 -07002506 if (status & GM_IS_RX_CO_OV)
2507 gma_read16(hw, port, GM_RX_IRQ_SRC);
2508
2509 if (status & GM_IS_TX_CO_OV)
2510 gma_read16(hw, port, GM_TX_IRQ_SRC);
2511
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002512 if (status & GM_IS_RX_FF_OR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002513 ++dev->stats.rx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002514 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2515 }
2516
2517 if (status & GM_IS_TX_FF_UR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002518 ++dev->stats.tx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002519 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2520 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002521}
2522
Stephen Hemminger40b01722007-04-11 14:47:59 -07002523/* This should never happen it is a bug. */
2524static void sky2_le_error(struct sky2_hw *hw, unsigned port,
2525 u16 q, unsigned ring_size)
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002526{
2527 struct net_device *dev = hw->dev[port];
2528 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002529 unsigned idx;
2530 const u64 *le = (q == Q_R1 || q == Q_R2)
2531 ? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002532
Stephen Hemminger40b01722007-04-11 14:47:59 -07002533 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
2534 printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
2535 dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
2536 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002537
Stephen Hemminger40b01722007-04-11 14:47:59 -07002538 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002539}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002540
Stephen Hemminger75e80682007-09-19 15:36:46 -07002541static int sky2_rx_hung(struct net_device *dev)
2542{
2543 struct sky2_port *sky2 = netdev_priv(dev);
2544 struct sky2_hw *hw = sky2->hw;
2545 unsigned port = sky2->port;
2546 unsigned rxq = rxqaddr[port];
2547 u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
2548 u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
2549 u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
2550 u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
2551
2552 /* If idle and MAC or PCI is stuck */
2553 if (sky2->check.last == dev->last_rx &&
2554 ((mac_rp == sky2->check.mac_rp &&
2555 mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
2556 /* Check if the PCI RX hang */
2557 (fifo_rp == sky2->check.fifo_rp &&
2558 fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
2559 printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
2560 dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
2561 sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
2562 return 1;
2563 } else {
2564 sky2->check.last = dev->last_rx;
2565 sky2->check.mac_rp = mac_rp;
2566 sky2->check.mac_lev = mac_lev;
2567 sky2->check.fifo_rp = fifo_rp;
2568 sky2->check.fifo_lev = fifo_lev;
2569 return 0;
2570 }
2571}
2572
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002573static void sky2_watchdog(unsigned long arg)
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002574{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002575 struct sky2_hw *hw = (struct sky2_hw *) arg;
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002576
Stephen Hemminger75e80682007-09-19 15:36:46 -07002577 /* Check for lost IRQ once a second */
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002578 if (sky2_read32(hw, B0_ISRC)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002579 napi_schedule(&hw->napi);
Stephen Hemminger75e80682007-09-19 15:36:46 -07002580 } else {
2581 int i, active = 0;
2582
2583 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002584 struct net_device *dev = hw->dev[i];
Stephen Hemminger75e80682007-09-19 15:36:46 -07002585 if (!netif_running(dev))
2586 continue;
2587 ++active;
2588
2589 /* For chips with Rx FIFO, check if stuck */
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002590 if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
Stephen Hemminger75e80682007-09-19 15:36:46 -07002591 sky2_rx_hung(dev)) {
2592 pr_info(PFX "%s: receiver hang detected\n",
2593 dev->name);
2594 schedule_work(&hw->restart_work);
2595 return;
2596 }
2597 }
2598
2599 if (active == 0)
2600 return;
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002601 }
2602
Stephen Hemminger75e80682007-09-19 15:36:46 -07002603 mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002604}
2605
Stephen Hemminger40b01722007-04-11 14:47:59 -07002606/* Hardware/software error handling */
2607static void sky2_err_intr(struct sky2_hw *hw, u32 status)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002608{
Stephen Hemminger40b01722007-04-11 14:47:59 -07002609 if (net_ratelimit())
2610 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002611
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002612 if (status & Y2_IS_HW_ERR)
2613 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002614
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002615 if (status & Y2_IS_IRQ_MAC1)
2616 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002617
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002618 if (status & Y2_IS_IRQ_MAC2)
2619 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002620
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002621 if (status & Y2_IS_CHK_RX1)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002622 sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002623
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002624 if (status & Y2_IS_CHK_RX2)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002625 sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002626
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002627 if (status & Y2_IS_CHK_TXA1)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002628 sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002629
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002630 if (status & Y2_IS_CHK_TXA2)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002631 sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
2632}
2633
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002634static int sky2_poll(struct napi_struct *napi, int work_limit)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002635{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002636 struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002637 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
David S. Miller6f535762007-10-11 18:08:29 -07002638 int work_done = 0;
Stephen Hemminger26691832007-10-11 18:31:13 -07002639 u16 idx;
Stephen Hemminger40b01722007-04-11 14:47:59 -07002640
2641 if (unlikely(status & Y2_IS_ERROR))
2642 sky2_err_intr(hw, status);
2643
2644 if (status & Y2_IS_IRQ_PHY1)
2645 sky2_phy_intr(hw, 0);
2646
2647 if (status & Y2_IS_IRQ_PHY2)
2648 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002649
Stephen Hemminger26691832007-10-11 18:31:13 -07002650 while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
2651 work_done += sky2_status_intr(hw, work_limit - work_done, idx);
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002652
David S. Miller6f535762007-10-11 18:08:29 -07002653 if (work_done >= work_limit)
Stephen Hemminger26691832007-10-11 18:31:13 -07002654 goto done;
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002655 }
David S. Miller6f535762007-10-11 18:08:29 -07002656
Stephen Hemminger26691832007-10-11 18:31:13 -07002657 /* Bug/Errata workaround?
2658 * Need to kick the TX irq moderation timer.
2659 */
2660 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_START) {
2661 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
2662 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2663 }
2664 napi_complete(napi);
2665 sky2_read32(hw, B0_Y2_SP_LISR);
2666done:
2667
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002668 return work_done;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002669}
2670
David Howells7d12e782006-10-05 14:55:46 +01002671static irqreturn_t sky2_intr(int irq, void *dev_id)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002672{
2673 struct sky2_hw *hw = dev_id;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002674 u32 status;
2675
2676 /* Reading this mask interrupts as side effect */
2677 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2678 if (status == 0 || status == ~0)
2679 return IRQ_NONE;
2680
2681 prefetch(&hw->st_le[hw->st_idx]);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002682
2683 napi_schedule(&hw->napi);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002684
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002685 return IRQ_HANDLED;
2686}
2687
2688#ifdef CONFIG_NET_POLL_CONTROLLER
2689static void sky2_netpoll(struct net_device *dev)
2690{
2691 struct sky2_port *sky2 = netdev_priv(dev);
2692
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002693 napi_schedule(&sky2->hw->napi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002694}
2695#endif
2696
2697/* Chip internal frequency for clock calculations */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002698static u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002699{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002700 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002701 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002702 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -08002703 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002704 case CHIP_ID_YUKON_SUPR:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002705 return 125;
2706
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002707 case CHIP_ID_YUKON_FE:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002708 return 100;
2709
2710 case CHIP_ID_YUKON_FE_P:
2711 return 50;
2712
2713 case CHIP_ID_YUKON_XL:
2714 return 156;
2715
2716 default:
2717 BUG();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002718 }
2719}
2720
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002721static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2722{
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002723 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002724}
2725
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002726static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2727{
2728 return clk / sky2_mhz(hw);
2729}
2730
2731
Stephen Hemmingere3173832007-02-06 10:45:39 -08002732static int __devinit sky2_init(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002733{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002734 u8 t8;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002735
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002736 /* Enable all clocks and check for bad PCI access */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002737 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger451af332007-06-04 17:23:24 -07002738
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002739 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002740
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002741 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002742 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2743
2744 switch(hw->chip_id) {
2745 case CHIP_ID_YUKON_XL:
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002746 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002747 break;
2748
2749 case CHIP_ID_YUKON_EC_U:
2750 hw->flags = SKY2_HW_GIGABIT
2751 | SKY2_HW_NEWER_PHY
2752 | SKY2_HW_ADV_POWER_CTL;
2753 break;
2754
2755 case CHIP_ID_YUKON_EX:
2756 hw->flags = SKY2_HW_GIGABIT
2757 | SKY2_HW_NEWER_PHY
2758 | SKY2_HW_NEW_LE
2759 | SKY2_HW_ADV_POWER_CTL;
2760
2761 /* New transmit checksum */
2762 if (hw->chip_rev != CHIP_REV_YU_EX_B0)
2763 hw->flags |= SKY2_HW_AUTO_TX_SUM;
2764 break;
2765
2766 case CHIP_ID_YUKON_EC:
2767 /* This rev is really old, and requires untested workarounds */
2768 if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
2769 dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
2770 return -EOPNOTSUPP;
2771 }
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002772 hw->flags = SKY2_HW_GIGABIT;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002773 break;
2774
2775 case CHIP_ID_YUKON_FE:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002776 break;
2777
Stephen Hemminger05745c42007-09-19 15:36:45 -07002778 case CHIP_ID_YUKON_FE_P:
2779 hw->flags = SKY2_HW_NEWER_PHY
2780 | SKY2_HW_NEW_LE
2781 | SKY2_HW_AUTO_TX_SUM
2782 | SKY2_HW_ADV_POWER_CTL;
2783 break;
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002784
2785 case CHIP_ID_YUKON_SUPR:
2786 hw->flags = SKY2_HW_GIGABIT
2787 | SKY2_HW_NEWER_PHY
2788 | SKY2_HW_NEW_LE
2789 | SKY2_HW_AUTO_TX_SUM
2790 | SKY2_HW_ADV_POWER_CTL;
2791 break;
2792
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002793 default:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002794 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
2795 hw->chip_id);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002796 return -EOPNOTSUPP;
2797 }
2798
Stephen Hemmingere3173832007-02-06 10:45:39 -08002799 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002800 if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
2801 hw->flags |= SKY2_HW_FIBRE_PHY;
2802
2803
Stephen Hemmingere3173832007-02-06 10:45:39 -08002804 hw->ports = 1;
2805 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2806 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2807 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2808 ++hw->ports;
2809 }
2810
2811 return 0;
2812}
2813
2814static void sky2_reset(struct sky2_hw *hw)
2815{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002816 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingere3173832007-02-06 10:45:39 -08002817 u16 status;
Stephen Hemminger555382c2007-08-29 12:58:14 -07002818 int i, cap;
2819 u32 hwe_mask = Y2_HWE_ALL_MASK;
Stephen Hemmingere3173832007-02-06 10:45:39 -08002820
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002821 /* disable ASF */
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07002822 if (hw->chip_id == CHIP_ID_YUKON_EX) {
2823 status = sky2_read16(hw, HCU_CCSR);
2824 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
2825 HCU_CCSR_UC_STATE_MSK);
2826 sky2_write16(hw, HCU_CCSR, status);
2827 } else
2828 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
2829 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002830
2831 /* do a SW reset */
2832 sky2_write8(hw, B0_CTST, CS_RST_SET);
2833 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2834
Stephen Hemmingerac93a392007-11-05 15:52:08 -08002835 /* allow writes to PCI config */
2836 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2837
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002838 /* clear PCI errors, if any */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002839 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002840 status |= PCI_STATUS_ERROR_BITS;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002841 sky2_pci_write16(hw, PCI_STATUS, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002842
2843 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
2844
Stephen Hemminger555382c2007-08-29 12:58:14 -07002845 cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
2846 if (cap) {
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002847 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2848 0xfffffffful);
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002849
Stephen Hemminger555382c2007-08-29 12:58:14 -07002850 /* If error bit is stuck on ignore it */
2851 if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
2852 dev_info(&pdev->dev, "ignoring stuck error report bit\n");
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002853 else
Stephen Hemminger555382c2007-08-29 12:58:14 -07002854 hwe_mask |= Y2_IS_PCI_EXP;
2855 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002856
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08002857 sky2_power_on(hw);
Stephen Hemminger82637e82008-01-23 19:16:04 -08002858 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002859
2860 for (i = 0; i < hw->ports; i++) {
2861 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2862 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemminger69161612007-06-04 17:23:26 -07002863
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002864 if (hw->chip_id == CHIP_ID_YUKON_EX ||
2865 hw->chip_id == CHIP_ID_YUKON_SUPR)
Stephen Hemminger69161612007-06-04 17:23:26 -07002866 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
2867 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
2868 | GMC_BYP_RETR_ON);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002869 }
2870
Stephen Hemminger793b8832005-09-14 16:06:14 -07002871 /* Clear I2C IRQ noise */
2872 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002873
2874 /* turn off hardware timer (unused) */
2875 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
2876 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002877
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002878 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
2879
Stephen Hemminger69634ee2005-12-09 11:35:06 -08002880 /* Turn off descriptor polling */
2881 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002882
2883 /* Turn off receive timestamp */
2884 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002885 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002886
2887 /* enable the Tx Arbiters */
2888 for (i = 0; i < hw->ports; i++)
2889 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
2890
2891 /* Initialize ram interface */
2892 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002893 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002894
2895 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
2896 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
2897 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
2898 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
2899 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
2900 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
2901 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
2902 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
2903 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
2904 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
2905 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
2906 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
2907 }
2908
Stephen Hemminger555382c2007-08-29 12:58:14 -07002909 sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002910
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002911 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07002912 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002913
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002914 memset(hw->st_le, 0, STATUS_LE_BYTES);
2915 hw->st_idx = 0;
2916
2917 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
2918 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
2919
2920 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002921 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002922
2923 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002924 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002925
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002926 sky2_write16(hw, STAT_TX_IDX_TH, 10);
2927 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002928
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002929 /* set Status-FIFO ISR watermark */
2930 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
2931 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
2932 else
2933 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002934
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002935 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08002936 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
2937 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002938
Stephen Hemminger793b8832005-09-14 16:06:14 -07002939 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002940 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
2941
2942 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2943 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
2944 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
Stephen Hemmingere3173832007-02-06 10:45:39 -08002945}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002946
Stephen Hemminger81906792007-02-15 16:40:33 -08002947static void sky2_restart(struct work_struct *work)
2948{
2949 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
2950 struct net_device *dev;
2951 int i, err;
2952
Stephen Hemminger81906792007-02-15 16:40:33 -08002953 rtnl_lock();
Stephen Hemminger81906792007-02-15 16:40:33 -08002954 for (i = 0; i < hw->ports; i++) {
2955 dev = hw->dev[i];
2956 if (netif_running(dev))
2957 sky2_down(dev);
2958 }
2959
Stephen Hemminger8cfcbe92007-12-03 17:02:17 -08002960 napi_disable(&hw->napi);
2961 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger81906792007-02-15 16:40:33 -08002962 sky2_reset(hw);
2963 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07002964 napi_enable(&hw->napi);
Stephen Hemminger81906792007-02-15 16:40:33 -08002965
2966 for (i = 0; i < hw->ports; i++) {
2967 dev = hw->dev[i];
2968 if (netif_running(dev)) {
2969 err = sky2_up(dev);
2970 if (err) {
2971 printk(KERN_INFO PFX "%s: could not restart %d\n",
2972 dev->name, err);
2973 dev_close(dev);
2974 }
2975 }
2976 }
2977
Stephen Hemminger81906792007-02-15 16:40:33 -08002978 rtnl_unlock();
2979}
2980
Stephen Hemmingere3173832007-02-06 10:45:39 -08002981static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
2982{
2983 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
2984}
2985
2986static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2987{
2988 const struct sky2_port *sky2 = netdev_priv(dev);
2989
2990 wol->supported = sky2_wol_supported(sky2->hw);
2991 wol->wolopts = sky2->wol;
2992}
2993
2994static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2995{
2996 struct sky2_port *sky2 = netdev_priv(dev);
2997 struct sky2_hw *hw = sky2->hw;
2998
2999 if (wol->wolopts & ~sky2_wol_supported(sky2->hw))
3000 return -EOPNOTSUPP;
3001
3002 sky2->wol = wol->wolopts;
3003
Stephen Hemminger05745c42007-09-19 15:36:45 -07003004 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3005 hw->chip_id == CHIP_ID_YUKON_EX ||
3006 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemmingere3173832007-02-06 10:45:39 -08003007 sky2_write32(hw, B0_CTST, sky2->wol
3008 ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
3009
3010 if (!netif_running(dev))
3011 sky2_wol_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003012 return 0;
3013}
3014
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003015static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003016{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003017 if (sky2_is_copper(hw)) {
3018 u32 modes = SUPPORTED_10baseT_Half
3019 | SUPPORTED_10baseT_Full
3020 | SUPPORTED_100baseT_Half
3021 | SUPPORTED_100baseT_Full
3022 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003023
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003024 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003025 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003026 | SUPPORTED_1000baseT_Full;
3027 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003028 } else
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003029 return SUPPORTED_1000baseT_Half
3030 | SUPPORTED_1000baseT_Full
3031 | SUPPORTED_Autoneg
3032 | SUPPORTED_FIBRE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003033}
3034
Stephen Hemminger793b8832005-09-14 16:06:14 -07003035static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003036{
3037 struct sky2_port *sky2 = netdev_priv(dev);
3038 struct sky2_hw *hw = sky2->hw;
3039
3040 ecmd->transceiver = XCVR_INTERNAL;
3041 ecmd->supported = sky2_supported_modes(hw);
3042 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003043 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003044 ecmd->port = PORT_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003045 ecmd->speed = sky2->speed;
3046 } else {
3047 ecmd->speed = SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003048 ecmd->port = PORT_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003049 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003050
3051 ecmd->advertising = sky2->advertising;
3052 ecmd->autoneg = sky2->autoneg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003053 ecmd->duplex = sky2->duplex;
3054 return 0;
3055}
3056
3057static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3058{
3059 struct sky2_port *sky2 = netdev_priv(dev);
3060 const struct sky2_hw *hw = sky2->hw;
3061 u32 supported = sky2_supported_modes(hw);
3062
3063 if (ecmd->autoneg == AUTONEG_ENABLE) {
3064 ecmd->advertising = supported;
3065 sky2->duplex = -1;
3066 sky2->speed = -1;
3067 } else {
3068 u32 setting;
3069
Stephen Hemminger793b8832005-09-14 16:06:14 -07003070 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003071 case SPEED_1000:
3072 if (ecmd->duplex == DUPLEX_FULL)
3073 setting = SUPPORTED_1000baseT_Full;
3074 else if (ecmd->duplex == DUPLEX_HALF)
3075 setting = SUPPORTED_1000baseT_Half;
3076 else
3077 return -EINVAL;
3078 break;
3079 case SPEED_100:
3080 if (ecmd->duplex == DUPLEX_FULL)
3081 setting = SUPPORTED_100baseT_Full;
3082 else if (ecmd->duplex == DUPLEX_HALF)
3083 setting = SUPPORTED_100baseT_Half;
3084 else
3085 return -EINVAL;
3086 break;
3087
3088 case SPEED_10:
3089 if (ecmd->duplex == DUPLEX_FULL)
3090 setting = SUPPORTED_10baseT_Full;
3091 else if (ecmd->duplex == DUPLEX_HALF)
3092 setting = SUPPORTED_10baseT_Half;
3093 else
3094 return -EINVAL;
3095 break;
3096 default:
3097 return -EINVAL;
3098 }
3099
3100 if ((setting & supported) == 0)
3101 return -EINVAL;
3102
3103 sky2->speed = ecmd->speed;
3104 sky2->duplex = ecmd->duplex;
3105 }
3106
3107 sky2->autoneg = ecmd->autoneg;
3108 sky2->advertising = ecmd->advertising;
3109
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003110 if (netif_running(dev)) {
Stephen Hemminger1b537562005-12-20 15:08:07 -08003111 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003112 sky2_set_multicast(dev);
3113 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003114
3115 return 0;
3116}
3117
3118static void sky2_get_drvinfo(struct net_device *dev,
3119 struct ethtool_drvinfo *info)
3120{
3121 struct sky2_port *sky2 = netdev_priv(dev);
3122
3123 strcpy(info->driver, DRV_NAME);
3124 strcpy(info->version, DRV_VERSION);
3125 strcpy(info->fw_version, "N/A");
3126 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
3127}
3128
3129static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003130 char name[ETH_GSTRING_LEN];
3131 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003132} sky2_stats[] = {
3133 { "tx_bytes", GM_TXO_OK_HI },
3134 { "rx_bytes", GM_RXO_OK_HI },
3135 { "tx_broadcast", GM_TXF_BC_OK },
3136 { "rx_broadcast", GM_RXF_BC_OK },
3137 { "tx_multicast", GM_TXF_MC_OK },
3138 { "rx_multicast", GM_RXF_MC_OK },
3139 { "tx_unicast", GM_TXF_UC_OK },
3140 { "rx_unicast", GM_RXF_UC_OK },
3141 { "tx_mac_pause", GM_TXF_MPAUSE },
3142 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003143 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003144 { "late_collision",GM_TXF_LAT_COL },
3145 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003146 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003147 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003148
Stephen Hemmingerd2604542006-03-23 08:51:36 -08003149 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003150 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003151 { "rx_64_byte_packets", GM_RXF_64B },
3152 { "rx_65_to_127_byte_packets", GM_RXF_127B },
3153 { "rx_128_to_255_byte_packets", GM_RXF_255B },
3154 { "rx_256_to_511_byte_packets", GM_RXF_511B },
3155 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
3156 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
3157 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003158 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003159 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
3160 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003161 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003162
3163 { "tx_64_byte_packets", GM_TXF_64B },
3164 { "tx_65_to_127_byte_packets", GM_TXF_127B },
3165 { "tx_128_to_255_byte_packets", GM_TXF_255B },
3166 { "tx_256_to_511_byte_packets", GM_TXF_511B },
3167 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
3168 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
3169 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
3170 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003171};
3172
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003173static u32 sky2_get_rx_csum(struct net_device *dev)
3174{
3175 struct sky2_port *sky2 = netdev_priv(dev);
3176
3177 return sky2->rx_csum;
3178}
3179
3180static int sky2_set_rx_csum(struct net_device *dev, u32 data)
3181{
3182 struct sky2_port *sky2 = netdev_priv(dev);
3183
3184 sky2->rx_csum = data;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003185
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003186 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
3187 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
3188
3189 return 0;
3190}
3191
3192static u32 sky2_get_msglevel(struct net_device *netdev)
3193{
3194 struct sky2_port *sky2 = netdev_priv(netdev);
3195 return sky2->msg_enable;
3196}
3197
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003198static int sky2_nway_reset(struct net_device *dev)
3199{
3200 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003201
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003202 if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003203 return -EINVAL;
3204
Stephen Hemminger1b537562005-12-20 15:08:07 -08003205 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003206 sky2_set_multicast(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003207
3208 return 0;
3209}
3210
Stephen Hemminger793b8832005-09-14 16:06:14 -07003211static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003212{
3213 struct sky2_hw *hw = sky2->hw;
3214 unsigned port = sky2->port;
3215 int i;
3216
3217 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003218 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003219 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003220 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003221
Stephen Hemminger793b8832005-09-14 16:06:14 -07003222 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003223 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
3224}
3225
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003226static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3227{
3228 struct sky2_port *sky2 = netdev_priv(netdev);
3229 sky2->msg_enable = value;
3230}
3231
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003232static int sky2_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003233{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003234 switch (sset) {
3235 case ETH_SS_STATS:
3236 return ARRAY_SIZE(sky2_stats);
3237 default:
3238 return -EOPNOTSUPP;
3239 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003240}
3241
3242static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003243 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003244{
3245 struct sky2_port *sky2 = netdev_priv(dev);
3246
Stephen Hemminger793b8832005-09-14 16:06:14 -07003247 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003248}
3249
Stephen Hemminger793b8832005-09-14 16:06:14 -07003250static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003251{
3252 int i;
3253
3254 switch (stringset) {
3255 case ETH_SS_STATS:
3256 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3257 memcpy(data + i * ETH_GSTRING_LEN,
3258 sky2_stats[i].name, ETH_GSTRING_LEN);
3259 break;
3260 }
3261}
3262
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003263static int sky2_set_mac_address(struct net_device *dev, void *p)
3264{
3265 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003266 struct sky2_hw *hw = sky2->hw;
3267 unsigned port = sky2->port;
3268 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003269
3270 if (!is_valid_ether_addr(addr->sa_data))
3271 return -EADDRNOTAVAIL;
3272
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003273 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003274 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003275 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003276 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003277 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003278
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003279 /* virtual address for data */
3280 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3281
3282 /* physical address: used for pause frames */
3283 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003284
3285 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003286}
3287
Stephen Hemmingera052b522006-10-17 10:24:23 -07003288static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
3289{
3290 u32 bit;
3291
3292 bit = ether_crc(ETH_ALEN, addr) & 63;
3293 filter[bit >> 3] |= 1 << (bit & 7);
3294}
3295
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003296static void sky2_set_multicast(struct net_device *dev)
3297{
3298 struct sky2_port *sky2 = netdev_priv(dev);
3299 struct sky2_hw *hw = sky2->hw;
3300 unsigned port = sky2->port;
3301 struct dev_mc_list *list = dev->mc_list;
3302 u16 reg;
3303 u8 filter[8];
Stephen Hemmingera052b522006-10-17 10:24:23 -07003304 int rx_pause;
3305 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003306
Stephen Hemmingera052b522006-10-17 10:24:23 -07003307 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003308 memset(filter, 0, sizeof(filter));
3309
3310 reg = gma_read16(hw, port, GM_RX_CTRL);
3311 reg |= GM_RXCR_UCF_ENA;
3312
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07003313 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003314 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemmingera052b522006-10-17 10:24:23 -07003315 else if (dev->flags & IFF_ALLMULTI)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003316 memset(filter, 0xff, sizeof(filter));
Stephen Hemmingera052b522006-10-17 10:24:23 -07003317 else if (dev->mc_count == 0 && !rx_pause)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003318 reg &= ~GM_RXCR_MCF_ENA;
3319 else {
3320 int i;
3321 reg |= GM_RXCR_MCF_ENA;
3322
Stephen Hemmingera052b522006-10-17 10:24:23 -07003323 if (rx_pause)
3324 sky2_add_filter(filter, pause_mc_addr);
3325
3326 for (i = 0; list && i < dev->mc_count; i++, list = list->next)
3327 sky2_add_filter(filter, list->dmi_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003328 }
3329
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003330 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003331 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003332 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003333 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003334 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003335 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003336 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003337 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003338
3339 gma_write16(hw, port, GM_RX_CTRL, reg);
3340}
3341
3342/* Can have one global because blinking is controlled by
3343 * ethtool and that is always under RTNL mutex
3344 */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003345static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003346{
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003347 struct sky2_hw *hw = sky2->hw;
3348 unsigned port = sky2->port;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003349
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003350 spin_lock_bh(&sky2->phy_lock);
3351 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3352 hw->chip_id == CHIP_ID_YUKON_EX ||
3353 hw->chip_id == CHIP_ID_YUKON_SUPR) {
3354 u16 pg;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003355 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3356 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003357
3358 switch (mode) {
3359 case MO_LED_OFF:
3360 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3361 PHY_M_LEDC_LOS_CTRL(8) |
3362 PHY_M_LEDC_INIT_CTRL(8) |
3363 PHY_M_LEDC_STA1_CTRL(8) |
3364 PHY_M_LEDC_STA0_CTRL(8));
3365 break;
3366 case MO_LED_ON:
3367 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3368 PHY_M_LEDC_LOS_CTRL(9) |
3369 PHY_M_LEDC_INIT_CTRL(9) |
3370 PHY_M_LEDC_STA1_CTRL(9) |
3371 PHY_M_LEDC_STA0_CTRL(9));
3372 break;
3373 case MO_LED_BLINK:
3374 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3375 PHY_M_LEDC_LOS_CTRL(0xa) |
3376 PHY_M_LEDC_INIT_CTRL(0xa) |
3377 PHY_M_LEDC_STA1_CTRL(0xa) |
3378 PHY_M_LEDC_STA0_CTRL(0xa));
3379 break;
3380 case MO_LED_NORM:
3381 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3382 PHY_M_LEDC_LOS_CTRL(1) |
3383 PHY_M_LEDC_INIT_CTRL(8) |
3384 PHY_M_LEDC_STA1_CTRL(7) |
3385 PHY_M_LEDC_STA0_CTRL(7));
3386 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003387
3388 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003389 } else
Jeff Garzik7d2e3cb2008-05-13 01:41:58 -04003390 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003391 PHY_M_LED_MO_DUP(mode) |
3392 PHY_M_LED_MO_10(mode) |
3393 PHY_M_LED_MO_100(mode) |
3394 PHY_M_LED_MO_1000(mode) |
3395 PHY_M_LED_MO_RX(mode) |
3396 PHY_M_LED_MO_TX(mode));
3397
3398 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003399}
3400
3401/* blink LED's for finding board */
3402static int sky2_phys_id(struct net_device *dev, u32 data)
3403{
3404 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003405 unsigned int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003406
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003407 if (data == 0)
3408 data = UINT_MAX;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003409
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003410 for (i = 0; i < data; i++) {
3411 sky2_led(sky2, MO_LED_ON);
3412 if (msleep_interruptible(500))
3413 break;
3414 sky2_led(sky2, MO_LED_OFF);
3415 if (msleep_interruptible(500))
3416 break;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003417 }
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003418 sky2_led(sky2, MO_LED_NORM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003419
3420 return 0;
3421}
3422
3423static void sky2_get_pauseparam(struct net_device *dev,
3424 struct ethtool_pauseparam *ecmd)
3425{
3426 struct sky2_port *sky2 = netdev_priv(dev);
3427
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003428 switch (sky2->flow_mode) {
3429 case FC_NONE:
3430 ecmd->tx_pause = ecmd->rx_pause = 0;
3431 break;
3432 case FC_TX:
3433 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
3434 break;
3435 case FC_RX:
3436 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
3437 break;
3438 case FC_BOTH:
3439 ecmd->tx_pause = ecmd->rx_pause = 1;
3440 }
3441
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003442 ecmd->autoneg = sky2->autoneg;
3443}
3444
3445static int sky2_set_pauseparam(struct net_device *dev,
3446 struct ethtool_pauseparam *ecmd)
3447{
3448 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003449
3450 sky2->autoneg = ecmd->autoneg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003451 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003452
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003453 if (netif_running(dev))
3454 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003455
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07003456 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003457}
3458
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003459static int sky2_get_coalesce(struct net_device *dev,
3460 struct ethtool_coalesce *ecmd)
3461{
3462 struct sky2_port *sky2 = netdev_priv(dev);
3463 struct sky2_hw *hw = sky2->hw;
3464
3465 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
3466 ecmd->tx_coalesce_usecs = 0;
3467 else {
3468 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
3469 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
3470 }
3471 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
3472
3473 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
3474 ecmd->rx_coalesce_usecs = 0;
3475 else {
3476 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
3477 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
3478 }
3479 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
3480
3481 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
3482 ecmd->rx_coalesce_usecs_irq = 0;
3483 else {
3484 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
3485 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
3486 }
3487
3488 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
3489
3490 return 0;
3491}
3492
3493/* Note: this affect both ports */
3494static int sky2_set_coalesce(struct net_device *dev,
3495 struct ethtool_coalesce *ecmd)
3496{
3497 struct sky2_port *sky2 = netdev_priv(dev);
3498 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003499 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003500
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003501 if (ecmd->tx_coalesce_usecs > tmax ||
3502 ecmd->rx_coalesce_usecs > tmax ||
3503 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003504 return -EINVAL;
3505
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003506 if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003507 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003508 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003509 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003510 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003511 return -EINVAL;
3512
3513 if (ecmd->tx_coalesce_usecs == 0)
3514 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
3515 else {
3516 sky2_write32(hw, STAT_TX_TIMER_INI,
3517 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
3518 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3519 }
3520 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
3521
3522 if (ecmd->rx_coalesce_usecs == 0)
3523 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
3524 else {
3525 sky2_write32(hw, STAT_LEV_TIMER_INI,
3526 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
3527 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3528 }
3529 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
3530
3531 if (ecmd->rx_coalesce_usecs_irq == 0)
3532 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
3533 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08003534 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003535 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
3536 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3537 }
3538 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
3539 return 0;
3540}
3541
Stephen Hemminger793b8832005-09-14 16:06:14 -07003542static void sky2_get_ringparam(struct net_device *dev,
3543 struct ethtool_ringparam *ering)
3544{
3545 struct sky2_port *sky2 = netdev_priv(dev);
3546
3547 ering->rx_max_pending = RX_MAX_PENDING;
3548 ering->rx_mini_max_pending = 0;
3549 ering->rx_jumbo_max_pending = 0;
3550 ering->tx_max_pending = TX_RING_SIZE - 1;
3551
3552 ering->rx_pending = sky2->rx_pending;
3553 ering->rx_mini_pending = 0;
3554 ering->rx_jumbo_pending = 0;
3555 ering->tx_pending = sky2->tx_pending;
3556}
3557
3558static int sky2_set_ringparam(struct net_device *dev,
3559 struct ethtool_ringparam *ering)
3560{
3561 struct sky2_port *sky2 = netdev_priv(dev);
3562 int err = 0;
3563
3564 if (ering->rx_pending > RX_MAX_PENDING ||
3565 ering->rx_pending < 8 ||
3566 ering->tx_pending < MAX_SKB_TX_LE ||
3567 ering->tx_pending > TX_RING_SIZE - 1)
3568 return -EINVAL;
3569
3570 if (netif_running(dev))
3571 sky2_down(dev);
3572
3573 sky2->rx_pending = ering->rx_pending;
3574 sky2->tx_pending = ering->tx_pending;
3575
Stephen Hemminger1b537562005-12-20 15:08:07 -08003576 if (netif_running(dev)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003577 err = sky2_up(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003578 if (err)
3579 dev_close(dev);
3580 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003581
3582 return err;
3583}
3584
Stephen Hemminger793b8832005-09-14 16:06:14 -07003585static int sky2_get_regs_len(struct net_device *dev)
3586{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003587 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003588}
3589
3590/*
3591 * Returns copy of control register region
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003592 * Note: ethtool_get_regs always provides full size (16k) buffer
Stephen Hemminger793b8832005-09-14 16:06:14 -07003593 */
3594static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
3595 void *p)
3596{
3597 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003598 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003599 unsigned int b;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003600
3601 regs->version = 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003602
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003603 for (b = 0; b < 128; b++) {
3604 /* This complicated switch statement is to make sure and
3605 * only access regions that are unreserved.
3606 * Some blocks are only valid on dual port cards.
3607 * and block 3 has some special diagnostic registers that
3608 * are poison.
3609 */
3610 switch (b) {
3611 case 3:
3612 /* skip diagnostic ram region */
3613 memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
3614 break;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003615
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003616 /* dual port cards only */
3617 case 5: /* Tx Arbiter 2 */
3618 case 9: /* RX2 */
3619 case 14 ... 15: /* TX2 */
3620 case 17: case 19: /* Ram Buffer 2 */
3621 case 22 ... 23: /* Tx Ram Buffer 2 */
3622 case 25: /* Rx MAC Fifo 1 */
3623 case 27: /* Tx MAC Fifo 2 */
3624 case 31: /* GPHY 2 */
3625 case 40 ... 47: /* Pattern Ram 2 */
3626 case 52: case 54: /* TCP Segmentation 2 */
3627 case 112 ... 116: /* GMAC 2 */
3628 if (sky2->hw->ports == 1)
3629 goto reserved;
3630 /* fall through */
3631 case 0: /* Control */
3632 case 2: /* Mac address */
3633 case 4: /* Tx Arbiter 1 */
3634 case 7: /* PCI express reg */
3635 case 8: /* RX1 */
3636 case 12 ... 13: /* TX1 */
3637 case 16: case 18:/* Rx Ram Buffer 1 */
3638 case 20 ... 21: /* Tx Ram Buffer 1 */
3639 case 24: /* Rx MAC Fifo 1 */
3640 case 26: /* Tx MAC Fifo 1 */
3641 case 28 ... 29: /* Descriptor and status unit */
3642 case 30: /* GPHY 1*/
3643 case 32 ... 39: /* Pattern Ram 1 */
3644 case 48: case 50: /* TCP Segmentation 1 */
3645 case 56 ... 60: /* PCI space */
3646 case 80 ... 84: /* GMAC 1 */
3647 memcpy_fromio(p, io, 128);
3648 break;
3649 default:
3650reserved:
3651 memset(p, 0, 128);
3652 }
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003653
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003654 p += 128;
3655 io += 128;
3656 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003657}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003658
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003659/* In order to do Jumbo packets on these chips, need to turn off the
3660 * transmit store/forward. Therefore checksum offload won't work.
3661 */
3662static int no_tx_offload(struct net_device *dev)
3663{
3664 const struct sky2_port *sky2 = netdev_priv(dev);
3665 const struct sky2_hw *hw = sky2->hw;
3666
Stephen Hemminger69161612007-06-04 17:23:26 -07003667 return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003668}
3669
3670static int sky2_set_tx_csum(struct net_device *dev, u32 data)
3671{
3672 if (data && no_tx_offload(dev))
3673 return -EINVAL;
3674
3675 return ethtool_op_set_tx_csum(dev, data);
3676}
3677
3678
3679static int sky2_set_tso(struct net_device *dev, u32 data)
3680{
3681 if (data && no_tx_offload(dev))
3682 return -EINVAL;
3683
3684 return ethtool_op_set_tso(dev, data);
3685}
3686
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003687static int sky2_get_eeprom_len(struct net_device *dev)
3688{
3689 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003690 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003691 u16 reg2;
3692
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003693 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003694 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
3695}
3696
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003697static u32 sky2_vpd_read(struct sky2_hw *hw, int cap, u16 offset)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003698{
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003699 u32 val;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003700
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003701 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003702
3703 do {
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003704 offset = sky2_pci_read16(hw, cap + PCI_VPD_ADDR);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003705 } while (!(offset & PCI_VPD_ADDR_F));
3706
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003707 val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003708 return val;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003709}
3710
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003711static void sky2_vpd_write(struct sky2_hw *hw, int cap, u16 offset, u32 val)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003712{
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003713 sky2_pci_write16(hw, cap + PCI_VPD_DATA, val);
3714 sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003715 do {
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003716 offset = sky2_pci_read16(hw, cap + PCI_VPD_ADDR);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003717 } while (offset & PCI_VPD_ADDR_F);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003718}
3719
3720static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3721 u8 *data)
3722{
3723 struct sky2_port *sky2 = netdev_priv(dev);
3724 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
3725 int length = eeprom->len;
3726 u16 offset = eeprom->offset;
3727
3728 if (!cap)
3729 return -EINVAL;
3730
3731 eeprom->magic = SKY2_EEPROM_MAGIC;
3732
3733 while (length > 0) {
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003734 u32 val = sky2_vpd_read(sky2->hw, cap, offset);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003735 int n = min_t(int, length, sizeof(val));
3736
3737 memcpy(data, &val, n);
3738 length -= n;
3739 data += n;
3740 offset += n;
3741 }
3742 return 0;
3743}
3744
3745static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3746 u8 *data)
3747{
3748 struct sky2_port *sky2 = netdev_priv(dev);
3749 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
3750 int length = eeprom->len;
3751 u16 offset = eeprom->offset;
3752
3753 if (!cap)
3754 return -EINVAL;
3755
3756 if (eeprom->magic != SKY2_EEPROM_MAGIC)
3757 return -EINVAL;
3758
3759 while (length > 0) {
3760 u32 val;
3761 int n = min_t(int, length, sizeof(val));
3762
3763 if (n < sizeof(val))
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003764 val = sky2_vpd_read(sky2->hw, cap, offset);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003765 memcpy(&val, data, n);
3766
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003767 sky2_vpd_write(sky2->hw, cap, offset, val);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003768
3769 length -= n;
3770 data += n;
3771 offset += n;
3772 }
3773 return 0;
3774}
3775
3776
Jeff Garzik7282d492006-09-13 14:30:00 -04003777static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003778 .get_settings = sky2_get_settings,
3779 .set_settings = sky2_set_settings,
3780 .get_drvinfo = sky2_get_drvinfo,
3781 .get_wol = sky2_get_wol,
3782 .set_wol = sky2_set_wol,
3783 .get_msglevel = sky2_get_msglevel,
3784 .set_msglevel = sky2_set_msglevel,
3785 .nway_reset = sky2_nway_reset,
3786 .get_regs_len = sky2_get_regs_len,
3787 .get_regs = sky2_get_regs,
3788 .get_link = ethtool_op_get_link,
3789 .get_eeprom_len = sky2_get_eeprom_len,
3790 .get_eeprom = sky2_get_eeprom,
3791 .set_eeprom = sky2_set_eeprom,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003792 .set_sg = ethtool_op_set_sg,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003793 .set_tx_csum = sky2_set_tx_csum,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003794 .set_tso = sky2_set_tso,
3795 .get_rx_csum = sky2_get_rx_csum,
3796 .set_rx_csum = sky2_set_rx_csum,
3797 .get_strings = sky2_get_strings,
3798 .get_coalesce = sky2_get_coalesce,
3799 .set_coalesce = sky2_set_coalesce,
3800 .get_ringparam = sky2_get_ringparam,
3801 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003802 .get_pauseparam = sky2_get_pauseparam,
3803 .set_pauseparam = sky2_set_pauseparam,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003804 .phys_id = sky2_phys_id,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003805 .get_sset_count = sky2_get_sset_count,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003806 .get_ethtool_stats = sky2_get_ethtool_stats,
3807};
3808
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003809#ifdef CONFIG_SKY2_DEBUG
3810
3811static struct dentry *sky2_debug;
3812
3813static int sky2_debug_show(struct seq_file *seq, void *v)
3814{
3815 struct net_device *dev = seq->private;
3816 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003817 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003818 unsigned port = sky2->port;
3819 unsigned idx, last;
3820 int sop;
3821
3822 if (!netif_running(dev))
3823 return -ENETDOWN;
3824
3825 seq_printf(seq, "IRQ src=%x mask=%x control=%x\n",
3826 sky2_read32(hw, B0_ISRC),
3827 sky2_read32(hw, B0_IMSK),
3828 sky2_read32(hw, B0_Y2_SP_ICR));
3829
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003830 napi_disable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003831 last = sky2_read16(hw, STAT_PUT_IDX);
3832
3833 if (hw->st_idx == last)
3834 seq_puts(seq, "Status ring (empty)\n");
3835 else {
3836 seq_puts(seq, "Status ring\n");
3837 for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
3838 idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
3839 const struct sky2_status_le *le = hw->st_le + idx;
3840 seq_printf(seq, "[%d] %#x %d %#x\n",
3841 idx, le->opcode, le->length, le->status);
3842 }
3843 seq_puts(seq, "\n");
3844 }
3845
3846 seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
3847 sky2->tx_cons, sky2->tx_prod,
3848 sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
3849 sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
3850
3851 /* Dump contents of tx ring */
3852 sop = 1;
3853 for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < TX_RING_SIZE;
3854 idx = RING_NEXT(idx, TX_RING_SIZE)) {
3855 const struct sky2_tx_le *le = sky2->tx_le + idx;
3856 u32 a = le32_to_cpu(le->addr);
3857
3858 if (sop)
3859 seq_printf(seq, "%u:", idx);
3860 sop = 0;
3861
3862 switch(le->opcode & ~HW_OWNER) {
3863 case OP_ADDR64:
3864 seq_printf(seq, " %#x:", a);
3865 break;
3866 case OP_LRGLEN:
3867 seq_printf(seq, " mtu=%d", a);
3868 break;
3869 case OP_VLAN:
3870 seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
3871 break;
3872 case OP_TCPLISW:
3873 seq_printf(seq, " csum=%#x", a);
3874 break;
3875 case OP_LARGESEND:
3876 seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
3877 break;
3878 case OP_PACKET:
3879 seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
3880 break;
3881 case OP_BUFFER:
3882 seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
3883 break;
3884 default:
3885 seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
3886 a, le16_to_cpu(le->length));
3887 }
3888
3889 if (le->ctrl & EOP) {
3890 seq_putc(seq, '\n');
3891 sop = 1;
3892 }
3893 }
3894
3895 seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
3896 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
3897 last = sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
3898 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
3899
David S. Millerd1d08d12008-01-07 20:53:33 -08003900 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003901 napi_enable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003902 return 0;
3903}
3904
3905static int sky2_debug_open(struct inode *inode, struct file *file)
3906{
3907 return single_open(file, sky2_debug_show, inode->i_private);
3908}
3909
3910static const struct file_operations sky2_debug_fops = {
3911 .owner = THIS_MODULE,
3912 .open = sky2_debug_open,
3913 .read = seq_read,
3914 .llseek = seq_lseek,
3915 .release = single_release,
3916};
3917
3918/*
3919 * Use network device events to create/remove/rename
3920 * debugfs file entries
3921 */
3922static int sky2_device_event(struct notifier_block *unused,
3923 unsigned long event, void *ptr)
3924{
3925 struct net_device *dev = ptr;
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07003926 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003927
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07003928 if (dev->open != sky2_up || !sky2_debug)
3929 return NOTIFY_DONE;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003930
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07003931 switch(event) {
3932 case NETDEV_CHANGENAME:
3933 if (sky2->debugfs) {
3934 sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
3935 sky2_debug, dev->name);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003936 }
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07003937 break;
3938
3939 case NETDEV_GOING_DOWN:
3940 if (sky2->debugfs) {
3941 printk(KERN_DEBUG PFX "%s: remove debugfs\n",
3942 dev->name);
3943 debugfs_remove(sky2->debugfs);
3944 sky2->debugfs = NULL;
3945 }
3946 break;
3947
3948 case NETDEV_UP:
3949 sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
3950 sky2_debug, dev,
3951 &sky2_debug_fops);
3952 if (IS_ERR(sky2->debugfs))
3953 sky2->debugfs = NULL;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003954 }
3955
3956 return NOTIFY_DONE;
3957}
3958
3959static struct notifier_block sky2_notifier = {
3960 .notifier_call = sky2_device_event,
3961};
3962
3963
3964static __init void sky2_debug_init(void)
3965{
3966 struct dentry *ent;
3967
3968 ent = debugfs_create_dir("sky2", NULL);
3969 if (!ent || IS_ERR(ent))
3970 return;
3971
3972 sky2_debug = ent;
3973 register_netdevice_notifier(&sky2_notifier);
3974}
3975
3976static __exit void sky2_debug_cleanup(void)
3977{
3978 if (sky2_debug) {
3979 unregister_netdevice_notifier(&sky2_notifier);
3980 debugfs_remove(sky2_debug);
3981 sky2_debug = NULL;
3982 }
3983}
3984
3985#else
3986#define sky2_debug_init()
3987#define sky2_debug_cleanup()
3988#endif
3989
3990
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003991/* Initialize network device */
3992static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
Stephen Hemmingere3173832007-02-06 10:45:39 -08003993 unsigned port,
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08003994 int highmem, int wol)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003995{
3996 struct sky2_port *sky2;
3997 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
3998
3999 if (!dev) {
Joe Perches898eb712007-10-18 03:06:30 -07004000 dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004001 return NULL;
4002 }
4003
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004004 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08004005 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004006 dev->open = sky2_up;
4007 dev->stop = sky2_down;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08004008 dev->do_ioctl = sky2_ioctl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004009 dev->hard_start_xmit = sky2_xmit_frame;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004010 dev->set_multicast_list = sky2_set_multicast;
4011 dev->set_mac_address = sky2_set_mac_address;
4012 dev->change_mtu = sky2_change_mtu;
4013 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
4014 dev->tx_timeout = sky2_tx_timeout;
4015 dev->watchdog_timeo = TX_WATCHDOG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004016#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemmingera5e68c02007-11-06 11:45:40 -08004017 if (port == 0)
4018 dev->poll_controller = sky2_netpoll;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004019#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004020
4021 sky2 = netdev_priv(dev);
4022 sky2->netdev = dev;
4023 sky2->hw = hw;
4024 sky2->msg_enable = netif_msg_init(debug, default_msg);
4025
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004026 /* Auto speed and flow control */
4027 sky2->autoneg = AUTONEG_ENABLE;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07004028 sky2->flow_mode = FC_BOTH;
4029
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004030 sky2->duplex = -1;
4031 sky2->speed = -1;
4032 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemminger8b31cfb2007-11-21 14:55:26 -08004033 sky2->rx_csum = (hw->chip_id != CHIP_ID_YUKON_XL);
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004034 sky2->wol = wol;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08004035
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08004036 spin_lock_init(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004037 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemminger290d4de2006-03-20 15:48:15 -08004038 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004039
4040 hw->dev[port] = dev;
4041
4042 sky2->port = port;
4043
Stephen Hemminger4a50a872007-02-06 10:45:41 -08004044 dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004045 if (highmem)
4046 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004047
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004048#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd6c9bc12007-09-27 12:32:44 -07004049 /* The workaround for FE+ status conflicts with VLAN tag detection. */
4050 if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
4051 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
4052 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
4053 dev->vlan_rx_register = sky2_vlan_rx_register;
4054 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004055#endif
4056
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004057 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07004058 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07004059 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004060
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004061 return dev;
4062}
4063
Stephen Hemminger28bd1812006-01-17 13:43:19 -08004064static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004065{
4066 const struct sky2_port *sky2 = netdev_priv(dev);
Joe Perches0795af52007-10-03 17:59:30 -07004067 DECLARE_MAC_BUF(mac);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004068
4069 if (netif_msg_probe(sky2))
Joe Perches0795af52007-10-03 17:59:30 -07004070 printk(KERN_INFO PFX "%s: addr %s\n",
4071 dev->name, print_mac(mac, dev->dev_addr));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004072}
4073
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004074/* Handle software interrupt used during MSI test */
David Howells7d12e782006-10-05 14:55:46 +01004075static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004076{
4077 struct sky2_hw *hw = dev_id;
4078 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
4079
4080 if (status == 0)
4081 return IRQ_NONE;
4082
4083 if (status & Y2_IS_IRQ_SW) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004084 hw->flags |= SKY2_HW_USE_MSI;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004085 wake_up(&hw->msi_wait);
4086 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4087 }
4088 sky2_write32(hw, B0_Y2_SP_ICR, 2);
4089
4090 return IRQ_HANDLED;
4091}
4092
4093/* Test interrupt path by forcing a a software IRQ */
4094static int __devinit sky2_test_msi(struct sky2_hw *hw)
4095{
4096 struct pci_dev *pdev = hw->pdev;
4097 int err;
4098
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004099 init_waitqueue_head (&hw->msi_wait);
4100
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004101 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
4102
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004103 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004104 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004105 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004106 return err;
4107 }
4108
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004109 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004110 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004111
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004112 wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004113
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004114 if (!(hw->flags & SKY2_HW_USE_MSI)) {
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004115 /* MSI test failed, go back to INTx mode */
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004116 dev_info(&pdev->dev, "No interrupt generated using MSI, "
4117 "switching to INTx mode.\n");
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004118
4119 err = -EOPNOTSUPP;
4120 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4121 }
4122
4123 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger2bffc232006-10-17 10:17:18 -07004124 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004125
4126 free_irq(pdev->irq, hw);
4127
4128 return err;
4129}
4130
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004131static int __devinit pci_wake_enabled(struct pci_dev *dev)
4132{
4133 int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
4134 u16 value;
4135
4136 if (!pm)
4137 return 0;
4138 if (pci_read_config_word(dev, pm + PCI_PM_CTRL, &value))
4139 return 0;
4140 return value & PCI_PM_CTRL_PME_ENABLE;
4141}
4142
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004143static int __devinit sky2_probe(struct pci_dev *pdev,
4144 const struct pci_device_id *ent)
4145{
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004146 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004147 struct sky2_hw *hw;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004148 int err, using_dac = 0, wol_default;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004149
Stephen Hemminger793b8832005-09-14 16:06:14 -07004150 err = pci_enable_device(pdev);
4151 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004152 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004153 goto err_out;
4154 }
4155
Stephen Hemminger793b8832005-09-14 16:06:14 -07004156 err = pci_request_regions(pdev, DRV_NAME);
4157 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004158 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004159 goto err_out_disable;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004160 }
4161
4162 pci_set_master(pdev);
4163
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004164 if (sizeof(dma_addr_t) > sizeof(u32) &&
4165 !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
4166 using_dac = 1;
4167 err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
4168 if (err < 0) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004169 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
4170 "for consistent allocations\n");
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004171 goto err_out_free_regions;
4172 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004173 } else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004174 err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
4175 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004176 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004177 goto err_out_free_regions;
4178 }
4179 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004180
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004181 wol_default = pci_wake_enabled(pdev) ? WAKE_MAGIC : 0;
4182
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004183 err = -ENOMEM;
Stephen Hemminger6aad85d2006-01-17 13:43:18 -08004184 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004185 if (!hw) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004186 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004187 goto err_out_free_regions;
4188 }
4189
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004190 hw->pdev = pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004191
4192 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
4193 if (!hw->regs) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004194 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004195 goto err_out_free_hw;
4196 }
4197
Stephen Hemminger56a645c2006-02-22 11:45:02 -08004198#ifdef __BIG_ENDIAN
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07004199 /* The sk98lin vendor driver uses hardware byte swapping but
4200 * this driver uses software swapping.
4201 */
Stephen Hemminger56a645c2006-02-22 11:45:02 -08004202 {
4203 u32 reg;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004204 reg = sky2_pci_read32(hw, PCI_DEV_REG2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07004205 reg &= ~PCI_REV_DESC;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004206 sky2_pci_write32(hw, PCI_DEV_REG2, reg);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08004207 }
4208#endif
4209
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004210 /* ring for status responses */
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004211 hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004212 if (!hw->st_le)
4213 goto err_out_iounmap;
4214
Stephen Hemmingere3173832007-02-06 10:45:39 -08004215 err = sky2_init(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004216 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07004217 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004218
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004219 dev_info(&pdev->dev, "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
Greg Kroah-Hartman7c7459d2006-06-12 15:13:08 -07004220 DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
4221 pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
Stephen Hemminger793b8832005-09-14 16:06:14 -07004222 hw->chip_id, hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004223
Stephen Hemmingere3173832007-02-06 10:45:39 -08004224 sky2_reset(hw);
4225
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004226 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004227 if (!dev) {
4228 err = -ENOMEM;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004229 goto err_out_free_pci;
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004230 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004231
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004232 if (!disable_msi && pci_enable_msi(pdev) == 0) {
4233 err = sky2_test_msi(hw);
4234 if (err == -EOPNOTSUPP)
4235 pci_disable_msi(pdev);
4236 else if (err)
4237 goto err_out_free_netdev;
4238 }
4239
Stephen Hemminger793b8832005-09-14 16:06:14 -07004240 err = register_netdev(dev);
4241 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004242 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004243 goto err_out_free_netdev;
4244 }
4245
Stephen Hemminger6de16232007-10-17 13:26:42 -07004246 netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
4247
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004248 err = request_irq(pdev->irq, sky2_intr,
4249 (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004250 dev->name, hw);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004251 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004252 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004253 goto err_out_unregister;
4254 }
4255 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004256 napi_enable(&hw->napi);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004257
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004258 sky2_show_addr(dev);
4259
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004260 if (hw->ports > 1) {
4261 struct net_device *dev1;
4262
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004263 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004264 if (!dev1)
4265 dev_warn(&pdev->dev, "allocation for second device failed\n");
4266 else if ((err = register_netdev(dev1))) {
4267 dev_warn(&pdev->dev,
4268 "register of second port failed (%d)\n", err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004269 hw->dev[1] = NULL;
4270 free_netdev(dev1);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004271 } else
4272 sky2_show_addr(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004273 }
4274
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004275 setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08004276 INIT_WORK(&hw->restart_work, sky2_restart);
4277
Stephen Hemminger793b8832005-09-14 16:06:14 -07004278 pci_set_drvdata(pdev, hw);
4279
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004280 return 0;
4281
Stephen Hemminger793b8832005-09-14 16:06:14 -07004282err_out_unregister:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004283 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004284 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004285 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004286err_out_free_netdev:
4287 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004288err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07004289 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004290 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004291err_out_iounmap:
4292 iounmap(hw->regs);
4293err_out_free_hw:
4294 kfree(hw);
4295err_out_free_regions:
4296 pci_release_regions(pdev);
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004297err_out_disable:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004298 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004299err_out:
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004300 pci_set_drvdata(pdev, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004301 return err;
4302}
4303
4304static void __devexit sky2_remove(struct pci_dev *pdev)
4305{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004306 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004307 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004308
Stephen Hemminger793b8832005-09-14 16:06:14 -07004309 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004310 return;
4311
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004312 del_timer_sync(&hw->watchdog_timer);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004313 cancel_work_sync(&hw->restart_work);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004314
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004315 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004316 unregister_netdev(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08004317
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004318 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004319
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004320 sky2_power_aux(hw);
4321
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004322 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004323 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004324 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004325
4326 free_irq(pdev->irq, hw);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004327 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004328 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004329 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004330 pci_release_regions(pdev);
4331 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004332
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004333 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004334 free_netdev(hw->dev[i]);
4335
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004336 iounmap(hw->regs);
4337 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004338
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004339 pci_set_drvdata(pdev, NULL);
4340}
4341
4342#ifdef CONFIG_PM
4343static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
4344{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004345 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004346 int i, wol = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004347
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004348 if (!hw)
4349 return 0;
4350
Stephen Hemminger063a0b32008-04-02 09:03:23 -07004351 del_timer_sync(&hw->watchdog_timer);
4352 cancel_work_sync(&hw->restart_work);
4353
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004354 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004355 struct net_device *dev = hw->dev[i];
Stephen Hemmingere3173832007-02-06 10:45:39 -08004356 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004357
Stephen Hemminger063a0b32008-04-02 09:03:23 -07004358 netif_device_detach(dev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004359 if (netif_running(dev))
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004360 sky2_down(dev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004361
4362 if (sky2->wol)
4363 sky2_wol_init(sky2);
4364
4365 wol |= sky2->wol;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004366 }
4367
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004368 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004369 napi_disable(&hw->napi);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004370 sky2_power_aux(hw);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004371
Linus Torvaldsd374c1c2006-06-12 12:53:27 -07004372 pci_save_state(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004373 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004374 pci_set_power_state(pdev, pci_choose_state(pdev, state));
4375
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09004376 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004377}
4378
4379static int sky2_resume(struct pci_dev *pdev)
4380{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004381 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004382 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004383
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004384 if (!hw)
4385 return 0;
4386
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004387 err = pci_set_power_state(pdev, PCI_D0);
4388 if (err)
4389 goto out;
4390
4391 err = pci_restore_state(pdev);
4392 if (err)
4393 goto out;
4394
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004395 pci_enable_wake(pdev, PCI_D0, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004396
4397 /* Re-enable all clocks */
Stephen Hemminger05745c42007-09-19 15:36:45 -07004398 if (hw->chip_id == CHIP_ID_YUKON_EX ||
4399 hw->chip_id == CHIP_ID_YUKON_EC_U ||
4400 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004401 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004402
Stephen Hemmingere3173832007-02-06 10:45:39 -08004403 sky2_reset(hw);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004404 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004405 napi_enable(&hw->napi);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004406
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004407 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004408 struct net_device *dev = hw->dev[i];
Stephen Hemminger063a0b32008-04-02 09:03:23 -07004409
4410 netif_device_attach(dev);
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07004411 if (netif_running(dev)) {
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004412 err = sky2_up(dev);
4413 if (err) {
4414 printk(KERN_ERR PFX "%s: could not up: %d\n",
4415 dev->name, err);
4416 dev_close(dev);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004417 goto out;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004418 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004419 }
4420 }
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004421
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004422 return 0;
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004423out:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004424 dev_err(&pdev->dev, "resume failed (%d)\n", err);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004425 pci_disable_device(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004426 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004427}
4428#endif
4429
Stephen Hemmingere3173832007-02-06 10:45:39 -08004430static void sky2_shutdown(struct pci_dev *pdev)
4431{
4432 struct sky2_hw *hw = pci_get_drvdata(pdev);
4433 int i, wol = 0;
4434
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004435 if (!hw)
4436 return;
4437
Stephen Hemminger5c0d6b32007-10-14 13:25:22 -07004438 del_timer_sync(&hw->watchdog_timer);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004439
4440 for (i = 0; i < hw->ports; i++) {
4441 struct net_device *dev = hw->dev[i];
4442 struct sky2_port *sky2 = netdev_priv(dev);
4443
4444 if (sky2->wol) {
4445 wol = 1;
4446 sky2_wol_init(sky2);
4447 }
4448 }
4449
4450 if (wol)
4451 sky2_power_aux(hw);
4452
4453 pci_enable_wake(pdev, PCI_D3hot, wol);
4454 pci_enable_wake(pdev, PCI_D3cold, wol);
4455
4456 pci_disable_device(pdev);
4457 pci_set_power_state(pdev, PCI_D3hot);
4458
4459}
4460
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004461static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07004462 .name = DRV_NAME,
4463 .id_table = sky2_id_table,
4464 .probe = sky2_probe,
4465 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004466#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07004467 .suspend = sky2_suspend,
4468 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004469#endif
Stephen Hemmingere3173832007-02-06 10:45:39 -08004470 .shutdown = sky2_shutdown,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004471};
4472
4473static int __init sky2_init_module(void)
4474{
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004475 sky2_debug_init();
shemminger@osdl.org50241c42005-11-30 11:45:22 -08004476 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004477}
4478
4479static void __exit sky2_cleanup_module(void)
4480{
4481 pci_unregister_driver(&sky2_driver);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004482 sky2_debug_cleanup();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004483}
4484
4485module_init(sky2_init_module);
4486module_exit(sky2_cleanup_module);
4487
4488MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
Stephen Hemminger65ebe6342007-01-23 11:38:57 -08004489MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004490MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08004491MODULE_VERSION(DRV_VERSION);