blob: 79a1e9dd56d98abfc68155d46df733acbb3ee8e0 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04004 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090044#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090045#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050047#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <linux/libata.h>
Anton Vorontsov365cfa12010-03-28 00:22:14 -040049#include "ahci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090052#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054enum {
Alessandro Rubini318893e2012-01-06 13:33:39 +010055 AHCI_PCI_BAR_STA2X11 = 0,
56 AHCI_PCI_BAR_STANDARD = 5,
Tejun Heo441577e2010-03-29 10:32:39 +090057};
Linus Torvalds1da177e2005-04-16 15:20:36 -070058
Tejun Heo441577e2010-03-29 10:32:39 +090059enum board_ids {
60 /* board IDs by feature in alphabetical order */
61 board_ahci,
62 board_ahci_ign_iferr,
63 board_ahci_nosntf,
Tejun Heo5f173102010-07-24 16:53:48 +020064 board_ahci_yes_fbs,
Tejun Heo441577e2010-03-29 10:32:39 +090065
66 /* board IDs for specific chipsets in alphabetical order */
67 board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090068 board_ahci_mcp77,
69 board_ahci_mcp89,
Tejun Heo441577e2010-03-29 10:32:39 +090070 board_ahci_mv,
71 board_ahci_sb600,
72 board_ahci_sb700, /* for SB700 and SB800 */
73 board_ahci_vt8251,
74
75 /* aliases */
76 board_ahci_mcp_linux = board_ahci_mcp65,
77 board_ahci_mcp67 = board_ahci_mcp65,
78 board_ahci_mcp73 = board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090079 board_ahci_mcp79 = board_ahci_mcp77,
Linus Torvalds1da177e2005-04-16 15:20:36 -070080};
81
Jeff Garzik2dcb4072007-10-19 06:42:56 -040082static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heoa1efdab2008-03-25 12:22:50 +090083static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
84 unsigned long deadline);
85static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
86 unsigned long deadline);
Tejun Heo438ac6d2007-03-02 17:31:26 +090087#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +090088static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
89static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +090090#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070091
Tejun Heofad16e72010-09-21 09:25:48 +020092static struct scsi_host_template ahci_sht = {
93 AHCI_SHT("ahci"),
94};
95
Tejun Heo029cfd62008-03-25 12:22:49 +090096static struct ata_port_operations ahci_vt8251_ops = {
97 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +090098 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +090099};
100
Tejun Heo029cfd62008-03-25 12:22:49 +0900101static struct ata_port_operations ahci_p5wdh_ops = {
102 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900103 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900104};
105
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100106static const struct ata_port_info ahci_port_info[] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900107 /* by features */
Jeff Garzik4da646b2009-04-08 02:00:13 -0400108 [board_ahci] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900110 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100111 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400112 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113 .port_ops = &ahci_ops,
114 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400115 [board_ahci_ign_iferr] =
Tejun Heo41669552006-11-29 11:33:14 +0900116 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900117 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
118 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100119 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400120 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900121 .port_ops = &ahci_ops,
122 },
Tejun Heo441577e2010-03-29 10:32:39 +0900123 [board_ahci_nosntf] =
124 {
125 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
126 .flags = AHCI_FLAG_COMMON,
127 .pio_mask = ATA_PIO4,
128 .udma_mask = ATA_UDMA6,
129 .port_ops = &ahci_ops,
130 },
Tejun Heo5f173102010-07-24 16:53:48 +0200131 [board_ahci_yes_fbs] =
132 {
133 AHCI_HFLAGS (AHCI_HFLAG_YES_FBS),
134 .flags = AHCI_FLAG_COMMON,
135 .pio_mask = ATA_PIO4,
136 .udma_mask = ATA_UDMA6,
137 .port_ops = &ahci_ops,
138 },
Tejun Heo441577e2010-03-29 10:32:39 +0900139 /* by chipsets */
140 [board_ahci_mcp65] =
141 {
Tejun Heo83f2b962010-03-30 10:28:32 +0900142 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP |
143 AHCI_HFLAG_YES_NCQ),
Tejun Heoae01b242011-03-16 11:14:55 +0100144 .flags = AHCI_FLAG_COMMON | ATA_FLAG_NO_DIPM,
Tejun Heo83f2b962010-03-30 10:28:32 +0900145 .pio_mask = ATA_PIO4,
146 .udma_mask = ATA_UDMA6,
147 .port_ops = &ahci_ops,
148 },
149 [board_ahci_mcp77] =
150 {
151 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP),
152 .flags = AHCI_FLAG_COMMON,
153 .pio_mask = ATA_PIO4,
154 .udma_mask = ATA_UDMA6,
155 .port_ops = &ahci_ops,
156 },
157 [board_ahci_mcp89] =
158 {
159 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA),
Tejun Heo441577e2010-03-29 10:32:39 +0900160 .flags = AHCI_FLAG_COMMON,
161 .pio_mask = ATA_PIO4,
162 .udma_mask = ATA_UDMA6,
163 .port_ops = &ahci_ops,
164 },
165 [board_ahci_mv] =
166 {
167 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
168 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300169 .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
Tejun Heo441577e2010-03-29 10:32:39 +0900170 .pio_mask = ATA_PIO4,
171 .udma_mask = ATA_UDMA6,
172 .port_ops = &ahci_ops,
173 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400174 [board_ahci_sb600] =
Conke Hu55a61602007-03-27 18:33:05 +0800175 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900176 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900177 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
178 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900179 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100180 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400181 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800182 .port_ops = &ahci_pmp_retry_srst_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800183 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400184 [board_ahci_sb700] = /* for SB700 and SB800 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800185 {
Shane Huangbd172432008-06-10 15:52:04 +0800186 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800187 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100188 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800189 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800190 .port_ops = &ahci_pmp_retry_srst_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800191 },
Tejun Heo441577e2010-03-29 10:32:39 +0900192 [board_ahci_vt8251] =
Tejun Heoe297d992008-06-10 00:13:04 +0900193 {
Tejun Heo441577e2010-03-29 10:32:39 +0900194 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heoe297d992008-06-10 00:13:04 +0900195 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100196 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900197 .udma_mask = ATA_UDMA6,
Tejun Heo441577e2010-03-29 10:32:39 +0900198 .port_ops = &ahci_vt8251_ops,
Shaohua Li1b677af2009-11-16 09:56:05 +0800199 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200};
201
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500202static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400203 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400204 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
205 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
206 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
207 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
208 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900209 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400210 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
211 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
212 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
213 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900214 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
Shaohua Li1b677af2009-11-16 09:56:05 +0800215 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900216 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
217 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
218 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
219 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
220 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
221 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
222 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
223 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
224 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
225 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
226 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
227 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
228 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
229 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
230 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400231 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
232 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800233 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500234 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800235 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500236 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
237 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700238 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700239 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500240 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700241 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700242 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500243 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800244 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
245 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci }, /* CPT AHCI */
246 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
247 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci }, /* CPT RAID */
248 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
249 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
Seth Heasley992b3fb2010-09-09 09:44:56 -0700250 { PCI_VDEVICE(INTEL, 0x1d02), board_ahci }, /* PBG AHCI */
251 { PCI_VDEVICE(INTEL, 0x1d04), board_ahci }, /* PBG RAID */
252 { PCI_VDEVICE(INTEL, 0x1d06), board_ahci }, /* PBG RAID */
Seth Heasley64a39032011-03-11 11:57:42 -0800253 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* PBG RAID */
Seth Heasleya4a461a2011-01-10 12:57:17 -0800254 { PCI_VDEVICE(INTEL, 0x2323), board_ahci }, /* DH89xxCC AHCI */
Seth Heasley181e3ce2011-04-20 08:45:20 -0700255 { PCI_VDEVICE(INTEL, 0x1e02), board_ahci }, /* Panther Point AHCI */
256 { PCI_VDEVICE(INTEL, 0x1e03), board_ahci }, /* Panther Point AHCI */
257 { PCI_VDEVICE(INTEL, 0x1e04), board_ahci }, /* Panther Point RAID */
258 { PCI_VDEVICE(INTEL, 0x1e05), board_ahci }, /* Panther Point RAID */
259 { PCI_VDEVICE(INTEL, 0x1e06), board_ahci }, /* Panther Point RAID */
260 { PCI_VDEVICE(INTEL, 0x1e07), board_ahci }, /* Panther Point RAID */
Seth Heasley2cab7a42011-07-14 16:50:49 -0700261 { PCI_VDEVICE(INTEL, 0x1e0e), board_ahci }, /* Panther Point RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800262 { PCI_VDEVICE(INTEL, 0x8c02), board_ahci }, /* Lynx Point AHCI */
263 { PCI_VDEVICE(INTEL, 0x8c03), board_ahci }, /* Lynx Point AHCI */
264 { PCI_VDEVICE(INTEL, 0x8c04), board_ahci }, /* Lynx Point RAID */
265 { PCI_VDEVICE(INTEL, 0x8c05), board_ahci }, /* Lynx Point RAID */
266 { PCI_VDEVICE(INTEL, 0x8c06), board_ahci }, /* Lynx Point RAID */
267 { PCI_VDEVICE(INTEL, 0x8c07), board_ahci }, /* Lynx Point RAID */
268 { PCI_VDEVICE(INTEL, 0x8c0e), board_ahci }, /* Lynx Point RAID */
269 { PCI_VDEVICE(INTEL, 0x8c0f), board_ahci }, /* Lynx Point RAID */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400270
Tejun Heoe34bb372007-02-26 20:24:03 +0900271 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
272 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
273 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400274
275 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800276 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800277 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
278 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
279 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
280 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
281 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
282 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400283
Shane Huange2dd90b2009-07-29 11:34:49 +0800284 /* AMD */
Shane Huang5deab532009-10-13 11:14:00 +0800285 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
Shane Huange2dd90b2009-07-29 11:34:49 +0800286 /* AMD is using RAID class only for ahci controllers */
287 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
288 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
289
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400290 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400291 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900292 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400293
294 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900295 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
296 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
297 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
298 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
299 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
300 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
301 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
302 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heo441577e2010-03-29 10:32:39 +0900303 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_mcp67 }, /* MCP67 */
304 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_mcp67 }, /* MCP67 */
305 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_mcp67 }, /* MCP67 */
306 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_mcp67 }, /* MCP67 */
307 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_mcp67 }, /* MCP67 */
308 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_mcp67 }, /* MCP67 */
309 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_mcp67 }, /* MCP67 */
310 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_mcp67 }, /* MCP67 */
311 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_mcp67 }, /* MCP67 */
312 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_mcp67 }, /* MCP67 */
313 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_mcp67 }, /* MCP67 */
314 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_mcp67 }, /* MCP67 */
315 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_mcp_linux }, /* Linux ID */
316 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_mcp_linux }, /* Linux ID */
317 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_mcp_linux }, /* Linux ID */
318 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_mcp_linux }, /* Linux ID */
319 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_mcp_linux }, /* Linux ID */
320 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_mcp_linux }, /* Linux ID */
321 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_mcp_linux }, /* Linux ID */
322 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_mcp_linux }, /* Linux ID */
323 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_mcp_linux }, /* Linux ID */
324 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_mcp_linux }, /* Linux ID */
325 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_mcp_linux }, /* Linux ID */
326 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_mcp_linux }, /* Linux ID */
327 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_mcp_linux }, /* Linux ID */
328 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_mcp_linux }, /* Linux ID */
329 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_mcp_linux }, /* Linux ID */
330 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_mcp_linux }, /* Linux ID */
331 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_mcp73 }, /* MCP73 */
332 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_mcp73 }, /* MCP73 */
333 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_mcp73 }, /* MCP73 */
334 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_mcp73 }, /* MCP73 */
335 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_mcp73 }, /* MCP73 */
336 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_mcp73 }, /* MCP73 */
337 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_mcp73 }, /* MCP73 */
338 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_mcp73 }, /* MCP73 */
339 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_mcp73 }, /* MCP73 */
340 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_mcp73 }, /* MCP73 */
341 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_mcp73 }, /* MCP73 */
342 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_mcp73 }, /* MCP73 */
343 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci_mcp77 }, /* MCP77 */
344 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci_mcp77 }, /* MCP77 */
345 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci_mcp77 }, /* MCP77 */
346 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci_mcp77 }, /* MCP77 */
347 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci_mcp77 }, /* MCP77 */
348 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci_mcp77 }, /* MCP77 */
349 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci_mcp77 }, /* MCP77 */
350 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci_mcp77 }, /* MCP77 */
351 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci_mcp77 }, /* MCP77 */
352 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci_mcp77 }, /* MCP77 */
353 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci_mcp77 }, /* MCP77 */
354 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci_mcp77 }, /* MCP77 */
355 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci_mcp79 }, /* MCP79 */
356 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci_mcp79 }, /* MCP79 */
357 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci_mcp79 }, /* MCP79 */
358 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci_mcp79 }, /* MCP79 */
359 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci_mcp79 }, /* MCP79 */
360 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci_mcp79 }, /* MCP79 */
361 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci_mcp79 }, /* MCP79 */
362 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci_mcp79 }, /* MCP79 */
363 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci_mcp79 }, /* MCP79 */
364 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci_mcp79 }, /* MCP79 */
365 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci_mcp79 }, /* MCP79 */
366 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci_mcp79 }, /* MCP79 */
367 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci_mcp89 }, /* MCP89 */
368 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci_mcp89 }, /* MCP89 */
369 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci_mcp89 }, /* MCP89 */
370 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci_mcp89 }, /* MCP89 */
371 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci_mcp89 }, /* MCP89 */
372 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci_mcp89 }, /* MCP89 */
373 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci_mcp89 }, /* MCP89 */
374 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci_mcp89 }, /* MCP89 */
375 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci_mcp89 }, /* MCP89 */
376 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci_mcp89 }, /* MCP89 */
377 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci_mcp89 }, /* MCP89 */
378 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci_mcp89 }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400379
Jeff Garzik95916ed2006-07-29 04:10:14 -0400380 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900381 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
382 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
383 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400384
Alessandro Rubini318893e2012-01-06 13:33:39 +0100385 /* ST Microelectronics */
386 { PCI_VDEVICE(STMICRO, 0xCC06), board_ahci }, /* ST ConneXt */
387
Jeff Garzikcd70c262007-07-08 02:29:42 -0400388 /* Marvell */
389 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100390 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Tejun Heo5f173102010-07-24 16:53:48 +0200391 { PCI_DEVICE(0x1b4b, 0x9123),
Anssi Hannula10aca062011-01-18 20:03:26 -0500392 .class = PCI_CLASS_STORAGE_SATA_AHCI,
393 .class_mask = 0xffffff,
Tejun Heo5f173102010-07-24 16:53:48 +0200394 .driver_data = board_ahci_yes_fbs }, /* 88se9128 */
Per Jessen467b41c2011-02-08 13:54:32 +0100395 { PCI_DEVICE(0x1b4b, 0x9125),
396 .driver_data = board_ahci_yes_fbs }, /* 88se9125 */
Tejun Heo50be5e32010-11-29 15:57:14 +0100397 { PCI_DEVICE(0x1b4b, 0x91a3),
398 .driver_data = board_ahci_yes_fbs },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400399
Mark Nelsonc77a0362008-10-23 14:08:16 +1100400 /* Promise */
401 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
402
Keng-Yu Linc9703762011-11-09 01:47:36 -0500403 /* Asmedia */
404 { PCI_VDEVICE(ASMEDIA, 0x0612), board_ahci }, /* ASM1061 */
405
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500406 /* Generic, PCI class code for AHCI */
407 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500408 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500409
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410 { } /* terminate list */
411};
412
413
414static struct pci_driver ahci_pci_driver = {
415 .name = DRV_NAME,
416 .id_table = ahci_pci_tbl,
417 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900418 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900419#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900420 .suspend = ahci_pci_device_suspend,
421 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900422#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423};
424
Alan Cox5b66c822008-09-03 14:48:34 +0100425#if defined(CONFIG_PATA_MARVELL) || defined(CONFIG_PATA_MARVELL_MODULE)
426static int marvell_enable;
427#else
428static int marvell_enable = 1;
429#endif
430module_param(marvell_enable, int, 0644);
431MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
432
433
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300434static void ahci_pci_save_initial_config(struct pci_dev *pdev,
435 struct ahci_host_priv *hpriv)
436{
437 unsigned int force_port_map = 0;
438 unsigned int mask_port_map = 0;
439
440 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361) {
441 dev_info(&pdev->dev, "JMB361 has only one port\n");
442 force_port_map = 1;
443 }
444
445 /*
446 * Temporary Marvell 6145 hack: PATA port presence
447 * is asserted through the standard AHCI port
448 * presence register, as bit 4 (counting from 0)
449 */
450 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
451 if (pdev->device == 0x6121)
452 mask_port_map = 0x3;
453 else
454 mask_port_map = 0xf;
455 dev_info(&pdev->dev,
456 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
457 }
458
Anton Vorontsov1d513352010-03-03 20:17:37 +0300459 ahci_save_initial_config(&pdev->dev, hpriv, force_port_map,
460 mask_port_map);
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300461}
462
Anton Vorontsov33030402010-03-03 20:17:39 +0300463static int ahci_pci_reset_controller(struct ata_host *host)
464{
465 struct pci_dev *pdev = to_pci_dev(host->dev);
466
467 ahci_reset_controller(host);
468
Tejun Heod91542c2006-07-26 15:59:26 +0900469 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300470 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heod91542c2006-07-26 15:59:26 +0900471 u16 tmp16;
472
473 /* configure PCS */
474 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +0900475 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
476 tmp16 |= hpriv->port_map;
477 pci_write_config_word(pdev, 0x92, tmp16);
478 }
Tejun Heod91542c2006-07-26 15:59:26 +0900479 }
480
481 return 0;
482}
483
Anton Vorontsov781d6552010-03-03 20:17:42 +0300484static void ahci_pci_init_controller(struct ata_host *host)
485{
486 struct ahci_host_priv *hpriv = host->private_data;
487 struct pci_dev *pdev = to_pci_dev(host->dev);
488 void __iomem *port_mmio;
489 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100490 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +0900491
Tejun Heo417a1a62007-09-23 13:19:55 +0900492 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100493 if (pdev->device == 0x6121)
494 mv = 2;
495 else
496 mv = 4;
497 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400498
499 writel(0, port_mmio + PORT_IRQ_MASK);
500
501 /* clear port IRQ */
502 tmp = readl(port_mmio + PORT_IRQ_STAT);
503 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
504 if (tmp)
505 writel(tmp, port_mmio + PORT_IRQ_STAT);
506 }
507
Anton Vorontsov781d6552010-03-03 20:17:42 +0300508 ahci_init_controller(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900509}
510
Tejun Heocc0680a2007-08-06 18:36:23 +0900511static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900512 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +0900513{
Tejun Heocc0680a2007-08-06 18:36:23 +0900514 struct ata_port *ap = link->ap;
Tejun Heo9dadd452008-04-07 22:47:19 +0900515 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +0900516 int rc;
517
518 DPRINTK("ENTER\n");
519
Tejun Heo4447d352007-04-17 23:44:08 +0900520 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900521
Tejun Heocc0680a2007-08-06 18:36:23 +0900522 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900523 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +0900524
Tejun Heo4447d352007-04-17 23:44:08 +0900525 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900526
527 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
528
529 /* vt8251 doesn't clear BSY on signature FIS reception,
530 * request follow-up softreset.
531 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900532 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +0900533}
534
Tejun Heoedc93052007-10-25 14:59:16 +0900535static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
536 unsigned long deadline)
537{
538 struct ata_port *ap = link->ap;
539 struct ahci_port_priv *pp = ap->private_data;
540 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
541 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +0900542 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +0900543 int rc;
544
545 ahci_stop_engine(ap);
546
547 /* clear D2H reception area to properly wait for D2H FIS */
548 ata_tf_init(link->device, &tf);
549 tf.command = 0x80;
550 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
551
552 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900553 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +0900554
555 ahci_start_engine(ap);
556
Tejun Heoedc93052007-10-25 14:59:16 +0900557 /* The pseudo configuration device on SIMG4726 attached to
558 * ASUS P5W-DH Deluxe doesn't send signature FIS after
559 * hardreset if no device is attached to the first downstream
560 * port && the pseudo device locks up on SRST w/ PMP==0. To
561 * work around this, wait for !BSY only briefly. If BSY isn't
562 * cleared, perform CLO and proceed to IDENTIFY (achieved by
563 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
564 *
565 * Wait for two seconds. Devices attached to downstream port
566 * which can't process the following IDENTIFY after this will
567 * have to be reset again. For most cases, this should
568 * suffice while making probing snappish enough.
569 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900570 if (online) {
571 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
572 ahci_check_ready);
573 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +0800574 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +0900575 }
Tejun Heo9dadd452008-04-07 22:47:19 +0900576 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +0900577}
578
Tejun Heo438ac6d2007-03-02 17:31:26 +0900579#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900580static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
581{
Jeff Garzikcca39742006-08-24 03:19:22 -0400582 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900583 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +0300584 void __iomem *mmio = hpriv->mmio;
Tejun Heoc1332872006-07-26 15:59:26 +0900585 u32 ctl;
586
Tejun Heo9b10ae82009-05-30 20:50:12 +0900587 if (mesg.event & PM_EVENT_SUSPEND &&
588 hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700589 dev_err(&pdev->dev,
590 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +0900591 return -EIO;
592 }
593
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100594 if (mesg.event & PM_EVENT_SLEEP) {
Tejun Heoc1332872006-07-26 15:59:26 +0900595 /* AHCI spec rev1.1 section 8.3.3:
596 * Software must disable interrupts prior to requesting a
597 * transition of the HBA to D3 state.
598 */
599 ctl = readl(mmio + HOST_CTL);
600 ctl &= ~HOST_IRQ_EN;
601 writel(ctl, mmio + HOST_CTL);
602 readl(mmio + HOST_CTL); /* flush */
603 }
604
605 return ata_pci_device_suspend(pdev, mesg);
606}
607
608static int ahci_pci_device_resume(struct pci_dev *pdev)
609{
Jeff Garzikcca39742006-08-24 03:19:22 -0400610 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heoc1332872006-07-26 15:59:26 +0900611 int rc;
612
Tejun Heo553c4aa2006-12-26 19:39:50 +0900613 rc = ata_pci_device_do_resume(pdev);
614 if (rc)
615 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +0900616
617 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300618 rc = ahci_pci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900619 if (rc)
620 return rc;
621
Anton Vorontsov781d6552010-03-03 20:17:42 +0300622 ahci_pci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900623 }
624
Jeff Garzikcca39742006-08-24 03:19:22 -0400625 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900626
627 return 0;
628}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900629#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900630
Tejun Heo4447d352007-04-17 23:44:08 +0900631static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634
Alessandro Rubini318893e2012-01-06 13:33:39 +0100635 /*
636 * If the device fixup already set the dma_mask to some non-standard
637 * value, don't extend it here. This happens on STA2X11, for example.
638 */
639 if (pdev->dma_mask && pdev->dma_mask < DMA_BIT_MASK(32))
640 return 0;
641
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642 if (using_dac &&
Yang Hongyang6a355282009-04-06 19:01:13 -0700643 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
644 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645 if (rc) {
Yang Hongyang284901a2009-04-06 19:01:15 -0700646 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700648 dev_err(&pdev->dev,
649 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650 return rc;
651 }
652 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -0700654 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700656 dev_err(&pdev->dev, "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657 return rc;
658 }
Yang Hongyang284901a2009-04-06 19:01:15 -0700659 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700661 dev_err(&pdev->dev,
662 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663 return rc;
664 }
665 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666 return 0;
667}
668
Anton Vorontsov439fcae2010-03-03 20:17:43 +0300669static void ahci_pci_print_info(struct ata_host *host)
670{
671 struct pci_dev *pdev = to_pci_dev(host->dev);
672 u16 cc;
673 const char *scc_s;
674
675 pci_read_config_word(pdev, 0x0a, &cc);
676 if (cc == PCI_CLASS_STORAGE_IDE)
677 scc_s = "IDE";
678 else if (cc == PCI_CLASS_STORAGE_SATA)
679 scc_s = "SATA";
680 else if (cc == PCI_CLASS_STORAGE_RAID)
681 scc_s = "RAID";
682 else
683 scc_s = "unknown";
684
685 ahci_print_info(host, scc_s);
686}
687
Tejun Heoedc93052007-10-25 14:59:16 +0900688/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
689 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
690 * support PMP and the 4726 either directly exports the device
691 * attached to the first downstream port or acts as a hardware storage
692 * controller and emulate a single ATA device (can be RAID 0/1 or some
693 * other configuration).
694 *
695 * When there's no device attached to the first downstream port of the
696 * 4726, "Config Disk" appears, which is a pseudo ATA device to
697 * configure the 4726. However, ATA emulation of the device is very
698 * lame. It doesn't send signature D2H Reg FIS after the initial
699 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
700 *
701 * The following function works around the problem by always using
702 * hardreset on the port and not depending on receiving signature FIS
703 * afterward. If signature FIS isn't received soon, ATA class is
704 * assumed without follow-up softreset.
705 */
706static void ahci_p5wdh_workaround(struct ata_host *host)
707{
708 static struct dmi_system_id sysids[] = {
709 {
710 .ident = "P5W DH Deluxe",
711 .matches = {
712 DMI_MATCH(DMI_SYS_VENDOR,
713 "ASUSTEK COMPUTER INC"),
714 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
715 },
716 },
717 { }
718 };
719 struct pci_dev *pdev = to_pci_dev(host->dev);
720
721 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
722 dmi_check_system(sysids)) {
723 struct ata_port *ap = host->ports[1];
724
Joe Perchesa44fec12011-04-15 15:51:58 -0700725 dev_info(&pdev->dev,
726 "enabling ASUS P5W DH Deluxe on-board SIMG4726 workaround\n");
Tejun Heoedc93052007-10-25 14:59:16 +0900727
728 ap->ops = &ahci_p5wdh_ops;
729 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
730 }
731}
732
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900733/* only some SB600 ahci controllers can do 64bit DMA */
734static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +0800735{
736 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +0900737 /*
738 * The oldest version known to be broken is 0901 and
739 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900740 * Enable 64bit DMA on 1501 and anything newer.
741 *
Tejun Heo03d783b2009-08-16 21:04:02 +0900742 * Please read bko#9412 for more info.
743 */
Shane Huang58a09b32009-05-27 15:04:43 +0800744 {
745 .ident = "ASUS M2A-VM",
746 .matches = {
747 DMI_MATCH(DMI_BOARD_VENDOR,
748 "ASUSTeK Computer INC."),
749 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
750 },
Tejun Heo03d783b2009-08-16 21:04:02 +0900751 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +0800752 },
Mark Nelsone65cc192009-11-03 20:06:48 +1100753 /*
754 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
755 * support 64bit DMA.
756 *
757 * BIOS versions earlier than 1.5 had the Manufacturer DMI
758 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
759 * This spelling mistake was fixed in BIOS version 1.5, so
760 * 1.5 and later have the Manufacturer as
761 * "MICRO-STAR INTERNATIONAL CO.,LTD".
762 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
763 *
764 * BIOS versions earlier than 1.9 had a Board Product Name
765 * DMI field of "MS-7376". This was changed to be
766 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
767 * match on DMI_BOARD_NAME of "MS-7376".
768 */
769 {
770 .ident = "MSI K9A2 Platinum",
771 .matches = {
772 DMI_MATCH(DMI_BOARD_VENDOR,
773 "MICRO-STAR INTER"),
774 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
775 },
776 },
Mark Nelson3c4aa912011-06-27 16:33:44 +1000777 /*
778 * All BIOS versions for the Asus M3A support 64bit DMA.
779 * (all release versions from 0301 to 1206 were tested)
780 */
781 {
782 .ident = "ASUS M3A",
783 .matches = {
784 DMI_MATCH(DMI_BOARD_VENDOR,
785 "ASUSTeK Computer INC."),
786 DMI_MATCH(DMI_BOARD_NAME, "M3A"),
787 },
788 },
Shane Huang58a09b32009-05-27 15:04:43 +0800789 { }
790 };
Tejun Heo03d783b2009-08-16 21:04:02 +0900791 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900792 int year, month, date;
793 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +0800794
Tejun Heo03d783b2009-08-16 21:04:02 +0900795 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +0800796 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +0900797 !match)
Shane Huang58a09b32009-05-27 15:04:43 +0800798 return false;
799
Mark Nelsone65cc192009-11-03 20:06:48 +1100800 if (!match->driver_data)
801 goto enable_64bit;
802
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900803 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
804 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +0800805
Mark Nelsone65cc192009-11-03 20:06:48 +1100806 if (strcmp(buf, match->driver_data) >= 0)
807 goto enable_64bit;
808 else {
Joe Perchesa44fec12011-04-15 15:51:58 -0700809 dev_warn(&pdev->dev,
810 "%s: BIOS too old, forcing 32bit DMA, update BIOS\n",
811 match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900812 return false;
813 }
Mark Nelsone65cc192009-11-03 20:06:48 +1100814
815enable_64bit:
Joe Perchesa44fec12011-04-15 15:51:58 -0700816 dev_warn(&pdev->dev, "%s: enabling 64bit DMA\n", match->ident);
Mark Nelsone65cc192009-11-03 20:06:48 +1100817 return true;
Shane Huang58a09b32009-05-27 15:04:43 +0800818}
819
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100820static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
821{
822 static const struct dmi_system_id broken_systems[] = {
823 {
824 .ident = "HP Compaq nx6310",
825 .matches = {
826 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
827 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
828 },
829 /* PCI slot number of the controller */
830 .driver_data = (void *)0x1FUL,
831 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +0100832 {
833 .ident = "HP Compaq 6720s",
834 .matches = {
835 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
836 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
837 },
838 /* PCI slot number of the controller */
839 .driver_data = (void *)0x1FUL,
840 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100841
842 { } /* terminate list */
843 };
844 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
845
846 if (dmi) {
847 unsigned long slot = (unsigned long)dmi->driver_data;
848 /* apply the quirk only to on-board controllers */
849 return slot == PCI_SLOT(pdev->devfn);
850 }
851
852 return false;
853}
854
Tejun Heo9b10ae82009-05-30 20:50:12 +0900855static bool ahci_broken_suspend(struct pci_dev *pdev)
856{
857 static const struct dmi_system_id sysids[] = {
858 /*
859 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
860 * to the harddisk doesn't become online after
861 * resuming from STR. Warn and fail suspend.
Tejun Heo9deb3432010-03-16 09:50:26 +0900862 *
863 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
864 *
865 * Use dates instead of versions to match as HP is
866 * apparently recycling both product and version
867 * strings.
868 *
869 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
Tejun Heo9b10ae82009-05-30 20:50:12 +0900870 */
871 {
872 .ident = "dv4",
873 .matches = {
874 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
875 DMI_MATCH(DMI_PRODUCT_NAME,
876 "HP Pavilion dv4 Notebook PC"),
877 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900878 .driver_data = "20090105", /* F.30 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900879 },
880 {
881 .ident = "dv5",
882 .matches = {
883 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
884 DMI_MATCH(DMI_PRODUCT_NAME,
885 "HP Pavilion dv5 Notebook PC"),
886 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900887 .driver_data = "20090506", /* F.16 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900888 },
889 {
890 .ident = "dv6",
891 .matches = {
892 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
893 DMI_MATCH(DMI_PRODUCT_NAME,
894 "HP Pavilion dv6 Notebook PC"),
895 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900896 .driver_data = "20090423", /* F.21 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900897 },
898 {
899 .ident = "HDX18",
900 .matches = {
901 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
902 DMI_MATCH(DMI_PRODUCT_NAME,
903 "HP HDX18 Notebook PC"),
904 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900905 .driver_data = "20090430", /* F.23 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900906 },
Tejun Heocedc9bf2010-01-28 16:04:15 +0900907 /*
908 * Acer eMachines G725 has the same problem. BIOS
909 * V1.03 is known to be broken. V3.04 is known to
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300910 * work. Between, there are V1.06, V2.06 and V3.03
Tejun Heocedc9bf2010-01-28 16:04:15 +0900911 * that we don't have much idea about. For now,
912 * blacklist anything older than V3.04.
Tejun Heo9deb3432010-03-16 09:50:26 +0900913 *
914 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
Tejun Heocedc9bf2010-01-28 16:04:15 +0900915 */
916 {
917 .ident = "G725",
918 .matches = {
919 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
920 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
921 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900922 .driver_data = "20091216", /* V3.04 */
Tejun Heocedc9bf2010-01-28 16:04:15 +0900923 },
Tejun Heo9b10ae82009-05-30 20:50:12 +0900924 { } /* terminate list */
925 };
926 const struct dmi_system_id *dmi = dmi_first_match(sysids);
Tejun Heo9deb3432010-03-16 09:50:26 +0900927 int year, month, date;
928 char buf[9];
Tejun Heo9b10ae82009-05-30 20:50:12 +0900929
930 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
931 return false;
932
Tejun Heo9deb3432010-03-16 09:50:26 +0900933 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
934 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900935
Tejun Heo9deb3432010-03-16 09:50:26 +0900936 return strcmp(buf, dmi->driver_data) < 0;
Tejun Heo9b10ae82009-05-30 20:50:12 +0900937}
938
Tejun Heo55946392009-08-04 14:30:08 +0900939static bool ahci_broken_online(struct pci_dev *pdev)
940{
941#define ENCODE_BUSDEVFN(bus, slot, func) \
942 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
943 static const struct dmi_system_id sysids[] = {
944 /*
945 * There are several gigabyte boards which use
946 * SIMG5723s configured as hardware RAID. Certain
947 * 5723 firmware revisions shipped there keep the link
948 * online but fail to answer properly to SRST or
949 * IDENTIFY when no device is attached downstream
950 * causing libata to retry quite a few times leading
951 * to excessive detection delay.
952 *
953 * As these firmwares respond to the second reset try
954 * with invalid device signature, considering unknown
955 * sig as offline works around the problem acceptably.
956 */
957 {
958 .ident = "EP45-DQ6",
959 .matches = {
960 DMI_MATCH(DMI_BOARD_VENDOR,
961 "Gigabyte Technology Co., Ltd."),
962 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
963 },
964 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
965 },
966 {
967 .ident = "EP45-DS5",
968 .matches = {
969 DMI_MATCH(DMI_BOARD_VENDOR,
970 "Gigabyte Technology Co., Ltd."),
971 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
972 },
973 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
974 },
975 { } /* terminate list */
976 };
977#undef ENCODE_BUSDEVFN
978 const struct dmi_system_id *dmi = dmi_first_match(sysids);
979 unsigned int val;
980
981 if (!dmi)
982 return false;
983
984 val = (unsigned long)dmi->driver_data;
985
986 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
987}
988
Markus Trippelsdorf8e513212009-10-09 05:41:47 +0200989#ifdef CONFIG_ATA_ACPI
Tejun Heof80ae7e2009-09-16 04:18:03 +0900990static void ahci_gtf_filter_workaround(struct ata_host *host)
991{
992 static const struct dmi_system_id sysids[] = {
993 /*
994 * Aspire 3810T issues a bunch of SATA enable commands
995 * via _GTF including an invalid one and one which is
996 * rejected by the device. Among the successful ones
997 * is FPDMA non-zero offset enable which when enabled
998 * only on the drive side leads to NCQ command
999 * failures. Filter it out.
1000 */
1001 {
1002 .ident = "Aspire 3810T",
1003 .matches = {
1004 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1005 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
1006 },
1007 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
1008 },
1009 { }
1010 };
1011 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1012 unsigned int filter;
1013 int i;
1014
1015 if (!dmi)
1016 return;
1017
1018 filter = (unsigned long)dmi->driver_data;
Joe Perchesa44fec12011-04-15 15:51:58 -07001019 dev_info(host->dev, "applying extra ACPI _GTF filter 0x%x for %s\n",
1020 filter, dmi->ident);
Tejun Heof80ae7e2009-09-16 04:18:03 +09001021
1022 for (i = 0; i < host->n_ports; i++) {
1023 struct ata_port *ap = host->ports[i];
1024 struct ata_link *link;
1025 struct ata_device *dev;
1026
1027 ata_for_each_link(link, ap, EDGE)
1028 ata_for_each_dev(dev, link, ALL)
1029 dev->gtf_filter |= filter;
1030 }
1031}
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001032#else
1033static inline void ahci_gtf_filter_workaround(struct ata_host *host)
1034{}
1035#endif
Tejun Heof80ae7e2009-09-16 04:18:03 +09001036
Tejun Heo24dc5f32007-01-20 16:00:28 +09001037static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038{
Tejun Heoe297d992008-06-10 00:13:04 +09001039 unsigned int board_id = ent->driver_data;
1040 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09001041 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001042 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001043 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001044 struct ata_host *host;
Tejun Heo837f5f82008-02-06 15:13:51 +09001045 int n_ports, i, rc;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001046 int ahci_pci_bar = AHCI_PCI_BAR_STANDARD;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001047
1048 VPRINTK("ENTER\n");
1049
Justin P. Mattockb429dd52010-07-03 07:29:25 -07001050 WARN_ON((int)ATA_MAX_QUEUE > AHCI_MAX_CMDS);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001051
Joe Perches06296a12011-04-15 15:52:00 -07001052 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053
Alan Cox5b66c822008-09-03 14:48:34 +01001054 /* The AHCI driver can only drive the SATA ports, the PATA driver
1055 can drive them all so if both drivers are selected make sure
1056 AHCI stays out of the way */
1057 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
1058 return -ENODEV;
1059
Tejun Heoc6353b42010-06-17 11:42:22 +02001060 /*
1061 * For some reason, MCP89 on MacBook 7,1 doesn't work with
1062 * ahci, use ata_generic instead.
1063 */
1064 if (pdev->vendor == PCI_VENDOR_ID_NVIDIA &&
1065 pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP89_SATA &&
1066 pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
1067 pdev->subsystem_device == 0xcb89)
1068 return -ENODEV;
1069
Mark Nelson7a022672009-11-22 12:07:41 +11001070 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
1071 * At the moment, we can only use the AHCI mode. Let the users know
1072 * that for SAS drives they're out of luck.
1073 */
1074 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
Joe Perchesa44fec12011-04-15 15:51:58 -07001075 dev_info(&pdev->dev,
1076 "PDC42819 can only drive SATA devices with this driver\n");
Mark Nelson7a022672009-11-22 12:07:41 +11001077
Alessandro Rubini318893e2012-01-06 13:33:39 +01001078 /* The Connext uses non-standard BAR */
1079 if (pdev->vendor == PCI_VENDOR_ID_STMICRO && pdev->device == 0xCC06)
1080 ahci_pci_bar = AHCI_PCI_BAR_STA2X11;
1081
Tejun Heo4447d352007-04-17 23:44:08 +09001082 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001083 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001084 if (rc)
1085 return rc;
1086
Tejun Heodea55132008-03-11 19:52:31 +09001087 /* AHCI controllers often implement SFF compatible interface.
1088 * Grab all PCI BARs just in case.
1089 */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001090 rc = pcim_iomap_regions_request_all(pdev, 1 << ahci_pci_bar, DRV_NAME);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001091 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001092 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001093 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001094 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001095
Tejun Heoc4f77922007-12-06 15:09:43 +09001096 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
1097 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
1098 u8 map;
1099
1100 /* ICH6s share the same PCI ID for both piix and ahci
1101 * modes. Enabling ahci mode while MAP indicates
1102 * combined mode is a bad idea. Yield to ata_piix.
1103 */
1104 pci_read_config_byte(pdev, ICH_MAP, &map);
1105 if (map & 0x3) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001106 dev_info(&pdev->dev,
1107 "controller is in combined mode, can't enable AHCI mode\n");
Tejun Heoc4f77922007-12-06 15:09:43 +09001108 return -ENODEV;
1109 }
1110 }
1111
Tejun Heo24dc5f32007-01-20 16:00:28 +09001112 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1113 if (!hpriv)
1114 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09001115 hpriv->flags |= (unsigned long)pi.private_data;
1116
Tejun Heoe297d992008-06-10 00:13:04 +09001117 /* MCP65 revision A1 and A2 can't do MSI */
1118 if (board_id == board_ahci_mcp65 &&
1119 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
1120 hpriv->flags |= AHCI_HFLAG_NO_MSI;
1121
Shane Huange427fe02008-12-30 10:53:41 +08001122 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
1123 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
1124 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
1125
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001126 /* only some SB600s can do 64bit DMA */
1127 if (ahci_sb600_enable_64bit(pdev))
1128 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08001129
Tejun Heo31b239a2009-09-17 00:34:39 +09001130 if ((hpriv->flags & AHCI_HFLAG_NO_MSI) || pci_enable_msi(pdev))
1131 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132
Alessandro Rubini318893e2012-01-06 13:33:39 +01001133 hpriv->mmio = pcim_iomap_table(pdev)[ahci_pci_bar];
Anton Vorontsovd8993342010-03-03 20:17:34 +03001134
Tejun Heo4447d352007-04-17 23:44:08 +09001135 /* save initial config */
Anton Vorontsov394d6e52010-03-03 20:17:36 +03001136 ahci_pci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001137
Tejun Heo4447d352007-04-17 23:44:08 +09001138 /* prepare host */
Robert Hancock453d3132010-01-26 22:33:23 -06001139 if (hpriv->cap & HOST_CAP_NCQ) {
1140 pi.flags |= ATA_FLAG_NCQ;
Tejun Heo83f2b962010-03-30 10:28:32 +09001141 /*
1142 * Auto-activate optimization is supposed to be
1143 * supported on all AHCI controllers indicating NCQ
1144 * capability, but it seems to be broken on some
1145 * chipsets including NVIDIAs.
1146 */
1147 if (!(hpriv->flags & AHCI_HFLAG_NO_FPDMA_AA))
Robert Hancock453d3132010-01-26 22:33:23 -06001148 pi.flags |= ATA_FLAG_FPDMA_AA;
1149 }
Tejun Heo4447d352007-04-17 23:44:08 +09001150
Tejun Heo7d50b602007-09-23 13:19:54 +09001151 if (hpriv->cap & HOST_CAP_PMP)
1152 pi.flags |= ATA_FLAG_PMP;
1153
Anton Vorontsov0cbb0e72010-03-03 20:17:45 +03001154 ahci_set_em_messages(hpriv, &pi);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001155
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001156 if (ahci_broken_system_poweroff(pdev)) {
1157 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
1158 dev_info(&pdev->dev,
1159 "quirky BIOS, skipping spindown on poweroff\n");
1160 }
1161
Tejun Heo9b10ae82009-05-30 20:50:12 +09001162 if (ahci_broken_suspend(pdev)) {
1163 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
Joe Perchesa44fec12011-04-15 15:51:58 -07001164 dev_warn(&pdev->dev,
1165 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +09001166 }
1167
Tejun Heo55946392009-08-04 14:30:08 +09001168 if (ahci_broken_online(pdev)) {
1169 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
1170 dev_info(&pdev->dev,
1171 "online status unreliable, applying workaround\n");
1172 }
1173
Tejun Heo837f5f82008-02-06 15:13:51 +09001174 /* CAP.NP sometimes indicate the index of the last enabled
1175 * port, at other times, that of the last possible port, so
1176 * determining the maximum port number requires looking at
1177 * both CAP.NP and port_map.
1178 */
1179 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
1180
1181 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09001182 if (!host)
1183 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001184 host->private_data = hpriv;
1185
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001186 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08001187 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001188 else
1189 printk(KERN_INFO "ahci: SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08001190
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001191 if (pi.flags & ATA_FLAG_EM)
1192 ahci_reset_em(host);
1193
Tejun Heo4447d352007-04-17 23:44:08 +09001194 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001195 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09001196
Alessandro Rubini318893e2012-01-06 13:33:39 +01001197 ata_port_pbar_desc(ap, ahci_pci_bar, -1, "abar");
1198 ata_port_pbar_desc(ap, ahci_pci_bar,
Tejun Heocbcdd872007-08-18 13:14:55 +09001199 0x100 + ap->port_no * 0x80, "port");
1200
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001201 /* set enclosure management message type */
1202 if (ap->flags & ATA_FLAG_EM)
Harry Zhang008dbd62010-04-23 17:27:19 +08001203 ap->em_message_type = hpriv->em_msg_type;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001204
1205
Jeff Garzikdab632e2007-05-28 08:33:01 -04001206 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09001207 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04001208 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001209 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001210
Tejun Heoedc93052007-10-25 14:59:16 +09001211 /* apply workaround for ASUS P5W DH Deluxe mainboard */
1212 ahci_p5wdh_workaround(host);
1213
Tejun Heof80ae7e2009-09-16 04:18:03 +09001214 /* apply gtf filter quirk */
1215 ahci_gtf_filter_workaround(host);
1216
Linus Torvalds1da177e2005-04-16 15:20:36 -07001217 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001218 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001219 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001220 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001221
Anton Vorontsov33030402010-03-03 20:17:39 +03001222 rc = ahci_pci_reset_controller(host);
Tejun Heo4447d352007-04-17 23:44:08 +09001223 if (rc)
1224 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001225
Anton Vorontsov781d6552010-03-03 20:17:42 +03001226 ahci_pci_init_controller(host);
Anton Vorontsov439fcae2010-03-03 20:17:43 +03001227 ahci_pci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001228
Tejun Heo4447d352007-04-17 23:44:08 +09001229 pci_set_master(pdev);
1230 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
1231 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04001232}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001233
1234static int __init ahci_init(void)
1235{
Pavel Roskinb7887192006-08-10 18:13:18 +09001236 return pci_register_driver(&ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001237}
1238
Linus Torvalds1da177e2005-04-16 15:20:36 -07001239static void __exit ahci_exit(void)
1240{
1241 pci_unregister_driver(&ahci_pci_driver);
1242}
1243
1244
1245MODULE_AUTHOR("Jeff Garzik");
1246MODULE_DESCRIPTION("AHCI SATA low-level driver");
1247MODULE_LICENSE("GPL");
1248MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001249MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001250
1251module_init(ahci_init);
1252module_exit(ahci_exit);