blob: ce7fc519f61476b18650eda35bda7eda92d57d80 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Akshay Joshi0206e352011-08-16 15:34:10 -040044bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020045static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010046static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080047
48typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040049 /* given values */
50 int n;
51 int m1, m2;
52 int p1, p2;
53 /* derived values */
54 int dot;
55 int vco;
56 int m;
57 int p;
Jesse Barnes79e53942008-11-07 14:24:08 -080058} intel_clock_t;
59
60typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040061 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080062} intel_range_t;
63
64typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040065 int dot_limit;
66 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080067} intel_p2_t;
68
69#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080070typedef struct intel_limit intel_limit_t;
71struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040072 intel_range_t dot, vco, n, m, m1, m2, p, p1;
73 intel_p2_t p2;
74 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
Sean Paulcec2f352012-01-10 15:09:36 -080075 int, int, intel_clock_t *, intel_clock_t *);
Ma Lingd4906092009-03-18 20:13:27 +080076};
Jesse Barnes79e53942008-11-07 14:24:08 -080077
Jesse Barnes2377b742010-07-07 14:06:43 -070078/* FDI */
79#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
80
Daniel Vetterd2acd212012-10-20 20:57:43 +020081int
82intel_pch_rawclk(struct drm_device *dev)
83{
84 struct drm_i915_private *dev_priv = dev->dev_private;
85
86 WARN_ON(!HAS_PCH_SPLIT(dev));
87
88 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
89}
90
Ma Lingd4906092009-03-18 20:13:27 +080091static bool
92intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080093 int target, int refclk, intel_clock_t *match_clock,
94 intel_clock_t *best_clock);
Ma Lingd4906092009-03-18 20:13:27 +080095static bool
96intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080097 int target, int refclk, intel_clock_t *match_clock,
98 intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080099
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700100static bool
101intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800102 int target, int refclk, intel_clock_t *match_clock,
103 intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800104static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500105intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800106 int target, int refclk, intel_clock_t *match_clock,
107 intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700108
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700109static bool
110intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
111 int target, int refclk, intel_clock_t *match_clock,
112 intel_clock_t *best_clock);
113
Chris Wilson021357a2010-09-07 20:54:59 +0100114static inline u32 /* units of 100MHz */
115intel_fdi_link_freq(struct drm_device *dev)
116{
Chris Wilson8b99e682010-10-13 09:59:17 +0100117 if (IS_GEN5(dev)) {
118 struct drm_i915_private *dev_priv = dev->dev_private;
119 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
120 } else
121 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100122}
123
Keith Packarde4b36692009-06-05 19:22:17 -0700124static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400125 .dot = { .min = 25000, .max = 350000 },
126 .vco = { .min = 930000, .max = 1400000 },
127 .n = { .min = 3, .max = 16 },
128 .m = { .min = 96, .max = 140 },
129 .m1 = { .min = 18, .max = 26 },
130 .m2 = { .min = 6, .max = 16 },
131 .p = { .min = 4, .max = 128 },
132 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700133 .p2 = { .dot_limit = 165000,
134 .p2_slow = 4, .p2_fast = 2 },
Ma Lingd4906092009-03-18 20:13:27 +0800135 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700136};
137
138static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400139 .dot = { .min = 25000, .max = 350000 },
140 .vco = { .min = 930000, .max = 1400000 },
141 .n = { .min = 3, .max = 16 },
142 .m = { .min = 96, .max = 140 },
143 .m1 = { .min = 18, .max = 26 },
144 .m2 = { .min = 6, .max = 16 },
145 .p = { .min = 4, .max = 128 },
146 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700147 .p2 = { .dot_limit = 165000,
148 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800149 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700150};
Eric Anholt273e27c2011-03-30 13:01:10 -0700151
Keith Packarde4b36692009-06-05 19:22:17 -0700152static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400153 .dot = { .min = 20000, .max = 400000 },
154 .vco = { .min = 1400000, .max = 2800000 },
155 .n = { .min = 1, .max = 6 },
156 .m = { .min = 70, .max = 120 },
157 .m1 = { .min = 10, .max = 22 },
158 .m2 = { .min = 5, .max = 9 },
159 .p = { .min = 5, .max = 80 },
160 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700161 .p2 = { .dot_limit = 200000,
162 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800163 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700164};
165
166static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400167 .dot = { .min = 20000, .max = 400000 },
168 .vco = { .min = 1400000, .max = 2800000 },
169 .n = { .min = 1, .max = 6 },
170 .m = { .min = 70, .max = 120 },
171 .m1 = { .min = 10, .max = 22 },
172 .m2 = { .min = 5, .max = 9 },
173 .p = { .min = 7, .max = 98 },
174 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700175 .p2 = { .dot_limit = 112000,
176 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800177 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700178};
179
Eric Anholt273e27c2011-03-30 13:01:10 -0700180
Keith Packarde4b36692009-06-05 19:22:17 -0700181static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700182 .dot = { .min = 25000, .max = 270000 },
183 .vco = { .min = 1750000, .max = 3500000},
184 .n = { .min = 1, .max = 4 },
185 .m = { .min = 104, .max = 138 },
186 .m1 = { .min = 17, .max = 23 },
187 .m2 = { .min = 5, .max = 11 },
188 .p = { .min = 10, .max = 30 },
189 .p1 = { .min = 1, .max = 3},
190 .p2 = { .dot_limit = 270000,
191 .p2_slow = 10,
192 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800193 },
Ma Lingd4906092009-03-18 20:13:27 +0800194 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700195};
196
197static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700198 .dot = { .min = 22000, .max = 400000 },
199 .vco = { .min = 1750000, .max = 3500000},
200 .n = { .min = 1, .max = 4 },
201 .m = { .min = 104, .max = 138 },
202 .m1 = { .min = 16, .max = 23 },
203 .m2 = { .min = 5, .max = 11 },
204 .p = { .min = 5, .max = 80 },
205 .p1 = { .min = 1, .max = 8},
206 .p2 = { .dot_limit = 165000,
207 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800208 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700209};
210
211static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700212 .dot = { .min = 20000, .max = 115000 },
213 .vco = { .min = 1750000, .max = 3500000 },
214 .n = { .min = 1, .max = 3 },
215 .m = { .min = 104, .max = 138 },
216 .m1 = { .min = 17, .max = 23 },
217 .m2 = { .min = 5, .max = 11 },
218 .p = { .min = 28, .max = 112 },
219 .p1 = { .min = 2, .max = 8 },
220 .p2 = { .dot_limit = 0,
221 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800222 },
Ma Lingd4906092009-03-18 20:13:27 +0800223 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700224};
225
226static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700227 .dot = { .min = 80000, .max = 224000 },
228 .vco = { .min = 1750000, .max = 3500000 },
229 .n = { .min = 1, .max = 3 },
230 .m = { .min = 104, .max = 138 },
231 .m1 = { .min = 17, .max = 23 },
232 .m2 = { .min = 5, .max = 11 },
233 .p = { .min = 14, .max = 42 },
234 .p1 = { .min = 2, .max = 6 },
235 .p2 = { .dot_limit = 0,
236 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800237 },
Ma Lingd4906092009-03-18 20:13:27 +0800238 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700239};
240
241static const intel_limit_t intel_limits_g4x_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400242 .dot = { .min = 161670, .max = 227000 },
243 .vco = { .min = 1750000, .max = 3500000},
244 .n = { .min = 1, .max = 2 },
245 .m = { .min = 97, .max = 108 },
246 .m1 = { .min = 0x10, .max = 0x12 },
247 .m2 = { .min = 0x05, .max = 0x06 },
248 .p = { .min = 10, .max = 20 },
249 .p1 = { .min = 1, .max = 2},
250 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700251 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400252 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700253};
254
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500255static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400256 .dot = { .min = 20000, .max = 400000},
257 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700258 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400259 .n = { .min = 3, .max = 6 },
260 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700261 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400262 .m1 = { .min = 0, .max = 0 },
263 .m2 = { .min = 0, .max = 254 },
264 .p = { .min = 5, .max = 80 },
265 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700266 .p2 = { .dot_limit = 200000,
267 .p2_slow = 10, .p2_fast = 5 },
Shaohua Li61157072009-04-03 15:24:43 +0800268 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700269};
270
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500271static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400272 .dot = { .min = 20000, .max = 400000 },
273 .vco = { .min = 1700000, .max = 3500000 },
274 .n = { .min = 3, .max = 6 },
275 .m = { .min = 2, .max = 256 },
276 .m1 = { .min = 0, .max = 0 },
277 .m2 = { .min = 0, .max = 254 },
278 .p = { .min = 7, .max = 112 },
279 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700280 .p2 = { .dot_limit = 112000,
281 .p2_slow = 14, .p2_fast = 14 },
Shaohua Li61157072009-04-03 15:24:43 +0800282 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700283};
284
Eric Anholt273e27c2011-03-30 13:01:10 -0700285/* Ironlake / Sandybridge
286 *
287 * We calculate clock using (register_value + 2) for N/M1/M2, so here
288 * the range value for them is (actual_value - 2).
289 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800290static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700291 .dot = { .min = 25000, .max = 350000 },
292 .vco = { .min = 1760000, .max = 3510000 },
293 .n = { .min = 1, .max = 5 },
294 .m = { .min = 79, .max = 127 },
295 .m1 = { .min = 12, .max = 22 },
296 .m2 = { .min = 5, .max = 9 },
297 .p = { .min = 5, .max = 80 },
298 .p1 = { .min = 1, .max = 8 },
299 .p2 = { .dot_limit = 225000,
300 .p2_slow = 10, .p2_fast = 5 },
Zhao Yakui45476682009-12-31 16:06:04 +0800301 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700302};
303
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800304static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700305 .dot = { .min = 25000, .max = 350000 },
306 .vco = { .min = 1760000, .max = 3510000 },
307 .n = { .min = 1, .max = 3 },
308 .m = { .min = 79, .max = 118 },
309 .m1 = { .min = 12, .max = 22 },
310 .m2 = { .min = 5, .max = 9 },
311 .p = { .min = 28, .max = 112 },
312 .p1 = { .min = 2, .max = 8 },
313 .p2 = { .dot_limit = 225000,
314 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800315 .find_pll = intel_g4x_find_best_PLL,
316};
317
318static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700319 .dot = { .min = 25000, .max = 350000 },
320 .vco = { .min = 1760000, .max = 3510000 },
321 .n = { .min = 1, .max = 3 },
322 .m = { .min = 79, .max = 127 },
323 .m1 = { .min = 12, .max = 22 },
324 .m2 = { .min = 5, .max = 9 },
325 .p = { .min = 14, .max = 56 },
326 .p1 = { .min = 2, .max = 8 },
327 .p2 = { .dot_limit = 225000,
328 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800329 .find_pll = intel_g4x_find_best_PLL,
330};
331
Eric Anholt273e27c2011-03-30 13:01:10 -0700332/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800333static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700334 .dot = { .min = 25000, .max = 350000 },
335 .vco = { .min = 1760000, .max = 3510000 },
336 .n = { .min = 1, .max = 2 },
337 .m = { .min = 79, .max = 126 },
338 .m1 = { .min = 12, .max = 22 },
339 .m2 = { .min = 5, .max = 9 },
340 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400341 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700342 .p2 = { .dot_limit = 225000,
343 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800344 .find_pll = intel_g4x_find_best_PLL,
345};
346
347static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700348 .dot = { .min = 25000, .max = 350000 },
349 .vco = { .min = 1760000, .max = 3510000 },
350 .n = { .min = 1, .max = 3 },
351 .m = { .min = 79, .max = 126 },
352 .m1 = { .min = 12, .max = 22 },
353 .m2 = { .min = 5, .max = 9 },
354 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400355 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700356 .p2 = { .dot_limit = 225000,
357 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800358 .find_pll = intel_g4x_find_best_PLL,
359};
360
361static const intel_limit_t intel_limits_ironlake_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400362 .dot = { .min = 25000, .max = 350000 },
363 .vco = { .min = 1760000, .max = 3510000},
364 .n = { .min = 1, .max = 2 },
365 .m = { .min = 81, .max = 90 },
366 .m1 = { .min = 12, .max = 22 },
367 .m2 = { .min = 5, .max = 9 },
368 .p = { .min = 10, .max = 20 },
369 .p1 = { .min = 1, .max = 2},
370 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700371 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400372 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800373};
374
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700375static const intel_limit_t intel_limits_vlv_dac = {
376 .dot = { .min = 25000, .max = 270000 },
377 .vco = { .min = 4000000, .max = 6000000 },
378 .n = { .min = 1, .max = 7 },
379 .m = { .min = 22, .max = 450 }, /* guess */
380 .m1 = { .min = 2, .max = 3 },
381 .m2 = { .min = 11, .max = 156 },
382 .p = { .min = 10, .max = 30 },
383 .p1 = { .min = 2, .max = 3 },
384 .p2 = { .dot_limit = 270000,
385 .p2_slow = 2, .p2_fast = 20 },
386 .find_pll = intel_vlv_find_best_pll,
387};
388
389static const intel_limit_t intel_limits_vlv_hdmi = {
390 .dot = { .min = 20000, .max = 165000 },
Vijay Purushothaman17dc9252012-09-27 19:13:09 +0530391 .vco = { .min = 4000000, .max = 5994000},
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700392 .n = { .min = 1, .max = 7 },
393 .m = { .min = 60, .max = 300 }, /* guess */
394 .m1 = { .min = 2, .max = 3 },
395 .m2 = { .min = 11, .max = 156 },
396 .p = { .min = 10, .max = 30 },
397 .p1 = { .min = 2, .max = 3 },
398 .p2 = { .dot_limit = 270000,
399 .p2_slow = 2, .p2_fast = 20 },
400 .find_pll = intel_vlv_find_best_pll,
401};
402
403static const intel_limit_t intel_limits_vlv_dp = {
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530404 .dot = { .min = 25000, .max = 270000 },
405 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700406 .n = { .min = 1, .max = 7 },
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530407 .m = { .min = 22, .max = 450 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700408 .m1 = { .min = 2, .max = 3 },
409 .m2 = { .min = 11, .max = 156 },
410 .p = { .min = 10, .max = 30 },
411 .p1 = { .min = 2, .max = 3 },
412 .p2 = { .dot_limit = 270000,
413 .p2_slow = 2, .p2_fast = 20 },
414 .find_pll = intel_vlv_find_best_pll,
415};
416
Jesse Barnes57f350b2012-03-28 13:39:25 -0700417u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg)
418{
419 unsigned long flags;
420 u32 val = 0;
421
422 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
423 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
424 DRM_ERROR("DPIO idle wait timed out\n");
425 goto out_unlock;
426 }
427
428 I915_WRITE(DPIO_REG, reg);
429 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_READ | DPIO_PORTID |
430 DPIO_BYTE);
431 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
432 DRM_ERROR("DPIO read wait timed out\n");
433 goto out_unlock;
434 }
435 val = I915_READ(DPIO_DATA);
436
437out_unlock:
438 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
439 return val;
440}
441
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700442static void intel_dpio_write(struct drm_i915_private *dev_priv, int reg,
443 u32 val)
444{
445 unsigned long flags;
446
447 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
448 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
449 DRM_ERROR("DPIO idle wait timed out\n");
450 goto out_unlock;
451 }
452
453 I915_WRITE(DPIO_DATA, val);
454 I915_WRITE(DPIO_REG, reg);
455 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_WRITE | DPIO_PORTID |
456 DPIO_BYTE);
457 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100))
458 DRM_ERROR("DPIO write wait timed out\n");
459
460out_unlock:
461 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
462}
463
Jesse Barnes57f350b2012-03-28 13:39:25 -0700464static void vlv_init_dpio(struct drm_device *dev)
465{
466 struct drm_i915_private *dev_priv = dev->dev_private;
467
468 /* Reset the DPIO config */
469 I915_WRITE(DPIO_CTL, 0);
470 POSTING_READ(DPIO_CTL);
471 I915_WRITE(DPIO_CTL, 1);
472 POSTING_READ(DPIO_CTL);
473}
474
Daniel Vetter618563e2012-04-01 13:38:50 +0200475static int intel_dual_link_lvds_callback(const struct dmi_system_id *id)
476{
477 DRM_INFO("Forcing lvds to dual link mode on %s\n", id->ident);
478 return 1;
479}
480
481static const struct dmi_system_id intel_dual_link_lvds[] = {
482 {
483 .callback = intel_dual_link_lvds_callback,
484 .ident = "Apple MacBook Pro (Core i5/i7 Series)",
485 .matches = {
486 DMI_MATCH(DMI_SYS_VENDOR, "Apple Inc."),
487 DMI_MATCH(DMI_PRODUCT_NAME, "MacBookPro8,2"),
488 },
489 },
490 { } /* terminating entry */
491};
492
Takashi Iwaib0354382012-03-20 13:07:05 +0100493static bool is_dual_link_lvds(struct drm_i915_private *dev_priv,
494 unsigned int reg)
495{
496 unsigned int val;
497
Takashi Iwai121d5272012-03-20 13:07:06 +0100498 /* use the module option value if specified */
499 if (i915_lvds_channel_mode > 0)
500 return i915_lvds_channel_mode == 2;
501
Daniel Vetter618563e2012-04-01 13:38:50 +0200502 if (dmi_check_system(intel_dual_link_lvds))
503 return true;
504
Takashi Iwaib0354382012-03-20 13:07:05 +0100505 if (dev_priv->lvds_val)
506 val = dev_priv->lvds_val;
507 else {
508 /* BIOS should set the proper LVDS register value at boot, but
509 * in reality, it doesn't set the value when the lid is closed;
510 * we need to check "the value to be set" in VBT when LVDS
511 * register is uninitialized.
512 */
513 val = I915_READ(reg);
Seth Forshee14d94a32012-06-13 13:46:58 -0500514 if (!(val & ~(LVDS_PIPE_MASK | LVDS_DETECTED)))
Takashi Iwaib0354382012-03-20 13:07:05 +0100515 val = dev_priv->bios_lvds_val;
516 dev_priv->lvds_val = val;
517 }
518 return (val & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP;
519}
520
Chris Wilson1b894b52010-12-14 20:04:54 +0000521static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
522 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800523{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800524 struct drm_device *dev = crtc->dev;
525 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800526 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800527
528 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Takashi Iwaib0354382012-03-20 13:07:05 +0100529 if (is_dual_link_lvds(dev_priv, PCH_LVDS)) {
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800530 /* LVDS dual channel */
Chris Wilson1b894b52010-12-14 20:04:54 +0000531 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800532 limit = &intel_limits_ironlake_dual_lvds_100m;
533 else
534 limit = &intel_limits_ironlake_dual_lvds;
535 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000536 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800537 limit = &intel_limits_ironlake_single_lvds_100m;
538 else
539 limit = &intel_limits_ironlake_single_lvds;
540 }
541 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Jani Nikula547dc042012-11-02 11:24:03 +0200542 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Zhao Yakui45476682009-12-31 16:06:04 +0800543 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800544 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800545 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800546
547 return limit;
548}
549
Ma Ling044c7c42009-03-18 20:13:23 +0800550static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
551{
552 struct drm_device *dev = crtc->dev;
553 struct drm_i915_private *dev_priv = dev->dev_private;
554 const intel_limit_t *limit;
555
556 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Takashi Iwaib0354382012-03-20 13:07:05 +0100557 if (is_dual_link_lvds(dev_priv, LVDS))
Ma Ling044c7c42009-03-18 20:13:23 +0800558 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700559 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800560 else
561 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700562 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800563 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
564 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700565 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800566 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700567 limit = &intel_limits_g4x_sdvo;
Akshay Joshi0206e352011-08-16 15:34:10 -0400568 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700569 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800570 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700571 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800572
573 return limit;
574}
575
Chris Wilson1b894b52010-12-14 20:04:54 +0000576static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800577{
578 struct drm_device *dev = crtc->dev;
579 const intel_limit_t *limit;
580
Eric Anholtbad720f2009-10-22 16:11:14 -0700581 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000582 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800583 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800584 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500585 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800586 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500587 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800588 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500589 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700590 } else if (IS_VALLEYVIEW(dev)) {
591 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
592 limit = &intel_limits_vlv_dac;
593 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
594 limit = &intel_limits_vlv_hdmi;
595 else
596 limit = &intel_limits_vlv_dp;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100597 } else if (!IS_GEN2(dev)) {
598 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
599 limit = &intel_limits_i9xx_lvds;
600 else
601 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800602 } else {
603 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700604 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800605 else
Keith Packarde4b36692009-06-05 19:22:17 -0700606 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800607 }
608 return limit;
609}
610
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500611/* m1 is reserved as 0 in Pineview, n is a ring counter */
612static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800613{
Shaohua Li21778322009-02-23 15:19:16 +0800614 clock->m = clock->m2 + 2;
615 clock->p = clock->p1 * clock->p2;
616 clock->vco = refclk * clock->m / clock->n;
617 clock->dot = clock->vco / clock->p;
618}
619
620static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
621{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500622 if (IS_PINEVIEW(dev)) {
623 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800624 return;
625 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800626 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
627 clock->p = clock->p1 * clock->p2;
628 clock->vco = refclk * clock->m / (clock->n + 2);
629 clock->dot = clock->vco / clock->p;
630}
631
Jesse Barnes79e53942008-11-07 14:24:08 -0800632/**
633 * Returns whether any output on the specified pipe is of the specified type
634 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100635bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800636{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100637 struct drm_device *dev = crtc->dev;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100638 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800639
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200640 for_each_encoder_on_crtc(dev, crtc, encoder)
641 if (encoder->type == type)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100642 return true;
643
644 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800645}
646
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800647#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800648/**
649 * Returns whether the given set of divisors are valid for a given refclk with
650 * the given connectors.
651 */
652
Chris Wilson1b894b52010-12-14 20:04:54 +0000653static bool intel_PLL_is_valid(struct drm_device *dev,
654 const intel_limit_t *limit,
655 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800656{
Jesse Barnes79e53942008-11-07 14:24:08 -0800657 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400658 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800659 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400660 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800661 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400662 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800663 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400664 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500665 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400666 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800667 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400668 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800669 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400670 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800671 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400672 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800673 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
674 * connector, etc., rather than just a single range.
675 */
676 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400677 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800678
679 return true;
680}
681
Ma Lingd4906092009-03-18 20:13:27 +0800682static bool
683intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800684 int target, int refclk, intel_clock_t *match_clock,
685 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800686
Jesse Barnes79e53942008-11-07 14:24:08 -0800687{
688 struct drm_device *dev = crtc->dev;
689 struct drm_i915_private *dev_priv = dev->dev_private;
690 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800691 int err = target;
692
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200693 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800694 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800695 /*
696 * For LVDS, if the panel is on, just rely on its current
697 * settings for dual-channel. We haven't figured out how to
698 * reliably set up different single/dual channel state, if we
699 * even can.
700 */
Takashi Iwaib0354382012-03-20 13:07:05 +0100701 if (is_dual_link_lvds(dev_priv, LVDS))
Jesse Barnes79e53942008-11-07 14:24:08 -0800702 clock.p2 = limit->p2.p2_fast;
703 else
704 clock.p2 = limit->p2.p2_slow;
705 } else {
706 if (target < limit->p2.dot_limit)
707 clock.p2 = limit->p2.p2_slow;
708 else
709 clock.p2 = limit->p2.p2_fast;
710 }
711
Akshay Joshi0206e352011-08-16 15:34:10 -0400712 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800713
Zhao Yakui42158662009-11-20 11:24:18 +0800714 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
715 clock.m1++) {
716 for (clock.m2 = limit->m2.min;
717 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500718 /* m1 is always 0 in Pineview */
719 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800720 break;
721 for (clock.n = limit->n.min;
722 clock.n <= limit->n.max; clock.n++) {
723 for (clock.p1 = limit->p1.min;
724 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800725 int this_err;
726
Shaohua Li21778322009-02-23 15:19:16 +0800727 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000728 if (!intel_PLL_is_valid(dev, limit,
729 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800730 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800731 if (match_clock &&
732 clock.p != match_clock->p)
733 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800734
735 this_err = abs(clock.dot - target);
736 if (this_err < err) {
737 *best_clock = clock;
738 err = this_err;
739 }
740 }
741 }
742 }
743 }
744
745 return (err != target);
746}
747
Ma Lingd4906092009-03-18 20:13:27 +0800748static bool
749intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800750 int target, int refclk, intel_clock_t *match_clock,
751 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800752{
753 struct drm_device *dev = crtc->dev;
754 struct drm_i915_private *dev_priv = dev->dev_private;
755 intel_clock_t clock;
756 int max_n;
757 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400758 /* approximately equals target * 0.00585 */
759 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800760 found = false;
761
762 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800763 int lvds_reg;
764
Eric Anholtc619eed2010-01-28 16:45:52 -0800765 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800766 lvds_reg = PCH_LVDS;
767 else
768 lvds_reg = LVDS;
769 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800770 LVDS_CLKB_POWER_UP)
771 clock.p2 = limit->p2.p2_fast;
772 else
773 clock.p2 = limit->p2.p2_slow;
774 } else {
775 if (target < limit->p2.dot_limit)
776 clock.p2 = limit->p2.p2_slow;
777 else
778 clock.p2 = limit->p2.p2_fast;
779 }
780
781 memset(best_clock, 0, sizeof(*best_clock));
782 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200783 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800784 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200785 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800786 for (clock.m1 = limit->m1.max;
787 clock.m1 >= limit->m1.min; clock.m1--) {
788 for (clock.m2 = limit->m2.max;
789 clock.m2 >= limit->m2.min; clock.m2--) {
790 for (clock.p1 = limit->p1.max;
791 clock.p1 >= limit->p1.min; clock.p1--) {
792 int this_err;
793
Shaohua Li21778322009-02-23 15:19:16 +0800794 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000795 if (!intel_PLL_is_valid(dev, limit,
796 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800797 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800798 if (match_clock &&
799 clock.p != match_clock->p)
800 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000801
802 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800803 if (this_err < err_most) {
804 *best_clock = clock;
805 err_most = this_err;
806 max_n = clock.n;
807 found = true;
808 }
809 }
810 }
811 }
812 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800813 return found;
814}
Ma Lingd4906092009-03-18 20:13:27 +0800815
Zhenyu Wang2c072452009-06-05 15:38:42 +0800816static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500817intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800818 int target, int refclk, intel_clock_t *match_clock,
819 intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800820{
821 struct drm_device *dev = crtc->dev;
822 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800823
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800824 if (target < 200000) {
825 clock.n = 1;
826 clock.p1 = 2;
827 clock.p2 = 10;
828 clock.m1 = 12;
829 clock.m2 = 9;
830 } else {
831 clock.n = 2;
832 clock.p1 = 1;
833 clock.p2 = 10;
834 clock.m1 = 14;
835 clock.m2 = 8;
836 }
837 intel_clock(dev, refclk, &clock);
838 memcpy(best_clock, &clock, sizeof(intel_clock_t));
839 return true;
840}
841
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700842/* DisplayPort has only two frequencies, 162MHz and 270MHz */
843static bool
844intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800845 int target, int refclk, intel_clock_t *match_clock,
846 intel_clock_t *best_clock)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700847{
Chris Wilson5eddb702010-09-11 13:48:45 +0100848 intel_clock_t clock;
849 if (target < 200000) {
850 clock.p1 = 2;
851 clock.p2 = 10;
852 clock.n = 2;
853 clock.m1 = 23;
854 clock.m2 = 8;
855 } else {
856 clock.p1 = 1;
857 clock.p2 = 10;
858 clock.n = 1;
859 clock.m1 = 14;
860 clock.m2 = 2;
861 }
862 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
863 clock.p = (clock.p1 * clock.p2);
864 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
865 clock.vco = 0;
866 memcpy(best_clock, &clock, sizeof(intel_clock_t));
867 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700868}
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700869static bool
870intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
871 int target, int refclk, intel_clock_t *match_clock,
872 intel_clock_t *best_clock)
873{
874 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
875 u32 m, n, fastclk;
876 u32 updrate, minupdate, fracbits, p;
877 unsigned long bestppm, ppm, absppm;
878 int dotclk, flag;
879
Alan Coxaf447bd2012-07-25 13:49:18 +0100880 flag = 0;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700881 dotclk = target * 1000;
882 bestppm = 1000000;
883 ppm = absppm = 0;
884 fastclk = dotclk / (2*100);
885 updrate = 0;
886 minupdate = 19200;
887 fracbits = 1;
888 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
889 bestm1 = bestm2 = bestp1 = bestp2 = 0;
890
891 /* based on hardware requirement, prefer smaller n to precision */
892 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
893 updrate = refclk / n;
894 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
895 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
896 if (p2 > 10)
897 p2 = p2 - 1;
898 p = p1 * p2;
899 /* based on hardware requirement, prefer bigger m1,m2 values */
900 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
901 m2 = (((2*(fastclk * p * n / m1 )) +
902 refclk) / (2*refclk));
903 m = m1 * m2;
904 vco = updrate * m;
905 if (vco >= limit->vco.min && vco < limit->vco.max) {
906 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
907 absppm = (ppm > 0) ? ppm : (-ppm);
908 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
909 bestppm = 0;
910 flag = 1;
911 }
912 if (absppm < bestppm - 10) {
913 bestppm = absppm;
914 flag = 1;
915 }
916 if (flag) {
917 bestn = n;
918 bestm1 = m1;
919 bestm2 = m2;
920 bestp1 = p1;
921 bestp2 = p2;
922 flag = 0;
923 }
924 }
925 }
926 }
927 }
928 }
929 best_clock->n = bestn;
930 best_clock->m1 = bestm1;
931 best_clock->m2 = bestm2;
932 best_clock->p1 = bestp1;
933 best_clock->p2 = bestp2;
934
935 return true;
936}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700937
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200938enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
939 enum pipe pipe)
940{
941 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
942 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
943
944 return intel_crtc->cpu_transcoder;
945}
946
Paulo Zanonia928d532012-05-04 17:18:15 -0300947static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
948{
949 struct drm_i915_private *dev_priv = dev->dev_private;
950 u32 frame, frame_reg = PIPEFRAME(pipe);
951
952 frame = I915_READ(frame_reg);
953
954 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
955 DRM_DEBUG_KMS("vblank wait timed out\n");
956}
957
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700958/**
959 * intel_wait_for_vblank - wait for vblank on a given pipe
960 * @dev: drm device
961 * @pipe: pipe to wait for
962 *
963 * Wait for vblank to occur on a given pipe. Needed for various bits of
964 * mode setting code.
965 */
966void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800967{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700968 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800969 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700970
Paulo Zanonia928d532012-05-04 17:18:15 -0300971 if (INTEL_INFO(dev)->gen >= 5) {
972 ironlake_wait_for_vblank(dev, pipe);
973 return;
974 }
975
Chris Wilson300387c2010-09-05 20:25:43 +0100976 /* Clear existing vblank status. Note this will clear any other
977 * sticky status fields as well.
978 *
979 * This races with i915_driver_irq_handler() with the result
980 * that either function could miss a vblank event. Here it is not
981 * fatal, as we will either wait upon the next vblank interrupt or
982 * timeout. Generally speaking intel_wait_for_vblank() is only
983 * called during modeset at which time the GPU should be idle and
984 * should *not* be performing page flips and thus not waiting on
985 * vblanks...
986 * Currently, the result of us stealing a vblank from the irq
987 * handler is that a single frame will be skipped during swapbuffers.
988 */
989 I915_WRITE(pipestat_reg,
990 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
991
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700992 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100993 if (wait_for(I915_READ(pipestat_reg) &
994 PIPE_VBLANK_INTERRUPT_STATUS,
995 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700996 DRM_DEBUG_KMS("vblank wait timed out\n");
997}
998
Keith Packardab7ad7f2010-10-03 00:33:06 -0700999/*
1000 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001001 * @dev: drm device
1002 * @pipe: pipe to wait for
1003 *
1004 * After disabling a pipe, we can't wait for vblank in the usual way,
1005 * spinning on the vblank interrupt status bit, since we won't actually
1006 * see an interrupt when the pipe is disabled.
1007 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001008 * On Gen4 and above:
1009 * wait for the pipe register state bit to turn off
1010 *
1011 * Otherwise:
1012 * wait for the display line value to settle (it usually
1013 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001014 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001015 */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001016void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001017{
1018 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001019 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1020 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001021
Keith Packardab7ad7f2010-10-03 00:33:06 -07001022 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001023 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001024
Keith Packardab7ad7f2010-10-03 00:33:06 -07001025 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001026 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1027 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001028 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001029 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -03001030 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +01001031 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -07001032 unsigned long timeout = jiffies + msecs_to_jiffies(100);
1033
Paulo Zanoni837ba002012-05-04 17:18:14 -03001034 if (IS_GEN2(dev))
1035 line_mask = DSL_LINEMASK_GEN2;
1036 else
1037 line_mask = DSL_LINEMASK_GEN3;
1038
Keith Packardab7ad7f2010-10-03 00:33:06 -07001039 /* Wait for the display line to settle */
1040 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -03001041 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -07001042 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -03001043 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -07001044 time_after(timeout, jiffies));
1045 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +02001046 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001047 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001048}
1049
Jesse Barnesb24e7172011-01-04 15:09:30 -08001050static const char *state_string(bool enabled)
1051{
1052 return enabled ? "on" : "off";
1053}
1054
1055/* Only for pre-ILK configs */
1056static void assert_pll(struct drm_i915_private *dev_priv,
1057 enum pipe pipe, bool state)
1058{
1059 int reg;
1060 u32 val;
1061 bool cur_state;
1062
1063 reg = DPLL(pipe);
1064 val = I915_READ(reg);
1065 cur_state = !!(val & DPLL_VCO_ENABLE);
1066 WARN(cur_state != state,
1067 "PLL state assertion failure (expected %s, current %s)\n",
1068 state_string(state), state_string(cur_state));
1069}
1070#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1071#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1072
Jesse Barnes040484a2011-01-03 12:14:26 -08001073/* For ILK+ */
1074static void assert_pch_pll(struct drm_i915_private *dev_priv,
Chris Wilson92b27b02012-05-20 18:10:50 +01001075 struct intel_pch_pll *pll,
1076 struct intel_crtc *crtc,
1077 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001078{
Jesse Barnes040484a2011-01-03 12:14:26 -08001079 u32 val;
1080 bool cur_state;
1081
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001082 if (HAS_PCH_LPT(dev_priv->dev)) {
1083 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
1084 return;
1085 }
1086
Chris Wilson92b27b02012-05-20 18:10:50 +01001087 if (WARN (!pll,
1088 "asserting PCH PLL %s with no PLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001089 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001090
Chris Wilson92b27b02012-05-20 18:10:50 +01001091 val = I915_READ(pll->pll_reg);
1092 cur_state = !!(val & DPLL_VCO_ENABLE);
1093 WARN(cur_state != state,
1094 "PCH PLL state for reg %x assertion failure (expected %s, current %s), val=%08x\n",
1095 pll->pll_reg, state_string(state), state_string(cur_state), val);
1096
1097 /* Make sure the selected PLL is correctly attached to the transcoder */
1098 if (crtc && HAS_PCH_CPT(dev_priv->dev)) {
Jesse Barnesd3ccbe82011-10-12 09:27:42 -07001099 u32 pch_dpll;
1100
1101 pch_dpll = I915_READ(PCH_DPLL_SEL);
Chris Wilson92b27b02012-05-20 18:10:50 +01001102 cur_state = pll->pll_reg == _PCH_DPLL_B;
1103 if (!WARN(((pch_dpll >> (4 * crtc->pipe)) & 1) != cur_state,
1104 "PLL[%d] not attached to this transcoder %d: %08x\n",
1105 cur_state, crtc->pipe, pch_dpll)) {
1106 cur_state = !!(val >> (4*crtc->pipe + 3));
1107 WARN(cur_state != state,
1108 "PLL[%d] not %s on this transcoder %d: %08x\n",
1109 pll->pll_reg == _PCH_DPLL_B,
1110 state_string(state),
1111 crtc->pipe,
1112 val);
1113 }
Jesse Barnesd3ccbe82011-10-12 09:27:42 -07001114 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001115}
Chris Wilson92b27b02012-05-20 18:10:50 +01001116#define assert_pch_pll_enabled(d, p, c) assert_pch_pll(d, p, c, true)
1117#define assert_pch_pll_disabled(d, p, c) assert_pch_pll(d, p, c, false)
Jesse Barnes040484a2011-01-03 12:14:26 -08001118
1119static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1120 enum pipe pipe, bool state)
1121{
1122 int reg;
1123 u32 val;
1124 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001125 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1126 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001127
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001128 if (IS_HASWELL(dev_priv->dev)) {
1129 /* On Haswell, DDI is used instead of FDI_TX_CTL */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001130 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001131 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001132 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001133 } else {
1134 reg = FDI_TX_CTL(pipe);
1135 val = I915_READ(reg);
1136 cur_state = !!(val & FDI_TX_ENABLE);
1137 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001138 WARN(cur_state != state,
1139 "FDI TX state assertion failure (expected %s, current %s)\n",
1140 state_string(state), state_string(cur_state));
1141}
1142#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1143#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1144
1145static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1146 enum pipe pipe, bool state)
1147{
1148 int reg;
1149 u32 val;
1150 bool cur_state;
1151
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001152 reg = FDI_RX_CTL(pipe);
1153 val = I915_READ(reg);
1154 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001155 WARN(cur_state != state,
1156 "FDI RX state assertion failure (expected %s, current %s)\n",
1157 state_string(state), state_string(cur_state));
1158}
1159#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1160#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1161
1162static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1163 enum pipe pipe)
1164{
1165 int reg;
1166 u32 val;
1167
1168 /* ILK FDI PLL is always enabled */
1169 if (dev_priv->info->gen == 5)
1170 return;
1171
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001172 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
1173 if (IS_HASWELL(dev_priv->dev))
1174 return;
1175
Jesse Barnes040484a2011-01-03 12:14:26 -08001176 reg = FDI_TX_CTL(pipe);
1177 val = I915_READ(reg);
1178 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1179}
1180
1181static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1182 enum pipe pipe)
1183{
1184 int reg;
1185 u32 val;
1186
1187 reg = FDI_RX_CTL(pipe);
1188 val = I915_READ(reg);
1189 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1190}
1191
Jesse Barnesea0760c2011-01-04 15:09:32 -08001192static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1193 enum pipe pipe)
1194{
1195 int pp_reg, lvds_reg;
1196 u32 val;
1197 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001198 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001199
1200 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1201 pp_reg = PCH_PP_CONTROL;
1202 lvds_reg = PCH_LVDS;
1203 } else {
1204 pp_reg = PP_CONTROL;
1205 lvds_reg = LVDS;
1206 }
1207
1208 val = I915_READ(pp_reg);
1209 if (!(val & PANEL_POWER_ON) ||
1210 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1211 locked = false;
1212
1213 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1214 panel_pipe = PIPE_B;
1215
1216 WARN(panel_pipe == pipe && locked,
1217 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001218 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001219}
1220
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001221void assert_pipe(struct drm_i915_private *dev_priv,
1222 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001223{
1224 int reg;
1225 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001226 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001227 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1228 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001229
Daniel Vetter8e636782012-01-22 01:36:48 +01001230 /* if we need the pipe A quirk it must be always on */
1231 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1232 state = true;
1233
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001234 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001235 val = I915_READ(reg);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001236 cur_state = !!(val & PIPECONF_ENABLE);
1237 WARN(cur_state != state,
1238 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001239 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001240}
1241
Chris Wilson931872f2012-01-16 23:01:13 +00001242static void assert_plane(struct drm_i915_private *dev_priv,
1243 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001244{
1245 int reg;
1246 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001247 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001248
1249 reg = DSPCNTR(plane);
1250 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001251 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1252 WARN(cur_state != state,
1253 "plane %c assertion failure (expected %s, current %s)\n",
1254 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001255}
1256
Chris Wilson931872f2012-01-16 23:01:13 +00001257#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1258#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1259
Jesse Barnesb24e7172011-01-04 15:09:30 -08001260static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1261 enum pipe pipe)
1262{
1263 int reg, i;
1264 u32 val;
1265 int cur_pipe;
1266
Jesse Barnes19ec1352011-02-02 12:28:02 -08001267 /* Planes are fixed to pipes on ILK+ */
Adam Jackson28c057942011-10-07 14:38:42 -04001268 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1269 reg = DSPCNTR(pipe);
1270 val = I915_READ(reg);
1271 WARN((val & DISPLAY_PLANE_ENABLE),
1272 "plane %c assertion failure, should be disabled but not\n",
1273 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001274 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001275 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001276
Jesse Barnesb24e7172011-01-04 15:09:30 -08001277 /* Need to check both planes against the pipe */
1278 for (i = 0; i < 2; i++) {
1279 reg = DSPCNTR(i);
1280 val = I915_READ(reg);
1281 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1282 DISPPLANE_SEL_PIPE_SHIFT;
1283 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001284 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1285 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001286 }
1287}
1288
Jesse Barnes92f25842011-01-04 15:09:34 -08001289static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1290{
1291 u32 val;
1292 bool enabled;
1293
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001294 if (HAS_PCH_LPT(dev_priv->dev)) {
1295 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1296 return;
1297 }
1298
Jesse Barnes92f25842011-01-04 15:09:34 -08001299 val = I915_READ(PCH_DREF_CONTROL);
1300 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1301 DREF_SUPERSPREAD_SOURCE_MASK));
1302 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1303}
1304
1305static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
1306 enum pipe pipe)
1307{
1308 int reg;
1309 u32 val;
1310 bool enabled;
1311
1312 reg = TRANSCONF(pipe);
1313 val = I915_READ(reg);
1314 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001315 WARN(enabled,
1316 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1317 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001318}
1319
Keith Packard4e634382011-08-06 10:39:45 -07001320static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1321 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001322{
1323 if ((val & DP_PORT_EN) == 0)
1324 return false;
1325
1326 if (HAS_PCH_CPT(dev_priv->dev)) {
1327 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1328 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1329 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1330 return false;
1331 } else {
1332 if ((val & DP_PIPE_MASK) != (pipe << 30))
1333 return false;
1334 }
1335 return true;
1336}
1337
Keith Packard1519b992011-08-06 10:35:34 -07001338static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1339 enum pipe pipe, u32 val)
1340{
1341 if ((val & PORT_ENABLE) == 0)
1342 return false;
1343
1344 if (HAS_PCH_CPT(dev_priv->dev)) {
1345 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1346 return false;
1347 } else {
1348 if ((val & TRANSCODER_MASK) != TRANSCODER(pipe))
1349 return false;
1350 }
1351 return true;
1352}
1353
1354static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1355 enum pipe pipe, u32 val)
1356{
1357 if ((val & LVDS_PORT_EN) == 0)
1358 return false;
1359
1360 if (HAS_PCH_CPT(dev_priv->dev)) {
1361 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1362 return false;
1363 } else {
1364 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1365 return false;
1366 }
1367 return true;
1368}
1369
1370static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1371 enum pipe pipe, u32 val)
1372{
1373 if ((val & ADPA_DAC_ENABLE) == 0)
1374 return false;
1375 if (HAS_PCH_CPT(dev_priv->dev)) {
1376 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1377 return false;
1378 } else {
1379 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1380 return false;
1381 }
1382 return true;
1383}
1384
Jesse Barnes291906f2011-02-02 12:28:03 -08001385static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001386 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001387{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001388 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001389 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001390 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001391 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001392
Daniel Vetter75c5da22012-09-10 21:58:29 +02001393 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1394 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001395 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001396}
1397
1398static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1399 enum pipe pipe, int reg)
1400{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001401 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001402 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001403 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001404 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001405
Daniel Vetter75c5da22012-09-10 21:58:29 +02001406 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & PORT_ENABLE) == 0
1407 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001408 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001409}
1410
1411static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1412 enum pipe pipe)
1413{
1414 int reg;
1415 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001416
Keith Packardf0575e92011-07-25 22:12:43 -07001417 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1418 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1419 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001420
1421 reg = PCH_ADPA;
1422 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001423 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001424 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001425 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001426
1427 reg = PCH_LVDS;
1428 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001429 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001430 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001431 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001432
1433 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
1434 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
1435 assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
1436}
1437
Jesse Barnesb24e7172011-01-04 15:09:30 -08001438/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001439 * intel_enable_pll - enable a PLL
1440 * @dev_priv: i915 private structure
1441 * @pipe: pipe PLL to enable
1442 *
1443 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1444 * make sure the PLL reg is writable first though, since the panel write
1445 * protect mechanism may be enabled.
1446 *
1447 * Note! This is for pre-ILK only.
Thomas Richter7434a252012-07-18 19:22:30 +02001448 *
1449 * Unfortunately needed by dvo_ns2501 since the dvo depends on it running.
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001450 */
1451static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1452{
1453 int reg;
1454 u32 val;
1455
1456 /* No really, not for ILK+ */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07001457 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001458
1459 /* PLL is protected by panel, make sure we can write it */
1460 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1461 assert_panel_unlocked(dev_priv, pipe);
1462
1463 reg = DPLL(pipe);
1464 val = I915_READ(reg);
1465 val |= DPLL_VCO_ENABLE;
1466
1467 /* We do this three times for luck */
1468 I915_WRITE(reg, val);
1469 POSTING_READ(reg);
1470 udelay(150); /* wait for warmup */
1471 I915_WRITE(reg, val);
1472 POSTING_READ(reg);
1473 udelay(150); /* wait for warmup */
1474 I915_WRITE(reg, val);
1475 POSTING_READ(reg);
1476 udelay(150); /* wait for warmup */
1477}
1478
1479/**
1480 * intel_disable_pll - disable a PLL
1481 * @dev_priv: i915 private structure
1482 * @pipe: pipe PLL to disable
1483 *
1484 * Disable the PLL for @pipe, making sure the pipe is off first.
1485 *
1486 * Note! This is for pre-ILK only.
1487 */
1488static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1489{
1490 int reg;
1491 u32 val;
1492
1493 /* Don't disable pipe A or pipe A PLLs if needed */
1494 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1495 return;
1496
1497 /* Make sure the pipe isn't still relying on us */
1498 assert_pipe_disabled(dev_priv, pipe);
1499
1500 reg = DPLL(pipe);
1501 val = I915_READ(reg);
1502 val &= ~DPLL_VCO_ENABLE;
1503 I915_WRITE(reg, val);
1504 POSTING_READ(reg);
1505}
1506
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001507/* SBI access */
1508static void
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001509intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
1510 enum intel_sbi_destination destination)
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001511{
1512 unsigned long flags;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001513 u32 tmp;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001514
1515 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001516 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0, 100)) {
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001517 DRM_ERROR("timeout waiting for SBI to become ready\n");
1518 goto out_unlock;
1519 }
1520
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001521 I915_WRITE(SBI_ADDR, (reg << 16));
1522 I915_WRITE(SBI_DATA, value);
1523
1524 if (destination == SBI_ICLK)
1525 tmp = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRWR;
1526 else
1527 tmp = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IOWR;
1528 I915_WRITE(SBI_CTL_STAT, SBI_BUSY | tmp);
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001529
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001530 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001531 100)) {
1532 DRM_ERROR("timeout waiting for SBI to complete write transaction\n");
1533 goto out_unlock;
1534 }
1535
1536out_unlock:
1537 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
1538}
1539
1540static u32
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001541intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
1542 enum intel_sbi_destination destination)
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001543{
1544 unsigned long flags;
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001545 u32 value = 0;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001546
1547 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001548 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0, 100)) {
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001549 DRM_ERROR("timeout waiting for SBI to become ready\n");
1550 goto out_unlock;
1551 }
1552
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001553 I915_WRITE(SBI_ADDR, (reg << 16));
1554
1555 if (destination == SBI_ICLK)
1556 value = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRRD;
1557 else
1558 value = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IORD;
1559 I915_WRITE(SBI_CTL_STAT, value | SBI_BUSY);
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001560
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001561 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001562 100)) {
1563 DRM_ERROR("timeout waiting for SBI to complete read transaction\n");
1564 goto out_unlock;
1565 }
1566
1567 value = I915_READ(SBI_DATA);
1568
1569out_unlock:
1570 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
1571 return value;
1572}
1573
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001574/**
Paulo Zanonib6b4e182012-10-31 18:12:38 -02001575 * ironlake_enable_pch_pll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001576 * @dev_priv: i915 private structure
1577 * @pipe: pipe PLL to enable
1578 *
1579 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1580 * drives the transcoder clock.
1581 */
Paulo Zanonib6b4e182012-10-31 18:12:38 -02001582static void ironlake_enable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001583{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001584 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
Chris Wilson48da64a2012-05-13 20:16:12 +01001585 struct intel_pch_pll *pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001586 int reg;
1587 u32 val;
1588
Chris Wilson48da64a2012-05-13 20:16:12 +01001589 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001590 BUG_ON(dev_priv->info->gen < 5);
Chris Wilson48da64a2012-05-13 20:16:12 +01001591 pll = intel_crtc->pch_pll;
1592 if (pll == NULL)
1593 return;
1594
1595 if (WARN_ON(pll->refcount == 0))
1596 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001597
1598 DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
1599 pll->pll_reg, pll->active, pll->on,
1600 intel_crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001601
1602 /* PCH refclock must be enabled first */
1603 assert_pch_refclk_enabled(dev_priv);
1604
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001605 if (pll->active++ && pll->on) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001606 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001607 return;
1608 }
1609
1610 DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);
1611
1612 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001613 val = I915_READ(reg);
1614 val |= DPLL_VCO_ENABLE;
1615 I915_WRITE(reg, val);
1616 POSTING_READ(reg);
1617 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001618
1619 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001620}
1621
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001622static void intel_disable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001623{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001624 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
1625 struct intel_pch_pll *pll = intel_crtc->pch_pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001626 int reg;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001627 u32 val;
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001628
Jesse Barnes92f25842011-01-04 15:09:34 -08001629 /* PCH only available on ILK+ */
1630 BUG_ON(dev_priv->info->gen < 5);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001631 if (pll == NULL)
1632 return;
1633
Chris Wilson48da64a2012-05-13 20:16:12 +01001634 if (WARN_ON(pll->refcount == 0))
1635 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001636
1637 DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
1638 pll->pll_reg, pll->active, pll->on,
1639 intel_crtc->base.base.id);
1640
Chris Wilson48da64a2012-05-13 20:16:12 +01001641 if (WARN_ON(pll->active == 0)) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001642 assert_pch_pll_disabled(dev_priv, pll, NULL);
Chris Wilson48da64a2012-05-13 20:16:12 +01001643 return;
1644 }
1645
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001646 if (--pll->active) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001647 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001648 return;
1649 }
1650
1651 DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);
Jesse Barnes92f25842011-01-04 15:09:34 -08001652
1653 /* Make sure transcoder isn't still depending on us */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001654 assert_transcoder_disabled(dev_priv, intel_crtc->pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001655
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001656 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001657 val = I915_READ(reg);
1658 val &= ~DPLL_VCO_ENABLE;
1659 I915_WRITE(reg, val);
1660 POSTING_READ(reg);
1661 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001662
1663 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001664}
1665
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001666static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1667 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001668{
Daniel Vetter23670b322012-11-01 09:15:30 +01001669 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001670 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetter23670b322012-11-01 09:15:30 +01001671 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001672
1673 /* PCH only available on ILK+ */
1674 BUG_ON(dev_priv->info->gen < 5);
1675
1676 /* Make sure PCH DPLL is enabled */
Chris Wilson92b27b02012-05-20 18:10:50 +01001677 assert_pch_pll_enabled(dev_priv,
1678 to_intel_crtc(crtc)->pch_pll,
1679 to_intel_crtc(crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001680
1681 /* FDI must be feeding us bits for PCH ports */
1682 assert_fdi_tx_enabled(dev_priv, pipe);
1683 assert_fdi_rx_enabled(dev_priv, pipe);
1684
Daniel Vetter23670b322012-11-01 09:15:30 +01001685 if (HAS_PCH_CPT(dev)) {
1686 /* Workaround: Set the timing override bit before enabling the
1687 * pch transcoder. */
1688 reg = TRANS_CHICKEN2(pipe);
1689 val = I915_READ(reg);
1690 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1691 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001692 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001693
Jesse Barnes040484a2011-01-03 12:14:26 -08001694 reg = TRANSCONF(pipe);
1695 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001696 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001697
1698 if (HAS_PCH_IBX(dev_priv->dev)) {
1699 /*
1700 * make the BPC in transcoder be consistent with
1701 * that in pipeconf reg.
1702 */
1703 val &= ~PIPE_BPC_MASK;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001704 val |= pipeconf_val & PIPE_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001705 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001706
1707 val &= ~TRANS_INTERLACE_MASK;
1708 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001709 if (HAS_PCH_IBX(dev_priv->dev) &&
1710 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1711 val |= TRANS_LEGACY_INTERLACED_ILK;
1712 else
1713 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001714 else
1715 val |= TRANS_PROGRESSIVE;
1716
Jesse Barnes040484a2011-01-03 12:14:26 -08001717 I915_WRITE(reg, val | TRANS_ENABLE);
1718 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1719 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1720}
1721
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001722static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001723 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001724{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001725 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001726
1727 /* PCH only available on ILK+ */
1728 BUG_ON(dev_priv->info->gen < 5);
1729
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001730 /* FDI must be feeding us bits for PCH ports */
Paulo Zanoni937bb612012-10-31 18:12:47 -02001731 assert_fdi_tx_enabled(dev_priv, cpu_transcoder);
1732 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001733
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001734 /* Workaround: set timing override bit. */
1735 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001736 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001737 I915_WRITE(_TRANSA_CHICKEN2, val);
1738
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001739 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001740 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001741
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001742 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1743 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001744 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001745 else
1746 val |= TRANS_PROGRESSIVE;
1747
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001748 I915_WRITE(TRANSCONF(TRANSCODER_A), val);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001749 if (wait_for(I915_READ(_TRANSACONF) & TRANS_STATE_ENABLE, 100))
1750 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001751}
1752
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001753static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1754 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001755{
Daniel Vetter23670b322012-11-01 09:15:30 +01001756 struct drm_device *dev = dev_priv->dev;
1757 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001758
1759 /* FDI relies on the transcoder */
1760 assert_fdi_tx_disabled(dev_priv, pipe);
1761 assert_fdi_rx_disabled(dev_priv, pipe);
1762
Jesse Barnes291906f2011-02-02 12:28:03 -08001763 /* Ports must be off as well */
1764 assert_pch_ports_disabled(dev_priv, pipe);
1765
Jesse Barnes040484a2011-01-03 12:14:26 -08001766 reg = TRANSCONF(pipe);
1767 val = I915_READ(reg);
1768 val &= ~TRANS_ENABLE;
1769 I915_WRITE(reg, val);
1770 /* wait for PCH transcoder off, transcoder state */
1771 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Jesse Barnes4c9c18c2011-10-13 09:46:32 -07001772 DRM_ERROR("failed to disable transcoder %d\n", pipe);
Daniel Vetter23670b322012-11-01 09:15:30 +01001773
1774 if (!HAS_PCH_IBX(dev)) {
1775 /* Workaround: Clear the timing override chicken bit again. */
1776 reg = TRANS_CHICKEN2(pipe);
1777 val = I915_READ(reg);
1778 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1779 I915_WRITE(reg, val);
1780 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001781}
1782
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001783static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001784{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001785 u32 val;
1786
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001787 val = I915_READ(_TRANSACONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001788 val &= ~TRANS_ENABLE;
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001789 I915_WRITE(_TRANSACONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001790 /* wait for PCH transcoder off, transcoder state */
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001791 if (wait_for((I915_READ(_TRANSACONF) & TRANS_STATE_ENABLE) == 0, 50))
1792 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001793
1794 /* Workaround: clear timing override bit. */
1795 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001796 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001797 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001798}
1799
1800/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001801 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001802 * @dev_priv: i915 private structure
1803 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001804 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001805 *
1806 * Enable @pipe, making sure that various hardware specific requirements
1807 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1808 *
1809 * @pipe should be %PIPE_A or %PIPE_B.
1810 *
1811 * Will wait until the pipe is actually running (i.e. first vblank) before
1812 * returning.
1813 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001814static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1815 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001816{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001817 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1818 pipe);
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001819 enum transcoder pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001820 int reg;
1821 u32 val;
1822
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001823 if (IS_HASWELL(dev_priv->dev))
1824 pch_transcoder = TRANSCODER_A;
1825 else
1826 pch_transcoder = pipe;
1827
Jesse Barnesb24e7172011-01-04 15:09:30 -08001828 /*
1829 * A pipe without a PLL won't actually be able to drive bits from
1830 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1831 * need the check.
1832 */
1833 if (!HAS_PCH_SPLIT(dev_priv->dev))
1834 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001835 else {
1836 if (pch_port) {
1837 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001838 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1839 assert_fdi_tx_pll_enabled(dev_priv, cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001840 }
1841 /* FIXME: assert CPU port conditions for SNB+ */
1842 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001843
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001844 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001845 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001846 if (val & PIPECONF_ENABLE)
1847 return;
1848
1849 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001850 intel_wait_for_vblank(dev_priv->dev, pipe);
1851}
1852
1853/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001854 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001855 * @dev_priv: i915 private structure
1856 * @pipe: pipe to disable
1857 *
1858 * Disable @pipe, making sure that various hardware specific requirements
1859 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1860 *
1861 * @pipe should be %PIPE_A or %PIPE_B.
1862 *
1863 * Will wait until the pipe has shut down before returning.
1864 */
1865static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1866 enum pipe pipe)
1867{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001868 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1869 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001870 int reg;
1871 u32 val;
1872
1873 /*
1874 * Make sure planes won't keep trying to pump pixels to us,
1875 * or we might hang the display.
1876 */
1877 assert_planes_disabled(dev_priv, pipe);
1878
1879 /* Don't disable pipe A or pipe A PLLs if needed */
1880 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1881 return;
1882
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001883 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001884 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001885 if ((val & PIPECONF_ENABLE) == 0)
1886 return;
1887
1888 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001889 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1890}
1891
Keith Packardd74362c2011-07-28 14:47:14 -07001892/*
1893 * Plane regs are double buffered, going from enabled->disabled needs a
1894 * trigger in order to latch. The display address reg provides this.
1895 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001896void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001897 enum plane plane)
1898{
Damien Lespiau14f86142012-10-29 15:24:49 +00001899 if (dev_priv->info->gen >= 4)
1900 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1901 else
1902 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
Keith Packardd74362c2011-07-28 14:47:14 -07001903}
1904
Jesse Barnesb24e7172011-01-04 15:09:30 -08001905/**
1906 * intel_enable_plane - enable a display plane on a given pipe
1907 * @dev_priv: i915 private structure
1908 * @plane: plane to enable
1909 * @pipe: pipe being fed
1910 *
1911 * Enable @plane on @pipe, making sure that @pipe is running first.
1912 */
1913static void intel_enable_plane(struct drm_i915_private *dev_priv,
1914 enum plane plane, enum pipe pipe)
1915{
1916 int reg;
1917 u32 val;
1918
1919 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1920 assert_pipe_enabled(dev_priv, pipe);
1921
1922 reg = DSPCNTR(plane);
1923 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001924 if (val & DISPLAY_PLANE_ENABLE)
1925 return;
1926
1927 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001928 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001929 intel_wait_for_vblank(dev_priv->dev, pipe);
1930}
1931
Jesse Barnesb24e7172011-01-04 15:09:30 -08001932/**
1933 * intel_disable_plane - disable a display plane
1934 * @dev_priv: i915 private structure
1935 * @plane: plane to disable
1936 * @pipe: pipe consuming the data
1937 *
1938 * Disable @plane; should be an independent operation.
1939 */
1940static void intel_disable_plane(struct drm_i915_private *dev_priv,
1941 enum plane plane, enum pipe pipe)
1942{
1943 int reg;
1944 u32 val;
1945
1946 reg = DSPCNTR(plane);
1947 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001948 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1949 return;
1950
1951 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001952 intel_flush_display_plane(dev_priv, plane);
1953 intel_wait_for_vblank(dev_priv->dev, pipe);
1954}
1955
Chris Wilson127bd2a2010-07-23 23:32:05 +01001956int
Chris Wilson48b956c2010-09-14 12:50:34 +01001957intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001958 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001959 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001960{
Chris Wilsonce453d82011-02-21 14:43:56 +00001961 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001962 u32 alignment;
1963 int ret;
1964
Chris Wilson05394f32010-11-08 19:18:58 +00001965 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001966 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001967 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1968 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001969 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001970 alignment = 4 * 1024;
1971 else
1972 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001973 break;
1974 case I915_TILING_X:
1975 /* pin() will align the object as required by fence */
1976 alignment = 0;
1977 break;
1978 case I915_TILING_Y:
1979 /* FIXME: Is this true? */
1980 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1981 return -EINVAL;
1982 default:
1983 BUG();
1984 }
1985
Chris Wilsonce453d82011-02-21 14:43:56 +00001986 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001987 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001988 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001989 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001990
1991 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1992 * fence, whereas 965+ only requires a fence if using
1993 * framebuffer compression. For simplicity, we always install
1994 * a fence as the cost is not that onerous.
1995 */
Chris Wilson06d98132012-04-17 15:31:24 +01001996 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001997 if (ret)
1998 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001999
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002000 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002001
Chris Wilsonce453d82011-02-21 14:43:56 +00002002 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002003 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002004
2005err_unpin:
2006 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002007err_interruptible:
2008 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002009 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002010}
2011
Chris Wilson1690e1e2011-12-14 13:57:08 +01002012void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2013{
2014 i915_gem_object_unpin_fence(obj);
2015 i915_gem_object_unpin(obj);
2016}
2017
Daniel Vetterc2c75132012-07-05 12:17:30 +02002018/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2019 * is assumed to be a power-of-two. */
Damien Lespiau5a35e992012-10-26 18:20:12 +01002020unsigned long intel_gen4_compute_offset_xtiled(int *x, int *y,
2021 unsigned int bpp,
2022 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002023{
2024 int tile_rows, tiles;
2025
2026 tile_rows = *y / 8;
2027 *y %= 8;
2028 tiles = *x / (512/bpp);
2029 *x %= 512/bpp;
2030
2031 return tile_rows * pitch * 8 + tiles * 4096;
2032}
2033
Jesse Barnes17638cd2011-06-24 12:19:23 -07002034static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2035 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002036{
2037 struct drm_device *dev = crtc->dev;
2038 struct drm_i915_private *dev_priv = dev->dev_private;
2039 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2040 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002041 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002042 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002043 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002044 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002045 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002046
2047 switch (plane) {
2048 case 0:
2049 case 1:
2050 break;
2051 default:
2052 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2053 return -EINVAL;
2054 }
2055
2056 intel_fb = to_intel_framebuffer(fb);
2057 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002058
Chris Wilson5eddb702010-09-11 13:48:45 +01002059 reg = DSPCNTR(plane);
2060 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002061 /* Mask out pixel format bits in case we change it */
2062 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002063 switch (fb->pixel_format) {
2064 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002065 dspcntr |= DISPPLANE_8BPP;
2066 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002067 case DRM_FORMAT_XRGB1555:
2068 case DRM_FORMAT_ARGB1555:
2069 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002070 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002071 case DRM_FORMAT_RGB565:
2072 dspcntr |= DISPPLANE_BGRX565;
2073 break;
2074 case DRM_FORMAT_XRGB8888:
2075 case DRM_FORMAT_ARGB8888:
2076 dspcntr |= DISPPLANE_BGRX888;
2077 break;
2078 case DRM_FORMAT_XBGR8888:
2079 case DRM_FORMAT_ABGR8888:
2080 dspcntr |= DISPPLANE_RGBX888;
2081 break;
2082 case DRM_FORMAT_XRGB2101010:
2083 case DRM_FORMAT_ARGB2101010:
2084 dspcntr |= DISPPLANE_BGRX101010;
2085 break;
2086 case DRM_FORMAT_XBGR2101010:
2087 case DRM_FORMAT_ABGR2101010:
2088 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002089 break;
2090 default:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002091 DRM_ERROR("Unknown pixel format 0x%08x\n", fb->pixel_format);
Jesse Barnes81255562010-08-02 12:07:50 -07002092 return -EINVAL;
2093 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002094
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002095 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002096 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002097 dspcntr |= DISPPLANE_TILED;
2098 else
2099 dspcntr &= ~DISPPLANE_TILED;
2100 }
2101
Chris Wilson5eddb702010-09-11 13:48:45 +01002102 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002103
Daniel Vettere506a0c2012-07-05 12:17:29 +02002104 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002105
Daniel Vetterc2c75132012-07-05 12:17:30 +02002106 if (INTEL_INFO(dev)->gen >= 4) {
2107 intel_crtc->dspaddr_offset =
Damien Lespiau5a35e992012-10-26 18:20:12 +01002108 intel_gen4_compute_offset_xtiled(&x, &y,
2109 fb->bits_per_pixel / 8,
2110 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002111 linear_offset -= intel_crtc->dspaddr_offset;
2112 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002113 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002114 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002115
2116 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2117 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002118 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002119 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02002120 I915_MODIFY_DISPBASE(DSPSURF(plane),
2121 obj->gtt_offset + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002122 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002123 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002124 } else
Daniel Vettere506a0c2012-07-05 12:17:29 +02002125 I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002126 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002127
Jesse Barnes17638cd2011-06-24 12:19:23 -07002128 return 0;
2129}
2130
2131static int ironlake_update_plane(struct drm_crtc *crtc,
2132 struct drm_framebuffer *fb, int x, int y)
2133{
2134 struct drm_device *dev = crtc->dev;
2135 struct drm_i915_private *dev_priv = dev->dev_private;
2136 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2137 struct intel_framebuffer *intel_fb;
2138 struct drm_i915_gem_object *obj;
2139 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002140 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002141 u32 dspcntr;
2142 u32 reg;
2143
2144 switch (plane) {
2145 case 0:
2146 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002147 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002148 break;
2149 default:
2150 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2151 return -EINVAL;
2152 }
2153
2154 intel_fb = to_intel_framebuffer(fb);
2155 obj = intel_fb->obj;
2156
2157 reg = DSPCNTR(plane);
2158 dspcntr = I915_READ(reg);
2159 /* Mask out pixel format bits in case we change it */
2160 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002161 switch (fb->pixel_format) {
2162 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002163 dspcntr |= DISPPLANE_8BPP;
2164 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002165 case DRM_FORMAT_RGB565:
2166 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002167 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002168 case DRM_FORMAT_XRGB8888:
2169 case DRM_FORMAT_ARGB8888:
2170 dspcntr |= DISPPLANE_BGRX888;
2171 break;
2172 case DRM_FORMAT_XBGR8888:
2173 case DRM_FORMAT_ABGR8888:
2174 dspcntr |= DISPPLANE_RGBX888;
2175 break;
2176 case DRM_FORMAT_XRGB2101010:
2177 case DRM_FORMAT_ARGB2101010:
2178 dspcntr |= DISPPLANE_BGRX101010;
2179 break;
2180 case DRM_FORMAT_XBGR2101010:
2181 case DRM_FORMAT_ABGR2101010:
2182 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002183 break;
2184 default:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002185 DRM_ERROR("Unknown pixel format 0x%08x\n", fb->pixel_format);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002186 return -EINVAL;
2187 }
2188
2189 if (obj->tiling_mode != I915_TILING_NONE)
2190 dspcntr |= DISPPLANE_TILED;
2191 else
2192 dspcntr &= ~DISPPLANE_TILED;
2193
2194 /* must disable */
2195 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2196
2197 I915_WRITE(reg, dspcntr);
2198
Daniel Vettere506a0c2012-07-05 12:17:29 +02002199 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002200 intel_crtc->dspaddr_offset =
Damien Lespiau5a35e992012-10-26 18:20:12 +01002201 intel_gen4_compute_offset_xtiled(&x, &y,
2202 fb->bits_per_pixel / 8,
2203 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002204 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002205
Daniel Vettere506a0c2012-07-05 12:17:29 +02002206 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2207 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002208 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002209 I915_MODIFY_DISPBASE(DSPSURF(plane),
2210 obj->gtt_offset + intel_crtc->dspaddr_offset);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002211 if (IS_HASWELL(dev)) {
2212 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2213 } else {
2214 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2215 I915_WRITE(DSPLINOFF(plane), linear_offset);
2216 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002217 POSTING_READ(reg);
2218
2219 return 0;
2220}
2221
2222/* Assume fb object is pinned & idle & fenced and just update base pointers */
2223static int
2224intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2225 int x, int y, enum mode_set_atomic state)
2226{
2227 struct drm_device *dev = crtc->dev;
2228 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002229
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002230 if (dev_priv->display.disable_fbc)
2231 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002232 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002233
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002234 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002235}
2236
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002237static int
Chris Wilson14667a42012-04-03 17:58:35 +01002238intel_finish_fb(struct drm_framebuffer *old_fb)
2239{
2240 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2241 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2242 bool was_interruptible = dev_priv->mm.interruptible;
2243 int ret;
2244
2245 wait_event(dev_priv->pending_flip_queue,
2246 atomic_read(&dev_priv->mm.wedged) ||
2247 atomic_read(&obj->pending_flip) == 0);
2248
2249 /* Big Hammer, we also need to ensure that any pending
2250 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2251 * current scanout is retired before unpinning the old
2252 * framebuffer.
2253 *
2254 * This should only fail upon a hung GPU, in which case we
2255 * can safely continue.
2256 */
2257 dev_priv->mm.interruptible = false;
2258 ret = i915_gem_object_finish_gpu(obj);
2259 dev_priv->mm.interruptible = was_interruptible;
2260
2261 return ret;
2262}
2263
Ville Syrjälä198598d2012-10-31 17:50:24 +02002264static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2265{
2266 struct drm_device *dev = crtc->dev;
2267 struct drm_i915_master_private *master_priv;
2268 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2269
2270 if (!dev->primary->master)
2271 return;
2272
2273 master_priv = dev->primary->master->driver_priv;
2274 if (!master_priv->sarea_priv)
2275 return;
2276
2277 switch (intel_crtc->pipe) {
2278 case 0:
2279 master_priv->sarea_priv->pipeA_x = x;
2280 master_priv->sarea_priv->pipeA_y = y;
2281 break;
2282 case 1:
2283 master_priv->sarea_priv->pipeB_x = x;
2284 master_priv->sarea_priv->pipeB_y = y;
2285 break;
2286 default:
2287 break;
2288 }
2289}
2290
Chris Wilson14667a42012-04-03 17:58:35 +01002291static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002292intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002293 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002294{
2295 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002296 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002297 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002298 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002299 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002300
2301 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002302 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002303 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002304 return 0;
2305 }
2306
Eugeni Dodonov5826eca2012-05-09 15:37:12 -03002307 if(intel_crtc->plane > dev_priv->num_pipe) {
2308 DRM_ERROR("no plane for crtc: plane %d, num_pipes %d\n",
2309 intel_crtc->plane,
2310 dev_priv->num_pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002311 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002312 }
2313
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002314 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002315 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002316 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002317 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002318 if (ret != 0) {
2319 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002320 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002321 return ret;
2322 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002323
Daniel Vetter94352cf2012-07-05 22:51:56 +02002324 if (crtc->fb)
2325 intel_finish_fb(crtc->fb);
Chris Wilson265db952010-09-20 15:41:01 +01002326
Daniel Vetter94352cf2012-07-05 22:51:56 +02002327 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002328 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002329 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002330 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002331 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002332 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002333 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002334
Daniel Vetter94352cf2012-07-05 22:51:56 +02002335 old_fb = crtc->fb;
2336 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002337 crtc->x = x;
2338 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002339
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002340 if (old_fb) {
2341 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002342 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002343 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002344
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002345 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002346 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002347
Ville Syrjälä198598d2012-10-31 17:50:24 +02002348 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002349
2350 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002351}
2352
Chris Wilson5eddb702010-09-11 13:48:45 +01002353static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002354{
2355 struct drm_device *dev = crtc->dev;
2356 struct drm_i915_private *dev_priv = dev->dev_private;
2357 u32 dpa_ctl;
2358
Zhao Yakui28c97732009-10-09 11:39:41 +08002359 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002360 dpa_ctl = I915_READ(DP_A);
2361 dpa_ctl &= ~DP_PLL_FREQ_MASK;
2362
2363 if (clock < 200000) {
2364 u32 temp;
2365 dpa_ctl |= DP_PLL_FREQ_160MHZ;
2366 /* workaround for 160Mhz:
2367 1) program 0x4600c bits 15:0 = 0x8124
2368 2) program 0x46010 bit 0 = 1
2369 3) program 0x46034 bit 24 = 1
2370 4) program 0x64000 bit 14 = 1
2371 */
2372 temp = I915_READ(0x4600c);
2373 temp &= 0xffff0000;
2374 I915_WRITE(0x4600c, temp | 0x8124);
2375
2376 temp = I915_READ(0x46010);
2377 I915_WRITE(0x46010, temp | 1);
2378
2379 temp = I915_READ(0x46034);
2380 I915_WRITE(0x46034, temp | (1 << 24));
2381 } else {
2382 dpa_ctl |= DP_PLL_FREQ_270MHZ;
2383 }
2384 I915_WRITE(DP_A, dpa_ctl);
2385
Chris Wilson5eddb702010-09-11 13:48:45 +01002386 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002387 udelay(500);
2388}
2389
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002390static void intel_fdi_normal_train(struct drm_crtc *crtc)
2391{
2392 struct drm_device *dev = crtc->dev;
2393 struct drm_i915_private *dev_priv = dev->dev_private;
2394 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2395 int pipe = intel_crtc->pipe;
2396 u32 reg, temp;
2397
2398 /* enable normal train */
2399 reg = FDI_TX_CTL(pipe);
2400 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002401 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002402 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2403 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002404 } else {
2405 temp &= ~FDI_LINK_TRAIN_NONE;
2406 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002407 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002408 I915_WRITE(reg, temp);
2409
2410 reg = FDI_RX_CTL(pipe);
2411 temp = I915_READ(reg);
2412 if (HAS_PCH_CPT(dev)) {
2413 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2414 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2415 } else {
2416 temp &= ~FDI_LINK_TRAIN_NONE;
2417 temp |= FDI_LINK_TRAIN_NONE;
2418 }
2419 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2420
2421 /* wait one idle pattern time */
2422 POSTING_READ(reg);
2423 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002424
2425 /* IVB wants error correction enabled */
2426 if (IS_IVYBRIDGE(dev))
2427 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2428 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002429}
2430
Jesse Barnes291427f2011-07-29 12:42:37 -07002431static void cpt_phase_pointer_enable(struct drm_device *dev, int pipe)
2432{
2433 struct drm_i915_private *dev_priv = dev->dev_private;
2434 u32 flags = I915_READ(SOUTH_CHICKEN1);
2435
2436 flags |= FDI_PHASE_SYNC_OVR(pipe);
2437 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to unlock... */
2438 flags |= FDI_PHASE_SYNC_EN(pipe);
2439 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to enable */
2440 POSTING_READ(SOUTH_CHICKEN1);
2441}
2442
Daniel Vetter01a415f2012-10-27 15:58:40 +02002443static void ivb_modeset_global_resources(struct drm_device *dev)
2444{
2445 struct drm_i915_private *dev_priv = dev->dev_private;
2446 struct intel_crtc *pipe_B_crtc =
2447 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2448 struct intel_crtc *pipe_C_crtc =
2449 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2450 uint32_t temp;
2451
2452 /* When everything is off disable fdi C so that we could enable fdi B
2453 * with all lanes. XXX: This misses the case where a pipe is not using
2454 * any pch resources and so doesn't need any fdi lanes. */
2455 if (!pipe_B_crtc->base.enabled && !pipe_C_crtc->base.enabled) {
2456 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2457 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2458
2459 temp = I915_READ(SOUTH_CHICKEN1);
2460 temp &= ~FDI_BC_BIFURCATION_SELECT;
2461 DRM_DEBUG_KMS("disabling fdi C rx\n");
2462 I915_WRITE(SOUTH_CHICKEN1, temp);
2463 }
2464}
2465
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002466/* The FDI link training functions for ILK/Ibexpeak. */
2467static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2468{
2469 struct drm_device *dev = crtc->dev;
2470 struct drm_i915_private *dev_priv = dev->dev_private;
2471 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2472 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002473 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002474 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002475
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002476 /* FDI needs bits from pipe & plane first */
2477 assert_pipe_enabled(dev_priv, pipe);
2478 assert_plane_enabled(dev_priv, plane);
2479
Adam Jacksone1a44742010-06-25 15:32:14 -04002480 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2481 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002482 reg = FDI_RX_IMR(pipe);
2483 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002484 temp &= ~FDI_RX_SYMBOL_LOCK;
2485 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002486 I915_WRITE(reg, temp);
2487 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002488 udelay(150);
2489
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002490 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002491 reg = FDI_TX_CTL(pipe);
2492 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002493 temp &= ~(7 << 19);
2494 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002495 temp &= ~FDI_LINK_TRAIN_NONE;
2496 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002497 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002498
Chris Wilson5eddb702010-09-11 13:48:45 +01002499 reg = FDI_RX_CTL(pipe);
2500 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002501 temp &= ~FDI_LINK_TRAIN_NONE;
2502 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002503 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2504
2505 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002506 udelay(150);
2507
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002508 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002509 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2510 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2511 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002512
Chris Wilson5eddb702010-09-11 13:48:45 +01002513 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002514 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002515 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002516 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2517
2518 if ((temp & FDI_RX_BIT_LOCK)) {
2519 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002520 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002521 break;
2522 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002523 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002524 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002525 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002526
2527 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002528 reg = FDI_TX_CTL(pipe);
2529 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002530 temp &= ~FDI_LINK_TRAIN_NONE;
2531 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002532 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002533
Chris Wilson5eddb702010-09-11 13:48:45 +01002534 reg = FDI_RX_CTL(pipe);
2535 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002536 temp &= ~FDI_LINK_TRAIN_NONE;
2537 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002538 I915_WRITE(reg, temp);
2539
2540 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002541 udelay(150);
2542
Chris Wilson5eddb702010-09-11 13:48:45 +01002543 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002544 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002545 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002546 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2547
2548 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002549 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002550 DRM_DEBUG_KMS("FDI train 2 done.\n");
2551 break;
2552 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002553 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002554 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002555 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002556
2557 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002558
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002559}
2560
Akshay Joshi0206e352011-08-16 15:34:10 -04002561static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002562 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2563 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2564 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2565 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2566};
2567
2568/* The FDI link training functions for SNB/Cougarpoint. */
2569static void gen6_fdi_link_train(struct drm_crtc *crtc)
2570{
2571 struct drm_device *dev = crtc->dev;
2572 struct drm_i915_private *dev_priv = dev->dev_private;
2573 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2574 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002575 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002576
Adam Jacksone1a44742010-06-25 15:32:14 -04002577 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2578 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002579 reg = FDI_RX_IMR(pipe);
2580 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002581 temp &= ~FDI_RX_SYMBOL_LOCK;
2582 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002583 I915_WRITE(reg, temp);
2584
2585 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002586 udelay(150);
2587
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002588 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002589 reg = FDI_TX_CTL(pipe);
2590 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002591 temp &= ~(7 << 19);
2592 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002593 temp &= ~FDI_LINK_TRAIN_NONE;
2594 temp |= FDI_LINK_TRAIN_PATTERN_1;
2595 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2596 /* SNB-B */
2597 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002598 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002599
Daniel Vetterd74cf322012-10-26 10:58:13 +02002600 I915_WRITE(FDI_RX_MISC(pipe),
2601 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2602
Chris Wilson5eddb702010-09-11 13:48:45 +01002603 reg = FDI_RX_CTL(pipe);
2604 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002605 if (HAS_PCH_CPT(dev)) {
2606 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2607 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2608 } else {
2609 temp &= ~FDI_LINK_TRAIN_NONE;
2610 temp |= FDI_LINK_TRAIN_PATTERN_1;
2611 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002612 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2613
2614 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002615 udelay(150);
2616
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002617 cpt_phase_pointer_enable(dev, pipe);
Jesse Barnes291427f2011-07-29 12:42:37 -07002618
Akshay Joshi0206e352011-08-16 15:34:10 -04002619 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002620 reg = FDI_TX_CTL(pipe);
2621 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002622 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2623 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002624 I915_WRITE(reg, temp);
2625
2626 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002627 udelay(500);
2628
Sean Paulfa37d392012-03-02 12:53:39 -05002629 for (retry = 0; retry < 5; retry++) {
2630 reg = FDI_RX_IIR(pipe);
2631 temp = I915_READ(reg);
2632 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2633 if (temp & FDI_RX_BIT_LOCK) {
2634 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2635 DRM_DEBUG_KMS("FDI train 1 done.\n");
2636 break;
2637 }
2638 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002639 }
Sean Paulfa37d392012-03-02 12:53:39 -05002640 if (retry < 5)
2641 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002642 }
2643 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002644 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002645
2646 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002647 reg = FDI_TX_CTL(pipe);
2648 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002649 temp &= ~FDI_LINK_TRAIN_NONE;
2650 temp |= FDI_LINK_TRAIN_PATTERN_2;
2651 if (IS_GEN6(dev)) {
2652 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2653 /* SNB-B */
2654 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2655 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002656 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002657
Chris Wilson5eddb702010-09-11 13:48:45 +01002658 reg = FDI_RX_CTL(pipe);
2659 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002660 if (HAS_PCH_CPT(dev)) {
2661 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2662 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2663 } else {
2664 temp &= ~FDI_LINK_TRAIN_NONE;
2665 temp |= FDI_LINK_TRAIN_PATTERN_2;
2666 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002667 I915_WRITE(reg, temp);
2668
2669 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002670 udelay(150);
2671
Akshay Joshi0206e352011-08-16 15:34:10 -04002672 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002673 reg = FDI_TX_CTL(pipe);
2674 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002675 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2676 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002677 I915_WRITE(reg, temp);
2678
2679 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002680 udelay(500);
2681
Sean Paulfa37d392012-03-02 12:53:39 -05002682 for (retry = 0; retry < 5; retry++) {
2683 reg = FDI_RX_IIR(pipe);
2684 temp = I915_READ(reg);
2685 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2686 if (temp & FDI_RX_SYMBOL_LOCK) {
2687 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2688 DRM_DEBUG_KMS("FDI train 2 done.\n");
2689 break;
2690 }
2691 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002692 }
Sean Paulfa37d392012-03-02 12:53:39 -05002693 if (retry < 5)
2694 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002695 }
2696 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002697 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002698
2699 DRM_DEBUG_KMS("FDI train done.\n");
2700}
2701
Jesse Barnes357555c2011-04-28 15:09:55 -07002702/* Manual link training for Ivy Bridge A0 parts */
2703static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2704{
2705 struct drm_device *dev = crtc->dev;
2706 struct drm_i915_private *dev_priv = dev->dev_private;
2707 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2708 int pipe = intel_crtc->pipe;
2709 u32 reg, temp, i;
2710
2711 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2712 for train result */
2713 reg = FDI_RX_IMR(pipe);
2714 temp = I915_READ(reg);
2715 temp &= ~FDI_RX_SYMBOL_LOCK;
2716 temp &= ~FDI_RX_BIT_LOCK;
2717 I915_WRITE(reg, temp);
2718
2719 POSTING_READ(reg);
2720 udelay(150);
2721
Daniel Vetter01a415f2012-10-27 15:58:40 +02002722 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2723 I915_READ(FDI_RX_IIR(pipe)));
2724
Jesse Barnes357555c2011-04-28 15:09:55 -07002725 /* enable CPU FDI TX and PCH FDI RX */
2726 reg = FDI_TX_CTL(pipe);
2727 temp = I915_READ(reg);
2728 temp &= ~(7 << 19);
2729 temp |= (intel_crtc->fdi_lanes - 1) << 19;
2730 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2731 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2732 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2733 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002734 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002735 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2736
Daniel Vetterd74cf322012-10-26 10:58:13 +02002737 I915_WRITE(FDI_RX_MISC(pipe),
2738 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2739
Jesse Barnes357555c2011-04-28 15:09:55 -07002740 reg = FDI_RX_CTL(pipe);
2741 temp = I915_READ(reg);
2742 temp &= ~FDI_LINK_TRAIN_AUTO;
2743 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2744 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002745 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002746 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2747
2748 POSTING_READ(reg);
2749 udelay(150);
2750
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002751 cpt_phase_pointer_enable(dev, pipe);
Jesse Barnes291427f2011-07-29 12:42:37 -07002752
Akshay Joshi0206e352011-08-16 15:34:10 -04002753 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002754 reg = FDI_TX_CTL(pipe);
2755 temp = I915_READ(reg);
2756 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2757 temp |= snb_b_fdi_train_param[i];
2758 I915_WRITE(reg, temp);
2759
2760 POSTING_READ(reg);
2761 udelay(500);
2762
2763 reg = FDI_RX_IIR(pipe);
2764 temp = I915_READ(reg);
2765 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2766
2767 if (temp & FDI_RX_BIT_LOCK ||
2768 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2769 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002770 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002771 break;
2772 }
2773 }
2774 if (i == 4)
2775 DRM_ERROR("FDI train 1 fail!\n");
2776
2777 /* Train 2 */
2778 reg = FDI_TX_CTL(pipe);
2779 temp = I915_READ(reg);
2780 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2781 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2782 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2783 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2784 I915_WRITE(reg, temp);
2785
2786 reg = FDI_RX_CTL(pipe);
2787 temp = I915_READ(reg);
2788 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2789 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2790 I915_WRITE(reg, temp);
2791
2792 POSTING_READ(reg);
2793 udelay(150);
2794
Akshay Joshi0206e352011-08-16 15:34:10 -04002795 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002796 reg = FDI_TX_CTL(pipe);
2797 temp = I915_READ(reg);
2798 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2799 temp |= snb_b_fdi_train_param[i];
2800 I915_WRITE(reg, temp);
2801
2802 POSTING_READ(reg);
2803 udelay(500);
2804
2805 reg = FDI_RX_IIR(pipe);
2806 temp = I915_READ(reg);
2807 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2808
2809 if (temp & FDI_RX_SYMBOL_LOCK) {
2810 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002811 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002812 break;
2813 }
2814 }
2815 if (i == 4)
2816 DRM_ERROR("FDI train 2 fail!\n");
2817
2818 DRM_DEBUG_KMS("FDI train done.\n");
2819}
2820
Daniel Vetter88cefb62012-08-12 19:27:14 +02002821static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002822{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002823 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002824 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002825 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002826 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002827
Jesse Barnesc64e3112010-09-10 11:27:03 -07002828
Jesse Barnes0e23b992010-09-10 11:10:00 -07002829 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002830 reg = FDI_RX_CTL(pipe);
2831 temp = I915_READ(reg);
2832 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07002833 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Chris Wilson5eddb702010-09-11 13:48:45 +01002834 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2835 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2836
2837 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002838 udelay(200);
2839
2840 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002841 temp = I915_READ(reg);
2842 I915_WRITE(reg, temp | FDI_PCDCLK);
2843
2844 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002845 udelay(200);
2846
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03002847 /* On Haswell, the PLL configuration for ports and pipes is handled
2848 * separately, as part of DDI setup */
2849 if (!IS_HASWELL(dev)) {
2850 /* Enable CPU FDI TX PLL, always on for Ironlake */
2851 reg = FDI_TX_CTL(pipe);
2852 temp = I915_READ(reg);
2853 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2854 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002855
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03002856 POSTING_READ(reg);
2857 udelay(100);
2858 }
Jesse Barnes0e23b992010-09-10 11:10:00 -07002859 }
2860}
2861
Daniel Vetter88cefb62012-08-12 19:27:14 +02002862static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2863{
2864 struct drm_device *dev = intel_crtc->base.dev;
2865 struct drm_i915_private *dev_priv = dev->dev_private;
2866 int pipe = intel_crtc->pipe;
2867 u32 reg, temp;
2868
2869 /* Switch from PCDclk to Rawclk */
2870 reg = FDI_RX_CTL(pipe);
2871 temp = I915_READ(reg);
2872 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2873
2874 /* Disable CPU FDI TX PLL */
2875 reg = FDI_TX_CTL(pipe);
2876 temp = I915_READ(reg);
2877 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2878
2879 POSTING_READ(reg);
2880 udelay(100);
2881
2882 reg = FDI_RX_CTL(pipe);
2883 temp = I915_READ(reg);
2884 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2885
2886 /* Wait for the clocks to turn off. */
2887 POSTING_READ(reg);
2888 udelay(100);
2889}
2890
Jesse Barnes291427f2011-07-29 12:42:37 -07002891static void cpt_phase_pointer_disable(struct drm_device *dev, int pipe)
2892{
2893 struct drm_i915_private *dev_priv = dev->dev_private;
2894 u32 flags = I915_READ(SOUTH_CHICKEN1);
2895
2896 flags &= ~(FDI_PHASE_SYNC_EN(pipe));
2897 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to disable... */
2898 flags &= ~(FDI_PHASE_SYNC_OVR(pipe));
2899 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to lock */
2900 POSTING_READ(SOUTH_CHICKEN1);
2901}
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002902static void ironlake_fdi_disable(struct drm_crtc *crtc)
2903{
2904 struct drm_device *dev = crtc->dev;
2905 struct drm_i915_private *dev_priv = dev->dev_private;
2906 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2907 int pipe = intel_crtc->pipe;
2908 u32 reg, temp;
2909
2910 /* disable CPU FDI tx and PCH FDI rx */
2911 reg = FDI_TX_CTL(pipe);
2912 temp = I915_READ(reg);
2913 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2914 POSTING_READ(reg);
2915
2916 reg = FDI_RX_CTL(pipe);
2917 temp = I915_READ(reg);
2918 temp &= ~(0x7 << 16);
2919 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2920 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2921
2922 POSTING_READ(reg);
2923 udelay(100);
2924
2925 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002926 if (HAS_PCH_IBX(dev)) {
2927 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes291427f2011-07-29 12:42:37 -07002928 } else if (HAS_PCH_CPT(dev)) {
2929 cpt_phase_pointer_disable(dev, pipe);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002930 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002931
2932 /* still set train pattern 1 */
2933 reg = FDI_TX_CTL(pipe);
2934 temp = I915_READ(reg);
2935 temp &= ~FDI_LINK_TRAIN_NONE;
2936 temp |= FDI_LINK_TRAIN_PATTERN_1;
2937 I915_WRITE(reg, temp);
2938
2939 reg = FDI_RX_CTL(pipe);
2940 temp = I915_READ(reg);
2941 if (HAS_PCH_CPT(dev)) {
2942 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2943 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2944 } else {
2945 temp &= ~FDI_LINK_TRAIN_NONE;
2946 temp |= FDI_LINK_TRAIN_PATTERN_1;
2947 }
2948 /* BPC in FDI rx is consistent with that in PIPECONF */
2949 temp &= ~(0x07 << 16);
2950 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2951 I915_WRITE(reg, temp);
2952
2953 POSTING_READ(reg);
2954 udelay(100);
2955}
2956
Chris Wilson5bb61642012-09-27 21:25:58 +01002957static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2958{
2959 struct drm_device *dev = crtc->dev;
2960 struct drm_i915_private *dev_priv = dev->dev_private;
2961 unsigned long flags;
2962 bool pending;
2963
2964 if (atomic_read(&dev_priv->mm.wedged))
2965 return false;
2966
2967 spin_lock_irqsave(&dev->event_lock, flags);
2968 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2969 spin_unlock_irqrestore(&dev->event_lock, flags);
2970
2971 return pending;
2972}
2973
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002974static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2975{
Chris Wilson0f911282012-04-17 10:05:38 +01002976 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002977 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002978
2979 if (crtc->fb == NULL)
2980 return;
2981
Chris Wilson5bb61642012-09-27 21:25:58 +01002982 wait_event(dev_priv->pending_flip_queue,
2983 !intel_crtc_has_pending_flip(crtc));
2984
Chris Wilson0f911282012-04-17 10:05:38 +01002985 mutex_lock(&dev->struct_mutex);
2986 intel_finish_fb(crtc->fb);
2987 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002988}
2989
Paulo Zanonifc316cb2012-10-25 10:37:43 -02002990static bool ironlake_crtc_driving_pch(struct drm_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08002991{
2992 struct drm_device *dev = crtc->dev;
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002993 struct intel_encoder *intel_encoder;
Jesse Barnes040484a2011-01-03 12:14:26 -08002994
2995 /*
2996 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
2997 * must be driven by its own crtc; no sharing is possible.
2998 */
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002999 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
Paulo Zanoni228d3e32012-08-10 10:05:10 -03003000 switch (intel_encoder->type) {
Jesse Barnes040484a2011-01-03 12:14:26 -08003001 case INTEL_OUTPUT_EDP:
Paulo Zanoni228d3e32012-08-10 10:05:10 -03003002 if (!intel_encoder_is_pch_edp(&intel_encoder->base))
Jesse Barnes040484a2011-01-03 12:14:26 -08003003 return false;
3004 continue;
3005 }
3006 }
3007
3008 return true;
3009}
3010
Paulo Zanonifc316cb2012-10-25 10:37:43 -02003011static bool haswell_crtc_driving_pch(struct drm_crtc *crtc)
3012{
3013 return intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG);
3014}
3015
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003016/* Program iCLKIP clock to the desired frequency */
3017static void lpt_program_iclkip(struct drm_crtc *crtc)
3018{
3019 struct drm_device *dev = crtc->dev;
3020 struct drm_i915_private *dev_priv = dev->dev_private;
3021 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3022 u32 temp;
3023
3024 /* It is necessary to ungate the pixclk gate prior to programming
3025 * the divisors, and gate it back when it is done.
3026 */
3027 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3028
3029 /* Disable SSCCTL */
3030 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003031 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3032 SBI_SSCCTL_DISABLE,
3033 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003034
3035 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
3036 if (crtc->mode.clock == 20000) {
3037 auxdiv = 1;
3038 divsel = 0x41;
3039 phaseinc = 0x20;
3040 } else {
3041 /* The iCLK virtual clock root frequency is in MHz,
3042 * but the crtc->mode.clock in in KHz. To get the divisors,
3043 * it is necessary to divide one by another, so we
3044 * convert the virtual clock precision to KHz here for higher
3045 * precision.
3046 */
3047 u32 iclk_virtual_root_freq = 172800 * 1000;
3048 u32 iclk_pi_range = 64;
3049 u32 desired_divisor, msb_divisor_value, pi_value;
3050
3051 desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
3052 msb_divisor_value = desired_divisor / iclk_pi_range;
3053 pi_value = desired_divisor % iclk_pi_range;
3054
3055 auxdiv = 0;
3056 divsel = msb_divisor_value - 2;
3057 phaseinc = pi_value;
3058 }
3059
3060 /* This should not happen with any sane values */
3061 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3062 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3063 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3064 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3065
3066 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
3067 crtc->mode.clock,
3068 auxdiv,
3069 divsel,
3070 phasedir,
3071 phaseinc);
3072
3073 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003074 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003075 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3076 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3077 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3078 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3079 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3080 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003081 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003082
3083 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003084 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003085 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3086 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003087 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003088
3089 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003090 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003091 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003092 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003093
3094 /* Wait for initialization time */
3095 udelay(24);
3096
3097 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
3098}
3099
Jesse Barnesf67a5592011-01-05 10:31:48 -08003100/*
3101 * Enable PCH resources required for PCH ports:
3102 * - PCH PLLs
3103 * - FDI training & RX/TX
3104 * - update transcoder timings
3105 * - DP transcoding bits
3106 * - transcoder
3107 */
3108static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003109{
3110 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003111 struct drm_i915_private *dev_priv = dev->dev_private;
3112 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3113 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003114 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003115
Chris Wilsone7e164d2012-05-11 09:21:25 +01003116 assert_transcoder_disabled(dev_priv, pipe);
3117
Daniel Vettercd986ab2012-10-26 10:58:12 +02003118 /* Write the TU size bits before fdi link training, so that error
3119 * detection works. */
3120 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3121 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3122
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003123 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003124 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003125
Daniel Vetter572deb32012-10-27 18:46:14 +02003126 /* XXX: pch pll's can be enabled any time before we enable the PCH
3127 * transcoder, and we actually should do this to not upset any PCH
3128 * transcoder that already use the clock when we share it.
3129 *
3130 * Note that enable_pch_pll tries to do the right thing, but get_pch_pll
3131 * unconditionally resets the pll - we need that to have the right LVDS
3132 * enable sequence. */
Paulo Zanonib6b4e182012-10-31 18:12:38 -02003133 ironlake_enable_pch_pll(intel_crtc);
Chris Wilson6f13b7b2012-05-13 09:54:09 +01003134
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003135 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003136 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003137
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003138 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003139 switch (pipe) {
3140 default:
3141 case 0:
3142 temp |= TRANSA_DPLL_ENABLE;
3143 sel = TRANSA_DPLLB_SEL;
3144 break;
3145 case 1:
3146 temp |= TRANSB_DPLL_ENABLE;
3147 sel = TRANSB_DPLLB_SEL;
3148 break;
3149 case 2:
3150 temp |= TRANSC_DPLL_ENABLE;
3151 sel = TRANSC_DPLLB_SEL;
3152 break;
Jesse Barnesd64311a2011-10-12 15:01:33 -07003153 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003154 if (intel_crtc->pch_pll->pll_reg == _PCH_DPLL_B)
3155 temp |= sel;
3156 else
3157 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003158 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003159 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003160
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003161 /* set transcoder timing, panel must allow it */
3162 assert_panel_unlocked(dev_priv, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01003163 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
3164 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
3165 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
3166
3167 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
3168 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
3169 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003170 I915_WRITE(TRANS_VSYNCSHIFT(pipe), I915_READ(VSYNCSHIFT(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003171
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003172 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003173
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003174 /* For PCH DP, enable TRANS_DP_CTL */
3175 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003176 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3177 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003178 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003179 reg = TRANS_DP_CTL(pipe);
3180 temp = I915_READ(reg);
3181 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003182 TRANS_DP_SYNC_MASK |
3183 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003184 temp |= (TRANS_DP_OUTPUT_ENABLE |
3185 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003186 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003187
3188 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003189 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003190 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003191 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003192
3193 switch (intel_trans_dp_port_sel(crtc)) {
3194 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003195 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003196 break;
3197 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003198 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003199 break;
3200 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003201 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003202 break;
3203 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003204 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003205 }
3206
Chris Wilson5eddb702010-09-11 13:48:45 +01003207 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003208 }
3209
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003210 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003211}
3212
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003213static void lpt_pch_enable(struct drm_crtc *crtc)
3214{
3215 struct drm_device *dev = crtc->dev;
3216 struct drm_i915_private *dev_priv = dev->dev_private;
3217 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003218 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003219
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003220 assert_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003221
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003222 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003223
Paulo Zanoni0540e482012-10-31 18:12:40 -02003224 /* Set transcoder timing. */
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003225 I915_WRITE(_TRANS_HTOTAL_A, I915_READ(HTOTAL(cpu_transcoder)));
3226 I915_WRITE(_TRANS_HBLANK_A, I915_READ(HBLANK(cpu_transcoder)));
3227 I915_WRITE(_TRANS_HSYNC_A, I915_READ(HSYNC(cpu_transcoder)));
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003228
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003229 I915_WRITE(_TRANS_VTOTAL_A, I915_READ(VTOTAL(cpu_transcoder)));
3230 I915_WRITE(_TRANS_VBLANK_A, I915_READ(VBLANK(cpu_transcoder)));
3231 I915_WRITE(_TRANS_VSYNC_A, I915_READ(VSYNC(cpu_transcoder)));
3232 I915_WRITE(_TRANS_VSYNCSHIFT_A, I915_READ(VSYNCSHIFT(cpu_transcoder)));
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003233
Paulo Zanoni937bb612012-10-31 18:12:47 -02003234 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003235}
3236
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003237static void intel_put_pch_pll(struct intel_crtc *intel_crtc)
3238{
3239 struct intel_pch_pll *pll = intel_crtc->pch_pll;
3240
3241 if (pll == NULL)
3242 return;
3243
3244 if (pll->refcount == 0) {
3245 WARN(1, "bad PCH PLL refcount\n");
3246 return;
3247 }
3248
3249 --pll->refcount;
3250 intel_crtc->pch_pll = NULL;
3251}
3252
3253static struct intel_pch_pll *intel_get_pch_pll(struct intel_crtc *intel_crtc, u32 dpll, u32 fp)
3254{
3255 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
3256 struct intel_pch_pll *pll;
3257 int i;
3258
3259 pll = intel_crtc->pch_pll;
3260 if (pll) {
3261 DRM_DEBUG_KMS("CRTC:%d reusing existing PCH PLL %x\n",
3262 intel_crtc->base.base.id, pll->pll_reg);
3263 goto prepare;
3264 }
3265
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003266 if (HAS_PCH_IBX(dev_priv->dev)) {
3267 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
3268 i = intel_crtc->pipe;
3269 pll = &dev_priv->pch_plls[i];
3270
3271 DRM_DEBUG_KMS("CRTC:%d using pre-allocated PCH PLL %x\n",
3272 intel_crtc->base.base.id, pll->pll_reg);
3273
3274 goto found;
3275 }
3276
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003277 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3278 pll = &dev_priv->pch_plls[i];
3279
3280 /* Only want to check enabled timings first */
3281 if (pll->refcount == 0)
3282 continue;
3283
3284 if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
3285 fp == I915_READ(pll->fp0_reg)) {
3286 DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
3287 intel_crtc->base.base.id,
3288 pll->pll_reg, pll->refcount, pll->active);
3289
3290 goto found;
3291 }
3292 }
3293
3294 /* Ok no matching timings, maybe there's a free one? */
3295 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3296 pll = &dev_priv->pch_plls[i];
3297 if (pll->refcount == 0) {
3298 DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
3299 intel_crtc->base.base.id, pll->pll_reg);
3300 goto found;
3301 }
3302 }
3303
3304 return NULL;
3305
3306found:
3307 intel_crtc->pch_pll = pll;
3308 pll->refcount++;
3309 DRM_DEBUG_DRIVER("using pll %d for pipe %d\n", i, intel_crtc->pipe);
3310prepare: /* separate function? */
3311 DRM_DEBUG_DRIVER("switching PLL %x off\n", pll->pll_reg);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003312
Chris Wilsone04c7352012-05-02 20:43:56 +01003313 /* Wait for the clocks to stabilize before rewriting the regs */
3314 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003315 POSTING_READ(pll->pll_reg);
3316 udelay(150);
Chris Wilsone04c7352012-05-02 20:43:56 +01003317
3318 I915_WRITE(pll->fp0_reg, fp);
3319 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003320 pll->on = false;
3321 return pll;
3322}
3323
Jesse Barnesd4270e52011-10-11 10:43:02 -07003324void intel_cpt_verify_modeset(struct drm_device *dev, int pipe)
3325{
3326 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003327 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003328 u32 temp;
3329
3330 temp = I915_READ(dslreg);
3331 udelay(500);
3332 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003333 if (wait_for(I915_READ(dslreg) != temp, 5))
3334 DRM_ERROR("mode set failed: pipe %d stuck\n", pipe);
3335 }
3336}
3337
Jesse Barnesf67a5592011-01-05 10:31:48 -08003338static void ironlake_crtc_enable(struct drm_crtc *crtc)
3339{
3340 struct drm_device *dev = crtc->dev;
3341 struct drm_i915_private *dev_priv = dev->dev_private;
3342 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003343 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003344 int pipe = intel_crtc->pipe;
3345 int plane = intel_crtc->plane;
3346 u32 temp;
3347 bool is_pch_port;
3348
Daniel Vetter08a48462012-07-02 11:43:47 +02003349 WARN_ON(!crtc->enabled);
3350
Jesse Barnesf67a5592011-01-05 10:31:48 -08003351 if (intel_crtc->active)
3352 return;
3353
3354 intel_crtc->active = true;
3355 intel_update_watermarks(dev);
3356
3357 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3358 temp = I915_READ(PCH_LVDS);
3359 if ((temp & LVDS_PORT_EN) == 0)
3360 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
3361 }
3362
Paulo Zanonifc316cb2012-10-25 10:37:43 -02003363 is_pch_port = ironlake_crtc_driving_pch(crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003364
Daniel Vetter46b6f812012-09-06 22:08:33 +02003365 if (is_pch_port) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003366 /* Note: FDI PLL enabling _must_ be done before we enable the
3367 * cpu pipes, hence this is separate from all the other fdi/pch
3368 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003369 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003370 } else {
3371 assert_fdi_tx_disabled(dev_priv, pipe);
3372 assert_fdi_rx_disabled(dev_priv, pipe);
3373 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003374
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003375 for_each_encoder_on_crtc(dev, crtc, encoder)
3376 if (encoder->pre_enable)
3377 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003378
3379 /* Enable panel fitting for LVDS */
3380 if (dev_priv->pch_pf_size &&
Jani Nikula547dc042012-11-02 11:24:03 +02003381 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3382 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Jesse Barnesf67a5592011-01-05 10:31:48 -08003383 /* Force use of hard-coded filter coefficients
3384 * as some pre-programmed values are broken,
3385 * e.g. x201.
3386 */
Paulo Zanoni13888d72012-11-20 13:27:41 -02003387 if (IS_IVYBRIDGE(dev))
3388 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3389 PF_PIPE_SEL_IVB(pipe));
3390 else
3391 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003392 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
3393 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003394 }
3395
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003396 /*
3397 * On ILK+ LUT must be loaded before the pipe is running but with
3398 * clocks enabled
3399 */
3400 intel_crtc_load_lut(crtc);
3401
Jesse Barnesf67a5592011-01-05 10:31:48 -08003402 intel_enable_pipe(dev_priv, pipe, is_pch_port);
3403 intel_enable_plane(dev_priv, plane, pipe);
3404
3405 if (is_pch_port)
3406 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003407
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003408 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003409 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003410 mutex_unlock(&dev->struct_mutex);
3411
Chris Wilson6b383a72010-09-13 13:54:26 +01003412 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003413
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003414 for_each_encoder_on_crtc(dev, crtc, encoder)
3415 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003416
3417 if (HAS_PCH_CPT(dev))
3418 intel_cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003419
3420 /*
3421 * There seems to be a race in PCH platform hw (at least on some
3422 * outputs) where an enabled pipe still completes any pageflip right
3423 * away (as if the pipe is off) instead of waiting for vblank. As soon
3424 * as the first vblank happend, everything works as expected. Hence just
3425 * wait for one vblank before returning to avoid strange things
3426 * happening.
3427 */
3428 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003429}
3430
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003431static void haswell_crtc_enable(struct drm_crtc *crtc)
3432{
3433 struct drm_device *dev = crtc->dev;
3434 struct drm_i915_private *dev_priv = dev->dev_private;
3435 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3436 struct intel_encoder *encoder;
3437 int pipe = intel_crtc->pipe;
3438 int plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003439 bool is_pch_port;
3440
3441 WARN_ON(!crtc->enabled);
3442
3443 if (intel_crtc->active)
3444 return;
3445
3446 intel_crtc->active = true;
3447 intel_update_watermarks(dev);
3448
Paulo Zanonifc316cb2012-10-25 10:37:43 -02003449 is_pch_port = haswell_crtc_driving_pch(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003450
Paulo Zanoni83616632012-10-23 18:29:54 -02003451 if (is_pch_port)
Paulo Zanoni04945642012-11-01 21:00:59 -02003452 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003453
3454 for_each_encoder_on_crtc(dev, crtc, encoder)
3455 if (encoder->pre_enable)
3456 encoder->pre_enable(encoder);
3457
Paulo Zanoni1f544382012-10-24 11:32:00 -02003458 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003459
Paulo Zanoni1f544382012-10-24 11:32:00 -02003460 /* Enable panel fitting for eDP */
Jani Nikula547dc042012-11-02 11:24:03 +02003461 if (dev_priv->pch_pf_size &&
3462 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003463 /* Force use of hard-coded filter coefficients
3464 * as some pre-programmed values are broken,
3465 * e.g. x201.
3466 */
Paulo Zanoni54075a72012-11-20 13:27:42 -02003467 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3468 PF_PIPE_SEL_IVB(pipe));
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003469 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
3470 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
3471 }
3472
3473 /*
3474 * On ILK+ LUT must be loaded before the pipe is running but with
3475 * clocks enabled
3476 */
3477 intel_crtc_load_lut(crtc);
3478
Paulo Zanoni1f544382012-10-24 11:32:00 -02003479 intel_ddi_set_pipe_settings(crtc);
3480 intel_ddi_enable_pipe_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003481
3482 intel_enable_pipe(dev_priv, pipe, is_pch_port);
3483 intel_enable_plane(dev_priv, plane, pipe);
3484
3485 if (is_pch_port)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003486 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003487
3488 mutex_lock(&dev->struct_mutex);
3489 intel_update_fbc(dev);
3490 mutex_unlock(&dev->struct_mutex);
3491
3492 intel_crtc_update_cursor(crtc, true);
3493
3494 for_each_encoder_on_crtc(dev, crtc, encoder)
3495 encoder->enable(encoder);
3496
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003497 /*
3498 * There seems to be a race in PCH platform hw (at least on some
3499 * outputs) where an enabled pipe still completes any pageflip right
3500 * away (as if the pipe is off) instead of waiting for vblank. As soon
3501 * as the first vblank happend, everything works as expected. Hence just
3502 * wait for one vblank before returning to avoid strange things
3503 * happening.
3504 */
3505 intel_wait_for_vblank(dev, intel_crtc->pipe);
3506}
3507
Jesse Barnes6be4a602010-09-10 10:26:01 -07003508static void ironlake_crtc_disable(struct drm_crtc *crtc)
3509{
3510 struct drm_device *dev = crtc->dev;
3511 struct drm_i915_private *dev_priv = dev->dev_private;
3512 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003513 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003514 int pipe = intel_crtc->pipe;
3515 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003516 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003517
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003518
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003519 if (!intel_crtc->active)
3520 return;
3521
Daniel Vetterea9d7582012-07-10 10:42:52 +02003522 for_each_encoder_on_crtc(dev, crtc, encoder)
3523 encoder->disable(encoder);
3524
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003525 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003526 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01003527 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01003528
Jesse Barnesb24e7172011-01-04 15:09:30 -08003529 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003530
Chris Wilson973d04f2011-07-08 12:22:37 +01003531 if (dev_priv->cfb_plane == plane)
3532 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003533
Jesse Barnesb24e7172011-01-04 15:09:30 -08003534 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003535
Jesse Barnes6be4a602010-09-10 10:26:01 -07003536 /* Disable PF */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003537 I915_WRITE(PF_CTL(pipe), 0);
3538 I915_WRITE(PF_WIN_SZ(pipe), 0);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003539
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003540 for_each_encoder_on_crtc(dev, crtc, encoder)
3541 if (encoder->post_disable)
3542 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003543
Chris Wilson5eddb702010-09-11 13:48:45 +01003544 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003545
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003546 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003547
3548 if (HAS_PCH_CPT(dev)) {
3549 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003550 reg = TRANS_DP_CTL(pipe);
3551 temp = I915_READ(reg);
3552 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08003553 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003554 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003555
3556 /* disable DPLL_SEL */
3557 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003558 switch (pipe) {
3559 case 0:
Jesse Barnesd64311a2011-10-12 15:01:33 -07003560 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003561 break;
3562 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07003563 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003564 break;
3565 case 2:
Jesse Barnes4b645f12011-10-12 09:51:31 -07003566 /* C shares PLL A or B */
Jesse Barnesd64311a2011-10-12 15:01:33 -07003567 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003568 break;
3569 default:
3570 BUG(); /* wtf */
3571 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07003572 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003573 }
3574
3575 /* disable PCH DPLL */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003576 intel_disable_pch_pll(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003577
Daniel Vetter88cefb62012-08-12 19:27:14 +02003578 ironlake_fdi_pll_disable(intel_crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +01003579
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003580 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003581 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003582
3583 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003584 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003585 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003586}
3587
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003588static void haswell_crtc_disable(struct drm_crtc *crtc)
3589{
3590 struct drm_device *dev = crtc->dev;
3591 struct drm_i915_private *dev_priv = dev->dev_private;
3592 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3593 struct intel_encoder *encoder;
3594 int pipe = intel_crtc->pipe;
3595 int plane = intel_crtc->plane;
Paulo Zanoniad80a812012-10-24 16:06:19 -02003596 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanoni83616632012-10-23 18:29:54 -02003597 bool is_pch_port;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003598
3599 if (!intel_crtc->active)
3600 return;
3601
Paulo Zanoni83616632012-10-23 18:29:54 -02003602 is_pch_port = haswell_crtc_driving_pch(crtc);
3603
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003604 for_each_encoder_on_crtc(dev, crtc, encoder)
3605 encoder->disable(encoder);
3606
3607 intel_crtc_wait_for_pending_flips(crtc);
3608 drm_vblank_off(dev, pipe);
3609 intel_crtc_update_cursor(crtc, false);
3610
3611 intel_disable_plane(dev_priv, plane, pipe);
3612
3613 if (dev_priv->cfb_plane == plane)
3614 intel_disable_fbc(dev);
3615
3616 intel_disable_pipe(dev_priv, pipe);
3617
Paulo Zanoniad80a812012-10-24 16:06:19 -02003618 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003619
3620 /* Disable PF */
3621 I915_WRITE(PF_CTL(pipe), 0);
3622 I915_WRITE(PF_WIN_SZ(pipe), 0);
3623
Paulo Zanoni1f544382012-10-24 11:32:00 -02003624 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003625
3626 for_each_encoder_on_crtc(dev, crtc, encoder)
3627 if (encoder->post_disable)
3628 encoder->post_disable(encoder);
3629
Paulo Zanoni83616632012-10-23 18:29:54 -02003630 if (is_pch_port) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003631 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003632 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003633 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003634
3635 intel_crtc->active = false;
3636 intel_update_watermarks(dev);
3637
3638 mutex_lock(&dev->struct_mutex);
3639 intel_update_fbc(dev);
3640 mutex_unlock(&dev->struct_mutex);
3641}
3642
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003643static void ironlake_crtc_off(struct drm_crtc *crtc)
3644{
3645 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3646 intel_put_pch_pll(intel_crtc);
3647}
3648
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003649static void haswell_crtc_off(struct drm_crtc *crtc)
3650{
Paulo Zanonia5c961d2012-10-24 15:59:34 -02003651 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3652
3653 /* Stop saying we're using TRANSCODER_EDP because some other CRTC might
3654 * start using it. */
3655 intel_crtc->cpu_transcoder = intel_crtc->pipe;
3656
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003657 intel_ddi_put_crtc_pll(crtc);
3658}
3659
Daniel Vetter02e792f2009-09-15 22:57:34 +02003660static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3661{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003662 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003663 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003664 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003665
Chris Wilson23f09ce2010-08-12 13:53:37 +01003666 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003667 dev_priv->mm.interruptible = false;
3668 (void) intel_overlay_switch_off(intel_crtc->overlay);
3669 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003670 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003671 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003672
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003673 /* Let userspace switch the overlay on again. In most cases userspace
3674 * has to recompute where to put it anyway.
3675 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003676}
3677
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003678static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003679{
3680 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003681 struct drm_i915_private *dev_priv = dev->dev_private;
3682 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003683 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003684 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003685 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003686
Daniel Vetter08a48462012-07-02 11:43:47 +02003687 WARN_ON(!crtc->enabled);
3688
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003689 if (intel_crtc->active)
3690 return;
3691
3692 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003693 intel_update_watermarks(dev);
3694
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003695 intel_enable_pll(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08003696 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003697 intel_enable_plane(dev_priv, plane, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003698
3699 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003700 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003701
3702 /* Give the overlay scaler a chance to enable if it's on this pipe */
3703 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01003704 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003705
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003706 for_each_encoder_on_crtc(dev, crtc, encoder)
3707 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003708}
3709
3710static void i9xx_crtc_disable(struct drm_crtc *crtc)
3711{
3712 struct drm_device *dev = crtc->dev;
3713 struct drm_i915_private *dev_priv = dev->dev_private;
3714 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003715 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003716 int pipe = intel_crtc->pipe;
3717 int plane = intel_crtc->plane;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003718
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003719
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003720 if (!intel_crtc->active)
3721 return;
3722
Daniel Vetterea9d7582012-07-10 10:42:52 +02003723 for_each_encoder_on_crtc(dev, crtc, encoder)
3724 encoder->disable(encoder);
3725
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003726 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003727 intel_crtc_wait_for_pending_flips(crtc);
3728 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003729 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01003730 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003731
Chris Wilson973d04f2011-07-08 12:22:37 +01003732 if (dev_priv->cfb_plane == plane)
3733 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003734
Jesse Barnesb24e7172011-01-04 15:09:30 -08003735 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003736 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003737 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003738
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003739 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003740 intel_update_fbc(dev);
3741 intel_update_watermarks(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003742}
3743
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003744static void i9xx_crtc_off(struct drm_crtc *crtc)
3745{
3746}
3747
Daniel Vetter976f8a22012-07-08 22:34:21 +02003748static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3749 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003750{
3751 struct drm_device *dev = crtc->dev;
3752 struct drm_i915_master_private *master_priv;
3753 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3754 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08003755
3756 if (!dev->primary->master)
3757 return;
3758
3759 master_priv = dev->primary->master->driver_priv;
3760 if (!master_priv->sarea_priv)
3761 return;
3762
Jesse Barnes79e53942008-11-07 14:24:08 -08003763 switch (pipe) {
3764 case 0:
3765 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3766 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3767 break;
3768 case 1:
3769 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3770 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3771 break;
3772 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003773 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003774 break;
3775 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003776}
3777
Daniel Vetter976f8a22012-07-08 22:34:21 +02003778/**
3779 * Sets the power management mode of the pipe and plane.
3780 */
3781void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01003782{
Chris Wilsoncdd59982010-09-08 16:30:16 +01003783 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003784 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003785 struct intel_encoder *intel_encoder;
3786 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003787
Daniel Vetter976f8a22012-07-08 22:34:21 +02003788 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3789 enable |= intel_encoder->connectors_active;
3790
3791 if (enable)
3792 dev_priv->display.crtc_enable(crtc);
3793 else
3794 dev_priv->display.crtc_disable(crtc);
3795
3796 intel_crtc_update_sarea(crtc, enable);
3797}
3798
3799static void intel_crtc_noop(struct drm_crtc *crtc)
3800{
3801}
3802
3803static void intel_crtc_disable(struct drm_crtc *crtc)
3804{
3805 struct drm_device *dev = crtc->dev;
3806 struct drm_connector *connector;
3807 struct drm_i915_private *dev_priv = dev->dev_private;
3808
3809 /* crtc should still be enabled when we disable it. */
3810 WARN_ON(!crtc->enabled);
3811
3812 dev_priv->display.crtc_disable(crtc);
3813 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003814 dev_priv->display.off(crtc);
3815
Chris Wilson931872f2012-01-16 23:01:13 +00003816 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3817 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003818
3819 if (crtc->fb) {
3820 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003821 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003822 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003823 crtc->fb = NULL;
3824 }
3825
3826 /* Update computed state. */
3827 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3828 if (!connector->encoder || !connector->encoder->crtc)
3829 continue;
3830
3831 if (connector->encoder->crtc != crtc)
3832 continue;
3833
3834 connector->dpms = DRM_MODE_DPMS_OFF;
3835 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003836 }
3837}
3838
Daniel Vettera261b242012-07-26 19:21:47 +02003839void intel_modeset_disable(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003840{
Daniel Vettera261b242012-07-26 19:21:47 +02003841 struct drm_crtc *crtc;
3842
3843 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3844 if (crtc->enabled)
3845 intel_crtc_disable(crtc);
3846 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003847}
3848
Daniel Vetter1f703852012-07-11 16:51:39 +02003849void intel_encoder_noop(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08003850{
Jesse Barnes79e53942008-11-07 14:24:08 -08003851}
3852
Chris Wilsonea5b2132010-08-04 13:50:23 +01003853void intel_encoder_destroy(struct drm_encoder *encoder)
3854{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003855 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003856
Chris Wilsonea5b2132010-08-04 13:50:23 +01003857 drm_encoder_cleanup(encoder);
3858 kfree(intel_encoder);
3859}
3860
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003861/* Simple dpms helper for encodres with just one connector, no cloning and only
3862 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
3863 * state of the entire output pipe. */
3864void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
3865{
3866 if (mode == DRM_MODE_DPMS_ON) {
3867 encoder->connectors_active = true;
3868
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003869 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003870 } else {
3871 encoder->connectors_active = false;
3872
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003873 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003874 }
3875}
3876
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003877/* Cross check the actual hw state with our own modeset state tracking (and it's
3878 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02003879static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003880{
3881 if (connector->get_hw_state(connector)) {
3882 struct intel_encoder *encoder = connector->encoder;
3883 struct drm_crtc *crtc;
3884 bool encoder_enabled;
3885 enum pipe pipe;
3886
3887 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3888 connector->base.base.id,
3889 drm_get_connector_name(&connector->base));
3890
3891 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
3892 "wrong connector dpms state\n");
3893 WARN(connector->base.encoder != &encoder->base,
3894 "active connector not linked to encoder\n");
3895 WARN(!encoder->connectors_active,
3896 "encoder->connectors_active not set\n");
3897
3898 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
3899 WARN(!encoder_enabled, "encoder not enabled\n");
3900 if (WARN_ON(!encoder->base.crtc))
3901 return;
3902
3903 crtc = encoder->base.crtc;
3904
3905 WARN(!crtc->enabled, "crtc not enabled\n");
3906 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
3907 WARN(pipe != to_intel_crtc(crtc)->pipe,
3908 "encoder active on the wrong pipe\n");
3909 }
3910}
3911
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003912/* Even simpler default implementation, if there's really no special case to
3913 * consider. */
3914void intel_connector_dpms(struct drm_connector *connector, int mode)
3915{
3916 struct intel_encoder *encoder = intel_attached_encoder(connector);
3917
3918 /* All the simple cases only support two dpms states. */
3919 if (mode != DRM_MODE_DPMS_ON)
3920 mode = DRM_MODE_DPMS_OFF;
3921
3922 if (mode == connector->dpms)
3923 return;
3924
3925 connector->dpms = mode;
3926
3927 /* Only need to change hw state when actually enabled */
3928 if (encoder->base.crtc)
3929 intel_encoder_dpms(encoder, mode);
3930 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02003931 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003932
Daniel Vetterb9805142012-08-31 17:37:33 +02003933 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003934}
3935
Daniel Vetterf0947c32012-07-02 13:10:34 +02003936/* Simple connector->get_hw_state implementation for encoders that support only
3937 * one connector and no cloning and hence the encoder state determines the state
3938 * of the connector. */
3939bool intel_connector_get_hw_state(struct intel_connector *connector)
3940{
Daniel Vetter24929352012-07-02 20:28:59 +02003941 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02003942 struct intel_encoder *encoder = connector->encoder;
3943
3944 return encoder->get_hw_state(encoder, &pipe);
3945}
3946
Jesse Barnes79e53942008-11-07 14:24:08 -08003947static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
Daniel Vetter35313cd2012-07-20 10:30:45 +02003948 const struct drm_display_mode *mode,
Jesse Barnes79e53942008-11-07 14:24:08 -08003949 struct drm_display_mode *adjusted_mode)
3950{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003951 struct drm_device *dev = crtc->dev;
Chris Wilson89749352010-09-12 18:25:19 +01003952
Eric Anholtbad720f2009-10-22 16:11:14 -07003953 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003954 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07003955 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
3956 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003957 }
Chris Wilson89749352010-09-12 18:25:19 +01003958
Daniel Vetterf9bef082012-04-15 19:53:19 +02003959 /* All interlaced capable intel hw wants timings in frames. Note though
3960 * that intel_lvds_mode_fixup does some funny tricks with the crtc
3961 * timings, so we need to be careful not to clobber these.*/
3962 if (!(adjusted_mode->private_flags & INTEL_MODE_CRTC_TIMINGS_SET))
3963 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson89749352010-09-12 18:25:19 +01003964
Chris Wilson44f46b422012-06-21 13:19:59 +03003965 /* WaPruneModeWithIncorrectHsyncOffset: Cantiga+ cannot handle modes
3966 * with a hsync front porch of 0.
3967 */
3968 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
3969 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
3970 return false;
3971
Jesse Barnes79e53942008-11-07 14:24:08 -08003972 return true;
3973}
3974
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003975static int valleyview_get_display_clock_speed(struct drm_device *dev)
3976{
3977 return 400000; /* FIXME */
3978}
3979
Jesse Barnese70236a2009-09-21 10:42:27 -07003980static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003981{
Jesse Barnese70236a2009-09-21 10:42:27 -07003982 return 400000;
3983}
Jesse Barnes79e53942008-11-07 14:24:08 -08003984
Jesse Barnese70236a2009-09-21 10:42:27 -07003985static int i915_get_display_clock_speed(struct drm_device *dev)
3986{
3987 return 333000;
3988}
Jesse Barnes79e53942008-11-07 14:24:08 -08003989
Jesse Barnese70236a2009-09-21 10:42:27 -07003990static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
3991{
3992 return 200000;
3993}
Jesse Barnes79e53942008-11-07 14:24:08 -08003994
Jesse Barnese70236a2009-09-21 10:42:27 -07003995static int i915gm_get_display_clock_speed(struct drm_device *dev)
3996{
3997 u16 gcfgc = 0;
3998
3999 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4000
4001 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004002 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004003 else {
4004 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4005 case GC_DISPLAY_CLOCK_333_MHZ:
4006 return 333000;
4007 default:
4008 case GC_DISPLAY_CLOCK_190_200_MHZ:
4009 return 190000;
4010 }
4011 }
4012}
Jesse Barnes79e53942008-11-07 14:24:08 -08004013
Jesse Barnese70236a2009-09-21 10:42:27 -07004014static int i865_get_display_clock_speed(struct drm_device *dev)
4015{
4016 return 266000;
4017}
4018
4019static int i855_get_display_clock_speed(struct drm_device *dev)
4020{
4021 u16 hpllcc = 0;
4022 /* Assume that the hardware is in the high speed state. This
4023 * should be the default.
4024 */
4025 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4026 case GC_CLOCK_133_200:
4027 case GC_CLOCK_100_200:
4028 return 200000;
4029 case GC_CLOCK_166_250:
4030 return 250000;
4031 case GC_CLOCK_100_133:
4032 return 133000;
4033 }
4034
4035 /* Shouldn't happen */
4036 return 0;
4037}
4038
4039static int i830_get_display_clock_speed(struct drm_device *dev)
4040{
4041 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004042}
4043
Zhenyu Wang2c072452009-06-05 15:38:42 +08004044struct fdi_m_n {
4045 u32 tu;
4046 u32 gmch_m;
4047 u32 gmch_n;
4048 u32 link_m;
4049 u32 link_n;
4050};
4051
4052static void
4053fdi_reduce_ratio(u32 *num, u32 *den)
4054{
4055 while (*num > 0xffffff || *den > 0xffffff) {
4056 *num >>= 1;
4057 *den >>= 1;
4058 }
4059}
4060
Zhenyu Wang2c072452009-06-05 15:38:42 +08004061static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004062ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
4063 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004064{
Zhenyu Wang2c072452009-06-05 15:38:42 +08004065 m_n->tu = 64; /* default size */
4066
Chris Wilson22ed1112010-12-04 01:01:29 +00004067 /* BUG_ON(pixel_clock > INT_MAX / 36); */
4068 m_n->gmch_m = bits_per_pixel * pixel_clock;
4069 m_n->gmch_n = link_clock * nlanes * 8;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004070 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
4071
Chris Wilson22ed1112010-12-04 01:01:29 +00004072 m_n->link_m = pixel_clock;
4073 m_n->link_n = link_clock;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004074 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
4075}
4076
Chris Wilsona7615032011-01-12 17:04:08 +00004077static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4078{
Keith Packard72bbe582011-09-26 16:09:45 -07004079 if (i915_panel_use_ssc >= 0)
4080 return i915_panel_use_ssc != 0;
4081 return dev_priv->lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004082 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004083}
4084
Jesse Barnes5a354202011-06-24 12:19:22 -07004085/**
4086 * intel_choose_pipe_bpp_dither - figure out what color depth the pipe should send
4087 * @crtc: CRTC structure
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004088 * @mode: requested mode
Jesse Barnes5a354202011-06-24 12:19:22 -07004089 *
4090 * A pipe may be connected to one or more outputs. Based on the depth of the
4091 * attached framebuffer, choose a good color depth to use on the pipe.
4092 *
4093 * If possible, match the pipe depth to the fb depth. In some cases, this
4094 * isn't ideal, because the connected output supports a lesser or restricted
4095 * set of depths. Resolve that here:
4096 * LVDS typically supports only 6bpc, so clamp down in that case
4097 * HDMI supports only 8bpc or 12bpc, so clamp to 8bpc with dither for 10bpc
4098 * Displays may support a restricted set as well, check EDID and clamp as
4099 * appropriate.
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004100 * DP may want to dither down to 6bpc to fit larger modes
Jesse Barnes5a354202011-06-24 12:19:22 -07004101 *
4102 * RETURNS:
4103 * Dithering requirement (i.e. false if display bpc and pipe bpc match,
4104 * true if they don't match).
4105 */
4106static bool intel_choose_pipe_bpp_dither(struct drm_crtc *crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004107 struct drm_framebuffer *fb,
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004108 unsigned int *pipe_bpp,
4109 struct drm_display_mode *mode)
Jesse Barnes5a354202011-06-24 12:19:22 -07004110{
4111 struct drm_device *dev = crtc->dev;
4112 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes5a354202011-06-24 12:19:22 -07004113 struct drm_connector *connector;
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004114 struct intel_encoder *intel_encoder;
Jesse Barnes5a354202011-06-24 12:19:22 -07004115 unsigned int display_bpc = UINT_MAX, bpc;
4116
4117 /* Walk the encoders & connectors on this crtc, get min bpc */
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004118 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
Jesse Barnes5a354202011-06-24 12:19:22 -07004119
4120 if (intel_encoder->type == INTEL_OUTPUT_LVDS) {
4121 unsigned int lvds_bpc;
4122
4123 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) ==
4124 LVDS_A3_POWER_UP)
4125 lvds_bpc = 8;
4126 else
4127 lvds_bpc = 6;
4128
4129 if (lvds_bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04004130 DRM_DEBUG_KMS("clamping display bpc (was %d) to LVDS (%d)\n", display_bpc, lvds_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004131 display_bpc = lvds_bpc;
4132 }
4133 continue;
4134 }
4135
Jesse Barnes5a354202011-06-24 12:19:22 -07004136 /* Not one of the known troublemakers, check the EDID */
4137 list_for_each_entry(connector, &dev->mode_config.connector_list,
4138 head) {
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004139 if (connector->encoder != &intel_encoder->base)
Jesse Barnes5a354202011-06-24 12:19:22 -07004140 continue;
4141
Jesse Barnes62ac41a2011-07-28 12:55:14 -07004142 /* Don't use an invalid EDID bpc value */
4143 if (connector->display_info.bpc &&
4144 connector->display_info.bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04004145 DRM_DEBUG_KMS("clamping display bpc (was %d) to EDID reported max of %d\n", display_bpc, connector->display_info.bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004146 display_bpc = connector->display_info.bpc;
4147 }
4148 }
4149
4150 /*
4151 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
4152 * through, clamp it down. (Note: >12bpc will be caught below.)
4153 */
4154 if (intel_encoder->type == INTEL_OUTPUT_HDMI) {
4155 if (display_bpc > 8 && display_bpc < 12) {
Adam Jackson82820492011-10-10 16:33:34 -04004156 DRM_DEBUG_KMS("forcing bpc to 12 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07004157 display_bpc = 12;
4158 } else {
Adam Jackson82820492011-10-10 16:33:34 -04004159 DRM_DEBUG_KMS("forcing bpc to 8 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07004160 display_bpc = 8;
4161 }
4162 }
4163 }
4164
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004165 if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
4166 DRM_DEBUG_KMS("Dithering DP to 6bpc\n");
4167 display_bpc = 6;
4168 }
4169
Jesse Barnes5a354202011-06-24 12:19:22 -07004170 /*
4171 * We could just drive the pipe at the highest bpc all the time and
4172 * enable dithering as needed, but that costs bandwidth. So choose
4173 * the minimum value that expresses the full color range of the fb but
4174 * also stays within the max display bpc discovered above.
4175 */
4176
Daniel Vetter94352cf2012-07-05 22:51:56 +02004177 switch (fb->depth) {
Jesse Barnes5a354202011-06-24 12:19:22 -07004178 case 8:
4179 bpc = 8; /* since we go through a colormap */
4180 break;
4181 case 15:
4182 case 16:
4183 bpc = 6; /* min is 18bpp */
4184 break;
4185 case 24:
Keith Packard578393c2011-09-05 11:53:21 -07004186 bpc = 8;
Jesse Barnes5a354202011-06-24 12:19:22 -07004187 break;
4188 case 30:
Keith Packard578393c2011-09-05 11:53:21 -07004189 bpc = 10;
Jesse Barnes5a354202011-06-24 12:19:22 -07004190 break;
4191 case 48:
Keith Packard578393c2011-09-05 11:53:21 -07004192 bpc = 12;
Jesse Barnes5a354202011-06-24 12:19:22 -07004193 break;
4194 default:
4195 DRM_DEBUG("unsupported depth, assuming 24 bits\n");
4196 bpc = min((unsigned int)8, display_bpc);
4197 break;
4198 }
4199
Keith Packard578393c2011-09-05 11:53:21 -07004200 display_bpc = min(display_bpc, bpc);
4201
Adam Jackson82820492011-10-10 16:33:34 -04004202 DRM_DEBUG_KMS("setting pipe bpc to %d (max display bpc %d)\n",
4203 bpc, display_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004204
Keith Packard578393c2011-09-05 11:53:21 -07004205 *pipe_bpp = display_bpc * 3;
Jesse Barnes5a354202011-06-24 12:19:22 -07004206
4207 return display_bpc != bpc;
4208}
4209
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004210static int vlv_get_refclk(struct drm_crtc *crtc)
4211{
4212 struct drm_device *dev = crtc->dev;
4213 struct drm_i915_private *dev_priv = dev->dev_private;
4214 int refclk = 27000; /* for DP & HDMI */
4215
4216 return 100000; /* only one validated so far */
4217
4218 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
4219 refclk = 96000;
4220 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4221 if (intel_panel_use_ssc(dev_priv))
4222 refclk = 100000;
4223 else
4224 refclk = 96000;
4225 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4226 refclk = 100000;
4227 }
4228
4229 return refclk;
4230}
4231
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004232static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4233{
4234 struct drm_device *dev = crtc->dev;
4235 struct drm_i915_private *dev_priv = dev->dev_private;
4236 int refclk;
4237
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004238 if (IS_VALLEYVIEW(dev)) {
4239 refclk = vlv_get_refclk(crtc);
4240 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004241 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
4242 refclk = dev_priv->lvds_ssc_freq * 1000;
4243 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4244 refclk / 1000);
4245 } else if (!IS_GEN2(dev)) {
4246 refclk = 96000;
4247 } else {
4248 refclk = 48000;
4249 }
4250
4251 return refclk;
4252}
4253
4254static void i9xx_adjust_sdvo_tv_clock(struct drm_display_mode *adjusted_mode,
4255 intel_clock_t *clock)
4256{
4257 /* SDVO TV has fixed PLL values depend on its clock range,
4258 this mirrors vbios setting. */
4259 if (adjusted_mode->clock >= 100000
4260 && adjusted_mode->clock < 140500) {
4261 clock->p1 = 2;
4262 clock->p2 = 10;
4263 clock->n = 3;
4264 clock->m1 = 16;
4265 clock->m2 = 8;
4266 } else if (adjusted_mode->clock >= 140500
4267 && adjusted_mode->clock <= 200000) {
4268 clock->p1 = 1;
4269 clock->p2 = 10;
4270 clock->n = 6;
4271 clock->m1 = 12;
4272 clock->m2 = 8;
4273 }
4274}
4275
Jesse Barnesa7516a02011-12-15 12:30:37 -08004276static void i9xx_update_pll_dividers(struct drm_crtc *crtc,
4277 intel_clock_t *clock,
4278 intel_clock_t *reduced_clock)
4279{
4280 struct drm_device *dev = crtc->dev;
4281 struct drm_i915_private *dev_priv = dev->dev_private;
4282 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4283 int pipe = intel_crtc->pipe;
4284 u32 fp, fp2 = 0;
4285
4286 if (IS_PINEVIEW(dev)) {
4287 fp = (1 << clock->n) << 16 | clock->m1 << 8 | clock->m2;
4288 if (reduced_clock)
4289 fp2 = (1 << reduced_clock->n) << 16 |
4290 reduced_clock->m1 << 8 | reduced_clock->m2;
4291 } else {
4292 fp = clock->n << 16 | clock->m1 << 8 | clock->m2;
4293 if (reduced_clock)
4294 fp2 = reduced_clock->n << 16 | reduced_clock->m1 << 8 |
4295 reduced_clock->m2;
4296 }
4297
4298 I915_WRITE(FP0(pipe), fp);
4299
4300 intel_crtc->lowfreq_avail = false;
4301 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4302 reduced_clock && i915_powersave) {
4303 I915_WRITE(FP1(pipe), fp2);
4304 intel_crtc->lowfreq_avail = true;
4305 } else {
4306 I915_WRITE(FP1(pipe), fp);
4307 }
4308}
4309
Daniel Vetter93e537a2012-03-28 23:11:26 +02004310static void intel_update_lvds(struct drm_crtc *crtc, intel_clock_t *clock,
4311 struct drm_display_mode *adjusted_mode)
4312{
4313 struct drm_device *dev = crtc->dev;
4314 struct drm_i915_private *dev_priv = dev->dev_private;
4315 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4316 int pipe = intel_crtc->pipe;
Chris Wilson284d5df2012-04-14 17:41:59 +01004317 u32 temp;
Daniel Vetter93e537a2012-03-28 23:11:26 +02004318
4319 temp = I915_READ(LVDS);
4320 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
4321 if (pipe == 1) {
4322 temp |= LVDS_PIPEB_SELECT;
4323 } else {
4324 temp &= ~LVDS_PIPEB_SELECT;
4325 }
4326 /* set the corresponsding LVDS_BORDER bit */
4327 temp |= dev_priv->lvds_border_bits;
4328 /* Set the B0-B3 data pairs corresponding to whether we're going to
4329 * set the DPLLs for dual-channel mode or not.
4330 */
4331 if (clock->p2 == 7)
4332 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
4333 else
4334 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
4335
4336 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
4337 * appropriately here, but we need to look more thoroughly into how
4338 * panels behave in the two modes.
4339 */
4340 /* set the dithering flag on LVDS as needed */
4341 if (INTEL_INFO(dev)->gen >= 4) {
4342 if (dev_priv->lvds_dither)
4343 temp |= LVDS_ENABLE_DITHER;
4344 else
4345 temp &= ~LVDS_ENABLE_DITHER;
4346 }
Chris Wilson284d5df2012-04-14 17:41:59 +01004347 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
Daniel Vetter93e537a2012-03-28 23:11:26 +02004348 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01004349 temp |= LVDS_HSYNC_POLARITY;
Daniel Vetter93e537a2012-03-28 23:11:26 +02004350 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01004351 temp |= LVDS_VSYNC_POLARITY;
Daniel Vetter93e537a2012-03-28 23:11:26 +02004352 I915_WRITE(LVDS, temp);
4353}
4354
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004355static void vlv_update_pll(struct drm_crtc *crtc,
4356 struct drm_display_mode *mode,
4357 struct drm_display_mode *adjusted_mode,
4358 intel_clock_t *clock, intel_clock_t *reduced_clock,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304359 int num_connectors)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004360{
4361 struct drm_device *dev = crtc->dev;
4362 struct drm_i915_private *dev_priv = dev->dev_private;
4363 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4364 int pipe = intel_crtc->pipe;
4365 u32 dpll, mdiv, pdiv;
4366 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304367 bool is_sdvo;
4368 u32 temp;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004369
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304370 is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
4371 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
4372
4373 dpll = DPLL_VGA_MODE_DIS;
4374 dpll |= DPLL_EXT_BUFFER_ENABLE_VLV;
4375 dpll |= DPLL_REFA_CLK_ENABLE_VLV;
4376 dpll |= DPLL_INTEGRATED_CLOCK_VLV;
4377
4378 I915_WRITE(DPLL(pipe), dpll);
4379 POSTING_READ(DPLL(pipe));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004380
4381 bestn = clock->n;
4382 bestm1 = clock->m1;
4383 bestm2 = clock->m2;
4384 bestp1 = clock->p1;
4385 bestp2 = clock->p2;
4386
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304387 /*
4388 * In Valleyview PLL and program lane counter registers are exposed
4389 * through DPIO interface
4390 */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004391 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4392 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4393 mdiv |= ((bestn << DPIO_N_SHIFT));
4394 mdiv |= (1 << DPIO_POST_DIV_SHIFT);
4395 mdiv |= (1 << DPIO_K_SHIFT);
4396 mdiv |= DPIO_ENABLE_CALIBRATION;
4397 intel_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
4398
4399 intel_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), 0x01000000);
4400
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304401 pdiv = (1 << DPIO_REFSEL_OVERRIDE) | (5 << DPIO_PLL_MODESEL_SHIFT) |
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004402 (3 << DPIO_BIAS_CURRENT_CTL_SHIFT) | (1<<20) |
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304403 (7 << DPIO_PLL_REFCLK_SEL_SHIFT) | (8 << DPIO_DRIVER_CTL_SHIFT) |
4404 (5 << DPIO_CLK_BIAS_CTL_SHIFT);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004405 intel_dpio_write(dev_priv, DPIO_REFSFR(pipe), pdiv);
4406
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304407 intel_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe), 0x005f003b);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004408
4409 dpll |= DPLL_VCO_ENABLE;
4410 I915_WRITE(DPLL(pipe), dpll);
4411 POSTING_READ(DPLL(pipe));
4412 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
4413 DRM_ERROR("DPLL %d failed to lock\n", pipe);
4414
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304415 intel_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x620);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004416
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304417 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4418 intel_dp_set_m_n(crtc, mode, adjusted_mode);
4419
4420 I915_WRITE(DPLL(pipe), dpll);
4421
4422 /* Wait for the clocks to stabilize. */
4423 POSTING_READ(DPLL(pipe));
4424 udelay(150);
4425
4426 temp = 0;
4427 if (is_sdvo) {
4428 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004429 if (temp > 1)
4430 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4431 else
4432 temp = 0;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004433 }
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304434 I915_WRITE(DPLL_MD(pipe), temp);
4435 POSTING_READ(DPLL_MD(pipe));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004436
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304437 /* Now program lane control registers */
4438 if(intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)
4439 || intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
4440 {
4441 temp = 0x1000C4;
4442 if(pipe == 1)
4443 temp |= (1 << 21);
4444 intel_dpio_write(dev_priv, DPIO_DATA_CHANNEL1, temp);
4445 }
4446 if(intel_pipe_has_type(crtc,INTEL_OUTPUT_EDP))
4447 {
4448 temp = 0x1000C4;
4449 if(pipe == 1)
4450 temp |= (1 << 21);
4451 intel_dpio_write(dev_priv, DPIO_DATA_CHANNEL2, temp);
4452 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004453}
4454
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004455static void i9xx_update_pll(struct drm_crtc *crtc,
4456 struct drm_display_mode *mode,
4457 struct drm_display_mode *adjusted_mode,
4458 intel_clock_t *clock, intel_clock_t *reduced_clock,
4459 int num_connectors)
4460{
4461 struct drm_device *dev = crtc->dev;
4462 struct drm_i915_private *dev_priv = dev->dev_private;
4463 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4464 int pipe = intel_crtc->pipe;
4465 u32 dpll;
4466 bool is_sdvo;
4467
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304468 i9xx_update_pll_dividers(crtc, clock, reduced_clock);
4469
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004470 is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
4471 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
4472
4473 dpll = DPLL_VGA_MODE_DIS;
4474
4475 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4476 dpll |= DPLLB_MODE_LVDS;
4477 else
4478 dpll |= DPLLB_MODE_DAC_SERIAL;
4479 if (is_sdvo) {
4480 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4481 if (pixel_multiplier > 1) {
4482 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4483 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
4484 }
4485 dpll |= DPLL_DVO_HIGH_SPEED;
4486 }
4487 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4488 dpll |= DPLL_DVO_HIGH_SPEED;
4489
4490 /* compute bitmask from p1 value */
4491 if (IS_PINEVIEW(dev))
4492 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4493 else {
4494 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4495 if (IS_G4X(dev) && reduced_clock)
4496 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4497 }
4498 switch (clock->p2) {
4499 case 5:
4500 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4501 break;
4502 case 7:
4503 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4504 break;
4505 case 10:
4506 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4507 break;
4508 case 14:
4509 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4510 break;
4511 }
4512 if (INTEL_INFO(dev)->gen >= 4)
4513 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4514
4515 if (is_sdvo && intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4516 dpll |= PLL_REF_INPUT_TVCLKINBC;
4517 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4518 /* XXX: just matching BIOS for now */
4519 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4520 dpll |= 3;
4521 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4522 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4523 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4524 else
4525 dpll |= PLL_REF_INPUT_DREFCLK;
4526
4527 dpll |= DPLL_VCO_ENABLE;
4528 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4529 POSTING_READ(DPLL(pipe));
4530 udelay(150);
4531
4532 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4533 * This is an exception to the general rule that mode_set doesn't turn
4534 * things on.
4535 */
4536 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4537 intel_update_lvds(crtc, clock, adjusted_mode);
4538
4539 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4540 intel_dp_set_m_n(crtc, mode, adjusted_mode);
4541
4542 I915_WRITE(DPLL(pipe), dpll);
4543
4544 /* Wait for the clocks to stabilize. */
4545 POSTING_READ(DPLL(pipe));
4546 udelay(150);
4547
4548 if (INTEL_INFO(dev)->gen >= 4) {
4549 u32 temp = 0;
4550 if (is_sdvo) {
4551 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
4552 if (temp > 1)
4553 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4554 else
4555 temp = 0;
4556 }
4557 I915_WRITE(DPLL_MD(pipe), temp);
4558 } else {
4559 /* The pixel multiplier can only be updated once the
4560 * DPLL is enabled and the clocks are stable.
4561 *
4562 * So write it again.
4563 */
4564 I915_WRITE(DPLL(pipe), dpll);
4565 }
4566}
4567
4568static void i8xx_update_pll(struct drm_crtc *crtc,
4569 struct drm_display_mode *adjusted_mode,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304570 intel_clock_t *clock, intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004571 int num_connectors)
4572{
4573 struct drm_device *dev = crtc->dev;
4574 struct drm_i915_private *dev_priv = dev->dev_private;
4575 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4576 int pipe = intel_crtc->pipe;
4577 u32 dpll;
4578
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304579 i9xx_update_pll_dividers(crtc, clock, reduced_clock);
4580
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004581 dpll = DPLL_VGA_MODE_DIS;
4582
4583 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4584 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4585 } else {
4586 if (clock->p1 == 2)
4587 dpll |= PLL_P1_DIVIDE_BY_TWO;
4588 else
4589 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4590 if (clock->p2 == 4)
4591 dpll |= PLL_P2_DIVIDE_BY_4;
4592 }
4593
4594 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4595 /* XXX: just matching BIOS for now */
4596 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4597 dpll |= 3;
4598 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4599 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4600 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4601 else
4602 dpll |= PLL_REF_INPUT_DREFCLK;
4603
4604 dpll |= DPLL_VCO_ENABLE;
4605 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4606 POSTING_READ(DPLL(pipe));
4607 udelay(150);
4608
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004609 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4610 * This is an exception to the general rule that mode_set doesn't turn
4611 * things on.
4612 */
4613 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4614 intel_update_lvds(crtc, clock, adjusted_mode);
4615
Daniel Vetter5b5896e2012-09-11 12:37:55 +02004616 I915_WRITE(DPLL(pipe), dpll);
4617
4618 /* Wait for the clocks to stabilize. */
4619 POSTING_READ(DPLL(pipe));
4620 udelay(150);
4621
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004622 /* The pixel multiplier can only be updated once the
4623 * DPLL is enabled and the clocks are stable.
4624 *
4625 * So write it again.
4626 */
4627 I915_WRITE(DPLL(pipe), dpll);
4628}
4629
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004630static void intel_set_pipe_timings(struct intel_crtc *intel_crtc,
4631 struct drm_display_mode *mode,
4632 struct drm_display_mode *adjusted_mode)
4633{
4634 struct drm_device *dev = intel_crtc->base.dev;
4635 struct drm_i915_private *dev_priv = dev->dev_private;
4636 enum pipe pipe = intel_crtc->pipe;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004637 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004638 uint32_t vsyncshift;
4639
4640 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4641 /* the chip adds 2 halflines automatically */
4642 adjusted_mode->crtc_vtotal -= 1;
4643 adjusted_mode->crtc_vblank_end -= 1;
4644 vsyncshift = adjusted_mode->crtc_hsync_start
4645 - adjusted_mode->crtc_htotal / 2;
4646 } else {
4647 vsyncshift = 0;
4648 }
4649
4650 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004651 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004652
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004653 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004654 (adjusted_mode->crtc_hdisplay - 1) |
4655 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004656 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004657 (adjusted_mode->crtc_hblank_start - 1) |
4658 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004659 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004660 (adjusted_mode->crtc_hsync_start - 1) |
4661 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4662
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004663 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004664 (adjusted_mode->crtc_vdisplay - 1) |
4665 ((adjusted_mode->crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004666 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004667 (adjusted_mode->crtc_vblank_start - 1) |
4668 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004669 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004670 (adjusted_mode->crtc_vsync_start - 1) |
4671 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4672
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004673 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4674 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4675 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4676 * bits. */
4677 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4678 (pipe == PIPE_B || pipe == PIPE_C))
4679 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4680
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004681 /* pipesrc controls the size that is scaled from, which should
4682 * always be the user's requested size.
4683 */
4684 I915_WRITE(PIPESRC(pipe),
4685 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4686}
4687
Eric Anholtf564048e2011-03-30 13:01:02 -07004688static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
4689 struct drm_display_mode *mode,
4690 struct drm_display_mode *adjusted_mode,
4691 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004692 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004693{
4694 struct drm_device *dev = crtc->dev;
4695 struct drm_i915_private *dev_priv = dev->dev_private;
4696 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4697 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004698 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004699 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004700 intel_clock_t clock, reduced_clock;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004701 u32 dspcntr, pipeconf;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004702 bool ok, has_reduced_clock = false, is_sdvo = false;
4703 bool is_lvds = false, is_tv = false, is_dp = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01004704 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004705 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004706 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004707
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004708 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004709 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004710 case INTEL_OUTPUT_LVDS:
4711 is_lvds = true;
4712 break;
4713 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08004714 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08004715 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01004716 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08004717 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004718 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004719 case INTEL_OUTPUT_TVOUT:
4720 is_tv = true;
4721 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004722 case INTEL_OUTPUT_DISPLAYPORT:
4723 is_dp = true;
4724 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004725 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004726
Eric Anholtc751ce42010-03-25 11:48:48 -07004727 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004728 }
4729
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004730 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08004731
Ma Lingd4906092009-03-18 20:13:27 +08004732 /*
4733 * Returns a set of divisors for the desired target clock with the given
4734 * refclk, or FALSE. The returned values represent the clock equation:
4735 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4736 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004737 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08004738 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
4739 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004740 if (!ok) {
4741 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07004742 return -EINVAL;
4743 }
4744
4745 /* Ensure that the cursor is valid for the new mode before changing... */
4746 intel_crtc_update_cursor(crtc, true);
4747
4748 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004749 /*
4750 * Ensure we match the reduced clock's P to the target clock.
4751 * If the clocks don't match, we can't switch the display clock
4752 * by using the FP0/FP1. In such case we will disable the LVDS
4753 * downclock feature.
4754 */
Eric Anholtf564048e2011-03-30 13:01:02 -07004755 has_reduced_clock = limit->find_pll(limit, crtc,
4756 dev_priv->lvds_downclock,
4757 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08004758 &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07004759 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004760 }
4761
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004762 if (is_sdvo && is_tv)
4763 i9xx_adjust_sdvo_tv_clock(adjusted_mode, &clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004764
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004765 if (IS_GEN2(dev))
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304766 i8xx_update_pll(crtc, adjusted_mode, &clock,
4767 has_reduced_clock ? &reduced_clock : NULL,
4768 num_connectors);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004769 else if (IS_VALLEYVIEW(dev))
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304770 vlv_update_pll(crtc, mode, adjusted_mode, &clock,
4771 has_reduced_clock ? &reduced_clock : NULL,
4772 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004773 else
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004774 i9xx_update_pll(crtc, mode, adjusted_mode, &clock,
4775 has_reduced_clock ? &reduced_clock : NULL,
4776 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004777
4778 /* setup pipeconf */
4779 pipeconf = I915_READ(PIPECONF(pipe));
4780
4781 /* Set up the display plane register */
4782 dspcntr = DISPPLANE_GAMMA_ENABLE;
4783
Eric Anholt929c77f2011-03-30 13:01:04 -07004784 if (pipe == 0)
4785 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4786 else
4787 dspcntr |= DISPPLANE_SEL_PIPE_B;
Eric Anholtf564048e2011-03-30 13:01:02 -07004788
4789 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4790 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4791 * core speed.
4792 *
4793 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4794 * pipe == 0 check?
4795 */
4796 if (mode->clock >
4797 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4798 pipeconf |= PIPECONF_DOUBLE_WIDE;
4799 else
4800 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
4801 }
4802
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004803 /* default to 8bpc */
4804 pipeconf &= ~(PIPECONF_BPP_MASK | PIPECONF_DITHER_EN);
4805 if (is_dp) {
Jani Nikula0c96c652012-09-26 18:43:10 +03004806 if (adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004807 pipeconf |= PIPECONF_BPP_6 |
4808 PIPECONF_DITHER_EN |
4809 PIPECONF_DITHER_TYPE_SP;
4810 }
4811 }
4812
Gajanan Bhat19c03922012-09-27 19:13:07 +05304813 if (IS_VALLEYVIEW(dev) && intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4814 if (adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
4815 pipeconf |= PIPECONF_BPP_6 |
4816 PIPECONF_ENABLE |
4817 I965_PIPECONF_ACTIVE;
4818 }
4819 }
4820
Eric Anholtf564048e2011-03-30 13:01:02 -07004821 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
4822 drm_mode_debug_printmodeline(mode);
4823
Jesse Barnesa7516a02011-12-15 12:30:37 -08004824 if (HAS_PIPE_CXSR(dev)) {
4825 if (intel_crtc->lowfreq_avail) {
Eric Anholtf564048e2011-03-30 13:01:02 -07004826 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4827 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004828 } else {
Eric Anholtf564048e2011-03-30 13:01:02 -07004829 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4830 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4831 }
4832 }
4833
Keith Packard617cf882012-02-08 13:53:38 -08004834 pipeconf &= ~PIPECONF_INTERLACE_MASK;
Daniel Vetterdbb02572012-01-28 14:49:23 +01004835 if (!IS_GEN2(dev) &&
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004836 adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Eric Anholtf564048e2011-03-30 13:01:02 -07004837 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004838 else
Keith Packard617cf882012-02-08 13:53:38 -08004839 pipeconf |= PIPECONF_PROGRESSIVE;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004840
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004841 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
Eric Anholtf564048e2011-03-30 13:01:02 -07004842
4843 /* pipesrc and dspsize control the size that is scaled from,
4844 * which should always be the user's requested size.
4845 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004846 I915_WRITE(DSPSIZE(plane),
4847 ((mode->vdisplay - 1) << 16) |
4848 (mode->hdisplay - 1));
4849 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004850
Eric Anholtf564048e2011-03-30 13:01:02 -07004851 I915_WRITE(PIPECONF(pipe), pipeconf);
4852 POSTING_READ(PIPECONF(pipe));
Eric Anholt929c77f2011-03-30 13:01:04 -07004853 intel_enable_pipe(dev_priv, pipe, false);
Eric Anholtf564048e2011-03-30 13:01:02 -07004854
4855 intel_wait_for_vblank(dev, pipe);
4856
Eric Anholtf564048e2011-03-30 13:01:02 -07004857 I915_WRITE(DSPCNTR(plane), dspcntr);
4858 POSTING_READ(DSPCNTR(plane));
4859
Daniel Vetter94352cf2012-07-05 22:51:56 +02004860 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07004861
4862 intel_update_watermarks(dev);
4863
Eric Anholtf564048e2011-03-30 13:01:02 -07004864 return ret;
4865}
4866
Paulo Zanonidde86e22012-12-01 12:04:25 -02004867static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07004868{
4869 struct drm_i915_private *dev_priv = dev->dev_private;
4870 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004871 struct intel_encoder *encoder;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004872 u32 temp;
4873 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07004874 bool has_cpu_edp = false;
4875 bool has_pch_edp = false;
4876 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07004877 bool has_ck505 = false;
4878 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004879
4880 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07004881 list_for_each_entry(encoder, &mode_config->encoder_list,
4882 base.head) {
4883 switch (encoder->type) {
4884 case INTEL_OUTPUT_LVDS:
4885 has_panel = true;
4886 has_lvds = true;
4887 break;
4888 case INTEL_OUTPUT_EDP:
4889 has_panel = true;
4890 if (intel_encoder_is_pch_edp(&encoder->base))
4891 has_pch_edp = true;
4892 else
4893 has_cpu_edp = true;
4894 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004895 }
4896 }
4897
Keith Packard99eb6a02011-09-26 14:29:12 -07004898 if (HAS_PCH_IBX(dev)) {
4899 has_ck505 = dev_priv->display_clock_mode;
4900 can_ssc = has_ck505;
4901 } else {
4902 has_ck505 = false;
4903 can_ssc = true;
4904 }
4905
4906 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_pch_edp %d has_cpu_edp %d has_ck505 %d\n",
4907 has_panel, has_lvds, has_pch_edp, has_cpu_edp,
4908 has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07004909
4910 /* Ironlake: try to setup display ref clock before DPLL
4911 * enabling. This is only under driver's control after
4912 * PCH B stepping, previous chipset stepping should be
4913 * ignoring this setting.
4914 */
4915 temp = I915_READ(PCH_DREF_CONTROL);
4916 /* Always enable nonspread source */
4917 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004918
Keith Packard99eb6a02011-09-26 14:29:12 -07004919 if (has_ck505)
4920 temp |= DREF_NONSPREAD_CK505_ENABLE;
4921 else
4922 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004923
Keith Packard199e5d72011-09-22 12:01:57 -07004924 if (has_panel) {
4925 temp &= ~DREF_SSC_SOURCE_MASK;
4926 temp |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004927
Keith Packard199e5d72011-09-22 12:01:57 -07004928 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07004929 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004930 DRM_DEBUG_KMS("Using SSC on panel\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07004931 temp |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02004932 } else
4933 temp &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07004934
4935 /* Get SSC going before enabling the outputs */
4936 I915_WRITE(PCH_DREF_CONTROL, temp);
4937 POSTING_READ(PCH_DREF_CONTROL);
4938 udelay(200);
4939
Jesse Barnes13d83a62011-08-03 12:59:20 -07004940 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4941
4942 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07004943 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07004944 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004945 DRM_DEBUG_KMS("Using SSC on eDP\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07004946 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004947 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07004948 else
4949 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004950 } else
4951 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4952
4953 I915_WRITE(PCH_DREF_CONTROL, temp);
4954 POSTING_READ(PCH_DREF_CONTROL);
4955 udelay(200);
4956 } else {
4957 DRM_DEBUG_KMS("Disabling SSC entirely\n");
4958
4959 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4960
4961 /* Turn off CPU output */
4962 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4963
4964 I915_WRITE(PCH_DREF_CONTROL, temp);
4965 POSTING_READ(PCH_DREF_CONTROL);
4966 udelay(200);
4967
4968 /* Turn off the SSC source */
4969 temp &= ~DREF_SSC_SOURCE_MASK;
4970 temp |= DREF_SSC_SOURCE_DISABLE;
4971
4972 /* Turn off SSC1 */
4973 temp &= ~ DREF_SSC1_ENABLE;
4974
Jesse Barnes13d83a62011-08-03 12:59:20 -07004975 I915_WRITE(PCH_DREF_CONTROL, temp);
4976 POSTING_READ(PCH_DREF_CONTROL);
4977 udelay(200);
4978 }
4979}
4980
Paulo Zanonidde86e22012-12-01 12:04:25 -02004981/* Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O. */
4982static void lpt_init_pch_refclk(struct drm_device *dev)
4983{
4984 struct drm_i915_private *dev_priv = dev->dev_private;
4985 struct drm_mode_config *mode_config = &dev->mode_config;
4986 struct intel_encoder *encoder;
4987 bool has_vga = false;
4988 bool is_sdv = false;
4989 u32 tmp;
4990
4991 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
4992 switch (encoder->type) {
4993 case INTEL_OUTPUT_ANALOG:
4994 has_vga = true;
4995 break;
4996 }
4997 }
4998
4999 if (!has_vga)
5000 return;
5001
5002 /* XXX: Rip out SDV support once Haswell ships for real. */
5003 if (IS_HASWELL(dev) && (dev->pci_device & 0xFF00) == 0x0C00)
5004 is_sdv = true;
5005
5006 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5007 tmp &= ~SBI_SSCCTL_DISABLE;
5008 tmp |= SBI_SSCCTL_PATHALT;
5009 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5010
5011 udelay(24);
5012
5013 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5014 tmp &= ~SBI_SSCCTL_PATHALT;
5015 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5016
5017 if (!is_sdv) {
5018 tmp = I915_READ(SOUTH_CHICKEN2);
5019 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5020 I915_WRITE(SOUTH_CHICKEN2, tmp);
5021
5022 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5023 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5024 DRM_ERROR("FDI mPHY reset assert timeout\n");
5025
5026 tmp = I915_READ(SOUTH_CHICKEN2);
5027 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5028 I915_WRITE(SOUTH_CHICKEN2, tmp);
5029
5030 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5031 FDI_MPHY_IOSFSB_RESET_STATUS) == 0,
5032 100))
5033 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
5034 }
5035
5036 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5037 tmp &= ~(0xFF << 24);
5038 tmp |= (0x12 << 24);
5039 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5040
5041 if (!is_sdv) {
5042 tmp = intel_sbi_read(dev_priv, 0x808C, SBI_MPHY);
5043 tmp &= ~(0x3 << 6);
5044 tmp |= (1 << 6) | (1 << 0);
5045 intel_sbi_write(dev_priv, 0x808C, tmp, SBI_MPHY);
5046 }
5047
5048 if (is_sdv) {
5049 tmp = intel_sbi_read(dev_priv, 0x800C, SBI_MPHY);
5050 tmp |= 0x7FFF;
5051 intel_sbi_write(dev_priv, 0x800C, tmp, SBI_MPHY);
5052 }
5053
5054 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5055 tmp |= (1 << 11);
5056 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5057
5058 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5059 tmp |= (1 << 11);
5060 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5061
5062 if (is_sdv) {
5063 tmp = intel_sbi_read(dev_priv, 0x2038, SBI_MPHY);
5064 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
5065 intel_sbi_write(dev_priv, 0x2038, tmp, SBI_MPHY);
5066
5067 tmp = intel_sbi_read(dev_priv, 0x2138, SBI_MPHY);
5068 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
5069 intel_sbi_write(dev_priv, 0x2138, tmp, SBI_MPHY);
5070
5071 tmp = intel_sbi_read(dev_priv, 0x203C, SBI_MPHY);
5072 tmp |= (0x3F << 8);
5073 intel_sbi_write(dev_priv, 0x203C, tmp, SBI_MPHY);
5074
5075 tmp = intel_sbi_read(dev_priv, 0x213C, SBI_MPHY);
5076 tmp |= (0x3F << 8);
5077 intel_sbi_write(dev_priv, 0x213C, tmp, SBI_MPHY);
5078 }
5079
5080 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5081 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5082 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5083
5084 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5085 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5086 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5087
5088 if (!is_sdv) {
5089 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5090 tmp &= ~(7 << 13);
5091 tmp |= (5 << 13);
5092 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
5093
5094 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5095 tmp &= ~(7 << 13);
5096 tmp |= (5 << 13);
5097 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
5098 }
5099
5100 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5101 tmp &= ~0xFF;
5102 tmp |= 0x1C;
5103 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5104
5105 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5106 tmp &= ~0xFF;
5107 tmp |= 0x1C;
5108 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5109
5110 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5111 tmp &= ~(0xFF << 16);
5112 tmp |= (0x1C << 16);
5113 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5114
5115 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5116 tmp &= ~(0xFF << 16);
5117 tmp |= (0x1C << 16);
5118 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5119
5120 if (!is_sdv) {
5121 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5122 tmp |= (1 << 27);
5123 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
5124
5125 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5126 tmp |= (1 << 27);
5127 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
5128
5129 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5130 tmp &= ~(0xF << 28);
5131 tmp |= (4 << 28);
5132 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
5133
5134 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5135 tmp &= ~(0xF << 28);
5136 tmp |= (4 << 28);
5137 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
5138 }
5139
5140 /* ULT uses SBI_GEN0, but ULT doesn't have VGA, so we don't care. */
5141 tmp = intel_sbi_read(dev_priv, SBI_DBUFF0, SBI_ICLK);
5142 tmp |= SBI_DBUFF0_ENABLE;
5143 intel_sbi_write(dev_priv, SBI_DBUFF0, tmp, SBI_ICLK);
5144}
5145
5146/*
5147 * Initialize reference clocks when the driver loads
5148 */
5149void intel_init_pch_refclk(struct drm_device *dev)
5150{
5151 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5152 ironlake_init_pch_refclk(dev);
5153 else if (HAS_PCH_LPT(dev))
5154 lpt_init_pch_refclk(dev);
5155}
5156
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005157static int ironlake_get_refclk(struct drm_crtc *crtc)
5158{
5159 struct drm_device *dev = crtc->dev;
5160 struct drm_i915_private *dev_priv = dev->dev_private;
5161 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005162 struct intel_encoder *edp_encoder = NULL;
5163 int num_connectors = 0;
5164 bool is_lvds = false;
5165
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005166 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005167 switch (encoder->type) {
5168 case INTEL_OUTPUT_LVDS:
5169 is_lvds = true;
5170 break;
5171 case INTEL_OUTPUT_EDP:
5172 edp_encoder = encoder;
5173 break;
5174 }
5175 num_connectors++;
5176 }
5177
5178 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5179 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
5180 dev_priv->lvds_ssc_freq);
5181 return dev_priv->lvds_ssc_freq * 1000;
5182 }
5183
5184 return 120000;
5185}
5186
Paulo Zanonic8203562012-09-12 10:06:29 -03005187static void ironlake_set_pipeconf(struct drm_crtc *crtc,
5188 struct drm_display_mode *adjusted_mode,
5189 bool dither)
5190{
5191 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5192 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5193 int pipe = intel_crtc->pipe;
5194 uint32_t val;
5195
5196 val = I915_READ(PIPECONF(pipe));
5197
5198 val &= ~PIPE_BPC_MASK;
5199 switch (intel_crtc->bpp) {
5200 case 18:
5201 val |= PIPE_6BPC;
5202 break;
5203 case 24:
5204 val |= PIPE_8BPC;
5205 break;
5206 case 30:
5207 val |= PIPE_10BPC;
5208 break;
5209 case 36:
5210 val |= PIPE_12BPC;
5211 break;
5212 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005213 /* Case prevented by intel_choose_pipe_bpp_dither. */
5214 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005215 }
5216
5217 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
5218 if (dither)
5219 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5220
5221 val &= ~PIPECONF_INTERLACE_MASK;
5222 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
5223 val |= PIPECONF_INTERLACED_ILK;
5224 else
5225 val |= PIPECONF_PROGRESSIVE;
5226
5227 I915_WRITE(PIPECONF(pipe), val);
5228 POSTING_READ(PIPECONF(pipe));
5229}
5230
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005231static void haswell_set_pipeconf(struct drm_crtc *crtc,
5232 struct drm_display_mode *adjusted_mode,
5233 bool dither)
5234{
5235 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5236 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005237 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005238 uint32_t val;
5239
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005240 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005241
5242 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
5243 if (dither)
5244 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5245
5246 val &= ~PIPECONF_INTERLACE_MASK_HSW;
5247 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
5248 val |= PIPECONF_INTERLACED_ILK;
5249 else
5250 val |= PIPECONF_PROGRESSIVE;
5251
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005252 I915_WRITE(PIPECONF(cpu_transcoder), val);
5253 POSTING_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005254}
5255
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005256static bool ironlake_compute_clocks(struct drm_crtc *crtc,
5257 struct drm_display_mode *adjusted_mode,
5258 intel_clock_t *clock,
5259 bool *has_reduced_clock,
5260 intel_clock_t *reduced_clock)
5261{
5262 struct drm_device *dev = crtc->dev;
5263 struct drm_i915_private *dev_priv = dev->dev_private;
5264 struct intel_encoder *intel_encoder;
5265 int refclk;
5266 const intel_limit_t *limit;
5267 bool ret, is_sdvo = false, is_tv = false, is_lvds = false;
5268
5269 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5270 switch (intel_encoder->type) {
5271 case INTEL_OUTPUT_LVDS:
5272 is_lvds = true;
5273 break;
5274 case INTEL_OUTPUT_SDVO:
5275 case INTEL_OUTPUT_HDMI:
5276 is_sdvo = true;
5277 if (intel_encoder->needs_tv_clock)
5278 is_tv = true;
5279 break;
5280 case INTEL_OUTPUT_TVOUT:
5281 is_tv = true;
5282 break;
5283 }
5284 }
5285
5286 refclk = ironlake_get_refclk(crtc);
5287
5288 /*
5289 * Returns a set of divisors for the desired target clock with the given
5290 * refclk, or FALSE. The returned values represent the clock equation:
5291 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5292 */
5293 limit = intel_limit(crtc, refclk);
5294 ret = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
5295 clock);
5296 if (!ret)
5297 return false;
5298
5299 if (is_lvds && dev_priv->lvds_downclock_avail) {
5300 /*
5301 * Ensure we match the reduced clock's P to the target clock.
5302 * If the clocks don't match, we can't switch the display clock
5303 * by using the FP0/FP1. In such case we will disable the LVDS
5304 * downclock feature.
5305 */
5306 *has_reduced_clock = limit->find_pll(limit, crtc,
5307 dev_priv->lvds_downclock,
5308 refclk,
5309 clock,
5310 reduced_clock);
5311 }
5312
5313 if (is_sdvo && is_tv)
5314 i9xx_adjust_sdvo_tv_clock(adjusted_mode, clock);
5315
5316 return true;
5317}
5318
Daniel Vetter01a415f2012-10-27 15:58:40 +02005319static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
5320{
5321 struct drm_i915_private *dev_priv = dev->dev_private;
5322 uint32_t temp;
5323
5324 temp = I915_READ(SOUTH_CHICKEN1);
5325 if (temp & FDI_BC_BIFURCATION_SELECT)
5326 return;
5327
5328 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
5329 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
5330
5331 temp |= FDI_BC_BIFURCATION_SELECT;
5332 DRM_DEBUG_KMS("enabling fdi C rx\n");
5333 I915_WRITE(SOUTH_CHICKEN1, temp);
5334 POSTING_READ(SOUTH_CHICKEN1);
5335}
5336
5337static bool ironlake_check_fdi_lanes(struct intel_crtc *intel_crtc)
5338{
5339 struct drm_device *dev = intel_crtc->base.dev;
5340 struct drm_i915_private *dev_priv = dev->dev_private;
5341 struct intel_crtc *pipe_B_crtc =
5342 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5343
5344 DRM_DEBUG_KMS("checking fdi config on pipe %i, lanes %i\n",
5345 intel_crtc->pipe, intel_crtc->fdi_lanes);
5346 if (intel_crtc->fdi_lanes > 4) {
5347 DRM_DEBUG_KMS("invalid fdi lane config on pipe %i: %i lanes\n",
5348 intel_crtc->pipe, intel_crtc->fdi_lanes);
5349 /* Clamp lanes to avoid programming the hw with bogus values. */
5350 intel_crtc->fdi_lanes = 4;
5351
5352 return false;
5353 }
5354
5355 if (dev_priv->num_pipe == 2)
5356 return true;
5357
5358 switch (intel_crtc->pipe) {
5359 case PIPE_A:
5360 return true;
5361 case PIPE_B:
5362 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5363 intel_crtc->fdi_lanes > 2) {
5364 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %i: %i lanes\n",
5365 intel_crtc->pipe, intel_crtc->fdi_lanes);
5366 /* Clamp lanes to avoid programming the hw with bogus values. */
5367 intel_crtc->fdi_lanes = 2;
5368
5369 return false;
5370 }
5371
5372 if (intel_crtc->fdi_lanes > 2)
5373 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
5374 else
5375 cpt_enable_fdi_bc_bifurcation(dev);
5376
5377 return true;
5378 case PIPE_C:
5379 if (!pipe_B_crtc->base.enabled || pipe_B_crtc->fdi_lanes <= 2) {
5380 if (intel_crtc->fdi_lanes > 2) {
5381 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %i: %i lanes\n",
5382 intel_crtc->pipe, intel_crtc->fdi_lanes);
5383 /* Clamp lanes to avoid programming the hw with bogus values. */
5384 intel_crtc->fdi_lanes = 2;
5385
5386 return false;
5387 }
5388 } else {
5389 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5390 return false;
5391 }
5392
5393 cpt_enable_fdi_bc_bifurcation(dev);
5394
5395 return true;
5396 default:
5397 BUG();
5398 }
5399}
5400
Paulo Zanonid4b19312012-11-29 11:29:32 -02005401int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
5402{
5403 /*
5404 * Account for spread spectrum to avoid
5405 * oversubscribing the link. Max center spread
5406 * is 2.5%; use 5% for safety's sake.
5407 */
5408 u32 bps = target_clock * bpp * 21 / 20;
5409 return bps / (link_bw * 8) + 1;
5410}
5411
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005412static void ironlake_set_m_n(struct drm_crtc *crtc,
5413 struct drm_display_mode *mode,
5414 struct drm_display_mode *adjusted_mode)
Jesse Barnes79e53942008-11-07 14:24:08 -08005415{
5416 struct drm_device *dev = crtc->dev;
5417 struct drm_i915_private *dev_priv = dev->dev_private;
5418 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -02005419 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005420 struct intel_encoder *intel_encoder, *edp_encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08005421 struct fdi_m_n m_n = {0};
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005422 int target_clock, pixel_multiplier, lane, link_bw;
5423 bool is_dp = false, is_cpu_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005424
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005425 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5426 switch (intel_encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005427 case INTEL_OUTPUT_DISPLAYPORT:
5428 is_dp = true;
5429 break;
5430 case INTEL_OUTPUT_EDP:
Jesse Barnese3aef172012-04-10 11:58:03 -07005431 is_dp = true;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005432 if (!intel_encoder_is_pch_edp(&intel_encoder->base))
Jesse Barnese3aef172012-04-10 11:58:03 -07005433 is_cpu_edp = true;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005434 edp_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005435 break;
5436 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005437 }
5438
Zhenyu Wang2c072452009-06-05 15:38:42 +08005439 /* FDI link */
Eric Anholt8febb292011-03-30 13:01:07 -07005440 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
5441 lane = 0;
5442 /* CPU eDP doesn't require FDI link, so just set DP M/N
5443 according to current link config */
Jesse Barnese3aef172012-04-10 11:58:03 -07005444 if (is_cpu_edp) {
Jesse Barnese3aef172012-04-10 11:58:03 -07005445 intel_edp_link_config(edp_encoder, &lane, &link_bw);
Eric Anholt8febb292011-03-30 13:01:07 -07005446 } else {
Eric Anholt8febb292011-03-30 13:01:07 -07005447 /* FDI is a binary signal running at ~2.7GHz, encoding
5448 * each output octet as 10 bits. The actual frequency
5449 * is stored as a divider into a 100MHz clock, and the
5450 * mode pixel clock is stored in units of 1KHz.
5451 * Hence the bw of each lane in terms of the mode signal
5452 * is:
5453 */
5454 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005455 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08005456
Daniel Vetter94bf2ce2012-06-04 18:39:19 +02005457 /* [e]DP over FDI requires target mode clock instead of link clock. */
5458 if (edp_encoder)
5459 target_clock = intel_edp_target_clock(edp_encoder, mode);
5460 else if (is_dp)
5461 target_clock = mode->clock;
5462 else
5463 target_clock = adjusted_mode->clock;
5464
Paulo Zanonid4b19312012-11-29 11:29:32 -02005465 if (!lane)
5466 lane = ironlake_get_lanes_required(target_clock, link_bw,
5467 intel_crtc->bpp);
Eric Anholt8febb292011-03-30 13:01:07 -07005468
5469 intel_crtc->fdi_lanes = lane;
5470
5471 if (pixel_multiplier > 1)
5472 link_bw *= pixel_multiplier;
Jesse Barnes5a354202011-06-24 12:19:22 -07005473 ironlake_compute_m_n(intel_crtc->bpp, lane, target_clock, link_bw,
5474 &m_n);
Eric Anholt8febb292011-03-30 13:01:07 -07005475
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -02005476 I915_WRITE(PIPE_DATA_M1(cpu_transcoder), TU_SIZE(m_n.tu) | m_n.gmch_m);
5477 I915_WRITE(PIPE_DATA_N1(cpu_transcoder), m_n.gmch_n);
5478 I915_WRITE(PIPE_LINK_M1(cpu_transcoder), m_n.link_m);
5479 I915_WRITE(PIPE_LINK_N1(cpu_transcoder), m_n.link_n);
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005480}
5481
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005482static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
5483 struct drm_display_mode *adjusted_mode,
5484 intel_clock_t *clock, u32 fp)
5485{
5486 struct drm_crtc *crtc = &intel_crtc->base;
5487 struct drm_device *dev = crtc->dev;
5488 struct drm_i915_private *dev_priv = dev->dev_private;
5489 struct intel_encoder *intel_encoder;
5490 uint32_t dpll;
5491 int factor, pixel_multiplier, num_connectors = 0;
5492 bool is_lvds = false, is_sdvo = false, is_tv = false;
5493 bool is_dp = false, is_cpu_edp = false;
5494
5495 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5496 switch (intel_encoder->type) {
5497 case INTEL_OUTPUT_LVDS:
5498 is_lvds = true;
5499 break;
5500 case INTEL_OUTPUT_SDVO:
5501 case INTEL_OUTPUT_HDMI:
5502 is_sdvo = true;
5503 if (intel_encoder->needs_tv_clock)
5504 is_tv = true;
5505 break;
5506 case INTEL_OUTPUT_TVOUT:
5507 is_tv = true;
5508 break;
5509 case INTEL_OUTPUT_DISPLAYPORT:
5510 is_dp = true;
5511 break;
5512 case INTEL_OUTPUT_EDP:
5513 is_dp = true;
5514 if (!intel_encoder_is_pch_edp(&intel_encoder->base))
5515 is_cpu_edp = true;
5516 break;
5517 }
5518
5519 num_connectors++;
5520 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005521
Chris Wilsonc1858122010-12-03 21:35:48 +00005522 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005523 factor = 21;
5524 if (is_lvds) {
5525 if ((intel_panel_use_ssc(dev_priv) &&
5526 dev_priv->lvds_ssc_freq == 100) ||
5527 (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
5528 factor = 25;
5529 } else if (is_sdvo && is_tv)
5530 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005531
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005532 if (clock->m < factor * clock->n)
Eric Anholt8febb292011-03-30 13:01:07 -07005533 fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005534
Chris Wilson5eddb702010-09-11 13:48:45 +01005535 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005536
Eric Anholta07d6782011-03-30 13:01:08 -07005537 if (is_lvds)
5538 dpll |= DPLLB_MODE_LVDS;
5539 else
5540 dpll |= DPLLB_MODE_DAC_SERIAL;
5541 if (is_sdvo) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005542 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
Eric Anholta07d6782011-03-30 13:01:08 -07005543 if (pixel_multiplier > 1) {
5544 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08005545 }
Eric Anholta07d6782011-03-30 13:01:08 -07005546 dpll |= DPLL_DVO_HIGH_SPEED;
5547 }
Jesse Barnese3aef172012-04-10 11:58:03 -07005548 if (is_dp && !is_cpu_edp)
Eric Anholta07d6782011-03-30 13:01:08 -07005549 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005550
Eric Anholta07d6782011-03-30 13:01:08 -07005551 /* compute bitmask from p1 value */
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005552 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005553 /* also FPA1 */
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005554 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005555
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005556 switch (clock->p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07005557 case 5:
5558 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5559 break;
5560 case 7:
5561 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5562 break;
5563 case 10:
5564 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5565 break;
5566 case 14:
5567 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5568 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005569 }
5570
5571 if (is_sdvo && is_tv)
5572 dpll |= PLL_REF_INPUT_TVCLKINBC;
5573 else if (is_tv)
5574 /* XXX: just matching BIOS for now */
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005575 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
Jesse Barnes79e53942008-11-07 14:24:08 -08005576 dpll |= 3;
Chris Wilsona7615032011-01-12 17:04:08 +00005577 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005578 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08005579 else
5580 dpll |= PLL_REF_INPUT_DREFCLK;
5581
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005582 return dpll;
5583}
5584
Jesse Barnes79e53942008-11-07 14:24:08 -08005585static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
5586 struct drm_display_mode *mode,
5587 struct drm_display_mode *adjusted_mode,
5588 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005589 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005590{
5591 struct drm_device *dev = crtc->dev;
5592 struct drm_i915_private *dev_priv = dev->dev_private;
5593 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5594 int pipe = intel_crtc->pipe;
5595 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005596 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005597 intel_clock_t clock, reduced_clock;
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005598 u32 dpll, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005599 bool ok, has_reduced_clock = false;
5600 bool is_lvds = false, is_dp = false, is_cpu_edp = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005601 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005602 u32 temp;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005603 int ret;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005604 bool dither, fdi_config_ok;
Jesse Barnes79e53942008-11-07 14:24:08 -08005605
5606 for_each_encoder_on_crtc(dev, crtc, encoder) {
5607 switch (encoder->type) {
5608 case INTEL_OUTPUT_LVDS:
5609 is_lvds = true;
5610 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005611 case INTEL_OUTPUT_DISPLAYPORT:
5612 is_dp = true;
5613 break;
5614 case INTEL_OUTPUT_EDP:
5615 is_dp = true;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005616 if (!intel_encoder_is_pch_edp(&encoder->base))
Jesse Barnes79e53942008-11-07 14:24:08 -08005617 is_cpu_edp = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005618 break;
5619 }
5620
5621 num_connectors++;
5622 }
5623
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005624 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
5625 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5626
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005627 ok = ironlake_compute_clocks(crtc, adjusted_mode, &clock,
5628 &has_reduced_clock, &reduced_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005629 if (!ok) {
5630 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5631 return -EINVAL;
5632 }
5633
5634 /* Ensure that the cursor is valid for the new mode before changing... */
5635 intel_crtc_update_cursor(crtc, true);
5636
Jesse Barnes79e53942008-11-07 14:24:08 -08005637 /* determine panel color depth */
Jani Nikulac8241962012-11-02 10:19:55 +02005638 dither = intel_choose_pipe_bpp_dither(crtc, fb, &intel_crtc->bpp,
5639 adjusted_mode);
Paulo Zanonic8203562012-09-12 10:06:29 -03005640 if (is_lvds && dev_priv->lvds_dither)
5641 dither = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005642
Jesse Barnes79e53942008-11-07 14:24:08 -08005643 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
5644 if (has_reduced_clock)
5645 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
5646 reduced_clock.m2;
5647
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005648 dpll = ironlake_compute_dpll(intel_crtc, adjusted_mode, &clock, fp);
Jesse Barnes79e53942008-11-07 14:24:08 -08005649
Jesse Barnesf7cb34d2011-10-12 10:49:14 -07005650 DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005651 drm_mode_debug_printmodeline(mode);
5652
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005653 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
5654 if (!is_cpu_edp) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005655 struct intel_pch_pll *pll;
Chris Wilson5eddb702010-09-11 13:48:45 +01005656
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005657 pll = intel_get_pch_pll(intel_crtc, dpll, fp);
5658 if (pll == NULL) {
5659 DRM_DEBUG_DRIVER("failed to find PLL for pipe %d\n",
5660 pipe);
Jesse Barnes4b645f12011-10-12 09:51:31 -07005661 return -EINVAL;
5662 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005663 } else
5664 intel_put_pch_pll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005665
5666 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
5667 * This is an exception to the general rule that mode_set doesn't turn
5668 * things on.
5669 */
5670 if (is_lvds) {
Eric Anholtfae14982011-03-30 13:01:09 -07005671 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01005672 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Jesse Barnes7885d202012-01-12 14:51:17 -08005673 if (HAS_PCH_CPT(dev)) {
5674 temp &= ~PORT_TRANS_SEL_MASK;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005675 temp |= PORT_TRANS_SEL_CPT(pipe);
Jesse Barnes7885d202012-01-12 14:51:17 -08005676 } else {
5677 if (pipe == 1)
5678 temp |= LVDS_PIPEB_SELECT;
5679 else
5680 temp &= ~LVDS_PIPEB_SELECT;
5681 }
Jesse Barnes4b645f12011-10-12 09:51:31 -07005682
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08005683 /* set the corresponsding LVDS_BORDER bit */
Chris Wilson5eddb702010-09-11 13:48:45 +01005684 temp |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08005685 /* Set the B0-B3 data pairs corresponding to whether we're going to
5686 * set the DPLLs for dual-channel mode or not.
5687 */
5688 if (clock.p2 == 7)
Chris Wilson5eddb702010-09-11 13:48:45 +01005689 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Jesse Barnes79e53942008-11-07 14:24:08 -08005690 else
Chris Wilson5eddb702010-09-11 13:48:45 +01005691 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
Jesse Barnes79e53942008-11-07 14:24:08 -08005692
5693 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
5694 * appropriately here, but we need to look more thoroughly into how
5695 * panels behave in the two modes.
5696 */
Chris Wilson284d5df2012-04-14 17:41:59 +01005697 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
Bryan Freedaa9b5002011-01-12 13:43:19 -08005698 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01005699 temp |= LVDS_HSYNC_POLARITY;
Bryan Freedaa9b5002011-01-12 13:43:19 -08005700 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01005701 temp |= LVDS_VSYNC_POLARITY;
Eric Anholtfae14982011-03-30 13:01:09 -07005702 I915_WRITE(PCH_LVDS, temp);
Jesse Barnes79e53942008-11-07 14:24:08 -08005703 }
Jesse Barnes434ed092010-09-07 14:48:06 -07005704
Jesse Barnese3aef172012-04-10 11:58:03 -07005705 if (is_dp && !is_cpu_edp) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005706 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Eric Anholt8febb292011-03-30 13:01:07 -07005707 } else {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005708 /* For non-DP output, clear any trans DP clock recovery setting.*/
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005709 I915_WRITE(TRANSDATA_M1(pipe), 0);
5710 I915_WRITE(TRANSDATA_N1(pipe), 0);
5711 I915_WRITE(TRANSDPLINK_M1(pipe), 0);
5712 I915_WRITE(TRANSDPLINK_N1(pipe), 0);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005713 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005714
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005715 if (intel_crtc->pch_pll) {
5716 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01005717
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005718 /* Wait for the clocks to stabilize. */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005719 POSTING_READ(intel_crtc->pch_pll->pll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005720 udelay(150);
5721
Eric Anholt8febb292011-03-30 13:01:07 -07005722 /* The pixel multiplier can only be updated once the
5723 * DPLL is enabled and the clocks are stable.
5724 *
5725 * So write it again.
5726 */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005727 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08005728 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005729
Chris Wilson5eddb702010-09-11 13:48:45 +01005730 intel_crtc->lowfreq_avail = false;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005731 if (intel_crtc->pch_pll) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07005732 if (is_lvds && has_reduced_clock && i915_powersave) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005733 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
Jesse Barnes4b645f12011-10-12 09:51:31 -07005734 intel_crtc->lowfreq_avail = true;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005735 } else {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005736 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07005737 }
5738 }
5739
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005740 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005741
Daniel Vetter01a415f2012-10-27 15:58:40 +02005742 /* Note, this also computes intel_crtc->fdi_lanes which is used below in
5743 * ironlake_check_fdi_lanes. */
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005744 ironlake_set_m_n(crtc, mode, adjusted_mode);
Chris Wilson5eddb702010-09-11 13:48:45 +01005745
Daniel Vetter01a415f2012-10-27 15:58:40 +02005746 fdi_config_ok = ironlake_check_fdi_lanes(intel_crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005747
Jesse Barnese3aef172012-04-10 11:58:03 -07005748 if (is_cpu_edp)
Eric Anholt8febb292011-03-30 13:01:07 -07005749 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005750
Paulo Zanonic8203562012-09-12 10:06:29 -03005751 ironlake_set_pipeconf(crtc, adjusted_mode, dither);
Jesse Barnes79e53942008-11-07 14:24:08 -08005752
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005753 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005754
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005755 /* Set up the display plane register */
5756 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005757 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005758
Daniel Vetter94352cf2012-07-05 22:51:56 +02005759 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005760
5761 intel_update_watermarks(dev);
5762
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03005763 intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
5764
Daniel Vetter01a415f2012-10-27 15:58:40 +02005765 return fdi_config_ok ? ret : -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08005766}
5767
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005768static int haswell_crtc_mode_set(struct drm_crtc *crtc,
5769 struct drm_display_mode *mode,
5770 struct drm_display_mode *adjusted_mode,
5771 int x, int y,
5772 struct drm_framebuffer *fb)
5773{
5774 struct drm_device *dev = crtc->dev;
5775 struct drm_i915_private *dev_priv = dev->dev_private;
5776 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5777 int pipe = intel_crtc->pipe;
5778 int plane = intel_crtc->plane;
5779 int num_connectors = 0;
5780 intel_clock_t clock, reduced_clock;
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005781 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005782 bool ok, has_reduced_clock = false;
5783 bool is_lvds = false, is_dp = false, is_cpu_edp = false;
5784 struct intel_encoder *encoder;
5785 u32 temp;
5786 int ret;
5787 bool dither;
5788
5789 for_each_encoder_on_crtc(dev, crtc, encoder) {
5790 switch (encoder->type) {
5791 case INTEL_OUTPUT_LVDS:
5792 is_lvds = true;
5793 break;
5794 case INTEL_OUTPUT_DISPLAYPORT:
5795 is_dp = true;
5796 break;
5797 case INTEL_OUTPUT_EDP:
5798 is_dp = true;
5799 if (!intel_encoder_is_pch_edp(&encoder->base))
5800 is_cpu_edp = true;
5801 break;
5802 }
5803
5804 num_connectors++;
5805 }
5806
Paulo Zanonia5c961d2012-10-24 15:59:34 -02005807 if (is_cpu_edp)
5808 intel_crtc->cpu_transcoder = TRANSCODER_EDP;
5809 else
5810 intel_crtc->cpu_transcoder = pipe;
5811
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005812 /* We are not sure yet this won't happen. */
5813 WARN(!HAS_PCH_LPT(dev), "Unexpected PCH type %d\n",
5814 INTEL_PCH_TYPE(dev));
5815
5816 WARN(num_connectors != 1, "%d connectors attached to pipe %c\n",
5817 num_connectors, pipe_name(pipe));
5818
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005819 WARN_ON(I915_READ(PIPECONF(intel_crtc->cpu_transcoder)) &
Paulo Zanoni1ce42922012-10-05 12:06:01 -03005820 (PIPECONF_ENABLE | I965_PIPECONF_ACTIVE));
5821
5822 WARN_ON(I915_READ(DSPCNTR(plane)) & DISPLAY_PLANE_ENABLE);
5823
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005824 if (!intel_ddi_pll_mode_set(crtc, adjusted_mode->clock))
5825 return -EINVAL;
5826
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005827 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5828 ok = ironlake_compute_clocks(crtc, adjusted_mode, &clock,
5829 &has_reduced_clock,
5830 &reduced_clock);
5831 if (!ok) {
5832 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5833 return -EINVAL;
5834 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005835 }
5836
5837 /* Ensure that the cursor is valid for the new mode before changing... */
5838 intel_crtc_update_cursor(crtc, true);
5839
5840 /* determine panel color depth */
Jani Nikulac8241962012-11-02 10:19:55 +02005841 dither = intel_choose_pipe_bpp_dither(crtc, fb, &intel_crtc->bpp,
5842 adjusted_mode);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005843 if (is_lvds && dev_priv->lvds_dither)
5844 dither = true;
5845
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005846 DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
5847 drm_mode_debug_printmodeline(mode);
5848
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005849 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5850 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
5851 if (has_reduced_clock)
5852 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
5853 reduced_clock.m2;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005854
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005855 dpll = ironlake_compute_dpll(intel_crtc, adjusted_mode, &clock,
5856 fp);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005857
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005858 /* CPU eDP is the only output that doesn't need a PCH PLL of its
5859 * own on pre-Haswell/LPT generation */
5860 if (!is_cpu_edp) {
5861 struct intel_pch_pll *pll;
5862
5863 pll = intel_get_pch_pll(intel_crtc, dpll, fp);
5864 if (pll == NULL) {
5865 DRM_DEBUG_DRIVER("failed to find PLL for pipe %d\n",
5866 pipe);
5867 return -EINVAL;
5868 }
5869 } else
5870 intel_put_pch_pll(intel_crtc);
5871
5872 /* The LVDS pin pair needs to be on before the DPLLs are
5873 * enabled. This is an exception to the general rule that
5874 * mode_set doesn't turn things on.
5875 */
5876 if (is_lvds) {
5877 temp = I915_READ(PCH_LVDS);
5878 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
5879 if (HAS_PCH_CPT(dev)) {
5880 temp &= ~PORT_TRANS_SEL_MASK;
5881 temp |= PORT_TRANS_SEL_CPT(pipe);
5882 } else {
5883 if (pipe == 1)
5884 temp |= LVDS_PIPEB_SELECT;
5885 else
5886 temp &= ~LVDS_PIPEB_SELECT;
5887 }
5888
5889 /* set the corresponsding LVDS_BORDER bit */
5890 temp |= dev_priv->lvds_border_bits;
5891 /* Set the B0-B3 data pairs corresponding to whether
5892 * we're going to set the DPLLs for dual-channel mode or
5893 * not.
5894 */
5895 if (clock.p2 == 7)
5896 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005897 else
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005898 temp &= ~(LVDS_B0B3_POWER_UP |
5899 LVDS_CLKB_POWER_UP);
5900
5901 /* It would be nice to set 24 vs 18-bit mode
5902 * (LVDS_A3_POWER_UP) appropriately here, but we need to
5903 * look more thoroughly into how panels behave in the
5904 * two modes.
5905 */
5906 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
5907 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
5908 temp |= LVDS_HSYNC_POLARITY;
5909 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
5910 temp |= LVDS_VSYNC_POLARITY;
5911 I915_WRITE(PCH_LVDS, temp);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005912 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005913 }
5914
5915 if (is_dp && !is_cpu_edp) {
5916 intel_dp_set_m_n(crtc, mode, adjusted_mode);
5917 } else {
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005918 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5919 /* For non-DP output, clear any trans DP clock recovery
5920 * setting.*/
5921 I915_WRITE(TRANSDATA_M1(pipe), 0);
5922 I915_WRITE(TRANSDATA_N1(pipe), 0);
5923 I915_WRITE(TRANSDPLINK_M1(pipe), 0);
5924 I915_WRITE(TRANSDPLINK_N1(pipe), 0);
5925 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005926 }
5927
5928 intel_crtc->lowfreq_avail = false;
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005929 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5930 if (intel_crtc->pch_pll) {
5931 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
5932
5933 /* Wait for the clocks to stabilize. */
5934 POSTING_READ(intel_crtc->pch_pll->pll_reg);
5935 udelay(150);
5936
5937 /* The pixel multiplier can only be updated once the
5938 * DPLL is enabled and the clocks are stable.
5939 *
5940 * So write it again.
5941 */
5942 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
5943 }
5944
5945 if (intel_crtc->pch_pll) {
5946 if (is_lvds && has_reduced_clock && i915_powersave) {
5947 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
5948 intel_crtc->lowfreq_avail = true;
5949 } else {
5950 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
5951 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005952 }
5953 }
5954
5955 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
5956
Paulo Zanoni1eb8dfe2012-10-18 12:42:10 -03005957 if (!is_dp || is_cpu_edp)
5958 ironlake_set_m_n(crtc, mode, adjusted_mode);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005959
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005960 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5961 if (is_cpu_edp)
5962 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005963
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005964 haswell_set_pipeconf(crtc, adjusted_mode, dither);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005965
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005966 /* Set up the display plane register */
5967 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
5968 POSTING_READ(DSPCNTR(plane));
5969
5970 ret = intel_pipe_set_base(crtc, x, y, fb);
5971
5972 intel_update_watermarks(dev);
5973
5974 intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
5975
Jesse Barnes79e53942008-11-07 14:24:08 -08005976 return ret;
5977}
5978
Eric Anholtf564048e2011-03-30 13:01:02 -07005979static int intel_crtc_mode_set(struct drm_crtc *crtc,
5980 struct drm_display_mode *mode,
5981 struct drm_display_mode *adjusted_mode,
5982 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005983 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07005984{
5985 struct drm_device *dev = crtc->dev;
5986 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01005987 struct drm_encoder_helper_funcs *encoder_funcs;
5988 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07005989 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5990 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07005991 int ret;
5992
Eric Anholt0b701d22011-03-30 13:01:03 -07005993 drm_vblank_pre_modeset(dev, pipe);
5994
Eric Anholtf564048e2011-03-30 13:01:02 -07005995 ret = dev_priv->display.crtc_mode_set(crtc, mode, adjusted_mode,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005996 x, y, fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08005997 drm_vblank_post_modeset(dev, pipe);
5998
Daniel Vetter9256aa12012-10-31 19:26:13 +01005999 if (ret != 0)
6000 return ret;
6001
6002 for_each_encoder_on_crtc(dev, crtc, encoder) {
6003 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
6004 encoder->base.base.id,
6005 drm_get_encoder_name(&encoder->base),
6006 mode->base.id, mode->name);
6007 encoder_funcs = encoder->base.helper_private;
6008 encoder_funcs->mode_set(&encoder->base, mode, adjusted_mode);
6009 }
6010
6011 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006012}
6013
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006014static bool intel_eld_uptodate(struct drm_connector *connector,
6015 int reg_eldv, uint32_t bits_eldv,
6016 int reg_elda, uint32_t bits_elda,
6017 int reg_edid)
6018{
6019 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6020 uint8_t *eld = connector->eld;
6021 uint32_t i;
6022
6023 i = I915_READ(reg_eldv);
6024 i &= bits_eldv;
6025
6026 if (!eld[0])
6027 return !i;
6028
6029 if (!i)
6030 return false;
6031
6032 i = I915_READ(reg_elda);
6033 i &= ~bits_elda;
6034 I915_WRITE(reg_elda, i);
6035
6036 for (i = 0; i < eld[2]; i++)
6037 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
6038 return false;
6039
6040 return true;
6041}
6042
Wu Fengguange0dac652011-09-05 14:25:34 +08006043static void g4x_write_eld(struct drm_connector *connector,
6044 struct drm_crtc *crtc)
6045{
6046 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6047 uint8_t *eld = connector->eld;
6048 uint32_t eldv;
6049 uint32_t len;
6050 uint32_t i;
6051
6052 i = I915_READ(G4X_AUD_VID_DID);
6053
6054 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
6055 eldv = G4X_ELDV_DEVCL_DEVBLC;
6056 else
6057 eldv = G4X_ELDV_DEVCTG;
6058
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006059 if (intel_eld_uptodate(connector,
6060 G4X_AUD_CNTL_ST, eldv,
6061 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
6062 G4X_HDMIW_HDMIEDID))
6063 return;
6064
Wu Fengguange0dac652011-09-05 14:25:34 +08006065 i = I915_READ(G4X_AUD_CNTL_ST);
6066 i &= ~(eldv | G4X_ELD_ADDR);
6067 len = (i >> 9) & 0x1f; /* ELD buffer size */
6068 I915_WRITE(G4X_AUD_CNTL_ST, i);
6069
6070 if (!eld[0])
6071 return;
6072
6073 len = min_t(uint8_t, eld[2], len);
6074 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6075 for (i = 0; i < len; i++)
6076 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
6077
6078 i = I915_READ(G4X_AUD_CNTL_ST);
6079 i |= eldv;
6080 I915_WRITE(G4X_AUD_CNTL_ST, i);
6081}
6082
Wang Xingchao83358c852012-08-16 22:43:37 +08006083static void haswell_write_eld(struct drm_connector *connector,
6084 struct drm_crtc *crtc)
6085{
6086 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6087 uint8_t *eld = connector->eld;
6088 struct drm_device *dev = crtc->dev;
6089 uint32_t eldv;
6090 uint32_t i;
6091 int len;
6092 int pipe = to_intel_crtc(crtc)->pipe;
6093 int tmp;
6094
6095 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
6096 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
6097 int aud_config = HSW_AUD_CFG(pipe);
6098 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
6099
6100
6101 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
6102
6103 /* Audio output enable */
6104 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
6105 tmp = I915_READ(aud_cntrl_st2);
6106 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
6107 I915_WRITE(aud_cntrl_st2, tmp);
6108
6109 /* Wait for 1 vertical blank */
6110 intel_wait_for_vblank(dev, pipe);
6111
6112 /* Set ELD valid state */
6113 tmp = I915_READ(aud_cntrl_st2);
6114 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
6115 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
6116 I915_WRITE(aud_cntrl_st2, tmp);
6117 tmp = I915_READ(aud_cntrl_st2);
6118 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
6119
6120 /* Enable HDMI mode */
6121 tmp = I915_READ(aud_config);
6122 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
6123 /* clear N_programing_enable and N_value_index */
6124 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
6125 I915_WRITE(aud_config, tmp);
6126
6127 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
6128
6129 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
6130
6131 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6132 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6133 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
6134 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6135 } else
6136 I915_WRITE(aud_config, 0);
6137
6138 if (intel_eld_uptodate(connector,
6139 aud_cntrl_st2, eldv,
6140 aud_cntl_st, IBX_ELD_ADDRESS,
6141 hdmiw_hdmiedid))
6142 return;
6143
6144 i = I915_READ(aud_cntrl_st2);
6145 i &= ~eldv;
6146 I915_WRITE(aud_cntrl_st2, i);
6147
6148 if (!eld[0])
6149 return;
6150
6151 i = I915_READ(aud_cntl_st);
6152 i &= ~IBX_ELD_ADDRESS;
6153 I915_WRITE(aud_cntl_st, i);
6154 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
6155 DRM_DEBUG_DRIVER("port num:%d\n", i);
6156
6157 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6158 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6159 for (i = 0; i < len; i++)
6160 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6161
6162 i = I915_READ(aud_cntrl_st2);
6163 i |= eldv;
6164 I915_WRITE(aud_cntrl_st2, i);
6165
6166}
6167
Wu Fengguange0dac652011-09-05 14:25:34 +08006168static void ironlake_write_eld(struct drm_connector *connector,
6169 struct drm_crtc *crtc)
6170{
6171 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6172 uint8_t *eld = connector->eld;
6173 uint32_t eldv;
6174 uint32_t i;
6175 int len;
6176 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006177 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006178 int aud_cntl_st;
6179 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08006180 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08006181
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006182 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006183 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
6184 aud_config = IBX_AUD_CFG(pipe);
6185 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006186 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006187 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006188 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
6189 aud_config = CPT_AUD_CFG(pipe);
6190 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006191 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006192 }
6193
Wang Xingchao9b138a82012-08-09 16:52:18 +08006194 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08006195
6196 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08006197 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08006198 if (!i) {
6199 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6200 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006201 eldv = IBX_ELD_VALIDB;
6202 eldv |= IBX_ELD_VALIDB << 4;
6203 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006204 } else {
6205 DRM_DEBUG_DRIVER("ELD on port %c\n", 'A' + i);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006206 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006207 }
6208
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006209 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6210 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6211 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06006212 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6213 } else
6214 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006215
6216 if (intel_eld_uptodate(connector,
6217 aud_cntrl_st2, eldv,
6218 aud_cntl_st, IBX_ELD_ADDRESS,
6219 hdmiw_hdmiedid))
6220 return;
6221
Wu Fengguange0dac652011-09-05 14:25:34 +08006222 i = I915_READ(aud_cntrl_st2);
6223 i &= ~eldv;
6224 I915_WRITE(aud_cntrl_st2, i);
6225
6226 if (!eld[0])
6227 return;
6228
Wu Fengguange0dac652011-09-05 14:25:34 +08006229 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006230 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006231 I915_WRITE(aud_cntl_st, i);
6232
6233 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6234 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6235 for (i = 0; i < len; i++)
6236 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6237
6238 i = I915_READ(aud_cntrl_st2);
6239 i |= eldv;
6240 I915_WRITE(aud_cntrl_st2, i);
6241}
6242
6243void intel_write_eld(struct drm_encoder *encoder,
6244 struct drm_display_mode *mode)
6245{
6246 struct drm_crtc *crtc = encoder->crtc;
6247 struct drm_connector *connector;
6248 struct drm_device *dev = encoder->dev;
6249 struct drm_i915_private *dev_priv = dev->dev_private;
6250
6251 connector = drm_select_eld(encoder, mode);
6252 if (!connector)
6253 return;
6254
6255 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6256 connector->base.id,
6257 drm_get_connector_name(connector),
6258 connector->encoder->base.id,
6259 drm_get_encoder_name(connector->encoder));
6260
6261 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6262
6263 if (dev_priv->display.write_eld)
6264 dev_priv->display.write_eld(connector, crtc);
6265}
6266
Jesse Barnes79e53942008-11-07 14:24:08 -08006267/** Loads the palette/gamma unit for the CRTC with the prepared values */
6268void intel_crtc_load_lut(struct drm_crtc *crtc)
6269{
6270 struct drm_device *dev = crtc->dev;
6271 struct drm_i915_private *dev_priv = dev->dev_private;
6272 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006273 int palreg = PALETTE(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006274 int i;
6275
6276 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00006277 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08006278 return;
6279
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006280 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07006281 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006282 palreg = LGC_PALETTE(intel_crtc->pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006283
Jesse Barnes79e53942008-11-07 14:24:08 -08006284 for (i = 0; i < 256; i++) {
6285 I915_WRITE(palreg + 4 * i,
6286 (intel_crtc->lut_r[i] << 16) |
6287 (intel_crtc->lut_g[i] << 8) |
6288 intel_crtc->lut_b[i]);
6289 }
6290}
6291
Chris Wilson560b85b2010-08-07 11:01:38 +01006292static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6293{
6294 struct drm_device *dev = crtc->dev;
6295 struct drm_i915_private *dev_priv = dev->dev_private;
6296 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6297 bool visible = base != 0;
6298 u32 cntl;
6299
6300 if (intel_crtc->cursor_visible == visible)
6301 return;
6302
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006303 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01006304 if (visible) {
6305 /* On these chipsets we can only modify the base whilst
6306 * the cursor is disabled.
6307 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006308 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006309
6310 cntl &= ~(CURSOR_FORMAT_MASK);
6311 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6312 cntl |= CURSOR_ENABLE |
6313 CURSOR_GAMMA_ENABLE |
6314 CURSOR_FORMAT_ARGB;
6315 } else
6316 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006317 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006318
6319 intel_crtc->cursor_visible = visible;
6320}
6321
6322static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6323{
6324 struct drm_device *dev = crtc->dev;
6325 struct drm_i915_private *dev_priv = dev->dev_private;
6326 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6327 int pipe = intel_crtc->pipe;
6328 bool visible = base != 0;
6329
6330 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006331 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01006332 if (base) {
6333 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6334 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6335 cntl |= pipe << 28; /* Connect to correct pipe */
6336 } else {
6337 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6338 cntl |= CURSOR_MODE_DISABLE;
6339 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006340 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006341
6342 intel_crtc->cursor_visible = visible;
6343 }
6344 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006345 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006346}
6347
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006348static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6349{
6350 struct drm_device *dev = crtc->dev;
6351 struct drm_i915_private *dev_priv = dev->dev_private;
6352 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6353 int pipe = intel_crtc->pipe;
6354 bool visible = base != 0;
6355
6356 if (intel_crtc->cursor_visible != visible) {
6357 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6358 if (base) {
6359 cntl &= ~CURSOR_MODE;
6360 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6361 } else {
6362 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6363 cntl |= CURSOR_MODE_DISABLE;
6364 }
6365 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6366
6367 intel_crtc->cursor_visible = visible;
6368 }
6369 /* and commit changes on next vblank */
6370 I915_WRITE(CURBASE_IVB(pipe), base);
6371}
6372
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006373/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01006374static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6375 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006376{
6377 struct drm_device *dev = crtc->dev;
6378 struct drm_i915_private *dev_priv = dev->dev_private;
6379 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6380 int pipe = intel_crtc->pipe;
6381 int x = intel_crtc->cursor_x;
6382 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01006383 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006384 bool visible;
6385
6386 pos = 0;
6387
Chris Wilson6b383a72010-09-13 13:54:26 +01006388 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006389 base = intel_crtc->cursor_addr;
6390 if (x > (int) crtc->fb->width)
6391 base = 0;
6392
6393 if (y > (int) crtc->fb->height)
6394 base = 0;
6395 } else
6396 base = 0;
6397
6398 if (x < 0) {
6399 if (x + intel_crtc->cursor_width < 0)
6400 base = 0;
6401
6402 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6403 x = -x;
6404 }
6405 pos |= x << CURSOR_X_SHIFT;
6406
6407 if (y < 0) {
6408 if (y + intel_crtc->cursor_height < 0)
6409 base = 0;
6410
6411 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6412 y = -y;
6413 }
6414 pos |= y << CURSOR_Y_SHIFT;
6415
6416 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01006417 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006418 return;
6419
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03006420 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006421 I915_WRITE(CURPOS_IVB(pipe), pos);
6422 ivb_update_cursor(crtc, base);
6423 } else {
6424 I915_WRITE(CURPOS(pipe), pos);
6425 if (IS_845G(dev) || IS_I865G(dev))
6426 i845_update_cursor(crtc, base);
6427 else
6428 i9xx_update_cursor(crtc, base);
6429 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006430}
6431
Jesse Barnes79e53942008-11-07 14:24:08 -08006432static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006433 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006434 uint32_t handle,
6435 uint32_t width, uint32_t height)
6436{
6437 struct drm_device *dev = crtc->dev;
6438 struct drm_i915_private *dev_priv = dev->dev_private;
6439 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006440 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006441 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006442 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006443
Jesse Barnes79e53942008-11-07 14:24:08 -08006444 /* if we want to turn off the cursor ignore width and height */
6445 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006446 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006447 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006448 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006449 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006450 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006451 }
6452
6453 /* Currently we only support 64x64 cursors */
6454 if (width != 64 || height != 64) {
6455 DRM_ERROR("we currently only support 64x64 cursors\n");
6456 return -EINVAL;
6457 }
6458
Chris Wilson05394f32010-11-08 19:18:58 +00006459 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006460 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006461 return -ENOENT;
6462
Chris Wilson05394f32010-11-08 19:18:58 +00006463 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006464 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006465 ret = -ENOMEM;
6466 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006467 }
6468
Dave Airlie71acb5e2008-12-30 20:31:46 +10006469 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006470 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006471 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilsond9e86c02010-11-10 16:40:20 +00006472 if (obj->tiling_mode) {
6473 DRM_ERROR("cursor cannot be tiled\n");
6474 ret = -EINVAL;
6475 goto fail_locked;
6476 }
6477
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006478 ret = i915_gem_object_pin_to_display_plane(obj, 0, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01006479 if (ret) {
6480 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006481 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006482 }
6483
Chris Wilsond9e86c02010-11-10 16:40:20 +00006484 ret = i915_gem_object_put_fence(obj);
6485 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006486 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00006487 goto fail_unpin;
6488 }
6489
Chris Wilson05394f32010-11-08 19:18:58 +00006490 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006491 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006492 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00006493 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006494 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6495 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006496 if (ret) {
6497 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006498 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006499 }
Chris Wilson05394f32010-11-08 19:18:58 +00006500 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006501 }
6502
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006503 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04006504 I915_WRITE(CURSIZE, (height << 12) | width);
6505
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006506 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006507 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006508 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00006509 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10006510 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6511 } else
6512 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00006513 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006514 }
Jesse Barnes80824002009-09-10 15:28:06 -07006515
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006516 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006517
6518 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00006519 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006520 intel_crtc->cursor_width = width;
6521 intel_crtc->cursor_height = height;
6522
Chris Wilson6b383a72010-09-13 13:54:26 +01006523 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006524
Jesse Barnes79e53942008-11-07 14:24:08 -08006525 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006526fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00006527 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006528fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10006529 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00006530fail:
Chris Wilson05394f32010-11-08 19:18:58 +00006531 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10006532 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006533}
6534
6535static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6536{
Jesse Barnes79e53942008-11-07 14:24:08 -08006537 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006538
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006539 intel_crtc->cursor_x = x;
6540 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07006541
Chris Wilson6b383a72010-09-13 13:54:26 +01006542 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08006543
6544 return 0;
6545}
6546
6547/** Sets the color ramps on behalf of RandR */
6548void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6549 u16 blue, int regno)
6550{
6551 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6552
6553 intel_crtc->lut_r[regno] = red >> 8;
6554 intel_crtc->lut_g[regno] = green >> 8;
6555 intel_crtc->lut_b[regno] = blue >> 8;
6556}
6557
Dave Airlieb8c00ac2009-10-06 13:54:01 +10006558void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
6559 u16 *blue, int regno)
6560{
6561 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6562
6563 *red = intel_crtc->lut_r[regno] << 8;
6564 *green = intel_crtc->lut_g[regno] << 8;
6565 *blue = intel_crtc->lut_b[regno] << 8;
6566}
6567
Jesse Barnes79e53942008-11-07 14:24:08 -08006568static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01006569 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08006570{
James Simmons72034252010-08-03 01:33:19 +01006571 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08006572 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006573
James Simmons72034252010-08-03 01:33:19 +01006574 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006575 intel_crtc->lut_r[i] = red[i] >> 8;
6576 intel_crtc->lut_g[i] = green[i] >> 8;
6577 intel_crtc->lut_b[i] = blue[i] >> 8;
6578 }
6579
6580 intel_crtc_load_lut(crtc);
6581}
6582
6583/**
6584 * Get a pipe with a simple mode set on it for doing load-based monitor
6585 * detection.
6586 *
6587 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07006588 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08006589 *
Eric Anholtc751ce42010-03-25 11:48:48 -07006590 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08006591 * configured for it. In the future, it could choose to temporarily disable
6592 * some outputs to free up a pipe for its use.
6593 *
6594 * \return crtc, or NULL if no pipes are available.
6595 */
6596
6597/* VESA 640x480x72Hz mode to set on the pipe */
6598static struct drm_display_mode load_detect_mode = {
6599 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
6600 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
6601};
6602
Chris Wilsond2dff872011-04-19 08:36:26 +01006603static struct drm_framebuffer *
6604intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006605 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01006606 struct drm_i915_gem_object *obj)
6607{
6608 struct intel_framebuffer *intel_fb;
6609 int ret;
6610
6611 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6612 if (!intel_fb) {
6613 drm_gem_object_unreference_unlocked(&obj->base);
6614 return ERR_PTR(-ENOMEM);
6615 }
6616
6617 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
6618 if (ret) {
6619 drm_gem_object_unreference_unlocked(&obj->base);
6620 kfree(intel_fb);
6621 return ERR_PTR(ret);
6622 }
6623
6624 return &intel_fb->base;
6625}
6626
6627static u32
6628intel_framebuffer_pitch_for_width(int width, int bpp)
6629{
6630 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
6631 return ALIGN(pitch, 64);
6632}
6633
6634static u32
6635intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
6636{
6637 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
6638 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
6639}
6640
6641static struct drm_framebuffer *
6642intel_framebuffer_create_for_mode(struct drm_device *dev,
6643 struct drm_display_mode *mode,
6644 int depth, int bpp)
6645{
6646 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00006647 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01006648
6649 obj = i915_gem_alloc_object(dev,
6650 intel_framebuffer_size_for_mode(mode, bpp));
6651 if (obj == NULL)
6652 return ERR_PTR(-ENOMEM);
6653
6654 mode_cmd.width = mode->hdisplay;
6655 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006656 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
6657 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00006658 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01006659
6660 return intel_framebuffer_create(dev, &mode_cmd, obj);
6661}
6662
6663static struct drm_framebuffer *
6664mode_fits_in_fbdev(struct drm_device *dev,
6665 struct drm_display_mode *mode)
6666{
6667 struct drm_i915_private *dev_priv = dev->dev_private;
6668 struct drm_i915_gem_object *obj;
6669 struct drm_framebuffer *fb;
6670
6671 if (dev_priv->fbdev == NULL)
6672 return NULL;
6673
6674 obj = dev_priv->fbdev->ifb.obj;
6675 if (obj == NULL)
6676 return NULL;
6677
6678 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006679 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
6680 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01006681 return NULL;
6682
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006683 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01006684 return NULL;
6685
6686 return fb;
6687}
6688
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006689bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01006690 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01006691 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006692{
6693 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006694 struct intel_encoder *intel_encoder =
6695 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08006696 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006697 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006698 struct drm_crtc *crtc = NULL;
6699 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02006700 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006701 int i = -1;
6702
Chris Wilsond2dff872011-04-19 08:36:26 +01006703 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6704 connector->base.id, drm_get_connector_name(connector),
6705 encoder->base.id, drm_get_encoder_name(encoder));
6706
Jesse Barnes79e53942008-11-07 14:24:08 -08006707 /*
6708 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01006709 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006710 * - if the connector already has an assigned crtc, use it (but make
6711 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01006712 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006713 * - try to find the first unused crtc that can drive this connector,
6714 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08006715 */
6716
6717 /* See if we already have a CRTC for this connector */
6718 if (encoder->crtc) {
6719 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01006720
Daniel Vetter24218aa2012-08-12 19:27:11 +02006721 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006722 old->load_detect_temp = false;
6723
6724 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006725 if (connector->dpms != DRM_MODE_DPMS_ON)
6726 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01006727
Chris Wilson71731882011-04-19 23:10:58 +01006728 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006729 }
6730
6731 /* Find an unused one (if possible) */
6732 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
6733 i++;
6734 if (!(encoder->possible_crtcs & (1 << i)))
6735 continue;
6736 if (!possible_crtc->enabled) {
6737 crtc = possible_crtc;
6738 break;
6739 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006740 }
6741
6742 /*
6743 * If we didn't find an unused CRTC, don't use any.
6744 */
6745 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01006746 DRM_DEBUG_KMS("no pipe available for load-detect\n");
6747 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006748 }
6749
Daniel Vetterfc303102012-07-09 10:40:58 +02006750 intel_encoder->new_crtc = to_intel_crtc(crtc);
6751 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006752
6753 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02006754 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006755 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01006756 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006757
Chris Wilson64927112011-04-20 07:25:26 +01006758 if (!mode)
6759 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08006760
Chris Wilsond2dff872011-04-19 08:36:26 +01006761 /* We need a framebuffer large enough to accommodate all accesses
6762 * that the plane may generate whilst we perform load detection.
6763 * We can not rely on the fbcon either being present (we get called
6764 * during its initialisation to detect all boot displays, or it may
6765 * not even exist) or that it is large enough to satisfy the
6766 * requested mode.
6767 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02006768 fb = mode_fits_in_fbdev(dev, mode);
6769 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006770 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006771 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
6772 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01006773 } else
6774 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006775 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006776 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006777 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006778 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006779
Daniel Vetter94352cf2012-07-05 22:51:56 +02006780 if (!intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01006781 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01006782 if (old->release_fb)
6783 old->release_fb->funcs->destroy(old->release_fb);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006784 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006785 }
Chris Wilson71731882011-04-19 23:10:58 +01006786
Jesse Barnes79e53942008-11-07 14:24:08 -08006787 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006788 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01006789 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006790}
6791
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006792void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01006793 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006794{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006795 struct intel_encoder *intel_encoder =
6796 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01006797 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006798
Chris Wilsond2dff872011-04-19 08:36:26 +01006799 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6800 connector->base.id, drm_get_connector_name(connector),
6801 encoder->base.id, drm_get_encoder_name(encoder));
6802
Chris Wilson8261b192011-04-19 23:18:09 +01006803 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02006804 struct drm_crtc *crtc = encoder->crtc;
6805
6806 to_intel_connector(connector)->new_encoder = NULL;
6807 intel_encoder->new_crtc = NULL;
6808 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01006809
6810 if (old->release_fb)
6811 old->release_fb->funcs->destroy(old->release_fb);
6812
Chris Wilson0622a532011-04-21 09:32:11 +01006813 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08006814 }
6815
Eric Anholtc751ce42010-03-25 11:48:48 -07006816 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006817 if (old->dpms_mode != DRM_MODE_DPMS_ON)
6818 connector->funcs->dpms(connector, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08006819}
6820
6821/* Returns the clock of the currently programmed mode of the given pipe. */
6822static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
6823{
6824 struct drm_i915_private *dev_priv = dev->dev_private;
6825 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6826 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08006827 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006828 u32 fp;
6829 intel_clock_t clock;
6830
6831 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01006832 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006833 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01006834 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006835
6836 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006837 if (IS_PINEVIEW(dev)) {
6838 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
6839 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08006840 } else {
6841 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
6842 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
6843 }
6844
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006845 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006846 if (IS_PINEVIEW(dev))
6847 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
6848 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08006849 else
6850 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08006851 DPLL_FPA01_P1_POST_DIV_SHIFT);
6852
6853 switch (dpll & DPLL_MODE_MASK) {
6854 case DPLLB_MODE_DAC_SERIAL:
6855 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
6856 5 : 10;
6857 break;
6858 case DPLLB_MODE_LVDS:
6859 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
6860 7 : 14;
6861 break;
6862 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08006863 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08006864 "mode\n", (int)(dpll & DPLL_MODE_MASK));
6865 return 0;
6866 }
6867
6868 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08006869 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006870 } else {
6871 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
6872
6873 if (is_lvds) {
6874 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
6875 DPLL_FPA01_P1_POST_DIV_SHIFT);
6876 clock.p2 = 14;
6877
6878 if ((dpll & PLL_REF_INPUT_MASK) ==
6879 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
6880 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08006881 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006882 } else
Shaohua Li21778322009-02-23 15:19:16 +08006883 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006884 } else {
6885 if (dpll & PLL_P1_DIVIDE_BY_TWO)
6886 clock.p1 = 2;
6887 else {
6888 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
6889 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
6890 }
6891 if (dpll & PLL_P2_DIVIDE_BY_4)
6892 clock.p2 = 4;
6893 else
6894 clock.p2 = 2;
6895
Shaohua Li21778322009-02-23 15:19:16 +08006896 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006897 }
6898 }
6899
6900 /* XXX: It would be nice to validate the clocks, but we can't reuse
6901 * i830PllIsValid() because it relies on the xf86_config connector
6902 * configuration being accurate, which it isn't necessarily.
6903 */
6904
6905 return clock.dot;
6906}
6907
6908/** Returns the currently programmed mode of the given pipe. */
6909struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
6910 struct drm_crtc *crtc)
6911{
Jesse Barnes548f2452011-02-17 10:40:53 -08006912 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006913 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006914 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006915 struct drm_display_mode *mode;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006916 int htot = I915_READ(HTOTAL(cpu_transcoder));
6917 int hsync = I915_READ(HSYNC(cpu_transcoder));
6918 int vtot = I915_READ(VTOTAL(cpu_transcoder));
6919 int vsync = I915_READ(VSYNC(cpu_transcoder));
Jesse Barnes79e53942008-11-07 14:24:08 -08006920
6921 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
6922 if (!mode)
6923 return NULL;
6924
6925 mode->clock = intel_crtc_clock_get(dev, crtc);
6926 mode->hdisplay = (htot & 0xffff) + 1;
6927 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
6928 mode->hsync_start = (hsync & 0xffff) + 1;
6929 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
6930 mode->vdisplay = (vtot & 0xffff) + 1;
6931 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
6932 mode->vsync_start = (vsync & 0xffff) + 1;
6933 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
6934
6935 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08006936
6937 return mode;
6938}
6939
Daniel Vetter3dec0092010-08-20 21:40:52 +02006940static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07006941{
6942 struct drm_device *dev = crtc->dev;
6943 drm_i915_private_t *dev_priv = dev->dev_private;
6944 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6945 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006946 int dpll_reg = DPLL(pipe);
6947 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07006948
Eric Anholtbad720f2009-10-22 16:11:14 -07006949 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006950 return;
6951
6952 if (!dev_priv->lvds_downclock_avail)
6953 return;
6954
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006955 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006956 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08006957 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006958
Sean Paul8ac5a6d2012-02-13 13:14:51 -05006959 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006960
6961 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
6962 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006963 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006964
Jesse Barnes652c3932009-08-17 13:31:43 -07006965 dpll = I915_READ(dpll_reg);
6966 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08006967 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006968 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006969}
6970
6971static void intel_decrease_pllclock(struct drm_crtc *crtc)
6972{
6973 struct drm_device *dev = crtc->dev;
6974 drm_i915_private_t *dev_priv = dev->dev_private;
6975 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006976
Eric Anholtbad720f2009-10-22 16:11:14 -07006977 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006978 return;
6979
6980 if (!dev_priv->lvds_downclock_avail)
6981 return;
6982
6983 /*
6984 * Since this is called by a timer, we should never get here in
6985 * the manual case.
6986 */
6987 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01006988 int pipe = intel_crtc->pipe;
6989 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02006990 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01006991
Zhao Yakui44d98a62009-10-09 11:39:40 +08006992 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006993
Sean Paul8ac5a6d2012-02-13 13:14:51 -05006994 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006995
Chris Wilson074b5e12012-05-02 12:07:06 +01006996 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006997 dpll |= DISPLAY_RATE_SELECT_FPA1;
6998 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006999 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007000 dpll = I915_READ(dpll_reg);
7001 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08007002 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007003 }
7004
7005}
7006
Chris Wilsonf047e392012-07-21 12:31:41 +01007007void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07007008{
Chris Wilsonf047e392012-07-21 12:31:41 +01007009 i915_update_gfx_val(dev->dev_private);
7010}
7011
7012void intel_mark_idle(struct drm_device *dev)
7013{
Chris Wilsonf047e392012-07-21 12:31:41 +01007014}
7015
7016void intel_mark_fb_busy(struct drm_i915_gem_object *obj)
7017{
7018 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07007019 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07007020
7021 if (!i915_powersave)
7022 return;
7023
Jesse Barnes652c3932009-08-17 13:31:43 -07007024 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007025 if (!crtc->fb)
7026 continue;
7027
Chris Wilsonf047e392012-07-21 12:31:41 +01007028 if (to_intel_framebuffer(crtc->fb)->obj == obj)
7029 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007030 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007031}
7032
Chris Wilsonf047e392012-07-21 12:31:41 +01007033void intel_mark_fb_idle(struct drm_i915_gem_object *obj)
Jesse Barnes652c3932009-08-17 13:31:43 -07007034{
Chris Wilsonf047e392012-07-21 12:31:41 +01007035 struct drm_device *dev = obj->base.dev;
7036 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07007037
Chris Wilsonf047e392012-07-21 12:31:41 +01007038 if (!i915_powersave)
Chris Wilsonacb87df2012-05-03 15:47:57 +01007039 return;
7040
Jesse Barnes652c3932009-08-17 13:31:43 -07007041 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7042 if (!crtc->fb)
7043 continue;
7044
Chris Wilsonf047e392012-07-21 12:31:41 +01007045 if (to_intel_framebuffer(crtc->fb)->obj == obj)
7046 intel_decrease_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007047 }
7048}
7049
Jesse Barnes79e53942008-11-07 14:24:08 -08007050static void intel_crtc_destroy(struct drm_crtc *crtc)
7051{
7052 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007053 struct drm_device *dev = crtc->dev;
7054 struct intel_unpin_work *work;
7055 unsigned long flags;
7056
7057 spin_lock_irqsave(&dev->event_lock, flags);
7058 work = intel_crtc->unpin_work;
7059 intel_crtc->unpin_work = NULL;
7060 spin_unlock_irqrestore(&dev->event_lock, flags);
7061
7062 if (work) {
7063 cancel_work_sync(&work->work);
7064 kfree(work);
7065 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007066
7067 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007068
Jesse Barnes79e53942008-11-07 14:24:08 -08007069 kfree(intel_crtc);
7070}
7071
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007072static void intel_unpin_work_fn(struct work_struct *__work)
7073{
7074 struct intel_unpin_work *work =
7075 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007076 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007077
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007078 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01007079 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00007080 drm_gem_object_unreference(&work->pending_flip_obj->base);
7081 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00007082
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007083 intel_update_fbc(dev);
7084 mutex_unlock(&dev->struct_mutex);
7085
7086 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
7087 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
7088
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007089 kfree(work);
7090}
7091
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007092static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01007093 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007094{
7095 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007096 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7097 struct intel_unpin_work *work;
Chris Wilson05394f32010-11-08 19:18:58 +00007098 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007099 unsigned long flags;
7100
7101 /* Ignore early vblank irqs */
7102 if (intel_crtc == NULL)
7103 return;
7104
7105 spin_lock_irqsave(&dev->event_lock, flags);
7106 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00007107
7108 /* Ensure we don't miss a work->pending update ... */
7109 smp_rmb();
7110
7111 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007112 spin_unlock_irqrestore(&dev->event_lock, flags);
7113 return;
7114 }
7115
Chris Wilsone7d841c2012-12-03 11:36:30 +00007116 /* and that the unpin work is consistent wrt ->pending. */
7117 smp_rmb();
7118
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007119 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007120
Rob Clark45a066e2012-10-08 14:50:40 -05007121 if (work->event)
7122 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007123
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007124 drm_vblank_put(dev, intel_crtc->pipe);
7125
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007126 spin_unlock_irqrestore(&dev->event_lock, flags);
7127
Chris Wilson05394f32010-11-08 19:18:58 +00007128 obj = work->old_fb_obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00007129
Chris Wilsone59f2ba2010-10-07 17:28:15 +01007130 atomic_clear_mask(1 << intel_crtc->plane,
Chris Wilson05394f32010-11-08 19:18:58 +00007131 &obj->pending_flip.counter);
Chris Wilson5bb61642012-09-27 21:25:58 +01007132 wake_up(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007133
7134 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07007135
7136 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007137}
7138
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007139void intel_finish_page_flip(struct drm_device *dev, int pipe)
7140{
7141 drm_i915_private_t *dev_priv = dev->dev_private;
7142 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
7143
Mario Kleiner49b14a52010-12-09 07:00:07 +01007144 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007145}
7146
7147void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
7148{
7149 drm_i915_private_t *dev_priv = dev->dev_private;
7150 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
7151
Mario Kleiner49b14a52010-12-09 07:00:07 +01007152 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007153}
7154
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007155void intel_prepare_page_flip(struct drm_device *dev, int plane)
7156{
7157 drm_i915_private_t *dev_priv = dev->dev_private;
7158 struct intel_crtc *intel_crtc =
7159 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
7160 unsigned long flags;
7161
Chris Wilsone7d841c2012-12-03 11:36:30 +00007162 /* NB: An MMIO update of the plane base pointer will also
7163 * generate a page-flip completion irq, i.e. every modeset
7164 * is also accompanied by a spurious intel_prepare_page_flip().
7165 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007166 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007167 if (intel_crtc->unpin_work)
7168 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007169 spin_unlock_irqrestore(&dev->event_lock, flags);
7170}
7171
Chris Wilsone7d841c2012-12-03 11:36:30 +00007172inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
7173{
7174 /* Ensure that the work item is consistent when activating it ... */
7175 smp_wmb();
7176 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
7177 /* and that it is marked active as soon as the irq could fire. */
7178 smp_wmb();
7179}
7180
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007181static int intel_gen2_queue_flip(struct drm_device *dev,
7182 struct drm_crtc *crtc,
7183 struct drm_framebuffer *fb,
7184 struct drm_i915_gem_object *obj)
7185{
7186 struct drm_i915_private *dev_priv = dev->dev_private;
7187 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007188 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007189 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007190 int ret;
7191
Daniel Vetter6d90c952012-04-26 23:28:05 +02007192 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007193 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007194 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007195
Daniel Vetter6d90c952012-04-26 23:28:05 +02007196 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007197 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007198 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007199
7200 /* Can't queue multiple flips, so wait for the previous
7201 * one to finish before executing the next.
7202 */
7203 if (intel_crtc->plane)
7204 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7205 else
7206 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007207 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7208 intel_ring_emit(ring, MI_NOOP);
7209 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7210 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7211 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007212 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007213 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00007214
7215 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007216 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007217 return 0;
7218
7219err_unpin:
7220 intel_unpin_fb_obj(obj);
7221err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007222 return ret;
7223}
7224
7225static int intel_gen3_queue_flip(struct drm_device *dev,
7226 struct drm_crtc *crtc,
7227 struct drm_framebuffer *fb,
7228 struct drm_i915_gem_object *obj)
7229{
7230 struct drm_i915_private *dev_priv = dev->dev_private;
7231 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007232 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007233 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007234 int ret;
7235
Daniel Vetter6d90c952012-04-26 23:28:05 +02007236 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007237 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007238 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007239
Daniel Vetter6d90c952012-04-26 23:28:05 +02007240 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007241 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007242 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007243
7244 if (intel_crtc->plane)
7245 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7246 else
7247 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007248 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7249 intel_ring_emit(ring, MI_NOOP);
7250 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
7251 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7252 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007253 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007254 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007255
Chris Wilsone7d841c2012-12-03 11:36:30 +00007256 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007257 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007258 return 0;
7259
7260err_unpin:
7261 intel_unpin_fb_obj(obj);
7262err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007263 return ret;
7264}
7265
7266static int intel_gen4_queue_flip(struct drm_device *dev,
7267 struct drm_crtc *crtc,
7268 struct drm_framebuffer *fb,
7269 struct drm_i915_gem_object *obj)
7270{
7271 struct drm_i915_private *dev_priv = dev->dev_private;
7272 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7273 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007274 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007275 int ret;
7276
Daniel Vetter6d90c952012-04-26 23:28:05 +02007277 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007278 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007279 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007280
Daniel Vetter6d90c952012-04-26 23:28:05 +02007281 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007282 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007283 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007284
7285 /* i965+ uses the linear or tiled offsets from the
7286 * Display Registers (which do not change across a page-flip)
7287 * so we need only reprogram the base address.
7288 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02007289 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7290 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7291 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007292 intel_ring_emit(ring,
7293 (obj->gtt_offset + intel_crtc->dspaddr_offset) |
7294 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007295
7296 /* XXX Enabling the panel-fitter across page-flip is so far
7297 * untested on non-native modes, so ignore it for now.
7298 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7299 */
7300 pf = 0;
7301 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007302 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007303
7304 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007305 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007306 return 0;
7307
7308err_unpin:
7309 intel_unpin_fb_obj(obj);
7310err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007311 return ret;
7312}
7313
7314static int intel_gen6_queue_flip(struct drm_device *dev,
7315 struct drm_crtc *crtc,
7316 struct drm_framebuffer *fb,
7317 struct drm_i915_gem_object *obj)
7318{
7319 struct drm_i915_private *dev_priv = dev->dev_private;
7320 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007321 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007322 uint32_t pf, pipesrc;
7323 int ret;
7324
Daniel Vetter6d90c952012-04-26 23:28:05 +02007325 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007326 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007327 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007328
Daniel Vetter6d90c952012-04-26 23:28:05 +02007329 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007330 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007331 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007332
Daniel Vetter6d90c952012-04-26 23:28:05 +02007333 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7334 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7335 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007336 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007337
Chris Wilson99d9acd2012-04-17 20:37:00 +01007338 /* Contrary to the suggestions in the documentation,
7339 * "Enable Panel Fitter" does not seem to be required when page
7340 * flipping with a non-native mode, and worse causes a normal
7341 * modeset to fail.
7342 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7343 */
7344 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007345 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007346 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007347
7348 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007349 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007350 return 0;
7351
7352err_unpin:
7353 intel_unpin_fb_obj(obj);
7354err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007355 return ret;
7356}
7357
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007358/*
7359 * On gen7 we currently use the blit ring because (in early silicon at least)
7360 * the render ring doesn't give us interrpts for page flip completion, which
7361 * means clients will hang after the first flip is queued. Fortunately the
7362 * blit ring generates interrupts properly, so use it instead.
7363 */
7364static int intel_gen7_queue_flip(struct drm_device *dev,
7365 struct drm_crtc *crtc,
7366 struct drm_framebuffer *fb,
7367 struct drm_i915_gem_object *obj)
7368{
7369 struct drm_i915_private *dev_priv = dev->dev_private;
7370 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7371 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007372 uint32_t plane_bit = 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007373 int ret;
7374
7375 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7376 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007377 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007378
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007379 switch(intel_crtc->plane) {
7380 case PLANE_A:
7381 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
7382 break;
7383 case PLANE_B:
7384 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
7385 break;
7386 case PLANE_C:
7387 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
7388 break;
7389 default:
7390 WARN_ONCE(1, "unknown plane in flip command\n");
7391 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03007392 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007393 }
7394
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007395 ret = intel_ring_begin(ring, 4);
7396 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007397 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007398
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007399 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007400 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Daniel Vetterc2c75132012-07-05 12:17:30 +02007401 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007402 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00007403
7404 intel_mark_page_flip_active(intel_crtc);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007405 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007406 return 0;
7407
7408err_unpin:
7409 intel_unpin_fb_obj(obj);
7410err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007411 return ret;
7412}
7413
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007414static int intel_default_queue_flip(struct drm_device *dev,
7415 struct drm_crtc *crtc,
7416 struct drm_framebuffer *fb,
7417 struct drm_i915_gem_object *obj)
7418{
7419 return -ENODEV;
7420}
7421
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007422static int intel_crtc_page_flip(struct drm_crtc *crtc,
7423 struct drm_framebuffer *fb,
7424 struct drm_pending_vblank_event *event)
7425{
7426 struct drm_device *dev = crtc->dev;
7427 struct drm_i915_private *dev_priv = dev->dev_private;
7428 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00007429 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007430 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7431 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007432 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01007433 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007434
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03007435 /* Can't change pixel format via MI display flips. */
7436 if (fb->pixel_format != crtc->fb->pixel_format)
7437 return -EINVAL;
7438
7439 /*
7440 * TILEOFF/LINOFF registers can't be changed via MI display flips.
7441 * Note that pitch changes could also affect these register.
7442 */
7443 if (INTEL_INFO(dev)->gen > 3 &&
7444 (fb->offsets[0] != crtc->fb->offsets[0] ||
7445 fb->pitches[0] != crtc->fb->pitches[0]))
7446 return -EINVAL;
7447
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007448 work = kzalloc(sizeof *work, GFP_KERNEL);
7449 if (work == NULL)
7450 return -ENOMEM;
7451
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007452 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007453 work->crtc = crtc;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007454 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08007455 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007456 INIT_WORK(&work->work, intel_unpin_work_fn);
7457
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007458 ret = drm_vblank_get(dev, intel_crtc->pipe);
7459 if (ret)
7460 goto free_work;
7461
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007462 /* We borrow the event spin lock for protecting unpin_work */
7463 spin_lock_irqsave(&dev->event_lock, flags);
7464 if (intel_crtc->unpin_work) {
7465 spin_unlock_irqrestore(&dev->event_lock, flags);
7466 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007467 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01007468
7469 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007470 return -EBUSY;
7471 }
7472 intel_crtc->unpin_work = work;
7473 spin_unlock_irqrestore(&dev->event_lock, flags);
7474
7475 intel_fb = to_intel_framebuffer(fb);
7476 obj = intel_fb->obj;
7477
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007478 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
7479 flush_workqueue(dev_priv->wq);
7480
Chris Wilson79158102012-05-23 11:13:58 +01007481 ret = i915_mutex_lock_interruptible(dev);
7482 if (ret)
7483 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007484
Jesse Barnes75dfca82010-02-10 15:09:44 -08007485 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00007486 drm_gem_object_reference(&work->old_fb_obj->base);
7487 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007488
7489 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01007490
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007491 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007492
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007493 work->enable_stall_check = true;
7494
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007495 /* Block clients from rendering to the new back buffer until
7496 * the flip occurs and the object is no longer visible.
7497 */
Chris Wilson05394f32010-11-08 19:18:58 +00007498 atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007499 atomic_inc(&intel_crtc->unpin_work_count);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007500
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007501 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
7502 if (ret)
7503 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007504
Chris Wilson7782de32011-07-08 12:22:41 +01007505 intel_disable_fbc(dev);
Chris Wilsonf047e392012-07-21 12:31:41 +01007506 intel_mark_fb_busy(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007507 mutex_unlock(&dev->struct_mutex);
7508
Jesse Barnese5510fa2010-07-01 16:48:37 -07007509 trace_i915_flip_request(intel_crtc->plane, obj);
7510
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007511 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01007512
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007513cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007514 atomic_dec(&intel_crtc->unpin_work_count);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007515 atomic_sub(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilson05394f32010-11-08 19:18:58 +00007516 drm_gem_object_unreference(&work->old_fb_obj->base);
7517 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01007518 mutex_unlock(&dev->struct_mutex);
7519
Chris Wilson79158102012-05-23 11:13:58 +01007520cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01007521 spin_lock_irqsave(&dev->event_lock, flags);
7522 intel_crtc->unpin_work = NULL;
7523 spin_unlock_irqrestore(&dev->event_lock, flags);
7524
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007525 drm_vblank_put(dev, intel_crtc->pipe);
7526free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01007527 kfree(work);
7528
7529 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007530}
7531
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007532static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007533 .mode_set_base_atomic = intel_pipe_set_base_atomic,
7534 .load_lut = intel_crtc_load_lut,
Daniel Vetter976f8a22012-07-08 22:34:21 +02007535 .disable = intel_crtc_noop,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007536};
7537
Daniel Vetter6ed0f792012-07-08 19:41:43 +02007538bool intel_encoder_check_is_cloned(struct intel_encoder *encoder)
7539{
7540 struct intel_encoder *other_encoder;
7541 struct drm_crtc *crtc = &encoder->new_crtc->base;
7542
7543 if (WARN_ON(!crtc))
7544 return false;
7545
7546 list_for_each_entry(other_encoder,
7547 &crtc->dev->mode_config.encoder_list,
7548 base.head) {
7549
7550 if (&other_encoder->new_crtc->base != crtc ||
7551 encoder == other_encoder)
7552 continue;
7553 else
7554 return true;
7555 }
7556
7557 return false;
7558}
7559
Daniel Vetter50f56112012-07-02 09:35:43 +02007560static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
7561 struct drm_crtc *crtc)
7562{
7563 struct drm_device *dev;
7564 struct drm_crtc *tmp;
7565 int crtc_mask = 1;
7566
7567 WARN(!crtc, "checking null crtc?\n");
7568
7569 dev = crtc->dev;
7570
7571 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
7572 if (tmp == crtc)
7573 break;
7574 crtc_mask <<= 1;
7575 }
7576
7577 if (encoder->possible_crtcs & crtc_mask)
7578 return true;
7579 return false;
7580}
7581
Daniel Vetter9a935852012-07-05 22:34:27 +02007582/**
7583 * intel_modeset_update_staged_output_state
7584 *
7585 * Updates the staged output configuration state, e.g. after we've read out the
7586 * current hw state.
7587 */
7588static void intel_modeset_update_staged_output_state(struct drm_device *dev)
7589{
7590 struct intel_encoder *encoder;
7591 struct intel_connector *connector;
7592
7593 list_for_each_entry(connector, &dev->mode_config.connector_list,
7594 base.head) {
7595 connector->new_encoder =
7596 to_intel_encoder(connector->base.encoder);
7597 }
7598
7599 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7600 base.head) {
7601 encoder->new_crtc =
7602 to_intel_crtc(encoder->base.crtc);
7603 }
7604}
7605
7606/**
7607 * intel_modeset_commit_output_state
7608 *
7609 * This function copies the stage display pipe configuration to the real one.
7610 */
7611static void intel_modeset_commit_output_state(struct drm_device *dev)
7612{
7613 struct intel_encoder *encoder;
7614 struct intel_connector *connector;
7615
7616 list_for_each_entry(connector, &dev->mode_config.connector_list,
7617 base.head) {
7618 connector->base.encoder = &connector->new_encoder->base;
7619 }
7620
7621 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7622 base.head) {
7623 encoder->base.crtc = &encoder->new_crtc->base;
7624 }
7625}
7626
Daniel Vetter7758a112012-07-08 19:40:39 +02007627static struct drm_display_mode *
7628intel_modeset_adjusted_mode(struct drm_crtc *crtc,
7629 struct drm_display_mode *mode)
7630{
7631 struct drm_device *dev = crtc->dev;
7632 struct drm_display_mode *adjusted_mode;
7633 struct drm_encoder_helper_funcs *encoder_funcs;
7634 struct intel_encoder *encoder;
7635
7636 adjusted_mode = drm_mode_duplicate(dev, mode);
7637 if (!adjusted_mode)
7638 return ERR_PTR(-ENOMEM);
7639
7640 /* Pass our mode to the connectors and the CRTC to give them a chance to
7641 * adjust it according to limitations or connector properties, and also
7642 * a chance to reject the mode entirely.
7643 */
7644 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7645 base.head) {
7646
7647 if (&encoder->new_crtc->base != crtc)
7648 continue;
7649 encoder_funcs = encoder->base.helper_private;
7650 if (!(encoder_funcs->mode_fixup(&encoder->base, mode,
7651 adjusted_mode))) {
7652 DRM_DEBUG_KMS("Encoder fixup failed\n");
7653 goto fail;
7654 }
7655 }
7656
7657 if (!(intel_crtc_mode_fixup(crtc, mode, adjusted_mode))) {
7658 DRM_DEBUG_KMS("CRTC fixup failed\n");
7659 goto fail;
7660 }
7661 DRM_DEBUG_KMS("[CRTC:%d]\n", crtc->base.id);
7662
7663 return adjusted_mode;
7664fail:
7665 drm_mode_destroy(dev, adjusted_mode);
7666 return ERR_PTR(-EINVAL);
7667}
7668
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007669/* Computes which crtcs are affected and sets the relevant bits in the mask. For
7670 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
7671static void
7672intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
7673 unsigned *prepare_pipes, unsigned *disable_pipes)
7674{
7675 struct intel_crtc *intel_crtc;
7676 struct drm_device *dev = crtc->dev;
7677 struct intel_encoder *encoder;
7678 struct intel_connector *connector;
7679 struct drm_crtc *tmp_crtc;
7680
7681 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
7682
7683 /* Check which crtcs have changed outputs connected to them, these need
7684 * to be part of the prepare_pipes mask. We don't (yet) support global
7685 * modeset across multiple crtcs, so modeset_pipes will only have one
7686 * bit set at most. */
7687 list_for_each_entry(connector, &dev->mode_config.connector_list,
7688 base.head) {
7689 if (connector->base.encoder == &connector->new_encoder->base)
7690 continue;
7691
7692 if (connector->base.encoder) {
7693 tmp_crtc = connector->base.encoder->crtc;
7694
7695 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7696 }
7697
7698 if (connector->new_encoder)
7699 *prepare_pipes |=
7700 1 << connector->new_encoder->new_crtc->pipe;
7701 }
7702
7703 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7704 base.head) {
7705 if (encoder->base.crtc == &encoder->new_crtc->base)
7706 continue;
7707
7708 if (encoder->base.crtc) {
7709 tmp_crtc = encoder->base.crtc;
7710
7711 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7712 }
7713
7714 if (encoder->new_crtc)
7715 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
7716 }
7717
7718 /* Check for any pipes that will be fully disabled ... */
7719 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7720 base.head) {
7721 bool used = false;
7722
7723 /* Don't try to disable disabled crtcs. */
7724 if (!intel_crtc->base.enabled)
7725 continue;
7726
7727 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7728 base.head) {
7729 if (encoder->new_crtc == intel_crtc)
7730 used = true;
7731 }
7732
7733 if (!used)
7734 *disable_pipes |= 1 << intel_crtc->pipe;
7735 }
7736
7737
7738 /* set_mode is also used to update properties on life display pipes. */
7739 intel_crtc = to_intel_crtc(crtc);
7740 if (crtc->enabled)
7741 *prepare_pipes |= 1 << intel_crtc->pipe;
7742
7743 /* We only support modeset on one single crtc, hence we need to do that
7744 * only for the passed in crtc iff we change anything else than just
7745 * disable crtcs.
7746 *
7747 * This is actually not true, to be fully compatible with the old crtc
7748 * helper we automatically disable _any_ output (i.e. doesn't need to be
7749 * connected to the crtc we're modesetting on) if it's disconnected.
7750 * Which is a rather nutty api (since changed the output configuration
7751 * without userspace's explicit request can lead to confusion), but
7752 * alas. Hence we currently need to modeset on all pipes we prepare. */
7753 if (*prepare_pipes)
7754 *modeset_pipes = *prepare_pipes;
7755
7756 /* ... and mask these out. */
7757 *modeset_pipes &= ~(*disable_pipes);
7758 *prepare_pipes &= ~(*disable_pipes);
7759}
7760
Daniel Vetterea9d7582012-07-10 10:42:52 +02007761static bool intel_crtc_in_use(struct drm_crtc *crtc)
7762{
7763 struct drm_encoder *encoder;
7764 struct drm_device *dev = crtc->dev;
7765
7766 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
7767 if (encoder->crtc == crtc)
7768 return true;
7769
7770 return false;
7771}
7772
7773static void
7774intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
7775{
7776 struct intel_encoder *intel_encoder;
7777 struct intel_crtc *intel_crtc;
7778 struct drm_connector *connector;
7779
7780 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
7781 base.head) {
7782 if (!intel_encoder->base.crtc)
7783 continue;
7784
7785 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
7786
7787 if (prepare_pipes & (1 << intel_crtc->pipe))
7788 intel_encoder->connectors_active = false;
7789 }
7790
7791 intel_modeset_commit_output_state(dev);
7792
7793 /* Update computed state. */
7794 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7795 base.head) {
7796 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
7797 }
7798
7799 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
7800 if (!connector->encoder || !connector->encoder->crtc)
7801 continue;
7802
7803 intel_crtc = to_intel_crtc(connector->encoder->crtc);
7804
7805 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02007806 struct drm_property *dpms_property =
7807 dev->mode_config.dpms_property;
7808
Daniel Vetterea9d7582012-07-10 10:42:52 +02007809 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05007810 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02007811 dpms_property,
7812 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02007813
7814 intel_encoder = to_intel_encoder(connector->encoder);
7815 intel_encoder->connectors_active = true;
7816 }
7817 }
7818
7819}
7820
Daniel Vetter25c5b262012-07-08 22:08:04 +02007821#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
7822 list_for_each_entry((intel_crtc), \
7823 &(dev)->mode_config.crtc_list, \
7824 base.head) \
7825 if (mask & (1 <<(intel_crtc)->pipe)) \
7826
Daniel Vetterb9805142012-08-31 17:37:33 +02007827void
Daniel Vetter8af6cf82012-07-10 09:50:11 +02007828intel_modeset_check_state(struct drm_device *dev)
7829{
7830 struct intel_crtc *crtc;
7831 struct intel_encoder *encoder;
7832 struct intel_connector *connector;
7833
7834 list_for_each_entry(connector, &dev->mode_config.connector_list,
7835 base.head) {
7836 /* This also checks the encoder/connector hw state with the
7837 * ->get_hw_state callbacks. */
7838 intel_connector_check_state(connector);
7839
7840 WARN(&connector->new_encoder->base != connector->base.encoder,
7841 "connector's staged encoder doesn't match current encoder\n");
7842 }
7843
7844 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7845 base.head) {
7846 bool enabled = false;
7847 bool active = false;
7848 enum pipe pipe, tracked_pipe;
7849
7850 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
7851 encoder->base.base.id,
7852 drm_get_encoder_name(&encoder->base));
7853
7854 WARN(&encoder->new_crtc->base != encoder->base.crtc,
7855 "encoder's stage crtc doesn't match current crtc\n");
7856 WARN(encoder->connectors_active && !encoder->base.crtc,
7857 "encoder's active_connectors set, but no crtc\n");
7858
7859 list_for_each_entry(connector, &dev->mode_config.connector_list,
7860 base.head) {
7861 if (connector->base.encoder != &encoder->base)
7862 continue;
7863 enabled = true;
7864 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
7865 active = true;
7866 }
7867 WARN(!!encoder->base.crtc != enabled,
7868 "encoder's enabled state mismatch "
7869 "(expected %i, found %i)\n",
7870 !!encoder->base.crtc, enabled);
7871 WARN(active && !encoder->base.crtc,
7872 "active encoder with no crtc\n");
7873
7874 WARN(encoder->connectors_active != active,
7875 "encoder's computed active state doesn't match tracked active state "
7876 "(expected %i, found %i)\n", active, encoder->connectors_active);
7877
7878 active = encoder->get_hw_state(encoder, &pipe);
7879 WARN(active != encoder->connectors_active,
7880 "encoder's hw state doesn't match sw tracking "
7881 "(expected %i, found %i)\n",
7882 encoder->connectors_active, active);
7883
7884 if (!encoder->base.crtc)
7885 continue;
7886
7887 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
7888 WARN(active && pipe != tracked_pipe,
7889 "active encoder's pipe doesn't match"
7890 "(expected %i, found %i)\n",
7891 tracked_pipe, pipe);
7892
7893 }
7894
7895 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
7896 base.head) {
7897 bool enabled = false;
7898 bool active = false;
7899
7900 DRM_DEBUG_KMS("[CRTC:%d]\n",
7901 crtc->base.base.id);
7902
7903 WARN(crtc->active && !crtc->base.enabled,
7904 "active crtc, but not enabled in sw tracking\n");
7905
7906 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7907 base.head) {
7908 if (encoder->base.crtc != &crtc->base)
7909 continue;
7910 enabled = true;
7911 if (encoder->connectors_active)
7912 active = true;
7913 }
7914 WARN(active != crtc->active,
7915 "crtc's computed active state doesn't match tracked active state "
7916 "(expected %i, found %i)\n", active, crtc->active);
7917 WARN(enabled != crtc->base.enabled,
7918 "crtc's computed enabled state doesn't match tracked enabled state "
7919 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
7920
7921 assert_pipe(dev->dev_private, crtc->pipe, crtc->active);
7922 }
7923}
7924
Daniel Vettera6778b32012-07-02 09:56:42 +02007925bool intel_set_mode(struct drm_crtc *crtc,
7926 struct drm_display_mode *mode,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007927 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02007928{
7929 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02007930 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vettera6778b32012-07-02 09:56:42 +02007931 struct drm_display_mode *adjusted_mode, saved_mode, saved_hwmode;
Daniel Vetter25c5b262012-07-08 22:08:04 +02007932 struct intel_crtc *intel_crtc;
7933 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Daniel Vettera6778b32012-07-02 09:56:42 +02007934 bool ret = true;
7935
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007936 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02007937 &prepare_pipes, &disable_pipes);
7938
7939 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
7940 modeset_pipes, prepare_pipes, disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007941
Daniel Vetter976f8a22012-07-08 22:34:21 +02007942 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
7943 intel_crtc_disable(&intel_crtc->base);
7944
Daniel Vettera6778b32012-07-02 09:56:42 +02007945 saved_hwmode = crtc->hwmode;
7946 saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02007947
Daniel Vetter25c5b262012-07-08 22:08:04 +02007948 /* Hack: Because we don't (yet) support global modeset on multiple
7949 * crtcs, we don't keep track of the new mode for more than one crtc.
7950 * Hence simply check whether any bit is set in modeset_pipes in all the
7951 * pieces of code that are not yet converted to deal with mutliple crtcs
7952 * changing their mode at the same time. */
7953 adjusted_mode = NULL;
7954 if (modeset_pipes) {
7955 adjusted_mode = intel_modeset_adjusted_mode(crtc, mode);
7956 if (IS_ERR(adjusted_mode)) {
7957 return false;
7958 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007959 }
7960
Daniel Vetterea9d7582012-07-10 10:42:52 +02007961 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
7962 if (intel_crtc->base.enabled)
7963 dev_priv->display.crtc_disable(&intel_crtc->base);
7964 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007965
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02007966 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
7967 * to set it here already despite that we pass it down the callchain.
7968 */
7969 if (modeset_pipes)
Daniel Vetter25c5b262012-07-08 22:08:04 +02007970 crtc->mode = *mode;
Daniel Vetter7758a112012-07-08 19:40:39 +02007971
Daniel Vetterea9d7582012-07-10 10:42:52 +02007972 /* Only after disabling all output pipelines that will be changed can we
7973 * update the the output configuration. */
7974 intel_modeset_update_state(dev, prepare_pipes);
7975
Daniel Vetter47fab732012-10-26 10:58:18 +02007976 if (dev_priv->display.modeset_global_resources)
7977 dev_priv->display.modeset_global_resources(dev);
7978
Daniel Vettera6778b32012-07-02 09:56:42 +02007979 /* Set up the DPLL and any encoders state that needs to adjust or depend
7980 * on the DPLL.
7981 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02007982 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
7983 ret = !intel_crtc_mode_set(&intel_crtc->base,
7984 mode, adjusted_mode,
7985 x, y, fb);
7986 if (!ret)
7987 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02007988 }
7989
7990 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02007991 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
7992 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02007993
Daniel Vetter25c5b262012-07-08 22:08:04 +02007994 if (modeset_pipes) {
7995 /* Store real post-adjustment hardware mode. */
7996 crtc->hwmode = *adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02007997
Daniel Vetter25c5b262012-07-08 22:08:04 +02007998 /* Calculate and store various constants which
7999 * are later needed by vblank and swap-completion
8000 * timestamping. They are derived from true hwmode.
8001 */
8002 drm_calc_timestamping_constants(crtc);
8003 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008004
8005 /* FIXME: add subpixel order */
8006done:
8007 drm_mode_destroy(dev, adjusted_mode);
Daniel Vetter25c5b262012-07-08 22:08:04 +02008008 if (!ret && crtc->enabled) {
Daniel Vettera6778b32012-07-02 09:56:42 +02008009 crtc->hwmode = saved_hwmode;
8010 crtc->mode = saved_mode;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008011 } else {
8012 intel_modeset_check_state(dev);
Daniel Vettera6778b32012-07-02 09:56:42 +02008013 }
8014
8015 return ret;
8016}
8017
Daniel Vetter25c5b262012-07-08 22:08:04 +02008018#undef for_each_intel_crtc_masked
8019
Daniel Vetterd9e55602012-07-04 22:16:09 +02008020static void intel_set_config_free(struct intel_set_config *config)
8021{
8022 if (!config)
8023 return;
8024
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008025 kfree(config->save_connector_encoders);
8026 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02008027 kfree(config);
8028}
8029
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008030static int intel_set_config_save_state(struct drm_device *dev,
8031 struct intel_set_config *config)
8032{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008033 struct drm_encoder *encoder;
8034 struct drm_connector *connector;
8035 int count;
8036
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008037 config->save_encoder_crtcs =
8038 kcalloc(dev->mode_config.num_encoder,
8039 sizeof(struct drm_crtc *), GFP_KERNEL);
8040 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008041 return -ENOMEM;
8042
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008043 config->save_connector_encoders =
8044 kcalloc(dev->mode_config.num_connector,
8045 sizeof(struct drm_encoder *), GFP_KERNEL);
8046 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008047 return -ENOMEM;
8048
8049 /* Copy data. Note that driver private data is not affected.
8050 * Should anything bad happen only the expected state is
8051 * restored, not the drivers personal bookkeeping.
8052 */
8053 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008054 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008055 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008056 }
8057
8058 count = 0;
8059 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008060 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008061 }
8062
8063 return 0;
8064}
8065
8066static void intel_set_config_restore_state(struct drm_device *dev,
8067 struct intel_set_config *config)
8068{
Daniel Vetter9a935852012-07-05 22:34:27 +02008069 struct intel_encoder *encoder;
8070 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008071 int count;
8072
8073 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008074 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8075 encoder->new_crtc =
8076 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008077 }
8078
8079 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008080 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
8081 connector->new_encoder =
8082 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008083 }
8084}
8085
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008086static void
8087intel_set_config_compute_mode_changes(struct drm_mode_set *set,
8088 struct intel_set_config *config)
8089{
8090
8091 /* We should be able to check here if the fb has the same properties
8092 * and then just flip_or_move it */
8093 if (set->crtc->fb != set->fb) {
8094 /* If we have no fb then treat it as a full mode set */
8095 if (set->crtc->fb == NULL) {
8096 DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
8097 config->mode_changed = true;
8098 } else if (set->fb == NULL) {
8099 config->mode_changed = true;
8100 } else if (set->fb->depth != set->crtc->fb->depth) {
8101 config->mode_changed = true;
8102 } else if (set->fb->bits_per_pixel !=
8103 set->crtc->fb->bits_per_pixel) {
8104 config->mode_changed = true;
8105 } else
8106 config->fb_changed = true;
8107 }
8108
Daniel Vetter835c5872012-07-10 18:11:08 +02008109 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008110 config->fb_changed = true;
8111
8112 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
8113 DRM_DEBUG_KMS("modes are different, full mode set\n");
8114 drm_mode_debug_printmodeline(&set->crtc->mode);
8115 drm_mode_debug_printmodeline(set->mode);
8116 config->mode_changed = true;
8117 }
8118}
8119
Daniel Vetter2e431052012-07-04 22:42:15 +02008120static int
Daniel Vetter9a935852012-07-05 22:34:27 +02008121intel_modeset_stage_output_state(struct drm_device *dev,
8122 struct drm_mode_set *set,
8123 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02008124{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008125 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02008126 struct intel_connector *connector;
8127 struct intel_encoder *encoder;
Daniel Vetter2e431052012-07-04 22:42:15 +02008128 int count, ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02008129
Daniel Vetter9a935852012-07-05 22:34:27 +02008130 /* The upper layers ensure that we either disabl a crtc or have a list
8131 * of connectors. For paranoia, double-check this. */
8132 WARN_ON(!set->fb && (set->num_connectors != 0));
8133 WARN_ON(set->fb && (set->num_connectors == 0));
8134
Daniel Vetter50f56112012-07-02 09:35:43 +02008135 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008136 list_for_each_entry(connector, &dev->mode_config.connector_list,
8137 base.head) {
8138 /* Otherwise traverse passed in connector list and get encoders
8139 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008140 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008141 if (set->connectors[ro] == &connector->base) {
8142 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02008143 break;
8144 }
8145 }
8146
Daniel Vetter9a935852012-07-05 22:34:27 +02008147 /* If we disable the crtc, disable all its connectors. Also, if
8148 * the connector is on the changing crtc but not on the new
8149 * connector list, disable it. */
8150 if ((!set->fb || ro == set->num_connectors) &&
8151 connector->base.encoder &&
8152 connector->base.encoder->crtc == set->crtc) {
8153 connector->new_encoder = NULL;
8154
8155 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
8156 connector->base.base.id,
8157 drm_get_connector_name(&connector->base));
8158 }
8159
8160
8161 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008162 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008163 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008164 }
Daniel Vetter50f56112012-07-02 09:35:43 +02008165
Daniel Vetter9a935852012-07-05 22:34:27 +02008166 /* Disable all disconnected encoders. */
8167 if (connector->base.status == connector_status_disconnected)
8168 connector->new_encoder = NULL;
8169 }
8170 /* connector->new_encoder is now updated for all connectors. */
8171
8172 /* Update crtc of enabled connectors. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008173 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008174 list_for_each_entry(connector, &dev->mode_config.connector_list,
8175 base.head) {
8176 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02008177 continue;
8178
Daniel Vetter9a935852012-07-05 22:34:27 +02008179 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02008180
8181 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008182 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02008183 new_crtc = set->crtc;
8184 }
8185
8186 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02008187 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
8188 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008189 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02008190 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008191 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
8192
8193 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
8194 connector->base.base.id,
8195 drm_get_connector_name(&connector->base),
8196 new_crtc->base.id);
8197 }
8198
8199 /* Check for any encoders that needs to be disabled. */
8200 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8201 base.head) {
8202 list_for_each_entry(connector,
8203 &dev->mode_config.connector_list,
8204 base.head) {
8205 if (connector->new_encoder == encoder) {
8206 WARN_ON(!connector->new_encoder->new_crtc);
8207
8208 goto next_encoder;
8209 }
8210 }
8211 encoder->new_crtc = NULL;
8212next_encoder:
8213 /* Only now check for crtc changes so we don't miss encoders
8214 * that will be disabled. */
8215 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008216 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008217 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008218 }
8219 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008220 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008221
Daniel Vetter2e431052012-07-04 22:42:15 +02008222 return 0;
8223}
8224
8225static int intel_crtc_set_config(struct drm_mode_set *set)
8226{
8227 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02008228 struct drm_mode_set save_set;
8229 struct intel_set_config *config;
8230 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02008231
Daniel Vetter8d3e3752012-07-05 16:09:09 +02008232 BUG_ON(!set);
8233 BUG_ON(!set->crtc);
8234 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02008235
8236 if (!set->mode)
8237 set->fb = NULL;
8238
Daniel Vetter431e50f2012-07-10 17:53:42 +02008239 /* The fb helper likes to play gross jokes with ->mode_set_config.
8240 * Unfortunately the crtc helper doesn't do much at all for this case,
8241 * so we have to cope with this madness until the fb helper is fixed up. */
8242 if (set->fb && set->num_connectors == 0)
8243 return 0;
8244
Daniel Vetter2e431052012-07-04 22:42:15 +02008245 if (set->fb) {
8246 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
8247 set->crtc->base.id, set->fb->base.id,
8248 (int)set->num_connectors, set->x, set->y);
8249 } else {
8250 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02008251 }
8252
8253 dev = set->crtc->dev;
8254
8255 ret = -ENOMEM;
8256 config = kzalloc(sizeof(*config), GFP_KERNEL);
8257 if (!config)
8258 goto out_config;
8259
8260 ret = intel_set_config_save_state(dev, config);
8261 if (ret)
8262 goto out_config;
8263
8264 save_set.crtc = set->crtc;
8265 save_set.mode = &set->crtc->mode;
8266 save_set.x = set->crtc->x;
8267 save_set.y = set->crtc->y;
8268 save_set.fb = set->crtc->fb;
8269
8270 /* Compute whether we need a full modeset, only an fb base update or no
8271 * change at all. In the future we might also check whether only the
8272 * mode changed, e.g. for LVDS where we only change the panel fitter in
8273 * such cases. */
8274 intel_set_config_compute_mode_changes(set, config);
8275
Daniel Vetter9a935852012-07-05 22:34:27 +02008276 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02008277 if (ret)
8278 goto fail;
8279
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008280 if (config->mode_changed) {
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008281 if (set->mode) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008282 DRM_DEBUG_KMS("attempting to set mode from"
8283 " userspace\n");
8284 drm_mode_debug_printmodeline(set->mode);
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008285 }
8286
8287 if (!intel_set_mode(set->crtc, set->mode,
8288 set->x, set->y, set->fb)) {
8289 DRM_ERROR("failed to set mode on [CRTC:%d]\n",
8290 set->crtc->base.id);
8291 ret = -EINVAL;
8292 goto fail;
8293 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008294 } else if (config->fb_changed) {
Daniel Vetter4f660f42012-07-02 09:47:37 +02008295 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02008296 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02008297 }
8298
Daniel Vetterd9e55602012-07-04 22:16:09 +02008299 intel_set_config_free(config);
8300
Daniel Vetter50f56112012-07-02 09:35:43 +02008301 return 0;
8302
8303fail:
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008304 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008305
8306 /* Try to restore the config */
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008307 if (config->mode_changed &&
Daniel Vettera6778b32012-07-02 09:56:42 +02008308 !intel_set_mode(save_set.crtc, save_set.mode,
8309 save_set.x, save_set.y, save_set.fb))
Daniel Vetter50f56112012-07-02 09:35:43 +02008310 DRM_ERROR("failed to restore config after modeset failure\n");
8311
Daniel Vetterd9e55602012-07-04 22:16:09 +02008312out_config:
8313 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008314 return ret;
8315}
8316
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008317static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008318 .cursor_set = intel_crtc_cursor_set,
8319 .cursor_move = intel_crtc_cursor_move,
8320 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02008321 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008322 .destroy = intel_crtc_destroy,
8323 .page_flip = intel_crtc_page_flip,
8324};
8325
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008326static void intel_cpu_pll_init(struct drm_device *dev)
8327{
8328 if (IS_HASWELL(dev))
8329 intel_ddi_pll_init(dev);
8330}
8331
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008332static void intel_pch_pll_init(struct drm_device *dev)
8333{
8334 drm_i915_private_t *dev_priv = dev->dev_private;
8335 int i;
8336
8337 if (dev_priv->num_pch_pll == 0) {
8338 DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
8339 return;
8340 }
8341
8342 for (i = 0; i < dev_priv->num_pch_pll; i++) {
8343 dev_priv->pch_plls[i].pll_reg = _PCH_DPLL(i);
8344 dev_priv->pch_plls[i].fp0_reg = _PCH_FP0(i);
8345 dev_priv->pch_plls[i].fp1_reg = _PCH_FP1(i);
8346 }
8347}
8348
Hannes Ederb358d0a2008-12-18 21:18:47 +01008349static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08008350{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008351 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008352 struct intel_crtc *intel_crtc;
8353 int i;
8354
8355 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
8356 if (intel_crtc == NULL)
8357 return;
8358
8359 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
8360
8361 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08008362 for (i = 0; i < 256; i++) {
8363 intel_crtc->lut_r[i] = i;
8364 intel_crtc->lut_g[i] = i;
8365 intel_crtc->lut_b[i] = i;
8366 }
8367
Jesse Barnes80824002009-09-10 15:28:06 -07008368 /* Swap pipes & planes for FBC on pre-965 */
8369 intel_crtc->pipe = pipe;
8370 intel_crtc->plane = pipe;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02008371 intel_crtc->cpu_transcoder = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01008372 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008373 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01008374 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07008375 }
8376
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008377 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
8378 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
8379 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
8380 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
8381
Jesse Barnes5a354202011-06-24 12:19:22 -07008382 intel_crtc->bpp = 24; /* default for pre-Ironlake */
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07008383
Jesse Barnes79e53942008-11-07 14:24:08 -08008384 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08008385}
8386
Carl Worth08d7b3d2009-04-29 14:43:54 -07008387int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00008388 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07008389{
Carl Worth08d7b3d2009-04-29 14:43:54 -07008390 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02008391 struct drm_mode_object *drmmode_obj;
8392 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008393
Daniel Vetter1cff8f62012-04-24 09:55:08 +02008394 if (!drm_core_check_feature(dev, DRIVER_MODESET))
8395 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008396
Daniel Vetterc05422d2009-08-11 16:05:30 +02008397 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
8398 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07008399
Daniel Vetterc05422d2009-08-11 16:05:30 +02008400 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07008401 DRM_ERROR("no such CRTC id\n");
8402 return -EINVAL;
8403 }
8404
Daniel Vetterc05422d2009-08-11 16:05:30 +02008405 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
8406 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008407
Daniel Vetterc05422d2009-08-11 16:05:30 +02008408 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008409}
8410
Daniel Vetter66a92782012-07-12 20:08:18 +02008411static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008412{
Daniel Vetter66a92782012-07-12 20:08:18 +02008413 struct drm_device *dev = encoder->base.dev;
8414 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008415 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008416 int entry = 0;
8417
Daniel Vetter66a92782012-07-12 20:08:18 +02008418 list_for_each_entry(source_encoder,
8419 &dev->mode_config.encoder_list, base.head) {
8420
8421 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008422 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02008423
8424 /* Intel hw has only one MUX where enocoders could be cloned. */
8425 if (encoder->cloneable && source_encoder->cloneable)
8426 index_mask |= (1 << entry);
8427
Jesse Barnes79e53942008-11-07 14:24:08 -08008428 entry++;
8429 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01008430
Jesse Barnes79e53942008-11-07 14:24:08 -08008431 return index_mask;
8432}
8433
Chris Wilson4d302442010-12-14 19:21:29 +00008434static bool has_edp_a(struct drm_device *dev)
8435{
8436 struct drm_i915_private *dev_priv = dev->dev_private;
8437
8438 if (!IS_MOBILE(dev))
8439 return false;
8440
8441 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
8442 return false;
8443
8444 if (IS_GEN5(dev) &&
8445 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
8446 return false;
8447
8448 return true;
8449}
8450
Jesse Barnes79e53942008-11-07 14:24:08 -08008451static void intel_setup_outputs(struct drm_device *dev)
8452{
Eric Anholt725e30a2009-01-22 13:01:02 -08008453 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008454 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008455 bool dpd_is_edp = false;
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008456 bool has_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08008457
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008458 has_lvds = intel_lvds_init(dev);
Chris Wilsonc5d1b512010-11-29 18:00:23 +00008459 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
8460 /* disable the panel fitter on everything but LVDS */
8461 I915_WRITE(PFIT_CONTROL, 0);
8462 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008463
Paulo Zanoni79935fc2012-11-20 13:27:40 -02008464 if (!(IS_HASWELL(dev) &&
8465 (I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)))
8466 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008467
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03008468 if (IS_HASWELL(dev)) {
8469 int found;
8470
8471 /* Haswell uses DDI functions to detect digital outputs */
8472 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
8473 /* DDI A only supports eDP */
8474 if (found)
8475 intel_ddi_init(dev, PORT_A);
8476
8477 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
8478 * register */
8479 found = I915_READ(SFUSE_STRAP);
8480
8481 if (found & SFUSE_STRAP_DDIB_DETECTED)
8482 intel_ddi_init(dev, PORT_B);
8483 if (found & SFUSE_STRAP_DDIC_DETECTED)
8484 intel_ddi_init(dev, PORT_C);
8485 if (found & SFUSE_STRAP_DDID_DETECTED)
8486 intel_ddi_init(dev, PORT_D);
8487 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008488 int found;
Daniel Vetter270b3042012-10-27 15:52:05 +02008489 dpd_is_edp = intel_dpd_is_edp(dev);
8490
8491 if (has_edp_a(dev))
8492 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008493
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008494 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08008495 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01008496 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008497 if (!found)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008498 intel_hdmi_init(dev, HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008499 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008500 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008501 }
8502
8503 if (I915_READ(HDMIC) & PORT_DETECTED)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008504 intel_hdmi_init(dev, HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008505
Jesse Barnesb708a1d2012-06-11 14:39:56 -04008506 if (!dpd_is_edp && I915_READ(HDMID) & PORT_DETECTED)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008507 intel_hdmi_init(dev, HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008508
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008509 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008510 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008511
Daniel Vetter270b3042012-10-27 15:52:05 +02008512 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008513 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008514 } else if (IS_VALLEYVIEW(dev)) {
8515 int found;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008516
Gajanan Bhat19c03922012-09-27 19:13:07 +05308517 /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
8518 if (I915_READ(DP_C) & DP_DETECTED)
8519 intel_dp_init(dev, DP_C, PORT_C);
8520
Jesse Barnes4a87d652012-06-15 11:55:16 -07008521 if (I915_READ(SDVOB) & PORT_DETECTED) {
8522 /* SDVOB multiplex with HDMIB */
8523 found = intel_sdvo_init(dev, SDVOB, true);
8524 if (!found)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008525 intel_hdmi_init(dev, SDVOB, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008526 if (!found && (I915_READ(DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008527 intel_dp_init(dev, DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008528 }
8529
8530 if (I915_READ(SDVOC) & PORT_DETECTED)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008531 intel_hdmi_init(dev, SDVOC, PORT_C);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008532
Zhenyu Wang103a1962009-11-27 11:44:36 +08008533 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008534 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08008535
Eric Anholt725e30a2009-01-22 13:01:02 -08008536 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008537 DRM_DEBUG_KMS("probing SDVOB\n");
Daniel Vettereef4eac2012-03-23 23:43:35 +01008538 found = intel_sdvo_init(dev, SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008539 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
8540 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Daniel Vetter08d644a2012-07-12 20:19:59 +02008541 intel_hdmi_init(dev, SDVOB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008542 }
Ma Ling27185ae2009-08-24 13:50:23 +08008543
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008544 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
8545 DRM_DEBUG_KMS("probing DP_B\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008546 intel_dp_init(dev, DP_B, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008547 }
Eric Anholt725e30a2009-01-22 13:01:02 -08008548 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008549
8550 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008551
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008552 if (I915_READ(SDVOB) & SDVO_DETECTED) {
8553 DRM_DEBUG_KMS("probing SDVOC\n");
Daniel Vettereef4eac2012-03-23 23:43:35 +01008554 found = intel_sdvo_init(dev, SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008555 }
Ma Ling27185ae2009-08-24 13:50:23 +08008556
8557 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
8558
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008559 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
8560 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Daniel Vetter08d644a2012-07-12 20:19:59 +02008561 intel_hdmi_init(dev, SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008562 }
8563 if (SUPPORTS_INTEGRATED_DP(dev)) {
8564 DRM_DEBUG_KMS("probing DP_C\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008565 intel_dp_init(dev, DP_C, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008566 }
Eric Anholt725e30a2009-01-22 13:01:02 -08008567 }
Ma Ling27185ae2009-08-24 13:50:23 +08008568
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008569 if (SUPPORTS_INTEGRATED_DP(dev) &&
8570 (I915_READ(DP_D) & DP_DETECTED)) {
8571 DRM_DEBUG_KMS("probing DP_D\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008572 intel_dp_init(dev, DP_D, PORT_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008573 }
Eric Anholtbad720f2009-10-22 16:11:14 -07008574 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008575 intel_dvo_init(dev);
8576
Zhenyu Wang103a1962009-11-27 11:44:36 +08008577 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008578 intel_tv_init(dev);
8579
Chris Wilson4ef69c72010-09-09 15:14:28 +01008580 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8581 encoder->base.possible_crtcs = encoder->crtc_mask;
8582 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02008583 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08008584 }
Chris Wilson47356eb2011-01-11 17:06:04 +00008585
Paulo Zanonidde86e22012-12-01 12:04:25 -02008586 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +02008587
8588 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008589}
8590
8591static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
8592{
8593 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08008594
8595 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008596 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08008597
8598 kfree(intel_fb);
8599}
8600
8601static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00008602 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08008603 unsigned int *handle)
8604{
8605 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008606 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008607
Chris Wilson05394f32010-11-08 19:18:58 +00008608 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08008609}
8610
8611static const struct drm_framebuffer_funcs intel_fb_funcs = {
8612 .destroy = intel_user_framebuffer_destroy,
8613 .create_handle = intel_user_framebuffer_create_handle,
8614};
8615
Dave Airlie38651672010-03-30 05:34:13 +00008616int intel_framebuffer_init(struct drm_device *dev,
8617 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008618 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00008619 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08008620{
Jesse Barnes79e53942008-11-07 14:24:08 -08008621 int ret;
8622
Chris Wilson05394f32010-11-08 19:18:58 +00008623 if (obj->tiling_mode == I915_TILING_Y)
Chris Wilson57cd6502010-08-08 12:34:44 +01008624 return -EINVAL;
8625
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008626 if (mode_cmd->pitches[0] & 63)
Chris Wilson57cd6502010-08-08 12:34:44 +01008627 return -EINVAL;
8628
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008629 /* FIXME <= Gen4 stride limits are bit unclear */
8630 if (mode_cmd->pitches[0] > 32768)
8631 return -EINVAL;
8632
8633 if (obj->tiling_mode != I915_TILING_NONE &&
8634 mode_cmd->pitches[0] != obj->stride)
8635 return -EINVAL;
8636
Ville Syrjälä57779d02012-10-31 17:50:14 +02008637 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008638 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02008639 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008640 case DRM_FORMAT_RGB565:
8641 case DRM_FORMAT_XRGB8888:
8642 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008643 break;
8644 case DRM_FORMAT_XRGB1555:
8645 case DRM_FORMAT_ARGB1555:
8646 if (INTEL_INFO(dev)->gen > 3)
8647 return -EINVAL;
8648 break;
8649 case DRM_FORMAT_XBGR8888:
8650 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008651 case DRM_FORMAT_XRGB2101010:
8652 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008653 case DRM_FORMAT_XBGR2101010:
8654 case DRM_FORMAT_ABGR2101010:
8655 if (INTEL_INFO(dev)->gen < 4)
8656 return -EINVAL;
Jesse Barnesb5626742011-06-24 12:19:27 -07008657 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02008658 case DRM_FORMAT_YUYV:
8659 case DRM_FORMAT_UYVY:
8660 case DRM_FORMAT_YVYU:
8661 case DRM_FORMAT_VYUY:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008662 if (INTEL_INFO(dev)->gen < 6)
8663 return -EINVAL;
Chris Wilson57cd6502010-08-08 12:34:44 +01008664 break;
8665 default:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008666 DRM_DEBUG_KMS("unsupported pixel format 0x%08x\n", mode_cmd->pixel_format);
Chris Wilson57cd6502010-08-08 12:34:44 +01008667 return -EINVAL;
8668 }
8669
Ville Syrjälä90f9a332012-10-31 17:50:19 +02008670 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
8671 if (mode_cmd->offsets[0] != 0)
8672 return -EINVAL;
8673
Jesse Barnes79e53942008-11-07 14:24:08 -08008674 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
8675 if (ret) {
8676 DRM_ERROR("framebuffer init failed %d\n", ret);
8677 return ret;
8678 }
8679
8680 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08008681 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008682 return 0;
8683}
8684
Jesse Barnes79e53942008-11-07 14:24:08 -08008685static struct drm_framebuffer *
8686intel_user_framebuffer_create(struct drm_device *dev,
8687 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008688 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08008689{
Chris Wilson05394f32010-11-08 19:18:58 +00008690 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008691
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008692 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
8693 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00008694 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01008695 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08008696
Chris Wilsond2dff872011-04-19 08:36:26 +01008697 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08008698}
8699
Jesse Barnes79e53942008-11-07 14:24:08 -08008700static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08008701 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00008702 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08008703};
8704
Jesse Barnese70236a2009-09-21 10:42:27 -07008705/* Set up chip specific display functions */
8706static void intel_init_display(struct drm_device *dev)
8707{
8708 struct drm_i915_private *dev_priv = dev->dev_private;
8709
8710 /* We always want a DPMS function */
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008711 if (IS_HASWELL(dev)) {
8712 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02008713 dev_priv->display.crtc_enable = haswell_crtc_enable;
8714 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03008715 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008716 dev_priv->display.update_plane = ironlake_update_plane;
8717 } else if (HAS_PCH_SPLIT(dev)) {
Eric Anholtf564048e2011-03-30 13:01:02 -07008718 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02008719 dev_priv->display.crtc_enable = ironlake_crtc_enable;
8720 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008721 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008722 dev_priv->display.update_plane = ironlake_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008723 } else {
Eric Anholtf564048e2011-03-30 13:01:02 -07008724 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02008725 dev_priv->display.crtc_enable = i9xx_crtc_enable;
8726 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008727 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008728 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008729 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008730
Jesse Barnese70236a2009-09-21 10:42:27 -07008731 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07008732 if (IS_VALLEYVIEW(dev))
8733 dev_priv->display.get_display_clock_speed =
8734 valleyview_get_display_clock_speed;
8735 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07008736 dev_priv->display.get_display_clock_speed =
8737 i945_get_display_clock_speed;
8738 else if (IS_I915G(dev))
8739 dev_priv->display.get_display_clock_speed =
8740 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008741 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008742 dev_priv->display.get_display_clock_speed =
8743 i9xx_misc_get_display_clock_speed;
8744 else if (IS_I915GM(dev))
8745 dev_priv->display.get_display_clock_speed =
8746 i915gm_get_display_clock_speed;
8747 else if (IS_I865G(dev))
8748 dev_priv->display.get_display_clock_speed =
8749 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02008750 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008751 dev_priv->display.get_display_clock_speed =
8752 i855_get_display_clock_speed;
8753 else /* 852, 830 */
8754 dev_priv->display.get_display_clock_speed =
8755 i830_get_display_clock_speed;
8756
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008757 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01008758 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07008759 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008760 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08008761 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07008762 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008763 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07008764 } else if (IS_IVYBRIDGE(dev)) {
8765 /* FIXME: detect B0+ stepping and use auto training */
8766 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008767 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +02008768 dev_priv->display.modeset_global_resources =
8769 ivb_modeset_global_resources;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03008770 } else if (IS_HASWELL(dev)) {
8771 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +08008772 dev_priv->display.write_eld = haswell_write_eld;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008773 } else
8774 dev_priv->display.update_wm = NULL;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008775 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08008776 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07008777 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008778
8779 /* Default just returns -ENODEV to indicate unsupported */
8780 dev_priv->display.queue_flip = intel_default_queue_flip;
8781
8782 switch (INTEL_INFO(dev)->gen) {
8783 case 2:
8784 dev_priv->display.queue_flip = intel_gen2_queue_flip;
8785 break;
8786
8787 case 3:
8788 dev_priv->display.queue_flip = intel_gen3_queue_flip;
8789 break;
8790
8791 case 4:
8792 case 5:
8793 dev_priv->display.queue_flip = intel_gen4_queue_flip;
8794 break;
8795
8796 case 6:
8797 dev_priv->display.queue_flip = intel_gen6_queue_flip;
8798 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008799 case 7:
8800 dev_priv->display.queue_flip = intel_gen7_queue_flip;
8801 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008802 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008803}
8804
Jesse Barnesb690e962010-07-19 13:53:12 -07008805/*
8806 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
8807 * resume, or other times. This quirk makes sure that's the case for
8808 * affected systems.
8809 */
Akshay Joshi0206e352011-08-16 15:34:10 -04008810static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07008811{
8812 struct drm_i915_private *dev_priv = dev->dev_private;
8813
8814 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02008815 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07008816}
8817
Keith Packard435793d2011-07-12 14:56:22 -07008818/*
8819 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
8820 */
8821static void quirk_ssc_force_disable(struct drm_device *dev)
8822{
8823 struct drm_i915_private *dev_priv = dev->dev_private;
8824 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02008825 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07008826}
8827
Carsten Emde4dca20e2012-03-15 15:56:26 +01008828/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01008829 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
8830 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01008831 */
8832static void quirk_invert_brightness(struct drm_device *dev)
8833{
8834 struct drm_i915_private *dev_priv = dev->dev_private;
8835 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02008836 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07008837}
8838
8839struct intel_quirk {
8840 int device;
8841 int subsystem_vendor;
8842 int subsystem_device;
8843 void (*hook)(struct drm_device *dev);
8844};
8845
Egbert Eich5f85f1762012-10-14 15:46:38 +02008846/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
8847struct intel_dmi_quirk {
8848 void (*hook)(struct drm_device *dev);
8849 const struct dmi_system_id (*dmi_id_list)[];
8850};
8851
8852static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
8853{
8854 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
8855 return 1;
8856}
8857
8858static const struct intel_dmi_quirk intel_dmi_quirks[] = {
8859 {
8860 .dmi_id_list = &(const struct dmi_system_id[]) {
8861 {
8862 .callback = intel_dmi_reverse_brightness,
8863 .ident = "NCR Corporation",
8864 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
8865 DMI_MATCH(DMI_PRODUCT_NAME, ""),
8866 },
8867 },
8868 { } /* terminating entry */
8869 },
8870 .hook = quirk_invert_brightness,
8871 },
8872};
8873
Ben Widawskyc43b5632012-04-16 14:07:40 -07008874static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07008875 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04008876 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07008877
Jesse Barnesb690e962010-07-19 13:53:12 -07008878 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
8879 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
8880
Jesse Barnesb690e962010-07-19 13:53:12 -07008881 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
8882 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
8883
Daniel Vetterccd0d362012-10-10 23:13:59 +02008884 /* 830/845 need to leave pipe A & dpll A up */
Jesse Barnesb690e962010-07-19 13:53:12 -07008885 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +02008886 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07008887
8888 /* Lenovo U160 cannot use SSC on LVDS */
8889 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02008890
8891 /* Sony Vaio Y cannot use SSC on LVDS */
8892 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +01008893
8894 /* Acer Aspire 5734Z must invert backlight brightness */
8895 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -07008896};
8897
8898static void intel_init_quirks(struct drm_device *dev)
8899{
8900 struct pci_dev *d = dev->pdev;
8901 int i;
8902
8903 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
8904 struct intel_quirk *q = &intel_quirks[i];
8905
8906 if (d->device == q->device &&
8907 (d->subsystem_vendor == q->subsystem_vendor ||
8908 q->subsystem_vendor == PCI_ANY_ID) &&
8909 (d->subsystem_device == q->subsystem_device ||
8910 q->subsystem_device == PCI_ANY_ID))
8911 q->hook(dev);
8912 }
Egbert Eich5f85f1762012-10-14 15:46:38 +02008913 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
8914 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
8915 intel_dmi_quirks[i].hook(dev);
8916 }
Jesse Barnesb690e962010-07-19 13:53:12 -07008917}
8918
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008919/* Disable the VGA plane that we never use */
8920static void i915_disable_vga(struct drm_device *dev)
8921{
8922 struct drm_i915_private *dev_priv = dev->dev_private;
8923 u8 sr1;
8924 u32 vga_reg;
8925
8926 if (HAS_PCH_SPLIT(dev))
8927 vga_reg = CPU_VGACNTRL;
8928 else
8929 vga_reg = VGACNTRL;
8930
8931 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -07008932 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008933 sr1 = inb(VGA_SR_DATA);
8934 outb(sr1 | 1<<5, VGA_SR_DATA);
8935 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
8936 udelay(300);
8937
8938 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
8939 POSTING_READ(vga_reg);
8940}
8941
Daniel Vetterf8175862012-04-10 15:50:11 +02008942void intel_modeset_init_hw(struct drm_device *dev)
8943{
Eugeni Dodonov0232e922012-07-06 15:42:36 -03008944 /* We attempt to init the necessary power wells early in the initialization
8945 * time, so the subsystems that expect power to be enabled can work.
8946 */
8947 intel_init_power_wells(dev);
8948
Eugeni Dodonova8f78b52012-06-28 15:55:35 -03008949 intel_prepare_ddi(dev);
8950
Daniel Vetterf8175862012-04-10 15:50:11 +02008951 intel_init_clock_gating(dev);
8952
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02008953 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02008954 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02008955 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +02008956}
8957
Jesse Barnes79e53942008-11-07 14:24:08 -08008958void intel_modeset_init(struct drm_device *dev)
8959{
Jesse Barnes652c3932009-08-17 13:31:43 -07008960 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08008961 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008962
8963 drm_mode_config_init(dev);
8964
8965 dev->mode_config.min_width = 0;
8966 dev->mode_config.min_height = 0;
8967
Dave Airlie019d96c2011-09-29 16:20:42 +01008968 dev->mode_config.preferred_depth = 24;
8969 dev->mode_config.prefer_shadow = 1;
8970
Laurent Pincharte6ecefa2012-05-17 13:27:23 +02008971 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -08008972
Jesse Barnesb690e962010-07-19 13:53:12 -07008973 intel_init_quirks(dev);
8974
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008975 intel_init_pm(dev);
8976
Jesse Barnese70236a2009-09-21 10:42:27 -07008977 intel_init_display(dev);
8978
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008979 if (IS_GEN2(dev)) {
8980 dev->mode_config.max_width = 2048;
8981 dev->mode_config.max_height = 2048;
8982 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07008983 dev->mode_config.max_width = 4096;
8984 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08008985 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008986 dev->mode_config.max_width = 8192;
8987 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08008988 }
Daniel Vetterdd2757f2012-06-07 15:55:57 +02008989 dev->mode_config.fb_base = dev_priv->mm.gtt_base_addr;
Jesse Barnes79e53942008-11-07 14:24:08 -08008990
Zhao Yakui28c97732009-10-09 11:39:41 +08008991 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10008992 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08008993
Dave Airliea3524f12010-06-06 18:59:41 +10008994 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008995 intel_crtc_init(dev, i);
Jesse Barnes00c2064b2012-01-13 15:48:39 -08008996 ret = intel_plane_init(dev, i);
8997 if (ret)
8998 DRM_DEBUG_KMS("plane %d init failed: %d\n", i, ret);
Jesse Barnes79e53942008-11-07 14:24:08 -08008999 }
9000
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009001 intel_cpu_pll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009002 intel_pch_pll_init(dev);
9003
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009004 /* Just disable it once at startup */
9005 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009006 intel_setup_outputs(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009007}
Jesse Barnesd5bb0812011-01-05 12:01:26 -08009008
Daniel Vetter24929352012-07-02 20:28:59 +02009009static void
9010intel_connector_break_all_links(struct intel_connector *connector)
9011{
9012 connector->base.dpms = DRM_MODE_DPMS_OFF;
9013 connector->base.encoder = NULL;
9014 connector->encoder->connectors_active = false;
9015 connector->encoder->base.crtc = NULL;
9016}
9017
Daniel Vetter7fad7982012-07-04 17:51:47 +02009018static void intel_enable_pipe_a(struct drm_device *dev)
9019{
9020 struct intel_connector *connector;
9021 struct drm_connector *crt = NULL;
9022 struct intel_load_detect_pipe load_detect_temp;
9023
9024 /* We can't just switch on the pipe A, we need to set things up with a
9025 * proper mode and output configuration. As a gross hack, enable pipe A
9026 * by enabling the load detect pipe once. */
9027 list_for_each_entry(connector,
9028 &dev->mode_config.connector_list,
9029 base.head) {
9030 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
9031 crt = &connector->base;
9032 break;
9033 }
9034 }
9035
9036 if (!crt)
9037 return;
9038
9039 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
9040 intel_release_load_detect_pipe(crt, &load_detect_temp);
9041
9042
9043}
9044
Daniel Vetterfa555832012-10-10 23:14:00 +02009045static bool
9046intel_check_plane_mapping(struct intel_crtc *crtc)
9047{
9048 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
9049 u32 reg, val;
9050
9051 if (dev_priv->num_pipe == 1)
9052 return true;
9053
9054 reg = DSPCNTR(!crtc->plane);
9055 val = I915_READ(reg);
9056
9057 if ((val & DISPLAY_PLANE_ENABLE) &&
9058 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
9059 return false;
9060
9061 return true;
9062}
9063
Daniel Vetter24929352012-07-02 20:28:59 +02009064static void intel_sanitize_crtc(struct intel_crtc *crtc)
9065{
9066 struct drm_device *dev = crtc->base.dev;
9067 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02009068 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +02009069
Daniel Vetter24929352012-07-02 20:28:59 +02009070 /* Clear any frame start delays used for debugging left by the BIOS */
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009071 reg = PIPECONF(crtc->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +02009072 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
9073
9074 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +02009075 * disable the crtc (and hence change the state) if it is wrong. Note
9076 * that gen4+ has a fixed plane -> pipe mapping. */
9077 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +02009078 struct intel_connector *connector;
9079 bool plane;
9080
Daniel Vetter24929352012-07-02 20:28:59 +02009081 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
9082 crtc->base.base.id);
9083
9084 /* Pipe has the wrong plane attached and the plane is active.
9085 * Temporarily change the plane mapping and disable everything
9086 * ... */
9087 plane = crtc->plane;
9088 crtc->plane = !plane;
9089 dev_priv->display.crtc_disable(&crtc->base);
9090 crtc->plane = plane;
9091
9092 /* ... and break all links. */
9093 list_for_each_entry(connector, &dev->mode_config.connector_list,
9094 base.head) {
9095 if (connector->encoder->base.crtc != &crtc->base)
9096 continue;
9097
9098 intel_connector_break_all_links(connector);
9099 }
9100
9101 WARN_ON(crtc->active);
9102 crtc->base.enabled = false;
9103 }
Daniel Vetter24929352012-07-02 20:28:59 +02009104
Daniel Vetter7fad7982012-07-04 17:51:47 +02009105 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
9106 crtc->pipe == PIPE_A && !crtc->active) {
9107 /* BIOS forgot to enable pipe A, this mostly happens after
9108 * resume. Force-enable the pipe to fix this, the update_dpms
9109 * call below we restore the pipe to the right state, but leave
9110 * the required bits on. */
9111 intel_enable_pipe_a(dev);
9112 }
9113
Daniel Vetter24929352012-07-02 20:28:59 +02009114 /* Adjust the state of the output pipe according to whether we
9115 * have active connectors/encoders. */
9116 intel_crtc_update_dpms(&crtc->base);
9117
9118 if (crtc->active != crtc->base.enabled) {
9119 struct intel_encoder *encoder;
9120
9121 /* This can happen either due to bugs in the get_hw_state
9122 * functions or because the pipe is force-enabled due to the
9123 * pipe A quirk. */
9124 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
9125 crtc->base.base.id,
9126 crtc->base.enabled ? "enabled" : "disabled",
9127 crtc->active ? "enabled" : "disabled");
9128
9129 crtc->base.enabled = crtc->active;
9130
9131 /* Because we only establish the connector -> encoder ->
9132 * crtc links if something is active, this means the
9133 * crtc is now deactivated. Break the links. connector
9134 * -> encoder links are only establish when things are
9135 * actually up, hence no need to break them. */
9136 WARN_ON(crtc->active);
9137
9138 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
9139 WARN_ON(encoder->connectors_active);
9140 encoder->base.crtc = NULL;
9141 }
9142 }
9143}
9144
9145static void intel_sanitize_encoder(struct intel_encoder *encoder)
9146{
9147 struct intel_connector *connector;
9148 struct drm_device *dev = encoder->base.dev;
9149
9150 /* We need to check both for a crtc link (meaning that the
9151 * encoder is active and trying to read from a pipe) and the
9152 * pipe itself being active. */
9153 bool has_active_crtc = encoder->base.crtc &&
9154 to_intel_crtc(encoder->base.crtc)->active;
9155
9156 if (encoder->connectors_active && !has_active_crtc) {
9157 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
9158 encoder->base.base.id,
9159 drm_get_encoder_name(&encoder->base));
9160
9161 /* Connector is active, but has no active pipe. This is
9162 * fallout from our resume register restoring. Disable
9163 * the encoder manually again. */
9164 if (encoder->base.crtc) {
9165 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
9166 encoder->base.base.id,
9167 drm_get_encoder_name(&encoder->base));
9168 encoder->disable(encoder);
9169 }
9170
9171 /* Inconsistent output/port/pipe state happens presumably due to
9172 * a bug in one of the get_hw_state functions. Or someplace else
9173 * in our code, like the register restore mess on resume. Clamp
9174 * things to off as a safer default. */
9175 list_for_each_entry(connector,
9176 &dev->mode_config.connector_list,
9177 base.head) {
9178 if (connector->encoder != encoder)
9179 continue;
9180
9181 intel_connector_break_all_links(connector);
9182 }
9183 }
9184 /* Enabled encoders without active connectors will be fixed in
9185 * the crtc fixup. */
9186}
9187
9188/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
9189 * and i915 state tracking structures. */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009190void intel_modeset_setup_hw_state(struct drm_device *dev,
9191 bool force_restore)
Daniel Vetter24929352012-07-02 20:28:59 +02009192{
9193 struct drm_i915_private *dev_priv = dev->dev_private;
9194 enum pipe pipe;
9195 u32 tmp;
9196 struct intel_crtc *crtc;
9197 struct intel_encoder *encoder;
9198 struct intel_connector *connector;
9199
Paulo Zanonie28d54c2012-10-24 16:09:25 -02009200 if (IS_HASWELL(dev)) {
9201 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9202
9203 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9204 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9205 case TRANS_DDI_EDP_INPUT_A_ON:
9206 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9207 pipe = PIPE_A;
9208 break;
9209 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9210 pipe = PIPE_B;
9211 break;
9212 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9213 pipe = PIPE_C;
9214 break;
9215 }
9216
9217 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9218 crtc->cpu_transcoder = TRANSCODER_EDP;
9219
9220 DRM_DEBUG_KMS("Pipe %c using transcoder EDP\n",
9221 pipe_name(pipe));
9222 }
9223 }
9224
Daniel Vetter24929352012-07-02 20:28:59 +02009225 for_each_pipe(pipe) {
9226 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9227
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009228 tmp = I915_READ(PIPECONF(crtc->cpu_transcoder));
Daniel Vetter24929352012-07-02 20:28:59 +02009229 if (tmp & PIPECONF_ENABLE)
9230 crtc->active = true;
9231 else
9232 crtc->active = false;
9233
9234 crtc->base.enabled = crtc->active;
9235
9236 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
9237 crtc->base.base.id,
9238 crtc->active ? "enabled" : "disabled");
9239 }
9240
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009241 if (IS_HASWELL(dev))
9242 intel_ddi_setup_hw_pll_state(dev);
9243
Daniel Vetter24929352012-07-02 20:28:59 +02009244 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9245 base.head) {
9246 pipe = 0;
9247
9248 if (encoder->get_hw_state(encoder, &pipe)) {
9249 encoder->base.crtc =
9250 dev_priv->pipe_to_crtc_mapping[pipe];
9251 } else {
9252 encoder->base.crtc = NULL;
9253 }
9254
9255 encoder->connectors_active = false;
9256 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
9257 encoder->base.base.id,
9258 drm_get_encoder_name(&encoder->base),
9259 encoder->base.crtc ? "enabled" : "disabled",
9260 pipe);
9261 }
9262
9263 list_for_each_entry(connector, &dev->mode_config.connector_list,
9264 base.head) {
9265 if (connector->get_hw_state(connector)) {
9266 connector->base.dpms = DRM_MODE_DPMS_ON;
9267 connector->encoder->connectors_active = true;
9268 connector->base.encoder = &connector->encoder->base;
9269 } else {
9270 connector->base.dpms = DRM_MODE_DPMS_OFF;
9271 connector->base.encoder = NULL;
9272 }
9273 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
9274 connector->base.base.id,
9275 drm_get_connector_name(&connector->base),
9276 connector->base.encoder ? "enabled" : "disabled");
9277 }
9278
9279 /* HW state is read out, now we need to sanitize this mess. */
9280 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9281 base.head) {
9282 intel_sanitize_encoder(encoder);
9283 }
9284
9285 for_each_pipe(pipe) {
9286 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9287 intel_sanitize_crtc(crtc);
9288 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009289
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009290 if (force_restore) {
9291 for_each_pipe(pipe) {
9292 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9293 intel_set_mode(&crtc->base, &crtc->base.mode,
9294 crtc->base.x, crtc->base.y, crtc->base.fb);
9295 }
9296 } else {
9297 intel_modeset_update_staged_output_state(dev);
9298 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009299
9300 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +02009301
9302 drm_mode_config_reset(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009303}
9304
9305void intel_modeset_gem_init(struct drm_device *dev)
9306{
Chris Wilson1833b132012-05-09 11:56:28 +01009307 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02009308
9309 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02009310
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009311 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes79e53942008-11-07 14:24:08 -08009312}
9313
9314void intel_modeset_cleanup(struct drm_device *dev)
9315{
Jesse Barnes652c3932009-08-17 13:31:43 -07009316 struct drm_i915_private *dev_priv = dev->dev_private;
9317 struct drm_crtc *crtc;
9318 struct intel_crtc *intel_crtc;
9319
Keith Packardf87ea762010-10-03 19:36:26 -07009320 drm_kms_helper_poll_fini(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07009321 mutex_lock(&dev->struct_mutex);
9322
Jesse Barnes723bfd72010-10-07 16:01:13 -07009323 intel_unregister_dsm_handler();
9324
9325
Jesse Barnes652c3932009-08-17 13:31:43 -07009326 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9327 /* Skip inactive CRTCs */
9328 if (!crtc->fb)
9329 continue;
9330
9331 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02009332 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009333 }
9334
Chris Wilson973d04f2011-07-08 12:22:37 +01009335 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07009336
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009337 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00009338
Daniel Vetter930ebb42012-06-29 23:32:16 +02009339 ironlake_teardown_rc6(dev);
9340
Jesse Barnes57f350b2012-03-28 13:39:25 -07009341 if (IS_VALLEYVIEW(dev))
9342 vlv_init_dpio(dev);
9343
Kristian Høgsberg69341a52009-11-11 12:19:17 -05009344 mutex_unlock(&dev->struct_mutex);
9345
Daniel Vetter6c0d93502010-08-20 18:26:46 +02009346 /* Disable the irq before mode object teardown, for the irq might
9347 * enqueue unpin/hotplug work. */
9348 drm_irq_uninstall(dev);
9349 cancel_work_sync(&dev_priv->hotplug_work);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02009350 cancel_work_sync(&dev_priv->rps.work);
Daniel Vetter6c0d93502010-08-20 18:26:46 +02009351
Chris Wilson1630fe72011-07-08 12:22:42 +01009352 /* flush any delayed tasks or pending work */
9353 flush_scheduled_work();
9354
Jesse Barnes79e53942008-11-07 14:24:08 -08009355 drm_mode_config_cleanup(dev);
9356}
9357
Dave Airlie28d52042009-09-21 14:33:58 +10009358/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08009359 * Return which encoder is currently attached for connector.
9360 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01009361struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08009362{
Chris Wilsondf0e9242010-09-09 16:20:55 +01009363 return &intel_attached_encoder(connector)->base;
9364}
Jesse Barnes79e53942008-11-07 14:24:08 -08009365
Chris Wilsondf0e9242010-09-09 16:20:55 +01009366void intel_connector_attach_encoder(struct intel_connector *connector,
9367 struct intel_encoder *encoder)
9368{
9369 connector->encoder = encoder;
9370 drm_mode_connector_attach_encoder(&connector->base,
9371 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08009372}
Dave Airlie28d52042009-09-21 14:33:58 +10009373
9374/*
9375 * set vga decode state - true == enable VGA decode
9376 */
9377int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
9378{
9379 struct drm_i915_private *dev_priv = dev->dev_private;
9380 u16 gmch_ctrl;
9381
9382 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
9383 if (state)
9384 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
9385 else
9386 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
9387 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
9388 return 0;
9389}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009390
9391#ifdef CONFIG_DEBUG_FS
9392#include <linux/seq_file.h>
9393
9394struct intel_display_error_state {
9395 struct intel_cursor_error_state {
9396 u32 control;
9397 u32 position;
9398 u32 base;
9399 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +01009400 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009401
9402 struct intel_pipe_error_state {
9403 u32 conf;
9404 u32 source;
9405
9406 u32 htotal;
9407 u32 hblank;
9408 u32 hsync;
9409 u32 vtotal;
9410 u32 vblank;
9411 u32 vsync;
Damien Lespiau52331302012-08-15 19:23:25 +01009412 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009413
9414 struct intel_plane_error_state {
9415 u32 control;
9416 u32 stride;
9417 u32 size;
9418 u32 pos;
9419 u32 addr;
9420 u32 surface;
9421 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +01009422 } plane[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009423};
9424
9425struct intel_display_error_state *
9426intel_display_capture_error_state(struct drm_device *dev)
9427{
Akshay Joshi0206e352011-08-16 15:34:10 -04009428 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009429 struct intel_display_error_state *error;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009430 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009431 int i;
9432
9433 error = kmalloc(sizeof(*error), GFP_ATOMIC);
9434 if (error == NULL)
9435 return NULL;
9436
Damien Lespiau52331302012-08-15 19:23:25 +01009437 for_each_pipe(i) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009438 cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);
9439
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009440 error->cursor[i].control = I915_READ(CURCNTR(i));
9441 error->cursor[i].position = I915_READ(CURPOS(i));
9442 error->cursor[i].base = I915_READ(CURBASE(i));
9443
9444 error->plane[i].control = I915_READ(DSPCNTR(i));
9445 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
9446 error->plane[i].size = I915_READ(DSPSIZE(i));
Akshay Joshi0206e352011-08-16 15:34:10 -04009447 error->plane[i].pos = I915_READ(DSPPOS(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009448 error->plane[i].addr = I915_READ(DSPADDR(i));
9449 if (INTEL_INFO(dev)->gen >= 4) {
9450 error->plane[i].surface = I915_READ(DSPSURF(i));
9451 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
9452 }
9453
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009454 error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009455 error->pipe[i].source = I915_READ(PIPESRC(i));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009456 error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
9457 error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
9458 error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
9459 error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
9460 error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
9461 error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009462 }
9463
9464 return error;
9465}
9466
9467void
9468intel_display_print_error_state(struct seq_file *m,
9469 struct drm_device *dev,
9470 struct intel_display_error_state *error)
9471{
Damien Lespiau52331302012-08-15 19:23:25 +01009472 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009473 int i;
9474
Damien Lespiau52331302012-08-15 19:23:25 +01009475 seq_printf(m, "Num Pipes: %d\n", dev_priv->num_pipe);
9476 for_each_pipe(i) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009477 seq_printf(m, "Pipe [%d]:\n", i);
9478 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
9479 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
9480 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
9481 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
9482 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
9483 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
9484 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
9485 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
9486
9487 seq_printf(m, "Plane [%d]:\n", i);
9488 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
9489 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
9490 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
9491 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
9492 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
9493 if (INTEL_INFO(dev)->gen >= 4) {
9494 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
9495 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
9496 }
9497
9498 seq_printf(m, "Cursor [%d]:\n", i);
9499 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
9500 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
9501 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
9502 }
9503}
9504#endif