blob: 9783178a8ff0652cc1b1e668305b0481b469174e [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Arun Sharma600634972011-07-26 16:09:06 -070063#include <linux/atomic.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020064#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
Thomas Hellstrom147666f2010-11-17 12:38:32 +000072#include <ttm/ttm_execbuf_util.h>
Jerome Glisse4c788672009-11-20 14:29:23 +010073
Dave Airliec2142712009-09-22 08:50:10 +100074#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020075#include "radeon_mode.h"
76#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020077
78/*
79 * Modules parameters.
80 */
81extern int radeon_no_wb;
82extern int radeon_modeset;
83extern int radeon_dynclks;
84extern int radeon_r4xx_atom;
85extern int radeon_agpmode;
86extern int radeon_vram_limit;
87extern int radeon_gart_size;
88extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020089extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020090extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100091extern int radeon_tv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020092extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040093extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040094extern int radeon_hw_i2c;
Alex Deucherd42dd572011-01-12 20:05:11 -050095extern int radeon_pcie_gen2;
Alex Deuchera18cee12011-11-01 14:20:30 -040096extern int radeon_msi;
Christian König3368ff02012-05-02 15:11:21 +020097extern int radeon_lockup_timeout;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020098
99/*
100 * Copy from radeon_drv.h so we don't have to include both and have conflicting
101 * symbol;
102 */
Jerome Glissebb635562012-05-09 15:34:46 +0200103#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
104#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Jerome Glissee8217672010-02-15 21:36:13 +0100105/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glissebb635562012-05-09 15:34:46 +0200106#define RADEON_IB_POOL_SIZE 16
107#define RADEON_DEBUGFS_MAX_COMPONENTS 32
108#define RADEONFB_CONN_LIMIT 4
109#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200110
Alex Deucher1b370782011-11-17 20:13:28 -0500111/* max number of rings */
Jerome Glissebb635562012-05-09 15:34:46 +0200112#define RADEON_NUM_RINGS 3
113
114/* fence seq are set to this number when signaled */
115#define RADEON_FENCE_SIGNALED_SEQ 0LL
116#define RADEON_FENCE_NOTEMITED_SEQ (~0LL)
Alex Deucher1b370782011-11-17 20:13:28 -0500117
118/* internal ring indices */
119/* r1xx+ has gfx CP ring */
Jerome Glissebb635562012-05-09 15:34:46 +0200120#define RADEON_RING_TYPE_GFX_INDEX 0
Alex Deucher1b370782011-11-17 20:13:28 -0500121
122/* cayman has 2 compute CP rings */
Jerome Glissebb635562012-05-09 15:34:46 +0200123#define CAYMAN_RING_TYPE_CP1_INDEX 1
124#define CAYMAN_RING_TYPE_CP2_INDEX 2
Alex Deucher1b370782011-11-17 20:13:28 -0500125
Jerome Glisse721604a2012-01-05 22:11:05 -0500126/* hardcode those limit for now */
Jerome Glissebb635562012-05-09 15:34:46 +0200127#define RADEON_VA_RESERVED_SIZE (8 << 20)
128#define RADEON_IB_VM_MAX_SIZE (64 << 10)
Jerome Glisse721604a2012-01-05 22:11:05 -0500129
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200130/*
131 * Errata workarounds.
132 */
133enum radeon_pll_errata {
134 CHIP_ERRATA_R300_CG = 0x00000001,
135 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
136 CHIP_ERRATA_PLL_DELAY = 0x00000004
137};
138
139
140struct radeon_device;
141
142
143/*
144 * BIOS.
145 */
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000146#define ATRM_BIOS_PAGE 4096
147
Dave Airlie8edb3812010-03-01 21:50:01 +1100148#if defined(CONFIG_VGA_SWITCHEROO)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000149bool radeon_atrm_supported(struct pci_dev *pdev);
150int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
Dave Airlie8edb3812010-03-01 21:50:01 +1100151#else
152static inline bool radeon_atrm_supported(struct pci_dev *pdev)
153{
154 return false;
155}
156
157static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
158 return -EINVAL;
159}
160#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200161bool radeon_get_bios(struct radeon_device *rdev);
162
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000163
164/*
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500165 * Mutex which allows recursive locking from the same process.
166 */
167struct radeon_mutex {
168 struct mutex mutex;
169 struct task_struct *owner;
170 int level;
171};
172
173static inline void radeon_mutex_init(struct radeon_mutex *mutex)
174{
175 mutex_init(&mutex->mutex);
176 mutex->owner = NULL;
177 mutex->level = 0;
178}
179
180static inline void radeon_mutex_lock(struct radeon_mutex *mutex)
181{
182 if (mutex_trylock(&mutex->mutex)) {
183 /* The mutex was unlocked before, so it's ours now */
184 mutex->owner = current;
185 } else if (mutex->owner != current) {
186 /* Another process locked the mutex, take it */
187 mutex_lock(&mutex->mutex);
188 mutex->owner = current;
189 }
190 /* Otherwise the mutex was already locked by this process */
191
192 mutex->level++;
193}
194
195static inline void radeon_mutex_unlock(struct radeon_mutex *mutex)
196{
197 if (--mutex->level > 0)
198 return;
199
200 mutex->owner = NULL;
201 mutex_unlock(&mutex->mutex);
202}
203
204
205/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000206 * Dummy page
207 */
208struct radeon_dummy_page {
209 struct page *page;
210 dma_addr_t addr;
211};
212int radeon_dummy_page_init(struct radeon_device *rdev);
213void radeon_dummy_page_fini(struct radeon_device *rdev);
214
215
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200216/*
217 * Clocks
218 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200219struct radeon_clock {
220 struct radeon_pll p1pll;
221 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500222 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200223 struct radeon_pll spll;
224 struct radeon_pll mpll;
225 /* 10 Khz units */
226 uint32_t default_mclk;
227 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500228 uint32_t default_dispclk;
229 uint32_t dp_extclk;
Alex Deucherb20f9be2011-06-08 13:01:11 -0400230 uint32_t max_pixel_clock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200231};
232
Rafał Miłecki74338742009-11-03 00:53:02 +0100233/*
234 * Power management
235 */
236int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500237void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100238void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400239void radeon_pm_suspend(struct radeon_device *rdev);
240void radeon_pm_resume(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500241void radeon_combios_get_power_modes(struct radeon_device *rdev);
242void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Alex Deucher8a83ec52011-04-12 14:49:23 -0400243void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
Alex Deucherf8920342010-06-30 12:02:03 -0400244void rs690_pm_info(struct radeon_device *rdev);
Alex Deucher20d391d2011-02-01 16:12:34 -0500245extern int rv6xx_get_temp(struct radeon_device *rdev);
246extern int rv770_get_temp(struct radeon_device *rdev);
247extern int evergreen_get_temp(struct radeon_device *rdev);
248extern int sumo_get_temp(struct radeon_device *rdev);
Alex Deucher1bd47d22012-03-20 17:18:10 -0400249extern int si_get_temp(struct radeon_device *rdev);
Jerome Glisse285484e2011-12-16 17:03:42 -0500250extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
251 unsigned *bankh, unsigned *mtaspect,
252 unsigned *tile_split);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000253
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200254/*
255 * Fences.
256 */
257struct radeon_fence_driver {
258 uint32_t scratch_reg;
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000259 uint64_t gpu_addr;
260 volatile uint32_t *cpu_addr;
Jerome Glissebb635562012-05-09 15:34:46 +0200261 /* seq is protected by ring emission lock */
262 uint64_t seq;
263 atomic64_t last_seq;
Christian König36abaca2012-05-02 15:11:13 +0200264 unsigned long last_activity;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100265 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200266};
267
268struct radeon_fence {
269 struct radeon_device *rdev;
270 struct kref kref;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200271 /* protected by radeon_fence.lock */
Jerome Glissebb635562012-05-09 15:34:46 +0200272 uint64_t seq;
Alex Deucher74652802011-08-25 13:39:48 -0400273 /* RB, DMA, etc. */
Jerome Glissebb635562012-05-09 15:34:46 +0200274 unsigned ring;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200275};
276
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000277int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
278int radeon_fence_driver_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200279void radeon_fence_driver_fini(struct radeon_device *rdev);
Alex Deucher74652802011-08-25 13:39:48 -0400280int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200281int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
Alex Deucher74652802011-08-25 13:39:48 -0400282void radeon_fence_process(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200283bool radeon_fence_signaled(struct radeon_fence *fence);
284int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
Christian König8a47cc92012-05-09 15:34:48 +0200285int radeon_fence_wait_next_locked(struct radeon_device *rdev, int ring);
286int radeon_fence_wait_empty_locked(struct radeon_device *rdev, int ring);
Jerome Glisse0085c9502012-05-09 15:34:55 +0200287int radeon_fence_wait_any(struct radeon_device *rdev,
288 struct radeon_fence **fences,
289 bool intr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200290struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
291void radeon_fence_unref(struct radeon_fence **fence);
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200292unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200293
Dave Airliee024e112009-06-24 09:48:08 +1000294/*
295 * Tiling registers
296 */
297struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100298 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000299};
300
301#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200302
303/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100304 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200305 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100306struct radeon_mman {
307 struct ttm_bo_global_ref bo_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +1000308 struct drm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100309 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100310 bool mem_global_referenced;
311 bool initialized;
Jerome Glisse4c788672009-11-20 14:29:23 +0100312};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200313
Jerome Glisse721604a2012-01-05 22:11:05 -0500314/* bo virtual address in a specific vm */
315struct radeon_bo_va {
316 /* bo list is protected by bo being reserved */
317 struct list_head bo_list;
318 /* vm list is protected by vm mutex */
319 struct list_head vm_list;
320 /* constant after initialization */
321 struct radeon_vm *vm;
322 struct radeon_bo *bo;
323 uint64_t soffset;
324 uint64_t eoffset;
325 uint32_t flags;
326 bool valid;
327};
328
Jerome Glisse4c788672009-11-20 14:29:23 +0100329struct radeon_bo {
330 /* Protected by gem.mutex */
331 struct list_head list;
332 /* Protected by tbo.reserved */
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100333 u32 placements[3];
334 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100335 struct ttm_buffer_object tbo;
336 struct ttm_bo_kmap_obj kmap;
337 unsigned pin_count;
338 void *kptr;
339 u32 tiling_flags;
340 u32 pitch;
341 int surface_reg;
Jerome Glisse721604a2012-01-05 22:11:05 -0500342 /* list of all virtual address to which this bo
343 * is associated to
344 */
345 struct list_head va;
Jerome Glisse4c788672009-11-20 14:29:23 +0100346 /* Constant after initialization */
347 struct radeon_device *rdev;
Daniel Vetter441921d2011-02-18 17:59:16 +0100348 struct drm_gem_object gem_base;
Jerome Glisse4c788672009-11-20 14:29:23 +0100349};
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100350#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
Jerome Glisse4c788672009-11-20 14:29:23 +0100351
352struct radeon_bo_list {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000353 struct ttm_validate_buffer tv;
Jerome Glisse4c788672009-11-20 14:29:23 +0100354 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200355 uint64_t gpu_offset;
356 unsigned rdomain;
357 unsigned wdomain;
Jerome Glisse4c788672009-11-20 14:29:23 +0100358 u32 tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200359};
360
Jerome Glisseb15ba512011-11-15 11:48:34 -0500361/* sub-allocation manager, it has to be protected by another lock.
362 * By conception this is an helper for other part of the driver
363 * like the indirect buffer or semaphore, which both have their
364 * locking.
365 *
366 * Principe is simple, we keep a list of sub allocation in offset
367 * order (first entry has offset == 0, last entry has the highest
368 * offset).
369 *
370 * When allocating new object we first check if there is room at
371 * the end total_size - (last_object_offset + last_object_size) >=
372 * alloc_size. If so we allocate new object there.
373 *
374 * When there is not enough room at the end, we start waiting for
375 * each sub object until we reach object_offset+object_size >=
376 * alloc_size, this object then become the sub object we return.
377 *
378 * Alignment can't be bigger than page size.
379 *
380 * Hole are not considered for allocation to keep things simple.
381 * Assumption is that there won't be hole (all object on same
382 * alignment).
383 */
384struct radeon_sa_manager {
Christian Königa651c552012-05-09 15:34:50 +0200385 spinlock_t lock;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500386 struct radeon_bo *bo;
Christian Königc3b7fe82012-05-09 15:34:56 +0200387 struct list_head *hole;
388 struct list_head flist[RADEON_NUM_RINGS];
389 struct list_head olist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500390 unsigned size;
391 uint64_t gpu_addr;
392 void *cpu_ptr;
393 uint32_t domain;
394};
395
396struct radeon_sa_bo;
397
398/* sub-allocation buffer */
399struct radeon_sa_bo {
Christian Königc3b7fe82012-05-09 15:34:56 +0200400 struct list_head olist;
401 struct list_head flist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500402 struct radeon_sa_manager *manager;
Christian Könige6661a92012-05-09 15:34:52 +0200403 unsigned soffset;
404 unsigned eoffset;
Christian König557017a2012-05-09 15:34:54 +0200405 struct radeon_fence *fence;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500406};
407
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200408/*
409 * GEM objects.
410 */
411struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100412 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200413 struct list_head objects;
414};
415
416int radeon_gem_init(struct radeon_device *rdev);
417void radeon_gem_fini(struct radeon_device *rdev);
418int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100419 int alignment, int initial_domain,
420 bool discardable, bool kernel,
421 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200422
Dave Airlieff72145b2011-02-07 12:16:14 +1000423int radeon_mode_dumb_create(struct drm_file *file_priv,
424 struct drm_device *dev,
425 struct drm_mode_create_dumb *args);
426int radeon_mode_dumb_mmap(struct drm_file *filp,
427 struct drm_device *dev,
428 uint32_t handle, uint64_t *offset_p);
429int radeon_mode_dumb_destroy(struct drm_file *file_priv,
430 struct drm_device *dev,
431 uint32_t handle);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200432
433/*
Jerome Glissec1341e52011-12-21 12:13:47 -0500434 * Semaphores.
435 */
Jerome Glissec1341e52011-12-21 12:13:47 -0500436/* everything here is constant */
437struct radeon_semaphore {
Jerome Glissea8c05942012-05-09 15:34:57 +0200438 struct radeon_sa_bo *sa_bo;
439 signed waiters;
Jerome Glissec1341e52011-12-21 12:13:47 -0500440 uint64_t gpu_addr;
Jerome Glissec1341e52011-12-21 12:13:47 -0500441};
442
Jerome Glissec1341e52011-12-21 12:13:47 -0500443int radeon_semaphore_create(struct radeon_device *rdev,
444 struct radeon_semaphore **semaphore);
445void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
446 struct radeon_semaphore *semaphore);
447void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
448 struct radeon_semaphore *semaphore);
Christian König8f676c42012-05-02 15:11:18 +0200449int radeon_semaphore_sync_rings(struct radeon_device *rdev,
450 struct radeon_semaphore *semaphore,
451 bool sync_to[RADEON_NUM_RINGS],
452 int dst_ring);
Jerome Glissec1341e52011-12-21 12:13:47 -0500453void radeon_semaphore_free(struct radeon_device *rdev,
Jerome Glissea8c05942012-05-09 15:34:57 +0200454 struct radeon_semaphore *semaphore,
455 struct radeon_fence *fence);
Jerome Glissec1341e52011-12-21 12:13:47 -0500456
457/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200458 * GART structures, functions & helpers
459 */
460struct radeon_mc;
461
Matt Turnera77f1712009-10-14 00:34:41 -0400462#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000463#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Alex Deucher003cefe2011-09-16 12:04:08 -0400464#define RADEON_GPU_PAGE_SHIFT 12
Jerome Glisse721604a2012-01-05 22:11:05 -0500465#define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
Matt Turnera77f1712009-10-14 00:34:41 -0400466
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200467struct radeon_gart {
468 dma_addr_t table_addr;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400469 struct radeon_bo *robj;
470 void *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200471 unsigned num_gpu_pages;
472 unsigned num_cpu_pages;
473 unsigned table_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200474 struct page **pages;
475 dma_addr_t *pages_addr;
476 bool ready;
477};
478
479int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
480void radeon_gart_table_ram_free(struct radeon_device *rdev);
481int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
482void radeon_gart_table_vram_free(struct radeon_device *rdev);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400483int radeon_gart_table_vram_pin(struct radeon_device *rdev);
484void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200485int radeon_gart_init(struct radeon_device *rdev);
486void radeon_gart_fini(struct radeon_device *rdev);
487void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
488 int pages);
489int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
Konrad Rzeszutek Wilkc39d3512010-12-02 11:04:29 -0500490 int pages, struct page **pagelist,
491 dma_addr_t *dma_addr);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400492void radeon_gart_restore(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200493
494
495/*
496 * GPU MC structures, functions & helpers
497 */
498struct radeon_mc {
499 resource_size_t aper_size;
500 resource_size_t aper_base;
501 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000502 /* for some chips with <= 32MB we need to lie
503 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000504 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000505 u64 visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000506 u64 gtt_size;
507 u64 gtt_start;
508 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000509 u64 vram_start;
510 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200511 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000512 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200513 int vram_mtrr;
514 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000515 bool igp_sideport_enabled;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400516 u64 gtt_base_align;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200517};
518
Alex Deucher06b64762010-01-05 11:27:29 -0500519bool radeon_combios_sideport_present(struct radeon_device *rdev);
520bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200521
522/*
523 * GPU scratch registers structures, functions & helpers
524 */
525struct radeon_scratch {
526 unsigned num_reg;
Alex Deucher724c80e2010-08-27 18:25:25 -0400527 uint32_t reg_base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200528 bool free[32];
529 uint32_t reg[32];
530};
531
532int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
533void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
534
535
536/*
537 * IRQS.
538 */
Alex Deucher6f34be52010-11-21 10:59:01 -0500539
540struct radeon_unpin_work {
541 struct work_struct work;
542 struct radeon_device *rdev;
543 int crtc_id;
544 struct radeon_fence *fence;
545 struct drm_pending_vblank_event *event;
546 struct radeon_bo *old_rbo;
547 u64 new_crtc_base;
548};
549
550struct r500_irq_stat_regs {
551 u32 disp_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400552 u32 hdmi0_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500553};
554
555struct r600_irq_stat_regs {
556 u32 disp_int;
557 u32 disp_int_cont;
558 u32 disp_int_cont2;
559 u32 d1grph_int;
560 u32 d2grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400561 u32 hdmi0_status;
562 u32 hdmi1_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500563};
564
565struct evergreen_irq_stat_regs {
566 u32 disp_int;
567 u32 disp_int_cont;
568 u32 disp_int_cont2;
569 u32 disp_int_cont3;
570 u32 disp_int_cont4;
571 u32 disp_int_cont5;
572 u32 d1grph_int;
573 u32 d2grph_int;
574 u32 d3grph_int;
575 u32 d4grph_int;
576 u32 d5grph_int;
577 u32 d6grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400578 u32 afmt_status1;
579 u32 afmt_status2;
580 u32 afmt_status3;
581 u32 afmt_status4;
582 u32 afmt_status5;
583 u32 afmt_status6;
Alex Deucher6f34be52010-11-21 10:59:01 -0500584};
585
586union radeon_irq_stat_regs {
587 struct r500_irq_stat_regs r500;
588 struct r600_irq_stat_regs r600;
589 struct evergreen_irq_stat_regs evergreen;
590};
591
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400592#define RADEON_MAX_HPD_PINS 6
593#define RADEON_MAX_CRTCS 6
Alex Deucherf122c612012-03-30 08:59:57 -0400594#define RADEON_MAX_AFMT_BLOCKS 6
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400595
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200596struct radeon_irq {
597 bool installed;
Alex Deucher1b370782011-11-17 20:13:28 -0500598 bool sw_int[RADEON_NUM_RINGS];
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400599 bool crtc_vblank_int[RADEON_MAX_CRTCS];
600 bool pflip[RADEON_MAX_CRTCS];
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +0100601 wait_queue_head_t vblank_queue;
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400602 bool hpd[RADEON_MAX_HPD_PINS];
Alex Deucher2031f772010-04-22 12:52:11 -0400603 bool gui_idle;
604 bool gui_idle_acked;
605 wait_queue_head_t idle_queue;
Alex Deucherf122c612012-03-30 08:59:57 -0400606 bool afmt[RADEON_MAX_AFMT_BLOCKS];
Dave Airlie1614f8b2009-12-01 16:04:56 +1000607 spinlock_t sw_lock;
Alex Deucher1b370782011-11-17 20:13:28 -0500608 int sw_refcount[RADEON_NUM_RINGS];
Alex Deucher6f34be52010-11-21 10:59:01 -0500609 union radeon_irq_stat_regs stat_regs;
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400610 spinlock_t pflip_lock[RADEON_MAX_CRTCS];
611 int pflip_refcount[RADEON_MAX_CRTCS];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200612};
613
614int radeon_irq_kms_init(struct radeon_device *rdev);
615void radeon_irq_kms_fini(struct radeon_device *rdev);
Alex Deucher1b370782011-11-17 20:13:28 -0500616void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
617void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
Alex Deucher6f34be52010-11-21 10:59:01 -0500618void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
619void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200620
621/*
Christian Könige32eb502011-10-23 12:56:27 +0200622 * CP & rings.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200623 */
Alex Deucher74652802011-08-25 13:39:48 -0400624
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200625struct radeon_ib {
Jerome Glisse68470ae2012-05-09 15:35:00 +0200626 struct radeon_sa_bo *sa_bo;
627 uint32_t length_dw;
628 uint64_t gpu_addr;
629 uint32_t *ptr;
630 struct radeon_fence *fence;
631 unsigned vm_id;
632 bool is_const_ib;
633 struct radeon_semaphore *semaphore;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200634};
635
Christian Könige32eb502011-10-23 12:56:27 +0200636struct radeon_ring {
Jerome Glisse4c788672009-11-20 14:29:23 +0100637 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200638 volatile uint32_t *ring;
639 unsigned rptr;
Christian König5596a9d2011-10-13 12:48:45 +0200640 unsigned rptr_offs;
641 unsigned rptr_reg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200642 unsigned wptr;
643 unsigned wptr_old;
Christian König5596a9d2011-10-13 12:48:45 +0200644 unsigned wptr_reg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200645 unsigned ring_size;
646 unsigned ring_free_dw;
647 int count_dw;
Christian König069211e2012-05-02 15:11:20 +0200648 unsigned long last_activity;
649 unsigned last_rptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200650 uint64_t gpu_addr;
651 uint32_t align_mask;
652 uint32_t ptr_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200653 bool ready;
Alex Deucher78c55602011-11-17 14:25:56 -0500654 u32 ptr_reg_shift;
655 u32 ptr_reg_mask;
656 u32 nop;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200657};
658
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500659/*
Jerome Glisse721604a2012-01-05 22:11:05 -0500660 * VM
661 */
662struct radeon_vm {
663 struct list_head list;
664 struct list_head va;
665 int id;
666 unsigned last_pfn;
667 u64 pt_gpu_addr;
668 u64 *pt;
Christian König2e0d9912012-05-09 15:34:53 +0200669 struct radeon_sa_bo *sa_bo;
Jerome Glisse721604a2012-01-05 22:11:05 -0500670 struct mutex mutex;
671 /* last fence for cs using this vm */
672 struct radeon_fence *fence;
673};
674
675struct radeon_vm_funcs {
676 int (*init)(struct radeon_device *rdev);
677 void (*fini)(struct radeon_device *rdev);
678 /* cs mutex must be lock for schedule_ib */
679 int (*bind)(struct radeon_device *rdev, struct radeon_vm *vm, int id);
680 void (*unbind)(struct radeon_device *rdev, struct radeon_vm *vm);
681 void (*tlb_flush)(struct radeon_device *rdev, struct radeon_vm *vm);
682 uint32_t (*page_flags)(struct radeon_device *rdev,
683 struct radeon_vm *vm,
684 uint32_t flags);
685 void (*set_page)(struct radeon_device *rdev, struct radeon_vm *vm,
686 unsigned pfn, uint64_t addr, uint32_t flags);
687};
688
689struct radeon_vm_manager {
690 struct list_head lru_vm;
691 uint32_t use_bitmap;
692 struct radeon_sa_manager sa_manager;
693 uint32_t max_pfn;
694 /* fields constant after init */
695 const struct radeon_vm_funcs *funcs;
696 /* number of VMIDs */
697 unsigned nvm;
698 /* vram base address for page table entry */
699 u64 vram_base_offset;
Alex Deucher67e915e2012-01-06 09:38:15 -0500700 /* is vm enabled? */
701 bool enabled;
Jerome Glisse721604a2012-01-05 22:11:05 -0500702};
703
704/*
705 * file private structure
706 */
707struct radeon_fpriv {
708 struct radeon_vm vm;
709};
710
711/*
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500712 * R6xx+ IH ring
713 */
714struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100715 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500716 volatile uint32_t *ring;
717 unsigned rptr;
Christian Königbf852792011-10-13 13:19:22 +0200718 unsigned rptr_offs;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500719 unsigned wptr;
720 unsigned wptr_old;
721 unsigned ring_size;
722 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500723 uint32_t ptr_mask;
724 spinlock_t lock;
725 bool enabled;
726};
727
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400728struct r600_blit_cp_primitives {
729 void (*set_render_target)(struct radeon_device *rdev, int format,
730 int w, int h, u64 gpu_addr);
731 void (*cp_set_surface_sync)(struct radeon_device *rdev,
732 u32 sync_type, u32 size,
733 u64 mc_addr);
734 void (*set_shaders)(struct radeon_device *rdev);
735 void (*set_vtx_resource)(struct radeon_device *rdev, u64 gpu_addr);
736 void (*set_tex_resource)(struct radeon_device *rdev,
737 int format, int w, int h, int pitch,
Alex Deucher9bb77032011-10-22 10:07:09 -0400738 u64 gpu_addr, u32 size);
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400739 void (*set_scissors)(struct radeon_device *rdev, int x1, int y1,
740 int x2, int y2);
741 void (*draw_auto)(struct radeon_device *rdev);
742 void (*set_default_state)(struct radeon_device *rdev);
743};
744
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000745struct r600_blit {
Jerome Glisse4c788672009-11-20 14:29:23 +0100746 struct radeon_bo *shader_obj;
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400747 struct r600_blit_cp_primitives primitives;
748 int max_dim;
749 int ring_size_common;
750 int ring_size_per_loop;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000751 u64 shader_gpu_addr;
752 u32 vs_offset, ps_offset;
753 u32 state_offset;
754 u32 state_len;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000755};
756
Alex Deucher6ddddfe2011-10-14 10:51:22 -0400757void r600_blit_suspend(struct radeon_device *rdev);
758
Alex Deucher347e7592012-03-20 17:18:21 -0400759/*
760 * SI RLC stuff
761 */
762struct si_rlc {
763 /* for power gating */
764 struct radeon_bo *save_restore_obj;
765 uint64_t save_restore_gpu_addr;
766 /* for clear state */
767 struct radeon_bo *clear_state_obj;
768 uint64_t clear_state_gpu_addr;
769};
770
Jerome Glisse69e130a2011-12-21 12:13:46 -0500771int radeon_ib_get(struct radeon_device *rdev, int ring,
Jerome Glissef2e39222012-05-09 15:35:02 +0200772 struct radeon_ib *ib, unsigned size);
773void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200774int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
775int radeon_ib_pool_init(struct radeon_device *rdev);
776void radeon_ib_pool_fini(struct radeon_device *rdev);
Jerome Glisseb15ba512011-11-15 11:48:34 -0500777int radeon_ib_pool_start(struct radeon_device *rdev);
778int radeon_ib_pool_suspend(struct radeon_device *rdev);
Christian König7bd560e2012-05-02 15:11:12 +0200779int radeon_ib_ring_tests(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200780/* Ring access between begin & end cannot sleep */
Christian Könige32eb502011-10-23 12:56:27 +0200781int radeon_ring_index(struct radeon_device *rdev, struct radeon_ring *cp);
782void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
783int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
784int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
785void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
786void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
Christian Königd6999bc2012-05-09 15:34:45 +0200787void radeon_ring_undo(struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200788void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
789int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König7b9ef162012-05-02 15:11:23 +0200790void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König069211e2012-05-02 15:11:20 +0200791void radeon_ring_lockup_update(struct radeon_ring *ring);
792bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200793int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
Alex Deucher78c55602011-11-17 14:25:56 -0500794 unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
795 u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop);
Christian Könige32eb502011-10-23 12:56:27 +0200796void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200797
798
799/*
800 * CS.
801 */
802struct radeon_cs_reloc {
803 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100804 struct radeon_bo *robj;
805 struct radeon_bo_list lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200806 uint32_t handle;
807 uint32_t flags;
808};
809
810struct radeon_cs_chunk {
811 uint32_t chunk_id;
812 uint32_t length_dw;
Jerome Glisse721604a2012-01-05 22:11:05 -0500813 int kpage_idx[2];
814 uint32_t *kpage[2];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200815 uint32_t *kdata;
Jerome Glisse721604a2012-01-05 22:11:05 -0500816 void __user *user_ptr;
817 int last_copied_page;
818 int last_page_index;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200819};
820
821struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100822 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200823 struct radeon_device *rdev;
824 struct drm_file *filp;
825 /* chunks */
826 unsigned nchunks;
827 struct radeon_cs_chunk *chunks;
828 uint64_t *chunks_array;
829 /* IB */
830 unsigned idx;
831 /* relocations */
832 unsigned nrelocs;
833 struct radeon_cs_reloc *relocs;
834 struct radeon_cs_reloc **relocs_ptr;
835 struct list_head validated;
836 /* indices of various chunks */
837 int chunk_ib_idx;
838 int chunk_relocs_idx;
Jerome Glisse721604a2012-01-05 22:11:05 -0500839 int chunk_flags_idx;
Alex Deucherdfcf5f32012-03-20 17:18:14 -0400840 int chunk_const_ib_idx;
Jerome Glissef2e39222012-05-09 15:35:02 +0200841 struct radeon_ib ib;
842 struct radeon_ib const_ib;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200843 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000844 unsigned family;
Marek Olšáke70f2242011-10-25 01:38:45 +0200845 int parser_error;
Jerome Glisse721604a2012-01-05 22:11:05 -0500846 u32 cs_flags;
847 u32 ring;
848 s32 priority;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200849};
850
Dave Airlie513bcb42009-09-23 16:56:27 +1000851extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
852extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
Andi Kleence580fa2011-10-13 16:08:47 -0700853extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
Dave Airlie513bcb42009-09-23 16:56:27 +1000854
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200855struct radeon_cs_packet {
856 unsigned idx;
857 unsigned type;
858 unsigned reg;
859 unsigned opcode;
860 int count;
861 unsigned one_reg_wr;
862};
863
864typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
865 struct radeon_cs_packet *pkt,
866 unsigned idx, unsigned reg);
867typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
868 struct radeon_cs_packet *pkt);
869
870
871/*
872 * AGP
873 */
874int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +1000875void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse10b06122010-05-21 18:48:54 +0200876void radeon_agp_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200877void radeon_agp_fini(struct radeon_device *rdev);
878
879
880/*
881 * Writeback
882 */
883struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +0100884 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200885 volatile uint32_t *wb;
886 uint64_t gpu_addr;
Alex Deucher724c80e2010-08-27 18:25:25 -0400887 bool enabled;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400888 bool use_event;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200889};
890
Alex Deucher724c80e2010-08-27 18:25:25 -0400891#define RADEON_WB_SCRATCH_OFFSET 0
892#define RADEON_WB_CP_RPTR_OFFSET 1024
Alex Deucher0c88a022011-03-02 20:07:31 -0500893#define RADEON_WB_CP1_RPTR_OFFSET 1280
894#define RADEON_WB_CP2_RPTR_OFFSET 1536
Alex Deucher724c80e2010-08-27 18:25:25 -0400895#define R600_WB_IH_WPTR_OFFSET 2048
Alex Deucherd0f8a852010-09-04 05:04:34 -0400896#define R600_WB_EVENT_OFFSET 3072
Alex Deucher724c80e2010-08-27 18:25:25 -0400897
Jerome Glissec93bb852009-07-13 21:04:08 +0200898/**
899 * struct radeon_pm - power management datas
900 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
901 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
902 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
903 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
904 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
905 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
906 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
907 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
908 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300909 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
Jerome Glissec93bb852009-07-13 21:04:08 +0200910 * @needed_bandwidth: current bandwidth needs
911 *
912 * It keeps track of various data needed to take powermanagement decision.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300913 * Bandwidth need is used to determine minimun clock of the GPU and memory.
Jerome Glissec93bb852009-07-13 21:04:08 +0200914 * Equation between gpu/memory clock and available bandwidth is hw dependent
915 * (type of memory, bus size, efficiency, ...)
916 */
Alex Deucherce8f5372010-05-07 15:10:16 -0400917
918enum radeon_pm_method {
919 PM_METHOD_PROFILE,
920 PM_METHOD_DYNPM,
Rafał Miłeckic913e232009-12-22 23:02:16 +0100921};
Alex Deucherce8f5372010-05-07 15:10:16 -0400922
923enum radeon_dynpm_state {
924 DYNPM_STATE_DISABLED,
925 DYNPM_STATE_MINIMUM,
926 DYNPM_STATE_PAUSED,
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +0000927 DYNPM_STATE_ACTIVE,
928 DYNPM_STATE_SUSPENDED,
Alex Deucherce8f5372010-05-07 15:10:16 -0400929};
930enum radeon_dynpm_action {
931 DYNPM_ACTION_NONE,
932 DYNPM_ACTION_MINIMUM,
933 DYNPM_ACTION_DOWNCLOCK,
934 DYNPM_ACTION_UPCLOCK,
935 DYNPM_ACTION_DEFAULT
Rafał Miłeckic913e232009-12-22 23:02:16 +0100936};
Alex Deucher56278a82009-12-28 13:58:44 -0500937
938enum radeon_voltage_type {
939 VOLTAGE_NONE = 0,
940 VOLTAGE_GPIO,
941 VOLTAGE_VDDC,
942 VOLTAGE_SW
943};
944
Alex Deucher0ec0e742009-12-23 13:21:58 -0500945enum radeon_pm_state_type {
946 POWER_STATE_TYPE_DEFAULT,
947 POWER_STATE_TYPE_POWERSAVE,
948 POWER_STATE_TYPE_BATTERY,
949 POWER_STATE_TYPE_BALANCED,
950 POWER_STATE_TYPE_PERFORMANCE,
951};
952
Alex Deucherce8f5372010-05-07 15:10:16 -0400953enum radeon_pm_profile_type {
954 PM_PROFILE_DEFAULT,
955 PM_PROFILE_AUTO,
956 PM_PROFILE_LOW,
Alex Deucherc9e75b22010-06-02 17:56:01 -0400957 PM_PROFILE_MID,
Alex Deucherce8f5372010-05-07 15:10:16 -0400958 PM_PROFILE_HIGH,
959};
960
961#define PM_PROFILE_DEFAULT_IDX 0
962#define PM_PROFILE_LOW_SH_IDX 1
Alex Deucherc9e75b22010-06-02 17:56:01 -0400963#define PM_PROFILE_MID_SH_IDX 2
964#define PM_PROFILE_HIGH_SH_IDX 3
965#define PM_PROFILE_LOW_MH_IDX 4
966#define PM_PROFILE_MID_MH_IDX 5
967#define PM_PROFILE_HIGH_MH_IDX 6
968#define PM_PROFILE_MAX 7
Alex Deucherce8f5372010-05-07 15:10:16 -0400969
970struct radeon_pm_profile {
971 int dpms_off_ps_idx;
972 int dpms_on_ps_idx;
973 int dpms_off_cm_idx;
974 int dpms_on_cm_idx;
Alex Deucher516d0e42009-12-23 14:28:05 -0500975};
976
Alex Deucher21a81222010-07-02 12:58:16 -0400977enum radeon_int_thermal_type {
978 THERMAL_TYPE_NONE,
979 THERMAL_TYPE_RV6XX,
980 THERMAL_TYPE_RV770,
981 THERMAL_TYPE_EVERGREEN,
Alex Deuchere33df252010-11-22 17:56:32 -0500982 THERMAL_TYPE_SUMO,
Alex Deucher4fddba12011-01-06 21:19:22 -0500983 THERMAL_TYPE_NI,
Alex Deucher14607d02012-03-20 17:18:09 -0400984 THERMAL_TYPE_SI,
Alex Deucher21a81222010-07-02 12:58:16 -0400985};
986
Alex Deucher56278a82009-12-28 13:58:44 -0500987struct radeon_voltage {
988 enum radeon_voltage_type type;
989 /* gpio voltage */
990 struct radeon_gpio_rec gpio;
991 u32 delay; /* delay in usec from voltage drop to sclk change */
992 bool active_high; /* voltage drop is active when bit is high */
993 /* VDDC voltage */
994 u8 vddc_id; /* index into vddc voltage table */
995 u8 vddci_id; /* index into vddci voltage table */
996 bool vddci_enabled;
997 /* r6xx+ sw */
Alex Deucher2feea492011-04-12 14:49:24 -0400998 u16 voltage;
999 /* evergreen+ vddci */
1000 u16 vddci;
Alex Deucher56278a82009-12-28 13:58:44 -05001001};
1002
Alex Deucherd7311172010-05-03 01:13:14 -04001003/* clock mode flags */
1004#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
1005
Alex Deucher56278a82009-12-28 13:58:44 -05001006struct radeon_pm_clock_info {
1007 /* memory clock */
1008 u32 mclk;
1009 /* engine clock */
1010 u32 sclk;
1011 /* voltage info */
1012 struct radeon_voltage voltage;
Alex Deucherd7311172010-05-03 01:13:14 -04001013 /* standardized clock flags */
Alex Deucher56278a82009-12-28 13:58:44 -05001014 u32 flags;
1015};
1016
Alex Deuchera48b9b42010-04-22 14:03:55 -04001017/* state flags */
Alex Deucherd7311172010-05-03 01:13:14 -04001018#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
Alex Deuchera48b9b42010-04-22 14:03:55 -04001019
Alex Deucher56278a82009-12-28 13:58:44 -05001020struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -05001021 enum radeon_pm_state_type type;
Alex Deucher8f3f1c92011-11-04 10:09:43 -04001022 struct radeon_pm_clock_info *clock_info;
Alex Deucher56278a82009-12-28 13:58:44 -05001023 /* number of valid clock modes in this power state */
1024 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -05001025 struct radeon_pm_clock_info *default_clock_mode;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001026 /* standardized state flags */
1027 u32 flags;
Alex Deucher79daedc2010-04-22 14:25:19 -04001028 u32 misc; /* vbios specific flags */
1029 u32 misc2; /* vbios specific flags */
1030 int pcie_lanes; /* pcie lanes */
Alex Deucher56278a82009-12-28 13:58:44 -05001031};
1032
Rafał Miłecki27459322010-02-11 22:16:36 +00001033/*
1034 * Some modes are overclocked by very low value, accept them
1035 */
1036#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
1037
Jerome Glissec93bb852009-07-13 21:04:08 +02001038struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +01001039 struct mutex mutex;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001040 u32 active_crtcs;
1041 int active_crtc_count;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001042 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +01001043 bool vblank_sync;
Alex Deucher2031f772010-04-22 12:52:11 -04001044 bool gui_idle;
Jerome Glissec93bb852009-07-13 21:04:08 +02001045 fixed20_12 max_bandwidth;
1046 fixed20_12 igp_sideport_mclk;
1047 fixed20_12 igp_system_mclk;
1048 fixed20_12 igp_ht_link_clk;
1049 fixed20_12 igp_ht_link_width;
1050 fixed20_12 k8_bandwidth;
1051 fixed20_12 sideport_bandwidth;
1052 fixed20_12 ht_bandwidth;
1053 fixed20_12 core_bandwidth;
1054 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -04001055 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +02001056 fixed20_12 needed_bandwidth;
Alex Deucher0975b162011-02-02 18:42:03 -05001057 struct radeon_power_state *power_state;
Alex Deucher56278a82009-12-28 13:58:44 -05001058 /* number of valid power states */
1059 int num_power_states;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001060 int current_power_state_index;
1061 int current_clock_mode_index;
1062 int requested_power_state_index;
1063 int requested_clock_mode_index;
1064 int default_power_state_index;
1065 u32 current_sclk;
1066 u32 current_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001067 u16 current_vddc;
1068 u16 current_vddci;
Alex Deucher9ace9f72011-01-06 21:19:26 -05001069 u32 default_sclk;
1070 u32 default_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001071 u16 default_vddc;
1072 u16 default_vddci;
Alex Deucher29fb52c2010-03-11 10:01:17 -05001073 struct radeon_i2c_chan *i2c_bus;
Alex Deucherce8f5372010-05-07 15:10:16 -04001074 /* selected pm method */
1075 enum radeon_pm_method pm_method;
1076 /* dynpm power management */
1077 struct delayed_work dynpm_idle_work;
1078 enum radeon_dynpm_state dynpm_state;
1079 enum radeon_dynpm_action dynpm_planned_action;
1080 unsigned long dynpm_action_timeout;
1081 bool dynpm_can_upclock;
1082 bool dynpm_can_downclock;
1083 /* profile-based power management */
1084 enum radeon_pm_profile_type profile;
1085 int profile_index;
1086 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
Alex Deucher21a81222010-07-02 12:58:16 -04001087 /* internal thermal controller on rv6xx+ */
1088 enum radeon_int_thermal_type int_thermal_type;
1089 struct device *int_hwmon_dev;
Jerome Glissec93bb852009-07-13 21:04:08 +02001090};
1091
Alex Deuchera4c9e2e2011-11-04 10:09:41 -04001092int radeon_pm_get_type_index(struct radeon_device *rdev,
1093 enum radeon_pm_state_type ps_type,
1094 int instance);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001095
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001096struct r600_audio {
1097 bool enabled;
1098 int channels;
1099 int rate;
1100 int bits_per_sample;
1101 u8 status_bits;
1102 u8 category_code;
1103};
1104
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001105/*
1106 * Benchmarking
1107 */
Ilija Hadzic638dd7d2011-10-12 23:29:39 -04001108void radeon_benchmark(struct radeon_device *rdev, int test_number);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001109
1110
1111/*
Michel Dänzerecc0b322009-07-21 11:23:57 +02001112 * Testing
1113 */
1114void radeon_test_moves(struct radeon_device *rdev);
Christian König60a7e392011-09-27 12:31:00 +02001115void radeon_test_ring_sync(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02001116 struct radeon_ring *cpA,
1117 struct radeon_ring *cpB);
Christian König60a7e392011-09-27 12:31:00 +02001118void radeon_test_syncing(struct radeon_device *rdev);
Michel Dänzerecc0b322009-07-21 11:23:57 +02001119
1120
1121/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001122 * Debugfs
1123 */
Christian König4d8bf9a2011-10-24 14:54:54 +02001124struct radeon_debugfs {
1125 struct drm_info_list *files;
1126 unsigned num_files;
1127};
1128
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001129int radeon_debugfs_add_files(struct radeon_device *rdev,
1130 struct drm_info_list *files,
1131 unsigned nfiles);
1132int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001133
1134
1135/*
1136 * ASIC specific functions.
1137 */
1138struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +02001139 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001140 void (*fini)(struct radeon_device *rdev);
1141 int (*resume)(struct radeon_device *rdev);
1142 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +10001143 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Jerome Glissea2d07b72010-03-09 14:45:11 +00001144 int (*asic_reset)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001145 /* ioctl hw specific callback. Some hw might want to perform special
1146 * operation on specific ioctl. For instance on wait idle some hw
1147 * might want to perform and HDP flush through MMIO as it seems that
1148 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
1149 * through ring.
1150 */
1151 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
1152 /* check if 3D engine is idle */
1153 bool (*gui_idle)(struct radeon_device *rdev);
1154 /* wait for mc_idle */
1155 int (*mc_wait_for_idle)(struct radeon_device *rdev);
1156 /* gart */
Alex Deucherc5b3b852012-02-23 17:53:46 -05001157 struct {
1158 void (*tlb_flush)(struct radeon_device *rdev);
1159 int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr);
1160 } gart;
Alex Deucher54e88e02012-02-23 18:10:29 -05001161 /* ring specific callbacks */
Christian König4c87bc22011-10-19 19:02:21 +02001162 struct {
1163 void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse721604a2012-01-05 22:11:05 -05001164 int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
Christian König4c87bc22011-10-19 19:02:21 +02001165 void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
Christian Könige32eb502011-10-23 12:56:27 +02001166 void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
Christian König4c87bc22011-10-19 19:02:21 +02001167 struct radeon_semaphore *semaphore, bool emit_wait);
Christian Königeb0c19c2012-02-23 15:18:44 +01001168 int (*cs_parse)(struct radeon_cs_parser *p);
Alex Deucherf7128122012-02-23 17:53:45 -05001169 void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
1170 int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1171 int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König312c4a82012-05-02 15:11:09 +02001172 bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König4c87bc22011-10-19 19:02:21 +02001173 } ring[RADEON_NUM_RINGS];
Alex Deucher54e88e02012-02-23 18:10:29 -05001174 /* irqs */
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001175 struct {
1176 int (*set)(struct radeon_device *rdev);
1177 int (*process)(struct radeon_device *rdev);
1178 } irq;
Alex Deucher54e88e02012-02-23 18:10:29 -05001179 /* displays */
Alex Deucherc79a49c2012-02-23 17:53:47 -05001180 struct {
1181 /* display watermarks */
1182 void (*bandwidth_update)(struct radeon_device *rdev);
1183 /* get frame count */
1184 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
1185 /* wait for vblank */
1186 void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
1187 } display;
Alex Deucher54e88e02012-02-23 18:10:29 -05001188 /* copy functions for bo handling */
Alex Deucher27cd7762012-02-23 17:53:42 -05001189 struct {
1190 int (*blit)(struct radeon_device *rdev,
1191 uint64_t src_offset,
1192 uint64_t dst_offset,
1193 unsigned num_gpu_pages,
1194 struct radeon_fence *fence);
1195 u32 blit_ring_index;
1196 int (*dma)(struct radeon_device *rdev,
1197 uint64_t src_offset,
1198 uint64_t dst_offset,
1199 unsigned num_gpu_pages,
1200 struct radeon_fence *fence);
1201 u32 dma_ring_index;
1202 /* method used for bo copy */
1203 int (*copy)(struct radeon_device *rdev,
1204 uint64_t src_offset,
1205 uint64_t dst_offset,
1206 unsigned num_gpu_pages,
1207 struct radeon_fence *fence);
1208 /* ring used for bo copies */
1209 u32 copy_ring_index;
1210 } copy;
Alex Deucher54e88e02012-02-23 18:10:29 -05001211 /* surfaces */
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001212 struct {
1213 int (*set_reg)(struct radeon_device *rdev, int reg,
1214 uint32_t tiling_flags, uint32_t pitch,
1215 uint32_t offset, uint32_t obj_size);
1216 void (*clear_reg)(struct radeon_device *rdev, int reg);
1217 } surface;
Alex Deucher54e88e02012-02-23 18:10:29 -05001218 /* hotplug detect */
Alex Deucher901ea572012-02-23 17:53:39 -05001219 struct {
1220 void (*init)(struct radeon_device *rdev);
1221 void (*fini)(struct radeon_device *rdev);
1222 bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1223 void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1224 } hpd;
Alex Deucherce8f5372010-05-07 15:10:16 -04001225 /* power management */
Alex Deuchera02fa392012-02-23 17:53:41 -05001226 struct {
1227 void (*misc)(struct radeon_device *rdev);
1228 void (*prepare)(struct radeon_device *rdev);
1229 void (*finish)(struct radeon_device *rdev);
1230 void (*init_profile)(struct radeon_device *rdev);
1231 void (*get_dynpm_state)(struct radeon_device *rdev);
Alex Deucher798bcf72012-02-23 17:53:48 -05001232 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
1233 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
1234 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
1235 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
1236 int (*get_pcie_lanes)(struct radeon_device *rdev);
1237 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
1238 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Alex Deuchera02fa392012-02-23 17:53:41 -05001239 } pm;
Alex Deucher6f34be52010-11-21 10:59:01 -05001240 /* pageflipping */
Alex Deucher0f9e0062012-02-23 17:53:40 -05001241 struct {
1242 void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
1243 u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
1244 void (*post_page_flip)(struct radeon_device *rdev, int crtc);
1245 } pflip;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001246};
1247
Jerome Glisse21f9a432009-09-11 15:55:33 +02001248/*
1249 * Asic structures
1250 */
Dave Airlie551ebd82009-09-01 15:25:57 +10001251struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001252 const unsigned *reg_safe_bm;
1253 unsigned reg_safe_bm_size;
1254 u32 hdp_cntl;
Dave Airlie551ebd82009-09-01 15:25:57 +10001255};
1256
Jerome Glisse21f9a432009-09-11 15:55:33 +02001257struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001258 const unsigned *reg_safe_bm;
1259 unsigned reg_safe_bm_size;
1260 u32 resync_scratch;
1261 u32 hdp_cntl;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001262};
1263
1264struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001265 unsigned max_pipes;
1266 unsigned max_tile_pipes;
1267 unsigned max_simds;
1268 unsigned max_backends;
1269 unsigned max_gprs;
1270 unsigned max_threads;
1271 unsigned max_stack_entries;
1272 unsigned max_hw_contexts;
1273 unsigned max_gs_threads;
1274 unsigned sx_max_export_size;
1275 unsigned sx_max_export_pos_size;
1276 unsigned sx_max_export_smx_size;
1277 unsigned sq_num_cf_insts;
1278 unsigned tiling_nbanks;
1279 unsigned tiling_npipes;
1280 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001281 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001282 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001283};
1284
1285struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001286 unsigned max_pipes;
1287 unsigned max_tile_pipes;
1288 unsigned max_simds;
1289 unsigned max_backends;
1290 unsigned max_gprs;
1291 unsigned max_threads;
1292 unsigned max_stack_entries;
1293 unsigned max_hw_contexts;
1294 unsigned max_gs_threads;
1295 unsigned sx_max_export_size;
1296 unsigned sx_max_export_pos_size;
1297 unsigned sx_max_export_smx_size;
1298 unsigned sq_num_cf_insts;
1299 unsigned sx_num_of_sets;
1300 unsigned sc_prim_fifo_size;
1301 unsigned sc_hiz_tile_fifo_size;
1302 unsigned sc_earlyz_tile_fifo_fize;
1303 unsigned tiling_nbanks;
1304 unsigned tiling_npipes;
1305 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001306 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001307 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001308};
1309
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001310struct evergreen_asic {
1311 unsigned num_ses;
1312 unsigned max_pipes;
1313 unsigned max_tile_pipes;
1314 unsigned max_simds;
1315 unsigned max_backends;
1316 unsigned max_gprs;
1317 unsigned max_threads;
1318 unsigned max_stack_entries;
1319 unsigned max_hw_contexts;
1320 unsigned max_gs_threads;
1321 unsigned sx_max_export_size;
1322 unsigned sx_max_export_pos_size;
1323 unsigned sx_max_export_smx_size;
1324 unsigned sq_num_cf_insts;
1325 unsigned sx_num_of_sets;
1326 unsigned sc_prim_fifo_size;
1327 unsigned sc_hiz_tile_fifo_size;
1328 unsigned sc_earlyz_tile_fifo_size;
1329 unsigned tiling_nbanks;
1330 unsigned tiling_npipes;
1331 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001332 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001333 unsigned backend_map;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001334};
1335
Alex Deucherfecf1d02011-03-02 20:07:29 -05001336struct cayman_asic {
1337 unsigned max_shader_engines;
1338 unsigned max_pipes_per_simd;
1339 unsigned max_tile_pipes;
1340 unsigned max_simds_per_se;
1341 unsigned max_backends_per_se;
1342 unsigned max_texture_channel_caches;
1343 unsigned max_gprs;
1344 unsigned max_threads;
1345 unsigned max_gs_threads;
1346 unsigned max_stack_entries;
1347 unsigned sx_num_of_sets;
1348 unsigned sx_max_export_size;
1349 unsigned sx_max_export_pos_size;
1350 unsigned sx_max_export_smx_size;
1351 unsigned max_hw_contexts;
1352 unsigned sq_num_cf_insts;
1353 unsigned sc_prim_fifo_size;
1354 unsigned sc_hiz_tile_fifo_size;
1355 unsigned sc_earlyz_tile_fifo_size;
1356
1357 unsigned num_shader_engines;
1358 unsigned num_shader_pipes_per_simd;
1359 unsigned num_tile_pipes;
1360 unsigned num_simds_per_se;
1361 unsigned num_backends_per_se;
1362 unsigned backend_disable_mask_per_asic;
1363 unsigned backend_map;
1364 unsigned num_texture_channel_caches;
1365 unsigned mem_max_burst_length_bytes;
1366 unsigned mem_row_size_in_kb;
1367 unsigned shader_engine_tile_size;
1368 unsigned num_gpus;
1369 unsigned multi_gpu_tile_size;
1370
1371 unsigned tile_config;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001372};
1373
Alex Deucher0a96d722012-03-20 17:18:11 -04001374struct si_asic {
1375 unsigned max_shader_engines;
1376 unsigned max_pipes_per_simd;
1377 unsigned max_tile_pipes;
1378 unsigned max_simds_per_se;
1379 unsigned max_backends_per_se;
1380 unsigned max_texture_channel_caches;
1381 unsigned max_gprs;
1382 unsigned max_gs_threads;
1383 unsigned max_hw_contexts;
1384 unsigned sc_prim_fifo_size_frontend;
1385 unsigned sc_prim_fifo_size_backend;
1386 unsigned sc_hiz_tile_fifo_size;
1387 unsigned sc_earlyz_tile_fifo_size;
1388
1389 unsigned num_shader_engines;
1390 unsigned num_tile_pipes;
1391 unsigned num_backends_per_se;
1392 unsigned backend_disable_mask_per_asic;
1393 unsigned backend_map;
1394 unsigned num_texture_channel_caches;
1395 unsigned mem_max_burst_length_bytes;
1396 unsigned mem_row_size_in_kb;
1397 unsigned shader_engine_tile_size;
1398 unsigned num_gpus;
1399 unsigned multi_gpu_tile_size;
1400
1401 unsigned tile_config;
Alex Deucher0a96d722012-03-20 17:18:11 -04001402};
1403
Jerome Glisse068a1172009-06-17 13:28:30 +02001404union radeon_asic_config {
1405 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +10001406 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001407 struct r600_asic r600;
1408 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001409 struct evergreen_asic evergreen;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001410 struct cayman_asic cayman;
Alex Deucher0a96d722012-03-20 17:18:11 -04001411 struct si_asic si;
Jerome Glisse068a1172009-06-17 13:28:30 +02001412};
1413
Daniel Vetter0a10c852010-03-11 21:19:14 +00001414/*
1415 * asic initizalization from radeon_asic.c
1416 */
1417void radeon_agp_disable(struct radeon_device *rdev);
1418int radeon_asic_init(struct radeon_device *rdev);
1419
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001420
1421/*
1422 * IOCTL.
1423 */
1424int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
1425 struct drm_file *filp);
1426int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
1427 struct drm_file *filp);
1428int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
1429 struct drm_file *file_priv);
1430int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
1431 struct drm_file *file_priv);
1432int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1433 struct drm_file *file_priv);
1434int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
1435 struct drm_file *file_priv);
1436int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1437 struct drm_file *filp);
1438int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
1439 struct drm_file *filp);
1440int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
1441 struct drm_file *filp);
1442int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1443 struct drm_file *filp);
Jerome Glisse721604a2012-01-05 22:11:05 -05001444int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
1445 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001446int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +10001447int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
1448 struct drm_file *filp);
1449int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
1450 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001451
Alex Deucher16cdf042011-10-28 10:30:02 -04001452/* VRAM scratch page for HDP bug, default vram page */
1453struct r600_vram_scratch {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001454 struct radeon_bo *robj;
1455 volatile uint32_t *ptr;
Alex Deucher16cdf042011-10-28 10:30:02 -04001456 u64 gpu_addr;
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001457};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001458
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001459
1460/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001461 * Core structure, functions and helpers.
1462 */
1463typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
1464typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
1465
1466struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001467 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001468 struct drm_device *ddev;
1469 struct pci_dev *pdev;
1470 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +02001471 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001472 enum radeon_family family;
1473 unsigned long flags;
1474 int usec_timeout;
1475 enum radeon_pll_errata pll_errata;
1476 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -04001477 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001478 int disp_priority;
1479 /* BIOS */
1480 uint8_t *bios;
1481 bool is_atom_bios;
1482 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +01001483 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001484 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +10001485 resource_size_t rmmio_base;
1486 resource_size_t rmmio_size;
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00001487 void __iomem *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001488 radeon_rreg_t mc_rreg;
1489 radeon_wreg_t mc_wreg;
1490 radeon_rreg_t pll_rreg;
1491 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +10001492 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001493 radeon_rreg_t pciep_rreg;
1494 radeon_wreg_t pciep_wreg;
Alex Deucher351a52a2010-06-30 11:52:50 -04001495 /* io port */
1496 void __iomem *rio_mem;
1497 resource_size_t rio_mem_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001498 struct radeon_clock clock;
1499 struct radeon_mc mc;
1500 struct radeon_gart gart;
1501 struct radeon_mode_info mode_info;
1502 struct radeon_scratch scratch;
1503 struct radeon_mman mman;
Alex Deucher74652802011-08-25 13:39:48 -04001504 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
Jerome Glisse0085c9502012-05-09 15:34:55 +02001505 wait_queue_head_t fence_queue;
Christian Königd6999bc2012-05-09 15:34:45 +02001506 struct mutex ring_lock;
Christian Könige32eb502011-10-23 12:56:27 +02001507 struct radeon_ring ring[RADEON_NUM_RINGS];
Jerome Glissec507f7e2012-05-09 15:34:58 +02001508 bool ib_pool_ready;
1509 struct radeon_sa_manager ring_tmp_bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001510 struct radeon_irq irq;
1511 struct radeon_asic *asic;
1512 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +02001513 struct radeon_pm pm;
Yang Zhaof657c2a2009-09-15 12:21:01 +10001514 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001515 struct radeon_mutex cs_mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001516 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001517 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001518 bool shutdown;
1519 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +10001520 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02001521 bool accel_working;
Dave Airliee024e112009-06-24 09:48:08 +10001522 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001523 const struct firmware *me_fw; /* all family ME firmware */
1524 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001525 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Alex Deucher0af62b02011-01-06 21:19:31 -05001526 const struct firmware *mc_fw; /* NI MC firmware */
Alex Deucher0f0de062012-03-20 17:18:17 -04001527 const struct firmware *ce_fw; /* SI CE firmware */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001528 struct r600_blit r600_blit;
Alex Deucher16cdf042011-10-28 10:30:02 -04001529 struct r600_vram_scratch vram_scratch;
Alex Deucher3e5cb982009-10-16 12:21:24 -04001530 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001531 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucher347e7592012-03-20 17:18:21 -04001532 struct si_rlc rlc;
Alex Deucherd4877cf2009-12-04 16:56:37 -05001533 struct work_struct hotplug_work;
Alex Deucherf122c612012-03-30 08:59:57 -04001534 struct work_struct audio_work;
Alex Deucher18917b62010-02-01 16:02:25 -05001535 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05001536 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Matthew Garrett5876dd22010-04-26 15:52:20 -04001537 struct mutex vram_mutex;
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001538 struct r600_audio audio; /* audio stuff */
Alex Deucherce8f5372010-05-07 15:10:16 -04001539 struct notifier_block acpi_nb;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001540 /* only one userspace can use Hyperz features or CMASK at a time */
Dave Airlieab9e1f52010-07-13 11:11:11 +10001541 struct drm_file *hyperz_filp;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001542 struct drm_file *cmask_filp;
Alex Deucherf376b942010-08-05 21:21:16 -04001543 /* i2c buses */
1544 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
Christian König4d8bf9a2011-10-24 14:54:54 +02001545 /* debugfs */
1546 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
1547 unsigned debugfs_count;
Jerome Glisse721604a2012-01-05 22:11:05 -05001548 /* virtual memory */
1549 struct radeon_vm_manager vm_manager;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001550};
1551
1552int radeon_device_init(struct radeon_device *rdev,
1553 struct drm_device *ddev,
1554 struct pci_dev *pdev,
1555 uint32_t flags);
1556void radeon_device_fini(struct radeon_device *rdev);
1557int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
1558
Andi Kleen6fcbef72011-10-13 16:08:42 -07001559uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg);
1560void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
1561u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
1562void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Alex Deucher351a52a2010-06-30 11:52:50 -04001563
Jerome Glisse4c788672009-11-20 14:29:23 +01001564/*
1565 * Cast helper
1566 */
1567#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001568
1569/*
1570 * Registers read & write functions.
1571 */
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00001572#define RREG8(reg) readb((rdev->rmmio) + (reg))
1573#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
1574#define RREG16(reg) readw((rdev->rmmio) + (reg))
1575#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
Dave Airliede1b2892009-08-12 18:43:14 +10001576#define RREG32(reg) r100_mm_rreg(rdev, (reg))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001577#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
Dave Airliede1b2892009-08-12 18:43:14 +10001578#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001579#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1580#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1581#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1582#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1583#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1584#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10001585#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1586#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Rafał Miłeckiaa5120d2010-02-18 20:24:28 +00001587#define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
1588#define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001589#define WREG32_P(reg, val, mask) \
1590 do { \
1591 uint32_t tmp_ = RREG32(reg); \
1592 tmp_ &= (mask); \
1593 tmp_ |= ((val) & ~(mask)); \
1594 WREG32(reg, tmp_); \
1595 } while (0)
1596#define WREG32_PLL_P(reg, val, mask) \
1597 do { \
1598 uint32_t tmp_ = RREG32_PLL(reg); \
1599 tmp_ &= (mask); \
1600 tmp_ |= ((val) & ~(mask)); \
1601 WREG32_PLL(reg, tmp_); \
1602 } while (0)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001603#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
Alex Deucher351a52a2010-06-30 11:52:50 -04001604#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
1605#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001606
Dave Airliede1b2892009-08-12 18:43:14 +10001607/*
1608 * Indirect registers accessor
1609 */
1610static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1611{
1612 uint32_t r;
1613
1614 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1615 r = RREG32(RADEON_PCIE_DATA);
1616 return r;
1617}
1618
1619static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1620{
1621 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1622 WREG32(RADEON_PCIE_DATA, (v));
1623}
1624
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001625void r100_pll_errata_after_index(struct radeon_device *rdev);
1626
1627
1628/*
1629 * ASICs helpers.
1630 */
Dave Airlieb995e432009-07-14 02:02:32 +10001631#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1632 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001633#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1634 (rdev->family == CHIP_RV200) || \
1635 (rdev->family == CHIP_RS100) || \
1636 (rdev->family == CHIP_RS200) || \
1637 (rdev->family == CHIP_RV250) || \
1638 (rdev->family == CHIP_RV280) || \
1639 (rdev->family == CHIP_RS300))
1640#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1641 (rdev->family == CHIP_RV350) || \
1642 (rdev->family == CHIP_R350) || \
1643 (rdev->family == CHIP_RV380) || \
1644 (rdev->family == CHIP_R420) || \
1645 (rdev->family == CHIP_R423) || \
1646 (rdev->family == CHIP_RV410) || \
1647 (rdev->family == CHIP_RS400) || \
1648 (rdev->family == CHIP_RS480))
Alex Deucher3313e3d2011-01-06 18:49:34 -05001649#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
1650 (rdev->ddev->pdev->device == 0x9443) || \
1651 (rdev->ddev->pdev->device == 0x944B) || \
1652 (rdev->ddev->pdev->device == 0x9506) || \
1653 (rdev->ddev->pdev->device == 0x9509) || \
1654 (rdev->ddev->pdev->device == 0x950F) || \
1655 (rdev->ddev->pdev->device == 0x689C) || \
1656 (rdev->ddev->pdev->device == 0x689D))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001657#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
Alex Deucher99999aa2010-11-16 12:09:41 -05001658#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
1659 (rdev->family == CHIP_RS690) || \
1660 (rdev->family == CHIP_RS740) || \
1661 (rdev->family >= CHIP_R600))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001662#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1663#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001664#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Alex Deucher633b9162011-01-06 21:19:11 -05001665#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
1666 (rdev->flags & RADEON_IS_IGP))
Alex Deucher1fe18302011-01-06 21:19:12 -05001667#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
Alex Deucher8848f752012-03-20 17:18:28 -04001668#define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
1669#define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
1670 (rdev->flags & RADEON_IS_IGP))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001671
1672/*
1673 * BIOS helpers.
1674 */
1675#define RBIOS8(i) (rdev->bios[i])
1676#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1677#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1678
1679int radeon_combios_init(struct radeon_device *rdev);
1680void radeon_combios_fini(struct radeon_device *rdev);
1681int radeon_atombios_init(struct radeon_device *rdev);
1682void radeon_atombios_fini(struct radeon_device *rdev);
1683
1684
1685/*
1686 * RING helpers.
1687 */
Andi Kleence580fa2011-10-13 16:08:47 -07001688#if DRM_DEBUG_CODE == 0
Christian Könige32eb502011-10-23 12:56:27 +02001689static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001690{
Christian Könige32eb502011-10-23 12:56:27 +02001691 ring->ring[ring->wptr++] = v;
1692 ring->wptr &= ring->ptr_mask;
1693 ring->count_dw--;
1694 ring->ring_free_dw--;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001695}
Andi Kleence580fa2011-10-13 16:08:47 -07001696#else
1697/* With debugging this is just too big to inline */
Christian Könige32eb502011-10-23 12:56:27 +02001698void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
Andi Kleence580fa2011-10-13 16:08:47 -07001699#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001700
1701/*
1702 * ASICs macro.
1703 */
Jerome Glisse068a1172009-06-17 13:28:30 +02001704#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001705#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1706#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1707#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Christian Königeb0c19c2012-02-23 15:18:44 +01001708#define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)].cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10001709#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Jerome Glissea2d07b72010-03-09 14:45:11 +00001710#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
Alex Deucherc5b3b852012-02-23 17:53:46 -05001711#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
1712#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
Alex Deucherf7128122012-02-23 17:53:45 -05001713#define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)].ring_start((rdev), (cp))
1714#define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)].ring_test((rdev), (cp))
1715#define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)].ib_test((rdev), (cp))
Christian König4c87bc22011-10-19 19:02:21 +02001716#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)].ib_execute((rdev), (ib))
Jerome Glisse721604a2012-01-05 22:11:05 -05001717#define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)].ib_parse((rdev), (ib))
Christian König312c4a82012-05-02 15:11:09 +02001718#define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)].is_lockup((rdev), (cp))
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001719#define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
1720#define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
Alex Deucherc79a49c2012-02-23 17:53:47 -05001721#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
Christian König4c87bc22011-10-19 19:02:21 +02001722#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)].emit_fence((rdev), (fence))
1723#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)].emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
Alex Deucher27cd7762012-02-23 17:53:42 -05001724#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
1725#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
1726#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
1727#define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
1728#define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
1729#define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
Alex Deucher798bcf72012-02-23 17:53:48 -05001730#define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
1731#define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
1732#define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
1733#define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
1734#define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
1735#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
1736#define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001737#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
1738#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
Alex Deucherc79a49c2012-02-23 17:53:47 -05001739#define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
Alex Deucher901ea572012-02-23 17:53:39 -05001740#define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
1741#define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
1742#define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
1743#define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
Alex Deucherdef9ba92010-04-22 12:39:58 -04001744#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Alex Deuchera02fa392012-02-23 17:53:41 -05001745#define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
1746#define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
1747#define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
1748#define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
1749#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
Alex Deucher0f9e0062012-02-23 17:53:40 -05001750#define radeon_pre_page_flip(rdev, crtc) rdev->asic->pflip.pre_page_flip((rdev), (crtc))
1751#define radeon_page_flip(rdev, crtc, base) rdev->asic->pflip.page_flip((rdev), (crtc), (base))
1752#define radeon_post_page_flip(rdev, crtc) rdev->asic->pflip.post_page_flip((rdev), (crtc))
Alex Deucherc79a49c2012-02-23 17:53:47 -05001753#define radeon_wait_for_vblank(rdev, crtc) rdev->asic->display.wait_for_vblank((rdev), (crtc))
Alex Deucher89e51812012-02-23 17:53:38 -05001754#define radeon_mc_wait_for_idle(rdev) rdev->asic->mc_wait_for_idle((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001755
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001756/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001757/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001758extern int radeon_gpu_reset(struct radeon_device *rdev);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001759extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001760extern int radeon_modeset_init(struct radeon_device *rdev);
1761extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001762extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04001763extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04001764extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10001765extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001766extern void radeon_scratch_init(struct radeon_device *rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04001767extern void radeon_wb_fini(struct radeon_device *rdev);
1768extern int radeon_wb_init(struct radeon_device *rdev);
1769extern void radeon_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001770extern void radeon_surface_init(struct radeon_device *rdev);
1771extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001772extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001773extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01001774extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01001775extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Jerome Glissed594e462010-02-17 21:54:29 +00001776extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
1777extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001778extern int radeon_resume_kms(struct drm_device *dev);
1779extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
Dave Airlie53595332011-03-14 09:47:24 +10001780extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001781
Daniel Vetter3574dda2011-02-18 17:59:19 +01001782/*
Jerome Glisse721604a2012-01-05 22:11:05 -05001783 * vm
1784 */
1785int radeon_vm_manager_init(struct radeon_device *rdev);
1786void radeon_vm_manager_fini(struct radeon_device *rdev);
1787int radeon_vm_manager_start(struct radeon_device *rdev);
1788int radeon_vm_manager_suspend(struct radeon_device *rdev);
1789int radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
1790void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
1791int radeon_vm_bind(struct radeon_device *rdev, struct radeon_vm *vm);
1792void radeon_vm_unbind(struct radeon_device *rdev, struct radeon_vm *vm);
1793int radeon_vm_bo_update_pte(struct radeon_device *rdev,
1794 struct radeon_vm *vm,
1795 struct radeon_bo *bo,
1796 struct ttm_mem_reg *mem);
1797void radeon_vm_bo_invalidate(struct radeon_device *rdev,
1798 struct radeon_bo *bo);
1799int radeon_vm_bo_add(struct radeon_device *rdev,
1800 struct radeon_vm *vm,
1801 struct radeon_bo *bo,
1802 uint64_t offset,
1803 uint32_t flags);
1804int radeon_vm_bo_rmv(struct radeon_device *rdev,
1805 struct radeon_vm *vm,
1806 struct radeon_bo *bo);
1807
Alex Deucherf122c612012-03-30 08:59:57 -04001808/* audio */
1809void r600_audio_update_hdmi(struct work_struct *work);
Jerome Glisse721604a2012-01-05 22:11:05 -05001810
1811/*
Alex Deucher16cdf042011-10-28 10:30:02 -04001812 * R600 vram scratch functions
1813 */
1814int r600_vram_scratch_init(struct radeon_device *rdev);
1815void r600_vram_scratch_fini(struct radeon_device *rdev);
1816
1817/*
Jerome Glisse285484e2011-12-16 17:03:42 -05001818 * r600 cs checking helper
1819 */
1820unsigned r600_mip_minify(unsigned size, unsigned level);
1821bool r600_fmt_is_valid_color(u32 format);
1822bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
1823int r600_fmt_get_blocksize(u32 format);
1824int r600_fmt_get_nblocksx(u32 format, u32 w);
1825int r600_fmt_get_nblocksy(u32 format, u32 h);
1826
1827/*
Daniel Vetter3574dda2011-02-18 17:59:19 +01001828 * r600 functions used by radeon_encoder.c
1829 */
Rafał Miłecki1b688d082012-04-30 15:44:54 +02001830struct radeon_hdmi_acr {
1831 u32 clock;
1832
1833 int n_32khz;
1834 int cts_32khz;
1835
1836 int n_44_1khz;
1837 int cts_44_1khz;
1838
1839 int n_48khz;
1840 int cts_48khz;
1841
1842};
1843
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02001844extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
1845
Rafał Miłecki2cd6218c2010-03-08 22:14:01 +00001846extern void r600_hdmi_enable(struct drm_encoder *encoder);
1847extern void r600_hdmi_disable(struct drm_encoder *encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001848extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
Alex Deucherfe251e22010-03-24 13:36:43 -04001849
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02001850/*
1851 * evergreen functions used by radeon_encoder.c
1852 */
1853
1854extern void evergreen_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
1855
Alex Deucher0af62b02011-01-06 21:19:31 -05001856extern int ni_init_microcode(struct radeon_device *rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05001857extern int ni_mc_load_microcode(struct radeon_device *rdev);
Alex Deucher0af62b02011-01-06 21:19:31 -05001858
Alberto Miloned7a29522010-07-06 11:40:24 -04001859/* radeon_acpi.c */
1860#if defined(CONFIG_ACPI)
1861extern int radeon_acpi_init(struct radeon_device *rdev);
1862#else
1863static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
1864#endif
1865
Jerome Glisse4c788672009-11-20 14:29:23 +01001866#include "radeon_object.h"
1867
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001868#endif