blob: e9ac3603fbdb226fc8628496b403e96abc79dd4a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Jesse Barnes585fb112008-07-29 11:54:06 -070033#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080034#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080035#include "intel_ringbuffer.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010038#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020039#include <drm/intel-gtt.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020040#include <linux/backlight.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070041#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020042#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010043#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070044
Linus Torvalds1da177e2005-04-16 15:20:36 -070045/* General customization:
46 */
47
48#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
49
50#define DRIVER_NAME "i915"
51#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070052#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Jesse Barnes317c35d2008-08-25 15:11:06 -070054enum pipe {
55 PIPE_A = 0,
56 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080057 PIPE_C,
58 I915_MAX_PIPES
Jesse Barnes317c35d2008-08-25 15:11:06 -070059};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080060#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070061
Paulo Zanonia5c961d2012-10-24 15:59:34 -020062enum transcoder {
63 TRANSCODER_A = 0,
64 TRANSCODER_B,
65 TRANSCODER_C,
66 TRANSCODER_EDP = 0xF,
67};
68#define transcoder_name(t) ((t) + 'A')
69
Jesse Barnes80824002009-09-10 15:28:06 -070070enum plane {
71 PLANE_A = 0,
72 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080073 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070074};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080075#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080076
Eugeni Dodonov2b139522012-03-29 12:32:22 -030077enum port {
78 PORT_A = 0,
79 PORT_B,
80 PORT_C,
81 PORT_D,
82 PORT_E,
83 I915_MAX_PORTS
84};
85#define port_name(p) ((p) + 'A')
86
Chris Wilson2a2d5482012-12-03 11:49:06 +000087#define I915_GEM_GPU_DOMAINS \
88 (I915_GEM_DOMAIN_RENDER | \
89 I915_GEM_DOMAIN_SAMPLER | \
90 I915_GEM_DOMAIN_COMMAND | \
91 I915_GEM_DOMAIN_INSTRUCTION | \
92 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -070093
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080094#define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
95
Daniel Vetter6c2b7c122012-07-05 09:50:24 +020096#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
97 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
98 if ((intel_encoder)->base.crtc == (__crtc))
99
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100100struct intel_pch_pll {
101 int refcount; /* count of number of CRTCs sharing this PLL */
102 int active; /* count of number of active CRTCs (i.e. DPMS on) */
103 bool on; /* is the PLL actually active? Disabled during modeset */
104 int pll_reg;
105 int fp0_reg;
106 int fp1_reg;
107};
108#define I915_NUM_PLLS 2
109
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100110/* Used by dp and fdi links */
111struct intel_link_m_n {
112 uint32_t tu;
113 uint32_t gmch_m;
114 uint32_t gmch_n;
115 uint32_t link_m;
116 uint32_t link_n;
117};
118
119void intel_link_compute_m_n(int bpp, int nlanes,
120 int pixel_clock, int link_clock,
121 struct intel_link_m_n *m_n);
122
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300123struct intel_ddi_plls {
124 int spll_refcount;
125 int wrpll1_refcount;
126 int wrpll2_refcount;
127};
128
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129/* Interface history:
130 *
131 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100132 * 1.2: Add Power Management
133 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100134 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000135 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000136 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
137 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138 */
139#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000140#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141#define DRIVER_PATCHLEVEL 0
142
Eric Anholt673a3942008-07-30 12:06:12 -0700143#define WATCH_COHERENCY 0
Chris Wilson23bc5982010-09-29 16:10:57 +0100144#define WATCH_LISTS 0
Chris Wilson42d6ab42012-07-26 11:49:32 +0100145#define WATCH_GTT 0
Eric Anholt673a3942008-07-30 12:06:12 -0700146
Dave Airlie71acb5e2008-12-30 20:31:46 +1000147#define I915_GEM_PHYS_CURSOR_0 1
148#define I915_GEM_PHYS_CURSOR_1 2
149#define I915_GEM_PHYS_OVERLAY_REGS 3
150#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
151
152struct drm_i915_gem_phys_object {
153 int id;
154 struct page **page_list;
155 drm_dma_handle_t *handle;
Chris Wilson05394f32010-11-08 19:18:58 +0000156 struct drm_i915_gem_object *cur_obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000157};
158
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700159struct opregion_header;
160struct opregion_acpi;
161struct opregion_swsci;
162struct opregion_asle;
Keith Packard8d715f02011-11-18 20:39:01 -0800163struct drm_i915_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700164
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100165struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700166 struct opregion_header __iomem *header;
167 struct opregion_acpi __iomem *acpi;
168 struct opregion_swsci __iomem *swsci;
169 struct opregion_asle __iomem *asle;
170 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000171 u32 __iomem *lid_state;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100172};
Chris Wilson44834a62010-08-19 16:09:23 +0100173#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100174
Chris Wilson6ef3d422010-08-04 20:26:07 +0100175struct intel_overlay;
176struct intel_overlay_error_state;
177
Dave Airlie7c1c2872008-11-28 14:22:24 +1000178struct drm_i915_master_private {
179 drm_local_map_t *sarea;
180 struct _drm_i915_sarea *sarea_priv;
181};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800182#define I915_FENCE_REG_NONE -1
Daniel Vetter4b9de732011-10-09 21:52:02 +0200183#define I915_MAX_NUM_FENCES 16
184/* 16 fences + sign bit for FENCE_REG_NONE */
185#define I915_MAX_NUM_FENCE_BITS 5
Jesse Barnesde151cf2008-11-12 10:03:55 -0800186
187struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200188 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000189 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100190 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800191};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000192
yakui_zhao9b9d1722009-05-31 17:17:17 +0800193struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100194 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800195 u8 dvo_port;
196 u8 slave_addr;
197 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100198 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400199 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800200};
201
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000202struct intel_display_error_state;
203
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700204struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200205 struct kref ref;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700206 u32 eir;
207 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700208 u32 ier;
Ben Widawskyb9a39062012-06-04 14:42:52 -0700209 u32 ccid;
Ben Widawsky9574b3f2012-04-26 16:03:01 -0700210 bool waiting[I915_NUM_RINGS];
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800211 u32 pipestat[I915_MAX_PIPES];
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100212 u32 tail[I915_NUM_RINGS];
213 u32 head[I915_NUM_RINGS];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100214 u32 ipeir[I915_NUM_RINGS];
215 u32 ipehr[I915_NUM_RINGS];
216 u32 instdone[I915_NUM_RINGS];
217 u32 acthd[I915_NUM_RINGS];
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100218 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
Chris Wilsondf2b23d2012-11-27 17:06:54 +0000219 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
Chris Wilson12f55812012-07-05 17:14:01 +0100220 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100221 /* our own tracking of ring head and tail */
222 u32 cpu_ring_head[I915_NUM_RINGS];
223 u32 cpu_ring_tail[I915_NUM_RINGS];
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100224 u32 error; /* gen6+ */
Ben Widawsky71e172e2012-08-20 16:15:13 -0700225 u32 err_int; /* gen7 */
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100226 u32 instpm[I915_NUM_RINGS];
227 u32 instps[I915_NUM_RINGS];
Ben Widawsky050ee912012-08-22 11:32:15 -0700228 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100229 u32 seqno[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000230 u64 bbaddr;
Daniel Vetter33f3f512011-12-14 13:57:39 +0100231 u32 fault_reg[I915_NUM_RINGS];
232 u32 done_reg;
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100233 u32 faddr[I915_NUM_RINGS];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200234 u64 fence[I915_MAX_NUM_FENCES];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700235 struct timeval time;
Chris Wilson52d39a22012-02-15 11:25:37 +0000236 struct drm_i915_error_ring {
237 struct drm_i915_error_object {
238 int page_count;
239 u32 gtt_offset;
240 u32 *pages[0];
241 } *ringbuffer, *batchbuffer;
242 struct drm_i915_error_request {
243 long jiffies;
244 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000245 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000246 } *requests;
247 int num_requests;
248 } ring[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000249 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000250 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000251 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100252 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000253 u32 gtt_offset;
254 u32 read_domains;
255 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200256 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000257 s32 pinned:2;
258 u32 tiling:2;
259 u32 dirty:1;
260 u32 purgeable:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100261 s32 ring:4;
Chris Wilson93dfb402011-03-29 16:59:50 -0700262 u32 cache_level:2;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000263 } *active_bo, *pinned_bo;
264 u32 active_bo_count, pinned_bo_count;
Chris Wilson6ef3d422010-08-04 20:26:07 +0100265 struct intel_overlay_error_state *overlay;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000266 struct intel_display_error_state *display;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700267};
268
Jesse Barnese70236a2009-09-21 10:42:27 -0700269struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400270 bool (*fbc_enabled)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700271 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
272 void (*disable_fbc)(struct drm_device *dev);
273 int (*get_display_clock_speed)(struct drm_device *dev);
274 int (*get_fifo_size)(struct drm_device *dev, int plane);
Chris Wilsond2102462011-01-24 17:43:27 +0000275 void (*update_wm)(struct drm_device *dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800276 void (*update_sprite_wm)(struct drm_device *dev, int pipe,
277 uint32_t sprite_width, int pixel_size);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -0300278 void (*update_linetime_wm)(struct drm_device *dev, int pipe,
279 struct drm_display_mode *mode);
Daniel Vetter47fab732012-10-26 10:58:18 +0200280 void (*modeset_global_resources)(struct drm_device *dev);
Eric Anholtf564048e2011-03-30 13:01:02 -0700281 int (*crtc_mode_set)(struct drm_crtc *crtc,
282 struct drm_display_mode *mode,
283 struct drm_display_mode *adjusted_mode,
284 int x, int y,
285 struct drm_framebuffer *old_fb);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200286 void (*crtc_enable)(struct drm_crtc *crtc);
287 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100288 void (*off)(struct drm_crtc *crtc);
Wu Fengguange0dac652011-09-05 14:25:34 +0800289 void (*write_eld)(struct drm_connector *connector,
290 struct drm_crtc *crtc);
Jesse Barnes674cf962011-04-28 14:27:04 -0700291 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700292 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700293 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
294 struct drm_framebuffer *fb,
295 struct drm_i915_gem_object *obj);
Jesse Barnes17638cd2011-06-24 12:19:23 -0700296 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
297 int x, int y);
Jesse Barnese70236a2009-09-21 10:42:27 -0700298 /* clock updates for mode set */
299 /* cursor updates */
300 /* render clock increase/decrease */
301 /* display clock increase/decrease */
302 /* pll clock increase/decrease */
Jesse Barnese70236a2009-09-21 10:42:27 -0700303};
304
Chris Wilson990bbda2012-07-02 11:51:02 -0300305struct drm_i915_gt_funcs {
306 void (*force_wake_get)(struct drm_i915_private *dev_priv);
307 void (*force_wake_put)(struct drm_i915_private *dev_priv);
308};
309
Daniel Vetterc96ea642012-08-08 22:01:51 +0200310#define DEV_INFO_FLAGS \
311 DEV_INFO_FLAG(is_mobile) DEV_INFO_SEP \
312 DEV_INFO_FLAG(is_i85x) DEV_INFO_SEP \
313 DEV_INFO_FLAG(is_i915g) DEV_INFO_SEP \
314 DEV_INFO_FLAG(is_i945gm) DEV_INFO_SEP \
315 DEV_INFO_FLAG(is_g33) DEV_INFO_SEP \
316 DEV_INFO_FLAG(need_gfx_hws) DEV_INFO_SEP \
317 DEV_INFO_FLAG(is_g4x) DEV_INFO_SEP \
318 DEV_INFO_FLAG(is_pineview) DEV_INFO_SEP \
319 DEV_INFO_FLAG(is_broadwater) DEV_INFO_SEP \
320 DEV_INFO_FLAG(is_crestline) DEV_INFO_SEP \
321 DEV_INFO_FLAG(is_ivybridge) DEV_INFO_SEP \
322 DEV_INFO_FLAG(is_valleyview) DEV_INFO_SEP \
323 DEV_INFO_FLAG(is_haswell) DEV_INFO_SEP \
324 DEV_INFO_FLAG(has_force_wake) DEV_INFO_SEP \
325 DEV_INFO_FLAG(has_fbc) DEV_INFO_SEP \
326 DEV_INFO_FLAG(has_pipe_cxsr) DEV_INFO_SEP \
327 DEV_INFO_FLAG(has_hotplug) DEV_INFO_SEP \
328 DEV_INFO_FLAG(cursor_needs_physical) DEV_INFO_SEP \
329 DEV_INFO_FLAG(has_overlay) DEV_INFO_SEP \
330 DEV_INFO_FLAG(overlay_needs_physical) DEV_INFO_SEP \
331 DEV_INFO_FLAG(supports_tv) DEV_INFO_SEP \
332 DEV_INFO_FLAG(has_bsd_ring) DEV_INFO_SEP \
333 DEV_INFO_FLAG(has_blt_ring) DEV_INFO_SEP \
334 DEV_INFO_FLAG(has_llc)
335
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500336struct intel_device_info {
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100337 u8 gen;
Akshay Joshi0206e352011-08-16 15:34:10 -0400338 u8 is_mobile:1;
339 u8 is_i85x:1;
340 u8 is_i915g:1;
341 u8 is_i945gm:1;
342 u8 is_g33:1;
343 u8 need_gfx_hws:1;
344 u8 is_g4x:1;
345 u8 is_pineview:1;
346 u8 is_broadwater:1;
347 u8 is_crestline:1;
348 u8 is_ivybridge:1;
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700349 u8 is_valleyview:1;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200350 u8 has_force_wake:1;
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300351 u8 is_haswell:1;
Akshay Joshi0206e352011-08-16 15:34:10 -0400352 u8 has_fbc:1;
353 u8 has_pipe_cxsr:1;
354 u8 has_hotplug:1;
355 u8 cursor_needs_physical:1;
356 u8 has_overlay:1;
357 u8 overlay_needs_physical:1;
358 u8 supports_tv:1;
359 u8 has_bsd_ring:1;
360 u8 has_blt_ring:1;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200361 u8 has_llc:1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500362};
363
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100364#define I915_PPGTT_PD_ENTRIES 512
365#define I915_PPGTT_PT_ENTRIES 1024
366struct i915_hw_ppgtt {
Ben Widawsky8f2c59f2012-09-24 08:55:51 -0700367 struct drm_device *dev;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100368 unsigned num_pd_entries;
369 struct page **pt_pages;
370 uint32_t pd_offset;
371 dma_addr_t *pt_dma_addr;
372 dma_addr_t scratch_page_dma_addr;
373};
374
Ben Widawsky40521052012-06-04 14:42:43 -0700375
376/* This must match up with the value previously used for execbuf2.rsvd1. */
377#define DEFAULT_CONTEXT_ID 0
378struct i915_hw_context {
379 int id;
Ben Widawskye0556842012-06-04 14:42:46 -0700380 bool is_initialized;
Ben Widawsky40521052012-06-04 14:42:43 -0700381 struct drm_i915_file_private *file_priv;
382 struct intel_ring_buffer *ring;
383 struct drm_i915_gem_object *obj;
384};
385
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800386enum no_fbc_reason {
Chris Wilsonbed4a672010-09-11 10:47:47 +0100387 FBC_NO_OUTPUT, /* no outputs enabled to compress */
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800388 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
389 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
390 FBC_MODE_TOO_LARGE, /* mode too large for compression */
391 FBC_BAD_PLANE, /* fbc not supported on plane */
392 FBC_NOT_TILED, /* buffer not tiled */
Jesse Barnes9c928d12010-07-23 15:20:00 -0700393 FBC_MULTIPLE_PIPES, /* more than one pipe active */
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700394 FBC_MODULE_PARAM,
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800395};
396
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800397enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300398 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800399 PCH_IBX, /* Ibexpeak PCH */
400 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300401 PCH_LPT, /* Lynxpoint PCH */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800402};
403
Jesse Barnesb690e962010-07-19 13:53:12 -0700404#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700405#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100406#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Jesse Barnesb690e962010-07-19 13:53:12 -0700407
Dave Airlie8be48d92010-03-30 05:34:14 +0000408struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100409struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000410
Daniel Vetterc2b91522012-02-14 22:37:19 +0100411struct intel_gmbus {
412 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000413 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100414 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100415 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100416 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100417 struct drm_i915_private *dev_priv;
418};
419
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100420struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000421 u8 saveLBB;
422 u32 saveDSPACNTR;
423 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000424 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000425 u32 savePIPEACONF;
426 u32 savePIPEBCONF;
427 u32 savePIPEASRC;
428 u32 savePIPEBSRC;
429 u32 saveFPA0;
430 u32 saveFPA1;
431 u32 saveDPLL_A;
432 u32 saveDPLL_A_MD;
433 u32 saveHTOTAL_A;
434 u32 saveHBLANK_A;
435 u32 saveHSYNC_A;
436 u32 saveVTOTAL_A;
437 u32 saveVBLANK_A;
438 u32 saveVSYNC_A;
439 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000440 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800441 u32 saveTRANS_HTOTAL_A;
442 u32 saveTRANS_HBLANK_A;
443 u32 saveTRANS_HSYNC_A;
444 u32 saveTRANS_VTOTAL_A;
445 u32 saveTRANS_VBLANK_A;
446 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000447 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000448 u32 saveDSPASTRIDE;
449 u32 saveDSPASIZE;
450 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700451 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000452 u32 saveDSPASURF;
453 u32 saveDSPATILEOFF;
454 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700455 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000456 u32 saveBLC_PWM_CTL;
457 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800458 u32 saveBLC_CPU_PWM_CTL;
459 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000460 u32 saveFPB0;
461 u32 saveFPB1;
462 u32 saveDPLL_B;
463 u32 saveDPLL_B_MD;
464 u32 saveHTOTAL_B;
465 u32 saveHBLANK_B;
466 u32 saveHSYNC_B;
467 u32 saveVTOTAL_B;
468 u32 saveVBLANK_B;
469 u32 saveVSYNC_B;
470 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000471 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800472 u32 saveTRANS_HTOTAL_B;
473 u32 saveTRANS_HBLANK_B;
474 u32 saveTRANS_HSYNC_B;
475 u32 saveTRANS_VTOTAL_B;
476 u32 saveTRANS_VBLANK_B;
477 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000478 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000479 u32 saveDSPBSTRIDE;
480 u32 saveDSPBSIZE;
481 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700482 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000483 u32 saveDSPBSURF;
484 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700485 u32 saveVGA0;
486 u32 saveVGA1;
487 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000488 u32 saveVGACNTRL;
489 u32 saveADPA;
490 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700491 u32 savePP_ON_DELAYS;
492 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000493 u32 saveDVOA;
494 u32 saveDVOB;
495 u32 saveDVOC;
496 u32 savePP_ON;
497 u32 savePP_OFF;
498 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700499 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000500 u32 savePFIT_CONTROL;
501 u32 save_palette_a[256];
502 u32 save_palette_b[256];
Jesse Barnes06027f92009-10-05 13:47:26 -0700503 u32 saveDPFC_CB_BASE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000504 u32 saveFBC_CFB_BASE;
505 u32 saveFBC_LL_BASE;
506 u32 saveFBC_CONTROL;
507 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000508 u32 saveIER;
509 u32 saveIIR;
510 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800511 u32 saveDEIER;
512 u32 saveDEIMR;
513 u32 saveGTIER;
514 u32 saveGTIMR;
515 u32 saveFDI_RXA_IMR;
516 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800517 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800518 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000519 u32 saveSWF0[16];
520 u32 saveSWF1[16];
521 u32 saveSWF2[3];
522 u8 saveMSR;
523 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800524 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000525 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000526 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000527 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000528 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200529 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000530 u32 saveCURACNTR;
531 u32 saveCURAPOS;
532 u32 saveCURABASE;
533 u32 saveCURBCNTR;
534 u32 saveCURBPOS;
535 u32 saveCURBBASE;
536 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700537 u32 saveDP_B;
538 u32 saveDP_C;
539 u32 saveDP_D;
540 u32 savePIPEA_GMCH_DATA_M;
541 u32 savePIPEB_GMCH_DATA_M;
542 u32 savePIPEA_GMCH_DATA_N;
543 u32 savePIPEB_GMCH_DATA_N;
544 u32 savePIPEA_DP_LINK_M;
545 u32 savePIPEB_DP_LINK_M;
546 u32 savePIPEA_DP_LINK_N;
547 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800548 u32 saveFDI_RXA_CTL;
549 u32 saveFDI_TXA_CTL;
550 u32 saveFDI_RXB_CTL;
551 u32 saveFDI_TXB_CTL;
552 u32 savePFA_CTL_1;
553 u32 savePFB_CTL_1;
554 u32 savePFA_WIN_SZ;
555 u32 savePFB_WIN_SZ;
556 u32 savePFA_WIN_POS;
557 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000558 u32 savePCH_DREF_CONTROL;
559 u32 saveDISP_ARB_CTL;
560 u32 savePIPEA_DATA_M1;
561 u32 savePIPEA_DATA_N1;
562 u32 savePIPEA_LINK_M1;
563 u32 savePIPEA_LINK_N1;
564 u32 savePIPEB_DATA_M1;
565 u32 savePIPEB_DATA_N1;
566 u32 savePIPEB_LINK_M1;
567 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000568 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400569 u32 savePCH_PORT_HOTPLUG;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100570};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100571
572struct intel_gen6_power_mgmt {
573 struct work_struct work;
574 u32 pm_iir;
575 /* lock - irqsave spinlock that protectects the work_struct and
576 * pm_iir. */
577 spinlock_t lock;
578
579 /* The below variables an all the rps hw state are protected by
580 * dev->struct mutext. */
581 u8 cur_delay;
582 u8 min_delay;
583 u8 max_delay;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700584
585 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700586
587 /*
588 * Protects RPS/RC6 register access and PCU communication.
589 * Must be taken after struct_mutex if nested.
590 */
591 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100592};
593
Daniel Vetter1a240d42012-11-29 22:18:51 +0100594/* defined intel_pm.c */
595extern spinlock_t mchdev_lock;
596
Daniel Vetterc85aa882012-11-02 19:55:03 +0100597struct intel_ilk_power_mgmt {
598 u8 cur_delay;
599 u8 min_delay;
600 u8 max_delay;
601 u8 fmax;
602 u8 fstart;
603
604 u64 last_count1;
605 unsigned long last_time1;
606 unsigned long chipset_power;
607 u64 last_count2;
608 struct timespec last_time2;
609 unsigned long gfx_power;
610 u8 corr;
611
612 int c_m;
613 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +0100614
615 struct drm_i915_gem_object *pwrctx;
616 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100617};
618
Daniel Vetter231f42a2012-11-02 19:55:05 +0100619struct i915_dri1_state {
620 unsigned allow_batchbuffer : 1;
621 u32 __iomem *gfx_hws_cpu_addr;
622
623 unsigned int cpp;
624 int back_offset;
625 int front_offset;
626 int current_page;
627 int page_flipping;
628
629 uint32_t counter;
630};
631
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100632struct intel_l3_parity {
633 u32 *remap_info;
634 struct work_struct error_work;
635};
636
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100637typedef struct drm_i915_private {
638 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +0000639 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100640
641 const struct intel_device_info *info;
642
643 int relative_constants_mode;
644
645 void __iomem *regs;
646
647 struct drm_i915_gt_funcs gt;
648 /** gt_fifo_count and the subsequent register write are synchronized
649 * with dev->struct_mutex. */
650 unsigned gt_fifo_count;
651 /** forcewake_count is protected by gt_lock */
652 unsigned forcewake_count;
653 /** gt_lock is also taken in irq contexts. */
Luis R. Rodriguez99057c82012-11-29 12:45:06 -0800654 spinlock_t gt_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100655
656 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
657
Daniel Vetter28c70f12012-12-01 13:53:45 +0100658
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100659 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
660 * controller on different i2c buses. */
661 struct mutex gmbus_mutex;
662
663 /**
664 * Base address of the gmbus and gpio block.
665 */
666 uint32_t gpio_mmio_base;
667
Daniel Vetter28c70f12012-12-01 13:53:45 +0100668 wait_queue_head_t gmbus_wait_queue;
669
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100670 struct pci_dev *bridge_dev;
671 struct intel_ring_buffer ring[I915_NUM_RINGS];
672 uint32_t next_seqno;
673
674 drm_dma_handle_t *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100675 struct resource mch_res;
676
677 atomic_t irq_received;
678
679 /* protects the irq masks */
680 spinlock_t irq_lock;
681
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100682 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
683 struct pm_qos_request pm_qos;
684
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100685 /* DPIO indirect register protection */
686 spinlock_t dpio_lock;
687
688 /** Cached value of IMR to avoid reads in updating the bitfield */
689 u32 pipestat[2];
690 u32 irq_mask;
691 u32 gt_irq_mask;
692 u32 pch_irq_mask;
693
694 u32 hotplug_supported_mask;
695 struct work_struct hotplug_work;
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100696 bool enable_hotplug_processing;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100697
698 int num_pipe;
699 int num_pch_pll;
700
701 /* For hangcheck timer */
702#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
703#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
704 struct timer_list hangcheck_timer;
705 int hangcheck_count;
706 uint32_t last_acthd[I915_NUM_RINGS];
707 uint32_t prev_instdone[I915_NUM_INSTDONE_REG];
708
709 unsigned int stop_rings;
710
711 unsigned long cfb_size;
712 unsigned int cfb_fb;
713 enum plane cfb_plane;
714 int cfb_y;
715 struct intel_fbc_work *fbc_work;
716
717 struct intel_opregion opregion;
718
719 /* overlay */
720 struct intel_overlay *overlay;
721 bool sprite_scaling_enabled;
722
723 /* LVDS info */
724 int backlight_level; /* restore backlight to this value */
725 bool backlight_enabled;
726 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
727 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
728
729 /* Feature bits from the VBIOS */
730 unsigned int int_tv_support:1;
731 unsigned int lvds_dither:1;
732 unsigned int lvds_vbt:1;
733 unsigned int int_crt_support:1;
734 unsigned int lvds_use_ssc:1;
735 unsigned int display_clock_mode:1;
736 int lvds_ssc_freq;
737 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100738 struct {
739 int rate;
740 int lanes;
741 int preemphasis;
742 int vswing;
743
744 bool initialized;
745 bool support;
746 int bpp;
747 struct edp_power_seq pps;
748 } edp;
749 bool no_aux_handshake;
750
751 int crt_ddc_pin;
752 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
753 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
754 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
755
756 unsigned int fsb_freq, mem_freq, is_ddr3;
757
758 spinlock_t error_lock;
759 /* Protected by dev->error_lock. */
760 struct drm_i915_error_state *first_error;
761 struct work_struct error_work;
762 struct completion error_completion;
763 struct workqueue_struct *wq;
764
765 /* Display functions */
766 struct drm_i915_display_funcs display;
767
768 /* PCH chipset type */
769 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200770 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100771
772 unsigned long quirks;
773
774 /* Register state */
775 bool modeset_on_lid;
Eric Anholt673a3942008-07-30 12:06:12 -0700776
777 struct {
Daniel Vetter19966752010-09-06 20:08:44 +0200778 /** Bridge to intel-gtt-ko */
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800779 struct intel_gtt *gtt;
Daniel Vetter19966752010-09-06 20:08:44 +0200780 /** Memory allocator for GTT stolen memory */
Chris Wilsonfe669bf2010-11-23 12:09:30 +0000781 struct drm_mm stolen;
Daniel Vetter19966752010-09-06 20:08:44 +0200782 /** Memory allocator for GTT */
Eric Anholt673a3942008-07-30 12:06:12 -0700783 struct drm_mm gtt_space;
Daniel Vetter93a37f22010-11-05 20:24:53 +0100784 /** List of all objects in gtt_space. Used to restore gtt
785 * mappings on resume */
Chris Wilson6c085a72012-08-20 11:40:46 +0200786 struct list_head bound_list;
787 /**
788 * List of objects which are not bound to the GTT (thus
789 * are idle and not used by the GPU) but still have
790 * (presumably uncached) pages still attached.
791 */
792 struct list_head unbound_list;
Chris Wilsonbee4a182011-01-21 10:54:32 +0000793
794 /** Usable portion of the GTT for GEM */
795 unsigned long gtt_start;
Daniel Vettera6e0aa42010-09-16 15:45:15 +0200796 unsigned long gtt_mappable_end;
Chris Wilsonbee4a182011-01-21 10:54:32 +0000797 unsigned long gtt_end;
Chris Wilsone12a2d52012-11-15 11:32:18 +0000798 unsigned long stolen_base; /* limited to low memory (32-bit) */
Eric Anholt673a3942008-07-30 12:06:12 -0700799
Keith Packard0839ccb2008-10-30 19:38:48 -0700800 struct io_mapping *gtt_mapping;
Daniel Vetterdd2757f2012-06-07 15:55:57 +0200801 phys_addr_t gtt_base_addr;
Eric Anholtab657db12009-01-23 12:57:47 -0800802 int gtt_mtrr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700803
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100804 /** PPGTT used for aliasing the PPGTT with the GTT */
805 struct i915_hw_ppgtt *aliasing_ppgtt;
806
Chris Wilson17250b72010-10-28 12:51:39 +0100807 struct shrinker inactive_shrinker;
Chris Wilson31169712009-09-14 16:50:28 +0100808
Eric Anholt673a3942008-07-30 12:06:12 -0700809 /**
Chris Wilson69dc4982010-10-19 10:36:51 +0100810 * List of objects currently involved in rendering.
811 *
812 * Includes buffers having the contents of their GPU caches
813 * flushed, not necessarily primitives. last_rendering_seqno
814 * represents when the rendering involved will be completed.
815 *
816 * A reference is held on the buffer while on this list.
817 */
818 struct list_head active_list;
819
820 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700821 * LRU list of objects which are not in the ringbuffer and
822 * are ready to unbind, but are still in the GTT.
823 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800824 * last_rendering_seqno is 0 while an object is in this list.
825 *
Eric Anholt673a3942008-07-30 12:06:12 -0700826 * A reference is not held on the buffer while on this list,
827 * as merely being GTT-bound shouldn't prevent its being
828 * freed, and we'll pull it off the list in the free path.
829 */
830 struct list_head inactive_list;
831
Eric Anholta09ba7f2009-08-29 12:49:51 -0700832 /** LRU list of objects with fence regs on them. */
833 struct list_head fence_list;
834
Eric Anholt673a3942008-07-30 12:06:12 -0700835 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700836 * We leave the user IRQ off as much as possible,
837 * but this means that requests will finish and never
838 * be retired once the system goes idle. Set a timer to
839 * fire periodically while the ring is running. When it
840 * fires, go retire requests.
841 */
842 struct delayed_work retire_work;
843
Eric Anholt673a3942008-07-30 12:06:12 -0700844 /**
Chris Wilsonce453d82011-02-21 14:43:56 +0000845 * Are we in a non-interruptible section of code like
846 * modesetting?
847 */
848 bool interruptible;
849
850 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700851 * Flag if the X Server, and thus DRM, is not currently in
852 * control of the device.
853 *
854 * This is set between LeaveVT and EnterVT. It needs to be
855 * replaced with a semaphore. It also needs to be
856 * transitioned away from for kernel modesetting.
857 */
858 int suspended;
859
860 /**
861 * Flag if the hardware appears to be wedged.
862 *
863 * This is set when attempts to idle the device timeout.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300864 * It prevents command submission from occurring and makes
Eric Anholt673a3942008-07-30 12:06:12 -0700865 * every pending request fail
866 */
Ben Gamariba1234d2009-09-14 17:48:47 -0400867 atomic_t wedged;
Eric Anholt673a3942008-07-30 12:06:12 -0700868
869 /** Bit 6 swizzling required for X tiling */
870 uint32_t bit_6_swizzle_x;
871 /** Bit 6 swizzling required for Y tiling */
872 uint32_t bit_6_swizzle_y;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000873
874 /* storage for physical objects */
875 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
Chris Wilson92204342010-09-18 11:02:01 +0100876
Chris Wilson73aa8082010-09-30 11:46:12 +0100877 /* accounting, useful for userland debugging */
Chris Wilson73aa8082010-09-30 11:46:12 +0100878 size_t gtt_total;
Chris Wilson6299f992010-11-24 12:23:44 +0000879 size_t mappable_gtt_total;
880 size_t object_memory;
Chris Wilson73aa8082010-09-30 11:46:12 +0100881 u32 object_count;
Eric Anholt673a3942008-07-30 12:06:12 -0700882 } mm;
Daniel Vetter87813422012-05-02 11:49:32 +0200883
Daniel Vetter87813422012-05-02 11:49:32 +0200884 /* Kernel Modesetting */
885
yakui_zhao9b9d1722009-05-31 17:17:17 +0800886 struct sdvo_device_mapping sdvo_mappings[2];
Zhao Yakuia3e17eb2009-10-10 10:42:37 +0800887 /* indicate whether the LVDS_BORDER should be enabled or not */
888 unsigned int lvds_border_bits;
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100889 /* Panel fitter placement and size for Ironlake+ */
890 u32 pch_pf_pos, pch_pf_size;
Jesse Barnes652c3932009-08-17 13:31:43 -0700891
Jesse Barnes27f82272011-09-02 12:54:37 -0700892 struct drm_crtc *plane_to_crtc_mapping[3];
893 struct drm_crtc *pipe_to_crtc_mapping[3];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500894 wait_queue_head_t pending_flip_queue;
895
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100896 struct intel_pch_pll pch_plls[I915_NUM_PLLS];
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300897 struct intel_ddi_plls ddi_plls;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100898
Jesse Barnes652c3932009-08-17 13:31:43 -0700899 /* Reclocking support */
900 bool render_reclock_avail;
901 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +0000902 /* indicates the reduced downclock for LVDS*/
903 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -0700904 u16 orig_clock;
Zhao Yakui6363ee62009-11-24 09:48:44 +0800905 int child_dev_num;
906 struct child_device_config *child_dev;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800907
Zhenyu Wangc48044112009-12-17 14:48:43 +0800908 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800909
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100910 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200911
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200912 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +0100913 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200914
Daniel Vetter20e4d402012-08-08 23:35:39 +0200915 /* ilk-only ips/rps state. Everything in here is protected by the global
916 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +0100917 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800918
919 enum no_fbc_reason no_fbc_reason;
Dave Airlie38651672010-03-30 05:34:13 +0000920
Jesse Barnes20bf3772010-04-21 11:39:22 -0700921 struct drm_mm_node *compressed_fb;
922 struct drm_mm_node *compressed_llb;
Eric Anholt34dc4d42010-05-07 14:30:03 -0700923
Chris Wilsonae681d92010-10-01 14:57:56 +0100924 unsigned long last_gpu_reset;
925
Dave Airlie8be48d92010-03-30 05:34:14 +0000926 /* list of fbdev register on this device */
927 struct intel_fbdev *fbdev;
Chris Wilsone953fd72011-02-21 22:23:52 +0000928
Jesse Barnes073f34d2012-11-02 11:13:59 -0700929 /*
930 * The console may be contended at resume, but we don't
931 * want it to block on it.
932 */
933 struct work_struct console_resume_work;
934
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200935 struct backlight_device *backlight;
936
Chris Wilsone953fd72011-02-21 22:23:52 +0000937 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +0100938 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -0700939
Ben Widawsky254f9652012-06-04 14:42:42 -0700940 bool hw_contexts_disabled;
941 uint32_t hw_context_size;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100942
943 struct i915_suspend_saved_registers regfile;
Daniel Vetter231f42a2012-11-02 19:55:05 +0100944
945 /* Old dri1 support infrastructure, beware the dragons ya fools entering
946 * here! */
947 struct i915_dri1_state dri1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948} drm_i915_private_t;
949
Chris Wilsonb4519512012-05-11 14:29:30 +0100950/* Iterate over initialised rings */
951#define for_each_ring(ring__, dev_priv__, i__) \
952 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
953 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
954
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +0800955enum hdmi_force_audio {
956 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
957 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
958 HDMI_AUDIO_AUTO, /* trust EDID */
959 HDMI_AUDIO_ON, /* force turn on HDMI audio */
960};
961
Chris Wilson93dfb402011-03-29 16:59:50 -0700962enum i915_cache_level {
Chris Wilsone6994ae2012-07-10 10:27:08 +0100963 I915_CACHE_NONE = 0,
Chris Wilson93dfb402011-03-29 16:59:50 -0700964 I915_CACHE_LLC,
Chris Wilsone6994ae2012-07-10 10:27:08 +0100965 I915_CACHE_LLC_MLC, /* gen6+, in docs at least! */
Chris Wilson93dfb402011-03-29 16:59:50 -0700966};
967
Chris Wilsoned2f3452012-11-15 11:32:19 +0000968#define I915_GTT_RESERVED ((struct drm_mm_node *)0x1)
969
Chris Wilson37e680a2012-06-07 15:38:42 +0100970struct drm_i915_gem_object_ops {
971 /* Interface between the GEM object and its backing storage.
972 * get_pages() is called once prior to the use of the associated set
973 * of pages before to binding them into the GTT, and put_pages() is
974 * called after we no longer need them. As we expect there to be
975 * associated cost with migrating pages between the backing storage
976 * and making them available for the GPU (e.g. clflush), we may hold
977 * onto the pages after they are no longer referenced by the GPU
978 * in case they may be used again shortly (for example migrating the
979 * pages to a different memory domain within the GTT). put_pages()
980 * will therefore most likely be called when the object itself is
981 * being released or under memory pressure (where we attempt to
982 * reap pages for the shrinker).
983 */
984 int (*get_pages)(struct drm_i915_gem_object *);
985 void (*put_pages)(struct drm_i915_gem_object *);
986};
987
Eric Anholt673a3942008-07-30 12:06:12 -0700988struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +0000989 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -0700990
Chris Wilson37e680a2012-06-07 15:38:42 +0100991 const struct drm_i915_gem_object_ops *ops;
992
Eric Anholt673a3942008-07-30 12:06:12 -0700993 /** Current space allocated to this object in the GTT, if any. */
994 struct drm_mm_node *gtt_space;
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000995 /** Stolen memory for this object, instead of being backed by shmem. */
996 struct drm_mm_node *stolen;
Daniel Vetter93a37f22010-11-05 20:24:53 +0100997 struct list_head gtt_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700998
Chris Wilson65ce3022012-07-20 12:41:02 +0100999 /** This object's place on the active/inactive lists */
Chris Wilson69dc4982010-10-19 10:36:51 +01001000 struct list_head ring_list;
1001 struct list_head mm_list;
Chris Wilson432e58e2010-11-25 19:32:06 +00001002 /** This object's place in the batchbuffer or on the eviction list */
1003 struct list_head exec_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001004
1005 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001006 * This is set if the object is on the active lists (has pending
1007 * rendering and so a non-zero seqno), and is not set if it i s on
1008 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001009 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001010 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001011
1012 /**
1013 * This is set if the object has been written to since last bound
1014 * to the GTT
1015 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001016 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001017
1018 /**
1019 * Fence register bits (if any) for this object. Will be set
1020 * as needed when mapped into the GTT.
1021 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001022 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001023 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001024
1025 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001026 * Advice: are the backing pages purgeable?
1027 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001028 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001029
1030 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001031 * Current tiling mode for the object.
1032 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001033 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001034 /**
1035 * Whether the tiling parameters for the currently associated fence
1036 * register have changed. Note that for the purposes of tracking
1037 * tiling changes we also treat the unfenced register, the register
1038 * slot that the object occupies whilst it executes a fenced
1039 * command (such as BLT on gen2/3), as a "fence".
1040 */
1041 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001042
1043 /** How many users have pinned this object in GTT space. The following
1044 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1045 * (via user_pin_count), execbuffer (objects are not allowed multiple
1046 * times for the same batchbuffer), and the framebuffer code. When
1047 * switching/pageflipping, the framebuffer code has at most two buffers
1048 * pinned per crtc.
1049 *
1050 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1051 * bits with absolutely no headroom. So use 4 bits. */
Akshay Joshi0206e352011-08-16 15:34:10 -04001052 unsigned int pin_count:4;
Daniel Vetter778c3542010-05-13 11:49:44 +02001053#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
Eric Anholt673a3942008-07-30 12:06:12 -07001054
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001055 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001056 * Is the object at the current location in the gtt mappable and
1057 * fenceable? Used to avoid costly recalculations.
1058 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001059 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001060
1061 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001062 * Whether the current gtt mapping needs to be mappable (and isn't just
1063 * mappable by accident). Track pin and fault separate for a more
1064 * accurate mappable working set.
1065 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001066 unsigned int fault_mappable:1;
1067 unsigned int pin_mappable:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001068
Chris Wilsoncaea7472010-11-12 13:53:37 +00001069 /*
1070 * Is the GPU currently using a fence to access this buffer,
1071 */
1072 unsigned int pending_fenced_gpu_access:1;
1073 unsigned int fenced_gpu_access:1;
1074
Chris Wilson93dfb402011-03-29 16:59:50 -07001075 unsigned int cache_level:2;
1076
Daniel Vetter7bddb012012-02-09 17:15:47 +01001077 unsigned int has_aliasing_ppgtt_mapping:1;
Daniel Vetter74898d72012-02-15 23:50:22 +01001078 unsigned int has_global_gtt_mapping:1;
Chris Wilson9da3da62012-06-01 15:20:22 +01001079 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001080
Chris Wilson9da3da62012-06-01 15:20:22 +01001081 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001082 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07001083
Daniel Vetter1286ff72012-05-10 15:25:09 +02001084 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001085 void *dma_buf_vmapping;
1086 int vmapping_count;
1087
Daniel Vetter185cbcb2010-11-06 12:12:35 +01001088 /**
Chris Wilson67731b82010-12-08 10:38:14 +00001089 * Used for performing relocations during execbuffer insertion.
1090 */
1091 struct hlist_node exec_node;
1092 unsigned long exec_handle;
Chris Wilson6fe4f142011-01-10 17:35:37 +00001093 struct drm_i915_gem_exec_object2 *exec_entry;
Chris Wilson67731b82010-12-08 10:38:14 +00001094
1095 /**
Eric Anholt673a3942008-07-30 12:06:12 -07001096 * Current offset of the object in GTT space.
1097 *
1098 * This is the same as gtt_space->start
1099 */
1100 uint32_t gtt_offset;
Chris Wilsone67b8ce2009-09-14 16:50:26 +01001101
Chris Wilsoncaea7472010-11-12 13:53:37 +00001102 struct intel_ring_buffer *ring;
1103
Chris Wilson1c293ea2012-04-17 15:31:27 +01001104 /** Breadcrumb of last rendering to the buffer. */
Chris Wilson0201f1e2012-07-20 12:41:01 +01001105 uint32_t last_read_seqno;
1106 uint32_t last_write_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001107 /** Breadcrumb of last fenced GPU access to the buffer. */
1108 uint32_t last_fenced_seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001109
Daniel Vetter778c3542010-05-13 11:49:44 +02001110 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08001111 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07001112
Eric Anholt280b7132009-03-12 16:56:27 -07001113 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01001114 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07001115
Jesse Barnes79e53942008-11-07 14:24:08 -08001116 /** User space pin count and filp owning the pin */
1117 uint32_t user_pin_count;
1118 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +10001119
1120 /** for phy allocated objects */
1121 struct drm_i915_gem_phys_object *phys_obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05001122
1123 /**
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001124 * Number of crtcs where this object is currently the fb, but
1125 * will be page flipped away on the next vblank. When it
1126 * reaches 0, dev_priv->pending_flip_queue will be woken up.
1127 */
1128 atomic_t pending_flip;
Eric Anholt673a3942008-07-30 12:06:12 -07001129};
1130
Daniel Vetter62b8b212010-04-09 19:05:08 +00001131#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01001132
Eric Anholt673a3942008-07-30 12:06:12 -07001133/**
1134 * Request queue structure.
1135 *
1136 * The request queue allows us to note sequence numbers that have been emitted
1137 * and may be associated with active buffers to be retired.
1138 *
1139 * By keeping this list, we can avoid having to do questionable
1140 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1141 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1142 */
1143struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +08001144 /** On Which ring this request was generated */
1145 struct intel_ring_buffer *ring;
1146
Eric Anholt673a3942008-07-30 12:06:12 -07001147 /** GEM sequence number associated with this request. */
1148 uint32_t seqno;
1149
Chris Wilsona71d8d92012-02-15 11:25:36 +00001150 /** Postion in the ringbuffer of the end of the request */
1151 u32 tail;
1152
Eric Anholt673a3942008-07-30 12:06:12 -07001153 /** Time at which this request was emitted, in jiffies. */
1154 unsigned long emitted_jiffies;
1155
Eric Anholtb9624422009-06-03 07:27:35 +00001156 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07001157 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00001158
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001159 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001160 /** file_priv list entry for this request */
1161 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001162};
1163
1164struct drm_i915_file_private {
1165 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08001166 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00001167 struct list_head request_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001168 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07001169 struct idr context_idr;
Eric Anholt673a3942008-07-30 12:06:12 -07001170};
1171
Zou Nan haicae58522010-11-09 17:17:32 +08001172#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1173
1174#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1175#define IS_845G(dev) ((dev)->pci_device == 0x2562)
1176#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1177#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1178#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1179#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1180#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1181#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1182#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1183#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1184#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1185#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1186#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1187#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1188#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1189#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1190#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1191#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07001192#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Jesse Barnes8ab43972012-10-25 12:15:42 -07001193#define IS_IVB_GT1(dev) ((dev)->pci_device == 0x0156 || \
1194 (dev)->pci_device == 0x0152 || \
1195 (dev)->pci_device == 0x015a)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07001196#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03001197#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Zou Nan haicae58522010-11-09 17:17:32 +08001198#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonid567b072012-11-20 13:27:43 -02001199#define IS_ULT(dev) (IS_HASWELL(dev) && \
1200 ((dev)->pci_device & 0xFF00) == 0x0A00)
Zou Nan haicae58522010-11-09 17:17:32 +08001201
Jesse Barnes85436692011-04-06 12:11:14 -07001202/*
1203 * The genX designation typically refers to the render engine, so render
1204 * capability related checks should use IS_GEN, while display and other checks
1205 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1206 * chips, etc.).
1207 */
Zou Nan haicae58522010-11-09 17:17:32 +08001208#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1209#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1210#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1211#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1212#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07001213#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Zou Nan haicae58522010-11-09 17:17:32 +08001214
1215#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1216#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02001217#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
Zou Nan haicae58522010-11-09 17:17:32 +08001218#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1219
Ben Widawsky254f9652012-06-04 14:42:42 -07001220#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Jesse Barnes93553602012-06-15 11:55:23 -07001221#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001222
Chris Wilson05394f32010-11-08 19:18:58 +00001223#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08001224#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1225
1226/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1227 * rows, which changed the alignment requirements and fence programming.
1228 */
1229#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1230 IS_I915GM(dev)))
1231#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1232#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1233#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1234#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1235#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1236#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1237/* dsparb controlled by hw only */
1238#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1239
1240#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1241#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1242#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08001243
Jesse Barneseceae482011-04-06 12:15:08 -07001244#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
Zou Nan haicae58522010-11-09 17:17:32 +08001245
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001246#define HAS_DDI(dev) (IS_HASWELL(dev))
1247
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001248#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1249#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1250#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1251#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1252#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1253#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1254
Zou Nan haicae58522010-11-09 17:17:32 +08001255#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001256#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08001257#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1258#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03001259#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08001260
Daniel Vetterb7884eb2012-06-04 11:18:15 +02001261#define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
1262
Ben Widawskyf27b9262012-07-24 20:47:32 -07001263#define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07001264
Ben Widawskyc8735b02012-09-07 19:43:39 -07001265#define GT_FREQUENCY_MULTIPLIER 50
1266
Chris Wilson05394f32010-11-08 19:18:58 +00001267#include "i915_trace.h"
1268
Eugeni Dodonov83b7f9a2012-03-23 11:57:18 -03001269/**
1270 * RC6 is a special power stage which allows the GPU to enter an very
1271 * low-voltage mode when idle, using down to 0V while at this stage. This
1272 * stage is entered automatically when the GPU is idle when RC6 support is
1273 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1274 *
1275 * There are different RC6 modes available in Intel GPU, which differentiate
1276 * among each other with the latency required to enter and leave RC6 and
1277 * voltage consumed by the GPU in different states.
1278 *
1279 * The combination of the following flags define which states GPU is allowed
1280 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1281 * RC6pp is deepest RC6. Their support by hardware varies according to the
1282 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1283 * which brings the most power savings; deeper states save more power, but
1284 * require higher latency to switch to and wake up.
1285 */
1286#define INTEL_RC6_ENABLE (1<<0)
1287#define INTEL_RC6p_ENABLE (1<<1)
1288#define INTEL_RC6pp_ENABLE (1<<2)
1289
Eric Anholtc153f452007-09-03 12:06:45 +10001290extern struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10001291extern int i915_max_ioctl;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001292extern unsigned int i915_fbpercrtc __always_unused;
1293extern int i915_panel_ignore_lid __read_mostly;
1294extern unsigned int i915_powersave __read_mostly;
Eugeni Dodonovf45b5552011-12-09 17:16:37 -08001295extern int i915_semaphores __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001296extern unsigned int i915_lvds_downclock __read_mostly;
Takashi Iwai121d5272012-03-20 13:07:06 +01001297extern int i915_lvds_channel_mode __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001298extern int i915_panel_use_ssc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001299extern int i915_vbt_sdvo_panel_type __read_mostly;
Keith Packardc0f372b32011-11-16 22:24:52 -08001300extern int i915_enable_rc6 __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001301extern int i915_enable_fbc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001302extern bool i915_enable_hangcheck __read_mostly;
Daniel Vetter650dc072012-04-02 10:08:35 +02001303extern int i915_enable_ppgtt __read_mostly;
Rodrigo Vivi0a3af262012-10-15 17:16:23 -03001304extern unsigned int i915_preliminary_hw_support __read_mostly;
Dave Airlieb3a83632005-09-30 18:37:36 +10001305
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001306extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1307extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10001308extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1309extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1310
Linus Torvalds1da177e2005-04-16 15:20:36 -07001311 /* i915_dma.c */
Daniel Vetterd05c6172012-04-26 23:28:09 +02001312void i915_update_dri1_breadcrumb(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001313extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11001314extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001315extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -07001316extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001317extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10001318extern void i915_driver_preclose(struct drm_device *dev,
1319 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001320extern void i915_driver_postclose(struct drm_device *dev,
1321 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001322extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001323#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11001324extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1325 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001326#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001327extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001328 struct drm_clip_rect *box,
1329 int DR1, int DR4);
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07001330extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02001331extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001332extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1333extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1334extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1335extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1336
Jesse Barnes073f34d2012-11-02 11:13:59 -07001337extern void intel_console_resume(struct work_struct *work);
Dave Airlieaf6061a2008-05-07 12:15:39 +10001338
Linus Torvalds1da177e2005-04-16 15:20:36 -07001339/* i915_irq.c */
Ben Gamarif65d9422009-09-14 17:48:44 -04001340void i915_hangcheck_elapsed(unsigned long data);
Chris Wilson527f9e92010-11-11 01:16:58 +00001341void i915_handle_error(struct drm_device *dev, bool wedged);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001342
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001343extern void intel_irq_init(struct drm_device *dev);
Chris Wilson990bbda2012-07-02 11:51:02 -03001344extern void intel_gt_init(struct drm_device *dev);
Chris Wilson16995a92012-10-18 11:46:10 +01001345extern void intel_gt_reset(struct drm_device *dev);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001346
Daniel Vetter742cbee2012-04-27 15:17:39 +02001347void i915_error_state_free(struct kref *error_ref);
1348
Keith Packard7c463582008-11-04 02:03:27 -08001349void
1350i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1351
1352void
1353i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1354
Akshay Joshi0206e352011-08-16 15:34:10 -04001355void intel_enable_asle(struct drm_device *dev);
Zhao Yakui01c66882009-10-28 05:10:00 +00001356
Chris Wilson3bd3c932010-08-19 08:19:30 +01001357#ifdef CONFIG_DEBUG_FS
1358extern void i915_destroy_error_state(struct drm_device *dev);
1359#else
1360#define i915_destroy_error_state(x)
1361#endif
1362
Keith Packard7c463582008-11-04 02:03:27 -08001363
Eric Anholt673a3942008-07-30 12:06:12 -07001364/* i915_gem.c */
1365int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1366 struct drm_file *file_priv);
1367int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1368 struct drm_file *file_priv);
1369int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1370 struct drm_file *file_priv);
1371int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1372 struct drm_file *file_priv);
1373int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1374 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001375int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1376 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001377int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1378 struct drm_file *file_priv);
1379int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1380 struct drm_file *file_priv);
1381int i915_gem_execbuffer(struct drm_device *dev, void *data,
1382 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05001383int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1384 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001385int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1386 struct drm_file *file_priv);
1387int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1388 struct drm_file *file_priv);
1389int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1390 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07001391int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1392 struct drm_file *file);
1393int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1394 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001395int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1396 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001397int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1398 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001399int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1400 struct drm_file *file_priv);
1401int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1402 struct drm_file *file_priv);
1403int i915_gem_set_tiling(struct drm_device *dev, void *data,
1404 struct drm_file *file_priv);
1405int i915_gem_get_tiling(struct drm_device *dev, void *data,
1406 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -07001407int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1408 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07001409int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1410 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001411void i915_gem_load(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00001412void *i915_gem_object_alloc(struct drm_device *dev);
1413void i915_gem_object_free(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001414int i915_gem_init_object(struct drm_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01001415void i915_gem_object_init(struct drm_i915_gem_object *obj,
1416 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00001417struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1418 size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07001419void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +00001420
Chris Wilson20217462010-11-23 15:26:33 +00001421int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1422 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01001423 bool map_and_fenceable,
1424 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +00001425void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001426int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001427void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001428void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001429
Chris Wilson37e680a2012-06-07 15:38:42 +01001430int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001431static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1432{
1433 struct scatterlist *sg = obj->pages->sgl;
Chris Wilson1cf83782012-10-10 12:11:52 +01001434 int nents = obj->pages->nents;
1435 while (nents > SG_MAX_SINGLE_ALLOC) {
1436 if (n < SG_MAX_SINGLE_ALLOC - 1)
1437 break;
1438
Chris Wilson9da3da62012-06-01 15:20:22 +01001439 sg = sg_chain_ptr(sg + SG_MAX_SINGLE_ALLOC - 1);
1440 n -= SG_MAX_SINGLE_ALLOC - 1;
Chris Wilson1cf83782012-10-10 12:11:52 +01001441 nents -= SG_MAX_SINGLE_ALLOC - 1;
Chris Wilson9da3da62012-06-01 15:20:22 +01001442 }
1443 return sg_page(sg+n);
1444}
Chris Wilsona5570172012-09-04 21:02:54 +01001445static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1446{
1447 BUG_ON(obj->pages == NULL);
1448 obj->pages_pin_count++;
1449}
1450static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1451{
1452 BUG_ON(obj->pages_pin_count == 0);
1453 obj->pages_pin_count--;
1454}
1455
Chris Wilson54cf91d2010-11-25 18:00:26 +00001456int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07001457int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1458 struct intel_ring_buffer *to);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001459void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson9d7730912012-11-27 16:22:52 +00001460 struct intel_ring_buffer *ring);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001461
Dave Airlieff72145b2011-02-07 12:16:14 +10001462int i915_gem_dumb_create(struct drm_file *file_priv,
1463 struct drm_device *dev,
1464 struct drm_mode_create_dumb *args);
1465int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1466 uint32_t handle, uint64_t *offset);
1467int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
Akshay Joshi0206e352011-08-16 15:34:10 -04001468 uint32_t handle);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001469/**
1470 * Returns true if seq1 is later than seq2.
1471 */
1472static inline bool
1473i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1474{
1475 return (int32_t)(seq1 - seq2) >= 0;
1476}
1477
Chris Wilson9d7730912012-11-27 16:22:52 +00001478extern int i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001479
Chris Wilson06d98132012-04-17 15:31:24 +01001480int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001481int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001482
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001483static inline bool
Chris Wilson1690e1e2011-12-14 13:57:08 +01001484i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1485{
1486 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1487 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1488 dev_priv->fence_regs[obj->fence_reg].pin_count++;
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001489 return true;
1490 } else
1491 return false;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001492}
1493
1494static inline void
1495i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1496{
1497 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1498 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1499 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1500 }
1501}
1502
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001503void i915_gem_retire_requests(struct drm_device *dev);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001504void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001505int __must_check i915_gem_check_wedge(struct drm_i915_private *dev_priv,
1506 bool interruptible);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001507
Chris Wilson069efc12010-09-30 16:53:18 +01001508void i915_gem_reset(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001509void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001510int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1511 uint32_t read_domains,
1512 uint32_t write_domain);
Chris Wilsona8198ee2011-04-13 22:04:09 +01001513int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01001514int __must_check i915_gem_init(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001515int __must_check i915_gem_init_hw(struct drm_device *dev);
Ben Widawskyb9524a12012-05-25 16:56:24 -07001516void i915_gem_l3_remap(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001517void i915_gem_init_swizzling(struct drm_device *dev);
Daniel Vettere21af882012-02-09 20:53:27 +01001518void i915_gem_init_ppgtt(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001519void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001520int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson20217462010-11-23 15:26:33 +00001521int __must_check i915_gem_idle(struct drm_device *dev);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01001522int i915_add_request(struct intel_ring_buffer *ring,
1523 struct drm_file *file,
Chris Wilsonacb868d2012-09-26 13:47:30 +01001524 u32 *seqno);
Ben Widawsky199b2bc2012-05-24 15:03:11 -07001525int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
1526 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001527int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00001528int __must_check
1529i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1530 bool write);
1531int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02001532i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1533int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001534i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1535 u32 alignment,
Chris Wilson20217462010-11-23 15:26:33 +00001536 struct intel_ring_buffer *pipelined);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001537int i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001538 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01001539 int id,
1540 int align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001541void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001542 struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001543void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001544void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001545
Chris Wilson467cffb2011-03-07 10:42:03 +00001546uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001547i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1548 uint32_t size,
1549 int tiling_mode);
Chris Wilson467cffb2011-03-07 10:42:03 +00001550
Chris Wilsone4ffd172011-04-04 09:44:39 +01001551int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1552 enum i915_cache_level cache_level);
1553
Daniel Vetter1286ff72012-05-10 15:25:09 +02001554struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
1555 struct dma_buf *dma_buf);
1556
1557struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
1558 struct drm_gem_object *gem_obj, int flags);
1559
Ben Widawsky254f9652012-06-04 14:42:42 -07001560/* i915_gem_context.c */
1561void i915_gem_context_init(struct drm_device *dev);
1562void i915_gem_context_fini(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07001563void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Ben Widawskye0556842012-06-04 14:42:46 -07001564int i915_switch_context(struct intel_ring_buffer *ring,
1565 struct drm_file *file, int to_id);
Ben Widawsky84624812012-06-04 14:42:54 -07001566int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
1567 struct drm_file *file);
1568int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
1569 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001570
Daniel Vetter76aaf222010-11-05 22:23:30 +01001571/* i915_gem_gtt.c */
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001572int __must_check i915_gem_init_aliasing_ppgtt(struct drm_device *dev);
1573void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001574void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
1575 struct drm_i915_gem_object *obj,
1576 enum i915_cache_level cache_level);
1577void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
1578 struct drm_i915_gem_object *obj);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001579
Daniel Vetter76aaf222010-11-05 22:23:30 +01001580void i915_gem_restore_gtt_mappings(struct drm_device *dev);
Daniel Vetter74163902012-02-15 23:50:21 +01001581int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
1582void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
Chris Wilsone4ffd172011-04-04 09:44:39 +01001583 enum i915_cache_level cache_level);
Chris Wilson05394f32010-11-08 19:18:58 +00001584void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
Daniel Vetter74163902012-02-15 23:50:21 +01001585void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
Daniel Vetter644ec022012-03-26 09:45:40 +02001586void i915_gem_init_global_gtt(struct drm_device *dev,
1587 unsigned long start,
1588 unsigned long mappable_end,
1589 unsigned long end);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001590int i915_gem_gtt_init(struct drm_device *dev);
1591void i915_gem_gtt_fini(struct drm_device *dev);
Ben Widawskyd09105c2012-11-15 12:06:09 -08001592static inline void i915_gem_chipset_flush(struct drm_device *dev)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001593{
1594 if (INTEL_INFO(dev)->gen < 6)
1595 intel_gtt_chipset_flush();
1596}
1597
Daniel Vetter76aaf222010-11-05 22:23:30 +01001598
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001599/* i915_gem_evict.c */
Chris Wilson20217462010-11-23 15:26:33 +00001600int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01001601 unsigned alignment,
1602 unsigned cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01001603 bool mappable,
1604 bool nonblock);
Chris Wilson6c085a72012-08-20 11:40:46 +02001605int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001606
Chris Wilson9797fbf2012-04-24 15:47:39 +01001607/* i915_gem_stolen.c */
1608int i915_gem_init_stolen(struct drm_device *dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00001609int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
1610void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01001611void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00001612struct drm_i915_gem_object *
1613i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
1614void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
Chris Wilson9797fbf2012-04-24 15:47:39 +01001615
Eric Anholt673a3942008-07-30 12:06:12 -07001616/* i915_gem_tiling.c */
1617void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001618void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1619void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001620
1621/* i915_gem_debug.c */
Chris Wilson05394f32010-11-08 19:18:58 +00001622void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001623 const char *where, uint32_t mark);
Chris Wilson23bc5982010-09-29 16:10:57 +01001624#if WATCH_LISTS
1625int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001626#else
Chris Wilson23bc5982010-09-29 16:10:57 +01001627#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07001628#endif
Chris Wilson05394f32010-11-08 19:18:58 +00001629void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1630 int handle);
1631void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001632 const char *where, uint32_t mark);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001633
Ben Gamari20172632009-02-17 20:08:50 -05001634/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04001635int i915_debugfs_init(struct drm_minor *minor);
1636void i915_debugfs_cleanup(struct drm_minor *minor);
Ben Gamari20172632009-02-17 20:08:50 -05001637
Jesse Barnes317c35d2008-08-25 15:11:06 -07001638/* i915_suspend.c */
1639extern int i915_save_state(struct drm_device *dev);
1640extern int i915_restore_state(struct drm_device *dev);
1641
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001642/* i915_suspend.c */
1643extern int i915_save_state(struct drm_device *dev);
1644extern int i915_restore_state(struct drm_device *dev);
1645
Ben Widawsky0136db582012-04-10 21:17:01 -07001646/* i915_sysfs.c */
1647void i915_setup_sysfs(struct drm_device *dev_priv);
1648void i915_teardown_sysfs(struct drm_device *dev_priv);
1649
Chris Wilsonf899fc62010-07-20 15:44:45 -07001650/* intel_i2c.c */
1651extern int intel_setup_gmbus(struct drm_device *dev);
1652extern void intel_teardown_gmbus(struct drm_device *dev);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001653extern inline bool intel_gmbus_is_port_valid(unsigned port)
1654{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08001655 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001656}
1657
1658extern struct i2c_adapter *intel_gmbus_get_adapter(
1659 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01001660extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1661extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Chris Wilsonb8232e92010-09-28 16:41:32 +01001662extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1663{
1664 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1665}
Chris Wilsonf899fc62010-07-20 15:44:45 -07001666extern void intel_i2c_reset(struct drm_device *dev);
1667
Chris Wilson3b617962010-08-24 09:02:58 +01001668/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01001669extern int intel_opregion_setup(struct drm_device *dev);
1670#ifdef CONFIG_ACPI
1671extern void intel_opregion_init(struct drm_device *dev);
1672extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01001673extern void intel_opregion_asle_intr(struct drm_device *dev);
1674extern void intel_opregion_gse_intr(struct drm_device *dev);
1675extern void intel_opregion_enable_asle(struct drm_device *dev);
Len Brown65e082c2008-10-24 17:18:10 -04001676#else
Chris Wilson44834a62010-08-19 16:09:23 +01001677static inline void intel_opregion_init(struct drm_device *dev) { return; }
1678static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01001679static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1680static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1681static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
Len Brown65e082c2008-10-24 17:18:10 -04001682#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001683
Jesse Barnes723bfd72010-10-07 16:01:13 -07001684/* intel_acpi.c */
1685#ifdef CONFIG_ACPI
1686extern void intel_register_dsm_handler(void);
1687extern void intel_unregister_dsm_handler(void);
1688#else
1689static inline void intel_register_dsm_handler(void) { return; }
1690static inline void intel_unregister_dsm_handler(void) { return; }
1691#endif /* CONFIG_ACPI */
1692
Jesse Barnes79e53942008-11-07 14:24:08 -08001693/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02001694extern void intel_modeset_init_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001695extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01001696extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001697extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +10001698extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01001699extern void intel_modeset_setup_hw_state(struct drm_device *dev,
1700 bool force_restore);
Adam Jacksonee5382a2010-04-23 11:17:39 -04001701extern bool intel_fbc_enabled(struct drm_device *dev);
Chris Wilson43a95392011-07-08 12:22:36 +01001702extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001703extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Keith Packard9fb526d2011-09-26 22:24:57 -07001704extern void ironlake_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001705extern void gen6_set_rps(struct drm_device *dev, u8 val);
Akshay Joshi0206e352011-08-16 15:34:10 -04001706extern void intel_detect_pch(struct drm_device *dev);
1707extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07001708extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001709
Ben Widawsky2911a352012-04-05 14:47:36 -07001710extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07001711int i915_reg_read_ioctl(struct drm_device *dev, void *data,
1712 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07001713
Chris Wilson6ef3d422010-08-04 20:26:07 +01001714/* overlay */
Chris Wilson3bd3c932010-08-19 08:19:30 +01001715#ifdef CONFIG_DEBUG_FS
Chris Wilson6ef3d422010-08-04 20:26:07 +01001716extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1717extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001718
1719extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1720extern void intel_display_print_error_state(struct seq_file *m,
1721 struct drm_device *dev,
1722 struct intel_display_error_state *error);
Chris Wilson3bd3c932010-08-19 08:19:30 +01001723#endif
Chris Wilson6ef3d422010-08-04 20:26:07 +01001724
Ben Widawskyb7287d82011-04-25 11:22:22 -07001725/* On SNB platform, before reading ring registers forcewake bit
1726 * must be set to prevent GT core from power down and stale values being
1727 * returned.
1728 */
Ben Widawskyfcca7922011-04-25 11:23:07 -07001729void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1730void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
Ben Widawsky67a37442012-02-09 10:15:20 +01001731int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07001732
Ben Widawsky42c05262012-09-26 10:34:00 -07001733int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
1734int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
1735
Keith Packard5f753772010-11-22 09:24:22 +00001736#define __i915_read(x, y) \
Andi Kleenf7000882011-10-13 16:08:51 -07001737 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
Ben Widawskyfcca7922011-04-25 11:23:07 -07001738
Keith Packard5f753772010-11-22 09:24:22 +00001739__i915_read(8, b)
1740__i915_read(16, w)
1741__i915_read(32, l)
1742__i915_read(64, q)
1743#undef __i915_read
1744
1745#define __i915_write(x, y) \
Andi Kleenf7000882011-10-13 16:08:51 -07001746 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
1747
Keith Packard5f753772010-11-22 09:24:22 +00001748__i915_write(8, b)
1749__i915_write(16, w)
1750__i915_write(32, l)
1751__i915_write(64, q)
1752#undef __i915_write
1753
1754#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1755#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1756
1757#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1758#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1759#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1760#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1761
1762#define I915_READ(reg) i915_read32(dev_priv, (reg))
1763#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
Zou Nan haicae58522010-11-09 17:17:32 +08001764#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1765#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
Keith Packard5f753772010-11-22 09:24:22 +00001766
1767#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1768#define I915_READ64(reg) i915_read64(dev_priv, (reg))
Zou Nan haicae58522010-11-09 17:17:32 +08001769
1770#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1771#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1772
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08001773
Linus Torvalds1da177e2005-04-16 15:20:36 -07001774#endif