blob: e515aad478585b7b72d5a080aa708688853252e9 [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010030#include <linux/circ_buf.h>
Daniel Vetter926321d2013-10-16 13:30:34 +020031#include <linux/ctype.h>
Chris Wilsonf3cd4742009-10-13 22:20:20 +010032#include <linux/debugfs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040034#include <linux/export.h>
Chris Wilson6d2b8882013-08-07 18:30:54 +010035#include <linux/list_sort.h>
Jesse Barnesec013e72013-08-20 10:29:23 +010036#include <asm/msr-index.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drmP.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010038#include "intel_drv.h"
Chris Wilsone5c65262010-11-01 11:35:28 +000039#include "intel_ringbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/i915_drm.h>
Ben Gamari20172632009-02-17 20:08:50 -050041#include "i915_drv.h"
42
Chris Wilsonf13d3f72010-09-20 17:36:15 +010043enum {
Chris Wilson69dc4982010-10-19 10:36:51 +010044 ACTIVE_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010045 INACTIVE_LIST,
Chris Wilsond21d5972010-09-26 11:19:33 +010046 PINNED_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010047};
Ben Gamari433e12f2009-02-17 20:08:51 -050048
Chris Wilson70d39fe2010-08-25 16:03:34 +010049static const char *yesno(int v)
50{
51 return v ? "yes" : "no";
52}
53
Damien Lespiau497666d2013-10-15 18:55:39 +010054/* As the drm_debugfs_init() routines are called before dev->dev_private is
55 * allocated we need to hook into the minor for release. */
56static int
57drm_add_fake_info_node(struct drm_minor *minor,
58 struct dentry *ent,
59 const void *key)
60{
61 struct drm_info_node *node;
62
63 node = kmalloc(sizeof(*node), GFP_KERNEL);
64 if (node == NULL) {
65 debugfs_remove(ent);
66 return -ENOMEM;
67 }
68
69 node->minor = minor;
70 node->dent = ent;
71 node->info_ent = (void *) key;
72
73 mutex_lock(&minor->debugfs_lock);
74 list_add(&node->list, &minor->debugfs_list);
75 mutex_unlock(&minor->debugfs_lock);
76
77 return 0;
78}
79
Chris Wilson70d39fe2010-08-25 16:03:34 +010080static int i915_capabilities(struct seq_file *m, void *data)
81{
Damien Lespiau9f25d002014-05-13 15:30:28 +010082 struct drm_info_node *node = m->private;
Chris Wilson70d39fe2010-08-25 16:03:34 +010083 struct drm_device *dev = node->minor->dev;
84 const struct intel_device_info *info = INTEL_INFO(dev);
85
86 seq_printf(m, "gen: %d\n", info->gen);
Paulo Zanoni03d00ac2011-10-14 18:17:41 -030087 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
Damien Lespiau79fc46d2013-04-23 16:37:17 +010088#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
89#define SEP_SEMICOLON ;
90 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
91#undef PRINT_FLAG
92#undef SEP_SEMICOLON
Chris Wilson70d39fe2010-08-25 16:03:34 +010093
94 return 0;
95}
Ben Gamari433e12f2009-02-17 20:08:51 -050096
Chris Wilson05394f32010-11-08 19:18:58 +000097static const char *get_pin_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000098{
Daniel Vetter4feb7652014-11-24 11:21:52 +010099 if (i915_gem_obj_is_pinned(obj))
Chris Wilsona6172a82009-02-11 14:26:38 +0000100 return "p";
101 else
102 return " ";
103}
104
Chris Wilson05394f32010-11-08 19:18:58 +0000105static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +0000106{
Akshay Joshi0206e352011-08-16 15:34:10 -0400107 switch (obj->tiling_mode) {
108 default:
109 case I915_TILING_NONE: return " ";
110 case I915_TILING_X: return "X";
111 case I915_TILING_Y: return "Y";
112 }
Chris Wilsona6172a82009-02-11 14:26:38 +0000113}
114
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700115static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
116{
Tvrtko Ursulinaff43762014-10-24 12:42:33 +0100117 return i915_gem_obj_to_ggtt(obj) ? "g" : " ";
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700118}
119
Chris Wilson37811fc2010-08-25 22:45:57 +0100120static void
121describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
122{
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700123 struct i915_vma *vma;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800124 int pin_count = 0;
125
Ville Syrjäläfb1ae912013-08-22 19:21:30 +0300126 seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %u %u %u%s%s%s",
Chris Wilson37811fc2010-08-25 22:45:57 +0100127 &obj->base,
128 get_pin_flag(obj),
129 get_tiling_flag(obj),
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700130 get_global_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800131 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100132 obj->base.read_domains,
133 obj->base.write_domain,
John Harrison97b2a6a2014-11-24 18:49:26 +0000134 i915_gem_request_get_seqno(obj->last_read_req),
135 i915_gem_request_get_seqno(obj->last_write_req),
136 i915_gem_request_get_seqno(obj->last_fenced_req),
Chris Wilson0a4cd7c2014-08-22 14:41:39 +0100137 i915_cache_level_str(to_i915(obj->base.dev), obj->cache_level),
Chris Wilson37811fc2010-08-25 22:45:57 +0100138 obj->dirty ? " dirty" : "",
139 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
140 if (obj->base.name)
141 seq_printf(m, " (name: %d)", obj->base.name);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800142 list_for_each_entry(vma, &obj->vma_list, vma_link)
143 if (vma->pin_count > 0)
144 pin_count++;
145 seq_printf(m, " (pinned x %d)", pin_count);
Chris Wilsoncc98b412013-08-09 12:25:09 +0100146 if (obj->pin_display)
147 seq_printf(m, " (display)");
Chris Wilson37811fc2010-08-25 22:45:57 +0100148 if (obj->fence_reg != I915_FENCE_REG_NONE)
149 seq_printf(m, " (fence: %d)", obj->fence_reg);
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700150 list_for_each_entry(vma, &obj->vma_list, vma_link) {
151 if (!i915_is_ggtt(vma->vm))
152 seq_puts(m, " (pp");
153 else
154 seq_puts(m, " (g");
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000155 seq_printf(m, "gtt offset: %08lx, size: %08lx, type: %u)",
156 vma->node.start, vma->node.size,
157 vma->ggtt_view.type);
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700158 }
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000159 if (obj->stolen)
160 seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
Chris Wilson6299f992010-11-24 12:23:44 +0000161 if (obj->pin_mappable || obj->fault_mappable) {
162 char s[3], *t = s;
163 if (obj->pin_mappable)
164 *t++ = 'p';
165 if (obj->fault_mappable)
166 *t++ = 'f';
167 *t = '\0';
168 seq_printf(m, " (%s mappable)", s);
169 }
John Harrison41c52412014-11-24 18:49:43 +0000170 if (obj->last_read_req != NULL)
171 seq_printf(m, " (%s)",
172 i915_gem_request_get_ring(obj->last_read_req)->name);
Daniel Vetterd5a81ef2014-06-18 14:46:49 +0200173 if (obj->frontbuffer_bits)
174 seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
Chris Wilson37811fc2010-08-25 22:45:57 +0100175}
176
Oscar Mateo273497e2014-05-22 14:13:37 +0100177static void describe_ctx(struct seq_file *m, struct intel_context *ctx)
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700178{
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100179 seq_putc(m, ctx->legacy_hw_ctx.initialized ? 'I' : 'i');
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700180 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
181 seq_putc(m, ' ');
182}
183
Ben Gamari433e12f2009-02-17 20:08:51 -0500184static int i915_gem_object_list_info(struct seq_file *m, void *data)
Ben Gamari20172632009-02-17 20:08:50 -0500185{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100186 struct drm_info_node *node = m->private;
Ben Gamari433e12f2009-02-17 20:08:51 -0500187 uintptr_t list = (uintptr_t) node->info_ent->data;
188 struct list_head *head;
Ben Gamari20172632009-02-17 20:08:50 -0500189 struct drm_device *dev = node->minor->dev;
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700190 struct drm_i915_private *dev_priv = dev->dev_private;
191 struct i915_address_space *vm = &dev_priv->gtt.base;
Ben Widawskyca191b12013-07-31 17:00:14 -0700192 struct i915_vma *vma;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100193 size_t total_obj_size, total_gtt_size;
194 int count, ret;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100195
196 ret = mutex_lock_interruptible(&dev->struct_mutex);
197 if (ret)
198 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500199
Ben Widawskyca191b12013-07-31 17:00:14 -0700200 /* FIXME: the user of this interface might want more than just GGTT */
Ben Gamari433e12f2009-02-17 20:08:51 -0500201 switch (list) {
202 case ACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100203 seq_puts(m, "Active:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700204 head = &vm->active_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500205 break;
206 case INACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100207 seq_puts(m, "Inactive:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700208 head = &vm->inactive_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500209 break;
Ben Gamari433e12f2009-02-17 20:08:51 -0500210 default:
Chris Wilsonde227ef2010-07-03 07:58:38 +0100211 mutex_unlock(&dev->struct_mutex);
212 return -EINVAL;
Ben Gamari433e12f2009-02-17 20:08:51 -0500213 }
214
Chris Wilson8f2480f2010-09-26 11:44:19 +0100215 total_obj_size = total_gtt_size = count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700216 list_for_each_entry(vma, head, mm_list) {
217 seq_printf(m, " ");
218 describe_obj(m, vma->obj);
219 seq_printf(m, "\n");
220 total_obj_size += vma->obj->base.size;
221 total_gtt_size += vma->node.size;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100222 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500223 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100224 mutex_unlock(&dev->struct_mutex);
Carl Worth5e118f42009-03-20 11:54:25 -0700225
Chris Wilson8f2480f2010-09-26 11:44:19 +0100226 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
227 count, total_obj_size, total_gtt_size);
Ben Gamari20172632009-02-17 20:08:50 -0500228 return 0;
229}
230
Chris Wilson6d2b8882013-08-07 18:30:54 +0100231static int obj_rank_by_stolen(void *priv,
232 struct list_head *A, struct list_head *B)
233{
234 struct drm_i915_gem_object *a =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200235 container_of(A, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100236 struct drm_i915_gem_object *b =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200237 container_of(B, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100238
239 return a->stolen->start - b->stolen->start;
240}
241
242static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
243{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100244 struct drm_info_node *node = m->private;
Chris Wilson6d2b8882013-08-07 18:30:54 +0100245 struct drm_device *dev = node->minor->dev;
246 struct drm_i915_private *dev_priv = dev->dev_private;
247 struct drm_i915_gem_object *obj;
248 size_t total_obj_size, total_gtt_size;
249 LIST_HEAD(stolen);
250 int count, ret;
251
252 ret = mutex_lock_interruptible(&dev->struct_mutex);
253 if (ret)
254 return ret;
255
256 total_obj_size = total_gtt_size = count = 0;
257 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
258 if (obj->stolen == NULL)
259 continue;
260
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200261 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100262
263 total_obj_size += obj->base.size;
264 total_gtt_size += i915_gem_obj_ggtt_size(obj);
265 count++;
266 }
267 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
268 if (obj->stolen == NULL)
269 continue;
270
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200271 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100272
273 total_obj_size += obj->base.size;
274 count++;
275 }
276 list_sort(NULL, &stolen, obj_rank_by_stolen);
277 seq_puts(m, "Stolen:\n");
278 while (!list_empty(&stolen)) {
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200279 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100280 seq_puts(m, " ");
281 describe_obj(m, obj);
282 seq_putc(m, '\n');
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200283 list_del_init(&obj->obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100284 }
285 mutex_unlock(&dev->struct_mutex);
286
287 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
288 count, total_obj_size, total_gtt_size);
289 return 0;
290}
291
Chris Wilson6299f992010-11-24 12:23:44 +0000292#define count_objects(list, member) do { \
293 list_for_each_entry(obj, list, member) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700294 size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000295 ++count; \
296 if (obj->map_and_fenceable) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700297 mappable_size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000298 ++mappable_count; \
299 } \
300 } \
Akshay Joshi0206e352011-08-16 15:34:10 -0400301} while (0)
Chris Wilson6299f992010-11-24 12:23:44 +0000302
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100303struct file_stats {
Chris Wilson6313c202014-03-19 13:45:45 +0000304 struct drm_i915_file_private *file_priv;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100305 int count;
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000306 size_t total, unbound;
307 size_t global, shared;
308 size_t active, inactive;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100309};
310
311static int per_file_stats(int id, void *ptr, void *data)
312{
313 struct drm_i915_gem_object *obj = ptr;
314 struct file_stats *stats = data;
Chris Wilson6313c202014-03-19 13:45:45 +0000315 struct i915_vma *vma;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100316
317 stats->count++;
318 stats->total += obj->base.size;
319
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000320 if (obj->base.name || obj->base.dma_buf)
321 stats->shared += obj->base.size;
322
Chris Wilson6313c202014-03-19 13:45:45 +0000323 if (USES_FULL_PPGTT(obj->base.dev)) {
324 list_for_each_entry(vma, &obj->vma_list, vma_link) {
325 struct i915_hw_ppgtt *ppgtt;
326
327 if (!drm_mm_node_allocated(&vma->node))
328 continue;
329
330 if (i915_is_ggtt(vma->vm)) {
331 stats->global += obj->base.size;
332 continue;
333 }
334
335 ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
Daniel Vetter4d884702014-08-06 15:04:47 +0200336 if (ppgtt->file_priv != stats->file_priv)
Chris Wilson6313c202014-03-19 13:45:45 +0000337 continue;
338
John Harrison41c52412014-11-24 18:49:43 +0000339 if (obj->active) /* XXX per-vma statistic */
Chris Wilson6313c202014-03-19 13:45:45 +0000340 stats->active += obj->base.size;
341 else
342 stats->inactive += obj->base.size;
343
344 return 0;
345 }
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100346 } else {
Chris Wilson6313c202014-03-19 13:45:45 +0000347 if (i915_gem_obj_ggtt_bound(obj)) {
348 stats->global += obj->base.size;
John Harrison41c52412014-11-24 18:49:43 +0000349 if (obj->active)
Chris Wilson6313c202014-03-19 13:45:45 +0000350 stats->active += obj->base.size;
351 else
352 stats->inactive += obj->base.size;
353 return 0;
354 }
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100355 }
356
Chris Wilson6313c202014-03-19 13:45:45 +0000357 if (!list_empty(&obj->global_list))
358 stats->unbound += obj->base.size;
359
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100360 return 0;
361}
362
Brad Volkin493018d2014-12-11 12:13:08 -0800363#define print_file_stats(m, name, stats) \
364 seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu global, %zu shared, %zu unbound)\n", \
365 name, \
366 stats.count, \
367 stats.total, \
368 stats.active, \
369 stats.inactive, \
370 stats.global, \
371 stats.shared, \
372 stats.unbound)
373
374static void print_batch_pool_stats(struct seq_file *m,
375 struct drm_i915_private *dev_priv)
376{
377 struct drm_i915_gem_object *obj;
378 struct file_stats stats;
379
380 memset(&stats, 0, sizeof(stats));
381
382 list_for_each_entry(obj,
383 &dev_priv->mm.batch_pool.cache_list,
384 batch_pool_list)
385 per_file_stats(0, obj, &stats);
386
387 print_file_stats(m, "batch pool", stats);
388}
389
Ben Widawskyca191b12013-07-31 17:00:14 -0700390#define count_vmas(list, member) do { \
391 list_for_each_entry(vma, list, member) { \
392 size += i915_gem_obj_ggtt_size(vma->obj); \
393 ++count; \
394 if (vma->obj->map_and_fenceable) { \
395 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
396 ++mappable_count; \
397 } \
398 } \
399} while (0)
400
401static int i915_gem_object_info(struct seq_file *m, void* data)
Chris Wilson73aa8082010-09-30 11:46:12 +0100402{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100403 struct drm_info_node *node = m->private;
Chris Wilson73aa8082010-09-30 11:46:12 +0100404 struct drm_device *dev = node->minor->dev;
405 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200406 u32 count, mappable_count, purgeable_count;
407 size_t size, mappable_size, purgeable_size;
Chris Wilson6299f992010-11-24 12:23:44 +0000408 struct drm_i915_gem_object *obj;
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700409 struct i915_address_space *vm = &dev_priv->gtt.base;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100410 struct drm_file *file;
Ben Widawskyca191b12013-07-31 17:00:14 -0700411 struct i915_vma *vma;
Chris Wilson73aa8082010-09-30 11:46:12 +0100412 int ret;
413
414 ret = mutex_lock_interruptible(&dev->struct_mutex);
415 if (ret)
416 return ret;
417
Chris Wilson6299f992010-11-24 12:23:44 +0000418 seq_printf(m, "%u objects, %zu bytes\n",
419 dev_priv->mm.object_count,
420 dev_priv->mm.object_memory);
421
422 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700423 count_objects(&dev_priv->mm.bound_list, global_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000424 seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
425 count, mappable_count, size, mappable_size);
426
427 size = count = mappable_size = mappable_count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700428 count_vmas(&vm->active_list, mm_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000429 seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
430 count, mappable_count, size, mappable_size);
431
432 size = count = mappable_size = mappable_count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700433 count_vmas(&vm->inactive_list, mm_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000434 seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
435 count, mappable_count, size, mappable_size);
436
Chris Wilsonb7abb712012-08-20 11:33:30 +0200437 size = count = purgeable_size = purgeable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700438 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
Chris Wilson6c085a72012-08-20 11:40:46 +0200439 size += obj->base.size, ++count;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200440 if (obj->madv == I915_MADV_DONTNEED)
441 purgeable_size += obj->base.size, ++purgeable_count;
442 }
Chris Wilson6c085a72012-08-20 11:40:46 +0200443 seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
444
Chris Wilson6299f992010-11-24 12:23:44 +0000445 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700446 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilson6299f992010-11-24 12:23:44 +0000447 if (obj->fault_mappable) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700448 size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000449 ++count;
450 }
451 if (obj->pin_mappable) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700452 mappable_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000453 ++mappable_count;
454 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200455 if (obj->madv == I915_MADV_DONTNEED) {
456 purgeable_size += obj->base.size;
457 ++purgeable_count;
458 }
Chris Wilson6299f992010-11-24 12:23:44 +0000459 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200460 seq_printf(m, "%u purgeable objects, %zu bytes\n",
461 purgeable_count, purgeable_size);
Chris Wilson6299f992010-11-24 12:23:44 +0000462 seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
463 mappable_count, mappable_size);
464 seq_printf(m, "%u fault mappable objects, %zu bytes\n",
465 count, size);
466
Ben Widawsky93d18792013-01-17 12:45:17 -0800467 seq_printf(m, "%zu [%lu] gtt total\n",
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700468 dev_priv->gtt.base.total,
469 dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
Chris Wilson73aa8082010-09-30 11:46:12 +0100470
Damien Lespiau267f0c92013-06-24 22:59:48 +0100471 seq_putc(m, '\n');
Brad Volkin493018d2014-12-11 12:13:08 -0800472 print_batch_pool_stats(m, dev_priv);
473
474 seq_putc(m, '\n');
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100475 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
476 struct file_stats stats;
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900477 struct task_struct *task;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100478
479 memset(&stats, 0, sizeof(stats));
Chris Wilson6313c202014-03-19 13:45:45 +0000480 stats.file_priv = file->driver_priv;
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100481 spin_lock(&file->table_lock);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100482 idr_for_each(&file->object_idr, per_file_stats, &stats);
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100483 spin_unlock(&file->table_lock);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900484 /*
485 * Although we have a valid reference on file->pid, that does
486 * not guarantee that the task_struct who called get_pid() is
487 * still alive (e.g. get_pid(current) => fork() => exit()).
488 * Therefore, we need to protect this ->comm access using RCU.
489 */
490 rcu_read_lock();
491 task = pid_task(file->pid, PIDTYPE_PID);
Brad Volkin493018d2014-12-11 12:13:08 -0800492 print_file_stats(m, task ? task->comm : "<unknown>", stats);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900493 rcu_read_unlock();
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100494 }
495
Chris Wilson73aa8082010-09-30 11:46:12 +0100496 mutex_unlock(&dev->struct_mutex);
497
498 return 0;
499}
500
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100501static int i915_gem_gtt_info(struct seq_file *m, void *data)
Chris Wilson08c18322011-01-10 00:00:24 +0000502{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100503 struct drm_info_node *node = m->private;
Chris Wilson08c18322011-01-10 00:00:24 +0000504 struct drm_device *dev = node->minor->dev;
Chris Wilson1b502472012-04-24 15:47:30 +0100505 uintptr_t list = (uintptr_t) node->info_ent->data;
Chris Wilson08c18322011-01-10 00:00:24 +0000506 struct drm_i915_private *dev_priv = dev->dev_private;
507 struct drm_i915_gem_object *obj;
508 size_t total_obj_size, total_gtt_size;
509 int count, ret;
510
511 ret = mutex_lock_interruptible(&dev->struct_mutex);
512 if (ret)
513 return ret;
514
515 total_obj_size = total_gtt_size = count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700516 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800517 if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
Chris Wilson1b502472012-04-24 15:47:30 +0100518 continue;
519
Damien Lespiau267f0c92013-06-24 22:59:48 +0100520 seq_puts(m, " ");
Chris Wilson08c18322011-01-10 00:00:24 +0000521 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100522 seq_putc(m, '\n');
Chris Wilson08c18322011-01-10 00:00:24 +0000523 total_obj_size += obj->base.size;
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700524 total_gtt_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson08c18322011-01-10 00:00:24 +0000525 count++;
526 }
527
528 mutex_unlock(&dev->struct_mutex);
529
530 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
531 count, total_obj_size, total_gtt_size);
532
533 return 0;
534}
535
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100536static int i915_gem_pageflip_info(struct seq_file *m, void *data)
537{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100538 struct drm_info_node *node = m->private;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100539 struct drm_device *dev = node->minor->dev;
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100540 struct drm_i915_private *dev_priv = dev->dev_private;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100541 struct intel_crtc *crtc;
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200542 int ret;
543
544 ret = mutex_lock_interruptible(&dev->struct_mutex);
545 if (ret)
546 return ret;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100547
Damien Lespiaud3fcc802014-05-13 23:32:22 +0100548 for_each_intel_crtc(dev, crtc) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800549 const char pipe = pipe_name(crtc->pipe);
550 const char plane = plane_name(crtc->plane);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100551 struct intel_unpin_work *work;
552
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200553 spin_lock_irq(&dev->event_lock);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100554 work = crtc->unpin_work;
555 if (work == NULL) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800556 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100557 pipe, plane);
558 } else {
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100559 u32 addr;
560
Chris Wilsone7d841c2012-12-03 11:36:30 +0000561 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800562 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100563 pipe, plane);
564 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800565 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100566 pipe, plane);
567 }
Daniel Vetter3a8a9462014-11-26 14:39:48 +0100568 if (work->flip_queued_req) {
569 struct intel_engine_cs *ring =
570 i915_gem_request_get_ring(work->flip_queued_req);
571
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100572 seq_printf(m, "Flip queued on %s at seqno %u, next seqno %u [current breadcrumb %u], completed? %d\n",
Daniel Vetter3a8a9462014-11-26 14:39:48 +0100573 ring->name,
John Harrisonf06cc1b2014-11-24 18:49:37 +0000574 i915_gem_request_get_seqno(work->flip_queued_req),
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100575 dev_priv->next_seqno,
Daniel Vetter3a8a9462014-11-26 14:39:48 +0100576 ring->get_seqno(ring, true),
John Harrison1b5a4332014-11-24 18:49:42 +0000577 i915_gem_request_completed(work->flip_queued_req, true));
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100578 } else
579 seq_printf(m, "Flip not associated with any ring\n");
580 seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
581 work->flip_queued_vblank,
582 work->flip_ready_vblank,
583 drm_vblank_count(dev, crtc->pipe));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100584 if (work->enable_stall_check)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100585 seq_puts(m, "Stall check enabled, ");
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100586 else
Damien Lespiau267f0c92013-06-24 22:59:48 +0100587 seq_puts(m, "Stall check waiting for page flip ioctl, ");
Chris Wilsone7d841c2012-12-03 11:36:30 +0000588 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100589
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100590 if (INTEL_INFO(dev)->gen >= 4)
591 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
592 else
593 addr = I915_READ(DSPADDR(crtc->plane));
594 seq_printf(m, "Current scanout address 0x%08x\n", addr);
595
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100596 if (work->pending_flip_obj) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100597 seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
598 seq_printf(m, "MMIO update completed? %d\n", addr == work->gtt_offset);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100599 }
600 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200601 spin_unlock_irq(&dev->event_lock);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100602 }
603
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200604 mutex_unlock(&dev->struct_mutex);
605
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100606 return 0;
607}
608
Brad Volkin493018d2014-12-11 12:13:08 -0800609static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
610{
611 struct drm_info_node *node = m->private;
612 struct drm_device *dev = node->minor->dev;
613 struct drm_i915_private *dev_priv = dev->dev_private;
614 struct drm_i915_gem_object *obj;
615 int count = 0;
616 int ret;
617
618 ret = mutex_lock_interruptible(&dev->struct_mutex);
619 if (ret)
620 return ret;
621
622 seq_puts(m, "cache:\n");
623 list_for_each_entry(obj,
624 &dev_priv->mm.batch_pool.cache_list,
625 batch_pool_list) {
626 seq_puts(m, " ");
627 describe_obj(m, obj);
628 seq_putc(m, '\n');
629 count++;
630 }
631
632 seq_printf(m, "total: %d\n", count);
633
634 mutex_unlock(&dev->struct_mutex);
635
636 return 0;
637}
638
Ben Gamari20172632009-02-17 20:08:50 -0500639static int i915_gem_request_info(struct seq_file *m, void *data)
640{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100641 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500642 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300643 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100644 struct intel_engine_cs *ring;
Ben Gamari20172632009-02-17 20:08:50 -0500645 struct drm_i915_gem_request *gem_request;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100646 int ret, count, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100647
648 ret = mutex_lock_interruptible(&dev->struct_mutex);
649 if (ret)
650 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500651
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100652 count = 0;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100653 for_each_ring(ring, dev_priv, i) {
654 if (list_empty(&ring->request_list))
655 continue;
656
657 seq_printf(m, "%s requests:\n", ring->name);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100658 list_for_each_entry(gem_request,
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100659 &ring->request_list,
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100660 list) {
661 seq_printf(m, " %d @ %d\n",
662 gem_request->seqno,
663 (int) (jiffies - gem_request->emitted_jiffies));
664 }
665 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500666 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100667 mutex_unlock(&dev->struct_mutex);
668
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100669 if (count == 0)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100670 seq_puts(m, "No requests\n");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100671
Ben Gamari20172632009-02-17 20:08:50 -0500672 return 0;
673}
674
Chris Wilsonb2223492010-10-27 15:27:33 +0100675static void i915_ring_seqno_info(struct seq_file *m,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100676 struct intel_engine_cs *ring)
Chris Wilsonb2223492010-10-27 15:27:33 +0100677{
678 if (ring->get_seqno) {
Mika Kuoppala43a7b922012-12-04 15:12:01 +0200679 seq_printf(m, "Current sequence (%s): %u\n",
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100680 ring->name, ring->get_seqno(ring, false));
Chris Wilsonb2223492010-10-27 15:27:33 +0100681 }
682}
683
Ben Gamari20172632009-02-17 20:08:50 -0500684static int i915_gem_seqno_info(struct seq_file *m, void *data)
685{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100686 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500687 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300688 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100689 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000690 int ret, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100691
692 ret = mutex_lock_interruptible(&dev->struct_mutex);
693 if (ret)
694 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200695 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500696
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100697 for_each_ring(ring, dev_priv, i)
698 i915_ring_seqno_info(m, ring);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100699
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200700 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100701 mutex_unlock(&dev->struct_mutex);
702
Ben Gamari20172632009-02-17 20:08:50 -0500703 return 0;
704}
705
706
707static int i915_interrupt_info(struct seq_file *m, void *data)
708{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100709 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500710 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300711 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100712 struct intel_engine_cs *ring;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800713 int ret, i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100714
715 ret = mutex_lock_interruptible(&dev->struct_mutex);
716 if (ret)
717 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200718 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500719
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300720 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300721 seq_printf(m, "Master Interrupt Control:\t%08x\n",
722 I915_READ(GEN8_MASTER_IRQ));
723
724 seq_printf(m, "Display IER:\t%08x\n",
725 I915_READ(VLV_IER));
726 seq_printf(m, "Display IIR:\t%08x\n",
727 I915_READ(VLV_IIR));
728 seq_printf(m, "Display IIR_RW:\t%08x\n",
729 I915_READ(VLV_IIR_RW));
730 seq_printf(m, "Display IMR:\t%08x\n",
731 I915_READ(VLV_IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100732 for_each_pipe(dev_priv, pipe)
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300733 seq_printf(m, "Pipe %c stat:\t%08x\n",
734 pipe_name(pipe),
735 I915_READ(PIPESTAT(pipe)));
736
737 seq_printf(m, "Port hotplug:\t%08x\n",
738 I915_READ(PORT_HOTPLUG_EN));
739 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
740 I915_READ(VLV_DPFLIPSTAT));
741 seq_printf(m, "DPINVGTT:\t%08x\n",
742 I915_READ(DPINVGTT));
743
744 for (i = 0; i < 4; i++) {
745 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
746 i, I915_READ(GEN8_GT_IMR(i)));
747 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
748 i, I915_READ(GEN8_GT_IIR(i)));
749 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
750 i, I915_READ(GEN8_GT_IER(i)));
751 }
752
753 seq_printf(m, "PCU interrupt mask:\t%08x\n",
754 I915_READ(GEN8_PCU_IMR));
755 seq_printf(m, "PCU interrupt identity:\t%08x\n",
756 I915_READ(GEN8_PCU_IIR));
757 seq_printf(m, "PCU interrupt enable:\t%08x\n",
758 I915_READ(GEN8_PCU_IER));
759 } else if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawskya123f152013-11-02 21:07:10 -0700760 seq_printf(m, "Master Interrupt Control:\t%08x\n",
761 I915_READ(GEN8_MASTER_IRQ));
762
763 for (i = 0; i < 4; i++) {
764 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
765 i, I915_READ(GEN8_GT_IMR(i)));
766 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
767 i, I915_READ(GEN8_GT_IIR(i)));
768 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
769 i, I915_READ(GEN8_GT_IER(i)));
770 }
771
Damien Lespiau055e3932014-08-18 13:49:10 +0100772 for_each_pipe(dev_priv, pipe) {
Daniel Vetterf458ebb2014-09-30 10:56:39 +0200773 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanoni22c59962014-08-08 17:45:32 -0300774 POWER_DOMAIN_PIPE(pipe))) {
775 seq_printf(m, "Pipe %c power disabled\n",
776 pipe_name(pipe));
777 continue;
778 }
Ben Widawskya123f152013-11-02 21:07:10 -0700779 seq_printf(m, "Pipe %c IMR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000780 pipe_name(pipe),
781 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700782 seq_printf(m, "Pipe %c IIR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000783 pipe_name(pipe),
784 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700785 seq_printf(m, "Pipe %c IER:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000786 pipe_name(pipe),
787 I915_READ(GEN8_DE_PIPE_IER(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700788 }
789
790 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
791 I915_READ(GEN8_DE_PORT_IMR));
792 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
793 I915_READ(GEN8_DE_PORT_IIR));
794 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
795 I915_READ(GEN8_DE_PORT_IER));
796
797 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
798 I915_READ(GEN8_DE_MISC_IMR));
799 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
800 I915_READ(GEN8_DE_MISC_IIR));
801 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
802 I915_READ(GEN8_DE_MISC_IER));
803
804 seq_printf(m, "PCU interrupt mask:\t%08x\n",
805 I915_READ(GEN8_PCU_IMR));
806 seq_printf(m, "PCU interrupt identity:\t%08x\n",
807 I915_READ(GEN8_PCU_IIR));
808 seq_printf(m, "PCU interrupt enable:\t%08x\n",
809 I915_READ(GEN8_PCU_IER));
810 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700811 seq_printf(m, "Display IER:\t%08x\n",
812 I915_READ(VLV_IER));
813 seq_printf(m, "Display IIR:\t%08x\n",
814 I915_READ(VLV_IIR));
815 seq_printf(m, "Display IIR_RW:\t%08x\n",
816 I915_READ(VLV_IIR_RW));
817 seq_printf(m, "Display IMR:\t%08x\n",
818 I915_READ(VLV_IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100819 for_each_pipe(dev_priv, pipe)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700820 seq_printf(m, "Pipe %c stat:\t%08x\n",
821 pipe_name(pipe),
822 I915_READ(PIPESTAT(pipe)));
823
824 seq_printf(m, "Master IER:\t%08x\n",
825 I915_READ(VLV_MASTER_IER));
826
827 seq_printf(m, "Render IER:\t%08x\n",
828 I915_READ(GTIER));
829 seq_printf(m, "Render IIR:\t%08x\n",
830 I915_READ(GTIIR));
831 seq_printf(m, "Render IMR:\t%08x\n",
832 I915_READ(GTIMR));
833
834 seq_printf(m, "PM IER:\t\t%08x\n",
835 I915_READ(GEN6_PMIER));
836 seq_printf(m, "PM IIR:\t\t%08x\n",
837 I915_READ(GEN6_PMIIR));
838 seq_printf(m, "PM IMR:\t\t%08x\n",
839 I915_READ(GEN6_PMIMR));
840
841 seq_printf(m, "Port hotplug:\t%08x\n",
842 I915_READ(PORT_HOTPLUG_EN));
843 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
844 I915_READ(VLV_DPFLIPSTAT));
845 seq_printf(m, "DPINVGTT:\t%08x\n",
846 I915_READ(DPINVGTT));
847
848 } else if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800849 seq_printf(m, "Interrupt enable: %08x\n",
850 I915_READ(IER));
851 seq_printf(m, "Interrupt identity: %08x\n",
852 I915_READ(IIR));
853 seq_printf(m, "Interrupt mask: %08x\n",
854 I915_READ(IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100855 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800856 seq_printf(m, "Pipe %c stat: %08x\n",
857 pipe_name(pipe),
858 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800859 } else {
860 seq_printf(m, "North Display Interrupt enable: %08x\n",
861 I915_READ(DEIER));
862 seq_printf(m, "North Display Interrupt identity: %08x\n",
863 I915_READ(DEIIR));
864 seq_printf(m, "North Display Interrupt mask: %08x\n",
865 I915_READ(DEIMR));
866 seq_printf(m, "South Display Interrupt enable: %08x\n",
867 I915_READ(SDEIER));
868 seq_printf(m, "South Display Interrupt identity: %08x\n",
869 I915_READ(SDEIIR));
870 seq_printf(m, "South Display Interrupt mask: %08x\n",
871 I915_READ(SDEIMR));
872 seq_printf(m, "Graphics Interrupt enable: %08x\n",
873 I915_READ(GTIER));
874 seq_printf(m, "Graphics Interrupt identity: %08x\n",
875 I915_READ(GTIIR));
876 seq_printf(m, "Graphics Interrupt mask: %08x\n",
877 I915_READ(GTIMR));
878 }
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100879 for_each_ring(ring, dev_priv, i) {
Ben Widawskya123f152013-11-02 21:07:10 -0700880 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100881 seq_printf(m,
882 "Graphics Interrupt mask (%s): %08x\n",
883 ring->name, I915_READ_IMR(ring));
Chris Wilson9862e602011-01-04 22:22:17 +0000884 }
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100885 i915_ring_seqno_info(m, ring);
Chris Wilson9862e602011-01-04 22:22:17 +0000886 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200887 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100888 mutex_unlock(&dev->struct_mutex);
889
Ben Gamari20172632009-02-17 20:08:50 -0500890 return 0;
891}
892
Chris Wilsona6172a82009-02-11 14:26:38 +0000893static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
894{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100895 struct drm_info_node *node = m->private;
Chris Wilsona6172a82009-02-11 14:26:38 +0000896 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300897 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100898 int i, ret;
899
900 ret = mutex_lock_interruptible(&dev->struct_mutex);
901 if (ret)
902 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000903
904 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
905 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
906 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +0000907 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
Chris Wilsona6172a82009-02-11 14:26:38 +0000908
Chris Wilson6c085a72012-08-20 11:40:46 +0200909 seq_printf(m, "Fence %d, pin count = %d, object = ",
910 i, dev_priv->fence_regs[i].pin_count);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100911 if (obj == NULL)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100912 seq_puts(m, "unused");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100913 else
Chris Wilson05394f32010-11-08 19:18:58 +0000914 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100915 seq_putc(m, '\n');
Chris Wilsona6172a82009-02-11 14:26:38 +0000916 }
917
Chris Wilson05394f32010-11-08 19:18:58 +0000918 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000919 return 0;
920}
921
Ben Gamari20172632009-02-17 20:08:50 -0500922static int i915_hws_info(struct seq_file *m, void *data)
923{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100924 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500925 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300926 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100927 struct intel_engine_cs *ring;
Daniel Vetter1a240d42012-11-29 22:18:51 +0100928 const u32 *hws;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100929 int i;
Ben Gamari20172632009-02-17 20:08:50 -0500930
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000931 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
Daniel Vetter1a240d42012-11-29 22:18:51 +0100932 hws = ring->status_page.page_addr;
Ben Gamari20172632009-02-17 20:08:50 -0500933 if (hws == NULL)
934 return 0;
935
936 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
937 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
938 i * 4,
939 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
940 }
941 return 0;
942}
943
Daniel Vetterd5442302012-04-27 15:17:40 +0200944static ssize_t
945i915_error_state_write(struct file *filp,
946 const char __user *ubuf,
947 size_t cnt,
948 loff_t *ppos)
949{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300950 struct i915_error_state_file_priv *error_priv = filp->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200951 struct drm_device *dev = error_priv->dev;
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200952 int ret;
Daniel Vetterd5442302012-04-27 15:17:40 +0200953
954 DRM_DEBUG_DRIVER("Resetting error state\n");
955
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200956 ret = mutex_lock_interruptible(&dev->struct_mutex);
957 if (ret)
958 return ret;
959
Daniel Vetterd5442302012-04-27 15:17:40 +0200960 i915_destroy_error_state(dev);
961 mutex_unlock(&dev->struct_mutex);
962
963 return cnt;
964}
965
966static int i915_error_state_open(struct inode *inode, struct file *file)
967{
968 struct drm_device *dev = inode->i_private;
Daniel Vetterd5442302012-04-27 15:17:40 +0200969 struct i915_error_state_file_priv *error_priv;
Daniel Vetterd5442302012-04-27 15:17:40 +0200970
971 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
972 if (!error_priv)
973 return -ENOMEM;
974
975 error_priv->dev = dev;
976
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +0300977 i915_error_state_get(dev, error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +0200978
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300979 file->private_data = error_priv;
980
981 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +0200982}
983
984static int i915_error_state_release(struct inode *inode, struct file *file)
985{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300986 struct i915_error_state_file_priv *error_priv = file->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200987
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +0300988 i915_error_state_put(error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +0200989 kfree(error_priv);
990
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300991 return 0;
992}
993
994static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
995 size_t count, loff_t *pos)
996{
997 struct i915_error_state_file_priv *error_priv = file->private_data;
998 struct drm_i915_error_state_buf error_str;
999 loff_t tmp_pos = 0;
1000 ssize_t ret_count = 0;
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001001 int ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001002
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001003 ret = i915_error_state_buf_init(&error_str, to_i915(error_priv->dev), count, *pos);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001004 if (ret)
1005 return ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001006
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001007 ret = i915_error_state_to_str(&error_str, error_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001008 if (ret)
1009 goto out;
1010
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001011 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
1012 error_str.buf,
1013 error_str.bytes);
1014
1015 if (ret_count < 0)
1016 ret = ret_count;
1017 else
1018 *pos = error_str.start + ret_count;
1019out:
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001020 i915_error_state_buf_release(&error_str);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001021 return ret ?: ret_count;
Daniel Vetterd5442302012-04-27 15:17:40 +02001022}
1023
1024static const struct file_operations i915_error_state_fops = {
1025 .owner = THIS_MODULE,
1026 .open = i915_error_state_open,
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001027 .read = i915_error_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +02001028 .write = i915_error_state_write,
1029 .llseek = default_llseek,
1030 .release = i915_error_state_release,
1031};
1032
Kees Cook647416f2013-03-10 14:10:06 -07001033static int
1034i915_next_seqno_get(void *data, u64 *val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001035{
Kees Cook647416f2013-03-10 14:10:06 -07001036 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001037 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala40633212012-12-04 15:12:00 +02001038 int ret;
1039
1040 ret = mutex_lock_interruptible(&dev->struct_mutex);
1041 if (ret)
1042 return ret;
1043
Kees Cook647416f2013-03-10 14:10:06 -07001044 *val = dev_priv->next_seqno;
Mika Kuoppala40633212012-12-04 15:12:00 +02001045 mutex_unlock(&dev->struct_mutex);
1046
Kees Cook647416f2013-03-10 14:10:06 -07001047 return 0;
Mika Kuoppala40633212012-12-04 15:12:00 +02001048}
1049
Kees Cook647416f2013-03-10 14:10:06 -07001050static int
1051i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001052{
Kees Cook647416f2013-03-10 14:10:06 -07001053 struct drm_device *dev = data;
Mika Kuoppala40633212012-12-04 15:12:00 +02001054 int ret;
1055
Mika Kuoppala40633212012-12-04 15:12:00 +02001056 ret = mutex_lock_interruptible(&dev->struct_mutex);
1057 if (ret)
1058 return ret;
1059
Mika Kuoppalae94fbaa2012-12-19 11:13:09 +02001060 ret = i915_gem_set_seqno(dev, val);
Mika Kuoppala40633212012-12-04 15:12:00 +02001061 mutex_unlock(&dev->struct_mutex);
1062
Kees Cook647416f2013-03-10 14:10:06 -07001063 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +02001064}
1065
Kees Cook647416f2013-03-10 14:10:06 -07001066DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1067 i915_next_seqno_get, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03001068 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +02001069
Deepak Sadb4bd12014-03-31 11:30:02 +05301070static int i915_frequency_info(struct seq_file *m, void *unused)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001071{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001072 struct drm_info_node *node = m->private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001073 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001074 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001075 int ret = 0;
1076
1077 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001078
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07001079 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1080
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001081 if (IS_GEN5(dev)) {
1082 u16 rgvswctl = I915_READ16(MEMSWCTL);
1083 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1084
1085 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1086 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1087 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1088 MEMSTAT_VID_SHIFT);
1089 seq_printf(m, "Current P-state: %d\n",
1090 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07001091 } else if (IS_GEN6(dev) || (IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) ||
1092 IS_BROADWELL(dev)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001093 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1094 u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1095 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001096 u32 rpmodectl, rpinclimit, rpdeclimit;
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001097 u32 rpstat, cagf, reqf;
Jesse Barnesccab5c82011-01-18 15:49:25 -08001098 u32 rpupei, rpcurup, rpprevup;
1099 u32 rpdownei, rpcurdown, rpprevdown;
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001100 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001101 int max_freq;
1102
1103 /* RPSTAT1 is in the GT power well */
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001104 ret = mutex_lock_interruptible(&dev->struct_mutex);
1105 if (ret)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001106 goto out;
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001107
Deepak Sc8d9a592013-11-23 14:55:42 +05301108 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001109
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001110 reqf = I915_READ(GEN6_RPNSWREQ);
1111 reqf &= ~GEN6_TURBO_DISABLE;
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07001112 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001113 reqf >>= 24;
1114 else
1115 reqf >>= 25;
1116 reqf *= GT_FREQUENCY_MULTIPLIER;
1117
Chris Wilson0d8f9492014-03-27 09:06:14 +00001118 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1119 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1120 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1121
Jesse Barnesccab5c82011-01-18 15:49:25 -08001122 rpstat = I915_READ(GEN6_RPSTAT1);
1123 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
1124 rpcurup = I915_READ(GEN6_RP_CUR_UP);
1125 rpprevup = I915_READ(GEN6_RP_PREV_UP);
1126 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
1127 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
1128 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07001129 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ben Widawskyf82855d2013-01-29 12:00:15 -08001130 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1131 else
1132 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
1133 cagf *= GT_FREQUENCY_MULTIPLIER;
Jesse Barnesccab5c82011-01-18 15:49:25 -08001134
Deepak Sc8d9a592013-11-23 14:55:42 +05301135 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001136 mutex_unlock(&dev->struct_mutex);
1137
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001138 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1139 pm_ier = I915_READ(GEN6_PMIER);
1140 pm_imr = I915_READ(GEN6_PMIMR);
1141 pm_isr = I915_READ(GEN6_PMISR);
1142 pm_iir = I915_READ(GEN6_PMIIR);
1143 pm_mask = I915_READ(GEN6_PMINTRMSK);
1144 } else {
1145 pm_ier = I915_READ(GEN8_GT_IER(2));
1146 pm_imr = I915_READ(GEN8_GT_IMR(2));
1147 pm_isr = I915_READ(GEN8_GT_ISR(2));
1148 pm_iir = I915_READ(GEN8_GT_IIR(2));
1149 pm_mask = I915_READ(GEN6_PMINTRMSK);
1150 }
Chris Wilson0d8f9492014-03-27 09:06:14 +00001151 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001152 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001153 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001154 seq_printf(m, "Render p-state ratio: %d\n",
1155 (gt_perf_status & 0xff00) >> 8);
1156 seq_printf(m, "Render p-state VID: %d\n",
1157 gt_perf_status & 0xff);
1158 seq_printf(m, "Render p-state limit: %d\n",
1159 rp_state_limits & 0xff);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001160 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1161 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1162 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1163 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001164 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
Ben Widawskyf82855d2013-01-29 12:00:15 -08001165 seq_printf(m, "CAGF: %dMHz\n", cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -08001166 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
1167 GEN6_CURICONT_MASK);
1168 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
1169 GEN6_CURBSYTAVG_MASK);
1170 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
1171 GEN6_CURBSYTAVG_MASK);
1172 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
1173 GEN6_CURIAVG_MASK);
1174 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
1175 GEN6_CURBSYTAVG_MASK);
1176 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
1177 GEN6_CURBSYTAVG_MASK);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001178
1179 max_freq = (rp_state_cap & 0xff0000) >> 16;
1180 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -07001181 max_freq * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001182
1183 max_freq = (rp_state_cap & 0xff00) >> 8;
1184 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -07001185 max_freq * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001186
1187 max_freq = rp_state_cap & 0xff;
1188 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -07001189 max_freq * GT_FREQUENCY_MULTIPLIER);
Ben Widawsky31c77382013-04-05 14:29:22 -07001190
1191 seq_printf(m, "Max overclocked frequency: %dMHz\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07001192 dev_priv->rps.max_freq * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001193 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä03af2042014-06-28 02:03:53 +03001194 u32 freq_sts;
Jesse Barnes0a073b82013-04-17 15:54:58 -07001195
Jesse Barnes259bd5d2013-04-22 15:59:30 -07001196 mutex_lock(&dev_priv->rps.hw_lock);
Jani Nikula64936252013-05-22 15:36:20 +03001197 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001198 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1199 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1200
Jesse Barnes0a073b82013-04-17 15:54:58 -07001201 seq_printf(m, "max GPU freq: %d MHz\n",
Deepak Sb2435c92014-07-17 14:21:14 +05301202 vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Jesse Barnes0a073b82013-04-17 15:54:58 -07001203
Jesse Barnes0a073b82013-04-17 15:54:58 -07001204 seq_printf(m, "min GPU freq: %d MHz\n",
Deepak Sb2435c92014-07-17 14:21:14 +05301205 vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq));
Ville Syrjälä03af2042014-06-28 02:03:53 +03001206
1207 seq_printf(m, "efficient (RPe) frequency: %d MHz\n",
Deepak Sb2435c92014-07-17 14:21:14 +05301208 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
Jesse Barnes0a073b82013-04-17 15:54:58 -07001209
1210 seq_printf(m, "current GPU freq: %d MHz\n",
Ville Syrjälä2ec38152013-11-05 22:42:29 +02001211 vlv_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
Jesse Barnes259bd5d2013-04-22 15:59:30 -07001212 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001213 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001214 seq_puts(m, "no P-state info available\n");
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001215 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001216
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001217out:
1218 intel_runtime_pm_put(dev_priv);
1219 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001220}
1221
Ben Widawsky4d855292011-12-12 19:34:16 -08001222static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001223{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001224 struct drm_info_node *node = m->private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001225 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001226 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001227 u32 rgvmodectl, rstdbyctl;
1228 u16 crstandvid;
1229 int ret;
1230
1231 ret = mutex_lock_interruptible(&dev->struct_mutex);
1232 if (ret)
1233 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001234 intel_runtime_pm_get(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001235
1236 rgvmodectl = I915_READ(MEMMODECTL);
1237 rstdbyctl = I915_READ(RSTDBYCTL);
1238 crstandvid = I915_READ16(CRSTANDVID);
1239
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001240 intel_runtime_pm_put(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001241 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001242
1243 seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
1244 "yes" : "no");
1245 seq_printf(m, "Boost freq: %d\n",
1246 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1247 MEMMODE_BOOST_FREQ_SHIFT);
1248 seq_printf(m, "HW control enabled: %s\n",
1249 rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
1250 seq_printf(m, "SW control enabled: %s\n",
1251 rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
1252 seq_printf(m, "Gated voltage change: %s\n",
1253 rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
1254 seq_printf(m, "Starting frequency: P%d\n",
1255 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001256 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001257 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001258 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1259 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1260 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1261 seq_printf(m, "Render standby enabled: %s\n",
1262 (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
Damien Lespiau267f0c92013-06-24 22:59:48 +01001263 seq_puts(m, "Current RS state: ");
Jesse Barnes88271da2011-01-05 12:01:24 -08001264 switch (rstdbyctl & RSX_STATUS_MASK) {
1265 case RSX_STATUS_ON:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001266 seq_puts(m, "on\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001267 break;
1268 case RSX_STATUS_RC1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001269 seq_puts(m, "RC1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001270 break;
1271 case RSX_STATUS_RC1E:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001272 seq_puts(m, "RC1E\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001273 break;
1274 case RSX_STATUS_RS1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001275 seq_puts(m, "RS1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001276 break;
1277 case RSX_STATUS_RS2:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001278 seq_puts(m, "RS2 (RC6)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001279 break;
1280 case RSX_STATUS_RS3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001281 seq_puts(m, "RC3 (RC6+)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001282 break;
1283 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001284 seq_puts(m, "unknown\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001285 break;
1286 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001287
1288 return 0;
1289}
1290
Deepak S669ab5a2014-01-10 15:18:26 +05301291static int vlv_drpc_info(struct seq_file *m)
1292{
1293
Damien Lespiau9f25d002014-05-13 15:30:28 +01001294 struct drm_info_node *node = m->private;
Deepak S669ab5a2014-01-10 15:18:26 +05301295 struct drm_device *dev = node->minor->dev;
1296 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001297 u32 rpmodectl1, rcctl1, pw_status;
Deepak S669ab5a2014-01-10 15:18:26 +05301298 unsigned fw_rendercount = 0, fw_mediacount = 0;
1299
Imre Deakd46c0512014-04-14 20:24:27 +03001300 intel_runtime_pm_get(dev_priv);
1301
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001302 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
Deepak S669ab5a2014-01-10 15:18:26 +05301303 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1304 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1305
Imre Deakd46c0512014-04-14 20:24:27 +03001306 intel_runtime_pm_put(dev_priv);
1307
Deepak S669ab5a2014-01-10 15:18:26 +05301308 seq_printf(m, "Video Turbo Mode: %s\n",
1309 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1310 seq_printf(m, "Turbo enabled: %s\n",
1311 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1312 seq_printf(m, "HW control enabled: %s\n",
1313 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1314 seq_printf(m, "SW control enabled: %s\n",
1315 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1316 GEN6_RP_MEDIA_SW_MODE));
1317 seq_printf(m, "RC6 Enabled: %s\n",
1318 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1319 GEN6_RC_CTL_EI_MODE(1))));
1320 seq_printf(m, "Render Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001321 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301322 seq_printf(m, "Media Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001323 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301324
Imre Deak9cc19be2014-04-14 20:24:24 +03001325 seq_printf(m, "Render RC6 residency since boot: %u\n",
1326 I915_READ(VLV_GT_RENDER_RC6));
1327 seq_printf(m, "Media RC6 residency since boot: %u\n",
1328 I915_READ(VLV_GT_MEDIA_RC6));
1329
Deepak S669ab5a2014-01-10 15:18:26 +05301330 spin_lock_irq(&dev_priv->uncore.lock);
1331 fw_rendercount = dev_priv->uncore.fw_rendercount;
1332 fw_mediacount = dev_priv->uncore.fw_mediacount;
1333 spin_unlock_irq(&dev_priv->uncore.lock);
1334
1335 seq_printf(m, "Forcewake Render Count = %u\n", fw_rendercount);
1336 seq_printf(m, "Forcewake Media Count = %u\n", fw_mediacount);
1337
1338
1339 return 0;
1340}
1341
1342
Ben Widawsky4d855292011-12-12 19:34:16 -08001343static int gen6_drpc_info(struct seq_file *m)
1344{
1345
Damien Lespiau9f25d002014-05-13 15:30:28 +01001346 struct drm_info_node *node = m->private;
Ben Widawsky4d855292011-12-12 19:34:16 -08001347 struct drm_device *dev = node->minor->dev;
1348 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001349 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
Daniel Vetter93b525d2012-01-25 13:52:43 +01001350 unsigned forcewake_count;
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001351 int count = 0, ret;
Ben Widawsky4d855292011-12-12 19:34:16 -08001352
1353 ret = mutex_lock_interruptible(&dev->struct_mutex);
1354 if (ret)
1355 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001356 intel_runtime_pm_get(dev_priv);
Ben Widawsky4d855292011-12-12 19:34:16 -08001357
Chris Wilson907b28c2013-07-19 20:36:52 +01001358 spin_lock_irq(&dev_priv->uncore.lock);
1359 forcewake_count = dev_priv->uncore.forcewake_count;
1360 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter93b525d2012-01-25 13:52:43 +01001361
1362 if (forcewake_count) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001363 seq_puts(m, "RC information inaccurate because somebody "
1364 "holds a forcewake reference \n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001365 } else {
1366 /* NB: we cannot use forcewake, else we read the wrong values */
1367 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1368 udelay(10);
1369 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1370 }
1371
1372 gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
Chris Wilsoned71f1b2013-07-19 20:36:56 +01001373 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
Ben Widawsky4d855292011-12-12 19:34:16 -08001374
1375 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1376 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1377 mutex_unlock(&dev->struct_mutex);
Ben Widawsky44cbd332012-11-06 14:36:36 +00001378 mutex_lock(&dev_priv->rps.hw_lock);
1379 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1380 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky4d855292011-12-12 19:34:16 -08001381
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001382 intel_runtime_pm_put(dev_priv);
1383
Ben Widawsky4d855292011-12-12 19:34:16 -08001384 seq_printf(m, "Video Turbo Mode: %s\n",
1385 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1386 seq_printf(m, "HW control enabled: %s\n",
1387 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1388 seq_printf(m, "SW control enabled: %s\n",
1389 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1390 GEN6_RP_MEDIA_SW_MODE));
Eric Anholtfff24e22012-01-23 16:14:05 -08001391 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001392 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1393 seq_printf(m, "RC6 Enabled: %s\n",
1394 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1395 seq_printf(m, "Deep RC6 Enabled: %s\n",
1396 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1397 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1398 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001399 seq_puts(m, "Current RC state: ");
Ben Widawsky4d855292011-12-12 19:34:16 -08001400 switch (gt_core_status & GEN6_RCn_MASK) {
1401 case GEN6_RC0:
1402 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001403 seq_puts(m, "Core Power Down\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001404 else
Damien Lespiau267f0c92013-06-24 22:59:48 +01001405 seq_puts(m, "on\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001406 break;
1407 case GEN6_RC3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001408 seq_puts(m, "RC3\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001409 break;
1410 case GEN6_RC6:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001411 seq_puts(m, "RC6\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001412 break;
1413 case GEN6_RC7:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001414 seq_puts(m, "RC7\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001415 break;
1416 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001417 seq_puts(m, "Unknown\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001418 break;
1419 }
1420
1421 seq_printf(m, "Core Power Down: %s\n",
1422 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
Ben Widawskycce66a22012-03-27 18:59:38 -07001423
1424 /* Not exactly sure what this is */
1425 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1426 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1427 seq_printf(m, "RC6 residency since boot: %u\n",
1428 I915_READ(GEN6_GT_GFX_RC6));
1429 seq_printf(m, "RC6+ residency since boot: %u\n",
1430 I915_READ(GEN6_GT_GFX_RC6p));
1431 seq_printf(m, "RC6++ residency since boot: %u\n",
1432 I915_READ(GEN6_GT_GFX_RC6pp));
1433
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001434 seq_printf(m, "RC6 voltage: %dmV\n",
1435 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1436 seq_printf(m, "RC6+ voltage: %dmV\n",
1437 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1438 seq_printf(m, "RC6++ voltage: %dmV\n",
1439 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
Ben Widawsky4d855292011-12-12 19:34:16 -08001440 return 0;
1441}
1442
1443static int i915_drpc_info(struct seq_file *m, void *unused)
1444{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001445 struct drm_info_node *node = m->private;
Ben Widawsky4d855292011-12-12 19:34:16 -08001446 struct drm_device *dev = node->minor->dev;
1447
Deepak S669ab5a2014-01-10 15:18:26 +05301448 if (IS_VALLEYVIEW(dev))
1449 return vlv_drpc_info(m);
Vedang Patelac66cf42014-08-26 10:42:51 -07001450 else if (INTEL_INFO(dev)->gen >= 6)
Ben Widawsky4d855292011-12-12 19:34:16 -08001451 return gen6_drpc_info(m);
1452 else
1453 return ironlake_drpc_info(m);
1454}
1455
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001456static int i915_fbc_status(struct seq_file *m, void *unused)
1457{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001458 struct drm_info_node *node = m->private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001459 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001460 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001461
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01001462 if (!HAS_FBC(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001463 seq_puts(m, "FBC unsupported on this chipset\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001464 return 0;
1465 }
1466
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001467 intel_runtime_pm_get(dev_priv);
1468
Adam Jacksonee5382a2010-04-23 11:17:39 -04001469 if (intel_fbc_enabled(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001470 seq_puts(m, "FBC enabled\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001471 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001472 seq_puts(m, "FBC disabled: ");
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001473 switch (dev_priv->fbc.no_fbc_reason) {
Chris Wilson29ebf902013-07-27 17:23:55 +01001474 case FBC_OK:
1475 seq_puts(m, "FBC actived, but currently disabled in hardware");
1476 break;
1477 case FBC_UNSUPPORTED:
1478 seq_puts(m, "unsupported by this chipset");
1479 break;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001480 case FBC_NO_OUTPUT:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001481 seq_puts(m, "no outputs");
Chris Wilsonbed4a672010-09-11 10:47:47 +01001482 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001483 case FBC_STOLEN_TOO_SMALL:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001484 seq_puts(m, "not enough stolen memory");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001485 break;
1486 case FBC_UNSUPPORTED_MODE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001487 seq_puts(m, "mode not supported");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001488 break;
1489 case FBC_MODE_TOO_LARGE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001490 seq_puts(m, "mode too large");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001491 break;
1492 case FBC_BAD_PLANE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001493 seq_puts(m, "FBC unsupported on plane");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001494 break;
1495 case FBC_NOT_TILED:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001496 seq_puts(m, "scanout buffer not tiled");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001497 break;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001498 case FBC_MULTIPLE_PIPES:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001499 seq_puts(m, "multiple pipes are enabled");
Jesse Barnes9c928d12010-07-23 15:20:00 -07001500 break;
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001501 case FBC_MODULE_PARAM:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001502 seq_puts(m, "disabled per module param (default off)");
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001503 break;
Damien Lespiau8a5729a2013-06-24 16:22:02 +01001504 case FBC_CHIP_DEFAULT:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001505 seq_puts(m, "disabled per chip default");
Damien Lespiau8a5729a2013-06-24 16:22:02 +01001506 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001507 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001508 seq_puts(m, "unknown reason");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001509 }
Damien Lespiau267f0c92013-06-24 22:59:48 +01001510 seq_putc(m, '\n');
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001511 }
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001512
1513 intel_runtime_pm_put(dev_priv);
1514
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001515 return 0;
1516}
1517
Rodrigo Vivida46f932014-08-01 02:04:45 -07001518static int i915_fbc_fc_get(void *data, u64 *val)
1519{
1520 struct drm_device *dev = data;
1521 struct drm_i915_private *dev_priv = dev->dev_private;
1522
1523 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1524 return -ENODEV;
1525
1526 drm_modeset_lock_all(dev);
1527 *val = dev_priv->fbc.false_color;
1528 drm_modeset_unlock_all(dev);
1529
1530 return 0;
1531}
1532
1533static int i915_fbc_fc_set(void *data, u64 val)
1534{
1535 struct drm_device *dev = data;
1536 struct drm_i915_private *dev_priv = dev->dev_private;
1537 u32 reg;
1538
1539 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1540 return -ENODEV;
1541
1542 drm_modeset_lock_all(dev);
1543
1544 reg = I915_READ(ILK_DPFC_CONTROL);
1545 dev_priv->fbc.false_color = val;
1546
1547 I915_WRITE(ILK_DPFC_CONTROL, val ?
1548 (reg | FBC_CTL_FALSE_COLOR) :
1549 (reg & ~FBC_CTL_FALSE_COLOR));
1550
1551 drm_modeset_unlock_all(dev);
1552 return 0;
1553}
1554
1555DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1556 i915_fbc_fc_get, i915_fbc_fc_set,
1557 "%llu\n");
1558
Paulo Zanoni92d44622013-05-31 16:33:24 -03001559static int i915_ips_status(struct seq_file *m, void *unused)
1560{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001561 struct drm_info_node *node = m->private;
Paulo Zanoni92d44622013-05-31 16:33:24 -03001562 struct drm_device *dev = node->minor->dev;
1563 struct drm_i915_private *dev_priv = dev->dev_private;
1564
Damien Lespiauf5adf942013-06-24 18:29:34 +01001565 if (!HAS_IPS(dev)) {
Paulo Zanoni92d44622013-05-31 16:33:24 -03001566 seq_puts(m, "not supported\n");
1567 return 0;
1568 }
1569
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001570 intel_runtime_pm_get(dev_priv);
1571
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001572 seq_printf(m, "Enabled by kernel parameter: %s\n",
1573 yesno(i915.enable_ips));
1574
1575 if (INTEL_INFO(dev)->gen >= 8) {
1576 seq_puts(m, "Currently: unknown\n");
1577 } else {
1578 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1579 seq_puts(m, "Currently: enabled\n");
1580 else
1581 seq_puts(m, "Currently: disabled\n");
1582 }
Paulo Zanoni92d44622013-05-31 16:33:24 -03001583
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001584 intel_runtime_pm_put(dev_priv);
1585
Paulo Zanoni92d44622013-05-31 16:33:24 -03001586 return 0;
1587}
1588
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001589static int i915_sr_status(struct seq_file *m, void *unused)
1590{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001591 struct drm_info_node *node = m->private;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001592 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001593 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001594 bool sr_enabled = false;
1595
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001596 intel_runtime_pm_get(dev_priv);
1597
Yuanhan Liu13982612010-12-15 15:42:31 +08001598 if (HAS_PCH_SPLIT(dev))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001599 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001600 else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001601 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1602 else if (IS_I915GM(dev))
1603 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1604 else if (IS_PINEVIEW(dev))
1605 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1606
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001607 intel_runtime_pm_put(dev_priv);
1608
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001609 seq_printf(m, "self-refresh: %s\n",
1610 sr_enabled ? "enabled" : "disabled");
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001611
1612 return 0;
1613}
1614
Jesse Barnes7648fa92010-05-20 14:28:11 -07001615static int i915_emon_status(struct seq_file *m, void *unused)
1616{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001617 struct drm_info_node *node = m->private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001618 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001619 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001620 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001621 int ret;
1622
Chris Wilson582be6b2012-04-30 19:35:02 +01001623 if (!IS_GEN5(dev))
1624 return -ENODEV;
1625
Chris Wilsonde227ef2010-07-03 07:58:38 +01001626 ret = mutex_lock_interruptible(&dev->struct_mutex);
1627 if (ret)
1628 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001629
1630 temp = i915_mch_val(dev_priv);
1631 chipset = i915_chipset_val(dev_priv);
1632 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001633 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001634
1635 seq_printf(m, "GMCH temp: %ld\n", temp);
1636 seq_printf(m, "Chipset power: %ld\n", chipset);
1637 seq_printf(m, "GFX power: %ld\n", gfx);
1638 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1639
1640 return 0;
1641}
1642
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001643static int i915_ring_freq_table(struct seq_file *m, void *unused)
1644{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001645 struct drm_info_node *node = m->private;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001646 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001647 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001648 int ret = 0;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001649 int gpu_freq, ia_freq;
1650
Jesse Barnes1c70c0c2011-06-29 13:34:36 -07001651 if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001652 seq_puts(m, "unsupported on this chipset\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001653 return 0;
1654 }
1655
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001656 intel_runtime_pm_get(dev_priv);
1657
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07001658 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1659
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001660 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001661 if (ret)
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001662 goto out;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001663
Damien Lespiau267f0c92013-06-24 22:59:48 +01001664 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001665
Ben Widawskyb39fb292014-03-19 18:31:11 -07001666 for (gpu_freq = dev_priv->rps.min_freq_softlimit;
1667 gpu_freq <= dev_priv->rps.max_freq_softlimit;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001668 gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001669 ia_freq = gpu_freq;
1670 sandybridge_pcode_read(dev_priv,
1671 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1672 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001673 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1674 gpu_freq * GT_FREQUENCY_MULTIPLIER,
1675 ((ia_freq >> 0) & 0xff) * 100,
1676 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001677 }
1678
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001679 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001680
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001681out:
1682 intel_runtime_pm_put(dev_priv);
1683 return ret;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001684}
1685
Chris Wilson44834a62010-08-19 16:09:23 +01001686static int i915_opregion(struct seq_file *m, void *unused)
1687{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001688 struct drm_info_node *node = m->private;
Chris Wilson44834a62010-08-19 16:09:23 +01001689 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001690 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson44834a62010-08-19 16:09:23 +01001691 struct intel_opregion *opregion = &dev_priv->opregion;
Daniel Vetter0d38f002012-04-21 22:49:10 +02001692 void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
Chris Wilson44834a62010-08-19 16:09:23 +01001693 int ret;
1694
Daniel Vetter0d38f002012-04-21 22:49:10 +02001695 if (data == NULL)
1696 return -ENOMEM;
1697
Chris Wilson44834a62010-08-19 16:09:23 +01001698 ret = mutex_lock_interruptible(&dev->struct_mutex);
1699 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001700 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001701
Daniel Vetter0d38f002012-04-21 22:49:10 +02001702 if (opregion->header) {
1703 memcpy_fromio(data, opregion->header, OPREGION_SIZE);
1704 seq_write(m, data, OPREGION_SIZE);
1705 }
Chris Wilson44834a62010-08-19 16:09:23 +01001706
1707 mutex_unlock(&dev->struct_mutex);
1708
Daniel Vetter0d38f002012-04-21 22:49:10 +02001709out:
1710 kfree(data);
Chris Wilson44834a62010-08-19 16:09:23 +01001711 return 0;
1712}
1713
Chris Wilson37811fc2010-08-25 22:45:57 +01001714static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1715{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001716 struct drm_info_node *node = m->private;
Chris Wilson37811fc2010-08-25 22:45:57 +01001717 struct drm_device *dev = node->minor->dev;
Daniel Vetter4520f532013-10-09 09:18:51 +02001718 struct intel_fbdev *ifbdev = NULL;
Chris Wilson37811fc2010-08-25 22:45:57 +01001719 struct intel_framebuffer *fb;
Chris Wilson37811fc2010-08-25 22:45:57 +01001720
Daniel Vetter4520f532013-10-09 09:18:51 +02001721#ifdef CONFIG_DRM_I915_FBDEV
1722 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson37811fc2010-08-25 22:45:57 +01001723
1724 ifbdev = dev_priv->fbdev;
1725 fb = to_intel_framebuffer(ifbdev->helper.fb);
1726
Daniel Vetter623f9782012-12-11 16:21:38 +01001727 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001728 fb->base.width,
1729 fb->base.height,
1730 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001731 fb->base.bits_per_pixel,
1732 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001733 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001734 seq_putc(m, '\n');
Daniel Vetter4520f532013-10-09 09:18:51 +02001735#endif
Chris Wilson37811fc2010-08-25 22:45:57 +01001736
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001737 mutex_lock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001738 list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
Daniel Vetter131a56d2013-10-17 14:35:31 +02001739 if (ifbdev && &fb->base == ifbdev->helper.fb)
Chris Wilson37811fc2010-08-25 22:45:57 +01001740 continue;
1741
Daniel Vetter623f9782012-12-11 16:21:38 +01001742 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001743 fb->base.width,
1744 fb->base.height,
1745 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001746 fb->base.bits_per_pixel,
1747 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001748 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001749 seq_putc(m, '\n');
Chris Wilson37811fc2010-08-25 22:45:57 +01001750 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001751 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001752
1753 return 0;
1754}
1755
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001756static void describe_ctx_ringbuf(struct seq_file *m,
1757 struct intel_ringbuffer *ringbuf)
1758{
1759 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
1760 ringbuf->space, ringbuf->head, ringbuf->tail,
1761 ringbuf->last_retired_head);
1762}
1763
Ben Widawskye76d3632011-03-19 18:14:29 -07001764static int i915_context_status(struct seq_file *m, void *unused)
1765{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001766 struct drm_info_node *node = m->private;
Ben Widawskye76d3632011-03-19 18:14:29 -07001767 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001768 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001769 struct intel_engine_cs *ring;
Oscar Mateo273497e2014-05-22 14:13:37 +01001770 struct intel_context *ctx;
Ben Widawskya168c292013-02-14 15:05:12 -08001771 int ret, i;
Ben Widawskye76d3632011-03-19 18:14:29 -07001772
Daniel Vetterf3d28872014-05-29 23:23:08 +02001773 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001774 if (ret)
1775 return ret;
1776
Daniel Vetter3e373942012-11-02 19:55:04 +01001777 if (dev_priv->ips.pwrctx) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001778 seq_puts(m, "power context ");
Daniel Vetter3e373942012-11-02 19:55:04 +01001779 describe_obj(m, dev_priv->ips.pwrctx);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001780 seq_putc(m, '\n');
Ben Widawskydc501fb2011-06-29 11:41:51 -07001781 }
Ben Widawskye76d3632011-03-19 18:14:29 -07001782
Daniel Vetter3e373942012-11-02 19:55:04 +01001783 if (dev_priv->ips.renderctx) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001784 seq_puts(m, "render context ");
Daniel Vetter3e373942012-11-02 19:55:04 +01001785 describe_obj(m, dev_priv->ips.renderctx);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001786 seq_putc(m, '\n');
Ben Widawskydc501fb2011-06-29 11:41:51 -07001787 }
Ben Widawskye76d3632011-03-19 18:14:29 -07001788
Ben Widawskya33afea2013-09-17 21:12:45 -07001789 list_for_each_entry(ctx, &dev_priv->context_list, link) {
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001790 if (!i915.enable_execlists &&
1791 ctx->legacy_hw_ctx.rcs_state == NULL)
Chris Wilsonb77f6992014-04-30 08:30:00 +01001792 continue;
1793
Ben Widawskya33afea2013-09-17 21:12:45 -07001794 seq_puts(m, "HW context ");
Ben Widawsky3ccfd192013-09-18 19:03:18 -07001795 describe_ctx(m, ctx);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001796 for_each_ring(ring, dev_priv, i) {
Ben Widawskya33afea2013-09-17 21:12:45 -07001797 if (ring->default_context == ctx)
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001798 seq_printf(m, "(default context %s) ",
1799 ring->name);
1800 }
Ben Widawskya33afea2013-09-17 21:12:45 -07001801
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001802 if (i915.enable_execlists) {
1803 seq_putc(m, '\n');
1804 for_each_ring(ring, dev_priv, i) {
1805 struct drm_i915_gem_object *ctx_obj =
1806 ctx->engine[i].state;
1807 struct intel_ringbuffer *ringbuf =
1808 ctx->engine[i].ringbuf;
1809
1810 seq_printf(m, "%s: ", ring->name);
1811 if (ctx_obj)
1812 describe_obj(m, ctx_obj);
1813 if (ringbuf)
1814 describe_ctx_ringbuf(m, ringbuf);
1815 seq_putc(m, '\n');
1816 }
1817 } else {
1818 describe_obj(m, ctx->legacy_hw_ctx.rcs_state);
1819 }
1820
Ben Widawskya33afea2013-09-17 21:12:45 -07001821 seq_putc(m, '\n');
Ben Widawskya168c292013-02-14 15:05:12 -08001822 }
1823
Daniel Vetterf3d28872014-05-29 23:23:08 +02001824 mutex_unlock(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001825
1826 return 0;
1827}
1828
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001829static void i915_dump_lrc_obj(struct seq_file *m,
1830 struct intel_engine_cs *ring,
1831 struct drm_i915_gem_object *ctx_obj)
1832{
1833 struct page *page;
1834 uint32_t *reg_state;
1835 int j;
1836 unsigned long ggtt_offset = 0;
1837
1838 if (ctx_obj == NULL) {
1839 seq_printf(m, "Context on %s with no gem object\n",
1840 ring->name);
1841 return;
1842 }
1843
1844 seq_printf(m, "CONTEXT: %s %u\n", ring->name,
1845 intel_execlists_ctx_id(ctx_obj));
1846
1847 if (!i915_gem_obj_ggtt_bound(ctx_obj))
1848 seq_puts(m, "\tNot bound in GGTT\n");
1849 else
1850 ggtt_offset = i915_gem_obj_ggtt_offset(ctx_obj);
1851
1852 if (i915_gem_object_get_pages(ctx_obj)) {
1853 seq_puts(m, "\tFailed to get pages for context object\n");
1854 return;
1855 }
1856
1857 page = i915_gem_object_get_page(ctx_obj, 1);
1858 if (!WARN_ON(page == NULL)) {
1859 reg_state = kmap_atomic(page);
1860
1861 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
1862 seq_printf(m, "\t[0x%08lx] 0x%08x 0x%08x 0x%08x 0x%08x\n",
1863 ggtt_offset + 4096 + (j * 4),
1864 reg_state[j], reg_state[j + 1],
1865 reg_state[j + 2], reg_state[j + 3]);
1866 }
1867 kunmap_atomic(reg_state);
1868 }
1869
1870 seq_putc(m, '\n');
1871}
1872
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01001873static int i915_dump_lrc(struct seq_file *m, void *unused)
1874{
1875 struct drm_info_node *node = (struct drm_info_node *) m->private;
1876 struct drm_device *dev = node->minor->dev;
1877 struct drm_i915_private *dev_priv = dev->dev_private;
1878 struct intel_engine_cs *ring;
1879 struct intel_context *ctx;
1880 int ret, i;
1881
1882 if (!i915.enable_execlists) {
1883 seq_printf(m, "Logical Ring Contexts are disabled\n");
1884 return 0;
1885 }
1886
1887 ret = mutex_lock_interruptible(&dev->struct_mutex);
1888 if (ret)
1889 return ret;
1890
1891 list_for_each_entry(ctx, &dev_priv->context_list, link) {
1892 for_each_ring(ring, dev_priv, i) {
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001893 if (ring->default_context != ctx)
1894 i915_dump_lrc_obj(m, ring,
1895 ctx->engine[i].state);
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01001896 }
1897 }
1898
1899 mutex_unlock(&dev->struct_mutex);
1900
1901 return 0;
1902}
1903
Oscar Mateo4ba70e42014-08-07 13:23:20 +01001904static int i915_execlists(struct seq_file *m, void *data)
1905{
1906 struct drm_info_node *node = (struct drm_info_node *)m->private;
1907 struct drm_device *dev = node->minor->dev;
1908 struct drm_i915_private *dev_priv = dev->dev_private;
1909 struct intel_engine_cs *ring;
1910 u32 status_pointer;
1911 u8 read_pointer;
1912 u8 write_pointer;
1913 u32 status;
1914 u32 ctx_id;
1915 struct list_head *cursor;
1916 int ring_id, i;
1917 int ret;
1918
1919 if (!i915.enable_execlists) {
1920 seq_puts(m, "Logical Ring Contexts are disabled\n");
1921 return 0;
1922 }
1923
1924 ret = mutex_lock_interruptible(&dev->struct_mutex);
1925 if (ret)
1926 return ret;
1927
Michel Thierryfc0412e2014-10-16 16:13:38 +01001928 intel_runtime_pm_get(dev_priv);
1929
Oscar Mateo4ba70e42014-08-07 13:23:20 +01001930 for_each_ring(ring, dev_priv, ring_id) {
1931 struct intel_ctx_submit_request *head_req = NULL;
1932 int count = 0;
1933 unsigned long flags;
1934
1935 seq_printf(m, "%s\n", ring->name);
1936
1937 status = I915_READ(RING_EXECLIST_STATUS(ring));
1938 ctx_id = I915_READ(RING_EXECLIST_STATUS(ring) + 4);
1939 seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
1940 status, ctx_id);
1941
1942 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(ring));
1943 seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);
1944
1945 read_pointer = ring->next_context_status_buffer;
1946 write_pointer = status_pointer & 0x07;
1947 if (read_pointer > write_pointer)
1948 write_pointer += 6;
1949 seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
1950 read_pointer, write_pointer);
1951
1952 for (i = 0; i < 6; i++) {
1953 status = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i);
1954 ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i + 4);
1955
1956 seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
1957 i, status, ctx_id);
1958 }
1959
1960 spin_lock_irqsave(&ring->execlist_lock, flags);
1961 list_for_each(cursor, &ring->execlist_queue)
1962 count++;
1963 head_req = list_first_entry_or_null(&ring->execlist_queue,
1964 struct intel_ctx_submit_request, execlist_link);
1965 spin_unlock_irqrestore(&ring->execlist_lock, flags);
1966
1967 seq_printf(m, "\t%d requests in queue\n", count);
1968 if (head_req) {
1969 struct drm_i915_gem_object *ctx_obj;
1970
1971 ctx_obj = head_req->ctx->engine[ring_id].state;
1972 seq_printf(m, "\tHead request id: %u\n",
1973 intel_execlists_ctx_id(ctx_obj));
1974 seq_printf(m, "\tHead request tail: %u\n",
1975 head_req->tail);
1976 }
1977
1978 seq_putc(m, '\n');
1979 }
1980
Michel Thierryfc0412e2014-10-16 16:13:38 +01001981 intel_runtime_pm_put(dev_priv);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01001982 mutex_unlock(&dev->struct_mutex);
1983
1984 return 0;
1985}
1986
Ben Widawsky6d794d42011-04-25 11:25:56 -07001987static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
1988{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001989 struct drm_info_node *node = m->private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07001990 struct drm_device *dev = node->minor->dev;
1991 struct drm_i915_private *dev_priv = dev->dev_private;
Deepak S43709ba2013-11-23 14:55:44 +05301992 unsigned forcewake_count = 0, fw_rendercount = 0, fw_mediacount = 0;
Ben Widawsky6d794d42011-04-25 11:25:56 -07001993
Chris Wilson907b28c2013-07-19 20:36:52 +01001994 spin_lock_irq(&dev_priv->uncore.lock);
Deepak S43709ba2013-11-23 14:55:44 +05301995 if (IS_VALLEYVIEW(dev)) {
1996 fw_rendercount = dev_priv->uncore.fw_rendercount;
1997 fw_mediacount = dev_priv->uncore.fw_mediacount;
1998 } else
1999 forcewake_count = dev_priv->uncore.forcewake_count;
Chris Wilson907b28c2013-07-19 20:36:52 +01002000 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter9f1f46a2011-12-14 13:57:03 +01002001
Deepak S43709ba2013-11-23 14:55:44 +05302002 if (IS_VALLEYVIEW(dev)) {
2003 seq_printf(m, "fw_rendercount = %u\n", fw_rendercount);
2004 seq_printf(m, "fw_mediacount = %u\n", fw_mediacount);
2005 } else
2006 seq_printf(m, "forcewake count = %u\n", forcewake_count);
Ben Widawsky6d794d42011-04-25 11:25:56 -07002007
2008 return 0;
2009}
2010
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002011static const char *swizzle_string(unsigned swizzle)
2012{
Damien Lespiauaee56cf2013-06-24 22:59:49 +01002013 switch (swizzle) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002014 case I915_BIT_6_SWIZZLE_NONE:
2015 return "none";
2016 case I915_BIT_6_SWIZZLE_9:
2017 return "bit9";
2018 case I915_BIT_6_SWIZZLE_9_10:
2019 return "bit9/bit10";
2020 case I915_BIT_6_SWIZZLE_9_11:
2021 return "bit9/bit11";
2022 case I915_BIT_6_SWIZZLE_9_10_11:
2023 return "bit9/bit10/bit11";
2024 case I915_BIT_6_SWIZZLE_9_17:
2025 return "bit9/bit17";
2026 case I915_BIT_6_SWIZZLE_9_10_17:
2027 return "bit9/bit10/bit17";
2028 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09002029 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002030 }
2031
2032 return "bug";
2033}
2034
2035static int i915_swizzle_info(struct seq_file *m, void *data)
2036{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002037 struct drm_info_node *node = m->private;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002038 struct drm_device *dev = node->minor->dev;
2039 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002040 int ret;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002041
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002042 ret = mutex_lock_interruptible(&dev->struct_mutex);
2043 if (ret)
2044 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002045 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002046
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002047 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
2048 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
2049 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
2050 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
2051
2052 if (IS_GEN3(dev) || IS_GEN4(dev)) {
2053 seq_printf(m, "DDC = 0x%08x\n",
2054 I915_READ(DCC));
Daniel Vetter656bfa32014-11-20 09:26:30 +01002055 seq_printf(m, "DDC2 = 0x%08x\n",
2056 I915_READ(DCC2));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002057 seq_printf(m, "C0DRB3 = 0x%04x\n",
2058 I915_READ16(C0DRB3));
2059 seq_printf(m, "C1DRB3 = 0x%04x\n",
2060 I915_READ16(C1DRB3));
Ben Widawsky9d3203e2013-11-02 21:07:14 -07002061 } else if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002062 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2063 I915_READ(MAD_DIMM_C0));
2064 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2065 I915_READ(MAD_DIMM_C1));
2066 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2067 I915_READ(MAD_DIMM_C2));
2068 seq_printf(m, "TILECTL = 0x%08x\n",
2069 I915_READ(TILECTL));
Robert Beckett5907f5f2014-01-23 14:23:14 +00002070 if (INTEL_INFO(dev)->gen >= 8)
Ben Widawsky9d3203e2013-11-02 21:07:14 -07002071 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2072 I915_READ(GAMTARBMODE));
2073 else
2074 seq_printf(m, "ARB_MODE = 0x%08x\n",
2075 I915_READ(ARB_MODE));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002076 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2077 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002078 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01002079
2080 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2081 seq_puts(m, "L-shaped memory detected\n");
2082
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002083 intel_runtime_pm_put(dev_priv);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002084 mutex_unlock(&dev->struct_mutex);
2085
2086 return 0;
2087}
2088
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002089static int per_file_ctx(int id, void *ptr, void *data)
2090{
Oscar Mateo273497e2014-05-22 14:13:37 +01002091 struct intel_context *ctx = ptr;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002092 struct seq_file *m = data;
Daniel Vetterae6c4802014-08-06 15:04:53 +02002093 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2094
2095 if (!ppgtt) {
2096 seq_printf(m, " no ppgtt for context %d\n",
2097 ctx->user_handle);
2098 return 0;
2099 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002100
Oscar Mateof83d6512014-05-22 14:13:38 +01002101 if (i915_gem_context_is_default(ctx))
2102 seq_puts(m, " default context:\n");
2103 else
Oscar Mateo821d66d2014-07-03 16:28:00 +01002104 seq_printf(m, " context %d:\n", ctx->user_handle);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002105 ppgtt->debug_dump(ppgtt, m);
2106
2107 return 0;
2108}
2109
Ben Widawsky77df6772013-11-02 21:07:30 -07002110static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002111{
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002112 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002113 struct intel_engine_cs *ring;
Ben Widawsky77df6772013-11-02 21:07:30 -07002114 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2115 int unused, i;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002116
Ben Widawsky77df6772013-11-02 21:07:30 -07002117 if (!ppgtt)
2118 return;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002119
Ben Widawsky77df6772013-11-02 21:07:30 -07002120 seq_printf(m, "Page directories: %d\n", ppgtt->num_pd_pages);
Ben Widawsky5abbcca2014-02-21 13:06:34 -08002121 seq_printf(m, "Page tables: %d\n", ppgtt->num_pd_entries);
Ben Widawsky77df6772013-11-02 21:07:30 -07002122 for_each_ring(ring, dev_priv, unused) {
2123 seq_printf(m, "%s\n", ring->name);
2124 for (i = 0; i < 4; i++) {
2125 u32 offset = 0x270 + i * 8;
2126 u64 pdp = I915_READ(ring->mmio_base + offset + 4);
2127 pdp <<= 32;
2128 pdp |= I915_READ(ring->mmio_base + offset);
Ville Syrjäläa2a5b152014-03-31 18:17:16 +03002129 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
Ben Widawsky77df6772013-11-02 21:07:30 -07002130 }
2131 }
2132}
2133
2134static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
2135{
2136 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002137 struct intel_engine_cs *ring;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002138 struct drm_file *file;
Ben Widawsky77df6772013-11-02 21:07:30 -07002139 int i;
2140
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002141 if (INTEL_INFO(dev)->gen == 6)
2142 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2143
Chris Wilsona2c7f6f2012-09-01 20:51:22 +01002144 for_each_ring(ring, dev_priv, i) {
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002145 seq_printf(m, "%s\n", ring->name);
2146 if (INTEL_INFO(dev)->gen == 7)
2147 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
2148 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
2149 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
2150 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
2151 }
2152 if (dev_priv->mm.aliasing_ppgtt) {
2153 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2154
Damien Lespiau267f0c92013-06-24 22:59:48 +01002155 seq_puts(m, "aliasing PPGTT:\n");
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002156 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002157
Ben Widawsky87d60b62013-12-06 14:11:29 -08002158 ppgtt->debug_dump(ppgtt, m);
Daniel Vetterae6c4802014-08-06 15:04:53 +02002159 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002160
2161 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2162 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002163
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002164 seq_printf(m, "proc: %s\n",
2165 get_pid_task(file->pid, PIDTYPE_PID)->comm);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002166 idr_for_each(&file_priv->context_idr, per_file_ctx, m);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002167 }
2168 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
Ben Widawsky77df6772013-11-02 21:07:30 -07002169}
2170
2171static int i915_ppgtt_info(struct seq_file *m, void *data)
2172{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002173 struct drm_info_node *node = m->private;
Ben Widawsky77df6772013-11-02 21:07:30 -07002174 struct drm_device *dev = node->minor->dev;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002175 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky77df6772013-11-02 21:07:30 -07002176
2177 int ret = mutex_lock_interruptible(&dev->struct_mutex);
2178 if (ret)
2179 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002180 intel_runtime_pm_get(dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002181
2182 if (INTEL_INFO(dev)->gen >= 8)
2183 gen8_ppgtt_info(m, dev);
2184 else if (INTEL_INFO(dev)->gen >= 6)
2185 gen6_ppgtt_info(m, dev);
2186
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002187 intel_runtime_pm_put(dev_priv);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002188 mutex_unlock(&dev->struct_mutex);
2189
2190 return 0;
2191}
2192
Ben Widawsky63573eb2013-07-04 11:02:07 -07002193static int i915_llc(struct seq_file *m, void *data)
2194{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002195 struct drm_info_node *node = m->private;
Ben Widawsky63573eb2013-07-04 11:02:07 -07002196 struct drm_device *dev = node->minor->dev;
2197 struct drm_i915_private *dev_priv = dev->dev_private;
2198
2199 /* Size calculation for LLC is a bit of a pain. Ignore for now. */
2200 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
2201 seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
2202
2203 return 0;
2204}
2205
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002206static int i915_edp_psr_status(struct seq_file *m, void *data)
2207{
2208 struct drm_info_node *node = m->private;
2209 struct drm_device *dev = node->minor->dev;
2210 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivia031d702013-10-03 16:15:06 -03002211 u32 psrperf = 0;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002212 u32 stat[3];
2213 enum pipe pipe;
Rodrigo Vivia031d702013-10-03 16:15:06 -03002214 bool enabled = false;
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002215
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002216 intel_runtime_pm_get(dev_priv);
2217
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002218 mutex_lock(&dev_priv->psr.lock);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002219 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2220 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
Daniel Vetter2807cf62014-07-11 10:30:11 -07002221 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
Rodrigo Vivi5755c782014-06-12 10:16:45 -07002222 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002223 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2224 dev_priv->psr.busy_frontbuffer_bits);
2225 seq_printf(m, "Re-enable work scheduled: %s\n",
2226 yesno(work_busy(&dev_priv->psr.work.work)));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002227
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002228 if (HAS_PSR(dev)) {
2229 if (HAS_DDI(dev))
2230 enabled = I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
2231 else {
2232 for_each_pipe(dev_priv, pipe) {
2233 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2234 VLV_EDP_PSR_CURR_STATE_MASK;
2235 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2236 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2237 enabled = true;
2238 }
2239 }
2240 }
2241 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002242
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002243 if (!HAS_DDI(dev))
2244 for_each_pipe(dev_priv, pipe) {
2245 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2246 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2247 seq_printf(m, " pipe %c", pipe_name(pipe));
2248 }
2249 seq_puts(m, "\n");
2250
2251 /* CHV PSR has no kind of performance counter */
2252 if (HAS_PSR(dev) && HAS_DDI(dev)) {
Rodrigo Vivia031d702013-10-03 16:15:06 -03002253 psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
2254 EDP_PSR_PERF_CNT_MASK;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002255
2256 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2257 }
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002258 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002259
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002260 intel_runtime_pm_put(dev_priv);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002261 return 0;
2262}
2263
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002264static int i915_sink_crc(struct seq_file *m, void *data)
2265{
2266 struct drm_info_node *node = m->private;
2267 struct drm_device *dev = node->minor->dev;
2268 struct intel_encoder *encoder;
2269 struct intel_connector *connector;
2270 struct intel_dp *intel_dp = NULL;
2271 int ret;
2272 u8 crc[6];
2273
2274 drm_modeset_lock_all(dev);
2275 list_for_each_entry(connector, &dev->mode_config.connector_list,
2276 base.head) {
2277
2278 if (connector->base.dpms != DRM_MODE_DPMS_ON)
2279 continue;
2280
Paulo Zanonib6ae3c72014-02-13 17:51:33 -02002281 if (!connector->base.encoder)
2282 continue;
2283
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002284 encoder = to_intel_encoder(connector->base.encoder);
2285 if (encoder->type != INTEL_OUTPUT_EDP)
2286 continue;
2287
2288 intel_dp = enc_to_intel_dp(&encoder->base);
2289
2290 ret = intel_dp_sink_crc(intel_dp, crc);
2291 if (ret)
2292 goto out;
2293
2294 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2295 crc[0], crc[1], crc[2],
2296 crc[3], crc[4], crc[5]);
2297 goto out;
2298 }
2299 ret = -ENODEV;
2300out:
2301 drm_modeset_unlock_all(dev);
2302 return ret;
2303}
2304
Jesse Barnesec013e72013-08-20 10:29:23 +01002305static int i915_energy_uJ(struct seq_file *m, void *data)
2306{
2307 struct drm_info_node *node = m->private;
2308 struct drm_device *dev = node->minor->dev;
2309 struct drm_i915_private *dev_priv = dev->dev_private;
2310 u64 power;
2311 u32 units;
2312
2313 if (INTEL_INFO(dev)->gen < 6)
2314 return -ENODEV;
2315
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002316 intel_runtime_pm_get(dev_priv);
2317
Jesse Barnesec013e72013-08-20 10:29:23 +01002318 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2319 power = (power & 0x1f00) >> 8;
2320 units = 1000000 / (1 << power); /* convert to uJ */
2321 power = I915_READ(MCH_SECP_NRG_STTS);
2322 power *= units;
2323
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002324 intel_runtime_pm_put(dev_priv);
2325
Jesse Barnesec013e72013-08-20 10:29:23 +01002326 seq_printf(m, "%llu", (long long unsigned)power);
Paulo Zanoni371db662013-08-19 13:18:10 -03002327
2328 return 0;
2329}
2330
2331static int i915_pc8_status(struct seq_file *m, void *unused)
2332{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002333 struct drm_info_node *node = m->private;
Paulo Zanoni371db662013-08-19 13:18:10 -03002334 struct drm_device *dev = node->minor->dev;
2335 struct drm_i915_private *dev_priv = dev->dev_private;
2336
Zhenyu Wang85b8d5c2014-04-01 19:39:48 -03002337 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Paulo Zanoni371db662013-08-19 13:18:10 -03002338 seq_puts(m, "not supported\n");
2339 return 0;
2340 }
2341
Paulo Zanoni86c4ec02014-02-21 13:52:24 -03002342 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
Paulo Zanoni371db662013-08-19 13:18:10 -03002343 seq_printf(m, "IRQs disabled: %s\n",
Jesse Barnes9df7575f2014-06-20 09:29:20 -07002344 yesno(!intel_irqs_enabled(dev_priv)));
Paulo Zanoni371db662013-08-19 13:18:10 -03002345
Jesse Barnesec013e72013-08-20 10:29:23 +01002346 return 0;
2347}
2348
Imre Deak1da51582013-11-25 17:15:35 +02002349static const char *power_domain_str(enum intel_display_power_domain domain)
2350{
2351 switch (domain) {
2352 case POWER_DOMAIN_PIPE_A:
2353 return "PIPE_A";
2354 case POWER_DOMAIN_PIPE_B:
2355 return "PIPE_B";
2356 case POWER_DOMAIN_PIPE_C:
2357 return "PIPE_C";
2358 case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
2359 return "PIPE_A_PANEL_FITTER";
2360 case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
2361 return "PIPE_B_PANEL_FITTER";
2362 case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
2363 return "PIPE_C_PANEL_FITTER";
2364 case POWER_DOMAIN_TRANSCODER_A:
2365 return "TRANSCODER_A";
2366 case POWER_DOMAIN_TRANSCODER_B:
2367 return "TRANSCODER_B";
2368 case POWER_DOMAIN_TRANSCODER_C:
2369 return "TRANSCODER_C";
2370 case POWER_DOMAIN_TRANSCODER_EDP:
2371 return "TRANSCODER_EDP";
Imre Deak319be8a2014-03-04 19:22:57 +02002372 case POWER_DOMAIN_PORT_DDI_A_2_LANES:
2373 return "PORT_DDI_A_2_LANES";
2374 case POWER_DOMAIN_PORT_DDI_A_4_LANES:
2375 return "PORT_DDI_A_4_LANES";
2376 case POWER_DOMAIN_PORT_DDI_B_2_LANES:
2377 return "PORT_DDI_B_2_LANES";
2378 case POWER_DOMAIN_PORT_DDI_B_4_LANES:
2379 return "PORT_DDI_B_4_LANES";
2380 case POWER_DOMAIN_PORT_DDI_C_2_LANES:
2381 return "PORT_DDI_C_2_LANES";
2382 case POWER_DOMAIN_PORT_DDI_C_4_LANES:
2383 return "PORT_DDI_C_4_LANES";
2384 case POWER_DOMAIN_PORT_DDI_D_2_LANES:
2385 return "PORT_DDI_D_2_LANES";
2386 case POWER_DOMAIN_PORT_DDI_D_4_LANES:
2387 return "PORT_DDI_D_4_LANES";
2388 case POWER_DOMAIN_PORT_DSI:
2389 return "PORT_DSI";
2390 case POWER_DOMAIN_PORT_CRT:
2391 return "PORT_CRT";
2392 case POWER_DOMAIN_PORT_OTHER:
2393 return "PORT_OTHER";
Imre Deak1da51582013-11-25 17:15:35 +02002394 case POWER_DOMAIN_VGA:
2395 return "VGA";
2396 case POWER_DOMAIN_AUDIO:
2397 return "AUDIO";
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03002398 case POWER_DOMAIN_PLLS:
2399 return "PLLS";
Imre Deak1da51582013-11-25 17:15:35 +02002400 case POWER_DOMAIN_INIT:
2401 return "INIT";
2402 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01002403 MISSING_CASE(domain);
Imre Deak1da51582013-11-25 17:15:35 +02002404 return "?";
2405 }
2406}
2407
2408static int i915_power_domain_info(struct seq_file *m, void *unused)
2409{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002410 struct drm_info_node *node = m->private;
Imre Deak1da51582013-11-25 17:15:35 +02002411 struct drm_device *dev = node->minor->dev;
2412 struct drm_i915_private *dev_priv = dev->dev_private;
2413 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2414 int i;
2415
2416 mutex_lock(&power_domains->lock);
2417
2418 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2419 for (i = 0; i < power_domains->power_well_count; i++) {
2420 struct i915_power_well *power_well;
2421 enum intel_display_power_domain power_domain;
2422
2423 power_well = &power_domains->power_wells[i];
2424 seq_printf(m, "%-25s %d\n", power_well->name,
2425 power_well->count);
2426
2427 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2428 power_domain++) {
2429 if (!(BIT(power_domain) & power_well->domains))
2430 continue;
2431
2432 seq_printf(m, " %-23s %d\n",
2433 power_domain_str(power_domain),
2434 power_domains->domain_use_count[power_domain]);
2435 }
2436 }
2437
2438 mutex_unlock(&power_domains->lock);
2439
2440 return 0;
2441}
2442
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002443static void intel_seq_print_mode(struct seq_file *m, int tabs,
2444 struct drm_display_mode *mode)
2445{
2446 int i;
2447
2448 for (i = 0; i < tabs; i++)
2449 seq_putc(m, '\t');
2450
2451 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2452 mode->base.id, mode->name,
2453 mode->vrefresh, mode->clock,
2454 mode->hdisplay, mode->hsync_start,
2455 mode->hsync_end, mode->htotal,
2456 mode->vdisplay, mode->vsync_start,
2457 mode->vsync_end, mode->vtotal,
2458 mode->type, mode->flags);
2459}
2460
2461static void intel_encoder_info(struct seq_file *m,
2462 struct intel_crtc *intel_crtc,
2463 struct intel_encoder *intel_encoder)
2464{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002465 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002466 struct drm_device *dev = node->minor->dev;
2467 struct drm_crtc *crtc = &intel_crtc->base;
2468 struct intel_connector *intel_connector;
2469 struct drm_encoder *encoder;
2470
2471 encoder = &intel_encoder->base;
2472 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03002473 encoder->base.id, encoder->name);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002474 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2475 struct drm_connector *connector = &intel_connector->base;
2476 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2477 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03002478 connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002479 drm_get_connector_status_name(connector->status));
2480 if (connector->status == connector_status_connected) {
2481 struct drm_display_mode *mode = &crtc->mode;
2482 seq_printf(m, ", mode:\n");
2483 intel_seq_print_mode(m, 2, mode);
2484 } else {
2485 seq_putc(m, '\n');
2486 }
2487 }
2488}
2489
2490static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2491{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002492 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002493 struct drm_device *dev = node->minor->dev;
2494 struct drm_crtc *crtc = &intel_crtc->base;
2495 struct intel_encoder *intel_encoder;
2496
Matt Roper5aa8a932014-06-16 10:12:55 -07002497 if (crtc->primary->fb)
2498 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2499 crtc->primary->fb->base.id, crtc->x, crtc->y,
2500 crtc->primary->fb->width, crtc->primary->fb->height);
2501 else
2502 seq_puts(m, "\tprimary plane disabled\n");
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002503 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2504 intel_encoder_info(m, intel_crtc, intel_encoder);
2505}
2506
2507static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2508{
2509 struct drm_display_mode *mode = panel->fixed_mode;
2510
2511 seq_printf(m, "\tfixed mode:\n");
2512 intel_seq_print_mode(m, 2, mode);
2513}
2514
2515static void intel_dp_info(struct seq_file *m,
2516 struct intel_connector *intel_connector)
2517{
2518 struct intel_encoder *intel_encoder = intel_connector->encoder;
2519 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2520
2521 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2522 seq_printf(m, "\taudio support: %s\n", intel_dp->has_audio ? "yes" :
2523 "no");
2524 if (intel_encoder->type == INTEL_OUTPUT_EDP)
2525 intel_panel_info(m, &intel_connector->panel);
2526}
2527
2528static void intel_hdmi_info(struct seq_file *m,
2529 struct intel_connector *intel_connector)
2530{
2531 struct intel_encoder *intel_encoder = intel_connector->encoder;
2532 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2533
2534 seq_printf(m, "\taudio support: %s\n", intel_hdmi->has_audio ? "yes" :
2535 "no");
2536}
2537
2538static void intel_lvds_info(struct seq_file *m,
2539 struct intel_connector *intel_connector)
2540{
2541 intel_panel_info(m, &intel_connector->panel);
2542}
2543
2544static void intel_connector_info(struct seq_file *m,
2545 struct drm_connector *connector)
2546{
2547 struct intel_connector *intel_connector = to_intel_connector(connector);
2548 struct intel_encoder *intel_encoder = intel_connector->encoder;
Jesse Barnesf103fc72014-02-20 12:39:57 -08002549 struct drm_display_mode *mode;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002550
2551 seq_printf(m, "connector %d: type %s, status: %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03002552 connector->base.id, connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002553 drm_get_connector_status_name(connector->status));
2554 if (connector->status == connector_status_connected) {
2555 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2556 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2557 connector->display_info.width_mm,
2558 connector->display_info.height_mm);
2559 seq_printf(m, "\tsubpixel order: %s\n",
2560 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2561 seq_printf(m, "\tCEA rev: %d\n",
2562 connector->display_info.cea_rev);
2563 }
Dave Airlie36cd7442014-05-02 13:44:18 +10002564 if (intel_encoder) {
2565 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2566 intel_encoder->type == INTEL_OUTPUT_EDP)
2567 intel_dp_info(m, intel_connector);
2568 else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
2569 intel_hdmi_info(m, intel_connector);
2570 else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2571 intel_lvds_info(m, intel_connector);
2572 }
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002573
Jesse Barnesf103fc72014-02-20 12:39:57 -08002574 seq_printf(m, "\tmodes:\n");
2575 list_for_each_entry(mode, &connector->modes, head)
2576 intel_seq_print_mode(m, 2, mode);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002577}
2578
Chris Wilson065f2ec2014-03-12 09:13:13 +00002579static bool cursor_active(struct drm_device *dev, int pipe)
2580{
2581 struct drm_i915_private *dev_priv = dev->dev_private;
2582 u32 state;
2583
2584 if (IS_845G(dev) || IS_I865G(dev))
2585 state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002586 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03002587 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002588
2589 return state;
2590}
2591
2592static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
2593{
2594 struct drm_i915_private *dev_priv = dev->dev_private;
2595 u32 pos;
2596
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03002597 pos = I915_READ(CURPOS(pipe));
Chris Wilson065f2ec2014-03-12 09:13:13 +00002598
2599 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
2600 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
2601 *x = -*x;
2602
2603 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
2604 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
2605 *y = -*y;
2606
2607 return cursor_active(dev, pipe);
2608}
2609
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002610static int i915_display_info(struct seq_file *m, void *unused)
2611{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002612 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002613 struct drm_device *dev = node->minor->dev;
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03002614 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002615 struct intel_crtc *crtc;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002616 struct drm_connector *connector;
2617
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03002618 intel_runtime_pm_get(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002619 drm_modeset_lock_all(dev);
2620 seq_printf(m, "CRTC info\n");
2621 seq_printf(m, "---------\n");
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002622 for_each_intel_crtc(dev, crtc) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00002623 bool active;
2624 int x, y;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002625
Chris Wilson57127ef2014-07-04 08:20:11 +01002626 seq_printf(m, "CRTC %d: pipe: %c, active=%s (size=%dx%d)\n",
Chris Wilson065f2ec2014-03-12 09:13:13 +00002627 crtc->base.base.id, pipe_name(crtc->pipe),
Chris Wilson57127ef2014-07-04 08:20:11 +01002628 yesno(crtc->active), crtc->config.pipe_src_w, crtc->config.pipe_src_h);
Paulo Zanonia23dc652014-04-01 14:55:11 -03002629 if (crtc->active) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00002630 intel_crtc_info(m, crtc);
2631
Paulo Zanonia23dc652014-04-01 14:55:11 -03002632 active = cursor_position(dev, crtc->pipe, &x, &y);
Chris Wilson57127ef2014-07-04 08:20:11 +01002633 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
Chris Wilson4b0e3332014-05-30 16:35:26 +03002634 yesno(crtc->cursor_base),
Chris Wilson57127ef2014-07-04 08:20:11 +01002635 x, y, crtc->cursor_width, crtc->cursor_height,
2636 crtc->cursor_addr, yesno(active));
Paulo Zanonia23dc652014-04-01 14:55:11 -03002637 }
Daniel Vettercace8412014-05-22 17:56:31 +02002638
2639 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
2640 yesno(!crtc->cpu_fifo_underrun_disabled),
2641 yesno(!crtc->pch_fifo_underrun_disabled));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002642 }
2643
2644 seq_printf(m, "\n");
2645 seq_printf(m, "Connector info\n");
2646 seq_printf(m, "--------------\n");
2647 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
2648 intel_connector_info(m, connector);
2649 }
2650 drm_modeset_unlock_all(dev);
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03002651 intel_runtime_pm_put(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002652
2653 return 0;
2654}
2655
Ben Widawskye04934c2014-06-30 09:53:42 -07002656static int i915_semaphore_status(struct seq_file *m, void *unused)
2657{
2658 struct drm_info_node *node = (struct drm_info_node *) m->private;
2659 struct drm_device *dev = node->minor->dev;
2660 struct drm_i915_private *dev_priv = dev->dev_private;
2661 struct intel_engine_cs *ring;
2662 int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
2663 int i, j, ret;
2664
2665 if (!i915_semaphore_is_enabled(dev)) {
2666 seq_puts(m, "Semaphores are disabled\n");
2667 return 0;
2668 }
2669
2670 ret = mutex_lock_interruptible(&dev->struct_mutex);
2671 if (ret)
2672 return ret;
Paulo Zanoni03872062014-07-09 14:31:57 -03002673 intel_runtime_pm_get(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07002674
2675 if (IS_BROADWELL(dev)) {
2676 struct page *page;
2677 uint64_t *seqno;
2678
2679 page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);
2680
2681 seqno = (uint64_t *)kmap_atomic(page);
2682 for_each_ring(ring, dev_priv, i) {
2683 uint64_t offset;
2684
2685 seq_printf(m, "%s\n", ring->name);
2686
2687 seq_puts(m, " Last signal:");
2688 for (j = 0; j < num_rings; j++) {
2689 offset = i * I915_NUM_RINGS + j;
2690 seq_printf(m, "0x%08llx (0x%02llx) ",
2691 seqno[offset], offset * 8);
2692 }
2693 seq_putc(m, '\n');
2694
2695 seq_puts(m, " Last wait: ");
2696 for (j = 0; j < num_rings; j++) {
2697 offset = i + (j * I915_NUM_RINGS);
2698 seq_printf(m, "0x%08llx (0x%02llx) ",
2699 seqno[offset], offset * 8);
2700 }
2701 seq_putc(m, '\n');
2702
2703 }
2704 kunmap_atomic(seqno);
2705 } else {
2706 seq_puts(m, " Last signal:");
2707 for_each_ring(ring, dev_priv, i)
2708 for (j = 0; j < num_rings; j++)
2709 seq_printf(m, "0x%08x\n",
2710 I915_READ(ring->semaphore.mbox.signal[j]));
2711 seq_putc(m, '\n');
2712 }
2713
2714 seq_puts(m, "\nSync seqno:\n");
2715 for_each_ring(ring, dev_priv, i) {
2716 for (j = 0; j < num_rings; j++) {
2717 seq_printf(m, " 0x%08x ", ring->semaphore.sync_seqno[j]);
2718 }
2719 seq_putc(m, '\n');
2720 }
2721 seq_putc(m, '\n');
2722
Paulo Zanoni03872062014-07-09 14:31:57 -03002723 intel_runtime_pm_put(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07002724 mutex_unlock(&dev->struct_mutex);
2725 return 0;
2726}
2727
Daniel Vetter728e29d2014-06-25 22:01:53 +03002728static int i915_shared_dplls_info(struct seq_file *m, void *unused)
2729{
2730 struct drm_info_node *node = (struct drm_info_node *) m->private;
2731 struct drm_device *dev = node->minor->dev;
2732 struct drm_i915_private *dev_priv = dev->dev_private;
2733 int i;
2734
2735 drm_modeset_lock_all(dev);
2736 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
2737 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
2738
2739 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02002740 seq_printf(m, " crtc_mask: 0x%08x, active: %d, on: %s\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02002741 pll->config.crtc_mask, pll->active, yesno(pll->on));
Daniel Vetter728e29d2014-06-25 22:01:53 +03002742 seq_printf(m, " tracked hardware state:\n");
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02002743 seq_printf(m, " dpll: 0x%08x\n", pll->config.hw_state.dpll);
2744 seq_printf(m, " dpll_md: 0x%08x\n",
2745 pll->config.hw_state.dpll_md);
2746 seq_printf(m, " fp0: 0x%08x\n", pll->config.hw_state.fp0);
2747 seq_printf(m, " fp1: 0x%08x\n", pll->config.hw_state.fp1);
2748 seq_printf(m, " wrpll: 0x%08x\n", pll->config.hw_state.wrpll);
Daniel Vetter728e29d2014-06-25 22:01:53 +03002749 }
2750 drm_modeset_unlock_all(dev);
2751
2752 return 0;
2753}
2754
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01002755static int i915_wa_registers(struct seq_file *m, void *unused)
Arun Siluvery888b5992014-08-26 14:44:51 +01002756{
2757 int i;
2758 int ret;
2759 struct drm_info_node *node = (struct drm_info_node *) m->private;
2760 struct drm_device *dev = node->minor->dev;
2761 struct drm_i915_private *dev_priv = dev->dev_private;
2762
Arun Siluvery888b5992014-08-26 14:44:51 +01002763 ret = mutex_lock_interruptible(&dev->struct_mutex);
2764 if (ret)
2765 return ret;
2766
2767 intel_runtime_pm_get(dev_priv);
2768
Mika Kuoppala72253422014-10-07 17:21:26 +03002769 seq_printf(m, "Workarounds applied: %d\n", dev_priv->workarounds.count);
2770 for (i = 0; i < dev_priv->workarounds.count; ++i) {
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03002771 u32 addr, mask, value, read;
2772 bool ok;
Arun Siluvery888b5992014-08-26 14:44:51 +01002773
Mika Kuoppala72253422014-10-07 17:21:26 +03002774 addr = dev_priv->workarounds.reg[i].addr;
2775 mask = dev_priv->workarounds.reg[i].mask;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03002776 value = dev_priv->workarounds.reg[i].value;
2777 read = I915_READ(addr);
2778 ok = (value & mask) == (read & mask);
2779 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
2780 addr, value, mask, read, ok ? "OK" : "FAIL");
Arun Siluvery888b5992014-08-26 14:44:51 +01002781 }
2782
2783 intel_runtime_pm_put(dev_priv);
2784 mutex_unlock(&dev->struct_mutex);
2785
2786 return 0;
2787}
2788
Damien Lespiauc5511e42014-11-04 17:06:51 +00002789static int i915_ddb_info(struct seq_file *m, void *unused)
2790{
2791 struct drm_info_node *node = m->private;
2792 struct drm_device *dev = node->minor->dev;
2793 struct drm_i915_private *dev_priv = dev->dev_private;
2794 struct skl_ddb_allocation *ddb;
2795 struct skl_ddb_entry *entry;
2796 enum pipe pipe;
2797 int plane;
2798
Damien Lespiau2fcffe12014-12-03 17:33:24 +00002799 if (INTEL_INFO(dev)->gen < 9)
2800 return 0;
2801
Damien Lespiauc5511e42014-11-04 17:06:51 +00002802 drm_modeset_lock_all(dev);
2803
2804 ddb = &dev_priv->wm.skl_hw.ddb;
2805
2806 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
2807
2808 for_each_pipe(dev_priv, pipe) {
2809 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
2810
2811 for_each_plane(pipe, plane) {
2812 entry = &ddb->plane[pipe][plane];
2813 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
2814 entry->start, entry->end,
2815 skl_ddb_entry_size(entry));
2816 }
2817
2818 entry = &ddb->cursor[pipe];
2819 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
2820 entry->end, skl_ddb_entry_size(entry));
2821 }
2822
2823 drm_modeset_unlock_all(dev);
2824
2825 return 0;
2826}
2827
Damien Lespiau07144422013-10-15 18:55:40 +01002828struct pipe_crc_info {
2829 const char *name;
2830 struct drm_device *dev;
2831 enum pipe pipe;
2832};
2833
Dave Airlie11bed9582014-05-12 15:22:27 +10002834static int i915_dp_mst_info(struct seq_file *m, void *unused)
2835{
2836 struct drm_info_node *node = (struct drm_info_node *) m->private;
2837 struct drm_device *dev = node->minor->dev;
2838 struct drm_encoder *encoder;
2839 struct intel_encoder *intel_encoder;
2840 struct intel_digital_port *intel_dig_port;
2841 drm_modeset_lock_all(dev);
2842 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
2843 intel_encoder = to_intel_encoder(encoder);
2844 if (intel_encoder->type != INTEL_OUTPUT_DISPLAYPORT)
2845 continue;
2846 intel_dig_port = enc_to_dig_port(encoder);
2847 if (!intel_dig_port->dp.can_mst)
2848 continue;
2849
2850 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
2851 }
2852 drm_modeset_unlock_all(dev);
2853 return 0;
2854}
2855
Damien Lespiau07144422013-10-15 18:55:40 +01002856static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002857{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01002858 struct pipe_crc_info *info = inode->i_private;
2859 struct drm_i915_private *dev_priv = info->dev->dev_private;
2860 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2861
Daniel Vetter7eb1c492013-11-14 11:30:43 +01002862 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
2863 return -ENODEV;
2864
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002865 spin_lock_irq(&pipe_crc->lock);
2866
2867 if (pipe_crc->opened) {
2868 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01002869 return -EBUSY; /* already open */
2870 }
2871
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002872 pipe_crc->opened = true;
Damien Lespiau07144422013-10-15 18:55:40 +01002873 filep->private_data = inode->i_private;
2874
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002875 spin_unlock_irq(&pipe_crc->lock);
2876
Damien Lespiau07144422013-10-15 18:55:40 +01002877 return 0;
2878}
2879
2880static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
2881{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01002882 struct pipe_crc_info *info = inode->i_private;
2883 struct drm_i915_private *dev_priv = info->dev->dev_private;
2884 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2885
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002886 spin_lock_irq(&pipe_crc->lock);
2887 pipe_crc->opened = false;
2888 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01002889
Damien Lespiau07144422013-10-15 18:55:40 +01002890 return 0;
2891}
2892
2893/* (6 fields, 8 chars each, space separated (5) + '\n') */
2894#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
2895/* account for \'0' */
2896#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
2897
2898static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
2899{
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002900 assert_spin_locked(&pipe_crc->lock);
2901 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
2902 INTEL_PIPE_CRC_ENTRIES_NR);
Damien Lespiau07144422013-10-15 18:55:40 +01002903}
Shuang He8bf1e9f2013-10-15 18:55:27 +01002904
Damien Lespiau07144422013-10-15 18:55:40 +01002905static ssize_t
2906i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
2907 loff_t *pos)
2908{
2909 struct pipe_crc_info *info = filep->private_data;
2910 struct drm_device *dev = info->dev;
2911 struct drm_i915_private *dev_priv = dev->dev_private;
2912 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2913 char buf[PIPE_CRC_BUFFER_LEN];
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02002914 int n_entries;
Damien Lespiau07144422013-10-15 18:55:40 +01002915 ssize_t bytes_read;
2916
2917 /*
2918 * Don't allow user space to provide buffers not big enough to hold
2919 * a line of data.
2920 */
2921 if (count < PIPE_CRC_LINE_LEN)
2922 return -EINVAL;
2923
2924 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
2925 return 0;
2926
2927 /* nothing to read */
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002928 spin_lock_irq(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01002929 while (pipe_crc_data_count(pipe_crc) == 0) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002930 int ret;
Damien Lespiau07144422013-10-15 18:55:40 +01002931
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002932 if (filep->f_flags & O_NONBLOCK) {
2933 spin_unlock_irq(&pipe_crc->lock);
2934 return -EAGAIN;
2935 }
2936
2937 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
2938 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
2939 if (ret) {
2940 spin_unlock_irq(&pipe_crc->lock);
2941 return ret;
2942 }
Damien Lespiau07144422013-10-15 18:55:40 +01002943 }
2944
2945 /* We now have one or more entries to read */
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02002946 n_entries = count / PIPE_CRC_LINE_LEN;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002947
Damien Lespiau07144422013-10-15 18:55:40 +01002948 bytes_read = 0;
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02002949 while (n_entries > 0) {
2950 struct intel_pipe_crc_entry *entry =
2951 &pipe_crc->entries[pipe_crc->tail];
Damien Lespiau07144422013-10-15 18:55:40 +01002952 int ret;
2953
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02002954 if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
2955 INTEL_PIPE_CRC_ENTRIES_NR) < 1)
2956 break;
2957
2958 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
2959 pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
2960
Damien Lespiau07144422013-10-15 18:55:40 +01002961 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
2962 "%8u %8x %8x %8x %8x %8x\n",
2963 entry->frame, entry->crc[0],
2964 entry->crc[1], entry->crc[2],
2965 entry->crc[3], entry->crc[4]);
2966
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02002967 spin_unlock_irq(&pipe_crc->lock);
2968
2969 ret = copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN);
Damien Lespiau07144422013-10-15 18:55:40 +01002970 if (ret == PIPE_CRC_LINE_LEN)
2971 return -EFAULT;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01002972
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02002973 user_buf += PIPE_CRC_LINE_LEN;
2974 n_entries--;
Shuang He8bf1e9f2013-10-15 18:55:27 +01002975
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02002976 spin_lock_irq(&pipe_crc->lock);
2977 }
2978
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002979 spin_unlock_irq(&pipe_crc->lock);
2980
Damien Lespiau07144422013-10-15 18:55:40 +01002981 return bytes_read;
2982}
2983
2984static const struct file_operations i915_pipe_crc_fops = {
2985 .owner = THIS_MODULE,
2986 .open = i915_pipe_crc_open,
2987 .read = i915_pipe_crc_read,
2988 .release = i915_pipe_crc_release,
2989};
2990
2991static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
2992 {
2993 .name = "i915_pipe_A_crc",
2994 .pipe = PIPE_A,
2995 },
2996 {
2997 .name = "i915_pipe_B_crc",
2998 .pipe = PIPE_B,
2999 },
3000 {
3001 .name = "i915_pipe_C_crc",
3002 .pipe = PIPE_C,
3003 },
3004};
3005
3006static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
3007 enum pipe pipe)
3008{
3009 struct drm_device *dev = minor->dev;
3010 struct dentry *ent;
3011 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
3012
3013 info->dev = dev;
3014 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
3015 &i915_pipe_crc_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08003016 if (!ent)
3017 return -ENOMEM;
Damien Lespiau07144422013-10-15 18:55:40 +01003018
3019 return drm_add_fake_info_node(minor, ent, info);
Shuang He8bf1e9f2013-10-15 18:55:27 +01003020}
3021
Daniel Vettere8dfcf72013-10-16 11:51:54 +02003022static const char * const pipe_crc_sources[] = {
Daniel Vetter926321d2013-10-16 13:30:34 +02003023 "none",
3024 "plane1",
3025 "plane2",
3026 "pf",
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003027 "pipe",
Daniel Vetter3d099a02013-10-16 22:55:58 +02003028 "TV",
3029 "DP-B",
3030 "DP-C",
3031 "DP-D",
Daniel Vetter46a19182013-11-01 10:50:20 +01003032 "auto",
Daniel Vetter926321d2013-10-16 13:30:34 +02003033};
3034
3035static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
3036{
3037 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
3038 return pipe_crc_sources[source];
3039}
3040
Damien Lespiaubd9db022013-10-15 18:55:36 +01003041static int display_crc_ctl_show(struct seq_file *m, void *data)
Daniel Vetter926321d2013-10-16 13:30:34 +02003042{
3043 struct drm_device *dev = m->private;
3044 struct drm_i915_private *dev_priv = dev->dev_private;
3045 int i;
3046
3047 for (i = 0; i < I915_MAX_PIPES; i++)
3048 seq_printf(m, "%c %s\n", pipe_name(i),
3049 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
3050
3051 return 0;
3052}
3053
Damien Lespiaubd9db022013-10-15 18:55:36 +01003054static int display_crc_ctl_open(struct inode *inode, struct file *file)
Daniel Vetter926321d2013-10-16 13:30:34 +02003055{
3056 struct drm_device *dev = inode->i_private;
3057
Damien Lespiaubd9db022013-10-15 18:55:36 +01003058 return single_open(file, display_crc_ctl_show, dev);
Daniel Vetter926321d2013-10-16 13:30:34 +02003059}
3060
Daniel Vetter46a19182013-11-01 10:50:20 +01003061static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter52f843f2013-10-21 17:26:38 +02003062 uint32_t *val)
3063{
Daniel Vetter46a19182013-11-01 10:50:20 +01003064 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3065 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3066
3067 switch (*source) {
Daniel Vetter52f843f2013-10-21 17:26:38 +02003068 case INTEL_PIPE_CRC_SOURCE_PIPE:
3069 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
3070 break;
3071 case INTEL_PIPE_CRC_SOURCE_NONE:
3072 *val = 0;
3073 break;
3074 default:
3075 return -EINVAL;
3076 }
3077
3078 return 0;
3079}
3080
Daniel Vetter46a19182013-11-01 10:50:20 +01003081static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
3082 enum intel_pipe_crc_source *source)
3083{
3084 struct intel_encoder *encoder;
3085 struct intel_crtc *crtc;
Daniel Vetter26756802013-11-01 10:50:23 +01003086 struct intel_digital_port *dig_port;
Daniel Vetter46a19182013-11-01 10:50:20 +01003087 int ret = 0;
3088
3089 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3090
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003091 drm_modeset_lock_all(dev);
Damien Lespiaub2784e12014-08-05 11:29:37 +01003092 for_each_intel_encoder(dev, encoder) {
Daniel Vetter46a19182013-11-01 10:50:20 +01003093 if (!encoder->base.crtc)
3094 continue;
3095
3096 crtc = to_intel_crtc(encoder->base.crtc);
3097
3098 if (crtc->pipe != pipe)
3099 continue;
3100
3101 switch (encoder->type) {
3102 case INTEL_OUTPUT_TVOUT:
3103 *source = INTEL_PIPE_CRC_SOURCE_TV;
3104 break;
3105 case INTEL_OUTPUT_DISPLAYPORT:
3106 case INTEL_OUTPUT_EDP:
Daniel Vetter26756802013-11-01 10:50:23 +01003107 dig_port = enc_to_dig_port(&encoder->base);
3108 switch (dig_port->port) {
3109 case PORT_B:
3110 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
3111 break;
3112 case PORT_C:
3113 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
3114 break;
3115 case PORT_D:
3116 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
3117 break;
3118 default:
3119 WARN(1, "nonexisting DP port %c\n",
3120 port_name(dig_port->port));
3121 break;
3122 }
Daniel Vetter46a19182013-11-01 10:50:20 +01003123 break;
Paulo Zanoni6847d712014-10-27 17:47:52 -02003124 default:
3125 break;
Daniel Vetter46a19182013-11-01 10:50:20 +01003126 }
3127 }
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003128 drm_modeset_unlock_all(dev);
Daniel Vetter46a19182013-11-01 10:50:20 +01003129
3130 return ret;
3131}
3132
3133static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
3134 enum pipe pipe,
3135 enum intel_pipe_crc_source *source,
Daniel Vetter7ac01292013-10-18 16:37:06 +02003136 uint32_t *val)
3137{
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003138 struct drm_i915_private *dev_priv = dev->dev_private;
3139 bool need_stable_symbols = false;
3140
Daniel Vetter46a19182013-11-01 10:50:20 +01003141 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3142 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3143 if (ret)
3144 return ret;
3145 }
3146
3147 switch (*source) {
Daniel Vetter7ac01292013-10-18 16:37:06 +02003148 case INTEL_PIPE_CRC_SOURCE_PIPE:
3149 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
3150 break;
3151 case INTEL_PIPE_CRC_SOURCE_DP_B:
3152 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003153 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003154 break;
3155 case INTEL_PIPE_CRC_SOURCE_DP_C:
3156 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003157 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003158 break;
Ville Syrjälä2be57922014-12-09 21:28:29 +02003159 case INTEL_PIPE_CRC_SOURCE_DP_D:
3160 if (!IS_CHERRYVIEW(dev))
3161 return -EINVAL;
3162 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
3163 need_stable_symbols = true;
3164 break;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003165 case INTEL_PIPE_CRC_SOURCE_NONE:
3166 *val = 0;
3167 break;
3168 default:
3169 return -EINVAL;
3170 }
3171
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003172 /*
3173 * When the pipe CRC tap point is after the transcoders we need
3174 * to tweak symbol-level features to produce a deterministic series of
3175 * symbols for a given frame. We need to reset those features only once
3176 * a frame (instead of every nth symbol):
3177 * - DC-balance: used to ensure a better clock recovery from the data
3178 * link (SDVO)
3179 * - DisplayPort scrambling: used for EMI reduction
3180 */
3181 if (need_stable_symbols) {
3182 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3183
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003184 tmp |= DC_BALANCE_RESET_VLV;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003185 switch (pipe) {
3186 case PIPE_A:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003187 tmp |= PIPE_A_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003188 break;
3189 case PIPE_B:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003190 tmp |= PIPE_B_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003191 break;
3192 case PIPE_C:
3193 tmp |= PIPE_C_SCRAMBLE_RESET;
3194 break;
3195 default:
3196 return -EINVAL;
3197 }
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003198 I915_WRITE(PORT_DFT2_G4X, tmp);
3199 }
3200
Daniel Vetter7ac01292013-10-18 16:37:06 +02003201 return 0;
3202}
3203
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003204static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
Daniel Vetter46a19182013-11-01 10:50:20 +01003205 enum pipe pipe,
3206 enum intel_pipe_crc_source *source,
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003207 uint32_t *val)
3208{
Daniel Vetter84093602013-11-01 10:50:21 +01003209 struct drm_i915_private *dev_priv = dev->dev_private;
3210 bool need_stable_symbols = false;
3211
Daniel Vetter46a19182013-11-01 10:50:20 +01003212 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3213 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3214 if (ret)
3215 return ret;
3216 }
3217
3218 switch (*source) {
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003219 case INTEL_PIPE_CRC_SOURCE_PIPE:
3220 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
3221 break;
3222 case INTEL_PIPE_CRC_SOURCE_TV:
3223 if (!SUPPORTS_TV(dev))
3224 return -EINVAL;
3225 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
3226 break;
3227 case INTEL_PIPE_CRC_SOURCE_DP_B:
3228 if (!IS_G4X(dev))
3229 return -EINVAL;
3230 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003231 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003232 break;
3233 case INTEL_PIPE_CRC_SOURCE_DP_C:
3234 if (!IS_G4X(dev))
3235 return -EINVAL;
3236 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003237 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003238 break;
3239 case INTEL_PIPE_CRC_SOURCE_DP_D:
3240 if (!IS_G4X(dev))
3241 return -EINVAL;
3242 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003243 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003244 break;
3245 case INTEL_PIPE_CRC_SOURCE_NONE:
3246 *val = 0;
3247 break;
3248 default:
3249 return -EINVAL;
3250 }
3251
Daniel Vetter84093602013-11-01 10:50:21 +01003252 /*
3253 * When the pipe CRC tap point is after the transcoders we need
3254 * to tweak symbol-level features to produce a deterministic series of
3255 * symbols for a given frame. We need to reset those features only once
3256 * a frame (instead of every nth symbol):
3257 * - DC-balance: used to ensure a better clock recovery from the data
3258 * link (SDVO)
3259 * - DisplayPort scrambling: used for EMI reduction
3260 */
3261 if (need_stable_symbols) {
3262 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3263
3264 WARN_ON(!IS_G4X(dev));
3265
3266 I915_WRITE(PORT_DFT_I9XX,
3267 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
3268
3269 if (pipe == PIPE_A)
3270 tmp |= PIPE_A_SCRAMBLE_RESET;
3271 else
3272 tmp |= PIPE_B_SCRAMBLE_RESET;
3273
3274 I915_WRITE(PORT_DFT2_G4X, tmp);
3275 }
3276
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003277 return 0;
3278}
3279
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003280static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
3281 enum pipe pipe)
3282{
3283 struct drm_i915_private *dev_priv = dev->dev_private;
3284 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3285
Ville Syrjäläeb736672014-12-09 21:28:28 +02003286 switch (pipe) {
3287 case PIPE_A:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003288 tmp &= ~PIPE_A_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003289 break;
3290 case PIPE_B:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003291 tmp &= ~PIPE_B_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003292 break;
3293 case PIPE_C:
3294 tmp &= ~PIPE_C_SCRAMBLE_RESET;
3295 break;
3296 default:
3297 return;
3298 }
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003299 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
3300 tmp &= ~DC_BALANCE_RESET_VLV;
3301 I915_WRITE(PORT_DFT2_G4X, tmp);
3302
3303}
3304
Daniel Vetter84093602013-11-01 10:50:21 +01003305static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
3306 enum pipe pipe)
3307{
3308 struct drm_i915_private *dev_priv = dev->dev_private;
3309 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3310
3311 if (pipe == PIPE_A)
3312 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3313 else
3314 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3315 I915_WRITE(PORT_DFT2_G4X, tmp);
3316
3317 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
3318 I915_WRITE(PORT_DFT_I9XX,
3319 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
3320 }
3321}
3322
Daniel Vetter46a19182013-11-01 10:50:20 +01003323static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003324 uint32_t *val)
3325{
Daniel Vetter46a19182013-11-01 10:50:20 +01003326 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3327 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3328
3329 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003330 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3331 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
3332 break;
3333 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3334 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
3335 break;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003336 case INTEL_PIPE_CRC_SOURCE_PIPE:
3337 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
3338 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003339 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003340 *val = 0;
3341 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003342 default:
3343 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003344 }
3345
3346 return 0;
3347}
3348
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003349static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
3350{
3351 struct drm_i915_private *dev_priv = dev->dev_private;
3352 struct intel_crtc *crtc =
3353 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
3354
3355 drm_modeset_lock_all(dev);
3356 /*
3357 * If we use the eDP transcoder we need to make sure that we don't
3358 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
3359 * relevant on hsw with pipe A when using the always-on power well
3360 * routing.
3361 */
3362 if (crtc->config.cpu_transcoder == TRANSCODER_EDP &&
3363 !crtc->config.pch_pfit.enabled) {
3364 crtc->config.pch_pfit.force_thru = true;
3365
3366 intel_display_power_get(dev_priv,
3367 POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));
3368
3369 dev_priv->display.crtc_disable(&crtc->base);
3370 dev_priv->display.crtc_enable(&crtc->base);
3371 }
3372 drm_modeset_unlock_all(dev);
3373}
3374
3375static void hsw_undo_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
3376{
3377 struct drm_i915_private *dev_priv = dev->dev_private;
3378 struct intel_crtc *crtc =
3379 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
3380
3381 drm_modeset_lock_all(dev);
3382 /*
3383 * If we use the eDP transcoder we need to make sure that we don't
3384 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
3385 * relevant on hsw with pipe A when using the always-on power well
3386 * routing.
3387 */
3388 if (crtc->config.pch_pfit.force_thru) {
3389 crtc->config.pch_pfit.force_thru = false;
3390
3391 dev_priv->display.crtc_disable(&crtc->base);
3392 dev_priv->display.crtc_enable(&crtc->base);
3393
3394 intel_display_power_put(dev_priv,
3395 POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));
3396 }
3397 drm_modeset_unlock_all(dev);
3398}
3399
3400static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
3401 enum pipe pipe,
3402 enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003403 uint32_t *val)
3404{
Daniel Vetter46a19182013-11-01 10:50:20 +01003405 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3406 *source = INTEL_PIPE_CRC_SOURCE_PF;
3407
3408 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003409 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3410 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
3411 break;
3412 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3413 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
3414 break;
3415 case INTEL_PIPE_CRC_SOURCE_PF:
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003416 if (IS_HASWELL(dev) && pipe == PIPE_A)
3417 hsw_trans_edp_pipe_A_crc_wa(dev);
3418
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003419 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
3420 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003421 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003422 *val = 0;
3423 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003424 default:
3425 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003426 }
3427
3428 return 0;
3429}
3430
Daniel Vetter926321d2013-10-16 13:30:34 +02003431static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
3432 enum intel_pipe_crc_source source)
3433{
3434 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiaucc3da172013-10-15 18:55:31 +01003435 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03003436 struct intel_crtc *crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev,
3437 pipe));
Borislav Petkov432f3342013-11-21 16:49:46 +01003438 u32 val = 0; /* shut up gcc */
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003439 int ret;
Daniel Vetter926321d2013-10-16 13:30:34 +02003440
Damien Lespiaucc3da172013-10-15 18:55:31 +01003441 if (pipe_crc->source == source)
3442 return 0;
3443
Damien Lespiauae676fc2013-10-15 18:55:32 +01003444 /* forbid changing the source without going back to 'none' */
3445 if (pipe_crc->source && source)
3446 return -EINVAL;
3447
Daniel Vetter9d8b0582014-11-25 14:00:40 +01003448 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PIPE(pipe))) {
3449 DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
3450 return -EIO;
3451 }
3452
Daniel Vetter52f843f2013-10-21 17:26:38 +02003453 if (IS_GEN2(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01003454 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter52f843f2013-10-21 17:26:38 +02003455 else if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter46a19182013-11-01 10:50:20 +01003456 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter7ac01292013-10-18 16:37:06 +02003457 else if (IS_VALLEYVIEW(dev))
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003458 ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003459 else if (IS_GEN5(dev) || IS_GEN6(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01003460 ret = ilk_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003461 else
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003462 ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003463
3464 if (ret != 0)
3465 return ret;
3466
Damien Lespiau4b584362013-10-15 18:55:33 +01003467 /* none -> real source transition */
3468 if (source) {
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02003469 struct intel_pipe_crc_entry *entries;
3470
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01003471 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
3472 pipe_name(pipe), pipe_crc_source_name(source));
3473
Ville Syrjälä3cf54b32014-12-09 21:28:31 +02003474 entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
3475 sizeof(pipe_crc->entries[0]),
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02003476 GFP_KERNEL);
3477 if (!entries)
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01003478 return -ENOMEM;
3479
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03003480 /*
3481 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
3482 * enabled and disabled dynamically based on package C states,
3483 * user space can't make reliable use of the CRCs, so let's just
3484 * completely disable it.
3485 */
3486 hsw_disable_ips(crtc);
3487
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003488 spin_lock_irq(&pipe_crc->lock);
Daniel Vetter64387b62014-12-10 11:00:29 +01003489 kfree(pipe_crc->entries);
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02003490 pipe_crc->entries = entries;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003491 pipe_crc->head = 0;
3492 pipe_crc->tail = 0;
3493 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiau4b584362013-10-15 18:55:33 +01003494 }
3495
Damien Lespiaucc3da172013-10-15 18:55:31 +01003496 pipe_crc->source = source;
Daniel Vetter926321d2013-10-16 13:30:34 +02003497
Daniel Vetter926321d2013-10-16 13:30:34 +02003498 I915_WRITE(PIPE_CRC_CTL(pipe), val);
3499 POSTING_READ(PIPE_CRC_CTL(pipe));
3500
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01003501 /* real source -> none transition */
3502 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003503 struct intel_pipe_crc_entry *entries;
Daniel Vettera33d7102014-06-06 08:22:08 +02003504 struct intel_crtc *crtc =
3505 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003506
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01003507 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
3508 pipe_name(pipe));
3509
Daniel Vettera33d7102014-06-06 08:22:08 +02003510 drm_modeset_lock(&crtc->base.mutex, NULL);
3511 if (crtc->active)
3512 intel_wait_for_vblank(dev, pipe);
3513 drm_modeset_unlock(&crtc->base.mutex);
Daniel Vetterbcf17ab2013-10-16 22:55:50 +02003514
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003515 spin_lock_irq(&pipe_crc->lock);
3516 entries = pipe_crc->entries;
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01003517 pipe_crc->entries = NULL;
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003518 pipe_crc->head = 0;
3519 pipe_crc->tail = 0;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003520 spin_unlock_irq(&pipe_crc->lock);
3521
3522 kfree(entries);
Daniel Vetter84093602013-11-01 10:50:21 +01003523
3524 if (IS_G4X(dev))
3525 g4x_undo_pipe_scramble_reset(dev, pipe);
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003526 else if (IS_VALLEYVIEW(dev))
3527 vlv_undo_pipe_scramble_reset(dev, pipe);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003528 else if (IS_HASWELL(dev) && pipe == PIPE_A)
3529 hsw_undo_trans_edp_pipe_A_crc_wa(dev);
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03003530
3531 hsw_enable_ips(crtc);
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01003532 }
3533
Daniel Vetter926321d2013-10-16 13:30:34 +02003534 return 0;
3535}
3536
3537/*
3538 * Parse pipe CRC command strings:
Damien Lespiaub94dec82013-10-15 18:55:35 +01003539 * command: wsp* object wsp+ name wsp+ source wsp*
3540 * object: 'pipe'
3541 * name: (A | B | C)
Daniel Vetter926321d2013-10-16 13:30:34 +02003542 * source: (none | plane1 | plane2 | pf)
3543 * wsp: (#0x20 | #0x9 | #0xA)+
3544 *
3545 * eg.:
Damien Lespiaub94dec82013-10-15 18:55:35 +01003546 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
3547 * "pipe A none" -> Stop CRC
Daniel Vetter926321d2013-10-16 13:30:34 +02003548 */
Damien Lespiaubd9db022013-10-15 18:55:36 +01003549static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
Daniel Vetter926321d2013-10-16 13:30:34 +02003550{
3551 int n_words = 0;
3552
3553 while (*buf) {
3554 char *end;
3555
3556 /* skip leading white space */
3557 buf = skip_spaces(buf);
3558 if (!*buf)
3559 break; /* end of buffer */
3560
3561 /* find end of word */
3562 for (end = buf; *end && !isspace(*end); end++)
3563 ;
3564
3565 if (n_words == max_words) {
3566 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
3567 max_words);
3568 return -EINVAL; /* ran out of words[] before bytes */
3569 }
3570
3571 if (*end)
3572 *end++ = '\0';
3573 words[n_words++] = buf;
3574 buf = end;
3575 }
3576
3577 return n_words;
3578}
3579
Damien Lespiaub94dec82013-10-15 18:55:35 +01003580enum intel_pipe_crc_object {
3581 PIPE_CRC_OBJECT_PIPE,
3582};
3583
Daniel Vettere8dfcf72013-10-16 11:51:54 +02003584static const char * const pipe_crc_objects[] = {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003585 "pipe",
3586};
3587
3588static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01003589display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
Damien Lespiaub94dec82013-10-15 18:55:35 +01003590{
3591 int i;
3592
3593 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
3594 if (!strcmp(buf, pipe_crc_objects[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01003595 *o = i;
Damien Lespiaub94dec82013-10-15 18:55:35 +01003596 return 0;
3597 }
3598
3599 return -EINVAL;
3600}
3601
Damien Lespiaubd9db022013-10-15 18:55:36 +01003602static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
Daniel Vetter926321d2013-10-16 13:30:34 +02003603{
3604 const char name = buf[0];
3605
3606 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
3607 return -EINVAL;
3608
3609 *pipe = name - 'A';
3610
3611 return 0;
3612}
3613
3614static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01003615display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
Daniel Vetter926321d2013-10-16 13:30:34 +02003616{
3617 int i;
3618
3619 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
3620 if (!strcmp(buf, pipe_crc_sources[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01003621 *s = i;
Daniel Vetter926321d2013-10-16 13:30:34 +02003622 return 0;
3623 }
3624
3625 return -EINVAL;
3626}
3627
Damien Lespiaubd9db022013-10-15 18:55:36 +01003628static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
Daniel Vetter926321d2013-10-16 13:30:34 +02003629{
Damien Lespiaub94dec82013-10-15 18:55:35 +01003630#define N_WORDS 3
Daniel Vetter926321d2013-10-16 13:30:34 +02003631 int n_words;
Damien Lespiaub94dec82013-10-15 18:55:35 +01003632 char *words[N_WORDS];
Daniel Vetter926321d2013-10-16 13:30:34 +02003633 enum pipe pipe;
Damien Lespiaub94dec82013-10-15 18:55:35 +01003634 enum intel_pipe_crc_object object;
Daniel Vetter926321d2013-10-16 13:30:34 +02003635 enum intel_pipe_crc_source source;
3636
Damien Lespiaubd9db022013-10-15 18:55:36 +01003637 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
Damien Lespiaub94dec82013-10-15 18:55:35 +01003638 if (n_words != N_WORDS) {
3639 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
3640 N_WORDS);
Daniel Vetter926321d2013-10-16 13:30:34 +02003641 return -EINVAL;
3642 }
3643
Damien Lespiaubd9db022013-10-15 18:55:36 +01003644 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003645 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
Daniel Vetter926321d2013-10-16 13:30:34 +02003646 return -EINVAL;
3647 }
3648
Damien Lespiaubd9db022013-10-15 18:55:36 +01003649 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003650 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
3651 return -EINVAL;
3652 }
3653
Damien Lespiaubd9db022013-10-15 18:55:36 +01003654 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003655 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
Daniel Vetter926321d2013-10-16 13:30:34 +02003656 return -EINVAL;
3657 }
3658
3659 return pipe_crc_set_source(dev, pipe, source);
3660}
3661
Damien Lespiaubd9db022013-10-15 18:55:36 +01003662static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
3663 size_t len, loff_t *offp)
Daniel Vetter926321d2013-10-16 13:30:34 +02003664{
3665 struct seq_file *m = file->private_data;
3666 struct drm_device *dev = m->private;
3667 char *tmpbuf;
3668 int ret;
3669
3670 if (len == 0)
3671 return 0;
3672
3673 if (len > PAGE_SIZE - 1) {
3674 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
3675 PAGE_SIZE);
3676 return -E2BIG;
3677 }
3678
3679 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
3680 if (!tmpbuf)
3681 return -ENOMEM;
3682
3683 if (copy_from_user(tmpbuf, ubuf, len)) {
3684 ret = -EFAULT;
3685 goto out;
3686 }
3687 tmpbuf[len] = '\0';
3688
Damien Lespiaubd9db022013-10-15 18:55:36 +01003689 ret = display_crc_ctl_parse(dev, tmpbuf, len);
Daniel Vetter926321d2013-10-16 13:30:34 +02003690
3691out:
3692 kfree(tmpbuf);
3693 if (ret < 0)
3694 return ret;
3695
3696 *offp += len;
3697 return len;
3698}
3699
Damien Lespiaubd9db022013-10-15 18:55:36 +01003700static const struct file_operations i915_display_crc_ctl_fops = {
Daniel Vetter926321d2013-10-16 13:30:34 +02003701 .owner = THIS_MODULE,
Damien Lespiaubd9db022013-10-15 18:55:36 +01003702 .open = display_crc_ctl_open,
Daniel Vetter926321d2013-10-16 13:30:34 +02003703 .read = seq_read,
3704 .llseek = seq_lseek,
3705 .release = single_release,
Damien Lespiaubd9db022013-10-15 18:55:36 +01003706 .write = display_crc_ctl_write
Daniel Vetter926321d2013-10-16 13:30:34 +02003707};
3708
Damien Lespiau97e94b22014-11-04 17:06:50 +00003709static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02003710{
3711 struct drm_device *dev = m->private;
Damien Lespiau546c81f2014-05-13 15:30:26 +01003712 int num_levels = ilk_wm_max_level(dev) + 1;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003713 int level;
3714
3715 drm_modeset_lock_all(dev);
3716
3717 for (level = 0; level < num_levels; level++) {
3718 unsigned int latency = wm[level];
3719
Damien Lespiau97e94b22014-11-04 17:06:50 +00003720 /*
3721 * - WM1+ latency values in 0.5us units
3722 * - latencies are in us on gen9
3723 */
3724 if (INTEL_INFO(dev)->gen >= 9)
3725 latency *= 10;
3726 else if (level > 0)
Ville Syrjälä369a1342014-01-22 14:36:08 +02003727 latency *= 5;
3728
3729 seq_printf(m, "WM%d %u (%u.%u usec)\n",
Damien Lespiau97e94b22014-11-04 17:06:50 +00003730 level, wm[level], latency / 10, latency % 10);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003731 }
3732
3733 drm_modeset_unlock_all(dev);
3734}
3735
3736static int pri_wm_latency_show(struct seq_file *m, void *data)
3737{
3738 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003739 struct drm_i915_private *dev_priv = dev->dev_private;
3740 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003741
Damien Lespiau97e94b22014-11-04 17:06:50 +00003742 if (INTEL_INFO(dev)->gen >= 9)
3743 latencies = dev_priv->wm.skl_latency;
3744 else
3745 latencies = to_i915(dev)->wm.pri_latency;
3746
3747 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003748
3749 return 0;
3750}
3751
3752static int spr_wm_latency_show(struct seq_file *m, void *data)
3753{
3754 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003755 struct drm_i915_private *dev_priv = dev->dev_private;
3756 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003757
Damien Lespiau97e94b22014-11-04 17:06:50 +00003758 if (INTEL_INFO(dev)->gen >= 9)
3759 latencies = dev_priv->wm.skl_latency;
3760 else
3761 latencies = to_i915(dev)->wm.spr_latency;
3762
3763 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003764
3765 return 0;
3766}
3767
3768static int cur_wm_latency_show(struct seq_file *m, void *data)
3769{
3770 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003771 struct drm_i915_private *dev_priv = dev->dev_private;
3772 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003773
Damien Lespiau97e94b22014-11-04 17:06:50 +00003774 if (INTEL_INFO(dev)->gen >= 9)
3775 latencies = dev_priv->wm.skl_latency;
3776 else
3777 latencies = to_i915(dev)->wm.cur_latency;
3778
3779 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003780
3781 return 0;
3782}
3783
3784static int pri_wm_latency_open(struct inode *inode, struct file *file)
3785{
3786 struct drm_device *dev = inode->i_private;
3787
Sonika Jindal9ad02572014-07-21 15:23:39 +05303788 if (HAS_GMCH_DISPLAY(dev))
Ville Syrjälä369a1342014-01-22 14:36:08 +02003789 return -ENODEV;
3790
3791 return single_open(file, pri_wm_latency_show, dev);
3792}
3793
3794static int spr_wm_latency_open(struct inode *inode, struct file *file)
3795{
3796 struct drm_device *dev = inode->i_private;
3797
Sonika Jindal9ad02572014-07-21 15:23:39 +05303798 if (HAS_GMCH_DISPLAY(dev))
Ville Syrjälä369a1342014-01-22 14:36:08 +02003799 return -ENODEV;
3800
3801 return single_open(file, spr_wm_latency_show, dev);
3802}
3803
3804static int cur_wm_latency_open(struct inode *inode, struct file *file)
3805{
3806 struct drm_device *dev = inode->i_private;
3807
Sonika Jindal9ad02572014-07-21 15:23:39 +05303808 if (HAS_GMCH_DISPLAY(dev))
Ville Syrjälä369a1342014-01-22 14:36:08 +02003809 return -ENODEV;
3810
3811 return single_open(file, cur_wm_latency_show, dev);
3812}
3813
3814static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
Damien Lespiau97e94b22014-11-04 17:06:50 +00003815 size_t len, loff_t *offp, uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02003816{
3817 struct seq_file *m = file->private_data;
3818 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003819 uint16_t new[8] = { 0 };
Damien Lespiau546c81f2014-05-13 15:30:26 +01003820 int num_levels = ilk_wm_max_level(dev) + 1;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003821 int level;
3822 int ret;
3823 char tmp[32];
3824
3825 if (len >= sizeof(tmp))
3826 return -EINVAL;
3827
3828 if (copy_from_user(tmp, ubuf, len))
3829 return -EFAULT;
3830
3831 tmp[len] = '\0';
3832
Damien Lespiau97e94b22014-11-04 17:06:50 +00003833 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
3834 &new[0], &new[1], &new[2], &new[3],
3835 &new[4], &new[5], &new[6], &new[7]);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003836 if (ret != num_levels)
3837 return -EINVAL;
3838
3839 drm_modeset_lock_all(dev);
3840
3841 for (level = 0; level < num_levels; level++)
3842 wm[level] = new[level];
3843
3844 drm_modeset_unlock_all(dev);
3845
3846 return len;
3847}
3848
3849
3850static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
3851 size_t len, loff_t *offp)
3852{
3853 struct seq_file *m = file->private_data;
3854 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003855 struct drm_i915_private *dev_priv = dev->dev_private;
3856 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003857
Damien Lespiau97e94b22014-11-04 17:06:50 +00003858 if (INTEL_INFO(dev)->gen >= 9)
3859 latencies = dev_priv->wm.skl_latency;
3860 else
3861 latencies = to_i915(dev)->wm.pri_latency;
3862
3863 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003864}
3865
3866static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
3867 size_t len, loff_t *offp)
3868{
3869 struct seq_file *m = file->private_data;
3870 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003871 struct drm_i915_private *dev_priv = dev->dev_private;
3872 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003873
Damien Lespiau97e94b22014-11-04 17:06:50 +00003874 if (INTEL_INFO(dev)->gen >= 9)
3875 latencies = dev_priv->wm.skl_latency;
3876 else
3877 latencies = to_i915(dev)->wm.spr_latency;
3878
3879 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003880}
3881
3882static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
3883 size_t len, loff_t *offp)
3884{
3885 struct seq_file *m = file->private_data;
3886 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003887 struct drm_i915_private *dev_priv = dev->dev_private;
3888 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003889
Damien Lespiau97e94b22014-11-04 17:06:50 +00003890 if (INTEL_INFO(dev)->gen >= 9)
3891 latencies = dev_priv->wm.skl_latency;
3892 else
3893 latencies = to_i915(dev)->wm.cur_latency;
3894
3895 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003896}
3897
3898static const struct file_operations i915_pri_wm_latency_fops = {
3899 .owner = THIS_MODULE,
3900 .open = pri_wm_latency_open,
3901 .read = seq_read,
3902 .llseek = seq_lseek,
3903 .release = single_release,
3904 .write = pri_wm_latency_write
3905};
3906
3907static const struct file_operations i915_spr_wm_latency_fops = {
3908 .owner = THIS_MODULE,
3909 .open = spr_wm_latency_open,
3910 .read = seq_read,
3911 .llseek = seq_lseek,
3912 .release = single_release,
3913 .write = spr_wm_latency_write
3914};
3915
3916static const struct file_operations i915_cur_wm_latency_fops = {
3917 .owner = THIS_MODULE,
3918 .open = cur_wm_latency_open,
3919 .read = seq_read,
3920 .llseek = seq_lseek,
3921 .release = single_release,
3922 .write = cur_wm_latency_write
3923};
3924
Kees Cook647416f2013-03-10 14:10:06 -07003925static int
3926i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003927{
Kees Cook647416f2013-03-10 14:10:06 -07003928 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03003929 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003930
Kees Cook647416f2013-03-10 14:10:06 -07003931 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003932
Kees Cook647416f2013-03-10 14:10:06 -07003933 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003934}
3935
Kees Cook647416f2013-03-10 14:10:06 -07003936static int
3937i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003938{
Kees Cook647416f2013-03-10 14:10:06 -07003939 struct drm_device *dev = data;
Imre Deakd46c0512014-04-14 20:24:27 +03003940 struct drm_i915_private *dev_priv = dev->dev_private;
3941
3942 intel_runtime_pm_get(dev_priv);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003943
Mika Kuoppala58174462014-02-25 17:11:26 +02003944 i915_handle_error(dev, val,
3945 "Manually setting wedged to %llu", val);
Imre Deakd46c0512014-04-14 20:24:27 +03003946
3947 intel_runtime_pm_put(dev_priv);
3948
Kees Cook647416f2013-03-10 14:10:06 -07003949 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003950}
3951
Kees Cook647416f2013-03-10 14:10:06 -07003952DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
3953 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03003954 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003955
Kees Cook647416f2013-03-10 14:10:06 -07003956static int
3957i915_ring_stop_get(void *data, u64 *val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003958{
Kees Cook647416f2013-03-10 14:10:06 -07003959 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03003960 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003961
Kees Cook647416f2013-03-10 14:10:06 -07003962 *val = dev_priv->gpu_error.stop_rings;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003963
Kees Cook647416f2013-03-10 14:10:06 -07003964 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003965}
3966
Kees Cook647416f2013-03-10 14:10:06 -07003967static int
3968i915_ring_stop_set(void *data, u64 val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003969{
Kees Cook647416f2013-03-10 14:10:06 -07003970 struct drm_device *dev = data;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003971 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07003972 int ret;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003973
Kees Cook647416f2013-03-10 14:10:06 -07003974 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003975
Daniel Vetter22bcfc62012-08-09 15:07:02 +02003976 ret = mutex_lock_interruptible(&dev->struct_mutex);
3977 if (ret)
3978 return ret;
3979
Daniel Vetter99584db2012-11-14 17:14:04 +01003980 dev_priv->gpu_error.stop_rings = val;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003981 mutex_unlock(&dev->struct_mutex);
3982
Kees Cook647416f2013-03-10 14:10:06 -07003983 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003984}
3985
Kees Cook647416f2013-03-10 14:10:06 -07003986DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
3987 i915_ring_stop_get, i915_ring_stop_set,
3988 "0x%08llx\n");
Daniel Vetterd5442302012-04-27 15:17:40 +02003989
Chris Wilson094f9a52013-09-25 17:34:55 +01003990static int
3991i915_ring_missed_irq_get(void *data, u64 *val)
3992{
3993 struct drm_device *dev = data;
3994 struct drm_i915_private *dev_priv = dev->dev_private;
3995
3996 *val = dev_priv->gpu_error.missed_irq_rings;
3997 return 0;
3998}
3999
4000static int
4001i915_ring_missed_irq_set(void *data, u64 val)
4002{
4003 struct drm_device *dev = data;
4004 struct drm_i915_private *dev_priv = dev->dev_private;
4005 int ret;
4006
4007 /* Lock against concurrent debugfs callers */
4008 ret = mutex_lock_interruptible(&dev->struct_mutex);
4009 if (ret)
4010 return ret;
4011 dev_priv->gpu_error.missed_irq_rings = val;
4012 mutex_unlock(&dev->struct_mutex);
4013
4014 return 0;
4015}
4016
4017DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4018 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4019 "0x%08llx\n");
4020
4021static int
4022i915_ring_test_irq_get(void *data, u64 *val)
4023{
4024 struct drm_device *dev = data;
4025 struct drm_i915_private *dev_priv = dev->dev_private;
4026
4027 *val = dev_priv->gpu_error.test_irq_rings;
4028
4029 return 0;
4030}
4031
4032static int
4033i915_ring_test_irq_set(void *data, u64 val)
4034{
4035 struct drm_device *dev = data;
4036 struct drm_i915_private *dev_priv = dev->dev_private;
4037 int ret;
4038
4039 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
4040
4041 /* Lock against concurrent debugfs callers */
4042 ret = mutex_lock_interruptible(&dev->struct_mutex);
4043 if (ret)
4044 return ret;
4045
4046 dev_priv->gpu_error.test_irq_rings = val;
4047 mutex_unlock(&dev->struct_mutex);
4048
4049 return 0;
4050}
4051
4052DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4053 i915_ring_test_irq_get, i915_ring_test_irq_set,
4054 "0x%08llx\n");
4055
Chris Wilsondd624af2013-01-15 12:39:35 +00004056#define DROP_UNBOUND 0x1
4057#define DROP_BOUND 0x2
4058#define DROP_RETIRE 0x4
4059#define DROP_ACTIVE 0x8
4060#define DROP_ALL (DROP_UNBOUND | \
4061 DROP_BOUND | \
4062 DROP_RETIRE | \
4063 DROP_ACTIVE)
Kees Cook647416f2013-03-10 14:10:06 -07004064static int
4065i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004066{
Kees Cook647416f2013-03-10 14:10:06 -07004067 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00004068
Kees Cook647416f2013-03-10 14:10:06 -07004069 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00004070}
4071
Kees Cook647416f2013-03-10 14:10:06 -07004072static int
4073i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004074{
Kees Cook647416f2013-03-10 14:10:06 -07004075 struct drm_device *dev = data;
Chris Wilsondd624af2013-01-15 12:39:35 +00004076 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07004077 int ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004078
Ben Widawsky2f9fe5f2013-11-25 09:54:37 -08004079 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
Chris Wilsondd624af2013-01-15 12:39:35 +00004080
4081 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4082 * on ioctls on -EAGAIN. */
4083 ret = mutex_lock_interruptible(&dev->struct_mutex);
4084 if (ret)
4085 return ret;
4086
4087 if (val & DROP_ACTIVE) {
4088 ret = i915_gpu_idle(dev);
4089 if (ret)
4090 goto unlock;
4091 }
4092
4093 if (val & (DROP_RETIRE | DROP_ACTIVE))
4094 i915_gem_retire_requests(dev);
4095
Chris Wilson21ab4e72014-09-09 11:16:08 +01004096 if (val & DROP_BOUND)
4097 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
Chris Wilson4ad72b72014-09-03 19:23:37 +01004098
Chris Wilson21ab4e72014-09-09 11:16:08 +01004099 if (val & DROP_UNBOUND)
4100 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
Chris Wilsondd624af2013-01-15 12:39:35 +00004101
4102unlock:
4103 mutex_unlock(&dev->struct_mutex);
4104
Kees Cook647416f2013-03-10 14:10:06 -07004105 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004106}
4107
Kees Cook647416f2013-03-10 14:10:06 -07004108DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4109 i915_drop_caches_get, i915_drop_caches_set,
4110 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00004111
Kees Cook647416f2013-03-10 14:10:06 -07004112static int
4113i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004114{
Kees Cook647416f2013-03-10 14:10:06 -07004115 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004116 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07004117 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004118
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07004119 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004120 return -ENODEV;
4121
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07004122 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4123
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004124 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004125 if (ret)
4126 return ret;
Jesse Barnes358733e2011-07-27 11:53:01 -07004127
Jesse Barnes0a073b82013-04-17 15:54:58 -07004128 if (IS_VALLEYVIEW(dev))
Ben Widawskyb39fb292014-03-19 18:31:11 -07004129 *val = vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004130 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07004131 *val = dev_priv->rps.max_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004132 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07004133
Kees Cook647416f2013-03-10 14:10:06 -07004134 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004135}
4136
Kees Cook647416f2013-03-10 14:10:06 -07004137static int
4138i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004139{
Kees Cook647416f2013-03-10 14:10:06 -07004140 struct drm_device *dev = data;
Jesse Barnes358733e2011-07-27 11:53:01 -07004141 struct drm_i915_private *dev_priv = dev->dev_private;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004142 u32 rp_state_cap, hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004143 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004144
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07004145 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004146 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07004147
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07004148 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4149
Kees Cook647416f2013-03-10 14:10:06 -07004150 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07004151
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004152 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004153 if (ret)
4154 return ret;
4155
Jesse Barnes358733e2011-07-27 11:53:01 -07004156 /*
4157 * Turbo will still be enabled, but won't go above the set value.
4158 */
Jesse Barnes0a073b82013-04-17 15:54:58 -07004159 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2ec38152013-11-05 22:42:29 +02004160 val = vlv_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004161
Ville Syrjälä03af2042014-06-28 02:03:53 +03004162 hw_max = dev_priv->rps.max_freq;
4163 hw_min = dev_priv->rps.min_freq;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004164 } else {
4165 do_div(val, GT_FREQUENCY_MULTIPLIER);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004166
4167 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Ben Widawskyb39fb292014-03-19 18:31:11 -07004168 hw_max = dev_priv->rps.max_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004169 hw_min = (rp_state_cap >> 16) & 0xff;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004170 }
4171
Ben Widawskyb39fb292014-03-19 18:31:11 -07004172 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004173 mutex_unlock(&dev_priv->rps.hw_lock);
4174 return -EINVAL;
4175 }
4176
Ben Widawskyb39fb292014-03-19 18:31:11 -07004177 dev_priv->rps.max_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004178
4179 if (IS_VALLEYVIEW(dev))
4180 valleyview_set_rps(dev, val);
4181 else
4182 gen6_set_rps(dev, val);
4183
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004184 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07004185
Kees Cook647416f2013-03-10 14:10:06 -07004186 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004187}
4188
Kees Cook647416f2013-03-10 14:10:06 -07004189DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
4190 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004191 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07004192
Kees Cook647416f2013-03-10 14:10:06 -07004193static int
4194i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004195{
Kees Cook647416f2013-03-10 14:10:06 -07004196 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004197 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07004198 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004199
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07004200 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004201 return -ENODEV;
4202
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07004203 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4204
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004205 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004206 if (ret)
4207 return ret;
Jesse Barnes1523c312012-05-25 12:34:54 -07004208
Jesse Barnes0a073b82013-04-17 15:54:58 -07004209 if (IS_VALLEYVIEW(dev))
Ben Widawskyb39fb292014-03-19 18:31:11 -07004210 *val = vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004211 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07004212 *val = dev_priv->rps.min_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004213 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07004214
Kees Cook647416f2013-03-10 14:10:06 -07004215 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004216}
4217
Kees Cook647416f2013-03-10 14:10:06 -07004218static int
4219i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004220{
Kees Cook647416f2013-03-10 14:10:06 -07004221 struct drm_device *dev = data;
Jesse Barnes1523c312012-05-25 12:34:54 -07004222 struct drm_i915_private *dev_priv = dev->dev_private;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004223 u32 rp_state_cap, hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004224 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004225
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07004226 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004227 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07004228
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07004229 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4230
Kees Cook647416f2013-03-10 14:10:06 -07004231 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07004232
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004233 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004234 if (ret)
4235 return ret;
4236
Jesse Barnes1523c312012-05-25 12:34:54 -07004237 /*
4238 * Turbo will still be enabled, but won't go below the set value.
4239 */
Jesse Barnes0a073b82013-04-17 15:54:58 -07004240 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2ec38152013-11-05 22:42:29 +02004241 val = vlv_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004242
Ville Syrjälä03af2042014-06-28 02:03:53 +03004243 hw_max = dev_priv->rps.max_freq;
4244 hw_min = dev_priv->rps.min_freq;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004245 } else {
4246 do_div(val, GT_FREQUENCY_MULTIPLIER);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004247
4248 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Ben Widawskyb39fb292014-03-19 18:31:11 -07004249 hw_max = dev_priv->rps.max_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004250 hw_min = (rp_state_cap >> 16) & 0xff;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004251 }
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004252
Ben Widawskyb39fb292014-03-19 18:31:11 -07004253 if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004254 mutex_unlock(&dev_priv->rps.hw_lock);
4255 return -EINVAL;
4256 }
4257
Ben Widawskyb39fb292014-03-19 18:31:11 -07004258 dev_priv->rps.min_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004259
4260 if (IS_VALLEYVIEW(dev))
4261 valleyview_set_rps(dev, val);
4262 else
4263 gen6_set_rps(dev, val);
4264
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004265 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07004266
Kees Cook647416f2013-03-10 14:10:06 -07004267 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004268}
4269
Kees Cook647416f2013-03-10 14:10:06 -07004270DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
4271 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004272 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07004273
Kees Cook647416f2013-03-10 14:10:06 -07004274static int
4275i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004276{
Kees Cook647416f2013-03-10 14:10:06 -07004277 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004278 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004279 u32 snpcr;
Kees Cook647416f2013-03-10 14:10:06 -07004280 int ret;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004281
Daniel Vetter004777c2012-08-09 15:07:01 +02004282 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
4283 return -ENODEV;
4284
Daniel Vetter22bcfc62012-08-09 15:07:02 +02004285 ret = mutex_lock_interruptible(&dev->struct_mutex);
4286 if (ret)
4287 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004288 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02004289
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004290 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004291
4292 intel_runtime_pm_put(dev_priv);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004293 mutex_unlock(&dev_priv->dev->struct_mutex);
4294
Kees Cook647416f2013-03-10 14:10:06 -07004295 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004296
Kees Cook647416f2013-03-10 14:10:06 -07004297 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004298}
4299
Kees Cook647416f2013-03-10 14:10:06 -07004300static int
4301i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004302{
Kees Cook647416f2013-03-10 14:10:06 -07004303 struct drm_device *dev = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004304 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004305 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004306
Daniel Vetter004777c2012-08-09 15:07:01 +02004307 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
4308 return -ENODEV;
4309
Kees Cook647416f2013-03-10 14:10:06 -07004310 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004311 return -EINVAL;
4312
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004313 intel_runtime_pm_get(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07004314 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004315
4316 /* Update the cache sharing policy here as well */
4317 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4318 snpcr &= ~GEN6_MBC_SNPCR_MASK;
4319 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
4320 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
4321
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004322 intel_runtime_pm_put(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07004323 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004324}
4325
Kees Cook647416f2013-03-10 14:10:06 -07004326DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
4327 i915_cache_sharing_get, i915_cache_sharing_set,
4328 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004329
Ben Widawsky6d794d42011-04-25 11:25:56 -07004330static int i915_forcewake_open(struct inode *inode, struct file *file)
4331{
4332 struct drm_device *dev = inode->i_private;
4333 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07004334
Daniel Vetter075edca2012-01-24 09:44:28 +01004335 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004336 return 0;
4337
Deepak Sc8d9a592013-11-23 14:55:42 +05304338 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004339
4340 return 0;
4341}
4342
Ben Widawskyc43b5632012-04-16 14:07:40 -07004343static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004344{
4345 struct drm_device *dev = inode->i_private;
4346 struct drm_i915_private *dev_priv = dev->dev_private;
4347
Daniel Vetter075edca2012-01-24 09:44:28 +01004348 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004349 return 0;
4350
Deepak Sc8d9a592013-11-23 14:55:42 +05304351 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004352
4353 return 0;
4354}
4355
4356static const struct file_operations i915_forcewake_fops = {
4357 .owner = THIS_MODULE,
4358 .open = i915_forcewake_open,
4359 .release = i915_forcewake_release,
4360};
4361
4362static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
4363{
4364 struct drm_device *dev = minor->dev;
4365 struct dentry *ent;
4366
4367 ent = debugfs_create_file("i915_forcewake_user",
Ben Widawsky8eb57292011-05-11 15:10:58 -07004368 S_IRUSR,
Ben Widawsky6d794d42011-04-25 11:25:56 -07004369 root, dev,
4370 &i915_forcewake_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08004371 if (!ent)
4372 return -ENOMEM;
Ben Widawsky6d794d42011-04-25 11:25:56 -07004373
Ben Widawsky8eb57292011-05-11 15:10:58 -07004374 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004375}
4376
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004377static int i915_debugfs_create(struct dentry *root,
4378 struct drm_minor *minor,
4379 const char *name,
4380 const struct file_operations *fops)
Jesse Barnes358733e2011-07-27 11:53:01 -07004381{
4382 struct drm_device *dev = minor->dev;
4383 struct dentry *ent;
4384
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004385 ent = debugfs_create_file(name,
Jesse Barnes358733e2011-07-27 11:53:01 -07004386 S_IRUGO | S_IWUSR,
4387 root, dev,
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004388 fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08004389 if (!ent)
4390 return -ENOMEM;
Jesse Barnes358733e2011-07-27 11:53:01 -07004391
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004392 return drm_add_fake_info_node(minor, ent, fops);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004393}
4394
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01004395static const struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00004396 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01004397 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00004398 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson1b502472012-04-24 15:47:30 +01004399 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05004400 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05004401 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
Chris Wilson6d2b8882013-08-07 18:30:54 +01004402 {"i915_gem_stolen", i915_gem_stolen_list_info },
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01004403 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05004404 {"i915_gem_request", i915_gem_request_info, 0},
4405 {"i915_gem_seqno", i915_gem_seqno_info, 0},
Chris Wilsona6172a82009-02-11 14:26:38 +00004406 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05004407 {"i915_gem_interrupt", i915_interrupt_info, 0},
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004408 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
4409 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
4410 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
Xiang, Haihao9010ebf2013-05-29 09:22:36 -07004411 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
Brad Volkin493018d2014-12-11 12:13:08 -08004412 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
Deepak Sadb4bd12014-03-31 11:30:02 +05304413 {"i915_frequency_info", i915_frequency_info, 0},
Jesse Barnesf97108d2010-01-29 11:27:07 -08004414 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07004415 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07004416 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08004417 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03004418 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08004419 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01004420 {"i915_opregion", i915_opregion, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01004421 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07004422 {"i915_context_status", i915_context_status, 0},
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01004423 {"i915_dump_lrc", i915_dump_lrc, 0},
Oscar Mateo4ba70e42014-08-07 13:23:20 +01004424 {"i915_execlists", i915_execlists, 0},
Ben Widawsky6d794d42011-04-25 11:25:56 -07004425 {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01004426 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01004427 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Ben Widawsky63573eb2013-07-04 11:02:07 -07004428 {"i915_llc", i915_llc, 0},
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004429 {"i915_edp_psr_status", i915_edp_psr_status, 0},
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004430 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
Jesse Barnesec013e72013-08-20 10:29:23 +01004431 {"i915_energy_uJ", i915_energy_uJ, 0},
Paulo Zanoni371db662013-08-19 13:18:10 -03004432 {"i915_pc8_status", i915_pc8_status, 0},
Imre Deak1da51582013-11-25 17:15:35 +02004433 {"i915_power_domain_info", i915_power_domain_info, 0},
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08004434 {"i915_display_info", i915_display_info, 0},
Ben Widawskye04934c2014-06-30 09:53:42 -07004435 {"i915_semaphore_status", i915_semaphore_status, 0},
Daniel Vetter728e29d2014-06-25 22:01:53 +03004436 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
Dave Airlie11bed9582014-05-12 15:22:27 +10004437 {"i915_dp_mst_info", i915_dp_mst_info, 0},
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01004438 {"i915_wa_registers", i915_wa_registers, 0},
Damien Lespiauc5511e42014-11-04 17:06:51 +00004439 {"i915_ddb_info", i915_ddb_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05004440};
Ben Gamari27c202a2009-07-01 22:26:52 -04004441#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05004442
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01004443static const struct i915_debugfs_files {
Daniel Vetter34b96742013-07-04 20:49:44 +02004444 const char *name;
4445 const struct file_operations *fops;
4446} i915_debugfs_files[] = {
4447 {"i915_wedged", &i915_wedged_fops},
4448 {"i915_max_freq", &i915_max_freq_fops},
4449 {"i915_min_freq", &i915_min_freq_fops},
4450 {"i915_cache_sharing", &i915_cache_sharing_fops},
4451 {"i915_ring_stop", &i915_ring_stop_fops},
Chris Wilson094f9a52013-09-25 17:34:55 +01004452 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
4453 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02004454 {"i915_gem_drop_caches", &i915_drop_caches_fops},
4455 {"i915_error_state", &i915_error_state_fops},
4456 {"i915_next_seqno", &i915_next_seqno_fops},
Damien Lespiaubd9db022013-10-15 18:55:36 +01004457 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
Ville Syrjälä369a1342014-01-22 14:36:08 +02004458 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
4459 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
4460 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
Rodrigo Vivida46f932014-08-01 02:04:45 -07004461 {"i915_fbc_false_color", &i915_fbc_fc_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02004462};
4463
Damien Lespiau07144422013-10-15 18:55:40 +01004464void intel_display_crc_init(struct drm_device *dev)
4465{
4466 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb3783602013-11-14 11:30:42 +01004467 enum pipe pipe;
Damien Lespiau07144422013-10-15 18:55:40 +01004468
Damien Lespiau055e3932014-08-18 13:49:10 +01004469 for_each_pipe(dev_priv, pipe) {
Daniel Vetterb3783602013-11-14 11:30:42 +01004470 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Damien Lespiau07144422013-10-15 18:55:40 +01004471
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004472 pipe_crc->opened = false;
4473 spin_lock_init(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01004474 init_waitqueue_head(&pipe_crc->wq);
4475 }
4476}
4477
Ben Gamari27c202a2009-07-01 22:26:52 -04004478int i915_debugfs_init(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05004479{
Daniel Vetter34b96742013-07-04 20:49:44 +02004480 int ret, i;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004481
Ben Widawsky6d794d42011-04-25 11:25:56 -07004482 ret = i915_forcewake_create(minor->debugfs_root, minor);
4483 if (ret)
4484 return ret;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004485
Damien Lespiau07144422013-10-15 18:55:40 +01004486 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
4487 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
4488 if (ret)
4489 return ret;
4490 }
4491
Daniel Vetter34b96742013-07-04 20:49:44 +02004492 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4493 ret = i915_debugfs_create(minor->debugfs_root, minor,
4494 i915_debugfs_files[i].name,
4495 i915_debugfs_files[i].fops);
4496 if (ret)
4497 return ret;
4498 }
Mika Kuoppala40633212012-12-04 15:12:00 +02004499
Ben Gamari27c202a2009-07-01 22:26:52 -04004500 return drm_debugfs_create_files(i915_debugfs_list,
4501 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05004502 minor->debugfs_root, minor);
4503}
4504
Ben Gamari27c202a2009-07-01 22:26:52 -04004505void i915_debugfs_cleanup(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05004506{
Daniel Vetter34b96742013-07-04 20:49:44 +02004507 int i;
4508
Ben Gamari27c202a2009-07-01 22:26:52 -04004509 drm_debugfs_remove_files(i915_debugfs_list,
4510 I915_DEBUGFS_ENTRIES, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01004511
Ben Widawsky6d794d42011-04-25 11:25:56 -07004512 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
4513 1, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01004514
Daniel Vettere309a992013-10-16 22:55:51 +02004515 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
Damien Lespiau07144422013-10-15 18:55:40 +01004516 struct drm_info_list *info_list =
4517 (struct drm_info_list *)&i915_pipe_crc_data[i];
4518
4519 drm_debugfs_remove_files(info_list, 1, minor);
4520 }
4521
Daniel Vetter34b96742013-07-04 20:49:44 +02004522 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4523 struct drm_info_list *info_list =
4524 (struct drm_info_list *) i915_debugfs_files[i].fops;
4525
4526 drm_debugfs_remove_files(info_list, 1, minor);
4527 }
Ben Gamari20172632009-02-17 20:08:50 -05004528}