blob: bb5f2a570a1d6327e5d919f6517341212cb97d8f [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Matt Roper465c1202014-05-29 08:06:54 -070048/* Primary plane formats supported by all gen */
49#define COMMON_PRIMARY_FORMATS \
50 DRM_FORMAT_C8, \
51 DRM_FORMAT_RGB565, \
52 DRM_FORMAT_XRGB8888, \
53 DRM_FORMAT_ARGB8888
54
55/* Primary plane formats for gen <= 3 */
56static const uint32_t intel_primary_formats_gen2[] = {
57 COMMON_PRIMARY_FORMATS,
58 DRM_FORMAT_XRGB1555,
59 DRM_FORMAT_ARGB1555,
60};
61
62/* Primary plane formats for gen >= 4 */
63static const uint32_t intel_primary_formats_gen4[] = {
64 COMMON_PRIMARY_FORMATS, \
65 DRM_FORMAT_XBGR8888,
66 DRM_FORMAT_ABGR8888,
67 DRM_FORMAT_XRGB2101010,
68 DRM_FORMAT_ARGB2101010,
69 DRM_FORMAT_XBGR2101010,
70 DRM_FORMAT_ABGR2101010,
71};
72
Matt Roper3d7d6512014-06-10 08:28:13 -070073/* Cursor formats */
74static const uint32_t intel_cursor_formats[] = {
75 DRM_FORMAT_ARGB8888,
76};
77
Chris Wilson6b383a72010-09-13 13:54:26 +010078static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080079
Jesse Barnesf1f644d2013-06-27 00:39:25 +030080static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020081 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030082static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020083 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030084
Damien Lespiaue7457a92013-08-08 22:28:59 +010085static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020086 int x, int y, struct drm_framebuffer *old_fb,
87 struct drm_atomic_state *state);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080088static int intel_framebuffer_init(struct drm_device *dev,
89 struct intel_framebuffer *ifb,
90 struct drm_mode_fb_cmd2 *mode_cmd,
91 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020092static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
93static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020094static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070095 struct intel_link_m_n *m_n,
96 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020097static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +020098static void haswell_set_pipeconf(struct drm_crtc *crtc);
99static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200100static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200101 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200102static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200103 const struct intel_crtc_state *pipe_config);
Matt Roperea2c67b2014-12-23 10:41:52 -0800104static void intel_begin_crtc_commit(struct drm_crtc *crtc);
105static void intel_finish_crtc_commit(struct drm_crtc *crtc);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700106static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
107 struct intel_crtc_state *crtc_state);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100108
Dave Airlie0e32b392014-05-02 14:02:48 +1000109static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
110{
111 if (!connector->mst_port)
112 return connector->encoder;
113 else
114 return &connector->mst_port->mst_encoders[pipe]->base;
115}
116
Jesse Barnes79e53942008-11-07 14:24:08 -0800117typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400118 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800119} intel_range_t;
120
121typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400122 int dot_limit;
123 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800124} intel_p2_t;
125
Ma Lingd4906092009-03-18 20:13:27 +0800126typedef struct intel_limit intel_limit_t;
127struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400128 intel_range_t dot, vco, n, m, m1, m2, p, p1;
129 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800130};
Jesse Barnes79e53942008-11-07 14:24:08 -0800131
Daniel Vetterd2acd212012-10-20 20:57:43 +0200132int
133intel_pch_rawclk(struct drm_device *dev)
134{
135 struct drm_i915_private *dev_priv = dev->dev_private;
136
137 WARN_ON(!HAS_PCH_SPLIT(dev));
138
139 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
140}
141
Chris Wilson021357a2010-09-07 20:54:59 +0100142static inline u32 /* units of 100MHz */
143intel_fdi_link_freq(struct drm_device *dev)
144{
Chris Wilson8b99e682010-10-13 09:59:17 +0100145 if (IS_GEN5(dev)) {
146 struct drm_i915_private *dev_priv = dev->dev_private;
147 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
148 } else
149 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100150}
151
Daniel Vetter5d536e22013-07-06 12:52:06 +0200152static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400153 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200154 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200155 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400156 .m = { .min = 96, .max = 140 },
157 .m1 = { .min = 18, .max = 26 },
158 .m2 = { .min = 6, .max = 16 },
159 .p = { .min = 4, .max = 128 },
160 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700161 .p2 = { .dot_limit = 165000,
162 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700163};
164
Daniel Vetter5d536e22013-07-06 12:52:06 +0200165static const intel_limit_t intel_limits_i8xx_dvo = {
166 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200167 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200168 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200169 .m = { .min = 96, .max = 140 },
170 .m1 = { .min = 18, .max = 26 },
171 .m2 = { .min = 6, .max = 16 },
172 .p = { .min = 4, .max = 128 },
173 .p1 = { .min = 2, .max = 33 },
174 .p2 = { .dot_limit = 165000,
175 .p2_slow = 4, .p2_fast = 4 },
176};
177
Keith Packarde4b36692009-06-05 19:22:17 -0700178static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400179 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200180 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200181 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400182 .m = { .min = 96, .max = 140 },
183 .m1 = { .min = 18, .max = 26 },
184 .m2 = { .min = 6, .max = 16 },
185 .p = { .min = 4, .max = 128 },
186 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700187 .p2 = { .dot_limit = 165000,
188 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700189};
Eric Anholt273e27c2011-03-30 13:01:10 -0700190
Keith Packarde4b36692009-06-05 19:22:17 -0700191static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400192 .dot = { .min = 20000, .max = 400000 },
193 .vco = { .min = 1400000, .max = 2800000 },
194 .n = { .min = 1, .max = 6 },
195 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100196 .m1 = { .min = 8, .max = 18 },
197 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400198 .p = { .min = 5, .max = 80 },
199 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700200 .p2 = { .dot_limit = 200000,
201 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700202};
203
204static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400205 .dot = { .min = 20000, .max = 400000 },
206 .vco = { .min = 1400000, .max = 2800000 },
207 .n = { .min = 1, .max = 6 },
208 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100209 .m1 = { .min = 8, .max = 18 },
210 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400211 .p = { .min = 7, .max = 98 },
212 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700213 .p2 = { .dot_limit = 112000,
214 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700215};
216
Eric Anholt273e27c2011-03-30 13:01:10 -0700217
Keith Packarde4b36692009-06-05 19:22:17 -0700218static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700219 .dot = { .min = 25000, .max = 270000 },
220 .vco = { .min = 1750000, .max = 3500000},
221 .n = { .min = 1, .max = 4 },
222 .m = { .min = 104, .max = 138 },
223 .m1 = { .min = 17, .max = 23 },
224 .m2 = { .min = 5, .max = 11 },
225 .p = { .min = 10, .max = 30 },
226 .p1 = { .min = 1, .max = 3},
227 .p2 = { .dot_limit = 270000,
228 .p2_slow = 10,
229 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800230 },
Keith Packarde4b36692009-06-05 19:22:17 -0700231};
232
233static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700234 .dot = { .min = 22000, .max = 400000 },
235 .vco = { .min = 1750000, .max = 3500000},
236 .n = { .min = 1, .max = 4 },
237 .m = { .min = 104, .max = 138 },
238 .m1 = { .min = 16, .max = 23 },
239 .m2 = { .min = 5, .max = 11 },
240 .p = { .min = 5, .max = 80 },
241 .p1 = { .min = 1, .max = 8},
242 .p2 = { .dot_limit = 165000,
243 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700244};
245
246static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700247 .dot = { .min = 20000, .max = 115000 },
248 .vco = { .min = 1750000, .max = 3500000 },
249 .n = { .min = 1, .max = 3 },
250 .m = { .min = 104, .max = 138 },
251 .m1 = { .min = 17, .max = 23 },
252 .m2 = { .min = 5, .max = 11 },
253 .p = { .min = 28, .max = 112 },
254 .p1 = { .min = 2, .max = 8 },
255 .p2 = { .dot_limit = 0,
256 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800257 },
Keith Packarde4b36692009-06-05 19:22:17 -0700258};
259
260static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700261 .dot = { .min = 80000, .max = 224000 },
262 .vco = { .min = 1750000, .max = 3500000 },
263 .n = { .min = 1, .max = 3 },
264 .m = { .min = 104, .max = 138 },
265 .m1 = { .min = 17, .max = 23 },
266 .m2 = { .min = 5, .max = 11 },
267 .p = { .min = 14, .max = 42 },
268 .p1 = { .min = 2, .max = 6 },
269 .p2 = { .dot_limit = 0,
270 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800271 },
Keith Packarde4b36692009-06-05 19:22:17 -0700272};
273
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500274static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400275 .dot = { .min = 20000, .max = 400000},
276 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700277 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400278 .n = { .min = 3, .max = 6 },
279 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700280 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400281 .m1 = { .min = 0, .max = 0 },
282 .m2 = { .min = 0, .max = 254 },
283 .p = { .min = 5, .max = 80 },
284 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700285 .p2 = { .dot_limit = 200000,
286 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700287};
288
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500289static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400290 .dot = { .min = 20000, .max = 400000 },
291 .vco = { .min = 1700000, .max = 3500000 },
292 .n = { .min = 3, .max = 6 },
293 .m = { .min = 2, .max = 256 },
294 .m1 = { .min = 0, .max = 0 },
295 .m2 = { .min = 0, .max = 254 },
296 .p = { .min = 7, .max = 112 },
297 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700298 .p2 = { .dot_limit = 112000,
299 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700300};
301
Eric Anholt273e27c2011-03-30 13:01:10 -0700302/* Ironlake / Sandybridge
303 *
304 * We calculate clock using (register_value + 2) for N/M1/M2, so here
305 * the range value for them is (actual_value - 2).
306 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800307static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700308 .dot = { .min = 25000, .max = 350000 },
309 .vco = { .min = 1760000, .max = 3510000 },
310 .n = { .min = 1, .max = 5 },
311 .m = { .min = 79, .max = 127 },
312 .m1 = { .min = 12, .max = 22 },
313 .m2 = { .min = 5, .max = 9 },
314 .p = { .min = 5, .max = 80 },
315 .p1 = { .min = 1, .max = 8 },
316 .p2 = { .dot_limit = 225000,
317 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700318};
319
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800320static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700321 .dot = { .min = 25000, .max = 350000 },
322 .vco = { .min = 1760000, .max = 3510000 },
323 .n = { .min = 1, .max = 3 },
324 .m = { .min = 79, .max = 118 },
325 .m1 = { .min = 12, .max = 22 },
326 .m2 = { .min = 5, .max = 9 },
327 .p = { .min = 28, .max = 112 },
328 .p1 = { .min = 2, .max = 8 },
329 .p2 = { .dot_limit = 225000,
330 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800331};
332
333static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700334 .dot = { .min = 25000, .max = 350000 },
335 .vco = { .min = 1760000, .max = 3510000 },
336 .n = { .min = 1, .max = 3 },
337 .m = { .min = 79, .max = 127 },
338 .m1 = { .min = 12, .max = 22 },
339 .m2 = { .min = 5, .max = 9 },
340 .p = { .min = 14, .max = 56 },
341 .p1 = { .min = 2, .max = 8 },
342 .p2 = { .dot_limit = 225000,
343 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800344};
345
Eric Anholt273e27c2011-03-30 13:01:10 -0700346/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800347static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700348 .dot = { .min = 25000, .max = 350000 },
349 .vco = { .min = 1760000, .max = 3510000 },
350 .n = { .min = 1, .max = 2 },
351 .m = { .min = 79, .max = 126 },
352 .m1 = { .min = 12, .max = 22 },
353 .m2 = { .min = 5, .max = 9 },
354 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400355 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700356 .p2 = { .dot_limit = 225000,
357 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800358};
359
360static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700361 .dot = { .min = 25000, .max = 350000 },
362 .vco = { .min = 1760000, .max = 3510000 },
363 .n = { .min = 1, .max = 3 },
364 .m = { .min = 79, .max = 126 },
365 .m1 = { .min = 12, .max = 22 },
366 .m2 = { .min = 5, .max = 9 },
367 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400368 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700369 .p2 = { .dot_limit = 225000,
370 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800371};
372
Ville Syrjälädc730512013-09-24 21:26:30 +0300373static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300374 /*
375 * These are the data rate limits (measured in fast clocks)
376 * since those are the strictest limits we have. The fast
377 * clock and actual rate limits are more relaxed, so checking
378 * them would make no difference.
379 */
380 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200381 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700382 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700383 .m1 = { .min = 2, .max = 3 },
384 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300385 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300386 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700387};
388
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300389static const intel_limit_t intel_limits_chv = {
390 /*
391 * These are the data rate limits (measured in fast clocks)
392 * since those are the strictest limits we have. The fast
393 * clock and actual rate limits are more relaxed, so checking
394 * them would make no difference.
395 */
396 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200397 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300398 .n = { .min = 1, .max = 1 },
399 .m1 = { .min = 2, .max = 2 },
400 .m2 = { .min = 24 << 22, .max = 175 << 22 },
401 .p1 = { .min = 2, .max = 4 },
402 .p2 = { .p2_slow = 1, .p2_fast = 14 },
403};
404
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300405static void vlv_clock(int refclk, intel_clock_t *clock)
406{
407 clock->m = clock->m1 * clock->m2;
408 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200409 if (WARN_ON(clock->n == 0 || clock->p == 0))
410 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300411 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
412 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300413}
414
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300415/**
416 * Returns whether any output on the specified pipe is of the specified type
417 */
Damien Lespiau40935612014-10-29 11:16:59 +0000418bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300419{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300420 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300421 struct intel_encoder *encoder;
422
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300423 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300424 if (encoder->type == type)
425 return true;
426
427 return false;
428}
429
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200430/**
431 * Returns whether any output on the specified pipe will have the specified
432 * type after a staged modeset is complete, i.e., the same as
433 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
434 * encoder->crtc.
435 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200436static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
437 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200438{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200439 struct drm_atomic_state *state = crtc_state->base.state;
440 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200441 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200442 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200443
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200444 for (i = 0; i < state->num_connector; i++) {
445 if (!state->connectors[i])
446 continue;
447
448 connector_state = state->connector_states[i];
449 if (connector_state->crtc != crtc_state->base.crtc)
450 continue;
451
452 num_connectors++;
453
454 encoder = to_intel_encoder(connector_state->best_encoder);
455 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200456 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200457 }
458
459 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200460
461 return false;
462}
463
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200464static const intel_limit_t *
465intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800466{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200467 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800468 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800469
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200470 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100471 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000472 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800473 limit = &intel_limits_ironlake_dual_lvds_100m;
474 else
475 limit = &intel_limits_ironlake_dual_lvds;
476 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000477 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800478 limit = &intel_limits_ironlake_single_lvds_100m;
479 else
480 limit = &intel_limits_ironlake_single_lvds;
481 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200482 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800483 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800484
485 return limit;
486}
487
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200488static const intel_limit_t *
489intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800490{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200491 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800492 const intel_limit_t *limit;
493
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200494 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100495 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700496 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800497 else
Keith Packarde4b36692009-06-05 19:22:17 -0700498 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200499 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
500 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700501 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200502 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700503 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800504 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700505 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800506
507 return limit;
508}
509
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200510static const intel_limit_t *
511intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800512{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200513 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800514 const intel_limit_t *limit;
515
Eric Anholtbad720f2009-10-22 16:11:14 -0700516 if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200517 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800518 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200519 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500520 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200521 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500522 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800523 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500524 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300525 } else if (IS_CHERRYVIEW(dev)) {
526 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700527 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300528 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100529 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200530 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100531 limit = &intel_limits_i9xx_lvds;
532 else
533 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800534 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200535 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700536 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200537 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700538 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200539 else
540 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800541 }
542 return limit;
543}
544
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500545/* m1 is reserved as 0 in Pineview, n is a ring counter */
546static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800547{
Shaohua Li21778322009-02-23 15:19:16 +0800548 clock->m = clock->m2 + 2;
549 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200550 if (WARN_ON(clock->n == 0 || clock->p == 0))
551 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300552 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
553 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800554}
555
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200556static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
557{
558 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
559}
560
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200561static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800562{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200563 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800564 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200565 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
566 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300567 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
568 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800569}
570
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300571static void chv_clock(int refclk, intel_clock_t *clock)
572{
573 clock->m = clock->m1 * clock->m2;
574 clock->p = clock->p1 * clock->p2;
575 if (WARN_ON(clock->n == 0 || clock->p == 0))
576 return;
577 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
578 clock->n << 22);
579 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
580}
581
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800582#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800583/**
584 * Returns whether the given set of divisors are valid for a given refclk with
585 * the given connectors.
586 */
587
Chris Wilson1b894b52010-12-14 20:04:54 +0000588static bool intel_PLL_is_valid(struct drm_device *dev,
589 const intel_limit_t *limit,
590 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800591{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300592 if (clock->n < limit->n.min || limit->n.max < clock->n)
593 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800594 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400595 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800596 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400597 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800598 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400599 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300600
601 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
602 if (clock->m1 <= clock->m2)
603 INTELPllInvalid("m1 <= m2\n");
604
605 if (!IS_VALLEYVIEW(dev)) {
606 if (clock->p < limit->p.min || limit->p.max < clock->p)
607 INTELPllInvalid("p out of range\n");
608 if (clock->m < limit->m.min || limit->m.max < clock->m)
609 INTELPllInvalid("m out of range\n");
610 }
611
Jesse Barnes79e53942008-11-07 14:24:08 -0800612 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400613 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800614 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
615 * connector, etc., rather than just a single range.
616 */
617 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400618 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800619
620 return true;
621}
622
Ma Lingd4906092009-03-18 20:13:27 +0800623static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200624i9xx_find_best_dpll(const intel_limit_t *limit,
625 struct intel_crtc_state *crtc_state,
Sean Paulcec2f352012-01-10 15:09:36 -0800626 int target, int refclk, intel_clock_t *match_clock,
627 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800628{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200629 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300630 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800631 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800632 int err = target;
633
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200634 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800635 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100636 * For LVDS just rely on its current settings for dual-channel.
637 * We haven't figured out how to reliably set up different
638 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800639 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100640 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800641 clock.p2 = limit->p2.p2_fast;
642 else
643 clock.p2 = limit->p2.p2_slow;
644 } else {
645 if (target < limit->p2.dot_limit)
646 clock.p2 = limit->p2.p2_slow;
647 else
648 clock.p2 = limit->p2.p2_fast;
649 }
650
Akshay Joshi0206e352011-08-16 15:34:10 -0400651 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800652
Zhao Yakui42158662009-11-20 11:24:18 +0800653 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
654 clock.m1++) {
655 for (clock.m2 = limit->m2.min;
656 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200657 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800658 break;
659 for (clock.n = limit->n.min;
660 clock.n <= limit->n.max; clock.n++) {
661 for (clock.p1 = limit->p1.min;
662 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800663 int this_err;
664
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200665 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000666 if (!intel_PLL_is_valid(dev, limit,
667 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800668 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800669 if (match_clock &&
670 clock.p != match_clock->p)
671 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800672
673 this_err = abs(clock.dot - target);
674 if (this_err < err) {
675 *best_clock = clock;
676 err = this_err;
677 }
678 }
679 }
680 }
681 }
682
683 return (err != target);
684}
685
Ma Lingd4906092009-03-18 20:13:27 +0800686static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200687pnv_find_best_dpll(const intel_limit_t *limit,
688 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200689 int target, int refclk, intel_clock_t *match_clock,
690 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200691{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200692 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300693 struct drm_device *dev = crtc->base.dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200694 intel_clock_t clock;
695 int err = target;
696
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200697 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200698 /*
699 * For LVDS just rely on its current settings for dual-channel.
700 * We haven't figured out how to reliably set up different
701 * single/dual channel state, if we even can.
702 */
703 if (intel_is_dual_link_lvds(dev))
704 clock.p2 = limit->p2.p2_fast;
705 else
706 clock.p2 = limit->p2.p2_slow;
707 } else {
708 if (target < limit->p2.dot_limit)
709 clock.p2 = limit->p2.p2_slow;
710 else
711 clock.p2 = limit->p2.p2_fast;
712 }
713
714 memset(best_clock, 0, sizeof(*best_clock));
715
716 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
717 clock.m1++) {
718 for (clock.m2 = limit->m2.min;
719 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200720 for (clock.n = limit->n.min;
721 clock.n <= limit->n.max; clock.n++) {
722 for (clock.p1 = limit->p1.min;
723 clock.p1 <= limit->p1.max; clock.p1++) {
724 int this_err;
725
726 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800727 if (!intel_PLL_is_valid(dev, limit,
728 &clock))
729 continue;
730 if (match_clock &&
731 clock.p != match_clock->p)
732 continue;
733
734 this_err = abs(clock.dot - target);
735 if (this_err < err) {
736 *best_clock = clock;
737 err = this_err;
738 }
739 }
740 }
741 }
742 }
743
744 return (err != target);
745}
746
Ma Lingd4906092009-03-18 20:13:27 +0800747static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200748g4x_find_best_dpll(const intel_limit_t *limit,
749 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200750 int target, int refclk, intel_clock_t *match_clock,
751 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800752{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200753 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300754 struct drm_device *dev = crtc->base.dev;
Ma Lingd4906092009-03-18 20:13:27 +0800755 intel_clock_t clock;
756 int max_n;
757 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400758 /* approximately equals target * 0.00585 */
759 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800760 found = false;
761
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200762 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100763 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800764 clock.p2 = limit->p2.p2_fast;
765 else
766 clock.p2 = limit->p2.p2_slow;
767 } else {
768 if (target < limit->p2.dot_limit)
769 clock.p2 = limit->p2.p2_slow;
770 else
771 clock.p2 = limit->p2.p2_fast;
772 }
773
774 memset(best_clock, 0, sizeof(*best_clock));
775 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200776 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800777 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200778 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800779 for (clock.m1 = limit->m1.max;
780 clock.m1 >= limit->m1.min; clock.m1--) {
781 for (clock.m2 = limit->m2.max;
782 clock.m2 >= limit->m2.min; clock.m2--) {
783 for (clock.p1 = limit->p1.max;
784 clock.p1 >= limit->p1.min; clock.p1--) {
785 int this_err;
786
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200787 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000788 if (!intel_PLL_is_valid(dev, limit,
789 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800790 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000791
792 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800793 if (this_err < err_most) {
794 *best_clock = clock;
795 err_most = this_err;
796 max_n = clock.n;
797 found = true;
798 }
799 }
800 }
801 }
802 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800803 return found;
804}
Ma Lingd4906092009-03-18 20:13:27 +0800805
Imre Deakd5dd62b2015-03-17 11:40:03 +0200806/*
807 * Check if the calculated PLL configuration is more optimal compared to the
808 * best configuration and error found so far. Return the calculated error.
809 */
810static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
811 const intel_clock_t *calculated_clock,
812 const intel_clock_t *best_clock,
813 unsigned int best_error_ppm,
814 unsigned int *error_ppm)
815{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200816 /*
817 * For CHV ignore the error and consider only the P value.
818 * Prefer a bigger P value based on HW requirements.
819 */
820 if (IS_CHERRYVIEW(dev)) {
821 *error_ppm = 0;
822
823 return calculated_clock->p > best_clock->p;
824 }
825
Imre Deak24be4e42015-03-17 11:40:04 +0200826 if (WARN_ON_ONCE(!target_freq))
827 return false;
828
Imre Deakd5dd62b2015-03-17 11:40:03 +0200829 *error_ppm = div_u64(1000000ULL *
830 abs(target_freq - calculated_clock->dot),
831 target_freq);
832 /*
833 * Prefer a better P value over a better (smaller) error if the error
834 * is small. Ensure this preference for future configurations too by
835 * setting the error to 0.
836 */
837 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
838 *error_ppm = 0;
839
840 return true;
841 }
842
843 return *error_ppm + 10 < best_error_ppm;
844}
845
Zhenyu Wang2c072452009-06-05 15:38:42 +0800846static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200847vlv_find_best_dpll(const intel_limit_t *limit,
848 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200849 int target, int refclk, intel_clock_t *match_clock,
850 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700851{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200852 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300853 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300854 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300855 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300856 /* min update 19.2 MHz */
857 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300858 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700859
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300860 target *= 5; /* fast clock */
861
862 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700863
864 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300865 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300866 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300867 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300868 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300869 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700870 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300871 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200872 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300873
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300874 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
875 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300876
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300877 vlv_clock(refclk, &clock);
878
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300879 if (!intel_PLL_is_valid(dev, limit,
880 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300881 continue;
882
Imre Deakd5dd62b2015-03-17 11:40:03 +0200883 if (!vlv_PLL_is_optimal(dev, target,
884 &clock,
885 best_clock,
886 bestppm, &ppm))
887 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300888
Imre Deakd5dd62b2015-03-17 11:40:03 +0200889 *best_clock = clock;
890 bestppm = ppm;
891 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700892 }
893 }
894 }
895 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700896
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300897 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700898}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700899
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300900static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200901chv_find_best_dpll(const intel_limit_t *limit,
902 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300903 int target, int refclk, intel_clock_t *match_clock,
904 intel_clock_t *best_clock)
905{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200906 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300907 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200908 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300909 intel_clock_t clock;
910 uint64_t m2;
911 int found = false;
912
913 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200914 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300915
916 /*
917 * Based on hardware doc, the n always set to 1, and m1 always
918 * set to 2. If requires to support 200Mhz refclk, we need to
919 * revisit this because n may not 1 anymore.
920 */
921 clock.n = 1, clock.m1 = 2;
922 target *= 5; /* fast clock */
923
924 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
925 for (clock.p2 = limit->p2.p2_fast;
926 clock.p2 >= limit->p2.p2_slow;
927 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200928 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300929
930 clock.p = clock.p1 * clock.p2;
931
932 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
933 clock.n) << 22, refclk * clock.m1);
934
935 if (m2 > INT_MAX/clock.m1)
936 continue;
937
938 clock.m2 = m2;
939
940 chv_clock(refclk, &clock);
941
942 if (!intel_PLL_is_valid(dev, limit, &clock))
943 continue;
944
Imre Deak9ca3ba02015-03-17 11:40:05 +0200945 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
946 best_error_ppm, &error_ppm))
947 continue;
948
949 *best_clock = clock;
950 best_error_ppm = error_ppm;
951 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300952 }
953 }
954
955 return found;
956}
957
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300958bool intel_crtc_active(struct drm_crtc *crtc)
959{
960 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
961
962 /* Be paranoid as we can arrive here with only partial
963 * state retrieved from the hardware during setup.
964 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100965 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300966 * as Haswell has gained clock readout/fastboot support.
967 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000968 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300969 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700970 *
971 * FIXME: The intel_crtc->active here should be switched to
972 * crtc->state->active once we have proper CRTC states wired up
973 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300974 */
Matt Roperc3d1f432015-03-09 10:19:23 -0700975 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200976 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300977}
978
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200979enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
980 enum pipe pipe)
981{
982 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
983 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
984
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200985 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200986}
987
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300988static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
989{
990 struct drm_i915_private *dev_priv = dev->dev_private;
991 u32 reg = PIPEDSL(pipe);
992 u32 line1, line2;
993 u32 line_mask;
994
995 if (IS_GEN2(dev))
996 line_mask = DSL_LINEMASK_GEN2;
997 else
998 line_mask = DSL_LINEMASK_GEN3;
999
1000 line1 = I915_READ(reg) & line_mask;
1001 mdelay(5);
1002 line2 = I915_READ(reg) & line_mask;
1003
1004 return line1 == line2;
1005}
1006
Keith Packardab7ad7f2010-10-03 00:33:06 -07001007/*
1008 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001009 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001010 *
1011 * After disabling a pipe, we can't wait for vblank in the usual way,
1012 * spinning on the vblank interrupt status bit, since we won't actually
1013 * see an interrupt when the pipe is disabled.
1014 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001015 * On Gen4 and above:
1016 * wait for the pipe register state bit to turn off
1017 *
1018 * Otherwise:
1019 * wait for the display line value to settle (it usually
1020 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001021 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001022 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001023static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001024{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001025 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001026 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001027 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001028 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001029
Keith Packardab7ad7f2010-10-03 00:33:06 -07001030 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001031 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001032
Keith Packardab7ad7f2010-10-03 00:33:06 -07001033 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001034 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1035 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001036 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001037 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001038 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001039 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001040 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001041 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001042}
1043
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001044/*
1045 * ibx_digital_port_connected - is the specified port connected?
1046 * @dev_priv: i915 private structure
1047 * @port: the port to test
1048 *
1049 * Returns true if @port is connected, false otherwise.
1050 */
1051bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1052 struct intel_digital_port *port)
1053{
1054 u32 bit;
1055
Damien Lespiauc36346e2012-12-13 16:09:03 +00001056 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +02001057 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001058 case PORT_B:
1059 bit = SDE_PORTB_HOTPLUG;
1060 break;
1061 case PORT_C:
1062 bit = SDE_PORTC_HOTPLUG;
1063 break;
1064 case PORT_D:
1065 bit = SDE_PORTD_HOTPLUG;
1066 break;
1067 default:
1068 return true;
1069 }
1070 } else {
Robin Schroereba905b2014-05-18 02:24:50 +02001071 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001072 case PORT_B:
1073 bit = SDE_PORTB_HOTPLUG_CPT;
1074 break;
1075 case PORT_C:
1076 bit = SDE_PORTC_HOTPLUG_CPT;
1077 break;
1078 case PORT_D:
1079 bit = SDE_PORTD_HOTPLUG_CPT;
1080 break;
1081 default:
1082 return true;
1083 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001084 }
1085
1086 return I915_READ(SDEISR) & bit;
1087}
1088
Jesse Barnesb24e7172011-01-04 15:09:30 -08001089static const char *state_string(bool enabled)
1090{
1091 return enabled ? "on" : "off";
1092}
1093
1094/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001095void assert_pll(struct drm_i915_private *dev_priv,
1096 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001097{
1098 int reg;
1099 u32 val;
1100 bool cur_state;
1101
1102 reg = DPLL(pipe);
1103 val = I915_READ(reg);
1104 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001105 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001106 "PLL state assertion failure (expected %s, current %s)\n",
1107 state_string(state), state_string(cur_state));
1108}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001109
Jani Nikula23538ef2013-08-27 15:12:22 +03001110/* XXX: the dsi pll is shared between MIPI DSI ports */
1111static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1112{
1113 u32 val;
1114 bool cur_state;
1115
1116 mutex_lock(&dev_priv->dpio_lock);
1117 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1118 mutex_unlock(&dev_priv->dpio_lock);
1119
1120 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001121 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001122 "DSI PLL state assertion failure (expected %s, current %s)\n",
1123 state_string(state), state_string(cur_state));
1124}
1125#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1126#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1127
Daniel Vetter55607e82013-06-16 21:42:39 +02001128struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001129intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001130{
Daniel Vettere2b78262013-06-07 23:10:03 +02001131 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1132
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001133 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001134 return NULL;
1135
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001136 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001137}
1138
Jesse Barnesb24e7172011-01-04 15:09:30 -08001139/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001140void assert_shared_dpll(struct drm_i915_private *dev_priv,
1141 struct intel_shared_dpll *pll,
1142 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001143{
Jesse Barnes040484a2011-01-03 12:14:26 -08001144 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001145 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001146
Chris Wilson92b27b02012-05-20 18:10:50 +01001147 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001148 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001149 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001150
Daniel Vetter53589012013-06-05 13:34:16 +02001151 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001152 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001153 "%s assertion failure (expected %s, current %s)\n",
1154 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001155}
Jesse Barnes040484a2011-01-03 12:14:26 -08001156
1157static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1158 enum pipe pipe, bool state)
1159{
1160 int reg;
1161 u32 val;
1162 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001163 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1164 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001165
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001166 if (HAS_DDI(dev_priv->dev)) {
1167 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001168 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001169 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001170 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001171 } else {
1172 reg = FDI_TX_CTL(pipe);
1173 val = I915_READ(reg);
1174 cur_state = !!(val & FDI_TX_ENABLE);
1175 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001176 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001177 "FDI TX state assertion failure (expected %s, current %s)\n",
1178 state_string(state), state_string(cur_state));
1179}
1180#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1181#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1182
1183static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1184 enum pipe pipe, bool state)
1185{
1186 int reg;
1187 u32 val;
1188 bool cur_state;
1189
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001190 reg = FDI_RX_CTL(pipe);
1191 val = I915_READ(reg);
1192 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001193 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001194 "FDI RX state assertion failure (expected %s, current %s)\n",
1195 state_string(state), state_string(cur_state));
1196}
1197#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1198#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1199
1200static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1201 enum pipe pipe)
1202{
1203 int reg;
1204 u32 val;
1205
1206 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001207 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001208 return;
1209
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001210 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001211 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001212 return;
1213
Jesse Barnes040484a2011-01-03 12:14:26 -08001214 reg = FDI_TX_CTL(pipe);
1215 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001216 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001217}
1218
Daniel Vetter55607e82013-06-16 21:42:39 +02001219void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1220 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001221{
1222 int reg;
1223 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001224 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001225
1226 reg = FDI_RX_CTL(pipe);
1227 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001228 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001229 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001230 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1231 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001232}
1233
Daniel Vetterb680c372014-09-19 18:27:27 +02001234void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1235 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001236{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001237 struct drm_device *dev = dev_priv->dev;
1238 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001239 u32 val;
1240 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001241 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001242
Jani Nikulabedd4db2014-08-22 15:04:13 +03001243 if (WARN_ON(HAS_DDI(dev)))
1244 return;
1245
1246 if (HAS_PCH_SPLIT(dev)) {
1247 u32 port_sel;
1248
Jesse Barnesea0760c2011-01-04 15:09:32 -08001249 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001250 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1251
1252 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1253 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1254 panel_pipe = PIPE_B;
1255 /* XXX: else fix for eDP */
1256 } else if (IS_VALLEYVIEW(dev)) {
1257 /* presumably write lock depends on pipe, not port select */
1258 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1259 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001260 } else {
1261 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001262 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1263 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001264 }
1265
1266 val = I915_READ(pp_reg);
1267 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001268 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001269 locked = false;
1270
Rob Clarke2c719b2014-12-15 13:56:32 -05001271 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001272 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001273 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001274}
1275
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001276static void assert_cursor(struct drm_i915_private *dev_priv,
1277 enum pipe pipe, bool state)
1278{
1279 struct drm_device *dev = dev_priv->dev;
1280 bool cur_state;
1281
Paulo Zanonid9d82082014-02-27 16:30:56 -03001282 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001283 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001284 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001285 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001286
Rob Clarke2c719b2014-12-15 13:56:32 -05001287 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001288 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1289 pipe_name(pipe), state_string(state), state_string(cur_state));
1290}
1291#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1292#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1293
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001294void assert_pipe(struct drm_i915_private *dev_priv,
1295 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001296{
1297 int reg;
1298 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001299 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001300 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1301 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001302
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001303 /* if we need the pipe quirk it must be always on */
1304 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1305 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001306 state = true;
1307
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001308 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001309 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001310 cur_state = false;
1311 } else {
1312 reg = PIPECONF(cpu_transcoder);
1313 val = I915_READ(reg);
1314 cur_state = !!(val & PIPECONF_ENABLE);
1315 }
1316
Rob Clarke2c719b2014-12-15 13:56:32 -05001317 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001318 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001319 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001320}
1321
Chris Wilson931872f2012-01-16 23:01:13 +00001322static void assert_plane(struct drm_i915_private *dev_priv,
1323 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001324{
1325 int reg;
1326 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001327 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001328
1329 reg = DSPCNTR(plane);
1330 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001331 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001332 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001333 "plane %c assertion failure (expected %s, current %s)\n",
1334 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001335}
1336
Chris Wilson931872f2012-01-16 23:01:13 +00001337#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1338#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1339
Jesse Barnesb24e7172011-01-04 15:09:30 -08001340static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1341 enum pipe pipe)
1342{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001343 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001344 int reg, i;
1345 u32 val;
1346 int cur_pipe;
1347
Ville Syrjälä653e1022013-06-04 13:49:05 +03001348 /* Primary planes are fixed to pipes on gen4+ */
1349 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001350 reg = DSPCNTR(pipe);
1351 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001352 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001353 "plane %c assertion failure, should be disabled but not\n",
1354 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001355 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001356 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001357
Jesse Barnesb24e7172011-01-04 15:09:30 -08001358 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001359 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001360 reg = DSPCNTR(i);
1361 val = I915_READ(reg);
1362 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1363 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001364 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001365 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1366 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001367 }
1368}
1369
Jesse Barnes19332d72013-03-28 09:55:38 -07001370static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1371 enum pipe pipe)
1372{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001373 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001374 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001375 u32 val;
1376
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001377 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001378 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001379 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001380 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001381 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1382 sprite, pipe_name(pipe));
1383 }
1384 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001385 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001386 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001387 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001388 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001389 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001390 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001391 }
1392 } else if (INTEL_INFO(dev)->gen >= 7) {
1393 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001394 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001395 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001396 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001397 plane_name(pipe), pipe_name(pipe));
1398 } else if (INTEL_INFO(dev)->gen >= 5) {
1399 reg = DVSCNTR(pipe);
1400 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001401 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001402 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1403 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001404 }
1405}
1406
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001407static void assert_vblank_disabled(struct drm_crtc *crtc)
1408{
Rob Clarke2c719b2014-12-15 13:56:32 -05001409 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001410 drm_crtc_vblank_put(crtc);
1411}
1412
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001413static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001414{
1415 u32 val;
1416 bool enabled;
1417
Rob Clarke2c719b2014-12-15 13:56:32 -05001418 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001419
Jesse Barnes92f25842011-01-04 15:09:34 -08001420 val = I915_READ(PCH_DREF_CONTROL);
1421 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1422 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001423 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001424}
1425
Daniel Vetterab9412b2013-05-03 11:49:46 +02001426static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1427 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001428{
1429 int reg;
1430 u32 val;
1431 bool enabled;
1432
Daniel Vetterab9412b2013-05-03 11:49:46 +02001433 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001434 val = I915_READ(reg);
1435 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001436 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001437 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1438 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001439}
1440
Keith Packard4e634382011-08-06 10:39:45 -07001441static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1442 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001443{
1444 if ((val & DP_PORT_EN) == 0)
1445 return false;
1446
1447 if (HAS_PCH_CPT(dev_priv->dev)) {
1448 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1449 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1450 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1451 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001452 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1453 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1454 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001455 } else {
1456 if ((val & DP_PIPE_MASK) != (pipe << 30))
1457 return false;
1458 }
1459 return true;
1460}
1461
Keith Packard1519b992011-08-06 10:35:34 -07001462static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1463 enum pipe pipe, u32 val)
1464{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001465 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001466 return false;
1467
1468 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001469 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001470 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001471 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1472 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1473 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001474 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001475 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001476 return false;
1477 }
1478 return true;
1479}
1480
1481static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1482 enum pipe pipe, u32 val)
1483{
1484 if ((val & LVDS_PORT_EN) == 0)
1485 return false;
1486
1487 if (HAS_PCH_CPT(dev_priv->dev)) {
1488 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1489 return false;
1490 } else {
1491 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1492 return false;
1493 }
1494 return true;
1495}
1496
1497static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1498 enum pipe pipe, u32 val)
1499{
1500 if ((val & ADPA_DAC_ENABLE) == 0)
1501 return false;
1502 if (HAS_PCH_CPT(dev_priv->dev)) {
1503 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1504 return false;
1505 } else {
1506 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1507 return false;
1508 }
1509 return true;
1510}
1511
Jesse Barnes291906f2011-02-02 12:28:03 -08001512static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001513 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001514{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001515 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001516 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001517 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001518 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001519
Rob Clarke2c719b2014-12-15 13:56:32 -05001520 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001521 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001522 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001523}
1524
1525static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1526 enum pipe pipe, int reg)
1527{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001528 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001529 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001530 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001531 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001532
Rob Clarke2c719b2014-12-15 13:56:32 -05001533 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001534 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001535 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001536}
1537
1538static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1539 enum pipe pipe)
1540{
1541 int reg;
1542 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001543
Keith Packardf0575e92011-07-25 22:12:43 -07001544 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1545 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1546 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001547
1548 reg = PCH_ADPA;
1549 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001550 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001551 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001552 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001553
1554 reg = PCH_LVDS;
1555 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001556 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001557 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001558 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001559
Paulo Zanonie2debe92013-02-18 19:00:27 -03001560 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1561 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1562 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001563}
1564
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001565static void intel_init_dpio(struct drm_device *dev)
1566{
1567 struct drm_i915_private *dev_priv = dev->dev_private;
1568
1569 if (!IS_VALLEYVIEW(dev))
1570 return;
1571
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001572 /*
1573 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1574 * CHV x1 PHY (DP/HDMI D)
1575 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1576 */
1577 if (IS_CHERRYVIEW(dev)) {
1578 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1579 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1580 } else {
1581 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1582 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001583}
1584
Ville Syrjäläd288f652014-10-28 13:20:22 +02001585static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001586 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001587{
Daniel Vetter426115c2013-07-11 22:13:42 +02001588 struct drm_device *dev = crtc->base.dev;
1589 struct drm_i915_private *dev_priv = dev->dev_private;
1590 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001591 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001592
Daniel Vetter426115c2013-07-11 22:13:42 +02001593 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001594
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001595 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001596 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1597
1598 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001599 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001600 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001601
Daniel Vetter426115c2013-07-11 22:13:42 +02001602 I915_WRITE(reg, dpll);
1603 POSTING_READ(reg);
1604 udelay(150);
1605
1606 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1607 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1608
Ville Syrjäläd288f652014-10-28 13:20:22 +02001609 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001610 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001611
1612 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001613 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001614 POSTING_READ(reg);
1615 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001616 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001617 POSTING_READ(reg);
1618 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001619 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001620 POSTING_READ(reg);
1621 udelay(150); /* wait for warmup */
1622}
1623
Ville Syrjäläd288f652014-10-28 13:20:22 +02001624static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001625 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001626{
1627 struct drm_device *dev = crtc->base.dev;
1628 struct drm_i915_private *dev_priv = dev->dev_private;
1629 int pipe = crtc->pipe;
1630 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001631 u32 tmp;
1632
1633 assert_pipe_disabled(dev_priv, crtc->pipe);
1634
1635 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1636
1637 mutex_lock(&dev_priv->dpio_lock);
1638
1639 /* Enable back the 10bit clock to display controller */
1640 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1641 tmp |= DPIO_DCLKP_EN;
1642 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1643
1644 /*
1645 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1646 */
1647 udelay(1);
1648
1649 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001650 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001651
1652 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001653 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001654 DRM_ERROR("PLL %d failed to lock\n", pipe);
1655
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001656 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001657 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001658 POSTING_READ(DPLL_MD(pipe));
1659
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001660 mutex_unlock(&dev_priv->dpio_lock);
1661}
1662
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001663static int intel_num_dvo_pipes(struct drm_device *dev)
1664{
1665 struct intel_crtc *crtc;
1666 int count = 0;
1667
1668 for_each_intel_crtc(dev, crtc)
1669 count += crtc->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001670 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001671
1672 return count;
1673}
1674
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001675static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001676{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001677 struct drm_device *dev = crtc->base.dev;
1678 struct drm_i915_private *dev_priv = dev->dev_private;
1679 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001680 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001681
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001682 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001683
1684 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001685 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001686
1687 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001688 if (IS_MOBILE(dev) && !IS_I830(dev))
1689 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001690
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001691 /* Enable DVO 2x clock on both PLLs if necessary */
1692 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1693 /*
1694 * It appears to be important that we don't enable this
1695 * for the current pipe before otherwise configuring the
1696 * PLL. No idea how this should be handled if multiple
1697 * DVO outputs are enabled simultaneosly.
1698 */
1699 dpll |= DPLL_DVO_2X_MODE;
1700 I915_WRITE(DPLL(!crtc->pipe),
1701 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1702 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001703
1704 /* Wait for the clocks to stabilize. */
1705 POSTING_READ(reg);
1706 udelay(150);
1707
1708 if (INTEL_INFO(dev)->gen >= 4) {
1709 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001710 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001711 } else {
1712 /* The pixel multiplier can only be updated once the
1713 * DPLL is enabled and the clocks are stable.
1714 *
1715 * So write it again.
1716 */
1717 I915_WRITE(reg, dpll);
1718 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001719
1720 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001721 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001722 POSTING_READ(reg);
1723 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001724 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001725 POSTING_READ(reg);
1726 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001727 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001728 POSTING_READ(reg);
1729 udelay(150); /* wait for warmup */
1730}
1731
1732/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001733 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001734 * @dev_priv: i915 private structure
1735 * @pipe: pipe PLL to disable
1736 *
1737 * Disable the PLL for @pipe, making sure the pipe is off first.
1738 *
1739 * Note! This is for pre-ILK only.
1740 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001741static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001742{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001743 struct drm_device *dev = crtc->base.dev;
1744 struct drm_i915_private *dev_priv = dev->dev_private;
1745 enum pipe pipe = crtc->pipe;
1746
1747 /* Disable DVO 2x clock on both PLLs if necessary */
1748 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001749 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001750 intel_num_dvo_pipes(dev) == 1) {
1751 I915_WRITE(DPLL(PIPE_B),
1752 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1753 I915_WRITE(DPLL(PIPE_A),
1754 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1755 }
1756
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001757 /* Don't disable pipe or pipe PLLs if needed */
1758 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1759 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001760 return;
1761
1762 /* Make sure the pipe isn't still relying on us */
1763 assert_pipe_disabled(dev_priv, pipe);
1764
Daniel Vetter50b44a42013-06-05 13:34:33 +02001765 I915_WRITE(DPLL(pipe), 0);
1766 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001767}
1768
Jesse Barnesf6071162013-10-01 10:41:38 -07001769static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1770{
1771 u32 val = 0;
1772
1773 /* Make sure the pipe isn't still relying on us */
1774 assert_pipe_disabled(dev_priv, pipe);
1775
Imre Deake5cbfbf2014-01-09 17:08:16 +02001776 /*
1777 * Leave integrated clock source and reference clock enabled for pipe B.
1778 * The latter is needed for VGA hotplug / manual detection.
1779 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001780 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001781 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001782 I915_WRITE(DPLL(pipe), val);
1783 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001784
1785}
1786
1787static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1788{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001789 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001790 u32 val;
1791
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001792 /* Make sure the pipe isn't still relying on us */
1793 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001794
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001795 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001796 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001797 if (pipe != PIPE_A)
1798 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1799 I915_WRITE(DPLL(pipe), val);
1800 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001801
1802 mutex_lock(&dev_priv->dpio_lock);
1803
1804 /* Disable 10bit clock to display controller */
1805 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1806 val &= ~DPIO_DCLKP_EN;
1807 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1808
Ville Syrjälä61407f62014-05-27 16:32:55 +03001809 /* disable left/right clock distribution */
1810 if (pipe != PIPE_B) {
1811 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1812 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1813 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1814 } else {
1815 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1816 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1817 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1818 }
1819
Ville Syrjäläd7520482014-04-09 13:28:59 +03001820 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001821}
1822
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001823void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1824 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001825{
1826 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001827 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001828
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001829 switch (dport->port) {
1830 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001831 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001832 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001833 break;
1834 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001835 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001836 dpll_reg = DPLL(0);
1837 break;
1838 case PORT_D:
1839 port_mask = DPLL_PORTD_READY_MASK;
1840 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001841 break;
1842 default:
1843 BUG();
1844 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001845
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001846 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001847 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001848 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001849}
1850
Daniel Vetterb14b1052014-04-24 23:55:13 +02001851static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1852{
1853 struct drm_device *dev = crtc->base.dev;
1854 struct drm_i915_private *dev_priv = dev->dev_private;
1855 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1856
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001857 if (WARN_ON(pll == NULL))
1858 return;
1859
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001860 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001861 if (pll->active == 0) {
1862 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1863 WARN_ON(pll->on);
1864 assert_shared_dpll_disabled(dev_priv, pll);
1865
1866 pll->mode_set(dev_priv, pll);
1867 }
1868}
1869
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001870/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001871 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001872 * @dev_priv: i915 private structure
1873 * @pipe: pipe PLL to enable
1874 *
1875 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1876 * drives the transcoder clock.
1877 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001878static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001879{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001880 struct drm_device *dev = crtc->base.dev;
1881 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001882 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001883
Daniel Vetter87a875b2013-06-05 13:34:19 +02001884 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001885 return;
1886
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001887 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001888 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001889
Damien Lespiau74dd6922014-07-29 18:06:17 +01001890 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001891 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001892 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001893
Daniel Vettercdbd2312013-06-05 13:34:03 +02001894 if (pll->active++) {
1895 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001896 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001897 return;
1898 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001899 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001900
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001901 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1902
Daniel Vetter46edb022013-06-05 13:34:12 +02001903 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001904 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001905 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001906}
1907
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001908static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001909{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001910 struct drm_device *dev = crtc->base.dev;
1911 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001912 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001913
Jesse Barnes92f25842011-01-04 15:09:34 -08001914 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001915 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001916 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001917 return;
1918
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001919 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001920 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001921
Daniel Vetter46edb022013-06-05 13:34:12 +02001922 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1923 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001924 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001925
Chris Wilson48da64a2012-05-13 20:16:12 +01001926 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001927 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001928 return;
1929 }
1930
Daniel Vettere9d69442013-06-05 13:34:15 +02001931 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001932 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001933 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001934 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001935
Daniel Vetter46edb022013-06-05 13:34:12 +02001936 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001937 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001938 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001939
1940 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001941}
1942
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001943static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1944 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001945{
Daniel Vetter23670b322012-11-01 09:15:30 +01001946 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001947 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001948 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001949 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001950
1951 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001952 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001953
1954 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001955 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001956 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001957
1958 /* FDI must be feeding us bits for PCH ports */
1959 assert_fdi_tx_enabled(dev_priv, pipe);
1960 assert_fdi_rx_enabled(dev_priv, pipe);
1961
Daniel Vetter23670b322012-11-01 09:15:30 +01001962 if (HAS_PCH_CPT(dev)) {
1963 /* Workaround: Set the timing override bit before enabling the
1964 * pch transcoder. */
1965 reg = TRANS_CHICKEN2(pipe);
1966 val = I915_READ(reg);
1967 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1968 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001969 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001970
Daniel Vetterab9412b2013-05-03 11:49:46 +02001971 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001972 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001973 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001974
1975 if (HAS_PCH_IBX(dev_priv->dev)) {
1976 /*
1977 * make the BPC in transcoder be consistent with
1978 * that in pipeconf reg.
1979 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001980 val &= ~PIPECONF_BPC_MASK;
1981 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001982 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001983
1984 val &= ~TRANS_INTERLACE_MASK;
1985 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001986 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001987 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001988 val |= TRANS_LEGACY_INTERLACED_ILK;
1989 else
1990 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001991 else
1992 val |= TRANS_PROGRESSIVE;
1993
Jesse Barnes040484a2011-01-03 12:14:26 -08001994 I915_WRITE(reg, val | TRANS_ENABLE);
1995 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001996 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001997}
1998
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001999static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002000 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002001{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002002 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002003
2004 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002005 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002006
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002007 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002008 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002009 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002010
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002011 /* Workaround: set timing override bit. */
2012 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002013 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002014 I915_WRITE(_TRANSA_CHICKEN2, val);
2015
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002016 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002017 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002018
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002019 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2020 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002021 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002022 else
2023 val |= TRANS_PROGRESSIVE;
2024
Daniel Vetterab9412b2013-05-03 11:49:46 +02002025 I915_WRITE(LPT_TRANSCONF, val);
2026 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002027 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002028}
2029
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002030static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2031 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002032{
Daniel Vetter23670b322012-11-01 09:15:30 +01002033 struct drm_device *dev = dev_priv->dev;
2034 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002035
2036 /* FDI relies on the transcoder */
2037 assert_fdi_tx_disabled(dev_priv, pipe);
2038 assert_fdi_rx_disabled(dev_priv, pipe);
2039
Jesse Barnes291906f2011-02-02 12:28:03 -08002040 /* Ports must be off as well */
2041 assert_pch_ports_disabled(dev_priv, pipe);
2042
Daniel Vetterab9412b2013-05-03 11:49:46 +02002043 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002044 val = I915_READ(reg);
2045 val &= ~TRANS_ENABLE;
2046 I915_WRITE(reg, val);
2047 /* wait for PCH transcoder off, transcoder state */
2048 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002049 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002050
2051 if (!HAS_PCH_IBX(dev)) {
2052 /* Workaround: Clear the timing override chicken bit again. */
2053 reg = TRANS_CHICKEN2(pipe);
2054 val = I915_READ(reg);
2055 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2056 I915_WRITE(reg, val);
2057 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002058}
2059
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002060static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002061{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002062 u32 val;
2063
Daniel Vetterab9412b2013-05-03 11:49:46 +02002064 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002065 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002066 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002067 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002068 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002069 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002070
2071 /* Workaround: clear timing override bit. */
2072 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002073 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002074 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002075}
2076
2077/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002078 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002079 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002080 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002081 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002082 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002083 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002084static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002085{
Paulo Zanoni03722642014-01-17 13:51:09 -02002086 struct drm_device *dev = crtc->base.dev;
2087 struct drm_i915_private *dev_priv = dev->dev_private;
2088 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002089 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2090 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002091 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002092 int reg;
2093 u32 val;
2094
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002095 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002096 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002097 assert_sprites_disabled(dev_priv, pipe);
2098
Paulo Zanoni681e5812012-12-06 11:12:38 -02002099 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002100 pch_transcoder = TRANSCODER_A;
2101 else
2102 pch_transcoder = pipe;
2103
Jesse Barnesb24e7172011-01-04 15:09:30 -08002104 /*
2105 * A pipe without a PLL won't actually be able to drive bits from
2106 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2107 * need the check.
2108 */
2109 if (!HAS_PCH_SPLIT(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002110 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002111 assert_dsi_pll_enabled(dev_priv);
2112 else
2113 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002114 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002115 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002116 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002117 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002118 assert_fdi_tx_pll_enabled(dev_priv,
2119 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002120 }
2121 /* FIXME: assert CPU port conditions for SNB+ */
2122 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002123
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002124 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002125 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002126 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002127 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2128 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002129 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002130 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002131
2132 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002133 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002134}
2135
2136/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002137 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002138 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002139 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002140 * Disable the pipe of @crtc, making sure that various hardware
2141 * specific requirements are met, if applicable, e.g. plane
2142 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002143 *
2144 * Will wait until the pipe has shut down before returning.
2145 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002146static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002147{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002148 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002149 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002150 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002151 int reg;
2152 u32 val;
2153
2154 /*
2155 * Make sure planes won't keep trying to pump pixels to us,
2156 * or we might hang the display.
2157 */
2158 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002159 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002160 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002161
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002162 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002163 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002164 if ((val & PIPECONF_ENABLE) == 0)
2165 return;
2166
Ville Syrjälä67adc642014-08-15 01:21:57 +03002167 /*
2168 * Double wide has implications for planes
2169 * so best keep it disabled when not needed.
2170 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002171 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002172 val &= ~PIPECONF_DOUBLE_WIDE;
2173
2174 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002175 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2176 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002177 val &= ~PIPECONF_ENABLE;
2178
2179 I915_WRITE(reg, val);
2180 if ((val & PIPECONF_ENABLE) == 0)
2181 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002182}
2183
Keith Packardd74362c2011-07-28 14:47:14 -07002184/*
2185 * Plane regs are double buffered, going from enabled->disabled needs a
2186 * trigger in order to latch. The display address reg provides this.
2187 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002188void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2189 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002190{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002191 struct drm_device *dev = dev_priv->dev;
2192 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002193
2194 I915_WRITE(reg, I915_READ(reg));
2195 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002196}
2197
Jesse Barnesb24e7172011-01-04 15:09:30 -08002198/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002199 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002200 * @plane: plane to be enabled
2201 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002202 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002203 * Enable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002204 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002205static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2206 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002207{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002208 struct drm_device *dev = plane->dev;
2209 struct drm_i915_private *dev_priv = dev->dev_private;
2210 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002211
2212 /* If the pipe isn't enabled, we can't pump pixels and may hang */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002213 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002214
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002215 if (intel_crtc->primary_enabled)
2216 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002217
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002218 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002219
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002220 dev_priv->display.update_primary_plane(crtc, plane->fb,
2221 crtc->x, crtc->y);
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002222
2223 /*
2224 * BDW signals flip done immediately if the plane
2225 * is disabled, even if the plane enable is already
2226 * armed to occur at the next vblank :(
2227 */
2228 if (IS_BROADWELL(dev))
2229 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002230}
2231
Jesse Barnesb24e7172011-01-04 15:09:30 -08002232/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002233 * intel_disable_primary_hw_plane - disable the primary hardware plane
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002234 * @plane: plane to be disabled
2235 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002236 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002237 * Disable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002238 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002239static void intel_disable_primary_hw_plane(struct drm_plane *plane,
2240 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002241{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002242 struct drm_device *dev = plane->dev;
2243 struct drm_i915_private *dev_priv = dev->dev_private;
2244 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2245
Matt Roper32b7eee2014-12-24 07:59:06 -08002246 if (WARN_ON(!intel_crtc->active))
2247 return;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002248
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002249 if (!intel_crtc->primary_enabled)
2250 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002251
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002252 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002253
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002254 dev_priv->display.update_primary_plane(crtc, plane->fb,
2255 crtc->x, crtc->y);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002256}
2257
Chris Wilson693db182013-03-05 14:52:39 +00002258static bool need_vtd_wa(struct drm_device *dev)
2259{
2260#ifdef CONFIG_INTEL_IOMMU
2261 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2262 return true;
2263#endif
2264 return false;
2265}
2266
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002267unsigned int
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002268intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
2269 uint64_t fb_format_modifier)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002270{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002271 unsigned int tile_height;
2272 uint32_t pixel_bytes;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002273
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002274 switch (fb_format_modifier) {
2275 case DRM_FORMAT_MOD_NONE:
2276 tile_height = 1;
2277 break;
2278 case I915_FORMAT_MOD_X_TILED:
2279 tile_height = IS_GEN2(dev) ? 16 : 8;
2280 break;
2281 case I915_FORMAT_MOD_Y_TILED:
2282 tile_height = 32;
2283 break;
2284 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002285 pixel_bytes = drm_format_plane_cpp(pixel_format, 0);
2286 switch (pixel_bytes) {
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002287 default:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002288 case 1:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002289 tile_height = 64;
2290 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002291 case 2:
2292 case 4:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002293 tile_height = 32;
2294 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002295 case 8:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002296 tile_height = 16;
2297 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002298 case 16:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002299 WARN_ONCE(1,
2300 "128-bit pixels are not supported for display!");
2301 tile_height = 16;
2302 break;
2303 }
2304 break;
2305 default:
2306 MISSING_CASE(fb_format_modifier);
2307 tile_height = 1;
2308 break;
2309 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002310
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002311 return tile_height;
2312}
2313
2314unsigned int
2315intel_fb_align_height(struct drm_device *dev, unsigned int height,
2316 uint32_t pixel_format, uint64_t fb_format_modifier)
2317{
2318 return ALIGN(height, intel_tile_height(dev, pixel_format,
2319 fb_format_modifier));
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002320}
2321
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002322static int
2323intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2324 const struct drm_plane_state *plane_state)
2325{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002326 struct intel_rotation_info *info = &view->rotation_info;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002327
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002328 *view = i915_ggtt_view_normal;
2329
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002330 if (!plane_state)
2331 return 0;
2332
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002333 if (!intel_rotation_90_or_270(plane_state->rotation))
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002334 return 0;
2335
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002336 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002337
2338 info->height = fb->height;
2339 info->pixel_format = fb->pixel_format;
2340 info->pitch = fb->pitches[0];
2341 info->fb_modifier = fb->modifier[0];
2342
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002343 return 0;
2344}
2345
Chris Wilson127bd2a2010-07-23 23:32:05 +01002346int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002347intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2348 struct drm_framebuffer *fb,
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002349 const struct drm_plane_state *plane_state,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002350 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002351{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002352 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002353 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002354 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002355 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002356 u32 alignment;
2357 int ret;
2358
Matt Roperebcdd392014-07-09 16:22:11 -07002359 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2360
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002361 switch (fb->modifier[0]) {
2362 case DRM_FORMAT_MOD_NONE:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002363 if (INTEL_INFO(dev)->gen >= 9)
2364 alignment = 256 * 1024;
2365 else if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
Chris Wilson534843d2010-07-05 18:01:46 +01002366 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002367 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002368 alignment = 4 * 1024;
2369 else
2370 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002371 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002372 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002373 if (INTEL_INFO(dev)->gen >= 9)
2374 alignment = 256 * 1024;
2375 else {
2376 /* pin() will align the object as required by fence */
2377 alignment = 0;
2378 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002379 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002380 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002381 case I915_FORMAT_MOD_Yf_TILED:
2382 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2383 "Y tiling bo slipped through, driver bug!\n"))
2384 return -EINVAL;
2385 alignment = 1 * 1024 * 1024;
2386 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002387 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002388 MISSING_CASE(fb->modifier[0]);
2389 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002390 }
2391
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002392 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2393 if (ret)
2394 return ret;
2395
Chris Wilson693db182013-03-05 14:52:39 +00002396 /* Note that the w/a also requires 64 PTE of padding following the
2397 * bo. We currently fill all unused PTE with the shadow page and so
2398 * we should always have valid PTE following the scanout preventing
2399 * the VT-d warning.
2400 */
2401 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2402 alignment = 256 * 1024;
2403
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002404 /*
2405 * Global gtt pte registers are special registers which actually forward
2406 * writes to a chunk of system memory. Which means that there is no risk
2407 * that the register values disappear as soon as we call
2408 * intel_runtime_pm_put(), so it is correct to wrap only the
2409 * pin/unpin/fence and not more.
2410 */
2411 intel_runtime_pm_get(dev_priv);
2412
Chris Wilsonce453d82011-02-21 14:43:56 +00002413 dev_priv->mm.interruptible = false;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002414 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002415 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002416 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002417 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002418
2419 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2420 * fence, whereas 965+ only requires a fence if using
2421 * framebuffer compression. For simplicity, we always install
2422 * a fence as the cost is not that onerous.
2423 */
Chris Wilson06d98132012-04-17 15:31:24 +01002424 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002425 if (ret)
2426 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002427
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002428 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002429
Chris Wilsonce453d82011-02-21 14:43:56 +00002430 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002431 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002432 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002433
2434err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002435 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilsonce453d82011-02-21 14:43:56 +00002436err_interruptible:
2437 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002438 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002439 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002440}
2441
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002442static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2443 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002444{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002445 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002446 struct i915_ggtt_view view;
2447 int ret;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002448
Matt Roperebcdd392014-07-09 16:22:11 -07002449 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2450
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002451 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2452 WARN_ONCE(ret, "Couldn't get view from plane state!");
2453
Chris Wilson1690e1e2011-12-14 13:57:08 +01002454 i915_gem_object_unpin_fence(obj);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002455 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002456}
2457
Daniel Vetterc2c75132012-07-05 12:17:30 +02002458/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2459 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002460unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2461 unsigned int tiling_mode,
2462 unsigned int cpp,
2463 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002464{
Chris Wilsonbc752862013-02-21 20:04:31 +00002465 if (tiling_mode != I915_TILING_NONE) {
2466 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002467
Chris Wilsonbc752862013-02-21 20:04:31 +00002468 tile_rows = *y / 8;
2469 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002470
Chris Wilsonbc752862013-02-21 20:04:31 +00002471 tiles = *x / (512/cpp);
2472 *x %= 512/cpp;
2473
2474 return tile_rows * pitch * 8 + tiles * 4096;
2475 } else {
2476 unsigned int offset;
2477
2478 offset = *y * pitch + *x * cpp;
2479 *y = 0;
2480 *x = (offset & 4095) / cpp;
2481 return offset & -4096;
2482 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002483}
2484
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002485static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002486{
2487 switch (format) {
2488 case DISPPLANE_8BPP:
2489 return DRM_FORMAT_C8;
2490 case DISPPLANE_BGRX555:
2491 return DRM_FORMAT_XRGB1555;
2492 case DISPPLANE_BGRX565:
2493 return DRM_FORMAT_RGB565;
2494 default:
2495 case DISPPLANE_BGRX888:
2496 return DRM_FORMAT_XRGB8888;
2497 case DISPPLANE_RGBX888:
2498 return DRM_FORMAT_XBGR8888;
2499 case DISPPLANE_BGRX101010:
2500 return DRM_FORMAT_XRGB2101010;
2501 case DISPPLANE_RGBX101010:
2502 return DRM_FORMAT_XBGR2101010;
2503 }
2504}
2505
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002506static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2507{
2508 switch (format) {
2509 case PLANE_CTL_FORMAT_RGB_565:
2510 return DRM_FORMAT_RGB565;
2511 default:
2512 case PLANE_CTL_FORMAT_XRGB_8888:
2513 if (rgb_order) {
2514 if (alpha)
2515 return DRM_FORMAT_ABGR8888;
2516 else
2517 return DRM_FORMAT_XBGR8888;
2518 } else {
2519 if (alpha)
2520 return DRM_FORMAT_ARGB8888;
2521 else
2522 return DRM_FORMAT_XRGB8888;
2523 }
2524 case PLANE_CTL_FORMAT_XRGB_2101010:
2525 if (rgb_order)
2526 return DRM_FORMAT_XBGR2101010;
2527 else
2528 return DRM_FORMAT_XRGB2101010;
2529 }
2530}
2531
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002532static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002533intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2534 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002535{
2536 struct drm_device *dev = crtc->base.dev;
2537 struct drm_i915_gem_object *obj = NULL;
2538 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002539 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002540 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2541 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2542 PAGE_SIZE);
2543
2544 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002545
Chris Wilsonff2652e2014-03-10 08:07:02 +00002546 if (plane_config->size == 0)
2547 return false;
2548
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002549 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2550 base_aligned,
2551 base_aligned,
2552 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002553 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002554 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002555
Damien Lespiau49af4492015-01-20 12:51:44 +00002556 obj->tiling_mode = plane_config->tiling;
2557 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002558 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002559
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002560 mode_cmd.pixel_format = fb->pixel_format;
2561 mode_cmd.width = fb->width;
2562 mode_cmd.height = fb->height;
2563 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002564 mode_cmd.modifier[0] = fb->modifier[0];
2565 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002566
2567 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002568 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002569 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002570 DRM_DEBUG_KMS("intel fb init failed\n");
2571 goto out_unref_obj;
2572 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002573 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002574
Daniel Vetterf6936e22015-03-26 12:17:05 +01002575 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002576 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002577
2578out_unref_obj:
2579 drm_gem_object_unreference(&obj->base);
2580 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002581 return false;
2582}
2583
Matt Roperafd65eb2015-02-03 13:10:04 -08002584/* Update plane->state->fb to match plane->fb after driver-internal updates */
2585static void
2586update_state_fb(struct drm_plane *plane)
2587{
2588 if (plane->fb == plane->state->fb)
2589 return;
2590
2591 if (plane->state->fb)
2592 drm_framebuffer_unreference(plane->state->fb);
2593 plane->state->fb = plane->fb;
2594 if (plane->state->fb)
2595 drm_framebuffer_reference(plane->state->fb);
2596}
2597
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002598static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002599intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2600 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002601{
2602 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002603 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002604 struct drm_crtc *c;
2605 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002606 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002607 struct drm_plane *primary = intel_crtc->base.primary;
2608 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002609
Damien Lespiau2d140302015-02-05 17:22:18 +00002610 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002611 return;
2612
Daniel Vetterf6936e22015-03-26 12:17:05 +01002613 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002614 fb = &plane_config->fb->base;
2615 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002616 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002617
Damien Lespiau2d140302015-02-05 17:22:18 +00002618 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002619
2620 /*
2621 * Failed to alloc the obj, check to see if we should share
2622 * an fb with another CRTC instead
2623 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002624 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002625 i = to_intel_crtc(c);
2626
2627 if (c == &intel_crtc->base)
2628 continue;
2629
Matt Roper2ff8fde2014-07-08 07:50:07 -07002630 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002631 continue;
2632
Daniel Vetter88595ac2015-03-26 12:42:24 +01002633 fb = c->primary->fb;
2634 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002635 continue;
2636
Daniel Vetter88595ac2015-03-26 12:42:24 +01002637 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002638 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002639 drm_framebuffer_reference(fb);
2640 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002641 }
2642 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002643
2644 return;
2645
2646valid_fb:
2647 obj = intel_fb_obj(fb);
2648 if (obj->tiling_mode != I915_TILING_NONE)
2649 dev_priv->preserve_bios_swizzle = true;
2650
2651 primary->fb = fb;
2652 primary->state->crtc = &intel_crtc->base;
2653 primary->crtc = &intel_crtc->base;
2654 update_state_fb(primary);
2655 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002656}
2657
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002658static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2659 struct drm_framebuffer *fb,
2660 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002661{
2662 struct drm_device *dev = crtc->dev;
2663 struct drm_i915_private *dev_priv = dev->dev_private;
2664 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002665 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002666 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002667 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002668 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002669 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302670 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002671
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002672 if (!intel_crtc->primary_enabled) {
2673 I915_WRITE(reg, 0);
2674 if (INTEL_INFO(dev)->gen >= 4)
2675 I915_WRITE(DSPSURF(plane), 0);
2676 else
2677 I915_WRITE(DSPADDR(plane), 0);
2678 POSTING_READ(reg);
2679 return;
2680 }
2681
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002682 obj = intel_fb_obj(fb);
2683 if (WARN_ON(obj == NULL))
2684 return;
2685
2686 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2687
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002688 dspcntr = DISPPLANE_GAMMA_ENABLE;
2689
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002690 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002691
2692 if (INTEL_INFO(dev)->gen < 4) {
2693 if (intel_crtc->pipe == PIPE_B)
2694 dspcntr |= DISPPLANE_SEL_PIPE_B;
2695
2696 /* pipesrc and dspsize control the size that is scaled from,
2697 * which should always be the user's requested size.
2698 */
2699 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002700 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2701 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002702 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002703 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2704 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002705 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2706 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002707 I915_WRITE(PRIMPOS(plane), 0);
2708 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002709 }
2710
Ville Syrjälä57779d02012-10-31 17:50:14 +02002711 switch (fb->pixel_format) {
2712 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002713 dspcntr |= DISPPLANE_8BPP;
2714 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002715 case DRM_FORMAT_XRGB1555:
2716 case DRM_FORMAT_ARGB1555:
2717 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002718 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002719 case DRM_FORMAT_RGB565:
2720 dspcntr |= DISPPLANE_BGRX565;
2721 break;
2722 case DRM_FORMAT_XRGB8888:
2723 case DRM_FORMAT_ARGB8888:
2724 dspcntr |= DISPPLANE_BGRX888;
2725 break;
2726 case DRM_FORMAT_XBGR8888:
2727 case DRM_FORMAT_ABGR8888:
2728 dspcntr |= DISPPLANE_RGBX888;
2729 break;
2730 case DRM_FORMAT_XRGB2101010:
2731 case DRM_FORMAT_ARGB2101010:
2732 dspcntr |= DISPPLANE_BGRX101010;
2733 break;
2734 case DRM_FORMAT_XBGR2101010:
2735 case DRM_FORMAT_ABGR2101010:
2736 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002737 break;
2738 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002739 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002740 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002741
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002742 if (INTEL_INFO(dev)->gen >= 4 &&
2743 obj->tiling_mode != I915_TILING_NONE)
2744 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002745
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002746 if (IS_G4X(dev))
2747 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2748
Ville Syrjäläb98971272014-08-27 16:51:22 +03002749 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002750
Daniel Vetterc2c75132012-07-05 12:17:30 +02002751 if (INTEL_INFO(dev)->gen >= 4) {
2752 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002753 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002754 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002755 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002756 linear_offset -= intel_crtc->dspaddr_offset;
2757 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002758 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002759 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002760
Matt Roper8e7d6882015-01-21 16:35:41 -08002761 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302762 dspcntr |= DISPPLANE_ROTATE_180;
2763
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002764 x += (intel_crtc->config->pipe_src_w - 1);
2765 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302766
2767 /* Finding the last pixel of the last line of the display
2768 data and adding to linear_offset*/
2769 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002770 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2771 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302772 }
2773
2774 I915_WRITE(reg, dspcntr);
2775
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002776 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002777 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002778 I915_WRITE(DSPSURF(plane),
2779 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002780 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002781 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002782 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002783 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002784 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002785}
2786
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002787static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2788 struct drm_framebuffer *fb,
2789 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002790{
2791 struct drm_device *dev = crtc->dev;
2792 struct drm_i915_private *dev_priv = dev->dev_private;
2793 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002794 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002795 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002796 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002797 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002798 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302799 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002800
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002801 if (!intel_crtc->primary_enabled) {
2802 I915_WRITE(reg, 0);
2803 I915_WRITE(DSPSURF(plane), 0);
2804 POSTING_READ(reg);
2805 return;
2806 }
2807
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002808 obj = intel_fb_obj(fb);
2809 if (WARN_ON(obj == NULL))
2810 return;
2811
2812 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2813
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002814 dspcntr = DISPPLANE_GAMMA_ENABLE;
2815
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002816 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002817
2818 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2819 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2820
Ville Syrjälä57779d02012-10-31 17:50:14 +02002821 switch (fb->pixel_format) {
2822 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002823 dspcntr |= DISPPLANE_8BPP;
2824 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002825 case DRM_FORMAT_RGB565:
2826 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002827 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002828 case DRM_FORMAT_XRGB8888:
2829 case DRM_FORMAT_ARGB8888:
2830 dspcntr |= DISPPLANE_BGRX888;
2831 break;
2832 case DRM_FORMAT_XBGR8888:
2833 case DRM_FORMAT_ABGR8888:
2834 dspcntr |= DISPPLANE_RGBX888;
2835 break;
2836 case DRM_FORMAT_XRGB2101010:
2837 case DRM_FORMAT_ARGB2101010:
2838 dspcntr |= DISPPLANE_BGRX101010;
2839 break;
2840 case DRM_FORMAT_XBGR2101010:
2841 case DRM_FORMAT_ABGR2101010:
2842 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002843 break;
2844 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002845 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002846 }
2847
2848 if (obj->tiling_mode != I915_TILING_NONE)
2849 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002850
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002851 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002852 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002853
Ville Syrjäläb98971272014-08-27 16:51:22 +03002854 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002855 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002856 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002857 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002858 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002859 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002860 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302861 dspcntr |= DISPPLANE_ROTATE_180;
2862
2863 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002864 x += (intel_crtc->config->pipe_src_w - 1);
2865 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302866
2867 /* Finding the last pixel of the last line of the display
2868 data and adding to linear_offset*/
2869 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002870 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2871 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302872 }
2873 }
2874
2875 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002876
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002877 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002878 I915_WRITE(DSPSURF(plane),
2879 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002880 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002881 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2882 } else {
2883 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2884 I915_WRITE(DSPLINOFF(plane), linear_offset);
2885 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002886 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002887}
2888
Damien Lespiaub3218032015-02-27 11:15:18 +00002889u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2890 uint32_t pixel_format)
2891{
2892 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2893
2894 /*
2895 * The stride is either expressed as a multiple of 64 bytes
2896 * chunks for linear buffers or in number of tiles for tiled
2897 * buffers.
2898 */
2899 switch (fb_modifier) {
2900 case DRM_FORMAT_MOD_NONE:
2901 return 64;
2902 case I915_FORMAT_MOD_X_TILED:
2903 if (INTEL_INFO(dev)->gen == 2)
2904 return 128;
2905 return 512;
2906 case I915_FORMAT_MOD_Y_TILED:
2907 /* No need to check for old gens and Y tiling since this is
2908 * about the display engine and those will be blocked before
2909 * we get here.
2910 */
2911 return 128;
2912 case I915_FORMAT_MOD_Yf_TILED:
2913 if (bits_per_pixel == 8)
2914 return 64;
2915 else
2916 return 128;
2917 default:
2918 MISSING_CASE(fb_modifier);
2919 return 64;
2920 }
2921}
2922
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002923unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
2924 struct drm_i915_gem_object *obj)
2925{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002926 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002927
2928 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002929 view = &i915_ggtt_view_rotated;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002930
2931 return i915_gem_obj_ggtt_offset_view(obj, view);
2932}
2933
Chandra Kondurua1b22782015-04-07 15:28:45 -07002934/*
2935 * This function detaches (aka. unbinds) unused scalers in hardware
2936 */
2937void skl_detach_scalers(struct intel_crtc *intel_crtc)
2938{
2939 struct drm_device *dev;
2940 struct drm_i915_private *dev_priv;
2941 struct intel_crtc_scaler_state *scaler_state;
2942 int i;
2943
2944 if (!intel_crtc || !intel_crtc->config)
2945 return;
2946
2947 dev = intel_crtc->base.dev;
2948 dev_priv = dev->dev_private;
2949 scaler_state = &intel_crtc->config->scaler_state;
2950
2951 /* loop through and disable scalers that aren't in use */
2952 for (i = 0; i < intel_crtc->num_scalers; i++) {
2953 if (!scaler_state->scalers[i].in_use) {
2954 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, i), 0);
2955 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, i), 0);
2956 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, i), 0);
2957 DRM_DEBUG_KMS("CRTC:%d Disabled scaler id %u.%u\n",
2958 intel_crtc->base.base.id, intel_crtc->pipe, i);
2959 }
2960 }
2961}
2962
Damien Lespiau70d21f02013-07-03 21:06:04 +01002963static void skylake_update_primary_plane(struct drm_crtc *crtc,
2964 struct drm_framebuffer *fb,
2965 int x, int y)
2966{
2967 struct drm_device *dev = crtc->dev;
2968 struct drm_i915_private *dev_priv = dev->dev_private;
2969 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Damien Lespiau70d21f02013-07-03 21:06:04 +01002970 struct drm_i915_gem_object *obj;
2971 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05302972 u32 plane_ctl, stride_div, stride;
2973 u32 tile_height, plane_offset, plane_size;
2974 unsigned int rotation;
2975 int x_offset, y_offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002976 unsigned long surf_addr;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05302977 struct drm_plane *plane;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002978
2979 if (!intel_crtc->primary_enabled) {
2980 I915_WRITE(PLANE_CTL(pipe, 0), 0);
2981 I915_WRITE(PLANE_SURF(pipe, 0), 0);
2982 POSTING_READ(PLANE_CTL(pipe, 0));
2983 return;
2984 }
2985
2986 plane_ctl = PLANE_CTL_ENABLE |
2987 PLANE_CTL_PIPE_GAMMA_ENABLE |
2988 PLANE_CTL_PIPE_CSC_ENABLE;
2989
2990 switch (fb->pixel_format) {
2991 case DRM_FORMAT_RGB565:
2992 plane_ctl |= PLANE_CTL_FORMAT_RGB_565;
2993 break;
2994 case DRM_FORMAT_XRGB8888:
2995 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2996 break;
Jani Nikulaf75fb422015-02-10 13:15:49 +02002997 case DRM_FORMAT_ARGB8888:
2998 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2999 plane_ctl |= PLANE_CTL_ALPHA_SW_PREMULTIPLY;
3000 break;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003001 case DRM_FORMAT_XBGR8888:
3002 plane_ctl |= PLANE_CTL_ORDER_RGBX;
3003 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
3004 break;
Jani Nikulaf75fb422015-02-10 13:15:49 +02003005 case DRM_FORMAT_ABGR8888:
3006 plane_ctl |= PLANE_CTL_ORDER_RGBX;
3007 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
3008 plane_ctl |= PLANE_CTL_ALPHA_SW_PREMULTIPLY;
3009 break;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003010 case DRM_FORMAT_XRGB2101010:
3011 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
3012 break;
3013 case DRM_FORMAT_XBGR2101010:
3014 plane_ctl |= PLANE_CTL_ORDER_RGBX;
3015 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
3016 break;
3017 default:
3018 BUG();
3019 }
3020
Daniel Vetter30af77c2015-02-10 17:16:11 +00003021 switch (fb->modifier[0]) {
3022 case DRM_FORMAT_MOD_NONE:
Damien Lespiau70d21f02013-07-03 21:06:04 +01003023 break;
Daniel Vetter30af77c2015-02-10 17:16:11 +00003024 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau70d21f02013-07-03 21:06:04 +01003025 plane_ctl |= PLANE_CTL_TILED_X;
Damien Lespiaub3218032015-02-27 11:15:18 +00003026 break;
3027 case I915_FORMAT_MOD_Y_TILED:
3028 plane_ctl |= PLANE_CTL_TILED_Y;
3029 break;
3030 case I915_FORMAT_MOD_Yf_TILED:
3031 plane_ctl |= PLANE_CTL_TILED_YF;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003032 break;
3033 default:
Damien Lespiaub3218032015-02-27 11:15:18 +00003034 MISSING_CASE(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003035 }
3036
3037 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303038
3039 plane = crtc->primary;
3040 rotation = plane->state->rotation;
3041 switch (rotation) {
3042 case BIT(DRM_ROTATE_90):
3043 plane_ctl |= PLANE_CTL_ROTATE_90;
3044 break;
3045
3046 case BIT(DRM_ROTATE_180):
Sonika Jindal1447dde2014-10-04 10:53:31 +01003047 plane_ctl |= PLANE_CTL_ROTATE_180;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303048 break;
3049
3050 case BIT(DRM_ROTATE_270):
3051 plane_ctl |= PLANE_CTL_ROTATE_270;
3052 break;
3053 }
Damien Lespiau70d21f02013-07-03 21:06:04 +01003054
Damien Lespiaub3218032015-02-27 11:15:18 +00003055 obj = intel_fb_obj(fb);
3056 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3057 fb->pixel_format);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303058 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj);
3059
3060 if (intel_rotation_90_or_270(rotation)) {
3061 /* stride = Surface height in tiles */
3062 tile_height = intel_tile_height(dev, fb->bits_per_pixel,
3063 fb->modifier[0]);
3064 stride = DIV_ROUND_UP(fb->height, tile_height);
3065 x_offset = stride * tile_height - y - (plane->state->src_h >> 16);
3066 y_offset = x;
3067 plane_size = ((plane->state->src_w >> 16) - 1) << 16 |
3068 ((plane->state->src_h >> 16) - 1);
3069 } else {
3070 stride = fb->pitches[0] / stride_div;
3071 x_offset = x;
3072 y_offset = y;
3073 plane_size = ((plane->state->src_h >> 16) - 1) << 16 |
3074 ((plane->state->src_w >> 16) - 1);
3075 }
3076 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003077
Damien Lespiau70d21f02013-07-03 21:06:04 +01003078 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003079 I915_WRITE(PLANE_POS(pipe, 0), 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303080 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3081 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3082 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003083 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003084
3085 POSTING_READ(PLANE_SURF(pipe, 0));
3086}
3087
Jesse Barnes17638cd2011-06-24 12:19:23 -07003088/* Assume fb object is pinned & idle & fenced and just update base pointers */
3089static int
3090intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3091 int x, int y, enum mode_set_atomic state)
3092{
3093 struct drm_device *dev = crtc->dev;
3094 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003095
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01003096 if (dev_priv->display.disable_fbc)
3097 dev_priv->display.disable_fbc(dev);
Jesse Barnes81255562010-08-02 12:07:50 -07003098
Daniel Vetter29b9bde2014-04-24 23:55:01 +02003099 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3100
3101 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003102}
3103
Ville Syrjälä75147472014-11-24 18:28:11 +02003104static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003105{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003106 struct drm_crtc *crtc;
3107
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003108 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003109 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3110 enum plane plane = intel_crtc->plane;
3111
3112 intel_prepare_page_flip(dev, plane);
3113 intel_finish_page_flip_plane(dev, plane);
3114 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003115}
3116
3117static void intel_update_primary_planes(struct drm_device *dev)
3118{
3119 struct drm_i915_private *dev_priv = dev->dev_private;
3120 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003121
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003122 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003123 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3124
Rob Clark51fd3712013-11-19 12:10:12 -05003125 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003126 /*
3127 * FIXME: Once we have proper support for primary planes (and
3128 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10003129 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003130 */
Matt Roperf4510a22014-04-01 15:22:40 -07003131 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07003132 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10003133 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07003134 crtc->x,
3135 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05003136 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003137 }
3138}
3139
Ville Syrjälä75147472014-11-24 18:28:11 +02003140void intel_prepare_reset(struct drm_device *dev)
3141{
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003142 struct drm_i915_private *dev_priv = to_i915(dev);
3143 struct intel_crtc *crtc;
3144
Ville Syrjälä75147472014-11-24 18:28:11 +02003145 /* no reset support for gen2 */
3146 if (IS_GEN2(dev))
3147 return;
3148
3149 /* reset doesn't touch the display */
3150 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3151 return;
3152
3153 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003154
3155 /*
3156 * Disabling the crtcs gracefully seems nicer. Also the
3157 * g33 docs say we should at least disable all the planes.
3158 */
3159 for_each_intel_crtc(dev, crtc) {
3160 if (crtc->active)
3161 dev_priv->display.crtc_disable(&crtc->base);
3162 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003163}
3164
3165void intel_finish_reset(struct drm_device *dev)
3166{
3167 struct drm_i915_private *dev_priv = to_i915(dev);
3168
3169 /*
3170 * Flips in the rings will be nuked by the reset,
3171 * so complete all pending flips so that user space
3172 * will get its events and not get stuck.
3173 */
3174 intel_complete_page_flips(dev);
3175
3176 /* no reset support for gen2 */
3177 if (IS_GEN2(dev))
3178 return;
3179
3180 /* reset doesn't touch the display */
3181 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3182 /*
3183 * Flips in the rings have been nuked by the reset,
3184 * so update the base address of all primary
3185 * planes to the the last fb to make sure we're
3186 * showing the correct fb after a reset.
3187 */
3188 intel_update_primary_planes(dev);
3189 return;
3190 }
3191
3192 /*
3193 * The display has been reset as well,
3194 * so need a full re-initialization.
3195 */
3196 intel_runtime_pm_disable_interrupts(dev_priv);
3197 intel_runtime_pm_enable_interrupts(dev_priv);
3198
3199 intel_modeset_init_hw(dev);
3200
3201 spin_lock_irq(&dev_priv->irq_lock);
3202 if (dev_priv->display.hpd_irq_setup)
3203 dev_priv->display.hpd_irq_setup(dev);
3204 spin_unlock_irq(&dev_priv->irq_lock);
3205
3206 intel_modeset_setup_hw_state(dev, true);
3207
3208 intel_hpd_init(dev_priv);
3209
3210 drm_modeset_unlock_all(dev);
3211}
3212
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003213static int
Chris Wilson14667a42012-04-03 17:58:35 +01003214intel_finish_fb(struct drm_framebuffer *old_fb)
3215{
Matt Roper2ff8fde2014-07-08 07:50:07 -07003216 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson14667a42012-04-03 17:58:35 +01003217 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3218 bool was_interruptible = dev_priv->mm.interruptible;
3219 int ret;
3220
Chris Wilson14667a42012-04-03 17:58:35 +01003221 /* Big Hammer, we also need to ensure that any pending
3222 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3223 * current scanout is retired before unpinning the old
3224 * framebuffer.
3225 *
3226 * This should only fail upon a hung GPU, in which case we
3227 * can safely continue.
3228 */
3229 dev_priv->mm.interruptible = false;
3230 ret = i915_gem_object_finish_gpu(obj);
3231 dev_priv->mm.interruptible = was_interruptible;
3232
3233 return ret;
3234}
3235
Chris Wilson7d5e3792014-03-04 13:15:08 +00003236static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3237{
3238 struct drm_device *dev = crtc->dev;
3239 struct drm_i915_private *dev_priv = dev->dev_private;
3240 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003241 bool pending;
3242
3243 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3244 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3245 return false;
3246
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003247 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003248 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003249 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003250
3251 return pending;
3252}
3253
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003254static void intel_update_pipe_size(struct intel_crtc *crtc)
3255{
3256 struct drm_device *dev = crtc->base.dev;
3257 struct drm_i915_private *dev_priv = dev->dev_private;
3258 const struct drm_display_mode *adjusted_mode;
3259
3260 if (!i915.fastboot)
3261 return;
3262
3263 /*
3264 * Update pipe size and adjust fitter if needed: the reason for this is
3265 * that in compute_mode_changes we check the native mode (not the pfit
3266 * mode) to see if we can flip rather than do a full mode set. In the
3267 * fastboot case, we'll flip, but if we don't update the pipesrc and
3268 * pfit state, we'll end up with a big fb scanned out into the wrong
3269 * sized surface.
3270 *
3271 * To fix this properly, we need to hoist the checks up into
3272 * compute_mode_changes (or above), check the actual pfit state and
3273 * whether the platform allows pfit disable with pipe active, and only
3274 * then update the pipesrc and pfit state, even on the flip path.
3275 */
3276
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003277 adjusted_mode = &crtc->config->base.adjusted_mode;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003278
3279 I915_WRITE(PIPESRC(crtc->pipe),
3280 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
3281 (adjusted_mode->crtc_vdisplay - 1));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003282 if (!crtc->config->pch_pfit.enabled &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03003283 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3284 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003285 I915_WRITE(PF_CTL(crtc->pipe), 0);
3286 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
3287 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
3288 }
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003289 crtc->config->pipe_src_w = adjusted_mode->crtc_hdisplay;
3290 crtc->config->pipe_src_h = adjusted_mode->crtc_vdisplay;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003291}
3292
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003293static void intel_fdi_normal_train(struct drm_crtc *crtc)
3294{
3295 struct drm_device *dev = crtc->dev;
3296 struct drm_i915_private *dev_priv = dev->dev_private;
3297 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3298 int pipe = intel_crtc->pipe;
3299 u32 reg, temp;
3300
3301 /* enable normal train */
3302 reg = FDI_TX_CTL(pipe);
3303 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003304 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003305 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3306 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003307 } else {
3308 temp &= ~FDI_LINK_TRAIN_NONE;
3309 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003310 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003311 I915_WRITE(reg, temp);
3312
3313 reg = FDI_RX_CTL(pipe);
3314 temp = I915_READ(reg);
3315 if (HAS_PCH_CPT(dev)) {
3316 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3317 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3318 } else {
3319 temp &= ~FDI_LINK_TRAIN_NONE;
3320 temp |= FDI_LINK_TRAIN_NONE;
3321 }
3322 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3323
3324 /* wait one idle pattern time */
3325 POSTING_READ(reg);
3326 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003327
3328 /* IVB wants error correction enabled */
3329 if (IS_IVYBRIDGE(dev))
3330 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3331 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003332}
3333
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003334/* The FDI link training functions for ILK/Ibexpeak. */
3335static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3336{
3337 struct drm_device *dev = crtc->dev;
3338 struct drm_i915_private *dev_priv = dev->dev_private;
3339 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3340 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003341 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003342
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003343 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003344 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003345
Adam Jacksone1a44742010-06-25 15:32:14 -04003346 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3347 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003348 reg = FDI_RX_IMR(pipe);
3349 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003350 temp &= ~FDI_RX_SYMBOL_LOCK;
3351 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003352 I915_WRITE(reg, temp);
3353 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003354 udelay(150);
3355
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003356 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003357 reg = FDI_TX_CTL(pipe);
3358 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003359 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003360 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003361 temp &= ~FDI_LINK_TRAIN_NONE;
3362 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003363 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003364
Chris Wilson5eddb702010-09-11 13:48:45 +01003365 reg = FDI_RX_CTL(pipe);
3366 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003367 temp &= ~FDI_LINK_TRAIN_NONE;
3368 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003369 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3370
3371 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003372 udelay(150);
3373
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003374 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003375 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3376 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3377 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003378
Chris Wilson5eddb702010-09-11 13:48:45 +01003379 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003380 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003381 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003382 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3383
3384 if ((temp & FDI_RX_BIT_LOCK)) {
3385 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003386 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003387 break;
3388 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003389 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003390 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003391 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003392
3393 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003394 reg = FDI_TX_CTL(pipe);
3395 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003396 temp &= ~FDI_LINK_TRAIN_NONE;
3397 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003398 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003399
Chris Wilson5eddb702010-09-11 13:48:45 +01003400 reg = FDI_RX_CTL(pipe);
3401 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003402 temp &= ~FDI_LINK_TRAIN_NONE;
3403 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003404 I915_WRITE(reg, temp);
3405
3406 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003407 udelay(150);
3408
Chris Wilson5eddb702010-09-11 13:48:45 +01003409 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003410 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003411 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003412 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3413
3414 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003415 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003416 DRM_DEBUG_KMS("FDI train 2 done.\n");
3417 break;
3418 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003419 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003420 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003421 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003422
3423 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003424
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003425}
3426
Akshay Joshi0206e352011-08-16 15:34:10 -04003427static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003428 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3429 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3430 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3431 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3432};
3433
3434/* The FDI link training functions for SNB/Cougarpoint. */
3435static void gen6_fdi_link_train(struct drm_crtc *crtc)
3436{
3437 struct drm_device *dev = crtc->dev;
3438 struct drm_i915_private *dev_priv = dev->dev_private;
3439 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3440 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003441 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003442
Adam Jacksone1a44742010-06-25 15:32:14 -04003443 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3444 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003445 reg = FDI_RX_IMR(pipe);
3446 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003447 temp &= ~FDI_RX_SYMBOL_LOCK;
3448 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003449 I915_WRITE(reg, temp);
3450
3451 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003452 udelay(150);
3453
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003454 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003455 reg = FDI_TX_CTL(pipe);
3456 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003457 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003458 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003459 temp &= ~FDI_LINK_TRAIN_NONE;
3460 temp |= FDI_LINK_TRAIN_PATTERN_1;
3461 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3462 /* SNB-B */
3463 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003464 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003465
Daniel Vetterd74cf322012-10-26 10:58:13 +02003466 I915_WRITE(FDI_RX_MISC(pipe),
3467 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3468
Chris Wilson5eddb702010-09-11 13:48:45 +01003469 reg = FDI_RX_CTL(pipe);
3470 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003471 if (HAS_PCH_CPT(dev)) {
3472 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3473 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3474 } else {
3475 temp &= ~FDI_LINK_TRAIN_NONE;
3476 temp |= FDI_LINK_TRAIN_PATTERN_1;
3477 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003478 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3479
3480 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003481 udelay(150);
3482
Akshay Joshi0206e352011-08-16 15:34:10 -04003483 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003484 reg = FDI_TX_CTL(pipe);
3485 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003486 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3487 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003488 I915_WRITE(reg, temp);
3489
3490 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003491 udelay(500);
3492
Sean Paulfa37d392012-03-02 12:53:39 -05003493 for (retry = 0; retry < 5; retry++) {
3494 reg = FDI_RX_IIR(pipe);
3495 temp = I915_READ(reg);
3496 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3497 if (temp & FDI_RX_BIT_LOCK) {
3498 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3499 DRM_DEBUG_KMS("FDI train 1 done.\n");
3500 break;
3501 }
3502 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003503 }
Sean Paulfa37d392012-03-02 12:53:39 -05003504 if (retry < 5)
3505 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003506 }
3507 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003508 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003509
3510 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003511 reg = FDI_TX_CTL(pipe);
3512 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003513 temp &= ~FDI_LINK_TRAIN_NONE;
3514 temp |= FDI_LINK_TRAIN_PATTERN_2;
3515 if (IS_GEN6(dev)) {
3516 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3517 /* SNB-B */
3518 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3519 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003520 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003521
Chris Wilson5eddb702010-09-11 13:48:45 +01003522 reg = FDI_RX_CTL(pipe);
3523 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003524 if (HAS_PCH_CPT(dev)) {
3525 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3526 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3527 } else {
3528 temp &= ~FDI_LINK_TRAIN_NONE;
3529 temp |= FDI_LINK_TRAIN_PATTERN_2;
3530 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003531 I915_WRITE(reg, temp);
3532
3533 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003534 udelay(150);
3535
Akshay Joshi0206e352011-08-16 15:34:10 -04003536 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003537 reg = FDI_TX_CTL(pipe);
3538 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003539 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3540 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003541 I915_WRITE(reg, temp);
3542
3543 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003544 udelay(500);
3545
Sean Paulfa37d392012-03-02 12:53:39 -05003546 for (retry = 0; retry < 5; retry++) {
3547 reg = FDI_RX_IIR(pipe);
3548 temp = I915_READ(reg);
3549 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3550 if (temp & FDI_RX_SYMBOL_LOCK) {
3551 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3552 DRM_DEBUG_KMS("FDI train 2 done.\n");
3553 break;
3554 }
3555 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003556 }
Sean Paulfa37d392012-03-02 12:53:39 -05003557 if (retry < 5)
3558 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003559 }
3560 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003561 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003562
3563 DRM_DEBUG_KMS("FDI train done.\n");
3564}
3565
Jesse Barnes357555c2011-04-28 15:09:55 -07003566/* Manual link training for Ivy Bridge A0 parts */
3567static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3568{
3569 struct drm_device *dev = crtc->dev;
3570 struct drm_i915_private *dev_priv = dev->dev_private;
3571 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3572 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003573 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003574
3575 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3576 for train result */
3577 reg = FDI_RX_IMR(pipe);
3578 temp = I915_READ(reg);
3579 temp &= ~FDI_RX_SYMBOL_LOCK;
3580 temp &= ~FDI_RX_BIT_LOCK;
3581 I915_WRITE(reg, temp);
3582
3583 POSTING_READ(reg);
3584 udelay(150);
3585
Daniel Vetter01a415f2012-10-27 15:58:40 +02003586 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3587 I915_READ(FDI_RX_IIR(pipe)));
3588
Jesse Barnes139ccd32013-08-19 11:04:55 -07003589 /* Try each vswing and preemphasis setting twice before moving on */
3590 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3591 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003592 reg = FDI_TX_CTL(pipe);
3593 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003594 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3595 temp &= ~FDI_TX_ENABLE;
3596 I915_WRITE(reg, temp);
3597
3598 reg = FDI_RX_CTL(pipe);
3599 temp = I915_READ(reg);
3600 temp &= ~FDI_LINK_TRAIN_AUTO;
3601 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3602 temp &= ~FDI_RX_ENABLE;
3603 I915_WRITE(reg, temp);
3604
3605 /* enable CPU FDI TX and PCH FDI RX */
3606 reg = FDI_TX_CTL(pipe);
3607 temp = I915_READ(reg);
3608 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003609 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003610 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003611 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003612 temp |= snb_b_fdi_train_param[j/2];
3613 temp |= FDI_COMPOSITE_SYNC;
3614 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3615
3616 I915_WRITE(FDI_RX_MISC(pipe),
3617 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3618
3619 reg = FDI_RX_CTL(pipe);
3620 temp = I915_READ(reg);
3621 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3622 temp |= FDI_COMPOSITE_SYNC;
3623 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3624
3625 POSTING_READ(reg);
3626 udelay(1); /* should be 0.5us */
3627
3628 for (i = 0; i < 4; i++) {
3629 reg = FDI_RX_IIR(pipe);
3630 temp = I915_READ(reg);
3631 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3632
3633 if (temp & FDI_RX_BIT_LOCK ||
3634 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3635 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3636 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3637 i);
3638 break;
3639 }
3640 udelay(1); /* should be 0.5us */
3641 }
3642 if (i == 4) {
3643 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3644 continue;
3645 }
3646
3647 /* Train 2 */
3648 reg = FDI_TX_CTL(pipe);
3649 temp = I915_READ(reg);
3650 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3651 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3652 I915_WRITE(reg, temp);
3653
3654 reg = FDI_RX_CTL(pipe);
3655 temp = I915_READ(reg);
3656 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3657 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003658 I915_WRITE(reg, temp);
3659
3660 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003661 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003662
Jesse Barnes139ccd32013-08-19 11:04:55 -07003663 for (i = 0; i < 4; i++) {
3664 reg = FDI_RX_IIR(pipe);
3665 temp = I915_READ(reg);
3666 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003667
Jesse Barnes139ccd32013-08-19 11:04:55 -07003668 if (temp & FDI_RX_SYMBOL_LOCK ||
3669 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3670 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3671 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3672 i);
3673 goto train_done;
3674 }
3675 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003676 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003677 if (i == 4)
3678 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003679 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003680
Jesse Barnes139ccd32013-08-19 11:04:55 -07003681train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003682 DRM_DEBUG_KMS("FDI train done.\n");
3683}
3684
Daniel Vetter88cefb62012-08-12 19:27:14 +02003685static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003686{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003687 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003688 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003689 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003690 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003691
Jesse Barnesc64e3112010-09-10 11:27:03 -07003692
Jesse Barnes0e23b992010-09-10 11:10:00 -07003693 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003694 reg = FDI_RX_CTL(pipe);
3695 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003696 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003697 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003698 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003699 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3700
3701 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003702 udelay(200);
3703
3704 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003705 temp = I915_READ(reg);
3706 I915_WRITE(reg, temp | FDI_PCDCLK);
3707
3708 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003709 udelay(200);
3710
Paulo Zanoni20749732012-11-23 15:30:38 -02003711 /* Enable CPU FDI TX PLL, always on for Ironlake */
3712 reg = FDI_TX_CTL(pipe);
3713 temp = I915_READ(reg);
3714 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3715 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003716
Paulo Zanoni20749732012-11-23 15:30:38 -02003717 POSTING_READ(reg);
3718 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003719 }
3720}
3721
Daniel Vetter88cefb62012-08-12 19:27:14 +02003722static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3723{
3724 struct drm_device *dev = intel_crtc->base.dev;
3725 struct drm_i915_private *dev_priv = dev->dev_private;
3726 int pipe = intel_crtc->pipe;
3727 u32 reg, temp;
3728
3729 /* Switch from PCDclk to Rawclk */
3730 reg = FDI_RX_CTL(pipe);
3731 temp = I915_READ(reg);
3732 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3733
3734 /* Disable CPU FDI TX PLL */
3735 reg = FDI_TX_CTL(pipe);
3736 temp = I915_READ(reg);
3737 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3738
3739 POSTING_READ(reg);
3740 udelay(100);
3741
3742 reg = FDI_RX_CTL(pipe);
3743 temp = I915_READ(reg);
3744 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3745
3746 /* Wait for the clocks to turn off. */
3747 POSTING_READ(reg);
3748 udelay(100);
3749}
3750
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003751static void ironlake_fdi_disable(struct drm_crtc *crtc)
3752{
3753 struct drm_device *dev = crtc->dev;
3754 struct drm_i915_private *dev_priv = dev->dev_private;
3755 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3756 int pipe = intel_crtc->pipe;
3757 u32 reg, temp;
3758
3759 /* disable CPU FDI tx and PCH FDI rx */
3760 reg = FDI_TX_CTL(pipe);
3761 temp = I915_READ(reg);
3762 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3763 POSTING_READ(reg);
3764
3765 reg = FDI_RX_CTL(pipe);
3766 temp = I915_READ(reg);
3767 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003768 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003769 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3770
3771 POSTING_READ(reg);
3772 udelay(100);
3773
3774 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003775 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003776 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003777
3778 /* still set train pattern 1 */
3779 reg = FDI_TX_CTL(pipe);
3780 temp = I915_READ(reg);
3781 temp &= ~FDI_LINK_TRAIN_NONE;
3782 temp |= FDI_LINK_TRAIN_PATTERN_1;
3783 I915_WRITE(reg, temp);
3784
3785 reg = FDI_RX_CTL(pipe);
3786 temp = I915_READ(reg);
3787 if (HAS_PCH_CPT(dev)) {
3788 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3789 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3790 } else {
3791 temp &= ~FDI_LINK_TRAIN_NONE;
3792 temp |= FDI_LINK_TRAIN_PATTERN_1;
3793 }
3794 /* BPC in FDI rx is consistent with that in PIPECONF */
3795 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003796 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003797 I915_WRITE(reg, temp);
3798
3799 POSTING_READ(reg);
3800 udelay(100);
3801}
3802
Chris Wilson5dce5b932014-01-20 10:17:36 +00003803bool intel_has_pending_fb_unpin(struct drm_device *dev)
3804{
3805 struct intel_crtc *crtc;
3806
3807 /* Note that we don't need to be called with mode_config.lock here
3808 * as our list of CRTC objects is static for the lifetime of the
3809 * device and so cannot disappear as we iterate. Similarly, we can
3810 * happily treat the predicates as racy, atomic checks as userspace
3811 * cannot claim and pin a new fb without at least acquring the
3812 * struct_mutex and so serialising with us.
3813 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003814 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003815 if (atomic_read(&crtc->unpin_work_count) == 0)
3816 continue;
3817
3818 if (crtc->unpin_work)
3819 intel_wait_for_vblank(dev, crtc->pipe);
3820
3821 return true;
3822 }
3823
3824 return false;
3825}
3826
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003827static void page_flip_completed(struct intel_crtc *intel_crtc)
3828{
3829 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3830 struct intel_unpin_work *work = intel_crtc->unpin_work;
3831
3832 /* ensure that the unpin work is consistent wrt ->pending. */
3833 smp_rmb();
3834 intel_crtc->unpin_work = NULL;
3835
3836 if (work->event)
3837 drm_send_vblank_event(intel_crtc->base.dev,
3838 intel_crtc->pipe,
3839 work->event);
3840
3841 drm_crtc_vblank_put(&intel_crtc->base);
3842
3843 wake_up_all(&dev_priv->pending_flip_queue);
3844 queue_work(dev_priv->wq, &work->work);
3845
3846 trace_i915_flip_complete(intel_crtc->plane,
3847 work->pending_flip_obj);
3848}
3849
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003850void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003851{
Chris Wilson0f911282012-04-17 10:05:38 +01003852 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003853 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003854
Daniel Vetter2c10d572012-12-20 21:24:07 +01003855 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003856 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3857 !intel_crtc_has_pending_flip(crtc),
3858 60*HZ) == 0)) {
3859 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003860
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003861 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003862 if (intel_crtc->unpin_work) {
3863 WARN_ONCE(1, "Removing stuck page flip\n");
3864 page_flip_completed(intel_crtc);
3865 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003866 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003867 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003868
Chris Wilson975d5682014-08-20 13:13:34 +01003869 if (crtc->primary->fb) {
3870 mutex_lock(&dev->struct_mutex);
3871 intel_finish_fb(crtc->primary->fb);
3872 mutex_unlock(&dev->struct_mutex);
3873 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003874}
3875
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003876/* Program iCLKIP clock to the desired frequency */
3877static void lpt_program_iclkip(struct drm_crtc *crtc)
3878{
3879 struct drm_device *dev = crtc->dev;
3880 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003881 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003882 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3883 u32 temp;
3884
Daniel Vetter09153002012-12-12 14:06:44 +01003885 mutex_lock(&dev_priv->dpio_lock);
3886
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003887 /* It is necessary to ungate the pixclk gate prior to programming
3888 * the divisors, and gate it back when it is done.
3889 */
3890 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3891
3892 /* Disable SSCCTL */
3893 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003894 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3895 SBI_SSCCTL_DISABLE,
3896 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003897
3898 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003899 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003900 auxdiv = 1;
3901 divsel = 0x41;
3902 phaseinc = 0x20;
3903 } else {
3904 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003905 * but the adjusted_mode->crtc_clock in in KHz. To get the
3906 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003907 * convert the virtual clock precision to KHz here for higher
3908 * precision.
3909 */
3910 u32 iclk_virtual_root_freq = 172800 * 1000;
3911 u32 iclk_pi_range = 64;
3912 u32 desired_divisor, msb_divisor_value, pi_value;
3913
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003914 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003915 msb_divisor_value = desired_divisor / iclk_pi_range;
3916 pi_value = desired_divisor % iclk_pi_range;
3917
3918 auxdiv = 0;
3919 divsel = msb_divisor_value - 2;
3920 phaseinc = pi_value;
3921 }
3922
3923 /* This should not happen with any sane values */
3924 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3925 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3926 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3927 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3928
3929 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003930 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003931 auxdiv,
3932 divsel,
3933 phasedir,
3934 phaseinc);
3935
3936 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003937 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003938 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3939 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3940 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3941 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3942 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3943 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003944 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003945
3946 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003947 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003948 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3949 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003950 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003951
3952 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003953 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003954 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003955 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003956
3957 /* Wait for initialization time */
3958 udelay(24);
3959
3960 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003961
3962 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003963}
3964
Daniel Vetter275f01b22013-05-03 11:49:47 +02003965static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3966 enum pipe pch_transcoder)
3967{
3968 struct drm_device *dev = crtc->base.dev;
3969 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003970 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02003971
3972 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3973 I915_READ(HTOTAL(cpu_transcoder)));
3974 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3975 I915_READ(HBLANK(cpu_transcoder)));
3976 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3977 I915_READ(HSYNC(cpu_transcoder)));
3978
3979 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3980 I915_READ(VTOTAL(cpu_transcoder)));
3981 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3982 I915_READ(VBLANK(cpu_transcoder)));
3983 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3984 I915_READ(VSYNC(cpu_transcoder)));
3985 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3986 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3987}
3988
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003989static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003990{
3991 struct drm_i915_private *dev_priv = dev->dev_private;
3992 uint32_t temp;
3993
3994 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003995 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003996 return;
3997
3998 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3999 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4000
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004001 temp &= ~FDI_BC_BIFURCATION_SELECT;
4002 if (enable)
4003 temp |= FDI_BC_BIFURCATION_SELECT;
4004
4005 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004006 I915_WRITE(SOUTH_CHICKEN1, temp);
4007 POSTING_READ(SOUTH_CHICKEN1);
4008}
4009
4010static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4011{
4012 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004013
4014 switch (intel_crtc->pipe) {
4015 case PIPE_A:
4016 break;
4017 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004018 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004019 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004020 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004021 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004022
4023 break;
4024 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004025 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004026
4027 break;
4028 default:
4029 BUG();
4030 }
4031}
4032
Jesse Barnesf67a5592011-01-05 10:31:48 -08004033/*
4034 * Enable PCH resources required for PCH ports:
4035 * - PCH PLLs
4036 * - FDI training & RX/TX
4037 * - update transcoder timings
4038 * - DP transcoding bits
4039 * - transcoder
4040 */
4041static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004042{
4043 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004044 struct drm_i915_private *dev_priv = dev->dev_private;
4045 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4046 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004047 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004048
Daniel Vetterab9412b2013-05-03 11:49:46 +02004049 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004050
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004051 if (IS_IVYBRIDGE(dev))
4052 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4053
Daniel Vettercd986ab2012-10-26 10:58:12 +02004054 /* Write the TU size bits before fdi link training, so that error
4055 * detection works. */
4056 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4057 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4058
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004059 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004060 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004061
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004062 /* We need to program the right clock selection before writing the pixel
4063 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004064 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004065 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004066
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004067 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004068 temp |= TRANS_DPLL_ENABLE(pipe);
4069 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004070 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004071 temp |= sel;
4072 else
4073 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004074 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004075 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004076
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004077 /* XXX: pch pll's can be enabled any time before we enable the PCH
4078 * transcoder, and we actually should do this to not upset any PCH
4079 * transcoder that already use the clock when we share it.
4080 *
4081 * Note that enable_shared_dpll tries to do the right thing, but
4082 * get_shared_dpll unconditionally resets the pll - we need that to have
4083 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004084 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004085
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004086 /* set transcoder timing, panel must allow it */
4087 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004088 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004089
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004090 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004091
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004092 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004093 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004094 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01004095 reg = TRANS_DP_CTL(pipe);
4096 temp = I915_READ(reg);
4097 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004098 TRANS_DP_SYNC_MASK |
4099 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01004100 temp |= (TRANS_DP_OUTPUT_ENABLE |
4101 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004102 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004103
4104 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004105 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004106 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004107 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004108
4109 switch (intel_trans_dp_port_sel(crtc)) {
4110 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004111 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004112 break;
4113 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004114 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004115 break;
4116 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004117 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004118 break;
4119 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004120 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004121 }
4122
Chris Wilson5eddb702010-09-11 13:48:45 +01004123 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004124 }
4125
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004126 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004127}
4128
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004129static void lpt_pch_enable(struct drm_crtc *crtc)
4130{
4131 struct drm_device *dev = crtc->dev;
4132 struct drm_i915_private *dev_priv = dev->dev_private;
4133 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004134 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004135
Daniel Vetterab9412b2013-05-03 11:49:46 +02004136 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004137
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004138 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004139
Paulo Zanoni0540e482012-10-31 18:12:40 -02004140 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004141 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004142
Paulo Zanoni937bb612012-10-31 18:12:47 -02004143 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004144}
4145
Daniel Vetter716c2e52014-06-25 22:02:02 +03004146void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004147{
Daniel Vettere2b78262013-06-07 23:10:03 +02004148 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004149
4150 if (pll == NULL)
4151 return;
4152
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02004153 if (!(pll->config.crtc_mask & (1 << crtc->pipe))) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004154 WARN(1, "bad %s crtc mask\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004155 return;
4156 }
4157
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02004158 pll->config.crtc_mask &= ~(1 << crtc->pipe);
4159 if (pll->config.crtc_mask == 0) {
Daniel Vetterf4a091c2013-06-10 17:28:22 +02004160 WARN_ON(pll->on);
4161 WARN_ON(pll->active);
4162 }
4163
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004164 crtc->config->shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004165}
4166
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004167struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4168 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004169{
Daniel Vettere2b78262013-06-07 23:10:03 +02004170 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004171 struct intel_shared_dpll *pll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004172 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004173
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004174 if (HAS_PCH_IBX(dev_priv->dev)) {
4175 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004176 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004177 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004178
Daniel Vetter46edb022013-06-05 13:34:12 +02004179 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4180 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004181
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004182 WARN_ON(pll->new_config->crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004183
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004184 goto found;
4185 }
4186
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004187 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4188 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004189
4190 /* Only want to check enabled timings first */
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004191 if (pll->new_config->crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004192 continue;
4193
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004194 if (memcmp(&crtc_state->dpll_hw_state,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004195 &pll->new_config->hw_state,
4196 sizeof(pll->new_config->hw_state)) == 0) {
4197 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004198 crtc->base.base.id, pll->name,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004199 pll->new_config->crtc_mask,
4200 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004201 goto found;
4202 }
4203 }
4204
4205 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004206 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4207 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004208 if (pll->new_config->crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004209 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4210 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004211 goto found;
4212 }
4213 }
4214
4215 return NULL;
4216
4217found:
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004218 if (pll->new_config->crtc_mask == 0)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004219 pll->new_config->hw_state = crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004220
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004221 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004222 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4223 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004224
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004225 pll->new_config->crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004226
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004227 return pll;
4228}
4229
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004230/**
4231 * intel_shared_dpll_start_config - start a new PLL staged config
4232 * @dev_priv: DRM device
4233 * @clear_pipes: mask of pipes that will have their PLLs freed
4234 *
4235 * Starts a new PLL staged config, copying the current config but
4236 * releasing the references of pipes specified in clear_pipes.
4237 */
4238static int intel_shared_dpll_start_config(struct drm_i915_private *dev_priv,
4239 unsigned clear_pipes)
4240{
4241 struct intel_shared_dpll *pll;
4242 enum intel_dpll_id i;
4243
4244 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4245 pll = &dev_priv->shared_dplls[i];
4246
4247 pll->new_config = kmemdup(&pll->config, sizeof pll->config,
4248 GFP_KERNEL);
4249 if (!pll->new_config)
4250 goto cleanup;
4251
4252 pll->new_config->crtc_mask &= ~clear_pipes;
4253 }
4254
4255 return 0;
4256
4257cleanup:
4258 while (--i >= 0) {
4259 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveiraf354d732014-11-07 14:07:41 +02004260 kfree(pll->new_config);
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004261 pll->new_config = NULL;
4262 }
4263
4264 return -ENOMEM;
4265}
4266
4267static void intel_shared_dpll_commit(struct drm_i915_private *dev_priv)
4268{
4269 struct intel_shared_dpll *pll;
4270 enum intel_dpll_id i;
4271
4272 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4273 pll = &dev_priv->shared_dplls[i];
4274
4275 WARN_ON(pll->new_config == &pll->config);
4276
4277 pll->config = *pll->new_config;
4278 kfree(pll->new_config);
4279 pll->new_config = NULL;
4280 }
4281}
4282
4283static void intel_shared_dpll_abort_config(struct drm_i915_private *dev_priv)
4284{
4285 struct intel_shared_dpll *pll;
4286 enum intel_dpll_id i;
4287
4288 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4289 pll = &dev_priv->shared_dplls[i];
4290
4291 WARN_ON(pll->new_config == &pll->config);
4292
4293 kfree(pll->new_config);
4294 pll->new_config = NULL;
4295 }
4296}
4297
Daniel Vettera1520312013-05-03 11:49:50 +02004298static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004299{
4300 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004301 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004302 u32 temp;
4303
4304 temp = I915_READ(dslreg);
4305 udelay(500);
4306 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004307 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004308 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004309 }
4310}
4311
Chandra Kondurua1b22782015-04-07 15:28:45 -07004312/**
4313 * skl_update_scaler_users - Stages update to crtc's scaler state
4314 * @intel_crtc: crtc
4315 * @crtc_state: crtc_state
4316 * @plane: plane (NULL indicates crtc is requesting update)
4317 * @plane_state: plane's state
4318 * @force_detach: request unconditional detachment of scaler
4319 *
4320 * This function updates scaler state for requested plane or crtc.
4321 * To request scaler usage update for a plane, caller shall pass plane pointer.
4322 * To request scaler usage update for crtc, caller shall pass plane pointer
4323 * as NULL.
4324 *
4325 * Return
4326 * 0 - scaler_usage updated successfully
4327 * error - requested scaling cannot be supported or other error condition
4328 */
4329int
4330skl_update_scaler_users(
4331 struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state,
4332 struct intel_plane *intel_plane, struct intel_plane_state *plane_state,
4333 int force_detach)
4334{
4335 int need_scaling;
4336 int idx;
4337 int src_w, src_h, dst_w, dst_h;
4338 int *scaler_id;
4339 struct drm_framebuffer *fb;
4340 struct intel_crtc_scaler_state *scaler_state;
4341
4342 if (!intel_crtc || !crtc_state)
4343 return 0;
4344
4345 scaler_state = &crtc_state->scaler_state;
4346
4347 idx = intel_plane ? drm_plane_index(&intel_plane->base) : SKL_CRTC_INDEX;
4348 fb = intel_plane ? plane_state->base.fb : NULL;
4349
4350 if (intel_plane) {
4351 src_w = drm_rect_width(&plane_state->src) >> 16;
4352 src_h = drm_rect_height(&plane_state->src) >> 16;
4353 dst_w = drm_rect_width(&plane_state->dst);
4354 dst_h = drm_rect_height(&plane_state->dst);
4355 scaler_id = &plane_state->scaler_id;
4356 } else {
4357 struct drm_display_mode *adjusted_mode =
4358 &crtc_state->base.adjusted_mode;
4359 src_w = crtc_state->pipe_src_w;
4360 src_h = crtc_state->pipe_src_h;
4361 dst_w = adjusted_mode->hdisplay;
4362 dst_h = adjusted_mode->vdisplay;
4363 scaler_id = &scaler_state->scaler_id;
4364 }
4365 need_scaling = (src_w != dst_w || src_h != dst_h);
4366
4367 /*
4368 * if plane is being disabled or scaler is no more required or force detach
4369 * - free scaler binded to this plane/crtc
4370 * - in order to do this, update crtc->scaler_usage
4371 *
4372 * Here scaler state in crtc_state is set free so that
4373 * scaler can be assigned to other user. Actual register
4374 * update to free the scaler is done in plane/panel-fit programming.
4375 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4376 */
4377 if (force_detach || !need_scaling || (intel_plane &&
4378 (!fb || !plane_state->visible))) {
4379 if (*scaler_id >= 0) {
4380 scaler_state->scaler_users &= ~(1 << idx);
4381 scaler_state->scalers[*scaler_id].in_use = 0;
4382
4383 DRM_DEBUG_KMS("Staged freeing scaler id %d.%d from %s:%d "
4384 "crtc_state = %p scaler_users = 0x%x\n",
4385 intel_crtc->pipe, *scaler_id, intel_plane ? "PLANE" : "CRTC",
4386 intel_plane ? intel_plane->base.base.id :
4387 intel_crtc->base.base.id, crtc_state,
4388 scaler_state->scaler_users);
4389 *scaler_id = -1;
4390 }
4391 return 0;
4392 }
4393
4394 /* range checks */
4395 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4396 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4397
4398 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4399 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
4400 DRM_DEBUG_KMS("%s:%d scaler_user index %u.%u: src %ux%u dst %ux%u "
4401 "size is out of scaler range\n",
4402 intel_plane ? "PLANE" : "CRTC",
4403 intel_plane ? intel_plane->base.base.id : intel_crtc->base.base.id,
4404 intel_crtc->pipe, idx, src_w, src_h, dst_w, dst_h);
4405 return -EINVAL;
4406 }
4407
4408 /* check colorkey */
4409 if (intel_plane && intel_plane->ckey.flags != I915_SET_COLORKEY_NONE) {
4410 DRM_DEBUG_KMS("PLANE:%d scaling with color key not allowed",
4411 intel_plane->base.base.id);
4412 return -EINVAL;
4413 }
4414
4415 /* Check src format */
4416 if (intel_plane) {
4417 switch (fb->pixel_format) {
4418 case DRM_FORMAT_RGB565:
4419 case DRM_FORMAT_XBGR8888:
4420 case DRM_FORMAT_XRGB8888:
4421 case DRM_FORMAT_ABGR8888:
4422 case DRM_FORMAT_ARGB8888:
4423 case DRM_FORMAT_XRGB2101010:
4424 case DRM_FORMAT_ARGB2101010:
4425 case DRM_FORMAT_XBGR2101010:
4426 case DRM_FORMAT_ABGR2101010:
4427 case DRM_FORMAT_YUYV:
4428 case DRM_FORMAT_YVYU:
4429 case DRM_FORMAT_UYVY:
4430 case DRM_FORMAT_VYUY:
4431 break;
4432 default:
4433 DRM_DEBUG_KMS("PLANE:%d FB:%d unsupported scaling format 0x%x\n",
4434 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4435 return -EINVAL;
4436 }
4437 }
4438
4439 /* mark this plane as a scaler user in crtc_state */
4440 scaler_state->scaler_users |= (1 << idx);
4441 DRM_DEBUG_KMS("%s:%d staged scaling request for %ux%u->%ux%u "
4442 "crtc_state = %p scaler_users = 0x%x\n",
4443 intel_plane ? "PLANE" : "CRTC",
4444 intel_plane ? intel_plane->base.base.id : intel_crtc->base.base.id,
4445 src_w, src_h, dst_w, dst_h, crtc_state, scaler_state->scaler_users);
4446 return 0;
4447}
4448
4449static void skylake_pfit_update(struct intel_crtc *crtc, int enable)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004450{
4451 struct drm_device *dev = crtc->base.dev;
4452 struct drm_i915_private *dev_priv = dev->dev_private;
4453 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004454 struct intel_crtc_scaler_state *scaler_state =
4455 &crtc->config->scaler_state;
4456
4457 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4458
4459 /* To update pfit, first update scaler state */
4460 skl_update_scaler_users(crtc, crtc->config, NULL, NULL, !enable);
4461 intel_atomic_setup_scalers(crtc->base.dev, crtc, crtc->config);
4462 skl_detach_scalers(crtc);
4463 if (!enable)
4464 return;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004465
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004466 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004467 int id;
4468
4469 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4470 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4471 return;
4472 }
4473
4474 id = scaler_state->scaler_id;
4475 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4476 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4477 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4478 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4479
4480 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004481 }
4482}
4483
Jesse Barnesb074cec2013-04-25 12:55:02 -07004484static void ironlake_pfit_enable(struct intel_crtc *crtc)
4485{
4486 struct drm_device *dev = crtc->base.dev;
4487 struct drm_i915_private *dev_priv = dev->dev_private;
4488 int pipe = crtc->pipe;
4489
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004490 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004491 /* Force use of hard-coded filter coefficients
4492 * as some pre-programmed values are broken,
4493 * e.g. x201.
4494 */
4495 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4496 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4497 PF_PIPE_SEL_IVB(pipe));
4498 else
4499 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004500 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4501 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004502 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004503}
4504
Matt Roper4a3b8762014-12-23 10:41:51 -08004505static void intel_enable_sprite_planes(struct drm_crtc *crtc)
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004506{
4507 struct drm_device *dev = crtc->dev;
4508 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004509 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004510 struct intel_plane *intel_plane;
4511
Matt Roperaf2b6532014-04-01 15:22:32 -07004512 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4513 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004514 if (intel_plane->pipe == pipe)
4515 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07004516 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004517}
4518
Matt Roper0d703d42015-03-04 10:49:04 -08004519/*
4520 * Disable a plane internally without actually modifying the plane's state.
4521 * This will allow us to easily restore the plane later by just reprogramming
4522 * its state.
4523 */
4524static void disable_plane_internal(struct drm_plane *plane)
4525{
4526 struct intel_plane *intel_plane = to_intel_plane(plane);
4527 struct drm_plane_state *state =
4528 plane->funcs->atomic_duplicate_state(plane);
4529 struct intel_plane_state *intel_state = to_intel_plane_state(state);
4530
4531 intel_state->visible = false;
4532 intel_plane->commit_plane(plane, intel_state);
4533
4534 intel_plane_destroy_state(plane, state);
4535}
4536
Matt Roper4a3b8762014-12-23 10:41:51 -08004537static void intel_disable_sprite_planes(struct drm_crtc *crtc)
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004538{
4539 struct drm_device *dev = crtc->dev;
4540 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004541 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004542 struct intel_plane *intel_plane;
4543
Matt Roperaf2b6532014-04-01 15:22:32 -07004544 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4545 intel_plane = to_intel_plane(plane);
Matt Roper0d703d42015-03-04 10:49:04 -08004546 if (plane->fb && intel_plane->pipe == pipe)
4547 disable_plane_internal(plane);
Matt Roperaf2b6532014-04-01 15:22:32 -07004548 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004549}
4550
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004551void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004552{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004553 struct drm_device *dev = crtc->base.dev;
4554 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004555
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004556 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004557 return;
4558
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004559 /* We can only enable IPS after we enable a plane and wait for a vblank */
4560 intel_wait_for_vblank(dev, crtc->pipe);
4561
Paulo Zanonid77e4532013-09-24 13:52:55 -03004562 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004563 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004564 mutex_lock(&dev_priv->rps.hw_lock);
4565 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4566 mutex_unlock(&dev_priv->rps.hw_lock);
4567 /* Quoting Art Runyan: "its not safe to expect any particular
4568 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004569 * mailbox." Moreover, the mailbox may return a bogus state,
4570 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004571 */
4572 } else {
4573 I915_WRITE(IPS_CTL, IPS_ENABLE);
4574 /* The bit only becomes 1 in the next vblank, so this wait here
4575 * is essentially intel_wait_for_vblank. If we don't have this
4576 * and don't wait for vblanks until the end of crtc_enable, then
4577 * the HW state readout code will complain that the expected
4578 * IPS_CTL value is not the one we read. */
4579 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4580 DRM_ERROR("Timed out waiting for IPS enable\n");
4581 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004582}
4583
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004584void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004585{
4586 struct drm_device *dev = crtc->base.dev;
4587 struct drm_i915_private *dev_priv = dev->dev_private;
4588
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004589 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004590 return;
4591
4592 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004593 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004594 mutex_lock(&dev_priv->rps.hw_lock);
4595 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4596 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004597 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4598 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4599 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004600 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004601 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004602 POSTING_READ(IPS_CTL);
4603 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004604
4605 /* We need to wait for a vblank before we can disable the plane. */
4606 intel_wait_for_vblank(dev, crtc->pipe);
4607}
4608
4609/** Loads the palette/gamma unit for the CRTC with the prepared values */
4610static void intel_crtc_load_lut(struct drm_crtc *crtc)
4611{
4612 struct drm_device *dev = crtc->dev;
4613 struct drm_i915_private *dev_priv = dev->dev_private;
4614 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4615 enum pipe pipe = intel_crtc->pipe;
4616 int palreg = PALETTE(pipe);
4617 int i;
4618 bool reenable_ips = false;
4619
4620 /* The clocks have to be on to load the palette. */
Matt Roper83d65732015-02-25 13:12:16 -08004621 if (!crtc->state->enable || !intel_crtc->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004622 return;
4623
4624 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004625 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004626 assert_dsi_pll_enabled(dev_priv);
4627 else
4628 assert_pll_enabled(dev_priv, pipe);
4629 }
4630
4631 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304632 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004633 palreg = LGC_PALETTE(pipe);
4634
4635 /* Workaround : Do not read or write the pipe palette/gamma data while
4636 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4637 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004638 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004639 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4640 GAMMA_MODE_MODE_SPLIT)) {
4641 hsw_disable_ips(intel_crtc);
4642 reenable_ips = true;
4643 }
4644
4645 for (i = 0; i < 256; i++) {
4646 I915_WRITE(palreg + 4 * i,
4647 (intel_crtc->lut_r[i] << 16) |
4648 (intel_crtc->lut_g[i] << 8) |
4649 intel_crtc->lut_b[i]);
4650 }
4651
4652 if (reenable_ips)
4653 hsw_enable_ips(intel_crtc);
4654}
4655
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004656static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
4657{
4658 if (!enable && intel_crtc->overlay) {
4659 struct drm_device *dev = intel_crtc->base.dev;
4660 struct drm_i915_private *dev_priv = dev->dev_private;
4661
4662 mutex_lock(&dev->struct_mutex);
4663 dev_priv->mm.interruptible = false;
4664 (void) intel_overlay_switch_off(intel_crtc->overlay);
4665 dev_priv->mm.interruptible = true;
4666 mutex_unlock(&dev->struct_mutex);
4667 }
4668
4669 /* Let userspace switch the overlay on again. In most cases userspace
4670 * has to recompute where to put it anyway.
4671 */
4672}
4673
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004674static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004675{
4676 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004677 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4678 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004679
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004680 intel_enable_primary_hw_plane(crtc->primary, crtc);
Matt Roper4a3b8762014-12-23 10:41:51 -08004681 intel_enable_sprite_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004682 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004683 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004684
4685 hsw_enable_ips(intel_crtc);
4686
4687 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004688 intel_fbc_update(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004689 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004690
4691 /*
4692 * FIXME: Once we grow proper nuclear flip support out of this we need
4693 * to compute the mask of flip planes precisely. For the time being
4694 * consider this a flip from a NULL plane.
4695 */
4696 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004697}
4698
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004699static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004700{
4701 struct drm_device *dev = crtc->dev;
4702 struct drm_i915_private *dev_priv = dev->dev_private;
4703 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4704 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004705
4706 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004707
Paulo Zanonie35fef22015-02-09 14:46:29 -02004708 if (dev_priv->fbc.crtc == intel_crtc)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004709 intel_fbc_disable(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004710
4711 hsw_disable_ips(intel_crtc);
4712
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004713 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004714 intel_crtc_update_cursor(crtc, false);
Matt Roper4a3b8762014-12-23 10:41:51 -08004715 intel_disable_sprite_planes(crtc);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004716 intel_disable_primary_hw_plane(crtc->primary, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004717
Daniel Vetterf99d7062014-06-19 16:01:59 +02004718 /*
4719 * FIXME: Once we grow proper nuclear flip support out of this we need
4720 * to compute the mask of flip planes precisely. For the time being
4721 * consider this a flip to a NULL plane.
4722 */
4723 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004724}
4725
Jesse Barnesf67a5592011-01-05 10:31:48 -08004726static void ironlake_crtc_enable(struct drm_crtc *crtc)
4727{
4728 struct drm_device *dev = crtc->dev;
4729 struct drm_i915_private *dev_priv = dev->dev_private;
4730 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004731 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004732 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004733
Matt Roper83d65732015-02-25 13:12:16 -08004734 WARN_ON(!crtc->state->enable);
Daniel Vetter08a48462012-07-02 11:43:47 +02004735
Jesse Barnesf67a5592011-01-05 10:31:48 -08004736 if (intel_crtc->active)
4737 return;
4738
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004739 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004740 intel_prepare_shared_dpll(intel_crtc);
4741
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004742 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304743 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004744
4745 intel_set_pipe_timings(intel_crtc);
4746
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004747 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004748 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004749 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004750 }
4751
4752 ironlake_set_pipeconf(crtc);
4753
Jesse Barnesf67a5592011-01-05 10:31:48 -08004754 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004755
Daniel Vettera72e4c92014-09-30 10:56:47 +02004756 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4757 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004758
Daniel Vetterf6736a12013-06-05 13:34:30 +02004759 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004760 if (encoder->pre_enable)
4761 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004762
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004763 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004764 /* Note: FDI PLL enabling _must_ be done before we enable the
4765 * cpu pipes, hence this is separate from all the other fdi/pch
4766 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004767 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004768 } else {
4769 assert_fdi_tx_disabled(dev_priv, pipe);
4770 assert_fdi_rx_disabled(dev_priv, pipe);
4771 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004772
Jesse Barnesb074cec2013-04-25 12:55:02 -07004773 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004774
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004775 /*
4776 * On ILK+ LUT must be loaded before the pipe is running but with
4777 * clocks enabled
4778 */
4779 intel_crtc_load_lut(crtc);
4780
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004781 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004782 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004783
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004784 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004785 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004786
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004787 assert_vblank_disabled(crtc);
4788 drm_crtc_vblank_on(crtc);
4789
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004790 for_each_encoder_on_crtc(dev, crtc, encoder)
4791 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004792
4793 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004794 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02004795
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004796 intel_crtc_enable_planes(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004797}
4798
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004799/* IPS only exists on ULT machines and is tied to pipe A. */
4800static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4801{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004802 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004803}
4804
Paulo Zanonie4916942013-09-20 16:21:19 -03004805/*
4806 * This implements the workaround described in the "notes" section of the mode
4807 * set sequence documentation. When going from no pipes or single pipe to
4808 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4809 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4810 */
4811static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4812{
4813 struct drm_device *dev = crtc->base.dev;
4814 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4815
4816 /* We want to get the other_active_crtc only if there's only 1 other
4817 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004818 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004819 if (!crtc_it->active || crtc_it == crtc)
4820 continue;
4821
4822 if (other_active_crtc)
4823 return;
4824
4825 other_active_crtc = crtc_it;
4826 }
4827 if (!other_active_crtc)
4828 return;
4829
4830 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4831 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4832}
4833
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004834static void haswell_crtc_enable(struct drm_crtc *crtc)
4835{
4836 struct drm_device *dev = crtc->dev;
4837 struct drm_i915_private *dev_priv = dev->dev_private;
4838 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4839 struct intel_encoder *encoder;
4840 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004841
Matt Roper83d65732015-02-25 13:12:16 -08004842 WARN_ON(!crtc->state->enable);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004843
4844 if (intel_crtc->active)
4845 return;
4846
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004847 if (intel_crtc_to_shared_dpll(intel_crtc))
4848 intel_enable_shared_dpll(intel_crtc);
4849
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004850 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304851 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004852
4853 intel_set_pipe_timings(intel_crtc);
4854
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004855 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4856 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4857 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004858 }
4859
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004860 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004861 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004862 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004863 }
4864
4865 haswell_set_pipeconf(crtc);
4866
4867 intel_set_pipe_csc(crtc);
4868
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004869 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004870
Daniel Vettera72e4c92014-09-30 10:56:47 +02004871 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004872 for_each_encoder_on_crtc(dev, crtc, encoder)
4873 if (encoder->pre_enable)
4874 encoder->pre_enable(encoder);
4875
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004876 if (intel_crtc->config->has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004877 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4878 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004879 dev_priv->display.fdi_link_train(crtc);
4880 }
4881
Paulo Zanoni1f544382012-10-24 11:32:00 -02004882 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004883
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004884 if (IS_SKYLAKE(dev))
Chandra Kondurua1b22782015-04-07 15:28:45 -07004885 skylake_pfit_update(intel_crtc, 1);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004886 else
4887 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004888
4889 /*
4890 * On ILK+ LUT must be loaded before the pipe is running but with
4891 * clocks enabled
4892 */
4893 intel_crtc_load_lut(crtc);
4894
Paulo Zanoni1f544382012-10-24 11:32:00 -02004895 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004896 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004897
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004898 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004899 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004900
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004901 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004902 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004903
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004904 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10004905 intel_ddi_set_vc_payload_alloc(crtc, true);
4906
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004907 assert_vblank_disabled(crtc);
4908 drm_crtc_vblank_on(crtc);
4909
Jani Nikula8807e552013-08-30 19:40:32 +03004910 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004911 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004912 intel_opregion_notify_encoder(encoder, true);
4913 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004914
Paulo Zanonie4916942013-09-20 16:21:19 -03004915 /* If we change the relative order between pipe/planes enabling, we need
4916 * to change the workaround. */
4917 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004918 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004919}
4920
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004921static void ironlake_pfit_disable(struct intel_crtc *crtc)
4922{
4923 struct drm_device *dev = crtc->base.dev;
4924 struct drm_i915_private *dev_priv = dev->dev_private;
4925 int pipe = crtc->pipe;
4926
4927 /* To avoid upsetting the power well on haswell only disable the pfit if
4928 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004929 if (crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004930 I915_WRITE(PF_CTL(pipe), 0);
4931 I915_WRITE(PF_WIN_POS(pipe), 0);
4932 I915_WRITE(PF_WIN_SZ(pipe), 0);
4933 }
4934}
4935
Jesse Barnes6be4a602010-09-10 10:26:01 -07004936static void ironlake_crtc_disable(struct drm_crtc *crtc)
4937{
4938 struct drm_device *dev = crtc->dev;
4939 struct drm_i915_private *dev_priv = dev->dev_private;
4940 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004941 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004942 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004943 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004944
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004945 if (!intel_crtc->active)
4946 return;
4947
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004948 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004949
Daniel Vetterea9d7582012-07-10 10:42:52 +02004950 for_each_encoder_on_crtc(dev, crtc, encoder)
4951 encoder->disable(encoder);
4952
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004953 drm_crtc_vblank_off(crtc);
4954 assert_vblank_disabled(crtc);
4955
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004956 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004957 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02004958
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004959 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004960
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004961 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004962
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004963 for_each_encoder_on_crtc(dev, crtc, encoder)
4964 if (encoder->post_disable)
4965 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004966
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004967 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02004968 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004969
Daniel Vetterd925c592013-06-05 13:34:04 +02004970 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004971
Daniel Vetterd925c592013-06-05 13:34:04 +02004972 if (HAS_PCH_CPT(dev)) {
4973 /* disable TRANS_DP_CTL */
4974 reg = TRANS_DP_CTL(pipe);
4975 temp = I915_READ(reg);
4976 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4977 TRANS_DP_PORT_SEL_MASK);
4978 temp |= TRANS_DP_PORT_SEL_NONE;
4979 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004980
Daniel Vetterd925c592013-06-05 13:34:04 +02004981 /* disable DPLL_SEL */
4982 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004983 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004984 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004985 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004986
4987 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004988 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004989
4990 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004991 }
4992
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004993 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004994 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004995
4996 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004997 intel_fbc_update(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004998 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004999}
5000
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005001static void haswell_crtc_disable(struct drm_crtc *crtc)
5002{
5003 struct drm_device *dev = crtc->dev;
5004 struct drm_i915_private *dev_priv = dev->dev_private;
5005 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5006 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005007 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005008
5009 if (!intel_crtc->active)
5010 return;
5011
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03005012 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03005013
Jani Nikula8807e552013-08-30 19:40:32 +03005014 for_each_encoder_on_crtc(dev, crtc, encoder) {
5015 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005016 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005017 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005018
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005019 drm_crtc_vblank_off(crtc);
5020 assert_vblank_disabled(crtc);
5021
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005022 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005023 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5024 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005025 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005026
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005027 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005028 intel_ddi_set_vc_payload_alloc(crtc, false);
5029
Paulo Zanoniad80a812012-10-24 16:06:19 -02005030 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005031
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005032 if (IS_SKYLAKE(dev))
Chandra Kondurua1b22782015-04-07 15:28:45 -07005033 skylake_pfit_update(intel_crtc, 0);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005034 else
5035 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005036
Paulo Zanoni1f544382012-10-24 11:32:00 -02005037 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005038
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005039 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02005040 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02005041 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02005042 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005043
Imre Deak97b040a2014-06-25 22:01:50 +03005044 for_each_encoder_on_crtc(dev, crtc, encoder)
5045 if (encoder->post_disable)
5046 encoder->post_disable(encoder);
5047
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005048 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005049 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005050
5051 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02005052 intel_fbc_update(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005053 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005054
5055 if (intel_crtc_to_shared_dpll(intel_crtc))
5056 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005057}
5058
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005059static void ironlake_crtc_off(struct drm_crtc *crtc)
5060{
5061 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02005062 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005063}
5064
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005065
Jesse Barnes2dd24552013-04-25 12:55:01 -07005066static void i9xx_pfit_enable(struct intel_crtc *crtc)
5067{
5068 struct drm_device *dev = crtc->base.dev;
5069 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005070 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005071
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005072 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005073 return;
5074
Daniel Vetterc0b03412013-05-28 12:05:54 +02005075 /*
5076 * The panel fitter should only be adjusted whilst the pipe is disabled,
5077 * according to register description and PRM.
5078 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005079 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5080 assert_pipe_disabled(dev_priv, crtc->pipe);
5081
Jesse Barnesb074cec2013-04-25 12:55:02 -07005082 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5083 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005084
5085 /* Border color in case we don't scale up to the full screen. Black by
5086 * default, change to something else for debugging. */
5087 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005088}
5089
Dave Airlied05410f2014-06-05 13:22:59 +10005090static enum intel_display_power_domain port_to_power_domain(enum port port)
5091{
5092 switch (port) {
5093 case PORT_A:
5094 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
5095 case PORT_B:
5096 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
5097 case PORT_C:
5098 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
5099 case PORT_D:
5100 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
5101 default:
5102 WARN_ON_ONCE(1);
5103 return POWER_DOMAIN_PORT_OTHER;
5104 }
5105}
5106
Imre Deak77d22dc2014-03-05 16:20:52 +02005107#define for_each_power_domain(domain, mask) \
5108 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5109 if ((1 << (domain)) & (mask))
5110
Imre Deak319be8a2014-03-04 19:22:57 +02005111enum intel_display_power_domain
5112intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005113{
Imre Deak319be8a2014-03-04 19:22:57 +02005114 struct drm_device *dev = intel_encoder->base.dev;
5115 struct intel_digital_port *intel_dig_port;
5116
5117 switch (intel_encoder->type) {
5118 case INTEL_OUTPUT_UNKNOWN:
5119 /* Only DDI platforms should ever use this output type */
5120 WARN_ON_ONCE(!HAS_DDI(dev));
5121 case INTEL_OUTPUT_DISPLAYPORT:
5122 case INTEL_OUTPUT_HDMI:
5123 case INTEL_OUTPUT_EDP:
5124 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005125 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005126 case INTEL_OUTPUT_DP_MST:
5127 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5128 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005129 case INTEL_OUTPUT_ANALOG:
5130 return POWER_DOMAIN_PORT_CRT;
5131 case INTEL_OUTPUT_DSI:
5132 return POWER_DOMAIN_PORT_DSI;
5133 default:
5134 return POWER_DOMAIN_PORT_OTHER;
5135 }
5136}
5137
5138static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5139{
5140 struct drm_device *dev = crtc->dev;
5141 struct intel_encoder *intel_encoder;
5142 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5143 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005144 unsigned long mask;
5145 enum transcoder transcoder;
5146
5147 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
5148
5149 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5150 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005151 if (intel_crtc->config->pch_pfit.enabled ||
5152 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005153 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5154
Imre Deak319be8a2014-03-04 19:22:57 +02005155 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5156 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5157
Imre Deak77d22dc2014-03-05 16:20:52 +02005158 return mask;
5159}
5160
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005161static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005162{
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005163 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005164 struct drm_i915_private *dev_priv = dev->dev_private;
5165 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
5166 struct intel_crtc *crtc;
5167
5168 /*
5169 * First get all needed power domains, then put all unneeded, to avoid
5170 * any unnecessary toggling of the power wells.
5171 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005172 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02005173 enum intel_display_power_domain domain;
5174
Matt Roper83d65732015-02-25 13:12:16 -08005175 if (!crtc->base.state->enable)
Imre Deak77d22dc2014-03-05 16:20:52 +02005176 continue;
5177
Imre Deak319be8a2014-03-04 19:22:57 +02005178 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02005179
5180 for_each_power_domain(domain, pipe_domains[crtc->pipe])
5181 intel_display_power_get(dev_priv, domain);
5182 }
5183
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005184 if (dev_priv->display.modeset_global_resources)
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005185 dev_priv->display.modeset_global_resources(state);
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005186
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005187 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02005188 enum intel_display_power_domain domain;
5189
5190 for_each_power_domain(domain, crtc->enabled_power_domains)
5191 intel_display_power_put(dev_priv, domain);
5192
5193 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
5194 }
5195
5196 intel_display_set_init_power(dev_priv, false);
5197}
5198
Ville Syrjälädfcab172014-06-13 13:37:47 +03005199/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005200static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005201{
Jesse Barnes586f49d2013-11-04 16:06:59 -08005202 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08005203
Jesse Barnes586f49d2013-11-04 16:06:59 -08005204 /* Obtain SKU information */
5205 mutex_lock(&dev_priv->dpio_lock);
5206 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
5207 CCK_FUSE_HPLL_FREQ_MASK;
5208 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005209
Ville Syrjälädfcab172014-06-13 13:37:47 +03005210 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005211}
5212
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005213static void vlv_update_cdclk(struct drm_device *dev)
5214{
5215 struct drm_i915_private *dev_priv = dev->dev_private;
5216
Vandana Kannan164dfd22014-11-24 13:37:41 +05305217 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
Ville Syrjälä43dc52c2014-10-07 17:41:20 +03005218 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
Vandana Kannan164dfd22014-11-24 13:37:41 +05305219 dev_priv->cdclk_freq);
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005220
5221 /*
5222 * Program the gmbus_freq based on the cdclk frequency.
5223 * BSpec erroneously claims we should aim for 4MHz, but
5224 * in fact 1MHz is the correct frequency.
5225 */
Vandana Kannan164dfd22014-11-24 13:37:41 +05305226 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005227}
5228
Jesse Barnes30a970c2013-11-04 13:48:12 -08005229/* Adjust CDclk dividers to allow high res or save power if possible */
5230static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5231{
5232 struct drm_i915_private *dev_priv = dev->dev_private;
5233 u32 val, cmd;
5234
Vandana Kannan164dfd22014-11-24 13:37:41 +05305235 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5236 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005237
Ville Syrjälädfcab172014-06-13 13:37:47 +03005238 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005239 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005240 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005241 cmd = 1;
5242 else
5243 cmd = 0;
5244
5245 mutex_lock(&dev_priv->rps.hw_lock);
5246 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5247 val &= ~DSPFREQGUAR_MASK;
5248 val |= (cmd << DSPFREQGUAR_SHIFT);
5249 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5250 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5251 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5252 50)) {
5253 DRM_ERROR("timed out waiting for CDclk change\n");
5254 }
5255 mutex_unlock(&dev_priv->rps.hw_lock);
5256
Ville Syrjälädfcab172014-06-13 13:37:47 +03005257 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005258 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005259
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005260 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005261
5262 mutex_lock(&dev_priv->dpio_lock);
5263 /* adjust cdclk divider */
5264 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03005265 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005266 val |= divider;
5267 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005268
5269 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
5270 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5271 50))
5272 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005273 mutex_unlock(&dev_priv->dpio_lock);
5274 }
5275
5276 mutex_lock(&dev_priv->dpio_lock);
5277 /* adjust self-refresh exit latency value */
5278 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5279 val &= ~0x7f;
5280
5281 /*
5282 * For high bandwidth configs, we set a higher latency in the bunit
5283 * so that the core display fetch happens in time to avoid underruns.
5284 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005285 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005286 val |= 4500 / 250; /* 4.5 usec */
5287 else
5288 val |= 3000 / 250; /* 3.0 usec */
5289 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
5290 mutex_unlock(&dev_priv->dpio_lock);
5291
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005292 vlv_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005293}
5294
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005295static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5296{
5297 struct drm_i915_private *dev_priv = dev->dev_private;
5298 u32 val, cmd;
5299
Vandana Kannan164dfd22014-11-24 13:37:41 +05305300 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5301 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005302
5303 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005304 case 333333:
5305 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005306 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005307 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005308 break;
5309 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005310 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005311 return;
5312 }
5313
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005314 /*
5315 * Specs are full of misinformation, but testing on actual
5316 * hardware has shown that we just need to write the desired
5317 * CCK divider into the Punit register.
5318 */
5319 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5320
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005321 mutex_lock(&dev_priv->rps.hw_lock);
5322 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5323 val &= ~DSPFREQGUAR_MASK_CHV;
5324 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5325 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5326 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5327 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5328 50)) {
5329 DRM_ERROR("timed out waiting for CDclk change\n");
5330 }
5331 mutex_unlock(&dev_priv->rps.hw_lock);
5332
5333 vlv_update_cdclk(dev);
5334}
5335
Jesse Barnes30a970c2013-11-04 13:48:12 -08005336static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5337 int max_pixclk)
5338{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005339 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005340 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005341
Jesse Barnes30a970c2013-11-04 13:48:12 -08005342 /*
5343 * Really only a few cases to deal with, as only 4 CDclks are supported:
5344 * 200MHz
5345 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005346 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005347 * 400MHz (VLV only)
5348 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5349 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005350 *
5351 * We seem to get an unstable or solid color picture at 200MHz.
5352 * Not sure what's wrong. For now use 200MHz only when all pipes
5353 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005354 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005355 if (!IS_CHERRYVIEW(dev_priv) &&
5356 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005357 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005358 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005359 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005360 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005361 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005362 else
5363 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005364}
5365
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005366/* compute the max pixel clock for new configuration */
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005367static int intel_mode_max_pixclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005368{
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005369 struct drm_device *dev = state->dev;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005370 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005371 struct intel_crtc_state *crtc_state;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005372 int max_pixclk = 0;
5373
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005374 for_each_intel_crtc(dev, intel_crtc) {
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005375 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
5376 if (IS_ERR(crtc_state))
5377 return PTR_ERR(crtc_state);
5378
5379 if (!crtc_state->base.enable)
5380 continue;
5381
5382 max_pixclk = max(max_pixclk,
5383 crtc_state->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005384 }
5385
5386 return max_pixclk;
5387}
5388
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005389static int valleyview_modeset_global_pipes(struct drm_atomic_state *state,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005390 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005391{
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005392 struct drm_i915_private *dev_priv = to_i915(state->dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005393 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005394 int max_pixclk = intel_mode_max_pixclk(state);
5395
5396 if (max_pixclk < 0)
5397 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005398
Imre Deakd60c4472014-03-27 17:45:10 +02005399 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
Vandana Kannan164dfd22014-11-24 13:37:41 +05305400 dev_priv->cdclk_freq)
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005401 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005402
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005403 /* disable/enable all currently active pipes while we change cdclk */
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005404 for_each_intel_crtc(state->dev, intel_crtc)
Matt Roper83d65732015-02-25 13:12:16 -08005405 if (intel_crtc->base.state->enable)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005406 *prepare_pipes |= (1 << intel_crtc->pipe);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005407
5408 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005409}
5410
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005411static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5412{
5413 unsigned int credits, default_credits;
5414
5415 if (IS_CHERRYVIEW(dev_priv))
5416 default_credits = PFI_CREDIT(12);
5417 else
5418 default_credits = PFI_CREDIT(8);
5419
Vandana Kannan164dfd22014-11-24 13:37:41 +05305420 if (DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 1000) >= dev_priv->rps.cz_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005421 /* CHV suggested value is 31 or 63 */
5422 if (IS_CHERRYVIEW(dev_priv))
5423 credits = PFI_CREDIT_31;
5424 else
5425 credits = PFI_CREDIT(15);
5426 } else {
5427 credits = default_credits;
5428 }
5429
5430 /*
5431 * WA - write default credits before re-programming
5432 * FIXME: should we also set the resend bit here?
5433 */
5434 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5435 default_credits);
5436
5437 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5438 credits | PFI_CREDIT_RESEND);
5439
5440 /*
5441 * FIXME is this guaranteed to clear
5442 * immediately or should we poll for it?
5443 */
5444 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
5445}
5446
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005447static void valleyview_modeset_global_resources(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005448{
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005449 struct drm_device *dev = state->dev;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005450 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005451 int max_pixclk = intel_mode_max_pixclk(state);
5452 int req_cdclk;
5453
5454 /* The only reason this can fail is if we fail to add the crtc_state
5455 * to the atomic state. But that can't happen since the call to
5456 * intel_mode_max_pixclk() in valleyview_modeset_global_pipes() (which
5457 * can't have failed otherwise the mode set would be aborted) added all
5458 * the states already. */
5459 if (WARN_ON(max_pixclk < 0))
5460 return;
5461
5462 req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005463
Vandana Kannan164dfd22014-11-24 13:37:41 +05305464 if (req_cdclk != dev_priv->cdclk_freq) {
Imre Deak738c05c2014-11-19 16:25:37 +02005465 /*
5466 * FIXME: We can end up here with all power domains off, yet
5467 * with a CDCLK frequency other than the minimum. To account
5468 * for this take the PIPE-A power domain, which covers the HW
5469 * blocks needed for the following programming. This can be
5470 * removed once it's guaranteed that we get here either with
5471 * the minimum CDCLK set, or the required power domains
5472 * enabled.
5473 */
5474 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
5475
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005476 if (IS_CHERRYVIEW(dev))
5477 cherryview_set_cdclk(dev, req_cdclk);
5478 else
5479 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak738c05c2014-11-19 16:25:37 +02005480
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005481 vlv_program_pfi_credits(dev_priv);
5482
Imre Deak738c05c2014-11-19 16:25:37 +02005483 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005484 }
Jesse Barnes30a970c2013-11-04 13:48:12 -08005485}
5486
Jesse Barnes89b667f2013-04-18 14:51:36 -07005487static void valleyview_crtc_enable(struct drm_crtc *crtc)
5488{
5489 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005490 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005491 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5492 struct intel_encoder *encoder;
5493 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03005494 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005495
Matt Roper83d65732015-02-25 13:12:16 -08005496 WARN_ON(!crtc->state->enable);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005497
5498 if (intel_crtc->active)
5499 return;
5500
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005501 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05305502
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005503 if (!is_dsi) {
5504 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005505 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005506 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005507 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005508 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02005509
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005510 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305511 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005512
5513 intel_set_pipe_timings(intel_crtc);
5514
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005515 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
5516 struct drm_i915_private *dev_priv = dev->dev_private;
5517
5518 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5519 I915_WRITE(CHV_CANVAS(pipe), 0);
5520 }
5521
Daniel Vetter5b18e572014-04-24 23:55:06 +02005522 i9xx_set_pipeconf(intel_crtc);
5523
Jesse Barnes89b667f2013-04-18 14:51:36 -07005524 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005525
Daniel Vettera72e4c92014-09-30 10:56:47 +02005526 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005527
Jesse Barnes89b667f2013-04-18 14:51:36 -07005528 for_each_encoder_on_crtc(dev, crtc, encoder)
5529 if (encoder->pre_pll_enable)
5530 encoder->pre_pll_enable(encoder);
5531
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005532 if (!is_dsi) {
5533 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005534 chv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005535 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005536 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005537 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07005538
5539 for_each_encoder_on_crtc(dev, crtc, encoder)
5540 if (encoder->pre_enable)
5541 encoder->pre_enable(encoder);
5542
Jesse Barnes2dd24552013-04-25 12:55:01 -07005543 i9xx_pfit_enable(intel_crtc);
5544
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005545 intel_crtc_load_lut(crtc);
5546
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005547 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005548 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005549
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005550 assert_vblank_disabled(crtc);
5551 drm_crtc_vblank_on(crtc);
5552
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005553 for_each_encoder_on_crtc(dev, crtc, encoder)
5554 encoder->enable(encoder);
5555
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005556 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02005557
Ville Syrjälä56b80e12014-05-16 19:40:22 +03005558 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02005559 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005560}
5561
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005562static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5563{
5564 struct drm_device *dev = crtc->base.dev;
5565 struct drm_i915_private *dev_priv = dev->dev_private;
5566
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005567 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5568 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005569}
5570
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005571static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005572{
5573 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005574 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005575 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005576 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005577 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005578
Matt Roper83d65732015-02-25 13:12:16 -08005579 WARN_ON(!crtc->state->enable);
Daniel Vetter08a48462012-07-02 11:43:47 +02005580
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005581 if (intel_crtc->active)
5582 return;
5583
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005584 i9xx_set_pll_dividers(intel_crtc);
5585
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005586 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305587 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005588
5589 intel_set_pipe_timings(intel_crtc);
5590
Daniel Vetter5b18e572014-04-24 23:55:06 +02005591 i9xx_set_pipeconf(intel_crtc);
5592
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005593 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01005594
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005595 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005596 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005597
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02005598 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02005599 if (encoder->pre_enable)
5600 encoder->pre_enable(encoder);
5601
Daniel Vetterf6736a12013-06-05 13:34:30 +02005602 i9xx_enable_pll(intel_crtc);
5603
Jesse Barnes2dd24552013-04-25 12:55:01 -07005604 i9xx_pfit_enable(intel_crtc);
5605
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005606 intel_crtc_load_lut(crtc);
5607
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005608 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005609 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005610
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005611 assert_vblank_disabled(crtc);
5612 drm_crtc_vblank_on(crtc);
5613
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005614 for_each_encoder_on_crtc(dev, crtc, encoder)
5615 encoder->enable(encoder);
5616
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005617 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02005618
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005619 /*
5620 * Gen2 reports pipe underruns whenever all planes are disabled.
5621 * So don't enable underrun reporting before at least some planes
5622 * are enabled.
5623 * FIXME: Need to fix the logic to work when we turn off all planes
5624 * but leave the pipe running.
5625 */
5626 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005627 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005628
Ville Syrjälä56b80e12014-05-16 19:40:22 +03005629 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02005630 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005631}
5632
Daniel Vetter87476d62013-04-11 16:29:06 +02005633static void i9xx_pfit_disable(struct intel_crtc *crtc)
5634{
5635 struct drm_device *dev = crtc->base.dev;
5636 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02005637
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005638 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02005639 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005640
5641 assert_pipe_disabled(dev_priv, crtc->pipe);
5642
Daniel Vetter328d8e82013-05-08 10:36:31 +02005643 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5644 I915_READ(PFIT_CONTROL));
5645 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005646}
5647
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005648static void i9xx_crtc_disable(struct drm_crtc *crtc)
5649{
5650 struct drm_device *dev = crtc->dev;
5651 struct drm_i915_private *dev_priv = dev->dev_private;
5652 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005653 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005654 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005655
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005656 if (!intel_crtc->active)
5657 return;
5658
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005659 /*
5660 * Gen2 reports pipe underruns whenever all planes are disabled.
5661 * So diasble underrun reporting before all the planes get disabled.
5662 * FIXME: Need to fix the logic to work when we turn off all planes
5663 * but leave the pipe running.
5664 */
5665 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005666 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005667
Imre Deak564ed192014-06-13 14:54:21 +03005668 /*
5669 * Vblank time updates from the shadow to live plane control register
5670 * are blocked if the memory self-refresh mode is active at that
5671 * moment. So to make sure the plane gets truly disabled, disable
5672 * first the self-refresh mode. The self-refresh enable bit in turn
5673 * will be checked/applied by the HW only at the next frame start
5674 * event which is after the vblank start event, so we need to have a
5675 * wait-for-vblank between disabling the plane and the pipe.
5676 */
5677 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005678 intel_crtc_disable_planes(crtc);
5679
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005680 /*
5681 * On gen2 planes are double buffered but the pipe isn't, so we must
5682 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03005683 * We also need to wait on all gmch platforms because of the
5684 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005685 */
Imre Deak564ed192014-06-13 14:54:21 +03005686 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005687
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005688 for_each_encoder_on_crtc(dev, crtc, encoder)
5689 encoder->disable(encoder);
5690
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005691 drm_crtc_vblank_off(crtc);
5692 assert_vblank_disabled(crtc);
5693
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005694 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005695
Daniel Vetter87476d62013-04-11 16:29:06 +02005696 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005697
Jesse Barnes89b667f2013-04-18 14:51:36 -07005698 for_each_encoder_on_crtc(dev, crtc, encoder)
5699 if (encoder->post_disable)
5700 encoder->post_disable(encoder);
5701
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005702 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005703 if (IS_CHERRYVIEW(dev))
5704 chv_disable_pll(dev_priv, pipe);
5705 else if (IS_VALLEYVIEW(dev))
5706 vlv_disable_pll(dev_priv, pipe);
5707 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005708 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005709 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005710
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005711 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005712 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005713
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005714 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005715 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005716
Daniel Vetterefa96242014-04-24 23:55:02 +02005717 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02005718 intel_fbc_update(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02005719 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005720}
5721
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005722static void i9xx_crtc_off(struct drm_crtc *crtc)
5723{
5724}
5725
Borun Fub04c5bd2014-07-12 10:02:27 +05305726/* Master function to enable/disable CRTC and corresponding power wells */
5727void intel_crtc_control(struct drm_crtc *crtc, bool enable)
Chris Wilsoncdd59982010-09-08 16:30:16 +01005728{
Chris Wilsoncdd59982010-09-08 16:30:16 +01005729 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005730 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005731 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005732 enum intel_display_power_domain domain;
5733 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005734
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005735 if (enable) {
5736 if (!intel_crtc->active) {
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005737 domains = get_crtc_power_domains(crtc);
5738 for_each_power_domain(domain, domains)
5739 intel_display_power_get(dev_priv, domain);
5740 intel_crtc->enabled_power_domains = domains;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005741
5742 dev_priv->display.crtc_enable(crtc);
5743 }
5744 } else {
5745 if (intel_crtc->active) {
5746 dev_priv->display.crtc_disable(crtc);
5747
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005748 domains = intel_crtc->enabled_power_domains;
5749 for_each_power_domain(domain, domains)
5750 intel_display_power_put(dev_priv, domain);
5751 intel_crtc->enabled_power_domains = 0;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005752 }
5753 }
Borun Fub04c5bd2014-07-12 10:02:27 +05305754}
5755
5756/**
5757 * Sets the power management mode of the pipe and plane.
5758 */
5759void intel_crtc_update_dpms(struct drm_crtc *crtc)
5760{
5761 struct drm_device *dev = crtc->dev;
5762 struct intel_encoder *intel_encoder;
5763 bool enable = false;
5764
5765 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5766 enable |= intel_encoder->connectors_active;
5767
5768 intel_crtc_control(crtc, enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005769}
5770
Daniel Vetter976f8a22012-07-08 22:34:21 +02005771static void intel_crtc_disable(struct drm_crtc *crtc)
5772{
5773 struct drm_device *dev = crtc->dev;
5774 struct drm_connector *connector;
5775 struct drm_i915_private *dev_priv = dev->dev_private;
5776
5777 /* crtc should still be enabled when we disable it. */
Matt Roper83d65732015-02-25 13:12:16 -08005778 WARN_ON(!crtc->state->enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005779
5780 dev_priv->display.crtc_disable(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005781 dev_priv->display.off(crtc);
5782
Matt Roper70a101f2015-04-08 18:56:53 -07005783 drm_plane_helper_disable(crtc->primary);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005784
5785 /* Update computed state. */
5786 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
5787 if (!connector->encoder || !connector->encoder->crtc)
5788 continue;
5789
5790 if (connector->encoder->crtc != crtc)
5791 continue;
5792
5793 connector->dpms = DRM_MODE_DPMS_OFF;
5794 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01005795 }
5796}
5797
Chris Wilsonea5b2132010-08-04 13:50:23 +01005798void intel_encoder_destroy(struct drm_encoder *encoder)
5799{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005800 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005801
Chris Wilsonea5b2132010-08-04 13:50:23 +01005802 drm_encoder_cleanup(encoder);
5803 kfree(intel_encoder);
5804}
5805
Damien Lespiau92373292013-08-08 22:28:57 +01005806/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005807 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
5808 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01005809static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005810{
5811 if (mode == DRM_MODE_DPMS_ON) {
5812 encoder->connectors_active = true;
5813
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005814 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005815 } else {
5816 encoder->connectors_active = false;
5817
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005818 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005819 }
5820}
5821
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005822/* Cross check the actual hw state with our own modeset state tracking (and it's
5823 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02005824static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005825{
5826 if (connector->get_hw_state(connector)) {
5827 struct intel_encoder *encoder = connector->encoder;
5828 struct drm_crtc *crtc;
5829 bool encoder_enabled;
5830 enum pipe pipe;
5831
5832 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5833 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03005834 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005835
Dave Airlie0e32b392014-05-02 14:02:48 +10005836 /* there is no real hw state for MST connectors */
5837 if (connector->mst_port)
5838 return;
5839
Rob Clarke2c719b2014-12-15 13:56:32 -05005840 I915_STATE_WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005841 "wrong connector dpms state\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05005842 I915_STATE_WARN(connector->base.encoder != &encoder->base,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005843 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005844
Dave Airlie36cd7442014-05-02 13:44:18 +10005845 if (encoder) {
Rob Clarke2c719b2014-12-15 13:56:32 -05005846 I915_STATE_WARN(!encoder->connectors_active,
Dave Airlie36cd7442014-05-02 13:44:18 +10005847 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005848
Dave Airlie36cd7442014-05-02 13:44:18 +10005849 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -05005850 I915_STATE_WARN(!encoder_enabled, "encoder not enabled\n");
5851 if (I915_STATE_WARN_ON(!encoder->base.crtc))
Dave Airlie36cd7442014-05-02 13:44:18 +10005852 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005853
Dave Airlie36cd7442014-05-02 13:44:18 +10005854 crtc = encoder->base.crtc;
5855
Matt Roper83d65732015-02-25 13:12:16 -08005856 I915_STATE_WARN(!crtc->state->enable,
5857 "crtc not enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05005858 I915_STATE_WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5859 I915_STATE_WARN(pipe != to_intel_crtc(crtc)->pipe,
Dave Airlie36cd7442014-05-02 13:44:18 +10005860 "encoder active on the wrong pipe\n");
5861 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005862 }
5863}
5864
Ander Conselvan de Oliveira9bdbd0b2015-04-10 10:59:10 +03005865int intel_connector_init(struct intel_connector *connector)
5866{
5867 struct drm_connector_state *connector_state;
5868
5869 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
5870 if (!connector_state)
5871 return -ENOMEM;
5872
5873 connector->base.state = connector_state;
5874 return 0;
5875}
5876
5877struct intel_connector *intel_connector_alloc(void)
5878{
5879 struct intel_connector *connector;
5880
5881 connector = kzalloc(sizeof *connector, GFP_KERNEL);
5882 if (!connector)
5883 return NULL;
5884
5885 if (intel_connector_init(connector) < 0) {
5886 kfree(connector);
5887 return NULL;
5888 }
5889
5890 return connector;
5891}
5892
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005893/* Even simpler default implementation, if there's really no special case to
5894 * consider. */
5895void intel_connector_dpms(struct drm_connector *connector, int mode)
5896{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005897 /* All the simple cases only support two dpms states. */
5898 if (mode != DRM_MODE_DPMS_ON)
5899 mode = DRM_MODE_DPMS_OFF;
5900
5901 if (mode == connector->dpms)
5902 return;
5903
5904 connector->dpms = mode;
5905
5906 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dcf2013-09-29 19:15:07 +01005907 if (connector->encoder)
5908 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005909
Daniel Vetterb9805142012-08-31 17:37:33 +02005910 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005911}
5912
Daniel Vetterf0947c32012-07-02 13:10:34 +02005913/* Simple connector->get_hw_state implementation for encoders that support only
5914 * one connector and no cloning and hence the encoder state determines the state
5915 * of the connector. */
5916bool intel_connector_get_hw_state(struct intel_connector *connector)
5917{
Daniel Vetter24929352012-07-02 20:28:59 +02005918 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02005919 struct intel_encoder *encoder = connector->encoder;
5920
5921 return encoder->get_hw_state(encoder, &pipe);
5922}
5923
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03005924static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02005925{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03005926 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
5927 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02005928
5929 return 0;
5930}
5931
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03005932static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005933 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005934{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03005935 struct drm_atomic_state *state = pipe_config->base.state;
5936 struct intel_crtc *other_crtc;
5937 struct intel_crtc_state *other_crtc_state;
5938
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005939 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5940 pipe_name(pipe), pipe_config->fdi_lanes);
5941 if (pipe_config->fdi_lanes > 4) {
5942 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5943 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03005944 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005945 }
5946
Paulo Zanonibafb6552013-11-02 21:07:44 -07005947 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005948 if (pipe_config->fdi_lanes > 2) {
5949 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5950 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03005951 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005952 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03005953 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005954 }
5955 }
5956
5957 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03005958 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005959
5960 /* Ivybridge 3 pipe is really complicated */
5961 switch (pipe) {
5962 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03005963 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005964 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03005965 if (pipe_config->fdi_lanes <= 2)
5966 return 0;
5967
5968 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
5969 other_crtc_state =
5970 intel_atomic_get_crtc_state(state, other_crtc);
5971 if (IS_ERR(other_crtc_state))
5972 return PTR_ERR(other_crtc_state);
5973
5974 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005975 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5976 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03005977 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005978 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03005979 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005980 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02005981 if (pipe_config->fdi_lanes > 2) {
5982 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
5983 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03005984 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02005985 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03005986
5987 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
5988 other_crtc_state =
5989 intel_atomic_get_crtc_state(state, other_crtc);
5990 if (IS_ERR(other_crtc_state))
5991 return PTR_ERR(other_crtc_state);
5992
5993 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005994 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03005995 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005996 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03005997 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005998 default:
5999 BUG();
6000 }
6001}
6002
Daniel Vettere29c22c2013-02-21 00:00:16 +01006003#define RETRY 1
6004static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006005 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006006{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006007 struct drm_device *dev = intel_crtc->base.dev;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006008 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006009 int lane, link_bw, fdi_dotclock, ret;
6010 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006011
Daniel Vettere29c22c2013-02-21 00:00:16 +01006012retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006013 /* FDI is a binary signal running at ~2.7GHz, encoding
6014 * each output octet as 10 bits. The actual frequency
6015 * is stored as a divider into a 100MHz clock, and the
6016 * mode pixel clock is stored in units of 1KHz.
6017 * Hence the bw of each lane in terms of the mode signal
6018 * is:
6019 */
6020 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6021
Damien Lespiau241bfc32013-09-25 16:45:37 +01006022 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006023
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006024 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006025 pipe_config->pipe_bpp);
6026
6027 pipe_config->fdi_lanes = lane;
6028
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006029 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006030 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006031
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006032 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6033 intel_crtc->pipe, pipe_config);
6034 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006035 pipe_config->pipe_bpp -= 2*3;
6036 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6037 pipe_config->pipe_bpp);
6038 needs_recompute = true;
6039 pipe_config->bw_constrained = true;
6040
6041 goto retry;
6042 }
6043
6044 if (needs_recompute)
6045 return RETRY;
6046
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006047 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006048}
6049
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006050static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006051 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006052{
Jani Nikulad330a952014-01-21 11:24:25 +02006053 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03006054 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07006055 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006056}
6057
Daniel Vettera43f6e02013-06-07 23:10:32 +02006058static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006059 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006060{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006061 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006062 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006063 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chandra Kondurud03c93d2015-04-09 16:42:46 -07006064 int ret;
Chris Wilson89749352010-09-12 18:25:19 +01006065
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006066 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006067 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006068 int clock_limit =
6069 dev_priv->display.get_display_clock_speed(dev);
6070
6071 /*
6072 * Enable pixel doubling when the dot clock
6073 * is > 90% of the (display) core speed.
6074 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03006075 * GDG double wide on either pipe,
6076 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006077 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03006078 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01006079 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006080 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006081 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006082 }
6083
Damien Lespiau241bfc32013-09-25 16:45:37 +01006084 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006085 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006086 }
Chris Wilson89749352010-09-12 18:25:19 +01006087
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006088 /*
6089 * Pipe horizontal size must be even in:
6090 * - DVO ganged mode
6091 * - LVDS dual channel mode
6092 * - Double wide pipe
6093 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006094 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006095 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6096 pipe_config->pipe_src_w &= ~1;
6097
Damien Lespiau8693a822013-05-03 18:48:11 +01006098 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6099 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006100 */
6101 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
6102 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006103 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006104
Daniel Vetterbd080ee2013-04-17 20:01:39 +02006105 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01006106 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02006107 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01006108 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
6109 * for lvds. */
6110 pipe_config->pipe_bpp = 8*3;
6111 }
6112
Damien Lespiauf5adf942013-06-24 18:29:34 +01006113 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006114 hsw_compute_ips_config(crtc, pipe_config);
6115
Daniel Vetter877d48d2013-04-19 11:24:43 +02006116 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006117 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006118
Chandra Kondurud03c93d2015-04-09 16:42:46 -07006119 /* FIXME: remove below call once atomic mode set is place and all crtc
6120 * related checks called from atomic_crtc_check function */
6121 ret = 0;
6122 DRM_DEBUG_KMS("intel_crtc = %p drm_state (pipe_config->base.state) = %p\n",
6123 crtc, pipe_config->base.state);
6124 ret = intel_atomic_setup_scalers(dev, crtc, pipe_config);
6125
6126 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006127}
6128
Ville Syrjälä1652d192015-03-31 14:12:01 +03006129static int skylake_get_display_clock_speed(struct drm_device *dev)
6130{
6131 struct drm_i915_private *dev_priv = to_i915(dev);
6132 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6133 uint32_t cdctl = I915_READ(CDCLK_CTL);
6134 uint32_t linkrate;
6135
6136 if (!(lcpll1 & LCPLL_PLL_ENABLE)) {
6137 WARN(1, "LCPLL1 not enabled\n");
6138 return 24000; /* 24MHz is the cd freq with NSSC ref */
6139 }
6140
6141 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6142 return 540000;
6143
6144 linkrate = (I915_READ(DPLL_CTRL1) &
6145 DPLL_CRTL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
6146
6147 if (linkrate == DPLL_CRTL1_LINK_RATE_2160 ||
6148 linkrate == DPLL_CRTL1_LINK_RATE_1080) {
6149 /* vco 8640 */
6150 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6151 case CDCLK_FREQ_450_432:
6152 return 432000;
6153 case CDCLK_FREQ_337_308:
6154 return 308570;
6155 case CDCLK_FREQ_675_617:
6156 return 617140;
6157 default:
6158 WARN(1, "Unknown cd freq selection\n");
6159 }
6160 } else {
6161 /* vco 8100 */
6162 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6163 case CDCLK_FREQ_450_432:
6164 return 450000;
6165 case CDCLK_FREQ_337_308:
6166 return 337500;
6167 case CDCLK_FREQ_675_617:
6168 return 675000;
6169 default:
6170 WARN(1, "Unknown cd freq selection\n");
6171 }
6172 }
6173
6174 /* error case, do as if DPLL0 isn't enabled */
6175 return 24000;
6176}
6177
6178static int broadwell_get_display_clock_speed(struct drm_device *dev)
6179{
6180 struct drm_i915_private *dev_priv = dev->dev_private;
6181 uint32_t lcpll = I915_READ(LCPLL_CTL);
6182 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6183
6184 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6185 return 800000;
6186 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6187 return 450000;
6188 else if (freq == LCPLL_CLK_FREQ_450)
6189 return 450000;
6190 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6191 return 540000;
6192 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6193 return 337500;
6194 else
6195 return 675000;
6196}
6197
6198static int haswell_get_display_clock_speed(struct drm_device *dev)
6199{
6200 struct drm_i915_private *dev_priv = dev->dev_private;
6201 uint32_t lcpll = I915_READ(LCPLL_CTL);
6202 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6203
6204 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6205 return 800000;
6206 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6207 return 450000;
6208 else if (freq == LCPLL_CLK_FREQ_450)
6209 return 450000;
6210 else if (IS_HSW_ULT(dev))
6211 return 337500;
6212 else
6213 return 540000;
6214}
6215
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006216static int valleyview_get_display_clock_speed(struct drm_device *dev)
6217{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006218 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006219 u32 val;
6220 int divider;
6221
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006222 if (dev_priv->hpll_freq == 0)
6223 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
6224
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006225 mutex_lock(&dev_priv->dpio_lock);
6226 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
6227 mutex_unlock(&dev_priv->dpio_lock);
6228
6229 divider = val & DISPLAY_FREQUENCY_VALUES;
6230
Ville Syrjälä7d007f42014-06-13 13:37:53 +03006231 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
6232 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
6233 "cdclk change in progress\n");
6234
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006235 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006236}
6237
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006238static int ilk_get_display_clock_speed(struct drm_device *dev)
6239{
6240 return 450000;
6241}
6242
Jesse Barnese70236a2009-09-21 10:42:27 -07006243static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006244{
Jesse Barnese70236a2009-09-21 10:42:27 -07006245 return 400000;
6246}
Jesse Barnes79e53942008-11-07 14:24:08 -08006247
Jesse Barnese70236a2009-09-21 10:42:27 -07006248static int i915_get_display_clock_speed(struct drm_device *dev)
6249{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006250 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006251}
Jesse Barnes79e53942008-11-07 14:24:08 -08006252
Jesse Barnese70236a2009-09-21 10:42:27 -07006253static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6254{
6255 return 200000;
6256}
Jesse Barnes79e53942008-11-07 14:24:08 -08006257
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006258static int pnv_get_display_clock_speed(struct drm_device *dev)
6259{
6260 u16 gcfgc = 0;
6261
6262 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6263
6264 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6265 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006266 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006267 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006268 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006269 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006270 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006271 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6272 return 200000;
6273 default:
6274 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6275 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006276 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006277 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006278 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006279 }
6280}
6281
Jesse Barnese70236a2009-09-21 10:42:27 -07006282static int i915gm_get_display_clock_speed(struct drm_device *dev)
6283{
6284 u16 gcfgc = 0;
6285
6286 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6287
6288 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006289 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006290 else {
6291 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6292 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006293 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006294 default:
6295 case GC_DISPLAY_CLOCK_190_200_MHZ:
6296 return 190000;
6297 }
6298 }
6299}
Jesse Barnes79e53942008-11-07 14:24:08 -08006300
Jesse Barnese70236a2009-09-21 10:42:27 -07006301static int i865_get_display_clock_speed(struct drm_device *dev)
6302{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006303 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006304}
6305
6306static int i855_get_display_clock_speed(struct drm_device *dev)
6307{
6308 u16 hpllcc = 0;
6309 /* Assume that the hardware is in the high speed state. This
6310 * should be the default.
6311 */
6312 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6313 case GC_CLOCK_133_200:
6314 case GC_CLOCK_100_200:
6315 return 200000;
6316 case GC_CLOCK_166_250:
6317 return 250000;
6318 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006319 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006320 }
6321
6322 /* Shouldn't happen */
6323 return 0;
6324}
6325
6326static int i830_get_display_clock_speed(struct drm_device *dev)
6327{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006328 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006329}
6330
Zhenyu Wang2c072452009-06-05 15:38:42 +08006331static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006332intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006333{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006334 while (*num > DATA_LINK_M_N_MASK ||
6335 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08006336 *num >>= 1;
6337 *den >>= 1;
6338 }
6339}
6340
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006341static void compute_m_n(unsigned int m, unsigned int n,
6342 uint32_t *ret_m, uint32_t *ret_n)
6343{
6344 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
6345 *ret_m = div_u64((uint64_t) m * *ret_n, n);
6346 intel_reduce_m_n_ratio(ret_m, ret_n);
6347}
6348
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006349void
6350intel_link_compute_m_n(int bits_per_pixel, int nlanes,
6351 int pixel_clock, int link_clock,
6352 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006353{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006354 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006355
6356 compute_m_n(bits_per_pixel * pixel_clock,
6357 link_clock * nlanes * 8,
6358 &m_n->gmch_m, &m_n->gmch_n);
6359
6360 compute_m_n(pixel_clock, link_clock,
6361 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006362}
6363
Chris Wilsona7615032011-01-12 17:04:08 +00006364static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
6365{
Jani Nikulad330a952014-01-21 11:24:25 +02006366 if (i915.panel_use_ssc >= 0)
6367 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006368 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07006369 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00006370}
6371
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006372static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
6373 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006374{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006375 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006376 struct drm_i915_private *dev_priv = dev->dev_private;
6377 int refclk;
6378
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006379 WARN_ON(!crtc_state->base.state);
6380
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006381 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02006382 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006383 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006384 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006385 refclk = dev_priv->vbt.lvds_ssc_freq;
6386 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006387 } else if (!IS_GEN2(dev)) {
6388 refclk = 96000;
6389 } else {
6390 refclk = 48000;
6391 }
6392
6393 return refclk;
6394}
6395
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006396static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006397{
Daniel Vetter7df00d72013-05-21 21:54:55 +02006398 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006399}
Daniel Vetterf47709a2013-03-28 10:42:02 +01006400
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006401static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
6402{
6403 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006404}
6405
Daniel Vetterf47709a2013-03-28 10:42:02 +01006406static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006407 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08006408 intel_clock_t *reduced_clock)
6409{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006410 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006411 u32 fp, fp2 = 0;
6412
6413 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006414 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006415 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006416 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006417 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006418 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006419 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006420 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006421 }
6422
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006423 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006424
Daniel Vetterf47709a2013-03-28 10:42:02 +01006425 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006426 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07006427 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006428 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006429 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006430 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006431 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006432 }
6433}
6434
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006435static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
6436 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006437{
6438 u32 reg_val;
6439
6440 /*
6441 * PLLB opamp always calibrates to max value of 0x3f, force enable it
6442 * and set it to a reasonable value instead.
6443 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006444 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006445 reg_val &= 0xffffff00;
6446 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006447 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006448
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006449 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006450 reg_val &= 0x8cffffff;
6451 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006452 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006453
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006454 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006455 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006456 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006457
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006458 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006459 reg_val &= 0x00ffffff;
6460 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006461 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006462}
6463
Daniel Vetterb5518422013-05-03 11:49:48 +02006464static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
6465 struct intel_link_m_n *m_n)
6466{
6467 struct drm_device *dev = crtc->base.dev;
6468 struct drm_i915_private *dev_priv = dev->dev_private;
6469 int pipe = crtc->pipe;
6470
Daniel Vettere3b95f12013-05-03 11:49:49 +02006471 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6472 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
6473 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
6474 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006475}
6476
6477static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07006478 struct intel_link_m_n *m_n,
6479 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02006480{
6481 struct drm_device *dev = crtc->base.dev;
6482 struct drm_i915_private *dev_priv = dev->dev_private;
6483 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006484 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02006485
6486 if (INTEL_INFO(dev)->gen >= 5) {
6487 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
6488 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
6489 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
6490 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07006491 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
6492 * for gen < 8) and if DRRS is supported (to make sure the
6493 * registers are not unnecessarily accessed).
6494 */
Durgadoss R44395bf2015-02-13 15:33:02 +05306495 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006496 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07006497 I915_WRITE(PIPE_DATA_M2(transcoder),
6498 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
6499 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
6500 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
6501 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
6502 }
Daniel Vetterb5518422013-05-03 11:49:48 +02006503 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02006504 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6505 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
6506 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
6507 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006508 }
6509}
6510
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306511void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006512{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306513 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
6514
6515 if (m_n == M1_N1) {
6516 dp_m_n = &crtc->config->dp_m_n;
6517 dp_m2_n2 = &crtc->config->dp_m2_n2;
6518 } else if (m_n == M2_N2) {
6519
6520 /*
6521 * M2_N2 registers are not supported. Hence m2_n2 divider value
6522 * needs to be programmed into M1_N1.
6523 */
6524 dp_m_n = &crtc->config->dp_m2_n2;
6525 } else {
6526 DRM_ERROR("Unsupported divider value\n");
6527 return;
6528 }
6529
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006530 if (crtc->config->has_pch_encoder)
6531 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006532 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306533 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006534}
6535
Ville Syrjäläd288f652014-10-28 13:20:22 +02006536static void vlv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006537 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006538{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006539 u32 dpll, dpll_md;
6540
6541 /*
6542 * Enable DPIO clock input. We should never disable the reference
6543 * clock for pipe B, since VGA hotplug / manual detection depends
6544 * on it.
6545 */
6546 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
6547 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
6548 /* We should never disable this, set it here for state tracking */
6549 if (crtc->pipe == PIPE_B)
6550 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
6551 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006552 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006553
Ville Syrjäläd288f652014-10-28 13:20:22 +02006554 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006555 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006556 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006557}
6558
Ville Syrjäläd288f652014-10-28 13:20:22 +02006559static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006560 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006561{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006562 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006563 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006564 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006565 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006566 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006567 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006568
Daniel Vetter09153002012-12-12 14:06:44 +01006569 mutex_lock(&dev_priv->dpio_lock);
6570
Ville Syrjäläd288f652014-10-28 13:20:22 +02006571 bestn = pipe_config->dpll.n;
6572 bestm1 = pipe_config->dpll.m1;
6573 bestm2 = pipe_config->dpll.m2;
6574 bestp1 = pipe_config->dpll.p1;
6575 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006576
Jesse Barnes89b667f2013-04-18 14:51:36 -07006577 /* See eDP HDMI DPIO driver vbios notes doc */
6578
6579 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006580 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006581 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006582
6583 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006584 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006585
6586 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006587 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006588 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006589 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006590
6591 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006592 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006593
6594 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006595 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
6596 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
6597 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006598 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07006599
6600 /*
6601 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
6602 * but we don't support that).
6603 * Note: don't use the DAC post divider as it seems unstable.
6604 */
6605 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006606 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006607
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006608 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006609 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006610
Jesse Barnes89b667f2013-04-18 14:51:36 -07006611 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02006612 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006613 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
6614 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006615 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03006616 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006617 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006618 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006619 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006620
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02006621 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07006622 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006623 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006624 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006625 0x0df40000);
6626 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006627 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006628 0x0df70000);
6629 } else { /* HDMI or VGA */
6630 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006631 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006632 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006633 0x0df70000);
6634 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006635 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006636 0x0df40000);
6637 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006638
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006639 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006640 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006641 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
6642 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006643 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006644 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006645
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006646 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01006647 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006648}
6649
Ville Syrjäläd288f652014-10-28 13:20:22 +02006650static void chv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006651 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006652{
Ville Syrjäläd288f652014-10-28 13:20:22 +02006653 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006654 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
6655 DPLL_VCO_ENABLE;
6656 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006657 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006658
Ville Syrjäläd288f652014-10-28 13:20:22 +02006659 pipe_config->dpll_hw_state.dpll_md =
6660 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006661}
6662
Ville Syrjäläd288f652014-10-28 13:20:22 +02006663static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006664 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006665{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006666 struct drm_device *dev = crtc->base.dev;
6667 struct drm_i915_private *dev_priv = dev->dev_private;
6668 int pipe = crtc->pipe;
6669 int dpll_reg = DPLL(crtc->pipe);
6670 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306671 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006672 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306673 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306674 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006675
Ville Syrjäläd288f652014-10-28 13:20:22 +02006676 bestn = pipe_config->dpll.n;
6677 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
6678 bestm1 = pipe_config->dpll.m1;
6679 bestm2 = pipe_config->dpll.m2 >> 22;
6680 bestp1 = pipe_config->dpll.p1;
6681 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306682 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306683 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306684 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006685
6686 /*
6687 * Enable Refclk and SSC
6688 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03006689 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02006690 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03006691
6692 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006693
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006694 /* p1 and p2 divider */
6695 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6696 5 << DPIO_CHV_S1_DIV_SHIFT |
6697 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6698 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6699 1 << DPIO_CHV_K_DIV_SHIFT);
6700
6701 /* Feedback post-divider - m2 */
6702 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6703
6704 /* Feedback refclk divider - n and m1 */
6705 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6706 DPIO_CHV_M1_DIV_BY_2 |
6707 1 << DPIO_CHV_N_DIV_SHIFT);
6708
6709 /* M2 fraction division */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306710 if (bestm2_frac)
6711 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006712
6713 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306714 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
6715 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
6716 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
6717 if (bestm2_frac)
6718 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
6719 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006720
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05306721 /* Program digital lock detect threshold */
6722 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
6723 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
6724 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
6725 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
6726 if (!bestm2_frac)
6727 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
6728 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
6729
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006730 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306731 if (vco == 5400000) {
6732 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
6733 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
6734 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
6735 tribuf_calcntr = 0x9;
6736 } else if (vco <= 6200000) {
6737 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
6738 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
6739 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6740 tribuf_calcntr = 0x9;
6741 } else if (vco <= 6480000) {
6742 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6743 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6744 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6745 tribuf_calcntr = 0x8;
6746 } else {
6747 /* Not supported. Apply the same limits as in the max case */
6748 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6749 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6750 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6751 tribuf_calcntr = 0;
6752 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006753 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6754
Ville Syrjälä968040b2015-03-11 22:52:08 +02006755 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306756 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
6757 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
6758 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
6759
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006760 /* AFC Recal */
6761 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6762 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6763 DPIO_AFC_RECAL);
6764
6765 mutex_unlock(&dev_priv->dpio_lock);
6766}
6767
Ville Syrjäläd288f652014-10-28 13:20:22 +02006768/**
6769 * vlv_force_pll_on - forcibly enable just the PLL
6770 * @dev_priv: i915 private structure
6771 * @pipe: pipe PLL to enable
6772 * @dpll: PLL configuration
6773 *
6774 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6775 * in cases where we need the PLL enabled even when @pipe is not going to
6776 * be enabled.
6777 */
6778void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
6779 const struct dpll *dpll)
6780{
6781 struct intel_crtc *crtc =
6782 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006783 struct intel_crtc_state pipe_config = {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006784 .base.crtc = &crtc->base,
Ville Syrjäläd288f652014-10-28 13:20:22 +02006785 .pixel_multiplier = 1,
6786 .dpll = *dpll,
6787 };
6788
6789 if (IS_CHERRYVIEW(dev)) {
6790 chv_update_pll(crtc, &pipe_config);
6791 chv_prepare_pll(crtc, &pipe_config);
6792 chv_enable_pll(crtc, &pipe_config);
6793 } else {
6794 vlv_update_pll(crtc, &pipe_config);
6795 vlv_prepare_pll(crtc, &pipe_config);
6796 vlv_enable_pll(crtc, &pipe_config);
6797 }
6798}
6799
6800/**
6801 * vlv_force_pll_off - forcibly disable just the PLL
6802 * @dev_priv: i915 private structure
6803 * @pipe: pipe PLL to disable
6804 *
6805 * Disable the PLL for @pipe. To be used in cases where we need
6806 * the PLL enabled even when @pipe is not going to be enabled.
6807 */
6808void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
6809{
6810 if (IS_CHERRYVIEW(dev))
6811 chv_disable_pll(to_i915(dev), pipe);
6812 else
6813 vlv_disable_pll(to_i915(dev), pipe);
6814}
6815
Daniel Vetterf47709a2013-03-28 10:42:02 +01006816static void i9xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006817 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01006818 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006819 int num_connectors)
6820{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006821 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006822 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006823 u32 dpll;
6824 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006825 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006826
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006827 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306828
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006829 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
6830 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006831
6832 dpll = DPLL_VGA_MODE_DIS;
6833
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006834 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006835 dpll |= DPLLB_MODE_LVDS;
6836 else
6837 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006838
Daniel Vetteref1b4602013-06-01 17:17:04 +02006839 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006840 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02006841 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006842 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02006843
6844 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006845 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006846
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006847 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006848 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006849
6850 /* compute bitmask from p1 value */
6851 if (IS_PINEVIEW(dev))
6852 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6853 else {
6854 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6855 if (IS_G4X(dev) && reduced_clock)
6856 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6857 }
6858 switch (clock->p2) {
6859 case 5:
6860 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6861 break;
6862 case 7:
6863 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6864 break;
6865 case 10:
6866 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6867 break;
6868 case 14:
6869 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6870 break;
6871 }
6872 if (INTEL_INFO(dev)->gen >= 4)
6873 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6874
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006875 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006876 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006877 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006878 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6879 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6880 else
6881 dpll |= PLL_REF_INPUT_DREFCLK;
6882
6883 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006884 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006885
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006886 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006887 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02006888 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006889 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006890 }
6891}
6892
Daniel Vetterf47709a2013-03-28 10:42:02 +01006893static void i8xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006894 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01006895 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006896 int num_connectors)
6897{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006898 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006899 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006900 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006901 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006902
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006903 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306904
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006905 dpll = DPLL_VGA_MODE_DIS;
6906
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006907 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006908 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6909 } else {
6910 if (clock->p1 == 2)
6911 dpll |= PLL_P1_DIVIDE_BY_TWO;
6912 else
6913 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6914 if (clock->p2 == 4)
6915 dpll |= PLL_P2_DIVIDE_BY_4;
6916 }
6917
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006918 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006919 dpll |= DPLL_DVO_2X_MODE;
6920
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006921 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006922 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6923 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6924 else
6925 dpll |= PLL_REF_INPUT_DREFCLK;
6926
6927 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006928 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006929}
6930
Daniel Vetter8a654f32013-06-01 17:16:22 +02006931static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006932{
6933 struct drm_device *dev = intel_crtc->base.dev;
6934 struct drm_i915_private *dev_priv = dev->dev_private;
6935 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006936 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02006937 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006938 &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006939 uint32_t crtc_vtotal, crtc_vblank_end;
6940 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006941
6942 /* We need to be careful not to changed the adjusted mode, for otherwise
6943 * the hw state checker will get angry at the mismatch. */
6944 crtc_vtotal = adjusted_mode->crtc_vtotal;
6945 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006946
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006947 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006948 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006949 crtc_vtotal -= 1;
6950 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006951
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006952 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006953 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6954 else
6955 vsyncshift = adjusted_mode->crtc_hsync_start -
6956 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006957 if (vsyncshift < 0)
6958 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006959 }
6960
6961 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006962 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006963
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006964 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006965 (adjusted_mode->crtc_hdisplay - 1) |
6966 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006967 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006968 (adjusted_mode->crtc_hblank_start - 1) |
6969 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006970 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006971 (adjusted_mode->crtc_hsync_start - 1) |
6972 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6973
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006974 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006975 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006976 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006977 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006978 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006979 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006980 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006981 (adjusted_mode->crtc_vsync_start - 1) |
6982 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6983
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006984 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6985 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6986 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6987 * bits. */
6988 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
6989 (pipe == PIPE_B || pipe == PIPE_C))
6990 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6991
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006992 /* pipesrc controls the size that is scaled from, which should
6993 * always be the user's requested size.
6994 */
6995 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006996 ((intel_crtc->config->pipe_src_w - 1) << 16) |
6997 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006998}
6999
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007000static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007001 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007002{
7003 struct drm_device *dev = crtc->base.dev;
7004 struct drm_i915_private *dev_priv = dev->dev_private;
7005 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7006 uint32_t tmp;
7007
7008 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007009 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7010 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007011 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007012 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7013 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007014 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007015 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7016 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007017
7018 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007019 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7020 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007021 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007022 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7023 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007024 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007025 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7026 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007027
7028 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007029 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7030 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7031 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007032 }
7033
7034 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007035 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7036 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7037
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007038 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7039 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007040}
7041
Daniel Vetterf6a83282014-02-11 15:28:57 -08007042void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007043 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007044{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007045 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7046 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7047 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7048 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007049
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007050 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7051 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7052 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7053 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007054
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007055 mode->flags = pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03007056
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007057 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7058 mode->flags |= pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03007059}
7060
Daniel Vetter84b046f2013-02-19 18:48:54 +01007061static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7062{
7063 struct drm_device *dev = intel_crtc->base.dev;
7064 struct drm_i915_private *dev_priv = dev->dev_private;
7065 uint32_t pipeconf;
7066
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007067 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007068
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007069 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7070 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7071 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007072
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007073 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007074 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007075
Daniel Vetterff9ce462013-04-24 14:57:17 +02007076 /* only g4x and later have fancy bpc/dither controls */
7077 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007078 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007079 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007080 pipeconf |= PIPECONF_DITHER_EN |
7081 PIPECONF_DITHER_TYPE_SP;
7082
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007083 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007084 case 18:
7085 pipeconf |= PIPECONF_6BPC;
7086 break;
7087 case 24:
7088 pipeconf |= PIPECONF_8BPC;
7089 break;
7090 case 30:
7091 pipeconf |= PIPECONF_10BPC;
7092 break;
7093 default:
7094 /* Case prevented by intel_choose_pipe_bpp_dither. */
7095 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007096 }
7097 }
7098
7099 if (HAS_PIPE_CXSR(dev)) {
7100 if (intel_crtc->lowfreq_avail) {
7101 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7102 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7103 } else {
7104 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007105 }
7106 }
7107
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007108 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007109 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007110 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007111 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7112 else
7113 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7114 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007115 pipeconf |= PIPECONF_PROGRESSIVE;
7116
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007117 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007118 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007119
Daniel Vetter84b046f2013-02-19 18:48:54 +01007120 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7121 POSTING_READ(PIPECONF(intel_crtc->pipe));
7122}
7123
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007124static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7125 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007126{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007127 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007128 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007129 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07007130 intel_clock_t clock, reduced_clock;
Daniel Vettera16af722013-04-30 14:01:44 +02007131 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007132 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01007133 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08007134 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007135 struct drm_atomic_state *state = crtc_state->base.state;
7136 struct drm_connector_state *connector_state;
7137 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007138
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007139 for (i = 0; i < state->num_connector; i++) {
7140 if (!state->connectors[i])
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007141 continue;
7142
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007143 connector_state = state->connector_states[i];
7144 if (connector_state->crtc != &crtc->base)
7145 continue;
7146
7147 encoder = to_intel_encoder(connector_state->best_encoder);
7148
Chris Wilson5eddb702010-09-11 13:48:45 +01007149 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007150 case INTEL_OUTPUT_LVDS:
7151 is_lvds = true;
7152 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007153 case INTEL_OUTPUT_DSI:
7154 is_dsi = true;
7155 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007156 default:
7157 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007158 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007159
Eric Anholtc751ce42010-03-25 11:48:48 -07007160 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08007161 }
7162
Jani Nikulaf2335332013-09-13 11:03:09 +03007163 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007164 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007165
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007166 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007167 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007168
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007169 /*
7170 * Returns a set of divisors for the desired target clock with
7171 * the given refclk, or FALSE. The returned values represent
7172 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7173 * 2) / p1 / p2.
7174 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007175 limit = intel_limit(crtc_state, refclk);
7176 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007177 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007178 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007179 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007180 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7181 return -EINVAL;
7182 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007183
Jani Nikulaf2335332013-09-13 11:03:09 +03007184 if (is_lvds && dev_priv->lvds_downclock_avail) {
7185 /*
7186 * Ensure we match the reduced clock's P to the target
7187 * clock. If the clocks don't match, we can't switch
7188 * the display clock by using the FP0/FP1. In such case
7189 * we will disable the LVDS downclock feature.
7190 */
7191 has_reduced_clock =
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007192 dev_priv->display.find_dpll(limit, crtc_state,
Jani Nikulaf2335332013-09-13 11:03:09 +03007193 dev_priv->lvds_downclock,
7194 refclk, &clock,
7195 &reduced_clock);
7196 }
7197 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007198 crtc_state->dpll.n = clock.n;
7199 crtc_state->dpll.m1 = clock.m1;
7200 crtc_state->dpll.m2 = clock.m2;
7201 crtc_state->dpll.p1 = clock.p1;
7202 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007203 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007204
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007205 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007206 i8xx_update_pll(crtc, crtc_state,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307207 has_reduced_clock ? &reduced_clock : NULL,
7208 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007209 } else if (IS_CHERRYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007210 chv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007211 } else if (IS_VALLEYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007212 vlv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007213 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007214 i9xx_update_pll(crtc, crtc_state,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007215 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02007216 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007217 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007218
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007219 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007220}
7221
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007222static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007223 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007224{
7225 struct drm_device *dev = crtc->base.dev;
7226 struct drm_i915_private *dev_priv = dev->dev_private;
7227 uint32_t tmp;
7228
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007229 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7230 return;
7231
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007232 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007233 if (!(tmp & PFIT_ENABLE))
7234 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007235
Daniel Vetter06922822013-07-11 13:35:40 +02007236 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007237 if (INTEL_INFO(dev)->gen < 4) {
7238 if (crtc->pipe != PIPE_B)
7239 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007240 } else {
7241 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7242 return;
7243 }
7244
Daniel Vetter06922822013-07-11 13:35:40 +02007245 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007246 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7247 if (INTEL_INFO(dev)->gen < 5)
7248 pipe_config->gmch_pfit.lvds_border_bits =
7249 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7250}
7251
Jesse Barnesacbec812013-09-20 11:29:32 -07007252static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007253 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007254{
7255 struct drm_device *dev = crtc->base.dev;
7256 struct drm_i915_private *dev_priv = dev->dev_private;
7257 int pipe = pipe_config->cpu_transcoder;
7258 intel_clock_t clock;
7259 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007260 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007261
Shobhit Kumarf573de52014-07-30 20:32:37 +05307262 /* In case of MIPI DPLL will not even be used */
7263 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
7264 return;
7265
Jesse Barnesacbec812013-09-20 11:29:32 -07007266 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007267 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07007268 mutex_unlock(&dev_priv->dpio_lock);
7269
7270 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7271 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7272 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7273 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7274 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7275
Ville Syrjäläf6466282013-10-14 14:50:31 +03007276 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007277
Ville Syrjäläf6466282013-10-14 14:50:31 +03007278 /* clock.dot is the fast clock */
7279 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07007280}
7281
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007282static void
7283i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7284 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007285{
7286 struct drm_device *dev = crtc->base.dev;
7287 struct drm_i915_private *dev_priv = dev->dev_private;
7288 u32 val, base, offset;
7289 int pipe = crtc->pipe, plane = crtc->plane;
7290 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007291 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007292 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007293 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007294
Damien Lespiau42a7b082015-02-05 19:35:13 +00007295 val = I915_READ(DSPCNTR(plane));
7296 if (!(val & DISPLAY_PLANE_ENABLE))
7297 return;
7298
Damien Lespiaud9806c92015-01-21 14:07:19 +00007299 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007300 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007301 DRM_DEBUG_KMS("failed to alloc fb\n");
7302 return;
7303 }
7304
Damien Lespiau1b842c82015-01-21 13:50:54 +00007305 fb = &intel_fb->base;
7306
Daniel Vetter18c52472015-02-10 17:16:09 +00007307 if (INTEL_INFO(dev)->gen >= 4) {
7308 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007309 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00007310 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7311 }
7312 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007313
7314 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007315 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007316 fb->pixel_format = fourcc;
7317 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007318
7319 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007320 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007321 offset = I915_READ(DSPTILEOFF(plane));
7322 else
7323 offset = I915_READ(DSPLINOFF(plane));
7324 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7325 } else {
7326 base = I915_READ(DSPADDR(plane));
7327 }
7328 plane_config->base = base;
7329
7330 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007331 fb->width = ((val >> 16) & 0xfff) + 1;
7332 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007333
7334 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007335 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007336
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007337 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00007338 fb->pixel_format,
7339 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007340
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007341 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007342
Damien Lespiau2844a922015-01-20 12:51:48 +00007343 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7344 pipe_name(pipe), plane, fb->width, fb->height,
7345 fb->bits_per_pixel, base, fb->pitches[0],
7346 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007347
Damien Lespiau2d140302015-02-05 17:22:18 +00007348 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007349}
7350
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007351static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007352 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007353{
7354 struct drm_device *dev = crtc->base.dev;
7355 struct drm_i915_private *dev_priv = dev->dev_private;
7356 int pipe = pipe_config->cpu_transcoder;
7357 enum dpio_channel port = vlv_pipe_to_channel(pipe);
7358 intel_clock_t clock;
7359 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
7360 int refclk = 100000;
7361
7362 mutex_lock(&dev_priv->dpio_lock);
7363 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
7364 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
7365 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
7366 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
7367 mutex_unlock(&dev_priv->dpio_lock);
7368
7369 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
7370 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
7371 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
7372 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
7373 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
7374
7375 chv_clock(refclk, &clock);
7376
7377 /* clock.dot is the fast clock */
7378 pipe_config->port_clock = clock.dot / 5;
7379}
7380
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007381static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007382 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007383{
7384 struct drm_device *dev = crtc->base.dev;
7385 struct drm_i915_private *dev_priv = dev->dev_private;
7386 uint32_t tmp;
7387
Daniel Vetterf458ebb2014-09-30 10:56:39 +02007388 if (!intel_display_power_is_enabled(dev_priv,
7389 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02007390 return false;
7391
Daniel Vettere143a212013-07-04 12:01:15 +02007392 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007393 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007394
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007395 tmp = I915_READ(PIPECONF(crtc->pipe));
7396 if (!(tmp & PIPECONF_ENABLE))
7397 return false;
7398
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007399 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
7400 switch (tmp & PIPECONF_BPC_MASK) {
7401 case PIPECONF_6BPC:
7402 pipe_config->pipe_bpp = 18;
7403 break;
7404 case PIPECONF_8BPC:
7405 pipe_config->pipe_bpp = 24;
7406 break;
7407 case PIPECONF_10BPC:
7408 pipe_config->pipe_bpp = 30;
7409 break;
7410 default:
7411 break;
7412 }
7413 }
7414
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007415 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
7416 pipe_config->limited_color_range = true;
7417
Ville Syrjälä282740f2013-09-04 18:30:03 +03007418 if (INTEL_INFO(dev)->gen < 4)
7419 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
7420
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007421 intel_get_pipe_timings(crtc, pipe_config);
7422
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007423 i9xx_get_pfit_config(crtc, pipe_config);
7424
Daniel Vetter6c49f242013-06-06 12:45:25 +02007425 if (INTEL_INFO(dev)->gen >= 4) {
7426 tmp = I915_READ(DPLL_MD(crtc->pipe));
7427 pipe_config->pixel_multiplier =
7428 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
7429 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007430 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02007431 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
7432 tmp = I915_READ(DPLL(crtc->pipe));
7433 pipe_config->pixel_multiplier =
7434 ((tmp & SDVO_MULTIPLIER_MASK)
7435 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
7436 } else {
7437 /* Note that on i915G/GM the pixel multiplier is in the sdvo
7438 * port and will be fixed up in the encoder->get_config
7439 * function. */
7440 pipe_config->pixel_multiplier = 1;
7441 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007442 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
7443 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007444 /*
7445 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
7446 * on 830. Filter it out here so that we don't
7447 * report errors due to that.
7448 */
7449 if (IS_I830(dev))
7450 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
7451
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007452 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
7453 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03007454 } else {
7455 /* Mask out read-only status bits. */
7456 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
7457 DPLL_PORTC_READY_MASK |
7458 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007459 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02007460
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007461 if (IS_CHERRYVIEW(dev))
7462 chv_crtc_clock_get(crtc, pipe_config);
7463 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07007464 vlv_crtc_clock_get(crtc, pipe_config);
7465 else
7466 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03007467
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007468 return true;
7469}
7470
Paulo Zanonidde86e22012-12-01 12:04:25 -02007471static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07007472{
7473 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007474 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007475 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007476 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007477 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007478 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07007479 bool has_ck505 = false;
7480 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007481
7482 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01007483 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07007484 switch (encoder->type) {
7485 case INTEL_OUTPUT_LVDS:
7486 has_panel = true;
7487 has_lvds = true;
7488 break;
7489 case INTEL_OUTPUT_EDP:
7490 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03007491 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07007492 has_cpu_edp = true;
7493 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007494 default:
7495 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007496 }
7497 }
7498
Keith Packard99eb6a02011-09-26 14:29:12 -07007499 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007500 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07007501 can_ssc = has_ck505;
7502 } else {
7503 has_ck505 = false;
7504 can_ssc = true;
7505 }
7506
Imre Deak2de69052013-05-08 13:14:04 +03007507 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
7508 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007509
7510 /* Ironlake: try to setup display ref clock before DPLL
7511 * enabling. This is only under driver's control after
7512 * PCH B stepping, previous chipset stepping should be
7513 * ignoring this setting.
7514 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007515 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007516
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007517 /* As we must carefully and slowly disable/enable each source in turn,
7518 * compute the final state we want first and check if we need to
7519 * make any changes at all.
7520 */
7521 final = val;
7522 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07007523 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007524 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07007525 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007526 final |= DREF_NONSPREAD_SOURCE_ENABLE;
7527
7528 final &= ~DREF_SSC_SOURCE_MASK;
7529 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
7530 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007531
Keith Packard199e5d72011-09-22 12:01:57 -07007532 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007533 final |= DREF_SSC_SOURCE_ENABLE;
7534
7535 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7536 final |= DREF_SSC1_ENABLE;
7537
7538 if (has_cpu_edp) {
7539 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7540 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
7541 else
7542 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
7543 } else
7544 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
7545 } else {
7546 final |= DREF_SSC_SOURCE_DISABLE;
7547 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
7548 }
7549
7550 if (final == val)
7551 return;
7552
7553 /* Always enable nonspread source */
7554 val &= ~DREF_NONSPREAD_SOURCE_MASK;
7555
7556 if (has_ck505)
7557 val |= DREF_NONSPREAD_CK505_ENABLE;
7558 else
7559 val |= DREF_NONSPREAD_SOURCE_ENABLE;
7560
7561 if (has_panel) {
7562 val &= ~DREF_SSC_SOURCE_MASK;
7563 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007564
Keith Packard199e5d72011-09-22 12:01:57 -07007565 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07007566 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007567 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007568 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02007569 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007570 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007571
7572 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007573 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007574 POSTING_READ(PCH_DREF_CONTROL);
7575 udelay(200);
7576
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007577 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007578
7579 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07007580 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07007581 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007582 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007583 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02007584 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007585 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07007586 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007587 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007588
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007589 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007590 POSTING_READ(PCH_DREF_CONTROL);
7591 udelay(200);
7592 } else {
7593 DRM_DEBUG_KMS("Disabling SSC entirely\n");
7594
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007595 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07007596
7597 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007598 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007599
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007600 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007601 POSTING_READ(PCH_DREF_CONTROL);
7602 udelay(200);
7603
7604 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007605 val &= ~DREF_SSC_SOURCE_MASK;
7606 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007607
7608 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007609 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007610
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007611 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007612 POSTING_READ(PCH_DREF_CONTROL);
7613 udelay(200);
7614 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007615
7616 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007617}
7618
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007619static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007620{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007621 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007622
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007623 tmp = I915_READ(SOUTH_CHICKEN2);
7624 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
7625 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007626
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007627 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
7628 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
7629 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02007630
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007631 tmp = I915_READ(SOUTH_CHICKEN2);
7632 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
7633 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007634
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007635 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
7636 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
7637 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007638}
7639
7640/* WaMPhyProgramming:hsw */
7641static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
7642{
7643 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007644
7645 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
7646 tmp &= ~(0xFF << 24);
7647 tmp |= (0x12 << 24);
7648 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
7649
Paulo Zanonidde86e22012-12-01 12:04:25 -02007650 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
7651 tmp |= (1 << 11);
7652 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
7653
7654 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
7655 tmp |= (1 << 11);
7656 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
7657
Paulo Zanonidde86e22012-12-01 12:04:25 -02007658 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
7659 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7660 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
7661
7662 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
7663 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7664 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
7665
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007666 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
7667 tmp &= ~(7 << 13);
7668 tmp |= (5 << 13);
7669 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007670
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007671 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
7672 tmp &= ~(7 << 13);
7673 tmp |= (5 << 13);
7674 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007675
7676 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
7677 tmp &= ~0xFF;
7678 tmp |= 0x1C;
7679 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
7680
7681 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
7682 tmp &= ~0xFF;
7683 tmp |= 0x1C;
7684 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
7685
7686 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
7687 tmp &= ~(0xFF << 16);
7688 tmp |= (0x1C << 16);
7689 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
7690
7691 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
7692 tmp &= ~(0xFF << 16);
7693 tmp |= (0x1C << 16);
7694 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
7695
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007696 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
7697 tmp |= (1 << 27);
7698 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007699
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007700 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
7701 tmp |= (1 << 27);
7702 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007703
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007704 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
7705 tmp &= ~(0xF << 28);
7706 tmp |= (4 << 28);
7707 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007708
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007709 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
7710 tmp &= ~(0xF << 28);
7711 tmp |= (4 << 28);
7712 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007713}
7714
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007715/* Implements 3 different sequences from BSpec chapter "Display iCLK
7716 * Programming" based on the parameters passed:
7717 * - Sequence to enable CLKOUT_DP
7718 * - Sequence to enable CLKOUT_DP without spread
7719 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
7720 */
7721static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
7722 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007723{
7724 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007725 uint32_t reg, tmp;
7726
7727 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
7728 with_spread = true;
7729 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
7730 with_fdi, "LP PCH doesn't have FDI\n"))
7731 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007732
7733 mutex_lock(&dev_priv->dpio_lock);
7734
7735 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7736 tmp &= ~SBI_SSCCTL_DISABLE;
7737 tmp |= SBI_SSCCTL_PATHALT;
7738 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7739
7740 udelay(24);
7741
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007742 if (with_spread) {
7743 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7744 tmp &= ~SBI_SSCCTL_PATHALT;
7745 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007746
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007747 if (with_fdi) {
7748 lpt_reset_fdi_mphy(dev_priv);
7749 lpt_program_fdi_mphy(dev_priv);
7750 }
7751 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02007752
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007753 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7754 SBI_GEN0 : SBI_DBUFF0;
7755 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7756 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7757 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01007758
7759 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007760}
7761
Paulo Zanoni47701c32013-07-23 11:19:25 -03007762/* Sequence to disable CLKOUT_DP */
7763static void lpt_disable_clkout_dp(struct drm_device *dev)
7764{
7765 struct drm_i915_private *dev_priv = dev->dev_private;
7766 uint32_t reg, tmp;
7767
7768 mutex_lock(&dev_priv->dpio_lock);
7769
7770 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7771 SBI_GEN0 : SBI_DBUFF0;
7772 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7773 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7774 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7775
7776 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7777 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7778 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7779 tmp |= SBI_SSCCTL_PATHALT;
7780 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7781 udelay(32);
7782 }
7783 tmp |= SBI_SSCCTL_DISABLE;
7784 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7785 }
7786
7787 mutex_unlock(&dev_priv->dpio_lock);
7788}
7789
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007790static void lpt_init_pch_refclk(struct drm_device *dev)
7791{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007792 struct intel_encoder *encoder;
7793 bool has_vga = false;
7794
Damien Lespiaub2784e12014-08-05 11:29:37 +01007795 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007796 switch (encoder->type) {
7797 case INTEL_OUTPUT_ANALOG:
7798 has_vga = true;
7799 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007800 default:
7801 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007802 }
7803 }
7804
Paulo Zanoni47701c32013-07-23 11:19:25 -03007805 if (has_vga)
7806 lpt_enable_clkout_dp(dev, true, true);
7807 else
7808 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007809}
7810
Paulo Zanonidde86e22012-12-01 12:04:25 -02007811/*
7812 * Initialize reference clocks when the driver loads
7813 */
7814void intel_init_pch_refclk(struct drm_device *dev)
7815{
7816 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7817 ironlake_init_pch_refclk(dev);
7818 else if (HAS_PCH_LPT(dev))
7819 lpt_init_pch_refclk(dev);
7820}
7821
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007822static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007823{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007824 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007825 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007826 struct drm_atomic_state *state = crtc_state->base.state;
7827 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007828 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007829 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007830 bool is_lvds = false;
7831
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007832 for (i = 0; i < state->num_connector; i++) {
7833 if (!state->connectors[i])
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007834 continue;
7835
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007836 connector_state = state->connector_states[i];
7837 if (connector_state->crtc != crtc_state->base.crtc)
7838 continue;
7839
7840 encoder = to_intel_encoder(connector_state->best_encoder);
7841
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007842 switch (encoder->type) {
7843 case INTEL_OUTPUT_LVDS:
7844 is_lvds = true;
7845 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007846 default:
7847 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007848 }
7849 num_connectors++;
7850 }
7851
7852 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007853 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007854 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007855 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007856 }
7857
7858 return 120000;
7859}
7860
Daniel Vetter6ff93602013-04-19 11:24:36 +02007861static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03007862{
7863 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
7864 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7865 int pipe = intel_crtc->pipe;
7866 uint32_t val;
7867
Daniel Vetter78114072013-06-13 00:54:57 +02007868 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03007869
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007870 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03007871 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007872 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007873 break;
7874 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007875 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007876 break;
7877 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007878 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007879 break;
7880 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007881 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007882 break;
7883 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03007884 /* Case prevented by intel_choose_pipe_bpp_dither. */
7885 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03007886 }
7887
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007888 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03007889 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7890
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007891 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03007892 val |= PIPECONF_INTERLACED_ILK;
7893 else
7894 val |= PIPECONF_PROGRESSIVE;
7895
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007896 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007897 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007898
Paulo Zanonic8203562012-09-12 10:06:29 -03007899 I915_WRITE(PIPECONF(pipe), val);
7900 POSTING_READ(PIPECONF(pipe));
7901}
7902
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007903/*
7904 * Set up the pipe CSC unit.
7905 *
7906 * Currently only full range RGB to limited range RGB conversion
7907 * is supported, but eventually this should handle various
7908 * RGB<->YCbCr scenarios as well.
7909 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01007910static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007911{
7912 struct drm_device *dev = crtc->dev;
7913 struct drm_i915_private *dev_priv = dev->dev_private;
7914 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7915 int pipe = intel_crtc->pipe;
7916 uint16_t coeff = 0x7800; /* 1.0 */
7917
7918 /*
7919 * TODO: Check what kind of values actually come out of the pipe
7920 * with these coeff/postoff values and adjust to get the best
7921 * accuracy. Perhaps we even need to take the bpc value into
7922 * consideration.
7923 */
7924
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007925 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007926 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
7927
7928 /*
7929 * GY/GU and RY/RU should be the other way around according
7930 * to BSpec, but reality doesn't agree. Just set them up in
7931 * a way that results in the correct picture.
7932 */
7933 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
7934 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
7935
7936 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
7937 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
7938
7939 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
7940 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
7941
7942 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
7943 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
7944 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
7945
7946 if (INTEL_INFO(dev)->gen > 6) {
7947 uint16_t postoff = 0;
7948
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007949 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02007950 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007951
7952 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
7953 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
7954 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
7955
7956 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
7957 } else {
7958 uint32_t mode = CSC_MODE_YUV_TO_RGB;
7959
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007960 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007961 mode |= CSC_BLACK_SCREEN_OFFSET;
7962
7963 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
7964 }
7965}
7966
Daniel Vetter6ff93602013-04-19 11:24:36 +02007967static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007968{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007969 struct drm_device *dev = crtc->dev;
7970 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007971 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007972 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007973 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007974 uint32_t val;
7975
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007976 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007977
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007978 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007979 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7980
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007981 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007982 val |= PIPECONF_INTERLACED_ILK;
7983 else
7984 val |= PIPECONF_PROGRESSIVE;
7985
Paulo Zanoni702e7a52012-10-23 18:29:59 -02007986 I915_WRITE(PIPECONF(cpu_transcoder), val);
7987 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007988
7989 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
7990 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007991
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05307992 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007993 val = 0;
7994
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007995 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007996 case 18:
7997 val |= PIPEMISC_DITHER_6_BPC;
7998 break;
7999 case 24:
8000 val |= PIPEMISC_DITHER_8_BPC;
8001 break;
8002 case 30:
8003 val |= PIPEMISC_DITHER_10_BPC;
8004 break;
8005 case 36:
8006 val |= PIPEMISC_DITHER_12_BPC;
8007 break;
8008 default:
8009 /* Case prevented by pipe_config_set_bpp. */
8010 BUG();
8011 }
8012
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008013 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008014 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8015
8016 I915_WRITE(PIPEMISC(pipe), val);
8017 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008018}
8019
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008020static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008021 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008022 intel_clock_t *clock,
8023 bool *has_reduced_clock,
8024 intel_clock_t *reduced_clock)
8025{
8026 struct drm_device *dev = crtc->dev;
8027 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008028 int refclk;
8029 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02008030 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008031
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008032 is_lvds = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008033
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008034 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008035
8036 /*
8037 * Returns a set of divisors for the desired target clock with the given
8038 * refclk, or FALSE. The returned values represent the clock equation:
8039 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8040 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008041 limit = intel_limit(crtc_state, refclk);
8042 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008043 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008044 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008045 if (!ret)
8046 return false;
8047
8048 if (is_lvds && dev_priv->lvds_downclock_avail) {
8049 /*
8050 * Ensure we match the reduced clock's P to the target clock.
8051 * If the clocks don't match, we can't switch the display clock
8052 * by using the FP0/FP1. In such case we will disable the LVDS
8053 * downclock feature.
8054 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02008055 *has_reduced_clock =
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008056 dev_priv->display.find_dpll(limit, crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008057 dev_priv->lvds_downclock,
8058 refclk, clock,
8059 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008060 }
8061
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008062 return true;
8063}
8064
Paulo Zanonid4b19312012-11-29 11:29:32 -02008065int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8066{
8067 /*
8068 * Account for spread spectrum to avoid
8069 * oversubscribing the link. Max center spread
8070 * is 2.5%; use 5% for safety's sake.
8071 */
8072 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008073 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008074}
8075
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008076static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008077{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008078 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008079}
8080
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008081static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008082 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008083 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008084 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008085{
8086 struct drm_crtc *crtc = &intel_crtc->base;
8087 struct drm_device *dev = crtc->dev;
8088 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008089 struct drm_atomic_state *state = crtc_state->base.state;
8090 struct drm_connector_state *connector_state;
8091 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008092 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008093 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008094 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008095
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008096 for (i = 0; i < state->num_connector; i++) {
8097 if (!state->connectors[i])
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02008098 continue;
8099
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008100 connector_state = state->connector_states[i];
8101 if (connector_state->crtc != crtc_state->base.crtc)
8102 continue;
8103
8104 encoder = to_intel_encoder(connector_state->best_encoder);
8105
8106 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008107 case INTEL_OUTPUT_LVDS:
8108 is_lvds = true;
8109 break;
8110 case INTEL_OUTPUT_SDVO:
8111 case INTEL_OUTPUT_HDMI:
8112 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008113 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008114 default:
8115 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008116 }
8117
8118 num_connectors++;
8119 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008120
Chris Wilsonc1858122010-12-03 21:35:48 +00008121 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008122 factor = 21;
8123 if (is_lvds) {
8124 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008125 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008126 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008127 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008128 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008129 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008130
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008131 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008132 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008133
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008134 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8135 *fp2 |= FP_CB_TUNE;
8136
Chris Wilson5eddb702010-09-11 13:48:45 +01008137 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008138
Eric Anholta07d6782011-03-30 13:01:08 -07008139 if (is_lvds)
8140 dpll |= DPLLB_MODE_LVDS;
8141 else
8142 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008143
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008144 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008145 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008146
8147 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008148 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008149 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008150 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008151
Eric Anholta07d6782011-03-30 13:01:08 -07008152 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008153 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008154 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008155 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008156
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008157 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008158 case 5:
8159 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8160 break;
8161 case 7:
8162 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8163 break;
8164 case 10:
8165 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8166 break;
8167 case 14:
8168 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8169 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008170 }
8171
Daniel Vetterb4c09f32013-04-30 14:01:42 +02008172 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008173 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008174 else
8175 dpll |= PLL_REF_INPUT_DREFCLK;
8176
Daniel Vetter959e16d2013-06-05 13:34:21 +02008177 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008178}
8179
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008180static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8181 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008182{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008183 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008184 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008185 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03008186 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01008187 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008188 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008189
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03008190 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008191
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008192 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8193 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
8194
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008195 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008196 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008197 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008198 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8199 return -EINVAL;
8200 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01008201 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008202 if (!crtc_state->clock_set) {
8203 crtc_state->dpll.n = clock.n;
8204 crtc_state->dpll.m1 = clock.m1;
8205 crtc_state->dpll.m2 = clock.m2;
8206 crtc_state->dpll.p1 = clock.p1;
8207 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008208 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008209
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008210 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008211 if (crtc_state->has_pch_encoder) {
8212 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008213 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008214 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008215
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008216 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008217 &fp, &reduced_clock,
8218 has_reduced_clock ? &fp2 : NULL);
8219
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008220 crtc_state->dpll_hw_state.dpll = dpll;
8221 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008222 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008223 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008224 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008225 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008226
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008227 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008228 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03008229 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008230 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07008231 return -EINVAL;
8232 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008233 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008234
Rodrigo Viviab585de2015-03-24 12:40:09 -07008235 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008236 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02008237 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008238 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008239
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008240 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008241}
8242
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008243static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8244 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008245{
8246 struct drm_device *dev = crtc->base.dev;
8247 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008248 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008249
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008250 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8251 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8252 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8253 & ~TU_SIZE_MASK;
8254 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8255 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8256 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8257}
8258
8259static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8260 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008261 struct intel_link_m_n *m_n,
8262 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008263{
8264 struct drm_device *dev = crtc->base.dev;
8265 struct drm_i915_private *dev_priv = dev->dev_private;
8266 enum pipe pipe = crtc->pipe;
8267
8268 if (INTEL_INFO(dev)->gen >= 5) {
8269 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8270 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8271 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8272 & ~TU_SIZE_MASK;
8273 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8274 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8275 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008276 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8277 * gen < 8) and if DRRS is supported (to make sure the
8278 * registers are not unnecessarily read).
8279 */
8280 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008281 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008282 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8283 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8284 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8285 & ~TU_SIZE_MASK;
8286 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8287 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8288 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8289 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008290 } else {
8291 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8292 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8293 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8294 & ~TU_SIZE_MASK;
8295 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8296 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8297 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8298 }
8299}
8300
8301void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008302 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008303{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008304 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008305 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8306 else
8307 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008308 &pipe_config->dp_m_n,
8309 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008310}
8311
Daniel Vetter72419202013-04-04 13:28:53 +02008312static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008313 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008314{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008315 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008316 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008317}
8318
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008319static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008320 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008321{
8322 struct drm_device *dev = crtc->base.dev;
8323 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07008324 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8325 uint32_t ps_ctrl = 0;
8326 int id = -1;
8327 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008328
Chandra Kondurua1b22782015-04-07 15:28:45 -07008329 /* find scaler attached to this pipe */
8330 for (i = 0; i < crtc->num_scalers; i++) {
8331 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8332 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8333 id = i;
8334 pipe_config->pch_pfit.enabled = true;
8335 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8336 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8337 break;
8338 }
8339 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008340
Chandra Kondurua1b22782015-04-07 15:28:45 -07008341 scaler_state->scaler_id = id;
8342 if (id >= 0) {
8343 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8344 } else {
8345 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008346 }
8347}
8348
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008349static void
8350skylake_get_initial_plane_config(struct intel_crtc *crtc,
8351 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008352{
8353 struct drm_device *dev = crtc->base.dev;
8354 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00008355 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008356 int pipe = crtc->pipe;
8357 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008358 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008359 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008360 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008361
Damien Lespiaud9806c92015-01-21 14:07:19 +00008362 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008363 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008364 DRM_DEBUG_KMS("failed to alloc fb\n");
8365 return;
8366 }
8367
Damien Lespiau1b842c82015-01-21 13:50:54 +00008368 fb = &intel_fb->base;
8369
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008370 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00008371 if (!(val & PLANE_CTL_ENABLE))
8372 goto error;
8373
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008374 pixel_format = val & PLANE_CTL_FORMAT_MASK;
8375 fourcc = skl_format_to_fourcc(pixel_format,
8376 val & PLANE_CTL_ORDER_RGBX,
8377 val & PLANE_CTL_ALPHA_MASK);
8378 fb->pixel_format = fourcc;
8379 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
8380
Damien Lespiau40f46282015-02-27 11:15:21 +00008381 tiling = val & PLANE_CTL_TILED_MASK;
8382 switch (tiling) {
8383 case PLANE_CTL_TILED_LINEAR:
8384 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
8385 break;
8386 case PLANE_CTL_TILED_X:
8387 plane_config->tiling = I915_TILING_X;
8388 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8389 break;
8390 case PLANE_CTL_TILED_Y:
8391 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
8392 break;
8393 case PLANE_CTL_TILED_YF:
8394 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
8395 break;
8396 default:
8397 MISSING_CASE(tiling);
8398 goto error;
8399 }
8400
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008401 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
8402 plane_config->base = base;
8403
8404 offset = I915_READ(PLANE_OFFSET(pipe, 0));
8405
8406 val = I915_READ(PLANE_SIZE(pipe, 0));
8407 fb->height = ((val >> 16) & 0xfff) + 1;
8408 fb->width = ((val >> 0) & 0x1fff) + 1;
8409
8410 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00008411 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
8412 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008413 fb->pitches[0] = (val & 0x3ff) * stride_mult;
8414
8415 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008416 fb->pixel_format,
8417 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008418
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008419 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008420
8421 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8422 pipe_name(pipe), fb->width, fb->height,
8423 fb->bits_per_pixel, base, fb->pitches[0],
8424 plane_config->size);
8425
Damien Lespiau2d140302015-02-05 17:22:18 +00008426 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008427 return;
8428
8429error:
8430 kfree(fb);
8431}
8432
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008433static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008434 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008435{
8436 struct drm_device *dev = crtc->base.dev;
8437 struct drm_i915_private *dev_priv = dev->dev_private;
8438 uint32_t tmp;
8439
8440 tmp = I915_READ(PF_CTL(crtc->pipe));
8441
8442 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008443 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008444 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
8445 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008446
8447 /* We currently do not free assignements of panel fitters on
8448 * ivb/hsw (since we don't use the higher upscaling modes which
8449 * differentiates them) so just WARN about this case for now. */
8450 if (IS_GEN7(dev)) {
8451 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
8452 PF_PIPE_SEL_IVB(crtc->pipe));
8453 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008454 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008455}
8456
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008457static void
8458ironlake_get_initial_plane_config(struct intel_crtc *crtc,
8459 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008460{
8461 struct drm_device *dev = crtc->base.dev;
8462 struct drm_i915_private *dev_priv = dev->dev_private;
8463 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008464 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008465 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008466 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008467 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008468 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008469
Damien Lespiau42a7b082015-02-05 19:35:13 +00008470 val = I915_READ(DSPCNTR(pipe));
8471 if (!(val & DISPLAY_PLANE_ENABLE))
8472 return;
8473
Damien Lespiaud9806c92015-01-21 14:07:19 +00008474 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008475 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008476 DRM_DEBUG_KMS("failed to alloc fb\n");
8477 return;
8478 }
8479
Damien Lespiau1b842c82015-01-21 13:50:54 +00008480 fb = &intel_fb->base;
8481
Daniel Vetter18c52472015-02-10 17:16:09 +00008482 if (INTEL_INFO(dev)->gen >= 4) {
8483 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008484 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008485 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8486 }
8487 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008488
8489 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008490 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008491 fb->pixel_format = fourcc;
8492 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008493
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008494 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008495 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008496 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008497 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00008498 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008499 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008500 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008501 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008502 }
8503 plane_config->base = base;
8504
8505 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008506 fb->width = ((val >> 16) & 0xfff) + 1;
8507 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008508
8509 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008510 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008511
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008512 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008513 fb->pixel_format,
8514 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008515
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008516 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008517
Damien Lespiau2844a922015-01-20 12:51:48 +00008518 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8519 pipe_name(pipe), fb->width, fb->height,
8520 fb->bits_per_pixel, base, fb->pitches[0],
8521 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008522
Damien Lespiau2d140302015-02-05 17:22:18 +00008523 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008524}
8525
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008526static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008527 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008528{
8529 struct drm_device *dev = crtc->base.dev;
8530 struct drm_i915_private *dev_priv = dev->dev_private;
8531 uint32_t tmp;
8532
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008533 if (!intel_display_power_is_enabled(dev_priv,
8534 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03008535 return false;
8536
Daniel Vettere143a212013-07-04 12:01:15 +02008537 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008538 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008539
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008540 tmp = I915_READ(PIPECONF(crtc->pipe));
8541 if (!(tmp & PIPECONF_ENABLE))
8542 return false;
8543
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008544 switch (tmp & PIPECONF_BPC_MASK) {
8545 case PIPECONF_6BPC:
8546 pipe_config->pipe_bpp = 18;
8547 break;
8548 case PIPECONF_8BPC:
8549 pipe_config->pipe_bpp = 24;
8550 break;
8551 case PIPECONF_10BPC:
8552 pipe_config->pipe_bpp = 30;
8553 break;
8554 case PIPECONF_12BPC:
8555 pipe_config->pipe_bpp = 36;
8556 break;
8557 default:
8558 break;
8559 }
8560
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008561 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
8562 pipe_config->limited_color_range = true;
8563
Daniel Vetterab9412b2013-05-03 11:49:46 +02008564 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02008565 struct intel_shared_dpll *pll;
8566
Daniel Vetter88adfff2013-03-28 10:42:01 +01008567 pipe_config->has_pch_encoder = true;
8568
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008569 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
8570 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8571 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02008572
8573 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008574
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008575 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02008576 pipe_config->shared_dpll =
8577 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008578 } else {
8579 tmp = I915_READ(PCH_DPLL_SEL);
8580 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
8581 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
8582 else
8583 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
8584 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02008585
8586 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
8587
8588 WARN_ON(!pll->get_hw_state(dev_priv, pll,
8589 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008590
8591 tmp = pipe_config->dpll_hw_state.dpll;
8592 pipe_config->pixel_multiplier =
8593 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
8594 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008595
8596 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008597 } else {
8598 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008599 }
8600
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008601 intel_get_pipe_timings(crtc, pipe_config);
8602
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008603 ironlake_get_pfit_config(crtc, pipe_config);
8604
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008605 return true;
8606}
8607
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008608static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
8609{
8610 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008611 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008612
Damien Lespiaud3fcc802014-05-13 23:32:22 +01008613 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05008614 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008615 pipe_name(crtc->pipe));
8616
Rob Clarke2c719b2014-12-15 13:56:32 -05008617 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
8618 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
8619 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
8620 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
8621 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
8622 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008623 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03008624 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05008625 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03008626 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008627 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008628 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008629 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008630 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008631 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008632
Paulo Zanoni9926ada2014-04-01 19:39:47 -03008633 /*
8634 * In theory we can still leave IRQs enabled, as long as only the HPD
8635 * interrupts remain enabled. We used to check for that, but since it's
8636 * gen-specific and since we only disable LCPLL after we fully disable
8637 * the interrupts, the check below should be enough.
8638 */
Rob Clarke2c719b2014-12-15 13:56:32 -05008639 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008640}
8641
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008642static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
8643{
8644 struct drm_device *dev = dev_priv->dev;
8645
8646 if (IS_HASWELL(dev))
8647 return I915_READ(D_COMP_HSW);
8648 else
8649 return I915_READ(D_COMP_BDW);
8650}
8651
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008652static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
8653{
8654 struct drm_device *dev = dev_priv->dev;
8655
8656 if (IS_HASWELL(dev)) {
8657 mutex_lock(&dev_priv->rps.hw_lock);
8658 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
8659 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03008660 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008661 mutex_unlock(&dev_priv->rps.hw_lock);
8662 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008663 I915_WRITE(D_COMP_BDW, val);
8664 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008665 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008666}
8667
8668/*
8669 * This function implements pieces of two sequences from BSpec:
8670 * - Sequence for display software to disable LCPLL
8671 * - Sequence for display software to allow package C8+
8672 * The steps implemented here are just the steps that actually touch the LCPLL
8673 * register. Callers should take care of disabling all the display engine
8674 * functions, doing the mode unset, fixing interrupts, etc.
8675 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008676static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
8677 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008678{
8679 uint32_t val;
8680
8681 assert_can_disable_lcpll(dev_priv);
8682
8683 val = I915_READ(LCPLL_CTL);
8684
8685 if (switch_to_fclk) {
8686 val |= LCPLL_CD_SOURCE_FCLK;
8687 I915_WRITE(LCPLL_CTL, val);
8688
8689 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
8690 LCPLL_CD_SOURCE_FCLK_DONE, 1))
8691 DRM_ERROR("Switching to FCLK failed\n");
8692
8693 val = I915_READ(LCPLL_CTL);
8694 }
8695
8696 val |= LCPLL_PLL_DISABLE;
8697 I915_WRITE(LCPLL_CTL, val);
8698 POSTING_READ(LCPLL_CTL);
8699
8700 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
8701 DRM_ERROR("LCPLL still locked\n");
8702
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008703 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008704 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008705 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008706 ndelay(100);
8707
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008708 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
8709 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008710 DRM_ERROR("D_COMP RCOMP still in progress\n");
8711
8712 if (allow_power_down) {
8713 val = I915_READ(LCPLL_CTL);
8714 val |= LCPLL_POWER_DOWN_ALLOW;
8715 I915_WRITE(LCPLL_CTL, val);
8716 POSTING_READ(LCPLL_CTL);
8717 }
8718}
8719
8720/*
8721 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
8722 * source.
8723 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008724static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008725{
8726 uint32_t val;
8727
8728 val = I915_READ(LCPLL_CTL);
8729
8730 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
8731 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
8732 return;
8733
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008734 /*
8735 * Make sure we're not on PC8 state before disabling PC8, otherwise
8736 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008737 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02008738 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03008739
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008740 if (val & LCPLL_POWER_DOWN_ALLOW) {
8741 val &= ~LCPLL_POWER_DOWN_ALLOW;
8742 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02008743 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008744 }
8745
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008746 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008747 val |= D_COMP_COMP_FORCE;
8748 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008749 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008750
8751 val = I915_READ(LCPLL_CTL);
8752 val &= ~LCPLL_PLL_DISABLE;
8753 I915_WRITE(LCPLL_CTL, val);
8754
8755 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
8756 DRM_ERROR("LCPLL not locked yet\n");
8757
8758 if (val & LCPLL_CD_SOURCE_FCLK) {
8759 val = I915_READ(LCPLL_CTL);
8760 val &= ~LCPLL_CD_SOURCE_FCLK;
8761 I915_WRITE(LCPLL_CTL, val);
8762
8763 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
8764 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
8765 DRM_ERROR("Switching back to LCPLL failed\n");
8766 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03008767
Mika Kuoppala59bad942015-01-16 11:34:40 +02008768 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008769}
8770
Paulo Zanoni765dab672014-03-07 20:08:18 -03008771/*
8772 * Package states C8 and deeper are really deep PC states that can only be
8773 * reached when all the devices on the system allow it, so even if the graphics
8774 * device allows PC8+, it doesn't mean the system will actually get to these
8775 * states. Our driver only allows PC8+ when going into runtime PM.
8776 *
8777 * The requirements for PC8+ are that all the outputs are disabled, the power
8778 * well is disabled and most interrupts are disabled, and these are also
8779 * requirements for runtime PM. When these conditions are met, we manually do
8780 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
8781 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
8782 * hang the machine.
8783 *
8784 * When we really reach PC8 or deeper states (not just when we allow it) we lose
8785 * the state of some registers, so when we come back from PC8+ we need to
8786 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
8787 * need to take care of the registers kept by RC6. Notice that this happens even
8788 * if we don't put the device in PCI D3 state (which is what currently happens
8789 * because of the runtime PM support).
8790 *
8791 * For more, read "Display Sequences for Package C8" on the hardware
8792 * documentation.
8793 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008794void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008795{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008796 struct drm_device *dev = dev_priv->dev;
8797 uint32_t val;
8798
Paulo Zanonic67a4702013-08-19 13:18:09 -03008799 DRM_DEBUG_KMS("Enabling package C8+\n");
8800
Paulo Zanonic67a4702013-08-19 13:18:09 -03008801 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
8802 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8803 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8804 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8805 }
8806
8807 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008808 hsw_disable_lcpll(dev_priv, true, true);
8809}
8810
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008811void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008812{
8813 struct drm_device *dev = dev_priv->dev;
8814 uint32_t val;
8815
Paulo Zanonic67a4702013-08-19 13:18:09 -03008816 DRM_DEBUG_KMS("Disabling package C8+\n");
8817
8818 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008819 lpt_init_pch_refclk(dev);
8820
8821 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
8822 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8823 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
8824 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8825 }
8826
8827 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008828}
8829
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008830static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
8831 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008832{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008833 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03008834 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03008835
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008836 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02008837
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008838 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008839}
8840
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008841static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
8842 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008843 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008844{
Damien Lespiau3148ade2014-11-21 16:14:56 +00008845 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008846
8847 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
8848 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
8849
8850 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00008851 case SKL_DPLL0:
8852 /*
8853 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
8854 * of the shared DPLL framework and thus needs to be read out
8855 * separately
8856 */
8857 dpll_ctl1 = I915_READ(DPLL_CTRL1);
8858 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
8859 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008860 case SKL_DPLL1:
8861 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
8862 break;
8863 case SKL_DPLL2:
8864 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
8865 break;
8866 case SKL_DPLL3:
8867 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
8868 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008869 }
8870}
8871
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008872static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
8873 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008874 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008875{
8876 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
8877
8878 switch (pipe_config->ddi_pll_sel) {
8879 case PORT_CLK_SEL_WRPLL1:
8880 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
8881 break;
8882 case PORT_CLK_SEL_WRPLL2:
8883 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
8884 break;
8885 }
8886}
8887
Daniel Vetter26804af2014-06-25 22:01:55 +03008888static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008889 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03008890{
8891 struct drm_device *dev = crtc->base.dev;
8892 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03008893 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03008894 enum port port;
8895 uint32_t tmp;
8896
8897 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
8898
8899 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
8900
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008901 if (IS_SKYLAKE(dev))
8902 skylake_get_ddi_pll(dev_priv, port, pipe_config);
8903 else
8904 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03008905
Daniel Vetterd452c5b2014-07-04 11:27:39 -03008906 if (pipe_config->shared_dpll >= 0) {
8907 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
8908
8909 WARN_ON(!pll->get_hw_state(dev_priv, pll,
8910 &pipe_config->dpll_hw_state));
8911 }
8912
Daniel Vetter26804af2014-06-25 22:01:55 +03008913 /*
8914 * Haswell has only FDI/PCH transcoder A. It is which is connected to
8915 * DDI E. So just check whether this pipe is wired to DDI E and whether
8916 * the PCH transcoder is on.
8917 */
Damien Lespiauca370452013-12-03 13:56:24 +00008918 if (INTEL_INFO(dev)->gen < 9 &&
8919 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03008920 pipe_config->has_pch_encoder = true;
8921
8922 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
8923 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8924 FDI_DP_PORT_WIDTH_SHIFT) + 1;
8925
8926 ironlake_get_fdi_m_n_config(crtc, pipe_config);
8927 }
8928}
8929
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008930static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008931 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008932{
8933 struct drm_device *dev = crtc->base.dev;
8934 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008935 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008936 uint32_t tmp;
8937
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008938 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02008939 POWER_DOMAIN_PIPE(crtc->pipe)))
8940 return false;
8941
Daniel Vettere143a212013-07-04 12:01:15 +02008942 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008943 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
8944
Daniel Vettereccb1402013-05-22 00:50:22 +02008945 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8946 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8947 enum pipe trans_edp_pipe;
8948 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8949 default:
8950 WARN(1, "unknown pipe linked to edp transcoder\n");
8951 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8952 case TRANS_DDI_EDP_INPUT_A_ON:
8953 trans_edp_pipe = PIPE_A;
8954 break;
8955 case TRANS_DDI_EDP_INPUT_B_ONOFF:
8956 trans_edp_pipe = PIPE_B;
8957 break;
8958 case TRANS_DDI_EDP_INPUT_C_ONOFF:
8959 trans_edp_pipe = PIPE_C;
8960 break;
8961 }
8962
8963 if (trans_edp_pipe == crtc->pipe)
8964 pipe_config->cpu_transcoder = TRANSCODER_EDP;
8965 }
8966
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008967 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02008968 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03008969 return false;
8970
Daniel Vettereccb1402013-05-22 00:50:22 +02008971 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008972 if (!(tmp & PIPECONF_ENABLE))
8973 return false;
8974
Daniel Vetter26804af2014-06-25 22:01:55 +03008975 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008976
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008977 intel_get_pipe_timings(crtc, pipe_config);
8978
Chandra Kondurua1b22782015-04-07 15:28:45 -07008979 if (INTEL_INFO(dev)->gen >= 9) {
8980 skl_init_scalers(dev, crtc, pipe_config);
8981 }
8982
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008983 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008984 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
8985 if (IS_SKYLAKE(dev))
8986 skylake_get_pfit_config(crtc, pipe_config);
8987 else
8988 ironlake_get_pfit_config(crtc, pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07008989 } else {
8990 pipe_config->scaler_state.scaler_id = -1;
8991 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008992 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01008993
Jesse Barnese59150d2014-01-07 13:30:45 -08008994 if (IS_HASWELL(dev))
8995 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
8996 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008997
Clint Taylorebb69c92014-09-30 10:30:22 -07008998 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
8999 pipe_config->pixel_multiplier =
9000 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9001 } else {
9002 pipe_config->pixel_multiplier = 1;
9003 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009004
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009005 return true;
9006}
9007
Chris Wilson560b85b2010-08-07 11:01:38 +01009008static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9009{
9010 struct drm_device *dev = crtc->dev;
9011 struct drm_i915_private *dev_priv = dev->dev_private;
9012 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009013 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009014
Ville Syrjälädc41c152014-08-13 11:57:05 +03009015 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009016 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9017 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009018 unsigned int stride = roundup_pow_of_two(width) * 4;
9019
9020 switch (stride) {
9021 default:
9022 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9023 width, stride);
9024 stride = 256;
9025 /* fallthrough */
9026 case 256:
9027 case 512:
9028 case 1024:
9029 case 2048:
9030 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009031 }
9032
Ville Syrjälädc41c152014-08-13 11:57:05 +03009033 cntl |= CURSOR_ENABLE |
9034 CURSOR_GAMMA_ENABLE |
9035 CURSOR_FORMAT_ARGB |
9036 CURSOR_STRIDE(stride);
9037
9038 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009039 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009040
Ville Syrjälädc41c152014-08-13 11:57:05 +03009041 if (intel_crtc->cursor_cntl != 0 &&
9042 (intel_crtc->cursor_base != base ||
9043 intel_crtc->cursor_size != size ||
9044 intel_crtc->cursor_cntl != cntl)) {
9045 /* On these chipsets we can only modify the base/size/stride
9046 * whilst the cursor is disabled.
9047 */
9048 I915_WRITE(_CURACNTR, 0);
9049 POSTING_READ(_CURACNTR);
9050 intel_crtc->cursor_cntl = 0;
9051 }
9052
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009053 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03009054 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009055 intel_crtc->cursor_base = base;
9056 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03009057
9058 if (intel_crtc->cursor_size != size) {
9059 I915_WRITE(CURSIZE, size);
9060 intel_crtc->cursor_size = size;
9061 }
9062
Chris Wilson4b0e3332014-05-30 16:35:26 +03009063 if (intel_crtc->cursor_cntl != cntl) {
9064 I915_WRITE(_CURACNTR, cntl);
9065 POSTING_READ(_CURACNTR);
9066 intel_crtc->cursor_cntl = cntl;
9067 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009068}
9069
9070static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
9071{
9072 struct drm_device *dev = crtc->dev;
9073 struct drm_i915_private *dev_priv = dev->dev_private;
9074 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9075 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009076 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01009077
Chris Wilson4b0e3332014-05-30 16:35:26 +03009078 cntl = 0;
9079 if (base) {
9080 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -08009081 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309082 case 64:
9083 cntl |= CURSOR_MODE_64_ARGB_AX;
9084 break;
9085 case 128:
9086 cntl |= CURSOR_MODE_128_ARGB_AX;
9087 break;
9088 case 256:
9089 cntl |= CURSOR_MODE_256_ARGB_AX;
9090 break;
9091 default:
Matt Roper3dd512f2015-02-27 10:12:00 -08009092 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309093 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01009094 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009095 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03009096
9097 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
9098 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01009099 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009100
Matt Roper8e7d6882015-01-21 16:35:41 -08009101 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009102 cntl |= CURSOR_ROTATE_180;
9103
Chris Wilson4b0e3332014-05-30 16:35:26 +03009104 if (intel_crtc->cursor_cntl != cntl) {
9105 I915_WRITE(CURCNTR(pipe), cntl);
9106 POSTING_READ(CURCNTR(pipe));
9107 intel_crtc->cursor_cntl = cntl;
9108 }
9109
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009110 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009111 I915_WRITE(CURBASE(pipe), base);
9112 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009113
9114 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009115}
9116
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009117/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01009118static void intel_crtc_update_cursor(struct drm_crtc *crtc,
9119 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009120{
9121 struct drm_device *dev = crtc->dev;
9122 struct drm_i915_private *dev_priv = dev->dev_private;
9123 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9124 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07009125 int x = crtc->cursor_x;
9126 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009127 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009128
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009129 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009130 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009131
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009132 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009133 base = 0;
9134
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009135 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009136 base = 0;
9137
9138 if (x < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009139 if (x + intel_crtc->base.cursor->state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009140 base = 0;
9141
9142 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9143 x = -x;
9144 }
9145 pos |= x << CURSOR_X_SHIFT;
9146
9147 if (y < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009148 if (y + intel_crtc->base.cursor->state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009149 base = 0;
9150
9151 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9152 y = -y;
9153 }
9154 pos |= y << CURSOR_Y_SHIFT;
9155
Chris Wilson4b0e3332014-05-30 16:35:26 +03009156 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009157 return;
9158
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009159 I915_WRITE(CURPOS(pipe), pos);
9160
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009161 /* ILK+ do this automagically */
9162 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -08009163 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009164 base += (intel_crtc->base.cursor->state->crtc_h *
9165 intel_crtc->base.cursor->state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009166 }
9167
Ville Syrjälä8ac54662014-08-12 19:39:54 +03009168 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009169 i845_update_cursor(crtc, base);
9170 else
9171 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009172}
9173
Ville Syrjälädc41c152014-08-13 11:57:05 +03009174static bool cursor_size_ok(struct drm_device *dev,
9175 uint32_t width, uint32_t height)
9176{
9177 if (width == 0 || height == 0)
9178 return false;
9179
9180 /*
9181 * 845g/865g are special in that they are only limited by
9182 * the width of their cursors, the height is arbitrary up to
9183 * the precision of the register. Everything else requires
9184 * square cursors, limited to a few power-of-two sizes.
9185 */
9186 if (IS_845G(dev) || IS_I865G(dev)) {
9187 if ((width & 63) != 0)
9188 return false;
9189
9190 if (width > (IS_845G(dev) ? 64 : 512))
9191 return false;
9192
9193 if (height > 1023)
9194 return false;
9195 } else {
9196 switch (width | height) {
9197 case 256:
9198 case 128:
9199 if (IS_GEN2(dev))
9200 return false;
9201 case 64:
9202 break;
9203 default:
9204 return false;
9205 }
9206 }
9207
9208 return true;
9209}
9210
Jesse Barnes79e53942008-11-07 14:24:08 -08009211static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01009212 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08009213{
James Simmons72034252010-08-03 01:33:19 +01009214 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08009215 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08009216
James Simmons72034252010-08-03 01:33:19 +01009217 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009218 intel_crtc->lut_r[i] = red[i] >> 8;
9219 intel_crtc->lut_g[i] = green[i] >> 8;
9220 intel_crtc->lut_b[i] = blue[i] >> 8;
9221 }
9222
9223 intel_crtc_load_lut(crtc);
9224}
9225
Jesse Barnes79e53942008-11-07 14:24:08 -08009226/* VESA 640x480x72Hz mode to set on the pipe */
9227static struct drm_display_mode load_detect_mode = {
9228 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
9229 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
9230};
9231
Daniel Vettera8bb6812014-02-10 18:00:39 +01009232struct drm_framebuffer *
9233__intel_framebuffer_create(struct drm_device *dev,
9234 struct drm_mode_fb_cmd2 *mode_cmd,
9235 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01009236{
9237 struct intel_framebuffer *intel_fb;
9238 int ret;
9239
9240 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
9241 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03009242 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +01009243 return ERR_PTR(-ENOMEM);
9244 }
9245
9246 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009247 if (ret)
9248 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01009249
9250 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009251err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03009252 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009253 kfree(intel_fb);
9254
9255 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01009256}
9257
Daniel Vetterb5ea6422014-03-02 21:18:00 +01009258static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01009259intel_framebuffer_create(struct drm_device *dev,
9260 struct drm_mode_fb_cmd2 *mode_cmd,
9261 struct drm_i915_gem_object *obj)
9262{
9263 struct drm_framebuffer *fb;
9264 int ret;
9265
9266 ret = i915_mutex_lock_interruptible(dev);
9267 if (ret)
9268 return ERR_PTR(ret);
9269 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
9270 mutex_unlock(&dev->struct_mutex);
9271
9272 return fb;
9273}
9274
Chris Wilsond2dff872011-04-19 08:36:26 +01009275static u32
9276intel_framebuffer_pitch_for_width(int width, int bpp)
9277{
9278 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
9279 return ALIGN(pitch, 64);
9280}
9281
9282static u32
9283intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
9284{
9285 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02009286 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01009287}
9288
9289static struct drm_framebuffer *
9290intel_framebuffer_create_for_mode(struct drm_device *dev,
9291 struct drm_display_mode *mode,
9292 int depth, int bpp)
9293{
9294 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00009295 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01009296
9297 obj = i915_gem_alloc_object(dev,
9298 intel_framebuffer_size_for_mode(mode, bpp));
9299 if (obj == NULL)
9300 return ERR_PTR(-ENOMEM);
9301
9302 mode_cmd.width = mode->hdisplay;
9303 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009304 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
9305 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00009306 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01009307
9308 return intel_framebuffer_create(dev, &mode_cmd, obj);
9309}
9310
9311static struct drm_framebuffer *
9312mode_fits_in_fbdev(struct drm_device *dev,
9313 struct drm_display_mode *mode)
9314{
Daniel Vetter4520f532013-10-09 09:18:51 +02009315#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01009316 struct drm_i915_private *dev_priv = dev->dev_private;
9317 struct drm_i915_gem_object *obj;
9318 struct drm_framebuffer *fb;
9319
Daniel Vetter4c0e5522014-02-14 16:35:54 +01009320 if (!dev_priv->fbdev)
9321 return NULL;
9322
9323 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01009324 return NULL;
9325
Jesse Barnes8bcd4552014-02-07 12:10:38 -08009326 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01009327 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01009328
Jesse Barnes8bcd4552014-02-07 12:10:38 -08009329 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009330 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
9331 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01009332 return NULL;
9333
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009334 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01009335 return NULL;
9336
9337 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02009338#else
9339 return NULL;
9340#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01009341}
9342
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009343bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01009344 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05009345 struct intel_load_detect_pipe *old,
9346 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009347{
9348 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009349 struct intel_encoder *intel_encoder =
9350 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08009351 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01009352 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009353 struct drm_crtc *crtc = NULL;
9354 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02009355 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05009356 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009357 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009358 struct drm_connector_state *connector_state;
Rob Clark51fd3712013-11-19 12:10:12 -05009359 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009360
Chris Wilsond2dff872011-04-19 08:36:26 +01009361 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009362 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009363 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009364
Rob Clark51fd3712013-11-19 12:10:12 -05009365retry:
9366 ret = drm_modeset_lock(&config->connection_mutex, ctx);
9367 if (ret)
9368 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02009369
Jesse Barnes79e53942008-11-07 14:24:08 -08009370 /*
9371 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01009372 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009373 * - if the connector already has an assigned crtc, use it (but make
9374 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01009375 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009376 * - try to find the first unused crtc that can drive this connector,
9377 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08009378 */
9379
9380 /* See if we already have a CRTC for this connector */
9381 if (encoder->crtc) {
9382 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01009383
Rob Clark51fd3712013-11-19 12:10:12 -05009384 ret = drm_modeset_lock(&crtc->mutex, ctx);
9385 if (ret)
9386 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01009387 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
9388 if (ret)
9389 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +01009390
Daniel Vetter24218aa2012-08-12 19:27:11 +02009391 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01009392 old->load_detect_temp = false;
9393
9394 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02009395 if (connector->dpms != DRM_MODE_DPMS_ON)
9396 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01009397
Chris Wilson71731882011-04-19 23:10:58 +01009398 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08009399 }
9400
9401 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009402 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009403 i++;
9404 if (!(encoder->possible_crtcs & (1 << i)))
9405 continue;
Matt Roper83d65732015-02-25 13:12:16 -08009406 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +03009407 continue;
9408 /* This can occur when applying the pipe A quirk on resume. */
9409 if (to_intel_crtc(possible_crtc)->new_enabled)
9410 continue;
9411
9412 crtc = possible_crtc;
9413 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009414 }
9415
9416 /*
9417 * If we didn't find an unused CRTC, don't use any.
9418 */
9419 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01009420 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -05009421 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -08009422 }
9423
Rob Clark51fd3712013-11-19 12:10:12 -05009424 ret = drm_modeset_lock(&crtc->mutex, ctx);
9425 if (ret)
9426 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01009427 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
9428 if (ret)
9429 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +02009430 intel_encoder->new_crtc = to_intel_crtc(crtc);
9431 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08009432
9433 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009434 intel_crtc->new_enabled = true;
Daniel Vetter24218aa2012-08-12 19:27:11 +02009435 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01009436 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01009437 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08009438
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009439 state = drm_atomic_state_alloc(dev);
9440 if (!state)
9441 return false;
9442
9443 state->acquire_ctx = ctx;
9444
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009445 connector_state = drm_atomic_get_connector_state(state, connector);
9446 if (IS_ERR(connector_state)) {
9447 ret = PTR_ERR(connector_state);
9448 goto fail;
9449 }
9450
9451 connector_state->crtc = crtc;
9452 connector_state->best_encoder = &intel_encoder->base;
9453
Chris Wilson64927112011-04-20 07:25:26 +01009454 if (!mode)
9455 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08009456
Chris Wilsond2dff872011-04-19 08:36:26 +01009457 /* We need a framebuffer large enough to accommodate all accesses
9458 * that the plane may generate whilst we perform load detection.
9459 * We can not rely on the fbcon either being present (we get called
9460 * during its initialisation to detect all boot displays, or it may
9461 * not even exist) or that it is large enough to satisfy the
9462 * requested mode.
9463 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02009464 fb = mode_fits_in_fbdev(dev, mode);
9465 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01009466 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02009467 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
9468 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01009469 } else
9470 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02009471 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01009472 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009473 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009474 }
Chris Wilsond2dff872011-04-19 08:36:26 +01009475
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009476 if (intel_set_mode(crtc, mode, 0, 0, fb, state)) {
Chris Wilson64927112011-04-20 07:25:26 +01009477 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01009478 if (old->release_fb)
9479 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009480 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009481 }
Daniel Vetter9128b042015-03-03 17:31:21 +01009482 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +01009483
Jesse Barnes79e53942008-11-07 14:24:08 -08009484 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07009485 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01009486 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009487
9488 fail:
Matt Roper83d65732015-02-25 13:12:16 -08009489 intel_crtc->new_enabled = crtc->state->enable;
Rob Clark51fd3712013-11-19 12:10:12 -05009490fail_unlock:
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009491 if (state) {
9492 drm_atomic_state_free(state);
9493 state = NULL;
9494 }
9495
Rob Clark51fd3712013-11-19 12:10:12 -05009496 if (ret == -EDEADLK) {
9497 drm_modeset_backoff(ctx);
9498 goto retry;
9499 }
9500
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009501 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08009502}
9503
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009504void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +02009505 struct intel_load_detect_pipe *old,
9506 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009507{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009508 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009509 struct intel_encoder *intel_encoder =
9510 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01009511 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01009512 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009513 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009514 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009515 struct drm_connector_state *connector_state;
Jesse Barnes79e53942008-11-07 14:24:08 -08009516
Chris Wilsond2dff872011-04-19 08:36:26 +01009517 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009518 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009519 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009520
Chris Wilson8261b192011-04-19 23:18:09 +01009521 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009522 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009523 if (!state)
9524 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009525
9526 state->acquire_ctx = ctx;
9527
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009528 connector_state = drm_atomic_get_connector_state(state, connector);
9529 if (IS_ERR(connector_state))
9530 goto fail;
9531
Daniel Vetterfc303102012-07-09 10:40:58 +02009532 to_intel_connector(connector)->new_encoder = NULL;
9533 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009534 intel_crtc->new_enabled = false;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009535
9536 connector_state->best_encoder = NULL;
9537 connector_state->crtc = NULL;
9538
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009539 intel_set_mode(crtc, NULL, 0, 0, NULL, state);
9540
9541 drm_atomic_state_free(state);
Chris Wilsond2dff872011-04-19 08:36:26 +01009542
Daniel Vetter36206362012-12-10 20:42:17 +01009543 if (old->release_fb) {
9544 drm_framebuffer_unregister_private(old->release_fb);
9545 drm_framebuffer_unreference(old->release_fb);
9546 }
Chris Wilsond2dff872011-04-19 08:36:26 +01009547
Chris Wilson0622a532011-04-21 09:32:11 +01009548 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08009549 }
9550
Eric Anholtc751ce42010-03-25 11:48:48 -07009551 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02009552 if (old->dpms_mode != DRM_MODE_DPMS_ON)
9553 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009554
9555 return;
9556fail:
9557 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
9558 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -08009559}
9560
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009561static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009562 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009563{
9564 struct drm_i915_private *dev_priv = dev->dev_private;
9565 u32 dpll = pipe_config->dpll_hw_state.dpll;
9566
9567 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02009568 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009569 else if (HAS_PCH_SPLIT(dev))
9570 return 120000;
9571 else if (!IS_GEN2(dev))
9572 return 96000;
9573 else
9574 return 48000;
9575}
9576
Jesse Barnes79e53942008-11-07 14:24:08 -08009577/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009578static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009579 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08009580{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009581 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08009582 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009583 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03009584 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08009585 u32 fp;
9586 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009587 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08009588
9589 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03009590 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009591 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03009592 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009593
9594 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009595 if (IS_PINEVIEW(dev)) {
9596 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
9597 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08009598 } else {
9599 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
9600 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
9601 }
9602
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009603 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009604 if (IS_PINEVIEW(dev))
9605 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
9606 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08009607 else
9608 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08009609 DPLL_FPA01_P1_POST_DIV_SHIFT);
9610
9611 switch (dpll & DPLL_MODE_MASK) {
9612 case DPLLB_MODE_DAC_SERIAL:
9613 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
9614 5 : 10;
9615 break;
9616 case DPLLB_MODE_LVDS:
9617 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
9618 7 : 14;
9619 break;
9620 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08009621 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08009622 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009623 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08009624 }
9625
Daniel Vetterac58c3f2013-06-01 17:16:17 +02009626 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009627 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02009628 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009629 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08009630 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02009631 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02009632 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08009633
9634 if (is_lvds) {
9635 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
9636 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02009637
9638 if (lvds & LVDS_CLKB_POWER_UP)
9639 clock.p2 = 7;
9640 else
9641 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08009642 } else {
9643 if (dpll & PLL_P1_DIVIDE_BY_TWO)
9644 clock.p1 = 2;
9645 else {
9646 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
9647 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
9648 }
9649 if (dpll & PLL_P2_DIVIDE_BY_4)
9650 clock.p2 = 4;
9651 else
9652 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08009653 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009654
9655 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08009656 }
9657
Ville Syrjälä18442d02013-09-13 16:00:08 +03009658 /*
9659 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01009660 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03009661 * encoder's get_config() function.
9662 */
9663 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009664}
9665
Ville Syrjälä6878da02013-09-13 15:59:11 +03009666int intel_dotclock_calculate(int link_freq,
9667 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009668{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009669 /*
9670 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009671 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009672 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009673 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009674 *
9675 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009676 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08009677 */
9678
Ville Syrjälä6878da02013-09-13 15:59:11 +03009679 if (!m_n->link_n)
9680 return 0;
9681
9682 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
9683}
9684
Ville Syrjälä18442d02013-09-13 16:00:08 +03009685static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009686 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03009687{
9688 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009689
9690 /* read out port_clock from the DPLL */
9691 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03009692
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009693 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03009694 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01009695 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03009696 * agree once we know their relationship in the encoder's
9697 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009698 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02009699 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03009700 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
9701 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08009702}
9703
9704/** Returns the currently programmed mode of the given pipe. */
9705struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
9706 struct drm_crtc *crtc)
9707{
Jesse Barnes548f2452011-02-17 10:40:53 -08009708 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08009709 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009710 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08009711 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009712 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009713 int htot = I915_READ(HTOTAL(cpu_transcoder));
9714 int hsync = I915_READ(HSYNC(cpu_transcoder));
9715 int vtot = I915_READ(VTOTAL(cpu_transcoder));
9716 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03009717 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08009718
9719 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
9720 if (!mode)
9721 return NULL;
9722
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009723 /*
9724 * Construct a pipe_config sufficient for getting the clock info
9725 * back out of crtc_clock_get.
9726 *
9727 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
9728 * to use a real value here instead.
9729 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03009730 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009731 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03009732 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
9733 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
9734 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009735 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
9736
Ville Syrjälä773ae032013-09-23 17:48:20 +03009737 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08009738 mode->hdisplay = (htot & 0xffff) + 1;
9739 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
9740 mode->hsync_start = (hsync & 0xffff) + 1;
9741 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
9742 mode->vdisplay = (vtot & 0xffff) + 1;
9743 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
9744 mode->vsync_start = (vsync & 0xffff) + 1;
9745 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
9746
9747 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08009748
9749 return mode;
9750}
9751
Jesse Barnes652c3932009-08-17 13:31:43 -07009752static void intel_decrease_pllclock(struct drm_crtc *crtc)
9753{
9754 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03009755 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07009756 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009757
Sonika Jindalbaff2962014-07-22 11:16:35 +05309758 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07009759 return;
9760
9761 if (!dev_priv->lvds_downclock_avail)
9762 return;
9763
9764 /*
9765 * Since this is called by a timer, we should never get here in
9766 * the manual case.
9767 */
9768 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01009769 int pipe = intel_crtc->pipe;
9770 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02009771 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01009772
Zhao Yakui44d98a62009-10-09 11:39:40 +08009773 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009774
Sean Paul8ac5a6d2012-02-13 13:14:51 -05009775 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009776
Chris Wilson074b5e12012-05-02 12:07:06 +01009777 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07009778 dpll |= DISPLAY_RATE_SELECT_FPA1;
9779 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07009780 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009781 dpll = I915_READ(dpll_reg);
9782 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08009783 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009784 }
9785
9786}
9787
Chris Wilsonf047e392012-07-21 12:31:41 +01009788void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07009789{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009790 struct drm_i915_private *dev_priv = dev->dev_private;
9791
Chris Wilsonf62a0072014-02-21 17:55:39 +00009792 if (dev_priv->mm.busy)
9793 return;
9794
Paulo Zanoni43694d62014-03-07 20:08:08 -03009795 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009796 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +00009797 if (INTEL_INFO(dev)->gen >= 6)
9798 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00009799 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01009800}
9801
9802void intel_mark_idle(struct drm_device *dev)
9803{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009804 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00009805 struct drm_crtc *crtc;
9806
Chris Wilsonf62a0072014-02-21 17:55:39 +00009807 if (!dev_priv->mm.busy)
9808 return;
9809
9810 dev_priv->mm.busy = false;
9811
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009812 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07009813 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00009814 continue;
9815
9816 intel_decrease_pllclock(crtc);
9817 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009818
Damien Lespiau3d13ef22014-02-07 19:12:47 +00009819 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009820 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009821
Paulo Zanoni43694d62014-03-07 20:08:08 -03009822 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01009823}
9824
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02009825static void intel_crtc_set_state(struct intel_crtc *crtc,
9826 struct intel_crtc_state *crtc_state)
9827{
9828 kfree(crtc->config);
9829 crtc->config = crtc_state;
Ander Conselvan de Oliveira16f3f652015-01-15 14:55:27 +02009830 crtc->base.state = &crtc_state->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02009831}
9832
Jesse Barnes79e53942008-11-07 14:24:08 -08009833static void intel_crtc_destroy(struct drm_crtc *crtc)
9834{
9835 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009836 struct drm_device *dev = crtc->dev;
9837 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +02009838
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009839 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009840 work = intel_crtc->unpin_work;
9841 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009842 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009843
9844 if (work) {
9845 cancel_work_sync(&work->work);
9846 kfree(work);
9847 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009848
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02009849 intel_crtc_set_state(intel_crtc, NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08009850 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009851
Jesse Barnes79e53942008-11-07 14:24:08 -08009852 kfree(intel_crtc);
9853}
9854
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009855static void intel_unpin_work_fn(struct work_struct *__work)
9856{
9857 struct intel_unpin_work *work =
9858 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009859 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +02009860 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009861
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009862 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00009863 intel_unpin_fb_obj(work->old_fb, work->crtc->primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +00009864 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00009865
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02009866 intel_fbc_update(dev);
John Harrisonf06cc1b2014-11-24 18:49:37 +00009867
9868 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +00009869 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009870 mutex_unlock(&dev->struct_mutex);
9871
Daniel Vetterf99d7062014-06-19 16:01:59 +02009872 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Chris Wilson89ed88b2015-02-16 14:31:49 +00009873 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009874
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009875 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
9876 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
9877
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009878 kfree(work);
9879}
9880
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009881static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01009882 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009883{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009884 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9885 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009886 unsigned long flags;
9887
9888 /* Ignore early vblank irqs */
9889 if (intel_crtc == NULL)
9890 return;
9891
Daniel Vetterf3260382014-09-15 14:55:23 +02009892 /*
9893 * This is called both by irq handlers and the reset code (to complete
9894 * lost pageflips) so needs the full irqsave spinlocks.
9895 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009896 spin_lock_irqsave(&dev->event_lock, flags);
9897 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00009898
9899 /* Ensure we don't miss a work->pending update ... */
9900 smp_rmb();
9901
9902 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009903 spin_unlock_irqrestore(&dev->event_lock, flags);
9904 return;
9905 }
9906
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009907 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01009908
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009909 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009910}
9911
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009912void intel_finish_page_flip(struct drm_device *dev, int pipe)
9913{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009914 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009915 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9916
Mario Kleiner49b14a52010-12-09 07:00:07 +01009917 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009918}
9919
9920void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9921{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009922 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009923 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9924
Mario Kleiner49b14a52010-12-09 07:00:07 +01009925 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009926}
9927
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009928/* Is 'a' after or equal to 'b'? */
9929static bool g4x_flip_count_after_eq(u32 a, u32 b)
9930{
9931 return !((a - b) & 0x80000000);
9932}
9933
9934static bool page_flip_finished(struct intel_crtc *crtc)
9935{
9936 struct drm_device *dev = crtc->base.dev;
9937 struct drm_i915_private *dev_priv = dev->dev_private;
9938
Ville Syrjäläbdfa7542014-05-27 21:33:09 +03009939 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
9940 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
9941 return true;
9942
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009943 /*
9944 * The relevant registers doen't exist on pre-ctg.
9945 * As the flip done interrupt doesn't trigger for mmio
9946 * flips on gmch platforms, a flip count check isn't
9947 * really needed there. But since ctg has the registers,
9948 * include it in the check anyway.
9949 */
9950 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9951 return true;
9952
9953 /*
9954 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9955 * used the same base address. In that case the mmio flip might
9956 * have completed, but the CS hasn't even executed the flip yet.
9957 *
9958 * A flip count check isn't enough as the CS might have updated
9959 * the base address just after start of vblank, but before we
9960 * managed to process the interrupt. This means we'd complete the
9961 * CS flip too soon.
9962 *
9963 * Combining both checks should get us a good enough result. It may
9964 * still happen that the CS flip has been executed, but has not
9965 * yet actually completed. But in case the base address is the same
9966 * anyway, we don't really care.
9967 */
9968 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9969 crtc->unpin_work->gtt_offset &&
9970 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9971 crtc->unpin_work->flip_count);
9972}
9973
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009974void intel_prepare_page_flip(struct drm_device *dev, int plane)
9975{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009976 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009977 struct intel_crtc *intel_crtc =
9978 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9979 unsigned long flags;
9980
Daniel Vetterf3260382014-09-15 14:55:23 +02009981
9982 /*
9983 * This is called both by irq handlers and the reset code (to complete
9984 * lost pageflips) so needs the full irqsave spinlocks.
9985 *
9986 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +00009987 * generate a page-flip completion irq, i.e. every modeset
9988 * is also accompanied by a spurious intel_prepare_page_flip().
9989 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009990 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009991 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +00009992 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009993 spin_unlock_irqrestore(&dev->event_lock, flags);
9994}
9995
Robin Schroereba905b2014-05-18 02:24:50 +02009996static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +00009997{
9998 /* Ensure that the work item is consistent when activating it ... */
9999 smp_wmb();
10000 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
10001 /* and that it is marked active as soon as the irq could fire. */
10002 smp_wmb();
10003}
10004
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010005static int intel_gen2_queue_flip(struct drm_device *dev,
10006 struct drm_crtc *crtc,
10007 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010008 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010010009 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070010010 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010011{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010012 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010013 u32 flip_mask;
10014 int ret;
10015
Daniel Vetter6d90c952012-04-26 23:28:05 +020010016 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010017 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010018 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010019
10020 /* Can't queue multiple flips, so wait for the previous
10021 * one to finish before executing the next.
10022 */
10023 if (intel_crtc->plane)
10024 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10025 else
10026 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010027 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10028 intel_ring_emit(ring, MI_NOOP);
10029 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10030 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10031 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010032 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010033 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000010034
10035 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010010036 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010010037 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010038}
10039
10040static int intel_gen3_queue_flip(struct drm_device *dev,
10041 struct drm_crtc *crtc,
10042 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010043 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010010044 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070010045 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010046{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010047 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010048 u32 flip_mask;
10049 int ret;
10050
Daniel Vetter6d90c952012-04-26 23:28:05 +020010051 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010052 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010053 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010054
10055 if (intel_crtc->plane)
10056 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10057 else
10058 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010059 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10060 intel_ring_emit(ring, MI_NOOP);
10061 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
10062 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10063 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010064 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010065 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010066
Chris Wilsone7d841c2012-12-03 11:36:30 +000010067 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010010068 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010010069 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010070}
10071
10072static int intel_gen4_queue_flip(struct drm_device *dev,
10073 struct drm_crtc *crtc,
10074 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010075 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010010076 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070010077 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010078{
10079 struct drm_i915_private *dev_priv = dev->dev_private;
10080 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10081 uint32_t pf, pipesrc;
10082 int ret;
10083
Daniel Vetter6d90c952012-04-26 23:28:05 +020010084 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010085 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010086 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010087
10088 /* i965+ uses the linear or tiled offsets from the
10089 * Display Registers (which do not change across a page-flip)
10090 * so we need only reprogram the base address.
10091 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020010092 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10093 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10094 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010095 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020010096 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010097
10098 /* XXX Enabling the panel-fitter across page-flip is so far
10099 * untested on non-native modes, so ignore it for now.
10100 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10101 */
10102 pf = 0;
10103 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010104 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010105
10106 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010010107 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010010108 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010109}
10110
10111static int intel_gen6_queue_flip(struct drm_device *dev,
10112 struct drm_crtc *crtc,
10113 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010114 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010010115 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070010116 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010117{
10118 struct drm_i915_private *dev_priv = dev->dev_private;
10119 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10120 uint32_t pf, pipesrc;
10121 int ret;
10122
Daniel Vetter6d90c952012-04-26 23:28:05 +020010123 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010124 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010125 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010126
Daniel Vetter6d90c952012-04-26 23:28:05 +020010127 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10128 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10129 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010130 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010131
Chris Wilson99d9acd2012-04-17 20:37:00 +010010132 /* Contrary to the suggestions in the documentation,
10133 * "Enable Panel Fitter" does not seem to be required when page
10134 * flipping with a non-native mode, and worse causes a normal
10135 * modeset to fail.
10136 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10137 */
10138 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010139 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010140 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010141
10142 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010010143 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010010144 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010145}
10146
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010147static int intel_gen7_queue_flip(struct drm_device *dev,
10148 struct drm_crtc *crtc,
10149 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010150 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010010151 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070010152 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010153{
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010154 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010155 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010010156 int len, ret;
10157
Robin Schroereba905b2014-05-18 02:24:50 +020010158 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010159 case PLANE_A:
10160 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
10161 break;
10162 case PLANE_B:
10163 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
10164 break;
10165 case PLANE_C:
10166 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
10167 break;
10168 default:
10169 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010170 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010171 }
10172
Chris Wilsonffe74d72013-08-26 20:58:12 +010010173 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010010174 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010010175 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010010176 /*
10177 * On Gen 8, SRM is now taking an extra dword to accommodate
10178 * 48bits addresses, and we need a NOOP for the batch size to
10179 * stay even.
10180 */
10181 if (IS_GEN8(dev))
10182 len += 2;
10183 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010010184
Ville Syrjäläf66fab82014-02-11 19:52:06 +020010185 /*
10186 * BSpec MI_DISPLAY_FLIP for IVB:
10187 * "The full packet must be contained within the same cache line."
10188 *
10189 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
10190 * cacheline, if we ever start emitting more commands before
10191 * the MI_DISPLAY_FLIP we may need to first emit everything else,
10192 * then do the cacheline alignment, and finally emit the
10193 * MI_DISPLAY_FLIP.
10194 */
10195 ret = intel_ring_cacheline_align(ring);
10196 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010197 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020010198
Chris Wilsonffe74d72013-08-26 20:58:12 +010010199 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010200 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010201 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010202
Chris Wilsonffe74d72013-08-26 20:58:12 +010010203 /* Unmask the flip-done completion message. Note that the bspec says that
10204 * we should do this for both the BCS and RCS, and that we must not unmask
10205 * more than one flip event at any time (or ensure that one flip message
10206 * can be sent by waiting for flip-done prior to queueing new flips).
10207 * Experimentation says that BCS works despite DERRMR masking all
10208 * flip-done completion events and that unmasking all planes at once
10209 * for the RCS also doesn't appear to drop events. Setting the DERRMR
10210 * to zero does lead to lockups within MI_DISPLAY_FLIP.
10211 */
10212 if (ring->id == RCS) {
10213 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
10214 intel_ring_emit(ring, DERRMR);
10215 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
10216 DERRMR_PIPEB_PRI_FLIP_DONE |
10217 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010010218 if (IS_GEN8(dev))
10219 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
10220 MI_SRM_LRM_GLOBAL_GTT);
10221 else
10222 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
10223 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +010010224 intel_ring_emit(ring, DERRMR);
10225 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010010226 if (IS_GEN8(dev)) {
10227 intel_ring_emit(ring, 0);
10228 intel_ring_emit(ring, MI_NOOP);
10229 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010010230 }
10231
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010232 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010233 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010234 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010235 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000010236
10237 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010010238 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010010239 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010240}
10241
Sourab Gupta84c33a62014-06-02 16:47:17 +053010242static bool use_mmio_flip(struct intel_engine_cs *ring,
10243 struct drm_i915_gem_object *obj)
10244{
10245 /*
10246 * This is not being used for older platforms, because
10247 * non-availability of flip done interrupt forces us to use
10248 * CS flips. Older platforms derive flip done using some clever
10249 * tricks involving the flip_pending status bits and vblank irqs.
10250 * So using MMIO flips there would disrupt this mechanism.
10251 */
10252
Chris Wilson8e09bf82014-07-08 10:40:30 +010010253 if (ring == NULL)
10254 return true;
10255
Sourab Gupta84c33a62014-06-02 16:47:17 +053010256 if (INTEL_INFO(ring->dev)->gen < 5)
10257 return false;
10258
10259 if (i915.use_mmio_flip < 0)
10260 return false;
10261 else if (i915.use_mmio_flip > 0)
10262 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010010263 else if (i915.enable_execlists)
10264 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053010265 else
John Harrison41c52412014-11-24 18:49:43 +000010266 return ring != i915_gem_request_get_ring(obj->last_read_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053010267}
10268
Damien Lespiauff944562014-11-20 14:58:16 +000010269static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
10270{
10271 struct drm_device *dev = intel_crtc->base.dev;
10272 struct drm_i915_private *dev_priv = dev->dev_private;
10273 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
10274 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
10275 struct drm_i915_gem_object *obj = intel_fb->obj;
10276 const enum pipe pipe = intel_crtc->pipe;
10277 u32 ctl, stride;
10278
10279 ctl = I915_READ(PLANE_CTL(pipe, 0));
10280 ctl &= ~PLANE_CTL_TILED_MASK;
10281 if (obj->tiling_mode == I915_TILING_X)
10282 ctl |= PLANE_CTL_TILED_X;
10283
10284 /*
10285 * The stride is either expressed as a multiple of 64 bytes chunks for
10286 * linear buffers or in number of tiles for tiled buffers.
10287 */
10288 stride = fb->pitches[0] >> 6;
10289 if (obj->tiling_mode == I915_TILING_X)
10290 stride = fb->pitches[0] >> 9; /* X tiles are 512 bytes wide */
10291
10292 /*
10293 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
10294 * PLANE_SURF updates, the update is then guaranteed to be atomic.
10295 */
10296 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
10297 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
10298
10299 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
10300 POSTING_READ(PLANE_SURF(pipe, 0));
10301}
10302
10303static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
Sourab Gupta84c33a62014-06-02 16:47:17 +053010304{
10305 struct drm_device *dev = intel_crtc->base.dev;
10306 struct drm_i915_private *dev_priv = dev->dev_private;
10307 struct intel_framebuffer *intel_fb =
10308 to_intel_framebuffer(intel_crtc->base.primary->fb);
10309 struct drm_i915_gem_object *obj = intel_fb->obj;
10310 u32 dspcntr;
10311 u32 reg;
10312
Sourab Gupta84c33a62014-06-02 16:47:17 +053010313 reg = DSPCNTR(intel_crtc->plane);
10314 dspcntr = I915_READ(reg);
10315
Damien Lespiauc5d97472014-10-25 00:11:11 +010010316 if (obj->tiling_mode != I915_TILING_NONE)
10317 dspcntr |= DISPPLANE_TILED;
10318 else
10319 dspcntr &= ~DISPPLANE_TILED;
10320
Sourab Gupta84c33a62014-06-02 16:47:17 +053010321 I915_WRITE(reg, dspcntr);
10322
10323 I915_WRITE(DSPSURF(intel_crtc->plane),
10324 intel_crtc->unpin_work->gtt_offset);
10325 POSTING_READ(DSPSURF(intel_crtc->plane));
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020010326
Damien Lespiauff944562014-11-20 14:58:16 +000010327}
10328
10329/*
10330 * XXX: This is the temporary way to update the plane registers until we get
10331 * around to using the usual plane update functions for MMIO flips
10332 */
10333static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
10334{
10335 struct drm_device *dev = intel_crtc->base.dev;
10336 bool atomic_update;
10337 u32 start_vbl_count;
10338
10339 intel_mark_page_flip_active(intel_crtc);
10340
10341 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
10342
10343 if (INTEL_INFO(dev)->gen >= 9)
10344 skl_do_mmio_flip(intel_crtc);
10345 else
10346 /* use_mmio_flip() retricts MMIO flips to ilk+ */
10347 ilk_do_mmio_flip(intel_crtc);
10348
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020010349 if (atomic_update)
10350 intel_pipe_update_end(intel_crtc, start_vbl_count);
Sourab Gupta84c33a62014-06-02 16:47:17 +053010351}
10352
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020010353static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053010354{
John Harrisoncc8c4cc2014-11-24 18:49:34 +000010355 struct intel_crtc *crtc =
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020010356 container_of(work, struct intel_crtc, mmio_flip.work);
John Harrisoncc8c4cc2014-11-24 18:49:34 +000010357 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053010358
John Harrisoncc8c4cc2014-11-24 18:49:34 +000010359 mmio_flip = &crtc->mmio_flip;
10360 if (mmio_flip->req)
John Harrison9c654812014-11-24 18:49:35 +000010361 WARN_ON(__i915_wait_request(mmio_flip->req,
10362 crtc->reset_counter,
10363 false, NULL, NULL) != 0);
Sourab Gupta84c33a62014-06-02 16:47:17 +053010364
John Harrisoncc8c4cc2014-11-24 18:49:34 +000010365 intel_do_mmio_flip(crtc);
10366 if (mmio_flip->req) {
10367 mutex_lock(&crtc->base.dev->struct_mutex);
John Harrison146d84f2014-12-05 13:49:33 +000010368 i915_gem_request_assign(&mmio_flip->req, NULL);
John Harrisoncc8c4cc2014-11-24 18:49:34 +000010369 mutex_unlock(&crtc->base.dev->struct_mutex);
10370 }
Sourab Gupta84c33a62014-06-02 16:47:17 +053010371}
10372
10373static int intel_queue_mmio_flip(struct drm_device *dev,
10374 struct drm_crtc *crtc,
10375 struct drm_framebuffer *fb,
10376 struct drm_i915_gem_object *obj,
10377 struct intel_engine_cs *ring,
10378 uint32_t flags)
10379{
Sourab Gupta84c33a62014-06-02 16:47:17 +053010380 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +053010381
John Harrisoncc8c4cc2014-11-24 18:49:34 +000010382 i915_gem_request_assign(&intel_crtc->mmio_flip.req,
10383 obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053010384
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020010385 schedule_work(&intel_crtc->mmio_flip.work);
10386
Sourab Gupta84c33a62014-06-02 16:47:17 +053010387 return 0;
10388}
10389
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010390static int intel_default_queue_flip(struct drm_device *dev,
10391 struct drm_crtc *crtc,
10392 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010393 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010010394 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070010395 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010396{
10397 return -ENODEV;
10398}
10399
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010400static bool __intel_pageflip_stall_check(struct drm_device *dev,
10401 struct drm_crtc *crtc)
10402{
10403 struct drm_i915_private *dev_priv = dev->dev_private;
10404 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10405 struct intel_unpin_work *work = intel_crtc->unpin_work;
10406 u32 addr;
10407
10408 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
10409 return true;
10410
10411 if (!work->enable_stall_check)
10412 return false;
10413
10414 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010010415 if (work->flip_queued_req &&
10416 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010417 return false;
10418
Daniel Vetter1e3feef2015-02-13 21:03:45 +010010419 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010420 }
10421
Daniel Vetter1e3feef2015-02-13 21:03:45 +010010422 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010423 return false;
10424
10425 /* Potential stall - if we see that the flip has happened,
10426 * assume a missed interrupt. */
10427 if (INTEL_INFO(dev)->gen >= 4)
10428 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
10429 else
10430 addr = I915_READ(DSPADDR(intel_crtc->plane));
10431
10432 /* There is a potential issue here with a false positive after a flip
10433 * to the same address. We could address this by checking for a
10434 * non-incrementing frame counter.
10435 */
10436 return addr == work->gtt_offset;
10437}
10438
10439void intel_check_page_flip(struct drm_device *dev, int pipe)
10440{
10441 struct drm_i915_private *dev_priv = dev->dev_private;
10442 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10443 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010010444 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020010445
Dave Gordon6c51d462015-03-06 15:34:26 +000010446 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010447
10448 if (crtc == NULL)
10449 return;
10450
Daniel Vetterf3260382014-09-15 14:55:23 +020010451 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010010452 work = intel_crtc->unpin_work;
10453 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010454 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010010455 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010456 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010010457 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010458 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010010459 if (work != NULL &&
10460 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
10461 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020010462 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010463}
10464
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010465static int intel_crtc_page_flip(struct drm_crtc *crtc,
10466 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010467 struct drm_pending_vblank_event *event,
10468 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010469{
10470 struct drm_device *dev = crtc->dev;
10471 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070010472 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070010473 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010474 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080010475 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020010476 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010477 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010010478 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010010479 bool mmio_flip;
Chris Wilson52e68632010-08-08 10:15:59 +010010480 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010481
Matt Roper2ff8fde2014-07-08 07:50:07 -070010482 /*
10483 * drm_mode_page_flip_ioctl() should already catch this, but double
10484 * check to be safe. In the future we may enable pageflipping from
10485 * a disabled primary plane.
10486 */
10487 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
10488 return -EBUSY;
10489
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030010490 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070010491 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030010492 return -EINVAL;
10493
10494 /*
10495 * TILEOFF/LINOFF registers can't be changed via MI display flips.
10496 * Note that pitch changes could also affect these register.
10497 */
10498 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070010499 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
10500 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030010501 return -EINVAL;
10502
Chris Wilsonf900db42014-02-20 09:26:13 +000010503 if (i915_terminally_wedged(&dev_priv->gpu_error))
10504 goto out_hang;
10505
Daniel Vetterb14c5672013-09-19 12:18:32 +020010506 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010507 if (work == NULL)
10508 return -ENOMEM;
10509
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010510 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010511 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000010512 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010513 INIT_WORK(&work->work, intel_unpin_work_fn);
10514
Daniel Vetter87b6b102014-05-15 15:33:46 +020010515 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070010516 if (ret)
10517 goto free_work;
10518
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010519 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010520 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010521 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010522 /* Before declaring the flip queue wedged, check if
10523 * the hardware completed the operation behind our backs.
10524 */
10525 if (__intel_pageflip_stall_check(dev, crtc)) {
10526 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
10527 page_flip_completed(intel_crtc);
10528 } else {
10529 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010530 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010010531
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010532 drm_crtc_vblank_put(crtc);
10533 kfree(work);
10534 return -EBUSY;
10535 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010536 }
10537 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010538 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010539
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010540 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
10541 flush_workqueue(dev_priv->wq);
10542
Jesse Barnes75dfca82010-02-10 15:09:44 -080010543 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000010544 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000010545 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010546
Matt Roperf4510a22014-04-01 15:22:40 -070010547 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080010548 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080010549
Chris Wilsone1f99ce2010-10-27 12:45:26 +010010550 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010010551
Chris Wilson89ed88b2015-02-16 14:31:49 +000010552 ret = i915_mutex_lock_interruptible(dev);
10553 if (ret)
10554 goto cleanup;
10555
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010556 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020010557 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010010558
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010559 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +020010560 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010561
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010562 if (IS_VALLEYVIEW(dev)) {
10563 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000010564 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010010565 /* vlv: DISPLAY_FLIP fails to change tiling */
10566 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000010567 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010010568 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010569 } else if (INTEL_INFO(dev)->gen >= 7) {
John Harrison41c52412014-11-24 18:49:43 +000010570 ring = i915_gem_request_get_ring(obj->last_read_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010571 if (ring == NULL || ring->id != RCS)
10572 ring = &dev_priv->ring[BCS];
10573 } else {
10574 ring = &dev_priv->ring[RCS];
10575 }
10576
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010010577 mmio_flip = use_mmio_flip(ring, obj);
10578
10579 /* When using CS flips, we want to emit semaphores between rings.
10580 * However, when using mmio flips we will create a task to do the
10581 * synchronisation, so all we want here is to pin the framebuffer
10582 * into the display plane and skip any waits.
10583 */
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000010584 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010010585 crtc->primary->state,
10586 mmio_flip ? i915_gem_request_get_ring(obj->last_read_req) : ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010587 if (ret)
10588 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010589
Tvrtko Ursulin121920f2015-03-23 11:10:37 +000010590 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary), obj)
10591 + intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010592
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010010593 if (mmio_flip) {
Sourab Gupta84c33a62014-06-02 16:47:17 +053010594 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
10595 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010596 if (ret)
10597 goto cleanup_unpin;
10598
John Harrisonf06cc1b2014-11-24 18:49:37 +000010599 i915_gem_request_assign(&work->flip_queued_req,
10600 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010601 } else {
Sourab Gupta84c33a62014-06-02 16:47:17 +053010602 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010603 page_flip_flags);
10604 if (ret)
10605 goto cleanup_unpin;
10606
John Harrisonf06cc1b2014-11-24 18:49:37 +000010607 i915_gem_request_assign(&work->flip_queued_req,
10608 intel_ring_get_request(ring));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010609 }
10610
Daniel Vetter1e3feef2015-02-13 21:03:45 +010010611 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010612 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010613
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000010614 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Daniel Vettera071fa02014-06-18 23:28:09 +020010615 INTEL_FRONTBUFFER_PRIMARY(pipe));
10616
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020010617 intel_fbc_disable(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010618 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010619 mutex_unlock(&dev->struct_mutex);
10620
Jesse Barnese5510fa2010-07-01 16:48:37 -070010621 trace_i915_flip_request(intel_crtc->plane, obj);
10622
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010623 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010010624
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010625cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000010626 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010627cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010628 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010629 mutex_unlock(&dev->struct_mutex);
10630cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070010631 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080010632 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010010633
Chris Wilson89ed88b2015-02-16 14:31:49 +000010634 drm_gem_object_unreference_unlocked(&obj->base);
10635 drm_framebuffer_unreference(work->old_fb);
10636
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010637 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010010638 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010639 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010010640
Daniel Vetter87b6b102014-05-15 15:33:46 +020010641 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070010642free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010010643 kfree(work);
10644
Chris Wilsonf900db42014-02-20 09:26:13 +000010645 if (ret == -EIO) {
10646out_hang:
Matt Roper53a366b2014-12-23 10:41:53 -080010647 ret = intel_plane_restore(primary);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010010648 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010649 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020010650 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010651 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010010652 }
Chris Wilsonf900db42014-02-20 09:26:13 +000010653 }
Chris Wilson96b099f2010-06-07 14:03:04 +010010654 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010655}
10656
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010657static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010658 .mode_set_base_atomic = intel_pipe_set_base_atomic,
10659 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080010660 .atomic_begin = intel_begin_crtc_commit,
10661 .atomic_flush = intel_finish_crtc_commit,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010662};
10663
Daniel Vetter9a935852012-07-05 22:34:27 +020010664/**
10665 * intel_modeset_update_staged_output_state
10666 *
10667 * Updates the staged output configuration state, e.g. after we've read out the
10668 * current hw state.
10669 */
10670static void intel_modeset_update_staged_output_state(struct drm_device *dev)
10671{
Ville Syrjälä76688512014-01-10 11:28:06 +020010672 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010673 struct intel_encoder *encoder;
10674 struct intel_connector *connector;
10675
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010676 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010677 connector->new_encoder =
10678 to_intel_encoder(connector->base.encoder);
10679 }
10680
Damien Lespiaub2784e12014-08-05 11:29:37 +010010681 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010682 encoder->new_crtc =
10683 to_intel_crtc(encoder->base.crtc);
10684 }
Ville Syrjälä76688512014-01-10 11:28:06 +020010685
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010686 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080010687 crtc->new_enabled = crtc->base.state->enable;
Ville Syrjälä76688512014-01-10 11:28:06 +020010688 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010689}
10690
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010691/* Transitional helper to copy current connector/encoder state to
10692 * connector->state. This is needed so that code that is partially
10693 * converted to atomic does the right thing.
10694 */
10695static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
10696{
10697 struct intel_connector *connector;
10698
10699 for_each_intel_connector(dev, connector) {
10700 if (connector->base.encoder) {
10701 connector->base.state->best_encoder =
10702 connector->base.encoder;
10703 connector->base.state->crtc =
10704 connector->base.encoder->crtc;
10705 } else {
10706 connector->base.state->best_encoder = NULL;
10707 connector->base.state->crtc = NULL;
10708 }
10709 }
10710}
10711
Daniel Vetter9a935852012-07-05 22:34:27 +020010712/**
10713 * intel_modeset_commit_output_state
10714 *
10715 * This function copies the stage display pipe configuration to the real one.
10716 */
10717static void intel_modeset_commit_output_state(struct drm_device *dev)
10718{
Ville Syrjälä76688512014-01-10 11:28:06 +020010719 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010720 struct intel_encoder *encoder;
10721 struct intel_connector *connector;
10722
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010723 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010724 connector->base.encoder = &connector->new_encoder->base;
10725 }
10726
Damien Lespiaub2784e12014-08-05 11:29:37 +010010727 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010728 encoder->base.crtc = &encoder->new_crtc->base;
10729 }
Ville Syrjälä76688512014-01-10 11:28:06 +020010730
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010731 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080010732 crtc->base.state->enable = crtc->new_enabled;
Ville Syrjälä76688512014-01-10 11:28:06 +020010733 crtc->base.enabled = crtc->new_enabled;
10734 }
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010735
10736 intel_modeset_update_connector_atomic_state(dev);
Daniel Vetter9a935852012-07-05 22:34:27 +020010737}
10738
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010739static void
Robin Schroereba905b2014-05-18 02:24:50 +020010740connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010741 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010742{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010743 int bpp = pipe_config->pipe_bpp;
10744
10745 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
10746 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030010747 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010748
10749 /* Don't use an invalid EDID bpc value */
10750 if (connector->base.display_info.bpc &&
10751 connector->base.display_info.bpc * 3 < bpp) {
10752 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
10753 bpp, connector->base.display_info.bpc*3);
10754 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
10755 }
10756
10757 /* Clamp bpp to 8 on screens without EDID 1.4 */
10758 if (connector->base.display_info.bpc == 0 && bpp > 24) {
10759 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
10760 bpp);
10761 pipe_config->pipe_bpp = 24;
10762 }
10763}
10764
10765static int
10766compute_baseline_pipe_bpp(struct intel_crtc *crtc,
10767 struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010768 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010769{
10770 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010771 struct drm_atomic_state *state;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010772 struct intel_connector *connector;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010773 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010774
Daniel Vetterd42264b2013-03-28 16:38:08 +010010775 switch (fb->pixel_format) {
10776 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010777 bpp = 8*3; /* since we go through a colormap */
10778 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010779 case DRM_FORMAT_XRGB1555:
10780 case DRM_FORMAT_ARGB1555:
10781 /* checked in intel_framebuffer_init already */
10782 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
10783 return -EINVAL;
10784 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010785 bpp = 6*3; /* min is 18bpp */
10786 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010787 case DRM_FORMAT_XBGR8888:
10788 case DRM_FORMAT_ABGR8888:
10789 /* checked in intel_framebuffer_init already */
10790 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
10791 return -EINVAL;
10792 case DRM_FORMAT_XRGB8888:
10793 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010794 bpp = 8*3;
10795 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010796 case DRM_FORMAT_XRGB2101010:
10797 case DRM_FORMAT_ARGB2101010:
10798 case DRM_FORMAT_XBGR2101010:
10799 case DRM_FORMAT_ABGR2101010:
10800 /* checked in intel_framebuffer_init already */
10801 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +010010802 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010803 bpp = 10*3;
10804 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +010010805 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010806 default:
10807 DRM_DEBUG_KMS("unsupported depth\n");
10808 return -EINVAL;
10809 }
10810
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010811 pipe_config->pipe_bpp = bpp;
10812
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010813 state = pipe_config->base.state;
10814
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010815 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010816 for (i = 0; i < state->num_connector; i++) {
10817 if (!state->connectors[i])
10818 continue;
10819
10820 connector = to_intel_connector(state->connectors[i]);
10821 if (state->connector_states[i]->crtc != &crtc->base)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010822 continue;
10823
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010824 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010825 }
10826
10827 return bpp;
10828}
10829
Daniel Vetter644db712013-09-19 14:53:58 +020010830static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
10831{
10832 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
10833 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010010834 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020010835 mode->crtc_hdisplay, mode->crtc_hsync_start,
10836 mode->crtc_hsync_end, mode->crtc_htotal,
10837 mode->crtc_vdisplay, mode->crtc_vsync_start,
10838 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10839}
10840
Daniel Vetterc0b03412013-05-28 12:05:54 +020010841static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010842 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020010843 const char *context)
10844{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010845 struct drm_device *dev = crtc->base.dev;
10846 struct drm_plane *plane;
10847 struct intel_plane *intel_plane;
10848 struct intel_plane_state *state;
10849 struct drm_framebuffer *fb;
10850
10851 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
10852 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020010853
10854 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
10855 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
10856 pipe_config->pipe_bpp, pipe_config->dither);
10857 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10858 pipe_config->has_pch_encoder,
10859 pipe_config->fdi_lanes,
10860 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
10861 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
10862 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010863 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10864 pipe_config->has_dp_encoder,
10865 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
10866 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
10867 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010868
10869 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
10870 pipe_config->has_dp_encoder,
10871 pipe_config->dp_m2_n2.gmch_m,
10872 pipe_config->dp_m2_n2.gmch_n,
10873 pipe_config->dp_m2_n2.link_m,
10874 pipe_config->dp_m2_n2.link_n,
10875 pipe_config->dp_m2_n2.tu);
10876
Daniel Vetter55072d12014-11-20 16:10:28 +010010877 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
10878 pipe_config->has_audio,
10879 pipe_config->has_infoframe);
10880
Daniel Vetterc0b03412013-05-28 12:05:54 +020010881 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010882 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010883 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010884 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
10885 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030010886 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010887 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
10888 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010889 DRM_DEBUG_KMS("num_scalers: %d\n", crtc->num_scalers);
10890 DRM_DEBUG_KMS("scaler_users: 0x%x\n", pipe_config->scaler_state.scaler_users);
10891 DRM_DEBUG_KMS("scaler id: %d\n", pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010892 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10893 pipe_config->gmch_pfit.control,
10894 pipe_config->gmch_pfit.pgm_ratios,
10895 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010896 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020010897 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010898 pipe_config->pch_pfit.size,
10899 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010900 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030010901 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010902
10903 DRM_DEBUG_KMS("planes on this crtc\n");
10904 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
10905 intel_plane = to_intel_plane(plane);
10906 if (intel_plane->pipe != crtc->pipe)
10907 continue;
10908
10909 state = to_intel_plane_state(plane->state);
10910 fb = state->base.fb;
10911 if (!fb) {
10912 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
10913 "disabled, scaler_id = %d\n",
10914 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
10915 plane->base.id, intel_plane->pipe,
10916 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
10917 drm_plane_index(plane), state->scaler_id);
10918 continue;
10919 }
10920
10921 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
10922 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
10923 plane->base.id, intel_plane->pipe,
10924 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
10925 drm_plane_index(plane));
10926 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
10927 fb->base.id, fb->width, fb->height, fb->pixel_format);
10928 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
10929 state->scaler_id,
10930 state->src.x1 >> 16, state->src.y1 >> 16,
10931 drm_rect_width(&state->src) >> 16,
10932 drm_rect_height(&state->src) >> 16,
10933 state->dst.x1, state->dst.y1,
10934 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
10935 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020010936}
10937
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010938static bool encoders_cloneable(const struct intel_encoder *a,
10939 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010940{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010941 /* masks could be asymmetric, so check both ways */
10942 return a == b || (a->cloneable & (1 << b->type) &&
10943 b->cloneable & (1 << a->type));
10944}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010945
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030010946static bool check_single_encoder_cloning(struct drm_atomic_state *state,
10947 struct intel_crtc *crtc,
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010948 struct intel_encoder *encoder)
10949{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010950 struct intel_encoder *source_encoder;
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030010951 struct drm_connector_state *connector_state;
10952 int i;
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010953
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030010954 for (i = 0; i < state->num_connector; i++) {
10955 if (!state->connectors[i])
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010956 continue;
10957
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030010958 connector_state = state->connector_states[i];
10959 if (connector_state->crtc != &crtc->base)
10960 continue;
10961
10962 source_encoder =
10963 to_intel_encoder(connector_state->best_encoder);
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010964 if (!encoders_cloneable(encoder, source_encoder))
10965 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010966 }
10967
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010968 return true;
10969}
10970
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030010971static bool check_encoder_cloning(struct drm_atomic_state *state,
10972 struct intel_crtc *crtc)
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010973{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010974 struct intel_encoder *encoder;
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030010975 struct drm_connector_state *connector_state;
10976 int i;
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010977
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030010978 for (i = 0; i < state->num_connector; i++) {
10979 if (!state->connectors[i])
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010980 continue;
10981
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030010982 connector_state = state->connector_states[i];
10983 if (connector_state->crtc != &crtc->base)
10984 continue;
10985
10986 encoder = to_intel_encoder(connector_state->best_encoder);
10987 if (!check_single_encoder_cloning(state, crtc, encoder))
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010988 return false;
10989 }
10990
10991 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010992}
10993
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030010994static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010995{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030010996 struct drm_device *dev = state->dev;
10997 struct intel_encoder *encoder;
10998 struct drm_connector_state *connector_state;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010999 unsigned int used_ports = 0;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011000 int i;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011001
11002 /*
11003 * Walk the connector list instead of the encoder
11004 * list to detect the problem on ddi platforms
11005 * where there's just one encoder per digital port.
11006 */
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011007 for (i = 0; i < state->num_connector; i++) {
11008 if (!state->connectors[i])
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011009 continue;
11010
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011011 connector_state = state->connector_states[i];
11012 if (!connector_state->best_encoder)
11013 continue;
11014
11015 encoder = to_intel_encoder(connector_state->best_encoder);
11016
11017 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011018
11019 switch (encoder->type) {
11020 unsigned int port_mask;
11021 case INTEL_OUTPUT_UNKNOWN:
11022 if (WARN_ON(!HAS_DDI(dev)))
11023 break;
11024 case INTEL_OUTPUT_DISPLAYPORT:
11025 case INTEL_OUTPUT_HDMI:
11026 case INTEL_OUTPUT_EDP:
11027 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
11028
11029 /* the same port mustn't appear more than once */
11030 if (used_ports & port_mask)
11031 return false;
11032
11033 used_ports |= port_mask;
11034 default:
11035 break;
11036 }
11037 }
11038
11039 return true;
11040}
11041
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011042static void
11043clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
11044{
11045 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070011046 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011047
Chandra Konduru663a3642015-04-07 15:28:41 -070011048 /* Clear only the intel specific part of the crtc state excluding scalers */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011049 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070011050 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011051 memset(crtc_state, 0, sizeof *crtc_state);
11052 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070011053 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011054}
11055
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011056static struct intel_crtc_state *
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011057intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011058 struct drm_framebuffer *fb,
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011059 struct drm_display_mode *mode,
11060 struct drm_atomic_state *state)
Daniel Vetter7758a112012-07-08 19:40:39 +020011061{
Daniel Vetter7758a112012-07-08 19:40:39 +020011062 struct intel_encoder *encoder;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011063 struct intel_connector *connector;
11064 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011065 struct intel_crtc_state *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +010011066 int plane_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011067 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010011068 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020011069
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011070 if (!check_encoder_cloning(state, to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020011071 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11072 return ERR_PTR(-EINVAL);
11073 }
11074
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011075 if (!check_digital_port_conflicts(state)) {
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011076 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
11077 return ERR_PTR(-EINVAL);
11078 }
11079
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011080 pipe_config = intel_atomic_get_crtc_state(state, to_intel_crtc(crtc));
11081 if (IS_ERR(pipe_config))
11082 return pipe_config;
11083
11084 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020011085
Matt Roper07878242015-02-25 11:43:26 -080011086 pipe_config->base.crtc = crtc;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011087 drm_mode_copy(&pipe_config->base.adjusted_mode, mode);
11088 drm_mode_copy(&pipe_config->base.mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030011089
Daniel Vettere143a212013-07-04 12:01:15 +020011090 pipe_config->cpu_transcoder =
11091 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020011092 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011093
Imre Deak2960bc92013-07-30 13:36:32 +030011094 /*
11095 * Sanitize sync polarity flags based on requested ones. If neither
11096 * positive or negative polarity is requested, treat this as meaning
11097 * negative polarity.
11098 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011099 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011100 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011101 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011102
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011103 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011104 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011105 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011106
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011107 /* Compute a starting value for pipe_config->pipe_bpp taking the source
11108 * plane pixel format and any sink constraints into account. Returns the
11109 * source plane bpp so that dithering can be selected on mismatches
11110 * after encoders and crtc also have had their say. */
11111 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
11112 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011113 if (plane_bpp < 0)
11114 goto fail;
11115
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011116 /*
11117 * Determine the real pipe dimensions. Note that stereo modes can
11118 * increase the actual pipe size due to the frame doubling and
11119 * insertion of additional space for blanks between the frame. This
11120 * is stored in the crtc timings. We use the requested mode to do this
11121 * computation to clearly distinguish it from the adjusted mode, which
11122 * can be changed by the connectors in the below retry loop.
11123 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011124 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080011125 &pipe_config->pipe_src_w,
11126 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011127
Daniel Vettere29c22c2013-02-21 00:00:16 +010011128encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020011129 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020011130 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020011131 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011132
Daniel Vetter135c81b2013-07-21 21:37:09 +020011133 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011134 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
11135 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020011136
Daniel Vetter7758a112012-07-08 19:40:39 +020011137 /* Pass our mode to the connectors and the CRTC to give them a chance to
11138 * adjust it according to limitations or connector properties, and also
11139 * a chance to reject the mode entirely.
11140 */
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011141 for (i = 0; i < state->num_connector; i++) {
11142 connector = to_intel_connector(state->connectors[i]);
11143 if (!connector)
Daniel Vetter7758a112012-07-08 19:40:39 +020011144 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +010011145
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011146 connector_state = state->connector_states[i];
11147 if (connector_state->crtc != crtc)
11148 continue;
11149
11150 encoder = to_intel_encoder(connector_state->best_encoder);
11151
Daniel Vetterefea6e82013-07-21 21:36:59 +020011152 if (!(encoder->compute_config(encoder, pipe_config))) {
11153 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020011154 goto fail;
11155 }
11156 }
11157
Daniel Vetterff9a6752013-06-01 17:16:21 +020011158 /* Set default port clock if not overwritten by the encoder. Needs to be
11159 * done afterwards in case the encoder adjusts the mode. */
11160 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011161 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010011162 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011163
Daniel Vettera43f6e02013-06-07 23:10:32 +020011164 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010011165 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020011166 DRM_DEBUG_KMS("CRTC fixup failed\n");
11167 goto fail;
11168 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010011169
11170 if (ret == RETRY) {
11171 if (WARN(!retry, "loop in pipe configuration computation\n")) {
11172 ret = -EINVAL;
11173 goto fail;
11174 }
11175
11176 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
11177 retry = false;
11178 goto encoder_retry;
11179 }
11180
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011181 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
11182 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
11183 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
11184
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011185 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +020011186fail:
Daniel Vettere29c22c2013-02-21 00:00:16 +010011187 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +020011188}
11189
Daniel Vettere2e1ed42012-07-08 21:14:38 +020011190/* Computes which crtcs are affected and sets the relevant bits in the mask. For
11191 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
11192static void
11193intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
11194 unsigned *prepare_pipes, unsigned *disable_pipes)
11195{
11196 struct intel_crtc *intel_crtc;
11197 struct drm_device *dev = crtc->dev;
11198 struct intel_encoder *encoder;
11199 struct intel_connector *connector;
11200 struct drm_crtc *tmp_crtc;
11201
11202 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
11203
11204 /* Check which crtcs have changed outputs connected to them, these need
11205 * to be part of the prepare_pipes mask. We don't (yet) support global
11206 * modeset across multiple crtcs, so modeset_pipes will only have one
11207 * bit set at most. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011208 for_each_intel_connector(dev, connector) {
Daniel Vettere2e1ed42012-07-08 21:14:38 +020011209 if (connector->base.encoder == &connector->new_encoder->base)
11210 continue;
11211
11212 if (connector->base.encoder) {
11213 tmp_crtc = connector->base.encoder->crtc;
11214
11215 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
11216 }
11217
11218 if (connector->new_encoder)
11219 *prepare_pipes |=
11220 1 << connector->new_encoder->new_crtc->pipe;
11221 }
11222
Damien Lespiaub2784e12014-08-05 11:29:37 +010011223 for_each_intel_encoder(dev, encoder) {
Daniel Vettere2e1ed42012-07-08 21:14:38 +020011224 if (encoder->base.crtc == &encoder->new_crtc->base)
11225 continue;
11226
11227 if (encoder->base.crtc) {
11228 tmp_crtc = encoder->base.crtc;
11229
11230 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
11231 }
11232
11233 if (encoder->new_crtc)
11234 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
11235 }
11236
Ville Syrjälä76688512014-01-10 11:28:06 +020011237 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011238 for_each_intel_crtc(dev, intel_crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080011239 if (intel_crtc->base.state->enable == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020011240 continue;
11241
Ville Syrjälä76688512014-01-10 11:28:06 +020011242 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020011243 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +020011244 else
11245 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +020011246 }
11247
11248
11249 /* set_mode is also used to update properties on life display pipes. */
11250 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +020011251 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020011252 *prepare_pipes |= 1 << intel_crtc->pipe;
11253
Daniel Vetterb6c51642013-04-12 18:48:43 +020011254 /*
11255 * For simplicity do a full modeset on any pipe where the output routing
11256 * changed. We could be more clever, but that would require us to be
11257 * more careful with calling the relevant encoder->mode_set functions.
11258 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +020011259 if (*prepare_pipes)
11260 *modeset_pipes = *prepare_pipes;
11261
11262 /* ... and mask these out. */
11263 *modeset_pipes &= ~(*disable_pipes);
11264 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +020011265
11266 /*
11267 * HACK: We don't (yet) fully support global modesets. intel_set_config
11268 * obies this rule, but the modeset restore mode of
11269 * intel_modeset_setup_hw_state does not.
11270 */
11271 *modeset_pipes &= 1 << intel_crtc->pipe;
11272 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +020011273
11274 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
11275 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020011276}
11277
Daniel Vetterea9d7582012-07-10 10:42:52 +020011278static bool intel_crtc_in_use(struct drm_crtc *crtc)
11279{
11280 struct drm_encoder *encoder;
11281 struct drm_device *dev = crtc->dev;
11282
11283 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
11284 if (encoder->crtc == crtc)
11285 return true;
11286
11287 return false;
11288}
11289
11290static void
11291intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
11292{
Daniel Vetterba41c0de2014-11-03 15:04:55 +010011293 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterea9d7582012-07-10 10:42:52 +020011294 struct intel_encoder *intel_encoder;
11295 struct intel_crtc *intel_crtc;
11296 struct drm_connector *connector;
11297
Daniel Vetterba41c0de2014-11-03 15:04:55 +010011298 intel_shared_dpll_commit(dev_priv);
11299
Damien Lespiaub2784e12014-08-05 11:29:37 +010011300 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020011301 if (!intel_encoder->base.crtc)
11302 continue;
11303
11304 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
11305
11306 if (prepare_pipes & (1 << intel_crtc->pipe))
11307 intel_encoder->connectors_active = false;
11308 }
11309
11310 intel_modeset_commit_output_state(dev);
11311
Ville Syrjälä76688512014-01-10 11:28:06 +020011312 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011313 for_each_intel_crtc(dev, intel_crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080011314 WARN_ON(intel_crtc->base.state->enable != intel_crtc_in_use(&intel_crtc->base));
Daniel Vetterea9d7582012-07-10 10:42:52 +020011315 }
11316
11317 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
11318 if (!connector->encoder || !connector->encoder->crtc)
11319 continue;
11320
11321 intel_crtc = to_intel_crtc(connector->encoder->crtc);
11322
11323 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020011324 struct drm_property *dpms_property =
11325 dev->mode_config.dpms_property;
11326
Daniel Vetterea9d7582012-07-10 10:42:52 +020011327 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050011328 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020011329 dpms_property,
11330 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020011331
11332 intel_encoder = to_intel_encoder(connector->encoder);
11333 intel_encoder->connectors_active = true;
11334 }
11335 }
11336
11337}
11338
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011339static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011340{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011341 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011342
11343 if (clock1 == clock2)
11344 return true;
11345
11346 if (!clock1 || !clock2)
11347 return false;
11348
11349 diff = abs(clock1 - clock2);
11350
11351 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
11352 return true;
11353
11354 return false;
11355}
11356
Daniel Vetter25c5b262012-07-08 22:08:04 +020011357#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
11358 list_for_each_entry((intel_crtc), \
11359 &(dev)->mode_config.crtc_list, \
11360 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020011361 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020011362
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011363static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020011364intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011365 struct intel_crtc_state *current_config,
11366 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011367{
Daniel Vetter66e985c2013-06-05 13:34:20 +020011368#define PIPE_CONF_CHECK_X(name) \
11369 if (current_config->name != pipe_config->name) { \
11370 DRM_ERROR("mismatch in " #name " " \
11371 "(expected 0x%08x, found 0x%08x)\n", \
11372 current_config->name, \
11373 pipe_config->name); \
11374 return false; \
11375 }
11376
Daniel Vetter08a24032013-04-19 11:25:34 +020011377#define PIPE_CONF_CHECK_I(name) \
11378 if (current_config->name != pipe_config->name) { \
11379 DRM_ERROR("mismatch in " #name " " \
11380 "(expected %i, found %i)\n", \
11381 current_config->name, \
11382 pipe_config->name); \
11383 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010011384 }
11385
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011386/* This is required for BDW+ where there is only one set of registers for
11387 * switching between high and low RR.
11388 * This macro can be used whenever a comparison has to be made between one
11389 * hw state and multiple sw state variables.
11390 */
11391#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
11392 if ((current_config->name != pipe_config->name) && \
11393 (current_config->alt_name != pipe_config->name)) { \
11394 DRM_ERROR("mismatch in " #name " " \
11395 "(expected %i or %i, found %i)\n", \
11396 current_config->name, \
11397 current_config->alt_name, \
11398 pipe_config->name); \
11399 return false; \
11400 }
11401
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011402#define PIPE_CONF_CHECK_FLAGS(name, mask) \
11403 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070011404 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011405 "(expected %i, found %i)\n", \
11406 current_config->name & (mask), \
11407 pipe_config->name & (mask)); \
11408 return false; \
11409 }
11410
Ville Syrjälä5e550652013-09-06 23:29:07 +030011411#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
11412 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
11413 DRM_ERROR("mismatch in " #name " " \
11414 "(expected %i, found %i)\n", \
11415 current_config->name, \
11416 pipe_config->name); \
11417 return false; \
11418 }
11419
Daniel Vetterbb760062013-06-06 14:55:52 +020011420#define PIPE_CONF_QUIRK(quirk) \
11421 ((current_config->quirks | pipe_config->quirks) & (quirk))
11422
Daniel Vettereccb1402013-05-22 00:50:22 +020011423 PIPE_CONF_CHECK_I(cpu_transcoder);
11424
Daniel Vetter08a24032013-04-19 11:25:34 +020011425 PIPE_CONF_CHECK_I(has_pch_encoder);
11426 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020011427 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
11428 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
11429 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
11430 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
11431 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020011432
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011433 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011434
11435 if (INTEL_INFO(dev)->gen < 8) {
11436 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
11437 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
11438 PIPE_CONF_CHECK_I(dp_m_n.link_m);
11439 PIPE_CONF_CHECK_I(dp_m_n.link_n);
11440 PIPE_CONF_CHECK_I(dp_m_n.tu);
11441
11442 if (current_config->has_drrs) {
11443 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
11444 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
11445 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
11446 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
11447 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
11448 }
11449 } else {
11450 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
11451 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
11452 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
11453 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
11454 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
11455 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011456
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011457 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
11458 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
11459 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
11460 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
11461 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
11462 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011463
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011464 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
11465 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
11466 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
11467 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
11468 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
11469 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011470
Daniel Vetterc93f54c2013-06-27 19:47:19 +020011471 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020011472 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020011473 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
11474 IS_VALLEYVIEW(dev))
11475 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080011476 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020011477
Daniel Vetter9ed109a2014-04-24 23:54:52 +020011478 PIPE_CONF_CHECK_I(has_audio);
11479
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011480 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011481 DRM_MODE_FLAG_INTERLACE);
11482
Daniel Vetterbb760062013-06-06 14:55:52 +020011483 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011484 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011485 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011486 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011487 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011488 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011489 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011490 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011491 DRM_MODE_FLAG_NVSYNC);
11492 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011493
Ville Syrjälä37327ab2013-09-04 18:25:28 +030011494 PIPE_CONF_CHECK_I(pipe_src_w);
11495 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011496
Daniel Vetter99535992014-04-13 12:00:33 +020011497 /*
11498 * FIXME: BIOS likes to set up a cloned config with lvds+external
11499 * screen. Since we don't yet re-compute the pipe config when moving
11500 * just the lvds port away to another pipe the sw tracking won't match.
11501 *
11502 * Proper atomic modesets with recomputed global state will fix this.
11503 * Until then just don't check gmch state for inherited modes.
11504 */
11505 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
11506 PIPE_CONF_CHECK_I(gmch_pfit.control);
11507 /* pfit ratios are autocomputed by the hw on gen4+ */
11508 if (INTEL_INFO(dev)->gen < 4)
11509 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
11510 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
11511 }
11512
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011513 PIPE_CONF_CHECK_I(pch_pfit.enabled);
11514 if (current_config->pch_pfit.enabled) {
11515 PIPE_CONF_CHECK_I(pch_pfit.pos);
11516 PIPE_CONF_CHECK_I(pch_pfit.size);
11517 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020011518
Chandra Kondurua1b22782015-04-07 15:28:45 -070011519 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
11520
Jesse Barnese59150d2014-01-07 13:30:45 -080011521 /* BDW+ don't expose a synchronous way to read the state */
11522 if (IS_HASWELL(dev))
11523 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030011524
Ville Syrjälä282740f2013-09-04 18:30:03 +030011525 PIPE_CONF_CHECK_I(double_wide);
11526
Daniel Vetter26804af2014-06-25 22:01:55 +030011527 PIPE_CONF_CHECK_X(ddi_pll_sel);
11528
Daniel Vetterc0d43d62013-06-07 23:11:08 +020011529 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011530 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020011531 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011532 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
11533 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030011534 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000011535 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
11536 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
11537 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020011538
Ville Syrjälä42571ae2013-09-06 23:29:00 +030011539 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
11540 PIPE_CONF_CHECK_I(pipe_bpp);
11541
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011542 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080011543 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030011544
Daniel Vetter66e985c2013-06-05 13:34:20 +020011545#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020011546#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011547#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011548#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030011549#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020011550#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020011551
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011552 return true;
11553}
11554
Damien Lespiau08db6652014-11-04 17:06:52 +000011555static void check_wm_state(struct drm_device *dev)
11556{
11557 struct drm_i915_private *dev_priv = dev->dev_private;
11558 struct skl_ddb_allocation hw_ddb, *sw_ddb;
11559 struct intel_crtc *intel_crtc;
11560 int plane;
11561
11562 if (INTEL_INFO(dev)->gen < 9)
11563 return;
11564
11565 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
11566 sw_ddb = &dev_priv->wm.skl_hw.ddb;
11567
11568 for_each_intel_crtc(dev, intel_crtc) {
11569 struct skl_ddb_entry *hw_entry, *sw_entry;
11570 const enum pipe pipe = intel_crtc->pipe;
11571
11572 if (!intel_crtc->active)
11573 continue;
11574
11575 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000011576 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000011577 hw_entry = &hw_ddb.plane[pipe][plane];
11578 sw_entry = &sw_ddb->plane[pipe][plane];
11579
11580 if (skl_ddb_entry_equal(hw_entry, sw_entry))
11581 continue;
11582
11583 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
11584 "(expected (%u,%u), found (%u,%u))\n",
11585 pipe_name(pipe), plane + 1,
11586 sw_entry->start, sw_entry->end,
11587 hw_entry->start, hw_entry->end);
11588 }
11589
11590 /* cursor */
11591 hw_entry = &hw_ddb.cursor[pipe];
11592 sw_entry = &sw_ddb->cursor[pipe];
11593
11594 if (skl_ddb_entry_equal(hw_entry, sw_entry))
11595 continue;
11596
11597 DRM_ERROR("mismatch in DDB state pipe %c cursor "
11598 "(expected (%u,%u), found (%u,%u))\n",
11599 pipe_name(pipe),
11600 sw_entry->start, sw_entry->end,
11601 hw_entry->start, hw_entry->end);
11602 }
11603}
11604
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011605static void
11606check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011607{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011608 struct intel_connector *connector;
11609
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011610 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011611 /* This also checks the encoder/connector hw state with the
11612 * ->get_hw_state callbacks. */
11613 intel_connector_check_state(connector);
11614
Rob Clarke2c719b2014-12-15 13:56:32 -050011615 I915_STATE_WARN(&connector->new_encoder->base != connector->base.encoder,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011616 "connector's staged encoder doesn't match current encoder\n");
11617 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011618}
11619
11620static void
11621check_encoder_state(struct drm_device *dev)
11622{
11623 struct intel_encoder *encoder;
11624 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011625
Damien Lespiaub2784e12014-08-05 11:29:37 +010011626 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011627 bool enabled = false;
11628 bool active = false;
11629 enum pipe pipe, tracked_pipe;
11630
11631 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
11632 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030011633 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011634
Rob Clarke2c719b2014-12-15 13:56:32 -050011635 I915_STATE_WARN(&encoder->new_crtc->base != encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011636 "encoder's stage crtc doesn't match current crtc\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050011637 I915_STATE_WARN(encoder->connectors_active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011638 "encoder's active_connectors set, but no crtc\n");
11639
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011640 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011641 if (connector->base.encoder != &encoder->base)
11642 continue;
11643 enabled = true;
11644 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
11645 active = true;
11646 }
Dave Airlie0e32b392014-05-02 14:02:48 +100011647 /*
11648 * for MST connectors if we unplug the connector is gone
11649 * away but the encoder is still connected to a crtc
11650 * until a modeset happens in response to the hotplug.
11651 */
11652 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
11653 continue;
11654
Rob Clarke2c719b2014-12-15 13:56:32 -050011655 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011656 "encoder's enabled state mismatch "
11657 "(expected %i, found %i)\n",
11658 !!encoder->base.crtc, enabled);
Rob Clarke2c719b2014-12-15 13:56:32 -050011659 I915_STATE_WARN(active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011660 "active encoder with no crtc\n");
11661
Rob Clarke2c719b2014-12-15 13:56:32 -050011662 I915_STATE_WARN(encoder->connectors_active != active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011663 "encoder's computed active state doesn't match tracked active state "
11664 "(expected %i, found %i)\n", active, encoder->connectors_active);
11665
11666 active = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -050011667 I915_STATE_WARN(active != encoder->connectors_active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011668 "encoder's hw state doesn't match sw tracking "
11669 "(expected %i, found %i)\n",
11670 encoder->connectors_active, active);
11671
11672 if (!encoder->base.crtc)
11673 continue;
11674
11675 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Rob Clarke2c719b2014-12-15 13:56:32 -050011676 I915_STATE_WARN(active && pipe != tracked_pipe,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011677 "active encoder's pipe doesn't match"
11678 "(expected %i, found %i)\n",
11679 tracked_pipe, pipe);
11680
11681 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011682}
11683
11684static void
11685check_crtc_state(struct drm_device *dev)
11686{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011687 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011688 struct intel_crtc *crtc;
11689 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011690 struct intel_crtc_state pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011691
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011692 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011693 bool enabled = false;
11694 bool active = false;
11695
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011696 memset(&pipe_config, 0, sizeof(pipe_config));
11697
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011698 DRM_DEBUG_KMS("[CRTC:%d]\n",
11699 crtc->base.base.id);
11700
Matt Roper83d65732015-02-25 13:12:16 -080011701 I915_STATE_WARN(crtc->active && !crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011702 "active crtc, but not enabled in sw tracking\n");
11703
Damien Lespiaub2784e12014-08-05 11:29:37 +010011704 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011705 if (encoder->base.crtc != &crtc->base)
11706 continue;
11707 enabled = true;
11708 if (encoder->connectors_active)
11709 active = true;
11710 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020011711
Rob Clarke2c719b2014-12-15 13:56:32 -050011712 I915_STATE_WARN(active != crtc->active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011713 "crtc's computed active state doesn't match tracked active state "
11714 "(expected %i, found %i)\n", active, crtc->active);
Matt Roper83d65732015-02-25 13:12:16 -080011715 I915_STATE_WARN(enabled != crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011716 "crtc's computed enabled state doesn't match tracked enabled state "
Matt Roper83d65732015-02-25 13:12:16 -080011717 "(expected %i, found %i)\n", enabled,
11718 crtc->base.state->enable);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011719
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011720 active = dev_priv->display.get_pipe_config(crtc,
11721 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020011722
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030011723 /* hw state is inconsistent with the pipe quirk */
11724 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
11725 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020011726 active = crtc->active;
11727
Damien Lespiaub2784e12014-08-05 11:29:37 +010011728 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030011729 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020011730 if (encoder->base.crtc != &crtc->base)
11731 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010011732 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020011733 encoder->get_config(encoder, &pipe_config);
11734 }
11735
Rob Clarke2c719b2014-12-15 13:56:32 -050011736 I915_STATE_WARN(crtc->active != active,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011737 "crtc active state doesn't match with hw state "
11738 "(expected %i, found %i)\n", crtc->active, active);
11739
Daniel Vetterc0b03412013-05-28 12:05:54 +020011740 if (active &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011741 !intel_pipe_config_compare(dev, crtc->config, &pipe_config)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050011742 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Daniel Vetterc0b03412013-05-28 12:05:54 +020011743 intel_dump_pipe_config(crtc, &pipe_config,
11744 "[hw state]");
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011745 intel_dump_pipe_config(crtc, crtc->config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011746 "[sw state]");
11747 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011748 }
11749}
11750
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011751static void
11752check_shared_dpll_state(struct drm_device *dev)
11753{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011754 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011755 struct intel_crtc *crtc;
11756 struct intel_dpll_hw_state dpll_hw_state;
11757 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020011758
11759 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11760 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11761 int enabled_crtcs = 0, active_crtcs = 0;
11762 bool active;
11763
11764 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
11765
11766 DRM_DEBUG_KMS("%s\n", pll->name);
11767
11768 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
11769
Rob Clarke2c719b2014-12-15 13:56:32 -050011770 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020011771 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011772 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050011773 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020011774 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050011775 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020011776 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050011777 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020011778 "pll on state mismatch (expected %i, found %i)\n",
11779 pll->on, active);
11780
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011781 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080011782 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020011783 enabled_crtcs++;
11784 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11785 active_crtcs++;
11786 }
Rob Clarke2c719b2014-12-15 13:56:32 -050011787 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020011788 "pll active crtcs mismatch (expected %i, found %i)\n",
11789 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050011790 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020011791 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011792 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011793
Rob Clarke2c719b2014-12-15 13:56:32 -050011794 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020011795 sizeof(dpll_hw_state)),
11796 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020011797 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011798}
11799
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011800void
11801intel_modeset_check_state(struct drm_device *dev)
11802{
Damien Lespiau08db6652014-11-04 17:06:52 +000011803 check_wm_state(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011804 check_connector_state(dev);
11805 check_encoder_state(dev);
11806 check_crtc_state(dev);
11807 check_shared_dpll_state(dev);
11808}
11809
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011810void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030011811 int dotclock)
11812{
11813 /*
11814 * FDI already provided one idea for the dotclock.
11815 * Yell if the encoder disagrees.
11816 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011817 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030011818 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011819 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030011820}
11821
Ville Syrjälä80715b22014-05-15 20:23:23 +030011822static void update_scanline_offset(struct intel_crtc *crtc)
11823{
11824 struct drm_device *dev = crtc->base.dev;
11825
11826 /*
11827 * The scanline counter increments at the leading edge of hsync.
11828 *
11829 * On most platforms it starts counting from vtotal-1 on the
11830 * first active line. That means the scanline counter value is
11831 * always one less than what we would expect. Ie. just after
11832 * start of vblank, which also occurs at start of hsync (on the
11833 * last active line), the scanline counter will read vblank_start-1.
11834 *
11835 * On gen2 the scanline counter starts counting from 1 instead
11836 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
11837 * to keep the value positive), instead of adding one.
11838 *
11839 * On HSW+ the behaviour of the scanline counter depends on the output
11840 * type. For DP ports it behaves like most other platforms, but on HDMI
11841 * there's an extra 1 line difference. So we need to add two instead of
11842 * one to the value.
11843 */
11844 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011845 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030011846 int vtotal;
11847
11848 vtotal = mode->crtc_vtotal;
11849 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
11850 vtotal /= 2;
11851
11852 crtc->scanline_offset = vtotal - 1;
11853 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030011854 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030011855 crtc->scanline_offset = 2;
11856 } else
11857 crtc->scanline_offset = 1;
11858}
11859
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011860static struct intel_crtc_state *
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011861intel_modeset_compute_config(struct drm_crtc *crtc,
11862 struct drm_display_mode *mode,
11863 struct drm_framebuffer *fb,
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011864 struct drm_atomic_state *state,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011865 unsigned *modeset_pipes,
11866 unsigned *prepare_pipes,
11867 unsigned *disable_pipes)
11868{
Ander Conselvan de Oliveiradb7542d2015-03-20 16:18:04 +020011869 struct drm_device *dev = crtc->dev;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011870 struct intel_crtc_state *pipe_config = NULL;
Ander Conselvan de Oliveiradb7542d2015-03-20 16:18:04 +020011871 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011872 int ret = 0;
11873
11874 ret = drm_atomic_add_affected_connectors(state, crtc);
11875 if (ret)
11876 return ERR_PTR(ret);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011877
11878 intel_modeset_affected_pipes(crtc, modeset_pipes,
11879 prepare_pipes, disable_pipes);
11880
Ander Conselvan de Oliveiradb7542d2015-03-20 16:18:04 +020011881 for_each_intel_crtc_masked(dev, *disable_pipes, intel_crtc) {
11882 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
11883 if (IS_ERR(pipe_config))
11884 return pipe_config;
11885
11886 pipe_config->base.enable = false;
11887 }
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011888
11889 /*
11890 * Note this needs changes when we start tracking multiple modes
11891 * and crtcs. At that point we'll need to compute the whole config
11892 * (i.e. one pipe_config for each crtc) rather than just the one
11893 * for this crtc.
11894 */
Ander Conselvan de Oliveiradb7542d2015-03-20 16:18:04 +020011895 for_each_intel_crtc_masked(dev, *modeset_pipes, intel_crtc) {
11896 /* FIXME: For now we still expect modeset_pipes has at most
11897 * one bit set. */
11898 if (WARN_ON(&intel_crtc->base != crtc))
11899 continue;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011900
Ander Conselvan de Oliveiradb7542d2015-03-20 16:18:04 +020011901 pipe_config = intel_modeset_pipe_config(crtc, fb, mode, state);
11902 if (IS_ERR(pipe_config))
11903 return pipe_config;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011904
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +030011905 pipe_config->base.enable = true;
11906
Ander Conselvan de Oliveiradb7542d2015-03-20 16:18:04 +020011907 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
11908 "[modeset]");
11909 }
11910
11911 return intel_atomic_get_crtc_state(state, to_intel_crtc(crtc));;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011912}
11913
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030011914static int __intel_set_mode_setup_plls(struct drm_atomic_state *state,
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011915 unsigned modeset_pipes,
11916 unsigned disable_pipes)
11917{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030011918 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011919 struct drm_i915_private *dev_priv = to_i915(dev);
11920 unsigned clear_pipes = modeset_pipes | disable_pipes;
11921 struct intel_crtc *intel_crtc;
11922 int ret = 0;
11923
11924 if (!dev_priv->display.crtc_compute_clock)
11925 return 0;
11926
11927 ret = intel_shared_dpll_start_config(dev_priv, clear_pipes);
11928 if (ret)
11929 goto done;
11930
11931 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030011932 struct intel_crtc_state *crtc_state =
11933 intel_atomic_get_crtc_state(state, intel_crtc);
11934
11935 /* Modeset pipes should have a new state by now */
11936 if (WARN_ON(IS_ERR(crtc_state)))
11937 continue;
11938
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011939 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030011940 crtc_state);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011941 if (ret) {
11942 intel_shared_dpll_abort_config(dev_priv);
11943 goto done;
11944 }
11945 }
11946
11947done:
11948 return ret;
11949}
11950
Daniel Vetterf30da182013-04-11 20:22:50 +020011951static int __intel_set_mode(struct drm_crtc *crtc,
11952 struct drm_display_mode *mode,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011953 int x, int y, struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011954 struct intel_crtc_state *pipe_config,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011955 unsigned modeset_pipes,
11956 unsigned prepare_pipes,
11957 unsigned disable_pipes)
Daniel Vettera6778b32012-07-02 09:56:42 +020011958{
11959 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030011960 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011961 struct drm_display_mode *saved_mode;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +030011962 struct drm_atomic_state *state = pipe_config->base.state;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011963 struct intel_crtc_state *crtc_state_copy = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +020011964 struct intel_crtc *intel_crtc;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011965 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020011966
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011967 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011968 if (!saved_mode)
11969 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020011970
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011971 crtc_state_copy = kmalloc(sizeof(*crtc_state_copy), GFP_KERNEL);
11972 if (!crtc_state_copy) {
11973 ret = -ENOMEM;
11974 goto done;
11975 }
11976
Tim Gardner3ac18232012-12-07 07:54:26 -070011977 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020011978
Jesse Barnes30a970c2013-11-04 13:48:12 -080011979 /*
11980 * See if the config requires any additional preparation, e.g.
11981 * to adjust global state with pipes off. We need to do this
11982 * here so we can get the modeset_pipe updated config for the new
11983 * mode set on this crtc. For other crtcs we need to use the
11984 * adjusted_mode bits in the crtc directly.
11985 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020011986 if (IS_VALLEYVIEW(dev)) {
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +030011987 ret = valleyview_modeset_global_pipes(state, &prepare_pipes);
11988 if (ret)
11989 goto done;
Jesse Barnes30a970c2013-11-04 13:48:12 -080011990
Ville Syrjäläc164f832013-11-05 22:34:12 +020011991 /* may have added more to prepare_pipes than we should */
11992 prepare_pipes &= ~disable_pipes;
11993 }
11994
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030011995 ret = __intel_set_mode_setup_plls(state, modeset_pipes, disable_pipes);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011996 if (ret)
11997 goto done;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +020011998
Daniel Vetter460da9162013-03-27 00:44:51 +010011999 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
12000 intel_crtc_disable(&intel_crtc->base);
12001
Daniel Vetterea9d7582012-07-10 10:42:52 +020012002 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080012003 if (intel_crtc->base.state->enable)
Daniel Vetterea9d7582012-07-10 10:42:52 +020012004 dev_priv->display.crtc_disable(&intel_crtc->base);
12005 }
Daniel Vettera6778b32012-07-02 09:56:42 +020012006
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020012007 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
12008 * to set it here already despite that we pass it down the callchain.
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012009 *
12010 * Note we'll need to fix this up when we start tracking multiple
12011 * pipes; here we assume a single modeset_pipe and only track the
12012 * single crtc and mode.
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020012013 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012014 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020012015 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012016 /* mode_set/enable/disable functions rely on a correct pipe
12017 * config. */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012018 intel_crtc_set_state(to_intel_crtc(crtc), pipe_config);
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020012019
12020 /*
12021 * Calculate and store various constants which
12022 * are later needed by vblank and swap-completion
12023 * timestamping. They are derived from true hwmode.
12024 */
12025 drm_calc_timestamping_constants(crtc,
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012026 &pipe_config->base.adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012027 }
Daniel Vetter7758a112012-07-08 19:40:39 +020012028
Daniel Vetterea9d7582012-07-10 10:42:52 +020012029 /* Only after disabling all output pipelines that will be changed can we
12030 * update the the output configuration. */
12031 intel_modeset_update_state(dev, prepare_pipes);
12032
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +030012033 modeset_update_crtc_power_domains(state);
Daniel Vetter47fab732012-10-26 10:58:18 +020012034
Daniel Vetter25c5b262012-07-08 22:08:04 +020012035 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Gustavo Padovan455a6802014-12-01 15:40:11 -080012036 struct drm_plane *primary = intel_crtc->base.primary;
12037 int vdisplay, hdisplay;
Daniel Vetter4c107942014-04-24 23:55:05 +020012038
Gustavo Padovan455a6802014-12-01 15:40:11 -080012039 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
Matt Roper70a101f2015-04-08 18:56:53 -070012040 ret = drm_plane_helper_update(primary, &intel_crtc->base,
12041 fb, 0, 0,
12042 hdisplay, vdisplay,
12043 x << 16, y << 16,
12044 hdisplay << 16, vdisplay << 16);
Daniel Vettera6778b32012-07-02 09:56:42 +020012045 }
12046
12047 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä80715b22014-05-15 20:23:23 +030012048 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
12049 update_scanline_offset(intel_crtc);
12050
Daniel Vetter25c5b262012-07-08 22:08:04 +020012051 dev_priv->display.crtc_enable(&intel_crtc->base);
Ville Syrjälä80715b22014-05-15 20:23:23 +030012052 }
Daniel Vettera6778b32012-07-02 09:56:42 +020012053
Daniel Vettera6778b32012-07-02 09:56:42 +020012054 /* FIXME: add subpixel order */
12055done:
Matt Roper83d65732015-02-25 13:12:16 -080012056 if (ret && crtc->state->enable)
Tim Gardner3ac18232012-12-07 07:54:26 -070012057 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020012058
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012059 if (ret == 0 && pipe_config) {
12060 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12061
12062 /* The pipe_config will be freed with the atomic state, so
12063 * make a copy. */
12064 memcpy(crtc_state_copy, intel_crtc->config,
12065 sizeof *crtc_state_copy);
12066 intel_crtc->config = crtc_state_copy;
12067 intel_crtc->base.state = &crtc_state_copy->base;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012068 } else {
12069 kfree(crtc_state_copy);
12070 }
12071
Tim Gardner3ac18232012-12-07 07:54:26 -070012072 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020012073 return ret;
12074}
12075
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012076static int intel_set_mode_pipes(struct drm_crtc *crtc,
12077 struct drm_display_mode *mode,
12078 int x, int y, struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012079 struct intel_crtc_state *pipe_config,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012080 unsigned modeset_pipes,
12081 unsigned prepare_pipes,
12082 unsigned disable_pipes)
12083{
12084 int ret;
12085
12086 ret = __intel_set_mode(crtc, mode, x, y, fb, pipe_config, modeset_pipes,
12087 prepare_pipes, disable_pipes);
12088
12089 if (ret == 0)
12090 intel_modeset_check_state(crtc->dev);
12091
12092 return ret;
12093}
12094
Damien Lespiaue7457a92013-08-08 22:28:59 +010012095static int intel_set_mode(struct drm_crtc *crtc,
12096 struct drm_display_mode *mode,
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012097 int x, int y, struct drm_framebuffer *fb,
12098 struct drm_atomic_state *state)
Daniel Vetterf30da182013-04-11 20:22:50 +020012099{
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012100 struct intel_crtc_state *pipe_config;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012101 unsigned modeset_pipes, prepare_pipes, disable_pipes;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012102 int ret = 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020012103
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012104 pipe_config = intel_modeset_compute_config(crtc, mode, fb, state,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012105 &modeset_pipes,
12106 &prepare_pipes,
12107 &disable_pipes);
Daniel Vetterf30da182013-04-11 20:22:50 +020012108
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012109 if (IS_ERR(pipe_config)) {
12110 ret = PTR_ERR(pipe_config);
12111 goto out;
12112 }
Daniel Vetterf30da182013-04-11 20:22:50 +020012113
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012114 ret = intel_set_mode_pipes(crtc, mode, x, y, fb, pipe_config,
12115 modeset_pipes, prepare_pipes,
12116 disable_pipes);
12117 if (ret)
12118 goto out;
12119
12120out:
12121 return ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020012122}
12123
Chris Wilsonc0c36b942012-12-19 16:08:43 +000012124void intel_crtc_restore_mode(struct drm_crtc *crtc)
12125{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012126 struct drm_device *dev = crtc->dev;
12127 struct drm_atomic_state *state;
12128 struct intel_encoder *encoder;
12129 struct intel_connector *connector;
12130 struct drm_connector_state *connector_state;
12131
12132 state = drm_atomic_state_alloc(dev);
12133 if (!state) {
12134 DRM_DEBUG_KMS("[CRTC:%d] mode restore failed, out of memory",
12135 crtc->base.id);
12136 return;
12137 }
12138
12139 state->acquire_ctx = dev->mode_config.acquire_ctx;
12140
12141 /* The force restore path in the HW readout code relies on the staged
12142 * config still keeping the user requested config while the actual
12143 * state has been overwritten by the configuration read from HW. We
12144 * need to copy the staged config to the atomic state, otherwise the
12145 * mode set will just reapply the state the HW is already in. */
12146 for_each_intel_encoder(dev, encoder) {
12147 if (&encoder->new_crtc->base != crtc)
12148 continue;
12149
12150 for_each_intel_connector(dev, connector) {
12151 if (connector->new_encoder != encoder)
12152 continue;
12153
12154 connector_state = drm_atomic_get_connector_state(state, &connector->base);
12155 if (IS_ERR(connector_state)) {
12156 DRM_DEBUG_KMS("Failed to add [CONNECTOR:%d:%s] to state: %ld\n",
12157 connector->base.base.id,
12158 connector->base.name,
12159 PTR_ERR(connector_state));
12160 continue;
12161 }
12162
12163 connector_state->crtc = crtc;
12164 connector_state->best_encoder = &encoder->base;
12165 }
12166 }
12167
12168 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb,
12169 state);
12170
12171 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000012172}
12173
Daniel Vetter25c5b262012-07-08 22:08:04 +020012174#undef for_each_intel_crtc_masked
12175
Daniel Vetterd9e55602012-07-04 22:16:09 +020012176static void intel_set_config_free(struct intel_set_config *config)
12177{
12178 if (!config)
12179 return;
12180
Daniel Vetter1aa4b622012-07-05 16:20:48 +020012181 kfree(config->save_connector_encoders);
12182 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020012183 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020012184 kfree(config);
12185}
12186
Daniel Vetter85f9eb72012-07-04 22:24:08 +020012187static int intel_set_config_save_state(struct drm_device *dev,
12188 struct intel_set_config *config)
12189{
Ville Syrjälä76688512014-01-10 11:28:06 +020012190 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020012191 struct drm_encoder *encoder;
12192 struct drm_connector *connector;
12193 int count;
12194
Ville Syrjälä76688512014-01-10 11:28:06 +020012195 config->save_crtc_enabled =
12196 kcalloc(dev->mode_config.num_crtc,
12197 sizeof(bool), GFP_KERNEL);
12198 if (!config->save_crtc_enabled)
12199 return -ENOMEM;
12200
Daniel Vetter1aa4b622012-07-05 16:20:48 +020012201 config->save_encoder_crtcs =
12202 kcalloc(dev->mode_config.num_encoder,
12203 sizeof(struct drm_crtc *), GFP_KERNEL);
12204 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020012205 return -ENOMEM;
12206
Daniel Vetter1aa4b622012-07-05 16:20:48 +020012207 config->save_connector_encoders =
12208 kcalloc(dev->mode_config.num_connector,
12209 sizeof(struct drm_encoder *), GFP_KERNEL);
12210 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020012211 return -ENOMEM;
12212
12213 /* Copy data. Note that driver private data is not affected.
12214 * Should anything bad happen only the expected state is
12215 * restored, not the drivers personal bookkeeping.
12216 */
12217 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010012218 for_each_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080012219 config->save_crtc_enabled[count++] = crtc->state->enable;
Ville Syrjälä76688512014-01-10 11:28:06 +020012220 }
12221
12222 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020012223 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020012224 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020012225 }
12226
12227 count = 0;
12228 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020012229 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020012230 }
12231
12232 return 0;
12233}
12234
12235static void intel_set_config_restore_state(struct drm_device *dev,
12236 struct intel_set_config *config)
12237{
Ville Syrjälä76688512014-01-10 11:28:06 +020012238 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020012239 struct intel_encoder *encoder;
12240 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020012241 int count;
12242
12243 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012244 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020012245 crtc->new_enabled = config->save_crtc_enabled[count++];
12246 }
12247
12248 count = 0;
Damien Lespiaub2784e12014-08-05 11:29:37 +010012249 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020012250 encoder->new_crtc =
12251 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020012252 }
12253
12254 count = 0;
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012255 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020012256 connector->new_encoder =
12257 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020012258 }
12259}
12260
Imre Deake3de42b2013-05-03 19:44:07 +020012261static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010012262is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020012263{
12264 int i;
12265
Chris Wilson2e57f472013-07-17 12:14:40 +010012266 if (set->num_connectors == 0)
12267 return false;
12268
12269 if (WARN_ON(set->connectors == NULL))
12270 return false;
12271
12272 for (i = 0; i < set->num_connectors; i++)
12273 if (set->connectors[i]->encoder &&
12274 set->connectors[i]->encoder->crtc == set->crtc &&
12275 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020012276 return true;
12277
12278 return false;
12279}
12280
Daniel Vetter5e2b5842012-07-04 22:41:29 +020012281static void
12282intel_set_config_compute_mode_changes(struct drm_mode_set *set,
12283 struct intel_set_config *config)
12284{
12285
12286 /* We should be able to check here if the fb has the same properties
12287 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010012288 if (is_crtc_connector_off(set)) {
12289 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070012290 } else if (set->crtc->primary->fb != set->fb) {
Matt Roper3b150f02014-05-29 08:06:53 -070012291 /*
12292 * If we have no fb, we can only flip as long as the crtc is
12293 * active, otherwise we need a full mode set. The crtc may
12294 * be active if we've only disabled the primary plane, or
12295 * in fastboot situations.
12296 */
Matt Roperf4510a22014-04-01 15:22:40 -070012297 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030012298 struct intel_crtc *intel_crtc =
12299 to_intel_crtc(set->crtc);
12300
Matt Roper3b150f02014-05-29 08:06:53 -070012301 if (intel_crtc->active) {
Jesse Barnes319d9822013-06-26 01:38:19 +030012302 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
12303 config->fb_changed = true;
12304 } else {
12305 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
12306 config->mode_changed = true;
12307 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020012308 } else if (set->fb == NULL) {
12309 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010012310 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070012311 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020012312 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020012313 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020012314 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020012315 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020012316 }
12317
Daniel Vetter835c5872012-07-10 18:11:08 +020012318 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020012319 config->fb_changed = true;
12320
12321 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
12322 DRM_DEBUG_KMS("modes are different, full mode set\n");
12323 drm_mode_debug_printmodeline(&set->crtc->mode);
12324 drm_mode_debug_printmodeline(set->mode);
12325 config->mode_changed = true;
12326 }
Chris Wilsona1d95702013-08-13 18:48:47 +010012327
12328 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
12329 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020012330}
12331
Daniel Vetter2e431052012-07-04 22:42:15 +020012332static int
Daniel Vetter9a935852012-07-05 22:34:27 +020012333intel_modeset_stage_output_state(struct drm_device *dev,
12334 struct drm_mode_set *set,
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020012335 struct intel_set_config *config,
12336 struct drm_atomic_state *state)
Daniel Vetter50f56112012-07-02 09:35:43 +020012337{
Daniel Vetter9a935852012-07-05 22:34:27 +020012338 struct intel_connector *connector;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020012339 struct drm_connector_state *connector_state;
Daniel Vetter9a935852012-07-05 22:34:27 +020012340 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020012341 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030012342 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020012343
Damien Lespiau9abdda72013-02-13 13:29:23 +000012344 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020012345 * of connectors. For paranoia, double-check this. */
12346 WARN_ON(!set->fb && (set->num_connectors != 0));
12347 WARN_ON(set->fb && (set->num_connectors == 0));
12348
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012349 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020012350 /* Otherwise traverse passed in connector list and get encoders
12351 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020012352 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020012353 if (set->connectors[ro] == &connector->base) {
Dave Airlie0e32b392014-05-02 14:02:48 +100012354 connector->new_encoder = intel_find_encoder(connector, to_intel_crtc(set->crtc)->pipe);
Daniel Vetter50f56112012-07-02 09:35:43 +020012355 break;
12356 }
12357 }
12358
Daniel Vetter9a935852012-07-05 22:34:27 +020012359 /* If we disable the crtc, disable all its connectors. Also, if
12360 * the connector is on the changing crtc but not on the new
12361 * connector list, disable it. */
12362 if ((!set->fb || ro == set->num_connectors) &&
12363 connector->base.encoder &&
12364 connector->base.encoder->crtc == set->crtc) {
12365 connector->new_encoder = NULL;
12366
12367 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
12368 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030012369 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020012370 }
12371
12372
12373 if (&connector->new_encoder->base != connector->base.encoder) {
Ander Conselvan de Oliveira10634182015-03-03 15:21:57 +020012374 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] encoder changed, full mode switch\n",
12375 connector->base.base.id,
12376 connector->base.name);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020012377 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020012378 }
Daniel Vetter9a935852012-07-05 22:34:27 +020012379 }
12380 /* connector->new_encoder is now updated for all connectors. */
12381
12382 /* Update crtc of enabled connectors. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012383 for_each_intel_connector(dev, connector) {
Ville Syrjälä76688512014-01-10 11:28:06 +020012384 struct drm_crtc *new_crtc;
12385
Daniel Vetter9a935852012-07-05 22:34:27 +020012386 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020012387 continue;
12388
Daniel Vetter9a935852012-07-05 22:34:27 +020012389 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020012390
12391 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020012392 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020012393 new_crtc = set->crtc;
12394 }
12395
12396 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010012397 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
12398 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020012399 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020012400 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012401 connector->new_encoder->new_crtc = to_intel_crtc(new_crtc);
Daniel Vetter9a935852012-07-05 22:34:27 +020012402
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020012403 connector_state =
12404 drm_atomic_get_connector_state(state, &connector->base);
12405 if (IS_ERR(connector_state))
12406 return PTR_ERR(connector_state);
12407
12408 connector_state->crtc = new_crtc;
12409 connector_state->best_encoder = &connector->new_encoder->base;
12410
Daniel Vetter9a935852012-07-05 22:34:27 +020012411 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
12412 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030012413 connector->base.name,
Daniel Vetter9a935852012-07-05 22:34:27 +020012414 new_crtc->base.id);
12415 }
12416
12417 /* Check for any encoders that needs to be disabled. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010012418 for_each_intel_encoder(dev, encoder) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020012419 int num_connectors = 0;
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012420 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020012421 if (connector->new_encoder == encoder) {
12422 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020012423 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020012424 }
12425 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020012426
12427 if (num_connectors == 0)
12428 encoder->new_crtc = NULL;
12429 else if (num_connectors > 1)
12430 return -EINVAL;
12431
Daniel Vetter9a935852012-07-05 22:34:27 +020012432 /* Only now check for crtc changes so we don't miss encoders
12433 * that will be disabled. */
12434 if (&encoder->new_crtc->base != encoder->base.crtc) {
Ander Conselvan de Oliveira10634182015-03-03 15:21:57 +020012435 DRM_DEBUG_KMS("[ENCODER:%d:%s] crtc changed, full mode switch\n",
12436 encoder->base.base.id,
12437 encoder->base.name);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020012438 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020012439 }
12440 }
Daniel Vetter9a935852012-07-05 22:34:27 +020012441 /* Now we've also updated encoder->new_crtc for all encoders. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012442 for_each_intel_connector(dev, connector) {
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020012443 connector_state =
12444 drm_atomic_get_connector_state(state, &connector->base);
Ander Conselvan de Oliveira9d918c12015-03-27 15:33:51 +020012445 if (IS_ERR(connector_state))
12446 return PTR_ERR(connector_state);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020012447
12448 if (connector->new_encoder) {
Dave Airlie0e32b392014-05-02 14:02:48 +100012449 if (connector->new_encoder != connector->encoder)
12450 connector->encoder = connector->new_encoder;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020012451 } else {
12452 connector_state->crtc = NULL;
Ander Conselvan de Oliveiraf61cccf2015-03-31 11:35:00 +030012453 connector_state->best_encoder = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020012454 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012455 }
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012456 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020012457 crtc->new_enabled = false;
12458
Damien Lespiaub2784e12014-08-05 11:29:37 +010012459 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä76688512014-01-10 11:28:06 +020012460 if (encoder->new_crtc == crtc) {
12461 crtc->new_enabled = true;
12462 break;
12463 }
12464 }
12465
Matt Roper83d65732015-02-25 13:12:16 -080012466 if (crtc->new_enabled != crtc->base.state->enable) {
Ander Conselvan de Oliveira10634182015-03-03 15:21:57 +020012467 DRM_DEBUG_KMS("[CRTC:%d] %sabled, full mode switch\n",
12468 crtc->base.base.id,
Ville Syrjälä76688512014-01-10 11:28:06 +020012469 crtc->new_enabled ? "en" : "dis");
12470 config->mode_changed = true;
12471 }
12472 }
12473
Daniel Vetter2e431052012-07-04 22:42:15 +020012474 return 0;
12475}
12476
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020012477static void disable_crtc_nofb(struct intel_crtc *crtc)
12478{
12479 struct drm_device *dev = crtc->base.dev;
12480 struct intel_encoder *encoder;
12481 struct intel_connector *connector;
12482
12483 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
12484 pipe_name(crtc->pipe));
12485
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012486 for_each_intel_connector(dev, connector) {
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020012487 if (connector->new_encoder &&
12488 connector->new_encoder->new_crtc == crtc)
12489 connector->new_encoder = NULL;
12490 }
12491
Damien Lespiaub2784e12014-08-05 11:29:37 +010012492 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020012493 if (encoder->new_crtc == crtc)
12494 encoder->new_crtc = NULL;
12495 }
12496
12497 crtc->new_enabled = false;
12498}
12499
Daniel Vetter2e431052012-07-04 22:42:15 +020012500static int intel_crtc_set_config(struct drm_mode_set *set)
12501{
12502 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020012503 struct drm_mode_set save_set;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012504 struct drm_atomic_state *state = NULL;
Daniel Vetter2e431052012-07-04 22:42:15 +020012505 struct intel_set_config *config;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012506 struct intel_crtc_state *pipe_config;
Jesse Barnes50f52752014-11-07 13:11:00 -080012507 unsigned modeset_pipes, prepare_pipes, disable_pipes;
Daniel Vetter2e431052012-07-04 22:42:15 +020012508 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020012509
Daniel Vetter8d3e3752012-07-05 16:09:09 +020012510 BUG_ON(!set);
12511 BUG_ON(!set->crtc);
12512 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020012513
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010012514 /* Enforce sane interface api - has been abused by the fb helper. */
12515 BUG_ON(!set->mode && set->fb);
12516 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020012517
Daniel Vetter2e431052012-07-04 22:42:15 +020012518 if (set->fb) {
12519 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
12520 set->crtc->base.id, set->fb->base.id,
12521 (int)set->num_connectors, set->x, set->y);
12522 } else {
12523 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020012524 }
12525
12526 dev = set->crtc->dev;
12527
12528 ret = -ENOMEM;
12529 config = kzalloc(sizeof(*config), GFP_KERNEL);
12530 if (!config)
12531 goto out_config;
12532
12533 ret = intel_set_config_save_state(dev, config);
12534 if (ret)
12535 goto out_config;
12536
12537 save_set.crtc = set->crtc;
12538 save_set.mode = &set->crtc->mode;
12539 save_set.x = set->crtc->x;
12540 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070012541 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020012542
12543 /* Compute whether we need a full modeset, only an fb base update or no
12544 * change at all. In the future we might also check whether only the
12545 * mode changed, e.g. for LVDS where we only change the panel fitter in
12546 * such cases. */
12547 intel_set_config_compute_mode_changes(set, config);
12548
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012549 state = drm_atomic_state_alloc(dev);
12550 if (!state) {
12551 ret = -ENOMEM;
12552 goto out_config;
12553 }
12554
12555 state->acquire_ctx = dev->mode_config.acquire_ctx;
12556
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020012557 ret = intel_modeset_stage_output_state(dev, set, config, state);
Daniel Vetter2e431052012-07-04 22:42:15 +020012558 if (ret)
12559 goto fail;
12560
Jesse Barnes50f52752014-11-07 13:11:00 -080012561 pipe_config = intel_modeset_compute_config(set->crtc, set->mode,
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012562 set->fb, state,
Jesse Barnes50f52752014-11-07 13:11:00 -080012563 &modeset_pipes,
12564 &prepare_pipes,
12565 &disable_pipes);
Jesse Barnes20664592014-11-05 14:26:09 -080012566 if (IS_ERR(pipe_config)) {
Matt Roper6ac04832014-11-17 09:59:28 -080012567 ret = PTR_ERR(pipe_config);
Jesse Barnes50f52752014-11-07 13:11:00 -080012568 goto fail;
Jesse Barnes20664592014-11-05 14:26:09 -080012569 } else if (pipe_config) {
Ville Syrjäläb9950a12014-11-21 21:00:36 +020012570 if (pipe_config->has_audio !=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012571 to_intel_crtc(set->crtc)->config->has_audio)
Jesse Barnes20664592014-11-05 14:26:09 -080012572 config->mode_changed = true;
12573
Jesse Barnesaf15d2c2014-12-01 09:54:28 -080012574 /*
12575 * Note we have an issue here with infoframes: current code
12576 * only updates them on the full mode set path per hw
12577 * requirements. So here we should be checking for any
12578 * required changes and forcing a mode set.
12579 */
Jesse Barnes20664592014-11-05 14:26:09 -080012580 }
Jesse Barnes50f52752014-11-07 13:11:00 -080012581
Jesse Barnes1f9954d2014-11-05 14:26:10 -080012582 intel_update_pipe_size(to_intel_crtc(set->crtc));
12583
Daniel Vetter5e2b5842012-07-04 22:41:29 +020012584 if (config->mode_changed) {
Jesse Barnes50f52752014-11-07 13:11:00 -080012585 ret = intel_set_mode_pipes(set->crtc, set->mode,
12586 set->x, set->y, set->fb, pipe_config,
12587 modeset_pipes, prepare_pipes,
12588 disable_pipes);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020012589 } else if (config->fb_changed) {
Matt Roper3b150f02014-05-29 08:06:53 -070012590 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080012591 struct drm_plane *primary = set->crtc->primary;
12592 int vdisplay, hdisplay;
Matt Roper3b150f02014-05-29 08:06:53 -070012593
Gustavo Padovan455a6802014-12-01 15:40:11 -080012594 drm_crtc_get_hv_timing(set->mode, &hdisplay, &vdisplay);
Matt Roper70a101f2015-04-08 18:56:53 -070012595 ret = drm_plane_helper_update(primary, set->crtc, set->fb,
12596 0, 0, hdisplay, vdisplay,
12597 set->x << 16, set->y << 16,
12598 hdisplay << 16, vdisplay << 16);
Matt Roper3b150f02014-05-29 08:06:53 -070012599
12600 /*
12601 * We need to make sure the primary plane is re-enabled if it
12602 * has previously been turned off.
12603 */
12604 if (!intel_crtc->primary_enabled && ret == 0) {
12605 WARN_ON(!intel_crtc->active);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +030012606 intel_enable_primary_hw_plane(set->crtc->primary, set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070012607 }
12608
Jesse Barnes7ca51a32014-01-07 13:50:49 -080012609 /*
12610 * In the fastboot case this may be our only check of the
12611 * state after boot. It would be better to only do it on
12612 * the first update, but we don't have a nice way of doing that
12613 * (and really, set_config isn't used much for high freq page
12614 * flipping, so increasing its cost here shouldn't be a big
12615 * deal).
12616 */
Jani Nikulad330a952014-01-21 11:24:25 +020012617 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080012618 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020012619 }
12620
Chris Wilson2d05eae2013-05-03 17:36:25 +010012621 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020012622 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
12623 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020012624fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010012625 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020012626
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012627 drm_atomic_state_clear(state);
12628
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020012629 /*
12630 * HACK: if the pipe was on, but we didn't have a framebuffer,
12631 * force the pipe off to avoid oopsing in the modeset code
12632 * due to fb==NULL. This should only happen during boot since
12633 * we don't yet reconstruct the FB from the hardware state.
12634 */
12635 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
12636 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
12637
Chris Wilson2d05eae2013-05-03 17:36:25 +010012638 /* Try to restore the config */
12639 if (config->mode_changed &&
12640 intel_set_mode(save_set.crtc, save_set.mode,
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012641 save_set.x, save_set.y, save_set.fb,
12642 state))
Chris Wilson2d05eae2013-05-03 17:36:25 +010012643 DRM_ERROR("failed to restore config after modeset failure\n");
12644 }
Daniel Vetter50f56112012-07-02 09:35:43 +020012645
Daniel Vetterd9e55602012-07-04 22:16:09 +020012646out_config:
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012647 if (state)
12648 drm_atomic_state_free(state);
12649
Daniel Vetterd9e55602012-07-04 22:16:09 +020012650 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020012651 return ret;
12652}
12653
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012654static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012655 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020012656 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012657 .destroy = intel_crtc_destroy,
12658 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080012659 .atomic_duplicate_state = intel_crtc_duplicate_state,
12660 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012661};
12662
Daniel Vetter53589012013-06-05 13:34:16 +020012663static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
12664 struct intel_shared_dpll *pll,
12665 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012666{
Daniel Vetter53589012013-06-05 13:34:16 +020012667 uint32_t val;
12668
Daniel Vetterf458ebb2014-09-30 10:56:39 +020012669 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030012670 return false;
12671
Daniel Vetter53589012013-06-05 13:34:16 +020012672 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020012673 hw_state->dpll = val;
12674 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
12675 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020012676
12677 return val & DPLL_VCO_ENABLE;
12678}
12679
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020012680static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
12681 struct intel_shared_dpll *pll)
12682{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012683 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
12684 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020012685}
12686
Daniel Vettere7b903d2013-06-05 13:34:14 +020012687static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
12688 struct intel_shared_dpll *pll)
12689{
Daniel Vettere7b903d2013-06-05 13:34:14 +020012690 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020012691 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020012692
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012693 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020012694
12695 /* Wait for the clocks to stabilize. */
12696 POSTING_READ(PCH_DPLL(pll->id));
12697 udelay(150);
12698
12699 /* The pixel multiplier can only be updated once the
12700 * DPLL is enabled and the clocks are stable.
12701 *
12702 * So write it again.
12703 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012704 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020012705 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020012706 udelay(200);
12707}
12708
12709static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
12710 struct intel_shared_dpll *pll)
12711{
12712 struct drm_device *dev = dev_priv->dev;
12713 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020012714
12715 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012716 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020012717 if (intel_crtc_to_shared_dpll(crtc) == pll)
12718 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
12719 }
12720
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020012721 I915_WRITE(PCH_DPLL(pll->id), 0);
12722 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020012723 udelay(200);
12724}
12725
Daniel Vetter46edb022013-06-05 13:34:12 +020012726static char *ibx_pch_dpll_names[] = {
12727 "PCH DPLL A",
12728 "PCH DPLL B",
12729};
12730
Daniel Vetter7c74ade2013-06-05 13:34:11 +020012731static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012732{
Daniel Vettere7b903d2013-06-05 13:34:14 +020012733 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012734 int i;
12735
Daniel Vetter7c74ade2013-06-05 13:34:11 +020012736 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012737
Daniel Vettere72f9fb2013-06-05 13:34:06 +020012738 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020012739 dev_priv->shared_dplls[i].id = i;
12740 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020012741 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020012742 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
12743 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020012744 dev_priv->shared_dplls[i].get_hw_state =
12745 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012746 }
12747}
12748
Daniel Vetter7c74ade2013-06-05 13:34:11 +020012749static void intel_shared_dpll_init(struct drm_device *dev)
12750{
Daniel Vettere7b903d2013-06-05 13:34:14 +020012751 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020012752
Daniel Vetter9cd86932014-06-25 22:01:57 +030012753 if (HAS_DDI(dev))
12754 intel_ddi_pll_init(dev);
12755 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020012756 ibx_pch_dpll_init(dev);
12757 else
12758 dev_priv->num_shared_dpll = 0;
12759
12760 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020012761}
12762
Matt Roper6beb8c232014-12-01 15:40:14 -080012763/**
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +000012764 * intel_wm_need_update - Check whether watermarks need updating
12765 * @plane: drm plane
12766 * @state: new plane state
12767 *
12768 * Check current plane state versus the new one to determine whether
12769 * watermarks need to be recalculated.
12770 *
12771 * Returns true or false.
12772 */
12773bool intel_wm_need_update(struct drm_plane *plane,
12774 struct drm_plane_state *state)
12775{
12776 /* Update watermarks on tiling changes. */
12777 if (!plane->state->fb || !state->fb ||
12778 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
12779 plane->state->rotation != state->rotation)
12780 return true;
12781
12782 return false;
12783}
12784
12785/**
Matt Roper6beb8c232014-12-01 15:40:14 -080012786 * intel_prepare_plane_fb - Prepare fb for usage on plane
12787 * @plane: drm plane to prepare for
12788 * @fb: framebuffer to prepare for presentation
12789 *
12790 * Prepares a framebuffer for usage on a display plane. Generally this
12791 * involves pinning the underlying object and updating the frontbuffer tracking
12792 * bits. Some older platforms need special physical address handling for
12793 * cursor planes.
12794 *
12795 * Returns 0 on success, negative error code on failure.
12796 */
12797int
12798intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000012799 struct drm_framebuffer *fb,
12800 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070012801{
12802 struct drm_device *dev = plane->dev;
Matt Roper6beb8c232014-12-01 15:40:14 -080012803 struct intel_plane *intel_plane = to_intel_plane(plane);
12804 enum pipe pipe = intel_plane->pipe;
12805 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
12806 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
12807 unsigned frontbuffer_bits = 0;
12808 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070012809
Matt Roperea2c67b2014-12-23 10:41:52 -080012810 if (!obj)
Matt Roper465c1202014-05-29 08:06:54 -070012811 return 0;
12812
Matt Roper6beb8c232014-12-01 15:40:14 -080012813 switch (plane->type) {
12814 case DRM_PLANE_TYPE_PRIMARY:
12815 frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(pipe);
12816 break;
12817 case DRM_PLANE_TYPE_CURSOR:
12818 frontbuffer_bits = INTEL_FRONTBUFFER_CURSOR(pipe);
12819 break;
12820 case DRM_PLANE_TYPE_OVERLAY:
12821 frontbuffer_bits = INTEL_FRONTBUFFER_SPRITE(pipe);
12822 break;
12823 }
Matt Roper465c1202014-05-29 08:06:54 -070012824
Matt Roper4c345742014-07-09 16:22:10 -070012825 mutex_lock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070012826
Matt Roper6beb8c232014-12-01 15:40:14 -080012827 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
12828 INTEL_INFO(dev)->cursor_needs_physical) {
12829 int align = IS_I830(dev) ? 16 * 1024 : 256;
12830 ret = i915_gem_object_attach_phys(obj, align);
12831 if (ret)
12832 DRM_DEBUG_KMS("failed to attach phys object\n");
12833 } else {
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000012834 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state, NULL);
Matt Roper6beb8c232014-12-01 15:40:14 -080012835 }
12836
12837 if (ret == 0)
12838 i915_gem_track_fb(old_obj, obj, frontbuffer_bits);
12839
12840 mutex_unlock(&dev->struct_mutex);
12841
12842 return ret;
12843}
12844
Matt Roper38f3ce32014-12-02 07:45:25 -080012845/**
12846 * intel_cleanup_plane_fb - Cleans up an fb after plane use
12847 * @plane: drm plane to clean up for
12848 * @fb: old framebuffer that was on plane
12849 *
12850 * Cleans up a framebuffer that has just been removed from a plane.
12851 */
12852void
12853intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000012854 struct drm_framebuffer *fb,
12855 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080012856{
12857 struct drm_device *dev = plane->dev;
12858 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
12859
12860 if (WARN_ON(!obj))
12861 return;
12862
12863 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
12864 !INTEL_INFO(dev)->cursor_needs_physical) {
12865 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000012866 intel_unpin_fb_obj(fb, old_state);
Matt Roper38f3ce32014-12-02 07:45:25 -080012867 mutex_unlock(&dev->struct_mutex);
12868 }
Matt Roper465c1202014-05-29 08:06:54 -070012869}
12870
12871static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012872intel_check_primary_plane(struct drm_plane *plane,
12873 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070012874{
Matt Roper32b7eee2014-12-24 07:59:06 -080012875 struct drm_device *dev = plane->dev;
12876 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2b875c22014-12-01 15:40:13 -080012877 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080012878 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080012879 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012880 struct drm_rect *dest = &state->dst;
12881 struct drm_rect *src = &state->src;
12882 const struct drm_rect *clip = &state->clip;
Sonika Jindald8106362015-04-10 14:37:28 +053012883 bool can_position = false;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012884 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012885
Matt Roperea2c67b2014-12-23 10:41:52 -080012886 crtc = crtc ? crtc : plane->crtc;
12887 intel_crtc = to_intel_crtc(crtc);
12888
Sonika Jindald8106362015-04-10 14:37:28 +053012889 if (INTEL_INFO(dev)->gen >= 9)
12890 can_position = true;
12891
Matt Roperc59cb172014-12-01 15:40:16 -080012892 ret = drm_plane_helper_check_update(plane, crtc, fb,
12893 src, dest, clip,
12894 DRM_PLANE_HELPER_NO_SCALING,
12895 DRM_PLANE_HELPER_NO_SCALING,
Sonika Jindald8106362015-04-10 14:37:28 +053012896 can_position, true,
12897 &state->visible);
Matt Roperc59cb172014-12-01 15:40:16 -080012898 if (ret)
12899 return ret;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012900
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012901 if (intel_crtc->active) {
Matt Roper32b7eee2014-12-24 07:59:06 -080012902 intel_crtc->atomic.wait_for_flips = true;
12903
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012904 /*
12905 * FBC does not work on some platforms for rotated
12906 * planes, so disable it when rotation is not 0 and
12907 * update it when rotation is set back to 0.
12908 *
12909 * FIXME: This is redundant with the fbc update done in
12910 * the primary plane enable function except that that
12911 * one is done too late. We eventually need to unify
12912 * this.
12913 */
12914 if (intel_crtc->primary_enabled &&
12915 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
Paulo Zanonie35fef22015-02-09 14:46:29 -020012916 dev_priv->fbc.crtc == intel_crtc &&
Matt Roper8e7d6882015-01-21 16:35:41 -080012917 state->base.rotation != BIT(DRM_ROTATE_0)) {
Matt Roper32b7eee2014-12-24 07:59:06 -080012918 intel_crtc->atomic.disable_fbc = true;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012919 }
12920
12921 if (state->visible) {
Matt Roper32b7eee2014-12-24 07:59:06 -080012922 /*
12923 * BDW signals flip done immediately if the plane
12924 * is disabled, even if the plane enable is already
12925 * armed to occur at the next vblank :(
12926 */
12927 if (IS_BROADWELL(dev) && !intel_crtc->primary_enabled)
12928 intel_crtc->atomic.wait_vblank = true;
12929 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012930
Matt Roper32b7eee2014-12-24 07:59:06 -080012931 intel_crtc->atomic.fb_bits |=
12932 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
12933
12934 intel_crtc->atomic.update_fbc = true;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +000012935
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +000012936 if (intel_wm_need_update(plane, &state->base))
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +000012937 intel_crtc->atomic.update_wm = true;
Matt Roperc59cb172014-12-01 15:40:16 -080012938 }
12939
12940 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070012941}
12942
Sonika Jindal48404c12014-08-22 14:06:04 +053012943static void
12944intel_commit_primary_plane(struct drm_plane *plane,
12945 struct intel_plane_state *state)
12946{
Matt Roper2b875c22014-12-01 15:40:13 -080012947 struct drm_crtc *crtc = state->base.crtc;
12948 struct drm_framebuffer *fb = state->base.fb;
12949 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053012950 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperea2c67b2014-12-23 10:41:52 -080012951 struct intel_crtc *intel_crtc;
Sonika Jindalce54d852014-08-21 11:44:39 +053012952 struct drm_rect *src = &state->src;
Matt Ropercf4c7c12014-12-04 10:27:42 -080012953
Matt Roperea2c67b2014-12-23 10:41:52 -080012954 crtc = crtc ? crtc : plane->crtc;
12955 intel_crtc = to_intel_crtc(crtc);
12956
Matt Ropercf4c7c12014-12-04 10:27:42 -080012957 plane->fb = fb;
Sonika Jindalce54d852014-08-21 11:44:39 +053012958 crtc->x = src->x1 >> 16;
Matt Roper465c1202014-05-29 08:06:54 -070012959 crtc->y = src->y1 >> 16;
12960
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012961 if (intel_crtc->active) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012962 if (state->visible) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012963 /* FIXME: kill this fastboot hack */
12964 intel_update_pipe_size(intel_crtc);
12965
12966 intel_crtc->primary_enabled = true;
12967
12968 dev_priv->display.update_primary_plane(crtc, plane->fb,
12969 crtc->x, crtc->y);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012970 } else {
12971 /*
12972 * If clipping results in a non-visible primary plane,
12973 * we'll disable the primary plane. Note that this is
12974 * a bit different than what happens if userspace
12975 * explicitly disables the plane by passing fb=0
12976 * because plane->fb still gets set and pinned.
12977 */
12978 intel_disable_primary_hw_plane(plane, crtc);
12979 }
Matt Roper32b7eee2014-12-24 07:59:06 -080012980 }
12981}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012982
Matt Roper32b7eee2014-12-24 07:59:06 -080012983static void intel_begin_crtc_commit(struct drm_crtc *crtc)
12984{
12985 struct drm_device *dev = crtc->dev;
12986 struct drm_i915_private *dev_priv = dev->dev_private;
12987 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080012988 struct intel_plane *intel_plane;
12989 struct drm_plane *p;
12990 unsigned fb_bits = 0;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012991
Matt Roperea2c67b2014-12-23 10:41:52 -080012992 /* Track fb's for any planes being disabled */
12993 list_for_each_entry(p, &dev->mode_config.plane_list, head) {
12994 intel_plane = to_intel_plane(p);
12995
12996 if (intel_crtc->atomic.disabled_planes &
12997 (1 << drm_plane_index(p))) {
12998 switch (p->type) {
12999 case DRM_PLANE_TYPE_PRIMARY:
13000 fb_bits = INTEL_FRONTBUFFER_PRIMARY(intel_plane->pipe);
13001 break;
13002 case DRM_PLANE_TYPE_CURSOR:
13003 fb_bits = INTEL_FRONTBUFFER_CURSOR(intel_plane->pipe);
13004 break;
13005 case DRM_PLANE_TYPE_OVERLAY:
13006 fb_bits = INTEL_FRONTBUFFER_SPRITE(intel_plane->pipe);
13007 break;
13008 }
13009
13010 mutex_lock(&dev->struct_mutex);
13011 i915_gem_track_fb(intel_fb_obj(p->fb), NULL, fb_bits);
13012 mutex_unlock(&dev->struct_mutex);
13013 }
13014 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013015
Matt Roper32b7eee2014-12-24 07:59:06 -080013016 if (intel_crtc->atomic.wait_for_flips)
13017 intel_crtc_wait_for_pending_flips(crtc);
13018
13019 if (intel_crtc->atomic.disable_fbc)
13020 intel_fbc_disable(dev);
13021
13022 if (intel_crtc->atomic.pre_disable_primary)
13023 intel_pre_disable_primary(crtc);
13024
13025 if (intel_crtc->atomic.update_wm)
13026 intel_update_watermarks(crtc);
13027
13028 intel_runtime_pm_get(dev_priv);
Matt Roperc34c9ee2014-12-23 10:41:50 -080013029
13030 /* Perform vblank evasion around commit operation */
13031 if (intel_crtc->active)
13032 intel_crtc->atomic.evade =
13033 intel_pipe_update_start(intel_crtc,
13034 &intel_crtc->atomic.start_vbl_count);
Matt Roper32b7eee2014-12-24 07:59:06 -080013035}
13036
13037static void intel_finish_crtc_commit(struct drm_crtc *crtc)
13038{
13039 struct drm_device *dev = crtc->dev;
13040 struct drm_i915_private *dev_priv = dev->dev_private;
13041 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13042 struct drm_plane *p;
13043
Matt Roperc34c9ee2014-12-23 10:41:50 -080013044 if (intel_crtc->atomic.evade)
13045 intel_pipe_update_end(intel_crtc,
13046 intel_crtc->atomic.start_vbl_count);
13047
Matt Roper32b7eee2014-12-24 07:59:06 -080013048 intel_runtime_pm_put(dev_priv);
13049
13050 if (intel_crtc->atomic.wait_vblank)
13051 intel_wait_for_vblank(dev, intel_crtc->pipe);
13052
13053 intel_frontbuffer_flip(dev, intel_crtc->atomic.fb_bits);
13054
13055 if (intel_crtc->atomic.update_fbc) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013056 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020013057 intel_fbc_update(dev);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013058 mutex_unlock(&dev->struct_mutex);
13059 }
Matt Roper465c1202014-05-29 08:06:54 -070013060
Matt Roper32b7eee2014-12-24 07:59:06 -080013061 if (intel_crtc->atomic.post_enable_primary)
13062 intel_post_enable_primary(crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013063
Matt Roper32b7eee2014-12-24 07:59:06 -080013064 drm_for_each_legacy_plane(p, &dev->mode_config.plane_list)
13065 if (intel_crtc->atomic.update_sprite_watermarks & drm_plane_index(p))
13066 intel_update_sprite_watermarks(p, crtc, 0, 0, 0,
13067 false, false);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013068
Matt Roper32b7eee2014-12-24 07:59:06 -080013069 memset(&intel_crtc->atomic, 0, sizeof(intel_crtc->atomic));
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013070}
13071
Matt Ropercf4c7c12014-12-04 10:27:42 -080013072/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013073 * intel_plane_destroy - destroy a plane
13074 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013075 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013076 * Common destruction function for all types of planes (primary, cursor,
13077 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013078 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013079void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013080{
13081 struct intel_plane *intel_plane = to_intel_plane(plane);
13082 drm_plane_cleanup(plane);
13083 kfree(intel_plane);
13084}
13085
Matt Roper65a3fea2015-01-21 16:35:42 -080013086const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013087 .update_plane = drm_atomic_helper_update_plane,
13088 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013089 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013090 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013091 .atomic_get_property = intel_plane_atomic_get_property,
13092 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013093 .atomic_duplicate_state = intel_plane_duplicate_state,
13094 .atomic_destroy_state = intel_plane_destroy_state,
13095
Matt Roper465c1202014-05-29 08:06:54 -070013096};
13097
13098static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13099 int pipe)
13100{
13101 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080013102 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070013103 const uint32_t *intel_primary_formats;
13104 int num_formats;
13105
13106 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13107 if (primary == NULL)
13108 return NULL;
13109
Matt Roper8e7d6882015-01-21 16:35:41 -080013110 state = intel_create_plane_state(&primary->base);
13111 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013112 kfree(primary);
13113 return NULL;
13114 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013115 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013116
Matt Roper465c1202014-05-29 08:06:54 -070013117 primary->can_scale = false;
13118 primary->max_downscale = 1;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013119 state->scaler_id = -1;
Matt Roper465c1202014-05-29 08:06:54 -070013120 primary->pipe = pipe;
13121 primary->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080013122 primary->check_plane = intel_check_primary_plane;
13123 primary->commit_plane = intel_commit_primary_plane;
Chandra Konduru08e221f2015-04-07 15:28:37 -070013124 primary->ckey.flags = I915_SET_COLORKEY_NONE;
Matt Roper465c1202014-05-29 08:06:54 -070013125 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13126 primary->plane = !pipe;
13127
13128 if (INTEL_INFO(dev)->gen <= 3) {
13129 intel_primary_formats = intel_primary_formats_gen2;
13130 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
13131 } else {
13132 intel_primary_formats = intel_primary_formats_gen4;
13133 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
13134 }
13135
13136 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013137 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070013138 intel_primary_formats, num_formats,
13139 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053013140
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013141 if (INTEL_INFO(dev)->gen >= 4)
13142 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053013143
Matt Roperea2c67b2014-12-23 10:41:52 -080013144 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13145
Matt Roper465c1202014-05-29 08:06:54 -070013146 return &primary->base;
13147}
13148
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013149void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13150{
13151 if (!dev->mode_config.rotation_property) {
13152 unsigned long flags = BIT(DRM_ROTATE_0) |
13153 BIT(DRM_ROTATE_180);
13154
13155 if (INTEL_INFO(dev)->gen >= 9)
13156 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13157
13158 dev->mode_config.rotation_property =
13159 drm_mode_create_rotation_property(dev, flags);
13160 }
13161 if (dev->mode_config.rotation_property)
13162 drm_object_attach_property(&plane->base.base,
13163 dev->mode_config.rotation_property,
13164 plane->base.state->rotation);
13165}
13166
Matt Roper3d7d6512014-06-10 08:28:13 -070013167static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013168intel_check_cursor_plane(struct drm_plane *plane,
13169 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013170{
Matt Roper2b875c22014-12-01 15:40:13 -080013171 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013172 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080013173 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013174 struct drm_rect *dest = &state->dst;
13175 struct drm_rect *src = &state->src;
13176 const struct drm_rect *clip = &state->clip;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013177 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Matt Roperea2c67b2014-12-23 10:41:52 -080013178 struct intel_crtc *intel_crtc;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013179 unsigned stride;
13180 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013181
Matt Roperea2c67b2014-12-23 10:41:52 -080013182 crtc = crtc ? crtc : plane->crtc;
13183 intel_crtc = to_intel_crtc(crtc);
13184
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013185 ret = drm_plane_helper_check_update(plane, crtc, fb,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013186 src, dest, clip,
13187 DRM_PLANE_HELPER_NO_SCALING,
13188 DRM_PLANE_HELPER_NO_SCALING,
13189 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013190 if (ret)
13191 return ret;
13192
13193
13194 /* if we want to turn off the cursor ignore width and height */
13195 if (!obj)
Matt Roper32b7eee2014-12-24 07:59:06 -080013196 goto finish;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013197
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013198 /* Check for which cursor types we support */
Matt Roperea2c67b2014-12-23 10:41:52 -080013199 if (!cursor_size_ok(dev, state->base.crtc_w, state->base.crtc_h)) {
13200 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13201 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013202 return -EINVAL;
13203 }
13204
Matt Roperea2c67b2014-12-23 10:41:52 -080013205 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13206 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013207 DRM_DEBUG_KMS("buffer is too small\n");
13208 return -ENOMEM;
13209 }
13210
Ville Syrjälä3a656b52015-03-09 21:08:37 +020013211 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013212 DRM_DEBUG_KMS("cursor cannot be tiled\n");
13213 ret = -EINVAL;
13214 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013215
Matt Roper32b7eee2014-12-24 07:59:06 -080013216finish:
13217 if (intel_crtc->active) {
Ville Syrjälä3749f462015-03-10 13:15:22 +020013218 if (plane->state->crtc_w != state->base.crtc_w)
Matt Roper32b7eee2014-12-24 07:59:06 -080013219 intel_crtc->atomic.update_wm = true;
13220
13221 intel_crtc->atomic.fb_bits |=
13222 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe);
13223 }
13224
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013225 return ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013226}
13227
Matt Roperf4a2cf22014-12-01 15:40:12 -080013228static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030013229intel_commit_cursor_plane(struct drm_plane *plane,
13230 struct intel_plane_state *state)
13231{
Matt Roper2b875c22014-12-01 15:40:13 -080013232 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013233 struct drm_device *dev = plane->dev;
13234 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013235 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080013236 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070013237
Matt Roperea2c67b2014-12-23 10:41:52 -080013238 crtc = crtc ? crtc : plane->crtc;
13239 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070013240
Matt Roperea2c67b2014-12-23 10:41:52 -080013241 plane->fb = state->base.fb;
13242 crtc->cursor_x = state->base.crtc_x;
13243 crtc->cursor_y = state->base.crtc_y;
13244
Gustavo Padovana912f122014-12-01 15:40:10 -080013245 if (intel_crtc->cursor_bo == obj)
13246 goto update;
13247
Matt Roperf4a2cf22014-12-01 15:40:12 -080013248 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080013249 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080013250 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080013251 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080013252 else
Gustavo Padovana912f122014-12-01 15:40:10 -080013253 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080013254
Gustavo Padovana912f122014-12-01 15:40:10 -080013255 intel_crtc->cursor_addr = addr;
13256 intel_crtc->cursor_bo = obj;
13257update:
Gustavo Padovana912f122014-12-01 15:40:10 -080013258
Matt Roper32b7eee2014-12-24 07:59:06 -080013259 if (intel_crtc->active)
Gustavo Padovan852e7872014-09-05 17:22:31 -030013260 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070013261}
Gustavo Padovan852e7872014-09-05 17:22:31 -030013262
Matt Roper3d7d6512014-06-10 08:28:13 -070013263static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
13264 int pipe)
13265{
13266 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080013267 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070013268
13269 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
13270 if (cursor == NULL)
13271 return NULL;
13272
Matt Roper8e7d6882015-01-21 16:35:41 -080013273 state = intel_create_plane_state(&cursor->base);
13274 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013275 kfree(cursor);
13276 return NULL;
13277 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013278 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013279
Matt Roper3d7d6512014-06-10 08:28:13 -070013280 cursor->can_scale = false;
13281 cursor->max_downscale = 1;
13282 cursor->pipe = pipe;
13283 cursor->plane = pipe;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013284 state->scaler_id = -1;
Matt Roperc59cb172014-12-01 15:40:16 -080013285 cursor->check_plane = intel_check_cursor_plane;
13286 cursor->commit_plane = intel_commit_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070013287
13288 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013289 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070013290 intel_cursor_formats,
13291 ARRAY_SIZE(intel_cursor_formats),
13292 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013293
13294 if (INTEL_INFO(dev)->gen >= 4) {
13295 if (!dev->mode_config.rotation_property)
13296 dev->mode_config.rotation_property =
13297 drm_mode_create_rotation_property(dev,
13298 BIT(DRM_ROTATE_0) |
13299 BIT(DRM_ROTATE_180));
13300 if (dev->mode_config.rotation_property)
13301 drm_object_attach_property(&cursor->base.base,
13302 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080013303 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013304 }
13305
Matt Roperea2c67b2014-12-23 10:41:52 -080013306 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13307
Matt Roper3d7d6512014-06-10 08:28:13 -070013308 return &cursor->base;
13309}
13310
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013311static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
13312 struct intel_crtc_state *crtc_state)
13313{
13314 int i;
13315 struct intel_scaler *intel_scaler;
13316 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
13317
13318 for (i = 0; i < intel_crtc->num_scalers; i++) {
13319 intel_scaler = &scaler_state->scalers[i];
13320 intel_scaler->in_use = 0;
13321 intel_scaler->id = i;
13322
13323 intel_scaler->mode = PS_SCALER_MODE_DYN;
13324 }
13325
13326 scaler_state->scaler_id = -1;
13327}
13328
Hannes Ederb358d0a2008-12-18 21:18:47 +010013329static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013330{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013331 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080013332 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013333 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070013334 struct drm_plane *primary = NULL;
13335 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013336 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013337
Daniel Vetter955382f2013-09-19 14:05:45 +020013338 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080013339 if (intel_crtc == NULL)
13340 return;
13341
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013342 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
13343 if (!crtc_state)
13344 goto fail;
13345 intel_crtc_set_state(intel_crtc, crtc_state);
Matt Roper07878242015-02-25 11:43:26 -080013346 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013347
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013348 /* initialize shared scalers */
13349 if (INTEL_INFO(dev)->gen >= 9) {
13350 if (pipe == PIPE_C)
13351 intel_crtc->num_scalers = 1;
13352 else
13353 intel_crtc->num_scalers = SKL_NUM_SCALERS;
13354
13355 skl_init_scalers(dev, intel_crtc, crtc_state);
13356 }
13357
Matt Roper465c1202014-05-29 08:06:54 -070013358 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070013359 if (!primary)
13360 goto fail;
13361
13362 cursor = intel_cursor_plane_create(dev, pipe);
13363 if (!cursor)
13364 goto fail;
13365
Matt Roper465c1202014-05-29 08:06:54 -070013366 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070013367 cursor, &intel_crtc_funcs);
13368 if (ret)
13369 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080013370
13371 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080013372 for (i = 0; i < 256; i++) {
13373 intel_crtc->lut_r[i] = i;
13374 intel_crtc->lut_g[i] = i;
13375 intel_crtc->lut_b[i] = i;
13376 }
13377
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020013378 /*
13379 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020013380 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020013381 */
Jesse Barnes80824002009-09-10 15:28:06 -070013382 intel_crtc->pipe = pipe;
13383 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010013384 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080013385 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010013386 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070013387 }
13388
Chris Wilson4b0e3332014-05-30 16:35:26 +030013389 intel_crtc->cursor_base = ~0;
13390 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030013391 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030013392
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013393 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13394 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
13395 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
13396 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
13397
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020013398 INIT_WORK(&intel_crtc->mmio_flip.work, intel_mmio_flip_work_func);
13399
Jesse Barnes79e53942008-11-07 14:24:08 -080013400 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020013401
13402 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070013403 return;
13404
13405fail:
13406 if (primary)
13407 drm_plane_cleanup(primary);
13408 if (cursor)
13409 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013410 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013411 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080013412}
13413
Jesse Barnes752aa882013-10-31 18:55:49 +020013414enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13415{
13416 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013417 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020013418
Rob Clark51fd3712013-11-19 12:10:12 -050013419 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020013420
Ville Syrjäläd3babd32014-11-07 11:16:01 +020013421 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020013422 return INVALID_PIPE;
13423
13424 return to_intel_crtc(encoder->crtc)->pipe;
13425}
13426
Carl Worth08d7b3d2009-04-29 14:43:54 -070013427int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000013428 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070013429{
Carl Worth08d7b3d2009-04-29 14:43:54 -070013430 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040013431 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020013432 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013433
Rob Clark7707e652014-07-17 23:30:04 -040013434 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070013435
Rob Clark7707e652014-07-17 23:30:04 -040013436 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070013437 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030013438 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013439 }
13440
Rob Clark7707e652014-07-17 23:30:04 -040013441 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020013442 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013443
Daniel Vetterc05422d2009-08-11 16:05:30 +020013444 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013445}
13446
Daniel Vetter66a92782012-07-12 20:08:18 +020013447static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080013448{
Daniel Vetter66a92782012-07-12 20:08:18 +020013449 struct drm_device *dev = encoder->base.dev;
13450 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080013451 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080013452 int entry = 0;
13453
Damien Lespiaub2784e12014-08-05 11:29:37 +010013454 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020013455 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020013456 index_mask |= (1 << entry);
13457
Jesse Barnes79e53942008-11-07 14:24:08 -080013458 entry++;
13459 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010013460
Jesse Barnes79e53942008-11-07 14:24:08 -080013461 return index_mask;
13462}
13463
Chris Wilson4d302442010-12-14 19:21:29 +000013464static bool has_edp_a(struct drm_device *dev)
13465{
13466 struct drm_i915_private *dev_priv = dev->dev_private;
13467
13468 if (!IS_MOBILE(dev))
13469 return false;
13470
13471 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
13472 return false;
13473
Damien Lespiaue3589902014-02-07 19:12:50 +000013474 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000013475 return false;
13476
13477 return true;
13478}
13479
Jesse Barnes84b4e042014-06-25 08:24:29 -070013480static bool intel_crt_present(struct drm_device *dev)
13481{
13482 struct drm_i915_private *dev_priv = dev->dev_private;
13483
Damien Lespiau884497e2013-12-03 13:56:23 +000013484 if (INTEL_INFO(dev)->gen >= 9)
13485 return false;
13486
Damien Lespiaucf404ce2014-10-01 20:04:15 +010013487 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013488 return false;
13489
13490 if (IS_CHERRYVIEW(dev))
13491 return false;
13492
13493 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
13494 return false;
13495
13496 return true;
13497}
13498
Jesse Barnes79e53942008-11-07 14:24:08 -080013499static void intel_setup_outputs(struct drm_device *dev)
13500{
Eric Anholt725e30a2009-01-22 13:01:02 -080013501 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010013502 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013503 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080013504
Daniel Vetterc9093352013-06-06 22:22:47 +020013505 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013506
Jesse Barnes84b4e042014-06-25 08:24:29 -070013507 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020013508 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013509
Vandana Kannanc776eb22014-08-19 12:05:01 +053013510 if (IS_BROXTON(dev)) {
13511 /*
13512 * FIXME: Broxton doesn't support port detection via the
13513 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
13514 * detect the ports.
13515 */
13516 intel_ddi_init(dev, PORT_A);
13517 intel_ddi_init(dev, PORT_B);
13518 intel_ddi_init(dev, PORT_C);
13519 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013520 int found;
13521
Jesse Barnesde31fac2015-03-06 15:53:32 -080013522 /*
13523 * Haswell uses DDI functions to detect digital outputs.
13524 * On SKL pre-D0 the strap isn't connected, so we assume
13525 * it's there.
13526 */
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013527 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080013528 /* WaIgnoreDDIAStrap: skl */
13529 if (found ||
13530 (IS_SKYLAKE(dev) && INTEL_REVID(dev) < SKL_REVID_D0))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013531 intel_ddi_init(dev, PORT_A);
13532
13533 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
13534 * register */
13535 found = I915_READ(SFUSE_STRAP);
13536
13537 if (found & SFUSE_STRAP_DDIB_DETECTED)
13538 intel_ddi_init(dev, PORT_B);
13539 if (found & SFUSE_STRAP_DDIC_DETECTED)
13540 intel_ddi_init(dev, PORT_C);
13541 if (found & SFUSE_STRAP_DDID_DETECTED)
13542 intel_ddi_init(dev, PORT_D);
13543 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013544 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020013545 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020013546
13547 if (has_edp_a(dev))
13548 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013549
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013550 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080013551 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010013552 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013553 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030013554 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013555 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030013556 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013557 }
13558
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013559 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030013560 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013561
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013562 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030013563 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013564
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013565 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030013566 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013567
Daniel Vetter270b3042012-10-27 15:52:05 +020013568 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030013569 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070013570 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013571 /*
13572 * The DP_DETECTED bit is the latched state of the DDC
13573 * SDA pin at boot. However since eDP doesn't require DDC
13574 * (no way to plug in a DP->HDMI dongle) the DDC pins for
13575 * eDP ports may have been muxed to an alternate function.
13576 * Thus we can't rely on the DP_DETECTED bit alone to detect
13577 * eDP ports. Consult the VBT as well as DP_DETECTED to
13578 * detect eDP ports.
13579 */
Ville Syrjäläd2182a62015-01-09 14:21:14 +020013580 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
13581 !intel_dp_is_edp(dev, PORT_B))
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030013582 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
13583 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013584 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
13585 intel_dp_is_edp(dev, PORT_B))
13586 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030013587
Ville Syrjäläd2182a62015-01-09 14:21:14 +020013588 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
13589 !intel_dp_is_edp(dev, PORT_C))
Jesse Barnes6f6005a2013-08-09 09:34:35 -070013590 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
13591 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013592 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
13593 intel_dp_is_edp(dev, PORT_C))
13594 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053013595
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030013596 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013597 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030013598 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
13599 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013600 /* eDP not supported on port D, so don't check VBT */
13601 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
13602 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030013603 }
13604
Jani Nikula3cfca972013-08-27 15:12:26 +030013605 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080013606 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080013607 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080013608
Paulo Zanonie2debe92013-02-18 19:00:27 -030013609 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013610 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030013611 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013612 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
13613 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030013614 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013615 }
Ma Ling27185ae2009-08-24 13:50:23 +080013616
Imre Deake7281ea2013-05-08 13:14:08 +030013617 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030013618 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080013619 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040013620
13621 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040013622
Paulo Zanonie2debe92013-02-18 19:00:27 -030013623 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013624 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030013625 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013626 }
Ma Ling27185ae2009-08-24 13:50:23 +080013627
Paulo Zanonie2debe92013-02-18 19:00:27 -030013628 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080013629
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013630 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
13631 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030013632 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013633 }
Imre Deake7281ea2013-05-08 13:14:08 +030013634 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030013635 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080013636 }
Ma Ling27185ae2009-08-24 13:50:23 +080013637
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013638 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030013639 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030013640 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070013641 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080013642 intel_dvo_init(dev);
13643
Zhenyu Wang103a1962009-11-27 11:44:36 +080013644 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080013645 intel_tv_init(dev);
13646
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080013647 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070013648
Damien Lespiaub2784e12014-08-05 11:29:37 +010013649 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010013650 encoder->base.possible_crtcs = encoder->crtc_mask;
13651 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020013652 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080013653 }
Chris Wilson47356eb2011-01-11 17:06:04 +000013654
Paulo Zanonidde86e22012-12-01 12:04:25 -020013655 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020013656
13657 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013658}
13659
13660static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
13661{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030013662 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080013663 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080013664
Daniel Vetteref2d6332014-02-10 18:00:38 +010013665 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030013666 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010013667 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030013668 drm_gem_object_unreference(&intel_fb->obj->base);
13669 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013670 kfree(intel_fb);
13671}
13672
13673static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000013674 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080013675 unsigned int *handle)
13676{
13677 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000013678 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080013679
Chris Wilson05394f32010-11-08 19:18:58 +000013680 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080013681}
13682
13683static const struct drm_framebuffer_funcs intel_fb_funcs = {
13684 .destroy = intel_user_framebuffer_destroy,
13685 .create_handle = intel_user_framebuffer_create_handle,
13686};
13687
Damien Lespiaub3218032015-02-27 11:15:18 +000013688static
13689u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
13690 uint32_t pixel_format)
13691{
13692 u32 gen = INTEL_INFO(dev)->gen;
13693
13694 if (gen >= 9) {
13695 /* "The stride in bytes must not exceed the of the size of 8K
13696 * pixels and 32K bytes."
13697 */
13698 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
13699 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
13700 return 32*1024;
13701 } else if (gen >= 4) {
13702 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
13703 return 16*1024;
13704 else
13705 return 32*1024;
13706 } else if (gen >= 3) {
13707 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
13708 return 8*1024;
13709 else
13710 return 16*1024;
13711 } else {
13712 /* XXX DSPC is limited to 4k tiled */
13713 return 8*1024;
13714 }
13715}
13716
Daniel Vetterb5ea6422014-03-02 21:18:00 +010013717static int intel_framebuffer_init(struct drm_device *dev,
13718 struct intel_framebuffer *intel_fb,
13719 struct drm_mode_fb_cmd2 *mode_cmd,
13720 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080013721{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000013722 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080013723 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000013724 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080013725
Daniel Vetterdd4916c2013-10-09 21:23:51 +020013726 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
13727
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013728 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
13729 /* Enforce that fb modifier and tiling mode match, but only for
13730 * X-tiled. This is needed for FBC. */
13731 if (!!(obj->tiling_mode == I915_TILING_X) !=
13732 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
13733 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
13734 return -EINVAL;
13735 }
13736 } else {
13737 if (obj->tiling_mode == I915_TILING_X)
13738 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
13739 else if (obj->tiling_mode == I915_TILING_Y) {
13740 DRM_DEBUG("No Y tiling for legacy addfb\n");
13741 return -EINVAL;
13742 }
13743 }
13744
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000013745 /* Passed in modifier sanity checking. */
13746 switch (mode_cmd->modifier[0]) {
13747 case I915_FORMAT_MOD_Y_TILED:
13748 case I915_FORMAT_MOD_Yf_TILED:
13749 if (INTEL_INFO(dev)->gen < 9) {
13750 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
13751 mode_cmd->modifier[0]);
13752 return -EINVAL;
13753 }
13754 case DRM_FORMAT_MOD_NONE:
13755 case I915_FORMAT_MOD_X_TILED:
13756 break;
13757 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070013758 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
13759 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010013760 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013761 }
Chris Wilson57cd6502010-08-08 12:34:44 +010013762
Damien Lespiaub3218032015-02-27 11:15:18 +000013763 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
13764 mode_cmd->pixel_format);
13765 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
13766 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
13767 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010013768 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013769 }
Chris Wilson57cd6502010-08-08 12:34:44 +010013770
Damien Lespiaub3218032015-02-27 11:15:18 +000013771 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
13772 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010013773 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000013774 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
13775 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013776 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010013777 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020013778 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013779 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020013780
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013781 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013782 mode_cmd->pitches[0] != obj->stride) {
13783 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
13784 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020013785 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013786 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020013787
Ville Syrjälä57779d02012-10-31 17:50:14 +020013788 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080013789 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020013790 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020013791 case DRM_FORMAT_RGB565:
13792 case DRM_FORMAT_XRGB8888:
13793 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020013794 break;
13795 case DRM_FORMAT_XRGB1555:
13796 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013797 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000013798 DRM_DEBUG("unsupported pixel format: %s\n",
13799 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020013800 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013801 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020013802 break;
13803 case DRM_FORMAT_XBGR8888:
13804 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020013805 case DRM_FORMAT_XRGB2101010:
13806 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020013807 case DRM_FORMAT_XBGR2101010:
13808 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013809 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000013810 DRM_DEBUG("unsupported pixel format: %s\n",
13811 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020013812 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013813 }
Jesse Barnesb5626742011-06-24 12:19:27 -070013814 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020013815 case DRM_FORMAT_YUYV:
13816 case DRM_FORMAT_UYVY:
13817 case DRM_FORMAT_YVYU:
13818 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013819 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000013820 DRM_DEBUG("unsupported pixel format: %s\n",
13821 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020013822 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013823 }
Chris Wilson57cd6502010-08-08 12:34:44 +010013824 break;
13825 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000013826 DRM_DEBUG("unsupported pixel format: %s\n",
13827 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010013828 return -EINVAL;
13829 }
13830
Ville Syrjälä90f9a332012-10-31 17:50:19 +020013831 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
13832 if (mode_cmd->offsets[0] != 0)
13833 return -EINVAL;
13834
Damien Lespiauec2c9812015-01-20 12:51:45 +000013835 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000013836 mode_cmd->pixel_format,
13837 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020013838 /* FIXME drm helper for size checks (especially planar formats)? */
13839 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
13840 return -EINVAL;
13841
Daniel Vetterc7d73f62012-12-13 23:38:38 +010013842 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
13843 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020013844 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010013845
Jesse Barnes79e53942008-11-07 14:24:08 -080013846 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
13847 if (ret) {
13848 DRM_ERROR("framebuffer init failed %d\n", ret);
13849 return ret;
13850 }
13851
Jesse Barnes79e53942008-11-07 14:24:08 -080013852 return 0;
13853}
13854
Jesse Barnes79e53942008-11-07 14:24:08 -080013855static struct drm_framebuffer *
13856intel_user_framebuffer_create(struct drm_device *dev,
13857 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080013858 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080013859{
Chris Wilson05394f32010-11-08 19:18:58 +000013860 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080013861
Jesse Barnes308e5bc2011-11-14 14:51:28 -080013862 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
13863 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000013864 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010013865 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080013866
Chris Wilsond2dff872011-04-19 08:36:26 +010013867 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080013868}
13869
Daniel Vetter4520f532013-10-09 09:18:51 +020013870#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020013871static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020013872{
13873}
13874#endif
13875
Jesse Barnes79e53942008-11-07 14:24:08 -080013876static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080013877 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020013878 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080013879 .atomic_check = intel_atomic_check,
13880 .atomic_commit = intel_atomic_commit,
Jesse Barnes79e53942008-11-07 14:24:08 -080013881};
13882
Jesse Barnese70236a2009-09-21 10:42:27 -070013883/* Set up chip specific display functions */
13884static void intel_init_display(struct drm_device *dev)
13885{
13886 struct drm_i915_private *dev_priv = dev->dev_private;
13887
Daniel Vetteree9300b2013-06-03 22:40:22 +020013888 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
13889 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030013890 else if (IS_CHERRYVIEW(dev))
13891 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020013892 else if (IS_VALLEYVIEW(dev))
13893 dev_priv->display.find_dpll = vlv_find_best_dpll;
13894 else if (IS_PINEVIEW(dev))
13895 dev_priv->display.find_dpll = pnv_find_best_dpll;
13896 else
13897 dev_priv->display.find_dpll = i9xx_find_best_dpll;
13898
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000013899 if (INTEL_INFO(dev)->gen >= 9) {
13900 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013901 dev_priv->display.get_initial_plane_config =
13902 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000013903 dev_priv->display.crtc_compute_clock =
13904 haswell_crtc_compute_clock;
13905 dev_priv->display.crtc_enable = haswell_crtc_enable;
13906 dev_priv->display.crtc_disable = haswell_crtc_disable;
13907 dev_priv->display.off = ironlake_crtc_off;
13908 dev_priv->display.update_primary_plane =
13909 skylake_update_primary_plane;
13910 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013911 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013912 dev_priv->display.get_initial_plane_config =
13913 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020013914 dev_priv->display.crtc_compute_clock =
13915 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020013916 dev_priv->display.crtc_enable = haswell_crtc_enable;
13917 dev_priv->display.crtc_disable = haswell_crtc_disable;
Daniel Vetterdf8ad702014-06-25 22:02:03 +030013918 dev_priv->display.off = ironlake_crtc_off;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000013919 dev_priv->display.update_primary_plane =
13920 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030013921 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013922 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013923 dev_priv->display.get_initial_plane_config =
13924 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020013925 dev_priv->display.crtc_compute_clock =
13926 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020013927 dev_priv->display.crtc_enable = ironlake_crtc_enable;
13928 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013929 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070013930 dev_priv->display.update_primary_plane =
13931 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070013932 } else if (IS_VALLEYVIEW(dev)) {
13933 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013934 dev_priv->display.get_initial_plane_config =
13935 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020013936 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070013937 dev_priv->display.crtc_enable = valleyview_crtc_enable;
13938 dev_priv->display.crtc_disable = i9xx_crtc_disable;
13939 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070013940 dev_priv->display.update_primary_plane =
13941 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070013942 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013943 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013944 dev_priv->display.get_initial_plane_config =
13945 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020013946 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020013947 dev_priv->display.crtc_enable = i9xx_crtc_enable;
13948 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013949 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070013950 dev_priv->display.update_primary_plane =
13951 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070013952 }
Jesse Barnese70236a2009-09-21 10:42:27 -070013953
Jesse Barnese70236a2009-09-21 10:42:27 -070013954 /* Returns the core display clock speed */
Ville Syrjälä1652d192015-03-31 14:12:01 +030013955 if (IS_SKYLAKE(dev))
13956 dev_priv->display.get_display_clock_speed =
13957 skylake_get_display_clock_speed;
13958 else if (IS_BROADWELL(dev))
13959 dev_priv->display.get_display_clock_speed =
13960 broadwell_get_display_clock_speed;
13961 else if (IS_HASWELL(dev))
13962 dev_priv->display.get_display_clock_speed =
13963 haswell_get_display_clock_speed;
13964 else if (IS_VALLEYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070013965 dev_priv->display.get_display_clock_speed =
13966 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030013967 else if (IS_GEN5(dev))
13968 dev_priv->display.get_display_clock_speed =
13969 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030013970 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
13971 IS_GEN6(dev) || IS_IVYBRIDGE(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070013972 dev_priv->display.get_display_clock_speed =
13973 i945_get_display_clock_speed;
13974 else if (IS_I915G(dev))
13975 dev_priv->display.get_display_clock_speed =
13976 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020013977 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070013978 dev_priv->display.get_display_clock_speed =
13979 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020013980 else if (IS_PINEVIEW(dev))
13981 dev_priv->display.get_display_clock_speed =
13982 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070013983 else if (IS_I915GM(dev))
13984 dev_priv->display.get_display_clock_speed =
13985 i915gm_get_display_clock_speed;
13986 else if (IS_I865G(dev))
13987 dev_priv->display.get_display_clock_speed =
13988 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020013989 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070013990 dev_priv->display.get_display_clock_speed =
13991 i855_get_display_clock_speed;
13992 else /* 852, 830 */
13993 dev_priv->display.get_display_clock_speed =
13994 i830_get_display_clock_speed;
13995
Jani Nikula7c10a2b2014-10-27 16:26:43 +020013996 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053013997 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053013998 } else if (IS_GEN6(dev)) {
13999 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014000 } else if (IS_IVYBRIDGE(dev)) {
14001 /* FIXME: detect B0+ stepping and use auto training */
14002 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030014003 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014004 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Jesse Barnes30a970c2013-11-04 13:48:12 -080014005 } else if (IS_VALLEYVIEW(dev)) {
14006 dev_priv->display.modeset_global_resources =
14007 valleyview_modeset_global_resources;
Jesse Barnese70236a2009-09-21 10:42:27 -070014008 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014009
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014010 switch (INTEL_INFO(dev)->gen) {
14011 case 2:
14012 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14013 break;
14014
14015 case 3:
14016 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14017 break;
14018
14019 case 4:
14020 case 5:
14021 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14022 break;
14023
14024 case 6:
14025 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14026 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014027 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070014028 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014029 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14030 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000014031 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000014032 /* Drop through - unsupported since execlist only. */
14033 default:
14034 /* Default just returns -ENODEV to indicate unsupported */
14035 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014036 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020014037
14038 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030014039
14040 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070014041}
14042
Jesse Barnesb690e962010-07-19 13:53:12 -070014043/*
14044 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14045 * resume, or other times. This quirk makes sure that's the case for
14046 * affected systems.
14047 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014048static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014049{
14050 struct drm_i915_private *dev_priv = dev->dev_private;
14051
14052 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014053 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014054}
14055
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014056static void quirk_pipeb_force(struct drm_device *dev)
14057{
14058 struct drm_i915_private *dev_priv = dev->dev_private;
14059
14060 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14061 DRM_INFO("applying pipe b force quirk\n");
14062}
14063
Keith Packard435793d2011-07-12 14:56:22 -070014064/*
14065 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14066 */
14067static void quirk_ssc_force_disable(struct drm_device *dev)
14068{
14069 struct drm_i915_private *dev_priv = dev->dev_private;
14070 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014071 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014072}
14073
Carsten Emde4dca20e2012-03-15 15:56:26 +010014074/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014075 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14076 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014077 */
14078static void quirk_invert_brightness(struct drm_device *dev)
14079{
14080 struct drm_i915_private *dev_priv = dev->dev_private;
14081 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014082 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014083}
14084
Scot Doyle9c72cc62014-07-03 23:27:50 +000014085/* Some VBT's incorrectly indicate no backlight is present */
14086static void quirk_backlight_present(struct drm_device *dev)
14087{
14088 struct drm_i915_private *dev_priv = dev->dev_private;
14089 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14090 DRM_INFO("applying backlight present quirk\n");
14091}
14092
Jesse Barnesb690e962010-07-19 13:53:12 -070014093struct intel_quirk {
14094 int device;
14095 int subsystem_vendor;
14096 int subsystem_device;
14097 void (*hook)(struct drm_device *dev);
14098};
14099
Egbert Eich5f85f172012-10-14 15:46:38 +020014100/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14101struct intel_dmi_quirk {
14102 void (*hook)(struct drm_device *dev);
14103 const struct dmi_system_id (*dmi_id_list)[];
14104};
14105
14106static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14107{
14108 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14109 return 1;
14110}
14111
14112static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14113 {
14114 .dmi_id_list = &(const struct dmi_system_id[]) {
14115 {
14116 .callback = intel_dmi_reverse_brightness,
14117 .ident = "NCR Corporation",
14118 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14119 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14120 },
14121 },
14122 { } /* terminating entry */
14123 },
14124 .hook = quirk_invert_brightness,
14125 },
14126};
14127
Ben Widawskyc43b5632012-04-16 14:07:40 -070014128static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014129 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040014130 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070014131
Jesse Barnesb690e962010-07-19 13:53:12 -070014132 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14133 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14134
Jesse Barnesb690e962010-07-19 13:53:12 -070014135 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14136 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14137
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014138 /* 830 needs to leave pipe A & dpll A up */
14139 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14140
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014141 /* 830 needs to leave pipe B & dpll B up */
14142 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14143
Keith Packard435793d2011-07-12 14:56:22 -070014144 /* Lenovo U160 cannot use SSC on LVDS */
14145 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014146
14147 /* Sony Vaio Y cannot use SSC on LVDS */
14148 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014149
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014150 /* Acer Aspire 5734Z must invert backlight brightness */
14151 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14152
14153 /* Acer/eMachines G725 */
14154 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14155
14156 /* Acer/eMachines e725 */
14157 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14158
14159 /* Acer/Packard Bell NCL20 */
14160 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14161
14162 /* Acer Aspire 4736Z */
14163 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014164
14165 /* Acer Aspire 5336 */
14166 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014167
14168 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14169 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014170
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014171 /* Acer C720 Chromebook (Core i3 4005U) */
14172 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14173
jens steinb2a96012014-10-28 20:25:53 +010014174 /* Apple Macbook 2,1 (Core 2 T7400) */
14175 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14176
Scot Doyled4967d82014-07-03 23:27:52 +000014177 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14178 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014179
14180 /* HP Chromebook 14 (Celeron 2955U) */
14181 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014182
14183 /* Dell Chromebook 11 */
14184 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070014185};
14186
14187static void intel_init_quirks(struct drm_device *dev)
14188{
14189 struct pci_dev *d = dev->pdev;
14190 int i;
14191
14192 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14193 struct intel_quirk *q = &intel_quirks[i];
14194
14195 if (d->device == q->device &&
14196 (d->subsystem_vendor == q->subsystem_vendor ||
14197 q->subsystem_vendor == PCI_ANY_ID) &&
14198 (d->subsystem_device == q->subsystem_device ||
14199 q->subsystem_device == PCI_ANY_ID))
14200 q->hook(dev);
14201 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014202 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14203 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14204 intel_dmi_quirks[i].hook(dev);
14205 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014206}
14207
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014208/* Disable the VGA plane that we never use */
14209static void i915_disable_vga(struct drm_device *dev)
14210{
14211 struct drm_i915_private *dev_priv = dev->dev_private;
14212 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020014213 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014214
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014215 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014216 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014217 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014218 sr1 = inb(VGA_SR_DATA);
14219 outb(sr1 | 1<<5, VGA_SR_DATA);
14220 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
14221 udelay(300);
14222
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014223 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014224 POSTING_READ(vga_reg);
14225}
14226
Daniel Vetterf8175862012-04-10 15:50:11 +020014227void intel_modeset_init_hw(struct drm_device *dev)
14228{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030014229 intel_prepare_ddi(dev);
14230
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +030014231 if (IS_VALLEYVIEW(dev))
14232 vlv_update_cdclk(dev);
14233
Daniel Vetterf8175862012-04-10 15:50:11 +020014234 intel_init_clock_gating(dev);
14235
Daniel Vetter8090c6b2012-06-24 16:42:32 +020014236 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014237}
14238
Jesse Barnes79e53942008-11-07 14:24:08 -080014239void intel_modeset_init(struct drm_device *dev)
14240{
Jesse Barnes652c3932009-08-17 13:31:43 -070014241 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000014242 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014243 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014244 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014245
14246 drm_mode_config_init(dev);
14247
14248 dev->mode_config.min_width = 0;
14249 dev->mode_config.min_height = 0;
14250
Dave Airlie019d96c2011-09-29 16:20:42 +010014251 dev->mode_config.preferred_depth = 24;
14252 dev->mode_config.prefer_shadow = 1;
14253
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014254 dev->mode_config.allow_fb_modifiers = true;
14255
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014256 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014257
Jesse Barnesb690e962010-07-19 13:53:12 -070014258 intel_init_quirks(dev);
14259
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030014260 intel_init_pm(dev);
14261
Ben Widawskye3c74752013-04-05 13:12:39 -070014262 if (INTEL_INFO(dev)->num_pipes == 0)
14263 return;
14264
Jesse Barnese70236a2009-09-21 10:42:27 -070014265 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014266 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070014267
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014268 if (IS_GEN2(dev)) {
14269 dev->mode_config.max_width = 2048;
14270 dev->mode_config.max_height = 2048;
14271 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070014272 dev->mode_config.max_width = 4096;
14273 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080014274 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014275 dev->mode_config.max_width = 8192;
14276 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080014277 }
Damien Lespiau068be562014-03-28 14:17:49 +000014278
Ville Syrjälädc41c152014-08-13 11:57:05 +030014279 if (IS_845G(dev) || IS_I865G(dev)) {
14280 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
14281 dev->mode_config.cursor_height = 1023;
14282 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000014283 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14284 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14285 } else {
14286 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14287 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14288 }
14289
Ben Widawsky5d4545a2013-01-17 12:45:15 -080014290 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080014291
Zhao Yakui28c97732009-10-09 11:39:41 +080014292 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014293 INTEL_INFO(dev)->num_pipes,
14294 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080014295
Damien Lespiau055e3932014-08-18 13:49:10 +010014296 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014297 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000014298 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000014299 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070014300 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030014301 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000014302 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070014303 }
Jesse Barnes79e53942008-11-07 14:24:08 -080014304 }
14305
Jesse Barnesf42bb702013-12-16 16:34:23 -080014306 intel_init_dpio(dev);
14307
Daniel Vettere72f9fb2013-06-05 13:34:06 +020014308 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010014309
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014310 /* Just disable it once at startup */
14311 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014312 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000014313
14314 /* Just in case the BIOS is doing something questionable. */
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020014315 intel_fbc_disable(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080014316
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014317 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080014318 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014319 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014320
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014321 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080014322 if (!crtc->active)
14323 continue;
14324
Jesse Barnes46f297f2014-03-07 08:57:48 -080014325 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080014326 * Note that reserving the BIOS fb up front prevents us
14327 * from stuffing other stolen allocations like the ring
14328 * on top. This prevents some ugliness at boot time, and
14329 * can even allow for smooth boot transitions if the BIOS
14330 * fb is large enough for the active pipe configuration.
14331 */
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014332 if (dev_priv->display.get_initial_plane_config) {
14333 dev_priv->display.get_initial_plane_config(crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -080014334 &crtc->plane_config);
14335 /*
14336 * If the fb is shared between multiple heads, we'll
14337 * just get the first one.
14338 */
Daniel Vetterf6936e22015-03-26 12:17:05 +010014339 intel_find_initial_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014340 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080014341 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010014342}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080014343
Daniel Vetter7fad7982012-07-04 17:51:47 +020014344static void intel_enable_pipe_a(struct drm_device *dev)
14345{
14346 struct intel_connector *connector;
14347 struct drm_connector *crt = NULL;
14348 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030014349 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020014350
14351 /* We can't just switch on the pipe A, we need to set things up with a
14352 * proper mode and output configuration. As a gross hack, enable pipe A
14353 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020014354 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020014355 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
14356 crt = &connector->base;
14357 break;
14358 }
14359 }
14360
14361 if (!crt)
14362 return;
14363
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030014364 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020014365 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020014366}
14367
Daniel Vetterfa555832012-10-10 23:14:00 +020014368static bool
14369intel_check_plane_mapping(struct intel_crtc *crtc)
14370{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014371 struct drm_device *dev = crtc->base.dev;
14372 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020014373 u32 reg, val;
14374
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014375 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020014376 return true;
14377
14378 reg = DSPCNTR(!crtc->plane);
14379 val = I915_READ(reg);
14380
14381 if ((val & DISPLAY_PLANE_ENABLE) &&
14382 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
14383 return false;
14384
14385 return true;
14386}
14387
Daniel Vetter24929352012-07-02 20:28:59 +020014388static void intel_sanitize_crtc(struct intel_crtc *crtc)
14389{
14390 struct drm_device *dev = crtc->base.dev;
14391 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020014392 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020014393
Daniel Vetter24929352012-07-02 20:28:59 +020014394 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020014395 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020014396 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
14397
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014398 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010014399 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030014400 if (crtc->active) {
14401 update_scanline_offset(crtc);
Daniel Vetter96256042015-02-13 21:03:42 +010014402 drm_crtc_vblank_on(&crtc->base);
14403 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014404
Daniel Vetter24929352012-07-02 20:28:59 +020014405 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020014406 * disable the crtc (and hence change the state) if it is wrong. Note
14407 * that gen4+ has a fixed plane -> pipe mapping. */
14408 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020014409 struct intel_connector *connector;
14410 bool plane;
14411
Daniel Vetter24929352012-07-02 20:28:59 +020014412 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
14413 crtc->base.base.id);
14414
14415 /* Pipe has the wrong plane attached and the plane is active.
14416 * Temporarily change the plane mapping and disable everything
14417 * ... */
14418 plane = crtc->plane;
14419 crtc->plane = !plane;
Daniel Vetter9c8958b2014-07-14 19:35:31 +020014420 crtc->primary_enabled = true;
Daniel Vetter24929352012-07-02 20:28:59 +020014421 dev_priv->display.crtc_disable(&crtc->base);
14422 crtc->plane = plane;
14423
14424 /* ... and break all links. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020014425 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020014426 if (connector->encoder->base.crtc != &crtc->base)
14427 continue;
14428
Egbert Eich7f1950f2014-04-25 10:56:22 +020014429 connector->base.dpms = DRM_MODE_DPMS_OFF;
14430 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020014431 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020014432 /* multiple connectors may have the same encoder:
14433 * handle them and break crtc link separately */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020014434 for_each_intel_connector(dev, connector)
Egbert Eich7f1950f2014-04-25 10:56:22 +020014435 if (connector->encoder->base.crtc == &crtc->base) {
14436 connector->encoder->base.crtc = NULL;
14437 connector->encoder->connectors_active = false;
14438 }
Daniel Vetter24929352012-07-02 20:28:59 +020014439
14440 WARN_ON(crtc->active);
Matt Roper83d65732015-02-25 13:12:16 -080014441 crtc->base.state->enable = false;
Daniel Vetter24929352012-07-02 20:28:59 +020014442 crtc->base.enabled = false;
14443 }
Daniel Vetter24929352012-07-02 20:28:59 +020014444
Daniel Vetter7fad7982012-07-04 17:51:47 +020014445 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
14446 crtc->pipe == PIPE_A && !crtc->active) {
14447 /* BIOS forgot to enable pipe A, this mostly happens after
14448 * resume. Force-enable the pipe to fix this, the update_dpms
14449 * call below we restore the pipe to the right state, but leave
14450 * the required bits on. */
14451 intel_enable_pipe_a(dev);
14452 }
14453
Daniel Vetter24929352012-07-02 20:28:59 +020014454 /* Adjust the state of the output pipe according to whether we
14455 * have active connectors/encoders. */
14456 intel_crtc_update_dpms(&crtc->base);
14457
Matt Roper83d65732015-02-25 13:12:16 -080014458 if (crtc->active != crtc->base.state->enable) {
Daniel Vetter24929352012-07-02 20:28:59 +020014459 struct intel_encoder *encoder;
14460
14461 /* This can happen either due to bugs in the get_hw_state
14462 * functions or because the pipe is force-enabled due to the
14463 * pipe A quirk. */
14464 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
14465 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080014466 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020014467 crtc->active ? "enabled" : "disabled");
14468
Matt Roper83d65732015-02-25 13:12:16 -080014469 crtc->base.state->enable = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020014470 crtc->base.enabled = crtc->active;
14471
14472 /* Because we only establish the connector -> encoder ->
14473 * crtc links if something is active, this means the
14474 * crtc is now deactivated. Break the links. connector
14475 * -> encoder links are only establish when things are
14476 * actually up, hence no need to break them. */
14477 WARN_ON(crtc->active);
14478
14479 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
14480 WARN_ON(encoder->connectors_active);
14481 encoder->base.crtc = NULL;
14482 }
14483 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020014484
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030014485 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010014486 /*
14487 * We start out with underrun reporting disabled to avoid races.
14488 * For correct bookkeeping mark this on active crtcs.
14489 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020014490 * Also on gmch platforms we dont have any hardware bits to
14491 * disable the underrun reporting. Which means we need to start
14492 * out with underrun reporting disabled also on inactive pipes,
14493 * since otherwise we'll complain about the garbage we read when
14494 * e.g. coming up after runtime pm.
14495 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010014496 * No protection against concurrent access is required - at
14497 * worst a fifo underrun happens which also sets this to false.
14498 */
14499 crtc->cpu_fifo_underrun_disabled = true;
14500 crtc->pch_fifo_underrun_disabled = true;
14501 }
Daniel Vetter24929352012-07-02 20:28:59 +020014502}
14503
14504static void intel_sanitize_encoder(struct intel_encoder *encoder)
14505{
14506 struct intel_connector *connector;
14507 struct drm_device *dev = encoder->base.dev;
14508
14509 /* We need to check both for a crtc link (meaning that the
14510 * encoder is active and trying to read from a pipe) and the
14511 * pipe itself being active. */
14512 bool has_active_crtc = encoder->base.crtc &&
14513 to_intel_crtc(encoder->base.crtc)->active;
14514
14515 if (encoder->connectors_active && !has_active_crtc) {
14516 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
14517 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030014518 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020014519
14520 /* Connector is active, but has no active pipe. This is
14521 * fallout from our resume register restoring. Disable
14522 * the encoder manually again. */
14523 if (encoder->base.crtc) {
14524 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
14525 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030014526 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020014527 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030014528 if (encoder->post_disable)
14529 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020014530 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020014531 encoder->base.crtc = NULL;
14532 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020014533
14534 /* Inconsistent output/port/pipe state happens presumably due to
14535 * a bug in one of the get_hw_state functions. Or someplace else
14536 * in our code, like the register restore mess on resume. Clamp
14537 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020014538 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020014539 if (connector->encoder != encoder)
14540 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020014541 connector->base.dpms = DRM_MODE_DPMS_OFF;
14542 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020014543 }
14544 }
14545 /* Enabled encoders without active connectors will be fixed in
14546 * the crtc fixup. */
14547}
14548
Imre Deak04098752014-02-18 00:02:16 +020014549void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010014550{
14551 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020014552 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010014553
Imre Deak04098752014-02-18 00:02:16 +020014554 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
14555 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
14556 i915_disable_vga(dev);
14557 }
14558}
14559
14560void i915_redisable_vga(struct drm_device *dev)
14561{
14562 struct drm_i915_private *dev_priv = dev->dev_private;
14563
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030014564 /* This function can be called both from intel_modeset_setup_hw_state or
14565 * at a very early point in our resume sequence, where the power well
14566 * structures are not yet restored. Since this function is at a very
14567 * paranoid "someone might have enabled VGA while we were not looking"
14568 * level, just check if the power well is enabled instead of trying to
14569 * follow the "don't touch the power well if we don't need it" policy
14570 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020014571 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030014572 return;
14573
Imre Deak04098752014-02-18 00:02:16 +020014574 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010014575}
14576
Ville Syrjälä98ec7732014-04-30 17:43:01 +030014577static bool primary_get_hw_state(struct intel_crtc *crtc)
14578{
14579 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
14580
14581 if (!crtc->active)
14582 return false;
14583
14584 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
14585}
14586
Daniel Vetter30e984d2013-06-05 13:34:17 +020014587static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020014588{
14589 struct drm_i915_private *dev_priv = dev->dev_private;
14590 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020014591 struct intel_crtc *crtc;
14592 struct intel_encoder *encoder;
14593 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020014594 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020014595
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014596 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020014597 memset(crtc->config, 0, sizeof(*crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020014598
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020014599 crtc->config->quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
Daniel Vetter99535992014-04-13 12:00:33 +020014600
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014601 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020014602 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020014603
Matt Roper83d65732015-02-25 13:12:16 -080014604 crtc->base.state->enable = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020014605 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030014606 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020014607
14608 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
14609 crtc->base.base.id,
14610 crtc->active ? "enabled" : "disabled");
14611 }
14612
Daniel Vetter53589012013-06-05 13:34:16 +020014613 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
14614 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
14615
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020014616 pll->on = pll->get_hw_state(dev_priv, pll,
14617 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020014618 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020014619 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014620 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020014621 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020014622 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020014623 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020014624 }
Daniel Vetter53589012013-06-05 13:34:16 +020014625 }
Daniel Vetter53589012013-06-05 13:34:16 +020014626
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020014627 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020014628 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030014629
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020014630 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030014631 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020014632 }
14633
Damien Lespiaub2784e12014-08-05 11:29:37 +010014634 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020014635 pipe = 0;
14636
14637 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070014638 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
14639 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020014640 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020014641 } else {
14642 encoder->base.crtc = NULL;
14643 }
14644
14645 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010014646 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020014647 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030014648 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020014649 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010014650 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020014651 }
14652
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020014653 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020014654 if (connector->get_hw_state(connector)) {
14655 connector->base.dpms = DRM_MODE_DPMS_ON;
14656 connector->encoder->connectors_active = true;
14657 connector->base.encoder = &connector->encoder->base;
14658 } else {
14659 connector->base.dpms = DRM_MODE_DPMS_OFF;
14660 connector->base.encoder = NULL;
14661 }
14662 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
14663 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030014664 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020014665 connector->base.encoder ? "enabled" : "disabled");
14666 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020014667}
14668
14669/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
14670 * and i915 state tracking structures. */
14671void intel_modeset_setup_hw_state(struct drm_device *dev,
14672 bool force_restore)
14673{
14674 struct drm_i915_private *dev_priv = dev->dev_private;
14675 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020014676 struct intel_crtc *crtc;
14677 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020014678 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020014679
14680 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020014681
Jesse Barnesbabea612013-06-26 18:57:38 +030014682 /*
14683 * Now that we have the config, copy it to each CRTC struct
14684 * Note that this could go away if we move to using crtc_config
14685 * checking everywhere.
14686 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014687 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020014688 if (crtc->active && i915.fastboot) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020014689 intel_mode_from_pipe_config(&crtc->base.mode,
14690 crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030014691 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
14692 crtc->base.base.id);
14693 drm_mode_debug_printmodeline(&crtc->base.mode);
14694 }
14695 }
14696
Daniel Vetter24929352012-07-02 20:28:59 +020014697 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010014698 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020014699 intel_sanitize_encoder(encoder);
14700 }
14701
Damien Lespiau055e3932014-08-18 13:49:10 +010014702 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020014703 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
14704 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020014705 intel_dump_pipe_config(crtc, crtc->config,
14706 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020014707 }
Daniel Vetter9a935852012-07-05 22:34:27 +020014708
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020014709 intel_modeset_update_connector_atomic_state(dev);
14710
Daniel Vetter35c95372013-07-17 06:55:04 +020014711 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
14712 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
14713
14714 if (!pll->on || pll->active)
14715 continue;
14716
14717 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
14718
14719 pll->disable(dev_priv, pll);
14720 pll->on = false;
14721 }
14722
Pradeep Bhat30789992014-11-04 17:06:45 +000014723 if (IS_GEN9(dev))
14724 skl_wm_get_hw_state(dev);
14725 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030014726 ilk_wm_get_hw_state(dev);
14727
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010014728 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030014729 i915_redisable_vga(dev);
14730
Daniel Vetterf30da182013-04-11 20:22:50 +020014731 /*
14732 * We need to use raw interfaces for restoring state to avoid
14733 * checking (bogus) intermediate states.
14734 */
Damien Lespiau055e3932014-08-18 13:49:10 +010014735 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070014736 struct drm_crtc *crtc =
14737 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020014738
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014739 intel_crtc_restore_mode(crtc);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010014740 }
14741 } else {
14742 intel_modeset_update_staged_output_state(dev);
14743 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020014744
14745 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010014746}
14747
14748void intel_modeset_gem_init(struct drm_device *dev)
14749{
Jesse Barnes92122782014-10-09 12:57:42 -070014750 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -080014751 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070014752 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080014753
Imre Deakae484342014-03-31 15:10:44 +030014754 mutex_lock(&dev->struct_mutex);
14755 intel_init_gt_powersave(dev);
14756 mutex_unlock(&dev->struct_mutex);
14757
Jesse Barnes92122782014-10-09 12:57:42 -070014758 /*
14759 * There may be no VBT; and if the BIOS enabled SSC we can
14760 * just keep using it to avoid unnecessary flicker. Whereas if the
14761 * BIOS isn't using it, don't assume it will work even if the VBT
14762 * indicates as much.
14763 */
14764 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
14765 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14766 DREF_SSC1_ENABLE);
14767
Chris Wilson1833b132012-05-09 11:56:28 +010014768 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020014769
14770 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080014771
14772 /*
14773 * Make sure any fbs we allocated at startup are properly
14774 * pinned & fenced. When we do the allocation it's too early
14775 * for this.
14776 */
14777 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010014778 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070014779 obj = intel_fb_obj(c->primary->fb);
14780 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080014781 continue;
14782
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +000014783 if (intel_pin_and_fence_fb_obj(c->primary,
14784 c->primary->fb,
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000014785 c->primary->state,
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +000014786 NULL)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080014787 DRM_ERROR("failed to pin boot fb on pipe %d\n",
14788 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100014789 drm_framebuffer_unreference(c->primary->fb);
14790 c->primary->fb = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080014791 update_state_fb(c->primary);
Jesse Barnes484b41d2014-03-07 08:57:55 -080014792 }
14793 }
14794 mutex_unlock(&dev->struct_mutex);
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020014795
14796 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014797}
14798
Imre Deak4932e2c2014-02-11 17:12:48 +020014799void intel_connector_unregister(struct intel_connector *intel_connector)
14800{
14801 struct drm_connector *connector = &intel_connector->base;
14802
14803 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010014804 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020014805}
14806
Jesse Barnes79e53942008-11-07 14:24:08 -080014807void intel_modeset_cleanup(struct drm_device *dev)
14808{
Jesse Barnes652c3932009-08-17 13:31:43 -070014809 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030014810 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070014811
Imre Deak2eb52522014-11-19 15:30:05 +020014812 intel_disable_gt_powersave(dev);
14813
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020014814 intel_backlight_unregister(dev);
14815
Daniel Vetterfd0c0642013-04-24 11:13:35 +020014816 /*
14817 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020014818 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020014819 * experience fancy races otherwise.
14820 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020014821 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070014822
Daniel Vetterfd0c0642013-04-24 11:13:35 +020014823 /*
14824 * Due to the hpd irq storm handling the hotplug work can re-arm the
14825 * poll handlers. Hence disable polling after hpd handling is shut down.
14826 */
Keith Packardf87ea762010-10-03 19:36:26 -070014827 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020014828
Jesse Barnes652c3932009-08-17 13:31:43 -070014829 mutex_lock(&dev->struct_mutex);
14830
Jesse Barnes723bfd72010-10-07 16:01:13 -070014831 intel_unregister_dsm_handler();
14832
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020014833 intel_fbc_disable(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070014834
Kristian Høgsberg69341a52009-11-11 12:19:17 -050014835 mutex_unlock(&dev->struct_mutex);
14836
Chris Wilson1630fe72011-07-08 12:22:42 +010014837 /* flush any delayed tasks or pending work */
14838 flush_scheduled_work();
14839
Jani Nikuladb31af1d2013-11-08 16:48:53 +020014840 /* destroy the backlight and sysfs files before encoders/connectors */
14841 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020014842 struct intel_connector *intel_connector;
14843
14844 intel_connector = to_intel_connector(connector);
14845 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020014846 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030014847
Jesse Barnes79e53942008-11-07 14:24:08 -080014848 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010014849
14850 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030014851
14852 mutex_lock(&dev->struct_mutex);
14853 intel_cleanup_gt_powersave(dev);
14854 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014855}
14856
Dave Airlie28d52042009-09-21 14:33:58 +100014857/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080014858 * Return which encoder is currently attached for connector.
14859 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010014860struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080014861{
Chris Wilsondf0e9242010-09-09 16:20:55 +010014862 return &intel_attached_encoder(connector)->base;
14863}
Jesse Barnes79e53942008-11-07 14:24:08 -080014864
Chris Wilsondf0e9242010-09-09 16:20:55 +010014865void intel_connector_attach_encoder(struct intel_connector *connector,
14866 struct intel_encoder *encoder)
14867{
14868 connector->encoder = encoder;
14869 drm_mode_connector_attach_encoder(&connector->base,
14870 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080014871}
Dave Airlie28d52042009-09-21 14:33:58 +100014872
14873/*
14874 * set vga decode state - true == enable VGA decode
14875 */
14876int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
14877{
14878 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000014879 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100014880 u16 gmch_ctrl;
14881
Chris Wilson75fa0412014-02-07 18:37:02 -020014882 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
14883 DRM_ERROR("failed to read control word\n");
14884 return -EIO;
14885 }
14886
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020014887 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
14888 return 0;
14889
Dave Airlie28d52042009-09-21 14:33:58 +100014890 if (state)
14891 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
14892 else
14893 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020014894
14895 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
14896 DRM_ERROR("failed to write control word\n");
14897 return -EIO;
14898 }
14899
Dave Airlie28d52042009-09-21 14:33:58 +100014900 return 0;
14901}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014902
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014903struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030014904
14905 u32 power_well_driver;
14906
Chris Wilson63b66e52013-08-08 15:12:06 +020014907 int num_transcoders;
14908
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014909 struct intel_cursor_error_state {
14910 u32 control;
14911 u32 position;
14912 u32 base;
14913 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010014914 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014915
14916 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020014917 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014918 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030014919 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010014920 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014921
14922 struct intel_plane_error_state {
14923 u32 control;
14924 u32 stride;
14925 u32 size;
14926 u32 pos;
14927 u32 addr;
14928 u32 surface;
14929 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010014930 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020014931
14932 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020014933 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020014934 enum transcoder cpu_transcoder;
14935
14936 u32 conf;
14937
14938 u32 htotal;
14939 u32 hblank;
14940 u32 hsync;
14941 u32 vtotal;
14942 u32 vblank;
14943 u32 vsync;
14944 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014945};
14946
14947struct intel_display_error_state *
14948intel_display_capture_error_state(struct drm_device *dev)
14949{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014950 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014951 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020014952 int transcoders[] = {
14953 TRANSCODER_A,
14954 TRANSCODER_B,
14955 TRANSCODER_C,
14956 TRANSCODER_EDP,
14957 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014958 int i;
14959
Chris Wilson63b66e52013-08-08 15:12:06 +020014960 if (INTEL_INFO(dev)->num_pipes == 0)
14961 return NULL;
14962
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020014963 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014964 if (error == NULL)
14965 return NULL;
14966
Imre Deak190be112013-11-25 17:15:31 +020014967 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030014968 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
14969
Damien Lespiau055e3932014-08-18 13:49:10 +010014970 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020014971 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020014972 __intel_display_power_is_enabled(dev_priv,
14973 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020014974 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020014975 continue;
14976
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030014977 error->cursor[i].control = I915_READ(CURCNTR(i));
14978 error->cursor[i].position = I915_READ(CURPOS(i));
14979 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014980
14981 error->plane[i].control = I915_READ(DSPCNTR(i));
14982 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030014983 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030014984 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030014985 error->plane[i].pos = I915_READ(DSPPOS(i));
14986 }
Paulo Zanonica291362013-03-06 20:03:14 -030014987 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
14988 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014989 if (INTEL_INFO(dev)->gen >= 4) {
14990 error->plane[i].surface = I915_READ(DSPSURF(i));
14991 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
14992 }
14993
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014994 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030014995
Sonika Jindal3abfce72014-07-21 15:23:43 +053014996 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030014997 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020014998 }
14999
15000 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15001 if (HAS_DDI(dev_priv->dev))
15002 error->num_transcoders++; /* Account for eDP. */
15003
15004 for (i = 0; i < error->num_transcoders; i++) {
15005 enum transcoder cpu_transcoder = transcoders[i];
15006
Imre Deakddf9c532013-11-27 22:02:02 +020015007 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015008 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015009 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015010 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015011 continue;
15012
Chris Wilson63b66e52013-08-08 15:12:06 +020015013 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15014
15015 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15016 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15017 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15018 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15019 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15020 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15021 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015022 }
15023
15024 return error;
15025}
15026
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015027#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15028
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015029void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015030intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015031 struct drm_device *dev,
15032 struct intel_display_error_state *error)
15033{
Damien Lespiau055e3932014-08-18 13:49:10 +010015034 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015035 int i;
15036
Chris Wilson63b66e52013-08-08 15:12:06 +020015037 if (!error)
15038 return;
15039
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015040 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020015041 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015042 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015043 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015044 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015045 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015046 err_printf(m, " Power: %s\n",
15047 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015048 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030015049 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015050
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015051 err_printf(m, "Plane [%d]:\n", i);
15052 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15053 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015054 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015055 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15056 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015057 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030015058 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015059 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015060 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015061 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15062 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015063 }
15064
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015065 err_printf(m, "Cursor [%d]:\n", i);
15066 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15067 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15068 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015069 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015070
15071 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010015072 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015073 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015074 err_printf(m, " Power: %s\n",
15075 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020015076 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15077 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15078 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15079 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15080 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15081 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15082 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15083 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015084}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015085
15086void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15087{
15088 struct intel_crtc *crtc;
15089
15090 for_each_intel_crtc(dev, crtc) {
15091 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015092
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015093 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015094
15095 work = crtc->unpin_work;
15096
15097 if (work && work->event &&
15098 work->event->base.file_priv == file) {
15099 kfree(work->event);
15100 work->event = NULL;
15101 }
15102
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015103 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015104 }
15105}