blob: 1ce25ae685b3535bfd3f6529818412bf854411e8 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
33 // The GPR register class that can hold the write mask. Use GR8 for fewer
34 // than 8 elements. Use shift-right and equal to work around the lack of
35 // !lt in tablegen.
36 RegisterClass MRC =
37 !cast<RegisterClass>("GR" #
38 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
39
40 // Suffix used in the instruction mnemonic.
41 string Suffix = suffix;
42
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000043 // VTName is a string name for vector VT. For vector types it will be
44 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
45 // It is a little bit complex for scalar types, where NumElts = 1.
46 // In this case we build v4f32 or v2f64
47 string VTName = "v" # !if (!eq (NumElts, 1),
48 !if (!eq (EltVT.Size, 32), 4,
49 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000050
Adam Nemet5ed17da2014-08-21 19:50:07 +000051 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000053
54 string EltTypeName = !cast<string>(EltVT);
55 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
57 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000058
59 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000061
62 // Size of RC in bits, e.g. 512 for VR512.
63 int Size = VT.Size;
64
65 // The corresponding memory operand, e.g. i512mem for VR512.
66 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000067 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
68
69 // Load patterns
70 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
71 // due to load promotion during legalization
72 PatFrag LdFrag = !cast<PatFrag>("load" #
73 !if (!eq (TypeVariantName, "i"),
74 !if (!eq (Size, 128), "v2i64",
75 !if (!eq (Size, 256), "v4i64",
76 VTName)), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000077
78 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
79 !if (!eq (TypeVariantName, "i"),
80 !if (!eq (Size, 128), "v2i64",
81 !if (!eq (Size, 256), "v4i64",
82 !if (!eq (Size, 512),
83 !if (!eq (EltSize, 64), "v8i64", "v16i32"),
84 VTName))), VTName));
85
Robert Khasanov2ea081d2014-08-25 14:49:34 +000086 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000087
88 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000089 // Note: For EltSize < 32, FloatVT is illegal and TableGen
90 // fails to compile, so we choose FloatVT = VT
91 ValueType FloatVT = !cast<ValueType>(
92 !if (!eq (!srl(EltSize,5),0),
93 VTName,
94 !if (!eq(TypeVariantName, "i"),
95 "v" # NumElts # "f" # EltSize,
96 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +000097
98 // The string to specify embedded broadcast in assembly.
99 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000100
Adam Nemet449b3f02014-10-15 23:42:09 +0000101 // 8-bit compressed displacement tuple/subvector format. This is only
102 // defined for NumElts <= 8.
103 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
104 !cast<CD8VForm>("CD8VT" # NumElts), ?);
105
Adam Nemet55536c62014-09-25 23:48:45 +0000106 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
107 !if (!eq (Size, 256), sub_ymm, ?));
108
109 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
110 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
111 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000112
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000113 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
114
Adam Nemet09377232014-10-08 23:25:31 +0000115 // A vector type of the same width with element type i32. This is used to
116 // create the canonical constant zero node ImmAllZerosV.
117 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
118 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000119
120 string ZSuffix = !if (!eq (Size, 128), "Z128",
121 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000122}
123
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000124def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
125def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000126def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
127def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000128def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
129def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000130
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000131// "x" in v32i8x_info means RC = VR256X
132def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
133def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
134def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
135def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000136def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
137def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000138
139def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
140def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
141def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
142def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000143def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
144def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000145
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000146// We map scalar types to the smallest (128-bit) vector type
147// with the appropriate element type. This allows to use the same masking logic.
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000148def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
149def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
150
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000151class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
152 X86VectorVTInfo i128> {
153 X86VectorVTInfo info512 = i512;
154 X86VectorVTInfo info256 = i256;
155 X86VectorVTInfo info128 = i128;
156}
157
158def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
159 v16i8x_info>;
160def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
161 v8i16x_info>;
162def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
163 v4i32x_info>;
164def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
165 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000166def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
167 v4f32x_info>;
168def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
169 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000170
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000171// This multiclass generates the masking variants from the non-masking
172// variant. It only provides the assembly pieces for the masking variants.
173// It assumes custom ISel patterns for masking which can be provided as
174// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000175multiclass AVX512_maskable_custom<bits<8> O, Format F,
176 dag Outs,
177 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
178 string OpcodeStr,
179 string AttSrcAsm, string IntelSrcAsm,
180 list<dag> Pattern,
181 list<dag> MaskingPattern,
182 list<dag> ZeroMaskingPattern,
183 string MaskingConstraint = "",
184 InstrItinClass itin = NoItinerary,
185 bit IsCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000186 let isCommutable = IsCommutable in
187 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000188 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
189 "$dst , "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000190 Pattern, itin>;
191
192 // Prefer over VMOV*rrk Pat<>
193 let AddedComplexity = 20 in
194 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000195 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
196 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000197 MaskingPattern, itin>,
198 EVEX_K {
199 // In case of the 3src subclass this is overridden with a let.
200 string Constraints = MaskingConstraint;
201 }
202 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
203 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000204 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
205 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000206 ZeroMaskingPattern,
207 itin>,
208 EVEX_KZ;
209}
210
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000211
Adam Nemet34801422014-10-08 23:25:39 +0000212// Common base class of AVX512_maskable and AVX512_maskable_3src.
213multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
214 dag Outs,
215 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
216 string OpcodeStr,
217 string AttSrcAsm, string IntelSrcAsm,
218 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000219 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000220 string MaskingConstraint = "",
221 InstrItinClass itin = NoItinerary,
222 bit IsCommutable = 0> :
223 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
224 AttSrcAsm, IntelSrcAsm,
225 [(set _.RC:$dst, RHS)],
226 [(set _.RC:$dst, MaskingRHS)],
227 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000228 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000229 MaskingConstraint, NoItinerary, IsCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000230
Adam Nemet2e91ee52014-08-14 17:13:19 +0000231// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000232// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000233// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000234multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
235 dag Outs, dag Ins, string OpcodeStr,
236 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000237 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000238 InstrItinClass itin = NoItinerary,
Adam Nemet34801422014-10-08 23:25:39 +0000239 bit IsCommutable = 0> :
240 AVX512_maskable_common<O, F, _, Outs, Ins,
241 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
242 !con((ins _.KRCWM:$mask), Ins),
243 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000244 (vselect _.KRCWM:$mask, RHS, _.RC:$src0), vselect,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000245 "$src0 = $dst", itin, IsCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000246
247// This multiclass generates the unconditional/non-masking, the masking and
248// the zero-masking variant of the scalar instruction.
249multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
250 dag Outs, dag Ins, string OpcodeStr,
251 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000252 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000253 InstrItinClass itin = NoItinerary,
254 bit IsCommutable = 0> :
255 AVX512_maskable_common<O, F, _, Outs, Ins,
256 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
257 !con((ins _.KRCWM:$mask), Ins),
258 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
259 (X86select _.KRCWM:$mask, RHS, _.RC:$src0), X86select,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000260 "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000261
Adam Nemet34801422014-10-08 23:25:39 +0000262// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000263// ($src1) is already tied to $dst so we just use that for the preserved
264// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
265// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000266multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
267 dag Outs, dag NonTiedIns, string OpcodeStr,
268 string AttSrcAsm, string IntelSrcAsm,
269 dag RHS> :
270 AVX512_maskable_common<O, F, _, Outs,
271 !con((ins _.RC:$src1), NonTiedIns),
272 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
273 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
274 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
275 (vselect _.KRCWM:$mask, RHS, _.RC:$src1)>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000276
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000277
Adam Nemet34801422014-10-08 23:25:39 +0000278multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
279 dag Outs, dag Ins,
280 string OpcodeStr,
281 string AttSrcAsm, string IntelSrcAsm,
282 list<dag> Pattern> :
283 AVX512_maskable_custom<O, F, Outs, Ins,
284 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
285 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000286 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000287 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000288
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000289
290// Instruction with mask that puts result in mask register,
291// like "compare" and "vptest"
292multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
293 dag Outs,
294 dag Ins, dag MaskingIns,
295 string OpcodeStr,
296 string AttSrcAsm, string IntelSrcAsm,
297 list<dag> Pattern,
298 list<dag> MaskingPattern,
299 string Round = "",
300 InstrItinClass itin = NoItinerary> {
301 def NAME: AVX512<O, F, Outs, Ins,
302 OpcodeStr#"\t{"#AttSrcAsm#", $dst "#Round#"|"#
303 "$dst "#Round#", "#IntelSrcAsm#"}",
304 Pattern, itin>;
305
306 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000307 OpcodeStr#"\t{"#Round#AttSrcAsm#", $dst {${mask}}|"#
308 "$dst {${mask}}, "#IntelSrcAsm#Round#"}",
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000309 MaskingPattern, itin>, EVEX_K;
310}
311
312multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
313 dag Outs,
314 dag Ins, dag MaskingIns,
315 string OpcodeStr,
316 string AttSrcAsm, string IntelSrcAsm,
317 dag RHS, dag MaskingRHS,
318 string Round = "",
319 InstrItinClass itin = NoItinerary> :
320 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
321 AttSrcAsm, IntelSrcAsm,
322 [(set _.KRC:$dst, RHS)],
323 [(set _.KRC:$dst, MaskingRHS)],
324 Round, NoItinerary>;
325
326multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
327 dag Outs, dag Ins, string OpcodeStr,
328 string AttSrcAsm, string IntelSrcAsm,
329 dag RHS, string Round = "",
330 InstrItinClass itin = NoItinerary> :
331 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
332 !con((ins _.KRCWM:$mask), Ins),
333 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
334 (and _.KRCWM:$mask, RHS),
335 Round, itin>;
336
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000337multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
338 dag Outs, dag Ins, string OpcodeStr,
339 string AttSrcAsm, string IntelSrcAsm> :
340 AVX512_maskable_custom_cmp<O, F, Outs,
341 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
342 AttSrcAsm, IntelSrcAsm,
343 [],[],"", NoItinerary>;
344
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000345// Bitcasts between 512-bit vector types. Return the original type since
346// no instruction is needed for the conversion
347let Predicates = [HasAVX512] in {
Robert Khasanovbfa01312014-07-21 14:54:21 +0000348 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000349 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000350 def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
351 def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
352 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000353 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000354 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
355 def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
356 def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000357 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000358 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000359 def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
360 def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000361 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000362 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
363 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovsky40a77142014-08-11 09:59:08 +0000364 def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000365 def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
366 def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000367 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000368 def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
369 def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
370 def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
371 def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
372 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
373 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
374 def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
375 def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
376 def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
377 def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
378 def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000379
380 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
381 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
382 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
383 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
384 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
385 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
386 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
387 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
388 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
389 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
390 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
391 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
392 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
393 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
394 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
395 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
396 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
397 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
398 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
399 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
400 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
401 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
402 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
403 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
404 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
405 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
406 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
407 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
408 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
409 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
410
411// Bitcasts between 256-bit vector types. Return the original type since
412// no instruction is needed for the conversion
413 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
414 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
415 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
416 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
417 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
418 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
419 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
420 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
421 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
422 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
423 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
424 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
425 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
426 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
427 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
428 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
429 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
430 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
431 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
432 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
433 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
434 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
435 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
436 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
437 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
438 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
439 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
440 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
441 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
442 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
443}
444
445//
446// AVX-512: VPXOR instruction writes zero to its upper part, it's safe build zeros.
447//
448
449let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
450 isPseudo = 1, Predicates = [HasAVX512] in {
451def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
452 [(set VR512:$dst, (v16f32 immAllZerosV))]>;
453}
454
Craig Topperfb1746b2014-01-30 06:03:19 +0000455let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000456def : Pat<(v8i64 immAllZerosV), (AVX512_512_SET0)>;
457def : Pat<(v16i32 immAllZerosV), (AVX512_512_SET0)>;
458def : Pat<(v8f64 immAllZerosV), (AVX512_512_SET0)>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000459}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000460
461//===----------------------------------------------------------------------===//
462// AVX-512 - VECTOR INSERT
463//
Adam Nemet4e2ef472014-10-02 23:18:28 +0000464
Adam Nemet4285c1f2014-10-15 23:42:17 +0000465multiclass vinsert_for_size_no_alt<int Opcode,
466 X86VectorVTInfo From, X86VectorVTInfo To,
467 PatFrag vinsert_insert,
468 SDNodeXForm INSERT_get_vinsert_imm> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000469 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
470 def rr : AVX512AIi8<Opcode, MRMSrcReg, (outs VR512:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000471 (ins VR512:$src1, From.RC:$src2, u8imm:$src3),
Adam Nemet449b3f02014-10-15 23:42:09 +0000472 "vinsert" # From.EltTypeName # "x" # From.NumElts #
473 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet4e2ef472014-10-02 23:18:28 +0000474 "$dst, $src1, $src2, $src3}",
Adam Nemet4dca3ce2014-10-02 23:18:30 +0000475 [(set To.RC:$dst, (vinsert_insert:$src3 (To.VT VR512:$src1),
476 (From.VT From.RC:$src2),
477 (iPTR imm)))]>,
478 EVEX_4V, EVEX_V512;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000479
480 let mayLoad = 1 in
481 def rm : AVX512AIi8<Opcode, MRMSrcMem, (outs VR512:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000482 (ins VR512:$src1, From.MemOp:$src2, u8imm:$src3),
Adam Nemet449b3f02014-10-15 23:42:09 +0000483 "vinsert" # From.EltTypeName # "x" # From.NumElts #
484 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet4e2ef472014-10-02 23:18:28 +0000485 "$dst, $src1, $src2, $src3}",
Adam Nemet449b3f02014-10-15 23:42:09 +0000486 []>,
487 EVEX_4V, EVEX_V512, EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000488 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000489}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000490
Adam Nemet4285c1f2014-10-15 23:42:17 +0000491multiclass vinsert_for_size<int Opcode,
492 X86VectorVTInfo From, X86VectorVTInfo To,
493 X86VectorVTInfo AltFrom, X86VectorVTInfo AltTo,
494 PatFrag vinsert_insert,
495 SDNodeXForm INSERT_get_vinsert_imm> :
496 vinsert_for_size_no_alt<Opcode, From, To,
497 vinsert_insert, INSERT_get_vinsert_imm> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000498 // Codegen pattern with the alternative types, e.g. v2i64 -> v8i64 for
Adam Nemet4285c1f2014-10-15 23:42:17 +0000499 // vinserti32x4. Only add this if 64x2 and friends are not supported
500 // natively via AVX512DQ.
501 let Predicates = [NoDQI] in
502 def : Pat<(vinsert_insert:$ins
503 (AltTo.VT VR512:$src1), (AltFrom.VT From.RC:$src2), (iPTR imm)),
504 (AltTo.VT (!cast<Instruction>(NAME # From.EltSize # "x4rr")
505 VR512:$src1, From.RC:$src2,
506 (INSERT_get_vinsert_imm VR512:$ins)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000507}
508
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000509multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
510 ValueType EltVT64, int Opcode256> {
511 defm NAME # "32x4" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000512 X86VectorVTInfo< 4, EltVT32, VR128X>,
513 X86VectorVTInfo<16, EltVT32, VR512>,
514 X86VectorVTInfo< 2, EltVT64, VR128X>,
515 X86VectorVTInfo< 8, EltVT64, VR512>,
516 vinsert128_insert,
517 INSERT_get_vinsert128_imm>;
Adam Nemet4285c1f2014-10-15 23:42:17 +0000518 let Predicates = [HasDQI] in
519 defm NAME # "64x2" : vinsert_for_size_no_alt<Opcode128,
520 X86VectorVTInfo< 2, EltVT64, VR128X>,
521 X86VectorVTInfo< 8, EltVT64, VR512>,
522 vinsert128_insert,
523 INSERT_get_vinsert128_imm>, VEX_W;
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000524 defm NAME # "64x4" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000525 X86VectorVTInfo< 4, EltVT64, VR256X>,
526 X86VectorVTInfo< 8, EltVT64, VR512>,
527 X86VectorVTInfo< 8, EltVT32, VR256>,
528 X86VectorVTInfo<16, EltVT32, VR512>,
529 vinsert256_insert,
530 INSERT_get_vinsert256_imm>, VEX_W;
Adam Nemet4285c1f2014-10-15 23:42:17 +0000531 let Predicates = [HasDQI] in
532 defm NAME # "32x8" : vinsert_for_size_no_alt<Opcode256,
533 X86VectorVTInfo< 8, EltVT32, VR256X>,
534 X86VectorVTInfo<16, EltVT32, VR512>,
535 vinsert256_insert,
536 INSERT_get_vinsert256_imm>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000537}
538
Adam Nemet4e2ef472014-10-02 23:18:28 +0000539defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
540defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000541
542// vinsertps - insert f32 to XMM
543def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000544 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000545 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000546 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000547 EVEX_4V;
548def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000549 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000550 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000551 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000552 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
553 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
554
555//===----------------------------------------------------------------------===//
556// AVX-512 VECTOR EXTRACT
557//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000558
Adam Nemet55536c62014-09-25 23:48:45 +0000559multiclass vextract_for_size<int Opcode,
560 X86VectorVTInfo From, X86VectorVTInfo To,
561 X86VectorVTInfo AltFrom, X86VectorVTInfo AltTo,
562 PatFrag vextract_extract,
563 SDNodeXForm EXTRACT_get_vextract_imm> {
564 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +0000565 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000566 (ins VR512:$src1, u8imm:$idx),
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000567 "vextract" # To.EltTypeName # "x4",
568 "$idx, $src1", "$src1, $idx",
569 [(set To.RC:$dst, (vextract_extract:$idx (From.VT VR512:$src1),
570 (iPTR imm)))]>,
571 AVX512AIi8Base, EVEX, EVEX_V512;
Adam Nemet55536c62014-09-25 23:48:45 +0000572 let mayStore = 1 in
573 def rm : AVX512AIi8<Opcode, MRMDestMem, (outs),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000574 (ins To.MemOp:$dst, VR512:$src1, u8imm:$src2),
Adam Nemet55536c62014-09-25 23:48:45 +0000575 "vextract" # To.EltTypeName # "x4\t{$src2, $src1, $dst|"
576 "$dst, $src1, $src2}",
577 []>, EVEX, EVEX_V512, EVEX_CD8<To.EltSize, CD8VT4>;
578 }
579
Adam Nemet55536c62014-09-25 23:48:45 +0000580 // Codegen pattern with the alternative types, e.g. v8i64 -> v2i64 for
581 // vextracti32x4
582 def : Pat<(vextract_extract:$ext (AltFrom.VT VR512:$src1), (iPTR imm)),
583 (AltTo.VT (!cast<Instruction>(NAME # To.EltSize # "x4rr")
584 VR512:$src1,
585 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
586
587 // A 128/256-bit subvector extract from the first 512-bit vector position is
588 // a subregister copy that needs no instruction.
589 def : Pat<(To.VT (extract_subvector (From.VT VR512:$src), (iPTR 0))),
590 (To.VT
591 (EXTRACT_SUBREG (From.VT VR512:$src), To.SubRegIdx))>;
592
593 // And for the alternative types.
594 def : Pat<(AltTo.VT (extract_subvector (AltFrom.VT VR512:$src), (iPTR 0))),
595 (AltTo.VT
596 (EXTRACT_SUBREG (AltFrom.VT VR512:$src), AltTo.SubRegIdx))>;
Adam Nemet47b2d5f2014-10-08 23:25:37 +0000597
598 // Intrinsic call with masking.
599 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
600 "x4_512")
601 VR512:$src1, (iPTR imm:$idx), To.RC:$src0, GR8:$mask),
602 (!cast<Instruction>(NAME # To.EltSize # "x4rrk") To.RC:$src0,
603 (v4i1 (COPY_TO_REGCLASS GR8:$mask, VK4WM)),
604 VR512:$src1, imm:$idx)>;
605
606 // Intrinsic call with zero-masking.
607 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
608 "x4_512")
609 VR512:$src1, (iPTR imm:$idx), To.ImmAllZerosV, GR8:$mask),
610 (!cast<Instruction>(NAME # To.EltSize # "x4rrkz")
611 (v4i1 (COPY_TO_REGCLASS GR8:$mask, VK4WM)),
612 VR512:$src1, imm:$idx)>;
613
614 // Intrinsic call without masking.
615 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
616 "x4_512")
617 VR512:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
618 (!cast<Instruction>(NAME # To.EltSize # "x4rr")
619 VR512:$src1, imm:$idx)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000620}
621
Adam Nemet55536c62014-09-25 23:48:45 +0000622multiclass vextract_for_type<ValueType EltVT32, int Opcode32,
623 ValueType EltVT64, int Opcode64> {
624 defm NAME # "32x4" : vextract_for_size<Opcode32,
625 X86VectorVTInfo<16, EltVT32, VR512>,
626 X86VectorVTInfo< 4, EltVT32, VR128X>,
627 X86VectorVTInfo< 8, EltVT64, VR512>,
628 X86VectorVTInfo< 2, EltVT64, VR128X>,
629 vextract128_extract,
630 EXTRACT_get_vextract128_imm>;
631 defm NAME # "64x4" : vextract_for_size<Opcode64,
632 X86VectorVTInfo< 8, EltVT64, VR512>,
633 X86VectorVTInfo< 4, EltVT64, VR256X>,
634 X86VectorVTInfo<16, EltVT32, VR512>,
635 X86VectorVTInfo< 8, EltVT32, VR256>,
636 vextract256_extract,
637 EXTRACT_get_vextract256_imm>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000638}
639
Adam Nemet55536c62014-09-25 23:48:45 +0000640defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
641defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000642
643// A 128-bit subvector insert to the first 512-bit vector position
644// is a subregister copy that needs no instruction.
645def : Pat<(insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0)),
646 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
647 (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
648 sub_ymm)>;
649def : Pat<(insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0)),
650 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
651 (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
652 sub_ymm)>;
653def : Pat<(insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0)),
654 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
655 (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
656 sub_ymm)>;
657def : Pat<(insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0)),
658 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
659 (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
660 sub_ymm)>;
661
662def : Pat<(insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0)),
663 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
664def : Pat<(insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0)),
665 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
666def : Pat<(insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0)),
667 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
668def : Pat<(insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0)),
669 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
670
671// vextractps - extract 32 bits from XMM
672def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000673 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000674 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000675 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
676 EVEX;
677
678def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000679 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000680 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000681 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000682 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000683
684//===---------------------------------------------------------------------===//
685// AVX-512 BROADCAST
686//---
Robert Khasanovaf318f72014-10-30 14:21:47 +0000687multiclass avx512_fp_broadcast<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
688 ValueType svt, X86VectorVTInfo _> {
689 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
690 (ins SrcRC:$src), "vbroadcast"## !subst("p", "s", _.Suffix),
691 "$src", "$src", (_.VT (OpNode (svt SrcRC:$src)))>,
692 T8PD, EVEX;
693
694 let mayLoad = 1 in {
695 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
696 (ins _.ScalarMemOp:$src),
697 "vbroadcast"##!subst("p", "s", _.Suffix), "$src", "$src",
698 (_.VT (OpNode (_.ScalarLdFrag addr:$src)))>,
699 T8PD, EVEX;
700 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000701}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000702
703multiclass avx512_fp_broadcast_vl<bits<8> opc, SDNode OpNode,
704 AVX512VLVectorVTInfo _> {
705 defm Z : avx512_fp_broadcast<opc, OpNode, VR128X, _.info128.VT, _.info512>,
706 EVEX_V512;
707
708 let Predicates = [HasVLX] in {
709 defm Z256 : avx512_fp_broadcast<opc, OpNode, VR128X, _.info128.VT, _.info256>,
710 EVEX_V256;
711 }
712}
713
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000714let ExeDomain = SSEPackedSingle in {
Robert Khasanovaf318f72014-10-30 14:21:47 +0000715 defm VBROADCASTSS : avx512_fp_broadcast_vl<0x18, X86VBroadcast,
716 avx512vl_f32_info>, EVEX_CD8<32, CD8VT1>;
717 let Predicates = [HasVLX] in {
718 defm VBROADCASTSSZ128 : avx512_fp_broadcast<0x18, X86VBroadcast, VR128X,
719 v4f32, v4f32x_info>, EVEX_V128,
720 EVEX_CD8<32, CD8VT1>;
721 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000722}
723
724let ExeDomain = SSEPackedDouble in {
Robert Khasanovaf318f72014-10-30 14:21:47 +0000725 defm VBROADCASTSD : avx512_fp_broadcast_vl<0x19, X86VBroadcast,
726 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000727}
728
Robert Khasanov8d9b93e2014-12-16 16:12:11 +0000729// avx512_broadcast_pat introduces patterns for broadcast with a scalar argument.
730// Later, we can canonize broadcast instructions before ISel phase and
731// eliminate additional patterns on ISel.
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000732// SrcRC_v and SrcRC_s are RegisterClasses for vector and scalar
733// representations of source
734multiclass avx512_broadcast_pat<string InstName, SDNode OpNode,
735 X86VectorVTInfo _, RegisterClass SrcRC_v,
736 RegisterClass SrcRC_s> {
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000737 def : Pat<(_.VT (OpNode (_.EltVT SrcRC_s:$src))),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000738 (!cast<Instruction>(InstName##"r")
739 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
740
741 let AddedComplexity = 30 in {
742 def : Pat<(_.VT (vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000743 (OpNode (_.EltVT SrcRC_s:$src)), _.RC:$src0)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000744 (!cast<Instruction>(InstName##"rk") _.RC:$src0, _.KRCWM:$mask,
745 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
746
747 def : Pat<(_.VT(vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000748 (OpNode (_.EltVT SrcRC_s:$src)), _.ImmAllZerosV)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000749 (!cast<Instruction>(InstName##"rkz") _.KRCWM:$mask,
750 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
751 }
752}
753
754defm : avx512_broadcast_pat<"VBROADCASTSSZ", X86VBroadcast, v16f32_info,
755 VR128X, FR32X>;
756defm : avx512_broadcast_pat<"VBROADCASTSDZ", X86VBroadcast, v8f64_info,
757 VR128X, FR64X>;
758
759let Predicates = [HasVLX] in {
760 defm : avx512_broadcast_pat<"VBROADCASTSSZ256", X86VBroadcast,
761 v8f32x_info, VR128X, FR32X>;
762 defm : avx512_broadcast_pat<"VBROADCASTSSZ128", X86VBroadcast,
763 v4f32x_info, VR128X, FR32X>;
764 defm : avx512_broadcast_pat<"VBROADCASTSDZ256", X86VBroadcast,
765 v4f64x_info, VR128X, FR64X>;
766}
767
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000768def : Pat<(v16f32 (X86VBroadcast (loadf32 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000769 (VBROADCASTSSZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000770def : Pat<(v8f64 (X86VBroadcast (loadf64 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000771 (VBROADCASTSDZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000772
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000773def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000774 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000775def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000776 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000777
Robert Khasanovcbc57032014-12-09 16:38:41 +0000778multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
779 RegisterClass SrcRC> {
780 defm r : AVX512_maskable_in_asm<opc, MRMSrcReg, _, (outs _.RC:$dst),
781 (ins SrcRC:$src), "vpbroadcast"##_.Suffix,
782 "$src", "$src", []>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000783}
784
Robert Khasanovcbc57032014-12-09 16:38:41 +0000785multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
786 RegisterClass SrcRC, Predicate prd> {
787 let Predicates = [prd] in
788 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
789 let Predicates = [prd, HasVLX] in {
790 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
791 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
792 }
793}
794
795defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR32,
796 HasBWI>;
797defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR32,
798 HasBWI>;
799defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
800 HasAVX512>;
801defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
802 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000803
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000804def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000805 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000806
807def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000808 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000809
810def : Pat<(v16i32 (X86VBroadcast (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000811 (VPBROADCASTDrZr GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000812def : Pat<(v8i64 (X86VBroadcast (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000813 (VPBROADCASTQrZr GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000814
Cameron McInally394d5572013-10-31 13:56:31 +0000815def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_i32_512 (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000816 (VPBROADCASTDrZr GR32:$src)>;
Cameron McInally394d5572013-10-31 13:56:31 +0000817def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_i64_512 (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000818 (VPBROADCASTQrZr GR64:$src)>;
Cameron McInally394d5572013-10-31 13:56:31 +0000819
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000820def : Pat<(v16i32 (int_x86_avx512_mask_pbroadcast_d_gpr_512 (i32 GR32:$src),
821 (v16i32 immAllZerosV), (i16 GR16:$mask))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000822 (VPBROADCASTDrZrkz (COPY_TO_REGCLASS GR16:$mask, VK16WM), GR32:$src)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000823def : Pat<(v8i64 (int_x86_avx512_mask_pbroadcast_q_gpr_512 (i64 GR64:$src),
824 (bc_v8i64 (v16i32 immAllZerosV)), (i8 GR8:$mask))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000825 (VPBROADCASTQrZrkz (COPY_TO_REGCLASS GR8:$mask, VK8WM), GR64:$src)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000826
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000827multiclass avx512_int_broadcast_rm<bits<8> opc, string OpcodeStr,
828 X86MemOperand x86memop, PatFrag ld_frag,
829 RegisterClass DstRC, ValueType OpVT, ValueType SrcVT,
830 RegisterClass KRC> {
831 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins VR128X:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000832 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000833 [(set DstRC:$dst,
834 (OpVT (X86VBroadcast (SrcVT VR128X:$src))))]>, EVEX;
Elena Demikhovsky60eb9db2015-05-04 12:40:50 +0000835 def rrk : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins KRC:$mask,
836 VR128X:$src),
837 !strconcat(OpcodeStr,
838 "\t{$src, ${dst} {${mask}} |${dst} {${mask}}, $src}"),
839 []>, EVEX, EVEX_K;
840 def rrkz : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins KRC:$mask,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000841 VR128X:$src),
Michael Liao5bf95782014-12-04 05:20:33 +0000842 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000843 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky60eb9db2015-05-04 12:40:50 +0000844 []>, EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000845 let mayLoad = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000846 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000847 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Michael Liao5bf95782014-12-04 05:20:33 +0000848 [(set DstRC:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000849 (OpVT (X86VBroadcast (ld_frag addr:$src))))]>, EVEX;
Elena Demikhovsky60eb9db2015-05-04 12:40:50 +0000850 def rmk : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins KRC:$mask,
851 x86memop:$src),
852 !strconcat(OpcodeStr,
853 "\t{$src, ${dst} {${mask}}|${dst} {${mask}} , $src}"),
854 []>, EVEX, EVEX_K;
855 def rmkz : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins KRC:$mask,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000856 x86memop:$src),
Michael Liao5bf95782014-12-04 05:20:33 +0000857 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000858 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky60eb9db2015-05-04 12:40:50 +0000859 [(set DstRC:$dst, (OpVT (vselect KRC:$mask,
860 (X86VBroadcast (ld_frag addr:$src)),
861 (OpVT (bitconvert (v16i32 immAllZerosV))))))]>, EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000862 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000863}
864
865defm VPBROADCASTDZ : avx512_int_broadcast_rm<0x58, "vpbroadcastd", i32mem,
866 loadi32, VR512, v16i32, v4i32, VK16WM>,
867 EVEX_V512, EVEX_CD8<32, CD8VT1>;
868defm VPBROADCASTQZ : avx512_int_broadcast_rm<0x59, "vpbroadcastq", i64mem,
869 loadi64, VR512, v8i64, v2i64, VK8WM>, EVEX_V512, VEX_W,
870 EVEX_CD8<64, CD8VT1>;
871
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000872multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
873 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Adam Nemet73f72e12014-06-27 00:43:38 +0000874 let mayLoad = 1 in {
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000875 def rm : AVX5128I<opc, MRMSrcMem, (outs _Dst.RC:$dst), (ins _Src.MemOp:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000876 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000877 [(set _Dst.RC:$dst,
878 (_Dst.VT (X86SubVBroadcast
879 (_Src.VT (bitconvert (_Src.LdFrag addr:$src))))))]>, EVEX;
880 def rmk : AVX5128I<opc, MRMSrcMem, (outs _Dst.RC:$dst), (ins _Dst.KRCWM:$mask,
881 _Src.MemOp:$src),
Adam Nemet73f72e12014-06-27 00:43:38 +0000882 !strconcat(OpcodeStr,
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000883 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
884 []>, EVEX, EVEX_K;
885 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _Dst.RC:$dst), (ins _Dst.KRCWM:$mask,
886 _Src.MemOp:$src),
887 !strconcat(OpcodeStr,
888 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Adam Nemet73f72e12014-06-27 00:43:38 +0000889 []>, EVEX, EVEX_KZ;
890 }
891}
892
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000893defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
894 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +0000895 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000896defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
897 v16f32_info, v4f32x_info>,
898 EVEX_V512, EVEX_CD8<32, CD8VT4>;
899defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
900 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +0000901 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000902defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
903 v8f64_info, v4f64x_info>, VEX_W,
904 EVEX_V512, EVEX_CD8<64, CD8VT4>;
905
906let Predicates = [HasVLX] in {
907defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
908 v8i32x_info, v4i32x_info>,
909 EVEX_V256, EVEX_CD8<32, CD8VT4>;
910defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
911 v8f32x_info, v4f32x_info>,
912 EVEX_V256, EVEX_CD8<32, CD8VT4>;
913}
914let Predicates = [HasVLX, HasDQI] in {
915defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
916 v4i64x_info, v2i64x_info>, VEX_W,
917 EVEX_V256, EVEX_CD8<64, CD8VT2>;
918defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
919 v4f64x_info, v2f64x_info>, VEX_W,
920 EVEX_V256, EVEX_CD8<64, CD8VT2>;
921}
922let Predicates = [HasDQI] in {
923defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
924 v8i64_info, v2i64x_info>, VEX_W,
925 EVEX_V512, EVEX_CD8<64, CD8VT2>;
926defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
927 v16i32_info, v8i32x_info>,
928 EVEX_V512, EVEX_CD8<32, CD8VT8>;
929defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
930 v8f64_info, v2f64x_info>, VEX_W,
931 EVEX_V512, EVEX_CD8<64, CD8VT2>;
932defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
933 v16f32_info, v8f32x_info>,
934 EVEX_V512, EVEX_CD8<32, CD8VT8>;
935}
Adam Nemet73f72e12014-06-27 00:43:38 +0000936
Cameron McInally394d5572013-10-31 13:56:31 +0000937def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_512 (v4i32 VR128X:$src))),
938 (VPBROADCASTDZrr VR128X:$src)>;
939def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_512 (v2i64 VR128X:$src))),
940 (VPBROADCASTQZrr VR128X:$src)>;
941
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000942def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000943 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +0000944def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
945 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
946
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000947def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000948 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +0000949def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
950 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000951
952def : Pat<(v16i32 (X86VBroadcast (v16i32 VR512:$src))),
953 (VPBROADCASTDZrr (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +0000954def : Pat<(v16i32 (X86VBroadcast (v8i32 VR256X:$src))),
955 (VPBROADCASTDZrr (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm))>;
956
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000957def : Pat<(v8i64 (X86VBroadcast (v8i64 VR512:$src))),
958 (VPBROADCASTQZrr (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +0000959def : Pat<(v8i64 (X86VBroadcast (v4i64 VR256X:$src))),
960 (VPBROADCASTQZrr (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000961
Quentin Colombet8761a8f2013-10-25 18:04:12 +0000962def : Pat<(v16f32 (int_x86_avx512_vbroadcast_ss_ps_512 (v4f32 VR128X:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000963 (VBROADCASTSSZr VR128X:$src)>;
Quentin Colombet8761a8f2013-10-25 18:04:12 +0000964def : Pat<(v8f64 (int_x86_avx512_vbroadcast_sd_pd_512 (v2f64 VR128X:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000965 (VBROADCASTSDZr VR128X:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +0000966
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000967// Provide fallback in case the load node that is used in the patterns above
968// is used by additional users, which prevents the pattern selection.
969def : Pat<(v16f32 (X86VBroadcast FR32X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000970 (VBROADCASTSSZr (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000971def : Pat<(v8f64 (X86VBroadcast FR64X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000972 (VBROADCASTSDZr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000973
974
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000975//===----------------------------------------------------------------------===//
976// AVX-512 BROADCAST MASK TO VECTOR REGISTER
977//---
978
979multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000980 RegisterClass KRC> {
981let Predicates = [HasCDI] in
982def Zrr : AVX512XS8I<opc, MRMSrcReg, (outs VR512:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000983 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000984 []>, EVEX, EVEX_V512;
Michael Liao5bf95782014-12-04 05:20:33 +0000985
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000986let Predicates = [HasCDI, HasVLX] in {
987def Z128rr : AVX512XS8I<opc, MRMSrcReg, (outs VR128:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000988 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000989 []>, EVEX, EVEX_V128;
990def Z256rr : AVX512XS8I<opc, MRMSrcReg, (outs VR256:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000991 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000992 []>, EVEX, EVEX_V256;
993}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000994}
995
Cameron McInallyc43c8f92014-06-13 11:40:31 +0000996let Predicates = [HasCDI] in {
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000997defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
998 VK16>;
999defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
1000 VK8>, VEX_W;
Cameron McInallyc43c8f92014-06-13 11:40:31 +00001001}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001002
1003//===----------------------------------------------------------------------===//
1004// AVX-512 - VPERM
1005//
1006// -- immediate form --
Adam Nemet8d85b0c2014-10-27 23:08:37 +00001007multiclass avx512_perm_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
1008 X86VectorVTInfo _> {
1009 let ExeDomain = _.ExeDomain in {
1010 def ri : AVX512AIi8<opc, MRMSrcReg, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00001011 (ins _.RC:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001012 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001013 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemet8d85b0c2014-10-27 23:08:37 +00001014 [(set _.RC:$dst,
1015 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001016 EVEX;
Adam Nemet8d85b0c2014-10-27 23:08:37 +00001017 def mi : AVX512AIi8<opc, MRMSrcMem, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00001018 (ins _.MemOp:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001019 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001020 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemet8d85b0c2014-10-27 23:08:37 +00001021 [(set _.RC:$dst,
Craig Topper820d4922015-02-09 04:04:50 +00001022 (_.VT (OpNode (_.LdFrag addr:$src1),
Adam Nemet8d85b0c2014-10-27 23:08:37 +00001023 (i8 imm:$src2))))]>,
1024 EVEX, EVEX_CD8<_.EltSize, CD8VF>;
1025}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001026}
1027
Adam Nemetcf7a4a22014-10-27 23:08:40 +00001028multiclass avx512_permil<bits<8> OpcImm, bits<8> OpcVar, X86VectorVTInfo _,
1029 X86VectorVTInfo Ctrl> :
1030 avx512_perm_imm<OpcImm, "vpermil" # _.Suffix, X86VPermilpi, _> {
1031 let ExeDomain = _.ExeDomain in {
1032 def rr : AVX5128I<OpcVar, MRMSrcReg, (outs _.RC:$dst),
1033 (ins _.RC:$src1, _.RC:$src2),
1034 !strconcat("vpermil" # _.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001035 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemetcf7a4a22014-10-27 23:08:40 +00001036 [(set _.RC:$dst,
1037 (_.VT (X86VPermilpv _.RC:$src1,
1038 (Ctrl.VT Ctrl.RC:$src2))))]>,
1039 EVEX_4V;
1040 def rm : AVX5128I<OpcVar, MRMSrcMem, (outs _.RC:$dst),
1041 (ins _.RC:$src1, Ctrl.MemOp:$src2),
1042 !strconcat("vpermil" # _.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001043 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemetcf7a4a22014-10-27 23:08:40 +00001044 [(set _.RC:$dst,
1045 (_.VT (X86VPermilpv _.RC:$src1,
Craig Topper820d4922015-02-09 04:04:50 +00001046 (Ctrl.VT (Ctrl.LdFrag addr:$src2)))))]>,
Adam Nemetcf7a4a22014-10-27 23:08:40 +00001047 EVEX_4V;
1048 }
1049}
1050
Adam Nemet8d85b0c2014-10-27 23:08:37 +00001051defm VPERMQZ : avx512_perm_imm<0x00, "vpermq", X86VPermi, v8i64_info>,
1052 EVEX_V512, VEX_W;
1053defm VPERMPDZ : avx512_perm_imm<0x01, "vpermpd", X86VPermi, v8f64_info>,
1054 EVEX_V512, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001055
Adam Nemetcf7a4a22014-10-27 23:08:40 +00001056defm VPERMILPSZ : avx512_permil<0x04, 0x0C, v16f32_info, v16i32_info>,
Adam Nemet8d85b0c2014-10-27 23:08:37 +00001057 EVEX_V512;
Adam Nemetcf7a4a22014-10-27 23:08:40 +00001058defm VPERMILPDZ : avx512_permil<0x05, 0x0D, v8f64_info, v8i64_info>,
Adam Nemet8d85b0c2014-10-27 23:08:37 +00001059 EVEX_V512, VEX_W;
Adam Nemet9aad1312014-10-27 23:08:34 +00001060
1061def : Pat<(v16i32 (X86VPermilpi VR512:$src1, (i8 imm:$imm))),
1062 (VPERMILPSZri VR512:$src1, imm:$imm)>;
1063def : Pat<(v8i64 (X86VPermilpi VR512:$src1, (i8 imm:$imm))),
1064 (VPERMILPDZri VR512:$src1, imm:$imm)>;
1065
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001066// -- VPERM - register form --
Michael Liao5bf95782014-12-04 05:20:33 +00001067multiclass avx512_perm<bits<8> opc, string OpcodeStr, RegisterClass RC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001068 PatFrag mem_frag, X86MemOperand x86memop, ValueType OpVT> {
1069
1070 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
1071 (ins RC:$src1, RC:$src2),
1072 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001073 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001074 [(set RC:$dst,
1075 (OpVT (X86VPermv RC:$src1, RC:$src2)))]>, EVEX_4V;
1076
1077 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1078 (ins RC:$src1, x86memop:$src2),
1079 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001080 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001081 [(set RC:$dst,
1082 (OpVT (X86VPermv RC:$src1, (mem_frag addr:$src2))))]>,
1083 EVEX_4V;
1084}
1085
Craig Topper820d4922015-02-09 04:04:50 +00001086defm VPERMDZ : avx512_perm<0x36, "vpermd", VR512, loadv16i32, i512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001087 v16i32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001088defm VPERMQZ : avx512_perm<0x36, "vpermq", VR512, loadv8i64, i512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001089 v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1090let ExeDomain = SSEPackedSingle in
Craig Topper820d4922015-02-09 04:04:50 +00001091defm VPERMPSZ : avx512_perm<0x16, "vpermps", VR512, loadv16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001092 v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
1093let ExeDomain = SSEPackedDouble in
Craig Topper820d4922015-02-09 04:04:50 +00001094defm VPERMPDZ : avx512_perm<0x16, "vpermpd", VR512, loadv8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001095 v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1096
1097// -- VPERM2I - 3 source operands form --
1098multiclass avx512_perm_3src<bits<8> opc, string OpcodeStr, RegisterClass RC,
1099 PatFrag mem_frag, X86MemOperand x86memop,
Adam Nemet2415a492014-07-02 21:25:54 +00001100 SDNode OpNode, ValueType OpVT, RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001101let Constraints = "$src1 = $dst" in {
1102 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
1103 (ins RC:$src1, RC:$src2, RC:$src3),
1104 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001105 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001106 [(set RC:$dst,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001107 (OpVT (OpNode RC:$src1, RC:$src2, RC:$src3)))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001108 EVEX_4V;
1109
Adam Nemet2415a492014-07-02 21:25:54 +00001110 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
1111 (ins RC:$src1, KRC:$mask, RC:$src2, RC:$src3),
1112 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001113 "\t{$src3, $src2, $dst {${mask}}|"
Adam Nemet2415a492014-07-02 21:25:54 +00001114 "$dst {${mask}}, $src2, $src3}"),
1115 [(set RC:$dst, (OpVT (vselect KRC:$mask,
1116 (OpNode RC:$src1, RC:$src2,
1117 RC:$src3),
1118 RC:$src1)))]>,
1119 EVEX_4V, EVEX_K;
1120
1121 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
1122 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
1123 (ins RC:$src1, KRC:$mask, RC:$src2, RC:$src3),
1124 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001125 "\t{$src3, $src2, $dst {${mask}} {z} |",
Adam Nemet2415a492014-07-02 21:25:54 +00001126 "$dst {${mask}} {z}, $src2, $src3}"),
1127 [(set RC:$dst, (OpVT (vselect KRC:$mask,
1128 (OpNode RC:$src1, RC:$src2,
1129 RC:$src3),
1130 (OpVT (bitconvert
1131 (v16i32 immAllZerosV))))))]>,
1132 EVEX_4V, EVEX_KZ;
1133
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001134 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1135 (ins RC:$src1, RC:$src2, x86memop:$src3),
1136 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001137 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001138 [(set RC:$dst,
Adam Nemet2415a492014-07-02 21:25:54 +00001139 (OpVT (OpNode RC:$src1, RC:$src2,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001140 (mem_frag addr:$src3))))]>, EVEX_4V;
Adam Nemet2415a492014-07-02 21:25:54 +00001141
1142 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1143 (ins RC:$src1, KRC:$mask, RC:$src2, x86memop:$src3),
1144 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001145 "\t{$src3, $src2, $dst {${mask}}|"
Adam Nemet2415a492014-07-02 21:25:54 +00001146 "$dst {${mask}}, $src2, $src3}"),
1147 [(set RC:$dst,
1148 (OpVT (vselect KRC:$mask,
1149 (OpNode RC:$src1, RC:$src2,
1150 (mem_frag addr:$src3)),
1151 RC:$src1)))]>,
1152 EVEX_4V, EVEX_K;
1153
1154 let AddedComplexity = 10 in // Prefer over the rrkz variant
1155 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1156 (ins RC:$src1, KRC:$mask, RC:$src2, x86memop:$src3),
1157 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001158 "\t{$src3, $src2, $dst {${mask}} {z}|"
Adam Nemet2415a492014-07-02 21:25:54 +00001159 "$dst {${mask}} {z}, $src2, $src3}"),
1160 [(set RC:$dst,
1161 (OpVT (vselect KRC:$mask,
1162 (OpNode RC:$src1, RC:$src2,
1163 (mem_frag addr:$src3)),
1164 (OpVT (bitconvert
1165 (v16i32 immAllZerosV))))))]>,
1166 EVEX_4V, EVEX_KZ;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001167 }
1168}
Craig Topper820d4922015-02-09 04:04:50 +00001169defm VPERMI2D : avx512_perm_3src<0x76, "vpermi2d", VR512, loadv16i32,
Adam Nemet2415a492014-07-02 21:25:54 +00001170 i512mem, X86VPermiv3, v16i32, VK16WM>,
1171 EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001172defm VPERMI2Q : avx512_perm_3src<0x76, "vpermi2q", VR512, loadv8i64,
Adam Nemet2415a492014-07-02 21:25:54 +00001173 i512mem, X86VPermiv3, v8i64, VK8WM>,
1174 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001175defm VPERMI2PS : avx512_perm_3src<0x77, "vpermi2ps", VR512, loadv16f32,
Adam Nemet2415a492014-07-02 21:25:54 +00001176 i512mem, X86VPermiv3, v16f32, VK16WM>,
1177 EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001178defm VPERMI2PD : avx512_perm_3src<0x77, "vpermi2pd", VR512, loadv8f64,
Adam Nemet2415a492014-07-02 21:25:54 +00001179 i512mem, X86VPermiv3, v8f64, VK8WM>,
1180 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001181
Adam Nemetefe9c982014-07-02 21:25:58 +00001182multiclass avx512_perm_table_3src<bits<8> opc, string Suffix, RegisterClass RC,
1183 PatFrag mem_frag, X86MemOperand x86memop,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001184 SDNode OpNode, ValueType OpVT, RegisterClass KRC,
1185 ValueType MaskVT, RegisterClass MRC> :
Adam Nemetefe9c982014-07-02 21:25:58 +00001186 avx512_perm_3src<opc, "vpermt2"##Suffix, RC, mem_frag, x86memop, OpNode,
1187 OpVT, KRC> {
1188 def : Pat<(OpVT (!cast<Intrinsic>("int_x86_avx512_mask_vpermt_"##Suffix##"_512")
1189 VR512:$idx, VR512:$src1, VR512:$src2, -1)),
1190 (!cast<Instruction>(NAME#rr) VR512:$src1, VR512:$idx, VR512:$src2)>;
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001191
1192 def : Pat<(OpVT (!cast<Intrinsic>("int_x86_avx512_mask_vpermt_"##Suffix##"_512")
1193 VR512:$idx, VR512:$src1, VR512:$src2, MRC:$mask)),
1194 (!cast<Instruction>(NAME#rrk) VR512:$src1,
1195 (MaskVT (COPY_TO_REGCLASS MRC:$mask, KRC)), VR512:$idx, VR512:$src2)>;
Adam Nemetefe9c982014-07-02 21:25:58 +00001196}
1197
Craig Topper820d4922015-02-09 04:04:50 +00001198defm VPERMT2D : avx512_perm_table_3src<0x7E, "d", VR512, loadv16i32, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001199 X86VPermv3, v16i32, VK16WM, v16i1, GR16>,
1200 EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001201defm VPERMT2Q : avx512_perm_table_3src<0x7E, "q", VR512, loadv8i64, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001202 X86VPermv3, v8i64, VK8WM, v8i1, GR8>,
1203 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001204defm VPERMT2PS : avx512_perm_table_3src<0x7F, "ps", VR512, loadv16f32, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001205 X86VPermv3, v16f32, VK16WM, v16i1, GR16>,
1206 EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001207defm VPERMT2PD : avx512_perm_table_3src<0x7F, "pd", VR512, loadv8f64, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001208 X86VPermv3, v8f64, VK8WM, v8i1, GR8>,
1209 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001210
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001211//===----------------------------------------------------------------------===//
1212// AVX-512 - BLEND using mask
1213//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001214multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1215 let ExeDomain = _.ExeDomain in {
1216 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1217 (ins _.RC:$src1, _.RC:$src2),
1218 !strconcat(OpcodeStr,
1219 "\t{$src2, $src1, ${dst} |${dst}, $src1, $src2}"),
1220 []>, EVEX_4V;
1221 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1222 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001223 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001224 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001225 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1226 (_.VT _.RC:$src2)))]>, EVEX_4V, EVEX_K;
1227 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1228 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1229 !strconcat(OpcodeStr,
1230 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1231 []>, EVEX_4V, EVEX_KZ;
1232 let mayLoad = 1 in {
1233 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1234 (ins _.RC:$src1, _.MemOp:$src2),
1235 !strconcat(OpcodeStr,
1236 "\t{$src2, $src1, ${dst} |${dst}, $src1, $src2}"),
1237 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1238 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1239 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001240 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001241 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001242 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1243 (_.VT (bitconvert (_.LdFrag addr:$src2)))))]>,
1244 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
1245 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1246 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1247 !strconcat(OpcodeStr,
1248 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1249 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1250 }
1251 }
1252}
1253multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1254
1255 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1256 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1257 !strconcat(OpcodeStr,
1258 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1259 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1260 [(set _.RC:$dst,(X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1261 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001262 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001263
1264 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1265 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1266 !strconcat(OpcodeStr,
1267 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1268 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001269 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001270
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001271}
1272
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001273multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1274 AVX512VLVectorVTInfo VTInfo> {
1275 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1276 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001277
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001278 let Predicates = [HasVLX] in {
1279 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1280 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1281 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1282 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1283 }
1284}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001285
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001286multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1287 AVX512VLVectorVTInfo VTInfo> {
1288 let Predicates = [HasBWI] in
1289 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001290
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001291 let Predicates = [HasBWI, HasVLX] in {
1292 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1293 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1294 }
1295}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001296
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001297
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001298defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1299defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1300defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1301defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1302defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1303defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001304
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001305
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001306let Predicates = [HasAVX512] in {
1307def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1308 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001309 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001310 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001311 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1312 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1313
1314def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1315 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001316 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001317 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001318 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1319 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1320}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001321//===----------------------------------------------------------------------===//
1322// Compare Instructions
1323//===----------------------------------------------------------------------===//
1324
1325// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
1326multiclass avx512_cmp_scalar<RegisterClass RC, X86MemOperand x86memop,
Craig Topper1d609522015-01-25 08:49:19 +00001327 SDNode OpNode, ValueType VT,
1328 PatFrag ld_frag, string Suffix> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001329 def rr : AVX512Ii8<0xC2, MRMSrcReg,
Craig Topper1d609522015-01-25 08:49:19 +00001330 (outs VK1:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
1331 !strconcat("vcmp${cc}", Suffix,
1332 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6e3a5822014-12-27 20:08:45 +00001333 [(set VK1:$dst, (OpNode (VT RC:$src1), RC:$src2, imm:$cc))],
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001334 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
1335 def rm : AVX512Ii8<0xC2, MRMSrcMem,
Craig Topper1d609522015-01-25 08:49:19 +00001336 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, AVXCC:$cc),
1337 !strconcat("vcmp${cc}", Suffix,
1338 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6e3a5822014-12-27 20:08:45 +00001339 [(set VK1:$dst, (OpNode (VT RC:$src1),
1340 (ld_frag addr:$src2), imm:$cc))], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Topper0550ce72014-01-05 04:55:55 +00001341 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001342 def rri_alt : AVX512Ii8<0xC2, MRMSrcReg,
Craig Topperf38dea12015-01-21 06:07:53 +00001343 (outs VK1:$dst), (ins RC:$src1, RC:$src2, u8imm:$cc),
Craig Topper1d609522015-01-25 08:49:19 +00001344 !strconcat("vcmp", Suffix,
1345 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
1346 [], IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001347 let mayLoad = 1 in
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001348 def rmi_alt : AVX512Ii8<0xC2, MRMSrcMem,
Craig Topperf38dea12015-01-21 06:07:53 +00001349 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, u8imm:$cc),
Craig Topper1d609522015-01-25 08:49:19 +00001350 !strconcat("vcmp", Suffix,
1351 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
1352 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001353 }
1354}
1355
1356let Predicates = [HasAVX512] in {
Craig Topper1d609522015-01-25 08:49:19 +00001357defm VCMPSSZ : avx512_cmp_scalar<FR32X, f32mem, X86cmpms, f32, loadf32, "ss">,
1358 XS;
1359defm VCMPSDZ : avx512_cmp_scalar<FR64X, f64mem, X86cmpms, f64, loadf64, "sd">,
1360 XD, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001361}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001362
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001363multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
1364 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001365 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001366 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1367 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1368 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001369 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001370 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001371 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001372 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1373 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1374 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1375 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001376 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001377 def rrk : AVX512BI<opc, MRMSrcReg,
1378 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1379 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1380 "$dst {${mask}}, $src1, $src2}"),
1381 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1382 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1383 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1384 let mayLoad = 1 in
1385 def rmk : AVX512BI<opc, MRMSrcMem,
1386 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1387 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1388 "$dst {${mask}}, $src1, $src2}"),
1389 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1390 (OpNode (_.VT _.RC:$src1),
1391 (_.VT (bitconvert
1392 (_.LdFrag addr:$src2))))))],
1393 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001394}
1395
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001396multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001397 X86VectorVTInfo _> :
1398 avx512_icmp_packed<opc, OpcodeStr, OpNode, _> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001399 let mayLoad = 1 in {
1400 def rmb : AVX512BI<opc, MRMSrcMem,
1401 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1402 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1403 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1404 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1405 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1406 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1407 def rmbk : AVX512BI<opc, MRMSrcMem,
1408 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1409 _.ScalarMemOp:$src2),
1410 !strconcat(OpcodeStr,
1411 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1412 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1413 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1414 (OpNode (_.VT _.RC:$src1),
1415 (X86VBroadcast
1416 (_.ScalarLdFrag addr:$src2)))))],
1417 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1418 }
1419}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001420
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001421multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
1422 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1423 let Predicates = [prd] in
1424 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>,
1425 EVEX_V512;
1426
1427 let Predicates = [prd, HasVLX] in {
1428 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>,
1429 EVEX_V256;
1430 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>,
1431 EVEX_V128;
1432 }
1433}
1434
1435multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1436 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
1437 Predicate prd> {
1438 let Predicates = [prd] in
1439 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
1440 EVEX_V512;
1441
1442 let Predicates = [prd, HasVLX] in {
1443 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1444 EVEX_V256;
1445 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1446 EVEX_V128;
1447 }
1448}
1449
1450defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
1451 avx512vl_i8_info, HasBWI>,
1452 EVEX_CD8<8, CD8VF>;
1453
1454defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
1455 avx512vl_i16_info, HasBWI>,
1456 EVEX_CD8<16, CD8VF>;
1457
Robert Khasanovf70f7982014-09-18 14:06:55 +00001458defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001459 avx512vl_i32_info, HasAVX512>,
1460 EVEX_CD8<32, CD8VF>;
1461
Robert Khasanovf70f7982014-09-18 14:06:55 +00001462defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001463 avx512vl_i64_info, HasAVX512>,
1464 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1465
1466defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1467 avx512vl_i8_info, HasBWI>,
1468 EVEX_CD8<8, CD8VF>;
1469
1470defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1471 avx512vl_i16_info, HasBWI>,
1472 EVEX_CD8<16, CD8VF>;
1473
Robert Khasanovf70f7982014-09-18 14:06:55 +00001474defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001475 avx512vl_i32_info, HasAVX512>,
1476 EVEX_CD8<32, CD8VF>;
1477
Robert Khasanovf70f7982014-09-18 14:06:55 +00001478defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001479 avx512vl_i64_info, HasAVX512>,
1480 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001481
1482def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001483 (COPY_TO_REGCLASS (VPCMPGTDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001484 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1485 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1486
1487def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001488 (COPY_TO_REGCLASS (VPCMPEQDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001489 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1490 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1491
Robert Khasanov29e3b962014-08-27 09:34:37 +00001492multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1493 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001494 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001495 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001496 !strconcat("vpcmp${cc}", Suffix,
1497 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001498 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1499 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001500 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001501 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001502 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001503 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001504 !strconcat("vpcmp${cc}", Suffix,
1505 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001506 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1507 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001508 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001509 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1510 def rrik : AVX512AIi8<opc, MRMSrcReg,
1511 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001512 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001513 !strconcat("vpcmp${cc}", Suffix,
1514 "\t{$src2, $src1, $dst {${mask}}|",
1515 "$dst {${mask}}, $src1, $src2}"),
1516 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1517 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001518 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001519 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1520 let mayLoad = 1 in
1521 def rmik : AVX512AIi8<opc, MRMSrcMem,
1522 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001523 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001524 !strconcat("vpcmp${cc}", Suffix,
1525 "\t{$src2, $src1, $dst {${mask}}|",
1526 "$dst {${mask}}, $src1, $src2}"),
1527 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1528 (OpNode (_.VT _.RC:$src1),
1529 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001530 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001531 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1532
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001533 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001534 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001535 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001536 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001537 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1538 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001539 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001540 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001541 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001542 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001543 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1544 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001545 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001546 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1547 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001548 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001549 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001550 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1551 "$dst {${mask}}, $src1, $src2, $cc}"),
1552 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001553 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001554 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1555 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001556 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001557 !strconcat("vpcmp", Suffix,
1558 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1559 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001560 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001561 }
1562}
1563
Robert Khasanov29e3b962014-08-27 09:34:37 +00001564multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001565 X86VectorVTInfo _> :
1566 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001567 def rmib : AVX512AIi8<opc, MRMSrcMem,
1568 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001569 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001570 !strconcat("vpcmp${cc}", Suffix,
1571 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1572 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1573 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1574 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001575 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001576 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1577 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1578 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001579 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001580 !strconcat("vpcmp${cc}", Suffix,
1581 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1582 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1583 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1584 (OpNode (_.VT _.RC:$src1),
1585 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001586 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001587 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001588
Robert Khasanov29e3b962014-08-27 09:34:37 +00001589 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001590 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001591 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1592 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001593 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001594 !strconcat("vpcmp", Suffix,
1595 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1596 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1597 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1598 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1599 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001600 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001601 !strconcat("vpcmp", Suffix,
1602 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1603 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1604 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1605 }
1606}
1607
1608multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1609 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1610 let Predicates = [prd] in
1611 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1612
1613 let Predicates = [prd, HasVLX] in {
1614 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1615 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1616 }
1617}
1618
1619multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1620 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1621 let Predicates = [prd] in
1622 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1623 EVEX_V512;
1624
1625 let Predicates = [prd, HasVLX] in {
1626 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1627 EVEX_V256;
1628 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1629 EVEX_V128;
1630 }
1631}
1632
1633defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1634 HasBWI>, EVEX_CD8<8, CD8VF>;
1635defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1636 HasBWI>, EVEX_CD8<8, CD8VF>;
1637
1638defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1639 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1640defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1641 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1642
Robert Khasanovf70f7982014-09-18 14:06:55 +00001643defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001644 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001645defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001646 HasAVX512>, EVEX_CD8<32, CD8VF>;
1647
Robert Khasanovf70f7982014-09-18 14:06:55 +00001648defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001649 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001650defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001651 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001652
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001653multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001654
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001655 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1656 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1657 "vcmp${cc}"#_.Suffix,
1658 "$src2, $src1", "$src1, $src2",
1659 (X86cmpm (_.VT _.RC:$src1),
1660 (_.VT _.RC:$src2),
1661 imm:$cc)>;
1662
1663 let mayLoad = 1 in {
1664 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1665 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1666 "vcmp${cc}"#_.Suffix,
1667 "$src2, $src1", "$src1, $src2",
1668 (X86cmpm (_.VT _.RC:$src1),
1669 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1670 imm:$cc)>;
1671
1672 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1673 (outs _.KRC:$dst),
1674 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1675 "vcmp${cc}"#_.Suffix,
1676 "${src2}"##_.BroadcastStr##", $src1",
1677 "$src1, ${src2}"##_.BroadcastStr,
1678 (X86cmpm (_.VT _.RC:$src1),
1679 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1680 imm:$cc)>,EVEX_B;
1681 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001682 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001683 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001684 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1685 (outs _.KRC:$dst),
1686 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1687 "vcmp"#_.Suffix,
1688 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1689
1690 let mayLoad = 1 in {
1691 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1692 (outs _.KRC:$dst),
1693 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1694 "vcmp"#_.Suffix,
1695 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1696
1697 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1698 (outs _.KRC:$dst),
1699 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1700 "vcmp"#_.Suffix,
1701 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1702 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1703 }
1704 }
1705}
1706
1707multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1708 // comparison code form (VCMP[EQ/LT/LE/...]
1709 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1710 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1711 "vcmp${cc}"#_.Suffix,
1712 "{sae}, $src2, $src1", "$src1, $src2,{sae}",
1713 (X86cmpmRnd (_.VT _.RC:$src1),
1714 (_.VT _.RC:$src2),
1715 imm:$cc,
1716 (i32 FROUND_NO_EXC))>, EVEX_B;
1717
1718 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1719 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1720 (outs _.KRC:$dst),
1721 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1722 "vcmp"#_.Suffix,
1723 "$cc,{sae}, $src2, $src1",
1724 "$src1, $src2,{sae}, $cc">, EVEX_B;
1725 }
1726}
1727
1728multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1729 let Predicates = [HasAVX512] in {
1730 defm Z : avx512_vcmp_common<_.info512>,
1731 avx512_vcmp_sae<_.info512>, EVEX_V512;
1732
1733 }
1734 let Predicates = [HasAVX512,HasVLX] in {
1735 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1736 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001737 }
1738}
1739
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001740defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1741 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1742defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
1743 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001744
1745def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1746 (COPY_TO_REGCLASS (VCMPPSZrri
1747 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1748 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1749 imm:$cc), VK8)>;
1750def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1751 (COPY_TO_REGCLASS (VPCMPDZrri
1752 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1753 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1754 imm:$cc), VK8)>;
1755def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1756 (COPY_TO_REGCLASS (VPCMPUDZrri
1757 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1758 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1759 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001760
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001761//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001762// Mask register copy, including
1763// - copy between mask registers
1764// - load/store mask registers
1765// - copy from GPR to mask register and vice versa
1766//
1767multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
1768 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00001769 ValueType vvt, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001770 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001771 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001772 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001773 let mayLoad = 1 in
1774 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001775 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyba846722015-02-17 09:20:12 +00001776 [(set KRC:$dst, (vvt (load addr:$src)))]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001777 let mayStore = 1 in
1778 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00001779 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
1780 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001781 }
1782}
1783
1784multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
1785 string OpcodeStr,
1786 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001787 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001788 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001789 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001790 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001791 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001792 }
1793}
1794
Robert Khasanov74acbb72014-07-23 14:49:42 +00001795let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00001796 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001797 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
1798 VEX, PD;
1799
1800let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00001801 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001802 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001803 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001804
1805let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00001806 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
1807 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001808 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
1809 VEX, XD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001810}
1811
Robert Khasanov74acbb72014-07-23 14:49:42 +00001812let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00001813 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
1814 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001815 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
1816 VEX, XD, VEX_W;
1817}
1818
1819// GR from/to mask register
1820let Predicates = [HasDQI] in {
1821 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1822 (KMOVBkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit))>;
1823 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1824 (EXTRACT_SUBREG (KMOVBrk VK8:$src), sub_8bit)>;
1825}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001826let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001827 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
1828 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
1829 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
1830 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001831}
1832let Predicates = [HasBWI] in {
1833 def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), (KMOVDkr GR32:$src)>;
1834 def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), (KMOVDrk VK32:$src)>;
1835}
1836let Predicates = [HasBWI] in {
1837 def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), (KMOVQkr GR64:$src)>;
1838 def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), (KMOVQrk VK64:$src)>;
1839}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001840
Robert Khasanov74acbb72014-07-23 14:49:42 +00001841// Load/store kreg
1842let Predicates = [HasDQI] in {
1843 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
1844 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001845 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
1846 (KMOVBkm addr:$src)>;
1847}
1848let Predicates = [HasAVX512, NoDQI] in {
1849 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
1850 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK8:$src, VK16))>;
1851 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
1852 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001853}
1854let Predicates = [HasAVX512] in {
1855 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001856 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001857 def : Pat<(i1 (load addr:$src)),
1858 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001859 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
1860 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001861}
1862let Predicates = [HasBWI] in {
1863 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
1864 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001865 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
1866 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001867}
1868let Predicates = [HasBWI] in {
1869 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
1870 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001871 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
1872 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001873}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00001874
Robert Khasanov74acbb72014-07-23 14:49:42 +00001875let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00001876 def : Pat<(i1 (trunc (i64 GR64:$src))),
1877 (COPY_TO_REGCLASS (KMOVWkr (AND32ri (EXTRACT_SUBREG $src, sub_32bit),
1878 (i32 1))), VK1)>;
1879
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001880 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001881 (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001882
1883 def : Pat<(i1 (trunc (i8 GR8:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001884 (COPY_TO_REGCLASS
1885 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
1886 VK1)>;
1887 def : Pat<(i1 (trunc (i16 GR16:$src))),
1888 (COPY_TO_REGCLASS
1889 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
1890 VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001891
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001892 def : Pat<(i32 (zext VK1:$src)),
1893 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001894 def : Pat<(i8 (zext VK1:$src)),
1895 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001896 (AND32ri (KMOVWrk
1897 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001898 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001899 (AND64ri8 (SUBREG_TO_REG (i64 0),
1900 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovsky750498c2014-02-17 07:29:33 +00001901 def : Pat<(i16 (zext VK1:$src)),
1902 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001903 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
1904 sub_16bit)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00001905 def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
1906 (COPY_TO_REGCLASS VK1:$src, VK16)>;
1907 def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
1908 (COPY_TO_REGCLASS VK1:$src, VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001909}
Robert Khasanov74acbb72014-07-23 14:49:42 +00001910let Predicates = [HasBWI] in {
1911 def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
1912 (COPY_TO_REGCLASS VK1:$src, VK32)>;
1913 def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
1914 (COPY_TO_REGCLASS VK1:$src, VK64)>;
1915}
1916
1917
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001918// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
Elena Demikhovsky75d14892015-05-10 10:33:32 +00001919let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001920 // GR from/to 8-bit mask without native support
1921 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1922 (COPY_TO_REGCLASS
1923 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)),
1924 VK8)>;
1925 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1926 (EXTRACT_SUBREG
1927 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
1928 sub_8bit)>;
Elena Demikhovsky75d14892015-05-10 10:33:32 +00001929}
1930let Predicates = [HasAVX512] in {
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001931 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001932 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001933 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001934 (COPY_TO_REGCLASS VK8:$src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001935}
1936let Predicates = [HasBWI] in {
1937 def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))),
1938 (COPY_TO_REGCLASS VK32:$src, VK1)>;
1939 def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))),
1940 (COPY_TO_REGCLASS VK64:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001941}
1942
1943// Mask unary operation
1944// - KNOT
1945multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001946 RegisterClass KRC, SDPatternOperator OpNode,
1947 Predicate prd> {
1948 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001949 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001950 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001951 [(set KRC:$dst, (OpNode KRC:$src))]>;
1952}
1953
Robert Khasanov74acbb72014-07-23 14:49:42 +00001954multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
1955 SDPatternOperator OpNode> {
1956 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
1957 HasDQI>, VEX, PD;
1958 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
1959 HasAVX512>, VEX, PS;
1960 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
1961 HasBWI>, VEX, PD, VEX_W;
1962 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
1963 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001964}
1965
Robert Khasanov74acbb72014-07-23 14:49:42 +00001966defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001967
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001968multiclass avx512_mask_unop_int<string IntName, string InstName> {
1969 let Predicates = [HasAVX512] in
1970 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1971 (i16 GR16:$src)),
1972 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1973 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
1974}
1975defm : avx512_mask_unop_int<"knot", "KNOT">;
1976
Robert Khasanov74acbb72014-07-23 14:49:42 +00001977let Predicates = [HasDQI] in
1978def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
1979let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001980def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001981let Predicates = [HasBWI] in
1982def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
1983let Predicates = [HasBWI] in
1984def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
1985
1986// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00001987let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001988def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
1989 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001990def : Pat<(not VK8:$src),
1991 (COPY_TO_REGCLASS
1992 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001993}
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001994def : Pat<(xor VK4:$src1, (v4i1 immAllOnesV)),
1995 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src1, VK16)), VK4)>;
1996def : Pat<(xor VK2:$src1, (v2i1 immAllOnesV)),
1997 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src1, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001998
1999// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002000// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002001multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002002 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002003 Predicate prd, bit IsCommutable> {
2004 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002005 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2006 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002007 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002008 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2009}
2010
Robert Khasanov595683d2014-07-28 13:46:45 +00002011multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002012 SDPatternOperator OpNode, bit IsCommutable> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002013 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002014 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002015 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002016 HasAVX512, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002017 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002018 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002019 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002020 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002021}
2022
2023def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2024def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
2025
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002026defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2027defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2028defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor, 1>;
2029defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2030defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn, 0>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002031
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002032multiclass avx512_mask_binop_int<string IntName, string InstName> {
2033 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002034 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2035 (i16 GR16:$src1), (i16 GR16:$src2)),
2036 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2037 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2038 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002039}
2040
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002041defm : avx512_mask_binop_int<"kand", "KAND">;
2042defm : avx512_mask_binop_int<"kandn", "KANDN">;
2043defm : avx512_mask_binop_int<"kor", "KOR">;
2044defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2045defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002046
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002047multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002048 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2049 // for the DQI set, this type is legal and KxxxB instruction is used
2050 let Predicates = [NoDQI] in
2051 def : Pat<(OpNode VK8:$src1, VK8:$src2),
2052 (COPY_TO_REGCLASS
2053 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2054 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2055
2056 // All types smaller than 8 bits require conversion anyway
2057 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2058 (COPY_TO_REGCLASS (Inst
2059 (COPY_TO_REGCLASS VK1:$src1, VK16),
2060 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2061 def : Pat<(OpNode VK2:$src1, VK2:$src2),
2062 (COPY_TO_REGCLASS (Inst
2063 (COPY_TO_REGCLASS VK2:$src1, VK16),
2064 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
2065 def : Pat<(OpNode VK4:$src1, VK4:$src2),
2066 (COPY_TO_REGCLASS (Inst
2067 (COPY_TO_REGCLASS VK4:$src1, VK16),
2068 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002069}
2070
2071defm : avx512_binop_pat<and, KANDWrr>;
2072defm : avx512_binop_pat<andn, KANDNWrr>;
2073defm : avx512_binop_pat<or, KORWrr>;
2074defm : avx512_binop_pat<xnor, KXNORWrr>;
2075defm : avx512_binop_pat<xor, KXORWrr>;
2076
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002077def : Pat<(xor (xor VK16:$src1, VK16:$src2), (v16i1 immAllOnesV)),
2078 (KXNORWrr VK16:$src1, VK16:$src2)>;
2079def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
2080 (KXNORBrr VK8:$src1, VK8:$src2)>;
2081def : Pat<(xor (xor VK32:$src1, VK32:$src2), (v32i1 immAllOnesV)),
2082 (KXNORDrr VK32:$src1, VK32:$src2)>;
2083def : Pat<(xor (xor VK64:$src1, VK64:$src2), (v64i1 immAllOnesV)),
2084 (KXNORQrr VK64:$src1, VK64:$src2)>;
2085
2086let Predicates = [NoDQI] in
2087def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
2088 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK8:$src1, VK16),
2089 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2090
2091def : Pat<(xor (xor VK4:$src1, VK4:$src2), (v4i1 immAllOnesV)),
2092 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK4:$src1, VK16),
2093 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK4)>;
2094
2095def : Pat<(xor (xor VK2:$src1, VK2:$src2), (v2i1 immAllOnesV)),
2096 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK2:$src1, VK16),
2097 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK2)>;
2098
2099def : Pat<(xor (xor VK1:$src1, VK1:$src2), (i1 1)),
2100 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
2101 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2102
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002103// Mask unpacking
2104multiclass avx512_mask_unpck<bits<8> opc, string OpcodeStr,
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002105 RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002106 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002107 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002108 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002109 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002110}
2111
2112multiclass avx512_mask_unpck_bw<bits<8> opc, string OpcodeStr> {
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002113 defm BW : avx512_mask_unpck<opc, !strconcat(OpcodeStr, "bw"), VK16>,
Craig Topperae11aed2014-01-14 07:41:20 +00002114 VEX_4V, VEX_L, PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002115}
2116
2117defm KUNPCK : avx512_mask_unpck_bw<0x4b, "kunpck">;
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002118def : Pat<(v16i1 (concat_vectors (v8i1 VK8:$src1), (v8i1 VK8:$src2))),
2119 (KUNPCKBWrr (COPY_TO_REGCLASS VK8:$src2, VK16),
2120 (COPY_TO_REGCLASS VK8:$src1, VK16))>;
2121
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002122
2123multiclass avx512_mask_unpck_int<string IntName, string InstName> {
2124 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002125 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_bw")
2126 (i16 GR16:$src1), (i16 GR16:$src2)),
2127 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"BWrr")
2128 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2129 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002130}
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002131defm : avx512_mask_unpck_int<"kunpck", "KUNPCK">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002132
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002133// Mask bit testing
2134multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2135 SDNode OpNode> {
2136 let Predicates = [HasAVX512], Defs = [EFLAGS] in
2137 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002138 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002139 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2140}
2141
2142multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode> {
2143 defm W : avx512_mask_testop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002144 VEX, PS;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002145 let Predicates = [HasDQI] in
2146 defm B : avx512_mask_testop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2147 VEX, PD;
2148 let Predicates = [HasBWI] in {
2149 defm Q : avx512_mask_testop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2150 VEX, PS, VEX_W;
2151 defm D : avx512_mask_testop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2152 VEX, PD, VEX_W;
2153 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002154}
2155
2156defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002157
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002158// Mask shift
2159multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2160 SDNode OpNode> {
2161 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002162 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002163 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002164 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002165 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2166}
2167
2168multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2169 SDNode OpNode> {
2170 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002171 VEX, TAPD, VEX_W;
2172 let Predicates = [HasDQI] in
2173 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2174 VEX, TAPD;
2175 let Predicates = [HasBWI] in {
2176 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2177 VEX, TAPD, VEX_W;
2178 let Predicates = [HasDQI] in
2179 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2180 VEX, TAPD;
2181 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002182}
2183
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002184defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2185defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002186
2187// Mask setting all 0s or 1s
2188multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2189 let Predicates = [HasAVX512] in
2190 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2191 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2192 [(set KRC:$dst, (VT Val))]>;
2193}
2194
2195multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002196 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002197 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002198 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2199 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002200}
2201
2202defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2203defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2204
2205// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2206let Predicates = [HasAVX512] in {
2207 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
2208 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002209 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2210 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002211 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002212 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2213 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002214}
2215def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 0))),
2216 (v8i1 (COPY_TO_REGCLASS VK16:$src, VK8))>;
2217
2218def : Pat<(v16i1 (insert_subvector undef, (v8i1 VK8:$src), (iPTR 0))),
2219 (v16i1 (COPY_TO_REGCLASS VK8:$src, VK16))>;
2220
2221def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2222 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
2223
Robert Khasanov5aa44452014-09-30 11:41:54 +00002224let Predicates = [HasVLX] in {
2225 def : Pat<(v8i1 (insert_subvector undef, (v4i1 VK4:$src), (iPTR 0))),
2226 (v8i1 (COPY_TO_REGCLASS VK4:$src, VK8))>;
2227 def : Pat<(v8i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))),
2228 (v8i1 (COPY_TO_REGCLASS VK2:$src, VK8))>;
Elena Demikhovskyde05f102015-03-05 15:11:35 +00002229 def : Pat<(v4i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))),
2230 (v4i1 (COPY_TO_REGCLASS VK2:$src, VK4))>;
Robert Khasanov5aa44452014-09-30 11:41:54 +00002231 def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
2232 (v4i1 (COPY_TO_REGCLASS VK8:$src, VK4))>;
2233 def : Pat<(v2i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
2234 (v2i1 (COPY_TO_REGCLASS VK8:$src, VK2))>;
2235}
2236
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002237def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002238 (v8i1 (COPY_TO_REGCLASS
2239 (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16),
2240 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002241
2242def : Pat<(v8i1 (X86vsrli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002243 (v8i1 (COPY_TO_REGCLASS
2244 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16),
2245 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovskyde05f102015-03-05 15:11:35 +00002246
2247def : Pat<(v4i1 (X86vshli VK4:$src, (i8 imm:$imm))),
2248 (v4i1 (COPY_TO_REGCLASS
2249 (KSHIFTLWri (COPY_TO_REGCLASS VK4:$src, VK16),
2250 (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>;
2251
2252def : Pat<(v4i1 (X86vsrli VK4:$src, (i8 imm:$imm))),
2253 (v4i1 (COPY_TO_REGCLASS
2254 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16),
2255 (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>;
2256
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002257//===----------------------------------------------------------------------===//
2258// AVX-512 - Aligned and unaligned load and store
2259//
2260
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002261
2262multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002263 PatFrag ld_frag, PatFrag mload,
2264 bit IsReMaterializable = 1> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002265 let hasSideEffects = 0 in {
2266 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002267 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002268 _.ExeDomain>, EVEX;
2269 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2270 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002271 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002272 "${dst} {${mask}} {z}, $src}"), [], _.ExeDomain>,
2273 EVEX, EVEX_KZ;
2274
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002275 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
2276 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002277 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002278 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002279 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2280 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002281
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002282 let Constraints = "$src0 = $dst" in {
2283 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2284 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2285 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2286 "${dst} {${mask}}, $src1}"),
2287 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2288 (_.VT _.RC:$src1),
2289 (_.VT _.RC:$src0))))], _.ExeDomain>,
2290 EVEX, EVEX_K;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002291 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002292 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2293 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002294 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2295 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002296 [(set _.RC:$dst, (_.VT
2297 (vselect _.KRCWM:$mask,
2298 (_.VT (bitconvert (ld_frag addr:$src1))),
2299 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002300 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002301 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002302 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2303 (ins _.KRCWM:$mask, _.MemOp:$src),
2304 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2305 "${dst} {${mask}} {z}, $src}",
2306 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2307 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2308 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002309 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002310 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2311 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2312
2313 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2314 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2315
2316 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2317 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2318 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002319}
2320
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002321multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2322 AVX512VLVectorVTInfo _,
2323 Predicate prd,
2324 bit IsReMaterializable = 1> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002325 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002326 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002327 masked_load_aligned512, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002328
2329 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002330 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002331 masked_load_aligned256, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002332 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002333 masked_load_aligned128, IsReMaterializable>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002334 }
2335}
2336
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002337multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2338 AVX512VLVectorVTInfo _,
2339 Predicate prd,
2340 bit IsReMaterializable = 1> {
2341 let Predicates = [prd] in
2342 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002343 masked_load_unaligned, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002344
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002345 let Predicates = [prd, HasVLX] in {
2346 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002347 masked_load_unaligned, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002348 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002349 masked_load_unaligned, IsReMaterializable>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002350 }
2351}
2352
2353multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002354 PatFrag st_frag, PatFrag mstore> {
Craig Topper9fdd0782015-01-15 09:37:15 +00002355 let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002356 def rr_alt : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2357 OpcodeStr # "\t{$src, $dst|$dst, $src}", [],
2358 _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002359 let Constraints = "$src1 = $dst" in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002360 def rrk_alt : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2361 (ins _.RC:$src1, _.KRCWM:$mask, _.RC:$src2),
2362 OpcodeStr #
2363 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}",
2364 [], _.ExeDomain>, EVEX, EVEX_K;
2365 def rrkz_alt : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2366 (ins _.KRCWM:$mask, _.RC:$src),
2367 OpcodeStr #
2368 "\t{$src, ${dst} {${mask}} {z}|" #
2369 "${dst} {${mask}} {z}, $src}",
2370 [], _.ExeDomain>, EVEX, EVEX_KZ;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002371 }
2372 let mayStore = 1 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002373 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002374 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002375 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002376 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002377 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2378 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2379 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002380 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002381
2382 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2383 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2384 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002385}
2386
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002387
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002388multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2389 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002390 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002391 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2392 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002393
2394 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002395 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2396 masked_store_unaligned>, EVEX_V256;
2397 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2398 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002399 }
2400}
2401
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002402multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2403 AVX512VLVectorVTInfo _, Predicate prd> {
2404 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002405 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2406 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002407
2408 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002409 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2410 masked_store_aligned256>, EVEX_V256;
2411 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2412 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002413 }
2414}
2415
2416defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2417 HasAVX512>,
2418 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2419 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2420
2421defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2422 HasAVX512>,
2423 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2424 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2425
2426defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512>,
2427 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002428 PS, EVEX_CD8<32, CD8VF>;
2429
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002430defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512, 0>,
2431 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2432 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002433
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002434def: Pat<(v8f64 (int_x86_avx512_mask_loadu_pd_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002435 (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002436 (VMOVUPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002437
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002438def: Pat<(v16f32 (int_x86_avx512_mask_loadu_ps_512 addr:$ptr,
2439 (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)),
2440 (VMOVUPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002441
Adam Nemet3e8b22b2015-01-16 18:50:09 +00002442def: Pat<(v8f64 (int_x86_avx512_mask_load_pd_512 addr:$ptr,
2443 (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)),
2444 (VMOVAPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
2445
2446def: Pat<(v16f32 (int_x86_avx512_mask_load_ps_512 addr:$ptr,
2447 (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)),
2448 (VMOVAPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
2449
2450def: Pat<(v8f64 (int_x86_avx512_mask_load_pd_512 addr:$ptr,
2451 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
2452 (VMOVAPDZrm addr:$ptr)>;
2453
2454def: Pat<(v16f32 (int_x86_avx512_mask_load_ps_512 addr:$ptr,
2455 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
2456 (VMOVAPSZrm addr:$ptr)>;
2457
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002458def: Pat<(int_x86_avx512_mask_storeu_ps_512 addr:$ptr, (v16f32 VR512:$src),
2459 GR16:$mask),
2460 (VMOVUPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
2461 VR512:$src)>;
2462def: Pat<(int_x86_avx512_mask_storeu_pd_512 addr:$ptr, (v8f64 VR512:$src),
2463 GR8:$mask),
2464 (VMOVUPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
2465 VR512:$src)>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002466
Adam Nemet3e8b22b2015-01-16 18:50:09 +00002467def: Pat<(int_x86_avx512_mask_store_ps_512 addr:$ptr, (v16f32 VR512:$src),
2468 GR16:$mask),
2469 (VMOVAPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
2470 VR512:$src)>;
2471def: Pat<(int_x86_avx512_mask_store_pd_512 addr:$ptr, (v8f64 VR512:$src),
2472 GR8:$mask),
2473 (VMOVAPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
2474 VR512:$src)>;
2475
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002476let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002477def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8f32 VR256:$src)),
2478 (VMOVUPSZmrk addr:$ptr,
2479 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)),
2480 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256:$src, sub_ymm))>;
2481
2482def: Pat<(v8f32 (masked_load addr:$ptr, VK8WM:$mask, undef)),
2483 (v8f32 (EXTRACT_SUBREG (v16f32 (VMOVUPSZrmkz
2484 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
2485
Elena Demikhovskyfb73ca52014-12-19 23:27:57 +00002486def: Pat<(v8f32 (masked_load addr:$ptr, VK8WM:$mask, (v8f32 VR256:$src0))),
2487 (v8f32 (EXTRACT_SUBREG (v16f32 (VMOVUPSZrmk
2488 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256:$src0, sub_ymm),
2489 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002490}
Elena Demikhovskyfb73ca52014-12-19 23:27:57 +00002491
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002492defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2493 HasAVX512>,
2494 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2495 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002496
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002497defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2498 HasAVX512>,
2499 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2500 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002501
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002502defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2503 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002504 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2505
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002506defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2507 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002508 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2509
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002510defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512>,
2511 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002512 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2513
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002514defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512>,
2515 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002516 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002517
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002518def: Pat<(v16i32 (int_x86_avx512_mask_loadu_d_512 addr:$ptr,
2519 (v16i32 immAllZerosV), GR16:$mask)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002520 (VMOVDQU32Zrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002521
2522def: Pat<(v8i64 (int_x86_avx512_mask_loadu_q_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002523 (bc_v8i64 (v16i32 immAllZerosV)), GR8:$mask)),
2524 (VMOVDQU64Zrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002525
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002526def: Pat<(int_x86_avx512_mask_storeu_d_512 addr:$ptr, (v16i32 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002527 GR16:$mask),
2528 (VMOVDQU32Zmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002529 VR512:$src)>;
2530def: Pat<(int_x86_avx512_mask_storeu_q_512 addr:$ptr, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002531 GR8:$mask),
2532 (VMOVDQU64Zmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002533 VR512:$src)>;
2534
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002535let AddedComplexity = 20 in {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002536def : Pat<(v8i64 (vselect VK8WM:$mask, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002537 (bc_v8i64 (v16i32 immAllZerosV)))),
2538 (VMOVDQU64Zrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002539
2540def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002541 (v8i64 VR512:$src))),
2542 (VMOVDQU64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002543 VK8), VR512:$src)>;
2544
2545def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 VR512:$src),
2546 (v16i32 immAllZerosV))),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002547 (VMOVDQU32Zrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002548
2549def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002550 (v16i32 VR512:$src))),
2551 (VMOVDQU32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002552}
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002553// NoVLX patterns
2554let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002555def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8i32 VR256:$src)),
2556 (VMOVDQU32Zmrk addr:$ptr,
2557 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)),
2558 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256:$src, sub_ymm))>;
2559
2560def: Pat<(v8i32 (masked_load addr:$ptr, VK8WM:$mask, undef)),
2561 (v8i32 (EXTRACT_SUBREG (v16i32 (VMOVDQU32Zrmkz
2562 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002563}
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002564
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002565// Move Int Doubleword to Packed Double Int
2566//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002567def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002568 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002569 [(set VR128X:$dst,
2570 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
2571 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002572def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002573 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002574 [(set VR128X:$dst,
2575 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
2576 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002577def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002578 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002579 [(set VR128X:$dst,
2580 (v2i64 (scalar_to_vector GR64:$src)))],
2581 IIC_SSE_MOVDQ>, EVEX, VEX_W, VEX_LIG;
Craig Topper88adf2a2013-10-12 05:41:08 +00002582let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002583def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002584 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002585 [(set FR64:$dst, (bitconvert GR64:$src))],
2586 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002587def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002588 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002589 [(set GR64:$dst, (bitconvert FR64:$src))],
2590 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002591}
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002592def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002593 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002594 [(store (i64 (bitconvert FR64:$src)), addr:$dst)],
2595 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
2596 EVEX_CD8<64, CD8VT1>;
2597
2598// Move Int Doubleword to Single Scalar
2599//
Craig Topper88adf2a2013-10-12 05:41:08 +00002600let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002601def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002602 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002603 [(set FR32X:$dst, (bitconvert GR32:$src))],
2604 IIC_SSE_MOVDQ>, EVEX, VEX_LIG;
2605
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002606def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002607 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002608 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
2609 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002610}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002611
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002612// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002613//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002614def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002615 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002616 [(set GR32:$dst, (vector_extract (v4i32 VR128X:$src),
2617 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
2618 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002619def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002620 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002621 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002622 [(store (i32 (vector_extract (v4i32 VR128X:$src),
2623 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
2624 EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
2625
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002626// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002627//
2628def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002629 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002630 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
2631 (iPTR 0)))],
Craig Topperae11aed2014-01-14 07:41:20 +00002632 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_LIG, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002633 Requires<[HasAVX512, In64BitMode]>;
2634
Elena Demikhovsky85aeffa2013-10-03 12:03:26 +00002635def VMOVPQIto64Zmr : I<0xD6, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002636 (ins i64mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002637 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002638 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
2639 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topperae11aed2014-01-14 07:41:20 +00002640 EVEX, PD, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002641 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
2642
2643// Move Scalar Single to Double Int
2644//
Craig Topper88adf2a2013-10-12 05:41:08 +00002645let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002646def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002647 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002648 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002649 [(set GR32:$dst, (bitconvert FR32X:$src))],
2650 IIC_SSE_MOVD_ToGP>, EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002651def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002652 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002653 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002654 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
2655 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002656}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002657
2658// Move Quadword Int to Packed Quadword Int
2659//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002660def VMOVQI2PQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002661 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002662 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002663 [(set VR128X:$dst,
2664 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
2665 EVEX, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
2666
2667//===----------------------------------------------------------------------===//
2668// AVX-512 MOVSS, MOVSD
2669//===----------------------------------------------------------------------===//
2670
Michael Liao5bf95782014-12-04 05:20:33 +00002671multiclass avx512_move_scalar <string asm, RegisterClass RC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002672 SDNode OpNode, ValueType vt,
2673 X86MemOperand x86memop, PatFrag mem_pat> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002674 let hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00002675 def rr : SI<0x10, MRMSrcReg, (outs VR128X:$dst), (ins VR128X:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002676 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002677 [(set VR128X:$dst, (vt (OpNode VR128X:$src1,
2678 (scalar_to_vector RC:$src2))))],
2679 IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002680 let Constraints = "$src1 = $dst" in
2681 def rrk : SI<0x10, MRMSrcReg, (outs VR128X:$dst),
2682 (ins VR128X:$src1, VK1WM:$mask, RC:$src2, RC:$src3),
2683 !strconcat(asm,
Craig Topperedb09112014-11-25 20:11:23 +00002684 "\t{$src3, $src2, $dst {${mask}}|$dst {${mask}}, $src2, $src3}"),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002685 [], IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002686 def rm : SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002687 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002688 [(set RC:$dst, (mem_pat addr:$src))], IIC_SSE_MOV_S_RM>,
2689 EVEX, VEX_LIG;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002690 let mayStore = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002691 def mr: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002692 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002693 [(store RC:$src, addr:$dst)], IIC_SSE_MOV_S_MR>,
2694 EVEX, VEX_LIG;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002695 def mrk: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, VK1WM:$mask, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002696 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002697 [], IIC_SSE_MOV_S_MR>,
2698 EVEX, VEX_LIG, EVEX_K;
2699 } // mayStore
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002700 } //hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002701}
2702
2703let ExeDomain = SSEPackedSingle in
Elena Demikhovskycf088092013-12-11 14:31:04 +00002704defm VMOVSSZ : avx512_move_scalar<"movss", FR32X, X86Movss, v4f32, f32mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002705 loadf32>, XS, EVEX_CD8<32, CD8VT1>;
2706
2707let ExeDomain = SSEPackedDouble in
Elena Demikhovskycf088092013-12-11 14:31:04 +00002708defm VMOVSDZ : avx512_move_scalar<"movsd", FR64X, X86Movsd, v2f64, f64mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002709 loadf64>, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
2710
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002711def : Pat<(f32 (X86select VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
2712 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
2713 VK1WM:$mask, (f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
2714
2715def : Pat<(f64 (X86select VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
2716 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
2717 VK1WM:$mask, (f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002718
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002719def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
2720 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
2721 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2722
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002723// For the disassembler
Craig Topper3484fc22014-01-05 04:17:28 +00002724let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002725 def VMOVSSZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
2726 (ins VR128X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002727 "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002728 IIC_SSE_MOV_S_RR>,
2729 XS, EVEX_4V, VEX_LIG;
2730 def VMOVSDZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
2731 (ins VR128X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002732 "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002733 IIC_SSE_MOV_S_RR>,
2734 XD, EVEX_4V, VEX_LIG, VEX_W;
2735}
2736
2737let Predicates = [HasAVX512] in {
2738 let AddedComplexity = 15 in {
2739 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
2740 // MOVS{S,D} to the lower bits.
2741 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
2742 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
2743 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
2744 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2745 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
2746 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2747 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
2748 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
2749
2750 // Move low f32 and clear high bits.
2751 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
2752 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00002753 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002754 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
2755 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
2756 (SUBREG_TO_REG (i32 0),
2757 (VMOVSSZrr (v4i32 (V_SET0)),
2758 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
2759 }
2760
2761 let AddedComplexity = 20 in {
2762 // MOVSSrm zeros the high parts of the register; represent this
2763 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2764 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
2765 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2766 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
2767 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2768 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
2769 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2770
2771 // MOVSDrm zeros the high parts of the register; represent this
2772 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2773 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
2774 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2775 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
2776 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2777 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
2778 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2779 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
2780 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2781 def : Pat<(v2f64 (X86vzload addr:$src)),
2782 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2783
2784 // Represent the same patterns above but in the form they appear for
2785 // 256-bit types
2786 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
2787 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00002788 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002789 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
2790 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
2791 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
2792 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
2793 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
2794 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
2795 }
2796 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
2797 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
2798 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
2799 FR32X:$src)), sub_xmm)>;
2800 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
2801 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
2802 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
2803 FR64X:$src)), sub_xmm)>;
2804 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
2805 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00002806 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002807
2808 // Move low f64 and clear high bits.
2809 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
2810 (SUBREG_TO_REG (i32 0),
2811 (VMOVSDZrr (v2f64 (V_SET0)),
2812 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
2813
2814 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
2815 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
2816 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
2817
2818 // Extract and store.
2819 def : Pat<(store (f32 (vector_extract (v4f32 VR128X:$src), (iPTR 0))),
2820 addr:$dst),
2821 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
2822 def : Pat<(store (f64 (vector_extract (v2f64 VR128X:$src), (iPTR 0))),
2823 addr:$dst),
2824 (VMOVSDZmr addr:$dst, (COPY_TO_REGCLASS (v2f64 VR128X:$src), FR64X))>;
2825
2826 // Shuffle with VMOVSS
2827 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
2828 (VMOVSSZrr (v4i32 VR128X:$src1),
2829 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
2830 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
2831 (VMOVSSZrr (v4f32 VR128X:$src1),
2832 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
2833
2834 // 256-bit variants
2835 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
2836 (SUBREG_TO_REG (i32 0),
2837 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
2838 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
2839 sub_xmm)>;
2840 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
2841 (SUBREG_TO_REG (i32 0),
2842 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
2843 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
2844 sub_xmm)>;
2845
2846 // Shuffle with VMOVSD
2847 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
2848 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2849 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
2850 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2851 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
2852 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2853 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
2854 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2855
2856 // 256-bit variants
2857 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
2858 (SUBREG_TO_REG (i32 0),
2859 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
2860 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
2861 sub_xmm)>;
2862 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
2863 (SUBREG_TO_REG (i32 0),
2864 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
2865 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
2866 sub_xmm)>;
2867
2868 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
2869 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2870 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
2871 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2872 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
2873 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2874 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
2875 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2876}
2877
2878let AddedComplexity = 15 in
2879def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
2880 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002881 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00002882 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002883 (v2i64 VR128X:$src))))],
2884 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
2885
2886let AddedComplexity = 20 in
2887def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
2888 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002889 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002890 [(set VR128X:$dst, (v2i64 (X86vzmovl
2891 (loadv2i64 addr:$src))))],
2892 IIC_SSE_MOVDQ>, EVEX, VEX_W,
2893 EVEX_CD8<8, CD8VT8>;
2894
2895let Predicates = [HasAVX512] in {
2896 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
2897 let AddedComplexity = 20 in {
2898 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
2899 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00002900 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
2901 (VMOV64toPQIZrr GR64:$src)>;
2902 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
2903 (VMOVDI2PDIZrr GR32:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00002904
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002905 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
2906 (VMOVDI2PDIZrm addr:$src)>;
2907 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
2908 (VMOVDI2PDIZrm addr:$src)>;
2909 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
2910 (VMOVZPQILo2PQIZrm addr:$src)>;
2911 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
2912 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00002913 def : Pat<(v2i64 (X86vzload addr:$src)),
2914 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002915 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00002916
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002917 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
2918 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
2919 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
2920 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
2921 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
2922 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
2923 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
2924}
2925
2926def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
2927 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
2928
2929def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
2930 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
2931
2932def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
2933 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
2934
2935def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
2936 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
2937
2938//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00002939// AVX-512 - Non-temporals
2940//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00002941let SchedRW = [WriteLoad] in {
2942 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
2943 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
2944 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
2945 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
2946 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00002947
Robert Khasanoved882972014-08-13 10:46:00 +00002948 let Predicates = [HasAVX512, HasVLX] in {
2949 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
2950 (ins i256mem:$src),
2951 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
2952 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
2953 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00002954
Robert Khasanoved882972014-08-13 10:46:00 +00002955 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
2956 (ins i128mem:$src),
2957 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
2958 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
2959 EVEX_CD8<64, CD8VF>;
2960 }
Adam Nemetefd07852014-06-18 16:51:10 +00002961}
2962
Robert Khasanoved882972014-08-13 10:46:00 +00002963multiclass avx512_movnt<bits<8> opc, string OpcodeStr, PatFrag st_frag,
2964 ValueType OpVT, RegisterClass RC, X86MemOperand memop,
2965 Domain d, InstrItinClass itin = IIC_SSE_MOVNT> {
2966 let SchedRW = [WriteStore], mayStore = 1,
2967 AddedComplexity = 400 in
2968 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins memop:$dst, RC:$src),
2969 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2970 [(st_frag (OpVT RC:$src), addr:$dst)], d, itin>, EVEX;
2971}
2972
2973multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr, PatFrag st_frag,
2974 string elty, string elsz, string vsz512,
2975 string vsz256, string vsz128, Domain d,
2976 Predicate prd, InstrItinClass itin = IIC_SSE_MOVNT> {
2977 let Predicates = [prd] in
2978 defm Z : avx512_movnt<opc, OpcodeStr, st_frag,
2979 !cast<ValueType>("v"##vsz512##elty##elsz), VR512,
2980 !cast<X86MemOperand>(elty##"512mem"), d, itin>,
2981 EVEX_V512;
2982
2983 let Predicates = [prd, HasVLX] in {
2984 defm Z256 : avx512_movnt<opc, OpcodeStr, st_frag,
2985 !cast<ValueType>("v"##vsz256##elty##elsz), VR256X,
2986 !cast<X86MemOperand>(elty##"256mem"), d, itin>,
2987 EVEX_V256;
2988
2989 defm Z128 : avx512_movnt<opc, OpcodeStr, st_frag,
2990 !cast<ValueType>("v"##vsz128##elty##elsz), VR128X,
2991 !cast<X86MemOperand>(elty##"128mem"), d, itin>,
2992 EVEX_V128;
2993 }
2994}
2995
2996defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", alignednontemporalstore,
2997 "i", "64", "8", "4", "2", SSEPackedInt,
2998 HasAVX512>, PD, EVEX_CD8<64, CD8VF>;
2999
3000defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", alignednontemporalstore,
3001 "f", "64", "8", "4", "2", SSEPackedDouble,
3002 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
3003
3004defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", alignednontemporalstore,
3005 "f", "32", "16", "8", "4", SSEPackedSingle,
3006 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
3007
Adam Nemet7f62b232014-06-10 16:39:53 +00003008//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003009// AVX-512 - Integer arithmetic
3010//
3011multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003012 X86VectorVTInfo _, OpndItins itins,
3013 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003014 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00003015 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3016 "$src2, $src1", "$src1, $src2",
3017 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003018 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003019 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003020
Robert Khasanov545d1b72014-10-14 14:36:19 +00003021 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00003022 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00003023 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3024 "$src2, $src1", "$src1, $src2",
3025 (_.VT (OpNode _.RC:$src1,
3026 (bitconvert (_.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003027 itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00003028 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003029}
3030
3031multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3032 X86VectorVTInfo _, OpndItins itins,
3033 bit IsCommutable = 0> :
3034 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
3035 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00003036 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00003037 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3038 "${src2}"##_.BroadcastStr##", $src1",
3039 "$src1, ${src2}"##_.BroadcastStr,
3040 (_.VT (OpNode _.RC:$src1,
3041 (X86VBroadcast
3042 (_.ScalarLdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003043 itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00003044 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003045}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003046
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003047multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3048 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3049 Predicate prd, bit IsCommutable = 0> {
3050 let Predicates = [prd] in
3051 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3052 IsCommutable>, EVEX_V512;
3053
3054 let Predicates = [prd, HasVLX] in {
3055 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3056 IsCommutable>, EVEX_V256;
3057 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3058 IsCommutable>, EVEX_V128;
3059 }
3060}
3061
Robert Khasanov545d1b72014-10-14 14:36:19 +00003062multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3063 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3064 Predicate prd, bit IsCommutable = 0> {
3065 let Predicates = [prd] in
3066 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3067 IsCommutable>, EVEX_V512;
3068
3069 let Predicates = [prd, HasVLX] in {
3070 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3071 IsCommutable>, EVEX_V256;
3072 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3073 IsCommutable>, EVEX_V128;
3074 }
3075}
3076
3077multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3078 OpndItins itins, Predicate prd,
3079 bit IsCommutable = 0> {
3080 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3081 itins, prd, IsCommutable>,
3082 VEX_W, EVEX_CD8<64, CD8VF>;
3083}
3084
3085multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3086 OpndItins itins, Predicate prd,
3087 bit IsCommutable = 0> {
3088 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3089 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3090}
3091
3092multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3093 OpndItins itins, Predicate prd,
3094 bit IsCommutable = 0> {
3095 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3096 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3097}
3098
3099multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3100 OpndItins itins, Predicate prd,
3101 bit IsCommutable = 0> {
3102 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3103 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3104}
3105
3106multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3107 SDNode OpNode, OpndItins itins, Predicate prd,
3108 bit IsCommutable = 0> {
3109 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr, OpNode, itins, prd,
3110 IsCommutable>;
3111
3112 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr, OpNode, itins, prd,
3113 IsCommutable>;
3114}
3115
3116multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3117 SDNode OpNode, OpndItins itins, Predicate prd,
3118 bit IsCommutable = 0> {
3119 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr, OpNode, itins, prd,
3120 IsCommutable>;
3121
3122 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr, OpNode, itins, prd,
3123 IsCommutable>;
3124}
3125
3126multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3127 bits<8> opc_d, bits<8> opc_q,
3128 string OpcodeStr, SDNode OpNode,
3129 OpndItins itins, bit IsCommutable = 0> {
3130 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3131 itins, HasAVX512, IsCommutable>,
3132 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3133 itins, HasBWI, IsCommutable>;
3134}
3135
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003136multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
3137 SDNode OpNode,X86VectorVTInfo _Src,
3138 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
3139 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
3140 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
3141 "$src2, $src1","$src1, $src2",
3142 (_Dst.VT (OpNode
3143 (_Src.VT _Src.RC:$src1),
3144 (_Src.VT _Src.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003145 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003146 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003147 let mayLoad = 1 in {
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003148 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3149 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3150 "$src2, $src1", "$src1, $src2",
3151 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3152 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003153 itins.rm>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003154 AVX512BIBase, EVEX_4V;
3155
3156 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3157 (ins _Src.RC:$src1, _Dst.ScalarMemOp:$src2),
3158 OpcodeStr,
3159 "${src2}"##_Dst.BroadcastStr##", $src1",
3160 "$src1, ${src2}"##_Dst.BroadcastStr,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003161 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003162 (_Dst.VT (X86VBroadcast
3163 (_Dst.ScalarLdFrag addr:$src2)))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003164 itins.rm>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003165 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003166 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003167}
3168
Robert Khasanov545d1b72014-10-14 14:36:19 +00003169defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3170 SSE_INTALU_ITINS_P, 1>;
3171defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3172 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003173defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3174 SSE_INTALU_ITINS_P, HasBWI, 1>;
3175defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3176 SSE_INTALU_ITINS_P, HasBWI, 0>;
3177defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
3178 SSE_INTALU_ITINS_P, HasBWI, 1>;
3179defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
3180 SSE_INTALU_ITINS_P, HasBWI, 0>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003181defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmull", mul,
3182 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
3183defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmull", mul,
3184 SSE_INTALU_ITINS_P, HasBWI, 1>;
Robert Khasanov1a77f662014-10-14 15:13:56 +00003185defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmull", mul,
3186 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003187
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003188
3189multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
3190 SDNode OpNode, bit IsCommutable = 0> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003191
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003192 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3193 v16i32_info, v8i64_info, IsCommutable>,
3194 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3195 let Predicates = [HasVLX] in {
3196 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3197 v8i32x_info, v4i64x_info, IsCommutable>,
3198 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
3199 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3200 v4i32x_info, v2i64x_info, IsCommutable>,
3201 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3202 }
3203}
3204
3205defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
3206 X86pmuldq, 1>,T8PD;
3207defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
3208 X86pmuludq, 1>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003209
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003210multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3211 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
3212 let mayLoad = 1 in {
3213 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3214 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
3215 OpcodeStr,
3216 "${src2}"##_Src.BroadcastStr##", $src1",
3217 "$src1, ${src2}"##_Src.BroadcastStr,
3218 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3219 (_Src.VT (X86VBroadcast
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003220 (_Src.ScalarLdFrag addr:$src2))))))>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003221 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
3222 }
3223}
3224
3225multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3226 SDNode OpNode,X86VectorVTInfo _Src,
3227 X86VectorVTInfo _Dst> {
3228 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
3229 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
3230 "$src2, $src1","$src1, $src2",
3231 (_Dst.VT (OpNode
3232 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003233 (_Src.VT _Src.RC:$src2)))>,
3234 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003235 let mayLoad = 1 in {
3236 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3237 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3238 "$src2, $src1", "$src1, $src2",
3239 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003240 (bitconvert (_Src.LdFrag addr:$src2))))>,
3241 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003242 }
3243}
3244
3245multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3246 SDNode OpNode> {
3247 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3248 v32i16_info>,
3249 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3250 v32i16_info>, EVEX_V512;
3251 let Predicates = [HasVLX] in {
3252 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
3253 v16i16x_info>,
3254 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
3255 v16i16x_info>, EVEX_V256;
3256 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
3257 v8i16x_info>,
3258 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
3259 v8i16x_info>, EVEX_V128;
3260 }
3261}
3262multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
3263 SDNode OpNode> {
3264 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
3265 v64i8_info>, EVEX_V512;
3266 let Predicates = [HasVLX] in {
3267 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
3268 v32i8x_info>, EVEX_V256;
3269 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
3270 v16i8x_info>, EVEX_V128;
3271 }
3272}
3273let Predicates = [HasBWI] in {
3274 defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, PD;
3275 defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, T8PD;
3276 defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase, VEX_W;
3277 defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase, VEX_W;
3278}
3279
Robert Khasanov545d1b72014-10-14 14:36:19 +00003280defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxs", X86smax,
3281 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3282defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxs", X86smax,
3283 SSE_INTALU_ITINS_P, HasBWI, 1>;
3284defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", X86smax,
3285 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003286
Robert Khasanov545d1b72014-10-14 14:36:19 +00003287defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxu", X86umax,
3288 SSE_INTALU_ITINS_P, HasBWI, 1>;
3289defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxu", X86umax,
3290 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3291defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", X86umax,
3292 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003293
Robert Khasanov545d1b72014-10-14 14:36:19 +00003294defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpmins", X86smin,
3295 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3296defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpmins", X86smin,
3297 SSE_INTALU_ITINS_P, HasBWI, 1>;
3298defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", X86smin,
3299 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003300
Robert Khasanov545d1b72014-10-14 14:36:19 +00003301defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminu", X86umin,
3302 SSE_INTALU_ITINS_P, HasBWI, 1>;
3303defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminu", X86umin,
3304 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3305defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", X86umin,
3306 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003307
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003308def : Pat <(v16i32 (int_x86_avx512_mask_pmaxs_d_512 (v16i32 VR512:$src1),
3309 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3310 (VPMAXSDZrr VR512:$src1, VR512:$src2)>;
3311def : Pat <(v16i32 (int_x86_avx512_mask_pmaxu_d_512 (v16i32 VR512:$src1),
3312 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3313 (VPMAXUDZrr VR512:$src1, VR512:$src2)>;
3314def : Pat <(v8i64 (int_x86_avx512_mask_pmaxs_q_512 (v8i64 VR512:$src1),
3315 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3316 (VPMAXSQZrr VR512:$src1, VR512:$src2)>;
3317def : Pat <(v8i64 (int_x86_avx512_mask_pmaxu_q_512 (v8i64 VR512:$src1),
3318 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3319 (VPMAXUQZrr VR512:$src1, VR512:$src2)>;
3320def : Pat <(v16i32 (int_x86_avx512_mask_pmins_d_512 (v16i32 VR512:$src1),
3321 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3322 (VPMINSDZrr VR512:$src1, VR512:$src2)>;
3323def : Pat <(v16i32 (int_x86_avx512_mask_pminu_d_512 (v16i32 VR512:$src1),
3324 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3325 (VPMINUDZrr VR512:$src1, VR512:$src2)>;
3326def : Pat <(v8i64 (int_x86_avx512_mask_pmins_q_512 (v8i64 VR512:$src1),
3327 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3328 (VPMINSQZrr VR512:$src1, VR512:$src2)>;
3329def : Pat <(v8i64 (int_x86_avx512_mask_pminu_q_512 (v8i64 VR512:$src1),
3330 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3331 (VPMINUQZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003332//===----------------------------------------------------------------------===//
3333// AVX-512 - Unpack Instructions
3334//===----------------------------------------------------------------------===//
3335
3336multiclass avx512_unpack_fp<bits<8> opc, SDNode OpNode, ValueType vt,
3337 PatFrag mem_frag, RegisterClass RC,
3338 X86MemOperand x86memop, string asm,
3339 Domain d> {
3340 def rr : AVX512PI<opc, MRMSrcReg,
3341 (outs RC:$dst), (ins RC:$src1, RC:$src2),
3342 asm, [(set RC:$dst,
3343 (vt (OpNode RC:$src1, RC:$src2)))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00003344 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003345 def rm : AVX512PI<opc, MRMSrcMem,
3346 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
3347 asm, [(set RC:$dst,
3348 (vt (OpNode RC:$src1,
3349 (bitconvert (mem_frag addr:$src2)))))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00003350 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003351}
3352
Craig Topper820d4922015-02-09 04:04:50 +00003353defm VUNPCKHPSZ: avx512_unpack_fp<0x15, X86Unpckh, v16f32, loadv8f64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003354 VR512, f512mem, "vunpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00003355 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00003356defm VUNPCKHPDZ: avx512_unpack_fp<0x15, X86Unpckh, v8f64, loadv8f64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003357 VR512, f512mem, "vunpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00003358 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00003359defm VUNPCKLPSZ: avx512_unpack_fp<0x14, X86Unpckl, v16f32, loadv8f64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003360 VR512, f512mem, "vunpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00003361 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00003362defm VUNPCKLPDZ: avx512_unpack_fp<0x14, X86Unpckl, v8f64, loadv8f64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003363 VR512, f512mem, "vunpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00003364 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003365
3366multiclass avx512_unpack_int<bits<8> opc, string OpcodeStr, SDNode OpNode,
3367 ValueType OpVT, RegisterClass RC, PatFrag memop_frag,
3368 X86MemOperand x86memop> {
3369 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
3370 (ins RC:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003371 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00003372 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (OpVT RC:$src2))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003373 IIC_SSE_UNPCK>, EVEX_4V;
3374 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3375 (ins RC:$src1, x86memop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003376 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003377 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1),
3378 (bitconvert (memop_frag addr:$src2)))))],
3379 IIC_SSE_UNPCK>, EVEX_4V;
3380}
3381defm VPUNPCKLDQZ : avx512_unpack_int<0x62, "vpunpckldq", X86Unpckl, v16i32,
Craig Topper820d4922015-02-09 04:04:50 +00003382 VR512, loadv16i32, i512mem>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003383 EVEX_CD8<32, CD8VF>;
3384defm VPUNPCKLQDQZ : avx512_unpack_int<0x6C, "vpunpcklqdq", X86Unpckl, v8i64,
Craig Topper820d4922015-02-09 04:04:50 +00003385 VR512, loadv8i64, i512mem>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003386 VEX_W, EVEX_CD8<64, CD8VF>;
3387defm VPUNPCKHDQZ : avx512_unpack_int<0x6A, "vpunpckhdq", X86Unpckh, v16i32,
Craig Topper820d4922015-02-09 04:04:50 +00003388 VR512, loadv16i32, i512mem>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003389 EVEX_CD8<32, CD8VF>;
3390defm VPUNPCKHQDQZ : avx512_unpack_int<0x6D, "vpunpckhqdq", X86Unpckh, v8i64,
Craig Topper820d4922015-02-09 04:04:50 +00003391 VR512, loadv8i64, i512mem>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003392 VEX_W, EVEX_CD8<64, CD8VF>;
3393//===----------------------------------------------------------------------===//
3394// AVX-512 - PSHUFD
3395//
3396
3397multiclass avx512_pshuf_imm<bits<8> opc, string OpcodeStr, RegisterClass RC,
Michael Liao5bf95782014-12-04 05:20:33 +00003398 SDNode OpNode, PatFrag mem_frag,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003399 X86MemOperand x86memop, ValueType OpVT> {
3400 def ri : AVX512Ii8<opc, MRMSrcReg, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003401 (ins RC:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003402 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003403 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003404 [(set RC:$dst,
3405 (OpVT (OpNode RC:$src1, (i8 imm:$src2))))]>,
3406 EVEX;
3407 def mi : AVX512Ii8<opc, MRMSrcMem, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003408 (ins x86memop:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003409 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003410 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003411 [(set RC:$dst,
3412 (OpVT (OpNode (mem_frag addr:$src1),
3413 (i8 imm:$src2))))]>, EVEX;
3414}
3415
Craig Topper820d4922015-02-09 04:04:50 +00003416defm VPSHUFDZ : avx512_pshuf_imm<0x70, "vpshufd", VR512, X86PShufd, loadv16i32,
Craig Topperae11aed2014-01-14 07:41:20 +00003417 i512mem, v16i32>, PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003418
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003419//===----------------------------------------------------------------------===//
3420// AVX-512 Logical Instructions
3421//===----------------------------------------------------------------------===//
3422
Robert Khasanov545d1b72014-10-14 14:36:19 +00003423defm VPAND : avx512_binop_rm_vl_dq<0xDB, 0xDB, "vpand", and,
3424 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3425defm VPOR : avx512_binop_rm_vl_dq<0xEB, 0xEB, "vpor", or,
3426 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3427defm VPXOR : avx512_binop_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
3428 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3429defm VPANDN : avx512_binop_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00003430 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003431
3432//===----------------------------------------------------------------------===//
3433// AVX-512 FP arithmetic
3434//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003435multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3436 SDNode OpNode, SDNode VecNode, OpndItins itins,
3437 bit IsCommutable> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003438
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003439 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3440 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3441 "$src2, $src1", "$src1, $src2",
3442 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
3443 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003444 itins.rr, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003445
3446 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
3447 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3448 "$src2, $src1", "$src1, $src2",
3449 (VecNode (_.VT _.RC:$src1),
3450 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
3451 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003452 itins.rm, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003453 let isCodeGenOnly = 1, isCommutable = IsCommutable,
3454 Predicates = [HasAVX512] in {
3455 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
3456 (ins _.FRC:$src1, _.FRC:$src2),
3457 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3458 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
3459 itins.rr>;
3460 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
3461 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
3462 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3463 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
3464 (_.ScalarLdFrag addr:$src2)))], itins.rr>;
3465 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003466}
3467
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003468multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3469 SDNode VecNode, OpndItins itins, bit IsCommutable> {
3470
3471 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3472 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
3473 "$rc, $src2, $src1", "$src1, $src2, $rc",
3474 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003475 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003476 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003477}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003478multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3479 SDNode VecNode, OpndItins itins, bit IsCommutable> {
3480
3481 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3482 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003483 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003484 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003485 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003486}
3487
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003488multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
3489 SDNode VecNode,
3490 SizeItins itins, bit IsCommutable> {
3491 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3492 itins.s, IsCommutable>,
3493 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
3494 itins.s, IsCommutable>,
3495 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3496 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3497 itins.d, IsCommutable>,
3498 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
3499 itins.d, IsCommutable>,
3500 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3501}
3502
3503multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
3504 SDNode VecNode,
3505 SizeItins itins, bit IsCommutable> {
3506 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3507 itins.s, IsCommutable>,
3508 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
3509 itins.s, IsCommutable>,
3510 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3511 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3512 itins.d, IsCommutable>,
3513 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
3514 itins.d, IsCommutable>,
3515 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3516}
3517defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
3518defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_ALU_ITINS_S, 1>;
3519defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
3520defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_ALU_ITINS_S, 0>;
3521defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 1>;
3522defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 1>;
3523
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003524multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003525 X86VectorVTInfo _, bit IsCommutable> {
3526 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3527 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3528 "$src2, $src1", "$src1, $src2",
3529 (_.VT (OpNode _.RC:$src1, _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003530 let mayLoad = 1 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003531 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3532 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3533 "$src2, $src1", "$src1, $src2",
3534 (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>, EVEX_4V;
3535 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3536 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3537 "${src2}"##_.BroadcastStr##", $src1",
3538 "$src1, ${src2}"##_.BroadcastStr,
3539 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3540 (_.ScalarLdFrag addr:$src2))))>,
3541 EVEX_4V, EVEX_B;
3542 }//let mayLoad = 1
3543}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003544
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003545multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
3546 X86VectorVTInfo _, bit IsCommutable> {
3547 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3548 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
3549 "$rc, $src2, $src1", "$src1, $src2, $rc",
3550 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
3551 EVEX_4V, EVEX_B, EVEX_RC;
3552}
3553
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003554
3555multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
3556 X86VectorVTInfo _, bit IsCommutable> {
3557 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3558 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3559 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
3560 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
3561 EVEX_4V, EVEX_B;
3562}
3563
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003564multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003565 bit IsCommutable = 0> {
3566 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
3567 IsCommutable>, EVEX_V512, PS,
3568 EVEX_CD8<32, CD8VF>;
3569 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
3570 IsCommutable>, EVEX_V512, PD, VEX_W,
3571 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003572
Robert Khasanov595e5982014-10-29 15:43:02 +00003573 // Define only if AVX512VL feature is present.
3574 let Predicates = [HasVLX] in {
3575 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
3576 IsCommutable>, EVEX_V128, PS,
3577 EVEX_CD8<32, CD8VF>;
3578 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
3579 IsCommutable>, EVEX_V256, PS,
3580 EVEX_CD8<32, CD8VF>;
3581 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
3582 IsCommutable>, EVEX_V128, PD, VEX_W,
3583 EVEX_CD8<64, CD8VF>;
3584 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
3585 IsCommutable>, EVEX_V256, PD, VEX_W,
3586 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003587 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003588}
3589
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003590multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
3591 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info, 0>,
3592 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
3593 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info, 0>,
3594 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3595}
3596
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003597multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
3598 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info, 0>,
3599 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
3600 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info, 0>,
3601 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3602}
3603
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003604defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, 1>,
3605 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
3606defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, 1>,
3607 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
3608defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub>,
3609 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
3610defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv>,
3611 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003612defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, 1>,
3613 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
3614defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, 1>,
3615 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003616let Predicates = [HasDQI] in {
3617 defm VAND : avx512_fp_binop_p<0x54, "vand", X86fand, 1>;
3618 defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, 0>;
3619 defm VOR : avx512_fp_binop_p<0x56, "vor", X86for, 1>;
3620 defm VXOR : avx512_fp_binop_p<0x57, "vxor", X86fxor, 1>;
3621}
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003622
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003623//===----------------------------------------------------------------------===//
3624// AVX-512 VPTESTM instructions
3625//===----------------------------------------------------------------------===//
3626
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003627multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
3628 X86VectorVTInfo _> {
3629 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
3630 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3631 "$src2, $src1", "$src1, $src2",
3632 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
3633 EVEX_4V;
3634 let mayLoad = 1 in
3635 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3636 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3637 "$src2, $src1", "$src1, $src2",
3638 (OpNode (_.VT _.RC:$src1),
3639 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
3640 EVEX_4V,
3641 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003642}
3643
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003644multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3645 X86VectorVTInfo _> {
3646 let mayLoad = 1 in
3647 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3648 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3649 "${src2}"##_.BroadcastStr##", $src1",
3650 "$src1, ${src2}"##_.BroadcastStr,
3651 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
3652 (_.ScalarLdFrag addr:$src2))))>,
3653 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003654}
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003655multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
3656 AVX512VLVectorVTInfo _> {
3657 let Predicates = [HasAVX512] in
3658 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
3659 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
3660
3661 let Predicates = [HasAVX512, HasVLX] in {
3662 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
3663 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
3664 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
3665 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
3666 }
3667}
3668
3669multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
3670 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
3671 avx512vl_i32_info>;
3672 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
3673 avx512vl_i64_info>, VEX_W;
3674}
3675
3676multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
3677 SDNode OpNode> {
3678 let Predicates = [HasBWI] in {
3679 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
3680 EVEX_V512, VEX_W;
3681 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
3682 EVEX_V512;
3683 }
3684 let Predicates = [HasVLX, HasBWI] in {
3685
3686 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
3687 EVEX_V256, VEX_W;
3688 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
3689 EVEX_V128, VEX_W;
3690 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
3691 EVEX_V256;
3692 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
3693 EVEX_V128;
3694 }
3695}
3696
3697multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
3698 SDNode OpNode> :
3699 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
3700 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
3701
3702defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
3703defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003704
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003705def : Pat <(i16 (int_x86_avx512_mask_ptestm_d_512 (v16i32 VR512:$src1),
3706 (v16i32 VR512:$src2), (i16 -1))),
3707 (COPY_TO_REGCLASS (VPTESTMDZrr VR512:$src1, VR512:$src2), GR16)>;
3708
3709def : Pat <(i8 (int_x86_avx512_mask_ptestm_q_512 (v8i64 VR512:$src1),
3710 (v8i64 VR512:$src2), (i8 -1))),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00003711 (COPY_TO_REGCLASS (VPTESTMQZrr VR512:$src1, VR512:$src2), GR8)>;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003712
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003713//===----------------------------------------------------------------------===//
3714// AVX-512 Shift instructions
3715//===----------------------------------------------------------------------===//
3716multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00003717 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Cameron McInally04400442014-11-14 15:43:00 +00003718 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003719 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003720 "$src2, $src1", "$src1, $src2",
3721 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003722 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003723 let mayLoad = 1 in
Cameron McInally04400442014-11-14 15:43:00 +00003724 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003725 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003726 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003727 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
3728 (i8 imm:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003729 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003730}
3731
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003732multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
3733 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
3734 let mayLoad = 1 in
3735 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
3736 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
3737 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
3738 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003739 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIi8Base, EVEX_4V, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003740}
3741
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003742multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003743 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003744 // src2 is always 128-bit
3745 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3746 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
3747 "$src2, $src1", "$src1, $src2",
3748 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003749 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003750 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3751 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
3752 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00003753 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003754 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003755 EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003756}
3757
Cameron McInally5fb084e2014-12-11 17:13:05 +00003758multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003759 ValueType SrcVT, PatFrag bc_frag,
3760 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
3761 let Predicates = [prd] in
3762 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
3763 VTInfo.info512>, EVEX_V512,
3764 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
3765 let Predicates = [prd, HasVLX] in {
3766 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
3767 VTInfo.info256>, EVEX_V256,
3768 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
3769 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
3770 VTInfo.info128>, EVEX_V128,
3771 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
3772 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003773}
3774
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003775multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
3776 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00003777 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003778 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00003779 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003780 avx512vl_i64_info, HasAVX512>, VEX_W;
3781 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
3782 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003783}
3784
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003785multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
3786 string OpcodeStr, SDNode OpNode,
3787 AVX512VLVectorVTInfo VTInfo> {
3788 let Predicates = [HasAVX512] in
3789 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3790 VTInfo.info512>,
3791 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
3792 VTInfo.info512>, EVEX_V512;
3793 let Predicates = [HasAVX512, HasVLX] in {
3794 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3795 VTInfo.info256>,
3796 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
3797 VTInfo.info256>, EVEX_V256;
3798 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3799 VTInfo.info128>,
3800 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
3801 VTInfo.info128>, EVEX_V128;
3802 }
3803}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003804
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003805multiclass avx512_shift_rmi_w<bits<8> opcw,
3806 Format ImmFormR, Format ImmFormM,
3807 string OpcodeStr, SDNode OpNode> {
3808 let Predicates = [HasBWI] in
3809 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3810 v32i16_info>, EVEX_V512;
3811 let Predicates = [HasVLX, HasBWI] in {
3812 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3813 v16i16x_info>, EVEX_V256;
3814 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3815 v8i16x_info>, EVEX_V128;
3816 }
3817}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003818
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003819multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
3820 Format ImmFormR, Format ImmFormM,
3821 string OpcodeStr, SDNode OpNode> {
3822 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
3823 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
3824 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
3825 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
3826}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003827
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003828defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
3829 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>;
3830
3831defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
3832 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>;
3833
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00003834defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003835 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>;
3836
Elena Demikhovsky5d06b4c2015-03-12 07:28:41 +00003837defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", rotr>;
3838defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", rotl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003839
3840defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
3841defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
3842defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003843
3844//===-------------------------------------------------------------------===//
3845// Variable Bit Shifts
3846//===-------------------------------------------------------------------===//
3847multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00003848 X86VectorVTInfo _> {
3849 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3850 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3851 "$src2, $src1", "$src1, $src2",
3852 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003853 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003854 let mayLoad = 1 in
Cameron McInally5fb084e2014-12-11 17:13:05 +00003855 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3856 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3857 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00003858 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003859 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003860 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003861}
3862
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003863multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3864 X86VectorVTInfo _> {
3865 let mayLoad = 1 in
3866 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3867 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3868 "${src2}"##_.BroadcastStr##", $src1",
3869 "$src1, ${src2}"##_.BroadcastStr,
3870 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3871 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003872 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003873 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
3874}
Cameron McInally5fb084e2014-12-11 17:13:05 +00003875multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
3876 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003877 let Predicates = [HasAVX512] in
3878 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
3879 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
3880
3881 let Predicates = [HasAVX512, HasVLX] in {
3882 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
3883 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
3884 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
3885 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
3886 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00003887}
3888
3889multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
3890 SDNode OpNode> {
3891 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003892 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00003893 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003894 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00003895}
3896
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003897multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
3898 SDNode OpNode> {
3899 let Predicates = [HasBWI] in
3900 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
3901 EVEX_V512, VEX_W;
3902 let Predicates = [HasVLX, HasBWI] in {
3903
3904 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
3905 EVEX_V256, VEX_W;
3906 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
3907 EVEX_V128, VEX_W;
3908 }
3909}
3910
3911defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
3912 avx512_var_shift_w<0x12, "vpsllvw", shl>;
3913defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
3914 avx512_var_shift_w<0x11, "vpsravw", sra>;
3915defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
3916 avx512_var_shift_w<0x10, "vpsrlvw", srl>;
3917defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
3918defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003919
3920//===----------------------------------------------------------------------===//
3921// AVX-512 - MOVDDUP
3922//===----------------------------------------------------------------------===//
3923
Michael Liao5bf95782014-12-04 05:20:33 +00003924multiclass avx512_movddup<string OpcodeStr, RegisterClass RC, ValueType VT,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003925 X86MemOperand x86memop, PatFrag memop_frag> {
3926def rr : AVX512PDI<0x12, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003927 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003928 [(set RC:$dst, (VT (X86Movddup RC:$src)))]>, EVEX;
3929def rm : AVX512PDI<0x12, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003930 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003931 [(set RC:$dst,
3932 (VT (X86Movddup (memop_frag addr:$src))))]>, EVEX;
3933}
3934
Craig Topper820d4922015-02-09 04:04:50 +00003935defm VMOVDDUPZ : avx512_movddup<"vmovddup", VR512, v8f64, f512mem, loadv8f64>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003936 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3937def : Pat<(X86Movddup (v8f64 (scalar_to_vector (loadf64 addr:$src)))),
3938 (VMOVDDUPZrm addr:$src)>;
3939
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003940//===---------------------------------------------------------------------===//
3941// Replicate Single FP - MOVSHDUP and MOVSLDUP
3942//===---------------------------------------------------------------------===//
3943multiclass avx512_replicate_sfp<bits<8> op, SDNode OpNode, string OpcodeStr,
3944 ValueType vt, RegisterClass RC, PatFrag mem_frag,
3945 X86MemOperand x86memop> {
3946 def rr : AVX512XSI<op, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003947 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003948 [(set RC:$dst, (vt (OpNode RC:$src)))]>, EVEX;
3949 let mayLoad = 1 in
3950 def rm : AVX512XSI<op, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003951 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003952 [(set RC:$dst, (OpNode (mem_frag addr:$src)))]>, EVEX;
3953}
3954
3955defm VMOVSHDUPZ : avx512_replicate_sfp<0x16, X86Movshdup, "vmovshdup",
Craig Topper820d4922015-02-09 04:04:50 +00003956 v16f32, VR512, loadv16f32, f512mem>, EVEX_V512,
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003957 EVEX_CD8<32, CD8VF>;
3958defm VMOVSLDUPZ : avx512_replicate_sfp<0x12, X86Movsldup, "vmovsldup",
Craig Topper820d4922015-02-09 04:04:50 +00003959 v16f32, VR512, loadv16f32, f512mem>, EVEX_V512,
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003960 EVEX_CD8<32, CD8VF>;
3961
3962def : Pat<(v16i32 (X86Movshdup VR512:$src)), (VMOVSHDUPZrr VR512:$src)>;
Craig Topper820d4922015-02-09 04:04:50 +00003963def : Pat<(v16i32 (X86Movshdup (loadv16i32 addr:$src))),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003964 (VMOVSHDUPZrm addr:$src)>;
3965def : Pat<(v16i32 (X86Movsldup VR512:$src)), (VMOVSLDUPZrr VR512:$src)>;
Craig Topper820d4922015-02-09 04:04:50 +00003966def : Pat<(v16i32 (X86Movsldup (loadv16i32 addr:$src))),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003967 (VMOVSLDUPZrm addr:$src)>;
3968
3969//===----------------------------------------------------------------------===//
3970// Move Low to High and High to Low packed FP Instructions
3971//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003972def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
3973 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003974 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003975 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
3976 IIC_SSE_MOV_LH>, EVEX_4V;
3977def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
3978 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003979 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003980 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
3981 IIC_SSE_MOV_LH>, EVEX_4V;
3982
Craig Topperdbe8b7d2013-09-27 07:20:47 +00003983let Predicates = [HasAVX512] in {
3984 // MOVLHPS patterns
3985 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
3986 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
3987 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
3988 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003989
Craig Topperdbe8b7d2013-09-27 07:20:47 +00003990 // MOVHLPS patterns
3991 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
3992 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
3993}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003994
3995//===----------------------------------------------------------------------===//
3996// FMA - Fused Multiply Operations
3997//
Adam Nemet26371ce2014-10-24 00:02:55 +00003998
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003999let Constraints = "$src1 = $dst" in {
Adam Nemet26371ce2014-10-24 00:02:55 +00004000// Omitting the parameter OpNode (= null_frag) disables ISel pattern matching.
4001multiclass avx512_fma3p_rm<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4002 SDPatternOperator OpNode = null_frag> {
Adam Nemet34801422014-10-08 23:25:39 +00004003 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004004 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00004005 OpcodeStr, "$src3, $src2", "$src2, $src3",
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004006 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00004007 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004008
4009 let mayLoad = 1 in
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004010 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4011 (ins _.RC:$src2, _.MemOp:$src3),
4012 OpcodeStr, "$src3, $src2", "$src2, $src3",
4013 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
4014 AVX512FMA3Base;
4015
4016 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4017 (ins _.RC:$src2, _.ScalarMemOp:$src3),
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004018 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
4019 !strconcat("$src2, ${src3}", _.BroadcastStr ),
4020 (OpNode _.RC:$src1,
4021 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004022 AVX512FMA3Base, EVEX_B;
4023 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004024} // Constraints = "$src1 = $dst"
4025
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004026let Constraints = "$src1 = $dst" in {
4027// Omitting the parameter OpNode (= null_frag) disables ISel pattern matching.
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004028multiclass avx512_fma3_round_rrb<bits<8> opc, string OpcodeStr,
4029 X86VectorVTInfo _,
4030 SDPatternOperator OpNode> {
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004031 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4032 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4033 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
4034 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
4035 AVX512FMA3Base, EVEX_B, EVEX_RC;
4036 }
4037} // Constraints = "$src1 = $dst"
4038
4039multiclass avx512_fma3_round_forms<bits<8> opc213, string OpcodeStr,
4040 X86VectorVTInfo VTI, SDPatternOperator OpNode> {
4041 defm v213r : avx512_fma3_round_rrb<opc213, !strconcat(OpcodeStr, "213", VTI.Suffix),
4042 VTI, OpNode>, EVEX_CD8<VTI.EltSize, CD8VF>;
4043}
4044
Adam Nemet832ec5e2014-10-24 00:03:00 +00004045multiclass avx512_fma3p_forms<bits<8> opc213, bits<8> opc231,
Adam Nemet26371ce2014-10-24 00:02:55 +00004046 string OpcodeStr, X86VectorVTInfo VTI,
4047 SDPatternOperator OpNode> {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004048 defm v213r : avx512_fma3p_rm<opc213, !strconcat(OpcodeStr, "213", VTI.Suffix),
4049 VTI, OpNode>, EVEX_CD8<VTI.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004050 defm v231r : avx512_fma3p_rm<opc231, !strconcat(OpcodeStr, "231", VTI.Suffix),
4051 VTI>, EVEX_CD8<VTI.EltSize, CD8VF>;
Adam Nemet26371ce2014-10-24 00:02:55 +00004052}
4053
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004054multiclass avx512_fma3p<bits<8> opc213, bits<8> opc231,
4055 string OpcodeStr,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004056 SDPatternOperator OpNode,
4057 SDPatternOperator OpNodeRnd> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004058let ExeDomain = SSEPackedSingle in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004059 defm NAME##PSZ : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004060 v16f32_info, OpNode>,
4061 avx512_fma3_round_forms<opc213, OpcodeStr,
4062 v16f32_info, OpNodeRnd>, EVEX_V512;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004063 defm NAME##PSZ256 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
4064 v8f32x_info, OpNode>, EVEX_V256;
4065 defm NAME##PSZ128 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
4066 v4f32x_info, OpNode>, EVEX_V128;
4067 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004068let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004069 defm NAME##PDZ : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004070 v8f64_info, OpNode>,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004071 avx512_fma3_round_forms<opc213, OpcodeStr, v8f64_info,
4072 OpNodeRnd>, EVEX_V512, VEX_W;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004073 defm NAME##PDZ256 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004074 v4f64x_info, OpNode>,
4075 EVEX_V256, VEX_W;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004076 defm NAME##PDZ128 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004077 v2f64x_info, OpNode>,
4078 EVEX_V128, VEX_W;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004079 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004080}
4081
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004082defm VFMADD : avx512_fma3p<0xA8, 0xB8, "vfmadd", X86Fmadd, X86FmaddRnd>;
4083defm VFMSUB : avx512_fma3p<0xAA, 0xBA, "vfmsub", X86Fmsub, X86FmsubRnd>;
4084defm VFMADDSUB : avx512_fma3p<0xA6, 0xB6, "vfmaddsub", X86Fmaddsub, X86FmaddsubRnd>;
4085defm VFMSUBADD : avx512_fma3p<0xA7, 0xB7, "vfmsubadd", X86Fmsubadd, X86FmsubaddRnd>;
4086defm VFNMADD : avx512_fma3p<0xAC, 0xBC, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
4087defm VFNMSUB : avx512_fma3p<0xAE, 0xBE, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004088
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004089let Constraints = "$src1 = $dst" in {
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004090multiclass avx512_fma3p_m132<bits<8> opc, string OpcodeStr, SDNode OpNode,
4091 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004092 let mayLoad = 1 in
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004093 def m: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
4094 (ins _.RC:$src1, _.RC:$src3, _.MemOp:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00004095 !strconcat(OpcodeStr, "\t{$src2, $src3, $dst|$dst, $src3, $src2}"),
Craig Topper820d4922015-02-09 04:04:50 +00004096 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src2),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004097 _.RC:$src3)))]>;
4098 def mb: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
4099 (ins _.RC:$src1, _.RC:$src3, _.ScalarMemOp:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00004100 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr,
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004101 ", $src3, $dst|$dst, $src3, ${src2}", _.BroadcastStr, "}"),
4102 [(set _.RC:$dst,
4103 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4104 (_.ScalarLdFrag addr:$src2))),
4105 _.RC:$src3))]>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004106}
4107} // Constraints = "$src1 = $dst"
4108
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004109multiclass avx512_fma3p_m132_f<bits<8> opc, string OpcodeStr, SDNode OpNode> {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004110
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004111let ExeDomain = SSEPackedSingle in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004112 defm NAME##PSZ : avx512_fma3p_m132<opc, OpcodeStr##ps,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004113 OpNode,v16f32_info>, EVEX_V512,
4114 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004115 defm NAME##PSZ256 : avx512_fma3p_m132<opc, OpcodeStr##ps,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004116 OpNode, v8f32x_info>, EVEX_V256,
4117 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004118 defm NAME##PSZ128 : avx512_fma3p_m132<opc, OpcodeStr##ps,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004119 OpNode, v4f32x_info>, EVEX_V128,
4120 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004121 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004122let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004123 defm NAME##PDZ : avx512_fma3p_m132<opc, OpcodeStr##pd,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004124 OpNode, v8f64_info>, EVEX_V512,
4125 VEX_W, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004126 defm NAME##PDZ256 : avx512_fma3p_m132<opc, OpcodeStr##pd,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004127 OpNode, v4f64x_info>, EVEX_V256,
4128 VEX_W, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004129 defm NAME##PDZ128 : avx512_fma3p_m132<opc, OpcodeStr##pd,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004130 OpNode, v2f64x_info>, EVEX_V128,
4131 VEX_W, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004132 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004133}
4134
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004135defm VFMADD132 : avx512_fma3p_m132_f<0x98, "vfmadd132", X86Fmadd>;
4136defm VFMSUB132 : avx512_fma3p_m132_f<0x9A, "vfmsub132", X86Fmsub>;
4137defm VFMADDSUB132 : avx512_fma3p_m132_f<0x96, "vfmaddsub132", X86Fmaddsub>;
4138defm VFMSUBADD132 : avx512_fma3p_m132_f<0x97, "vfmsubadd132", X86Fmsubadd>;
4139defm VFNMADD132 : avx512_fma3p_m132_f<0x9C, "vfnmadd132", X86Fnmadd>;
4140defm VFNMSUB132 : avx512_fma3p_m132_f<0x9E, "vfnmsub132", X86Fnmsub>;
4141
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004142// Scalar FMA
4143let Constraints = "$src1 = $dst" in {
Michael Liao5bf95782014-12-04 05:20:33 +00004144multiclass avx512_fma3s_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4145 RegisterClass RC, ValueType OpVT,
4146 X86MemOperand x86memop, Operand memop,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004147 PatFrag mem_frag> {
4148 let isCommutable = 1 in
4149 def r : AVX512FMA3<opc, MRMSrcReg, (outs RC:$dst),
4150 (ins RC:$src1, RC:$src2, RC:$src3),
4151 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004152 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004153 [(set RC:$dst,
4154 (OpVT (OpNode RC:$src2, RC:$src1, RC:$src3)))]>;
4155 let mayLoad = 1 in
4156 def m : AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
4157 (ins RC:$src1, RC:$src2, f128mem:$src3),
4158 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004159 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004160 [(set RC:$dst,
4161 (OpVT (OpNode RC:$src2, RC:$src1,
4162 (mem_frag addr:$src3))))]>;
4163}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004164} // Constraints = "$src1 = $dst"
4165
Elena Demikhovskycf088092013-12-11 14:31:04 +00004166defm VFMADDSSZ : avx512_fma3s_rm<0xA9, "vfmadd213ss", X86Fmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004167 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004168defm VFMADDSDZ : avx512_fma3s_rm<0xA9, "vfmadd213sd", X86Fmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004169 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004170defm VFMSUBSSZ : avx512_fma3s_rm<0xAB, "vfmsub213ss", X86Fmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004171 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004172defm VFMSUBSDZ : avx512_fma3s_rm<0xAB, "vfmsub213sd", X86Fmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004173 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004174defm VFNMADDSSZ : avx512_fma3s_rm<0xAD, "vfnmadd213ss", X86Fnmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004175 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004176defm VFNMADDSDZ : avx512_fma3s_rm<0xAD, "vfnmadd213sd", X86Fnmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004177 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004178defm VFNMSUBSSZ : avx512_fma3s_rm<0xAF, "vfnmsub213ss", X86Fnmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004179 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004180defm VFNMSUBSDZ : avx512_fma3s_rm<0xAF, "vfnmsub213sd", X86Fnmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004181 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
4182
4183//===----------------------------------------------------------------------===//
4184// AVX-512 Scalar convert from sign integer to float/double
4185//===----------------------------------------------------------------------===//
4186
4187multiclass avx512_vcvtsi<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
4188 X86MemOperand x86memop, string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004189let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004190 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004191 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004192 EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004193 let mayLoad = 1 in
4194 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
4195 (ins DstRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004196 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004197 EVEX_4V;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004198} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004199}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004200
Andrew Trick15a47742013-10-09 05:11:10 +00004201let Predicates = [HasAVX512] in {
Elena Demikhovskycf088092013-12-11 14:31:04 +00004202defm VCVTSI2SSZ : avx512_vcvtsi<0x2A, GR32, FR32X, i32mem, "cvtsi2ss{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004203 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004204defm VCVTSI642SSZ : avx512_vcvtsi<0x2A, GR64, FR32X, i64mem, "cvtsi2ss{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004205 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004206defm VCVTSI2SDZ : avx512_vcvtsi<0x2A, GR32, FR64X, i32mem, "cvtsi2sd{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004207 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004208defm VCVTSI642SDZ : avx512_vcvtsi<0x2A, GR64, FR64X, i64mem, "cvtsi2sd{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004209 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4210
4211def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
4212 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4213def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004214 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004215def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
4216 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4217def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004218 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004219
4220def : Pat<(f32 (sint_to_fp GR32:$src)),
4221 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4222def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004223 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004224def : Pat<(f64 (sint_to_fp GR32:$src)),
4225 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4226def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004227 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
4228
Elena Demikhovskycf088092013-12-11 14:31:04 +00004229defm VCVTUSI2SSZ : avx512_vcvtsi<0x7B, GR32, FR32X, i32mem, "cvtusi2ss{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004230 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004231defm VCVTUSI642SSZ : avx512_vcvtsi<0x7B, GR64, FR32X, i64mem, "cvtusi2ss{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004232 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004233defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, GR32, FR64X, i32mem, "cvtusi2sd{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004234 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004235defm VCVTUSI642SDZ : avx512_vcvtsi<0x7B, GR64, FR64X, i64mem, "cvtusi2sd{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004236 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4237
4238def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
4239 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4240def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
4241 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4242def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
4243 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4244def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
4245 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4246
4247def : Pat<(f32 (uint_to_fp GR32:$src)),
4248 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4249def : Pat<(f32 (uint_to_fp GR64:$src)),
4250 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
4251def : Pat<(f64 (uint_to_fp GR32:$src)),
4252 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4253def : Pat<(f64 (uint_to_fp GR64:$src)),
4254 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00004255}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004256
4257//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004258// AVX-512 Scalar convert from float/double to integer
4259//===----------------------------------------------------------------------===//
4260multiclass avx512_cvt_s_int<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
4261 Intrinsic Int, Operand memop, ComplexPattern mem_cpat,
4262 string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004263let hasSideEffects = 0 in {
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004264 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004265 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004266 [(set DstRC:$dst, (Int SrcRC:$src))]>, EVEX, VEX_LIG,
4267 Requires<[HasAVX512]>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004268 let mayLoad = 1 in
4269 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004270 !strconcat(asm,"\t{$src, $dst|$dst, $src}"), []>, EVEX, VEX_LIG,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004271 Requires<[HasAVX512]>;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004272} // hasSideEffects = 0
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004273}
4274let Predicates = [HasAVX512] in {
4275// Convert float/double to signed/unsigned int 32/64
4276defm VCVTSS2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse_cvtss2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004277 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004278 XS, EVEX_CD8<32, CD8VT1>;
4279defm VCVTSS2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse_cvtss2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004280 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004281 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
4282defm VCVTSS2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtss2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004283 ssmem, sse_load_f32, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004284 XS, EVEX_CD8<32, CD8VT1>;
4285defm VCVTSS2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
4286 int_x86_avx512_cvtss2usi64, ssmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004287 sse_load_f32, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004288 EVEX_CD8<32, CD8VT1>;
4289defm VCVTSD2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse2_cvtsd2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004290 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004291 XD, EVEX_CD8<64, CD8VT1>;
4292defm VCVTSD2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse2_cvtsd2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004293 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004294 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
4295defm VCVTSD2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtsd2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004296 sdmem, sse_load_f64, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004297 XD, EVEX_CD8<64, CD8VT1>;
4298defm VCVTSD2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
4299 int_x86_avx512_cvtsd2usi64, sdmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004300 sse_load_f64, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004301 EVEX_CD8<64, CD8VT1>;
4302
Craig Topper9dd48c82014-01-02 17:28:14 +00004303let isCodeGenOnly = 1 in {
4304 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4305 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
4306 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
4307 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4308 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
4309 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
4310 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4311 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
4312 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
4313 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4314 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
4315 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004316
Craig Topper9dd48c82014-01-02 17:28:14 +00004317 defm Int_VCVTUSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4318 int_x86_avx512_cvtusi2ss, i32mem, loadi32, "cvtusi2ss{l}",
4319 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
4320 defm Int_VCVTUSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4321 int_x86_avx512_cvtusi642ss, i64mem, loadi64, "cvtusi2ss{q}",
4322 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
4323 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4324 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
4325 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
4326 defm Int_VCVTUSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4327 int_x86_avx512_cvtusi642sd, i64mem, loadi64, "cvtusi2sd{q}",
4328 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
4329} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004330
4331// Convert float/double to signed/unsigned int 32/64 with truncation
Craig Topper9dd48c82014-01-02 17:28:14 +00004332let isCodeGenOnly = 1 in {
4333 defm Int_VCVTTSS2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse_cvttss2si,
4334 ssmem, sse_load_f32, "cvttss2si">,
4335 XS, EVEX_CD8<32, CD8VT1>;
4336 defm Int_VCVTTSS2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
4337 int_x86_sse_cvttss2si64, ssmem, sse_load_f32,
4338 "cvttss2si">, XS, VEX_W,
4339 EVEX_CD8<32, CD8VT1>;
4340 defm Int_VCVTTSD2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse2_cvttsd2si,
4341 sdmem, sse_load_f64, "cvttsd2si">, XD,
4342 EVEX_CD8<64, CD8VT1>;
4343 defm Int_VCVTTSD2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
4344 int_x86_sse2_cvttsd2si64, sdmem, sse_load_f64,
4345 "cvttsd2si">, XD, VEX_W,
4346 EVEX_CD8<64, CD8VT1>;
4347 defm Int_VCVTTSS2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
4348 int_x86_avx512_cvttss2usi, ssmem, sse_load_f32,
4349 "cvttss2usi">, XS, EVEX_CD8<32, CD8VT1>;
4350 defm Int_VCVTTSS2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
4351 int_x86_avx512_cvttss2usi64, ssmem,
4352 sse_load_f32, "cvttss2usi">, XS, VEX_W,
4353 EVEX_CD8<32, CD8VT1>;
4354 defm Int_VCVTTSD2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
4355 int_x86_avx512_cvttsd2usi,
4356 sdmem, sse_load_f64, "cvttsd2usi">, XD,
4357 EVEX_CD8<64, CD8VT1>;
4358 defm Int_VCVTTSD2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
4359 int_x86_avx512_cvttsd2usi64, sdmem,
4360 sse_load_f64, "cvttsd2usi">, XD, VEX_W,
4361 EVEX_CD8<64, CD8VT1>;
4362} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004363
4364multiclass avx512_cvt_s<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
4365 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
4366 string asm> {
4367 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004368 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004369 [(set DstRC:$dst, (OpNode SrcRC:$src))]>, EVEX;
4370 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004371 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004372 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))]>, EVEX;
4373}
4374
4375defm VCVTTSS2SIZ : avx512_cvt_s<0x2C, FR32X, GR32, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004376 loadf32, "cvttss2si">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004377 EVEX_CD8<32, CD8VT1>;
4378defm VCVTTSS2USIZ : avx512_cvt_s<0x78, FR32X, GR32, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004379 loadf32, "cvttss2usi">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004380 EVEX_CD8<32, CD8VT1>;
4381defm VCVTTSS2SI64Z : avx512_cvt_s<0x2C, FR32X, GR64, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004382 loadf32, "cvttss2si">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004383 EVEX_CD8<32, CD8VT1>;
4384defm VCVTTSS2USI64Z : avx512_cvt_s<0x78, FR32X, GR64, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004385 loadf32, "cvttss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004386 EVEX_CD8<32, CD8VT1>;
4387defm VCVTTSD2SIZ : avx512_cvt_s<0x2C, FR64X, GR32, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004388 loadf64, "cvttsd2si">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004389 EVEX_CD8<64, CD8VT1>;
4390defm VCVTTSD2USIZ : avx512_cvt_s<0x78, FR64X, GR32, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004391 loadf64, "cvttsd2usi">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004392 EVEX_CD8<64, CD8VT1>;
4393defm VCVTTSD2SI64Z : avx512_cvt_s<0x2C, FR64X, GR64, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004394 loadf64, "cvttsd2si">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004395 EVEX_CD8<64, CD8VT1>;
4396defm VCVTTSD2USI64Z : avx512_cvt_s<0x78, FR64X, GR64, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004397 loadf64, "cvttsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004398 EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004399} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004400//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004401// AVX-512 Convert form float to double and back
4402//===----------------------------------------------------------------------===//
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004403let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004404def VCVTSS2SDZrr : AVX512XSI<0x5A, MRMSrcReg, (outs FR64X:$dst),
4405 (ins FR32X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004406 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004407 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
4408let mayLoad = 1 in
4409def VCVTSS2SDZrm : AVX512XSI<0x5A, MRMSrcMem, (outs FR64X:$dst),
4410 (ins FR32X:$src1, f32mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004411 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004412 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
4413 EVEX_CD8<32, CD8VT1>;
4414
4415// Convert scalar double to scalar single
4416def VCVTSD2SSZrr : AVX512XDI<0x5A, MRMSrcReg, (outs FR32X:$dst),
4417 (ins FR64X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004418 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004419 []>, EVEX_4V, VEX_LIG, VEX_W, Sched<[WriteCvtF2F]>;
4420let mayLoad = 1 in
4421def VCVTSD2SSZrm : AVX512XDI<0x5A, MRMSrcMem, (outs FR32X:$dst),
4422 (ins FR64X:$src1, f64mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004423 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004424 []>, EVEX_4V, VEX_LIG, VEX_W,
4425 Sched<[WriteCvtF2FLd, ReadAfterLd]>, EVEX_CD8<64, CD8VT1>;
4426}
4427
4428def : Pat<(f64 (fextend FR32X:$src)), (VCVTSS2SDZrr FR32X:$src, FR32X:$src)>,
4429 Requires<[HasAVX512]>;
4430def : Pat<(fextend (loadf32 addr:$src)),
4431 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512]>;
4432
4433def : Pat<(extloadf32 addr:$src),
4434 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>,
4435 Requires<[HasAVX512, OptForSize]>;
4436
4437def : Pat<(extloadf32 addr:$src),
4438 (VCVTSS2SDZrr (f32 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
4439 Requires<[HasAVX512, OptForSpeed]>;
4440
4441def : Pat<(f32 (fround FR64X:$src)), (VCVTSD2SSZrr FR64X:$src, FR64X:$src)>,
4442 Requires<[HasAVX512]>;
4443
Michael Liao5bf95782014-12-04 05:20:33 +00004444multiclass avx512_vcvt_fp_with_rc<bits<8> opc, string asm, RegisterClass SrcRC,
4445 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004446 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
4447 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004448let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004449 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004450 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004451 [(set DstRC:$dst,
4452 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004453 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Craig Topperedb09112014-11-25 20:11:23 +00004454 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004455 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004456 let mayLoad = 1 in
4457 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004458 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004459 [(set DstRC:$dst,
4460 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004461} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004462}
4463
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004464multiclass avx512_vcvt_fp<bits<8> opc, string asm, RegisterClass SrcRC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004465 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
4466 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
4467 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004468let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004469 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004470 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004471 [(set DstRC:$dst,
4472 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
4473 let mayLoad = 1 in
4474 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004475 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004476 [(set DstRC:$dst,
4477 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004478} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004479}
4480
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004481defm VCVTPD2PSZ : avx512_vcvt_fp_with_rc<0x5A, "vcvtpd2ps", VR512, VR256X, fround,
Craig Topper820d4922015-02-09 04:04:50 +00004482 loadv8f64, f512mem, v8f32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00004483 SSEPackedSingle>, EVEX_V512, VEX_W, PD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004484 EVEX_CD8<64, CD8VF>;
4485
4486defm VCVTPS2PDZ : avx512_vcvt_fp<0x5A, "vcvtps2pd", VR256X, VR512, fextend,
Craig Topper820d4922015-02-09 04:04:50 +00004487 loadv4f64, f256mem, v8f64, v8f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004488 SSEPackedDouble>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00004489 EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004490def : Pat<(v8f64 (extloadv8f32 addr:$src)),
4491 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004492
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00004493def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
4494 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), (i32 FROUND_CURRENT))),
4495 (VCVTPD2PSZrr VR512:$src)>;
4496
4497def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
4498 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), imm:$rc)),
4499 (VCVTPD2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004500
4501//===----------------------------------------------------------------------===//
4502// AVX-512 Vector convert from sign integer to float/double
4503//===----------------------------------------------------------------------===//
4504
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004505defm VCVTDQ2PSZ : avx512_vcvt_fp_with_rc<0x5B, "vcvtdq2ps", VR512, VR512, sint_to_fp,
Craig Topper820d4922015-02-09 04:04:50 +00004506 loadv8i64, i512mem, v16f32, v16i32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004507 SSEPackedSingle>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00004508 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004509
4510defm VCVTDQ2PDZ : avx512_vcvt_fp<0xE6, "vcvtdq2pd", VR256X, VR512, sint_to_fp,
Craig Topper820d4922015-02-09 04:04:50 +00004511 loadv4i64, i256mem, v8f64, v8i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004512 SSEPackedDouble>, EVEX_V512, XS,
4513 EVEX_CD8<32, CD8VH>;
4514
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004515defm VCVTTPS2DQZ : avx512_vcvt_fp<0x5B, "vcvttps2dq", VR512, VR512, fp_to_sint,
Craig Topper820d4922015-02-09 04:04:50 +00004516 loadv16f32, f512mem, v16i32, v16f32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004517 SSEPackedSingle>, EVEX_V512, XS,
4518 EVEX_CD8<32, CD8VF>;
4519
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004520defm VCVTTPD2DQZ : avx512_vcvt_fp<0xE6, "vcvttpd2dq", VR512, VR256X, fp_to_sint,
Craig Topper820d4922015-02-09 04:04:50 +00004521 loadv8f64, f512mem, v8i32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00004522 SSEPackedDouble>, EVEX_V512, PD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004523 EVEX_CD8<64, CD8VF>;
4524
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004525defm VCVTTPS2UDQZ : avx512_vcvt_fp<0x78, "vcvttps2udq", VR512, VR512, fp_to_uint,
Craig Topper820d4922015-02-09 04:04:50 +00004526 loadv16f32, f512mem, v16i32, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004527 SSEPackedSingle>, EVEX_V512, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004528 EVEX_CD8<32, CD8VF>;
4529
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004530// cvttps2udq (src, 0, mask-all-ones, sae-current)
4531def : Pat<(v16i32 (int_x86_avx512_mask_cvttps2udq_512 (v16f32 VR512:$src),
4532 (v16i32 immAllZerosV), (i16 -1), FROUND_CURRENT)),
4533 (VCVTTPS2UDQZrr VR512:$src)>;
4534
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004535defm VCVTTPD2UDQZ : avx512_vcvt_fp<0x78, "vcvttpd2udq", VR512, VR256X, fp_to_uint,
Craig Topper820d4922015-02-09 04:04:50 +00004536 loadv8f64, f512mem, v8i32, v8f64,
Craig Topper5ccb6172014-02-18 00:21:49 +00004537 SSEPackedDouble>, EVEX_V512, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004538 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00004539
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004540// cvttpd2udq (src, 0, mask-all-ones, sae-current)
4541def : Pat<(v8i32 (int_x86_avx512_mask_cvttpd2udq_512 (v8f64 VR512:$src),
4542 (v8i32 immAllZerosV), (i8 -1), FROUND_CURRENT)),
4543 (VCVTTPD2UDQZrr VR512:$src)>;
4544
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004545defm VCVTUDQ2PDZ : avx512_vcvt_fp<0x7A, "vcvtudq2pd", VR256X, VR512, uint_to_fp,
Craig Topper820d4922015-02-09 04:04:50 +00004546 loadv4i64, f256mem, v8f64, v8i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004547 SSEPackedDouble>, EVEX_V512, XS,
4548 EVEX_CD8<32, CD8VH>;
Michael Liao5bf95782014-12-04 05:20:33 +00004549
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004550defm VCVTUDQ2PSZ : avx512_vcvt_fp_with_rc<0x7A, "vcvtudq2ps", VR512, VR512, uint_to_fp,
Craig Topper820d4922015-02-09 04:04:50 +00004551 loadv16i32, f512mem, v16f32, v16i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004552 SSEPackedSingle>, EVEX_V512, XD,
4553 EVEX_CD8<32, CD8VF>;
4554
4555def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00004556 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004557 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004558
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00004559def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
4560 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
4561 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
4562
4563def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
4564 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
4565 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004566
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00004567def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
4568 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
4569 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004570
Cameron McInallyf10a7c92014-06-18 14:04:37 +00004571def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
4572 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
4573 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
4574
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004575def : Pat<(v16f32 (int_x86_avx512_mask_cvtdq2ps_512 (v16i32 VR512:$src),
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004576 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004577 (VCVTDQ2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004578def : Pat<(v8f64 (int_x86_avx512_mask_cvtdq2pd_512 (v8i32 VR256X:$src),
4579 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4580 (VCVTDQ2PDZrr VR256X:$src)>;
4581def : Pat<(v16f32 (int_x86_avx512_mask_cvtudq2ps_512 (v16i32 VR512:$src),
4582 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
4583 (VCVTUDQ2PSZrrb VR512:$src, imm:$rc)>;
4584def : Pat<(v8f64 (int_x86_avx512_mask_cvtudq2pd_512 (v8i32 VR256X:$src),
4585 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4586 (VCVTUDQ2PDZrr VR256X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004587
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004588multiclass avx512_vcvt_fp2int<bits<8> opc, string asm, RegisterClass SrcRC,
4589 RegisterClass DstRC, PatFrag mem_frag,
4590 X86MemOperand x86memop, Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004591let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004592 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004593 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004594 [], d>, EVEX;
4595 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Craig Topperedb09112014-11-25 20:11:23 +00004596 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004597 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004598 let mayLoad = 1 in
4599 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004600 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004601 [], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004602} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004603}
4604
4605defm VCVTPS2DQZ : avx512_vcvt_fp2int<0x5B, "vcvtps2dq", VR512, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00004606 loadv16f32, f512mem, SSEPackedSingle>, PD,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004607 EVEX_V512, EVEX_CD8<32, CD8VF>;
4608defm VCVTPD2DQZ : avx512_vcvt_fp2int<0xE6, "vcvtpd2dq", VR512, VR256X,
Craig Topper820d4922015-02-09 04:04:50 +00004609 loadv8f64, f512mem, SSEPackedDouble>, XD, VEX_W,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004610 EVEX_V512, EVEX_CD8<64, CD8VF>;
4611
4612def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2dq_512 (v16f32 VR512:$src),
4613 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
4614 (VCVTPS2DQZrrb VR512:$src, imm:$rc)>;
4615
4616def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2dq_512 (v8f64 VR512:$src),
4617 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
4618 (VCVTPD2DQZrrb VR512:$src, imm:$rc)>;
4619
4620defm VCVTPS2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtps2udq", VR512, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00004621 loadv16f32, f512mem, SSEPackedSingle>,
Craig Topper5ccb6172014-02-18 00:21:49 +00004622 PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004623defm VCVTPD2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtpd2udq", VR512, VR256X,
Craig Topper820d4922015-02-09 04:04:50 +00004624 loadv8f64, f512mem, SSEPackedDouble>, VEX_W,
Craig Topper5ccb6172014-02-18 00:21:49 +00004625 PS, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004626
4627def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2udq_512 (v16f32 VR512:$src),
4628 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
4629 (VCVTPS2UDQZrrb VR512:$src, imm:$rc)>;
4630
4631def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2udq_512 (v8f64 VR512:$src),
4632 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
4633 (VCVTPD2UDQZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004634
4635let Predicates = [HasAVX512] in {
4636 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
4637 (VCVTPD2PSZrm addr:$src)>;
4638 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
4639 (VCVTPS2PDZrm addr:$src)>;
4640}
4641
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004642//===----------------------------------------------------------------------===//
4643// Half precision conversion instructions
4644//===----------------------------------------------------------------------===//
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004645multiclass avx512_cvtph2ps<RegisterClass destRC, RegisterClass srcRC,
4646 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004647 def rr : AVX5128I<0x13, MRMSrcReg, (outs destRC:$dst), (ins srcRC:$src),
4648 "vcvtph2ps\t{$src, $dst|$dst, $src}",
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004649 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004650 let hasSideEffects = 0, mayLoad = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004651 def rm : AVX5128I<0x13, MRMSrcMem, (outs destRC:$dst), (ins x86memop:$src),
4652 "vcvtph2ps\t{$src, $dst|$dst, $src}", []>, EVEX;
4653}
4654
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004655multiclass avx512_cvtps2ph<RegisterClass destRC, RegisterClass srcRC,
4656 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004657 def rr : AVX512AIi8<0x1D, MRMDestReg, (outs destRC:$dst),
Craig Topper53a84672015-01-25 02:21:16 +00004658 (ins srcRC:$src1, i32u8imm:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00004659 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004660 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004661 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004662 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
Craig Topper53a84672015-01-25 02:21:16 +00004663 (ins x86memop:$dst, srcRC:$src1, i32u8imm:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00004664 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, EVEX;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004665}
4666
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004667defm VCVTPH2PSZ : avx512_cvtph2ps<VR512, VR256X, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004668 EVEX_CD8<32, CD8VH>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004669defm VCVTPS2PHZ : avx512_cvtps2ph<VR256X, VR512, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004670 EVEX_CD8<32, CD8VH>;
4671
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004672def : Pat<(v16i16 (int_x86_avx512_mask_vcvtps2ph_512 (v16f32 VR512:$src),
4673 imm:$rc, (bc_v16i16(v8i32 immAllZerosV)), (i16 -1))),
4674 (VCVTPS2PHZrr VR512:$src, imm:$rc)>;
4675
4676def : Pat<(v16f32 (int_x86_avx512_mask_vcvtph2ps_512 (v16i16 VR256X:$src),
4677 (bc_v16f32(v16i32 immAllZerosV)), (i16 -1), (i32 FROUND_CURRENT))),
4678 (VCVTPH2PSZrr VR256X:$src)>;
4679
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004680let Defs = [EFLAGS], Predicates = [HasAVX512] in {
4681 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004682 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004683 EVEX_CD8<32, CD8VT1>;
4684 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00004685 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004686 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4687 let Pattern = []<dag> in {
4688 defm VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, undef, v4f32, f128mem, load,
Craig Topper5ccb6172014-02-18 00:21:49 +00004689 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004690 EVEX_CD8<32, CD8VT1>;
4691 defm VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, undef, v2f64, f128mem, load,
Craig Topperae11aed2014-01-14 07:41:20 +00004692 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004693 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4694 }
Craig Topper9dd48c82014-01-02 17:28:14 +00004695 let isCodeGenOnly = 1 in {
4696 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00004697 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00004698 EVEX_CD8<32, CD8VT1>;
4699 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00004700 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00004701 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004702
Craig Topper9dd48c82014-01-02 17:28:14 +00004703 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00004704 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00004705 EVEX_CD8<32, CD8VT1>;
4706 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00004707 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00004708 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4709 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004710}
Michael Liao5bf95782014-12-04 05:20:33 +00004711
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004712/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
4713multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, RegisterClass RC,
4714 X86MemOperand x86memop> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004715 let hasSideEffects = 0 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004716 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4717 (ins RC:$src1, RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004718 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004719 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004720 let mayLoad = 1 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004721 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4722 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004723 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004724 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004725 }
4726}
4727}
4728
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004729defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", FR32X, f32mem>,
4730 EVEX_CD8<32, CD8VT1>;
4731defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", FR64X, f64mem>,
4732 VEX_W, EVEX_CD8<64, CD8VT1>;
4733defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", FR32X, f32mem>,
4734 EVEX_CD8<32, CD8VT1>;
4735defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", FR64X, f64mem>,
4736 VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004737
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004738def : Pat <(v4f32 (int_x86_avx512_rcp14_ss (v4f32 VR128X:$src1),
4739 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
4740 (COPY_TO_REGCLASS (VRCP14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
4741 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004742
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004743def : Pat <(v2f64 (int_x86_avx512_rcp14_sd (v2f64 VR128X:$src1),
4744 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
4745 (COPY_TO_REGCLASS (VRCP14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
4746 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004747
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004748def : Pat <(v4f32 (int_x86_avx512_rsqrt14_ss (v4f32 VR128X:$src1),
4749 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
4750 (COPY_TO_REGCLASS (VRSQRT14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
4751 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004752
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004753def : Pat <(v2f64 (int_x86_avx512_rsqrt14_sd (v2f64 VR128X:$src1),
4754 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
4755 (COPY_TO_REGCLASS (VRSQRT14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
4756 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004757
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004758/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
4759multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00004760 X86VectorVTInfo _> {
4761 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4762 (ins _.RC:$src), OpcodeStr, "$src", "$src",
4763 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
4764 let mayLoad = 1 in {
4765 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4766 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4767 (OpNode (_.FloatVT
4768 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
4769 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4770 (ins _.ScalarMemOp:$src), OpcodeStr,
4771 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
4772 (OpNode (_.FloatVT
4773 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
4774 EVEX, T8PD, EVEX_B;
4775 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004776}
Robert Khasanov3e534c92014-10-28 16:37:13 +00004777
4778multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4779 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
4780 EVEX_V512, EVEX_CD8<32, CD8VF>;
4781 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
4782 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
4783
4784 // Define only if AVX512VL feature is present.
4785 let Predicates = [HasVLX] in {
4786 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
4787 OpNode, v4f32x_info>,
4788 EVEX_V128, EVEX_CD8<32, CD8VF>;
4789 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
4790 OpNode, v8f32x_info>,
4791 EVEX_V256, EVEX_CD8<32, CD8VF>;
4792 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
4793 OpNode, v2f64x_info>,
4794 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4795 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
4796 OpNode, v4f64x_info>,
4797 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4798 }
4799}
4800
4801defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
4802defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004803
4804def : Pat <(v16f32 (int_x86_avx512_rsqrt14_ps_512 (v16f32 VR512:$src),
4805 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
4806 (VRSQRT14PSZr VR512:$src)>;
4807def : Pat <(v8f64 (int_x86_avx512_rsqrt14_pd_512 (v8f64 VR512:$src),
4808 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4809 (VRSQRT14PDZr VR512:$src)>;
4810
4811def : Pat <(v16f32 (int_x86_avx512_rcp14_ps_512 (v16f32 VR512:$src),
4812 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
4813 (VRCP14PSZr VR512:$src)>;
4814def : Pat <(v8f64 (int_x86_avx512_rcp14_pd_512 (v8f64 VR512:$src),
4815 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4816 (VRCP14PDZr VR512:$src)>;
4817
4818/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004819multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4820 SDNode OpNode> {
4821
4822 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4823 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4824 "$src2, $src1", "$src1, $src2",
4825 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4826 (i32 FROUND_CURRENT))>;
4827
4828 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4829 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004830 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004831 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004832 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004833
4834 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4835 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4836 "$src2, $src1", "$src1, $src2",
4837 (OpNode (_.VT _.RC:$src1),
4838 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4839 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004840}
4841
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004842multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4843 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
4844 EVEX_CD8<32, CD8VT1>;
4845 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
4846 EVEX_CD8<64, CD8VT1>, VEX_W;
4847}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004848
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004849let hasSideEffects = 0, Predicates = [HasERI] in {
4850 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
4851 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
4852}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004853/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004854
4855multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4856 SDNode OpNode> {
4857
4858 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4859 (ins _.RC:$src), OpcodeStr, "$src", "$src",
4860 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
4861
4862 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4863 (ins _.RC:$src), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004864 "{sae}, $src", "$src, {sae}",
4865 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004866
4867 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4868 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4869 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004870 (bitconvert (_.LdFrag addr:$src))),
4871 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004872
4873 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4874 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4875 (OpNode (_.FloatVT
4876 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
4877 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004878}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004879
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004880multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4881 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
4882 EVEX_CD8<32, CD8VF>;
4883 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
4884 VEX_W, EVEX_CD8<32, CD8VF>;
4885}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004886
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004887let Predicates = [HasERI], hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00004888
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004889 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX, EVEX_V512, T8PD;
4890 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX, EVEX_V512, T8PD;
4891 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX, EVEX_V512, T8PD;
4892}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004893
Robert Khasanoveb126392014-10-28 18:15:20 +00004894multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
4895 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004896 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00004897 (ins _.RC:$src), OpcodeStr, "$src", "$src",
4898 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
4899 let mayLoad = 1 in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004900 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00004901 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4902 (OpNode (_.FloatVT
4903 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004904
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004905 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00004906 (ins _.ScalarMemOp:$src), OpcodeStr,
4907 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
4908 (OpNode (_.FloatVT
4909 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
4910 EVEX, EVEX_B;
4911 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004912}
4913
4914multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,
4915 Intrinsic F32Int, Intrinsic F64Int,
4916 OpndItins itins_s, OpndItins itins_d> {
4917 def SSZr : SI<opc, MRMSrcReg, (outs FR32X:$dst),
4918 (ins FR32X:$src1, FR32X:$src2),
4919 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004920 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004921 [], itins_s.rr>, XS, EVEX_4V;
Craig Topper9dd48c82014-01-02 17:28:14 +00004922 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004923 def SSZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
4924 (ins VR128X:$src1, VR128X:$src2),
4925 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004926 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004927 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004928 (F32Int VR128X:$src1, VR128X:$src2))],
4929 itins_s.rr>, XS, EVEX_4V;
4930 let mayLoad = 1 in {
4931 def SSZm : SI<opc, MRMSrcMem, (outs FR32X:$dst),
4932 (ins FR32X:$src1, f32mem:$src2),
4933 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004934 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004935 [], itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00004936 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004937 def SSZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
4938 (ins VR128X:$src1, ssmem:$src2),
4939 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004940 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004941 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004942 (F32Int VR128X:$src1, sse_load_f32:$src2))],
4943 itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
4944 }
4945 def SDZr : SI<opc, MRMSrcReg, (outs FR64X:$dst),
4946 (ins FR64X:$src1, FR64X:$src2),
4947 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004948 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004949 XD, EVEX_4V, VEX_W;
Craig Topper9dd48c82014-01-02 17:28:14 +00004950 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004951 def SDZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
4952 (ins VR128X:$src1, VR128X:$src2),
4953 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004954 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004955 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004956 (F64Int VR128X:$src1, VR128X:$src2))],
4957 itins_s.rr>, XD, EVEX_4V, VEX_W;
4958 let mayLoad = 1 in {
4959 def SDZm : SI<opc, MRMSrcMem, (outs FR64X:$dst),
4960 (ins FR64X:$src1, f64mem:$src2),
4961 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004962 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004963 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00004964 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004965 def SDZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
4966 (ins VR128X:$src1, sdmem:$src2),
4967 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004968 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004969 [(set VR128X:$dst,
4970 (F64Int VR128X:$src1, sse_load_f64:$src2))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004971 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
4972 }
4973}
4974
Robert Khasanoveb126392014-10-28 18:15:20 +00004975multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
4976 SDNode OpNode> {
4977 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
4978 v16f32_info>,
4979 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
4980 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
4981 v8f64_info>,
4982 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
4983 // Define only if AVX512VL feature is present.
4984 let Predicates = [HasVLX] in {
4985 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
4986 OpNode, v4f32x_info>,
4987 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
4988 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
4989 OpNode, v8f32x_info>,
4990 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
4991 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
4992 OpNode, v2f64x_info>,
4993 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
4994 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
4995 OpNode, v4f64x_info>,
4996 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
4997 }
4998}
4999
5000defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005001
Michael Liao5bf95782014-12-04 05:20:33 +00005002defm VSQRT : avx512_sqrt_scalar<0x51, "sqrt",
5003 int_x86_avx512_sqrt_ss, int_x86_avx512_sqrt_sd,
Robert Khasanoveb126392014-10-28 18:15:20 +00005004 SSE_SQRTSS, SSE_SQRTSD>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005005
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005006let Predicates = [HasAVX512] in {
Elena Demikhovskyf1648592014-07-22 11:07:31 +00005007 def : Pat<(v16f32 (int_x86_avx512_sqrt_ps_512 (v16f32 VR512:$src1),
5008 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_CURRENT)),
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005009 (VSQRTPSZr VR512:$src1)>;
Elena Demikhovskyf1648592014-07-22 11:07:31 +00005010 def : Pat<(v8f64 (int_x86_avx512_sqrt_pd_512 (v8f64 VR512:$src1),
5011 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_CURRENT)),
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005012 (VSQRTPDZr VR512:$src1)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005013
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005014 def : Pat<(f32 (fsqrt FR32X:$src)),
5015 (VSQRTSSZr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
5016 def : Pat<(f32 (fsqrt (load addr:$src))),
5017 (VSQRTSSZm (f32 (IMPLICIT_DEF)), addr:$src)>,
5018 Requires<[OptForSize]>;
5019 def : Pat<(f64 (fsqrt FR64X:$src)),
5020 (VSQRTSDZr (f64 (IMPLICIT_DEF)), FR64X:$src)>;
5021 def : Pat<(f64 (fsqrt (load addr:$src))),
5022 (VSQRTSDZm (f64 (IMPLICIT_DEF)), addr:$src)>,
5023 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005024
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005025 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005026 (VRSQRT14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005027 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005028 (VRSQRT14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005029 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005030
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005031 def : Pat<(f32 (X86frcp FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005032 (VRCP14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005033 def : Pat<(f32 (X86frcp (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005034 (VRCP14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005035 Requires<[OptForSize]>;
5036
5037 def : Pat<(int_x86_sse_sqrt_ss VR128X:$src),
5038 (COPY_TO_REGCLASS (VSQRTSSZr (f32 (IMPLICIT_DEF)),
5039 (COPY_TO_REGCLASS VR128X:$src, FR32)),
5040 VR128X)>;
5041 def : Pat<(int_x86_sse_sqrt_ss sse_load_f32:$src),
5042 (VSQRTSSZm_Int (v4f32 (IMPLICIT_DEF)), sse_load_f32:$src)>;
5043
5044 def : Pat<(int_x86_sse2_sqrt_sd VR128X:$src),
5045 (COPY_TO_REGCLASS (VSQRTSDZr (f64 (IMPLICIT_DEF)),
5046 (COPY_TO_REGCLASS VR128X:$src, FR64)),
5047 VR128X)>;
5048 def : Pat<(int_x86_sse2_sqrt_sd sse_load_f64:$src),
5049 (VSQRTSDZm_Int (v2f64 (IMPLICIT_DEF)), sse_load_f64:$src)>;
5050}
5051
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005052
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005053multiclass avx512_rndscale<bits<8> opc, string OpcodeStr,
5054 X86MemOperand x86memop, RegisterClass RC,
5055 PatFrag mem_frag, Domain d> {
5056let ExeDomain = d in {
5057 // Intrinsic operation, reg.
5058 // Vector intrinsic operation, reg
5059 def r : AVX512AIi8<opc, MRMSrcReg,
Craig Topper53a84672015-01-25 02:21:16 +00005060 (outs RC:$dst), (ins RC:$src1, i32u8imm:$src2),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005061 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005062 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005063 []>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005064
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005065 // Vector intrinsic operation, mem
5066 def m : AVX512AIi8<opc, MRMSrcMem,
Craig Topper53a84672015-01-25 02:21:16 +00005067 (outs RC:$dst), (ins x86memop:$src1, i32u8imm:$src2),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005068 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005069 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005070 []>, EVEX;
5071} // ExeDomain
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005072}
5073
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005074defm VRNDSCALEPSZ : avx512_rndscale<0x08, "vrndscaleps", f512mem, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00005075 loadv16f32, SSEPackedSingle>, EVEX_V512,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005076 EVEX_CD8<32, CD8VF>;
5077
5078def : Pat<(v16f32 (int_x86_avx512_mask_rndscale_ps_512 (v16f32 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00005079 imm:$src2, (v16f32 VR512:$src1), (i16 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005080 FROUND_CURRENT)),
5081 (VRNDSCALEPSZr VR512:$src1, imm:$src2)>;
5082
5083
5084defm VRNDSCALEPDZ : avx512_rndscale<0x09, "vrndscalepd", f512mem, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00005085 loadv8f64, SSEPackedDouble>, EVEX_V512,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005086 VEX_W, EVEX_CD8<64, CD8VF>;
5087
5088def : Pat<(v8f64 (int_x86_avx512_mask_rndscale_pd_512 (v8f64 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00005089 imm:$src2, (v8f64 VR512:$src1), (i8 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005090 FROUND_CURRENT)),
5091 (VRNDSCALEPDZr VR512:$src1, imm:$src2)>;
5092
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005093multiclass
5094avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005095
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005096 let ExeDomain = _.ExeDomain in {
5097 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5098 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
5099 "$src3, $src2, $src1", "$src1, $src2, $src3",
5100 (_.VT (X86RndScale (_.VT _.RC:$src1), (_.VT _.RC:$src2),
5101 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
5102
5103 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5104 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005105 "{sae}, $src3, $src2, $src1", "$src1, $src2, $src3, {sae}",
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005106 (_.VT (X86RndScale (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005107 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005108
5109 let mayLoad = 1 in
5110 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5111 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3), OpcodeStr,
5112 "$src3, $src2, $src1", "$src1, $src2, $src3",
5113 (_.VT (X86RndScale (_.VT _.RC:$src1),
5114 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
5115 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
5116 }
5117 let Predicates = [HasAVX512] in {
5118 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
5119 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5120 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
5121 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
5122 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5123 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
5124 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
5125 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5126 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
5127 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
5128 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5129 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
5130 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
5131 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5132 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
5133
5134 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5135 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5136 addr:$src, (i32 0x1))), _.FRC)>;
5137 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5138 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5139 addr:$src, (i32 0x2))), _.FRC)>;
5140 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5141 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5142 addr:$src, (i32 0x3))), _.FRC)>;
5143 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5144 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5145 addr:$src, (i32 0x4))), _.FRC)>;
5146 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5147 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5148 addr:$src, (i32 0xc))), _.FRC)>;
5149 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005150}
5151
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005152defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
5153 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00005154
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005155defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
5156 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00005157
5158let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005159def : Pat<(v16f32 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005160 (VRNDSCALEPSZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005161def : Pat<(v16f32 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005162 (VRNDSCALEPSZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005163def : Pat<(v16f32 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005164 (VRNDSCALEPSZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005165def : Pat<(v16f32 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005166 (VRNDSCALEPSZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005167def : Pat<(v16f32 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005168 (VRNDSCALEPSZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005169
5170def : Pat<(v8f64 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005171 (VRNDSCALEPDZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005172def : Pat<(v8f64 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005173 (VRNDSCALEPDZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005174def : Pat<(v8f64 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005175 (VRNDSCALEPDZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005176def : Pat<(v8f64 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005177 (VRNDSCALEPDZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005178def : Pat<(v8f64 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005179 (VRNDSCALEPDZr VR512:$src, (i32 0x3))>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005180}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005181//-------------------------------------------------
5182// Integer truncate and extend operations
5183//-------------------------------------------------
5184
5185multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr,
5186 RegisterClass dstRC, RegisterClass srcRC,
5187 RegisterClass KRC, X86MemOperand x86memop> {
5188 def rr : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
5189 (ins srcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005190 !strconcat(OpcodeStr,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005191 []>, EVEX;
5192
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005193 def rrk : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
5194 (ins KRC:$mask, srcRC:$src),
5195 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005196 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005197 []>, EVEX, EVEX_K;
5198
5199 def rrkz : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005200 (ins KRC:$mask, srcRC:$src),
5201 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005202 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005203 []>, EVEX, EVEX_KZ;
5204
5205 def mr : AVX512XS8I<opc, MRMDestMem, (outs), (ins x86memop:$dst, srcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005206 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005207 []>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005208
5209 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
5210 (ins x86memop:$dst, KRC:$mask, srcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005211 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}}|${dst} {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005212 []>, EVEX, EVEX_K;
5213
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005214}
Michael Liao5bf95782014-12-04 05:20:33 +00005215defm VPMOVQB : avx512_trunc_sat<0x32, "vpmovqb", VR128X, VR512, VK8WM,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005216 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
5217defm VPMOVSQB : avx512_trunc_sat<0x22, "vpmovsqb", VR128X, VR512, VK8WM,
5218 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
5219defm VPMOVUSQB : avx512_trunc_sat<0x12, "vpmovusqb", VR128X, VR512, VK8WM,
5220 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
5221defm VPMOVQW : avx512_trunc_sat<0x34, "vpmovqw", VR128X, VR512, VK8WM,
5222 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
5223defm VPMOVSQW : avx512_trunc_sat<0x24, "vpmovsqw", VR128X, VR512, VK8WM,
5224 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
5225defm VPMOVUSQW : avx512_trunc_sat<0x14, "vpmovusqw", VR128X, VR512, VK8WM,
5226 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
5227defm VPMOVQD : avx512_trunc_sat<0x35, "vpmovqd", VR256X, VR512, VK8WM,
5228 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
5229defm VPMOVSQD : avx512_trunc_sat<0x25, "vpmovsqd", VR256X, VR512, VK8WM,
5230 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
5231defm VPMOVUSQD : avx512_trunc_sat<0x15, "vpmovusqd", VR256X, VR512, VK8WM,
5232 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
5233defm VPMOVDW : avx512_trunc_sat<0x33, "vpmovdw", VR256X, VR512, VK16WM,
5234 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
5235defm VPMOVSDW : avx512_trunc_sat<0x23, "vpmovsdw", VR256X, VR512, VK16WM,
5236 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
5237defm VPMOVUSDW : avx512_trunc_sat<0x13, "vpmovusdw", VR256X, VR512, VK16WM,
5238 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
5239defm VPMOVDB : avx512_trunc_sat<0x31, "vpmovdb", VR128X, VR512, VK16WM,
5240 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
5241defm VPMOVSDB : avx512_trunc_sat<0x21, "vpmovsdb", VR128X, VR512, VK16WM,
5242 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
5243defm VPMOVUSDB : avx512_trunc_sat<0x11, "vpmovusdb", VR128X, VR512, VK16WM,
5244 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
5245
5246def : Pat<(v16i8 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQBrr VR512:$src)>;
5247def : Pat<(v8i16 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQWrr VR512:$src)>;
5248def : Pat<(v16i16 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDWrr VR512:$src)>;
5249def : Pat<(v16i8 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDBrr VR512:$src)>;
5250def : Pat<(v8i32 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQDrr VR512:$src)>;
5251
5252def : Pat<(v16i8 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005253 (VPMOVDBrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005254def : Pat<(v16i16 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005255 (VPMOVDWrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005256def : Pat<(v8i16 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005257 (VPMOVQWrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005258def : Pat<(v8i32 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005259 (VPMOVQDrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005260
5261
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005262multiclass avx512_extend<bits<8> opc, string OpcodeStr, RegisterClass KRC,
5263 RegisterClass DstRC, RegisterClass SrcRC, SDNode OpNode,
5264 PatFrag mem_frag, X86MemOperand x86memop,
5265 ValueType OpVT, ValueType InVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005266
5267 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
5268 (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005269 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005270 [(set DstRC:$dst, (OpVT (OpNode (InVT SrcRC:$src))))]>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005271
5272 def rrk : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
5273 (ins KRC:$mask, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005274 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005275 []>, EVEX, EVEX_K;
5276
5277 def rrkz : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
5278 (ins KRC:$mask, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005279 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005280 []>, EVEX, EVEX_KZ;
5281
5282 let mayLoad = 1 in {
5283 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005284 (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005285 !strconcat(OpcodeStr,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005286 [(set DstRC:$dst,
5287 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))]>,
5288 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005289
5290 def rmk : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
5291 (ins KRC:$mask, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005292 !strconcat(OpcodeStr,"\t{$src, $dst {${mask}} |$dst {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005293 []>,
5294 EVEX, EVEX_K;
5295
5296 def rmkz : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
5297 (ins KRC:$mask, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005298 !strconcat(OpcodeStr,"\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005299 []>,
5300 EVEX, EVEX_KZ;
5301 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005302}
5303
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005304defm VPMOVZXBDZ: avx512_extend<0x31, "vpmovzxbd", VK16WM, VR512, VR128X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00005305 loadv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005306 EVEX_CD8<8, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005307defm VPMOVZXBQZ: avx512_extend<0x32, "vpmovzxbq", VK8WM, VR512, VR128X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00005308 loadv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005309 EVEX_CD8<8, CD8VO>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005310defm VPMOVZXWDZ: avx512_extend<0x33, "vpmovzxwd", VK16WM, VR512, VR256X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00005311 loadv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005312 EVEX_CD8<16, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005313defm VPMOVZXWQZ: avx512_extend<0x34, "vpmovzxwq", VK8WM, VR512, VR128X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00005314 loadv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005315 EVEX_CD8<16, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005316defm VPMOVZXDQZ: avx512_extend<0x35, "vpmovzxdq", VK8WM, VR512, VR256X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00005317 loadv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005318 EVEX_CD8<32, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005319
5320defm VPMOVSXBDZ: avx512_extend<0x21, "vpmovsxbd", VK16WM, VR512, VR128X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00005321 loadv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005322 EVEX_CD8<8, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005323defm VPMOVSXBQZ: avx512_extend<0x22, "vpmovsxbq", VK8WM, VR512, VR128X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00005324 loadv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005325 EVEX_CD8<8, CD8VO>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005326defm VPMOVSXWDZ: avx512_extend<0x23, "vpmovsxwd", VK16WM, VR512, VR256X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00005327 loadv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005328 EVEX_CD8<16, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005329defm VPMOVSXWQZ: avx512_extend<0x24, "vpmovsxwq", VK8WM, VR512, VR128X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00005330 loadv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005331 EVEX_CD8<16, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005332defm VPMOVSXDQZ: avx512_extend<0x25, "vpmovsxdq", VK8WM, VR512, VR256X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00005333 loadv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005334 EVEX_CD8<32, CD8VH>;
5335
5336//===----------------------------------------------------------------------===//
5337// GATHER - SCATTER Operations
5338
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005339multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5340 X86MemOperand memop, PatFrag GatherNode> {
5341 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb" in
5342 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
5343 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005344 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005345 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005346 [(set _.RC:$dst, _.KRCWM:$mask_wb,
5347 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
5348 vectoraddr:$src2))]>, EVEX, EVEX_K,
5349 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005350}
Cameron McInally45325962014-03-26 13:50:50 +00005351
5352let ExeDomain = SSEPackedDouble in {
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005353defm VGATHERDPDZ : avx512_gather<0x92, "vgatherdpd", v8f64_info, vy64xmem,
5354 mgatherv8i32>, EVEX_V512, VEX_W;
5355defm VGATHERQPDZ : avx512_gather<0x93, "vgatherqpd", v8f64_info, vz64mem,
5356 mgatherv8i64>, EVEX_V512, VEX_W;
Cameron McInally45325962014-03-26 13:50:50 +00005357}
5358
5359let ExeDomain = SSEPackedSingle in {
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005360defm VGATHERDPSZ : avx512_gather<0x92, "vgatherdps", v16f32_info, vz32mem,
5361 mgatherv16i32>, EVEX_V512;
5362defm VGATHERQPSZ : avx512_gather<0x93, "vgatherqps", v8f32x_info, vz64mem,
5363 mgatherv8i64>, EVEX_V512;
Cameron McInally45325962014-03-26 13:50:50 +00005364}
Michael Liao5bf95782014-12-04 05:20:33 +00005365
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005366defm VPGATHERDQZ : avx512_gather<0x90, "vpgatherdq", v8i64_info, vy64xmem,
5367 mgatherv8i32>, EVEX_V512, VEX_W;
5368defm VPGATHERDDZ : avx512_gather<0x90, "vpgatherdd", v16i32_info, vz32mem,
5369 mgatherv16i32>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005370
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005371defm VPGATHERQQZ : avx512_gather<0x91, "vpgatherqq", v8i64_info, vz64mem,
5372 mgatherv8i64>, EVEX_V512, VEX_W;
5373defm VPGATHERQDZ : avx512_gather<0x91, "vpgatherqd", v8i32x_info, vz64mem,
5374 mgatherv8i64>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005375
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005376multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5377 X86MemOperand memop, PatFrag ScatterNode> {
5378
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005379let mayStore = 1, Constraints = "$mask = $mask_wb" in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005380
5381 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
5382 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005383 !strconcat(OpcodeStr,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005384 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
5385 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
5386 _.KRCWM:$mask, vectoraddr:$dst))]>,
5387 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005388}
5389
Cameron McInally45325962014-03-26 13:50:50 +00005390let ExeDomain = SSEPackedDouble in {
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005391defm VSCATTERDPDZ : avx512_scatter<0xA2, "vscatterdpd", v8f64_info, vy64xmem,
5392 mscatterv8i32>, EVEX_V512, VEX_W;
5393defm VSCATTERQPDZ : avx512_scatter<0xA3, "vscatterqpd", v8f64_info, vz64mem,
5394 mscatterv8i64>, EVEX_V512, VEX_W;
Cameron McInally45325962014-03-26 13:50:50 +00005395}
5396
5397let ExeDomain = SSEPackedSingle in {
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005398defm VSCATTERDPSZ : avx512_scatter<0xA2, "vscatterdps", v16f32_info, vz32mem,
5399 mscatterv16i32>, EVEX_V512;
5400defm VSCATTERQPSZ : avx512_scatter<0xA3, "vscatterqps", v8f32x_info, vz64mem,
5401 mscatterv8i64>, EVEX_V512;
Cameron McInally45325962014-03-26 13:50:50 +00005402}
5403
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005404defm VPSCATTERDQZ : avx512_scatter<0xA0, "vpscatterdq", v8i64_info, vy64xmem,
5405 mscatterv8i32>, EVEX_V512, VEX_W;
5406defm VPSCATTERDDZ : avx512_scatter<0xA0, "vpscatterdd", v16i32_info, vz32mem,
5407 mscatterv16i32>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005408
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005409defm VPSCATTERQQZ : avx512_scatter<0xA1, "vpscatterqq", v8i64_info, vz64mem,
5410 mscatterv8i64>, EVEX_V512, VEX_W;
5411defm VPSCATTERQDZ : avx512_scatter<0xA1, "vpscatterqd", v8i32x_info, vz64mem,
5412 mscatterv8i64>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005413
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00005414// prefetch
5415multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
5416 RegisterClass KRC, X86MemOperand memop> {
5417 let Predicates = [HasPFI], hasSideEffects = 1 in
5418 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005419 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00005420 []>, EVEX, EVEX_K;
5421}
5422
5423defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
5424 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
5425
5426defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
5427 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
5428
5429defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
5430 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
5431
5432defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
5433 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00005434
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00005435defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
5436 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
5437
5438defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
5439 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
5440
5441defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
5442 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
5443
5444defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
5445 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
5446
5447defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
5448 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
5449
5450defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
5451 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
5452
5453defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
5454 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
5455
5456defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
5457 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
5458
5459defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
5460 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
5461
5462defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
5463 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
5464
5465defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
5466 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
5467
5468defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
5469 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005470//===----------------------------------------------------------------------===//
5471// VSHUFPS - VSHUFPD Operations
5472
5473multiclass avx512_shufp<RegisterClass RC, X86MemOperand x86memop,
5474 ValueType vt, string OpcodeStr, PatFrag mem_frag,
5475 Domain d> {
5476 def rmi : AVX512PIi8<0xC6, MRMSrcMem, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005477 (ins RC:$src1, x86memop:$src2, u8imm:$src3),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005478 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005479 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005480 [(set RC:$dst, (vt (X86Shufp RC:$src1, (mem_frag addr:$src2),
5481 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00005482 EVEX_4V, Sched<[WriteShuffleLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005483 def rri : AVX512PIi8<0xC6, MRMSrcReg, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005484 (ins RC:$src1, RC:$src2, u8imm:$src3),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005485 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005486 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005487 [(set RC:$dst, (vt (X86Shufp RC:$src1, RC:$src2,
5488 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00005489 EVEX_4V, Sched<[WriteShuffle]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005490}
5491
Craig Topper820d4922015-02-09 04:04:50 +00005492defm VSHUFPSZ : avx512_shufp<VR512, f512mem, v16f32, "vshufps", loadv16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005493 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00005494defm VSHUFPDZ : avx512_shufp<VR512, f512mem, v8f64, "vshufpd", loadv8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00005495 SSEPackedDouble>, PD, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005496
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00005497def : Pat<(v16i32 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
5498 (VSHUFPSZrri VR512:$src1, VR512:$src2, imm:$imm)>;
5499def : Pat<(v16i32 (X86Shufp VR512:$src1,
Craig Topper820d4922015-02-09 04:04:50 +00005500 (loadv16i32 addr:$src2), (i8 imm:$imm))),
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00005501 (VSHUFPSZrmi VR512:$src1, addr:$src2, imm:$imm)>;
5502
5503def : Pat<(v8i64 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
5504 (VSHUFPDZrri VR512:$src1, VR512:$src2, imm:$imm)>;
5505def : Pat<(v8i64 (X86Shufp VR512:$src1,
Craig Topper820d4922015-02-09 04:04:50 +00005506 (loadv8i64 addr:$src2), (i8 imm:$imm))),
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00005507 (VSHUFPDZrmi VR512:$src1, addr:$src2, imm:$imm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005508
Adam Nemet5ed17da2014-08-21 19:50:07 +00005509multiclass avx512_valign<X86VectorVTInfo _> {
Adam Nemet34801422014-10-08 23:25:39 +00005510 defm rri : AVX512_maskable<0x03, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005511 (ins _.RC:$src1, _.RC:$src2, u8imm:$src3),
Adam Nemet5ed17da2014-08-21 19:50:07 +00005512 "valign"##_.Suffix,
Adam Nemet2e2537f2014-08-07 17:53:55 +00005513 "$src3, $src2, $src1", "$src1, $src2, $src3",
Adam Nemet5ed17da2014-08-21 19:50:07 +00005514 (_.VT (X86VAlign _.RC:$src2, _.RC:$src1,
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005515 (i8 imm:$src3)))>,
Adam Nemet2e2537f2014-08-07 17:53:55 +00005516 AVX512AIi8Base, EVEX_4V;
Adam Nemetfd2161b2014-08-05 17:23:04 +00005517
Adam Nemetf92139d2014-08-05 17:22:50 +00005518 // Also match valign of packed floats.
Adam Nemet5ed17da2014-08-21 19:50:07 +00005519 def : Pat<(_.FloatVT (X86VAlign _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
5520 (!cast<Instruction>(NAME##rri) _.RC:$src2, _.RC:$src1, imm:$imm)>;
Adam Nemetf92139d2014-08-05 17:22:50 +00005521
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00005522 let mayLoad = 1 in
Adam Nemet5ed17da2014-08-21 19:50:07 +00005523 def rmi : AVX512AIi8<0x03, MRMSrcMem, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005524 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$src3),
Adam Nemet5ed17da2014-08-21 19:50:07 +00005525 !strconcat("valign"##_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00005526 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet1c752d82014-08-05 17:22:47 +00005527 "$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005528 []>, EVEX_4V;
5529}
Adam Nemet5ed17da2014-08-21 19:50:07 +00005530defm VALIGND : avx512_valign<v16i32_info>, EVEX_V512, EVEX_CD8<32, CD8VF>;
5531defm VALIGNQ : avx512_valign<v8i64_info>, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005532
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005533// Helper fragments to match sext vXi1 to vXiY.
5534def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
5535def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
5536
5537multiclass avx512_vpabs<bits<8> opc, string OpcodeStr, ValueType OpVT,
5538 RegisterClass KRC, RegisterClass RC,
5539 X86MemOperand x86memop, X86MemOperand x86scalar_mop,
5540 string BrdcstStr> {
5541 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005542 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005543 []>, EVEX;
5544 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005545 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005546 []>, EVEX, EVEX_K;
5547 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
5548 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005549 "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005550 []>, EVEX, EVEX_KZ;
5551 let mayLoad = 1 in {
5552 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5553 (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005554 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005555 []>, EVEX;
5556 def rmk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5557 (ins KRC:$mask, x86memop:$src),
5558 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005559 "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005560 []>, EVEX, EVEX_K;
5561 def rmkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5562 (ins KRC:$mask, x86memop:$src),
5563 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005564 "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005565 []>, EVEX, EVEX_KZ;
5566 def rmb : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5567 (ins x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005568 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005569 ", $dst|$dst, ${src}", BrdcstStr, "}"),
5570 []>, EVEX, EVEX_B;
5571 def rmbk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5572 (ins KRC:$mask, x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005573 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005574 ", $dst {${mask}}|$dst {${mask}}, ${src}", BrdcstStr, "}"),
5575 []>, EVEX, EVEX_B, EVEX_K;
5576 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5577 (ins KRC:$mask, x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005578 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005579 ", $dst {${mask}} {z}|$dst {${mask}} {z}, ${src}",
5580 BrdcstStr, "}"),
5581 []>, EVEX, EVEX_B, EVEX_KZ;
5582 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005583}
5584
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005585defm VPABSDZ : avx512_vpabs<0x1E, "vpabsd", v16i32, VK16WM, VR512,
5586 i512mem, i32mem, "{1to16}">, EVEX_V512,
5587 EVEX_CD8<32, CD8VF>;
5588defm VPABSQZ : avx512_vpabs<0x1F, "vpabsq", v8i64, VK8WM, VR512,
5589 i512mem, i64mem, "{1to8}">, EVEX_V512, VEX_W,
5590 EVEX_CD8<64, CD8VF>;
5591
5592def : Pat<(xor
5593 (bc_v16i32 (v16i1sextv16i32)),
5594 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
5595 (VPABSDZrr VR512:$src)>;
5596def : Pat<(xor
5597 (bc_v8i64 (v8i1sextv8i64)),
5598 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
5599 (VPABSQZrr VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005600
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00005601def : Pat<(v16i32 (int_x86_avx512_mask_pabs_d_512 (v16i32 VR512:$src),
5602 (v16i32 immAllZerosV), (i16 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005603 (VPABSDZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00005604def : Pat<(v8i64 (int_x86_avx512_mask_pabs_q_512 (v8i64 VR512:$src),
5605 (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005606 (VPABSQZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00005607
Michael Liao5bf95782014-12-04 05:20:33 +00005608multiclass avx512_conflict<bits<8> opc, string OpcodeStr,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005609 RegisterClass RC, RegisterClass KRC,
5610 X86MemOperand x86memop,
5611 X86MemOperand x86scalar_mop, string BrdcstStr> {
Craig Topper46469aa2015-01-23 06:11:45 +00005612 let hasSideEffects = 0 in {
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005613 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5614 (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005615 !strconcat(OpcodeStr, "\t{$src, ${dst} |${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005616 []>, EVEX;
Craig Topper46469aa2015-01-23 06:11:45 +00005617 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005618 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5619 (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005620 !strconcat(OpcodeStr, "\t{$src, ${dst}|${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005621 []>, EVEX;
Craig Topper46469aa2015-01-23 06:11:45 +00005622 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005623 def rmb : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5624 (ins x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005625 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005626 ", ${dst}|${dst}, ${src}", BrdcstStr, "}"),
5627 []>, EVEX, EVEX_B;
5628 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5629 (ins KRC:$mask, RC:$src),
5630 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005631 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005632 []>, EVEX, EVEX_KZ;
Craig Topper46469aa2015-01-23 06:11:45 +00005633 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005634 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5635 (ins KRC:$mask, x86memop:$src),
5636 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005637 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005638 []>, EVEX, EVEX_KZ;
Craig Topper46469aa2015-01-23 06:11:45 +00005639 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005640 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5641 (ins KRC:$mask, x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005642 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005643 ", ${dst} {${mask}} {z}|${dst} {${mask}} {z}, ${src}",
5644 BrdcstStr, "}"),
5645 []>, EVEX, EVEX_KZ, EVEX_B;
Michael Liao5bf95782014-12-04 05:20:33 +00005646
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005647 let Constraints = "$src1 = $dst" in {
5648 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5649 (ins RC:$src1, KRC:$mask, RC:$src2),
5650 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005651 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005652 []>, EVEX, EVEX_K;
Craig Topper46469aa2015-01-23 06:11:45 +00005653 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005654 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5655 (ins RC:$src1, KRC:$mask, x86memop:$src2),
5656 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005657 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005658 []>, EVEX, EVEX_K;
Craig Topper46469aa2015-01-23 06:11:45 +00005659 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005660 def rmbk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5661 (ins RC:$src1, KRC:$mask, x86scalar_mop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00005662 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005663 ", ${dst} {${mask}}|${dst} {${mask}}, ${src2}", BrdcstStr, "}"),
5664 []>, EVEX, EVEX_K, EVEX_B;
Craig Topper46469aa2015-01-23 06:11:45 +00005665 }
5666 }
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005667}
5668
5669let Predicates = [HasCDI] in {
5670defm VPCONFLICTD : avx512_conflict<0xC4, "vpconflictd", VR512, VK16WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005671 i512mem, i32mem, "{1to16}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005672 EVEX_V512, EVEX_CD8<32, CD8VF>;
5673
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005674
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005675defm VPCONFLICTQ : avx512_conflict<0xC4, "vpconflictq", VR512, VK8WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005676 i512mem, i64mem, "{1to8}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005677 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005678
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005679}
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005680
5681def : Pat<(int_x86_avx512_mask_conflict_d_512 VR512:$src2, VR512:$src1,
5682 GR16:$mask),
5683 (VPCONFLICTDrrk VR512:$src1,
5684 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
5685
5686def : Pat<(int_x86_avx512_mask_conflict_q_512 VR512:$src2, VR512:$src1,
5687 GR8:$mask),
5688 (VPCONFLICTQrrk VR512:$src1,
5689 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00005690
Cameron McInally5d1b7b92014-06-11 12:54:45 +00005691let Predicates = [HasCDI] in {
5692defm VPLZCNTD : avx512_conflict<0x44, "vplzcntd", VR512, VK16WM,
5693 i512mem, i32mem, "{1to16}">,
5694 EVEX_V512, EVEX_CD8<32, CD8VF>;
5695
5696
5697defm VPLZCNTQ : avx512_conflict<0x44, "vplzcntq", VR512, VK8WM,
5698 i512mem, i64mem, "{1to8}">,
5699 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
5700
5701}
5702
5703def : Pat<(int_x86_avx512_mask_lzcnt_d_512 VR512:$src2, VR512:$src1,
5704 GR16:$mask),
5705 (VPLZCNTDrrk VR512:$src1,
5706 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
5707
5708def : Pat<(int_x86_avx512_mask_lzcnt_q_512 VR512:$src2, VR512:$src1,
5709 GR8:$mask),
5710 (VPLZCNTQrrk VR512:$src1,
5711 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
5712
Craig Topper820d4922015-02-09 04:04:50 +00005713def : Pat<(v16i32 (ctlz (loadv16i32 addr:$src))),
Cameron McInally0d0489c2014-06-16 14:12:28 +00005714 (VPLZCNTDrm addr:$src)>;
5715def : Pat<(v16i32 (ctlz (v16i32 VR512:$src))),
5716 (VPLZCNTDrr VR512:$src)>;
Craig Topper820d4922015-02-09 04:04:50 +00005717def : Pat<(v8i64 (ctlz (loadv8i64 addr:$src))),
Cameron McInally0d0489c2014-06-16 14:12:28 +00005718 (VPLZCNTQrm addr:$src)>;
5719def : Pat<(v8i64 (ctlz (v8i64 VR512:$src))),
5720 (VPLZCNTQrr VR512:$src)>;
5721
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00005722def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
5723def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
5724def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00005725
5726def : Pat<(store VK1:$src, addr:$dst),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00005727 (MOV8mr addr:$dst,
5728 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
5729 sub_8bit))>, Requires<[HasAVX512, NoDQI]>;
5730
5731def : Pat<(store VK8:$src, addr:$dst),
5732 (MOV8mr addr:$dst,
5733 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
5734 sub_8bit))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00005735
5736def truncstorei1 : PatFrag<(ops node:$val, node:$ptr),
5737 (truncstore node:$val, node:$ptr), [{
5738 return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i1;
5739}]>;
5740
5741def : Pat<(truncstorei1 GR8:$src, addr:$dst),
5742 (MOV8mr addr:$dst, GR8:$src)>;
5743
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005744multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00005745def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005746 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005747 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
5748}
Michael Liao5bf95782014-12-04 05:20:33 +00005749
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005750multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
5751 string OpcodeStr, Predicate prd> {
5752let Predicates = [prd] in
5753 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
5754
5755 let Predicates = [prd, HasVLX] in {
5756 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
5757 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
5758 }
5759}
5760
5761multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
5762 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
5763 HasBWI>;
5764 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
5765 HasBWI>, VEX_W;
5766 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
5767 HasDQI>;
5768 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
5769 HasDQI>, VEX_W;
5770}
Michael Liao5bf95782014-12-04 05:20:33 +00005771
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005772defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00005773
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00005774multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
5775def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
5776 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
5777 [(set _.KRC:$dst, (trunc (_.VT _.RC:$src)))]>, EVEX;
5778}
5779
5780multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
5781 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
5782let Predicates = [prd] in
5783 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
5784 EVEX_V512;
5785
5786 let Predicates = [prd, HasVLX] in {
5787 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
5788 EVEX_V256;
5789 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
5790 EVEX_V128;
5791 }
5792}
5793
5794defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
5795 avx512vl_i8_info, HasBWI>;
5796defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
5797 avx512vl_i16_info, HasBWI>, VEX_W;
5798defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
5799 avx512vl_i32_info, HasDQI>;
5800defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
5801 avx512vl_i64_info, HasDQI>, VEX_W;
5802
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00005803//===----------------------------------------------------------------------===//
5804// AVX-512 - COMPRESS and EXPAND
5805//
5806multiclass compress_by_vec_width<bits<8> opc, X86VectorVTInfo _,
5807 string OpcodeStr> {
5808 def rrkz : AVX5128I<opc, MRMDestReg, (outs _.RC:$dst),
5809 (ins _.KRCWM:$mask, _.RC:$src),
5810 OpcodeStr # "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
5811 [(set _.RC:$dst, (_.VT (X86compress _.KRCWM:$mask, _.RC:$src,
5812 _.ImmAllZerosV)))]>, EVEX_KZ;
5813
5814 let Constraints = "$src0 = $dst" in
5815 def rrk : AVX5128I<opc, MRMDestReg, (outs _.RC:$dst),
5816 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src),
5817 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5818 [(set _.RC:$dst, (_.VT (X86compress _.KRCWM:$mask, _.RC:$src,
5819 _.RC:$src0)))]>, EVEX_K;
5820
5821 let mayStore = 1 in {
5822 def mrk : AVX5128I<opc, MRMDestMem, (outs),
5823 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
5824 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5825 [(store (_.VT (X86compress _.KRCWM:$mask, _.RC:$src, undef)),
5826 addr:$dst)]>,
5827 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
5828 }
5829}
5830
5831multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
5832 AVX512VLVectorVTInfo VTInfo> {
5833 defm Z : compress_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
5834
5835 let Predicates = [HasVLX] in {
5836 defm Z256 : compress_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
5837 defm Z128 : compress_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
5838 }
5839}
5840
5841defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
5842 EVEX;
5843defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
5844 EVEX, VEX_W;
5845defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
5846 EVEX;
5847defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
5848 EVEX, VEX_W;
5849
Elena Demikhovsky72860c32014-12-15 10:03:52 +00005850// expand
5851multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
5852 string OpcodeStr> {
5853 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
5854 (ins _.KRCWM:$mask, _.RC:$src),
5855 OpcodeStr # "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
5856 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask, (_.VT _.RC:$src),
5857 _.ImmAllZerosV)))]>, EVEX_KZ;
5858
5859 let Constraints = "$src0 = $dst" in
5860 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
5861 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src),
5862 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5863 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask,
5864 (_.VT _.RC:$src), _.RC:$src0)))]>, EVEX_K;
5865
5866 let mayLoad = 1, Constraints = "$src0 = $dst" in
5867 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
5868 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src),
5869 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5870 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask,
5871 (_.VT (bitconvert
5872 (_.LdFrag addr:$src))),
5873 _.RC:$src0)))]>,
5874 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
5875
5876 let mayLoad = 1 in
5877 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
5878 (ins _.KRCWM:$mask, _.MemOp:$src),
5879 OpcodeStr # "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
5880 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask,
5881 (_.VT (bitconvert (_.LdFrag addr:$src))),
5882 _.ImmAllZerosV)))]>,
5883 EVEX_KZ, EVEX_CD8<_.EltSize, CD8VT1>;
5884
5885}
5886
5887multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
5888 AVX512VLVectorVTInfo VTInfo> {
5889 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
5890
5891 let Predicates = [HasVLX] in {
5892 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
5893 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
5894 }
5895}
5896
5897defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
5898 EVEX;
5899defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
5900 EVEX, VEX_W;
5901defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
5902 EVEX;
5903defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
5904 EVEX, VEX_W;