blob: f8db0b7f4bb55c058f1a4fe01ebc667ed7e30166 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
Eric Christopher7792e322015-01-30 23:24:40 +000014def isGCN : Predicate<"Subtarget->getGeneration() "
Matt Arsenault43e92fe2016-06-24 06:30:11 +000015 ">= SISubtarget::SOUTHERN_ISLANDS">,
Tom Stellardd7e6f132015-04-08 01:09:26 +000016 AssemblerPredicate<"FeatureGCN">;
Marek Olsak7d777282015-03-24 13:40:15 +000017def isSI : Predicate<"Subtarget->getGeneration() "
Matt Arsenault43e92fe2016-06-24 06:30:11 +000018 "== SISubtarget::SOUTHERN_ISLANDS">,
Matt Arsenaultd6adfb42015-09-24 19:52:21 +000019 AssemblerPredicate<"FeatureSouthernIslands">;
20
Marek Olsak5df00d62014-12-07 12:18:57 +000021
Tom Stellardec87f842015-05-25 16:15:54 +000022def has16BankLDS : Predicate<"Subtarget->getLDSBankCount() == 16">;
23def has32BankLDS : Predicate<"Subtarget->getLDSBankCount() == 32">;
24
Marek Olsak5df00d62014-12-07 12:18:57 +000025let SubtargetPredicate = isGCN in {
Tom Stellard0e70de52014-05-16 20:56:45 +000026
Tom Stellard8d6d4492014-04-22 16:33:57 +000027//===----------------------------------------------------------------------===//
Tom Stellard3a35d8f2014-10-01 14:44:45 +000028// EXP Instructions
29//===----------------------------------------------------------------------===//
30
31defm EXP : EXP_m;
32
33//===----------------------------------------------------------------------===//
Tom Stellard8d6d4492014-04-22 16:33:57 +000034// SMRD Instructions
35//===----------------------------------------------------------------------===//
36
Artem Tamazov38e496b2016-04-29 17:04:50 +000037// We are using the SReg_32_XM0 and not the SReg_32 register class for 32-bit
38// SMRD instructions, because the SReg_32_XM0 register class does not include M0
Tom Stellard8d6d4492014-04-22 16:33:57 +000039// and writing to M0 from an SMRD instruction will hang the GPU.
Artem Tamazov38e496b2016-04-29 17:04:50 +000040defm S_LOAD_DWORD : SMRD_Helper <smrd<0x00>, "s_load_dword", SReg_64, SReg_32_XM0>;
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000041defm S_LOAD_DWORDX2 : SMRD_Helper <smrd<0x01>, "s_load_dwordx2", SReg_64, SReg_64>;
42defm S_LOAD_DWORDX4 : SMRD_Helper <smrd<0x02>, "s_load_dwordx4", SReg_64, SReg_128>;
43defm S_LOAD_DWORDX8 : SMRD_Helper <smrd<0x03>, "s_load_dwordx8", SReg_64, SReg_256>;
44defm S_LOAD_DWORDX16 : SMRD_Helper <smrd<0x04>, "s_load_dwordx16", SReg_64, SReg_512>;
Tom Stellard8d6d4492014-04-22 16:33:57 +000045
46defm S_BUFFER_LOAD_DWORD : SMRD_Helper <
Artem Tamazov38e496b2016-04-29 17:04:50 +000047 smrd<0x08>, "s_buffer_load_dword", SReg_128, SReg_32_XM0
Tom Stellard8d6d4492014-04-22 16:33:57 +000048>;
49
50defm S_BUFFER_LOAD_DWORDX2 : SMRD_Helper <
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000051 smrd<0x09>, "s_buffer_load_dwordx2", SReg_128, SReg_64
Tom Stellard8d6d4492014-04-22 16:33:57 +000052>;
53
54defm S_BUFFER_LOAD_DWORDX4 : SMRD_Helper <
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000055 smrd<0x0a>, "s_buffer_load_dwordx4", SReg_128, SReg_128
Tom Stellard8d6d4492014-04-22 16:33:57 +000056>;
57
58defm S_BUFFER_LOAD_DWORDX8 : SMRD_Helper <
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000059 smrd<0x0b>, "s_buffer_load_dwordx8", SReg_128, SReg_256
Tom Stellard8d6d4492014-04-22 16:33:57 +000060>;
61
62defm S_BUFFER_LOAD_DWORDX16 : SMRD_Helper <
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000063 smrd<0x0c>, "s_buffer_load_dwordx16", SReg_128, SReg_512
Tom Stellard8d6d4492014-04-22 16:33:57 +000064>;
65
Matt Arsenault61738cb2016-02-27 08:53:46 +000066let mayStore = ? in {
67// FIXME: mayStore = ? is a workaround for tablegen bug for different
68// inferred mayStore flags for the instruction pattern vs. standalone
69// Pat. Each considers the other contradictory.
70
71defm S_MEMTIME : SMRD_Special <smrd<0x1e, 0x24>, "s_memtime",
Valery Pykhtina4db2242016-03-10 13:06:08 +000072 (outs SReg_64:$sdst), ?, " $sdst", [(set i64:$sdst, (int_amdgcn_s_memtime))]
Matt Arsenault61738cb2016-02-27 08:53:46 +000073>;
74}
Matt Arsenaulte66621b2015-09-24 19:52:27 +000075
76defm S_DCACHE_INV : SMRD_Inval <smrd<0x1f, 0x20>, "s_dcache_inv",
77 int_amdgcn_s_dcache_inv>;
Tom Stellard8d6d4492014-04-22 16:33:57 +000078
79//===----------------------------------------------------------------------===//
80// SOP1 Instructions
81//===----------------------------------------------------------------------===//
82
Christian Konig76edd4f2013-02-26 17:52:29 +000083let isMoveImm = 1 in {
Matthias Braune1a67412015-04-24 00:25:50 +000084 let isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +000085 defm S_MOV_B32 : SOP1_32 <sop1<0x03, 0x00>, "s_mov_b32", []>;
86 defm S_MOV_B64 : SOP1_64 <sop1<0x04, 0x01>, "s_mov_b64", []>;
Matt Arsenault382d9452016-01-26 04:49:22 +000087 } // End isRematerializeable = 1
Marek Olsakb08604c2014-12-07 12:18:45 +000088
89 let Uses = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +000090 defm S_CMOV_B32 : SOP1_32 <sop1<0x05, 0x02>, "s_cmov_b32", []>;
91 defm S_CMOV_B64 : SOP1_64 <sop1<0x06, 0x03>, "s_cmov_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +000092 } // End Uses = [SCC]
Christian Konig76edd4f2013-02-26 17:52:29 +000093} // End isMoveImm = 1
94
Marek Olsakb08604c2014-12-07 12:18:45 +000095let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +000096 defm S_NOT_B32 : SOP1_32 <sop1<0x07, 0x04>, "s_not_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +000097 [(set i32:$sdst, (not i32:$src0))]
Marek Olsakb08604c2014-12-07 12:18:45 +000098 >;
Matt Arsenault2c335622014-04-09 07:16:16 +000099
Marek Olsak5df00d62014-12-07 12:18:57 +0000100 defm S_NOT_B64 : SOP1_64 <sop1<0x08, 0x05>, "s_not_b64",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000101 [(set i64:$sdst, (not i64:$src0))]
Marek Olsakb08604c2014-12-07 12:18:45 +0000102 >;
Marek Olsak5df00d62014-12-07 12:18:57 +0000103 defm S_WQM_B32 : SOP1_32 <sop1<0x09, 0x06>, "s_wqm_b32", []>;
104 defm S_WQM_B64 : SOP1_64 <sop1<0x0a, 0x07>, "s_wqm_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000105} // End Defs = [SCC]
106
107
Marek Olsak5df00d62014-12-07 12:18:57 +0000108defm S_BREV_B32 : SOP1_32 <sop1<0x0b, 0x08>, "s_brev_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000109 [(set i32:$sdst, (bitreverse i32:$src0))]
Matt Arsenault43160e72014-06-18 17:13:57 +0000110>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000111defm S_BREV_B64 : SOP1_64 <sop1<0x0c, 0x09>, "s_brev_b64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000112
Marek Olsakb08604c2014-12-07 12:18:45 +0000113let Defs = [SCC] in {
Tom Stellardce449ad2015-02-18 16:08:11 +0000114 defm S_BCNT0_I32_B32 : SOP1_32 <sop1<0x0d, 0x0a>, "s_bcnt0_i32_b32", []>;
115 defm S_BCNT0_I32_B64 : SOP1_32_64 <sop1<0x0e, 0x0b>, "s_bcnt0_i32_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000116 defm S_BCNT1_I32_B32 : SOP1_32 <sop1<0x0f, 0x0c>, "s_bcnt1_i32_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000117 [(set i32:$sdst, (ctpop i32:$src0))]
Marek Olsakb08604c2014-12-07 12:18:45 +0000118 >;
Marek Olsak5df00d62014-12-07 12:18:57 +0000119 defm S_BCNT1_I32_B64 : SOP1_32_64 <sop1<0x10, 0x0d>, "s_bcnt1_i32_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000120} // End Defs = [SCC]
Matt Arsenault8333e432014-06-10 19:18:24 +0000121
Tom Stellardce449ad2015-02-18 16:08:11 +0000122defm S_FF0_I32_B32 : SOP1_32 <sop1<0x11, 0x0e>, "s_ff0_i32_b32", []>;
123defm S_FF0_I32_B64 : SOP1_32_64 <sop1<0x12, 0x0f>, "s_ff0_i32_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000124defm S_FF1_I32_B32 : SOP1_32 <sop1<0x13, 0x10>, "s_ff1_i32_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000125 [(set i32:$sdst, (cttz_zero_undef i32:$src0))]
Matt Arsenault295b86e2014-06-17 17:36:27 +0000126>;
Tom Stellardce449ad2015-02-18 16:08:11 +0000127defm S_FF1_I32_B64 : SOP1_32_64 <sop1<0x14, 0x11>, "s_ff1_i32_b64", []>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000128
Marek Olsak5df00d62014-12-07 12:18:57 +0000129defm S_FLBIT_I32_B32 : SOP1_32 <sop1<0x15, 0x12>, "s_flbit_i32_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000130 [(set i32:$sdst, (AMDGPUffbh_u32 i32:$src0))]
Matt Arsenault85796012014-06-17 17:36:24 +0000131>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000132
Tom Stellardce449ad2015-02-18 16:08:11 +0000133defm S_FLBIT_I32_B64 : SOP1_32_64 <sop1<0x16, 0x13>, "s_flbit_i32_b64", []>;
Marek Olsakd2af89d2015-03-04 17:33:45 +0000134defm S_FLBIT_I32 : SOP1_32 <sop1<0x17, 0x14>, "s_flbit_i32",
Matt Arsenaultc96e1de2016-07-18 18:35:05 +0000135 [(set i32:$sdst, (AMDGPUffbh_i32 i32:$src0))]
Marek Olsakd2af89d2015-03-04 17:33:45 +0000136>;
Tom Stellardce449ad2015-02-18 16:08:11 +0000137defm S_FLBIT_I32_I64 : SOP1_32_64 <sop1<0x18, 0x15>, "s_flbit_i32_i64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000138defm S_SEXT_I32_I8 : SOP1_32 <sop1<0x19, 0x16>, "s_sext_i32_i8",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000139 [(set i32:$sdst, (sext_inreg i32:$src0, i8))]
Matt Arsenault27cc9582014-04-18 01:53:18 +0000140>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000141defm S_SEXT_I32_I16 : SOP1_32 <sop1<0x1a, 0x17>, "s_sext_i32_i16",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000142 [(set i32:$sdst, (sext_inreg i32:$src0, i16))]
Matt Arsenault27cc9582014-04-18 01:53:18 +0000143>;
Matt Arsenault5dbd5db2014-04-22 03:49:30 +0000144
Tom Stellardce449ad2015-02-18 16:08:11 +0000145defm S_BITSET0_B32 : SOP1_32 <sop1<0x1b, 0x18>, "s_bitset0_b32", []>;
Nikolay Haustov79af6b32016-03-14 11:17:19 +0000146defm S_BITSET0_B64 : SOP1_64_32 <sop1<0x1c, 0x19>, "s_bitset0_b64", []>;
Tom Stellardce449ad2015-02-18 16:08:11 +0000147defm S_BITSET1_B32 : SOP1_32 <sop1<0x1d, 0x1a>, "s_bitset1_b32", []>;
Nikolay Haustov79af6b32016-03-14 11:17:19 +0000148defm S_BITSET1_B64 : SOP1_64_32 <sop1<0x1e, 0x1b>, "s_bitset1_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000149defm S_GETPC_B64 : SOP1_64_0 <sop1<0x1f, 0x1c>, "s_getpc_b64", []>;
Matt Arsenaultd2141b62016-07-30 01:40:34 +0000150
151let isTerminator = 1, isBranch = 1, isBarrier = 1 in {
Nikolay Haustov8e3f0992016-03-09 10:56:19 +0000152defm S_SETPC_B64 : SOP1_1 <sop1<0x20, 0x1d>, "s_setpc_b64", []>;
Matt Arsenaultd2141b62016-07-30 01:40:34 +0000153}
Marek Olsak5df00d62014-12-07 12:18:57 +0000154defm S_SWAPPC_B64 : SOP1_64 <sop1<0x21, 0x1e>, "s_swappc_b64", []>;
Nikolay Haustov79af6b32016-03-14 11:17:19 +0000155defm S_RFE_B64 : SOP1_1 <sop1<0x22, 0x1f>, "s_rfe_b64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000156
Marek Olsakb08604c2014-12-07 12:18:45 +0000157let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC, SCC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000158
Marek Olsak5df00d62014-12-07 12:18:57 +0000159defm S_AND_SAVEEXEC_B64 : SOP1_64 <sop1<0x24, 0x20>, "s_and_saveexec_b64", []>;
160defm S_OR_SAVEEXEC_B64 : SOP1_64 <sop1<0x25, 0x21>, "s_or_saveexec_b64", []>;
161defm S_XOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x26, 0x22>, "s_xor_saveexec_b64", []>;
162defm S_ANDN2_SAVEEXEC_B64 : SOP1_64 <sop1<0x27, 0x23>, "s_andn2_saveexec_b64", []>;
163defm S_ORN2_SAVEEXEC_B64 : SOP1_64 <sop1<0x28, 0x24>, "s_orn2_saveexec_b64", []>;
164defm S_NAND_SAVEEXEC_B64 : SOP1_64 <sop1<0x29, 0x25>, "s_nand_saveexec_b64", []>;
165defm S_NOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x2a, 0x26>, "s_nor_saveexec_b64", []>;
166defm S_XNOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x2b, 0x27>, "s_xnor_saveexec_b64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000167
Marek Olsakb08604c2014-12-07 12:18:45 +0000168} // End hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC, SCC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000169
Marek Olsak5df00d62014-12-07 12:18:57 +0000170defm S_QUADMASK_B32 : SOP1_32 <sop1<0x2c, 0x28>, "s_quadmask_b32", []>;
171defm S_QUADMASK_B64 : SOP1_64 <sop1<0x2d, 0x29>, "s_quadmask_b64", []>;
Matt Arsenaultfc0ad422015-10-07 17:46:32 +0000172
173let Uses = [M0] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000174defm S_MOVRELS_B32 : SOP1_32 <sop1<0x2e, 0x2a>, "s_movrels_b32", []>;
175defm S_MOVRELS_B64 : SOP1_64 <sop1<0x2f, 0x2b>, "s_movrels_b64", []>;
176defm S_MOVRELD_B32 : SOP1_32 <sop1<0x30, 0x2c>, "s_movreld_b32", []>;
177defm S_MOVRELD_B64 : SOP1_64 <sop1<0x31, 0x2d>, "s_movreld_b64", []>;
Matt Arsenaultfc0ad422015-10-07 17:46:32 +0000178} // End Uses = [M0]
179
Tom Stellardce449ad2015-02-18 16:08:11 +0000180defm S_CBRANCH_JOIN : SOP1_1 <sop1<0x32, 0x2e>, "s_cbranch_join", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000181defm S_MOV_REGRD_B32 : SOP1_32 <sop1<0x33, 0x2f>, "s_mov_regrd_b32", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000182let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000183 defm S_ABS_I32 : SOP1_32 <sop1<0x34, 0x30>, "s_abs_i32", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000184} // End Defs = [SCC]
Marek Olsak5df00d62014-12-07 12:18:57 +0000185defm S_MOV_FED_B32 : SOP1_32 <sop1<0x35, 0x31>, "s_mov_fed_b32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000186
187//===----------------------------------------------------------------------===//
188// SOP2 Instructions
189//===----------------------------------------------------------------------===//
190
191let Defs = [SCC] in { // Carry out goes to SCC
192let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000193defm S_ADD_U32 : SOP2_32 <sop2<0x00>, "s_add_u32", []>;
194defm S_ADD_I32 : SOP2_32 <sop2<0x02>, "s_add_i32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000195 [(set i32:$sdst, (add SSrc_32:$src0, SSrc_32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000196>;
197} // End isCommutable = 1
198
Marek Olsak5df00d62014-12-07 12:18:57 +0000199defm S_SUB_U32 : SOP2_32 <sop2<0x01>, "s_sub_u32", []>;
200defm S_SUB_I32 : SOP2_32 <sop2<0x03>, "s_sub_i32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000201 [(set i32:$sdst, (sub SSrc_32:$src0, SSrc_32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000202>;
203
204let Uses = [SCC] in { // Carry in comes from SCC
205let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000206defm S_ADDC_U32 : SOP2_32 <sop2<0x04>, "s_addc_u32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000207 [(set i32:$sdst, (adde (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000208} // End isCommutable = 1
209
Marek Olsak5df00d62014-12-07 12:18:57 +0000210defm S_SUBB_U32 : SOP2_32 <sop2<0x05>, "s_subb_u32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000211 [(set i32:$sdst, (sube (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000212} // End Uses = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000213
Marek Olsak5df00d62014-12-07 12:18:57 +0000214defm S_MIN_I32 : SOP2_32 <sop2<0x06>, "s_min_i32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000215 [(set i32:$sdst, (smin i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000216>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000217defm S_MIN_U32 : SOP2_32 <sop2<0x07>, "s_min_u32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000218 [(set i32:$sdst, (umin i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000219>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000220defm S_MAX_I32 : SOP2_32 <sop2<0x08>, "s_max_i32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000221 [(set i32:$sdst, (smax i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000222>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000223defm S_MAX_U32 : SOP2_32 <sop2<0x09>, "s_max_u32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000224 [(set i32:$sdst, (umax i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000225>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000226} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000227
Tom Stellard8d6d4492014-04-22 16:33:57 +0000228
Marek Olsakb08604c2014-12-07 12:18:45 +0000229let Uses = [SCC] in {
Tom Stellardd7e6f132015-04-08 01:09:26 +0000230 defm S_CSELECT_B32 : SOP2_32 <sop2<0x0a>, "s_cselect_b32", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000231 defm S_CSELECT_B64 : SOP2_64 <sop2<0x0b>, "s_cselect_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000232} // End Uses = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000233
Marek Olsakb08604c2014-12-07 12:18:45 +0000234let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000235defm S_AND_B32 : SOP2_32 <sop2<0x0e, 0x0c>, "s_and_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000236 [(set i32:$sdst, (and i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000237>;
238
Marek Olsak5df00d62014-12-07 12:18:57 +0000239defm S_AND_B64 : SOP2_64 <sop2<0x0f, 0x0d>, "s_and_b64",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000240 [(set i64:$sdst, (and i64:$src0, i64:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000241>;
242
Marek Olsak5df00d62014-12-07 12:18:57 +0000243defm S_OR_B32 : SOP2_32 <sop2<0x10, 0x0e>, "s_or_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000244 [(set i32:$sdst, (or i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000245>;
246
Marek Olsak5df00d62014-12-07 12:18:57 +0000247defm S_OR_B64 : SOP2_64 <sop2<0x11, 0x0f>, "s_or_b64",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000248 [(set i64:$sdst, (or i64:$src0, i64:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000249>;
250
Marek Olsak5df00d62014-12-07 12:18:57 +0000251defm S_XOR_B32 : SOP2_32 <sop2<0x12, 0x10>, "s_xor_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000252 [(set i32:$sdst, (xor i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000253>;
254
Marek Olsak5df00d62014-12-07 12:18:57 +0000255defm S_XOR_B64 : SOP2_64 <sop2<0x13, 0x11>, "s_xor_b64",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000256 [(set i64:$sdst, (xor i64:$src0, i64:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000257>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000258defm S_ANDN2_B32 : SOP2_32 <sop2<0x14, 0x12>, "s_andn2_b32", []>;
259defm S_ANDN2_B64 : SOP2_64 <sop2<0x15, 0x13>, "s_andn2_b64", []>;
260defm S_ORN2_B32 : SOP2_32 <sop2<0x16, 0x14>, "s_orn2_b32", []>;
261defm S_ORN2_B64 : SOP2_64 <sop2<0x17, 0x15>, "s_orn2_b64", []>;
262defm S_NAND_B32 : SOP2_32 <sop2<0x18, 0x16>, "s_nand_b32", []>;
263defm S_NAND_B64 : SOP2_64 <sop2<0x19, 0x17>, "s_nand_b64", []>;
264defm S_NOR_B32 : SOP2_32 <sop2<0x1a, 0x18>, "s_nor_b32", []>;
265defm S_NOR_B64 : SOP2_64 <sop2<0x1b, 0x19>, "s_nor_b64", []>;
266defm S_XNOR_B32 : SOP2_32 <sop2<0x1c, 0x1a>, "s_xnor_b32", []>;
267defm S_XNOR_B64 : SOP2_64 <sop2<0x1d, 0x1b>, "s_xnor_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000268} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000269
270// Use added complexity so these patterns are preferred to the VALU patterns.
271let AddedComplexity = 1 in {
Marek Olsakb08604c2014-12-07 12:18:45 +0000272let Defs = [SCC] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000273
Marek Olsak5df00d62014-12-07 12:18:57 +0000274defm S_LSHL_B32 : SOP2_32 <sop2<0x1e, 0x1c>, "s_lshl_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000275 [(set i32:$sdst, (shl i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000276>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000277defm S_LSHL_B64 : SOP2_64_32 <sop2<0x1f, 0x1d>, "s_lshl_b64",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000278 [(set i64:$sdst, (shl i64:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000279>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000280defm S_LSHR_B32 : SOP2_32 <sop2<0x20, 0x1e>, "s_lshr_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000281 [(set i32:$sdst, (srl i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000282>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000283defm S_LSHR_B64 : SOP2_64_32 <sop2<0x21, 0x1f>, "s_lshr_b64",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000284 [(set i64:$sdst, (srl i64:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000285>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000286defm S_ASHR_I32 : SOP2_32 <sop2<0x22, 0x20>, "s_ashr_i32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000287 [(set i32:$sdst, (sra i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000288>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000289defm S_ASHR_I64 : SOP2_64_32 <sop2<0x23, 0x21>, "s_ashr_i64",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000290 [(set i64:$sdst, (sra i64:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000291>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000292} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000293
Marek Olsak63a7b082015-03-24 13:40:21 +0000294defm S_BFM_B32 : SOP2_32 <sop2<0x24, 0x22>, "s_bfm_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000295 [(set i32:$sdst, (AMDGPUbfm i32:$src0, i32:$src1))]>;
Nikolay Haustov2a62b3c2016-02-23 09:19:14 +0000296defm S_BFM_B64 : SOP2_64_32_32 <sop2<0x25, 0x23>, "s_bfm_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000297defm S_MUL_I32 : SOP2_32 <sop2<0x26, 0x24>, "s_mul_i32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000298 [(set i32:$sdst, (mul i32:$src0, i32:$src1))]
Matt Arsenault869cd072014-09-03 23:24:35 +0000299>;
300
301} // End AddedComplexity = 1
302
Marek Olsakb08604c2014-12-07 12:18:45 +0000303let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000304defm S_BFE_U32 : SOP2_32 <sop2<0x27, 0x25>, "s_bfe_u32", []>;
305defm S_BFE_I32 : SOP2_32 <sop2<0x28, 0x26>, "s_bfe_i32", []>;
Nikolay Haustov2a62b3c2016-02-23 09:19:14 +0000306defm S_BFE_U64 : SOP2_64_32 <sop2<0x29, 0x27>, "s_bfe_u64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000307defm S_BFE_I64 : SOP2_64_32 <sop2<0x2a, 0x28>, "s_bfe_i64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000308} // End Defs = [SCC]
309
Tom Stellard0c0008c2015-02-18 16:08:13 +0000310let sdst = 0 in {
311defm S_CBRANCH_G_FORK : SOP2_m <
312 sop2<0x2b, 0x29>, "s_cbranch_g_fork", (outs),
313 (ins SReg_64:$src0, SReg_64:$src1), "s_cbranch_g_fork $src0, $src1", []
314>;
315}
316
Marek Olsakb08604c2014-12-07 12:18:45 +0000317let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000318defm S_ABSDIFF_I32 : SOP2_32 <sop2<0x2c, 0x2a>, "s_absdiff_i32", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000319} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000320
321//===----------------------------------------------------------------------===//
322// SOPC Instructions
323//===----------------------------------------------------------------------===//
324
Nikolay Haustov79af6b32016-03-14 11:17:19 +0000325def S_CMP_EQ_I32 : SOPC_CMP_32 <0x00000000, "s_cmp_eq_i32", COND_EQ>;
326def S_CMP_LG_I32 : SOPC_CMP_32 <0x00000001, "s_cmp_lg_i32", COND_NE>;
327def S_CMP_GT_I32 : SOPC_CMP_32 <0x00000002, "s_cmp_gt_i32", COND_SGT>;
328def S_CMP_GE_I32 : SOPC_CMP_32 <0x00000003, "s_cmp_ge_i32", COND_SGE>;
329def S_CMP_LT_I32 : SOPC_CMP_32 <0x00000004, "s_cmp_lt_i32", COND_SLT>;
330def S_CMP_LE_I32 : SOPC_CMP_32 <0x00000005, "s_cmp_le_i32", COND_SLE>;
331def S_CMP_EQ_U32 : SOPC_CMP_32 <0x00000006, "s_cmp_eq_u32", COND_EQ>;
332def S_CMP_LG_U32 : SOPC_CMP_32 <0x00000007, "s_cmp_lg_u32", COND_NE >;
333def S_CMP_GT_U32 : SOPC_CMP_32 <0x00000008, "s_cmp_gt_u32", COND_UGT>;
334def S_CMP_GE_U32 : SOPC_CMP_32 <0x00000009, "s_cmp_ge_u32", COND_UGE>;
335def S_CMP_LT_U32 : SOPC_CMP_32 <0x0000000a, "s_cmp_lt_u32", COND_ULT>;
336def S_CMP_LE_U32 : SOPC_CMP_32 <0x0000000b, "s_cmp_le_u32", COND_ULE>;
337def S_BITCMP0_B32 : SOPC_32 <0x0000000c, "s_bitcmp0_b32">;
338def S_BITCMP1_B32 : SOPC_32 <0x0000000d, "s_bitcmp1_b32">;
339def S_BITCMP0_B64 : SOPC_64_32 <0x0000000e, "s_bitcmp0_b64">;
340def S_BITCMP1_B64 : SOPC_64_32 <0x0000000f, "s_bitcmp1_b64">;
341def S_SETVSKIP : SOPC_32 <0x00000010, "s_setvskip">;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000342
343//===----------------------------------------------------------------------===//
344// SOPK Instructions
345//===----------------------------------------------------------------------===//
346
Matt Arsenaultf849bb42015-07-21 00:40:08 +0000347let isReMaterializable = 1, isMoveImm = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000348defm S_MOVK_I32 : SOPK_32 <sopk<0x00>, "s_movk_i32", []>;
Tom Stellarde63d5ed2014-11-14 20:43:28 +0000349} // End isReMaterializable = 1
Marek Olsak5df00d62014-12-07 12:18:57 +0000350let Uses = [SCC] in {
351 defm S_CMOVK_I32 : SOPK_32 <sopk<0x02, 0x01>, "s_cmovk_i32", []>;
352}
353
354let isCompare = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000355
356/*
357This instruction is disabled for now until we can figure out how to teach
358the instruction selector to correctly use the S_CMP* vs V_CMP*
359instructions.
360
361When this instruction is enabled the code generator sometimes produces this
362invalid sequence:
363
364SCC = S_CMPK_EQ_I32 SGPR0, imm
365VCC = COPY SCC
366VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
367
Marek Olsak5df00d62014-12-07 12:18:57 +0000368defm S_CMPK_EQ_I32 : SOPK_SCC <sopk<0x03, 0x02>, "s_cmpk_eq_i32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000369 [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000370>;
371*/
372
Tom Stellard8980dc32015-04-08 01:09:22 +0000373defm S_CMPK_EQ_I32 : SOPK_SCC <sopk<0x03, 0x02>, "s_cmpk_eq_i32", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000374defm S_CMPK_LG_I32 : SOPK_SCC <sopk<0x04, 0x03>, "s_cmpk_lg_i32", []>;
375defm S_CMPK_GT_I32 : SOPK_SCC <sopk<0x05, 0x04>, "s_cmpk_gt_i32", []>;
376defm S_CMPK_GE_I32 : SOPK_SCC <sopk<0x06, 0x05>, "s_cmpk_ge_i32", []>;
377defm S_CMPK_LT_I32 : SOPK_SCC <sopk<0x07, 0x06>, "s_cmpk_lt_i32", []>;
378defm S_CMPK_LE_I32 : SOPK_SCC <sopk<0x08, 0x07>, "s_cmpk_le_i32", []>;
379defm S_CMPK_EQ_U32 : SOPK_SCC <sopk<0x09, 0x08>, "s_cmpk_eq_u32", []>;
380defm S_CMPK_LG_U32 : SOPK_SCC <sopk<0x0a, 0x09>, "s_cmpk_lg_u32", []>;
381defm S_CMPK_GT_U32 : SOPK_SCC <sopk<0x0b, 0x0a>, "s_cmpk_gt_u32", []>;
382defm S_CMPK_GE_U32 : SOPK_SCC <sopk<0x0c, 0x0b>, "s_cmpk_ge_u32", []>;
383defm S_CMPK_LT_U32 : SOPK_SCC <sopk<0x0d, 0x0c>, "s_cmpk_lt_u32", []>;
384defm S_CMPK_LE_U32 : SOPK_SCC <sopk<0x0e, 0x0d>, "s_cmpk_le_u32", []>;
385} // End isCompare = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000386
Tom Stellard8980dc32015-04-08 01:09:22 +0000387let Defs = [SCC], isCommutable = 1, DisableEncoding = "$src0",
388 Constraints = "$sdst = $src0" in {
389 defm S_ADDK_I32 : SOPK_32TIE <sopk<0x0f, 0x0e>, "s_addk_i32", []>;
390 defm S_MULK_I32 : SOPK_32TIE <sopk<0x10, 0x0f>, "s_mulk_i32", []>;
Matt Arsenault3383eec2013-11-14 22:32:49 +0000391}
392
Tom Stellard8980dc32015-04-08 01:09:22 +0000393defm S_CBRANCH_I_FORK : SOPK_m <
394 sopk<0x11, 0x10>, "s_cbranch_i_fork", (outs),
395 (ins SReg_64:$sdst, u16imm:$simm16), " $sdst, $simm16"
396>;
Changpeng Fang278a5b32016-03-10 16:47:15 +0000397
398let mayLoad = 1 in {
Artem Tamazovd6468662016-04-25 14:13:51 +0000399defm S_GETREG_B32 : SOPK_m <
400 sopk<0x12, 0x11>, "s_getreg_b32", (outs SReg_32:$sdst),
401 (ins hwreg:$simm16), " $sdst, $simm16"
402>;
Changpeng Fang278a5b32016-03-10 16:47:15 +0000403}
404
Tom Stellard8980dc32015-04-08 01:09:22 +0000405defm S_SETREG_B32 : SOPK_m <
406 sopk<0x13, 0x12>, "s_setreg_b32", (outs),
Artem Tamazovd6468662016-04-25 14:13:51 +0000407 (ins SReg_32:$sdst, hwreg:$simm16), " $simm16, $sdst"
Tom Stellard8980dc32015-04-08 01:09:22 +0000408>;
409// FIXME: Not on SI?
410//defm S_GETREG_REGRD_B32 : SOPK_32 <sopk<0x14, 0x13>, "s_getreg_regrd_b32", []>;
411defm S_SETREG_IMM32_B32 : SOPK_IMM32 <
412 sopk<0x15, 0x14>, "s_setreg_imm32_b32", (outs),
Artem Tamazovd6468662016-04-25 14:13:51 +0000413 (ins i32imm:$imm, hwreg:$simm16), " $simm16, $imm"
Tom Stellard8980dc32015-04-08 01:09:22 +0000414>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000415
Tom Stellard8d6d4492014-04-22 16:33:57 +0000416//===----------------------------------------------------------------------===//
417// SOPP Instructions
418//===----------------------------------------------------------------------===//
419
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000420def S_NOP : SOPP <0x00000000, (ins i16imm:$simm16), "s_nop $simm16">;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000421
422let isTerminator = 1 in {
423
Tom Stellard326d6ec2014-11-05 14:50:53 +0000424def S_ENDPGM : SOPP <0x00000001, (ins), "s_endpgm",
Matt Arsenault9babdf42016-06-22 20:15:28 +0000425 [(AMDGPUendpgm)]> {
Tom Stellarde08fe682014-07-21 14:01:05 +0000426 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000427 let isBarrier = 1;
428 let hasCtrlDep = 1;
Matt Arsenault0bb294b2016-06-17 22:27:03 +0000429 let hasSideEffects = 1;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000430}
431
432let isBranch = 1 in {
433def S_BRANCH : SOPP <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000434 0x00000002, (ins sopp_brtarget:$simm16), "s_branch $simm16",
Tom Stellarde08fe682014-07-21 14:01:05 +0000435 [(br bb:$simm16)]> {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000436 let isBarrier = 1;
437}
438
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000439let Uses = [SCC] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000440def S_CBRANCH_SCC0 : SOPP <
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000441 0x00000004, (ins sopp_brtarget:$simm16),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000442 "s_cbranch_scc0 $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000443>;
444def S_CBRANCH_SCC1 : SOPP <
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000445 0x00000005, (ins sopp_brtarget:$simm16),
Tom Stellardbc4497b2016-02-12 23:45:29 +0000446 "s_cbranch_scc1 $simm16",
447 [(si_uniform_br_scc SCC, bb:$simm16)]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000448>;
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000449} // End Uses = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000450
Matt Arsenault6942d1a2015-08-08 00:41:45 +0000451let Uses = [VCC] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000452def S_CBRANCH_VCCZ : SOPP <
Matt Arsenault6942d1a2015-08-08 00:41:45 +0000453 0x00000006, (ins sopp_brtarget:$simm16),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000454 "s_cbranch_vccz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000455>;
456def S_CBRANCH_VCCNZ : SOPP <
Matt Arsenault6942d1a2015-08-08 00:41:45 +0000457 0x00000007, (ins sopp_brtarget:$simm16),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000458 "s_cbranch_vccnz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000459>;
Matt Arsenault6942d1a2015-08-08 00:41:45 +0000460} // End Uses = [VCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000461
Matt Arsenault95f06062015-08-05 16:42:57 +0000462let Uses = [EXEC] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000463def S_CBRANCH_EXECZ : SOPP <
Matt Arsenault95f06062015-08-05 16:42:57 +0000464 0x00000008, (ins sopp_brtarget:$simm16),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000465 "s_cbranch_execz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000466>;
467def S_CBRANCH_EXECNZ : SOPP <
Matt Arsenault95f06062015-08-05 16:42:57 +0000468 0x00000009, (ins sopp_brtarget:$simm16),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000469 "s_cbranch_execnz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000470>;
Matt Arsenault95f06062015-08-05 16:42:57 +0000471} // End Uses = [EXEC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000472
473
474} // End isBranch = 1
475} // End isTerminator = 1
476
477let hasSideEffects = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000478def S_BARRIER : SOPP <0x0000000a, (ins), "s_barrier",
Matt Arsenault10ca39c2016-01-22 21:30:43 +0000479 [(int_amdgcn_s_barrier)]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000480> {
Matt Arsenault8ac35cd2015-09-08 19:54:32 +0000481 let SchedRW = [WriteBarrier];
Tom Stellarde08fe682014-07-21 14:01:05 +0000482 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000483 let mayLoad = 1;
484 let mayStore = 1;
Matt Arsenault8fb810a2015-09-08 19:54:25 +0000485 let isConvergent = 1;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000486}
487
Nicolai Haehnlef66bdb52016-04-27 15:46:01 +0000488let mayLoad = 1, mayStore = 1, hasSideEffects = 1 in
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000489def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "s_waitcnt $simm16">;
490def S_SETHALT : SOPP <0x0000000d, (ins i16imm:$simm16), "s_sethalt $simm16">;
Matt Arsenault274d34e2016-02-27 08:53:52 +0000491
492// On SI the documentation says sleep for approximately 64 * low 2
493// bits, consistent with the reported maximum of 448. On VI the
494// maximum reported is 960 cycles, so 960 / 64 = 15 max, so is the
495// maximum really 15 on VI?
496def S_SLEEP : SOPP <0x0000000e, (ins i32imm:$simm16),
497 "s_sleep $simm16", [(int_amdgcn_s_sleep SIMM16bit:$simm16)]> {
498 let hasSideEffects = 1;
499 let mayLoad = 1;
500 let mayStore = 1;
501}
502
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000503def S_SETPRIO : SOPP <0x0000000f, (ins i16imm:$simm16), "s_setprio $simm16">;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000504
Tom Stellardfc92e772015-05-12 14:18:14 +0000505let Uses = [EXEC, M0] in {
Matt Arsenault274d34e2016-02-27 08:53:52 +0000506 // FIXME: Should this be mayLoad+mayStore?
Tom Stellardfc92e772015-05-12 14:18:14 +0000507 def S_SENDMSG : SOPP <0x00000010, (ins SendMsgImm:$simm16), "s_sendmsg $simm16",
508 [(AMDGPUsendmsg (i32 imm:$simm16))]
509 >;
510} // End Uses = [EXEC, M0]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000511
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000512def S_SENDMSGHALT : SOPP <0x00000011, (ins SendMsgImm:$simm16), "s_sendmsghalt $simm16">;
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000513def S_TRAP : SOPP <0x00000012, (ins i16imm:$simm16), "s_trap $simm16">;
514def S_ICACHE_INV : SOPP <0x00000013, (ins), "s_icache_inv"> {
515 let simm16 = 0;
516}
517def S_INCPERFLEVEL : SOPP <0x00000014, (ins i16imm:$simm16), "s_incperflevel $simm16">;
518def S_DECPERFLEVEL : SOPP <0x00000015, (ins i16imm:$simm16), "s_decperflevel $simm16">;
519def S_TTRACEDATA : SOPP <0x00000016, (ins), "s_ttracedata"> {
520 let simm16 = 0;
521}
Tom Stellard8d6d4492014-04-22 16:33:57 +0000522} // End hasSideEffects
523
524//===----------------------------------------------------------------------===//
525// VOPC Instructions
526//===----------------------------------------------------------------------===//
527
Matt Arsenault0943b0e2015-03-23 18:45:38 +0000528let isCompare = 1, isCommutable = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +0000529
Marek Olsak5df00d62014-12-07 12:18:57 +0000530defm V_CMP_F_F32 : VOPC_F32 <vopc<0x0, 0x40>, "v_cmp_f_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000531defm V_CMP_LT_F32 : VOPC_F32 <vopc<0x1, 0x41>, "v_cmp_lt_f32", COND_OLT, "v_cmp_gt_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000532defm V_CMP_EQ_F32 : VOPC_F32 <vopc<0x2, 0x42>, "v_cmp_eq_f32", COND_OEQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000533defm V_CMP_LE_F32 : VOPC_F32 <vopc<0x3, 0x43>, "v_cmp_le_f32", COND_OLE, "v_cmp_ge_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000534defm V_CMP_GT_F32 : VOPC_F32 <vopc<0x4, 0x44>, "v_cmp_gt_f32", COND_OGT>;
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000535defm V_CMP_LG_F32 : VOPC_F32 <vopc<0x5, 0x45>, "v_cmp_lg_f32", COND_ONE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000536defm V_CMP_GE_F32 : VOPC_F32 <vopc<0x6, 0x46>, "v_cmp_ge_f32", COND_OGE>;
537defm V_CMP_O_F32 : VOPC_F32 <vopc<0x7, 0x47>, "v_cmp_o_f32", COND_O>;
538defm V_CMP_U_F32 : VOPC_F32 <vopc<0x8, 0x48>, "v_cmp_u_f32", COND_UO>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000539defm V_CMP_NGE_F32 : VOPC_F32 <vopc<0x9, 0x49>, "v_cmp_nge_f32", COND_ULT, "v_cmp_nle_f32">;
Matt Arsenault58d502f2014-12-11 22:15:43 +0000540defm V_CMP_NLG_F32 : VOPC_F32 <vopc<0xa, 0x4a>, "v_cmp_nlg_f32", COND_UEQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000541defm V_CMP_NGT_F32 : VOPC_F32 <vopc<0xb, 0x4b>, "v_cmp_ngt_f32", COND_ULE, "v_cmp_nlt_f32">;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000542defm V_CMP_NLE_F32 : VOPC_F32 <vopc<0xc, 0x4c>, "v_cmp_nle_f32", COND_UGT>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000543defm V_CMP_NEQ_F32 : VOPC_F32 <vopc<0xd, 0x4d>, "v_cmp_neq_f32", COND_UNE>;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000544defm V_CMP_NLT_F32 : VOPC_F32 <vopc<0xe, 0x4e>, "v_cmp_nlt_f32", COND_UGE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000545defm V_CMP_TRU_F32 : VOPC_F32 <vopc<0xf, 0x4f>, "v_cmp_tru_f32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000546
Tom Stellard75aadc22012-12-11 21:25:42 +0000547
Marek Olsak5df00d62014-12-07 12:18:57 +0000548defm V_CMPX_F_F32 : VOPCX_F32 <vopc<0x10, 0x50>, "v_cmpx_f_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000549defm V_CMPX_LT_F32 : VOPCX_F32 <vopc<0x11, 0x51>, "v_cmpx_lt_f32", "v_cmpx_gt_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000550defm V_CMPX_EQ_F32 : VOPCX_F32 <vopc<0x12, 0x52>, "v_cmpx_eq_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000551defm V_CMPX_LE_F32 : VOPCX_F32 <vopc<0x13, 0x53>, "v_cmpx_le_f32", "v_cmpx_ge_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000552defm V_CMPX_GT_F32 : VOPCX_F32 <vopc<0x14, 0x54>, "v_cmpx_gt_f32">;
553defm V_CMPX_LG_F32 : VOPCX_F32 <vopc<0x15, 0x55>, "v_cmpx_lg_f32">;
554defm V_CMPX_GE_F32 : VOPCX_F32 <vopc<0x16, 0x56>, "v_cmpx_ge_f32">;
555defm V_CMPX_O_F32 : VOPCX_F32 <vopc<0x17, 0x57>, "v_cmpx_o_f32">;
556defm V_CMPX_U_F32 : VOPCX_F32 <vopc<0x18, 0x58>, "v_cmpx_u_f32">;
557defm V_CMPX_NGE_F32 : VOPCX_F32 <vopc<0x19, 0x59>, "v_cmpx_nge_f32">;
558defm V_CMPX_NLG_F32 : VOPCX_F32 <vopc<0x1a, 0x5a>, "v_cmpx_nlg_f32">;
559defm V_CMPX_NGT_F32 : VOPCX_F32 <vopc<0x1b, 0x5b>, "v_cmpx_ngt_f32">;
560defm V_CMPX_NLE_F32 : VOPCX_F32 <vopc<0x1c, 0x5c>, "v_cmpx_nle_f32">;
561defm V_CMPX_NEQ_F32 : VOPCX_F32 <vopc<0x1d, 0x5d>, "v_cmpx_neq_f32">;
562defm V_CMPX_NLT_F32 : VOPCX_F32 <vopc<0x1e, 0x5e>, "v_cmpx_nlt_f32">;
563defm V_CMPX_TRU_F32 : VOPCX_F32 <vopc<0x1f, 0x5f>, "v_cmpx_tru_f32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000564
Tom Stellard75aadc22012-12-11 21:25:42 +0000565
Marek Olsak5df00d62014-12-07 12:18:57 +0000566defm V_CMP_F_F64 : VOPC_F64 <vopc<0x20, 0x60>, "v_cmp_f_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000567defm V_CMP_LT_F64 : VOPC_F64 <vopc<0x21, 0x61>, "v_cmp_lt_f64", COND_OLT, "v_cmp_gt_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000568defm V_CMP_EQ_F64 : VOPC_F64 <vopc<0x22, 0x62>, "v_cmp_eq_f64", COND_OEQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000569defm V_CMP_LE_F64 : VOPC_F64 <vopc<0x23, 0x63>, "v_cmp_le_f64", COND_OLE, "v_cmp_ge_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000570defm V_CMP_GT_F64 : VOPC_F64 <vopc<0x24, 0x64>, "v_cmp_gt_f64", COND_OGT>;
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000571defm V_CMP_LG_F64 : VOPC_F64 <vopc<0x25, 0x65>, "v_cmp_lg_f64", COND_ONE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000572defm V_CMP_GE_F64 : VOPC_F64 <vopc<0x26, 0x66>, "v_cmp_ge_f64", COND_OGE>;
573defm V_CMP_O_F64 : VOPC_F64 <vopc<0x27, 0x67>, "v_cmp_o_f64", COND_O>;
574defm V_CMP_U_F64 : VOPC_F64 <vopc<0x28, 0x68>, "v_cmp_u_f64", COND_UO>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000575defm V_CMP_NGE_F64 : VOPC_F64 <vopc<0x29, 0x69>, "v_cmp_nge_f64", COND_ULT, "v_cmp_nle_f64">;
Matt Arsenault58d502f2014-12-11 22:15:43 +0000576defm V_CMP_NLG_F64 : VOPC_F64 <vopc<0x2a, 0x6a>, "v_cmp_nlg_f64", COND_UEQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000577defm V_CMP_NGT_F64 : VOPC_F64 <vopc<0x2b, 0x6b>, "v_cmp_ngt_f64", COND_ULE, "v_cmp_nlt_f64">;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000578defm V_CMP_NLE_F64 : VOPC_F64 <vopc<0x2c, 0x6c>, "v_cmp_nle_f64", COND_UGT>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000579defm V_CMP_NEQ_F64 : VOPC_F64 <vopc<0x2d, 0x6d>, "v_cmp_neq_f64", COND_UNE>;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000580defm V_CMP_NLT_F64 : VOPC_F64 <vopc<0x2e, 0x6e>, "v_cmp_nlt_f64", COND_UGE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000581defm V_CMP_TRU_F64 : VOPC_F64 <vopc<0x2f, 0x6f>, "v_cmp_tru_f64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000582
Tom Stellard75aadc22012-12-11 21:25:42 +0000583
Marek Olsak5df00d62014-12-07 12:18:57 +0000584defm V_CMPX_F_F64 : VOPCX_F64 <vopc<0x30, 0x70>, "v_cmpx_f_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000585defm V_CMPX_LT_F64 : VOPCX_F64 <vopc<0x31, 0x71>, "v_cmpx_lt_f64", "v_cmpx_gt_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000586defm V_CMPX_EQ_F64 : VOPCX_F64 <vopc<0x32, 0x72>, "v_cmpx_eq_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000587defm V_CMPX_LE_F64 : VOPCX_F64 <vopc<0x33, 0x73>, "v_cmpx_le_f64", "v_cmpx_ge_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000588defm V_CMPX_GT_F64 : VOPCX_F64 <vopc<0x34, 0x74>, "v_cmpx_gt_f64">;
589defm V_CMPX_LG_F64 : VOPCX_F64 <vopc<0x35, 0x75>, "v_cmpx_lg_f64">;
590defm V_CMPX_GE_F64 : VOPCX_F64 <vopc<0x36, 0x76>, "v_cmpx_ge_f64">;
591defm V_CMPX_O_F64 : VOPCX_F64 <vopc<0x37, 0x77>, "v_cmpx_o_f64">;
592defm V_CMPX_U_F64 : VOPCX_F64 <vopc<0x38, 0x78>, "v_cmpx_u_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000593defm V_CMPX_NGE_F64 : VOPCX_F64 <vopc<0x39, 0x79>, "v_cmpx_nge_f64", "v_cmpx_nle_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000594defm V_CMPX_NLG_F64 : VOPCX_F64 <vopc<0x3a, 0x7a>, "v_cmpx_nlg_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000595defm V_CMPX_NGT_F64 : VOPCX_F64 <vopc<0x3b, 0x7b>, "v_cmpx_ngt_f64", "v_cmpx_nlt_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000596defm V_CMPX_NLE_F64 : VOPCX_F64 <vopc<0x3c, 0x7c>, "v_cmpx_nle_f64">;
597defm V_CMPX_NEQ_F64 : VOPCX_F64 <vopc<0x3d, 0x7d>, "v_cmpx_neq_f64">;
598defm V_CMPX_NLT_F64 : VOPCX_F64 <vopc<0x3e, 0x7e>, "v_cmpx_nlt_f64">;
599defm V_CMPX_TRU_F64 : VOPCX_F64 <vopc<0x3f, 0x7f>, "v_cmpx_tru_f64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000600
Tom Stellard75aadc22012-12-11 21:25:42 +0000601
Marek Olsak5df00d62014-12-07 12:18:57 +0000602let SubtargetPredicate = isSICI in {
603
Tom Stellard326d6ec2014-11-05 14:50:53 +0000604defm V_CMPS_F_F32 : VOPC_F32 <vopc<0x40>, "v_cmps_f_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000605defm V_CMPS_LT_F32 : VOPC_F32 <vopc<0x41>, "v_cmps_lt_f32", COND_NULL, "v_cmps_gt_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000606defm V_CMPS_EQ_F32 : VOPC_F32 <vopc<0x42>, "v_cmps_eq_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000607defm V_CMPS_LE_F32 : VOPC_F32 <vopc<0x43>, "v_cmps_le_f32", COND_NULL, "v_cmps_ge_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000608defm V_CMPS_GT_F32 : VOPC_F32 <vopc<0x44>, "v_cmps_gt_f32">;
609defm V_CMPS_LG_F32 : VOPC_F32 <vopc<0x45>, "v_cmps_lg_f32">;
610defm V_CMPS_GE_F32 : VOPC_F32 <vopc<0x46>, "v_cmps_ge_f32">;
611defm V_CMPS_O_F32 : VOPC_F32 <vopc<0x47>, "v_cmps_o_f32">;
612defm V_CMPS_U_F32 : VOPC_F32 <vopc<0x48>, "v_cmps_u_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000613defm V_CMPS_NGE_F32 : VOPC_F32 <vopc<0x49>, "v_cmps_nge_f32", COND_NULL, "v_cmps_nle_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000614defm V_CMPS_NLG_F32 : VOPC_F32 <vopc<0x4a>, "v_cmps_nlg_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000615defm V_CMPS_NGT_F32 : VOPC_F32 <vopc<0x4b>, "v_cmps_ngt_f32", COND_NULL, "v_cmps_nlt_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000616defm V_CMPS_NLE_F32 : VOPC_F32 <vopc<0x4c>, "v_cmps_nle_f32">;
617defm V_CMPS_NEQ_F32 : VOPC_F32 <vopc<0x4d>, "v_cmps_neq_f32">;
618defm V_CMPS_NLT_F32 : VOPC_F32 <vopc<0x4e>, "v_cmps_nlt_f32">;
619defm V_CMPS_TRU_F32 : VOPC_F32 <vopc<0x4f>, "v_cmps_tru_f32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000620
Christian Konig76edd4f2013-02-26 17:52:29 +0000621
Tom Stellard326d6ec2014-11-05 14:50:53 +0000622defm V_CMPSX_F_F32 : VOPCX_F32 <vopc<0x50>, "v_cmpsx_f_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000623defm V_CMPSX_LT_F32 : VOPCX_F32 <vopc<0x51>, "v_cmpsx_lt_f32", "v_cmpsx_gt_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000624defm V_CMPSX_EQ_F32 : VOPCX_F32 <vopc<0x52>, "v_cmpsx_eq_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000625defm V_CMPSX_LE_F32 : VOPCX_F32 <vopc<0x53>, "v_cmpsx_le_f32", "v_cmpsx_ge_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000626defm V_CMPSX_GT_F32 : VOPCX_F32 <vopc<0x54>, "v_cmpsx_gt_f32">;
627defm V_CMPSX_LG_F32 : VOPCX_F32 <vopc<0x55>, "v_cmpsx_lg_f32">;
628defm V_CMPSX_GE_F32 : VOPCX_F32 <vopc<0x56>, "v_cmpsx_ge_f32">;
629defm V_CMPSX_O_F32 : VOPCX_F32 <vopc<0x57>, "v_cmpsx_o_f32">;
630defm V_CMPSX_U_F32 : VOPCX_F32 <vopc<0x58>, "v_cmpsx_u_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000631defm V_CMPSX_NGE_F32 : VOPCX_F32 <vopc<0x59>, "v_cmpsx_nge_f32", "v_cmpsx_nle_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000632defm V_CMPSX_NLG_F32 : VOPCX_F32 <vopc<0x5a>, "v_cmpsx_nlg_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000633defm V_CMPSX_NGT_F32 : VOPCX_F32 <vopc<0x5b>, "v_cmpsx_ngt_f32", "v_cmpsx_nlt_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000634defm V_CMPSX_NLE_F32 : VOPCX_F32 <vopc<0x5c>, "v_cmpsx_nle_f32">;
635defm V_CMPSX_NEQ_F32 : VOPCX_F32 <vopc<0x5d>, "v_cmpsx_neq_f32">;
636defm V_CMPSX_NLT_F32 : VOPCX_F32 <vopc<0x5e>, "v_cmpsx_nlt_f32">;
637defm V_CMPSX_TRU_F32 : VOPCX_F32 <vopc<0x5f>, "v_cmpsx_tru_f32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000638
Christian Konig76edd4f2013-02-26 17:52:29 +0000639
Tom Stellard326d6ec2014-11-05 14:50:53 +0000640defm V_CMPS_F_F64 : VOPC_F64 <vopc<0x60>, "v_cmps_f_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000641defm V_CMPS_LT_F64 : VOPC_F64 <vopc<0x61>, "v_cmps_lt_f64", COND_NULL, "v_cmps_gt_f64">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000642defm V_CMPS_EQ_F64 : VOPC_F64 <vopc<0x62>, "v_cmps_eq_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000643defm V_CMPS_LE_F64 : VOPC_F64 <vopc<0x63>, "v_cmps_le_f64", COND_NULL, "v_cmps_ge_f64">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000644defm V_CMPS_GT_F64 : VOPC_F64 <vopc<0x64>, "v_cmps_gt_f64">;
645defm V_CMPS_LG_F64 : VOPC_F64 <vopc<0x65>, "v_cmps_lg_f64">;
646defm V_CMPS_GE_F64 : VOPC_F64 <vopc<0x66>, "v_cmps_ge_f64">;
647defm V_CMPS_O_F64 : VOPC_F64 <vopc<0x67>, "v_cmps_o_f64">;
648defm V_CMPS_U_F64 : VOPC_F64 <vopc<0x68>, "v_cmps_u_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000649defm V_CMPS_NGE_F64 : VOPC_F64 <vopc<0x69>, "v_cmps_nge_f64", COND_NULL, "v_cmps_nle_f64">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000650defm V_CMPS_NLG_F64 : VOPC_F64 <vopc<0x6a>, "v_cmps_nlg_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000651defm V_CMPS_NGT_F64 : VOPC_F64 <vopc<0x6b>, "v_cmps_ngt_f64", COND_NULL, "v_cmps_nlt_f64">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000652defm V_CMPS_NLE_F64 : VOPC_F64 <vopc<0x6c>, "v_cmps_nle_f64">;
653defm V_CMPS_NEQ_F64 : VOPC_F64 <vopc<0x6d>, "v_cmps_neq_f64">;
654defm V_CMPS_NLT_F64 : VOPC_F64 <vopc<0x6e>, "v_cmps_nlt_f64">;
655defm V_CMPS_TRU_F64 : VOPC_F64 <vopc<0x6f>, "v_cmps_tru_f64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000656
Christian Konig76edd4f2013-02-26 17:52:29 +0000657
Matt Arsenault05b617f2015-03-23 18:45:23 +0000658defm V_CMPSX_F_F64 : VOPCX_F64 <vopc<0x70>, "v_cmpsx_f_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000659defm V_CMPSX_LT_F64 : VOPCX_F64 <vopc<0x71>, "v_cmpsx_lt_f64", "v_cmpsx_gt_f64">;
Matt Arsenault05b617f2015-03-23 18:45:23 +0000660defm V_CMPSX_EQ_F64 : VOPCX_F64 <vopc<0x72>, "v_cmpsx_eq_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000661defm V_CMPSX_LE_F64 : VOPCX_F64 <vopc<0x73>, "v_cmpsx_le_f64", "v_cmpsx_ge_f64">;
Matt Arsenault05b617f2015-03-23 18:45:23 +0000662defm V_CMPSX_GT_F64 : VOPCX_F64 <vopc<0x74>, "v_cmpsx_gt_f64">;
663defm V_CMPSX_LG_F64 : VOPCX_F64 <vopc<0x75>, "v_cmpsx_lg_f64">;
664defm V_CMPSX_GE_F64 : VOPCX_F64 <vopc<0x76>, "v_cmpsx_ge_f64">;
665defm V_CMPSX_O_F64 : VOPCX_F64 <vopc<0x77>, "v_cmpsx_o_f64">;
666defm V_CMPSX_U_F64 : VOPCX_F64 <vopc<0x78>, "v_cmpsx_u_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000667defm V_CMPSX_NGE_F64 : VOPCX_F64 <vopc<0x79>, "v_cmpsx_nge_f64", "v_cmpsx_nle_f64">;
Matt Arsenault05b617f2015-03-23 18:45:23 +0000668defm V_CMPSX_NLG_F64 : VOPCX_F64 <vopc<0x7a>, "v_cmpsx_nlg_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000669defm V_CMPSX_NGT_F64 : VOPCX_F64 <vopc<0x7b>, "v_cmpsx_ngt_f64", "v_cmpsx_nlt_f64">;
Matt Arsenault05b617f2015-03-23 18:45:23 +0000670defm V_CMPSX_NLE_F64 : VOPCX_F64 <vopc<0x7c>, "v_cmpsx_nle_f64">;
671defm V_CMPSX_NEQ_F64 : VOPCX_F64 <vopc<0x7d>, "v_cmpsx_neq_f64">;
672defm V_CMPSX_NLT_F64 : VOPCX_F64 <vopc<0x7e>, "v_cmpsx_nlt_f64">;
673defm V_CMPSX_TRU_F64 : VOPCX_F64 <vopc<0x7f>, "v_cmpsx_tru_f64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000674
Marek Olsak5df00d62014-12-07 12:18:57 +0000675} // End SubtargetPredicate = isSICI
676
677defm V_CMP_F_I32 : VOPC_I32 <vopc<0x80, 0xc0>, "v_cmp_f_i32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000678defm V_CMP_LT_I32 : VOPC_I32 <vopc<0x81, 0xc1>, "v_cmp_lt_i32", COND_SLT, "v_cmp_gt_i32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000679defm V_CMP_EQ_I32 : VOPC_I32 <vopc<0x82, 0xc2>, "v_cmp_eq_i32", COND_EQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000680defm V_CMP_LE_I32 : VOPC_I32 <vopc<0x83, 0xc3>, "v_cmp_le_i32", COND_SLE, "v_cmp_ge_i32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000681defm V_CMP_GT_I32 : VOPC_I32 <vopc<0x84, 0xc4>, "v_cmp_gt_i32", COND_SGT>;
682defm V_CMP_NE_I32 : VOPC_I32 <vopc<0x85, 0xc5>, "v_cmp_ne_i32", COND_NE>;
683defm V_CMP_GE_I32 : VOPC_I32 <vopc<0x86, 0xc6>, "v_cmp_ge_i32", COND_SGE>;
684defm V_CMP_T_I32 : VOPC_I32 <vopc<0x87, 0xc7>, "v_cmp_t_i32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000685
Tom Stellard75aadc22012-12-11 21:25:42 +0000686
Marek Olsak5df00d62014-12-07 12:18:57 +0000687defm V_CMPX_F_I32 : VOPCX_I32 <vopc<0x90, 0xd0>, "v_cmpx_f_i32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000688defm V_CMPX_LT_I32 : VOPCX_I32 <vopc<0x91, 0xd1>, "v_cmpx_lt_i32", "v_cmpx_gt_i32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000689defm V_CMPX_EQ_I32 : VOPCX_I32 <vopc<0x92, 0xd2>, "v_cmpx_eq_i32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000690defm V_CMPX_LE_I32 : VOPCX_I32 <vopc<0x93, 0xd3>, "v_cmpx_le_i32", "v_cmpx_ge_i32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000691defm V_CMPX_GT_I32 : VOPCX_I32 <vopc<0x94, 0xd4>, "v_cmpx_gt_i32">;
692defm V_CMPX_NE_I32 : VOPCX_I32 <vopc<0x95, 0xd5>, "v_cmpx_ne_i32">;
693defm V_CMPX_GE_I32 : VOPCX_I32 <vopc<0x96, 0xd6>, "v_cmpx_ge_i32">;
694defm V_CMPX_T_I32 : VOPCX_I32 <vopc<0x97, 0xd7>, "v_cmpx_t_i32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000695
Tom Stellard75aadc22012-12-11 21:25:42 +0000696
Marek Olsak5df00d62014-12-07 12:18:57 +0000697defm V_CMP_F_I64 : VOPC_I64 <vopc<0xa0, 0xe0>, "v_cmp_f_i64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000698defm V_CMP_LT_I64 : VOPC_I64 <vopc<0xa1, 0xe1>, "v_cmp_lt_i64", COND_SLT, "v_cmp_gt_i64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000699defm V_CMP_EQ_I64 : VOPC_I64 <vopc<0xa2, 0xe2>, "v_cmp_eq_i64", COND_EQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000700defm V_CMP_LE_I64 : VOPC_I64 <vopc<0xa3, 0xe3>, "v_cmp_le_i64", COND_SLE, "v_cmp_ge_i64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000701defm V_CMP_GT_I64 : VOPC_I64 <vopc<0xa4, 0xe4>, "v_cmp_gt_i64", COND_SGT>;
702defm V_CMP_NE_I64 : VOPC_I64 <vopc<0xa5, 0xe5>, "v_cmp_ne_i64", COND_NE>;
703defm V_CMP_GE_I64 : VOPC_I64 <vopc<0xa6, 0xe6>, "v_cmp_ge_i64", COND_SGE>;
704defm V_CMP_T_I64 : VOPC_I64 <vopc<0xa7, 0xe7>, "v_cmp_t_i64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000705
Tom Stellard75aadc22012-12-11 21:25:42 +0000706
Marek Olsak5df00d62014-12-07 12:18:57 +0000707defm V_CMPX_F_I64 : VOPCX_I64 <vopc<0xb0, 0xf0>, "v_cmpx_f_i64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000708defm V_CMPX_LT_I64 : VOPCX_I64 <vopc<0xb1, 0xf1>, "v_cmpx_lt_i64", "v_cmpx_gt_i64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000709defm V_CMPX_EQ_I64 : VOPCX_I64 <vopc<0xb2, 0xf2>, "v_cmpx_eq_i64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000710defm V_CMPX_LE_I64 : VOPCX_I64 <vopc<0xb3, 0xf3>, "v_cmpx_le_i64", "v_cmpx_ge_i64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000711defm V_CMPX_GT_I64 : VOPCX_I64 <vopc<0xb4, 0xf4>, "v_cmpx_gt_i64">;
712defm V_CMPX_NE_I64 : VOPCX_I64 <vopc<0xb5, 0xf5>, "v_cmpx_ne_i64">;
713defm V_CMPX_GE_I64 : VOPCX_I64 <vopc<0xb6, 0xf6>, "v_cmpx_ge_i64">;
714defm V_CMPX_T_I64 : VOPCX_I64 <vopc<0xb7, 0xf7>, "v_cmpx_t_i64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000715
Tom Stellard75aadc22012-12-11 21:25:42 +0000716
Marek Olsak5df00d62014-12-07 12:18:57 +0000717defm V_CMP_F_U32 : VOPC_I32 <vopc<0xc0, 0xc8>, "v_cmp_f_u32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000718defm V_CMP_LT_U32 : VOPC_I32 <vopc<0xc1, 0xc9>, "v_cmp_lt_u32", COND_ULT, "v_cmp_gt_u32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000719defm V_CMP_EQ_U32 : VOPC_I32 <vopc<0xc2, 0xca>, "v_cmp_eq_u32", COND_EQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000720defm V_CMP_LE_U32 : VOPC_I32 <vopc<0xc3, 0xcb>, "v_cmp_le_u32", COND_ULE, "v_cmp_ge_u32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000721defm V_CMP_GT_U32 : VOPC_I32 <vopc<0xc4, 0xcc>, "v_cmp_gt_u32", COND_UGT>;
722defm V_CMP_NE_U32 : VOPC_I32 <vopc<0xc5, 0xcd>, "v_cmp_ne_u32", COND_NE>;
723defm V_CMP_GE_U32 : VOPC_I32 <vopc<0xc6, 0xce>, "v_cmp_ge_u32", COND_UGE>;
724defm V_CMP_T_U32 : VOPC_I32 <vopc<0xc7, 0xcf>, "v_cmp_t_u32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000725
Tom Stellard75aadc22012-12-11 21:25:42 +0000726
Marek Olsak5df00d62014-12-07 12:18:57 +0000727defm V_CMPX_F_U32 : VOPCX_I32 <vopc<0xd0, 0xd8>, "v_cmpx_f_u32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000728defm V_CMPX_LT_U32 : VOPCX_I32 <vopc<0xd1, 0xd9>, "v_cmpx_lt_u32", "v_cmpx_gt_u32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000729defm V_CMPX_EQ_U32 : VOPCX_I32 <vopc<0xd2, 0xda>, "v_cmpx_eq_u32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000730defm V_CMPX_LE_U32 : VOPCX_I32 <vopc<0xd3, 0xdb>, "v_cmpx_le_u32", "v_cmpx_le_u32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000731defm V_CMPX_GT_U32 : VOPCX_I32 <vopc<0xd4, 0xdc>, "v_cmpx_gt_u32">;
732defm V_CMPX_NE_U32 : VOPCX_I32 <vopc<0xd5, 0xdd>, "v_cmpx_ne_u32">;
733defm V_CMPX_GE_U32 : VOPCX_I32 <vopc<0xd6, 0xde>, "v_cmpx_ge_u32">;
734defm V_CMPX_T_U32 : VOPCX_I32 <vopc<0xd7, 0xdf>, "v_cmpx_t_u32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000735
Tom Stellard75aadc22012-12-11 21:25:42 +0000736
Marek Olsak5df00d62014-12-07 12:18:57 +0000737defm V_CMP_F_U64 : VOPC_I64 <vopc<0xe0, 0xe8>, "v_cmp_f_u64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000738defm V_CMP_LT_U64 : VOPC_I64 <vopc<0xe1, 0xe9>, "v_cmp_lt_u64", COND_ULT, "v_cmp_gt_u64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000739defm V_CMP_EQ_U64 : VOPC_I64 <vopc<0xe2, 0xea>, "v_cmp_eq_u64", COND_EQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000740defm V_CMP_LE_U64 : VOPC_I64 <vopc<0xe3, 0xeb>, "v_cmp_le_u64", COND_ULE, "v_cmp_ge_u64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000741defm V_CMP_GT_U64 : VOPC_I64 <vopc<0xe4, 0xec>, "v_cmp_gt_u64", COND_UGT>;
742defm V_CMP_NE_U64 : VOPC_I64 <vopc<0xe5, 0xed>, "v_cmp_ne_u64", COND_NE>;
743defm V_CMP_GE_U64 : VOPC_I64 <vopc<0xe6, 0xee>, "v_cmp_ge_u64", COND_UGE>;
744defm V_CMP_T_U64 : VOPC_I64 <vopc<0xe7, 0xef>, "v_cmp_t_u64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000745
Marek Olsak5df00d62014-12-07 12:18:57 +0000746defm V_CMPX_F_U64 : VOPCX_I64 <vopc<0xf0, 0xf8>, "v_cmpx_f_u64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000747defm V_CMPX_LT_U64 : VOPCX_I64 <vopc<0xf1, 0xf9>, "v_cmpx_lt_u64", "v_cmpx_gt_u64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000748defm V_CMPX_EQ_U64 : VOPCX_I64 <vopc<0xf2, 0xfa>, "v_cmpx_eq_u64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000749defm V_CMPX_LE_U64 : VOPCX_I64 <vopc<0xf3, 0xfb>, "v_cmpx_le_u64", "v_cmpx_ge_u64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000750defm V_CMPX_GT_U64 : VOPCX_I64 <vopc<0xf4, 0xfc>, "v_cmpx_gt_u64">;
751defm V_CMPX_NE_U64 : VOPCX_I64 <vopc<0xf5, 0xfd>, "v_cmpx_ne_u64">;
752defm V_CMPX_GE_U64 : VOPCX_I64 <vopc<0xf6, 0xfe>, "v_cmpx_ge_u64">;
753defm V_CMPX_T_U64 : VOPCX_I64 <vopc<0xf7, 0xff>, "v_cmpx_t_u64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000754
Matt Arsenault0943b0e2015-03-23 18:45:38 +0000755} // End isCompare = 1, isCommutable = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000756
Matt Arsenault4831ce52015-01-06 23:00:37 +0000757defm V_CMP_CLASS_F32 : VOPC_CLASS_F32 <vopc<0x88, 0x10>, "v_cmp_class_f32">;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000758defm V_CMPX_CLASS_F32 : VOPCX_CLASS_F32 <vopc<0x98, 0x11>, "v_cmpx_class_f32">;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000759defm V_CMP_CLASS_F64 : VOPC_CLASS_F64 <vopc<0xa8, 0x12>, "v_cmp_class_f64">;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000760defm V_CMPX_CLASS_F64 : VOPCX_CLASS_F64 <vopc<0xb8, 0x13>, "v_cmpx_class_f64">;
Matt Arsenault42f39e12015-03-23 18:45:35 +0000761
Tom Stellard8d6d4492014-04-22 16:33:57 +0000762//===----------------------------------------------------------------------===//
Tom Stellard8d6d4492014-04-22 16:33:57 +0000763// MUBUF Instructions
764//===----------------------------------------------------------------------===//
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000765
Tom Stellardaec94b32015-02-27 14:59:46 +0000766defm BUFFER_LOAD_FORMAT_X : MUBUF_Load_Helper <
767 mubuf<0x00>, "buffer_load_format_x", VGPR_32
768>;
769defm BUFFER_LOAD_FORMAT_XY : MUBUF_Load_Helper <
770 mubuf<0x01>, "buffer_load_format_xy", VReg_64
771>;
772defm BUFFER_LOAD_FORMAT_XYZ : MUBUF_Load_Helper <
773 mubuf<0x02>, "buffer_load_format_xyz", VReg_96
774>;
775defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <
776 mubuf<0x03>, "buffer_load_format_xyzw", VReg_128
777>;
Nicolai Haehnleb48275f2016-04-19 21:58:33 +0000778defm BUFFER_STORE_FORMAT_X : MUBUF_Store_Helper <
779 mubuf<0x04>, "buffer_store_format_x", VGPR_32
780>;
781defm BUFFER_STORE_FORMAT_XY : MUBUF_Store_Helper <
782 mubuf<0x05>, "buffer_store_format_xy", VReg_64
783>;
784defm BUFFER_STORE_FORMAT_XYZ : MUBUF_Store_Helper <
785 mubuf<0x06>, "buffer_store_format_xyz", VReg_96
786>;
787defm BUFFER_STORE_FORMAT_XYZW : MUBUF_Store_Helper <
788 mubuf<0x07>, "buffer_store_format_xyzw", VReg_128
789>;
Tom Stellard7c1838d2014-07-02 20:53:56 +0000790defm BUFFER_LOAD_UBYTE : MUBUF_Load_Helper <
Tom Stellard17a0ec542016-07-04 20:41:48 +0000791 mubuf<0x08, 0x10>, "buffer_load_ubyte", VGPR_32, i32, mubuf_az_extloadi8
Tom Stellard7c1838d2014-07-02 20:53:56 +0000792>;
793defm BUFFER_LOAD_SBYTE : MUBUF_Load_Helper <
Tom Stellard17a0ec542016-07-04 20:41:48 +0000794 mubuf<0x09, 0x11>, "buffer_load_sbyte", VGPR_32, i32, mubuf_sextloadi8
Tom Stellard7c1838d2014-07-02 20:53:56 +0000795>;
796defm BUFFER_LOAD_USHORT : MUBUF_Load_Helper <
Tom Stellard17a0ec542016-07-04 20:41:48 +0000797 mubuf<0x0a, 0x12>, "buffer_load_ushort", VGPR_32, i32, mubuf_az_extloadi16
Tom Stellard7c1838d2014-07-02 20:53:56 +0000798>;
799defm BUFFER_LOAD_SSHORT : MUBUF_Load_Helper <
Tom Stellard17a0ec542016-07-04 20:41:48 +0000800 mubuf<0x0b, 0x13>, "buffer_load_sshort", VGPR_32, i32, mubuf_sextloadi16
Tom Stellard7c1838d2014-07-02 20:53:56 +0000801>;
802defm BUFFER_LOAD_DWORD : MUBUF_Load_Helper <
Tom Stellarda6f24c62015-12-15 20:55:55 +0000803 mubuf<0x0c, 0x14>, "buffer_load_dword", VGPR_32, i32, mubuf_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000804>;
805defm BUFFER_LOAD_DWORDX2 : MUBUF_Load_Helper <
Tom Stellarda6f24c62015-12-15 20:55:55 +0000806 mubuf<0x0d, 0x15>, "buffer_load_dwordx2", VReg_64, v2i32, mubuf_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000807>;
808defm BUFFER_LOAD_DWORDX4 : MUBUF_Load_Helper <
Tom Stellarda6f24c62015-12-15 20:55:55 +0000809 mubuf<0x0e, 0x17>, "buffer_load_dwordx4", VReg_128, v4i32, mubuf_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000810>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000811
Tom Stellardb02094e2014-07-21 15:45:01 +0000812defm BUFFER_STORE_BYTE : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000813 mubuf<0x18>, "buffer_store_byte", VGPR_32, i32, truncstorei8_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000814>;
815
Tom Stellardb02094e2014-07-21 15:45:01 +0000816defm BUFFER_STORE_SHORT : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000817 mubuf<0x1a>, "buffer_store_short", VGPR_32, i32, truncstorei16_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000818>;
Tom Stellard754f80f2013-04-05 23:31:51 +0000819
Tom Stellardb02094e2014-07-21 15:45:01 +0000820defm BUFFER_STORE_DWORD : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000821 mubuf<0x1c>, "buffer_store_dword", VGPR_32, i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000822>;
823
Tom Stellardb02094e2014-07-21 15:45:01 +0000824defm BUFFER_STORE_DWORDX2 : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000825 mubuf<0x1d>, "buffer_store_dwordx2", VReg_64, v2i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000826>;
Tom Stellard556d9aa2013-06-03 17:39:37 +0000827
Tom Stellardb02094e2014-07-21 15:45:01 +0000828defm BUFFER_STORE_DWORDX4 : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000829 mubuf<0x1e, 0x1f>, "buffer_store_dwordx4", VReg_128, v4i32, global_store
Tom Stellard556d9aa2013-06-03 17:39:37 +0000830>;
Marek Olsakee98b112015-01-27 17:24:58 +0000831
Aaron Watry81144372014-10-17 23:33:03 +0000832defm BUFFER_ATOMIC_SWAP : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000833 mubuf<0x30, 0x40>, "buffer_atomic_swap", VGPR_32, i32, atomic_swap_global
Aaron Watry81144372014-10-17 23:33:03 +0000834>;
Nicolai Haehnlead636382016-03-18 16:24:31 +0000835defm BUFFER_ATOMIC_CMPSWAP : MUBUF_Atomic <
836 mubuf<0x31, 0x41>, "buffer_atomic_cmpswap", VReg_64, v2i32, null_frag
837>;
Tom Stellard7980fc82014-09-25 18:30:26 +0000838defm BUFFER_ATOMIC_ADD : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000839 mubuf<0x32, 0x42>, "buffer_atomic_add", VGPR_32, i32, atomic_add_global
Tom Stellard7980fc82014-09-25 18:30:26 +0000840>;
Aaron Watry328f1ba2014-10-17 23:32:52 +0000841defm BUFFER_ATOMIC_SUB : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000842 mubuf<0x33, 0x43>, "buffer_atomic_sub", VGPR_32, i32, atomic_sub_global
Aaron Watry328f1ba2014-10-17 23:32:52 +0000843>;
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000844//def BUFFER_ATOMIC_RSUB : MUBUF_ <mubuf<0x34>, "buffer_atomic_rsub", []>; // isn't on CI & VI
Aaron Watry58c99922014-10-17 23:32:57 +0000845defm BUFFER_ATOMIC_SMIN : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000846 mubuf<0x35, 0x44>, "buffer_atomic_smin", VGPR_32, i32, atomic_min_global
Aaron Watry58c99922014-10-17 23:32:57 +0000847>;
848defm BUFFER_ATOMIC_UMIN : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000849 mubuf<0x36, 0x45>, "buffer_atomic_umin", VGPR_32, i32, atomic_umin_global
Aaron Watry58c99922014-10-17 23:32:57 +0000850>;
Aaron Watry29f295d2014-10-17 23:32:56 +0000851defm BUFFER_ATOMIC_SMAX : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000852 mubuf<0x37, 0x46>, "buffer_atomic_smax", VGPR_32, i32, atomic_max_global
Aaron Watry29f295d2014-10-17 23:32:56 +0000853>;
854defm BUFFER_ATOMIC_UMAX : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000855 mubuf<0x38, 0x47>, "buffer_atomic_umax", VGPR_32, i32, atomic_umax_global
Aaron Watry29f295d2014-10-17 23:32:56 +0000856>;
Aaron Watry62127802014-10-17 23:32:54 +0000857defm BUFFER_ATOMIC_AND : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000858 mubuf<0x39, 0x48>, "buffer_atomic_and", VGPR_32, i32, atomic_and_global
Aaron Watry62127802014-10-17 23:32:54 +0000859>;
Aaron Watry8a911e62014-10-17 23:32:59 +0000860defm BUFFER_ATOMIC_OR : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000861 mubuf<0x3a, 0x49>, "buffer_atomic_or", VGPR_32, i32, atomic_or_global
Aaron Watry8a911e62014-10-17 23:32:59 +0000862>;
Aaron Watryd672ee22014-10-17 23:33:01 +0000863defm BUFFER_ATOMIC_XOR : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000864 mubuf<0x3b, 0x4a>, "buffer_atomic_xor", VGPR_32, i32, atomic_xor_global
Aaron Watryd672ee22014-10-17 23:33:01 +0000865>;
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000866defm BUFFER_ATOMIC_INC : MUBUF_Atomic <
867 mubuf<0x3c, 0x4b>, "buffer_atomic_inc", VGPR_32, i32, atomic_inc_global
868>;
869defm BUFFER_ATOMIC_DEC : MUBUF_Atomic <
870 mubuf<0x3d, 0x4c>, "buffer_atomic_dec", VGPR_32, i32, atomic_dec_global
871>;
872
Matt Arsenault64fa2f42016-04-12 14:05:11 +0000873//def BUFFER_ATOMIC_FCMPSWAP : MUBUF_Atomic <mubuf<0x3e>, "buffer_atomic_fcmpswap", []>; // isn't on VI
874//def BUFFER_ATOMIC_FMIN : MUBUF_Atomic <mubuf<0x3f>, "buffer_atomic_fmin", []>; // isn't on VI
875//def BUFFER_ATOMIC_FMAX : MUBUF_Atomic <mubuf<0x40>, "buffer_atomic_fmax", []>; // isn't on VI
876defm BUFFER_ATOMIC_SWAP_X2 : MUBUF_Atomic <
877 mubuf<0x50, 0x60>, "buffer_atomic_swap_x2", VReg_64, i64, atomic_swap_global
878>;
Tom Stellard354a43c2016-04-01 18:27:37 +0000879defm BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_Atomic <
880 mubuf<0x51, 0x61>, "buffer_atomic_cmpswap_x2", VReg_128, v2i64, null_frag
881>;
Matt Arsenault64fa2f42016-04-12 14:05:11 +0000882defm BUFFER_ATOMIC_ADD_X2 : MUBUF_Atomic <
883 mubuf<0x52, 0x62>, "buffer_atomic_add_x2", VReg_64, i64, atomic_add_global
884>;
885defm BUFFER_ATOMIC_SUB_X2 : MUBUF_Atomic <
886 mubuf<0x53, 0x63>, "buffer_atomic_sub_x2", VReg_64, i64, atomic_sub_global
887>;
888//defm BUFFER_ATOMIC_RSUB_X2 : MUBUF_Atomic <mubuf<0x54>, "buffer_atomic_rsub_x2", []>; // isn't on CI & VI
889defm BUFFER_ATOMIC_SMIN_X2 : MUBUF_Atomic <
890 mubuf<0x55, 0x64>, "buffer_atomic_smin_x2", VReg_64, i64, atomic_min_global
891>;
892defm BUFFER_ATOMIC_UMIN_X2 : MUBUF_Atomic <
893 mubuf<0x56, 0x65>, "buffer_atomic_umin_x2", VReg_64, i64, atomic_umin_global
894>;
895defm BUFFER_ATOMIC_SMAX_X2 : MUBUF_Atomic <
896 mubuf<0x57, 0x66>, "buffer_atomic_smax_x2", VReg_64, i64, atomic_max_global
897>;
898defm BUFFER_ATOMIC_UMAX_X2 : MUBUF_Atomic <
899 mubuf<0x58, 0x67>, "buffer_atomic_umax_x2", VReg_64, i64, atomic_umax_global
900>;
901defm BUFFER_ATOMIC_AND_X2 : MUBUF_Atomic <
902 mubuf<0x59, 0x68>, "buffer_atomic_and_x2", VReg_64, i64, atomic_and_global
903>;
904defm BUFFER_ATOMIC_OR_X2 : MUBUF_Atomic <
905 mubuf<0x5a, 0x69>, "buffer_atomic_or_x2", VReg_64, i64, atomic_or_global
906>;
907defm BUFFER_ATOMIC_XOR_X2 : MUBUF_Atomic <
908 mubuf<0x5b, 0x6a>, "buffer_atomic_xor_x2", VReg_64, i64, atomic_xor_global
909>;
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000910defm BUFFER_ATOMIC_INC_X2 : MUBUF_Atomic <
911 mubuf<0x5c, 0x6b>, "buffer_atomic_inc_x2", VReg_64, i64, atomic_inc_global
912>;
913defm BUFFER_ATOMIC_DEC_X2 : MUBUF_Atomic <
914 mubuf<0x5d, 0x6c>, "buffer_atomic_dec_x2", VReg_64, i64, atomic_dec_global
915>;
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000916//def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <mubuf<0x5e>, "buffer_atomic_fcmpswap_x2", []>; // isn't on VI
917//def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <mubuf<0x5f>, "buffer_atomic_fmin_x2", []>; // isn't on VI
918//def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <mubuf<0x60>, "buffer_atomic_fmax_x2", []>; // isn't on VI
Matt Arsenaultd6adfb42015-09-24 19:52:21 +0000919
Tom Stellarde1818af2016-02-18 03:42:32 +0000920let SubtargetPredicate = isSI, DisableVIDecoder = 1 in {
Matt Arsenaultd6adfb42015-09-24 19:52:21 +0000921defm BUFFER_WBINVL1_SC : MUBUF_Invalidate <mubuf<0x70>, "buffer_wbinvl1_sc", int_amdgcn_buffer_wbinvl1_sc>; // isn't on CI & VI
922}
923
924defm BUFFER_WBINVL1 : MUBUF_Invalidate <mubuf<0x71, 0x3e>, "buffer_wbinvl1", int_amdgcn_buffer_wbinvl1>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000925
Tom Stellard8d6d4492014-04-22 16:33:57 +0000926//===----------------------------------------------------------------------===//
927// MTBUF Instructions
928//===----------------------------------------------------------------------===//
929
Tom Stellard326d6ec2014-11-05 14:50:53 +0000930//def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "tbuffer_load_format_x", []>;
931//def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "tbuffer_load_format_xy", []>;
932//def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "tbuffer_load_format_xyz", []>;
933defm TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "tbuffer_load_format_xyzw", VReg_128>;
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000934defm TBUFFER_STORE_FORMAT_X : MTBUF_Store_Helper <0x00000004, "tbuffer_store_format_x", VGPR_32>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000935defm TBUFFER_STORE_FORMAT_XY : MTBUF_Store_Helper <0x00000005, "tbuffer_store_format_xy", VReg_64>;
936defm TBUFFER_STORE_FORMAT_XYZ : MTBUF_Store_Helper <0x00000006, "tbuffer_store_format_xyz", VReg_128>;
937defm TBUFFER_STORE_FORMAT_XYZW : MTBUF_Store_Helper <0x00000007, "tbuffer_store_format_xyzw", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000938
Tom Stellard8d6d4492014-04-22 16:33:57 +0000939//===----------------------------------------------------------------------===//
940// MIMG Instructions
941//===----------------------------------------------------------------------===//
Tom Stellard89093802013-02-07 19:39:40 +0000942
Tom Stellard326d6ec2014-11-05 14:50:53 +0000943defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "image_load">;
944defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "image_load_mip">;
945//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"image_load_pck", 0x00000002>;
946//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"image_load_pck_sgn", 0x00000003>;
947//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"image_load_mip_pck", 0x00000004>;
948//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"image_load_mip_pck_sgn", 0x00000005>;
Nicolai Haehnlef2c64db2016-02-18 16:44:18 +0000949defm IMAGE_STORE : MIMG_Store <0x00000008, "image_store">;
950defm IMAGE_STORE_MIP : MIMG_Store <0x00000009, "image_store_mip">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000951//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"image_store_pck", 0x0000000a>;
952//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"image_store_mip_pck", 0x0000000b>;
953defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "image_get_resinfo">;
Nikolay Haustov5bf46ac12016-03-04 10:39:50 +0000954defm IMAGE_ATOMIC_SWAP : MIMG_Atomic <mimg<0x0f, 0x10>, "image_atomic_swap">;
955defm IMAGE_ATOMIC_CMPSWAP : MIMG_Atomic <mimg<0x10, 0x11>, "image_atomic_cmpswap", VReg_64>;
956defm IMAGE_ATOMIC_ADD : MIMG_Atomic <mimg<0x11, 0x12>, "image_atomic_add">;
957defm IMAGE_ATOMIC_SUB : MIMG_Atomic <mimg<0x12, 0x13>, "image_atomic_sub">;
958//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"image_atomic_rsub", 0x00000013>; -- not on VI
959defm IMAGE_ATOMIC_SMIN : MIMG_Atomic <mimg<0x14>, "image_atomic_smin">;
960defm IMAGE_ATOMIC_UMIN : MIMG_Atomic <mimg<0x15>, "image_atomic_umin">;
961defm IMAGE_ATOMIC_SMAX : MIMG_Atomic <mimg<0x16>, "image_atomic_smax">;
962defm IMAGE_ATOMIC_UMAX : MIMG_Atomic <mimg<0x17>, "image_atomic_umax">;
963defm IMAGE_ATOMIC_AND : MIMG_Atomic <mimg<0x18>, "image_atomic_and">;
964defm IMAGE_ATOMIC_OR : MIMG_Atomic <mimg<0x19>, "image_atomic_or">;
965defm IMAGE_ATOMIC_XOR : MIMG_Atomic <mimg<0x1a>, "image_atomic_xor">;
966defm IMAGE_ATOMIC_INC : MIMG_Atomic <mimg<0x1b>, "image_atomic_inc">;
967defm IMAGE_ATOMIC_DEC : MIMG_Atomic <mimg<0x1c>, "image_atomic_dec">;
968//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"image_atomic_fcmpswap", 0x0000001d>; -- not on VI
969//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"image_atomic_fmin", 0x0000001e>; -- not on VI
970//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"image_atomic_fmax", 0x0000001f>; -- not on VI
Michel Danzer494391b2015-02-06 02:51:20 +0000971defm IMAGE_SAMPLE : MIMG_Sampler_WQM <0x00000020, "image_sample">;
972defm IMAGE_SAMPLE_CL : MIMG_Sampler_WQM <0x00000021, "image_sample_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000973defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "image_sample_d">;
974defm IMAGE_SAMPLE_D_CL : MIMG_Sampler <0x00000023, "image_sample_d_cl">;
975defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "image_sample_l">;
Michel Danzer494391b2015-02-06 02:51:20 +0000976defm IMAGE_SAMPLE_B : MIMG_Sampler_WQM <0x00000025, "image_sample_b">;
977defm IMAGE_SAMPLE_B_CL : MIMG_Sampler_WQM <0x00000026, "image_sample_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000978defm IMAGE_SAMPLE_LZ : MIMG_Sampler <0x00000027, "image_sample_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +0000979defm IMAGE_SAMPLE_C : MIMG_Sampler_WQM <0x00000028, "image_sample_c">;
980defm IMAGE_SAMPLE_C_CL : MIMG_Sampler_WQM <0x00000029, "image_sample_c_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000981defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "image_sample_c_d">;
982defm IMAGE_SAMPLE_C_D_CL : MIMG_Sampler <0x0000002b, "image_sample_c_d_cl">;
983defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "image_sample_c_l">;
Michel Danzer494391b2015-02-06 02:51:20 +0000984defm IMAGE_SAMPLE_C_B : MIMG_Sampler_WQM <0x0000002d, "image_sample_c_b">;
985defm IMAGE_SAMPLE_C_B_CL : MIMG_Sampler_WQM <0x0000002e, "image_sample_c_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000986defm IMAGE_SAMPLE_C_LZ : MIMG_Sampler <0x0000002f, "image_sample_c_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +0000987defm IMAGE_SAMPLE_O : MIMG_Sampler_WQM <0x00000030, "image_sample_o">;
988defm IMAGE_SAMPLE_CL_O : MIMG_Sampler_WQM <0x00000031, "image_sample_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000989defm IMAGE_SAMPLE_D_O : MIMG_Sampler <0x00000032, "image_sample_d_o">;
990defm IMAGE_SAMPLE_D_CL_O : MIMG_Sampler <0x00000033, "image_sample_d_cl_o">;
991defm IMAGE_SAMPLE_L_O : MIMG_Sampler <0x00000034, "image_sample_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +0000992defm IMAGE_SAMPLE_B_O : MIMG_Sampler_WQM <0x00000035, "image_sample_b_o">;
993defm IMAGE_SAMPLE_B_CL_O : MIMG_Sampler_WQM <0x00000036, "image_sample_b_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000994defm IMAGE_SAMPLE_LZ_O : MIMG_Sampler <0x00000037, "image_sample_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +0000995defm IMAGE_SAMPLE_C_O : MIMG_Sampler_WQM <0x00000038, "image_sample_c_o">;
996defm IMAGE_SAMPLE_C_CL_O : MIMG_Sampler_WQM <0x00000039, "image_sample_c_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000997defm IMAGE_SAMPLE_C_D_O : MIMG_Sampler <0x0000003a, "image_sample_c_d_o">;
998defm IMAGE_SAMPLE_C_D_CL_O : MIMG_Sampler <0x0000003b, "image_sample_c_d_cl_o">;
999defm IMAGE_SAMPLE_C_L_O : MIMG_Sampler <0x0000003c, "image_sample_c_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001000defm IMAGE_SAMPLE_C_B_O : MIMG_Sampler_WQM <0x0000003d, "image_sample_c_b_o">;
1001defm IMAGE_SAMPLE_C_B_CL_O : MIMG_Sampler_WQM <0x0000003e, "image_sample_c_b_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001002defm IMAGE_SAMPLE_C_LZ_O : MIMG_Sampler <0x0000003f, "image_sample_c_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001003defm IMAGE_GATHER4 : MIMG_Gather_WQM <0x00000040, "image_gather4">;
1004defm IMAGE_GATHER4_CL : MIMG_Gather_WQM <0x00000041, "image_gather4_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001005defm IMAGE_GATHER4_L : MIMG_Gather <0x00000044, "image_gather4_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001006defm IMAGE_GATHER4_B : MIMG_Gather_WQM <0x00000045, "image_gather4_b">;
1007defm IMAGE_GATHER4_B_CL : MIMG_Gather_WQM <0x00000046, "image_gather4_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001008defm IMAGE_GATHER4_LZ : MIMG_Gather <0x00000047, "image_gather4_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001009defm IMAGE_GATHER4_C : MIMG_Gather_WQM <0x00000048, "image_gather4_c">;
1010defm IMAGE_GATHER4_C_CL : MIMG_Gather_WQM <0x00000049, "image_gather4_c_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001011defm IMAGE_GATHER4_C_L : MIMG_Gather <0x0000004c, "image_gather4_c_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001012defm IMAGE_GATHER4_C_B : MIMG_Gather_WQM <0x0000004d, "image_gather4_c_b">;
1013defm IMAGE_GATHER4_C_B_CL : MIMG_Gather_WQM <0x0000004e, "image_gather4_c_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001014defm IMAGE_GATHER4_C_LZ : MIMG_Gather <0x0000004f, "image_gather4_c_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001015defm IMAGE_GATHER4_O : MIMG_Gather_WQM <0x00000050, "image_gather4_o">;
1016defm IMAGE_GATHER4_CL_O : MIMG_Gather_WQM <0x00000051, "image_gather4_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001017defm IMAGE_GATHER4_L_O : MIMG_Gather <0x00000054, "image_gather4_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001018defm IMAGE_GATHER4_B_O : MIMG_Gather_WQM <0x00000055, "image_gather4_b_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001019defm IMAGE_GATHER4_B_CL_O : MIMG_Gather <0x00000056, "image_gather4_b_cl_o">;
1020defm IMAGE_GATHER4_LZ_O : MIMG_Gather <0x00000057, "image_gather4_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001021defm IMAGE_GATHER4_C_O : MIMG_Gather_WQM <0x00000058, "image_gather4_c_o">;
1022defm IMAGE_GATHER4_C_CL_O : MIMG_Gather_WQM <0x00000059, "image_gather4_c_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001023defm IMAGE_GATHER4_C_L_O : MIMG_Gather <0x0000005c, "image_gather4_c_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001024defm IMAGE_GATHER4_C_B_O : MIMG_Gather_WQM <0x0000005d, "image_gather4_c_b_o">;
1025defm IMAGE_GATHER4_C_B_CL_O : MIMG_Gather_WQM <0x0000005e, "image_gather4_c_b_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001026defm IMAGE_GATHER4_C_LZ_O : MIMG_Gather <0x0000005f, "image_gather4_c_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001027defm IMAGE_GET_LOD : MIMG_Sampler_WQM <0x00000060, "image_get_lod">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001028defm IMAGE_SAMPLE_CD : MIMG_Sampler <0x00000068, "image_sample_cd">;
1029defm IMAGE_SAMPLE_CD_CL : MIMG_Sampler <0x00000069, "image_sample_cd_cl">;
1030defm IMAGE_SAMPLE_C_CD : MIMG_Sampler <0x0000006a, "image_sample_c_cd">;
1031defm IMAGE_SAMPLE_C_CD_CL : MIMG_Sampler <0x0000006b, "image_sample_c_cd_cl">;
1032defm IMAGE_SAMPLE_CD_O : MIMG_Sampler <0x0000006c, "image_sample_cd_o">;
1033defm IMAGE_SAMPLE_CD_CL_O : MIMG_Sampler <0x0000006d, "image_sample_cd_cl_o">;
1034defm IMAGE_SAMPLE_C_CD_O : MIMG_Sampler <0x0000006e, "image_sample_c_cd_o">;
1035defm IMAGE_SAMPLE_C_CD_CL_O : MIMG_Sampler <0x0000006f, "image_sample_c_cd_cl_o">;
1036//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"image_rsrc256", 0x0000007e>;
1037//def IMAGE_SAMPLER : MIMG_NoPattern_ <"image_sampler", 0x0000007f>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001038
Tom Stellard8d6d4492014-04-22 16:33:57 +00001039//===----------------------------------------------------------------------===//
1040// VOP1 Instructions
1041//===----------------------------------------------------------------------===//
1042
Tom Stellard88e0b252015-10-06 15:57:53 +00001043let vdst = 0, src0 = 0, VOPAsmPrefer32Bit = 1 in {
1044defm V_NOP : VOP1Inst <vop1<0x0>, "v_nop", VOP_NONE>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001045}
Christian Konig76edd4f2013-02-26 17:52:29 +00001046
Matthias Braune1a67412015-04-24 00:25:50 +00001047let isMoveImm = 1, isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001048defm V_MOV_B32 : VOP1Inst <vop1<0x1>, "v_mov_b32", VOP_I32_I32>;
Matt Arsenaultf2733702014-07-30 03:18:57 +00001049} // End isMoveImm = 1
Christian Konig76edd4f2013-02-26 17:52:29 +00001050
Tom Stellardfbe435d2014-03-17 17:03:51 +00001051let Uses = [EXEC] in {
1052
Tom Stellardae38f302015-01-14 01:13:19 +00001053// FIXME: Specify SchedRW for READFIRSTLANE_B32
1054
Tom Stellardfbe435d2014-03-17 17:03:51 +00001055def V_READFIRSTLANE_B32 : VOP1 <
1056 0x00000002,
1057 (outs SReg_32:$vdst),
Valery Pykhtine23b6de2016-04-07 13:41:51 +00001058 (ins VS_32:$src0),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001059 "v_readfirstlane_b32 $vdst, $src0",
Tom Stellardfbe435d2014-03-17 17:03:51 +00001060 []
Matt Arsenault42345422016-05-11 00:32:31 +00001061> {
1062 let isConvergent = 1;
1063}
Tom Stellardfbe435d2014-03-17 17:03:51 +00001064
1065}
1066
Tom Stellardae38f302015-01-14 01:13:19 +00001067let SchedRW = [WriteQuarterRate32] in {
1068
Tom Stellard326d6ec2014-11-05 14:50:53 +00001069defm V_CVT_I32_F64 : VOP1Inst <vop1<0x3>, "v_cvt_i32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001070 VOP_I32_F64, fp_to_sint
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001071>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001072defm V_CVT_F64_I32 : VOP1Inst <vop1<0x4>, "v_cvt_f64_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001073 VOP_F64_I32, sint_to_fp
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001074>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001075defm V_CVT_F32_I32 : VOP1Inst <vop1<0x5>, "v_cvt_f32_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001076 VOP_F32_I32, sint_to_fp
Tom Stellard75aadc22012-12-11 21:25:42 +00001077>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001078defm V_CVT_F32_U32 : VOP1Inst <vop1<0x6>, "v_cvt_f32_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001079 VOP_F32_I32, uint_to_fp
Tom Stellardc932d732013-05-06 23:02:07 +00001080>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001081defm V_CVT_U32_F32 : VOP1Inst <vop1<0x7>, "v_cvt_u32_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001082 VOP_I32_F32, fp_to_uint
Tom Stellard73c31d52013-08-14 22:21:57 +00001083>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001084defm V_CVT_I32_F32 : VOP1Inst <vop1<0x8>, "v_cvt_i32_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001085 VOP_I32_F32, fp_to_sint
Tom Stellard75aadc22012-12-11 21:25:42 +00001086>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001087defm V_CVT_F16_F32 : VOP1Inst <vop1<0xa>, "v_cvt_f16_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001088 VOP_I32_F32, fp_to_f16
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001089>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001090defm V_CVT_F32_F16 : VOP1Inst <vop1<0xb>, "v_cvt_f32_f16",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001091 VOP_F32_I32, f16_to_fp
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001092>;
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +00001093defm V_CVT_RPI_I32_F32 : VOP1Inst <vop1<0xc>, "v_cvt_rpi_i32_f32",
1094 VOP_I32_F32, cvt_rpi_i32_f32>;
1095defm V_CVT_FLR_I32_F32 : VOP1Inst <vop1<0xd>, "v_cvt_flr_i32_f32",
1096 VOP_I32_F32, cvt_flr_i32_f32>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001097defm V_CVT_OFF_F32_I4 : VOP1Inst <vop1<0x0e>, "v_cvt_off_f32_i4", VOP_F32_I32>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001098defm V_CVT_F32_F64 : VOP1Inst <vop1<0xf>, "v_cvt_f32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001099 VOP_F32_F64, fround
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001100>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001101defm V_CVT_F64_F32 : VOP1Inst <vop1<0x10>, "v_cvt_f64_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001102 VOP_F64_F32, fextend
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001103>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001104defm V_CVT_F32_UBYTE0 : VOP1Inst <vop1<0x11>, "v_cvt_f32_ubyte0",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001105 VOP_F32_I32, AMDGPUcvt_f32_ubyte0
Matt Arsenault364a6742014-06-11 17:50:44 +00001106>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001107defm V_CVT_F32_UBYTE1 : VOP1Inst <vop1<0x12>, "v_cvt_f32_ubyte1",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001108 VOP_F32_I32, AMDGPUcvt_f32_ubyte1
Matt Arsenault364a6742014-06-11 17:50:44 +00001109>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001110defm V_CVT_F32_UBYTE2 : VOP1Inst <vop1<0x13>, "v_cvt_f32_ubyte2",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001111 VOP_F32_I32, AMDGPUcvt_f32_ubyte2
Matt Arsenault364a6742014-06-11 17:50:44 +00001112>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001113defm V_CVT_F32_UBYTE3 : VOP1Inst <vop1<0x14>, "v_cvt_f32_ubyte3",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001114 VOP_F32_I32, AMDGPUcvt_f32_ubyte3
Matt Arsenault364a6742014-06-11 17:50:44 +00001115>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001116defm V_CVT_U32_F64 : VOP1Inst <vop1<0x15>, "v_cvt_u32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001117 VOP_I32_F64, fp_to_uint
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001118>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001119defm V_CVT_F64_U32 : VOP1Inst <vop1<0x16>, "v_cvt_f64_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001120 VOP_F64_I32, uint_to_fp
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001121>;
Tom Stellardae38f302015-01-14 01:13:19 +00001122
Matt Arsenault382d9452016-01-26 04:49:22 +00001123} // End SchedRW = [WriteQuarterRate32]
Tom Stellardae38f302015-01-14 01:13:19 +00001124
Marek Olsak5df00d62014-12-07 12:18:57 +00001125defm V_FRACT_F32 : VOP1Inst <vop1<0x20, 0x1b>, "v_fract_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001126 VOP_F32_F32, AMDGPUfract
Tom Stellard75aadc22012-12-11 21:25:42 +00001127>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001128defm V_TRUNC_F32 : VOP1Inst <vop1<0x21, 0x1c>, "v_trunc_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001129 VOP_F32_F32, ftrunc
Tom Stellard9b3d2532013-05-06 23:02:00 +00001130>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001131defm V_CEIL_F32 : VOP1Inst <vop1<0x22, 0x1d>, "v_ceil_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001132 VOP_F32_F32, fceil
Michel Danzerc3ea4042013-02-22 11:22:49 +00001133>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001134defm V_RNDNE_F32 : VOP1Inst <vop1<0x23, 0x1e>, "v_rndne_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001135 VOP_F32_F32, frint
Tom Stellard75aadc22012-12-11 21:25:42 +00001136>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001137defm V_FLOOR_F32 : VOP1Inst <vop1<0x24, 0x1f>, "v_floor_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001138 VOP_F32_F32, ffloor
Tom Stellard75aadc22012-12-11 21:25:42 +00001139>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001140defm V_EXP_F32 : VOP1Inst <vop1<0x25, 0x20>, "v_exp_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001141 VOP_F32_F32, fexp2
Tom Stellard75aadc22012-12-11 21:25:42 +00001142>;
Tom Stellardae38f302015-01-14 01:13:19 +00001143
1144let SchedRW = [WriteQuarterRate32] in {
1145
Marek Olsak5df00d62014-12-07 12:18:57 +00001146defm V_LOG_F32 : VOP1Inst <vop1<0x27, 0x21>, "v_log_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001147 VOP_F32_F32, flog2
Michel Danzer349cabe2013-02-07 14:55:16 +00001148>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001149defm V_RCP_F32 : VOP1Inst <vop1<0x2a, 0x22>, "v_rcp_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001150 VOP_F32_F32, AMDGPUrcp
Tom Stellard75aadc22012-12-11 21:25:42 +00001151>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001152defm V_RCP_IFLAG_F32 : VOP1Inst <vop1<0x2b, 0x23>, "v_rcp_iflag_f32",
1153 VOP_F32_F32
Matt Arsenault257d48d2014-06-24 22:13:39 +00001154>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001155defm V_RSQ_F32 : VOP1Inst <vop1<0x2e, 0x24>, "v_rsq_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001156 VOP_F32_F32, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001157>;
Tom Stellardae38f302015-01-14 01:13:19 +00001158
Matt Arsenault382d9452016-01-26 04:49:22 +00001159} // End SchedRW = [WriteQuarterRate32]
Tom Stellardae38f302015-01-14 01:13:19 +00001160
1161let SchedRW = [WriteDouble] in {
1162
Marek Olsak5df00d62014-12-07 12:18:57 +00001163defm V_RCP_F64 : VOP1Inst <vop1<0x2f, 0x25>, "v_rcp_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001164 VOP_F64_F64, AMDGPUrcp
Tom Stellard7512c082013-07-12 18:14:56 +00001165>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001166defm V_RSQ_F64 : VOP1Inst <vop1<0x31, 0x26>, "v_rsq_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001167 VOP_F64_F64, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001168>;
Tom Stellardae38f302015-01-14 01:13:19 +00001169
Matt Arsenault382d9452016-01-26 04:49:22 +00001170} // End SchedRW = [WriteDouble];
Tom Stellardae38f302015-01-14 01:13:19 +00001171
Marek Olsak5df00d62014-12-07 12:18:57 +00001172defm V_SQRT_F32 : VOP1Inst <vop1<0x33, 0x27>, "v_sqrt_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001173 VOP_F32_F32, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001174>;
Tom Stellardae38f302015-01-14 01:13:19 +00001175
1176let SchedRW = [WriteDouble] in {
1177
Marek Olsak5df00d62014-12-07 12:18:57 +00001178defm V_SQRT_F64 : VOP1Inst <vop1<0x34, 0x28>, "v_sqrt_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001179 VOP_F64_F64, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001180>;
Tom Stellardae38f302015-01-14 01:13:19 +00001181
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001182} // End SchedRW = [WriteDouble]
1183
1184let SchedRW = [WriteQuarterRate32] in {
Tom Stellardae38f302015-01-14 01:13:19 +00001185
Marek Olsak5df00d62014-12-07 12:18:57 +00001186defm V_SIN_F32 : VOP1Inst <vop1<0x35, 0x29>, "v_sin_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001187 VOP_F32_F32, AMDGPUsin
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001188>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001189defm V_COS_F32 : VOP1Inst <vop1<0x36, 0x2a>, "v_cos_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001190 VOP_F32_F32, AMDGPUcos
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001191>;
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001192
1193} // End SchedRW = [WriteQuarterRate32]
1194
Marek Olsak5df00d62014-12-07 12:18:57 +00001195defm V_NOT_B32 : VOP1Inst <vop1<0x37, 0x2b>, "v_not_b32", VOP_I32_I32>;
1196defm V_BFREV_B32 : VOP1Inst <vop1<0x38, 0x2c>, "v_bfrev_b32", VOP_I32_I32>;
1197defm V_FFBH_U32 : VOP1Inst <vop1<0x39, 0x2d>, "v_ffbh_u32", VOP_I32_I32>;
1198defm V_FFBL_B32 : VOP1Inst <vop1<0x3a, 0x2e>, "v_ffbl_b32", VOP_I32_I32>;
1199defm V_FFBH_I32 : VOP1Inst <vop1<0x3b, 0x2f>, "v_ffbh_i32", VOP_I32_I32>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001200defm V_FREXP_EXP_I32_F64 : VOP1Inst <vop1<0x3c,0x30>, "v_frexp_exp_i32_f64",
Matt Arsenault2fe4fbc2016-03-30 22:28:52 +00001201 VOP_I32_F64, int_amdgcn_frexp_exp
Tom Stellardc34c37a2015-02-18 16:08:15 +00001202>;
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001203
1204let SchedRW = [WriteDoubleAdd] in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001205defm V_FREXP_MANT_F64 : VOP1Inst <vop1<0x3d, 0x31>, "v_frexp_mant_f64",
Matt Arsenaultb96b5732016-03-21 16:11:05 +00001206 VOP_F64_F64, int_amdgcn_frexp_mant
Marek Olsak5df00d62014-12-07 12:18:57 +00001207>;
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001208
1209defm V_FRACT_F64 : VOP1Inst <vop1<0x3e, 0x32>, "v_fract_f64",
Matt Arsenault74015162016-05-28 00:19:52 +00001210 VOP_F64_F64, AMDGPUfract
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001211>;
1212} // End SchedRW = [WriteDoubleAdd]
1213
1214
Tom Stellardc34c37a2015-02-18 16:08:15 +00001215defm V_FREXP_EXP_I32_F32 : VOP1Inst <vop1<0x3f, 0x33>, "v_frexp_exp_i32_f32",
Matt Arsenault2fe4fbc2016-03-30 22:28:52 +00001216 VOP_I32_F32, int_amdgcn_frexp_exp
Tom Stellardc34c37a2015-02-18 16:08:15 +00001217>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001218defm V_FREXP_MANT_F32 : VOP1Inst <vop1<0x40, 0x34>, "v_frexp_mant_f32",
Matt Arsenaultb96b5732016-03-21 16:11:05 +00001219 VOP_F32_F32, int_amdgcn_frexp_mant
Marek Olsak5df00d62014-12-07 12:18:57 +00001220>;
Tom Stellard88e0b252015-10-06 15:57:53 +00001221let vdst = 0, src0 = 0, VOPAsmPrefer32Bit = 1 in {
Sam Kolton3025e7f2016-04-26 13:33:56 +00001222defm V_CLREXCP : VOP1Inst <vop1<0x41,0x35>, "v_clrexcp", VOP_NO_EXT<VOP_NONE>>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001223}
Matt Arsenaultfc0ad422015-10-07 17:46:32 +00001224
1225let Uses = [M0, EXEC] in {
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001226// v_movreld_b32 is a special case because the destination output
1227 // register is really a source. It isn't actually read (but may be
1228 // written), and is only to provide the base register to start
1229 // indexing from. Tablegen seems to not let you define an implicit
1230 // virtual register output for the super register being written into,
1231 // so this must have an implicit def of the register added to it.
1232defm V_MOVRELD_B32 : VOP1Inst <vop1<0x42, 0x36>, "v_movreld_b32", VOP_MOVRELD>;
1233defm V_MOVRELS_B32 : VOP1Inst <vop1<0x43, 0x37>, "v_movrels_b32", VOP_I32_VI32_NO_EXT>;
Sam Kolton3025e7f2016-04-26 13:33:56 +00001234defm V_MOVRELSD_B32 : VOP1Inst <vop1<0x44, 0x38>, "v_movrelsd_b32", VOP_NO_EXT<VOP_I32_I32>>;
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001235
Matt Arsenaultfc0ad422015-10-07 17:46:32 +00001236} // End Uses = [M0, EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +00001237
Marek Olsak5df00d62014-12-07 12:18:57 +00001238// These instruction only exist on SI and CI
1239let SubtargetPredicate = isSICI in {
1240
Tom Stellardae38f302015-01-14 01:13:19 +00001241let SchedRW = [WriteQuarterRate32] in {
1242
Tom Stellard4b3e7552015-04-23 19:33:52 +00001243defm V_MOV_FED_B32 : VOP1InstSI <vop1<0x9>, "v_mov_fed_b32", VOP_I32_I32>;
Matt Arsenaultce56a0e2016-02-13 01:19:56 +00001244defm V_LOG_CLAMP_F32 : VOP1InstSI <vop1<0x26>, "v_log_clamp_f32",
1245 VOP_F32_F32, int_amdgcn_log_clamp>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001246defm V_RCP_CLAMP_F32 : VOP1InstSI <vop1<0x28>, "v_rcp_clamp_f32", VOP_F32_F32>;
Matt Arsenault32fc5272016-07-26 16:45:45 +00001247defm V_RCP_LEGACY_F32 : VOP1InstSI <vop1<0x29>, "v_rcp_legacy_f32",
1248 VOP_F32_F32, AMDGPUrcp_legacy>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001249defm V_RSQ_CLAMP_F32 : VOP1InstSI <vop1<0x2c>, "v_rsq_clamp_f32",
Matt Arsenault79963e82016-02-13 01:03:00 +00001250 VOP_F32_F32, AMDGPUrsq_clamp
Marek Olsak5df00d62014-12-07 12:18:57 +00001251>;
1252defm V_RSQ_LEGACY_F32 : VOP1InstSI <vop1<0x2d>, "v_rsq_legacy_f32",
1253 VOP_F32_F32, AMDGPUrsq_legacy
1254>;
Tom Stellardae38f302015-01-14 01:13:19 +00001255
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001256} // End SchedRW = [WriteQuarterRate32]
Tom Stellardae38f302015-01-14 01:13:19 +00001257
1258let SchedRW = [WriteDouble] in {
1259
Marek Olsak5df00d62014-12-07 12:18:57 +00001260defm V_RCP_CLAMP_F64 : VOP1InstSI <vop1<0x30>, "v_rcp_clamp_f64", VOP_F64_F64>;
1261defm V_RSQ_CLAMP_F64 : VOP1InstSI <vop1<0x32>, "v_rsq_clamp_f64",
Matt Arsenault79963e82016-02-13 01:03:00 +00001262 VOP_F64_F64, AMDGPUrsq_clamp
Marek Olsak5df00d62014-12-07 12:18:57 +00001263>;
1264
Tom Stellardae38f302015-01-14 01:13:19 +00001265} // End SchedRW = [WriteDouble]
1266
Marek Olsak5df00d62014-12-07 12:18:57 +00001267} // End SubtargetPredicate = isSICI
Tom Stellard8d6d4492014-04-22 16:33:57 +00001268
1269//===----------------------------------------------------------------------===//
1270// VINTRP Instructions
1271//===----------------------------------------------------------------------===//
1272
Matt Arsenault80f766a2015-09-10 01:23:28 +00001273let Uses = [M0, EXEC] in {
Tom Stellard2a9d9472015-05-12 15:00:46 +00001274
Tom Stellardae38f302015-01-14 01:13:19 +00001275// FIXME: Specify SchedRW for VINTRP insturctions.
Tom Stellardec87f842015-05-25 16:15:54 +00001276
1277multiclass V_INTERP_P1_F32_m : VINTRP_m <
1278 0x00000000,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001279 (outs VGPR_32:$dst),
Tom Stellard2a9d9472015-05-12 15:00:46 +00001280 (ins VGPR_32:$i, i32imm:$attr_chan, i32imm:$attr),
1281 "v_interp_p1_f32 $dst, $i, $attr_chan, $attr, [m0]",
1282 [(set f32:$dst, (AMDGPUinterp_p1 i32:$i, (i32 imm:$attr_chan),
Tom Stellardec87f842015-05-25 16:15:54 +00001283 (i32 imm:$attr)))]
1284>;
1285
1286let OtherPredicates = [has32BankLDS] in {
1287
1288defm V_INTERP_P1_F32 : V_INTERP_P1_F32_m;
1289
1290} // End OtherPredicates = [has32BankLDS]
1291
Tom Stellarde1818af2016-02-18 03:42:32 +00001292let OtherPredicates = [has16BankLDS], Constraints = "@earlyclobber $dst", isAsmParserOnly=1 in {
Tom Stellardec87f842015-05-25 16:15:54 +00001293
1294defm V_INTERP_P1_F32_16bank : V_INTERP_P1_F32_m;
1295
Tom Stellarde1818af2016-02-18 03:42:32 +00001296} // End OtherPredicates = [has32BankLDS], Constraints = "@earlyclobber $dst", isAsmParserOnly=1
Tom Stellard75aadc22012-12-11 21:25:42 +00001297
Tom Stellard50828162015-05-25 16:15:56 +00001298let DisableEncoding = "$src0", Constraints = "$src0 = $dst" in {
1299
Marek Olsak5df00d62014-12-07 12:18:57 +00001300defm V_INTERP_P2_F32 : VINTRP_m <
Tom Stellardc70cf902015-05-25 16:15:50 +00001301 0x00000001,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001302 (outs VGPR_32:$dst),
Tom Stellard2a9d9472015-05-12 15:00:46 +00001303 (ins VGPR_32:$src0, VGPR_32:$j, i32imm:$attr_chan, i32imm:$attr),
1304 "v_interp_p2_f32 $dst, [$src0], $j, $attr_chan, $attr, [m0]",
1305 [(set f32:$dst, (AMDGPUinterp_p2 f32:$src0, i32:$j, (i32 imm:$attr_chan),
Tom Stellard50828162015-05-25 16:15:56 +00001306 (i32 imm:$attr)))]>;
1307
1308} // End DisableEncoding = "$src0", Constraints = "$src0 = $dst"
Tom Stellard75aadc22012-12-11 21:25:42 +00001309
Marek Olsak5df00d62014-12-07 12:18:57 +00001310defm V_INTERP_MOV_F32 : VINTRP_m <
Tom Stellardc70cf902015-05-25 16:15:50 +00001311 0x00000002,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001312 (outs VGPR_32:$dst),
Tom Stellard2a9d9472015-05-12 15:00:46 +00001313 (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr),
1314 "v_interp_mov_f32 $dst, $src0, $attr_chan, $attr, [m0]",
1315 [(set f32:$dst, (AMDGPUinterp_mov (i32 imm:$src0), (i32 imm:$attr_chan),
1316 (i32 imm:$attr)))]>;
1317
Matt Arsenault80f766a2015-09-10 01:23:28 +00001318} // End Uses = [M0, EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +00001319
Tom Stellard8d6d4492014-04-22 16:33:57 +00001320//===----------------------------------------------------------------------===//
1321// VOP2 Instructions
1322//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001323
Artem Tamazov13548772016-06-06 15:23:43 +00001324defm V_CNDMASK_B32 : VOP2eInst <vop2<0x0, 0x0>, "v_cndmask_b32",
1325 VOP2e_I32_I32_I32_I1
1326>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001327
1328let isCommutable = 1 in {
1329defm V_ADD_F32 : VOP2Inst <vop2<0x3, 0x1>, "v_add_f32",
1330 VOP_F32_F32_F32, fadd
1331>;
1332
1333defm V_SUB_F32 : VOP2Inst <vop2<0x4, 0x2>, "v_sub_f32", VOP_F32_F32_F32, fsub>;
1334defm V_SUBREV_F32 : VOP2Inst <vop2<0x5, 0x3>, "v_subrev_f32",
1335 VOP_F32_F32_F32, null_frag, "v_sub_f32"
1336>;
1337} // End isCommutable = 1
1338
1339let isCommutable = 1 in {
1340
1341defm V_MUL_LEGACY_F32 : VOP2Inst <vop2<0x7, 0x4>, "v_mul_legacy_f32",
Matt Arsenault32fc5272016-07-26 16:45:45 +00001342 VOP_F32_F32_F32, AMDGPUfmul_legacy
Marek Olsak5df00d62014-12-07 12:18:57 +00001343>;
1344
1345defm V_MUL_F32 : VOP2Inst <vop2<0x8, 0x5>, "v_mul_f32",
1346 VOP_F32_F32_F32, fmul
1347>;
1348
1349defm V_MUL_I32_I24 : VOP2Inst <vop2<0x9, 0x6>, "v_mul_i32_i24",
1350 VOP_I32_I32_I32, AMDGPUmul_i24
1351>;
Tom Stellard894b9882015-02-18 16:08:14 +00001352
1353defm V_MUL_HI_I32_I24 : VOP2Inst <vop2<0xa,0x7>, "v_mul_hi_i32_i24",
1354 VOP_I32_I32_I32
1355>;
1356
Marek Olsak5df00d62014-12-07 12:18:57 +00001357defm V_MUL_U32_U24 : VOP2Inst <vop2<0xb, 0x8>, "v_mul_u32_u24",
1358 VOP_I32_I32_I32, AMDGPUmul_u24
1359>;
Tom Stellard894b9882015-02-18 16:08:14 +00001360
1361defm V_MUL_HI_U32_U24 : VOP2Inst <vop2<0xc,0x9>, "v_mul_hi_u32_u24",
1362 VOP_I32_I32_I32
1363>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001364
1365defm V_MIN_F32 : VOP2Inst <vop2<0xf, 0xa>, "v_min_f32", VOP_F32_F32_F32,
1366 fminnum>;
1367defm V_MAX_F32 : VOP2Inst <vop2<0x10, 0xb>, "v_max_f32", VOP_F32_F32_F32,
1368 fmaxnum>;
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001369defm V_MIN_I32 : VOP2Inst <vop2<0x11, 0xc>, "v_min_i32", VOP_I32_I32_I32>;
1370defm V_MAX_I32 : VOP2Inst <vop2<0x12, 0xd>, "v_max_i32", VOP_I32_I32_I32>;
1371defm V_MIN_U32 : VOP2Inst <vop2<0x13, 0xe>, "v_min_u32", VOP_I32_I32_I32>;
1372defm V_MAX_U32 : VOP2Inst <vop2<0x14, 0xf>, "v_max_u32", VOP_I32_I32_I32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001373
Marek Olsak5df00d62014-12-07 12:18:57 +00001374defm V_LSHRREV_B32 : VOP2Inst <
1375 vop2<0x16, 0x10>, "v_lshrrev_b32", VOP_I32_I32_I32, null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001376 "v_lshr_b32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001377>;
1378
Marek Olsak5df00d62014-12-07 12:18:57 +00001379defm V_ASHRREV_I32 : VOP2Inst <
1380 vop2<0x18, 0x11>, "v_ashrrev_i32", VOP_I32_I32_I32, null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001381 "v_ashr_i32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001382>;
1383
Marek Olsak5df00d62014-12-07 12:18:57 +00001384defm V_LSHLREV_B32 : VOP2Inst <
1385 vop2<0x1a, 0x12>, "v_lshlrev_b32", VOP_I32_I32_I32, null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001386 "v_lshl_b32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001387>;
1388
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001389defm V_AND_B32 : VOP2Inst <vop2<0x1b, 0x13>, "v_and_b32", VOP_I32_I32_I32>;
1390defm V_OR_B32 : VOP2Inst <vop2<0x1c, 0x14>, "v_or_b32", VOP_I32_I32_I32>;
1391defm V_XOR_B32 : VOP2Inst <vop2<0x1d, 0x15>, "v_xor_b32", VOP_I32_I32_I32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001392
Tom Stellardcc4c8712016-02-16 18:14:56 +00001393let Constraints = "$vdst = $src2", DisableEncoding="$src2",
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001394 isConvertibleToThreeAddress = 1 in {
1395defm V_MAC_F32 : VOP2Inst <vop2<0x1f, 0x16>, "v_mac_f32", VOP_MAC>;
1396}
Marek Olsak5df00d62014-12-07 12:18:57 +00001397} // End isCommutable = 1
1398
Nikolay Haustov65607812016-03-11 09:27:25 +00001399defm V_MADMK_F32 : VOP2MADK <vop2<0x20, 0x17>, "v_madmk_f32", VOP_MADMK>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001400
1401let isCommutable = 1 in {
Nikolay Haustov65607812016-03-11 09:27:25 +00001402defm V_MADAK_F32 : VOP2MADK <vop2<0x21, 0x18>, "v_madak_f32", VOP_MADAK>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001403} // End isCommutable = 1
1404
Matt Arsenault86d336e2015-09-08 21:15:00 +00001405let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001406// No patterns so that the scalar instructions are always selected.
1407// The scalar versions will be replaced with vector when needed later.
1408
1409// V_ADD_I32, V_SUB_I32, and V_SUBREV_I32 where renamed to *_U32 in VI,
1410// but the VI instructions behave the same as the SI versions.
1411defm V_ADD_I32 : VOP2bInst <vop2<0x25, 0x19>, "v_add_i32",
Matt Arsenaulte4d0c142015-08-29 07:16:50 +00001412 VOP2b_I32_I1_I32_I32
Marek Olsak5df00d62014-12-07 12:18:57 +00001413>;
Matt Arsenaulte4d0c142015-08-29 07:16:50 +00001414defm V_SUB_I32 : VOP2bInst <vop2<0x26, 0x1a>, "v_sub_i32", VOP2b_I32_I1_I32_I32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001415
1416defm V_SUBREV_I32 : VOP2bInst <vop2<0x27, 0x1b>, "v_subrev_i32",
Matt Arsenaulte4d0c142015-08-29 07:16:50 +00001417 VOP2b_I32_I1_I32_I32, null_frag, "v_sub_i32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001418>;
1419
Marek Olsak5df00d62014-12-07 12:18:57 +00001420defm V_ADDC_U32 : VOP2bInst <vop2<0x28, 0x1c>, "v_addc_u32",
Matt Arsenault86d336e2015-09-08 21:15:00 +00001421 VOP2b_I32_I1_I32_I32_I1
Marek Olsak5df00d62014-12-07 12:18:57 +00001422>;
1423defm V_SUBB_U32 : VOP2bInst <vop2<0x29, 0x1d>, "v_subb_u32",
Matt Arsenault86d336e2015-09-08 21:15:00 +00001424 VOP2b_I32_I1_I32_I32_I1
Marek Olsak5df00d62014-12-07 12:18:57 +00001425>;
1426defm V_SUBBREV_U32 : VOP2bInst <vop2<0x2a, 0x1e>, "v_subbrev_u32",
Matt Arsenault86d336e2015-09-08 21:15:00 +00001427 VOP2b_I32_I1_I32_I32_I1, null_frag, "v_subb_u32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001428>;
1429
Matt Arsenault86d336e2015-09-08 21:15:00 +00001430} // End isCommutable = 1
Marek Olsak5df00d62014-12-07 12:18:57 +00001431
Matt Arsenault529cf252016-06-23 01:26:16 +00001432// These are special and do not read the exec mask.
1433let isConvergent = 1, Uses = []<Register> in {
Matt Arsenault42345422016-05-11 00:32:31 +00001434
Marek Olsak15e4a592015-01-15 18:42:55 +00001435defm V_READLANE_B32 : VOP2SI_3VI_m <
1436 vop3 <0x001, 0x289>,
1437 "v_readlane_b32",
Tom Stellardc149dc02013-11-27 21:23:35 +00001438 (outs SReg_32:$vdst),
Valery Pykhtine23b6de2016-04-07 13:41:51 +00001439 (ins VS_32:$src0, SCSrc_32:$src1),
Marek Olsak9b8f32e2015-02-18 22:12:45 +00001440 "v_readlane_b32 $vdst, $src0, $src1"
Tom Stellardc149dc02013-11-27 21:23:35 +00001441>;
1442
Marek Olsak15e4a592015-01-15 18:42:55 +00001443defm V_WRITELANE_B32 : VOP2SI_3VI_m <
1444 vop3 <0x002, 0x28a>,
1445 "v_writelane_b32",
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001446 (outs VGPR_32:$vdst),
Marek Olsak9b8f32e2015-02-18 22:12:45 +00001447 (ins SReg_32:$src0, SCSrc_32:$src1),
1448 "v_writelane_b32 $vdst, $src0, $src1"
Tom Stellardc149dc02013-11-27 21:23:35 +00001449>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001450
Matt Arsenault42345422016-05-11 00:32:31 +00001451} // End isConvergent = 1
1452
Marek Olsak15e4a592015-01-15 18:42:55 +00001453// These instructions only exist on SI and CI
1454let SubtargetPredicate = isSICI in {
1455
Tom Stellard85656ca2015-08-07 15:34:30 +00001456let isCommutable = 1 in {
1457defm V_MAC_LEGACY_F32 : VOP2InstSI <vop2<0x6>, "v_mac_legacy_f32",
1458 VOP_F32_F32_F32
1459>;
1460} // End isCommutable = 1
1461
Marek Olsak191507e2015-02-03 17:38:12 +00001462defm V_MIN_LEGACY_F32 : VOP2InstSI <vop2<0xd>, "v_min_legacy_f32",
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00001463 VOP_F32_F32_F32, AMDGPUfmin_legacy
Tom Stellard75aadc22012-12-11 21:25:42 +00001464>;
Marek Olsak191507e2015-02-03 17:38:12 +00001465defm V_MAX_LEGACY_F32 : VOP2InstSI <vop2<0xe>, "v_max_legacy_f32",
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00001466 VOP_F32_F32_F32, AMDGPUfmax_legacy
Tom Stellard75aadc22012-12-11 21:25:42 +00001467>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001468
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +00001469let isCommutable = 1 in {
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001470defm V_LSHR_B32 : VOP2InstSI <vop2<0x15>, "v_lshr_b32", VOP_I32_I32_I32>;
1471defm V_ASHR_I32 : VOP2InstSI <vop2<0x17>, "v_ashr_i32", VOP_I32_I32_I32>;
1472defm V_LSHL_B32 : VOP2InstSI <vop2<0x19>, "v_lshl_b32", VOP_I32_I32_I32>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001473} // End isCommutable = 1
Marek Olsakf0b130a2015-01-15 18:43:06 +00001474} // End let SubtargetPredicate = SICI
Christian Konig76edd4f2013-02-26 17:52:29 +00001475
Marek Olsak63a7b082015-03-24 13:40:21 +00001476defm V_BFM_B32 : VOP2_VI3_Inst <vop23<0x1e, 0x293>, "v_bfm_b32",
1477 VOP_I32_I32_I32
Marek Olsakf0b130a2015-01-15 18:43:06 +00001478>;
1479defm V_BCNT_U32_B32 : VOP2_VI3_Inst <vop23<0x22, 0x28b>, "v_bcnt_u32_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001480 VOP_I32_I32_I32
1481>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001482defm V_MBCNT_LO_U32_B32 : VOP2_VI3_Inst <vop23<0x23, 0x28c>, "v_mbcnt_lo_u32_b32",
Tom Stellard43f52df2015-12-15 17:02:52 +00001483 VOP_I32_I32_I32, int_amdgcn_mbcnt_lo
Tom Stellardb4a313a2014-08-01 00:32:39 +00001484>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001485defm V_MBCNT_HI_U32_B32 : VOP2_VI3_Inst <vop23<0x24, 0x28d>, "v_mbcnt_hi_u32_b32",
Tom Stellard43f52df2015-12-15 17:02:52 +00001486 VOP_I32_I32_I32, int_amdgcn_mbcnt_hi
Marek Olsakf0b130a2015-01-15 18:43:06 +00001487>;
1488defm V_LDEXP_F32 : VOP2_VI3_Inst <vop23<0x2b, 0x288>, "v_ldexp_f32",
Matt Arsenault2e7cc482014-08-15 17:30:25 +00001489 VOP_F32_F32_I32, AMDGPUldexp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001490>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001491
Marek Olsak11057ee2015-02-03 17:38:01 +00001492defm V_CVT_PKACCUM_U8_F32 : VOP2_VI3_Inst <vop23<0x2c, 0x1f0>, "v_cvt_pkaccum_u8_f32",
1493 VOP_I32_F32_I32>; // TODO: set "Uses = dst"
1494
1495defm V_CVT_PKNORM_I16_F32 : VOP2_VI3_Inst <vop23<0x2d, 0x294>, "v_cvt_pknorm_i16_f32",
1496 VOP_I32_F32_F32
Tom Stellard75aadc22012-12-11 21:25:42 +00001497>;
Marek Olsak11057ee2015-02-03 17:38:01 +00001498defm V_CVT_PKNORM_U16_F32 : VOP2_VI3_Inst <vop23<0x2e, 0x295>, "v_cvt_pknorm_u16_f32",
1499 VOP_I32_F32_F32
1500>;
1501defm V_CVT_PKRTZ_F16_F32 : VOP2_VI3_Inst <vop23<0x2f, 0x296>, "v_cvt_pkrtz_f16_f32",
1502 VOP_I32_F32_F32, int_SI_packf16
1503>;
1504defm V_CVT_PK_U16_U32 : VOP2_VI3_Inst <vop23<0x30, 0x297>, "v_cvt_pk_u16_u32",
1505 VOP_I32_I32_I32
1506>;
1507defm V_CVT_PK_I16_I32 : VOP2_VI3_Inst <vop23<0x31, 0x298>, "v_cvt_pk_i16_i32",
1508 VOP_I32_I32_I32
1509>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001510
1511//===----------------------------------------------------------------------===//
1512// VOP3 Instructions
1513//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001514
Matt Arsenault95e48662014-11-13 19:26:47 +00001515let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001516defm V_MAD_LEGACY_F32 : VOP3Inst <vop3<0x140, 0x1c0>, "v_mad_legacy_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001517 VOP_F32_F32_F32_F32
Matt Arsenaultf37abc72014-05-22 17:45:20 +00001518>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001519
Marek Olsak5df00d62014-12-07 12:18:57 +00001520defm V_MAD_F32 : VOP3Inst <vop3<0x141, 0x1c1>, "v_mad_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001521 VOP_F32_F32_F32_F32, fmad
Tom Stellard52639482013-07-23 01:48:49 +00001522>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001523
Marek Olsak5df00d62014-12-07 12:18:57 +00001524defm V_MAD_I32_I24 : VOP3Inst <vop3<0x142, 0x1c2>, "v_mad_i32_i24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001525 VOP_I32_I32_I32_I32, AMDGPUmad_i24
1526>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001527defm V_MAD_U32_U24 : VOP3Inst <vop3<0x143, 0x1c3>, "v_mad_u32_u24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001528 VOP_I32_I32_I32_I32, AMDGPUmad_u24
Tom Stellard52639482013-07-23 01:48:49 +00001529>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001530} // End isCommutable = 1
Tom Stellard75aadc22012-12-11 21:25:42 +00001531
Marek Olsak5df00d62014-12-07 12:18:57 +00001532defm V_CUBEID_F32 : VOP3Inst <vop3<0x144, 0x1c4>, "v_cubeid_f32",
Matt Arsenault051d6f92016-01-26 04:29:56 +00001533 VOP_F32_F32_F32_F32, int_amdgcn_cubeid
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001534>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001535defm V_CUBESC_F32 : VOP3Inst <vop3<0x145, 0x1c5>, "v_cubesc_f32",
Matt Arsenault051d6f92016-01-26 04:29:56 +00001536 VOP_F32_F32_F32_F32, int_amdgcn_cubesc
Tom Stellardb4a313a2014-08-01 00:32:39 +00001537>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001538defm V_CUBETC_F32 : VOP3Inst <vop3<0x146, 0x1c6>, "v_cubetc_f32",
Matt Arsenault051d6f92016-01-26 04:29:56 +00001539 VOP_F32_F32_F32_F32, int_amdgcn_cubetc
Tom Stellardb4a313a2014-08-01 00:32:39 +00001540>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001541defm V_CUBEMA_F32 : VOP3Inst <vop3<0x147, 0x1c7>, "v_cubema_f32",
Matt Arsenault051d6f92016-01-26 04:29:56 +00001542 VOP_F32_F32_F32_F32, int_amdgcn_cubema
Tom Stellardb4a313a2014-08-01 00:32:39 +00001543>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001544
Marek Olsak5df00d62014-12-07 12:18:57 +00001545defm V_BFE_U32 : VOP3Inst <vop3<0x148, 0x1c8>, "v_bfe_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001546 VOP_I32_I32_I32_I32, AMDGPUbfe_u32
1547>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001548defm V_BFE_I32 : VOP3Inst <vop3<0x149, 0x1c9>, "v_bfe_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001549 VOP_I32_I32_I32_I32, AMDGPUbfe_i32
1550>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001551
1552defm V_BFI_B32 : VOP3Inst <vop3<0x14a, 0x1ca>, "v_bfi_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001553 VOP_I32_I32_I32_I32, AMDGPUbfi
1554>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001555
1556let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001557defm V_FMA_F32 : VOP3Inst <vop3<0x14b, 0x1cb>, "v_fma_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001558 VOP_F32_F32_F32_F32, fma
1559>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001560defm V_FMA_F64 : VOP3Inst <vop3<0x14c, 0x1cc>, "v_fma_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001561 VOP_F64_F64_F64_F64, fma
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001562>;
Wei Ding5b2636a2016-07-12 18:02:14 +00001563
1564defm V_LERP_U8 : VOP3Inst <vop3<0x14d, 0x1cd>, "v_lerp_u8",
1565 VOP_I32_I32_I32_I32, int_amdgcn_lerp
1566>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001567} // End isCommutable = 1
1568
Tom Stellard326d6ec2014-11-05 14:50:53 +00001569//def V_LERP_U8 : VOP3_U8 <0x0000014d, "v_lerp_u8", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001570defm V_ALIGNBIT_B32 : VOP3Inst <vop3<0x14e, 0x1ce>, "v_alignbit_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001571 VOP_I32_I32_I32_I32
1572>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001573defm V_ALIGNBYTE_B32 : VOP3Inst <vop3<0x14f, 0x1cf>, "v_alignbyte_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001574 VOP_I32_I32_I32_I32
1575>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001576
Marek Olsak794ff832015-01-27 17:25:15 +00001577defm V_MIN3_F32 : VOP3Inst <vop3<0x151, 0x1d0>, "v_min3_f32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001578 VOP_F32_F32_F32_F32, AMDGPUfmin3>;
1579
Marek Olsak794ff832015-01-27 17:25:15 +00001580defm V_MIN3_I32 : VOP3Inst <vop3<0x152, 0x1d1>, "v_min3_i32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001581 VOP_I32_I32_I32_I32, AMDGPUsmin3
1582>;
Marek Olsak794ff832015-01-27 17:25:15 +00001583defm V_MIN3_U32 : VOP3Inst <vop3<0x153, 0x1d2>, "v_min3_u32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001584 VOP_I32_I32_I32_I32, AMDGPUumin3
1585>;
Marek Olsak794ff832015-01-27 17:25:15 +00001586defm V_MAX3_F32 : VOP3Inst <vop3<0x154, 0x1d3>, "v_max3_f32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001587 VOP_F32_F32_F32_F32, AMDGPUfmax3
1588>;
Marek Olsak794ff832015-01-27 17:25:15 +00001589defm V_MAX3_I32 : VOP3Inst <vop3<0x155, 0x1d4>, "v_max3_i32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001590 VOP_I32_I32_I32_I32, AMDGPUsmax3
1591>;
Marek Olsak794ff832015-01-27 17:25:15 +00001592defm V_MAX3_U32 : VOP3Inst <vop3<0x156, 0x1d5>, "v_max3_u32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001593 VOP_I32_I32_I32_I32, AMDGPUumax3
1594>;
Marek Olsak794ff832015-01-27 17:25:15 +00001595defm V_MED3_F32 : VOP3Inst <vop3<0x157, 0x1d6>, "v_med3_f32",
Matt Arsenaultf639c322016-01-28 20:53:42 +00001596 VOP_F32_F32_F32_F32, AMDGPUfmed3
Marek Olsak794ff832015-01-27 17:25:15 +00001597>;
1598defm V_MED3_I32 : VOP3Inst <vop3<0x158, 0x1d7>, "v_med3_i32",
Matt Arsenaultf639c322016-01-28 20:53:42 +00001599 VOP_I32_I32_I32_I32, AMDGPUsmed3
Marek Olsak794ff832015-01-27 17:25:15 +00001600>;
1601defm V_MED3_U32 : VOP3Inst <vop3<0x159, 0x1d8>, "v_med3_u32",
Matt Arsenaultf639c322016-01-28 20:53:42 +00001602 VOP_I32_I32_I32_I32, AMDGPUumed3
Marek Olsak794ff832015-01-27 17:25:15 +00001603>;
1604
Tom Stellard326d6ec2014-11-05 14:50:53 +00001605//def V_SAD_U8 : VOP3_U8 <0x0000015a, "v_sad_u8", []>;
1606//def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "v_sad_hi_u8", []>;
1607//def V_SAD_U16 : VOP3_U16 <0x0000015c, "v_sad_u16", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001608defm V_SAD_U32 : VOP3Inst <vop3<0x15d, 0x1dc>, "v_sad_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001609 VOP_I32_I32_I32_I32
1610>;
Matt Arsenault382d9452016-01-26 04:49:22 +00001611//def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "v_cvt_pk_u8_f32", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001612defm V_DIV_FIXUP_F32 : VOP3Inst <
Marek Olsak5df00d62014-12-07 12:18:57 +00001613 vop3<0x15f, 0x1de>, "v_div_fixup_f32", VOP_F32_F32_F32_F32, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001614>;
Tom Stellardae38f302015-01-14 01:13:19 +00001615
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001616let SchedRW = [WriteDoubleAdd] in {
Tom Stellardae38f302015-01-14 01:13:19 +00001617
Tom Stellardb4a313a2014-08-01 00:32:39 +00001618defm V_DIV_FIXUP_F64 : VOP3Inst <
Marek Olsak5df00d62014-12-07 12:18:57 +00001619 vop3<0x160, 0x1df>, "v_div_fixup_f64", VOP_F64_F64_F64_F64, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001620>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001621
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001622} // End SchedRW = [WriteDouble]
Tom Stellardae38f302015-01-14 01:13:19 +00001623
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001624let SchedRW = [WriteDoubleAdd] in {
Tom Stellard7512c082013-07-12 18:14:56 +00001625let isCommutable = 1 in {
1626
Marek Olsak5df00d62014-12-07 12:18:57 +00001627defm V_ADD_F64 : VOP3Inst <vop3<0x164, 0x280>, "v_add_f64",
Tom Stellarda90b9522016-02-11 03:28:15 +00001628 VOP_F64_F64_F64, fadd, 1
Tom Stellardb4a313a2014-08-01 00:32:39 +00001629>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001630defm V_MUL_F64 : VOP3Inst <vop3<0x165, 0x281>, "v_mul_f64",
Tom Stellarda90b9522016-02-11 03:28:15 +00001631 VOP_F64_F64_F64, fmul, 1
Tom Stellardb4a313a2014-08-01 00:32:39 +00001632>;
Matt Arsenault7c936902014-10-21 23:01:01 +00001633
Marek Olsak5df00d62014-12-07 12:18:57 +00001634defm V_MIN_F64 : VOP3Inst <vop3<0x166, 0x282>, "v_min_f64",
Tom Stellarda90b9522016-02-11 03:28:15 +00001635 VOP_F64_F64_F64, fminnum, 1
Tom Stellardb4a313a2014-08-01 00:32:39 +00001636>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001637defm V_MAX_F64 : VOP3Inst <vop3<0x167, 0x283>, "v_max_f64",
Tom Stellarda90b9522016-02-11 03:28:15 +00001638 VOP_F64_F64_F64, fmaxnum, 1
Tom Stellardb4a313a2014-08-01 00:32:39 +00001639>;
Tom Stellard7512c082013-07-12 18:14:56 +00001640
Matt Arsenault382d9452016-01-26 04:49:22 +00001641} // End isCommutable = 1
Tom Stellard7512c082013-07-12 18:14:56 +00001642
Marek Olsak5df00d62014-12-07 12:18:57 +00001643defm V_LDEXP_F64 : VOP3Inst <vop3<0x168, 0x284>, "v_ldexp_f64",
Tom Stellarda90b9522016-02-11 03:28:15 +00001644 VOP_F64_F64_I32, AMDGPUldexp, 1
Tom Stellardb4a313a2014-08-01 00:32:39 +00001645>;
Christian Konig70a50322013-03-27 09:12:51 +00001646
Matt Arsenault382d9452016-01-26 04:49:22 +00001647} // End let SchedRW = [WriteDoubleAdd]
Tom Stellardae38f302015-01-14 01:13:19 +00001648
1649let isCommutable = 1, SchedRW = [WriteQuarterRate32] in {
Christian Konig70a50322013-03-27 09:12:51 +00001650
Marek Olsak5df00d62014-12-07 12:18:57 +00001651defm V_MUL_LO_U32 : VOP3Inst <vop3<0x169, 0x285>, "v_mul_lo_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001652 VOP_I32_I32_I32
1653>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001654defm V_MUL_HI_U32 : VOP3Inst <vop3<0x16a, 0x286>, "v_mul_hi_u32",
Matt Arsenault8d903022016-01-22 18:42:49 +00001655 VOP_I32_I32_I32, mulhu
Tom Stellardb4a313a2014-08-01 00:32:39 +00001656>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001657
Tom Stellarde1818af2016-02-18 03:42:32 +00001658let DisableVIDecoder=1 in { // removed from VI as identical to V_MUL_LO_U32
Marek Olsak5df00d62014-12-07 12:18:57 +00001659defm V_MUL_LO_I32 : VOP3Inst <vop3<0x16b, 0x285>, "v_mul_lo_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001660 VOP_I32_I32_I32
1661>;
Tom Stellarde1818af2016-02-18 03:42:32 +00001662}
1663
Marek Olsak5df00d62014-12-07 12:18:57 +00001664defm V_MUL_HI_I32 : VOP3Inst <vop3<0x16c, 0x287>, "v_mul_hi_i32",
Matt Arsenault8d903022016-01-22 18:42:49 +00001665 VOP_I32_I32_I32, mulhs
Tom Stellardb4a313a2014-08-01 00:32:39 +00001666>;
Christian Konig70a50322013-03-27 09:12:51 +00001667
Matt Arsenault382d9452016-01-26 04:49:22 +00001668} // End isCommutable = 1, SchedRW = [WriteQuarterRate32]
Christian Konig70a50322013-03-27 09:12:51 +00001669
Matt Arsenault6e26b8d2015-02-14 04:03:18 +00001670let SchedRW = [WriteFloatFMA, WriteSALU] in {
Matt Arsenaulte98a0742015-09-26 02:25:48 +00001671defm V_DIV_SCALE_F32 : VOP3bInst <vop3<0x16d, 0x1e0>, "v_div_scale_f32",
Tom Stellarde9934512016-02-11 18:25:26 +00001672 VOP3b_F32_I1_F32_F32_F32, [], 1
Matt Arsenaulte98a0742015-09-26 02:25:48 +00001673>;
Matt Arsenault6e26b8d2015-02-14 04:03:18 +00001674}
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001675
Matt Arsenault6e26b8d2015-02-14 04:03:18 +00001676let SchedRW = [WriteDouble, WriteSALU] in {
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001677// Double precision division pre-scale.
Matt Arsenaulte98a0742015-09-26 02:25:48 +00001678defm V_DIV_SCALE_F64 : VOP3bInst <vop3<0x16e, 0x1e1>, "v_div_scale_f64",
Tom Stellarde9934512016-02-11 18:25:26 +00001679 VOP3b_F64_I1_F64_F64_F64, [], 1
Matt Arsenaulte98a0742015-09-26 02:25:48 +00001680>;
Matt Arsenault382d9452016-01-26 04:49:22 +00001681} // End SchedRW = [WriteDouble]
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001682
Matt Arsenault80f766a2015-09-10 01:23:28 +00001683let isCommutable = 1, Uses = [VCC, EXEC] in {
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001684
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001685let SchedRW = [WriteFloatFMA] in {
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001686// v_div_fmas_f32:
1687// result = src0 * src1 + src2
1688// if (vcc)
1689// result *= 2^32
1690//
1691defm V_DIV_FMAS_F32 : VOP3_VCC_Inst <vop3<0x16f, 0x1e2>, "v_div_fmas_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001692 VOP_F32_F32_F32_F32, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001693>;
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001694}
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001695
Tom Stellardae38f302015-01-14 01:13:19 +00001696let SchedRW = [WriteDouble] in {
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001697// v_div_fmas_f64:
1698// result = src0 * src1 + src2
1699// if (vcc)
1700// result *= 2^64
1701//
1702defm V_DIV_FMAS_F64 : VOP3_VCC_Inst <vop3<0x170, 0x1e3>, "v_div_fmas_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001703 VOP_F64_F64_F64_F64, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001704>;
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001705
Tom Stellardae38f302015-01-14 01:13:19 +00001706} // End SchedRW = [WriteDouble]
Matt Arsenault80f766a2015-09-10 01:23:28 +00001707} // End isCommutable = 1, Uses = [VCC, EXEC]
Matt Arsenault95e48662014-11-13 19:26:47 +00001708
Tom Stellard326d6ec2014-11-05 14:50:53 +00001709//def V_MSAD_U8 : VOP3_U8 <0x00000171, "v_msad_u8", []>;
1710//def V_QSAD_U8 : VOP3_U8 <0x00000172, "v_qsad_u8", []>;
1711//def V_MQSAD_U8 : VOP3_U8 <0x00000173, "v_mqsad_u8", []>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001712
Tom Stellardae38f302015-01-14 01:13:19 +00001713let SchedRW = [WriteDouble] in {
Tom Stellardb4a313a2014-08-01 00:32:39 +00001714defm V_TRIG_PREOP_F64 : VOP3Inst <
Marek Olsak5df00d62014-12-07 12:18:57 +00001715 vop3<0x174, 0x292>, "v_trig_preop_f64", VOP_F64_F64_I32, AMDGPUtrig_preop
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001716>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001717
Matt Arsenault382d9452016-01-26 04:49:22 +00001718} // End SchedRW = [WriteDouble]
Tom Stellardae38f302015-01-14 01:13:19 +00001719
Marek Olsakeae20ab2015-01-15 18:42:40 +00001720// These instructions only exist on SI and CI
1721let SubtargetPredicate = isSICI in {
1722
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001723defm V_LSHL_B64 : VOP3Inst <vop3<0x161>, "v_lshl_b64", VOP_I64_I64_I32>;
1724defm V_LSHR_B64 : VOP3Inst <vop3<0x162>, "v_lshr_b64", VOP_I64_I64_I32>;
1725defm V_ASHR_I64 : VOP3Inst <vop3<0x163>, "v_ashr_i64", VOP_I64_I64_I32>;
Marek Olsakeae20ab2015-01-15 18:42:40 +00001726
1727defm V_MULLIT_F32 : VOP3Inst <vop3<0x150>, "v_mullit_f32",
1728 VOP_F32_F32_F32_F32>;
1729
1730} // End SubtargetPredicate = isSICI
1731
Tom Stellarde1818af2016-02-18 03:42:32 +00001732let SubtargetPredicate = isVI, DisableSIDecoder = 1 in {
Marek Olsak707a6d02015-02-03 21:53:01 +00001733
1734defm V_LSHLREV_B64 : VOP3Inst <vop3<0, 0x28f>, "v_lshlrev_b64",
1735 VOP_I64_I32_I64
1736>;
1737defm V_LSHRREV_B64 : VOP3Inst <vop3<0, 0x290>, "v_lshrrev_b64",
1738 VOP_I64_I32_I64
1739>;
1740defm V_ASHRREV_I64 : VOP3Inst <vop3<0, 0x291>, "v_ashrrev_i64",
1741 VOP_I64_I32_I64
1742>;
1743
1744} // End SubtargetPredicate = isVI
1745
Tom Stellard8d6d4492014-04-22 16:33:57 +00001746//===----------------------------------------------------------------------===//
1747// Pseudo Instructions
1748//===----------------------------------------------------------------------===//
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001749
1750let hasSideEffects = 0, mayLoad = 0, mayStore = 0, Uses = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +00001751
Marek Olsak7d777282015-03-24 13:40:15 +00001752// For use in patterns
Tom Stellardcc4c8712016-02-16 18:14:56 +00001753def V_CNDMASK_B64_PSEUDO : VOP3Common <(outs VReg_64:$vdst),
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001754 (ins VSrc_64:$src0, VSrc_64:$src1, SSrc_64:$src2), "", []> {
1755 let isPseudo = 1;
1756 let isCodeGenOnly = 1;
Tom Stellard60024a02014-09-24 01:33:24 +00001757}
1758
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001759// 64-bit vector move instruction. This is mainly used by the SIFoldOperands
1760// pass to enable folding of inline immediates.
1761def V_MOV_B64_PSEUDO : PseudoInstSI <(outs VReg_64:$vdst), (ins VSrc_64:$src0)> {
1762 let VALU = 1;
1763}
1764} // End let hasSideEffects = 0, mayLoad = 0, mayStore = 0, Uses = [EXEC]
1765
Changpeng Fang01f60622016-03-15 17:28:44 +00001766let usesCustomInserter = 1, SALU = 1 in {
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001767def GET_GROUPSTATICSIZE : PseudoInstSI <(outs SReg_32:$sdst), (ins),
Changpeng Fang01f60622016-03-15 17:28:44 +00001768 [(set SReg_32:$sdst, (int_amdgcn_groupstaticsize))]>;
1769} // End let usesCustomInserter = 1, SALU = 1
1770
Matt Arsenault8fb37382013-10-11 21:03:36 +00001771// SI pseudo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +00001772// and should be lowered to ISA instructions prior to codegen.
1773
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001774let hasSideEffects = 1 in {
Matt Arsenault9babdf42016-06-22 20:15:28 +00001775
1776// Dummy terminator instruction to use after control flow instructions
1777// replaced with exec mask operations.
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001778def SI_MASK_BRANCH : PseudoInstSI <
Matt Arsenaulta74374a2016-07-08 00:55:44 +00001779 (outs), (ins brtarget:$target, SReg_64:$dst)> {
Matt Arsenault9babdf42016-06-22 20:15:28 +00001780 let isBranch = 1;
1781 let isTerminator = 1;
1782 let isBarrier = 1;
1783 let SALU = 1;
1784}
1785
Matt Arsenault840593e2016-07-12 00:08:14 +00001786let Uses = [EXEC], Defs = [EXEC, SCC] in {
Tom Stellardf8794352012-12-19 22:10:31 +00001787
1788let isBranch = 1, isTerminator = 1 in {
1789
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001790def SI_IF: PseudoInstSI <
1791 (outs SReg_64:$dst), (ins SReg_64:$vcc, brtarget:$target),
1792 [(set i64:$dst, (int_amdgcn_if i1:$vcc, bb:$target))]> {
1793 let Constraints = "";
1794}
Tom Stellard75aadc22012-12-11 21:25:42 +00001795
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001796def SI_ELSE : PseudoInstSI <
Nicolai Haehnle3b572002016-07-28 11:39:24 +00001797 (outs SReg_64:$dst), (ins SReg_64:$src, brtarget:$target, i1imm:$execfix)> {
Tom Stellardf8794352012-12-19 22:10:31 +00001798 let Constraints = "$src = $dst";
1799}
1800
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001801def SI_LOOP : PseudoInstSI <
1802 (outs), (ins SReg_64:$saved, brtarget:$target),
Matt Arsenault7898b902016-01-22 18:42:55 +00001803 [(int_amdgcn_loop i64:$saved, bb:$target)]
Tom Stellard75aadc22012-12-11 21:25:42 +00001804>;
Tom Stellardf8794352012-12-19 22:10:31 +00001805
Matt Arsenault382d9452016-01-26 04:49:22 +00001806} // End isBranch = 1, isTerminator = 1
Tom Stellardf8794352012-12-19 22:10:31 +00001807
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001808
1809def SI_BREAK : PseudoInstSI <
1810 (outs SReg_64:$dst), (ins SReg_64:$src),
Matt Arsenault48d70cb2016-07-09 17:18:39 +00001811 [(set i64:$dst, (int_amdgcn_break i64:$src))]
1812>;
1813
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001814def SI_IF_BREAK : PseudoInstSI <
1815 (outs SReg_64:$dst), (ins SReg_64:$vcc, SReg_64:$src),
Matt Arsenault7898b902016-01-22 18:42:55 +00001816 [(set i64:$dst, (int_amdgcn_if_break i1:$vcc, i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001817>;
1818
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001819def SI_ELSE_BREAK : PseudoInstSI <
1820 (outs SReg_64:$dst), (ins SReg_64:$src0, SReg_64:$src1),
Matt Arsenault7898b902016-01-22 18:42:55 +00001821 [(set i64:$dst, (int_amdgcn_else_break i64:$src0, i64:$src1))]
Tom Stellardf8794352012-12-19 22:10:31 +00001822>;
1823
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001824def SI_END_CF : PseudoInstSI <
1825 (outs), (ins SReg_64:$saved),
Matt Arsenault7898b902016-01-22 18:42:55 +00001826 [(int_amdgcn_end_cf i64:$saved)]
Tom Stellardf8794352012-12-19 22:10:31 +00001827>;
1828
Matt Arsenault840593e2016-07-12 00:08:14 +00001829} // End Uses = [EXEC], Defs = [EXEC, SCC]
Tom Stellardaa798342015-05-01 03:44:09 +00001830
1831let Uses = [EXEC], Defs = [EXEC,VCC] in {
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001832def SI_KILL : PseudoInstSI <
1833 (outs), (ins VSrc_32:$src),
Matt Arsenault03006fd2016-07-19 16:27:56 +00001834 [(AMDGPUkill i32:$src)]> {
Matt Arsenault786724a2016-07-12 21:41:32 +00001835 let isConvergent = 1;
1836 let usesCustomInserter = 1;
1837}
1838
1839def SI_KILL_TERMINATOR : PseudoInstSI <
1840 (outs), (ins VSrc_32:$src)> {
1841 let isTerminator = 1;
1842}
1843
Tom Stellardaa798342015-05-01 03:44:09 +00001844} // End Uses = [EXEC], Defs = [EXEC,VCC]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001845
Matt Arsenault382d9452016-01-26 04:49:22 +00001846} // End mayLoad = 1, mayStore = 1, hasSideEffects = 1
Tom Stellardf8794352012-12-19 22:10:31 +00001847
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001848def SI_PS_LIVE : PseudoInstSI <
1849 (outs SReg_64:$dst), (ins),
Matt Arsenault9babdf42016-06-22 20:15:28 +00001850 [(set i1:$dst, (int_amdgcn_ps_live))]> {
1851 let SALU = 1;
1852}
Nicolai Haehnleb0c97482016-04-22 04:04:08 +00001853
Matt Arsenault4ac341c2016-04-14 21:58:15 +00001854// Used as an isel pseudo to directly emit initialization with an
1855// s_mov_b32 rather than a copy of another initialized
1856// register. MachineCSE skips copies, and we don't want to have to
1857// fold operands before it runs.
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001858def SI_INIT_M0 : PseudoInstSI <(outs), (ins SSrc_32:$src)> {
Matt Arsenault4ac341c2016-04-14 21:58:15 +00001859 let Defs = [M0];
1860 let usesCustomInserter = 1;
Matt Arsenault4ac341c2016-04-14 21:58:15 +00001861 let isAsCheapAsAMove = 1;
1862 let SALU = 1;
1863 let isReMaterializable = 1;
1864}
1865
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001866def SI_RETURN : PseudoInstSI <
1867 (outs), (ins variable_ops), [(AMDGPUreturn)]> {
Matt Arsenault9babdf42016-06-22 20:15:28 +00001868 let isTerminator = 1;
1869 let isBarrier = 1;
1870 let isReturn = 1;
Matt Arsenault9babdf42016-06-22 20:15:28 +00001871 let hasSideEffects = 1;
1872 let SALU = 1;
1873 let hasNoSchedulingInfo = 1;
1874}
1875
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001876let Uses = [EXEC], Defs = [M0, EXEC],
Matt Arsenault3cb4dde2016-06-22 23:40:57 +00001877 UseNamedOperandTable = 1 in {
Christian Konig2989ffc2013-03-18 11:34:16 +00001878
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001879class SI_INDIRECT_SRC<RegisterClass rc> : PseudoInstSI <
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001880 (outs VGPR_32:$vdst),
1881 (ins rc:$src, VS_32:$idx, i32imm:$offset)> {
1882 let usesCustomInserter = 1;
1883}
Christian Konig2989ffc2013-03-18 11:34:16 +00001884
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001885class SI_INDIRECT_DST<RegisterClass rc> : PseudoInstSI <
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001886 (outs rc:$vdst),
1887 (ins rc:$src, VS_32:$idx, i32imm:$offset, VGPR_32:$val)> {
Matt Arsenault3cb4dde2016-06-22 23:40:57 +00001888 let Constraints = "$src = $vdst";
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001889 let usesCustomInserter = 1;
Christian Konig2989ffc2013-03-18 11:34:16 +00001890}
1891
Matt Arsenault28419272015-10-07 00:42:51 +00001892// TODO: We can support indirect SGPR access.
1893def SI_INDIRECT_SRC_V1 : SI_INDIRECT_SRC<VGPR_32>;
1894def SI_INDIRECT_SRC_V2 : SI_INDIRECT_SRC<VReg_64>;
1895def SI_INDIRECT_SRC_V4 : SI_INDIRECT_SRC<VReg_128>;
1896def SI_INDIRECT_SRC_V8 : SI_INDIRECT_SRC<VReg_256>;
1897def SI_INDIRECT_SRC_V16 : SI_INDIRECT_SRC<VReg_512>;
1898
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001899def SI_INDIRECT_DST_V1 : SI_INDIRECT_DST<VGPR_32>;
Christian Konig2989ffc2013-03-18 11:34:16 +00001900def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>;
1901def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>;
1902def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>;
1903def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>;
1904
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001905} // End Uses = [EXEC], Defs = [M0, EXEC]
Christian Konig2989ffc2013-03-18 11:34:16 +00001906
Tom Stellardeba61072014-05-02 15:41:42 +00001907multiclass SI_SPILL_SGPR <RegisterClass sgpr_class> {
Matt Arsenault80f766a2015-09-10 01:23:28 +00001908 let UseNamedOperandTable = 1, Uses = [EXEC] in {
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001909 def _SAVE : PseudoInstSI <
Tom Stellard42fb60e2015-01-14 15:42:31 +00001910 (outs),
Matt Arsenault9babdf42016-06-22 20:15:28 +00001911 (ins sgpr_class:$src, i32imm:$frame_idx)> {
Matt Arsenault9a32cd32015-08-29 06:48:57 +00001912 let mayStore = 1;
1913 let mayLoad = 0;
1914 }
Tom Stellardeba61072014-05-02 15:41:42 +00001915
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001916 def _RESTORE : PseudoInstSI <
Tom Stellard42fb60e2015-01-14 15:42:31 +00001917 (outs sgpr_class:$dst),
Matt Arsenault9babdf42016-06-22 20:15:28 +00001918 (ins i32imm:$frame_idx)> {
Matt Arsenault9a32cd32015-08-29 06:48:57 +00001919 let mayStore = 0;
1920 let mayLoad = 1;
1921 }
Tom Stellard42fb60e2015-01-14 15:42:31 +00001922 } // End UseNamedOperandTable = 1
Tom Stellardeba61072014-05-02 15:41:42 +00001923}
1924
Tom Stellardc2743492015-05-12 15:00:53 +00001925// It's unclear whether you can use M0 as the output of v_readlane_b32
Artem Tamazov38e496b2016-04-29 17:04:50 +00001926// instructions, so use SReg_32_XM0 register class for spills to prevent
Tom Stellardc2743492015-05-12 15:00:53 +00001927// this from happening.
Artem Tamazov38e496b2016-04-29 17:04:50 +00001928defm SI_SPILL_S32 : SI_SPILL_SGPR <SReg_32_XM0>;
Tom Stellardeba61072014-05-02 15:41:42 +00001929defm SI_SPILL_S64 : SI_SPILL_SGPR <SReg_64>;
1930defm SI_SPILL_S128 : SI_SPILL_SGPR <SReg_128>;
1931defm SI_SPILL_S256 : SI_SPILL_SGPR <SReg_256>;
1932defm SI_SPILL_S512 : SI_SPILL_SGPR <SReg_512>;
1933
Tom Stellard96468902014-09-24 01:33:17 +00001934multiclass SI_SPILL_VGPR <RegisterClass vgpr_class> {
Matt Arsenault80f766a2015-09-10 01:23:28 +00001935 let UseNamedOperandTable = 1, VGPRSpill = 1, Uses = [EXEC] in {
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001936 def _SAVE : PseudoInstSI <
Tom Stellard42fb60e2015-01-14 15:42:31 +00001937 (outs),
Tom Stellard95292bb2015-01-20 17:49:47 +00001938 (ins vgpr_class:$src, i32imm:$frame_idx, SReg_128:$scratch_rsrc,
Matt Arsenault9babdf42016-06-22 20:15:28 +00001939 SReg_32:$scratch_offset, i32imm:$offset)> {
Matt Arsenault9a32cd32015-08-29 06:48:57 +00001940 let mayStore = 1;
1941 let mayLoad = 0;
1942 }
Tom Stellard96468902014-09-24 01:33:17 +00001943
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001944 def _RESTORE : PseudoInstSI <
Tom Stellard42fb60e2015-01-14 15:42:31 +00001945 (outs vgpr_class:$dst),
Tom Stellard649b5db2016-03-04 18:31:18 +00001946 (ins i32imm:$frame_idx, SReg_128:$scratch_rsrc, SReg_32:$scratch_offset,
Matt Arsenault9babdf42016-06-22 20:15:28 +00001947 i32imm:$offset)> {
Matt Arsenault9a32cd32015-08-29 06:48:57 +00001948 let mayStore = 0;
1949 let mayLoad = 1;
1950 }
Tom Stellarda77c3f72015-05-12 18:59:17 +00001951 } // End UseNamedOperandTable = 1, VGPRSpill = 1
Tom Stellard96468902014-09-24 01:33:17 +00001952}
1953
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001954defm SI_SPILL_V32 : SI_SPILL_VGPR <VGPR_32>;
Tom Stellard96468902014-09-24 01:33:17 +00001955defm SI_SPILL_V64 : SI_SPILL_VGPR <VReg_64>;
1956defm SI_SPILL_V96 : SI_SPILL_VGPR <VReg_96>;
1957defm SI_SPILL_V128 : SI_SPILL_VGPR <VReg_128>;
1958defm SI_SPILL_V256 : SI_SPILL_VGPR <VReg_256>;
1959defm SI_SPILL_V512 : SI_SPILL_VGPR <VReg_512>;
1960
Tom Stellard067c8152014-07-21 14:01:14 +00001961let Defs = [SCC] in {
1962
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001963def SI_PC_ADD_REL_OFFSET : PseudoInstSI <
Tom Stellard067c8152014-07-21 14:01:14 +00001964 (outs SReg_64:$dst),
Tom Stellardbf3e6e52016-06-14 20:29:59 +00001965 (ins si_ga:$ptr),
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001966 [(set SReg_64:$dst, (i64 (SIpc_add_rel_offset (tglobaladdr:$ptr))))]> {
Matt Arsenaultd092a062015-10-02 18:58:37 +00001967 let SALU = 1;
1968}
Tom Stellard067c8152014-07-21 14:01:14 +00001969
1970} // End Defs = [SCC]
1971
Matt Arsenault382d9452016-01-26 04:49:22 +00001972} // End SubtargetPredicate = isGCN
Tom Stellard0e70de52014-05-16 20:56:45 +00001973
Marek Olsak5df00d62014-12-07 12:18:57 +00001974let Predicates = [isGCN] in {
Tom Stellard0e70de52014-05-16 20:56:45 +00001975
Nicolai Haehnle3b572002016-07-28 11:39:24 +00001976def : Pat<
1977 (int_amdgcn_else i64:$src, bb:$target),
1978 (SI_ELSE $src, $target, 0)
1979>;
1980
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001981def : Pat <
1982 (int_AMDGPU_kilp),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001983 (SI_KILL 0xbf800000)
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001984>;
1985
Tom Stellard75aadc22012-12-11 21:25:42 +00001986/* int_SI_vs_load_input */
1987def : Pat<
Tom Stellardbc5b5372014-06-13 16:38:59 +00001988 (SIload_input v4i32:$tlst, imm:$attr_offset, i32:$buf_idx_vgpr),
Tom Stellardc229baa2015-03-10 16:16:49 +00001989 (BUFFER_LOAD_FORMAT_XYZW_IDXEN $buf_idx_vgpr, $tlst, 0, imm:$attr_offset, 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00001990>;
1991
Tom Stellard75aadc22012-12-11 21:25:42 +00001992def : Pat <
1993 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001994 f32:$src0, f32:$src1, f32:$src2, f32:$src3),
Tom Stellard75aadc22012-12-11 21:25:42 +00001995 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001996 $src0, $src1, $src2, $src3)
Tom Stellard75aadc22012-12-11 21:25:42 +00001997>;
1998
Tom Stellard8d6d4492014-04-22 16:33:57 +00001999//===----------------------------------------------------------------------===//
Nicolai Haehnleb1427702016-03-10 18:43:50 +00002000// buffer_load/store_format patterns
2001//===----------------------------------------------------------------------===//
Nicolai Haehnleb1427702016-03-10 18:43:50 +00002002
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002003multiclass MUBUF_LoadIntrinsicPat<SDPatternOperator name, ValueType vt,
2004 string opcode> {
Nicolai Haehnle95e8ffd2016-03-18 16:24:40 +00002005 def : Pat<
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002006 (vt (name v4i32:$rsrc, 0,
2007 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
2008 imm:$glc, imm:$slc)),
Nicolai Haehnle95e8ffd2016-03-18 16:24:40 +00002009 (!cast<MUBUF>(opcode # _OFFSET) $rsrc, $soffset, (as_i16imm $offset),
2010 (as_i1imm $glc), (as_i1imm $slc), 0)
2011 >;
Nicolai Haehnleb1427702016-03-10 18:43:50 +00002012
Nicolai Haehnle95e8ffd2016-03-18 16:24:40 +00002013 def : Pat<
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002014 (vt (name v4i32:$rsrc, i32:$vindex,
2015 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
2016 imm:$glc, imm:$slc)),
Nicolai Haehnle95e8ffd2016-03-18 16:24:40 +00002017 (!cast<MUBUF>(opcode # _IDXEN) $vindex, $rsrc, $soffset, (as_i16imm $offset),
2018 (as_i1imm $glc), (as_i1imm $slc), 0)
2019 >;
Nicolai Haehnleb1427702016-03-10 18:43:50 +00002020
Nicolai Haehnle95e8ffd2016-03-18 16:24:40 +00002021 def : Pat<
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002022 (vt (name v4i32:$rsrc, 0,
2023 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
2024 imm:$glc, imm:$slc)),
Nicolai Haehnle95e8ffd2016-03-18 16:24:40 +00002025 (!cast<MUBUF>(opcode # _OFFEN) $voffset, $rsrc, $soffset, (as_i16imm $offset),
2026 (as_i1imm $glc), (as_i1imm $slc), 0)
2027 >;
2028
2029 def : Pat<
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002030 (vt (name v4i32:$rsrc, i32:$vindex,
2031 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
2032 imm:$glc, imm:$slc)),
Nicolai Haehnle95e8ffd2016-03-18 16:24:40 +00002033 (!cast<MUBUF>(opcode # _BOTHEN)
2034 (REG_SEQUENCE VReg_64, $vindex, sub0, $voffset, sub1),
2035 $rsrc, $soffset, (as_i16imm $offset),
2036 (as_i1imm $glc), (as_i1imm $slc), 0)
2037 >;
2038}
2039
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002040defm : MUBUF_LoadIntrinsicPat<int_amdgcn_buffer_load_format, f32, "BUFFER_LOAD_FORMAT_X">;
2041defm : MUBUF_LoadIntrinsicPat<int_amdgcn_buffer_load_format, v2f32, "BUFFER_LOAD_FORMAT_XY">;
2042defm : MUBUF_LoadIntrinsicPat<int_amdgcn_buffer_load_format, v4f32, "BUFFER_LOAD_FORMAT_XYZW">;
2043defm : MUBUF_LoadIntrinsicPat<int_amdgcn_buffer_load, f32, "BUFFER_LOAD_DWORD">;
2044defm : MUBUF_LoadIntrinsicPat<int_amdgcn_buffer_load, v2f32, "BUFFER_LOAD_DWORDX2">;
2045defm : MUBUF_LoadIntrinsicPat<int_amdgcn_buffer_load, v4f32, "BUFFER_LOAD_DWORDX4">;
Nicolai Haehnleb1427702016-03-10 18:43:50 +00002046
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002047multiclass MUBUF_StoreIntrinsicPat<SDPatternOperator name, ValueType vt,
2048 string opcode> {
2049 def : Pat<
2050 (name vt:$vdata, v4i32:$rsrc, 0,
2051 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
2052 imm:$glc, imm:$slc),
2053 (!cast<MUBUF>(opcode # _OFFSET) $vdata, $rsrc, $soffset, (as_i16imm $offset),
2054 (as_i1imm $glc), (as_i1imm $slc), 0)
2055 >;
Nicolai Haehnleb1427702016-03-10 18:43:50 +00002056
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002057 def : Pat<
2058 (name vt:$vdata, v4i32:$rsrc, i32:$vindex,
2059 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
2060 imm:$glc, imm:$slc),
2061 (!cast<MUBUF>(opcode # _IDXEN) $vdata, $vindex, $rsrc, $soffset,
2062 (as_i16imm $offset), (as_i1imm $glc),
2063 (as_i1imm $slc), 0)
2064 >;
Nicolai Haehnleb1427702016-03-10 18:43:50 +00002065
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002066 def : Pat<
2067 (name vt:$vdata, v4i32:$rsrc, 0,
2068 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
2069 imm:$glc, imm:$slc),
2070 (!cast<MUBUF>(opcode # _OFFEN) $vdata, $voffset, $rsrc, $soffset,
2071 (as_i16imm $offset), (as_i1imm $glc),
2072 (as_i1imm $slc), 0)
2073 >;
Nicolai Haehnleb1427702016-03-10 18:43:50 +00002074
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002075 def : Pat<
2076 (name vt:$vdata, v4i32:$rsrc, i32:$vindex,
2077 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
2078 imm:$glc, imm:$slc),
2079 (!cast<MUBUF>(opcode # _BOTHEN)
2080 $vdata,
2081 (REG_SEQUENCE VReg_64, $vindex, sub0, $voffset, sub1),
2082 $rsrc, $soffset, (as_i16imm $offset),
2083 (as_i1imm $glc), (as_i1imm $slc), 0)
2084 >;
2085}
2086
2087defm : MUBUF_StoreIntrinsicPat<int_amdgcn_buffer_store_format, f32, "BUFFER_STORE_FORMAT_X">;
2088defm : MUBUF_StoreIntrinsicPat<int_amdgcn_buffer_store_format, v2f32, "BUFFER_STORE_FORMAT_XY">;
2089defm : MUBUF_StoreIntrinsicPat<int_amdgcn_buffer_store_format, v4f32, "BUFFER_STORE_FORMAT_XYZW">;
2090defm : MUBUF_StoreIntrinsicPat<int_amdgcn_buffer_store, f32, "BUFFER_STORE_DWORD">;
2091defm : MUBUF_StoreIntrinsicPat<int_amdgcn_buffer_store, v2f32, "BUFFER_STORE_DWORDX2">;
2092defm : MUBUF_StoreIntrinsicPat<int_amdgcn_buffer_store, v4f32, "BUFFER_STORE_DWORDX4">;
Nicolai Haehnleb1427702016-03-10 18:43:50 +00002093
2094//===----------------------------------------------------------------------===//
Nicolai Haehnlead636382016-03-18 16:24:31 +00002095// buffer_atomic patterns
2096//===----------------------------------------------------------------------===//
2097multiclass BufferAtomicPatterns<SDPatternOperator name, string opcode> {
2098 def : Pat<
2099 (name i32:$vdata_in, v4i32:$rsrc, 0,
2100 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
2101 imm:$slc),
2102 (!cast<MUBUF>(opcode # _RTN_OFFSET) $vdata_in, $rsrc, $soffset,
2103 (as_i16imm $offset), (as_i1imm $slc))
2104 >;
2105
2106 def : Pat<
2107 (name i32:$vdata_in, v4i32:$rsrc, i32:$vindex,
2108 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
2109 imm:$slc),
2110 (!cast<MUBUF>(opcode # _RTN_IDXEN) $vdata_in, $vindex, $rsrc, $soffset,
2111 (as_i16imm $offset), (as_i1imm $slc))
2112 >;
2113
2114 def : Pat<
2115 (name i32:$vdata_in, v4i32:$rsrc, 0,
2116 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
2117 imm:$slc),
2118 (!cast<MUBUF>(opcode # _RTN_OFFEN) $vdata_in, $voffset, $rsrc, $soffset,
2119 (as_i16imm $offset), (as_i1imm $slc))
2120 >;
2121
2122 def : Pat<
2123 (name i32:$vdata_in, v4i32:$rsrc, i32:$vindex,
2124 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
2125 imm:$slc),
2126 (!cast<MUBUF>(opcode # _RTN_BOTHEN)
2127 $vdata_in,
2128 (REG_SEQUENCE VReg_64, $vindex, sub0, $voffset, sub1),
2129 $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc))
2130 >;
2131}
2132
2133defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_swap, "BUFFER_ATOMIC_SWAP">;
2134defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_add, "BUFFER_ATOMIC_ADD">;
2135defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_sub, "BUFFER_ATOMIC_SUB">;
2136defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_smin, "BUFFER_ATOMIC_SMIN">;
2137defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_umin, "BUFFER_ATOMIC_UMIN">;
2138defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_smax, "BUFFER_ATOMIC_SMAX">;
2139defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_umax, "BUFFER_ATOMIC_UMAX">;
2140defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_and, "BUFFER_ATOMIC_AND">;
2141defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_or, "BUFFER_ATOMIC_OR">;
2142defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_xor, "BUFFER_ATOMIC_XOR">;
2143
2144def : Pat<
2145 (int_amdgcn_buffer_atomic_cmpswap
2146 i32:$data, i32:$cmp, v4i32:$rsrc, 0,
2147 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
2148 imm:$slc),
2149 (EXTRACT_SUBREG
2150 (BUFFER_ATOMIC_CMPSWAP_RTN_OFFSET
2151 (REG_SEQUENCE VReg_64, $data, sub0, $cmp, sub1),
2152 $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc)),
2153 sub0)
2154>;
2155
2156def : Pat<
2157 (int_amdgcn_buffer_atomic_cmpswap
2158 i32:$data, i32:$cmp, v4i32:$rsrc, i32:$vindex,
2159 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
2160 imm:$slc),
2161 (EXTRACT_SUBREG
2162 (BUFFER_ATOMIC_CMPSWAP_RTN_IDXEN
2163 (REG_SEQUENCE VReg_64, $data, sub0, $cmp, sub1),
2164 $vindex, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc)),
2165 sub0)
2166>;
2167
2168def : Pat<
2169 (int_amdgcn_buffer_atomic_cmpswap
2170 i32:$data, i32:$cmp, v4i32:$rsrc, 0,
2171 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
2172 imm:$slc),
2173 (EXTRACT_SUBREG
2174 (BUFFER_ATOMIC_CMPSWAP_RTN_OFFEN
2175 (REG_SEQUENCE VReg_64, $data, sub0, $cmp, sub1),
2176 $voffset, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc)),
2177 sub0)
2178>;
2179
2180def : Pat<
2181 (int_amdgcn_buffer_atomic_cmpswap
2182 i32:$data, i32:$cmp, v4i32:$rsrc, i32:$vindex,
2183 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
2184 imm:$slc),
2185 (EXTRACT_SUBREG
2186 (BUFFER_ATOMIC_CMPSWAP_RTN_BOTHEN
2187 (REG_SEQUENCE VReg_64, $data, sub0, $cmp, sub1),
2188 (REG_SEQUENCE VReg_64, $vindex, sub0, $voffset, sub1),
2189 $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc)),
2190 sub0)
2191>;
2192
2193
2194//===----------------------------------------------------------------------===//
Changpeng Fang278a5b32016-03-10 16:47:15 +00002195// S_GETREG_B32 Intrinsic Pattern.
2196//===----------------------------------------------------------------------===//
2197def : Pat <
2198 (int_amdgcn_s_getreg imm:$simm16),
2199 (S_GETREG_B32 (as_i16imm $simm16))
2200>;
2201
2202//===----------------------------------------------------------------------===//
Wei Ding07e03712016-07-28 16:42:13 +00002203// V_ICMPIntrinsic Pattern.
2204//===----------------------------------------------------------------------===//
2205class ICMP_Pattern <PatLeaf cond, Instruction inst, ValueType vt> : Pat <
2206 (AMDGPUsetcc vt:$src0, vt:$src1, cond),
2207 (inst $src0, $src1)
2208>;
2209
2210def : ICMP_Pattern <COND_EQ, V_CMP_EQ_I32_e64, i32>;
2211def : ICMP_Pattern <COND_NE, V_CMP_NE_I32_e64, i32>;
2212def : ICMP_Pattern <COND_UGT, V_CMP_GT_U32_e64, i32>;
2213def : ICMP_Pattern <COND_UGE, V_CMP_GE_U32_e64, i32>;
2214def : ICMP_Pattern <COND_ULT, V_CMP_LT_U32_e64, i32>;
2215def : ICMP_Pattern <COND_ULE, V_CMP_LE_U32_e64, i32>;
2216def : ICMP_Pattern <COND_SGT, V_CMP_GT_I32_e64, i32>;
2217def : ICMP_Pattern <COND_SGE, V_CMP_GE_I32_e64, i32>;
2218def : ICMP_Pattern <COND_SLT, V_CMP_LT_I32_e64, i32>;
2219def : ICMP_Pattern <COND_SLE, V_CMP_LE_I32_e64, i32>;
2220
2221def : ICMP_Pattern <COND_EQ, V_CMP_EQ_I64_e64, i64>;
2222def : ICMP_Pattern <COND_NE, V_CMP_NE_I64_e64, i64>;
2223def : ICMP_Pattern <COND_UGT, V_CMP_GT_U64_e64, i64>;
2224def : ICMP_Pattern <COND_UGE, V_CMP_GE_U64_e64, i64>;
2225def : ICMP_Pattern <COND_ULT, V_CMP_LT_U64_e64, i64>;
2226def : ICMP_Pattern <COND_ULE, V_CMP_LE_U64_e64, i64>;
2227def : ICMP_Pattern <COND_SGT, V_CMP_GT_I64_e64, i64>;
2228def : ICMP_Pattern <COND_SGE, V_CMP_GE_I64_e64, i64>;
2229def : ICMP_Pattern <COND_SLT, V_CMP_LT_I64_e64, i64>;
2230def : ICMP_Pattern <COND_SLE, V_CMP_LE_I64_e64, i64>;
2231
2232class FCMP_Pattern <PatLeaf cond, Instruction inst, ValueType vt> : Pat <
2233 (i64 (AMDGPUsetcc (vt (VOP3Mods vt:$src0, i32:$src0_modifiers)),
2234 (vt (VOP3Mods vt:$src1, i32:$src1_modifiers)), cond)),
2235 (inst $src0_modifiers, $src0, $src1_modifiers, $src1,
2236 DSTCLAMP.NONE, DSTOMOD.NONE)
2237>;
2238
2239def : FCMP_Pattern <COND_OEQ, V_CMP_EQ_F32_e64, f32>;
2240def : FCMP_Pattern <COND_ONE, V_CMP_NEQ_F32_e64, f32>;
2241def : FCMP_Pattern <COND_OGT, V_CMP_GT_F32_e64, f32>;
2242def : FCMP_Pattern <COND_OGE, V_CMP_GE_F32_e64, f32>;
2243def : FCMP_Pattern <COND_OLT, V_CMP_LT_F32_e64, f32>;
2244def : FCMP_Pattern <COND_OLE, V_CMP_LE_F32_e64, f32>;
2245
2246def : FCMP_Pattern <COND_OEQ, V_CMP_EQ_F64_e64, f64>;
2247def : FCMP_Pattern <COND_ONE, V_CMP_NEQ_F64_e64, f64>;
2248def : FCMP_Pattern <COND_OGT, V_CMP_GT_F64_e64, f64>;
2249def : FCMP_Pattern <COND_OGE, V_CMP_GE_F64_e64, f64>;
2250def : FCMP_Pattern <COND_OLT, V_CMP_LT_F64_e64, f64>;
2251def : FCMP_Pattern <COND_OLE, V_CMP_LE_F64_e64, f64>;
2252
2253def : FCMP_Pattern <COND_UEQ, V_CMP_NLG_F32_e64, f32>;
2254def : FCMP_Pattern <COND_UNE, V_CMP_NEQ_F32_e64, f32>;
2255def : FCMP_Pattern <COND_UGT, V_CMP_NLE_F32_e64, f32>;
2256def : FCMP_Pattern <COND_UGE, V_CMP_NLT_F32_e64, f32>;
2257def : FCMP_Pattern <COND_ULT, V_CMP_NGE_F32_e64, f32>;
2258def : FCMP_Pattern <COND_ULE, V_CMP_NGT_F32_e64, f32>;
2259
2260def : FCMP_Pattern <COND_UEQ, V_CMP_NLG_F64_e64, f64>;
2261def : FCMP_Pattern <COND_UNE, V_CMP_NEQ_F64_e64, f64>;
2262def : FCMP_Pattern <COND_UGT, V_CMP_NLE_F64_e64, f64>;
2263def : FCMP_Pattern <COND_UGE, V_CMP_NLT_F64_e64, f64>;
2264def : FCMP_Pattern <COND_ULT, V_CMP_NGE_F64_e64, f64>;
2265def : FCMP_Pattern <COND_ULE, V_CMP_NGT_F64_e64, f64>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00002266// SMRD Patterns
2267//===----------------------------------------------------------------------===//
2268
Tom Stellard217361c2015-08-06 19:28:38 +00002269multiclass SMRD_Pattern <string Instr, ValueType vt> {
Tom Stellard8d6d4492014-04-22 16:33:57 +00002270
Tom Stellarddee26a22015-08-06 19:28:30 +00002271 // 1. IMM offset
Tom Stellard8d6d4492014-04-22 16:33:57 +00002272 def : Pat <
Tom Stellarda6f24c62015-12-15 20:55:55 +00002273 (smrd_load (SMRDImm i64:$sbase, i32:$offset)),
Tom Stellard217361c2015-08-06 19:28:38 +00002274 (vt (!cast<SMRD>(Instr#"_IMM") $sbase, $offset))
Tom Stellard8d6d4492014-04-22 16:33:57 +00002275 >;
2276
Tom Stellarddee26a22015-08-06 19:28:30 +00002277 // 2. SGPR offset
Tom Stellard8d6d4492014-04-22 16:33:57 +00002278 def : Pat <
Tom Stellarda6f24c62015-12-15 20:55:55 +00002279 (smrd_load (SMRDSgpr i64:$sbase, i32:$offset)),
Tom Stellard217361c2015-08-06 19:28:38 +00002280 (vt (!cast<SMRD>(Instr#"_SGPR") $sbase, $offset))
Tom Stellard8d6d4492014-04-22 16:33:57 +00002281 >;
Tom Stellard217361c2015-08-06 19:28:38 +00002282
2283 def : Pat <
Tom Stellarda6f24c62015-12-15 20:55:55 +00002284 (smrd_load (SMRDImm32 i64:$sbase, i32:$offset)),
Tom Stellard217361c2015-08-06 19:28:38 +00002285 (vt (!cast<SMRD>(Instr#"_IMM_ci") $sbase, $offset))
2286 > {
2287 let Predicates = [isCIOnly];
2288 }
Tom Stellard8d6d4492014-04-22 16:33:57 +00002289}
2290
Tom Stellarda6f24c62015-12-15 20:55:55 +00002291// Global and constant loads can be selected to either MUBUF or SMRD
2292// instructions, but SMRD instructions are faster so we want the instruction
2293// selector to prefer those.
2294let AddedComplexity = 100 in {
2295
Tom Stellard217361c2015-08-06 19:28:38 +00002296defm : SMRD_Pattern <"S_LOAD_DWORD", i32>;
2297defm : SMRD_Pattern <"S_LOAD_DWORDX2", v2i32>;
2298defm : SMRD_Pattern <"S_LOAD_DWORDX4", v4i32>;
Tom Stellard217361c2015-08-06 19:28:38 +00002299defm : SMRD_Pattern <"S_LOAD_DWORDX8", v8i32>;
2300defm : SMRD_Pattern <"S_LOAD_DWORDX16", v16i32>;
Marek Olsak58f61a82014-12-07 17:17:38 +00002301
Tom Stellarddee26a22015-08-06 19:28:30 +00002302// 1. Offset as an immediate
Tom Stellard8d6d4492014-04-22 16:33:57 +00002303def : Pat <
Tom Stellarddee26a22015-08-06 19:28:30 +00002304 (SIload_constant v4i32:$sbase, (SMRDBufferImm i32:$offset)),
2305 (S_BUFFER_LOAD_DWORD_IMM $sbase, $offset)
Tom Stellard8d6d4492014-04-22 16:33:57 +00002306>;
2307
2308// 2. Offset loaded in an 32bit SGPR
2309def : Pat <
Tom Stellarddee26a22015-08-06 19:28:30 +00002310 (SIload_constant v4i32:$sbase, (SMRDBufferSgpr i32:$offset)),
2311 (S_BUFFER_LOAD_DWORD_SGPR $sbase, $offset)
Tom Stellard8d6d4492014-04-22 16:33:57 +00002312>;
2313
Tom Stellard217361c2015-08-06 19:28:38 +00002314let Predicates = [isCI] in {
2315
2316def : Pat <
2317 (SIload_constant v4i32:$sbase, (SMRDBufferImm32 i32:$offset)),
2318 (S_BUFFER_LOAD_DWORD_IMM_ci $sbase, $offset)
2319>;
2320
2321} // End Predicates = [isCI]
2322
Tom Stellarda6f24c62015-12-15 20:55:55 +00002323} // End let AddedComplexity = 10000
2324
Tom Stellardae4c9e72014-06-20 17:06:11 +00002325//===----------------------------------------------------------------------===//
2326// SOP1 Patterns
2327//===----------------------------------------------------------------------===//
2328
Tom Stellardae4c9e72014-06-20 17:06:11 +00002329def : Pat <
2330 (i64 (ctpop i64:$src)),
Matt Arsenaulteb492162014-11-02 23:46:51 +00002331 (i64 (REG_SEQUENCE SReg_64,
Tom Stellardbc4497b2016-02-12 23:45:29 +00002332 (i32 (COPY_TO_REGCLASS (S_BCNT1_I32_B64 $src), SReg_32)), sub0,
Matt Arsenaulteb492162014-11-02 23:46:51 +00002333 (S_MOV_B32 0), sub1))
Tom Stellardae4c9e72014-06-20 17:06:11 +00002334>;
2335
Marek Olsak7ed6b2f2015-11-25 21:22:45 +00002336def : Pat <
2337 (i32 (smax i32:$x, (i32 (ineg i32:$x)))),
2338 (S_ABS_I32 $x)
2339>;
2340
Tom Stellard58ac7442014-04-29 23:12:48 +00002341//===----------------------------------------------------------------------===//
2342// SOP2 Patterns
2343//===----------------------------------------------------------------------===//
2344
Tom Stellard80942a12014-09-05 14:07:59 +00002345// V_ADD_I32_e32/S_ADD_U32 produces carry in VCC/SCC. For the vector
Tom Stellardb2114ca2014-07-21 14:01:12 +00002346// case, the sgpr-copies pass will fix this to use the vector version.
2347def : Pat <
2348 (i32 (addc i32:$src0, i32:$src1)),
Tom Stellard80942a12014-09-05 14:07:59 +00002349 (S_ADD_U32 $src0, $src1)
Tom Stellardb2114ca2014-07-21 14:01:12 +00002350>;
2351
Tom Stellard58ac7442014-04-29 23:12:48 +00002352//===----------------------------------------------------------------------===//
Tom Stellard85ad4292014-06-17 16:53:09 +00002353// SOPP Patterns
2354//===----------------------------------------------------------------------===//
2355
Nicolai Haehnlef66bdb52016-04-27 15:46:01 +00002356def : Pat <
2357 (int_amdgcn_s_waitcnt i32:$simm16),
2358 (S_WAITCNT (as_i16imm $simm16))
2359>;
2360
Tom Stellard85ad4292014-06-17 16:53:09 +00002361//===----------------------------------------------------------------------===//
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002362// VOP1 Patterns
2363//===----------------------------------------------------------------------===//
2364
Matt Arsenault22ca3f82014-07-15 23:50:10 +00002365let Predicates = [UnsafeFPMath] in {
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +00002366
2367//def : RcpPat<V_RCP_F64_e32, f64>;
2368//defm : RsqPat<V_RSQ_F64_e32, f64>;
2369//defm : RsqPat<V_RSQ_F32_e32, f32>;
2370
2371def : RsqPat<V_RSQ_F32_e32, f32>;
2372def : RsqPat<V_RSQ_F64_e32, f64>;
Matt Arsenault74015162016-05-28 00:19:52 +00002373
2374// Convert (x - floor(x)) to fract(x)
2375def : Pat <
2376 (f32 (fsub (f32 (VOP3Mods f32:$x, i32:$mods)),
2377 (f32 (ffloor (f32 (VOP3Mods f32:$x, i32:$mods)))))),
2378 (V_FRACT_F32_e64 $mods, $x, DSTCLAMP.NONE, DSTOMOD.NONE)
2379>;
2380
2381// Convert (x + (-floor(x))) to fract(x)
2382def : Pat <
2383 (f64 (fadd (f64 (VOP3Mods f64:$x, i32:$mods)),
2384 (f64 (fneg (f64 (ffloor (f64 (VOP3Mods f64:$x, i32:$mods)))))))),
2385 (V_FRACT_F64_e64 $mods, $x, DSTCLAMP.NONE, DSTOMOD.NONE)
2386>;
2387
2388} // End Predicates = [UnsafeFPMath]
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00002389
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002390//===----------------------------------------------------------------------===//
Tom Stellard58ac7442014-04-29 23:12:48 +00002391// VOP2 Patterns
2392//===----------------------------------------------------------------------===//
2393
Tom Stellardae4c9e72014-06-20 17:06:11 +00002394def : Pat <
2395 (i32 (add (i32 (ctpop i32:$popcnt)), i32:$val)),
Matt Arsenault49dd4282014-09-15 17:15:02 +00002396 (V_BCNT_U32_B32_e64 $popcnt, $val)
Tom Stellardae4c9e72014-06-20 17:06:11 +00002397>;
2398
Tom Stellard5224df32015-03-10 16:16:44 +00002399def : Pat <
2400 (i32 (select i1:$src0, i32:$src1, i32:$src2)),
2401 (V_CNDMASK_B32_e64 $src2, $src1, $src0)
2402>;
2403
Tom Stellarddb5a11f2015-07-13 15:47:57 +00002404// Pattern for V_MAC_F32
2405def : Pat <
2406 (fmad (VOP3NoMods0 f32:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod),
2407 (VOP3NoMods f32:$src1, i32:$src1_modifiers),
2408 (VOP3NoMods f32:$src2, i32:$src2_modifiers)),
2409 (V_MAC_F32_e64 $src0_modifiers, $src0, $src1_modifiers, $src1,
2410 $src2_modifiers, $src2, $clamp, $omod)
2411>;
2412
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002413/********** ======================= **********/
2414/********** Image sampling patterns **********/
2415/********** ======================= **********/
Tom Stellardae6c06e2013-02-07 17:02:13 +00002416
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002417// Image + sampler
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002418class SampleRawPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00002419 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, i32:$dmask, i32:$unorm,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002420 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002421 (opcode $addr, $rsrc, $sampler,
2422 (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $slc),
2423 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $da))
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002424>;
2425
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002426multiclass SampleRawPatterns<SDPatternOperator name, string opcode> {
2427 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2428 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2429 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2430 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V8), v8i32>;
2431 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V16), v16i32>;
2432}
2433
2434// Image only
2435class ImagePattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Nicolai Haehnlef2c64db2016-02-18 16:44:18 +00002436 (name vt:$addr, v8i32:$rsrc, imm:$dmask, imm:$unorm,
2437 imm:$r128, imm:$da, imm:$glc, imm:$slc, imm:$tfe, imm:$lwe),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002438 (opcode $addr, $rsrc,
2439 (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $slc),
2440 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $da))
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002441>;
2442
2443multiclass ImagePatterns<SDPatternOperator name, string opcode> {
2444 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2445 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2446 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2447}
2448
Nicolai Haehnlef2c64db2016-02-18 16:44:18 +00002449class ImageLoadPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
2450 (name vt:$addr, v8i32:$rsrc, imm:$dmask, imm:$r128, imm:$da, imm:$glc,
2451 imm:$slc),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002452 (opcode $addr, $rsrc,
2453 (as_i32imm $dmask), 1, (as_i1imm $glc), (as_i1imm $slc),
2454 (as_i1imm $r128), 0, 0, (as_i1imm $da))
Nicolai Haehnlef2c64db2016-02-18 16:44:18 +00002455>;
2456
2457multiclass ImageLoadPatterns<SDPatternOperator name, string opcode> {
2458 def : ImageLoadPattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2459 def : ImageLoadPattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2460 def : ImageLoadPattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2461}
2462
2463class ImageStorePattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
2464 (name v4f32:$data, vt:$addr, v8i32:$rsrc, i32:$dmask, imm:$r128, imm:$da,
2465 imm:$glc, imm:$slc),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002466 (opcode $data, $addr, $rsrc,
2467 (as_i32imm $dmask), 1, (as_i1imm $glc), (as_i1imm $slc),
2468 (as_i1imm $r128), 0, 0, (as_i1imm $da))
Nicolai Haehnlef2c64db2016-02-18 16:44:18 +00002469>;
2470
2471multiclass ImageStorePatterns<SDPatternOperator name, string opcode> {
2472 def : ImageStorePattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2473 def : ImageStorePattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2474 def : ImageStorePattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2475}
2476
Nikolay Haustov5bf46ac12016-03-04 10:39:50 +00002477class ImageAtomicPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
2478 (name i32:$vdata, vt:$addr, v8i32:$rsrc, imm:$r128, imm:$da, imm:$slc),
2479 (opcode $vdata, $addr, $rsrc, 1, 1, 1, (as_i1imm $slc), (as_i1imm $r128), 0, 0, (as_i1imm $da))
2480>;
2481
2482multiclass ImageAtomicPatterns<SDPatternOperator name, string opcode> {
2483 def : ImageAtomicPattern<name, !cast<MIMG>(opcode # _V1), i32>;
2484 def : ImageAtomicPattern<name, !cast<MIMG>(opcode # _V2), v2i32>;
2485 def : ImageAtomicPattern<name, !cast<MIMG>(opcode # _V4), v4i32>;
2486}
2487
2488class ImageAtomicCmpSwapPattern<MIMG opcode, ValueType vt> : Pat <
2489 (int_amdgcn_image_atomic_cmpswap i32:$vsrc, i32:$vcmp, vt:$addr, v8i32:$rsrc,
2490 imm:$r128, imm:$da, imm:$slc),
2491 (EXTRACT_SUBREG
2492 (opcode (REG_SEQUENCE VReg_64, $vsrc, sub0, $vcmp, sub1),
2493 $addr, $rsrc, 3, 1, 1, (as_i1imm $slc), (as_i1imm $r128), 0, 0, (as_i1imm $da)),
2494 sub0)
2495>;
2496
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002497// Basic sample
2498defm : SampleRawPatterns<int_SI_image_sample, "IMAGE_SAMPLE">;
2499defm : SampleRawPatterns<int_SI_image_sample_cl, "IMAGE_SAMPLE_CL">;
2500defm : SampleRawPatterns<int_SI_image_sample_d, "IMAGE_SAMPLE_D">;
2501defm : SampleRawPatterns<int_SI_image_sample_d_cl, "IMAGE_SAMPLE_D_CL">;
2502defm : SampleRawPatterns<int_SI_image_sample_l, "IMAGE_SAMPLE_L">;
2503defm : SampleRawPatterns<int_SI_image_sample_b, "IMAGE_SAMPLE_B">;
2504defm : SampleRawPatterns<int_SI_image_sample_b_cl, "IMAGE_SAMPLE_B_CL">;
2505defm : SampleRawPatterns<int_SI_image_sample_lz, "IMAGE_SAMPLE_LZ">;
2506defm : SampleRawPatterns<int_SI_image_sample_cd, "IMAGE_SAMPLE_CD">;
2507defm : SampleRawPatterns<int_SI_image_sample_cd_cl, "IMAGE_SAMPLE_CD_CL">;
2508
2509// Sample with comparison
2510defm : SampleRawPatterns<int_SI_image_sample_c, "IMAGE_SAMPLE_C">;
2511defm : SampleRawPatterns<int_SI_image_sample_c_cl, "IMAGE_SAMPLE_C_CL">;
2512defm : SampleRawPatterns<int_SI_image_sample_c_d, "IMAGE_SAMPLE_C_D">;
2513defm : SampleRawPatterns<int_SI_image_sample_c_d_cl, "IMAGE_SAMPLE_C_D_CL">;
2514defm : SampleRawPatterns<int_SI_image_sample_c_l, "IMAGE_SAMPLE_C_L">;
2515defm : SampleRawPatterns<int_SI_image_sample_c_b, "IMAGE_SAMPLE_C_B">;
2516defm : SampleRawPatterns<int_SI_image_sample_c_b_cl, "IMAGE_SAMPLE_C_B_CL">;
2517defm : SampleRawPatterns<int_SI_image_sample_c_lz, "IMAGE_SAMPLE_C_LZ">;
2518defm : SampleRawPatterns<int_SI_image_sample_c_cd, "IMAGE_SAMPLE_C_CD">;
2519defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl, "IMAGE_SAMPLE_C_CD_CL">;
2520
2521// Sample with offsets
2522defm : SampleRawPatterns<int_SI_image_sample_o, "IMAGE_SAMPLE_O">;
2523defm : SampleRawPatterns<int_SI_image_sample_cl_o, "IMAGE_SAMPLE_CL_O">;
2524defm : SampleRawPatterns<int_SI_image_sample_d_o, "IMAGE_SAMPLE_D_O">;
2525defm : SampleRawPatterns<int_SI_image_sample_d_cl_o, "IMAGE_SAMPLE_D_CL_O">;
2526defm : SampleRawPatterns<int_SI_image_sample_l_o, "IMAGE_SAMPLE_L_O">;
2527defm : SampleRawPatterns<int_SI_image_sample_b_o, "IMAGE_SAMPLE_B_O">;
2528defm : SampleRawPatterns<int_SI_image_sample_b_cl_o, "IMAGE_SAMPLE_B_CL_O">;
2529defm : SampleRawPatterns<int_SI_image_sample_lz_o, "IMAGE_SAMPLE_LZ_O">;
2530defm : SampleRawPatterns<int_SI_image_sample_cd_o, "IMAGE_SAMPLE_CD_O">;
2531defm : SampleRawPatterns<int_SI_image_sample_cd_cl_o, "IMAGE_SAMPLE_CD_CL_O">;
2532
2533// Sample with comparison and offsets
2534defm : SampleRawPatterns<int_SI_image_sample_c_o, "IMAGE_SAMPLE_C_O">;
2535defm : SampleRawPatterns<int_SI_image_sample_c_cl_o, "IMAGE_SAMPLE_C_CL_O">;
2536defm : SampleRawPatterns<int_SI_image_sample_c_d_o, "IMAGE_SAMPLE_C_D_O">;
2537defm : SampleRawPatterns<int_SI_image_sample_c_d_cl_o, "IMAGE_SAMPLE_C_D_CL_O">;
2538defm : SampleRawPatterns<int_SI_image_sample_c_l_o, "IMAGE_SAMPLE_C_L_O">;
2539defm : SampleRawPatterns<int_SI_image_sample_c_b_o, "IMAGE_SAMPLE_C_B_O">;
2540defm : SampleRawPatterns<int_SI_image_sample_c_b_cl_o, "IMAGE_SAMPLE_C_B_CL_O">;
2541defm : SampleRawPatterns<int_SI_image_sample_c_lz_o, "IMAGE_SAMPLE_C_LZ_O">;
2542defm : SampleRawPatterns<int_SI_image_sample_c_cd_o, "IMAGE_SAMPLE_C_CD_O">;
2543defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl_o, "IMAGE_SAMPLE_C_CD_CL_O">;
2544
2545// Gather opcodes
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002546// Only the variants which make sense are defined.
2547def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V2, v2i32>;
2548def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V4, v4i32>;
2549def : SampleRawPattern<int_SI_gather4_cl, IMAGE_GATHER4_CL_V4_V4, v4i32>;
2550def : SampleRawPattern<int_SI_gather4_l, IMAGE_GATHER4_L_V4_V4, v4i32>;
2551def : SampleRawPattern<int_SI_gather4_b, IMAGE_GATHER4_B_V4_V4, v4i32>;
2552def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V4, v4i32>;
2553def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V8, v8i32>;
2554def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V2, v2i32>;
2555def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V4, v4i32>;
2556
2557def : SampleRawPattern<int_SI_gather4_c, IMAGE_GATHER4_C_V4_V4, v4i32>;
2558def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V4, v4i32>;
2559def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V8, v8i32>;
2560def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V4, v4i32>;
2561def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V8, v8i32>;
2562def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V4, v4i32>;
2563def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V8, v8i32>;
2564def : SampleRawPattern<int_SI_gather4_c_b_cl, IMAGE_GATHER4_C_B_CL_V4_V8, v8i32>;
2565def : SampleRawPattern<int_SI_gather4_c_lz, IMAGE_GATHER4_C_LZ_V4_V4, v4i32>;
2566
2567def : SampleRawPattern<int_SI_gather4_o, IMAGE_GATHER4_O_V4_V4, v4i32>;
2568def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V4, v4i32>;
2569def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V8, v8i32>;
2570def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V4, v4i32>;
2571def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V8, v8i32>;
2572def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V4, v4i32>;
2573def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V8, v8i32>;
2574def : SampleRawPattern<int_SI_gather4_b_cl_o, IMAGE_GATHER4_B_CL_O_V4_V8, v8i32>;
2575def : SampleRawPattern<int_SI_gather4_lz_o, IMAGE_GATHER4_LZ_O_V4_V4, v4i32>;
2576
2577def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V4, v4i32>;
2578def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V8, v8i32>;
2579def : SampleRawPattern<int_SI_gather4_c_cl_o, IMAGE_GATHER4_C_CL_O_V4_V8, v8i32>;
2580def : SampleRawPattern<int_SI_gather4_c_l_o, IMAGE_GATHER4_C_L_O_V4_V8, v8i32>;
2581def : SampleRawPattern<int_SI_gather4_c_b_o, IMAGE_GATHER4_C_B_O_V4_V8, v8i32>;
2582def : SampleRawPattern<int_SI_gather4_c_b_cl_o, IMAGE_GATHER4_C_B_CL_O_V4_V8, v8i32>;
2583def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V4, v4i32>;
2584def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V8, v8i32>;
2585
2586def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V1, i32>;
2587def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V2, v2i32>;
2588def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V4, v4i32>;
2589
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002590def : ImagePattern<int_SI_getresinfo, IMAGE_GET_RESINFO_V4_V1, i32>;
2591defm : ImagePatterns<int_SI_image_load, "IMAGE_LOAD">;
2592defm : ImagePatterns<int_SI_image_load_mip, "IMAGE_LOAD_MIP">;
Nicolai Haehnlef2c64db2016-02-18 16:44:18 +00002593defm : ImageLoadPatterns<int_amdgcn_image_load, "IMAGE_LOAD">;
2594defm : ImageLoadPatterns<int_amdgcn_image_load_mip, "IMAGE_LOAD_MIP">;
2595defm : ImageStorePatterns<int_amdgcn_image_store, "IMAGE_STORE">;
2596defm : ImageStorePatterns<int_amdgcn_image_store_mip, "IMAGE_STORE_MIP">;
Nikolay Haustov5bf46ac12016-03-04 10:39:50 +00002597defm : ImageAtomicPatterns<int_amdgcn_image_atomic_swap, "IMAGE_ATOMIC_SWAP">;
2598def : ImageAtomicCmpSwapPattern<IMAGE_ATOMIC_CMPSWAP_V1, i32>;
2599def : ImageAtomicCmpSwapPattern<IMAGE_ATOMIC_CMPSWAP_V2, v2i32>;
2600def : ImageAtomicCmpSwapPattern<IMAGE_ATOMIC_CMPSWAP_V4, v4i32>;
2601defm : ImageAtomicPatterns<int_amdgcn_image_atomic_add, "IMAGE_ATOMIC_ADD">;
2602defm : ImageAtomicPatterns<int_amdgcn_image_atomic_sub, "IMAGE_ATOMIC_SUB">;
2603defm : ImageAtomicPatterns<int_amdgcn_image_atomic_smin, "IMAGE_ATOMIC_SMIN">;
2604defm : ImageAtomicPatterns<int_amdgcn_image_atomic_umin, "IMAGE_ATOMIC_UMIN">;
2605defm : ImageAtomicPatterns<int_amdgcn_image_atomic_smax, "IMAGE_ATOMIC_SMAX">;
2606defm : ImageAtomicPatterns<int_amdgcn_image_atomic_umax, "IMAGE_ATOMIC_UMAX">;
2607defm : ImageAtomicPatterns<int_amdgcn_image_atomic_and, "IMAGE_ATOMIC_AND">;
2608defm : ImageAtomicPatterns<int_amdgcn_image_atomic_or, "IMAGE_ATOMIC_OR">;
2609defm : ImageAtomicPatterns<int_amdgcn_image_atomic_xor, "IMAGE_ATOMIC_XOR">;
2610defm : ImageAtomicPatterns<int_amdgcn_image_atomic_inc, "IMAGE_ATOMIC_INC">;
2611defm : ImageAtomicPatterns<int_amdgcn_image_atomic_dec, "IMAGE_ATOMIC_DEC">;
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002612
Tom Stellard9fa17912013-08-14 23:24:45 +00002613/* SIsample for simple 1D texture lookup */
Tom Stellard75aadc22012-12-11 21:25:42 +00002614def : Pat <
Matt Arsenaultc5f61522016-01-26 04:43:48 +00002615 (SIsample i32:$addr, v8i32:$rsrc, v4i32:$sampler, imm),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002616 (IMAGE_SAMPLE_V4_V1 $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00002617>;
2618
Tom Stellard9fa17912013-08-14 23:24:45 +00002619class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Matt Arsenaultc5f61522016-01-26 04:43:48 +00002620 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, imm),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002621 (opcode $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 0)
Tom Stellardc9b90312013-01-21 15:40:48 +00002622>;
2623
Tom Stellard9fa17912013-08-14 23:24:45 +00002624class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Matt Arsenaultc5f61522016-01-26 04:43:48 +00002625 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, TEX_RECT),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002626 (opcode $addr, $rsrc, $sampler, 0xf, 1, 0, 0, 0, 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00002627>;
2628
Tom Stellard9fa17912013-08-14 23:24:45 +00002629class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Matt Arsenaultc5f61522016-01-26 04:43:48 +00002630 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, TEX_ARRAY),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002631 (opcode $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 1)
Tom Stellard462516b2013-02-07 17:02:14 +00002632>;
2633
Tom Stellard9fa17912013-08-14 23:24:45 +00002634class SampleShadowPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002635 ValueType vt> : Pat <
Matt Arsenaultc5f61522016-01-26 04:43:48 +00002636 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, TEX_SHADOW),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002637 (opcode $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 0)
Tom Stellard462516b2013-02-07 17:02:14 +00002638>;
2639
Tom Stellard9fa17912013-08-14 23:24:45 +00002640class SampleShadowArrayPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002641 ValueType vt> : Pat <
Matt Arsenaultc5f61522016-01-26 04:43:48 +00002642 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, TEX_SHADOW_ARRAY),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002643 (opcode $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 1)
Tom Stellard462516b2013-02-07 17:02:14 +00002644>;
2645
Tom Stellard9fa17912013-08-14 23:24:45 +00002646/* SIsample* for texture lookups consuming more address parameters */
Tom Stellard16a9a202013-08-14 23:24:17 +00002647multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l,
2648 MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b,
2649MIMG sample_d, MIMG sample_c_d, ValueType addr_type> {
Tom Stellard9fa17912013-08-14 23:24:45 +00002650 def : SamplePattern <SIsample, sample, addr_type>;
2651 def : SampleRectPattern <SIsample, sample, addr_type>;
2652 def : SampleArrayPattern <SIsample, sample, addr_type>;
2653 def : SampleShadowPattern <SIsample, sample_c, addr_type>;
2654 def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002655
Tom Stellard9fa17912013-08-14 23:24:45 +00002656 def : SamplePattern <SIsamplel, sample_l, addr_type>;
2657 def : SampleArrayPattern <SIsamplel, sample_l, addr_type>;
2658 def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>;
2659 def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002660
Tom Stellard9fa17912013-08-14 23:24:45 +00002661 def : SamplePattern <SIsampleb, sample_b, addr_type>;
2662 def : SampleArrayPattern <SIsampleb, sample_b, addr_type>;
2663 def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>;
2664 def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>;
Michel Danzer83f87c42013-07-10 16:36:36 +00002665
Tom Stellard9fa17912013-08-14 23:24:45 +00002666 def : SamplePattern <SIsampled, sample_d, addr_type>;
2667 def : SampleArrayPattern <SIsampled, sample_d, addr_type>;
2668 def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>;
2669 def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002670}
2671
Tom Stellard682bfbc2013-10-10 17:11:24 +00002672defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2,
2673 IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2,
2674 IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2,
2675 IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2,
Tom Stellard16a9a202013-08-14 23:24:17 +00002676 v2i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002677defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4,
2678 IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4,
2679 IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4,
2680 IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4,
Tom Stellard16a9a202013-08-14 23:24:17 +00002681 v4i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002682defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8,
2683 IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8,
2684 IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8,
2685 IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8,
Tom Stellard16a9a202013-08-14 23:24:17 +00002686 v8i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002687defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16,
2688 IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16,
2689 IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16,
2690 IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16,
Tom Stellard16a9a202013-08-14 23:24:17 +00002691 v16i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002692
Christian Konig4a1b9c32013-03-18 11:34:10 +00002693/********** ============================================ **********/
2694/********** Extraction, Insertion, Building and Casting **********/
2695/********** ============================================ **********/
Tom Stellard75aadc22012-12-11 21:25:42 +00002696
Christian Konig4a1b9c32013-03-18 11:34:10 +00002697foreach Index = 0-2 in {
2698 def Extract_Element_v2i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002699 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002700 >;
2701 def Insert_Element_v2i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002702 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002703 >;
2704
2705 def Extract_Element_v2f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002706 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002707 >;
2708 def Insert_Element_v2f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002709 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002710 >;
2711}
2712
2713foreach Index = 0-3 in {
2714 def Extract_Element_v4i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002715 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002716 >;
2717 def Insert_Element_v4i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002718 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002719 >;
2720
2721 def Extract_Element_v4f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002722 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002723 >;
2724 def Insert_Element_v4f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002725 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002726 >;
2727}
2728
2729foreach Index = 0-7 in {
2730 def Extract_Element_v8i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002731 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002732 >;
2733 def Insert_Element_v8i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002734 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002735 >;
2736
2737 def Extract_Element_v8f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002738 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002739 >;
2740 def Insert_Element_v8f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002741 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002742 >;
2743}
2744
2745foreach Index = 0-15 in {
2746 def Extract_Element_v16i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002747 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002748 >;
2749 def Insert_Element_v16i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002750 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002751 >;
2752
2753 def Extract_Element_v16f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002754 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002755 >;
2756 def Insert_Element_v16f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002757 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002758 >;
2759}
Tom Stellard75aadc22012-12-11 21:25:42 +00002760
Matt Arsenault382d9452016-01-26 04:49:22 +00002761// FIXME: Why do only some of these type combinations for SReg and
2762// VReg?
2763// 32-bit bitcast
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002764def : BitConvert <i32, f32, VGPR_32>;
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002765def : BitConvert <f32, i32, VGPR_32>;
Matt Arsenault382d9452016-01-26 04:49:22 +00002766def : BitConvert <i32, f32, SReg_32>;
2767def : BitConvert <f32, i32, SReg_32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002768
Matt Arsenault382d9452016-01-26 04:49:22 +00002769// 64-bit bitcast
Tom Stellard7512c082013-07-12 18:14:56 +00002770def : BitConvert <i64, f64, VReg_64>;
Tom Stellard7512c082013-07-12 18:14:56 +00002771def : BitConvert <f64, i64, VReg_64>;
Tom Stellarded2f6142013-07-18 21:43:42 +00002772def : BitConvert <v2i32, v2f32, VReg_64>;
Matt Arsenault382d9452016-01-26 04:49:22 +00002773def : BitConvert <v2f32, v2i32, VReg_64>;
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00002774def : BitConvert <i64, v2i32, VReg_64>;
Matt Arsenault382d9452016-01-26 04:49:22 +00002775def : BitConvert <v2i32, i64, VReg_64>;
Matt Arsenault064c2062014-06-11 17:40:32 +00002776def : BitConvert <i64, v2f32, VReg_64>;
Matt Arsenault382d9452016-01-26 04:49:22 +00002777def : BitConvert <v2f32, i64, VReg_64>;
Tom Stellard8f307212015-12-15 17:11:17 +00002778def : BitConvert <f64, v2f32, VReg_64>;
Matt Arsenault382d9452016-01-26 04:49:22 +00002779def : BitConvert <v2f32, f64, VReg_64>;
Matt Arsenault2acc7a42014-06-11 19:31:13 +00002780def : BitConvert <f64, v2i32, VReg_64>;
Matt Arsenault382d9452016-01-26 04:49:22 +00002781def : BitConvert <v2i32, f64, VReg_64>;
Tom Stellard83747202013-07-18 21:43:53 +00002782def : BitConvert <v4i32, v4f32, VReg_128>;
Matt Arsenault382d9452016-01-26 04:49:22 +00002783def : BitConvert <v4f32, v4i32, VReg_128>;
Tom Stellard83747202013-07-18 21:43:53 +00002784
Matt Arsenault382d9452016-01-26 04:49:22 +00002785// 128-bit bitcast
Matt Arsenault61001bb2015-11-25 19:58:34 +00002786def : BitConvert <v2i64, v4i32, SReg_128>;
2787def : BitConvert <v4i32, v2i64, SReg_128>;
Tom Stellard8f307212015-12-15 17:11:17 +00002788def : BitConvert <v2f64, v4f32, VReg_128>;
Matt Arsenault61001bb2015-11-25 19:58:34 +00002789def : BitConvert <v2f64, v4i32, VReg_128>;
Tom Stellard8f307212015-12-15 17:11:17 +00002790def : BitConvert <v4f32, v2f64, VReg_128>;
Matt Arsenault61001bb2015-11-25 19:58:34 +00002791def : BitConvert <v4i32, v2f64, VReg_128>;
Matt Arsenaulte57206d2016-05-25 18:07:36 +00002792def : BitConvert <v2i64, v2f64, VReg_128>;
2793def : BitConvert <v2f64, v2i64, VReg_128>;
Matt Arsenault61001bb2015-11-25 19:58:34 +00002794
Matt Arsenault382d9452016-01-26 04:49:22 +00002795// 256-bit bitcast
Tom Stellard967bf582014-02-13 23:34:15 +00002796def : BitConvert <v8i32, v8f32, SReg_256>;
Matt Arsenault382d9452016-01-26 04:49:22 +00002797def : BitConvert <v8f32, v8i32, SReg_256>;
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002798def : BitConvert <v8i32, v8f32, VReg_256>;
2799def : BitConvert <v8f32, v8i32, VReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002800
Matt Arsenault382d9452016-01-26 04:49:22 +00002801// 512-bit bitcast
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002802def : BitConvert <v16i32, v16f32, VReg_512>;
2803def : BitConvert <v16f32, v16i32, VReg_512>;
2804
Christian Konig8dbe6f62013-02-21 15:17:27 +00002805/********** =================== **********/
2806/********** Src & Dst modifiers **********/
2807/********** =================== **********/
2808
2809def : Pat <
Matt Arsenault1cffa4c2014-11-13 19:49:04 +00002810 (AMDGPUclamp (VOP3Mods0Clamp f32:$src0, i32:$src0_modifiers, i32:$omod),
2811 (f32 FP_ZERO), (f32 FP_ONE)),
2812 (V_ADD_F32_e64 $src0_modifiers, $src0, 0, 0, 1, $omod)
Christian Konig8dbe6f62013-02-21 15:17:27 +00002813>;
2814
Michel Danzer624b02a2014-02-04 07:12:38 +00002815/********** ================================ **********/
2816/********** Floating point absolute/negative **********/
2817/********** ================================ **********/
2818
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002819// Prevent expanding both fneg and fabs.
Michel Danzer624b02a2014-02-04 07:12:38 +00002820
Michel Danzer624b02a2014-02-04 07:12:38 +00002821def : Pat <
2822 (fneg (fabs f32:$src)),
Matt Arsenault382d9452016-01-26 04:49:22 +00002823 (S_OR_B32 $src, 0x80000000) // Set sign bit
Michel Danzer624b02a2014-02-04 07:12:38 +00002824>;
2825
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002826// FIXME: Should use S_OR_B32
Matt Arsenault13623d02014-08-15 18:42:18 +00002827def : Pat <
2828 (fneg (fabs f64:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002829 (REG_SEQUENCE VReg_64,
2830 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2831 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002832 (V_OR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002833 (V_MOV_B32_e32 0x80000000)), // Set sign bit.
2834 sub1)
Matt Arsenault13623d02014-08-15 18:42:18 +00002835>;
2836
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002837def : Pat <
2838 (fabs f32:$src),
2839 (V_AND_B32_e32 $src, (V_MOV_B32_e32 0x7fffffff))
2840>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00002841
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002842def : Pat <
2843 (fneg f32:$src),
2844 (V_XOR_B32_e32 $src, (V_MOV_B32_e32 0x80000000))
2845>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00002846
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002847def : Pat <
2848 (fabs f64:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002849 (REG_SEQUENCE VReg_64,
2850 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2851 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002852 (V_AND_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002853 (V_MOV_B32_e32 0x7fffffff)), // Set sign bit.
2854 sub1)
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002855>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00002856
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002857def : Pat <
2858 (fneg f64:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002859 (REG_SEQUENCE VReg_64,
2860 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2861 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002862 (V_XOR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002863 (V_MOV_B32_e32 0x80000000)),
2864 sub1)
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002865>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00002866
Christian Konigc756cb992013-02-16 11:28:22 +00002867/********** ================== **********/
2868/********** Immediate Patterns **********/
2869/********** ================== **********/
2870
2871def : Pat <
Tom Stellarddf94dc32013-08-14 23:24:24 +00002872 (SGPRImm<(i32 imm)>:$imm),
2873 (S_MOV_B32 imm:$imm)
2874>;
2875
2876def : Pat <
2877 (SGPRImm<(f32 fpimm)>:$imm),
Tom Stellardfb77f002015-01-13 22:59:41 +00002878 (S_MOV_B32 (f32 (bitcast_fpimm_to_i32 $imm)))
Tom Stellarddf94dc32013-08-14 23:24:24 +00002879>;
2880
2881def : Pat <
Christian Konigc756cb992013-02-16 11:28:22 +00002882 (i32 imm:$imm),
2883 (V_MOV_B32_e32 imm:$imm)
2884>;
2885
2886def : Pat <
2887 (f32 fpimm:$imm),
Tom Stellardfb77f002015-01-13 22:59:41 +00002888 (V_MOV_B32_e32 (f32 (bitcast_fpimm_to_i32 $imm)))
Christian Konigc756cb992013-02-16 11:28:22 +00002889>;
2890
2891def : Pat <
Christian Konigb559b072013-02-16 11:28:36 +00002892 (i64 InlineImm<i64>:$imm),
2893 (S_MOV_B64 InlineImm<i64>:$imm)
2894>;
2895
Matt Arsenaultbecd6562014-12-03 05:22:35 +00002896// XXX - Should this use a s_cmp to set SCC?
2897
2898// Set to sign-extended 64-bit value (true = -1, false = 0)
2899def : Pat <
2900 (i1 imm:$imm),
2901 (S_MOV_B64 (i64 (as_i64imm $imm)))
2902>;
2903
Matt Arsenault303011a2014-12-17 21:04:08 +00002904def : Pat <
2905 (f64 InlineFPImm<f64>:$imm),
Tom Stellardfb77f002015-01-13 22:59:41 +00002906 (S_MOV_B64 (f64 (bitcast_fpimm_to_i64 InlineFPImm<f64>:$imm)))
Matt Arsenault303011a2014-12-17 21:04:08 +00002907>;
2908
Tom Stellard75aadc22012-12-11 21:25:42 +00002909/********** ================== **********/
2910/********** Intrinsic Patterns **********/
2911/********** ================== **********/
2912
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002913def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002914
2915def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002916 (int_AMDGPU_cube v4f32:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002917 (REG_SEQUENCE VReg_128,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002918 (V_CUBETC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
2919 0 /* src1_modifiers */, (EXTRACT_SUBREG $src, sub1),
2920 0 /* src2_modifiers */, (EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002921 0 /* clamp */, 0 /* omod */), sub0,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002922 (V_CUBESC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
2923 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2924 0 /* src2_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002925 0 /* clamp */, 0 /* omod */), sub1,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002926 (V_CUBEMA_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
2927 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2928 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002929 0 /* clamp */, 0 /* omod */), sub2,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002930 (V_CUBEID_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
2931 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2932 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002933 0 /* clamp */, 0 /* omod */), sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +00002934>;
2935
Michel Danzer0cc991e2013-02-22 11:22:58 +00002936def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002937 (i32 (sext i1:$src0)),
2938 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0)
Michel Danzer0cc991e2013-02-22 11:22:58 +00002939>;
2940
Tom Stellardf16d38c2014-02-13 23:34:13 +00002941class Ext32Pat <SDNode ext> : Pat <
2942 (i32 (ext i1:$src0)),
Michel Danzer5d26fdf2014-02-05 09:48:05 +00002943 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src0)
2944>;
2945
Tom Stellardf16d38c2014-02-13 23:34:13 +00002946def : Ext32Pat <zext>;
2947def : Ext32Pat <anyext>;
2948
Matt Arsenault382d9452016-01-26 04:49:22 +00002949// Offset in an 32-bit VGPR
Christian Konig7a14a472013-03-18 11:34:00 +00002950def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002951 (SIload_constant v4i32:$sbase, i32:$voff),
Tom Stellardc229baa2015-03-10 16:16:49 +00002952 (BUFFER_LOAD_DWORD_OFFEN $voff, $sbase, 0, 0, 0, 0, 0)
Christian Konig7a14a472013-03-18 11:34:00 +00002953>;
2954
Michel Danzer8caa9042013-04-10 17:17:56 +00002955// The multiplication scales from [0,1] to the unsigned integer range
2956def : Pat <
2957 (AMDGPUurecip i32:$src0),
2958 (V_CVT_U32_F32_e32
2959 (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1,
2960 (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0))))
2961>;
2962
Tom Stellard0289ff42014-05-16 20:56:44 +00002963//===----------------------------------------------------------------------===//
2964// VOP3 Patterns
2965//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002966
Matt Arsenaulteb260202014-05-22 18:00:15 +00002967def : IMad24Pat<V_MAD_I32_I24>;
2968def : UMad24Pat<V_MAD_U32_U24>;
2969
Matt Arsenault7d858d82014-11-02 23:46:54 +00002970defm : BFIPatterns <V_BFI_B32, S_MOV_B32, SReg_64>;
Tom Stellard0289ff42014-05-16 20:56:44 +00002971def : ROTRPattern <V_ALIGNBIT_B32>;
2972
Tom Stellard556d9aa2013-06-03 17:39:37 +00002973//===----------------------------------------------------------------------===//
2974// MUBUF Patterns
2975//===----------------------------------------------------------------------===//
2976
Jan Vesely43b7b5b2016-04-07 19:23:11 +00002977class MUBUFLoad_Pattern <MUBUF Instr_ADDR64, ValueType vt,
2978 PatFrag constant_ld> : Pat <
Tom Stellard1f9939f2015-02-27 14:59:41 +00002979 (vt (constant_ld (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset,
2980 i16:$offset, i1:$glc, i1:$slc, i1:$tfe))),
Tom Stellardc229baa2015-03-10 16:16:49 +00002981 (Instr_ADDR64 $vaddr, $srsrc, $soffset, $offset, $glc, $slc, $tfe)
Tom Stellard07a10a32013-06-03 17:39:43 +00002982 >;
Jan Vesely43b7b5b2016-04-07 19:23:11 +00002983
2984multiclass MUBUFLoad_Atomic_Pattern <MUBUF Instr_ADDR64, MUBUF Instr_OFFSET,
2985 ValueType vt, PatFrag atomic_ld> {
2986 def : Pat <
2987 (vt (atomic_ld (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset,
2988 i16:$offset, i1:$slc))),
2989 (Instr_ADDR64 $vaddr, $srsrc, $soffset, $offset, 1, $slc, 0)
2990 >;
2991
2992 def : Pat <
2993 (vt (atomic_ld (MUBUFOffsetNoGLC v4i32:$rsrc, i32:$soffset, i16:$offset))),
2994 (Instr_OFFSET $rsrc, $soffset, (as_i16imm $offset), 1, 0, 0)
2995 >;
Tom Stellard07a10a32013-06-03 17:39:43 +00002996}
2997
Marek Olsak5df00d62014-12-07 12:18:57 +00002998let Predicates = [isSICI] in {
Jan Vesely43b7b5b2016-04-07 19:23:11 +00002999def : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_ADDR64, i32, sextloadi8_constant>;
3000def : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32, az_extloadi8_constant>;
3001def : MUBUFLoad_Pattern <BUFFER_LOAD_SSHORT_ADDR64, i32, sextloadi16_constant>;
3002def : MUBUFLoad_Pattern <BUFFER_LOAD_USHORT_ADDR64, i32, az_extloadi16_constant>;
3003
3004defm : MUBUFLoad_Atomic_Pattern <BUFFER_LOAD_DWORD_ADDR64, BUFFER_LOAD_DWORD_OFFSET, i32, mubuf_load_atomic>;
3005defm : MUBUFLoad_Atomic_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, BUFFER_LOAD_DWORDX2_OFFSET, i64, mubuf_load_atomic>;
Marek Olsak5df00d62014-12-07 12:18:57 +00003006} // End Predicates = [isSICI]
Tom Stellardb02094e2014-07-21 15:45:01 +00003007
3008class MUBUFScratchLoadPat <MUBUF Instr, ValueType vt, PatFrag ld> : Pat <
3009 (vt (ld (MUBUFScratch v4i32:$srsrc, i32:$vaddr,
3010 i32:$soffset, u16imm:$offset))),
Tom Stellardc229baa2015-03-10 16:16:49 +00003011 (Instr $vaddr, $srsrc, $soffset, $offset, 0, 0, 0)
Tom Stellardb02094e2014-07-21 15:45:01 +00003012>;
3013
3014def : MUBUFScratchLoadPat <BUFFER_LOAD_SBYTE_OFFEN, i32, sextloadi8_private>;
3015def : MUBUFScratchLoadPat <BUFFER_LOAD_UBYTE_OFFEN, i32, extloadi8_private>;
3016def : MUBUFScratchLoadPat <BUFFER_LOAD_SSHORT_OFFEN, i32, sextloadi16_private>;
3017def : MUBUFScratchLoadPat <BUFFER_LOAD_USHORT_OFFEN, i32, extloadi16_private>;
3018def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORD_OFFEN, i32, load_private>;
3019def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX2_OFFEN, v2i32, load_private>;
3020def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX4_OFFEN, v4i32, load_private>;
Tom Stellard07a10a32013-06-03 17:39:43 +00003021
Michel Danzer13736222014-01-27 07:20:51 +00003022// BUFFER_LOAD_DWORD*, addr64=0
3023multiclass MUBUF_Load_Dword <ValueType vt, MUBUF offset, MUBUF offen, MUBUF idxen,
3024 MUBUF bothen> {
3025
3026 def : Pat <
Tom Stellard8e44d942014-07-21 15:44:55 +00003027 (vt (int_SI_buffer_load_dword v4i32:$rsrc, (i32 imm), i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00003028 imm:$offset, 0, 0, imm:$glc, imm:$slc,
3029 imm:$tfe)),
Tom Stellard49282c92015-02-27 14:59:44 +00003030 (offset $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc),
Michel Danzer13736222014-01-27 07:20:51 +00003031 (as_i1imm $slc), (as_i1imm $tfe))
3032 >;
3033
3034 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00003035 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Tom Stellardb02094e2014-07-21 15:45:01 +00003036 imm:$offset, 1, 0, imm:$glc, imm:$slc,
Michel Danzer13736222014-01-27 07:20:51 +00003037 imm:$tfe)),
Tom Stellardc229baa2015-03-10 16:16:49 +00003038 (offen $vaddr, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc),
Michel Danzer13736222014-01-27 07:20:51 +00003039 (as_i1imm $tfe))
3040 >;
3041
3042 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00003043 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00003044 imm:$offset, 0, 1, imm:$glc, imm:$slc,
3045 imm:$tfe)),
Tom Stellardc229baa2015-03-10 16:16:49 +00003046 (idxen $vaddr, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc),
Michel Danzer13736222014-01-27 07:20:51 +00003047 (as_i1imm $slc), (as_i1imm $tfe))
3048 >;
3049
3050 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00003051 (vt (int_SI_buffer_load_dword v4i32:$rsrc, v2i32:$vaddr, i32:$soffset,
Matt Arsenaultcaa12882015-02-18 02:04:38 +00003052 imm:$offset, 1, 1, imm:$glc, imm:$slc,
Michel Danzer13736222014-01-27 07:20:51 +00003053 imm:$tfe)),
Tom Stellardc229baa2015-03-10 16:16:49 +00003054 (bothen $vaddr, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc),
Michel Danzer13736222014-01-27 07:20:51 +00003055 (as_i1imm $tfe))
3056 >;
3057}
3058
3059defm : MUBUF_Load_Dword <i32, BUFFER_LOAD_DWORD_OFFSET, BUFFER_LOAD_DWORD_OFFEN,
3060 BUFFER_LOAD_DWORD_IDXEN, BUFFER_LOAD_DWORD_BOTHEN>;
3061defm : MUBUF_Load_Dword <v2i32, BUFFER_LOAD_DWORDX2_OFFSET, BUFFER_LOAD_DWORDX2_OFFEN,
3062 BUFFER_LOAD_DWORDX2_IDXEN, BUFFER_LOAD_DWORDX2_BOTHEN>;
3063defm : MUBUF_Load_Dword <v4i32, BUFFER_LOAD_DWORDX4_OFFSET, BUFFER_LOAD_DWORDX4_OFFEN,
3064 BUFFER_LOAD_DWORDX4_IDXEN, BUFFER_LOAD_DWORDX4_BOTHEN>;
3065
Jan Vesely43b7b5b2016-04-07 19:23:11 +00003066multiclass MUBUFStore_Atomic_Pattern <MUBUF Instr_ADDR64, MUBUF Instr_OFFSET,
3067 ValueType vt, PatFrag atomic_st> {
3068 // Store follows atomic op convention so address is forst
3069 def : Pat <
3070 (atomic_st (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset,
3071 i16:$offset, i1:$slc), vt:$val),
3072 (Instr_ADDR64 $val, $vaddr, $srsrc, $soffset, $offset, 1, $slc, 0)
3073 >;
3074
3075 def : Pat <
3076 (atomic_st (MUBUFOffsetNoGLC v4i32:$rsrc, i32:$soffset, i16:$offset), vt:$val),
3077 (Instr_OFFSET $val, $rsrc, $soffset, (as_i16imm $offset), 1, 0, 0)
3078 >;
3079}
3080let Predicates = [isSICI] in {
3081defm : MUBUFStore_Atomic_Pattern <BUFFER_STORE_DWORD_ADDR64, BUFFER_STORE_DWORD_OFFSET, i32, global_store_atomic>;
3082defm : MUBUFStore_Atomic_Pattern <BUFFER_STORE_DWORDX2_ADDR64, BUFFER_STORE_DWORDX2_OFFSET, i64, global_store_atomic>;
3083} // End Predicates = [isSICI]
3084
Tom Stellardb02094e2014-07-21 15:45:01 +00003085class MUBUFScratchStorePat <MUBUF Instr, ValueType vt, PatFrag st> : Pat <
Tom Stellardddea4862014-08-11 22:18:14 +00003086 (st vt:$value, (MUBUFScratch v4i32:$srsrc, i32:$vaddr, i32:$soffset,
3087 u16imm:$offset)),
Tom Stellardc229baa2015-03-10 16:16:49 +00003088 (Instr $value, $vaddr, $srsrc, $soffset, $offset, 0, 0, 0)
Tom Stellardb02094e2014-07-21 15:45:01 +00003089>;
3090
Tom Stellardddea4862014-08-11 22:18:14 +00003091def : MUBUFScratchStorePat <BUFFER_STORE_BYTE_OFFEN, i32, truncstorei8_private>;
3092def : MUBUFScratchStorePat <BUFFER_STORE_SHORT_OFFEN, i32, truncstorei16_private>;
3093def : MUBUFScratchStorePat <BUFFER_STORE_DWORD_OFFEN, i32, store_private>;
3094def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX2_OFFEN, v2i32, store_private>;
3095def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX4_OFFEN, v4i32, store_private>;
Tom Stellardb02094e2014-07-21 15:45:01 +00003096
Tom Stellardafcf12f2013-09-12 02:55:14 +00003097//===----------------------------------------------------------------------===//
3098// MTBUF Patterns
3099//===----------------------------------------------------------------------===//
3100
3101// TBUFFER_STORE_FORMAT_*, addr64=0
3102class MTBUF_StoreResource <ValueType vt, int num_channels, MTBUF opcode> : Pat<
Tom Stellard868fd922014-04-17 21:00:11 +00003103 (SItbuffer_store v4i32:$rsrc, vt:$vdata, num_channels, i32:$vaddr,
Tom Stellardafcf12f2013-09-12 02:55:14 +00003104 i32:$soffset, imm:$inst_offset, imm:$dfmt,
3105 imm:$nfmt, imm:$offen, imm:$idxen,
3106 imm:$glc, imm:$slc, imm:$tfe),
3107 (opcode
3108 $vdata, (as_i16imm $inst_offset), (as_i1imm $offen), (as_i1imm $idxen),
3109 (as_i1imm $glc), 0, (as_i8imm $dfmt), (as_i8imm $nfmt), $vaddr, $rsrc,
3110 (as_i1imm $slc), (as_i1imm $tfe), $soffset)
3111>;
3112
3113def : MTBUF_StoreResource <i32, 1, TBUFFER_STORE_FORMAT_X>;
3114def : MTBUF_StoreResource <v2i32, 2, TBUFFER_STORE_FORMAT_XY>;
3115def : MTBUF_StoreResource <v4i32, 3, TBUFFER_STORE_FORMAT_XYZ>;
3116def : MTBUF_StoreResource <v4i32, 4, TBUFFER_STORE_FORMAT_XYZW>;
3117
Christian Konig2989ffc2013-03-18 11:34:16 +00003118/********** ====================== **********/
3119/********** Indirect adressing **********/
3120/********** ====================== **********/
3121
Matt Arsenault28419272015-10-07 00:42:51 +00003122multiclass SI_INDIRECT_Pattern <ValueType vt, ValueType eltvt, string VecSize> {
Matt Arsenault1322b6f2016-07-09 01:13:56 +00003123 // Extract with offset
Christian Konig2989ffc2013-03-18 11:34:16 +00003124 def : Pat<
Nicolai Haehnle7968c342016-07-12 08:12:16 +00003125 (eltvt (extractelt vt:$src, (MOVRELOffset i32:$idx, (i32 imm:$offset)))),
Matt Arsenault1322b6f2016-07-09 01:13:56 +00003126 (!cast<Instruction>("SI_INDIRECT_SRC_"#VecSize) $src, $idx, imm:$offset)
Christian Konig2989ffc2013-03-18 11:34:16 +00003127 >;
3128
Matt Arsenault1322b6f2016-07-09 01:13:56 +00003129 // Insert with offset
Christian Konig2989ffc2013-03-18 11:34:16 +00003130 def : Pat<
Nicolai Haehnle7968c342016-07-12 08:12:16 +00003131 (insertelt vt:$src, eltvt:$val, (MOVRELOffset i32:$idx, (i32 imm:$offset))),
Matt Arsenault1322b6f2016-07-09 01:13:56 +00003132 (!cast<Instruction>("SI_INDIRECT_DST_"#VecSize) $src, $idx, imm:$offset, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00003133 >;
3134}
3135
Matt Arsenault28419272015-10-07 00:42:51 +00003136defm : SI_INDIRECT_Pattern <v2f32, f32, "V2">;
3137defm : SI_INDIRECT_Pattern <v4f32, f32, "V4">;
3138defm : SI_INDIRECT_Pattern <v8f32, f32, "V8">;
3139defm : SI_INDIRECT_Pattern <v16f32, f32, "V16">;
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00003140
Matt Arsenault28419272015-10-07 00:42:51 +00003141defm : SI_INDIRECT_Pattern <v2i32, i32, "V2">;
3142defm : SI_INDIRECT_Pattern <v4i32, i32, "V4">;
3143defm : SI_INDIRECT_Pattern <v8i32, i32, "V8">;
3144defm : SI_INDIRECT_Pattern <v16i32, i32, "V16">;
Christian Konig2989ffc2013-03-18 11:34:16 +00003145
Tom Stellard81d871d2013-11-13 23:36:50 +00003146//===----------------------------------------------------------------------===//
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003147// Conversion Patterns
3148//===----------------------------------------------------------------------===//
3149
3150def : Pat<(i32 (sext_inreg i32:$src, i1)),
3151 (S_BFE_I32 i32:$src, 65536)>; // 0 | 1 << 16
3152
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003153// Handle sext_inreg in i64
3154def : Pat <
3155 (i64 (sext_inreg i64:$src, i1)),
Matt Arsenault94812212014-11-14 18:18:16 +00003156 (S_BFE_I64 i64:$src, 0x10000) // 0 | 1 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003157>;
3158
3159def : Pat <
3160 (i64 (sext_inreg i64:$src, i8)),
Matt Arsenault94812212014-11-14 18:18:16 +00003161 (S_BFE_I64 i64:$src, 0x80000) // 0 | 8 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003162>;
3163
3164def : Pat <
3165 (i64 (sext_inreg i64:$src, i16)),
Matt Arsenault94812212014-11-14 18:18:16 +00003166 (S_BFE_I64 i64:$src, 0x100000) // 0 | 16 << 16
3167>;
3168
3169def : Pat <
3170 (i64 (sext_inreg i64:$src, i32)),
3171 (S_BFE_I64 i64:$src, 0x200000) // 0 | 32 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003172>;
3173
Matt Arsenaultc6b69a92016-07-26 23:06:33 +00003174def : Pat <
3175 (i64 (zext i32:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003176 (REG_SEQUENCE SReg_64, $src, sub0, (S_MOV_B32 0), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003177>;
3178
Matt Arsenaultc6b69a92016-07-26 23:06:33 +00003179def : Pat <
3180 (i64 (anyext i32:$src)),
3181 (REG_SEQUENCE SReg_64, $src, sub0, (i32 (IMPLICIT_DEF)), sub1)
3182>;
3183
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003184class ZExt_i64_i1_Pat <SDNode ext> : Pat <
3185 (i64 (ext i1:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003186 (REG_SEQUENCE VReg_64,
3187 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src), sub0,
3188 (S_MOV_B32 0), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003189>;
3190
3191
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003192def : ZExt_i64_i1_Pat<zext>;
3193def : ZExt_i64_i1_Pat<anyext>;
3194
Tom Stellardbc4497b2016-02-12 23:45:29 +00003195// FIXME: We need to use COPY_TO_REGCLASS to work-around the fact that
3196// REG_SEQUENCE patterns don't support instructions with multiple outputs.
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003197def : Pat <
3198 (i64 (sext i32:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003199 (REG_SEQUENCE SReg_64, $src, sub0,
Artem Tamazov38e496b2016-04-29 17:04:50 +00003200 (i32 (COPY_TO_REGCLASS (S_ASHR_I32 $src, 31), SReg_32_XM0)), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003201>;
3202
3203def : Pat <
3204 (i64 (sext i1:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003205 (REG_SEQUENCE VReg_64,
3206 (V_CNDMASK_B32_e64 0, -1, $src), sub0,
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003207 (V_CNDMASK_B32_e64 0, -1, $src), sub1)
3208>;
3209
Matt Arsenault7fb961f2016-07-22 17:01:21 +00003210class FPToI1Pat<Instruction Inst, int KOne, ValueType vt, SDPatternOperator fp_to_int> : Pat <
3211 (i1 (fp_to_int (vt (VOP3Mods vt:$src0, i32:$src0_modifiers)))),
3212 (i1 (Inst 0, KOne, $src0_modifiers, $src0, DSTCLAMP.NONE, DSTOMOD.NONE))
3213>;
3214
3215def : FPToI1Pat<V_CMP_EQ_F32_e64, CONST.FP32_ONE, f32, fp_to_uint>;
3216def : FPToI1Pat<V_CMP_EQ_F32_e64, CONST.FP32_NEG_ONE, f32, fp_to_sint>;
3217def : FPToI1Pat<V_CMP_EQ_F64_e64, CONST.FP64_ONE, f64, fp_to_uint>;
3218def : FPToI1Pat<V_CMP_EQ_F64_e64, CONST.FP64_NEG_ONE, f64, fp_to_sint>;
3219
Matt Arsenaultbecd6562014-12-03 05:22:35 +00003220// If we need to perform a logical operation on i1 values, we need to
3221// use vector comparisons since there is only one SCC register. Vector
3222// comparisions still write to a pair of SGPRs, so treat these as
3223// 64-bit comparisons. When legalizing SGPR copies, instructions
3224// resulting in the copies from SCC to these instructions will be
3225// moved to the VALU.
3226def : Pat <
3227 (i1 (and i1:$src0, i1:$src1)),
3228 (S_AND_B64 $src0, $src1)
3229>;
3230
3231def : Pat <
3232 (i1 (or i1:$src0, i1:$src1)),
3233 (S_OR_B64 $src0, $src1)
3234>;
3235
3236def : Pat <
3237 (i1 (xor i1:$src0, i1:$src1)),
3238 (S_XOR_B64 $src0, $src1)
3239>;
3240
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +00003241def : Pat <
3242 (f32 (sint_to_fp i1:$src)),
3243 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_NEG_ONE, $src)
3244>;
3245
3246def : Pat <
3247 (f32 (uint_to_fp i1:$src)),
3248 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_ONE, $src)
3249>;
3250
3251def : Pat <
3252 (f64 (sint_to_fp i1:$src)),
Matt Arsenaultbecd6562014-12-03 05:22:35 +00003253 (V_CVT_F64_I32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src))
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +00003254>;
3255
3256def : Pat <
3257 (f64 (uint_to_fp i1:$src)),
3258 (V_CVT_F64_U32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src))
3259>;
3260
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003261//===----------------------------------------------------------------------===//
Tom Stellardfb961692013-10-23 00:44:19 +00003262// Miscellaneous Patterns
3263//===----------------------------------------------------------------------===//
3264
3265def : Pat <
Tom Stellard81d871d2013-11-13 23:36:50 +00003266 (i32 (trunc i64:$a)),
3267 (EXTRACT_SUBREG $a, sub0)
3268>;
3269
Michel Danzerbf1a6412014-01-28 03:01:16 +00003270def : Pat <
3271 (i1 (trunc i32:$a)),
Marek Olsakf924dd62015-10-29 15:05:03 +00003272 (V_CMP_EQ_I32_e64 (S_AND_B32 (i32 1), $a), 1)
Michel Danzerbf1a6412014-01-28 03:01:16 +00003273>;
3274
Matt Arsenaulte306a322014-10-21 16:25:08 +00003275def : Pat <
Matt Arsenaultabd271b2015-02-05 06:05:13 +00003276 (i1 (trunc i64:$a)),
Marek Olsakf924dd62015-10-29 15:05:03 +00003277 (V_CMP_EQ_I32_e64 (S_AND_B32 (i32 1),
Matt Arsenaultabd271b2015-02-05 06:05:13 +00003278 (EXTRACT_SUBREG $a, sub0)), 1)
3279>;
3280
3281def : Pat <
Matt Arsenaulte306a322014-10-21 16:25:08 +00003282 (i32 (bswap i32:$a)),
3283 (V_BFI_B32 (S_MOV_B32 0x00ff00ff),
3284 (V_ALIGNBIT_B32 $a, $a, 24),
3285 (V_ALIGNBIT_B32 $a, $a, 8))
3286>;
3287
Matt Arsenault477b17822014-12-12 02:30:29 +00003288def : Pat <
3289 (f32 (select i1:$src2, f32:$src1, f32:$src0)),
3290 (V_CNDMASK_B32_e64 $src0, $src1, $src2)
3291>;
3292
Marek Olsak63a7b082015-03-24 13:40:21 +00003293multiclass BFMPatterns <ValueType vt, InstSI BFM, InstSI MOV> {
3294 def : Pat <
3295 (vt (shl (vt (add (vt (shl 1, vt:$a)), -1)), vt:$b)),
3296 (BFM $a, $b)
3297 >;
3298
3299 def : Pat <
3300 (vt (add (vt (shl 1, vt:$a)), -1)),
3301 (BFM $a, (MOV 0))
3302 >;
3303}
3304
3305defm : BFMPatterns <i32, S_BFM_B32, S_MOV_B32>;
3306// FIXME: defm : BFMPatterns <i64, S_BFM_B64, S_MOV_B64>;
3307
Marek Olsak949f5da2015-03-24 13:40:34 +00003308def : BFEPattern <V_BFE_U32, S_MOV_B32>;
3309
Matt Arsenault61738cb2016-02-27 08:53:46 +00003310let Predicates = [isSICI] in {
3311def : Pat <
3312 (i64 (readcyclecounter)),
3313 (S_MEMTIME)
3314>;
3315}
3316
Matt Arsenault9cd90712016-04-14 01:42:16 +00003317def : Pat<
3318 (fcanonicalize f32:$src),
3319 (V_MUL_F32_e64 0, CONST.FP32_ONE, 0, $src, 0, 0)
3320>;
3321
3322def : Pat<
3323 (fcanonicalize f64:$src),
3324 (V_MUL_F64 0, CONST.FP64_ONE, 0, $src, 0, 0)
3325>;
3326
Marek Olsak43650e42015-03-24 13:40:08 +00003327//===----------------------------------------------------------------------===//
3328// Fract Patterns
3329//===----------------------------------------------------------------------===//
3330
Marek Olsak7d777282015-03-24 13:40:15 +00003331let Predicates = [isSI] in {
3332
3333// V_FRACT is buggy on SI, so the F32 version is never used and (x-floor(x)) is
3334// used instead. However, SI doesn't have V_FLOOR_F64, so the most efficient
3335// way to implement it is using V_FRACT_F64.
3336// The workaround for the V_FRACT bug is:
3337// fract(x) = isnan(x) ? x : min(V_FRACT(x), 0.99999999999999999)
3338
Marek Olsak7d777282015-03-24 13:40:15 +00003339// Convert floor(x) to (x - fract(x))
3340def : Pat <
3341 (f64 (ffloor (f64 (VOP3Mods f64:$x, i32:$mods)))),
3342 (V_ADD_F64
3343 $mods,
3344 $x,
3345 SRCMODS.NEG,
3346 (V_CNDMASK_B64_PSEUDO
Marek Olsak7d777282015-03-24 13:40:15 +00003347 (V_MIN_F64
3348 SRCMODS.NONE,
3349 (V_FRACT_F64_e64 $mods, $x, DSTCLAMP.NONE, DSTOMOD.NONE),
3350 SRCMODS.NONE,
3351 (V_MOV_B64_PSEUDO 0x3fefffffffffffff),
3352 DSTCLAMP.NONE, DSTOMOD.NONE),
Marek Olsak1354b872015-07-27 11:37:42 +00003353 $x,
Marek Olsak7d777282015-03-24 13:40:15 +00003354 (V_CMP_CLASS_F64_e64 SRCMODS.NONE, $x, 3/*NaN*/)),
3355 DSTCLAMP.NONE, DSTOMOD.NONE)
3356>;
3357
3358} // End Predicates = [isSI]
3359
Tom Stellardfb961692013-10-23 00:44:19 +00003360//============================================================================//
Tom Stellardeac65dd2013-05-03 17:21:20 +00003361// Miscellaneous Optimization Patterns
3362//============================================================================//
3363
Matt Arsenault49dd4282014-09-15 17:15:02 +00003364def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e64>;
Tom Stellardeac65dd2013-05-03 17:21:20 +00003365
Matt Arsenaultc89f2912016-03-07 21:54:48 +00003366def : IntMed3Pat<V_MED3_I32, smax, smax_oneuse, smin_oneuse>;
3367def : IntMed3Pat<V_MED3_U32, umax, umax_oneuse, umin_oneuse>;
3368
Tom Stellard245c15f2015-05-26 15:55:52 +00003369//============================================================================//
3370// Assembler aliases
3371//============================================================================//
3372
3373def : MnemonicAlias<"v_add_u32", "v_add_i32">;
3374def : MnemonicAlias<"v_sub_u32", "v_sub_i32">;
3375def : MnemonicAlias<"v_subrev_u32", "v_subrev_i32">;
3376
Marek Olsak5df00d62014-12-07 12:18:57 +00003377} // End isGCN predicate