blob: 7b0c6eaad0ed35df0aaed5e3a7ce18d6b028f077 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
Michel Danzere9bb18b2013-02-14 19:03:25 +000014class InterpSlots {
15int P0 = 2;
16int P10 = 0;
17int P20 = 1;
18}
19def INTERP : InterpSlots;
20
21def InterpSlot : Operand<i32> {
22 let PrintMethod = "printInterpSlot";
23}
24
Michel Danzer6064f572014-01-27 07:20:44 +000025def SendMsgImm : Operand<i32> {
26 let PrintMethod = "printSendMsg";
27}
28
Eric Christopher7792e322015-01-30 23:24:40 +000029def isGCN : Predicate<"Subtarget->getGeneration() "
Tom Stellardd7e6f132015-04-08 01:09:26 +000030 ">= AMDGPUSubtarget::SOUTHERN_ISLANDS">,
31 AssemblerPredicate<"FeatureGCN">;
Marek Olsak7d777282015-03-24 13:40:15 +000032def isSI : Predicate<"Subtarget->getGeneration() "
Matt Arsenaultd6adfb42015-09-24 19:52:21 +000033 "== AMDGPUSubtarget::SOUTHERN_ISLANDS">,
34 AssemblerPredicate<"FeatureSouthernIslands">;
35
Marek Olsak5df00d62014-12-07 12:18:57 +000036
Tom Stellardec87f842015-05-25 16:15:54 +000037def has16BankLDS : Predicate<"Subtarget->getLDSBankCount() == 16">;
38def has32BankLDS : Predicate<"Subtarget->getLDSBankCount() == 32">;
39
Tom Stellard9d7ddd52014-11-14 14:08:00 +000040def SWaitMatchClass : AsmOperandClass {
41 let Name = "SWaitCnt";
42 let RenderMethod = "addImmOperands";
43 let ParserMethod = "parseSWaitCntOps";
44}
45
46def WAIT_FLAG : InstFlag<"printWaitFlag"> {
47 let ParserMatchClass = SWaitMatchClass;
48}
Tom Stellard75aadc22012-12-11 21:25:42 +000049
Marek Olsak5df00d62014-12-07 12:18:57 +000050let SubtargetPredicate = isGCN in {
Tom Stellard0e70de52014-05-16 20:56:45 +000051
Tom Stellard8d6d4492014-04-22 16:33:57 +000052//===----------------------------------------------------------------------===//
Tom Stellard3a35d8f2014-10-01 14:44:45 +000053// EXP Instructions
54//===----------------------------------------------------------------------===//
55
56defm EXP : EXP_m;
57
58//===----------------------------------------------------------------------===//
Tom Stellard8d6d4492014-04-22 16:33:57 +000059// SMRD Instructions
60//===----------------------------------------------------------------------===//
61
Tom Stellard8d6d4492014-04-22 16:33:57 +000062// We are using the SGPR_32 and not the SReg_32 register class for 32-bit
63// SMRD instructions, because the SGPR_32 register class does not include M0
64// and writing to M0 from an SMRD instruction will hang the GPU.
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000065defm S_LOAD_DWORD : SMRD_Helper <smrd<0x00>, "s_load_dword", SReg_64, SGPR_32>;
66defm S_LOAD_DWORDX2 : SMRD_Helper <smrd<0x01>, "s_load_dwordx2", SReg_64, SReg_64>;
67defm S_LOAD_DWORDX4 : SMRD_Helper <smrd<0x02>, "s_load_dwordx4", SReg_64, SReg_128>;
68defm S_LOAD_DWORDX8 : SMRD_Helper <smrd<0x03>, "s_load_dwordx8", SReg_64, SReg_256>;
69defm S_LOAD_DWORDX16 : SMRD_Helper <smrd<0x04>, "s_load_dwordx16", SReg_64, SReg_512>;
Tom Stellard8d6d4492014-04-22 16:33:57 +000070
71defm S_BUFFER_LOAD_DWORD : SMRD_Helper <
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000072 smrd<0x08>, "s_buffer_load_dword", SReg_128, SGPR_32
Tom Stellard8d6d4492014-04-22 16:33:57 +000073>;
74
75defm S_BUFFER_LOAD_DWORDX2 : SMRD_Helper <
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000076 smrd<0x09>, "s_buffer_load_dwordx2", SReg_128, SReg_64
Tom Stellard8d6d4492014-04-22 16:33:57 +000077>;
78
79defm S_BUFFER_LOAD_DWORDX4 : SMRD_Helper <
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000080 smrd<0x0a>, "s_buffer_load_dwordx4", SReg_128, SReg_128
Tom Stellard8d6d4492014-04-22 16:33:57 +000081>;
82
83defm S_BUFFER_LOAD_DWORDX8 : SMRD_Helper <
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000084 smrd<0x0b>, "s_buffer_load_dwordx8", SReg_128, SReg_256
Tom Stellard8d6d4492014-04-22 16:33:57 +000085>;
86
87defm S_BUFFER_LOAD_DWORDX16 : SMRD_Helper <
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000088 smrd<0x0c>, "s_buffer_load_dwordx16", SReg_128, SReg_512
Tom Stellard8d6d4492014-04-22 16:33:57 +000089>;
90
Matt Arsenault61738cb2016-02-27 08:53:46 +000091let mayStore = ? in {
92// FIXME: mayStore = ? is a workaround for tablegen bug for different
93// inferred mayStore flags for the instruction pattern vs. standalone
94// Pat. Each considers the other contradictory.
95
96defm S_MEMTIME : SMRD_Special <smrd<0x1e, 0x24>, "s_memtime",
Valery Pykhtina4db2242016-03-10 13:06:08 +000097 (outs SReg_64:$sdst), ?, " $sdst", [(set i64:$sdst, (int_amdgcn_s_memtime))]
Matt Arsenault61738cb2016-02-27 08:53:46 +000098>;
99}
Matt Arsenaulte66621b2015-09-24 19:52:27 +0000100
101defm S_DCACHE_INV : SMRD_Inval <smrd<0x1f, 0x20>, "s_dcache_inv",
102 int_amdgcn_s_dcache_inv>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000103
104//===----------------------------------------------------------------------===//
105// SOP1 Instructions
106//===----------------------------------------------------------------------===//
107
Christian Konig76edd4f2013-02-26 17:52:29 +0000108let isMoveImm = 1 in {
Matthias Braune1a67412015-04-24 00:25:50 +0000109 let isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000110 defm S_MOV_B32 : SOP1_32 <sop1<0x03, 0x00>, "s_mov_b32", []>;
111 defm S_MOV_B64 : SOP1_64 <sop1<0x04, 0x01>, "s_mov_b64", []>;
Matt Arsenault382d9452016-01-26 04:49:22 +0000112 } // End isRematerializeable = 1
Marek Olsakb08604c2014-12-07 12:18:45 +0000113
114 let Uses = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000115 defm S_CMOV_B32 : SOP1_32 <sop1<0x05, 0x02>, "s_cmov_b32", []>;
116 defm S_CMOV_B64 : SOP1_64 <sop1<0x06, 0x03>, "s_cmov_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000117 } // End Uses = [SCC]
Christian Konig76edd4f2013-02-26 17:52:29 +0000118} // End isMoveImm = 1
119
Marek Olsakb08604c2014-12-07 12:18:45 +0000120let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000121 defm S_NOT_B32 : SOP1_32 <sop1<0x07, 0x04>, "s_not_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000122 [(set i32:$sdst, (not i32:$src0))]
Marek Olsakb08604c2014-12-07 12:18:45 +0000123 >;
Matt Arsenault2c335622014-04-09 07:16:16 +0000124
Marek Olsak5df00d62014-12-07 12:18:57 +0000125 defm S_NOT_B64 : SOP1_64 <sop1<0x08, 0x05>, "s_not_b64",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000126 [(set i64:$sdst, (not i64:$src0))]
Marek Olsakb08604c2014-12-07 12:18:45 +0000127 >;
Marek Olsak5df00d62014-12-07 12:18:57 +0000128 defm S_WQM_B32 : SOP1_32 <sop1<0x09, 0x06>, "s_wqm_b32", []>;
129 defm S_WQM_B64 : SOP1_64 <sop1<0x0a, 0x07>, "s_wqm_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000130} // End Defs = [SCC]
131
132
Marek Olsak5df00d62014-12-07 12:18:57 +0000133defm S_BREV_B32 : SOP1_32 <sop1<0x0b, 0x08>, "s_brev_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000134 [(set i32:$sdst, (bitreverse i32:$src0))]
Matt Arsenault43160e72014-06-18 17:13:57 +0000135>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000136defm S_BREV_B64 : SOP1_64 <sop1<0x0c, 0x09>, "s_brev_b64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000137
Marek Olsakb08604c2014-12-07 12:18:45 +0000138let Defs = [SCC] in {
Tom Stellardce449ad2015-02-18 16:08:11 +0000139 defm S_BCNT0_I32_B32 : SOP1_32 <sop1<0x0d, 0x0a>, "s_bcnt0_i32_b32", []>;
140 defm S_BCNT0_I32_B64 : SOP1_32_64 <sop1<0x0e, 0x0b>, "s_bcnt0_i32_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000141 defm S_BCNT1_I32_B32 : SOP1_32 <sop1<0x0f, 0x0c>, "s_bcnt1_i32_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000142 [(set i32:$sdst, (ctpop i32:$src0))]
Marek Olsakb08604c2014-12-07 12:18:45 +0000143 >;
Marek Olsak5df00d62014-12-07 12:18:57 +0000144 defm S_BCNT1_I32_B64 : SOP1_32_64 <sop1<0x10, 0x0d>, "s_bcnt1_i32_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000145} // End Defs = [SCC]
Matt Arsenault8333e432014-06-10 19:18:24 +0000146
Tom Stellardce449ad2015-02-18 16:08:11 +0000147defm S_FF0_I32_B32 : SOP1_32 <sop1<0x11, 0x0e>, "s_ff0_i32_b32", []>;
148defm S_FF0_I32_B64 : SOP1_32_64 <sop1<0x12, 0x0f>, "s_ff0_i32_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000149defm S_FF1_I32_B32 : SOP1_32 <sop1<0x13, 0x10>, "s_ff1_i32_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000150 [(set i32:$sdst, (cttz_zero_undef i32:$src0))]
Matt Arsenault295b86e2014-06-17 17:36:27 +0000151>;
Tom Stellardce449ad2015-02-18 16:08:11 +0000152defm S_FF1_I32_B64 : SOP1_32_64 <sop1<0x14, 0x11>, "s_ff1_i32_b64", []>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000153
Marek Olsak5df00d62014-12-07 12:18:57 +0000154defm S_FLBIT_I32_B32 : SOP1_32 <sop1<0x15, 0x12>, "s_flbit_i32_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000155 [(set i32:$sdst, (AMDGPUffbh_u32 i32:$src0))]
Matt Arsenault85796012014-06-17 17:36:24 +0000156>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000157
Tom Stellardce449ad2015-02-18 16:08:11 +0000158defm S_FLBIT_I32_B64 : SOP1_32_64 <sop1<0x16, 0x13>, "s_flbit_i32_b64", []>;
Marek Olsakd2af89d2015-03-04 17:33:45 +0000159defm S_FLBIT_I32 : SOP1_32 <sop1<0x17, 0x14>, "s_flbit_i32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000160 [(set i32:$sdst, (int_AMDGPU_flbit_i32 i32:$src0))]
Marek Olsakd2af89d2015-03-04 17:33:45 +0000161>;
Tom Stellardce449ad2015-02-18 16:08:11 +0000162defm S_FLBIT_I32_I64 : SOP1_32_64 <sop1<0x18, 0x15>, "s_flbit_i32_i64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000163defm S_SEXT_I32_I8 : SOP1_32 <sop1<0x19, 0x16>, "s_sext_i32_i8",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000164 [(set i32:$sdst, (sext_inreg i32:$src0, i8))]
Matt Arsenault27cc9582014-04-18 01:53:18 +0000165>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000166defm S_SEXT_I32_I16 : SOP1_32 <sop1<0x1a, 0x17>, "s_sext_i32_i16",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000167 [(set i32:$sdst, (sext_inreg i32:$src0, i16))]
Matt Arsenault27cc9582014-04-18 01:53:18 +0000168>;
Matt Arsenault5dbd5db2014-04-22 03:49:30 +0000169
Tom Stellardce449ad2015-02-18 16:08:11 +0000170defm S_BITSET0_B32 : SOP1_32 <sop1<0x1b, 0x18>, "s_bitset0_b32", []>;
Nikolay Haustov79af6b32016-03-14 11:17:19 +0000171defm S_BITSET0_B64 : SOP1_64_32 <sop1<0x1c, 0x19>, "s_bitset0_b64", []>;
Tom Stellardce449ad2015-02-18 16:08:11 +0000172defm S_BITSET1_B32 : SOP1_32 <sop1<0x1d, 0x1a>, "s_bitset1_b32", []>;
Nikolay Haustov79af6b32016-03-14 11:17:19 +0000173defm S_BITSET1_B64 : SOP1_64_32 <sop1<0x1e, 0x1b>, "s_bitset1_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000174defm S_GETPC_B64 : SOP1_64_0 <sop1<0x1f, 0x1c>, "s_getpc_b64", []>;
Nikolay Haustov8e3f0992016-03-09 10:56:19 +0000175defm S_SETPC_B64 : SOP1_1 <sop1<0x20, 0x1d>, "s_setpc_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000176defm S_SWAPPC_B64 : SOP1_64 <sop1<0x21, 0x1e>, "s_swappc_b64", []>;
Nikolay Haustov79af6b32016-03-14 11:17:19 +0000177defm S_RFE_B64 : SOP1_1 <sop1<0x22, 0x1f>, "s_rfe_b64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000178
Marek Olsakb08604c2014-12-07 12:18:45 +0000179let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC, SCC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000180
Marek Olsak5df00d62014-12-07 12:18:57 +0000181defm S_AND_SAVEEXEC_B64 : SOP1_64 <sop1<0x24, 0x20>, "s_and_saveexec_b64", []>;
182defm S_OR_SAVEEXEC_B64 : SOP1_64 <sop1<0x25, 0x21>, "s_or_saveexec_b64", []>;
183defm S_XOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x26, 0x22>, "s_xor_saveexec_b64", []>;
184defm S_ANDN2_SAVEEXEC_B64 : SOP1_64 <sop1<0x27, 0x23>, "s_andn2_saveexec_b64", []>;
185defm S_ORN2_SAVEEXEC_B64 : SOP1_64 <sop1<0x28, 0x24>, "s_orn2_saveexec_b64", []>;
186defm S_NAND_SAVEEXEC_B64 : SOP1_64 <sop1<0x29, 0x25>, "s_nand_saveexec_b64", []>;
187defm S_NOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x2a, 0x26>, "s_nor_saveexec_b64", []>;
188defm S_XNOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x2b, 0x27>, "s_xnor_saveexec_b64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000189
Marek Olsakb08604c2014-12-07 12:18:45 +0000190} // End hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC, SCC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000191
Marek Olsak5df00d62014-12-07 12:18:57 +0000192defm S_QUADMASK_B32 : SOP1_32 <sop1<0x2c, 0x28>, "s_quadmask_b32", []>;
193defm S_QUADMASK_B64 : SOP1_64 <sop1<0x2d, 0x29>, "s_quadmask_b64", []>;
Matt Arsenaultfc0ad422015-10-07 17:46:32 +0000194
195let Uses = [M0] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000196defm S_MOVRELS_B32 : SOP1_32 <sop1<0x2e, 0x2a>, "s_movrels_b32", []>;
197defm S_MOVRELS_B64 : SOP1_64 <sop1<0x2f, 0x2b>, "s_movrels_b64", []>;
198defm S_MOVRELD_B32 : SOP1_32 <sop1<0x30, 0x2c>, "s_movreld_b32", []>;
199defm S_MOVRELD_B64 : SOP1_64 <sop1<0x31, 0x2d>, "s_movreld_b64", []>;
Matt Arsenaultfc0ad422015-10-07 17:46:32 +0000200} // End Uses = [M0]
201
Tom Stellardce449ad2015-02-18 16:08:11 +0000202defm S_CBRANCH_JOIN : SOP1_1 <sop1<0x32, 0x2e>, "s_cbranch_join", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000203defm S_MOV_REGRD_B32 : SOP1_32 <sop1<0x33, 0x2f>, "s_mov_regrd_b32", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000204let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000205 defm S_ABS_I32 : SOP1_32 <sop1<0x34, 0x30>, "s_abs_i32", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000206} // End Defs = [SCC]
Marek Olsak5df00d62014-12-07 12:18:57 +0000207defm S_MOV_FED_B32 : SOP1_32 <sop1<0x35, 0x31>, "s_mov_fed_b32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000208
209//===----------------------------------------------------------------------===//
210// SOP2 Instructions
211//===----------------------------------------------------------------------===//
212
213let Defs = [SCC] in { // Carry out goes to SCC
214let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000215defm S_ADD_U32 : SOP2_32 <sop2<0x00>, "s_add_u32", []>;
216defm S_ADD_I32 : SOP2_32 <sop2<0x02>, "s_add_i32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000217 [(set i32:$sdst, (add SSrc_32:$src0, SSrc_32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000218>;
219} // End isCommutable = 1
220
Marek Olsak5df00d62014-12-07 12:18:57 +0000221defm S_SUB_U32 : SOP2_32 <sop2<0x01>, "s_sub_u32", []>;
222defm S_SUB_I32 : SOP2_32 <sop2<0x03>, "s_sub_i32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000223 [(set i32:$sdst, (sub SSrc_32:$src0, SSrc_32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000224>;
225
226let Uses = [SCC] in { // Carry in comes from SCC
227let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000228defm S_ADDC_U32 : SOP2_32 <sop2<0x04>, "s_addc_u32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000229 [(set i32:$sdst, (adde (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000230} // End isCommutable = 1
231
Marek Olsak5df00d62014-12-07 12:18:57 +0000232defm S_SUBB_U32 : SOP2_32 <sop2<0x05>, "s_subb_u32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000233 [(set i32:$sdst, (sube (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000234} // End Uses = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000235
Marek Olsak5df00d62014-12-07 12:18:57 +0000236defm S_MIN_I32 : SOP2_32 <sop2<0x06>, "s_min_i32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000237 [(set i32:$sdst, (smin i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000238>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000239defm S_MIN_U32 : SOP2_32 <sop2<0x07>, "s_min_u32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000240 [(set i32:$sdst, (umin i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000241>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000242defm S_MAX_I32 : SOP2_32 <sop2<0x08>, "s_max_i32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000243 [(set i32:$sdst, (smax i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000244>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000245defm S_MAX_U32 : SOP2_32 <sop2<0x09>, "s_max_u32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000246 [(set i32:$sdst, (umax i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000247>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000248} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000249
Tom Stellard8d6d4492014-04-22 16:33:57 +0000250
Marek Olsakb08604c2014-12-07 12:18:45 +0000251let Uses = [SCC] in {
Tom Stellardd7e6f132015-04-08 01:09:26 +0000252 defm S_CSELECT_B32 : SOP2_32 <sop2<0x0a>, "s_cselect_b32", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000253 defm S_CSELECT_B64 : SOP2_64 <sop2<0x0b>, "s_cselect_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000254} // End Uses = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000255
Marek Olsakb08604c2014-12-07 12:18:45 +0000256let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000257defm S_AND_B32 : SOP2_32 <sop2<0x0e, 0x0c>, "s_and_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000258 [(set i32:$sdst, (and i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000259>;
260
Marek Olsak5df00d62014-12-07 12:18:57 +0000261defm S_AND_B64 : SOP2_64 <sop2<0x0f, 0x0d>, "s_and_b64",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000262 [(set i64:$sdst, (and i64:$src0, i64:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000263>;
264
Marek Olsak5df00d62014-12-07 12:18:57 +0000265defm S_OR_B32 : SOP2_32 <sop2<0x10, 0x0e>, "s_or_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000266 [(set i32:$sdst, (or i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000267>;
268
Marek Olsak5df00d62014-12-07 12:18:57 +0000269defm S_OR_B64 : SOP2_64 <sop2<0x11, 0x0f>, "s_or_b64",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000270 [(set i64:$sdst, (or i64:$src0, i64:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000271>;
272
Marek Olsak5df00d62014-12-07 12:18:57 +0000273defm S_XOR_B32 : SOP2_32 <sop2<0x12, 0x10>, "s_xor_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000274 [(set i32:$sdst, (xor i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000275>;
276
Marek Olsak5df00d62014-12-07 12:18:57 +0000277defm S_XOR_B64 : SOP2_64 <sop2<0x13, 0x11>, "s_xor_b64",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000278 [(set i64:$sdst, (xor i64:$src0, i64:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000279>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000280defm S_ANDN2_B32 : SOP2_32 <sop2<0x14, 0x12>, "s_andn2_b32", []>;
281defm S_ANDN2_B64 : SOP2_64 <sop2<0x15, 0x13>, "s_andn2_b64", []>;
282defm S_ORN2_B32 : SOP2_32 <sop2<0x16, 0x14>, "s_orn2_b32", []>;
283defm S_ORN2_B64 : SOP2_64 <sop2<0x17, 0x15>, "s_orn2_b64", []>;
284defm S_NAND_B32 : SOP2_32 <sop2<0x18, 0x16>, "s_nand_b32", []>;
285defm S_NAND_B64 : SOP2_64 <sop2<0x19, 0x17>, "s_nand_b64", []>;
286defm S_NOR_B32 : SOP2_32 <sop2<0x1a, 0x18>, "s_nor_b32", []>;
287defm S_NOR_B64 : SOP2_64 <sop2<0x1b, 0x19>, "s_nor_b64", []>;
288defm S_XNOR_B32 : SOP2_32 <sop2<0x1c, 0x1a>, "s_xnor_b32", []>;
289defm S_XNOR_B64 : SOP2_64 <sop2<0x1d, 0x1b>, "s_xnor_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000290} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000291
292// Use added complexity so these patterns are preferred to the VALU patterns.
293let AddedComplexity = 1 in {
Marek Olsakb08604c2014-12-07 12:18:45 +0000294let Defs = [SCC] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000295
Marek Olsak5df00d62014-12-07 12:18:57 +0000296defm S_LSHL_B32 : SOP2_32 <sop2<0x1e, 0x1c>, "s_lshl_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000297 [(set i32:$sdst, (shl i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000298>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000299defm S_LSHL_B64 : SOP2_64_32 <sop2<0x1f, 0x1d>, "s_lshl_b64",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000300 [(set i64:$sdst, (shl i64:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000301>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000302defm S_LSHR_B32 : SOP2_32 <sop2<0x20, 0x1e>, "s_lshr_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000303 [(set i32:$sdst, (srl i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000304>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000305defm S_LSHR_B64 : SOP2_64_32 <sop2<0x21, 0x1f>, "s_lshr_b64",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000306 [(set i64:$sdst, (srl i64:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000307>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000308defm S_ASHR_I32 : SOP2_32 <sop2<0x22, 0x20>, "s_ashr_i32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000309 [(set i32:$sdst, (sra i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000310>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000311defm S_ASHR_I64 : SOP2_64_32 <sop2<0x23, 0x21>, "s_ashr_i64",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000312 [(set i64:$sdst, (sra i64:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000313>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000314} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000315
Marek Olsak63a7b082015-03-24 13:40:21 +0000316defm S_BFM_B32 : SOP2_32 <sop2<0x24, 0x22>, "s_bfm_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000317 [(set i32:$sdst, (AMDGPUbfm i32:$src0, i32:$src1))]>;
Nikolay Haustov2a62b3c2016-02-23 09:19:14 +0000318defm S_BFM_B64 : SOP2_64_32_32 <sop2<0x25, 0x23>, "s_bfm_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000319defm S_MUL_I32 : SOP2_32 <sop2<0x26, 0x24>, "s_mul_i32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000320 [(set i32:$sdst, (mul i32:$src0, i32:$src1))]
Matt Arsenault869cd072014-09-03 23:24:35 +0000321>;
322
323} // End AddedComplexity = 1
324
Marek Olsakb08604c2014-12-07 12:18:45 +0000325let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000326defm S_BFE_U32 : SOP2_32 <sop2<0x27, 0x25>, "s_bfe_u32", []>;
327defm S_BFE_I32 : SOP2_32 <sop2<0x28, 0x26>, "s_bfe_i32", []>;
Nikolay Haustov2a62b3c2016-02-23 09:19:14 +0000328defm S_BFE_U64 : SOP2_64_32 <sop2<0x29, 0x27>, "s_bfe_u64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000329defm S_BFE_I64 : SOP2_64_32 <sop2<0x2a, 0x28>, "s_bfe_i64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000330} // End Defs = [SCC]
331
Tom Stellard0c0008c2015-02-18 16:08:13 +0000332let sdst = 0 in {
333defm S_CBRANCH_G_FORK : SOP2_m <
334 sop2<0x2b, 0x29>, "s_cbranch_g_fork", (outs),
335 (ins SReg_64:$src0, SReg_64:$src1), "s_cbranch_g_fork $src0, $src1", []
336>;
337}
338
Marek Olsakb08604c2014-12-07 12:18:45 +0000339let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000340defm S_ABSDIFF_I32 : SOP2_32 <sop2<0x2c, 0x2a>, "s_absdiff_i32", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000341} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000342
343//===----------------------------------------------------------------------===//
344// SOPC Instructions
345//===----------------------------------------------------------------------===//
346
Nikolay Haustov79af6b32016-03-14 11:17:19 +0000347def S_CMP_EQ_I32 : SOPC_CMP_32 <0x00000000, "s_cmp_eq_i32", COND_EQ>;
348def S_CMP_LG_I32 : SOPC_CMP_32 <0x00000001, "s_cmp_lg_i32", COND_NE>;
349def S_CMP_GT_I32 : SOPC_CMP_32 <0x00000002, "s_cmp_gt_i32", COND_SGT>;
350def S_CMP_GE_I32 : SOPC_CMP_32 <0x00000003, "s_cmp_ge_i32", COND_SGE>;
351def S_CMP_LT_I32 : SOPC_CMP_32 <0x00000004, "s_cmp_lt_i32", COND_SLT>;
352def S_CMP_LE_I32 : SOPC_CMP_32 <0x00000005, "s_cmp_le_i32", COND_SLE>;
353def S_CMP_EQ_U32 : SOPC_CMP_32 <0x00000006, "s_cmp_eq_u32", COND_EQ>;
354def S_CMP_LG_U32 : SOPC_CMP_32 <0x00000007, "s_cmp_lg_u32", COND_NE >;
355def S_CMP_GT_U32 : SOPC_CMP_32 <0x00000008, "s_cmp_gt_u32", COND_UGT>;
356def S_CMP_GE_U32 : SOPC_CMP_32 <0x00000009, "s_cmp_ge_u32", COND_UGE>;
357def S_CMP_LT_U32 : SOPC_CMP_32 <0x0000000a, "s_cmp_lt_u32", COND_ULT>;
358def S_CMP_LE_U32 : SOPC_CMP_32 <0x0000000b, "s_cmp_le_u32", COND_ULE>;
359def S_BITCMP0_B32 : SOPC_32 <0x0000000c, "s_bitcmp0_b32">;
360def S_BITCMP1_B32 : SOPC_32 <0x0000000d, "s_bitcmp1_b32">;
361def S_BITCMP0_B64 : SOPC_64_32 <0x0000000e, "s_bitcmp0_b64">;
362def S_BITCMP1_B64 : SOPC_64_32 <0x0000000f, "s_bitcmp1_b64">;
363def S_SETVSKIP : SOPC_32 <0x00000010, "s_setvskip">;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000364
365//===----------------------------------------------------------------------===//
366// SOPK Instructions
367//===----------------------------------------------------------------------===//
368
Matt Arsenaultf849bb42015-07-21 00:40:08 +0000369let isReMaterializable = 1, isMoveImm = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000370defm S_MOVK_I32 : SOPK_32 <sopk<0x00>, "s_movk_i32", []>;
Tom Stellarde63d5ed2014-11-14 20:43:28 +0000371} // End isReMaterializable = 1
Marek Olsak5df00d62014-12-07 12:18:57 +0000372let Uses = [SCC] in {
373 defm S_CMOVK_I32 : SOPK_32 <sopk<0x02, 0x01>, "s_cmovk_i32", []>;
374}
375
376let isCompare = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000377
378/*
379This instruction is disabled for now until we can figure out how to teach
380the instruction selector to correctly use the S_CMP* vs V_CMP*
381instructions.
382
383When this instruction is enabled the code generator sometimes produces this
384invalid sequence:
385
386SCC = S_CMPK_EQ_I32 SGPR0, imm
387VCC = COPY SCC
388VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
389
Marek Olsak5df00d62014-12-07 12:18:57 +0000390defm S_CMPK_EQ_I32 : SOPK_SCC <sopk<0x03, 0x02>, "s_cmpk_eq_i32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000391 [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000392>;
393*/
394
Tom Stellard8980dc32015-04-08 01:09:22 +0000395defm S_CMPK_EQ_I32 : SOPK_SCC <sopk<0x03, 0x02>, "s_cmpk_eq_i32", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000396defm S_CMPK_LG_I32 : SOPK_SCC <sopk<0x04, 0x03>, "s_cmpk_lg_i32", []>;
397defm S_CMPK_GT_I32 : SOPK_SCC <sopk<0x05, 0x04>, "s_cmpk_gt_i32", []>;
398defm S_CMPK_GE_I32 : SOPK_SCC <sopk<0x06, 0x05>, "s_cmpk_ge_i32", []>;
399defm S_CMPK_LT_I32 : SOPK_SCC <sopk<0x07, 0x06>, "s_cmpk_lt_i32", []>;
400defm S_CMPK_LE_I32 : SOPK_SCC <sopk<0x08, 0x07>, "s_cmpk_le_i32", []>;
401defm S_CMPK_EQ_U32 : SOPK_SCC <sopk<0x09, 0x08>, "s_cmpk_eq_u32", []>;
402defm S_CMPK_LG_U32 : SOPK_SCC <sopk<0x0a, 0x09>, "s_cmpk_lg_u32", []>;
403defm S_CMPK_GT_U32 : SOPK_SCC <sopk<0x0b, 0x0a>, "s_cmpk_gt_u32", []>;
404defm S_CMPK_GE_U32 : SOPK_SCC <sopk<0x0c, 0x0b>, "s_cmpk_ge_u32", []>;
405defm S_CMPK_LT_U32 : SOPK_SCC <sopk<0x0d, 0x0c>, "s_cmpk_lt_u32", []>;
406defm S_CMPK_LE_U32 : SOPK_SCC <sopk<0x0e, 0x0d>, "s_cmpk_le_u32", []>;
407} // End isCompare = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000408
Tom Stellard8980dc32015-04-08 01:09:22 +0000409let Defs = [SCC], isCommutable = 1, DisableEncoding = "$src0",
410 Constraints = "$sdst = $src0" in {
411 defm S_ADDK_I32 : SOPK_32TIE <sopk<0x0f, 0x0e>, "s_addk_i32", []>;
412 defm S_MULK_I32 : SOPK_32TIE <sopk<0x10, 0x0f>, "s_mulk_i32", []>;
Matt Arsenault3383eec2013-11-14 22:32:49 +0000413}
414
Tom Stellard8980dc32015-04-08 01:09:22 +0000415defm S_CBRANCH_I_FORK : SOPK_m <
416 sopk<0x11, 0x10>, "s_cbranch_i_fork", (outs),
417 (ins SReg_64:$sdst, u16imm:$simm16), " $sdst, $simm16"
418>;
Changpeng Fang278a5b32016-03-10 16:47:15 +0000419
420let mayLoad = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000421defm S_GETREG_B32 : SOPK_32 <sopk<0x12, 0x11>, "s_getreg_b32", []>;
Changpeng Fang278a5b32016-03-10 16:47:15 +0000422}
423
Tom Stellard8980dc32015-04-08 01:09:22 +0000424defm S_SETREG_B32 : SOPK_m <
425 sopk<0x13, 0x12>, "s_setreg_b32", (outs),
426 (ins SReg_32:$sdst, u16imm:$simm16), " $sdst, $simm16"
427>;
428// FIXME: Not on SI?
429//defm S_GETREG_REGRD_B32 : SOPK_32 <sopk<0x14, 0x13>, "s_getreg_regrd_b32", []>;
430defm S_SETREG_IMM32_B32 : SOPK_IMM32 <
431 sopk<0x15, 0x14>, "s_setreg_imm32_b32", (outs),
432 (ins i32imm:$imm, u16imm:$simm16), " $imm, $simm16"
433>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000434
Tom Stellard8d6d4492014-04-22 16:33:57 +0000435//===----------------------------------------------------------------------===//
436// SOPP Instructions
437//===----------------------------------------------------------------------===//
438
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000439def S_NOP : SOPP <0x00000000, (ins i16imm:$simm16), "s_nop $simm16">;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000440
441let isTerminator = 1 in {
442
Tom Stellard326d6ec2014-11-05 14:50:53 +0000443def S_ENDPGM : SOPP <0x00000001, (ins), "s_endpgm",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000444 [(IL_retflag)]> {
Tom Stellarde08fe682014-07-21 14:01:05 +0000445 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000446 let isBarrier = 1;
447 let hasCtrlDep = 1;
448}
449
450let isBranch = 1 in {
451def S_BRANCH : SOPP <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000452 0x00000002, (ins sopp_brtarget:$simm16), "s_branch $simm16",
Tom Stellarde08fe682014-07-21 14:01:05 +0000453 [(br bb:$simm16)]> {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000454 let isBarrier = 1;
455}
456
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000457let Uses = [SCC] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000458def S_CBRANCH_SCC0 : SOPP <
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000459 0x00000004, (ins sopp_brtarget:$simm16),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000460 "s_cbranch_scc0 $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000461>;
462def S_CBRANCH_SCC1 : SOPP <
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000463 0x00000005, (ins sopp_brtarget:$simm16),
Tom Stellardbc4497b2016-02-12 23:45:29 +0000464 "s_cbranch_scc1 $simm16",
465 [(si_uniform_br_scc SCC, bb:$simm16)]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000466>;
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000467} // End Uses = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000468
Matt Arsenault6942d1a2015-08-08 00:41:45 +0000469let Uses = [VCC] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000470def S_CBRANCH_VCCZ : SOPP <
Matt Arsenault6942d1a2015-08-08 00:41:45 +0000471 0x00000006, (ins sopp_brtarget:$simm16),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000472 "s_cbranch_vccz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000473>;
474def S_CBRANCH_VCCNZ : SOPP <
Matt Arsenault6942d1a2015-08-08 00:41:45 +0000475 0x00000007, (ins sopp_brtarget:$simm16),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000476 "s_cbranch_vccnz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000477>;
Matt Arsenault6942d1a2015-08-08 00:41:45 +0000478} // End Uses = [VCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000479
Matt Arsenault95f06062015-08-05 16:42:57 +0000480let Uses = [EXEC] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000481def S_CBRANCH_EXECZ : SOPP <
Matt Arsenault95f06062015-08-05 16:42:57 +0000482 0x00000008, (ins sopp_brtarget:$simm16),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000483 "s_cbranch_execz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000484>;
485def S_CBRANCH_EXECNZ : SOPP <
Matt Arsenault95f06062015-08-05 16:42:57 +0000486 0x00000009, (ins sopp_brtarget:$simm16),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000487 "s_cbranch_execnz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000488>;
Matt Arsenault95f06062015-08-05 16:42:57 +0000489} // End Uses = [EXEC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000490
491
492} // End isBranch = 1
493} // End isTerminator = 1
494
495let hasSideEffects = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000496def S_BARRIER : SOPP <0x0000000a, (ins), "s_barrier",
Matt Arsenault10ca39c2016-01-22 21:30:43 +0000497 [(int_amdgcn_s_barrier)]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000498> {
Matt Arsenault8ac35cd2015-09-08 19:54:32 +0000499 let SchedRW = [WriteBarrier];
Tom Stellarde08fe682014-07-21 14:01:05 +0000500 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000501 let mayLoad = 1;
502 let mayStore = 1;
Matt Arsenault8fb810a2015-09-08 19:54:25 +0000503 let isConvergent = 1;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000504}
505
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000506def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "s_waitcnt $simm16">;
507def S_SETHALT : SOPP <0x0000000d, (ins i16imm:$simm16), "s_sethalt $simm16">;
Matt Arsenault274d34e2016-02-27 08:53:52 +0000508
509// On SI the documentation says sleep for approximately 64 * low 2
510// bits, consistent with the reported maximum of 448. On VI the
511// maximum reported is 960 cycles, so 960 / 64 = 15 max, so is the
512// maximum really 15 on VI?
513def S_SLEEP : SOPP <0x0000000e, (ins i32imm:$simm16),
514 "s_sleep $simm16", [(int_amdgcn_s_sleep SIMM16bit:$simm16)]> {
515 let hasSideEffects = 1;
516 let mayLoad = 1;
517 let mayStore = 1;
518}
519
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000520def S_SETPRIO : SOPP <0x0000000f, (ins i16imm:$simm16), "s_setprio $simm16">;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000521
Tom Stellardfc92e772015-05-12 14:18:14 +0000522let Uses = [EXEC, M0] in {
Matt Arsenault274d34e2016-02-27 08:53:52 +0000523 // FIXME: Should this be mayLoad+mayStore?
Tom Stellardfc92e772015-05-12 14:18:14 +0000524 def S_SENDMSG : SOPP <0x00000010, (ins SendMsgImm:$simm16), "s_sendmsg $simm16",
525 [(AMDGPUsendmsg (i32 imm:$simm16))]
526 >;
527} // End Uses = [EXEC, M0]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000528
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000529def S_SENDMSGHALT : SOPP <0x00000011, (ins i16imm:$simm16), "s_sendmsghalt $simm16">;
530def S_TRAP : SOPP <0x00000012, (ins i16imm:$simm16), "s_trap $simm16">;
531def S_ICACHE_INV : SOPP <0x00000013, (ins), "s_icache_inv"> {
532 let simm16 = 0;
533}
534def S_INCPERFLEVEL : SOPP <0x00000014, (ins i16imm:$simm16), "s_incperflevel $simm16">;
535def S_DECPERFLEVEL : SOPP <0x00000015, (ins i16imm:$simm16), "s_decperflevel $simm16">;
536def S_TTRACEDATA : SOPP <0x00000016, (ins), "s_ttracedata"> {
537 let simm16 = 0;
538}
Tom Stellard8d6d4492014-04-22 16:33:57 +0000539} // End hasSideEffects
540
541//===----------------------------------------------------------------------===//
542// VOPC Instructions
543//===----------------------------------------------------------------------===//
544
Matt Arsenault0943b0e2015-03-23 18:45:38 +0000545let isCompare = 1, isCommutable = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +0000546
Marek Olsak5df00d62014-12-07 12:18:57 +0000547defm V_CMP_F_F32 : VOPC_F32 <vopc<0x0, 0x40>, "v_cmp_f_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000548defm V_CMP_LT_F32 : VOPC_F32 <vopc<0x1, 0x41>, "v_cmp_lt_f32", COND_OLT, "v_cmp_gt_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000549defm V_CMP_EQ_F32 : VOPC_F32 <vopc<0x2, 0x42>, "v_cmp_eq_f32", COND_OEQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000550defm V_CMP_LE_F32 : VOPC_F32 <vopc<0x3, 0x43>, "v_cmp_le_f32", COND_OLE, "v_cmp_ge_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000551defm V_CMP_GT_F32 : VOPC_F32 <vopc<0x4, 0x44>, "v_cmp_gt_f32", COND_OGT>;
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000552defm V_CMP_LG_F32 : VOPC_F32 <vopc<0x5, 0x45>, "v_cmp_lg_f32", COND_ONE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000553defm V_CMP_GE_F32 : VOPC_F32 <vopc<0x6, 0x46>, "v_cmp_ge_f32", COND_OGE>;
554defm V_CMP_O_F32 : VOPC_F32 <vopc<0x7, 0x47>, "v_cmp_o_f32", COND_O>;
555defm V_CMP_U_F32 : VOPC_F32 <vopc<0x8, 0x48>, "v_cmp_u_f32", COND_UO>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000556defm V_CMP_NGE_F32 : VOPC_F32 <vopc<0x9, 0x49>, "v_cmp_nge_f32", COND_ULT, "v_cmp_nle_f32">;
Matt Arsenault58d502f2014-12-11 22:15:43 +0000557defm V_CMP_NLG_F32 : VOPC_F32 <vopc<0xa, 0x4a>, "v_cmp_nlg_f32", COND_UEQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000558defm V_CMP_NGT_F32 : VOPC_F32 <vopc<0xb, 0x4b>, "v_cmp_ngt_f32", COND_ULE, "v_cmp_nlt_f32">;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000559defm V_CMP_NLE_F32 : VOPC_F32 <vopc<0xc, 0x4c>, "v_cmp_nle_f32", COND_UGT>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000560defm V_CMP_NEQ_F32 : VOPC_F32 <vopc<0xd, 0x4d>, "v_cmp_neq_f32", COND_UNE>;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000561defm V_CMP_NLT_F32 : VOPC_F32 <vopc<0xe, 0x4e>, "v_cmp_nlt_f32", COND_UGE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000562defm V_CMP_TRU_F32 : VOPC_F32 <vopc<0xf, 0x4f>, "v_cmp_tru_f32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000563
Tom Stellard75aadc22012-12-11 21:25:42 +0000564
Marek Olsak5df00d62014-12-07 12:18:57 +0000565defm V_CMPX_F_F32 : VOPCX_F32 <vopc<0x10, 0x50>, "v_cmpx_f_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000566defm V_CMPX_LT_F32 : VOPCX_F32 <vopc<0x11, 0x51>, "v_cmpx_lt_f32", "v_cmpx_gt_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000567defm V_CMPX_EQ_F32 : VOPCX_F32 <vopc<0x12, 0x52>, "v_cmpx_eq_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000568defm V_CMPX_LE_F32 : VOPCX_F32 <vopc<0x13, 0x53>, "v_cmpx_le_f32", "v_cmpx_ge_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000569defm V_CMPX_GT_F32 : VOPCX_F32 <vopc<0x14, 0x54>, "v_cmpx_gt_f32">;
570defm V_CMPX_LG_F32 : VOPCX_F32 <vopc<0x15, 0x55>, "v_cmpx_lg_f32">;
571defm V_CMPX_GE_F32 : VOPCX_F32 <vopc<0x16, 0x56>, "v_cmpx_ge_f32">;
572defm V_CMPX_O_F32 : VOPCX_F32 <vopc<0x17, 0x57>, "v_cmpx_o_f32">;
573defm V_CMPX_U_F32 : VOPCX_F32 <vopc<0x18, 0x58>, "v_cmpx_u_f32">;
574defm V_CMPX_NGE_F32 : VOPCX_F32 <vopc<0x19, 0x59>, "v_cmpx_nge_f32">;
575defm V_CMPX_NLG_F32 : VOPCX_F32 <vopc<0x1a, 0x5a>, "v_cmpx_nlg_f32">;
576defm V_CMPX_NGT_F32 : VOPCX_F32 <vopc<0x1b, 0x5b>, "v_cmpx_ngt_f32">;
577defm V_CMPX_NLE_F32 : VOPCX_F32 <vopc<0x1c, 0x5c>, "v_cmpx_nle_f32">;
578defm V_CMPX_NEQ_F32 : VOPCX_F32 <vopc<0x1d, 0x5d>, "v_cmpx_neq_f32">;
579defm V_CMPX_NLT_F32 : VOPCX_F32 <vopc<0x1e, 0x5e>, "v_cmpx_nlt_f32">;
580defm V_CMPX_TRU_F32 : VOPCX_F32 <vopc<0x1f, 0x5f>, "v_cmpx_tru_f32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000581
Tom Stellard75aadc22012-12-11 21:25:42 +0000582
Marek Olsak5df00d62014-12-07 12:18:57 +0000583defm V_CMP_F_F64 : VOPC_F64 <vopc<0x20, 0x60>, "v_cmp_f_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000584defm V_CMP_LT_F64 : VOPC_F64 <vopc<0x21, 0x61>, "v_cmp_lt_f64", COND_OLT, "v_cmp_gt_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000585defm V_CMP_EQ_F64 : VOPC_F64 <vopc<0x22, 0x62>, "v_cmp_eq_f64", COND_OEQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000586defm V_CMP_LE_F64 : VOPC_F64 <vopc<0x23, 0x63>, "v_cmp_le_f64", COND_OLE, "v_cmp_ge_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000587defm V_CMP_GT_F64 : VOPC_F64 <vopc<0x24, 0x64>, "v_cmp_gt_f64", COND_OGT>;
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000588defm V_CMP_LG_F64 : VOPC_F64 <vopc<0x25, 0x65>, "v_cmp_lg_f64", COND_ONE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000589defm V_CMP_GE_F64 : VOPC_F64 <vopc<0x26, 0x66>, "v_cmp_ge_f64", COND_OGE>;
590defm V_CMP_O_F64 : VOPC_F64 <vopc<0x27, 0x67>, "v_cmp_o_f64", COND_O>;
591defm V_CMP_U_F64 : VOPC_F64 <vopc<0x28, 0x68>, "v_cmp_u_f64", COND_UO>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000592defm V_CMP_NGE_F64 : VOPC_F64 <vopc<0x29, 0x69>, "v_cmp_nge_f64", COND_ULT, "v_cmp_nle_f64">;
Matt Arsenault58d502f2014-12-11 22:15:43 +0000593defm V_CMP_NLG_F64 : VOPC_F64 <vopc<0x2a, 0x6a>, "v_cmp_nlg_f64", COND_UEQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000594defm V_CMP_NGT_F64 : VOPC_F64 <vopc<0x2b, 0x6b>, "v_cmp_ngt_f64", COND_ULE, "v_cmp_nlt_f64">;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000595defm V_CMP_NLE_F64 : VOPC_F64 <vopc<0x2c, 0x6c>, "v_cmp_nle_f64", COND_UGT>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000596defm V_CMP_NEQ_F64 : VOPC_F64 <vopc<0x2d, 0x6d>, "v_cmp_neq_f64", COND_UNE>;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000597defm V_CMP_NLT_F64 : VOPC_F64 <vopc<0x2e, 0x6e>, "v_cmp_nlt_f64", COND_UGE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000598defm V_CMP_TRU_F64 : VOPC_F64 <vopc<0x2f, 0x6f>, "v_cmp_tru_f64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000599
Tom Stellard75aadc22012-12-11 21:25:42 +0000600
Marek Olsak5df00d62014-12-07 12:18:57 +0000601defm V_CMPX_F_F64 : VOPCX_F64 <vopc<0x30, 0x70>, "v_cmpx_f_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000602defm V_CMPX_LT_F64 : VOPCX_F64 <vopc<0x31, 0x71>, "v_cmpx_lt_f64", "v_cmpx_gt_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000603defm V_CMPX_EQ_F64 : VOPCX_F64 <vopc<0x32, 0x72>, "v_cmpx_eq_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000604defm V_CMPX_LE_F64 : VOPCX_F64 <vopc<0x33, 0x73>, "v_cmpx_le_f64", "v_cmpx_ge_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000605defm V_CMPX_GT_F64 : VOPCX_F64 <vopc<0x34, 0x74>, "v_cmpx_gt_f64">;
606defm V_CMPX_LG_F64 : VOPCX_F64 <vopc<0x35, 0x75>, "v_cmpx_lg_f64">;
607defm V_CMPX_GE_F64 : VOPCX_F64 <vopc<0x36, 0x76>, "v_cmpx_ge_f64">;
608defm V_CMPX_O_F64 : VOPCX_F64 <vopc<0x37, 0x77>, "v_cmpx_o_f64">;
609defm V_CMPX_U_F64 : VOPCX_F64 <vopc<0x38, 0x78>, "v_cmpx_u_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000610defm V_CMPX_NGE_F64 : VOPCX_F64 <vopc<0x39, 0x79>, "v_cmpx_nge_f64", "v_cmpx_nle_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000611defm V_CMPX_NLG_F64 : VOPCX_F64 <vopc<0x3a, 0x7a>, "v_cmpx_nlg_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000612defm V_CMPX_NGT_F64 : VOPCX_F64 <vopc<0x3b, 0x7b>, "v_cmpx_ngt_f64", "v_cmpx_nlt_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000613defm V_CMPX_NLE_F64 : VOPCX_F64 <vopc<0x3c, 0x7c>, "v_cmpx_nle_f64">;
614defm V_CMPX_NEQ_F64 : VOPCX_F64 <vopc<0x3d, 0x7d>, "v_cmpx_neq_f64">;
615defm V_CMPX_NLT_F64 : VOPCX_F64 <vopc<0x3e, 0x7e>, "v_cmpx_nlt_f64">;
616defm V_CMPX_TRU_F64 : VOPCX_F64 <vopc<0x3f, 0x7f>, "v_cmpx_tru_f64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000617
Tom Stellard75aadc22012-12-11 21:25:42 +0000618
Marek Olsak5df00d62014-12-07 12:18:57 +0000619let SubtargetPredicate = isSICI in {
620
Tom Stellard326d6ec2014-11-05 14:50:53 +0000621defm V_CMPS_F_F32 : VOPC_F32 <vopc<0x40>, "v_cmps_f_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000622defm V_CMPS_LT_F32 : VOPC_F32 <vopc<0x41>, "v_cmps_lt_f32", COND_NULL, "v_cmps_gt_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000623defm V_CMPS_EQ_F32 : VOPC_F32 <vopc<0x42>, "v_cmps_eq_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000624defm V_CMPS_LE_F32 : VOPC_F32 <vopc<0x43>, "v_cmps_le_f32", COND_NULL, "v_cmps_ge_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000625defm V_CMPS_GT_F32 : VOPC_F32 <vopc<0x44>, "v_cmps_gt_f32">;
626defm V_CMPS_LG_F32 : VOPC_F32 <vopc<0x45>, "v_cmps_lg_f32">;
627defm V_CMPS_GE_F32 : VOPC_F32 <vopc<0x46>, "v_cmps_ge_f32">;
628defm V_CMPS_O_F32 : VOPC_F32 <vopc<0x47>, "v_cmps_o_f32">;
629defm V_CMPS_U_F32 : VOPC_F32 <vopc<0x48>, "v_cmps_u_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000630defm V_CMPS_NGE_F32 : VOPC_F32 <vopc<0x49>, "v_cmps_nge_f32", COND_NULL, "v_cmps_nle_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000631defm V_CMPS_NLG_F32 : VOPC_F32 <vopc<0x4a>, "v_cmps_nlg_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000632defm V_CMPS_NGT_F32 : VOPC_F32 <vopc<0x4b>, "v_cmps_ngt_f32", COND_NULL, "v_cmps_nlt_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000633defm V_CMPS_NLE_F32 : VOPC_F32 <vopc<0x4c>, "v_cmps_nle_f32">;
634defm V_CMPS_NEQ_F32 : VOPC_F32 <vopc<0x4d>, "v_cmps_neq_f32">;
635defm V_CMPS_NLT_F32 : VOPC_F32 <vopc<0x4e>, "v_cmps_nlt_f32">;
636defm V_CMPS_TRU_F32 : VOPC_F32 <vopc<0x4f>, "v_cmps_tru_f32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000637
Christian Konig76edd4f2013-02-26 17:52:29 +0000638
Tom Stellard326d6ec2014-11-05 14:50:53 +0000639defm V_CMPSX_F_F32 : VOPCX_F32 <vopc<0x50>, "v_cmpsx_f_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000640defm V_CMPSX_LT_F32 : VOPCX_F32 <vopc<0x51>, "v_cmpsx_lt_f32", "v_cmpsx_gt_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000641defm V_CMPSX_EQ_F32 : VOPCX_F32 <vopc<0x52>, "v_cmpsx_eq_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000642defm V_CMPSX_LE_F32 : VOPCX_F32 <vopc<0x53>, "v_cmpsx_le_f32", "v_cmpsx_ge_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000643defm V_CMPSX_GT_F32 : VOPCX_F32 <vopc<0x54>, "v_cmpsx_gt_f32">;
644defm V_CMPSX_LG_F32 : VOPCX_F32 <vopc<0x55>, "v_cmpsx_lg_f32">;
645defm V_CMPSX_GE_F32 : VOPCX_F32 <vopc<0x56>, "v_cmpsx_ge_f32">;
646defm V_CMPSX_O_F32 : VOPCX_F32 <vopc<0x57>, "v_cmpsx_o_f32">;
647defm V_CMPSX_U_F32 : VOPCX_F32 <vopc<0x58>, "v_cmpsx_u_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000648defm V_CMPSX_NGE_F32 : VOPCX_F32 <vopc<0x59>, "v_cmpsx_nge_f32", "v_cmpsx_nle_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000649defm V_CMPSX_NLG_F32 : VOPCX_F32 <vopc<0x5a>, "v_cmpsx_nlg_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000650defm V_CMPSX_NGT_F32 : VOPCX_F32 <vopc<0x5b>, "v_cmpsx_ngt_f32", "v_cmpsx_nlt_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000651defm V_CMPSX_NLE_F32 : VOPCX_F32 <vopc<0x5c>, "v_cmpsx_nle_f32">;
652defm V_CMPSX_NEQ_F32 : VOPCX_F32 <vopc<0x5d>, "v_cmpsx_neq_f32">;
653defm V_CMPSX_NLT_F32 : VOPCX_F32 <vopc<0x5e>, "v_cmpsx_nlt_f32">;
654defm V_CMPSX_TRU_F32 : VOPCX_F32 <vopc<0x5f>, "v_cmpsx_tru_f32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000655
Christian Konig76edd4f2013-02-26 17:52:29 +0000656
Tom Stellard326d6ec2014-11-05 14:50:53 +0000657defm V_CMPS_F_F64 : VOPC_F64 <vopc<0x60>, "v_cmps_f_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000658defm V_CMPS_LT_F64 : VOPC_F64 <vopc<0x61>, "v_cmps_lt_f64", COND_NULL, "v_cmps_gt_f64">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000659defm V_CMPS_EQ_F64 : VOPC_F64 <vopc<0x62>, "v_cmps_eq_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000660defm V_CMPS_LE_F64 : VOPC_F64 <vopc<0x63>, "v_cmps_le_f64", COND_NULL, "v_cmps_ge_f64">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000661defm V_CMPS_GT_F64 : VOPC_F64 <vopc<0x64>, "v_cmps_gt_f64">;
662defm V_CMPS_LG_F64 : VOPC_F64 <vopc<0x65>, "v_cmps_lg_f64">;
663defm V_CMPS_GE_F64 : VOPC_F64 <vopc<0x66>, "v_cmps_ge_f64">;
664defm V_CMPS_O_F64 : VOPC_F64 <vopc<0x67>, "v_cmps_o_f64">;
665defm V_CMPS_U_F64 : VOPC_F64 <vopc<0x68>, "v_cmps_u_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000666defm V_CMPS_NGE_F64 : VOPC_F64 <vopc<0x69>, "v_cmps_nge_f64", COND_NULL, "v_cmps_nle_f64">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000667defm V_CMPS_NLG_F64 : VOPC_F64 <vopc<0x6a>, "v_cmps_nlg_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000668defm V_CMPS_NGT_F64 : VOPC_F64 <vopc<0x6b>, "v_cmps_ngt_f64", COND_NULL, "v_cmps_nlt_f64">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000669defm V_CMPS_NLE_F64 : VOPC_F64 <vopc<0x6c>, "v_cmps_nle_f64">;
670defm V_CMPS_NEQ_F64 : VOPC_F64 <vopc<0x6d>, "v_cmps_neq_f64">;
671defm V_CMPS_NLT_F64 : VOPC_F64 <vopc<0x6e>, "v_cmps_nlt_f64">;
672defm V_CMPS_TRU_F64 : VOPC_F64 <vopc<0x6f>, "v_cmps_tru_f64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000673
Christian Konig76edd4f2013-02-26 17:52:29 +0000674
Matt Arsenault05b617f2015-03-23 18:45:23 +0000675defm V_CMPSX_F_F64 : VOPCX_F64 <vopc<0x70>, "v_cmpsx_f_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000676defm V_CMPSX_LT_F64 : VOPCX_F64 <vopc<0x71>, "v_cmpsx_lt_f64", "v_cmpsx_gt_f64">;
Matt Arsenault05b617f2015-03-23 18:45:23 +0000677defm V_CMPSX_EQ_F64 : VOPCX_F64 <vopc<0x72>, "v_cmpsx_eq_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000678defm V_CMPSX_LE_F64 : VOPCX_F64 <vopc<0x73>, "v_cmpsx_le_f64", "v_cmpsx_ge_f64">;
Matt Arsenault05b617f2015-03-23 18:45:23 +0000679defm V_CMPSX_GT_F64 : VOPCX_F64 <vopc<0x74>, "v_cmpsx_gt_f64">;
680defm V_CMPSX_LG_F64 : VOPCX_F64 <vopc<0x75>, "v_cmpsx_lg_f64">;
681defm V_CMPSX_GE_F64 : VOPCX_F64 <vopc<0x76>, "v_cmpsx_ge_f64">;
682defm V_CMPSX_O_F64 : VOPCX_F64 <vopc<0x77>, "v_cmpsx_o_f64">;
683defm V_CMPSX_U_F64 : VOPCX_F64 <vopc<0x78>, "v_cmpsx_u_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000684defm V_CMPSX_NGE_F64 : VOPCX_F64 <vopc<0x79>, "v_cmpsx_nge_f64", "v_cmpsx_nle_f64">;
Matt Arsenault05b617f2015-03-23 18:45:23 +0000685defm V_CMPSX_NLG_F64 : VOPCX_F64 <vopc<0x7a>, "v_cmpsx_nlg_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000686defm V_CMPSX_NGT_F64 : VOPCX_F64 <vopc<0x7b>, "v_cmpsx_ngt_f64", "v_cmpsx_nlt_f64">;
Matt Arsenault05b617f2015-03-23 18:45:23 +0000687defm V_CMPSX_NLE_F64 : VOPCX_F64 <vopc<0x7c>, "v_cmpsx_nle_f64">;
688defm V_CMPSX_NEQ_F64 : VOPCX_F64 <vopc<0x7d>, "v_cmpsx_neq_f64">;
689defm V_CMPSX_NLT_F64 : VOPCX_F64 <vopc<0x7e>, "v_cmpsx_nlt_f64">;
690defm V_CMPSX_TRU_F64 : VOPCX_F64 <vopc<0x7f>, "v_cmpsx_tru_f64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000691
Marek Olsak5df00d62014-12-07 12:18:57 +0000692} // End SubtargetPredicate = isSICI
693
694defm V_CMP_F_I32 : VOPC_I32 <vopc<0x80, 0xc0>, "v_cmp_f_i32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000695defm V_CMP_LT_I32 : VOPC_I32 <vopc<0x81, 0xc1>, "v_cmp_lt_i32", COND_SLT, "v_cmp_gt_i32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000696defm V_CMP_EQ_I32 : VOPC_I32 <vopc<0x82, 0xc2>, "v_cmp_eq_i32", COND_EQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000697defm V_CMP_LE_I32 : VOPC_I32 <vopc<0x83, 0xc3>, "v_cmp_le_i32", COND_SLE, "v_cmp_ge_i32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000698defm V_CMP_GT_I32 : VOPC_I32 <vopc<0x84, 0xc4>, "v_cmp_gt_i32", COND_SGT>;
699defm V_CMP_NE_I32 : VOPC_I32 <vopc<0x85, 0xc5>, "v_cmp_ne_i32", COND_NE>;
700defm V_CMP_GE_I32 : VOPC_I32 <vopc<0x86, 0xc6>, "v_cmp_ge_i32", COND_SGE>;
701defm V_CMP_T_I32 : VOPC_I32 <vopc<0x87, 0xc7>, "v_cmp_t_i32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000702
Tom Stellard75aadc22012-12-11 21:25:42 +0000703
Marek Olsak5df00d62014-12-07 12:18:57 +0000704defm V_CMPX_F_I32 : VOPCX_I32 <vopc<0x90, 0xd0>, "v_cmpx_f_i32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000705defm V_CMPX_LT_I32 : VOPCX_I32 <vopc<0x91, 0xd1>, "v_cmpx_lt_i32", "v_cmpx_gt_i32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000706defm V_CMPX_EQ_I32 : VOPCX_I32 <vopc<0x92, 0xd2>, "v_cmpx_eq_i32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000707defm V_CMPX_LE_I32 : VOPCX_I32 <vopc<0x93, 0xd3>, "v_cmpx_le_i32", "v_cmpx_ge_i32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000708defm V_CMPX_GT_I32 : VOPCX_I32 <vopc<0x94, 0xd4>, "v_cmpx_gt_i32">;
709defm V_CMPX_NE_I32 : VOPCX_I32 <vopc<0x95, 0xd5>, "v_cmpx_ne_i32">;
710defm V_CMPX_GE_I32 : VOPCX_I32 <vopc<0x96, 0xd6>, "v_cmpx_ge_i32">;
711defm V_CMPX_T_I32 : VOPCX_I32 <vopc<0x97, 0xd7>, "v_cmpx_t_i32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000712
Tom Stellard75aadc22012-12-11 21:25:42 +0000713
Marek Olsak5df00d62014-12-07 12:18:57 +0000714defm V_CMP_F_I64 : VOPC_I64 <vopc<0xa0, 0xe0>, "v_cmp_f_i64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000715defm V_CMP_LT_I64 : VOPC_I64 <vopc<0xa1, 0xe1>, "v_cmp_lt_i64", COND_SLT, "v_cmp_gt_i64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000716defm V_CMP_EQ_I64 : VOPC_I64 <vopc<0xa2, 0xe2>, "v_cmp_eq_i64", COND_EQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000717defm V_CMP_LE_I64 : VOPC_I64 <vopc<0xa3, 0xe3>, "v_cmp_le_i64", COND_SLE, "v_cmp_ge_i64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000718defm V_CMP_GT_I64 : VOPC_I64 <vopc<0xa4, 0xe4>, "v_cmp_gt_i64", COND_SGT>;
719defm V_CMP_NE_I64 : VOPC_I64 <vopc<0xa5, 0xe5>, "v_cmp_ne_i64", COND_NE>;
720defm V_CMP_GE_I64 : VOPC_I64 <vopc<0xa6, 0xe6>, "v_cmp_ge_i64", COND_SGE>;
721defm V_CMP_T_I64 : VOPC_I64 <vopc<0xa7, 0xe7>, "v_cmp_t_i64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000722
Tom Stellard75aadc22012-12-11 21:25:42 +0000723
Marek Olsak5df00d62014-12-07 12:18:57 +0000724defm V_CMPX_F_I64 : VOPCX_I64 <vopc<0xb0, 0xf0>, "v_cmpx_f_i64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000725defm V_CMPX_LT_I64 : VOPCX_I64 <vopc<0xb1, 0xf1>, "v_cmpx_lt_i64", "v_cmpx_gt_i64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000726defm V_CMPX_EQ_I64 : VOPCX_I64 <vopc<0xb2, 0xf2>, "v_cmpx_eq_i64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000727defm V_CMPX_LE_I64 : VOPCX_I64 <vopc<0xb3, 0xf3>, "v_cmpx_le_i64", "v_cmpx_ge_i64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000728defm V_CMPX_GT_I64 : VOPCX_I64 <vopc<0xb4, 0xf4>, "v_cmpx_gt_i64">;
729defm V_CMPX_NE_I64 : VOPCX_I64 <vopc<0xb5, 0xf5>, "v_cmpx_ne_i64">;
730defm V_CMPX_GE_I64 : VOPCX_I64 <vopc<0xb6, 0xf6>, "v_cmpx_ge_i64">;
731defm V_CMPX_T_I64 : VOPCX_I64 <vopc<0xb7, 0xf7>, "v_cmpx_t_i64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000732
Tom Stellard75aadc22012-12-11 21:25:42 +0000733
Marek Olsak5df00d62014-12-07 12:18:57 +0000734defm V_CMP_F_U32 : VOPC_I32 <vopc<0xc0, 0xc8>, "v_cmp_f_u32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000735defm V_CMP_LT_U32 : VOPC_I32 <vopc<0xc1, 0xc9>, "v_cmp_lt_u32", COND_ULT, "v_cmp_gt_u32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000736defm V_CMP_EQ_U32 : VOPC_I32 <vopc<0xc2, 0xca>, "v_cmp_eq_u32", COND_EQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000737defm V_CMP_LE_U32 : VOPC_I32 <vopc<0xc3, 0xcb>, "v_cmp_le_u32", COND_ULE, "v_cmp_ge_u32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000738defm V_CMP_GT_U32 : VOPC_I32 <vopc<0xc4, 0xcc>, "v_cmp_gt_u32", COND_UGT>;
739defm V_CMP_NE_U32 : VOPC_I32 <vopc<0xc5, 0xcd>, "v_cmp_ne_u32", COND_NE>;
740defm V_CMP_GE_U32 : VOPC_I32 <vopc<0xc6, 0xce>, "v_cmp_ge_u32", COND_UGE>;
741defm V_CMP_T_U32 : VOPC_I32 <vopc<0xc7, 0xcf>, "v_cmp_t_u32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000742
Tom Stellard75aadc22012-12-11 21:25:42 +0000743
Marek Olsak5df00d62014-12-07 12:18:57 +0000744defm V_CMPX_F_U32 : VOPCX_I32 <vopc<0xd0, 0xd8>, "v_cmpx_f_u32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000745defm V_CMPX_LT_U32 : VOPCX_I32 <vopc<0xd1, 0xd9>, "v_cmpx_lt_u32", "v_cmpx_gt_u32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000746defm V_CMPX_EQ_U32 : VOPCX_I32 <vopc<0xd2, 0xda>, "v_cmpx_eq_u32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000747defm V_CMPX_LE_U32 : VOPCX_I32 <vopc<0xd3, 0xdb>, "v_cmpx_le_u32", "v_cmpx_le_u32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000748defm V_CMPX_GT_U32 : VOPCX_I32 <vopc<0xd4, 0xdc>, "v_cmpx_gt_u32">;
749defm V_CMPX_NE_U32 : VOPCX_I32 <vopc<0xd5, 0xdd>, "v_cmpx_ne_u32">;
750defm V_CMPX_GE_U32 : VOPCX_I32 <vopc<0xd6, 0xde>, "v_cmpx_ge_u32">;
751defm V_CMPX_T_U32 : VOPCX_I32 <vopc<0xd7, 0xdf>, "v_cmpx_t_u32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000752
Tom Stellard75aadc22012-12-11 21:25:42 +0000753
Marek Olsak5df00d62014-12-07 12:18:57 +0000754defm V_CMP_F_U64 : VOPC_I64 <vopc<0xe0, 0xe8>, "v_cmp_f_u64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000755defm V_CMP_LT_U64 : VOPC_I64 <vopc<0xe1, 0xe9>, "v_cmp_lt_u64", COND_ULT, "v_cmp_gt_u64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000756defm V_CMP_EQ_U64 : VOPC_I64 <vopc<0xe2, 0xea>, "v_cmp_eq_u64", COND_EQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000757defm V_CMP_LE_U64 : VOPC_I64 <vopc<0xe3, 0xeb>, "v_cmp_le_u64", COND_ULE, "v_cmp_ge_u64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000758defm V_CMP_GT_U64 : VOPC_I64 <vopc<0xe4, 0xec>, "v_cmp_gt_u64", COND_UGT>;
759defm V_CMP_NE_U64 : VOPC_I64 <vopc<0xe5, 0xed>, "v_cmp_ne_u64", COND_NE>;
760defm V_CMP_GE_U64 : VOPC_I64 <vopc<0xe6, 0xee>, "v_cmp_ge_u64", COND_UGE>;
761defm V_CMP_T_U64 : VOPC_I64 <vopc<0xe7, 0xef>, "v_cmp_t_u64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000762
Marek Olsak5df00d62014-12-07 12:18:57 +0000763defm V_CMPX_F_U64 : VOPCX_I64 <vopc<0xf0, 0xf8>, "v_cmpx_f_u64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000764defm V_CMPX_LT_U64 : VOPCX_I64 <vopc<0xf1, 0xf9>, "v_cmpx_lt_u64", "v_cmpx_gt_u64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000765defm V_CMPX_EQ_U64 : VOPCX_I64 <vopc<0xf2, 0xfa>, "v_cmpx_eq_u64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000766defm V_CMPX_LE_U64 : VOPCX_I64 <vopc<0xf3, 0xfb>, "v_cmpx_le_u64", "v_cmpx_ge_u64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000767defm V_CMPX_GT_U64 : VOPCX_I64 <vopc<0xf4, 0xfc>, "v_cmpx_gt_u64">;
768defm V_CMPX_NE_U64 : VOPCX_I64 <vopc<0xf5, 0xfd>, "v_cmpx_ne_u64">;
769defm V_CMPX_GE_U64 : VOPCX_I64 <vopc<0xf6, 0xfe>, "v_cmpx_ge_u64">;
770defm V_CMPX_T_U64 : VOPCX_I64 <vopc<0xf7, 0xff>, "v_cmpx_t_u64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000771
Matt Arsenault0943b0e2015-03-23 18:45:38 +0000772} // End isCompare = 1, isCommutable = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000773
Matt Arsenault4831ce52015-01-06 23:00:37 +0000774defm V_CMP_CLASS_F32 : VOPC_CLASS_F32 <vopc<0x88, 0x10>, "v_cmp_class_f32">;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000775defm V_CMPX_CLASS_F32 : VOPCX_CLASS_F32 <vopc<0x98, 0x11>, "v_cmpx_class_f32">;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000776defm V_CMP_CLASS_F64 : VOPC_CLASS_F64 <vopc<0xa8, 0x12>, "v_cmp_class_f64">;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000777defm V_CMPX_CLASS_F64 : VOPCX_CLASS_F64 <vopc<0xb8, 0x13>, "v_cmpx_class_f64">;
Matt Arsenault42f39e12015-03-23 18:45:35 +0000778
Tom Stellard8d6d4492014-04-22 16:33:57 +0000779//===----------------------------------------------------------------------===//
780// DS Instructions
781//===----------------------------------------------------------------------===//
782
Marek Olsak0c1f8812015-01-27 17:25:07 +0000783defm DS_ADD_U32 : DS_1A1D_NORET <0x0, "ds_add_u32", VGPR_32>;
784defm DS_SUB_U32 : DS_1A1D_NORET <0x1, "ds_sub_u32", VGPR_32>;
785defm DS_RSUB_U32 : DS_1A1D_NORET <0x2, "ds_rsub_u32", VGPR_32>;
786defm DS_INC_U32 : DS_1A1D_NORET <0x3, "ds_inc_u32", VGPR_32>;
787defm DS_DEC_U32 : DS_1A1D_NORET <0x4, "ds_dec_u32", VGPR_32>;
788defm DS_MIN_I32 : DS_1A1D_NORET <0x5, "ds_min_i32", VGPR_32>;
789defm DS_MAX_I32 : DS_1A1D_NORET <0x6, "ds_max_i32", VGPR_32>;
790defm DS_MIN_U32 : DS_1A1D_NORET <0x7, "ds_min_u32", VGPR_32>;
791defm DS_MAX_U32 : DS_1A1D_NORET <0x8, "ds_max_u32", VGPR_32>;
792defm DS_AND_B32 : DS_1A1D_NORET <0x9, "ds_and_b32", VGPR_32>;
793defm DS_OR_B32 : DS_1A1D_NORET <0xa, "ds_or_b32", VGPR_32>;
794defm DS_XOR_B32 : DS_1A1D_NORET <0xb, "ds_xor_b32", VGPR_32>;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000795defm DS_MSKOR_B32 : DS_1A2D_NORET <0xc, "ds_mskor_b32", VGPR_32>;
Tom Stellardcf051f42015-03-09 18:49:45 +0000796let mayLoad = 0 in {
797defm DS_WRITE_B32 : DS_1A1D_NORET <0xd, "ds_write_b32", VGPR_32>;
798defm DS_WRITE2_B32 : DS_1A1D_Off8_NORET <0xe, "ds_write2_b32", VGPR_32>;
799defm DS_WRITE2ST64_B32 : DS_1A1D_Off8_NORET <0xf, "ds_write2st64_b32", VGPR_32>;
800}
Marek Olsak0c1f8812015-01-27 17:25:07 +0000801defm DS_CMPST_B32 : DS_1A2D_NORET <0x10, "ds_cmpst_b32", VGPR_32>;
802defm DS_CMPST_F32 : DS_1A2D_NORET <0x11, "ds_cmpst_f32", VGPR_32>;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000803defm DS_MIN_F32 : DS_1A2D_NORET <0x12, "ds_min_f32", VGPR_32>;
804defm DS_MAX_F32 : DS_1A2D_NORET <0x13, "ds_max_f32", VGPR_32>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000805
Tom Stellarddb4995a2015-03-09 16:03:45 +0000806defm DS_GWS_INIT : DS_1A_GDS <0x19, "ds_gws_init">;
807defm DS_GWS_SEMA_V : DS_1A_GDS <0x1a, "ds_gws_sema_v">;
808defm DS_GWS_SEMA_BR : DS_1A_GDS <0x1b, "ds_gws_sema_br">;
809defm DS_GWS_SEMA_P : DS_1A_GDS <0x1c, "ds_gws_sema_p">;
810defm DS_GWS_BARRIER : DS_1A_GDS <0x1d, "ds_gws_barrier">;
Tom Stellardcf051f42015-03-09 18:49:45 +0000811let mayLoad = 0 in {
812defm DS_WRITE_B8 : DS_1A1D_NORET <0x1e, "ds_write_b8", VGPR_32>;
813defm DS_WRITE_B16 : DS_1A1D_NORET <0x1f, "ds_write_b16", VGPR_32>;
814}
Marek Olsak0c1f8812015-01-27 17:25:07 +0000815defm DS_ADD_RTN_U32 : DS_1A1D_RET <0x20, "ds_add_rtn_u32", VGPR_32, "ds_add_u32">;
816defm DS_SUB_RTN_U32 : DS_1A1D_RET <0x21, "ds_sub_rtn_u32", VGPR_32, "ds_sub_u32">;
817defm DS_RSUB_RTN_U32 : DS_1A1D_RET <0x22, "ds_rsub_rtn_u32", VGPR_32, "ds_rsub_u32">;
818defm DS_INC_RTN_U32 : DS_1A1D_RET <0x23, "ds_inc_rtn_u32", VGPR_32, "ds_inc_u32">;
819defm DS_DEC_RTN_U32 : DS_1A1D_RET <0x24, "ds_dec_rtn_u32", VGPR_32, "ds_dec_u32">;
820defm DS_MIN_RTN_I32 : DS_1A1D_RET <0x25, "ds_min_rtn_i32", VGPR_32, "ds_min_i32">;
821defm DS_MAX_RTN_I32 : DS_1A1D_RET <0x26, "ds_max_rtn_i32", VGPR_32, "ds_max_i32">;
822defm DS_MIN_RTN_U32 : DS_1A1D_RET <0x27, "ds_min_rtn_u32", VGPR_32, "ds_min_u32">;
823defm DS_MAX_RTN_U32 : DS_1A1D_RET <0x28, "ds_max_rtn_u32", VGPR_32, "ds_max_u32">;
824defm DS_AND_RTN_B32 : DS_1A1D_RET <0x29, "ds_and_rtn_b32", VGPR_32, "ds_and_b32">;
825defm DS_OR_RTN_B32 : DS_1A1D_RET <0x2a, "ds_or_rtn_b32", VGPR_32, "ds_or_b32">;
826defm DS_XOR_RTN_B32 : DS_1A1D_RET <0x2b, "ds_xor_rtn_b32", VGPR_32, "ds_xor_b32">;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000827defm DS_MSKOR_RTN_B32 : DS_1A2D_RET <0x2c, "ds_mskor_rtn_b32", VGPR_32, "ds_mskor_b32">;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000828defm DS_WRXCHG_RTN_B32 : DS_1A1D_RET <0x2d, "ds_wrxchg_rtn_b32", VGPR_32>;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000829defm DS_WRXCHG2_RTN_B32 : DS_1A2D_RET <
830 0x2e, "ds_wrxchg2_rtn_b32", VReg_64, "", VGPR_32
831>;
832defm DS_WRXCHG2ST64_RTN_B32 : DS_1A2D_RET <
833 0x2f, "ds_wrxchg2st64_rtn_b32", VReg_64, "", VGPR_32
834>;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000835defm DS_CMPST_RTN_B32 : DS_1A2D_RET <0x30, "ds_cmpst_rtn_b32", VGPR_32, "ds_cmpst_b32">;
836defm DS_CMPST_RTN_F32 : DS_1A2D_RET <0x31, "ds_cmpst_rtn_f32", VGPR_32, "ds_cmpst_f32">;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000837defm DS_MIN_RTN_F32 : DS_1A2D_RET <0x32, "ds_min_rtn_f32", VGPR_32, "ds_min_f32">;
838defm DS_MAX_RTN_F32 : DS_1A2D_RET <0x33, "ds_max_rtn_f32", VGPR_32, "ds_max_f32">;
Tom Stellardcf051f42015-03-09 18:49:45 +0000839defm DS_SWIZZLE_B32 : DS_1A_RET <0x35, "ds_swizzle_b32", VGPR_32>;
840let mayStore = 0 in {
841defm DS_READ_B32 : DS_1A_RET <0x36, "ds_read_b32", VGPR_32>;
842defm DS_READ2_B32 : DS_1A_Off8_RET <0x37, "ds_read2_b32", VReg_64>;
843defm DS_READ2ST64_B32 : DS_1A_Off8_RET <0x38, "ds_read2st64_b32", VReg_64>;
844defm DS_READ_I8 : DS_1A_RET <0x39, "ds_read_i8", VGPR_32>;
845defm DS_READ_U8 : DS_1A_RET <0x3a, "ds_read_u8", VGPR_32>;
846defm DS_READ_I16 : DS_1A_RET <0x3b, "ds_read_i16", VGPR_32>;
847defm DS_READ_U16 : DS_1A_RET <0x3c, "ds_read_u16", VGPR_32>;
848}
Tom Stellarddb4995a2015-03-09 16:03:45 +0000849defm DS_CONSUME : DS_0A_RET <0x3d, "ds_consume">;
850defm DS_APPEND : DS_0A_RET <0x3e, "ds_append">;
851defm DS_ORDERED_COUNT : DS_1A_RET_GDS <0x3f, "ds_ordered_count">;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000852defm DS_ADD_U64 : DS_1A1D_NORET <0x40, "ds_add_u64", VReg_64>;
853defm DS_SUB_U64 : DS_1A1D_NORET <0x41, "ds_sub_u64", VReg_64>;
854defm DS_RSUB_U64 : DS_1A1D_NORET <0x42, "ds_rsub_u64", VReg_64>;
855defm DS_INC_U64 : DS_1A1D_NORET <0x43, "ds_inc_u64", VReg_64>;
856defm DS_DEC_U64 : DS_1A1D_NORET <0x44, "ds_dec_u64", VReg_64>;
857defm DS_MIN_I64 : DS_1A1D_NORET <0x45, "ds_min_i64", VReg_64>;
858defm DS_MAX_I64 : DS_1A1D_NORET <0x46, "ds_max_i64", VReg_64>;
859defm DS_MIN_U64 : DS_1A1D_NORET <0x47, "ds_min_u64", VReg_64>;
860defm DS_MAX_U64 : DS_1A1D_NORET <0x48, "ds_max_u64", VReg_64>;
861defm DS_AND_B64 : DS_1A1D_NORET <0x49, "ds_and_b64", VReg_64>;
862defm DS_OR_B64 : DS_1A1D_NORET <0x4a, "ds_or_b64", VReg_64>;
863defm DS_XOR_B64 : DS_1A1D_NORET <0x4b, "ds_xor_b64", VReg_64>;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000864defm DS_MSKOR_B64 : DS_1A2D_NORET <0x4c, "ds_mskor_b64", VReg_64>;
Tom Stellardcf051f42015-03-09 18:49:45 +0000865let mayLoad = 0 in {
866defm DS_WRITE_B64 : DS_1A1D_NORET <0x4d, "ds_write_b64", VReg_64>;
867defm DS_WRITE2_B64 : DS_1A1D_Off8_NORET <0x4E, "ds_write2_b64", VReg_64>;
868defm DS_WRITE2ST64_B64 : DS_1A1D_Off8_NORET <0x4f, "ds_write2st64_b64", VReg_64>;
869}
Marek Olsak0c1f8812015-01-27 17:25:07 +0000870defm DS_CMPST_B64 : DS_1A2D_NORET <0x50, "ds_cmpst_b64", VReg_64>;
871defm DS_CMPST_F64 : DS_1A2D_NORET <0x51, "ds_cmpst_f64", VReg_64>;
872defm DS_MIN_F64 : DS_1A1D_NORET <0x52, "ds_min_f64", VReg_64>;
873defm DS_MAX_F64 : DS_1A1D_NORET <0x53, "ds_max_f64", VReg_64>;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000874
Marek Olsak0c1f8812015-01-27 17:25:07 +0000875defm DS_ADD_RTN_U64 : DS_1A1D_RET <0x60, "ds_add_rtn_u64", VReg_64, "ds_add_u64">;
876defm DS_SUB_RTN_U64 : DS_1A1D_RET <0x61, "ds_sub_rtn_u64", VReg_64, "ds_sub_u64">;
877defm DS_RSUB_RTN_U64 : DS_1A1D_RET <0x62, "ds_rsub_rtn_u64", VReg_64, "ds_rsub_u64">;
878defm DS_INC_RTN_U64 : DS_1A1D_RET <0x63, "ds_inc_rtn_u64", VReg_64, "ds_inc_u64">;
879defm DS_DEC_RTN_U64 : DS_1A1D_RET <0x64, "ds_dec_rtn_u64", VReg_64, "ds_dec_u64">;
880defm DS_MIN_RTN_I64 : DS_1A1D_RET <0x65, "ds_min_rtn_i64", VReg_64, "ds_min_i64">;
881defm DS_MAX_RTN_I64 : DS_1A1D_RET <0x66, "ds_max_rtn_i64", VReg_64, "ds_max_i64">;
882defm DS_MIN_RTN_U64 : DS_1A1D_RET <0x67, "ds_min_rtn_u64", VReg_64, "ds_min_u64">;
883defm DS_MAX_RTN_U64 : DS_1A1D_RET <0x68, "ds_max_rtn_u64", VReg_64, "ds_max_u64">;
884defm DS_AND_RTN_B64 : DS_1A1D_RET <0x69, "ds_and_rtn_b64", VReg_64, "ds_and_b64">;
885defm DS_OR_RTN_B64 : DS_1A1D_RET <0x6a, "ds_or_rtn_b64", VReg_64, "ds_or_b64">;
886defm DS_XOR_RTN_B64 : DS_1A1D_RET <0x6b, "ds_xor_rtn_b64", VReg_64, "ds_xor_b64">;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000887defm DS_MSKOR_RTN_B64 : DS_1A2D_RET <0x6c, "ds_mskor_rtn_b64", VReg_64, "ds_mskor_b64">;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000888defm DS_WRXCHG_RTN_B64 : DS_1A1D_RET <0x6d, "ds_wrxchg_rtn_b64", VReg_64, "ds_wrxchg_b64">;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000889defm DS_WRXCHG2_RTN_B64 : DS_1A2D_RET <0x6e, "ds_wrxchg2_rtn_b64", VReg_128, "ds_wrxchg2_b64", VReg_64>;
890defm DS_WRXCHG2ST64_RTN_B64 : DS_1A2D_RET <0x6f, "ds_wrxchg2st64_rtn_b64", VReg_128, "ds_wrxchg2st64_b64", VReg_64>;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000891defm DS_CMPST_RTN_B64 : DS_1A2D_RET <0x70, "ds_cmpst_rtn_b64", VReg_64, "ds_cmpst_b64">;
892defm DS_CMPST_RTN_F64 : DS_1A2D_RET <0x71, "ds_cmpst_rtn_f64", VReg_64, "ds_cmpst_f64">;
893defm DS_MIN_RTN_F64 : DS_1A1D_RET <0x72, "ds_min_rtn_f64", VReg_64, "ds_min_f64">;
894defm DS_MAX_RTN_F64 : DS_1A1D_RET <0x73, "ds_max_rtn_f64", VReg_64, "ds_max_f64">;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000895
Tom Stellardcf051f42015-03-09 18:49:45 +0000896let mayStore = 0 in {
897defm DS_READ_B64 : DS_1A_RET <0x76, "ds_read_b64", VReg_64>;
898defm DS_READ2_B64 : DS_1A_Off8_RET <0x77, "ds_read2_b64", VReg_128>;
899defm DS_READ2ST64_B64 : DS_1A_Off8_RET <0x78, "ds_read2st64_b64", VReg_128>;
900}
Tom Stellarddb4995a2015-03-09 16:03:45 +0000901
902defm DS_ADD_SRC2_U32 : DS_1A <0x80, "ds_add_src2_u32">;
903defm DS_SUB_SRC2_U32 : DS_1A <0x81, "ds_sub_src2_u32">;
904defm DS_RSUB_SRC2_U32 : DS_1A <0x82, "ds_rsub_src2_u32">;
905defm DS_INC_SRC2_U32 : DS_1A <0x83, "ds_inc_src2_u32">;
906defm DS_DEC_SRC2_U32 : DS_1A <0x84, "ds_dec_src2_u32">;
907defm DS_MIN_SRC2_I32 : DS_1A <0x85, "ds_min_src2_i32">;
908defm DS_MAX_SRC2_I32 : DS_1A <0x86, "ds_max_src2_i32">;
909defm DS_MIN_SRC2_U32 : DS_1A <0x87, "ds_min_src2_u32">;
910defm DS_MAX_SRC2_U32 : DS_1A <0x88, "ds_max_src2_u32">;
911defm DS_AND_SRC2_B32 : DS_1A <0x89, "ds_and_src_b32">;
912defm DS_OR_SRC2_B32 : DS_1A <0x8a, "ds_or_src2_b32">;
913defm DS_XOR_SRC2_B32 : DS_1A <0x8b, "ds_xor_src2_b32">;
914defm DS_WRITE_SRC2_B32 : DS_1A <0x8c, "ds_write_src2_b32">;
915
916defm DS_MIN_SRC2_F32 : DS_1A <0x92, "ds_min_src2_f32">;
917defm DS_MAX_SRC2_F32 : DS_1A <0x93, "ds_max_src2_f32">;
918
919defm DS_ADD_SRC2_U64 : DS_1A <0xc0, "ds_add_src2_u64">;
920defm DS_SUB_SRC2_U64 : DS_1A <0xc1, "ds_sub_src2_u64">;
921defm DS_RSUB_SRC2_U64 : DS_1A <0xc2, "ds_rsub_src2_u64">;
922defm DS_INC_SRC2_U64 : DS_1A <0xc3, "ds_inc_src2_u64">;
923defm DS_DEC_SRC2_U64 : DS_1A <0xc4, "ds_dec_src2_u64">;
924defm DS_MIN_SRC2_I64 : DS_1A <0xc5, "ds_min_src2_i64">;
925defm DS_MAX_SRC2_I64 : DS_1A <0xc6, "ds_max_src2_i64">;
926defm DS_MIN_SRC2_U64 : DS_1A <0xc7, "ds_min_src2_u64">;
927defm DS_MAX_SRC2_U64 : DS_1A <0xc8, "ds_max_src2_u64">;
928defm DS_AND_SRC2_B64 : DS_1A <0xc9, "ds_and_src2_b64">;
929defm DS_OR_SRC2_B64 : DS_1A <0xca, "ds_or_src2_b64">;
930defm DS_XOR_SRC2_B64 : DS_1A <0xcb, "ds_xor_src2_b64">;
931defm DS_WRITE_SRC2_B64 : DS_1A <0xcc, "ds_write_src2_b64">;
932
933defm DS_MIN_SRC2_F64 : DS_1A <0xd2, "ds_min_src2_f64">;
934defm DS_MAX_SRC2_F64 : DS_1A <0xd3, "ds_max_src2_f64">;
935
Tom Stellard8d6d4492014-04-22 16:33:57 +0000936//===----------------------------------------------------------------------===//
937// MUBUF Instructions
938//===----------------------------------------------------------------------===//
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000939
Tom Stellardaec94b32015-02-27 14:59:46 +0000940defm BUFFER_LOAD_FORMAT_X : MUBUF_Load_Helper <
941 mubuf<0x00>, "buffer_load_format_x", VGPR_32
942>;
943defm BUFFER_LOAD_FORMAT_XY : MUBUF_Load_Helper <
944 mubuf<0x01>, "buffer_load_format_xy", VReg_64
945>;
946defm BUFFER_LOAD_FORMAT_XYZ : MUBUF_Load_Helper <
947 mubuf<0x02>, "buffer_load_format_xyz", VReg_96
948>;
949defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <
950 mubuf<0x03>, "buffer_load_format_xyzw", VReg_128
951>;
Nicolai Haehnleb1427702016-03-10 18:43:50 +0000952// Without mayLoad and hasSideEffects, TableGen complains about the pattern
953// matching llvm.amdgcn.buffer.store.format. Eventually, we'll need a way
954// to express the effects of the intrinsic more precisely.
955let mayLoad = 1, hasSideEffects = 1 in {
956 defm BUFFER_STORE_FORMAT_X : MUBUF_Store_Helper <
957 mubuf<0x04>, "buffer_store_format_x", VGPR_32
958 >;
959 defm BUFFER_STORE_FORMAT_XY : MUBUF_Store_Helper <
960 mubuf<0x05>, "buffer_store_format_xy", VReg_64
961 >;
962 defm BUFFER_STORE_FORMAT_XYZ : MUBUF_Store_Helper <
963 mubuf<0x06>, "buffer_store_format_xyz", VReg_96
964 >;
965 defm BUFFER_STORE_FORMAT_XYZW : MUBUF_Store_Helper <
966 mubuf<0x07>, "buffer_store_format_xyzw", VReg_128
967 >;
968}
Tom Stellard7c1838d2014-07-02 20:53:56 +0000969defm BUFFER_LOAD_UBYTE : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000970 mubuf<0x08, 0x10>, "buffer_load_ubyte", VGPR_32, i32, az_extloadi8_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000971>;
972defm BUFFER_LOAD_SBYTE : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000973 mubuf<0x09, 0x11>, "buffer_load_sbyte", VGPR_32, i32, sextloadi8_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000974>;
975defm BUFFER_LOAD_USHORT : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000976 mubuf<0x0a, 0x12>, "buffer_load_ushort", VGPR_32, i32, az_extloadi16_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000977>;
978defm BUFFER_LOAD_SSHORT : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000979 mubuf<0x0b, 0x13>, "buffer_load_sshort", VGPR_32, i32, sextloadi16_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000980>;
981defm BUFFER_LOAD_DWORD : MUBUF_Load_Helper <
Tom Stellarda6f24c62015-12-15 20:55:55 +0000982 mubuf<0x0c, 0x14>, "buffer_load_dword", VGPR_32, i32, mubuf_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000983>;
984defm BUFFER_LOAD_DWORDX2 : MUBUF_Load_Helper <
Tom Stellarda6f24c62015-12-15 20:55:55 +0000985 mubuf<0x0d, 0x15>, "buffer_load_dwordx2", VReg_64, v2i32, mubuf_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000986>;
987defm BUFFER_LOAD_DWORDX4 : MUBUF_Load_Helper <
Tom Stellarda6f24c62015-12-15 20:55:55 +0000988 mubuf<0x0e, 0x17>, "buffer_load_dwordx4", VReg_128, v4i32, mubuf_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000989>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000990
Tom Stellardb02094e2014-07-21 15:45:01 +0000991defm BUFFER_STORE_BYTE : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000992 mubuf<0x18>, "buffer_store_byte", VGPR_32, i32, truncstorei8_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000993>;
994
Tom Stellardb02094e2014-07-21 15:45:01 +0000995defm BUFFER_STORE_SHORT : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000996 mubuf<0x1a>, "buffer_store_short", VGPR_32, i32, truncstorei16_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000997>;
Tom Stellard754f80f2013-04-05 23:31:51 +0000998
Tom Stellardb02094e2014-07-21 15:45:01 +0000999defm BUFFER_STORE_DWORD : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +00001000 mubuf<0x1c>, "buffer_store_dword", VGPR_32, i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +00001001>;
1002
Tom Stellardb02094e2014-07-21 15:45:01 +00001003defm BUFFER_STORE_DWORDX2 : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +00001004 mubuf<0x1d>, "buffer_store_dwordx2", VReg_64, v2i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +00001005>;
Tom Stellard556d9aa2013-06-03 17:39:37 +00001006
Tom Stellardb02094e2014-07-21 15:45:01 +00001007defm BUFFER_STORE_DWORDX4 : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +00001008 mubuf<0x1e, 0x1f>, "buffer_store_dwordx4", VReg_128, v4i32, global_store
Tom Stellard556d9aa2013-06-03 17:39:37 +00001009>;
Marek Olsakee98b112015-01-27 17:24:58 +00001010
Aaron Watry81144372014-10-17 23:33:03 +00001011defm BUFFER_ATOMIC_SWAP : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001012 mubuf<0x30, 0x40>, "buffer_atomic_swap", VGPR_32, i32, atomic_swap_global
Aaron Watry81144372014-10-17 23:33:03 +00001013>;
Nicolai Haehnlead636382016-03-18 16:24:31 +00001014defm BUFFER_ATOMIC_CMPSWAP : MUBUF_Atomic <
1015 mubuf<0x31, 0x41>, "buffer_atomic_cmpswap", VReg_64, v2i32, null_frag
1016>;
Tom Stellard7980fc82014-09-25 18:30:26 +00001017defm BUFFER_ATOMIC_ADD : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001018 mubuf<0x32, 0x42>, "buffer_atomic_add", VGPR_32, i32, atomic_add_global
Tom Stellard7980fc82014-09-25 18:30:26 +00001019>;
Aaron Watry328f1ba2014-10-17 23:32:52 +00001020defm BUFFER_ATOMIC_SUB : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001021 mubuf<0x33, 0x43>, "buffer_atomic_sub", VGPR_32, i32, atomic_sub_global
Aaron Watry328f1ba2014-10-17 23:32:52 +00001022>;
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001023//def BUFFER_ATOMIC_RSUB : MUBUF_ <mubuf<0x34>, "buffer_atomic_rsub", []>; // isn't on CI & VI
Aaron Watry58c99922014-10-17 23:32:57 +00001024defm BUFFER_ATOMIC_SMIN : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001025 mubuf<0x35, 0x44>, "buffer_atomic_smin", VGPR_32, i32, atomic_min_global
Aaron Watry58c99922014-10-17 23:32:57 +00001026>;
1027defm BUFFER_ATOMIC_UMIN : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001028 mubuf<0x36, 0x45>, "buffer_atomic_umin", VGPR_32, i32, atomic_umin_global
Aaron Watry58c99922014-10-17 23:32:57 +00001029>;
Aaron Watry29f295d2014-10-17 23:32:56 +00001030defm BUFFER_ATOMIC_SMAX : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001031 mubuf<0x37, 0x46>, "buffer_atomic_smax", VGPR_32, i32, atomic_max_global
Aaron Watry29f295d2014-10-17 23:32:56 +00001032>;
1033defm BUFFER_ATOMIC_UMAX : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001034 mubuf<0x38, 0x47>, "buffer_atomic_umax", VGPR_32, i32, atomic_umax_global
Aaron Watry29f295d2014-10-17 23:32:56 +00001035>;
Aaron Watry62127802014-10-17 23:32:54 +00001036defm BUFFER_ATOMIC_AND : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001037 mubuf<0x39, 0x48>, "buffer_atomic_and", VGPR_32, i32, atomic_and_global
Aaron Watry62127802014-10-17 23:32:54 +00001038>;
Aaron Watry8a911e62014-10-17 23:32:59 +00001039defm BUFFER_ATOMIC_OR : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001040 mubuf<0x3a, 0x49>, "buffer_atomic_or", VGPR_32, i32, atomic_or_global
Aaron Watry8a911e62014-10-17 23:32:59 +00001041>;
Aaron Watryd672ee22014-10-17 23:33:01 +00001042defm BUFFER_ATOMIC_XOR : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001043 mubuf<0x3b, 0x4a>, "buffer_atomic_xor", VGPR_32, i32, atomic_xor_global
Aaron Watryd672ee22014-10-17 23:33:01 +00001044>;
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001045//def BUFFER_ATOMIC_INC : MUBUF_ <mubuf<0x3c, 0x4b>, "buffer_atomic_inc", []>;
1046//def BUFFER_ATOMIC_DEC : MUBUF_ <mubuf<0x3d, 0x4c>, "buffer_atomic_dec", []>;
1047//def BUFFER_ATOMIC_FCMPSWAP : MUBUF_ <mubuf<0x3e>, "buffer_atomic_fcmpswap", []>; // isn't on VI
1048//def BUFFER_ATOMIC_FMIN : MUBUF_ <mubuf<0x3f>, "buffer_atomic_fmin", []>; // isn't on VI
1049//def BUFFER_ATOMIC_FMAX : MUBUF_ <mubuf<0x40>, "buffer_atomic_fmax", []>; // isn't on VI
1050//def BUFFER_ATOMIC_SWAP_X2 : MUBUF_X2 <mubuf<0x50, 0x60>, "buffer_atomic_swap_x2", []>;
1051//def BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_X2 <mubuf<0x51, 0x61>, "buffer_atomic_cmpswap_x2", []>;
1052//def BUFFER_ATOMIC_ADD_X2 : MUBUF_X2 <mubuf<0x52, 0x62>, "buffer_atomic_add_x2", []>;
1053//def BUFFER_ATOMIC_SUB_X2 : MUBUF_X2 <mubuf<0x53, 0x63>, "buffer_atomic_sub_x2", []>;
1054//def BUFFER_ATOMIC_RSUB_X2 : MUBUF_X2 <mubuf<0x54>, "buffer_atomic_rsub_x2", []>; // isn't on CI & VI
1055//def BUFFER_ATOMIC_SMIN_X2 : MUBUF_X2 <mubuf<0x55, 0x64>, "buffer_atomic_smin_x2", []>;
1056//def BUFFER_ATOMIC_UMIN_X2 : MUBUF_X2 <mubuf<0x56, 0x65>, "buffer_atomic_umin_x2", []>;
1057//def BUFFER_ATOMIC_SMAX_X2 : MUBUF_X2 <mubuf<0x57, 0x66>, "buffer_atomic_smax_x2", []>;
1058//def BUFFER_ATOMIC_UMAX_X2 : MUBUF_X2 <mubuf<0x58, 0x67>, "buffer_atomic_umax_x2", []>;
1059//def BUFFER_ATOMIC_AND_X2 : MUBUF_X2 <mubuf<0x59, 0x68>, "buffer_atomic_and_x2", []>;
1060//def BUFFER_ATOMIC_OR_X2 : MUBUF_X2 <mubuf<0x5a, 0x69>, "buffer_atomic_or_x2", []>;
1061//def BUFFER_ATOMIC_XOR_X2 : MUBUF_X2 <mubuf<0x5b, 0x6a>, "buffer_atomic_xor_x2", []>;
1062//def BUFFER_ATOMIC_INC_X2 : MUBUF_X2 <mubuf<0x5c, 0x6b>, "buffer_atomic_inc_x2", []>;
1063//def BUFFER_ATOMIC_DEC_X2 : MUBUF_X2 <mubuf<0x5d, 0x6c>, "buffer_atomic_dec_x2", []>;
1064//def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <mubuf<0x5e>, "buffer_atomic_fcmpswap_x2", []>; // isn't on VI
1065//def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <mubuf<0x5f>, "buffer_atomic_fmin_x2", []>; // isn't on VI
1066//def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <mubuf<0x60>, "buffer_atomic_fmax_x2", []>; // isn't on VI
Matt Arsenaultd6adfb42015-09-24 19:52:21 +00001067
Tom Stellarde1818af2016-02-18 03:42:32 +00001068let SubtargetPredicate = isSI, DisableVIDecoder = 1 in {
Matt Arsenaultd6adfb42015-09-24 19:52:21 +00001069defm BUFFER_WBINVL1_SC : MUBUF_Invalidate <mubuf<0x70>, "buffer_wbinvl1_sc", int_amdgcn_buffer_wbinvl1_sc>; // isn't on CI & VI
1070}
1071
1072defm BUFFER_WBINVL1 : MUBUF_Invalidate <mubuf<0x71, 0x3e>, "buffer_wbinvl1", int_amdgcn_buffer_wbinvl1>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001073
Tom Stellard8d6d4492014-04-22 16:33:57 +00001074//===----------------------------------------------------------------------===//
1075// MTBUF Instructions
1076//===----------------------------------------------------------------------===//
1077
Tom Stellard326d6ec2014-11-05 14:50:53 +00001078//def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "tbuffer_load_format_x", []>;
1079//def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "tbuffer_load_format_xy", []>;
1080//def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "tbuffer_load_format_xyz", []>;
1081defm TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "tbuffer_load_format_xyzw", VReg_128>;
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001082defm TBUFFER_STORE_FORMAT_X : MTBUF_Store_Helper <0x00000004, "tbuffer_store_format_x", VGPR_32>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001083defm TBUFFER_STORE_FORMAT_XY : MTBUF_Store_Helper <0x00000005, "tbuffer_store_format_xy", VReg_64>;
1084defm TBUFFER_STORE_FORMAT_XYZ : MTBUF_Store_Helper <0x00000006, "tbuffer_store_format_xyz", VReg_128>;
1085defm TBUFFER_STORE_FORMAT_XYZW : MTBUF_Store_Helper <0x00000007, "tbuffer_store_format_xyzw", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001086
Tom Stellard8d6d4492014-04-22 16:33:57 +00001087//===----------------------------------------------------------------------===//
1088// MIMG Instructions
1089//===----------------------------------------------------------------------===//
Tom Stellard89093802013-02-07 19:39:40 +00001090
Tom Stellard326d6ec2014-11-05 14:50:53 +00001091defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "image_load">;
1092defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "image_load_mip">;
1093//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"image_load_pck", 0x00000002>;
1094//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"image_load_pck_sgn", 0x00000003>;
1095//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"image_load_mip_pck", 0x00000004>;
1096//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"image_load_mip_pck_sgn", 0x00000005>;
Nicolai Haehnlef2c64db2016-02-18 16:44:18 +00001097defm IMAGE_STORE : MIMG_Store <0x00000008, "image_store">;
1098defm IMAGE_STORE_MIP : MIMG_Store <0x00000009, "image_store_mip">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001099//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"image_store_pck", 0x0000000a>;
1100//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"image_store_mip_pck", 0x0000000b>;
1101defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "image_get_resinfo">;
Nikolay Haustov5bf46ac12016-03-04 10:39:50 +00001102defm IMAGE_ATOMIC_SWAP : MIMG_Atomic <mimg<0x0f, 0x10>, "image_atomic_swap">;
1103defm IMAGE_ATOMIC_CMPSWAP : MIMG_Atomic <mimg<0x10, 0x11>, "image_atomic_cmpswap", VReg_64>;
1104defm IMAGE_ATOMIC_ADD : MIMG_Atomic <mimg<0x11, 0x12>, "image_atomic_add">;
1105defm IMAGE_ATOMIC_SUB : MIMG_Atomic <mimg<0x12, 0x13>, "image_atomic_sub">;
1106//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"image_atomic_rsub", 0x00000013>; -- not on VI
1107defm IMAGE_ATOMIC_SMIN : MIMG_Atomic <mimg<0x14>, "image_atomic_smin">;
1108defm IMAGE_ATOMIC_UMIN : MIMG_Atomic <mimg<0x15>, "image_atomic_umin">;
1109defm IMAGE_ATOMIC_SMAX : MIMG_Atomic <mimg<0x16>, "image_atomic_smax">;
1110defm IMAGE_ATOMIC_UMAX : MIMG_Atomic <mimg<0x17>, "image_atomic_umax">;
1111defm IMAGE_ATOMIC_AND : MIMG_Atomic <mimg<0x18>, "image_atomic_and">;
1112defm IMAGE_ATOMIC_OR : MIMG_Atomic <mimg<0x19>, "image_atomic_or">;
1113defm IMAGE_ATOMIC_XOR : MIMG_Atomic <mimg<0x1a>, "image_atomic_xor">;
1114defm IMAGE_ATOMIC_INC : MIMG_Atomic <mimg<0x1b>, "image_atomic_inc">;
1115defm IMAGE_ATOMIC_DEC : MIMG_Atomic <mimg<0x1c>, "image_atomic_dec">;
1116//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"image_atomic_fcmpswap", 0x0000001d>; -- not on VI
1117//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"image_atomic_fmin", 0x0000001e>; -- not on VI
1118//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"image_atomic_fmax", 0x0000001f>; -- not on VI
Michel Danzer494391b2015-02-06 02:51:20 +00001119defm IMAGE_SAMPLE : MIMG_Sampler_WQM <0x00000020, "image_sample">;
1120defm IMAGE_SAMPLE_CL : MIMG_Sampler_WQM <0x00000021, "image_sample_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001121defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "image_sample_d">;
1122defm IMAGE_SAMPLE_D_CL : MIMG_Sampler <0x00000023, "image_sample_d_cl">;
1123defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "image_sample_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001124defm IMAGE_SAMPLE_B : MIMG_Sampler_WQM <0x00000025, "image_sample_b">;
1125defm IMAGE_SAMPLE_B_CL : MIMG_Sampler_WQM <0x00000026, "image_sample_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001126defm IMAGE_SAMPLE_LZ : MIMG_Sampler <0x00000027, "image_sample_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001127defm IMAGE_SAMPLE_C : MIMG_Sampler_WQM <0x00000028, "image_sample_c">;
1128defm IMAGE_SAMPLE_C_CL : MIMG_Sampler_WQM <0x00000029, "image_sample_c_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001129defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "image_sample_c_d">;
1130defm IMAGE_SAMPLE_C_D_CL : MIMG_Sampler <0x0000002b, "image_sample_c_d_cl">;
1131defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "image_sample_c_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001132defm IMAGE_SAMPLE_C_B : MIMG_Sampler_WQM <0x0000002d, "image_sample_c_b">;
1133defm IMAGE_SAMPLE_C_B_CL : MIMG_Sampler_WQM <0x0000002e, "image_sample_c_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001134defm IMAGE_SAMPLE_C_LZ : MIMG_Sampler <0x0000002f, "image_sample_c_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001135defm IMAGE_SAMPLE_O : MIMG_Sampler_WQM <0x00000030, "image_sample_o">;
1136defm IMAGE_SAMPLE_CL_O : MIMG_Sampler_WQM <0x00000031, "image_sample_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001137defm IMAGE_SAMPLE_D_O : MIMG_Sampler <0x00000032, "image_sample_d_o">;
1138defm IMAGE_SAMPLE_D_CL_O : MIMG_Sampler <0x00000033, "image_sample_d_cl_o">;
1139defm IMAGE_SAMPLE_L_O : MIMG_Sampler <0x00000034, "image_sample_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001140defm IMAGE_SAMPLE_B_O : MIMG_Sampler_WQM <0x00000035, "image_sample_b_o">;
1141defm IMAGE_SAMPLE_B_CL_O : MIMG_Sampler_WQM <0x00000036, "image_sample_b_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001142defm IMAGE_SAMPLE_LZ_O : MIMG_Sampler <0x00000037, "image_sample_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001143defm IMAGE_SAMPLE_C_O : MIMG_Sampler_WQM <0x00000038, "image_sample_c_o">;
1144defm IMAGE_SAMPLE_C_CL_O : MIMG_Sampler_WQM <0x00000039, "image_sample_c_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001145defm IMAGE_SAMPLE_C_D_O : MIMG_Sampler <0x0000003a, "image_sample_c_d_o">;
1146defm IMAGE_SAMPLE_C_D_CL_O : MIMG_Sampler <0x0000003b, "image_sample_c_d_cl_o">;
1147defm IMAGE_SAMPLE_C_L_O : MIMG_Sampler <0x0000003c, "image_sample_c_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001148defm IMAGE_SAMPLE_C_B_O : MIMG_Sampler_WQM <0x0000003d, "image_sample_c_b_o">;
1149defm IMAGE_SAMPLE_C_B_CL_O : MIMG_Sampler_WQM <0x0000003e, "image_sample_c_b_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001150defm IMAGE_SAMPLE_C_LZ_O : MIMG_Sampler <0x0000003f, "image_sample_c_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001151defm IMAGE_GATHER4 : MIMG_Gather_WQM <0x00000040, "image_gather4">;
1152defm IMAGE_GATHER4_CL : MIMG_Gather_WQM <0x00000041, "image_gather4_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001153defm IMAGE_GATHER4_L : MIMG_Gather <0x00000044, "image_gather4_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001154defm IMAGE_GATHER4_B : MIMG_Gather_WQM <0x00000045, "image_gather4_b">;
1155defm IMAGE_GATHER4_B_CL : MIMG_Gather_WQM <0x00000046, "image_gather4_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001156defm IMAGE_GATHER4_LZ : MIMG_Gather <0x00000047, "image_gather4_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001157defm IMAGE_GATHER4_C : MIMG_Gather_WQM <0x00000048, "image_gather4_c">;
1158defm IMAGE_GATHER4_C_CL : MIMG_Gather_WQM <0x00000049, "image_gather4_c_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001159defm IMAGE_GATHER4_C_L : MIMG_Gather <0x0000004c, "image_gather4_c_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001160defm IMAGE_GATHER4_C_B : MIMG_Gather_WQM <0x0000004d, "image_gather4_c_b">;
1161defm IMAGE_GATHER4_C_B_CL : MIMG_Gather_WQM <0x0000004e, "image_gather4_c_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001162defm IMAGE_GATHER4_C_LZ : MIMG_Gather <0x0000004f, "image_gather4_c_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001163defm IMAGE_GATHER4_O : MIMG_Gather_WQM <0x00000050, "image_gather4_o">;
1164defm IMAGE_GATHER4_CL_O : MIMG_Gather_WQM <0x00000051, "image_gather4_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001165defm IMAGE_GATHER4_L_O : MIMG_Gather <0x00000054, "image_gather4_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001166defm IMAGE_GATHER4_B_O : MIMG_Gather_WQM <0x00000055, "image_gather4_b_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001167defm IMAGE_GATHER4_B_CL_O : MIMG_Gather <0x00000056, "image_gather4_b_cl_o">;
1168defm IMAGE_GATHER4_LZ_O : MIMG_Gather <0x00000057, "image_gather4_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001169defm IMAGE_GATHER4_C_O : MIMG_Gather_WQM <0x00000058, "image_gather4_c_o">;
1170defm IMAGE_GATHER4_C_CL_O : MIMG_Gather_WQM <0x00000059, "image_gather4_c_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001171defm IMAGE_GATHER4_C_L_O : MIMG_Gather <0x0000005c, "image_gather4_c_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001172defm IMAGE_GATHER4_C_B_O : MIMG_Gather_WQM <0x0000005d, "image_gather4_c_b_o">;
1173defm IMAGE_GATHER4_C_B_CL_O : MIMG_Gather_WQM <0x0000005e, "image_gather4_c_b_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001174defm IMAGE_GATHER4_C_LZ_O : MIMG_Gather <0x0000005f, "image_gather4_c_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001175defm IMAGE_GET_LOD : MIMG_Sampler_WQM <0x00000060, "image_get_lod">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001176defm IMAGE_SAMPLE_CD : MIMG_Sampler <0x00000068, "image_sample_cd">;
1177defm IMAGE_SAMPLE_CD_CL : MIMG_Sampler <0x00000069, "image_sample_cd_cl">;
1178defm IMAGE_SAMPLE_C_CD : MIMG_Sampler <0x0000006a, "image_sample_c_cd">;
1179defm IMAGE_SAMPLE_C_CD_CL : MIMG_Sampler <0x0000006b, "image_sample_c_cd_cl">;
1180defm IMAGE_SAMPLE_CD_O : MIMG_Sampler <0x0000006c, "image_sample_cd_o">;
1181defm IMAGE_SAMPLE_CD_CL_O : MIMG_Sampler <0x0000006d, "image_sample_cd_cl_o">;
1182defm IMAGE_SAMPLE_C_CD_O : MIMG_Sampler <0x0000006e, "image_sample_c_cd_o">;
1183defm IMAGE_SAMPLE_C_CD_CL_O : MIMG_Sampler <0x0000006f, "image_sample_c_cd_cl_o">;
1184//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"image_rsrc256", 0x0000007e>;
1185//def IMAGE_SAMPLER : MIMG_NoPattern_ <"image_sampler", 0x0000007f>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001186
Tom Stellard8d6d4492014-04-22 16:33:57 +00001187//===----------------------------------------------------------------------===//
1188// VOP1 Instructions
1189//===----------------------------------------------------------------------===//
1190
Tom Stellard88e0b252015-10-06 15:57:53 +00001191let vdst = 0, src0 = 0, VOPAsmPrefer32Bit = 1 in {
1192defm V_NOP : VOP1Inst <vop1<0x0>, "v_nop", VOP_NONE>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001193}
Christian Konig76edd4f2013-02-26 17:52:29 +00001194
Matthias Braune1a67412015-04-24 00:25:50 +00001195let isMoveImm = 1, isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001196defm V_MOV_B32 : VOP1Inst <vop1<0x1>, "v_mov_b32", VOP_I32_I32>;
Matt Arsenaultf2733702014-07-30 03:18:57 +00001197} // End isMoveImm = 1
Christian Konig76edd4f2013-02-26 17:52:29 +00001198
Tom Stellardfbe435d2014-03-17 17:03:51 +00001199let Uses = [EXEC] in {
1200
Tom Stellardae38f302015-01-14 01:13:19 +00001201// FIXME: Specify SchedRW for READFIRSTLANE_B32
1202
Tom Stellardfbe435d2014-03-17 17:03:51 +00001203def V_READFIRSTLANE_B32 : VOP1 <
1204 0x00000002,
1205 (outs SReg_32:$vdst),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001206 (ins VGPR_32:$src0),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001207 "v_readfirstlane_b32 $vdst, $src0",
Tom Stellardfbe435d2014-03-17 17:03:51 +00001208 []
1209>;
1210
1211}
1212
Tom Stellardae38f302015-01-14 01:13:19 +00001213let SchedRW = [WriteQuarterRate32] in {
1214
Tom Stellard326d6ec2014-11-05 14:50:53 +00001215defm V_CVT_I32_F64 : VOP1Inst <vop1<0x3>, "v_cvt_i32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001216 VOP_I32_F64, fp_to_sint
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001217>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001218defm V_CVT_F64_I32 : VOP1Inst <vop1<0x4>, "v_cvt_f64_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001219 VOP_F64_I32, sint_to_fp
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001220>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001221defm V_CVT_F32_I32 : VOP1Inst <vop1<0x5>, "v_cvt_f32_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001222 VOP_F32_I32, sint_to_fp
Tom Stellard75aadc22012-12-11 21:25:42 +00001223>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001224defm V_CVT_F32_U32 : VOP1Inst <vop1<0x6>, "v_cvt_f32_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001225 VOP_F32_I32, uint_to_fp
Tom Stellardc932d732013-05-06 23:02:07 +00001226>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001227defm V_CVT_U32_F32 : VOP1Inst <vop1<0x7>, "v_cvt_u32_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001228 VOP_I32_F32, fp_to_uint
Tom Stellard73c31d52013-08-14 22:21:57 +00001229>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001230defm V_CVT_I32_F32 : VOP1Inst <vop1<0x8>, "v_cvt_i32_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001231 VOP_I32_F32, fp_to_sint
Tom Stellard75aadc22012-12-11 21:25:42 +00001232>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001233defm V_CVT_F16_F32 : VOP1Inst <vop1<0xa>, "v_cvt_f16_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001234 VOP_I32_F32, fp_to_f16
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001235>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001236defm V_CVT_F32_F16 : VOP1Inst <vop1<0xb>, "v_cvt_f32_f16",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001237 VOP_F32_I32, f16_to_fp
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001238>;
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +00001239defm V_CVT_RPI_I32_F32 : VOP1Inst <vop1<0xc>, "v_cvt_rpi_i32_f32",
1240 VOP_I32_F32, cvt_rpi_i32_f32>;
1241defm V_CVT_FLR_I32_F32 : VOP1Inst <vop1<0xd>, "v_cvt_flr_i32_f32",
1242 VOP_I32_F32, cvt_flr_i32_f32>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001243defm V_CVT_OFF_F32_I4 : VOP1Inst <vop1<0x0e>, "v_cvt_off_f32_i4", VOP_F32_I32>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001244defm V_CVT_F32_F64 : VOP1Inst <vop1<0xf>, "v_cvt_f32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001245 VOP_F32_F64, fround
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001246>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001247defm V_CVT_F64_F32 : VOP1Inst <vop1<0x10>, "v_cvt_f64_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001248 VOP_F64_F32, fextend
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001249>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001250defm V_CVT_F32_UBYTE0 : VOP1Inst <vop1<0x11>, "v_cvt_f32_ubyte0",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001251 VOP_F32_I32, AMDGPUcvt_f32_ubyte0
Matt Arsenault364a6742014-06-11 17:50:44 +00001252>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001253defm V_CVT_F32_UBYTE1 : VOP1Inst <vop1<0x12>, "v_cvt_f32_ubyte1",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001254 VOP_F32_I32, AMDGPUcvt_f32_ubyte1
Matt Arsenault364a6742014-06-11 17:50:44 +00001255>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001256defm V_CVT_F32_UBYTE2 : VOP1Inst <vop1<0x13>, "v_cvt_f32_ubyte2",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001257 VOP_F32_I32, AMDGPUcvt_f32_ubyte2
Matt Arsenault364a6742014-06-11 17:50:44 +00001258>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001259defm V_CVT_F32_UBYTE3 : VOP1Inst <vop1<0x14>, "v_cvt_f32_ubyte3",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001260 VOP_F32_I32, AMDGPUcvt_f32_ubyte3
Matt Arsenault364a6742014-06-11 17:50:44 +00001261>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001262defm V_CVT_U32_F64 : VOP1Inst <vop1<0x15>, "v_cvt_u32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001263 VOP_I32_F64, fp_to_uint
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001264>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001265defm V_CVT_F64_U32 : VOP1Inst <vop1<0x16>, "v_cvt_f64_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001266 VOP_F64_I32, uint_to_fp
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001267>;
Tom Stellardae38f302015-01-14 01:13:19 +00001268
Matt Arsenault382d9452016-01-26 04:49:22 +00001269} // End SchedRW = [WriteQuarterRate32]
Tom Stellardae38f302015-01-14 01:13:19 +00001270
Marek Olsak5df00d62014-12-07 12:18:57 +00001271defm V_FRACT_F32 : VOP1Inst <vop1<0x20, 0x1b>, "v_fract_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001272 VOP_F32_F32, AMDGPUfract
Tom Stellard75aadc22012-12-11 21:25:42 +00001273>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001274defm V_TRUNC_F32 : VOP1Inst <vop1<0x21, 0x1c>, "v_trunc_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001275 VOP_F32_F32, ftrunc
Tom Stellard9b3d2532013-05-06 23:02:00 +00001276>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001277defm V_CEIL_F32 : VOP1Inst <vop1<0x22, 0x1d>, "v_ceil_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001278 VOP_F32_F32, fceil
Michel Danzerc3ea4042013-02-22 11:22:49 +00001279>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001280defm V_RNDNE_F32 : VOP1Inst <vop1<0x23, 0x1e>, "v_rndne_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001281 VOP_F32_F32, frint
Tom Stellard75aadc22012-12-11 21:25:42 +00001282>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001283defm V_FLOOR_F32 : VOP1Inst <vop1<0x24, 0x1f>, "v_floor_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001284 VOP_F32_F32, ffloor
Tom Stellard75aadc22012-12-11 21:25:42 +00001285>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001286defm V_EXP_F32 : VOP1Inst <vop1<0x25, 0x20>, "v_exp_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001287 VOP_F32_F32, fexp2
Tom Stellard75aadc22012-12-11 21:25:42 +00001288>;
Tom Stellardae38f302015-01-14 01:13:19 +00001289
1290let SchedRW = [WriteQuarterRate32] in {
1291
Marek Olsak5df00d62014-12-07 12:18:57 +00001292defm V_LOG_F32 : VOP1Inst <vop1<0x27, 0x21>, "v_log_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001293 VOP_F32_F32, flog2
Michel Danzer349cabe2013-02-07 14:55:16 +00001294>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001295defm V_RCP_F32 : VOP1Inst <vop1<0x2a, 0x22>, "v_rcp_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001296 VOP_F32_F32, AMDGPUrcp
Tom Stellard75aadc22012-12-11 21:25:42 +00001297>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001298defm V_RCP_IFLAG_F32 : VOP1Inst <vop1<0x2b, 0x23>, "v_rcp_iflag_f32",
1299 VOP_F32_F32
Matt Arsenault257d48d2014-06-24 22:13:39 +00001300>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001301defm V_RSQ_F32 : VOP1Inst <vop1<0x2e, 0x24>, "v_rsq_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001302 VOP_F32_F32, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001303>;
Tom Stellardae38f302015-01-14 01:13:19 +00001304
Matt Arsenault382d9452016-01-26 04:49:22 +00001305} // End SchedRW = [WriteQuarterRate32]
Tom Stellardae38f302015-01-14 01:13:19 +00001306
1307let SchedRW = [WriteDouble] in {
1308
Marek Olsak5df00d62014-12-07 12:18:57 +00001309defm V_RCP_F64 : VOP1Inst <vop1<0x2f, 0x25>, "v_rcp_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001310 VOP_F64_F64, AMDGPUrcp
Tom Stellard7512c082013-07-12 18:14:56 +00001311>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001312defm V_RSQ_F64 : VOP1Inst <vop1<0x31, 0x26>, "v_rsq_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001313 VOP_F64_F64, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001314>;
Tom Stellardae38f302015-01-14 01:13:19 +00001315
Matt Arsenault382d9452016-01-26 04:49:22 +00001316} // End SchedRW = [WriteDouble];
Tom Stellardae38f302015-01-14 01:13:19 +00001317
Marek Olsak5df00d62014-12-07 12:18:57 +00001318defm V_SQRT_F32 : VOP1Inst <vop1<0x33, 0x27>, "v_sqrt_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001319 VOP_F32_F32, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001320>;
Tom Stellardae38f302015-01-14 01:13:19 +00001321
1322let SchedRW = [WriteDouble] in {
1323
Marek Olsak5df00d62014-12-07 12:18:57 +00001324defm V_SQRT_F64 : VOP1Inst <vop1<0x34, 0x28>, "v_sqrt_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001325 VOP_F64_F64, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001326>;
Tom Stellardae38f302015-01-14 01:13:19 +00001327
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001328} // End SchedRW = [WriteDouble]
1329
1330let SchedRW = [WriteQuarterRate32] in {
Tom Stellardae38f302015-01-14 01:13:19 +00001331
Marek Olsak5df00d62014-12-07 12:18:57 +00001332defm V_SIN_F32 : VOP1Inst <vop1<0x35, 0x29>, "v_sin_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001333 VOP_F32_F32, AMDGPUsin
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001334>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001335defm V_COS_F32 : VOP1Inst <vop1<0x36, 0x2a>, "v_cos_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001336 VOP_F32_F32, AMDGPUcos
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001337>;
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001338
1339} // End SchedRW = [WriteQuarterRate32]
1340
Marek Olsak5df00d62014-12-07 12:18:57 +00001341defm V_NOT_B32 : VOP1Inst <vop1<0x37, 0x2b>, "v_not_b32", VOP_I32_I32>;
1342defm V_BFREV_B32 : VOP1Inst <vop1<0x38, 0x2c>, "v_bfrev_b32", VOP_I32_I32>;
1343defm V_FFBH_U32 : VOP1Inst <vop1<0x39, 0x2d>, "v_ffbh_u32", VOP_I32_I32>;
1344defm V_FFBL_B32 : VOP1Inst <vop1<0x3a, 0x2e>, "v_ffbl_b32", VOP_I32_I32>;
1345defm V_FFBH_I32 : VOP1Inst <vop1<0x3b, 0x2f>, "v_ffbh_i32", VOP_I32_I32>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001346defm V_FREXP_EXP_I32_F64 : VOP1Inst <vop1<0x3c,0x30>, "v_frexp_exp_i32_f64",
1347 VOP_I32_F64
1348>;
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001349
1350let SchedRW = [WriteDoubleAdd] in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001351defm V_FREXP_MANT_F64 : VOP1Inst <vop1<0x3d, 0x31>, "v_frexp_mant_f64",
1352 VOP_F64_F64
1353>;
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001354
1355defm V_FRACT_F64 : VOP1Inst <vop1<0x3e, 0x32>, "v_fract_f64",
1356 VOP_F64_F64
1357>;
1358} // End SchedRW = [WriteDoubleAdd]
1359
1360
Tom Stellardc34c37a2015-02-18 16:08:15 +00001361defm V_FREXP_EXP_I32_F32 : VOP1Inst <vop1<0x3f, 0x33>, "v_frexp_exp_i32_f32",
1362 VOP_I32_F32
1363>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001364defm V_FREXP_MANT_F32 : VOP1Inst <vop1<0x40, 0x34>, "v_frexp_mant_f32",
1365 VOP_F32_F32
1366>;
Tom Stellard88e0b252015-10-06 15:57:53 +00001367let vdst = 0, src0 = 0, VOPAsmPrefer32Bit = 1 in {
1368defm V_CLREXCP : VOP1Inst <vop1<0x41,0x35>, "v_clrexcp", VOP_NONE>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001369}
Matt Arsenaultfc0ad422015-10-07 17:46:32 +00001370
1371let Uses = [M0, EXEC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001372defm V_MOVRELD_B32 : VOP1Inst <vop1<0x42, 0x36>, "v_movreld_b32", VOP_I32_I32>;
1373defm V_MOVRELS_B32 : VOP1Inst <vop1<0x43, 0x37>, "v_movrels_b32", VOP_I32_I32>;
1374defm V_MOVRELSD_B32 : VOP1Inst <vop1<0x44, 0x38>, "v_movrelsd_b32", VOP_I32_I32>;
Matt Arsenaultfc0ad422015-10-07 17:46:32 +00001375} // End Uses = [M0, EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +00001376
Marek Olsak5df00d62014-12-07 12:18:57 +00001377// These instruction only exist on SI and CI
1378let SubtargetPredicate = isSICI in {
1379
Tom Stellardae38f302015-01-14 01:13:19 +00001380let SchedRW = [WriteQuarterRate32] in {
1381
Tom Stellard4b3e7552015-04-23 19:33:52 +00001382defm V_MOV_FED_B32 : VOP1InstSI <vop1<0x9>, "v_mov_fed_b32", VOP_I32_I32>;
Matt Arsenaultce56a0e2016-02-13 01:19:56 +00001383defm V_LOG_CLAMP_F32 : VOP1InstSI <vop1<0x26>, "v_log_clamp_f32",
1384 VOP_F32_F32, int_amdgcn_log_clamp>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001385defm V_RCP_CLAMP_F32 : VOP1InstSI <vop1<0x28>, "v_rcp_clamp_f32", VOP_F32_F32>;
1386defm V_RCP_LEGACY_F32 : VOP1InstSI <vop1<0x29>, "v_rcp_legacy_f32", VOP_F32_F32>;
1387defm V_RSQ_CLAMP_F32 : VOP1InstSI <vop1<0x2c>, "v_rsq_clamp_f32",
Matt Arsenault79963e82016-02-13 01:03:00 +00001388 VOP_F32_F32, AMDGPUrsq_clamp
Marek Olsak5df00d62014-12-07 12:18:57 +00001389>;
1390defm V_RSQ_LEGACY_F32 : VOP1InstSI <vop1<0x2d>, "v_rsq_legacy_f32",
1391 VOP_F32_F32, AMDGPUrsq_legacy
1392>;
Tom Stellardae38f302015-01-14 01:13:19 +00001393
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001394} // End SchedRW = [WriteQuarterRate32]
Tom Stellardae38f302015-01-14 01:13:19 +00001395
1396let SchedRW = [WriteDouble] in {
1397
Marek Olsak5df00d62014-12-07 12:18:57 +00001398defm V_RCP_CLAMP_F64 : VOP1InstSI <vop1<0x30>, "v_rcp_clamp_f64", VOP_F64_F64>;
1399defm V_RSQ_CLAMP_F64 : VOP1InstSI <vop1<0x32>, "v_rsq_clamp_f64",
Matt Arsenault79963e82016-02-13 01:03:00 +00001400 VOP_F64_F64, AMDGPUrsq_clamp
Marek Olsak5df00d62014-12-07 12:18:57 +00001401>;
1402
Tom Stellardae38f302015-01-14 01:13:19 +00001403} // End SchedRW = [WriteDouble]
1404
Marek Olsak5df00d62014-12-07 12:18:57 +00001405} // End SubtargetPredicate = isSICI
Tom Stellard8d6d4492014-04-22 16:33:57 +00001406
1407//===----------------------------------------------------------------------===//
1408// VINTRP Instructions
1409//===----------------------------------------------------------------------===//
1410
Matt Arsenault80f766a2015-09-10 01:23:28 +00001411let Uses = [M0, EXEC] in {
Tom Stellard2a9d9472015-05-12 15:00:46 +00001412
Tom Stellardae38f302015-01-14 01:13:19 +00001413// FIXME: Specify SchedRW for VINTRP insturctions.
Tom Stellardec87f842015-05-25 16:15:54 +00001414
1415multiclass V_INTERP_P1_F32_m : VINTRP_m <
1416 0x00000000,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001417 (outs VGPR_32:$dst),
Tom Stellard2a9d9472015-05-12 15:00:46 +00001418 (ins VGPR_32:$i, i32imm:$attr_chan, i32imm:$attr),
1419 "v_interp_p1_f32 $dst, $i, $attr_chan, $attr, [m0]",
1420 [(set f32:$dst, (AMDGPUinterp_p1 i32:$i, (i32 imm:$attr_chan),
Tom Stellardec87f842015-05-25 16:15:54 +00001421 (i32 imm:$attr)))]
1422>;
1423
1424let OtherPredicates = [has32BankLDS] in {
1425
1426defm V_INTERP_P1_F32 : V_INTERP_P1_F32_m;
1427
1428} // End OtherPredicates = [has32BankLDS]
1429
Tom Stellarde1818af2016-02-18 03:42:32 +00001430let OtherPredicates = [has16BankLDS], Constraints = "@earlyclobber $dst", isAsmParserOnly=1 in {
Tom Stellardec87f842015-05-25 16:15:54 +00001431
1432defm V_INTERP_P1_F32_16bank : V_INTERP_P1_F32_m;
1433
Tom Stellarde1818af2016-02-18 03:42:32 +00001434} // End OtherPredicates = [has32BankLDS], Constraints = "@earlyclobber $dst", isAsmParserOnly=1
Tom Stellard75aadc22012-12-11 21:25:42 +00001435
Tom Stellard50828162015-05-25 16:15:56 +00001436let DisableEncoding = "$src0", Constraints = "$src0 = $dst" in {
1437
Marek Olsak5df00d62014-12-07 12:18:57 +00001438defm V_INTERP_P2_F32 : VINTRP_m <
Tom Stellardc70cf902015-05-25 16:15:50 +00001439 0x00000001,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001440 (outs VGPR_32:$dst),
Tom Stellard2a9d9472015-05-12 15:00:46 +00001441 (ins VGPR_32:$src0, VGPR_32:$j, i32imm:$attr_chan, i32imm:$attr),
1442 "v_interp_p2_f32 $dst, [$src0], $j, $attr_chan, $attr, [m0]",
1443 [(set f32:$dst, (AMDGPUinterp_p2 f32:$src0, i32:$j, (i32 imm:$attr_chan),
Tom Stellard50828162015-05-25 16:15:56 +00001444 (i32 imm:$attr)))]>;
1445
1446} // End DisableEncoding = "$src0", Constraints = "$src0 = $dst"
Tom Stellard75aadc22012-12-11 21:25:42 +00001447
Marek Olsak5df00d62014-12-07 12:18:57 +00001448defm V_INTERP_MOV_F32 : VINTRP_m <
Tom Stellardc70cf902015-05-25 16:15:50 +00001449 0x00000002,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001450 (outs VGPR_32:$dst),
Tom Stellard2a9d9472015-05-12 15:00:46 +00001451 (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr),
1452 "v_interp_mov_f32 $dst, $src0, $attr_chan, $attr, [m0]",
1453 [(set f32:$dst, (AMDGPUinterp_mov (i32 imm:$src0), (i32 imm:$attr_chan),
1454 (i32 imm:$attr)))]>;
1455
Matt Arsenault80f766a2015-09-10 01:23:28 +00001456} // End Uses = [M0, EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +00001457
Tom Stellard8d6d4492014-04-22 16:33:57 +00001458//===----------------------------------------------------------------------===//
1459// VOP2 Instructions
1460//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001461
Tom Stellard5224df32015-03-10 16:16:44 +00001462multiclass V_CNDMASK <vop2 op, string name> {
Tom Stellard41b7e632015-11-06 20:56:18 +00001463 defm _e32 : VOP2_m <op, name, VOP_CNDMASK, [], name>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001464
Tom Stellard5224df32015-03-10 16:16:44 +00001465 defm _e64 : VOP3_m <
1466 op, VOP_CNDMASK.Outs, VOP_CNDMASK.Ins64,
Nikolay Haustov2e4c7292016-02-25 10:58:54 +00001467 name#!cast<string>(VOP_CNDMASK.Asm64), [], name, 3, 0>;
Tom Stellard5224df32015-03-10 16:16:44 +00001468}
1469
1470defm V_CNDMASK_B32 : V_CNDMASK<vop2<0x0>, "v_cndmask_b32">;
Marek Olsak5df00d62014-12-07 12:18:57 +00001471
1472let isCommutable = 1 in {
1473defm V_ADD_F32 : VOP2Inst <vop2<0x3, 0x1>, "v_add_f32",
1474 VOP_F32_F32_F32, fadd
1475>;
1476
1477defm V_SUB_F32 : VOP2Inst <vop2<0x4, 0x2>, "v_sub_f32", VOP_F32_F32_F32, fsub>;
1478defm V_SUBREV_F32 : VOP2Inst <vop2<0x5, 0x3>, "v_subrev_f32",
1479 VOP_F32_F32_F32, null_frag, "v_sub_f32"
1480>;
1481} // End isCommutable = 1
1482
1483let isCommutable = 1 in {
1484
1485defm V_MUL_LEGACY_F32 : VOP2Inst <vop2<0x7, 0x4>, "v_mul_legacy_f32",
Matt Arsenault77131622016-01-23 05:42:38 +00001486 VOP_F32_F32_F32
Marek Olsak5df00d62014-12-07 12:18:57 +00001487>;
1488
1489defm V_MUL_F32 : VOP2Inst <vop2<0x8, 0x5>, "v_mul_f32",
1490 VOP_F32_F32_F32, fmul
1491>;
1492
1493defm V_MUL_I32_I24 : VOP2Inst <vop2<0x9, 0x6>, "v_mul_i32_i24",
1494 VOP_I32_I32_I32, AMDGPUmul_i24
1495>;
Tom Stellard894b9882015-02-18 16:08:14 +00001496
1497defm V_MUL_HI_I32_I24 : VOP2Inst <vop2<0xa,0x7>, "v_mul_hi_i32_i24",
1498 VOP_I32_I32_I32
1499>;
1500
Marek Olsak5df00d62014-12-07 12:18:57 +00001501defm V_MUL_U32_U24 : VOP2Inst <vop2<0xb, 0x8>, "v_mul_u32_u24",
1502 VOP_I32_I32_I32, AMDGPUmul_u24
1503>;
Tom Stellard894b9882015-02-18 16:08:14 +00001504
1505defm V_MUL_HI_U32_U24 : VOP2Inst <vop2<0xc,0x9>, "v_mul_hi_u32_u24",
1506 VOP_I32_I32_I32
1507>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001508
1509defm V_MIN_F32 : VOP2Inst <vop2<0xf, 0xa>, "v_min_f32", VOP_F32_F32_F32,
1510 fminnum>;
1511defm V_MAX_F32 : VOP2Inst <vop2<0x10, 0xb>, "v_max_f32", VOP_F32_F32_F32,
1512 fmaxnum>;
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001513defm V_MIN_I32 : VOP2Inst <vop2<0x11, 0xc>, "v_min_i32", VOP_I32_I32_I32>;
1514defm V_MAX_I32 : VOP2Inst <vop2<0x12, 0xd>, "v_max_i32", VOP_I32_I32_I32>;
1515defm V_MIN_U32 : VOP2Inst <vop2<0x13, 0xe>, "v_min_u32", VOP_I32_I32_I32>;
1516defm V_MAX_U32 : VOP2Inst <vop2<0x14, 0xf>, "v_max_u32", VOP_I32_I32_I32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001517
Marek Olsak5df00d62014-12-07 12:18:57 +00001518defm V_LSHRREV_B32 : VOP2Inst <
1519 vop2<0x16, 0x10>, "v_lshrrev_b32", VOP_I32_I32_I32, null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001520 "v_lshr_b32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001521>;
1522
Marek Olsak5df00d62014-12-07 12:18:57 +00001523defm V_ASHRREV_I32 : VOP2Inst <
1524 vop2<0x18, 0x11>, "v_ashrrev_i32", VOP_I32_I32_I32, null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001525 "v_ashr_i32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001526>;
1527
Marek Olsak5df00d62014-12-07 12:18:57 +00001528defm V_LSHLREV_B32 : VOP2Inst <
1529 vop2<0x1a, 0x12>, "v_lshlrev_b32", VOP_I32_I32_I32, null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001530 "v_lshl_b32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001531>;
1532
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001533defm V_AND_B32 : VOP2Inst <vop2<0x1b, 0x13>, "v_and_b32", VOP_I32_I32_I32>;
1534defm V_OR_B32 : VOP2Inst <vop2<0x1c, 0x14>, "v_or_b32", VOP_I32_I32_I32>;
1535defm V_XOR_B32 : VOP2Inst <vop2<0x1d, 0x15>, "v_xor_b32", VOP_I32_I32_I32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001536
Tom Stellardcc4c8712016-02-16 18:14:56 +00001537let Constraints = "$vdst = $src2", DisableEncoding="$src2",
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001538 isConvertibleToThreeAddress = 1 in {
1539defm V_MAC_F32 : VOP2Inst <vop2<0x1f, 0x16>, "v_mac_f32", VOP_MAC>;
1540}
Marek Olsak5df00d62014-12-07 12:18:57 +00001541} // End isCommutable = 1
1542
Nikolay Haustov65607812016-03-11 09:27:25 +00001543defm V_MADMK_F32 : VOP2MADK <vop2<0x20, 0x17>, "v_madmk_f32", VOP_MADMK>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001544
1545let isCommutable = 1 in {
Nikolay Haustov65607812016-03-11 09:27:25 +00001546defm V_MADAK_F32 : VOP2MADK <vop2<0x21, 0x18>, "v_madak_f32", VOP_MADAK>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001547} // End isCommutable = 1
1548
Matt Arsenault86d336e2015-09-08 21:15:00 +00001549let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001550// No patterns so that the scalar instructions are always selected.
1551// The scalar versions will be replaced with vector when needed later.
1552
1553// V_ADD_I32, V_SUB_I32, and V_SUBREV_I32 where renamed to *_U32 in VI,
1554// but the VI instructions behave the same as the SI versions.
1555defm V_ADD_I32 : VOP2bInst <vop2<0x25, 0x19>, "v_add_i32",
Matt Arsenaulte4d0c142015-08-29 07:16:50 +00001556 VOP2b_I32_I1_I32_I32
Marek Olsak5df00d62014-12-07 12:18:57 +00001557>;
Matt Arsenaulte4d0c142015-08-29 07:16:50 +00001558defm V_SUB_I32 : VOP2bInst <vop2<0x26, 0x1a>, "v_sub_i32", VOP2b_I32_I1_I32_I32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001559
1560defm V_SUBREV_I32 : VOP2bInst <vop2<0x27, 0x1b>, "v_subrev_i32",
Matt Arsenaulte4d0c142015-08-29 07:16:50 +00001561 VOP2b_I32_I1_I32_I32, null_frag, "v_sub_i32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001562>;
1563
Marek Olsak5df00d62014-12-07 12:18:57 +00001564defm V_ADDC_U32 : VOP2bInst <vop2<0x28, 0x1c>, "v_addc_u32",
Matt Arsenault86d336e2015-09-08 21:15:00 +00001565 VOP2b_I32_I1_I32_I32_I1
Marek Olsak5df00d62014-12-07 12:18:57 +00001566>;
1567defm V_SUBB_U32 : VOP2bInst <vop2<0x29, 0x1d>, "v_subb_u32",
Matt Arsenault86d336e2015-09-08 21:15:00 +00001568 VOP2b_I32_I1_I32_I32_I1
Marek Olsak5df00d62014-12-07 12:18:57 +00001569>;
1570defm V_SUBBREV_U32 : VOP2bInst <vop2<0x2a, 0x1e>, "v_subbrev_u32",
Matt Arsenault86d336e2015-09-08 21:15:00 +00001571 VOP2b_I32_I1_I32_I32_I1, null_frag, "v_subb_u32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001572>;
1573
Matt Arsenault86d336e2015-09-08 21:15:00 +00001574} // End isCommutable = 1
Marek Olsak5df00d62014-12-07 12:18:57 +00001575
Marek Olsak15e4a592015-01-15 18:42:55 +00001576defm V_READLANE_B32 : VOP2SI_3VI_m <
1577 vop3 <0x001, 0x289>,
1578 "v_readlane_b32",
Tom Stellardc149dc02013-11-27 21:23:35 +00001579 (outs SReg_32:$vdst),
Marek Olsak9b8f32e2015-02-18 22:12:45 +00001580 (ins VGPR_32:$src0, SCSrc_32:$src1),
1581 "v_readlane_b32 $vdst, $src0, $src1"
Tom Stellardc149dc02013-11-27 21:23:35 +00001582>;
1583
Marek Olsak15e4a592015-01-15 18:42:55 +00001584defm V_WRITELANE_B32 : VOP2SI_3VI_m <
1585 vop3 <0x002, 0x28a>,
1586 "v_writelane_b32",
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001587 (outs VGPR_32:$vdst),
Marek Olsak9b8f32e2015-02-18 22:12:45 +00001588 (ins SReg_32:$src0, SCSrc_32:$src1),
1589 "v_writelane_b32 $vdst, $src0, $src1"
Tom Stellardc149dc02013-11-27 21:23:35 +00001590>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001591
Marek Olsak15e4a592015-01-15 18:42:55 +00001592// These instructions only exist on SI and CI
1593let SubtargetPredicate = isSICI in {
1594
Tom Stellard85656ca2015-08-07 15:34:30 +00001595let isCommutable = 1 in {
1596defm V_MAC_LEGACY_F32 : VOP2InstSI <vop2<0x6>, "v_mac_legacy_f32",
1597 VOP_F32_F32_F32
1598>;
1599} // End isCommutable = 1
1600
Marek Olsak191507e2015-02-03 17:38:12 +00001601defm V_MIN_LEGACY_F32 : VOP2InstSI <vop2<0xd>, "v_min_legacy_f32",
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00001602 VOP_F32_F32_F32, AMDGPUfmin_legacy
Tom Stellard75aadc22012-12-11 21:25:42 +00001603>;
Marek Olsak191507e2015-02-03 17:38:12 +00001604defm V_MAX_LEGACY_F32 : VOP2InstSI <vop2<0xe>, "v_max_legacy_f32",
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00001605 VOP_F32_F32_F32, AMDGPUfmax_legacy
Tom Stellard75aadc22012-12-11 21:25:42 +00001606>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001607
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +00001608let isCommutable = 1 in {
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001609defm V_LSHR_B32 : VOP2InstSI <vop2<0x15>, "v_lshr_b32", VOP_I32_I32_I32>;
1610defm V_ASHR_I32 : VOP2InstSI <vop2<0x17>, "v_ashr_i32", VOP_I32_I32_I32>;
1611defm V_LSHL_B32 : VOP2InstSI <vop2<0x19>, "v_lshl_b32", VOP_I32_I32_I32>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001612} // End isCommutable = 1
Marek Olsakf0b130a2015-01-15 18:43:06 +00001613} // End let SubtargetPredicate = SICI
Christian Konig76edd4f2013-02-26 17:52:29 +00001614
Marek Olsak63a7b082015-03-24 13:40:21 +00001615defm V_BFM_B32 : VOP2_VI3_Inst <vop23<0x1e, 0x293>, "v_bfm_b32",
1616 VOP_I32_I32_I32
Marek Olsakf0b130a2015-01-15 18:43:06 +00001617>;
1618defm V_BCNT_U32_B32 : VOP2_VI3_Inst <vop23<0x22, 0x28b>, "v_bcnt_u32_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001619 VOP_I32_I32_I32
1620>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001621defm V_MBCNT_LO_U32_B32 : VOP2_VI3_Inst <vop23<0x23, 0x28c>, "v_mbcnt_lo_u32_b32",
Tom Stellard43f52df2015-12-15 17:02:52 +00001622 VOP_I32_I32_I32, int_amdgcn_mbcnt_lo
Tom Stellardb4a313a2014-08-01 00:32:39 +00001623>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001624defm V_MBCNT_HI_U32_B32 : VOP2_VI3_Inst <vop23<0x24, 0x28d>, "v_mbcnt_hi_u32_b32",
Tom Stellard43f52df2015-12-15 17:02:52 +00001625 VOP_I32_I32_I32, int_amdgcn_mbcnt_hi
Marek Olsakf0b130a2015-01-15 18:43:06 +00001626>;
1627defm V_LDEXP_F32 : VOP2_VI3_Inst <vop23<0x2b, 0x288>, "v_ldexp_f32",
Matt Arsenault2e7cc482014-08-15 17:30:25 +00001628 VOP_F32_F32_I32, AMDGPUldexp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001629>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001630
Marek Olsak11057ee2015-02-03 17:38:01 +00001631defm V_CVT_PKACCUM_U8_F32 : VOP2_VI3_Inst <vop23<0x2c, 0x1f0>, "v_cvt_pkaccum_u8_f32",
1632 VOP_I32_F32_I32>; // TODO: set "Uses = dst"
1633
1634defm V_CVT_PKNORM_I16_F32 : VOP2_VI3_Inst <vop23<0x2d, 0x294>, "v_cvt_pknorm_i16_f32",
1635 VOP_I32_F32_F32
Tom Stellard75aadc22012-12-11 21:25:42 +00001636>;
Marek Olsak11057ee2015-02-03 17:38:01 +00001637defm V_CVT_PKNORM_U16_F32 : VOP2_VI3_Inst <vop23<0x2e, 0x295>, "v_cvt_pknorm_u16_f32",
1638 VOP_I32_F32_F32
1639>;
1640defm V_CVT_PKRTZ_F16_F32 : VOP2_VI3_Inst <vop23<0x2f, 0x296>, "v_cvt_pkrtz_f16_f32",
1641 VOP_I32_F32_F32, int_SI_packf16
1642>;
1643defm V_CVT_PK_U16_U32 : VOP2_VI3_Inst <vop23<0x30, 0x297>, "v_cvt_pk_u16_u32",
1644 VOP_I32_I32_I32
1645>;
1646defm V_CVT_PK_I16_I32 : VOP2_VI3_Inst <vop23<0x31, 0x298>, "v_cvt_pk_i16_i32",
1647 VOP_I32_I32_I32
1648>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001649
1650//===----------------------------------------------------------------------===//
1651// VOP3 Instructions
1652//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001653
Matt Arsenault95e48662014-11-13 19:26:47 +00001654let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001655defm V_MAD_LEGACY_F32 : VOP3Inst <vop3<0x140, 0x1c0>, "v_mad_legacy_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001656 VOP_F32_F32_F32_F32
Matt Arsenaultf37abc72014-05-22 17:45:20 +00001657>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001658
Marek Olsak5df00d62014-12-07 12:18:57 +00001659defm V_MAD_F32 : VOP3Inst <vop3<0x141, 0x1c1>, "v_mad_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001660 VOP_F32_F32_F32_F32, fmad
Tom Stellard52639482013-07-23 01:48:49 +00001661>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001662
Marek Olsak5df00d62014-12-07 12:18:57 +00001663defm V_MAD_I32_I24 : VOP3Inst <vop3<0x142, 0x1c2>, "v_mad_i32_i24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001664 VOP_I32_I32_I32_I32, AMDGPUmad_i24
1665>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001666defm V_MAD_U32_U24 : VOP3Inst <vop3<0x143, 0x1c3>, "v_mad_u32_u24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001667 VOP_I32_I32_I32_I32, AMDGPUmad_u24
Tom Stellard52639482013-07-23 01:48:49 +00001668>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001669} // End isCommutable = 1
Tom Stellard75aadc22012-12-11 21:25:42 +00001670
Marek Olsak5df00d62014-12-07 12:18:57 +00001671defm V_CUBEID_F32 : VOP3Inst <vop3<0x144, 0x1c4>, "v_cubeid_f32",
Matt Arsenault051d6f92016-01-26 04:29:56 +00001672 VOP_F32_F32_F32_F32, int_amdgcn_cubeid
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001673>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001674defm V_CUBESC_F32 : VOP3Inst <vop3<0x145, 0x1c5>, "v_cubesc_f32",
Matt Arsenault051d6f92016-01-26 04:29:56 +00001675 VOP_F32_F32_F32_F32, int_amdgcn_cubesc
Tom Stellardb4a313a2014-08-01 00:32:39 +00001676>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001677defm V_CUBETC_F32 : VOP3Inst <vop3<0x146, 0x1c6>, "v_cubetc_f32",
Matt Arsenault051d6f92016-01-26 04:29:56 +00001678 VOP_F32_F32_F32_F32, int_amdgcn_cubetc
Tom Stellardb4a313a2014-08-01 00:32:39 +00001679>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001680defm V_CUBEMA_F32 : VOP3Inst <vop3<0x147, 0x1c7>, "v_cubema_f32",
Matt Arsenault051d6f92016-01-26 04:29:56 +00001681 VOP_F32_F32_F32_F32, int_amdgcn_cubema
Tom Stellardb4a313a2014-08-01 00:32:39 +00001682>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001683
Marek Olsak5df00d62014-12-07 12:18:57 +00001684defm V_BFE_U32 : VOP3Inst <vop3<0x148, 0x1c8>, "v_bfe_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001685 VOP_I32_I32_I32_I32, AMDGPUbfe_u32
1686>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001687defm V_BFE_I32 : VOP3Inst <vop3<0x149, 0x1c9>, "v_bfe_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001688 VOP_I32_I32_I32_I32, AMDGPUbfe_i32
1689>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001690
1691defm V_BFI_B32 : VOP3Inst <vop3<0x14a, 0x1ca>, "v_bfi_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001692 VOP_I32_I32_I32_I32, AMDGPUbfi
1693>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001694
1695let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001696defm V_FMA_F32 : VOP3Inst <vop3<0x14b, 0x1cb>, "v_fma_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001697 VOP_F32_F32_F32_F32, fma
1698>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001699defm V_FMA_F64 : VOP3Inst <vop3<0x14c, 0x1cc>, "v_fma_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001700 VOP_F64_F64_F64_F64, fma
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001701>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001702} // End isCommutable = 1
1703
Tom Stellard326d6ec2014-11-05 14:50:53 +00001704//def V_LERP_U8 : VOP3_U8 <0x0000014d, "v_lerp_u8", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001705defm V_ALIGNBIT_B32 : VOP3Inst <vop3<0x14e, 0x1ce>, "v_alignbit_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001706 VOP_I32_I32_I32_I32
1707>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001708defm V_ALIGNBYTE_B32 : VOP3Inst <vop3<0x14f, 0x1cf>, "v_alignbyte_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001709 VOP_I32_I32_I32_I32
1710>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001711
Marek Olsak794ff832015-01-27 17:25:15 +00001712defm V_MIN3_F32 : VOP3Inst <vop3<0x151, 0x1d0>, "v_min3_f32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001713 VOP_F32_F32_F32_F32, AMDGPUfmin3>;
1714
Marek Olsak794ff832015-01-27 17:25:15 +00001715defm V_MIN3_I32 : VOP3Inst <vop3<0x152, 0x1d1>, "v_min3_i32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001716 VOP_I32_I32_I32_I32, AMDGPUsmin3
1717>;
Marek Olsak794ff832015-01-27 17:25:15 +00001718defm V_MIN3_U32 : VOP3Inst <vop3<0x153, 0x1d2>, "v_min3_u32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001719 VOP_I32_I32_I32_I32, AMDGPUumin3
1720>;
Marek Olsak794ff832015-01-27 17:25:15 +00001721defm V_MAX3_F32 : VOP3Inst <vop3<0x154, 0x1d3>, "v_max3_f32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001722 VOP_F32_F32_F32_F32, AMDGPUfmax3
1723>;
Marek Olsak794ff832015-01-27 17:25:15 +00001724defm V_MAX3_I32 : VOP3Inst <vop3<0x155, 0x1d4>, "v_max3_i32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001725 VOP_I32_I32_I32_I32, AMDGPUsmax3
1726>;
Marek Olsak794ff832015-01-27 17:25:15 +00001727defm V_MAX3_U32 : VOP3Inst <vop3<0x156, 0x1d5>, "v_max3_u32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001728 VOP_I32_I32_I32_I32, AMDGPUumax3
1729>;
Marek Olsak794ff832015-01-27 17:25:15 +00001730defm V_MED3_F32 : VOP3Inst <vop3<0x157, 0x1d6>, "v_med3_f32",
Matt Arsenaultf639c322016-01-28 20:53:42 +00001731 VOP_F32_F32_F32_F32, AMDGPUfmed3
Marek Olsak794ff832015-01-27 17:25:15 +00001732>;
1733defm V_MED3_I32 : VOP3Inst <vop3<0x158, 0x1d7>, "v_med3_i32",
Matt Arsenaultf639c322016-01-28 20:53:42 +00001734 VOP_I32_I32_I32_I32, AMDGPUsmed3
Marek Olsak794ff832015-01-27 17:25:15 +00001735>;
1736defm V_MED3_U32 : VOP3Inst <vop3<0x159, 0x1d8>, "v_med3_u32",
Matt Arsenaultf639c322016-01-28 20:53:42 +00001737 VOP_I32_I32_I32_I32, AMDGPUumed3
Marek Olsak794ff832015-01-27 17:25:15 +00001738>;
1739
Tom Stellard326d6ec2014-11-05 14:50:53 +00001740//def V_SAD_U8 : VOP3_U8 <0x0000015a, "v_sad_u8", []>;
1741//def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "v_sad_hi_u8", []>;
1742//def V_SAD_U16 : VOP3_U16 <0x0000015c, "v_sad_u16", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001743defm V_SAD_U32 : VOP3Inst <vop3<0x15d, 0x1dc>, "v_sad_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001744 VOP_I32_I32_I32_I32
1745>;
Matt Arsenault382d9452016-01-26 04:49:22 +00001746//def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "v_cvt_pk_u8_f32", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001747defm V_DIV_FIXUP_F32 : VOP3Inst <
Marek Olsak5df00d62014-12-07 12:18:57 +00001748 vop3<0x15f, 0x1de>, "v_div_fixup_f32", VOP_F32_F32_F32_F32, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001749>;
Tom Stellardae38f302015-01-14 01:13:19 +00001750
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001751let SchedRW = [WriteDoubleAdd] in {
Tom Stellardae38f302015-01-14 01:13:19 +00001752
Tom Stellardb4a313a2014-08-01 00:32:39 +00001753defm V_DIV_FIXUP_F64 : VOP3Inst <
Marek Olsak5df00d62014-12-07 12:18:57 +00001754 vop3<0x160, 0x1df>, "v_div_fixup_f64", VOP_F64_F64_F64_F64, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001755>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001756
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001757} // End SchedRW = [WriteDouble]
Tom Stellardae38f302015-01-14 01:13:19 +00001758
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001759let SchedRW = [WriteDoubleAdd] in {
Tom Stellard7512c082013-07-12 18:14:56 +00001760let isCommutable = 1 in {
1761
Marek Olsak5df00d62014-12-07 12:18:57 +00001762defm V_ADD_F64 : VOP3Inst <vop3<0x164, 0x280>, "v_add_f64",
Tom Stellarda90b9522016-02-11 03:28:15 +00001763 VOP_F64_F64_F64, fadd, 1
Tom Stellardb4a313a2014-08-01 00:32:39 +00001764>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001765defm V_MUL_F64 : VOP3Inst <vop3<0x165, 0x281>, "v_mul_f64",
Tom Stellarda90b9522016-02-11 03:28:15 +00001766 VOP_F64_F64_F64, fmul, 1
Tom Stellardb4a313a2014-08-01 00:32:39 +00001767>;
Matt Arsenault7c936902014-10-21 23:01:01 +00001768
Marek Olsak5df00d62014-12-07 12:18:57 +00001769defm V_MIN_F64 : VOP3Inst <vop3<0x166, 0x282>, "v_min_f64",
Tom Stellarda90b9522016-02-11 03:28:15 +00001770 VOP_F64_F64_F64, fminnum, 1
Tom Stellardb4a313a2014-08-01 00:32:39 +00001771>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001772defm V_MAX_F64 : VOP3Inst <vop3<0x167, 0x283>, "v_max_f64",
Tom Stellarda90b9522016-02-11 03:28:15 +00001773 VOP_F64_F64_F64, fmaxnum, 1
Tom Stellardb4a313a2014-08-01 00:32:39 +00001774>;
Tom Stellard7512c082013-07-12 18:14:56 +00001775
Matt Arsenault382d9452016-01-26 04:49:22 +00001776} // End isCommutable = 1
Tom Stellard7512c082013-07-12 18:14:56 +00001777
Marek Olsak5df00d62014-12-07 12:18:57 +00001778defm V_LDEXP_F64 : VOP3Inst <vop3<0x168, 0x284>, "v_ldexp_f64",
Tom Stellarda90b9522016-02-11 03:28:15 +00001779 VOP_F64_F64_I32, AMDGPUldexp, 1
Tom Stellardb4a313a2014-08-01 00:32:39 +00001780>;
Christian Konig70a50322013-03-27 09:12:51 +00001781
Matt Arsenault382d9452016-01-26 04:49:22 +00001782} // End let SchedRW = [WriteDoubleAdd]
Tom Stellardae38f302015-01-14 01:13:19 +00001783
1784let isCommutable = 1, SchedRW = [WriteQuarterRate32] in {
Christian Konig70a50322013-03-27 09:12:51 +00001785
Marek Olsak5df00d62014-12-07 12:18:57 +00001786defm V_MUL_LO_U32 : VOP3Inst <vop3<0x169, 0x285>, "v_mul_lo_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001787 VOP_I32_I32_I32
1788>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001789defm V_MUL_HI_U32 : VOP3Inst <vop3<0x16a, 0x286>, "v_mul_hi_u32",
Matt Arsenault8d903022016-01-22 18:42:49 +00001790 VOP_I32_I32_I32, mulhu
Tom Stellardb4a313a2014-08-01 00:32:39 +00001791>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001792
Tom Stellarde1818af2016-02-18 03:42:32 +00001793let DisableVIDecoder=1 in { // removed from VI as identical to V_MUL_LO_U32
Marek Olsak5df00d62014-12-07 12:18:57 +00001794defm V_MUL_LO_I32 : VOP3Inst <vop3<0x16b, 0x285>, "v_mul_lo_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001795 VOP_I32_I32_I32
1796>;
Tom Stellarde1818af2016-02-18 03:42:32 +00001797}
1798
Marek Olsak5df00d62014-12-07 12:18:57 +00001799defm V_MUL_HI_I32 : VOP3Inst <vop3<0x16c, 0x287>, "v_mul_hi_i32",
Matt Arsenault8d903022016-01-22 18:42:49 +00001800 VOP_I32_I32_I32, mulhs
Tom Stellardb4a313a2014-08-01 00:32:39 +00001801>;
Christian Konig70a50322013-03-27 09:12:51 +00001802
Matt Arsenault382d9452016-01-26 04:49:22 +00001803} // End isCommutable = 1, SchedRW = [WriteQuarterRate32]
Christian Konig70a50322013-03-27 09:12:51 +00001804
Matt Arsenault6e26b8d2015-02-14 04:03:18 +00001805let SchedRW = [WriteFloatFMA, WriteSALU] in {
Matt Arsenaulte98a0742015-09-26 02:25:48 +00001806defm V_DIV_SCALE_F32 : VOP3bInst <vop3<0x16d, 0x1e0>, "v_div_scale_f32",
Tom Stellarde9934512016-02-11 18:25:26 +00001807 VOP3b_F32_I1_F32_F32_F32, [], 1
Matt Arsenaulte98a0742015-09-26 02:25:48 +00001808>;
Matt Arsenault6e26b8d2015-02-14 04:03:18 +00001809}
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001810
Matt Arsenault6e26b8d2015-02-14 04:03:18 +00001811let SchedRW = [WriteDouble, WriteSALU] in {
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001812// Double precision division pre-scale.
Matt Arsenaulte98a0742015-09-26 02:25:48 +00001813defm V_DIV_SCALE_F64 : VOP3bInst <vop3<0x16e, 0x1e1>, "v_div_scale_f64",
Tom Stellarde9934512016-02-11 18:25:26 +00001814 VOP3b_F64_I1_F64_F64_F64, [], 1
Matt Arsenaulte98a0742015-09-26 02:25:48 +00001815>;
Matt Arsenault382d9452016-01-26 04:49:22 +00001816} // End SchedRW = [WriteDouble]
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001817
Matt Arsenault80f766a2015-09-10 01:23:28 +00001818let isCommutable = 1, Uses = [VCC, EXEC] in {
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001819
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001820let SchedRW = [WriteFloatFMA] in {
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001821// v_div_fmas_f32:
1822// result = src0 * src1 + src2
1823// if (vcc)
1824// result *= 2^32
1825//
1826defm V_DIV_FMAS_F32 : VOP3_VCC_Inst <vop3<0x16f, 0x1e2>, "v_div_fmas_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001827 VOP_F32_F32_F32_F32, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001828>;
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001829}
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001830
Tom Stellardae38f302015-01-14 01:13:19 +00001831let SchedRW = [WriteDouble] in {
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001832// v_div_fmas_f64:
1833// result = src0 * src1 + src2
1834// if (vcc)
1835// result *= 2^64
1836//
1837defm V_DIV_FMAS_F64 : VOP3_VCC_Inst <vop3<0x170, 0x1e3>, "v_div_fmas_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001838 VOP_F64_F64_F64_F64, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001839>;
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001840
Tom Stellardae38f302015-01-14 01:13:19 +00001841} // End SchedRW = [WriteDouble]
Matt Arsenault80f766a2015-09-10 01:23:28 +00001842} // End isCommutable = 1, Uses = [VCC, EXEC]
Matt Arsenault95e48662014-11-13 19:26:47 +00001843
Tom Stellard326d6ec2014-11-05 14:50:53 +00001844//def V_MSAD_U8 : VOP3_U8 <0x00000171, "v_msad_u8", []>;
1845//def V_QSAD_U8 : VOP3_U8 <0x00000172, "v_qsad_u8", []>;
1846//def V_MQSAD_U8 : VOP3_U8 <0x00000173, "v_mqsad_u8", []>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001847
Tom Stellardae38f302015-01-14 01:13:19 +00001848let SchedRW = [WriteDouble] in {
Tom Stellardb4a313a2014-08-01 00:32:39 +00001849defm V_TRIG_PREOP_F64 : VOP3Inst <
Marek Olsak5df00d62014-12-07 12:18:57 +00001850 vop3<0x174, 0x292>, "v_trig_preop_f64", VOP_F64_F64_I32, AMDGPUtrig_preop
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001851>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001852
Matt Arsenault382d9452016-01-26 04:49:22 +00001853} // End SchedRW = [WriteDouble]
Tom Stellardae38f302015-01-14 01:13:19 +00001854
Marek Olsakeae20ab2015-01-15 18:42:40 +00001855// These instructions only exist on SI and CI
1856let SubtargetPredicate = isSICI in {
1857
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001858defm V_LSHL_B64 : VOP3Inst <vop3<0x161>, "v_lshl_b64", VOP_I64_I64_I32>;
1859defm V_LSHR_B64 : VOP3Inst <vop3<0x162>, "v_lshr_b64", VOP_I64_I64_I32>;
1860defm V_ASHR_I64 : VOP3Inst <vop3<0x163>, "v_ashr_i64", VOP_I64_I64_I32>;
Marek Olsakeae20ab2015-01-15 18:42:40 +00001861
1862defm V_MULLIT_F32 : VOP3Inst <vop3<0x150>, "v_mullit_f32",
1863 VOP_F32_F32_F32_F32>;
1864
1865} // End SubtargetPredicate = isSICI
1866
Tom Stellarde1818af2016-02-18 03:42:32 +00001867let SubtargetPredicate = isVI, DisableSIDecoder = 1 in {
Marek Olsak707a6d02015-02-03 21:53:01 +00001868
1869defm V_LSHLREV_B64 : VOP3Inst <vop3<0, 0x28f>, "v_lshlrev_b64",
1870 VOP_I64_I32_I64
1871>;
1872defm V_LSHRREV_B64 : VOP3Inst <vop3<0, 0x290>, "v_lshrrev_b64",
1873 VOP_I64_I32_I64
1874>;
1875defm V_ASHRREV_I64 : VOP3Inst <vop3<0, 0x291>, "v_ashrrev_i64",
1876 VOP_I64_I32_I64
1877>;
1878
1879} // End SubtargetPredicate = isVI
1880
Tom Stellard8d6d4492014-04-22 16:33:57 +00001881//===----------------------------------------------------------------------===//
1882// Pseudo Instructions
1883//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001884let isCodeGenOnly = 1, isPseudo = 1 in {
1885
Marek Olsak7d777282015-03-24 13:40:15 +00001886// For use in patterns
Tom Stellardcc4c8712016-02-16 18:14:56 +00001887def V_CNDMASK_B64_PSEUDO : VOP3Common <(outs VReg_64:$vdst),
Marek Olsak7d777282015-03-24 13:40:15 +00001888 (ins VSrc_64:$src0, VSrc_64:$src1, SSrc_64:$src2), "", []
1889>;
1890
Matt Arsenault80f766a2015-09-10 01:23:28 +00001891let hasSideEffects = 0, mayLoad = 0, mayStore = 0, Uses = [EXEC] in {
Tom Stellard4842c052015-01-07 20:27:25 +00001892// 64-bit vector move instruction. This is mainly used by the SIFoldOperands
1893// pass to enable folding of inline immediates.
Tom Stellardcc4c8712016-02-16 18:14:56 +00001894def V_MOV_B64_PSEUDO : InstSI <(outs VReg_64:$vdst), (ins VSrc_64:$src0), "", []>;
Matt Arsenault382d9452016-01-26 04:49:22 +00001895} // End let hasSideEffects = 0, mayLoad = 0, mayStore = 0
Tom Stellard4842c052015-01-07 20:27:25 +00001896
Matt Arsenaultd092a062015-10-02 18:58:37 +00001897let hasSideEffects = 1, SALU = 1 in {
Tom Stellard60024a02014-09-24 01:33:24 +00001898def SGPR_USE : InstSI <(outs),(ins), "", []>;
1899}
1900
Changpeng Fang01f60622016-03-15 17:28:44 +00001901let usesCustomInserter = 1, SALU = 1 in {
1902def GET_GROUPSTATICSIZE : InstSI <(outs SReg_32:$sdst), (ins), "",
1903 [(set SReg_32:$sdst, (int_amdgcn_groupstaticsize))]>;
1904} // End let usesCustomInserter = 1, SALU = 1
1905
Matt Arsenault8fb37382013-10-11 21:03:36 +00001906// SI pseudo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +00001907// and should be lowered to ISA instructions prior to codegen.
1908
Tom Stellardaa798342015-05-01 03:44:09 +00001909let mayLoad = 1, mayStore = 1, hasSideEffects = 1 in {
1910let Uses = [EXEC], Defs = [EXEC] in {
Tom Stellardf8794352012-12-19 22:10:31 +00001911
1912let isBranch = 1, isTerminator = 1 in {
1913
Tom Stellard919bb6b2014-04-29 23:12:53 +00001914def SI_IF: InstSI <
Tom Stellardf8794352012-12-19 22:10:31 +00001915 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001916 (ins SReg_64:$vcc, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001917 "",
Matt Arsenault7898b902016-01-22 18:42:55 +00001918 [(set i64:$dst, (int_amdgcn_if i1:$vcc, bb:$target))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001919>;
1920
Tom Stellardf8794352012-12-19 22:10:31 +00001921def SI_ELSE : InstSI <
1922 (outs SReg_64:$dst),
1923 (ins SReg_64:$src, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001924 "",
Matt Arsenault7898b902016-01-22 18:42:55 +00001925 [(set i64:$dst, (int_amdgcn_else i64:$src, bb:$target))]
Tom Stellard919bb6b2014-04-29 23:12:53 +00001926> {
Tom Stellardf8794352012-12-19 22:10:31 +00001927 let Constraints = "$src = $dst";
1928}
1929
1930def SI_LOOP : InstSI <
Tom Stellard75aadc22012-12-11 21:25:42 +00001931 (outs),
Tom Stellardf8794352012-12-19 22:10:31 +00001932 (ins SReg_64:$saved, brtarget:$target),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001933 "si_loop $saved, $target",
Matt Arsenault7898b902016-01-22 18:42:55 +00001934 [(int_amdgcn_loop i64:$saved, bb:$target)]
Tom Stellard75aadc22012-12-11 21:25:42 +00001935>;
Tom Stellardf8794352012-12-19 22:10:31 +00001936
Matt Arsenault382d9452016-01-26 04:49:22 +00001937} // End isBranch = 1, isTerminator = 1
Tom Stellardf8794352012-12-19 22:10:31 +00001938
1939def SI_BREAK : InstSI <
1940 (outs SReg_64:$dst),
1941 (ins SReg_64:$src),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001942 "si_else $dst, $src",
Matt Arsenault7898b902016-01-22 18:42:55 +00001943 [(set i64:$dst, (int_amdgcn_break i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001944>;
1945
1946def SI_IF_BREAK : InstSI <
1947 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001948 (ins SReg_64:$vcc, SReg_64:$src),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001949 "si_if_break $dst, $vcc, $src",
Matt Arsenault7898b902016-01-22 18:42:55 +00001950 [(set i64:$dst, (int_amdgcn_if_break i1:$vcc, i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001951>;
1952
1953def SI_ELSE_BREAK : InstSI <
1954 (outs SReg_64:$dst),
1955 (ins SReg_64:$src0, SReg_64:$src1),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001956 "si_else_break $dst, $src0, $src1",
Matt Arsenault7898b902016-01-22 18:42:55 +00001957 [(set i64:$dst, (int_amdgcn_else_break i64:$src0, i64:$src1))]
Tom Stellardf8794352012-12-19 22:10:31 +00001958>;
1959
1960def SI_END_CF : InstSI <
1961 (outs),
1962 (ins SReg_64:$saved),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001963 "si_end_cf $saved",
Matt Arsenault7898b902016-01-22 18:42:55 +00001964 [(int_amdgcn_end_cf i64:$saved)]
Tom Stellardf8794352012-12-19 22:10:31 +00001965>;
1966
Tom Stellardaa798342015-05-01 03:44:09 +00001967} // End Uses = [EXEC], Defs = [EXEC]
1968
1969let Uses = [EXEC], Defs = [EXEC,VCC] in {
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001970def SI_KILL : InstSI <
1971 (outs),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001972 (ins VSrc_32:$src),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001973 "si_kill $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001974 [(int_AMDGPU_kill f32:$src)]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001975>;
Tom Stellardaa798342015-05-01 03:44:09 +00001976} // End Uses = [EXEC], Defs = [EXEC,VCC]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001977
Matt Arsenault382d9452016-01-26 04:49:22 +00001978} // End mayLoad = 1, mayStore = 1, hasSideEffects = 1
Tom Stellardf8794352012-12-19 22:10:31 +00001979
Christian Konig2989ffc2013-03-18 11:34:16 +00001980let Uses = [EXEC], Defs = [EXEC,VCC,M0] in {
1981
Matt Arsenault28419272015-10-07 00:42:51 +00001982class SI_INDIRECT_SRC<RegisterClass rc> : InstSI <
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001983 (outs VGPR_32:$dst, SReg_64:$temp),
Matt Arsenault28419272015-10-07 00:42:51 +00001984 (ins rc:$src, VSrc_32:$idx, i32imm:$off),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001985 "si_indirect_src $dst, $temp, $src, $idx, $off",
Christian Konig2989ffc2013-03-18 11:34:16 +00001986 []
1987>;
1988
1989class SI_INDIRECT_DST<RegisterClass rc> : InstSI <
1990 (outs rc:$dst, SReg_64:$temp),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001991 (ins unknown:$src, VSrc_32:$idx, i32imm:$off, VGPR_32:$val),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001992 "si_indirect_dst $dst, $temp, $src, $idx, $off, $val",
Christian Konig2989ffc2013-03-18 11:34:16 +00001993 []
1994> {
1995 let Constraints = "$src = $dst";
1996}
1997
Matt Arsenault28419272015-10-07 00:42:51 +00001998// TODO: We can support indirect SGPR access.
1999def SI_INDIRECT_SRC_V1 : SI_INDIRECT_SRC<VGPR_32>;
2000def SI_INDIRECT_SRC_V2 : SI_INDIRECT_SRC<VReg_64>;
2001def SI_INDIRECT_SRC_V4 : SI_INDIRECT_SRC<VReg_128>;
2002def SI_INDIRECT_SRC_V8 : SI_INDIRECT_SRC<VReg_256>;
2003def SI_INDIRECT_SRC_V16 : SI_INDIRECT_SRC<VReg_512>;
2004
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002005def SI_INDIRECT_DST_V1 : SI_INDIRECT_DST<VGPR_32>;
Christian Konig2989ffc2013-03-18 11:34:16 +00002006def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>;
2007def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>;
2008def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>;
2009def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>;
2010
Matt Arsenault382d9452016-01-26 04:49:22 +00002011} // End Uses = [EXEC], Defs = [EXEC,VCC,M0]
Christian Konig2989ffc2013-03-18 11:34:16 +00002012
Tom Stellardeba61072014-05-02 15:41:42 +00002013multiclass SI_SPILL_SGPR <RegisterClass sgpr_class> {
2014
Matt Arsenault80f766a2015-09-10 01:23:28 +00002015 let UseNamedOperandTable = 1, Uses = [EXEC] in {
Tom Stellard42fb60e2015-01-14 15:42:31 +00002016 def _SAVE : InstSI <
2017 (outs),
Matt Arsenault08f14de2015-11-06 18:07:53 +00002018 (ins sgpr_class:$src, i32imm:$frame_idx),
Matt Arsenault382d9452016-01-26 04:49:22 +00002019 "", []> {
Matt Arsenault9a32cd32015-08-29 06:48:57 +00002020 let mayStore = 1;
2021 let mayLoad = 0;
2022 }
Tom Stellardeba61072014-05-02 15:41:42 +00002023
Tom Stellard42fb60e2015-01-14 15:42:31 +00002024 def _RESTORE : InstSI <
2025 (outs sgpr_class:$dst),
Matt Arsenault08f14de2015-11-06 18:07:53 +00002026 (ins i32imm:$frame_idx),
Matt Arsenault382d9452016-01-26 04:49:22 +00002027 "", []> {
Matt Arsenault9a32cd32015-08-29 06:48:57 +00002028 let mayStore = 0;
2029 let mayLoad = 1;
2030 }
Tom Stellard42fb60e2015-01-14 15:42:31 +00002031 } // End UseNamedOperandTable = 1
Tom Stellardeba61072014-05-02 15:41:42 +00002032}
2033
Tom Stellardc2743492015-05-12 15:00:53 +00002034// It's unclear whether you can use M0 as the output of v_readlane_b32
2035// instructions, so use SGPR_32 register class for spills to prevent
2036// this from happening.
2037defm SI_SPILL_S32 : SI_SPILL_SGPR <SGPR_32>;
Tom Stellardeba61072014-05-02 15:41:42 +00002038defm SI_SPILL_S64 : SI_SPILL_SGPR <SReg_64>;
2039defm SI_SPILL_S128 : SI_SPILL_SGPR <SReg_128>;
2040defm SI_SPILL_S256 : SI_SPILL_SGPR <SReg_256>;
2041defm SI_SPILL_S512 : SI_SPILL_SGPR <SReg_512>;
2042
Tom Stellard96468902014-09-24 01:33:17 +00002043multiclass SI_SPILL_VGPR <RegisterClass vgpr_class> {
Matt Arsenault80f766a2015-09-10 01:23:28 +00002044 let UseNamedOperandTable = 1, VGPRSpill = 1, Uses = [EXEC] in {
Tom Stellard42fb60e2015-01-14 15:42:31 +00002045 def _SAVE : InstSI <
2046 (outs),
Tom Stellard95292bb2015-01-20 17:49:47 +00002047 (ins vgpr_class:$src, i32imm:$frame_idx, SReg_128:$scratch_rsrc,
Tom Stellard649b5db2016-03-04 18:31:18 +00002048 SReg_32:$scratch_offset, i32imm:$offset),
Matt Arsenault382d9452016-01-26 04:49:22 +00002049 "", []> {
Matt Arsenault9a32cd32015-08-29 06:48:57 +00002050 let mayStore = 1;
2051 let mayLoad = 0;
2052 }
Tom Stellard96468902014-09-24 01:33:17 +00002053
Tom Stellard42fb60e2015-01-14 15:42:31 +00002054 def _RESTORE : InstSI <
2055 (outs vgpr_class:$dst),
Tom Stellard649b5db2016-03-04 18:31:18 +00002056 (ins i32imm:$frame_idx, SReg_128:$scratch_rsrc, SReg_32:$scratch_offset,
2057 i32imm:$offset),
Matt Arsenault382d9452016-01-26 04:49:22 +00002058 "", []> {
Matt Arsenault9a32cd32015-08-29 06:48:57 +00002059 let mayStore = 0;
2060 let mayLoad = 1;
2061 }
Tom Stellarda77c3f72015-05-12 18:59:17 +00002062 } // End UseNamedOperandTable = 1, VGPRSpill = 1
Tom Stellard96468902014-09-24 01:33:17 +00002063}
2064
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002065defm SI_SPILL_V32 : SI_SPILL_VGPR <VGPR_32>;
Tom Stellard96468902014-09-24 01:33:17 +00002066defm SI_SPILL_V64 : SI_SPILL_VGPR <VReg_64>;
2067defm SI_SPILL_V96 : SI_SPILL_VGPR <VReg_96>;
2068defm SI_SPILL_V128 : SI_SPILL_VGPR <VReg_128>;
2069defm SI_SPILL_V256 : SI_SPILL_VGPR <VReg_256>;
2070defm SI_SPILL_V512 : SI_SPILL_VGPR <VReg_512>;
2071
Tom Stellard067c8152014-07-21 14:01:14 +00002072let Defs = [SCC] in {
2073
2074def SI_CONSTDATA_PTR : InstSI <
2075 (outs SReg_64:$dst),
Tom Stellardc93fc112015-12-10 02:13:01 +00002076 (ins const_ga:$ptr),
2077 "", [(set SReg_64:$dst, (i64 (SIconstdata_ptr (tglobaladdr:$ptr))))]
Matt Arsenaultd092a062015-10-02 18:58:37 +00002078> {
2079 let SALU = 1;
2080}
Tom Stellard067c8152014-07-21 14:01:14 +00002081
2082} // End Defs = [SCC]
2083
Matt Arsenault382d9452016-01-26 04:49:22 +00002084} // End isCodeGenOnly, isPseudo
Tom Stellard75aadc22012-12-11 21:25:42 +00002085
Matt Arsenault382d9452016-01-26 04:49:22 +00002086} // End SubtargetPredicate = isGCN
Tom Stellard0e70de52014-05-16 20:56:45 +00002087
Marek Olsak5df00d62014-12-07 12:18:57 +00002088let Predicates = [isGCN] in {
Tom Stellard0e70de52014-05-16 20:56:45 +00002089
Tom Stellardbe8ebee2013-01-18 21:15:50 +00002090def : Pat <
2091 (int_AMDGPU_kilp),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00002092 (SI_KILL 0xbf800000)
Tom Stellardbe8ebee2013-01-18 21:15:50 +00002093>;
2094
Tom Stellard75aadc22012-12-11 21:25:42 +00002095/* int_SI_vs_load_input */
2096def : Pat<
Tom Stellardbc5b5372014-06-13 16:38:59 +00002097 (SIload_input v4i32:$tlst, imm:$attr_offset, i32:$buf_idx_vgpr),
Tom Stellardc229baa2015-03-10 16:16:49 +00002098 (BUFFER_LOAD_FORMAT_XYZW_IDXEN $buf_idx_vgpr, $tlst, 0, imm:$attr_offset, 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00002099>;
2100
Tom Stellard75aadc22012-12-11 21:25:42 +00002101def : Pat <
2102 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002103 f32:$src0, f32:$src1, f32:$src2, f32:$src3),
Tom Stellard75aadc22012-12-11 21:25:42 +00002104 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002105 $src0, $src1, $src2, $src3)
Tom Stellard75aadc22012-12-11 21:25:42 +00002106>;
2107
Tom Stellard8d6d4492014-04-22 16:33:57 +00002108//===----------------------------------------------------------------------===//
Nicolai Haehnleb1427702016-03-10 18:43:50 +00002109// buffer_load/store_format patterns
2110//===----------------------------------------------------------------------===//
2111def : Pat<
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00002112 (int_amdgcn_buffer_load_format v4i32:$rsrc, 0,
2113 (MUBUFIntrinsicOffset i32:$soffset,
2114 i16:$offset),
Nicolai Haehnleb1427702016-03-10 18:43:50 +00002115 imm:$glc, imm:$slc),
2116 (BUFFER_LOAD_FORMAT_XYZW_OFFSET $rsrc, $soffset, (as_i16imm $offset),
2117 (as_i1imm $glc), (as_i1imm $slc), 0)
2118>;
2119
2120def : Pat<
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00002121 (int_amdgcn_buffer_load_format v4i32:$rsrc, i32:$vindex,
2122 (MUBUFIntrinsicOffset i32:$soffset,
2123 i16:$offset),
Nicolai Haehnleb1427702016-03-10 18:43:50 +00002124 imm:$glc, imm:$slc),
2125 (BUFFER_LOAD_FORMAT_XYZW_IDXEN $vindex, $rsrc, $soffset, (as_i16imm $offset),
2126 (as_i1imm $glc), (as_i1imm $slc), 0)
2127>;
2128
2129def : Pat<
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00002130 (int_amdgcn_buffer_load_format v4i32:$rsrc, 0,
2131 (MUBUFIntrinsicVOffset i32:$soffset,
2132 i16:$offset,
2133 i32:$voffset),
Nicolai Haehnleb1427702016-03-10 18:43:50 +00002134 imm:$glc, imm:$slc),
2135 (BUFFER_LOAD_FORMAT_XYZW_OFFEN $voffset, $rsrc, $soffset, (as_i16imm $offset),
2136 (as_i1imm $glc), (as_i1imm $slc), 0)
2137>;
2138
2139def : Pat<
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00002140 (int_amdgcn_buffer_load_format v4i32:$rsrc, i32:$vindex,
2141 (MUBUFIntrinsicVOffset i32:$soffset,
2142 i16:$offset,
2143 i32:$voffset),
Nicolai Haehnleb1427702016-03-10 18:43:50 +00002144 imm:$glc, imm:$slc),
2145 (BUFFER_LOAD_FORMAT_XYZW_BOTHEN
2146 (REG_SEQUENCE VReg_64, $vindex, sub0, $voffset, sub1),
2147 $rsrc, $soffset, (as_i16imm $offset),
2148 (as_i1imm $glc), (as_i1imm $slc), 0)
2149>;
2150
2151def : Pat<
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00002152 (int_amdgcn_buffer_store_format v4f32:$vdata, v4i32:$rsrc, 0,
2153 (MUBUFIntrinsicOffset i32:$soffset,
2154 i16:$offset),
Nicolai Haehnleb1427702016-03-10 18:43:50 +00002155 imm:$glc, imm:$slc),
2156 (BUFFER_STORE_FORMAT_XYZW_OFFSET $vdata, $rsrc, $soffset, (as_i16imm $offset),
2157 (as_i1imm $glc), (as_i1imm $slc), 0)
2158>;
2159
2160def : Pat<
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00002161 (int_amdgcn_buffer_store_format v4f32:$vdata, v4i32:$rsrc, i32:$vindex,
2162 (MUBUFIntrinsicOffset i32:$soffset,
2163 i16:$offset),
2164 imm:$glc, imm:$slc),
Nicolai Haehnleb1427702016-03-10 18:43:50 +00002165 (BUFFER_STORE_FORMAT_XYZW_IDXEN $vdata, $vindex, $rsrc, $soffset,
2166 (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc), 0)
2167>;
2168
2169def : Pat<
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00002170 (int_amdgcn_buffer_store_format v4f32:$vdata, v4i32:$rsrc, 0,
2171 (MUBUFIntrinsicVOffset i32:$soffset,
2172 i16:$offset,
2173 i32:$voffset),
Nicolai Haehnleb1427702016-03-10 18:43:50 +00002174 imm:$glc, imm:$slc),
2175 (BUFFER_STORE_FORMAT_XYZW_OFFEN $vdata, $voffset, $rsrc, $soffset,
2176 (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc), 0)
2177>;
2178
2179def : Pat<
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00002180 (int_amdgcn_buffer_store_format v4f32:$vdata, v4i32:$rsrc, i32:$vindex,
2181 (MUBUFIntrinsicVOffset i32:$soffset,
2182 i16:$offset,
2183 i32:$voffset),
Nicolai Haehnleb1427702016-03-10 18:43:50 +00002184 imm:$glc, imm:$slc),
2185 (BUFFER_STORE_FORMAT_XYZW_BOTHEN
2186 $vdata,
2187 (REG_SEQUENCE VReg_64, $vindex, sub0, $voffset, sub1),
2188 $rsrc, $soffset, (as_i16imm $offset),
2189 (as_i1imm $glc), (as_i1imm $slc), 0)
2190>;
2191
2192//===----------------------------------------------------------------------===//
Nicolai Haehnlead636382016-03-18 16:24:31 +00002193// buffer_atomic patterns
2194//===----------------------------------------------------------------------===//
2195multiclass BufferAtomicPatterns<SDPatternOperator name, string opcode> {
2196 def : Pat<
2197 (name i32:$vdata_in, v4i32:$rsrc, 0,
2198 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
2199 imm:$slc),
2200 (!cast<MUBUF>(opcode # _RTN_OFFSET) $vdata_in, $rsrc, $soffset,
2201 (as_i16imm $offset), (as_i1imm $slc))
2202 >;
2203
2204 def : Pat<
2205 (name i32:$vdata_in, v4i32:$rsrc, i32:$vindex,
2206 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
2207 imm:$slc),
2208 (!cast<MUBUF>(opcode # _RTN_IDXEN) $vdata_in, $vindex, $rsrc, $soffset,
2209 (as_i16imm $offset), (as_i1imm $slc))
2210 >;
2211
2212 def : Pat<
2213 (name i32:$vdata_in, v4i32:$rsrc, 0,
2214 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
2215 imm:$slc),
2216 (!cast<MUBUF>(opcode # _RTN_OFFEN) $vdata_in, $voffset, $rsrc, $soffset,
2217 (as_i16imm $offset), (as_i1imm $slc))
2218 >;
2219
2220 def : Pat<
2221 (name i32:$vdata_in, v4i32:$rsrc, i32:$vindex,
2222 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
2223 imm:$slc),
2224 (!cast<MUBUF>(opcode # _RTN_BOTHEN)
2225 $vdata_in,
2226 (REG_SEQUENCE VReg_64, $vindex, sub0, $voffset, sub1),
2227 $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc))
2228 >;
2229}
2230
2231defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_swap, "BUFFER_ATOMIC_SWAP">;
2232defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_add, "BUFFER_ATOMIC_ADD">;
2233defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_sub, "BUFFER_ATOMIC_SUB">;
2234defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_smin, "BUFFER_ATOMIC_SMIN">;
2235defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_umin, "BUFFER_ATOMIC_UMIN">;
2236defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_smax, "BUFFER_ATOMIC_SMAX">;
2237defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_umax, "BUFFER_ATOMIC_UMAX">;
2238defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_and, "BUFFER_ATOMIC_AND">;
2239defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_or, "BUFFER_ATOMIC_OR">;
2240defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_xor, "BUFFER_ATOMIC_XOR">;
2241
2242def : Pat<
2243 (int_amdgcn_buffer_atomic_cmpswap
2244 i32:$data, i32:$cmp, v4i32:$rsrc, 0,
2245 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
2246 imm:$slc),
2247 (EXTRACT_SUBREG
2248 (BUFFER_ATOMIC_CMPSWAP_RTN_OFFSET
2249 (REG_SEQUENCE VReg_64, $data, sub0, $cmp, sub1),
2250 $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc)),
2251 sub0)
2252>;
2253
2254def : Pat<
2255 (int_amdgcn_buffer_atomic_cmpswap
2256 i32:$data, i32:$cmp, v4i32:$rsrc, i32:$vindex,
2257 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
2258 imm:$slc),
2259 (EXTRACT_SUBREG
2260 (BUFFER_ATOMIC_CMPSWAP_RTN_IDXEN
2261 (REG_SEQUENCE VReg_64, $data, sub0, $cmp, sub1),
2262 $vindex, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc)),
2263 sub0)
2264>;
2265
2266def : Pat<
2267 (int_amdgcn_buffer_atomic_cmpswap
2268 i32:$data, i32:$cmp, v4i32:$rsrc, 0,
2269 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
2270 imm:$slc),
2271 (EXTRACT_SUBREG
2272 (BUFFER_ATOMIC_CMPSWAP_RTN_OFFEN
2273 (REG_SEQUENCE VReg_64, $data, sub0, $cmp, sub1),
2274 $voffset, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc)),
2275 sub0)
2276>;
2277
2278def : Pat<
2279 (int_amdgcn_buffer_atomic_cmpswap
2280 i32:$data, i32:$cmp, v4i32:$rsrc, i32:$vindex,
2281 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
2282 imm:$slc),
2283 (EXTRACT_SUBREG
2284 (BUFFER_ATOMIC_CMPSWAP_RTN_BOTHEN
2285 (REG_SEQUENCE VReg_64, $data, sub0, $cmp, sub1),
2286 (REG_SEQUENCE VReg_64, $vindex, sub0, $voffset, sub1),
2287 $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc)),
2288 sub0)
2289>;
2290
2291
2292//===----------------------------------------------------------------------===//
Changpeng Fang278a5b32016-03-10 16:47:15 +00002293// S_GETREG_B32 Intrinsic Pattern.
2294//===----------------------------------------------------------------------===//
2295def : Pat <
2296 (int_amdgcn_s_getreg imm:$simm16),
2297 (S_GETREG_B32 (as_i16imm $simm16))
2298>;
2299
2300//===----------------------------------------------------------------------===//
Tom Stellard8d6d4492014-04-22 16:33:57 +00002301// SMRD Patterns
2302//===----------------------------------------------------------------------===//
2303
Tom Stellard217361c2015-08-06 19:28:38 +00002304multiclass SMRD_Pattern <string Instr, ValueType vt> {
Tom Stellard8d6d4492014-04-22 16:33:57 +00002305
Tom Stellarddee26a22015-08-06 19:28:30 +00002306 // 1. IMM offset
Tom Stellard8d6d4492014-04-22 16:33:57 +00002307 def : Pat <
Tom Stellarda6f24c62015-12-15 20:55:55 +00002308 (smrd_load (SMRDImm i64:$sbase, i32:$offset)),
Tom Stellard217361c2015-08-06 19:28:38 +00002309 (vt (!cast<SMRD>(Instr#"_IMM") $sbase, $offset))
Tom Stellard8d6d4492014-04-22 16:33:57 +00002310 >;
2311
Tom Stellarddee26a22015-08-06 19:28:30 +00002312 // 2. SGPR offset
Tom Stellard8d6d4492014-04-22 16:33:57 +00002313 def : Pat <
Tom Stellarda6f24c62015-12-15 20:55:55 +00002314 (smrd_load (SMRDSgpr i64:$sbase, i32:$offset)),
Tom Stellard217361c2015-08-06 19:28:38 +00002315 (vt (!cast<SMRD>(Instr#"_SGPR") $sbase, $offset))
Tom Stellard8d6d4492014-04-22 16:33:57 +00002316 >;
Tom Stellard217361c2015-08-06 19:28:38 +00002317
2318 def : Pat <
Tom Stellarda6f24c62015-12-15 20:55:55 +00002319 (smrd_load (SMRDImm32 i64:$sbase, i32:$offset)),
Tom Stellard217361c2015-08-06 19:28:38 +00002320 (vt (!cast<SMRD>(Instr#"_IMM_ci") $sbase, $offset))
2321 > {
2322 let Predicates = [isCIOnly];
2323 }
Tom Stellard8d6d4492014-04-22 16:33:57 +00002324}
2325
Tom Stellarda6f24c62015-12-15 20:55:55 +00002326// Global and constant loads can be selected to either MUBUF or SMRD
2327// instructions, but SMRD instructions are faster so we want the instruction
2328// selector to prefer those.
2329let AddedComplexity = 100 in {
2330
Tom Stellard217361c2015-08-06 19:28:38 +00002331defm : SMRD_Pattern <"S_LOAD_DWORD", i32>;
2332defm : SMRD_Pattern <"S_LOAD_DWORDX2", v2i32>;
2333defm : SMRD_Pattern <"S_LOAD_DWORDX4", v4i32>;
Tom Stellard217361c2015-08-06 19:28:38 +00002334defm : SMRD_Pattern <"S_LOAD_DWORDX8", v8i32>;
2335defm : SMRD_Pattern <"S_LOAD_DWORDX16", v16i32>;
Marek Olsak58f61a82014-12-07 17:17:38 +00002336
Tom Stellarddee26a22015-08-06 19:28:30 +00002337// 1. Offset as an immediate
Tom Stellard8d6d4492014-04-22 16:33:57 +00002338def : Pat <
Tom Stellarddee26a22015-08-06 19:28:30 +00002339 (SIload_constant v4i32:$sbase, (SMRDBufferImm i32:$offset)),
2340 (S_BUFFER_LOAD_DWORD_IMM $sbase, $offset)
Tom Stellard8d6d4492014-04-22 16:33:57 +00002341>;
2342
2343// 2. Offset loaded in an 32bit SGPR
2344def : Pat <
Tom Stellarddee26a22015-08-06 19:28:30 +00002345 (SIload_constant v4i32:$sbase, (SMRDBufferSgpr i32:$offset)),
2346 (S_BUFFER_LOAD_DWORD_SGPR $sbase, $offset)
Tom Stellard8d6d4492014-04-22 16:33:57 +00002347>;
2348
Tom Stellard217361c2015-08-06 19:28:38 +00002349let Predicates = [isCI] in {
2350
2351def : Pat <
2352 (SIload_constant v4i32:$sbase, (SMRDBufferImm32 i32:$offset)),
2353 (S_BUFFER_LOAD_DWORD_IMM_ci $sbase, $offset)
2354>;
2355
2356} // End Predicates = [isCI]
2357
Tom Stellarda6f24c62015-12-15 20:55:55 +00002358} // End let AddedComplexity = 10000
2359
Tom Stellardae4c9e72014-06-20 17:06:11 +00002360//===----------------------------------------------------------------------===//
2361// SOP1 Patterns
2362//===----------------------------------------------------------------------===//
2363
Tom Stellardae4c9e72014-06-20 17:06:11 +00002364def : Pat <
2365 (i64 (ctpop i64:$src)),
Matt Arsenaulteb492162014-11-02 23:46:51 +00002366 (i64 (REG_SEQUENCE SReg_64,
Tom Stellardbc4497b2016-02-12 23:45:29 +00002367 (i32 (COPY_TO_REGCLASS (S_BCNT1_I32_B64 $src), SReg_32)), sub0,
Matt Arsenaulteb492162014-11-02 23:46:51 +00002368 (S_MOV_B32 0), sub1))
Tom Stellardae4c9e72014-06-20 17:06:11 +00002369>;
2370
Marek Olsak7ed6b2f2015-11-25 21:22:45 +00002371def : Pat <
2372 (i32 (smax i32:$x, (i32 (ineg i32:$x)))),
2373 (S_ABS_I32 $x)
2374>;
2375
Tom Stellard58ac7442014-04-29 23:12:48 +00002376//===----------------------------------------------------------------------===//
2377// SOP2 Patterns
2378//===----------------------------------------------------------------------===//
2379
Tom Stellard80942a12014-09-05 14:07:59 +00002380// V_ADD_I32_e32/S_ADD_U32 produces carry in VCC/SCC. For the vector
Tom Stellardb2114ca2014-07-21 14:01:12 +00002381// case, the sgpr-copies pass will fix this to use the vector version.
2382def : Pat <
2383 (i32 (addc i32:$src0, i32:$src1)),
Tom Stellard80942a12014-09-05 14:07:59 +00002384 (S_ADD_U32 $src0, $src1)
Tom Stellardb2114ca2014-07-21 14:01:12 +00002385>;
2386
Tom Stellard58ac7442014-04-29 23:12:48 +00002387//===----------------------------------------------------------------------===//
Tom Stellard85ad4292014-06-17 16:53:09 +00002388// SOPP Patterns
2389//===----------------------------------------------------------------------===//
2390
Matt Arsenault10ca39c2016-01-22 21:30:43 +00002391// FIXME: These should be removed eventually
Tom Stellard85ad4292014-06-17 16:53:09 +00002392def : Pat <
2393 (int_AMDGPU_barrier_global),
2394 (S_BARRIER)
2395>;
2396
Matt Arsenault10ca39c2016-01-22 21:30:43 +00002397def : Pat <
2398 (int_AMDGPU_barrier_local),
2399 (S_BARRIER)
2400>;
2401
Tom Stellard85ad4292014-06-17 16:53:09 +00002402//===----------------------------------------------------------------------===//
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002403// VOP1 Patterns
2404//===----------------------------------------------------------------------===//
2405
Matt Arsenault22ca3f82014-07-15 23:50:10 +00002406let Predicates = [UnsafeFPMath] in {
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +00002407
2408//def : RcpPat<V_RCP_F64_e32, f64>;
2409//defm : RsqPat<V_RSQ_F64_e32, f64>;
2410//defm : RsqPat<V_RSQ_F32_e32, f32>;
2411
2412def : RsqPat<V_RSQ_F32_e32, f32>;
2413def : RsqPat<V_RSQ_F64_e32, f64>;
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00002414}
2415
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002416//===----------------------------------------------------------------------===//
Tom Stellard58ac7442014-04-29 23:12:48 +00002417// VOP2 Patterns
2418//===----------------------------------------------------------------------===//
2419
Tom Stellardae4c9e72014-06-20 17:06:11 +00002420def : Pat <
2421 (i32 (add (i32 (ctpop i32:$popcnt)), i32:$val)),
Matt Arsenault49dd4282014-09-15 17:15:02 +00002422 (V_BCNT_U32_B32_e64 $popcnt, $val)
Tom Stellardae4c9e72014-06-20 17:06:11 +00002423>;
2424
Tom Stellard5224df32015-03-10 16:16:44 +00002425def : Pat <
2426 (i32 (select i1:$src0, i32:$src1, i32:$src2)),
2427 (V_CNDMASK_B32_e64 $src2, $src1, $src0)
2428>;
2429
Tom Stellarddb5a11f2015-07-13 15:47:57 +00002430// Pattern for V_MAC_F32
2431def : Pat <
2432 (fmad (VOP3NoMods0 f32:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod),
2433 (VOP3NoMods f32:$src1, i32:$src1_modifiers),
2434 (VOP3NoMods f32:$src2, i32:$src2_modifiers)),
2435 (V_MAC_F32_e64 $src0_modifiers, $src0, $src1_modifiers, $src1,
2436 $src2_modifiers, $src2, $clamp, $omod)
2437>;
2438
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002439/********** ======================= **********/
2440/********** Image sampling patterns **********/
2441/********** ======================= **********/
Tom Stellardae6c06e2013-02-07 17:02:13 +00002442
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002443// Image + sampler
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002444class SampleRawPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00002445 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, i32:$dmask, i32:$unorm,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002446 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002447 (opcode $addr, $rsrc, $sampler,
2448 (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $slc),
2449 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $da))
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002450>;
2451
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002452multiclass SampleRawPatterns<SDPatternOperator name, string opcode> {
2453 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2454 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2455 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2456 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V8), v8i32>;
2457 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V16), v16i32>;
2458}
2459
2460// Image only
2461class ImagePattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Nicolai Haehnlef2c64db2016-02-18 16:44:18 +00002462 (name vt:$addr, v8i32:$rsrc, imm:$dmask, imm:$unorm,
2463 imm:$r128, imm:$da, imm:$glc, imm:$slc, imm:$tfe, imm:$lwe),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002464 (opcode $addr, $rsrc,
2465 (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $slc),
2466 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $da))
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002467>;
2468
2469multiclass ImagePatterns<SDPatternOperator name, string opcode> {
2470 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2471 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2472 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2473}
2474
Nicolai Haehnlef2c64db2016-02-18 16:44:18 +00002475class ImageLoadPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
2476 (name vt:$addr, v8i32:$rsrc, imm:$dmask, imm:$r128, imm:$da, imm:$glc,
2477 imm:$slc),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002478 (opcode $addr, $rsrc,
2479 (as_i32imm $dmask), 1, (as_i1imm $glc), (as_i1imm $slc),
2480 (as_i1imm $r128), 0, 0, (as_i1imm $da))
Nicolai Haehnlef2c64db2016-02-18 16:44:18 +00002481>;
2482
2483multiclass ImageLoadPatterns<SDPatternOperator name, string opcode> {
2484 def : ImageLoadPattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2485 def : ImageLoadPattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2486 def : ImageLoadPattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2487}
2488
2489class ImageStorePattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
2490 (name v4f32:$data, vt:$addr, v8i32:$rsrc, i32:$dmask, imm:$r128, imm:$da,
2491 imm:$glc, imm:$slc),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002492 (opcode $data, $addr, $rsrc,
2493 (as_i32imm $dmask), 1, (as_i1imm $glc), (as_i1imm $slc),
2494 (as_i1imm $r128), 0, 0, (as_i1imm $da))
Nicolai Haehnlef2c64db2016-02-18 16:44:18 +00002495>;
2496
2497multiclass ImageStorePatterns<SDPatternOperator name, string opcode> {
2498 def : ImageStorePattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2499 def : ImageStorePattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2500 def : ImageStorePattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2501}
2502
Nikolay Haustov5bf46ac12016-03-04 10:39:50 +00002503class ImageAtomicPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
2504 (name i32:$vdata, vt:$addr, v8i32:$rsrc, imm:$r128, imm:$da, imm:$slc),
2505 (opcode $vdata, $addr, $rsrc, 1, 1, 1, (as_i1imm $slc), (as_i1imm $r128), 0, 0, (as_i1imm $da))
2506>;
2507
2508multiclass ImageAtomicPatterns<SDPatternOperator name, string opcode> {
2509 def : ImageAtomicPattern<name, !cast<MIMG>(opcode # _V1), i32>;
2510 def : ImageAtomicPattern<name, !cast<MIMG>(opcode # _V2), v2i32>;
2511 def : ImageAtomicPattern<name, !cast<MIMG>(opcode # _V4), v4i32>;
2512}
2513
2514class ImageAtomicCmpSwapPattern<MIMG opcode, ValueType vt> : Pat <
2515 (int_amdgcn_image_atomic_cmpswap i32:$vsrc, i32:$vcmp, vt:$addr, v8i32:$rsrc,
2516 imm:$r128, imm:$da, imm:$slc),
2517 (EXTRACT_SUBREG
2518 (opcode (REG_SEQUENCE VReg_64, $vsrc, sub0, $vcmp, sub1),
2519 $addr, $rsrc, 3, 1, 1, (as_i1imm $slc), (as_i1imm $r128), 0, 0, (as_i1imm $da)),
2520 sub0)
2521>;
2522
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002523// Basic sample
2524defm : SampleRawPatterns<int_SI_image_sample, "IMAGE_SAMPLE">;
2525defm : SampleRawPatterns<int_SI_image_sample_cl, "IMAGE_SAMPLE_CL">;
2526defm : SampleRawPatterns<int_SI_image_sample_d, "IMAGE_SAMPLE_D">;
2527defm : SampleRawPatterns<int_SI_image_sample_d_cl, "IMAGE_SAMPLE_D_CL">;
2528defm : SampleRawPatterns<int_SI_image_sample_l, "IMAGE_SAMPLE_L">;
2529defm : SampleRawPatterns<int_SI_image_sample_b, "IMAGE_SAMPLE_B">;
2530defm : SampleRawPatterns<int_SI_image_sample_b_cl, "IMAGE_SAMPLE_B_CL">;
2531defm : SampleRawPatterns<int_SI_image_sample_lz, "IMAGE_SAMPLE_LZ">;
2532defm : SampleRawPatterns<int_SI_image_sample_cd, "IMAGE_SAMPLE_CD">;
2533defm : SampleRawPatterns<int_SI_image_sample_cd_cl, "IMAGE_SAMPLE_CD_CL">;
2534
2535// Sample with comparison
2536defm : SampleRawPatterns<int_SI_image_sample_c, "IMAGE_SAMPLE_C">;
2537defm : SampleRawPatterns<int_SI_image_sample_c_cl, "IMAGE_SAMPLE_C_CL">;
2538defm : SampleRawPatterns<int_SI_image_sample_c_d, "IMAGE_SAMPLE_C_D">;
2539defm : SampleRawPatterns<int_SI_image_sample_c_d_cl, "IMAGE_SAMPLE_C_D_CL">;
2540defm : SampleRawPatterns<int_SI_image_sample_c_l, "IMAGE_SAMPLE_C_L">;
2541defm : SampleRawPatterns<int_SI_image_sample_c_b, "IMAGE_SAMPLE_C_B">;
2542defm : SampleRawPatterns<int_SI_image_sample_c_b_cl, "IMAGE_SAMPLE_C_B_CL">;
2543defm : SampleRawPatterns<int_SI_image_sample_c_lz, "IMAGE_SAMPLE_C_LZ">;
2544defm : SampleRawPatterns<int_SI_image_sample_c_cd, "IMAGE_SAMPLE_C_CD">;
2545defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl, "IMAGE_SAMPLE_C_CD_CL">;
2546
2547// Sample with offsets
2548defm : SampleRawPatterns<int_SI_image_sample_o, "IMAGE_SAMPLE_O">;
2549defm : SampleRawPatterns<int_SI_image_sample_cl_o, "IMAGE_SAMPLE_CL_O">;
2550defm : SampleRawPatterns<int_SI_image_sample_d_o, "IMAGE_SAMPLE_D_O">;
2551defm : SampleRawPatterns<int_SI_image_sample_d_cl_o, "IMAGE_SAMPLE_D_CL_O">;
2552defm : SampleRawPatterns<int_SI_image_sample_l_o, "IMAGE_SAMPLE_L_O">;
2553defm : SampleRawPatterns<int_SI_image_sample_b_o, "IMAGE_SAMPLE_B_O">;
2554defm : SampleRawPatterns<int_SI_image_sample_b_cl_o, "IMAGE_SAMPLE_B_CL_O">;
2555defm : SampleRawPatterns<int_SI_image_sample_lz_o, "IMAGE_SAMPLE_LZ_O">;
2556defm : SampleRawPatterns<int_SI_image_sample_cd_o, "IMAGE_SAMPLE_CD_O">;
2557defm : SampleRawPatterns<int_SI_image_sample_cd_cl_o, "IMAGE_SAMPLE_CD_CL_O">;
2558
2559// Sample with comparison and offsets
2560defm : SampleRawPatterns<int_SI_image_sample_c_o, "IMAGE_SAMPLE_C_O">;
2561defm : SampleRawPatterns<int_SI_image_sample_c_cl_o, "IMAGE_SAMPLE_C_CL_O">;
2562defm : SampleRawPatterns<int_SI_image_sample_c_d_o, "IMAGE_SAMPLE_C_D_O">;
2563defm : SampleRawPatterns<int_SI_image_sample_c_d_cl_o, "IMAGE_SAMPLE_C_D_CL_O">;
2564defm : SampleRawPatterns<int_SI_image_sample_c_l_o, "IMAGE_SAMPLE_C_L_O">;
2565defm : SampleRawPatterns<int_SI_image_sample_c_b_o, "IMAGE_SAMPLE_C_B_O">;
2566defm : SampleRawPatterns<int_SI_image_sample_c_b_cl_o, "IMAGE_SAMPLE_C_B_CL_O">;
2567defm : SampleRawPatterns<int_SI_image_sample_c_lz_o, "IMAGE_SAMPLE_C_LZ_O">;
2568defm : SampleRawPatterns<int_SI_image_sample_c_cd_o, "IMAGE_SAMPLE_C_CD_O">;
2569defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl_o, "IMAGE_SAMPLE_C_CD_CL_O">;
2570
2571// Gather opcodes
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002572// Only the variants which make sense are defined.
2573def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V2, v2i32>;
2574def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V4, v4i32>;
2575def : SampleRawPattern<int_SI_gather4_cl, IMAGE_GATHER4_CL_V4_V4, v4i32>;
2576def : SampleRawPattern<int_SI_gather4_l, IMAGE_GATHER4_L_V4_V4, v4i32>;
2577def : SampleRawPattern<int_SI_gather4_b, IMAGE_GATHER4_B_V4_V4, v4i32>;
2578def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V4, v4i32>;
2579def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V8, v8i32>;
2580def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V2, v2i32>;
2581def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V4, v4i32>;
2582
2583def : SampleRawPattern<int_SI_gather4_c, IMAGE_GATHER4_C_V4_V4, v4i32>;
2584def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V4, v4i32>;
2585def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V8, v8i32>;
2586def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V4, v4i32>;
2587def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V8, v8i32>;
2588def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V4, v4i32>;
2589def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V8, v8i32>;
2590def : SampleRawPattern<int_SI_gather4_c_b_cl, IMAGE_GATHER4_C_B_CL_V4_V8, v8i32>;
2591def : SampleRawPattern<int_SI_gather4_c_lz, IMAGE_GATHER4_C_LZ_V4_V4, v4i32>;
2592
2593def : SampleRawPattern<int_SI_gather4_o, IMAGE_GATHER4_O_V4_V4, v4i32>;
2594def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V4, v4i32>;
2595def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V8, v8i32>;
2596def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V4, v4i32>;
2597def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V8, v8i32>;
2598def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V4, v4i32>;
2599def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V8, v8i32>;
2600def : SampleRawPattern<int_SI_gather4_b_cl_o, IMAGE_GATHER4_B_CL_O_V4_V8, v8i32>;
2601def : SampleRawPattern<int_SI_gather4_lz_o, IMAGE_GATHER4_LZ_O_V4_V4, v4i32>;
2602
2603def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V4, v4i32>;
2604def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V8, v8i32>;
2605def : SampleRawPattern<int_SI_gather4_c_cl_o, IMAGE_GATHER4_C_CL_O_V4_V8, v8i32>;
2606def : SampleRawPattern<int_SI_gather4_c_l_o, IMAGE_GATHER4_C_L_O_V4_V8, v8i32>;
2607def : SampleRawPattern<int_SI_gather4_c_b_o, IMAGE_GATHER4_C_B_O_V4_V8, v8i32>;
2608def : SampleRawPattern<int_SI_gather4_c_b_cl_o, IMAGE_GATHER4_C_B_CL_O_V4_V8, v8i32>;
2609def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V4, v4i32>;
2610def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V8, v8i32>;
2611
2612def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V1, i32>;
2613def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V2, v2i32>;
2614def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V4, v4i32>;
2615
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002616def : ImagePattern<int_SI_getresinfo, IMAGE_GET_RESINFO_V4_V1, i32>;
2617defm : ImagePatterns<int_SI_image_load, "IMAGE_LOAD">;
2618defm : ImagePatterns<int_SI_image_load_mip, "IMAGE_LOAD_MIP">;
Nicolai Haehnlef2c64db2016-02-18 16:44:18 +00002619defm : ImageLoadPatterns<int_amdgcn_image_load, "IMAGE_LOAD">;
2620defm : ImageLoadPatterns<int_amdgcn_image_load_mip, "IMAGE_LOAD_MIP">;
2621defm : ImageStorePatterns<int_amdgcn_image_store, "IMAGE_STORE">;
2622defm : ImageStorePatterns<int_amdgcn_image_store_mip, "IMAGE_STORE_MIP">;
Nikolay Haustov5bf46ac12016-03-04 10:39:50 +00002623defm : ImageAtomicPatterns<int_amdgcn_image_atomic_swap, "IMAGE_ATOMIC_SWAP">;
2624def : ImageAtomicCmpSwapPattern<IMAGE_ATOMIC_CMPSWAP_V1, i32>;
2625def : ImageAtomicCmpSwapPattern<IMAGE_ATOMIC_CMPSWAP_V2, v2i32>;
2626def : ImageAtomicCmpSwapPattern<IMAGE_ATOMIC_CMPSWAP_V4, v4i32>;
2627defm : ImageAtomicPatterns<int_amdgcn_image_atomic_add, "IMAGE_ATOMIC_ADD">;
2628defm : ImageAtomicPatterns<int_amdgcn_image_atomic_sub, "IMAGE_ATOMIC_SUB">;
2629defm : ImageAtomicPatterns<int_amdgcn_image_atomic_smin, "IMAGE_ATOMIC_SMIN">;
2630defm : ImageAtomicPatterns<int_amdgcn_image_atomic_umin, "IMAGE_ATOMIC_UMIN">;
2631defm : ImageAtomicPatterns<int_amdgcn_image_atomic_smax, "IMAGE_ATOMIC_SMAX">;
2632defm : ImageAtomicPatterns<int_amdgcn_image_atomic_umax, "IMAGE_ATOMIC_UMAX">;
2633defm : ImageAtomicPatterns<int_amdgcn_image_atomic_and, "IMAGE_ATOMIC_AND">;
2634defm : ImageAtomicPatterns<int_amdgcn_image_atomic_or, "IMAGE_ATOMIC_OR">;
2635defm : ImageAtomicPatterns<int_amdgcn_image_atomic_xor, "IMAGE_ATOMIC_XOR">;
2636defm : ImageAtomicPatterns<int_amdgcn_image_atomic_inc, "IMAGE_ATOMIC_INC">;
2637defm : ImageAtomicPatterns<int_amdgcn_image_atomic_dec, "IMAGE_ATOMIC_DEC">;
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002638
Tom Stellard9fa17912013-08-14 23:24:45 +00002639/* SIsample for simple 1D texture lookup */
Tom Stellard75aadc22012-12-11 21:25:42 +00002640def : Pat <
Matt Arsenaultc5f61522016-01-26 04:43:48 +00002641 (SIsample i32:$addr, v8i32:$rsrc, v4i32:$sampler, imm),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002642 (IMAGE_SAMPLE_V4_V1 $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00002643>;
2644
Tom Stellard9fa17912013-08-14 23:24:45 +00002645class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Matt Arsenaultc5f61522016-01-26 04:43:48 +00002646 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, imm),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002647 (opcode $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 0)
Tom Stellardc9b90312013-01-21 15:40:48 +00002648>;
2649
Tom Stellard9fa17912013-08-14 23:24:45 +00002650class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Matt Arsenaultc5f61522016-01-26 04:43:48 +00002651 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, TEX_RECT),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002652 (opcode $addr, $rsrc, $sampler, 0xf, 1, 0, 0, 0, 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00002653>;
2654
Tom Stellard9fa17912013-08-14 23:24:45 +00002655class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Matt Arsenaultc5f61522016-01-26 04:43:48 +00002656 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, TEX_ARRAY),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002657 (opcode $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 1)
Tom Stellard462516b2013-02-07 17:02:14 +00002658>;
2659
Tom Stellard9fa17912013-08-14 23:24:45 +00002660class SampleShadowPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002661 ValueType vt> : Pat <
Matt Arsenaultc5f61522016-01-26 04:43:48 +00002662 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, TEX_SHADOW),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002663 (opcode $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 0)
Tom Stellard462516b2013-02-07 17:02:14 +00002664>;
2665
Tom Stellard9fa17912013-08-14 23:24:45 +00002666class SampleShadowArrayPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002667 ValueType vt> : Pat <
Matt Arsenaultc5f61522016-01-26 04:43:48 +00002668 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, TEX_SHADOW_ARRAY),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002669 (opcode $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 1)
Tom Stellard462516b2013-02-07 17:02:14 +00002670>;
2671
Tom Stellard9fa17912013-08-14 23:24:45 +00002672/* SIsample* for texture lookups consuming more address parameters */
Tom Stellard16a9a202013-08-14 23:24:17 +00002673multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l,
2674 MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b,
2675MIMG sample_d, MIMG sample_c_d, ValueType addr_type> {
Tom Stellard9fa17912013-08-14 23:24:45 +00002676 def : SamplePattern <SIsample, sample, addr_type>;
2677 def : SampleRectPattern <SIsample, sample, addr_type>;
2678 def : SampleArrayPattern <SIsample, sample, addr_type>;
2679 def : SampleShadowPattern <SIsample, sample_c, addr_type>;
2680 def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002681
Tom Stellard9fa17912013-08-14 23:24:45 +00002682 def : SamplePattern <SIsamplel, sample_l, addr_type>;
2683 def : SampleArrayPattern <SIsamplel, sample_l, addr_type>;
2684 def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>;
2685 def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002686
Tom Stellard9fa17912013-08-14 23:24:45 +00002687 def : SamplePattern <SIsampleb, sample_b, addr_type>;
2688 def : SampleArrayPattern <SIsampleb, sample_b, addr_type>;
2689 def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>;
2690 def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>;
Michel Danzer83f87c42013-07-10 16:36:36 +00002691
Tom Stellard9fa17912013-08-14 23:24:45 +00002692 def : SamplePattern <SIsampled, sample_d, addr_type>;
2693 def : SampleArrayPattern <SIsampled, sample_d, addr_type>;
2694 def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>;
2695 def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002696}
2697
Tom Stellard682bfbc2013-10-10 17:11:24 +00002698defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2,
2699 IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2,
2700 IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2,
2701 IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2,
Tom Stellard16a9a202013-08-14 23:24:17 +00002702 v2i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002703defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4,
2704 IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4,
2705 IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4,
2706 IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4,
Tom Stellard16a9a202013-08-14 23:24:17 +00002707 v4i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002708defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8,
2709 IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8,
2710 IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8,
2711 IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8,
Tom Stellard16a9a202013-08-14 23:24:17 +00002712 v8i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002713defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16,
2714 IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16,
2715 IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16,
2716 IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16,
Tom Stellard16a9a202013-08-14 23:24:17 +00002717 v16i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002718
Christian Konig4a1b9c32013-03-18 11:34:10 +00002719/********** ============================================ **********/
2720/********** Extraction, Insertion, Building and Casting **********/
2721/********** ============================================ **********/
Tom Stellard75aadc22012-12-11 21:25:42 +00002722
Christian Konig4a1b9c32013-03-18 11:34:10 +00002723foreach Index = 0-2 in {
2724 def Extract_Element_v2i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002725 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002726 >;
2727 def Insert_Element_v2i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002728 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002729 >;
2730
2731 def Extract_Element_v2f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002732 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002733 >;
2734 def Insert_Element_v2f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002735 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002736 >;
2737}
2738
2739foreach Index = 0-3 in {
2740 def Extract_Element_v4i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002741 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002742 >;
2743 def Insert_Element_v4i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002744 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002745 >;
2746
2747 def Extract_Element_v4f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002748 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002749 >;
2750 def Insert_Element_v4f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002751 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002752 >;
2753}
2754
2755foreach Index = 0-7 in {
2756 def Extract_Element_v8i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002757 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002758 >;
2759 def Insert_Element_v8i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002760 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002761 >;
2762
2763 def Extract_Element_v8f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002764 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002765 >;
2766 def Insert_Element_v8f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002767 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002768 >;
2769}
2770
2771foreach Index = 0-15 in {
2772 def Extract_Element_v16i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002773 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002774 >;
2775 def Insert_Element_v16i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002776 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002777 >;
2778
2779 def Extract_Element_v16f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002780 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002781 >;
2782 def Insert_Element_v16f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002783 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002784 >;
2785}
Tom Stellard75aadc22012-12-11 21:25:42 +00002786
Matt Arsenault382d9452016-01-26 04:49:22 +00002787// FIXME: Why do only some of these type combinations for SReg and
2788// VReg?
2789// 32-bit bitcast
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002790def : BitConvert <i32, f32, VGPR_32>;
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002791def : BitConvert <f32, i32, VGPR_32>;
Matt Arsenault382d9452016-01-26 04:49:22 +00002792def : BitConvert <i32, f32, SReg_32>;
2793def : BitConvert <f32, i32, SReg_32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002794
Matt Arsenault382d9452016-01-26 04:49:22 +00002795// 64-bit bitcast
Tom Stellard7512c082013-07-12 18:14:56 +00002796def : BitConvert <i64, f64, VReg_64>;
Tom Stellard7512c082013-07-12 18:14:56 +00002797def : BitConvert <f64, i64, VReg_64>;
Tom Stellarded2f6142013-07-18 21:43:42 +00002798def : BitConvert <v2i32, v2f32, VReg_64>;
Matt Arsenault382d9452016-01-26 04:49:22 +00002799def : BitConvert <v2f32, v2i32, VReg_64>;
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00002800def : BitConvert <i64, v2i32, VReg_64>;
Matt Arsenault382d9452016-01-26 04:49:22 +00002801def : BitConvert <v2i32, i64, VReg_64>;
Matt Arsenault064c2062014-06-11 17:40:32 +00002802def : BitConvert <i64, v2f32, VReg_64>;
Matt Arsenault382d9452016-01-26 04:49:22 +00002803def : BitConvert <v2f32, i64, VReg_64>;
Tom Stellard8f307212015-12-15 17:11:17 +00002804def : BitConvert <f64, v2f32, VReg_64>;
Matt Arsenault382d9452016-01-26 04:49:22 +00002805def : BitConvert <v2f32, f64, VReg_64>;
Matt Arsenault2acc7a42014-06-11 19:31:13 +00002806def : BitConvert <f64, v2i32, VReg_64>;
Matt Arsenault382d9452016-01-26 04:49:22 +00002807def : BitConvert <v2i32, f64, VReg_64>;
Tom Stellard83747202013-07-18 21:43:53 +00002808def : BitConvert <v4i32, v4f32, VReg_128>;
Matt Arsenault382d9452016-01-26 04:49:22 +00002809def : BitConvert <v4f32, v4i32, VReg_128>;
Tom Stellard83747202013-07-18 21:43:53 +00002810
Matt Arsenault382d9452016-01-26 04:49:22 +00002811// 128-bit bitcast
Matt Arsenault61001bb2015-11-25 19:58:34 +00002812def : BitConvert <v2i64, v4i32, SReg_128>;
2813def : BitConvert <v4i32, v2i64, SReg_128>;
Tom Stellard8f307212015-12-15 17:11:17 +00002814def : BitConvert <v2f64, v4f32, VReg_128>;
Matt Arsenault61001bb2015-11-25 19:58:34 +00002815def : BitConvert <v2f64, v4i32, VReg_128>;
Tom Stellard8f307212015-12-15 17:11:17 +00002816def : BitConvert <v4f32, v2f64, VReg_128>;
Matt Arsenault61001bb2015-11-25 19:58:34 +00002817def : BitConvert <v4i32, v2f64, VReg_128>;
2818
Matt Arsenault382d9452016-01-26 04:49:22 +00002819// 256-bit bitcast
Tom Stellard967bf582014-02-13 23:34:15 +00002820def : BitConvert <v8i32, v8f32, SReg_256>;
Matt Arsenault382d9452016-01-26 04:49:22 +00002821def : BitConvert <v8f32, v8i32, SReg_256>;
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002822def : BitConvert <v8i32, v8f32, VReg_256>;
2823def : BitConvert <v8f32, v8i32, VReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002824
Matt Arsenault382d9452016-01-26 04:49:22 +00002825// 512-bit bitcast
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002826def : BitConvert <v16i32, v16f32, VReg_512>;
2827def : BitConvert <v16f32, v16i32, VReg_512>;
2828
Christian Konig8dbe6f62013-02-21 15:17:27 +00002829/********** =================== **********/
2830/********** Src & Dst modifiers **********/
2831/********** =================== **********/
2832
2833def : Pat <
Matt Arsenault1cffa4c2014-11-13 19:49:04 +00002834 (AMDGPUclamp (VOP3Mods0Clamp f32:$src0, i32:$src0_modifiers, i32:$omod),
2835 (f32 FP_ZERO), (f32 FP_ONE)),
2836 (V_ADD_F32_e64 $src0_modifiers, $src0, 0, 0, 1, $omod)
Christian Konig8dbe6f62013-02-21 15:17:27 +00002837>;
2838
Michel Danzer624b02a2014-02-04 07:12:38 +00002839/********** ================================ **********/
2840/********** Floating point absolute/negative **********/
2841/********** ================================ **********/
2842
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002843// Prevent expanding both fneg and fabs.
Michel Danzer624b02a2014-02-04 07:12:38 +00002844
Michel Danzer624b02a2014-02-04 07:12:38 +00002845def : Pat <
2846 (fneg (fabs f32:$src)),
Matt Arsenault382d9452016-01-26 04:49:22 +00002847 (S_OR_B32 $src, 0x80000000) // Set sign bit
Michel Danzer624b02a2014-02-04 07:12:38 +00002848>;
2849
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002850// FIXME: Should use S_OR_B32
Matt Arsenault13623d02014-08-15 18:42:18 +00002851def : Pat <
2852 (fneg (fabs f64:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002853 (REG_SEQUENCE VReg_64,
2854 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2855 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002856 (V_OR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002857 (V_MOV_B32_e32 0x80000000)), // Set sign bit.
2858 sub1)
Matt Arsenault13623d02014-08-15 18:42:18 +00002859>;
2860
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002861def : Pat <
2862 (fabs f32:$src),
2863 (V_AND_B32_e32 $src, (V_MOV_B32_e32 0x7fffffff))
2864>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00002865
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002866def : Pat <
2867 (fneg f32:$src),
2868 (V_XOR_B32_e32 $src, (V_MOV_B32_e32 0x80000000))
2869>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00002870
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002871def : Pat <
2872 (fabs f64:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002873 (REG_SEQUENCE VReg_64,
2874 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2875 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002876 (V_AND_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002877 (V_MOV_B32_e32 0x7fffffff)), // Set sign bit.
2878 sub1)
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002879>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00002880
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002881def : Pat <
2882 (fneg f64:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002883 (REG_SEQUENCE VReg_64,
2884 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2885 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002886 (V_XOR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002887 (V_MOV_B32_e32 0x80000000)),
2888 sub1)
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002889>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00002890
Christian Konigc756cb992013-02-16 11:28:22 +00002891/********** ================== **********/
2892/********** Immediate Patterns **********/
2893/********** ================== **********/
2894
2895def : Pat <
Tom Stellarddf94dc32013-08-14 23:24:24 +00002896 (SGPRImm<(i32 imm)>:$imm),
2897 (S_MOV_B32 imm:$imm)
2898>;
2899
2900def : Pat <
2901 (SGPRImm<(f32 fpimm)>:$imm),
Tom Stellardfb77f002015-01-13 22:59:41 +00002902 (S_MOV_B32 (f32 (bitcast_fpimm_to_i32 $imm)))
Tom Stellarddf94dc32013-08-14 23:24:24 +00002903>;
2904
2905def : Pat <
Christian Konigc756cb992013-02-16 11:28:22 +00002906 (i32 imm:$imm),
2907 (V_MOV_B32_e32 imm:$imm)
2908>;
2909
2910def : Pat <
2911 (f32 fpimm:$imm),
Tom Stellardfb77f002015-01-13 22:59:41 +00002912 (V_MOV_B32_e32 (f32 (bitcast_fpimm_to_i32 $imm)))
Christian Konigc756cb992013-02-16 11:28:22 +00002913>;
2914
2915def : Pat <
Christian Konigb559b072013-02-16 11:28:36 +00002916 (i64 InlineImm<i64>:$imm),
2917 (S_MOV_B64 InlineImm<i64>:$imm)
2918>;
2919
Matt Arsenaultbecd6562014-12-03 05:22:35 +00002920// XXX - Should this use a s_cmp to set SCC?
2921
2922// Set to sign-extended 64-bit value (true = -1, false = 0)
2923def : Pat <
2924 (i1 imm:$imm),
2925 (S_MOV_B64 (i64 (as_i64imm $imm)))
2926>;
2927
Matt Arsenault303011a2014-12-17 21:04:08 +00002928def : Pat <
2929 (f64 InlineFPImm<f64>:$imm),
Tom Stellardfb77f002015-01-13 22:59:41 +00002930 (S_MOV_B64 (f64 (bitcast_fpimm_to_i64 InlineFPImm<f64>:$imm)))
Matt Arsenault303011a2014-12-17 21:04:08 +00002931>;
2932
Tom Stellard75aadc22012-12-11 21:25:42 +00002933/********** ================== **********/
2934/********** Intrinsic Patterns **********/
2935/********** ================== **********/
2936
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002937def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002938
2939def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002940 (int_AMDGPU_cube v4f32:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002941 (REG_SEQUENCE VReg_128,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002942 (V_CUBETC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
2943 0 /* src1_modifiers */, (EXTRACT_SUBREG $src, sub1),
2944 0 /* src2_modifiers */, (EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002945 0 /* clamp */, 0 /* omod */), sub0,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002946 (V_CUBESC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
2947 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2948 0 /* src2_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002949 0 /* clamp */, 0 /* omod */), sub1,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002950 (V_CUBEMA_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
2951 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2952 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002953 0 /* clamp */, 0 /* omod */), sub2,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002954 (V_CUBEID_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
2955 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2956 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002957 0 /* clamp */, 0 /* omod */), sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +00002958>;
2959
Michel Danzer0cc991e2013-02-22 11:22:58 +00002960def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002961 (i32 (sext i1:$src0)),
2962 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0)
Michel Danzer0cc991e2013-02-22 11:22:58 +00002963>;
2964
Tom Stellardf16d38c2014-02-13 23:34:13 +00002965class Ext32Pat <SDNode ext> : Pat <
2966 (i32 (ext i1:$src0)),
Michel Danzer5d26fdf2014-02-05 09:48:05 +00002967 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src0)
2968>;
2969
Tom Stellardf16d38c2014-02-13 23:34:13 +00002970def : Ext32Pat <zext>;
2971def : Ext32Pat <anyext>;
2972
Matt Arsenault382d9452016-01-26 04:49:22 +00002973// Offset in an 32-bit VGPR
Christian Konig7a14a472013-03-18 11:34:00 +00002974def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002975 (SIload_constant v4i32:$sbase, i32:$voff),
Tom Stellardc229baa2015-03-10 16:16:49 +00002976 (BUFFER_LOAD_DWORD_OFFEN $voff, $sbase, 0, 0, 0, 0, 0)
Christian Konig7a14a472013-03-18 11:34:00 +00002977>;
2978
Michel Danzer8caa9042013-04-10 17:17:56 +00002979// The multiplication scales from [0,1] to the unsigned integer range
2980def : Pat <
2981 (AMDGPUurecip i32:$src0),
2982 (V_CVT_U32_F32_e32
2983 (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1,
2984 (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0))))
2985>;
2986
Michel Danzer8d696172013-07-10 16:36:52 +00002987def : Pat <
2988 (int_SI_tid),
Marek Olsakc5368502015-01-15 18:43:01 +00002989 (V_MBCNT_HI_U32_B32_e64 0xffffffff,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002990 (V_MBCNT_LO_U32_B32_e64 0xffffffff, 0))
Michel Danzer8d696172013-07-10 16:36:52 +00002991>;
2992
Tom Stellard0289ff42014-05-16 20:56:44 +00002993//===----------------------------------------------------------------------===//
2994// VOP3 Patterns
2995//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002996
Matt Arsenaulteb260202014-05-22 18:00:15 +00002997def : IMad24Pat<V_MAD_I32_I24>;
2998def : UMad24Pat<V_MAD_U32_U24>;
2999
Matt Arsenault7d858d82014-11-02 23:46:54 +00003000defm : BFIPatterns <V_BFI_B32, S_MOV_B32, SReg_64>;
Tom Stellard0289ff42014-05-16 20:56:44 +00003001def : ROTRPattern <V_ALIGNBIT_B32>;
3002
Michel Danzer49812b52013-07-10 16:37:07 +00003003/********** ======================= **********/
3004/********** Load/Store Patterns **********/
3005/********** ======================= **********/
3006
Tom Stellard85e8b6d2014-08-22 18:49:33 +00003007class DSReadPat <DS inst, ValueType vt, PatFrag frag> : Pat <
3008 (vt (frag (DS1Addr1Offset i32:$ptr, i32:$offset))),
Tom Stellard381a94a2015-05-12 15:00:49 +00003009 (inst $ptr, (as_i16imm $offset), (i1 0))
Tom Stellard85e8b6d2014-08-22 18:49:33 +00003010>;
Tom Stellardc6f4a292013-08-26 15:05:59 +00003011
Tom Stellard381a94a2015-05-12 15:00:49 +00003012def : DSReadPat <DS_READ_I8, i32, si_sextload_local_i8>;
3013def : DSReadPat <DS_READ_U8, i32, si_az_extload_local_i8>;
3014def : DSReadPat <DS_READ_I16, i32, si_sextload_local_i16>;
3015def : DSReadPat <DS_READ_U16, i32, si_az_extload_local_i16>;
3016def : DSReadPat <DS_READ_B32, i32, si_load_local>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00003017
3018let AddedComplexity = 100 in {
3019
Tom Stellard381a94a2015-05-12 15:00:49 +00003020def : DSReadPat <DS_READ_B64, v2i32, si_load_local_align8>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00003021
3022} // End AddedComplexity = 100
3023
3024def : Pat <
Tom Stellard381a94a2015-05-12 15:00:49 +00003025 (v2i32 (si_load_local (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
Tom Stellardf3fc5552014-08-22 18:49:35 +00003026 i8:$offset1))),
Tom Stellard381a94a2015-05-12 15:00:49 +00003027 (DS_READ2_B32 $ptr, $offset0, $offset1, (i1 0))
Tom Stellardf3fc5552014-08-22 18:49:35 +00003028>;
Michel Danzer49812b52013-07-10 16:37:07 +00003029
Tom Stellard85e8b6d2014-08-22 18:49:33 +00003030class DSWritePat <DS inst, ValueType vt, PatFrag frag> : Pat <
3031 (frag vt:$value, (DS1Addr1Offset i32:$ptr, i32:$offset)),
Tom Stellard381a94a2015-05-12 15:00:49 +00003032 (inst $ptr, $value, (as_i16imm $offset), (i1 0))
Tom Stellard85e8b6d2014-08-22 18:49:33 +00003033>;
Michel Danzer49812b52013-07-10 16:37:07 +00003034
Tom Stellard381a94a2015-05-12 15:00:49 +00003035def : DSWritePat <DS_WRITE_B8, i32, si_truncstore_local_i8>;
3036def : DSWritePat <DS_WRITE_B16, i32, si_truncstore_local_i16>;
3037def : DSWritePat <DS_WRITE_B32, i32, si_store_local>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00003038
3039let AddedComplexity = 100 in {
3040
Tom Stellard381a94a2015-05-12 15:00:49 +00003041def : DSWritePat <DS_WRITE_B64, v2i32, si_store_local_align8>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00003042} // End AddedComplexity = 100
3043
3044def : Pat <
Tom Stellard381a94a2015-05-12 15:00:49 +00003045 (si_store_local v2i32:$value, (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
3046 i8:$offset1)),
Tom Stellard065e3d42015-03-09 18:49:54 +00003047 (DS_WRITE2_B32 $ptr, (EXTRACT_SUBREG $value, sub0),
3048 (EXTRACT_SUBREG $value, sub1), $offset0, $offset1,
Tom Stellard381a94a2015-05-12 15:00:49 +00003049 (i1 0))
Tom Stellardf3fc5552014-08-22 18:49:35 +00003050>;
Tom Stellardf3d166a2013-08-26 15:05:49 +00003051
Matt Arsenault8ae59612014-09-05 16:24:58 +00003052class DSAtomicRetPat<DS inst, ValueType vt, PatFrag frag> : Pat <
3053 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$value),
Tom Stellard381a94a2015-05-12 15:00:49 +00003054 (inst $ptr, $value, (as_i16imm $offset), (i1 0))
Matt Arsenault8ae59612014-09-05 16:24:58 +00003055>;
Matt Arsenault72574102014-06-11 18:08:34 +00003056
Matt Arsenault9e874542014-06-11 18:08:45 +00003057// Special case of DSAtomicRetPat for add / sub 1 -> inc / dec
Matt Arsenault2c819942014-06-12 08:21:54 +00003058//
3059// We need to use something for the data0, so we set a register to
3060// -1. For the non-rtn variants, the manual says it does
3061// DS[A] = (DS[A] >= D0) ? 0 : DS[A] + 1, and setting D0 to uint_max
3062// will always do the increment so I'm assuming it's the same.
Matt Arsenault8ae59612014-09-05 16:24:58 +00003063class DSAtomicIncRetPat<DS inst, ValueType vt,
3064 Instruction LoadImm, PatFrag frag> : Pat <
3065 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), (vt 1)),
Tom Stellard381a94a2015-05-12 15:00:49 +00003066 (inst $ptr, (LoadImm (vt -1)), (as_i16imm $offset), (i1 0))
Matt Arsenault8ae59612014-09-05 16:24:58 +00003067>;
Matt Arsenault9e874542014-06-11 18:08:45 +00003068
Matt Arsenault9e874542014-06-11 18:08:45 +00003069
Matt Arsenault8ae59612014-09-05 16:24:58 +00003070class DSAtomicCmpXChg <DS inst, ValueType vt, PatFrag frag> : Pat <
3071 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$cmp, vt:$swap),
Tom Stellard381a94a2015-05-12 15:00:49 +00003072 (inst $ptr, $cmp, $swap, (as_i16imm $offset), (i1 0))
Matt Arsenault8ae59612014-09-05 16:24:58 +00003073>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00003074
3075
3076// 32-bit atomics.
Matt Arsenault8ae59612014-09-05 16:24:58 +00003077def : DSAtomicIncRetPat<DS_INC_RTN_U32, i32,
Matt Arsenault8a067122015-08-26 20:48:08 +00003078 V_MOV_B32_e32, si_atomic_load_add_local>;
Matt Arsenault8ae59612014-09-05 16:24:58 +00003079def : DSAtomicIncRetPat<DS_DEC_RTN_U32, i32,
Matt Arsenault8a067122015-08-26 20:48:08 +00003080 V_MOV_B32_e32, si_atomic_load_sub_local>;
Matt Arsenault9e874542014-06-11 18:08:45 +00003081
Tom Stellard381a94a2015-05-12 15:00:49 +00003082def : DSAtomicRetPat<DS_WRXCHG_RTN_B32, i32, si_atomic_swap_local>;
3083def : DSAtomicRetPat<DS_ADD_RTN_U32, i32, si_atomic_load_add_local>;
3084def : DSAtomicRetPat<DS_SUB_RTN_U32, i32, si_atomic_load_sub_local>;
3085def : DSAtomicRetPat<DS_AND_RTN_B32, i32, si_atomic_load_and_local>;
3086def : DSAtomicRetPat<DS_OR_RTN_B32, i32, si_atomic_load_or_local>;
3087def : DSAtomicRetPat<DS_XOR_RTN_B32, i32, si_atomic_load_xor_local>;
3088def : DSAtomicRetPat<DS_MIN_RTN_I32, i32, si_atomic_load_min_local>;
3089def : DSAtomicRetPat<DS_MAX_RTN_I32, i32, si_atomic_load_max_local>;
3090def : DSAtomicRetPat<DS_MIN_RTN_U32, i32, si_atomic_load_umin_local>;
3091def : DSAtomicRetPat<DS_MAX_RTN_U32, i32, si_atomic_load_umax_local>;
Matt Arsenault0e69e8122014-06-11 18:08:42 +00003092
Tom Stellard381a94a2015-05-12 15:00:49 +00003093def : DSAtomicCmpXChg<DS_CMPST_RTN_B32, i32, si_atomic_cmp_swap_32_local>;
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00003094
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00003095// 64-bit atomics.
Matt Arsenault8ae59612014-09-05 16:24:58 +00003096def : DSAtomicIncRetPat<DS_INC_RTN_U64, i64,
Matt Arsenault8a067122015-08-26 20:48:08 +00003097 V_MOV_B64_PSEUDO, si_atomic_load_add_local>;
Matt Arsenault8ae59612014-09-05 16:24:58 +00003098def : DSAtomicIncRetPat<DS_DEC_RTN_U64, i64,
Matt Arsenault8a067122015-08-26 20:48:08 +00003099 V_MOV_B64_PSEUDO, si_atomic_load_sub_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00003100
Tom Stellard381a94a2015-05-12 15:00:49 +00003101def : DSAtomicRetPat<DS_WRXCHG_RTN_B64, i64, si_atomic_swap_local>;
3102def : DSAtomicRetPat<DS_ADD_RTN_U64, i64, si_atomic_load_add_local>;
3103def : DSAtomicRetPat<DS_SUB_RTN_U64, i64, si_atomic_load_sub_local>;
3104def : DSAtomicRetPat<DS_AND_RTN_B64, i64, si_atomic_load_and_local>;
3105def : DSAtomicRetPat<DS_OR_RTN_B64, i64, si_atomic_load_or_local>;
3106def : DSAtomicRetPat<DS_XOR_RTN_B64, i64, si_atomic_load_xor_local>;
3107def : DSAtomicRetPat<DS_MIN_RTN_I64, i64, si_atomic_load_min_local>;
3108def : DSAtomicRetPat<DS_MAX_RTN_I64, i64, si_atomic_load_max_local>;
3109def : DSAtomicRetPat<DS_MIN_RTN_U64, i64, si_atomic_load_umin_local>;
3110def : DSAtomicRetPat<DS_MAX_RTN_U64, i64, si_atomic_load_umax_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00003111
Tom Stellard381a94a2015-05-12 15:00:49 +00003112def : DSAtomicCmpXChg<DS_CMPST_RTN_B64, i64, si_atomic_cmp_swap_64_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00003113
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00003114
Tom Stellard556d9aa2013-06-03 17:39:37 +00003115//===----------------------------------------------------------------------===//
3116// MUBUF Patterns
3117//===----------------------------------------------------------------------===//
3118
Tom Stellard07a10a32013-06-03 17:39:43 +00003119multiclass MUBUFLoad_Pattern <MUBUF Instr_ADDR64, ValueType vt,
Tom Stellard7c1838d2014-07-02 20:53:56 +00003120 PatFrag constant_ld> {
Tom Stellard07a10a32013-06-03 17:39:43 +00003121 def : Pat <
Tom Stellard1f9939f2015-02-27 14:59:41 +00003122 (vt (constant_ld (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset,
3123 i16:$offset, i1:$glc, i1:$slc, i1:$tfe))),
Tom Stellardc229baa2015-03-10 16:16:49 +00003124 (Instr_ADDR64 $vaddr, $srsrc, $soffset, $offset, $glc, $slc, $tfe)
Tom Stellard07a10a32013-06-03 17:39:43 +00003125 >;
3126}
3127
Marek Olsak5df00d62014-12-07 12:18:57 +00003128let Predicates = [isSICI] in {
Tom Stellardb02094e2014-07-21 15:45:01 +00003129defm : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_ADDR64, i32, sextloadi8_constant>;
3130defm : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32, az_extloadi8_constant>;
3131defm : MUBUFLoad_Pattern <BUFFER_LOAD_SSHORT_ADDR64, i32, sextloadi16_constant>;
3132defm : MUBUFLoad_Pattern <BUFFER_LOAD_USHORT_ADDR64, i32, az_extloadi16_constant>;
Marek Olsak5df00d62014-12-07 12:18:57 +00003133} // End Predicates = [isSICI]
Tom Stellardb02094e2014-07-21 15:45:01 +00003134
3135class MUBUFScratchLoadPat <MUBUF Instr, ValueType vt, PatFrag ld> : Pat <
3136 (vt (ld (MUBUFScratch v4i32:$srsrc, i32:$vaddr,
3137 i32:$soffset, u16imm:$offset))),
Tom Stellardc229baa2015-03-10 16:16:49 +00003138 (Instr $vaddr, $srsrc, $soffset, $offset, 0, 0, 0)
Tom Stellardb02094e2014-07-21 15:45:01 +00003139>;
3140
3141def : MUBUFScratchLoadPat <BUFFER_LOAD_SBYTE_OFFEN, i32, sextloadi8_private>;
3142def : MUBUFScratchLoadPat <BUFFER_LOAD_UBYTE_OFFEN, i32, extloadi8_private>;
3143def : MUBUFScratchLoadPat <BUFFER_LOAD_SSHORT_OFFEN, i32, sextloadi16_private>;
3144def : MUBUFScratchLoadPat <BUFFER_LOAD_USHORT_OFFEN, i32, extloadi16_private>;
3145def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORD_OFFEN, i32, load_private>;
3146def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX2_OFFEN, v2i32, load_private>;
3147def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX4_OFFEN, v4i32, load_private>;
Tom Stellard07a10a32013-06-03 17:39:43 +00003148
Michel Danzer13736222014-01-27 07:20:51 +00003149// BUFFER_LOAD_DWORD*, addr64=0
3150multiclass MUBUF_Load_Dword <ValueType vt, MUBUF offset, MUBUF offen, MUBUF idxen,
3151 MUBUF bothen> {
3152
3153 def : Pat <
Tom Stellard8e44d942014-07-21 15:44:55 +00003154 (vt (int_SI_buffer_load_dword v4i32:$rsrc, (i32 imm), i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00003155 imm:$offset, 0, 0, imm:$glc, imm:$slc,
3156 imm:$tfe)),
Tom Stellard49282c92015-02-27 14:59:44 +00003157 (offset $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc),
Michel Danzer13736222014-01-27 07:20:51 +00003158 (as_i1imm $slc), (as_i1imm $tfe))
3159 >;
3160
3161 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00003162 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Tom Stellardb02094e2014-07-21 15:45:01 +00003163 imm:$offset, 1, 0, imm:$glc, imm:$slc,
Michel Danzer13736222014-01-27 07:20:51 +00003164 imm:$tfe)),
Tom Stellardc229baa2015-03-10 16:16:49 +00003165 (offen $vaddr, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc),
Michel Danzer13736222014-01-27 07:20:51 +00003166 (as_i1imm $tfe))
3167 >;
3168
3169 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00003170 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00003171 imm:$offset, 0, 1, imm:$glc, imm:$slc,
3172 imm:$tfe)),
Tom Stellardc229baa2015-03-10 16:16:49 +00003173 (idxen $vaddr, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc),
Michel Danzer13736222014-01-27 07:20:51 +00003174 (as_i1imm $slc), (as_i1imm $tfe))
3175 >;
3176
3177 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00003178 (vt (int_SI_buffer_load_dword v4i32:$rsrc, v2i32:$vaddr, i32:$soffset,
Matt Arsenaultcaa12882015-02-18 02:04:38 +00003179 imm:$offset, 1, 1, imm:$glc, imm:$slc,
Michel Danzer13736222014-01-27 07:20:51 +00003180 imm:$tfe)),
Tom Stellardc229baa2015-03-10 16:16:49 +00003181 (bothen $vaddr, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc),
Michel Danzer13736222014-01-27 07:20:51 +00003182 (as_i1imm $tfe))
3183 >;
3184}
3185
3186defm : MUBUF_Load_Dword <i32, BUFFER_LOAD_DWORD_OFFSET, BUFFER_LOAD_DWORD_OFFEN,
3187 BUFFER_LOAD_DWORD_IDXEN, BUFFER_LOAD_DWORD_BOTHEN>;
3188defm : MUBUF_Load_Dword <v2i32, BUFFER_LOAD_DWORDX2_OFFSET, BUFFER_LOAD_DWORDX2_OFFEN,
3189 BUFFER_LOAD_DWORDX2_IDXEN, BUFFER_LOAD_DWORDX2_BOTHEN>;
3190defm : MUBUF_Load_Dword <v4i32, BUFFER_LOAD_DWORDX4_OFFSET, BUFFER_LOAD_DWORDX4_OFFEN,
3191 BUFFER_LOAD_DWORDX4_IDXEN, BUFFER_LOAD_DWORDX4_BOTHEN>;
3192
Tom Stellardb02094e2014-07-21 15:45:01 +00003193class MUBUFScratchStorePat <MUBUF Instr, ValueType vt, PatFrag st> : Pat <
Tom Stellardddea4862014-08-11 22:18:14 +00003194 (st vt:$value, (MUBUFScratch v4i32:$srsrc, i32:$vaddr, i32:$soffset,
3195 u16imm:$offset)),
Tom Stellardc229baa2015-03-10 16:16:49 +00003196 (Instr $value, $vaddr, $srsrc, $soffset, $offset, 0, 0, 0)
Tom Stellardb02094e2014-07-21 15:45:01 +00003197>;
3198
Tom Stellardddea4862014-08-11 22:18:14 +00003199def : MUBUFScratchStorePat <BUFFER_STORE_BYTE_OFFEN, i32, truncstorei8_private>;
3200def : MUBUFScratchStorePat <BUFFER_STORE_SHORT_OFFEN, i32, truncstorei16_private>;
3201def : MUBUFScratchStorePat <BUFFER_STORE_DWORD_OFFEN, i32, store_private>;
3202def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX2_OFFEN, v2i32, store_private>;
3203def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX4_OFFEN, v4i32, store_private>;
Tom Stellardb02094e2014-07-21 15:45:01 +00003204
Tom Stellardafcf12f2013-09-12 02:55:14 +00003205//===----------------------------------------------------------------------===//
3206// MTBUF Patterns
3207//===----------------------------------------------------------------------===//
3208
3209// TBUFFER_STORE_FORMAT_*, addr64=0
3210class MTBUF_StoreResource <ValueType vt, int num_channels, MTBUF opcode> : Pat<
Tom Stellard868fd922014-04-17 21:00:11 +00003211 (SItbuffer_store v4i32:$rsrc, vt:$vdata, num_channels, i32:$vaddr,
Tom Stellardafcf12f2013-09-12 02:55:14 +00003212 i32:$soffset, imm:$inst_offset, imm:$dfmt,
3213 imm:$nfmt, imm:$offen, imm:$idxen,
3214 imm:$glc, imm:$slc, imm:$tfe),
3215 (opcode
3216 $vdata, (as_i16imm $inst_offset), (as_i1imm $offen), (as_i1imm $idxen),
3217 (as_i1imm $glc), 0, (as_i8imm $dfmt), (as_i8imm $nfmt), $vaddr, $rsrc,
3218 (as_i1imm $slc), (as_i1imm $tfe), $soffset)
3219>;
3220
3221def : MTBUF_StoreResource <i32, 1, TBUFFER_STORE_FORMAT_X>;
3222def : MTBUF_StoreResource <v2i32, 2, TBUFFER_STORE_FORMAT_XY>;
3223def : MTBUF_StoreResource <v4i32, 3, TBUFFER_STORE_FORMAT_XYZ>;
3224def : MTBUF_StoreResource <v4i32, 4, TBUFFER_STORE_FORMAT_XYZW>;
3225
Christian Konig2989ffc2013-03-18 11:34:16 +00003226/********** ====================== **********/
3227/********** Indirect adressing **********/
3228/********** ====================== **********/
3229
Matt Arsenault28419272015-10-07 00:42:51 +00003230multiclass SI_INDIRECT_Pattern <ValueType vt, ValueType eltvt, string VecSize> {
Tom Stellard40b7f1f2013-05-02 15:30:12 +00003231
Christian Konig2989ffc2013-03-18 11:34:16 +00003232 // 1. Extract with offset
3233 def : Pat<
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003234 (eltvt (extractelt vt:$vec, (add i32:$idx, imm:$off))),
Matt Arsenault28419272015-10-07 00:42:51 +00003235 (!cast<Instruction>("SI_INDIRECT_SRC_"#VecSize) $vec, $idx, imm:$off)
Christian Konig2989ffc2013-03-18 11:34:16 +00003236 >;
3237
3238 // 2. Extract without offset
3239 def : Pat<
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003240 (eltvt (extractelt vt:$vec, i32:$idx)),
Matt Arsenault28419272015-10-07 00:42:51 +00003241 (!cast<Instruction>("SI_INDIRECT_SRC_"#VecSize) $vec, $idx, 0)
Christian Konig2989ffc2013-03-18 11:34:16 +00003242 >;
3243
3244 // 3. Insert with offset
3245 def : Pat<
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003246 (insertelt vt:$vec, eltvt:$val, (add i32:$idx, imm:$off)),
Matt Arsenault28419272015-10-07 00:42:51 +00003247 (!cast<Instruction>("SI_INDIRECT_DST_"#VecSize) $vec, $idx, imm:$off, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00003248 >;
3249
3250 // 4. Insert without offset
3251 def : Pat<
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003252 (insertelt vt:$vec, eltvt:$val, i32:$idx),
Matt Arsenault28419272015-10-07 00:42:51 +00003253 (!cast<Instruction>("SI_INDIRECT_DST_"#VecSize) $vec, $idx, 0, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00003254 >;
3255}
3256
Matt Arsenault28419272015-10-07 00:42:51 +00003257defm : SI_INDIRECT_Pattern <v2f32, f32, "V2">;
3258defm : SI_INDIRECT_Pattern <v4f32, f32, "V4">;
3259defm : SI_INDIRECT_Pattern <v8f32, f32, "V8">;
3260defm : SI_INDIRECT_Pattern <v16f32, f32, "V16">;
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00003261
Matt Arsenault28419272015-10-07 00:42:51 +00003262defm : SI_INDIRECT_Pattern <v2i32, i32, "V2">;
3263defm : SI_INDIRECT_Pattern <v4i32, i32, "V4">;
3264defm : SI_INDIRECT_Pattern <v8i32, i32, "V8">;
3265defm : SI_INDIRECT_Pattern <v16i32, i32, "V16">;
Christian Konig2989ffc2013-03-18 11:34:16 +00003266
Tom Stellard81d871d2013-11-13 23:36:50 +00003267//===----------------------------------------------------------------------===//
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003268// Conversion Patterns
3269//===----------------------------------------------------------------------===//
3270
3271def : Pat<(i32 (sext_inreg i32:$src, i1)),
3272 (S_BFE_I32 i32:$src, 65536)>; // 0 | 1 << 16
3273
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003274// Handle sext_inreg in i64
3275def : Pat <
3276 (i64 (sext_inreg i64:$src, i1)),
Matt Arsenault94812212014-11-14 18:18:16 +00003277 (S_BFE_I64 i64:$src, 0x10000) // 0 | 1 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003278>;
3279
3280def : Pat <
3281 (i64 (sext_inreg i64:$src, i8)),
Matt Arsenault94812212014-11-14 18:18:16 +00003282 (S_BFE_I64 i64:$src, 0x80000) // 0 | 8 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003283>;
3284
3285def : Pat <
3286 (i64 (sext_inreg i64:$src, i16)),
Matt Arsenault94812212014-11-14 18:18:16 +00003287 (S_BFE_I64 i64:$src, 0x100000) // 0 | 16 << 16
3288>;
3289
3290def : Pat <
3291 (i64 (sext_inreg i64:$src, i32)),
3292 (S_BFE_I64 i64:$src, 0x200000) // 0 | 32 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003293>;
3294
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003295class ZExt_i64_i32_Pat <SDNode ext> : Pat <
3296 (i64 (ext i32:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003297 (REG_SEQUENCE SReg_64, $src, sub0, (S_MOV_B32 0), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003298>;
3299
3300class ZExt_i64_i1_Pat <SDNode ext> : Pat <
3301 (i64 (ext i1:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003302 (REG_SEQUENCE VReg_64,
3303 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src), sub0,
3304 (S_MOV_B32 0), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003305>;
3306
3307
3308def : ZExt_i64_i32_Pat<zext>;
3309def : ZExt_i64_i32_Pat<anyext>;
3310def : ZExt_i64_i1_Pat<zext>;
3311def : ZExt_i64_i1_Pat<anyext>;
3312
Tom Stellardbc4497b2016-02-12 23:45:29 +00003313// FIXME: We need to use COPY_TO_REGCLASS to work-around the fact that
3314// REG_SEQUENCE patterns don't support instructions with multiple outputs.
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003315def : Pat <
3316 (i64 (sext i32:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003317 (REG_SEQUENCE SReg_64, $src, sub0,
Tom Stellardbc4497b2016-02-12 23:45:29 +00003318 (i32 (COPY_TO_REGCLASS (S_ASHR_I32 $src, 31), SGPR_32)), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003319>;
3320
3321def : Pat <
3322 (i64 (sext i1:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003323 (REG_SEQUENCE VReg_64,
3324 (V_CNDMASK_B32_e64 0, -1, $src), sub0,
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003325 (V_CNDMASK_B32_e64 0, -1, $src), sub1)
3326>;
3327
Matt Arsenaultbecd6562014-12-03 05:22:35 +00003328// If we need to perform a logical operation on i1 values, we need to
3329// use vector comparisons since there is only one SCC register. Vector
3330// comparisions still write to a pair of SGPRs, so treat these as
3331// 64-bit comparisons. When legalizing SGPR copies, instructions
3332// resulting in the copies from SCC to these instructions will be
3333// moved to the VALU.
3334def : Pat <
3335 (i1 (and i1:$src0, i1:$src1)),
3336 (S_AND_B64 $src0, $src1)
3337>;
3338
3339def : Pat <
3340 (i1 (or i1:$src0, i1:$src1)),
3341 (S_OR_B64 $src0, $src1)
3342>;
3343
3344def : Pat <
3345 (i1 (xor i1:$src0, i1:$src1)),
3346 (S_XOR_B64 $src0, $src1)
3347>;
3348
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +00003349def : Pat <
3350 (f32 (sint_to_fp i1:$src)),
3351 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_NEG_ONE, $src)
3352>;
3353
3354def : Pat <
3355 (f32 (uint_to_fp i1:$src)),
3356 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_ONE, $src)
3357>;
3358
3359def : Pat <
3360 (f64 (sint_to_fp i1:$src)),
Matt Arsenaultbecd6562014-12-03 05:22:35 +00003361 (V_CVT_F64_I32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src))
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +00003362>;
3363
3364def : Pat <
3365 (f64 (uint_to_fp i1:$src)),
3366 (V_CVT_F64_U32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src))
3367>;
3368
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003369//===----------------------------------------------------------------------===//
Tom Stellardfb961692013-10-23 00:44:19 +00003370// Miscellaneous Patterns
3371//===----------------------------------------------------------------------===//
3372
3373def : Pat <
Tom Stellard81d871d2013-11-13 23:36:50 +00003374 (i32 (trunc i64:$a)),
3375 (EXTRACT_SUBREG $a, sub0)
3376>;
3377
Michel Danzerbf1a6412014-01-28 03:01:16 +00003378def : Pat <
3379 (i1 (trunc i32:$a)),
Marek Olsakf924dd62015-10-29 15:05:03 +00003380 (V_CMP_EQ_I32_e64 (S_AND_B32 (i32 1), $a), 1)
Michel Danzerbf1a6412014-01-28 03:01:16 +00003381>;
3382
Matt Arsenaulte306a322014-10-21 16:25:08 +00003383def : Pat <
Matt Arsenaultabd271b2015-02-05 06:05:13 +00003384 (i1 (trunc i64:$a)),
Marek Olsakf924dd62015-10-29 15:05:03 +00003385 (V_CMP_EQ_I32_e64 (S_AND_B32 (i32 1),
Matt Arsenaultabd271b2015-02-05 06:05:13 +00003386 (EXTRACT_SUBREG $a, sub0)), 1)
3387>;
3388
3389def : Pat <
Matt Arsenaulte306a322014-10-21 16:25:08 +00003390 (i32 (bswap i32:$a)),
3391 (V_BFI_B32 (S_MOV_B32 0x00ff00ff),
3392 (V_ALIGNBIT_B32 $a, $a, 24),
3393 (V_ALIGNBIT_B32 $a, $a, 8))
3394>;
3395
Matt Arsenault477b17822014-12-12 02:30:29 +00003396def : Pat <
3397 (f32 (select i1:$src2, f32:$src1, f32:$src0)),
3398 (V_CNDMASK_B32_e64 $src0, $src1, $src2)
3399>;
3400
Marek Olsak63a7b082015-03-24 13:40:21 +00003401multiclass BFMPatterns <ValueType vt, InstSI BFM, InstSI MOV> {
3402 def : Pat <
3403 (vt (shl (vt (add (vt (shl 1, vt:$a)), -1)), vt:$b)),
3404 (BFM $a, $b)
3405 >;
3406
3407 def : Pat <
3408 (vt (add (vt (shl 1, vt:$a)), -1)),
3409 (BFM $a, (MOV 0))
3410 >;
3411}
3412
3413defm : BFMPatterns <i32, S_BFM_B32, S_MOV_B32>;
3414// FIXME: defm : BFMPatterns <i64, S_BFM_B64, S_MOV_B64>;
3415
Marek Olsak949f5da2015-03-24 13:40:34 +00003416def : BFEPattern <V_BFE_U32, S_MOV_B32>;
3417
Matt Arsenault61738cb2016-02-27 08:53:46 +00003418let Predicates = [isSICI] in {
3419def : Pat <
3420 (i64 (readcyclecounter)),
3421 (S_MEMTIME)
3422>;
3423}
3424
Marek Olsak43650e42015-03-24 13:40:08 +00003425//===----------------------------------------------------------------------===//
3426// Fract Patterns
3427//===----------------------------------------------------------------------===//
3428
Marek Olsak7d777282015-03-24 13:40:15 +00003429let Predicates = [isSI] in {
3430
3431// V_FRACT is buggy on SI, so the F32 version is never used and (x-floor(x)) is
3432// used instead. However, SI doesn't have V_FLOOR_F64, so the most efficient
3433// way to implement it is using V_FRACT_F64.
3434// The workaround for the V_FRACT bug is:
3435// fract(x) = isnan(x) ? x : min(V_FRACT(x), 0.99999999999999999)
3436
3437// Convert (x + (-floor(x)) to fract(x)
3438def : Pat <
3439 (f64 (fadd (f64 (VOP3Mods f64:$x, i32:$mods)),
3440 (f64 (fneg (f64 (ffloor (f64 (VOP3Mods f64:$x, i32:$mods)))))))),
3441 (V_CNDMASK_B64_PSEUDO
Marek Olsak7d777282015-03-24 13:40:15 +00003442 (V_MIN_F64
3443 SRCMODS.NONE,
3444 (V_FRACT_F64_e64 $mods, $x, DSTCLAMP.NONE, DSTOMOD.NONE),
3445 SRCMODS.NONE,
3446 (V_MOV_B64_PSEUDO 0x3fefffffffffffff),
3447 DSTCLAMP.NONE, DSTOMOD.NONE),
Marek Olsak1354b872015-07-27 11:37:42 +00003448 $x,
Marek Olsak7d777282015-03-24 13:40:15 +00003449 (V_CMP_CLASS_F64_e64 SRCMODS.NONE, $x, 3/*NaN*/))
3450>;
3451
3452// Convert floor(x) to (x - fract(x))
3453def : Pat <
3454 (f64 (ffloor (f64 (VOP3Mods f64:$x, i32:$mods)))),
3455 (V_ADD_F64
3456 $mods,
3457 $x,
3458 SRCMODS.NEG,
3459 (V_CNDMASK_B64_PSEUDO
Marek Olsak7d777282015-03-24 13:40:15 +00003460 (V_MIN_F64
3461 SRCMODS.NONE,
3462 (V_FRACT_F64_e64 $mods, $x, DSTCLAMP.NONE, DSTOMOD.NONE),
3463 SRCMODS.NONE,
3464 (V_MOV_B64_PSEUDO 0x3fefffffffffffff),
3465 DSTCLAMP.NONE, DSTOMOD.NONE),
Marek Olsak1354b872015-07-27 11:37:42 +00003466 $x,
Marek Olsak7d777282015-03-24 13:40:15 +00003467 (V_CMP_CLASS_F64_e64 SRCMODS.NONE, $x, 3/*NaN*/)),
3468 DSTCLAMP.NONE, DSTOMOD.NONE)
3469>;
3470
3471} // End Predicates = [isSI]
3472
Tom Stellardfb961692013-10-23 00:44:19 +00003473//============================================================================//
Tom Stellardeac65dd2013-05-03 17:21:20 +00003474// Miscellaneous Optimization Patterns
3475//============================================================================//
3476
Matt Arsenault49dd4282014-09-15 17:15:02 +00003477def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e64>;
Tom Stellardeac65dd2013-05-03 17:21:20 +00003478
Matt Arsenaultc89f2912016-03-07 21:54:48 +00003479def : IntMed3Pat<V_MED3_I32, smax, smax_oneuse, smin_oneuse>;
3480def : IntMed3Pat<V_MED3_U32, umax, umax_oneuse, umin_oneuse>;
3481
Tom Stellard245c15f2015-05-26 15:55:52 +00003482//============================================================================//
3483// Assembler aliases
3484//============================================================================//
3485
3486def : MnemonicAlias<"v_add_u32", "v_add_i32">;
3487def : MnemonicAlias<"v_sub_u32", "v_sub_i32">;
3488def : MnemonicAlias<"v_subrev_u32", "v_subrev_i32">;
3489
Marek Olsak5df00d62014-12-07 12:18:57 +00003490} // End isGCN predicate