blob: 79dbdd082f8ae62c78b2418d9163dd122aca0ff8 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
Eric Christopher7792e322015-01-30 23:24:40 +000014def isGCN : Predicate<"Subtarget->getGeneration() "
Matt Arsenault43e92fe2016-06-24 06:30:11 +000015 ">= SISubtarget::SOUTHERN_ISLANDS">,
Tom Stellardd7e6f132015-04-08 01:09:26 +000016 AssemblerPredicate<"FeatureGCN">;
Marek Olsak7d777282015-03-24 13:40:15 +000017def isSI : Predicate<"Subtarget->getGeneration() "
Matt Arsenault43e92fe2016-06-24 06:30:11 +000018 "== SISubtarget::SOUTHERN_ISLANDS">,
Matt Arsenaultd6adfb42015-09-24 19:52:21 +000019 AssemblerPredicate<"FeatureSouthernIslands">;
20
Marek Olsak5df00d62014-12-07 12:18:57 +000021
Tom Stellardec87f842015-05-25 16:15:54 +000022def has16BankLDS : Predicate<"Subtarget->getLDSBankCount() == 16">;
23def has32BankLDS : Predicate<"Subtarget->getLDSBankCount() == 32">;
24
Marek Olsak5df00d62014-12-07 12:18:57 +000025let SubtargetPredicate = isGCN in {
Tom Stellard0e70de52014-05-16 20:56:45 +000026
Tom Stellard8d6d4492014-04-22 16:33:57 +000027//===----------------------------------------------------------------------===//
Tom Stellard3a35d8f2014-10-01 14:44:45 +000028// EXP Instructions
29//===----------------------------------------------------------------------===//
30
31defm EXP : EXP_m;
32
33//===----------------------------------------------------------------------===//
Tom Stellard8d6d4492014-04-22 16:33:57 +000034// SMRD Instructions
35//===----------------------------------------------------------------------===//
36
Artem Tamazov38e496b2016-04-29 17:04:50 +000037// We are using the SReg_32_XM0 and not the SReg_32 register class for 32-bit
38// SMRD instructions, because the SReg_32_XM0 register class does not include M0
Tom Stellard8d6d4492014-04-22 16:33:57 +000039// and writing to M0 from an SMRD instruction will hang the GPU.
Artem Tamazov38e496b2016-04-29 17:04:50 +000040defm S_LOAD_DWORD : SMRD_Helper <smrd<0x00>, "s_load_dword", SReg_64, SReg_32_XM0>;
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000041defm S_LOAD_DWORDX2 : SMRD_Helper <smrd<0x01>, "s_load_dwordx2", SReg_64, SReg_64>;
42defm S_LOAD_DWORDX4 : SMRD_Helper <smrd<0x02>, "s_load_dwordx4", SReg_64, SReg_128>;
43defm S_LOAD_DWORDX8 : SMRD_Helper <smrd<0x03>, "s_load_dwordx8", SReg_64, SReg_256>;
44defm S_LOAD_DWORDX16 : SMRD_Helper <smrd<0x04>, "s_load_dwordx16", SReg_64, SReg_512>;
Tom Stellard8d6d4492014-04-22 16:33:57 +000045
46defm S_BUFFER_LOAD_DWORD : SMRD_Helper <
Artem Tamazov38e496b2016-04-29 17:04:50 +000047 smrd<0x08>, "s_buffer_load_dword", SReg_128, SReg_32_XM0
Tom Stellard8d6d4492014-04-22 16:33:57 +000048>;
49
50defm S_BUFFER_LOAD_DWORDX2 : SMRD_Helper <
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000051 smrd<0x09>, "s_buffer_load_dwordx2", SReg_128, SReg_64
Tom Stellard8d6d4492014-04-22 16:33:57 +000052>;
53
54defm S_BUFFER_LOAD_DWORDX4 : SMRD_Helper <
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000055 smrd<0x0a>, "s_buffer_load_dwordx4", SReg_128, SReg_128
Tom Stellard8d6d4492014-04-22 16:33:57 +000056>;
57
58defm S_BUFFER_LOAD_DWORDX8 : SMRD_Helper <
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000059 smrd<0x0b>, "s_buffer_load_dwordx8", SReg_128, SReg_256
Tom Stellard8d6d4492014-04-22 16:33:57 +000060>;
61
62defm S_BUFFER_LOAD_DWORDX16 : SMRD_Helper <
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000063 smrd<0x0c>, "s_buffer_load_dwordx16", SReg_128, SReg_512
Tom Stellard8d6d4492014-04-22 16:33:57 +000064>;
65
Matt Arsenault61738cb2016-02-27 08:53:46 +000066let mayStore = ? in {
67// FIXME: mayStore = ? is a workaround for tablegen bug for different
68// inferred mayStore flags for the instruction pattern vs. standalone
69// Pat. Each considers the other contradictory.
70
71defm S_MEMTIME : SMRD_Special <smrd<0x1e, 0x24>, "s_memtime",
Valery Pykhtina4db2242016-03-10 13:06:08 +000072 (outs SReg_64:$sdst), ?, " $sdst", [(set i64:$sdst, (int_amdgcn_s_memtime))]
Matt Arsenault61738cb2016-02-27 08:53:46 +000073>;
74}
Matt Arsenaulte66621b2015-09-24 19:52:27 +000075
76defm S_DCACHE_INV : SMRD_Inval <smrd<0x1f, 0x20>, "s_dcache_inv",
77 int_amdgcn_s_dcache_inv>;
Tom Stellard8d6d4492014-04-22 16:33:57 +000078
79//===----------------------------------------------------------------------===//
80// SOP1 Instructions
81//===----------------------------------------------------------------------===//
82
Christian Konig76edd4f2013-02-26 17:52:29 +000083let isMoveImm = 1 in {
Matthias Braune1a67412015-04-24 00:25:50 +000084 let isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +000085 defm S_MOV_B32 : SOP1_32 <sop1<0x03, 0x00>, "s_mov_b32", []>;
86 defm S_MOV_B64 : SOP1_64 <sop1<0x04, 0x01>, "s_mov_b64", []>;
Matt Arsenault382d9452016-01-26 04:49:22 +000087 } // End isRematerializeable = 1
Marek Olsakb08604c2014-12-07 12:18:45 +000088
89 let Uses = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +000090 defm S_CMOV_B32 : SOP1_32 <sop1<0x05, 0x02>, "s_cmov_b32", []>;
91 defm S_CMOV_B64 : SOP1_64 <sop1<0x06, 0x03>, "s_cmov_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +000092 } // End Uses = [SCC]
Christian Konig76edd4f2013-02-26 17:52:29 +000093} // End isMoveImm = 1
94
Marek Olsakb08604c2014-12-07 12:18:45 +000095let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +000096 defm S_NOT_B32 : SOP1_32 <sop1<0x07, 0x04>, "s_not_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +000097 [(set i32:$sdst, (not i32:$src0))]
Marek Olsakb08604c2014-12-07 12:18:45 +000098 >;
Matt Arsenault2c335622014-04-09 07:16:16 +000099
Marek Olsak5df00d62014-12-07 12:18:57 +0000100 defm S_NOT_B64 : SOP1_64 <sop1<0x08, 0x05>, "s_not_b64",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000101 [(set i64:$sdst, (not i64:$src0))]
Marek Olsakb08604c2014-12-07 12:18:45 +0000102 >;
Marek Olsak5df00d62014-12-07 12:18:57 +0000103 defm S_WQM_B32 : SOP1_32 <sop1<0x09, 0x06>, "s_wqm_b32", []>;
104 defm S_WQM_B64 : SOP1_64 <sop1<0x0a, 0x07>, "s_wqm_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000105} // End Defs = [SCC]
106
107
Marek Olsak5df00d62014-12-07 12:18:57 +0000108defm S_BREV_B32 : SOP1_32 <sop1<0x0b, 0x08>, "s_brev_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000109 [(set i32:$sdst, (bitreverse i32:$src0))]
Matt Arsenault43160e72014-06-18 17:13:57 +0000110>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000111defm S_BREV_B64 : SOP1_64 <sop1<0x0c, 0x09>, "s_brev_b64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000112
Marek Olsakb08604c2014-12-07 12:18:45 +0000113let Defs = [SCC] in {
Tom Stellardce449ad2015-02-18 16:08:11 +0000114 defm S_BCNT0_I32_B32 : SOP1_32 <sop1<0x0d, 0x0a>, "s_bcnt0_i32_b32", []>;
115 defm S_BCNT0_I32_B64 : SOP1_32_64 <sop1<0x0e, 0x0b>, "s_bcnt0_i32_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000116 defm S_BCNT1_I32_B32 : SOP1_32 <sop1<0x0f, 0x0c>, "s_bcnt1_i32_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000117 [(set i32:$sdst, (ctpop i32:$src0))]
Marek Olsakb08604c2014-12-07 12:18:45 +0000118 >;
Marek Olsak5df00d62014-12-07 12:18:57 +0000119 defm S_BCNT1_I32_B64 : SOP1_32_64 <sop1<0x10, 0x0d>, "s_bcnt1_i32_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000120} // End Defs = [SCC]
Matt Arsenault8333e432014-06-10 19:18:24 +0000121
Tom Stellardce449ad2015-02-18 16:08:11 +0000122defm S_FF0_I32_B32 : SOP1_32 <sop1<0x11, 0x0e>, "s_ff0_i32_b32", []>;
123defm S_FF0_I32_B64 : SOP1_32_64 <sop1<0x12, 0x0f>, "s_ff0_i32_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000124defm S_FF1_I32_B32 : SOP1_32 <sop1<0x13, 0x10>, "s_ff1_i32_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000125 [(set i32:$sdst, (cttz_zero_undef i32:$src0))]
Matt Arsenault295b86e2014-06-17 17:36:27 +0000126>;
Tom Stellardce449ad2015-02-18 16:08:11 +0000127defm S_FF1_I32_B64 : SOP1_32_64 <sop1<0x14, 0x11>, "s_ff1_i32_b64", []>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000128
Marek Olsak5df00d62014-12-07 12:18:57 +0000129defm S_FLBIT_I32_B32 : SOP1_32 <sop1<0x15, 0x12>, "s_flbit_i32_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000130 [(set i32:$sdst, (AMDGPUffbh_u32 i32:$src0))]
Matt Arsenault85796012014-06-17 17:36:24 +0000131>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000132
Tom Stellardce449ad2015-02-18 16:08:11 +0000133defm S_FLBIT_I32_B64 : SOP1_32_64 <sop1<0x16, 0x13>, "s_flbit_i32_b64", []>;
Marek Olsakd2af89d2015-03-04 17:33:45 +0000134defm S_FLBIT_I32 : SOP1_32 <sop1<0x17, 0x14>, "s_flbit_i32",
Matt Arsenaultc96e1de2016-07-18 18:35:05 +0000135 [(set i32:$sdst, (AMDGPUffbh_i32 i32:$src0))]
Marek Olsakd2af89d2015-03-04 17:33:45 +0000136>;
Tom Stellardce449ad2015-02-18 16:08:11 +0000137defm S_FLBIT_I32_I64 : SOP1_32_64 <sop1<0x18, 0x15>, "s_flbit_i32_i64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000138defm S_SEXT_I32_I8 : SOP1_32 <sop1<0x19, 0x16>, "s_sext_i32_i8",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000139 [(set i32:$sdst, (sext_inreg i32:$src0, i8))]
Matt Arsenault27cc9582014-04-18 01:53:18 +0000140>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000141defm S_SEXT_I32_I16 : SOP1_32 <sop1<0x1a, 0x17>, "s_sext_i32_i16",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000142 [(set i32:$sdst, (sext_inreg i32:$src0, i16))]
Matt Arsenault27cc9582014-04-18 01:53:18 +0000143>;
Matt Arsenault5dbd5db2014-04-22 03:49:30 +0000144
Tom Stellardce449ad2015-02-18 16:08:11 +0000145defm S_BITSET0_B32 : SOP1_32 <sop1<0x1b, 0x18>, "s_bitset0_b32", []>;
Nikolay Haustov79af6b32016-03-14 11:17:19 +0000146defm S_BITSET0_B64 : SOP1_64_32 <sop1<0x1c, 0x19>, "s_bitset0_b64", []>;
Tom Stellardce449ad2015-02-18 16:08:11 +0000147defm S_BITSET1_B32 : SOP1_32 <sop1<0x1d, 0x1a>, "s_bitset1_b32", []>;
Nikolay Haustov79af6b32016-03-14 11:17:19 +0000148defm S_BITSET1_B64 : SOP1_64_32 <sop1<0x1e, 0x1b>, "s_bitset1_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000149defm S_GETPC_B64 : SOP1_64_0 <sop1<0x1f, 0x1c>, "s_getpc_b64", []>;
Matt Arsenaultd2141b62016-07-30 01:40:34 +0000150
151let isTerminator = 1, isBranch = 1, isBarrier = 1 in {
Nikolay Haustov8e3f0992016-03-09 10:56:19 +0000152defm S_SETPC_B64 : SOP1_1 <sop1<0x20, 0x1d>, "s_setpc_b64", []>;
Matt Arsenaultd2141b62016-07-30 01:40:34 +0000153}
Marek Olsak5df00d62014-12-07 12:18:57 +0000154defm S_SWAPPC_B64 : SOP1_64 <sop1<0x21, 0x1e>, "s_swappc_b64", []>;
Nikolay Haustov79af6b32016-03-14 11:17:19 +0000155defm S_RFE_B64 : SOP1_1 <sop1<0x22, 0x1f>, "s_rfe_b64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000156
Marek Olsakb08604c2014-12-07 12:18:45 +0000157let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC, SCC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000158
Marek Olsak5df00d62014-12-07 12:18:57 +0000159defm S_AND_SAVEEXEC_B64 : SOP1_64 <sop1<0x24, 0x20>, "s_and_saveexec_b64", []>;
160defm S_OR_SAVEEXEC_B64 : SOP1_64 <sop1<0x25, 0x21>, "s_or_saveexec_b64", []>;
161defm S_XOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x26, 0x22>, "s_xor_saveexec_b64", []>;
162defm S_ANDN2_SAVEEXEC_B64 : SOP1_64 <sop1<0x27, 0x23>, "s_andn2_saveexec_b64", []>;
163defm S_ORN2_SAVEEXEC_B64 : SOP1_64 <sop1<0x28, 0x24>, "s_orn2_saveexec_b64", []>;
164defm S_NAND_SAVEEXEC_B64 : SOP1_64 <sop1<0x29, 0x25>, "s_nand_saveexec_b64", []>;
165defm S_NOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x2a, 0x26>, "s_nor_saveexec_b64", []>;
166defm S_XNOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x2b, 0x27>, "s_xnor_saveexec_b64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000167
Marek Olsakb08604c2014-12-07 12:18:45 +0000168} // End hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC, SCC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000169
Marek Olsak5df00d62014-12-07 12:18:57 +0000170defm S_QUADMASK_B32 : SOP1_32 <sop1<0x2c, 0x28>, "s_quadmask_b32", []>;
171defm S_QUADMASK_B64 : SOP1_64 <sop1<0x2d, 0x29>, "s_quadmask_b64", []>;
Matt Arsenaultfc0ad422015-10-07 17:46:32 +0000172
173let Uses = [M0] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000174defm S_MOVRELS_B32 : SOP1_32 <sop1<0x2e, 0x2a>, "s_movrels_b32", []>;
175defm S_MOVRELS_B64 : SOP1_64 <sop1<0x2f, 0x2b>, "s_movrels_b64", []>;
176defm S_MOVRELD_B32 : SOP1_32 <sop1<0x30, 0x2c>, "s_movreld_b32", []>;
177defm S_MOVRELD_B64 : SOP1_64 <sop1<0x31, 0x2d>, "s_movreld_b64", []>;
Matt Arsenaultfc0ad422015-10-07 17:46:32 +0000178} // End Uses = [M0]
179
Tom Stellardce449ad2015-02-18 16:08:11 +0000180defm S_CBRANCH_JOIN : SOP1_1 <sop1<0x32, 0x2e>, "s_cbranch_join", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000181defm S_MOV_REGRD_B32 : SOP1_32 <sop1<0x33, 0x2f>, "s_mov_regrd_b32", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000182let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000183 defm S_ABS_I32 : SOP1_32 <sop1<0x34, 0x30>, "s_abs_i32", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000184} // End Defs = [SCC]
Marek Olsak5df00d62014-12-07 12:18:57 +0000185defm S_MOV_FED_B32 : SOP1_32 <sop1<0x35, 0x31>, "s_mov_fed_b32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000186
187//===----------------------------------------------------------------------===//
188// SOP2 Instructions
189//===----------------------------------------------------------------------===//
190
191let Defs = [SCC] in { // Carry out goes to SCC
192let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000193defm S_ADD_U32 : SOP2_32 <sop2<0x00>, "s_add_u32", []>;
194defm S_ADD_I32 : SOP2_32 <sop2<0x02>, "s_add_i32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000195 [(set i32:$sdst, (add SSrc_32:$src0, SSrc_32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000196>;
197} // End isCommutable = 1
198
Marek Olsak5df00d62014-12-07 12:18:57 +0000199defm S_SUB_U32 : SOP2_32 <sop2<0x01>, "s_sub_u32", []>;
200defm S_SUB_I32 : SOP2_32 <sop2<0x03>, "s_sub_i32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000201 [(set i32:$sdst, (sub SSrc_32:$src0, SSrc_32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000202>;
203
204let Uses = [SCC] in { // Carry in comes from SCC
205let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000206defm S_ADDC_U32 : SOP2_32 <sop2<0x04>, "s_addc_u32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000207 [(set i32:$sdst, (adde (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000208} // End isCommutable = 1
209
Marek Olsak5df00d62014-12-07 12:18:57 +0000210defm S_SUBB_U32 : SOP2_32 <sop2<0x05>, "s_subb_u32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000211 [(set i32:$sdst, (sube (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000212} // End Uses = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000213
Marek Olsak5df00d62014-12-07 12:18:57 +0000214defm S_MIN_I32 : SOP2_32 <sop2<0x06>, "s_min_i32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000215 [(set i32:$sdst, (smin i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000216>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000217defm S_MIN_U32 : SOP2_32 <sop2<0x07>, "s_min_u32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000218 [(set i32:$sdst, (umin i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000219>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000220defm S_MAX_I32 : SOP2_32 <sop2<0x08>, "s_max_i32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000221 [(set i32:$sdst, (smax i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000222>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000223defm S_MAX_U32 : SOP2_32 <sop2<0x09>, "s_max_u32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000224 [(set i32:$sdst, (umax i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000225>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000226} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000227
Tom Stellard8d6d4492014-04-22 16:33:57 +0000228
Marek Olsakb08604c2014-12-07 12:18:45 +0000229let Uses = [SCC] in {
Tom Stellardd7e6f132015-04-08 01:09:26 +0000230 defm S_CSELECT_B32 : SOP2_32 <sop2<0x0a>, "s_cselect_b32", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000231 defm S_CSELECT_B64 : SOP2_64 <sop2<0x0b>, "s_cselect_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000232} // End Uses = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000233
Marek Olsakb08604c2014-12-07 12:18:45 +0000234let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000235defm S_AND_B32 : SOP2_32 <sop2<0x0e, 0x0c>, "s_and_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000236 [(set i32:$sdst, (and i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000237>;
238
Marek Olsak5df00d62014-12-07 12:18:57 +0000239defm S_AND_B64 : SOP2_64 <sop2<0x0f, 0x0d>, "s_and_b64",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000240 [(set i64:$sdst, (and i64:$src0, i64:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000241>;
242
Marek Olsak5df00d62014-12-07 12:18:57 +0000243defm S_OR_B32 : SOP2_32 <sop2<0x10, 0x0e>, "s_or_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000244 [(set i32:$sdst, (or i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000245>;
246
Marek Olsak5df00d62014-12-07 12:18:57 +0000247defm S_OR_B64 : SOP2_64 <sop2<0x11, 0x0f>, "s_or_b64",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000248 [(set i64:$sdst, (or i64:$src0, i64:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000249>;
250
Marek Olsak5df00d62014-12-07 12:18:57 +0000251defm S_XOR_B32 : SOP2_32 <sop2<0x12, 0x10>, "s_xor_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000252 [(set i32:$sdst, (xor i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000253>;
254
Marek Olsak5df00d62014-12-07 12:18:57 +0000255defm S_XOR_B64 : SOP2_64 <sop2<0x13, 0x11>, "s_xor_b64",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000256 [(set i64:$sdst, (xor i64:$src0, i64:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000257>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000258defm S_ANDN2_B32 : SOP2_32 <sop2<0x14, 0x12>, "s_andn2_b32", []>;
259defm S_ANDN2_B64 : SOP2_64 <sop2<0x15, 0x13>, "s_andn2_b64", []>;
260defm S_ORN2_B32 : SOP2_32 <sop2<0x16, 0x14>, "s_orn2_b32", []>;
261defm S_ORN2_B64 : SOP2_64 <sop2<0x17, 0x15>, "s_orn2_b64", []>;
262defm S_NAND_B32 : SOP2_32 <sop2<0x18, 0x16>, "s_nand_b32", []>;
263defm S_NAND_B64 : SOP2_64 <sop2<0x19, 0x17>, "s_nand_b64", []>;
264defm S_NOR_B32 : SOP2_32 <sop2<0x1a, 0x18>, "s_nor_b32", []>;
265defm S_NOR_B64 : SOP2_64 <sop2<0x1b, 0x19>, "s_nor_b64", []>;
266defm S_XNOR_B32 : SOP2_32 <sop2<0x1c, 0x1a>, "s_xnor_b32", []>;
267defm S_XNOR_B64 : SOP2_64 <sop2<0x1d, 0x1b>, "s_xnor_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000268} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000269
270// Use added complexity so these patterns are preferred to the VALU patterns.
271let AddedComplexity = 1 in {
Marek Olsakb08604c2014-12-07 12:18:45 +0000272let Defs = [SCC] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000273
Marek Olsak5df00d62014-12-07 12:18:57 +0000274defm S_LSHL_B32 : SOP2_32 <sop2<0x1e, 0x1c>, "s_lshl_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000275 [(set i32:$sdst, (shl i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000276>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000277defm S_LSHL_B64 : SOP2_64_32 <sop2<0x1f, 0x1d>, "s_lshl_b64",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000278 [(set i64:$sdst, (shl i64:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000279>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000280defm S_LSHR_B32 : SOP2_32 <sop2<0x20, 0x1e>, "s_lshr_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000281 [(set i32:$sdst, (srl i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000282>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000283defm S_LSHR_B64 : SOP2_64_32 <sop2<0x21, 0x1f>, "s_lshr_b64",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000284 [(set i64:$sdst, (srl i64:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000285>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000286defm S_ASHR_I32 : SOP2_32 <sop2<0x22, 0x20>, "s_ashr_i32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000287 [(set i32:$sdst, (sra i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000288>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000289defm S_ASHR_I64 : SOP2_64_32 <sop2<0x23, 0x21>, "s_ashr_i64",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000290 [(set i64:$sdst, (sra i64:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000291>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000292} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000293
Marek Olsak63a7b082015-03-24 13:40:21 +0000294defm S_BFM_B32 : SOP2_32 <sop2<0x24, 0x22>, "s_bfm_b32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000295 [(set i32:$sdst, (AMDGPUbfm i32:$src0, i32:$src1))]>;
Nikolay Haustov2a62b3c2016-02-23 09:19:14 +0000296defm S_BFM_B64 : SOP2_64_32_32 <sop2<0x25, 0x23>, "s_bfm_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000297defm S_MUL_I32 : SOP2_32 <sop2<0x26, 0x24>, "s_mul_i32",
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000298 [(set i32:$sdst, (mul i32:$src0, i32:$src1))]
Matt Arsenault869cd072014-09-03 23:24:35 +0000299>;
300
301} // End AddedComplexity = 1
302
Marek Olsakb08604c2014-12-07 12:18:45 +0000303let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000304defm S_BFE_U32 : SOP2_32 <sop2<0x27, 0x25>, "s_bfe_u32", []>;
305defm S_BFE_I32 : SOP2_32 <sop2<0x28, 0x26>, "s_bfe_i32", []>;
Nikolay Haustov2a62b3c2016-02-23 09:19:14 +0000306defm S_BFE_U64 : SOP2_64_32 <sop2<0x29, 0x27>, "s_bfe_u64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000307defm S_BFE_I64 : SOP2_64_32 <sop2<0x2a, 0x28>, "s_bfe_i64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000308} // End Defs = [SCC]
309
Tom Stellard0c0008c2015-02-18 16:08:13 +0000310let sdst = 0 in {
311defm S_CBRANCH_G_FORK : SOP2_m <
312 sop2<0x2b, 0x29>, "s_cbranch_g_fork", (outs),
313 (ins SReg_64:$src0, SReg_64:$src1), "s_cbranch_g_fork $src0, $src1", []
314>;
315}
316
Marek Olsakb08604c2014-12-07 12:18:45 +0000317let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000318defm S_ABSDIFF_I32 : SOP2_32 <sop2<0x2c, 0x2a>, "s_absdiff_i32", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000319} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000320
321//===----------------------------------------------------------------------===//
322// SOPC Instructions
323//===----------------------------------------------------------------------===//
324
Nikolay Haustov79af6b32016-03-14 11:17:19 +0000325def S_CMP_EQ_I32 : SOPC_CMP_32 <0x00000000, "s_cmp_eq_i32", COND_EQ>;
326def S_CMP_LG_I32 : SOPC_CMP_32 <0x00000001, "s_cmp_lg_i32", COND_NE>;
327def S_CMP_GT_I32 : SOPC_CMP_32 <0x00000002, "s_cmp_gt_i32", COND_SGT>;
328def S_CMP_GE_I32 : SOPC_CMP_32 <0x00000003, "s_cmp_ge_i32", COND_SGE>;
329def S_CMP_LT_I32 : SOPC_CMP_32 <0x00000004, "s_cmp_lt_i32", COND_SLT>;
330def S_CMP_LE_I32 : SOPC_CMP_32 <0x00000005, "s_cmp_le_i32", COND_SLE>;
331def S_CMP_EQ_U32 : SOPC_CMP_32 <0x00000006, "s_cmp_eq_u32", COND_EQ>;
332def S_CMP_LG_U32 : SOPC_CMP_32 <0x00000007, "s_cmp_lg_u32", COND_NE >;
333def S_CMP_GT_U32 : SOPC_CMP_32 <0x00000008, "s_cmp_gt_u32", COND_UGT>;
334def S_CMP_GE_U32 : SOPC_CMP_32 <0x00000009, "s_cmp_ge_u32", COND_UGE>;
335def S_CMP_LT_U32 : SOPC_CMP_32 <0x0000000a, "s_cmp_lt_u32", COND_ULT>;
336def S_CMP_LE_U32 : SOPC_CMP_32 <0x0000000b, "s_cmp_le_u32", COND_ULE>;
337def S_BITCMP0_B32 : SOPC_32 <0x0000000c, "s_bitcmp0_b32">;
338def S_BITCMP1_B32 : SOPC_32 <0x0000000d, "s_bitcmp1_b32">;
339def S_BITCMP0_B64 : SOPC_64_32 <0x0000000e, "s_bitcmp0_b64">;
340def S_BITCMP1_B64 : SOPC_64_32 <0x0000000f, "s_bitcmp1_b64">;
341def S_SETVSKIP : SOPC_32 <0x00000010, "s_setvskip">;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000342
343//===----------------------------------------------------------------------===//
344// SOPK Instructions
345//===----------------------------------------------------------------------===//
346
Matt Arsenaultf849bb42015-07-21 00:40:08 +0000347let isReMaterializable = 1, isMoveImm = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000348defm S_MOVK_I32 : SOPK_32 <sopk<0x00>, "s_movk_i32", []>;
Tom Stellarde63d5ed2014-11-14 20:43:28 +0000349} // End isReMaterializable = 1
Marek Olsak5df00d62014-12-07 12:18:57 +0000350let Uses = [SCC] in {
351 defm S_CMOVK_I32 : SOPK_32 <sopk<0x02, 0x01>, "s_cmovk_i32", []>;
352}
353
354let isCompare = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000355
356/*
357This instruction is disabled for now until we can figure out how to teach
358the instruction selector to correctly use the S_CMP* vs V_CMP*
359instructions.
360
361When this instruction is enabled the code generator sometimes produces this
362invalid sequence:
363
364SCC = S_CMPK_EQ_I32 SGPR0, imm
365VCC = COPY SCC
366VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
367
Marek Olsak5df00d62014-12-07 12:18:57 +0000368defm S_CMPK_EQ_I32 : SOPK_SCC <sopk<0x03, 0x02>, "s_cmpk_eq_i32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000369 [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000370>;
371*/
372
Tom Stellard8980dc32015-04-08 01:09:22 +0000373defm S_CMPK_EQ_I32 : SOPK_SCC <sopk<0x03, 0x02>, "s_cmpk_eq_i32", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000374defm S_CMPK_LG_I32 : SOPK_SCC <sopk<0x04, 0x03>, "s_cmpk_lg_i32", []>;
375defm S_CMPK_GT_I32 : SOPK_SCC <sopk<0x05, 0x04>, "s_cmpk_gt_i32", []>;
376defm S_CMPK_GE_I32 : SOPK_SCC <sopk<0x06, 0x05>, "s_cmpk_ge_i32", []>;
377defm S_CMPK_LT_I32 : SOPK_SCC <sopk<0x07, 0x06>, "s_cmpk_lt_i32", []>;
378defm S_CMPK_LE_I32 : SOPK_SCC <sopk<0x08, 0x07>, "s_cmpk_le_i32", []>;
379defm S_CMPK_EQ_U32 : SOPK_SCC <sopk<0x09, 0x08>, "s_cmpk_eq_u32", []>;
380defm S_CMPK_LG_U32 : SOPK_SCC <sopk<0x0a, 0x09>, "s_cmpk_lg_u32", []>;
381defm S_CMPK_GT_U32 : SOPK_SCC <sopk<0x0b, 0x0a>, "s_cmpk_gt_u32", []>;
382defm S_CMPK_GE_U32 : SOPK_SCC <sopk<0x0c, 0x0b>, "s_cmpk_ge_u32", []>;
383defm S_CMPK_LT_U32 : SOPK_SCC <sopk<0x0d, 0x0c>, "s_cmpk_lt_u32", []>;
384defm S_CMPK_LE_U32 : SOPK_SCC <sopk<0x0e, 0x0d>, "s_cmpk_le_u32", []>;
385} // End isCompare = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000386
Tom Stellard8980dc32015-04-08 01:09:22 +0000387let Defs = [SCC], isCommutable = 1, DisableEncoding = "$src0",
388 Constraints = "$sdst = $src0" in {
389 defm S_ADDK_I32 : SOPK_32TIE <sopk<0x0f, 0x0e>, "s_addk_i32", []>;
390 defm S_MULK_I32 : SOPK_32TIE <sopk<0x10, 0x0f>, "s_mulk_i32", []>;
Matt Arsenault3383eec2013-11-14 22:32:49 +0000391}
392
Tom Stellard8980dc32015-04-08 01:09:22 +0000393defm S_CBRANCH_I_FORK : SOPK_m <
394 sopk<0x11, 0x10>, "s_cbranch_i_fork", (outs),
395 (ins SReg_64:$sdst, u16imm:$simm16), " $sdst, $simm16"
396>;
Changpeng Fang278a5b32016-03-10 16:47:15 +0000397
398let mayLoad = 1 in {
Artem Tamazovd6468662016-04-25 14:13:51 +0000399defm S_GETREG_B32 : SOPK_m <
400 sopk<0x12, 0x11>, "s_getreg_b32", (outs SReg_32:$sdst),
401 (ins hwreg:$simm16), " $sdst, $simm16"
402>;
Changpeng Fang278a5b32016-03-10 16:47:15 +0000403}
404
Tom Stellard8980dc32015-04-08 01:09:22 +0000405defm S_SETREG_B32 : SOPK_m <
406 sopk<0x13, 0x12>, "s_setreg_b32", (outs),
Artem Tamazovd6468662016-04-25 14:13:51 +0000407 (ins SReg_32:$sdst, hwreg:$simm16), " $simm16, $sdst"
Tom Stellard8980dc32015-04-08 01:09:22 +0000408>;
409// FIXME: Not on SI?
410//defm S_GETREG_REGRD_B32 : SOPK_32 <sopk<0x14, 0x13>, "s_getreg_regrd_b32", []>;
411defm S_SETREG_IMM32_B32 : SOPK_IMM32 <
412 sopk<0x15, 0x14>, "s_setreg_imm32_b32", (outs),
Artem Tamazovd6468662016-04-25 14:13:51 +0000413 (ins i32imm:$imm, hwreg:$simm16), " $simm16, $imm"
Tom Stellard8980dc32015-04-08 01:09:22 +0000414>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000415
Tom Stellard8d6d4492014-04-22 16:33:57 +0000416//===----------------------------------------------------------------------===//
417// SOPP Instructions
418//===----------------------------------------------------------------------===//
419
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000420def S_NOP : SOPP <0x00000000, (ins i16imm:$simm16), "s_nop $simm16">;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000421
422let isTerminator = 1 in {
423
Tom Stellard326d6ec2014-11-05 14:50:53 +0000424def S_ENDPGM : SOPP <0x00000001, (ins), "s_endpgm",
Matt Arsenault9babdf42016-06-22 20:15:28 +0000425 [(AMDGPUendpgm)]> {
Tom Stellarde08fe682014-07-21 14:01:05 +0000426 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000427 let isBarrier = 1;
428 let hasCtrlDep = 1;
Matt Arsenault0bb294b2016-06-17 22:27:03 +0000429 let hasSideEffects = 1;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000430}
431
432let isBranch = 1 in {
433def S_BRANCH : SOPP <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000434 0x00000002, (ins sopp_brtarget:$simm16), "s_branch $simm16",
Tom Stellarde08fe682014-07-21 14:01:05 +0000435 [(br bb:$simm16)]> {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000436 let isBarrier = 1;
437}
438
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000439let Uses = [SCC] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000440def S_CBRANCH_SCC0 : SOPP <
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000441 0x00000004, (ins sopp_brtarget:$simm16),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000442 "s_cbranch_scc0 $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000443>;
444def S_CBRANCH_SCC1 : SOPP <
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000445 0x00000005, (ins sopp_brtarget:$simm16),
Tom Stellardbc4497b2016-02-12 23:45:29 +0000446 "s_cbranch_scc1 $simm16",
447 [(si_uniform_br_scc SCC, bb:$simm16)]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000448>;
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000449} // End Uses = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000450
Matt Arsenault6942d1a2015-08-08 00:41:45 +0000451let Uses = [VCC] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000452def S_CBRANCH_VCCZ : SOPP <
Matt Arsenault6942d1a2015-08-08 00:41:45 +0000453 0x00000006, (ins sopp_brtarget:$simm16),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000454 "s_cbranch_vccz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000455>;
456def S_CBRANCH_VCCNZ : SOPP <
Matt Arsenault6942d1a2015-08-08 00:41:45 +0000457 0x00000007, (ins sopp_brtarget:$simm16),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000458 "s_cbranch_vccnz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000459>;
Matt Arsenault6942d1a2015-08-08 00:41:45 +0000460} // End Uses = [VCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000461
Matt Arsenault95f06062015-08-05 16:42:57 +0000462let Uses = [EXEC] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000463def S_CBRANCH_EXECZ : SOPP <
Matt Arsenault95f06062015-08-05 16:42:57 +0000464 0x00000008, (ins sopp_brtarget:$simm16),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000465 "s_cbranch_execz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000466>;
467def S_CBRANCH_EXECNZ : SOPP <
Matt Arsenault95f06062015-08-05 16:42:57 +0000468 0x00000009, (ins sopp_brtarget:$simm16),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000469 "s_cbranch_execnz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000470>;
Matt Arsenault95f06062015-08-05 16:42:57 +0000471} // End Uses = [EXEC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000472
473
474} // End isBranch = 1
475} // End isTerminator = 1
476
477let hasSideEffects = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000478def S_BARRIER : SOPP <0x0000000a, (ins), "s_barrier",
Matt Arsenault10ca39c2016-01-22 21:30:43 +0000479 [(int_amdgcn_s_barrier)]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000480> {
Matt Arsenault8ac35cd2015-09-08 19:54:32 +0000481 let SchedRW = [WriteBarrier];
Tom Stellarde08fe682014-07-21 14:01:05 +0000482 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000483 let mayLoad = 1;
484 let mayStore = 1;
Matt Arsenault8fb810a2015-09-08 19:54:25 +0000485 let isConvergent = 1;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000486}
487
Nicolai Haehnlef66bdb52016-04-27 15:46:01 +0000488let mayLoad = 1, mayStore = 1, hasSideEffects = 1 in
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000489def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "s_waitcnt $simm16">;
490def S_SETHALT : SOPP <0x0000000d, (ins i16imm:$simm16), "s_sethalt $simm16">;
Matt Arsenault274d34e2016-02-27 08:53:52 +0000491
492// On SI the documentation says sleep for approximately 64 * low 2
493// bits, consistent with the reported maximum of 448. On VI the
494// maximum reported is 960 cycles, so 960 / 64 = 15 max, so is the
495// maximum really 15 on VI?
496def S_SLEEP : SOPP <0x0000000e, (ins i32imm:$simm16),
497 "s_sleep $simm16", [(int_amdgcn_s_sleep SIMM16bit:$simm16)]> {
498 let hasSideEffects = 1;
499 let mayLoad = 1;
500 let mayStore = 1;
501}
502
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000503def S_SETPRIO : SOPP <0x0000000f, (ins i16imm:$simm16), "s_setprio $simm16">;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000504
Tom Stellardfc92e772015-05-12 14:18:14 +0000505let Uses = [EXEC, M0] in {
Matt Arsenault274d34e2016-02-27 08:53:52 +0000506 // FIXME: Should this be mayLoad+mayStore?
Tom Stellardfc92e772015-05-12 14:18:14 +0000507 def S_SENDMSG : SOPP <0x00000010, (ins SendMsgImm:$simm16), "s_sendmsg $simm16",
508 [(AMDGPUsendmsg (i32 imm:$simm16))]
509 >;
510} // End Uses = [EXEC, M0]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000511
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000512def S_SENDMSGHALT : SOPP <0x00000011, (ins SendMsgImm:$simm16), "s_sendmsghalt $simm16">;
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000513def S_TRAP : SOPP <0x00000012, (ins i16imm:$simm16), "s_trap $simm16">;
514def S_ICACHE_INV : SOPP <0x00000013, (ins), "s_icache_inv"> {
515 let simm16 = 0;
516}
517def S_INCPERFLEVEL : SOPP <0x00000014, (ins i16imm:$simm16), "s_incperflevel $simm16">;
518def S_DECPERFLEVEL : SOPP <0x00000015, (ins i16imm:$simm16), "s_decperflevel $simm16">;
519def S_TTRACEDATA : SOPP <0x00000016, (ins), "s_ttracedata"> {
520 let simm16 = 0;
521}
Tom Stellard8d6d4492014-04-22 16:33:57 +0000522} // End hasSideEffects
523
524//===----------------------------------------------------------------------===//
525// VOPC Instructions
526//===----------------------------------------------------------------------===//
527
Matt Arsenault0943b0e2015-03-23 18:45:38 +0000528let isCompare = 1, isCommutable = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +0000529
Marek Olsak5df00d62014-12-07 12:18:57 +0000530defm V_CMP_F_F32 : VOPC_F32 <vopc<0x0, 0x40>, "v_cmp_f_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000531defm V_CMP_LT_F32 : VOPC_F32 <vopc<0x1, 0x41>, "v_cmp_lt_f32", COND_OLT, "v_cmp_gt_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000532defm V_CMP_EQ_F32 : VOPC_F32 <vopc<0x2, 0x42>, "v_cmp_eq_f32", COND_OEQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000533defm V_CMP_LE_F32 : VOPC_F32 <vopc<0x3, 0x43>, "v_cmp_le_f32", COND_OLE, "v_cmp_ge_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000534defm V_CMP_GT_F32 : VOPC_F32 <vopc<0x4, 0x44>, "v_cmp_gt_f32", COND_OGT>;
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000535defm V_CMP_LG_F32 : VOPC_F32 <vopc<0x5, 0x45>, "v_cmp_lg_f32", COND_ONE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000536defm V_CMP_GE_F32 : VOPC_F32 <vopc<0x6, 0x46>, "v_cmp_ge_f32", COND_OGE>;
537defm V_CMP_O_F32 : VOPC_F32 <vopc<0x7, 0x47>, "v_cmp_o_f32", COND_O>;
538defm V_CMP_U_F32 : VOPC_F32 <vopc<0x8, 0x48>, "v_cmp_u_f32", COND_UO>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000539defm V_CMP_NGE_F32 : VOPC_F32 <vopc<0x9, 0x49>, "v_cmp_nge_f32", COND_ULT, "v_cmp_nle_f32">;
Matt Arsenault58d502f2014-12-11 22:15:43 +0000540defm V_CMP_NLG_F32 : VOPC_F32 <vopc<0xa, 0x4a>, "v_cmp_nlg_f32", COND_UEQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000541defm V_CMP_NGT_F32 : VOPC_F32 <vopc<0xb, 0x4b>, "v_cmp_ngt_f32", COND_ULE, "v_cmp_nlt_f32">;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000542defm V_CMP_NLE_F32 : VOPC_F32 <vopc<0xc, 0x4c>, "v_cmp_nle_f32", COND_UGT>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000543defm V_CMP_NEQ_F32 : VOPC_F32 <vopc<0xd, 0x4d>, "v_cmp_neq_f32", COND_UNE>;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000544defm V_CMP_NLT_F32 : VOPC_F32 <vopc<0xe, 0x4e>, "v_cmp_nlt_f32", COND_UGE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000545defm V_CMP_TRU_F32 : VOPC_F32 <vopc<0xf, 0x4f>, "v_cmp_tru_f32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000546
Tom Stellard75aadc22012-12-11 21:25:42 +0000547
Marek Olsak5df00d62014-12-07 12:18:57 +0000548defm V_CMPX_F_F32 : VOPCX_F32 <vopc<0x10, 0x50>, "v_cmpx_f_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000549defm V_CMPX_LT_F32 : VOPCX_F32 <vopc<0x11, 0x51>, "v_cmpx_lt_f32", "v_cmpx_gt_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000550defm V_CMPX_EQ_F32 : VOPCX_F32 <vopc<0x12, 0x52>, "v_cmpx_eq_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000551defm V_CMPX_LE_F32 : VOPCX_F32 <vopc<0x13, 0x53>, "v_cmpx_le_f32", "v_cmpx_ge_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000552defm V_CMPX_GT_F32 : VOPCX_F32 <vopc<0x14, 0x54>, "v_cmpx_gt_f32">;
553defm V_CMPX_LG_F32 : VOPCX_F32 <vopc<0x15, 0x55>, "v_cmpx_lg_f32">;
554defm V_CMPX_GE_F32 : VOPCX_F32 <vopc<0x16, 0x56>, "v_cmpx_ge_f32">;
555defm V_CMPX_O_F32 : VOPCX_F32 <vopc<0x17, 0x57>, "v_cmpx_o_f32">;
556defm V_CMPX_U_F32 : VOPCX_F32 <vopc<0x18, 0x58>, "v_cmpx_u_f32">;
557defm V_CMPX_NGE_F32 : VOPCX_F32 <vopc<0x19, 0x59>, "v_cmpx_nge_f32">;
558defm V_CMPX_NLG_F32 : VOPCX_F32 <vopc<0x1a, 0x5a>, "v_cmpx_nlg_f32">;
559defm V_CMPX_NGT_F32 : VOPCX_F32 <vopc<0x1b, 0x5b>, "v_cmpx_ngt_f32">;
560defm V_CMPX_NLE_F32 : VOPCX_F32 <vopc<0x1c, 0x5c>, "v_cmpx_nle_f32">;
561defm V_CMPX_NEQ_F32 : VOPCX_F32 <vopc<0x1d, 0x5d>, "v_cmpx_neq_f32">;
562defm V_CMPX_NLT_F32 : VOPCX_F32 <vopc<0x1e, 0x5e>, "v_cmpx_nlt_f32">;
563defm V_CMPX_TRU_F32 : VOPCX_F32 <vopc<0x1f, 0x5f>, "v_cmpx_tru_f32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000564
Tom Stellard75aadc22012-12-11 21:25:42 +0000565
Marek Olsak5df00d62014-12-07 12:18:57 +0000566defm V_CMP_F_F64 : VOPC_F64 <vopc<0x20, 0x60>, "v_cmp_f_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000567defm V_CMP_LT_F64 : VOPC_F64 <vopc<0x21, 0x61>, "v_cmp_lt_f64", COND_OLT, "v_cmp_gt_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000568defm V_CMP_EQ_F64 : VOPC_F64 <vopc<0x22, 0x62>, "v_cmp_eq_f64", COND_OEQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000569defm V_CMP_LE_F64 : VOPC_F64 <vopc<0x23, 0x63>, "v_cmp_le_f64", COND_OLE, "v_cmp_ge_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000570defm V_CMP_GT_F64 : VOPC_F64 <vopc<0x24, 0x64>, "v_cmp_gt_f64", COND_OGT>;
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000571defm V_CMP_LG_F64 : VOPC_F64 <vopc<0x25, 0x65>, "v_cmp_lg_f64", COND_ONE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000572defm V_CMP_GE_F64 : VOPC_F64 <vopc<0x26, 0x66>, "v_cmp_ge_f64", COND_OGE>;
573defm V_CMP_O_F64 : VOPC_F64 <vopc<0x27, 0x67>, "v_cmp_o_f64", COND_O>;
574defm V_CMP_U_F64 : VOPC_F64 <vopc<0x28, 0x68>, "v_cmp_u_f64", COND_UO>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000575defm V_CMP_NGE_F64 : VOPC_F64 <vopc<0x29, 0x69>, "v_cmp_nge_f64", COND_ULT, "v_cmp_nle_f64">;
Matt Arsenault58d502f2014-12-11 22:15:43 +0000576defm V_CMP_NLG_F64 : VOPC_F64 <vopc<0x2a, 0x6a>, "v_cmp_nlg_f64", COND_UEQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000577defm V_CMP_NGT_F64 : VOPC_F64 <vopc<0x2b, 0x6b>, "v_cmp_ngt_f64", COND_ULE, "v_cmp_nlt_f64">;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000578defm V_CMP_NLE_F64 : VOPC_F64 <vopc<0x2c, 0x6c>, "v_cmp_nle_f64", COND_UGT>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000579defm V_CMP_NEQ_F64 : VOPC_F64 <vopc<0x2d, 0x6d>, "v_cmp_neq_f64", COND_UNE>;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000580defm V_CMP_NLT_F64 : VOPC_F64 <vopc<0x2e, 0x6e>, "v_cmp_nlt_f64", COND_UGE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000581defm V_CMP_TRU_F64 : VOPC_F64 <vopc<0x2f, 0x6f>, "v_cmp_tru_f64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000582
Tom Stellard75aadc22012-12-11 21:25:42 +0000583
Marek Olsak5df00d62014-12-07 12:18:57 +0000584defm V_CMPX_F_F64 : VOPCX_F64 <vopc<0x30, 0x70>, "v_cmpx_f_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000585defm V_CMPX_LT_F64 : VOPCX_F64 <vopc<0x31, 0x71>, "v_cmpx_lt_f64", "v_cmpx_gt_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000586defm V_CMPX_EQ_F64 : VOPCX_F64 <vopc<0x32, 0x72>, "v_cmpx_eq_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000587defm V_CMPX_LE_F64 : VOPCX_F64 <vopc<0x33, 0x73>, "v_cmpx_le_f64", "v_cmpx_ge_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000588defm V_CMPX_GT_F64 : VOPCX_F64 <vopc<0x34, 0x74>, "v_cmpx_gt_f64">;
589defm V_CMPX_LG_F64 : VOPCX_F64 <vopc<0x35, 0x75>, "v_cmpx_lg_f64">;
590defm V_CMPX_GE_F64 : VOPCX_F64 <vopc<0x36, 0x76>, "v_cmpx_ge_f64">;
591defm V_CMPX_O_F64 : VOPCX_F64 <vopc<0x37, 0x77>, "v_cmpx_o_f64">;
592defm V_CMPX_U_F64 : VOPCX_F64 <vopc<0x38, 0x78>, "v_cmpx_u_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000593defm V_CMPX_NGE_F64 : VOPCX_F64 <vopc<0x39, 0x79>, "v_cmpx_nge_f64", "v_cmpx_nle_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000594defm V_CMPX_NLG_F64 : VOPCX_F64 <vopc<0x3a, 0x7a>, "v_cmpx_nlg_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000595defm V_CMPX_NGT_F64 : VOPCX_F64 <vopc<0x3b, 0x7b>, "v_cmpx_ngt_f64", "v_cmpx_nlt_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000596defm V_CMPX_NLE_F64 : VOPCX_F64 <vopc<0x3c, 0x7c>, "v_cmpx_nle_f64">;
597defm V_CMPX_NEQ_F64 : VOPCX_F64 <vopc<0x3d, 0x7d>, "v_cmpx_neq_f64">;
598defm V_CMPX_NLT_F64 : VOPCX_F64 <vopc<0x3e, 0x7e>, "v_cmpx_nlt_f64">;
599defm V_CMPX_TRU_F64 : VOPCX_F64 <vopc<0x3f, 0x7f>, "v_cmpx_tru_f64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000600
Tom Stellard75aadc22012-12-11 21:25:42 +0000601
Marek Olsak5df00d62014-12-07 12:18:57 +0000602let SubtargetPredicate = isSICI in {
603
Tom Stellard326d6ec2014-11-05 14:50:53 +0000604defm V_CMPS_F_F32 : VOPC_F32 <vopc<0x40>, "v_cmps_f_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000605defm V_CMPS_LT_F32 : VOPC_F32 <vopc<0x41>, "v_cmps_lt_f32", COND_NULL, "v_cmps_gt_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000606defm V_CMPS_EQ_F32 : VOPC_F32 <vopc<0x42>, "v_cmps_eq_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000607defm V_CMPS_LE_F32 : VOPC_F32 <vopc<0x43>, "v_cmps_le_f32", COND_NULL, "v_cmps_ge_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000608defm V_CMPS_GT_F32 : VOPC_F32 <vopc<0x44>, "v_cmps_gt_f32">;
609defm V_CMPS_LG_F32 : VOPC_F32 <vopc<0x45>, "v_cmps_lg_f32">;
610defm V_CMPS_GE_F32 : VOPC_F32 <vopc<0x46>, "v_cmps_ge_f32">;
611defm V_CMPS_O_F32 : VOPC_F32 <vopc<0x47>, "v_cmps_o_f32">;
612defm V_CMPS_U_F32 : VOPC_F32 <vopc<0x48>, "v_cmps_u_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000613defm V_CMPS_NGE_F32 : VOPC_F32 <vopc<0x49>, "v_cmps_nge_f32", COND_NULL, "v_cmps_nle_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000614defm V_CMPS_NLG_F32 : VOPC_F32 <vopc<0x4a>, "v_cmps_nlg_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000615defm V_CMPS_NGT_F32 : VOPC_F32 <vopc<0x4b>, "v_cmps_ngt_f32", COND_NULL, "v_cmps_nlt_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000616defm V_CMPS_NLE_F32 : VOPC_F32 <vopc<0x4c>, "v_cmps_nle_f32">;
617defm V_CMPS_NEQ_F32 : VOPC_F32 <vopc<0x4d>, "v_cmps_neq_f32">;
618defm V_CMPS_NLT_F32 : VOPC_F32 <vopc<0x4e>, "v_cmps_nlt_f32">;
619defm V_CMPS_TRU_F32 : VOPC_F32 <vopc<0x4f>, "v_cmps_tru_f32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000620
Christian Konig76edd4f2013-02-26 17:52:29 +0000621
Tom Stellard326d6ec2014-11-05 14:50:53 +0000622defm V_CMPSX_F_F32 : VOPCX_F32 <vopc<0x50>, "v_cmpsx_f_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000623defm V_CMPSX_LT_F32 : VOPCX_F32 <vopc<0x51>, "v_cmpsx_lt_f32", "v_cmpsx_gt_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000624defm V_CMPSX_EQ_F32 : VOPCX_F32 <vopc<0x52>, "v_cmpsx_eq_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000625defm V_CMPSX_LE_F32 : VOPCX_F32 <vopc<0x53>, "v_cmpsx_le_f32", "v_cmpsx_ge_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000626defm V_CMPSX_GT_F32 : VOPCX_F32 <vopc<0x54>, "v_cmpsx_gt_f32">;
627defm V_CMPSX_LG_F32 : VOPCX_F32 <vopc<0x55>, "v_cmpsx_lg_f32">;
628defm V_CMPSX_GE_F32 : VOPCX_F32 <vopc<0x56>, "v_cmpsx_ge_f32">;
629defm V_CMPSX_O_F32 : VOPCX_F32 <vopc<0x57>, "v_cmpsx_o_f32">;
630defm V_CMPSX_U_F32 : VOPCX_F32 <vopc<0x58>, "v_cmpsx_u_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000631defm V_CMPSX_NGE_F32 : VOPCX_F32 <vopc<0x59>, "v_cmpsx_nge_f32", "v_cmpsx_nle_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000632defm V_CMPSX_NLG_F32 : VOPCX_F32 <vopc<0x5a>, "v_cmpsx_nlg_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000633defm V_CMPSX_NGT_F32 : VOPCX_F32 <vopc<0x5b>, "v_cmpsx_ngt_f32", "v_cmpsx_nlt_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000634defm V_CMPSX_NLE_F32 : VOPCX_F32 <vopc<0x5c>, "v_cmpsx_nle_f32">;
635defm V_CMPSX_NEQ_F32 : VOPCX_F32 <vopc<0x5d>, "v_cmpsx_neq_f32">;
636defm V_CMPSX_NLT_F32 : VOPCX_F32 <vopc<0x5e>, "v_cmpsx_nlt_f32">;
637defm V_CMPSX_TRU_F32 : VOPCX_F32 <vopc<0x5f>, "v_cmpsx_tru_f32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000638
Christian Konig76edd4f2013-02-26 17:52:29 +0000639
Tom Stellard326d6ec2014-11-05 14:50:53 +0000640defm V_CMPS_F_F64 : VOPC_F64 <vopc<0x60>, "v_cmps_f_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000641defm V_CMPS_LT_F64 : VOPC_F64 <vopc<0x61>, "v_cmps_lt_f64", COND_NULL, "v_cmps_gt_f64">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000642defm V_CMPS_EQ_F64 : VOPC_F64 <vopc<0x62>, "v_cmps_eq_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000643defm V_CMPS_LE_F64 : VOPC_F64 <vopc<0x63>, "v_cmps_le_f64", COND_NULL, "v_cmps_ge_f64">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000644defm V_CMPS_GT_F64 : VOPC_F64 <vopc<0x64>, "v_cmps_gt_f64">;
645defm V_CMPS_LG_F64 : VOPC_F64 <vopc<0x65>, "v_cmps_lg_f64">;
646defm V_CMPS_GE_F64 : VOPC_F64 <vopc<0x66>, "v_cmps_ge_f64">;
647defm V_CMPS_O_F64 : VOPC_F64 <vopc<0x67>, "v_cmps_o_f64">;
648defm V_CMPS_U_F64 : VOPC_F64 <vopc<0x68>, "v_cmps_u_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000649defm V_CMPS_NGE_F64 : VOPC_F64 <vopc<0x69>, "v_cmps_nge_f64", COND_NULL, "v_cmps_nle_f64">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000650defm V_CMPS_NLG_F64 : VOPC_F64 <vopc<0x6a>, "v_cmps_nlg_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000651defm V_CMPS_NGT_F64 : VOPC_F64 <vopc<0x6b>, "v_cmps_ngt_f64", COND_NULL, "v_cmps_nlt_f64">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000652defm V_CMPS_NLE_F64 : VOPC_F64 <vopc<0x6c>, "v_cmps_nle_f64">;
653defm V_CMPS_NEQ_F64 : VOPC_F64 <vopc<0x6d>, "v_cmps_neq_f64">;
654defm V_CMPS_NLT_F64 : VOPC_F64 <vopc<0x6e>, "v_cmps_nlt_f64">;
655defm V_CMPS_TRU_F64 : VOPC_F64 <vopc<0x6f>, "v_cmps_tru_f64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000656
Christian Konig76edd4f2013-02-26 17:52:29 +0000657
Matt Arsenault05b617f2015-03-23 18:45:23 +0000658defm V_CMPSX_F_F64 : VOPCX_F64 <vopc<0x70>, "v_cmpsx_f_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000659defm V_CMPSX_LT_F64 : VOPCX_F64 <vopc<0x71>, "v_cmpsx_lt_f64", "v_cmpsx_gt_f64">;
Matt Arsenault05b617f2015-03-23 18:45:23 +0000660defm V_CMPSX_EQ_F64 : VOPCX_F64 <vopc<0x72>, "v_cmpsx_eq_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000661defm V_CMPSX_LE_F64 : VOPCX_F64 <vopc<0x73>, "v_cmpsx_le_f64", "v_cmpsx_ge_f64">;
Matt Arsenault05b617f2015-03-23 18:45:23 +0000662defm V_CMPSX_GT_F64 : VOPCX_F64 <vopc<0x74>, "v_cmpsx_gt_f64">;
663defm V_CMPSX_LG_F64 : VOPCX_F64 <vopc<0x75>, "v_cmpsx_lg_f64">;
664defm V_CMPSX_GE_F64 : VOPCX_F64 <vopc<0x76>, "v_cmpsx_ge_f64">;
665defm V_CMPSX_O_F64 : VOPCX_F64 <vopc<0x77>, "v_cmpsx_o_f64">;
666defm V_CMPSX_U_F64 : VOPCX_F64 <vopc<0x78>, "v_cmpsx_u_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000667defm V_CMPSX_NGE_F64 : VOPCX_F64 <vopc<0x79>, "v_cmpsx_nge_f64", "v_cmpsx_nle_f64">;
Matt Arsenault05b617f2015-03-23 18:45:23 +0000668defm V_CMPSX_NLG_F64 : VOPCX_F64 <vopc<0x7a>, "v_cmpsx_nlg_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000669defm V_CMPSX_NGT_F64 : VOPCX_F64 <vopc<0x7b>, "v_cmpsx_ngt_f64", "v_cmpsx_nlt_f64">;
Matt Arsenault05b617f2015-03-23 18:45:23 +0000670defm V_CMPSX_NLE_F64 : VOPCX_F64 <vopc<0x7c>, "v_cmpsx_nle_f64">;
671defm V_CMPSX_NEQ_F64 : VOPCX_F64 <vopc<0x7d>, "v_cmpsx_neq_f64">;
672defm V_CMPSX_NLT_F64 : VOPCX_F64 <vopc<0x7e>, "v_cmpsx_nlt_f64">;
673defm V_CMPSX_TRU_F64 : VOPCX_F64 <vopc<0x7f>, "v_cmpsx_tru_f64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000674
Marek Olsak5df00d62014-12-07 12:18:57 +0000675} // End SubtargetPredicate = isSICI
676
677defm V_CMP_F_I32 : VOPC_I32 <vopc<0x80, 0xc0>, "v_cmp_f_i32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000678defm V_CMP_LT_I32 : VOPC_I32 <vopc<0x81, 0xc1>, "v_cmp_lt_i32", COND_SLT, "v_cmp_gt_i32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000679defm V_CMP_EQ_I32 : VOPC_I32 <vopc<0x82, 0xc2>, "v_cmp_eq_i32", COND_EQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000680defm V_CMP_LE_I32 : VOPC_I32 <vopc<0x83, 0xc3>, "v_cmp_le_i32", COND_SLE, "v_cmp_ge_i32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000681defm V_CMP_GT_I32 : VOPC_I32 <vopc<0x84, 0xc4>, "v_cmp_gt_i32", COND_SGT>;
682defm V_CMP_NE_I32 : VOPC_I32 <vopc<0x85, 0xc5>, "v_cmp_ne_i32", COND_NE>;
683defm V_CMP_GE_I32 : VOPC_I32 <vopc<0x86, 0xc6>, "v_cmp_ge_i32", COND_SGE>;
684defm V_CMP_T_I32 : VOPC_I32 <vopc<0x87, 0xc7>, "v_cmp_t_i32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000685
Tom Stellard75aadc22012-12-11 21:25:42 +0000686
Marek Olsak5df00d62014-12-07 12:18:57 +0000687defm V_CMPX_F_I32 : VOPCX_I32 <vopc<0x90, 0xd0>, "v_cmpx_f_i32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000688defm V_CMPX_LT_I32 : VOPCX_I32 <vopc<0x91, 0xd1>, "v_cmpx_lt_i32", "v_cmpx_gt_i32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000689defm V_CMPX_EQ_I32 : VOPCX_I32 <vopc<0x92, 0xd2>, "v_cmpx_eq_i32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000690defm V_CMPX_LE_I32 : VOPCX_I32 <vopc<0x93, 0xd3>, "v_cmpx_le_i32", "v_cmpx_ge_i32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000691defm V_CMPX_GT_I32 : VOPCX_I32 <vopc<0x94, 0xd4>, "v_cmpx_gt_i32">;
692defm V_CMPX_NE_I32 : VOPCX_I32 <vopc<0x95, 0xd5>, "v_cmpx_ne_i32">;
693defm V_CMPX_GE_I32 : VOPCX_I32 <vopc<0x96, 0xd6>, "v_cmpx_ge_i32">;
694defm V_CMPX_T_I32 : VOPCX_I32 <vopc<0x97, 0xd7>, "v_cmpx_t_i32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000695
Tom Stellard75aadc22012-12-11 21:25:42 +0000696
Marek Olsak5df00d62014-12-07 12:18:57 +0000697defm V_CMP_F_I64 : VOPC_I64 <vopc<0xa0, 0xe0>, "v_cmp_f_i64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000698defm V_CMP_LT_I64 : VOPC_I64 <vopc<0xa1, 0xe1>, "v_cmp_lt_i64", COND_SLT, "v_cmp_gt_i64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000699defm V_CMP_EQ_I64 : VOPC_I64 <vopc<0xa2, 0xe2>, "v_cmp_eq_i64", COND_EQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000700defm V_CMP_LE_I64 : VOPC_I64 <vopc<0xa3, 0xe3>, "v_cmp_le_i64", COND_SLE, "v_cmp_ge_i64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000701defm V_CMP_GT_I64 : VOPC_I64 <vopc<0xa4, 0xe4>, "v_cmp_gt_i64", COND_SGT>;
702defm V_CMP_NE_I64 : VOPC_I64 <vopc<0xa5, 0xe5>, "v_cmp_ne_i64", COND_NE>;
703defm V_CMP_GE_I64 : VOPC_I64 <vopc<0xa6, 0xe6>, "v_cmp_ge_i64", COND_SGE>;
704defm V_CMP_T_I64 : VOPC_I64 <vopc<0xa7, 0xe7>, "v_cmp_t_i64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000705
Tom Stellard75aadc22012-12-11 21:25:42 +0000706
Marek Olsak5df00d62014-12-07 12:18:57 +0000707defm V_CMPX_F_I64 : VOPCX_I64 <vopc<0xb0, 0xf0>, "v_cmpx_f_i64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000708defm V_CMPX_LT_I64 : VOPCX_I64 <vopc<0xb1, 0xf1>, "v_cmpx_lt_i64", "v_cmpx_gt_i64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000709defm V_CMPX_EQ_I64 : VOPCX_I64 <vopc<0xb2, 0xf2>, "v_cmpx_eq_i64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000710defm V_CMPX_LE_I64 : VOPCX_I64 <vopc<0xb3, 0xf3>, "v_cmpx_le_i64", "v_cmpx_ge_i64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000711defm V_CMPX_GT_I64 : VOPCX_I64 <vopc<0xb4, 0xf4>, "v_cmpx_gt_i64">;
712defm V_CMPX_NE_I64 : VOPCX_I64 <vopc<0xb5, 0xf5>, "v_cmpx_ne_i64">;
713defm V_CMPX_GE_I64 : VOPCX_I64 <vopc<0xb6, 0xf6>, "v_cmpx_ge_i64">;
714defm V_CMPX_T_I64 : VOPCX_I64 <vopc<0xb7, 0xf7>, "v_cmpx_t_i64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000715
Tom Stellard75aadc22012-12-11 21:25:42 +0000716
Marek Olsak5df00d62014-12-07 12:18:57 +0000717defm V_CMP_F_U32 : VOPC_I32 <vopc<0xc0, 0xc8>, "v_cmp_f_u32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000718defm V_CMP_LT_U32 : VOPC_I32 <vopc<0xc1, 0xc9>, "v_cmp_lt_u32", COND_ULT, "v_cmp_gt_u32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000719defm V_CMP_EQ_U32 : VOPC_I32 <vopc<0xc2, 0xca>, "v_cmp_eq_u32", COND_EQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000720defm V_CMP_LE_U32 : VOPC_I32 <vopc<0xc3, 0xcb>, "v_cmp_le_u32", COND_ULE, "v_cmp_ge_u32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000721defm V_CMP_GT_U32 : VOPC_I32 <vopc<0xc4, 0xcc>, "v_cmp_gt_u32", COND_UGT>;
722defm V_CMP_NE_U32 : VOPC_I32 <vopc<0xc5, 0xcd>, "v_cmp_ne_u32", COND_NE>;
723defm V_CMP_GE_U32 : VOPC_I32 <vopc<0xc6, 0xce>, "v_cmp_ge_u32", COND_UGE>;
724defm V_CMP_T_U32 : VOPC_I32 <vopc<0xc7, 0xcf>, "v_cmp_t_u32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000725
Tom Stellard75aadc22012-12-11 21:25:42 +0000726
Marek Olsak5df00d62014-12-07 12:18:57 +0000727defm V_CMPX_F_U32 : VOPCX_I32 <vopc<0xd0, 0xd8>, "v_cmpx_f_u32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000728defm V_CMPX_LT_U32 : VOPCX_I32 <vopc<0xd1, 0xd9>, "v_cmpx_lt_u32", "v_cmpx_gt_u32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000729defm V_CMPX_EQ_U32 : VOPCX_I32 <vopc<0xd2, 0xda>, "v_cmpx_eq_u32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000730defm V_CMPX_LE_U32 : VOPCX_I32 <vopc<0xd3, 0xdb>, "v_cmpx_le_u32", "v_cmpx_le_u32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000731defm V_CMPX_GT_U32 : VOPCX_I32 <vopc<0xd4, 0xdc>, "v_cmpx_gt_u32">;
732defm V_CMPX_NE_U32 : VOPCX_I32 <vopc<0xd5, 0xdd>, "v_cmpx_ne_u32">;
733defm V_CMPX_GE_U32 : VOPCX_I32 <vopc<0xd6, 0xde>, "v_cmpx_ge_u32">;
734defm V_CMPX_T_U32 : VOPCX_I32 <vopc<0xd7, 0xdf>, "v_cmpx_t_u32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000735
Tom Stellard75aadc22012-12-11 21:25:42 +0000736
Marek Olsak5df00d62014-12-07 12:18:57 +0000737defm V_CMP_F_U64 : VOPC_I64 <vopc<0xe0, 0xe8>, "v_cmp_f_u64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000738defm V_CMP_LT_U64 : VOPC_I64 <vopc<0xe1, 0xe9>, "v_cmp_lt_u64", COND_ULT, "v_cmp_gt_u64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000739defm V_CMP_EQ_U64 : VOPC_I64 <vopc<0xe2, 0xea>, "v_cmp_eq_u64", COND_EQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000740defm V_CMP_LE_U64 : VOPC_I64 <vopc<0xe3, 0xeb>, "v_cmp_le_u64", COND_ULE, "v_cmp_ge_u64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000741defm V_CMP_GT_U64 : VOPC_I64 <vopc<0xe4, 0xec>, "v_cmp_gt_u64", COND_UGT>;
742defm V_CMP_NE_U64 : VOPC_I64 <vopc<0xe5, 0xed>, "v_cmp_ne_u64", COND_NE>;
743defm V_CMP_GE_U64 : VOPC_I64 <vopc<0xe6, 0xee>, "v_cmp_ge_u64", COND_UGE>;
744defm V_CMP_T_U64 : VOPC_I64 <vopc<0xe7, 0xef>, "v_cmp_t_u64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000745
Marek Olsak5df00d62014-12-07 12:18:57 +0000746defm V_CMPX_F_U64 : VOPCX_I64 <vopc<0xf0, 0xf8>, "v_cmpx_f_u64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000747defm V_CMPX_LT_U64 : VOPCX_I64 <vopc<0xf1, 0xf9>, "v_cmpx_lt_u64", "v_cmpx_gt_u64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000748defm V_CMPX_EQ_U64 : VOPCX_I64 <vopc<0xf2, 0xfa>, "v_cmpx_eq_u64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000749defm V_CMPX_LE_U64 : VOPCX_I64 <vopc<0xf3, 0xfb>, "v_cmpx_le_u64", "v_cmpx_ge_u64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000750defm V_CMPX_GT_U64 : VOPCX_I64 <vopc<0xf4, 0xfc>, "v_cmpx_gt_u64">;
751defm V_CMPX_NE_U64 : VOPCX_I64 <vopc<0xf5, 0xfd>, "v_cmpx_ne_u64">;
752defm V_CMPX_GE_U64 : VOPCX_I64 <vopc<0xf6, 0xfe>, "v_cmpx_ge_u64">;
753defm V_CMPX_T_U64 : VOPCX_I64 <vopc<0xf7, 0xff>, "v_cmpx_t_u64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000754
Matt Arsenault0943b0e2015-03-23 18:45:38 +0000755} // End isCompare = 1, isCommutable = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000756
Matt Arsenault4831ce52015-01-06 23:00:37 +0000757defm V_CMP_CLASS_F32 : VOPC_CLASS_F32 <vopc<0x88, 0x10>, "v_cmp_class_f32">;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000758defm V_CMPX_CLASS_F32 : VOPCX_CLASS_F32 <vopc<0x98, 0x11>, "v_cmpx_class_f32">;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000759defm V_CMP_CLASS_F64 : VOPC_CLASS_F64 <vopc<0xa8, 0x12>, "v_cmp_class_f64">;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000760defm V_CMPX_CLASS_F64 : VOPCX_CLASS_F64 <vopc<0xb8, 0x13>, "v_cmpx_class_f64">;
Matt Arsenault42f39e12015-03-23 18:45:35 +0000761
Tom Stellard8d6d4492014-04-22 16:33:57 +0000762//===----------------------------------------------------------------------===//
763// DS Instructions
764//===----------------------------------------------------------------------===//
765
Marek Olsak0c1f8812015-01-27 17:25:07 +0000766defm DS_ADD_U32 : DS_1A1D_NORET <0x0, "ds_add_u32", VGPR_32>;
767defm DS_SUB_U32 : DS_1A1D_NORET <0x1, "ds_sub_u32", VGPR_32>;
768defm DS_RSUB_U32 : DS_1A1D_NORET <0x2, "ds_rsub_u32", VGPR_32>;
769defm DS_INC_U32 : DS_1A1D_NORET <0x3, "ds_inc_u32", VGPR_32>;
770defm DS_DEC_U32 : DS_1A1D_NORET <0x4, "ds_dec_u32", VGPR_32>;
771defm DS_MIN_I32 : DS_1A1D_NORET <0x5, "ds_min_i32", VGPR_32>;
772defm DS_MAX_I32 : DS_1A1D_NORET <0x6, "ds_max_i32", VGPR_32>;
773defm DS_MIN_U32 : DS_1A1D_NORET <0x7, "ds_min_u32", VGPR_32>;
774defm DS_MAX_U32 : DS_1A1D_NORET <0x8, "ds_max_u32", VGPR_32>;
775defm DS_AND_B32 : DS_1A1D_NORET <0x9, "ds_and_b32", VGPR_32>;
776defm DS_OR_B32 : DS_1A1D_NORET <0xa, "ds_or_b32", VGPR_32>;
777defm DS_XOR_B32 : DS_1A1D_NORET <0xb, "ds_xor_b32", VGPR_32>;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000778defm DS_MSKOR_B32 : DS_1A2D_NORET <0xc, "ds_mskor_b32", VGPR_32>;
Tom Stellardcf051f42015-03-09 18:49:45 +0000779let mayLoad = 0 in {
780defm DS_WRITE_B32 : DS_1A1D_NORET <0xd, "ds_write_b32", VGPR_32>;
Valery Pykhtine65b39e2016-07-05 15:15:28 +0000781defm DS_WRITE2_B32 : DS_1A2D_Off8_NORET <0xe, "ds_write2_b32", VGPR_32>;
782defm DS_WRITE2ST64_B32 : DS_1A2D_Off8_NORET <0xf, "ds_write2st64_b32", VGPR_32>;
Tom Stellardcf051f42015-03-09 18:49:45 +0000783}
Marek Olsak0c1f8812015-01-27 17:25:07 +0000784defm DS_CMPST_B32 : DS_1A2D_NORET <0x10, "ds_cmpst_b32", VGPR_32>;
785defm DS_CMPST_F32 : DS_1A2D_NORET <0x11, "ds_cmpst_f32", VGPR_32>;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000786defm DS_MIN_F32 : DS_1A2D_NORET <0x12, "ds_min_f32", VGPR_32>;
787defm DS_MAX_F32 : DS_1A2D_NORET <0x13, "ds_max_f32", VGPR_32>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000788
Tom Stellarddb4995a2015-03-09 16:03:45 +0000789defm DS_GWS_INIT : DS_1A_GDS <0x19, "ds_gws_init">;
790defm DS_GWS_SEMA_V : DS_1A_GDS <0x1a, "ds_gws_sema_v">;
791defm DS_GWS_SEMA_BR : DS_1A_GDS <0x1b, "ds_gws_sema_br">;
792defm DS_GWS_SEMA_P : DS_1A_GDS <0x1c, "ds_gws_sema_p">;
793defm DS_GWS_BARRIER : DS_1A_GDS <0x1d, "ds_gws_barrier">;
Tom Stellardcf051f42015-03-09 18:49:45 +0000794let mayLoad = 0 in {
795defm DS_WRITE_B8 : DS_1A1D_NORET <0x1e, "ds_write_b8", VGPR_32>;
796defm DS_WRITE_B16 : DS_1A1D_NORET <0x1f, "ds_write_b16", VGPR_32>;
797}
Marek Olsak0c1f8812015-01-27 17:25:07 +0000798defm DS_ADD_RTN_U32 : DS_1A1D_RET <0x20, "ds_add_rtn_u32", VGPR_32, "ds_add_u32">;
799defm DS_SUB_RTN_U32 : DS_1A1D_RET <0x21, "ds_sub_rtn_u32", VGPR_32, "ds_sub_u32">;
800defm DS_RSUB_RTN_U32 : DS_1A1D_RET <0x22, "ds_rsub_rtn_u32", VGPR_32, "ds_rsub_u32">;
801defm DS_INC_RTN_U32 : DS_1A1D_RET <0x23, "ds_inc_rtn_u32", VGPR_32, "ds_inc_u32">;
802defm DS_DEC_RTN_U32 : DS_1A1D_RET <0x24, "ds_dec_rtn_u32", VGPR_32, "ds_dec_u32">;
803defm DS_MIN_RTN_I32 : DS_1A1D_RET <0x25, "ds_min_rtn_i32", VGPR_32, "ds_min_i32">;
804defm DS_MAX_RTN_I32 : DS_1A1D_RET <0x26, "ds_max_rtn_i32", VGPR_32, "ds_max_i32">;
805defm DS_MIN_RTN_U32 : DS_1A1D_RET <0x27, "ds_min_rtn_u32", VGPR_32, "ds_min_u32">;
806defm DS_MAX_RTN_U32 : DS_1A1D_RET <0x28, "ds_max_rtn_u32", VGPR_32, "ds_max_u32">;
807defm DS_AND_RTN_B32 : DS_1A1D_RET <0x29, "ds_and_rtn_b32", VGPR_32, "ds_and_b32">;
808defm DS_OR_RTN_B32 : DS_1A1D_RET <0x2a, "ds_or_rtn_b32", VGPR_32, "ds_or_b32">;
809defm DS_XOR_RTN_B32 : DS_1A1D_RET <0x2b, "ds_xor_rtn_b32", VGPR_32, "ds_xor_b32">;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000810defm DS_MSKOR_RTN_B32 : DS_1A2D_RET <0x2c, "ds_mskor_rtn_b32", VGPR_32, "ds_mskor_b32">;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000811defm DS_WRXCHG_RTN_B32 : DS_1A1D_RET <0x2d, "ds_wrxchg_rtn_b32", VGPR_32>;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000812defm DS_WRXCHG2_RTN_B32 : DS_1A2D_RET <
813 0x2e, "ds_wrxchg2_rtn_b32", VReg_64, "", VGPR_32
814>;
815defm DS_WRXCHG2ST64_RTN_B32 : DS_1A2D_RET <
816 0x2f, "ds_wrxchg2st64_rtn_b32", VReg_64, "", VGPR_32
817>;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000818defm DS_CMPST_RTN_B32 : DS_1A2D_RET <0x30, "ds_cmpst_rtn_b32", VGPR_32, "ds_cmpst_b32">;
819defm DS_CMPST_RTN_F32 : DS_1A2D_RET <0x31, "ds_cmpst_rtn_f32", VGPR_32, "ds_cmpst_f32">;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000820defm DS_MIN_RTN_F32 : DS_1A2D_RET <0x32, "ds_min_rtn_f32", VGPR_32, "ds_min_f32">;
821defm DS_MAX_RTN_F32 : DS_1A2D_RET <0x33, "ds_max_rtn_f32", VGPR_32, "ds_max_f32">;
Changpeng Fang47efe1f2016-06-22 21:33:49 +0000822
823let Uses = [EXEC], mayLoad =0, mayStore = 0, isConvergent = 1 in {
Valery Pykhtin68853ab2016-07-08 15:12:46 +0000824defm DS_SWIZZLE_B32 : DS_1A_RET_ <dsop<0x35, 0x3d>, "ds_swizzle_b32", VGPR_32>;
Changpeng Fang47efe1f2016-06-22 21:33:49 +0000825}
826
Tom Stellardcf051f42015-03-09 18:49:45 +0000827let mayStore = 0 in {
828defm DS_READ_B32 : DS_1A_RET <0x36, "ds_read_b32", VGPR_32>;
829defm DS_READ2_B32 : DS_1A_Off8_RET <0x37, "ds_read2_b32", VReg_64>;
830defm DS_READ2ST64_B32 : DS_1A_Off8_RET <0x38, "ds_read2st64_b32", VReg_64>;
831defm DS_READ_I8 : DS_1A_RET <0x39, "ds_read_i8", VGPR_32>;
832defm DS_READ_U8 : DS_1A_RET <0x3a, "ds_read_u8", VGPR_32>;
833defm DS_READ_I16 : DS_1A_RET <0x3b, "ds_read_i16", VGPR_32>;
834defm DS_READ_U16 : DS_1A_RET <0x3c, "ds_read_u16", VGPR_32>;
835}
Tom Stellarddb4995a2015-03-09 16:03:45 +0000836defm DS_CONSUME : DS_0A_RET <0x3d, "ds_consume">;
837defm DS_APPEND : DS_0A_RET <0x3e, "ds_append">;
838defm DS_ORDERED_COUNT : DS_1A_RET_GDS <0x3f, "ds_ordered_count">;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000839defm DS_ADD_U64 : DS_1A1D_NORET <0x40, "ds_add_u64", VReg_64>;
840defm DS_SUB_U64 : DS_1A1D_NORET <0x41, "ds_sub_u64", VReg_64>;
841defm DS_RSUB_U64 : DS_1A1D_NORET <0x42, "ds_rsub_u64", VReg_64>;
842defm DS_INC_U64 : DS_1A1D_NORET <0x43, "ds_inc_u64", VReg_64>;
843defm DS_DEC_U64 : DS_1A1D_NORET <0x44, "ds_dec_u64", VReg_64>;
844defm DS_MIN_I64 : DS_1A1D_NORET <0x45, "ds_min_i64", VReg_64>;
845defm DS_MAX_I64 : DS_1A1D_NORET <0x46, "ds_max_i64", VReg_64>;
846defm DS_MIN_U64 : DS_1A1D_NORET <0x47, "ds_min_u64", VReg_64>;
847defm DS_MAX_U64 : DS_1A1D_NORET <0x48, "ds_max_u64", VReg_64>;
848defm DS_AND_B64 : DS_1A1D_NORET <0x49, "ds_and_b64", VReg_64>;
849defm DS_OR_B64 : DS_1A1D_NORET <0x4a, "ds_or_b64", VReg_64>;
850defm DS_XOR_B64 : DS_1A1D_NORET <0x4b, "ds_xor_b64", VReg_64>;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000851defm DS_MSKOR_B64 : DS_1A2D_NORET <0x4c, "ds_mskor_b64", VReg_64>;
Tom Stellardcf051f42015-03-09 18:49:45 +0000852let mayLoad = 0 in {
853defm DS_WRITE_B64 : DS_1A1D_NORET <0x4d, "ds_write_b64", VReg_64>;
Valery Pykhtine65b39e2016-07-05 15:15:28 +0000854defm DS_WRITE2_B64 : DS_1A2D_Off8_NORET <0x4E, "ds_write2_b64", VReg_64>;
855defm DS_WRITE2ST64_B64 : DS_1A2D_Off8_NORET <0x4f, "ds_write2st64_b64", VReg_64>;
Tom Stellardcf051f42015-03-09 18:49:45 +0000856}
Marek Olsak0c1f8812015-01-27 17:25:07 +0000857defm DS_CMPST_B64 : DS_1A2D_NORET <0x50, "ds_cmpst_b64", VReg_64>;
858defm DS_CMPST_F64 : DS_1A2D_NORET <0x51, "ds_cmpst_f64", VReg_64>;
859defm DS_MIN_F64 : DS_1A1D_NORET <0x52, "ds_min_f64", VReg_64>;
860defm DS_MAX_F64 : DS_1A1D_NORET <0x53, "ds_max_f64", VReg_64>;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000861
Marek Olsak0c1f8812015-01-27 17:25:07 +0000862defm DS_ADD_RTN_U64 : DS_1A1D_RET <0x60, "ds_add_rtn_u64", VReg_64, "ds_add_u64">;
863defm DS_SUB_RTN_U64 : DS_1A1D_RET <0x61, "ds_sub_rtn_u64", VReg_64, "ds_sub_u64">;
864defm DS_RSUB_RTN_U64 : DS_1A1D_RET <0x62, "ds_rsub_rtn_u64", VReg_64, "ds_rsub_u64">;
865defm DS_INC_RTN_U64 : DS_1A1D_RET <0x63, "ds_inc_rtn_u64", VReg_64, "ds_inc_u64">;
866defm DS_DEC_RTN_U64 : DS_1A1D_RET <0x64, "ds_dec_rtn_u64", VReg_64, "ds_dec_u64">;
867defm DS_MIN_RTN_I64 : DS_1A1D_RET <0x65, "ds_min_rtn_i64", VReg_64, "ds_min_i64">;
868defm DS_MAX_RTN_I64 : DS_1A1D_RET <0x66, "ds_max_rtn_i64", VReg_64, "ds_max_i64">;
869defm DS_MIN_RTN_U64 : DS_1A1D_RET <0x67, "ds_min_rtn_u64", VReg_64, "ds_min_u64">;
870defm DS_MAX_RTN_U64 : DS_1A1D_RET <0x68, "ds_max_rtn_u64", VReg_64, "ds_max_u64">;
871defm DS_AND_RTN_B64 : DS_1A1D_RET <0x69, "ds_and_rtn_b64", VReg_64, "ds_and_b64">;
872defm DS_OR_RTN_B64 : DS_1A1D_RET <0x6a, "ds_or_rtn_b64", VReg_64, "ds_or_b64">;
873defm DS_XOR_RTN_B64 : DS_1A1D_RET <0x6b, "ds_xor_rtn_b64", VReg_64, "ds_xor_b64">;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000874defm DS_MSKOR_RTN_B64 : DS_1A2D_RET <0x6c, "ds_mskor_rtn_b64", VReg_64, "ds_mskor_b64">;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000875defm DS_WRXCHG_RTN_B64 : DS_1A1D_RET <0x6d, "ds_wrxchg_rtn_b64", VReg_64, "ds_wrxchg_b64">;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000876defm DS_WRXCHG2_RTN_B64 : DS_1A2D_RET <0x6e, "ds_wrxchg2_rtn_b64", VReg_128, "ds_wrxchg2_b64", VReg_64>;
877defm DS_WRXCHG2ST64_RTN_B64 : DS_1A2D_RET <0x6f, "ds_wrxchg2st64_rtn_b64", VReg_128, "ds_wrxchg2st64_b64", VReg_64>;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000878defm DS_CMPST_RTN_B64 : DS_1A2D_RET <0x70, "ds_cmpst_rtn_b64", VReg_64, "ds_cmpst_b64">;
879defm DS_CMPST_RTN_F64 : DS_1A2D_RET <0x71, "ds_cmpst_rtn_f64", VReg_64, "ds_cmpst_f64">;
880defm DS_MIN_RTN_F64 : DS_1A1D_RET <0x72, "ds_min_rtn_f64", VReg_64, "ds_min_f64">;
881defm DS_MAX_RTN_F64 : DS_1A1D_RET <0x73, "ds_max_rtn_f64", VReg_64, "ds_max_f64">;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000882
Tom Stellardcf051f42015-03-09 18:49:45 +0000883let mayStore = 0 in {
884defm DS_READ_B64 : DS_1A_RET <0x76, "ds_read_b64", VReg_64>;
885defm DS_READ2_B64 : DS_1A_Off8_RET <0x77, "ds_read2_b64", VReg_128>;
886defm DS_READ2ST64_B64 : DS_1A_Off8_RET <0x78, "ds_read2st64_b64", VReg_128>;
887}
Tom Stellarddb4995a2015-03-09 16:03:45 +0000888
889defm DS_ADD_SRC2_U32 : DS_1A <0x80, "ds_add_src2_u32">;
890defm DS_SUB_SRC2_U32 : DS_1A <0x81, "ds_sub_src2_u32">;
891defm DS_RSUB_SRC2_U32 : DS_1A <0x82, "ds_rsub_src2_u32">;
892defm DS_INC_SRC2_U32 : DS_1A <0x83, "ds_inc_src2_u32">;
893defm DS_DEC_SRC2_U32 : DS_1A <0x84, "ds_dec_src2_u32">;
894defm DS_MIN_SRC2_I32 : DS_1A <0x85, "ds_min_src2_i32">;
895defm DS_MAX_SRC2_I32 : DS_1A <0x86, "ds_max_src2_i32">;
896defm DS_MIN_SRC2_U32 : DS_1A <0x87, "ds_min_src2_u32">;
897defm DS_MAX_SRC2_U32 : DS_1A <0x88, "ds_max_src2_u32">;
898defm DS_AND_SRC2_B32 : DS_1A <0x89, "ds_and_src_b32">;
899defm DS_OR_SRC2_B32 : DS_1A <0x8a, "ds_or_src2_b32">;
900defm DS_XOR_SRC2_B32 : DS_1A <0x8b, "ds_xor_src2_b32">;
Valery Pykhtinaf8b1bd2016-07-07 14:23:38 +0000901defm DS_WRITE_SRC2_B32 : DS_1A_Off8_NORET <0x8d, "ds_write_src2_b32">;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000902
903defm DS_MIN_SRC2_F32 : DS_1A <0x92, "ds_min_src2_f32">;
904defm DS_MAX_SRC2_F32 : DS_1A <0x93, "ds_max_src2_f32">;
905
906defm DS_ADD_SRC2_U64 : DS_1A <0xc0, "ds_add_src2_u64">;
907defm DS_SUB_SRC2_U64 : DS_1A <0xc1, "ds_sub_src2_u64">;
908defm DS_RSUB_SRC2_U64 : DS_1A <0xc2, "ds_rsub_src2_u64">;
909defm DS_INC_SRC2_U64 : DS_1A <0xc3, "ds_inc_src2_u64">;
910defm DS_DEC_SRC2_U64 : DS_1A <0xc4, "ds_dec_src2_u64">;
911defm DS_MIN_SRC2_I64 : DS_1A <0xc5, "ds_min_src2_i64">;
912defm DS_MAX_SRC2_I64 : DS_1A <0xc6, "ds_max_src2_i64">;
913defm DS_MIN_SRC2_U64 : DS_1A <0xc7, "ds_min_src2_u64">;
914defm DS_MAX_SRC2_U64 : DS_1A <0xc8, "ds_max_src2_u64">;
915defm DS_AND_SRC2_B64 : DS_1A <0xc9, "ds_and_src2_b64">;
916defm DS_OR_SRC2_B64 : DS_1A <0xca, "ds_or_src2_b64">;
917defm DS_XOR_SRC2_B64 : DS_1A <0xcb, "ds_xor_src2_b64">;
Valery Pykhtinaf8b1bd2016-07-07 14:23:38 +0000918defm DS_WRITE_SRC2_B64 : DS_1A_Off8_NORET <0xcd, "ds_write_src2_b64">;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000919
920defm DS_MIN_SRC2_F64 : DS_1A <0xd2, "ds_min_src2_f64">;
921defm DS_MAX_SRC2_F64 : DS_1A <0xd3, "ds_max_src2_f64">;
922
Tom Stellard8d6d4492014-04-22 16:33:57 +0000923//===----------------------------------------------------------------------===//
924// MUBUF Instructions
925//===----------------------------------------------------------------------===//
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000926
Tom Stellardaec94b32015-02-27 14:59:46 +0000927defm BUFFER_LOAD_FORMAT_X : MUBUF_Load_Helper <
928 mubuf<0x00>, "buffer_load_format_x", VGPR_32
929>;
930defm BUFFER_LOAD_FORMAT_XY : MUBUF_Load_Helper <
931 mubuf<0x01>, "buffer_load_format_xy", VReg_64
932>;
933defm BUFFER_LOAD_FORMAT_XYZ : MUBUF_Load_Helper <
934 mubuf<0x02>, "buffer_load_format_xyz", VReg_96
935>;
936defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <
937 mubuf<0x03>, "buffer_load_format_xyzw", VReg_128
938>;
Nicolai Haehnleb48275f2016-04-19 21:58:33 +0000939defm BUFFER_STORE_FORMAT_X : MUBUF_Store_Helper <
940 mubuf<0x04>, "buffer_store_format_x", VGPR_32
941>;
942defm BUFFER_STORE_FORMAT_XY : MUBUF_Store_Helper <
943 mubuf<0x05>, "buffer_store_format_xy", VReg_64
944>;
945defm BUFFER_STORE_FORMAT_XYZ : MUBUF_Store_Helper <
946 mubuf<0x06>, "buffer_store_format_xyz", VReg_96
947>;
948defm BUFFER_STORE_FORMAT_XYZW : MUBUF_Store_Helper <
949 mubuf<0x07>, "buffer_store_format_xyzw", VReg_128
950>;
Tom Stellard7c1838d2014-07-02 20:53:56 +0000951defm BUFFER_LOAD_UBYTE : MUBUF_Load_Helper <
Tom Stellard17a0ec542016-07-04 20:41:48 +0000952 mubuf<0x08, 0x10>, "buffer_load_ubyte", VGPR_32, i32, mubuf_az_extloadi8
Tom Stellard7c1838d2014-07-02 20:53:56 +0000953>;
954defm BUFFER_LOAD_SBYTE : MUBUF_Load_Helper <
Tom Stellard17a0ec542016-07-04 20:41:48 +0000955 mubuf<0x09, 0x11>, "buffer_load_sbyte", VGPR_32, i32, mubuf_sextloadi8
Tom Stellard7c1838d2014-07-02 20:53:56 +0000956>;
957defm BUFFER_LOAD_USHORT : MUBUF_Load_Helper <
Tom Stellard17a0ec542016-07-04 20:41:48 +0000958 mubuf<0x0a, 0x12>, "buffer_load_ushort", VGPR_32, i32, mubuf_az_extloadi16
Tom Stellard7c1838d2014-07-02 20:53:56 +0000959>;
960defm BUFFER_LOAD_SSHORT : MUBUF_Load_Helper <
Tom Stellard17a0ec542016-07-04 20:41:48 +0000961 mubuf<0x0b, 0x13>, "buffer_load_sshort", VGPR_32, i32, mubuf_sextloadi16
Tom Stellard7c1838d2014-07-02 20:53:56 +0000962>;
963defm BUFFER_LOAD_DWORD : MUBUF_Load_Helper <
Tom Stellarda6f24c62015-12-15 20:55:55 +0000964 mubuf<0x0c, 0x14>, "buffer_load_dword", VGPR_32, i32, mubuf_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000965>;
966defm BUFFER_LOAD_DWORDX2 : MUBUF_Load_Helper <
Tom Stellarda6f24c62015-12-15 20:55:55 +0000967 mubuf<0x0d, 0x15>, "buffer_load_dwordx2", VReg_64, v2i32, mubuf_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000968>;
969defm BUFFER_LOAD_DWORDX4 : MUBUF_Load_Helper <
Tom Stellarda6f24c62015-12-15 20:55:55 +0000970 mubuf<0x0e, 0x17>, "buffer_load_dwordx4", VReg_128, v4i32, mubuf_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000971>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000972
Tom Stellardb02094e2014-07-21 15:45:01 +0000973defm BUFFER_STORE_BYTE : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000974 mubuf<0x18>, "buffer_store_byte", VGPR_32, i32, truncstorei8_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000975>;
976
Tom Stellardb02094e2014-07-21 15:45:01 +0000977defm BUFFER_STORE_SHORT : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000978 mubuf<0x1a>, "buffer_store_short", VGPR_32, i32, truncstorei16_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000979>;
Tom Stellard754f80f2013-04-05 23:31:51 +0000980
Tom Stellardb02094e2014-07-21 15:45:01 +0000981defm BUFFER_STORE_DWORD : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000982 mubuf<0x1c>, "buffer_store_dword", VGPR_32, i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000983>;
984
Tom Stellardb02094e2014-07-21 15:45:01 +0000985defm BUFFER_STORE_DWORDX2 : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000986 mubuf<0x1d>, "buffer_store_dwordx2", VReg_64, v2i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000987>;
Tom Stellard556d9aa2013-06-03 17:39:37 +0000988
Tom Stellardb02094e2014-07-21 15:45:01 +0000989defm BUFFER_STORE_DWORDX4 : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000990 mubuf<0x1e, 0x1f>, "buffer_store_dwordx4", VReg_128, v4i32, global_store
Tom Stellard556d9aa2013-06-03 17:39:37 +0000991>;
Marek Olsakee98b112015-01-27 17:24:58 +0000992
Aaron Watry81144372014-10-17 23:33:03 +0000993defm BUFFER_ATOMIC_SWAP : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000994 mubuf<0x30, 0x40>, "buffer_atomic_swap", VGPR_32, i32, atomic_swap_global
Aaron Watry81144372014-10-17 23:33:03 +0000995>;
Nicolai Haehnlead636382016-03-18 16:24:31 +0000996defm BUFFER_ATOMIC_CMPSWAP : MUBUF_Atomic <
997 mubuf<0x31, 0x41>, "buffer_atomic_cmpswap", VReg_64, v2i32, null_frag
998>;
Tom Stellard7980fc82014-09-25 18:30:26 +0000999defm BUFFER_ATOMIC_ADD : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001000 mubuf<0x32, 0x42>, "buffer_atomic_add", VGPR_32, i32, atomic_add_global
Tom Stellard7980fc82014-09-25 18:30:26 +00001001>;
Aaron Watry328f1ba2014-10-17 23:32:52 +00001002defm BUFFER_ATOMIC_SUB : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001003 mubuf<0x33, 0x43>, "buffer_atomic_sub", VGPR_32, i32, atomic_sub_global
Aaron Watry328f1ba2014-10-17 23:32:52 +00001004>;
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001005//def BUFFER_ATOMIC_RSUB : MUBUF_ <mubuf<0x34>, "buffer_atomic_rsub", []>; // isn't on CI & VI
Aaron Watry58c99922014-10-17 23:32:57 +00001006defm BUFFER_ATOMIC_SMIN : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001007 mubuf<0x35, 0x44>, "buffer_atomic_smin", VGPR_32, i32, atomic_min_global
Aaron Watry58c99922014-10-17 23:32:57 +00001008>;
1009defm BUFFER_ATOMIC_UMIN : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001010 mubuf<0x36, 0x45>, "buffer_atomic_umin", VGPR_32, i32, atomic_umin_global
Aaron Watry58c99922014-10-17 23:32:57 +00001011>;
Aaron Watry29f295d2014-10-17 23:32:56 +00001012defm BUFFER_ATOMIC_SMAX : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001013 mubuf<0x37, 0x46>, "buffer_atomic_smax", VGPR_32, i32, atomic_max_global
Aaron Watry29f295d2014-10-17 23:32:56 +00001014>;
1015defm BUFFER_ATOMIC_UMAX : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001016 mubuf<0x38, 0x47>, "buffer_atomic_umax", VGPR_32, i32, atomic_umax_global
Aaron Watry29f295d2014-10-17 23:32:56 +00001017>;
Aaron Watry62127802014-10-17 23:32:54 +00001018defm BUFFER_ATOMIC_AND : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001019 mubuf<0x39, 0x48>, "buffer_atomic_and", VGPR_32, i32, atomic_and_global
Aaron Watry62127802014-10-17 23:32:54 +00001020>;
Aaron Watry8a911e62014-10-17 23:32:59 +00001021defm BUFFER_ATOMIC_OR : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001022 mubuf<0x3a, 0x49>, "buffer_atomic_or", VGPR_32, i32, atomic_or_global
Aaron Watry8a911e62014-10-17 23:32:59 +00001023>;
Aaron Watryd672ee22014-10-17 23:33:01 +00001024defm BUFFER_ATOMIC_XOR : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001025 mubuf<0x3b, 0x4a>, "buffer_atomic_xor", VGPR_32, i32, atomic_xor_global
Aaron Watryd672ee22014-10-17 23:33:01 +00001026>;
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +00001027defm BUFFER_ATOMIC_INC : MUBUF_Atomic <
1028 mubuf<0x3c, 0x4b>, "buffer_atomic_inc", VGPR_32, i32, atomic_inc_global
1029>;
1030defm BUFFER_ATOMIC_DEC : MUBUF_Atomic <
1031 mubuf<0x3d, 0x4c>, "buffer_atomic_dec", VGPR_32, i32, atomic_dec_global
1032>;
1033
Matt Arsenault64fa2f42016-04-12 14:05:11 +00001034//def BUFFER_ATOMIC_FCMPSWAP : MUBUF_Atomic <mubuf<0x3e>, "buffer_atomic_fcmpswap", []>; // isn't on VI
1035//def BUFFER_ATOMIC_FMIN : MUBUF_Atomic <mubuf<0x3f>, "buffer_atomic_fmin", []>; // isn't on VI
1036//def BUFFER_ATOMIC_FMAX : MUBUF_Atomic <mubuf<0x40>, "buffer_atomic_fmax", []>; // isn't on VI
1037defm BUFFER_ATOMIC_SWAP_X2 : MUBUF_Atomic <
1038 mubuf<0x50, 0x60>, "buffer_atomic_swap_x2", VReg_64, i64, atomic_swap_global
1039>;
Tom Stellard354a43c2016-04-01 18:27:37 +00001040defm BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_Atomic <
1041 mubuf<0x51, 0x61>, "buffer_atomic_cmpswap_x2", VReg_128, v2i64, null_frag
1042>;
Matt Arsenault64fa2f42016-04-12 14:05:11 +00001043defm BUFFER_ATOMIC_ADD_X2 : MUBUF_Atomic <
1044 mubuf<0x52, 0x62>, "buffer_atomic_add_x2", VReg_64, i64, atomic_add_global
1045>;
1046defm BUFFER_ATOMIC_SUB_X2 : MUBUF_Atomic <
1047 mubuf<0x53, 0x63>, "buffer_atomic_sub_x2", VReg_64, i64, atomic_sub_global
1048>;
1049//defm BUFFER_ATOMIC_RSUB_X2 : MUBUF_Atomic <mubuf<0x54>, "buffer_atomic_rsub_x2", []>; // isn't on CI & VI
1050defm BUFFER_ATOMIC_SMIN_X2 : MUBUF_Atomic <
1051 mubuf<0x55, 0x64>, "buffer_atomic_smin_x2", VReg_64, i64, atomic_min_global
1052>;
1053defm BUFFER_ATOMIC_UMIN_X2 : MUBUF_Atomic <
1054 mubuf<0x56, 0x65>, "buffer_atomic_umin_x2", VReg_64, i64, atomic_umin_global
1055>;
1056defm BUFFER_ATOMIC_SMAX_X2 : MUBUF_Atomic <
1057 mubuf<0x57, 0x66>, "buffer_atomic_smax_x2", VReg_64, i64, atomic_max_global
1058>;
1059defm BUFFER_ATOMIC_UMAX_X2 : MUBUF_Atomic <
1060 mubuf<0x58, 0x67>, "buffer_atomic_umax_x2", VReg_64, i64, atomic_umax_global
1061>;
1062defm BUFFER_ATOMIC_AND_X2 : MUBUF_Atomic <
1063 mubuf<0x59, 0x68>, "buffer_atomic_and_x2", VReg_64, i64, atomic_and_global
1064>;
1065defm BUFFER_ATOMIC_OR_X2 : MUBUF_Atomic <
1066 mubuf<0x5a, 0x69>, "buffer_atomic_or_x2", VReg_64, i64, atomic_or_global
1067>;
1068defm BUFFER_ATOMIC_XOR_X2 : MUBUF_Atomic <
1069 mubuf<0x5b, 0x6a>, "buffer_atomic_xor_x2", VReg_64, i64, atomic_xor_global
1070>;
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +00001071defm BUFFER_ATOMIC_INC_X2 : MUBUF_Atomic <
1072 mubuf<0x5c, 0x6b>, "buffer_atomic_inc_x2", VReg_64, i64, atomic_inc_global
1073>;
1074defm BUFFER_ATOMIC_DEC_X2 : MUBUF_Atomic <
1075 mubuf<0x5d, 0x6c>, "buffer_atomic_dec_x2", VReg_64, i64, atomic_dec_global
1076>;
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001077//def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <mubuf<0x5e>, "buffer_atomic_fcmpswap_x2", []>; // isn't on VI
1078//def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <mubuf<0x5f>, "buffer_atomic_fmin_x2", []>; // isn't on VI
1079//def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <mubuf<0x60>, "buffer_atomic_fmax_x2", []>; // isn't on VI
Matt Arsenaultd6adfb42015-09-24 19:52:21 +00001080
Tom Stellarde1818af2016-02-18 03:42:32 +00001081let SubtargetPredicate = isSI, DisableVIDecoder = 1 in {
Matt Arsenaultd6adfb42015-09-24 19:52:21 +00001082defm BUFFER_WBINVL1_SC : MUBUF_Invalidate <mubuf<0x70>, "buffer_wbinvl1_sc", int_amdgcn_buffer_wbinvl1_sc>; // isn't on CI & VI
1083}
1084
1085defm BUFFER_WBINVL1 : MUBUF_Invalidate <mubuf<0x71, 0x3e>, "buffer_wbinvl1", int_amdgcn_buffer_wbinvl1>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001086
Tom Stellard8d6d4492014-04-22 16:33:57 +00001087//===----------------------------------------------------------------------===//
1088// MTBUF Instructions
1089//===----------------------------------------------------------------------===//
1090
Tom Stellard326d6ec2014-11-05 14:50:53 +00001091//def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "tbuffer_load_format_x", []>;
1092//def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "tbuffer_load_format_xy", []>;
1093//def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "tbuffer_load_format_xyz", []>;
1094defm TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "tbuffer_load_format_xyzw", VReg_128>;
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001095defm TBUFFER_STORE_FORMAT_X : MTBUF_Store_Helper <0x00000004, "tbuffer_store_format_x", VGPR_32>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001096defm TBUFFER_STORE_FORMAT_XY : MTBUF_Store_Helper <0x00000005, "tbuffer_store_format_xy", VReg_64>;
1097defm TBUFFER_STORE_FORMAT_XYZ : MTBUF_Store_Helper <0x00000006, "tbuffer_store_format_xyz", VReg_128>;
1098defm TBUFFER_STORE_FORMAT_XYZW : MTBUF_Store_Helper <0x00000007, "tbuffer_store_format_xyzw", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001099
Tom Stellard8d6d4492014-04-22 16:33:57 +00001100//===----------------------------------------------------------------------===//
1101// MIMG Instructions
1102//===----------------------------------------------------------------------===//
Tom Stellard89093802013-02-07 19:39:40 +00001103
Tom Stellard326d6ec2014-11-05 14:50:53 +00001104defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "image_load">;
1105defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "image_load_mip">;
1106//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"image_load_pck", 0x00000002>;
1107//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"image_load_pck_sgn", 0x00000003>;
1108//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"image_load_mip_pck", 0x00000004>;
1109//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"image_load_mip_pck_sgn", 0x00000005>;
Nicolai Haehnlef2c64db2016-02-18 16:44:18 +00001110defm IMAGE_STORE : MIMG_Store <0x00000008, "image_store">;
1111defm IMAGE_STORE_MIP : MIMG_Store <0x00000009, "image_store_mip">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001112//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"image_store_pck", 0x0000000a>;
1113//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"image_store_mip_pck", 0x0000000b>;
1114defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "image_get_resinfo">;
Nikolay Haustov5bf46ac12016-03-04 10:39:50 +00001115defm IMAGE_ATOMIC_SWAP : MIMG_Atomic <mimg<0x0f, 0x10>, "image_atomic_swap">;
1116defm IMAGE_ATOMIC_CMPSWAP : MIMG_Atomic <mimg<0x10, 0x11>, "image_atomic_cmpswap", VReg_64>;
1117defm IMAGE_ATOMIC_ADD : MIMG_Atomic <mimg<0x11, 0x12>, "image_atomic_add">;
1118defm IMAGE_ATOMIC_SUB : MIMG_Atomic <mimg<0x12, 0x13>, "image_atomic_sub">;
1119//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"image_atomic_rsub", 0x00000013>; -- not on VI
1120defm IMAGE_ATOMIC_SMIN : MIMG_Atomic <mimg<0x14>, "image_atomic_smin">;
1121defm IMAGE_ATOMIC_UMIN : MIMG_Atomic <mimg<0x15>, "image_atomic_umin">;
1122defm IMAGE_ATOMIC_SMAX : MIMG_Atomic <mimg<0x16>, "image_atomic_smax">;
1123defm IMAGE_ATOMIC_UMAX : MIMG_Atomic <mimg<0x17>, "image_atomic_umax">;
1124defm IMAGE_ATOMIC_AND : MIMG_Atomic <mimg<0x18>, "image_atomic_and">;
1125defm IMAGE_ATOMIC_OR : MIMG_Atomic <mimg<0x19>, "image_atomic_or">;
1126defm IMAGE_ATOMIC_XOR : MIMG_Atomic <mimg<0x1a>, "image_atomic_xor">;
1127defm IMAGE_ATOMIC_INC : MIMG_Atomic <mimg<0x1b>, "image_atomic_inc">;
1128defm IMAGE_ATOMIC_DEC : MIMG_Atomic <mimg<0x1c>, "image_atomic_dec">;
1129//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"image_atomic_fcmpswap", 0x0000001d>; -- not on VI
1130//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"image_atomic_fmin", 0x0000001e>; -- not on VI
1131//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"image_atomic_fmax", 0x0000001f>; -- not on VI
Michel Danzer494391b2015-02-06 02:51:20 +00001132defm IMAGE_SAMPLE : MIMG_Sampler_WQM <0x00000020, "image_sample">;
1133defm IMAGE_SAMPLE_CL : MIMG_Sampler_WQM <0x00000021, "image_sample_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001134defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "image_sample_d">;
1135defm IMAGE_SAMPLE_D_CL : MIMG_Sampler <0x00000023, "image_sample_d_cl">;
1136defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "image_sample_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001137defm IMAGE_SAMPLE_B : MIMG_Sampler_WQM <0x00000025, "image_sample_b">;
1138defm IMAGE_SAMPLE_B_CL : MIMG_Sampler_WQM <0x00000026, "image_sample_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001139defm IMAGE_SAMPLE_LZ : MIMG_Sampler <0x00000027, "image_sample_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001140defm IMAGE_SAMPLE_C : MIMG_Sampler_WQM <0x00000028, "image_sample_c">;
1141defm IMAGE_SAMPLE_C_CL : MIMG_Sampler_WQM <0x00000029, "image_sample_c_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001142defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "image_sample_c_d">;
1143defm IMAGE_SAMPLE_C_D_CL : MIMG_Sampler <0x0000002b, "image_sample_c_d_cl">;
1144defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "image_sample_c_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001145defm IMAGE_SAMPLE_C_B : MIMG_Sampler_WQM <0x0000002d, "image_sample_c_b">;
1146defm IMAGE_SAMPLE_C_B_CL : MIMG_Sampler_WQM <0x0000002e, "image_sample_c_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001147defm IMAGE_SAMPLE_C_LZ : MIMG_Sampler <0x0000002f, "image_sample_c_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001148defm IMAGE_SAMPLE_O : MIMG_Sampler_WQM <0x00000030, "image_sample_o">;
1149defm IMAGE_SAMPLE_CL_O : MIMG_Sampler_WQM <0x00000031, "image_sample_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001150defm IMAGE_SAMPLE_D_O : MIMG_Sampler <0x00000032, "image_sample_d_o">;
1151defm IMAGE_SAMPLE_D_CL_O : MIMG_Sampler <0x00000033, "image_sample_d_cl_o">;
1152defm IMAGE_SAMPLE_L_O : MIMG_Sampler <0x00000034, "image_sample_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001153defm IMAGE_SAMPLE_B_O : MIMG_Sampler_WQM <0x00000035, "image_sample_b_o">;
1154defm IMAGE_SAMPLE_B_CL_O : MIMG_Sampler_WQM <0x00000036, "image_sample_b_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001155defm IMAGE_SAMPLE_LZ_O : MIMG_Sampler <0x00000037, "image_sample_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001156defm IMAGE_SAMPLE_C_O : MIMG_Sampler_WQM <0x00000038, "image_sample_c_o">;
1157defm IMAGE_SAMPLE_C_CL_O : MIMG_Sampler_WQM <0x00000039, "image_sample_c_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001158defm IMAGE_SAMPLE_C_D_O : MIMG_Sampler <0x0000003a, "image_sample_c_d_o">;
1159defm IMAGE_SAMPLE_C_D_CL_O : MIMG_Sampler <0x0000003b, "image_sample_c_d_cl_o">;
1160defm IMAGE_SAMPLE_C_L_O : MIMG_Sampler <0x0000003c, "image_sample_c_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001161defm IMAGE_SAMPLE_C_B_O : MIMG_Sampler_WQM <0x0000003d, "image_sample_c_b_o">;
1162defm IMAGE_SAMPLE_C_B_CL_O : MIMG_Sampler_WQM <0x0000003e, "image_sample_c_b_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001163defm IMAGE_SAMPLE_C_LZ_O : MIMG_Sampler <0x0000003f, "image_sample_c_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001164defm IMAGE_GATHER4 : MIMG_Gather_WQM <0x00000040, "image_gather4">;
1165defm IMAGE_GATHER4_CL : MIMG_Gather_WQM <0x00000041, "image_gather4_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001166defm IMAGE_GATHER4_L : MIMG_Gather <0x00000044, "image_gather4_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001167defm IMAGE_GATHER4_B : MIMG_Gather_WQM <0x00000045, "image_gather4_b">;
1168defm IMAGE_GATHER4_B_CL : MIMG_Gather_WQM <0x00000046, "image_gather4_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001169defm IMAGE_GATHER4_LZ : MIMG_Gather <0x00000047, "image_gather4_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001170defm IMAGE_GATHER4_C : MIMG_Gather_WQM <0x00000048, "image_gather4_c">;
1171defm IMAGE_GATHER4_C_CL : MIMG_Gather_WQM <0x00000049, "image_gather4_c_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001172defm IMAGE_GATHER4_C_L : MIMG_Gather <0x0000004c, "image_gather4_c_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001173defm IMAGE_GATHER4_C_B : MIMG_Gather_WQM <0x0000004d, "image_gather4_c_b">;
1174defm IMAGE_GATHER4_C_B_CL : MIMG_Gather_WQM <0x0000004e, "image_gather4_c_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001175defm IMAGE_GATHER4_C_LZ : MIMG_Gather <0x0000004f, "image_gather4_c_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001176defm IMAGE_GATHER4_O : MIMG_Gather_WQM <0x00000050, "image_gather4_o">;
1177defm IMAGE_GATHER4_CL_O : MIMG_Gather_WQM <0x00000051, "image_gather4_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001178defm IMAGE_GATHER4_L_O : MIMG_Gather <0x00000054, "image_gather4_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001179defm IMAGE_GATHER4_B_O : MIMG_Gather_WQM <0x00000055, "image_gather4_b_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001180defm IMAGE_GATHER4_B_CL_O : MIMG_Gather <0x00000056, "image_gather4_b_cl_o">;
1181defm IMAGE_GATHER4_LZ_O : MIMG_Gather <0x00000057, "image_gather4_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001182defm IMAGE_GATHER4_C_O : MIMG_Gather_WQM <0x00000058, "image_gather4_c_o">;
1183defm IMAGE_GATHER4_C_CL_O : MIMG_Gather_WQM <0x00000059, "image_gather4_c_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001184defm IMAGE_GATHER4_C_L_O : MIMG_Gather <0x0000005c, "image_gather4_c_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001185defm IMAGE_GATHER4_C_B_O : MIMG_Gather_WQM <0x0000005d, "image_gather4_c_b_o">;
1186defm IMAGE_GATHER4_C_B_CL_O : MIMG_Gather_WQM <0x0000005e, "image_gather4_c_b_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001187defm IMAGE_GATHER4_C_LZ_O : MIMG_Gather <0x0000005f, "image_gather4_c_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001188defm IMAGE_GET_LOD : MIMG_Sampler_WQM <0x00000060, "image_get_lod">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001189defm IMAGE_SAMPLE_CD : MIMG_Sampler <0x00000068, "image_sample_cd">;
1190defm IMAGE_SAMPLE_CD_CL : MIMG_Sampler <0x00000069, "image_sample_cd_cl">;
1191defm IMAGE_SAMPLE_C_CD : MIMG_Sampler <0x0000006a, "image_sample_c_cd">;
1192defm IMAGE_SAMPLE_C_CD_CL : MIMG_Sampler <0x0000006b, "image_sample_c_cd_cl">;
1193defm IMAGE_SAMPLE_CD_O : MIMG_Sampler <0x0000006c, "image_sample_cd_o">;
1194defm IMAGE_SAMPLE_CD_CL_O : MIMG_Sampler <0x0000006d, "image_sample_cd_cl_o">;
1195defm IMAGE_SAMPLE_C_CD_O : MIMG_Sampler <0x0000006e, "image_sample_c_cd_o">;
1196defm IMAGE_SAMPLE_C_CD_CL_O : MIMG_Sampler <0x0000006f, "image_sample_c_cd_cl_o">;
1197//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"image_rsrc256", 0x0000007e>;
1198//def IMAGE_SAMPLER : MIMG_NoPattern_ <"image_sampler", 0x0000007f>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001199
Tom Stellard8d6d4492014-04-22 16:33:57 +00001200//===----------------------------------------------------------------------===//
1201// VOP1 Instructions
1202//===----------------------------------------------------------------------===//
1203
Tom Stellard88e0b252015-10-06 15:57:53 +00001204let vdst = 0, src0 = 0, VOPAsmPrefer32Bit = 1 in {
1205defm V_NOP : VOP1Inst <vop1<0x0>, "v_nop", VOP_NONE>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001206}
Christian Konig76edd4f2013-02-26 17:52:29 +00001207
Matthias Braune1a67412015-04-24 00:25:50 +00001208let isMoveImm = 1, isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001209defm V_MOV_B32 : VOP1Inst <vop1<0x1>, "v_mov_b32", VOP_I32_I32>;
Matt Arsenaultf2733702014-07-30 03:18:57 +00001210} // End isMoveImm = 1
Christian Konig76edd4f2013-02-26 17:52:29 +00001211
Tom Stellardfbe435d2014-03-17 17:03:51 +00001212let Uses = [EXEC] in {
1213
Tom Stellardae38f302015-01-14 01:13:19 +00001214// FIXME: Specify SchedRW for READFIRSTLANE_B32
1215
Tom Stellardfbe435d2014-03-17 17:03:51 +00001216def V_READFIRSTLANE_B32 : VOP1 <
1217 0x00000002,
1218 (outs SReg_32:$vdst),
Valery Pykhtine23b6de2016-04-07 13:41:51 +00001219 (ins VS_32:$src0),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001220 "v_readfirstlane_b32 $vdst, $src0",
Tom Stellardfbe435d2014-03-17 17:03:51 +00001221 []
Matt Arsenault42345422016-05-11 00:32:31 +00001222> {
1223 let isConvergent = 1;
1224}
Tom Stellardfbe435d2014-03-17 17:03:51 +00001225
1226}
1227
Tom Stellardae38f302015-01-14 01:13:19 +00001228let SchedRW = [WriteQuarterRate32] in {
1229
Tom Stellard326d6ec2014-11-05 14:50:53 +00001230defm V_CVT_I32_F64 : VOP1Inst <vop1<0x3>, "v_cvt_i32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001231 VOP_I32_F64, fp_to_sint
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001232>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001233defm V_CVT_F64_I32 : VOP1Inst <vop1<0x4>, "v_cvt_f64_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001234 VOP_F64_I32, sint_to_fp
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001235>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001236defm V_CVT_F32_I32 : VOP1Inst <vop1<0x5>, "v_cvt_f32_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001237 VOP_F32_I32, sint_to_fp
Tom Stellard75aadc22012-12-11 21:25:42 +00001238>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001239defm V_CVT_F32_U32 : VOP1Inst <vop1<0x6>, "v_cvt_f32_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001240 VOP_F32_I32, uint_to_fp
Tom Stellardc932d732013-05-06 23:02:07 +00001241>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001242defm V_CVT_U32_F32 : VOP1Inst <vop1<0x7>, "v_cvt_u32_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001243 VOP_I32_F32, fp_to_uint
Tom Stellard73c31d52013-08-14 22:21:57 +00001244>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001245defm V_CVT_I32_F32 : VOP1Inst <vop1<0x8>, "v_cvt_i32_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001246 VOP_I32_F32, fp_to_sint
Tom Stellard75aadc22012-12-11 21:25:42 +00001247>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001248defm V_CVT_F16_F32 : VOP1Inst <vop1<0xa>, "v_cvt_f16_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001249 VOP_I32_F32, fp_to_f16
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001250>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001251defm V_CVT_F32_F16 : VOP1Inst <vop1<0xb>, "v_cvt_f32_f16",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001252 VOP_F32_I32, f16_to_fp
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001253>;
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +00001254defm V_CVT_RPI_I32_F32 : VOP1Inst <vop1<0xc>, "v_cvt_rpi_i32_f32",
1255 VOP_I32_F32, cvt_rpi_i32_f32>;
1256defm V_CVT_FLR_I32_F32 : VOP1Inst <vop1<0xd>, "v_cvt_flr_i32_f32",
1257 VOP_I32_F32, cvt_flr_i32_f32>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001258defm V_CVT_OFF_F32_I4 : VOP1Inst <vop1<0x0e>, "v_cvt_off_f32_i4", VOP_F32_I32>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001259defm V_CVT_F32_F64 : VOP1Inst <vop1<0xf>, "v_cvt_f32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001260 VOP_F32_F64, fround
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001261>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001262defm V_CVT_F64_F32 : VOP1Inst <vop1<0x10>, "v_cvt_f64_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001263 VOP_F64_F32, fextend
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001264>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001265defm V_CVT_F32_UBYTE0 : VOP1Inst <vop1<0x11>, "v_cvt_f32_ubyte0",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001266 VOP_F32_I32, AMDGPUcvt_f32_ubyte0
Matt Arsenault364a6742014-06-11 17:50:44 +00001267>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001268defm V_CVT_F32_UBYTE1 : VOP1Inst <vop1<0x12>, "v_cvt_f32_ubyte1",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001269 VOP_F32_I32, AMDGPUcvt_f32_ubyte1
Matt Arsenault364a6742014-06-11 17:50:44 +00001270>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001271defm V_CVT_F32_UBYTE2 : VOP1Inst <vop1<0x13>, "v_cvt_f32_ubyte2",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001272 VOP_F32_I32, AMDGPUcvt_f32_ubyte2
Matt Arsenault364a6742014-06-11 17:50:44 +00001273>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001274defm V_CVT_F32_UBYTE3 : VOP1Inst <vop1<0x14>, "v_cvt_f32_ubyte3",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001275 VOP_F32_I32, AMDGPUcvt_f32_ubyte3
Matt Arsenault364a6742014-06-11 17:50:44 +00001276>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001277defm V_CVT_U32_F64 : VOP1Inst <vop1<0x15>, "v_cvt_u32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001278 VOP_I32_F64, fp_to_uint
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001279>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001280defm V_CVT_F64_U32 : VOP1Inst <vop1<0x16>, "v_cvt_f64_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001281 VOP_F64_I32, uint_to_fp
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001282>;
Tom Stellardae38f302015-01-14 01:13:19 +00001283
Matt Arsenault382d9452016-01-26 04:49:22 +00001284} // End SchedRW = [WriteQuarterRate32]
Tom Stellardae38f302015-01-14 01:13:19 +00001285
Marek Olsak5df00d62014-12-07 12:18:57 +00001286defm V_FRACT_F32 : VOP1Inst <vop1<0x20, 0x1b>, "v_fract_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001287 VOP_F32_F32, AMDGPUfract
Tom Stellard75aadc22012-12-11 21:25:42 +00001288>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001289defm V_TRUNC_F32 : VOP1Inst <vop1<0x21, 0x1c>, "v_trunc_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001290 VOP_F32_F32, ftrunc
Tom Stellard9b3d2532013-05-06 23:02:00 +00001291>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001292defm V_CEIL_F32 : VOP1Inst <vop1<0x22, 0x1d>, "v_ceil_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001293 VOP_F32_F32, fceil
Michel Danzerc3ea4042013-02-22 11:22:49 +00001294>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001295defm V_RNDNE_F32 : VOP1Inst <vop1<0x23, 0x1e>, "v_rndne_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001296 VOP_F32_F32, frint
Tom Stellard75aadc22012-12-11 21:25:42 +00001297>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001298defm V_FLOOR_F32 : VOP1Inst <vop1<0x24, 0x1f>, "v_floor_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001299 VOP_F32_F32, ffloor
Tom Stellard75aadc22012-12-11 21:25:42 +00001300>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001301defm V_EXP_F32 : VOP1Inst <vop1<0x25, 0x20>, "v_exp_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001302 VOP_F32_F32, fexp2
Tom Stellard75aadc22012-12-11 21:25:42 +00001303>;
Tom Stellardae38f302015-01-14 01:13:19 +00001304
1305let SchedRW = [WriteQuarterRate32] in {
1306
Marek Olsak5df00d62014-12-07 12:18:57 +00001307defm V_LOG_F32 : VOP1Inst <vop1<0x27, 0x21>, "v_log_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001308 VOP_F32_F32, flog2
Michel Danzer349cabe2013-02-07 14:55:16 +00001309>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001310defm V_RCP_F32 : VOP1Inst <vop1<0x2a, 0x22>, "v_rcp_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001311 VOP_F32_F32, AMDGPUrcp
Tom Stellard75aadc22012-12-11 21:25:42 +00001312>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001313defm V_RCP_IFLAG_F32 : VOP1Inst <vop1<0x2b, 0x23>, "v_rcp_iflag_f32",
1314 VOP_F32_F32
Matt Arsenault257d48d2014-06-24 22:13:39 +00001315>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001316defm V_RSQ_F32 : VOP1Inst <vop1<0x2e, 0x24>, "v_rsq_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001317 VOP_F32_F32, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001318>;
Tom Stellardae38f302015-01-14 01:13:19 +00001319
Matt Arsenault382d9452016-01-26 04:49:22 +00001320} // End SchedRW = [WriteQuarterRate32]
Tom Stellardae38f302015-01-14 01:13:19 +00001321
1322let SchedRW = [WriteDouble] in {
1323
Marek Olsak5df00d62014-12-07 12:18:57 +00001324defm V_RCP_F64 : VOP1Inst <vop1<0x2f, 0x25>, "v_rcp_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001325 VOP_F64_F64, AMDGPUrcp
Tom Stellard7512c082013-07-12 18:14:56 +00001326>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001327defm V_RSQ_F64 : VOP1Inst <vop1<0x31, 0x26>, "v_rsq_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001328 VOP_F64_F64, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001329>;
Tom Stellardae38f302015-01-14 01:13:19 +00001330
Matt Arsenault382d9452016-01-26 04:49:22 +00001331} // End SchedRW = [WriteDouble];
Tom Stellardae38f302015-01-14 01:13:19 +00001332
Marek Olsak5df00d62014-12-07 12:18:57 +00001333defm V_SQRT_F32 : VOP1Inst <vop1<0x33, 0x27>, "v_sqrt_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001334 VOP_F32_F32, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001335>;
Tom Stellardae38f302015-01-14 01:13:19 +00001336
1337let SchedRW = [WriteDouble] in {
1338
Marek Olsak5df00d62014-12-07 12:18:57 +00001339defm V_SQRT_F64 : VOP1Inst <vop1<0x34, 0x28>, "v_sqrt_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001340 VOP_F64_F64, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001341>;
Tom Stellardae38f302015-01-14 01:13:19 +00001342
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001343} // End SchedRW = [WriteDouble]
1344
1345let SchedRW = [WriteQuarterRate32] in {
Tom Stellardae38f302015-01-14 01:13:19 +00001346
Marek Olsak5df00d62014-12-07 12:18:57 +00001347defm V_SIN_F32 : VOP1Inst <vop1<0x35, 0x29>, "v_sin_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001348 VOP_F32_F32, AMDGPUsin
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001349>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001350defm V_COS_F32 : VOP1Inst <vop1<0x36, 0x2a>, "v_cos_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001351 VOP_F32_F32, AMDGPUcos
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001352>;
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001353
1354} // End SchedRW = [WriteQuarterRate32]
1355
Marek Olsak5df00d62014-12-07 12:18:57 +00001356defm V_NOT_B32 : VOP1Inst <vop1<0x37, 0x2b>, "v_not_b32", VOP_I32_I32>;
1357defm V_BFREV_B32 : VOP1Inst <vop1<0x38, 0x2c>, "v_bfrev_b32", VOP_I32_I32>;
1358defm V_FFBH_U32 : VOP1Inst <vop1<0x39, 0x2d>, "v_ffbh_u32", VOP_I32_I32>;
1359defm V_FFBL_B32 : VOP1Inst <vop1<0x3a, 0x2e>, "v_ffbl_b32", VOP_I32_I32>;
1360defm V_FFBH_I32 : VOP1Inst <vop1<0x3b, 0x2f>, "v_ffbh_i32", VOP_I32_I32>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001361defm V_FREXP_EXP_I32_F64 : VOP1Inst <vop1<0x3c,0x30>, "v_frexp_exp_i32_f64",
Matt Arsenault2fe4fbc2016-03-30 22:28:52 +00001362 VOP_I32_F64, int_amdgcn_frexp_exp
Tom Stellardc34c37a2015-02-18 16:08:15 +00001363>;
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001364
1365let SchedRW = [WriteDoubleAdd] in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001366defm V_FREXP_MANT_F64 : VOP1Inst <vop1<0x3d, 0x31>, "v_frexp_mant_f64",
Matt Arsenaultb96b5732016-03-21 16:11:05 +00001367 VOP_F64_F64, int_amdgcn_frexp_mant
Marek Olsak5df00d62014-12-07 12:18:57 +00001368>;
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001369
1370defm V_FRACT_F64 : VOP1Inst <vop1<0x3e, 0x32>, "v_fract_f64",
Matt Arsenault74015162016-05-28 00:19:52 +00001371 VOP_F64_F64, AMDGPUfract
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001372>;
1373} // End SchedRW = [WriteDoubleAdd]
1374
1375
Tom Stellardc34c37a2015-02-18 16:08:15 +00001376defm V_FREXP_EXP_I32_F32 : VOP1Inst <vop1<0x3f, 0x33>, "v_frexp_exp_i32_f32",
Matt Arsenault2fe4fbc2016-03-30 22:28:52 +00001377 VOP_I32_F32, int_amdgcn_frexp_exp
Tom Stellardc34c37a2015-02-18 16:08:15 +00001378>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001379defm V_FREXP_MANT_F32 : VOP1Inst <vop1<0x40, 0x34>, "v_frexp_mant_f32",
Matt Arsenaultb96b5732016-03-21 16:11:05 +00001380 VOP_F32_F32, int_amdgcn_frexp_mant
Marek Olsak5df00d62014-12-07 12:18:57 +00001381>;
Tom Stellard88e0b252015-10-06 15:57:53 +00001382let vdst = 0, src0 = 0, VOPAsmPrefer32Bit = 1 in {
Sam Kolton3025e7f2016-04-26 13:33:56 +00001383defm V_CLREXCP : VOP1Inst <vop1<0x41,0x35>, "v_clrexcp", VOP_NO_EXT<VOP_NONE>>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001384}
Matt Arsenaultfc0ad422015-10-07 17:46:32 +00001385
1386let Uses = [M0, EXEC] in {
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001387// v_movreld_b32 is a special case because the destination output
1388 // register is really a source. It isn't actually read (but may be
1389 // written), and is only to provide the base register to start
1390 // indexing from. Tablegen seems to not let you define an implicit
1391 // virtual register output for the super register being written into,
1392 // so this must have an implicit def of the register added to it.
1393defm V_MOVRELD_B32 : VOP1Inst <vop1<0x42, 0x36>, "v_movreld_b32", VOP_MOVRELD>;
1394defm V_MOVRELS_B32 : VOP1Inst <vop1<0x43, 0x37>, "v_movrels_b32", VOP_I32_VI32_NO_EXT>;
Sam Kolton3025e7f2016-04-26 13:33:56 +00001395defm V_MOVRELSD_B32 : VOP1Inst <vop1<0x44, 0x38>, "v_movrelsd_b32", VOP_NO_EXT<VOP_I32_I32>>;
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001396
Matt Arsenaultfc0ad422015-10-07 17:46:32 +00001397} // End Uses = [M0, EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +00001398
Marek Olsak5df00d62014-12-07 12:18:57 +00001399// These instruction only exist on SI and CI
1400let SubtargetPredicate = isSICI in {
1401
Tom Stellardae38f302015-01-14 01:13:19 +00001402let SchedRW = [WriteQuarterRate32] in {
1403
Tom Stellard4b3e7552015-04-23 19:33:52 +00001404defm V_MOV_FED_B32 : VOP1InstSI <vop1<0x9>, "v_mov_fed_b32", VOP_I32_I32>;
Matt Arsenaultce56a0e2016-02-13 01:19:56 +00001405defm V_LOG_CLAMP_F32 : VOP1InstSI <vop1<0x26>, "v_log_clamp_f32",
1406 VOP_F32_F32, int_amdgcn_log_clamp>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001407defm V_RCP_CLAMP_F32 : VOP1InstSI <vop1<0x28>, "v_rcp_clamp_f32", VOP_F32_F32>;
Matt Arsenault32fc5272016-07-26 16:45:45 +00001408defm V_RCP_LEGACY_F32 : VOP1InstSI <vop1<0x29>, "v_rcp_legacy_f32",
1409 VOP_F32_F32, AMDGPUrcp_legacy>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001410defm V_RSQ_CLAMP_F32 : VOP1InstSI <vop1<0x2c>, "v_rsq_clamp_f32",
Matt Arsenault79963e82016-02-13 01:03:00 +00001411 VOP_F32_F32, AMDGPUrsq_clamp
Marek Olsak5df00d62014-12-07 12:18:57 +00001412>;
1413defm V_RSQ_LEGACY_F32 : VOP1InstSI <vop1<0x2d>, "v_rsq_legacy_f32",
1414 VOP_F32_F32, AMDGPUrsq_legacy
1415>;
Tom Stellardae38f302015-01-14 01:13:19 +00001416
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001417} // End SchedRW = [WriteQuarterRate32]
Tom Stellardae38f302015-01-14 01:13:19 +00001418
1419let SchedRW = [WriteDouble] in {
1420
Marek Olsak5df00d62014-12-07 12:18:57 +00001421defm V_RCP_CLAMP_F64 : VOP1InstSI <vop1<0x30>, "v_rcp_clamp_f64", VOP_F64_F64>;
1422defm V_RSQ_CLAMP_F64 : VOP1InstSI <vop1<0x32>, "v_rsq_clamp_f64",
Matt Arsenault79963e82016-02-13 01:03:00 +00001423 VOP_F64_F64, AMDGPUrsq_clamp
Marek Olsak5df00d62014-12-07 12:18:57 +00001424>;
1425
Tom Stellardae38f302015-01-14 01:13:19 +00001426} // End SchedRW = [WriteDouble]
1427
Marek Olsak5df00d62014-12-07 12:18:57 +00001428} // End SubtargetPredicate = isSICI
Tom Stellard8d6d4492014-04-22 16:33:57 +00001429
1430//===----------------------------------------------------------------------===//
1431// VINTRP Instructions
1432//===----------------------------------------------------------------------===//
1433
Matt Arsenault80f766a2015-09-10 01:23:28 +00001434let Uses = [M0, EXEC] in {
Tom Stellard2a9d9472015-05-12 15:00:46 +00001435
Tom Stellardae38f302015-01-14 01:13:19 +00001436// FIXME: Specify SchedRW for VINTRP insturctions.
Tom Stellardec87f842015-05-25 16:15:54 +00001437
1438multiclass V_INTERP_P1_F32_m : VINTRP_m <
1439 0x00000000,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001440 (outs VGPR_32:$dst),
Tom Stellard2a9d9472015-05-12 15:00:46 +00001441 (ins VGPR_32:$i, i32imm:$attr_chan, i32imm:$attr),
1442 "v_interp_p1_f32 $dst, $i, $attr_chan, $attr, [m0]",
1443 [(set f32:$dst, (AMDGPUinterp_p1 i32:$i, (i32 imm:$attr_chan),
Tom Stellardec87f842015-05-25 16:15:54 +00001444 (i32 imm:$attr)))]
1445>;
1446
1447let OtherPredicates = [has32BankLDS] in {
1448
1449defm V_INTERP_P1_F32 : V_INTERP_P1_F32_m;
1450
1451} // End OtherPredicates = [has32BankLDS]
1452
Tom Stellarde1818af2016-02-18 03:42:32 +00001453let OtherPredicates = [has16BankLDS], Constraints = "@earlyclobber $dst", isAsmParserOnly=1 in {
Tom Stellardec87f842015-05-25 16:15:54 +00001454
1455defm V_INTERP_P1_F32_16bank : V_INTERP_P1_F32_m;
1456
Tom Stellarde1818af2016-02-18 03:42:32 +00001457} // End OtherPredicates = [has32BankLDS], Constraints = "@earlyclobber $dst", isAsmParserOnly=1
Tom Stellard75aadc22012-12-11 21:25:42 +00001458
Tom Stellard50828162015-05-25 16:15:56 +00001459let DisableEncoding = "$src0", Constraints = "$src0 = $dst" in {
1460
Marek Olsak5df00d62014-12-07 12:18:57 +00001461defm V_INTERP_P2_F32 : VINTRP_m <
Tom Stellardc70cf902015-05-25 16:15:50 +00001462 0x00000001,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001463 (outs VGPR_32:$dst),
Tom Stellard2a9d9472015-05-12 15:00:46 +00001464 (ins VGPR_32:$src0, VGPR_32:$j, i32imm:$attr_chan, i32imm:$attr),
1465 "v_interp_p2_f32 $dst, [$src0], $j, $attr_chan, $attr, [m0]",
1466 [(set f32:$dst, (AMDGPUinterp_p2 f32:$src0, i32:$j, (i32 imm:$attr_chan),
Tom Stellard50828162015-05-25 16:15:56 +00001467 (i32 imm:$attr)))]>;
1468
1469} // End DisableEncoding = "$src0", Constraints = "$src0 = $dst"
Tom Stellard75aadc22012-12-11 21:25:42 +00001470
Marek Olsak5df00d62014-12-07 12:18:57 +00001471defm V_INTERP_MOV_F32 : VINTRP_m <
Tom Stellardc70cf902015-05-25 16:15:50 +00001472 0x00000002,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001473 (outs VGPR_32:$dst),
Tom Stellard2a9d9472015-05-12 15:00:46 +00001474 (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr),
1475 "v_interp_mov_f32 $dst, $src0, $attr_chan, $attr, [m0]",
1476 [(set f32:$dst, (AMDGPUinterp_mov (i32 imm:$src0), (i32 imm:$attr_chan),
1477 (i32 imm:$attr)))]>;
1478
Matt Arsenault80f766a2015-09-10 01:23:28 +00001479} // End Uses = [M0, EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +00001480
Tom Stellard8d6d4492014-04-22 16:33:57 +00001481//===----------------------------------------------------------------------===//
1482// VOP2 Instructions
1483//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001484
Artem Tamazov13548772016-06-06 15:23:43 +00001485defm V_CNDMASK_B32 : VOP2eInst <vop2<0x0, 0x0>, "v_cndmask_b32",
1486 VOP2e_I32_I32_I32_I1
1487>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001488
1489let isCommutable = 1 in {
1490defm V_ADD_F32 : VOP2Inst <vop2<0x3, 0x1>, "v_add_f32",
1491 VOP_F32_F32_F32, fadd
1492>;
1493
1494defm V_SUB_F32 : VOP2Inst <vop2<0x4, 0x2>, "v_sub_f32", VOP_F32_F32_F32, fsub>;
1495defm V_SUBREV_F32 : VOP2Inst <vop2<0x5, 0x3>, "v_subrev_f32",
1496 VOP_F32_F32_F32, null_frag, "v_sub_f32"
1497>;
1498} // End isCommutable = 1
1499
1500let isCommutable = 1 in {
1501
1502defm V_MUL_LEGACY_F32 : VOP2Inst <vop2<0x7, 0x4>, "v_mul_legacy_f32",
Matt Arsenault32fc5272016-07-26 16:45:45 +00001503 VOP_F32_F32_F32, AMDGPUfmul_legacy
Marek Olsak5df00d62014-12-07 12:18:57 +00001504>;
1505
1506defm V_MUL_F32 : VOP2Inst <vop2<0x8, 0x5>, "v_mul_f32",
1507 VOP_F32_F32_F32, fmul
1508>;
1509
1510defm V_MUL_I32_I24 : VOP2Inst <vop2<0x9, 0x6>, "v_mul_i32_i24",
1511 VOP_I32_I32_I32, AMDGPUmul_i24
1512>;
Tom Stellard894b9882015-02-18 16:08:14 +00001513
1514defm V_MUL_HI_I32_I24 : VOP2Inst <vop2<0xa,0x7>, "v_mul_hi_i32_i24",
1515 VOP_I32_I32_I32
1516>;
1517
Marek Olsak5df00d62014-12-07 12:18:57 +00001518defm V_MUL_U32_U24 : VOP2Inst <vop2<0xb, 0x8>, "v_mul_u32_u24",
1519 VOP_I32_I32_I32, AMDGPUmul_u24
1520>;
Tom Stellard894b9882015-02-18 16:08:14 +00001521
1522defm V_MUL_HI_U32_U24 : VOP2Inst <vop2<0xc,0x9>, "v_mul_hi_u32_u24",
1523 VOP_I32_I32_I32
1524>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001525
1526defm V_MIN_F32 : VOP2Inst <vop2<0xf, 0xa>, "v_min_f32", VOP_F32_F32_F32,
1527 fminnum>;
1528defm V_MAX_F32 : VOP2Inst <vop2<0x10, 0xb>, "v_max_f32", VOP_F32_F32_F32,
1529 fmaxnum>;
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001530defm V_MIN_I32 : VOP2Inst <vop2<0x11, 0xc>, "v_min_i32", VOP_I32_I32_I32>;
1531defm V_MAX_I32 : VOP2Inst <vop2<0x12, 0xd>, "v_max_i32", VOP_I32_I32_I32>;
1532defm V_MIN_U32 : VOP2Inst <vop2<0x13, 0xe>, "v_min_u32", VOP_I32_I32_I32>;
1533defm V_MAX_U32 : VOP2Inst <vop2<0x14, 0xf>, "v_max_u32", VOP_I32_I32_I32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001534
Marek Olsak5df00d62014-12-07 12:18:57 +00001535defm V_LSHRREV_B32 : VOP2Inst <
1536 vop2<0x16, 0x10>, "v_lshrrev_b32", VOP_I32_I32_I32, null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001537 "v_lshr_b32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001538>;
1539
Marek Olsak5df00d62014-12-07 12:18:57 +00001540defm V_ASHRREV_I32 : VOP2Inst <
1541 vop2<0x18, 0x11>, "v_ashrrev_i32", VOP_I32_I32_I32, null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001542 "v_ashr_i32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001543>;
1544
Marek Olsak5df00d62014-12-07 12:18:57 +00001545defm V_LSHLREV_B32 : VOP2Inst <
1546 vop2<0x1a, 0x12>, "v_lshlrev_b32", VOP_I32_I32_I32, null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001547 "v_lshl_b32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001548>;
1549
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001550defm V_AND_B32 : VOP2Inst <vop2<0x1b, 0x13>, "v_and_b32", VOP_I32_I32_I32>;
1551defm V_OR_B32 : VOP2Inst <vop2<0x1c, 0x14>, "v_or_b32", VOP_I32_I32_I32>;
1552defm V_XOR_B32 : VOP2Inst <vop2<0x1d, 0x15>, "v_xor_b32", VOP_I32_I32_I32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001553
Tom Stellardcc4c8712016-02-16 18:14:56 +00001554let Constraints = "$vdst = $src2", DisableEncoding="$src2",
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001555 isConvertibleToThreeAddress = 1 in {
1556defm V_MAC_F32 : VOP2Inst <vop2<0x1f, 0x16>, "v_mac_f32", VOP_MAC>;
1557}
Marek Olsak5df00d62014-12-07 12:18:57 +00001558} // End isCommutable = 1
1559
Nikolay Haustov65607812016-03-11 09:27:25 +00001560defm V_MADMK_F32 : VOP2MADK <vop2<0x20, 0x17>, "v_madmk_f32", VOP_MADMK>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001561
1562let isCommutable = 1 in {
Nikolay Haustov65607812016-03-11 09:27:25 +00001563defm V_MADAK_F32 : VOP2MADK <vop2<0x21, 0x18>, "v_madak_f32", VOP_MADAK>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001564} // End isCommutable = 1
1565
Matt Arsenault86d336e2015-09-08 21:15:00 +00001566let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001567// No patterns so that the scalar instructions are always selected.
1568// The scalar versions will be replaced with vector when needed later.
1569
1570// V_ADD_I32, V_SUB_I32, and V_SUBREV_I32 where renamed to *_U32 in VI,
1571// but the VI instructions behave the same as the SI versions.
1572defm V_ADD_I32 : VOP2bInst <vop2<0x25, 0x19>, "v_add_i32",
Matt Arsenaulte4d0c142015-08-29 07:16:50 +00001573 VOP2b_I32_I1_I32_I32
Marek Olsak5df00d62014-12-07 12:18:57 +00001574>;
Matt Arsenaulte4d0c142015-08-29 07:16:50 +00001575defm V_SUB_I32 : VOP2bInst <vop2<0x26, 0x1a>, "v_sub_i32", VOP2b_I32_I1_I32_I32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001576
1577defm V_SUBREV_I32 : VOP2bInst <vop2<0x27, 0x1b>, "v_subrev_i32",
Matt Arsenaulte4d0c142015-08-29 07:16:50 +00001578 VOP2b_I32_I1_I32_I32, null_frag, "v_sub_i32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001579>;
1580
Marek Olsak5df00d62014-12-07 12:18:57 +00001581defm V_ADDC_U32 : VOP2bInst <vop2<0x28, 0x1c>, "v_addc_u32",
Matt Arsenault86d336e2015-09-08 21:15:00 +00001582 VOP2b_I32_I1_I32_I32_I1
Marek Olsak5df00d62014-12-07 12:18:57 +00001583>;
1584defm V_SUBB_U32 : VOP2bInst <vop2<0x29, 0x1d>, "v_subb_u32",
Matt Arsenault86d336e2015-09-08 21:15:00 +00001585 VOP2b_I32_I1_I32_I32_I1
Marek Olsak5df00d62014-12-07 12:18:57 +00001586>;
1587defm V_SUBBREV_U32 : VOP2bInst <vop2<0x2a, 0x1e>, "v_subbrev_u32",
Matt Arsenault86d336e2015-09-08 21:15:00 +00001588 VOP2b_I32_I1_I32_I32_I1, null_frag, "v_subb_u32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001589>;
1590
Matt Arsenault86d336e2015-09-08 21:15:00 +00001591} // End isCommutable = 1
Marek Olsak5df00d62014-12-07 12:18:57 +00001592
Matt Arsenault529cf252016-06-23 01:26:16 +00001593// These are special and do not read the exec mask.
1594let isConvergent = 1, Uses = []<Register> in {
Matt Arsenault42345422016-05-11 00:32:31 +00001595
Marek Olsak15e4a592015-01-15 18:42:55 +00001596defm V_READLANE_B32 : VOP2SI_3VI_m <
1597 vop3 <0x001, 0x289>,
1598 "v_readlane_b32",
Tom Stellardc149dc02013-11-27 21:23:35 +00001599 (outs SReg_32:$vdst),
Valery Pykhtine23b6de2016-04-07 13:41:51 +00001600 (ins VS_32:$src0, SCSrc_32:$src1),
Marek Olsak9b8f32e2015-02-18 22:12:45 +00001601 "v_readlane_b32 $vdst, $src0, $src1"
Tom Stellardc149dc02013-11-27 21:23:35 +00001602>;
1603
Marek Olsak15e4a592015-01-15 18:42:55 +00001604defm V_WRITELANE_B32 : VOP2SI_3VI_m <
1605 vop3 <0x002, 0x28a>,
1606 "v_writelane_b32",
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001607 (outs VGPR_32:$vdst),
Marek Olsak9b8f32e2015-02-18 22:12:45 +00001608 (ins SReg_32:$src0, SCSrc_32:$src1),
1609 "v_writelane_b32 $vdst, $src0, $src1"
Tom Stellardc149dc02013-11-27 21:23:35 +00001610>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001611
Matt Arsenault42345422016-05-11 00:32:31 +00001612} // End isConvergent = 1
1613
Marek Olsak15e4a592015-01-15 18:42:55 +00001614// These instructions only exist on SI and CI
1615let SubtargetPredicate = isSICI in {
1616
Tom Stellard85656ca2015-08-07 15:34:30 +00001617let isCommutable = 1 in {
1618defm V_MAC_LEGACY_F32 : VOP2InstSI <vop2<0x6>, "v_mac_legacy_f32",
1619 VOP_F32_F32_F32
1620>;
1621} // End isCommutable = 1
1622
Marek Olsak191507e2015-02-03 17:38:12 +00001623defm V_MIN_LEGACY_F32 : VOP2InstSI <vop2<0xd>, "v_min_legacy_f32",
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00001624 VOP_F32_F32_F32, AMDGPUfmin_legacy
Tom Stellard75aadc22012-12-11 21:25:42 +00001625>;
Marek Olsak191507e2015-02-03 17:38:12 +00001626defm V_MAX_LEGACY_F32 : VOP2InstSI <vop2<0xe>, "v_max_legacy_f32",
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00001627 VOP_F32_F32_F32, AMDGPUfmax_legacy
Tom Stellard75aadc22012-12-11 21:25:42 +00001628>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001629
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +00001630let isCommutable = 1 in {
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001631defm V_LSHR_B32 : VOP2InstSI <vop2<0x15>, "v_lshr_b32", VOP_I32_I32_I32>;
1632defm V_ASHR_I32 : VOP2InstSI <vop2<0x17>, "v_ashr_i32", VOP_I32_I32_I32>;
1633defm V_LSHL_B32 : VOP2InstSI <vop2<0x19>, "v_lshl_b32", VOP_I32_I32_I32>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001634} // End isCommutable = 1
Marek Olsakf0b130a2015-01-15 18:43:06 +00001635} // End let SubtargetPredicate = SICI
Christian Konig76edd4f2013-02-26 17:52:29 +00001636
Marek Olsak63a7b082015-03-24 13:40:21 +00001637defm V_BFM_B32 : VOP2_VI3_Inst <vop23<0x1e, 0x293>, "v_bfm_b32",
1638 VOP_I32_I32_I32
Marek Olsakf0b130a2015-01-15 18:43:06 +00001639>;
1640defm V_BCNT_U32_B32 : VOP2_VI3_Inst <vop23<0x22, 0x28b>, "v_bcnt_u32_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001641 VOP_I32_I32_I32
1642>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001643defm V_MBCNT_LO_U32_B32 : VOP2_VI3_Inst <vop23<0x23, 0x28c>, "v_mbcnt_lo_u32_b32",
Tom Stellard43f52df2015-12-15 17:02:52 +00001644 VOP_I32_I32_I32, int_amdgcn_mbcnt_lo
Tom Stellardb4a313a2014-08-01 00:32:39 +00001645>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001646defm V_MBCNT_HI_U32_B32 : VOP2_VI3_Inst <vop23<0x24, 0x28d>, "v_mbcnt_hi_u32_b32",
Tom Stellard43f52df2015-12-15 17:02:52 +00001647 VOP_I32_I32_I32, int_amdgcn_mbcnt_hi
Marek Olsakf0b130a2015-01-15 18:43:06 +00001648>;
1649defm V_LDEXP_F32 : VOP2_VI3_Inst <vop23<0x2b, 0x288>, "v_ldexp_f32",
Matt Arsenault2e7cc482014-08-15 17:30:25 +00001650 VOP_F32_F32_I32, AMDGPUldexp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001651>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001652
Marek Olsak11057ee2015-02-03 17:38:01 +00001653defm V_CVT_PKACCUM_U8_F32 : VOP2_VI3_Inst <vop23<0x2c, 0x1f0>, "v_cvt_pkaccum_u8_f32",
1654 VOP_I32_F32_I32>; // TODO: set "Uses = dst"
1655
1656defm V_CVT_PKNORM_I16_F32 : VOP2_VI3_Inst <vop23<0x2d, 0x294>, "v_cvt_pknorm_i16_f32",
1657 VOP_I32_F32_F32
Tom Stellard75aadc22012-12-11 21:25:42 +00001658>;
Marek Olsak11057ee2015-02-03 17:38:01 +00001659defm V_CVT_PKNORM_U16_F32 : VOP2_VI3_Inst <vop23<0x2e, 0x295>, "v_cvt_pknorm_u16_f32",
1660 VOP_I32_F32_F32
1661>;
1662defm V_CVT_PKRTZ_F16_F32 : VOP2_VI3_Inst <vop23<0x2f, 0x296>, "v_cvt_pkrtz_f16_f32",
1663 VOP_I32_F32_F32, int_SI_packf16
1664>;
1665defm V_CVT_PK_U16_U32 : VOP2_VI3_Inst <vop23<0x30, 0x297>, "v_cvt_pk_u16_u32",
1666 VOP_I32_I32_I32
1667>;
1668defm V_CVT_PK_I16_I32 : VOP2_VI3_Inst <vop23<0x31, 0x298>, "v_cvt_pk_i16_i32",
1669 VOP_I32_I32_I32
1670>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001671
1672//===----------------------------------------------------------------------===//
1673// VOP3 Instructions
1674//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001675
Matt Arsenault95e48662014-11-13 19:26:47 +00001676let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001677defm V_MAD_LEGACY_F32 : VOP3Inst <vop3<0x140, 0x1c0>, "v_mad_legacy_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001678 VOP_F32_F32_F32_F32
Matt Arsenaultf37abc72014-05-22 17:45:20 +00001679>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001680
Marek Olsak5df00d62014-12-07 12:18:57 +00001681defm V_MAD_F32 : VOP3Inst <vop3<0x141, 0x1c1>, "v_mad_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001682 VOP_F32_F32_F32_F32, fmad
Tom Stellard52639482013-07-23 01:48:49 +00001683>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001684
Marek Olsak5df00d62014-12-07 12:18:57 +00001685defm V_MAD_I32_I24 : VOP3Inst <vop3<0x142, 0x1c2>, "v_mad_i32_i24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001686 VOP_I32_I32_I32_I32, AMDGPUmad_i24
1687>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001688defm V_MAD_U32_U24 : VOP3Inst <vop3<0x143, 0x1c3>, "v_mad_u32_u24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001689 VOP_I32_I32_I32_I32, AMDGPUmad_u24
Tom Stellard52639482013-07-23 01:48:49 +00001690>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001691} // End isCommutable = 1
Tom Stellard75aadc22012-12-11 21:25:42 +00001692
Marek Olsak5df00d62014-12-07 12:18:57 +00001693defm V_CUBEID_F32 : VOP3Inst <vop3<0x144, 0x1c4>, "v_cubeid_f32",
Matt Arsenault051d6f92016-01-26 04:29:56 +00001694 VOP_F32_F32_F32_F32, int_amdgcn_cubeid
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001695>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001696defm V_CUBESC_F32 : VOP3Inst <vop3<0x145, 0x1c5>, "v_cubesc_f32",
Matt Arsenault051d6f92016-01-26 04:29:56 +00001697 VOP_F32_F32_F32_F32, int_amdgcn_cubesc
Tom Stellardb4a313a2014-08-01 00:32:39 +00001698>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001699defm V_CUBETC_F32 : VOP3Inst <vop3<0x146, 0x1c6>, "v_cubetc_f32",
Matt Arsenault051d6f92016-01-26 04:29:56 +00001700 VOP_F32_F32_F32_F32, int_amdgcn_cubetc
Tom Stellardb4a313a2014-08-01 00:32:39 +00001701>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001702defm V_CUBEMA_F32 : VOP3Inst <vop3<0x147, 0x1c7>, "v_cubema_f32",
Matt Arsenault051d6f92016-01-26 04:29:56 +00001703 VOP_F32_F32_F32_F32, int_amdgcn_cubema
Tom Stellardb4a313a2014-08-01 00:32:39 +00001704>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001705
Marek Olsak5df00d62014-12-07 12:18:57 +00001706defm V_BFE_U32 : VOP3Inst <vop3<0x148, 0x1c8>, "v_bfe_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001707 VOP_I32_I32_I32_I32, AMDGPUbfe_u32
1708>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001709defm V_BFE_I32 : VOP3Inst <vop3<0x149, 0x1c9>, "v_bfe_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001710 VOP_I32_I32_I32_I32, AMDGPUbfe_i32
1711>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001712
1713defm V_BFI_B32 : VOP3Inst <vop3<0x14a, 0x1ca>, "v_bfi_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001714 VOP_I32_I32_I32_I32, AMDGPUbfi
1715>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001716
1717let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001718defm V_FMA_F32 : VOP3Inst <vop3<0x14b, 0x1cb>, "v_fma_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001719 VOP_F32_F32_F32_F32, fma
1720>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001721defm V_FMA_F64 : VOP3Inst <vop3<0x14c, 0x1cc>, "v_fma_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001722 VOP_F64_F64_F64_F64, fma
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001723>;
Wei Ding5b2636a2016-07-12 18:02:14 +00001724
1725defm V_LERP_U8 : VOP3Inst <vop3<0x14d, 0x1cd>, "v_lerp_u8",
1726 VOP_I32_I32_I32_I32, int_amdgcn_lerp
1727>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001728} // End isCommutable = 1
1729
Tom Stellard326d6ec2014-11-05 14:50:53 +00001730//def V_LERP_U8 : VOP3_U8 <0x0000014d, "v_lerp_u8", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001731defm V_ALIGNBIT_B32 : VOP3Inst <vop3<0x14e, 0x1ce>, "v_alignbit_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001732 VOP_I32_I32_I32_I32
1733>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001734defm V_ALIGNBYTE_B32 : VOP3Inst <vop3<0x14f, 0x1cf>, "v_alignbyte_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001735 VOP_I32_I32_I32_I32
1736>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001737
Marek Olsak794ff832015-01-27 17:25:15 +00001738defm V_MIN3_F32 : VOP3Inst <vop3<0x151, 0x1d0>, "v_min3_f32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001739 VOP_F32_F32_F32_F32, AMDGPUfmin3>;
1740
Marek Olsak794ff832015-01-27 17:25:15 +00001741defm V_MIN3_I32 : VOP3Inst <vop3<0x152, 0x1d1>, "v_min3_i32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001742 VOP_I32_I32_I32_I32, AMDGPUsmin3
1743>;
Marek Olsak794ff832015-01-27 17:25:15 +00001744defm V_MIN3_U32 : VOP3Inst <vop3<0x153, 0x1d2>, "v_min3_u32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001745 VOP_I32_I32_I32_I32, AMDGPUumin3
1746>;
Marek Olsak794ff832015-01-27 17:25:15 +00001747defm V_MAX3_F32 : VOP3Inst <vop3<0x154, 0x1d3>, "v_max3_f32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001748 VOP_F32_F32_F32_F32, AMDGPUfmax3
1749>;
Marek Olsak794ff832015-01-27 17:25:15 +00001750defm V_MAX3_I32 : VOP3Inst <vop3<0x155, 0x1d4>, "v_max3_i32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001751 VOP_I32_I32_I32_I32, AMDGPUsmax3
1752>;
Marek Olsak794ff832015-01-27 17:25:15 +00001753defm V_MAX3_U32 : VOP3Inst <vop3<0x156, 0x1d5>, "v_max3_u32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001754 VOP_I32_I32_I32_I32, AMDGPUumax3
1755>;
Marek Olsak794ff832015-01-27 17:25:15 +00001756defm V_MED3_F32 : VOP3Inst <vop3<0x157, 0x1d6>, "v_med3_f32",
Matt Arsenaultf639c322016-01-28 20:53:42 +00001757 VOP_F32_F32_F32_F32, AMDGPUfmed3
Marek Olsak794ff832015-01-27 17:25:15 +00001758>;
1759defm V_MED3_I32 : VOP3Inst <vop3<0x158, 0x1d7>, "v_med3_i32",
Matt Arsenaultf639c322016-01-28 20:53:42 +00001760 VOP_I32_I32_I32_I32, AMDGPUsmed3
Marek Olsak794ff832015-01-27 17:25:15 +00001761>;
1762defm V_MED3_U32 : VOP3Inst <vop3<0x159, 0x1d8>, "v_med3_u32",
Matt Arsenaultf639c322016-01-28 20:53:42 +00001763 VOP_I32_I32_I32_I32, AMDGPUumed3
Marek Olsak794ff832015-01-27 17:25:15 +00001764>;
1765
Tom Stellard326d6ec2014-11-05 14:50:53 +00001766//def V_SAD_U8 : VOP3_U8 <0x0000015a, "v_sad_u8", []>;
1767//def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "v_sad_hi_u8", []>;
1768//def V_SAD_U16 : VOP3_U16 <0x0000015c, "v_sad_u16", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001769defm V_SAD_U32 : VOP3Inst <vop3<0x15d, 0x1dc>, "v_sad_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001770 VOP_I32_I32_I32_I32
1771>;
Matt Arsenault382d9452016-01-26 04:49:22 +00001772//def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "v_cvt_pk_u8_f32", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001773defm V_DIV_FIXUP_F32 : VOP3Inst <
Marek Olsak5df00d62014-12-07 12:18:57 +00001774 vop3<0x15f, 0x1de>, "v_div_fixup_f32", VOP_F32_F32_F32_F32, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001775>;
Tom Stellardae38f302015-01-14 01:13:19 +00001776
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001777let SchedRW = [WriteDoubleAdd] in {
Tom Stellardae38f302015-01-14 01:13:19 +00001778
Tom Stellardb4a313a2014-08-01 00:32:39 +00001779defm V_DIV_FIXUP_F64 : VOP3Inst <
Marek Olsak5df00d62014-12-07 12:18:57 +00001780 vop3<0x160, 0x1df>, "v_div_fixup_f64", VOP_F64_F64_F64_F64, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001781>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001782
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001783} // End SchedRW = [WriteDouble]
Tom Stellardae38f302015-01-14 01:13:19 +00001784
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001785let SchedRW = [WriteDoubleAdd] in {
Tom Stellard7512c082013-07-12 18:14:56 +00001786let isCommutable = 1 in {
1787
Marek Olsak5df00d62014-12-07 12:18:57 +00001788defm V_ADD_F64 : VOP3Inst <vop3<0x164, 0x280>, "v_add_f64",
Tom Stellarda90b9522016-02-11 03:28:15 +00001789 VOP_F64_F64_F64, fadd, 1
Tom Stellardb4a313a2014-08-01 00:32:39 +00001790>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001791defm V_MUL_F64 : VOP3Inst <vop3<0x165, 0x281>, "v_mul_f64",
Tom Stellarda90b9522016-02-11 03:28:15 +00001792 VOP_F64_F64_F64, fmul, 1
Tom Stellardb4a313a2014-08-01 00:32:39 +00001793>;
Matt Arsenault7c936902014-10-21 23:01:01 +00001794
Marek Olsak5df00d62014-12-07 12:18:57 +00001795defm V_MIN_F64 : VOP3Inst <vop3<0x166, 0x282>, "v_min_f64",
Tom Stellarda90b9522016-02-11 03:28:15 +00001796 VOP_F64_F64_F64, fminnum, 1
Tom Stellardb4a313a2014-08-01 00:32:39 +00001797>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001798defm V_MAX_F64 : VOP3Inst <vop3<0x167, 0x283>, "v_max_f64",
Tom Stellarda90b9522016-02-11 03:28:15 +00001799 VOP_F64_F64_F64, fmaxnum, 1
Tom Stellardb4a313a2014-08-01 00:32:39 +00001800>;
Tom Stellard7512c082013-07-12 18:14:56 +00001801
Matt Arsenault382d9452016-01-26 04:49:22 +00001802} // End isCommutable = 1
Tom Stellard7512c082013-07-12 18:14:56 +00001803
Marek Olsak5df00d62014-12-07 12:18:57 +00001804defm V_LDEXP_F64 : VOP3Inst <vop3<0x168, 0x284>, "v_ldexp_f64",
Tom Stellarda90b9522016-02-11 03:28:15 +00001805 VOP_F64_F64_I32, AMDGPUldexp, 1
Tom Stellardb4a313a2014-08-01 00:32:39 +00001806>;
Christian Konig70a50322013-03-27 09:12:51 +00001807
Matt Arsenault382d9452016-01-26 04:49:22 +00001808} // End let SchedRW = [WriteDoubleAdd]
Tom Stellardae38f302015-01-14 01:13:19 +00001809
1810let isCommutable = 1, SchedRW = [WriteQuarterRate32] in {
Christian Konig70a50322013-03-27 09:12:51 +00001811
Marek Olsak5df00d62014-12-07 12:18:57 +00001812defm V_MUL_LO_U32 : VOP3Inst <vop3<0x169, 0x285>, "v_mul_lo_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001813 VOP_I32_I32_I32
1814>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001815defm V_MUL_HI_U32 : VOP3Inst <vop3<0x16a, 0x286>, "v_mul_hi_u32",
Matt Arsenault8d903022016-01-22 18:42:49 +00001816 VOP_I32_I32_I32, mulhu
Tom Stellardb4a313a2014-08-01 00:32:39 +00001817>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001818
Tom Stellarde1818af2016-02-18 03:42:32 +00001819let DisableVIDecoder=1 in { // removed from VI as identical to V_MUL_LO_U32
Marek Olsak5df00d62014-12-07 12:18:57 +00001820defm V_MUL_LO_I32 : VOP3Inst <vop3<0x16b, 0x285>, "v_mul_lo_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001821 VOP_I32_I32_I32
1822>;
Tom Stellarde1818af2016-02-18 03:42:32 +00001823}
1824
Marek Olsak5df00d62014-12-07 12:18:57 +00001825defm V_MUL_HI_I32 : VOP3Inst <vop3<0x16c, 0x287>, "v_mul_hi_i32",
Matt Arsenault8d903022016-01-22 18:42:49 +00001826 VOP_I32_I32_I32, mulhs
Tom Stellardb4a313a2014-08-01 00:32:39 +00001827>;
Christian Konig70a50322013-03-27 09:12:51 +00001828
Matt Arsenault382d9452016-01-26 04:49:22 +00001829} // End isCommutable = 1, SchedRW = [WriteQuarterRate32]
Christian Konig70a50322013-03-27 09:12:51 +00001830
Matt Arsenault6e26b8d2015-02-14 04:03:18 +00001831let SchedRW = [WriteFloatFMA, WriteSALU] in {
Matt Arsenaulte98a0742015-09-26 02:25:48 +00001832defm V_DIV_SCALE_F32 : VOP3bInst <vop3<0x16d, 0x1e0>, "v_div_scale_f32",
Tom Stellarde9934512016-02-11 18:25:26 +00001833 VOP3b_F32_I1_F32_F32_F32, [], 1
Matt Arsenaulte98a0742015-09-26 02:25:48 +00001834>;
Matt Arsenault6e26b8d2015-02-14 04:03:18 +00001835}
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001836
Matt Arsenault6e26b8d2015-02-14 04:03:18 +00001837let SchedRW = [WriteDouble, WriteSALU] in {
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001838// Double precision division pre-scale.
Matt Arsenaulte98a0742015-09-26 02:25:48 +00001839defm V_DIV_SCALE_F64 : VOP3bInst <vop3<0x16e, 0x1e1>, "v_div_scale_f64",
Tom Stellarde9934512016-02-11 18:25:26 +00001840 VOP3b_F64_I1_F64_F64_F64, [], 1
Matt Arsenaulte98a0742015-09-26 02:25:48 +00001841>;
Matt Arsenault382d9452016-01-26 04:49:22 +00001842} // End SchedRW = [WriteDouble]
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001843
Matt Arsenault80f766a2015-09-10 01:23:28 +00001844let isCommutable = 1, Uses = [VCC, EXEC] in {
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001845
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001846let SchedRW = [WriteFloatFMA] in {
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001847// v_div_fmas_f32:
1848// result = src0 * src1 + src2
1849// if (vcc)
1850// result *= 2^32
1851//
1852defm V_DIV_FMAS_F32 : VOP3_VCC_Inst <vop3<0x16f, 0x1e2>, "v_div_fmas_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001853 VOP_F32_F32_F32_F32, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001854>;
Matt Arsenaulte8df8792015-08-22 00:50:41 +00001855}
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001856
Tom Stellardae38f302015-01-14 01:13:19 +00001857let SchedRW = [WriteDouble] in {
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001858// v_div_fmas_f64:
1859// result = src0 * src1 + src2
1860// if (vcc)
1861// result *= 2^64
1862//
1863defm V_DIV_FMAS_F64 : VOP3_VCC_Inst <vop3<0x170, 0x1e3>, "v_div_fmas_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001864 VOP_F64_F64_F64_F64, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001865>;
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001866
Tom Stellardae38f302015-01-14 01:13:19 +00001867} // End SchedRW = [WriteDouble]
Matt Arsenault80f766a2015-09-10 01:23:28 +00001868} // End isCommutable = 1, Uses = [VCC, EXEC]
Matt Arsenault95e48662014-11-13 19:26:47 +00001869
Tom Stellard326d6ec2014-11-05 14:50:53 +00001870//def V_MSAD_U8 : VOP3_U8 <0x00000171, "v_msad_u8", []>;
1871//def V_QSAD_U8 : VOP3_U8 <0x00000172, "v_qsad_u8", []>;
1872//def V_MQSAD_U8 : VOP3_U8 <0x00000173, "v_mqsad_u8", []>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001873
Tom Stellardae38f302015-01-14 01:13:19 +00001874let SchedRW = [WriteDouble] in {
Tom Stellardb4a313a2014-08-01 00:32:39 +00001875defm V_TRIG_PREOP_F64 : VOP3Inst <
Marek Olsak5df00d62014-12-07 12:18:57 +00001876 vop3<0x174, 0x292>, "v_trig_preop_f64", VOP_F64_F64_I32, AMDGPUtrig_preop
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001877>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001878
Matt Arsenault382d9452016-01-26 04:49:22 +00001879} // End SchedRW = [WriteDouble]
Tom Stellardae38f302015-01-14 01:13:19 +00001880
Marek Olsakeae20ab2015-01-15 18:42:40 +00001881// These instructions only exist on SI and CI
1882let SubtargetPredicate = isSICI in {
1883
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001884defm V_LSHL_B64 : VOP3Inst <vop3<0x161>, "v_lshl_b64", VOP_I64_I64_I32>;
1885defm V_LSHR_B64 : VOP3Inst <vop3<0x162>, "v_lshr_b64", VOP_I64_I64_I32>;
1886defm V_ASHR_I64 : VOP3Inst <vop3<0x163>, "v_ashr_i64", VOP_I64_I64_I32>;
Marek Olsakeae20ab2015-01-15 18:42:40 +00001887
1888defm V_MULLIT_F32 : VOP3Inst <vop3<0x150>, "v_mullit_f32",
1889 VOP_F32_F32_F32_F32>;
1890
1891} // End SubtargetPredicate = isSICI
1892
Tom Stellarde1818af2016-02-18 03:42:32 +00001893let SubtargetPredicate = isVI, DisableSIDecoder = 1 in {
Marek Olsak707a6d02015-02-03 21:53:01 +00001894
1895defm V_LSHLREV_B64 : VOP3Inst <vop3<0, 0x28f>, "v_lshlrev_b64",
1896 VOP_I64_I32_I64
1897>;
1898defm V_LSHRREV_B64 : VOP3Inst <vop3<0, 0x290>, "v_lshrrev_b64",
1899 VOP_I64_I32_I64
1900>;
1901defm V_ASHRREV_I64 : VOP3Inst <vop3<0, 0x291>, "v_ashrrev_i64",
1902 VOP_I64_I32_I64
1903>;
1904
1905} // End SubtargetPredicate = isVI
1906
Tom Stellard8d6d4492014-04-22 16:33:57 +00001907//===----------------------------------------------------------------------===//
1908// Pseudo Instructions
1909//===----------------------------------------------------------------------===//
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001910
1911let hasSideEffects = 0, mayLoad = 0, mayStore = 0, Uses = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +00001912
Marek Olsak7d777282015-03-24 13:40:15 +00001913// For use in patterns
Tom Stellardcc4c8712016-02-16 18:14:56 +00001914def V_CNDMASK_B64_PSEUDO : VOP3Common <(outs VReg_64:$vdst),
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001915 (ins VSrc_64:$src0, VSrc_64:$src1, SSrc_64:$src2), "", []> {
1916 let isPseudo = 1;
1917 let isCodeGenOnly = 1;
Tom Stellard60024a02014-09-24 01:33:24 +00001918}
1919
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001920// 64-bit vector move instruction. This is mainly used by the SIFoldOperands
1921// pass to enable folding of inline immediates.
1922def V_MOV_B64_PSEUDO : PseudoInstSI <(outs VReg_64:$vdst), (ins VSrc_64:$src0)> {
1923 let VALU = 1;
1924}
1925} // End let hasSideEffects = 0, mayLoad = 0, mayStore = 0, Uses = [EXEC]
1926
Changpeng Fang01f60622016-03-15 17:28:44 +00001927let usesCustomInserter = 1, SALU = 1 in {
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001928def GET_GROUPSTATICSIZE : PseudoInstSI <(outs SReg_32:$sdst), (ins),
Changpeng Fang01f60622016-03-15 17:28:44 +00001929 [(set SReg_32:$sdst, (int_amdgcn_groupstaticsize))]>;
1930} // End let usesCustomInserter = 1, SALU = 1
1931
Matt Arsenault8fb37382013-10-11 21:03:36 +00001932// SI pseudo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +00001933// and should be lowered to ISA instructions prior to codegen.
1934
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001935let hasSideEffects = 1 in {
Matt Arsenault9babdf42016-06-22 20:15:28 +00001936
1937// Dummy terminator instruction to use after control flow instructions
1938// replaced with exec mask operations.
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001939def SI_MASK_BRANCH : PseudoInstSI <
Matt Arsenaulta74374a2016-07-08 00:55:44 +00001940 (outs), (ins brtarget:$target, SReg_64:$dst)> {
Matt Arsenault9babdf42016-06-22 20:15:28 +00001941 let isBranch = 1;
1942 let isTerminator = 1;
1943 let isBarrier = 1;
1944 let SALU = 1;
1945}
1946
Matt Arsenault840593e2016-07-12 00:08:14 +00001947let Uses = [EXEC], Defs = [EXEC, SCC] in {
Tom Stellardf8794352012-12-19 22:10:31 +00001948
1949let isBranch = 1, isTerminator = 1 in {
1950
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001951def SI_IF: PseudoInstSI <
1952 (outs SReg_64:$dst), (ins SReg_64:$vcc, brtarget:$target),
1953 [(set i64:$dst, (int_amdgcn_if i1:$vcc, bb:$target))]> {
1954 let Constraints = "";
1955}
Tom Stellard75aadc22012-12-11 21:25:42 +00001956
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001957def SI_ELSE : PseudoInstSI <
Nicolai Haehnle3b572002016-07-28 11:39:24 +00001958 (outs SReg_64:$dst), (ins SReg_64:$src, brtarget:$target, i1imm:$execfix)> {
Tom Stellardf8794352012-12-19 22:10:31 +00001959 let Constraints = "$src = $dst";
1960}
1961
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001962def SI_LOOP : PseudoInstSI <
1963 (outs), (ins SReg_64:$saved, brtarget:$target),
Matt Arsenault7898b902016-01-22 18:42:55 +00001964 [(int_amdgcn_loop i64:$saved, bb:$target)]
Tom Stellard75aadc22012-12-11 21:25:42 +00001965>;
Tom Stellardf8794352012-12-19 22:10:31 +00001966
Matt Arsenault382d9452016-01-26 04:49:22 +00001967} // End isBranch = 1, isTerminator = 1
Tom Stellardf8794352012-12-19 22:10:31 +00001968
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001969
1970def SI_BREAK : PseudoInstSI <
1971 (outs SReg_64:$dst), (ins SReg_64:$src),
Matt Arsenault48d70cb2016-07-09 17:18:39 +00001972 [(set i64:$dst, (int_amdgcn_break i64:$src))]
1973>;
1974
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001975def SI_IF_BREAK : PseudoInstSI <
1976 (outs SReg_64:$dst), (ins SReg_64:$vcc, SReg_64:$src),
Matt Arsenault7898b902016-01-22 18:42:55 +00001977 [(set i64:$dst, (int_amdgcn_if_break i1:$vcc, i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001978>;
1979
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001980def SI_ELSE_BREAK : PseudoInstSI <
1981 (outs SReg_64:$dst), (ins SReg_64:$src0, SReg_64:$src1),
Matt Arsenault7898b902016-01-22 18:42:55 +00001982 [(set i64:$dst, (int_amdgcn_else_break i64:$src0, i64:$src1))]
Tom Stellardf8794352012-12-19 22:10:31 +00001983>;
1984
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001985def SI_END_CF : PseudoInstSI <
1986 (outs), (ins SReg_64:$saved),
Matt Arsenault7898b902016-01-22 18:42:55 +00001987 [(int_amdgcn_end_cf i64:$saved)]
Tom Stellardf8794352012-12-19 22:10:31 +00001988>;
1989
Matt Arsenault840593e2016-07-12 00:08:14 +00001990} // End Uses = [EXEC], Defs = [EXEC, SCC]
Tom Stellardaa798342015-05-01 03:44:09 +00001991
1992let Uses = [EXEC], Defs = [EXEC,VCC] in {
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00001993def SI_KILL : PseudoInstSI <
1994 (outs), (ins VSrc_32:$src),
Matt Arsenault03006fd2016-07-19 16:27:56 +00001995 [(AMDGPUkill i32:$src)]> {
Matt Arsenault786724a2016-07-12 21:41:32 +00001996 let isConvergent = 1;
1997 let usesCustomInserter = 1;
1998}
1999
2000def SI_KILL_TERMINATOR : PseudoInstSI <
2001 (outs), (ins VSrc_32:$src)> {
2002 let isTerminator = 1;
2003}
2004
Tom Stellardaa798342015-05-01 03:44:09 +00002005} // End Uses = [EXEC], Defs = [EXEC,VCC]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00002006
Matt Arsenault382d9452016-01-26 04:49:22 +00002007} // End mayLoad = 1, mayStore = 1, hasSideEffects = 1
Tom Stellardf8794352012-12-19 22:10:31 +00002008
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00002009def SI_PS_LIVE : PseudoInstSI <
2010 (outs SReg_64:$dst), (ins),
Matt Arsenault9babdf42016-06-22 20:15:28 +00002011 [(set i1:$dst, (int_amdgcn_ps_live))]> {
2012 let SALU = 1;
2013}
Nicolai Haehnleb0c97482016-04-22 04:04:08 +00002014
Matt Arsenault4ac341c2016-04-14 21:58:15 +00002015// Used as an isel pseudo to directly emit initialization with an
2016// s_mov_b32 rather than a copy of another initialized
2017// register. MachineCSE skips copies, and we don't want to have to
2018// fold operands before it runs.
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00002019def SI_INIT_M0 : PseudoInstSI <(outs), (ins SSrc_32:$src)> {
Matt Arsenault4ac341c2016-04-14 21:58:15 +00002020 let Defs = [M0];
2021 let usesCustomInserter = 1;
Matt Arsenault4ac341c2016-04-14 21:58:15 +00002022 let isAsCheapAsAMove = 1;
2023 let SALU = 1;
2024 let isReMaterializable = 1;
2025}
2026
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00002027def SI_RETURN : PseudoInstSI <
2028 (outs), (ins variable_ops), [(AMDGPUreturn)]> {
Matt Arsenault9babdf42016-06-22 20:15:28 +00002029 let isTerminator = 1;
2030 let isBarrier = 1;
2031 let isReturn = 1;
Matt Arsenault9babdf42016-06-22 20:15:28 +00002032 let hasSideEffects = 1;
2033 let SALU = 1;
2034 let hasNoSchedulingInfo = 1;
2035}
2036
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002037let Uses = [EXEC], Defs = [M0, EXEC],
Matt Arsenault3cb4dde2016-06-22 23:40:57 +00002038 UseNamedOperandTable = 1 in {
Christian Konig2989ffc2013-03-18 11:34:16 +00002039
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00002040class SI_INDIRECT_SRC<RegisterClass rc> : PseudoInstSI <
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002041 (outs VGPR_32:$vdst),
2042 (ins rc:$src, VS_32:$idx, i32imm:$offset)> {
2043 let usesCustomInserter = 1;
2044}
Christian Konig2989ffc2013-03-18 11:34:16 +00002045
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00002046class SI_INDIRECT_DST<RegisterClass rc> : PseudoInstSI <
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002047 (outs rc:$vdst),
2048 (ins rc:$src, VS_32:$idx, i32imm:$offset, VGPR_32:$val)> {
Matt Arsenault3cb4dde2016-06-22 23:40:57 +00002049 let Constraints = "$src = $vdst";
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002050 let usesCustomInserter = 1;
Christian Konig2989ffc2013-03-18 11:34:16 +00002051}
2052
Matt Arsenault28419272015-10-07 00:42:51 +00002053// TODO: We can support indirect SGPR access.
2054def SI_INDIRECT_SRC_V1 : SI_INDIRECT_SRC<VGPR_32>;
2055def SI_INDIRECT_SRC_V2 : SI_INDIRECT_SRC<VReg_64>;
2056def SI_INDIRECT_SRC_V4 : SI_INDIRECT_SRC<VReg_128>;
2057def SI_INDIRECT_SRC_V8 : SI_INDIRECT_SRC<VReg_256>;
2058def SI_INDIRECT_SRC_V16 : SI_INDIRECT_SRC<VReg_512>;
2059
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002060def SI_INDIRECT_DST_V1 : SI_INDIRECT_DST<VGPR_32>;
Christian Konig2989ffc2013-03-18 11:34:16 +00002061def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>;
2062def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>;
2063def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>;
2064def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>;
2065
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002066} // End Uses = [EXEC], Defs = [M0, EXEC]
Christian Konig2989ffc2013-03-18 11:34:16 +00002067
Tom Stellardeba61072014-05-02 15:41:42 +00002068multiclass SI_SPILL_SGPR <RegisterClass sgpr_class> {
Matt Arsenault80f766a2015-09-10 01:23:28 +00002069 let UseNamedOperandTable = 1, Uses = [EXEC] in {
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00002070 def _SAVE : PseudoInstSI <
Tom Stellard42fb60e2015-01-14 15:42:31 +00002071 (outs),
Matt Arsenault9babdf42016-06-22 20:15:28 +00002072 (ins sgpr_class:$src, i32imm:$frame_idx)> {
Matt Arsenault9a32cd32015-08-29 06:48:57 +00002073 let mayStore = 1;
2074 let mayLoad = 0;
2075 }
Tom Stellardeba61072014-05-02 15:41:42 +00002076
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00002077 def _RESTORE : PseudoInstSI <
Tom Stellard42fb60e2015-01-14 15:42:31 +00002078 (outs sgpr_class:$dst),
Matt Arsenault9babdf42016-06-22 20:15:28 +00002079 (ins i32imm:$frame_idx)> {
Matt Arsenault9a32cd32015-08-29 06:48:57 +00002080 let mayStore = 0;
2081 let mayLoad = 1;
2082 }
Tom Stellard42fb60e2015-01-14 15:42:31 +00002083 } // End UseNamedOperandTable = 1
Tom Stellardeba61072014-05-02 15:41:42 +00002084}
2085
Tom Stellardc2743492015-05-12 15:00:53 +00002086// It's unclear whether you can use M0 as the output of v_readlane_b32
Artem Tamazov38e496b2016-04-29 17:04:50 +00002087// instructions, so use SReg_32_XM0 register class for spills to prevent
Tom Stellardc2743492015-05-12 15:00:53 +00002088// this from happening.
Artem Tamazov38e496b2016-04-29 17:04:50 +00002089defm SI_SPILL_S32 : SI_SPILL_SGPR <SReg_32_XM0>;
Tom Stellardeba61072014-05-02 15:41:42 +00002090defm SI_SPILL_S64 : SI_SPILL_SGPR <SReg_64>;
2091defm SI_SPILL_S128 : SI_SPILL_SGPR <SReg_128>;
2092defm SI_SPILL_S256 : SI_SPILL_SGPR <SReg_256>;
2093defm SI_SPILL_S512 : SI_SPILL_SGPR <SReg_512>;
2094
Tom Stellard96468902014-09-24 01:33:17 +00002095multiclass SI_SPILL_VGPR <RegisterClass vgpr_class> {
Matt Arsenault80f766a2015-09-10 01:23:28 +00002096 let UseNamedOperandTable = 1, VGPRSpill = 1, Uses = [EXEC] in {
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00002097 def _SAVE : PseudoInstSI <
Tom Stellard42fb60e2015-01-14 15:42:31 +00002098 (outs),
Tom Stellard95292bb2015-01-20 17:49:47 +00002099 (ins vgpr_class:$src, i32imm:$frame_idx, SReg_128:$scratch_rsrc,
Matt Arsenault9babdf42016-06-22 20:15:28 +00002100 SReg_32:$scratch_offset, i32imm:$offset)> {
Matt Arsenault9a32cd32015-08-29 06:48:57 +00002101 let mayStore = 1;
2102 let mayLoad = 0;
2103 }
Tom Stellard96468902014-09-24 01:33:17 +00002104
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00002105 def _RESTORE : PseudoInstSI <
Tom Stellard42fb60e2015-01-14 15:42:31 +00002106 (outs vgpr_class:$dst),
Tom Stellard649b5db2016-03-04 18:31:18 +00002107 (ins i32imm:$frame_idx, SReg_128:$scratch_rsrc, SReg_32:$scratch_offset,
Matt Arsenault9babdf42016-06-22 20:15:28 +00002108 i32imm:$offset)> {
Matt Arsenault9a32cd32015-08-29 06:48:57 +00002109 let mayStore = 0;
2110 let mayLoad = 1;
2111 }
Tom Stellarda77c3f72015-05-12 18:59:17 +00002112 } // End UseNamedOperandTable = 1, VGPRSpill = 1
Tom Stellard96468902014-09-24 01:33:17 +00002113}
2114
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002115defm SI_SPILL_V32 : SI_SPILL_VGPR <VGPR_32>;
Tom Stellard96468902014-09-24 01:33:17 +00002116defm SI_SPILL_V64 : SI_SPILL_VGPR <VReg_64>;
2117defm SI_SPILL_V96 : SI_SPILL_VGPR <VReg_96>;
2118defm SI_SPILL_V128 : SI_SPILL_VGPR <VReg_128>;
2119defm SI_SPILL_V256 : SI_SPILL_VGPR <VReg_256>;
2120defm SI_SPILL_V512 : SI_SPILL_VGPR <VReg_512>;
2121
Tom Stellard067c8152014-07-21 14:01:14 +00002122let Defs = [SCC] in {
2123
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00002124def SI_PC_ADD_REL_OFFSET : PseudoInstSI <
Tom Stellard067c8152014-07-21 14:01:14 +00002125 (outs SReg_64:$dst),
Tom Stellardbf3e6e52016-06-14 20:29:59 +00002126 (ins si_ga:$ptr),
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +00002127 [(set SReg_64:$dst, (i64 (SIpc_add_rel_offset (tglobaladdr:$ptr))))]> {
Matt Arsenaultd092a062015-10-02 18:58:37 +00002128 let SALU = 1;
2129}
Tom Stellard067c8152014-07-21 14:01:14 +00002130
2131} // End Defs = [SCC]
2132
Matt Arsenault382d9452016-01-26 04:49:22 +00002133} // End SubtargetPredicate = isGCN
Tom Stellard0e70de52014-05-16 20:56:45 +00002134
Marek Olsak5df00d62014-12-07 12:18:57 +00002135let Predicates = [isGCN] in {
Tom Stellard0e70de52014-05-16 20:56:45 +00002136
Nicolai Haehnle3b572002016-07-28 11:39:24 +00002137def : Pat<
2138 (int_amdgcn_else i64:$src, bb:$target),
2139 (SI_ELSE $src, $target, 0)
2140>;
2141
Tom Stellardbe8ebee2013-01-18 21:15:50 +00002142def : Pat <
2143 (int_AMDGPU_kilp),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00002144 (SI_KILL 0xbf800000)
Tom Stellardbe8ebee2013-01-18 21:15:50 +00002145>;
2146
Tom Stellard75aadc22012-12-11 21:25:42 +00002147/* int_SI_vs_load_input */
2148def : Pat<
Tom Stellardbc5b5372014-06-13 16:38:59 +00002149 (SIload_input v4i32:$tlst, imm:$attr_offset, i32:$buf_idx_vgpr),
Tom Stellardc229baa2015-03-10 16:16:49 +00002150 (BUFFER_LOAD_FORMAT_XYZW_IDXEN $buf_idx_vgpr, $tlst, 0, imm:$attr_offset, 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00002151>;
2152
Tom Stellard75aadc22012-12-11 21:25:42 +00002153def : Pat <
2154 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002155 f32:$src0, f32:$src1, f32:$src2, f32:$src3),
Tom Stellard75aadc22012-12-11 21:25:42 +00002156 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002157 $src0, $src1, $src2, $src3)
Tom Stellard75aadc22012-12-11 21:25:42 +00002158>;
2159
Tom Stellard8d6d4492014-04-22 16:33:57 +00002160//===----------------------------------------------------------------------===//
Nicolai Haehnleb1427702016-03-10 18:43:50 +00002161// buffer_load/store_format patterns
2162//===----------------------------------------------------------------------===//
Nicolai Haehnleb1427702016-03-10 18:43:50 +00002163
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002164multiclass MUBUF_LoadIntrinsicPat<SDPatternOperator name, ValueType vt,
2165 string opcode> {
Nicolai Haehnle95e8ffd2016-03-18 16:24:40 +00002166 def : Pat<
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002167 (vt (name v4i32:$rsrc, 0,
2168 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
2169 imm:$glc, imm:$slc)),
Nicolai Haehnle95e8ffd2016-03-18 16:24:40 +00002170 (!cast<MUBUF>(opcode # _OFFSET) $rsrc, $soffset, (as_i16imm $offset),
2171 (as_i1imm $glc), (as_i1imm $slc), 0)
2172 >;
Nicolai Haehnleb1427702016-03-10 18:43:50 +00002173
Nicolai Haehnle95e8ffd2016-03-18 16:24:40 +00002174 def : Pat<
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002175 (vt (name v4i32:$rsrc, i32:$vindex,
2176 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
2177 imm:$glc, imm:$slc)),
Nicolai Haehnle95e8ffd2016-03-18 16:24:40 +00002178 (!cast<MUBUF>(opcode # _IDXEN) $vindex, $rsrc, $soffset, (as_i16imm $offset),
2179 (as_i1imm $glc), (as_i1imm $slc), 0)
2180 >;
Nicolai Haehnleb1427702016-03-10 18:43:50 +00002181
Nicolai Haehnle95e8ffd2016-03-18 16:24:40 +00002182 def : Pat<
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002183 (vt (name v4i32:$rsrc, 0,
2184 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
2185 imm:$glc, imm:$slc)),
Nicolai Haehnle95e8ffd2016-03-18 16:24:40 +00002186 (!cast<MUBUF>(opcode # _OFFEN) $voffset, $rsrc, $soffset, (as_i16imm $offset),
2187 (as_i1imm $glc), (as_i1imm $slc), 0)
2188 >;
2189
2190 def : Pat<
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002191 (vt (name v4i32:$rsrc, i32:$vindex,
2192 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
2193 imm:$glc, imm:$slc)),
Nicolai Haehnle95e8ffd2016-03-18 16:24:40 +00002194 (!cast<MUBUF>(opcode # _BOTHEN)
2195 (REG_SEQUENCE VReg_64, $vindex, sub0, $voffset, sub1),
2196 $rsrc, $soffset, (as_i16imm $offset),
2197 (as_i1imm $glc), (as_i1imm $slc), 0)
2198 >;
2199}
2200
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002201defm : MUBUF_LoadIntrinsicPat<int_amdgcn_buffer_load_format, f32, "BUFFER_LOAD_FORMAT_X">;
2202defm : MUBUF_LoadIntrinsicPat<int_amdgcn_buffer_load_format, v2f32, "BUFFER_LOAD_FORMAT_XY">;
2203defm : MUBUF_LoadIntrinsicPat<int_amdgcn_buffer_load_format, v4f32, "BUFFER_LOAD_FORMAT_XYZW">;
2204defm : MUBUF_LoadIntrinsicPat<int_amdgcn_buffer_load, f32, "BUFFER_LOAD_DWORD">;
2205defm : MUBUF_LoadIntrinsicPat<int_amdgcn_buffer_load, v2f32, "BUFFER_LOAD_DWORDX2">;
2206defm : MUBUF_LoadIntrinsicPat<int_amdgcn_buffer_load, v4f32, "BUFFER_LOAD_DWORDX4">;
Nicolai Haehnleb1427702016-03-10 18:43:50 +00002207
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002208multiclass MUBUF_StoreIntrinsicPat<SDPatternOperator name, ValueType vt,
2209 string opcode> {
2210 def : Pat<
2211 (name vt:$vdata, v4i32:$rsrc, 0,
2212 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
2213 imm:$glc, imm:$slc),
2214 (!cast<MUBUF>(opcode # _OFFSET) $vdata, $rsrc, $soffset, (as_i16imm $offset),
2215 (as_i1imm $glc), (as_i1imm $slc), 0)
2216 >;
Nicolai Haehnleb1427702016-03-10 18:43:50 +00002217
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002218 def : Pat<
2219 (name vt:$vdata, v4i32:$rsrc, i32:$vindex,
2220 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
2221 imm:$glc, imm:$slc),
2222 (!cast<MUBUF>(opcode # _IDXEN) $vdata, $vindex, $rsrc, $soffset,
2223 (as_i16imm $offset), (as_i1imm $glc),
2224 (as_i1imm $slc), 0)
2225 >;
Nicolai Haehnleb1427702016-03-10 18:43:50 +00002226
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002227 def : Pat<
2228 (name vt:$vdata, v4i32:$rsrc, 0,
2229 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
2230 imm:$glc, imm:$slc),
2231 (!cast<MUBUF>(opcode # _OFFEN) $vdata, $voffset, $rsrc, $soffset,
2232 (as_i16imm $offset), (as_i1imm $glc),
2233 (as_i1imm $slc), 0)
2234 >;
Nicolai Haehnleb1427702016-03-10 18:43:50 +00002235
Nicolai Haehnledf77c9a2016-04-12 21:18:10 +00002236 def : Pat<
2237 (name vt:$vdata, v4i32:$rsrc, i32:$vindex,
2238 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
2239 imm:$glc, imm:$slc),
2240 (!cast<MUBUF>(opcode # _BOTHEN)
2241 $vdata,
2242 (REG_SEQUENCE VReg_64, $vindex, sub0, $voffset, sub1),
2243 $rsrc, $soffset, (as_i16imm $offset),
2244 (as_i1imm $glc), (as_i1imm $slc), 0)
2245 >;
2246}
2247
2248defm : MUBUF_StoreIntrinsicPat<int_amdgcn_buffer_store_format, f32, "BUFFER_STORE_FORMAT_X">;
2249defm : MUBUF_StoreIntrinsicPat<int_amdgcn_buffer_store_format, v2f32, "BUFFER_STORE_FORMAT_XY">;
2250defm : MUBUF_StoreIntrinsicPat<int_amdgcn_buffer_store_format, v4f32, "BUFFER_STORE_FORMAT_XYZW">;
2251defm : MUBUF_StoreIntrinsicPat<int_amdgcn_buffer_store, f32, "BUFFER_STORE_DWORD">;
2252defm : MUBUF_StoreIntrinsicPat<int_amdgcn_buffer_store, v2f32, "BUFFER_STORE_DWORDX2">;
2253defm : MUBUF_StoreIntrinsicPat<int_amdgcn_buffer_store, v4f32, "BUFFER_STORE_DWORDX4">;
Nicolai Haehnleb1427702016-03-10 18:43:50 +00002254
2255//===----------------------------------------------------------------------===//
Nicolai Haehnlead636382016-03-18 16:24:31 +00002256// buffer_atomic patterns
2257//===----------------------------------------------------------------------===//
2258multiclass BufferAtomicPatterns<SDPatternOperator name, string opcode> {
2259 def : Pat<
2260 (name i32:$vdata_in, v4i32:$rsrc, 0,
2261 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
2262 imm:$slc),
2263 (!cast<MUBUF>(opcode # _RTN_OFFSET) $vdata_in, $rsrc, $soffset,
2264 (as_i16imm $offset), (as_i1imm $slc))
2265 >;
2266
2267 def : Pat<
2268 (name i32:$vdata_in, v4i32:$rsrc, i32:$vindex,
2269 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
2270 imm:$slc),
2271 (!cast<MUBUF>(opcode # _RTN_IDXEN) $vdata_in, $vindex, $rsrc, $soffset,
2272 (as_i16imm $offset), (as_i1imm $slc))
2273 >;
2274
2275 def : Pat<
2276 (name i32:$vdata_in, v4i32:$rsrc, 0,
2277 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
2278 imm:$slc),
2279 (!cast<MUBUF>(opcode # _RTN_OFFEN) $vdata_in, $voffset, $rsrc, $soffset,
2280 (as_i16imm $offset), (as_i1imm $slc))
2281 >;
2282
2283 def : Pat<
2284 (name i32:$vdata_in, v4i32:$rsrc, i32:$vindex,
2285 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
2286 imm:$slc),
2287 (!cast<MUBUF>(opcode # _RTN_BOTHEN)
2288 $vdata_in,
2289 (REG_SEQUENCE VReg_64, $vindex, sub0, $voffset, sub1),
2290 $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc))
2291 >;
2292}
2293
2294defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_swap, "BUFFER_ATOMIC_SWAP">;
2295defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_add, "BUFFER_ATOMIC_ADD">;
2296defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_sub, "BUFFER_ATOMIC_SUB">;
2297defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_smin, "BUFFER_ATOMIC_SMIN">;
2298defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_umin, "BUFFER_ATOMIC_UMIN">;
2299defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_smax, "BUFFER_ATOMIC_SMAX">;
2300defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_umax, "BUFFER_ATOMIC_UMAX">;
2301defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_and, "BUFFER_ATOMIC_AND">;
2302defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_or, "BUFFER_ATOMIC_OR">;
2303defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_xor, "BUFFER_ATOMIC_XOR">;
2304
2305def : Pat<
2306 (int_amdgcn_buffer_atomic_cmpswap
2307 i32:$data, i32:$cmp, v4i32:$rsrc, 0,
2308 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
2309 imm:$slc),
2310 (EXTRACT_SUBREG
2311 (BUFFER_ATOMIC_CMPSWAP_RTN_OFFSET
2312 (REG_SEQUENCE VReg_64, $data, sub0, $cmp, sub1),
2313 $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc)),
2314 sub0)
2315>;
2316
2317def : Pat<
2318 (int_amdgcn_buffer_atomic_cmpswap
2319 i32:$data, i32:$cmp, v4i32:$rsrc, i32:$vindex,
2320 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
2321 imm:$slc),
2322 (EXTRACT_SUBREG
2323 (BUFFER_ATOMIC_CMPSWAP_RTN_IDXEN
2324 (REG_SEQUENCE VReg_64, $data, sub0, $cmp, sub1),
2325 $vindex, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc)),
2326 sub0)
2327>;
2328
2329def : Pat<
2330 (int_amdgcn_buffer_atomic_cmpswap
2331 i32:$data, i32:$cmp, v4i32:$rsrc, 0,
2332 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
2333 imm:$slc),
2334 (EXTRACT_SUBREG
2335 (BUFFER_ATOMIC_CMPSWAP_RTN_OFFEN
2336 (REG_SEQUENCE VReg_64, $data, sub0, $cmp, sub1),
2337 $voffset, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc)),
2338 sub0)
2339>;
2340
2341def : Pat<
2342 (int_amdgcn_buffer_atomic_cmpswap
2343 i32:$data, i32:$cmp, v4i32:$rsrc, i32:$vindex,
2344 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
2345 imm:$slc),
2346 (EXTRACT_SUBREG
2347 (BUFFER_ATOMIC_CMPSWAP_RTN_BOTHEN
2348 (REG_SEQUENCE VReg_64, $data, sub0, $cmp, sub1),
2349 (REG_SEQUENCE VReg_64, $vindex, sub0, $voffset, sub1),
2350 $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc)),
2351 sub0)
2352>;
2353
2354
2355//===----------------------------------------------------------------------===//
Changpeng Fang278a5b32016-03-10 16:47:15 +00002356// S_GETREG_B32 Intrinsic Pattern.
2357//===----------------------------------------------------------------------===//
2358def : Pat <
2359 (int_amdgcn_s_getreg imm:$simm16),
2360 (S_GETREG_B32 (as_i16imm $simm16))
2361>;
2362
2363//===----------------------------------------------------------------------===//
Changpeng Fang47efe1f2016-06-22 21:33:49 +00002364// DS_SWIZZLE Intrinsic Pattern.
2365//===----------------------------------------------------------------------===//
2366def : Pat <
2367 (int_amdgcn_ds_swizzle i32:$src, imm:$offset16),
2368 (DS_SWIZZLE_B32 $src, (as_i16imm $offset16), (i1 0))
2369>;
2370
2371//===----------------------------------------------------------------------===//
Wei Ding07e03712016-07-28 16:42:13 +00002372// V_ICMPIntrinsic Pattern.
2373//===----------------------------------------------------------------------===//
2374class ICMP_Pattern <PatLeaf cond, Instruction inst, ValueType vt> : Pat <
2375 (AMDGPUsetcc vt:$src0, vt:$src1, cond),
2376 (inst $src0, $src1)
2377>;
2378
2379def : ICMP_Pattern <COND_EQ, V_CMP_EQ_I32_e64, i32>;
2380def : ICMP_Pattern <COND_NE, V_CMP_NE_I32_e64, i32>;
2381def : ICMP_Pattern <COND_UGT, V_CMP_GT_U32_e64, i32>;
2382def : ICMP_Pattern <COND_UGE, V_CMP_GE_U32_e64, i32>;
2383def : ICMP_Pattern <COND_ULT, V_CMP_LT_U32_e64, i32>;
2384def : ICMP_Pattern <COND_ULE, V_CMP_LE_U32_e64, i32>;
2385def : ICMP_Pattern <COND_SGT, V_CMP_GT_I32_e64, i32>;
2386def : ICMP_Pattern <COND_SGE, V_CMP_GE_I32_e64, i32>;
2387def : ICMP_Pattern <COND_SLT, V_CMP_LT_I32_e64, i32>;
2388def : ICMP_Pattern <COND_SLE, V_CMP_LE_I32_e64, i32>;
2389
2390def : ICMP_Pattern <COND_EQ, V_CMP_EQ_I64_e64, i64>;
2391def : ICMP_Pattern <COND_NE, V_CMP_NE_I64_e64, i64>;
2392def : ICMP_Pattern <COND_UGT, V_CMP_GT_U64_e64, i64>;
2393def : ICMP_Pattern <COND_UGE, V_CMP_GE_U64_e64, i64>;
2394def : ICMP_Pattern <COND_ULT, V_CMP_LT_U64_e64, i64>;
2395def : ICMP_Pattern <COND_ULE, V_CMP_LE_U64_e64, i64>;
2396def : ICMP_Pattern <COND_SGT, V_CMP_GT_I64_e64, i64>;
2397def : ICMP_Pattern <COND_SGE, V_CMP_GE_I64_e64, i64>;
2398def : ICMP_Pattern <COND_SLT, V_CMP_LT_I64_e64, i64>;
2399def : ICMP_Pattern <COND_SLE, V_CMP_LE_I64_e64, i64>;
2400
2401class FCMP_Pattern <PatLeaf cond, Instruction inst, ValueType vt> : Pat <
2402 (i64 (AMDGPUsetcc (vt (VOP3Mods vt:$src0, i32:$src0_modifiers)),
2403 (vt (VOP3Mods vt:$src1, i32:$src1_modifiers)), cond)),
2404 (inst $src0_modifiers, $src0, $src1_modifiers, $src1,
2405 DSTCLAMP.NONE, DSTOMOD.NONE)
2406>;
2407
2408def : FCMP_Pattern <COND_OEQ, V_CMP_EQ_F32_e64, f32>;
2409def : FCMP_Pattern <COND_ONE, V_CMP_NEQ_F32_e64, f32>;
2410def : FCMP_Pattern <COND_OGT, V_CMP_GT_F32_e64, f32>;
2411def : FCMP_Pattern <COND_OGE, V_CMP_GE_F32_e64, f32>;
2412def : FCMP_Pattern <COND_OLT, V_CMP_LT_F32_e64, f32>;
2413def : FCMP_Pattern <COND_OLE, V_CMP_LE_F32_e64, f32>;
2414
2415def : FCMP_Pattern <COND_OEQ, V_CMP_EQ_F64_e64, f64>;
2416def : FCMP_Pattern <COND_ONE, V_CMP_NEQ_F64_e64, f64>;
2417def : FCMP_Pattern <COND_OGT, V_CMP_GT_F64_e64, f64>;
2418def : FCMP_Pattern <COND_OGE, V_CMP_GE_F64_e64, f64>;
2419def : FCMP_Pattern <COND_OLT, V_CMP_LT_F64_e64, f64>;
2420def : FCMP_Pattern <COND_OLE, V_CMP_LE_F64_e64, f64>;
2421
2422def : FCMP_Pattern <COND_UEQ, V_CMP_NLG_F32_e64, f32>;
2423def : FCMP_Pattern <COND_UNE, V_CMP_NEQ_F32_e64, f32>;
2424def : FCMP_Pattern <COND_UGT, V_CMP_NLE_F32_e64, f32>;
2425def : FCMP_Pattern <COND_UGE, V_CMP_NLT_F32_e64, f32>;
2426def : FCMP_Pattern <COND_ULT, V_CMP_NGE_F32_e64, f32>;
2427def : FCMP_Pattern <COND_ULE, V_CMP_NGT_F32_e64, f32>;
2428
2429def : FCMP_Pattern <COND_UEQ, V_CMP_NLG_F64_e64, f64>;
2430def : FCMP_Pattern <COND_UNE, V_CMP_NEQ_F64_e64, f64>;
2431def : FCMP_Pattern <COND_UGT, V_CMP_NLE_F64_e64, f64>;
2432def : FCMP_Pattern <COND_UGE, V_CMP_NLT_F64_e64, f64>;
2433def : FCMP_Pattern <COND_ULT, V_CMP_NGE_F64_e64, f64>;
2434def : FCMP_Pattern <COND_ULE, V_CMP_NGT_F64_e64, f64>;
2435
2436//===----------------------------------------------------------------------===//
Tom Stellard8d6d4492014-04-22 16:33:57 +00002437// SMRD Patterns
2438//===----------------------------------------------------------------------===//
2439
Tom Stellard217361c2015-08-06 19:28:38 +00002440multiclass SMRD_Pattern <string Instr, ValueType vt> {
Tom Stellard8d6d4492014-04-22 16:33:57 +00002441
Tom Stellarddee26a22015-08-06 19:28:30 +00002442 // 1. IMM offset
Tom Stellard8d6d4492014-04-22 16:33:57 +00002443 def : Pat <
Tom Stellarda6f24c62015-12-15 20:55:55 +00002444 (smrd_load (SMRDImm i64:$sbase, i32:$offset)),
Tom Stellard217361c2015-08-06 19:28:38 +00002445 (vt (!cast<SMRD>(Instr#"_IMM") $sbase, $offset))
Tom Stellard8d6d4492014-04-22 16:33:57 +00002446 >;
2447
Tom Stellarddee26a22015-08-06 19:28:30 +00002448 // 2. SGPR offset
Tom Stellard8d6d4492014-04-22 16:33:57 +00002449 def : Pat <
Tom Stellarda6f24c62015-12-15 20:55:55 +00002450 (smrd_load (SMRDSgpr i64:$sbase, i32:$offset)),
Tom Stellard217361c2015-08-06 19:28:38 +00002451 (vt (!cast<SMRD>(Instr#"_SGPR") $sbase, $offset))
Tom Stellard8d6d4492014-04-22 16:33:57 +00002452 >;
Tom Stellard217361c2015-08-06 19:28:38 +00002453
2454 def : Pat <
Tom Stellarda6f24c62015-12-15 20:55:55 +00002455 (smrd_load (SMRDImm32 i64:$sbase, i32:$offset)),
Tom Stellard217361c2015-08-06 19:28:38 +00002456 (vt (!cast<SMRD>(Instr#"_IMM_ci") $sbase, $offset))
2457 > {
2458 let Predicates = [isCIOnly];
2459 }
Tom Stellard8d6d4492014-04-22 16:33:57 +00002460}
2461
Tom Stellarda6f24c62015-12-15 20:55:55 +00002462// Global and constant loads can be selected to either MUBUF or SMRD
2463// instructions, but SMRD instructions are faster so we want the instruction
2464// selector to prefer those.
2465let AddedComplexity = 100 in {
2466
Tom Stellard217361c2015-08-06 19:28:38 +00002467defm : SMRD_Pattern <"S_LOAD_DWORD", i32>;
2468defm : SMRD_Pattern <"S_LOAD_DWORDX2", v2i32>;
2469defm : SMRD_Pattern <"S_LOAD_DWORDX4", v4i32>;
Tom Stellard217361c2015-08-06 19:28:38 +00002470defm : SMRD_Pattern <"S_LOAD_DWORDX8", v8i32>;
2471defm : SMRD_Pattern <"S_LOAD_DWORDX16", v16i32>;
Marek Olsak58f61a82014-12-07 17:17:38 +00002472
Tom Stellarddee26a22015-08-06 19:28:30 +00002473// 1. Offset as an immediate
Tom Stellard8d6d4492014-04-22 16:33:57 +00002474def : Pat <
Tom Stellarddee26a22015-08-06 19:28:30 +00002475 (SIload_constant v4i32:$sbase, (SMRDBufferImm i32:$offset)),
2476 (S_BUFFER_LOAD_DWORD_IMM $sbase, $offset)
Tom Stellard8d6d4492014-04-22 16:33:57 +00002477>;
2478
2479// 2. Offset loaded in an 32bit SGPR
2480def : Pat <
Tom Stellarddee26a22015-08-06 19:28:30 +00002481 (SIload_constant v4i32:$sbase, (SMRDBufferSgpr i32:$offset)),
2482 (S_BUFFER_LOAD_DWORD_SGPR $sbase, $offset)
Tom Stellard8d6d4492014-04-22 16:33:57 +00002483>;
2484
Tom Stellard217361c2015-08-06 19:28:38 +00002485let Predicates = [isCI] in {
2486
2487def : Pat <
2488 (SIload_constant v4i32:$sbase, (SMRDBufferImm32 i32:$offset)),
2489 (S_BUFFER_LOAD_DWORD_IMM_ci $sbase, $offset)
2490>;
2491
2492} // End Predicates = [isCI]
2493
Tom Stellarda6f24c62015-12-15 20:55:55 +00002494} // End let AddedComplexity = 10000
2495
Tom Stellardae4c9e72014-06-20 17:06:11 +00002496//===----------------------------------------------------------------------===//
2497// SOP1 Patterns
2498//===----------------------------------------------------------------------===//
2499
Tom Stellardae4c9e72014-06-20 17:06:11 +00002500def : Pat <
2501 (i64 (ctpop i64:$src)),
Matt Arsenaulteb492162014-11-02 23:46:51 +00002502 (i64 (REG_SEQUENCE SReg_64,
Tom Stellardbc4497b2016-02-12 23:45:29 +00002503 (i32 (COPY_TO_REGCLASS (S_BCNT1_I32_B64 $src), SReg_32)), sub0,
Matt Arsenaulteb492162014-11-02 23:46:51 +00002504 (S_MOV_B32 0), sub1))
Tom Stellardae4c9e72014-06-20 17:06:11 +00002505>;
2506
Marek Olsak7ed6b2f2015-11-25 21:22:45 +00002507def : Pat <
2508 (i32 (smax i32:$x, (i32 (ineg i32:$x)))),
2509 (S_ABS_I32 $x)
2510>;
2511
Tom Stellard58ac7442014-04-29 23:12:48 +00002512//===----------------------------------------------------------------------===//
2513// SOP2 Patterns
2514//===----------------------------------------------------------------------===//
2515
Tom Stellard80942a12014-09-05 14:07:59 +00002516// V_ADD_I32_e32/S_ADD_U32 produces carry in VCC/SCC. For the vector
Tom Stellardb2114ca2014-07-21 14:01:12 +00002517// case, the sgpr-copies pass will fix this to use the vector version.
2518def : Pat <
2519 (i32 (addc i32:$src0, i32:$src1)),
Tom Stellard80942a12014-09-05 14:07:59 +00002520 (S_ADD_U32 $src0, $src1)
Tom Stellardb2114ca2014-07-21 14:01:12 +00002521>;
2522
Tom Stellard58ac7442014-04-29 23:12:48 +00002523//===----------------------------------------------------------------------===//
Tom Stellard85ad4292014-06-17 16:53:09 +00002524// SOPP Patterns
2525//===----------------------------------------------------------------------===//
2526
Nicolai Haehnlef66bdb52016-04-27 15:46:01 +00002527def : Pat <
2528 (int_amdgcn_s_waitcnt i32:$simm16),
2529 (S_WAITCNT (as_i16imm $simm16))
2530>;
2531
Tom Stellard85ad4292014-06-17 16:53:09 +00002532//===----------------------------------------------------------------------===//
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002533// VOP1 Patterns
2534//===----------------------------------------------------------------------===//
2535
Matt Arsenault22ca3f82014-07-15 23:50:10 +00002536let Predicates = [UnsafeFPMath] in {
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +00002537
2538//def : RcpPat<V_RCP_F64_e32, f64>;
2539//defm : RsqPat<V_RSQ_F64_e32, f64>;
2540//defm : RsqPat<V_RSQ_F32_e32, f32>;
2541
2542def : RsqPat<V_RSQ_F32_e32, f32>;
2543def : RsqPat<V_RSQ_F64_e32, f64>;
Matt Arsenault74015162016-05-28 00:19:52 +00002544
2545// Convert (x - floor(x)) to fract(x)
2546def : Pat <
2547 (f32 (fsub (f32 (VOP3Mods f32:$x, i32:$mods)),
2548 (f32 (ffloor (f32 (VOP3Mods f32:$x, i32:$mods)))))),
2549 (V_FRACT_F32_e64 $mods, $x, DSTCLAMP.NONE, DSTOMOD.NONE)
2550>;
2551
2552// Convert (x + (-floor(x))) to fract(x)
2553def : Pat <
2554 (f64 (fadd (f64 (VOP3Mods f64:$x, i32:$mods)),
2555 (f64 (fneg (f64 (ffloor (f64 (VOP3Mods f64:$x, i32:$mods)))))))),
2556 (V_FRACT_F64_e64 $mods, $x, DSTCLAMP.NONE, DSTOMOD.NONE)
2557>;
2558
2559} // End Predicates = [UnsafeFPMath]
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00002560
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002561//===----------------------------------------------------------------------===//
Tom Stellard58ac7442014-04-29 23:12:48 +00002562// VOP2 Patterns
2563//===----------------------------------------------------------------------===//
2564
Tom Stellardae4c9e72014-06-20 17:06:11 +00002565def : Pat <
2566 (i32 (add (i32 (ctpop i32:$popcnt)), i32:$val)),
Matt Arsenault49dd4282014-09-15 17:15:02 +00002567 (V_BCNT_U32_B32_e64 $popcnt, $val)
Tom Stellardae4c9e72014-06-20 17:06:11 +00002568>;
2569
Tom Stellard5224df32015-03-10 16:16:44 +00002570def : Pat <
2571 (i32 (select i1:$src0, i32:$src1, i32:$src2)),
2572 (V_CNDMASK_B32_e64 $src2, $src1, $src0)
2573>;
2574
Tom Stellarddb5a11f2015-07-13 15:47:57 +00002575// Pattern for V_MAC_F32
2576def : Pat <
2577 (fmad (VOP3NoMods0 f32:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod),
2578 (VOP3NoMods f32:$src1, i32:$src1_modifiers),
2579 (VOP3NoMods f32:$src2, i32:$src2_modifiers)),
2580 (V_MAC_F32_e64 $src0_modifiers, $src0, $src1_modifiers, $src1,
2581 $src2_modifiers, $src2, $clamp, $omod)
2582>;
2583
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002584/********** ======================= **********/
2585/********** Image sampling patterns **********/
2586/********** ======================= **********/
Tom Stellardae6c06e2013-02-07 17:02:13 +00002587
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002588// Image + sampler
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002589class SampleRawPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00002590 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, i32:$dmask, i32:$unorm,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002591 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002592 (opcode $addr, $rsrc, $sampler,
2593 (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $slc),
2594 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $da))
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002595>;
2596
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002597multiclass SampleRawPatterns<SDPatternOperator name, string opcode> {
2598 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2599 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2600 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2601 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V8), v8i32>;
2602 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V16), v16i32>;
2603}
2604
2605// Image only
2606class ImagePattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Nicolai Haehnlef2c64db2016-02-18 16:44:18 +00002607 (name vt:$addr, v8i32:$rsrc, imm:$dmask, imm:$unorm,
2608 imm:$r128, imm:$da, imm:$glc, imm:$slc, imm:$tfe, imm:$lwe),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002609 (opcode $addr, $rsrc,
2610 (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $slc),
2611 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $da))
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002612>;
2613
2614multiclass ImagePatterns<SDPatternOperator name, string opcode> {
2615 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2616 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2617 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2618}
2619
Nicolai Haehnlef2c64db2016-02-18 16:44:18 +00002620class ImageLoadPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
2621 (name vt:$addr, v8i32:$rsrc, imm:$dmask, imm:$r128, imm:$da, imm:$glc,
2622 imm:$slc),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002623 (opcode $addr, $rsrc,
2624 (as_i32imm $dmask), 1, (as_i1imm $glc), (as_i1imm $slc),
2625 (as_i1imm $r128), 0, 0, (as_i1imm $da))
Nicolai Haehnlef2c64db2016-02-18 16:44:18 +00002626>;
2627
2628multiclass ImageLoadPatterns<SDPatternOperator name, string opcode> {
2629 def : ImageLoadPattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2630 def : ImageLoadPattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2631 def : ImageLoadPattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2632}
2633
2634class ImageStorePattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
2635 (name v4f32:$data, vt:$addr, v8i32:$rsrc, i32:$dmask, imm:$r128, imm:$da,
2636 imm:$glc, imm:$slc),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002637 (opcode $data, $addr, $rsrc,
2638 (as_i32imm $dmask), 1, (as_i1imm $glc), (as_i1imm $slc),
2639 (as_i1imm $r128), 0, 0, (as_i1imm $da))
Nicolai Haehnlef2c64db2016-02-18 16:44:18 +00002640>;
2641
2642multiclass ImageStorePatterns<SDPatternOperator name, string opcode> {
2643 def : ImageStorePattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2644 def : ImageStorePattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2645 def : ImageStorePattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2646}
2647
Nikolay Haustov5bf46ac12016-03-04 10:39:50 +00002648class ImageAtomicPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
2649 (name i32:$vdata, vt:$addr, v8i32:$rsrc, imm:$r128, imm:$da, imm:$slc),
2650 (opcode $vdata, $addr, $rsrc, 1, 1, 1, (as_i1imm $slc), (as_i1imm $r128), 0, 0, (as_i1imm $da))
2651>;
2652
2653multiclass ImageAtomicPatterns<SDPatternOperator name, string opcode> {
2654 def : ImageAtomicPattern<name, !cast<MIMG>(opcode # _V1), i32>;
2655 def : ImageAtomicPattern<name, !cast<MIMG>(opcode # _V2), v2i32>;
2656 def : ImageAtomicPattern<name, !cast<MIMG>(opcode # _V4), v4i32>;
2657}
2658
2659class ImageAtomicCmpSwapPattern<MIMG opcode, ValueType vt> : Pat <
2660 (int_amdgcn_image_atomic_cmpswap i32:$vsrc, i32:$vcmp, vt:$addr, v8i32:$rsrc,
2661 imm:$r128, imm:$da, imm:$slc),
2662 (EXTRACT_SUBREG
2663 (opcode (REG_SEQUENCE VReg_64, $vsrc, sub0, $vcmp, sub1),
2664 $addr, $rsrc, 3, 1, 1, (as_i1imm $slc), (as_i1imm $r128), 0, 0, (as_i1imm $da)),
2665 sub0)
2666>;
2667
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002668// Basic sample
2669defm : SampleRawPatterns<int_SI_image_sample, "IMAGE_SAMPLE">;
2670defm : SampleRawPatterns<int_SI_image_sample_cl, "IMAGE_SAMPLE_CL">;
2671defm : SampleRawPatterns<int_SI_image_sample_d, "IMAGE_SAMPLE_D">;
2672defm : SampleRawPatterns<int_SI_image_sample_d_cl, "IMAGE_SAMPLE_D_CL">;
2673defm : SampleRawPatterns<int_SI_image_sample_l, "IMAGE_SAMPLE_L">;
2674defm : SampleRawPatterns<int_SI_image_sample_b, "IMAGE_SAMPLE_B">;
2675defm : SampleRawPatterns<int_SI_image_sample_b_cl, "IMAGE_SAMPLE_B_CL">;
2676defm : SampleRawPatterns<int_SI_image_sample_lz, "IMAGE_SAMPLE_LZ">;
2677defm : SampleRawPatterns<int_SI_image_sample_cd, "IMAGE_SAMPLE_CD">;
2678defm : SampleRawPatterns<int_SI_image_sample_cd_cl, "IMAGE_SAMPLE_CD_CL">;
2679
2680// Sample with comparison
2681defm : SampleRawPatterns<int_SI_image_sample_c, "IMAGE_SAMPLE_C">;
2682defm : SampleRawPatterns<int_SI_image_sample_c_cl, "IMAGE_SAMPLE_C_CL">;
2683defm : SampleRawPatterns<int_SI_image_sample_c_d, "IMAGE_SAMPLE_C_D">;
2684defm : SampleRawPatterns<int_SI_image_sample_c_d_cl, "IMAGE_SAMPLE_C_D_CL">;
2685defm : SampleRawPatterns<int_SI_image_sample_c_l, "IMAGE_SAMPLE_C_L">;
2686defm : SampleRawPatterns<int_SI_image_sample_c_b, "IMAGE_SAMPLE_C_B">;
2687defm : SampleRawPatterns<int_SI_image_sample_c_b_cl, "IMAGE_SAMPLE_C_B_CL">;
2688defm : SampleRawPatterns<int_SI_image_sample_c_lz, "IMAGE_SAMPLE_C_LZ">;
2689defm : SampleRawPatterns<int_SI_image_sample_c_cd, "IMAGE_SAMPLE_C_CD">;
2690defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl, "IMAGE_SAMPLE_C_CD_CL">;
2691
2692// Sample with offsets
2693defm : SampleRawPatterns<int_SI_image_sample_o, "IMAGE_SAMPLE_O">;
2694defm : SampleRawPatterns<int_SI_image_sample_cl_o, "IMAGE_SAMPLE_CL_O">;
2695defm : SampleRawPatterns<int_SI_image_sample_d_o, "IMAGE_SAMPLE_D_O">;
2696defm : SampleRawPatterns<int_SI_image_sample_d_cl_o, "IMAGE_SAMPLE_D_CL_O">;
2697defm : SampleRawPatterns<int_SI_image_sample_l_o, "IMAGE_SAMPLE_L_O">;
2698defm : SampleRawPatterns<int_SI_image_sample_b_o, "IMAGE_SAMPLE_B_O">;
2699defm : SampleRawPatterns<int_SI_image_sample_b_cl_o, "IMAGE_SAMPLE_B_CL_O">;
2700defm : SampleRawPatterns<int_SI_image_sample_lz_o, "IMAGE_SAMPLE_LZ_O">;
2701defm : SampleRawPatterns<int_SI_image_sample_cd_o, "IMAGE_SAMPLE_CD_O">;
2702defm : SampleRawPatterns<int_SI_image_sample_cd_cl_o, "IMAGE_SAMPLE_CD_CL_O">;
2703
2704// Sample with comparison and offsets
2705defm : SampleRawPatterns<int_SI_image_sample_c_o, "IMAGE_SAMPLE_C_O">;
2706defm : SampleRawPatterns<int_SI_image_sample_c_cl_o, "IMAGE_SAMPLE_C_CL_O">;
2707defm : SampleRawPatterns<int_SI_image_sample_c_d_o, "IMAGE_SAMPLE_C_D_O">;
2708defm : SampleRawPatterns<int_SI_image_sample_c_d_cl_o, "IMAGE_SAMPLE_C_D_CL_O">;
2709defm : SampleRawPatterns<int_SI_image_sample_c_l_o, "IMAGE_SAMPLE_C_L_O">;
2710defm : SampleRawPatterns<int_SI_image_sample_c_b_o, "IMAGE_SAMPLE_C_B_O">;
2711defm : SampleRawPatterns<int_SI_image_sample_c_b_cl_o, "IMAGE_SAMPLE_C_B_CL_O">;
2712defm : SampleRawPatterns<int_SI_image_sample_c_lz_o, "IMAGE_SAMPLE_C_LZ_O">;
2713defm : SampleRawPatterns<int_SI_image_sample_c_cd_o, "IMAGE_SAMPLE_C_CD_O">;
2714defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl_o, "IMAGE_SAMPLE_C_CD_CL_O">;
2715
2716// Gather opcodes
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002717// Only the variants which make sense are defined.
2718def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V2, v2i32>;
2719def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V4, v4i32>;
2720def : SampleRawPattern<int_SI_gather4_cl, IMAGE_GATHER4_CL_V4_V4, v4i32>;
2721def : SampleRawPattern<int_SI_gather4_l, IMAGE_GATHER4_L_V4_V4, v4i32>;
2722def : SampleRawPattern<int_SI_gather4_b, IMAGE_GATHER4_B_V4_V4, v4i32>;
2723def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V4, v4i32>;
2724def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V8, v8i32>;
2725def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V2, v2i32>;
2726def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V4, v4i32>;
2727
2728def : SampleRawPattern<int_SI_gather4_c, IMAGE_GATHER4_C_V4_V4, v4i32>;
2729def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V4, v4i32>;
2730def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V8, v8i32>;
2731def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V4, v4i32>;
2732def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V8, v8i32>;
2733def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V4, v4i32>;
2734def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V8, v8i32>;
2735def : SampleRawPattern<int_SI_gather4_c_b_cl, IMAGE_GATHER4_C_B_CL_V4_V8, v8i32>;
2736def : SampleRawPattern<int_SI_gather4_c_lz, IMAGE_GATHER4_C_LZ_V4_V4, v4i32>;
2737
2738def : SampleRawPattern<int_SI_gather4_o, IMAGE_GATHER4_O_V4_V4, v4i32>;
2739def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V4, v4i32>;
2740def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V8, v8i32>;
2741def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V4, v4i32>;
2742def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V8, v8i32>;
2743def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V4, v4i32>;
2744def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V8, v8i32>;
2745def : SampleRawPattern<int_SI_gather4_b_cl_o, IMAGE_GATHER4_B_CL_O_V4_V8, v8i32>;
2746def : SampleRawPattern<int_SI_gather4_lz_o, IMAGE_GATHER4_LZ_O_V4_V4, v4i32>;
2747
2748def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V4, v4i32>;
2749def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V8, v8i32>;
2750def : SampleRawPattern<int_SI_gather4_c_cl_o, IMAGE_GATHER4_C_CL_O_V4_V8, v8i32>;
2751def : SampleRawPattern<int_SI_gather4_c_l_o, IMAGE_GATHER4_C_L_O_V4_V8, v8i32>;
2752def : SampleRawPattern<int_SI_gather4_c_b_o, IMAGE_GATHER4_C_B_O_V4_V8, v8i32>;
2753def : SampleRawPattern<int_SI_gather4_c_b_cl_o, IMAGE_GATHER4_C_B_CL_O_V4_V8, v8i32>;
2754def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V4, v4i32>;
2755def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V8, v8i32>;
2756
2757def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V1, i32>;
2758def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V2, v2i32>;
2759def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V4, v4i32>;
2760
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002761def : ImagePattern<int_SI_getresinfo, IMAGE_GET_RESINFO_V4_V1, i32>;
2762defm : ImagePatterns<int_SI_image_load, "IMAGE_LOAD">;
2763defm : ImagePatterns<int_SI_image_load_mip, "IMAGE_LOAD_MIP">;
Nicolai Haehnlef2c64db2016-02-18 16:44:18 +00002764defm : ImageLoadPatterns<int_amdgcn_image_load, "IMAGE_LOAD">;
2765defm : ImageLoadPatterns<int_amdgcn_image_load_mip, "IMAGE_LOAD_MIP">;
2766defm : ImageStorePatterns<int_amdgcn_image_store, "IMAGE_STORE">;
2767defm : ImageStorePatterns<int_amdgcn_image_store_mip, "IMAGE_STORE_MIP">;
Nikolay Haustov5bf46ac12016-03-04 10:39:50 +00002768defm : ImageAtomicPatterns<int_amdgcn_image_atomic_swap, "IMAGE_ATOMIC_SWAP">;
2769def : ImageAtomicCmpSwapPattern<IMAGE_ATOMIC_CMPSWAP_V1, i32>;
2770def : ImageAtomicCmpSwapPattern<IMAGE_ATOMIC_CMPSWAP_V2, v2i32>;
2771def : ImageAtomicCmpSwapPattern<IMAGE_ATOMIC_CMPSWAP_V4, v4i32>;
2772defm : ImageAtomicPatterns<int_amdgcn_image_atomic_add, "IMAGE_ATOMIC_ADD">;
2773defm : ImageAtomicPatterns<int_amdgcn_image_atomic_sub, "IMAGE_ATOMIC_SUB">;
2774defm : ImageAtomicPatterns<int_amdgcn_image_atomic_smin, "IMAGE_ATOMIC_SMIN">;
2775defm : ImageAtomicPatterns<int_amdgcn_image_atomic_umin, "IMAGE_ATOMIC_UMIN">;
2776defm : ImageAtomicPatterns<int_amdgcn_image_atomic_smax, "IMAGE_ATOMIC_SMAX">;
2777defm : ImageAtomicPatterns<int_amdgcn_image_atomic_umax, "IMAGE_ATOMIC_UMAX">;
2778defm : ImageAtomicPatterns<int_amdgcn_image_atomic_and, "IMAGE_ATOMIC_AND">;
2779defm : ImageAtomicPatterns<int_amdgcn_image_atomic_or, "IMAGE_ATOMIC_OR">;
2780defm : ImageAtomicPatterns<int_amdgcn_image_atomic_xor, "IMAGE_ATOMIC_XOR">;
2781defm : ImageAtomicPatterns<int_amdgcn_image_atomic_inc, "IMAGE_ATOMIC_INC">;
2782defm : ImageAtomicPatterns<int_amdgcn_image_atomic_dec, "IMAGE_ATOMIC_DEC">;
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002783
Tom Stellard9fa17912013-08-14 23:24:45 +00002784/* SIsample for simple 1D texture lookup */
Tom Stellard75aadc22012-12-11 21:25:42 +00002785def : Pat <
Matt Arsenaultc5f61522016-01-26 04:43:48 +00002786 (SIsample i32:$addr, v8i32:$rsrc, v4i32:$sampler, imm),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002787 (IMAGE_SAMPLE_V4_V1 $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00002788>;
2789
Tom Stellard9fa17912013-08-14 23:24:45 +00002790class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Matt Arsenaultc5f61522016-01-26 04:43:48 +00002791 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, imm),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002792 (opcode $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 0)
Tom Stellardc9b90312013-01-21 15:40:48 +00002793>;
2794
Tom Stellard9fa17912013-08-14 23:24:45 +00002795class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Matt Arsenaultc5f61522016-01-26 04:43:48 +00002796 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, TEX_RECT),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002797 (opcode $addr, $rsrc, $sampler, 0xf, 1, 0, 0, 0, 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00002798>;
2799
Tom Stellard9fa17912013-08-14 23:24:45 +00002800class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Matt Arsenaultc5f61522016-01-26 04:43:48 +00002801 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, TEX_ARRAY),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002802 (opcode $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 1)
Tom Stellard462516b2013-02-07 17:02:14 +00002803>;
2804
Tom Stellard9fa17912013-08-14 23:24:45 +00002805class SampleShadowPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002806 ValueType vt> : Pat <
Matt Arsenaultc5f61522016-01-26 04:43:48 +00002807 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, TEX_SHADOW),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002808 (opcode $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 0)
Tom Stellard462516b2013-02-07 17:02:14 +00002809>;
2810
Tom Stellard9fa17912013-08-14 23:24:45 +00002811class SampleShadowArrayPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002812 ValueType vt> : Pat <
Matt Arsenaultc5f61522016-01-26 04:43:48 +00002813 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, TEX_SHADOW_ARRAY),
Nikolay Haustov2f684f12016-02-26 09:51:05 +00002814 (opcode $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 1)
Tom Stellard462516b2013-02-07 17:02:14 +00002815>;
2816
Tom Stellard9fa17912013-08-14 23:24:45 +00002817/* SIsample* for texture lookups consuming more address parameters */
Tom Stellard16a9a202013-08-14 23:24:17 +00002818multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l,
2819 MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b,
2820MIMG sample_d, MIMG sample_c_d, ValueType addr_type> {
Tom Stellard9fa17912013-08-14 23:24:45 +00002821 def : SamplePattern <SIsample, sample, addr_type>;
2822 def : SampleRectPattern <SIsample, sample, addr_type>;
2823 def : SampleArrayPattern <SIsample, sample, addr_type>;
2824 def : SampleShadowPattern <SIsample, sample_c, addr_type>;
2825 def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002826
Tom Stellard9fa17912013-08-14 23:24:45 +00002827 def : SamplePattern <SIsamplel, sample_l, addr_type>;
2828 def : SampleArrayPattern <SIsamplel, sample_l, addr_type>;
2829 def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>;
2830 def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002831
Tom Stellard9fa17912013-08-14 23:24:45 +00002832 def : SamplePattern <SIsampleb, sample_b, addr_type>;
2833 def : SampleArrayPattern <SIsampleb, sample_b, addr_type>;
2834 def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>;
2835 def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>;
Michel Danzer83f87c42013-07-10 16:36:36 +00002836
Tom Stellard9fa17912013-08-14 23:24:45 +00002837 def : SamplePattern <SIsampled, sample_d, addr_type>;
2838 def : SampleArrayPattern <SIsampled, sample_d, addr_type>;
2839 def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>;
2840 def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002841}
2842
Tom Stellard682bfbc2013-10-10 17:11:24 +00002843defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2,
2844 IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2,
2845 IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2,
2846 IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2,
Tom Stellard16a9a202013-08-14 23:24:17 +00002847 v2i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002848defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4,
2849 IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4,
2850 IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4,
2851 IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4,
Tom Stellard16a9a202013-08-14 23:24:17 +00002852 v4i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002853defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8,
2854 IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8,
2855 IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8,
2856 IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8,
Tom Stellard16a9a202013-08-14 23:24:17 +00002857 v8i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002858defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16,
2859 IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16,
2860 IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16,
2861 IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16,
Tom Stellard16a9a202013-08-14 23:24:17 +00002862 v16i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002863
Christian Konig4a1b9c32013-03-18 11:34:10 +00002864/********** ============================================ **********/
2865/********** Extraction, Insertion, Building and Casting **********/
2866/********** ============================================ **********/
Tom Stellard75aadc22012-12-11 21:25:42 +00002867
Christian Konig4a1b9c32013-03-18 11:34:10 +00002868foreach Index = 0-2 in {
2869 def Extract_Element_v2i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002870 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002871 >;
2872 def Insert_Element_v2i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002873 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002874 >;
2875
2876 def Extract_Element_v2f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002877 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002878 >;
2879 def Insert_Element_v2f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002880 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002881 >;
2882}
2883
2884foreach Index = 0-3 in {
2885 def Extract_Element_v4i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002886 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002887 >;
2888 def Insert_Element_v4i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002889 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002890 >;
2891
2892 def Extract_Element_v4f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002893 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002894 >;
2895 def Insert_Element_v4f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002896 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002897 >;
2898}
2899
2900foreach Index = 0-7 in {
2901 def Extract_Element_v8i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002902 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002903 >;
2904 def Insert_Element_v8i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002905 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002906 >;
2907
2908 def Extract_Element_v8f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002909 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002910 >;
2911 def Insert_Element_v8f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002912 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002913 >;
2914}
2915
2916foreach Index = 0-15 in {
2917 def Extract_Element_v16i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002918 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002919 >;
2920 def Insert_Element_v16i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002921 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002922 >;
2923
2924 def Extract_Element_v16f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002925 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002926 >;
2927 def Insert_Element_v16f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002928 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002929 >;
2930}
Tom Stellard75aadc22012-12-11 21:25:42 +00002931
Matt Arsenault382d9452016-01-26 04:49:22 +00002932// FIXME: Why do only some of these type combinations for SReg and
2933// VReg?
2934// 32-bit bitcast
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002935def : BitConvert <i32, f32, VGPR_32>;
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002936def : BitConvert <f32, i32, VGPR_32>;
Matt Arsenault382d9452016-01-26 04:49:22 +00002937def : BitConvert <i32, f32, SReg_32>;
2938def : BitConvert <f32, i32, SReg_32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002939
Matt Arsenault382d9452016-01-26 04:49:22 +00002940// 64-bit bitcast
Tom Stellard7512c082013-07-12 18:14:56 +00002941def : BitConvert <i64, f64, VReg_64>;
Tom Stellard7512c082013-07-12 18:14:56 +00002942def : BitConvert <f64, i64, VReg_64>;
Tom Stellarded2f6142013-07-18 21:43:42 +00002943def : BitConvert <v2i32, v2f32, VReg_64>;
Matt Arsenault382d9452016-01-26 04:49:22 +00002944def : BitConvert <v2f32, v2i32, VReg_64>;
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00002945def : BitConvert <i64, v2i32, VReg_64>;
Matt Arsenault382d9452016-01-26 04:49:22 +00002946def : BitConvert <v2i32, i64, VReg_64>;
Matt Arsenault064c2062014-06-11 17:40:32 +00002947def : BitConvert <i64, v2f32, VReg_64>;
Matt Arsenault382d9452016-01-26 04:49:22 +00002948def : BitConvert <v2f32, i64, VReg_64>;
Tom Stellard8f307212015-12-15 17:11:17 +00002949def : BitConvert <f64, v2f32, VReg_64>;
Matt Arsenault382d9452016-01-26 04:49:22 +00002950def : BitConvert <v2f32, f64, VReg_64>;
Matt Arsenault2acc7a42014-06-11 19:31:13 +00002951def : BitConvert <f64, v2i32, VReg_64>;
Matt Arsenault382d9452016-01-26 04:49:22 +00002952def : BitConvert <v2i32, f64, VReg_64>;
Tom Stellard83747202013-07-18 21:43:53 +00002953def : BitConvert <v4i32, v4f32, VReg_128>;
Matt Arsenault382d9452016-01-26 04:49:22 +00002954def : BitConvert <v4f32, v4i32, VReg_128>;
Tom Stellard83747202013-07-18 21:43:53 +00002955
Matt Arsenault382d9452016-01-26 04:49:22 +00002956// 128-bit bitcast
Matt Arsenault61001bb2015-11-25 19:58:34 +00002957def : BitConvert <v2i64, v4i32, SReg_128>;
2958def : BitConvert <v4i32, v2i64, SReg_128>;
Tom Stellard8f307212015-12-15 17:11:17 +00002959def : BitConvert <v2f64, v4f32, VReg_128>;
Matt Arsenault61001bb2015-11-25 19:58:34 +00002960def : BitConvert <v2f64, v4i32, VReg_128>;
Tom Stellard8f307212015-12-15 17:11:17 +00002961def : BitConvert <v4f32, v2f64, VReg_128>;
Matt Arsenault61001bb2015-11-25 19:58:34 +00002962def : BitConvert <v4i32, v2f64, VReg_128>;
Matt Arsenaulte57206d2016-05-25 18:07:36 +00002963def : BitConvert <v2i64, v2f64, VReg_128>;
2964def : BitConvert <v2f64, v2i64, VReg_128>;
Matt Arsenault61001bb2015-11-25 19:58:34 +00002965
Matt Arsenault382d9452016-01-26 04:49:22 +00002966// 256-bit bitcast
Tom Stellard967bf582014-02-13 23:34:15 +00002967def : BitConvert <v8i32, v8f32, SReg_256>;
Matt Arsenault382d9452016-01-26 04:49:22 +00002968def : BitConvert <v8f32, v8i32, SReg_256>;
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002969def : BitConvert <v8i32, v8f32, VReg_256>;
2970def : BitConvert <v8f32, v8i32, VReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002971
Matt Arsenault382d9452016-01-26 04:49:22 +00002972// 512-bit bitcast
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002973def : BitConvert <v16i32, v16f32, VReg_512>;
2974def : BitConvert <v16f32, v16i32, VReg_512>;
2975
Christian Konig8dbe6f62013-02-21 15:17:27 +00002976/********** =================== **********/
2977/********** Src & Dst modifiers **********/
2978/********** =================== **********/
2979
2980def : Pat <
Matt Arsenault1cffa4c2014-11-13 19:49:04 +00002981 (AMDGPUclamp (VOP3Mods0Clamp f32:$src0, i32:$src0_modifiers, i32:$omod),
2982 (f32 FP_ZERO), (f32 FP_ONE)),
2983 (V_ADD_F32_e64 $src0_modifiers, $src0, 0, 0, 1, $omod)
Christian Konig8dbe6f62013-02-21 15:17:27 +00002984>;
2985
Michel Danzer624b02a2014-02-04 07:12:38 +00002986/********** ================================ **********/
2987/********** Floating point absolute/negative **********/
2988/********** ================================ **********/
2989
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002990// Prevent expanding both fneg and fabs.
Michel Danzer624b02a2014-02-04 07:12:38 +00002991
Michel Danzer624b02a2014-02-04 07:12:38 +00002992def : Pat <
2993 (fneg (fabs f32:$src)),
Matt Arsenault382d9452016-01-26 04:49:22 +00002994 (S_OR_B32 $src, 0x80000000) // Set sign bit
Michel Danzer624b02a2014-02-04 07:12:38 +00002995>;
2996
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002997// FIXME: Should use S_OR_B32
Matt Arsenault13623d02014-08-15 18:42:18 +00002998def : Pat <
2999 (fneg (fabs f64:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003000 (REG_SEQUENCE VReg_64,
3001 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
3002 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00003003 (V_OR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003004 (V_MOV_B32_e32 0x80000000)), // Set sign bit.
3005 sub1)
Matt Arsenault13623d02014-08-15 18:42:18 +00003006>;
3007
Matt Arsenaultfabf5452014-08-15 18:42:22 +00003008def : Pat <
3009 (fabs f32:$src),
3010 (V_AND_B32_e32 $src, (V_MOV_B32_e32 0x7fffffff))
3011>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00003012
Matt Arsenaultfabf5452014-08-15 18:42:22 +00003013def : Pat <
3014 (fneg f32:$src),
3015 (V_XOR_B32_e32 $src, (V_MOV_B32_e32 0x80000000))
3016>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00003017
Matt Arsenaultfabf5452014-08-15 18:42:22 +00003018def : Pat <
3019 (fabs f64:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003020 (REG_SEQUENCE VReg_64,
3021 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
3022 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00003023 (V_AND_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003024 (V_MOV_B32_e32 0x7fffffff)), // Set sign bit.
3025 sub1)
Matt Arsenaultfabf5452014-08-15 18:42:22 +00003026>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00003027
Matt Arsenaultfabf5452014-08-15 18:42:22 +00003028def : Pat <
3029 (fneg f64:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003030 (REG_SEQUENCE VReg_64,
3031 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
3032 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00003033 (V_XOR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003034 (V_MOV_B32_e32 0x80000000)),
3035 sub1)
Matt Arsenaultfabf5452014-08-15 18:42:22 +00003036>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00003037
Christian Konigc756cb992013-02-16 11:28:22 +00003038/********** ================== **********/
3039/********** Immediate Patterns **********/
3040/********** ================== **********/
3041
3042def : Pat <
Tom Stellarddf94dc32013-08-14 23:24:24 +00003043 (SGPRImm<(i32 imm)>:$imm),
3044 (S_MOV_B32 imm:$imm)
3045>;
3046
3047def : Pat <
3048 (SGPRImm<(f32 fpimm)>:$imm),
Tom Stellardfb77f002015-01-13 22:59:41 +00003049 (S_MOV_B32 (f32 (bitcast_fpimm_to_i32 $imm)))
Tom Stellarddf94dc32013-08-14 23:24:24 +00003050>;
3051
3052def : Pat <
Christian Konigc756cb992013-02-16 11:28:22 +00003053 (i32 imm:$imm),
3054 (V_MOV_B32_e32 imm:$imm)
3055>;
3056
3057def : Pat <
3058 (f32 fpimm:$imm),
Tom Stellardfb77f002015-01-13 22:59:41 +00003059 (V_MOV_B32_e32 (f32 (bitcast_fpimm_to_i32 $imm)))
Christian Konigc756cb992013-02-16 11:28:22 +00003060>;
3061
3062def : Pat <
Christian Konigb559b072013-02-16 11:28:36 +00003063 (i64 InlineImm<i64>:$imm),
3064 (S_MOV_B64 InlineImm<i64>:$imm)
3065>;
3066
Matt Arsenaultbecd6562014-12-03 05:22:35 +00003067// XXX - Should this use a s_cmp to set SCC?
3068
3069// Set to sign-extended 64-bit value (true = -1, false = 0)
3070def : Pat <
3071 (i1 imm:$imm),
3072 (S_MOV_B64 (i64 (as_i64imm $imm)))
3073>;
3074
Matt Arsenault303011a2014-12-17 21:04:08 +00003075def : Pat <
3076 (f64 InlineFPImm<f64>:$imm),
Tom Stellardfb77f002015-01-13 22:59:41 +00003077 (S_MOV_B64 (f64 (bitcast_fpimm_to_i64 InlineFPImm<f64>:$imm)))
Matt Arsenault303011a2014-12-17 21:04:08 +00003078>;
3079
Tom Stellard75aadc22012-12-11 21:25:42 +00003080/********** ================== **********/
3081/********** Intrinsic Patterns **********/
3082/********** ================== **********/
3083
Tom Stellard40b7f1f2013-05-02 15:30:12 +00003084def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00003085
3086def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00003087 (int_AMDGPU_cube v4f32:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003088 (REG_SEQUENCE VReg_128,
Tom Stellardb4a313a2014-08-01 00:32:39 +00003089 (V_CUBETC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
3090 0 /* src1_modifiers */, (EXTRACT_SUBREG $src, sub1),
3091 0 /* src2_modifiers */, (EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003092 0 /* clamp */, 0 /* omod */), sub0,
Tom Stellardb4a313a2014-08-01 00:32:39 +00003093 (V_CUBESC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
3094 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
3095 0 /* src2_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003096 0 /* clamp */, 0 /* omod */), sub1,
Tom Stellardb4a313a2014-08-01 00:32:39 +00003097 (V_CUBEMA_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
3098 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
3099 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003100 0 /* clamp */, 0 /* omod */), sub2,
Tom Stellardb4a313a2014-08-01 00:32:39 +00003101 (V_CUBEID_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
3102 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
3103 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003104 0 /* clamp */, 0 /* omod */), sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +00003105>;
3106
Michel Danzer0cc991e2013-02-22 11:22:58 +00003107def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00003108 (i32 (sext i1:$src0)),
3109 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0)
Michel Danzer0cc991e2013-02-22 11:22:58 +00003110>;
3111
Tom Stellardf16d38c2014-02-13 23:34:13 +00003112class Ext32Pat <SDNode ext> : Pat <
3113 (i32 (ext i1:$src0)),
Michel Danzer5d26fdf2014-02-05 09:48:05 +00003114 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src0)
3115>;
3116
Tom Stellardf16d38c2014-02-13 23:34:13 +00003117def : Ext32Pat <zext>;
3118def : Ext32Pat <anyext>;
3119
Matt Arsenault382d9452016-01-26 04:49:22 +00003120// Offset in an 32-bit VGPR
Christian Konig7a14a472013-03-18 11:34:00 +00003121def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00003122 (SIload_constant v4i32:$sbase, i32:$voff),
Tom Stellardc229baa2015-03-10 16:16:49 +00003123 (BUFFER_LOAD_DWORD_OFFEN $voff, $sbase, 0, 0, 0, 0, 0)
Christian Konig7a14a472013-03-18 11:34:00 +00003124>;
3125
Michel Danzer8caa9042013-04-10 17:17:56 +00003126// The multiplication scales from [0,1] to the unsigned integer range
3127def : Pat <
3128 (AMDGPUurecip i32:$src0),
3129 (V_CVT_U32_F32_e32
3130 (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1,
3131 (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0))))
3132>;
3133
Tom Stellard0289ff42014-05-16 20:56:44 +00003134//===----------------------------------------------------------------------===//
3135// VOP3 Patterns
3136//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00003137
Matt Arsenaulteb260202014-05-22 18:00:15 +00003138def : IMad24Pat<V_MAD_I32_I24>;
3139def : UMad24Pat<V_MAD_U32_U24>;
3140
Matt Arsenault7d858d82014-11-02 23:46:54 +00003141defm : BFIPatterns <V_BFI_B32, S_MOV_B32, SReg_64>;
Tom Stellard0289ff42014-05-16 20:56:44 +00003142def : ROTRPattern <V_ALIGNBIT_B32>;
3143
Michel Danzer49812b52013-07-10 16:37:07 +00003144/********** ======================= **********/
3145/********** Load/Store Patterns **********/
3146/********** ======================= **********/
3147
Tom Stellard85e8b6d2014-08-22 18:49:33 +00003148class DSReadPat <DS inst, ValueType vt, PatFrag frag> : Pat <
3149 (vt (frag (DS1Addr1Offset i32:$ptr, i32:$offset))),
Tom Stellard381a94a2015-05-12 15:00:49 +00003150 (inst $ptr, (as_i16imm $offset), (i1 0))
Tom Stellard85e8b6d2014-08-22 18:49:33 +00003151>;
Tom Stellardc6f4a292013-08-26 15:05:59 +00003152
Tom Stellard381a94a2015-05-12 15:00:49 +00003153def : DSReadPat <DS_READ_I8, i32, si_sextload_local_i8>;
3154def : DSReadPat <DS_READ_U8, i32, si_az_extload_local_i8>;
3155def : DSReadPat <DS_READ_I16, i32, si_sextload_local_i16>;
3156def : DSReadPat <DS_READ_U16, i32, si_az_extload_local_i16>;
3157def : DSReadPat <DS_READ_B32, i32, si_load_local>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00003158
3159let AddedComplexity = 100 in {
3160
Tom Stellard381a94a2015-05-12 15:00:49 +00003161def : DSReadPat <DS_READ_B64, v2i32, si_load_local_align8>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00003162
3163} // End AddedComplexity = 100
3164
3165def : Pat <
Tom Stellard381a94a2015-05-12 15:00:49 +00003166 (v2i32 (si_load_local (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
Tom Stellardf3fc5552014-08-22 18:49:35 +00003167 i8:$offset1))),
Tom Stellard381a94a2015-05-12 15:00:49 +00003168 (DS_READ2_B32 $ptr, $offset0, $offset1, (i1 0))
Tom Stellardf3fc5552014-08-22 18:49:35 +00003169>;
Michel Danzer49812b52013-07-10 16:37:07 +00003170
Tom Stellard85e8b6d2014-08-22 18:49:33 +00003171class DSWritePat <DS inst, ValueType vt, PatFrag frag> : Pat <
3172 (frag vt:$value, (DS1Addr1Offset i32:$ptr, i32:$offset)),
Tom Stellard381a94a2015-05-12 15:00:49 +00003173 (inst $ptr, $value, (as_i16imm $offset), (i1 0))
Tom Stellard85e8b6d2014-08-22 18:49:33 +00003174>;
Michel Danzer49812b52013-07-10 16:37:07 +00003175
Tom Stellard381a94a2015-05-12 15:00:49 +00003176def : DSWritePat <DS_WRITE_B8, i32, si_truncstore_local_i8>;
3177def : DSWritePat <DS_WRITE_B16, i32, si_truncstore_local_i16>;
3178def : DSWritePat <DS_WRITE_B32, i32, si_store_local>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00003179
3180let AddedComplexity = 100 in {
3181
Tom Stellard381a94a2015-05-12 15:00:49 +00003182def : DSWritePat <DS_WRITE_B64, v2i32, si_store_local_align8>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00003183} // End AddedComplexity = 100
3184
3185def : Pat <
Tom Stellard381a94a2015-05-12 15:00:49 +00003186 (si_store_local v2i32:$value, (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
3187 i8:$offset1)),
Tom Stellard065e3d42015-03-09 18:49:54 +00003188 (DS_WRITE2_B32 $ptr, (EXTRACT_SUBREG $value, sub0),
3189 (EXTRACT_SUBREG $value, sub1), $offset0, $offset1,
Tom Stellard381a94a2015-05-12 15:00:49 +00003190 (i1 0))
Tom Stellardf3fc5552014-08-22 18:49:35 +00003191>;
Tom Stellardf3d166a2013-08-26 15:05:49 +00003192
Matt Arsenault8ae59612014-09-05 16:24:58 +00003193class DSAtomicRetPat<DS inst, ValueType vt, PatFrag frag> : Pat <
3194 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$value),
Tom Stellard381a94a2015-05-12 15:00:49 +00003195 (inst $ptr, $value, (as_i16imm $offset), (i1 0))
Matt Arsenault8ae59612014-09-05 16:24:58 +00003196>;
Matt Arsenault72574102014-06-11 18:08:34 +00003197
Matt Arsenault8ae59612014-09-05 16:24:58 +00003198class DSAtomicCmpXChg <DS inst, ValueType vt, PatFrag frag> : Pat <
3199 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$cmp, vt:$swap),
Tom Stellard381a94a2015-05-12 15:00:49 +00003200 (inst $ptr, $cmp, $swap, (as_i16imm $offset), (i1 0))
Matt Arsenault8ae59612014-09-05 16:24:58 +00003201>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00003202
3203
3204// 32-bit atomics.
Tom Stellard381a94a2015-05-12 15:00:49 +00003205def : DSAtomicRetPat<DS_WRXCHG_RTN_B32, i32, si_atomic_swap_local>;
3206def : DSAtomicRetPat<DS_ADD_RTN_U32, i32, si_atomic_load_add_local>;
3207def : DSAtomicRetPat<DS_SUB_RTN_U32, i32, si_atomic_load_sub_local>;
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +00003208def : DSAtomicRetPat<DS_INC_RTN_U32, i32, si_atomic_inc_local>;
3209def : DSAtomicRetPat<DS_DEC_RTN_U32, i32, si_atomic_dec_local>;
Tom Stellard381a94a2015-05-12 15:00:49 +00003210def : DSAtomicRetPat<DS_AND_RTN_B32, i32, si_atomic_load_and_local>;
3211def : DSAtomicRetPat<DS_OR_RTN_B32, i32, si_atomic_load_or_local>;
3212def : DSAtomicRetPat<DS_XOR_RTN_B32, i32, si_atomic_load_xor_local>;
3213def : DSAtomicRetPat<DS_MIN_RTN_I32, i32, si_atomic_load_min_local>;
3214def : DSAtomicRetPat<DS_MAX_RTN_I32, i32, si_atomic_load_max_local>;
3215def : DSAtomicRetPat<DS_MIN_RTN_U32, i32, si_atomic_load_umin_local>;
3216def : DSAtomicRetPat<DS_MAX_RTN_U32, i32, si_atomic_load_umax_local>;
Tom Stellard381a94a2015-05-12 15:00:49 +00003217def : DSAtomicCmpXChg<DS_CMPST_RTN_B32, i32, si_atomic_cmp_swap_32_local>;
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00003218
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00003219// 64-bit atomics.
Tom Stellard381a94a2015-05-12 15:00:49 +00003220def : DSAtomicRetPat<DS_WRXCHG_RTN_B64, i64, si_atomic_swap_local>;
3221def : DSAtomicRetPat<DS_ADD_RTN_U64, i64, si_atomic_load_add_local>;
3222def : DSAtomicRetPat<DS_SUB_RTN_U64, i64, si_atomic_load_sub_local>;
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +00003223def : DSAtomicRetPat<DS_INC_RTN_U64, i64, si_atomic_inc_local>;
3224def : DSAtomicRetPat<DS_DEC_RTN_U64, i64, si_atomic_dec_local>;
Tom Stellard381a94a2015-05-12 15:00:49 +00003225def : DSAtomicRetPat<DS_AND_RTN_B64, i64, si_atomic_load_and_local>;
3226def : DSAtomicRetPat<DS_OR_RTN_B64, i64, si_atomic_load_or_local>;
3227def : DSAtomicRetPat<DS_XOR_RTN_B64, i64, si_atomic_load_xor_local>;
3228def : DSAtomicRetPat<DS_MIN_RTN_I64, i64, si_atomic_load_min_local>;
3229def : DSAtomicRetPat<DS_MAX_RTN_I64, i64, si_atomic_load_max_local>;
3230def : DSAtomicRetPat<DS_MIN_RTN_U64, i64, si_atomic_load_umin_local>;
3231def : DSAtomicRetPat<DS_MAX_RTN_U64, i64, si_atomic_load_umax_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00003232
Tom Stellard381a94a2015-05-12 15:00:49 +00003233def : DSAtomicCmpXChg<DS_CMPST_RTN_B64, i64, si_atomic_cmp_swap_64_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00003234
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00003235
Tom Stellard556d9aa2013-06-03 17:39:37 +00003236//===----------------------------------------------------------------------===//
3237// MUBUF Patterns
3238//===----------------------------------------------------------------------===//
3239
Jan Vesely43b7b5b2016-04-07 19:23:11 +00003240class MUBUFLoad_Pattern <MUBUF Instr_ADDR64, ValueType vt,
3241 PatFrag constant_ld> : Pat <
Tom Stellard1f9939f2015-02-27 14:59:41 +00003242 (vt (constant_ld (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset,
3243 i16:$offset, i1:$glc, i1:$slc, i1:$tfe))),
Tom Stellardc229baa2015-03-10 16:16:49 +00003244 (Instr_ADDR64 $vaddr, $srsrc, $soffset, $offset, $glc, $slc, $tfe)
Tom Stellard07a10a32013-06-03 17:39:43 +00003245 >;
Jan Vesely43b7b5b2016-04-07 19:23:11 +00003246
3247multiclass MUBUFLoad_Atomic_Pattern <MUBUF Instr_ADDR64, MUBUF Instr_OFFSET,
3248 ValueType vt, PatFrag atomic_ld> {
3249 def : Pat <
3250 (vt (atomic_ld (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset,
3251 i16:$offset, i1:$slc))),
3252 (Instr_ADDR64 $vaddr, $srsrc, $soffset, $offset, 1, $slc, 0)
3253 >;
3254
3255 def : Pat <
3256 (vt (atomic_ld (MUBUFOffsetNoGLC v4i32:$rsrc, i32:$soffset, i16:$offset))),
3257 (Instr_OFFSET $rsrc, $soffset, (as_i16imm $offset), 1, 0, 0)
3258 >;
Tom Stellard07a10a32013-06-03 17:39:43 +00003259}
3260
Marek Olsak5df00d62014-12-07 12:18:57 +00003261let Predicates = [isSICI] in {
Jan Vesely43b7b5b2016-04-07 19:23:11 +00003262def : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_ADDR64, i32, sextloadi8_constant>;
3263def : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32, az_extloadi8_constant>;
3264def : MUBUFLoad_Pattern <BUFFER_LOAD_SSHORT_ADDR64, i32, sextloadi16_constant>;
3265def : MUBUFLoad_Pattern <BUFFER_LOAD_USHORT_ADDR64, i32, az_extloadi16_constant>;
3266
3267defm : MUBUFLoad_Atomic_Pattern <BUFFER_LOAD_DWORD_ADDR64, BUFFER_LOAD_DWORD_OFFSET, i32, mubuf_load_atomic>;
3268defm : MUBUFLoad_Atomic_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, BUFFER_LOAD_DWORDX2_OFFSET, i64, mubuf_load_atomic>;
Marek Olsak5df00d62014-12-07 12:18:57 +00003269} // End Predicates = [isSICI]
Tom Stellardb02094e2014-07-21 15:45:01 +00003270
3271class MUBUFScratchLoadPat <MUBUF Instr, ValueType vt, PatFrag ld> : Pat <
3272 (vt (ld (MUBUFScratch v4i32:$srsrc, i32:$vaddr,
3273 i32:$soffset, u16imm:$offset))),
Tom Stellardc229baa2015-03-10 16:16:49 +00003274 (Instr $vaddr, $srsrc, $soffset, $offset, 0, 0, 0)
Tom Stellardb02094e2014-07-21 15:45:01 +00003275>;
3276
3277def : MUBUFScratchLoadPat <BUFFER_LOAD_SBYTE_OFFEN, i32, sextloadi8_private>;
3278def : MUBUFScratchLoadPat <BUFFER_LOAD_UBYTE_OFFEN, i32, extloadi8_private>;
3279def : MUBUFScratchLoadPat <BUFFER_LOAD_SSHORT_OFFEN, i32, sextloadi16_private>;
3280def : MUBUFScratchLoadPat <BUFFER_LOAD_USHORT_OFFEN, i32, extloadi16_private>;
3281def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORD_OFFEN, i32, load_private>;
3282def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX2_OFFEN, v2i32, load_private>;
3283def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX4_OFFEN, v4i32, load_private>;
Tom Stellard07a10a32013-06-03 17:39:43 +00003284
Michel Danzer13736222014-01-27 07:20:51 +00003285// BUFFER_LOAD_DWORD*, addr64=0
3286multiclass MUBUF_Load_Dword <ValueType vt, MUBUF offset, MUBUF offen, MUBUF idxen,
3287 MUBUF bothen> {
3288
3289 def : Pat <
Tom Stellard8e44d942014-07-21 15:44:55 +00003290 (vt (int_SI_buffer_load_dword v4i32:$rsrc, (i32 imm), i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00003291 imm:$offset, 0, 0, imm:$glc, imm:$slc,
3292 imm:$tfe)),
Tom Stellard49282c92015-02-27 14:59:44 +00003293 (offset $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc),
Michel Danzer13736222014-01-27 07:20:51 +00003294 (as_i1imm $slc), (as_i1imm $tfe))
3295 >;
3296
3297 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00003298 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Tom Stellardb02094e2014-07-21 15:45:01 +00003299 imm:$offset, 1, 0, imm:$glc, imm:$slc,
Michel Danzer13736222014-01-27 07:20:51 +00003300 imm:$tfe)),
Tom Stellardc229baa2015-03-10 16:16:49 +00003301 (offen $vaddr, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc),
Michel Danzer13736222014-01-27 07:20:51 +00003302 (as_i1imm $tfe))
3303 >;
3304
3305 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00003306 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00003307 imm:$offset, 0, 1, imm:$glc, imm:$slc,
3308 imm:$tfe)),
Tom Stellardc229baa2015-03-10 16:16:49 +00003309 (idxen $vaddr, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc),
Michel Danzer13736222014-01-27 07:20:51 +00003310 (as_i1imm $slc), (as_i1imm $tfe))
3311 >;
3312
3313 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00003314 (vt (int_SI_buffer_load_dword v4i32:$rsrc, v2i32:$vaddr, i32:$soffset,
Matt Arsenaultcaa12882015-02-18 02:04:38 +00003315 imm:$offset, 1, 1, imm:$glc, imm:$slc,
Michel Danzer13736222014-01-27 07:20:51 +00003316 imm:$tfe)),
Tom Stellardc229baa2015-03-10 16:16:49 +00003317 (bothen $vaddr, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc),
Michel Danzer13736222014-01-27 07:20:51 +00003318 (as_i1imm $tfe))
3319 >;
3320}
3321
3322defm : MUBUF_Load_Dword <i32, BUFFER_LOAD_DWORD_OFFSET, BUFFER_LOAD_DWORD_OFFEN,
3323 BUFFER_LOAD_DWORD_IDXEN, BUFFER_LOAD_DWORD_BOTHEN>;
3324defm : MUBUF_Load_Dword <v2i32, BUFFER_LOAD_DWORDX2_OFFSET, BUFFER_LOAD_DWORDX2_OFFEN,
3325 BUFFER_LOAD_DWORDX2_IDXEN, BUFFER_LOAD_DWORDX2_BOTHEN>;
3326defm : MUBUF_Load_Dword <v4i32, BUFFER_LOAD_DWORDX4_OFFSET, BUFFER_LOAD_DWORDX4_OFFEN,
3327 BUFFER_LOAD_DWORDX4_IDXEN, BUFFER_LOAD_DWORDX4_BOTHEN>;
3328
Jan Vesely43b7b5b2016-04-07 19:23:11 +00003329multiclass MUBUFStore_Atomic_Pattern <MUBUF Instr_ADDR64, MUBUF Instr_OFFSET,
3330 ValueType vt, PatFrag atomic_st> {
3331 // Store follows atomic op convention so address is forst
3332 def : Pat <
3333 (atomic_st (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset,
3334 i16:$offset, i1:$slc), vt:$val),
3335 (Instr_ADDR64 $val, $vaddr, $srsrc, $soffset, $offset, 1, $slc, 0)
3336 >;
3337
3338 def : Pat <
3339 (atomic_st (MUBUFOffsetNoGLC v4i32:$rsrc, i32:$soffset, i16:$offset), vt:$val),
3340 (Instr_OFFSET $val, $rsrc, $soffset, (as_i16imm $offset), 1, 0, 0)
3341 >;
3342}
3343let Predicates = [isSICI] in {
3344defm : MUBUFStore_Atomic_Pattern <BUFFER_STORE_DWORD_ADDR64, BUFFER_STORE_DWORD_OFFSET, i32, global_store_atomic>;
3345defm : MUBUFStore_Atomic_Pattern <BUFFER_STORE_DWORDX2_ADDR64, BUFFER_STORE_DWORDX2_OFFSET, i64, global_store_atomic>;
3346} // End Predicates = [isSICI]
3347
Tom Stellardb02094e2014-07-21 15:45:01 +00003348class MUBUFScratchStorePat <MUBUF Instr, ValueType vt, PatFrag st> : Pat <
Tom Stellardddea4862014-08-11 22:18:14 +00003349 (st vt:$value, (MUBUFScratch v4i32:$srsrc, i32:$vaddr, i32:$soffset,
3350 u16imm:$offset)),
Tom Stellardc229baa2015-03-10 16:16:49 +00003351 (Instr $value, $vaddr, $srsrc, $soffset, $offset, 0, 0, 0)
Tom Stellardb02094e2014-07-21 15:45:01 +00003352>;
3353
Tom Stellardddea4862014-08-11 22:18:14 +00003354def : MUBUFScratchStorePat <BUFFER_STORE_BYTE_OFFEN, i32, truncstorei8_private>;
3355def : MUBUFScratchStorePat <BUFFER_STORE_SHORT_OFFEN, i32, truncstorei16_private>;
3356def : MUBUFScratchStorePat <BUFFER_STORE_DWORD_OFFEN, i32, store_private>;
3357def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX2_OFFEN, v2i32, store_private>;
3358def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX4_OFFEN, v4i32, store_private>;
Tom Stellardb02094e2014-07-21 15:45:01 +00003359
Tom Stellardafcf12f2013-09-12 02:55:14 +00003360//===----------------------------------------------------------------------===//
3361// MTBUF Patterns
3362//===----------------------------------------------------------------------===//
3363
3364// TBUFFER_STORE_FORMAT_*, addr64=0
3365class MTBUF_StoreResource <ValueType vt, int num_channels, MTBUF opcode> : Pat<
Tom Stellard868fd922014-04-17 21:00:11 +00003366 (SItbuffer_store v4i32:$rsrc, vt:$vdata, num_channels, i32:$vaddr,
Tom Stellardafcf12f2013-09-12 02:55:14 +00003367 i32:$soffset, imm:$inst_offset, imm:$dfmt,
3368 imm:$nfmt, imm:$offen, imm:$idxen,
3369 imm:$glc, imm:$slc, imm:$tfe),
3370 (opcode
3371 $vdata, (as_i16imm $inst_offset), (as_i1imm $offen), (as_i1imm $idxen),
3372 (as_i1imm $glc), 0, (as_i8imm $dfmt), (as_i8imm $nfmt), $vaddr, $rsrc,
3373 (as_i1imm $slc), (as_i1imm $tfe), $soffset)
3374>;
3375
3376def : MTBUF_StoreResource <i32, 1, TBUFFER_STORE_FORMAT_X>;
3377def : MTBUF_StoreResource <v2i32, 2, TBUFFER_STORE_FORMAT_XY>;
3378def : MTBUF_StoreResource <v4i32, 3, TBUFFER_STORE_FORMAT_XYZ>;
3379def : MTBUF_StoreResource <v4i32, 4, TBUFFER_STORE_FORMAT_XYZW>;
3380
Christian Konig2989ffc2013-03-18 11:34:16 +00003381/********** ====================== **********/
3382/********** Indirect adressing **********/
3383/********** ====================== **********/
3384
Matt Arsenault28419272015-10-07 00:42:51 +00003385multiclass SI_INDIRECT_Pattern <ValueType vt, ValueType eltvt, string VecSize> {
Matt Arsenault1322b6f2016-07-09 01:13:56 +00003386 // Extract with offset
Christian Konig2989ffc2013-03-18 11:34:16 +00003387 def : Pat<
Nicolai Haehnle7968c342016-07-12 08:12:16 +00003388 (eltvt (extractelt vt:$src, (MOVRELOffset i32:$idx, (i32 imm:$offset)))),
Matt Arsenault1322b6f2016-07-09 01:13:56 +00003389 (!cast<Instruction>("SI_INDIRECT_SRC_"#VecSize) $src, $idx, imm:$offset)
Christian Konig2989ffc2013-03-18 11:34:16 +00003390 >;
3391
Matt Arsenault1322b6f2016-07-09 01:13:56 +00003392 // Insert with offset
Christian Konig2989ffc2013-03-18 11:34:16 +00003393 def : Pat<
Nicolai Haehnle7968c342016-07-12 08:12:16 +00003394 (insertelt vt:$src, eltvt:$val, (MOVRELOffset i32:$idx, (i32 imm:$offset))),
Matt Arsenault1322b6f2016-07-09 01:13:56 +00003395 (!cast<Instruction>("SI_INDIRECT_DST_"#VecSize) $src, $idx, imm:$offset, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00003396 >;
3397}
3398
Matt Arsenault28419272015-10-07 00:42:51 +00003399defm : SI_INDIRECT_Pattern <v2f32, f32, "V2">;
3400defm : SI_INDIRECT_Pattern <v4f32, f32, "V4">;
3401defm : SI_INDIRECT_Pattern <v8f32, f32, "V8">;
3402defm : SI_INDIRECT_Pattern <v16f32, f32, "V16">;
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00003403
Matt Arsenault28419272015-10-07 00:42:51 +00003404defm : SI_INDIRECT_Pattern <v2i32, i32, "V2">;
3405defm : SI_INDIRECT_Pattern <v4i32, i32, "V4">;
3406defm : SI_INDIRECT_Pattern <v8i32, i32, "V8">;
3407defm : SI_INDIRECT_Pattern <v16i32, i32, "V16">;
Christian Konig2989ffc2013-03-18 11:34:16 +00003408
Tom Stellard81d871d2013-11-13 23:36:50 +00003409//===----------------------------------------------------------------------===//
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003410// Conversion Patterns
3411//===----------------------------------------------------------------------===//
3412
3413def : Pat<(i32 (sext_inreg i32:$src, i1)),
3414 (S_BFE_I32 i32:$src, 65536)>; // 0 | 1 << 16
3415
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003416// Handle sext_inreg in i64
3417def : Pat <
3418 (i64 (sext_inreg i64:$src, i1)),
Matt Arsenault94812212014-11-14 18:18:16 +00003419 (S_BFE_I64 i64:$src, 0x10000) // 0 | 1 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003420>;
3421
3422def : Pat <
3423 (i64 (sext_inreg i64:$src, i8)),
Matt Arsenault94812212014-11-14 18:18:16 +00003424 (S_BFE_I64 i64:$src, 0x80000) // 0 | 8 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003425>;
3426
3427def : Pat <
3428 (i64 (sext_inreg i64:$src, i16)),
Matt Arsenault94812212014-11-14 18:18:16 +00003429 (S_BFE_I64 i64:$src, 0x100000) // 0 | 16 << 16
3430>;
3431
3432def : Pat <
3433 (i64 (sext_inreg i64:$src, i32)),
3434 (S_BFE_I64 i64:$src, 0x200000) // 0 | 32 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003435>;
3436
Matt Arsenaultc6b69a92016-07-26 23:06:33 +00003437def : Pat <
3438 (i64 (zext i32:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003439 (REG_SEQUENCE SReg_64, $src, sub0, (S_MOV_B32 0), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003440>;
3441
Matt Arsenaultc6b69a92016-07-26 23:06:33 +00003442def : Pat <
3443 (i64 (anyext i32:$src)),
3444 (REG_SEQUENCE SReg_64, $src, sub0, (i32 (IMPLICIT_DEF)), sub1)
3445>;
3446
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003447class ZExt_i64_i1_Pat <SDNode ext> : Pat <
3448 (i64 (ext i1:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003449 (REG_SEQUENCE VReg_64,
3450 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src), sub0,
3451 (S_MOV_B32 0), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003452>;
3453
3454
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003455def : ZExt_i64_i1_Pat<zext>;
3456def : ZExt_i64_i1_Pat<anyext>;
3457
Tom Stellardbc4497b2016-02-12 23:45:29 +00003458// FIXME: We need to use COPY_TO_REGCLASS to work-around the fact that
3459// REG_SEQUENCE patterns don't support instructions with multiple outputs.
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003460def : Pat <
3461 (i64 (sext i32:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003462 (REG_SEQUENCE SReg_64, $src, sub0,
Artem Tamazov38e496b2016-04-29 17:04:50 +00003463 (i32 (COPY_TO_REGCLASS (S_ASHR_I32 $src, 31), SReg_32_XM0)), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003464>;
3465
3466def : Pat <
3467 (i64 (sext i1:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003468 (REG_SEQUENCE VReg_64,
3469 (V_CNDMASK_B32_e64 0, -1, $src), sub0,
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003470 (V_CNDMASK_B32_e64 0, -1, $src), sub1)
3471>;
3472
Matt Arsenault7fb961f2016-07-22 17:01:21 +00003473class FPToI1Pat<Instruction Inst, int KOne, ValueType vt, SDPatternOperator fp_to_int> : Pat <
3474 (i1 (fp_to_int (vt (VOP3Mods vt:$src0, i32:$src0_modifiers)))),
3475 (i1 (Inst 0, KOne, $src0_modifiers, $src0, DSTCLAMP.NONE, DSTOMOD.NONE))
3476>;
3477
3478def : FPToI1Pat<V_CMP_EQ_F32_e64, CONST.FP32_ONE, f32, fp_to_uint>;
3479def : FPToI1Pat<V_CMP_EQ_F32_e64, CONST.FP32_NEG_ONE, f32, fp_to_sint>;
3480def : FPToI1Pat<V_CMP_EQ_F64_e64, CONST.FP64_ONE, f64, fp_to_uint>;
3481def : FPToI1Pat<V_CMP_EQ_F64_e64, CONST.FP64_NEG_ONE, f64, fp_to_sint>;
3482
Matt Arsenaultbecd6562014-12-03 05:22:35 +00003483// If we need to perform a logical operation on i1 values, we need to
3484// use vector comparisons since there is only one SCC register. Vector
3485// comparisions still write to a pair of SGPRs, so treat these as
3486// 64-bit comparisons. When legalizing SGPR copies, instructions
3487// resulting in the copies from SCC to these instructions will be
3488// moved to the VALU.
3489def : Pat <
3490 (i1 (and i1:$src0, i1:$src1)),
3491 (S_AND_B64 $src0, $src1)
3492>;
3493
3494def : Pat <
3495 (i1 (or i1:$src0, i1:$src1)),
3496 (S_OR_B64 $src0, $src1)
3497>;
3498
3499def : Pat <
3500 (i1 (xor i1:$src0, i1:$src1)),
3501 (S_XOR_B64 $src0, $src1)
3502>;
3503
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +00003504def : Pat <
3505 (f32 (sint_to_fp i1:$src)),
3506 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_NEG_ONE, $src)
3507>;
3508
3509def : Pat <
3510 (f32 (uint_to_fp i1:$src)),
3511 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_ONE, $src)
3512>;
3513
3514def : Pat <
3515 (f64 (sint_to_fp i1:$src)),
Matt Arsenaultbecd6562014-12-03 05:22:35 +00003516 (V_CVT_F64_I32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src))
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +00003517>;
3518
3519def : Pat <
3520 (f64 (uint_to_fp i1:$src)),
3521 (V_CVT_F64_U32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src))
3522>;
3523
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003524//===----------------------------------------------------------------------===//
Tom Stellardfb961692013-10-23 00:44:19 +00003525// Miscellaneous Patterns
3526//===----------------------------------------------------------------------===//
3527
3528def : Pat <
Tom Stellard81d871d2013-11-13 23:36:50 +00003529 (i32 (trunc i64:$a)),
3530 (EXTRACT_SUBREG $a, sub0)
3531>;
3532
Michel Danzerbf1a6412014-01-28 03:01:16 +00003533def : Pat <
3534 (i1 (trunc i32:$a)),
Marek Olsakf924dd62015-10-29 15:05:03 +00003535 (V_CMP_EQ_I32_e64 (S_AND_B32 (i32 1), $a), 1)
Michel Danzerbf1a6412014-01-28 03:01:16 +00003536>;
3537
Matt Arsenaulte306a322014-10-21 16:25:08 +00003538def : Pat <
Matt Arsenaultabd271b2015-02-05 06:05:13 +00003539 (i1 (trunc i64:$a)),
Marek Olsakf924dd62015-10-29 15:05:03 +00003540 (V_CMP_EQ_I32_e64 (S_AND_B32 (i32 1),
Matt Arsenaultabd271b2015-02-05 06:05:13 +00003541 (EXTRACT_SUBREG $a, sub0)), 1)
3542>;
3543
3544def : Pat <
Matt Arsenaulte306a322014-10-21 16:25:08 +00003545 (i32 (bswap i32:$a)),
3546 (V_BFI_B32 (S_MOV_B32 0x00ff00ff),
3547 (V_ALIGNBIT_B32 $a, $a, 24),
3548 (V_ALIGNBIT_B32 $a, $a, 8))
3549>;
3550
Matt Arsenault477b17822014-12-12 02:30:29 +00003551def : Pat <
3552 (f32 (select i1:$src2, f32:$src1, f32:$src0)),
3553 (V_CNDMASK_B32_e64 $src0, $src1, $src2)
3554>;
3555
Marek Olsak63a7b082015-03-24 13:40:21 +00003556multiclass BFMPatterns <ValueType vt, InstSI BFM, InstSI MOV> {
3557 def : Pat <
3558 (vt (shl (vt (add (vt (shl 1, vt:$a)), -1)), vt:$b)),
3559 (BFM $a, $b)
3560 >;
3561
3562 def : Pat <
3563 (vt (add (vt (shl 1, vt:$a)), -1)),
3564 (BFM $a, (MOV 0))
3565 >;
3566}
3567
3568defm : BFMPatterns <i32, S_BFM_B32, S_MOV_B32>;
3569// FIXME: defm : BFMPatterns <i64, S_BFM_B64, S_MOV_B64>;
3570
Marek Olsak949f5da2015-03-24 13:40:34 +00003571def : BFEPattern <V_BFE_U32, S_MOV_B32>;
3572
Matt Arsenault61738cb2016-02-27 08:53:46 +00003573let Predicates = [isSICI] in {
3574def : Pat <
3575 (i64 (readcyclecounter)),
3576 (S_MEMTIME)
3577>;
3578}
3579
Matt Arsenault9cd90712016-04-14 01:42:16 +00003580def : Pat<
3581 (fcanonicalize f32:$src),
3582 (V_MUL_F32_e64 0, CONST.FP32_ONE, 0, $src, 0, 0)
3583>;
3584
3585def : Pat<
3586 (fcanonicalize f64:$src),
3587 (V_MUL_F64 0, CONST.FP64_ONE, 0, $src, 0, 0)
3588>;
3589
Marek Olsak43650e42015-03-24 13:40:08 +00003590//===----------------------------------------------------------------------===//
3591// Fract Patterns
3592//===----------------------------------------------------------------------===//
3593
Marek Olsak7d777282015-03-24 13:40:15 +00003594let Predicates = [isSI] in {
3595
3596// V_FRACT is buggy on SI, so the F32 version is never used and (x-floor(x)) is
3597// used instead. However, SI doesn't have V_FLOOR_F64, so the most efficient
3598// way to implement it is using V_FRACT_F64.
3599// The workaround for the V_FRACT bug is:
3600// fract(x) = isnan(x) ? x : min(V_FRACT(x), 0.99999999999999999)
3601
Marek Olsak7d777282015-03-24 13:40:15 +00003602// Convert floor(x) to (x - fract(x))
3603def : Pat <
3604 (f64 (ffloor (f64 (VOP3Mods f64:$x, i32:$mods)))),
3605 (V_ADD_F64
3606 $mods,
3607 $x,
3608 SRCMODS.NEG,
3609 (V_CNDMASK_B64_PSEUDO
Marek Olsak7d777282015-03-24 13:40:15 +00003610 (V_MIN_F64
3611 SRCMODS.NONE,
3612 (V_FRACT_F64_e64 $mods, $x, DSTCLAMP.NONE, DSTOMOD.NONE),
3613 SRCMODS.NONE,
3614 (V_MOV_B64_PSEUDO 0x3fefffffffffffff),
3615 DSTCLAMP.NONE, DSTOMOD.NONE),
Marek Olsak1354b872015-07-27 11:37:42 +00003616 $x,
Marek Olsak7d777282015-03-24 13:40:15 +00003617 (V_CMP_CLASS_F64_e64 SRCMODS.NONE, $x, 3/*NaN*/)),
3618 DSTCLAMP.NONE, DSTOMOD.NONE)
3619>;
3620
3621} // End Predicates = [isSI]
3622
Tom Stellardfb961692013-10-23 00:44:19 +00003623//============================================================================//
Tom Stellardeac65dd2013-05-03 17:21:20 +00003624// Miscellaneous Optimization Patterns
3625//============================================================================//
3626
Matt Arsenault49dd4282014-09-15 17:15:02 +00003627def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e64>;
Tom Stellardeac65dd2013-05-03 17:21:20 +00003628
Matt Arsenaultc89f2912016-03-07 21:54:48 +00003629def : IntMed3Pat<V_MED3_I32, smax, smax_oneuse, smin_oneuse>;
3630def : IntMed3Pat<V_MED3_U32, umax, umax_oneuse, umin_oneuse>;
3631
Tom Stellard245c15f2015-05-26 15:55:52 +00003632//============================================================================//
3633// Assembler aliases
3634//============================================================================//
3635
3636def : MnemonicAlias<"v_add_u32", "v_add_i32">;
3637def : MnemonicAlias<"v_sub_u32", "v_sub_i32">;
3638def : MnemonicAlias<"v_subrev_u32", "v_subrev_i32">;
3639
Marek Olsak5df00d62014-12-07 12:18:57 +00003640} // End isGCN predicate