blob: 4c4e1aa76f49f8abc99d310f84f53a70dcdd6378 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
Michel Danzere9bb18b2013-02-14 19:03:25 +000014class InterpSlots {
15int P0 = 2;
16int P10 = 0;
17int P20 = 1;
18}
19def INTERP : InterpSlots;
20
21def InterpSlot : Operand<i32> {
22 let PrintMethod = "printInterpSlot";
23}
24
Michel Danzer6064f572014-01-27 07:20:44 +000025def SendMsgImm : Operand<i32> {
26 let PrintMethod = "printSendMsg";
27}
28
Eric Christopher7792e322015-01-30 23:24:40 +000029def isGCN : Predicate<"Subtarget->getGeneration() "
Tom Stellardd7e6f132015-04-08 01:09:26 +000030 ">= AMDGPUSubtarget::SOUTHERN_ISLANDS">,
31 AssemblerPredicate<"FeatureGCN">;
Marek Olsak7d777282015-03-24 13:40:15 +000032def isSI : Predicate<"Subtarget->getGeneration() "
33 "== AMDGPUSubtarget::SOUTHERN_ISLANDS">;
Marek Olsak5df00d62014-12-07 12:18:57 +000034
Matt Arsenault3f981402014-09-15 15:41:53 +000035def HasFlatAddressSpace : Predicate<"Subtarget.hasFlatAddressSpace()">;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000036
Tom Stellard9d7ddd52014-11-14 14:08:00 +000037def SWaitMatchClass : AsmOperandClass {
38 let Name = "SWaitCnt";
39 let RenderMethod = "addImmOperands";
40 let ParserMethod = "parseSWaitCntOps";
41}
42
43def WAIT_FLAG : InstFlag<"printWaitFlag"> {
44 let ParserMatchClass = SWaitMatchClass;
45}
Tom Stellard75aadc22012-12-11 21:25:42 +000046
Marek Olsak5df00d62014-12-07 12:18:57 +000047let SubtargetPredicate = isGCN in {
Tom Stellard0e70de52014-05-16 20:56:45 +000048
Tom Stellard8d6d4492014-04-22 16:33:57 +000049//===----------------------------------------------------------------------===//
Tom Stellard3a35d8f2014-10-01 14:44:45 +000050// EXP Instructions
51//===----------------------------------------------------------------------===//
52
53defm EXP : EXP_m;
54
55//===----------------------------------------------------------------------===//
Tom Stellard8d6d4492014-04-22 16:33:57 +000056// SMRD Instructions
57//===----------------------------------------------------------------------===//
58
59let mayLoad = 1 in {
60
61// We are using the SGPR_32 and not the SReg_32 register class for 32-bit
62// SMRD instructions, because the SGPR_32 register class does not include M0
63// and writing to M0 from an SMRD instruction will hang the GPU.
Tom Stellard326d6ec2014-11-05 14:50:53 +000064defm S_LOAD_DWORD : SMRD_Helper <0x00, "s_load_dword", SReg_64, SGPR_32>;
65defm S_LOAD_DWORDX2 : SMRD_Helper <0x01, "s_load_dwordx2", SReg_64, SReg_64>;
66defm S_LOAD_DWORDX4 : SMRD_Helper <0x02, "s_load_dwordx4", SReg_64, SReg_128>;
67defm S_LOAD_DWORDX8 : SMRD_Helper <0x03, "s_load_dwordx8", SReg_64, SReg_256>;
68defm S_LOAD_DWORDX16 : SMRD_Helper <0x04, "s_load_dwordx16", SReg_64, SReg_512>;
Tom Stellard8d6d4492014-04-22 16:33:57 +000069
70defm S_BUFFER_LOAD_DWORD : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000071 0x08, "s_buffer_load_dword", SReg_128, SGPR_32
Tom Stellard8d6d4492014-04-22 16:33:57 +000072>;
73
74defm S_BUFFER_LOAD_DWORDX2 : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000075 0x09, "s_buffer_load_dwordx2", SReg_128, SReg_64
Tom Stellard8d6d4492014-04-22 16:33:57 +000076>;
77
78defm S_BUFFER_LOAD_DWORDX4 : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000079 0x0a, "s_buffer_load_dwordx4", SReg_128, SReg_128
Tom Stellard8d6d4492014-04-22 16:33:57 +000080>;
81
82defm S_BUFFER_LOAD_DWORDX8 : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000083 0x0b, "s_buffer_load_dwordx8", SReg_128, SReg_256
Tom Stellard8d6d4492014-04-22 16:33:57 +000084>;
85
86defm S_BUFFER_LOAD_DWORDX16 : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000087 0x0c, "s_buffer_load_dwordx16", SReg_128, SReg_512
Tom Stellard8d6d4492014-04-22 16:33:57 +000088>;
89
90} // mayLoad = 1
91
Tom Stellard326d6ec2014-11-05 14:50:53 +000092//def S_MEMTIME : SMRD_ <0x0000001e, "s_memtime", []>;
93//def S_DCACHE_INV : SMRD_ <0x0000001f, "s_dcache_inv", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +000094
95//===----------------------------------------------------------------------===//
96// SOP1 Instructions
97//===----------------------------------------------------------------------===//
98
Christian Konig76edd4f2013-02-26 17:52:29 +000099let isMoveImm = 1 in {
Matthias Braune1a67412015-04-24 00:25:50 +0000100 let isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000101 defm S_MOV_B32 : SOP1_32 <sop1<0x03, 0x00>, "s_mov_b32", []>;
102 defm S_MOV_B64 : SOP1_64 <sop1<0x04, 0x01>, "s_mov_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000103 } // let isRematerializeable = 1
104
105 let Uses = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000106 defm S_CMOV_B32 : SOP1_32 <sop1<0x05, 0x02>, "s_cmov_b32", []>;
107 defm S_CMOV_B64 : SOP1_64 <sop1<0x06, 0x03>, "s_cmov_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000108 } // End Uses = [SCC]
Christian Konig76edd4f2013-02-26 17:52:29 +0000109} // End isMoveImm = 1
110
Marek Olsakb08604c2014-12-07 12:18:45 +0000111let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000112 defm S_NOT_B32 : SOP1_32 <sop1<0x07, 0x04>, "s_not_b32",
Marek Olsakb08604c2014-12-07 12:18:45 +0000113 [(set i32:$dst, (not i32:$src0))]
114 >;
Matt Arsenault2c335622014-04-09 07:16:16 +0000115
Marek Olsak5df00d62014-12-07 12:18:57 +0000116 defm S_NOT_B64 : SOP1_64 <sop1<0x08, 0x05>, "s_not_b64",
Marek Olsakb08604c2014-12-07 12:18:45 +0000117 [(set i64:$dst, (not i64:$src0))]
118 >;
Marek Olsak5df00d62014-12-07 12:18:57 +0000119 defm S_WQM_B32 : SOP1_32 <sop1<0x09, 0x06>, "s_wqm_b32", []>;
120 defm S_WQM_B64 : SOP1_64 <sop1<0x0a, 0x07>, "s_wqm_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000121} // End Defs = [SCC]
122
123
Marek Olsak5df00d62014-12-07 12:18:57 +0000124defm S_BREV_B32 : SOP1_32 <sop1<0x0b, 0x08>, "s_brev_b32",
Matt Arsenault43160e72014-06-18 17:13:57 +0000125 [(set i32:$dst, (AMDGPUbrev i32:$src0))]
126>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000127defm S_BREV_B64 : SOP1_64 <sop1<0x0c, 0x09>, "s_brev_b64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000128
Marek Olsakb08604c2014-12-07 12:18:45 +0000129let Defs = [SCC] in {
Tom Stellardce449ad2015-02-18 16:08:11 +0000130 defm S_BCNT0_I32_B32 : SOP1_32 <sop1<0x0d, 0x0a>, "s_bcnt0_i32_b32", []>;
131 defm S_BCNT0_I32_B64 : SOP1_32_64 <sop1<0x0e, 0x0b>, "s_bcnt0_i32_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000132 defm S_BCNT1_I32_B32 : SOP1_32 <sop1<0x0f, 0x0c>, "s_bcnt1_i32_b32",
Marek Olsakb08604c2014-12-07 12:18:45 +0000133 [(set i32:$dst, (ctpop i32:$src0))]
134 >;
Marek Olsak5df00d62014-12-07 12:18:57 +0000135 defm S_BCNT1_I32_B64 : SOP1_32_64 <sop1<0x10, 0x0d>, "s_bcnt1_i32_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000136} // End Defs = [SCC]
Matt Arsenault8333e432014-06-10 19:18:24 +0000137
Tom Stellardce449ad2015-02-18 16:08:11 +0000138defm S_FF0_I32_B32 : SOP1_32 <sop1<0x11, 0x0e>, "s_ff0_i32_b32", []>;
139defm S_FF0_I32_B64 : SOP1_32_64 <sop1<0x12, 0x0f>, "s_ff0_i32_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000140defm S_FF1_I32_B32 : SOP1_32 <sop1<0x13, 0x10>, "s_ff1_i32_b32",
Matt Arsenault295b86e2014-06-17 17:36:27 +0000141 [(set i32:$dst, (cttz_zero_undef i32:$src0))]
142>;
Tom Stellardce449ad2015-02-18 16:08:11 +0000143defm S_FF1_I32_B64 : SOP1_32_64 <sop1<0x14, 0x11>, "s_ff1_i32_b64", []>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000144
Marek Olsak5df00d62014-12-07 12:18:57 +0000145defm S_FLBIT_I32_B32 : SOP1_32 <sop1<0x15, 0x12>, "s_flbit_i32_b32",
Matt Arsenault85796012014-06-17 17:36:24 +0000146 [(set i32:$dst, (ctlz_zero_undef i32:$src0))]
147>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000148
Tom Stellardce449ad2015-02-18 16:08:11 +0000149defm S_FLBIT_I32_B64 : SOP1_32_64 <sop1<0x16, 0x13>, "s_flbit_i32_b64", []>;
Marek Olsakd2af89d2015-03-04 17:33:45 +0000150defm S_FLBIT_I32 : SOP1_32 <sop1<0x17, 0x14>, "s_flbit_i32",
151 [(set i32:$dst, (int_AMDGPU_flbit_i32 i32:$src0))]
152>;
Tom Stellardce449ad2015-02-18 16:08:11 +0000153defm S_FLBIT_I32_I64 : SOP1_32_64 <sop1<0x18, 0x15>, "s_flbit_i32_i64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000154defm S_SEXT_I32_I8 : SOP1_32 <sop1<0x19, 0x16>, "s_sext_i32_i8",
Matt Arsenault27cc9582014-04-18 01:53:18 +0000155 [(set i32:$dst, (sext_inreg i32:$src0, i8))]
156>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000157defm S_SEXT_I32_I16 : SOP1_32 <sop1<0x1a, 0x17>, "s_sext_i32_i16",
Matt Arsenault27cc9582014-04-18 01:53:18 +0000158 [(set i32:$dst, (sext_inreg i32:$src0, i16))]
159>;
Matt Arsenault5dbd5db2014-04-22 03:49:30 +0000160
Tom Stellardce449ad2015-02-18 16:08:11 +0000161defm S_BITSET0_B32 : SOP1_32 <sop1<0x1b, 0x18>, "s_bitset0_b32", []>;
162defm S_BITSET0_B64 : SOP1_64 <sop1<0x1c, 0x19>, "s_bitset0_b64", []>;
163defm S_BITSET1_B32 : SOP1_32 <sop1<0x1d, 0x1a>, "s_bitset1_b32", []>;
164defm S_BITSET1_B64 : SOP1_64 <sop1<0x1e, 0x1b>, "s_bitset1_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000165defm S_GETPC_B64 : SOP1_64_0 <sop1<0x1f, 0x1c>, "s_getpc_b64", []>;
166defm S_SETPC_B64 : SOP1_64 <sop1<0x20, 0x1d>, "s_setpc_b64", []>;
167defm S_SWAPPC_B64 : SOP1_64 <sop1<0x21, 0x1e>, "s_swappc_b64", []>;
168defm S_RFE_B64 : SOP1_64 <sop1<0x22, 0x1f>, "s_rfe_b64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000169
Marek Olsakb08604c2014-12-07 12:18:45 +0000170let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC, SCC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000171
Marek Olsak5df00d62014-12-07 12:18:57 +0000172defm S_AND_SAVEEXEC_B64 : SOP1_64 <sop1<0x24, 0x20>, "s_and_saveexec_b64", []>;
173defm S_OR_SAVEEXEC_B64 : SOP1_64 <sop1<0x25, 0x21>, "s_or_saveexec_b64", []>;
174defm S_XOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x26, 0x22>, "s_xor_saveexec_b64", []>;
175defm S_ANDN2_SAVEEXEC_B64 : SOP1_64 <sop1<0x27, 0x23>, "s_andn2_saveexec_b64", []>;
176defm S_ORN2_SAVEEXEC_B64 : SOP1_64 <sop1<0x28, 0x24>, "s_orn2_saveexec_b64", []>;
177defm S_NAND_SAVEEXEC_B64 : SOP1_64 <sop1<0x29, 0x25>, "s_nand_saveexec_b64", []>;
178defm S_NOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x2a, 0x26>, "s_nor_saveexec_b64", []>;
179defm S_XNOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x2b, 0x27>, "s_xnor_saveexec_b64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000180
Marek Olsakb08604c2014-12-07 12:18:45 +0000181} // End hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC, SCC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000182
Marek Olsak5df00d62014-12-07 12:18:57 +0000183defm S_QUADMASK_B32 : SOP1_32 <sop1<0x2c, 0x28>, "s_quadmask_b32", []>;
184defm S_QUADMASK_B64 : SOP1_64 <sop1<0x2d, 0x29>, "s_quadmask_b64", []>;
185defm S_MOVRELS_B32 : SOP1_32 <sop1<0x2e, 0x2a>, "s_movrels_b32", []>;
186defm S_MOVRELS_B64 : SOP1_64 <sop1<0x2f, 0x2b>, "s_movrels_b64", []>;
187defm S_MOVRELD_B32 : SOP1_32 <sop1<0x30, 0x2c>, "s_movreld_b32", []>;
188defm S_MOVRELD_B64 : SOP1_64 <sop1<0x31, 0x2d>, "s_movreld_b64", []>;
Tom Stellardce449ad2015-02-18 16:08:11 +0000189defm S_CBRANCH_JOIN : SOP1_1 <sop1<0x32, 0x2e>, "s_cbranch_join", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000190defm S_MOV_REGRD_B32 : SOP1_32 <sop1<0x33, 0x2f>, "s_mov_regrd_b32", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000191let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000192 defm S_ABS_I32 : SOP1_32 <sop1<0x34, 0x30>, "s_abs_i32", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000193} // End Defs = [SCC]
Marek Olsak5df00d62014-12-07 12:18:57 +0000194defm S_MOV_FED_B32 : SOP1_32 <sop1<0x35, 0x31>, "s_mov_fed_b32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000195
196//===----------------------------------------------------------------------===//
197// SOP2 Instructions
198//===----------------------------------------------------------------------===//
199
200let Defs = [SCC] in { // Carry out goes to SCC
201let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000202defm S_ADD_U32 : SOP2_32 <sop2<0x00>, "s_add_u32", []>;
203defm S_ADD_I32 : SOP2_32 <sop2<0x02>, "s_add_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000204 [(set i32:$dst, (add SSrc_32:$src0, SSrc_32:$src1))]
205>;
206} // End isCommutable = 1
207
Marek Olsak5df00d62014-12-07 12:18:57 +0000208defm S_SUB_U32 : SOP2_32 <sop2<0x01>, "s_sub_u32", []>;
209defm S_SUB_I32 : SOP2_32 <sop2<0x03>, "s_sub_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000210 [(set i32:$dst, (sub SSrc_32:$src0, SSrc_32:$src1))]
211>;
212
213let Uses = [SCC] in { // Carry in comes from SCC
214let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000215defm S_ADDC_U32 : SOP2_32 <sop2<0x04>, "s_addc_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000216 [(set i32:$dst, (adde (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
217} // End isCommutable = 1
218
Marek Olsak5df00d62014-12-07 12:18:57 +0000219defm S_SUBB_U32 : SOP2_32 <sop2<0x05>, "s_subb_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000220 [(set i32:$dst, (sube (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
221} // End Uses = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000222
Marek Olsak5df00d62014-12-07 12:18:57 +0000223defm S_MIN_I32 : SOP2_32 <sop2<0x06>, "s_min_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000224 [(set i32:$dst, (AMDGPUsmin i32:$src0, i32:$src1))]
225>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000226defm S_MIN_U32 : SOP2_32 <sop2<0x07>, "s_min_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000227 [(set i32:$dst, (AMDGPUumin i32:$src0, i32:$src1))]
228>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000229defm S_MAX_I32 : SOP2_32 <sop2<0x08>, "s_max_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000230 [(set i32:$dst, (AMDGPUsmax i32:$src0, i32:$src1))]
231>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000232defm S_MAX_U32 : SOP2_32 <sop2<0x09>, "s_max_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000233 [(set i32:$dst, (AMDGPUumax i32:$src0, i32:$src1))]
234>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000235} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000236
Tom Stellard8d6d4492014-04-22 16:33:57 +0000237
Marek Olsakb08604c2014-12-07 12:18:45 +0000238let Uses = [SCC] in {
Tom Stellardd7e6f132015-04-08 01:09:26 +0000239 defm S_CSELECT_B32 : SOP2_32 <sop2<0x0a>, "s_cselect_b32", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000240 defm S_CSELECT_B64 : SOP2_64 <sop2<0x0b>, "s_cselect_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000241} // End Uses = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000242
Marek Olsakb08604c2014-12-07 12:18:45 +0000243let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000244defm S_AND_B32 : SOP2_32 <sop2<0x0e, 0x0c>, "s_and_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000245 [(set i32:$dst, (and i32:$src0, i32:$src1))]
246>;
247
Marek Olsak5df00d62014-12-07 12:18:57 +0000248defm S_AND_B64 : SOP2_64 <sop2<0x0f, 0x0d>, "s_and_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000249 [(set i64:$dst, (and i64:$src0, i64:$src1))]
250>;
251
Marek Olsak5df00d62014-12-07 12:18:57 +0000252defm S_OR_B32 : SOP2_32 <sop2<0x10, 0x0e>, "s_or_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000253 [(set i32:$dst, (or i32:$src0, i32:$src1))]
254>;
255
Marek Olsak5df00d62014-12-07 12:18:57 +0000256defm S_OR_B64 : SOP2_64 <sop2<0x11, 0x0f>, "s_or_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000257 [(set i64:$dst, (or i64:$src0, i64:$src1))]
258>;
259
Marek Olsak5df00d62014-12-07 12:18:57 +0000260defm S_XOR_B32 : SOP2_32 <sop2<0x12, 0x10>, "s_xor_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000261 [(set i32:$dst, (xor i32:$src0, i32:$src1))]
262>;
263
Marek Olsak5df00d62014-12-07 12:18:57 +0000264defm S_XOR_B64 : SOP2_64 <sop2<0x13, 0x11>, "s_xor_b64",
Tom Stellard58ac7442014-04-29 23:12:48 +0000265 [(set i64:$dst, (xor i64:$src0, i64:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000266>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000267defm S_ANDN2_B32 : SOP2_32 <sop2<0x14, 0x12>, "s_andn2_b32", []>;
268defm S_ANDN2_B64 : SOP2_64 <sop2<0x15, 0x13>, "s_andn2_b64", []>;
269defm S_ORN2_B32 : SOP2_32 <sop2<0x16, 0x14>, "s_orn2_b32", []>;
270defm S_ORN2_B64 : SOP2_64 <sop2<0x17, 0x15>, "s_orn2_b64", []>;
271defm S_NAND_B32 : SOP2_32 <sop2<0x18, 0x16>, "s_nand_b32", []>;
272defm S_NAND_B64 : SOP2_64 <sop2<0x19, 0x17>, "s_nand_b64", []>;
273defm S_NOR_B32 : SOP2_32 <sop2<0x1a, 0x18>, "s_nor_b32", []>;
274defm S_NOR_B64 : SOP2_64 <sop2<0x1b, 0x19>, "s_nor_b64", []>;
275defm S_XNOR_B32 : SOP2_32 <sop2<0x1c, 0x1a>, "s_xnor_b32", []>;
276defm S_XNOR_B64 : SOP2_64 <sop2<0x1d, 0x1b>, "s_xnor_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000277} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000278
279// Use added complexity so these patterns are preferred to the VALU patterns.
280let AddedComplexity = 1 in {
Marek Olsakb08604c2014-12-07 12:18:45 +0000281let Defs = [SCC] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000282
Marek Olsak5df00d62014-12-07 12:18:57 +0000283defm S_LSHL_B32 : SOP2_32 <sop2<0x1e, 0x1c>, "s_lshl_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000284 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
285>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000286defm S_LSHL_B64 : SOP2_64_32 <sop2<0x1f, 0x1d>, "s_lshl_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000287 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
288>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000289defm S_LSHR_B32 : SOP2_32 <sop2<0x20, 0x1e>, "s_lshr_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000290 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
291>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000292defm S_LSHR_B64 : SOP2_64_32 <sop2<0x21, 0x1f>, "s_lshr_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000293 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
294>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000295defm S_ASHR_I32 : SOP2_32 <sop2<0x22, 0x20>, "s_ashr_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000296 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
297>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000298defm S_ASHR_I64 : SOP2_64_32 <sop2<0x23, 0x21>, "s_ashr_i64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000299 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
300>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000301} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000302
Marek Olsak63a7b082015-03-24 13:40:21 +0000303defm S_BFM_B32 : SOP2_32 <sop2<0x24, 0x22>, "s_bfm_b32",
304 [(set i32:$dst, (AMDGPUbfm i32:$src0, i32:$src1))]>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000305defm S_BFM_B64 : SOP2_64 <sop2<0x25, 0x23>, "s_bfm_b64", []>;
306defm S_MUL_I32 : SOP2_32 <sop2<0x26, 0x24>, "s_mul_i32",
Matt Arsenault869cd072014-09-03 23:24:35 +0000307 [(set i32:$dst, (mul i32:$src0, i32:$src1))]
308>;
309
310} // End AddedComplexity = 1
311
Marek Olsakb08604c2014-12-07 12:18:45 +0000312let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000313defm S_BFE_U32 : SOP2_32 <sop2<0x27, 0x25>, "s_bfe_u32", []>;
314defm S_BFE_I32 : SOP2_32 <sop2<0x28, 0x26>, "s_bfe_i32", []>;
315defm S_BFE_U64 : SOP2_64 <sop2<0x29, 0x27>, "s_bfe_u64", []>;
316defm S_BFE_I64 : SOP2_64_32 <sop2<0x2a, 0x28>, "s_bfe_i64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000317} // End Defs = [SCC]
318
Tom Stellard0c0008c2015-02-18 16:08:13 +0000319let sdst = 0 in {
320defm S_CBRANCH_G_FORK : SOP2_m <
321 sop2<0x2b, 0x29>, "s_cbranch_g_fork", (outs),
322 (ins SReg_64:$src0, SReg_64:$src1), "s_cbranch_g_fork $src0, $src1", []
323>;
324}
325
Marek Olsakb08604c2014-12-07 12:18:45 +0000326let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000327defm S_ABSDIFF_I32 : SOP2_32 <sop2<0x2c, 0x2a>, "s_absdiff_i32", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000328} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000329
330//===----------------------------------------------------------------------===//
331// SOPC Instructions
332//===----------------------------------------------------------------------===//
333
Tom Stellard326d6ec2014-11-05 14:50:53 +0000334def S_CMP_EQ_I32 : SOPC_32 <0x00000000, "s_cmp_eq_i32">;
335def S_CMP_LG_I32 : SOPC_32 <0x00000001, "s_cmp_lg_i32">;
336def S_CMP_GT_I32 : SOPC_32 <0x00000002, "s_cmp_gt_i32">;
337def S_CMP_GE_I32 : SOPC_32 <0x00000003, "s_cmp_ge_i32">;
338def S_CMP_LT_I32 : SOPC_32 <0x00000004, "s_cmp_lt_i32">;
339def S_CMP_LE_I32 : SOPC_32 <0x00000005, "s_cmp_le_i32">;
340def S_CMP_EQ_U32 : SOPC_32 <0x00000006, "s_cmp_eq_u32">;
341def S_CMP_LG_U32 : SOPC_32 <0x00000007, "s_cmp_lg_u32">;
342def S_CMP_GT_U32 : SOPC_32 <0x00000008, "s_cmp_gt_u32">;
343def S_CMP_GE_U32 : SOPC_32 <0x00000009, "s_cmp_ge_u32">;
344def S_CMP_LT_U32 : SOPC_32 <0x0000000a, "s_cmp_lt_u32">;
345def S_CMP_LE_U32 : SOPC_32 <0x0000000b, "s_cmp_le_u32">;
346////def S_BITCMP0_B32 : SOPC_BITCMP0 <0x0000000c, "s_bitcmp0_b32", []>;
347////def S_BITCMP1_B32 : SOPC_BITCMP1 <0x0000000d, "s_bitcmp1_b32", []>;
348////def S_BITCMP0_B64 : SOPC_BITCMP0 <0x0000000e, "s_bitcmp0_b64", []>;
349////def S_BITCMP1_B64 : SOPC_BITCMP1 <0x0000000f, "s_bitcmp1_b64", []>;
350//def S_SETVSKIP : SOPC_ <0x00000010, "s_setvskip", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000351
352//===----------------------------------------------------------------------===//
353// SOPK Instructions
354//===----------------------------------------------------------------------===//
355
Tom Stellarde63d5ed2014-11-14 20:43:28 +0000356let isReMaterializable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000357defm S_MOVK_I32 : SOPK_32 <sopk<0x00>, "s_movk_i32", []>;
Tom Stellarde63d5ed2014-11-14 20:43:28 +0000358} // End isReMaterializable = 1
Marek Olsak5df00d62014-12-07 12:18:57 +0000359let Uses = [SCC] in {
360 defm S_CMOVK_I32 : SOPK_32 <sopk<0x02, 0x01>, "s_cmovk_i32", []>;
361}
362
363let isCompare = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000364
365/*
366This instruction is disabled for now until we can figure out how to teach
367the instruction selector to correctly use the S_CMP* vs V_CMP*
368instructions.
369
370When this instruction is enabled the code generator sometimes produces this
371invalid sequence:
372
373SCC = S_CMPK_EQ_I32 SGPR0, imm
374VCC = COPY SCC
375VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
376
Marek Olsak5df00d62014-12-07 12:18:57 +0000377defm S_CMPK_EQ_I32 : SOPK_SCC <sopk<0x03, 0x02>, "s_cmpk_eq_i32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000378 [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000379>;
380*/
381
Tom Stellard8980dc32015-04-08 01:09:22 +0000382defm S_CMPK_EQ_I32 : SOPK_SCC <sopk<0x03, 0x02>, "s_cmpk_eq_i32", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000383defm S_CMPK_LG_I32 : SOPK_SCC <sopk<0x04, 0x03>, "s_cmpk_lg_i32", []>;
384defm S_CMPK_GT_I32 : SOPK_SCC <sopk<0x05, 0x04>, "s_cmpk_gt_i32", []>;
385defm S_CMPK_GE_I32 : SOPK_SCC <sopk<0x06, 0x05>, "s_cmpk_ge_i32", []>;
386defm S_CMPK_LT_I32 : SOPK_SCC <sopk<0x07, 0x06>, "s_cmpk_lt_i32", []>;
387defm S_CMPK_LE_I32 : SOPK_SCC <sopk<0x08, 0x07>, "s_cmpk_le_i32", []>;
388defm S_CMPK_EQ_U32 : SOPK_SCC <sopk<0x09, 0x08>, "s_cmpk_eq_u32", []>;
389defm S_CMPK_LG_U32 : SOPK_SCC <sopk<0x0a, 0x09>, "s_cmpk_lg_u32", []>;
390defm S_CMPK_GT_U32 : SOPK_SCC <sopk<0x0b, 0x0a>, "s_cmpk_gt_u32", []>;
391defm S_CMPK_GE_U32 : SOPK_SCC <sopk<0x0c, 0x0b>, "s_cmpk_ge_u32", []>;
392defm S_CMPK_LT_U32 : SOPK_SCC <sopk<0x0d, 0x0c>, "s_cmpk_lt_u32", []>;
393defm S_CMPK_LE_U32 : SOPK_SCC <sopk<0x0e, 0x0d>, "s_cmpk_le_u32", []>;
394} // End isCompare = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000395
Tom Stellard8980dc32015-04-08 01:09:22 +0000396let Defs = [SCC], isCommutable = 1, DisableEncoding = "$src0",
397 Constraints = "$sdst = $src0" in {
398 defm S_ADDK_I32 : SOPK_32TIE <sopk<0x0f, 0x0e>, "s_addk_i32", []>;
399 defm S_MULK_I32 : SOPK_32TIE <sopk<0x10, 0x0f>, "s_mulk_i32", []>;
Matt Arsenault3383eec2013-11-14 22:32:49 +0000400}
401
Tom Stellard8980dc32015-04-08 01:09:22 +0000402defm S_CBRANCH_I_FORK : SOPK_m <
403 sopk<0x11, 0x10>, "s_cbranch_i_fork", (outs),
404 (ins SReg_64:$sdst, u16imm:$simm16), " $sdst, $simm16"
405>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000406defm S_GETREG_B32 : SOPK_32 <sopk<0x12, 0x11>, "s_getreg_b32", []>;
Tom Stellard8980dc32015-04-08 01:09:22 +0000407defm S_SETREG_B32 : SOPK_m <
408 sopk<0x13, 0x12>, "s_setreg_b32", (outs),
409 (ins SReg_32:$sdst, u16imm:$simm16), " $sdst, $simm16"
410>;
411// FIXME: Not on SI?
412//defm S_GETREG_REGRD_B32 : SOPK_32 <sopk<0x14, 0x13>, "s_getreg_regrd_b32", []>;
413defm S_SETREG_IMM32_B32 : SOPK_IMM32 <
414 sopk<0x15, 0x14>, "s_setreg_imm32_b32", (outs),
415 (ins i32imm:$imm, u16imm:$simm16), " $imm, $simm16"
416>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000417
Tom Stellard8d6d4492014-04-22 16:33:57 +0000418//===----------------------------------------------------------------------===//
419// SOPP Instructions
420//===----------------------------------------------------------------------===//
421
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000422def S_NOP : SOPP <0x00000000, (ins i16imm:$simm16), "s_nop $simm16">;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000423
424let isTerminator = 1 in {
425
Tom Stellard326d6ec2014-11-05 14:50:53 +0000426def S_ENDPGM : SOPP <0x00000001, (ins), "s_endpgm",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000427 [(IL_retflag)]> {
Tom Stellarde08fe682014-07-21 14:01:05 +0000428 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000429 let isBarrier = 1;
430 let hasCtrlDep = 1;
431}
432
433let isBranch = 1 in {
434def S_BRANCH : SOPP <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000435 0x00000002, (ins sopp_brtarget:$simm16), "s_branch $simm16",
Tom Stellarde08fe682014-07-21 14:01:05 +0000436 [(br bb:$simm16)]> {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000437 let isBarrier = 1;
438}
439
440let DisableEncoding = "$scc" in {
441def S_CBRANCH_SCC0 : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000442 0x00000004, (ins sopp_brtarget:$simm16, SCCReg:$scc),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000443 "s_cbranch_scc0 $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000444>;
445def S_CBRANCH_SCC1 : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000446 0x00000005, (ins sopp_brtarget:$simm16, SCCReg:$scc),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000447 "s_cbranch_scc1 $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000448>;
449} // End DisableEncoding = "$scc"
450
451def S_CBRANCH_VCCZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000452 0x00000006, (ins sopp_brtarget:$simm16, VCCReg:$vcc),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000453 "s_cbranch_vccz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000454>;
455def S_CBRANCH_VCCNZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000456 0x00000007, (ins sopp_brtarget:$simm16, VCCReg:$vcc),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000457 "s_cbranch_vccnz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000458>;
459
460let DisableEncoding = "$exec" in {
461def S_CBRANCH_EXECZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000462 0x00000008, (ins sopp_brtarget:$simm16, EXECReg:$exec),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000463 "s_cbranch_execz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000464>;
465def S_CBRANCH_EXECNZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000466 0x00000009, (ins sopp_brtarget:$simm16, EXECReg:$exec),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000467 "s_cbranch_execnz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000468>;
469} // End DisableEncoding = "$exec"
470
471
472} // End isBranch = 1
473} // End isTerminator = 1
474
475let hasSideEffects = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000476def S_BARRIER : SOPP <0x0000000a, (ins), "s_barrier",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000477 [(int_AMDGPU_barrier_local)]
478> {
Tom Stellarde08fe682014-07-21 14:01:05 +0000479 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000480 let isBarrier = 1;
481 let hasCtrlDep = 1;
482 let mayLoad = 1;
483 let mayStore = 1;
484}
485
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000486def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "s_waitcnt $simm16">;
487def S_SETHALT : SOPP <0x0000000d, (ins i16imm:$simm16), "s_sethalt $simm16">;
488def S_SLEEP : SOPP <0x0000000e, (ins i16imm:$simm16), "s_sleep $simm16">;
489def S_SETPRIO : SOPP <0x0000000f, (ins i16imm:$sim16), "s_setprio $sim16">;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000490
Tom Stellardfc92e772015-05-12 14:18:14 +0000491let Uses = [EXEC, M0] in {
492 def S_SENDMSG : SOPP <0x00000010, (ins SendMsgImm:$simm16), "s_sendmsg $simm16",
493 [(AMDGPUsendmsg (i32 imm:$simm16))]
494 >;
495} // End Uses = [EXEC, M0]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000496
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000497def S_SENDMSGHALT : SOPP <0x00000011, (ins i16imm:$simm16), "s_sendmsghalt $simm16">;
498def S_TRAP : SOPP <0x00000012, (ins i16imm:$simm16), "s_trap $simm16">;
499def S_ICACHE_INV : SOPP <0x00000013, (ins), "s_icache_inv"> {
500 let simm16 = 0;
501}
502def S_INCPERFLEVEL : SOPP <0x00000014, (ins i16imm:$simm16), "s_incperflevel $simm16">;
503def S_DECPERFLEVEL : SOPP <0x00000015, (ins i16imm:$simm16), "s_decperflevel $simm16">;
504def S_TTRACEDATA : SOPP <0x00000016, (ins), "s_ttracedata"> {
505 let simm16 = 0;
506}
Tom Stellard8d6d4492014-04-22 16:33:57 +0000507} // End hasSideEffects
508
509//===----------------------------------------------------------------------===//
510// VOPC Instructions
511//===----------------------------------------------------------------------===//
512
Matt Arsenault0943b0e2015-03-23 18:45:38 +0000513let isCompare = 1, isCommutable = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +0000514
Marek Olsak5df00d62014-12-07 12:18:57 +0000515defm V_CMP_F_F32 : VOPC_F32 <vopc<0x0, 0x40>, "v_cmp_f_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000516defm V_CMP_LT_F32 : VOPC_F32 <vopc<0x1, 0x41>, "v_cmp_lt_f32", COND_OLT, "v_cmp_gt_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000517defm V_CMP_EQ_F32 : VOPC_F32 <vopc<0x2, 0x42>, "v_cmp_eq_f32", COND_OEQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000518defm V_CMP_LE_F32 : VOPC_F32 <vopc<0x3, 0x43>, "v_cmp_le_f32", COND_OLE, "v_cmp_ge_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000519defm V_CMP_GT_F32 : VOPC_F32 <vopc<0x4, 0x44>, "v_cmp_gt_f32", COND_OGT>;
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000520defm V_CMP_LG_F32 : VOPC_F32 <vopc<0x5, 0x45>, "v_cmp_lg_f32", COND_ONE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000521defm V_CMP_GE_F32 : VOPC_F32 <vopc<0x6, 0x46>, "v_cmp_ge_f32", COND_OGE>;
522defm V_CMP_O_F32 : VOPC_F32 <vopc<0x7, 0x47>, "v_cmp_o_f32", COND_O>;
523defm V_CMP_U_F32 : VOPC_F32 <vopc<0x8, 0x48>, "v_cmp_u_f32", COND_UO>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000524defm V_CMP_NGE_F32 : VOPC_F32 <vopc<0x9, 0x49>, "v_cmp_nge_f32", COND_ULT, "v_cmp_nle_f32">;
Matt Arsenault58d502f2014-12-11 22:15:43 +0000525defm V_CMP_NLG_F32 : VOPC_F32 <vopc<0xa, 0x4a>, "v_cmp_nlg_f32", COND_UEQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000526defm V_CMP_NGT_F32 : VOPC_F32 <vopc<0xb, 0x4b>, "v_cmp_ngt_f32", COND_ULE, "v_cmp_nlt_f32">;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000527defm V_CMP_NLE_F32 : VOPC_F32 <vopc<0xc, 0x4c>, "v_cmp_nle_f32", COND_UGT>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000528defm V_CMP_NEQ_F32 : VOPC_F32 <vopc<0xd, 0x4d>, "v_cmp_neq_f32", COND_UNE>;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000529defm V_CMP_NLT_F32 : VOPC_F32 <vopc<0xe, 0x4e>, "v_cmp_nlt_f32", COND_UGE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000530defm V_CMP_TRU_F32 : VOPC_F32 <vopc<0xf, 0x4f>, "v_cmp_tru_f32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000531
Tom Stellard75aadc22012-12-11 21:25:42 +0000532
Marek Olsak5df00d62014-12-07 12:18:57 +0000533defm V_CMPX_F_F32 : VOPCX_F32 <vopc<0x10, 0x50>, "v_cmpx_f_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000534defm V_CMPX_LT_F32 : VOPCX_F32 <vopc<0x11, 0x51>, "v_cmpx_lt_f32", "v_cmpx_gt_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000535defm V_CMPX_EQ_F32 : VOPCX_F32 <vopc<0x12, 0x52>, "v_cmpx_eq_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000536defm V_CMPX_LE_F32 : VOPCX_F32 <vopc<0x13, 0x53>, "v_cmpx_le_f32", "v_cmpx_ge_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000537defm V_CMPX_GT_F32 : VOPCX_F32 <vopc<0x14, 0x54>, "v_cmpx_gt_f32">;
538defm V_CMPX_LG_F32 : VOPCX_F32 <vopc<0x15, 0x55>, "v_cmpx_lg_f32">;
539defm V_CMPX_GE_F32 : VOPCX_F32 <vopc<0x16, 0x56>, "v_cmpx_ge_f32">;
540defm V_CMPX_O_F32 : VOPCX_F32 <vopc<0x17, 0x57>, "v_cmpx_o_f32">;
541defm V_CMPX_U_F32 : VOPCX_F32 <vopc<0x18, 0x58>, "v_cmpx_u_f32">;
542defm V_CMPX_NGE_F32 : VOPCX_F32 <vopc<0x19, 0x59>, "v_cmpx_nge_f32">;
543defm V_CMPX_NLG_F32 : VOPCX_F32 <vopc<0x1a, 0x5a>, "v_cmpx_nlg_f32">;
544defm V_CMPX_NGT_F32 : VOPCX_F32 <vopc<0x1b, 0x5b>, "v_cmpx_ngt_f32">;
545defm V_CMPX_NLE_F32 : VOPCX_F32 <vopc<0x1c, 0x5c>, "v_cmpx_nle_f32">;
546defm V_CMPX_NEQ_F32 : VOPCX_F32 <vopc<0x1d, 0x5d>, "v_cmpx_neq_f32">;
547defm V_CMPX_NLT_F32 : VOPCX_F32 <vopc<0x1e, 0x5e>, "v_cmpx_nlt_f32">;
548defm V_CMPX_TRU_F32 : VOPCX_F32 <vopc<0x1f, 0x5f>, "v_cmpx_tru_f32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000549
Tom Stellard75aadc22012-12-11 21:25:42 +0000550
Marek Olsak5df00d62014-12-07 12:18:57 +0000551defm V_CMP_F_F64 : VOPC_F64 <vopc<0x20, 0x60>, "v_cmp_f_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000552defm V_CMP_LT_F64 : VOPC_F64 <vopc<0x21, 0x61>, "v_cmp_lt_f64", COND_OLT, "v_cmp_gt_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000553defm V_CMP_EQ_F64 : VOPC_F64 <vopc<0x22, 0x62>, "v_cmp_eq_f64", COND_OEQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000554defm V_CMP_LE_F64 : VOPC_F64 <vopc<0x23, 0x63>, "v_cmp_le_f64", COND_OLE, "v_cmp_ge_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000555defm V_CMP_GT_F64 : VOPC_F64 <vopc<0x24, 0x64>, "v_cmp_gt_f64", COND_OGT>;
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000556defm V_CMP_LG_F64 : VOPC_F64 <vopc<0x25, 0x65>, "v_cmp_lg_f64", COND_ONE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000557defm V_CMP_GE_F64 : VOPC_F64 <vopc<0x26, 0x66>, "v_cmp_ge_f64", COND_OGE>;
558defm V_CMP_O_F64 : VOPC_F64 <vopc<0x27, 0x67>, "v_cmp_o_f64", COND_O>;
559defm V_CMP_U_F64 : VOPC_F64 <vopc<0x28, 0x68>, "v_cmp_u_f64", COND_UO>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000560defm V_CMP_NGE_F64 : VOPC_F64 <vopc<0x29, 0x69>, "v_cmp_nge_f64", COND_ULT, "v_cmp_nle_f64">;
Matt Arsenault58d502f2014-12-11 22:15:43 +0000561defm V_CMP_NLG_F64 : VOPC_F64 <vopc<0x2a, 0x6a>, "v_cmp_nlg_f64", COND_UEQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000562defm V_CMP_NGT_F64 : VOPC_F64 <vopc<0x2b, 0x6b>, "v_cmp_ngt_f64", COND_ULE, "v_cmp_nlt_f64">;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000563defm V_CMP_NLE_F64 : VOPC_F64 <vopc<0x2c, 0x6c>, "v_cmp_nle_f64", COND_UGT>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000564defm V_CMP_NEQ_F64 : VOPC_F64 <vopc<0x2d, 0x6d>, "v_cmp_neq_f64", COND_UNE>;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000565defm V_CMP_NLT_F64 : VOPC_F64 <vopc<0x2e, 0x6e>, "v_cmp_nlt_f64", COND_UGE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000566defm V_CMP_TRU_F64 : VOPC_F64 <vopc<0x2f, 0x6f>, "v_cmp_tru_f64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000567
Tom Stellard75aadc22012-12-11 21:25:42 +0000568
Marek Olsak5df00d62014-12-07 12:18:57 +0000569defm V_CMPX_F_F64 : VOPCX_F64 <vopc<0x30, 0x70>, "v_cmpx_f_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000570defm V_CMPX_LT_F64 : VOPCX_F64 <vopc<0x31, 0x71>, "v_cmpx_lt_f64", "v_cmpx_gt_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000571defm V_CMPX_EQ_F64 : VOPCX_F64 <vopc<0x32, 0x72>, "v_cmpx_eq_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000572defm V_CMPX_LE_F64 : VOPCX_F64 <vopc<0x33, 0x73>, "v_cmpx_le_f64", "v_cmpx_ge_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000573defm V_CMPX_GT_F64 : VOPCX_F64 <vopc<0x34, 0x74>, "v_cmpx_gt_f64">;
574defm V_CMPX_LG_F64 : VOPCX_F64 <vopc<0x35, 0x75>, "v_cmpx_lg_f64">;
575defm V_CMPX_GE_F64 : VOPCX_F64 <vopc<0x36, 0x76>, "v_cmpx_ge_f64">;
576defm V_CMPX_O_F64 : VOPCX_F64 <vopc<0x37, 0x77>, "v_cmpx_o_f64">;
577defm V_CMPX_U_F64 : VOPCX_F64 <vopc<0x38, 0x78>, "v_cmpx_u_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000578defm V_CMPX_NGE_F64 : VOPCX_F64 <vopc<0x39, 0x79>, "v_cmpx_nge_f64", "v_cmpx_nle_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000579defm V_CMPX_NLG_F64 : VOPCX_F64 <vopc<0x3a, 0x7a>, "v_cmpx_nlg_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000580defm V_CMPX_NGT_F64 : VOPCX_F64 <vopc<0x3b, 0x7b>, "v_cmpx_ngt_f64", "v_cmpx_nlt_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000581defm V_CMPX_NLE_F64 : VOPCX_F64 <vopc<0x3c, 0x7c>, "v_cmpx_nle_f64">;
582defm V_CMPX_NEQ_F64 : VOPCX_F64 <vopc<0x3d, 0x7d>, "v_cmpx_neq_f64">;
583defm V_CMPX_NLT_F64 : VOPCX_F64 <vopc<0x3e, 0x7e>, "v_cmpx_nlt_f64">;
584defm V_CMPX_TRU_F64 : VOPCX_F64 <vopc<0x3f, 0x7f>, "v_cmpx_tru_f64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000585
Tom Stellard75aadc22012-12-11 21:25:42 +0000586
Marek Olsak5df00d62014-12-07 12:18:57 +0000587let SubtargetPredicate = isSICI in {
588
Tom Stellard326d6ec2014-11-05 14:50:53 +0000589defm V_CMPS_F_F32 : VOPC_F32 <vopc<0x40>, "v_cmps_f_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000590defm V_CMPS_LT_F32 : VOPC_F32 <vopc<0x41>, "v_cmps_lt_f32", COND_NULL, "v_cmps_gt_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000591defm V_CMPS_EQ_F32 : VOPC_F32 <vopc<0x42>, "v_cmps_eq_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000592defm V_CMPS_LE_F32 : VOPC_F32 <vopc<0x43>, "v_cmps_le_f32", COND_NULL, "v_cmps_ge_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000593defm V_CMPS_GT_F32 : VOPC_F32 <vopc<0x44>, "v_cmps_gt_f32">;
594defm V_CMPS_LG_F32 : VOPC_F32 <vopc<0x45>, "v_cmps_lg_f32">;
595defm V_CMPS_GE_F32 : VOPC_F32 <vopc<0x46>, "v_cmps_ge_f32">;
596defm V_CMPS_O_F32 : VOPC_F32 <vopc<0x47>, "v_cmps_o_f32">;
597defm V_CMPS_U_F32 : VOPC_F32 <vopc<0x48>, "v_cmps_u_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000598defm V_CMPS_NGE_F32 : VOPC_F32 <vopc<0x49>, "v_cmps_nge_f32", COND_NULL, "v_cmps_nle_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000599defm V_CMPS_NLG_F32 : VOPC_F32 <vopc<0x4a>, "v_cmps_nlg_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000600defm V_CMPS_NGT_F32 : VOPC_F32 <vopc<0x4b>, "v_cmps_ngt_f32", COND_NULL, "v_cmps_nlt_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000601defm V_CMPS_NLE_F32 : VOPC_F32 <vopc<0x4c>, "v_cmps_nle_f32">;
602defm V_CMPS_NEQ_F32 : VOPC_F32 <vopc<0x4d>, "v_cmps_neq_f32">;
603defm V_CMPS_NLT_F32 : VOPC_F32 <vopc<0x4e>, "v_cmps_nlt_f32">;
604defm V_CMPS_TRU_F32 : VOPC_F32 <vopc<0x4f>, "v_cmps_tru_f32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000605
Christian Konig76edd4f2013-02-26 17:52:29 +0000606
Tom Stellard326d6ec2014-11-05 14:50:53 +0000607defm V_CMPSX_F_F32 : VOPCX_F32 <vopc<0x50>, "v_cmpsx_f_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000608defm V_CMPSX_LT_F32 : VOPCX_F32 <vopc<0x51>, "v_cmpsx_lt_f32", "v_cmpsx_gt_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000609defm V_CMPSX_EQ_F32 : VOPCX_F32 <vopc<0x52>, "v_cmpsx_eq_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000610defm V_CMPSX_LE_F32 : VOPCX_F32 <vopc<0x53>, "v_cmpsx_le_f32", "v_cmpsx_ge_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000611defm V_CMPSX_GT_F32 : VOPCX_F32 <vopc<0x54>, "v_cmpsx_gt_f32">;
612defm V_CMPSX_LG_F32 : VOPCX_F32 <vopc<0x55>, "v_cmpsx_lg_f32">;
613defm V_CMPSX_GE_F32 : VOPCX_F32 <vopc<0x56>, "v_cmpsx_ge_f32">;
614defm V_CMPSX_O_F32 : VOPCX_F32 <vopc<0x57>, "v_cmpsx_o_f32">;
615defm V_CMPSX_U_F32 : VOPCX_F32 <vopc<0x58>, "v_cmpsx_u_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000616defm V_CMPSX_NGE_F32 : VOPCX_F32 <vopc<0x59>, "v_cmpsx_nge_f32", "v_cmpsx_nle_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000617defm V_CMPSX_NLG_F32 : VOPCX_F32 <vopc<0x5a>, "v_cmpsx_nlg_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000618defm V_CMPSX_NGT_F32 : VOPCX_F32 <vopc<0x5b>, "v_cmpsx_ngt_f32", "v_cmpsx_nlt_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000619defm V_CMPSX_NLE_F32 : VOPCX_F32 <vopc<0x5c>, "v_cmpsx_nle_f32">;
620defm V_CMPSX_NEQ_F32 : VOPCX_F32 <vopc<0x5d>, "v_cmpsx_neq_f32">;
621defm V_CMPSX_NLT_F32 : VOPCX_F32 <vopc<0x5e>, "v_cmpsx_nlt_f32">;
622defm V_CMPSX_TRU_F32 : VOPCX_F32 <vopc<0x5f>, "v_cmpsx_tru_f32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000623
Christian Konig76edd4f2013-02-26 17:52:29 +0000624
Tom Stellard326d6ec2014-11-05 14:50:53 +0000625defm V_CMPS_F_F64 : VOPC_F64 <vopc<0x60>, "v_cmps_f_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000626defm V_CMPS_LT_F64 : VOPC_F64 <vopc<0x61>, "v_cmps_lt_f64", COND_NULL, "v_cmps_gt_f64">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000627defm V_CMPS_EQ_F64 : VOPC_F64 <vopc<0x62>, "v_cmps_eq_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000628defm V_CMPS_LE_F64 : VOPC_F64 <vopc<0x63>, "v_cmps_le_f64", COND_NULL, "v_cmps_ge_f64">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000629defm V_CMPS_GT_F64 : VOPC_F64 <vopc<0x64>, "v_cmps_gt_f64">;
630defm V_CMPS_LG_F64 : VOPC_F64 <vopc<0x65>, "v_cmps_lg_f64">;
631defm V_CMPS_GE_F64 : VOPC_F64 <vopc<0x66>, "v_cmps_ge_f64">;
632defm V_CMPS_O_F64 : VOPC_F64 <vopc<0x67>, "v_cmps_o_f64">;
633defm V_CMPS_U_F64 : VOPC_F64 <vopc<0x68>, "v_cmps_u_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000634defm V_CMPS_NGE_F64 : VOPC_F64 <vopc<0x69>, "v_cmps_nge_f64", COND_NULL, "v_cmps_nle_f64">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000635defm V_CMPS_NLG_F64 : VOPC_F64 <vopc<0x6a>, "v_cmps_nlg_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000636defm V_CMPS_NGT_F64 : VOPC_F64 <vopc<0x6b>, "v_cmps_ngt_f64", COND_NULL, "v_cmps_nlt_f64">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000637defm V_CMPS_NLE_F64 : VOPC_F64 <vopc<0x6c>, "v_cmps_nle_f64">;
638defm V_CMPS_NEQ_F64 : VOPC_F64 <vopc<0x6d>, "v_cmps_neq_f64">;
639defm V_CMPS_NLT_F64 : VOPC_F64 <vopc<0x6e>, "v_cmps_nlt_f64">;
640defm V_CMPS_TRU_F64 : VOPC_F64 <vopc<0x6f>, "v_cmps_tru_f64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000641
Christian Konig76edd4f2013-02-26 17:52:29 +0000642
Matt Arsenault05b617f2015-03-23 18:45:23 +0000643defm V_CMPSX_F_F64 : VOPCX_F64 <vopc<0x70>, "v_cmpsx_f_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000644defm V_CMPSX_LT_F64 : VOPCX_F64 <vopc<0x71>, "v_cmpsx_lt_f64", "v_cmpsx_gt_f64">;
Matt Arsenault05b617f2015-03-23 18:45:23 +0000645defm V_CMPSX_EQ_F64 : VOPCX_F64 <vopc<0x72>, "v_cmpsx_eq_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000646defm V_CMPSX_LE_F64 : VOPCX_F64 <vopc<0x73>, "v_cmpsx_le_f64", "v_cmpsx_ge_f64">;
Matt Arsenault05b617f2015-03-23 18:45:23 +0000647defm V_CMPSX_GT_F64 : VOPCX_F64 <vopc<0x74>, "v_cmpsx_gt_f64">;
648defm V_CMPSX_LG_F64 : VOPCX_F64 <vopc<0x75>, "v_cmpsx_lg_f64">;
649defm V_CMPSX_GE_F64 : VOPCX_F64 <vopc<0x76>, "v_cmpsx_ge_f64">;
650defm V_CMPSX_O_F64 : VOPCX_F64 <vopc<0x77>, "v_cmpsx_o_f64">;
651defm V_CMPSX_U_F64 : VOPCX_F64 <vopc<0x78>, "v_cmpsx_u_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000652defm V_CMPSX_NGE_F64 : VOPCX_F64 <vopc<0x79>, "v_cmpsx_nge_f64", "v_cmpsx_nle_f64">;
Matt Arsenault05b617f2015-03-23 18:45:23 +0000653defm V_CMPSX_NLG_F64 : VOPCX_F64 <vopc<0x7a>, "v_cmpsx_nlg_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000654defm V_CMPSX_NGT_F64 : VOPCX_F64 <vopc<0x7b>, "v_cmpsx_ngt_f64", "v_cmpsx_nlt_f64">;
Matt Arsenault05b617f2015-03-23 18:45:23 +0000655defm V_CMPSX_NLE_F64 : VOPCX_F64 <vopc<0x7c>, "v_cmpsx_nle_f64">;
656defm V_CMPSX_NEQ_F64 : VOPCX_F64 <vopc<0x7d>, "v_cmpsx_neq_f64">;
657defm V_CMPSX_NLT_F64 : VOPCX_F64 <vopc<0x7e>, "v_cmpsx_nlt_f64">;
658defm V_CMPSX_TRU_F64 : VOPCX_F64 <vopc<0x7f>, "v_cmpsx_tru_f64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000659
Marek Olsak5df00d62014-12-07 12:18:57 +0000660} // End SubtargetPredicate = isSICI
661
662defm V_CMP_F_I32 : VOPC_I32 <vopc<0x80, 0xc0>, "v_cmp_f_i32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000663defm V_CMP_LT_I32 : VOPC_I32 <vopc<0x81, 0xc1>, "v_cmp_lt_i32", COND_SLT, "v_cmp_gt_i32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000664defm V_CMP_EQ_I32 : VOPC_I32 <vopc<0x82, 0xc2>, "v_cmp_eq_i32", COND_EQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000665defm V_CMP_LE_I32 : VOPC_I32 <vopc<0x83, 0xc3>, "v_cmp_le_i32", COND_SLE, "v_cmp_ge_i32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000666defm V_CMP_GT_I32 : VOPC_I32 <vopc<0x84, 0xc4>, "v_cmp_gt_i32", COND_SGT>;
667defm V_CMP_NE_I32 : VOPC_I32 <vopc<0x85, 0xc5>, "v_cmp_ne_i32", COND_NE>;
668defm V_CMP_GE_I32 : VOPC_I32 <vopc<0x86, 0xc6>, "v_cmp_ge_i32", COND_SGE>;
669defm V_CMP_T_I32 : VOPC_I32 <vopc<0x87, 0xc7>, "v_cmp_t_i32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000670
Tom Stellard75aadc22012-12-11 21:25:42 +0000671
Marek Olsak5df00d62014-12-07 12:18:57 +0000672defm V_CMPX_F_I32 : VOPCX_I32 <vopc<0x90, 0xd0>, "v_cmpx_f_i32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000673defm V_CMPX_LT_I32 : VOPCX_I32 <vopc<0x91, 0xd1>, "v_cmpx_lt_i32", "v_cmpx_gt_i32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000674defm V_CMPX_EQ_I32 : VOPCX_I32 <vopc<0x92, 0xd2>, "v_cmpx_eq_i32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000675defm V_CMPX_LE_I32 : VOPCX_I32 <vopc<0x93, 0xd3>, "v_cmpx_le_i32", "v_cmpx_ge_i32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000676defm V_CMPX_GT_I32 : VOPCX_I32 <vopc<0x94, 0xd4>, "v_cmpx_gt_i32">;
677defm V_CMPX_NE_I32 : VOPCX_I32 <vopc<0x95, 0xd5>, "v_cmpx_ne_i32">;
678defm V_CMPX_GE_I32 : VOPCX_I32 <vopc<0x96, 0xd6>, "v_cmpx_ge_i32">;
679defm V_CMPX_T_I32 : VOPCX_I32 <vopc<0x97, 0xd7>, "v_cmpx_t_i32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000680
Tom Stellard75aadc22012-12-11 21:25:42 +0000681
Marek Olsak5df00d62014-12-07 12:18:57 +0000682defm V_CMP_F_I64 : VOPC_I64 <vopc<0xa0, 0xe0>, "v_cmp_f_i64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000683defm V_CMP_LT_I64 : VOPC_I64 <vopc<0xa1, 0xe1>, "v_cmp_lt_i64", COND_SLT, "v_cmp_gt_i64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000684defm V_CMP_EQ_I64 : VOPC_I64 <vopc<0xa2, 0xe2>, "v_cmp_eq_i64", COND_EQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000685defm V_CMP_LE_I64 : VOPC_I64 <vopc<0xa3, 0xe3>, "v_cmp_le_i64", COND_SLE, "v_cmp_ge_i64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000686defm V_CMP_GT_I64 : VOPC_I64 <vopc<0xa4, 0xe4>, "v_cmp_gt_i64", COND_SGT>;
687defm V_CMP_NE_I64 : VOPC_I64 <vopc<0xa5, 0xe5>, "v_cmp_ne_i64", COND_NE>;
688defm V_CMP_GE_I64 : VOPC_I64 <vopc<0xa6, 0xe6>, "v_cmp_ge_i64", COND_SGE>;
689defm V_CMP_T_I64 : VOPC_I64 <vopc<0xa7, 0xe7>, "v_cmp_t_i64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000690
Tom Stellard75aadc22012-12-11 21:25:42 +0000691
Marek Olsak5df00d62014-12-07 12:18:57 +0000692defm V_CMPX_F_I64 : VOPCX_I64 <vopc<0xb0, 0xf0>, "v_cmpx_f_i64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000693defm V_CMPX_LT_I64 : VOPCX_I64 <vopc<0xb1, 0xf1>, "v_cmpx_lt_i64", "v_cmpx_gt_i64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000694defm V_CMPX_EQ_I64 : VOPCX_I64 <vopc<0xb2, 0xf2>, "v_cmpx_eq_i64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000695defm V_CMPX_LE_I64 : VOPCX_I64 <vopc<0xb3, 0xf3>, "v_cmpx_le_i64", "v_cmpx_ge_i64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000696defm V_CMPX_GT_I64 : VOPCX_I64 <vopc<0xb4, 0xf4>, "v_cmpx_gt_i64">;
697defm V_CMPX_NE_I64 : VOPCX_I64 <vopc<0xb5, 0xf5>, "v_cmpx_ne_i64">;
698defm V_CMPX_GE_I64 : VOPCX_I64 <vopc<0xb6, 0xf6>, "v_cmpx_ge_i64">;
699defm V_CMPX_T_I64 : VOPCX_I64 <vopc<0xb7, 0xf7>, "v_cmpx_t_i64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000700
Tom Stellard75aadc22012-12-11 21:25:42 +0000701
Marek Olsak5df00d62014-12-07 12:18:57 +0000702defm V_CMP_F_U32 : VOPC_I32 <vopc<0xc0, 0xc8>, "v_cmp_f_u32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000703defm V_CMP_LT_U32 : VOPC_I32 <vopc<0xc1, 0xc9>, "v_cmp_lt_u32", COND_ULT, "v_cmp_gt_u32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000704defm V_CMP_EQ_U32 : VOPC_I32 <vopc<0xc2, 0xca>, "v_cmp_eq_u32", COND_EQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000705defm V_CMP_LE_U32 : VOPC_I32 <vopc<0xc3, 0xcb>, "v_cmp_le_u32", COND_ULE, "v_cmp_ge_u32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000706defm V_CMP_GT_U32 : VOPC_I32 <vopc<0xc4, 0xcc>, "v_cmp_gt_u32", COND_UGT>;
707defm V_CMP_NE_U32 : VOPC_I32 <vopc<0xc5, 0xcd>, "v_cmp_ne_u32", COND_NE>;
708defm V_CMP_GE_U32 : VOPC_I32 <vopc<0xc6, 0xce>, "v_cmp_ge_u32", COND_UGE>;
709defm V_CMP_T_U32 : VOPC_I32 <vopc<0xc7, 0xcf>, "v_cmp_t_u32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000710
Tom Stellard75aadc22012-12-11 21:25:42 +0000711
Marek Olsak5df00d62014-12-07 12:18:57 +0000712defm V_CMPX_F_U32 : VOPCX_I32 <vopc<0xd0, 0xd8>, "v_cmpx_f_u32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000713defm V_CMPX_LT_U32 : VOPCX_I32 <vopc<0xd1, 0xd9>, "v_cmpx_lt_u32", "v_cmpx_gt_u32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000714defm V_CMPX_EQ_U32 : VOPCX_I32 <vopc<0xd2, 0xda>, "v_cmpx_eq_u32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000715defm V_CMPX_LE_U32 : VOPCX_I32 <vopc<0xd3, 0xdb>, "v_cmpx_le_u32", "v_cmpx_le_u32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000716defm V_CMPX_GT_U32 : VOPCX_I32 <vopc<0xd4, 0xdc>, "v_cmpx_gt_u32">;
717defm V_CMPX_NE_U32 : VOPCX_I32 <vopc<0xd5, 0xdd>, "v_cmpx_ne_u32">;
718defm V_CMPX_GE_U32 : VOPCX_I32 <vopc<0xd6, 0xde>, "v_cmpx_ge_u32">;
719defm V_CMPX_T_U32 : VOPCX_I32 <vopc<0xd7, 0xdf>, "v_cmpx_t_u32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000720
Tom Stellard75aadc22012-12-11 21:25:42 +0000721
Marek Olsak5df00d62014-12-07 12:18:57 +0000722defm V_CMP_F_U64 : VOPC_I64 <vopc<0xe0, 0xe8>, "v_cmp_f_u64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000723defm V_CMP_LT_U64 : VOPC_I64 <vopc<0xe1, 0xe9>, "v_cmp_lt_u64", COND_ULT, "v_cmp_gt_u64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000724defm V_CMP_EQ_U64 : VOPC_I64 <vopc<0xe2, 0xea>, "v_cmp_eq_u64", COND_EQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000725defm V_CMP_LE_U64 : VOPC_I64 <vopc<0xe3, 0xeb>, "v_cmp_le_u64", COND_ULE, "v_cmp_ge_u64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000726defm V_CMP_GT_U64 : VOPC_I64 <vopc<0xe4, 0xec>, "v_cmp_gt_u64", COND_UGT>;
727defm V_CMP_NE_U64 : VOPC_I64 <vopc<0xe5, 0xed>, "v_cmp_ne_u64", COND_NE>;
728defm V_CMP_GE_U64 : VOPC_I64 <vopc<0xe6, 0xee>, "v_cmp_ge_u64", COND_UGE>;
729defm V_CMP_T_U64 : VOPC_I64 <vopc<0xe7, 0xef>, "v_cmp_t_u64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000730
Marek Olsak5df00d62014-12-07 12:18:57 +0000731defm V_CMPX_F_U64 : VOPCX_I64 <vopc<0xf0, 0xf8>, "v_cmpx_f_u64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000732defm V_CMPX_LT_U64 : VOPCX_I64 <vopc<0xf1, 0xf9>, "v_cmpx_lt_u64", "v_cmpx_gt_u64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000733defm V_CMPX_EQ_U64 : VOPCX_I64 <vopc<0xf2, 0xfa>, "v_cmpx_eq_u64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000734defm V_CMPX_LE_U64 : VOPCX_I64 <vopc<0xf3, 0xfb>, "v_cmpx_le_u64", "v_cmpx_ge_u64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000735defm V_CMPX_GT_U64 : VOPCX_I64 <vopc<0xf4, 0xfc>, "v_cmpx_gt_u64">;
736defm V_CMPX_NE_U64 : VOPCX_I64 <vopc<0xf5, 0xfd>, "v_cmpx_ne_u64">;
737defm V_CMPX_GE_U64 : VOPCX_I64 <vopc<0xf6, 0xfe>, "v_cmpx_ge_u64">;
738defm V_CMPX_T_U64 : VOPCX_I64 <vopc<0xf7, 0xff>, "v_cmpx_t_u64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000739
Matt Arsenault0943b0e2015-03-23 18:45:38 +0000740} // End isCompare = 1, isCommutable = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000741
Matt Arsenault4831ce52015-01-06 23:00:37 +0000742defm V_CMP_CLASS_F32 : VOPC_CLASS_F32 <vopc<0x88, 0x10>, "v_cmp_class_f32">;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000743defm V_CMPX_CLASS_F32 : VOPCX_CLASS_F32 <vopc<0x98, 0x11>, "v_cmpx_class_f32">;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000744defm V_CMP_CLASS_F64 : VOPC_CLASS_F64 <vopc<0xa8, 0x12>, "v_cmp_class_f64">;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000745defm V_CMPX_CLASS_F64 : VOPCX_CLASS_F64 <vopc<0xb8, 0x13>, "v_cmpx_class_f64">;
Matt Arsenault42f39e12015-03-23 18:45:35 +0000746
Tom Stellard8d6d4492014-04-22 16:33:57 +0000747//===----------------------------------------------------------------------===//
748// DS Instructions
749//===----------------------------------------------------------------------===//
750
Marek Olsak0c1f8812015-01-27 17:25:07 +0000751defm DS_ADD_U32 : DS_1A1D_NORET <0x0, "ds_add_u32", VGPR_32>;
752defm DS_SUB_U32 : DS_1A1D_NORET <0x1, "ds_sub_u32", VGPR_32>;
753defm DS_RSUB_U32 : DS_1A1D_NORET <0x2, "ds_rsub_u32", VGPR_32>;
754defm DS_INC_U32 : DS_1A1D_NORET <0x3, "ds_inc_u32", VGPR_32>;
755defm DS_DEC_U32 : DS_1A1D_NORET <0x4, "ds_dec_u32", VGPR_32>;
756defm DS_MIN_I32 : DS_1A1D_NORET <0x5, "ds_min_i32", VGPR_32>;
757defm DS_MAX_I32 : DS_1A1D_NORET <0x6, "ds_max_i32", VGPR_32>;
758defm DS_MIN_U32 : DS_1A1D_NORET <0x7, "ds_min_u32", VGPR_32>;
759defm DS_MAX_U32 : DS_1A1D_NORET <0x8, "ds_max_u32", VGPR_32>;
760defm DS_AND_B32 : DS_1A1D_NORET <0x9, "ds_and_b32", VGPR_32>;
761defm DS_OR_B32 : DS_1A1D_NORET <0xa, "ds_or_b32", VGPR_32>;
762defm DS_XOR_B32 : DS_1A1D_NORET <0xb, "ds_xor_b32", VGPR_32>;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000763defm DS_MSKOR_B32 : DS_1A2D_NORET <0xc, "ds_mskor_b32", VGPR_32>;
Tom Stellardcf051f42015-03-09 18:49:45 +0000764let mayLoad = 0 in {
765defm DS_WRITE_B32 : DS_1A1D_NORET <0xd, "ds_write_b32", VGPR_32>;
766defm DS_WRITE2_B32 : DS_1A1D_Off8_NORET <0xe, "ds_write2_b32", VGPR_32>;
767defm DS_WRITE2ST64_B32 : DS_1A1D_Off8_NORET <0xf, "ds_write2st64_b32", VGPR_32>;
768}
Marek Olsak0c1f8812015-01-27 17:25:07 +0000769defm DS_CMPST_B32 : DS_1A2D_NORET <0x10, "ds_cmpst_b32", VGPR_32>;
770defm DS_CMPST_F32 : DS_1A2D_NORET <0x11, "ds_cmpst_f32", VGPR_32>;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000771defm DS_MIN_F32 : DS_1A2D_NORET <0x12, "ds_min_f32", VGPR_32>;
772defm DS_MAX_F32 : DS_1A2D_NORET <0x13, "ds_max_f32", VGPR_32>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000773
Tom Stellarddb4995a2015-03-09 16:03:45 +0000774defm DS_GWS_INIT : DS_1A_GDS <0x19, "ds_gws_init">;
775defm DS_GWS_SEMA_V : DS_1A_GDS <0x1a, "ds_gws_sema_v">;
776defm DS_GWS_SEMA_BR : DS_1A_GDS <0x1b, "ds_gws_sema_br">;
777defm DS_GWS_SEMA_P : DS_1A_GDS <0x1c, "ds_gws_sema_p">;
778defm DS_GWS_BARRIER : DS_1A_GDS <0x1d, "ds_gws_barrier">;
Tom Stellardcf051f42015-03-09 18:49:45 +0000779let mayLoad = 0 in {
780defm DS_WRITE_B8 : DS_1A1D_NORET <0x1e, "ds_write_b8", VGPR_32>;
781defm DS_WRITE_B16 : DS_1A1D_NORET <0x1f, "ds_write_b16", VGPR_32>;
782}
Marek Olsak0c1f8812015-01-27 17:25:07 +0000783defm DS_ADD_RTN_U32 : DS_1A1D_RET <0x20, "ds_add_rtn_u32", VGPR_32, "ds_add_u32">;
784defm DS_SUB_RTN_U32 : DS_1A1D_RET <0x21, "ds_sub_rtn_u32", VGPR_32, "ds_sub_u32">;
785defm DS_RSUB_RTN_U32 : DS_1A1D_RET <0x22, "ds_rsub_rtn_u32", VGPR_32, "ds_rsub_u32">;
786defm DS_INC_RTN_U32 : DS_1A1D_RET <0x23, "ds_inc_rtn_u32", VGPR_32, "ds_inc_u32">;
787defm DS_DEC_RTN_U32 : DS_1A1D_RET <0x24, "ds_dec_rtn_u32", VGPR_32, "ds_dec_u32">;
788defm DS_MIN_RTN_I32 : DS_1A1D_RET <0x25, "ds_min_rtn_i32", VGPR_32, "ds_min_i32">;
789defm DS_MAX_RTN_I32 : DS_1A1D_RET <0x26, "ds_max_rtn_i32", VGPR_32, "ds_max_i32">;
790defm DS_MIN_RTN_U32 : DS_1A1D_RET <0x27, "ds_min_rtn_u32", VGPR_32, "ds_min_u32">;
791defm DS_MAX_RTN_U32 : DS_1A1D_RET <0x28, "ds_max_rtn_u32", VGPR_32, "ds_max_u32">;
792defm DS_AND_RTN_B32 : DS_1A1D_RET <0x29, "ds_and_rtn_b32", VGPR_32, "ds_and_b32">;
793defm DS_OR_RTN_B32 : DS_1A1D_RET <0x2a, "ds_or_rtn_b32", VGPR_32, "ds_or_b32">;
794defm DS_XOR_RTN_B32 : DS_1A1D_RET <0x2b, "ds_xor_rtn_b32", VGPR_32, "ds_xor_b32">;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000795defm DS_MSKOR_RTN_B32 : DS_1A2D_RET <0x2c, "ds_mskor_rtn_b32", VGPR_32, "ds_mskor_b32">;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000796defm DS_WRXCHG_RTN_B32 : DS_1A1D_RET <0x2d, "ds_wrxchg_rtn_b32", VGPR_32>;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000797defm DS_WRXCHG2_RTN_B32 : DS_1A2D_RET <
798 0x2e, "ds_wrxchg2_rtn_b32", VReg_64, "", VGPR_32
799>;
800defm DS_WRXCHG2ST64_RTN_B32 : DS_1A2D_RET <
801 0x2f, "ds_wrxchg2st64_rtn_b32", VReg_64, "", VGPR_32
802>;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000803defm DS_CMPST_RTN_B32 : DS_1A2D_RET <0x30, "ds_cmpst_rtn_b32", VGPR_32, "ds_cmpst_b32">;
804defm DS_CMPST_RTN_F32 : DS_1A2D_RET <0x31, "ds_cmpst_rtn_f32", VGPR_32, "ds_cmpst_f32">;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000805defm DS_MIN_RTN_F32 : DS_1A2D_RET <0x32, "ds_min_rtn_f32", VGPR_32, "ds_min_f32">;
806defm DS_MAX_RTN_F32 : DS_1A2D_RET <0x33, "ds_max_rtn_f32", VGPR_32, "ds_max_f32">;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000807let SubtargetPredicate = isCI in {
Marek Olsak0c1f8812015-01-27 17:25:07 +0000808defm DS_WRAP_RTN_F32 : DS_1A1D_RET <0x34, "ds_wrap_rtn_f32", VGPR_32, "ds_wrap_f32">;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000809} // End isCI
Tom Stellardcf051f42015-03-09 18:49:45 +0000810defm DS_SWIZZLE_B32 : DS_1A_RET <0x35, "ds_swizzle_b32", VGPR_32>;
811let mayStore = 0 in {
812defm DS_READ_B32 : DS_1A_RET <0x36, "ds_read_b32", VGPR_32>;
813defm DS_READ2_B32 : DS_1A_Off8_RET <0x37, "ds_read2_b32", VReg_64>;
814defm DS_READ2ST64_B32 : DS_1A_Off8_RET <0x38, "ds_read2st64_b32", VReg_64>;
815defm DS_READ_I8 : DS_1A_RET <0x39, "ds_read_i8", VGPR_32>;
816defm DS_READ_U8 : DS_1A_RET <0x3a, "ds_read_u8", VGPR_32>;
817defm DS_READ_I16 : DS_1A_RET <0x3b, "ds_read_i16", VGPR_32>;
818defm DS_READ_U16 : DS_1A_RET <0x3c, "ds_read_u16", VGPR_32>;
819}
Tom Stellarddb4995a2015-03-09 16:03:45 +0000820defm DS_CONSUME : DS_0A_RET <0x3d, "ds_consume">;
821defm DS_APPEND : DS_0A_RET <0x3e, "ds_append">;
822defm DS_ORDERED_COUNT : DS_1A_RET_GDS <0x3f, "ds_ordered_count">;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000823defm DS_ADD_U64 : DS_1A1D_NORET <0x40, "ds_add_u64", VReg_64>;
824defm DS_SUB_U64 : DS_1A1D_NORET <0x41, "ds_sub_u64", VReg_64>;
825defm DS_RSUB_U64 : DS_1A1D_NORET <0x42, "ds_rsub_u64", VReg_64>;
826defm DS_INC_U64 : DS_1A1D_NORET <0x43, "ds_inc_u64", VReg_64>;
827defm DS_DEC_U64 : DS_1A1D_NORET <0x44, "ds_dec_u64", VReg_64>;
828defm DS_MIN_I64 : DS_1A1D_NORET <0x45, "ds_min_i64", VReg_64>;
829defm DS_MAX_I64 : DS_1A1D_NORET <0x46, "ds_max_i64", VReg_64>;
830defm DS_MIN_U64 : DS_1A1D_NORET <0x47, "ds_min_u64", VReg_64>;
831defm DS_MAX_U64 : DS_1A1D_NORET <0x48, "ds_max_u64", VReg_64>;
832defm DS_AND_B64 : DS_1A1D_NORET <0x49, "ds_and_b64", VReg_64>;
833defm DS_OR_B64 : DS_1A1D_NORET <0x4a, "ds_or_b64", VReg_64>;
834defm DS_XOR_B64 : DS_1A1D_NORET <0x4b, "ds_xor_b64", VReg_64>;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000835defm DS_MSKOR_B64 : DS_1A2D_NORET <0x4c, "ds_mskor_b64", VReg_64>;
Tom Stellardcf051f42015-03-09 18:49:45 +0000836let mayLoad = 0 in {
837defm DS_WRITE_B64 : DS_1A1D_NORET <0x4d, "ds_write_b64", VReg_64>;
838defm DS_WRITE2_B64 : DS_1A1D_Off8_NORET <0x4E, "ds_write2_b64", VReg_64>;
839defm DS_WRITE2ST64_B64 : DS_1A1D_Off8_NORET <0x4f, "ds_write2st64_b64", VReg_64>;
840}
Marek Olsak0c1f8812015-01-27 17:25:07 +0000841defm DS_CMPST_B64 : DS_1A2D_NORET <0x50, "ds_cmpst_b64", VReg_64>;
842defm DS_CMPST_F64 : DS_1A2D_NORET <0x51, "ds_cmpst_f64", VReg_64>;
843defm DS_MIN_F64 : DS_1A1D_NORET <0x52, "ds_min_f64", VReg_64>;
844defm DS_MAX_F64 : DS_1A1D_NORET <0x53, "ds_max_f64", VReg_64>;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000845
Marek Olsak0c1f8812015-01-27 17:25:07 +0000846defm DS_ADD_RTN_U64 : DS_1A1D_RET <0x60, "ds_add_rtn_u64", VReg_64, "ds_add_u64">;
847defm DS_SUB_RTN_U64 : DS_1A1D_RET <0x61, "ds_sub_rtn_u64", VReg_64, "ds_sub_u64">;
848defm DS_RSUB_RTN_U64 : DS_1A1D_RET <0x62, "ds_rsub_rtn_u64", VReg_64, "ds_rsub_u64">;
849defm DS_INC_RTN_U64 : DS_1A1D_RET <0x63, "ds_inc_rtn_u64", VReg_64, "ds_inc_u64">;
850defm DS_DEC_RTN_U64 : DS_1A1D_RET <0x64, "ds_dec_rtn_u64", VReg_64, "ds_dec_u64">;
851defm DS_MIN_RTN_I64 : DS_1A1D_RET <0x65, "ds_min_rtn_i64", VReg_64, "ds_min_i64">;
852defm DS_MAX_RTN_I64 : DS_1A1D_RET <0x66, "ds_max_rtn_i64", VReg_64, "ds_max_i64">;
853defm DS_MIN_RTN_U64 : DS_1A1D_RET <0x67, "ds_min_rtn_u64", VReg_64, "ds_min_u64">;
854defm DS_MAX_RTN_U64 : DS_1A1D_RET <0x68, "ds_max_rtn_u64", VReg_64, "ds_max_u64">;
855defm DS_AND_RTN_B64 : DS_1A1D_RET <0x69, "ds_and_rtn_b64", VReg_64, "ds_and_b64">;
856defm DS_OR_RTN_B64 : DS_1A1D_RET <0x6a, "ds_or_rtn_b64", VReg_64, "ds_or_b64">;
857defm DS_XOR_RTN_B64 : DS_1A1D_RET <0x6b, "ds_xor_rtn_b64", VReg_64, "ds_xor_b64">;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000858defm DS_MSKOR_RTN_B64 : DS_1A2D_RET <0x6c, "ds_mskor_rtn_b64", VReg_64, "ds_mskor_b64">;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000859defm DS_WRXCHG_RTN_B64 : DS_1A1D_RET <0x6d, "ds_wrxchg_rtn_b64", VReg_64, "ds_wrxchg_b64">;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000860defm DS_WRXCHG2_RTN_B64 : DS_1A2D_RET <0x6e, "ds_wrxchg2_rtn_b64", VReg_128, "ds_wrxchg2_b64", VReg_64>;
861defm DS_WRXCHG2ST64_RTN_B64 : DS_1A2D_RET <0x6f, "ds_wrxchg2st64_rtn_b64", VReg_128, "ds_wrxchg2st64_b64", VReg_64>;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000862defm DS_CMPST_RTN_B64 : DS_1A2D_RET <0x70, "ds_cmpst_rtn_b64", VReg_64, "ds_cmpst_b64">;
863defm DS_CMPST_RTN_F64 : DS_1A2D_RET <0x71, "ds_cmpst_rtn_f64", VReg_64, "ds_cmpst_f64">;
864defm DS_MIN_RTN_F64 : DS_1A1D_RET <0x72, "ds_min_rtn_f64", VReg_64, "ds_min_f64">;
865defm DS_MAX_RTN_F64 : DS_1A1D_RET <0x73, "ds_max_rtn_f64", VReg_64, "ds_max_f64">;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000866
Tom Stellardcf051f42015-03-09 18:49:45 +0000867let mayStore = 0 in {
868defm DS_READ_B64 : DS_1A_RET <0x76, "ds_read_b64", VReg_64>;
869defm DS_READ2_B64 : DS_1A_Off8_RET <0x77, "ds_read2_b64", VReg_128>;
870defm DS_READ2ST64_B64 : DS_1A_Off8_RET <0x78, "ds_read2st64_b64", VReg_128>;
871}
Tom Stellarddb4995a2015-03-09 16:03:45 +0000872
873defm DS_ADD_SRC2_U32 : DS_1A <0x80, "ds_add_src2_u32">;
874defm DS_SUB_SRC2_U32 : DS_1A <0x81, "ds_sub_src2_u32">;
875defm DS_RSUB_SRC2_U32 : DS_1A <0x82, "ds_rsub_src2_u32">;
876defm DS_INC_SRC2_U32 : DS_1A <0x83, "ds_inc_src2_u32">;
877defm DS_DEC_SRC2_U32 : DS_1A <0x84, "ds_dec_src2_u32">;
878defm DS_MIN_SRC2_I32 : DS_1A <0x85, "ds_min_src2_i32">;
879defm DS_MAX_SRC2_I32 : DS_1A <0x86, "ds_max_src2_i32">;
880defm DS_MIN_SRC2_U32 : DS_1A <0x87, "ds_min_src2_u32">;
881defm DS_MAX_SRC2_U32 : DS_1A <0x88, "ds_max_src2_u32">;
882defm DS_AND_SRC2_B32 : DS_1A <0x89, "ds_and_src_b32">;
883defm DS_OR_SRC2_B32 : DS_1A <0x8a, "ds_or_src2_b32">;
884defm DS_XOR_SRC2_B32 : DS_1A <0x8b, "ds_xor_src2_b32">;
885defm DS_WRITE_SRC2_B32 : DS_1A <0x8c, "ds_write_src2_b32">;
886
887defm DS_MIN_SRC2_F32 : DS_1A <0x92, "ds_min_src2_f32">;
888defm DS_MAX_SRC2_F32 : DS_1A <0x93, "ds_max_src2_f32">;
889
890defm DS_ADD_SRC2_U64 : DS_1A <0xc0, "ds_add_src2_u64">;
891defm DS_SUB_SRC2_U64 : DS_1A <0xc1, "ds_sub_src2_u64">;
892defm DS_RSUB_SRC2_U64 : DS_1A <0xc2, "ds_rsub_src2_u64">;
893defm DS_INC_SRC2_U64 : DS_1A <0xc3, "ds_inc_src2_u64">;
894defm DS_DEC_SRC2_U64 : DS_1A <0xc4, "ds_dec_src2_u64">;
895defm DS_MIN_SRC2_I64 : DS_1A <0xc5, "ds_min_src2_i64">;
896defm DS_MAX_SRC2_I64 : DS_1A <0xc6, "ds_max_src2_i64">;
897defm DS_MIN_SRC2_U64 : DS_1A <0xc7, "ds_min_src2_u64">;
898defm DS_MAX_SRC2_U64 : DS_1A <0xc8, "ds_max_src2_u64">;
899defm DS_AND_SRC2_B64 : DS_1A <0xc9, "ds_and_src2_b64">;
900defm DS_OR_SRC2_B64 : DS_1A <0xca, "ds_or_src2_b64">;
901defm DS_XOR_SRC2_B64 : DS_1A <0xcb, "ds_xor_src2_b64">;
902defm DS_WRITE_SRC2_B64 : DS_1A <0xcc, "ds_write_src2_b64">;
903
904defm DS_MIN_SRC2_F64 : DS_1A <0xd2, "ds_min_src2_f64">;
905defm DS_MAX_SRC2_F64 : DS_1A <0xd3, "ds_max_src2_f64">;
906
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000907//let SubtargetPredicate = isCI in {
908// DS_CONDXCHG32_RTN_B64
909// DS_CONDXCHG32_RTN_B128
910//} // End isCI
911
Tom Stellard8d6d4492014-04-22 16:33:57 +0000912//===----------------------------------------------------------------------===//
913// MUBUF Instructions
914//===----------------------------------------------------------------------===//
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000915
Tom Stellardaec94b32015-02-27 14:59:46 +0000916defm BUFFER_LOAD_FORMAT_X : MUBUF_Load_Helper <
917 mubuf<0x00>, "buffer_load_format_x", VGPR_32
918>;
919defm BUFFER_LOAD_FORMAT_XY : MUBUF_Load_Helper <
920 mubuf<0x01>, "buffer_load_format_xy", VReg_64
921>;
922defm BUFFER_LOAD_FORMAT_XYZ : MUBUF_Load_Helper <
923 mubuf<0x02>, "buffer_load_format_xyz", VReg_96
924>;
925defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <
926 mubuf<0x03>, "buffer_load_format_xyzw", VReg_128
927>;
928defm BUFFER_STORE_FORMAT_X : MUBUF_Store_Helper <
929 mubuf<0x04>, "buffer_store_format_x", VGPR_32
930>;
931defm BUFFER_STORE_FORMAT_XY : MUBUF_Store_Helper <
932 mubuf<0x05>, "buffer_store_format_xy", VReg_64
933>;
934defm BUFFER_STORE_FORMAT_XYZ : MUBUF_Store_Helper <
935 mubuf<0x06>, "buffer_store_format_xyz", VReg_96
936>;
937defm BUFFER_STORE_FORMAT_XYZW : MUBUF_Store_Helper <
938 mubuf<0x07>, "buffer_store_format_xyzw", VReg_128
939>;
Tom Stellard7c1838d2014-07-02 20:53:56 +0000940defm BUFFER_LOAD_UBYTE : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000941 mubuf<0x08, 0x10>, "buffer_load_ubyte", VGPR_32, i32, az_extloadi8_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000942>;
943defm BUFFER_LOAD_SBYTE : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000944 mubuf<0x09, 0x11>, "buffer_load_sbyte", VGPR_32, i32, sextloadi8_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000945>;
946defm BUFFER_LOAD_USHORT : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000947 mubuf<0x0a, 0x12>, "buffer_load_ushort", VGPR_32, i32, az_extloadi16_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000948>;
949defm BUFFER_LOAD_SSHORT : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000950 mubuf<0x0b, 0x13>, "buffer_load_sshort", VGPR_32, i32, sextloadi16_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000951>;
952defm BUFFER_LOAD_DWORD : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000953 mubuf<0x0c, 0x14>, "buffer_load_dword", VGPR_32, i32, global_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000954>;
955defm BUFFER_LOAD_DWORDX2 : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000956 mubuf<0x0d, 0x15>, "buffer_load_dwordx2", VReg_64, v2i32, global_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000957>;
958defm BUFFER_LOAD_DWORDX4 : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000959 mubuf<0x0e, 0x17>, "buffer_load_dwordx4", VReg_128, v4i32, global_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000960>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000961
Tom Stellardb02094e2014-07-21 15:45:01 +0000962defm BUFFER_STORE_BYTE : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000963 mubuf<0x18>, "buffer_store_byte", VGPR_32, i32, truncstorei8_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000964>;
965
Tom Stellardb02094e2014-07-21 15:45:01 +0000966defm BUFFER_STORE_SHORT : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000967 mubuf<0x1a>, "buffer_store_short", VGPR_32, i32, truncstorei16_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000968>;
Tom Stellard754f80f2013-04-05 23:31:51 +0000969
Tom Stellardb02094e2014-07-21 15:45:01 +0000970defm BUFFER_STORE_DWORD : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000971 mubuf<0x1c>, "buffer_store_dword", VGPR_32, i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000972>;
973
Tom Stellardb02094e2014-07-21 15:45:01 +0000974defm BUFFER_STORE_DWORDX2 : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000975 mubuf<0x1d>, "buffer_store_dwordx2", VReg_64, v2i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000976>;
Tom Stellard556d9aa2013-06-03 17:39:37 +0000977
Tom Stellardb02094e2014-07-21 15:45:01 +0000978defm BUFFER_STORE_DWORDX4 : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000979 mubuf<0x1e, 0x1f>, "buffer_store_dwordx4", VReg_128, v4i32, global_store
Tom Stellard556d9aa2013-06-03 17:39:37 +0000980>;
Marek Olsakee98b112015-01-27 17:24:58 +0000981
Aaron Watry81144372014-10-17 23:33:03 +0000982defm BUFFER_ATOMIC_SWAP : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000983 mubuf<0x30, 0x40>, "buffer_atomic_swap", VGPR_32, i32, atomic_swap_global
Aaron Watry81144372014-10-17 23:33:03 +0000984>;
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000985//def BUFFER_ATOMIC_CMPSWAP : MUBUF_ <mubuf<0x31, 0x41>, "buffer_atomic_cmpswap", []>;
Tom Stellard7980fc82014-09-25 18:30:26 +0000986defm BUFFER_ATOMIC_ADD : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000987 mubuf<0x32, 0x42>, "buffer_atomic_add", VGPR_32, i32, atomic_add_global
Tom Stellard7980fc82014-09-25 18:30:26 +0000988>;
Aaron Watry328f1ba2014-10-17 23:32:52 +0000989defm BUFFER_ATOMIC_SUB : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000990 mubuf<0x33, 0x43>, "buffer_atomic_sub", VGPR_32, i32, atomic_sub_global
Aaron Watry328f1ba2014-10-17 23:32:52 +0000991>;
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000992//def BUFFER_ATOMIC_RSUB : MUBUF_ <mubuf<0x34>, "buffer_atomic_rsub", []>; // isn't on CI & VI
Aaron Watry58c99922014-10-17 23:32:57 +0000993defm BUFFER_ATOMIC_SMIN : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000994 mubuf<0x35, 0x44>, "buffer_atomic_smin", VGPR_32, i32, atomic_min_global
Aaron Watry58c99922014-10-17 23:32:57 +0000995>;
996defm BUFFER_ATOMIC_UMIN : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000997 mubuf<0x36, 0x45>, "buffer_atomic_umin", VGPR_32, i32, atomic_umin_global
Aaron Watry58c99922014-10-17 23:32:57 +0000998>;
Aaron Watry29f295d2014-10-17 23:32:56 +0000999defm BUFFER_ATOMIC_SMAX : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001000 mubuf<0x37, 0x46>, "buffer_atomic_smax", VGPR_32, i32, atomic_max_global
Aaron Watry29f295d2014-10-17 23:32:56 +00001001>;
1002defm BUFFER_ATOMIC_UMAX : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001003 mubuf<0x38, 0x47>, "buffer_atomic_umax", VGPR_32, i32, atomic_umax_global
Aaron Watry29f295d2014-10-17 23:32:56 +00001004>;
Aaron Watry62127802014-10-17 23:32:54 +00001005defm BUFFER_ATOMIC_AND : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001006 mubuf<0x39, 0x48>, "buffer_atomic_and", VGPR_32, i32, atomic_and_global
Aaron Watry62127802014-10-17 23:32:54 +00001007>;
Aaron Watry8a911e62014-10-17 23:32:59 +00001008defm BUFFER_ATOMIC_OR : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001009 mubuf<0x3a, 0x49>, "buffer_atomic_or", VGPR_32, i32, atomic_or_global
Aaron Watry8a911e62014-10-17 23:32:59 +00001010>;
Aaron Watryd672ee22014-10-17 23:33:01 +00001011defm BUFFER_ATOMIC_XOR : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001012 mubuf<0x3b, 0x4a>, "buffer_atomic_xor", VGPR_32, i32, atomic_xor_global
Aaron Watryd672ee22014-10-17 23:33:01 +00001013>;
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001014//def BUFFER_ATOMIC_INC : MUBUF_ <mubuf<0x3c, 0x4b>, "buffer_atomic_inc", []>;
1015//def BUFFER_ATOMIC_DEC : MUBUF_ <mubuf<0x3d, 0x4c>, "buffer_atomic_dec", []>;
1016//def BUFFER_ATOMIC_FCMPSWAP : MUBUF_ <mubuf<0x3e>, "buffer_atomic_fcmpswap", []>; // isn't on VI
1017//def BUFFER_ATOMIC_FMIN : MUBUF_ <mubuf<0x3f>, "buffer_atomic_fmin", []>; // isn't on VI
1018//def BUFFER_ATOMIC_FMAX : MUBUF_ <mubuf<0x40>, "buffer_atomic_fmax", []>; // isn't on VI
1019//def BUFFER_ATOMIC_SWAP_X2 : MUBUF_X2 <mubuf<0x50, 0x60>, "buffer_atomic_swap_x2", []>;
1020//def BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_X2 <mubuf<0x51, 0x61>, "buffer_atomic_cmpswap_x2", []>;
1021//def BUFFER_ATOMIC_ADD_X2 : MUBUF_X2 <mubuf<0x52, 0x62>, "buffer_atomic_add_x2", []>;
1022//def BUFFER_ATOMIC_SUB_X2 : MUBUF_X2 <mubuf<0x53, 0x63>, "buffer_atomic_sub_x2", []>;
1023//def BUFFER_ATOMIC_RSUB_X2 : MUBUF_X2 <mubuf<0x54>, "buffer_atomic_rsub_x2", []>; // isn't on CI & VI
1024//def BUFFER_ATOMIC_SMIN_X2 : MUBUF_X2 <mubuf<0x55, 0x64>, "buffer_atomic_smin_x2", []>;
1025//def BUFFER_ATOMIC_UMIN_X2 : MUBUF_X2 <mubuf<0x56, 0x65>, "buffer_atomic_umin_x2", []>;
1026//def BUFFER_ATOMIC_SMAX_X2 : MUBUF_X2 <mubuf<0x57, 0x66>, "buffer_atomic_smax_x2", []>;
1027//def BUFFER_ATOMIC_UMAX_X2 : MUBUF_X2 <mubuf<0x58, 0x67>, "buffer_atomic_umax_x2", []>;
1028//def BUFFER_ATOMIC_AND_X2 : MUBUF_X2 <mubuf<0x59, 0x68>, "buffer_atomic_and_x2", []>;
1029//def BUFFER_ATOMIC_OR_X2 : MUBUF_X2 <mubuf<0x5a, 0x69>, "buffer_atomic_or_x2", []>;
1030//def BUFFER_ATOMIC_XOR_X2 : MUBUF_X2 <mubuf<0x5b, 0x6a>, "buffer_atomic_xor_x2", []>;
1031//def BUFFER_ATOMIC_INC_X2 : MUBUF_X2 <mubuf<0x5c, 0x6b>, "buffer_atomic_inc_x2", []>;
1032//def BUFFER_ATOMIC_DEC_X2 : MUBUF_X2 <mubuf<0x5d, 0x6c>, "buffer_atomic_dec_x2", []>;
1033//def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <mubuf<0x5e>, "buffer_atomic_fcmpswap_x2", []>; // isn't on VI
1034//def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <mubuf<0x5f>, "buffer_atomic_fmin_x2", []>; // isn't on VI
1035//def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <mubuf<0x60>, "buffer_atomic_fmax_x2", []>; // isn't on VI
1036//def BUFFER_WBINVL1_SC : MUBUF_WBINVL1 <mubuf<0x70>, "buffer_wbinvl1_sc", []>; // isn't on CI & VI
1037//def BUFFER_WBINVL1_VOL : MUBUF_WBINVL1 <mubuf<0x70, 0x3f>, "buffer_wbinvl1_vol", []>; // isn't on SI
1038//def BUFFER_WBINVL1 : MUBUF_WBINVL1 <mubuf<0x71, 0x3e>, "buffer_wbinvl1", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001039
Tom Stellard8d6d4492014-04-22 16:33:57 +00001040//===----------------------------------------------------------------------===//
1041// MTBUF Instructions
1042//===----------------------------------------------------------------------===//
1043
Tom Stellard326d6ec2014-11-05 14:50:53 +00001044//def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "tbuffer_load_format_x", []>;
1045//def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "tbuffer_load_format_xy", []>;
1046//def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "tbuffer_load_format_xyz", []>;
1047defm TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "tbuffer_load_format_xyzw", VReg_128>;
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001048defm TBUFFER_STORE_FORMAT_X : MTBUF_Store_Helper <0x00000004, "tbuffer_store_format_x", VGPR_32>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001049defm TBUFFER_STORE_FORMAT_XY : MTBUF_Store_Helper <0x00000005, "tbuffer_store_format_xy", VReg_64>;
1050defm TBUFFER_STORE_FORMAT_XYZ : MTBUF_Store_Helper <0x00000006, "tbuffer_store_format_xyz", VReg_128>;
1051defm TBUFFER_STORE_FORMAT_XYZW : MTBUF_Store_Helper <0x00000007, "tbuffer_store_format_xyzw", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001052
Tom Stellard8d6d4492014-04-22 16:33:57 +00001053//===----------------------------------------------------------------------===//
1054// MIMG Instructions
1055//===----------------------------------------------------------------------===//
Tom Stellard89093802013-02-07 19:39:40 +00001056
Tom Stellard326d6ec2014-11-05 14:50:53 +00001057defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "image_load">;
1058defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "image_load_mip">;
1059//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"image_load_pck", 0x00000002>;
1060//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"image_load_pck_sgn", 0x00000003>;
1061//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"image_load_mip_pck", 0x00000004>;
1062//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"image_load_mip_pck_sgn", 0x00000005>;
1063//def IMAGE_STORE : MIMG_NoPattern_ <"image_store", 0x00000008>;
1064//def IMAGE_STORE_MIP : MIMG_NoPattern_ <"image_store_mip", 0x00000009>;
1065//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"image_store_pck", 0x0000000a>;
1066//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"image_store_mip_pck", 0x0000000b>;
1067defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "image_get_resinfo">;
1068//def IMAGE_ATOMIC_SWAP : MIMG_NoPattern_ <"image_atomic_swap", 0x0000000f>;
1069//def IMAGE_ATOMIC_CMPSWAP : MIMG_NoPattern_ <"image_atomic_cmpswap", 0x00000010>;
1070//def IMAGE_ATOMIC_ADD : MIMG_NoPattern_ <"image_atomic_add", 0x00000011>;
1071//def IMAGE_ATOMIC_SUB : MIMG_NoPattern_ <"image_atomic_sub", 0x00000012>;
1072//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"image_atomic_rsub", 0x00000013>;
1073//def IMAGE_ATOMIC_SMIN : MIMG_NoPattern_ <"image_atomic_smin", 0x00000014>;
1074//def IMAGE_ATOMIC_UMIN : MIMG_NoPattern_ <"image_atomic_umin", 0x00000015>;
1075//def IMAGE_ATOMIC_SMAX : MIMG_NoPattern_ <"image_atomic_smax", 0x00000016>;
1076//def IMAGE_ATOMIC_UMAX : MIMG_NoPattern_ <"image_atomic_umax", 0x00000017>;
1077//def IMAGE_ATOMIC_AND : MIMG_NoPattern_ <"image_atomic_and", 0x00000018>;
1078//def IMAGE_ATOMIC_OR : MIMG_NoPattern_ <"image_atomic_or", 0x00000019>;
1079//def IMAGE_ATOMIC_XOR : MIMG_NoPattern_ <"image_atomic_xor", 0x0000001a>;
1080//def IMAGE_ATOMIC_INC : MIMG_NoPattern_ <"image_atomic_inc", 0x0000001b>;
1081//def IMAGE_ATOMIC_DEC : MIMG_NoPattern_ <"image_atomic_dec", 0x0000001c>;
1082//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"image_atomic_fcmpswap", 0x0000001d>;
1083//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"image_atomic_fmin", 0x0000001e>;
1084//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"image_atomic_fmax", 0x0000001f>;
Michel Danzer494391b2015-02-06 02:51:20 +00001085defm IMAGE_SAMPLE : MIMG_Sampler_WQM <0x00000020, "image_sample">;
1086defm IMAGE_SAMPLE_CL : MIMG_Sampler_WQM <0x00000021, "image_sample_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001087defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "image_sample_d">;
1088defm IMAGE_SAMPLE_D_CL : MIMG_Sampler <0x00000023, "image_sample_d_cl">;
1089defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "image_sample_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001090defm IMAGE_SAMPLE_B : MIMG_Sampler_WQM <0x00000025, "image_sample_b">;
1091defm IMAGE_SAMPLE_B_CL : MIMG_Sampler_WQM <0x00000026, "image_sample_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001092defm IMAGE_SAMPLE_LZ : MIMG_Sampler <0x00000027, "image_sample_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001093defm IMAGE_SAMPLE_C : MIMG_Sampler_WQM <0x00000028, "image_sample_c">;
1094defm IMAGE_SAMPLE_C_CL : MIMG_Sampler_WQM <0x00000029, "image_sample_c_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001095defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "image_sample_c_d">;
1096defm IMAGE_SAMPLE_C_D_CL : MIMG_Sampler <0x0000002b, "image_sample_c_d_cl">;
1097defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "image_sample_c_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001098defm IMAGE_SAMPLE_C_B : MIMG_Sampler_WQM <0x0000002d, "image_sample_c_b">;
1099defm IMAGE_SAMPLE_C_B_CL : MIMG_Sampler_WQM <0x0000002e, "image_sample_c_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001100defm IMAGE_SAMPLE_C_LZ : MIMG_Sampler <0x0000002f, "image_sample_c_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001101defm IMAGE_SAMPLE_O : MIMG_Sampler_WQM <0x00000030, "image_sample_o">;
1102defm IMAGE_SAMPLE_CL_O : MIMG_Sampler_WQM <0x00000031, "image_sample_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001103defm IMAGE_SAMPLE_D_O : MIMG_Sampler <0x00000032, "image_sample_d_o">;
1104defm IMAGE_SAMPLE_D_CL_O : MIMG_Sampler <0x00000033, "image_sample_d_cl_o">;
1105defm IMAGE_SAMPLE_L_O : MIMG_Sampler <0x00000034, "image_sample_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001106defm IMAGE_SAMPLE_B_O : MIMG_Sampler_WQM <0x00000035, "image_sample_b_o">;
1107defm IMAGE_SAMPLE_B_CL_O : MIMG_Sampler_WQM <0x00000036, "image_sample_b_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001108defm IMAGE_SAMPLE_LZ_O : MIMG_Sampler <0x00000037, "image_sample_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001109defm IMAGE_SAMPLE_C_O : MIMG_Sampler_WQM <0x00000038, "image_sample_c_o">;
1110defm IMAGE_SAMPLE_C_CL_O : MIMG_Sampler_WQM <0x00000039, "image_sample_c_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001111defm IMAGE_SAMPLE_C_D_O : MIMG_Sampler <0x0000003a, "image_sample_c_d_o">;
1112defm IMAGE_SAMPLE_C_D_CL_O : MIMG_Sampler <0x0000003b, "image_sample_c_d_cl_o">;
1113defm IMAGE_SAMPLE_C_L_O : MIMG_Sampler <0x0000003c, "image_sample_c_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001114defm IMAGE_SAMPLE_C_B_O : MIMG_Sampler_WQM <0x0000003d, "image_sample_c_b_o">;
1115defm IMAGE_SAMPLE_C_B_CL_O : MIMG_Sampler_WQM <0x0000003e, "image_sample_c_b_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001116defm IMAGE_SAMPLE_C_LZ_O : MIMG_Sampler <0x0000003f, "image_sample_c_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001117defm IMAGE_GATHER4 : MIMG_Gather_WQM <0x00000040, "image_gather4">;
1118defm IMAGE_GATHER4_CL : MIMG_Gather_WQM <0x00000041, "image_gather4_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001119defm IMAGE_GATHER4_L : MIMG_Gather <0x00000044, "image_gather4_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001120defm IMAGE_GATHER4_B : MIMG_Gather_WQM <0x00000045, "image_gather4_b">;
1121defm IMAGE_GATHER4_B_CL : MIMG_Gather_WQM <0x00000046, "image_gather4_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001122defm IMAGE_GATHER4_LZ : MIMG_Gather <0x00000047, "image_gather4_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001123defm IMAGE_GATHER4_C : MIMG_Gather_WQM <0x00000048, "image_gather4_c">;
1124defm IMAGE_GATHER4_C_CL : MIMG_Gather_WQM <0x00000049, "image_gather4_c_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001125defm IMAGE_GATHER4_C_L : MIMG_Gather <0x0000004c, "image_gather4_c_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001126defm IMAGE_GATHER4_C_B : MIMG_Gather_WQM <0x0000004d, "image_gather4_c_b">;
1127defm IMAGE_GATHER4_C_B_CL : MIMG_Gather_WQM <0x0000004e, "image_gather4_c_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001128defm IMAGE_GATHER4_C_LZ : MIMG_Gather <0x0000004f, "image_gather4_c_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001129defm IMAGE_GATHER4_O : MIMG_Gather_WQM <0x00000050, "image_gather4_o">;
1130defm IMAGE_GATHER4_CL_O : MIMG_Gather_WQM <0x00000051, "image_gather4_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001131defm IMAGE_GATHER4_L_O : MIMG_Gather <0x00000054, "image_gather4_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001132defm IMAGE_GATHER4_B_O : MIMG_Gather_WQM <0x00000055, "image_gather4_b_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001133defm IMAGE_GATHER4_B_CL_O : MIMG_Gather <0x00000056, "image_gather4_b_cl_o">;
1134defm IMAGE_GATHER4_LZ_O : MIMG_Gather <0x00000057, "image_gather4_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001135defm IMAGE_GATHER4_C_O : MIMG_Gather_WQM <0x00000058, "image_gather4_c_o">;
1136defm IMAGE_GATHER4_C_CL_O : MIMG_Gather_WQM <0x00000059, "image_gather4_c_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001137defm IMAGE_GATHER4_C_L_O : MIMG_Gather <0x0000005c, "image_gather4_c_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001138defm IMAGE_GATHER4_C_B_O : MIMG_Gather_WQM <0x0000005d, "image_gather4_c_b_o">;
1139defm IMAGE_GATHER4_C_B_CL_O : MIMG_Gather_WQM <0x0000005e, "image_gather4_c_b_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001140defm IMAGE_GATHER4_C_LZ_O : MIMG_Gather <0x0000005f, "image_gather4_c_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001141defm IMAGE_GET_LOD : MIMG_Sampler_WQM <0x00000060, "image_get_lod">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001142defm IMAGE_SAMPLE_CD : MIMG_Sampler <0x00000068, "image_sample_cd">;
1143defm IMAGE_SAMPLE_CD_CL : MIMG_Sampler <0x00000069, "image_sample_cd_cl">;
1144defm IMAGE_SAMPLE_C_CD : MIMG_Sampler <0x0000006a, "image_sample_c_cd">;
1145defm IMAGE_SAMPLE_C_CD_CL : MIMG_Sampler <0x0000006b, "image_sample_c_cd_cl">;
1146defm IMAGE_SAMPLE_CD_O : MIMG_Sampler <0x0000006c, "image_sample_cd_o">;
1147defm IMAGE_SAMPLE_CD_CL_O : MIMG_Sampler <0x0000006d, "image_sample_cd_cl_o">;
1148defm IMAGE_SAMPLE_C_CD_O : MIMG_Sampler <0x0000006e, "image_sample_c_cd_o">;
1149defm IMAGE_SAMPLE_C_CD_CL_O : MIMG_Sampler <0x0000006f, "image_sample_c_cd_cl_o">;
1150//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"image_rsrc256", 0x0000007e>;
1151//def IMAGE_SAMPLER : MIMG_NoPattern_ <"image_sampler", 0x0000007f>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001152
Tom Stellard8d6d4492014-04-22 16:33:57 +00001153//===----------------------------------------------------------------------===//
Matt Arsenault3f981402014-09-15 15:41:53 +00001154// Flat Instructions
1155//===----------------------------------------------------------------------===//
1156
1157let Predicates = [HasFlatAddressSpace] in {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001158def FLAT_LOAD_UBYTE : FLAT_Load_Helper <0x00000008, "flat_load_ubyte", VGPR_32>;
1159def FLAT_LOAD_SBYTE : FLAT_Load_Helper <0x00000009, "flat_load_sbyte", VGPR_32>;
1160def FLAT_LOAD_USHORT : FLAT_Load_Helper <0x0000000a, "flat_load_ushort", VGPR_32>;
1161def FLAT_LOAD_SSHORT : FLAT_Load_Helper <0x0000000b, "flat_load_sshort", VGPR_32>;
1162def FLAT_LOAD_DWORD : FLAT_Load_Helper <0x0000000c, "flat_load_dword", VGPR_32>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001163def FLAT_LOAD_DWORDX2 : FLAT_Load_Helper <0x0000000d, "flat_load_dwordx2", VReg_64>;
1164def FLAT_LOAD_DWORDX4 : FLAT_Load_Helper <0x0000000e, "flat_load_dwordx4", VReg_128>;
1165def FLAT_LOAD_DWORDX3 : FLAT_Load_Helper <0x00000010, "flat_load_dwordx3", VReg_96>;
Matt Arsenault3f981402014-09-15 15:41:53 +00001166
1167def FLAT_STORE_BYTE : FLAT_Store_Helper <
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001168 0x00000018, "flat_store_byte", VGPR_32
Matt Arsenault3f981402014-09-15 15:41:53 +00001169>;
1170
1171def FLAT_STORE_SHORT : FLAT_Store_Helper <
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001172 0x0000001a, "flat_store_short", VGPR_32
Matt Arsenault3f981402014-09-15 15:41:53 +00001173>;
1174
1175def FLAT_STORE_DWORD : FLAT_Store_Helper <
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001176 0x0000001c, "flat_store_dword", VGPR_32
Matt Arsenault3f981402014-09-15 15:41:53 +00001177>;
1178
1179def FLAT_STORE_DWORDX2 : FLAT_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001180 0x0000001d, "flat_store_dwordx2", VReg_64
Matt Arsenault3f981402014-09-15 15:41:53 +00001181>;
1182
1183def FLAT_STORE_DWORDX4 : FLAT_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001184 0x0000001e, "flat_store_dwordx4", VReg_128
Matt Arsenault3f981402014-09-15 15:41:53 +00001185>;
1186
1187def FLAT_STORE_DWORDX3 : FLAT_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001188 0x0000001e, "flat_store_dwordx3", VReg_96
Matt Arsenault3f981402014-09-15 15:41:53 +00001189>;
1190
Tom Stellard326d6ec2014-11-05 14:50:53 +00001191//def FLAT_ATOMIC_SWAP : FLAT_ <0x00000030, "flat_atomic_swap", []>;
1192//def FLAT_ATOMIC_CMPSWAP : FLAT_ <0x00000031, "flat_atomic_cmpswap", []>;
1193//def FLAT_ATOMIC_ADD : FLAT_ <0x00000032, "flat_atomic_add", []>;
1194//def FLAT_ATOMIC_SUB : FLAT_ <0x00000033, "flat_atomic_sub", []>;
1195//def FLAT_ATOMIC_RSUB : FLAT_ <0x00000034, "flat_atomic_rsub", []>;
1196//def FLAT_ATOMIC_SMIN : FLAT_ <0x00000035, "flat_atomic_smin", []>;
1197//def FLAT_ATOMIC_UMIN : FLAT_ <0x00000036, "flat_atomic_umin", []>;
1198//def FLAT_ATOMIC_SMAX : FLAT_ <0x00000037, "flat_atomic_smax", []>;
1199//def FLAT_ATOMIC_UMAX : FLAT_ <0x00000038, "flat_atomic_umax", []>;
1200//def FLAT_ATOMIC_AND : FLAT_ <0x00000039, "flat_atomic_and", []>;
1201//def FLAT_ATOMIC_OR : FLAT_ <0x0000003a, "flat_atomic_or", []>;
1202//def FLAT_ATOMIC_XOR : FLAT_ <0x0000003b, "flat_atomic_xor", []>;
1203//def FLAT_ATOMIC_INC : FLAT_ <0x0000003c, "flat_atomic_inc", []>;
1204//def FLAT_ATOMIC_DEC : FLAT_ <0x0000003d, "flat_atomic_dec", []>;
1205//def FLAT_ATOMIC_FCMPSWAP : FLAT_ <0x0000003e, "flat_atomic_fcmpswap", []>;
1206//def FLAT_ATOMIC_FMIN : FLAT_ <0x0000003f, "flat_atomic_fmin", []>;
1207//def FLAT_ATOMIC_FMAX : FLAT_ <0x00000040, "flat_atomic_fmax", []>;
1208//def FLAT_ATOMIC_SWAP_X2 : FLAT_X2 <0x00000050, "flat_atomic_swap_x2", []>;
1209//def FLAT_ATOMIC_CMPSWAP_X2 : FLAT_X2 <0x00000051, "flat_atomic_cmpswap_x2", []>;
1210//def FLAT_ATOMIC_ADD_X2 : FLAT_X2 <0x00000052, "flat_atomic_add_x2", []>;
1211//def FLAT_ATOMIC_SUB_X2 : FLAT_X2 <0x00000053, "flat_atomic_sub_x2", []>;
1212//def FLAT_ATOMIC_RSUB_X2 : FLAT_X2 <0x00000054, "flat_atomic_rsub_x2", []>;
1213//def FLAT_ATOMIC_SMIN_X2 : FLAT_X2 <0x00000055, "flat_atomic_smin_x2", []>;
1214//def FLAT_ATOMIC_UMIN_X2 : FLAT_X2 <0x00000056, "flat_atomic_umin_x2", []>;
1215//def FLAT_ATOMIC_SMAX_X2 : FLAT_X2 <0x00000057, "flat_atomic_smax_x2", []>;
1216//def FLAT_ATOMIC_UMAX_X2 : FLAT_X2 <0x00000058, "flat_atomic_umax_x2", []>;
1217//def FLAT_ATOMIC_AND_X2 : FLAT_X2 <0x00000059, "flat_atomic_and_x2", []>;
1218//def FLAT_ATOMIC_OR_X2 : FLAT_X2 <0x0000005a, "flat_atomic_or_x2", []>;
1219//def FLAT_ATOMIC_XOR_X2 : FLAT_X2 <0x0000005b, "flat_atomic_xor_x2", []>;
1220//def FLAT_ATOMIC_INC_X2 : FLAT_X2 <0x0000005c, "flat_atomic_inc_x2", []>;
1221//def FLAT_ATOMIC_DEC_X2 : FLAT_X2 <0x0000005d, "flat_atomic_dec_x2", []>;
1222//def FLAT_ATOMIC_FCMPSWAP_X2 : FLAT_X2 <0x0000005e, "flat_atomic_fcmpswap_x2", []>;
1223//def FLAT_ATOMIC_FMIN_X2 : FLAT_X2 <0x0000005f, "flat_atomic_fmin_x2", []>;
1224//def FLAT_ATOMIC_FMAX_X2 : FLAT_X2 <0x00000060, "flat_atomic_fmax_x2", []>;
Matt Arsenault3f981402014-09-15 15:41:53 +00001225
1226} // End HasFlatAddressSpace predicate
1227//===----------------------------------------------------------------------===//
Tom Stellard8d6d4492014-04-22 16:33:57 +00001228// VOP1 Instructions
1229//===----------------------------------------------------------------------===//
1230
Tom Stellardc34c37a2015-02-18 16:08:15 +00001231let vdst = 0, src0 = 0 in {
1232defm V_NOP : VOP1_m <vop1<0x0>, (outs), (ins), "v_nop", [], "v_nop">;
1233}
Christian Konig76edd4f2013-02-26 17:52:29 +00001234
Matthias Braune1a67412015-04-24 00:25:50 +00001235let isMoveImm = 1, isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001236defm V_MOV_B32 : VOP1Inst <vop1<0x1>, "v_mov_b32", VOP_I32_I32>;
Matt Arsenaultf2733702014-07-30 03:18:57 +00001237} // End isMoveImm = 1
Christian Konig76edd4f2013-02-26 17:52:29 +00001238
Tom Stellardfbe435d2014-03-17 17:03:51 +00001239let Uses = [EXEC] in {
1240
Tom Stellardae38f302015-01-14 01:13:19 +00001241// FIXME: Specify SchedRW for READFIRSTLANE_B32
1242
Tom Stellardfbe435d2014-03-17 17:03:51 +00001243def V_READFIRSTLANE_B32 : VOP1 <
1244 0x00000002,
1245 (outs SReg_32:$vdst),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001246 (ins VGPR_32:$src0),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001247 "v_readfirstlane_b32 $vdst, $src0",
Tom Stellardfbe435d2014-03-17 17:03:51 +00001248 []
1249>;
1250
1251}
1252
Tom Stellardae38f302015-01-14 01:13:19 +00001253let SchedRW = [WriteQuarterRate32] in {
1254
Tom Stellard326d6ec2014-11-05 14:50:53 +00001255defm V_CVT_I32_F64 : VOP1Inst <vop1<0x3>, "v_cvt_i32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001256 VOP_I32_F64, fp_to_sint
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001257>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001258defm V_CVT_F64_I32 : VOP1Inst <vop1<0x4>, "v_cvt_f64_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001259 VOP_F64_I32, sint_to_fp
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001260>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001261defm V_CVT_F32_I32 : VOP1Inst <vop1<0x5>, "v_cvt_f32_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001262 VOP_F32_I32, sint_to_fp
Tom Stellard75aadc22012-12-11 21:25:42 +00001263>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001264defm V_CVT_F32_U32 : VOP1Inst <vop1<0x6>, "v_cvt_f32_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001265 VOP_F32_I32, uint_to_fp
Tom Stellardc932d732013-05-06 23:02:07 +00001266>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001267defm V_CVT_U32_F32 : VOP1Inst <vop1<0x7>, "v_cvt_u32_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001268 VOP_I32_F32, fp_to_uint
Tom Stellard73c31d52013-08-14 22:21:57 +00001269>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001270defm V_CVT_I32_F32 : VOP1Inst <vop1<0x8>, "v_cvt_i32_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001271 VOP_I32_F32, fp_to_sint
Tom Stellard75aadc22012-12-11 21:25:42 +00001272>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001273defm V_CVT_F16_F32 : VOP1Inst <vop1<0xa>, "v_cvt_f16_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001274 VOP_I32_F32, fp_to_f16
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001275>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001276defm V_CVT_F32_F16 : VOP1Inst <vop1<0xb>, "v_cvt_f32_f16",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001277 VOP_F32_I32, f16_to_fp
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001278>;
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +00001279defm V_CVT_RPI_I32_F32 : VOP1Inst <vop1<0xc>, "v_cvt_rpi_i32_f32",
1280 VOP_I32_F32, cvt_rpi_i32_f32>;
1281defm V_CVT_FLR_I32_F32 : VOP1Inst <vop1<0xd>, "v_cvt_flr_i32_f32",
1282 VOP_I32_F32, cvt_flr_i32_f32>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001283defm V_CVT_OFF_F32_I4 : VOP1Inst <vop1<0x0e>, "v_cvt_off_f32_i4", VOP_F32_I32>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001284defm V_CVT_F32_F64 : VOP1Inst <vop1<0xf>, "v_cvt_f32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001285 VOP_F32_F64, fround
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001286>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001287defm V_CVT_F64_F32 : VOP1Inst <vop1<0x10>, "v_cvt_f64_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001288 VOP_F64_F32, fextend
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001289>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001290defm V_CVT_F32_UBYTE0 : VOP1Inst <vop1<0x11>, "v_cvt_f32_ubyte0",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001291 VOP_F32_I32, AMDGPUcvt_f32_ubyte0
Matt Arsenault364a6742014-06-11 17:50:44 +00001292>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001293defm V_CVT_F32_UBYTE1 : VOP1Inst <vop1<0x12>, "v_cvt_f32_ubyte1",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001294 VOP_F32_I32, AMDGPUcvt_f32_ubyte1
Matt Arsenault364a6742014-06-11 17:50:44 +00001295>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001296defm V_CVT_F32_UBYTE2 : VOP1Inst <vop1<0x13>, "v_cvt_f32_ubyte2",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001297 VOP_F32_I32, AMDGPUcvt_f32_ubyte2
Matt Arsenault364a6742014-06-11 17:50:44 +00001298>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001299defm V_CVT_F32_UBYTE3 : VOP1Inst <vop1<0x14>, "v_cvt_f32_ubyte3",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001300 VOP_F32_I32, AMDGPUcvt_f32_ubyte3
Matt Arsenault364a6742014-06-11 17:50:44 +00001301>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001302defm V_CVT_U32_F64 : VOP1Inst <vop1<0x15>, "v_cvt_u32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001303 VOP_I32_F64, fp_to_uint
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001304>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001305defm V_CVT_F64_U32 : VOP1Inst <vop1<0x16>, "v_cvt_f64_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001306 VOP_F64_I32, uint_to_fp
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001307>;
Tom Stellardae38f302015-01-14 01:13:19 +00001308
1309} // let SchedRW = [WriteQuarterRate32]
1310
Marek Olsak5df00d62014-12-07 12:18:57 +00001311defm V_FRACT_F32 : VOP1Inst <vop1<0x20, 0x1b>, "v_fract_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001312 VOP_F32_F32, AMDGPUfract
Tom Stellard75aadc22012-12-11 21:25:42 +00001313>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001314defm V_TRUNC_F32 : VOP1Inst <vop1<0x21, 0x1c>, "v_trunc_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001315 VOP_F32_F32, ftrunc
Tom Stellard9b3d2532013-05-06 23:02:00 +00001316>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001317defm V_CEIL_F32 : VOP1Inst <vop1<0x22, 0x1d>, "v_ceil_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001318 VOP_F32_F32, fceil
Michel Danzerc3ea4042013-02-22 11:22:49 +00001319>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001320defm V_RNDNE_F32 : VOP1Inst <vop1<0x23, 0x1e>, "v_rndne_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001321 VOP_F32_F32, frint
Tom Stellard75aadc22012-12-11 21:25:42 +00001322>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001323defm V_FLOOR_F32 : VOP1Inst <vop1<0x24, 0x1f>, "v_floor_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001324 VOP_F32_F32, ffloor
Tom Stellard75aadc22012-12-11 21:25:42 +00001325>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001326defm V_EXP_F32 : VOP1Inst <vop1<0x25, 0x20>, "v_exp_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001327 VOP_F32_F32, fexp2
Tom Stellard75aadc22012-12-11 21:25:42 +00001328>;
Tom Stellardae38f302015-01-14 01:13:19 +00001329
1330let SchedRW = [WriteQuarterRate32] in {
1331
Marek Olsak5df00d62014-12-07 12:18:57 +00001332defm V_LOG_F32 : VOP1Inst <vop1<0x27, 0x21>, "v_log_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001333 VOP_F32_F32, flog2
Michel Danzer349cabe2013-02-07 14:55:16 +00001334>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001335defm V_RCP_F32 : VOP1Inst <vop1<0x2a, 0x22>, "v_rcp_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001336 VOP_F32_F32, AMDGPUrcp
Tom Stellard75aadc22012-12-11 21:25:42 +00001337>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001338defm V_RCP_IFLAG_F32 : VOP1Inst <vop1<0x2b, 0x23>, "v_rcp_iflag_f32",
1339 VOP_F32_F32
Matt Arsenault257d48d2014-06-24 22:13:39 +00001340>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001341defm V_RSQ_F32 : VOP1Inst <vop1<0x2e, 0x24>, "v_rsq_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001342 VOP_F32_F32, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001343>;
Tom Stellardae38f302015-01-14 01:13:19 +00001344
1345} //let SchedRW = [WriteQuarterRate32]
1346
1347let SchedRW = [WriteDouble] in {
1348
Marek Olsak5df00d62014-12-07 12:18:57 +00001349defm V_RCP_F64 : VOP1Inst <vop1<0x2f, 0x25>, "v_rcp_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001350 VOP_F64_F64, AMDGPUrcp
Tom Stellard7512c082013-07-12 18:14:56 +00001351>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001352defm V_RSQ_F64 : VOP1Inst <vop1<0x31, 0x26>, "v_rsq_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001353 VOP_F64_F64, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001354>;
Tom Stellardae38f302015-01-14 01:13:19 +00001355
1356} // let SchedRW = [WriteDouble];
1357
Marek Olsak5df00d62014-12-07 12:18:57 +00001358defm V_SQRT_F32 : VOP1Inst <vop1<0x33, 0x27>, "v_sqrt_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001359 VOP_F32_F32, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001360>;
Tom Stellardae38f302015-01-14 01:13:19 +00001361
1362let SchedRW = [WriteDouble] in {
1363
Marek Olsak5df00d62014-12-07 12:18:57 +00001364defm V_SQRT_F64 : VOP1Inst <vop1<0x34, 0x28>, "v_sqrt_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001365 VOP_F64_F64, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001366>;
Tom Stellardae38f302015-01-14 01:13:19 +00001367
1368} // let SchedRW = [WriteDouble]
1369
Marek Olsak5df00d62014-12-07 12:18:57 +00001370defm V_SIN_F32 : VOP1Inst <vop1<0x35, 0x29>, "v_sin_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001371 VOP_F32_F32, AMDGPUsin
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001372>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001373defm V_COS_F32 : VOP1Inst <vop1<0x36, 0x2a>, "v_cos_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001374 VOP_F32_F32, AMDGPUcos
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001375>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001376defm V_NOT_B32 : VOP1Inst <vop1<0x37, 0x2b>, "v_not_b32", VOP_I32_I32>;
1377defm V_BFREV_B32 : VOP1Inst <vop1<0x38, 0x2c>, "v_bfrev_b32", VOP_I32_I32>;
1378defm V_FFBH_U32 : VOP1Inst <vop1<0x39, 0x2d>, "v_ffbh_u32", VOP_I32_I32>;
1379defm V_FFBL_B32 : VOP1Inst <vop1<0x3a, 0x2e>, "v_ffbl_b32", VOP_I32_I32>;
1380defm V_FFBH_I32 : VOP1Inst <vop1<0x3b, 0x2f>, "v_ffbh_i32", VOP_I32_I32>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001381defm V_FREXP_EXP_I32_F64 : VOP1Inst <vop1<0x3c,0x30>, "v_frexp_exp_i32_f64",
1382 VOP_I32_F64
1383>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001384defm V_FREXP_MANT_F64 : VOP1Inst <vop1<0x3d, 0x31>, "v_frexp_mant_f64",
1385 VOP_F64_F64
1386>;
1387defm V_FRACT_F64 : VOP1Inst <vop1<0x3e, 0x32>, "v_fract_f64", VOP_F64_F64>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001388defm V_FREXP_EXP_I32_F32 : VOP1Inst <vop1<0x3f, 0x33>, "v_frexp_exp_i32_f32",
1389 VOP_I32_F32
1390>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001391defm V_FREXP_MANT_F32 : VOP1Inst <vop1<0x40, 0x34>, "v_frexp_mant_f32",
1392 VOP_F32_F32
1393>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001394let vdst = 0, src0 = 0 in {
1395defm V_CLREXCP : VOP1_m <vop1<0x41,0x35>, (outs), (ins), "v_clrexcp", [],
1396 "v_clrexcp"
1397>;
1398}
Marek Olsak5df00d62014-12-07 12:18:57 +00001399defm V_MOVRELD_B32 : VOP1Inst <vop1<0x42, 0x36>, "v_movreld_b32", VOP_I32_I32>;
1400defm V_MOVRELS_B32 : VOP1Inst <vop1<0x43, 0x37>, "v_movrels_b32", VOP_I32_I32>;
1401defm V_MOVRELSD_B32 : VOP1Inst <vop1<0x44, 0x38>, "v_movrelsd_b32", VOP_I32_I32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001402
Marek Olsak5df00d62014-12-07 12:18:57 +00001403// These instruction only exist on SI and CI
1404let SubtargetPredicate = isSICI in {
1405
Tom Stellardae38f302015-01-14 01:13:19 +00001406let SchedRW = [WriteQuarterRate32] in {
1407
Tom Stellard4b3e7552015-04-23 19:33:52 +00001408defm V_MOV_FED_B32 : VOP1InstSI <vop1<0x9>, "v_mov_fed_b32", VOP_I32_I32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001409defm V_LOG_CLAMP_F32 : VOP1InstSI <vop1<0x26>, "v_log_clamp_f32", VOP_F32_F32>;
1410defm V_RCP_CLAMP_F32 : VOP1InstSI <vop1<0x28>, "v_rcp_clamp_f32", VOP_F32_F32>;
1411defm V_RCP_LEGACY_F32 : VOP1InstSI <vop1<0x29>, "v_rcp_legacy_f32", VOP_F32_F32>;
1412defm V_RSQ_CLAMP_F32 : VOP1InstSI <vop1<0x2c>, "v_rsq_clamp_f32",
1413 VOP_F32_F32, AMDGPUrsq_clamped
1414>;
1415defm V_RSQ_LEGACY_F32 : VOP1InstSI <vop1<0x2d>, "v_rsq_legacy_f32",
1416 VOP_F32_F32, AMDGPUrsq_legacy
1417>;
Tom Stellardae38f302015-01-14 01:13:19 +00001418
1419} // End let SchedRW = [WriteQuarterRate32]
1420
1421let SchedRW = [WriteDouble] in {
1422
Marek Olsak5df00d62014-12-07 12:18:57 +00001423defm V_RCP_CLAMP_F64 : VOP1InstSI <vop1<0x30>, "v_rcp_clamp_f64", VOP_F64_F64>;
1424defm V_RSQ_CLAMP_F64 : VOP1InstSI <vop1<0x32>, "v_rsq_clamp_f64",
1425 VOP_F64_F64, AMDGPUrsq_clamped
1426>;
1427
Tom Stellardae38f302015-01-14 01:13:19 +00001428} // End SchedRW = [WriteDouble]
1429
Marek Olsak5df00d62014-12-07 12:18:57 +00001430} // End SubtargetPredicate = isSICI
Tom Stellard8d6d4492014-04-22 16:33:57 +00001431
1432//===----------------------------------------------------------------------===//
1433// VINTRP Instructions
1434//===----------------------------------------------------------------------===//
1435
Tom Stellard2a9d9472015-05-12 15:00:46 +00001436let Uses = [M0] in {
1437
Tom Stellardae38f302015-01-14 01:13:19 +00001438// FIXME: Specify SchedRW for VINTRP insturctions.
Marek Olsak5df00d62014-12-07 12:18:57 +00001439defm V_INTERP_P1_F32 : VINTRP_m <
1440 0x00000000, "v_interp_p1_f32",
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001441 (outs VGPR_32:$dst),
Tom Stellard2a9d9472015-05-12 15:00:46 +00001442 (ins VGPR_32:$i, i32imm:$attr_chan, i32imm:$attr),
1443 "v_interp_p1_f32 $dst, $i, $attr_chan, $attr, [m0]",
1444 [(set f32:$dst, (AMDGPUinterp_p1 i32:$i, (i32 imm:$attr_chan),
1445 (i32 imm:$attr)))]>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001446
Marek Olsak5df00d62014-12-07 12:18:57 +00001447defm V_INTERP_P2_F32 : VINTRP_m <
1448 0x00000001, "v_interp_p2_f32",
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001449 (outs VGPR_32:$dst),
Tom Stellard2a9d9472015-05-12 15:00:46 +00001450 (ins VGPR_32:$src0, VGPR_32:$j, i32imm:$attr_chan, i32imm:$attr),
1451 "v_interp_p2_f32 $dst, [$src0], $j, $attr_chan, $attr, [m0]",
1452 [(set f32:$dst, (AMDGPUinterp_p2 f32:$src0, i32:$j, (i32 imm:$attr_chan),
1453 (i32 imm:$attr)))],
1454 "$src0",
Marek Olsak5df00d62014-12-07 12:18:57 +00001455 "$src0 = $dst">;
Tom Stellard75aadc22012-12-11 21:25:42 +00001456
Marek Olsak5df00d62014-12-07 12:18:57 +00001457defm V_INTERP_MOV_F32 : VINTRP_m <
1458 0x00000002, "v_interp_mov_f32",
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001459 (outs VGPR_32:$dst),
Tom Stellard2a9d9472015-05-12 15:00:46 +00001460 (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr),
1461 "v_interp_mov_f32 $dst, $src0, $attr_chan, $attr, [m0]",
1462 [(set f32:$dst, (AMDGPUinterp_mov (i32 imm:$src0), (i32 imm:$attr_chan),
1463 (i32 imm:$attr)))]>;
1464
1465} // End Uses = [M0]
Tom Stellard75aadc22012-12-11 21:25:42 +00001466
Tom Stellard8d6d4492014-04-22 16:33:57 +00001467//===----------------------------------------------------------------------===//
1468// VOP2 Instructions
1469//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001470
Tom Stellard5224df32015-03-10 16:16:44 +00001471multiclass V_CNDMASK <vop2 op, string name> {
1472 defm _e32 : VOP2_m <
1473 op, VOP_CNDMASK.Outs, VOP_CNDMASK.Ins32, VOP_CNDMASK.Asm32, [],
1474 name, name>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001475
Tom Stellard5224df32015-03-10 16:16:44 +00001476 defm _e64 : VOP3_m <
1477 op, VOP_CNDMASK.Outs, VOP_CNDMASK.Ins64,
Tom Stellardc0503922015-03-12 21:34:22 +00001478 name#!cast<string>(VOP_CNDMASK.Asm64), [], name, 3>;
Tom Stellard5224df32015-03-10 16:16:44 +00001479}
1480
1481defm V_CNDMASK_B32 : V_CNDMASK<vop2<0x0>, "v_cndmask_b32">;
Marek Olsak5df00d62014-12-07 12:18:57 +00001482
1483let isCommutable = 1 in {
1484defm V_ADD_F32 : VOP2Inst <vop2<0x3, 0x1>, "v_add_f32",
1485 VOP_F32_F32_F32, fadd
1486>;
1487
1488defm V_SUB_F32 : VOP2Inst <vop2<0x4, 0x2>, "v_sub_f32", VOP_F32_F32_F32, fsub>;
1489defm V_SUBREV_F32 : VOP2Inst <vop2<0x5, 0x3>, "v_subrev_f32",
1490 VOP_F32_F32_F32, null_frag, "v_sub_f32"
1491>;
1492} // End isCommutable = 1
1493
1494let isCommutable = 1 in {
1495
1496defm V_MUL_LEGACY_F32 : VOP2Inst <vop2<0x7, 0x4>, "v_mul_legacy_f32",
1497 VOP_F32_F32_F32, int_AMDGPU_mul
1498>;
1499
1500defm V_MUL_F32 : VOP2Inst <vop2<0x8, 0x5>, "v_mul_f32",
1501 VOP_F32_F32_F32, fmul
1502>;
1503
1504defm V_MUL_I32_I24 : VOP2Inst <vop2<0x9, 0x6>, "v_mul_i32_i24",
1505 VOP_I32_I32_I32, AMDGPUmul_i24
1506>;
Tom Stellard894b9882015-02-18 16:08:14 +00001507
1508defm V_MUL_HI_I32_I24 : VOP2Inst <vop2<0xa,0x7>, "v_mul_hi_i32_i24",
1509 VOP_I32_I32_I32
1510>;
1511
Marek Olsak5df00d62014-12-07 12:18:57 +00001512defm V_MUL_U32_U24 : VOP2Inst <vop2<0xb, 0x8>, "v_mul_u32_u24",
1513 VOP_I32_I32_I32, AMDGPUmul_u24
1514>;
Tom Stellard894b9882015-02-18 16:08:14 +00001515
1516defm V_MUL_HI_U32_U24 : VOP2Inst <vop2<0xc,0x9>, "v_mul_hi_u32_u24",
1517 VOP_I32_I32_I32
1518>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001519
1520defm V_MIN_F32 : VOP2Inst <vop2<0xf, 0xa>, "v_min_f32", VOP_F32_F32_F32,
1521 fminnum>;
1522defm V_MAX_F32 : VOP2Inst <vop2<0x10, 0xb>, "v_max_f32", VOP_F32_F32_F32,
1523 fmaxnum>;
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001524defm V_MIN_I32 : VOP2Inst <vop2<0x11, 0xc>, "v_min_i32", VOP_I32_I32_I32>;
1525defm V_MAX_I32 : VOP2Inst <vop2<0x12, 0xd>, "v_max_i32", VOP_I32_I32_I32>;
1526defm V_MIN_U32 : VOP2Inst <vop2<0x13, 0xe>, "v_min_u32", VOP_I32_I32_I32>;
1527defm V_MAX_U32 : VOP2Inst <vop2<0x14, 0xf>, "v_max_u32", VOP_I32_I32_I32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001528
Marek Olsak5df00d62014-12-07 12:18:57 +00001529defm V_LSHRREV_B32 : VOP2Inst <
1530 vop2<0x16, 0x10>, "v_lshrrev_b32", VOP_I32_I32_I32, null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001531 "v_lshr_b32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001532>;
1533
Marek Olsak5df00d62014-12-07 12:18:57 +00001534defm V_ASHRREV_I32 : VOP2Inst <
1535 vop2<0x18, 0x11>, "v_ashrrev_i32", VOP_I32_I32_I32, null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001536 "v_ashr_i32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001537>;
1538
Marek Olsak5df00d62014-12-07 12:18:57 +00001539defm V_LSHLREV_B32 : VOP2Inst <
1540 vop2<0x1a, 0x12>, "v_lshlrev_b32", VOP_I32_I32_I32, null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001541 "v_lshl_b32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001542>;
1543
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001544defm V_AND_B32 : VOP2Inst <vop2<0x1b, 0x13>, "v_and_b32", VOP_I32_I32_I32>;
1545defm V_OR_B32 : VOP2Inst <vop2<0x1c, 0x14>, "v_or_b32", VOP_I32_I32_I32>;
1546defm V_XOR_B32 : VOP2Inst <vop2<0x1d, 0x15>, "v_xor_b32", VOP_I32_I32_I32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001547
1548defm V_MAC_F32 : VOP2Inst <vop2<0x1f, 0x16>, "v_mac_f32", VOP_F32_F32_F32>;
1549} // End isCommutable = 1
1550
Matt Arsenault70120fa2015-02-21 21:29:00 +00001551defm V_MADMK_F32 : VOP2MADK <vop2<0x20, 0x17>, "v_madmk_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +00001552
1553let isCommutable = 1 in {
Matt Arsenault70120fa2015-02-21 21:29:00 +00001554defm V_MADAK_F32 : VOP2MADK <vop2<0x21, 0x18>, "v_madak_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +00001555} // End isCommutable = 1
1556
1557let isCommutable = 1, Defs = [VCC] in { // Carry-out goes to VCC
1558// No patterns so that the scalar instructions are always selected.
1559// The scalar versions will be replaced with vector when needed later.
1560
1561// V_ADD_I32, V_SUB_I32, and V_SUBREV_I32 where renamed to *_U32 in VI,
1562// but the VI instructions behave the same as the SI versions.
1563defm V_ADD_I32 : VOP2bInst <vop2<0x25, 0x19>, "v_add_i32",
1564 VOP_I32_I32_I32, add
1565>;
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001566defm V_SUB_I32 : VOP2bInst <vop2<0x26, 0x1a>, "v_sub_i32", VOP_I32_I32_I32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001567
1568defm V_SUBREV_I32 : VOP2bInst <vop2<0x27, 0x1b>, "v_subrev_i32",
1569 VOP_I32_I32_I32, null_frag, "v_sub_i32"
1570>;
1571
1572let Uses = [VCC] in { // Carry-in comes from VCC
1573defm V_ADDC_U32 : VOP2bInst <vop2<0x28, 0x1c>, "v_addc_u32",
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001574 VOP_I32_I32_I32_VCC
Marek Olsak5df00d62014-12-07 12:18:57 +00001575>;
1576defm V_SUBB_U32 : VOP2bInst <vop2<0x29, 0x1d>, "v_subb_u32",
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001577 VOP_I32_I32_I32_VCC
Marek Olsak5df00d62014-12-07 12:18:57 +00001578>;
1579defm V_SUBBREV_U32 : VOP2bInst <vop2<0x2a, 0x1e>, "v_subbrev_u32",
1580 VOP_I32_I32_I32_VCC, null_frag, "v_subb_u32"
1581>;
1582
1583} // End Uses = [VCC]
1584} // End isCommutable = 1, Defs = [VCC]
1585
Marek Olsak15e4a592015-01-15 18:42:55 +00001586defm V_READLANE_B32 : VOP2SI_3VI_m <
1587 vop3 <0x001, 0x289>,
1588 "v_readlane_b32",
Tom Stellardc149dc02013-11-27 21:23:35 +00001589 (outs SReg_32:$vdst),
Marek Olsak9b8f32e2015-02-18 22:12:45 +00001590 (ins VGPR_32:$src0, SCSrc_32:$src1),
1591 "v_readlane_b32 $vdst, $src0, $src1"
Tom Stellardc149dc02013-11-27 21:23:35 +00001592>;
1593
Marek Olsak15e4a592015-01-15 18:42:55 +00001594defm V_WRITELANE_B32 : VOP2SI_3VI_m <
1595 vop3 <0x002, 0x28a>,
1596 "v_writelane_b32",
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001597 (outs VGPR_32:$vdst),
Marek Olsak9b8f32e2015-02-18 22:12:45 +00001598 (ins SReg_32:$src0, SCSrc_32:$src1),
1599 "v_writelane_b32 $vdst, $src0, $src1"
Tom Stellardc149dc02013-11-27 21:23:35 +00001600>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001601
Marek Olsak15e4a592015-01-15 18:42:55 +00001602// These instructions only exist on SI and CI
1603let SubtargetPredicate = isSICI in {
1604
Marek Olsak191507e2015-02-03 17:38:12 +00001605defm V_MIN_LEGACY_F32 : VOP2InstSI <vop2<0xd>, "v_min_legacy_f32",
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00001606 VOP_F32_F32_F32, AMDGPUfmin_legacy
Tom Stellard75aadc22012-12-11 21:25:42 +00001607>;
Marek Olsak191507e2015-02-03 17:38:12 +00001608defm V_MAX_LEGACY_F32 : VOP2InstSI <vop2<0xe>, "v_max_legacy_f32",
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00001609 VOP_F32_F32_F32, AMDGPUfmax_legacy
Tom Stellard75aadc22012-12-11 21:25:42 +00001610>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001611
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +00001612let isCommutable = 1 in {
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001613defm V_LSHR_B32 : VOP2InstSI <vop2<0x15>, "v_lshr_b32", VOP_I32_I32_I32>;
1614defm V_ASHR_I32 : VOP2InstSI <vop2<0x17>, "v_ashr_i32", VOP_I32_I32_I32>;
1615defm V_LSHL_B32 : VOP2InstSI <vop2<0x19>, "v_lshl_b32", VOP_I32_I32_I32>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001616} // End isCommutable = 1
Marek Olsakf0b130a2015-01-15 18:43:06 +00001617} // End let SubtargetPredicate = SICI
Christian Konig76edd4f2013-02-26 17:52:29 +00001618
Marek Olsak11057ee2015-02-03 17:38:01 +00001619let isCommutable = 1 in {
1620defm V_MAC_LEGACY_F32 : VOP2_VI3_Inst <vop23<0x6, 0x28e>, "v_mac_legacy_f32",
1621 VOP_F32_F32_F32
1622>;
1623} // End isCommutable = 1
1624
Marek Olsak63a7b082015-03-24 13:40:21 +00001625defm V_BFM_B32 : VOP2_VI3_Inst <vop23<0x1e, 0x293>, "v_bfm_b32",
1626 VOP_I32_I32_I32
Marek Olsakf0b130a2015-01-15 18:43:06 +00001627>;
1628defm V_BCNT_U32_B32 : VOP2_VI3_Inst <vop23<0x22, 0x28b>, "v_bcnt_u32_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001629 VOP_I32_I32_I32
1630>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001631defm V_MBCNT_LO_U32_B32 : VOP2_VI3_Inst <vop23<0x23, 0x28c>, "v_mbcnt_lo_u32_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001632 VOP_I32_I32_I32
1633>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001634defm V_MBCNT_HI_U32_B32 : VOP2_VI3_Inst <vop23<0x24, 0x28d>, "v_mbcnt_hi_u32_b32",
1635 VOP_I32_I32_I32
1636>;
1637defm V_LDEXP_F32 : VOP2_VI3_Inst <vop23<0x2b, 0x288>, "v_ldexp_f32",
Matt Arsenault2e7cc482014-08-15 17:30:25 +00001638 VOP_F32_F32_I32, AMDGPUldexp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001639>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001640
Marek Olsak11057ee2015-02-03 17:38:01 +00001641defm V_CVT_PKACCUM_U8_F32 : VOP2_VI3_Inst <vop23<0x2c, 0x1f0>, "v_cvt_pkaccum_u8_f32",
1642 VOP_I32_F32_I32>; // TODO: set "Uses = dst"
1643
1644defm V_CVT_PKNORM_I16_F32 : VOP2_VI3_Inst <vop23<0x2d, 0x294>, "v_cvt_pknorm_i16_f32",
1645 VOP_I32_F32_F32
Tom Stellard75aadc22012-12-11 21:25:42 +00001646>;
Marek Olsak11057ee2015-02-03 17:38:01 +00001647defm V_CVT_PKNORM_U16_F32 : VOP2_VI3_Inst <vop23<0x2e, 0x295>, "v_cvt_pknorm_u16_f32",
1648 VOP_I32_F32_F32
1649>;
1650defm V_CVT_PKRTZ_F16_F32 : VOP2_VI3_Inst <vop23<0x2f, 0x296>, "v_cvt_pkrtz_f16_f32",
1651 VOP_I32_F32_F32, int_SI_packf16
1652>;
1653defm V_CVT_PK_U16_U32 : VOP2_VI3_Inst <vop23<0x30, 0x297>, "v_cvt_pk_u16_u32",
1654 VOP_I32_I32_I32
1655>;
1656defm V_CVT_PK_I16_I32 : VOP2_VI3_Inst <vop23<0x31, 0x298>, "v_cvt_pk_i16_i32",
1657 VOP_I32_I32_I32
1658>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001659
1660//===----------------------------------------------------------------------===//
1661// VOP3 Instructions
1662//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001663
Matt Arsenault95e48662014-11-13 19:26:47 +00001664let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001665defm V_MAD_LEGACY_F32 : VOP3Inst <vop3<0x140, 0x1c0>, "v_mad_legacy_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001666 VOP_F32_F32_F32_F32
Matt Arsenaultf37abc72014-05-22 17:45:20 +00001667>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001668
Marek Olsak5df00d62014-12-07 12:18:57 +00001669defm V_MAD_F32 : VOP3Inst <vop3<0x141, 0x1c1>, "v_mad_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001670 VOP_F32_F32_F32_F32, fmad
Tom Stellard52639482013-07-23 01:48:49 +00001671>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001672
Marek Olsak5df00d62014-12-07 12:18:57 +00001673defm V_MAD_I32_I24 : VOP3Inst <vop3<0x142, 0x1c2>, "v_mad_i32_i24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001674 VOP_I32_I32_I32_I32, AMDGPUmad_i24
1675>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001676defm V_MAD_U32_U24 : VOP3Inst <vop3<0x143, 0x1c3>, "v_mad_u32_u24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001677 VOP_I32_I32_I32_I32, AMDGPUmad_u24
Tom Stellard52639482013-07-23 01:48:49 +00001678>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001679} // End isCommutable = 1
Tom Stellard75aadc22012-12-11 21:25:42 +00001680
Marek Olsak5df00d62014-12-07 12:18:57 +00001681defm V_CUBEID_F32 : VOP3Inst <vop3<0x144, 0x1c4>, "v_cubeid_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001682 VOP_F32_F32_F32_F32
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001683>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001684defm V_CUBESC_F32 : VOP3Inst <vop3<0x145, 0x1c5>, "v_cubesc_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001685 VOP_F32_F32_F32_F32
1686>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001687defm V_CUBETC_F32 : VOP3Inst <vop3<0x146, 0x1c6>, "v_cubetc_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001688 VOP_F32_F32_F32_F32
1689>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001690defm V_CUBEMA_F32 : VOP3Inst <vop3<0x147, 0x1c7>, "v_cubema_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001691 VOP_F32_F32_F32_F32
1692>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001693
Marek Olsak5df00d62014-12-07 12:18:57 +00001694defm V_BFE_U32 : VOP3Inst <vop3<0x148, 0x1c8>, "v_bfe_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001695 VOP_I32_I32_I32_I32, AMDGPUbfe_u32
1696>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001697defm V_BFE_I32 : VOP3Inst <vop3<0x149, 0x1c9>, "v_bfe_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001698 VOP_I32_I32_I32_I32, AMDGPUbfe_i32
1699>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001700
1701defm V_BFI_B32 : VOP3Inst <vop3<0x14a, 0x1ca>, "v_bfi_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001702 VOP_I32_I32_I32_I32, AMDGPUbfi
1703>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001704
1705let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001706defm V_FMA_F32 : VOP3Inst <vop3<0x14b, 0x1cb>, "v_fma_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001707 VOP_F32_F32_F32_F32, fma
1708>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001709defm V_FMA_F64 : VOP3Inst <vop3<0x14c, 0x1cc>, "v_fma_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001710 VOP_F64_F64_F64_F64, fma
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001711>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001712} // End isCommutable = 1
1713
Tom Stellard326d6ec2014-11-05 14:50:53 +00001714//def V_LERP_U8 : VOP3_U8 <0x0000014d, "v_lerp_u8", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001715defm V_ALIGNBIT_B32 : VOP3Inst <vop3<0x14e, 0x1ce>, "v_alignbit_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001716 VOP_I32_I32_I32_I32
1717>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001718defm V_ALIGNBYTE_B32 : VOP3Inst <vop3<0x14f, 0x1cf>, "v_alignbyte_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001719 VOP_I32_I32_I32_I32
1720>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001721
Marek Olsak794ff832015-01-27 17:25:15 +00001722defm V_MIN3_F32 : VOP3Inst <vop3<0x151, 0x1d0>, "v_min3_f32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001723 VOP_F32_F32_F32_F32, AMDGPUfmin3>;
1724
Marek Olsak794ff832015-01-27 17:25:15 +00001725defm V_MIN3_I32 : VOP3Inst <vop3<0x152, 0x1d1>, "v_min3_i32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001726 VOP_I32_I32_I32_I32, AMDGPUsmin3
1727>;
Marek Olsak794ff832015-01-27 17:25:15 +00001728defm V_MIN3_U32 : VOP3Inst <vop3<0x153, 0x1d2>, "v_min3_u32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001729 VOP_I32_I32_I32_I32, AMDGPUumin3
1730>;
Marek Olsak794ff832015-01-27 17:25:15 +00001731defm V_MAX3_F32 : VOP3Inst <vop3<0x154, 0x1d3>, "v_max3_f32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001732 VOP_F32_F32_F32_F32, AMDGPUfmax3
1733>;
Marek Olsak794ff832015-01-27 17:25:15 +00001734defm V_MAX3_I32 : VOP3Inst <vop3<0x155, 0x1d4>, "v_max3_i32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001735 VOP_I32_I32_I32_I32, AMDGPUsmax3
1736>;
Marek Olsak794ff832015-01-27 17:25:15 +00001737defm V_MAX3_U32 : VOP3Inst <vop3<0x156, 0x1d5>, "v_max3_u32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001738 VOP_I32_I32_I32_I32, AMDGPUumax3
1739>;
Marek Olsak794ff832015-01-27 17:25:15 +00001740defm V_MED3_F32 : VOP3Inst <vop3<0x157, 0x1d6>, "v_med3_f32",
1741 VOP_F32_F32_F32_F32
1742>;
1743defm V_MED3_I32 : VOP3Inst <vop3<0x158, 0x1d7>, "v_med3_i32",
1744 VOP_I32_I32_I32_I32
1745>;
1746defm V_MED3_U32 : VOP3Inst <vop3<0x159, 0x1d8>, "v_med3_u32",
1747 VOP_I32_I32_I32_I32
1748>;
1749
Tom Stellard326d6ec2014-11-05 14:50:53 +00001750//def V_SAD_U8 : VOP3_U8 <0x0000015a, "v_sad_u8", []>;
1751//def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "v_sad_hi_u8", []>;
1752//def V_SAD_U16 : VOP3_U16 <0x0000015c, "v_sad_u16", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001753defm V_SAD_U32 : VOP3Inst <vop3<0x15d, 0x1dc>, "v_sad_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001754 VOP_I32_I32_I32_I32
1755>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001756////def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "v_cvt_pk_u8_f32", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001757defm V_DIV_FIXUP_F32 : VOP3Inst <
Marek Olsak5df00d62014-12-07 12:18:57 +00001758 vop3<0x15f, 0x1de>, "v_div_fixup_f32", VOP_F32_F32_F32_F32, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001759>;
Tom Stellardae38f302015-01-14 01:13:19 +00001760
1761let SchedRW = [WriteDouble] in {
1762
Tom Stellardb4a313a2014-08-01 00:32:39 +00001763defm V_DIV_FIXUP_F64 : VOP3Inst <
Marek Olsak5df00d62014-12-07 12:18:57 +00001764 vop3<0x160, 0x1df>, "v_div_fixup_f64", VOP_F64_F64_F64_F64, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001765>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001766
Tom Stellardae38f302015-01-14 01:13:19 +00001767} // let SchedRW = [WriteDouble]
1768
Tom Stellardae38f302015-01-14 01:13:19 +00001769let SchedRW = [WriteDouble] in {
Tom Stellard7512c082013-07-12 18:14:56 +00001770let isCommutable = 1 in {
1771
Marek Olsak5df00d62014-12-07 12:18:57 +00001772defm V_ADD_F64 : VOP3Inst <vop3<0x164, 0x280>, "v_add_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001773 VOP_F64_F64_F64, fadd
1774>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001775defm V_MUL_F64 : VOP3Inst <vop3<0x165, 0x281>, "v_mul_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001776 VOP_F64_F64_F64, fmul
1777>;
Matt Arsenault7c936902014-10-21 23:01:01 +00001778
Marek Olsak5df00d62014-12-07 12:18:57 +00001779defm V_MIN_F64 : VOP3Inst <vop3<0x166, 0x282>, "v_min_f64",
Matt Arsenault7c936902014-10-21 23:01:01 +00001780 VOP_F64_F64_F64, fminnum
Tom Stellardb4a313a2014-08-01 00:32:39 +00001781>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001782defm V_MAX_F64 : VOP3Inst <vop3<0x167, 0x283>, "v_max_f64",
Matt Arsenault7c936902014-10-21 23:01:01 +00001783 VOP_F64_F64_F64, fmaxnum
Tom Stellardb4a313a2014-08-01 00:32:39 +00001784>;
Tom Stellard7512c082013-07-12 18:14:56 +00001785
1786} // isCommutable = 1
1787
Marek Olsak5df00d62014-12-07 12:18:57 +00001788defm V_LDEXP_F64 : VOP3Inst <vop3<0x168, 0x284>, "v_ldexp_f64",
Matt Arsenault2e7cc482014-08-15 17:30:25 +00001789 VOP_F64_F64_I32, AMDGPUldexp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001790>;
Christian Konig70a50322013-03-27 09:12:51 +00001791
Tom Stellardae38f302015-01-14 01:13:19 +00001792} // let SchedRW = [WriteDouble]
1793
1794let isCommutable = 1, SchedRW = [WriteQuarterRate32] in {
Christian Konig70a50322013-03-27 09:12:51 +00001795
Marek Olsak5df00d62014-12-07 12:18:57 +00001796defm V_MUL_LO_U32 : VOP3Inst <vop3<0x169, 0x285>, "v_mul_lo_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001797 VOP_I32_I32_I32
1798>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001799defm V_MUL_HI_U32 : VOP3Inst <vop3<0x16a, 0x286>, "v_mul_hi_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001800 VOP_I32_I32_I32
1801>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001802
1803defm V_MUL_LO_I32 : VOP3Inst <vop3<0x16b, 0x285>, "v_mul_lo_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001804 VOP_I32_I32_I32
1805>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001806defm V_MUL_HI_I32 : VOP3Inst <vop3<0x16c, 0x287>, "v_mul_hi_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001807 VOP_I32_I32_I32
1808>;
Christian Konig70a50322013-03-27 09:12:51 +00001809
Tom Stellardae38f302015-01-14 01:13:19 +00001810} // isCommutable = 1, SchedRW = [WriteQuarterRate32]
Christian Konig70a50322013-03-27 09:12:51 +00001811
Matt Arsenault6e26b8d2015-02-14 04:03:18 +00001812let SchedRW = [WriteFloatFMA, WriteSALU] in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001813defm V_DIV_SCALE_F32 : VOP3b_32 <vop3<0x16d, 0x1e0>, "v_div_scale_f32", []>;
Matt Arsenault6e26b8d2015-02-14 04:03:18 +00001814}
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001815
Matt Arsenault6e26b8d2015-02-14 04:03:18 +00001816let SchedRW = [WriteDouble, WriteSALU] in {
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001817// Double precision division pre-scale.
Marek Olsak5df00d62014-12-07 12:18:57 +00001818defm V_DIV_SCALE_F64 : VOP3b_64 <vop3<0x16e, 0x1e1>, "v_div_scale_f64", []>;
Tom Stellardae38f302015-01-14 01:13:19 +00001819} // let SchedRW = [WriteDouble]
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001820
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001821let isCommutable = 1, Uses = [VCC] in {
1822
1823// v_div_fmas_f32:
1824// result = src0 * src1 + src2
1825// if (vcc)
1826// result *= 2^32
1827//
1828defm V_DIV_FMAS_F32 : VOP3_VCC_Inst <vop3<0x16f, 0x1e2>, "v_div_fmas_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001829 VOP_F32_F32_F32_F32, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001830>;
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001831
Tom Stellardae38f302015-01-14 01:13:19 +00001832let SchedRW = [WriteDouble] in {
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001833// v_div_fmas_f64:
1834// result = src0 * src1 + src2
1835// if (vcc)
1836// result *= 2^64
1837//
1838defm V_DIV_FMAS_F64 : VOP3_VCC_Inst <vop3<0x170, 0x1e3>, "v_div_fmas_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001839 VOP_F64_F64_F64_F64, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001840>;
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001841
Tom Stellardae38f302015-01-14 01:13:19 +00001842} // End SchedRW = [WriteDouble]
Matt Arsenault95e48662014-11-13 19:26:47 +00001843} // End isCommutable = 1
1844
Tom Stellard326d6ec2014-11-05 14:50:53 +00001845//def V_MSAD_U8 : VOP3_U8 <0x00000171, "v_msad_u8", []>;
1846//def V_QSAD_U8 : VOP3_U8 <0x00000172, "v_qsad_u8", []>;
1847//def V_MQSAD_U8 : VOP3_U8 <0x00000173, "v_mqsad_u8", []>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001848
Tom Stellardae38f302015-01-14 01:13:19 +00001849let SchedRW = [WriteDouble] in {
Tom Stellardb4a313a2014-08-01 00:32:39 +00001850defm V_TRIG_PREOP_F64 : VOP3Inst <
Marek Olsak5df00d62014-12-07 12:18:57 +00001851 vop3<0x174, 0x292>, "v_trig_preop_f64", VOP_F64_F64_I32, AMDGPUtrig_preop
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001852>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001853
Tom Stellardae38f302015-01-14 01:13:19 +00001854} // let SchedRW = [WriteDouble]
1855
Marek Olsakeae20ab2015-01-15 18:42:40 +00001856// These instructions only exist on SI and CI
1857let SubtargetPredicate = isSICI in {
1858
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001859defm V_LSHL_B64 : VOP3Inst <vop3<0x161>, "v_lshl_b64", VOP_I64_I64_I32>;
1860defm V_LSHR_B64 : VOP3Inst <vop3<0x162>, "v_lshr_b64", VOP_I64_I64_I32>;
1861defm V_ASHR_I64 : VOP3Inst <vop3<0x163>, "v_ashr_i64", VOP_I64_I64_I32>;
Marek Olsakeae20ab2015-01-15 18:42:40 +00001862
1863defm V_MULLIT_F32 : VOP3Inst <vop3<0x150>, "v_mullit_f32",
1864 VOP_F32_F32_F32_F32>;
1865
1866} // End SubtargetPredicate = isSICI
1867
Marek Olsak707a6d02015-02-03 21:53:01 +00001868let SubtargetPredicate = isVI in {
1869
1870defm V_LSHLREV_B64 : VOP3Inst <vop3<0, 0x28f>, "v_lshlrev_b64",
1871 VOP_I64_I32_I64
1872>;
1873defm V_LSHRREV_B64 : VOP3Inst <vop3<0, 0x290>, "v_lshrrev_b64",
1874 VOP_I64_I32_I64
1875>;
1876defm V_ASHRREV_I64 : VOP3Inst <vop3<0, 0x291>, "v_ashrrev_i64",
1877 VOP_I64_I32_I64
1878>;
1879
1880} // End SubtargetPredicate = isVI
1881
Tom Stellard8d6d4492014-04-22 16:33:57 +00001882//===----------------------------------------------------------------------===//
1883// Pseudo Instructions
1884//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001885let isCodeGenOnly = 1, isPseudo = 1 in {
1886
Marek Olsak7d777282015-03-24 13:40:15 +00001887// For use in patterns
1888def V_CNDMASK_B64_PSEUDO : VOP3Common <(outs VReg_64:$dst),
1889 (ins VSrc_64:$src0, VSrc_64:$src1, SSrc_64:$src2), "", []
1890>;
1891
Tom Stellard4842c052015-01-07 20:27:25 +00001892let hasSideEffects = 0, mayLoad = 0, mayStore = 0 in {
1893// 64-bit vector move instruction. This is mainly used by the SIFoldOperands
1894// pass to enable folding of inline immediates.
1895def V_MOV_B64_PSEUDO : InstSI <(outs VReg_64:$dst), (ins VSrc_64:$src0), "", []>;
1896} // end let hasSideEffects = 0, mayLoad = 0, mayStore = 0
1897
Tom Stellard60024a02014-09-24 01:33:24 +00001898let hasSideEffects = 1 in {
1899def SGPR_USE : InstSI <(outs),(ins), "", []>;
1900}
1901
Matt Arsenault8fb37382013-10-11 21:03:36 +00001902// SI pseudo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +00001903// and should be lowered to ISA instructions prior to codegen.
1904
Tom Stellardaa798342015-05-01 03:44:09 +00001905let mayLoad = 1, mayStore = 1, hasSideEffects = 1 in {
1906let Uses = [EXEC], Defs = [EXEC] in {
Tom Stellardf8794352012-12-19 22:10:31 +00001907
1908let isBranch = 1, isTerminator = 1 in {
1909
Tom Stellard919bb6b2014-04-29 23:12:53 +00001910def SI_IF: InstSI <
Tom Stellardf8794352012-12-19 22:10:31 +00001911 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001912 (ins SReg_64:$vcc, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001913 "",
1914 [(set i64:$dst, (int_SI_if i1:$vcc, bb:$target))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001915>;
1916
Tom Stellardf8794352012-12-19 22:10:31 +00001917def SI_ELSE : InstSI <
1918 (outs SReg_64:$dst),
1919 (ins SReg_64:$src, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001920 "",
1921 [(set i64:$dst, (int_SI_else i64:$src, bb:$target))]
Tom Stellard919bb6b2014-04-29 23:12:53 +00001922> {
Tom Stellardf8794352012-12-19 22:10:31 +00001923 let Constraints = "$src = $dst";
1924}
1925
1926def SI_LOOP : InstSI <
Tom Stellard75aadc22012-12-11 21:25:42 +00001927 (outs),
Tom Stellardf8794352012-12-19 22:10:31 +00001928 (ins SReg_64:$saved, brtarget:$target),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001929 "si_loop $saved, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001930 [(int_SI_loop i64:$saved, bb:$target)]
Tom Stellard75aadc22012-12-11 21:25:42 +00001931>;
Tom Stellardf8794352012-12-19 22:10:31 +00001932
1933} // end isBranch = 1, isTerminator = 1
1934
1935def SI_BREAK : InstSI <
1936 (outs SReg_64:$dst),
1937 (ins SReg_64:$src),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001938 "si_else $dst, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001939 [(set i64:$dst, (int_SI_break i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001940>;
1941
1942def SI_IF_BREAK : InstSI <
1943 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001944 (ins SReg_64:$vcc, SReg_64:$src),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001945 "si_if_break $dst, $vcc, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001946 [(set i64:$dst, (int_SI_if_break i1:$vcc, i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001947>;
1948
1949def SI_ELSE_BREAK : InstSI <
1950 (outs SReg_64:$dst),
1951 (ins SReg_64:$src0, SReg_64:$src1),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001952 "si_else_break $dst, $src0, $src1",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001953 [(set i64:$dst, (int_SI_else_break i64:$src0, i64:$src1))]
Tom Stellardf8794352012-12-19 22:10:31 +00001954>;
1955
1956def SI_END_CF : InstSI <
1957 (outs),
1958 (ins SReg_64:$saved),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001959 "si_end_cf $saved",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001960 [(int_SI_end_cf i64:$saved)]
Tom Stellardf8794352012-12-19 22:10:31 +00001961>;
1962
Tom Stellardaa798342015-05-01 03:44:09 +00001963} // End Uses = [EXEC], Defs = [EXEC]
1964
1965let Uses = [EXEC], Defs = [EXEC,VCC] in {
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001966def SI_KILL : InstSI <
1967 (outs),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001968 (ins VSrc_32:$src),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001969 "si_kill $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001970 [(int_AMDGPU_kill f32:$src)]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001971>;
Tom Stellardaa798342015-05-01 03:44:09 +00001972} // End Uses = [EXEC], Defs = [EXEC,VCC]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001973
Tom Stellardf8794352012-12-19 22:10:31 +00001974} // end mayLoad = 1, mayStore = 1, hasSideEffects = 1
Tom Stellardf8794352012-12-19 22:10:31 +00001975
Christian Konig2989ffc2013-03-18 11:34:16 +00001976let Uses = [EXEC], Defs = [EXEC,VCC,M0] in {
1977
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001978//defm SI_ : RegisterLoadStore <VGPR_32, FRAMEri, ADDRIndirect>;
Tom Stellard81d871d2013-11-13 23:36:50 +00001979
1980let UseNamedOperandTable = 1 in {
1981
Tom Stellard0e70de52014-05-16 20:56:45 +00001982def SI_RegisterLoad : InstSI <
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001983 (outs VGPR_32:$dst, SReg_64:$temp),
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001984 (ins FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001985 "", []
1986> {
1987 let isRegisterLoad = 1;
1988 let mayLoad = 1;
1989}
1990
Tom Stellard0e70de52014-05-16 20:56:45 +00001991class SIRegStore<dag outs> : InstSI <
Tom Stellard81d871d2013-11-13 23:36:50 +00001992 outs,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001993 (ins VGPR_32:$val, FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001994 "", []
1995> {
1996 let isRegisterStore = 1;
1997 let mayStore = 1;
1998}
1999
2000let usesCustomInserter = 1 in {
2001def SI_RegisterStorePseudo : SIRegStore<(outs)>;
2002} // End usesCustomInserter = 1
2003def SI_RegisterStore : SIRegStore<(outs SReg_64:$temp)>;
2004
2005
2006} // End UseNamedOperandTable = 1
2007
Christian Konig2989ffc2013-03-18 11:34:16 +00002008def SI_INDIRECT_SRC : InstSI <
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002009 (outs VGPR_32:$dst, SReg_64:$temp),
Christian Konig2989ffc2013-03-18 11:34:16 +00002010 (ins unknown:$src, VSrc_32:$idx, i32imm:$off),
Tom Stellard326d6ec2014-11-05 14:50:53 +00002011 "si_indirect_src $dst, $temp, $src, $idx, $off",
Christian Konig2989ffc2013-03-18 11:34:16 +00002012 []
2013>;
2014
2015class SI_INDIRECT_DST<RegisterClass rc> : InstSI <
2016 (outs rc:$dst, SReg_64:$temp),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002017 (ins unknown:$src, VSrc_32:$idx, i32imm:$off, VGPR_32:$val),
Tom Stellard326d6ec2014-11-05 14:50:53 +00002018 "si_indirect_dst $dst, $temp, $src, $idx, $off, $val",
Christian Konig2989ffc2013-03-18 11:34:16 +00002019 []
2020> {
2021 let Constraints = "$src = $dst";
2022}
2023
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002024def SI_INDIRECT_DST_V1 : SI_INDIRECT_DST<VGPR_32>;
Christian Konig2989ffc2013-03-18 11:34:16 +00002025def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>;
2026def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>;
2027def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>;
2028def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>;
2029
2030} // Uses = [EXEC,VCC,M0], Defs = [EXEC,VCC,M0]
2031
Tom Stellardeba61072014-05-02 15:41:42 +00002032multiclass SI_SPILL_SGPR <RegisterClass sgpr_class> {
2033
Tom Stellard42fb60e2015-01-14 15:42:31 +00002034 let UseNamedOperandTable = 1 in {
2035 def _SAVE : InstSI <
2036 (outs),
Tom Stellard95292bb2015-01-20 17:49:47 +00002037 (ins sgpr_class:$src, i32imm:$frame_idx, SReg_128:$scratch_rsrc,
Tom Stellard42fb60e2015-01-14 15:42:31 +00002038 SReg_32:$scratch_offset),
2039 "", []
2040 >;
Tom Stellardeba61072014-05-02 15:41:42 +00002041
Tom Stellard42fb60e2015-01-14 15:42:31 +00002042 def _RESTORE : InstSI <
2043 (outs sgpr_class:$dst),
Tom Stellard95292bb2015-01-20 17:49:47 +00002044 (ins i32imm:$frame_idx, SReg_128:$scratch_rsrc, SReg_32:$scratch_offset),
Tom Stellard42fb60e2015-01-14 15:42:31 +00002045 "", []
2046 >;
2047 } // End UseNamedOperandTable = 1
Tom Stellardeba61072014-05-02 15:41:42 +00002048}
2049
Tom Stellardc2743492015-05-12 15:00:53 +00002050// It's unclear whether you can use M0 as the output of v_readlane_b32
2051// instructions, so use SGPR_32 register class for spills to prevent
2052// this from happening.
2053defm SI_SPILL_S32 : SI_SPILL_SGPR <SGPR_32>;
Tom Stellardeba61072014-05-02 15:41:42 +00002054defm SI_SPILL_S64 : SI_SPILL_SGPR <SReg_64>;
2055defm SI_SPILL_S128 : SI_SPILL_SGPR <SReg_128>;
2056defm SI_SPILL_S256 : SI_SPILL_SGPR <SReg_256>;
2057defm SI_SPILL_S512 : SI_SPILL_SGPR <SReg_512>;
2058
Tom Stellard96468902014-09-24 01:33:17 +00002059multiclass SI_SPILL_VGPR <RegisterClass vgpr_class> {
Tom Stellard42fb60e2015-01-14 15:42:31 +00002060 let UseNamedOperandTable = 1 in {
2061 def _SAVE : InstSI <
2062 (outs),
Tom Stellard95292bb2015-01-20 17:49:47 +00002063 (ins vgpr_class:$src, i32imm:$frame_idx, SReg_128:$scratch_rsrc,
Tom Stellard42fb60e2015-01-14 15:42:31 +00002064 SReg_32:$scratch_offset),
2065 "", []
2066 >;
Tom Stellard96468902014-09-24 01:33:17 +00002067
Tom Stellard42fb60e2015-01-14 15:42:31 +00002068 def _RESTORE : InstSI <
2069 (outs vgpr_class:$dst),
Tom Stellard95292bb2015-01-20 17:49:47 +00002070 (ins i32imm:$frame_idx, SReg_128:$scratch_rsrc, SReg_32:$scratch_offset),
Tom Stellard42fb60e2015-01-14 15:42:31 +00002071 "", []
2072 >;
2073 } // End UseNamedOperandTable = 1
Tom Stellard96468902014-09-24 01:33:17 +00002074}
2075
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002076defm SI_SPILL_V32 : SI_SPILL_VGPR <VGPR_32>;
Tom Stellard96468902014-09-24 01:33:17 +00002077defm SI_SPILL_V64 : SI_SPILL_VGPR <VReg_64>;
2078defm SI_SPILL_V96 : SI_SPILL_VGPR <VReg_96>;
2079defm SI_SPILL_V128 : SI_SPILL_VGPR <VReg_128>;
2080defm SI_SPILL_V256 : SI_SPILL_VGPR <VReg_256>;
2081defm SI_SPILL_V512 : SI_SPILL_VGPR <VReg_512>;
2082
Tom Stellard067c8152014-07-21 14:01:14 +00002083let Defs = [SCC] in {
2084
2085def SI_CONSTDATA_PTR : InstSI <
2086 (outs SReg_64:$dst),
2087 (ins),
2088 "", [(set SReg_64:$dst, (i64 SIconstdata_ptr))]
2089>;
2090
2091} // End Defs = [SCC]
2092
Tom Stellard75aadc22012-12-11 21:25:42 +00002093} // end IsCodeGenOnly, isPseudo
2094
Marek Olsak5df00d62014-12-07 12:18:57 +00002095} // end SubtargetPredicate = isGCN
Tom Stellard0e70de52014-05-16 20:56:45 +00002096
Marek Olsak5df00d62014-12-07 12:18:57 +00002097let Predicates = [isGCN] in {
Tom Stellard0e70de52014-05-16 20:56:45 +00002098
Christian Konig2aca0432013-02-21 15:17:32 +00002099def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002100 (int_AMDGPU_cndlt f32:$src0, f32:$src1, f32:$src2),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002101 (V_CNDMASK_B32_e64 $src2, $src1,
2102 (V_CMP_GT_F32_e64 SRCMODS.NONE, 0, SRCMODS.NONE, $src0,
2103 DSTCLAMP.NONE, DSTOMOD.NONE))
Christian Konig2aca0432013-02-21 15:17:32 +00002104>;
2105
Tom Stellardbe8ebee2013-01-18 21:15:50 +00002106def : Pat <
2107 (int_AMDGPU_kilp),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00002108 (SI_KILL 0xbf800000)
Tom Stellardbe8ebee2013-01-18 21:15:50 +00002109>;
2110
Tom Stellard75aadc22012-12-11 21:25:42 +00002111/* int_SI_vs_load_input */
2112def : Pat<
Tom Stellardbc5b5372014-06-13 16:38:59 +00002113 (SIload_input v4i32:$tlst, imm:$attr_offset, i32:$buf_idx_vgpr),
Tom Stellardc229baa2015-03-10 16:16:49 +00002114 (BUFFER_LOAD_FORMAT_XYZW_IDXEN $buf_idx_vgpr, $tlst, 0, imm:$attr_offset, 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00002115>;
2116
2117/* int_SI_export */
2118def : Pat <
2119 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002120 f32:$src0, f32:$src1, f32:$src2, f32:$src3),
Tom Stellard75aadc22012-12-11 21:25:42 +00002121 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002122 $src0, $src1, $src2, $src3)
Tom Stellard75aadc22012-12-11 21:25:42 +00002123>;
2124
Tom Stellard8d6d4492014-04-22 16:33:57 +00002125//===----------------------------------------------------------------------===//
2126// SMRD Patterns
2127//===----------------------------------------------------------------------===//
2128
2129multiclass SMRD_Pattern <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> {
2130
Marek Olsak58f61a82014-12-07 17:17:38 +00002131 // 1. SI-CI: Offset as 8bit DWORD immediate
Tom Stellard8d6d4492014-04-22 16:33:57 +00002132 def : Pat <
2133 (constant_load (add i64:$sbase, (i64 IMM8bitDWORD:$offset))),
2134 (vt (Instr_IMM $sbase, (as_dword_i32imm $offset)))
2135 >;
2136
2137 // 2. Offset loaded in an 32bit SGPR
2138 def : Pat <
Tom Stellardd6cb8e82014-05-09 16:42:21 +00002139 (constant_load (add i64:$sbase, (i64 IMM32bit:$offset))),
2140 (vt (Instr_SGPR $sbase, (S_MOV_B32 (i32 (as_i32imm $offset)))))
Tom Stellard8d6d4492014-04-22 16:33:57 +00002141 >;
2142
2143 // 3. No offset at all
2144 def : Pat <
2145 (constant_load i64:$sbase),
2146 (vt (Instr_IMM $sbase, 0))
2147 >;
2148}
2149
Marek Olsak58f61a82014-12-07 17:17:38 +00002150multiclass SMRD_Pattern_vi <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> {
2151
2152 // 1. VI: Offset as 20bit immediate in bytes
2153 def : Pat <
2154 (constant_load (add i64:$sbase, (i64 IMM20bit:$offset))),
2155 (vt (Instr_IMM $sbase, (as_i32imm $offset)))
2156 >;
2157
2158 // 2. Offset loaded in an 32bit SGPR
2159 def : Pat <
2160 (constant_load (add i64:$sbase, (i64 IMM32bit:$offset))),
2161 (vt (Instr_SGPR $sbase, (S_MOV_B32 (i32 (as_i32imm $offset)))))
2162 >;
2163
2164 // 3. No offset at all
2165 def : Pat <
2166 (constant_load i64:$sbase),
2167 (vt (Instr_IMM $sbase, 0))
2168 >;
2169}
2170
2171let Predicates = [isSICI] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +00002172defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>;
2173defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00002174defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, v2i32>;
2175defm : SMRD_Pattern <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, v4i32>;
2176defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v32i8>;
2177defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v8i32>;
2178defm : SMRD_Pattern <S_LOAD_DWORDX16_IMM, S_LOAD_DWORDX16_SGPR, v16i32>;
Marek Olsak58f61a82014-12-07 17:17:38 +00002179} // End Predicates = [isSICI]
2180
2181let Predicates = [isVI] in {
2182defm : SMRD_Pattern_vi <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>;
2183defm : SMRD_Pattern_vi <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>;
2184defm : SMRD_Pattern_vi <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, v2i32>;
2185defm : SMRD_Pattern_vi <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, v4i32>;
2186defm : SMRD_Pattern_vi <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v32i8>;
2187defm : SMRD_Pattern_vi <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v8i32>;
2188defm : SMRD_Pattern_vi <S_LOAD_DWORDX16_IMM, S_LOAD_DWORDX16_SGPR, v16i32>;
2189} // End Predicates = [isVI]
2190
2191let Predicates = [isSICI] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +00002192
2193// 1. Offset as 8bit DWORD immediate
2194def : Pat <
2195 (SIload_constant v4i32:$sbase, IMM8bitDWORD:$offset),
2196 (S_BUFFER_LOAD_DWORD_IMM $sbase, (as_dword_i32imm $offset))
2197>;
2198
Marek Olsak58f61a82014-12-07 17:17:38 +00002199} // End Predicates = [isSICI]
2200
Tom Stellard8d6d4492014-04-22 16:33:57 +00002201// 2. Offset loaded in an 32bit SGPR
2202def : Pat <
2203 (SIload_constant v4i32:$sbase, imm:$offset),
2204 (S_BUFFER_LOAD_DWORD_SGPR $sbase, (S_MOV_B32 imm:$offset))
2205>;
2206
Tom Stellardae4c9e72014-06-20 17:06:11 +00002207//===----------------------------------------------------------------------===//
2208// SOP1 Patterns
2209//===----------------------------------------------------------------------===//
2210
Tom Stellardae4c9e72014-06-20 17:06:11 +00002211def : Pat <
2212 (i64 (ctpop i64:$src)),
Matt Arsenaulteb492162014-11-02 23:46:51 +00002213 (i64 (REG_SEQUENCE SReg_64,
2214 (S_BCNT1_I32_B64 $src), sub0,
2215 (S_MOV_B32 0), sub1))
Tom Stellardae4c9e72014-06-20 17:06:11 +00002216>;
2217
Tom Stellard58ac7442014-04-29 23:12:48 +00002218//===----------------------------------------------------------------------===//
2219// SOP2 Patterns
2220//===----------------------------------------------------------------------===//
2221
Tom Stellard80942a12014-09-05 14:07:59 +00002222// V_ADD_I32_e32/S_ADD_U32 produces carry in VCC/SCC. For the vector
Tom Stellardb2114ca2014-07-21 14:01:12 +00002223// case, the sgpr-copies pass will fix this to use the vector version.
2224def : Pat <
2225 (i32 (addc i32:$src0, i32:$src1)),
Tom Stellard80942a12014-09-05 14:07:59 +00002226 (S_ADD_U32 $src0, $src1)
Tom Stellardb2114ca2014-07-21 14:01:12 +00002227>;
2228
Tom Stellard58ac7442014-04-29 23:12:48 +00002229//===----------------------------------------------------------------------===//
Tom Stellard85ad4292014-06-17 16:53:09 +00002230// SOPP Patterns
2231//===----------------------------------------------------------------------===//
2232
2233def : Pat <
2234 (int_AMDGPU_barrier_global),
2235 (S_BARRIER)
2236>;
2237
2238//===----------------------------------------------------------------------===//
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002239// VOP1 Patterns
2240//===----------------------------------------------------------------------===//
2241
Matt Arsenault22ca3f82014-07-15 23:50:10 +00002242let Predicates = [UnsafeFPMath] in {
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +00002243
2244//def : RcpPat<V_RCP_F64_e32, f64>;
2245//defm : RsqPat<V_RSQ_F64_e32, f64>;
2246//defm : RsqPat<V_RSQ_F32_e32, f32>;
2247
2248def : RsqPat<V_RSQ_F32_e32, f32>;
2249def : RsqPat<V_RSQ_F64_e32, f64>;
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00002250}
2251
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002252//===----------------------------------------------------------------------===//
Tom Stellard58ac7442014-04-29 23:12:48 +00002253// VOP2 Patterns
2254//===----------------------------------------------------------------------===//
2255
Tom Stellardae4c9e72014-06-20 17:06:11 +00002256def : Pat <
2257 (i32 (add (i32 (ctpop i32:$popcnt)), i32:$val)),
Matt Arsenault49dd4282014-09-15 17:15:02 +00002258 (V_BCNT_U32_B32_e64 $popcnt, $val)
Tom Stellardae4c9e72014-06-20 17:06:11 +00002259>;
2260
Tom Stellard5224df32015-03-10 16:16:44 +00002261def : Pat <
2262 (i32 (select i1:$src0, i32:$src1, i32:$src2)),
2263 (V_CNDMASK_B32_e64 $src2, $src1, $src0)
2264>;
2265
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002266/********** ======================= **********/
2267/********** Image sampling patterns **********/
2268/********** ======================= **********/
Tom Stellardae6c06e2013-02-07 17:02:13 +00002269
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002270// Image + sampler
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002271class SampleRawPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00002272 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, i32:$dmask, i32:$unorm,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002273 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
2274 (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da),
2275 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc),
2276 $addr, $rsrc, $sampler)
2277>;
2278
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002279multiclass SampleRawPatterns<SDPatternOperator name, string opcode> {
2280 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2281 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2282 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2283 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V8), v8i32>;
2284 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V16), v16i32>;
2285}
2286
2287// Image only
2288class ImagePattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00002289 (name vt:$addr, v8i32:$rsrc, i32:$dmask, i32:$unorm,
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002290 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
2291 (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da),
2292 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc),
2293 $addr, $rsrc)
2294>;
2295
2296multiclass ImagePatterns<SDPatternOperator name, string opcode> {
2297 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2298 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2299 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2300}
2301
2302// Basic sample
2303defm : SampleRawPatterns<int_SI_image_sample, "IMAGE_SAMPLE">;
2304defm : SampleRawPatterns<int_SI_image_sample_cl, "IMAGE_SAMPLE_CL">;
2305defm : SampleRawPatterns<int_SI_image_sample_d, "IMAGE_SAMPLE_D">;
2306defm : SampleRawPatterns<int_SI_image_sample_d_cl, "IMAGE_SAMPLE_D_CL">;
2307defm : SampleRawPatterns<int_SI_image_sample_l, "IMAGE_SAMPLE_L">;
2308defm : SampleRawPatterns<int_SI_image_sample_b, "IMAGE_SAMPLE_B">;
2309defm : SampleRawPatterns<int_SI_image_sample_b_cl, "IMAGE_SAMPLE_B_CL">;
2310defm : SampleRawPatterns<int_SI_image_sample_lz, "IMAGE_SAMPLE_LZ">;
2311defm : SampleRawPatterns<int_SI_image_sample_cd, "IMAGE_SAMPLE_CD">;
2312defm : SampleRawPatterns<int_SI_image_sample_cd_cl, "IMAGE_SAMPLE_CD_CL">;
2313
2314// Sample with comparison
2315defm : SampleRawPatterns<int_SI_image_sample_c, "IMAGE_SAMPLE_C">;
2316defm : SampleRawPatterns<int_SI_image_sample_c_cl, "IMAGE_SAMPLE_C_CL">;
2317defm : SampleRawPatterns<int_SI_image_sample_c_d, "IMAGE_SAMPLE_C_D">;
2318defm : SampleRawPatterns<int_SI_image_sample_c_d_cl, "IMAGE_SAMPLE_C_D_CL">;
2319defm : SampleRawPatterns<int_SI_image_sample_c_l, "IMAGE_SAMPLE_C_L">;
2320defm : SampleRawPatterns<int_SI_image_sample_c_b, "IMAGE_SAMPLE_C_B">;
2321defm : SampleRawPatterns<int_SI_image_sample_c_b_cl, "IMAGE_SAMPLE_C_B_CL">;
2322defm : SampleRawPatterns<int_SI_image_sample_c_lz, "IMAGE_SAMPLE_C_LZ">;
2323defm : SampleRawPatterns<int_SI_image_sample_c_cd, "IMAGE_SAMPLE_C_CD">;
2324defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl, "IMAGE_SAMPLE_C_CD_CL">;
2325
2326// Sample with offsets
2327defm : SampleRawPatterns<int_SI_image_sample_o, "IMAGE_SAMPLE_O">;
2328defm : SampleRawPatterns<int_SI_image_sample_cl_o, "IMAGE_SAMPLE_CL_O">;
2329defm : SampleRawPatterns<int_SI_image_sample_d_o, "IMAGE_SAMPLE_D_O">;
2330defm : SampleRawPatterns<int_SI_image_sample_d_cl_o, "IMAGE_SAMPLE_D_CL_O">;
2331defm : SampleRawPatterns<int_SI_image_sample_l_o, "IMAGE_SAMPLE_L_O">;
2332defm : SampleRawPatterns<int_SI_image_sample_b_o, "IMAGE_SAMPLE_B_O">;
2333defm : SampleRawPatterns<int_SI_image_sample_b_cl_o, "IMAGE_SAMPLE_B_CL_O">;
2334defm : SampleRawPatterns<int_SI_image_sample_lz_o, "IMAGE_SAMPLE_LZ_O">;
2335defm : SampleRawPatterns<int_SI_image_sample_cd_o, "IMAGE_SAMPLE_CD_O">;
2336defm : SampleRawPatterns<int_SI_image_sample_cd_cl_o, "IMAGE_SAMPLE_CD_CL_O">;
2337
2338// Sample with comparison and offsets
2339defm : SampleRawPatterns<int_SI_image_sample_c_o, "IMAGE_SAMPLE_C_O">;
2340defm : SampleRawPatterns<int_SI_image_sample_c_cl_o, "IMAGE_SAMPLE_C_CL_O">;
2341defm : SampleRawPatterns<int_SI_image_sample_c_d_o, "IMAGE_SAMPLE_C_D_O">;
2342defm : SampleRawPatterns<int_SI_image_sample_c_d_cl_o, "IMAGE_SAMPLE_C_D_CL_O">;
2343defm : SampleRawPatterns<int_SI_image_sample_c_l_o, "IMAGE_SAMPLE_C_L_O">;
2344defm : SampleRawPatterns<int_SI_image_sample_c_b_o, "IMAGE_SAMPLE_C_B_O">;
2345defm : SampleRawPatterns<int_SI_image_sample_c_b_cl_o, "IMAGE_SAMPLE_C_B_CL_O">;
2346defm : SampleRawPatterns<int_SI_image_sample_c_lz_o, "IMAGE_SAMPLE_C_LZ_O">;
2347defm : SampleRawPatterns<int_SI_image_sample_c_cd_o, "IMAGE_SAMPLE_C_CD_O">;
2348defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl_o, "IMAGE_SAMPLE_C_CD_CL_O">;
2349
2350// Gather opcodes
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002351// Only the variants which make sense are defined.
2352def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V2, v2i32>;
2353def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V4, v4i32>;
2354def : SampleRawPattern<int_SI_gather4_cl, IMAGE_GATHER4_CL_V4_V4, v4i32>;
2355def : SampleRawPattern<int_SI_gather4_l, IMAGE_GATHER4_L_V4_V4, v4i32>;
2356def : SampleRawPattern<int_SI_gather4_b, IMAGE_GATHER4_B_V4_V4, v4i32>;
2357def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V4, v4i32>;
2358def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V8, v8i32>;
2359def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V2, v2i32>;
2360def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V4, v4i32>;
2361
2362def : SampleRawPattern<int_SI_gather4_c, IMAGE_GATHER4_C_V4_V4, v4i32>;
2363def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V4, v4i32>;
2364def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V8, v8i32>;
2365def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V4, v4i32>;
2366def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V8, v8i32>;
2367def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V4, v4i32>;
2368def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V8, v8i32>;
2369def : SampleRawPattern<int_SI_gather4_c_b_cl, IMAGE_GATHER4_C_B_CL_V4_V8, v8i32>;
2370def : SampleRawPattern<int_SI_gather4_c_lz, IMAGE_GATHER4_C_LZ_V4_V4, v4i32>;
2371
2372def : SampleRawPattern<int_SI_gather4_o, IMAGE_GATHER4_O_V4_V4, v4i32>;
2373def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V4, v4i32>;
2374def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V8, v8i32>;
2375def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V4, v4i32>;
2376def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V8, v8i32>;
2377def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V4, v4i32>;
2378def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V8, v8i32>;
2379def : SampleRawPattern<int_SI_gather4_b_cl_o, IMAGE_GATHER4_B_CL_O_V4_V8, v8i32>;
2380def : SampleRawPattern<int_SI_gather4_lz_o, IMAGE_GATHER4_LZ_O_V4_V4, v4i32>;
2381
2382def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V4, v4i32>;
2383def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V8, v8i32>;
2384def : SampleRawPattern<int_SI_gather4_c_cl_o, IMAGE_GATHER4_C_CL_O_V4_V8, v8i32>;
2385def : SampleRawPattern<int_SI_gather4_c_l_o, IMAGE_GATHER4_C_L_O_V4_V8, v8i32>;
2386def : SampleRawPattern<int_SI_gather4_c_b_o, IMAGE_GATHER4_C_B_O_V4_V8, v8i32>;
2387def : SampleRawPattern<int_SI_gather4_c_b_cl_o, IMAGE_GATHER4_C_B_CL_O_V4_V8, v8i32>;
2388def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V4, v4i32>;
2389def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V8, v8i32>;
2390
2391def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V1, i32>;
2392def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V2, v2i32>;
2393def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V4, v4i32>;
2394
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002395def : ImagePattern<int_SI_getresinfo, IMAGE_GET_RESINFO_V4_V1, i32>;
2396defm : ImagePatterns<int_SI_image_load, "IMAGE_LOAD">;
2397defm : ImagePatterns<int_SI_image_load_mip, "IMAGE_LOAD_MIP">;
2398
Tom Stellard9fa17912013-08-14 23:24:45 +00002399/* SIsample for simple 1D texture lookup */
Tom Stellard75aadc22012-12-11 21:25:42 +00002400def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002401 (SIsample i32:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002402 (IMAGE_SAMPLE_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00002403>;
2404
Tom Stellard9fa17912013-08-14 23:24:45 +00002405class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002406 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002407 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellardc9b90312013-01-21 15:40:48 +00002408>;
2409
Tom Stellard9fa17912013-08-14 23:24:45 +00002410class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002411 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_RECT),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002412 (opcode 0xf, 1, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00002413>;
2414
Tom Stellard9fa17912013-08-14 23:24:45 +00002415class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002416 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002417 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002418>;
2419
Tom Stellard9fa17912013-08-14 23:24:45 +00002420class SampleShadowPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002421 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002422 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002423 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002424>;
2425
Tom Stellard9fa17912013-08-14 23:24:45 +00002426class SampleShadowArrayPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002427 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002428 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002429 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002430>;
2431
Tom Stellard9fa17912013-08-14 23:24:45 +00002432/* SIsample* for texture lookups consuming more address parameters */
Tom Stellard16a9a202013-08-14 23:24:17 +00002433multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l,
2434 MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b,
2435MIMG sample_d, MIMG sample_c_d, ValueType addr_type> {
Tom Stellard9fa17912013-08-14 23:24:45 +00002436 def : SamplePattern <SIsample, sample, addr_type>;
2437 def : SampleRectPattern <SIsample, sample, addr_type>;
2438 def : SampleArrayPattern <SIsample, sample, addr_type>;
2439 def : SampleShadowPattern <SIsample, sample_c, addr_type>;
2440 def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002441
Tom Stellard9fa17912013-08-14 23:24:45 +00002442 def : SamplePattern <SIsamplel, sample_l, addr_type>;
2443 def : SampleArrayPattern <SIsamplel, sample_l, addr_type>;
2444 def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>;
2445 def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002446
Tom Stellard9fa17912013-08-14 23:24:45 +00002447 def : SamplePattern <SIsampleb, sample_b, addr_type>;
2448 def : SampleArrayPattern <SIsampleb, sample_b, addr_type>;
2449 def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>;
2450 def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>;
Michel Danzer83f87c42013-07-10 16:36:36 +00002451
Tom Stellard9fa17912013-08-14 23:24:45 +00002452 def : SamplePattern <SIsampled, sample_d, addr_type>;
2453 def : SampleArrayPattern <SIsampled, sample_d, addr_type>;
2454 def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>;
2455 def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002456}
2457
Tom Stellard682bfbc2013-10-10 17:11:24 +00002458defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2,
2459 IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2,
2460 IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2,
2461 IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2,
Tom Stellard16a9a202013-08-14 23:24:17 +00002462 v2i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002463defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4,
2464 IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4,
2465 IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4,
2466 IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4,
Tom Stellard16a9a202013-08-14 23:24:17 +00002467 v4i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002468defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8,
2469 IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8,
2470 IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8,
2471 IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8,
Tom Stellard16a9a202013-08-14 23:24:17 +00002472 v8i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002473defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16,
2474 IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16,
2475 IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16,
2476 IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16,
Tom Stellard16a9a202013-08-14 23:24:17 +00002477 v16i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002478
Tom Stellard353b3362013-05-06 23:02:12 +00002479/* int_SI_imageload for texture fetches consuming varying address parameters */
2480class ImageLoadPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2481 (name addr_type:$addr, v32i8:$rsrc, imm),
2482 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
2483>;
2484
2485class ImageLoadArrayPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2486 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY),
2487 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
2488>;
2489
Tom Stellard3494b7e2013-08-14 22:22:14 +00002490class ImageLoadMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2491 (name addr_type:$addr, v32i8:$rsrc, TEX_MSAA),
2492 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
2493>;
2494
2495class ImageLoadArrayMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2496 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY_MSAA),
2497 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
2498>;
2499
Tom Stellard16a9a202013-08-14 23:24:17 +00002500multiclass ImageLoadPatterns<MIMG opcode, ValueType addr_type> {
2501 def : ImageLoadPattern <int_SI_imageload, opcode, addr_type>;
2502 def : ImageLoadArrayPattern <int_SI_imageload, opcode, addr_type>;
Tom Stellard353b3362013-05-06 23:02:12 +00002503}
2504
Tom Stellard16a9a202013-08-14 23:24:17 +00002505multiclass ImageLoadMSAAPatterns<MIMG opcode, ValueType addr_type> {
2506 def : ImageLoadMSAAPattern <int_SI_imageload, opcode, addr_type>;
2507 def : ImageLoadArrayMSAAPattern <int_SI_imageload, opcode, addr_type>;
2508}
2509
Tom Stellard682bfbc2013-10-10 17:11:24 +00002510defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V2, v2i32>;
2511defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V4, v4i32>;
Tom Stellard16a9a202013-08-14 23:24:17 +00002512
Tom Stellard682bfbc2013-10-10 17:11:24 +00002513defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V2, v2i32>;
2514defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V4, v4i32>;
Tom Stellard353b3362013-05-06 23:02:12 +00002515
Tom Stellardf787ef12013-05-06 23:02:19 +00002516/* Image resource information */
2517def : Pat <
2518 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002519 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00002520>;
2521
2522def : Pat <
2523 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002524 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00002525>;
2526
Tom Stellard3494b7e2013-08-14 22:22:14 +00002527def : Pat <
2528 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY_MSAA),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002529 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellard3494b7e2013-08-14 22:22:14 +00002530>;
2531
Christian Konig4a1b9c32013-03-18 11:34:10 +00002532/********** ============================================ **********/
2533/********** Extraction, Insertion, Building and Casting **********/
2534/********** ============================================ **********/
Tom Stellard75aadc22012-12-11 21:25:42 +00002535
Christian Konig4a1b9c32013-03-18 11:34:10 +00002536foreach Index = 0-2 in {
2537 def Extract_Element_v2i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002538 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002539 >;
2540 def Insert_Element_v2i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002541 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002542 >;
2543
2544 def Extract_Element_v2f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002545 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002546 >;
2547 def Insert_Element_v2f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002548 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002549 >;
2550}
2551
2552foreach Index = 0-3 in {
2553 def Extract_Element_v4i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002554 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002555 >;
2556 def Insert_Element_v4i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002557 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002558 >;
2559
2560 def Extract_Element_v4f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002561 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002562 >;
2563 def Insert_Element_v4f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002564 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002565 >;
2566}
2567
2568foreach Index = 0-7 in {
2569 def Extract_Element_v8i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002570 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002571 >;
2572 def Insert_Element_v8i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002573 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002574 >;
2575
2576 def Extract_Element_v8f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002577 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002578 >;
2579 def Insert_Element_v8f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002580 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002581 >;
2582}
2583
2584foreach Index = 0-15 in {
2585 def Extract_Element_v16i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002586 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002587 >;
2588 def Insert_Element_v16i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002589 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002590 >;
2591
2592 def Extract_Element_v16f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002593 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002594 >;
2595 def Insert_Element_v16f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002596 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002597 >;
2598}
Tom Stellard75aadc22012-12-11 21:25:42 +00002599
Tom Stellard75aadc22012-12-11 21:25:42 +00002600def : BitConvert <i32, f32, SReg_32>;
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002601def : BitConvert <i32, f32, VGPR_32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002602
2603def : BitConvert <f32, i32, SReg_32>;
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002604def : BitConvert <f32, i32, VGPR_32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002605
Tom Stellard7512c082013-07-12 18:14:56 +00002606def : BitConvert <i64, f64, VReg_64>;
2607
2608def : BitConvert <f64, i64, VReg_64>;
2609
Tom Stellarded2f6142013-07-18 21:43:42 +00002610def : BitConvert <v2f32, v2i32, VReg_64>;
2611def : BitConvert <v2i32, v2f32, VReg_64>;
Tom Stellardaf775432013-10-23 00:44:32 +00002612def : BitConvert <v2i32, i64, VReg_64>;
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00002613def : BitConvert <i64, v2i32, VReg_64>;
Matt Arsenault064c2062014-06-11 17:40:32 +00002614def : BitConvert <v2f32, i64, VReg_64>;
2615def : BitConvert <i64, v2f32, VReg_64>;
Matt Arsenault2acc7a42014-06-11 19:31:13 +00002616def : BitConvert <v2i32, f64, VReg_64>;
2617def : BitConvert <f64, v2i32, VReg_64>;
Tom Stellard83747202013-07-18 21:43:53 +00002618def : BitConvert <v4f32, v4i32, VReg_128>;
2619def : BitConvert <v4i32, v4f32, VReg_128>;
2620
Tom Stellard967bf582014-02-13 23:34:15 +00002621def : BitConvert <v8f32, v8i32, SReg_256>;
2622def : BitConvert <v8i32, v8f32, SReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002623def : BitConvert <v8i32, v32i8, SReg_256>;
2624def : BitConvert <v32i8, v8i32, SReg_256>;
2625def : BitConvert <v8i32, v32i8, VReg_256>;
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002626def : BitConvert <v8i32, v8f32, VReg_256>;
2627def : BitConvert <v8f32, v8i32, VReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002628def : BitConvert <v32i8, v8i32, VReg_256>;
2629
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002630def : BitConvert <v16i32, v16f32, VReg_512>;
2631def : BitConvert <v16f32, v16i32, VReg_512>;
2632
Christian Konig8dbe6f62013-02-21 15:17:27 +00002633/********** =================== **********/
2634/********** Src & Dst modifiers **********/
2635/********** =================== **********/
2636
2637def : Pat <
Matt Arsenault1cffa4c2014-11-13 19:49:04 +00002638 (AMDGPUclamp (VOP3Mods0Clamp f32:$src0, i32:$src0_modifiers, i32:$omod),
2639 (f32 FP_ZERO), (f32 FP_ONE)),
2640 (V_ADD_F32_e64 $src0_modifiers, $src0, 0, 0, 1, $omod)
Christian Konig8dbe6f62013-02-21 15:17:27 +00002641>;
2642
Michel Danzer624b02a2014-02-04 07:12:38 +00002643/********** ================================ **********/
2644/********** Floating point absolute/negative **********/
2645/********** ================================ **********/
2646
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002647// Prevent expanding both fneg and fabs.
Michel Danzer624b02a2014-02-04 07:12:38 +00002648
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002649// FIXME: Should use S_OR_B32
Michel Danzer624b02a2014-02-04 07:12:38 +00002650def : Pat <
2651 (fneg (fabs f32:$src)),
2652 (V_OR_B32_e32 $src, (V_MOV_B32_e32 0x80000000)) /* Set sign bit */
2653>;
2654
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002655// FIXME: Should use S_OR_B32
Matt Arsenault13623d02014-08-15 18:42:18 +00002656def : Pat <
2657 (fneg (fabs f64:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002658 (REG_SEQUENCE VReg_64,
2659 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2660 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002661 (V_OR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002662 (V_MOV_B32_e32 0x80000000)), // Set sign bit.
2663 sub1)
Matt Arsenault13623d02014-08-15 18:42:18 +00002664>;
2665
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002666def : Pat <
2667 (fabs f32:$src),
2668 (V_AND_B32_e32 $src, (V_MOV_B32_e32 0x7fffffff))
2669>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00002670
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002671def : Pat <
2672 (fneg f32:$src),
2673 (V_XOR_B32_e32 $src, (V_MOV_B32_e32 0x80000000))
2674>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00002675
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002676def : Pat <
2677 (fabs f64:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002678 (REG_SEQUENCE VReg_64,
2679 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2680 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002681 (V_AND_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002682 (V_MOV_B32_e32 0x7fffffff)), // Set sign bit.
2683 sub1)
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002684>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00002685
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002686def : Pat <
2687 (fneg f64:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002688 (REG_SEQUENCE VReg_64,
2689 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2690 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002691 (V_XOR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002692 (V_MOV_B32_e32 0x80000000)),
2693 sub1)
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002694>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00002695
Christian Konigc756cb992013-02-16 11:28:22 +00002696/********** ================== **********/
2697/********** Immediate Patterns **********/
2698/********** ================== **********/
2699
2700def : Pat <
Tom Stellarddf94dc32013-08-14 23:24:24 +00002701 (SGPRImm<(i32 imm)>:$imm),
2702 (S_MOV_B32 imm:$imm)
2703>;
2704
2705def : Pat <
2706 (SGPRImm<(f32 fpimm)>:$imm),
Tom Stellardfb77f002015-01-13 22:59:41 +00002707 (S_MOV_B32 (f32 (bitcast_fpimm_to_i32 $imm)))
Tom Stellarddf94dc32013-08-14 23:24:24 +00002708>;
2709
2710def : Pat <
Christian Konigc756cb992013-02-16 11:28:22 +00002711 (i32 imm:$imm),
2712 (V_MOV_B32_e32 imm:$imm)
2713>;
2714
2715def : Pat <
2716 (f32 fpimm:$imm),
Tom Stellardfb77f002015-01-13 22:59:41 +00002717 (V_MOV_B32_e32 (f32 (bitcast_fpimm_to_i32 $imm)))
Christian Konigc756cb992013-02-16 11:28:22 +00002718>;
2719
2720def : Pat <
Christian Konigb559b072013-02-16 11:28:36 +00002721 (i64 InlineImm<i64>:$imm),
2722 (S_MOV_B64 InlineImm<i64>:$imm)
2723>;
2724
Matt Arsenaultbecd6562014-12-03 05:22:35 +00002725// XXX - Should this use a s_cmp to set SCC?
2726
2727// Set to sign-extended 64-bit value (true = -1, false = 0)
2728def : Pat <
2729 (i1 imm:$imm),
2730 (S_MOV_B64 (i64 (as_i64imm $imm)))
2731>;
2732
Matt Arsenault303011a2014-12-17 21:04:08 +00002733def : Pat <
2734 (f64 InlineFPImm<f64>:$imm),
Tom Stellardfb77f002015-01-13 22:59:41 +00002735 (S_MOV_B64 (f64 (bitcast_fpimm_to_i64 InlineFPImm<f64>:$imm)))
Matt Arsenault303011a2014-12-17 21:04:08 +00002736>;
2737
Tom Stellard75aadc22012-12-11 21:25:42 +00002738/********** ================== **********/
2739/********** Intrinsic Patterns **********/
2740/********** ================== **********/
2741
2742/* llvm.AMDGPU.pow */
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002743def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002744
2745def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002746 (int_AMDGPU_div f32:$src0, f32:$src1),
2747 (V_MUL_LEGACY_F32_e32 $src0, (V_RCP_LEGACY_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00002748>;
2749
Tom Stellard75aadc22012-12-11 21:25:42 +00002750def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002751 (int_AMDGPU_cube v4f32:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002752 (REG_SEQUENCE VReg_128,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002753 (V_CUBETC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
2754 0 /* src1_modifiers */, (EXTRACT_SUBREG $src, sub1),
2755 0 /* src2_modifiers */, (EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002756 0 /* clamp */, 0 /* omod */), sub0,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002757 (V_CUBESC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
2758 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2759 0 /* src2_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002760 0 /* clamp */, 0 /* omod */), sub1,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002761 (V_CUBEMA_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
2762 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2763 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002764 0 /* clamp */, 0 /* omod */), sub2,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002765 (V_CUBEID_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
2766 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2767 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002768 0 /* clamp */, 0 /* omod */), sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +00002769>;
2770
Michel Danzer0cc991e2013-02-22 11:22:58 +00002771def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002772 (i32 (sext i1:$src0)),
2773 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0)
Michel Danzer0cc991e2013-02-22 11:22:58 +00002774>;
2775
Tom Stellardf16d38c2014-02-13 23:34:13 +00002776class Ext32Pat <SDNode ext> : Pat <
2777 (i32 (ext i1:$src0)),
Michel Danzer5d26fdf2014-02-05 09:48:05 +00002778 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src0)
2779>;
2780
Tom Stellardf16d38c2014-02-13 23:34:13 +00002781def : Ext32Pat <zext>;
2782def : Ext32Pat <anyext>;
2783
Tom Stellard8d6d4492014-04-22 16:33:57 +00002784// Offset in an 32Bit VGPR
Christian Konig7a14a472013-03-18 11:34:00 +00002785def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002786 (SIload_constant v4i32:$sbase, i32:$voff),
Tom Stellardc229baa2015-03-10 16:16:49 +00002787 (BUFFER_LOAD_DWORD_OFFEN $voff, $sbase, 0, 0, 0, 0, 0)
Christian Konig7a14a472013-03-18 11:34:00 +00002788>;
2789
Michel Danzer8caa9042013-04-10 17:17:56 +00002790// The multiplication scales from [0,1] to the unsigned integer range
2791def : Pat <
2792 (AMDGPUurecip i32:$src0),
2793 (V_CVT_U32_F32_e32
2794 (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1,
2795 (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0))))
2796>;
2797
Michel Danzer8d696172013-07-10 16:36:52 +00002798def : Pat <
2799 (int_SI_tid),
Marek Olsakc5368502015-01-15 18:43:01 +00002800 (V_MBCNT_HI_U32_B32_e64 0xffffffff,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002801 (V_MBCNT_LO_U32_B32_e64 0xffffffff, 0))
Michel Danzer8d696172013-07-10 16:36:52 +00002802>;
2803
Tom Stellard0289ff42014-05-16 20:56:44 +00002804//===----------------------------------------------------------------------===//
2805// VOP3 Patterns
2806//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002807
Matt Arsenaulteb260202014-05-22 18:00:15 +00002808def : IMad24Pat<V_MAD_I32_I24>;
2809def : UMad24Pat<V_MAD_U32_U24>;
2810
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002811def : Pat <
Tom Stellard0289ff42014-05-16 20:56:44 +00002812 (mulhu i32:$src0, i32:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002813 (V_MUL_HI_U32 $src0, $src1)
Tom Stellard0289ff42014-05-16 20:56:44 +00002814>;
2815
2816def : Pat <
2817 (mulhs i32:$src0, i32:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002818 (V_MUL_HI_I32 $src0, $src1)
Tom Stellard0289ff42014-05-16 20:56:44 +00002819>;
2820
Matt Arsenault7d858d82014-11-02 23:46:54 +00002821defm : BFIPatterns <V_BFI_B32, S_MOV_B32, SReg_64>;
Tom Stellard0289ff42014-05-16 20:56:44 +00002822def : ROTRPattern <V_ALIGNBIT_B32>;
2823
Michel Danzer49812b52013-07-10 16:37:07 +00002824/********** ======================= **********/
2825/********** Load/Store Patterns **********/
2826/********** ======================= **********/
2827
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002828class DSReadPat <DS inst, ValueType vt, PatFrag frag> : Pat <
2829 (vt (frag (DS1Addr1Offset i32:$ptr, i32:$offset))),
Tom Stellard381a94a2015-05-12 15:00:49 +00002830 (inst $ptr, (as_i16imm $offset), (i1 0))
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002831>;
Tom Stellardc6f4a292013-08-26 15:05:59 +00002832
Tom Stellard381a94a2015-05-12 15:00:49 +00002833def : DSReadPat <DS_READ_I8, i32, si_sextload_local_i8>;
2834def : DSReadPat <DS_READ_U8, i32, si_az_extload_local_i8>;
2835def : DSReadPat <DS_READ_I16, i32, si_sextload_local_i16>;
2836def : DSReadPat <DS_READ_U16, i32, si_az_extload_local_i16>;
2837def : DSReadPat <DS_READ_B32, i32, si_load_local>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002838
2839let AddedComplexity = 100 in {
2840
Tom Stellard381a94a2015-05-12 15:00:49 +00002841def : DSReadPat <DS_READ_B64, v2i32, si_load_local_align8>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002842
2843} // End AddedComplexity = 100
2844
2845def : Pat <
Tom Stellard381a94a2015-05-12 15:00:49 +00002846 (v2i32 (si_load_local (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
Tom Stellardf3fc5552014-08-22 18:49:35 +00002847 i8:$offset1))),
Tom Stellard381a94a2015-05-12 15:00:49 +00002848 (DS_READ2_B32 $ptr, $offset0, $offset1, (i1 0))
Tom Stellardf3fc5552014-08-22 18:49:35 +00002849>;
Michel Danzer49812b52013-07-10 16:37:07 +00002850
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002851class DSWritePat <DS inst, ValueType vt, PatFrag frag> : Pat <
2852 (frag vt:$value, (DS1Addr1Offset i32:$ptr, i32:$offset)),
Tom Stellard381a94a2015-05-12 15:00:49 +00002853 (inst $ptr, $value, (as_i16imm $offset), (i1 0))
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002854>;
Michel Danzer49812b52013-07-10 16:37:07 +00002855
Tom Stellard381a94a2015-05-12 15:00:49 +00002856def : DSWritePat <DS_WRITE_B8, i32, si_truncstore_local_i8>;
2857def : DSWritePat <DS_WRITE_B16, i32, si_truncstore_local_i16>;
2858def : DSWritePat <DS_WRITE_B32, i32, si_store_local>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002859
2860let AddedComplexity = 100 in {
2861
Tom Stellard381a94a2015-05-12 15:00:49 +00002862def : DSWritePat <DS_WRITE_B64, v2i32, si_store_local_align8>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002863} // End AddedComplexity = 100
2864
2865def : Pat <
Tom Stellard381a94a2015-05-12 15:00:49 +00002866 (si_store_local v2i32:$value, (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
2867 i8:$offset1)),
Tom Stellard065e3d42015-03-09 18:49:54 +00002868 (DS_WRITE2_B32 $ptr, (EXTRACT_SUBREG $value, sub0),
2869 (EXTRACT_SUBREG $value, sub1), $offset0, $offset1,
Tom Stellard381a94a2015-05-12 15:00:49 +00002870 (i1 0))
Tom Stellardf3fc5552014-08-22 18:49:35 +00002871>;
Tom Stellardf3d166a2013-08-26 15:05:49 +00002872
Matt Arsenault8ae59612014-09-05 16:24:58 +00002873class DSAtomicRetPat<DS inst, ValueType vt, PatFrag frag> : Pat <
2874 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$value),
Tom Stellard381a94a2015-05-12 15:00:49 +00002875 (inst $ptr, $value, (as_i16imm $offset), (i1 0))
Matt Arsenault8ae59612014-09-05 16:24:58 +00002876>;
Matt Arsenault72574102014-06-11 18:08:34 +00002877
Matt Arsenault9e874542014-06-11 18:08:45 +00002878// Special case of DSAtomicRetPat for add / sub 1 -> inc / dec
Matt Arsenault2c819942014-06-12 08:21:54 +00002879//
2880// We need to use something for the data0, so we set a register to
2881// -1. For the non-rtn variants, the manual says it does
2882// DS[A] = (DS[A] >= D0) ? 0 : DS[A] + 1, and setting D0 to uint_max
2883// will always do the increment so I'm assuming it's the same.
2884//
2885// We also load this -1 with s_mov_b32 / s_mov_b64 even though this
2886// needs to be a VGPR. The SGPR copy pass will fix this, and it's
2887// easier since there is no v_mov_b64.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002888class DSAtomicIncRetPat<DS inst, ValueType vt,
2889 Instruction LoadImm, PatFrag frag> : Pat <
2890 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), (vt 1)),
Tom Stellard381a94a2015-05-12 15:00:49 +00002891 (inst $ptr, (LoadImm (vt -1)), (as_i16imm $offset), (i1 0))
Matt Arsenault8ae59612014-09-05 16:24:58 +00002892>;
Matt Arsenault9e874542014-06-11 18:08:45 +00002893
Matt Arsenault9e874542014-06-11 18:08:45 +00002894
Matt Arsenault8ae59612014-09-05 16:24:58 +00002895class DSAtomicCmpXChg <DS inst, ValueType vt, PatFrag frag> : Pat <
2896 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$cmp, vt:$swap),
Tom Stellard381a94a2015-05-12 15:00:49 +00002897 (inst $ptr, $cmp, $swap, (as_i16imm $offset), (i1 0))
Matt Arsenault8ae59612014-09-05 16:24:58 +00002898>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002899
2900
2901// 32-bit atomics.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002902def : DSAtomicIncRetPat<DS_INC_RTN_U32, i32,
Tom Stellard381a94a2015-05-12 15:00:49 +00002903 S_MOV_B32, si_atomic_load_add_local>;
Matt Arsenault8ae59612014-09-05 16:24:58 +00002904def : DSAtomicIncRetPat<DS_DEC_RTN_U32, i32,
Tom Stellard381a94a2015-05-12 15:00:49 +00002905 S_MOV_B32, si_atomic_load_sub_local>;
Matt Arsenault9e874542014-06-11 18:08:45 +00002906
Tom Stellard381a94a2015-05-12 15:00:49 +00002907def : DSAtomicRetPat<DS_WRXCHG_RTN_B32, i32, si_atomic_swap_local>;
2908def : DSAtomicRetPat<DS_ADD_RTN_U32, i32, si_atomic_load_add_local>;
2909def : DSAtomicRetPat<DS_SUB_RTN_U32, i32, si_atomic_load_sub_local>;
2910def : DSAtomicRetPat<DS_AND_RTN_B32, i32, si_atomic_load_and_local>;
2911def : DSAtomicRetPat<DS_OR_RTN_B32, i32, si_atomic_load_or_local>;
2912def : DSAtomicRetPat<DS_XOR_RTN_B32, i32, si_atomic_load_xor_local>;
2913def : DSAtomicRetPat<DS_MIN_RTN_I32, i32, si_atomic_load_min_local>;
2914def : DSAtomicRetPat<DS_MAX_RTN_I32, i32, si_atomic_load_max_local>;
2915def : DSAtomicRetPat<DS_MIN_RTN_U32, i32, si_atomic_load_umin_local>;
2916def : DSAtomicRetPat<DS_MAX_RTN_U32, i32, si_atomic_load_umax_local>;
Matt Arsenault0e69e8122014-06-11 18:08:42 +00002917
Tom Stellard381a94a2015-05-12 15:00:49 +00002918def : DSAtomicCmpXChg<DS_CMPST_RTN_B32, i32, si_atomic_cmp_swap_32_local>;
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002919
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002920// 64-bit atomics.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002921def : DSAtomicIncRetPat<DS_INC_RTN_U64, i64,
Tom Stellard381a94a2015-05-12 15:00:49 +00002922 S_MOV_B64, si_atomic_load_add_local>;
Matt Arsenault8ae59612014-09-05 16:24:58 +00002923def : DSAtomicIncRetPat<DS_DEC_RTN_U64, i64,
Tom Stellard381a94a2015-05-12 15:00:49 +00002924 S_MOV_B64, si_atomic_load_sub_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002925
Tom Stellard381a94a2015-05-12 15:00:49 +00002926def : DSAtomicRetPat<DS_WRXCHG_RTN_B64, i64, si_atomic_swap_local>;
2927def : DSAtomicRetPat<DS_ADD_RTN_U64, i64, si_atomic_load_add_local>;
2928def : DSAtomicRetPat<DS_SUB_RTN_U64, i64, si_atomic_load_sub_local>;
2929def : DSAtomicRetPat<DS_AND_RTN_B64, i64, si_atomic_load_and_local>;
2930def : DSAtomicRetPat<DS_OR_RTN_B64, i64, si_atomic_load_or_local>;
2931def : DSAtomicRetPat<DS_XOR_RTN_B64, i64, si_atomic_load_xor_local>;
2932def : DSAtomicRetPat<DS_MIN_RTN_I64, i64, si_atomic_load_min_local>;
2933def : DSAtomicRetPat<DS_MAX_RTN_I64, i64, si_atomic_load_max_local>;
2934def : DSAtomicRetPat<DS_MIN_RTN_U64, i64, si_atomic_load_umin_local>;
2935def : DSAtomicRetPat<DS_MAX_RTN_U64, i64, si_atomic_load_umax_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002936
Tom Stellard381a94a2015-05-12 15:00:49 +00002937def : DSAtomicCmpXChg<DS_CMPST_RTN_B64, i64, si_atomic_cmp_swap_64_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002938
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002939
Tom Stellard556d9aa2013-06-03 17:39:37 +00002940//===----------------------------------------------------------------------===//
2941// MUBUF Patterns
2942//===----------------------------------------------------------------------===//
2943
Tom Stellard07a10a32013-06-03 17:39:43 +00002944multiclass MUBUFLoad_Pattern <MUBUF Instr_ADDR64, ValueType vt,
Tom Stellard7c1838d2014-07-02 20:53:56 +00002945 PatFrag constant_ld> {
Tom Stellard07a10a32013-06-03 17:39:43 +00002946 def : Pat <
Tom Stellard1f9939f2015-02-27 14:59:41 +00002947 (vt (constant_ld (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset,
2948 i16:$offset, i1:$glc, i1:$slc, i1:$tfe))),
Tom Stellardc229baa2015-03-10 16:16:49 +00002949 (Instr_ADDR64 $vaddr, $srsrc, $soffset, $offset, $glc, $slc, $tfe)
Tom Stellard07a10a32013-06-03 17:39:43 +00002950 >;
2951}
2952
Marek Olsak5df00d62014-12-07 12:18:57 +00002953let Predicates = [isSICI] in {
Tom Stellardb02094e2014-07-21 15:45:01 +00002954defm : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_ADDR64, i32, sextloadi8_constant>;
2955defm : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32, az_extloadi8_constant>;
2956defm : MUBUFLoad_Pattern <BUFFER_LOAD_SSHORT_ADDR64, i32, sextloadi16_constant>;
2957defm : MUBUFLoad_Pattern <BUFFER_LOAD_USHORT_ADDR64, i32, az_extloadi16_constant>;
2958defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORD_ADDR64, i32, constant_load>;
2959defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, v2i32, constant_load>;
2960defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX4_ADDR64, v4i32, constant_load>;
Marek Olsak5df00d62014-12-07 12:18:57 +00002961} // End Predicates = [isSICI]
Tom Stellardb02094e2014-07-21 15:45:01 +00002962
2963class MUBUFScratchLoadPat <MUBUF Instr, ValueType vt, PatFrag ld> : Pat <
2964 (vt (ld (MUBUFScratch v4i32:$srsrc, i32:$vaddr,
2965 i32:$soffset, u16imm:$offset))),
Tom Stellardc229baa2015-03-10 16:16:49 +00002966 (Instr $vaddr, $srsrc, $soffset, $offset, 0, 0, 0)
Tom Stellardb02094e2014-07-21 15:45:01 +00002967>;
2968
2969def : MUBUFScratchLoadPat <BUFFER_LOAD_SBYTE_OFFEN, i32, sextloadi8_private>;
2970def : MUBUFScratchLoadPat <BUFFER_LOAD_UBYTE_OFFEN, i32, extloadi8_private>;
2971def : MUBUFScratchLoadPat <BUFFER_LOAD_SSHORT_OFFEN, i32, sextloadi16_private>;
2972def : MUBUFScratchLoadPat <BUFFER_LOAD_USHORT_OFFEN, i32, extloadi16_private>;
2973def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORD_OFFEN, i32, load_private>;
2974def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX2_OFFEN, v2i32, load_private>;
2975def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX4_OFFEN, v4i32, load_private>;
Tom Stellard07a10a32013-06-03 17:39:43 +00002976
Michel Danzer13736222014-01-27 07:20:51 +00002977// BUFFER_LOAD_DWORD*, addr64=0
2978multiclass MUBUF_Load_Dword <ValueType vt, MUBUF offset, MUBUF offen, MUBUF idxen,
2979 MUBUF bothen> {
2980
2981 def : Pat <
Tom Stellard8e44d942014-07-21 15:44:55 +00002982 (vt (int_SI_buffer_load_dword v4i32:$rsrc, (i32 imm), i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002983 imm:$offset, 0, 0, imm:$glc, imm:$slc,
2984 imm:$tfe)),
Tom Stellard49282c92015-02-27 14:59:44 +00002985 (offset $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc),
Michel Danzer13736222014-01-27 07:20:51 +00002986 (as_i1imm $slc), (as_i1imm $tfe))
2987 >;
2988
2989 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002990 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Tom Stellardb02094e2014-07-21 15:45:01 +00002991 imm:$offset, 1, 0, imm:$glc, imm:$slc,
Michel Danzer13736222014-01-27 07:20:51 +00002992 imm:$tfe)),
Tom Stellardc229baa2015-03-10 16:16:49 +00002993 (offen $vaddr, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc),
Michel Danzer13736222014-01-27 07:20:51 +00002994 (as_i1imm $tfe))
2995 >;
2996
2997 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002998 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002999 imm:$offset, 0, 1, imm:$glc, imm:$slc,
3000 imm:$tfe)),
Tom Stellardc229baa2015-03-10 16:16:49 +00003001 (idxen $vaddr, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc),
Michel Danzer13736222014-01-27 07:20:51 +00003002 (as_i1imm $slc), (as_i1imm $tfe))
3003 >;
3004
3005 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00003006 (vt (int_SI_buffer_load_dword v4i32:$rsrc, v2i32:$vaddr, i32:$soffset,
Matt Arsenaultcaa12882015-02-18 02:04:38 +00003007 imm:$offset, 1, 1, imm:$glc, imm:$slc,
Michel Danzer13736222014-01-27 07:20:51 +00003008 imm:$tfe)),
Tom Stellardc229baa2015-03-10 16:16:49 +00003009 (bothen $vaddr, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc),
Michel Danzer13736222014-01-27 07:20:51 +00003010 (as_i1imm $tfe))
3011 >;
3012}
3013
3014defm : MUBUF_Load_Dword <i32, BUFFER_LOAD_DWORD_OFFSET, BUFFER_LOAD_DWORD_OFFEN,
3015 BUFFER_LOAD_DWORD_IDXEN, BUFFER_LOAD_DWORD_BOTHEN>;
3016defm : MUBUF_Load_Dword <v2i32, BUFFER_LOAD_DWORDX2_OFFSET, BUFFER_LOAD_DWORDX2_OFFEN,
3017 BUFFER_LOAD_DWORDX2_IDXEN, BUFFER_LOAD_DWORDX2_BOTHEN>;
3018defm : MUBUF_Load_Dword <v4i32, BUFFER_LOAD_DWORDX4_OFFSET, BUFFER_LOAD_DWORDX4_OFFEN,
3019 BUFFER_LOAD_DWORDX4_IDXEN, BUFFER_LOAD_DWORDX4_BOTHEN>;
3020
Tom Stellardb02094e2014-07-21 15:45:01 +00003021class MUBUFScratchStorePat <MUBUF Instr, ValueType vt, PatFrag st> : Pat <
Tom Stellardddea4862014-08-11 22:18:14 +00003022 (st vt:$value, (MUBUFScratch v4i32:$srsrc, i32:$vaddr, i32:$soffset,
3023 u16imm:$offset)),
Tom Stellardc229baa2015-03-10 16:16:49 +00003024 (Instr $value, $vaddr, $srsrc, $soffset, $offset, 0, 0, 0)
Tom Stellardb02094e2014-07-21 15:45:01 +00003025>;
3026
Tom Stellardddea4862014-08-11 22:18:14 +00003027def : MUBUFScratchStorePat <BUFFER_STORE_BYTE_OFFEN, i32, truncstorei8_private>;
3028def : MUBUFScratchStorePat <BUFFER_STORE_SHORT_OFFEN, i32, truncstorei16_private>;
3029def : MUBUFScratchStorePat <BUFFER_STORE_DWORD_OFFEN, i32, store_private>;
3030def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX2_OFFEN, v2i32, store_private>;
3031def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX4_OFFEN, v4i32, store_private>;
Tom Stellardb02094e2014-07-21 15:45:01 +00003032
3033/*
3034class MUBUFStore_Pattern <MUBUF Instr, ValueType vt, PatFrag st> : Pat <
3035 (st vt:$value, (MUBUFScratch v4i32:$srsrc, i64:$vaddr, u16imm:$offset)),
3036 (Instr $value, $srsrc, $vaddr, $offset)
3037>;
3038
Marek Olsak5df00d62014-12-07 12:18:57 +00003039let Predicates = [isSICI] in {
Tom Stellardb02094e2014-07-21 15:45:01 +00003040def : MUBUFStore_Pattern <BUFFER_STORE_BYTE_ADDR64, i32, truncstorei8_private>;
3041def : MUBUFStore_Pattern <BUFFER_STORE_SHORT_ADDR64, i32, truncstorei16_private>;
3042def : MUBUFStore_Pattern <BUFFER_STORE_DWORD_ADDR64, i32, store_private>;
3043def : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2_ADDR64, v2i32, store_private>;
3044def : MUBUFStore_Pattern <BUFFER_STORE_DWORDX4_ADDR64, v4i32, store_private>;
Marek Olsak5df00d62014-12-07 12:18:57 +00003045} // End Predicates = [isSICI]
Tom Stellardb02094e2014-07-21 15:45:01 +00003046
3047*/
3048
Tom Stellardafcf12f2013-09-12 02:55:14 +00003049//===----------------------------------------------------------------------===//
3050// MTBUF Patterns
3051//===----------------------------------------------------------------------===//
3052
3053// TBUFFER_STORE_FORMAT_*, addr64=0
3054class MTBUF_StoreResource <ValueType vt, int num_channels, MTBUF opcode> : Pat<
Tom Stellard868fd922014-04-17 21:00:11 +00003055 (SItbuffer_store v4i32:$rsrc, vt:$vdata, num_channels, i32:$vaddr,
Tom Stellardafcf12f2013-09-12 02:55:14 +00003056 i32:$soffset, imm:$inst_offset, imm:$dfmt,
3057 imm:$nfmt, imm:$offen, imm:$idxen,
3058 imm:$glc, imm:$slc, imm:$tfe),
3059 (opcode
3060 $vdata, (as_i16imm $inst_offset), (as_i1imm $offen), (as_i1imm $idxen),
3061 (as_i1imm $glc), 0, (as_i8imm $dfmt), (as_i8imm $nfmt), $vaddr, $rsrc,
3062 (as_i1imm $slc), (as_i1imm $tfe), $soffset)
3063>;
3064
3065def : MTBUF_StoreResource <i32, 1, TBUFFER_STORE_FORMAT_X>;
3066def : MTBUF_StoreResource <v2i32, 2, TBUFFER_STORE_FORMAT_XY>;
3067def : MTBUF_StoreResource <v4i32, 3, TBUFFER_STORE_FORMAT_XYZ>;
3068def : MTBUF_StoreResource <v4i32, 4, TBUFFER_STORE_FORMAT_XYZW>;
3069
Matt Arsenault84543822014-06-11 18:11:34 +00003070let SubtargetPredicate = isCI in {
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00003071
Tom Stellard326d6ec2014-11-05 14:50:53 +00003072defm V_QSAD_PK_U16_U8 : VOP3Inst <vop3<0x173>, "v_qsad_pk_u16_u8",
Tom Stellardb4a313a2014-08-01 00:32:39 +00003073 VOP_I32_I32_I32
3074>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00003075defm V_MQSAD_U16_U8 : VOP3Inst <vop3<0x172>, "v_mqsad_u16_u8",
Tom Stellardb4a313a2014-08-01 00:32:39 +00003076 VOP_I32_I32_I32
3077>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00003078defm V_MQSAD_U32_U8 : VOP3Inst <vop3<0x175>, "v_mqsad_u32_u8",
Tom Stellardb4a313a2014-08-01 00:32:39 +00003079 VOP_I32_I32_I32
3080>;
Matt Arsenault95e48662014-11-13 19:26:47 +00003081
3082let isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00003083defm V_MAD_U64_U32 : VOP3Inst <vop3<0x176>, "v_mad_u64_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00003084 VOP_I64_I32_I32_I64
3085>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00003086
3087// XXX - Does this set VCC?
Tom Stellard326d6ec2014-11-05 14:50:53 +00003088defm V_MAD_I64_I32 : VOP3Inst <vop3<0x177>, "v_mad_i64_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00003089 VOP_I64_I32_I32_I64
3090>;
Matt Arsenault95e48662014-11-13 19:26:47 +00003091} // End isCommutable = 1
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00003092
3093// Remaining instructions:
3094// FLAT_*
3095// S_CBRANCH_CDBGUSER
3096// S_CBRANCH_CDBGSYS
3097// S_CBRANCH_CDBGSYS_OR_USER
3098// S_CBRANCH_CDBGSYS_AND_USER
3099// S_DCACHE_INV_VOL
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00003100// DS_NOP
3101// DS_GWS_SEMA_RELEASE_ALL
3102// DS_WRAP_RTN_B32
3103// DS_CNDXCHG32_RTN_B64
3104// DS_WRITE_B96
3105// DS_WRITE_B128
3106// DS_CONDXCHG32_RTN_B128
3107// DS_READ_B96
3108// DS_READ_B128
3109// BUFFER_LOAD_DWORDX3
3110// BUFFER_STORE_DWORDX3
3111
Marek Olsak5df00d62014-12-07 12:18:57 +00003112} // End isCI
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00003113
Matt Arsenault3f981402014-09-15 15:41:53 +00003114//===----------------------------------------------------------------------===//
3115// Flat Patterns
3116//===----------------------------------------------------------------------===//
3117
3118class FLATLoad_Pattern <FLAT Instr_ADDR64, ValueType vt,
3119 PatFrag flat_ld> :
3120 Pat <(vt (flat_ld i64:$ptr)),
3121 (Instr_ADDR64 $ptr)
3122>;
3123
3124def : FLATLoad_Pattern <FLAT_LOAD_SBYTE, i32, sextloadi8_flat>;
3125def : FLATLoad_Pattern <FLAT_LOAD_UBYTE, i32, az_extloadi8_flat>;
3126def : FLATLoad_Pattern <FLAT_LOAD_SSHORT, i32, sextloadi16_flat>;
3127def : FLATLoad_Pattern <FLAT_LOAD_USHORT, i32, az_extloadi16_flat>;
3128def : FLATLoad_Pattern <FLAT_LOAD_DWORD, i32, flat_load>;
3129def : FLATLoad_Pattern <FLAT_LOAD_DWORDX2, i64, flat_load>;
3130def : FLATLoad_Pattern <FLAT_LOAD_DWORDX2, i64, az_extloadi32_flat>;
3131def : FLATLoad_Pattern <FLAT_LOAD_DWORDX2, v2i32, flat_load>;
3132def : FLATLoad_Pattern <FLAT_LOAD_DWORDX4, v4i32, flat_load>;
3133
3134class FLATStore_Pattern <FLAT Instr, ValueType vt, PatFrag st> :
3135 Pat <(st vt:$value, i64:$ptr),
3136 (Instr $value, $ptr)
3137 >;
3138
3139def : FLATStore_Pattern <FLAT_STORE_BYTE, i32, truncstorei8_flat>;
3140def : FLATStore_Pattern <FLAT_STORE_SHORT, i32, truncstorei16_flat>;
3141def : FLATStore_Pattern <FLAT_STORE_DWORD, i32, flat_store>;
3142def : FLATStore_Pattern <FLAT_STORE_DWORDX2, i64, flat_store>;
3143def : FLATStore_Pattern <FLAT_STORE_DWORDX2, v2i32, flat_store>;
3144def : FLATStore_Pattern <FLAT_STORE_DWORDX4, v4i32, flat_store>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00003145
Christian Konig2989ffc2013-03-18 11:34:16 +00003146/********** ====================== **********/
3147/********** Indirect adressing **********/
3148/********** ====================== **********/
3149
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00003150multiclass SI_INDIRECT_Pattern <ValueType vt, ValueType eltvt, SI_INDIRECT_DST IndDst> {
Tom Stellard40b7f1f2013-05-02 15:30:12 +00003151
Christian Konig2989ffc2013-03-18 11:34:16 +00003152 // 1. Extract with offset
3153 def : Pat<
Craig Topper3a8eb892015-03-20 05:09:06 +00003154 (eltvt (vector_extract vt:$vec, (add i32:$idx, imm:$off))),
3155 (SI_INDIRECT_SRC $vec, $idx, imm:$off)
Christian Konig2989ffc2013-03-18 11:34:16 +00003156 >;
3157
3158 // 2. Extract without offset
3159 def : Pat<
Craig Topper3a8eb892015-03-20 05:09:06 +00003160 (eltvt (vector_extract vt:$vec, i32:$idx)),
3161 (SI_INDIRECT_SRC $vec, $idx, 0)
Christian Konig2989ffc2013-03-18 11:34:16 +00003162 >;
3163
3164 // 3. Insert with offset
3165 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00003166 (vector_insert vt:$vec, eltvt:$val, (add i32:$idx, imm:$off)),
Craig Topper3a8eb892015-03-20 05:09:06 +00003167 (IndDst $vec, $idx, imm:$off, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00003168 >;
3169
3170 // 4. Insert without offset
3171 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00003172 (vector_insert vt:$vec, eltvt:$val, i32:$idx),
Craig Topper3a8eb892015-03-20 05:09:06 +00003173 (IndDst $vec, $idx, 0, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00003174 >;
3175}
3176
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00003177defm : SI_INDIRECT_Pattern <v2f32, f32, SI_INDIRECT_DST_V2>;
3178defm : SI_INDIRECT_Pattern <v4f32, f32, SI_INDIRECT_DST_V4>;
3179defm : SI_INDIRECT_Pattern <v8f32, f32, SI_INDIRECT_DST_V8>;
3180defm : SI_INDIRECT_Pattern <v16f32, f32, SI_INDIRECT_DST_V16>;
3181
3182defm : SI_INDIRECT_Pattern <v2i32, i32, SI_INDIRECT_DST_V2>;
3183defm : SI_INDIRECT_Pattern <v4i32, i32, SI_INDIRECT_DST_V4>;
3184defm : SI_INDIRECT_Pattern <v8i32, i32, SI_INDIRECT_DST_V8>;
3185defm : SI_INDIRECT_Pattern <v16i32, i32, SI_INDIRECT_DST_V16>;
Christian Konig2989ffc2013-03-18 11:34:16 +00003186
Tom Stellard81d871d2013-11-13 23:36:50 +00003187//===----------------------------------------------------------------------===//
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003188// Conversion Patterns
3189//===----------------------------------------------------------------------===//
3190
3191def : Pat<(i32 (sext_inreg i32:$src, i1)),
3192 (S_BFE_I32 i32:$src, 65536)>; // 0 | 1 << 16
3193
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003194// Handle sext_inreg in i64
3195def : Pat <
3196 (i64 (sext_inreg i64:$src, i1)),
Matt Arsenault94812212014-11-14 18:18:16 +00003197 (S_BFE_I64 i64:$src, 0x10000) // 0 | 1 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003198>;
3199
3200def : Pat <
3201 (i64 (sext_inreg i64:$src, i8)),
Matt Arsenault94812212014-11-14 18:18:16 +00003202 (S_BFE_I64 i64:$src, 0x80000) // 0 | 8 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003203>;
3204
3205def : Pat <
3206 (i64 (sext_inreg i64:$src, i16)),
Matt Arsenault94812212014-11-14 18:18:16 +00003207 (S_BFE_I64 i64:$src, 0x100000) // 0 | 16 << 16
3208>;
3209
3210def : Pat <
3211 (i64 (sext_inreg i64:$src, i32)),
3212 (S_BFE_I64 i64:$src, 0x200000) // 0 | 32 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003213>;
3214
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003215class ZExt_i64_i32_Pat <SDNode ext> : Pat <
3216 (i64 (ext i32:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003217 (REG_SEQUENCE SReg_64, $src, sub0, (S_MOV_B32 0), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003218>;
3219
3220class ZExt_i64_i1_Pat <SDNode ext> : Pat <
3221 (i64 (ext i1:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003222 (REG_SEQUENCE VReg_64,
3223 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src), sub0,
3224 (S_MOV_B32 0), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003225>;
3226
3227
3228def : ZExt_i64_i32_Pat<zext>;
3229def : ZExt_i64_i32_Pat<anyext>;
3230def : ZExt_i64_i1_Pat<zext>;
3231def : ZExt_i64_i1_Pat<anyext>;
3232
3233def : Pat <
3234 (i64 (sext i32:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003235 (REG_SEQUENCE SReg_64, $src, sub0,
3236 (S_ASHR_I32 $src, 31), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003237>;
3238
3239def : Pat <
3240 (i64 (sext i1:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003241 (REG_SEQUENCE VReg_64,
3242 (V_CNDMASK_B32_e64 0, -1, $src), sub0,
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003243 (V_CNDMASK_B32_e64 0, -1, $src), sub1)
3244>;
3245
Matt Arsenaultbecd6562014-12-03 05:22:35 +00003246// If we need to perform a logical operation on i1 values, we need to
3247// use vector comparisons since there is only one SCC register. Vector
3248// comparisions still write to a pair of SGPRs, so treat these as
3249// 64-bit comparisons. When legalizing SGPR copies, instructions
3250// resulting in the copies from SCC to these instructions will be
3251// moved to the VALU.
3252def : Pat <
3253 (i1 (and i1:$src0, i1:$src1)),
3254 (S_AND_B64 $src0, $src1)
3255>;
3256
3257def : Pat <
3258 (i1 (or i1:$src0, i1:$src1)),
3259 (S_OR_B64 $src0, $src1)
3260>;
3261
3262def : Pat <
3263 (i1 (xor i1:$src0, i1:$src1)),
3264 (S_XOR_B64 $src0, $src1)
3265>;
3266
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +00003267def : Pat <
3268 (f32 (sint_to_fp i1:$src)),
3269 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_NEG_ONE, $src)
3270>;
3271
3272def : Pat <
3273 (f32 (uint_to_fp i1:$src)),
3274 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_ONE, $src)
3275>;
3276
3277def : Pat <
3278 (f64 (sint_to_fp i1:$src)),
Matt Arsenaultbecd6562014-12-03 05:22:35 +00003279 (V_CVT_F64_I32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src))
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +00003280>;
3281
3282def : Pat <
3283 (f64 (uint_to_fp i1:$src)),
3284 (V_CVT_F64_U32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src))
3285>;
3286
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003287//===----------------------------------------------------------------------===//
Tom Stellardfb961692013-10-23 00:44:19 +00003288// Miscellaneous Patterns
3289//===----------------------------------------------------------------------===//
3290
3291def : Pat <
Tom Stellard81d871d2013-11-13 23:36:50 +00003292 (i32 (trunc i64:$a)),
3293 (EXTRACT_SUBREG $a, sub0)
3294>;
3295
Michel Danzerbf1a6412014-01-28 03:01:16 +00003296def : Pat <
3297 (i1 (trunc i32:$a)),
Matt Arsenault49dd4282014-09-15 17:15:02 +00003298 (V_CMP_EQ_I32_e64 (V_AND_B32_e64 (i32 1), $a), 1)
Michel Danzerbf1a6412014-01-28 03:01:16 +00003299>;
3300
Matt Arsenaulte306a322014-10-21 16:25:08 +00003301def : Pat <
Matt Arsenaultabd271b2015-02-05 06:05:13 +00003302 (i1 (trunc i64:$a)),
3303 (V_CMP_EQ_I32_e64 (V_AND_B32_e64 (i32 1),
3304 (EXTRACT_SUBREG $a, sub0)), 1)
3305>;
3306
3307def : Pat <
Matt Arsenaulte306a322014-10-21 16:25:08 +00003308 (i32 (bswap i32:$a)),
3309 (V_BFI_B32 (S_MOV_B32 0x00ff00ff),
3310 (V_ALIGNBIT_B32 $a, $a, 24),
3311 (V_ALIGNBIT_B32 $a, $a, 8))
3312>;
3313
Matt Arsenault477b17822014-12-12 02:30:29 +00003314def : Pat <
3315 (f32 (select i1:$src2, f32:$src1, f32:$src0)),
3316 (V_CNDMASK_B32_e64 $src0, $src1, $src2)
3317>;
3318
Marek Olsak63a7b082015-03-24 13:40:21 +00003319multiclass BFMPatterns <ValueType vt, InstSI BFM, InstSI MOV> {
3320 def : Pat <
3321 (vt (shl (vt (add (vt (shl 1, vt:$a)), -1)), vt:$b)),
3322 (BFM $a, $b)
3323 >;
3324
3325 def : Pat <
3326 (vt (add (vt (shl 1, vt:$a)), -1)),
3327 (BFM $a, (MOV 0))
3328 >;
3329}
3330
3331defm : BFMPatterns <i32, S_BFM_B32, S_MOV_B32>;
3332// FIXME: defm : BFMPatterns <i64, S_BFM_B64, S_MOV_B64>;
3333
Marek Olsak949f5da2015-03-24 13:40:34 +00003334def : BFEPattern <V_BFE_U32, S_MOV_B32>;
3335
Marek Olsak43650e42015-03-24 13:40:08 +00003336//===----------------------------------------------------------------------===//
3337// Fract Patterns
3338//===----------------------------------------------------------------------===//
3339
Marek Olsak7d777282015-03-24 13:40:15 +00003340let Predicates = [isSI] in {
3341
3342// V_FRACT is buggy on SI, so the F32 version is never used and (x-floor(x)) is
3343// used instead. However, SI doesn't have V_FLOOR_F64, so the most efficient
3344// way to implement it is using V_FRACT_F64.
3345// The workaround for the V_FRACT bug is:
3346// fract(x) = isnan(x) ? x : min(V_FRACT(x), 0.99999999999999999)
3347
3348// Convert (x + (-floor(x)) to fract(x)
3349def : Pat <
3350 (f64 (fadd (f64 (VOP3Mods f64:$x, i32:$mods)),
3351 (f64 (fneg (f64 (ffloor (f64 (VOP3Mods f64:$x, i32:$mods)))))))),
3352 (V_CNDMASK_B64_PSEUDO
3353 $x,
3354 (V_MIN_F64
3355 SRCMODS.NONE,
3356 (V_FRACT_F64_e64 $mods, $x, DSTCLAMP.NONE, DSTOMOD.NONE),
3357 SRCMODS.NONE,
3358 (V_MOV_B64_PSEUDO 0x3fefffffffffffff),
3359 DSTCLAMP.NONE, DSTOMOD.NONE),
3360 (V_CMP_CLASS_F64_e64 SRCMODS.NONE, $x, 3/*NaN*/))
3361>;
3362
3363// Convert floor(x) to (x - fract(x))
3364def : Pat <
3365 (f64 (ffloor (f64 (VOP3Mods f64:$x, i32:$mods)))),
3366 (V_ADD_F64
3367 $mods,
3368 $x,
3369 SRCMODS.NEG,
3370 (V_CNDMASK_B64_PSEUDO
3371 $x,
3372 (V_MIN_F64
3373 SRCMODS.NONE,
3374 (V_FRACT_F64_e64 $mods, $x, DSTCLAMP.NONE, DSTOMOD.NONE),
3375 SRCMODS.NONE,
3376 (V_MOV_B64_PSEUDO 0x3fefffffffffffff),
3377 DSTCLAMP.NONE, DSTOMOD.NONE),
3378 (V_CMP_CLASS_F64_e64 SRCMODS.NONE, $x, 3/*NaN*/)),
3379 DSTCLAMP.NONE, DSTOMOD.NONE)
3380>;
3381
3382} // End Predicates = [isSI]
3383
Marek Olsak43650e42015-03-24 13:40:08 +00003384let Predicates = [isCI] in {
3385
3386// Convert (x - floor(x)) to fract(x)
3387def : Pat <
3388 (f32 (fsub (f32 (VOP3Mods f32:$x, i32:$mods)),
3389 (f32 (ffloor (f32 (VOP3Mods f32:$x, i32:$mods)))))),
3390 (V_FRACT_F32_e64 $mods, $x, DSTCLAMP.NONE, DSTOMOD.NONE)
3391>;
3392
3393// Convert (x + (-floor(x))) to fract(x)
3394def : Pat <
3395 (f64 (fadd (f64 (VOP3Mods f64:$x, i32:$mods)),
3396 (f64 (fneg (f64 (ffloor (f64 (VOP3Mods f64:$x, i32:$mods)))))))),
3397 (V_FRACT_F64_e64 $mods, $x, DSTCLAMP.NONE, DSTOMOD.NONE)
3398>;
3399
3400} // End Predicates = [isCI]
3401
Tom Stellardfb961692013-10-23 00:44:19 +00003402//============================================================================//
Tom Stellardeac65dd2013-05-03 17:21:20 +00003403// Miscellaneous Optimization Patterns
3404//============================================================================//
3405
Matt Arsenault49dd4282014-09-15 17:15:02 +00003406def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e64>;
Tom Stellardeac65dd2013-05-03 17:21:20 +00003407
Marek Olsak5df00d62014-12-07 12:18:57 +00003408} // End isGCN predicate