| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1 | //===-- SIInstructions.td - SI Instruction Defintions ---------------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // This file was originally auto-generated from a GPU register header file and |
| 10 | // all the instruction definitions were originally commented out. Instructions |
| 11 | // that are not yet supported remain commented out. |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| Eric Christopher | 7792e32 | 2015-01-30 23:24:40 +0000 | [diff] [blame] | 14 | def isGCN : Predicate<"Subtarget->getGeneration() " |
| Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 15 | ">= SISubtarget::SOUTHERN_ISLANDS">, |
| Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 16 | AssemblerPredicate<"FeatureGCN">; |
| Marek Olsak | 7d77728 | 2015-03-24 13:40:15 +0000 | [diff] [blame] | 17 | def isSI : Predicate<"Subtarget->getGeneration() " |
| Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 18 | "== SISubtarget::SOUTHERN_ISLANDS">, |
| Matt Arsenault | d6adfb4 | 2015-09-24 19:52:21 +0000 | [diff] [blame] | 19 | AssemblerPredicate<"FeatureSouthernIslands">; |
| 20 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 21 | |
| Tom Stellard | ec87f84 | 2015-05-25 16:15:54 +0000 | [diff] [blame] | 22 | def has16BankLDS : Predicate<"Subtarget->getLDSBankCount() == 16">; |
| 23 | def has32BankLDS : Predicate<"Subtarget->getLDSBankCount() == 32">; |
| 24 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 25 | let SubtargetPredicate = isGCN in { |
| Tom Stellard | 0e70de5 | 2014-05-16 20:56:45 +0000 | [diff] [blame] | 26 | |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 27 | //===----------------------------------------------------------------------===// |
| Tom Stellard | 3a35d8f | 2014-10-01 14:44:45 +0000 | [diff] [blame] | 28 | // EXP Instructions |
| 29 | //===----------------------------------------------------------------------===// |
| 30 | |
| 31 | defm EXP : EXP_m; |
| 32 | |
| 33 | //===----------------------------------------------------------------------===// |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 34 | // SMRD Instructions |
| 35 | //===----------------------------------------------------------------------===// |
| 36 | |
| Artem Tamazov | 38e496b | 2016-04-29 17:04:50 +0000 | [diff] [blame] | 37 | // We are using the SReg_32_XM0 and not the SReg_32 register class for 32-bit |
| 38 | // SMRD instructions, because the SReg_32_XM0 register class does not include M0 |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 39 | // and writing to M0 from an SMRD instruction will hang the GPU. |
| Artem Tamazov | 38e496b | 2016-04-29 17:04:50 +0000 | [diff] [blame] | 40 | defm S_LOAD_DWORD : SMRD_Helper <smrd<0x00>, "s_load_dword", SReg_64, SReg_32_XM0>; |
| Matt Arsenault | 0a3ac1b | 2015-08-22 00:54:31 +0000 | [diff] [blame] | 41 | defm S_LOAD_DWORDX2 : SMRD_Helper <smrd<0x01>, "s_load_dwordx2", SReg_64, SReg_64>; |
| 42 | defm S_LOAD_DWORDX4 : SMRD_Helper <smrd<0x02>, "s_load_dwordx4", SReg_64, SReg_128>; |
| 43 | defm S_LOAD_DWORDX8 : SMRD_Helper <smrd<0x03>, "s_load_dwordx8", SReg_64, SReg_256>; |
| 44 | defm S_LOAD_DWORDX16 : SMRD_Helper <smrd<0x04>, "s_load_dwordx16", SReg_64, SReg_512>; |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 45 | |
| 46 | defm S_BUFFER_LOAD_DWORD : SMRD_Helper < |
| Artem Tamazov | 38e496b | 2016-04-29 17:04:50 +0000 | [diff] [blame] | 47 | smrd<0x08>, "s_buffer_load_dword", SReg_128, SReg_32_XM0 |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 48 | >; |
| 49 | |
| 50 | defm S_BUFFER_LOAD_DWORDX2 : SMRD_Helper < |
| Matt Arsenault | 0a3ac1b | 2015-08-22 00:54:31 +0000 | [diff] [blame] | 51 | smrd<0x09>, "s_buffer_load_dwordx2", SReg_128, SReg_64 |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 52 | >; |
| 53 | |
| 54 | defm S_BUFFER_LOAD_DWORDX4 : SMRD_Helper < |
| Matt Arsenault | 0a3ac1b | 2015-08-22 00:54:31 +0000 | [diff] [blame] | 55 | smrd<0x0a>, "s_buffer_load_dwordx4", SReg_128, SReg_128 |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 56 | >; |
| 57 | |
| 58 | defm S_BUFFER_LOAD_DWORDX8 : SMRD_Helper < |
| Matt Arsenault | 0a3ac1b | 2015-08-22 00:54:31 +0000 | [diff] [blame] | 59 | smrd<0x0b>, "s_buffer_load_dwordx8", SReg_128, SReg_256 |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 60 | >; |
| 61 | |
| 62 | defm S_BUFFER_LOAD_DWORDX16 : SMRD_Helper < |
| Matt Arsenault | 0a3ac1b | 2015-08-22 00:54:31 +0000 | [diff] [blame] | 63 | smrd<0x0c>, "s_buffer_load_dwordx16", SReg_128, SReg_512 |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 64 | >; |
| 65 | |
| Matt Arsenault | 61738cb | 2016-02-27 08:53:46 +0000 | [diff] [blame] | 66 | let mayStore = ? in { |
| 67 | // FIXME: mayStore = ? is a workaround for tablegen bug for different |
| 68 | // inferred mayStore flags for the instruction pattern vs. standalone |
| 69 | // Pat. Each considers the other contradictory. |
| 70 | |
| 71 | defm S_MEMTIME : SMRD_Special <smrd<0x1e, 0x24>, "s_memtime", |
| Valery Pykhtin | a4db224 | 2016-03-10 13:06:08 +0000 | [diff] [blame] | 72 | (outs SReg_64:$sdst), ?, " $sdst", [(set i64:$sdst, (int_amdgcn_s_memtime))] |
| Matt Arsenault | 61738cb | 2016-02-27 08:53:46 +0000 | [diff] [blame] | 73 | >; |
| 74 | } |
| Matt Arsenault | e66621b | 2015-09-24 19:52:27 +0000 | [diff] [blame] | 75 | |
| 76 | defm S_DCACHE_INV : SMRD_Inval <smrd<0x1f, 0x20>, "s_dcache_inv", |
| 77 | int_amdgcn_s_dcache_inv>; |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 78 | |
| 79 | //===----------------------------------------------------------------------===// |
| 80 | // SOP1 Instructions |
| 81 | //===----------------------------------------------------------------------===// |
| 82 | |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 83 | let isMoveImm = 1 in { |
| Matthias Braun | e1a6741 | 2015-04-24 00:25:50 +0000 | [diff] [blame] | 84 | let isReMaterializable = 1, isAsCheapAsAMove = 1 in { |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 85 | defm S_MOV_B32 : SOP1_32 <sop1<0x03, 0x00>, "s_mov_b32", []>; |
| 86 | defm S_MOV_B64 : SOP1_64 <sop1<0x04, 0x01>, "s_mov_b64", []>; |
| Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame] | 87 | } // End isRematerializeable = 1 |
| Marek Olsak | b08604c | 2014-12-07 12:18:45 +0000 | [diff] [blame] | 88 | |
| 89 | let Uses = [SCC] in { |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 90 | defm S_CMOV_B32 : SOP1_32 <sop1<0x05, 0x02>, "s_cmov_b32", []>; |
| 91 | defm S_CMOV_B64 : SOP1_64 <sop1<0x06, 0x03>, "s_cmov_b64", []>; |
| Marek Olsak | b08604c | 2014-12-07 12:18:45 +0000 | [diff] [blame] | 92 | } // End Uses = [SCC] |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 93 | } // End isMoveImm = 1 |
| 94 | |
| Marek Olsak | b08604c | 2014-12-07 12:18:45 +0000 | [diff] [blame] | 95 | let Defs = [SCC] in { |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 96 | defm S_NOT_B32 : SOP1_32 <sop1<0x07, 0x04>, "s_not_b32", |
| Valery Pykhtin | 0c6293d | 2016-03-06 10:31:44 +0000 | [diff] [blame] | 97 | [(set i32:$sdst, (not i32:$src0))] |
| Marek Olsak | b08604c | 2014-12-07 12:18:45 +0000 | [diff] [blame] | 98 | >; |
| Matt Arsenault | 2c33562 | 2014-04-09 07:16:16 +0000 | [diff] [blame] | 99 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 100 | defm S_NOT_B64 : SOP1_64 <sop1<0x08, 0x05>, "s_not_b64", |
| Valery Pykhtin | 0c6293d | 2016-03-06 10:31:44 +0000 | [diff] [blame] | 101 | [(set i64:$sdst, (not i64:$src0))] |
| Marek Olsak | b08604c | 2014-12-07 12:18:45 +0000 | [diff] [blame] | 102 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 103 | defm S_WQM_B32 : SOP1_32 <sop1<0x09, 0x06>, "s_wqm_b32", []>; |
| 104 | defm S_WQM_B64 : SOP1_64 <sop1<0x0a, 0x07>, "s_wqm_b64", []>; |
| Marek Olsak | b08604c | 2014-12-07 12:18:45 +0000 | [diff] [blame] | 105 | } // End Defs = [SCC] |
| 106 | |
| 107 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 108 | defm S_BREV_B32 : SOP1_32 <sop1<0x0b, 0x08>, "s_brev_b32", |
| Valery Pykhtin | 0c6293d | 2016-03-06 10:31:44 +0000 | [diff] [blame] | 109 | [(set i32:$sdst, (bitreverse i32:$src0))] |
| Matt Arsenault | 43160e7 | 2014-06-18 17:13:57 +0000 | [diff] [blame] | 110 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 111 | defm S_BREV_B64 : SOP1_64 <sop1<0x0c, 0x09>, "s_brev_b64", []>; |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 112 | |
| Marek Olsak | b08604c | 2014-12-07 12:18:45 +0000 | [diff] [blame] | 113 | let Defs = [SCC] in { |
| Tom Stellard | ce449ad | 2015-02-18 16:08:11 +0000 | [diff] [blame] | 114 | defm S_BCNT0_I32_B32 : SOP1_32 <sop1<0x0d, 0x0a>, "s_bcnt0_i32_b32", []>; |
| 115 | defm S_BCNT0_I32_B64 : SOP1_32_64 <sop1<0x0e, 0x0b>, "s_bcnt0_i32_b64", []>; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 116 | defm S_BCNT1_I32_B32 : SOP1_32 <sop1<0x0f, 0x0c>, "s_bcnt1_i32_b32", |
| Valery Pykhtin | 0c6293d | 2016-03-06 10:31:44 +0000 | [diff] [blame] | 117 | [(set i32:$sdst, (ctpop i32:$src0))] |
| Marek Olsak | b08604c | 2014-12-07 12:18:45 +0000 | [diff] [blame] | 118 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 119 | defm S_BCNT1_I32_B64 : SOP1_32_64 <sop1<0x10, 0x0d>, "s_bcnt1_i32_b64", []>; |
| Marek Olsak | b08604c | 2014-12-07 12:18:45 +0000 | [diff] [blame] | 120 | } // End Defs = [SCC] |
| Matt Arsenault | 8333e43 | 2014-06-10 19:18:24 +0000 | [diff] [blame] | 121 | |
| Tom Stellard | ce449ad | 2015-02-18 16:08:11 +0000 | [diff] [blame] | 122 | defm S_FF0_I32_B32 : SOP1_32 <sop1<0x11, 0x0e>, "s_ff0_i32_b32", []>; |
| 123 | defm S_FF0_I32_B64 : SOP1_32_64 <sop1<0x12, 0x0f>, "s_ff0_i32_b64", []>; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 124 | defm S_FF1_I32_B32 : SOP1_32 <sop1<0x13, 0x10>, "s_ff1_i32_b32", |
| Valery Pykhtin | 0c6293d | 2016-03-06 10:31:44 +0000 | [diff] [blame] | 125 | [(set i32:$sdst, (cttz_zero_undef i32:$src0))] |
| Matt Arsenault | 295b86e | 2014-06-17 17:36:27 +0000 | [diff] [blame] | 126 | >; |
| Tom Stellard | ce449ad | 2015-02-18 16:08:11 +0000 | [diff] [blame] | 127 | defm S_FF1_I32_B64 : SOP1_32_64 <sop1<0x14, 0x11>, "s_ff1_i32_b64", []>; |
| Matt Arsenault | 295b86e | 2014-06-17 17:36:27 +0000 | [diff] [blame] | 128 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 129 | defm S_FLBIT_I32_B32 : SOP1_32 <sop1<0x15, 0x12>, "s_flbit_i32_b32", |
| Valery Pykhtin | 0c6293d | 2016-03-06 10:31:44 +0000 | [diff] [blame] | 130 | [(set i32:$sdst, (AMDGPUffbh_u32 i32:$src0))] |
| Matt Arsenault | 8579601 | 2014-06-17 17:36:24 +0000 | [diff] [blame] | 131 | >; |
| Matt Arsenault | 295b86e | 2014-06-17 17:36:27 +0000 | [diff] [blame] | 132 | |
| Tom Stellard | ce449ad | 2015-02-18 16:08:11 +0000 | [diff] [blame] | 133 | defm S_FLBIT_I32_B64 : SOP1_32_64 <sop1<0x16, 0x13>, "s_flbit_i32_b64", []>; |
| Marek Olsak | d2af89d | 2015-03-04 17:33:45 +0000 | [diff] [blame] | 134 | defm S_FLBIT_I32 : SOP1_32 <sop1<0x17, 0x14>, "s_flbit_i32", |
| Matt Arsenault | c96e1de | 2016-07-18 18:35:05 +0000 | [diff] [blame] | 135 | [(set i32:$sdst, (AMDGPUffbh_i32 i32:$src0))] |
| Marek Olsak | d2af89d | 2015-03-04 17:33:45 +0000 | [diff] [blame] | 136 | >; |
| Tom Stellard | ce449ad | 2015-02-18 16:08:11 +0000 | [diff] [blame] | 137 | defm S_FLBIT_I32_I64 : SOP1_32_64 <sop1<0x18, 0x15>, "s_flbit_i32_i64", []>; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 138 | defm S_SEXT_I32_I8 : SOP1_32 <sop1<0x19, 0x16>, "s_sext_i32_i8", |
| Valery Pykhtin | 0c6293d | 2016-03-06 10:31:44 +0000 | [diff] [blame] | 139 | [(set i32:$sdst, (sext_inreg i32:$src0, i8))] |
| Matt Arsenault | 27cc958 | 2014-04-18 01:53:18 +0000 | [diff] [blame] | 140 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 141 | defm S_SEXT_I32_I16 : SOP1_32 <sop1<0x1a, 0x17>, "s_sext_i32_i16", |
| Valery Pykhtin | 0c6293d | 2016-03-06 10:31:44 +0000 | [diff] [blame] | 142 | [(set i32:$sdst, (sext_inreg i32:$src0, i16))] |
| Matt Arsenault | 27cc958 | 2014-04-18 01:53:18 +0000 | [diff] [blame] | 143 | >; |
| Matt Arsenault | 5dbd5db | 2014-04-22 03:49:30 +0000 | [diff] [blame] | 144 | |
| Tom Stellard | ce449ad | 2015-02-18 16:08:11 +0000 | [diff] [blame] | 145 | defm S_BITSET0_B32 : SOP1_32 <sop1<0x1b, 0x18>, "s_bitset0_b32", []>; |
| Nikolay Haustov | 79af6b3 | 2016-03-14 11:17:19 +0000 | [diff] [blame] | 146 | defm S_BITSET0_B64 : SOP1_64_32 <sop1<0x1c, 0x19>, "s_bitset0_b64", []>; |
| Tom Stellard | ce449ad | 2015-02-18 16:08:11 +0000 | [diff] [blame] | 147 | defm S_BITSET1_B32 : SOP1_32 <sop1<0x1d, 0x1a>, "s_bitset1_b32", []>; |
| Nikolay Haustov | 79af6b3 | 2016-03-14 11:17:19 +0000 | [diff] [blame] | 148 | defm S_BITSET1_B64 : SOP1_64_32 <sop1<0x1e, 0x1b>, "s_bitset1_b64", []>; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 149 | defm S_GETPC_B64 : SOP1_64_0 <sop1<0x1f, 0x1c>, "s_getpc_b64", []>; |
| Nikolay Haustov | 8e3f099 | 2016-03-09 10:56:19 +0000 | [diff] [blame] | 150 | defm S_SETPC_B64 : SOP1_1 <sop1<0x20, 0x1d>, "s_setpc_b64", []>; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 151 | defm S_SWAPPC_B64 : SOP1_64 <sop1<0x21, 0x1e>, "s_swappc_b64", []>; |
| Nikolay Haustov | 79af6b3 | 2016-03-14 11:17:19 +0000 | [diff] [blame] | 152 | defm S_RFE_B64 : SOP1_1 <sop1<0x22, 0x1f>, "s_rfe_b64", []>; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 153 | |
| Marek Olsak | b08604c | 2014-12-07 12:18:45 +0000 | [diff] [blame] | 154 | let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC, SCC] in { |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 155 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 156 | defm S_AND_SAVEEXEC_B64 : SOP1_64 <sop1<0x24, 0x20>, "s_and_saveexec_b64", []>; |
| 157 | defm S_OR_SAVEEXEC_B64 : SOP1_64 <sop1<0x25, 0x21>, "s_or_saveexec_b64", []>; |
| 158 | defm S_XOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x26, 0x22>, "s_xor_saveexec_b64", []>; |
| 159 | defm S_ANDN2_SAVEEXEC_B64 : SOP1_64 <sop1<0x27, 0x23>, "s_andn2_saveexec_b64", []>; |
| 160 | defm S_ORN2_SAVEEXEC_B64 : SOP1_64 <sop1<0x28, 0x24>, "s_orn2_saveexec_b64", []>; |
| 161 | defm S_NAND_SAVEEXEC_B64 : SOP1_64 <sop1<0x29, 0x25>, "s_nand_saveexec_b64", []>; |
| 162 | defm S_NOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x2a, 0x26>, "s_nor_saveexec_b64", []>; |
| 163 | defm S_XNOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x2b, 0x27>, "s_xnor_saveexec_b64", []>; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 164 | |
| Marek Olsak | b08604c | 2014-12-07 12:18:45 +0000 | [diff] [blame] | 165 | } // End hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC, SCC] |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 166 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 167 | defm S_QUADMASK_B32 : SOP1_32 <sop1<0x2c, 0x28>, "s_quadmask_b32", []>; |
| 168 | defm S_QUADMASK_B64 : SOP1_64 <sop1<0x2d, 0x29>, "s_quadmask_b64", []>; |
| Matt Arsenault | fc0ad42 | 2015-10-07 17:46:32 +0000 | [diff] [blame] | 169 | |
| 170 | let Uses = [M0] in { |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 171 | defm S_MOVRELS_B32 : SOP1_32 <sop1<0x2e, 0x2a>, "s_movrels_b32", []>; |
| 172 | defm S_MOVRELS_B64 : SOP1_64 <sop1<0x2f, 0x2b>, "s_movrels_b64", []>; |
| 173 | defm S_MOVRELD_B32 : SOP1_32 <sop1<0x30, 0x2c>, "s_movreld_b32", []>; |
| 174 | defm S_MOVRELD_B64 : SOP1_64 <sop1<0x31, 0x2d>, "s_movreld_b64", []>; |
| Matt Arsenault | fc0ad42 | 2015-10-07 17:46:32 +0000 | [diff] [blame] | 175 | } // End Uses = [M0] |
| 176 | |
| Tom Stellard | ce449ad | 2015-02-18 16:08:11 +0000 | [diff] [blame] | 177 | defm S_CBRANCH_JOIN : SOP1_1 <sop1<0x32, 0x2e>, "s_cbranch_join", []>; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 178 | defm S_MOV_REGRD_B32 : SOP1_32 <sop1<0x33, 0x2f>, "s_mov_regrd_b32", []>; |
| Marek Olsak | b08604c | 2014-12-07 12:18:45 +0000 | [diff] [blame] | 179 | let Defs = [SCC] in { |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 180 | defm S_ABS_I32 : SOP1_32 <sop1<0x34, 0x30>, "s_abs_i32", []>; |
| Marek Olsak | b08604c | 2014-12-07 12:18:45 +0000 | [diff] [blame] | 181 | } // End Defs = [SCC] |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 182 | defm S_MOV_FED_B32 : SOP1_32 <sop1<0x35, 0x31>, "s_mov_fed_b32", []>; |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 183 | |
| 184 | //===----------------------------------------------------------------------===// |
| 185 | // SOP2 Instructions |
| 186 | //===----------------------------------------------------------------------===// |
| 187 | |
| 188 | let Defs = [SCC] in { // Carry out goes to SCC |
| 189 | let isCommutable = 1 in { |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 190 | defm S_ADD_U32 : SOP2_32 <sop2<0x00>, "s_add_u32", []>; |
| 191 | defm S_ADD_I32 : SOP2_32 <sop2<0x02>, "s_add_i32", |
| Valery Pykhtin | 0c6293d | 2016-03-06 10:31:44 +0000 | [diff] [blame] | 192 | [(set i32:$sdst, (add SSrc_32:$src0, SSrc_32:$src1))] |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 193 | >; |
| 194 | } // End isCommutable = 1 |
| 195 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 196 | defm S_SUB_U32 : SOP2_32 <sop2<0x01>, "s_sub_u32", []>; |
| 197 | defm S_SUB_I32 : SOP2_32 <sop2<0x03>, "s_sub_i32", |
| Valery Pykhtin | 0c6293d | 2016-03-06 10:31:44 +0000 | [diff] [blame] | 198 | [(set i32:$sdst, (sub SSrc_32:$src0, SSrc_32:$src1))] |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 199 | >; |
| 200 | |
| 201 | let Uses = [SCC] in { // Carry in comes from SCC |
| 202 | let isCommutable = 1 in { |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 203 | defm S_ADDC_U32 : SOP2_32 <sop2<0x04>, "s_addc_u32", |
| Valery Pykhtin | 0c6293d | 2016-03-06 10:31:44 +0000 | [diff] [blame] | 204 | [(set i32:$sdst, (adde (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>; |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 205 | } // End isCommutable = 1 |
| 206 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 207 | defm S_SUBB_U32 : SOP2_32 <sop2<0x05>, "s_subb_u32", |
| Valery Pykhtin | 0c6293d | 2016-03-06 10:31:44 +0000 | [diff] [blame] | 208 | [(set i32:$sdst, (sube (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>; |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 209 | } // End Uses = [SCC] |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 210 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 211 | defm S_MIN_I32 : SOP2_32 <sop2<0x06>, "s_min_i32", |
| Valery Pykhtin | 0c6293d | 2016-03-06 10:31:44 +0000 | [diff] [blame] | 212 | [(set i32:$sdst, (smin i32:$src0, i32:$src1))] |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 213 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 214 | defm S_MIN_U32 : SOP2_32 <sop2<0x07>, "s_min_u32", |
| Valery Pykhtin | 0c6293d | 2016-03-06 10:31:44 +0000 | [diff] [blame] | 215 | [(set i32:$sdst, (umin i32:$src0, i32:$src1))] |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 216 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 217 | defm S_MAX_I32 : SOP2_32 <sop2<0x08>, "s_max_i32", |
| Valery Pykhtin | 0c6293d | 2016-03-06 10:31:44 +0000 | [diff] [blame] | 218 | [(set i32:$sdst, (smax i32:$src0, i32:$src1))] |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 219 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 220 | defm S_MAX_U32 : SOP2_32 <sop2<0x09>, "s_max_u32", |
| Valery Pykhtin | 0c6293d | 2016-03-06 10:31:44 +0000 | [diff] [blame] | 221 | [(set i32:$sdst, (umax i32:$src0, i32:$src1))] |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 222 | >; |
| Marek Olsak | b08604c | 2014-12-07 12:18:45 +0000 | [diff] [blame] | 223 | } // End Defs = [SCC] |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 224 | |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 225 | |
| Marek Olsak | b08604c | 2014-12-07 12:18:45 +0000 | [diff] [blame] | 226 | let Uses = [SCC] in { |
| Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 227 | defm S_CSELECT_B32 : SOP2_32 <sop2<0x0a>, "s_cselect_b32", []>; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 228 | defm S_CSELECT_B64 : SOP2_64 <sop2<0x0b>, "s_cselect_b64", []>; |
| Marek Olsak | b08604c | 2014-12-07 12:18:45 +0000 | [diff] [blame] | 229 | } // End Uses = [SCC] |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 230 | |
| Marek Olsak | b08604c | 2014-12-07 12:18:45 +0000 | [diff] [blame] | 231 | let Defs = [SCC] in { |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 232 | defm S_AND_B32 : SOP2_32 <sop2<0x0e, 0x0c>, "s_and_b32", |
| Valery Pykhtin | 0c6293d | 2016-03-06 10:31:44 +0000 | [diff] [blame] | 233 | [(set i32:$sdst, (and i32:$src0, i32:$src1))] |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 234 | >; |
| 235 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 236 | defm S_AND_B64 : SOP2_64 <sop2<0x0f, 0x0d>, "s_and_b64", |
| Valery Pykhtin | 0c6293d | 2016-03-06 10:31:44 +0000 | [diff] [blame] | 237 | [(set i64:$sdst, (and i64:$src0, i64:$src1))] |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 238 | >; |
| 239 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 240 | defm S_OR_B32 : SOP2_32 <sop2<0x10, 0x0e>, "s_or_b32", |
| Valery Pykhtin | 0c6293d | 2016-03-06 10:31:44 +0000 | [diff] [blame] | 241 | [(set i32:$sdst, (or i32:$src0, i32:$src1))] |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 242 | >; |
| 243 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 244 | defm S_OR_B64 : SOP2_64 <sop2<0x11, 0x0f>, "s_or_b64", |
| Valery Pykhtin | 0c6293d | 2016-03-06 10:31:44 +0000 | [diff] [blame] | 245 | [(set i64:$sdst, (or i64:$src0, i64:$src1))] |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 246 | >; |
| 247 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 248 | defm S_XOR_B32 : SOP2_32 <sop2<0x12, 0x10>, "s_xor_b32", |
| Valery Pykhtin | 0c6293d | 2016-03-06 10:31:44 +0000 | [diff] [blame] | 249 | [(set i32:$sdst, (xor i32:$src0, i32:$src1))] |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 250 | >; |
| 251 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 252 | defm S_XOR_B64 : SOP2_64 <sop2<0x13, 0x11>, "s_xor_b64", |
| Valery Pykhtin | 0c6293d | 2016-03-06 10:31:44 +0000 | [diff] [blame] | 253 | [(set i64:$sdst, (xor i64:$src0, i64:$src1))] |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 254 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 255 | defm S_ANDN2_B32 : SOP2_32 <sop2<0x14, 0x12>, "s_andn2_b32", []>; |
| 256 | defm S_ANDN2_B64 : SOP2_64 <sop2<0x15, 0x13>, "s_andn2_b64", []>; |
| 257 | defm S_ORN2_B32 : SOP2_32 <sop2<0x16, 0x14>, "s_orn2_b32", []>; |
| 258 | defm S_ORN2_B64 : SOP2_64 <sop2<0x17, 0x15>, "s_orn2_b64", []>; |
| 259 | defm S_NAND_B32 : SOP2_32 <sop2<0x18, 0x16>, "s_nand_b32", []>; |
| 260 | defm S_NAND_B64 : SOP2_64 <sop2<0x19, 0x17>, "s_nand_b64", []>; |
| 261 | defm S_NOR_B32 : SOP2_32 <sop2<0x1a, 0x18>, "s_nor_b32", []>; |
| 262 | defm S_NOR_B64 : SOP2_64 <sop2<0x1b, 0x19>, "s_nor_b64", []>; |
| 263 | defm S_XNOR_B32 : SOP2_32 <sop2<0x1c, 0x1a>, "s_xnor_b32", []>; |
| 264 | defm S_XNOR_B64 : SOP2_64 <sop2<0x1d, 0x1b>, "s_xnor_b64", []>; |
| Marek Olsak | b08604c | 2014-12-07 12:18:45 +0000 | [diff] [blame] | 265 | } // End Defs = [SCC] |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 266 | |
| 267 | // Use added complexity so these patterns are preferred to the VALU patterns. |
| 268 | let AddedComplexity = 1 in { |
| Marek Olsak | b08604c | 2014-12-07 12:18:45 +0000 | [diff] [blame] | 269 | let Defs = [SCC] in { |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 270 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 271 | defm S_LSHL_B32 : SOP2_32 <sop2<0x1e, 0x1c>, "s_lshl_b32", |
| Valery Pykhtin | 0c6293d | 2016-03-06 10:31:44 +0000 | [diff] [blame] | 272 | [(set i32:$sdst, (shl i32:$src0, i32:$src1))] |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 273 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 274 | defm S_LSHL_B64 : SOP2_64_32 <sop2<0x1f, 0x1d>, "s_lshl_b64", |
| Valery Pykhtin | 0c6293d | 2016-03-06 10:31:44 +0000 | [diff] [blame] | 275 | [(set i64:$sdst, (shl i64:$src0, i32:$src1))] |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 276 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 277 | defm S_LSHR_B32 : SOP2_32 <sop2<0x20, 0x1e>, "s_lshr_b32", |
| Valery Pykhtin | 0c6293d | 2016-03-06 10:31:44 +0000 | [diff] [blame] | 278 | [(set i32:$sdst, (srl i32:$src0, i32:$src1))] |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 279 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 280 | defm S_LSHR_B64 : SOP2_64_32 <sop2<0x21, 0x1f>, "s_lshr_b64", |
| Valery Pykhtin | 0c6293d | 2016-03-06 10:31:44 +0000 | [diff] [blame] | 281 | [(set i64:$sdst, (srl i64:$src0, i32:$src1))] |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 282 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 283 | defm S_ASHR_I32 : SOP2_32 <sop2<0x22, 0x20>, "s_ashr_i32", |
| Valery Pykhtin | 0c6293d | 2016-03-06 10:31:44 +0000 | [diff] [blame] | 284 | [(set i32:$sdst, (sra i32:$src0, i32:$src1))] |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 285 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 286 | defm S_ASHR_I64 : SOP2_64_32 <sop2<0x23, 0x21>, "s_ashr_i64", |
| Valery Pykhtin | 0c6293d | 2016-03-06 10:31:44 +0000 | [diff] [blame] | 287 | [(set i64:$sdst, (sra i64:$src0, i32:$src1))] |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 288 | >; |
| Marek Olsak | b08604c | 2014-12-07 12:18:45 +0000 | [diff] [blame] | 289 | } // End Defs = [SCC] |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 290 | |
| Marek Olsak | 63a7b08 | 2015-03-24 13:40:21 +0000 | [diff] [blame] | 291 | defm S_BFM_B32 : SOP2_32 <sop2<0x24, 0x22>, "s_bfm_b32", |
| Valery Pykhtin | 0c6293d | 2016-03-06 10:31:44 +0000 | [diff] [blame] | 292 | [(set i32:$sdst, (AMDGPUbfm i32:$src0, i32:$src1))]>; |
| Nikolay Haustov | 2a62b3c | 2016-02-23 09:19:14 +0000 | [diff] [blame] | 293 | defm S_BFM_B64 : SOP2_64_32_32 <sop2<0x25, 0x23>, "s_bfm_b64", []>; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 294 | defm S_MUL_I32 : SOP2_32 <sop2<0x26, 0x24>, "s_mul_i32", |
| Valery Pykhtin | 0c6293d | 2016-03-06 10:31:44 +0000 | [diff] [blame] | 295 | [(set i32:$sdst, (mul i32:$src0, i32:$src1))] |
| Matt Arsenault | 869cd07 | 2014-09-03 23:24:35 +0000 | [diff] [blame] | 296 | >; |
| 297 | |
| 298 | } // End AddedComplexity = 1 |
| 299 | |
| Marek Olsak | b08604c | 2014-12-07 12:18:45 +0000 | [diff] [blame] | 300 | let Defs = [SCC] in { |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 301 | defm S_BFE_U32 : SOP2_32 <sop2<0x27, 0x25>, "s_bfe_u32", []>; |
| 302 | defm S_BFE_I32 : SOP2_32 <sop2<0x28, 0x26>, "s_bfe_i32", []>; |
| Nikolay Haustov | 2a62b3c | 2016-02-23 09:19:14 +0000 | [diff] [blame] | 303 | defm S_BFE_U64 : SOP2_64_32 <sop2<0x29, 0x27>, "s_bfe_u64", []>; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 304 | defm S_BFE_I64 : SOP2_64_32 <sop2<0x2a, 0x28>, "s_bfe_i64", []>; |
| Marek Olsak | b08604c | 2014-12-07 12:18:45 +0000 | [diff] [blame] | 305 | } // End Defs = [SCC] |
| 306 | |
| Tom Stellard | 0c0008c | 2015-02-18 16:08:13 +0000 | [diff] [blame] | 307 | let sdst = 0 in { |
| 308 | defm S_CBRANCH_G_FORK : SOP2_m < |
| 309 | sop2<0x2b, 0x29>, "s_cbranch_g_fork", (outs), |
| 310 | (ins SReg_64:$src0, SReg_64:$src1), "s_cbranch_g_fork $src0, $src1", [] |
| 311 | >; |
| 312 | } |
| 313 | |
| Marek Olsak | b08604c | 2014-12-07 12:18:45 +0000 | [diff] [blame] | 314 | let Defs = [SCC] in { |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 315 | defm S_ABSDIFF_I32 : SOP2_32 <sop2<0x2c, 0x2a>, "s_absdiff_i32", []>; |
| Marek Olsak | b08604c | 2014-12-07 12:18:45 +0000 | [diff] [blame] | 316 | } // End Defs = [SCC] |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 317 | |
| 318 | //===----------------------------------------------------------------------===// |
| 319 | // SOPC Instructions |
| 320 | //===----------------------------------------------------------------------===// |
| 321 | |
| Nikolay Haustov | 79af6b3 | 2016-03-14 11:17:19 +0000 | [diff] [blame] | 322 | def S_CMP_EQ_I32 : SOPC_CMP_32 <0x00000000, "s_cmp_eq_i32", COND_EQ>; |
| 323 | def S_CMP_LG_I32 : SOPC_CMP_32 <0x00000001, "s_cmp_lg_i32", COND_NE>; |
| 324 | def S_CMP_GT_I32 : SOPC_CMP_32 <0x00000002, "s_cmp_gt_i32", COND_SGT>; |
| 325 | def S_CMP_GE_I32 : SOPC_CMP_32 <0x00000003, "s_cmp_ge_i32", COND_SGE>; |
| 326 | def S_CMP_LT_I32 : SOPC_CMP_32 <0x00000004, "s_cmp_lt_i32", COND_SLT>; |
| 327 | def S_CMP_LE_I32 : SOPC_CMP_32 <0x00000005, "s_cmp_le_i32", COND_SLE>; |
| 328 | def S_CMP_EQ_U32 : SOPC_CMP_32 <0x00000006, "s_cmp_eq_u32", COND_EQ>; |
| 329 | def S_CMP_LG_U32 : SOPC_CMP_32 <0x00000007, "s_cmp_lg_u32", COND_NE >; |
| 330 | def S_CMP_GT_U32 : SOPC_CMP_32 <0x00000008, "s_cmp_gt_u32", COND_UGT>; |
| 331 | def S_CMP_GE_U32 : SOPC_CMP_32 <0x00000009, "s_cmp_ge_u32", COND_UGE>; |
| 332 | def S_CMP_LT_U32 : SOPC_CMP_32 <0x0000000a, "s_cmp_lt_u32", COND_ULT>; |
| 333 | def S_CMP_LE_U32 : SOPC_CMP_32 <0x0000000b, "s_cmp_le_u32", COND_ULE>; |
| 334 | def S_BITCMP0_B32 : SOPC_32 <0x0000000c, "s_bitcmp0_b32">; |
| 335 | def S_BITCMP1_B32 : SOPC_32 <0x0000000d, "s_bitcmp1_b32">; |
| 336 | def S_BITCMP0_B64 : SOPC_64_32 <0x0000000e, "s_bitcmp0_b64">; |
| 337 | def S_BITCMP1_B64 : SOPC_64_32 <0x0000000f, "s_bitcmp1_b64">; |
| 338 | def S_SETVSKIP : SOPC_32 <0x00000010, "s_setvskip">; |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 339 | |
| 340 | //===----------------------------------------------------------------------===// |
| 341 | // SOPK Instructions |
| 342 | //===----------------------------------------------------------------------===// |
| 343 | |
| Matt Arsenault | f849bb4 | 2015-07-21 00:40:08 +0000 | [diff] [blame] | 344 | let isReMaterializable = 1, isMoveImm = 1 in { |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 345 | defm S_MOVK_I32 : SOPK_32 <sopk<0x00>, "s_movk_i32", []>; |
| Tom Stellard | e63d5ed | 2014-11-14 20:43:28 +0000 | [diff] [blame] | 346 | } // End isReMaterializable = 1 |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 347 | let Uses = [SCC] in { |
| 348 | defm S_CMOVK_I32 : SOPK_32 <sopk<0x02, 0x01>, "s_cmovk_i32", []>; |
| 349 | } |
| 350 | |
| 351 | let isCompare = 1 in { |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 352 | |
| 353 | /* |
| 354 | This instruction is disabled for now until we can figure out how to teach |
| 355 | the instruction selector to correctly use the S_CMP* vs V_CMP* |
| 356 | instructions. |
| 357 | |
| 358 | When this instruction is enabled the code generator sometimes produces this |
| 359 | invalid sequence: |
| 360 | |
| 361 | SCC = S_CMPK_EQ_I32 SGPR0, imm |
| 362 | VCC = COPY SCC |
| 363 | VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1 |
| 364 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 365 | defm S_CMPK_EQ_I32 : SOPK_SCC <sopk<0x03, 0x02>, "s_cmpk_eq_i32", |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 366 | [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))] |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 367 | >; |
| 368 | */ |
| 369 | |
| Tom Stellard | 8980dc3 | 2015-04-08 01:09:22 +0000 | [diff] [blame] | 370 | defm S_CMPK_EQ_I32 : SOPK_SCC <sopk<0x03, 0x02>, "s_cmpk_eq_i32", []>; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 371 | defm S_CMPK_LG_I32 : SOPK_SCC <sopk<0x04, 0x03>, "s_cmpk_lg_i32", []>; |
| 372 | defm S_CMPK_GT_I32 : SOPK_SCC <sopk<0x05, 0x04>, "s_cmpk_gt_i32", []>; |
| 373 | defm S_CMPK_GE_I32 : SOPK_SCC <sopk<0x06, 0x05>, "s_cmpk_ge_i32", []>; |
| 374 | defm S_CMPK_LT_I32 : SOPK_SCC <sopk<0x07, 0x06>, "s_cmpk_lt_i32", []>; |
| 375 | defm S_CMPK_LE_I32 : SOPK_SCC <sopk<0x08, 0x07>, "s_cmpk_le_i32", []>; |
| 376 | defm S_CMPK_EQ_U32 : SOPK_SCC <sopk<0x09, 0x08>, "s_cmpk_eq_u32", []>; |
| 377 | defm S_CMPK_LG_U32 : SOPK_SCC <sopk<0x0a, 0x09>, "s_cmpk_lg_u32", []>; |
| 378 | defm S_CMPK_GT_U32 : SOPK_SCC <sopk<0x0b, 0x0a>, "s_cmpk_gt_u32", []>; |
| 379 | defm S_CMPK_GE_U32 : SOPK_SCC <sopk<0x0c, 0x0b>, "s_cmpk_ge_u32", []>; |
| 380 | defm S_CMPK_LT_U32 : SOPK_SCC <sopk<0x0d, 0x0c>, "s_cmpk_lt_u32", []>; |
| 381 | defm S_CMPK_LE_U32 : SOPK_SCC <sopk<0x0e, 0x0d>, "s_cmpk_le_u32", []>; |
| 382 | } // End isCompare = 1 |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 383 | |
| Tom Stellard | 8980dc3 | 2015-04-08 01:09:22 +0000 | [diff] [blame] | 384 | let Defs = [SCC], isCommutable = 1, DisableEncoding = "$src0", |
| 385 | Constraints = "$sdst = $src0" in { |
| 386 | defm S_ADDK_I32 : SOPK_32TIE <sopk<0x0f, 0x0e>, "s_addk_i32", []>; |
| 387 | defm S_MULK_I32 : SOPK_32TIE <sopk<0x10, 0x0f>, "s_mulk_i32", []>; |
| Matt Arsenault | 3383eec | 2013-11-14 22:32:49 +0000 | [diff] [blame] | 388 | } |
| 389 | |
| Tom Stellard | 8980dc3 | 2015-04-08 01:09:22 +0000 | [diff] [blame] | 390 | defm S_CBRANCH_I_FORK : SOPK_m < |
| 391 | sopk<0x11, 0x10>, "s_cbranch_i_fork", (outs), |
| 392 | (ins SReg_64:$sdst, u16imm:$simm16), " $sdst, $simm16" |
| 393 | >; |
| Changpeng Fang | 278a5b3 | 2016-03-10 16:47:15 +0000 | [diff] [blame] | 394 | |
| 395 | let mayLoad = 1 in { |
| Artem Tamazov | d646866 | 2016-04-25 14:13:51 +0000 | [diff] [blame] | 396 | defm S_GETREG_B32 : SOPK_m < |
| 397 | sopk<0x12, 0x11>, "s_getreg_b32", (outs SReg_32:$sdst), |
| 398 | (ins hwreg:$simm16), " $sdst, $simm16" |
| 399 | >; |
| Changpeng Fang | 278a5b3 | 2016-03-10 16:47:15 +0000 | [diff] [blame] | 400 | } |
| 401 | |
| Tom Stellard | 8980dc3 | 2015-04-08 01:09:22 +0000 | [diff] [blame] | 402 | defm S_SETREG_B32 : SOPK_m < |
| 403 | sopk<0x13, 0x12>, "s_setreg_b32", (outs), |
| Artem Tamazov | d646866 | 2016-04-25 14:13:51 +0000 | [diff] [blame] | 404 | (ins SReg_32:$sdst, hwreg:$simm16), " $simm16, $sdst" |
| Tom Stellard | 8980dc3 | 2015-04-08 01:09:22 +0000 | [diff] [blame] | 405 | >; |
| 406 | // FIXME: Not on SI? |
| 407 | //defm S_GETREG_REGRD_B32 : SOPK_32 <sopk<0x14, 0x13>, "s_getreg_regrd_b32", []>; |
| 408 | defm S_SETREG_IMM32_B32 : SOPK_IMM32 < |
| 409 | sopk<0x15, 0x14>, "s_setreg_imm32_b32", (outs), |
| Artem Tamazov | d646866 | 2016-04-25 14:13:51 +0000 | [diff] [blame] | 410 | (ins i32imm:$imm, hwreg:$simm16), " $simm16, $imm" |
| Tom Stellard | 8980dc3 | 2015-04-08 01:09:22 +0000 | [diff] [blame] | 411 | >; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 412 | |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 413 | //===----------------------------------------------------------------------===// |
| 414 | // SOPP Instructions |
| 415 | //===----------------------------------------------------------------------===// |
| 416 | |
| Tom Stellard | 9d7ddd5 | 2014-11-14 14:08:00 +0000 | [diff] [blame] | 417 | def S_NOP : SOPP <0x00000000, (ins i16imm:$simm16), "s_nop $simm16">; |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 418 | |
| 419 | let isTerminator = 1 in { |
| 420 | |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 421 | def S_ENDPGM : SOPP <0x00000001, (ins), "s_endpgm", |
| Matt Arsenault | 9babdf4 | 2016-06-22 20:15:28 +0000 | [diff] [blame] | 422 | [(AMDGPUendpgm)]> { |
| Tom Stellard | e08fe68 | 2014-07-21 14:01:05 +0000 | [diff] [blame] | 423 | let simm16 = 0; |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 424 | let isBarrier = 1; |
| 425 | let hasCtrlDep = 1; |
| Matt Arsenault | 0bb294b | 2016-06-17 22:27:03 +0000 | [diff] [blame] | 426 | let hasSideEffects = 1; |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 427 | } |
| 428 | |
| 429 | let isBranch = 1 in { |
| 430 | def S_BRANCH : SOPP < |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 431 | 0x00000002, (ins sopp_brtarget:$simm16), "s_branch $simm16", |
| Tom Stellard | e08fe68 | 2014-07-21 14:01:05 +0000 | [diff] [blame] | 432 | [(br bb:$simm16)]> { |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 433 | let isBarrier = 1; |
| 434 | } |
| 435 | |
| Matt Arsenault | 4c0487b | 2015-08-05 16:42:54 +0000 | [diff] [blame] | 436 | let Uses = [SCC] in { |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 437 | def S_CBRANCH_SCC0 : SOPP < |
| Matt Arsenault | 4c0487b | 2015-08-05 16:42:54 +0000 | [diff] [blame] | 438 | 0x00000004, (ins sopp_brtarget:$simm16), |
| Tom Stellard | 9d7ddd5 | 2014-11-14 14:08:00 +0000 | [diff] [blame] | 439 | "s_cbranch_scc0 $simm16" |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 440 | >; |
| 441 | def S_CBRANCH_SCC1 : SOPP < |
| Matt Arsenault | 4c0487b | 2015-08-05 16:42:54 +0000 | [diff] [blame] | 442 | 0x00000005, (ins sopp_brtarget:$simm16), |
| Tom Stellard | bc4497b | 2016-02-12 23:45:29 +0000 | [diff] [blame] | 443 | "s_cbranch_scc1 $simm16", |
| 444 | [(si_uniform_br_scc SCC, bb:$simm16)] |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 445 | >; |
| Matt Arsenault | 4c0487b | 2015-08-05 16:42:54 +0000 | [diff] [blame] | 446 | } // End Uses = [SCC] |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 447 | |
| Matt Arsenault | 6942d1a | 2015-08-08 00:41:45 +0000 | [diff] [blame] | 448 | let Uses = [VCC] in { |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 449 | def S_CBRANCH_VCCZ : SOPP < |
| Matt Arsenault | 6942d1a | 2015-08-08 00:41:45 +0000 | [diff] [blame] | 450 | 0x00000006, (ins sopp_brtarget:$simm16), |
| Tom Stellard | 9d7ddd5 | 2014-11-14 14:08:00 +0000 | [diff] [blame] | 451 | "s_cbranch_vccz $simm16" |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 452 | >; |
| 453 | def S_CBRANCH_VCCNZ : SOPP < |
| Matt Arsenault | 6942d1a | 2015-08-08 00:41:45 +0000 | [diff] [blame] | 454 | 0x00000007, (ins sopp_brtarget:$simm16), |
| Tom Stellard | 9d7ddd5 | 2014-11-14 14:08:00 +0000 | [diff] [blame] | 455 | "s_cbranch_vccnz $simm16" |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 456 | >; |
| Matt Arsenault | 6942d1a | 2015-08-08 00:41:45 +0000 | [diff] [blame] | 457 | } // End Uses = [VCC] |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 458 | |
| Matt Arsenault | 95f0606 | 2015-08-05 16:42:57 +0000 | [diff] [blame] | 459 | let Uses = [EXEC] in { |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 460 | def S_CBRANCH_EXECZ : SOPP < |
| Matt Arsenault | 95f0606 | 2015-08-05 16:42:57 +0000 | [diff] [blame] | 461 | 0x00000008, (ins sopp_brtarget:$simm16), |
| Tom Stellard | 9d7ddd5 | 2014-11-14 14:08:00 +0000 | [diff] [blame] | 462 | "s_cbranch_execz $simm16" |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 463 | >; |
| 464 | def S_CBRANCH_EXECNZ : SOPP < |
| Matt Arsenault | 95f0606 | 2015-08-05 16:42:57 +0000 | [diff] [blame] | 465 | 0x00000009, (ins sopp_brtarget:$simm16), |
| Tom Stellard | 9d7ddd5 | 2014-11-14 14:08:00 +0000 | [diff] [blame] | 466 | "s_cbranch_execnz $simm16" |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 467 | >; |
| Matt Arsenault | 95f0606 | 2015-08-05 16:42:57 +0000 | [diff] [blame] | 468 | } // End Uses = [EXEC] |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 469 | |
| 470 | |
| 471 | } // End isBranch = 1 |
| 472 | } // End isTerminator = 1 |
| 473 | |
| 474 | let hasSideEffects = 1 in { |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 475 | def S_BARRIER : SOPP <0x0000000a, (ins), "s_barrier", |
| Matt Arsenault | 10ca39c | 2016-01-22 21:30:43 +0000 | [diff] [blame] | 476 | [(int_amdgcn_s_barrier)] |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 477 | > { |
| Matt Arsenault | 8ac35cd | 2015-09-08 19:54:32 +0000 | [diff] [blame] | 478 | let SchedRW = [WriteBarrier]; |
| Tom Stellard | e08fe68 | 2014-07-21 14:01:05 +0000 | [diff] [blame] | 479 | let simm16 = 0; |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 480 | let mayLoad = 1; |
| 481 | let mayStore = 1; |
| Matt Arsenault | 8fb810a | 2015-09-08 19:54:25 +0000 | [diff] [blame] | 482 | let isConvergent = 1; |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 483 | } |
| 484 | |
| Nicolai Haehnle | f66bdb5 | 2016-04-27 15:46:01 +0000 | [diff] [blame] | 485 | let mayLoad = 1, mayStore = 1, hasSideEffects = 1 in |
| Tom Stellard | 9d7ddd5 | 2014-11-14 14:08:00 +0000 | [diff] [blame] | 486 | def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "s_waitcnt $simm16">; |
| 487 | def S_SETHALT : SOPP <0x0000000d, (ins i16imm:$simm16), "s_sethalt $simm16">; |
| Matt Arsenault | 274d34e | 2016-02-27 08:53:52 +0000 | [diff] [blame] | 488 | |
| 489 | // On SI the documentation says sleep for approximately 64 * low 2 |
| 490 | // bits, consistent with the reported maximum of 448. On VI the |
| 491 | // maximum reported is 960 cycles, so 960 / 64 = 15 max, so is the |
| 492 | // maximum really 15 on VI? |
| 493 | def S_SLEEP : SOPP <0x0000000e, (ins i32imm:$simm16), |
| 494 | "s_sleep $simm16", [(int_amdgcn_s_sleep SIMM16bit:$simm16)]> { |
| 495 | let hasSideEffects = 1; |
| 496 | let mayLoad = 1; |
| 497 | let mayStore = 1; |
| 498 | } |
| 499 | |
| Valery Pykhtin | 0c6293d | 2016-03-06 10:31:44 +0000 | [diff] [blame] | 500 | def S_SETPRIO : SOPP <0x0000000f, (ins i16imm:$simm16), "s_setprio $simm16">; |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 501 | |
| Tom Stellard | fc92e77 | 2015-05-12 14:18:14 +0000 | [diff] [blame] | 502 | let Uses = [EXEC, M0] in { |
| Matt Arsenault | 274d34e | 2016-02-27 08:53:52 +0000 | [diff] [blame] | 503 | // FIXME: Should this be mayLoad+mayStore? |
| Tom Stellard | fc92e77 | 2015-05-12 14:18:14 +0000 | [diff] [blame] | 504 | def S_SENDMSG : SOPP <0x00000010, (ins SendMsgImm:$simm16), "s_sendmsg $simm16", |
| 505 | [(AMDGPUsendmsg (i32 imm:$simm16))] |
| 506 | >; |
| 507 | } // End Uses = [EXEC, M0] |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 508 | |
| Artem Tamazov | ebe71ce | 2016-05-06 17:48:48 +0000 | [diff] [blame] | 509 | def S_SENDMSGHALT : SOPP <0x00000011, (ins SendMsgImm:$simm16), "s_sendmsghalt $simm16">; |
| Tom Stellard | 9d7ddd5 | 2014-11-14 14:08:00 +0000 | [diff] [blame] | 510 | def S_TRAP : SOPP <0x00000012, (ins i16imm:$simm16), "s_trap $simm16">; |
| 511 | def S_ICACHE_INV : SOPP <0x00000013, (ins), "s_icache_inv"> { |
| 512 | let simm16 = 0; |
| 513 | } |
| 514 | def S_INCPERFLEVEL : SOPP <0x00000014, (ins i16imm:$simm16), "s_incperflevel $simm16">; |
| 515 | def S_DECPERFLEVEL : SOPP <0x00000015, (ins i16imm:$simm16), "s_decperflevel $simm16">; |
| 516 | def S_TTRACEDATA : SOPP <0x00000016, (ins), "s_ttracedata"> { |
| 517 | let simm16 = 0; |
| 518 | } |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 519 | } // End hasSideEffects |
| 520 | |
| 521 | //===----------------------------------------------------------------------===// |
| 522 | // VOPC Instructions |
| 523 | //===----------------------------------------------------------------------===// |
| 524 | |
| Matt Arsenault | 0943b0e | 2015-03-23 18:45:38 +0000 | [diff] [blame] | 525 | let isCompare = 1, isCommutable = 1 in { |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 526 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 527 | defm V_CMP_F_F32 : VOPC_F32 <vopc<0x0, 0x40>, "v_cmp_f_f32">; |
| Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 528 | defm V_CMP_LT_F32 : VOPC_F32 <vopc<0x1, 0x41>, "v_cmp_lt_f32", COND_OLT, "v_cmp_gt_f32">; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 529 | defm V_CMP_EQ_F32 : VOPC_F32 <vopc<0x2, 0x42>, "v_cmp_eq_f32", COND_OEQ>; |
| Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 530 | defm V_CMP_LE_F32 : VOPC_F32 <vopc<0x3, 0x43>, "v_cmp_le_f32", COND_OLE, "v_cmp_ge_f32">; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 531 | defm V_CMP_GT_F32 : VOPC_F32 <vopc<0x4, 0x44>, "v_cmp_gt_f32", COND_OGT>; |
| Matt Arsenault | 9cded7a | 2014-12-11 22:15:35 +0000 | [diff] [blame] | 532 | defm V_CMP_LG_F32 : VOPC_F32 <vopc<0x5, 0x45>, "v_cmp_lg_f32", COND_ONE>; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 533 | defm V_CMP_GE_F32 : VOPC_F32 <vopc<0x6, 0x46>, "v_cmp_ge_f32", COND_OGE>; |
| 534 | defm V_CMP_O_F32 : VOPC_F32 <vopc<0x7, 0x47>, "v_cmp_o_f32", COND_O>; |
| 535 | defm V_CMP_U_F32 : VOPC_F32 <vopc<0x8, 0x48>, "v_cmp_u_f32", COND_UO>; |
| Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 536 | defm V_CMP_NGE_F32 : VOPC_F32 <vopc<0x9, 0x49>, "v_cmp_nge_f32", COND_ULT, "v_cmp_nle_f32">; |
| Matt Arsenault | 58d502f | 2014-12-11 22:15:43 +0000 | [diff] [blame] | 537 | defm V_CMP_NLG_F32 : VOPC_F32 <vopc<0xa, 0x4a>, "v_cmp_nlg_f32", COND_UEQ>; |
| Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 538 | defm V_CMP_NGT_F32 : VOPC_F32 <vopc<0xb, 0x4b>, "v_cmp_ngt_f32", COND_ULE, "v_cmp_nlt_f32">; |
| Matt Arsenault | 8b989ef | 2014-12-11 22:15:39 +0000 | [diff] [blame] | 539 | defm V_CMP_NLE_F32 : VOPC_F32 <vopc<0xc, 0x4c>, "v_cmp_nle_f32", COND_UGT>; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 540 | defm V_CMP_NEQ_F32 : VOPC_F32 <vopc<0xd, 0x4d>, "v_cmp_neq_f32", COND_UNE>; |
| Matt Arsenault | 8b989ef | 2014-12-11 22:15:39 +0000 | [diff] [blame] | 541 | defm V_CMP_NLT_F32 : VOPC_F32 <vopc<0xe, 0x4e>, "v_cmp_nlt_f32", COND_UGE>; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 542 | defm V_CMP_TRU_F32 : VOPC_F32 <vopc<0xf, 0x4f>, "v_cmp_tru_f32">; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 543 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 544 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 545 | defm V_CMPX_F_F32 : VOPCX_F32 <vopc<0x10, 0x50>, "v_cmpx_f_f32">; |
| Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 546 | defm V_CMPX_LT_F32 : VOPCX_F32 <vopc<0x11, 0x51>, "v_cmpx_lt_f32", "v_cmpx_gt_f32">; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 547 | defm V_CMPX_EQ_F32 : VOPCX_F32 <vopc<0x12, 0x52>, "v_cmpx_eq_f32">; |
| Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 548 | defm V_CMPX_LE_F32 : VOPCX_F32 <vopc<0x13, 0x53>, "v_cmpx_le_f32", "v_cmpx_ge_f32">; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 549 | defm V_CMPX_GT_F32 : VOPCX_F32 <vopc<0x14, 0x54>, "v_cmpx_gt_f32">; |
| 550 | defm V_CMPX_LG_F32 : VOPCX_F32 <vopc<0x15, 0x55>, "v_cmpx_lg_f32">; |
| 551 | defm V_CMPX_GE_F32 : VOPCX_F32 <vopc<0x16, 0x56>, "v_cmpx_ge_f32">; |
| 552 | defm V_CMPX_O_F32 : VOPCX_F32 <vopc<0x17, 0x57>, "v_cmpx_o_f32">; |
| 553 | defm V_CMPX_U_F32 : VOPCX_F32 <vopc<0x18, 0x58>, "v_cmpx_u_f32">; |
| 554 | defm V_CMPX_NGE_F32 : VOPCX_F32 <vopc<0x19, 0x59>, "v_cmpx_nge_f32">; |
| 555 | defm V_CMPX_NLG_F32 : VOPCX_F32 <vopc<0x1a, 0x5a>, "v_cmpx_nlg_f32">; |
| 556 | defm V_CMPX_NGT_F32 : VOPCX_F32 <vopc<0x1b, 0x5b>, "v_cmpx_ngt_f32">; |
| 557 | defm V_CMPX_NLE_F32 : VOPCX_F32 <vopc<0x1c, 0x5c>, "v_cmpx_nle_f32">; |
| 558 | defm V_CMPX_NEQ_F32 : VOPCX_F32 <vopc<0x1d, 0x5d>, "v_cmpx_neq_f32">; |
| 559 | defm V_CMPX_NLT_F32 : VOPCX_F32 <vopc<0x1e, 0x5e>, "v_cmpx_nlt_f32">; |
| 560 | defm V_CMPX_TRU_F32 : VOPCX_F32 <vopc<0x1f, 0x5f>, "v_cmpx_tru_f32">; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 561 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 562 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 563 | defm V_CMP_F_F64 : VOPC_F64 <vopc<0x20, 0x60>, "v_cmp_f_f64">; |
| Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 564 | defm V_CMP_LT_F64 : VOPC_F64 <vopc<0x21, 0x61>, "v_cmp_lt_f64", COND_OLT, "v_cmp_gt_f64">; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 565 | defm V_CMP_EQ_F64 : VOPC_F64 <vopc<0x22, 0x62>, "v_cmp_eq_f64", COND_OEQ>; |
| Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 566 | defm V_CMP_LE_F64 : VOPC_F64 <vopc<0x23, 0x63>, "v_cmp_le_f64", COND_OLE, "v_cmp_ge_f64">; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 567 | defm V_CMP_GT_F64 : VOPC_F64 <vopc<0x24, 0x64>, "v_cmp_gt_f64", COND_OGT>; |
| Matt Arsenault | 9cded7a | 2014-12-11 22:15:35 +0000 | [diff] [blame] | 568 | defm V_CMP_LG_F64 : VOPC_F64 <vopc<0x25, 0x65>, "v_cmp_lg_f64", COND_ONE>; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 569 | defm V_CMP_GE_F64 : VOPC_F64 <vopc<0x26, 0x66>, "v_cmp_ge_f64", COND_OGE>; |
| 570 | defm V_CMP_O_F64 : VOPC_F64 <vopc<0x27, 0x67>, "v_cmp_o_f64", COND_O>; |
| 571 | defm V_CMP_U_F64 : VOPC_F64 <vopc<0x28, 0x68>, "v_cmp_u_f64", COND_UO>; |
| Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 572 | defm V_CMP_NGE_F64 : VOPC_F64 <vopc<0x29, 0x69>, "v_cmp_nge_f64", COND_ULT, "v_cmp_nle_f64">; |
| Matt Arsenault | 58d502f | 2014-12-11 22:15:43 +0000 | [diff] [blame] | 573 | defm V_CMP_NLG_F64 : VOPC_F64 <vopc<0x2a, 0x6a>, "v_cmp_nlg_f64", COND_UEQ>; |
| Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 574 | defm V_CMP_NGT_F64 : VOPC_F64 <vopc<0x2b, 0x6b>, "v_cmp_ngt_f64", COND_ULE, "v_cmp_nlt_f64">; |
| Matt Arsenault | 8b989ef | 2014-12-11 22:15:39 +0000 | [diff] [blame] | 575 | defm V_CMP_NLE_F64 : VOPC_F64 <vopc<0x2c, 0x6c>, "v_cmp_nle_f64", COND_UGT>; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 576 | defm V_CMP_NEQ_F64 : VOPC_F64 <vopc<0x2d, 0x6d>, "v_cmp_neq_f64", COND_UNE>; |
| Matt Arsenault | 8b989ef | 2014-12-11 22:15:39 +0000 | [diff] [blame] | 577 | defm V_CMP_NLT_F64 : VOPC_F64 <vopc<0x2e, 0x6e>, "v_cmp_nlt_f64", COND_UGE>; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 578 | defm V_CMP_TRU_F64 : VOPC_F64 <vopc<0x2f, 0x6f>, "v_cmp_tru_f64">; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 579 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 580 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 581 | defm V_CMPX_F_F64 : VOPCX_F64 <vopc<0x30, 0x70>, "v_cmpx_f_f64">; |
| Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 582 | defm V_CMPX_LT_F64 : VOPCX_F64 <vopc<0x31, 0x71>, "v_cmpx_lt_f64", "v_cmpx_gt_f64">; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 583 | defm V_CMPX_EQ_F64 : VOPCX_F64 <vopc<0x32, 0x72>, "v_cmpx_eq_f64">; |
| Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 584 | defm V_CMPX_LE_F64 : VOPCX_F64 <vopc<0x33, 0x73>, "v_cmpx_le_f64", "v_cmpx_ge_f64">; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 585 | defm V_CMPX_GT_F64 : VOPCX_F64 <vopc<0x34, 0x74>, "v_cmpx_gt_f64">; |
| 586 | defm V_CMPX_LG_F64 : VOPCX_F64 <vopc<0x35, 0x75>, "v_cmpx_lg_f64">; |
| 587 | defm V_CMPX_GE_F64 : VOPCX_F64 <vopc<0x36, 0x76>, "v_cmpx_ge_f64">; |
| 588 | defm V_CMPX_O_F64 : VOPCX_F64 <vopc<0x37, 0x77>, "v_cmpx_o_f64">; |
| 589 | defm V_CMPX_U_F64 : VOPCX_F64 <vopc<0x38, 0x78>, "v_cmpx_u_f64">; |
| Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 590 | defm V_CMPX_NGE_F64 : VOPCX_F64 <vopc<0x39, 0x79>, "v_cmpx_nge_f64", "v_cmpx_nle_f64">; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 591 | defm V_CMPX_NLG_F64 : VOPCX_F64 <vopc<0x3a, 0x7a>, "v_cmpx_nlg_f64">; |
| Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 592 | defm V_CMPX_NGT_F64 : VOPCX_F64 <vopc<0x3b, 0x7b>, "v_cmpx_ngt_f64", "v_cmpx_nlt_f64">; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 593 | defm V_CMPX_NLE_F64 : VOPCX_F64 <vopc<0x3c, 0x7c>, "v_cmpx_nle_f64">; |
| 594 | defm V_CMPX_NEQ_F64 : VOPCX_F64 <vopc<0x3d, 0x7d>, "v_cmpx_neq_f64">; |
| 595 | defm V_CMPX_NLT_F64 : VOPCX_F64 <vopc<0x3e, 0x7e>, "v_cmpx_nlt_f64">; |
| 596 | defm V_CMPX_TRU_F64 : VOPCX_F64 <vopc<0x3f, 0x7f>, "v_cmpx_tru_f64">; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 597 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 598 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 599 | let SubtargetPredicate = isSICI in { |
| 600 | |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 601 | defm V_CMPS_F_F32 : VOPC_F32 <vopc<0x40>, "v_cmps_f_f32">; |
| Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 602 | defm V_CMPS_LT_F32 : VOPC_F32 <vopc<0x41>, "v_cmps_lt_f32", COND_NULL, "v_cmps_gt_f32">; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 603 | defm V_CMPS_EQ_F32 : VOPC_F32 <vopc<0x42>, "v_cmps_eq_f32">; |
| Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 604 | defm V_CMPS_LE_F32 : VOPC_F32 <vopc<0x43>, "v_cmps_le_f32", COND_NULL, "v_cmps_ge_f32">; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 605 | defm V_CMPS_GT_F32 : VOPC_F32 <vopc<0x44>, "v_cmps_gt_f32">; |
| 606 | defm V_CMPS_LG_F32 : VOPC_F32 <vopc<0x45>, "v_cmps_lg_f32">; |
| 607 | defm V_CMPS_GE_F32 : VOPC_F32 <vopc<0x46>, "v_cmps_ge_f32">; |
| 608 | defm V_CMPS_O_F32 : VOPC_F32 <vopc<0x47>, "v_cmps_o_f32">; |
| 609 | defm V_CMPS_U_F32 : VOPC_F32 <vopc<0x48>, "v_cmps_u_f32">; |
| Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 610 | defm V_CMPS_NGE_F32 : VOPC_F32 <vopc<0x49>, "v_cmps_nge_f32", COND_NULL, "v_cmps_nle_f32">; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 611 | defm V_CMPS_NLG_F32 : VOPC_F32 <vopc<0x4a>, "v_cmps_nlg_f32">; |
| Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 612 | defm V_CMPS_NGT_F32 : VOPC_F32 <vopc<0x4b>, "v_cmps_ngt_f32", COND_NULL, "v_cmps_nlt_f32">; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 613 | defm V_CMPS_NLE_F32 : VOPC_F32 <vopc<0x4c>, "v_cmps_nle_f32">; |
| 614 | defm V_CMPS_NEQ_F32 : VOPC_F32 <vopc<0x4d>, "v_cmps_neq_f32">; |
| 615 | defm V_CMPS_NLT_F32 : VOPC_F32 <vopc<0x4e>, "v_cmps_nlt_f32">; |
| 616 | defm V_CMPS_TRU_F32 : VOPC_F32 <vopc<0x4f>, "v_cmps_tru_f32">; |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 617 | |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 618 | |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 619 | defm V_CMPSX_F_F32 : VOPCX_F32 <vopc<0x50>, "v_cmpsx_f_f32">; |
| Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 620 | defm V_CMPSX_LT_F32 : VOPCX_F32 <vopc<0x51>, "v_cmpsx_lt_f32", "v_cmpsx_gt_f32">; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 621 | defm V_CMPSX_EQ_F32 : VOPCX_F32 <vopc<0x52>, "v_cmpsx_eq_f32">; |
| Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 622 | defm V_CMPSX_LE_F32 : VOPCX_F32 <vopc<0x53>, "v_cmpsx_le_f32", "v_cmpsx_ge_f32">; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 623 | defm V_CMPSX_GT_F32 : VOPCX_F32 <vopc<0x54>, "v_cmpsx_gt_f32">; |
| 624 | defm V_CMPSX_LG_F32 : VOPCX_F32 <vopc<0x55>, "v_cmpsx_lg_f32">; |
| 625 | defm V_CMPSX_GE_F32 : VOPCX_F32 <vopc<0x56>, "v_cmpsx_ge_f32">; |
| 626 | defm V_CMPSX_O_F32 : VOPCX_F32 <vopc<0x57>, "v_cmpsx_o_f32">; |
| 627 | defm V_CMPSX_U_F32 : VOPCX_F32 <vopc<0x58>, "v_cmpsx_u_f32">; |
| Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 628 | defm V_CMPSX_NGE_F32 : VOPCX_F32 <vopc<0x59>, "v_cmpsx_nge_f32", "v_cmpsx_nle_f32">; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 629 | defm V_CMPSX_NLG_F32 : VOPCX_F32 <vopc<0x5a>, "v_cmpsx_nlg_f32">; |
| Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 630 | defm V_CMPSX_NGT_F32 : VOPCX_F32 <vopc<0x5b>, "v_cmpsx_ngt_f32", "v_cmpsx_nlt_f32">; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 631 | defm V_CMPSX_NLE_F32 : VOPCX_F32 <vopc<0x5c>, "v_cmpsx_nle_f32">; |
| 632 | defm V_CMPSX_NEQ_F32 : VOPCX_F32 <vopc<0x5d>, "v_cmpsx_neq_f32">; |
| 633 | defm V_CMPSX_NLT_F32 : VOPCX_F32 <vopc<0x5e>, "v_cmpsx_nlt_f32">; |
| 634 | defm V_CMPSX_TRU_F32 : VOPCX_F32 <vopc<0x5f>, "v_cmpsx_tru_f32">; |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 635 | |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 636 | |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 637 | defm V_CMPS_F_F64 : VOPC_F64 <vopc<0x60>, "v_cmps_f_f64">; |
| Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 638 | defm V_CMPS_LT_F64 : VOPC_F64 <vopc<0x61>, "v_cmps_lt_f64", COND_NULL, "v_cmps_gt_f64">; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 639 | defm V_CMPS_EQ_F64 : VOPC_F64 <vopc<0x62>, "v_cmps_eq_f64">; |
| Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 640 | defm V_CMPS_LE_F64 : VOPC_F64 <vopc<0x63>, "v_cmps_le_f64", COND_NULL, "v_cmps_ge_f64">; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 641 | defm V_CMPS_GT_F64 : VOPC_F64 <vopc<0x64>, "v_cmps_gt_f64">; |
| 642 | defm V_CMPS_LG_F64 : VOPC_F64 <vopc<0x65>, "v_cmps_lg_f64">; |
| 643 | defm V_CMPS_GE_F64 : VOPC_F64 <vopc<0x66>, "v_cmps_ge_f64">; |
| 644 | defm V_CMPS_O_F64 : VOPC_F64 <vopc<0x67>, "v_cmps_o_f64">; |
| 645 | defm V_CMPS_U_F64 : VOPC_F64 <vopc<0x68>, "v_cmps_u_f64">; |
| Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 646 | defm V_CMPS_NGE_F64 : VOPC_F64 <vopc<0x69>, "v_cmps_nge_f64", COND_NULL, "v_cmps_nle_f64">; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 647 | defm V_CMPS_NLG_F64 : VOPC_F64 <vopc<0x6a>, "v_cmps_nlg_f64">; |
| Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 648 | defm V_CMPS_NGT_F64 : VOPC_F64 <vopc<0x6b>, "v_cmps_ngt_f64", COND_NULL, "v_cmps_nlt_f64">; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 649 | defm V_CMPS_NLE_F64 : VOPC_F64 <vopc<0x6c>, "v_cmps_nle_f64">; |
| 650 | defm V_CMPS_NEQ_F64 : VOPC_F64 <vopc<0x6d>, "v_cmps_neq_f64">; |
| 651 | defm V_CMPS_NLT_F64 : VOPC_F64 <vopc<0x6e>, "v_cmps_nlt_f64">; |
| 652 | defm V_CMPS_TRU_F64 : VOPC_F64 <vopc<0x6f>, "v_cmps_tru_f64">; |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 653 | |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 654 | |
| Matt Arsenault | 05b617f | 2015-03-23 18:45:23 +0000 | [diff] [blame] | 655 | defm V_CMPSX_F_F64 : VOPCX_F64 <vopc<0x70>, "v_cmpsx_f_f64">; |
| Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 656 | defm V_CMPSX_LT_F64 : VOPCX_F64 <vopc<0x71>, "v_cmpsx_lt_f64", "v_cmpsx_gt_f64">; |
| Matt Arsenault | 05b617f | 2015-03-23 18:45:23 +0000 | [diff] [blame] | 657 | defm V_CMPSX_EQ_F64 : VOPCX_F64 <vopc<0x72>, "v_cmpsx_eq_f64">; |
| Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 658 | defm V_CMPSX_LE_F64 : VOPCX_F64 <vopc<0x73>, "v_cmpsx_le_f64", "v_cmpsx_ge_f64">; |
| Matt Arsenault | 05b617f | 2015-03-23 18:45:23 +0000 | [diff] [blame] | 659 | defm V_CMPSX_GT_F64 : VOPCX_F64 <vopc<0x74>, "v_cmpsx_gt_f64">; |
| 660 | defm V_CMPSX_LG_F64 : VOPCX_F64 <vopc<0x75>, "v_cmpsx_lg_f64">; |
| 661 | defm V_CMPSX_GE_F64 : VOPCX_F64 <vopc<0x76>, "v_cmpsx_ge_f64">; |
| 662 | defm V_CMPSX_O_F64 : VOPCX_F64 <vopc<0x77>, "v_cmpsx_o_f64">; |
| 663 | defm V_CMPSX_U_F64 : VOPCX_F64 <vopc<0x78>, "v_cmpsx_u_f64">; |
| Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 664 | defm V_CMPSX_NGE_F64 : VOPCX_F64 <vopc<0x79>, "v_cmpsx_nge_f64", "v_cmpsx_nle_f64">; |
| Matt Arsenault | 05b617f | 2015-03-23 18:45:23 +0000 | [diff] [blame] | 665 | defm V_CMPSX_NLG_F64 : VOPCX_F64 <vopc<0x7a>, "v_cmpsx_nlg_f64">; |
| Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 666 | defm V_CMPSX_NGT_F64 : VOPCX_F64 <vopc<0x7b>, "v_cmpsx_ngt_f64", "v_cmpsx_nlt_f64">; |
| Matt Arsenault | 05b617f | 2015-03-23 18:45:23 +0000 | [diff] [blame] | 667 | defm V_CMPSX_NLE_F64 : VOPCX_F64 <vopc<0x7c>, "v_cmpsx_nle_f64">; |
| 668 | defm V_CMPSX_NEQ_F64 : VOPCX_F64 <vopc<0x7d>, "v_cmpsx_neq_f64">; |
| 669 | defm V_CMPSX_NLT_F64 : VOPCX_F64 <vopc<0x7e>, "v_cmpsx_nlt_f64">; |
| 670 | defm V_CMPSX_TRU_F64 : VOPCX_F64 <vopc<0x7f>, "v_cmpsx_tru_f64">; |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 671 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 672 | } // End SubtargetPredicate = isSICI |
| 673 | |
| 674 | defm V_CMP_F_I32 : VOPC_I32 <vopc<0x80, 0xc0>, "v_cmp_f_i32">; |
| Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 675 | defm V_CMP_LT_I32 : VOPC_I32 <vopc<0x81, 0xc1>, "v_cmp_lt_i32", COND_SLT, "v_cmp_gt_i32">; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 676 | defm V_CMP_EQ_I32 : VOPC_I32 <vopc<0x82, 0xc2>, "v_cmp_eq_i32", COND_EQ>; |
| Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 677 | defm V_CMP_LE_I32 : VOPC_I32 <vopc<0x83, 0xc3>, "v_cmp_le_i32", COND_SLE, "v_cmp_ge_i32">; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 678 | defm V_CMP_GT_I32 : VOPC_I32 <vopc<0x84, 0xc4>, "v_cmp_gt_i32", COND_SGT>; |
| 679 | defm V_CMP_NE_I32 : VOPC_I32 <vopc<0x85, 0xc5>, "v_cmp_ne_i32", COND_NE>; |
| 680 | defm V_CMP_GE_I32 : VOPC_I32 <vopc<0x86, 0xc6>, "v_cmp_ge_i32", COND_SGE>; |
| 681 | defm V_CMP_T_I32 : VOPC_I32 <vopc<0x87, 0xc7>, "v_cmp_t_i32">; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 682 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 683 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 684 | defm V_CMPX_F_I32 : VOPCX_I32 <vopc<0x90, 0xd0>, "v_cmpx_f_i32">; |
| Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 685 | defm V_CMPX_LT_I32 : VOPCX_I32 <vopc<0x91, 0xd1>, "v_cmpx_lt_i32", "v_cmpx_gt_i32">; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 686 | defm V_CMPX_EQ_I32 : VOPCX_I32 <vopc<0x92, 0xd2>, "v_cmpx_eq_i32">; |
| Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 687 | defm V_CMPX_LE_I32 : VOPCX_I32 <vopc<0x93, 0xd3>, "v_cmpx_le_i32", "v_cmpx_ge_i32">; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 688 | defm V_CMPX_GT_I32 : VOPCX_I32 <vopc<0x94, 0xd4>, "v_cmpx_gt_i32">; |
| 689 | defm V_CMPX_NE_I32 : VOPCX_I32 <vopc<0x95, 0xd5>, "v_cmpx_ne_i32">; |
| 690 | defm V_CMPX_GE_I32 : VOPCX_I32 <vopc<0x96, 0xd6>, "v_cmpx_ge_i32">; |
| 691 | defm V_CMPX_T_I32 : VOPCX_I32 <vopc<0x97, 0xd7>, "v_cmpx_t_i32">; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 692 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 693 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 694 | defm V_CMP_F_I64 : VOPC_I64 <vopc<0xa0, 0xe0>, "v_cmp_f_i64">; |
| Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 695 | defm V_CMP_LT_I64 : VOPC_I64 <vopc<0xa1, 0xe1>, "v_cmp_lt_i64", COND_SLT, "v_cmp_gt_i64">; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 696 | defm V_CMP_EQ_I64 : VOPC_I64 <vopc<0xa2, 0xe2>, "v_cmp_eq_i64", COND_EQ>; |
| Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 697 | defm V_CMP_LE_I64 : VOPC_I64 <vopc<0xa3, 0xe3>, "v_cmp_le_i64", COND_SLE, "v_cmp_ge_i64">; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 698 | defm V_CMP_GT_I64 : VOPC_I64 <vopc<0xa4, 0xe4>, "v_cmp_gt_i64", COND_SGT>; |
| 699 | defm V_CMP_NE_I64 : VOPC_I64 <vopc<0xa5, 0xe5>, "v_cmp_ne_i64", COND_NE>; |
| 700 | defm V_CMP_GE_I64 : VOPC_I64 <vopc<0xa6, 0xe6>, "v_cmp_ge_i64", COND_SGE>; |
| 701 | defm V_CMP_T_I64 : VOPC_I64 <vopc<0xa7, 0xe7>, "v_cmp_t_i64">; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 702 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 703 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 704 | defm V_CMPX_F_I64 : VOPCX_I64 <vopc<0xb0, 0xf0>, "v_cmpx_f_i64">; |
| Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 705 | defm V_CMPX_LT_I64 : VOPCX_I64 <vopc<0xb1, 0xf1>, "v_cmpx_lt_i64", "v_cmpx_gt_i64">; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 706 | defm V_CMPX_EQ_I64 : VOPCX_I64 <vopc<0xb2, 0xf2>, "v_cmpx_eq_i64">; |
| Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 707 | defm V_CMPX_LE_I64 : VOPCX_I64 <vopc<0xb3, 0xf3>, "v_cmpx_le_i64", "v_cmpx_ge_i64">; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 708 | defm V_CMPX_GT_I64 : VOPCX_I64 <vopc<0xb4, 0xf4>, "v_cmpx_gt_i64">; |
| 709 | defm V_CMPX_NE_I64 : VOPCX_I64 <vopc<0xb5, 0xf5>, "v_cmpx_ne_i64">; |
| 710 | defm V_CMPX_GE_I64 : VOPCX_I64 <vopc<0xb6, 0xf6>, "v_cmpx_ge_i64">; |
| 711 | defm V_CMPX_T_I64 : VOPCX_I64 <vopc<0xb7, 0xf7>, "v_cmpx_t_i64">; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 712 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 713 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 714 | defm V_CMP_F_U32 : VOPC_I32 <vopc<0xc0, 0xc8>, "v_cmp_f_u32">; |
| Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 715 | defm V_CMP_LT_U32 : VOPC_I32 <vopc<0xc1, 0xc9>, "v_cmp_lt_u32", COND_ULT, "v_cmp_gt_u32">; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 716 | defm V_CMP_EQ_U32 : VOPC_I32 <vopc<0xc2, 0xca>, "v_cmp_eq_u32", COND_EQ>; |
| Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 717 | defm V_CMP_LE_U32 : VOPC_I32 <vopc<0xc3, 0xcb>, "v_cmp_le_u32", COND_ULE, "v_cmp_ge_u32">; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 718 | defm V_CMP_GT_U32 : VOPC_I32 <vopc<0xc4, 0xcc>, "v_cmp_gt_u32", COND_UGT>; |
| 719 | defm V_CMP_NE_U32 : VOPC_I32 <vopc<0xc5, 0xcd>, "v_cmp_ne_u32", COND_NE>; |
| 720 | defm V_CMP_GE_U32 : VOPC_I32 <vopc<0xc6, 0xce>, "v_cmp_ge_u32", COND_UGE>; |
| 721 | defm V_CMP_T_U32 : VOPC_I32 <vopc<0xc7, 0xcf>, "v_cmp_t_u32">; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 722 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 723 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 724 | defm V_CMPX_F_U32 : VOPCX_I32 <vopc<0xd0, 0xd8>, "v_cmpx_f_u32">; |
| Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 725 | defm V_CMPX_LT_U32 : VOPCX_I32 <vopc<0xd1, 0xd9>, "v_cmpx_lt_u32", "v_cmpx_gt_u32">; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 726 | defm V_CMPX_EQ_U32 : VOPCX_I32 <vopc<0xd2, 0xda>, "v_cmpx_eq_u32">; |
| Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 727 | defm V_CMPX_LE_U32 : VOPCX_I32 <vopc<0xd3, 0xdb>, "v_cmpx_le_u32", "v_cmpx_le_u32">; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 728 | defm V_CMPX_GT_U32 : VOPCX_I32 <vopc<0xd4, 0xdc>, "v_cmpx_gt_u32">; |
| 729 | defm V_CMPX_NE_U32 : VOPCX_I32 <vopc<0xd5, 0xdd>, "v_cmpx_ne_u32">; |
| 730 | defm V_CMPX_GE_U32 : VOPCX_I32 <vopc<0xd6, 0xde>, "v_cmpx_ge_u32">; |
| 731 | defm V_CMPX_T_U32 : VOPCX_I32 <vopc<0xd7, 0xdf>, "v_cmpx_t_u32">; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 732 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 733 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 734 | defm V_CMP_F_U64 : VOPC_I64 <vopc<0xe0, 0xe8>, "v_cmp_f_u64">; |
| Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 735 | defm V_CMP_LT_U64 : VOPC_I64 <vopc<0xe1, 0xe9>, "v_cmp_lt_u64", COND_ULT, "v_cmp_gt_u64">; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 736 | defm V_CMP_EQ_U64 : VOPC_I64 <vopc<0xe2, 0xea>, "v_cmp_eq_u64", COND_EQ>; |
| Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 737 | defm V_CMP_LE_U64 : VOPC_I64 <vopc<0xe3, 0xeb>, "v_cmp_le_u64", COND_ULE, "v_cmp_ge_u64">; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 738 | defm V_CMP_GT_U64 : VOPC_I64 <vopc<0xe4, 0xec>, "v_cmp_gt_u64", COND_UGT>; |
| 739 | defm V_CMP_NE_U64 : VOPC_I64 <vopc<0xe5, 0xed>, "v_cmp_ne_u64", COND_NE>; |
| 740 | defm V_CMP_GE_U64 : VOPC_I64 <vopc<0xe6, 0xee>, "v_cmp_ge_u64", COND_UGE>; |
| 741 | defm V_CMP_T_U64 : VOPC_I64 <vopc<0xe7, 0xef>, "v_cmp_t_u64">; |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 742 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 743 | defm V_CMPX_F_U64 : VOPCX_I64 <vopc<0xf0, 0xf8>, "v_cmpx_f_u64">; |
| Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 744 | defm V_CMPX_LT_U64 : VOPCX_I64 <vopc<0xf1, 0xf9>, "v_cmpx_lt_u64", "v_cmpx_gt_u64">; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 745 | defm V_CMPX_EQ_U64 : VOPCX_I64 <vopc<0xf2, 0xfa>, "v_cmpx_eq_u64">; |
| Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 746 | defm V_CMPX_LE_U64 : VOPCX_I64 <vopc<0xf3, 0xfb>, "v_cmpx_le_u64", "v_cmpx_ge_u64">; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 747 | defm V_CMPX_GT_U64 : VOPCX_I64 <vopc<0xf4, 0xfc>, "v_cmpx_gt_u64">; |
| 748 | defm V_CMPX_NE_U64 : VOPCX_I64 <vopc<0xf5, 0xfd>, "v_cmpx_ne_u64">; |
| 749 | defm V_CMPX_GE_U64 : VOPCX_I64 <vopc<0xf6, 0xfe>, "v_cmpx_ge_u64">; |
| 750 | defm V_CMPX_T_U64 : VOPCX_I64 <vopc<0xf7, 0xff>, "v_cmpx_t_u64">; |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 751 | |
| Matt Arsenault | 0943b0e | 2015-03-23 18:45:38 +0000 | [diff] [blame] | 752 | } // End isCompare = 1, isCommutable = 1 |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 753 | |
| Matt Arsenault | 4831ce5 | 2015-01-06 23:00:37 +0000 | [diff] [blame] | 754 | defm V_CMP_CLASS_F32 : VOPC_CLASS_F32 <vopc<0x88, 0x10>, "v_cmp_class_f32">; |
| Matt Arsenault | 4831ce5 | 2015-01-06 23:00:37 +0000 | [diff] [blame] | 755 | defm V_CMPX_CLASS_F32 : VOPCX_CLASS_F32 <vopc<0x98, 0x11>, "v_cmpx_class_f32">; |
| Matt Arsenault | 4831ce5 | 2015-01-06 23:00:37 +0000 | [diff] [blame] | 756 | defm V_CMP_CLASS_F64 : VOPC_CLASS_F64 <vopc<0xa8, 0x12>, "v_cmp_class_f64">; |
| Matt Arsenault | 4831ce5 | 2015-01-06 23:00:37 +0000 | [diff] [blame] | 757 | defm V_CMPX_CLASS_F64 : VOPCX_CLASS_F64 <vopc<0xb8, 0x13>, "v_cmpx_class_f64">; |
| Matt Arsenault | 42f39e1 | 2015-03-23 18:45:35 +0000 | [diff] [blame] | 758 | |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 759 | //===----------------------------------------------------------------------===// |
| 760 | // DS Instructions |
| 761 | //===----------------------------------------------------------------------===// |
| 762 | |
| Marek Olsak | 0c1f881 | 2015-01-27 17:25:07 +0000 | [diff] [blame] | 763 | defm DS_ADD_U32 : DS_1A1D_NORET <0x0, "ds_add_u32", VGPR_32>; |
| 764 | defm DS_SUB_U32 : DS_1A1D_NORET <0x1, "ds_sub_u32", VGPR_32>; |
| 765 | defm DS_RSUB_U32 : DS_1A1D_NORET <0x2, "ds_rsub_u32", VGPR_32>; |
| 766 | defm DS_INC_U32 : DS_1A1D_NORET <0x3, "ds_inc_u32", VGPR_32>; |
| 767 | defm DS_DEC_U32 : DS_1A1D_NORET <0x4, "ds_dec_u32", VGPR_32>; |
| 768 | defm DS_MIN_I32 : DS_1A1D_NORET <0x5, "ds_min_i32", VGPR_32>; |
| 769 | defm DS_MAX_I32 : DS_1A1D_NORET <0x6, "ds_max_i32", VGPR_32>; |
| 770 | defm DS_MIN_U32 : DS_1A1D_NORET <0x7, "ds_min_u32", VGPR_32>; |
| 771 | defm DS_MAX_U32 : DS_1A1D_NORET <0x8, "ds_max_u32", VGPR_32>; |
| 772 | defm DS_AND_B32 : DS_1A1D_NORET <0x9, "ds_and_b32", VGPR_32>; |
| 773 | defm DS_OR_B32 : DS_1A1D_NORET <0xa, "ds_or_b32", VGPR_32>; |
| 774 | defm DS_XOR_B32 : DS_1A1D_NORET <0xb, "ds_xor_b32", VGPR_32>; |
| Tom Stellard | db4995a | 2015-03-09 16:03:45 +0000 | [diff] [blame] | 775 | defm DS_MSKOR_B32 : DS_1A2D_NORET <0xc, "ds_mskor_b32", VGPR_32>; |
| Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 776 | let mayLoad = 0 in { |
| 777 | defm DS_WRITE_B32 : DS_1A1D_NORET <0xd, "ds_write_b32", VGPR_32>; |
| Valery Pykhtin | e65b39e | 2016-07-05 15:15:28 +0000 | [diff] [blame] | 778 | defm DS_WRITE2_B32 : DS_1A2D_Off8_NORET <0xe, "ds_write2_b32", VGPR_32>; |
| 779 | defm DS_WRITE2ST64_B32 : DS_1A2D_Off8_NORET <0xf, "ds_write2st64_b32", VGPR_32>; |
| Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 780 | } |
| Marek Olsak | 0c1f881 | 2015-01-27 17:25:07 +0000 | [diff] [blame] | 781 | defm DS_CMPST_B32 : DS_1A2D_NORET <0x10, "ds_cmpst_b32", VGPR_32>; |
| 782 | defm DS_CMPST_F32 : DS_1A2D_NORET <0x11, "ds_cmpst_f32", VGPR_32>; |
| Tom Stellard | db4995a | 2015-03-09 16:03:45 +0000 | [diff] [blame] | 783 | defm DS_MIN_F32 : DS_1A2D_NORET <0x12, "ds_min_f32", VGPR_32>; |
| 784 | defm DS_MAX_F32 : DS_1A2D_NORET <0x13, "ds_max_f32", VGPR_32>; |
| Matt Arsenault | 8c6613d | 2014-06-11 18:08:39 +0000 | [diff] [blame] | 785 | |
| Tom Stellard | db4995a | 2015-03-09 16:03:45 +0000 | [diff] [blame] | 786 | defm DS_GWS_INIT : DS_1A_GDS <0x19, "ds_gws_init">; |
| 787 | defm DS_GWS_SEMA_V : DS_1A_GDS <0x1a, "ds_gws_sema_v">; |
| 788 | defm DS_GWS_SEMA_BR : DS_1A_GDS <0x1b, "ds_gws_sema_br">; |
| 789 | defm DS_GWS_SEMA_P : DS_1A_GDS <0x1c, "ds_gws_sema_p">; |
| 790 | defm DS_GWS_BARRIER : DS_1A_GDS <0x1d, "ds_gws_barrier">; |
| Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 791 | let mayLoad = 0 in { |
| 792 | defm DS_WRITE_B8 : DS_1A1D_NORET <0x1e, "ds_write_b8", VGPR_32>; |
| 793 | defm DS_WRITE_B16 : DS_1A1D_NORET <0x1f, "ds_write_b16", VGPR_32>; |
| 794 | } |
| Marek Olsak | 0c1f881 | 2015-01-27 17:25:07 +0000 | [diff] [blame] | 795 | defm DS_ADD_RTN_U32 : DS_1A1D_RET <0x20, "ds_add_rtn_u32", VGPR_32, "ds_add_u32">; |
| 796 | defm DS_SUB_RTN_U32 : DS_1A1D_RET <0x21, "ds_sub_rtn_u32", VGPR_32, "ds_sub_u32">; |
| 797 | defm DS_RSUB_RTN_U32 : DS_1A1D_RET <0x22, "ds_rsub_rtn_u32", VGPR_32, "ds_rsub_u32">; |
| 798 | defm DS_INC_RTN_U32 : DS_1A1D_RET <0x23, "ds_inc_rtn_u32", VGPR_32, "ds_inc_u32">; |
| 799 | defm DS_DEC_RTN_U32 : DS_1A1D_RET <0x24, "ds_dec_rtn_u32", VGPR_32, "ds_dec_u32">; |
| 800 | defm DS_MIN_RTN_I32 : DS_1A1D_RET <0x25, "ds_min_rtn_i32", VGPR_32, "ds_min_i32">; |
| 801 | defm DS_MAX_RTN_I32 : DS_1A1D_RET <0x26, "ds_max_rtn_i32", VGPR_32, "ds_max_i32">; |
| 802 | defm DS_MIN_RTN_U32 : DS_1A1D_RET <0x27, "ds_min_rtn_u32", VGPR_32, "ds_min_u32">; |
| 803 | defm DS_MAX_RTN_U32 : DS_1A1D_RET <0x28, "ds_max_rtn_u32", VGPR_32, "ds_max_u32">; |
| 804 | defm DS_AND_RTN_B32 : DS_1A1D_RET <0x29, "ds_and_rtn_b32", VGPR_32, "ds_and_b32">; |
| 805 | defm DS_OR_RTN_B32 : DS_1A1D_RET <0x2a, "ds_or_rtn_b32", VGPR_32, "ds_or_b32">; |
| 806 | defm DS_XOR_RTN_B32 : DS_1A1D_RET <0x2b, "ds_xor_rtn_b32", VGPR_32, "ds_xor_b32">; |
| Tom Stellard | db4995a | 2015-03-09 16:03:45 +0000 | [diff] [blame] | 807 | defm DS_MSKOR_RTN_B32 : DS_1A2D_RET <0x2c, "ds_mskor_rtn_b32", VGPR_32, "ds_mskor_b32">; |
| Marek Olsak | 0c1f881 | 2015-01-27 17:25:07 +0000 | [diff] [blame] | 808 | defm DS_WRXCHG_RTN_B32 : DS_1A1D_RET <0x2d, "ds_wrxchg_rtn_b32", VGPR_32>; |
| Tom Stellard | db4995a | 2015-03-09 16:03:45 +0000 | [diff] [blame] | 809 | defm DS_WRXCHG2_RTN_B32 : DS_1A2D_RET < |
| 810 | 0x2e, "ds_wrxchg2_rtn_b32", VReg_64, "", VGPR_32 |
| 811 | >; |
| 812 | defm DS_WRXCHG2ST64_RTN_B32 : DS_1A2D_RET < |
| 813 | 0x2f, "ds_wrxchg2st64_rtn_b32", VReg_64, "", VGPR_32 |
| 814 | >; |
| Marek Olsak | 0c1f881 | 2015-01-27 17:25:07 +0000 | [diff] [blame] | 815 | defm DS_CMPST_RTN_B32 : DS_1A2D_RET <0x30, "ds_cmpst_rtn_b32", VGPR_32, "ds_cmpst_b32">; |
| 816 | defm DS_CMPST_RTN_F32 : DS_1A2D_RET <0x31, "ds_cmpst_rtn_f32", VGPR_32, "ds_cmpst_f32">; |
| Tom Stellard | db4995a | 2015-03-09 16:03:45 +0000 | [diff] [blame] | 817 | defm DS_MIN_RTN_F32 : DS_1A2D_RET <0x32, "ds_min_rtn_f32", VGPR_32, "ds_min_f32">; |
| 818 | defm DS_MAX_RTN_F32 : DS_1A2D_RET <0x33, "ds_max_rtn_f32", VGPR_32, "ds_max_f32">; |
| Changpeng Fang | 47efe1f | 2016-06-22 21:33:49 +0000 | [diff] [blame] | 819 | |
| 820 | let Uses = [EXEC], mayLoad =0, mayStore = 0, isConvergent = 1 in { |
| Valery Pykhtin | 68853ab | 2016-07-08 15:12:46 +0000 | [diff] [blame] | 821 | defm DS_SWIZZLE_B32 : DS_1A_RET_ <dsop<0x35, 0x3d>, "ds_swizzle_b32", VGPR_32>; |
| Changpeng Fang | 47efe1f | 2016-06-22 21:33:49 +0000 | [diff] [blame] | 822 | } |
| 823 | |
| Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 824 | let mayStore = 0 in { |
| 825 | defm DS_READ_B32 : DS_1A_RET <0x36, "ds_read_b32", VGPR_32>; |
| 826 | defm DS_READ2_B32 : DS_1A_Off8_RET <0x37, "ds_read2_b32", VReg_64>; |
| 827 | defm DS_READ2ST64_B32 : DS_1A_Off8_RET <0x38, "ds_read2st64_b32", VReg_64>; |
| 828 | defm DS_READ_I8 : DS_1A_RET <0x39, "ds_read_i8", VGPR_32>; |
| 829 | defm DS_READ_U8 : DS_1A_RET <0x3a, "ds_read_u8", VGPR_32>; |
| 830 | defm DS_READ_I16 : DS_1A_RET <0x3b, "ds_read_i16", VGPR_32>; |
| 831 | defm DS_READ_U16 : DS_1A_RET <0x3c, "ds_read_u16", VGPR_32>; |
| 832 | } |
| Tom Stellard | db4995a | 2015-03-09 16:03:45 +0000 | [diff] [blame] | 833 | defm DS_CONSUME : DS_0A_RET <0x3d, "ds_consume">; |
| 834 | defm DS_APPEND : DS_0A_RET <0x3e, "ds_append">; |
| 835 | defm DS_ORDERED_COUNT : DS_1A_RET_GDS <0x3f, "ds_ordered_count">; |
| Marek Olsak | 0c1f881 | 2015-01-27 17:25:07 +0000 | [diff] [blame] | 836 | defm DS_ADD_U64 : DS_1A1D_NORET <0x40, "ds_add_u64", VReg_64>; |
| 837 | defm DS_SUB_U64 : DS_1A1D_NORET <0x41, "ds_sub_u64", VReg_64>; |
| 838 | defm DS_RSUB_U64 : DS_1A1D_NORET <0x42, "ds_rsub_u64", VReg_64>; |
| 839 | defm DS_INC_U64 : DS_1A1D_NORET <0x43, "ds_inc_u64", VReg_64>; |
| 840 | defm DS_DEC_U64 : DS_1A1D_NORET <0x44, "ds_dec_u64", VReg_64>; |
| 841 | defm DS_MIN_I64 : DS_1A1D_NORET <0x45, "ds_min_i64", VReg_64>; |
| 842 | defm DS_MAX_I64 : DS_1A1D_NORET <0x46, "ds_max_i64", VReg_64>; |
| 843 | defm DS_MIN_U64 : DS_1A1D_NORET <0x47, "ds_min_u64", VReg_64>; |
| 844 | defm DS_MAX_U64 : DS_1A1D_NORET <0x48, "ds_max_u64", VReg_64>; |
| 845 | defm DS_AND_B64 : DS_1A1D_NORET <0x49, "ds_and_b64", VReg_64>; |
| 846 | defm DS_OR_B64 : DS_1A1D_NORET <0x4a, "ds_or_b64", VReg_64>; |
| 847 | defm DS_XOR_B64 : DS_1A1D_NORET <0x4b, "ds_xor_b64", VReg_64>; |
| Tom Stellard | db4995a | 2015-03-09 16:03:45 +0000 | [diff] [blame] | 848 | defm DS_MSKOR_B64 : DS_1A2D_NORET <0x4c, "ds_mskor_b64", VReg_64>; |
| Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 849 | let mayLoad = 0 in { |
| 850 | defm DS_WRITE_B64 : DS_1A1D_NORET <0x4d, "ds_write_b64", VReg_64>; |
| Valery Pykhtin | e65b39e | 2016-07-05 15:15:28 +0000 | [diff] [blame] | 851 | defm DS_WRITE2_B64 : DS_1A2D_Off8_NORET <0x4E, "ds_write2_b64", VReg_64>; |
| 852 | defm DS_WRITE2ST64_B64 : DS_1A2D_Off8_NORET <0x4f, "ds_write2st64_b64", VReg_64>; |
| Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 853 | } |
| Marek Olsak | 0c1f881 | 2015-01-27 17:25:07 +0000 | [diff] [blame] | 854 | defm DS_CMPST_B64 : DS_1A2D_NORET <0x50, "ds_cmpst_b64", VReg_64>; |
| 855 | defm DS_CMPST_F64 : DS_1A2D_NORET <0x51, "ds_cmpst_f64", VReg_64>; |
| 856 | defm DS_MIN_F64 : DS_1A1D_NORET <0x52, "ds_min_f64", VReg_64>; |
| 857 | defm DS_MAX_F64 : DS_1A1D_NORET <0x53, "ds_max_f64", VReg_64>; |
| Matt Arsenault | 1f10c5e2 | 2014-06-11 18:08:50 +0000 | [diff] [blame] | 858 | |
| Marek Olsak | 0c1f881 | 2015-01-27 17:25:07 +0000 | [diff] [blame] | 859 | defm DS_ADD_RTN_U64 : DS_1A1D_RET <0x60, "ds_add_rtn_u64", VReg_64, "ds_add_u64">; |
| 860 | defm DS_SUB_RTN_U64 : DS_1A1D_RET <0x61, "ds_sub_rtn_u64", VReg_64, "ds_sub_u64">; |
| 861 | defm DS_RSUB_RTN_U64 : DS_1A1D_RET <0x62, "ds_rsub_rtn_u64", VReg_64, "ds_rsub_u64">; |
| 862 | defm DS_INC_RTN_U64 : DS_1A1D_RET <0x63, "ds_inc_rtn_u64", VReg_64, "ds_inc_u64">; |
| 863 | defm DS_DEC_RTN_U64 : DS_1A1D_RET <0x64, "ds_dec_rtn_u64", VReg_64, "ds_dec_u64">; |
| 864 | defm DS_MIN_RTN_I64 : DS_1A1D_RET <0x65, "ds_min_rtn_i64", VReg_64, "ds_min_i64">; |
| 865 | defm DS_MAX_RTN_I64 : DS_1A1D_RET <0x66, "ds_max_rtn_i64", VReg_64, "ds_max_i64">; |
| 866 | defm DS_MIN_RTN_U64 : DS_1A1D_RET <0x67, "ds_min_rtn_u64", VReg_64, "ds_min_u64">; |
| 867 | defm DS_MAX_RTN_U64 : DS_1A1D_RET <0x68, "ds_max_rtn_u64", VReg_64, "ds_max_u64">; |
| 868 | defm DS_AND_RTN_B64 : DS_1A1D_RET <0x69, "ds_and_rtn_b64", VReg_64, "ds_and_b64">; |
| 869 | defm DS_OR_RTN_B64 : DS_1A1D_RET <0x6a, "ds_or_rtn_b64", VReg_64, "ds_or_b64">; |
| 870 | defm DS_XOR_RTN_B64 : DS_1A1D_RET <0x6b, "ds_xor_rtn_b64", VReg_64, "ds_xor_b64">; |
| Tom Stellard | db4995a | 2015-03-09 16:03:45 +0000 | [diff] [blame] | 871 | defm DS_MSKOR_RTN_B64 : DS_1A2D_RET <0x6c, "ds_mskor_rtn_b64", VReg_64, "ds_mskor_b64">; |
| Marek Olsak | 0c1f881 | 2015-01-27 17:25:07 +0000 | [diff] [blame] | 872 | defm DS_WRXCHG_RTN_B64 : DS_1A1D_RET <0x6d, "ds_wrxchg_rtn_b64", VReg_64, "ds_wrxchg_b64">; |
| Tom Stellard | db4995a | 2015-03-09 16:03:45 +0000 | [diff] [blame] | 873 | defm DS_WRXCHG2_RTN_B64 : DS_1A2D_RET <0x6e, "ds_wrxchg2_rtn_b64", VReg_128, "ds_wrxchg2_b64", VReg_64>; |
| 874 | defm DS_WRXCHG2ST64_RTN_B64 : DS_1A2D_RET <0x6f, "ds_wrxchg2st64_rtn_b64", VReg_128, "ds_wrxchg2st64_b64", VReg_64>; |
| Marek Olsak | 0c1f881 | 2015-01-27 17:25:07 +0000 | [diff] [blame] | 875 | defm DS_CMPST_RTN_B64 : DS_1A2D_RET <0x70, "ds_cmpst_rtn_b64", VReg_64, "ds_cmpst_b64">; |
| 876 | defm DS_CMPST_RTN_F64 : DS_1A2D_RET <0x71, "ds_cmpst_rtn_f64", VReg_64, "ds_cmpst_f64">; |
| 877 | defm DS_MIN_RTN_F64 : DS_1A1D_RET <0x72, "ds_min_rtn_f64", VReg_64, "ds_min_f64">; |
| 878 | defm DS_MAX_RTN_F64 : DS_1A1D_RET <0x73, "ds_max_rtn_f64", VReg_64, "ds_max_f64">; |
| Matt Arsenault | 1f10c5e2 | 2014-06-11 18:08:50 +0000 | [diff] [blame] | 879 | |
| Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 880 | let mayStore = 0 in { |
| 881 | defm DS_READ_B64 : DS_1A_RET <0x76, "ds_read_b64", VReg_64>; |
| 882 | defm DS_READ2_B64 : DS_1A_Off8_RET <0x77, "ds_read2_b64", VReg_128>; |
| 883 | defm DS_READ2ST64_B64 : DS_1A_Off8_RET <0x78, "ds_read2st64_b64", VReg_128>; |
| 884 | } |
| Tom Stellard | db4995a | 2015-03-09 16:03:45 +0000 | [diff] [blame] | 885 | |
| 886 | defm DS_ADD_SRC2_U32 : DS_1A <0x80, "ds_add_src2_u32">; |
| 887 | defm DS_SUB_SRC2_U32 : DS_1A <0x81, "ds_sub_src2_u32">; |
| 888 | defm DS_RSUB_SRC2_U32 : DS_1A <0x82, "ds_rsub_src2_u32">; |
| 889 | defm DS_INC_SRC2_U32 : DS_1A <0x83, "ds_inc_src2_u32">; |
| 890 | defm DS_DEC_SRC2_U32 : DS_1A <0x84, "ds_dec_src2_u32">; |
| 891 | defm DS_MIN_SRC2_I32 : DS_1A <0x85, "ds_min_src2_i32">; |
| 892 | defm DS_MAX_SRC2_I32 : DS_1A <0x86, "ds_max_src2_i32">; |
| 893 | defm DS_MIN_SRC2_U32 : DS_1A <0x87, "ds_min_src2_u32">; |
| 894 | defm DS_MAX_SRC2_U32 : DS_1A <0x88, "ds_max_src2_u32">; |
| 895 | defm DS_AND_SRC2_B32 : DS_1A <0x89, "ds_and_src_b32">; |
| 896 | defm DS_OR_SRC2_B32 : DS_1A <0x8a, "ds_or_src2_b32">; |
| 897 | defm DS_XOR_SRC2_B32 : DS_1A <0x8b, "ds_xor_src2_b32">; |
| Valery Pykhtin | af8b1bd | 2016-07-07 14:23:38 +0000 | [diff] [blame] | 898 | defm DS_WRITE_SRC2_B32 : DS_1A_Off8_NORET <0x8d, "ds_write_src2_b32">; |
| Tom Stellard | db4995a | 2015-03-09 16:03:45 +0000 | [diff] [blame] | 899 | |
| 900 | defm DS_MIN_SRC2_F32 : DS_1A <0x92, "ds_min_src2_f32">; |
| 901 | defm DS_MAX_SRC2_F32 : DS_1A <0x93, "ds_max_src2_f32">; |
| 902 | |
| 903 | defm DS_ADD_SRC2_U64 : DS_1A <0xc0, "ds_add_src2_u64">; |
| 904 | defm DS_SUB_SRC2_U64 : DS_1A <0xc1, "ds_sub_src2_u64">; |
| 905 | defm DS_RSUB_SRC2_U64 : DS_1A <0xc2, "ds_rsub_src2_u64">; |
| 906 | defm DS_INC_SRC2_U64 : DS_1A <0xc3, "ds_inc_src2_u64">; |
| 907 | defm DS_DEC_SRC2_U64 : DS_1A <0xc4, "ds_dec_src2_u64">; |
| 908 | defm DS_MIN_SRC2_I64 : DS_1A <0xc5, "ds_min_src2_i64">; |
| 909 | defm DS_MAX_SRC2_I64 : DS_1A <0xc6, "ds_max_src2_i64">; |
| 910 | defm DS_MIN_SRC2_U64 : DS_1A <0xc7, "ds_min_src2_u64">; |
| 911 | defm DS_MAX_SRC2_U64 : DS_1A <0xc8, "ds_max_src2_u64">; |
| 912 | defm DS_AND_SRC2_B64 : DS_1A <0xc9, "ds_and_src2_b64">; |
| 913 | defm DS_OR_SRC2_B64 : DS_1A <0xca, "ds_or_src2_b64">; |
| 914 | defm DS_XOR_SRC2_B64 : DS_1A <0xcb, "ds_xor_src2_b64">; |
| Valery Pykhtin | af8b1bd | 2016-07-07 14:23:38 +0000 | [diff] [blame] | 915 | defm DS_WRITE_SRC2_B64 : DS_1A_Off8_NORET <0xcd, "ds_write_src2_b64">; |
| Tom Stellard | db4995a | 2015-03-09 16:03:45 +0000 | [diff] [blame] | 916 | |
| 917 | defm DS_MIN_SRC2_F64 : DS_1A <0xd2, "ds_min_src2_f64">; |
| 918 | defm DS_MAX_SRC2_F64 : DS_1A <0xd3, "ds_max_src2_f64">; |
| 919 | |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 920 | //===----------------------------------------------------------------------===// |
| 921 | // MUBUF Instructions |
| 922 | //===----------------------------------------------------------------------===// |
| Matt Arsenault | dd78b80 | 2014-03-19 22:19:56 +0000 | [diff] [blame] | 923 | |
| Tom Stellard | aec94b3 | 2015-02-27 14:59:46 +0000 | [diff] [blame] | 924 | defm BUFFER_LOAD_FORMAT_X : MUBUF_Load_Helper < |
| 925 | mubuf<0x00>, "buffer_load_format_x", VGPR_32 |
| 926 | >; |
| 927 | defm BUFFER_LOAD_FORMAT_XY : MUBUF_Load_Helper < |
| 928 | mubuf<0x01>, "buffer_load_format_xy", VReg_64 |
| 929 | >; |
| 930 | defm BUFFER_LOAD_FORMAT_XYZ : MUBUF_Load_Helper < |
| 931 | mubuf<0x02>, "buffer_load_format_xyz", VReg_96 |
| 932 | >; |
| 933 | defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper < |
| 934 | mubuf<0x03>, "buffer_load_format_xyzw", VReg_128 |
| 935 | >; |
| Nicolai Haehnle | b48275f | 2016-04-19 21:58:33 +0000 | [diff] [blame] | 936 | defm BUFFER_STORE_FORMAT_X : MUBUF_Store_Helper < |
| 937 | mubuf<0x04>, "buffer_store_format_x", VGPR_32 |
| 938 | >; |
| 939 | defm BUFFER_STORE_FORMAT_XY : MUBUF_Store_Helper < |
| 940 | mubuf<0x05>, "buffer_store_format_xy", VReg_64 |
| 941 | >; |
| 942 | defm BUFFER_STORE_FORMAT_XYZ : MUBUF_Store_Helper < |
| 943 | mubuf<0x06>, "buffer_store_format_xyz", VReg_96 |
| 944 | >; |
| 945 | defm BUFFER_STORE_FORMAT_XYZW : MUBUF_Store_Helper < |
| 946 | mubuf<0x07>, "buffer_store_format_xyzw", VReg_128 |
| 947 | >; |
| Tom Stellard | 7c1838d | 2014-07-02 20:53:56 +0000 | [diff] [blame] | 948 | defm BUFFER_LOAD_UBYTE : MUBUF_Load_Helper < |
| Tom Stellard | 17a0ec54 | 2016-07-04 20:41:48 +0000 | [diff] [blame] | 949 | mubuf<0x08, 0x10>, "buffer_load_ubyte", VGPR_32, i32, mubuf_az_extloadi8 |
| Tom Stellard | 7c1838d | 2014-07-02 20:53:56 +0000 | [diff] [blame] | 950 | >; |
| 951 | defm BUFFER_LOAD_SBYTE : MUBUF_Load_Helper < |
| Tom Stellard | 17a0ec54 | 2016-07-04 20:41:48 +0000 | [diff] [blame] | 952 | mubuf<0x09, 0x11>, "buffer_load_sbyte", VGPR_32, i32, mubuf_sextloadi8 |
| Tom Stellard | 7c1838d | 2014-07-02 20:53:56 +0000 | [diff] [blame] | 953 | >; |
| 954 | defm BUFFER_LOAD_USHORT : MUBUF_Load_Helper < |
| Tom Stellard | 17a0ec54 | 2016-07-04 20:41:48 +0000 | [diff] [blame] | 955 | mubuf<0x0a, 0x12>, "buffer_load_ushort", VGPR_32, i32, mubuf_az_extloadi16 |
| Tom Stellard | 7c1838d | 2014-07-02 20:53:56 +0000 | [diff] [blame] | 956 | >; |
| 957 | defm BUFFER_LOAD_SSHORT : MUBUF_Load_Helper < |
| Tom Stellard | 17a0ec54 | 2016-07-04 20:41:48 +0000 | [diff] [blame] | 958 | mubuf<0x0b, 0x13>, "buffer_load_sshort", VGPR_32, i32, mubuf_sextloadi16 |
| Tom Stellard | 7c1838d | 2014-07-02 20:53:56 +0000 | [diff] [blame] | 959 | >; |
| 960 | defm BUFFER_LOAD_DWORD : MUBUF_Load_Helper < |
| Tom Stellard | a6f24c6 | 2015-12-15 20:55:55 +0000 | [diff] [blame] | 961 | mubuf<0x0c, 0x14>, "buffer_load_dword", VGPR_32, i32, mubuf_load |
| Tom Stellard | 7c1838d | 2014-07-02 20:53:56 +0000 | [diff] [blame] | 962 | >; |
| 963 | defm BUFFER_LOAD_DWORDX2 : MUBUF_Load_Helper < |
| Tom Stellard | a6f24c6 | 2015-12-15 20:55:55 +0000 | [diff] [blame] | 964 | mubuf<0x0d, 0x15>, "buffer_load_dwordx2", VReg_64, v2i32, mubuf_load |
| Tom Stellard | 7c1838d | 2014-07-02 20:53:56 +0000 | [diff] [blame] | 965 | >; |
| 966 | defm BUFFER_LOAD_DWORDX4 : MUBUF_Load_Helper < |
| Tom Stellard | a6f24c6 | 2015-12-15 20:55:55 +0000 | [diff] [blame] | 967 | mubuf<0x0e, 0x17>, "buffer_load_dwordx4", VReg_128, v4i32, mubuf_load |
| Tom Stellard | 7c1838d | 2014-07-02 20:53:56 +0000 | [diff] [blame] | 968 | >; |
| Tom Stellard | d3ee8c1 | 2013-08-16 01:12:06 +0000 | [diff] [blame] | 969 | |
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 970 | defm BUFFER_STORE_BYTE : MUBUF_Store_Helper < |
| Marek Olsak | ee98b11 | 2015-01-27 17:24:58 +0000 | [diff] [blame] | 971 | mubuf<0x18>, "buffer_store_byte", VGPR_32, i32, truncstorei8_global |
| Tom Stellard | d3ee8c1 | 2013-08-16 01:12:06 +0000 | [diff] [blame] | 972 | >; |
| 973 | |
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 974 | defm BUFFER_STORE_SHORT : MUBUF_Store_Helper < |
| Marek Olsak | ee98b11 | 2015-01-27 17:24:58 +0000 | [diff] [blame] | 975 | mubuf<0x1a>, "buffer_store_short", VGPR_32, i32, truncstorei16_global |
| Tom Stellard | d3ee8c1 | 2013-08-16 01:12:06 +0000 | [diff] [blame] | 976 | >; |
| Tom Stellard | 754f80f | 2013-04-05 23:31:51 +0000 | [diff] [blame] | 977 | |
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 978 | defm BUFFER_STORE_DWORD : MUBUF_Store_Helper < |
| Marek Olsak | ee98b11 | 2015-01-27 17:24:58 +0000 | [diff] [blame] | 979 | mubuf<0x1c>, "buffer_store_dword", VGPR_32, i32, global_store |
| Tom Stellard | 754f80f | 2013-04-05 23:31:51 +0000 | [diff] [blame] | 980 | >; |
| 981 | |
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 982 | defm BUFFER_STORE_DWORDX2 : MUBUF_Store_Helper < |
| Marek Olsak | ee98b11 | 2015-01-27 17:24:58 +0000 | [diff] [blame] | 983 | mubuf<0x1d>, "buffer_store_dwordx2", VReg_64, v2i32, global_store |
| Tom Stellard | 754f80f | 2013-04-05 23:31:51 +0000 | [diff] [blame] | 984 | >; |
| Tom Stellard | 556d9aa | 2013-06-03 17:39:37 +0000 | [diff] [blame] | 985 | |
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 986 | defm BUFFER_STORE_DWORDX4 : MUBUF_Store_Helper < |
| Marek Olsak | ee98b11 | 2015-01-27 17:24:58 +0000 | [diff] [blame] | 987 | mubuf<0x1e, 0x1f>, "buffer_store_dwordx4", VReg_128, v4i32, global_store |
| Tom Stellard | 556d9aa | 2013-06-03 17:39:37 +0000 | [diff] [blame] | 988 | >; |
| Marek Olsak | ee98b11 | 2015-01-27 17:24:58 +0000 | [diff] [blame] | 989 | |
| Aaron Watry | 8114437 | 2014-10-17 23:33:03 +0000 | [diff] [blame] | 990 | defm BUFFER_ATOMIC_SWAP : MUBUF_Atomic < |
| Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 991 | mubuf<0x30, 0x40>, "buffer_atomic_swap", VGPR_32, i32, atomic_swap_global |
| Aaron Watry | 8114437 | 2014-10-17 23:33:03 +0000 | [diff] [blame] | 992 | >; |
| Nicolai Haehnle | ad63638 | 2016-03-18 16:24:31 +0000 | [diff] [blame] | 993 | defm BUFFER_ATOMIC_CMPSWAP : MUBUF_Atomic < |
| 994 | mubuf<0x31, 0x41>, "buffer_atomic_cmpswap", VReg_64, v2i32, null_frag |
| 995 | >; |
| Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 996 | defm BUFFER_ATOMIC_ADD : MUBUF_Atomic < |
| Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 997 | mubuf<0x32, 0x42>, "buffer_atomic_add", VGPR_32, i32, atomic_add_global |
| Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 998 | >; |
| Aaron Watry | 328f1ba | 2014-10-17 23:32:52 +0000 | [diff] [blame] | 999 | defm BUFFER_ATOMIC_SUB : MUBUF_Atomic < |
| Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 1000 | mubuf<0x33, 0x43>, "buffer_atomic_sub", VGPR_32, i32, atomic_sub_global |
| Aaron Watry | 328f1ba | 2014-10-17 23:32:52 +0000 | [diff] [blame] | 1001 | >; |
| Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 1002 | //def BUFFER_ATOMIC_RSUB : MUBUF_ <mubuf<0x34>, "buffer_atomic_rsub", []>; // isn't on CI & VI |
| Aaron Watry | 58c9992 | 2014-10-17 23:32:57 +0000 | [diff] [blame] | 1003 | defm BUFFER_ATOMIC_SMIN : MUBUF_Atomic < |
| Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 1004 | mubuf<0x35, 0x44>, "buffer_atomic_smin", VGPR_32, i32, atomic_min_global |
| Aaron Watry | 58c9992 | 2014-10-17 23:32:57 +0000 | [diff] [blame] | 1005 | >; |
| 1006 | defm BUFFER_ATOMIC_UMIN : MUBUF_Atomic < |
| Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 1007 | mubuf<0x36, 0x45>, "buffer_atomic_umin", VGPR_32, i32, atomic_umin_global |
| Aaron Watry | 58c9992 | 2014-10-17 23:32:57 +0000 | [diff] [blame] | 1008 | >; |
| Aaron Watry | 29f295d | 2014-10-17 23:32:56 +0000 | [diff] [blame] | 1009 | defm BUFFER_ATOMIC_SMAX : MUBUF_Atomic < |
| Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 1010 | mubuf<0x37, 0x46>, "buffer_atomic_smax", VGPR_32, i32, atomic_max_global |
| Aaron Watry | 29f295d | 2014-10-17 23:32:56 +0000 | [diff] [blame] | 1011 | >; |
| 1012 | defm BUFFER_ATOMIC_UMAX : MUBUF_Atomic < |
| Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 1013 | mubuf<0x38, 0x47>, "buffer_atomic_umax", VGPR_32, i32, atomic_umax_global |
| Aaron Watry | 29f295d | 2014-10-17 23:32:56 +0000 | [diff] [blame] | 1014 | >; |
| Aaron Watry | 6212780 | 2014-10-17 23:32:54 +0000 | [diff] [blame] | 1015 | defm BUFFER_ATOMIC_AND : MUBUF_Atomic < |
| Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 1016 | mubuf<0x39, 0x48>, "buffer_atomic_and", VGPR_32, i32, atomic_and_global |
| Aaron Watry | 6212780 | 2014-10-17 23:32:54 +0000 | [diff] [blame] | 1017 | >; |
| Aaron Watry | 8a911e6 | 2014-10-17 23:32:59 +0000 | [diff] [blame] | 1018 | defm BUFFER_ATOMIC_OR : MUBUF_Atomic < |
| Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 1019 | mubuf<0x3a, 0x49>, "buffer_atomic_or", VGPR_32, i32, atomic_or_global |
| Aaron Watry | 8a911e6 | 2014-10-17 23:32:59 +0000 | [diff] [blame] | 1020 | >; |
| Aaron Watry | d672ee2 | 2014-10-17 23:33:01 +0000 | [diff] [blame] | 1021 | defm BUFFER_ATOMIC_XOR : MUBUF_Atomic < |
| Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 1022 | mubuf<0x3b, 0x4a>, "buffer_atomic_xor", VGPR_32, i32, atomic_xor_global |
| Aaron Watry | d672ee2 | 2014-10-17 23:33:01 +0000 | [diff] [blame] | 1023 | >; |
| Matt Arsenault | a9dbdca | 2016-04-12 14:05:04 +0000 | [diff] [blame] | 1024 | defm BUFFER_ATOMIC_INC : MUBUF_Atomic < |
| 1025 | mubuf<0x3c, 0x4b>, "buffer_atomic_inc", VGPR_32, i32, atomic_inc_global |
| 1026 | >; |
| 1027 | defm BUFFER_ATOMIC_DEC : MUBUF_Atomic < |
| 1028 | mubuf<0x3d, 0x4c>, "buffer_atomic_dec", VGPR_32, i32, atomic_dec_global |
| 1029 | >; |
| 1030 | |
| Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 1031 | //def BUFFER_ATOMIC_FCMPSWAP : MUBUF_Atomic <mubuf<0x3e>, "buffer_atomic_fcmpswap", []>; // isn't on VI |
| 1032 | //def BUFFER_ATOMIC_FMIN : MUBUF_Atomic <mubuf<0x3f>, "buffer_atomic_fmin", []>; // isn't on VI |
| 1033 | //def BUFFER_ATOMIC_FMAX : MUBUF_Atomic <mubuf<0x40>, "buffer_atomic_fmax", []>; // isn't on VI |
| 1034 | defm BUFFER_ATOMIC_SWAP_X2 : MUBUF_Atomic < |
| 1035 | mubuf<0x50, 0x60>, "buffer_atomic_swap_x2", VReg_64, i64, atomic_swap_global |
| 1036 | >; |
| Tom Stellard | 354a43c | 2016-04-01 18:27:37 +0000 | [diff] [blame] | 1037 | defm BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_Atomic < |
| 1038 | mubuf<0x51, 0x61>, "buffer_atomic_cmpswap_x2", VReg_128, v2i64, null_frag |
| 1039 | >; |
| Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 1040 | defm BUFFER_ATOMIC_ADD_X2 : MUBUF_Atomic < |
| 1041 | mubuf<0x52, 0x62>, "buffer_atomic_add_x2", VReg_64, i64, atomic_add_global |
| 1042 | >; |
| 1043 | defm BUFFER_ATOMIC_SUB_X2 : MUBUF_Atomic < |
| 1044 | mubuf<0x53, 0x63>, "buffer_atomic_sub_x2", VReg_64, i64, atomic_sub_global |
| 1045 | >; |
| 1046 | //defm BUFFER_ATOMIC_RSUB_X2 : MUBUF_Atomic <mubuf<0x54>, "buffer_atomic_rsub_x2", []>; // isn't on CI & VI |
| 1047 | defm BUFFER_ATOMIC_SMIN_X2 : MUBUF_Atomic < |
| 1048 | mubuf<0x55, 0x64>, "buffer_atomic_smin_x2", VReg_64, i64, atomic_min_global |
| 1049 | >; |
| 1050 | defm BUFFER_ATOMIC_UMIN_X2 : MUBUF_Atomic < |
| 1051 | mubuf<0x56, 0x65>, "buffer_atomic_umin_x2", VReg_64, i64, atomic_umin_global |
| 1052 | >; |
| 1053 | defm BUFFER_ATOMIC_SMAX_X2 : MUBUF_Atomic < |
| 1054 | mubuf<0x57, 0x66>, "buffer_atomic_smax_x2", VReg_64, i64, atomic_max_global |
| 1055 | >; |
| 1056 | defm BUFFER_ATOMIC_UMAX_X2 : MUBUF_Atomic < |
| 1057 | mubuf<0x58, 0x67>, "buffer_atomic_umax_x2", VReg_64, i64, atomic_umax_global |
| 1058 | >; |
| 1059 | defm BUFFER_ATOMIC_AND_X2 : MUBUF_Atomic < |
| 1060 | mubuf<0x59, 0x68>, "buffer_atomic_and_x2", VReg_64, i64, atomic_and_global |
| 1061 | >; |
| 1062 | defm BUFFER_ATOMIC_OR_X2 : MUBUF_Atomic < |
| 1063 | mubuf<0x5a, 0x69>, "buffer_atomic_or_x2", VReg_64, i64, atomic_or_global |
| 1064 | >; |
| 1065 | defm BUFFER_ATOMIC_XOR_X2 : MUBUF_Atomic < |
| 1066 | mubuf<0x5b, 0x6a>, "buffer_atomic_xor_x2", VReg_64, i64, atomic_xor_global |
| 1067 | >; |
| Matt Arsenault | a9dbdca | 2016-04-12 14:05:04 +0000 | [diff] [blame] | 1068 | defm BUFFER_ATOMIC_INC_X2 : MUBUF_Atomic < |
| 1069 | mubuf<0x5c, 0x6b>, "buffer_atomic_inc_x2", VReg_64, i64, atomic_inc_global |
| 1070 | >; |
| 1071 | defm BUFFER_ATOMIC_DEC_X2 : MUBUF_Atomic < |
| 1072 | mubuf<0x5d, 0x6c>, "buffer_atomic_dec_x2", VReg_64, i64, atomic_dec_global |
| 1073 | >; |
| Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 1074 | //def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <mubuf<0x5e>, "buffer_atomic_fcmpswap_x2", []>; // isn't on VI |
| 1075 | //def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <mubuf<0x5f>, "buffer_atomic_fmin_x2", []>; // isn't on VI |
| 1076 | //def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <mubuf<0x60>, "buffer_atomic_fmax_x2", []>; // isn't on VI |
| Matt Arsenault | d6adfb4 | 2015-09-24 19:52:21 +0000 | [diff] [blame] | 1077 | |
| Tom Stellard | e1818af | 2016-02-18 03:42:32 +0000 | [diff] [blame] | 1078 | let SubtargetPredicate = isSI, DisableVIDecoder = 1 in { |
| Matt Arsenault | d6adfb4 | 2015-09-24 19:52:21 +0000 | [diff] [blame] | 1079 | defm BUFFER_WBINVL1_SC : MUBUF_Invalidate <mubuf<0x70>, "buffer_wbinvl1_sc", int_amdgcn_buffer_wbinvl1_sc>; // isn't on CI & VI |
| 1080 | } |
| 1081 | |
| 1082 | defm BUFFER_WBINVL1 : MUBUF_Invalidate <mubuf<0x71, 0x3e>, "buffer_wbinvl1", int_amdgcn_buffer_wbinvl1>; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1083 | |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 1084 | //===----------------------------------------------------------------------===// |
| 1085 | // MTBUF Instructions |
| 1086 | //===----------------------------------------------------------------------===// |
| 1087 | |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1088 | //def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "tbuffer_load_format_x", []>; |
| 1089 | //def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "tbuffer_load_format_xy", []>; |
| 1090 | //def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "tbuffer_load_format_xyz", []>; |
| 1091 | defm TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "tbuffer_load_format_xyzw", VReg_128>; |
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 1092 | defm TBUFFER_STORE_FORMAT_X : MTBUF_Store_Helper <0x00000004, "tbuffer_store_format_x", VGPR_32>; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1093 | defm TBUFFER_STORE_FORMAT_XY : MTBUF_Store_Helper <0x00000005, "tbuffer_store_format_xy", VReg_64>; |
| 1094 | defm TBUFFER_STORE_FORMAT_XYZ : MTBUF_Store_Helper <0x00000006, "tbuffer_store_format_xyz", VReg_128>; |
| 1095 | defm TBUFFER_STORE_FORMAT_XYZW : MTBUF_Store_Helper <0x00000007, "tbuffer_store_format_xyzw", VReg_128>; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1096 | |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 1097 | //===----------------------------------------------------------------------===// |
| 1098 | // MIMG Instructions |
| 1099 | //===----------------------------------------------------------------------===// |
| Tom Stellard | 8909380 | 2013-02-07 19:39:40 +0000 | [diff] [blame] | 1100 | |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1101 | defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "image_load">; |
| 1102 | defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "image_load_mip">; |
| 1103 | //def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"image_load_pck", 0x00000002>; |
| 1104 | //def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"image_load_pck_sgn", 0x00000003>; |
| 1105 | //def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"image_load_mip_pck", 0x00000004>; |
| 1106 | //def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"image_load_mip_pck_sgn", 0x00000005>; |
| Nicolai Haehnle | f2c64db | 2016-02-18 16:44:18 +0000 | [diff] [blame] | 1107 | defm IMAGE_STORE : MIMG_Store <0x00000008, "image_store">; |
| 1108 | defm IMAGE_STORE_MIP : MIMG_Store <0x00000009, "image_store_mip">; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1109 | //def IMAGE_STORE_PCK : MIMG_NoPattern_ <"image_store_pck", 0x0000000a>; |
| 1110 | //def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"image_store_mip_pck", 0x0000000b>; |
| 1111 | defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "image_get_resinfo">; |
| Nikolay Haustov | 5bf46ac1 | 2016-03-04 10:39:50 +0000 | [diff] [blame] | 1112 | defm IMAGE_ATOMIC_SWAP : MIMG_Atomic <mimg<0x0f, 0x10>, "image_atomic_swap">; |
| 1113 | defm IMAGE_ATOMIC_CMPSWAP : MIMG_Atomic <mimg<0x10, 0x11>, "image_atomic_cmpswap", VReg_64>; |
| 1114 | defm IMAGE_ATOMIC_ADD : MIMG_Atomic <mimg<0x11, 0x12>, "image_atomic_add">; |
| 1115 | defm IMAGE_ATOMIC_SUB : MIMG_Atomic <mimg<0x12, 0x13>, "image_atomic_sub">; |
| 1116 | //def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"image_atomic_rsub", 0x00000013>; -- not on VI |
| 1117 | defm IMAGE_ATOMIC_SMIN : MIMG_Atomic <mimg<0x14>, "image_atomic_smin">; |
| 1118 | defm IMAGE_ATOMIC_UMIN : MIMG_Atomic <mimg<0x15>, "image_atomic_umin">; |
| 1119 | defm IMAGE_ATOMIC_SMAX : MIMG_Atomic <mimg<0x16>, "image_atomic_smax">; |
| 1120 | defm IMAGE_ATOMIC_UMAX : MIMG_Atomic <mimg<0x17>, "image_atomic_umax">; |
| 1121 | defm IMAGE_ATOMIC_AND : MIMG_Atomic <mimg<0x18>, "image_atomic_and">; |
| 1122 | defm IMAGE_ATOMIC_OR : MIMG_Atomic <mimg<0x19>, "image_atomic_or">; |
| 1123 | defm IMAGE_ATOMIC_XOR : MIMG_Atomic <mimg<0x1a>, "image_atomic_xor">; |
| 1124 | defm IMAGE_ATOMIC_INC : MIMG_Atomic <mimg<0x1b>, "image_atomic_inc">; |
| 1125 | defm IMAGE_ATOMIC_DEC : MIMG_Atomic <mimg<0x1c>, "image_atomic_dec">; |
| 1126 | //def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"image_atomic_fcmpswap", 0x0000001d>; -- not on VI |
| 1127 | //def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"image_atomic_fmin", 0x0000001e>; -- not on VI |
| 1128 | //def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"image_atomic_fmax", 0x0000001f>; -- not on VI |
| Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 1129 | defm IMAGE_SAMPLE : MIMG_Sampler_WQM <0x00000020, "image_sample">; |
| 1130 | defm IMAGE_SAMPLE_CL : MIMG_Sampler_WQM <0x00000021, "image_sample_cl">; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1131 | defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "image_sample_d">; |
| 1132 | defm IMAGE_SAMPLE_D_CL : MIMG_Sampler <0x00000023, "image_sample_d_cl">; |
| 1133 | defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "image_sample_l">; |
| Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 1134 | defm IMAGE_SAMPLE_B : MIMG_Sampler_WQM <0x00000025, "image_sample_b">; |
| 1135 | defm IMAGE_SAMPLE_B_CL : MIMG_Sampler_WQM <0x00000026, "image_sample_b_cl">; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1136 | defm IMAGE_SAMPLE_LZ : MIMG_Sampler <0x00000027, "image_sample_lz">; |
| Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 1137 | defm IMAGE_SAMPLE_C : MIMG_Sampler_WQM <0x00000028, "image_sample_c">; |
| 1138 | defm IMAGE_SAMPLE_C_CL : MIMG_Sampler_WQM <0x00000029, "image_sample_c_cl">; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1139 | defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "image_sample_c_d">; |
| 1140 | defm IMAGE_SAMPLE_C_D_CL : MIMG_Sampler <0x0000002b, "image_sample_c_d_cl">; |
| 1141 | defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "image_sample_c_l">; |
| Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 1142 | defm IMAGE_SAMPLE_C_B : MIMG_Sampler_WQM <0x0000002d, "image_sample_c_b">; |
| 1143 | defm IMAGE_SAMPLE_C_B_CL : MIMG_Sampler_WQM <0x0000002e, "image_sample_c_b_cl">; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1144 | defm IMAGE_SAMPLE_C_LZ : MIMG_Sampler <0x0000002f, "image_sample_c_lz">; |
| Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 1145 | defm IMAGE_SAMPLE_O : MIMG_Sampler_WQM <0x00000030, "image_sample_o">; |
| 1146 | defm IMAGE_SAMPLE_CL_O : MIMG_Sampler_WQM <0x00000031, "image_sample_cl_o">; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1147 | defm IMAGE_SAMPLE_D_O : MIMG_Sampler <0x00000032, "image_sample_d_o">; |
| 1148 | defm IMAGE_SAMPLE_D_CL_O : MIMG_Sampler <0x00000033, "image_sample_d_cl_o">; |
| 1149 | defm IMAGE_SAMPLE_L_O : MIMG_Sampler <0x00000034, "image_sample_l_o">; |
| Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 1150 | defm IMAGE_SAMPLE_B_O : MIMG_Sampler_WQM <0x00000035, "image_sample_b_o">; |
| 1151 | defm IMAGE_SAMPLE_B_CL_O : MIMG_Sampler_WQM <0x00000036, "image_sample_b_cl_o">; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1152 | defm IMAGE_SAMPLE_LZ_O : MIMG_Sampler <0x00000037, "image_sample_lz_o">; |
| Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 1153 | defm IMAGE_SAMPLE_C_O : MIMG_Sampler_WQM <0x00000038, "image_sample_c_o">; |
| 1154 | defm IMAGE_SAMPLE_C_CL_O : MIMG_Sampler_WQM <0x00000039, "image_sample_c_cl_o">; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1155 | defm IMAGE_SAMPLE_C_D_O : MIMG_Sampler <0x0000003a, "image_sample_c_d_o">; |
| 1156 | defm IMAGE_SAMPLE_C_D_CL_O : MIMG_Sampler <0x0000003b, "image_sample_c_d_cl_o">; |
| 1157 | defm IMAGE_SAMPLE_C_L_O : MIMG_Sampler <0x0000003c, "image_sample_c_l_o">; |
| Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 1158 | defm IMAGE_SAMPLE_C_B_O : MIMG_Sampler_WQM <0x0000003d, "image_sample_c_b_o">; |
| 1159 | defm IMAGE_SAMPLE_C_B_CL_O : MIMG_Sampler_WQM <0x0000003e, "image_sample_c_b_cl_o">; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1160 | defm IMAGE_SAMPLE_C_LZ_O : MIMG_Sampler <0x0000003f, "image_sample_c_lz_o">; |
| Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 1161 | defm IMAGE_GATHER4 : MIMG_Gather_WQM <0x00000040, "image_gather4">; |
| 1162 | defm IMAGE_GATHER4_CL : MIMG_Gather_WQM <0x00000041, "image_gather4_cl">; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1163 | defm IMAGE_GATHER4_L : MIMG_Gather <0x00000044, "image_gather4_l">; |
| Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 1164 | defm IMAGE_GATHER4_B : MIMG_Gather_WQM <0x00000045, "image_gather4_b">; |
| 1165 | defm IMAGE_GATHER4_B_CL : MIMG_Gather_WQM <0x00000046, "image_gather4_b_cl">; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1166 | defm IMAGE_GATHER4_LZ : MIMG_Gather <0x00000047, "image_gather4_lz">; |
| Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 1167 | defm IMAGE_GATHER4_C : MIMG_Gather_WQM <0x00000048, "image_gather4_c">; |
| 1168 | defm IMAGE_GATHER4_C_CL : MIMG_Gather_WQM <0x00000049, "image_gather4_c_cl">; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1169 | defm IMAGE_GATHER4_C_L : MIMG_Gather <0x0000004c, "image_gather4_c_l">; |
| Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 1170 | defm IMAGE_GATHER4_C_B : MIMG_Gather_WQM <0x0000004d, "image_gather4_c_b">; |
| 1171 | defm IMAGE_GATHER4_C_B_CL : MIMG_Gather_WQM <0x0000004e, "image_gather4_c_b_cl">; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1172 | defm IMAGE_GATHER4_C_LZ : MIMG_Gather <0x0000004f, "image_gather4_c_lz">; |
| Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 1173 | defm IMAGE_GATHER4_O : MIMG_Gather_WQM <0x00000050, "image_gather4_o">; |
| 1174 | defm IMAGE_GATHER4_CL_O : MIMG_Gather_WQM <0x00000051, "image_gather4_cl_o">; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1175 | defm IMAGE_GATHER4_L_O : MIMG_Gather <0x00000054, "image_gather4_l_o">; |
| Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 1176 | defm IMAGE_GATHER4_B_O : MIMG_Gather_WQM <0x00000055, "image_gather4_b_o">; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1177 | defm IMAGE_GATHER4_B_CL_O : MIMG_Gather <0x00000056, "image_gather4_b_cl_o">; |
| 1178 | defm IMAGE_GATHER4_LZ_O : MIMG_Gather <0x00000057, "image_gather4_lz_o">; |
| Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 1179 | defm IMAGE_GATHER4_C_O : MIMG_Gather_WQM <0x00000058, "image_gather4_c_o">; |
| 1180 | defm IMAGE_GATHER4_C_CL_O : MIMG_Gather_WQM <0x00000059, "image_gather4_c_cl_o">; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1181 | defm IMAGE_GATHER4_C_L_O : MIMG_Gather <0x0000005c, "image_gather4_c_l_o">; |
| Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 1182 | defm IMAGE_GATHER4_C_B_O : MIMG_Gather_WQM <0x0000005d, "image_gather4_c_b_o">; |
| 1183 | defm IMAGE_GATHER4_C_B_CL_O : MIMG_Gather_WQM <0x0000005e, "image_gather4_c_b_cl_o">; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1184 | defm IMAGE_GATHER4_C_LZ_O : MIMG_Gather <0x0000005f, "image_gather4_c_lz_o">; |
| Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 1185 | defm IMAGE_GET_LOD : MIMG_Sampler_WQM <0x00000060, "image_get_lod">; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1186 | defm IMAGE_SAMPLE_CD : MIMG_Sampler <0x00000068, "image_sample_cd">; |
| 1187 | defm IMAGE_SAMPLE_CD_CL : MIMG_Sampler <0x00000069, "image_sample_cd_cl">; |
| 1188 | defm IMAGE_SAMPLE_C_CD : MIMG_Sampler <0x0000006a, "image_sample_c_cd">; |
| 1189 | defm IMAGE_SAMPLE_C_CD_CL : MIMG_Sampler <0x0000006b, "image_sample_c_cd_cl">; |
| 1190 | defm IMAGE_SAMPLE_CD_O : MIMG_Sampler <0x0000006c, "image_sample_cd_o">; |
| 1191 | defm IMAGE_SAMPLE_CD_CL_O : MIMG_Sampler <0x0000006d, "image_sample_cd_cl_o">; |
| 1192 | defm IMAGE_SAMPLE_C_CD_O : MIMG_Sampler <0x0000006e, "image_sample_c_cd_o">; |
| 1193 | defm IMAGE_SAMPLE_C_CD_CL_O : MIMG_Sampler <0x0000006f, "image_sample_c_cd_cl_o">; |
| 1194 | //def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"image_rsrc256", 0x0000007e>; |
| 1195 | //def IMAGE_SAMPLER : MIMG_NoPattern_ <"image_sampler", 0x0000007f>; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1196 | |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 1197 | //===----------------------------------------------------------------------===// |
| 1198 | // VOP1 Instructions |
| 1199 | //===----------------------------------------------------------------------===// |
| 1200 | |
| Tom Stellard | 88e0b25 | 2015-10-06 15:57:53 +0000 | [diff] [blame] | 1201 | let vdst = 0, src0 = 0, VOPAsmPrefer32Bit = 1 in { |
| 1202 | defm V_NOP : VOP1Inst <vop1<0x0>, "v_nop", VOP_NONE>; |
| Tom Stellard | c34c37a | 2015-02-18 16:08:15 +0000 | [diff] [blame] | 1203 | } |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 1204 | |
| Matthias Braun | e1a6741 | 2015-04-24 00:25:50 +0000 | [diff] [blame] | 1205 | let isMoveImm = 1, isReMaterializable = 1, isAsCheapAsAMove = 1 in { |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1206 | defm V_MOV_B32 : VOP1Inst <vop1<0x1>, "v_mov_b32", VOP_I32_I32>; |
| Matt Arsenault | f273370 | 2014-07-30 03:18:57 +0000 | [diff] [blame] | 1207 | } // End isMoveImm = 1 |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 1208 | |
| Tom Stellard | fbe435d | 2014-03-17 17:03:51 +0000 | [diff] [blame] | 1209 | let Uses = [EXEC] in { |
| 1210 | |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 1211 | // FIXME: Specify SchedRW for READFIRSTLANE_B32 |
| 1212 | |
| Tom Stellard | fbe435d | 2014-03-17 17:03:51 +0000 | [diff] [blame] | 1213 | def V_READFIRSTLANE_B32 : VOP1 < |
| 1214 | 0x00000002, |
| 1215 | (outs SReg_32:$vdst), |
| Valery Pykhtin | e23b6de | 2016-04-07 13:41:51 +0000 | [diff] [blame] | 1216 | (ins VS_32:$src0), |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1217 | "v_readfirstlane_b32 $vdst, $src0", |
| Tom Stellard | fbe435d | 2014-03-17 17:03:51 +0000 | [diff] [blame] | 1218 | [] |
| Matt Arsenault | 4234542 | 2016-05-11 00:32:31 +0000 | [diff] [blame] | 1219 | > { |
| 1220 | let isConvergent = 1; |
| 1221 | } |
| Tom Stellard | fbe435d | 2014-03-17 17:03:51 +0000 | [diff] [blame] | 1222 | |
| 1223 | } |
| 1224 | |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 1225 | let SchedRW = [WriteQuarterRate32] in { |
| 1226 | |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1227 | defm V_CVT_I32_F64 : VOP1Inst <vop1<0x3>, "v_cvt_i32_f64", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1228 | VOP_I32_F64, fp_to_sint |
| Niels Ole Salscheider | 4715d88 | 2013-08-08 16:06:08 +0000 | [diff] [blame] | 1229 | >; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1230 | defm V_CVT_F64_I32 : VOP1Inst <vop1<0x4>, "v_cvt_f64_i32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1231 | VOP_F64_I32, sint_to_fp |
| Niels Ole Salscheider | 4715d88 | 2013-08-08 16:06:08 +0000 | [diff] [blame] | 1232 | >; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1233 | defm V_CVT_F32_I32 : VOP1Inst <vop1<0x5>, "v_cvt_f32_i32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1234 | VOP_F32_I32, sint_to_fp |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1235 | >; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1236 | defm V_CVT_F32_U32 : VOP1Inst <vop1<0x6>, "v_cvt_f32_u32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1237 | VOP_F32_I32, uint_to_fp |
| Tom Stellard | c932d73 | 2013-05-06 23:02:07 +0000 | [diff] [blame] | 1238 | >; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1239 | defm V_CVT_U32_F32 : VOP1Inst <vop1<0x7>, "v_cvt_u32_f32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1240 | VOP_I32_F32, fp_to_uint |
| Tom Stellard | 73c31d5 | 2013-08-14 22:21:57 +0000 | [diff] [blame] | 1241 | >; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1242 | defm V_CVT_I32_F32 : VOP1Inst <vop1<0x8>, "v_cvt_i32_f32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1243 | VOP_I32_F32, fp_to_sint |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1244 | >; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1245 | defm V_CVT_F16_F32 : VOP1Inst <vop1<0xa>, "v_cvt_f16_f32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1246 | VOP_I32_F32, fp_to_f16 |
| Matt Arsenault | b0df925 | 2014-07-10 03:22:20 +0000 | [diff] [blame] | 1247 | >; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1248 | defm V_CVT_F32_F16 : VOP1Inst <vop1<0xb>, "v_cvt_f32_f16", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1249 | VOP_F32_I32, f16_to_fp |
| Matt Arsenault | b0df925 | 2014-07-10 03:22:20 +0000 | [diff] [blame] | 1250 | >; |
| Matt Arsenault | eeb2a7e | 2015-01-15 23:58:35 +0000 | [diff] [blame] | 1251 | defm V_CVT_RPI_I32_F32 : VOP1Inst <vop1<0xc>, "v_cvt_rpi_i32_f32", |
| 1252 | VOP_I32_F32, cvt_rpi_i32_f32>; |
| 1253 | defm V_CVT_FLR_I32_F32 : VOP1Inst <vop1<0xd>, "v_cvt_flr_i32_f32", |
| 1254 | VOP_I32_F32, cvt_flr_i32_f32>; |
| Tom Stellard | c34c37a | 2015-02-18 16:08:15 +0000 | [diff] [blame] | 1255 | defm V_CVT_OFF_F32_I4 : VOP1Inst <vop1<0x0e>, "v_cvt_off_f32_i4", VOP_F32_I32>; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1256 | defm V_CVT_F32_F64 : VOP1Inst <vop1<0xf>, "v_cvt_f32_f64", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1257 | VOP_F32_F64, fround |
| Niels Ole Salscheider | 719fbc9 | 2013-08-08 16:06:15 +0000 | [diff] [blame] | 1258 | >; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1259 | defm V_CVT_F64_F32 : VOP1Inst <vop1<0x10>, "v_cvt_f64_f32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1260 | VOP_F64_F32, fextend |
| Niels Ole Salscheider | 719fbc9 | 2013-08-08 16:06:15 +0000 | [diff] [blame] | 1261 | >; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1262 | defm V_CVT_F32_UBYTE0 : VOP1Inst <vop1<0x11>, "v_cvt_f32_ubyte0", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1263 | VOP_F32_I32, AMDGPUcvt_f32_ubyte0 |
| Matt Arsenault | 364a674 | 2014-06-11 17:50:44 +0000 | [diff] [blame] | 1264 | >; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1265 | defm V_CVT_F32_UBYTE1 : VOP1Inst <vop1<0x12>, "v_cvt_f32_ubyte1", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1266 | VOP_F32_I32, AMDGPUcvt_f32_ubyte1 |
| Matt Arsenault | 364a674 | 2014-06-11 17:50:44 +0000 | [diff] [blame] | 1267 | >; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1268 | defm V_CVT_F32_UBYTE2 : VOP1Inst <vop1<0x13>, "v_cvt_f32_ubyte2", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1269 | VOP_F32_I32, AMDGPUcvt_f32_ubyte2 |
| Matt Arsenault | 364a674 | 2014-06-11 17:50:44 +0000 | [diff] [blame] | 1270 | >; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1271 | defm V_CVT_F32_UBYTE3 : VOP1Inst <vop1<0x14>, "v_cvt_f32_ubyte3", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1272 | VOP_F32_I32, AMDGPUcvt_f32_ubyte3 |
| Matt Arsenault | 364a674 | 2014-06-11 17:50:44 +0000 | [diff] [blame] | 1273 | >; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1274 | defm V_CVT_U32_F64 : VOP1Inst <vop1<0x15>, "v_cvt_u32_f64", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1275 | VOP_I32_F64, fp_to_uint |
| Matt Arsenault | c3a73c3 | 2014-05-22 03:20:30 +0000 | [diff] [blame] | 1276 | >; |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1277 | defm V_CVT_F64_U32 : VOP1Inst <vop1<0x16>, "v_cvt_f64_u32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1278 | VOP_F64_I32, uint_to_fp |
| Matt Arsenault | c3a73c3 | 2014-05-22 03:20:30 +0000 | [diff] [blame] | 1279 | >; |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 1280 | |
| Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame] | 1281 | } // End SchedRW = [WriteQuarterRate32] |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 1282 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1283 | defm V_FRACT_F32 : VOP1Inst <vop1<0x20, 0x1b>, "v_fract_f32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1284 | VOP_F32_F32, AMDGPUfract |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1285 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1286 | defm V_TRUNC_F32 : VOP1Inst <vop1<0x21, 0x1c>, "v_trunc_f32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1287 | VOP_F32_F32, ftrunc |
| Tom Stellard | 9b3d253 | 2013-05-06 23:02:00 +0000 | [diff] [blame] | 1288 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1289 | defm V_CEIL_F32 : VOP1Inst <vop1<0x22, 0x1d>, "v_ceil_f32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1290 | VOP_F32_F32, fceil |
| Michel Danzer | c3ea404 | 2013-02-22 11:22:49 +0000 | [diff] [blame] | 1291 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1292 | defm V_RNDNE_F32 : VOP1Inst <vop1<0x23, 0x1e>, "v_rndne_f32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1293 | VOP_F32_F32, frint |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1294 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1295 | defm V_FLOOR_F32 : VOP1Inst <vop1<0x24, 0x1f>, "v_floor_f32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1296 | VOP_F32_F32, ffloor |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1297 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1298 | defm V_EXP_F32 : VOP1Inst <vop1<0x25, 0x20>, "v_exp_f32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1299 | VOP_F32_F32, fexp2 |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1300 | >; |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 1301 | |
| 1302 | let SchedRW = [WriteQuarterRate32] in { |
| 1303 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1304 | defm V_LOG_F32 : VOP1Inst <vop1<0x27, 0x21>, "v_log_f32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1305 | VOP_F32_F32, flog2 |
| Michel Danzer | 349cabe | 2013-02-07 14:55:16 +0000 | [diff] [blame] | 1306 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1307 | defm V_RCP_F32 : VOP1Inst <vop1<0x2a, 0x22>, "v_rcp_f32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1308 | VOP_F32_F32, AMDGPUrcp |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1309 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1310 | defm V_RCP_IFLAG_F32 : VOP1Inst <vop1<0x2b, 0x23>, "v_rcp_iflag_f32", |
| 1311 | VOP_F32_F32 |
| Matt Arsenault | 257d48d | 2014-06-24 22:13:39 +0000 | [diff] [blame] | 1312 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1313 | defm V_RSQ_F32 : VOP1Inst <vop1<0x2e, 0x24>, "v_rsq_f32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1314 | VOP_F32_F32, AMDGPUrsq |
| Matt Arsenault | 1513046 | 2014-06-05 00:15:55 +0000 | [diff] [blame] | 1315 | >; |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 1316 | |
| Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame] | 1317 | } // End SchedRW = [WriteQuarterRate32] |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 1318 | |
| 1319 | let SchedRW = [WriteDouble] in { |
| 1320 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1321 | defm V_RCP_F64 : VOP1Inst <vop1<0x2f, 0x25>, "v_rcp_f64", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1322 | VOP_F64_F64, AMDGPUrcp |
| Tom Stellard | 7512c08 | 2013-07-12 18:14:56 +0000 | [diff] [blame] | 1323 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1324 | defm V_RSQ_F64 : VOP1Inst <vop1<0x31, 0x26>, "v_rsq_f64", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1325 | VOP_F64_F64, AMDGPUrsq |
| Matt Arsenault | 1513046 | 2014-06-05 00:15:55 +0000 | [diff] [blame] | 1326 | >; |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 1327 | |
| Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame] | 1328 | } // End SchedRW = [WriteDouble]; |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 1329 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1330 | defm V_SQRT_F32 : VOP1Inst <vop1<0x33, 0x27>, "v_sqrt_f32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1331 | VOP_F32_F32, fsqrt |
| Tom Stellard | 8ed7b45 | 2013-07-12 18:15:13 +0000 | [diff] [blame] | 1332 | >; |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 1333 | |
| 1334 | let SchedRW = [WriteDouble] in { |
| 1335 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1336 | defm V_SQRT_F64 : VOP1Inst <vop1<0x34, 0x28>, "v_sqrt_f64", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1337 | VOP_F64_F64, fsqrt |
| Tom Stellard | 8ed7b45 | 2013-07-12 18:15:13 +0000 | [diff] [blame] | 1338 | >; |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 1339 | |
| Matt Arsenault | e8df879 | 2015-08-22 00:50:41 +0000 | [diff] [blame] | 1340 | } // End SchedRW = [WriteDouble] |
| 1341 | |
| 1342 | let SchedRW = [WriteQuarterRate32] in { |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 1343 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1344 | defm V_SIN_F32 : VOP1Inst <vop1<0x35, 0x29>, "v_sin_f32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1345 | VOP_F32_F32, AMDGPUsin |
| Matt Arsenault | ad14ce8 | 2014-07-19 18:44:39 +0000 | [diff] [blame] | 1346 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1347 | defm V_COS_F32 : VOP1Inst <vop1<0x36, 0x2a>, "v_cos_f32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1348 | VOP_F32_F32, AMDGPUcos |
| Matt Arsenault | ad14ce8 | 2014-07-19 18:44:39 +0000 | [diff] [blame] | 1349 | >; |
| Matt Arsenault | e8df879 | 2015-08-22 00:50:41 +0000 | [diff] [blame] | 1350 | |
| 1351 | } // End SchedRW = [WriteQuarterRate32] |
| 1352 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1353 | defm V_NOT_B32 : VOP1Inst <vop1<0x37, 0x2b>, "v_not_b32", VOP_I32_I32>; |
| 1354 | defm V_BFREV_B32 : VOP1Inst <vop1<0x38, 0x2c>, "v_bfrev_b32", VOP_I32_I32>; |
| 1355 | defm V_FFBH_U32 : VOP1Inst <vop1<0x39, 0x2d>, "v_ffbh_u32", VOP_I32_I32>; |
| 1356 | defm V_FFBL_B32 : VOP1Inst <vop1<0x3a, 0x2e>, "v_ffbl_b32", VOP_I32_I32>; |
| 1357 | defm V_FFBH_I32 : VOP1Inst <vop1<0x3b, 0x2f>, "v_ffbh_i32", VOP_I32_I32>; |
| Tom Stellard | c34c37a | 2015-02-18 16:08:15 +0000 | [diff] [blame] | 1358 | defm V_FREXP_EXP_I32_F64 : VOP1Inst <vop1<0x3c,0x30>, "v_frexp_exp_i32_f64", |
| Matt Arsenault | 2fe4fbc | 2016-03-30 22:28:52 +0000 | [diff] [blame] | 1359 | VOP_I32_F64, int_amdgcn_frexp_exp |
| Tom Stellard | c34c37a | 2015-02-18 16:08:15 +0000 | [diff] [blame] | 1360 | >; |
| Matt Arsenault | e8df879 | 2015-08-22 00:50:41 +0000 | [diff] [blame] | 1361 | |
| 1362 | let SchedRW = [WriteDoubleAdd] in { |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1363 | defm V_FREXP_MANT_F64 : VOP1Inst <vop1<0x3d, 0x31>, "v_frexp_mant_f64", |
| Matt Arsenault | b96b573 | 2016-03-21 16:11:05 +0000 | [diff] [blame] | 1364 | VOP_F64_F64, int_amdgcn_frexp_mant |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1365 | >; |
| Matt Arsenault | e8df879 | 2015-08-22 00:50:41 +0000 | [diff] [blame] | 1366 | |
| 1367 | defm V_FRACT_F64 : VOP1Inst <vop1<0x3e, 0x32>, "v_fract_f64", |
| Matt Arsenault | 7401516 | 2016-05-28 00:19:52 +0000 | [diff] [blame] | 1368 | VOP_F64_F64, AMDGPUfract |
| Matt Arsenault | e8df879 | 2015-08-22 00:50:41 +0000 | [diff] [blame] | 1369 | >; |
| 1370 | } // End SchedRW = [WriteDoubleAdd] |
| 1371 | |
| 1372 | |
| Tom Stellard | c34c37a | 2015-02-18 16:08:15 +0000 | [diff] [blame] | 1373 | defm V_FREXP_EXP_I32_F32 : VOP1Inst <vop1<0x3f, 0x33>, "v_frexp_exp_i32_f32", |
| Matt Arsenault | 2fe4fbc | 2016-03-30 22:28:52 +0000 | [diff] [blame] | 1374 | VOP_I32_F32, int_amdgcn_frexp_exp |
| Tom Stellard | c34c37a | 2015-02-18 16:08:15 +0000 | [diff] [blame] | 1375 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1376 | defm V_FREXP_MANT_F32 : VOP1Inst <vop1<0x40, 0x34>, "v_frexp_mant_f32", |
| Matt Arsenault | b96b573 | 2016-03-21 16:11:05 +0000 | [diff] [blame] | 1377 | VOP_F32_F32, int_amdgcn_frexp_mant |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1378 | >; |
| Tom Stellard | 88e0b25 | 2015-10-06 15:57:53 +0000 | [diff] [blame] | 1379 | let vdst = 0, src0 = 0, VOPAsmPrefer32Bit = 1 in { |
| Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 1380 | defm V_CLREXCP : VOP1Inst <vop1<0x41,0x35>, "v_clrexcp", VOP_NO_EXT<VOP_NONE>>; |
| Tom Stellard | c34c37a | 2015-02-18 16:08:15 +0000 | [diff] [blame] | 1381 | } |
| Matt Arsenault | fc0ad42 | 2015-10-07 17:46:32 +0000 | [diff] [blame] | 1382 | |
| 1383 | let Uses = [M0, EXEC] in { |
| Matt Arsenault | cb540bc | 2016-07-19 00:35:03 +0000 | [diff] [blame] | 1384 | // v_movreld_b32 is a special case because the destination output |
| 1385 | // register is really a source. It isn't actually read (but may be |
| 1386 | // written), and is only to provide the base register to start |
| 1387 | // indexing from. Tablegen seems to not let you define an implicit |
| 1388 | // virtual register output for the super register being written into, |
| 1389 | // so this must have an implicit def of the register added to it. |
| 1390 | defm V_MOVRELD_B32 : VOP1Inst <vop1<0x42, 0x36>, "v_movreld_b32", VOP_MOVRELD>; |
| 1391 | defm V_MOVRELS_B32 : VOP1Inst <vop1<0x43, 0x37>, "v_movrels_b32", VOP_I32_VI32_NO_EXT>; |
| Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 1392 | defm V_MOVRELSD_B32 : VOP1Inst <vop1<0x44, 0x38>, "v_movrelsd_b32", VOP_NO_EXT<VOP_I32_I32>>; |
| Matt Arsenault | cb540bc | 2016-07-19 00:35:03 +0000 | [diff] [blame] | 1393 | |
| Matt Arsenault | fc0ad42 | 2015-10-07 17:46:32 +0000 | [diff] [blame] | 1394 | } // End Uses = [M0, EXEC] |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1395 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1396 | // These instruction only exist on SI and CI |
| 1397 | let SubtargetPredicate = isSICI in { |
| 1398 | |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 1399 | let SchedRW = [WriteQuarterRate32] in { |
| 1400 | |
| Tom Stellard | 4b3e755 | 2015-04-23 19:33:52 +0000 | [diff] [blame] | 1401 | defm V_MOV_FED_B32 : VOP1InstSI <vop1<0x9>, "v_mov_fed_b32", VOP_I32_I32>; |
| Matt Arsenault | ce56a0e | 2016-02-13 01:19:56 +0000 | [diff] [blame] | 1402 | defm V_LOG_CLAMP_F32 : VOP1InstSI <vop1<0x26>, "v_log_clamp_f32", |
| 1403 | VOP_F32_F32, int_amdgcn_log_clamp>; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1404 | defm V_RCP_CLAMP_F32 : VOP1InstSI <vop1<0x28>, "v_rcp_clamp_f32", VOP_F32_F32>; |
| Matt Arsenault | 32fc527 | 2016-07-26 16:45:45 +0000 | [diff] [blame^] | 1405 | defm V_RCP_LEGACY_F32 : VOP1InstSI <vop1<0x29>, "v_rcp_legacy_f32", |
| 1406 | VOP_F32_F32, AMDGPUrcp_legacy>; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1407 | defm V_RSQ_CLAMP_F32 : VOP1InstSI <vop1<0x2c>, "v_rsq_clamp_f32", |
| Matt Arsenault | 79963e8 | 2016-02-13 01:03:00 +0000 | [diff] [blame] | 1408 | VOP_F32_F32, AMDGPUrsq_clamp |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1409 | >; |
| 1410 | defm V_RSQ_LEGACY_F32 : VOP1InstSI <vop1<0x2d>, "v_rsq_legacy_f32", |
| 1411 | VOP_F32_F32, AMDGPUrsq_legacy |
| 1412 | >; |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 1413 | |
| Matt Arsenault | e8df879 | 2015-08-22 00:50:41 +0000 | [diff] [blame] | 1414 | } // End SchedRW = [WriteQuarterRate32] |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 1415 | |
| 1416 | let SchedRW = [WriteDouble] in { |
| 1417 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1418 | defm V_RCP_CLAMP_F64 : VOP1InstSI <vop1<0x30>, "v_rcp_clamp_f64", VOP_F64_F64>; |
| 1419 | defm V_RSQ_CLAMP_F64 : VOP1InstSI <vop1<0x32>, "v_rsq_clamp_f64", |
| Matt Arsenault | 79963e8 | 2016-02-13 01:03:00 +0000 | [diff] [blame] | 1420 | VOP_F64_F64, AMDGPUrsq_clamp |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1421 | >; |
| 1422 | |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 1423 | } // End SchedRW = [WriteDouble] |
| 1424 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1425 | } // End SubtargetPredicate = isSICI |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 1426 | |
| 1427 | //===----------------------------------------------------------------------===// |
| 1428 | // VINTRP Instructions |
| 1429 | //===----------------------------------------------------------------------===// |
| 1430 | |
| Matt Arsenault | 80f766a | 2015-09-10 01:23:28 +0000 | [diff] [blame] | 1431 | let Uses = [M0, EXEC] in { |
| Tom Stellard | 2a9d947 | 2015-05-12 15:00:46 +0000 | [diff] [blame] | 1432 | |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 1433 | // FIXME: Specify SchedRW for VINTRP insturctions. |
| Tom Stellard | ec87f84 | 2015-05-25 16:15:54 +0000 | [diff] [blame] | 1434 | |
| 1435 | multiclass V_INTERP_P1_F32_m : VINTRP_m < |
| 1436 | 0x00000000, |
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 1437 | (outs VGPR_32:$dst), |
| Tom Stellard | 2a9d947 | 2015-05-12 15:00:46 +0000 | [diff] [blame] | 1438 | (ins VGPR_32:$i, i32imm:$attr_chan, i32imm:$attr), |
| 1439 | "v_interp_p1_f32 $dst, $i, $attr_chan, $attr, [m0]", |
| 1440 | [(set f32:$dst, (AMDGPUinterp_p1 i32:$i, (i32 imm:$attr_chan), |
| Tom Stellard | ec87f84 | 2015-05-25 16:15:54 +0000 | [diff] [blame] | 1441 | (i32 imm:$attr)))] |
| 1442 | >; |
| 1443 | |
| 1444 | let OtherPredicates = [has32BankLDS] in { |
| 1445 | |
| 1446 | defm V_INTERP_P1_F32 : V_INTERP_P1_F32_m; |
| 1447 | |
| 1448 | } // End OtherPredicates = [has32BankLDS] |
| 1449 | |
| Tom Stellard | e1818af | 2016-02-18 03:42:32 +0000 | [diff] [blame] | 1450 | let OtherPredicates = [has16BankLDS], Constraints = "@earlyclobber $dst", isAsmParserOnly=1 in { |
| Tom Stellard | ec87f84 | 2015-05-25 16:15:54 +0000 | [diff] [blame] | 1451 | |
| 1452 | defm V_INTERP_P1_F32_16bank : V_INTERP_P1_F32_m; |
| 1453 | |
| Tom Stellard | e1818af | 2016-02-18 03:42:32 +0000 | [diff] [blame] | 1454 | } // End OtherPredicates = [has32BankLDS], Constraints = "@earlyclobber $dst", isAsmParserOnly=1 |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1455 | |
| Tom Stellard | 5082816 | 2015-05-25 16:15:56 +0000 | [diff] [blame] | 1456 | let DisableEncoding = "$src0", Constraints = "$src0 = $dst" in { |
| 1457 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1458 | defm V_INTERP_P2_F32 : VINTRP_m < |
| Tom Stellard | c70cf90 | 2015-05-25 16:15:50 +0000 | [diff] [blame] | 1459 | 0x00000001, |
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 1460 | (outs VGPR_32:$dst), |
| Tom Stellard | 2a9d947 | 2015-05-12 15:00:46 +0000 | [diff] [blame] | 1461 | (ins VGPR_32:$src0, VGPR_32:$j, i32imm:$attr_chan, i32imm:$attr), |
| 1462 | "v_interp_p2_f32 $dst, [$src0], $j, $attr_chan, $attr, [m0]", |
| 1463 | [(set f32:$dst, (AMDGPUinterp_p2 f32:$src0, i32:$j, (i32 imm:$attr_chan), |
| Tom Stellard | 5082816 | 2015-05-25 16:15:56 +0000 | [diff] [blame] | 1464 | (i32 imm:$attr)))]>; |
| 1465 | |
| 1466 | } // End DisableEncoding = "$src0", Constraints = "$src0 = $dst" |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1467 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1468 | defm V_INTERP_MOV_F32 : VINTRP_m < |
| Tom Stellard | c70cf90 | 2015-05-25 16:15:50 +0000 | [diff] [blame] | 1469 | 0x00000002, |
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 1470 | (outs VGPR_32:$dst), |
| Tom Stellard | 2a9d947 | 2015-05-12 15:00:46 +0000 | [diff] [blame] | 1471 | (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr), |
| 1472 | "v_interp_mov_f32 $dst, $src0, $attr_chan, $attr, [m0]", |
| 1473 | [(set f32:$dst, (AMDGPUinterp_mov (i32 imm:$src0), (i32 imm:$attr_chan), |
| 1474 | (i32 imm:$attr)))]>; |
| 1475 | |
| Matt Arsenault | 80f766a | 2015-09-10 01:23:28 +0000 | [diff] [blame] | 1476 | } // End Uses = [M0, EXEC] |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1477 | |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 1478 | //===----------------------------------------------------------------------===// |
| 1479 | // VOP2 Instructions |
| 1480 | //===----------------------------------------------------------------------===// |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1481 | |
| Artem Tamazov | 1354877 | 2016-06-06 15:23:43 +0000 | [diff] [blame] | 1482 | defm V_CNDMASK_B32 : VOP2eInst <vop2<0x0, 0x0>, "v_cndmask_b32", |
| 1483 | VOP2e_I32_I32_I32_I1 |
| 1484 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1485 | |
| 1486 | let isCommutable = 1 in { |
| 1487 | defm V_ADD_F32 : VOP2Inst <vop2<0x3, 0x1>, "v_add_f32", |
| 1488 | VOP_F32_F32_F32, fadd |
| 1489 | >; |
| 1490 | |
| 1491 | defm V_SUB_F32 : VOP2Inst <vop2<0x4, 0x2>, "v_sub_f32", VOP_F32_F32_F32, fsub>; |
| 1492 | defm V_SUBREV_F32 : VOP2Inst <vop2<0x5, 0x3>, "v_subrev_f32", |
| 1493 | VOP_F32_F32_F32, null_frag, "v_sub_f32" |
| 1494 | >; |
| 1495 | } // End isCommutable = 1 |
| 1496 | |
| 1497 | let isCommutable = 1 in { |
| 1498 | |
| 1499 | defm V_MUL_LEGACY_F32 : VOP2Inst <vop2<0x7, 0x4>, "v_mul_legacy_f32", |
| Matt Arsenault | 32fc527 | 2016-07-26 16:45:45 +0000 | [diff] [blame^] | 1500 | VOP_F32_F32_F32, AMDGPUfmul_legacy |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1501 | >; |
| 1502 | |
| 1503 | defm V_MUL_F32 : VOP2Inst <vop2<0x8, 0x5>, "v_mul_f32", |
| 1504 | VOP_F32_F32_F32, fmul |
| 1505 | >; |
| 1506 | |
| 1507 | defm V_MUL_I32_I24 : VOP2Inst <vop2<0x9, 0x6>, "v_mul_i32_i24", |
| 1508 | VOP_I32_I32_I32, AMDGPUmul_i24 |
| 1509 | >; |
| Tom Stellard | 894b988 | 2015-02-18 16:08:14 +0000 | [diff] [blame] | 1510 | |
| 1511 | defm V_MUL_HI_I32_I24 : VOP2Inst <vop2<0xa,0x7>, "v_mul_hi_i32_i24", |
| 1512 | VOP_I32_I32_I32 |
| 1513 | >; |
| 1514 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1515 | defm V_MUL_U32_U24 : VOP2Inst <vop2<0xb, 0x8>, "v_mul_u32_u24", |
| 1516 | VOP_I32_I32_I32, AMDGPUmul_u24 |
| 1517 | >; |
| Tom Stellard | 894b988 | 2015-02-18 16:08:14 +0000 | [diff] [blame] | 1518 | |
| 1519 | defm V_MUL_HI_U32_U24 : VOP2Inst <vop2<0xc,0x9>, "v_mul_hi_u32_u24", |
| 1520 | VOP_I32_I32_I32 |
| 1521 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1522 | |
| 1523 | defm V_MIN_F32 : VOP2Inst <vop2<0xf, 0xa>, "v_min_f32", VOP_F32_F32_F32, |
| 1524 | fminnum>; |
| 1525 | defm V_MAX_F32 : VOP2Inst <vop2<0x10, 0xb>, "v_max_f32", VOP_F32_F32_F32, |
| 1526 | fmaxnum>; |
| Marek Olsak | 24ae2cd | 2015-02-03 21:53:08 +0000 | [diff] [blame] | 1527 | defm V_MIN_I32 : VOP2Inst <vop2<0x11, 0xc>, "v_min_i32", VOP_I32_I32_I32>; |
| 1528 | defm V_MAX_I32 : VOP2Inst <vop2<0x12, 0xd>, "v_max_i32", VOP_I32_I32_I32>; |
| 1529 | defm V_MIN_U32 : VOP2Inst <vop2<0x13, 0xe>, "v_min_u32", VOP_I32_I32_I32>; |
| 1530 | defm V_MAX_U32 : VOP2Inst <vop2<0x14, 0xf>, "v_max_u32", VOP_I32_I32_I32>; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1531 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1532 | defm V_LSHRREV_B32 : VOP2Inst < |
| 1533 | vop2<0x16, 0x10>, "v_lshrrev_b32", VOP_I32_I32_I32, null_frag, |
| Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 1534 | "v_lshr_b32" |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1535 | >; |
| 1536 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1537 | defm V_ASHRREV_I32 : VOP2Inst < |
| 1538 | vop2<0x18, 0x11>, "v_ashrrev_i32", VOP_I32_I32_I32, null_frag, |
| Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 1539 | "v_ashr_i32" |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1540 | >; |
| 1541 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1542 | defm V_LSHLREV_B32 : VOP2Inst < |
| 1543 | vop2<0x1a, 0x12>, "v_lshlrev_b32", VOP_I32_I32_I32, null_frag, |
| Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 1544 | "v_lshl_b32" |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1545 | >; |
| 1546 | |
| Marek Olsak | 24ae2cd | 2015-02-03 21:53:08 +0000 | [diff] [blame] | 1547 | defm V_AND_B32 : VOP2Inst <vop2<0x1b, 0x13>, "v_and_b32", VOP_I32_I32_I32>; |
| 1548 | defm V_OR_B32 : VOP2Inst <vop2<0x1c, 0x14>, "v_or_b32", VOP_I32_I32_I32>; |
| 1549 | defm V_XOR_B32 : VOP2Inst <vop2<0x1d, 0x15>, "v_xor_b32", VOP_I32_I32_I32>; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1550 | |
| Tom Stellard | cc4c871 | 2016-02-16 18:14:56 +0000 | [diff] [blame] | 1551 | let Constraints = "$vdst = $src2", DisableEncoding="$src2", |
| Tom Stellard | db5a11f | 2015-07-13 15:47:57 +0000 | [diff] [blame] | 1552 | isConvertibleToThreeAddress = 1 in { |
| 1553 | defm V_MAC_F32 : VOP2Inst <vop2<0x1f, 0x16>, "v_mac_f32", VOP_MAC>; |
| 1554 | } |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1555 | } // End isCommutable = 1 |
| 1556 | |
| Nikolay Haustov | 6560781 | 2016-03-11 09:27:25 +0000 | [diff] [blame] | 1557 | defm V_MADMK_F32 : VOP2MADK <vop2<0x20, 0x17>, "v_madmk_f32", VOP_MADMK>; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1558 | |
| 1559 | let isCommutable = 1 in { |
| Nikolay Haustov | 6560781 | 2016-03-11 09:27:25 +0000 | [diff] [blame] | 1560 | defm V_MADAK_F32 : VOP2MADK <vop2<0x21, 0x18>, "v_madak_f32", VOP_MADAK>; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1561 | } // End isCommutable = 1 |
| 1562 | |
| Matt Arsenault | 86d336e | 2015-09-08 21:15:00 +0000 | [diff] [blame] | 1563 | let isCommutable = 1 in { |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1564 | // No patterns so that the scalar instructions are always selected. |
| 1565 | // The scalar versions will be replaced with vector when needed later. |
| 1566 | |
| 1567 | // V_ADD_I32, V_SUB_I32, and V_SUBREV_I32 where renamed to *_U32 in VI, |
| 1568 | // but the VI instructions behave the same as the SI versions. |
| 1569 | defm V_ADD_I32 : VOP2bInst <vop2<0x25, 0x19>, "v_add_i32", |
| Matt Arsenault | e4d0c14 | 2015-08-29 07:16:50 +0000 | [diff] [blame] | 1570 | VOP2b_I32_I1_I32_I32 |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1571 | >; |
| Matt Arsenault | e4d0c14 | 2015-08-29 07:16:50 +0000 | [diff] [blame] | 1572 | defm V_SUB_I32 : VOP2bInst <vop2<0x26, 0x1a>, "v_sub_i32", VOP2b_I32_I1_I32_I32>; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1573 | |
| 1574 | defm V_SUBREV_I32 : VOP2bInst <vop2<0x27, 0x1b>, "v_subrev_i32", |
| Matt Arsenault | e4d0c14 | 2015-08-29 07:16:50 +0000 | [diff] [blame] | 1575 | VOP2b_I32_I1_I32_I32, null_frag, "v_sub_i32" |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1576 | >; |
| 1577 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1578 | defm V_ADDC_U32 : VOP2bInst <vop2<0x28, 0x1c>, "v_addc_u32", |
| Matt Arsenault | 86d336e | 2015-09-08 21:15:00 +0000 | [diff] [blame] | 1579 | VOP2b_I32_I1_I32_I32_I1 |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1580 | >; |
| 1581 | defm V_SUBB_U32 : VOP2bInst <vop2<0x29, 0x1d>, "v_subb_u32", |
| Matt Arsenault | 86d336e | 2015-09-08 21:15:00 +0000 | [diff] [blame] | 1582 | VOP2b_I32_I1_I32_I32_I1 |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1583 | >; |
| 1584 | defm V_SUBBREV_U32 : VOP2bInst <vop2<0x2a, 0x1e>, "v_subbrev_u32", |
| Matt Arsenault | 86d336e | 2015-09-08 21:15:00 +0000 | [diff] [blame] | 1585 | VOP2b_I32_I1_I32_I32_I1, null_frag, "v_subb_u32" |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1586 | >; |
| 1587 | |
| Matt Arsenault | 86d336e | 2015-09-08 21:15:00 +0000 | [diff] [blame] | 1588 | } // End isCommutable = 1 |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1589 | |
| Matt Arsenault | 529cf25 | 2016-06-23 01:26:16 +0000 | [diff] [blame] | 1590 | // These are special and do not read the exec mask. |
| 1591 | let isConvergent = 1, Uses = []<Register> in { |
| Matt Arsenault | 4234542 | 2016-05-11 00:32:31 +0000 | [diff] [blame] | 1592 | |
| Marek Olsak | 15e4a59 | 2015-01-15 18:42:55 +0000 | [diff] [blame] | 1593 | defm V_READLANE_B32 : VOP2SI_3VI_m < |
| 1594 | vop3 <0x001, 0x289>, |
| 1595 | "v_readlane_b32", |
| Tom Stellard | c149dc0 | 2013-11-27 21:23:35 +0000 | [diff] [blame] | 1596 | (outs SReg_32:$vdst), |
| Valery Pykhtin | e23b6de | 2016-04-07 13:41:51 +0000 | [diff] [blame] | 1597 | (ins VS_32:$src0, SCSrc_32:$src1), |
| Marek Olsak | 9b8f32e | 2015-02-18 22:12:45 +0000 | [diff] [blame] | 1598 | "v_readlane_b32 $vdst, $src0, $src1" |
| Tom Stellard | c149dc0 | 2013-11-27 21:23:35 +0000 | [diff] [blame] | 1599 | >; |
| 1600 | |
| Marek Olsak | 15e4a59 | 2015-01-15 18:42:55 +0000 | [diff] [blame] | 1601 | defm V_WRITELANE_B32 : VOP2SI_3VI_m < |
| 1602 | vop3 <0x002, 0x28a>, |
| 1603 | "v_writelane_b32", |
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 1604 | (outs VGPR_32:$vdst), |
| Marek Olsak | 9b8f32e | 2015-02-18 22:12:45 +0000 | [diff] [blame] | 1605 | (ins SReg_32:$src0, SCSrc_32:$src1), |
| 1606 | "v_writelane_b32 $vdst, $src0, $src1" |
| Tom Stellard | c149dc0 | 2013-11-27 21:23:35 +0000 | [diff] [blame] | 1607 | >; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1608 | |
| Matt Arsenault | 4234542 | 2016-05-11 00:32:31 +0000 | [diff] [blame] | 1609 | } // End isConvergent = 1 |
| 1610 | |
| Marek Olsak | 15e4a59 | 2015-01-15 18:42:55 +0000 | [diff] [blame] | 1611 | // These instructions only exist on SI and CI |
| 1612 | let SubtargetPredicate = isSICI in { |
| 1613 | |
| Tom Stellard | 85656ca | 2015-08-07 15:34:30 +0000 | [diff] [blame] | 1614 | let isCommutable = 1 in { |
| 1615 | defm V_MAC_LEGACY_F32 : VOP2InstSI <vop2<0x6>, "v_mac_legacy_f32", |
| 1616 | VOP_F32_F32_F32 |
| 1617 | >; |
| 1618 | } // End isCommutable = 1 |
| 1619 | |
| Marek Olsak | 191507e | 2015-02-03 17:38:12 +0000 | [diff] [blame] | 1620 | defm V_MIN_LEGACY_F32 : VOP2InstSI <vop2<0xd>, "v_min_legacy_f32", |
| Matt Arsenault | da59f3d | 2014-11-13 23:03:09 +0000 | [diff] [blame] | 1621 | VOP_F32_F32_F32, AMDGPUfmin_legacy |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1622 | >; |
| Marek Olsak | 191507e | 2015-02-03 17:38:12 +0000 | [diff] [blame] | 1623 | defm V_MAX_LEGACY_F32 : VOP2InstSI <vop2<0xe>, "v_max_legacy_f32", |
| Matt Arsenault | da59f3d | 2014-11-13 23:03:09 +0000 | [diff] [blame] | 1624 | VOP_F32_F32_F32, AMDGPUfmax_legacy |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1625 | >; |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 1626 | |
| Matt Arsenault | 1e3a4eb | 2014-12-12 02:30:37 +0000 | [diff] [blame] | 1627 | let isCommutable = 1 in { |
| Marek Olsak | 24ae2cd | 2015-02-03 21:53:08 +0000 | [diff] [blame] | 1628 | defm V_LSHR_B32 : VOP2InstSI <vop2<0x15>, "v_lshr_b32", VOP_I32_I32_I32>; |
| 1629 | defm V_ASHR_I32 : VOP2InstSI <vop2<0x17>, "v_ashr_i32", VOP_I32_I32_I32>; |
| 1630 | defm V_LSHL_B32 : VOP2InstSI <vop2<0x19>, "v_lshl_b32", VOP_I32_I32_I32>; |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 1631 | } // End isCommutable = 1 |
| Marek Olsak | f0b130a | 2015-01-15 18:43:06 +0000 | [diff] [blame] | 1632 | } // End let SubtargetPredicate = SICI |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 1633 | |
| Marek Olsak | 63a7b08 | 2015-03-24 13:40:21 +0000 | [diff] [blame] | 1634 | defm V_BFM_B32 : VOP2_VI3_Inst <vop23<0x1e, 0x293>, "v_bfm_b32", |
| 1635 | VOP_I32_I32_I32 |
| Marek Olsak | f0b130a | 2015-01-15 18:43:06 +0000 | [diff] [blame] | 1636 | >; |
| 1637 | defm V_BCNT_U32_B32 : VOP2_VI3_Inst <vop23<0x22, 0x28b>, "v_bcnt_u32_b32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1638 | VOP_I32_I32_I32 |
| 1639 | >; |
| Marek Olsak | f0b130a | 2015-01-15 18:43:06 +0000 | [diff] [blame] | 1640 | defm V_MBCNT_LO_U32_B32 : VOP2_VI3_Inst <vop23<0x23, 0x28c>, "v_mbcnt_lo_u32_b32", |
| Tom Stellard | 43f52df | 2015-12-15 17:02:52 +0000 | [diff] [blame] | 1641 | VOP_I32_I32_I32, int_amdgcn_mbcnt_lo |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1642 | >; |
| Marek Olsak | f0b130a | 2015-01-15 18:43:06 +0000 | [diff] [blame] | 1643 | defm V_MBCNT_HI_U32_B32 : VOP2_VI3_Inst <vop23<0x24, 0x28d>, "v_mbcnt_hi_u32_b32", |
| Tom Stellard | 43f52df | 2015-12-15 17:02:52 +0000 | [diff] [blame] | 1644 | VOP_I32_I32_I32, int_amdgcn_mbcnt_hi |
| Marek Olsak | f0b130a | 2015-01-15 18:43:06 +0000 | [diff] [blame] | 1645 | >; |
| 1646 | defm V_LDEXP_F32 : VOP2_VI3_Inst <vop23<0x2b, 0x288>, "v_ldexp_f32", |
| Matt Arsenault | 2e7cc48 | 2014-08-15 17:30:25 +0000 | [diff] [blame] | 1647 | VOP_F32_F32_I32, AMDGPUldexp |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1648 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1649 | |
| Marek Olsak | 11057ee | 2015-02-03 17:38:01 +0000 | [diff] [blame] | 1650 | defm V_CVT_PKACCUM_U8_F32 : VOP2_VI3_Inst <vop23<0x2c, 0x1f0>, "v_cvt_pkaccum_u8_f32", |
| 1651 | VOP_I32_F32_I32>; // TODO: set "Uses = dst" |
| 1652 | |
| 1653 | defm V_CVT_PKNORM_I16_F32 : VOP2_VI3_Inst <vop23<0x2d, 0x294>, "v_cvt_pknorm_i16_f32", |
| 1654 | VOP_I32_F32_F32 |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1655 | >; |
| Marek Olsak | 11057ee | 2015-02-03 17:38:01 +0000 | [diff] [blame] | 1656 | defm V_CVT_PKNORM_U16_F32 : VOP2_VI3_Inst <vop23<0x2e, 0x295>, "v_cvt_pknorm_u16_f32", |
| 1657 | VOP_I32_F32_F32 |
| 1658 | >; |
| 1659 | defm V_CVT_PKRTZ_F16_F32 : VOP2_VI3_Inst <vop23<0x2f, 0x296>, "v_cvt_pkrtz_f16_f32", |
| 1660 | VOP_I32_F32_F32, int_SI_packf16 |
| 1661 | >; |
| 1662 | defm V_CVT_PK_U16_U32 : VOP2_VI3_Inst <vop23<0x30, 0x297>, "v_cvt_pk_u16_u32", |
| 1663 | VOP_I32_I32_I32 |
| 1664 | >; |
| 1665 | defm V_CVT_PK_I16_I32 : VOP2_VI3_Inst <vop23<0x31, 0x298>, "v_cvt_pk_i16_i32", |
| 1666 | VOP_I32_I32_I32 |
| 1667 | >; |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 1668 | |
| 1669 | //===----------------------------------------------------------------------===// |
| 1670 | // VOP3 Instructions |
| 1671 | //===----------------------------------------------------------------------===// |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1672 | |
| Matt Arsenault | 95e4866 | 2014-11-13 19:26:47 +0000 | [diff] [blame] | 1673 | let isCommutable = 1 in { |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1674 | defm V_MAD_LEGACY_F32 : VOP3Inst <vop3<0x140, 0x1c0>, "v_mad_legacy_f32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1675 | VOP_F32_F32_F32_F32 |
| Matt Arsenault | f37abc7 | 2014-05-22 17:45:20 +0000 | [diff] [blame] | 1676 | >; |
| Matt Arsenault | 95e4866 | 2014-11-13 19:26:47 +0000 | [diff] [blame] | 1677 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1678 | defm V_MAD_F32 : VOP3Inst <vop3<0x141, 0x1c1>, "v_mad_f32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1679 | VOP_F32_F32_F32_F32, fmad |
| Tom Stellard | 5263948 | 2013-07-23 01:48:49 +0000 | [diff] [blame] | 1680 | >; |
| Matt Arsenault | 95e4866 | 2014-11-13 19:26:47 +0000 | [diff] [blame] | 1681 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1682 | defm V_MAD_I32_I24 : VOP3Inst <vop3<0x142, 0x1c2>, "v_mad_i32_i24", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1683 | VOP_I32_I32_I32_I32, AMDGPUmad_i24 |
| 1684 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1685 | defm V_MAD_U32_U24 : VOP3Inst <vop3<0x143, 0x1c3>, "v_mad_u32_u24", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1686 | VOP_I32_I32_I32_I32, AMDGPUmad_u24 |
| Tom Stellard | 5263948 | 2013-07-23 01:48:49 +0000 | [diff] [blame] | 1687 | >; |
| Matt Arsenault | 95e4866 | 2014-11-13 19:26:47 +0000 | [diff] [blame] | 1688 | } // End isCommutable = 1 |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1689 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1690 | defm V_CUBEID_F32 : VOP3Inst <vop3<0x144, 0x1c4>, "v_cubeid_f32", |
| Matt Arsenault | 051d6f9 | 2016-01-26 04:29:56 +0000 | [diff] [blame] | 1691 | VOP_F32_F32_F32_F32, int_amdgcn_cubeid |
| Niels Ole Salscheider | 6509ac6 | 2013-08-10 10:38:47 +0000 | [diff] [blame] | 1692 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1693 | defm V_CUBESC_F32 : VOP3Inst <vop3<0x145, 0x1c5>, "v_cubesc_f32", |
| Matt Arsenault | 051d6f9 | 2016-01-26 04:29:56 +0000 | [diff] [blame] | 1694 | VOP_F32_F32_F32_F32, int_amdgcn_cubesc |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1695 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1696 | defm V_CUBETC_F32 : VOP3Inst <vop3<0x146, 0x1c6>, "v_cubetc_f32", |
| Matt Arsenault | 051d6f9 | 2016-01-26 04:29:56 +0000 | [diff] [blame] | 1697 | VOP_F32_F32_F32_F32, int_amdgcn_cubetc |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1698 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1699 | defm V_CUBEMA_F32 : VOP3Inst <vop3<0x147, 0x1c7>, "v_cubema_f32", |
| Matt Arsenault | 051d6f9 | 2016-01-26 04:29:56 +0000 | [diff] [blame] | 1700 | VOP_F32_F32_F32_F32, int_amdgcn_cubema |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1701 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1702 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1703 | defm V_BFE_U32 : VOP3Inst <vop3<0x148, 0x1c8>, "v_bfe_u32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1704 | VOP_I32_I32_I32_I32, AMDGPUbfe_u32 |
| 1705 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1706 | defm V_BFE_I32 : VOP3Inst <vop3<0x149, 0x1c9>, "v_bfe_i32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1707 | VOP_I32_I32_I32_I32, AMDGPUbfe_i32 |
| 1708 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1709 | |
| 1710 | defm V_BFI_B32 : VOP3Inst <vop3<0x14a, 0x1ca>, "v_bfi_b32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1711 | VOP_I32_I32_I32_I32, AMDGPUbfi |
| 1712 | >; |
| Matt Arsenault | 95e4866 | 2014-11-13 19:26:47 +0000 | [diff] [blame] | 1713 | |
| 1714 | let isCommutable = 1 in { |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1715 | defm V_FMA_F32 : VOP3Inst <vop3<0x14b, 0x1cb>, "v_fma_f32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1716 | VOP_F32_F32_F32_F32, fma |
| 1717 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1718 | defm V_FMA_F64 : VOP3Inst <vop3<0x14c, 0x1cc>, "v_fma_f64", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1719 | VOP_F64_F64_F64_F64, fma |
| Niels Ole Salscheider | 6509ac6 | 2013-08-10 10:38:47 +0000 | [diff] [blame] | 1720 | >; |
| Wei Ding | 5b2636a | 2016-07-12 18:02:14 +0000 | [diff] [blame] | 1721 | |
| 1722 | defm V_LERP_U8 : VOP3Inst <vop3<0x14d, 0x1cd>, "v_lerp_u8", |
| 1723 | VOP_I32_I32_I32_I32, int_amdgcn_lerp |
| 1724 | >; |
| Matt Arsenault | 95e4866 | 2014-11-13 19:26:47 +0000 | [diff] [blame] | 1725 | } // End isCommutable = 1 |
| 1726 | |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1727 | //def V_LERP_U8 : VOP3_U8 <0x0000014d, "v_lerp_u8", []>; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1728 | defm V_ALIGNBIT_B32 : VOP3Inst <vop3<0x14e, 0x1ce>, "v_alignbit_b32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1729 | VOP_I32_I32_I32_I32 |
| 1730 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1731 | defm V_ALIGNBYTE_B32 : VOP3Inst <vop3<0x14f, 0x1cf>, "v_alignbyte_b32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1732 | VOP_I32_I32_I32_I32 |
| 1733 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1734 | |
| Marek Olsak | 794ff83 | 2015-01-27 17:25:15 +0000 | [diff] [blame] | 1735 | defm V_MIN3_F32 : VOP3Inst <vop3<0x151, 0x1d0>, "v_min3_f32", |
| Matt Arsenault | cc3c2b3 | 2014-11-14 20:08:52 +0000 | [diff] [blame] | 1736 | VOP_F32_F32_F32_F32, AMDGPUfmin3>; |
| 1737 | |
| Marek Olsak | 794ff83 | 2015-01-27 17:25:15 +0000 | [diff] [blame] | 1738 | defm V_MIN3_I32 : VOP3Inst <vop3<0x152, 0x1d1>, "v_min3_i32", |
| Matt Arsenault | cc3c2b3 | 2014-11-14 20:08:52 +0000 | [diff] [blame] | 1739 | VOP_I32_I32_I32_I32, AMDGPUsmin3 |
| 1740 | >; |
| Marek Olsak | 794ff83 | 2015-01-27 17:25:15 +0000 | [diff] [blame] | 1741 | defm V_MIN3_U32 : VOP3Inst <vop3<0x153, 0x1d2>, "v_min3_u32", |
| Matt Arsenault | cc3c2b3 | 2014-11-14 20:08:52 +0000 | [diff] [blame] | 1742 | VOP_I32_I32_I32_I32, AMDGPUumin3 |
| 1743 | >; |
| Marek Olsak | 794ff83 | 2015-01-27 17:25:15 +0000 | [diff] [blame] | 1744 | defm V_MAX3_F32 : VOP3Inst <vop3<0x154, 0x1d3>, "v_max3_f32", |
| Matt Arsenault | cc3c2b3 | 2014-11-14 20:08:52 +0000 | [diff] [blame] | 1745 | VOP_F32_F32_F32_F32, AMDGPUfmax3 |
| 1746 | >; |
| Marek Olsak | 794ff83 | 2015-01-27 17:25:15 +0000 | [diff] [blame] | 1747 | defm V_MAX3_I32 : VOP3Inst <vop3<0x155, 0x1d4>, "v_max3_i32", |
| Matt Arsenault | cc3c2b3 | 2014-11-14 20:08:52 +0000 | [diff] [blame] | 1748 | VOP_I32_I32_I32_I32, AMDGPUsmax3 |
| 1749 | >; |
| Marek Olsak | 794ff83 | 2015-01-27 17:25:15 +0000 | [diff] [blame] | 1750 | defm V_MAX3_U32 : VOP3Inst <vop3<0x156, 0x1d5>, "v_max3_u32", |
| Matt Arsenault | cc3c2b3 | 2014-11-14 20:08:52 +0000 | [diff] [blame] | 1751 | VOP_I32_I32_I32_I32, AMDGPUumax3 |
| 1752 | >; |
| Marek Olsak | 794ff83 | 2015-01-27 17:25:15 +0000 | [diff] [blame] | 1753 | defm V_MED3_F32 : VOP3Inst <vop3<0x157, 0x1d6>, "v_med3_f32", |
| Matt Arsenault | f639c32 | 2016-01-28 20:53:42 +0000 | [diff] [blame] | 1754 | VOP_F32_F32_F32_F32, AMDGPUfmed3 |
| Marek Olsak | 794ff83 | 2015-01-27 17:25:15 +0000 | [diff] [blame] | 1755 | >; |
| 1756 | defm V_MED3_I32 : VOP3Inst <vop3<0x158, 0x1d7>, "v_med3_i32", |
| Matt Arsenault | f639c32 | 2016-01-28 20:53:42 +0000 | [diff] [blame] | 1757 | VOP_I32_I32_I32_I32, AMDGPUsmed3 |
| Marek Olsak | 794ff83 | 2015-01-27 17:25:15 +0000 | [diff] [blame] | 1758 | >; |
| 1759 | defm V_MED3_U32 : VOP3Inst <vop3<0x159, 0x1d8>, "v_med3_u32", |
| Matt Arsenault | f639c32 | 2016-01-28 20:53:42 +0000 | [diff] [blame] | 1760 | VOP_I32_I32_I32_I32, AMDGPUumed3 |
| Marek Olsak | 794ff83 | 2015-01-27 17:25:15 +0000 | [diff] [blame] | 1761 | >; |
| 1762 | |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1763 | //def V_SAD_U8 : VOP3_U8 <0x0000015a, "v_sad_u8", []>; |
| 1764 | //def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "v_sad_hi_u8", []>; |
| 1765 | //def V_SAD_U16 : VOP3_U16 <0x0000015c, "v_sad_u16", []>; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1766 | defm V_SAD_U32 : VOP3Inst <vop3<0x15d, 0x1dc>, "v_sad_u32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1767 | VOP_I32_I32_I32_I32 |
| 1768 | >; |
| Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame] | 1769 | //def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "v_cvt_pk_u8_f32", []>; |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1770 | defm V_DIV_FIXUP_F32 : VOP3Inst < |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1771 | vop3<0x15f, 0x1de>, "v_div_fixup_f32", VOP_F32_F32_F32_F32, AMDGPUdiv_fixup |
| Matt Arsenault | a0050b0 | 2014-06-19 01:19:19 +0000 | [diff] [blame] | 1772 | >; |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 1773 | |
| Matt Arsenault | e8df879 | 2015-08-22 00:50:41 +0000 | [diff] [blame] | 1774 | let SchedRW = [WriteDoubleAdd] in { |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 1775 | |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1776 | defm V_DIV_FIXUP_F64 : VOP3Inst < |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1777 | vop3<0x160, 0x1df>, "v_div_fixup_f64", VOP_F64_F64_F64_F64, AMDGPUdiv_fixup |
| Matt Arsenault | a0050b0 | 2014-06-19 01:19:19 +0000 | [diff] [blame] | 1778 | >; |
| Tom Stellard | 1cfd7a5 | 2013-05-20 15:02:12 +0000 | [diff] [blame] | 1779 | |
| Matt Arsenault | e8df879 | 2015-08-22 00:50:41 +0000 | [diff] [blame] | 1780 | } // End SchedRW = [WriteDouble] |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 1781 | |
| Matt Arsenault | e8df879 | 2015-08-22 00:50:41 +0000 | [diff] [blame] | 1782 | let SchedRW = [WriteDoubleAdd] in { |
| Tom Stellard | 7512c08 | 2013-07-12 18:14:56 +0000 | [diff] [blame] | 1783 | let isCommutable = 1 in { |
| 1784 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1785 | defm V_ADD_F64 : VOP3Inst <vop3<0x164, 0x280>, "v_add_f64", |
| Tom Stellard | a90b952 | 2016-02-11 03:28:15 +0000 | [diff] [blame] | 1786 | VOP_F64_F64_F64, fadd, 1 |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1787 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1788 | defm V_MUL_F64 : VOP3Inst <vop3<0x165, 0x281>, "v_mul_f64", |
| Tom Stellard | a90b952 | 2016-02-11 03:28:15 +0000 | [diff] [blame] | 1789 | VOP_F64_F64_F64, fmul, 1 |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1790 | >; |
| Matt Arsenault | 7c93690 | 2014-10-21 23:01:01 +0000 | [diff] [blame] | 1791 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1792 | defm V_MIN_F64 : VOP3Inst <vop3<0x166, 0x282>, "v_min_f64", |
| Tom Stellard | a90b952 | 2016-02-11 03:28:15 +0000 | [diff] [blame] | 1793 | VOP_F64_F64_F64, fminnum, 1 |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1794 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1795 | defm V_MAX_F64 : VOP3Inst <vop3<0x167, 0x283>, "v_max_f64", |
| Tom Stellard | a90b952 | 2016-02-11 03:28:15 +0000 | [diff] [blame] | 1796 | VOP_F64_F64_F64, fmaxnum, 1 |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1797 | >; |
| Tom Stellard | 7512c08 | 2013-07-12 18:14:56 +0000 | [diff] [blame] | 1798 | |
| Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame] | 1799 | } // End isCommutable = 1 |
| Tom Stellard | 7512c08 | 2013-07-12 18:14:56 +0000 | [diff] [blame] | 1800 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1801 | defm V_LDEXP_F64 : VOP3Inst <vop3<0x168, 0x284>, "v_ldexp_f64", |
| Tom Stellard | a90b952 | 2016-02-11 03:28:15 +0000 | [diff] [blame] | 1802 | VOP_F64_F64_I32, AMDGPUldexp, 1 |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1803 | >; |
| Christian Konig | 70a5032 | 2013-03-27 09:12:51 +0000 | [diff] [blame] | 1804 | |
| Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame] | 1805 | } // End let SchedRW = [WriteDoubleAdd] |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 1806 | |
| 1807 | let isCommutable = 1, SchedRW = [WriteQuarterRate32] in { |
| Christian Konig | 70a5032 | 2013-03-27 09:12:51 +0000 | [diff] [blame] | 1808 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1809 | defm V_MUL_LO_U32 : VOP3Inst <vop3<0x169, 0x285>, "v_mul_lo_u32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1810 | VOP_I32_I32_I32 |
| 1811 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1812 | defm V_MUL_HI_U32 : VOP3Inst <vop3<0x16a, 0x286>, "v_mul_hi_u32", |
| Matt Arsenault | 8d90302 | 2016-01-22 18:42:49 +0000 | [diff] [blame] | 1813 | VOP_I32_I32_I32, mulhu |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1814 | >; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1815 | |
| Tom Stellard | e1818af | 2016-02-18 03:42:32 +0000 | [diff] [blame] | 1816 | let DisableVIDecoder=1 in { // removed from VI as identical to V_MUL_LO_U32 |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1817 | defm V_MUL_LO_I32 : VOP3Inst <vop3<0x16b, 0x285>, "v_mul_lo_i32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1818 | VOP_I32_I32_I32 |
| 1819 | >; |
| Tom Stellard | e1818af | 2016-02-18 03:42:32 +0000 | [diff] [blame] | 1820 | } |
| 1821 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1822 | defm V_MUL_HI_I32 : VOP3Inst <vop3<0x16c, 0x287>, "v_mul_hi_i32", |
| Matt Arsenault | 8d90302 | 2016-01-22 18:42:49 +0000 | [diff] [blame] | 1823 | VOP_I32_I32_I32, mulhs |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1824 | >; |
| Christian Konig | 70a5032 | 2013-03-27 09:12:51 +0000 | [diff] [blame] | 1825 | |
| Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame] | 1826 | } // End isCommutable = 1, SchedRW = [WriteQuarterRate32] |
| Christian Konig | 70a5032 | 2013-03-27 09:12:51 +0000 | [diff] [blame] | 1827 | |
| Matt Arsenault | 6e26b8d | 2015-02-14 04:03:18 +0000 | [diff] [blame] | 1828 | let SchedRW = [WriteFloatFMA, WriteSALU] in { |
| Matt Arsenault | e98a074 | 2015-09-26 02:25:48 +0000 | [diff] [blame] | 1829 | defm V_DIV_SCALE_F32 : VOP3bInst <vop3<0x16d, 0x1e0>, "v_div_scale_f32", |
| Tom Stellard | e993451 | 2016-02-11 18:25:26 +0000 | [diff] [blame] | 1830 | VOP3b_F32_I1_F32_F32_F32, [], 1 |
| Matt Arsenault | e98a074 | 2015-09-26 02:25:48 +0000 | [diff] [blame] | 1831 | >; |
| Matt Arsenault | 6e26b8d | 2015-02-14 04:03:18 +0000 | [diff] [blame] | 1832 | } |
| Matt Arsenault | f2b0aeb | 2014-06-23 18:28:28 +0000 | [diff] [blame] | 1833 | |
| Matt Arsenault | 6e26b8d | 2015-02-14 04:03:18 +0000 | [diff] [blame] | 1834 | let SchedRW = [WriteDouble, WriteSALU] in { |
| Matt Arsenault | f2b0aeb | 2014-06-23 18:28:28 +0000 | [diff] [blame] | 1835 | // Double precision division pre-scale. |
| Matt Arsenault | e98a074 | 2015-09-26 02:25:48 +0000 | [diff] [blame] | 1836 | defm V_DIV_SCALE_F64 : VOP3bInst <vop3<0x16e, 0x1e1>, "v_div_scale_f64", |
| Tom Stellard | e993451 | 2016-02-11 18:25:26 +0000 | [diff] [blame] | 1837 | VOP3b_F64_I1_F64_F64_F64, [], 1 |
| Matt Arsenault | e98a074 | 2015-09-26 02:25:48 +0000 | [diff] [blame] | 1838 | >; |
| Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame] | 1839 | } // End SchedRW = [WriteDouble] |
| Matt Arsenault | a0050b0 | 2014-06-19 01:19:19 +0000 | [diff] [blame] | 1840 | |
| Matt Arsenault | 80f766a | 2015-09-10 01:23:28 +0000 | [diff] [blame] | 1841 | let isCommutable = 1, Uses = [VCC, EXEC] in { |
| Matt Arsenault | 1bc9d95 | 2015-02-14 04:22:00 +0000 | [diff] [blame] | 1842 | |
| Matt Arsenault | e8df879 | 2015-08-22 00:50:41 +0000 | [diff] [blame] | 1843 | let SchedRW = [WriteFloatFMA] in { |
| Matt Arsenault | 1bc9d95 | 2015-02-14 04:22:00 +0000 | [diff] [blame] | 1844 | // v_div_fmas_f32: |
| 1845 | // result = src0 * src1 + src2 |
| 1846 | // if (vcc) |
| 1847 | // result *= 2^32 |
| 1848 | // |
| 1849 | defm V_DIV_FMAS_F32 : VOP3_VCC_Inst <vop3<0x16f, 0x1e2>, "v_div_fmas_f32", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1850 | VOP_F32_F32_F32_F32, AMDGPUdiv_fmas |
| Matt Arsenault | a0050b0 | 2014-06-19 01:19:19 +0000 | [diff] [blame] | 1851 | >; |
| Matt Arsenault | e8df879 | 2015-08-22 00:50:41 +0000 | [diff] [blame] | 1852 | } |
| Matt Arsenault | 1bc9d95 | 2015-02-14 04:22:00 +0000 | [diff] [blame] | 1853 | |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 1854 | let SchedRW = [WriteDouble] in { |
| Matt Arsenault | 1bc9d95 | 2015-02-14 04:22:00 +0000 | [diff] [blame] | 1855 | // v_div_fmas_f64: |
| 1856 | // result = src0 * src1 + src2 |
| 1857 | // if (vcc) |
| 1858 | // result *= 2^64 |
| 1859 | // |
| 1860 | defm V_DIV_FMAS_F64 : VOP3_VCC_Inst <vop3<0x170, 0x1e3>, "v_div_fmas_f64", |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1861 | VOP_F64_F64_F64_F64, AMDGPUdiv_fmas |
| Matt Arsenault | a0050b0 | 2014-06-19 01:19:19 +0000 | [diff] [blame] | 1862 | >; |
| Matt Arsenault | 1bc9d95 | 2015-02-14 04:22:00 +0000 | [diff] [blame] | 1863 | |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 1864 | } // End SchedRW = [WriteDouble] |
| Matt Arsenault | 80f766a | 2015-09-10 01:23:28 +0000 | [diff] [blame] | 1865 | } // End isCommutable = 1, Uses = [VCC, EXEC] |
| Matt Arsenault | 95e4866 | 2014-11-13 19:26:47 +0000 | [diff] [blame] | 1866 | |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 1867 | //def V_MSAD_U8 : VOP3_U8 <0x00000171, "v_msad_u8", []>; |
| 1868 | //def V_QSAD_U8 : VOP3_U8 <0x00000172, "v_qsad_u8", []>; |
| 1869 | //def V_MQSAD_U8 : VOP3_U8 <0x00000173, "v_mqsad_u8", []>; |
| Matt Arsenault | 95e4866 | 2014-11-13 19:26:47 +0000 | [diff] [blame] | 1870 | |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 1871 | let SchedRW = [WriteDouble] in { |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1872 | defm V_TRIG_PREOP_F64 : VOP3Inst < |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1873 | vop3<0x174, 0x292>, "v_trig_preop_f64", VOP_F64_F64_I32, AMDGPUtrig_preop |
| Matt Arsenault | a0050b0 | 2014-06-19 01:19:19 +0000 | [diff] [blame] | 1874 | >; |
| Matt Arsenault | e27a41b | 2013-11-18 20:09:32 +0000 | [diff] [blame] | 1875 | |
| Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame] | 1876 | } // End SchedRW = [WriteDouble] |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 1877 | |
| Marek Olsak | eae20ab | 2015-01-15 18:42:40 +0000 | [diff] [blame] | 1878 | // These instructions only exist on SI and CI |
| 1879 | let SubtargetPredicate = isSICI in { |
| 1880 | |
| Marek Olsak | 24ae2cd | 2015-02-03 21:53:08 +0000 | [diff] [blame] | 1881 | defm V_LSHL_B64 : VOP3Inst <vop3<0x161>, "v_lshl_b64", VOP_I64_I64_I32>; |
| 1882 | defm V_LSHR_B64 : VOP3Inst <vop3<0x162>, "v_lshr_b64", VOP_I64_I64_I32>; |
| 1883 | defm V_ASHR_I64 : VOP3Inst <vop3<0x163>, "v_ashr_i64", VOP_I64_I64_I32>; |
| Marek Olsak | eae20ab | 2015-01-15 18:42:40 +0000 | [diff] [blame] | 1884 | |
| 1885 | defm V_MULLIT_F32 : VOP3Inst <vop3<0x150>, "v_mullit_f32", |
| 1886 | VOP_F32_F32_F32_F32>; |
| 1887 | |
| 1888 | } // End SubtargetPredicate = isSICI |
| 1889 | |
| Tom Stellard | e1818af | 2016-02-18 03:42:32 +0000 | [diff] [blame] | 1890 | let SubtargetPredicate = isVI, DisableSIDecoder = 1 in { |
| Marek Olsak | 707a6d0 | 2015-02-03 21:53:01 +0000 | [diff] [blame] | 1891 | |
| 1892 | defm V_LSHLREV_B64 : VOP3Inst <vop3<0, 0x28f>, "v_lshlrev_b64", |
| 1893 | VOP_I64_I32_I64 |
| 1894 | >; |
| 1895 | defm V_LSHRREV_B64 : VOP3Inst <vop3<0, 0x290>, "v_lshrrev_b64", |
| 1896 | VOP_I64_I32_I64 |
| 1897 | >; |
| 1898 | defm V_ASHRREV_I64 : VOP3Inst <vop3<0, 0x291>, "v_ashrrev_i64", |
| 1899 | VOP_I64_I32_I64 |
| 1900 | >; |
| 1901 | |
| 1902 | } // End SubtargetPredicate = isVI |
| 1903 | |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 1904 | //===----------------------------------------------------------------------===// |
| 1905 | // Pseudo Instructions |
| 1906 | //===----------------------------------------------------------------------===// |
| Matt Arsenault | fc7e6a0 | 2016-07-12 00:23:17 +0000 | [diff] [blame] | 1907 | |
| 1908 | let hasSideEffects = 0, mayLoad = 0, mayStore = 0, Uses = [EXEC] in { |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1909 | |
| Marek Olsak | 7d77728 | 2015-03-24 13:40:15 +0000 | [diff] [blame] | 1910 | // For use in patterns |
| Tom Stellard | cc4c871 | 2016-02-16 18:14:56 +0000 | [diff] [blame] | 1911 | def V_CNDMASK_B64_PSEUDO : VOP3Common <(outs VReg_64:$vdst), |
| Matt Arsenault | fc7e6a0 | 2016-07-12 00:23:17 +0000 | [diff] [blame] | 1912 | (ins VSrc_64:$src0, VSrc_64:$src1, SSrc_64:$src2), "", []> { |
| 1913 | let isPseudo = 1; |
| 1914 | let isCodeGenOnly = 1; |
| Tom Stellard | 60024a0 | 2014-09-24 01:33:24 +0000 | [diff] [blame] | 1915 | } |
| 1916 | |
| Matt Arsenault | fc7e6a0 | 2016-07-12 00:23:17 +0000 | [diff] [blame] | 1917 | // 64-bit vector move instruction. This is mainly used by the SIFoldOperands |
| 1918 | // pass to enable folding of inline immediates. |
| 1919 | def V_MOV_B64_PSEUDO : PseudoInstSI <(outs VReg_64:$vdst), (ins VSrc_64:$src0)> { |
| 1920 | let VALU = 1; |
| 1921 | } |
| 1922 | } // End let hasSideEffects = 0, mayLoad = 0, mayStore = 0, Uses = [EXEC] |
| 1923 | |
| Changpeng Fang | 01f6062 | 2016-03-15 17:28:44 +0000 | [diff] [blame] | 1924 | let usesCustomInserter = 1, SALU = 1 in { |
| Matt Arsenault | fc7e6a0 | 2016-07-12 00:23:17 +0000 | [diff] [blame] | 1925 | def GET_GROUPSTATICSIZE : PseudoInstSI <(outs SReg_32:$sdst), (ins), |
| Changpeng Fang | 01f6062 | 2016-03-15 17:28:44 +0000 | [diff] [blame] | 1926 | [(set SReg_32:$sdst, (int_amdgcn_groupstaticsize))]>; |
| 1927 | } // End let usesCustomInserter = 1, SALU = 1 |
| 1928 | |
| Matt Arsenault | 8fb3738 | 2013-10-11 21:03:36 +0000 | [diff] [blame] | 1929 | // SI pseudo instructions. These are used by the CFG structurizer pass |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1930 | // and should be lowered to ISA instructions prior to codegen. |
| 1931 | |
| Matt Arsenault | fc7e6a0 | 2016-07-12 00:23:17 +0000 | [diff] [blame] | 1932 | let hasSideEffects = 1 in { |
| Matt Arsenault | 9babdf4 | 2016-06-22 20:15:28 +0000 | [diff] [blame] | 1933 | |
| 1934 | // Dummy terminator instruction to use after control flow instructions |
| 1935 | // replaced with exec mask operations. |
| Matt Arsenault | fc7e6a0 | 2016-07-12 00:23:17 +0000 | [diff] [blame] | 1936 | def SI_MASK_BRANCH : PseudoInstSI < |
| Matt Arsenault | a74374a | 2016-07-08 00:55:44 +0000 | [diff] [blame] | 1937 | (outs), (ins brtarget:$target, SReg_64:$dst)> { |
| Matt Arsenault | 9babdf4 | 2016-06-22 20:15:28 +0000 | [diff] [blame] | 1938 | let isBranch = 1; |
| 1939 | let isTerminator = 1; |
| 1940 | let isBarrier = 1; |
| 1941 | let SALU = 1; |
| 1942 | } |
| 1943 | |
| Matt Arsenault | 840593e | 2016-07-12 00:08:14 +0000 | [diff] [blame] | 1944 | let Uses = [EXEC], Defs = [EXEC, SCC] in { |
| Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 1945 | |
| 1946 | let isBranch = 1, isTerminator = 1 in { |
| 1947 | |
| Matt Arsenault | fc7e6a0 | 2016-07-12 00:23:17 +0000 | [diff] [blame] | 1948 | def SI_IF: PseudoInstSI < |
| 1949 | (outs SReg_64:$dst), (ins SReg_64:$vcc, brtarget:$target), |
| 1950 | [(set i64:$dst, (int_amdgcn_if i1:$vcc, bb:$target))]> { |
| 1951 | let Constraints = ""; |
| 1952 | } |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1953 | |
| Matt Arsenault | fc7e6a0 | 2016-07-12 00:23:17 +0000 | [diff] [blame] | 1954 | def SI_ELSE : PseudoInstSI < |
| 1955 | (outs SReg_64:$dst), (ins SReg_64:$src, brtarget:$target), |
| Matt Arsenault | 9babdf4 | 2016-06-22 20:15:28 +0000 | [diff] [blame] | 1956 | [(set i64:$dst, (int_amdgcn_else i64:$src, bb:$target))]> { |
| Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 1957 | let Constraints = "$src = $dst"; |
| 1958 | } |
| 1959 | |
| Matt Arsenault | fc7e6a0 | 2016-07-12 00:23:17 +0000 | [diff] [blame] | 1960 | def SI_LOOP : PseudoInstSI < |
| 1961 | (outs), (ins SReg_64:$saved, brtarget:$target), |
| Matt Arsenault | 7898b90 | 2016-01-22 18:42:55 +0000 | [diff] [blame] | 1962 | [(int_amdgcn_loop i64:$saved, bb:$target)] |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1963 | >; |
| Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 1964 | |
| Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame] | 1965 | } // End isBranch = 1, isTerminator = 1 |
| Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 1966 | |
| Matt Arsenault | fc7e6a0 | 2016-07-12 00:23:17 +0000 | [diff] [blame] | 1967 | |
| 1968 | def SI_BREAK : PseudoInstSI < |
| 1969 | (outs SReg_64:$dst), (ins SReg_64:$src), |
| Matt Arsenault | 48d70cb | 2016-07-09 17:18:39 +0000 | [diff] [blame] | 1970 | [(set i64:$dst, (int_amdgcn_break i64:$src))] |
| 1971 | >; |
| 1972 | |
| Matt Arsenault | fc7e6a0 | 2016-07-12 00:23:17 +0000 | [diff] [blame] | 1973 | def SI_IF_BREAK : PseudoInstSI < |
| 1974 | (outs SReg_64:$dst), (ins SReg_64:$vcc, SReg_64:$src), |
| Matt Arsenault | 7898b90 | 2016-01-22 18:42:55 +0000 | [diff] [blame] | 1975 | [(set i64:$dst, (int_amdgcn_if_break i1:$vcc, i64:$src))] |
| Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 1976 | >; |
| 1977 | |
| Matt Arsenault | fc7e6a0 | 2016-07-12 00:23:17 +0000 | [diff] [blame] | 1978 | def SI_ELSE_BREAK : PseudoInstSI < |
| 1979 | (outs SReg_64:$dst), (ins SReg_64:$src0, SReg_64:$src1), |
| Matt Arsenault | 7898b90 | 2016-01-22 18:42:55 +0000 | [diff] [blame] | 1980 | [(set i64:$dst, (int_amdgcn_else_break i64:$src0, i64:$src1))] |
| Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 1981 | >; |
| 1982 | |
| Matt Arsenault | fc7e6a0 | 2016-07-12 00:23:17 +0000 | [diff] [blame] | 1983 | def SI_END_CF : PseudoInstSI < |
| 1984 | (outs), (ins SReg_64:$saved), |
| Matt Arsenault | 7898b90 | 2016-01-22 18:42:55 +0000 | [diff] [blame] | 1985 | [(int_amdgcn_end_cf i64:$saved)] |
| Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 1986 | >; |
| 1987 | |
| Matt Arsenault | 840593e | 2016-07-12 00:08:14 +0000 | [diff] [blame] | 1988 | } // End Uses = [EXEC], Defs = [EXEC, SCC] |
| Tom Stellard | aa79834 | 2015-05-01 03:44:09 +0000 | [diff] [blame] | 1989 | |
| 1990 | let Uses = [EXEC], Defs = [EXEC,VCC] in { |
| Matt Arsenault | fc7e6a0 | 2016-07-12 00:23:17 +0000 | [diff] [blame] | 1991 | def SI_KILL : PseudoInstSI < |
| 1992 | (outs), (ins VSrc_32:$src), |
| Matt Arsenault | 03006fd | 2016-07-19 16:27:56 +0000 | [diff] [blame] | 1993 | [(AMDGPUkill i32:$src)]> { |
| Matt Arsenault | 786724a | 2016-07-12 21:41:32 +0000 | [diff] [blame] | 1994 | let isConvergent = 1; |
| 1995 | let usesCustomInserter = 1; |
| 1996 | } |
| 1997 | |
| 1998 | def SI_KILL_TERMINATOR : PseudoInstSI < |
| 1999 | (outs), (ins VSrc_32:$src)> { |
| 2000 | let isTerminator = 1; |
| 2001 | } |
| 2002 | |
| Tom Stellard | aa79834 | 2015-05-01 03:44:09 +0000 | [diff] [blame] | 2003 | } // End Uses = [EXEC], Defs = [EXEC,VCC] |
| Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 2004 | |
| Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame] | 2005 | } // End mayLoad = 1, mayStore = 1, hasSideEffects = 1 |
| Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 2006 | |
| Matt Arsenault | fc7e6a0 | 2016-07-12 00:23:17 +0000 | [diff] [blame] | 2007 | def SI_PS_LIVE : PseudoInstSI < |
| 2008 | (outs SReg_64:$dst), (ins), |
| Matt Arsenault | 9babdf4 | 2016-06-22 20:15:28 +0000 | [diff] [blame] | 2009 | [(set i1:$dst, (int_amdgcn_ps_live))]> { |
| 2010 | let SALU = 1; |
| 2011 | } |
| Nicolai Haehnle | b0c9748 | 2016-04-22 04:04:08 +0000 | [diff] [blame] | 2012 | |
| Matt Arsenault | 4ac341c | 2016-04-14 21:58:15 +0000 | [diff] [blame] | 2013 | // Used as an isel pseudo to directly emit initialization with an |
| 2014 | // s_mov_b32 rather than a copy of another initialized |
| 2015 | // register. MachineCSE skips copies, and we don't want to have to |
| 2016 | // fold operands before it runs. |
| Matt Arsenault | fc7e6a0 | 2016-07-12 00:23:17 +0000 | [diff] [blame] | 2017 | def SI_INIT_M0 : PseudoInstSI <(outs), (ins SSrc_32:$src)> { |
| Matt Arsenault | 4ac341c | 2016-04-14 21:58:15 +0000 | [diff] [blame] | 2018 | let Defs = [M0]; |
| 2019 | let usesCustomInserter = 1; |
| Matt Arsenault | 4ac341c | 2016-04-14 21:58:15 +0000 | [diff] [blame] | 2020 | let isAsCheapAsAMove = 1; |
| 2021 | let SALU = 1; |
| 2022 | let isReMaterializable = 1; |
| 2023 | } |
| 2024 | |
| Matt Arsenault | fc7e6a0 | 2016-07-12 00:23:17 +0000 | [diff] [blame] | 2025 | def SI_RETURN : PseudoInstSI < |
| 2026 | (outs), (ins variable_ops), [(AMDGPUreturn)]> { |
| Matt Arsenault | 9babdf4 | 2016-06-22 20:15:28 +0000 | [diff] [blame] | 2027 | let isTerminator = 1; |
| 2028 | let isBarrier = 1; |
| 2029 | let isReturn = 1; |
| Matt Arsenault | 9babdf4 | 2016-06-22 20:15:28 +0000 | [diff] [blame] | 2030 | let hasSideEffects = 1; |
| 2031 | let SALU = 1; |
| 2032 | let hasNoSchedulingInfo = 1; |
| 2033 | } |
| 2034 | |
| Matt Arsenault | cb540bc | 2016-07-19 00:35:03 +0000 | [diff] [blame] | 2035 | let Uses = [EXEC], Defs = [M0, EXEC], |
| Matt Arsenault | 3cb4dde | 2016-06-22 23:40:57 +0000 | [diff] [blame] | 2036 | UseNamedOperandTable = 1 in { |
| Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 2037 | |
| Matt Arsenault | fc7e6a0 | 2016-07-12 00:23:17 +0000 | [diff] [blame] | 2038 | class SI_INDIRECT_SRC<RegisterClass rc> : PseudoInstSI < |
| Matt Arsenault | cb540bc | 2016-07-19 00:35:03 +0000 | [diff] [blame] | 2039 | (outs VGPR_32:$vdst), |
| 2040 | (ins rc:$src, VS_32:$idx, i32imm:$offset)> { |
| 2041 | let usesCustomInserter = 1; |
| 2042 | } |
| Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 2043 | |
| Matt Arsenault | fc7e6a0 | 2016-07-12 00:23:17 +0000 | [diff] [blame] | 2044 | class SI_INDIRECT_DST<RegisterClass rc> : PseudoInstSI < |
| Matt Arsenault | cb540bc | 2016-07-19 00:35:03 +0000 | [diff] [blame] | 2045 | (outs rc:$vdst), |
| 2046 | (ins rc:$src, VS_32:$idx, i32imm:$offset, VGPR_32:$val)> { |
| Matt Arsenault | 3cb4dde | 2016-06-22 23:40:57 +0000 | [diff] [blame] | 2047 | let Constraints = "$src = $vdst"; |
| Matt Arsenault | cb540bc | 2016-07-19 00:35:03 +0000 | [diff] [blame] | 2048 | let usesCustomInserter = 1; |
| Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 2049 | } |
| 2050 | |
| Matt Arsenault | 2841927 | 2015-10-07 00:42:51 +0000 | [diff] [blame] | 2051 | // TODO: We can support indirect SGPR access. |
| 2052 | def SI_INDIRECT_SRC_V1 : SI_INDIRECT_SRC<VGPR_32>; |
| 2053 | def SI_INDIRECT_SRC_V2 : SI_INDIRECT_SRC<VReg_64>; |
| 2054 | def SI_INDIRECT_SRC_V4 : SI_INDIRECT_SRC<VReg_128>; |
| 2055 | def SI_INDIRECT_SRC_V8 : SI_INDIRECT_SRC<VReg_256>; |
| 2056 | def SI_INDIRECT_SRC_V16 : SI_INDIRECT_SRC<VReg_512>; |
| 2057 | |
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 2058 | def SI_INDIRECT_DST_V1 : SI_INDIRECT_DST<VGPR_32>; |
| Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 2059 | def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>; |
| 2060 | def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>; |
| 2061 | def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>; |
| 2062 | def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>; |
| 2063 | |
| Matt Arsenault | cb540bc | 2016-07-19 00:35:03 +0000 | [diff] [blame] | 2064 | } // End Uses = [EXEC], Defs = [M0, EXEC] |
| Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 2065 | |
| Tom Stellard | eba6107 | 2014-05-02 15:41:42 +0000 | [diff] [blame] | 2066 | multiclass SI_SPILL_SGPR <RegisterClass sgpr_class> { |
| Matt Arsenault | 80f766a | 2015-09-10 01:23:28 +0000 | [diff] [blame] | 2067 | let UseNamedOperandTable = 1, Uses = [EXEC] in { |
| Matt Arsenault | fc7e6a0 | 2016-07-12 00:23:17 +0000 | [diff] [blame] | 2068 | def _SAVE : PseudoInstSI < |
| Tom Stellard | 42fb60e | 2015-01-14 15:42:31 +0000 | [diff] [blame] | 2069 | (outs), |
| Matt Arsenault | 9babdf4 | 2016-06-22 20:15:28 +0000 | [diff] [blame] | 2070 | (ins sgpr_class:$src, i32imm:$frame_idx)> { |
| Matt Arsenault | 9a32cd3 | 2015-08-29 06:48:57 +0000 | [diff] [blame] | 2071 | let mayStore = 1; |
| 2072 | let mayLoad = 0; |
| 2073 | } |
| Tom Stellard | eba6107 | 2014-05-02 15:41:42 +0000 | [diff] [blame] | 2074 | |
| Matt Arsenault | fc7e6a0 | 2016-07-12 00:23:17 +0000 | [diff] [blame] | 2075 | def _RESTORE : PseudoInstSI < |
| Tom Stellard | 42fb60e | 2015-01-14 15:42:31 +0000 | [diff] [blame] | 2076 | (outs sgpr_class:$dst), |
| Matt Arsenault | 9babdf4 | 2016-06-22 20:15:28 +0000 | [diff] [blame] | 2077 | (ins i32imm:$frame_idx)> { |
| Matt Arsenault | 9a32cd3 | 2015-08-29 06:48:57 +0000 | [diff] [blame] | 2078 | let mayStore = 0; |
| 2079 | let mayLoad = 1; |
| 2080 | } |
| Tom Stellard | 42fb60e | 2015-01-14 15:42:31 +0000 | [diff] [blame] | 2081 | } // End UseNamedOperandTable = 1 |
| Tom Stellard | eba6107 | 2014-05-02 15:41:42 +0000 | [diff] [blame] | 2082 | } |
| 2083 | |
| Tom Stellard | c274349 | 2015-05-12 15:00:53 +0000 | [diff] [blame] | 2084 | // It's unclear whether you can use M0 as the output of v_readlane_b32 |
| Artem Tamazov | 38e496b | 2016-04-29 17:04:50 +0000 | [diff] [blame] | 2085 | // instructions, so use SReg_32_XM0 register class for spills to prevent |
| Tom Stellard | c274349 | 2015-05-12 15:00:53 +0000 | [diff] [blame] | 2086 | // this from happening. |
| Artem Tamazov | 38e496b | 2016-04-29 17:04:50 +0000 | [diff] [blame] | 2087 | defm SI_SPILL_S32 : SI_SPILL_SGPR <SReg_32_XM0>; |
| Tom Stellard | eba6107 | 2014-05-02 15:41:42 +0000 | [diff] [blame] | 2088 | defm SI_SPILL_S64 : SI_SPILL_SGPR <SReg_64>; |
| 2089 | defm SI_SPILL_S128 : SI_SPILL_SGPR <SReg_128>; |
| 2090 | defm SI_SPILL_S256 : SI_SPILL_SGPR <SReg_256>; |
| 2091 | defm SI_SPILL_S512 : SI_SPILL_SGPR <SReg_512>; |
| 2092 | |
| Tom Stellard | 9646890 | 2014-09-24 01:33:17 +0000 | [diff] [blame] | 2093 | multiclass SI_SPILL_VGPR <RegisterClass vgpr_class> { |
| Matt Arsenault | 80f766a | 2015-09-10 01:23:28 +0000 | [diff] [blame] | 2094 | let UseNamedOperandTable = 1, VGPRSpill = 1, Uses = [EXEC] in { |
| Matt Arsenault | fc7e6a0 | 2016-07-12 00:23:17 +0000 | [diff] [blame] | 2095 | def _SAVE : PseudoInstSI < |
| Tom Stellard | 42fb60e | 2015-01-14 15:42:31 +0000 | [diff] [blame] | 2096 | (outs), |
| Tom Stellard | 95292bb | 2015-01-20 17:49:47 +0000 | [diff] [blame] | 2097 | (ins vgpr_class:$src, i32imm:$frame_idx, SReg_128:$scratch_rsrc, |
| Matt Arsenault | 9babdf4 | 2016-06-22 20:15:28 +0000 | [diff] [blame] | 2098 | SReg_32:$scratch_offset, i32imm:$offset)> { |
| Matt Arsenault | 9a32cd3 | 2015-08-29 06:48:57 +0000 | [diff] [blame] | 2099 | let mayStore = 1; |
| 2100 | let mayLoad = 0; |
| 2101 | } |
| Tom Stellard | 9646890 | 2014-09-24 01:33:17 +0000 | [diff] [blame] | 2102 | |
| Matt Arsenault | fc7e6a0 | 2016-07-12 00:23:17 +0000 | [diff] [blame] | 2103 | def _RESTORE : PseudoInstSI < |
| Tom Stellard | 42fb60e | 2015-01-14 15:42:31 +0000 | [diff] [blame] | 2104 | (outs vgpr_class:$dst), |
| Tom Stellard | 649b5db | 2016-03-04 18:31:18 +0000 | [diff] [blame] | 2105 | (ins i32imm:$frame_idx, SReg_128:$scratch_rsrc, SReg_32:$scratch_offset, |
| Matt Arsenault | 9babdf4 | 2016-06-22 20:15:28 +0000 | [diff] [blame] | 2106 | i32imm:$offset)> { |
| Matt Arsenault | 9a32cd3 | 2015-08-29 06:48:57 +0000 | [diff] [blame] | 2107 | let mayStore = 0; |
| 2108 | let mayLoad = 1; |
| 2109 | } |
| Tom Stellard | a77c3f7 | 2015-05-12 18:59:17 +0000 | [diff] [blame] | 2110 | } // End UseNamedOperandTable = 1, VGPRSpill = 1 |
| Tom Stellard | 9646890 | 2014-09-24 01:33:17 +0000 | [diff] [blame] | 2111 | } |
| 2112 | |
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 2113 | defm SI_SPILL_V32 : SI_SPILL_VGPR <VGPR_32>; |
| Tom Stellard | 9646890 | 2014-09-24 01:33:17 +0000 | [diff] [blame] | 2114 | defm SI_SPILL_V64 : SI_SPILL_VGPR <VReg_64>; |
| 2115 | defm SI_SPILL_V96 : SI_SPILL_VGPR <VReg_96>; |
| 2116 | defm SI_SPILL_V128 : SI_SPILL_VGPR <VReg_128>; |
| 2117 | defm SI_SPILL_V256 : SI_SPILL_VGPR <VReg_256>; |
| 2118 | defm SI_SPILL_V512 : SI_SPILL_VGPR <VReg_512>; |
| 2119 | |
| Tom Stellard | 067c815 | 2014-07-21 14:01:14 +0000 | [diff] [blame] | 2120 | let Defs = [SCC] in { |
| 2121 | |
| Matt Arsenault | fc7e6a0 | 2016-07-12 00:23:17 +0000 | [diff] [blame] | 2122 | def SI_PC_ADD_REL_OFFSET : PseudoInstSI < |
| Tom Stellard | 067c815 | 2014-07-21 14:01:14 +0000 | [diff] [blame] | 2123 | (outs SReg_64:$dst), |
| Tom Stellard | bf3e6e5 | 2016-06-14 20:29:59 +0000 | [diff] [blame] | 2124 | (ins si_ga:$ptr), |
| Matt Arsenault | fc7e6a0 | 2016-07-12 00:23:17 +0000 | [diff] [blame] | 2125 | [(set SReg_64:$dst, (i64 (SIpc_add_rel_offset (tglobaladdr:$ptr))))]> { |
| Matt Arsenault | d092a06 | 2015-10-02 18:58:37 +0000 | [diff] [blame] | 2126 | let SALU = 1; |
| 2127 | } |
| Tom Stellard | 067c815 | 2014-07-21 14:01:14 +0000 | [diff] [blame] | 2128 | |
| 2129 | } // End Defs = [SCC] |
| 2130 | |
| Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame] | 2131 | } // End SubtargetPredicate = isGCN |
| Tom Stellard | 0e70de5 | 2014-05-16 20:56:45 +0000 | [diff] [blame] | 2132 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 2133 | let Predicates = [isGCN] in { |
| Tom Stellard | 0e70de5 | 2014-05-16 20:56:45 +0000 | [diff] [blame] | 2134 | |
| Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 2135 | def : Pat < |
| 2136 | (int_AMDGPU_kilp), |
| Michel Danzer | 9e61c4b | 2014-02-27 01:47:09 +0000 | [diff] [blame] | 2137 | (SI_KILL 0xbf800000) |
| Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 2138 | >; |
| 2139 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2140 | /* int_SI_vs_load_input */ |
| 2141 | def : Pat< |
| Tom Stellard | bc5b537 | 2014-06-13 16:38:59 +0000 | [diff] [blame] | 2142 | (SIload_input v4i32:$tlst, imm:$attr_offset, i32:$buf_idx_vgpr), |
| Tom Stellard | c229baa | 2015-03-10 16:16:49 +0000 | [diff] [blame] | 2143 | (BUFFER_LOAD_FORMAT_XYZW_IDXEN $buf_idx_vgpr, $tlst, 0, imm:$attr_offset, 0, 0, 0) |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2144 | >; |
| 2145 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2146 | def : Pat < |
| 2147 | (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr, |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2148 | f32:$src0, f32:$src1, f32:$src2, f32:$src3), |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2149 | (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm, |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2150 | $src0, $src1, $src2, $src3) |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2151 | >; |
| 2152 | |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 2153 | //===----------------------------------------------------------------------===// |
| Nicolai Haehnle | b142770 | 2016-03-10 18:43:50 +0000 | [diff] [blame] | 2154 | // buffer_load/store_format patterns |
| 2155 | //===----------------------------------------------------------------------===// |
| Nicolai Haehnle | b142770 | 2016-03-10 18:43:50 +0000 | [diff] [blame] | 2156 | |
| Nicolai Haehnle | df77c9a | 2016-04-12 21:18:10 +0000 | [diff] [blame] | 2157 | multiclass MUBUF_LoadIntrinsicPat<SDPatternOperator name, ValueType vt, |
| 2158 | string opcode> { |
| Nicolai Haehnle | 95e8ffd | 2016-03-18 16:24:40 +0000 | [diff] [blame] | 2159 | def : Pat< |
| Nicolai Haehnle | df77c9a | 2016-04-12 21:18:10 +0000 | [diff] [blame] | 2160 | (vt (name v4i32:$rsrc, 0, |
| 2161 | (MUBUFIntrinsicOffset i32:$soffset, i16:$offset), |
| 2162 | imm:$glc, imm:$slc)), |
| Nicolai Haehnle | 95e8ffd | 2016-03-18 16:24:40 +0000 | [diff] [blame] | 2163 | (!cast<MUBUF>(opcode # _OFFSET) $rsrc, $soffset, (as_i16imm $offset), |
| 2164 | (as_i1imm $glc), (as_i1imm $slc), 0) |
| 2165 | >; |
| Nicolai Haehnle | b142770 | 2016-03-10 18:43:50 +0000 | [diff] [blame] | 2166 | |
| Nicolai Haehnle | 95e8ffd | 2016-03-18 16:24:40 +0000 | [diff] [blame] | 2167 | def : Pat< |
| Nicolai Haehnle | df77c9a | 2016-04-12 21:18:10 +0000 | [diff] [blame] | 2168 | (vt (name v4i32:$rsrc, i32:$vindex, |
| 2169 | (MUBUFIntrinsicOffset i32:$soffset, i16:$offset), |
| 2170 | imm:$glc, imm:$slc)), |
| Nicolai Haehnle | 95e8ffd | 2016-03-18 16:24:40 +0000 | [diff] [blame] | 2171 | (!cast<MUBUF>(opcode # _IDXEN) $vindex, $rsrc, $soffset, (as_i16imm $offset), |
| 2172 | (as_i1imm $glc), (as_i1imm $slc), 0) |
| 2173 | >; |
| Nicolai Haehnle | b142770 | 2016-03-10 18:43:50 +0000 | [diff] [blame] | 2174 | |
| Nicolai Haehnle | 95e8ffd | 2016-03-18 16:24:40 +0000 | [diff] [blame] | 2175 | def : Pat< |
| Nicolai Haehnle | df77c9a | 2016-04-12 21:18:10 +0000 | [diff] [blame] | 2176 | (vt (name v4i32:$rsrc, 0, |
| 2177 | (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset), |
| 2178 | imm:$glc, imm:$slc)), |
| Nicolai Haehnle | 95e8ffd | 2016-03-18 16:24:40 +0000 | [diff] [blame] | 2179 | (!cast<MUBUF>(opcode # _OFFEN) $voffset, $rsrc, $soffset, (as_i16imm $offset), |
| 2180 | (as_i1imm $glc), (as_i1imm $slc), 0) |
| 2181 | >; |
| 2182 | |
| 2183 | def : Pat< |
| Nicolai Haehnle | df77c9a | 2016-04-12 21:18:10 +0000 | [diff] [blame] | 2184 | (vt (name v4i32:$rsrc, i32:$vindex, |
| 2185 | (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset), |
| 2186 | imm:$glc, imm:$slc)), |
| Nicolai Haehnle | 95e8ffd | 2016-03-18 16:24:40 +0000 | [diff] [blame] | 2187 | (!cast<MUBUF>(opcode # _BOTHEN) |
| 2188 | (REG_SEQUENCE VReg_64, $vindex, sub0, $voffset, sub1), |
| 2189 | $rsrc, $soffset, (as_i16imm $offset), |
| 2190 | (as_i1imm $glc), (as_i1imm $slc), 0) |
| 2191 | >; |
| 2192 | } |
| 2193 | |
| Nicolai Haehnle | df77c9a | 2016-04-12 21:18:10 +0000 | [diff] [blame] | 2194 | defm : MUBUF_LoadIntrinsicPat<int_amdgcn_buffer_load_format, f32, "BUFFER_LOAD_FORMAT_X">; |
| 2195 | defm : MUBUF_LoadIntrinsicPat<int_amdgcn_buffer_load_format, v2f32, "BUFFER_LOAD_FORMAT_XY">; |
| 2196 | defm : MUBUF_LoadIntrinsicPat<int_amdgcn_buffer_load_format, v4f32, "BUFFER_LOAD_FORMAT_XYZW">; |
| 2197 | defm : MUBUF_LoadIntrinsicPat<int_amdgcn_buffer_load, f32, "BUFFER_LOAD_DWORD">; |
| 2198 | defm : MUBUF_LoadIntrinsicPat<int_amdgcn_buffer_load, v2f32, "BUFFER_LOAD_DWORDX2">; |
| 2199 | defm : MUBUF_LoadIntrinsicPat<int_amdgcn_buffer_load, v4f32, "BUFFER_LOAD_DWORDX4">; |
| Nicolai Haehnle | b142770 | 2016-03-10 18:43:50 +0000 | [diff] [blame] | 2200 | |
| Nicolai Haehnle | df77c9a | 2016-04-12 21:18:10 +0000 | [diff] [blame] | 2201 | multiclass MUBUF_StoreIntrinsicPat<SDPatternOperator name, ValueType vt, |
| 2202 | string opcode> { |
| 2203 | def : Pat< |
| 2204 | (name vt:$vdata, v4i32:$rsrc, 0, |
| 2205 | (MUBUFIntrinsicOffset i32:$soffset, i16:$offset), |
| 2206 | imm:$glc, imm:$slc), |
| 2207 | (!cast<MUBUF>(opcode # _OFFSET) $vdata, $rsrc, $soffset, (as_i16imm $offset), |
| 2208 | (as_i1imm $glc), (as_i1imm $slc), 0) |
| 2209 | >; |
| Nicolai Haehnle | b142770 | 2016-03-10 18:43:50 +0000 | [diff] [blame] | 2210 | |
| Nicolai Haehnle | df77c9a | 2016-04-12 21:18:10 +0000 | [diff] [blame] | 2211 | def : Pat< |
| 2212 | (name vt:$vdata, v4i32:$rsrc, i32:$vindex, |
| 2213 | (MUBUFIntrinsicOffset i32:$soffset, i16:$offset), |
| 2214 | imm:$glc, imm:$slc), |
| 2215 | (!cast<MUBUF>(opcode # _IDXEN) $vdata, $vindex, $rsrc, $soffset, |
| 2216 | (as_i16imm $offset), (as_i1imm $glc), |
| 2217 | (as_i1imm $slc), 0) |
| 2218 | >; |
| Nicolai Haehnle | b142770 | 2016-03-10 18:43:50 +0000 | [diff] [blame] | 2219 | |
| Nicolai Haehnle | df77c9a | 2016-04-12 21:18:10 +0000 | [diff] [blame] | 2220 | def : Pat< |
| 2221 | (name vt:$vdata, v4i32:$rsrc, 0, |
| 2222 | (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset), |
| 2223 | imm:$glc, imm:$slc), |
| 2224 | (!cast<MUBUF>(opcode # _OFFEN) $vdata, $voffset, $rsrc, $soffset, |
| 2225 | (as_i16imm $offset), (as_i1imm $glc), |
| 2226 | (as_i1imm $slc), 0) |
| 2227 | >; |
| Nicolai Haehnle | b142770 | 2016-03-10 18:43:50 +0000 | [diff] [blame] | 2228 | |
| Nicolai Haehnle | df77c9a | 2016-04-12 21:18:10 +0000 | [diff] [blame] | 2229 | def : Pat< |
| 2230 | (name vt:$vdata, v4i32:$rsrc, i32:$vindex, |
| 2231 | (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset), |
| 2232 | imm:$glc, imm:$slc), |
| 2233 | (!cast<MUBUF>(opcode # _BOTHEN) |
| 2234 | $vdata, |
| 2235 | (REG_SEQUENCE VReg_64, $vindex, sub0, $voffset, sub1), |
| 2236 | $rsrc, $soffset, (as_i16imm $offset), |
| 2237 | (as_i1imm $glc), (as_i1imm $slc), 0) |
| 2238 | >; |
| 2239 | } |
| 2240 | |
| 2241 | defm : MUBUF_StoreIntrinsicPat<int_amdgcn_buffer_store_format, f32, "BUFFER_STORE_FORMAT_X">; |
| 2242 | defm : MUBUF_StoreIntrinsicPat<int_amdgcn_buffer_store_format, v2f32, "BUFFER_STORE_FORMAT_XY">; |
| 2243 | defm : MUBUF_StoreIntrinsicPat<int_amdgcn_buffer_store_format, v4f32, "BUFFER_STORE_FORMAT_XYZW">; |
| 2244 | defm : MUBUF_StoreIntrinsicPat<int_amdgcn_buffer_store, f32, "BUFFER_STORE_DWORD">; |
| 2245 | defm : MUBUF_StoreIntrinsicPat<int_amdgcn_buffer_store, v2f32, "BUFFER_STORE_DWORDX2">; |
| 2246 | defm : MUBUF_StoreIntrinsicPat<int_amdgcn_buffer_store, v4f32, "BUFFER_STORE_DWORDX4">; |
| Nicolai Haehnle | b142770 | 2016-03-10 18:43:50 +0000 | [diff] [blame] | 2247 | |
| 2248 | //===----------------------------------------------------------------------===// |
| Nicolai Haehnle | ad63638 | 2016-03-18 16:24:31 +0000 | [diff] [blame] | 2249 | // buffer_atomic patterns |
| 2250 | //===----------------------------------------------------------------------===// |
| 2251 | multiclass BufferAtomicPatterns<SDPatternOperator name, string opcode> { |
| 2252 | def : Pat< |
| 2253 | (name i32:$vdata_in, v4i32:$rsrc, 0, |
| 2254 | (MUBUFIntrinsicOffset i32:$soffset, i16:$offset), |
| 2255 | imm:$slc), |
| 2256 | (!cast<MUBUF>(opcode # _RTN_OFFSET) $vdata_in, $rsrc, $soffset, |
| 2257 | (as_i16imm $offset), (as_i1imm $slc)) |
| 2258 | >; |
| 2259 | |
| 2260 | def : Pat< |
| 2261 | (name i32:$vdata_in, v4i32:$rsrc, i32:$vindex, |
| 2262 | (MUBUFIntrinsicOffset i32:$soffset, i16:$offset), |
| 2263 | imm:$slc), |
| 2264 | (!cast<MUBUF>(opcode # _RTN_IDXEN) $vdata_in, $vindex, $rsrc, $soffset, |
| 2265 | (as_i16imm $offset), (as_i1imm $slc)) |
| 2266 | >; |
| 2267 | |
| 2268 | def : Pat< |
| 2269 | (name i32:$vdata_in, v4i32:$rsrc, 0, |
| 2270 | (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset), |
| 2271 | imm:$slc), |
| 2272 | (!cast<MUBUF>(opcode # _RTN_OFFEN) $vdata_in, $voffset, $rsrc, $soffset, |
| 2273 | (as_i16imm $offset), (as_i1imm $slc)) |
| 2274 | >; |
| 2275 | |
| 2276 | def : Pat< |
| 2277 | (name i32:$vdata_in, v4i32:$rsrc, i32:$vindex, |
| 2278 | (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset), |
| 2279 | imm:$slc), |
| 2280 | (!cast<MUBUF>(opcode # _RTN_BOTHEN) |
| 2281 | $vdata_in, |
| 2282 | (REG_SEQUENCE VReg_64, $vindex, sub0, $voffset, sub1), |
| 2283 | $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc)) |
| 2284 | >; |
| 2285 | } |
| 2286 | |
| 2287 | defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_swap, "BUFFER_ATOMIC_SWAP">; |
| 2288 | defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_add, "BUFFER_ATOMIC_ADD">; |
| 2289 | defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_sub, "BUFFER_ATOMIC_SUB">; |
| 2290 | defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_smin, "BUFFER_ATOMIC_SMIN">; |
| 2291 | defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_umin, "BUFFER_ATOMIC_UMIN">; |
| 2292 | defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_smax, "BUFFER_ATOMIC_SMAX">; |
| 2293 | defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_umax, "BUFFER_ATOMIC_UMAX">; |
| 2294 | defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_and, "BUFFER_ATOMIC_AND">; |
| 2295 | defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_or, "BUFFER_ATOMIC_OR">; |
| 2296 | defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_xor, "BUFFER_ATOMIC_XOR">; |
| 2297 | |
| 2298 | def : Pat< |
| 2299 | (int_amdgcn_buffer_atomic_cmpswap |
| 2300 | i32:$data, i32:$cmp, v4i32:$rsrc, 0, |
| 2301 | (MUBUFIntrinsicOffset i32:$soffset, i16:$offset), |
| 2302 | imm:$slc), |
| 2303 | (EXTRACT_SUBREG |
| 2304 | (BUFFER_ATOMIC_CMPSWAP_RTN_OFFSET |
| 2305 | (REG_SEQUENCE VReg_64, $data, sub0, $cmp, sub1), |
| 2306 | $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc)), |
| 2307 | sub0) |
| 2308 | >; |
| 2309 | |
| 2310 | def : Pat< |
| 2311 | (int_amdgcn_buffer_atomic_cmpswap |
| 2312 | i32:$data, i32:$cmp, v4i32:$rsrc, i32:$vindex, |
| 2313 | (MUBUFIntrinsicOffset i32:$soffset, i16:$offset), |
| 2314 | imm:$slc), |
| 2315 | (EXTRACT_SUBREG |
| 2316 | (BUFFER_ATOMIC_CMPSWAP_RTN_IDXEN |
| 2317 | (REG_SEQUENCE VReg_64, $data, sub0, $cmp, sub1), |
| 2318 | $vindex, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc)), |
| 2319 | sub0) |
| 2320 | >; |
| 2321 | |
| 2322 | def : Pat< |
| 2323 | (int_amdgcn_buffer_atomic_cmpswap |
| 2324 | i32:$data, i32:$cmp, v4i32:$rsrc, 0, |
| 2325 | (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset), |
| 2326 | imm:$slc), |
| 2327 | (EXTRACT_SUBREG |
| 2328 | (BUFFER_ATOMIC_CMPSWAP_RTN_OFFEN |
| 2329 | (REG_SEQUENCE VReg_64, $data, sub0, $cmp, sub1), |
| 2330 | $voffset, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc)), |
| 2331 | sub0) |
| 2332 | >; |
| 2333 | |
| 2334 | def : Pat< |
| 2335 | (int_amdgcn_buffer_atomic_cmpswap |
| 2336 | i32:$data, i32:$cmp, v4i32:$rsrc, i32:$vindex, |
| 2337 | (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset), |
| 2338 | imm:$slc), |
| 2339 | (EXTRACT_SUBREG |
| 2340 | (BUFFER_ATOMIC_CMPSWAP_RTN_BOTHEN |
| 2341 | (REG_SEQUENCE VReg_64, $data, sub0, $cmp, sub1), |
| 2342 | (REG_SEQUENCE VReg_64, $vindex, sub0, $voffset, sub1), |
| 2343 | $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc)), |
| 2344 | sub0) |
| 2345 | >; |
| 2346 | |
| 2347 | |
| 2348 | //===----------------------------------------------------------------------===// |
| Changpeng Fang | 278a5b3 | 2016-03-10 16:47:15 +0000 | [diff] [blame] | 2349 | // S_GETREG_B32 Intrinsic Pattern. |
| 2350 | //===----------------------------------------------------------------------===// |
| 2351 | def : Pat < |
| 2352 | (int_amdgcn_s_getreg imm:$simm16), |
| 2353 | (S_GETREG_B32 (as_i16imm $simm16)) |
| 2354 | >; |
| 2355 | |
| 2356 | //===----------------------------------------------------------------------===// |
| Changpeng Fang | 47efe1f | 2016-06-22 21:33:49 +0000 | [diff] [blame] | 2357 | // DS_SWIZZLE Intrinsic Pattern. |
| 2358 | //===----------------------------------------------------------------------===// |
| 2359 | def : Pat < |
| 2360 | (int_amdgcn_ds_swizzle i32:$src, imm:$offset16), |
| 2361 | (DS_SWIZZLE_B32 $src, (as_i16imm $offset16), (i1 0)) |
| 2362 | >; |
| 2363 | |
| 2364 | //===----------------------------------------------------------------------===// |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 2365 | // SMRD Patterns |
| 2366 | //===----------------------------------------------------------------------===// |
| 2367 | |
| Tom Stellard | 217361c | 2015-08-06 19:28:38 +0000 | [diff] [blame] | 2368 | multiclass SMRD_Pattern <string Instr, ValueType vt> { |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 2369 | |
| Tom Stellard | dee26a2 | 2015-08-06 19:28:30 +0000 | [diff] [blame] | 2370 | // 1. IMM offset |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 2371 | def : Pat < |
| Tom Stellard | a6f24c6 | 2015-12-15 20:55:55 +0000 | [diff] [blame] | 2372 | (smrd_load (SMRDImm i64:$sbase, i32:$offset)), |
| Tom Stellard | 217361c | 2015-08-06 19:28:38 +0000 | [diff] [blame] | 2373 | (vt (!cast<SMRD>(Instr#"_IMM") $sbase, $offset)) |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 2374 | >; |
| 2375 | |
| Tom Stellard | dee26a2 | 2015-08-06 19:28:30 +0000 | [diff] [blame] | 2376 | // 2. SGPR offset |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 2377 | def : Pat < |
| Tom Stellard | a6f24c6 | 2015-12-15 20:55:55 +0000 | [diff] [blame] | 2378 | (smrd_load (SMRDSgpr i64:$sbase, i32:$offset)), |
| Tom Stellard | 217361c | 2015-08-06 19:28:38 +0000 | [diff] [blame] | 2379 | (vt (!cast<SMRD>(Instr#"_SGPR") $sbase, $offset)) |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 2380 | >; |
| Tom Stellard | 217361c | 2015-08-06 19:28:38 +0000 | [diff] [blame] | 2381 | |
| 2382 | def : Pat < |
| Tom Stellard | a6f24c6 | 2015-12-15 20:55:55 +0000 | [diff] [blame] | 2383 | (smrd_load (SMRDImm32 i64:$sbase, i32:$offset)), |
| Tom Stellard | 217361c | 2015-08-06 19:28:38 +0000 | [diff] [blame] | 2384 | (vt (!cast<SMRD>(Instr#"_IMM_ci") $sbase, $offset)) |
| 2385 | > { |
| 2386 | let Predicates = [isCIOnly]; |
| 2387 | } |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 2388 | } |
| 2389 | |
| Tom Stellard | a6f24c6 | 2015-12-15 20:55:55 +0000 | [diff] [blame] | 2390 | // Global and constant loads can be selected to either MUBUF or SMRD |
| 2391 | // instructions, but SMRD instructions are faster so we want the instruction |
| 2392 | // selector to prefer those. |
| 2393 | let AddedComplexity = 100 in { |
| 2394 | |
| Tom Stellard | 217361c | 2015-08-06 19:28:38 +0000 | [diff] [blame] | 2395 | defm : SMRD_Pattern <"S_LOAD_DWORD", i32>; |
| 2396 | defm : SMRD_Pattern <"S_LOAD_DWORDX2", v2i32>; |
| 2397 | defm : SMRD_Pattern <"S_LOAD_DWORDX4", v4i32>; |
| Tom Stellard | 217361c | 2015-08-06 19:28:38 +0000 | [diff] [blame] | 2398 | defm : SMRD_Pattern <"S_LOAD_DWORDX8", v8i32>; |
| 2399 | defm : SMRD_Pattern <"S_LOAD_DWORDX16", v16i32>; |
| Marek Olsak | 58f61a8 | 2014-12-07 17:17:38 +0000 | [diff] [blame] | 2400 | |
| Tom Stellard | dee26a2 | 2015-08-06 19:28:30 +0000 | [diff] [blame] | 2401 | // 1. Offset as an immediate |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 2402 | def : Pat < |
| Tom Stellard | dee26a2 | 2015-08-06 19:28:30 +0000 | [diff] [blame] | 2403 | (SIload_constant v4i32:$sbase, (SMRDBufferImm i32:$offset)), |
| 2404 | (S_BUFFER_LOAD_DWORD_IMM $sbase, $offset) |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 2405 | >; |
| 2406 | |
| 2407 | // 2. Offset loaded in an 32bit SGPR |
| 2408 | def : Pat < |
| Tom Stellard | dee26a2 | 2015-08-06 19:28:30 +0000 | [diff] [blame] | 2409 | (SIload_constant v4i32:$sbase, (SMRDBufferSgpr i32:$offset)), |
| 2410 | (S_BUFFER_LOAD_DWORD_SGPR $sbase, $offset) |
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 2411 | >; |
| 2412 | |
| Tom Stellard | 217361c | 2015-08-06 19:28:38 +0000 | [diff] [blame] | 2413 | let Predicates = [isCI] in { |
| 2414 | |
| 2415 | def : Pat < |
| 2416 | (SIload_constant v4i32:$sbase, (SMRDBufferImm32 i32:$offset)), |
| 2417 | (S_BUFFER_LOAD_DWORD_IMM_ci $sbase, $offset) |
| 2418 | >; |
| 2419 | |
| 2420 | } // End Predicates = [isCI] |
| 2421 | |
| Tom Stellard | a6f24c6 | 2015-12-15 20:55:55 +0000 | [diff] [blame] | 2422 | } // End let AddedComplexity = 10000 |
| 2423 | |
| Tom Stellard | ae4c9e7 | 2014-06-20 17:06:11 +0000 | [diff] [blame] | 2424 | //===----------------------------------------------------------------------===// |
| 2425 | // SOP1 Patterns |
| 2426 | //===----------------------------------------------------------------------===// |
| 2427 | |
| Tom Stellard | ae4c9e7 | 2014-06-20 17:06:11 +0000 | [diff] [blame] | 2428 | def : Pat < |
| 2429 | (i64 (ctpop i64:$src)), |
| Matt Arsenault | eb49216 | 2014-11-02 23:46:51 +0000 | [diff] [blame] | 2430 | (i64 (REG_SEQUENCE SReg_64, |
| Tom Stellard | bc4497b | 2016-02-12 23:45:29 +0000 | [diff] [blame] | 2431 | (i32 (COPY_TO_REGCLASS (S_BCNT1_I32_B64 $src), SReg_32)), sub0, |
| Matt Arsenault | eb49216 | 2014-11-02 23:46:51 +0000 | [diff] [blame] | 2432 | (S_MOV_B32 0), sub1)) |
| Tom Stellard | ae4c9e7 | 2014-06-20 17:06:11 +0000 | [diff] [blame] | 2433 | >; |
| 2434 | |
| Marek Olsak | 7ed6b2f | 2015-11-25 21:22:45 +0000 | [diff] [blame] | 2435 | def : Pat < |
| 2436 | (i32 (smax i32:$x, (i32 (ineg i32:$x)))), |
| 2437 | (S_ABS_I32 $x) |
| 2438 | >; |
| 2439 | |
| Tom Stellard | 58ac744 | 2014-04-29 23:12:48 +0000 | [diff] [blame] | 2440 | //===----------------------------------------------------------------------===// |
| 2441 | // SOP2 Patterns |
| 2442 | //===----------------------------------------------------------------------===// |
| 2443 | |
| Tom Stellard | 80942a1 | 2014-09-05 14:07:59 +0000 | [diff] [blame] | 2444 | // V_ADD_I32_e32/S_ADD_U32 produces carry in VCC/SCC. For the vector |
| Tom Stellard | b2114ca | 2014-07-21 14:01:12 +0000 | [diff] [blame] | 2445 | // case, the sgpr-copies pass will fix this to use the vector version. |
| 2446 | def : Pat < |
| 2447 | (i32 (addc i32:$src0, i32:$src1)), |
| Tom Stellard | 80942a1 | 2014-09-05 14:07:59 +0000 | [diff] [blame] | 2448 | (S_ADD_U32 $src0, $src1) |
| Tom Stellard | b2114ca | 2014-07-21 14:01:12 +0000 | [diff] [blame] | 2449 | >; |
| 2450 | |
| Tom Stellard | 58ac744 | 2014-04-29 23:12:48 +0000 | [diff] [blame] | 2451 | //===----------------------------------------------------------------------===// |
| Tom Stellard | 85ad429 | 2014-06-17 16:53:09 +0000 | [diff] [blame] | 2452 | // SOPP Patterns |
| 2453 | //===----------------------------------------------------------------------===// |
| 2454 | |
| Nicolai Haehnle | f66bdb5 | 2016-04-27 15:46:01 +0000 | [diff] [blame] | 2455 | def : Pat < |
| 2456 | (int_amdgcn_s_waitcnt i32:$simm16), |
| 2457 | (S_WAITCNT (as_i16imm $simm16)) |
| 2458 | >; |
| 2459 | |
| Tom Stellard | 85ad429 | 2014-06-17 16:53:09 +0000 | [diff] [blame] | 2460 | //===----------------------------------------------------------------------===// |
| Matt Arsenault | a0050b0 | 2014-06-19 01:19:19 +0000 | [diff] [blame] | 2461 | // VOP1 Patterns |
| 2462 | //===----------------------------------------------------------------------===// |
| 2463 | |
| Matt Arsenault | 22ca3f8 | 2014-07-15 23:50:10 +0000 | [diff] [blame] | 2464 | let Predicates = [UnsafeFPMath] in { |
| Matt Arsenault | 0bbcd8b | 2015-02-14 04:30:08 +0000 | [diff] [blame] | 2465 | |
| 2466 | //def : RcpPat<V_RCP_F64_e32, f64>; |
| 2467 | //defm : RsqPat<V_RSQ_F64_e32, f64>; |
| 2468 | //defm : RsqPat<V_RSQ_F32_e32, f32>; |
| 2469 | |
| 2470 | def : RsqPat<V_RSQ_F32_e32, f32>; |
| 2471 | def : RsqPat<V_RSQ_F64_e32, f64>; |
| Matt Arsenault | 7401516 | 2016-05-28 00:19:52 +0000 | [diff] [blame] | 2472 | |
| 2473 | // Convert (x - floor(x)) to fract(x) |
| 2474 | def : Pat < |
| 2475 | (f32 (fsub (f32 (VOP3Mods f32:$x, i32:$mods)), |
| 2476 | (f32 (ffloor (f32 (VOP3Mods f32:$x, i32:$mods)))))), |
| 2477 | (V_FRACT_F32_e64 $mods, $x, DSTCLAMP.NONE, DSTOMOD.NONE) |
| 2478 | >; |
| 2479 | |
| 2480 | // Convert (x + (-floor(x))) to fract(x) |
| 2481 | def : Pat < |
| 2482 | (f64 (fadd (f64 (VOP3Mods f64:$x, i32:$mods)), |
| 2483 | (f64 (fneg (f64 (ffloor (f64 (VOP3Mods f64:$x, i32:$mods)))))))), |
| 2484 | (V_FRACT_F64_e64 $mods, $x, DSTCLAMP.NONE, DSTOMOD.NONE) |
| 2485 | >; |
| 2486 | |
| 2487 | } // End Predicates = [UnsafeFPMath] |
| Matt Arsenault | e9fa3b8 | 2014-07-15 20:18:31 +0000 | [diff] [blame] | 2488 | |
| Matt Arsenault | a0050b0 | 2014-06-19 01:19:19 +0000 | [diff] [blame] | 2489 | //===----------------------------------------------------------------------===// |
| Tom Stellard | 58ac744 | 2014-04-29 23:12:48 +0000 | [diff] [blame] | 2490 | // VOP2 Patterns |
| 2491 | //===----------------------------------------------------------------------===// |
| 2492 | |
| Tom Stellard | ae4c9e7 | 2014-06-20 17:06:11 +0000 | [diff] [blame] | 2493 | def : Pat < |
| 2494 | (i32 (add (i32 (ctpop i32:$popcnt)), i32:$val)), |
| Matt Arsenault | 49dd428 | 2014-09-15 17:15:02 +0000 | [diff] [blame] | 2495 | (V_BCNT_U32_B32_e64 $popcnt, $val) |
| Tom Stellard | ae4c9e7 | 2014-06-20 17:06:11 +0000 | [diff] [blame] | 2496 | >; |
| 2497 | |
| Tom Stellard | 5224df3 | 2015-03-10 16:16:44 +0000 | [diff] [blame] | 2498 | def : Pat < |
| 2499 | (i32 (select i1:$src0, i32:$src1, i32:$src2)), |
| 2500 | (V_CNDMASK_B32_e64 $src2, $src1, $src0) |
| 2501 | >; |
| 2502 | |
| Tom Stellard | db5a11f | 2015-07-13 15:47:57 +0000 | [diff] [blame] | 2503 | // Pattern for V_MAC_F32 |
| 2504 | def : Pat < |
| 2505 | (fmad (VOP3NoMods0 f32:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod), |
| 2506 | (VOP3NoMods f32:$src1, i32:$src1_modifiers), |
| 2507 | (VOP3NoMods f32:$src2, i32:$src2_modifiers)), |
| 2508 | (V_MAC_F32_e64 $src0_modifiers, $src0, $src1_modifiers, $src1, |
| 2509 | $src2_modifiers, $src2, $clamp, $omod) |
| 2510 | >; |
| 2511 | |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2512 | /********** ======================= **********/ |
| 2513 | /********** Image sampling patterns **********/ |
| 2514 | /********** ======================= **********/ |
| Tom Stellard | ae6c06e | 2013-02-07 17:02:13 +0000 | [diff] [blame] | 2515 | |
| Marek Olsak | d8ecaee | 2014-07-11 17:11:46 +0000 | [diff] [blame] | 2516 | // Image + sampler |
| Marek Olsak | 51b8e7b | 2014-06-18 22:00:29 +0000 | [diff] [blame] | 2517 | class SampleRawPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat < |
| Marek Olsak | eac5062 | 2014-07-11 17:11:52 +0000 | [diff] [blame] | 2518 | (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, i32:$dmask, i32:$unorm, |
| Marek Olsak | 51b8e7b | 2014-06-18 22:00:29 +0000 | [diff] [blame] | 2519 | i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe), |
| Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 2520 | (opcode $addr, $rsrc, $sampler, |
| 2521 | (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $slc), |
| 2522 | (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $da)) |
| Marek Olsak | 51b8e7b | 2014-06-18 22:00:29 +0000 | [diff] [blame] | 2523 | >; |
| 2524 | |
| Marek Olsak | d8ecaee | 2014-07-11 17:11:46 +0000 | [diff] [blame] | 2525 | multiclass SampleRawPatterns<SDPatternOperator name, string opcode> { |
| 2526 | def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V1), i32>; |
| 2527 | def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>; |
| 2528 | def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>; |
| 2529 | def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V8), v8i32>; |
| 2530 | def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V16), v16i32>; |
| 2531 | } |
| 2532 | |
| 2533 | // Image only |
| 2534 | class ImagePattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat < |
| Nicolai Haehnle | f2c64db | 2016-02-18 16:44:18 +0000 | [diff] [blame] | 2535 | (name vt:$addr, v8i32:$rsrc, imm:$dmask, imm:$unorm, |
| 2536 | imm:$r128, imm:$da, imm:$glc, imm:$slc, imm:$tfe, imm:$lwe), |
| Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 2537 | (opcode $addr, $rsrc, |
| 2538 | (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $slc), |
| 2539 | (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $da)) |
| Marek Olsak | d8ecaee | 2014-07-11 17:11:46 +0000 | [diff] [blame] | 2540 | >; |
| 2541 | |
| 2542 | multiclass ImagePatterns<SDPatternOperator name, string opcode> { |
| 2543 | def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V1), i32>; |
| 2544 | def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>; |
| 2545 | def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>; |
| 2546 | } |
| 2547 | |
| Nicolai Haehnle | f2c64db | 2016-02-18 16:44:18 +0000 | [diff] [blame] | 2548 | class ImageLoadPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat < |
| 2549 | (name vt:$addr, v8i32:$rsrc, imm:$dmask, imm:$r128, imm:$da, imm:$glc, |
| 2550 | imm:$slc), |
| Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 2551 | (opcode $addr, $rsrc, |
| 2552 | (as_i32imm $dmask), 1, (as_i1imm $glc), (as_i1imm $slc), |
| 2553 | (as_i1imm $r128), 0, 0, (as_i1imm $da)) |
| Nicolai Haehnle | f2c64db | 2016-02-18 16:44:18 +0000 | [diff] [blame] | 2554 | >; |
| 2555 | |
| 2556 | multiclass ImageLoadPatterns<SDPatternOperator name, string opcode> { |
| 2557 | def : ImageLoadPattern<name, !cast<MIMG>(opcode # _V4_V1), i32>; |
| 2558 | def : ImageLoadPattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>; |
| 2559 | def : ImageLoadPattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>; |
| 2560 | } |
| 2561 | |
| 2562 | class ImageStorePattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat < |
| 2563 | (name v4f32:$data, vt:$addr, v8i32:$rsrc, i32:$dmask, imm:$r128, imm:$da, |
| 2564 | imm:$glc, imm:$slc), |
| Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 2565 | (opcode $data, $addr, $rsrc, |
| 2566 | (as_i32imm $dmask), 1, (as_i1imm $glc), (as_i1imm $slc), |
| 2567 | (as_i1imm $r128), 0, 0, (as_i1imm $da)) |
| Nicolai Haehnle | f2c64db | 2016-02-18 16:44:18 +0000 | [diff] [blame] | 2568 | >; |
| 2569 | |
| 2570 | multiclass ImageStorePatterns<SDPatternOperator name, string opcode> { |
| 2571 | def : ImageStorePattern<name, !cast<MIMG>(opcode # _V4_V1), i32>; |
| 2572 | def : ImageStorePattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>; |
| 2573 | def : ImageStorePattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>; |
| 2574 | } |
| 2575 | |
| Nikolay Haustov | 5bf46ac1 | 2016-03-04 10:39:50 +0000 | [diff] [blame] | 2576 | class ImageAtomicPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat < |
| 2577 | (name i32:$vdata, vt:$addr, v8i32:$rsrc, imm:$r128, imm:$da, imm:$slc), |
| 2578 | (opcode $vdata, $addr, $rsrc, 1, 1, 1, (as_i1imm $slc), (as_i1imm $r128), 0, 0, (as_i1imm $da)) |
| 2579 | >; |
| 2580 | |
| 2581 | multiclass ImageAtomicPatterns<SDPatternOperator name, string opcode> { |
| 2582 | def : ImageAtomicPattern<name, !cast<MIMG>(opcode # _V1), i32>; |
| 2583 | def : ImageAtomicPattern<name, !cast<MIMG>(opcode # _V2), v2i32>; |
| 2584 | def : ImageAtomicPattern<name, !cast<MIMG>(opcode # _V4), v4i32>; |
| 2585 | } |
| 2586 | |
| 2587 | class ImageAtomicCmpSwapPattern<MIMG opcode, ValueType vt> : Pat < |
| 2588 | (int_amdgcn_image_atomic_cmpswap i32:$vsrc, i32:$vcmp, vt:$addr, v8i32:$rsrc, |
| 2589 | imm:$r128, imm:$da, imm:$slc), |
| 2590 | (EXTRACT_SUBREG |
| 2591 | (opcode (REG_SEQUENCE VReg_64, $vsrc, sub0, $vcmp, sub1), |
| 2592 | $addr, $rsrc, 3, 1, 1, (as_i1imm $slc), (as_i1imm $r128), 0, 0, (as_i1imm $da)), |
| 2593 | sub0) |
| 2594 | >; |
| 2595 | |
| Marek Olsak | d8ecaee | 2014-07-11 17:11:46 +0000 | [diff] [blame] | 2596 | // Basic sample |
| 2597 | defm : SampleRawPatterns<int_SI_image_sample, "IMAGE_SAMPLE">; |
| 2598 | defm : SampleRawPatterns<int_SI_image_sample_cl, "IMAGE_SAMPLE_CL">; |
| 2599 | defm : SampleRawPatterns<int_SI_image_sample_d, "IMAGE_SAMPLE_D">; |
| 2600 | defm : SampleRawPatterns<int_SI_image_sample_d_cl, "IMAGE_SAMPLE_D_CL">; |
| 2601 | defm : SampleRawPatterns<int_SI_image_sample_l, "IMAGE_SAMPLE_L">; |
| 2602 | defm : SampleRawPatterns<int_SI_image_sample_b, "IMAGE_SAMPLE_B">; |
| 2603 | defm : SampleRawPatterns<int_SI_image_sample_b_cl, "IMAGE_SAMPLE_B_CL">; |
| 2604 | defm : SampleRawPatterns<int_SI_image_sample_lz, "IMAGE_SAMPLE_LZ">; |
| 2605 | defm : SampleRawPatterns<int_SI_image_sample_cd, "IMAGE_SAMPLE_CD">; |
| 2606 | defm : SampleRawPatterns<int_SI_image_sample_cd_cl, "IMAGE_SAMPLE_CD_CL">; |
| 2607 | |
| 2608 | // Sample with comparison |
| 2609 | defm : SampleRawPatterns<int_SI_image_sample_c, "IMAGE_SAMPLE_C">; |
| 2610 | defm : SampleRawPatterns<int_SI_image_sample_c_cl, "IMAGE_SAMPLE_C_CL">; |
| 2611 | defm : SampleRawPatterns<int_SI_image_sample_c_d, "IMAGE_SAMPLE_C_D">; |
| 2612 | defm : SampleRawPatterns<int_SI_image_sample_c_d_cl, "IMAGE_SAMPLE_C_D_CL">; |
| 2613 | defm : SampleRawPatterns<int_SI_image_sample_c_l, "IMAGE_SAMPLE_C_L">; |
| 2614 | defm : SampleRawPatterns<int_SI_image_sample_c_b, "IMAGE_SAMPLE_C_B">; |
| 2615 | defm : SampleRawPatterns<int_SI_image_sample_c_b_cl, "IMAGE_SAMPLE_C_B_CL">; |
| 2616 | defm : SampleRawPatterns<int_SI_image_sample_c_lz, "IMAGE_SAMPLE_C_LZ">; |
| 2617 | defm : SampleRawPatterns<int_SI_image_sample_c_cd, "IMAGE_SAMPLE_C_CD">; |
| 2618 | defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl, "IMAGE_SAMPLE_C_CD_CL">; |
| 2619 | |
| 2620 | // Sample with offsets |
| 2621 | defm : SampleRawPatterns<int_SI_image_sample_o, "IMAGE_SAMPLE_O">; |
| 2622 | defm : SampleRawPatterns<int_SI_image_sample_cl_o, "IMAGE_SAMPLE_CL_O">; |
| 2623 | defm : SampleRawPatterns<int_SI_image_sample_d_o, "IMAGE_SAMPLE_D_O">; |
| 2624 | defm : SampleRawPatterns<int_SI_image_sample_d_cl_o, "IMAGE_SAMPLE_D_CL_O">; |
| 2625 | defm : SampleRawPatterns<int_SI_image_sample_l_o, "IMAGE_SAMPLE_L_O">; |
| 2626 | defm : SampleRawPatterns<int_SI_image_sample_b_o, "IMAGE_SAMPLE_B_O">; |
| 2627 | defm : SampleRawPatterns<int_SI_image_sample_b_cl_o, "IMAGE_SAMPLE_B_CL_O">; |
| 2628 | defm : SampleRawPatterns<int_SI_image_sample_lz_o, "IMAGE_SAMPLE_LZ_O">; |
| 2629 | defm : SampleRawPatterns<int_SI_image_sample_cd_o, "IMAGE_SAMPLE_CD_O">; |
| 2630 | defm : SampleRawPatterns<int_SI_image_sample_cd_cl_o, "IMAGE_SAMPLE_CD_CL_O">; |
| 2631 | |
| 2632 | // Sample with comparison and offsets |
| 2633 | defm : SampleRawPatterns<int_SI_image_sample_c_o, "IMAGE_SAMPLE_C_O">; |
| 2634 | defm : SampleRawPatterns<int_SI_image_sample_c_cl_o, "IMAGE_SAMPLE_C_CL_O">; |
| 2635 | defm : SampleRawPatterns<int_SI_image_sample_c_d_o, "IMAGE_SAMPLE_C_D_O">; |
| 2636 | defm : SampleRawPatterns<int_SI_image_sample_c_d_cl_o, "IMAGE_SAMPLE_C_D_CL_O">; |
| 2637 | defm : SampleRawPatterns<int_SI_image_sample_c_l_o, "IMAGE_SAMPLE_C_L_O">; |
| 2638 | defm : SampleRawPatterns<int_SI_image_sample_c_b_o, "IMAGE_SAMPLE_C_B_O">; |
| 2639 | defm : SampleRawPatterns<int_SI_image_sample_c_b_cl_o, "IMAGE_SAMPLE_C_B_CL_O">; |
| 2640 | defm : SampleRawPatterns<int_SI_image_sample_c_lz_o, "IMAGE_SAMPLE_C_LZ_O">; |
| 2641 | defm : SampleRawPatterns<int_SI_image_sample_c_cd_o, "IMAGE_SAMPLE_C_CD_O">; |
| 2642 | defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl_o, "IMAGE_SAMPLE_C_CD_CL_O">; |
| 2643 | |
| 2644 | // Gather opcodes |
| Marek Olsak | 51b8e7b | 2014-06-18 22:00:29 +0000 | [diff] [blame] | 2645 | // Only the variants which make sense are defined. |
| 2646 | def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V2, v2i32>; |
| 2647 | def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V4, v4i32>; |
| 2648 | def : SampleRawPattern<int_SI_gather4_cl, IMAGE_GATHER4_CL_V4_V4, v4i32>; |
| 2649 | def : SampleRawPattern<int_SI_gather4_l, IMAGE_GATHER4_L_V4_V4, v4i32>; |
| 2650 | def : SampleRawPattern<int_SI_gather4_b, IMAGE_GATHER4_B_V4_V4, v4i32>; |
| 2651 | def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V4, v4i32>; |
| 2652 | def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V8, v8i32>; |
| 2653 | def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V2, v2i32>; |
| 2654 | def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V4, v4i32>; |
| 2655 | |
| 2656 | def : SampleRawPattern<int_SI_gather4_c, IMAGE_GATHER4_C_V4_V4, v4i32>; |
| 2657 | def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V4, v4i32>; |
| 2658 | def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V8, v8i32>; |
| 2659 | def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V4, v4i32>; |
| 2660 | def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V8, v8i32>; |
| 2661 | def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V4, v4i32>; |
| 2662 | def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V8, v8i32>; |
| 2663 | def : SampleRawPattern<int_SI_gather4_c_b_cl, IMAGE_GATHER4_C_B_CL_V4_V8, v8i32>; |
| 2664 | def : SampleRawPattern<int_SI_gather4_c_lz, IMAGE_GATHER4_C_LZ_V4_V4, v4i32>; |
| 2665 | |
| 2666 | def : SampleRawPattern<int_SI_gather4_o, IMAGE_GATHER4_O_V4_V4, v4i32>; |
| 2667 | def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V4, v4i32>; |
| 2668 | def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V8, v8i32>; |
| 2669 | def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V4, v4i32>; |
| 2670 | def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V8, v8i32>; |
| 2671 | def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V4, v4i32>; |
| 2672 | def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V8, v8i32>; |
| 2673 | def : SampleRawPattern<int_SI_gather4_b_cl_o, IMAGE_GATHER4_B_CL_O_V4_V8, v8i32>; |
| 2674 | def : SampleRawPattern<int_SI_gather4_lz_o, IMAGE_GATHER4_LZ_O_V4_V4, v4i32>; |
| 2675 | |
| 2676 | def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V4, v4i32>; |
| 2677 | def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V8, v8i32>; |
| 2678 | def : SampleRawPattern<int_SI_gather4_c_cl_o, IMAGE_GATHER4_C_CL_O_V4_V8, v8i32>; |
| 2679 | def : SampleRawPattern<int_SI_gather4_c_l_o, IMAGE_GATHER4_C_L_O_V4_V8, v8i32>; |
| 2680 | def : SampleRawPattern<int_SI_gather4_c_b_o, IMAGE_GATHER4_C_B_O_V4_V8, v8i32>; |
| 2681 | def : SampleRawPattern<int_SI_gather4_c_b_cl_o, IMAGE_GATHER4_C_B_CL_O_V4_V8, v8i32>; |
| 2682 | def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V4, v4i32>; |
| 2683 | def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V8, v8i32>; |
| 2684 | |
| 2685 | def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V1, i32>; |
| 2686 | def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V2, v2i32>; |
| 2687 | def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V4, v4i32>; |
| 2688 | |
| Marek Olsak | d8ecaee | 2014-07-11 17:11:46 +0000 | [diff] [blame] | 2689 | def : ImagePattern<int_SI_getresinfo, IMAGE_GET_RESINFO_V4_V1, i32>; |
| 2690 | defm : ImagePatterns<int_SI_image_load, "IMAGE_LOAD">; |
| 2691 | defm : ImagePatterns<int_SI_image_load_mip, "IMAGE_LOAD_MIP">; |
| Nicolai Haehnle | f2c64db | 2016-02-18 16:44:18 +0000 | [diff] [blame] | 2692 | defm : ImageLoadPatterns<int_amdgcn_image_load, "IMAGE_LOAD">; |
| 2693 | defm : ImageLoadPatterns<int_amdgcn_image_load_mip, "IMAGE_LOAD_MIP">; |
| 2694 | defm : ImageStorePatterns<int_amdgcn_image_store, "IMAGE_STORE">; |
| 2695 | defm : ImageStorePatterns<int_amdgcn_image_store_mip, "IMAGE_STORE_MIP">; |
| Nikolay Haustov | 5bf46ac1 | 2016-03-04 10:39:50 +0000 | [diff] [blame] | 2696 | defm : ImageAtomicPatterns<int_amdgcn_image_atomic_swap, "IMAGE_ATOMIC_SWAP">; |
| 2697 | def : ImageAtomicCmpSwapPattern<IMAGE_ATOMIC_CMPSWAP_V1, i32>; |
| 2698 | def : ImageAtomicCmpSwapPattern<IMAGE_ATOMIC_CMPSWAP_V2, v2i32>; |
| 2699 | def : ImageAtomicCmpSwapPattern<IMAGE_ATOMIC_CMPSWAP_V4, v4i32>; |
| 2700 | defm : ImageAtomicPatterns<int_amdgcn_image_atomic_add, "IMAGE_ATOMIC_ADD">; |
| 2701 | defm : ImageAtomicPatterns<int_amdgcn_image_atomic_sub, "IMAGE_ATOMIC_SUB">; |
| 2702 | defm : ImageAtomicPatterns<int_amdgcn_image_atomic_smin, "IMAGE_ATOMIC_SMIN">; |
| 2703 | defm : ImageAtomicPatterns<int_amdgcn_image_atomic_umin, "IMAGE_ATOMIC_UMIN">; |
| 2704 | defm : ImageAtomicPatterns<int_amdgcn_image_atomic_smax, "IMAGE_ATOMIC_SMAX">; |
| 2705 | defm : ImageAtomicPatterns<int_amdgcn_image_atomic_umax, "IMAGE_ATOMIC_UMAX">; |
| 2706 | defm : ImageAtomicPatterns<int_amdgcn_image_atomic_and, "IMAGE_ATOMIC_AND">; |
| 2707 | defm : ImageAtomicPatterns<int_amdgcn_image_atomic_or, "IMAGE_ATOMIC_OR">; |
| 2708 | defm : ImageAtomicPatterns<int_amdgcn_image_atomic_xor, "IMAGE_ATOMIC_XOR">; |
| 2709 | defm : ImageAtomicPatterns<int_amdgcn_image_atomic_inc, "IMAGE_ATOMIC_INC">; |
| 2710 | defm : ImageAtomicPatterns<int_amdgcn_image_atomic_dec, "IMAGE_ATOMIC_DEC">; |
| Marek Olsak | d8ecaee | 2014-07-11 17:11:46 +0000 | [diff] [blame] | 2711 | |
| Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 2712 | /* SIsample for simple 1D texture lookup */ |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2713 | def : Pat < |
| Matt Arsenault | c5f6152 | 2016-01-26 04:43:48 +0000 | [diff] [blame] | 2714 | (SIsample i32:$addr, v8i32:$rsrc, v4i32:$sampler, imm), |
| Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 2715 | (IMAGE_SAMPLE_V4_V1 $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 0) |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2716 | >; |
| 2717 | |
| Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 2718 | class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : Pat < |
| Matt Arsenault | c5f6152 | 2016-01-26 04:43:48 +0000 | [diff] [blame] | 2719 | (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, imm), |
| Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 2720 | (opcode $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 0) |
| Tom Stellard | c9b9031 | 2013-01-21 15:40:48 +0000 | [diff] [blame] | 2721 | >; |
| 2722 | |
| Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 2723 | class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : Pat < |
| Matt Arsenault | c5f6152 | 2016-01-26 04:43:48 +0000 | [diff] [blame] | 2724 | (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, TEX_RECT), |
| Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 2725 | (opcode $addr, $rsrc, $sampler, 0xf, 1, 0, 0, 0, 0, 0, 0) |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2726 | >; |
| 2727 | |
| Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 2728 | class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : Pat < |
| Matt Arsenault | c5f6152 | 2016-01-26 04:43:48 +0000 | [diff] [blame] | 2729 | (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, TEX_ARRAY), |
| Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 2730 | (opcode $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 1) |
| Tom Stellard | 462516b | 2013-02-07 17:02:14 +0000 | [diff] [blame] | 2731 | >; |
| 2732 | |
| Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 2733 | class SampleShadowPattern<SDNode name, MIMG opcode, |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2734 | ValueType vt> : Pat < |
| Matt Arsenault | c5f6152 | 2016-01-26 04:43:48 +0000 | [diff] [blame] | 2735 | (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, TEX_SHADOW), |
| Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 2736 | (opcode $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 0) |
| Tom Stellard | 462516b | 2013-02-07 17:02:14 +0000 | [diff] [blame] | 2737 | >; |
| 2738 | |
| Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 2739 | class SampleShadowArrayPattern<SDNode name, MIMG opcode, |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2740 | ValueType vt> : Pat < |
| Matt Arsenault | c5f6152 | 2016-01-26 04:43:48 +0000 | [diff] [blame] | 2741 | (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, TEX_SHADOW_ARRAY), |
| Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 2742 | (opcode $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 1) |
| Tom Stellard | 462516b | 2013-02-07 17:02:14 +0000 | [diff] [blame] | 2743 | >; |
| 2744 | |
| Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 2745 | /* SIsample* for texture lookups consuming more address parameters */ |
| Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 2746 | multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l, |
| 2747 | MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b, |
| 2748 | MIMG sample_d, MIMG sample_c_d, ValueType addr_type> { |
| Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 2749 | def : SamplePattern <SIsample, sample, addr_type>; |
| 2750 | def : SampleRectPattern <SIsample, sample, addr_type>; |
| 2751 | def : SampleArrayPattern <SIsample, sample, addr_type>; |
| 2752 | def : SampleShadowPattern <SIsample, sample_c, addr_type>; |
| 2753 | def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>; |
| Tom Stellard | ae6c06e | 2013-02-07 17:02:13 +0000 | [diff] [blame] | 2754 | |
| Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 2755 | def : SamplePattern <SIsamplel, sample_l, addr_type>; |
| 2756 | def : SampleArrayPattern <SIsamplel, sample_l, addr_type>; |
| 2757 | def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>; |
| 2758 | def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>; |
| Tom Stellard | ae6c06e | 2013-02-07 17:02:13 +0000 | [diff] [blame] | 2759 | |
| Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 2760 | def : SamplePattern <SIsampleb, sample_b, addr_type>; |
| 2761 | def : SampleArrayPattern <SIsampleb, sample_b, addr_type>; |
| 2762 | def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>; |
| 2763 | def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>; |
| Michel Danzer | 83f87c4 | 2013-07-10 16:36:36 +0000 | [diff] [blame] | 2764 | |
| Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 2765 | def : SamplePattern <SIsampled, sample_d, addr_type>; |
| 2766 | def : SampleArrayPattern <SIsampled, sample_d, addr_type>; |
| 2767 | def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>; |
| 2768 | def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>; |
| Tom Stellard | ae6c06e | 2013-02-07 17:02:13 +0000 | [diff] [blame] | 2769 | } |
| 2770 | |
| Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2771 | defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2, |
| 2772 | IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2, |
| 2773 | IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2, |
| 2774 | IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2, |
| Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 2775 | v2i32>; |
| Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2776 | defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4, |
| 2777 | IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4, |
| 2778 | IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4, |
| 2779 | IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4, |
| Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 2780 | v4i32>; |
| Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2781 | defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8, |
| 2782 | IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8, |
| 2783 | IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8, |
| 2784 | IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8, |
| Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 2785 | v8i32>; |
| Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2786 | defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16, |
| 2787 | IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16, |
| 2788 | IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16, |
| 2789 | IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16, |
| Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 2790 | v16i32>; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2791 | |
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 2792 | /********** ============================================ **********/ |
| 2793 | /********** Extraction, Insertion, Building and Casting **********/ |
| 2794 | /********** ============================================ **********/ |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2795 | |
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 2796 | foreach Index = 0-2 in { |
| 2797 | def Extract_Element_v2i32_#Index : Extract_Element < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2798 | i32, v2i32, Index, !cast<SubRegIndex>(sub#Index) |
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 2799 | >; |
| 2800 | def Insert_Element_v2i32_#Index : Insert_Element < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2801 | i32, v2i32, Index, !cast<SubRegIndex>(sub#Index) |
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 2802 | >; |
| 2803 | |
| 2804 | def Extract_Element_v2f32_#Index : Extract_Element < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2805 | f32, v2f32, Index, !cast<SubRegIndex>(sub#Index) |
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 2806 | >; |
| 2807 | def Insert_Element_v2f32_#Index : Insert_Element < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2808 | f32, v2f32, Index, !cast<SubRegIndex>(sub#Index) |
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 2809 | >; |
| 2810 | } |
| 2811 | |
| 2812 | foreach Index = 0-3 in { |
| 2813 | def Extract_Element_v4i32_#Index : Extract_Element < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2814 | i32, v4i32, Index, !cast<SubRegIndex>(sub#Index) |
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 2815 | >; |
| 2816 | def Insert_Element_v4i32_#Index : Insert_Element < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2817 | i32, v4i32, Index, !cast<SubRegIndex>(sub#Index) |
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 2818 | >; |
| 2819 | |
| 2820 | def Extract_Element_v4f32_#Index : Extract_Element < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2821 | f32, v4f32, Index, !cast<SubRegIndex>(sub#Index) |
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 2822 | >; |
| 2823 | def Insert_Element_v4f32_#Index : Insert_Element < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2824 | f32, v4f32, Index, !cast<SubRegIndex>(sub#Index) |
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 2825 | >; |
| 2826 | } |
| 2827 | |
| 2828 | foreach Index = 0-7 in { |
| 2829 | def Extract_Element_v8i32_#Index : Extract_Element < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2830 | i32, v8i32, Index, !cast<SubRegIndex>(sub#Index) |
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 2831 | >; |
| 2832 | def Insert_Element_v8i32_#Index : Insert_Element < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2833 | i32, v8i32, Index, !cast<SubRegIndex>(sub#Index) |
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 2834 | >; |
| 2835 | |
| 2836 | def Extract_Element_v8f32_#Index : Extract_Element < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2837 | f32, v8f32, Index, !cast<SubRegIndex>(sub#Index) |
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 2838 | >; |
| 2839 | def Insert_Element_v8f32_#Index : Insert_Element < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2840 | f32, v8f32, Index, !cast<SubRegIndex>(sub#Index) |
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 2841 | >; |
| 2842 | } |
| 2843 | |
| 2844 | foreach Index = 0-15 in { |
| 2845 | def Extract_Element_v16i32_#Index : Extract_Element < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2846 | i32, v16i32, Index, !cast<SubRegIndex>(sub#Index) |
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 2847 | >; |
| 2848 | def Insert_Element_v16i32_#Index : Insert_Element < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2849 | i32, v16i32, Index, !cast<SubRegIndex>(sub#Index) |
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 2850 | >; |
| 2851 | |
| 2852 | def Extract_Element_v16f32_#Index : Extract_Element < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2853 | f32, v16f32, Index, !cast<SubRegIndex>(sub#Index) |
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 2854 | >; |
| 2855 | def Insert_Element_v16f32_#Index : Insert_Element < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2856 | f32, v16f32, Index, !cast<SubRegIndex>(sub#Index) |
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 2857 | >; |
| 2858 | } |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2859 | |
| Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame] | 2860 | // FIXME: Why do only some of these type combinations for SReg and |
| 2861 | // VReg? |
| 2862 | // 32-bit bitcast |
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 2863 | def : BitConvert <i32, f32, VGPR_32>; |
| Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 2864 | def : BitConvert <f32, i32, VGPR_32>; |
| Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame] | 2865 | def : BitConvert <i32, f32, SReg_32>; |
| 2866 | def : BitConvert <f32, i32, SReg_32>; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2867 | |
| Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame] | 2868 | // 64-bit bitcast |
| Tom Stellard | 7512c08 | 2013-07-12 18:14:56 +0000 | [diff] [blame] | 2869 | def : BitConvert <i64, f64, VReg_64>; |
| Tom Stellard | 7512c08 | 2013-07-12 18:14:56 +0000 | [diff] [blame] | 2870 | def : BitConvert <f64, i64, VReg_64>; |
| Tom Stellard | ed2f614 | 2013-07-18 21:43:42 +0000 | [diff] [blame] | 2871 | def : BitConvert <v2i32, v2f32, VReg_64>; |
| Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame] | 2872 | def : BitConvert <v2f32, v2i32, VReg_64>; |
| Tom Stellard | 7ea3d6d | 2014-03-31 14:01:55 +0000 | [diff] [blame] | 2873 | def : BitConvert <i64, v2i32, VReg_64>; |
| Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame] | 2874 | def : BitConvert <v2i32, i64, VReg_64>; |
| Matt Arsenault | 064c206 | 2014-06-11 17:40:32 +0000 | [diff] [blame] | 2875 | def : BitConvert <i64, v2f32, VReg_64>; |
| Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame] | 2876 | def : BitConvert <v2f32, i64, VReg_64>; |
| Tom Stellard | 8f30721 | 2015-12-15 17:11:17 +0000 | [diff] [blame] | 2877 | def : BitConvert <f64, v2f32, VReg_64>; |
| Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame] | 2878 | def : BitConvert <v2f32, f64, VReg_64>; |
| Matt Arsenault | 2acc7a4 | 2014-06-11 19:31:13 +0000 | [diff] [blame] | 2879 | def : BitConvert <f64, v2i32, VReg_64>; |
| Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame] | 2880 | def : BitConvert <v2i32, f64, VReg_64>; |
| Tom Stellard | 8374720 | 2013-07-18 21:43:53 +0000 | [diff] [blame] | 2881 | def : BitConvert <v4i32, v4f32, VReg_128>; |
| Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame] | 2882 | def : BitConvert <v4f32, v4i32, VReg_128>; |
| Tom Stellard | 8374720 | 2013-07-18 21:43:53 +0000 | [diff] [blame] | 2883 | |
| Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame] | 2884 | // 128-bit bitcast |
| Matt Arsenault | 61001bb | 2015-11-25 19:58:34 +0000 | [diff] [blame] | 2885 | def : BitConvert <v2i64, v4i32, SReg_128>; |
| 2886 | def : BitConvert <v4i32, v2i64, SReg_128>; |
| Tom Stellard | 8f30721 | 2015-12-15 17:11:17 +0000 | [diff] [blame] | 2887 | def : BitConvert <v2f64, v4f32, VReg_128>; |
| Matt Arsenault | 61001bb | 2015-11-25 19:58:34 +0000 | [diff] [blame] | 2888 | def : BitConvert <v2f64, v4i32, VReg_128>; |
| Tom Stellard | 8f30721 | 2015-12-15 17:11:17 +0000 | [diff] [blame] | 2889 | def : BitConvert <v4f32, v2f64, VReg_128>; |
| Matt Arsenault | 61001bb | 2015-11-25 19:58:34 +0000 | [diff] [blame] | 2890 | def : BitConvert <v4i32, v2f64, VReg_128>; |
| Matt Arsenault | e57206d | 2016-05-25 18:07:36 +0000 | [diff] [blame] | 2891 | def : BitConvert <v2i64, v2f64, VReg_128>; |
| 2892 | def : BitConvert <v2f64, v2i64, VReg_128>; |
| Matt Arsenault | 61001bb | 2015-11-25 19:58:34 +0000 | [diff] [blame] | 2893 | |
| Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame] | 2894 | // 256-bit bitcast |
| Tom Stellard | 967bf58 | 2014-02-13 23:34:15 +0000 | [diff] [blame] | 2895 | def : BitConvert <v8i32, v8f32, SReg_256>; |
| Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame] | 2896 | def : BitConvert <v8f32, v8i32, SReg_256>; |
| Matt Arsenault | f5958dd | 2014-02-02 00:05:35 +0000 | [diff] [blame] | 2897 | def : BitConvert <v8i32, v8f32, VReg_256>; |
| 2898 | def : BitConvert <v8f32, v8i32, VReg_256>; |
| Tom Stellard | 20ee94f | 2013-08-14 22:22:09 +0000 | [diff] [blame] | 2899 | |
| Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame] | 2900 | // 512-bit bitcast |
| Matt Arsenault | f5958dd | 2014-02-02 00:05:35 +0000 | [diff] [blame] | 2901 | def : BitConvert <v16i32, v16f32, VReg_512>; |
| 2902 | def : BitConvert <v16f32, v16i32, VReg_512>; |
| 2903 | |
| Christian Konig | 8dbe6f6 | 2013-02-21 15:17:27 +0000 | [diff] [blame] | 2904 | /********** =================== **********/ |
| 2905 | /********** Src & Dst modifiers **********/ |
| 2906 | /********** =================== **********/ |
| 2907 | |
| 2908 | def : Pat < |
| Matt Arsenault | 1cffa4c | 2014-11-13 19:49:04 +0000 | [diff] [blame] | 2909 | (AMDGPUclamp (VOP3Mods0Clamp f32:$src0, i32:$src0_modifiers, i32:$omod), |
| 2910 | (f32 FP_ZERO), (f32 FP_ONE)), |
| 2911 | (V_ADD_F32_e64 $src0_modifiers, $src0, 0, 0, 1, $omod) |
| Christian Konig | 8dbe6f6 | 2013-02-21 15:17:27 +0000 | [diff] [blame] | 2912 | >; |
| 2913 | |
| Michel Danzer | 624b02a | 2014-02-04 07:12:38 +0000 | [diff] [blame] | 2914 | /********** ================================ **********/ |
| 2915 | /********** Floating point absolute/negative **********/ |
| 2916 | /********** ================================ **********/ |
| 2917 | |
| Matt Arsenault | fabf545 | 2014-08-15 18:42:22 +0000 | [diff] [blame] | 2918 | // Prevent expanding both fneg and fabs. |
| Michel Danzer | 624b02a | 2014-02-04 07:12:38 +0000 | [diff] [blame] | 2919 | |
| Michel Danzer | 624b02a | 2014-02-04 07:12:38 +0000 | [diff] [blame] | 2920 | def : Pat < |
| 2921 | (fneg (fabs f32:$src)), |
| Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame] | 2922 | (S_OR_B32 $src, 0x80000000) // Set sign bit |
| Michel Danzer | 624b02a | 2014-02-04 07:12:38 +0000 | [diff] [blame] | 2923 | >; |
| 2924 | |
| Matt Arsenault | fabf545 | 2014-08-15 18:42:22 +0000 | [diff] [blame] | 2925 | // FIXME: Should use S_OR_B32 |
| Matt Arsenault | 13623d0 | 2014-08-15 18:42:18 +0000 | [diff] [blame] | 2926 | def : Pat < |
| 2927 | (fneg (fabs f64:$src)), |
| Matt Arsenault | 7d858d8 | 2014-11-02 23:46:54 +0000 | [diff] [blame] | 2928 | (REG_SEQUENCE VReg_64, |
| 2929 | (i32 (EXTRACT_SUBREG f64:$src, sub0)), |
| 2930 | sub0, |
| Matt Arsenault | fabf545 | 2014-08-15 18:42:22 +0000 | [diff] [blame] | 2931 | (V_OR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1), |
| Matt Arsenault | 7d858d8 | 2014-11-02 23:46:54 +0000 | [diff] [blame] | 2932 | (V_MOV_B32_e32 0x80000000)), // Set sign bit. |
| 2933 | sub1) |
| Matt Arsenault | 13623d0 | 2014-08-15 18:42:18 +0000 | [diff] [blame] | 2934 | >; |
| 2935 | |
| Matt Arsenault | fabf545 | 2014-08-15 18:42:22 +0000 | [diff] [blame] | 2936 | def : Pat < |
| 2937 | (fabs f32:$src), |
| 2938 | (V_AND_B32_e32 $src, (V_MOV_B32_e32 0x7fffffff)) |
| 2939 | >; |
| Vincent Lejeune | 79a5834 | 2014-05-10 19:18:25 +0000 | [diff] [blame] | 2940 | |
| Matt Arsenault | fabf545 | 2014-08-15 18:42:22 +0000 | [diff] [blame] | 2941 | def : Pat < |
| 2942 | (fneg f32:$src), |
| 2943 | (V_XOR_B32_e32 $src, (V_MOV_B32_e32 0x80000000)) |
| 2944 | >; |
| Christian Konig | 8dbe6f6 | 2013-02-21 15:17:27 +0000 | [diff] [blame] | 2945 | |
| Matt Arsenault | fabf545 | 2014-08-15 18:42:22 +0000 | [diff] [blame] | 2946 | def : Pat < |
| 2947 | (fabs f64:$src), |
| Matt Arsenault | 7d858d8 | 2014-11-02 23:46:54 +0000 | [diff] [blame] | 2948 | (REG_SEQUENCE VReg_64, |
| 2949 | (i32 (EXTRACT_SUBREG f64:$src, sub0)), |
| 2950 | sub0, |
| Matt Arsenault | fabf545 | 2014-08-15 18:42:22 +0000 | [diff] [blame] | 2951 | (V_AND_B32_e32 (EXTRACT_SUBREG f64:$src, sub1), |
| Matt Arsenault | 7d858d8 | 2014-11-02 23:46:54 +0000 | [diff] [blame] | 2952 | (V_MOV_B32_e32 0x7fffffff)), // Set sign bit. |
| 2953 | sub1) |
| Matt Arsenault | fabf545 | 2014-08-15 18:42:22 +0000 | [diff] [blame] | 2954 | >; |
| Vincent Lejeune | 79a5834 | 2014-05-10 19:18:25 +0000 | [diff] [blame] | 2955 | |
| Matt Arsenault | fabf545 | 2014-08-15 18:42:22 +0000 | [diff] [blame] | 2956 | def : Pat < |
| 2957 | (fneg f64:$src), |
| Matt Arsenault | 7d858d8 | 2014-11-02 23:46:54 +0000 | [diff] [blame] | 2958 | (REG_SEQUENCE VReg_64, |
| 2959 | (i32 (EXTRACT_SUBREG f64:$src, sub0)), |
| 2960 | sub0, |
| Matt Arsenault | fabf545 | 2014-08-15 18:42:22 +0000 | [diff] [blame] | 2961 | (V_XOR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1), |
| Matt Arsenault | 7d858d8 | 2014-11-02 23:46:54 +0000 | [diff] [blame] | 2962 | (V_MOV_B32_e32 0x80000000)), |
| 2963 | sub1) |
| Matt Arsenault | fabf545 | 2014-08-15 18:42:22 +0000 | [diff] [blame] | 2964 | >; |
| Christian Konig | 8dbe6f6 | 2013-02-21 15:17:27 +0000 | [diff] [blame] | 2965 | |
| Christian Konig | c756cb99 | 2013-02-16 11:28:22 +0000 | [diff] [blame] | 2966 | /********** ================== **********/ |
| 2967 | /********** Immediate Patterns **********/ |
| 2968 | /********** ================== **********/ |
| 2969 | |
| 2970 | def : Pat < |
| Tom Stellard | df94dc3 | 2013-08-14 23:24:24 +0000 | [diff] [blame] | 2971 | (SGPRImm<(i32 imm)>:$imm), |
| 2972 | (S_MOV_B32 imm:$imm) |
| 2973 | >; |
| 2974 | |
| 2975 | def : Pat < |
| 2976 | (SGPRImm<(f32 fpimm)>:$imm), |
| Tom Stellard | fb77f00 | 2015-01-13 22:59:41 +0000 | [diff] [blame] | 2977 | (S_MOV_B32 (f32 (bitcast_fpimm_to_i32 $imm))) |
| Tom Stellard | df94dc3 | 2013-08-14 23:24:24 +0000 | [diff] [blame] | 2978 | >; |
| 2979 | |
| 2980 | def : Pat < |
| Christian Konig | c756cb99 | 2013-02-16 11:28:22 +0000 | [diff] [blame] | 2981 | (i32 imm:$imm), |
| 2982 | (V_MOV_B32_e32 imm:$imm) |
| 2983 | >; |
| 2984 | |
| 2985 | def : Pat < |
| 2986 | (f32 fpimm:$imm), |
| Tom Stellard | fb77f00 | 2015-01-13 22:59:41 +0000 | [diff] [blame] | 2987 | (V_MOV_B32_e32 (f32 (bitcast_fpimm_to_i32 $imm))) |
| Christian Konig | c756cb99 | 2013-02-16 11:28:22 +0000 | [diff] [blame] | 2988 | >; |
| 2989 | |
| 2990 | def : Pat < |
| Christian Konig | b559b07 | 2013-02-16 11:28:36 +0000 | [diff] [blame] | 2991 | (i64 InlineImm<i64>:$imm), |
| 2992 | (S_MOV_B64 InlineImm<i64>:$imm) |
| 2993 | >; |
| 2994 | |
| Matt Arsenault | becd656 | 2014-12-03 05:22:35 +0000 | [diff] [blame] | 2995 | // XXX - Should this use a s_cmp to set SCC? |
| 2996 | |
| 2997 | // Set to sign-extended 64-bit value (true = -1, false = 0) |
| 2998 | def : Pat < |
| 2999 | (i1 imm:$imm), |
| 3000 | (S_MOV_B64 (i64 (as_i64imm $imm))) |
| 3001 | >; |
| 3002 | |
| Matt Arsenault | 303011a | 2014-12-17 21:04:08 +0000 | [diff] [blame] | 3003 | def : Pat < |
| 3004 | (f64 InlineFPImm<f64>:$imm), |
| Tom Stellard | fb77f00 | 2015-01-13 22:59:41 +0000 | [diff] [blame] | 3005 | (S_MOV_B64 (f64 (bitcast_fpimm_to_i64 InlineFPImm<f64>:$imm))) |
| Matt Arsenault | 303011a | 2014-12-17 21:04:08 +0000 | [diff] [blame] | 3006 | >; |
| 3007 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 3008 | /********** ================== **********/ |
| 3009 | /********** Intrinsic Patterns **********/ |
| 3010 | /********** ================== **********/ |
| 3011 | |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 3012 | def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 3013 | |
| 3014 | def : Pat < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 3015 | (int_AMDGPU_cube v4f32:$src), |
| Matt Arsenault | 7d858d8 | 2014-11-02 23:46:54 +0000 | [diff] [blame] | 3016 | (REG_SEQUENCE VReg_128, |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 3017 | (V_CUBETC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0), |
| 3018 | 0 /* src1_modifiers */, (EXTRACT_SUBREG $src, sub1), |
| 3019 | 0 /* src2_modifiers */, (EXTRACT_SUBREG $src, sub2), |
| Matt Arsenault | 7d858d8 | 2014-11-02 23:46:54 +0000 | [diff] [blame] | 3020 | 0 /* clamp */, 0 /* omod */), sub0, |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 3021 | (V_CUBESC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0), |
| 3022 | 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1), |
| 3023 | 0 /* src2_modifiers */,(EXTRACT_SUBREG $src, sub2), |
| Matt Arsenault | 7d858d8 | 2014-11-02 23:46:54 +0000 | [diff] [blame] | 3024 | 0 /* clamp */, 0 /* omod */), sub1, |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 3025 | (V_CUBEMA_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0), |
| 3026 | 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1), |
| 3027 | 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2), |
| Matt Arsenault | 7d858d8 | 2014-11-02 23:46:54 +0000 | [diff] [blame] | 3028 | 0 /* clamp */, 0 /* omod */), sub2, |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 3029 | (V_CUBEID_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0), |
| 3030 | 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1), |
| 3031 | 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2), |
| Matt Arsenault | 7d858d8 | 2014-11-02 23:46:54 +0000 | [diff] [blame] | 3032 | 0 /* clamp */, 0 /* omod */), sub3) |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 3033 | >; |
| 3034 | |
| Michel Danzer | 0cc991e | 2013-02-22 11:22:58 +0000 | [diff] [blame] | 3035 | def : Pat < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 3036 | (i32 (sext i1:$src0)), |
| 3037 | (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0) |
| Michel Danzer | 0cc991e | 2013-02-22 11:22:58 +0000 | [diff] [blame] | 3038 | >; |
| 3039 | |
| Tom Stellard | f16d38c | 2014-02-13 23:34:13 +0000 | [diff] [blame] | 3040 | class Ext32Pat <SDNode ext> : Pat < |
| 3041 | (i32 (ext i1:$src0)), |
| Michel Danzer | 5d26fdf | 2014-02-05 09:48:05 +0000 | [diff] [blame] | 3042 | (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src0) |
| 3043 | >; |
| 3044 | |
| Tom Stellard | f16d38c | 2014-02-13 23:34:13 +0000 | [diff] [blame] | 3045 | def : Ext32Pat <zext>; |
| 3046 | def : Ext32Pat <anyext>; |
| 3047 | |
| Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame] | 3048 | // Offset in an 32-bit VGPR |
| Christian Konig | 7a14a47 | 2013-03-18 11:34:00 +0000 | [diff] [blame] | 3049 | def : Pat < |
| Tom Stellard | 868fd92 | 2014-04-17 21:00:11 +0000 | [diff] [blame] | 3050 | (SIload_constant v4i32:$sbase, i32:$voff), |
| Tom Stellard | c229baa | 2015-03-10 16:16:49 +0000 | [diff] [blame] | 3051 | (BUFFER_LOAD_DWORD_OFFEN $voff, $sbase, 0, 0, 0, 0, 0) |
| Christian Konig | 7a14a47 | 2013-03-18 11:34:00 +0000 | [diff] [blame] | 3052 | >; |
| 3053 | |
| Michel Danzer | 8caa904 | 2013-04-10 17:17:56 +0000 | [diff] [blame] | 3054 | // The multiplication scales from [0,1] to the unsigned integer range |
| 3055 | def : Pat < |
| 3056 | (AMDGPUurecip i32:$src0), |
| 3057 | (V_CVT_U32_F32_e32 |
| 3058 | (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1, |
| 3059 | (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0)))) |
| 3060 | >; |
| 3061 | |
| Tom Stellard | 0289ff4 | 2014-05-16 20:56:44 +0000 | [diff] [blame] | 3062 | //===----------------------------------------------------------------------===// |
| 3063 | // VOP3 Patterns |
| 3064 | //===----------------------------------------------------------------------===// |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 3065 | |
| Matt Arsenault | eb26020 | 2014-05-22 18:00:15 +0000 | [diff] [blame] | 3066 | def : IMad24Pat<V_MAD_I32_I24>; |
| 3067 | def : UMad24Pat<V_MAD_U32_U24>; |
| 3068 | |
| Matt Arsenault | 7d858d8 | 2014-11-02 23:46:54 +0000 | [diff] [blame] | 3069 | defm : BFIPatterns <V_BFI_B32, S_MOV_B32, SReg_64>; |
| Tom Stellard | 0289ff4 | 2014-05-16 20:56:44 +0000 | [diff] [blame] | 3070 | def : ROTRPattern <V_ALIGNBIT_B32>; |
| 3071 | |
| Michel Danzer | 49812b5 | 2013-07-10 16:37:07 +0000 | [diff] [blame] | 3072 | /********** ======================= **********/ |
| 3073 | /********** Load/Store Patterns **********/ |
| 3074 | /********** ======================= **********/ |
| 3075 | |
| Tom Stellard | 85e8b6d | 2014-08-22 18:49:33 +0000 | [diff] [blame] | 3076 | class DSReadPat <DS inst, ValueType vt, PatFrag frag> : Pat < |
| 3077 | (vt (frag (DS1Addr1Offset i32:$ptr, i32:$offset))), |
| Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 3078 | (inst $ptr, (as_i16imm $offset), (i1 0)) |
| Tom Stellard | 85e8b6d | 2014-08-22 18:49:33 +0000 | [diff] [blame] | 3079 | >; |
| Tom Stellard | c6f4a29 | 2013-08-26 15:05:59 +0000 | [diff] [blame] | 3080 | |
| Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 3081 | def : DSReadPat <DS_READ_I8, i32, si_sextload_local_i8>; |
| 3082 | def : DSReadPat <DS_READ_U8, i32, si_az_extload_local_i8>; |
| 3083 | def : DSReadPat <DS_READ_I16, i32, si_sextload_local_i16>; |
| 3084 | def : DSReadPat <DS_READ_U16, i32, si_az_extload_local_i16>; |
| 3085 | def : DSReadPat <DS_READ_B32, i32, si_load_local>; |
| Tom Stellard | f3fc555 | 2014-08-22 18:49:35 +0000 | [diff] [blame] | 3086 | |
| 3087 | let AddedComplexity = 100 in { |
| 3088 | |
| Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 3089 | def : DSReadPat <DS_READ_B64, v2i32, si_load_local_align8>; |
| Tom Stellard | f3fc555 | 2014-08-22 18:49:35 +0000 | [diff] [blame] | 3090 | |
| 3091 | } // End AddedComplexity = 100 |
| 3092 | |
| 3093 | def : Pat < |
| Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 3094 | (v2i32 (si_load_local (DS64Bit4ByteAligned i32:$ptr, i8:$offset0, |
| Tom Stellard | f3fc555 | 2014-08-22 18:49:35 +0000 | [diff] [blame] | 3095 | i8:$offset1))), |
| Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 3096 | (DS_READ2_B32 $ptr, $offset0, $offset1, (i1 0)) |
| Tom Stellard | f3fc555 | 2014-08-22 18:49:35 +0000 | [diff] [blame] | 3097 | >; |
| Michel Danzer | 49812b5 | 2013-07-10 16:37:07 +0000 | [diff] [blame] | 3098 | |
| Tom Stellard | 85e8b6d | 2014-08-22 18:49:33 +0000 | [diff] [blame] | 3099 | class DSWritePat <DS inst, ValueType vt, PatFrag frag> : Pat < |
| 3100 | (frag vt:$value, (DS1Addr1Offset i32:$ptr, i32:$offset)), |
| Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 3101 | (inst $ptr, $value, (as_i16imm $offset), (i1 0)) |
| Tom Stellard | 85e8b6d | 2014-08-22 18:49:33 +0000 | [diff] [blame] | 3102 | >; |
| Michel Danzer | 49812b5 | 2013-07-10 16:37:07 +0000 | [diff] [blame] | 3103 | |
| Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 3104 | def : DSWritePat <DS_WRITE_B8, i32, si_truncstore_local_i8>; |
| 3105 | def : DSWritePat <DS_WRITE_B16, i32, si_truncstore_local_i16>; |
| 3106 | def : DSWritePat <DS_WRITE_B32, i32, si_store_local>; |
| Tom Stellard | f3fc555 | 2014-08-22 18:49:35 +0000 | [diff] [blame] | 3107 | |
| 3108 | let AddedComplexity = 100 in { |
| 3109 | |
| Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 3110 | def : DSWritePat <DS_WRITE_B64, v2i32, si_store_local_align8>; |
| Tom Stellard | f3fc555 | 2014-08-22 18:49:35 +0000 | [diff] [blame] | 3111 | } // End AddedComplexity = 100 |
| 3112 | |
| 3113 | def : Pat < |
| Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 3114 | (si_store_local v2i32:$value, (DS64Bit4ByteAligned i32:$ptr, i8:$offset0, |
| 3115 | i8:$offset1)), |
| Tom Stellard | 065e3d4 | 2015-03-09 18:49:54 +0000 | [diff] [blame] | 3116 | (DS_WRITE2_B32 $ptr, (EXTRACT_SUBREG $value, sub0), |
| 3117 | (EXTRACT_SUBREG $value, sub1), $offset0, $offset1, |
| Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 3118 | (i1 0)) |
| Tom Stellard | f3fc555 | 2014-08-22 18:49:35 +0000 | [diff] [blame] | 3119 | >; |
| Tom Stellard | f3d166a | 2013-08-26 15:05:49 +0000 | [diff] [blame] | 3120 | |
| Matt Arsenault | 8ae5961 | 2014-09-05 16:24:58 +0000 | [diff] [blame] | 3121 | class DSAtomicRetPat<DS inst, ValueType vt, PatFrag frag> : Pat < |
| 3122 | (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$value), |
| Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 3123 | (inst $ptr, $value, (as_i16imm $offset), (i1 0)) |
| Matt Arsenault | 8ae5961 | 2014-09-05 16:24:58 +0000 | [diff] [blame] | 3124 | >; |
| Matt Arsenault | 7257410 | 2014-06-11 18:08:34 +0000 | [diff] [blame] | 3125 | |
| Matt Arsenault | 8ae5961 | 2014-09-05 16:24:58 +0000 | [diff] [blame] | 3126 | class DSAtomicCmpXChg <DS inst, ValueType vt, PatFrag frag> : Pat < |
| 3127 | (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$cmp, vt:$swap), |
| Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 3128 | (inst $ptr, $cmp, $swap, (as_i16imm $offset), (i1 0)) |
| Matt Arsenault | 8ae5961 | 2014-09-05 16:24:58 +0000 | [diff] [blame] | 3129 | >; |
| Matt Arsenault | caa0ec2 | 2014-06-11 18:08:54 +0000 | [diff] [blame] | 3130 | |
| 3131 | |
| 3132 | // 32-bit atomics. |
| Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 3133 | def : DSAtomicRetPat<DS_WRXCHG_RTN_B32, i32, si_atomic_swap_local>; |
| 3134 | def : DSAtomicRetPat<DS_ADD_RTN_U32, i32, si_atomic_load_add_local>; |
| 3135 | def : DSAtomicRetPat<DS_SUB_RTN_U32, i32, si_atomic_load_sub_local>; |
| Matt Arsenault | a9dbdca | 2016-04-12 14:05:04 +0000 | [diff] [blame] | 3136 | def : DSAtomicRetPat<DS_INC_RTN_U32, i32, si_atomic_inc_local>; |
| 3137 | def : DSAtomicRetPat<DS_DEC_RTN_U32, i32, si_atomic_dec_local>; |
| Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 3138 | def : DSAtomicRetPat<DS_AND_RTN_B32, i32, si_atomic_load_and_local>; |
| 3139 | def : DSAtomicRetPat<DS_OR_RTN_B32, i32, si_atomic_load_or_local>; |
| 3140 | def : DSAtomicRetPat<DS_XOR_RTN_B32, i32, si_atomic_load_xor_local>; |
| 3141 | def : DSAtomicRetPat<DS_MIN_RTN_I32, i32, si_atomic_load_min_local>; |
| 3142 | def : DSAtomicRetPat<DS_MAX_RTN_I32, i32, si_atomic_load_max_local>; |
| 3143 | def : DSAtomicRetPat<DS_MIN_RTN_U32, i32, si_atomic_load_umin_local>; |
| 3144 | def : DSAtomicRetPat<DS_MAX_RTN_U32, i32, si_atomic_load_umax_local>; |
| Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 3145 | def : DSAtomicCmpXChg<DS_CMPST_RTN_B32, i32, si_atomic_cmp_swap_32_local>; |
| Matt Arsenault | c793e1d | 2014-06-11 18:08:48 +0000 | [diff] [blame] | 3146 | |
| Matt Arsenault | caa0ec2 | 2014-06-11 18:08:54 +0000 | [diff] [blame] | 3147 | // 64-bit atomics. |
| Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 3148 | def : DSAtomicRetPat<DS_WRXCHG_RTN_B64, i64, si_atomic_swap_local>; |
| 3149 | def : DSAtomicRetPat<DS_ADD_RTN_U64, i64, si_atomic_load_add_local>; |
| 3150 | def : DSAtomicRetPat<DS_SUB_RTN_U64, i64, si_atomic_load_sub_local>; |
| Matt Arsenault | a9dbdca | 2016-04-12 14:05:04 +0000 | [diff] [blame] | 3151 | def : DSAtomicRetPat<DS_INC_RTN_U64, i64, si_atomic_inc_local>; |
| 3152 | def : DSAtomicRetPat<DS_DEC_RTN_U64, i64, si_atomic_dec_local>; |
| Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 3153 | def : DSAtomicRetPat<DS_AND_RTN_B64, i64, si_atomic_load_and_local>; |
| 3154 | def : DSAtomicRetPat<DS_OR_RTN_B64, i64, si_atomic_load_or_local>; |
| 3155 | def : DSAtomicRetPat<DS_XOR_RTN_B64, i64, si_atomic_load_xor_local>; |
| 3156 | def : DSAtomicRetPat<DS_MIN_RTN_I64, i64, si_atomic_load_min_local>; |
| 3157 | def : DSAtomicRetPat<DS_MAX_RTN_I64, i64, si_atomic_load_max_local>; |
| 3158 | def : DSAtomicRetPat<DS_MIN_RTN_U64, i64, si_atomic_load_umin_local>; |
| 3159 | def : DSAtomicRetPat<DS_MAX_RTN_U64, i64, si_atomic_load_umax_local>; |
| Matt Arsenault | caa0ec2 | 2014-06-11 18:08:54 +0000 | [diff] [blame] | 3160 | |
| Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 3161 | def : DSAtomicCmpXChg<DS_CMPST_RTN_B64, i64, si_atomic_cmp_swap_64_local>; |
| Matt Arsenault | caa0ec2 | 2014-06-11 18:08:54 +0000 | [diff] [blame] | 3162 | |
| Matt Arsenault | c793e1d | 2014-06-11 18:08:48 +0000 | [diff] [blame] | 3163 | |
| Tom Stellard | 556d9aa | 2013-06-03 17:39:37 +0000 | [diff] [blame] | 3164 | //===----------------------------------------------------------------------===// |
| 3165 | // MUBUF Patterns |
| 3166 | //===----------------------------------------------------------------------===// |
| 3167 | |
| Jan Vesely | 43b7b5b | 2016-04-07 19:23:11 +0000 | [diff] [blame] | 3168 | class MUBUFLoad_Pattern <MUBUF Instr_ADDR64, ValueType vt, |
| 3169 | PatFrag constant_ld> : Pat < |
| Tom Stellard | 1f9939f | 2015-02-27 14:59:41 +0000 | [diff] [blame] | 3170 | (vt (constant_ld (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset, |
| 3171 | i16:$offset, i1:$glc, i1:$slc, i1:$tfe))), |
| Tom Stellard | c229baa | 2015-03-10 16:16:49 +0000 | [diff] [blame] | 3172 | (Instr_ADDR64 $vaddr, $srsrc, $soffset, $offset, $glc, $slc, $tfe) |
| Tom Stellard | 07a10a3 | 2013-06-03 17:39:43 +0000 | [diff] [blame] | 3173 | >; |
| Jan Vesely | 43b7b5b | 2016-04-07 19:23:11 +0000 | [diff] [blame] | 3174 | |
| 3175 | multiclass MUBUFLoad_Atomic_Pattern <MUBUF Instr_ADDR64, MUBUF Instr_OFFSET, |
| 3176 | ValueType vt, PatFrag atomic_ld> { |
| 3177 | def : Pat < |
| 3178 | (vt (atomic_ld (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset, |
| 3179 | i16:$offset, i1:$slc))), |
| 3180 | (Instr_ADDR64 $vaddr, $srsrc, $soffset, $offset, 1, $slc, 0) |
| 3181 | >; |
| 3182 | |
| 3183 | def : Pat < |
| 3184 | (vt (atomic_ld (MUBUFOffsetNoGLC v4i32:$rsrc, i32:$soffset, i16:$offset))), |
| 3185 | (Instr_OFFSET $rsrc, $soffset, (as_i16imm $offset), 1, 0, 0) |
| 3186 | >; |
| Tom Stellard | 07a10a3 | 2013-06-03 17:39:43 +0000 | [diff] [blame] | 3187 | } |
| 3188 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 3189 | let Predicates = [isSICI] in { |
| Jan Vesely | 43b7b5b | 2016-04-07 19:23:11 +0000 | [diff] [blame] | 3190 | def : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_ADDR64, i32, sextloadi8_constant>; |
| 3191 | def : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32, az_extloadi8_constant>; |
| 3192 | def : MUBUFLoad_Pattern <BUFFER_LOAD_SSHORT_ADDR64, i32, sextloadi16_constant>; |
| 3193 | def : MUBUFLoad_Pattern <BUFFER_LOAD_USHORT_ADDR64, i32, az_extloadi16_constant>; |
| 3194 | |
| 3195 | defm : MUBUFLoad_Atomic_Pattern <BUFFER_LOAD_DWORD_ADDR64, BUFFER_LOAD_DWORD_OFFSET, i32, mubuf_load_atomic>; |
| 3196 | defm : MUBUFLoad_Atomic_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, BUFFER_LOAD_DWORDX2_OFFSET, i64, mubuf_load_atomic>; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 3197 | } // End Predicates = [isSICI] |
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 3198 | |
| 3199 | class MUBUFScratchLoadPat <MUBUF Instr, ValueType vt, PatFrag ld> : Pat < |
| 3200 | (vt (ld (MUBUFScratch v4i32:$srsrc, i32:$vaddr, |
| 3201 | i32:$soffset, u16imm:$offset))), |
| Tom Stellard | c229baa | 2015-03-10 16:16:49 +0000 | [diff] [blame] | 3202 | (Instr $vaddr, $srsrc, $soffset, $offset, 0, 0, 0) |
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 3203 | >; |
| 3204 | |
| 3205 | def : MUBUFScratchLoadPat <BUFFER_LOAD_SBYTE_OFFEN, i32, sextloadi8_private>; |
| 3206 | def : MUBUFScratchLoadPat <BUFFER_LOAD_UBYTE_OFFEN, i32, extloadi8_private>; |
| 3207 | def : MUBUFScratchLoadPat <BUFFER_LOAD_SSHORT_OFFEN, i32, sextloadi16_private>; |
| 3208 | def : MUBUFScratchLoadPat <BUFFER_LOAD_USHORT_OFFEN, i32, extloadi16_private>; |
| 3209 | def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORD_OFFEN, i32, load_private>; |
| 3210 | def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX2_OFFEN, v2i32, load_private>; |
| 3211 | def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX4_OFFEN, v4i32, load_private>; |
| Tom Stellard | 07a10a3 | 2013-06-03 17:39:43 +0000 | [diff] [blame] | 3212 | |
| Michel Danzer | 1373622 | 2014-01-27 07:20:51 +0000 | [diff] [blame] | 3213 | // BUFFER_LOAD_DWORD*, addr64=0 |
| 3214 | multiclass MUBUF_Load_Dword <ValueType vt, MUBUF offset, MUBUF offen, MUBUF idxen, |
| 3215 | MUBUF bothen> { |
| 3216 | |
| 3217 | def : Pat < |
| Tom Stellard | 8e44d94 | 2014-07-21 15:44:55 +0000 | [diff] [blame] | 3218 | (vt (int_SI_buffer_load_dword v4i32:$rsrc, (i32 imm), i32:$soffset, |
| Michel Danzer | 1373622 | 2014-01-27 07:20:51 +0000 | [diff] [blame] | 3219 | imm:$offset, 0, 0, imm:$glc, imm:$slc, |
| 3220 | imm:$tfe)), |
| Tom Stellard | 49282c9 | 2015-02-27 14:59:44 +0000 | [diff] [blame] | 3221 | (offset $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc), |
| Michel Danzer | 1373622 | 2014-01-27 07:20:51 +0000 | [diff] [blame] | 3222 | (as_i1imm $slc), (as_i1imm $tfe)) |
| 3223 | >; |
| 3224 | |
| 3225 | def : Pat < |
| Tom Stellard | 868fd92 | 2014-04-17 21:00:11 +0000 | [diff] [blame] | 3226 | (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset, |
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 3227 | imm:$offset, 1, 0, imm:$glc, imm:$slc, |
| Michel Danzer | 1373622 | 2014-01-27 07:20:51 +0000 | [diff] [blame] | 3228 | imm:$tfe)), |
| Tom Stellard | c229baa | 2015-03-10 16:16:49 +0000 | [diff] [blame] | 3229 | (offen $vaddr, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc), |
| Michel Danzer | 1373622 | 2014-01-27 07:20:51 +0000 | [diff] [blame] | 3230 | (as_i1imm $tfe)) |
| 3231 | >; |
| 3232 | |
| 3233 | def : Pat < |
| Tom Stellard | 868fd92 | 2014-04-17 21:00:11 +0000 | [diff] [blame] | 3234 | (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset, |
| Michel Danzer | 1373622 | 2014-01-27 07:20:51 +0000 | [diff] [blame] | 3235 | imm:$offset, 0, 1, imm:$glc, imm:$slc, |
| 3236 | imm:$tfe)), |
| Tom Stellard | c229baa | 2015-03-10 16:16:49 +0000 | [diff] [blame] | 3237 | (idxen $vaddr, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc), |
| Michel Danzer | 1373622 | 2014-01-27 07:20:51 +0000 | [diff] [blame] | 3238 | (as_i1imm $slc), (as_i1imm $tfe)) |
| 3239 | >; |
| 3240 | |
| 3241 | def : Pat < |
| Tom Stellard | 868fd92 | 2014-04-17 21:00:11 +0000 | [diff] [blame] | 3242 | (vt (int_SI_buffer_load_dword v4i32:$rsrc, v2i32:$vaddr, i32:$soffset, |
| Matt Arsenault | caa1288 | 2015-02-18 02:04:38 +0000 | [diff] [blame] | 3243 | imm:$offset, 1, 1, imm:$glc, imm:$slc, |
| Michel Danzer | 1373622 | 2014-01-27 07:20:51 +0000 | [diff] [blame] | 3244 | imm:$tfe)), |
| Tom Stellard | c229baa | 2015-03-10 16:16:49 +0000 | [diff] [blame] | 3245 | (bothen $vaddr, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc), |
| Michel Danzer | 1373622 | 2014-01-27 07:20:51 +0000 | [diff] [blame] | 3246 | (as_i1imm $tfe)) |
| 3247 | >; |
| 3248 | } |
| 3249 | |
| 3250 | defm : MUBUF_Load_Dword <i32, BUFFER_LOAD_DWORD_OFFSET, BUFFER_LOAD_DWORD_OFFEN, |
| 3251 | BUFFER_LOAD_DWORD_IDXEN, BUFFER_LOAD_DWORD_BOTHEN>; |
| 3252 | defm : MUBUF_Load_Dword <v2i32, BUFFER_LOAD_DWORDX2_OFFSET, BUFFER_LOAD_DWORDX2_OFFEN, |
| 3253 | BUFFER_LOAD_DWORDX2_IDXEN, BUFFER_LOAD_DWORDX2_BOTHEN>; |
| 3254 | defm : MUBUF_Load_Dword <v4i32, BUFFER_LOAD_DWORDX4_OFFSET, BUFFER_LOAD_DWORDX4_OFFEN, |
| 3255 | BUFFER_LOAD_DWORDX4_IDXEN, BUFFER_LOAD_DWORDX4_BOTHEN>; |
| 3256 | |
| Jan Vesely | 43b7b5b | 2016-04-07 19:23:11 +0000 | [diff] [blame] | 3257 | multiclass MUBUFStore_Atomic_Pattern <MUBUF Instr_ADDR64, MUBUF Instr_OFFSET, |
| 3258 | ValueType vt, PatFrag atomic_st> { |
| 3259 | // Store follows atomic op convention so address is forst |
| 3260 | def : Pat < |
| 3261 | (atomic_st (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset, |
| 3262 | i16:$offset, i1:$slc), vt:$val), |
| 3263 | (Instr_ADDR64 $val, $vaddr, $srsrc, $soffset, $offset, 1, $slc, 0) |
| 3264 | >; |
| 3265 | |
| 3266 | def : Pat < |
| 3267 | (atomic_st (MUBUFOffsetNoGLC v4i32:$rsrc, i32:$soffset, i16:$offset), vt:$val), |
| 3268 | (Instr_OFFSET $val, $rsrc, $soffset, (as_i16imm $offset), 1, 0, 0) |
| 3269 | >; |
| 3270 | } |
| 3271 | let Predicates = [isSICI] in { |
| 3272 | defm : MUBUFStore_Atomic_Pattern <BUFFER_STORE_DWORD_ADDR64, BUFFER_STORE_DWORD_OFFSET, i32, global_store_atomic>; |
| 3273 | defm : MUBUFStore_Atomic_Pattern <BUFFER_STORE_DWORDX2_ADDR64, BUFFER_STORE_DWORDX2_OFFSET, i64, global_store_atomic>; |
| 3274 | } // End Predicates = [isSICI] |
| 3275 | |
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 3276 | class MUBUFScratchStorePat <MUBUF Instr, ValueType vt, PatFrag st> : Pat < |
| Tom Stellard | ddea486 | 2014-08-11 22:18:14 +0000 | [diff] [blame] | 3277 | (st vt:$value, (MUBUFScratch v4i32:$srsrc, i32:$vaddr, i32:$soffset, |
| 3278 | u16imm:$offset)), |
| Tom Stellard | c229baa | 2015-03-10 16:16:49 +0000 | [diff] [blame] | 3279 | (Instr $value, $vaddr, $srsrc, $soffset, $offset, 0, 0, 0) |
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 3280 | >; |
| 3281 | |
| Tom Stellard | ddea486 | 2014-08-11 22:18:14 +0000 | [diff] [blame] | 3282 | def : MUBUFScratchStorePat <BUFFER_STORE_BYTE_OFFEN, i32, truncstorei8_private>; |
| 3283 | def : MUBUFScratchStorePat <BUFFER_STORE_SHORT_OFFEN, i32, truncstorei16_private>; |
| 3284 | def : MUBUFScratchStorePat <BUFFER_STORE_DWORD_OFFEN, i32, store_private>; |
| 3285 | def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX2_OFFEN, v2i32, store_private>; |
| 3286 | def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX4_OFFEN, v4i32, store_private>; |
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 3287 | |
| Tom Stellard | afcf12f | 2013-09-12 02:55:14 +0000 | [diff] [blame] | 3288 | //===----------------------------------------------------------------------===// |
| 3289 | // MTBUF Patterns |
| 3290 | //===----------------------------------------------------------------------===// |
| 3291 | |
| 3292 | // TBUFFER_STORE_FORMAT_*, addr64=0 |
| 3293 | class MTBUF_StoreResource <ValueType vt, int num_channels, MTBUF opcode> : Pat< |
| Tom Stellard | 868fd92 | 2014-04-17 21:00:11 +0000 | [diff] [blame] | 3294 | (SItbuffer_store v4i32:$rsrc, vt:$vdata, num_channels, i32:$vaddr, |
| Tom Stellard | afcf12f | 2013-09-12 02:55:14 +0000 | [diff] [blame] | 3295 | i32:$soffset, imm:$inst_offset, imm:$dfmt, |
| 3296 | imm:$nfmt, imm:$offen, imm:$idxen, |
| 3297 | imm:$glc, imm:$slc, imm:$tfe), |
| 3298 | (opcode |
| 3299 | $vdata, (as_i16imm $inst_offset), (as_i1imm $offen), (as_i1imm $idxen), |
| 3300 | (as_i1imm $glc), 0, (as_i8imm $dfmt), (as_i8imm $nfmt), $vaddr, $rsrc, |
| 3301 | (as_i1imm $slc), (as_i1imm $tfe), $soffset) |
| 3302 | >; |
| 3303 | |
| 3304 | def : MTBUF_StoreResource <i32, 1, TBUFFER_STORE_FORMAT_X>; |
| 3305 | def : MTBUF_StoreResource <v2i32, 2, TBUFFER_STORE_FORMAT_XY>; |
| 3306 | def : MTBUF_StoreResource <v4i32, 3, TBUFFER_STORE_FORMAT_XYZ>; |
| 3307 | def : MTBUF_StoreResource <v4i32, 4, TBUFFER_STORE_FORMAT_XYZW>; |
| 3308 | |
| Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 3309 | /********** ====================== **********/ |
| 3310 | /********** Indirect adressing **********/ |
| 3311 | /********** ====================== **********/ |
| 3312 | |
| Matt Arsenault | 2841927 | 2015-10-07 00:42:51 +0000 | [diff] [blame] | 3313 | multiclass SI_INDIRECT_Pattern <ValueType vt, ValueType eltvt, string VecSize> { |
| Matt Arsenault | 1322b6f | 2016-07-09 01:13:56 +0000 | [diff] [blame] | 3314 | // Extract with offset |
| Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 3315 | def : Pat< |
| Nicolai Haehnle | 7968c34 | 2016-07-12 08:12:16 +0000 | [diff] [blame] | 3316 | (eltvt (extractelt vt:$src, (MOVRELOffset i32:$idx, (i32 imm:$offset)))), |
| Matt Arsenault | 1322b6f | 2016-07-09 01:13:56 +0000 | [diff] [blame] | 3317 | (!cast<Instruction>("SI_INDIRECT_SRC_"#VecSize) $src, $idx, imm:$offset) |
| Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 3318 | >; |
| 3319 | |
| Matt Arsenault | 1322b6f | 2016-07-09 01:13:56 +0000 | [diff] [blame] | 3320 | // Insert with offset |
| Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 3321 | def : Pat< |
| Nicolai Haehnle | 7968c34 | 2016-07-12 08:12:16 +0000 | [diff] [blame] | 3322 | (insertelt vt:$src, eltvt:$val, (MOVRELOffset i32:$idx, (i32 imm:$offset))), |
| Matt Arsenault | 1322b6f | 2016-07-09 01:13:56 +0000 | [diff] [blame] | 3323 | (!cast<Instruction>("SI_INDIRECT_DST_"#VecSize) $src, $idx, imm:$offset, $val) |
| Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 3324 | >; |
| 3325 | } |
| 3326 | |
| Matt Arsenault | 2841927 | 2015-10-07 00:42:51 +0000 | [diff] [blame] | 3327 | defm : SI_INDIRECT_Pattern <v2f32, f32, "V2">; |
| 3328 | defm : SI_INDIRECT_Pattern <v4f32, f32, "V4">; |
| 3329 | defm : SI_INDIRECT_Pattern <v8f32, f32, "V8">; |
| 3330 | defm : SI_INDIRECT_Pattern <v16f32, f32, "V16">; |
| Matt Arsenault | f5958dd | 2014-02-02 00:05:35 +0000 | [diff] [blame] | 3331 | |
| Matt Arsenault | 2841927 | 2015-10-07 00:42:51 +0000 | [diff] [blame] | 3332 | defm : SI_INDIRECT_Pattern <v2i32, i32, "V2">; |
| 3333 | defm : SI_INDIRECT_Pattern <v4i32, i32, "V4">; |
| 3334 | defm : SI_INDIRECT_Pattern <v8i32, i32, "V8">; |
| 3335 | defm : SI_INDIRECT_Pattern <v16i32, i32, "V16">; |
| Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 3336 | |
| Tom Stellard | 81d871d | 2013-11-13 23:36:50 +0000 | [diff] [blame] | 3337 | //===----------------------------------------------------------------------===// |
| Matt Arsenault | 5dbd5db | 2014-04-22 03:49:30 +0000 | [diff] [blame] | 3338 | // Conversion Patterns |
| 3339 | //===----------------------------------------------------------------------===// |
| 3340 | |
| 3341 | def : Pat<(i32 (sext_inreg i32:$src, i1)), |
| 3342 | (S_BFE_I32 i32:$src, 65536)>; // 0 | 1 << 16 |
| 3343 | |
| Matt Arsenault | 5dbd5db | 2014-04-22 03:49:30 +0000 | [diff] [blame] | 3344 | // Handle sext_inreg in i64 |
| 3345 | def : Pat < |
| 3346 | (i64 (sext_inreg i64:$src, i1)), |
| Matt Arsenault | 9481221 | 2014-11-14 18:18:16 +0000 | [diff] [blame] | 3347 | (S_BFE_I64 i64:$src, 0x10000) // 0 | 1 << 16 |
| Matt Arsenault | 5dbd5db | 2014-04-22 03:49:30 +0000 | [diff] [blame] | 3348 | >; |
| 3349 | |
| 3350 | def : Pat < |
| 3351 | (i64 (sext_inreg i64:$src, i8)), |
| Matt Arsenault | 9481221 | 2014-11-14 18:18:16 +0000 | [diff] [blame] | 3352 | (S_BFE_I64 i64:$src, 0x80000) // 0 | 8 << 16 |
| Matt Arsenault | 5dbd5db | 2014-04-22 03:49:30 +0000 | [diff] [blame] | 3353 | >; |
| 3354 | |
| 3355 | def : Pat < |
| 3356 | (i64 (sext_inreg i64:$src, i16)), |
| Matt Arsenault | 9481221 | 2014-11-14 18:18:16 +0000 | [diff] [blame] | 3357 | (S_BFE_I64 i64:$src, 0x100000) // 0 | 16 << 16 |
| 3358 | >; |
| 3359 | |
| 3360 | def : Pat < |
| 3361 | (i64 (sext_inreg i64:$src, i32)), |
| 3362 | (S_BFE_I64 i64:$src, 0x200000) // 0 | 32 << 16 |
| Matt Arsenault | 5dbd5db | 2014-04-22 03:49:30 +0000 | [diff] [blame] | 3363 | >; |
| 3364 | |
| Matt Arsenault | b2cbf79 | 2014-06-10 18:54:59 +0000 | [diff] [blame] | 3365 | class ZExt_i64_i32_Pat <SDNode ext> : Pat < |
| 3366 | (i64 (ext i32:$src)), |
| Matt Arsenault | 7d858d8 | 2014-11-02 23:46:54 +0000 | [diff] [blame] | 3367 | (REG_SEQUENCE SReg_64, $src, sub0, (S_MOV_B32 0), sub1) |
| Matt Arsenault | b2cbf79 | 2014-06-10 18:54:59 +0000 | [diff] [blame] | 3368 | >; |
| 3369 | |
| 3370 | class ZExt_i64_i1_Pat <SDNode ext> : Pat < |
| 3371 | (i64 (ext i1:$src)), |
| Matt Arsenault | 7d858d8 | 2014-11-02 23:46:54 +0000 | [diff] [blame] | 3372 | (REG_SEQUENCE VReg_64, |
| 3373 | (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src), sub0, |
| 3374 | (S_MOV_B32 0), sub1) |
| Matt Arsenault | b2cbf79 | 2014-06-10 18:54:59 +0000 | [diff] [blame] | 3375 | >; |
| 3376 | |
| 3377 | |
| 3378 | def : ZExt_i64_i32_Pat<zext>; |
| 3379 | def : ZExt_i64_i32_Pat<anyext>; |
| 3380 | def : ZExt_i64_i1_Pat<zext>; |
| 3381 | def : ZExt_i64_i1_Pat<anyext>; |
| 3382 | |
| Tom Stellard | bc4497b | 2016-02-12 23:45:29 +0000 | [diff] [blame] | 3383 | // FIXME: We need to use COPY_TO_REGCLASS to work-around the fact that |
| 3384 | // REG_SEQUENCE patterns don't support instructions with multiple outputs. |
| Matt Arsenault | b2cbf79 | 2014-06-10 18:54:59 +0000 | [diff] [blame] | 3385 | def : Pat < |
| 3386 | (i64 (sext i32:$src)), |
| Matt Arsenault | 7d858d8 | 2014-11-02 23:46:54 +0000 | [diff] [blame] | 3387 | (REG_SEQUENCE SReg_64, $src, sub0, |
| Artem Tamazov | 38e496b | 2016-04-29 17:04:50 +0000 | [diff] [blame] | 3388 | (i32 (COPY_TO_REGCLASS (S_ASHR_I32 $src, 31), SReg_32_XM0)), sub1) |
| Matt Arsenault | b2cbf79 | 2014-06-10 18:54:59 +0000 | [diff] [blame] | 3389 | >; |
| 3390 | |
| 3391 | def : Pat < |
| 3392 | (i64 (sext i1:$src)), |
| Matt Arsenault | 7d858d8 | 2014-11-02 23:46:54 +0000 | [diff] [blame] | 3393 | (REG_SEQUENCE VReg_64, |
| 3394 | (V_CNDMASK_B32_e64 0, -1, $src), sub0, |
| Matt Arsenault | b2cbf79 | 2014-06-10 18:54:59 +0000 | [diff] [blame] | 3395 | (V_CNDMASK_B32_e64 0, -1, $src), sub1) |
| 3396 | >; |
| 3397 | |
| Matt Arsenault | 7fb961f | 2016-07-22 17:01:21 +0000 | [diff] [blame] | 3398 | class FPToI1Pat<Instruction Inst, int KOne, ValueType vt, SDPatternOperator fp_to_int> : Pat < |
| 3399 | (i1 (fp_to_int (vt (VOP3Mods vt:$src0, i32:$src0_modifiers)))), |
| 3400 | (i1 (Inst 0, KOne, $src0_modifiers, $src0, DSTCLAMP.NONE, DSTOMOD.NONE)) |
| 3401 | >; |
| 3402 | |
| 3403 | def : FPToI1Pat<V_CMP_EQ_F32_e64, CONST.FP32_ONE, f32, fp_to_uint>; |
| 3404 | def : FPToI1Pat<V_CMP_EQ_F32_e64, CONST.FP32_NEG_ONE, f32, fp_to_sint>; |
| 3405 | def : FPToI1Pat<V_CMP_EQ_F64_e64, CONST.FP64_ONE, f64, fp_to_uint>; |
| 3406 | def : FPToI1Pat<V_CMP_EQ_F64_e64, CONST.FP64_NEG_ONE, f64, fp_to_sint>; |
| 3407 | |
| Matt Arsenault | becd656 | 2014-12-03 05:22:35 +0000 | [diff] [blame] | 3408 | // If we need to perform a logical operation on i1 values, we need to |
| 3409 | // use vector comparisons since there is only one SCC register. Vector |
| 3410 | // comparisions still write to a pair of SGPRs, so treat these as |
| 3411 | // 64-bit comparisons. When legalizing SGPR copies, instructions |
| 3412 | // resulting in the copies from SCC to these instructions will be |
| 3413 | // moved to the VALU. |
| 3414 | def : Pat < |
| 3415 | (i1 (and i1:$src0, i1:$src1)), |
| 3416 | (S_AND_B64 $src0, $src1) |
| 3417 | >; |
| 3418 | |
| 3419 | def : Pat < |
| 3420 | (i1 (or i1:$src0, i1:$src1)), |
| 3421 | (S_OR_B64 $src0, $src1) |
| 3422 | >; |
| 3423 | |
| 3424 | def : Pat < |
| 3425 | (i1 (xor i1:$src0, i1:$src1)), |
| 3426 | (S_XOR_B64 $src0, $src1) |
| 3427 | >; |
| 3428 | |
| Matt Arsenault | aeca2fa | 2014-05-31 06:47:42 +0000 | [diff] [blame] | 3429 | def : Pat < |
| 3430 | (f32 (sint_to_fp i1:$src)), |
| 3431 | (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_NEG_ONE, $src) |
| 3432 | >; |
| 3433 | |
| 3434 | def : Pat < |
| 3435 | (f32 (uint_to_fp i1:$src)), |
| 3436 | (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_ONE, $src) |
| 3437 | >; |
| 3438 | |
| 3439 | def : Pat < |
| 3440 | (f64 (sint_to_fp i1:$src)), |
| Matt Arsenault | becd656 | 2014-12-03 05:22:35 +0000 | [diff] [blame] | 3441 | (V_CVT_F64_I32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src)) |
| Matt Arsenault | aeca2fa | 2014-05-31 06:47:42 +0000 | [diff] [blame] | 3442 | >; |
| 3443 | |
| 3444 | def : Pat < |
| 3445 | (f64 (uint_to_fp i1:$src)), |
| 3446 | (V_CVT_F64_U32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src)) |
| 3447 | >; |
| 3448 | |
| Matt Arsenault | 5dbd5db | 2014-04-22 03:49:30 +0000 | [diff] [blame] | 3449 | //===----------------------------------------------------------------------===// |
| Tom Stellard | fb96169 | 2013-10-23 00:44:19 +0000 | [diff] [blame] | 3450 | // Miscellaneous Patterns |
| 3451 | //===----------------------------------------------------------------------===// |
| 3452 | |
| 3453 | def : Pat < |
| Tom Stellard | 81d871d | 2013-11-13 23:36:50 +0000 | [diff] [blame] | 3454 | (i32 (trunc i64:$a)), |
| 3455 | (EXTRACT_SUBREG $a, sub0) |
| 3456 | >; |
| 3457 | |
| Michel Danzer | bf1a641 | 2014-01-28 03:01:16 +0000 | [diff] [blame] | 3458 | def : Pat < |
| 3459 | (i1 (trunc i32:$a)), |
| Marek Olsak | f924dd6 | 2015-10-29 15:05:03 +0000 | [diff] [blame] | 3460 | (V_CMP_EQ_I32_e64 (S_AND_B32 (i32 1), $a), 1) |
| Michel Danzer | bf1a641 | 2014-01-28 03:01:16 +0000 | [diff] [blame] | 3461 | >; |
| 3462 | |
| Matt Arsenault | e306a32 | 2014-10-21 16:25:08 +0000 | [diff] [blame] | 3463 | def : Pat < |
| Matt Arsenault | abd271b | 2015-02-05 06:05:13 +0000 | [diff] [blame] | 3464 | (i1 (trunc i64:$a)), |
| Marek Olsak | f924dd6 | 2015-10-29 15:05:03 +0000 | [diff] [blame] | 3465 | (V_CMP_EQ_I32_e64 (S_AND_B32 (i32 1), |
| Matt Arsenault | abd271b | 2015-02-05 06:05:13 +0000 | [diff] [blame] | 3466 | (EXTRACT_SUBREG $a, sub0)), 1) |
| 3467 | >; |
| 3468 | |
| 3469 | def : Pat < |
| Matt Arsenault | e306a32 | 2014-10-21 16:25:08 +0000 | [diff] [blame] | 3470 | (i32 (bswap i32:$a)), |
| 3471 | (V_BFI_B32 (S_MOV_B32 0x00ff00ff), |
| 3472 | (V_ALIGNBIT_B32 $a, $a, 24), |
| 3473 | (V_ALIGNBIT_B32 $a, $a, 8)) |
| 3474 | >; |
| 3475 | |
| Matt Arsenault | 477b1782 | 2014-12-12 02:30:29 +0000 | [diff] [blame] | 3476 | def : Pat < |
| 3477 | (f32 (select i1:$src2, f32:$src1, f32:$src0)), |
| 3478 | (V_CNDMASK_B32_e64 $src0, $src1, $src2) |
| 3479 | >; |
| 3480 | |
| Marek Olsak | 63a7b08 | 2015-03-24 13:40:21 +0000 | [diff] [blame] | 3481 | multiclass BFMPatterns <ValueType vt, InstSI BFM, InstSI MOV> { |
| 3482 | def : Pat < |
| 3483 | (vt (shl (vt (add (vt (shl 1, vt:$a)), -1)), vt:$b)), |
| 3484 | (BFM $a, $b) |
| 3485 | >; |
| 3486 | |
| 3487 | def : Pat < |
| 3488 | (vt (add (vt (shl 1, vt:$a)), -1)), |
| 3489 | (BFM $a, (MOV 0)) |
| 3490 | >; |
| 3491 | } |
| 3492 | |
| 3493 | defm : BFMPatterns <i32, S_BFM_B32, S_MOV_B32>; |
| 3494 | // FIXME: defm : BFMPatterns <i64, S_BFM_B64, S_MOV_B64>; |
| 3495 | |
| Marek Olsak | 949f5da | 2015-03-24 13:40:34 +0000 | [diff] [blame] | 3496 | def : BFEPattern <V_BFE_U32, S_MOV_B32>; |
| 3497 | |
| Matt Arsenault | 61738cb | 2016-02-27 08:53:46 +0000 | [diff] [blame] | 3498 | let Predicates = [isSICI] in { |
| 3499 | def : Pat < |
| 3500 | (i64 (readcyclecounter)), |
| 3501 | (S_MEMTIME) |
| 3502 | >; |
| 3503 | } |
| 3504 | |
| Matt Arsenault | 9cd9071 | 2016-04-14 01:42:16 +0000 | [diff] [blame] | 3505 | def : Pat< |
| 3506 | (fcanonicalize f32:$src), |
| 3507 | (V_MUL_F32_e64 0, CONST.FP32_ONE, 0, $src, 0, 0) |
| 3508 | >; |
| 3509 | |
| 3510 | def : Pat< |
| 3511 | (fcanonicalize f64:$src), |
| 3512 | (V_MUL_F64 0, CONST.FP64_ONE, 0, $src, 0, 0) |
| 3513 | >; |
| 3514 | |
| Marek Olsak | 43650e4 | 2015-03-24 13:40:08 +0000 | [diff] [blame] | 3515 | //===----------------------------------------------------------------------===// |
| 3516 | // Fract Patterns |
| 3517 | //===----------------------------------------------------------------------===// |
| 3518 | |
| Marek Olsak | 7d77728 | 2015-03-24 13:40:15 +0000 | [diff] [blame] | 3519 | let Predicates = [isSI] in { |
| 3520 | |
| 3521 | // V_FRACT is buggy on SI, so the F32 version is never used and (x-floor(x)) is |
| 3522 | // used instead. However, SI doesn't have V_FLOOR_F64, so the most efficient |
| 3523 | // way to implement it is using V_FRACT_F64. |
| 3524 | // The workaround for the V_FRACT bug is: |
| 3525 | // fract(x) = isnan(x) ? x : min(V_FRACT(x), 0.99999999999999999) |
| 3526 | |
| Marek Olsak | 7d77728 | 2015-03-24 13:40:15 +0000 | [diff] [blame] | 3527 | // Convert floor(x) to (x - fract(x)) |
| 3528 | def : Pat < |
| 3529 | (f64 (ffloor (f64 (VOP3Mods f64:$x, i32:$mods)))), |
| 3530 | (V_ADD_F64 |
| 3531 | $mods, |
| 3532 | $x, |
| 3533 | SRCMODS.NEG, |
| 3534 | (V_CNDMASK_B64_PSEUDO |
| Marek Olsak | 7d77728 | 2015-03-24 13:40:15 +0000 | [diff] [blame] | 3535 | (V_MIN_F64 |
| 3536 | SRCMODS.NONE, |
| 3537 | (V_FRACT_F64_e64 $mods, $x, DSTCLAMP.NONE, DSTOMOD.NONE), |
| 3538 | SRCMODS.NONE, |
| 3539 | (V_MOV_B64_PSEUDO 0x3fefffffffffffff), |
| 3540 | DSTCLAMP.NONE, DSTOMOD.NONE), |
| Marek Olsak | 1354b87 | 2015-07-27 11:37:42 +0000 | [diff] [blame] | 3541 | $x, |
| Marek Olsak | 7d77728 | 2015-03-24 13:40:15 +0000 | [diff] [blame] | 3542 | (V_CMP_CLASS_F64_e64 SRCMODS.NONE, $x, 3/*NaN*/)), |
| 3543 | DSTCLAMP.NONE, DSTOMOD.NONE) |
| 3544 | >; |
| 3545 | |
| 3546 | } // End Predicates = [isSI] |
| 3547 | |
| Tom Stellard | fb96169 | 2013-10-23 00:44:19 +0000 | [diff] [blame] | 3548 | //============================================================================// |
| Tom Stellard | eac65dd | 2013-05-03 17:21:20 +0000 | [diff] [blame] | 3549 | // Miscellaneous Optimization Patterns |
| 3550 | //============================================================================// |
| 3551 | |
| Matt Arsenault | 49dd428 | 2014-09-15 17:15:02 +0000 | [diff] [blame] | 3552 | def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e64>; |
| Tom Stellard | eac65dd | 2013-05-03 17:21:20 +0000 | [diff] [blame] | 3553 | |
| Matt Arsenault | c89f291 | 2016-03-07 21:54:48 +0000 | [diff] [blame] | 3554 | def : IntMed3Pat<V_MED3_I32, smax, smax_oneuse, smin_oneuse>; |
| 3555 | def : IntMed3Pat<V_MED3_U32, umax, umax_oneuse, umin_oneuse>; |
| 3556 | |
| Tom Stellard | 245c15f | 2015-05-26 15:55:52 +0000 | [diff] [blame] | 3557 | //============================================================================// |
| 3558 | // Assembler aliases |
| 3559 | //============================================================================// |
| 3560 | |
| 3561 | def : MnemonicAlias<"v_add_u32", "v_add_i32">; |
| 3562 | def : MnemonicAlias<"v_sub_u32", "v_sub_i32">; |
| 3563 | def : MnemonicAlias<"v_subrev_u32", "v_subrev_i32">; |
| 3564 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 3565 | } // End isGCN predicate |