blob: 1ee63c6758224abd2c10e30c49e1788abee7e9f7 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
Michel Danzere9bb18b2013-02-14 19:03:25 +000014class InterpSlots {
15int P0 = 2;
16int P10 = 0;
17int P20 = 1;
18}
19def INTERP : InterpSlots;
20
21def InterpSlot : Operand<i32> {
22 let PrintMethod = "printInterpSlot";
23}
24
Michel Danzer6064f572014-01-27 07:20:44 +000025def SendMsgImm : Operand<i32> {
26 let PrintMethod = "printSendMsg";
27}
28
Eric Christopher7792e322015-01-30 23:24:40 +000029def isGCN : Predicate<"Subtarget->getGeneration() "
Tom Stellardd7e6f132015-04-08 01:09:26 +000030 ">= AMDGPUSubtarget::SOUTHERN_ISLANDS">,
31 AssemblerPredicate<"FeatureGCN">;
Marek Olsak7d777282015-03-24 13:40:15 +000032def isSI : Predicate<"Subtarget->getGeneration() "
33 "== AMDGPUSubtarget::SOUTHERN_ISLANDS">;
Marek Olsak5df00d62014-12-07 12:18:57 +000034
Tom Stellardec87f842015-05-25 16:15:54 +000035def has16BankLDS : Predicate<"Subtarget->getLDSBankCount() == 16">;
36def has32BankLDS : Predicate<"Subtarget->getLDSBankCount() == 32">;
37
Tom Stellard9d7ddd52014-11-14 14:08:00 +000038def SWaitMatchClass : AsmOperandClass {
39 let Name = "SWaitCnt";
40 let RenderMethod = "addImmOperands";
41 let ParserMethod = "parseSWaitCntOps";
42}
43
44def WAIT_FLAG : InstFlag<"printWaitFlag"> {
45 let ParserMatchClass = SWaitMatchClass;
46}
Tom Stellard75aadc22012-12-11 21:25:42 +000047
Marek Olsak5df00d62014-12-07 12:18:57 +000048let SubtargetPredicate = isGCN in {
Tom Stellard0e70de52014-05-16 20:56:45 +000049
Tom Stellard8d6d4492014-04-22 16:33:57 +000050//===----------------------------------------------------------------------===//
Tom Stellard3a35d8f2014-10-01 14:44:45 +000051// EXP Instructions
52//===----------------------------------------------------------------------===//
53
54defm EXP : EXP_m;
55
56//===----------------------------------------------------------------------===//
Tom Stellard8d6d4492014-04-22 16:33:57 +000057// SMRD Instructions
58//===----------------------------------------------------------------------===//
59
60let mayLoad = 1 in {
61
62// We are using the SGPR_32 and not the SReg_32 register class for 32-bit
63// SMRD instructions, because the SGPR_32 register class does not include M0
64// and writing to M0 from an SMRD instruction will hang the GPU.
Tom Stellard326d6ec2014-11-05 14:50:53 +000065defm S_LOAD_DWORD : SMRD_Helper <0x00, "s_load_dword", SReg_64, SGPR_32>;
66defm S_LOAD_DWORDX2 : SMRD_Helper <0x01, "s_load_dwordx2", SReg_64, SReg_64>;
67defm S_LOAD_DWORDX4 : SMRD_Helper <0x02, "s_load_dwordx4", SReg_64, SReg_128>;
68defm S_LOAD_DWORDX8 : SMRD_Helper <0x03, "s_load_dwordx8", SReg_64, SReg_256>;
69defm S_LOAD_DWORDX16 : SMRD_Helper <0x04, "s_load_dwordx16", SReg_64, SReg_512>;
Tom Stellard8d6d4492014-04-22 16:33:57 +000070
71defm S_BUFFER_LOAD_DWORD : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000072 0x08, "s_buffer_load_dword", SReg_128, SGPR_32
Tom Stellard8d6d4492014-04-22 16:33:57 +000073>;
74
75defm S_BUFFER_LOAD_DWORDX2 : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000076 0x09, "s_buffer_load_dwordx2", SReg_128, SReg_64
Tom Stellard8d6d4492014-04-22 16:33:57 +000077>;
78
79defm S_BUFFER_LOAD_DWORDX4 : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000080 0x0a, "s_buffer_load_dwordx4", SReg_128, SReg_128
Tom Stellard8d6d4492014-04-22 16:33:57 +000081>;
82
83defm S_BUFFER_LOAD_DWORDX8 : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000084 0x0b, "s_buffer_load_dwordx8", SReg_128, SReg_256
Tom Stellard8d6d4492014-04-22 16:33:57 +000085>;
86
87defm S_BUFFER_LOAD_DWORDX16 : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000088 0x0c, "s_buffer_load_dwordx16", SReg_128, SReg_512
Tom Stellard8d6d4492014-04-22 16:33:57 +000089>;
90
91} // mayLoad = 1
92
Tom Stellard326d6ec2014-11-05 14:50:53 +000093//def S_MEMTIME : SMRD_ <0x0000001e, "s_memtime", []>;
94//def S_DCACHE_INV : SMRD_ <0x0000001f, "s_dcache_inv", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +000095
96//===----------------------------------------------------------------------===//
97// SOP1 Instructions
98//===----------------------------------------------------------------------===//
99
Christian Konig76edd4f2013-02-26 17:52:29 +0000100let isMoveImm = 1 in {
Matthias Braune1a67412015-04-24 00:25:50 +0000101 let isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000102 defm S_MOV_B32 : SOP1_32 <sop1<0x03, 0x00>, "s_mov_b32", []>;
103 defm S_MOV_B64 : SOP1_64 <sop1<0x04, 0x01>, "s_mov_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000104 } // let isRematerializeable = 1
105
106 let Uses = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000107 defm S_CMOV_B32 : SOP1_32 <sop1<0x05, 0x02>, "s_cmov_b32", []>;
108 defm S_CMOV_B64 : SOP1_64 <sop1<0x06, 0x03>, "s_cmov_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000109 } // End Uses = [SCC]
Christian Konig76edd4f2013-02-26 17:52:29 +0000110} // End isMoveImm = 1
111
Marek Olsakb08604c2014-12-07 12:18:45 +0000112let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000113 defm S_NOT_B32 : SOP1_32 <sop1<0x07, 0x04>, "s_not_b32",
Marek Olsakb08604c2014-12-07 12:18:45 +0000114 [(set i32:$dst, (not i32:$src0))]
115 >;
Matt Arsenault2c335622014-04-09 07:16:16 +0000116
Marek Olsak5df00d62014-12-07 12:18:57 +0000117 defm S_NOT_B64 : SOP1_64 <sop1<0x08, 0x05>, "s_not_b64",
Marek Olsakb08604c2014-12-07 12:18:45 +0000118 [(set i64:$dst, (not i64:$src0))]
119 >;
Marek Olsak5df00d62014-12-07 12:18:57 +0000120 defm S_WQM_B32 : SOP1_32 <sop1<0x09, 0x06>, "s_wqm_b32", []>;
121 defm S_WQM_B64 : SOP1_64 <sop1<0x0a, 0x07>, "s_wqm_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000122} // End Defs = [SCC]
123
124
Marek Olsak5df00d62014-12-07 12:18:57 +0000125defm S_BREV_B32 : SOP1_32 <sop1<0x0b, 0x08>, "s_brev_b32",
Matt Arsenault43160e72014-06-18 17:13:57 +0000126 [(set i32:$dst, (AMDGPUbrev i32:$src0))]
127>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000128defm S_BREV_B64 : SOP1_64 <sop1<0x0c, 0x09>, "s_brev_b64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000129
Marek Olsakb08604c2014-12-07 12:18:45 +0000130let Defs = [SCC] in {
Tom Stellardce449ad2015-02-18 16:08:11 +0000131 defm S_BCNT0_I32_B32 : SOP1_32 <sop1<0x0d, 0x0a>, "s_bcnt0_i32_b32", []>;
132 defm S_BCNT0_I32_B64 : SOP1_32_64 <sop1<0x0e, 0x0b>, "s_bcnt0_i32_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000133 defm S_BCNT1_I32_B32 : SOP1_32 <sop1<0x0f, 0x0c>, "s_bcnt1_i32_b32",
Marek Olsakb08604c2014-12-07 12:18:45 +0000134 [(set i32:$dst, (ctpop i32:$src0))]
135 >;
Marek Olsak5df00d62014-12-07 12:18:57 +0000136 defm S_BCNT1_I32_B64 : SOP1_32_64 <sop1<0x10, 0x0d>, "s_bcnt1_i32_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000137} // End Defs = [SCC]
Matt Arsenault8333e432014-06-10 19:18:24 +0000138
Tom Stellardce449ad2015-02-18 16:08:11 +0000139defm S_FF0_I32_B32 : SOP1_32 <sop1<0x11, 0x0e>, "s_ff0_i32_b32", []>;
140defm S_FF0_I32_B64 : SOP1_32_64 <sop1<0x12, 0x0f>, "s_ff0_i32_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000141defm S_FF1_I32_B32 : SOP1_32 <sop1<0x13, 0x10>, "s_ff1_i32_b32",
Matt Arsenault295b86e2014-06-17 17:36:27 +0000142 [(set i32:$dst, (cttz_zero_undef i32:$src0))]
143>;
Tom Stellardce449ad2015-02-18 16:08:11 +0000144defm S_FF1_I32_B64 : SOP1_32_64 <sop1<0x14, 0x11>, "s_ff1_i32_b64", []>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000145
Marek Olsak5df00d62014-12-07 12:18:57 +0000146defm S_FLBIT_I32_B32 : SOP1_32 <sop1<0x15, 0x12>, "s_flbit_i32_b32",
Matt Arsenault85796012014-06-17 17:36:24 +0000147 [(set i32:$dst, (ctlz_zero_undef i32:$src0))]
148>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000149
Tom Stellardce449ad2015-02-18 16:08:11 +0000150defm S_FLBIT_I32_B64 : SOP1_32_64 <sop1<0x16, 0x13>, "s_flbit_i32_b64", []>;
Marek Olsakd2af89d2015-03-04 17:33:45 +0000151defm S_FLBIT_I32 : SOP1_32 <sop1<0x17, 0x14>, "s_flbit_i32",
152 [(set i32:$dst, (int_AMDGPU_flbit_i32 i32:$src0))]
153>;
Tom Stellardce449ad2015-02-18 16:08:11 +0000154defm S_FLBIT_I32_I64 : SOP1_32_64 <sop1<0x18, 0x15>, "s_flbit_i32_i64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000155defm S_SEXT_I32_I8 : SOP1_32 <sop1<0x19, 0x16>, "s_sext_i32_i8",
Matt Arsenault27cc9582014-04-18 01:53:18 +0000156 [(set i32:$dst, (sext_inreg i32:$src0, i8))]
157>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000158defm S_SEXT_I32_I16 : SOP1_32 <sop1<0x1a, 0x17>, "s_sext_i32_i16",
Matt Arsenault27cc9582014-04-18 01:53:18 +0000159 [(set i32:$dst, (sext_inreg i32:$src0, i16))]
160>;
Matt Arsenault5dbd5db2014-04-22 03:49:30 +0000161
Tom Stellardce449ad2015-02-18 16:08:11 +0000162defm S_BITSET0_B32 : SOP1_32 <sop1<0x1b, 0x18>, "s_bitset0_b32", []>;
163defm S_BITSET0_B64 : SOP1_64 <sop1<0x1c, 0x19>, "s_bitset0_b64", []>;
164defm S_BITSET1_B32 : SOP1_32 <sop1<0x1d, 0x1a>, "s_bitset1_b32", []>;
165defm S_BITSET1_B64 : SOP1_64 <sop1<0x1e, 0x1b>, "s_bitset1_b64", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000166defm S_GETPC_B64 : SOP1_64_0 <sop1<0x1f, 0x1c>, "s_getpc_b64", []>;
167defm S_SETPC_B64 : SOP1_64 <sop1<0x20, 0x1d>, "s_setpc_b64", []>;
168defm S_SWAPPC_B64 : SOP1_64 <sop1<0x21, 0x1e>, "s_swappc_b64", []>;
169defm S_RFE_B64 : SOP1_64 <sop1<0x22, 0x1f>, "s_rfe_b64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000170
Marek Olsakb08604c2014-12-07 12:18:45 +0000171let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC, SCC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000172
Marek Olsak5df00d62014-12-07 12:18:57 +0000173defm S_AND_SAVEEXEC_B64 : SOP1_64 <sop1<0x24, 0x20>, "s_and_saveexec_b64", []>;
174defm S_OR_SAVEEXEC_B64 : SOP1_64 <sop1<0x25, 0x21>, "s_or_saveexec_b64", []>;
175defm S_XOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x26, 0x22>, "s_xor_saveexec_b64", []>;
176defm S_ANDN2_SAVEEXEC_B64 : SOP1_64 <sop1<0x27, 0x23>, "s_andn2_saveexec_b64", []>;
177defm S_ORN2_SAVEEXEC_B64 : SOP1_64 <sop1<0x28, 0x24>, "s_orn2_saveexec_b64", []>;
178defm S_NAND_SAVEEXEC_B64 : SOP1_64 <sop1<0x29, 0x25>, "s_nand_saveexec_b64", []>;
179defm S_NOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x2a, 0x26>, "s_nor_saveexec_b64", []>;
180defm S_XNOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x2b, 0x27>, "s_xnor_saveexec_b64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000181
Marek Olsakb08604c2014-12-07 12:18:45 +0000182} // End hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC, SCC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000183
Marek Olsak5df00d62014-12-07 12:18:57 +0000184defm S_QUADMASK_B32 : SOP1_32 <sop1<0x2c, 0x28>, "s_quadmask_b32", []>;
185defm S_QUADMASK_B64 : SOP1_64 <sop1<0x2d, 0x29>, "s_quadmask_b64", []>;
186defm S_MOVRELS_B32 : SOP1_32 <sop1<0x2e, 0x2a>, "s_movrels_b32", []>;
187defm S_MOVRELS_B64 : SOP1_64 <sop1<0x2f, 0x2b>, "s_movrels_b64", []>;
188defm S_MOVRELD_B32 : SOP1_32 <sop1<0x30, 0x2c>, "s_movreld_b32", []>;
189defm S_MOVRELD_B64 : SOP1_64 <sop1<0x31, 0x2d>, "s_movreld_b64", []>;
Tom Stellardce449ad2015-02-18 16:08:11 +0000190defm S_CBRANCH_JOIN : SOP1_1 <sop1<0x32, 0x2e>, "s_cbranch_join", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000191defm S_MOV_REGRD_B32 : SOP1_32 <sop1<0x33, 0x2f>, "s_mov_regrd_b32", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000192let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000193 defm S_ABS_I32 : SOP1_32 <sop1<0x34, 0x30>, "s_abs_i32", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000194} // End Defs = [SCC]
Marek Olsak5df00d62014-12-07 12:18:57 +0000195defm S_MOV_FED_B32 : SOP1_32 <sop1<0x35, 0x31>, "s_mov_fed_b32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000196
197//===----------------------------------------------------------------------===//
198// SOP2 Instructions
199//===----------------------------------------------------------------------===//
200
201let Defs = [SCC] in { // Carry out goes to SCC
202let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000203defm S_ADD_U32 : SOP2_32 <sop2<0x00>, "s_add_u32", []>;
204defm S_ADD_I32 : SOP2_32 <sop2<0x02>, "s_add_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000205 [(set i32:$dst, (add SSrc_32:$src0, SSrc_32:$src1))]
206>;
207} // End isCommutable = 1
208
Marek Olsak5df00d62014-12-07 12:18:57 +0000209defm S_SUB_U32 : SOP2_32 <sop2<0x01>, "s_sub_u32", []>;
210defm S_SUB_I32 : SOP2_32 <sop2<0x03>, "s_sub_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000211 [(set i32:$dst, (sub SSrc_32:$src0, SSrc_32:$src1))]
212>;
213
214let Uses = [SCC] in { // Carry in comes from SCC
215let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000216defm S_ADDC_U32 : SOP2_32 <sop2<0x04>, "s_addc_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000217 [(set i32:$dst, (adde (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
218} // End isCommutable = 1
219
Marek Olsak5df00d62014-12-07 12:18:57 +0000220defm S_SUBB_U32 : SOP2_32 <sop2<0x05>, "s_subb_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000221 [(set i32:$dst, (sube (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
222} // End Uses = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000223
Marek Olsak5df00d62014-12-07 12:18:57 +0000224defm S_MIN_I32 : SOP2_32 <sop2<0x06>, "s_min_i32",
Matt Arsenault5881f4e2015-06-09 00:52:37 +0000225 [(set i32:$dst, (smin i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000226>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000227defm S_MIN_U32 : SOP2_32 <sop2<0x07>, "s_min_u32",
Matt Arsenault5881f4e2015-06-09 00:52:37 +0000228 [(set i32:$dst, (umin i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000229>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000230defm S_MAX_I32 : SOP2_32 <sop2<0x08>, "s_max_i32",
Matt Arsenault5881f4e2015-06-09 00:52:37 +0000231 [(set i32:$dst, (smax i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000232>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000233defm S_MAX_U32 : SOP2_32 <sop2<0x09>, "s_max_u32",
Matt Arsenault5881f4e2015-06-09 00:52:37 +0000234 [(set i32:$dst, (umax i32:$src0, i32:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000235>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000236} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000237
Tom Stellard8d6d4492014-04-22 16:33:57 +0000238
Marek Olsakb08604c2014-12-07 12:18:45 +0000239let Uses = [SCC] in {
Tom Stellardd7e6f132015-04-08 01:09:26 +0000240 defm S_CSELECT_B32 : SOP2_32 <sop2<0x0a>, "s_cselect_b32", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000241 defm S_CSELECT_B64 : SOP2_64 <sop2<0x0b>, "s_cselect_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000242} // End Uses = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000243
Marek Olsakb08604c2014-12-07 12:18:45 +0000244let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000245defm S_AND_B32 : SOP2_32 <sop2<0x0e, 0x0c>, "s_and_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000246 [(set i32:$dst, (and i32:$src0, i32:$src1))]
247>;
248
Marek Olsak5df00d62014-12-07 12:18:57 +0000249defm S_AND_B64 : SOP2_64 <sop2<0x0f, 0x0d>, "s_and_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000250 [(set i64:$dst, (and i64:$src0, i64:$src1))]
251>;
252
Marek Olsak5df00d62014-12-07 12:18:57 +0000253defm S_OR_B32 : SOP2_32 <sop2<0x10, 0x0e>, "s_or_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000254 [(set i32:$dst, (or i32:$src0, i32:$src1))]
255>;
256
Marek Olsak5df00d62014-12-07 12:18:57 +0000257defm S_OR_B64 : SOP2_64 <sop2<0x11, 0x0f>, "s_or_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000258 [(set i64:$dst, (or i64:$src0, i64:$src1))]
259>;
260
Marek Olsak5df00d62014-12-07 12:18:57 +0000261defm S_XOR_B32 : SOP2_32 <sop2<0x12, 0x10>, "s_xor_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000262 [(set i32:$dst, (xor i32:$src0, i32:$src1))]
263>;
264
Marek Olsak5df00d62014-12-07 12:18:57 +0000265defm S_XOR_B64 : SOP2_64 <sop2<0x13, 0x11>, "s_xor_b64",
Tom Stellard58ac7442014-04-29 23:12:48 +0000266 [(set i64:$dst, (xor i64:$src0, i64:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000267>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000268defm S_ANDN2_B32 : SOP2_32 <sop2<0x14, 0x12>, "s_andn2_b32", []>;
269defm S_ANDN2_B64 : SOP2_64 <sop2<0x15, 0x13>, "s_andn2_b64", []>;
270defm S_ORN2_B32 : SOP2_32 <sop2<0x16, 0x14>, "s_orn2_b32", []>;
271defm S_ORN2_B64 : SOP2_64 <sop2<0x17, 0x15>, "s_orn2_b64", []>;
272defm S_NAND_B32 : SOP2_32 <sop2<0x18, 0x16>, "s_nand_b32", []>;
273defm S_NAND_B64 : SOP2_64 <sop2<0x19, 0x17>, "s_nand_b64", []>;
274defm S_NOR_B32 : SOP2_32 <sop2<0x1a, 0x18>, "s_nor_b32", []>;
275defm S_NOR_B64 : SOP2_64 <sop2<0x1b, 0x19>, "s_nor_b64", []>;
276defm S_XNOR_B32 : SOP2_32 <sop2<0x1c, 0x1a>, "s_xnor_b32", []>;
277defm S_XNOR_B64 : SOP2_64 <sop2<0x1d, 0x1b>, "s_xnor_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000278} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000279
280// Use added complexity so these patterns are preferred to the VALU patterns.
281let AddedComplexity = 1 in {
Marek Olsakb08604c2014-12-07 12:18:45 +0000282let Defs = [SCC] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000283
Marek Olsak5df00d62014-12-07 12:18:57 +0000284defm S_LSHL_B32 : SOP2_32 <sop2<0x1e, 0x1c>, "s_lshl_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000285 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
286>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000287defm S_LSHL_B64 : SOP2_64_32 <sop2<0x1f, 0x1d>, "s_lshl_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000288 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
289>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000290defm S_LSHR_B32 : SOP2_32 <sop2<0x20, 0x1e>, "s_lshr_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000291 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
292>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000293defm S_LSHR_B64 : SOP2_64_32 <sop2<0x21, 0x1f>, "s_lshr_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000294 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
295>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000296defm S_ASHR_I32 : SOP2_32 <sop2<0x22, 0x20>, "s_ashr_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000297 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
298>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000299defm S_ASHR_I64 : SOP2_64_32 <sop2<0x23, 0x21>, "s_ashr_i64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000300 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
301>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000302} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000303
Marek Olsak63a7b082015-03-24 13:40:21 +0000304defm S_BFM_B32 : SOP2_32 <sop2<0x24, 0x22>, "s_bfm_b32",
305 [(set i32:$dst, (AMDGPUbfm i32:$src0, i32:$src1))]>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000306defm S_BFM_B64 : SOP2_64 <sop2<0x25, 0x23>, "s_bfm_b64", []>;
307defm S_MUL_I32 : SOP2_32 <sop2<0x26, 0x24>, "s_mul_i32",
Matt Arsenault869cd072014-09-03 23:24:35 +0000308 [(set i32:$dst, (mul i32:$src0, i32:$src1))]
309>;
310
311} // End AddedComplexity = 1
312
Marek Olsakb08604c2014-12-07 12:18:45 +0000313let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000314defm S_BFE_U32 : SOP2_32 <sop2<0x27, 0x25>, "s_bfe_u32", []>;
315defm S_BFE_I32 : SOP2_32 <sop2<0x28, 0x26>, "s_bfe_i32", []>;
316defm S_BFE_U64 : SOP2_64 <sop2<0x29, 0x27>, "s_bfe_u64", []>;
317defm S_BFE_I64 : SOP2_64_32 <sop2<0x2a, 0x28>, "s_bfe_i64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000318} // End Defs = [SCC]
319
Tom Stellard0c0008c2015-02-18 16:08:13 +0000320let sdst = 0 in {
321defm S_CBRANCH_G_FORK : SOP2_m <
322 sop2<0x2b, 0x29>, "s_cbranch_g_fork", (outs),
323 (ins SReg_64:$src0, SReg_64:$src1), "s_cbranch_g_fork $src0, $src1", []
324>;
325}
326
Marek Olsakb08604c2014-12-07 12:18:45 +0000327let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000328defm S_ABSDIFF_I32 : SOP2_32 <sop2<0x2c, 0x2a>, "s_absdiff_i32", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000329} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000330
331//===----------------------------------------------------------------------===//
332// SOPC Instructions
333//===----------------------------------------------------------------------===//
334
Tom Stellard326d6ec2014-11-05 14:50:53 +0000335def S_CMP_EQ_I32 : SOPC_32 <0x00000000, "s_cmp_eq_i32">;
336def S_CMP_LG_I32 : SOPC_32 <0x00000001, "s_cmp_lg_i32">;
337def S_CMP_GT_I32 : SOPC_32 <0x00000002, "s_cmp_gt_i32">;
338def S_CMP_GE_I32 : SOPC_32 <0x00000003, "s_cmp_ge_i32">;
339def S_CMP_LT_I32 : SOPC_32 <0x00000004, "s_cmp_lt_i32">;
340def S_CMP_LE_I32 : SOPC_32 <0x00000005, "s_cmp_le_i32">;
341def S_CMP_EQ_U32 : SOPC_32 <0x00000006, "s_cmp_eq_u32">;
342def S_CMP_LG_U32 : SOPC_32 <0x00000007, "s_cmp_lg_u32">;
343def S_CMP_GT_U32 : SOPC_32 <0x00000008, "s_cmp_gt_u32">;
344def S_CMP_GE_U32 : SOPC_32 <0x00000009, "s_cmp_ge_u32">;
345def S_CMP_LT_U32 : SOPC_32 <0x0000000a, "s_cmp_lt_u32">;
346def S_CMP_LE_U32 : SOPC_32 <0x0000000b, "s_cmp_le_u32">;
347////def S_BITCMP0_B32 : SOPC_BITCMP0 <0x0000000c, "s_bitcmp0_b32", []>;
348////def S_BITCMP1_B32 : SOPC_BITCMP1 <0x0000000d, "s_bitcmp1_b32", []>;
349////def S_BITCMP0_B64 : SOPC_BITCMP0 <0x0000000e, "s_bitcmp0_b64", []>;
350////def S_BITCMP1_B64 : SOPC_BITCMP1 <0x0000000f, "s_bitcmp1_b64", []>;
351//def S_SETVSKIP : SOPC_ <0x00000010, "s_setvskip", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000352
353//===----------------------------------------------------------------------===//
354// SOPK Instructions
355//===----------------------------------------------------------------------===//
356
Tom Stellarde63d5ed2014-11-14 20:43:28 +0000357let isReMaterializable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000358defm S_MOVK_I32 : SOPK_32 <sopk<0x00>, "s_movk_i32", []>;
Tom Stellarde63d5ed2014-11-14 20:43:28 +0000359} // End isReMaterializable = 1
Marek Olsak5df00d62014-12-07 12:18:57 +0000360let Uses = [SCC] in {
361 defm S_CMOVK_I32 : SOPK_32 <sopk<0x02, 0x01>, "s_cmovk_i32", []>;
362}
363
364let isCompare = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000365
366/*
367This instruction is disabled for now until we can figure out how to teach
368the instruction selector to correctly use the S_CMP* vs V_CMP*
369instructions.
370
371When this instruction is enabled the code generator sometimes produces this
372invalid sequence:
373
374SCC = S_CMPK_EQ_I32 SGPR0, imm
375VCC = COPY SCC
376VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
377
Marek Olsak5df00d62014-12-07 12:18:57 +0000378defm S_CMPK_EQ_I32 : SOPK_SCC <sopk<0x03, 0x02>, "s_cmpk_eq_i32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000379 [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000380>;
381*/
382
Tom Stellard8980dc32015-04-08 01:09:22 +0000383defm S_CMPK_EQ_I32 : SOPK_SCC <sopk<0x03, 0x02>, "s_cmpk_eq_i32", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000384defm S_CMPK_LG_I32 : SOPK_SCC <sopk<0x04, 0x03>, "s_cmpk_lg_i32", []>;
385defm S_CMPK_GT_I32 : SOPK_SCC <sopk<0x05, 0x04>, "s_cmpk_gt_i32", []>;
386defm S_CMPK_GE_I32 : SOPK_SCC <sopk<0x06, 0x05>, "s_cmpk_ge_i32", []>;
387defm S_CMPK_LT_I32 : SOPK_SCC <sopk<0x07, 0x06>, "s_cmpk_lt_i32", []>;
388defm S_CMPK_LE_I32 : SOPK_SCC <sopk<0x08, 0x07>, "s_cmpk_le_i32", []>;
389defm S_CMPK_EQ_U32 : SOPK_SCC <sopk<0x09, 0x08>, "s_cmpk_eq_u32", []>;
390defm S_CMPK_LG_U32 : SOPK_SCC <sopk<0x0a, 0x09>, "s_cmpk_lg_u32", []>;
391defm S_CMPK_GT_U32 : SOPK_SCC <sopk<0x0b, 0x0a>, "s_cmpk_gt_u32", []>;
392defm S_CMPK_GE_U32 : SOPK_SCC <sopk<0x0c, 0x0b>, "s_cmpk_ge_u32", []>;
393defm S_CMPK_LT_U32 : SOPK_SCC <sopk<0x0d, 0x0c>, "s_cmpk_lt_u32", []>;
394defm S_CMPK_LE_U32 : SOPK_SCC <sopk<0x0e, 0x0d>, "s_cmpk_le_u32", []>;
395} // End isCompare = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000396
Tom Stellard8980dc32015-04-08 01:09:22 +0000397let Defs = [SCC], isCommutable = 1, DisableEncoding = "$src0",
398 Constraints = "$sdst = $src0" in {
399 defm S_ADDK_I32 : SOPK_32TIE <sopk<0x0f, 0x0e>, "s_addk_i32", []>;
400 defm S_MULK_I32 : SOPK_32TIE <sopk<0x10, 0x0f>, "s_mulk_i32", []>;
Matt Arsenault3383eec2013-11-14 22:32:49 +0000401}
402
Tom Stellard8980dc32015-04-08 01:09:22 +0000403defm S_CBRANCH_I_FORK : SOPK_m <
404 sopk<0x11, 0x10>, "s_cbranch_i_fork", (outs),
405 (ins SReg_64:$sdst, u16imm:$simm16), " $sdst, $simm16"
406>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000407defm S_GETREG_B32 : SOPK_32 <sopk<0x12, 0x11>, "s_getreg_b32", []>;
Tom Stellard8980dc32015-04-08 01:09:22 +0000408defm S_SETREG_B32 : SOPK_m <
409 sopk<0x13, 0x12>, "s_setreg_b32", (outs),
410 (ins SReg_32:$sdst, u16imm:$simm16), " $sdst, $simm16"
411>;
412// FIXME: Not on SI?
413//defm S_GETREG_REGRD_B32 : SOPK_32 <sopk<0x14, 0x13>, "s_getreg_regrd_b32", []>;
414defm S_SETREG_IMM32_B32 : SOPK_IMM32 <
415 sopk<0x15, 0x14>, "s_setreg_imm32_b32", (outs),
416 (ins i32imm:$imm, u16imm:$simm16), " $imm, $simm16"
417>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000418
Tom Stellard8d6d4492014-04-22 16:33:57 +0000419//===----------------------------------------------------------------------===//
420// SOPP Instructions
421//===----------------------------------------------------------------------===//
422
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000423def S_NOP : SOPP <0x00000000, (ins i16imm:$simm16), "s_nop $simm16">;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000424
425let isTerminator = 1 in {
426
Tom Stellard326d6ec2014-11-05 14:50:53 +0000427def S_ENDPGM : SOPP <0x00000001, (ins), "s_endpgm",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000428 [(IL_retflag)]> {
Tom Stellarde08fe682014-07-21 14:01:05 +0000429 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000430 let isBarrier = 1;
431 let hasCtrlDep = 1;
432}
433
434let isBranch = 1 in {
435def S_BRANCH : SOPP <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000436 0x00000002, (ins sopp_brtarget:$simm16), "s_branch $simm16",
Tom Stellarde08fe682014-07-21 14:01:05 +0000437 [(br bb:$simm16)]> {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000438 let isBarrier = 1;
439}
440
441let DisableEncoding = "$scc" in {
442def S_CBRANCH_SCC0 : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000443 0x00000004, (ins sopp_brtarget:$simm16, SCCReg:$scc),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000444 "s_cbranch_scc0 $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000445>;
446def S_CBRANCH_SCC1 : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000447 0x00000005, (ins sopp_brtarget:$simm16, SCCReg:$scc),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000448 "s_cbranch_scc1 $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000449>;
450} // End DisableEncoding = "$scc"
451
452def S_CBRANCH_VCCZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000453 0x00000006, (ins sopp_brtarget:$simm16, VCCReg:$vcc),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000454 "s_cbranch_vccz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000455>;
456def S_CBRANCH_VCCNZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000457 0x00000007, (ins sopp_brtarget:$simm16, VCCReg:$vcc),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000458 "s_cbranch_vccnz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000459>;
460
461let DisableEncoding = "$exec" in {
462def S_CBRANCH_EXECZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000463 0x00000008, (ins sopp_brtarget:$simm16, EXECReg:$exec),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000464 "s_cbranch_execz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000465>;
466def S_CBRANCH_EXECNZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000467 0x00000009, (ins sopp_brtarget:$simm16, EXECReg:$exec),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000468 "s_cbranch_execnz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000469>;
470} // End DisableEncoding = "$exec"
471
472
473} // End isBranch = 1
474} // End isTerminator = 1
475
476let hasSideEffects = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000477def S_BARRIER : SOPP <0x0000000a, (ins), "s_barrier",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000478 [(int_AMDGPU_barrier_local)]
479> {
Tom Stellarde08fe682014-07-21 14:01:05 +0000480 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000481 let isBarrier = 1;
482 let hasCtrlDep = 1;
483 let mayLoad = 1;
484 let mayStore = 1;
485}
486
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000487def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "s_waitcnt $simm16">;
488def S_SETHALT : SOPP <0x0000000d, (ins i16imm:$simm16), "s_sethalt $simm16">;
489def S_SLEEP : SOPP <0x0000000e, (ins i16imm:$simm16), "s_sleep $simm16">;
490def S_SETPRIO : SOPP <0x0000000f, (ins i16imm:$sim16), "s_setprio $sim16">;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000491
Tom Stellardfc92e772015-05-12 14:18:14 +0000492let Uses = [EXEC, M0] in {
493 def S_SENDMSG : SOPP <0x00000010, (ins SendMsgImm:$simm16), "s_sendmsg $simm16",
494 [(AMDGPUsendmsg (i32 imm:$simm16))]
495 >;
496} // End Uses = [EXEC, M0]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000497
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000498def S_SENDMSGHALT : SOPP <0x00000011, (ins i16imm:$simm16), "s_sendmsghalt $simm16">;
499def S_TRAP : SOPP <0x00000012, (ins i16imm:$simm16), "s_trap $simm16">;
500def S_ICACHE_INV : SOPP <0x00000013, (ins), "s_icache_inv"> {
501 let simm16 = 0;
502}
503def S_INCPERFLEVEL : SOPP <0x00000014, (ins i16imm:$simm16), "s_incperflevel $simm16">;
504def S_DECPERFLEVEL : SOPP <0x00000015, (ins i16imm:$simm16), "s_decperflevel $simm16">;
505def S_TTRACEDATA : SOPP <0x00000016, (ins), "s_ttracedata"> {
506 let simm16 = 0;
507}
Tom Stellard8d6d4492014-04-22 16:33:57 +0000508} // End hasSideEffects
509
510//===----------------------------------------------------------------------===//
511// VOPC Instructions
512//===----------------------------------------------------------------------===//
513
Matt Arsenault0943b0e2015-03-23 18:45:38 +0000514let isCompare = 1, isCommutable = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +0000515
Marek Olsak5df00d62014-12-07 12:18:57 +0000516defm V_CMP_F_F32 : VOPC_F32 <vopc<0x0, 0x40>, "v_cmp_f_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000517defm V_CMP_LT_F32 : VOPC_F32 <vopc<0x1, 0x41>, "v_cmp_lt_f32", COND_OLT, "v_cmp_gt_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000518defm V_CMP_EQ_F32 : VOPC_F32 <vopc<0x2, 0x42>, "v_cmp_eq_f32", COND_OEQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000519defm V_CMP_LE_F32 : VOPC_F32 <vopc<0x3, 0x43>, "v_cmp_le_f32", COND_OLE, "v_cmp_ge_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000520defm V_CMP_GT_F32 : VOPC_F32 <vopc<0x4, 0x44>, "v_cmp_gt_f32", COND_OGT>;
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000521defm V_CMP_LG_F32 : VOPC_F32 <vopc<0x5, 0x45>, "v_cmp_lg_f32", COND_ONE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000522defm V_CMP_GE_F32 : VOPC_F32 <vopc<0x6, 0x46>, "v_cmp_ge_f32", COND_OGE>;
523defm V_CMP_O_F32 : VOPC_F32 <vopc<0x7, 0x47>, "v_cmp_o_f32", COND_O>;
524defm V_CMP_U_F32 : VOPC_F32 <vopc<0x8, 0x48>, "v_cmp_u_f32", COND_UO>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000525defm V_CMP_NGE_F32 : VOPC_F32 <vopc<0x9, 0x49>, "v_cmp_nge_f32", COND_ULT, "v_cmp_nle_f32">;
Matt Arsenault58d502f2014-12-11 22:15:43 +0000526defm V_CMP_NLG_F32 : VOPC_F32 <vopc<0xa, 0x4a>, "v_cmp_nlg_f32", COND_UEQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000527defm V_CMP_NGT_F32 : VOPC_F32 <vopc<0xb, 0x4b>, "v_cmp_ngt_f32", COND_ULE, "v_cmp_nlt_f32">;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000528defm V_CMP_NLE_F32 : VOPC_F32 <vopc<0xc, 0x4c>, "v_cmp_nle_f32", COND_UGT>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000529defm V_CMP_NEQ_F32 : VOPC_F32 <vopc<0xd, 0x4d>, "v_cmp_neq_f32", COND_UNE>;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000530defm V_CMP_NLT_F32 : VOPC_F32 <vopc<0xe, 0x4e>, "v_cmp_nlt_f32", COND_UGE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000531defm V_CMP_TRU_F32 : VOPC_F32 <vopc<0xf, 0x4f>, "v_cmp_tru_f32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000532
Tom Stellard75aadc22012-12-11 21:25:42 +0000533
Marek Olsak5df00d62014-12-07 12:18:57 +0000534defm V_CMPX_F_F32 : VOPCX_F32 <vopc<0x10, 0x50>, "v_cmpx_f_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000535defm V_CMPX_LT_F32 : VOPCX_F32 <vopc<0x11, 0x51>, "v_cmpx_lt_f32", "v_cmpx_gt_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000536defm V_CMPX_EQ_F32 : VOPCX_F32 <vopc<0x12, 0x52>, "v_cmpx_eq_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000537defm V_CMPX_LE_F32 : VOPCX_F32 <vopc<0x13, 0x53>, "v_cmpx_le_f32", "v_cmpx_ge_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000538defm V_CMPX_GT_F32 : VOPCX_F32 <vopc<0x14, 0x54>, "v_cmpx_gt_f32">;
539defm V_CMPX_LG_F32 : VOPCX_F32 <vopc<0x15, 0x55>, "v_cmpx_lg_f32">;
540defm V_CMPX_GE_F32 : VOPCX_F32 <vopc<0x16, 0x56>, "v_cmpx_ge_f32">;
541defm V_CMPX_O_F32 : VOPCX_F32 <vopc<0x17, 0x57>, "v_cmpx_o_f32">;
542defm V_CMPX_U_F32 : VOPCX_F32 <vopc<0x18, 0x58>, "v_cmpx_u_f32">;
543defm V_CMPX_NGE_F32 : VOPCX_F32 <vopc<0x19, 0x59>, "v_cmpx_nge_f32">;
544defm V_CMPX_NLG_F32 : VOPCX_F32 <vopc<0x1a, 0x5a>, "v_cmpx_nlg_f32">;
545defm V_CMPX_NGT_F32 : VOPCX_F32 <vopc<0x1b, 0x5b>, "v_cmpx_ngt_f32">;
546defm V_CMPX_NLE_F32 : VOPCX_F32 <vopc<0x1c, 0x5c>, "v_cmpx_nle_f32">;
547defm V_CMPX_NEQ_F32 : VOPCX_F32 <vopc<0x1d, 0x5d>, "v_cmpx_neq_f32">;
548defm V_CMPX_NLT_F32 : VOPCX_F32 <vopc<0x1e, 0x5e>, "v_cmpx_nlt_f32">;
549defm V_CMPX_TRU_F32 : VOPCX_F32 <vopc<0x1f, 0x5f>, "v_cmpx_tru_f32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000550
Tom Stellard75aadc22012-12-11 21:25:42 +0000551
Marek Olsak5df00d62014-12-07 12:18:57 +0000552defm V_CMP_F_F64 : VOPC_F64 <vopc<0x20, 0x60>, "v_cmp_f_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000553defm V_CMP_LT_F64 : VOPC_F64 <vopc<0x21, 0x61>, "v_cmp_lt_f64", COND_OLT, "v_cmp_gt_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000554defm V_CMP_EQ_F64 : VOPC_F64 <vopc<0x22, 0x62>, "v_cmp_eq_f64", COND_OEQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000555defm V_CMP_LE_F64 : VOPC_F64 <vopc<0x23, 0x63>, "v_cmp_le_f64", COND_OLE, "v_cmp_ge_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000556defm V_CMP_GT_F64 : VOPC_F64 <vopc<0x24, 0x64>, "v_cmp_gt_f64", COND_OGT>;
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000557defm V_CMP_LG_F64 : VOPC_F64 <vopc<0x25, 0x65>, "v_cmp_lg_f64", COND_ONE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000558defm V_CMP_GE_F64 : VOPC_F64 <vopc<0x26, 0x66>, "v_cmp_ge_f64", COND_OGE>;
559defm V_CMP_O_F64 : VOPC_F64 <vopc<0x27, 0x67>, "v_cmp_o_f64", COND_O>;
560defm V_CMP_U_F64 : VOPC_F64 <vopc<0x28, 0x68>, "v_cmp_u_f64", COND_UO>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000561defm V_CMP_NGE_F64 : VOPC_F64 <vopc<0x29, 0x69>, "v_cmp_nge_f64", COND_ULT, "v_cmp_nle_f64">;
Matt Arsenault58d502f2014-12-11 22:15:43 +0000562defm V_CMP_NLG_F64 : VOPC_F64 <vopc<0x2a, 0x6a>, "v_cmp_nlg_f64", COND_UEQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000563defm V_CMP_NGT_F64 : VOPC_F64 <vopc<0x2b, 0x6b>, "v_cmp_ngt_f64", COND_ULE, "v_cmp_nlt_f64">;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000564defm V_CMP_NLE_F64 : VOPC_F64 <vopc<0x2c, 0x6c>, "v_cmp_nle_f64", COND_UGT>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000565defm V_CMP_NEQ_F64 : VOPC_F64 <vopc<0x2d, 0x6d>, "v_cmp_neq_f64", COND_UNE>;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000566defm V_CMP_NLT_F64 : VOPC_F64 <vopc<0x2e, 0x6e>, "v_cmp_nlt_f64", COND_UGE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000567defm V_CMP_TRU_F64 : VOPC_F64 <vopc<0x2f, 0x6f>, "v_cmp_tru_f64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000568
Tom Stellard75aadc22012-12-11 21:25:42 +0000569
Marek Olsak5df00d62014-12-07 12:18:57 +0000570defm V_CMPX_F_F64 : VOPCX_F64 <vopc<0x30, 0x70>, "v_cmpx_f_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000571defm V_CMPX_LT_F64 : VOPCX_F64 <vopc<0x31, 0x71>, "v_cmpx_lt_f64", "v_cmpx_gt_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000572defm V_CMPX_EQ_F64 : VOPCX_F64 <vopc<0x32, 0x72>, "v_cmpx_eq_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000573defm V_CMPX_LE_F64 : VOPCX_F64 <vopc<0x33, 0x73>, "v_cmpx_le_f64", "v_cmpx_ge_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000574defm V_CMPX_GT_F64 : VOPCX_F64 <vopc<0x34, 0x74>, "v_cmpx_gt_f64">;
575defm V_CMPX_LG_F64 : VOPCX_F64 <vopc<0x35, 0x75>, "v_cmpx_lg_f64">;
576defm V_CMPX_GE_F64 : VOPCX_F64 <vopc<0x36, 0x76>, "v_cmpx_ge_f64">;
577defm V_CMPX_O_F64 : VOPCX_F64 <vopc<0x37, 0x77>, "v_cmpx_o_f64">;
578defm V_CMPX_U_F64 : VOPCX_F64 <vopc<0x38, 0x78>, "v_cmpx_u_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000579defm V_CMPX_NGE_F64 : VOPCX_F64 <vopc<0x39, 0x79>, "v_cmpx_nge_f64", "v_cmpx_nle_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000580defm V_CMPX_NLG_F64 : VOPCX_F64 <vopc<0x3a, 0x7a>, "v_cmpx_nlg_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000581defm V_CMPX_NGT_F64 : VOPCX_F64 <vopc<0x3b, 0x7b>, "v_cmpx_ngt_f64", "v_cmpx_nlt_f64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000582defm V_CMPX_NLE_F64 : VOPCX_F64 <vopc<0x3c, 0x7c>, "v_cmpx_nle_f64">;
583defm V_CMPX_NEQ_F64 : VOPCX_F64 <vopc<0x3d, 0x7d>, "v_cmpx_neq_f64">;
584defm V_CMPX_NLT_F64 : VOPCX_F64 <vopc<0x3e, 0x7e>, "v_cmpx_nlt_f64">;
585defm V_CMPX_TRU_F64 : VOPCX_F64 <vopc<0x3f, 0x7f>, "v_cmpx_tru_f64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000586
Tom Stellard75aadc22012-12-11 21:25:42 +0000587
Marek Olsak5df00d62014-12-07 12:18:57 +0000588let SubtargetPredicate = isSICI in {
589
Tom Stellard326d6ec2014-11-05 14:50:53 +0000590defm V_CMPS_F_F32 : VOPC_F32 <vopc<0x40>, "v_cmps_f_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000591defm V_CMPS_LT_F32 : VOPC_F32 <vopc<0x41>, "v_cmps_lt_f32", COND_NULL, "v_cmps_gt_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000592defm V_CMPS_EQ_F32 : VOPC_F32 <vopc<0x42>, "v_cmps_eq_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000593defm V_CMPS_LE_F32 : VOPC_F32 <vopc<0x43>, "v_cmps_le_f32", COND_NULL, "v_cmps_ge_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000594defm V_CMPS_GT_F32 : VOPC_F32 <vopc<0x44>, "v_cmps_gt_f32">;
595defm V_CMPS_LG_F32 : VOPC_F32 <vopc<0x45>, "v_cmps_lg_f32">;
596defm V_CMPS_GE_F32 : VOPC_F32 <vopc<0x46>, "v_cmps_ge_f32">;
597defm V_CMPS_O_F32 : VOPC_F32 <vopc<0x47>, "v_cmps_o_f32">;
598defm V_CMPS_U_F32 : VOPC_F32 <vopc<0x48>, "v_cmps_u_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000599defm V_CMPS_NGE_F32 : VOPC_F32 <vopc<0x49>, "v_cmps_nge_f32", COND_NULL, "v_cmps_nle_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000600defm V_CMPS_NLG_F32 : VOPC_F32 <vopc<0x4a>, "v_cmps_nlg_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000601defm V_CMPS_NGT_F32 : VOPC_F32 <vopc<0x4b>, "v_cmps_ngt_f32", COND_NULL, "v_cmps_nlt_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000602defm V_CMPS_NLE_F32 : VOPC_F32 <vopc<0x4c>, "v_cmps_nle_f32">;
603defm V_CMPS_NEQ_F32 : VOPC_F32 <vopc<0x4d>, "v_cmps_neq_f32">;
604defm V_CMPS_NLT_F32 : VOPC_F32 <vopc<0x4e>, "v_cmps_nlt_f32">;
605defm V_CMPS_TRU_F32 : VOPC_F32 <vopc<0x4f>, "v_cmps_tru_f32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000606
Christian Konig76edd4f2013-02-26 17:52:29 +0000607
Tom Stellard326d6ec2014-11-05 14:50:53 +0000608defm V_CMPSX_F_F32 : VOPCX_F32 <vopc<0x50>, "v_cmpsx_f_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000609defm V_CMPSX_LT_F32 : VOPCX_F32 <vopc<0x51>, "v_cmpsx_lt_f32", "v_cmpsx_gt_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000610defm V_CMPSX_EQ_F32 : VOPCX_F32 <vopc<0x52>, "v_cmpsx_eq_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000611defm V_CMPSX_LE_F32 : VOPCX_F32 <vopc<0x53>, "v_cmpsx_le_f32", "v_cmpsx_ge_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000612defm V_CMPSX_GT_F32 : VOPCX_F32 <vopc<0x54>, "v_cmpsx_gt_f32">;
613defm V_CMPSX_LG_F32 : VOPCX_F32 <vopc<0x55>, "v_cmpsx_lg_f32">;
614defm V_CMPSX_GE_F32 : VOPCX_F32 <vopc<0x56>, "v_cmpsx_ge_f32">;
615defm V_CMPSX_O_F32 : VOPCX_F32 <vopc<0x57>, "v_cmpsx_o_f32">;
616defm V_CMPSX_U_F32 : VOPCX_F32 <vopc<0x58>, "v_cmpsx_u_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000617defm V_CMPSX_NGE_F32 : VOPCX_F32 <vopc<0x59>, "v_cmpsx_nge_f32", "v_cmpsx_nle_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000618defm V_CMPSX_NLG_F32 : VOPCX_F32 <vopc<0x5a>, "v_cmpsx_nlg_f32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000619defm V_CMPSX_NGT_F32 : VOPCX_F32 <vopc<0x5b>, "v_cmpsx_ngt_f32", "v_cmpsx_nlt_f32">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000620defm V_CMPSX_NLE_F32 : VOPCX_F32 <vopc<0x5c>, "v_cmpsx_nle_f32">;
621defm V_CMPSX_NEQ_F32 : VOPCX_F32 <vopc<0x5d>, "v_cmpsx_neq_f32">;
622defm V_CMPSX_NLT_F32 : VOPCX_F32 <vopc<0x5e>, "v_cmpsx_nlt_f32">;
623defm V_CMPSX_TRU_F32 : VOPCX_F32 <vopc<0x5f>, "v_cmpsx_tru_f32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000624
Christian Konig76edd4f2013-02-26 17:52:29 +0000625
Tom Stellard326d6ec2014-11-05 14:50:53 +0000626defm V_CMPS_F_F64 : VOPC_F64 <vopc<0x60>, "v_cmps_f_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000627defm V_CMPS_LT_F64 : VOPC_F64 <vopc<0x61>, "v_cmps_lt_f64", COND_NULL, "v_cmps_gt_f64">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000628defm V_CMPS_EQ_F64 : VOPC_F64 <vopc<0x62>, "v_cmps_eq_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000629defm V_CMPS_LE_F64 : VOPC_F64 <vopc<0x63>, "v_cmps_le_f64", COND_NULL, "v_cmps_ge_f64">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000630defm V_CMPS_GT_F64 : VOPC_F64 <vopc<0x64>, "v_cmps_gt_f64">;
631defm V_CMPS_LG_F64 : VOPC_F64 <vopc<0x65>, "v_cmps_lg_f64">;
632defm V_CMPS_GE_F64 : VOPC_F64 <vopc<0x66>, "v_cmps_ge_f64">;
633defm V_CMPS_O_F64 : VOPC_F64 <vopc<0x67>, "v_cmps_o_f64">;
634defm V_CMPS_U_F64 : VOPC_F64 <vopc<0x68>, "v_cmps_u_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000635defm V_CMPS_NGE_F64 : VOPC_F64 <vopc<0x69>, "v_cmps_nge_f64", COND_NULL, "v_cmps_nle_f64">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000636defm V_CMPS_NLG_F64 : VOPC_F64 <vopc<0x6a>, "v_cmps_nlg_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000637defm V_CMPS_NGT_F64 : VOPC_F64 <vopc<0x6b>, "v_cmps_ngt_f64", COND_NULL, "v_cmps_nlt_f64">;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000638defm V_CMPS_NLE_F64 : VOPC_F64 <vopc<0x6c>, "v_cmps_nle_f64">;
639defm V_CMPS_NEQ_F64 : VOPC_F64 <vopc<0x6d>, "v_cmps_neq_f64">;
640defm V_CMPS_NLT_F64 : VOPC_F64 <vopc<0x6e>, "v_cmps_nlt_f64">;
641defm V_CMPS_TRU_F64 : VOPC_F64 <vopc<0x6f>, "v_cmps_tru_f64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000642
Christian Konig76edd4f2013-02-26 17:52:29 +0000643
Matt Arsenault05b617f2015-03-23 18:45:23 +0000644defm V_CMPSX_F_F64 : VOPCX_F64 <vopc<0x70>, "v_cmpsx_f_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000645defm V_CMPSX_LT_F64 : VOPCX_F64 <vopc<0x71>, "v_cmpsx_lt_f64", "v_cmpsx_gt_f64">;
Matt Arsenault05b617f2015-03-23 18:45:23 +0000646defm V_CMPSX_EQ_F64 : VOPCX_F64 <vopc<0x72>, "v_cmpsx_eq_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000647defm V_CMPSX_LE_F64 : VOPCX_F64 <vopc<0x73>, "v_cmpsx_le_f64", "v_cmpsx_ge_f64">;
Matt Arsenault05b617f2015-03-23 18:45:23 +0000648defm V_CMPSX_GT_F64 : VOPCX_F64 <vopc<0x74>, "v_cmpsx_gt_f64">;
649defm V_CMPSX_LG_F64 : VOPCX_F64 <vopc<0x75>, "v_cmpsx_lg_f64">;
650defm V_CMPSX_GE_F64 : VOPCX_F64 <vopc<0x76>, "v_cmpsx_ge_f64">;
651defm V_CMPSX_O_F64 : VOPCX_F64 <vopc<0x77>, "v_cmpsx_o_f64">;
652defm V_CMPSX_U_F64 : VOPCX_F64 <vopc<0x78>, "v_cmpsx_u_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000653defm V_CMPSX_NGE_F64 : VOPCX_F64 <vopc<0x79>, "v_cmpsx_nge_f64", "v_cmpsx_nle_f64">;
Matt Arsenault05b617f2015-03-23 18:45:23 +0000654defm V_CMPSX_NLG_F64 : VOPCX_F64 <vopc<0x7a>, "v_cmpsx_nlg_f64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000655defm V_CMPSX_NGT_F64 : VOPCX_F64 <vopc<0x7b>, "v_cmpsx_ngt_f64", "v_cmpsx_nlt_f64">;
Matt Arsenault05b617f2015-03-23 18:45:23 +0000656defm V_CMPSX_NLE_F64 : VOPCX_F64 <vopc<0x7c>, "v_cmpsx_nle_f64">;
657defm V_CMPSX_NEQ_F64 : VOPCX_F64 <vopc<0x7d>, "v_cmpsx_neq_f64">;
658defm V_CMPSX_NLT_F64 : VOPCX_F64 <vopc<0x7e>, "v_cmpsx_nlt_f64">;
659defm V_CMPSX_TRU_F64 : VOPCX_F64 <vopc<0x7f>, "v_cmpsx_tru_f64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000660
Marek Olsak5df00d62014-12-07 12:18:57 +0000661} // End SubtargetPredicate = isSICI
662
663defm V_CMP_F_I32 : VOPC_I32 <vopc<0x80, 0xc0>, "v_cmp_f_i32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000664defm V_CMP_LT_I32 : VOPC_I32 <vopc<0x81, 0xc1>, "v_cmp_lt_i32", COND_SLT, "v_cmp_gt_i32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000665defm V_CMP_EQ_I32 : VOPC_I32 <vopc<0x82, 0xc2>, "v_cmp_eq_i32", COND_EQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000666defm V_CMP_LE_I32 : VOPC_I32 <vopc<0x83, 0xc3>, "v_cmp_le_i32", COND_SLE, "v_cmp_ge_i32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000667defm V_CMP_GT_I32 : VOPC_I32 <vopc<0x84, 0xc4>, "v_cmp_gt_i32", COND_SGT>;
668defm V_CMP_NE_I32 : VOPC_I32 <vopc<0x85, 0xc5>, "v_cmp_ne_i32", COND_NE>;
669defm V_CMP_GE_I32 : VOPC_I32 <vopc<0x86, 0xc6>, "v_cmp_ge_i32", COND_SGE>;
670defm V_CMP_T_I32 : VOPC_I32 <vopc<0x87, 0xc7>, "v_cmp_t_i32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000671
Tom Stellard75aadc22012-12-11 21:25:42 +0000672
Marek Olsak5df00d62014-12-07 12:18:57 +0000673defm V_CMPX_F_I32 : VOPCX_I32 <vopc<0x90, 0xd0>, "v_cmpx_f_i32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000674defm V_CMPX_LT_I32 : VOPCX_I32 <vopc<0x91, 0xd1>, "v_cmpx_lt_i32", "v_cmpx_gt_i32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000675defm V_CMPX_EQ_I32 : VOPCX_I32 <vopc<0x92, 0xd2>, "v_cmpx_eq_i32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000676defm V_CMPX_LE_I32 : VOPCX_I32 <vopc<0x93, 0xd3>, "v_cmpx_le_i32", "v_cmpx_ge_i32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000677defm V_CMPX_GT_I32 : VOPCX_I32 <vopc<0x94, 0xd4>, "v_cmpx_gt_i32">;
678defm V_CMPX_NE_I32 : VOPCX_I32 <vopc<0x95, 0xd5>, "v_cmpx_ne_i32">;
679defm V_CMPX_GE_I32 : VOPCX_I32 <vopc<0x96, 0xd6>, "v_cmpx_ge_i32">;
680defm V_CMPX_T_I32 : VOPCX_I32 <vopc<0x97, 0xd7>, "v_cmpx_t_i32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000681
Tom Stellard75aadc22012-12-11 21:25:42 +0000682
Marek Olsak5df00d62014-12-07 12:18:57 +0000683defm V_CMP_F_I64 : VOPC_I64 <vopc<0xa0, 0xe0>, "v_cmp_f_i64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000684defm V_CMP_LT_I64 : VOPC_I64 <vopc<0xa1, 0xe1>, "v_cmp_lt_i64", COND_SLT, "v_cmp_gt_i64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000685defm V_CMP_EQ_I64 : VOPC_I64 <vopc<0xa2, 0xe2>, "v_cmp_eq_i64", COND_EQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000686defm V_CMP_LE_I64 : VOPC_I64 <vopc<0xa3, 0xe3>, "v_cmp_le_i64", COND_SLE, "v_cmp_ge_i64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000687defm V_CMP_GT_I64 : VOPC_I64 <vopc<0xa4, 0xe4>, "v_cmp_gt_i64", COND_SGT>;
688defm V_CMP_NE_I64 : VOPC_I64 <vopc<0xa5, 0xe5>, "v_cmp_ne_i64", COND_NE>;
689defm V_CMP_GE_I64 : VOPC_I64 <vopc<0xa6, 0xe6>, "v_cmp_ge_i64", COND_SGE>;
690defm V_CMP_T_I64 : VOPC_I64 <vopc<0xa7, 0xe7>, "v_cmp_t_i64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000691
Tom Stellard75aadc22012-12-11 21:25:42 +0000692
Marek Olsak5df00d62014-12-07 12:18:57 +0000693defm V_CMPX_F_I64 : VOPCX_I64 <vopc<0xb0, 0xf0>, "v_cmpx_f_i64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000694defm V_CMPX_LT_I64 : VOPCX_I64 <vopc<0xb1, 0xf1>, "v_cmpx_lt_i64", "v_cmpx_gt_i64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000695defm V_CMPX_EQ_I64 : VOPCX_I64 <vopc<0xb2, 0xf2>, "v_cmpx_eq_i64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000696defm V_CMPX_LE_I64 : VOPCX_I64 <vopc<0xb3, 0xf3>, "v_cmpx_le_i64", "v_cmpx_ge_i64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000697defm V_CMPX_GT_I64 : VOPCX_I64 <vopc<0xb4, 0xf4>, "v_cmpx_gt_i64">;
698defm V_CMPX_NE_I64 : VOPCX_I64 <vopc<0xb5, 0xf5>, "v_cmpx_ne_i64">;
699defm V_CMPX_GE_I64 : VOPCX_I64 <vopc<0xb6, 0xf6>, "v_cmpx_ge_i64">;
700defm V_CMPX_T_I64 : VOPCX_I64 <vopc<0xb7, 0xf7>, "v_cmpx_t_i64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000701
Tom Stellard75aadc22012-12-11 21:25:42 +0000702
Marek Olsak5df00d62014-12-07 12:18:57 +0000703defm V_CMP_F_U32 : VOPC_I32 <vopc<0xc0, 0xc8>, "v_cmp_f_u32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000704defm V_CMP_LT_U32 : VOPC_I32 <vopc<0xc1, 0xc9>, "v_cmp_lt_u32", COND_ULT, "v_cmp_gt_u32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000705defm V_CMP_EQ_U32 : VOPC_I32 <vopc<0xc2, 0xca>, "v_cmp_eq_u32", COND_EQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000706defm V_CMP_LE_U32 : VOPC_I32 <vopc<0xc3, 0xcb>, "v_cmp_le_u32", COND_ULE, "v_cmp_ge_u32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000707defm V_CMP_GT_U32 : VOPC_I32 <vopc<0xc4, 0xcc>, "v_cmp_gt_u32", COND_UGT>;
708defm V_CMP_NE_U32 : VOPC_I32 <vopc<0xc5, 0xcd>, "v_cmp_ne_u32", COND_NE>;
709defm V_CMP_GE_U32 : VOPC_I32 <vopc<0xc6, 0xce>, "v_cmp_ge_u32", COND_UGE>;
710defm V_CMP_T_U32 : VOPC_I32 <vopc<0xc7, 0xcf>, "v_cmp_t_u32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000711
Tom Stellard75aadc22012-12-11 21:25:42 +0000712
Marek Olsak5df00d62014-12-07 12:18:57 +0000713defm V_CMPX_F_U32 : VOPCX_I32 <vopc<0xd0, 0xd8>, "v_cmpx_f_u32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000714defm V_CMPX_LT_U32 : VOPCX_I32 <vopc<0xd1, 0xd9>, "v_cmpx_lt_u32", "v_cmpx_gt_u32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000715defm V_CMPX_EQ_U32 : VOPCX_I32 <vopc<0xd2, 0xda>, "v_cmpx_eq_u32">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000716defm V_CMPX_LE_U32 : VOPCX_I32 <vopc<0xd3, 0xdb>, "v_cmpx_le_u32", "v_cmpx_le_u32">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000717defm V_CMPX_GT_U32 : VOPCX_I32 <vopc<0xd4, 0xdc>, "v_cmpx_gt_u32">;
718defm V_CMPX_NE_U32 : VOPCX_I32 <vopc<0xd5, 0xdd>, "v_cmpx_ne_u32">;
719defm V_CMPX_GE_U32 : VOPCX_I32 <vopc<0xd6, 0xde>, "v_cmpx_ge_u32">;
720defm V_CMPX_T_U32 : VOPCX_I32 <vopc<0xd7, 0xdf>, "v_cmpx_t_u32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000721
Tom Stellard75aadc22012-12-11 21:25:42 +0000722
Marek Olsak5df00d62014-12-07 12:18:57 +0000723defm V_CMP_F_U64 : VOPC_I64 <vopc<0xe0, 0xe8>, "v_cmp_f_u64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000724defm V_CMP_LT_U64 : VOPC_I64 <vopc<0xe1, 0xe9>, "v_cmp_lt_u64", COND_ULT, "v_cmp_gt_u64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000725defm V_CMP_EQ_U64 : VOPC_I64 <vopc<0xe2, 0xea>, "v_cmp_eq_u64", COND_EQ>;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000726defm V_CMP_LE_U64 : VOPC_I64 <vopc<0xe3, 0xeb>, "v_cmp_le_u64", COND_ULE, "v_cmp_ge_u64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000727defm V_CMP_GT_U64 : VOPC_I64 <vopc<0xe4, 0xec>, "v_cmp_gt_u64", COND_UGT>;
728defm V_CMP_NE_U64 : VOPC_I64 <vopc<0xe5, 0xed>, "v_cmp_ne_u64", COND_NE>;
729defm V_CMP_GE_U64 : VOPC_I64 <vopc<0xe6, 0xee>, "v_cmp_ge_u64", COND_UGE>;
730defm V_CMP_T_U64 : VOPC_I64 <vopc<0xe7, 0xef>, "v_cmp_t_u64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000731
Marek Olsak5df00d62014-12-07 12:18:57 +0000732defm V_CMPX_F_U64 : VOPCX_I64 <vopc<0xf0, 0xf8>, "v_cmpx_f_u64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000733defm V_CMPX_LT_U64 : VOPCX_I64 <vopc<0xf1, 0xf9>, "v_cmpx_lt_u64", "v_cmpx_gt_u64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000734defm V_CMPX_EQ_U64 : VOPCX_I64 <vopc<0xf2, 0xfa>, "v_cmpx_eq_u64">;
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000735defm V_CMPX_LE_U64 : VOPCX_I64 <vopc<0xf3, 0xfb>, "v_cmpx_le_u64", "v_cmpx_ge_u64">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000736defm V_CMPX_GT_U64 : VOPCX_I64 <vopc<0xf4, 0xfc>, "v_cmpx_gt_u64">;
737defm V_CMPX_NE_U64 : VOPCX_I64 <vopc<0xf5, 0xfd>, "v_cmpx_ne_u64">;
738defm V_CMPX_GE_U64 : VOPCX_I64 <vopc<0xf6, 0xfe>, "v_cmpx_ge_u64">;
739defm V_CMPX_T_U64 : VOPCX_I64 <vopc<0xf7, 0xff>, "v_cmpx_t_u64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000740
Matt Arsenault0943b0e2015-03-23 18:45:38 +0000741} // End isCompare = 1, isCommutable = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000742
Matt Arsenault4831ce52015-01-06 23:00:37 +0000743defm V_CMP_CLASS_F32 : VOPC_CLASS_F32 <vopc<0x88, 0x10>, "v_cmp_class_f32">;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000744defm V_CMPX_CLASS_F32 : VOPCX_CLASS_F32 <vopc<0x98, 0x11>, "v_cmpx_class_f32">;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000745defm V_CMP_CLASS_F64 : VOPC_CLASS_F64 <vopc<0xa8, 0x12>, "v_cmp_class_f64">;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000746defm V_CMPX_CLASS_F64 : VOPCX_CLASS_F64 <vopc<0xb8, 0x13>, "v_cmpx_class_f64">;
Matt Arsenault42f39e12015-03-23 18:45:35 +0000747
Tom Stellard8d6d4492014-04-22 16:33:57 +0000748//===----------------------------------------------------------------------===//
749// DS Instructions
750//===----------------------------------------------------------------------===//
751
Marek Olsak0c1f8812015-01-27 17:25:07 +0000752defm DS_ADD_U32 : DS_1A1D_NORET <0x0, "ds_add_u32", VGPR_32>;
753defm DS_SUB_U32 : DS_1A1D_NORET <0x1, "ds_sub_u32", VGPR_32>;
754defm DS_RSUB_U32 : DS_1A1D_NORET <0x2, "ds_rsub_u32", VGPR_32>;
755defm DS_INC_U32 : DS_1A1D_NORET <0x3, "ds_inc_u32", VGPR_32>;
756defm DS_DEC_U32 : DS_1A1D_NORET <0x4, "ds_dec_u32", VGPR_32>;
757defm DS_MIN_I32 : DS_1A1D_NORET <0x5, "ds_min_i32", VGPR_32>;
758defm DS_MAX_I32 : DS_1A1D_NORET <0x6, "ds_max_i32", VGPR_32>;
759defm DS_MIN_U32 : DS_1A1D_NORET <0x7, "ds_min_u32", VGPR_32>;
760defm DS_MAX_U32 : DS_1A1D_NORET <0x8, "ds_max_u32", VGPR_32>;
761defm DS_AND_B32 : DS_1A1D_NORET <0x9, "ds_and_b32", VGPR_32>;
762defm DS_OR_B32 : DS_1A1D_NORET <0xa, "ds_or_b32", VGPR_32>;
763defm DS_XOR_B32 : DS_1A1D_NORET <0xb, "ds_xor_b32", VGPR_32>;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000764defm DS_MSKOR_B32 : DS_1A2D_NORET <0xc, "ds_mskor_b32", VGPR_32>;
Tom Stellardcf051f42015-03-09 18:49:45 +0000765let mayLoad = 0 in {
766defm DS_WRITE_B32 : DS_1A1D_NORET <0xd, "ds_write_b32", VGPR_32>;
767defm DS_WRITE2_B32 : DS_1A1D_Off8_NORET <0xe, "ds_write2_b32", VGPR_32>;
768defm DS_WRITE2ST64_B32 : DS_1A1D_Off8_NORET <0xf, "ds_write2st64_b32", VGPR_32>;
769}
Marek Olsak0c1f8812015-01-27 17:25:07 +0000770defm DS_CMPST_B32 : DS_1A2D_NORET <0x10, "ds_cmpst_b32", VGPR_32>;
771defm DS_CMPST_F32 : DS_1A2D_NORET <0x11, "ds_cmpst_f32", VGPR_32>;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000772defm DS_MIN_F32 : DS_1A2D_NORET <0x12, "ds_min_f32", VGPR_32>;
773defm DS_MAX_F32 : DS_1A2D_NORET <0x13, "ds_max_f32", VGPR_32>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000774
Tom Stellarddb4995a2015-03-09 16:03:45 +0000775defm DS_GWS_INIT : DS_1A_GDS <0x19, "ds_gws_init">;
776defm DS_GWS_SEMA_V : DS_1A_GDS <0x1a, "ds_gws_sema_v">;
777defm DS_GWS_SEMA_BR : DS_1A_GDS <0x1b, "ds_gws_sema_br">;
778defm DS_GWS_SEMA_P : DS_1A_GDS <0x1c, "ds_gws_sema_p">;
779defm DS_GWS_BARRIER : DS_1A_GDS <0x1d, "ds_gws_barrier">;
Tom Stellardcf051f42015-03-09 18:49:45 +0000780let mayLoad = 0 in {
781defm DS_WRITE_B8 : DS_1A1D_NORET <0x1e, "ds_write_b8", VGPR_32>;
782defm DS_WRITE_B16 : DS_1A1D_NORET <0x1f, "ds_write_b16", VGPR_32>;
783}
Marek Olsak0c1f8812015-01-27 17:25:07 +0000784defm DS_ADD_RTN_U32 : DS_1A1D_RET <0x20, "ds_add_rtn_u32", VGPR_32, "ds_add_u32">;
785defm DS_SUB_RTN_U32 : DS_1A1D_RET <0x21, "ds_sub_rtn_u32", VGPR_32, "ds_sub_u32">;
786defm DS_RSUB_RTN_U32 : DS_1A1D_RET <0x22, "ds_rsub_rtn_u32", VGPR_32, "ds_rsub_u32">;
787defm DS_INC_RTN_U32 : DS_1A1D_RET <0x23, "ds_inc_rtn_u32", VGPR_32, "ds_inc_u32">;
788defm DS_DEC_RTN_U32 : DS_1A1D_RET <0x24, "ds_dec_rtn_u32", VGPR_32, "ds_dec_u32">;
789defm DS_MIN_RTN_I32 : DS_1A1D_RET <0x25, "ds_min_rtn_i32", VGPR_32, "ds_min_i32">;
790defm DS_MAX_RTN_I32 : DS_1A1D_RET <0x26, "ds_max_rtn_i32", VGPR_32, "ds_max_i32">;
791defm DS_MIN_RTN_U32 : DS_1A1D_RET <0x27, "ds_min_rtn_u32", VGPR_32, "ds_min_u32">;
792defm DS_MAX_RTN_U32 : DS_1A1D_RET <0x28, "ds_max_rtn_u32", VGPR_32, "ds_max_u32">;
793defm DS_AND_RTN_B32 : DS_1A1D_RET <0x29, "ds_and_rtn_b32", VGPR_32, "ds_and_b32">;
794defm DS_OR_RTN_B32 : DS_1A1D_RET <0x2a, "ds_or_rtn_b32", VGPR_32, "ds_or_b32">;
795defm DS_XOR_RTN_B32 : DS_1A1D_RET <0x2b, "ds_xor_rtn_b32", VGPR_32, "ds_xor_b32">;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000796defm DS_MSKOR_RTN_B32 : DS_1A2D_RET <0x2c, "ds_mskor_rtn_b32", VGPR_32, "ds_mskor_b32">;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000797defm DS_WRXCHG_RTN_B32 : DS_1A1D_RET <0x2d, "ds_wrxchg_rtn_b32", VGPR_32>;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000798defm DS_WRXCHG2_RTN_B32 : DS_1A2D_RET <
799 0x2e, "ds_wrxchg2_rtn_b32", VReg_64, "", VGPR_32
800>;
801defm DS_WRXCHG2ST64_RTN_B32 : DS_1A2D_RET <
802 0x2f, "ds_wrxchg2st64_rtn_b32", VReg_64, "", VGPR_32
803>;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000804defm DS_CMPST_RTN_B32 : DS_1A2D_RET <0x30, "ds_cmpst_rtn_b32", VGPR_32, "ds_cmpst_b32">;
805defm DS_CMPST_RTN_F32 : DS_1A2D_RET <0x31, "ds_cmpst_rtn_f32", VGPR_32, "ds_cmpst_f32">;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000806defm DS_MIN_RTN_F32 : DS_1A2D_RET <0x32, "ds_min_rtn_f32", VGPR_32, "ds_min_f32">;
807defm DS_MAX_RTN_F32 : DS_1A2D_RET <0x33, "ds_max_rtn_f32", VGPR_32, "ds_max_f32">;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000808let SubtargetPredicate = isCI in {
Marek Olsak0c1f8812015-01-27 17:25:07 +0000809defm DS_WRAP_RTN_F32 : DS_1A1D_RET <0x34, "ds_wrap_rtn_f32", VGPR_32, "ds_wrap_f32">;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000810} // End isCI
Tom Stellardcf051f42015-03-09 18:49:45 +0000811defm DS_SWIZZLE_B32 : DS_1A_RET <0x35, "ds_swizzle_b32", VGPR_32>;
812let mayStore = 0 in {
813defm DS_READ_B32 : DS_1A_RET <0x36, "ds_read_b32", VGPR_32>;
814defm DS_READ2_B32 : DS_1A_Off8_RET <0x37, "ds_read2_b32", VReg_64>;
815defm DS_READ2ST64_B32 : DS_1A_Off8_RET <0x38, "ds_read2st64_b32", VReg_64>;
816defm DS_READ_I8 : DS_1A_RET <0x39, "ds_read_i8", VGPR_32>;
817defm DS_READ_U8 : DS_1A_RET <0x3a, "ds_read_u8", VGPR_32>;
818defm DS_READ_I16 : DS_1A_RET <0x3b, "ds_read_i16", VGPR_32>;
819defm DS_READ_U16 : DS_1A_RET <0x3c, "ds_read_u16", VGPR_32>;
820}
Tom Stellarddb4995a2015-03-09 16:03:45 +0000821defm DS_CONSUME : DS_0A_RET <0x3d, "ds_consume">;
822defm DS_APPEND : DS_0A_RET <0x3e, "ds_append">;
823defm DS_ORDERED_COUNT : DS_1A_RET_GDS <0x3f, "ds_ordered_count">;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000824defm DS_ADD_U64 : DS_1A1D_NORET <0x40, "ds_add_u64", VReg_64>;
825defm DS_SUB_U64 : DS_1A1D_NORET <0x41, "ds_sub_u64", VReg_64>;
826defm DS_RSUB_U64 : DS_1A1D_NORET <0x42, "ds_rsub_u64", VReg_64>;
827defm DS_INC_U64 : DS_1A1D_NORET <0x43, "ds_inc_u64", VReg_64>;
828defm DS_DEC_U64 : DS_1A1D_NORET <0x44, "ds_dec_u64", VReg_64>;
829defm DS_MIN_I64 : DS_1A1D_NORET <0x45, "ds_min_i64", VReg_64>;
830defm DS_MAX_I64 : DS_1A1D_NORET <0x46, "ds_max_i64", VReg_64>;
831defm DS_MIN_U64 : DS_1A1D_NORET <0x47, "ds_min_u64", VReg_64>;
832defm DS_MAX_U64 : DS_1A1D_NORET <0x48, "ds_max_u64", VReg_64>;
833defm DS_AND_B64 : DS_1A1D_NORET <0x49, "ds_and_b64", VReg_64>;
834defm DS_OR_B64 : DS_1A1D_NORET <0x4a, "ds_or_b64", VReg_64>;
835defm DS_XOR_B64 : DS_1A1D_NORET <0x4b, "ds_xor_b64", VReg_64>;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000836defm DS_MSKOR_B64 : DS_1A2D_NORET <0x4c, "ds_mskor_b64", VReg_64>;
Tom Stellardcf051f42015-03-09 18:49:45 +0000837let mayLoad = 0 in {
838defm DS_WRITE_B64 : DS_1A1D_NORET <0x4d, "ds_write_b64", VReg_64>;
839defm DS_WRITE2_B64 : DS_1A1D_Off8_NORET <0x4E, "ds_write2_b64", VReg_64>;
840defm DS_WRITE2ST64_B64 : DS_1A1D_Off8_NORET <0x4f, "ds_write2st64_b64", VReg_64>;
841}
Marek Olsak0c1f8812015-01-27 17:25:07 +0000842defm DS_CMPST_B64 : DS_1A2D_NORET <0x50, "ds_cmpst_b64", VReg_64>;
843defm DS_CMPST_F64 : DS_1A2D_NORET <0x51, "ds_cmpst_f64", VReg_64>;
844defm DS_MIN_F64 : DS_1A1D_NORET <0x52, "ds_min_f64", VReg_64>;
845defm DS_MAX_F64 : DS_1A1D_NORET <0x53, "ds_max_f64", VReg_64>;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000846
Marek Olsak0c1f8812015-01-27 17:25:07 +0000847defm DS_ADD_RTN_U64 : DS_1A1D_RET <0x60, "ds_add_rtn_u64", VReg_64, "ds_add_u64">;
848defm DS_SUB_RTN_U64 : DS_1A1D_RET <0x61, "ds_sub_rtn_u64", VReg_64, "ds_sub_u64">;
849defm DS_RSUB_RTN_U64 : DS_1A1D_RET <0x62, "ds_rsub_rtn_u64", VReg_64, "ds_rsub_u64">;
850defm DS_INC_RTN_U64 : DS_1A1D_RET <0x63, "ds_inc_rtn_u64", VReg_64, "ds_inc_u64">;
851defm DS_DEC_RTN_U64 : DS_1A1D_RET <0x64, "ds_dec_rtn_u64", VReg_64, "ds_dec_u64">;
852defm DS_MIN_RTN_I64 : DS_1A1D_RET <0x65, "ds_min_rtn_i64", VReg_64, "ds_min_i64">;
853defm DS_MAX_RTN_I64 : DS_1A1D_RET <0x66, "ds_max_rtn_i64", VReg_64, "ds_max_i64">;
854defm DS_MIN_RTN_U64 : DS_1A1D_RET <0x67, "ds_min_rtn_u64", VReg_64, "ds_min_u64">;
855defm DS_MAX_RTN_U64 : DS_1A1D_RET <0x68, "ds_max_rtn_u64", VReg_64, "ds_max_u64">;
856defm DS_AND_RTN_B64 : DS_1A1D_RET <0x69, "ds_and_rtn_b64", VReg_64, "ds_and_b64">;
857defm DS_OR_RTN_B64 : DS_1A1D_RET <0x6a, "ds_or_rtn_b64", VReg_64, "ds_or_b64">;
858defm DS_XOR_RTN_B64 : DS_1A1D_RET <0x6b, "ds_xor_rtn_b64", VReg_64, "ds_xor_b64">;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000859defm DS_MSKOR_RTN_B64 : DS_1A2D_RET <0x6c, "ds_mskor_rtn_b64", VReg_64, "ds_mskor_b64">;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000860defm DS_WRXCHG_RTN_B64 : DS_1A1D_RET <0x6d, "ds_wrxchg_rtn_b64", VReg_64, "ds_wrxchg_b64">;
Tom Stellarddb4995a2015-03-09 16:03:45 +0000861defm DS_WRXCHG2_RTN_B64 : DS_1A2D_RET <0x6e, "ds_wrxchg2_rtn_b64", VReg_128, "ds_wrxchg2_b64", VReg_64>;
862defm DS_WRXCHG2ST64_RTN_B64 : DS_1A2D_RET <0x6f, "ds_wrxchg2st64_rtn_b64", VReg_128, "ds_wrxchg2st64_b64", VReg_64>;
Marek Olsak0c1f8812015-01-27 17:25:07 +0000863defm DS_CMPST_RTN_B64 : DS_1A2D_RET <0x70, "ds_cmpst_rtn_b64", VReg_64, "ds_cmpst_b64">;
864defm DS_CMPST_RTN_F64 : DS_1A2D_RET <0x71, "ds_cmpst_rtn_f64", VReg_64, "ds_cmpst_f64">;
865defm DS_MIN_RTN_F64 : DS_1A1D_RET <0x72, "ds_min_rtn_f64", VReg_64, "ds_min_f64">;
866defm DS_MAX_RTN_F64 : DS_1A1D_RET <0x73, "ds_max_rtn_f64", VReg_64, "ds_max_f64">;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000867
Tom Stellardcf051f42015-03-09 18:49:45 +0000868let mayStore = 0 in {
869defm DS_READ_B64 : DS_1A_RET <0x76, "ds_read_b64", VReg_64>;
870defm DS_READ2_B64 : DS_1A_Off8_RET <0x77, "ds_read2_b64", VReg_128>;
871defm DS_READ2ST64_B64 : DS_1A_Off8_RET <0x78, "ds_read2st64_b64", VReg_128>;
872}
Tom Stellarddb4995a2015-03-09 16:03:45 +0000873
874defm DS_ADD_SRC2_U32 : DS_1A <0x80, "ds_add_src2_u32">;
875defm DS_SUB_SRC2_U32 : DS_1A <0x81, "ds_sub_src2_u32">;
876defm DS_RSUB_SRC2_U32 : DS_1A <0x82, "ds_rsub_src2_u32">;
877defm DS_INC_SRC2_U32 : DS_1A <0x83, "ds_inc_src2_u32">;
878defm DS_DEC_SRC2_U32 : DS_1A <0x84, "ds_dec_src2_u32">;
879defm DS_MIN_SRC2_I32 : DS_1A <0x85, "ds_min_src2_i32">;
880defm DS_MAX_SRC2_I32 : DS_1A <0x86, "ds_max_src2_i32">;
881defm DS_MIN_SRC2_U32 : DS_1A <0x87, "ds_min_src2_u32">;
882defm DS_MAX_SRC2_U32 : DS_1A <0x88, "ds_max_src2_u32">;
883defm DS_AND_SRC2_B32 : DS_1A <0x89, "ds_and_src_b32">;
884defm DS_OR_SRC2_B32 : DS_1A <0x8a, "ds_or_src2_b32">;
885defm DS_XOR_SRC2_B32 : DS_1A <0x8b, "ds_xor_src2_b32">;
886defm DS_WRITE_SRC2_B32 : DS_1A <0x8c, "ds_write_src2_b32">;
887
888defm DS_MIN_SRC2_F32 : DS_1A <0x92, "ds_min_src2_f32">;
889defm DS_MAX_SRC2_F32 : DS_1A <0x93, "ds_max_src2_f32">;
890
891defm DS_ADD_SRC2_U64 : DS_1A <0xc0, "ds_add_src2_u64">;
892defm DS_SUB_SRC2_U64 : DS_1A <0xc1, "ds_sub_src2_u64">;
893defm DS_RSUB_SRC2_U64 : DS_1A <0xc2, "ds_rsub_src2_u64">;
894defm DS_INC_SRC2_U64 : DS_1A <0xc3, "ds_inc_src2_u64">;
895defm DS_DEC_SRC2_U64 : DS_1A <0xc4, "ds_dec_src2_u64">;
896defm DS_MIN_SRC2_I64 : DS_1A <0xc5, "ds_min_src2_i64">;
897defm DS_MAX_SRC2_I64 : DS_1A <0xc6, "ds_max_src2_i64">;
898defm DS_MIN_SRC2_U64 : DS_1A <0xc7, "ds_min_src2_u64">;
899defm DS_MAX_SRC2_U64 : DS_1A <0xc8, "ds_max_src2_u64">;
900defm DS_AND_SRC2_B64 : DS_1A <0xc9, "ds_and_src2_b64">;
901defm DS_OR_SRC2_B64 : DS_1A <0xca, "ds_or_src2_b64">;
902defm DS_XOR_SRC2_B64 : DS_1A <0xcb, "ds_xor_src2_b64">;
903defm DS_WRITE_SRC2_B64 : DS_1A <0xcc, "ds_write_src2_b64">;
904
905defm DS_MIN_SRC2_F64 : DS_1A <0xd2, "ds_min_src2_f64">;
906defm DS_MAX_SRC2_F64 : DS_1A <0xd3, "ds_max_src2_f64">;
907
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000908//let SubtargetPredicate = isCI in {
909// DS_CONDXCHG32_RTN_B64
910// DS_CONDXCHG32_RTN_B128
911//} // End isCI
912
Tom Stellard8d6d4492014-04-22 16:33:57 +0000913//===----------------------------------------------------------------------===//
914// MUBUF Instructions
915//===----------------------------------------------------------------------===//
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000916
Tom Stellardaec94b32015-02-27 14:59:46 +0000917defm BUFFER_LOAD_FORMAT_X : MUBUF_Load_Helper <
918 mubuf<0x00>, "buffer_load_format_x", VGPR_32
919>;
920defm BUFFER_LOAD_FORMAT_XY : MUBUF_Load_Helper <
921 mubuf<0x01>, "buffer_load_format_xy", VReg_64
922>;
923defm BUFFER_LOAD_FORMAT_XYZ : MUBUF_Load_Helper <
924 mubuf<0x02>, "buffer_load_format_xyz", VReg_96
925>;
926defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <
927 mubuf<0x03>, "buffer_load_format_xyzw", VReg_128
928>;
929defm BUFFER_STORE_FORMAT_X : MUBUF_Store_Helper <
930 mubuf<0x04>, "buffer_store_format_x", VGPR_32
931>;
932defm BUFFER_STORE_FORMAT_XY : MUBUF_Store_Helper <
933 mubuf<0x05>, "buffer_store_format_xy", VReg_64
934>;
935defm BUFFER_STORE_FORMAT_XYZ : MUBUF_Store_Helper <
936 mubuf<0x06>, "buffer_store_format_xyz", VReg_96
937>;
938defm BUFFER_STORE_FORMAT_XYZW : MUBUF_Store_Helper <
939 mubuf<0x07>, "buffer_store_format_xyzw", VReg_128
940>;
Tom Stellard7c1838d2014-07-02 20:53:56 +0000941defm BUFFER_LOAD_UBYTE : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000942 mubuf<0x08, 0x10>, "buffer_load_ubyte", VGPR_32, i32, az_extloadi8_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000943>;
944defm BUFFER_LOAD_SBYTE : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000945 mubuf<0x09, 0x11>, "buffer_load_sbyte", VGPR_32, i32, sextloadi8_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000946>;
947defm BUFFER_LOAD_USHORT : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000948 mubuf<0x0a, 0x12>, "buffer_load_ushort", VGPR_32, i32, az_extloadi16_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000949>;
950defm BUFFER_LOAD_SSHORT : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000951 mubuf<0x0b, 0x13>, "buffer_load_sshort", VGPR_32, i32, sextloadi16_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000952>;
953defm BUFFER_LOAD_DWORD : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000954 mubuf<0x0c, 0x14>, "buffer_load_dword", VGPR_32, i32, global_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000955>;
956defm BUFFER_LOAD_DWORDX2 : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000957 mubuf<0x0d, 0x15>, "buffer_load_dwordx2", VReg_64, v2i32, global_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000958>;
959defm BUFFER_LOAD_DWORDX4 : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000960 mubuf<0x0e, 0x17>, "buffer_load_dwordx4", VReg_128, v4i32, global_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000961>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000962
Tom Stellardb02094e2014-07-21 15:45:01 +0000963defm BUFFER_STORE_BYTE : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000964 mubuf<0x18>, "buffer_store_byte", VGPR_32, i32, truncstorei8_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000965>;
966
Tom Stellardb02094e2014-07-21 15:45:01 +0000967defm BUFFER_STORE_SHORT : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000968 mubuf<0x1a>, "buffer_store_short", VGPR_32, i32, truncstorei16_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000969>;
Tom Stellard754f80f2013-04-05 23:31:51 +0000970
Tom Stellardb02094e2014-07-21 15:45:01 +0000971defm BUFFER_STORE_DWORD : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000972 mubuf<0x1c>, "buffer_store_dword", VGPR_32, i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000973>;
974
Tom Stellardb02094e2014-07-21 15:45:01 +0000975defm BUFFER_STORE_DWORDX2 : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000976 mubuf<0x1d>, "buffer_store_dwordx2", VReg_64, v2i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000977>;
Tom Stellard556d9aa2013-06-03 17:39:37 +0000978
Tom Stellardb02094e2014-07-21 15:45:01 +0000979defm BUFFER_STORE_DWORDX4 : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000980 mubuf<0x1e, 0x1f>, "buffer_store_dwordx4", VReg_128, v4i32, global_store
Tom Stellard556d9aa2013-06-03 17:39:37 +0000981>;
Marek Olsakee98b112015-01-27 17:24:58 +0000982
Aaron Watry81144372014-10-17 23:33:03 +0000983defm BUFFER_ATOMIC_SWAP : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000984 mubuf<0x30, 0x40>, "buffer_atomic_swap", VGPR_32, i32, atomic_swap_global
Aaron Watry81144372014-10-17 23:33:03 +0000985>;
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000986//def BUFFER_ATOMIC_CMPSWAP : MUBUF_ <mubuf<0x31, 0x41>, "buffer_atomic_cmpswap", []>;
Tom Stellard7980fc82014-09-25 18:30:26 +0000987defm BUFFER_ATOMIC_ADD : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000988 mubuf<0x32, 0x42>, "buffer_atomic_add", VGPR_32, i32, atomic_add_global
Tom Stellard7980fc82014-09-25 18:30:26 +0000989>;
Aaron Watry328f1ba2014-10-17 23:32:52 +0000990defm BUFFER_ATOMIC_SUB : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000991 mubuf<0x33, 0x43>, "buffer_atomic_sub", VGPR_32, i32, atomic_sub_global
Aaron Watry328f1ba2014-10-17 23:32:52 +0000992>;
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000993//def BUFFER_ATOMIC_RSUB : MUBUF_ <mubuf<0x34>, "buffer_atomic_rsub", []>; // isn't on CI & VI
Aaron Watry58c99922014-10-17 23:32:57 +0000994defm BUFFER_ATOMIC_SMIN : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000995 mubuf<0x35, 0x44>, "buffer_atomic_smin", VGPR_32, i32, atomic_min_global
Aaron Watry58c99922014-10-17 23:32:57 +0000996>;
997defm BUFFER_ATOMIC_UMIN : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +0000998 mubuf<0x36, 0x45>, "buffer_atomic_umin", VGPR_32, i32, atomic_umin_global
Aaron Watry58c99922014-10-17 23:32:57 +0000999>;
Aaron Watry29f295d2014-10-17 23:32:56 +00001000defm BUFFER_ATOMIC_SMAX : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001001 mubuf<0x37, 0x46>, "buffer_atomic_smax", VGPR_32, i32, atomic_max_global
Aaron Watry29f295d2014-10-17 23:32:56 +00001002>;
1003defm BUFFER_ATOMIC_UMAX : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001004 mubuf<0x38, 0x47>, "buffer_atomic_umax", VGPR_32, i32, atomic_umax_global
Aaron Watry29f295d2014-10-17 23:32:56 +00001005>;
Aaron Watry62127802014-10-17 23:32:54 +00001006defm BUFFER_ATOMIC_AND : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001007 mubuf<0x39, 0x48>, "buffer_atomic_and", VGPR_32, i32, atomic_and_global
Aaron Watry62127802014-10-17 23:32:54 +00001008>;
Aaron Watry8a911e62014-10-17 23:32:59 +00001009defm BUFFER_ATOMIC_OR : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001010 mubuf<0x3a, 0x49>, "buffer_atomic_or", VGPR_32, i32, atomic_or_global
Aaron Watry8a911e62014-10-17 23:32:59 +00001011>;
Aaron Watryd672ee22014-10-17 23:33:01 +00001012defm BUFFER_ATOMIC_XOR : MUBUF_Atomic <
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001013 mubuf<0x3b, 0x4a>, "buffer_atomic_xor", VGPR_32, i32, atomic_xor_global
Aaron Watryd672ee22014-10-17 23:33:01 +00001014>;
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001015//def BUFFER_ATOMIC_INC : MUBUF_ <mubuf<0x3c, 0x4b>, "buffer_atomic_inc", []>;
1016//def BUFFER_ATOMIC_DEC : MUBUF_ <mubuf<0x3d, 0x4c>, "buffer_atomic_dec", []>;
1017//def BUFFER_ATOMIC_FCMPSWAP : MUBUF_ <mubuf<0x3e>, "buffer_atomic_fcmpswap", []>; // isn't on VI
1018//def BUFFER_ATOMIC_FMIN : MUBUF_ <mubuf<0x3f>, "buffer_atomic_fmin", []>; // isn't on VI
1019//def BUFFER_ATOMIC_FMAX : MUBUF_ <mubuf<0x40>, "buffer_atomic_fmax", []>; // isn't on VI
1020//def BUFFER_ATOMIC_SWAP_X2 : MUBUF_X2 <mubuf<0x50, 0x60>, "buffer_atomic_swap_x2", []>;
1021//def BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_X2 <mubuf<0x51, 0x61>, "buffer_atomic_cmpswap_x2", []>;
1022//def BUFFER_ATOMIC_ADD_X2 : MUBUF_X2 <mubuf<0x52, 0x62>, "buffer_atomic_add_x2", []>;
1023//def BUFFER_ATOMIC_SUB_X2 : MUBUF_X2 <mubuf<0x53, 0x63>, "buffer_atomic_sub_x2", []>;
1024//def BUFFER_ATOMIC_RSUB_X2 : MUBUF_X2 <mubuf<0x54>, "buffer_atomic_rsub_x2", []>; // isn't on CI & VI
1025//def BUFFER_ATOMIC_SMIN_X2 : MUBUF_X2 <mubuf<0x55, 0x64>, "buffer_atomic_smin_x2", []>;
1026//def BUFFER_ATOMIC_UMIN_X2 : MUBUF_X2 <mubuf<0x56, 0x65>, "buffer_atomic_umin_x2", []>;
1027//def BUFFER_ATOMIC_SMAX_X2 : MUBUF_X2 <mubuf<0x57, 0x66>, "buffer_atomic_smax_x2", []>;
1028//def BUFFER_ATOMIC_UMAX_X2 : MUBUF_X2 <mubuf<0x58, 0x67>, "buffer_atomic_umax_x2", []>;
1029//def BUFFER_ATOMIC_AND_X2 : MUBUF_X2 <mubuf<0x59, 0x68>, "buffer_atomic_and_x2", []>;
1030//def BUFFER_ATOMIC_OR_X2 : MUBUF_X2 <mubuf<0x5a, 0x69>, "buffer_atomic_or_x2", []>;
1031//def BUFFER_ATOMIC_XOR_X2 : MUBUF_X2 <mubuf<0x5b, 0x6a>, "buffer_atomic_xor_x2", []>;
1032//def BUFFER_ATOMIC_INC_X2 : MUBUF_X2 <mubuf<0x5c, 0x6b>, "buffer_atomic_inc_x2", []>;
1033//def BUFFER_ATOMIC_DEC_X2 : MUBUF_X2 <mubuf<0x5d, 0x6c>, "buffer_atomic_dec_x2", []>;
1034//def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <mubuf<0x5e>, "buffer_atomic_fcmpswap_x2", []>; // isn't on VI
1035//def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <mubuf<0x5f>, "buffer_atomic_fmin_x2", []>; // isn't on VI
1036//def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <mubuf<0x60>, "buffer_atomic_fmax_x2", []>; // isn't on VI
1037//def BUFFER_WBINVL1_SC : MUBUF_WBINVL1 <mubuf<0x70>, "buffer_wbinvl1_sc", []>; // isn't on CI & VI
1038//def BUFFER_WBINVL1_VOL : MUBUF_WBINVL1 <mubuf<0x70, 0x3f>, "buffer_wbinvl1_vol", []>; // isn't on SI
1039//def BUFFER_WBINVL1 : MUBUF_WBINVL1 <mubuf<0x71, 0x3e>, "buffer_wbinvl1", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001040
Tom Stellard8d6d4492014-04-22 16:33:57 +00001041//===----------------------------------------------------------------------===//
1042// MTBUF Instructions
1043//===----------------------------------------------------------------------===//
1044
Tom Stellard326d6ec2014-11-05 14:50:53 +00001045//def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "tbuffer_load_format_x", []>;
1046//def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "tbuffer_load_format_xy", []>;
1047//def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "tbuffer_load_format_xyz", []>;
1048defm TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "tbuffer_load_format_xyzw", VReg_128>;
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001049defm TBUFFER_STORE_FORMAT_X : MTBUF_Store_Helper <0x00000004, "tbuffer_store_format_x", VGPR_32>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001050defm TBUFFER_STORE_FORMAT_XY : MTBUF_Store_Helper <0x00000005, "tbuffer_store_format_xy", VReg_64>;
1051defm TBUFFER_STORE_FORMAT_XYZ : MTBUF_Store_Helper <0x00000006, "tbuffer_store_format_xyz", VReg_128>;
1052defm TBUFFER_STORE_FORMAT_XYZW : MTBUF_Store_Helper <0x00000007, "tbuffer_store_format_xyzw", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001053
Tom Stellard8d6d4492014-04-22 16:33:57 +00001054//===----------------------------------------------------------------------===//
1055// MIMG Instructions
1056//===----------------------------------------------------------------------===//
Tom Stellard89093802013-02-07 19:39:40 +00001057
Tom Stellard326d6ec2014-11-05 14:50:53 +00001058defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "image_load">;
1059defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "image_load_mip">;
1060//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"image_load_pck", 0x00000002>;
1061//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"image_load_pck_sgn", 0x00000003>;
1062//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"image_load_mip_pck", 0x00000004>;
1063//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"image_load_mip_pck_sgn", 0x00000005>;
1064//def IMAGE_STORE : MIMG_NoPattern_ <"image_store", 0x00000008>;
1065//def IMAGE_STORE_MIP : MIMG_NoPattern_ <"image_store_mip", 0x00000009>;
1066//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"image_store_pck", 0x0000000a>;
1067//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"image_store_mip_pck", 0x0000000b>;
1068defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "image_get_resinfo">;
1069//def IMAGE_ATOMIC_SWAP : MIMG_NoPattern_ <"image_atomic_swap", 0x0000000f>;
1070//def IMAGE_ATOMIC_CMPSWAP : MIMG_NoPattern_ <"image_atomic_cmpswap", 0x00000010>;
1071//def IMAGE_ATOMIC_ADD : MIMG_NoPattern_ <"image_atomic_add", 0x00000011>;
1072//def IMAGE_ATOMIC_SUB : MIMG_NoPattern_ <"image_atomic_sub", 0x00000012>;
1073//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"image_atomic_rsub", 0x00000013>;
1074//def IMAGE_ATOMIC_SMIN : MIMG_NoPattern_ <"image_atomic_smin", 0x00000014>;
1075//def IMAGE_ATOMIC_UMIN : MIMG_NoPattern_ <"image_atomic_umin", 0x00000015>;
1076//def IMAGE_ATOMIC_SMAX : MIMG_NoPattern_ <"image_atomic_smax", 0x00000016>;
1077//def IMAGE_ATOMIC_UMAX : MIMG_NoPattern_ <"image_atomic_umax", 0x00000017>;
1078//def IMAGE_ATOMIC_AND : MIMG_NoPattern_ <"image_atomic_and", 0x00000018>;
1079//def IMAGE_ATOMIC_OR : MIMG_NoPattern_ <"image_atomic_or", 0x00000019>;
1080//def IMAGE_ATOMIC_XOR : MIMG_NoPattern_ <"image_atomic_xor", 0x0000001a>;
1081//def IMAGE_ATOMIC_INC : MIMG_NoPattern_ <"image_atomic_inc", 0x0000001b>;
1082//def IMAGE_ATOMIC_DEC : MIMG_NoPattern_ <"image_atomic_dec", 0x0000001c>;
1083//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"image_atomic_fcmpswap", 0x0000001d>;
1084//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"image_atomic_fmin", 0x0000001e>;
1085//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"image_atomic_fmax", 0x0000001f>;
Michel Danzer494391b2015-02-06 02:51:20 +00001086defm IMAGE_SAMPLE : MIMG_Sampler_WQM <0x00000020, "image_sample">;
1087defm IMAGE_SAMPLE_CL : MIMG_Sampler_WQM <0x00000021, "image_sample_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001088defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "image_sample_d">;
1089defm IMAGE_SAMPLE_D_CL : MIMG_Sampler <0x00000023, "image_sample_d_cl">;
1090defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "image_sample_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001091defm IMAGE_SAMPLE_B : MIMG_Sampler_WQM <0x00000025, "image_sample_b">;
1092defm IMAGE_SAMPLE_B_CL : MIMG_Sampler_WQM <0x00000026, "image_sample_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001093defm IMAGE_SAMPLE_LZ : MIMG_Sampler <0x00000027, "image_sample_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001094defm IMAGE_SAMPLE_C : MIMG_Sampler_WQM <0x00000028, "image_sample_c">;
1095defm IMAGE_SAMPLE_C_CL : MIMG_Sampler_WQM <0x00000029, "image_sample_c_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001096defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "image_sample_c_d">;
1097defm IMAGE_SAMPLE_C_D_CL : MIMG_Sampler <0x0000002b, "image_sample_c_d_cl">;
1098defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "image_sample_c_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001099defm IMAGE_SAMPLE_C_B : MIMG_Sampler_WQM <0x0000002d, "image_sample_c_b">;
1100defm IMAGE_SAMPLE_C_B_CL : MIMG_Sampler_WQM <0x0000002e, "image_sample_c_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001101defm IMAGE_SAMPLE_C_LZ : MIMG_Sampler <0x0000002f, "image_sample_c_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001102defm IMAGE_SAMPLE_O : MIMG_Sampler_WQM <0x00000030, "image_sample_o">;
1103defm IMAGE_SAMPLE_CL_O : MIMG_Sampler_WQM <0x00000031, "image_sample_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001104defm IMAGE_SAMPLE_D_O : MIMG_Sampler <0x00000032, "image_sample_d_o">;
1105defm IMAGE_SAMPLE_D_CL_O : MIMG_Sampler <0x00000033, "image_sample_d_cl_o">;
1106defm IMAGE_SAMPLE_L_O : MIMG_Sampler <0x00000034, "image_sample_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001107defm IMAGE_SAMPLE_B_O : MIMG_Sampler_WQM <0x00000035, "image_sample_b_o">;
1108defm IMAGE_SAMPLE_B_CL_O : MIMG_Sampler_WQM <0x00000036, "image_sample_b_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001109defm IMAGE_SAMPLE_LZ_O : MIMG_Sampler <0x00000037, "image_sample_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001110defm IMAGE_SAMPLE_C_O : MIMG_Sampler_WQM <0x00000038, "image_sample_c_o">;
1111defm IMAGE_SAMPLE_C_CL_O : MIMG_Sampler_WQM <0x00000039, "image_sample_c_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001112defm IMAGE_SAMPLE_C_D_O : MIMG_Sampler <0x0000003a, "image_sample_c_d_o">;
1113defm IMAGE_SAMPLE_C_D_CL_O : MIMG_Sampler <0x0000003b, "image_sample_c_d_cl_o">;
1114defm IMAGE_SAMPLE_C_L_O : MIMG_Sampler <0x0000003c, "image_sample_c_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001115defm IMAGE_SAMPLE_C_B_O : MIMG_Sampler_WQM <0x0000003d, "image_sample_c_b_o">;
1116defm IMAGE_SAMPLE_C_B_CL_O : MIMG_Sampler_WQM <0x0000003e, "image_sample_c_b_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001117defm IMAGE_SAMPLE_C_LZ_O : MIMG_Sampler <0x0000003f, "image_sample_c_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001118defm IMAGE_GATHER4 : MIMG_Gather_WQM <0x00000040, "image_gather4">;
1119defm IMAGE_GATHER4_CL : MIMG_Gather_WQM <0x00000041, "image_gather4_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001120defm IMAGE_GATHER4_L : MIMG_Gather <0x00000044, "image_gather4_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001121defm IMAGE_GATHER4_B : MIMG_Gather_WQM <0x00000045, "image_gather4_b">;
1122defm IMAGE_GATHER4_B_CL : MIMG_Gather_WQM <0x00000046, "image_gather4_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001123defm IMAGE_GATHER4_LZ : MIMG_Gather <0x00000047, "image_gather4_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001124defm IMAGE_GATHER4_C : MIMG_Gather_WQM <0x00000048, "image_gather4_c">;
1125defm IMAGE_GATHER4_C_CL : MIMG_Gather_WQM <0x00000049, "image_gather4_c_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001126defm IMAGE_GATHER4_C_L : MIMG_Gather <0x0000004c, "image_gather4_c_l">;
Michel Danzer494391b2015-02-06 02:51:20 +00001127defm IMAGE_GATHER4_C_B : MIMG_Gather_WQM <0x0000004d, "image_gather4_c_b">;
1128defm IMAGE_GATHER4_C_B_CL : MIMG_Gather_WQM <0x0000004e, "image_gather4_c_b_cl">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001129defm IMAGE_GATHER4_C_LZ : MIMG_Gather <0x0000004f, "image_gather4_c_lz">;
Michel Danzer494391b2015-02-06 02:51:20 +00001130defm IMAGE_GATHER4_O : MIMG_Gather_WQM <0x00000050, "image_gather4_o">;
1131defm IMAGE_GATHER4_CL_O : MIMG_Gather_WQM <0x00000051, "image_gather4_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001132defm IMAGE_GATHER4_L_O : MIMG_Gather <0x00000054, "image_gather4_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001133defm IMAGE_GATHER4_B_O : MIMG_Gather_WQM <0x00000055, "image_gather4_b_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001134defm IMAGE_GATHER4_B_CL_O : MIMG_Gather <0x00000056, "image_gather4_b_cl_o">;
1135defm IMAGE_GATHER4_LZ_O : MIMG_Gather <0x00000057, "image_gather4_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001136defm IMAGE_GATHER4_C_O : MIMG_Gather_WQM <0x00000058, "image_gather4_c_o">;
1137defm IMAGE_GATHER4_C_CL_O : MIMG_Gather_WQM <0x00000059, "image_gather4_c_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001138defm IMAGE_GATHER4_C_L_O : MIMG_Gather <0x0000005c, "image_gather4_c_l_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001139defm IMAGE_GATHER4_C_B_O : MIMG_Gather_WQM <0x0000005d, "image_gather4_c_b_o">;
1140defm IMAGE_GATHER4_C_B_CL_O : MIMG_Gather_WQM <0x0000005e, "image_gather4_c_b_cl_o">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001141defm IMAGE_GATHER4_C_LZ_O : MIMG_Gather <0x0000005f, "image_gather4_c_lz_o">;
Michel Danzer494391b2015-02-06 02:51:20 +00001142defm IMAGE_GET_LOD : MIMG_Sampler_WQM <0x00000060, "image_get_lod">;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001143defm IMAGE_SAMPLE_CD : MIMG_Sampler <0x00000068, "image_sample_cd">;
1144defm IMAGE_SAMPLE_CD_CL : MIMG_Sampler <0x00000069, "image_sample_cd_cl">;
1145defm IMAGE_SAMPLE_C_CD : MIMG_Sampler <0x0000006a, "image_sample_c_cd">;
1146defm IMAGE_SAMPLE_C_CD_CL : MIMG_Sampler <0x0000006b, "image_sample_c_cd_cl">;
1147defm IMAGE_SAMPLE_CD_O : MIMG_Sampler <0x0000006c, "image_sample_cd_o">;
1148defm IMAGE_SAMPLE_CD_CL_O : MIMG_Sampler <0x0000006d, "image_sample_cd_cl_o">;
1149defm IMAGE_SAMPLE_C_CD_O : MIMG_Sampler <0x0000006e, "image_sample_c_cd_o">;
1150defm IMAGE_SAMPLE_C_CD_CL_O : MIMG_Sampler <0x0000006f, "image_sample_c_cd_cl_o">;
1151//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"image_rsrc256", 0x0000007e>;
1152//def IMAGE_SAMPLER : MIMG_NoPattern_ <"image_sampler", 0x0000007f>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001153
Tom Stellard8d6d4492014-04-22 16:33:57 +00001154//===----------------------------------------------------------------------===//
1155// VOP1 Instructions
1156//===----------------------------------------------------------------------===//
1157
Tom Stellardc34c37a2015-02-18 16:08:15 +00001158let vdst = 0, src0 = 0 in {
1159defm V_NOP : VOP1_m <vop1<0x0>, (outs), (ins), "v_nop", [], "v_nop">;
1160}
Christian Konig76edd4f2013-02-26 17:52:29 +00001161
Matthias Braune1a67412015-04-24 00:25:50 +00001162let isMoveImm = 1, isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001163defm V_MOV_B32 : VOP1Inst <vop1<0x1>, "v_mov_b32", VOP_I32_I32>;
Matt Arsenaultf2733702014-07-30 03:18:57 +00001164} // End isMoveImm = 1
Christian Konig76edd4f2013-02-26 17:52:29 +00001165
Tom Stellardfbe435d2014-03-17 17:03:51 +00001166let Uses = [EXEC] in {
1167
Tom Stellardae38f302015-01-14 01:13:19 +00001168// FIXME: Specify SchedRW for READFIRSTLANE_B32
1169
Tom Stellardfbe435d2014-03-17 17:03:51 +00001170def V_READFIRSTLANE_B32 : VOP1 <
1171 0x00000002,
1172 (outs SReg_32:$vdst),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001173 (ins VGPR_32:$src0),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001174 "v_readfirstlane_b32 $vdst, $src0",
Tom Stellardfbe435d2014-03-17 17:03:51 +00001175 []
1176>;
1177
1178}
1179
Tom Stellardae38f302015-01-14 01:13:19 +00001180let SchedRW = [WriteQuarterRate32] in {
1181
Tom Stellard326d6ec2014-11-05 14:50:53 +00001182defm V_CVT_I32_F64 : VOP1Inst <vop1<0x3>, "v_cvt_i32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001183 VOP_I32_F64, fp_to_sint
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001184>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001185defm V_CVT_F64_I32 : VOP1Inst <vop1<0x4>, "v_cvt_f64_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001186 VOP_F64_I32, sint_to_fp
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001187>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001188defm V_CVT_F32_I32 : VOP1Inst <vop1<0x5>, "v_cvt_f32_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001189 VOP_F32_I32, sint_to_fp
Tom Stellard75aadc22012-12-11 21:25:42 +00001190>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001191defm V_CVT_F32_U32 : VOP1Inst <vop1<0x6>, "v_cvt_f32_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001192 VOP_F32_I32, uint_to_fp
Tom Stellardc932d732013-05-06 23:02:07 +00001193>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001194defm V_CVT_U32_F32 : VOP1Inst <vop1<0x7>, "v_cvt_u32_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001195 VOP_I32_F32, fp_to_uint
Tom Stellard73c31d52013-08-14 22:21:57 +00001196>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001197defm V_CVT_I32_F32 : VOP1Inst <vop1<0x8>, "v_cvt_i32_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001198 VOP_I32_F32, fp_to_sint
Tom Stellard75aadc22012-12-11 21:25:42 +00001199>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001200defm V_CVT_F16_F32 : VOP1Inst <vop1<0xa>, "v_cvt_f16_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001201 VOP_I32_F32, fp_to_f16
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001202>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001203defm V_CVT_F32_F16 : VOP1Inst <vop1<0xb>, "v_cvt_f32_f16",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001204 VOP_F32_I32, f16_to_fp
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001205>;
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +00001206defm V_CVT_RPI_I32_F32 : VOP1Inst <vop1<0xc>, "v_cvt_rpi_i32_f32",
1207 VOP_I32_F32, cvt_rpi_i32_f32>;
1208defm V_CVT_FLR_I32_F32 : VOP1Inst <vop1<0xd>, "v_cvt_flr_i32_f32",
1209 VOP_I32_F32, cvt_flr_i32_f32>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001210defm V_CVT_OFF_F32_I4 : VOP1Inst <vop1<0x0e>, "v_cvt_off_f32_i4", VOP_F32_I32>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001211defm V_CVT_F32_F64 : VOP1Inst <vop1<0xf>, "v_cvt_f32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001212 VOP_F32_F64, fround
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001213>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001214defm V_CVT_F64_F32 : VOP1Inst <vop1<0x10>, "v_cvt_f64_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001215 VOP_F64_F32, fextend
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001216>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001217defm V_CVT_F32_UBYTE0 : VOP1Inst <vop1<0x11>, "v_cvt_f32_ubyte0",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001218 VOP_F32_I32, AMDGPUcvt_f32_ubyte0
Matt Arsenault364a6742014-06-11 17:50:44 +00001219>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001220defm V_CVT_F32_UBYTE1 : VOP1Inst <vop1<0x12>, "v_cvt_f32_ubyte1",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001221 VOP_F32_I32, AMDGPUcvt_f32_ubyte1
Matt Arsenault364a6742014-06-11 17:50:44 +00001222>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001223defm V_CVT_F32_UBYTE2 : VOP1Inst <vop1<0x13>, "v_cvt_f32_ubyte2",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001224 VOP_F32_I32, AMDGPUcvt_f32_ubyte2
Matt Arsenault364a6742014-06-11 17:50:44 +00001225>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001226defm V_CVT_F32_UBYTE3 : VOP1Inst <vop1<0x14>, "v_cvt_f32_ubyte3",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001227 VOP_F32_I32, AMDGPUcvt_f32_ubyte3
Matt Arsenault364a6742014-06-11 17:50:44 +00001228>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001229defm V_CVT_U32_F64 : VOP1Inst <vop1<0x15>, "v_cvt_u32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001230 VOP_I32_F64, fp_to_uint
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001231>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001232defm V_CVT_F64_U32 : VOP1Inst <vop1<0x16>, "v_cvt_f64_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001233 VOP_F64_I32, uint_to_fp
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001234>;
Tom Stellardae38f302015-01-14 01:13:19 +00001235
1236} // let SchedRW = [WriteQuarterRate32]
1237
Marek Olsak5df00d62014-12-07 12:18:57 +00001238defm V_FRACT_F32 : VOP1Inst <vop1<0x20, 0x1b>, "v_fract_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001239 VOP_F32_F32, AMDGPUfract
Tom Stellard75aadc22012-12-11 21:25:42 +00001240>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001241defm V_TRUNC_F32 : VOP1Inst <vop1<0x21, 0x1c>, "v_trunc_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001242 VOP_F32_F32, ftrunc
Tom Stellard9b3d2532013-05-06 23:02:00 +00001243>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001244defm V_CEIL_F32 : VOP1Inst <vop1<0x22, 0x1d>, "v_ceil_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001245 VOP_F32_F32, fceil
Michel Danzerc3ea4042013-02-22 11:22:49 +00001246>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001247defm V_RNDNE_F32 : VOP1Inst <vop1<0x23, 0x1e>, "v_rndne_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001248 VOP_F32_F32, frint
Tom Stellard75aadc22012-12-11 21:25:42 +00001249>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001250defm V_FLOOR_F32 : VOP1Inst <vop1<0x24, 0x1f>, "v_floor_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001251 VOP_F32_F32, ffloor
Tom Stellard75aadc22012-12-11 21:25:42 +00001252>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001253defm V_EXP_F32 : VOP1Inst <vop1<0x25, 0x20>, "v_exp_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001254 VOP_F32_F32, fexp2
Tom Stellard75aadc22012-12-11 21:25:42 +00001255>;
Tom Stellardae38f302015-01-14 01:13:19 +00001256
1257let SchedRW = [WriteQuarterRate32] in {
1258
Marek Olsak5df00d62014-12-07 12:18:57 +00001259defm V_LOG_F32 : VOP1Inst <vop1<0x27, 0x21>, "v_log_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001260 VOP_F32_F32, flog2
Michel Danzer349cabe2013-02-07 14:55:16 +00001261>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001262defm V_RCP_F32 : VOP1Inst <vop1<0x2a, 0x22>, "v_rcp_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001263 VOP_F32_F32, AMDGPUrcp
Tom Stellard75aadc22012-12-11 21:25:42 +00001264>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001265defm V_RCP_IFLAG_F32 : VOP1Inst <vop1<0x2b, 0x23>, "v_rcp_iflag_f32",
1266 VOP_F32_F32
Matt Arsenault257d48d2014-06-24 22:13:39 +00001267>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001268defm V_RSQ_F32 : VOP1Inst <vop1<0x2e, 0x24>, "v_rsq_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001269 VOP_F32_F32, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001270>;
Tom Stellardae38f302015-01-14 01:13:19 +00001271
1272} //let SchedRW = [WriteQuarterRate32]
1273
1274let SchedRW = [WriteDouble] in {
1275
Marek Olsak5df00d62014-12-07 12:18:57 +00001276defm V_RCP_F64 : VOP1Inst <vop1<0x2f, 0x25>, "v_rcp_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001277 VOP_F64_F64, AMDGPUrcp
Tom Stellard7512c082013-07-12 18:14:56 +00001278>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001279defm V_RSQ_F64 : VOP1Inst <vop1<0x31, 0x26>, "v_rsq_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001280 VOP_F64_F64, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001281>;
Tom Stellardae38f302015-01-14 01:13:19 +00001282
1283} // let SchedRW = [WriteDouble];
1284
Marek Olsak5df00d62014-12-07 12:18:57 +00001285defm V_SQRT_F32 : VOP1Inst <vop1<0x33, 0x27>, "v_sqrt_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001286 VOP_F32_F32, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001287>;
Tom Stellardae38f302015-01-14 01:13:19 +00001288
1289let SchedRW = [WriteDouble] in {
1290
Marek Olsak5df00d62014-12-07 12:18:57 +00001291defm V_SQRT_F64 : VOP1Inst <vop1<0x34, 0x28>, "v_sqrt_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001292 VOP_F64_F64, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001293>;
Tom Stellardae38f302015-01-14 01:13:19 +00001294
1295} // let SchedRW = [WriteDouble]
1296
Marek Olsak5df00d62014-12-07 12:18:57 +00001297defm V_SIN_F32 : VOP1Inst <vop1<0x35, 0x29>, "v_sin_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001298 VOP_F32_F32, AMDGPUsin
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001299>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001300defm V_COS_F32 : VOP1Inst <vop1<0x36, 0x2a>, "v_cos_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001301 VOP_F32_F32, AMDGPUcos
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001302>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001303defm V_NOT_B32 : VOP1Inst <vop1<0x37, 0x2b>, "v_not_b32", VOP_I32_I32>;
1304defm V_BFREV_B32 : VOP1Inst <vop1<0x38, 0x2c>, "v_bfrev_b32", VOP_I32_I32>;
1305defm V_FFBH_U32 : VOP1Inst <vop1<0x39, 0x2d>, "v_ffbh_u32", VOP_I32_I32>;
1306defm V_FFBL_B32 : VOP1Inst <vop1<0x3a, 0x2e>, "v_ffbl_b32", VOP_I32_I32>;
1307defm V_FFBH_I32 : VOP1Inst <vop1<0x3b, 0x2f>, "v_ffbh_i32", VOP_I32_I32>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001308defm V_FREXP_EXP_I32_F64 : VOP1Inst <vop1<0x3c,0x30>, "v_frexp_exp_i32_f64",
1309 VOP_I32_F64
1310>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001311defm V_FREXP_MANT_F64 : VOP1Inst <vop1<0x3d, 0x31>, "v_frexp_mant_f64",
1312 VOP_F64_F64
1313>;
1314defm V_FRACT_F64 : VOP1Inst <vop1<0x3e, 0x32>, "v_fract_f64", VOP_F64_F64>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001315defm V_FREXP_EXP_I32_F32 : VOP1Inst <vop1<0x3f, 0x33>, "v_frexp_exp_i32_f32",
1316 VOP_I32_F32
1317>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001318defm V_FREXP_MANT_F32 : VOP1Inst <vop1<0x40, 0x34>, "v_frexp_mant_f32",
1319 VOP_F32_F32
1320>;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001321let vdst = 0, src0 = 0 in {
1322defm V_CLREXCP : VOP1_m <vop1<0x41,0x35>, (outs), (ins), "v_clrexcp", [],
1323 "v_clrexcp"
1324>;
1325}
Marek Olsak5df00d62014-12-07 12:18:57 +00001326defm V_MOVRELD_B32 : VOP1Inst <vop1<0x42, 0x36>, "v_movreld_b32", VOP_I32_I32>;
1327defm V_MOVRELS_B32 : VOP1Inst <vop1<0x43, 0x37>, "v_movrels_b32", VOP_I32_I32>;
1328defm V_MOVRELSD_B32 : VOP1Inst <vop1<0x44, 0x38>, "v_movrelsd_b32", VOP_I32_I32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001329
Marek Olsak5df00d62014-12-07 12:18:57 +00001330// These instruction only exist on SI and CI
1331let SubtargetPredicate = isSICI in {
1332
Tom Stellardae38f302015-01-14 01:13:19 +00001333let SchedRW = [WriteQuarterRate32] in {
1334
Tom Stellard4b3e7552015-04-23 19:33:52 +00001335defm V_MOV_FED_B32 : VOP1InstSI <vop1<0x9>, "v_mov_fed_b32", VOP_I32_I32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001336defm V_LOG_CLAMP_F32 : VOP1InstSI <vop1<0x26>, "v_log_clamp_f32", VOP_F32_F32>;
1337defm V_RCP_CLAMP_F32 : VOP1InstSI <vop1<0x28>, "v_rcp_clamp_f32", VOP_F32_F32>;
1338defm V_RCP_LEGACY_F32 : VOP1InstSI <vop1<0x29>, "v_rcp_legacy_f32", VOP_F32_F32>;
1339defm V_RSQ_CLAMP_F32 : VOP1InstSI <vop1<0x2c>, "v_rsq_clamp_f32",
1340 VOP_F32_F32, AMDGPUrsq_clamped
1341>;
1342defm V_RSQ_LEGACY_F32 : VOP1InstSI <vop1<0x2d>, "v_rsq_legacy_f32",
1343 VOP_F32_F32, AMDGPUrsq_legacy
1344>;
Tom Stellardae38f302015-01-14 01:13:19 +00001345
1346} // End let SchedRW = [WriteQuarterRate32]
1347
1348let SchedRW = [WriteDouble] in {
1349
Marek Olsak5df00d62014-12-07 12:18:57 +00001350defm V_RCP_CLAMP_F64 : VOP1InstSI <vop1<0x30>, "v_rcp_clamp_f64", VOP_F64_F64>;
1351defm V_RSQ_CLAMP_F64 : VOP1InstSI <vop1<0x32>, "v_rsq_clamp_f64",
1352 VOP_F64_F64, AMDGPUrsq_clamped
1353>;
1354
Tom Stellardae38f302015-01-14 01:13:19 +00001355} // End SchedRW = [WriteDouble]
1356
Marek Olsak5df00d62014-12-07 12:18:57 +00001357} // End SubtargetPredicate = isSICI
Tom Stellard8d6d4492014-04-22 16:33:57 +00001358
1359//===----------------------------------------------------------------------===//
1360// VINTRP Instructions
1361//===----------------------------------------------------------------------===//
1362
Tom Stellard2a9d9472015-05-12 15:00:46 +00001363let Uses = [M0] in {
1364
Tom Stellardae38f302015-01-14 01:13:19 +00001365// FIXME: Specify SchedRW for VINTRP insturctions.
Tom Stellardec87f842015-05-25 16:15:54 +00001366
1367multiclass V_INTERP_P1_F32_m : VINTRP_m <
1368 0x00000000,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001369 (outs VGPR_32:$dst),
Tom Stellard2a9d9472015-05-12 15:00:46 +00001370 (ins VGPR_32:$i, i32imm:$attr_chan, i32imm:$attr),
1371 "v_interp_p1_f32 $dst, $i, $attr_chan, $attr, [m0]",
1372 [(set f32:$dst, (AMDGPUinterp_p1 i32:$i, (i32 imm:$attr_chan),
Tom Stellardec87f842015-05-25 16:15:54 +00001373 (i32 imm:$attr)))]
1374>;
1375
1376let OtherPredicates = [has32BankLDS] in {
1377
1378defm V_INTERP_P1_F32 : V_INTERP_P1_F32_m;
1379
1380} // End OtherPredicates = [has32BankLDS]
1381
1382let OtherPredicates = [has16BankLDS], Constraints = "@earlyclobber $dst" in {
1383
1384defm V_INTERP_P1_F32_16bank : V_INTERP_P1_F32_m;
1385
1386} // End OtherPredicates = [has32BankLDS], Constraints = "@earlyclobber $dst"
Tom Stellard75aadc22012-12-11 21:25:42 +00001387
Tom Stellard50828162015-05-25 16:15:56 +00001388let DisableEncoding = "$src0", Constraints = "$src0 = $dst" in {
1389
Marek Olsak5df00d62014-12-07 12:18:57 +00001390defm V_INTERP_P2_F32 : VINTRP_m <
Tom Stellardc70cf902015-05-25 16:15:50 +00001391 0x00000001,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001392 (outs VGPR_32:$dst),
Tom Stellard2a9d9472015-05-12 15:00:46 +00001393 (ins VGPR_32:$src0, VGPR_32:$j, i32imm:$attr_chan, i32imm:$attr),
1394 "v_interp_p2_f32 $dst, [$src0], $j, $attr_chan, $attr, [m0]",
1395 [(set f32:$dst, (AMDGPUinterp_p2 f32:$src0, i32:$j, (i32 imm:$attr_chan),
Tom Stellard50828162015-05-25 16:15:56 +00001396 (i32 imm:$attr)))]>;
1397
1398} // End DisableEncoding = "$src0", Constraints = "$src0 = $dst"
Tom Stellard75aadc22012-12-11 21:25:42 +00001399
Marek Olsak5df00d62014-12-07 12:18:57 +00001400defm V_INTERP_MOV_F32 : VINTRP_m <
Tom Stellardc70cf902015-05-25 16:15:50 +00001401 0x00000002,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001402 (outs VGPR_32:$dst),
Tom Stellard2a9d9472015-05-12 15:00:46 +00001403 (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr),
1404 "v_interp_mov_f32 $dst, $src0, $attr_chan, $attr, [m0]",
1405 [(set f32:$dst, (AMDGPUinterp_mov (i32 imm:$src0), (i32 imm:$attr_chan),
1406 (i32 imm:$attr)))]>;
1407
1408} // End Uses = [M0]
Tom Stellard75aadc22012-12-11 21:25:42 +00001409
Tom Stellard8d6d4492014-04-22 16:33:57 +00001410//===----------------------------------------------------------------------===//
1411// VOP2 Instructions
1412//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001413
Tom Stellard5224df32015-03-10 16:16:44 +00001414multiclass V_CNDMASK <vop2 op, string name> {
1415 defm _e32 : VOP2_m <
1416 op, VOP_CNDMASK.Outs, VOP_CNDMASK.Ins32, VOP_CNDMASK.Asm32, [],
1417 name, name>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001418
Tom Stellard5224df32015-03-10 16:16:44 +00001419 defm _e64 : VOP3_m <
1420 op, VOP_CNDMASK.Outs, VOP_CNDMASK.Ins64,
Tom Stellardc0503922015-03-12 21:34:22 +00001421 name#!cast<string>(VOP_CNDMASK.Asm64), [], name, 3>;
Tom Stellard5224df32015-03-10 16:16:44 +00001422}
1423
1424defm V_CNDMASK_B32 : V_CNDMASK<vop2<0x0>, "v_cndmask_b32">;
Marek Olsak5df00d62014-12-07 12:18:57 +00001425
1426let isCommutable = 1 in {
1427defm V_ADD_F32 : VOP2Inst <vop2<0x3, 0x1>, "v_add_f32",
1428 VOP_F32_F32_F32, fadd
1429>;
1430
1431defm V_SUB_F32 : VOP2Inst <vop2<0x4, 0x2>, "v_sub_f32", VOP_F32_F32_F32, fsub>;
1432defm V_SUBREV_F32 : VOP2Inst <vop2<0x5, 0x3>, "v_subrev_f32",
1433 VOP_F32_F32_F32, null_frag, "v_sub_f32"
1434>;
1435} // End isCommutable = 1
1436
1437let isCommutable = 1 in {
1438
1439defm V_MUL_LEGACY_F32 : VOP2Inst <vop2<0x7, 0x4>, "v_mul_legacy_f32",
1440 VOP_F32_F32_F32, int_AMDGPU_mul
1441>;
1442
1443defm V_MUL_F32 : VOP2Inst <vop2<0x8, 0x5>, "v_mul_f32",
1444 VOP_F32_F32_F32, fmul
1445>;
1446
1447defm V_MUL_I32_I24 : VOP2Inst <vop2<0x9, 0x6>, "v_mul_i32_i24",
1448 VOP_I32_I32_I32, AMDGPUmul_i24
1449>;
Tom Stellard894b9882015-02-18 16:08:14 +00001450
1451defm V_MUL_HI_I32_I24 : VOP2Inst <vop2<0xa,0x7>, "v_mul_hi_i32_i24",
1452 VOP_I32_I32_I32
1453>;
1454
Marek Olsak5df00d62014-12-07 12:18:57 +00001455defm V_MUL_U32_U24 : VOP2Inst <vop2<0xb, 0x8>, "v_mul_u32_u24",
1456 VOP_I32_I32_I32, AMDGPUmul_u24
1457>;
Tom Stellard894b9882015-02-18 16:08:14 +00001458
1459defm V_MUL_HI_U32_U24 : VOP2Inst <vop2<0xc,0x9>, "v_mul_hi_u32_u24",
1460 VOP_I32_I32_I32
1461>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001462
1463defm V_MIN_F32 : VOP2Inst <vop2<0xf, 0xa>, "v_min_f32", VOP_F32_F32_F32,
1464 fminnum>;
1465defm V_MAX_F32 : VOP2Inst <vop2<0x10, 0xb>, "v_max_f32", VOP_F32_F32_F32,
1466 fmaxnum>;
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001467defm V_MIN_I32 : VOP2Inst <vop2<0x11, 0xc>, "v_min_i32", VOP_I32_I32_I32>;
1468defm V_MAX_I32 : VOP2Inst <vop2<0x12, 0xd>, "v_max_i32", VOP_I32_I32_I32>;
1469defm V_MIN_U32 : VOP2Inst <vop2<0x13, 0xe>, "v_min_u32", VOP_I32_I32_I32>;
1470defm V_MAX_U32 : VOP2Inst <vop2<0x14, 0xf>, "v_max_u32", VOP_I32_I32_I32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001471
Marek Olsak5df00d62014-12-07 12:18:57 +00001472defm V_LSHRREV_B32 : VOP2Inst <
1473 vop2<0x16, 0x10>, "v_lshrrev_b32", VOP_I32_I32_I32, null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001474 "v_lshr_b32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001475>;
1476
Marek Olsak5df00d62014-12-07 12:18:57 +00001477defm V_ASHRREV_I32 : VOP2Inst <
1478 vop2<0x18, 0x11>, "v_ashrrev_i32", VOP_I32_I32_I32, null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001479 "v_ashr_i32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001480>;
1481
Marek Olsak5df00d62014-12-07 12:18:57 +00001482defm V_LSHLREV_B32 : VOP2Inst <
1483 vop2<0x1a, 0x12>, "v_lshlrev_b32", VOP_I32_I32_I32, null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001484 "v_lshl_b32"
Marek Olsak5df00d62014-12-07 12:18:57 +00001485>;
1486
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001487defm V_AND_B32 : VOP2Inst <vop2<0x1b, 0x13>, "v_and_b32", VOP_I32_I32_I32>;
1488defm V_OR_B32 : VOP2Inst <vop2<0x1c, 0x14>, "v_or_b32", VOP_I32_I32_I32>;
1489defm V_XOR_B32 : VOP2Inst <vop2<0x1d, 0x15>, "v_xor_b32", VOP_I32_I32_I32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001490
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001491let Constraints = "$dst = $src2", DisableEncoding="$src2",
1492 isConvertibleToThreeAddress = 1 in {
1493defm V_MAC_F32 : VOP2Inst <vop2<0x1f, 0x16>, "v_mac_f32", VOP_MAC>;
1494}
Marek Olsak5df00d62014-12-07 12:18:57 +00001495} // End isCommutable = 1
1496
Matt Arsenault70120fa2015-02-21 21:29:00 +00001497defm V_MADMK_F32 : VOP2MADK <vop2<0x20, 0x17>, "v_madmk_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +00001498
1499let isCommutable = 1 in {
Matt Arsenault70120fa2015-02-21 21:29:00 +00001500defm V_MADAK_F32 : VOP2MADK <vop2<0x21, 0x18>, "v_madak_f32">;
Marek Olsak5df00d62014-12-07 12:18:57 +00001501} // End isCommutable = 1
1502
1503let isCommutable = 1, Defs = [VCC] in { // Carry-out goes to VCC
1504// No patterns so that the scalar instructions are always selected.
1505// The scalar versions will be replaced with vector when needed later.
1506
1507// V_ADD_I32, V_SUB_I32, and V_SUBREV_I32 where renamed to *_U32 in VI,
1508// but the VI instructions behave the same as the SI versions.
1509defm V_ADD_I32 : VOP2bInst <vop2<0x25, 0x19>, "v_add_i32",
1510 VOP_I32_I32_I32, add
1511>;
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001512defm V_SUB_I32 : VOP2bInst <vop2<0x26, 0x1a>, "v_sub_i32", VOP_I32_I32_I32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001513
1514defm V_SUBREV_I32 : VOP2bInst <vop2<0x27, 0x1b>, "v_subrev_i32",
1515 VOP_I32_I32_I32, null_frag, "v_sub_i32"
1516>;
1517
1518let Uses = [VCC] in { // Carry-in comes from VCC
1519defm V_ADDC_U32 : VOP2bInst <vop2<0x28, 0x1c>, "v_addc_u32",
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001520 VOP_I32_I32_I32_VCC
Marek Olsak5df00d62014-12-07 12:18:57 +00001521>;
1522defm V_SUBB_U32 : VOP2bInst <vop2<0x29, 0x1d>, "v_subb_u32",
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001523 VOP_I32_I32_I32_VCC
Marek Olsak5df00d62014-12-07 12:18:57 +00001524>;
1525defm V_SUBBREV_U32 : VOP2bInst <vop2<0x2a, 0x1e>, "v_subbrev_u32",
1526 VOP_I32_I32_I32_VCC, null_frag, "v_subb_u32"
1527>;
1528
1529} // End Uses = [VCC]
1530} // End isCommutable = 1, Defs = [VCC]
1531
Marek Olsak15e4a592015-01-15 18:42:55 +00001532defm V_READLANE_B32 : VOP2SI_3VI_m <
1533 vop3 <0x001, 0x289>,
1534 "v_readlane_b32",
Tom Stellardc149dc02013-11-27 21:23:35 +00001535 (outs SReg_32:$vdst),
Marek Olsak9b8f32e2015-02-18 22:12:45 +00001536 (ins VGPR_32:$src0, SCSrc_32:$src1),
1537 "v_readlane_b32 $vdst, $src0, $src1"
Tom Stellardc149dc02013-11-27 21:23:35 +00001538>;
1539
Marek Olsak15e4a592015-01-15 18:42:55 +00001540defm V_WRITELANE_B32 : VOP2SI_3VI_m <
1541 vop3 <0x002, 0x28a>,
1542 "v_writelane_b32",
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001543 (outs VGPR_32:$vdst),
Marek Olsak9b8f32e2015-02-18 22:12:45 +00001544 (ins SReg_32:$src0, SCSrc_32:$src1),
1545 "v_writelane_b32 $vdst, $src0, $src1"
Tom Stellardc149dc02013-11-27 21:23:35 +00001546>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001547
Marek Olsak15e4a592015-01-15 18:42:55 +00001548// These instructions only exist on SI and CI
1549let SubtargetPredicate = isSICI in {
1550
Marek Olsak191507e2015-02-03 17:38:12 +00001551defm V_MIN_LEGACY_F32 : VOP2InstSI <vop2<0xd>, "v_min_legacy_f32",
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00001552 VOP_F32_F32_F32, AMDGPUfmin_legacy
Tom Stellard75aadc22012-12-11 21:25:42 +00001553>;
Marek Olsak191507e2015-02-03 17:38:12 +00001554defm V_MAX_LEGACY_F32 : VOP2InstSI <vop2<0xe>, "v_max_legacy_f32",
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00001555 VOP_F32_F32_F32, AMDGPUfmax_legacy
Tom Stellard75aadc22012-12-11 21:25:42 +00001556>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001557
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +00001558let isCommutable = 1 in {
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001559defm V_LSHR_B32 : VOP2InstSI <vop2<0x15>, "v_lshr_b32", VOP_I32_I32_I32>;
1560defm V_ASHR_I32 : VOP2InstSI <vop2<0x17>, "v_ashr_i32", VOP_I32_I32_I32>;
1561defm V_LSHL_B32 : VOP2InstSI <vop2<0x19>, "v_lshl_b32", VOP_I32_I32_I32>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001562} // End isCommutable = 1
Marek Olsakf0b130a2015-01-15 18:43:06 +00001563} // End let SubtargetPredicate = SICI
Christian Konig76edd4f2013-02-26 17:52:29 +00001564
Marek Olsak11057ee2015-02-03 17:38:01 +00001565let isCommutable = 1 in {
1566defm V_MAC_LEGACY_F32 : VOP2_VI3_Inst <vop23<0x6, 0x28e>, "v_mac_legacy_f32",
1567 VOP_F32_F32_F32
1568>;
1569} // End isCommutable = 1
1570
Marek Olsak63a7b082015-03-24 13:40:21 +00001571defm V_BFM_B32 : VOP2_VI3_Inst <vop23<0x1e, 0x293>, "v_bfm_b32",
1572 VOP_I32_I32_I32
Marek Olsakf0b130a2015-01-15 18:43:06 +00001573>;
1574defm V_BCNT_U32_B32 : VOP2_VI3_Inst <vop23<0x22, 0x28b>, "v_bcnt_u32_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001575 VOP_I32_I32_I32
1576>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001577defm V_MBCNT_LO_U32_B32 : VOP2_VI3_Inst <vop23<0x23, 0x28c>, "v_mbcnt_lo_u32_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001578 VOP_I32_I32_I32
1579>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001580defm V_MBCNT_HI_U32_B32 : VOP2_VI3_Inst <vop23<0x24, 0x28d>, "v_mbcnt_hi_u32_b32",
1581 VOP_I32_I32_I32
1582>;
1583defm V_LDEXP_F32 : VOP2_VI3_Inst <vop23<0x2b, 0x288>, "v_ldexp_f32",
Matt Arsenault2e7cc482014-08-15 17:30:25 +00001584 VOP_F32_F32_I32, AMDGPUldexp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001585>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001586
Marek Olsak11057ee2015-02-03 17:38:01 +00001587defm V_CVT_PKACCUM_U8_F32 : VOP2_VI3_Inst <vop23<0x2c, 0x1f0>, "v_cvt_pkaccum_u8_f32",
1588 VOP_I32_F32_I32>; // TODO: set "Uses = dst"
1589
1590defm V_CVT_PKNORM_I16_F32 : VOP2_VI3_Inst <vop23<0x2d, 0x294>, "v_cvt_pknorm_i16_f32",
1591 VOP_I32_F32_F32
Tom Stellard75aadc22012-12-11 21:25:42 +00001592>;
Marek Olsak11057ee2015-02-03 17:38:01 +00001593defm V_CVT_PKNORM_U16_F32 : VOP2_VI3_Inst <vop23<0x2e, 0x295>, "v_cvt_pknorm_u16_f32",
1594 VOP_I32_F32_F32
1595>;
1596defm V_CVT_PKRTZ_F16_F32 : VOP2_VI3_Inst <vop23<0x2f, 0x296>, "v_cvt_pkrtz_f16_f32",
1597 VOP_I32_F32_F32, int_SI_packf16
1598>;
1599defm V_CVT_PK_U16_U32 : VOP2_VI3_Inst <vop23<0x30, 0x297>, "v_cvt_pk_u16_u32",
1600 VOP_I32_I32_I32
1601>;
1602defm V_CVT_PK_I16_I32 : VOP2_VI3_Inst <vop23<0x31, 0x298>, "v_cvt_pk_i16_i32",
1603 VOP_I32_I32_I32
1604>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001605
1606//===----------------------------------------------------------------------===//
1607// VOP3 Instructions
1608//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001609
Matt Arsenault95e48662014-11-13 19:26:47 +00001610let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001611defm V_MAD_LEGACY_F32 : VOP3Inst <vop3<0x140, 0x1c0>, "v_mad_legacy_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001612 VOP_F32_F32_F32_F32
Matt Arsenaultf37abc72014-05-22 17:45:20 +00001613>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001614
Marek Olsak5df00d62014-12-07 12:18:57 +00001615defm V_MAD_F32 : VOP3Inst <vop3<0x141, 0x1c1>, "v_mad_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001616 VOP_F32_F32_F32_F32, fmad
Tom Stellard52639482013-07-23 01:48:49 +00001617>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001618
Marek Olsak5df00d62014-12-07 12:18:57 +00001619defm V_MAD_I32_I24 : VOP3Inst <vop3<0x142, 0x1c2>, "v_mad_i32_i24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001620 VOP_I32_I32_I32_I32, AMDGPUmad_i24
1621>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001622defm V_MAD_U32_U24 : VOP3Inst <vop3<0x143, 0x1c3>, "v_mad_u32_u24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001623 VOP_I32_I32_I32_I32, AMDGPUmad_u24
Tom Stellard52639482013-07-23 01:48:49 +00001624>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001625} // End isCommutable = 1
Tom Stellard75aadc22012-12-11 21:25:42 +00001626
Marek Olsak5df00d62014-12-07 12:18:57 +00001627defm V_CUBEID_F32 : VOP3Inst <vop3<0x144, 0x1c4>, "v_cubeid_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001628 VOP_F32_F32_F32_F32
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001629>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001630defm V_CUBESC_F32 : VOP3Inst <vop3<0x145, 0x1c5>, "v_cubesc_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001631 VOP_F32_F32_F32_F32
1632>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001633defm V_CUBETC_F32 : VOP3Inst <vop3<0x146, 0x1c6>, "v_cubetc_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001634 VOP_F32_F32_F32_F32
1635>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001636defm V_CUBEMA_F32 : VOP3Inst <vop3<0x147, 0x1c7>, "v_cubema_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001637 VOP_F32_F32_F32_F32
1638>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001639
Marek Olsak5df00d62014-12-07 12:18:57 +00001640defm V_BFE_U32 : VOP3Inst <vop3<0x148, 0x1c8>, "v_bfe_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001641 VOP_I32_I32_I32_I32, AMDGPUbfe_u32
1642>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001643defm V_BFE_I32 : VOP3Inst <vop3<0x149, 0x1c9>, "v_bfe_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001644 VOP_I32_I32_I32_I32, AMDGPUbfe_i32
1645>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001646
1647defm V_BFI_B32 : VOP3Inst <vop3<0x14a, 0x1ca>, "v_bfi_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001648 VOP_I32_I32_I32_I32, AMDGPUbfi
1649>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001650
1651let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001652defm V_FMA_F32 : VOP3Inst <vop3<0x14b, 0x1cb>, "v_fma_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001653 VOP_F32_F32_F32_F32, fma
1654>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001655defm V_FMA_F64 : VOP3Inst <vop3<0x14c, 0x1cc>, "v_fma_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001656 VOP_F64_F64_F64_F64, fma
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001657>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001658} // End isCommutable = 1
1659
Tom Stellard326d6ec2014-11-05 14:50:53 +00001660//def V_LERP_U8 : VOP3_U8 <0x0000014d, "v_lerp_u8", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001661defm V_ALIGNBIT_B32 : VOP3Inst <vop3<0x14e, 0x1ce>, "v_alignbit_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001662 VOP_I32_I32_I32_I32
1663>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001664defm V_ALIGNBYTE_B32 : VOP3Inst <vop3<0x14f, 0x1cf>, "v_alignbyte_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001665 VOP_I32_I32_I32_I32
1666>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001667
Marek Olsak794ff832015-01-27 17:25:15 +00001668defm V_MIN3_F32 : VOP3Inst <vop3<0x151, 0x1d0>, "v_min3_f32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001669 VOP_F32_F32_F32_F32, AMDGPUfmin3>;
1670
Marek Olsak794ff832015-01-27 17:25:15 +00001671defm V_MIN3_I32 : VOP3Inst <vop3<0x152, 0x1d1>, "v_min3_i32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001672 VOP_I32_I32_I32_I32, AMDGPUsmin3
1673>;
Marek Olsak794ff832015-01-27 17:25:15 +00001674defm V_MIN3_U32 : VOP3Inst <vop3<0x153, 0x1d2>, "v_min3_u32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001675 VOP_I32_I32_I32_I32, AMDGPUumin3
1676>;
Marek Olsak794ff832015-01-27 17:25:15 +00001677defm V_MAX3_F32 : VOP3Inst <vop3<0x154, 0x1d3>, "v_max3_f32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001678 VOP_F32_F32_F32_F32, AMDGPUfmax3
1679>;
Marek Olsak794ff832015-01-27 17:25:15 +00001680defm V_MAX3_I32 : VOP3Inst <vop3<0x155, 0x1d4>, "v_max3_i32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001681 VOP_I32_I32_I32_I32, AMDGPUsmax3
1682>;
Marek Olsak794ff832015-01-27 17:25:15 +00001683defm V_MAX3_U32 : VOP3Inst <vop3<0x156, 0x1d5>, "v_max3_u32",
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001684 VOP_I32_I32_I32_I32, AMDGPUumax3
1685>;
Marek Olsak794ff832015-01-27 17:25:15 +00001686defm V_MED3_F32 : VOP3Inst <vop3<0x157, 0x1d6>, "v_med3_f32",
1687 VOP_F32_F32_F32_F32
1688>;
1689defm V_MED3_I32 : VOP3Inst <vop3<0x158, 0x1d7>, "v_med3_i32",
1690 VOP_I32_I32_I32_I32
1691>;
1692defm V_MED3_U32 : VOP3Inst <vop3<0x159, 0x1d8>, "v_med3_u32",
1693 VOP_I32_I32_I32_I32
1694>;
1695
Tom Stellard326d6ec2014-11-05 14:50:53 +00001696//def V_SAD_U8 : VOP3_U8 <0x0000015a, "v_sad_u8", []>;
1697//def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "v_sad_hi_u8", []>;
1698//def V_SAD_U16 : VOP3_U16 <0x0000015c, "v_sad_u16", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001699defm V_SAD_U32 : VOP3Inst <vop3<0x15d, 0x1dc>, "v_sad_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001700 VOP_I32_I32_I32_I32
1701>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001702////def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "v_cvt_pk_u8_f32", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001703defm V_DIV_FIXUP_F32 : VOP3Inst <
Marek Olsak5df00d62014-12-07 12:18:57 +00001704 vop3<0x15f, 0x1de>, "v_div_fixup_f32", VOP_F32_F32_F32_F32, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001705>;
Tom Stellardae38f302015-01-14 01:13:19 +00001706
1707let SchedRW = [WriteDouble] in {
1708
Tom Stellardb4a313a2014-08-01 00:32:39 +00001709defm V_DIV_FIXUP_F64 : VOP3Inst <
Marek Olsak5df00d62014-12-07 12:18:57 +00001710 vop3<0x160, 0x1df>, "v_div_fixup_f64", VOP_F64_F64_F64_F64, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001711>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001712
Tom Stellardae38f302015-01-14 01:13:19 +00001713} // let SchedRW = [WriteDouble]
1714
Tom Stellardae38f302015-01-14 01:13:19 +00001715let SchedRW = [WriteDouble] in {
Tom Stellard7512c082013-07-12 18:14:56 +00001716let isCommutable = 1 in {
1717
Marek Olsak5df00d62014-12-07 12:18:57 +00001718defm V_ADD_F64 : VOP3Inst <vop3<0x164, 0x280>, "v_add_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001719 VOP_F64_F64_F64, fadd
1720>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001721defm V_MUL_F64 : VOP3Inst <vop3<0x165, 0x281>, "v_mul_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001722 VOP_F64_F64_F64, fmul
1723>;
Matt Arsenault7c936902014-10-21 23:01:01 +00001724
Marek Olsak5df00d62014-12-07 12:18:57 +00001725defm V_MIN_F64 : VOP3Inst <vop3<0x166, 0x282>, "v_min_f64",
Matt Arsenault7c936902014-10-21 23:01:01 +00001726 VOP_F64_F64_F64, fminnum
Tom Stellardb4a313a2014-08-01 00:32:39 +00001727>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001728defm V_MAX_F64 : VOP3Inst <vop3<0x167, 0x283>, "v_max_f64",
Matt Arsenault7c936902014-10-21 23:01:01 +00001729 VOP_F64_F64_F64, fmaxnum
Tom Stellardb4a313a2014-08-01 00:32:39 +00001730>;
Tom Stellard7512c082013-07-12 18:14:56 +00001731
1732} // isCommutable = 1
1733
Marek Olsak5df00d62014-12-07 12:18:57 +00001734defm V_LDEXP_F64 : VOP3Inst <vop3<0x168, 0x284>, "v_ldexp_f64",
Matt Arsenault2e7cc482014-08-15 17:30:25 +00001735 VOP_F64_F64_I32, AMDGPUldexp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001736>;
Christian Konig70a50322013-03-27 09:12:51 +00001737
Tom Stellardae38f302015-01-14 01:13:19 +00001738} // let SchedRW = [WriteDouble]
1739
1740let isCommutable = 1, SchedRW = [WriteQuarterRate32] in {
Christian Konig70a50322013-03-27 09:12:51 +00001741
Marek Olsak5df00d62014-12-07 12:18:57 +00001742defm V_MUL_LO_U32 : VOP3Inst <vop3<0x169, 0x285>, "v_mul_lo_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001743 VOP_I32_I32_I32
1744>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001745defm V_MUL_HI_U32 : VOP3Inst <vop3<0x16a, 0x286>, "v_mul_hi_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001746 VOP_I32_I32_I32
1747>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001748
1749defm V_MUL_LO_I32 : VOP3Inst <vop3<0x16b, 0x285>, "v_mul_lo_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001750 VOP_I32_I32_I32
1751>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001752defm V_MUL_HI_I32 : VOP3Inst <vop3<0x16c, 0x287>, "v_mul_hi_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001753 VOP_I32_I32_I32
1754>;
Christian Konig70a50322013-03-27 09:12:51 +00001755
Tom Stellardae38f302015-01-14 01:13:19 +00001756} // isCommutable = 1, SchedRW = [WriteQuarterRate32]
Christian Konig70a50322013-03-27 09:12:51 +00001757
Matt Arsenault6e26b8d2015-02-14 04:03:18 +00001758let SchedRW = [WriteFloatFMA, WriteSALU] in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001759defm V_DIV_SCALE_F32 : VOP3b_32 <vop3<0x16d, 0x1e0>, "v_div_scale_f32", []>;
Matt Arsenault6e26b8d2015-02-14 04:03:18 +00001760}
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001761
Matt Arsenault6e26b8d2015-02-14 04:03:18 +00001762let SchedRW = [WriteDouble, WriteSALU] in {
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001763// Double precision division pre-scale.
Marek Olsak5df00d62014-12-07 12:18:57 +00001764defm V_DIV_SCALE_F64 : VOP3b_64 <vop3<0x16e, 0x1e1>, "v_div_scale_f64", []>;
Tom Stellardae38f302015-01-14 01:13:19 +00001765} // let SchedRW = [WriteDouble]
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001766
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001767let isCommutable = 1, Uses = [VCC] in {
1768
1769// v_div_fmas_f32:
1770// result = src0 * src1 + src2
1771// if (vcc)
1772// result *= 2^32
1773//
1774defm V_DIV_FMAS_F32 : VOP3_VCC_Inst <vop3<0x16f, 0x1e2>, "v_div_fmas_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001775 VOP_F32_F32_F32_F32, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001776>;
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001777
Tom Stellardae38f302015-01-14 01:13:19 +00001778let SchedRW = [WriteDouble] in {
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001779// v_div_fmas_f64:
1780// result = src0 * src1 + src2
1781// if (vcc)
1782// result *= 2^64
1783//
1784defm V_DIV_FMAS_F64 : VOP3_VCC_Inst <vop3<0x170, 0x1e3>, "v_div_fmas_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001785 VOP_F64_F64_F64_F64, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001786>;
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001787
Tom Stellardae38f302015-01-14 01:13:19 +00001788} // End SchedRW = [WriteDouble]
Matt Arsenault95e48662014-11-13 19:26:47 +00001789} // End isCommutable = 1
1790
Tom Stellard326d6ec2014-11-05 14:50:53 +00001791//def V_MSAD_U8 : VOP3_U8 <0x00000171, "v_msad_u8", []>;
1792//def V_QSAD_U8 : VOP3_U8 <0x00000172, "v_qsad_u8", []>;
1793//def V_MQSAD_U8 : VOP3_U8 <0x00000173, "v_mqsad_u8", []>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001794
Tom Stellardae38f302015-01-14 01:13:19 +00001795let SchedRW = [WriteDouble] in {
Tom Stellardb4a313a2014-08-01 00:32:39 +00001796defm V_TRIG_PREOP_F64 : VOP3Inst <
Marek Olsak5df00d62014-12-07 12:18:57 +00001797 vop3<0x174, 0x292>, "v_trig_preop_f64", VOP_F64_F64_I32, AMDGPUtrig_preop
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001798>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001799
Tom Stellardae38f302015-01-14 01:13:19 +00001800} // let SchedRW = [WriteDouble]
1801
Marek Olsakeae20ab2015-01-15 18:42:40 +00001802// These instructions only exist on SI and CI
1803let SubtargetPredicate = isSICI in {
1804
Marek Olsak24ae2cd2015-02-03 21:53:08 +00001805defm V_LSHL_B64 : VOP3Inst <vop3<0x161>, "v_lshl_b64", VOP_I64_I64_I32>;
1806defm V_LSHR_B64 : VOP3Inst <vop3<0x162>, "v_lshr_b64", VOP_I64_I64_I32>;
1807defm V_ASHR_I64 : VOP3Inst <vop3<0x163>, "v_ashr_i64", VOP_I64_I64_I32>;
Marek Olsakeae20ab2015-01-15 18:42:40 +00001808
1809defm V_MULLIT_F32 : VOP3Inst <vop3<0x150>, "v_mullit_f32",
1810 VOP_F32_F32_F32_F32>;
1811
1812} // End SubtargetPredicate = isSICI
1813
Marek Olsak707a6d02015-02-03 21:53:01 +00001814let SubtargetPredicate = isVI in {
1815
1816defm V_LSHLREV_B64 : VOP3Inst <vop3<0, 0x28f>, "v_lshlrev_b64",
1817 VOP_I64_I32_I64
1818>;
1819defm V_LSHRREV_B64 : VOP3Inst <vop3<0, 0x290>, "v_lshrrev_b64",
1820 VOP_I64_I32_I64
1821>;
1822defm V_ASHRREV_I64 : VOP3Inst <vop3<0, 0x291>, "v_ashrrev_i64",
1823 VOP_I64_I32_I64
1824>;
1825
1826} // End SubtargetPredicate = isVI
1827
Tom Stellard8d6d4492014-04-22 16:33:57 +00001828//===----------------------------------------------------------------------===//
1829// Pseudo Instructions
1830//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001831let isCodeGenOnly = 1, isPseudo = 1 in {
1832
Marek Olsak7d777282015-03-24 13:40:15 +00001833// For use in patterns
1834def V_CNDMASK_B64_PSEUDO : VOP3Common <(outs VReg_64:$dst),
1835 (ins VSrc_64:$src0, VSrc_64:$src1, SSrc_64:$src2), "", []
1836>;
1837
Tom Stellard4842c052015-01-07 20:27:25 +00001838let hasSideEffects = 0, mayLoad = 0, mayStore = 0 in {
1839// 64-bit vector move instruction. This is mainly used by the SIFoldOperands
1840// pass to enable folding of inline immediates.
1841def V_MOV_B64_PSEUDO : InstSI <(outs VReg_64:$dst), (ins VSrc_64:$src0), "", []>;
1842} // end let hasSideEffects = 0, mayLoad = 0, mayStore = 0
1843
Tom Stellard60024a02014-09-24 01:33:24 +00001844let hasSideEffects = 1 in {
1845def SGPR_USE : InstSI <(outs),(ins), "", []>;
1846}
1847
Matt Arsenault8fb37382013-10-11 21:03:36 +00001848// SI pseudo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +00001849// and should be lowered to ISA instructions prior to codegen.
1850
Tom Stellardaa798342015-05-01 03:44:09 +00001851let mayLoad = 1, mayStore = 1, hasSideEffects = 1 in {
1852let Uses = [EXEC], Defs = [EXEC] in {
Tom Stellardf8794352012-12-19 22:10:31 +00001853
1854let isBranch = 1, isTerminator = 1 in {
1855
Tom Stellard919bb6b2014-04-29 23:12:53 +00001856def SI_IF: InstSI <
Tom Stellardf8794352012-12-19 22:10:31 +00001857 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001858 (ins SReg_64:$vcc, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001859 "",
1860 [(set i64:$dst, (int_SI_if i1:$vcc, bb:$target))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001861>;
1862
Tom Stellardf8794352012-12-19 22:10:31 +00001863def SI_ELSE : InstSI <
1864 (outs SReg_64:$dst),
1865 (ins SReg_64:$src, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001866 "",
1867 [(set i64:$dst, (int_SI_else i64:$src, bb:$target))]
Tom Stellard919bb6b2014-04-29 23:12:53 +00001868> {
Tom Stellardf8794352012-12-19 22:10:31 +00001869 let Constraints = "$src = $dst";
1870}
1871
1872def SI_LOOP : InstSI <
Tom Stellard75aadc22012-12-11 21:25:42 +00001873 (outs),
Tom Stellardf8794352012-12-19 22:10:31 +00001874 (ins SReg_64:$saved, brtarget:$target),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001875 "si_loop $saved, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001876 [(int_SI_loop i64:$saved, bb:$target)]
Tom Stellard75aadc22012-12-11 21:25:42 +00001877>;
Tom Stellardf8794352012-12-19 22:10:31 +00001878
1879} // end isBranch = 1, isTerminator = 1
1880
1881def SI_BREAK : InstSI <
1882 (outs SReg_64:$dst),
1883 (ins SReg_64:$src),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001884 "si_else $dst, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001885 [(set i64:$dst, (int_SI_break i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001886>;
1887
1888def SI_IF_BREAK : InstSI <
1889 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001890 (ins SReg_64:$vcc, SReg_64:$src),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001891 "si_if_break $dst, $vcc, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001892 [(set i64:$dst, (int_SI_if_break i1:$vcc, i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001893>;
1894
1895def SI_ELSE_BREAK : InstSI <
1896 (outs SReg_64:$dst),
1897 (ins SReg_64:$src0, SReg_64:$src1),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001898 "si_else_break $dst, $src0, $src1",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001899 [(set i64:$dst, (int_SI_else_break i64:$src0, i64:$src1))]
Tom Stellardf8794352012-12-19 22:10:31 +00001900>;
1901
1902def SI_END_CF : InstSI <
1903 (outs),
1904 (ins SReg_64:$saved),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001905 "si_end_cf $saved",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001906 [(int_SI_end_cf i64:$saved)]
Tom Stellardf8794352012-12-19 22:10:31 +00001907>;
1908
Tom Stellardaa798342015-05-01 03:44:09 +00001909} // End Uses = [EXEC], Defs = [EXEC]
1910
1911let Uses = [EXEC], Defs = [EXEC,VCC] in {
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001912def SI_KILL : InstSI <
1913 (outs),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001914 (ins VSrc_32:$src),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001915 "si_kill $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001916 [(int_AMDGPU_kill f32:$src)]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001917>;
Tom Stellardaa798342015-05-01 03:44:09 +00001918} // End Uses = [EXEC], Defs = [EXEC,VCC]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001919
Tom Stellardf8794352012-12-19 22:10:31 +00001920} // end mayLoad = 1, mayStore = 1, hasSideEffects = 1
Tom Stellardf8794352012-12-19 22:10:31 +00001921
Christian Konig2989ffc2013-03-18 11:34:16 +00001922let Uses = [EXEC], Defs = [EXEC,VCC,M0] in {
1923
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001924//defm SI_ : RegisterLoadStore <VGPR_32, FRAMEri, ADDRIndirect>;
Tom Stellard81d871d2013-11-13 23:36:50 +00001925
1926let UseNamedOperandTable = 1 in {
1927
Tom Stellard0e70de52014-05-16 20:56:45 +00001928def SI_RegisterLoad : InstSI <
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001929 (outs VGPR_32:$dst, SReg_64:$temp),
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001930 (ins FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001931 "", []
1932> {
1933 let isRegisterLoad = 1;
1934 let mayLoad = 1;
1935}
1936
Tom Stellard0e70de52014-05-16 20:56:45 +00001937class SIRegStore<dag outs> : InstSI <
Tom Stellard81d871d2013-11-13 23:36:50 +00001938 outs,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001939 (ins VGPR_32:$val, FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001940 "", []
1941> {
1942 let isRegisterStore = 1;
1943 let mayStore = 1;
1944}
1945
1946let usesCustomInserter = 1 in {
1947def SI_RegisterStorePseudo : SIRegStore<(outs)>;
1948} // End usesCustomInserter = 1
1949def SI_RegisterStore : SIRegStore<(outs SReg_64:$temp)>;
1950
1951
1952} // End UseNamedOperandTable = 1
1953
Christian Konig2989ffc2013-03-18 11:34:16 +00001954def SI_INDIRECT_SRC : InstSI <
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001955 (outs VGPR_32:$dst, SReg_64:$temp),
Christian Konig2989ffc2013-03-18 11:34:16 +00001956 (ins unknown:$src, VSrc_32:$idx, i32imm:$off),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001957 "si_indirect_src $dst, $temp, $src, $idx, $off",
Christian Konig2989ffc2013-03-18 11:34:16 +00001958 []
1959>;
1960
1961class SI_INDIRECT_DST<RegisterClass rc> : InstSI <
1962 (outs rc:$dst, SReg_64:$temp),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001963 (ins unknown:$src, VSrc_32:$idx, i32imm:$off, VGPR_32:$val),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001964 "si_indirect_dst $dst, $temp, $src, $idx, $off, $val",
Christian Konig2989ffc2013-03-18 11:34:16 +00001965 []
1966> {
1967 let Constraints = "$src = $dst";
1968}
1969
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001970def SI_INDIRECT_DST_V1 : SI_INDIRECT_DST<VGPR_32>;
Christian Konig2989ffc2013-03-18 11:34:16 +00001971def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>;
1972def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>;
1973def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>;
1974def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>;
1975
1976} // Uses = [EXEC,VCC,M0], Defs = [EXEC,VCC,M0]
1977
Tom Stellardeba61072014-05-02 15:41:42 +00001978multiclass SI_SPILL_SGPR <RegisterClass sgpr_class> {
1979
Tom Stellard42fb60e2015-01-14 15:42:31 +00001980 let UseNamedOperandTable = 1 in {
1981 def _SAVE : InstSI <
1982 (outs),
Tom Stellard95292bb2015-01-20 17:49:47 +00001983 (ins sgpr_class:$src, i32imm:$frame_idx, SReg_128:$scratch_rsrc,
Tom Stellard42fb60e2015-01-14 15:42:31 +00001984 SReg_32:$scratch_offset),
1985 "", []
1986 >;
Tom Stellardeba61072014-05-02 15:41:42 +00001987
Tom Stellard42fb60e2015-01-14 15:42:31 +00001988 def _RESTORE : InstSI <
1989 (outs sgpr_class:$dst),
Tom Stellard95292bb2015-01-20 17:49:47 +00001990 (ins i32imm:$frame_idx, SReg_128:$scratch_rsrc, SReg_32:$scratch_offset),
Tom Stellard42fb60e2015-01-14 15:42:31 +00001991 "", []
1992 >;
1993 } // End UseNamedOperandTable = 1
Tom Stellardeba61072014-05-02 15:41:42 +00001994}
1995
Tom Stellardc2743492015-05-12 15:00:53 +00001996// It's unclear whether you can use M0 as the output of v_readlane_b32
1997// instructions, so use SGPR_32 register class for spills to prevent
1998// this from happening.
1999defm SI_SPILL_S32 : SI_SPILL_SGPR <SGPR_32>;
Tom Stellardeba61072014-05-02 15:41:42 +00002000defm SI_SPILL_S64 : SI_SPILL_SGPR <SReg_64>;
2001defm SI_SPILL_S128 : SI_SPILL_SGPR <SReg_128>;
2002defm SI_SPILL_S256 : SI_SPILL_SGPR <SReg_256>;
2003defm SI_SPILL_S512 : SI_SPILL_SGPR <SReg_512>;
2004
Tom Stellard96468902014-09-24 01:33:17 +00002005multiclass SI_SPILL_VGPR <RegisterClass vgpr_class> {
Tom Stellarda77c3f72015-05-12 18:59:17 +00002006 let UseNamedOperandTable = 1, VGPRSpill = 1 in {
Tom Stellard42fb60e2015-01-14 15:42:31 +00002007 def _SAVE : InstSI <
2008 (outs),
Tom Stellard95292bb2015-01-20 17:49:47 +00002009 (ins vgpr_class:$src, i32imm:$frame_idx, SReg_128:$scratch_rsrc,
Tom Stellard42fb60e2015-01-14 15:42:31 +00002010 SReg_32:$scratch_offset),
2011 "", []
2012 >;
Tom Stellard96468902014-09-24 01:33:17 +00002013
Tom Stellard42fb60e2015-01-14 15:42:31 +00002014 def _RESTORE : InstSI <
2015 (outs vgpr_class:$dst),
Tom Stellard95292bb2015-01-20 17:49:47 +00002016 (ins i32imm:$frame_idx, SReg_128:$scratch_rsrc, SReg_32:$scratch_offset),
Tom Stellard42fb60e2015-01-14 15:42:31 +00002017 "", []
2018 >;
Tom Stellarda77c3f72015-05-12 18:59:17 +00002019 } // End UseNamedOperandTable = 1, VGPRSpill = 1
Tom Stellard96468902014-09-24 01:33:17 +00002020}
2021
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002022defm SI_SPILL_V32 : SI_SPILL_VGPR <VGPR_32>;
Tom Stellard96468902014-09-24 01:33:17 +00002023defm SI_SPILL_V64 : SI_SPILL_VGPR <VReg_64>;
2024defm SI_SPILL_V96 : SI_SPILL_VGPR <VReg_96>;
2025defm SI_SPILL_V128 : SI_SPILL_VGPR <VReg_128>;
2026defm SI_SPILL_V256 : SI_SPILL_VGPR <VReg_256>;
2027defm SI_SPILL_V512 : SI_SPILL_VGPR <VReg_512>;
2028
Tom Stellard067c8152014-07-21 14:01:14 +00002029let Defs = [SCC] in {
2030
2031def SI_CONSTDATA_PTR : InstSI <
2032 (outs SReg_64:$dst),
2033 (ins),
2034 "", [(set SReg_64:$dst, (i64 SIconstdata_ptr))]
2035>;
2036
2037} // End Defs = [SCC]
2038
Tom Stellard75aadc22012-12-11 21:25:42 +00002039} // end IsCodeGenOnly, isPseudo
2040
Marek Olsak5df00d62014-12-07 12:18:57 +00002041} // end SubtargetPredicate = isGCN
Tom Stellard0e70de52014-05-16 20:56:45 +00002042
Marek Olsak5df00d62014-12-07 12:18:57 +00002043let Predicates = [isGCN] in {
Tom Stellard0e70de52014-05-16 20:56:45 +00002044
Christian Konig2aca0432013-02-21 15:17:32 +00002045def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002046 (int_AMDGPU_cndlt f32:$src0, f32:$src1, f32:$src2),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002047 (V_CNDMASK_B32_e64 $src2, $src1,
2048 (V_CMP_GT_F32_e64 SRCMODS.NONE, 0, SRCMODS.NONE, $src0,
2049 DSTCLAMP.NONE, DSTOMOD.NONE))
Christian Konig2aca0432013-02-21 15:17:32 +00002050>;
2051
Tom Stellardbe8ebee2013-01-18 21:15:50 +00002052def : Pat <
2053 (int_AMDGPU_kilp),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00002054 (SI_KILL 0xbf800000)
Tom Stellardbe8ebee2013-01-18 21:15:50 +00002055>;
2056
Tom Stellard75aadc22012-12-11 21:25:42 +00002057/* int_SI_vs_load_input */
2058def : Pat<
Tom Stellardbc5b5372014-06-13 16:38:59 +00002059 (SIload_input v4i32:$tlst, imm:$attr_offset, i32:$buf_idx_vgpr),
Tom Stellardc229baa2015-03-10 16:16:49 +00002060 (BUFFER_LOAD_FORMAT_XYZW_IDXEN $buf_idx_vgpr, $tlst, 0, imm:$attr_offset, 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00002061>;
2062
2063/* int_SI_export */
2064def : Pat <
2065 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002066 f32:$src0, f32:$src1, f32:$src2, f32:$src3),
Tom Stellard75aadc22012-12-11 21:25:42 +00002067 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002068 $src0, $src1, $src2, $src3)
Tom Stellard75aadc22012-12-11 21:25:42 +00002069>;
2070
Tom Stellard8d6d4492014-04-22 16:33:57 +00002071//===----------------------------------------------------------------------===//
2072// SMRD Patterns
2073//===----------------------------------------------------------------------===//
2074
2075multiclass SMRD_Pattern <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> {
2076
Marek Olsak58f61a82014-12-07 17:17:38 +00002077 // 1. SI-CI: Offset as 8bit DWORD immediate
Tom Stellard8d6d4492014-04-22 16:33:57 +00002078 def : Pat <
2079 (constant_load (add i64:$sbase, (i64 IMM8bitDWORD:$offset))),
2080 (vt (Instr_IMM $sbase, (as_dword_i32imm $offset)))
2081 >;
2082
2083 // 2. Offset loaded in an 32bit SGPR
2084 def : Pat <
Tom Stellardd6cb8e82014-05-09 16:42:21 +00002085 (constant_load (add i64:$sbase, (i64 IMM32bit:$offset))),
2086 (vt (Instr_SGPR $sbase, (S_MOV_B32 (i32 (as_i32imm $offset)))))
Tom Stellard8d6d4492014-04-22 16:33:57 +00002087 >;
2088
2089 // 3. No offset at all
2090 def : Pat <
2091 (constant_load i64:$sbase),
2092 (vt (Instr_IMM $sbase, 0))
2093 >;
2094}
2095
Marek Olsak58f61a82014-12-07 17:17:38 +00002096multiclass SMRD_Pattern_vi <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> {
2097
2098 // 1. VI: Offset as 20bit immediate in bytes
2099 def : Pat <
2100 (constant_load (add i64:$sbase, (i64 IMM20bit:$offset))),
2101 (vt (Instr_IMM $sbase, (as_i32imm $offset)))
2102 >;
2103
2104 // 2. Offset loaded in an 32bit SGPR
2105 def : Pat <
2106 (constant_load (add i64:$sbase, (i64 IMM32bit:$offset))),
2107 (vt (Instr_SGPR $sbase, (S_MOV_B32 (i32 (as_i32imm $offset)))))
2108 >;
2109
2110 // 3. No offset at all
2111 def : Pat <
2112 (constant_load i64:$sbase),
2113 (vt (Instr_IMM $sbase, 0))
2114 >;
2115}
2116
2117let Predicates = [isSICI] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +00002118defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>;
2119defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00002120defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, v2i32>;
2121defm : SMRD_Pattern <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, v4i32>;
2122defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v32i8>;
2123defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v8i32>;
2124defm : SMRD_Pattern <S_LOAD_DWORDX16_IMM, S_LOAD_DWORDX16_SGPR, v16i32>;
Marek Olsak58f61a82014-12-07 17:17:38 +00002125} // End Predicates = [isSICI]
2126
2127let Predicates = [isVI] in {
2128defm : SMRD_Pattern_vi <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>;
2129defm : SMRD_Pattern_vi <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>;
2130defm : SMRD_Pattern_vi <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, v2i32>;
2131defm : SMRD_Pattern_vi <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, v4i32>;
2132defm : SMRD_Pattern_vi <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v32i8>;
2133defm : SMRD_Pattern_vi <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v8i32>;
2134defm : SMRD_Pattern_vi <S_LOAD_DWORDX16_IMM, S_LOAD_DWORDX16_SGPR, v16i32>;
2135} // End Predicates = [isVI]
2136
2137let Predicates = [isSICI] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +00002138
2139// 1. Offset as 8bit DWORD immediate
2140def : Pat <
2141 (SIload_constant v4i32:$sbase, IMM8bitDWORD:$offset),
2142 (S_BUFFER_LOAD_DWORD_IMM $sbase, (as_dword_i32imm $offset))
2143>;
2144
Marek Olsak58f61a82014-12-07 17:17:38 +00002145} // End Predicates = [isSICI]
2146
Tom Stellard8d6d4492014-04-22 16:33:57 +00002147// 2. Offset loaded in an 32bit SGPR
2148def : Pat <
2149 (SIload_constant v4i32:$sbase, imm:$offset),
2150 (S_BUFFER_LOAD_DWORD_SGPR $sbase, (S_MOV_B32 imm:$offset))
2151>;
2152
Tom Stellardae4c9e72014-06-20 17:06:11 +00002153//===----------------------------------------------------------------------===//
2154// SOP1 Patterns
2155//===----------------------------------------------------------------------===//
2156
Tom Stellardae4c9e72014-06-20 17:06:11 +00002157def : Pat <
2158 (i64 (ctpop i64:$src)),
Matt Arsenaulteb492162014-11-02 23:46:51 +00002159 (i64 (REG_SEQUENCE SReg_64,
2160 (S_BCNT1_I32_B64 $src), sub0,
2161 (S_MOV_B32 0), sub1))
Tom Stellardae4c9e72014-06-20 17:06:11 +00002162>;
2163
Tom Stellard58ac7442014-04-29 23:12:48 +00002164//===----------------------------------------------------------------------===//
2165// SOP2 Patterns
2166//===----------------------------------------------------------------------===//
2167
Tom Stellard80942a12014-09-05 14:07:59 +00002168// V_ADD_I32_e32/S_ADD_U32 produces carry in VCC/SCC. For the vector
Tom Stellardb2114ca2014-07-21 14:01:12 +00002169// case, the sgpr-copies pass will fix this to use the vector version.
2170def : Pat <
2171 (i32 (addc i32:$src0, i32:$src1)),
Tom Stellard80942a12014-09-05 14:07:59 +00002172 (S_ADD_U32 $src0, $src1)
Tom Stellardb2114ca2014-07-21 14:01:12 +00002173>;
2174
Tom Stellard58ac7442014-04-29 23:12:48 +00002175//===----------------------------------------------------------------------===//
Tom Stellard85ad4292014-06-17 16:53:09 +00002176// SOPP Patterns
2177//===----------------------------------------------------------------------===//
2178
2179def : Pat <
2180 (int_AMDGPU_barrier_global),
2181 (S_BARRIER)
2182>;
2183
2184//===----------------------------------------------------------------------===//
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002185// VOP1 Patterns
2186//===----------------------------------------------------------------------===//
2187
Matt Arsenault22ca3f82014-07-15 23:50:10 +00002188let Predicates = [UnsafeFPMath] in {
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +00002189
2190//def : RcpPat<V_RCP_F64_e32, f64>;
2191//defm : RsqPat<V_RSQ_F64_e32, f64>;
2192//defm : RsqPat<V_RSQ_F32_e32, f32>;
2193
2194def : RsqPat<V_RSQ_F32_e32, f32>;
2195def : RsqPat<V_RSQ_F64_e32, f64>;
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00002196}
2197
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002198//===----------------------------------------------------------------------===//
Tom Stellard58ac7442014-04-29 23:12:48 +00002199// VOP2 Patterns
2200//===----------------------------------------------------------------------===//
2201
Tom Stellardae4c9e72014-06-20 17:06:11 +00002202def : Pat <
2203 (i32 (add (i32 (ctpop i32:$popcnt)), i32:$val)),
Matt Arsenault49dd4282014-09-15 17:15:02 +00002204 (V_BCNT_U32_B32_e64 $popcnt, $val)
Tom Stellardae4c9e72014-06-20 17:06:11 +00002205>;
2206
Tom Stellard5224df32015-03-10 16:16:44 +00002207def : Pat <
2208 (i32 (select i1:$src0, i32:$src1, i32:$src2)),
2209 (V_CNDMASK_B32_e64 $src2, $src1, $src0)
2210>;
2211
Tom Stellarddb5a11f2015-07-13 15:47:57 +00002212// Pattern for V_MAC_F32
2213def : Pat <
2214 (fmad (VOP3NoMods0 f32:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod),
2215 (VOP3NoMods f32:$src1, i32:$src1_modifiers),
2216 (VOP3NoMods f32:$src2, i32:$src2_modifiers)),
2217 (V_MAC_F32_e64 $src0_modifiers, $src0, $src1_modifiers, $src1,
2218 $src2_modifiers, $src2, $clamp, $omod)
2219>;
2220
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002221/********** ======================= **********/
2222/********** Image sampling patterns **********/
2223/********** ======================= **********/
Tom Stellardae6c06e2013-02-07 17:02:13 +00002224
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002225// Image + sampler
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002226class SampleRawPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00002227 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, i32:$dmask, i32:$unorm,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002228 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
2229 (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da),
2230 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc),
2231 $addr, $rsrc, $sampler)
2232>;
2233
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002234multiclass SampleRawPatterns<SDPatternOperator name, string opcode> {
2235 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2236 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2237 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2238 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V8), v8i32>;
2239 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V16), v16i32>;
2240}
2241
2242// Image only
2243class ImagePattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00002244 (name vt:$addr, v8i32:$rsrc, i32:$dmask, i32:$unorm,
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002245 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
2246 (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da),
2247 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc),
2248 $addr, $rsrc)
2249>;
2250
2251multiclass ImagePatterns<SDPatternOperator name, string opcode> {
2252 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2253 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2254 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2255}
2256
2257// Basic sample
2258defm : SampleRawPatterns<int_SI_image_sample, "IMAGE_SAMPLE">;
2259defm : SampleRawPatterns<int_SI_image_sample_cl, "IMAGE_SAMPLE_CL">;
2260defm : SampleRawPatterns<int_SI_image_sample_d, "IMAGE_SAMPLE_D">;
2261defm : SampleRawPatterns<int_SI_image_sample_d_cl, "IMAGE_SAMPLE_D_CL">;
2262defm : SampleRawPatterns<int_SI_image_sample_l, "IMAGE_SAMPLE_L">;
2263defm : SampleRawPatterns<int_SI_image_sample_b, "IMAGE_SAMPLE_B">;
2264defm : SampleRawPatterns<int_SI_image_sample_b_cl, "IMAGE_SAMPLE_B_CL">;
2265defm : SampleRawPatterns<int_SI_image_sample_lz, "IMAGE_SAMPLE_LZ">;
2266defm : SampleRawPatterns<int_SI_image_sample_cd, "IMAGE_SAMPLE_CD">;
2267defm : SampleRawPatterns<int_SI_image_sample_cd_cl, "IMAGE_SAMPLE_CD_CL">;
2268
2269// Sample with comparison
2270defm : SampleRawPatterns<int_SI_image_sample_c, "IMAGE_SAMPLE_C">;
2271defm : SampleRawPatterns<int_SI_image_sample_c_cl, "IMAGE_SAMPLE_C_CL">;
2272defm : SampleRawPatterns<int_SI_image_sample_c_d, "IMAGE_SAMPLE_C_D">;
2273defm : SampleRawPatterns<int_SI_image_sample_c_d_cl, "IMAGE_SAMPLE_C_D_CL">;
2274defm : SampleRawPatterns<int_SI_image_sample_c_l, "IMAGE_SAMPLE_C_L">;
2275defm : SampleRawPatterns<int_SI_image_sample_c_b, "IMAGE_SAMPLE_C_B">;
2276defm : SampleRawPatterns<int_SI_image_sample_c_b_cl, "IMAGE_SAMPLE_C_B_CL">;
2277defm : SampleRawPatterns<int_SI_image_sample_c_lz, "IMAGE_SAMPLE_C_LZ">;
2278defm : SampleRawPatterns<int_SI_image_sample_c_cd, "IMAGE_SAMPLE_C_CD">;
2279defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl, "IMAGE_SAMPLE_C_CD_CL">;
2280
2281// Sample with offsets
2282defm : SampleRawPatterns<int_SI_image_sample_o, "IMAGE_SAMPLE_O">;
2283defm : SampleRawPatterns<int_SI_image_sample_cl_o, "IMAGE_SAMPLE_CL_O">;
2284defm : SampleRawPatterns<int_SI_image_sample_d_o, "IMAGE_SAMPLE_D_O">;
2285defm : SampleRawPatterns<int_SI_image_sample_d_cl_o, "IMAGE_SAMPLE_D_CL_O">;
2286defm : SampleRawPatterns<int_SI_image_sample_l_o, "IMAGE_SAMPLE_L_O">;
2287defm : SampleRawPatterns<int_SI_image_sample_b_o, "IMAGE_SAMPLE_B_O">;
2288defm : SampleRawPatterns<int_SI_image_sample_b_cl_o, "IMAGE_SAMPLE_B_CL_O">;
2289defm : SampleRawPatterns<int_SI_image_sample_lz_o, "IMAGE_SAMPLE_LZ_O">;
2290defm : SampleRawPatterns<int_SI_image_sample_cd_o, "IMAGE_SAMPLE_CD_O">;
2291defm : SampleRawPatterns<int_SI_image_sample_cd_cl_o, "IMAGE_SAMPLE_CD_CL_O">;
2292
2293// Sample with comparison and offsets
2294defm : SampleRawPatterns<int_SI_image_sample_c_o, "IMAGE_SAMPLE_C_O">;
2295defm : SampleRawPatterns<int_SI_image_sample_c_cl_o, "IMAGE_SAMPLE_C_CL_O">;
2296defm : SampleRawPatterns<int_SI_image_sample_c_d_o, "IMAGE_SAMPLE_C_D_O">;
2297defm : SampleRawPatterns<int_SI_image_sample_c_d_cl_o, "IMAGE_SAMPLE_C_D_CL_O">;
2298defm : SampleRawPatterns<int_SI_image_sample_c_l_o, "IMAGE_SAMPLE_C_L_O">;
2299defm : SampleRawPatterns<int_SI_image_sample_c_b_o, "IMAGE_SAMPLE_C_B_O">;
2300defm : SampleRawPatterns<int_SI_image_sample_c_b_cl_o, "IMAGE_SAMPLE_C_B_CL_O">;
2301defm : SampleRawPatterns<int_SI_image_sample_c_lz_o, "IMAGE_SAMPLE_C_LZ_O">;
2302defm : SampleRawPatterns<int_SI_image_sample_c_cd_o, "IMAGE_SAMPLE_C_CD_O">;
2303defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl_o, "IMAGE_SAMPLE_C_CD_CL_O">;
2304
2305// Gather opcodes
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002306// Only the variants which make sense are defined.
2307def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V2, v2i32>;
2308def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V4, v4i32>;
2309def : SampleRawPattern<int_SI_gather4_cl, IMAGE_GATHER4_CL_V4_V4, v4i32>;
2310def : SampleRawPattern<int_SI_gather4_l, IMAGE_GATHER4_L_V4_V4, v4i32>;
2311def : SampleRawPattern<int_SI_gather4_b, IMAGE_GATHER4_B_V4_V4, v4i32>;
2312def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V4, v4i32>;
2313def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V8, v8i32>;
2314def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V2, v2i32>;
2315def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V4, v4i32>;
2316
2317def : SampleRawPattern<int_SI_gather4_c, IMAGE_GATHER4_C_V4_V4, v4i32>;
2318def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V4, v4i32>;
2319def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V8, v8i32>;
2320def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V4, v4i32>;
2321def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V8, v8i32>;
2322def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V4, v4i32>;
2323def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V8, v8i32>;
2324def : SampleRawPattern<int_SI_gather4_c_b_cl, IMAGE_GATHER4_C_B_CL_V4_V8, v8i32>;
2325def : SampleRawPattern<int_SI_gather4_c_lz, IMAGE_GATHER4_C_LZ_V4_V4, v4i32>;
2326
2327def : SampleRawPattern<int_SI_gather4_o, IMAGE_GATHER4_O_V4_V4, v4i32>;
2328def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V4, v4i32>;
2329def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V8, v8i32>;
2330def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V4, v4i32>;
2331def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V8, v8i32>;
2332def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V4, v4i32>;
2333def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V8, v8i32>;
2334def : SampleRawPattern<int_SI_gather4_b_cl_o, IMAGE_GATHER4_B_CL_O_V4_V8, v8i32>;
2335def : SampleRawPattern<int_SI_gather4_lz_o, IMAGE_GATHER4_LZ_O_V4_V4, v4i32>;
2336
2337def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V4, v4i32>;
2338def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V8, v8i32>;
2339def : SampleRawPattern<int_SI_gather4_c_cl_o, IMAGE_GATHER4_C_CL_O_V4_V8, v8i32>;
2340def : SampleRawPattern<int_SI_gather4_c_l_o, IMAGE_GATHER4_C_L_O_V4_V8, v8i32>;
2341def : SampleRawPattern<int_SI_gather4_c_b_o, IMAGE_GATHER4_C_B_O_V4_V8, v8i32>;
2342def : SampleRawPattern<int_SI_gather4_c_b_cl_o, IMAGE_GATHER4_C_B_CL_O_V4_V8, v8i32>;
2343def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V4, v4i32>;
2344def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V8, v8i32>;
2345
2346def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V1, i32>;
2347def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V2, v2i32>;
2348def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V4, v4i32>;
2349
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002350def : ImagePattern<int_SI_getresinfo, IMAGE_GET_RESINFO_V4_V1, i32>;
2351defm : ImagePatterns<int_SI_image_load, "IMAGE_LOAD">;
2352defm : ImagePatterns<int_SI_image_load_mip, "IMAGE_LOAD_MIP">;
2353
Tom Stellard9fa17912013-08-14 23:24:45 +00002354/* SIsample for simple 1D texture lookup */
Tom Stellard75aadc22012-12-11 21:25:42 +00002355def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002356 (SIsample i32:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002357 (IMAGE_SAMPLE_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00002358>;
2359
Tom Stellard9fa17912013-08-14 23:24:45 +00002360class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002361 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002362 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellardc9b90312013-01-21 15:40:48 +00002363>;
2364
Tom Stellard9fa17912013-08-14 23:24:45 +00002365class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002366 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_RECT),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002367 (opcode 0xf, 1, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00002368>;
2369
Tom Stellard9fa17912013-08-14 23:24:45 +00002370class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002371 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002372 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002373>;
2374
Tom Stellard9fa17912013-08-14 23:24:45 +00002375class SampleShadowPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002376 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002377 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002378 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002379>;
2380
Tom Stellard9fa17912013-08-14 23:24:45 +00002381class SampleShadowArrayPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002382 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002383 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002384 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002385>;
2386
Tom Stellard9fa17912013-08-14 23:24:45 +00002387/* SIsample* for texture lookups consuming more address parameters */
Tom Stellard16a9a202013-08-14 23:24:17 +00002388multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l,
2389 MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b,
2390MIMG sample_d, MIMG sample_c_d, ValueType addr_type> {
Tom Stellard9fa17912013-08-14 23:24:45 +00002391 def : SamplePattern <SIsample, sample, addr_type>;
2392 def : SampleRectPattern <SIsample, sample, addr_type>;
2393 def : SampleArrayPattern <SIsample, sample, addr_type>;
2394 def : SampleShadowPattern <SIsample, sample_c, addr_type>;
2395 def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002396
Tom Stellard9fa17912013-08-14 23:24:45 +00002397 def : SamplePattern <SIsamplel, sample_l, addr_type>;
2398 def : SampleArrayPattern <SIsamplel, sample_l, addr_type>;
2399 def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>;
2400 def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002401
Tom Stellard9fa17912013-08-14 23:24:45 +00002402 def : SamplePattern <SIsampleb, sample_b, addr_type>;
2403 def : SampleArrayPattern <SIsampleb, sample_b, addr_type>;
2404 def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>;
2405 def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>;
Michel Danzer83f87c42013-07-10 16:36:36 +00002406
Tom Stellard9fa17912013-08-14 23:24:45 +00002407 def : SamplePattern <SIsampled, sample_d, addr_type>;
2408 def : SampleArrayPattern <SIsampled, sample_d, addr_type>;
2409 def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>;
2410 def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002411}
2412
Tom Stellard682bfbc2013-10-10 17:11:24 +00002413defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2,
2414 IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2,
2415 IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2,
2416 IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2,
Tom Stellard16a9a202013-08-14 23:24:17 +00002417 v2i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002418defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4,
2419 IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4,
2420 IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4,
2421 IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4,
Tom Stellard16a9a202013-08-14 23:24:17 +00002422 v4i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002423defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8,
2424 IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8,
2425 IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8,
2426 IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8,
Tom Stellard16a9a202013-08-14 23:24:17 +00002427 v8i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002428defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16,
2429 IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16,
2430 IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16,
2431 IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16,
Tom Stellard16a9a202013-08-14 23:24:17 +00002432 v16i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002433
Tom Stellard353b3362013-05-06 23:02:12 +00002434/* int_SI_imageload for texture fetches consuming varying address parameters */
2435class ImageLoadPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2436 (name addr_type:$addr, v32i8:$rsrc, imm),
2437 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
2438>;
2439
2440class ImageLoadArrayPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2441 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY),
2442 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
2443>;
2444
Tom Stellard3494b7e2013-08-14 22:22:14 +00002445class ImageLoadMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2446 (name addr_type:$addr, v32i8:$rsrc, TEX_MSAA),
2447 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
2448>;
2449
2450class ImageLoadArrayMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2451 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY_MSAA),
2452 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
2453>;
2454
Tom Stellard16a9a202013-08-14 23:24:17 +00002455multiclass ImageLoadPatterns<MIMG opcode, ValueType addr_type> {
2456 def : ImageLoadPattern <int_SI_imageload, opcode, addr_type>;
2457 def : ImageLoadArrayPattern <int_SI_imageload, opcode, addr_type>;
Tom Stellard353b3362013-05-06 23:02:12 +00002458}
2459
Tom Stellard16a9a202013-08-14 23:24:17 +00002460multiclass ImageLoadMSAAPatterns<MIMG opcode, ValueType addr_type> {
2461 def : ImageLoadMSAAPattern <int_SI_imageload, opcode, addr_type>;
2462 def : ImageLoadArrayMSAAPattern <int_SI_imageload, opcode, addr_type>;
2463}
2464
Tom Stellard682bfbc2013-10-10 17:11:24 +00002465defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V2, v2i32>;
2466defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V4, v4i32>;
Tom Stellard16a9a202013-08-14 23:24:17 +00002467
Tom Stellard682bfbc2013-10-10 17:11:24 +00002468defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V2, v2i32>;
2469defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V4, v4i32>;
Tom Stellard353b3362013-05-06 23:02:12 +00002470
Tom Stellardf787ef12013-05-06 23:02:19 +00002471/* Image resource information */
2472def : Pat <
2473 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002474 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00002475>;
2476
2477def : Pat <
2478 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002479 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00002480>;
2481
Tom Stellard3494b7e2013-08-14 22:22:14 +00002482def : Pat <
2483 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY_MSAA),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002484 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellard3494b7e2013-08-14 22:22:14 +00002485>;
2486
Christian Konig4a1b9c32013-03-18 11:34:10 +00002487/********** ============================================ **********/
2488/********** Extraction, Insertion, Building and Casting **********/
2489/********** ============================================ **********/
Tom Stellard75aadc22012-12-11 21:25:42 +00002490
Christian Konig4a1b9c32013-03-18 11:34:10 +00002491foreach Index = 0-2 in {
2492 def Extract_Element_v2i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002493 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002494 >;
2495 def Insert_Element_v2i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002496 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002497 >;
2498
2499 def Extract_Element_v2f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002500 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002501 >;
2502 def Insert_Element_v2f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002503 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002504 >;
2505}
2506
2507foreach Index = 0-3 in {
2508 def Extract_Element_v4i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002509 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002510 >;
2511 def Insert_Element_v4i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002512 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002513 >;
2514
2515 def Extract_Element_v4f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002516 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002517 >;
2518 def Insert_Element_v4f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002519 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002520 >;
2521}
2522
2523foreach Index = 0-7 in {
2524 def Extract_Element_v8i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002525 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002526 >;
2527 def Insert_Element_v8i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002528 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002529 >;
2530
2531 def Extract_Element_v8f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002532 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002533 >;
2534 def Insert_Element_v8f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002535 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002536 >;
2537}
2538
2539foreach Index = 0-15 in {
2540 def Extract_Element_v16i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002541 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002542 >;
2543 def Insert_Element_v16i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002544 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002545 >;
2546
2547 def Extract_Element_v16f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002548 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002549 >;
2550 def Insert_Element_v16f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002551 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002552 >;
2553}
Tom Stellard75aadc22012-12-11 21:25:42 +00002554
Tom Stellard75aadc22012-12-11 21:25:42 +00002555def : BitConvert <i32, f32, SReg_32>;
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002556def : BitConvert <i32, f32, VGPR_32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002557
2558def : BitConvert <f32, i32, SReg_32>;
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002559def : BitConvert <f32, i32, VGPR_32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002560
Tom Stellard7512c082013-07-12 18:14:56 +00002561def : BitConvert <i64, f64, VReg_64>;
2562
2563def : BitConvert <f64, i64, VReg_64>;
2564
Tom Stellarded2f6142013-07-18 21:43:42 +00002565def : BitConvert <v2f32, v2i32, VReg_64>;
2566def : BitConvert <v2i32, v2f32, VReg_64>;
Tom Stellardaf775432013-10-23 00:44:32 +00002567def : BitConvert <v2i32, i64, VReg_64>;
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00002568def : BitConvert <i64, v2i32, VReg_64>;
Matt Arsenault064c2062014-06-11 17:40:32 +00002569def : BitConvert <v2f32, i64, VReg_64>;
2570def : BitConvert <i64, v2f32, VReg_64>;
Matt Arsenault2acc7a42014-06-11 19:31:13 +00002571def : BitConvert <v2i32, f64, VReg_64>;
2572def : BitConvert <f64, v2i32, VReg_64>;
Tom Stellard83747202013-07-18 21:43:53 +00002573def : BitConvert <v4f32, v4i32, VReg_128>;
2574def : BitConvert <v4i32, v4f32, VReg_128>;
2575
Tom Stellard967bf582014-02-13 23:34:15 +00002576def : BitConvert <v8f32, v8i32, SReg_256>;
2577def : BitConvert <v8i32, v8f32, SReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002578def : BitConvert <v8i32, v32i8, SReg_256>;
2579def : BitConvert <v32i8, v8i32, SReg_256>;
2580def : BitConvert <v8i32, v32i8, VReg_256>;
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002581def : BitConvert <v8i32, v8f32, VReg_256>;
2582def : BitConvert <v8f32, v8i32, VReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002583def : BitConvert <v32i8, v8i32, VReg_256>;
2584
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002585def : BitConvert <v16i32, v16f32, VReg_512>;
2586def : BitConvert <v16f32, v16i32, VReg_512>;
2587
Christian Konig8dbe6f62013-02-21 15:17:27 +00002588/********** =================== **********/
2589/********** Src & Dst modifiers **********/
2590/********** =================== **********/
2591
2592def : Pat <
Matt Arsenault1cffa4c2014-11-13 19:49:04 +00002593 (AMDGPUclamp (VOP3Mods0Clamp f32:$src0, i32:$src0_modifiers, i32:$omod),
2594 (f32 FP_ZERO), (f32 FP_ONE)),
2595 (V_ADD_F32_e64 $src0_modifiers, $src0, 0, 0, 1, $omod)
Christian Konig8dbe6f62013-02-21 15:17:27 +00002596>;
2597
Michel Danzer624b02a2014-02-04 07:12:38 +00002598/********** ================================ **********/
2599/********** Floating point absolute/negative **********/
2600/********** ================================ **********/
2601
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002602// Prevent expanding both fneg and fabs.
Michel Danzer624b02a2014-02-04 07:12:38 +00002603
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002604// FIXME: Should use S_OR_B32
Michel Danzer624b02a2014-02-04 07:12:38 +00002605def : Pat <
2606 (fneg (fabs f32:$src)),
2607 (V_OR_B32_e32 $src, (V_MOV_B32_e32 0x80000000)) /* Set sign bit */
2608>;
2609
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002610// FIXME: Should use S_OR_B32
Matt Arsenault13623d02014-08-15 18:42:18 +00002611def : Pat <
2612 (fneg (fabs f64:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002613 (REG_SEQUENCE VReg_64,
2614 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2615 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002616 (V_OR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002617 (V_MOV_B32_e32 0x80000000)), // Set sign bit.
2618 sub1)
Matt Arsenault13623d02014-08-15 18:42:18 +00002619>;
2620
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002621def : Pat <
2622 (fabs f32:$src),
2623 (V_AND_B32_e32 $src, (V_MOV_B32_e32 0x7fffffff))
2624>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00002625
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002626def : Pat <
2627 (fneg f32:$src),
2628 (V_XOR_B32_e32 $src, (V_MOV_B32_e32 0x80000000))
2629>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00002630
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002631def : Pat <
2632 (fabs f64:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002633 (REG_SEQUENCE VReg_64,
2634 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2635 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002636 (V_AND_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002637 (V_MOV_B32_e32 0x7fffffff)), // Set sign bit.
2638 sub1)
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002639>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00002640
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002641def : Pat <
2642 (fneg f64:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002643 (REG_SEQUENCE VReg_64,
2644 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2645 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002646 (V_XOR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002647 (V_MOV_B32_e32 0x80000000)),
2648 sub1)
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002649>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00002650
Christian Konigc756cb992013-02-16 11:28:22 +00002651/********** ================== **********/
2652/********** Immediate Patterns **********/
2653/********** ================== **********/
2654
2655def : Pat <
Tom Stellarddf94dc32013-08-14 23:24:24 +00002656 (SGPRImm<(i32 imm)>:$imm),
2657 (S_MOV_B32 imm:$imm)
2658>;
2659
2660def : Pat <
2661 (SGPRImm<(f32 fpimm)>:$imm),
Tom Stellardfb77f002015-01-13 22:59:41 +00002662 (S_MOV_B32 (f32 (bitcast_fpimm_to_i32 $imm)))
Tom Stellarddf94dc32013-08-14 23:24:24 +00002663>;
2664
2665def : Pat <
Christian Konigc756cb992013-02-16 11:28:22 +00002666 (i32 imm:$imm),
2667 (V_MOV_B32_e32 imm:$imm)
2668>;
2669
2670def : Pat <
2671 (f32 fpimm:$imm),
Tom Stellardfb77f002015-01-13 22:59:41 +00002672 (V_MOV_B32_e32 (f32 (bitcast_fpimm_to_i32 $imm)))
Christian Konigc756cb992013-02-16 11:28:22 +00002673>;
2674
2675def : Pat <
Christian Konigb559b072013-02-16 11:28:36 +00002676 (i64 InlineImm<i64>:$imm),
2677 (S_MOV_B64 InlineImm<i64>:$imm)
2678>;
2679
Matt Arsenaultbecd6562014-12-03 05:22:35 +00002680// XXX - Should this use a s_cmp to set SCC?
2681
2682// Set to sign-extended 64-bit value (true = -1, false = 0)
2683def : Pat <
2684 (i1 imm:$imm),
2685 (S_MOV_B64 (i64 (as_i64imm $imm)))
2686>;
2687
Matt Arsenault303011a2014-12-17 21:04:08 +00002688def : Pat <
2689 (f64 InlineFPImm<f64>:$imm),
Tom Stellardfb77f002015-01-13 22:59:41 +00002690 (S_MOV_B64 (f64 (bitcast_fpimm_to_i64 InlineFPImm<f64>:$imm)))
Matt Arsenault303011a2014-12-17 21:04:08 +00002691>;
2692
Tom Stellard75aadc22012-12-11 21:25:42 +00002693/********** ================== **********/
2694/********** Intrinsic Patterns **********/
2695/********** ================== **********/
2696
2697/* llvm.AMDGPU.pow */
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002698def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002699
2700def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002701 (int_AMDGPU_div f32:$src0, f32:$src1),
2702 (V_MUL_LEGACY_F32_e32 $src0, (V_RCP_LEGACY_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00002703>;
2704
Tom Stellard75aadc22012-12-11 21:25:42 +00002705def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002706 (int_AMDGPU_cube v4f32:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002707 (REG_SEQUENCE VReg_128,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002708 (V_CUBETC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
2709 0 /* src1_modifiers */, (EXTRACT_SUBREG $src, sub1),
2710 0 /* src2_modifiers */, (EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002711 0 /* clamp */, 0 /* omod */), sub0,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002712 (V_CUBESC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
2713 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2714 0 /* src2_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002715 0 /* clamp */, 0 /* omod */), sub1,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002716 (V_CUBEMA_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
2717 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2718 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002719 0 /* clamp */, 0 /* omod */), sub2,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002720 (V_CUBEID_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
2721 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2722 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002723 0 /* clamp */, 0 /* omod */), sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +00002724>;
2725
Michel Danzer0cc991e2013-02-22 11:22:58 +00002726def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002727 (i32 (sext i1:$src0)),
2728 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0)
Michel Danzer0cc991e2013-02-22 11:22:58 +00002729>;
2730
Tom Stellardf16d38c2014-02-13 23:34:13 +00002731class Ext32Pat <SDNode ext> : Pat <
2732 (i32 (ext i1:$src0)),
Michel Danzer5d26fdf2014-02-05 09:48:05 +00002733 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src0)
2734>;
2735
Tom Stellardf16d38c2014-02-13 23:34:13 +00002736def : Ext32Pat <zext>;
2737def : Ext32Pat <anyext>;
2738
Tom Stellard8d6d4492014-04-22 16:33:57 +00002739// Offset in an 32Bit VGPR
Christian Konig7a14a472013-03-18 11:34:00 +00002740def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002741 (SIload_constant v4i32:$sbase, i32:$voff),
Tom Stellardc229baa2015-03-10 16:16:49 +00002742 (BUFFER_LOAD_DWORD_OFFEN $voff, $sbase, 0, 0, 0, 0, 0)
Christian Konig7a14a472013-03-18 11:34:00 +00002743>;
2744
Michel Danzer8caa9042013-04-10 17:17:56 +00002745// The multiplication scales from [0,1] to the unsigned integer range
2746def : Pat <
2747 (AMDGPUurecip i32:$src0),
2748 (V_CVT_U32_F32_e32
2749 (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1,
2750 (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0))))
2751>;
2752
Michel Danzer8d696172013-07-10 16:36:52 +00002753def : Pat <
2754 (int_SI_tid),
Marek Olsakc5368502015-01-15 18:43:01 +00002755 (V_MBCNT_HI_U32_B32_e64 0xffffffff,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002756 (V_MBCNT_LO_U32_B32_e64 0xffffffff, 0))
Michel Danzer8d696172013-07-10 16:36:52 +00002757>;
2758
Tom Stellard0289ff42014-05-16 20:56:44 +00002759//===----------------------------------------------------------------------===//
2760// VOP3 Patterns
2761//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002762
Matt Arsenaulteb260202014-05-22 18:00:15 +00002763def : IMad24Pat<V_MAD_I32_I24>;
2764def : UMad24Pat<V_MAD_U32_U24>;
2765
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002766def : Pat <
Tom Stellard0289ff42014-05-16 20:56:44 +00002767 (mulhu i32:$src0, i32:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002768 (V_MUL_HI_U32 $src0, $src1)
Tom Stellard0289ff42014-05-16 20:56:44 +00002769>;
2770
2771def : Pat <
2772 (mulhs i32:$src0, i32:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002773 (V_MUL_HI_I32 $src0, $src1)
Tom Stellard0289ff42014-05-16 20:56:44 +00002774>;
2775
Matt Arsenault7d858d82014-11-02 23:46:54 +00002776defm : BFIPatterns <V_BFI_B32, S_MOV_B32, SReg_64>;
Tom Stellard0289ff42014-05-16 20:56:44 +00002777def : ROTRPattern <V_ALIGNBIT_B32>;
2778
Michel Danzer49812b52013-07-10 16:37:07 +00002779/********** ======================= **********/
2780/********** Load/Store Patterns **********/
2781/********** ======================= **********/
2782
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002783class DSReadPat <DS inst, ValueType vt, PatFrag frag> : Pat <
2784 (vt (frag (DS1Addr1Offset i32:$ptr, i32:$offset))),
Tom Stellard381a94a2015-05-12 15:00:49 +00002785 (inst $ptr, (as_i16imm $offset), (i1 0))
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002786>;
Tom Stellardc6f4a292013-08-26 15:05:59 +00002787
Tom Stellard381a94a2015-05-12 15:00:49 +00002788def : DSReadPat <DS_READ_I8, i32, si_sextload_local_i8>;
2789def : DSReadPat <DS_READ_U8, i32, si_az_extload_local_i8>;
2790def : DSReadPat <DS_READ_I16, i32, si_sextload_local_i16>;
2791def : DSReadPat <DS_READ_U16, i32, si_az_extload_local_i16>;
2792def : DSReadPat <DS_READ_B32, i32, si_load_local>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002793
2794let AddedComplexity = 100 in {
2795
Tom Stellard381a94a2015-05-12 15:00:49 +00002796def : DSReadPat <DS_READ_B64, v2i32, si_load_local_align8>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002797
2798} // End AddedComplexity = 100
2799
2800def : Pat <
Tom Stellard381a94a2015-05-12 15:00:49 +00002801 (v2i32 (si_load_local (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
Tom Stellardf3fc5552014-08-22 18:49:35 +00002802 i8:$offset1))),
Tom Stellard381a94a2015-05-12 15:00:49 +00002803 (DS_READ2_B32 $ptr, $offset0, $offset1, (i1 0))
Tom Stellardf3fc5552014-08-22 18:49:35 +00002804>;
Michel Danzer49812b52013-07-10 16:37:07 +00002805
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002806class DSWritePat <DS inst, ValueType vt, PatFrag frag> : Pat <
2807 (frag vt:$value, (DS1Addr1Offset i32:$ptr, i32:$offset)),
Tom Stellard381a94a2015-05-12 15:00:49 +00002808 (inst $ptr, $value, (as_i16imm $offset), (i1 0))
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002809>;
Michel Danzer49812b52013-07-10 16:37:07 +00002810
Tom Stellard381a94a2015-05-12 15:00:49 +00002811def : DSWritePat <DS_WRITE_B8, i32, si_truncstore_local_i8>;
2812def : DSWritePat <DS_WRITE_B16, i32, si_truncstore_local_i16>;
2813def : DSWritePat <DS_WRITE_B32, i32, si_store_local>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002814
2815let AddedComplexity = 100 in {
2816
Tom Stellard381a94a2015-05-12 15:00:49 +00002817def : DSWritePat <DS_WRITE_B64, v2i32, si_store_local_align8>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002818} // End AddedComplexity = 100
2819
2820def : Pat <
Tom Stellard381a94a2015-05-12 15:00:49 +00002821 (si_store_local v2i32:$value, (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
2822 i8:$offset1)),
Tom Stellard065e3d42015-03-09 18:49:54 +00002823 (DS_WRITE2_B32 $ptr, (EXTRACT_SUBREG $value, sub0),
2824 (EXTRACT_SUBREG $value, sub1), $offset0, $offset1,
Tom Stellard381a94a2015-05-12 15:00:49 +00002825 (i1 0))
Tom Stellardf3fc5552014-08-22 18:49:35 +00002826>;
Tom Stellardf3d166a2013-08-26 15:05:49 +00002827
Matt Arsenault8ae59612014-09-05 16:24:58 +00002828class DSAtomicRetPat<DS inst, ValueType vt, PatFrag frag> : Pat <
2829 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$value),
Tom Stellard381a94a2015-05-12 15:00:49 +00002830 (inst $ptr, $value, (as_i16imm $offset), (i1 0))
Matt Arsenault8ae59612014-09-05 16:24:58 +00002831>;
Matt Arsenault72574102014-06-11 18:08:34 +00002832
Matt Arsenault9e874542014-06-11 18:08:45 +00002833// Special case of DSAtomicRetPat for add / sub 1 -> inc / dec
Matt Arsenault2c819942014-06-12 08:21:54 +00002834//
2835// We need to use something for the data0, so we set a register to
2836// -1. For the non-rtn variants, the manual says it does
2837// DS[A] = (DS[A] >= D0) ? 0 : DS[A] + 1, and setting D0 to uint_max
2838// will always do the increment so I'm assuming it's the same.
2839//
2840// We also load this -1 with s_mov_b32 / s_mov_b64 even though this
2841// needs to be a VGPR. The SGPR copy pass will fix this, and it's
2842// easier since there is no v_mov_b64.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002843class DSAtomicIncRetPat<DS inst, ValueType vt,
2844 Instruction LoadImm, PatFrag frag> : Pat <
2845 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), (vt 1)),
Tom Stellard381a94a2015-05-12 15:00:49 +00002846 (inst $ptr, (LoadImm (vt -1)), (as_i16imm $offset), (i1 0))
Matt Arsenault8ae59612014-09-05 16:24:58 +00002847>;
Matt Arsenault9e874542014-06-11 18:08:45 +00002848
Matt Arsenault9e874542014-06-11 18:08:45 +00002849
Matt Arsenault8ae59612014-09-05 16:24:58 +00002850class DSAtomicCmpXChg <DS inst, ValueType vt, PatFrag frag> : Pat <
2851 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$cmp, vt:$swap),
Tom Stellard381a94a2015-05-12 15:00:49 +00002852 (inst $ptr, $cmp, $swap, (as_i16imm $offset), (i1 0))
Matt Arsenault8ae59612014-09-05 16:24:58 +00002853>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002854
2855
2856// 32-bit atomics.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002857def : DSAtomicIncRetPat<DS_INC_RTN_U32, i32,
Tom Stellard381a94a2015-05-12 15:00:49 +00002858 S_MOV_B32, si_atomic_load_add_local>;
Matt Arsenault8ae59612014-09-05 16:24:58 +00002859def : DSAtomicIncRetPat<DS_DEC_RTN_U32, i32,
Tom Stellard381a94a2015-05-12 15:00:49 +00002860 S_MOV_B32, si_atomic_load_sub_local>;
Matt Arsenault9e874542014-06-11 18:08:45 +00002861
Tom Stellard381a94a2015-05-12 15:00:49 +00002862def : DSAtomicRetPat<DS_WRXCHG_RTN_B32, i32, si_atomic_swap_local>;
2863def : DSAtomicRetPat<DS_ADD_RTN_U32, i32, si_atomic_load_add_local>;
2864def : DSAtomicRetPat<DS_SUB_RTN_U32, i32, si_atomic_load_sub_local>;
2865def : DSAtomicRetPat<DS_AND_RTN_B32, i32, si_atomic_load_and_local>;
2866def : DSAtomicRetPat<DS_OR_RTN_B32, i32, si_atomic_load_or_local>;
2867def : DSAtomicRetPat<DS_XOR_RTN_B32, i32, si_atomic_load_xor_local>;
2868def : DSAtomicRetPat<DS_MIN_RTN_I32, i32, si_atomic_load_min_local>;
2869def : DSAtomicRetPat<DS_MAX_RTN_I32, i32, si_atomic_load_max_local>;
2870def : DSAtomicRetPat<DS_MIN_RTN_U32, i32, si_atomic_load_umin_local>;
2871def : DSAtomicRetPat<DS_MAX_RTN_U32, i32, si_atomic_load_umax_local>;
Matt Arsenault0e69e8122014-06-11 18:08:42 +00002872
Tom Stellard381a94a2015-05-12 15:00:49 +00002873def : DSAtomicCmpXChg<DS_CMPST_RTN_B32, i32, si_atomic_cmp_swap_32_local>;
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002874
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002875// 64-bit atomics.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002876def : DSAtomicIncRetPat<DS_INC_RTN_U64, i64,
Tom Stellard381a94a2015-05-12 15:00:49 +00002877 S_MOV_B64, si_atomic_load_add_local>;
Matt Arsenault8ae59612014-09-05 16:24:58 +00002878def : DSAtomicIncRetPat<DS_DEC_RTN_U64, i64,
Tom Stellard381a94a2015-05-12 15:00:49 +00002879 S_MOV_B64, si_atomic_load_sub_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002880
Tom Stellard381a94a2015-05-12 15:00:49 +00002881def : DSAtomicRetPat<DS_WRXCHG_RTN_B64, i64, si_atomic_swap_local>;
2882def : DSAtomicRetPat<DS_ADD_RTN_U64, i64, si_atomic_load_add_local>;
2883def : DSAtomicRetPat<DS_SUB_RTN_U64, i64, si_atomic_load_sub_local>;
2884def : DSAtomicRetPat<DS_AND_RTN_B64, i64, si_atomic_load_and_local>;
2885def : DSAtomicRetPat<DS_OR_RTN_B64, i64, si_atomic_load_or_local>;
2886def : DSAtomicRetPat<DS_XOR_RTN_B64, i64, si_atomic_load_xor_local>;
2887def : DSAtomicRetPat<DS_MIN_RTN_I64, i64, si_atomic_load_min_local>;
2888def : DSAtomicRetPat<DS_MAX_RTN_I64, i64, si_atomic_load_max_local>;
2889def : DSAtomicRetPat<DS_MIN_RTN_U64, i64, si_atomic_load_umin_local>;
2890def : DSAtomicRetPat<DS_MAX_RTN_U64, i64, si_atomic_load_umax_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002891
Tom Stellard381a94a2015-05-12 15:00:49 +00002892def : DSAtomicCmpXChg<DS_CMPST_RTN_B64, i64, si_atomic_cmp_swap_64_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002893
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002894
Tom Stellard556d9aa2013-06-03 17:39:37 +00002895//===----------------------------------------------------------------------===//
2896// MUBUF Patterns
2897//===----------------------------------------------------------------------===//
2898
Tom Stellard07a10a32013-06-03 17:39:43 +00002899multiclass MUBUFLoad_Pattern <MUBUF Instr_ADDR64, ValueType vt,
Tom Stellard7c1838d2014-07-02 20:53:56 +00002900 PatFrag constant_ld> {
Tom Stellard07a10a32013-06-03 17:39:43 +00002901 def : Pat <
Tom Stellard1f9939f2015-02-27 14:59:41 +00002902 (vt (constant_ld (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset,
2903 i16:$offset, i1:$glc, i1:$slc, i1:$tfe))),
Tom Stellardc229baa2015-03-10 16:16:49 +00002904 (Instr_ADDR64 $vaddr, $srsrc, $soffset, $offset, $glc, $slc, $tfe)
Tom Stellard07a10a32013-06-03 17:39:43 +00002905 >;
2906}
2907
Marek Olsak5df00d62014-12-07 12:18:57 +00002908let Predicates = [isSICI] in {
Tom Stellardb02094e2014-07-21 15:45:01 +00002909defm : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_ADDR64, i32, sextloadi8_constant>;
2910defm : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32, az_extloadi8_constant>;
2911defm : MUBUFLoad_Pattern <BUFFER_LOAD_SSHORT_ADDR64, i32, sextloadi16_constant>;
2912defm : MUBUFLoad_Pattern <BUFFER_LOAD_USHORT_ADDR64, i32, az_extloadi16_constant>;
2913defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORD_ADDR64, i32, constant_load>;
2914defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, v2i32, constant_load>;
2915defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX4_ADDR64, v4i32, constant_load>;
Marek Olsak5df00d62014-12-07 12:18:57 +00002916} // End Predicates = [isSICI]
Tom Stellardb02094e2014-07-21 15:45:01 +00002917
2918class MUBUFScratchLoadPat <MUBUF Instr, ValueType vt, PatFrag ld> : Pat <
2919 (vt (ld (MUBUFScratch v4i32:$srsrc, i32:$vaddr,
2920 i32:$soffset, u16imm:$offset))),
Tom Stellardc229baa2015-03-10 16:16:49 +00002921 (Instr $vaddr, $srsrc, $soffset, $offset, 0, 0, 0)
Tom Stellardb02094e2014-07-21 15:45:01 +00002922>;
2923
2924def : MUBUFScratchLoadPat <BUFFER_LOAD_SBYTE_OFFEN, i32, sextloadi8_private>;
2925def : MUBUFScratchLoadPat <BUFFER_LOAD_UBYTE_OFFEN, i32, extloadi8_private>;
2926def : MUBUFScratchLoadPat <BUFFER_LOAD_SSHORT_OFFEN, i32, sextloadi16_private>;
2927def : MUBUFScratchLoadPat <BUFFER_LOAD_USHORT_OFFEN, i32, extloadi16_private>;
2928def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORD_OFFEN, i32, load_private>;
2929def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX2_OFFEN, v2i32, load_private>;
2930def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX4_OFFEN, v4i32, load_private>;
Tom Stellard07a10a32013-06-03 17:39:43 +00002931
Michel Danzer13736222014-01-27 07:20:51 +00002932// BUFFER_LOAD_DWORD*, addr64=0
2933multiclass MUBUF_Load_Dword <ValueType vt, MUBUF offset, MUBUF offen, MUBUF idxen,
2934 MUBUF bothen> {
2935
2936 def : Pat <
Tom Stellard8e44d942014-07-21 15:44:55 +00002937 (vt (int_SI_buffer_load_dword v4i32:$rsrc, (i32 imm), i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002938 imm:$offset, 0, 0, imm:$glc, imm:$slc,
2939 imm:$tfe)),
Tom Stellard49282c92015-02-27 14:59:44 +00002940 (offset $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc),
Michel Danzer13736222014-01-27 07:20:51 +00002941 (as_i1imm $slc), (as_i1imm $tfe))
2942 >;
2943
2944 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002945 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Tom Stellardb02094e2014-07-21 15:45:01 +00002946 imm:$offset, 1, 0, imm:$glc, imm:$slc,
Michel Danzer13736222014-01-27 07:20:51 +00002947 imm:$tfe)),
Tom Stellardc229baa2015-03-10 16:16:49 +00002948 (offen $vaddr, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc),
Michel Danzer13736222014-01-27 07:20:51 +00002949 (as_i1imm $tfe))
2950 >;
2951
2952 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002953 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002954 imm:$offset, 0, 1, imm:$glc, imm:$slc,
2955 imm:$tfe)),
Tom Stellardc229baa2015-03-10 16:16:49 +00002956 (idxen $vaddr, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc),
Michel Danzer13736222014-01-27 07:20:51 +00002957 (as_i1imm $slc), (as_i1imm $tfe))
2958 >;
2959
2960 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002961 (vt (int_SI_buffer_load_dword v4i32:$rsrc, v2i32:$vaddr, i32:$soffset,
Matt Arsenaultcaa12882015-02-18 02:04:38 +00002962 imm:$offset, 1, 1, imm:$glc, imm:$slc,
Michel Danzer13736222014-01-27 07:20:51 +00002963 imm:$tfe)),
Tom Stellardc229baa2015-03-10 16:16:49 +00002964 (bothen $vaddr, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc),
Michel Danzer13736222014-01-27 07:20:51 +00002965 (as_i1imm $tfe))
2966 >;
2967}
2968
2969defm : MUBUF_Load_Dword <i32, BUFFER_LOAD_DWORD_OFFSET, BUFFER_LOAD_DWORD_OFFEN,
2970 BUFFER_LOAD_DWORD_IDXEN, BUFFER_LOAD_DWORD_BOTHEN>;
2971defm : MUBUF_Load_Dword <v2i32, BUFFER_LOAD_DWORDX2_OFFSET, BUFFER_LOAD_DWORDX2_OFFEN,
2972 BUFFER_LOAD_DWORDX2_IDXEN, BUFFER_LOAD_DWORDX2_BOTHEN>;
2973defm : MUBUF_Load_Dword <v4i32, BUFFER_LOAD_DWORDX4_OFFSET, BUFFER_LOAD_DWORDX4_OFFEN,
2974 BUFFER_LOAD_DWORDX4_IDXEN, BUFFER_LOAD_DWORDX4_BOTHEN>;
2975
Tom Stellardb02094e2014-07-21 15:45:01 +00002976class MUBUFScratchStorePat <MUBUF Instr, ValueType vt, PatFrag st> : Pat <
Tom Stellardddea4862014-08-11 22:18:14 +00002977 (st vt:$value, (MUBUFScratch v4i32:$srsrc, i32:$vaddr, i32:$soffset,
2978 u16imm:$offset)),
Tom Stellardc229baa2015-03-10 16:16:49 +00002979 (Instr $value, $vaddr, $srsrc, $soffset, $offset, 0, 0, 0)
Tom Stellardb02094e2014-07-21 15:45:01 +00002980>;
2981
Tom Stellardddea4862014-08-11 22:18:14 +00002982def : MUBUFScratchStorePat <BUFFER_STORE_BYTE_OFFEN, i32, truncstorei8_private>;
2983def : MUBUFScratchStorePat <BUFFER_STORE_SHORT_OFFEN, i32, truncstorei16_private>;
2984def : MUBUFScratchStorePat <BUFFER_STORE_DWORD_OFFEN, i32, store_private>;
2985def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX2_OFFEN, v2i32, store_private>;
2986def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX4_OFFEN, v4i32, store_private>;
Tom Stellardb02094e2014-07-21 15:45:01 +00002987
2988/*
2989class MUBUFStore_Pattern <MUBUF Instr, ValueType vt, PatFrag st> : Pat <
2990 (st vt:$value, (MUBUFScratch v4i32:$srsrc, i64:$vaddr, u16imm:$offset)),
2991 (Instr $value, $srsrc, $vaddr, $offset)
2992>;
2993
Marek Olsak5df00d62014-12-07 12:18:57 +00002994let Predicates = [isSICI] in {
Tom Stellardb02094e2014-07-21 15:45:01 +00002995def : MUBUFStore_Pattern <BUFFER_STORE_BYTE_ADDR64, i32, truncstorei8_private>;
2996def : MUBUFStore_Pattern <BUFFER_STORE_SHORT_ADDR64, i32, truncstorei16_private>;
2997def : MUBUFStore_Pattern <BUFFER_STORE_DWORD_ADDR64, i32, store_private>;
2998def : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2_ADDR64, v2i32, store_private>;
2999def : MUBUFStore_Pattern <BUFFER_STORE_DWORDX4_ADDR64, v4i32, store_private>;
Marek Olsak5df00d62014-12-07 12:18:57 +00003000} // End Predicates = [isSICI]
Tom Stellardb02094e2014-07-21 15:45:01 +00003001
3002*/
3003
Tom Stellardafcf12f2013-09-12 02:55:14 +00003004//===----------------------------------------------------------------------===//
3005// MTBUF Patterns
3006//===----------------------------------------------------------------------===//
3007
3008// TBUFFER_STORE_FORMAT_*, addr64=0
3009class MTBUF_StoreResource <ValueType vt, int num_channels, MTBUF opcode> : Pat<
Tom Stellard868fd922014-04-17 21:00:11 +00003010 (SItbuffer_store v4i32:$rsrc, vt:$vdata, num_channels, i32:$vaddr,
Tom Stellardafcf12f2013-09-12 02:55:14 +00003011 i32:$soffset, imm:$inst_offset, imm:$dfmt,
3012 imm:$nfmt, imm:$offen, imm:$idxen,
3013 imm:$glc, imm:$slc, imm:$tfe),
3014 (opcode
3015 $vdata, (as_i16imm $inst_offset), (as_i1imm $offen), (as_i1imm $idxen),
3016 (as_i1imm $glc), 0, (as_i8imm $dfmt), (as_i8imm $nfmt), $vaddr, $rsrc,
3017 (as_i1imm $slc), (as_i1imm $tfe), $soffset)
3018>;
3019
3020def : MTBUF_StoreResource <i32, 1, TBUFFER_STORE_FORMAT_X>;
3021def : MTBUF_StoreResource <v2i32, 2, TBUFFER_STORE_FORMAT_XY>;
3022def : MTBUF_StoreResource <v4i32, 3, TBUFFER_STORE_FORMAT_XYZ>;
3023def : MTBUF_StoreResource <v4i32, 4, TBUFFER_STORE_FORMAT_XYZW>;
3024
Matt Arsenault84543822014-06-11 18:11:34 +00003025let SubtargetPredicate = isCI in {
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00003026
Tom Stellard326d6ec2014-11-05 14:50:53 +00003027defm V_QSAD_PK_U16_U8 : VOP3Inst <vop3<0x173>, "v_qsad_pk_u16_u8",
Tom Stellardb4a313a2014-08-01 00:32:39 +00003028 VOP_I32_I32_I32
3029>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00003030defm V_MQSAD_U16_U8 : VOP3Inst <vop3<0x172>, "v_mqsad_u16_u8",
Tom Stellardb4a313a2014-08-01 00:32:39 +00003031 VOP_I32_I32_I32
3032>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00003033defm V_MQSAD_U32_U8 : VOP3Inst <vop3<0x175>, "v_mqsad_u32_u8",
Tom Stellardb4a313a2014-08-01 00:32:39 +00003034 VOP_I32_I32_I32
3035>;
Matt Arsenault95e48662014-11-13 19:26:47 +00003036
3037let isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00003038defm V_MAD_U64_U32 : VOP3Inst <vop3<0x176>, "v_mad_u64_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00003039 VOP_I64_I32_I32_I64
3040>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00003041
3042// XXX - Does this set VCC?
Tom Stellard326d6ec2014-11-05 14:50:53 +00003043defm V_MAD_I64_I32 : VOP3Inst <vop3<0x177>, "v_mad_i64_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00003044 VOP_I64_I32_I32_I64
3045>;
Matt Arsenault95e48662014-11-13 19:26:47 +00003046} // End isCommutable = 1
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00003047
3048// Remaining instructions:
3049// FLAT_*
3050// S_CBRANCH_CDBGUSER
3051// S_CBRANCH_CDBGSYS
3052// S_CBRANCH_CDBGSYS_OR_USER
3053// S_CBRANCH_CDBGSYS_AND_USER
3054// S_DCACHE_INV_VOL
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00003055// DS_NOP
3056// DS_GWS_SEMA_RELEASE_ALL
3057// DS_WRAP_RTN_B32
3058// DS_CNDXCHG32_RTN_B64
3059// DS_WRITE_B96
3060// DS_WRITE_B128
3061// DS_CONDXCHG32_RTN_B128
3062// DS_READ_B96
3063// DS_READ_B128
3064// BUFFER_LOAD_DWORDX3
3065// BUFFER_STORE_DWORDX3
3066
Marek Olsak5df00d62014-12-07 12:18:57 +00003067} // End isCI
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00003068
Christian Konig2989ffc2013-03-18 11:34:16 +00003069/********** ====================== **********/
3070/********** Indirect adressing **********/
3071/********** ====================== **********/
3072
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00003073multiclass SI_INDIRECT_Pattern <ValueType vt, ValueType eltvt, SI_INDIRECT_DST IndDst> {
Tom Stellard40b7f1f2013-05-02 15:30:12 +00003074
Christian Konig2989ffc2013-03-18 11:34:16 +00003075 // 1. Extract with offset
3076 def : Pat<
Craig Topper3a8eb892015-03-20 05:09:06 +00003077 (eltvt (vector_extract vt:$vec, (add i32:$idx, imm:$off))),
3078 (SI_INDIRECT_SRC $vec, $idx, imm:$off)
Christian Konig2989ffc2013-03-18 11:34:16 +00003079 >;
3080
3081 // 2. Extract without offset
3082 def : Pat<
Craig Topper3a8eb892015-03-20 05:09:06 +00003083 (eltvt (vector_extract vt:$vec, i32:$idx)),
3084 (SI_INDIRECT_SRC $vec, $idx, 0)
Christian Konig2989ffc2013-03-18 11:34:16 +00003085 >;
3086
3087 // 3. Insert with offset
3088 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00003089 (vector_insert vt:$vec, eltvt:$val, (add i32:$idx, imm:$off)),
Craig Topper3a8eb892015-03-20 05:09:06 +00003090 (IndDst $vec, $idx, imm:$off, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00003091 >;
3092
3093 // 4. Insert without offset
3094 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00003095 (vector_insert vt:$vec, eltvt:$val, i32:$idx),
Craig Topper3a8eb892015-03-20 05:09:06 +00003096 (IndDst $vec, $idx, 0, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00003097 >;
3098}
3099
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00003100defm : SI_INDIRECT_Pattern <v2f32, f32, SI_INDIRECT_DST_V2>;
3101defm : SI_INDIRECT_Pattern <v4f32, f32, SI_INDIRECT_DST_V4>;
3102defm : SI_INDIRECT_Pattern <v8f32, f32, SI_INDIRECT_DST_V8>;
3103defm : SI_INDIRECT_Pattern <v16f32, f32, SI_INDIRECT_DST_V16>;
3104
3105defm : SI_INDIRECT_Pattern <v2i32, i32, SI_INDIRECT_DST_V2>;
3106defm : SI_INDIRECT_Pattern <v4i32, i32, SI_INDIRECT_DST_V4>;
3107defm : SI_INDIRECT_Pattern <v8i32, i32, SI_INDIRECT_DST_V8>;
3108defm : SI_INDIRECT_Pattern <v16i32, i32, SI_INDIRECT_DST_V16>;
Christian Konig2989ffc2013-03-18 11:34:16 +00003109
Tom Stellard81d871d2013-11-13 23:36:50 +00003110//===----------------------------------------------------------------------===//
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003111// Conversion Patterns
3112//===----------------------------------------------------------------------===//
3113
3114def : Pat<(i32 (sext_inreg i32:$src, i1)),
3115 (S_BFE_I32 i32:$src, 65536)>; // 0 | 1 << 16
3116
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003117// Handle sext_inreg in i64
3118def : Pat <
3119 (i64 (sext_inreg i64:$src, i1)),
Matt Arsenault94812212014-11-14 18:18:16 +00003120 (S_BFE_I64 i64:$src, 0x10000) // 0 | 1 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003121>;
3122
3123def : Pat <
3124 (i64 (sext_inreg i64:$src, i8)),
Matt Arsenault94812212014-11-14 18:18:16 +00003125 (S_BFE_I64 i64:$src, 0x80000) // 0 | 8 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003126>;
3127
3128def : Pat <
3129 (i64 (sext_inreg i64:$src, i16)),
Matt Arsenault94812212014-11-14 18:18:16 +00003130 (S_BFE_I64 i64:$src, 0x100000) // 0 | 16 << 16
3131>;
3132
3133def : Pat <
3134 (i64 (sext_inreg i64:$src, i32)),
3135 (S_BFE_I64 i64:$src, 0x200000) // 0 | 32 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003136>;
3137
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003138class ZExt_i64_i32_Pat <SDNode ext> : Pat <
3139 (i64 (ext i32:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003140 (REG_SEQUENCE SReg_64, $src, sub0, (S_MOV_B32 0), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003141>;
3142
3143class ZExt_i64_i1_Pat <SDNode ext> : Pat <
3144 (i64 (ext i1:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003145 (REG_SEQUENCE VReg_64,
3146 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src), sub0,
3147 (S_MOV_B32 0), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003148>;
3149
3150
3151def : ZExt_i64_i32_Pat<zext>;
3152def : ZExt_i64_i32_Pat<anyext>;
3153def : ZExt_i64_i1_Pat<zext>;
3154def : ZExt_i64_i1_Pat<anyext>;
3155
3156def : Pat <
3157 (i64 (sext i32:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003158 (REG_SEQUENCE SReg_64, $src, sub0,
3159 (S_ASHR_I32 $src, 31), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003160>;
3161
3162def : Pat <
3163 (i64 (sext i1:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003164 (REG_SEQUENCE VReg_64,
3165 (V_CNDMASK_B32_e64 0, -1, $src), sub0,
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003166 (V_CNDMASK_B32_e64 0, -1, $src), sub1)
3167>;
3168
Matt Arsenaultbecd6562014-12-03 05:22:35 +00003169// If we need to perform a logical operation on i1 values, we need to
3170// use vector comparisons since there is only one SCC register. Vector
3171// comparisions still write to a pair of SGPRs, so treat these as
3172// 64-bit comparisons. When legalizing SGPR copies, instructions
3173// resulting in the copies from SCC to these instructions will be
3174// moved to the VALU.
3175def : Pat <
3176 (i1 (and i1:$src0, i1:$src1)),
3177 (S_AND_B64 $src0, $src1)
3178>;
3179
3180def : Pat <
3181 (i1 (or i1:$src0, i1:$src1)),
3182 (S_OR_B64 $src0, $src1)
3183>;
3184
3185def : Pat <
3186 (i1 (xor i1:$src0, i1:$src1)),
3187 (S_XOR_B64 $src0, $src1)
3188>;
3189
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +00003190def : Pat <
3191 (f32 (sint_to_fp i1:$src)),
3192 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_NEG_ONE, $src)
3193>;
3194
3195def : Pat <
3196 (f32 (uint_to_fp i1:$src)),
3197 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_ONE, $src)
3198>;
3199
3200def : Pat <
3201 (f64 (sint_to_fp i1:$src)),
Matt Arsenaultbecd6562014-12-03 05:22:35 +00003202 (V_CVT_F64_I32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src))
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +00003203>;
3204
3205def : Pat <
3206 (f64 (uint_to_fp i1:$src)),
3207 (V_CVT_F64_U32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src))
3208>;
3209
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003210//===----------------------------------------------------------------------===//
Tom Stellardfb961692013-10-23 00:44:19 +00003211// Miscellaneous Patterns
3212//===----------------------------------------------------------------------===//
3213
3214def : Pat <
Tom Stellard81d871d2013-11-13 23:36:50 +00003215 (i32 (trunc i64:$a)),
3216 (EXTRACT_SUBREG $a, sub0)
3217>;
3218
Michel Danzerbf1a6412014-01-28 03:01:16 +00003219def : Pat <
3220 (i1 (trunc i32:$a)),
Matt Arsenault49dd4282014-09-15 17:15:02 +00003221 (V_CMP_EQ_I32_e64 (V_AND_B32_e64 (i32 1), $a), 1)
Michel Danzerbf1a6412014-01-28 03:01:16 +00003222>;
3223
Matt Arsenaulte306a322014-10-21 16:25:08 +00003224def : Pat <
Matt Arsenaultabd271b2015-02-05 06:05:13 +00003225 (i1 (trunc i64:$a)),
3226 (V_CMP_EQ_I32_e64 (V_AND_B32_e64 (i32 1),
3227 (EXTRACT_SUBREG $a, sub0)), 1)
3228>;
3229
3230def : Pat <
Matt Arsenaulte306a322014-10-21 16:25:08 +00003231 (i32 (bswap i32:$a)),
3232 (V_BFI_B32 (S_MOV_B32 0x00ff00ff),
3233 (V_ALIGNBIT_B32 $a, $a, 24),
3234 (V_ALIGNBIT_B32 $a, $a, 8))
3235>;
3236
Matt Arsenault477b17822014-12-12 02:30:29 +00003237def : Pat <
3238 (f32 (select i1:$src2, f32:$src1, f32:$src0)),
3239 (V_CNDMASK_B32_e64 $src0, $src1, $src2)
3240>;
3241
Marek Olsak63a7b082015-03-24 13:40:21 +00003242multiclass BFMPatterns <ValueType vt, InstSI BFM, InstSI MOV> {
3243 def : Pat <
3244 (vt (shl (vt (add (vt (shl 1, vt:$a)), -1)), vt:$b)),
3245 (BFM $a, $b)
3246 >;
3247
3248 def : Pat <
3249 (vt (add (vt (shl 1, vt:$a)), -1)),
3250 (BFM $a, (MOV 0))
3251 >;
3252}
3253
3254defm : BFMPatterns <i32, S_BFM_B32, S_MOV_B32>;
3255// FIXME: defm : BFMPatterns <i64, S_BFM_B64, S_MOV_B64>;
3256
Marek Olsak949f5da2015-03-24 13:40:34 +00003257def : BFEPattern <V_BFE_U32, S_MOV_B32>;
3258
Marek Olsak43650e42015-03-24 13:40:08 +00003259//===----------------------------------------------------------------------===//
3260// Fract Patterns
3261//===----------------------------------------------------------------------===//
3262
Marek Olsak7d777282015-03-24 13:40:15 +00003263let Predicates = [isSI] in {
3264
3265// V_FRACT is buggy on SI, so the F32 version is never used and (x-floor(x)) is
3266// used instead. However, SI doesn't have V_FLOOR_F64, so the most efficient
3267// way to implement it is using V_FRACT_F64.
3268// The workaround for the V_FRACT bug is:
3269// fract(x) = isnan(x) ? x : min(V_FRACT(x), 0.99999999999999999)
3270
3271// Convert (x + (-floor(x)) to fract(x)
3272def : Pat <
3273 (f64 (fadd (f64 (VOP3Mods f64:$x, i32:$mods)),
3274 (f64 (fneg (f64 (ffloor (f64 (VOP3Mods f64:$x, i32:$mods)))))))),
3275 (V_CNDMASK_B64_PSEUDO
3276 $x,
3277 (V_MIN_F64
3278 SRCMODS.NONE,
3279 (V_FRACT_F64_e64 $mods, $x, DSTCLAMP.NONE, DSTOMOD.NONE),
3280 SRCMODS.NONE,
3281 (V_MOV_B64_PSEUDO 0x3fefffffffffffff),
3282 DSTCLAMP.NONE, DSTOMOD.NONE),
3283 (V_CMP_CLASS_F64_e64 SRCMODS.NONE, $x, 3/*NaN*/))
3284>;
3285
3286// Convert floor(x) to (x - fract(x))
3287def : Pat <
3288 (f64 (ffloor (f64 (VOP3Mods f64:$x, i32:$mods)))),
3289 (V_ADD_F64
3290 $mods,
3291 $x,
3292 SRCMODS.NEG,
3293 (V_CNDMASK_B64_PSEUDO
3294 $x,
3295 (V_MIN_F64
3296 SRCMODS.NONE,
3297 (V_FRACT_F64_e64 $mods, $x, DSTCLAMP.NONE, DSTOMOD.NONE),
3298 SRCMODS.NONE,
3299 (V_MOV_B64_PSEUDO 0x3fefffffffffffff),
3300 DSTCLAMP.NONE, DSTOMOD.NONE),
3301 (V_CMP_CLASS_F64_e64 SRCMODS.NONE, $x, 3/*NaN*/)),
3302 DSTCLAMP.NONE, DSTOMOD.NONE)
3303>;
3304
3305} // End Predicates = [isSI]
3306
Marek Olsak43650e42015-03-24 13:40:08 +00003307let Predicates = [isCI] in {
3308
3309// Convert (x - floor(x)) to fract(x)
3310def : Pat <
3311 (f32 (fsub (f32 (VOP3Mods f32:$x, i32:$mods)),
3312 (f32 (ffloor (f32 (VOP3Mods f32:$x, i32:$mods)))))),
3313 (V_FRACT_F32_e64 $mods, $x, DSTCLAMP.NONE, DSTOMOD.NONE)
3314>;
3315
3316// Convert (x + (-floor(x))) to fract(x)
3317def : Pat <
3318 (f64 (fadd (f64 (VOP3Mods f64:$x, i32:$mods)),
3319 (f64 (fneg (f64 (ffloor (f64 (VOP3Mods f64:$x, i32:$mods)))))))),
3320 (V_FRACT_F64_e64 $mods, $x, DSTCLAMP.NONE, DSTOMOD.NONE)
3321>;
3322
3323} // End Predicates = [isCI]
3324
Tom Stellardfb961692013-10-23 00:44:19 +00003325//============================================================================//
Tom Stellardeac65dd2013-05-03 17:21:20 +00003326// Miscellaneous Optimization Patterns
3327//============================================================================//
3328
Matt Arsenault49dd4282014-09-15 17:15:02 +00003329def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e64>;
Tom Stellardeac65dd2013-05-03 17:21:20 +00003330
Tom Stellard245c15f2015-05-26 15:55:52 +00003331//============================================================================//
3332// Assembler aliases
3333//============================================================================//
3334
3335def : MnemonicAlias<"v_add_u32", "v_add_i32">;
3336def : MnemonicAlias<"v_sub_u32", "v_sub_i32">;
3337def : MnemonicAlias<"v_subrev_u32", "v_subrev_i32">;
3338
Marek Olsak5df00d62014-12-07 12:18:57 +00003339} // End isGCN predicate