blob: 1a3b82ffccb7a4419f84447d715541613bfca4ac [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Eric Christopher6f2ccef2010-09-10 22:42:06 +000018#include "ARMCallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "ARMConstantPoolValue.h"
20#include "ARMISelLowering.h"
21#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000022#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "ARMRegisterInfo.h"
24#include "ARMSubtarget.h"
25#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000026#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000027#include "llvm/CallingConv.h"
28#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000029#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000030#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000031#include "llvm/Instruction.h"
Bob Wilson65ffec42010-09-21 17:56:22 +000032#include "llvm/Instructions.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000033#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000034#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000035#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000036#include "llvm/CodeGen/MachineBasicBlock.h"
37#include "llvm/CodeGen/MachineFrameInfo.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000040#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000041#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000042#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000043#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000044#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000045#include "llvm/ADT/VectorExtras.h"
Dale Johannesen51e28e62010-06-03 21:09:53 +000046#include "llvm/ADT/Statistic.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000047#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000048#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000049#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000050#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000051#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000052using namespace llvm;
53
Dale Johannesen51e28e62010-06-03 21:09:53 +000054STATISTIC(NumTailCalls, "Number of tail calls");
55
Bob Wilson703af3a2010-08-13 22:43:33 +000056// This option should go away when tail calls fully work.
57static cl::opt<bool>
58EnableARMTailCalls("arm-tail-calls", cl::Hidden,
59 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
60 cl::init(false));
61
Jim Grosbach4725ca72010-09-08 03:54:02 +000062// This option should go away when Machine LICM is smart enough to hoist a
Dale Johannesenf630c712010-07-29 20:10:08 +000063// reg-to-reg VDUP.
64static cl::opt<bool>
65EnableARMVDUPsplat("arm-vdup-splat", cl::Hidden,
66 cl::desc("Generate VDUP for integer constant splats (TEMPORARY OPTION)."),
67 cl::init(false));
68
Jim Grosbache7b52522010-04-14 22:28:31 +000069static cl::opt<bool>
70EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000071 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbache7b52522010-04-14 22:28:31 +000072 cl::init(false));
73
Evan Cheng46df4eb2010-06-16 07:35:02 +000074static cl::opt<bool>
75ARMInterworking("arm-interworking", cl::Hidden,
76 cl::desc("Enable / disable ARM interworking (for debugging only)"),
77 cl::init(true));
78
Evan Chengf6799392010-06-26 01:52:05 +000079static cl::opt<bool>
80EnableARMCodePlacement("arm-code-placement", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000081 cl::desc("Enable code placement pass for ARM"),
Evan Chengf6799392010-06-26 01:52:05 +000082 cl::init(false));
83
Owen Andersone50ed302009-08-10 22:56:29 +000084void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
85 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000086 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000087 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000088 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
89 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000090
Owen Anderson70671842009-08-10 20:18:46 +000091 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000092 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000093 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000094 }
95
Owen Andersone50ed302009-08-10 22:56:29 +000096 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000097 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000098 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +000099 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +0000100 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +0000101 if (ElemTy != MVT::i32) {
102 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
103 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
104 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
105 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
106 }
Owen Anderson70671842009-08-10 20:18:46 +0000107 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
108 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Bob Wilson07f6e802010-06-16 21:34:01 +0000109 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +0000110 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilsond0910c42010-04-06 22:02:24 +0000111 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
112 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000113 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000114 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
115 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
116 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000117 setLoadExtAction(ISD::SEXTLOAD, VT.getSimpleVT(), Expand);
118 setLoadExtAction(ISD::ZEXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000119 }
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000120 setLoadExtAction(ISD::EXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000121
122 // Promote all bit-wise operations.
123 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000124 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000125 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
126 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000127 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000128 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000129 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000130 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000131 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000132 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000133 }
Bob Wilson16330762009-09-16 00:17:28 +0000134
135 // Neon does not support vector divide/remainder operations.
136 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
137 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
138 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
139 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
140 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
141 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000142}
143
Owen Andersone50ed302009-08-10 22:56:29 +0000144void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000145 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000146 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000147}
148
Owen Andersone50ed302009-08-10 22:56:29 +0000149void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000150 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000151 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000152}
153
Chris Lattnerf0144122009-07-28 03:13:23 +0000154static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
155 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000156 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000157
Chris Lattner80ec2792009-08-02 00:34:36 +0000158 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000159}
160
Evan Chenga8e29892007-01-19 07:51:42 +0000161ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000162 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000163 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng31446872010-07-23 22:39:59 +0000164 RegInfo = TM.getRegisterInfo();
Evan Cheng3ef1c872010-09-10 01:29:16 +0000165 Itins = TM.getInstrItineraryData();
Evan Chenga8e29892007-01-19 07:51:42 +0000166
Evan Chengb1df8f22007-04-27 08:15:43 +0000167 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000168 // Uses VFP for Thumb libfuncs if available.
169 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
170 // Single-precision floating-point arithmetic.
171 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
172 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
173 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
174 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000175
Evan Chengb1df8f22007-04-27 08:15:43 +0000176 // Double-precision floating-point arithmetic.
177 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
178 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
179 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
180 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000181
Evan Chengb1df8f22007-04-27 08:15:43 +0000182 // Single-precision comparisons.
183 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
184 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
185 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
186 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
187 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
188 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
189 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
190 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000191
Evan Chengb1df8f22007-04-27 08:15:43 +0000192 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
193 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
194 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
195 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
196 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
197 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
198 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
199 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000200
Evan Chengb1df8f22007-04-27 08:15:43 +0000201 // Double-precision comparisons.
202 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
203 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
204 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
205 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
206 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
207 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
208 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
209 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000210
Evan Chengb1df8f22007-04-27 08:15:43 +0000211 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
212 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
213 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
214 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
215 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
216 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
217 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
218 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000219
Evan Chengb1df8f22007-04-27 08:15:43 +0000220 // Floating-point to integer conversions.
221 // i64 conversions are done via library routines even when generating VFP
222 // instructions, so use the same ones.
223 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
224 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
225 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
226 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000227
Evan Chengb1df8f22007-04-27 08:15:43 +0000228 // Conversions between floating types.
229 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
230 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
231
232 // Integer to floating-point conversions.
233 // i64 conversions are done via library routines even when generating VFP
234 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000235 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
236 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000237 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
238 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
239 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
240 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
241 }
Evan Chenga8e29892007-01-19 07:51:42 +0000242 }
243
Bob Wilson2f954612009-05-22 17:38:41 +0000244 // These libcalls are not available in 32-bit.
245 setLibcallName(RTLIB::SHL_I128, 0);
246 setLibcallName(RTLIB::SRL_I128, 0);
247 setLibcallName(RTLIB::SRA_I128, 0);
248
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000249 // Libcalls should use the AAPCS base standard ABI, even if hard float
250 // is in effect, as per the ARM RTABI specification, section 4.1.2.
251 if (Subtarget->isAAPCS_ABI()) {
252 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
253 setLibcallCallingConv(static_cast<RTLIB::Libcall>(i),
254 CallingConv::ARM_AAPCS);
255 }
256 }
257
David Goodwinf1daf7d2009-07-08 23:10:31 +0000258 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000259 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000260 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000261 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000262 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
Jim Grosbachfcba5e62010-08-11 15:44:15 +0000264 if (!Subtarget->isFPOnlySP())
265 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000266
Owen Anderson825b72b2009-08-11 20:47:22 +0000267 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000268 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000269
270 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000271 addDRTypeForNEON(MVT::v2f32);
272 addDRTypeForNEON(MVT::v8i8);
273 addDRTypeForNEON(MVT::v4i16);
274 addDRTypeForNEON(MVT::v2i32);
275 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000276
Owen Anderson825b72b2009-08-11 20:47:22 +0000277 addQRTypeForNEON(MVT::v4f32);
278 addQRTypeForNEON(MVT::v2f64);
279 addQRTypeForNEON(MVT::v16i8);
280 addQRTypeForNEON(MVT::v8i16);
281 addQRTypeForNEON(MVT::v4i32);
282 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000283
Bob Wilson74dc72e2009-09-15 23:55:57 +0000284 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
285 // neither Neon nor VFP support any arithmetic operations on it.
286 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
287 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
288 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
289 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
290 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
291 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
292 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
293 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
294 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
295 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
296 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
297 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
298 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
299 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
300 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
301 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
302 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
303 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
304 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
305 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
306 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
307 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
308 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
309 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
310
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000311 setTruncStoreAction(MVT::v2f64, MVT::v2f32, Expand);
312
Bob Wilson642b3292009-09-16 00:32:15 +0000313 // Neon does not support some operations on v1i64 and v2i64 types.
314 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000315 // Custom handling for some quad-vector types to detect VMULL.
316 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
317 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
318 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Bob Wilson642b3292009-09-16 00:32:15 +0000319 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
320 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
321
Bob Wilson5bafff32009-06-22 23:27:02 +0000322 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
323 setTargetDAGCombine(ISD::SHL);
324 setTargetDAGCombine(ISD::SRL);
325 setTargetDAGCombine(ISD::SRA);
326 setTargetDAGCombine(ISD::SIGN_EXTEND);
327 setTargetDAGCombine(ISD::ZERO_EXTEND);
328 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000329 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson75f02882010-09-17 22:59:05 +0000330 setTargetDAGCombine(ISD::BUILD_VECTOR);
Bob Wilson5bafff32009-06-22 23:27:02 +0000331 }
332
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000333 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000334
335 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000337
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000338 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000339 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000340
Evan Chenga8e29892007-01-19 07:51:42 +0000341 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000342 if (!Subtarget->isThumb1Only()) {
343 for (unsigned im = (unsigned)ISD::PRE_INC;
344 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000345 setIndexedLoadAction(im, MVT::i1, Legal);
346 setIndexedLoadAction(im, MVT::i8, Legal);
347 setIndexedLoadAction(im, MVT::i16, Legal);
348 setIndexedLoadAction(im, MVT::i32, Legal);
349 setIndexedStoreAction(im, MVT::i1, Legal);
350 setIndexedStoreAction(im, MVT::i8, Legal);
351 setIndexedStoreAction(im, MVT::i16, Legal);
352 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000353 }
Evan Chenga8e29892007-01-19 07:51:42 +0000354 }
355
356 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000357 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000358 setOperationAction(ISD::MUL, MVT::i64, Expand);
359 setOperationAction(ISD::MULHU, MVT::i32, Expand);
360 setOperationAction(ISD::MULHS, MVT::i32, Expand);
361 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
362 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000363 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::MUL, MVT::i64, Expand);
365 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000366 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000368 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000369 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000370 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000371 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 setOperationAction(ISD::SRL, MVT::i64, Custom);
373 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000374
375 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000376 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000377 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000378 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000379 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000381
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000382 // Only ARMv6 has BSWAP.
383 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000385
Evan Chenga8e29892007-01-19 07:51:42 +0000386 // These are expanded into libcalls.
Jim Grosbach29402132010-05-05 23:44:43 +0000387 if (!Subtarget->hasDivide()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000388 // v7M has a hardware divider
389 setOperationAction(ISD::SDIV, MVT::i32, Expand);
390 setOperationAction(ISD::UDIV, MVT::i32, Expand);
391 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000392 setOperationAction(ISD::SREM, MVT::i32, Expand);
393 setOperationAction(ISD::UREM, MVT::i32, Expand);
394 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
395 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000396
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
398 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
399 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
400 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000401 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000402
Evan Chengfb3611d2010-05-11 07:26:32 +0000403 setOperationAction(ISD::TRAP, MVT::Other, Legal);
404
Evan Chenga8e29892007-01-19 07:51:42 +0000405 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 setOperationAction(ISD::VASTART, MVT::Other, Custom);
407 setOperationAction(ISD::VAARG, MVT::Other, Expand);
408 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
409 setOperationAction(ISD::VAEND, MVT::Other, Expand);
410 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
411 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000412 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
413 // FIXME: Shouldn't need this, since no register is used, but the legalizer
414 // doesn't yet know how to not do that for SjLj.
415 setExceptionSelectorRegister(ARM::R0);
Evan Cheng3a1588a2010-04-15 22:20:34 +0000416 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Evan Cheng11db0682010-08-11 06:22:01 +0000417 // ARMv6 Thumb1 (except for CPUs that support dmb / dsb) and earlier use
418 // the default expansion.
419 if (Subtarget->hasDataBarrier() ||
420 (Subtarget->hasV6Ops() && !Subtarget->isThumb1Only())) {
Jim Grosbach68741be2010-06-18 22:35:32 +0000421 // membarrier needs custom lowering; the rest are legal and handled
422 // normally.
423 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
424 } else {
425 // Set them all for expansion, which will force libcalls.
426 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
427 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Expand);
428 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Expand);
429 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000430 setOperationAction(ISD::ATOMIC_SWAP, MVT::i8, Expand);
431 setOperationAction(ISD::ATOMIC_SWAP, MVT::i16, Expand);
432 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000433 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i8, Expand);
434 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i16, Expand);
435 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
436 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Expand);
437 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Expand);
438 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
439 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i8, Expand);
440 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i16, Expand);
441 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
442 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i8, Expand);
443 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i16, Expand);
444 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
445 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i8, Expand);
446 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i16, Expand);
447 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
448 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i8, Expand);
449 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i16, Expand);
450 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbach5def57a2010-06-23 16:08:49 +0000451 // Since the libcalls include locking, fold in the fences
452 setShouldFoldAtomicFences(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000453 }
454 // 64-bit versions are always libcalls (for now)
455 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000456 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000457 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Expand);
458 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Expand);
459 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Expand);
460 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Expand);
461 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Expand);
462 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000463
Eli Friedmana2c6f452010-06-26 04:36:50 +0000464 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
465 if (!Subtarget->hasV6Ops()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000466 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
467 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000468 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000469 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000470
Nate Begemand1fb5832010-08-03 21:31:55 +0000471 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000472 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
473 // iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000474 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Nate Begemand1fb5832010-08-03 21:31:55 +0000475 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
476 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000477
478 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000479 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000480 if (Subtarget->isTargetDarwin()) {
481 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
482 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
483 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000484
Owen Anderson825b72b2009-08-11 20:47:22 +0000485 setOperationAction(ISD::SETCC, MVT::i32, Expand);
486 setOperationAction(ISD::SETCC, MVT::f32, Expand);
487 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Bill Wendlingde2b1512010-08-11 08:43:16 +0000488 setOperationAction(ISD::SELECT, MVT::i32, Custom);
489 setOperationAction(ISD::SELECT, MVT::f32, Custom);
490 setOperationAction(ISD::SELECT, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000491 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
492 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
493 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000494
Owen Anderson825b72b2009-08-11 20:47:22 +0000495 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
496 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
497 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
498 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
499 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000500
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000501 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000502 setOperationAction(ISD::FSIN, MVT::f64, Expand);
503 setOperationAction(ISD::FSIN, MVT::f32, Expand);
504 setOperationAction(ISD::FCOS, MVT::f32, Expand);
505 setOperationAction(ISD::FCOS, MVT::f64, Expand);
506 setOperationAction(ISD::FREM, MVT::f64, Expand);
507 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000508 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000509 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
510 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000511 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000512 setOperationAction(ISD::FPOW, MVT::f64, Expand);
513 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000514
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000515 // Various VFP goodness
516 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000517 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
518 if (Subtarget->hasVFP2()) {
519 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
520 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
521 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
522 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
523 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000524 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000525 if (!Subtarget->hasFP16()) {
526 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
527 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000528 }
Evan Cheng110cf482008-04-01 01:50:16 +0000529 }
Evan Chenga8e29892007-01-19 07:51:42 +0000530
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000531 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000532 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000533 setTargetDAGCombine(ISD::ADD);
534 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000535 setTargetDAGCombine(ISD::MUL);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000536
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000537 if (Subtarget->hasV6T2Ops())
538 setTargetDAGCombine(ISD::OR);
539
Evan Chenga8e29892007-01-19 07:51:42 +0000540 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000541
Evan Chengf7d87ee2010-05-21 00:43:17 +0000542 if (UseSoftFloat || Subtarget->isThumb1Only() || !Subtarget->hasVFP2())
543 setSchedulingPreference(Sched::RegPressure);
544 else
545 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000546
547 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Evan Chengf6799392010-06-26 01:52:05 +0000548
Rafael Espindolacbeeae22010-07-11 04:01:49 +0000549 // On ARM arguments smaller than 4 bytes are extended, so all arguments
550 // are at least 4 bytes aligned.
551 setMinStackArgumentAlignment(4);
552
Evan Chengf6799392010-06-26 01:52:05 +0000553 if (EnableARMCodePlacement)
554 benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000555}
556
Evan Cheng4f6b4672010-07-21 06:09:07 +0000557std::pair<const TargetRegisterClass*, uint8_t>
558ARMTargetLowering::findRepresentativeClass(EVT VT) const{
559 const TargetRegisterClass *RRC = 0;
560 uint8_t Cost = 1;
561 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengd70f57b2010-07-19 22:15:08 +0000562 default:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000563 return TargetLowering::findRepresentativeClass(VT);
Evan Cheng4a863e22010-07-21 23:53:58 +0000564 // Use DPR as representative register class for all floating point
565 // and vector types. Since there are 32 SPR registers and 32 DPR registers so
566 // the cost is 1 for both f32 and f64.
567 case MVT::f32: case MVT::f64: case MVT::v8i8: case MVT::v4i16:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000568 case MVT::v2i32: case MVT::v1i64: case MVT::v2f32:
Evan Cheng4a863e22010-07-21 23:53:58 +0000569 RRC = ARM::DPRRegisterClass;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000570 break;
571 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
572 case MVT::v4f32: case MVT::v2f64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000573 RRC = ARM::DPRRegisterClass;
574 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000575 break;
576 case MVT::v4i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000577 RRC = ARM::DPRRegisterClass;
578 Cost = 4;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000579 break;
580 case MVT::v8i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000581 RRC = ARM::DPRRegisterClass;
582 Cost = 8;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000583 break;
Evan Chengd70f57b2010-07-19 22:15:08 +0000584 }
Evan Cheng4f6b4672010-07-21 06:09:07 +0000585 return std::make_pair(RRC, Cost);
Evan Chengd70f57b2010-07-19 22:15:08 +0000586}
587
Evan Chenga8e29892007-01-19 07:51:42 +0000588const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
589 switch (Opcode) {
590 default: return 0;
591 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000592 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
593 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000594 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000595 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
596 case ARMISD::tCALL: return "ARMISD::tCALL";
597 case ARMISD::BRCOND: return "ARMISD::BRCOND";
598 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000599 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000600 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
601 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
Bill Wendling0b4aa7d2010-08-29 03:02:11 +0000602 case ARMISD::AND: return "ARMISD::AND";
Evan Chenga8e29892007-01-19 07:51:42 +0000603 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000604 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000605 case ARMISD::CMPFP: return "ARMISD::CMPFP";
606 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng218977b2010-07-13 19:27:42 +0000607 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Chenga8e29892007-01-19 07:51:42 +0000608 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
609 case ARMISD::CMOV: return "ARMISD::CMOV";
610 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000611
Jim Grosbach3482c802010-01-18 19:58:49 +0000612 case ARMISD::RBIT: return "ARMISD::RBIT";
613
Bob Wilson76a312b2010-03-19 22:51:32 +0000614 case ARMISD::FTOSI: return "ARMISD::FTOSI";
615 case ARMISD::FTOUI: return "ARMISD::FTOUI";
616 case ARMISD::SITOF: return "ARMISD::SITOF";
617 case ARMISD::UITOF: return "ARMISD::UITOF";
618
Evan Chenga8e29892007-01-19 07:51:42 +0000619 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
620 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
621 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000622
Jim Grosbache5165492009-11-09 00:11:35 +0000623 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
624 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000625
Evan Chengc5942082009-10-28 06:55:03 +0000626 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
627 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
628
Dale Johannesen51e28e62010-06-03 21:09:53 +0000629 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
Jim Grosbach4725ca72010-09-08 03:54:02 +0000630
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000631 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000632
Evan Cheng86198642009-08-07 00:34:42 +0000633 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
634
Jim Grosbach3728e962009-12-10 00:11:09 +0000635 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
636 case ARMISD::SYNCBARRIER: return "ARMISD::SYNCBARRIER";
637
Bob Wilson5bafff32009-06-22 23:27:02 +0000638 case ARMISD::VCEQ: return "ARMISD::VCEQ";
639 case ARMISD::VCGE: return "ARMISD::VCGE";
640 case ARMISD::VCGEU: return "ARMISD::VCGEU";
641 case ARMISD::VCGT: return "ARMISD::VCGT";
642 case ARMISD::VCGTU: return "ARMISD::VCGTU";
643 case ARMISD::VTST: return "ARMISD::VTST";
644
645 case ARMISD::VSHL: return "ARMISD::VSHL";
646 case ARMISD::VSHRs: return "ARMISD::VSHRs";
647 case ARMISD::VSHRu: return "ARMISD::VSHRu";
648 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
649 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
650 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
651 case ARMISD::VSHRN: return "ARMISD::VSHRN";
652 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
653 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
654 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
655 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
656 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
657 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
658 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
659 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
660 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
661 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
662 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
663 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
664 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
665 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsoncba270d2010-07-13 21:16:48 +0000666 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000667 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000668 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000669 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000670 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000671 case ARMISD::VREV64: return "ARMISD::VREV64";
672 case ARMISD::VREV32: return "ARMISD::VREV32";
673 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000674 case ARMISD::VZIP: return "ARMISD::VZIP";
675 case ARMISD::VUZP: return "ARMISD::VUZP";
676 case ARMISD::VTRN: return "ARMISD::VTRN";
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000677 case ARMISD::VMULLs: return "ARMISD::VMULLs";
678 case ARMISD::VMULLu: return "ARMISD::VMULLu";
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000679 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000680 case ARMISD::FMAX: return "ARMISD::FMAX";
681 case ARMISD::FMIN: return "ARMISD::FMIN";
Jim Grosbachdd7d28a2010-07-17 01:50:57 +0000682 case ARMISD::BFI: return "ARMISD::BFI";
Evan Chenga8e29892007-01-19 07:51:42 +0000683 }
684}
685
Evan Cheng06b666c2010-05-15 02:18:07 +0000686/// getRegClassFor - Return the register class that should be used for the
687/// specified value type.
688TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const {
689 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
690 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
691 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +0000692 if (Subtarget->hasNEON()) {
693 if (VT == MVT::v4i64)
694 return ARM::QQPRRegisterClass;
695 else if (VT == MVT::v8i64)
696 return ARM::QQQQPRRegisterClass;
697 }
Evan Cheng06b666c2010-05-15 02:18:07 +0000698 return TargetLowering::getRegClassFor(VT);
699}
700
Eric Christopherab695882010-07-21 22:26:11 +0000701// Create a fast isel object.
702FastISel *
703ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
704 return ARM::createFastISel(funcInfo);
705}
706
Bill Wendlingb4202b82009-07-01 18:50:55 +0000707/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000708unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Bob Wilsonb5b50572010-07-01 22:26:26 +0000709 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
Bill Wendling20c568f2009-06-30 22:38:32 +0000710}
711
Anton Korobeynikovcec36f42010-07-24 21:52:08 +0000712/// getMaximalGlobalOffset - Returns the maximal possible offset which can
713/// be used for loads / stores from the global.
714unsigned ARMTargetLowering::getMaximalGlobalOffset() const {
715 return (Subtarget->isThumb1Only() ? 127 : 4095);
716}
717
Evan Cheng1cc39842010-05-20 23:26:43 +0000718Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +0000719 unsigned NumVals = N->getNumValues();
720 if (!NumVals)
721 return Sched::RegPressure;
722
723 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +0000724 EVT VT = N->getValueType(i);
725 if (VT.isFloatingPoint() || VT.isVector())
726 return Sched::Latency;
727 }
Evan Chengc10f5432010-05-28 23:25:23 +0000728
729 if (!N->isMachineOpcode())
730 return Sched::RegPressure;
731
732 // Load are scheduled for latency even if there instruction itinerary
733 // is not available.
734 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
735 const TargetInstrDesc &TID = TII->get(N->getMachineOpcode());
736 if (TID.mayLoad())
737 return Sched::Latency;
738
Evan Cheng3ef1c872010-09-10 01:29:16 +0000739 if (!Itins->isEmpty() && Itins->getStageLatency(TID.getSchedClass()) > 2)
Evan Chengc10f5432010-05-28 23:25:23 +0000740 return Sched::Latency;
Evan Cheng1cc39842010-05-20 23:26:43 +0000741 return Sched::RegPressure;
742}
743
Evan Cheng31446872010-07-23 22:39:59 +0000744unsigned
745ARMTargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
746 MachineFunction &MF) const {
Evan Cheng31446872010-07-23 22:39:59 +0000747 switch (RC->getID()) {
748 default:
749 return 0;
750 case ARM::tGPRRegClassID:
Evan Chengac096802010-08-10 19:30:19 +0000751 return RegInfo->hasFP(MF) ? 4 : 5;
752 case ARM::GPRRegClassID: {
753 unsigned FP = RegInfo->hasFP(MF) ? 1 : 0;
754 return 10 - FP - (Subtarget->isR9Reserved() ? 1 : 0);
755 }
Evan Cheng31446872010-07-23 22:39:59 +0000756 case ARM::SPRRegClassID: // Currently not used as 'rep' register class.
757 case ARM::DPRRegClassID:
758 return 32 - 10;
759 }
760}
761
Evan Chenga8e29892007-01-19 07:51:42 +0000762//===----------------------------------------------------------------------===//
763// Lowering Code
764//===----------------------------------------------------------------------===//
765
Evan Chenga8e29892007-01-19 07:51:42 +0000766/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
767static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
768 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000769 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000770 case ISD::SETNE: return ARMCC::NE;
771 case ISD::SETEQ: return ARMCC::EQ;
772 case ISD::SETGT: return ARMCC::GT;
773 case ISD::SETGE: return ARMCC::GE;
774 case ISD::SETLT: return ARMCC::LT;
775 case ISD::SETLE: return ARMCC::LE;
776 case ISD::SETUGT: return ARMCC::HI;
777 case ISD::SETUGE: return ARMCC::HS;
778 case ISD::SETULT: return ARMCC::LO;
779 case ISD::SETULE: return ARMCC::LS;
780 }
781}
782
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000783/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
784static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000785 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000786 CondCode2 = ARMCC::AL;
787 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000788 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000789 case ISD::SETEQ:
790 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
791 case ISD::SETGT:
792 case ISD::SETOGT: CondCode = ARMCC::GT; break;
793 case ISD::SETGE:
794 case ISD::SETOGE: CondCode = ARMCC::GE; break;
795 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000796 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000797 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
798 case ISD::SETO: CondCode = ARMCC::VC; break;
799 case ISD::SETUO: CondCode = ARMCC::VS; break;
800 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
801 case ISD::SETUGT: CondCode = ARMCC::HI; break;
802 case ISD::SETUGE: CondCode = ARMCC::PL; break;
803 case ISD::SETLT:
804 case ISD::SETULT: CondCode = ARMCC::LT; break;
805 case ISD::SETLE:
806 case ISD::SETULE: CondCode = ARMCC::LE; break;
807 case ISD::SETNE:
808 case ISD::SETUNE: CondCode = ARMCC::NE; break;
809 }
Evan Chenga8e29892007-01-19 07:51:42 +0000810}
811
Bob Wilson1f595bb2009-04-17 19:07:39 +0000812//===----------------------------------------------------------------------===//
813// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000814//===----------------------------------------------------------------------===//
815
816#include "ARMGenCallingConv.inc"
817
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000818/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
819/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000820CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000821 bool Return,
822 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000823 switch (CC) {
824 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000825 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000826 case CallingConv::C:
827 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000828 // Use target triple & subtarget features to do actual dispatch.
829 if (Subtarget->isAAPCS_ABI()) {
830 if (Subtarget->hasVFP2() &&
831 FloatABIType == FloatABI::Hard && !isVarArg)
832 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
833 else
834 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
835 } else
836 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000837 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000838 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000839 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000840 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000841 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000842 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000843 }
844}
845
Dan Gohman98ca4f22009-08-05 01:29:28 +0000846/// LowerCallResult - Lower the result values of a call into the
847/// appropriate copies out of appropriate physical registers.
848SDValue
849ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000850 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000851 const SmallVectorImpl<ISD::InputArg> &Ins,
852 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000853 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000854
Bob Wilson1f595bb2009-04-17 19:07:39 +0000855 // Assign locations to each value returned by this call.
856 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000857 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000858 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000859 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000860 CCAssignFnForNode(CallConv, /* Return*/ true,
861 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000862
863 // Copy all of the result registers out of their specified physreg.
864 for (unsigned i = 0; i != RVLocs.size(); ++i) {
865 CCValAssign VA = RVLocs[i];
866
Bob Wilson80915242009-04-25 00:33:20 +0000867 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000868 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000869 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000870 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000871 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000872 Chain = Lo.getValue(1);
873 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000874 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000875 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000876 InFlag);
877 Chain = Hi.getValue(1);
878 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000879 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +0000880
Owen Anderson825b72b2009-08-11 20:47:22 +0000881 if (VA.getLocVT() == MVT::v2f64) {
882 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
883 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
884 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000885
886 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000887 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000888 Chain = Lo.getValue(1);
889 InFlag = Lo.getValue(2);
890 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000891 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000892 Chain = Hi.getValue(1);
893 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000894 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +0000895 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
896 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000897 }
Bob Wilson1f595bb2009-04-17 19:07:39 +0000898 } else {
Bob Wilson80915242009-04-25 00:33:20 +0000899 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
900 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000901 Chain = Val.getValue(1);
902 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000903 }
Bob Wilson80915242009-04-25 00:33:20 +0000904
905 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000906 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +0000907 case CCValAssign::Full: break;
908 case CCValAssign::BCvt:
909 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
910 break;
911 }
912
Dan Gohman98ca4f22009-08-05 01:29:28 +0000913 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000914 }
915
Dan Gohman98ca4f22009-08-05 01:29:28 +0000916 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000917}
918
919/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
920/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +0000921/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +0000922/// a byval function parameter.
923/// Sometimes what we are copying is the end of a larger object, the part that
924/// does not fit in registers.
925static SDValue
926CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
927 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
928 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000929 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000930 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +0000931 /*isVolatile=*/false, /*AlwaysInline=*/false,
Chris Lattnere72f2022010-09-21 05:40:29 +0000932 MachinePointerInfo(0), MachinePointerInfo(0));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000933}
934
Bob Wilsondee46d72009-04-17 20:35:10 +0000935/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000936SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +0000937ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
938 SDValue StackPtr, SDValue Arg,
939 DebugLoc dl, SelectionDAG &DAG,
940 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +0000941 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000942 unsigned LocMemOffset = VA.getLocMemOffset();
943 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
944 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +0000945 if (Flags.isByVal())
Bob Wilson1f595bb2009-04-17 19:07:39 +0000946 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +0000947
Bob Wilson1f595bb2009-04-17 19:07:39 +0000948 return DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattnerfc448ff2010-09-21 18:51:21 +0000949 MachinePointerInfo::getStack(LocMemOffset),
David Greene1b58cab2010-02-15 16:55:24 +0000950 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +0000951}
952
Dan Gohman98ca4f22009-08-05 01:29:28 +0000953void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +0000954 SDValue Chain, SDValue &Arg,
955 RegsToPassVector &RegsToPass,
956 CCValAssign &VA, CCValAssign &NextVA,
957 SDValue &StackPtr,
958 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +0000959 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +0000960
Jim Grosbache5165492009-11-09 00:11:35 +0000961 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000962 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +0000963 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
964
965 if (NextVA.isRegLoc())
966 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
967 else {
968 assert(NextVA.isMemLoc());
969 if (StackPtr.getNode() == 0)
970 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
971
Dan Gohman98ca4f22009-08-05 01:29:28 +0000972 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
973 dl, DAG, NextVA,
974 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000975 }
976}
977
Dan Gohman98ca4f22009-08-05 01:29:28 +0000978/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +0000979/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
980/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000981SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +0000982ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000983 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +0000984 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000985 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +0000986 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000987 const SmallVectorImpl<ISD::InputArg> &Ins,
988 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000989 SmallVectorImpl<SDValue> &InVals) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +0000990 MachineFunction &MF = DAG.getMachineFunction();
991 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
992 bool IsSibCall = false;
Bob Wilson703af3a2010-08-13 22:43:33 +0000993 // Temporarily disable tail calls so things don't break.
994 if (!EnableARMTailCalls)
995 isTailCall = false;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000996 if (isTailCall) {
997 // Check if it's really possible to do a tail call.
998 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
999 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001000 Outs, OutVals, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001001 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1002 // detected sibcalls.
1003 if (isTailCall) {
1004 ++NumTailCalls;
1005 IsSibCall = true;
1006 }
1007 }
Evan Chenga8e29892007-01-19 07:51:42 +00001008
Bob Wilson1f595bb2009-04-17 19:07:39 +00001009 // Analyze operands of the call, assigning locations to each operand.
1010 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001011 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1012 *DAG.getContext());
1013 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001014 CCAssignFnForNode(CallConv, /* Return*/ false,
1015 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001016
Bob Wilson1f595bb2009-04-17 19:07:39 +00001017 // Get a count of how many bytes are to be pushed on the stack.
1018 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001019
Dale Johannesen51e28e62010-06-03 21:09:53 +00001020 // For tail calls, memory operands are available in our caller's stack.
1021 if (IsSibCall)
1022 NumBytes = 0;
1023
Evan Chenga8e29892007-01-19 07:51:42 +00001024 // Adjust the stack pointer for the new arguments...
1025 // These operations are automatically eliminated by the prolog/epilog pass
Dale Johannesen51e28e62010-06-03 21:09:53 +00001026 if (!IsSibCall)
1027 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001028
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001029 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001030
Bob Wilson5bafff32009-06-22 23:27:02 +00001031 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001032 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001033
Bob Wilson1f595bb2009-04-17 19:07:39 +00001034 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001035 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001036 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1037 i != e;
1038 ++i, ++realArgIdx) {
1039 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00001040 SDValue Arg = OutVals[realArgIdx];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001041 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +00001042
Bob Wilson1f595bb2009-04-17 19:07:39 +00001043 // Promote the value if needed.
1044 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001045 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001046 case CCValAssign::Full: break;
1047 case CCValAssign::SExt:
1048 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1049 break;
1050 case CCValAssign::ZExt:
1051 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1052 break;
1053 case CCValAssign::AExt:
1054 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1055 break;
1056 case CCValAssign::BCvt:
1057 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1058 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001059 }
1060
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001061 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001062 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001063 if (VA.getLocVT() == MVT::v2f64) {
1064 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1065 DAG.getConstant(0, MVT::i32));
1066 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1067 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001068
Dan Gohman98ca4f22009-08-05 01:29:28 +00001069 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001070 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1071
1072 VA = ArgLocs[++i]; // skip ahead to next loc
1073 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001074 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001075 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1076 } else {
1077 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001078
Dan Gohman98ca4f22009-08-05 01:29:28 +00001079 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1080 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001081 }
1082 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001083 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001084 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001085 }
1086 } else if (VA.isRegLoc()) {
1087 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001088 } else if (!IsSibCall) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001089 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001090
Dan Gohman98ca4f22009-08-05 01:29:28 +00001091 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1092 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001093 }
Evan Chenga8e29892007-01-19 07:51:42 +00001094 }
1095
1096 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001097 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001098 &MemOpChains[0], MemOpChains.size());
1099
1100 // Build a sequence of copy-to-reg nodes chained together with token chain
1101 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001102 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001103 // Tail call byval lowering might overwrite argument registers so in case of
1104 // tail call optimization the copies to registers are lowered later.
1105 if (!isTailCall)
1106 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1107 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1108 RegsToPass[i].second, InFlag);
1109 InFlag = Chain.getValue(1);
1110 }
Evan Chenga8e29892007-01-19 07:51:42 +00001111
Dale Johannesen51e28e62010-06-03 21:09:53 +00001112 // For tail calls lower the arguments to the 'real' stack slot.
1113 if (isTailCall) {
1114 // Force all the incoming stack arguments to be loaded from the stack
1115 // before any new outgoing arguments are stored to the stack, because the
1116 // outgoing stack slots may alias the incoming argument stack slots, and
1117 // the alias isn't otherwise explicit. This is slightly more conservative
1118 // than necessary, because it means that each store effectively depends
1119 // on every argument instead of just those arguments it would clobber.
1120
1121 // Do not flag preceeding copytoreg stuff together with the following stuff.
1122 InFlag = SDValue();
1123 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1124 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1125 RegsToPass[i].second, InFlag);
1126 InFlag = Chain.getValue(1);
1127 }
1128 InFlag =SDValue();
1129 }
1130
Bill Wendling056292f2008-09-16 21:48:12 +00001131 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1132 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1133 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001134 bool isDirect = false;
1135 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001136 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001137 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001138
1139 if (EnableARMLongCalls) {
1140 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1141 && "long-calls with non-static relocation model!");
1142 // Handle a global address or an external symbol. If it's not one of
1143 // those, the target's already in a register, so we don't need to do
1144 // anything extra.
1145 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001146 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001147 // Create a constant pool entry for the callee address
1148 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1149 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
1150 ARMPCLabelIndex,
1151 ARMCP::CPValue, 0);
1152 // Get the address of the callee into a register
1153 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1154 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1155 Callee = DAG.getLoad(getPointerTy(), dl,
1156 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001157 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001158 false, false, 0);
1159 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1160 const char *Sym = S->getSymbol();
1161
1162 // Create a constant pool entry for the callee address
1163 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1164 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1165 Sym, ARMPCLabelIndex, 0);
1166 // Get the address of the callee into a register
1167 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1168 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1169 Callee = DAG.getLoad(getPointerTy(), dl,
1170 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001171 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001172 false, false, 0);
1173 }
1174 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001175 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001176 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001177 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001178 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001179 getTargetMachine().getRelocationModel() != Reloc::Static;
1180 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001181 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001182 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001183 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001184 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001185 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001186 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001187 ARMPCLabelIndex,
1188 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001189 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001190 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001191 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001192 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001193 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001194 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001195 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001196 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001197 getPointerTy(), Callee, PICLabel);
Jim Grosbache7b52522010-04-14 22:28:31 +00001198 } else
Devang Patel0d881da2010-07-06 22:08:15 +00001199 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +00001200 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001201 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001202 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001203 getTargetMachine().getRelocationModel() != Reloc::Static;
1204 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001205 // tBX takes a register source operand.
1206 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001207 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001208 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001209 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001210 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001211 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001212 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001213 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001214 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001215 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001216 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001217 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001218 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001219 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001220 } else
Bill Wendling056292f2008-09-16 21:48:12 +00001221 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001222 }
1223
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001224 // FIXME: handle tail calls differently.
1225 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001226 if (Subtarget->isThumb()) {
1227 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001228 CallOpc = ARMISD::CALL_NOLINK;
1229 else
1230 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1231 } else {
1232 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001233 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1234 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001235 }
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001236
Dan Gohman475871a2008-07-27 21:46:04 +00001237 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001238 Ops.push_back(Chain);
1239 Ops.push_back(Callee);
1240
1241 // Add argument registers to the end of the list so that they are known live
1242 // into the call.
1243 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1244 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1245 RegsToPass[i].second.getValueType()));
1246
Gabor Greifba36cb52008-08-28 21:40:38 +00001247 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001248 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001249
1250 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001251 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001252 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001253
Duncan Sands4bdcb612008-07-02 17:40:58 +00001254 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001255 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001256 InFlag = Chain.getValue(1);
1257
Chris Lattnere563bbc2008-10-11 22:08:30 +00001258 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1259 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001260 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001261 InFlag = Chain.getValue(1);
1262
Bob Wilson1f595bb2009-04-17 19:07:39 +00001263 // Handle result values, copying them out of physregs into vregs that we
1264 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001265 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1266 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001267}
1268
Dale Johannesen51e28e62010-06-03 21:09:53 +00001269/// MatchingStackOffset - Return true if the given stack call argument is
1270/// already available in the same position (relatively) of the caller's
1271/// incoming argument stack.
1272static
1273bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1274 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
1275 const ARMInstrInfo *TII) {
1276 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1277 int FI = INT_MAX;
1278 if (Arg.getOpcode() == ISD::CopyFromReg) {
1279 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
1280 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
1281 return false;
1282 MachineInstr *Def = MRI->getVRegDef(VR);
1283 if (!Def)
1284 return false;
1285 if (!Flags.isByVal()) {
1286 if (!TII->isLoadFromStackSlot(Def, FI))
1287 return false;
1288 } else {
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001289 return false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001290 }
1291 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1292 if (Flags.isByVal())
1293 // ByVal argument is passed in as a pointer but it's now being
1294 // dereferenced. e.g.
1295 // define @foo(%struct.X* %A) {
1296 // tail call @bar(%struct.X* byval %A)
1297 // }
1298 return false;
1299 SDValue Ptr = Ld->getBasePtr();
1300 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1301 if (!FINode)
1302 return false;
1303 FI = FINode->getIndex();
1304 } else
1305 return false;
1306
1307 assert(FI != INT_MAX);
1308 if (!MFI->isFixedObjectIndex(FI))
1309 return false;
1310 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1311}
1312
1313/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1314/// for tail call optimization. Targets which want to do tail call
1315/// optimization should implement this function.
1316bool
1317ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1318 CallingConv::ID CalleeCC,
1319 bool isVarArg,
1320 bool isCalleeStructRet,
1321 bool isCallerStructRet,
1322 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001323 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesen51e28e62010-06-03 21:09:53 +00001324 const SmallVectorImpl<ISD::InputArg> &Ins,
1325 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001326 const Function *CallerF = DAG.getMachineFunction().getFunction();
1327 CallingConv::ID CallerCC = CallerF->getCallingConv();
1328 bool CCMatch = CallerCC == CalleeCC;
1329
1330 // Look for obvious safe cases to perform tail call optimization that do not
1331 // require ABI changes. This is what gcc calls sibcall.
1332
Jim Grosbach7616b642010-06-16 23:45:49 +00001333 // Do not sibcall optimize vararg calls unless the call site is not passing
1334 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001335 if (isVarArg && !Outs.empty())
1336 return false;
1337
1338 // Also avoid sibcall optimization if either caller or callee uses struct
1339 // return semantics.
1340 if (isCalleeStructRet || isCallerStructRet)
1341 return false;
1342
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001343 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Evan Cheng0110ac62010-06-19 01:01:32 +00001344 // emitEpilogue is not ready for them.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001345 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1346 // LR. This means if we need to reload LR, it takes an extra instructions,
1347 // which outweighs the value of the tail call; but here we don't know yet
1348 // whether LR is going to be used. Probably the right approach is to
Jim Grosbach4725ca72010-09-08 03:54:02 +00001349 // generate the tail call here and turn it back into CALL/RET in
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001350 // emitEpilogue if LR is used.
Evan Cheng0110ac62010-06-19 01:01:32 +00001351 if (Subtarget->isThumb1Only())
1352 return false;
1353
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001354 // For the moment, we can only do this to functions defined in this
1355 // compilation, or to indirect calls. A Thumb B to an ARM function,
1356 // or vice versa, is not easily fixed up in the linker unlike BL.
1357 // (We could do this by loading the address of the callee into a register;
1358 // that is an extra instruction over the direct call and burns a register
1359 // as well, so is not likely to be a win.)
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001360
1361 // It might be safe to remove this restriction on non-Darwin.
1362
1363 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
1364 // but we need to make sure there are enough registers; the only valid
1365 // registers are the 4 used for parameters. We don't currently do this
1366 // case.
Evan Cheng0110ac62010-06-19 01:01:32 +00001367 if (isa<ExternalSymbolSDNode>(Callee))
1368 return false;
1369
1370 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001371 const GlobalValue *GV = G->getGlobal();
1372 if (GV->isDeclaration() || GV->isWeakForLinker())
Evan Cheng0110ac62010-06-19 01:01:32 +00001373 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001374 }
1375
Dale Johannesen51e28e62010-06-03 21:09:53 +00001376 // If the calling conventions do not match, then we'd better make sure the
1377 // results are returned in the same way as what the caller expects.
1378 if (!CCMatch) {
1379 SmallVector<CCValAssign, 16> RVLocs1;
1380 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
1381 RVLocs1, *DAG.getContext());
1382 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1383
1384 SmallVector<CCValAssign, 16> RVLocs2;
1385 CCState CCInfo2(CallerCC, false, getTargetMachine(),
1386 RVLocs2, *DAG.getContext());
1387 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1388
1389 if (RVLocs1.size() != RVLocs2.size())
1390 return false;
1391 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1392 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1393 return false;
1394 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1395 return false;
1396 if (RVLocs1[i].isRegLoc()) {
1397 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1398 return false;
1399 } else {
1400 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1401 return false;
1402 }
1403 }
1404 }
1405
1406 // If the callee takes no arguments then go on to check the results of the
1407 // call.
1408 if (!Outs.empty()) {
1409 // Check if stack adjustment is needed. For now, do not do this if any
1410 // argument is passed on the stack.
1411 SmallVector<CCValAssign, 16> ArgLocs;
1412 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
1413 ArgLocs, *DAG.getContext());
1414 CCInfo.AnalyzeCallOperands(Outs,
1415 CCAssignFnForNode(CalleeCC, false, isVarArg));
1416 if (CCInfo.getNextStackOffset()) {
1417 MachineFunction &MF = DAG.getMachineFunction();
1418
1419 // Check if the arguments are already laid out in the right way as
1420 // the caller's fixed stack objects.
1421 MachineFrameInfo *MFI = MF.getFrameInfo();
1422 const MachineRegisterInfo *MRI = &MF.getRegInfo();
1423 const ARMInstrInfo *TII =
1424 ((ARMTargetMachine&)getTargetMachine()).getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001425 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1426 i != e;
1427 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001428 CCValAssign &VA = ArgLocs[i];
1429 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001430 SDValue Arg = OutVals[realArgIdx];
Dale Johannesencf296fa2010-06-05 00:51:39 +00001431 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001432 if (VA.getLocInfo() == CCValAssign::Indirect)
1433 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001434 if (VA.needsCustom()) {
1435 // f64 and vector types are split into multiple registers or
1436 // register/stack-slot combinations. The types will not match
1437 // the registers; give up on memory f64 refs until we figure
1438 // out what to do about this.
1439 if (!VA.isRegLoc())
1440 return false;
1441 if (!ArgLocs[++i].isRegLoc())
Jim Grosbach4725ca72010-09-08 03:54:02 +00001442 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001443 if (RegVT == MVT::v2f64) {
1444 if (!ArgLocs[++i].isRegLoc())
1445 return false;
1446 if (!ArgLocs[++i].isRegLoc())
1447 return false;
1448 }
1449 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001450 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1451 MFI, MRI, TII))
1452 return false;
1453 }
1454 }
1455 }
1456 }
1457
1458 return true;
1459}
1460
Dan Gohman98ca4f22009-08-05 01:29:28 +00001461SDValue
1462ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001463 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001464 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001465 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001466 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001467
Bob Wilsondee46d72009-04-17 20:35:10 +00001468 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001469 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001470
Bob Wilsondee46d72009-04-17 20:35:10 +00001471 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001472 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1473 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001474
Dan Gohman98ca4f22009-08-05 01:29:28 +00001475 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001476 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1477 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001478
1479 // If this is the first return lowered for this function, add
1480 // the regs to the liveout set for the function.
1481 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1482 for (unsigned i = 0; i != RVLocs.size(); ++i)
1483 if (RVLocs[i].isRegLoc())
1484 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001485 }
1486
Bob Wilson1f595bb2009-04-17 19:07:39 +00001487 SDValue Flag;
1488
1489 // Copy the result values into the output registers.
1490 for (unsigned i = 0, realRVLocIdx = 0;
1491 i != RVLocs.size();
1492 ++i, ++realRVLocIdx) {
1493 CCValAssign &VA = RVLocs[i];
1494 assert(VA.isRegLoc() && "Can only return in registers!");
1495
Dan Gohmanc9403652010-07-07 15:54:55 +00001496 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilson1f595bb2009-04-17 19:07:39 +00001497
1498 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001499 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001500 case CCValAssign::Full: break;
1501 case CCValAssign::BCvt:
1502 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1503 break;
1504 }
1505
Bob Wilson1f595bb2009-04-17 19:07:39 +00001506 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001507 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001508 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001509 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1510 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001511 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001512 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001513
1514 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1515 Flag = Chain.getValue(1);
1516 VA = RVLocs[++i]; // skip ahead to next loc
1517 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1518 HalfGPRs.getValue(1), Flag);
1519 Flag = Chain.getValue(1);
1520 VA = RVLocs[++i]; // skip ahead to next loc
1521
1522 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001523 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1524 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001525 }
1526 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1527 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001528 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001529 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001530 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001531 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001532 VA = RVLocs[++i]; // skip ahead to next loc
1533 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1534 Flag);
1535 } else
1536 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1537
Bob Wilsondee46d72009-04-17 20:35:10 +00001538 // Guarantee that all emitted copies are
1539 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001540 Flag = Chain.getValue(1);
1541 }
1542
1543 SDValue result;
1544 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001545 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001546 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001547 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001548
1549 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001550}
1551
Bob Wilsonb62d2572009-11-03 00:02:05 +00001552// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1553// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1554// one of the above mentioned nodes. It has to be wrapped because otherwise
1555// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1556// be used to form addressing mode. These wrapped nodes will be selected
1557// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001558static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001559 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001560 // FIXME there is no actual debug info here
1561 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001562 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001563 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001564 if (CP->isMachineConstantPoolEntry())
1565 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1566 CP->getAlignment());
1567 else
1568 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1569 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001570 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001571}
1572
Jim Grosbache1102ca2010-07-19 17:20:38 +00001573unsigned ARMTargetLowering::getJumpTableEncoding() const {
1574 return MachineJumpTableInfo::EK_Inline;
1575}
1576
Dan Gohmand858e902010-04-17 15:26:15 +00001577SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1578 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001579 MachineFunction &MF = DAG.getMachineFunction();
1580 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1581 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001582 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001583 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001584 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001585 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1586 SDValue CPAddr;
1587 if (RelocM == Reloc::Static) {
1588 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1589 } else {
1590 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001591 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001592 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1593 ARMCP::CPBlockAddress,
1594 PCAdj);
1595 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1596 }
1597 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1598 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001599 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001600 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001601 if (RelocM == Reloc::Static)
1602 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001603 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001604 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001605}
1606
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001607// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001608SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001609ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001610 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001611 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001612 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001613 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001614 MachineFunction &MF = DAG.getMachineFunction();
1615 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1616 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001617 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001618 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001619 ARMCP::CPValue, PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001620 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001621 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001622 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001623 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001624 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001625 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001626
Evan Chenge7e0d622009-11-06 22:24:13 +00001627 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001628 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001629
1630 // call __tls_get_addr.
1631 ArgListTy Args;
1632 ArgListEntry Entry;
1633 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001634 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001635 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001636 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001637 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001638 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1639 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001640 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001641 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001642 return CallResult.first;
1643}
1644
1645// Lower ISD::GlobalTLSAddress using the "initial exec" or
1646// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001647SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001648ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001649 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001650 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001651 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001652 SDValue Offset;
1653 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001654 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001655 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001656 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001657
Chris Lattner4fb63d02009-07-15 04:12:33 +00001658 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001659 MachineFunction &MF = DAG.getMachineFunction();
1660 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1661 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1662 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001663 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1664 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001665 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001666 ARMCP::CPValue, PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001667 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001668 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001669 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001670 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001671 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001672 Chain = Offset.getValue(1);
1673
Evan Chenge7e0d622009-11-06 22:24:13 +00001674 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001675 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001676
Evan Cheng9eda6892009-10-31 03:39:36 +00001677 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001678 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001679 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001680 } else {
1681 // local exec model
Evan Chenge4e4ed32009-08-28 23:18:09 +00001682 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001683 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001684 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001685 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001686 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001687 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001688 }
1689
1690 // The address of the thread local variable is the add of the thread
1691 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001692 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001693}
1694
Dan Gohman475871a2008-07-27 21:46:04 +00001695SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001696ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001697 // TODO: implement the "local dynamic" model
1698 assert(Subtarget->isTargetELF() &&
1699 "TLS not implemented for non-ELF targets");
1700 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1701 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1702 // otherwise use the "Local Exec" TLS Model
1703 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1704 return LowerToTLSGeneralDynamicModel(GA, DAG);
1705 else
1706 return LowerToTLSExecModels(GA, DAG);
1707}
1708
Dan Gohman475871a2008-07-27 21:46:04 +00001709SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001710 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001711 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001712 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001713 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001714 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1715 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001716 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001717 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001718 new ARMConstantPoolValue(GV, UseGOTOFF ? "GOTOFF" : "GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001719 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001720 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001721 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001722 CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001723 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001724 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001725 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001726 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001727 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001728 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001729 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001730 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001731 return Result;
1732 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001733 // If we have T2 ops, we can materialize the address directly via movt/movw
1734 // pair. This is always cheaper.
1735 if (Subtarget->useMovt()) {
1736 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
Devang Patel0d881da2010-07-06 22:08:15 +00001737 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001738 } else {
1739 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1740 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1741 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001742 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001743 false, false, 0);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001744 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001745 }
1746}
1747
Dan Gohman475871a2008-07-27 21:46:04 +00001748SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001749 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001750 MachineFunction &MF = DAG.getMachineFunction();
1751 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1752 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001753 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001754 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001755 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001756 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001757 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001758 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001759 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001760 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001761 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001762 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1763 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001764 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001765 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001766 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001767 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001768
Evan Cheng9eda6892009-10-31 03:39:36 +00001769 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001770 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001771 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001772 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001773
1774 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001775 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001776 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001777 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001778
Evan Cheng63476a82009-09-03 07:04:02 +00001779 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001780 Result = DAG.getLoad(PtrVT, dl, Chain, Result, MachinePointerInfo::getGOT(),
David Greene1b58cab2010-02-15 16:55:24 +00001781 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001782
1783 return Result;
1784}
1785
Dan Gohman475871a2008-07-27 21:46:04 +00001786SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001787 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001788 assert(Subtarget->isTargetELF() &&
1789 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00001790 MachineFunction &MF = DAG.getMachineFunction();
1791 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1792 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00001793 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001794 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001795 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001796 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1797 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001798 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001799 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001800 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001801 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001802 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001803 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001804 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001805 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001806}
1807
Jim Grosbach0e0da732009-05-12 23:59:14 +00001808SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001809ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
1810 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00001811 SDValue Val = DAG.getConstant(0, MVT::i32);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001812 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(0),
1813 Op.getOperand(1), Val);
1814}
1815
1816SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00001817ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
1818 DebugLoc dl = Op.getDebugLoc();
1819 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
1820 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
1821}
1822
1823SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00001824ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00001825 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001826 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001827 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001828 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001829 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001830 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001831 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001832 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1833 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001834 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001835 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00001836 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1837 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001838 EVT PtrVT = getPointerTy();
1839 DebugLoc dl = Op.getDebugLoc();
1840 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1841 SDValue CPAddr;
1842 unsigned PCAdj = (RelocM != Reloc::PIC_)
1843 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001844 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001845 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
1846 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001847 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001848 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001849 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00001850 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001851 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001852 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001853
1854 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001855 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001856 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
1857 }
1858 return Result;
1859 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001860 }
1861}
1862
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001863static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00001864 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00001865 DebugLoc dl = Op.getDebugLoc();
1866 SDValue Op5 = Op.getOperand(5);
Jim Grosbach3728e962009-12-10 00:11:09 +00001867 unsigned isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue();
Evan Cheng11db0682010-08-11 06:22:01 +00001868 // Some subtargets which have dmb and dsb instructions can handle barriers
1869 // directly. Some ARMv6 cpus can support them with the help of mcr
1870 // instruction. Thumb1 and pre-v6 ARM mode use a libcall instead and should
Jim Grosbachc73993b2010-06-17 01:37:00 +00001871 // never get here.
1872 unsigned Opc = isDeviceBarrier ? ARMISD::SYNCBARRIER : ARMISD::MEMBARRIER;
Evan Cheng11db0682010-08-11 06:22:01 +00001873 if (Subtarget->hasDataBarrier())
Jim Grosbachc73993b2010-06-17 01:37:00 +00001874 return DAG.getNode(Opc, dl, MVT::Other, Op.getOperand(0));
Evan Cheng11db0682010-08-11 06:22:01 +00001875 else {
1876 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb1Only() &&
1877 "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
Jim Grosbachc73993b2010-06-17 01:37:00 +00001878 return DAG.getNode(Opc, dl, MVT::Other, Op.getOperand(0),
1879 DAG.getConstant(0, MVT::i32));
Evan Cheng11db0682010-08-11 06:22:01 +00001880 }
Jim Grosbach3728e962009-12-10 00:11:09 +00001881}
1882
Dan Gohman1e93df62010-04-17 14:41:14 +00001883static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
1884 MachineFunction &MF = DAG.getMachineFunction();
1885 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
1886
Evan Chenga8e29892007-01-19 07:51:42 +00001887 // vastart just stores the address of the VarArgsFrameIndex slot into the
1888 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001889 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001890 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001891 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001892 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001893 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1894 MachinePointerInfo(SV), false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001895}
1896
Dan Gohman475871a2008-07-27 21:46:04 +00001897SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00001898ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
1899 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001900 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001901 MachineFunction &MF = DAG.getMachineFunction();
1902 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1903
1904 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001905 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00001906 RC = ARM::tGPRRegisterClass;
1907 else
1908 RC = ARM::GPRRegisterClass;
1909
1910 // Transform the arguments stored in physical registers into virtual ones.
Jim Grosbach4725ca72010-09-08 03:54:02 +00001911 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001912 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001913
1914 SDValue ArgValue2;
1915 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001916 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chenged2ae132010-07-03 00:40:23 +00001917 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson5bafff32009-06-22 23:27:02 +00001918
1919 // Create load node to retrieve arguments from the stack.
1920 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00001921 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001922 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00001923 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00001924 } else {
1925 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001926 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001927 }
1928
Jim Grosbache5165492009-11-09 00:11:35 +00001929 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00001930}
1931
1932SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001933ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001934 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001935 const SmallVectorImpl<ISD::InputArg>
1936 &Ins,
1937 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001938 SmallVectorImpl<SDValue> &InVals)
1939 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001940
Bob Wilson1f595bb2009-04-17 19:07:39 +00001941 MachineFunction &MF = DAG.getMachineFunction();
1942 MachineFrameInfo *MFI = MF.getFrameInfo();
1943
Bob Wilson1f595bb2009-04-17 19:07:39 +00001944 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1945
1946 // Assign locations to all of the incoming arguments.
1947 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001948 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1949 *DAG.getContext());
1950 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001951 CCAssignFnForNode(CallConv, /* Return*/ false,
1952 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001953
1954 SmallVector<SDValue, 16> ArgValues;
1955
1956 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1957 CCValAssign &VA = ArgLocs[i];
1958
Bob Wilsondee46d72009-04-17 20:35:10 +00001959 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001960 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001961 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00001962
Bob Wilson5bafff32009-06-22 23:27:02 +00001963 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001964 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001965 // f64 and vector types are split up into multiple registers or
1966 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00001967 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001968 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001969 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00001970 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00001971 SDValue ArgValue2;
1972 if (VA.isMemLoc()) {
Evan Chenged2ae132010-07-03 00:40:23 +00001973 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson6a234f02010-04-13 22:03:22 +00001974 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1975 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001976 MachinePointerInfo::getFixedStack(FI),
Bob Wilson6a234f02010-04-13 22:03:22 +00001977 false, false, 0);
1978 } else {
1979 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
1980 Chain, DAG, dl);
1981 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001982 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1983 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001984 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00001985 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001986 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
1987 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001988 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001989
Bob Wilson5bafff32009-06-22 23:27:02 +00001990 } else {
1991 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001992
Owen Anderson825b72b2009-08-11 20:47:22 +00001993 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00001994 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001995 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00001996 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001997 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001998 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001999 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002000 RC = (AFI->isThumb1OnlyFunction() ?
2001 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00002002 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002003 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002004
2005 // Transform the arguments in physical registers into virtual ones.
2006 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002007 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002008 }
2009
2010 // If this is an 8 or 16-bit value, it is really passed promoted
2011 // to 32 bits. Insert an assert[sz]ext to capture this, then
2012 // truncate to the right size.
2013 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002014 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002015 case CCValAssign::Full: break;
2016 case CCValAssign::BCvt:
2017 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
2018 break;
2019 case CCValAssign::SExt:
2020 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2021 DAG.getValueType(VA.getValVT()));
2022 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2023 break;
2024 case CCValAssign::ZExt:
2025 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2026 DAG.getValueType(VA.getValVT()));
2027 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2028 break;
2029 }
2030
Dan Gohman98ca4f22009-08-05 01:29:28 +00002031 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002032
2033 } else { // VA.isRegLoc()
2034
2035 // sanity check
2036 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002037 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002038
2039 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002040 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(), true);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002041
Bob Wilsondee46d72009-04-17 20:35:10 +00002042 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002043 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002044 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002045 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00002046 false, false, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002047 }
2048 }
2049
2050 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00002051 if (isVarArg) {
2052 static const unsigned GPRArgRegs[] = {
2053 ARM::R0, ARM::R1, ARM::R2, ARM::R3
2054 };
2055
Bob Wilsondee46d72009-04-17 20:35:10 +00002056 unsigned NumGPRs = CCInfo.getFirstUnallocated
2057 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002058
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00002059 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
2060 unsigned VARegSize = (4 - NumGPRs) * 4;
2061 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00002062 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00002063 if (VARegSaveSize) {
2064 // If this function is vararg, store any remaining integer argument regs
2065 // to their spots on the stack so that they may be loaded by deferencing
2066 // the result of va_next.
2067 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Dan Gohman1e93df62010-04-17 14:41:14 +00002068 AFI->setVarArgsFrameIndex(
2069 MFI->CreateFixedObject(VARegSaveSize,
2070 ArgOffset + VARegSaveSize - VARegSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002071 true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002072 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
2073 getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00002074
Dan Gohman475871a2008-07-27 21:46:04 +00002075 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00002076 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002077 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002078 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00002079 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00002080 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00002081 RC = ARM::GPRRegisterClass;
2082
Bob Wilson998e1252009-04-20 18:36:57 +00002083 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002084 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dan Gohman1e93df62010-04-17 14:41:14 +00002085 SDValue Store =
2086 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002087 MachinePointerInfo::getFixedStack(AFI->getVarArgsFrameIndex()),
2088 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002089 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002090 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00002091 DAG.getConstant(4, getPointerTy()));
2092 }
2093 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002094 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002095 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00002096 } else
2097 // This will point to the next argument passed via stack.
Evan Chenged2ae132010-07-03 00:40:23 +00002098 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset, true));
Evan Chenga8e29892007-01-19 07:51:42 +00002099 }
2100
Dan Gohman98ca4f22009-08-05 01:29:28 +00002101 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002102}
2103
2104/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002105static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002106 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002107 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002108 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002109 // Maybe this has already been legalized into the constant pool?
2110 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002111 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002112 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002113 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002114 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002115 }
2116 }
2117 return false;
2118}
2119
Evan Chenga8e29892007-01-19 07:51:42 +00002120/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2121/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002122SDValue
2123ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng218977b2010-07-13 19:27:42 +00002124 SDValue &ARMcc, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002125 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002126 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002127 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002128 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002129 // Constant does not fit, try adjusting it by one?
2130 switch (CC) {
2131 default: break;
2132 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002133 case ISD::SETGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002134 if (C != 0x80000000 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002135 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002136 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002137 }
2138 break;
2139 case ISD::SETULT:
2140 case ISD::SETUGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002141 if (C != 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002142 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002143 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002144 }
2145 break;
2146 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002147 case ISD::SETGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002148 if (C != 0x7fffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002149 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002150 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002151 }
2152 break;
2153 case ISD::SETULE:
2154 case ISD::SETUGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002155 if (C != 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002156 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002157 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002158 }
2159 break;
2160 }
2161 }
2162 }
2163
2164 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002165 ARMISD::NodeType CompareType;
2166 switch (CondCode) {
2167 default:
2168 CompareType = ARMISD::CMP;
2169 break;
2170 case ARMCC::EQ:
2171 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002172 // Uses only Z Flag
2173 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002174 break;
2175 }
Evan Cheng218977b2010-07-13 19:27:42 +00002176 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002177 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002178}
2179
2180/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng515fe3a2010-07-08 02:08:50 +00002181SDValue
Evan Cheng218977b2010-07-13 19:27:42 +00002182ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Evan Cheng515fe3a2010-07-08 02:08:50 +00002183 DebugLoc dl) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002184 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002185 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00002186 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002187 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002188 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
2189 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002190}
2191
Bill Wendlingde2b1512010-08-11 08:43:16 +00002192SDValue ARMTargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
2193 SDValue Cond = Op.getOperand(0);
2194 SDValue SelectTrue = Op.getOperand(1);
2195 SDValue SelectFalse = Op.getOperand(2);
2196 DebugLoc dl = Op.getDebugLoc();
2197
2198 // Convert:
2199 //
2200 // (select (cmov 1, 0, cond), t, f) -> (cmov t, f, cond)
2201 // (select (cmov 0, 1, cond), t, f) -> (cmov f, t, cond)
2202 //
2203 if (Cond.getOpcode() == ARMISD::CMOV && Cond.hasOneUse()) {
2204 const ConstantSDNode *CMOVTrue =
2205 dyn_cast<ConstantSDNode>(Cond.getOperand(0));
2206 const ConstantSDNode *CMOVFalse =
2207 dyn_cast<ConstantSDNode>(Cond.getOperand(1));
2208
2209 if (CMOVTrue && CMOVFalse) {
2210 unsigned CMOVTrueVal = CMOVTrue->getZExtValue();
2211 unsigned CMOVFalseVal = CMOVFalse->getZExtValue();
2212
2213 SDValue True;
2214 SDValue False;
2215 if (CMOVTrueVal == 1 && CMOVFalseVal == 0) {
2216 True = SelectTrue;
2217 False = SelectFalse;
2218 } else if (CMOVTrueVal == 0 && CMOVFalseVal == 1) {
2219 True = SelectFalse;
2220 False = SelectTrue;
2221 }
2222
2223 if (True.getNode() && False.getNode()) {
2224 EVT VT = Cond.getValueType();
2225 SDValue ARMcc = Cond.getOperand(2);
2226 SDValue CCR = Cond.getOperand(3);
2227 SDValue Cmp = Cond.getOperand(4);
2228 return DAG.getNode(ARMISD::CMOV, dl, VT, True, False, ARMcc, CCR, Cmp);
2229 }
2230 }
2231 }
2232
2233 return DAG.getSelectCC(dl, Cond,
2234 DAG.getConstant(0, Cond.getValueType()),
2235 SelectTrue, SelectFalse, ISD::SETNE);
2236}
2237
Dan Gohmand858e902010-04-17 15:26:15 +00002238SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002239 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002240 SDValue LHS = Op.getOperand(0);
2241 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002242 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002243 SDValue TrueVal = Op.getOperand(2);
2244 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002245 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002246
Owen Anderson825b72b2009-08-11 20:47:22 +00002247 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002248 SDValue ARMcc;
Owen Anderson825b72b2009-08-11 20:47:22 +00002249 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002250 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2251 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002252 }
2253
2254 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002255 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00002256
Evan Cheng218977b2010-07-13 19:27:42 +00002257 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2258 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002259 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002260 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng218977b2010-07-13 19:27:42 +00002261 ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002262 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002263 SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002264 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng218977b2010-07-13 19:27:42 +00002265 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002266 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Evan Cheng218977b2010-07-13 19:27:42 +00002267 Result, TrueVal, ARMcc2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00002268 }
2269 return Result;
2270}
2271
Evan Cheng218977b2010-07-13 19:27:42 +00002272/// canChangeToInt - Given the fp compare operand, return true if it is suitable
2273/// to morph to an integer compare sequence.
2274static bool canChangeToInt(SDValue Op, bool &SeenZero,
2275 const ARMSubtarget *Subtarget) {
2276 SDNode *N = Op.getNode();
2277 if (!N->hasOneUse())
2278 // Otherwise it requires moving the value from fp to integer registers.
2279 return false;
2280 if (!N->getNumValues())
2281 return false;
2282 EVT VT = Op.getValueType();
2283 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
2284 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
2285 // vmrs are very slow, e.g. cortex-a8.
2286 return false;
2287
2288 if (isFloatingPointZero(Op)) {
2289 SeenZero = true;
2290 return true;
2291 }
2292 return ISD::isNormalLoad(N);
2293}
2294
2295static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
2296 if (isFloatingPointZero(Op))
2297 return DAG.getConstant(0, MVT::i32);
2298
2299 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
2300 return DAG.getLoad(MVT::i32, Op.getDebugLoc(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002301 Ld->getChain(), Ld->getBasePtr(), Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002302 Ld->isVolatile(), Ld->isNonTemporal(),
2303 Ld->getAlignment());
2304
2305 llvm_unreachable("Unknown VFP cmp argument!");
2306}
2307
2308static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
2309 SDValue &RetVal1, SDValue &RetVal2) {
2310 if (isFloatingPointZero(Op)) {
2311 RetVal1 = DAG.getConstant(0, MVT::i32);
2312 RetVal2 = DAG.getConstant(0, MVT::i32);
2313 return;
2314 }
2315
2316 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
2317 SDValue Ptr = Ld->getBasePtr();
2318 RetVal1 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2319 Ld->getChain(), Ptr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002320 Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002321 Ld->isVolatile(), Ld->isNonTemporal(),
2322 Ld->getAlignment());
2323
2324 EVT PtrType = Ptr.getValueType();
2325 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
2326 SDValue NewPtr = DAG.getNode(ISD::ADD, Op.getDebugLoc(),
2327 PtrType, Ptr, DAG.getConstant(4, PtrType));
2328 RetVal2 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2329 Ld->getChain(), NewPtr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002330 Ld->getPointerInfo().getWithOffset(4),
Evan Cheng218977b2010-07-13 19:27:42 +00002331 Ld->isVolatile(), Ld->isNonTemporal(),
2332 NewAlign);
2333 return;
2334 }
2335
2336 llvm_unreachable("Unknown VFP cmp argument!");
2337}
2338
2339/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
2340/// f32 and even f64 comparisons to integer ones.
2341SDValue
2342ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
2343 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002344 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng218977b2010-07-13 19:27:42 +00002345 SDValue LHS = Op.getOperand(2);
2346 SDValue RHS = Op.getOperand(3);
2347 SDValue Dest = Op.getOperand(4);
2348 DebugLoc dl = Op.getDebugLoc();
2349
2350 bool SeenZero = false;
2351 if (canChangeToInt(LHS, SeenZero, Subtarget) &&
2352 canChangeToInt(RHS, SeenZero, Subtarget) &&
Evan Cheng60108e92010-07-15 22:07:12 +00002353 // If one of the operand is zero, it's safe to ignore the NaN case since
2354 // we only care about equality comparisons.
2355 (SeenZero || (DAG.isKnownNeverNaN(LHS) && DAG.isKnownNeverNaN(RHS)))) {
Evan Cheng218977b2010-07-13 19:27:42 +00002356 // If unsafe fp math optimization is enabled and there are no othter uses of
2357 // the CMP operands, and the condition code is EQ oe NE, we can optimize it
2358 // to an integer comparison.
2359 if (CC == ISD::SETOEQ)
2360 CC = ISD::SETEQ;
2361 else if (CC == ISD::SETUNE)
2362 CC = ISD::SETNE;
2363
2364 SDValue ARMcc;
2365 if (LHS.getValueType() == MVT::f32) {
2366 LHS = bitcastf32Toi32(LHS, DAG);
2367 RHS = bitcastf32Toi32(RHS, DAG);
2368 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2369 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2370 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
2371 Chain, Dest, ARMcc, CCR, Cmp);
2372 }
2373
2374 SDValue LHS1, LHS2;
2375 SDValue RHS1, RHS2;
2376 expandf64Toi32(LHS, DAG, LHS1, LHS2);
2377 expandf64Toi32(RHS, DAG, RHS1, RHS2);
2378 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
2379 ARMcc = DAG.getConstant(CondCode, MVT::i32);
2380 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
2381 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
2382 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops, 7);
2383 }
2384
2385 return SDValue();
2386}
2387
2388SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
2389 SDValue Chain = Op.getOperand(0);
2390 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
2391 SDValue LHS = Op.getOperand(2);
2392 SDValue RHS = Op.getOperand(3);
2393 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002394 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002395
Owen Anderson825b72b2009-08-11 20:47:22 +00002396 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002397 SDValue ARMcc;
2398 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002399 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002400 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng218977b2010-07-13 19:27:42 +00002401 Chain, Dest, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002402 }
2403
Owen Anderson825b72b2009-08-11 20:47:22 +00002404 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng218977b2010-07-13 19:27:42 +00002405
2406 if (UnsafeFPMath &&
2407 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
2408 CC == ISD::SETNE || CC == ISD::SETUNE)) {
2409 SDValue Result = OptimizeVFPBrcond(Op, DAG);
2410 if (Result.getNode())
2411 return Result;
2412 }
2413
Evan Chenga8e29892007-01-19 07:51:42 +00002414 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002415 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002416
Evan Cheng218977b2010-07-13 19:27:42 +00002417 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2418 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002419 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2420 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng218977b2010-07-13 19:27:42 +00002421 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002422 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002423 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002424 ARMcc = DAG.getConstant(CondCode2, MVT::i32);
2425 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002426 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002427 }
2428 return Res;
2429}
2430
Dan Gohmand858e902010-04-17 15:26:15 +00002431SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002432 SDValue Chain = Op.getOperand(0);
2433 SDValue Table = Op.getOperand(1);
2434 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002435 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002436
Owen Andersone50ed302009-08-10 22:56:29 +00002437 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002438 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2439 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002440 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002441 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002442 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002443 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2444 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002445 if (Subtarget->isThumb2()) {
2446 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2447 // which does another jump to the destination. This also makes it easier
2448 // to translate it to TBB / TBH later.
2449 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002450 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002451 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002452 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002453 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002454 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002455 MachinePointerInfo::getJumpTable(),
David Greene1b58cab2010-02-15 16:55:24 +00002456 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002457 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002458 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002459 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002460 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002461 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002462 MachinePointerInfo::getJumpTable(), false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002463 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002464 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002465 }
Evan Chenga8e29892007-01-19 07:51:42 +00002466}
2467
Bob Wilson76a312b2010-03-19 22:51:32 +00002468static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
2469 DebugLoc dl = Op.getDebugLoc();
2470 unsigned Opc;
2471
2472 switch (Op.getOpcode()) {
2473 default:
2474 assert(0 && "Invalid opcode!");
2475 case ISD::FP_TO_SINT:
2476 Opc = ARMISD::FTOSI;
2477 break;
2478 case ISD::FP_TO_UINT:
2479 Opc = ARMISD::FTOUI;
2480 break;
2481 }
2482 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
2483 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
2484}
2485
2486static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2487 EVT VT = Op.getValueType();
2488 DebugLoc dl = Op.getDebugLoc();
2489 unsigned Opc;
2490
2491 switch (Op.getOpcode()) {
2492 default:
2493 assert(0 && "Invalid opcode!");
2494 case ISD::SINT_TO_FP:
2495 Opc = ARMISD::SITOF;
2496 break;
2497 case ISD::UINT_TO_FP:
2498 Opc = ARMISD::UITOF;
2499 break;
2500 }
2501
2502 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
2503 return DAG.getNode(Opc, dl, VT, Op);
2504}
2505
Evan Cheng515fe3a2010-07-08 02:08:50 +00002506SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002507 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002508 SDValue Tmp0 = Op.getOperand(0);
2509 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002510 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002511 EVT VT = Op.getValueType();
2512 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00002513 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
Evan Cheng218977b2010-07-13 19:27:42 +00002514 SDValue ARMcc = DAG.getConstant(ARMCC::LT, MVT::i32);
Evan Cheng515fe3a2010-07-08 02:08:50 +00002515 SDValue FP0 = DAG.getConstantFP(0.0, SrcVT);
Evan Cheng218977b2010-07-13 19:27:42 +00002516 SDValue Cmp = getVFPCmp(Tmp1, FP0, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002517 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002518 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002519}
2520
Evan Cheng2457f2c2010-05-22 01:47:14 +00002521SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
2522 MachineFunction &MF = DAG.getMachineFunction();
2523 MachineFrameInfo *MFI = MF.getFrameInfo();
2524 MFI->setReturnAddressIsTaken(true);
2525
2526 EVT VT = Op.getValueType();
2527 DebugLoc dl = Op.getDebugLoc();
2528 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
2529 if (Depth) {
2530 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
2531 SDValue Offset = DAG.getConstant(4, MVT::i32);
2532 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
2533 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002534 MachinePointerInfo(), false, false, 0);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002535 }
2536
2537 // Return LR, which contains the return address. Mark it an implicit live-in.
Jim Grosbachc2723a52010-07-23 23:50:35 +00002538 unsigned Reg = MF.addLiveIn(ARM::LR, getRegClassFor(MVT::i32));
Evan Cheng2457f2c2010-05-22 01:47:14 +00002539 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
2540}
2541
Dan Gohmand858e902010-04-17 15:26:15 +00002542SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00002543 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2544 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002545
Owen Andersone50ed302009-08-10 22:56:29 +00002546 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002547 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2548 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002549 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002550 ? ARM::R7 : ARM::R11;
2551 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2552 while (Depth--)
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002553 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
2554 MachinePointerInfo(),
David Greene1b58cab2010-02-15 16:55:24 +00002555 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002556 return FrameAddr;
2557}
2558
Bob Wilson9f3f0612010-04-17 05:30:19 +00002559/// ExpandBIT_CONVERT - If the target supports VFP, this function is called to
2560/// expand a bit convert where either the source or destination type is i64 to
2561/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
2562/// operand type is illegal (e.g., v2f32 for a target that doesn't support
2563/// vectors), since the legalizer won't know what to do with that.
Duncan Sands1607f052008-12-01 11:39:25 +00002564static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00002565 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2566 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002567 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00002568
Bob Wilson9f3f0612010-04-17 05:30:19 +00002569 // This function is only supposed to be called for i64 types, either as the
2570 // source or destination of the bit convert.
2571 EVT SrcVT = Op.getValueType();
2572 EVT DstVT = N->getValueType(0);
2573 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
2574 "ExpandBIT_CONVERT called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00002575
Bob Wilson9f3f0612010-04-17 05:30:19 +00002576 // Turn i64->f64 into VMOVDRR.
2577 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002578 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2579 DAG.getConstant(0, MVT::i32));
2580 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2581 DAG.getConstant(1, MVT::i32));
Bob Wilson1114f562010-06-11 22:45:25 +00002582 return DAG.getNode(ISD::BIT_CONVERT, dl, DstVT,
2583 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00002584 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002585
Jim Grosbache5165492009-11-09 00:11:35 +00002586 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00002587 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
2588 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
2589 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
2590 // Merge the pieces into a single i64 value.
2591 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
2592 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002593
Bob Wilson9f3f0612010-04-17 05:30:19 +00002594 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00002595}
2596
Bob Wilson5bafff32009-06-22 23:27:02 +00002597/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002598/// Zero vectors are used to represent vector negation and in those cases
2599/// will be implemented with the NEON VNEG instruction. However, VNEG does
2600/// not support i64 elements, so sometimes the zero vectors will need to be
2601/// explicitly constructed. Regardless, use a canonical VMOV to create the
2602/// zero vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002603static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002604 assert(VT.isVector() && "Expected a vector type");
Bob Wilsoncba270d2010-07-13 21:16:48 +00002605 // The canonical modified immediate encoding of a zero vector is....0!
2606 SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32);
2607 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
2608 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
2609 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
Bob Wilson5bafff32009-06-22 23:27:02 +00002610}
2611
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002612/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2613/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002614SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
2615 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002616 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2617 EVT VT = Op.getValueType();
2618 unsigned VTBits = VT.getSizeInBits();
2619 DebugLoc dl = Op.getDebugLoc();
2620 SDValue ShOpLo = Op.getOperand(0);
2621 SDValue ShOpHi = Op.getOperand(1);
2622 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002623 SDValue ARMcc;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002624 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002625
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002626 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2627
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002628 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2629 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2630 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2631 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2632 DAG.getConstant(VTBits, MVT::i32));
2633 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2634 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002635 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002636
2637 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2638 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002639 ARMcc, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002640 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002641 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002642 CCR, Cmp);
2643
2644 SDValue Ops[2] = { Lo, Hi };
2645 return DAG.getMergeValues(Ops, 2, dl);
2646}
2647
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002648/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2649/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002650SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
2651 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002652 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2653 EVT VT = Op.getValueType();
2654 unsigned VTBits = VT.getSizeInBits();
2655 DebugLoc dl = Op.getDebugLoc();
2656 SDValue ShOpLo = Op.getOperand(0);
2657 SDValue ShOpHi = Op.getOperand(1);
2658 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002659 SDValue ARMcc;
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002660
2661 assert(Op.getOpcode() == ISD::SHL_PARTS);
2662 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2663 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2664 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2665 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2666 DAG.getConstant(VTBits, MVT::i32));
2667 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2668 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2669
2670 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2671 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2672 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002673 ARMcc, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002674 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002675 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002676 CCR, Cmp);
2677
2678 SDValue Ops[2] = { Lo, Hi };
2679 return DAG.getMergeValues(Ops, 2, dl);
2680}
2681
Jim Grosbach4725ca72010-09-08 03:54:02 +00002682SDValue ARMTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
Nate Begemand1fb5832010-08-03 21:31:55 +00002683 SelectionDAG &DAG) const {
2684 // The rounding mode is in bits 23:22 of the FPSCR.
2685 // The ARM rounding mode value to FLT_ROUNDS mapping is 0->1, 1->2, 2->3, 3->0
2686 // The formula we use to implement this is (((FPSCR + 1 << 22) >> 22) & 3)
2687 // so that the shift + and get folded into a bitfield extract.
2688 DebugLoc dl = Op.getDebugLoc();
2689 SDValue FPSCR = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::i32,
2690 DAG.getConstant(Intrinsic::arm_get_fpscr,
2691 MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00002692 SDValue FltRounds = DAG.getNode(ISD::ADD, dl, MVT::i32, FPSCR,
Nate Begemand1fb5832010-08-03 21:31:55 +00002693 DAG.getConstant(1U << 22, MVT::i32));
2694 SDValue RMODE = DAG.getNode(ISD::SRL, dl, MVT::i32, FltRounds,
2695 DAG.getConstant(22, MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00002696 return DAG.getNode(ISD::AND, dl, MVT::i32, RMODE,
Nate Begemand1fb5832010-08-03 21:31:55 +00002697 DAG.getConstant(3, MVT::i32));
2698}
2699
Jim Grosbach3482c802010-01-18 19:58:49 +00002700static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
2701 const ARMSubtarget *ST) {
2702 EVT VT = N->getValueType(0);
2703 DebugLoc dl = N->getDebugLoc();
2704
2705 if (!ST->hasV6T2Ops())
2706 return SDValue();
2707
2708 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
2709 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
2710}
2711
Bob Wilson5bafff32009-06-22 23:27:02 +00002712static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2713 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002714 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002715 DebugLoc dl = N->getDebugLoc();
2716
2717 // Lower vector shifts on NEON to use VSHL.
2718 if (VT.isVector()) {
2719 assert(ST->hasNEON() && "unexpected vector shift");
2720
2721 // Left shifts translate directly to the vshiftu intrinsic.
2722 if (N->getOpcode() == ISD::SHL)
2723 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002724 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002725 N->getOperand(0), N->getOperand(1));
2726
2727 assert((N->getOpcode() == ISD::SRA ||
2728 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2729
2730 // NEON uses the same intrinsics for both left and right shifts. For
2731 // right shifts, the shift amounts are negative, so negate the vector of
2732 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002733 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002734 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2735 getZeroVector(ShiftVT, DAG, dl),
2736 N->getOperand(1));
2737 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2738 Intrinsic::arm_neon_vshifts :
2739 Intrinsic::arm_neon_vshiftu);
2740 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002741 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002742 N->getOperand(0), NegatedCount);
2743 }
2744
Eli Friedmance392eb2009-08-22 03:13:10 +00002745 // We can get here for a node like i32 = ISD::SHL i32, i64
2746 if (VT != MVT::i64)
2747 return SDValue();
2748
2749 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002750 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002751
Chris Lattner27a6c732007-11-24 07:07:01 +00002752 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2753 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002754 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002755 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002756
Chris Lattner27a6c732007-11-24 07:07:01 +00002757 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002758 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002759
Chris Lattner27a6c732007-11-24 07:07:01 +00002760 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002761 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002762 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00002763 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002764 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002765
Chris Lattner27a6c732007-11-24 07:07:01 +00002766 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2767 // captures the result into a carry flag.
2768 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002769 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002770
Chris Lattner27a6c732007-11-24 07:07:01 +00002771 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002772 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002773
Chris Lattner27a6c732007-11-24 07:07:01 +00002774 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002775 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002776}
2777
Bob Wilson5bafff32009-06-22 23:27:02 +00002778static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2779 SDValue TmpOp0, TmpOp1;
2780 bool Invert = false;
2781 bool Swap = false;
2782 unsigned Opc = 0;
2783
2784 SDValue Op0 = Op.getOperand(0);
2785 SDValue Op1 = Op.getOperand(1);
2786 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002787 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002788 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2789 DebugLoc dl = Op.getDebugLoc();
2790
2791 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2792 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002793 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002794 case ISD::SETUNE:
2795 case ISD::SETNE: Invert = true; // Fallthrough
2796 case ISD::SETOEQ:
2797 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2798 case ISD::SETOLT:
2799 case ISD::SETLT: Swap = true; // Fallthrough
2800 case ISD::SETOGT:
2801 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2802 case ISD::SETOLE:
2803 case ISD::SETLE: Swap = true; // Fallthrough
2804 case ISD::SETOGE:
2805 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2806 case ISD::SETUGE: Swap = true; // Fallthrough
2807 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2808 case ISD::SETUGT: Swap = true; // Fallthrough
2809 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2810 case ISD::SETUEQ: Invert = true; // Fallthrough
2811 case ISD::SETONE:
2812 // Expand this to (OLT | OGT).
2813 TmpOp0 = Op0;
2814 TmpOp1 = Op1;
2815 Opc = ISD::OR;
2816 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2817 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2818 break;
2819 case ISD::SETUO: Invert = true; // Fallthrough
2820 case ISD::SETO:
2821 // Expand this to (OLT | OGE).
2822 TmpOp0 = Op0;
2823 TmpOp1 = Op1;
2824 Opc = ISD::OR;
2825 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2826 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2827 break;
2828 }
2829 } else {
2830 // Integer comparisons.
2831 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002832 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002833 case ISD::SETNE: Invert = true;
2834 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2835 case ISD::SETLT: Swap = true;
2836 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2837 case ISD::SETLE: Swap = true;
2838 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2839 case ISD::SETULT: Swap = true;
2840 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2841 case ISD::SETULE: Swap = true;
2842 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2843 }
2844
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002845 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002846 if (Opc == ARMISD::VCEQ) {
2847
2848 SDValue AndOp;
2849 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2850 AndOp = Op0;
2851 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2852 AndOp = Op1;
2853
2854 // Ignore bitconvert.
2855 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
2856 AndOp = AndOp.getOperand(0);
2857
2858 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
2859 Opc = ARMISD::VTST;
2860 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
2861 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
2862 Invert = !Invert;
2863 }
2864 }
2865 }
2866
2867 if (Swap)
2868 std::swap(Op0, Op1);
2869
2870 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
2871
2872 if (Invert)
2873 Result = DAG.getNOT(dl, Result, VT);
2874
2875 return Result;
2876}
2877
Bob Wilsond3c42842010-06-14 22:19:57 +00002878/// isNEONModifiedImm - Check if the specified splat value corresponds to a
2879/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsoncba270d2010-07-13 21:16:48 +00002880/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilsond3c42842010-06-14 22:19:57 +00002881static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
2882 unsigned SplatBitSize, SelectionDAG &DAG,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002883 EVT &VT, bool is128Bits, bool isVMOV) {
Bob Wilson6dce00c2010-07-13 04:44:34 +00002884 unsigned OpCmode, Imm;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002885
Bob Wilson827b2102010-06-15 19:05:35 +00002886 // SplatBitSize is set to the smallest size that splats the vector, so a
2887 // zero vector will always have SplatBitSize == 8. However, NEON modified
2888 // immediate instructions others than VMOV do not support the 8-bit encoding
2889 // of a zero vector, and the default encoding of zero is supposed to be the
2890 // 32-bit version.
2891 if (SplatBits == 0)
2892 SplatBitSize = 32;
2893
Bob Wilson5bafff32009-06-22 23:27:02 +00002894 switch (SplatBitSize) {
2895 case 8:
Bob Wilson7e3f0d22010-07-14 06:31:50 +00002896 if (!isVMOV)
2897 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00002898 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00002899 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson6dce00c2010-07-13 04:44:34 +00002900 OpCmode = 0xe;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002901 Imm = SplatBits;
Bob Wilsoncba270d2010-07-13 21:16:48 +00002902 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002903 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002904
2905 case 16:
2906 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002907 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002908 if ((SplatBits & ~0xff) == 0) {
2909 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002910 OpCmode = 0x8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002911 Imm = SplatBits;
2912 break;
2913 }
2914 if ((SplatBits & ~0xff00) == 0) {
2915 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002916 OpCmode = 0xa;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002917 Imm = SplatBits >> 8;
2918 break;
2919 }
2920 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002921
2922 case 32:
2923 // NEON's 32-bit VMOV supports splat values where:
2924 // * only one byte is nonzero, or
2925 // * the least significant byte is 0xff and the second byte is nonzero, or
2926 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002927 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002928 if ((SplatBits & ~0xff) == 0) {
2929 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002930 OpCmode = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002931 Imm = SplatBits;
2932 break;
2933 }
2934 if ((SplatBits & ~0xff00) == 0) {
2935 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002936 OpCmode = 0x2;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002937 Imm = SplatBits >> 8;
2938 break;
2939 }
2940 if ((SplatBits & ~0xff0000) == 0) {
2941 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002942 OpCmode = 0x4;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002943 Imm = SplatBits >> 16;
2944 break;
2945 }
2946 if ((SplatBits & ~0xff000000) == 0) {
2947 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002948 OpCmode = 0x6;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002949 Imm = SplatBits >> 24;
2950 break;
2951 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002952
2953 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00002954 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
2955 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002956 OpCmode = 0xc;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002957 Imm = SplatBits >> 8;
2958 SplatBits |= 0xff;
2959 break;
2960 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002961
2962 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00002963 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
2964 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002965 OpCmode = 0xd;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002966 Imm = SplatBits >> 16;
2967 SplatBits |= 0xffff;
2968 break;
2969 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002970
2971 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
2972 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
2973 // VMOV.I32. A (very) minor optimization would be to replicate the value
2974 // and fall through here to test for a valid 64-bit splat. But, then the
2975 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00002976 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002977
2978 case 64: {
Bob Wilson827b2102010-06-15 19:05:35 +00002979 if (!isVMOV)
2980 return SDValue();
Bob Wilson7e3f0d22010-07-14 06:31:50 +00002981 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson5bafff32009-06-22 23:27:02 +00002982 uint64_t BitMask = 0xff;
2983 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002984 unsigned ImmMask = 1;
2985 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00002986 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00002987 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002988 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002989 Imm |= ImmMask;
2990 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002991 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00002992 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002993 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002994 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00002995 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00002996 // Op=1, Cmode=1110.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002997 OpCmode = 0x1e;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002998 SplatBits = Val;
Bob Wilsoncba270d2010-07-13 21:16:48 +00002999 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00003000 break;
3001 }
3002
Bob Wilson1a913ed2010-06-11 21:34:50 +00003003 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00003004 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00003005 return SDValue();
3006 }
3007
Bob Wilsoncba270d2010-07-13 21:16:48 +00003008 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
3009 return DAG.getTargetConstant(EncodedVal, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00003010}
3011
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003012static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
3013 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003014 unsigned NumElts = VT.getVectorNumElements();
3015 ReverseVEXT = false;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003016
3017 // Assume that the first shuffle index is not UNDEF. Fail if it is.
3018 if (M[0] < 0)
3019 return false;
3020
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003021 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003022
3023 // If this is a VEXT shuffle, the immediate value is the index of the first
3024 // element. The other shuffle indices must be the successive elements after
3025 // the first one.
3026 unsigned ExpectedElt = Imm;
3027 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003028 // Increment the expected index. If it wraps around, it may still be
3029 // a VEXT but the source vectors must be swapped.
3030 ExpectedElt += 1;
3031 if (ExpectedElt == NumElts * 2) {
3032 ExpectedElt = 0;
3033 ReverseVEXT = true;
3034 }
3035
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003036 if (M[i] < 0) continue; // ignore UNDEF indices
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003037 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003038 return false;
3039 }
3040
3041 // Adjust the index value if the source operands will be swapped.
3042 if (ReverseVEXT)
3043 Imm -= NumElts;
3044
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003045 return true;
3046}
3047
Bob Wilson8bb9e482009-07-26 00:39:34 +00003048/// isVREVMask - Check if a vector shuffle corresponds to a VREV
3049/// instruction with the specified blocksize. (The order of the elements
3050/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003051static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
3052 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00003053 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
3054 "Only possible block sizes for VREV are: 16, 32, 64");
3055
Bob Wilson8bb9e482009-07-26 00:39:34 +00003056 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00003057 if (EltSz == 64)
3058 return false;
3059
3060 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003061 unsigned BlockElts = M[0] + 1;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003062 // If the first shuffle index is UNDEF, be optimistic.
3063 if (M[0] < 0)
3064 BlockElts = BlockSize / EltSz;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003065
3066 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
3067 return false;
3068
3069 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003070 if (M[i] < 0) continue; // ignore UNDEF indices
3071 if ((unsigned) M[i] != (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
Bob Wilson8bb9e482009-07-26 00:39:34 +00003072 return false;
3073 }
3074
3075 return true;
3076}
3077
Bob Wilsonc692cb72009-08-21 20:54:19 +00003078static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
3079 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003080 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3081 if (EltSz == 64)
3082 return false;
3083
Bob Wilsonc692cb72009-08-21 20:54:19 +00003084 unsigned NumElts = VT.getVectorNumElements();
3085 WhichResult = (M[0] == 0 ? 0 : 1);
3086 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003087 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3088 (M[i+1] >= 0 && (unsigned) M[i+1] != i + NumElts + WhichResult))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003089 return false;
3090 }
3091 return true;
3092}
3093
Bob Wilson324f4f12009-12-03 06:40:55 +00003094/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
3095/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3096/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
3097static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3098 unsigned &WhichResult) {
3099 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3100 if (EltSz == 64)
3101 return false;
3102
3103 unsigned NumElts = VT.getVectorNumElements();
3104 WhichResult = (M[0] == 0 ? 0 : 1);
3105 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003106 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3107 (M[i+1] >= 0 && (unsigned) M[i+1] != i + WhichResult))
Bob Wilson324f4f12009-12-03 06:40:55 +00003108 return false;
3109 }
3110 return true;
3111}
3112
Bob Wilsonc692cb72009-08-21 20:54:19 +00003113static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
3114 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003115 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3116 if (EltSz == 64)
3117 return false;
3118
Bob Wilsonc692cb72009-08-21 20:54:19 +00003119 unsigned NumElts = VT.getVectorNumElements();
3120 WhichResult = (M[0] == 0 ? 0 : 1);
3121 for (unsigned i = 0; i != NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003122 if (M[i] < 0) continue; // ignore UNDEF indices
Bob Wilsonc692cb72009-08-21 20:54:19 +00003123 if ((unsigned) M[i] != 2 * i + WhichResult)
3124 return false;
3125 }
3126
3127 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003128 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003129 return false;
3130
3131 return true;
3132}
3133
Bob Wilson324f4f12009-12-03 06:40:55 +00003134/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
3135/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3136/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
3137static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3138 unsigned &WhichResult) {
3139 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3140 if (EltSz == 64)
3141 return false;
3142
3143 unsigned Half = VT.getVectorNumElements() / 2;
3144 WhichResult = (M[0] == 0 ? 0 : 1);
3145 for (unsigned j = 0; j != 2; ++j) {
3146 unsigned Idx = WhichResult;
3147 for (unsigned i = 0; i != Half; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003148 int MIdx = M[i + j * Half];
3149 if (MIdx >= 0 && (unsigned) MIdx != Idx)
Bob Wilson324f4f12009-12-03 06:40:55 +00003150 return false;
3151 Idx += 2;
3152 }
3153 }
3154
3155 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3156 if (VT.is64BitVector() && EltSz == 32)
3157 return false;
3158
3159 return true;
3160}
3161
Bob Wilsonc692cb72009-08-21 20:54:19 +00003162static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
3163 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003164 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3165 if (EltSz == 64)
3166 return false;
3167
Bob Wilsonc692cb72009-08-21 20:54:19 +00003168 unsigned NumElts = VT.getVectorNumElements();
3169 WhichResult = (M[0] == 0 ? 0 : 1);
3170 unsigned Idx = WhichResult * NumElts / 2;
3171 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003172 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3173 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx + NumElts))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003174 return false;
3175 Idx += 1;
3176 }
3177
3178 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003179 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003180 return false;
3181
3182 return true;
3183}
3184
Bob Wilson324f4f12009-12-03 06:40:55 +00003185/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
3186/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3187/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
3188static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3189 unsigned &WhichResult) {
3190 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3191 if (EltSz == 64)
3192 return false;
3193
3194 unsigned NumElts = VT.getVectorNumElements();
3195 WhichResult = (M[0] == 0 ? 0 : 1);
3196 unsigned Idx = WhichResult * NumElts / 2;
3197 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003198 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3199 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx))
Bob Wilson324f4f12009-12-03 06:40:55 +00003200 return false;
3201 Idx += 1;
3202 }
3203
3204 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3205 if (VT.is64BitVector() && EltSz == 32)
3206 return false;
3207
3208 return true;
3209}
3210
Dale Johannesenf630c712010-07-29 20:10:08 +00003211// If N is an integer constant that can be moved into a register in one
3212// instruction, return an SDValue of such a constant (will become a MOV
3213// instruction). Otherwise return null.
3214static SDValue IsSingleInstrConstant(SDValue N, SelectionDAG &DAG,
3215 const ARMSubtarget *ST, DebugLoc dl) {
3216 uint64_t Val;
3217 if (!isa<ConstantSDNode>(N))
3218 return SDValue();
3219 Val = cast<ConstantSDNode>(N)->getZExtValue();
3220
3221 if (ST->isThumb1Only()) {
3222 if (Val <= 255 || ~Val <= 255)
3223 return DAG.getConstant(Val, MVT::i32);
3224 } else {
3225 if (ARM_AM::getSOImmVal(Val) != -1 || ARM_AM::getSOImmVal(~Val) != -1)
3226 return DAG.getConstant(Val, MVT::i32);
3227 }
3228 return SDValue();
3229}
3230
Bob Wilson5bafff32009-06-22 23:27:02 +00003231// If this is a case we can't handle, return null and let the default
3232// expansion code take care of it.
Jim Grosbach4725ca72010-09-08 03:54:02 +00003233static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
Dale Johannesenf630c712010-07-29 20:10:08 +00003234 const ARMSubtarget *ST) {
Bob Wilsond06791f2009-08-13 01:57:47 +00003235 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003236 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003237 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003238
3239 APInt SplatBits, SplatUndef;
3240 unsigned SplatBitSize;
3241 bool HasAnyUndefs;
3242 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003243 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00003244 // Check if an immediate VMOV works.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003245 EVT VmovVT;
Bob Wilsond3c42842010-06-14 22:19:57 +00003246 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsoncba270d2010-07-13 21:16:48 +00003247 SplatUndef.getZExtValue(), SplatBitSize,
3248 DAG, VmovVT, VT.is128BitVector(), true);
3249 if (Val.getNode()) {
3250 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
3251 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
3252 }
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003253
3254 // Try an immediate VMVN.
3255 uint64_t NegatedImm = (SplatBits.getZExtValue() ^
3256 ((1LL << SplatBitSize) - 1));
3257 Val = isNEONModifiedImm(NegatedImm,
3258 SplatUndef.getZExtValue(), SplatBitSize,
3259 DAG, VmovVT, VT.is128BitVector(), false);
3260 if (Val.getNode()) {
3261 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
3262 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
3263 }
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003264 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00003265 }
3266
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003267 // Scan through the operands to see if only one value is used.
3268 unsigned NumElts = VT.getVectorNumElements();
3269 bool isOnlyLowElement = true;
3270 bool usesOnlyOneValue = true;
3271 bool isConstant = true;
3272 SDValue Value;
3273 for (unsigned i = 0; i < NumElts; ++i) {
3274 SDValue V = Op.getOperand(i);
3275 if (V.getOpcode() == ISD::UNDEF)
3276 continue;
3277 if (i > 0)
3278 isOnlyLowElement = false;
3279 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
3280 isConstant = false;
3281
3282 if (!Value.getNode())
3283 Value = V;
3284 else if (V != Value)
3285 usesOnlyOneValue = false;
3286 }
3287
3288 if (!Value.getNode())
3289 return DAG.getUNDEF(VT);
3290
3291 if (isOnlyLowElement)
3292 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
3293
Dale Johannesenf630c712010-07-29 20:10:08 +00003294 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3295
3296 if (EnableARMVDUPsplat) {
3297 // Use VDUP for non-constant splats. For f32 constant splats, reduce to
3298 // i32 and try again.
3299 if (usesOnlyOneValue && EltSize <= 32) {
3300 if (!isConstant)
3301 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3302 if (VT.getVectorElementType().isFloatingPoint()) {
3303 SmallVector<SDValue, 8> Ops;
3304 for (unsigned i = 0; i < NumElts; ++i)
Jim Grosbach4725ca72010-09-08 03:54:02 +00003305 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Dale Johannesenf630c712010-07-29 20:10:08 +00003306 Op.getOperand(i)));
3307 SDValue Val = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &Ops[0],
3308 NumElts);
Jim Grosbach4725ca72010-09-08 03:54:02 +00003309 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenf630c712010-07-29 20:10:08 +00003310 LowerBUILD_VECTOR(Val, DAG, ST));
3311 }
3312 SDValue Val = IsSingleInstrConstant(Value, DAG, ST, dl);
3313 if (Val.getNode())
3314 return DAG.getNode(ARMISD::VDUP, dl, VT, Val);
3315 }
3316 }
3317
3318 // If all elements are constants and the case above didn't get hit, fall back
3319 // to the default expansion, which will generate a load from the constant
3320 // pool.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003321 if (isConstant)
3322 return SDValue();
3323
Dale Johannesenf630c712010-07-29 20:10:08 +00003324 if (!EnableARMVDUPsplat) {
3325 // Use VDUP for non-constant splats.
3326 if (usesOnlyOneValue && EltSize <= 32)
3327 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3328 }
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003329
3330 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003331 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
3332 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003333 if (EltSize >= 32) {
3334 // Do the expansion with floating-point types, since that is what the VFP
3335 // registers are defined to use, and since i64 is not legal.
3336 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3337 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003338 SmallVector<SDValue, 8> Ops;
3339 for (unsigned i = 0; i < NumElts; ++i)
3340 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, dl, EltVT, Op.getOperand(i)));
3341 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003342 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003343 }
3344
3345 return SDValue();
3346}
3347
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003348/// isShuffleMaskLegal - Targets can use this to indicate that they only
3349/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
3350/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
3351/// are assumed to be legal.
3352bool
3353ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
3354 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003355 if (VT.getVectorNumElements() == 4 &&
3356 (VT.is128BitVector() || VT.is64BitVector())) {
3357 unsigned PFIndexes[4];
3358 for (unsigned i = 0; i != 4; ++i) {
3359 if (M[i] < 0)
3360 PFIndexes[i] = 8;
3361 else
3362 PFIndexes[i] = M[i];
3363 }
3364
3365 // Compute the index in the perfect shuffle table.
3366 unsigned PFTableIndex =
3367 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3368 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3369 unsigned Cost = (PFEntry >> 30);
3370
3371 if (Cost <= 4)
3372 return true;
3373 }
3374
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003375 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00003376 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003377
Bob Wilson53dd2452010-06-07 23:53:38 +00003378 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3379 return (EltSize >= 32 ||
3380 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003381 isVREVMask(M, VT, 64) ||
3382 isVREVMask(M, VT, 32) ||
3383 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00003384 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
3385 isVTRNMask(M, VT, WhichResult) ||
3386 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00003387 isVZIPMask(M, VT, WhichResult) ||
3388 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
3389 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
3390 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003391}
3392
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003393/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3394/// the specified operations to build the shuffle.
3395static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
3396 SDValue RHS, SelectionDAG &DAG,
3397 DebugLoc dl) {
3398 unsigned OpNum = (PFEntry >> 26) & 0x0F;
3399 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
3400 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3401
3402 enum {
3403 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
3404 OP_VREV,
3405 OP_VDUP0,
3406 OP_VDUP1,
3407 OP_VDUP2,
3408 OP_VDUP3,
3409 OP_VEXT1,
3410 OP_VEXT2,
3411 OP_VEXT3,
3412 OP_VUZPL, // VUZP, left result
3413 OP_VUZPR, // VUZP, right result
3414 OP_VZIPL, // VZIP, left result
3415 OP_VZIPR, // VZIP, right result
3416 OP_VTRNL, // VTRN, left result
3417 OP_VTRNR // VTRN, right result
3418 };
3419
3420 if (OpNum == OP_COPY) {
3421 if (LHSID == (1*9+2)*9+3) return LHS;
3422 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3423 return RHS;
3424 }
3425
3426 SDValue OpLHS, OpRHS;
3427 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3428 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
3429 EVT VT = OpLHS.getValueType();
3430
3431 switch (OpNum) {
3432 default: llvm_unreachable("Unknown shuffle opcode!");
3433 case OP_VREV:
3434 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
3435 case OP_VDUP0:
3436 case OP_VDUP1:
3437 case OP_VDUP2:
3438 case OP_VDUP3:
3439 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003440 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003441 case OP_VEXT1:
3442 case OP_VEXT2:
3443 case OP_VEXT3:
3444 return DAG.getNode(ARMISD::VEXT, dl, VT,
3445 OpLHS, OpRHS,
3446 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
3447 case OP_VUZPL:
3448 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003449 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003450 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
3451 case OP_VZIPL:
3452 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003453 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003454 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
3455 case OP_VTRNL:
3456 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003457 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3458 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003459 }
3460}
3461
Bob Wilson5bafff32009-06-22 23:27:02 +00003462static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003463 SDValue V1 = Op.getOperand(0);
3464 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00003465 DebugLoc dl = Op.getDebugLoc();
3466 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003467 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003468 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00003469
Bob Wilson28865062009-08-13 02:13:04 +00003470 // Convert shuffles that are directly supported on NEON to target-specific
3471 // DAG nodes, instead of keeping them as shuffles and matching them again
3472 // during code selection. This is more efficient and avoids the possibility
3473 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00003474 // FIXME: floating-point vectors should be canonicalized to integer vectors
3475 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003476 SVN->getMask(ShuffleMask);
3477
Bob Wilson53dd2452010-06-07 23:53:38 +00003478 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3479 if (EltSize <= 32) {
3480 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
3481 int Lane = SVN->getSplatIndex();
3482 // If this is undef splat, generate it via "just" vdup, if possible.
3483 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00003484
Bob Wilson53dd2452010-06-07 23:53:38 +00003485 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3486 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
3487 }
3488 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
3489 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003490 }
Bob Wilson53dd2452010-06-07 23:53:38 +00003491
3492 bool ReverseVEXT;
3493 unsigned Imm;
3494 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
3495 if (ReverseVEXT)
3496 std::swap(V1, V2);
3497 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
3498 DAG.getConstant(Imm, MVT::i32));
3499 }
3500
3501 if (isVREVMask(ShuffleMask, VT, 64))
3502 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
3503 if (isVREVMask(ShuffleMask, VT, 32))
3504 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
3505 if (isVREVMask(ShuffleMask, VT, 16))
3506 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
3507
3508 // Check for Neon shuffles that modify both input vectors in place.
3509 // If both results are used, i.e., if there are two shuffles with the same
3510 // source operands and with masks corresponding to both results of one of
3511 // these operations, DAG memoization will ensure that a single node is
3512 // used for both shuffles.
3513 unsigned WhichResult;
3514 if (isVTRNMask(ShuffleMask, VT, WhichResult))
3515 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3516 V1, V2).getValue(WhichResult);
3517 if (isVUZPMask(ShuffleMask, VT, WhichResult))
3518 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3519 V1, V2).getValue(WhichResult);
3520 if (isVZIPMask(ShuffleMask, VT, WhichResult))
3521 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3522 V1, V2).getValue(WhichResult);
3523
3524 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
3525 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3526 V1, V1).getValue(WhichResult);
3527 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3528 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3529 V1, V1).getValue(WhichResult);
3530 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3531 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3532 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00003533 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003534
Bob Wilsonc692cb72009-08-21 20:54:19 +00003535 // If the shuffle is not directly supported and it has 4 elements, use
3536 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003537 unsigned NumElts = VT.getVectorNumElements();
3538 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003539 unsigned PFIndexes[4];
3540 for (unsigned i = 0; i != 4; ++i) {
3541 if (ShuffleMask[i] < 0)
3542 PFIndexes[i] = 8;
3543 else
3544 PFIndexes[i] = ShuffleMask[i];
3545 }
3546
3547 // Compute the index in the perfect shuffle table.
3548 unsigned PFTableIndex =
3549 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003550 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3551 unsigned Cost = (PFEntry >> 30);
3552
3553 if (Cost <= 4)
3554 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
3555 }
Bob Wilsond8e17572009-08-12 22:31:50 +00003556
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003557 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003558 if (EltSize >= 32) {
3559 // Do the expansion with floating-point types, since that is what the VFP
3560 // registers are defined to use, and since i64 is not legal.
3561 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3562 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
3563 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V1);
3564 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003565 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003566 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00003567 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003568 Ops.push_back(DAG.getUNDEF(EltVT));
3569 else
3570 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
3571 ShuffleMask[i] < (int)NumElts ? V1 : V2,
3572 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
3573 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00003574 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003575 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilson63b88452010-05-20 18:39:53 +00003576 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
3577 }
3578
Bob Wilson22cac0d2009-08-14 05:16:33 +00003579 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003580}
3581
Bob Wilson5bafff32009-06-22 23:27:02 +00003582static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003583 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003584 DebugLoc dl = Op.getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003585 SDValue Vec = Op.getOperand(0);
3586 SDValue Lane = Op.getOperand(1);
Bob Wilson934f98b2009-10-15 23:12:05 +00003587 assert(VT == MVT::i32 &&
3588 Vec.getValueType().getVectorElementType().getSizeInBits() < 32 &&
3589 "unexpected type for custom-lowering vector extract");
3590 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
Bob Wilson5bafff32009-06-22 23:27:02 +00003591}
3592
Bob Wilsona6d65862009-08-03 20:36:38 +00003593static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3594 // The only time a CONCAT_VECTORS operation can have legal types is when
3595 // two 64-bit vectors are concatenated to a 128-bit vector.
3596 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
3597 "unexpected CONCAT_VECTORS");
3598 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00003599 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00003600 SDValue Op0 = Op.getOperand(0);
3601 SDValue Op1 = Op.getOperand(1);
3602 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003603 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3604 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00003605 DAG.getIntPtrConstant(0));
3606 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003607 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3608 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00003609 DAG.getIntPtrConstant(1));
3610 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003611}
3612
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003613/// SkipExtension - For a node that is either a SIGN_EXTEND, ZERO_EXTEND, or
3614/// an extending load, return the unextended value.
3615static SDValue SkipExtension(SDNode *N, SelectionDAG &DAG) {
3616 if (N->getOpcode() == ISD::SIGN_EXTEND || N->getOpcode() == ISD::ZERO_EXTEND)
3617 return N->getOperand(0);
3618 LoadSDNode *LD = cast<LoadSDNode>(N);
3619 return DAG.getLoad(LD->getMemoryVT(), N->getDebugLoc(), LD->getChain(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003620 LD->getBasePtr(), LD->getPointerInfo(), LD->isVolatile(),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003621 LD->isNonTemporal(), LD->getAlignment());
3622}
3623
3624static SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) {
3625 // Multiplications are only custom-lowered for 128-bit vectors so that
3626 // VMULL can be detected. Otherwise v2i64 multiplications are not legal.
3627 EVT VT = Op.getValueType();
3628 assert(VT.is128BitVector() && "unexpected type for custom-lowering ISD::MUL");
3629 SDNode *N0 = Op.getOperand(0).getNode();
3630 SDNode *N1 = Op.getOperand(1).getNode();
3631 unsigned NewOpc = 0;
3632 if ((N0->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N0)) &&
3633 (N1->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N1))) {
3634 NewOpc = ARMISD::VMULLs;
3635 } else if ((N0->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N0)) &&
3636 (N1->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N1))) {
3637 NewOpc = ARMISD::VMULLu;
3638 } else if (VT.getSimpleVT().SimpleTy == MVT::v2i64) {
3639 // Fall through to expand this. It is not legal.
3640 return SDValue();
3641 } else {
3642 // Other vector multiplications are legal.
3643 return Op;
3644 }
3645
3646 // Legalize to a VMULL instruction.
3647 DebugLoc DL = Op.getDebugLoc();
3648 SDValue Op0 = SkipExtension(N0, DAG);
3649 SDValue Op1 = SkipExtension(N1, DAG);
3650
3651 assert(Op0.getValueType().is64BitVector() &&
3652 Op1.getValueType().is64BitVector() &&
3653 "unexpected types for extended operands to VMULL");
3654 return DAG.getNode(NewOpc, DL, VT, Op0, Op1);
3655}
3656
Dan Gohmand858e902010-04-17 15:26:15 +00003657SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003658 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003659 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00003660 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00003661 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003662 case ISD::GlobalAddress:
3663 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
3664 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003665 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendlingde2b1512010-08-11 08:43:16 +00003666 case ISD::SELECT: return LowerSELECT(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00003667 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3668 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003669 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00003670 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003671 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00003672 case ISD::SINT_TO_FP:
3673 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
3674 case ISD::FP_TO_SINT:
3675 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003676 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003677 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00003678 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003679 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00003680 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00003681 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00003682 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
3683 Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003684 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003685 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00003686 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00003687 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00003688 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003689 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00003690 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00003691 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003692 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Dale Johannesenf630c712010-07-29 20:10:08 +00003693 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003694 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003695 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00003696 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Bob Wilsonb31a11b2010-08-20 04:54:02 +00003697 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003698 case ISD::MUL: return LowerMUL(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003699 }
Dan Gohman475871a2008-07-27 21:46:04 +00003700 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003701}
3702
Duncan Sands1607f052008-12-01 11:39:25 +00003703/// ReplaceNodeResults - Replace the results of node with an illegal result
3704/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00003705void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
3706 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00003707 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00003708 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00003709 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00003710 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003711 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003712 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003713 case ISD::BIT_CONVERT:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003714 Res = ExpandBIT_CONVERT(N, DAG);
3715 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00003716 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003717 case ISD::SRA:
3718 Res = LowerShift(N, DAG, Subtarget);
3719 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003720 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00003721 if (Res.getNode())
3722 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00003723}
Chris Lattner27a6c732007-11-24 07:07:01 +00003724
Evan Chenga8e29892007-01-19 07:51:42 +00003725//===----------------------------------------------------------------------===//
3726// ARM Scheduler Hooks
3727//===----------------------------------------------------------------------===//
3728
3729MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003730ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
3731 MachineBasicBlock *BB,
3732 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00003733 unsigned dest = MI->getOperand(0).getReg();
3734 unsigned ptr = MI->getOperand(1).getReg();
3735 unsigned oldval = MI->getOperand(2).getReg();
3736 unsigned newval = MI->getOperand(3).getReg();
3737 unsigned scratch = BB->getParent()->getRegInfo()
3738 .createVirtualRegister(ARM::GPRRegisterClass);
3739 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3740 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003741 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00003742
3743 unsigned ldrOpc, strOpc;
3744 switch (Size) {
3745 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003746 case 1:
3747 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
3748 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
3749 break;
3750 case 2:
3751 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3752 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3753 break;
3754 case 4:
3755 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3756 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3757 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003758 }
3759
3760 MachineFunction *MF = BB->getParent();
3761 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3762 MachineFunction::iterator It = BB;
3763 ++It; // insert the new blocks after the current block
3764
3765 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3766 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3767 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3768 MF->insert(It, loop1MBB);
3769 MF->insert(It, loop2MBB);
3770 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00003771
3772 // Transfer the remainder of BB and its successor edges to exitMBB.
3773 exitMBB->splice(exitMBB->begin(), BB,
3774 llvm::next(MachineBasicBlock::iterator(MI)),
3775 BB->end());
3776 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003777
3778 // thisMBB:
3779 // ...
3780 // fallthrough --> loop1MBB
3781 BB->addSuccessor(loop1MBB);
3782
3783 // loop1MBB:
3784 // ldrex dest, [ptr]
3785 // cmp dest, oldval
3786 // bne exitMBB
3787 BB = loop1MBB;
3788 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003789 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003790 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003791 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3792 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003793 BB->addSuccessor(loop2MBB);
3794 BB->addSuccessor(exitMBB);
3795
3796 // loop2MBB:
3797 // strex scratch, newval, [ptr]
3798 // cmp scratch, #0
3799 // bne loop1MBB
3800 BB = loop2MBB;
3801 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
3802 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003803 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003804 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003805 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3806 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003807 BB->addSuccessor(loop1MBB);
3808 BB->addSuccessor(exitMBB);
3809
3810 // exitMBB:
3811 // ...
3812 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00003813
Dan Gohman14152b42010-07-06 20:24:04 +00003814 MI->eraseFromParent(); // The instruction is gone now.
Jim Grosbach5efaed32010-01-15 00:18:34 +00003815
Jim Grosbach5278eb82009-12-11 01:42:04 +00003816 return BB;
3817}
3818
3819MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003820ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3821 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00003822 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
3823 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3824
3825 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003826 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003827 MachineFunction::iterator It = BB;
3828 ++It;
3829
3830 unsigned dest = MI->getOperand(0).getReg();
3831 unsigned ptr = MI->getOperand(1).getReg();
3832 unsigned incr = MI->getOperand(2).getReg();
3833 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00003834
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003835 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003836 unsigned ldrOpc, strOpc;
3837 switch (Size) {
3838 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003839 case 1:
3840 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00003841 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003842 break;
3843 case 2:
3844 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3845 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3846 break;
3847 case 4:
3848 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3849 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3850 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00003851 }
3852
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003853 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3854 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3855 MF->insert(It, loopMBB);
3856 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00003857
3858 // Transfer the remainder of BB and its successor edges to exitMBB.
3859 exitMBB->splice(exitMBB->begin(), BB,
3860 llvm::next(MachineBasicBlock::iterator(MI)),
3861 BB->end());
3862 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003863
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003864 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003865 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3866 unsigned scratch2 = (!BinOpcode) ? incr :
3867 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3868
3869 // thisMBB:
3870 // ...
3871 // fallthrough --> loopMBB
3872 BB->addSuccessor(loopMBB);
3873
3874 // loopMBB:
3875 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003876 // <binop> scratch2, dest, incr
3877 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00003878 // cmp scratch, #0
3879 // bne- loopMBB
3880 // fallthrough --> exitMBB
3881 BB = loopMBB;
3882 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00003883 if (BinOpcode) {
3884 // operand order needs to go the other way for NAND
3885 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
3886 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3887 addReg(incr).addReg(dest)).addReg(0);
3888 else
3889 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3890 addReg(dest).addReg(incr)).addReg(0);
3891 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00003892
3893 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
3894 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003895 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00003896 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003897 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3898 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003899
3900 BB->addSuccessor(loopMBB);
3901 BB->addSuccessor(exitMBB);
3902
3903 // exitMBB:
3904 // ...
3905 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00003906
Dan Gohman14152b42010-07-06 20:24:04 +00003907 MI->eraseFromParent(); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00003908
Jim Grosbachc3c23542009-12-14 04:22:04 +00003909 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00003910}
3911
Evan Cheng218977b2010-07-13 19:27:42 +00003912static
3913MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
3914 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
3915 E = MBB->succ_end(); I != E; ++I)
3916 if (*I != Succ)
3917 return *I;
3918 llvm_unreachable("Expecting a BB with two successors!");
3919}
3920
Jim Grosbache801dc42009-12-12 01:40:06 +00003921MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00003922ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00003923 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003924 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00003925 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003926 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00003927 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00003928 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00003929 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00003930 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00003931
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003932 case ARM::ATOMIC_LOAD_ADD_I8:
3933 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3934 case ARM::ATOMIC_LOAD_ADD_I16:
3935 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3936 case ARM::ATOMIC_LOAD_ADD_I32:
3937 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003938
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003939 case ARM::ATOMIC_LOAD_AND_I8:
3940 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3941 case ARM::ATOMIC_LOAD_AND_I16:
3942 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3943 case ARM::ATOMIC_LOAD_AND_I32:
3944 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003945
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003946 case ARM::ATOMIC_LOAD_OR_I8:
3947 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3948 case ARM::ATOMIC_LOAD_OR_I16:
3949 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3950 case ARM::ATOMIC_LOAD_OR_I32:
3951 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003952
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003953 case ARM::ATOMIC_LOAD_XOR_I8:
3954 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3955 case ARM::ATOMIC_LOAD_XOR_I16:
3956 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3957 case ARM::ATOMIC_LOAD_XOR_I32:
3958 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003959
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003960 case ARM::ATOMIC_LOAD_NAND_I8:
3961 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3962 case ARM::ATOMIC_LOAD_NAND_I16:
3963 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3964 case ARM::ATOMIC_LOAD_NAND_I32:
3965 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003966
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003967 case ARM::ATOMIC_LOAD_SUB_I8:
3968 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3969 case ARM::ATOMIC_LOAD_SUB_I16:
3970 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3971 case ARM::ATOMIC_LOAD_SUB_I32:
3972 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003973
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003974 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
3975 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
3976 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00003977
3978 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
3979 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
3980 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003981
Evan Cheng007ea272009-08-12 05:17:19 +00003982 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00003983 // To "insert" a SELECT_CC instruction, we actually have to insert the
3984 // diamond control-flow pattern. The incoming instruction knows the
3985 // destination vreg to set, the condition code register to branch on, the
3986 // true/false values to select between, and a branch opcode to use.
3987 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003988 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00003989 ++It;
3990
3991 // thisMBB:
3992 // ...
3993 // TrueVal = ...
3994 // cmpTY ccX, r1, r2
3995 // bCC copy1MBB
3996 // fallthrough --> copy0MBB
3997 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003998 MachineFunction *F = BB->getParent();
3999 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4000 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohman258c58c2010-07-06 15:49:48 +00004001 F->insert(It, copy0MBB);
4002 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004003
4004 // Transfer the remainder of BB and its successor edges to sinkMBB.
4005 sinkMBB->splice(sinkMBB->begin(), BB,
4006 llvm::next(MachineBasicBlock::iterator(MI)),
4007 BB->end());
4008 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4009
Dan Gohman258c58c2010-07-06 15:49:48 +00004010 BB->addSuccessor(copy0MBB);
4011 BB->addSuccessor(sinkMBB);
Dan Gohmanb81c7712010-07-06 15:18:19 +00004012
Dan Gohman14152b42010-07-06 20:24:04 +00004013 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
4014 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
4015
Evan Chenga8e29892007-01-19 07:51:42 +00004016 // copy0MBB:
4017 // %FalseValue = ...
4018 // # fallthrough to sinkMBB
4019 BB = copy0MBB;
4020
4021 // Update machine-CFG edges
4022 BB->addSuccessor(sinkMBB);
4023
4024 // sinkMBB:
4025 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4026 // ...
4027 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004028 BuildMI(*BB, BB->begin(), dl,
4029 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00004030 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
4031 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4032
Dan Gohman14152b42010-07-06 20:24:04 +00004033 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00004034 return BB;
4035 }
Evan Cheng86198642009-08-07 00:34:42 +00004036
Evan Cheng218977b2010-07-13 19:27:42 +00004037 case ARM::BCCi64:
4038 case ARM::BCCZi64: {
4039 // Compare both parts that make up the double comparison separately for
4040 // equality.
4041 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
4042
4043 unsigned LHS1 = MI->getOperand(1).getReg();
4044 unsigned LHS2 = MI->getOperand(2).getReg();
4045 if (RHSisZero) {
4046 AddDefaultPred(BuildMI(BB, dl,
4047 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4048 .addReg(LHS1).addImm(0));
4049 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4050 .addReg(LHS2).addImm(0)
4051 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4052 } else {
4053 unsigned RHS1 = MI->getOperand(3).getReg();
4054 unsigned RHS2 = MI->getOperand(4).getReg();
4055 AddDefaultPred(BuildMI(BB, dl,
4056 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4057 .addReg(LHS1).addReg(RHS1));
4058 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4059 .addReg(LHS2).addReg(RHS2)
4060 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4061 }
4062
4063 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
4064 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
4065 if (MI->getOperand(0).getImm() == ARMCC::NE)
4066 std::swap(destMBB, exitMBB);
4067
4068 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4069 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
4070 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2B : ARM::B))
4071 .addMBB(exitMBB);
4072
4073 MI->eraseFromParent(); // The pseudo instruction is gone now.
4074 return BB;
4075 }
Evan Chenga8e29892007-01-19 07:51:42 +00004076 }
4077}
4078
4079//===----------------------------------------------------------------------===//
4080// ARM Optimization Hooks
4081//===----------------------------------------------------------------------===//
4082
Chris Lattnerd1980a52009-03-12 06:52:53 +00004083static
4084SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
4085 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004086 SelectionDAG &DAG = DCI.DAG;
4087 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004088 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00004089 unsigned Opc = N->getOpcode();
4090 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
4091 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
4092 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
4093 ISD::CondCode CC = ISD::SETCC_INVALID;
4094
4095 if (isSlctCC) {
4096 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
4097 } else {
4098 SDValue CCOp = Slct.getOperand(0);
4099 if (CCOp.getOpcode() == ISD::SETCC)
4100 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
4101 }
4102
4103 bool DoXform = false;
4104 bool InvCC = false;
4105 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
4106 "Bad input!");
4107
4108 if (LHS.getOpcode() == ISD::Constant &&
4109 cast<ConstantSDNode>(LHS)->isNullValue()) {
4110 DoXform = true;
4111 } else if (CC != ISD::SETCC_INVALID &&
4112 RHS.getOpcode() == ISD::Constant &&
4113 cast<ConstantSDNode>(RHS)->isNullValue()) {
4114 std::swap(LHS, RHS);
4115 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00004116 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00004117 Op0.getOperand(0).getValueType();
4118 bool isInt = OpVT.isInteger();
4119 CC = ISD::getSetCCInverse(CC, isInt);
4120
4121 if (!TLI.isCondCodeLegal(CC, OpVT))
4122 return SDValue(); // Inverse operator isn't legal.
4123
4124 DoXform = true;
4125 InvCC = true;
4126 }
4127
4128 if (DoXform) {
4129 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
4130 if (isSlctCC)
4131 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
4132 Slct.getOperand(0), Slct.getOperand(1), CC);
4133 SDValue CCOp = Slct.getOperand(0);
4134 if (InvCC)
4135 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
4136 CCOp.getOperand(0), CCOp.getOperand(1), CC);
4137 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
4138 CCOp, OtherOp, Result);
4139 }
4140 return SDValue();
4141}
4142
Bob Wilson3d5792a2010-07-29 20:34:14 +00004143/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
4144/// operands N0 and N1. This is a helper for PerformADDCombine that is
4145/// called with the default operands, and if that fails, with commuted
4146/// operands.
4147static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
4148 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004149 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
4150 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
4151 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
4152 if (Result.getNode()) return Result;
4153 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00004154 return SDValue();
4155}
4156
Bob Wilson3d5792a2010-07-29 20:34:14 +00004157/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
4158///
4159static SDValue PerformADDCombine(SDNode *N,
4160 TargetLowering::DAGCombinerInfo &DCI) {
4161 SDValue N0 = N->getOperand(0);
4162 SDValue N1 = N->getOperand(1);
4163
4164 // First try with the default operand order.
4165 SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI);
4166 if (Result.getNode())
4167 return Result;
4168
4169 // If that didn't work, try again with the operands commuted.
4170 return PerformADDCombineWithOperands(N, N1, N0, DCI);
4171}
4172
Chris Lattnerd1980a52009-03-12 06:52:53 +00004173/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
Bob Wilson3d5792a2010-07-29 20:34:14 +00004174///
Chris Lattnerd1980a52009-03-12 06:52:53 +00004175static SDValue PerformSUBCombine(SDNode *N,
4176 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson3d5792a2010-07-29 20:34:14 +00004177 SDValue N0 = N->getOperand(0);
4178 SDValue N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00004179
Chris Lattnerd1980a52009-03-12 06:52:53 +00004180 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
4181 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
4182 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
4183 if (Result.getNode()) return Result;
4184 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004185
Chris Lattnerd1980a52009-03-12 06:52:53 +00004186 return SDValue();
4187}
4188
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004189static SDValue PerformMULCombine(SDNode *N,
4190 TargetLowering::DAGCombinerInfo &DCI,
4191 const ARMSubtarget *Subtarget) {
4192 SelectionDAG &DAG = DCI.DAG;
4193
4194 if (Subtarget->isThumb1Only())
4195 return SDValue();
4196
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004197 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
4198 return SDValue();
4199
4200 EVT VT = N->getValueType(0);
4201 if (VT != MVT::i32)
4202 return SDValue();
4203
4204 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
4205 if (!C)
4206 return SDValue();
4207
4208 uint64_t MulAmt = C->getZExtValue();
4209 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
4210 ShiftAmt = ShiftAmt & (32 - 1);
4211 SDValue V = N->getOperand(0);
4212 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004213
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004214 SDValue Res;
4215 MulAmt >>= ShiftAmt;
4216 if (isPowerOf2_32(MulAmt - 1)) {
4217 // (mul x, 2^N + 1) => (add (shl x, N), x)
4218 Res = DAG.getNode(ISD::ADD, DL, VT,
4219 V, DAG.getNode(ISD::SHL, DL, VT,
4220 V, DAG.getConstant(Log2_32(MulAmt-1),
4221 MVT::i32)));
4222 } else if (isPowerOf2_32(MulAmt + 1)) {
4223 // (mul x, 2^N - 1) => (sub (shl x, N), x)
4224 Res = DAG.getNode(ISD::SUB, DL, VT,
4225 DAG.getNode(ISD::SHL, DL, VT,
4226 V, DAG.getConstant(Log2_32(MulAmt+1),
4227 MVT::i32)),
4228 V);
4229 } else
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004230 return SDValue();
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004231
4232 if (ShiftAmt != 0)
4233 Res = DAG.getNode(ISD::SHL, DL, VT, Res,
4234 DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004235
4236 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004237 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004238 return SDValue();
4239}
4240
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004241/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
4242static SDValue PerformORCombine(SDNode *N,
4243 TargetLowering::DAGCombinerInfo &DCI,
4244 const ARMSubtarget *Subtarget) {
Jim Grosbach54238562010-07-17 03:30:54 +00004245 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
4246 // reasonable.
4247
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004248 // BFI is only available on V6T2+
4249 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
4250 return SDValue();
4251
4252 SelectionDAG &DAG = DCI.DAG;
4253 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Jim Grosbach54238562010-07-17 03:30:54 +00004254 DebugLoc DL = N->getDebugLoc();
4255 // 1) or (and A, mask), val => ARMbfi A, val, mask
4256 // iff (val & mask) == val
4257 //
4258 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4259 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
4260 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4261 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
4262 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4263 // (i.e., copy a bitfield value into another bitfield of the same width)
4264 if (N0.getOpcode() != ISD::AND)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004265 return SDValue();
4266
4267 EVT VT = N->getValueType(0);
4268 if (VT != MVT::i32)
4269 return SDValue();
4270
Jim Grosbach54238562010-07-17 03:30:54 +00004271
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004272 // The value and the mask need to be constants so we can verify this is
4273 // actually a bitfield set. If the mask is 0xffff, we can do better
4274 // via a movt instruction, so don't use BFI in that case.
4275 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
4276 if (!C)
4277 return SDValue();
4278 unsigned Mask = C->getZExtValue();
4279 if (Mask == 0xffff)
4280 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00004281 SDValue Res;
4282 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
4283 if ((C = dyn_cast<ConstantSDNode>(N1))) {
4284 unsigned Val = C->getZExtValue();
4285 if (!ARM::isBitFieldInvertedMask(Mask) || (Val & ~Mask) != Val)
4286 return SDValue();
4287 Val >>= CountTrailingZeros_32(~Mask);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004288
Jim Grosbach54238562010-07-17 03:30:54 +00004289 Res = DAG.getNode(ARMISD::BFI, DL, VT, N0.getOperand(0),
4290 DAG.getConstant(Val, MVT::i32),
4291 DAG.getConstant(Mask, MVT::i32));
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004292
Jim Grosbach54238562010-07-17 03:30:54 +00004293 // Do not add new nodes to DAG combiner worklist.
4294 DCI.CombineTo(N, Res, false);
4295 } else if (N1.getOpcode() == ISD::AND) {
4296 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4297 C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
4298 if (!C)
4299 return SDValue();
4300 unsigned Mask2 = C->getZExtValue();
4301
4302 if (ARM::isBitFieldInvertedMask(Mask) &&
4303 ARM::isBitFieldInvertedMask(~Mask2) &&
4304 (CountPopulation_32(Mask) == CountPopulation_32(~Mask2))) {
4305 // The pack halfword instruction works better for masks that fit it,
4306 // so use that when it's available.
4307 if (Subtarget->hasT2ExtractPack() &&
4308 (Mask == 0xffff || Mask == 0xffff0000))
4309 return SDValue();
4310 // 2a
4311 unsigned lsb = CountTrailingZeros_32(Mask2);
4312 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
4313 DAG.getConstant(lsb, MVT::i32));
4314 Res = DAG.getNode(ARMISD::BFI, DL, VT, N0.getOperand(0), Res,
4315 DAG.getConstant(Mask, MVT::i32));
4316 // Do not add new nodes to DAG combiner worklist.
4317 DCI.CombineTo(N, Res, false);
4318 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
4319 ARM::isBitFieldInvertedMask(Mask2) &&
4320 (CountPopulation_32(~Mask) == CountPopulation_32(Mask2))) {
4321 // The pack halfword instruction works better for masks that fit it,
4322 // so use that when it's available.
4323 if (Subtarget->hasT2ExtractPack() &&
4324 (Mask2 == 0xffff || Mask2 == 0xffff0000))
4325 return SDValue();
4326 // 2b
4327 unsigned lsb = CountTrailingZeros_32(Mask);
4328 Res = DAG.getNode(ISD::SRL, DL, VT, N0.getOperand(0),
4329 DAG.getConstant(lsb, MVT::i32));
4330 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
4331 DAG.getConstant(Mask2, MVT::i32));
4332 // Do not add new nodes to DAG combiner worklist.
4333 DCI.CombineTo(N, Res, false);
4334 }
4335 }
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004336
4337 return SDValue();
4338}
4339
Bob Wilson75f02882010-09-17 22:59:05 +00004340/// PerformBUILD_VECTORCombine - Target-specific dag combine xforms for
4341/// ISD::BUILD_VECTOR.
4342static SDValue PerformBUILD_VECTORCombine(SDNode *N, SelectionDAG &DAG) {
4343 // build_vector(N=ARMISD::VMOVRRD(X), N:1) -> bit_convert(X):
4344 // VMOVRRD is introduced when legalizing i64 types. It forces the i64 value
4345 // into a pair of GPRs, which is fine when the value is used as a scalar,
4346 // but if the i64 value is converted to a vector, we need to undo the VMOVRRD.
4347 if (N->getNumOperands() == 2) {
4348 SDValue Op0 = N->getOperand(0);
4349 SDValue Op1 = N->getOperand(1);
4350 if (Op0.getOpcode() == ISD::BIT_CONVERT)
4351 Op0 = Op0.getOperand(0);
4352 if (Op1.getOpcode() == ISD::BIT_CONVERT)
4353 Op1 = Op1.getOperand(0);
4354 if (Op0.getOpcode() == ARMISD::VMOVRRD &&
4355 Op0.getNode() == Op1.getNode() &&
4356 Op0.getResNo() == 0 && Op1.getResNo() == 1) {
4357 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(),
4358 N->getValueType(0), Op0.getOperand(0));
4359 }
4360 }
4361
4362 return SDValue();
4363}
4364
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +00004365/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
4366/// ARMISD::VMOVRRD.
Jim Grosbache5165492009-11-09 00:11:35 +00004367static SDValue PerformVMOVRRDCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004368 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004369 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00004370 SDValue InDouble = N->getOperand(0);
Jim Grosbache5165492009-11-09 00:11:35 +00004371 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004372 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00004373 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004374}
4375
Bob Wilson9e82bf12010-07-14 01:22:12 +00004376/// PerformVDUPLANECombine - Target-specific dag combine xforms for
4377/// ARMISD::VDUPLANE.
4378static SDValue PerformVDUPLANECombine(SDNode *N,
4379 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004380 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
4381 // redundant.
Bob Wilson9e82bf12010-07-14 01:22:12 +00004382 SDValue Op = N->getOperand(0);
4383 EVT VT = N->getValueType(0);
4384
4385 // Ignore bit_converts.
4386 while (Op.getOpcode() == ISD::BIT_CONVERT)
4387 Op = Op.getOperand(0);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004388 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson9e82bf12010-07-14 01:22:12 +00004389 return SDValue();
4390
4391 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
4392 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
4393 // The canonical VMOV for a zero vector uses a 32-bit element size.
4394 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
4395 unsigned EltBits;
4396 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
4397 EltSize = 8;
4398 if (EltSize > VT.getVectorElementType().getSizeInBits())
4399 return SDValue();
4400
4401 SDValue Res = DCI.DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
4402 return DCI.CombineTo(N, Res, false);
4403}
4404
Bob Wilson5bafff32009-06-22 23:27:02 +00004405/// getVShiftImm - Check if this is a valid build_vector for the immediate
4406/// operand of a vector shift operation, where all the elements of the
4407/// build_vector must have the same constant integer value.
4408static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
4409 // Ignore bit_converts.
4410 while (Op.getOpcode() == ISD::BIT_CONVERT)
4411 Op = Op.getOperand(0);
4412 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4413 APInt SplatBits, SplatUndef;
4414 unsigned SplatBitSize;
4415 bool HasAnyUndefs;
4416 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
4417 HasAnyUndefs, ElementBits) ||
4418 SplatBitSize > ElementBits)
4419 return false;
4420 Cnt = SplatBits.getSExtValue();
4421 return true;
4422}
4423
4424/// isVShiftLImm - Check if this is a valid build_vector for the immediate
4425/// operand of a vector shift left operation. That value must be in the range:
4426/// 0 <= Value < ElementBits for a left shift; or
4427/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004428static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00004429 assert(VT.isVector() && "vector shift count is not a vector type");
4430 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4431 if (! getVShiftImm(Op, ElementBits, Cnt))
4432 return false;
4433 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
4434}
4435
4436/// isVShiftRImm - Check if this is a valid build_vector for the immediate
4437/// operand of a vector shift right operation. For a shift opcode, the value
4438/// is positive, but for an intrinsic the value count must be negative. The
4439/// absolute value must be in the range:
4440/// 1 <= |Value| <= ElementBits for a right shift; or
4441/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004442static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00004443 int64_t &Cnt) {
4444 assert(VT.isVector() && "vector shift count is not a vector type");
4445 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4446 if (! getVShiftImm(Op, ElementBits, Cnt))
4447 return false;
4448 if (isIntrinsic)
4449 Cnt = -Cnt;
4450 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
4451}
4452
4453/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
4454static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
4455 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
4456 switch (IntNo) {
4457 default:
4458 // Don't do anything for most intrinsics.
4459 break;
4460
4461 // Vector shifts: check for immediate versions and lower them.
4462 // Note: This is done during DAG combining instead of DAG legalizing because
4463 // the build_vectors for 64-bit vector element shift counts are generally
4464 // not legal, and it is hard to see their values after they get legalized to
4465 // loads from a constant pool.
4466 case Intrinsic::arm_neon_vshifts:
4467 case Intrinsic::arm_neon_vshiftu:
4468 case Intrinsic::arm_neon_vshiftls:
4469 case Intrinsic::arm_neon_vshiftlu:
4470 case Intrinsic::arm_neon_vshiftn:
4471 case Intrinsic::arm_neon_vrshifts:
4472 case Intrinsic::arm_neon_vrshiftu:
4473 case Intrinsic::arm_neon_vrshiftn:
4474 case Intrinsic::arm_neon_vqshifts:
4475 case Intrinsic::arm_neon_vqshiftu:
4476 case Intrinsic::arm_neon_vqshiftsu:
4477 case Intrinsic::arm_neon_vqshiftns:
4478 case Intrinsic::arm_neon_vqshiftnu:
4479 case Intrinsic::arm_neon_vqshiftnsu:
4480 case Intrinsic::arm_neon_vqrshiftns:
4481 case Intrinsic::arm_neon_vqrshiftnu:
4482 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00004483 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004484 int64_t Cnt;
4485 unsigned VShiftOpc = 0;
4486
4487 switch (IntNo) {
4488 case Intrinsic::arm_neon_vshifts:
4489 case Intrinsic::arm_neon_vshiftu:
4490 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
4491 VShiftOpc = ARMISD::VSHL;
4492 break;
4493 }
4494 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
4495 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
4496 ARMISD::VSHRs : ARMISD::VSHRu);
4497 break;
4498 }
4499 return SDValue();
4500
4501 case Intrinsic::arm_neon_vshiftls:
4502 case Intrinsic::arm_neon_vshiftlu:
4503 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
4504 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004505 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004506
4507 case Intrinsic::arm_neon_vrshifts:
4508 case Intrinsic::arm_neon_vrshiftu:
4509 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
4510 break;
4511 return SDValue();
4512
4513 case Intrinsic::arm_neon_vqshifts:
4514 case Intrinsic::arm_neon_vqshiftu:
4515 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4516 break;
4517 return SDValue();
4518
4519 case Intrinsic::arm_neon_vqshiftsu:
4520 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4521 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004522 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004523
4524 case Intrinsic::arm_neon_vshiftn:
4525 case Intrinsic::arm_neon_vrshiftn:
4526 case Intrinsic::arm_neon_vqshiftns:
4527 case Intrinsic::arm_neon_vqshiftnu:
4528 case Intrinsic::arm_neon_vqshiftnsu:
4529 case Intrinsic::arm_neon_vqrshiftns:
4530 case Intrinsic::arm_neon_vqrshiftnu:
4531 case Intrinsic::arm_neon_vqrshiftnsu:
4532 // Narrowing shifts require an immediate right shift.
4533 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
4534 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00004535 llvm_unreachable("invalid shift count for narrowing vector shift "
4536 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004537
4538 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00004539 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00004540 }
4541
4542 switch (IntNo) {
4543 case Intrinsic::arm_neon_vshifts:
4544 case Intrinsic::arm_neon_vshiftu:
4545 // Opcode already set above.
4546 break;
4547 case Intrinsic::arm_neon_vshiftls:
4548 case Intrinsic::arm_neon_vshiftlu:
4549 if (Cnt == VT.getVectorElementType().getSizeInBits())
4550 VShiftOpc = ARMISD::VSHLLi;
4551 else
4552 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
4553 ARMISD::VSHLLs : ARMISD::VSHLLu);
4554 break;
4555 case Intrinsic::arm_neon_vshiftn:
4556 VShiftOpc = ARMISD::VSHRN; break;
4557 case Intrinsic::arm_neon_vrshifts:
4558 VShiftOpc = ARMISD::VRSHRs; break;
4559 case Intrinsic::arm_neon_vrshiftu:
4560 VShiftOpc = ARMISD::VRSHRu; break;
4561 case Intrinsic::arm_neon_vrshiftn:
4562 VShiftOpc = ARMISD::VRSHRN; break;
4563 case Intrinsic::arm_neon_vqshifts:
4564 VShiftOpc = ARMISD::VQSHLs; break;
4565 case Intrinsic::arm_neon_vqshiftu:
4566 VShiftOpc = ARMISD::VQSHLu; break;
4567 case Intrinsic::arm_neon_vqshiftsu:
4568 VShiftOpc = ARMISD::VQSHLsu; break;
4569 case Intrinsic::arm_neon_vqshiftns:
4570 VShiftOpc = ARMISD::VQSHRNs; break;
4571 case Intrinsic::arm_neon_vqshiftnu:
4572 VShiftOpc = ARMISD::VQSHRNu; break;
4573 case Intrinsic::arm_neon_vqshiftnsu:
4574 VShiftOpc = ARMISD::VQSHRNsu; break;
4575 case Intrinsic::arm_neon_vqrshiftns:
4576 VShiftOpc = ARMISD::VQRSHRNs; break;
4577 case Intrinsic::arm_neon_vqrshiftnu:
4578 VShiftOpc = ARMISD::VQRSHRNu; break;
4579 case Intrinsic::arm_neon_vqrshiftnsu:
4580 VShiftOpc = ARMISD::VQRSHRNsu; break;
4581 }
4582
4583 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004584 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004585 }
4586
4587 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00004588 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004589 int64_t Cnt;
4590 unsigned VShiftOpc = 0;
4591
4592 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
4593 VShiftOpc = ARMISD::VSLI;
4594 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
4595 VShiftOpc = ARMISD::VSRI;
4596 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004597 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004598 }
4599
4600 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
4601 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00004602 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004603 }
4604
4605 case Intrinsic::arm_neon_vqrshifts:
4606 case Intrinsic::arm_neon_vqrshiftu:
4607 // No immediate versions of these to check for.
4608 break;
4609 }
4610
4611 return SDValue();
4612}
4613
4614/// PerformShiftCombine - Checks for immediate versions of vector shifts and
4615/// lowers them. As with the vector shift intrinsics, this is done during DAG
4616/// combining instead of DAG legalizing because the build_vectors for 64-bit
4617/// vector element shift counts are generally not legal, and it is hard to see
4618/// their values after they get legalized to loads from a constant pool.
4619static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
4620 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00004621 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00004622
4623 // Nothing to be done for scalar shifts.
4624 if (! VT.isVector())
4625 return SDValue();
4626
4627 assert(ST->hasNEON() && "unexpected vector shift");
4628 int64_t Cnt;
4629
4630 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004631 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004632
4633 case ISD::SHL:
4634 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
4635 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004636 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004637 break;
4638
4639 case ISD::SRA:
4640 case ISD::SRL:
4641 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
4642 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
4643 ARMISD::VSHRs : ARMISD::VSHRu);
4644 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004645 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004646 }
4647 }
4648 return SDValue();
4649}
4650
4651/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
4652/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
4653static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
4654 const ARMSubtarget *ST) {
4655 SDValue N0 = N->getOperand(0);
4656
4657 // Check for sign- and zero-extensions of vector extract operations of 8-
4658 // and 16-bit vector elements. NEON supports these directly. They are
4659 // handled during DAG combining because type legalization will promote them
4660 // to 32-bit types and it is messy to recognize the operations after that.
4661 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
4662 SDValue Vec = N0.getOperand(0);
4663 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004664 EVT VT = N->getValueType(0);
4665 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004666 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4667
Owen Anderson825b72b2009-08-11 20:47:22 +00004668 if (VT == MVT::i32 &&
4669 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00004670 TLI.isTypeLegal(Vec.getValueType())) {
4671
4672 unsigned Opc = 0;
4673 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004674 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004675 case ISD::SIGN_EXTEND:
4676 Opc = ARMISD::VGETLANEs;
4677 break;
4678 case ISD::ZERO_EXTEND:
4679 case ISD::ANY_EXTEND:
4680 Opc = ARMISD::VGETLANEu;
4681 break;
4682 }
4683 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
4684 }
4685 }
4686
4687 return SDValue();
4688}
4689
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004690/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
4691/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
4692static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
4693 const ARMSubtarget *ST) {
4694 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng60108e92010-07-15 22:07:12 +00004695 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004696 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
4697 // a NaN; only do the transformation when it matches that behavior.
4698
4699 // For now only do this when using NEON for FP operations; if using VFP, it
4700 // is not obvious that the benefit outweighs the cost of switching to the
4701 // NEON pipeline.
4702 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
4703 N->getValueType(0) != MVT::f32)
4704 return SDValue();
4705
4706 SDValue CondLHS = N->getOperand(0);
4707 SDValue CondRHS = N->getOperand(1);
4708 SDValue LHS = N->getOperand(2);
4709 SDValue RHS = N->getOperand(3);
4710 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
4711
4712 unsigned Opcode = 0;
4713 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00004714 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004715 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00004716 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004717 IsReversed = true ; // x CC y ? y : x
4718 } else {
4719 return SDValue();
4720 }
4721
Bob Wilsone742bb52010-02-24 22:15:53 +00004722 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004723 switch (CC) {
4724 default: break;
4725 case ISD::SETOLT:
4726 case ISD::SETOLE:
4727 case ISD::SETLT:
4728 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004729 case ISD::SETULT:
4730 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004731 // If LHS is NaN, an ordered comparison will be false and the result will
4732 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
4733 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4734 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
4735 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4736 break;
4737 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
4738 // will return -0, so vmin can only be used for unsafe math or if one of
4739 // the operands is known to be nonzero.
4740 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
4741 !UnsafeFPMath &&
4742 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4743 break;
4744 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004745 break;
4746
4747 case ISD::SETOGT:
4748 case ISD::SETOGE:
4749 case ISD::SETGT:
4750 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004751 case ISD::SETUGT:
4752 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004753 // If LHS is NaN, an ordered comparison will be false and the result will
4754 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
4755 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4756 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
4757 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4758 break;
4759 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
4760 // will return +0, so vmax can only be used for unsafe math or if one of
4761 // the operands is known to be nonzero.
4762 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
4763 !UnsafeFPMath &&
4764 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4765 break;
4766 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004767 break;
4768 }
4769
4770 if (!Opcode)
4771 return SDValue();
4772 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
4773}
4774
Dan Gohman475871a2008-07-27 21:46:04 +00004775SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004776 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004777 switch (N->getOpcode()) {
4778 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004779 case ISD::ADD: return PerformADDCombine(N, DCI);
4780 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004781 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004782 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Bob Wilson75f02882010-09-17 22:59:05 +00004783 case ISD::BUILD_VECTOR: return PerformBUILD_VECTORCombine(N, DCI.DAG);
Jim Grosbache5165492009-11-09 00:11:35 +00004784 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson9e82bf12010-07-14 01:22:12 +00004785 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004786 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004787 case ISD::SHL:
4788 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004789 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004790 case ISD::SIGN_EXTEND:
4791 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004792 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
4793 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004794 }
Dan Gohman475871a2008-07-27 21:46:04 +00004795 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004796}
4797
Bill Wendlingaf566342009-08-15 21:21:19 +00004798bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
4799 if (!Subtarget->hasV6Ops())
4800 // Pre-v6 does not support unaligned mem access.
4801 return false;
Bob Wilson86fe66d2010-06-25 04:12:31 +00004802
4803 // v6+ may or may not support unaligned mem access depending on the system
4804 // configuration.
4805 // FIXME: This is pretty conservative. Should we provide cmdline option to
4806 // control the behaviour?
4807 if (!Subtarget->isTargetDarwin())
4808 return false;
Bill Wendlingaf566342009-08-15 21:21:19 +00004809
4810 switch (VT.getSimpleVT().SimpleTy) {
4811 default:
4812 return false;
4813 case MVT::i8:
4814 case MVT::i16:
4815 case MVT::i32:
4816 return true;
4817 // FIXME: VLD1 etc with standard alignment is legal.
4818 }
4819}
4820
Evan Chenge6c835f2009-08-14 20:09:37 +00004821static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
4822 if (V < 0)
4823 return false;
4824
4825 unsigned Scale = 1;
4826 switch (VT.getSimpleVT().SimpleTy) {
4827 default: return false;
4828 case MVT::i1:
4829 case MVT::i8:
4830 // Scale == 1;
4831 break;
4832 case MVT::i16:
4833 // Scale == 2;
4834 Scale = 2;
4835 break;
4836 case MVT::i32:
4837 // Scale == 4;
4838 Scale = 4;
4839 break;
4840 }
4841
4842 if ((V & (Scale - 1)) != 0)
4843 return false;
4844 V /= Scale;
4845 return V == (V & ((1LL << 5) - 1));
4846}
4847
4848static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
4849 const ARMSubtarget *Subtarget) {
4850 bool isNeg = false;
4851 if (V < 0) {
4852 isNeg = true;
4853 V = - V;
4854 }
4855
4856 switch (VT.getSimpleVT().SimpleTy) {
4857 default: return false;
4858 case MVT::i1:
4859 case MVT::i8:
4860 case MVT::i16:
4861 case MVT::i32:
4862 // + imm12 or - imm8
4863 if (isNeg)
4864 return V == (V & ((1LL << 8) - 1));
4865 return V == (V & ((1LL << 12) - 1));
4866 case MVT::f32:
4867 case MVT::f64:
4868 // Same as ARM mode. FIXME: NEON?
4869 if (!Subtarget->hasVFP2())
4870 return false;
4871 if ((V & 3) != 0)
4872 return false;
4873 V >>= 2;
4874 return V == (V & ((1LL << 8) - 1));
4875 }
4876}
4877
Evan Chengb01fad62007-03-12 23:30:29 +00004878/// isLegalAddressImmediate - Return true if the integer value can be used
4879/// as the offset of the target addressing mode for load / store of the
4880/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00004881static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004882 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00004883 if (V == 0)
4884 return true;
4885
Evan Cheng65011532009-03-09 19:15:00 +00004886 if (!VT.isSimple())
4887 return false;
4888
Evan Chenge6c835f2009-08-14 20:09:37 +00004889 if (Subtarget->isThumb1Only())
4890 return isLegalT1AddressImmediate(V, VT);
4891 else if (Subtarget->isThumb2())
4892 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00004893
Evan Chenge6c835f2009-08-14 20:09:37 +00004894 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00004895 if (V < 0)
4896 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00004897 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00004898 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004899 case MVT::i1:
4900 case MVT::i8:
4901 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00004902 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004903 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004904 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00004905 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004906 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004907 case MVT::f32:
4908 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00004909 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00004910 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00004911 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00004912 return false;
4913 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004914 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00004915 }
Evan Chenga8e29892007-01-19 07:51:42 +00004916}
4917
Evan Chenge6c835f2009-08-14 20:09:37 +00004918bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
4919 EVT VT) const {
4920 int Scale = AM.Scale;
4921 if (Scale < 0)
4922 return false;
4923
4924 switch (VT.getSimpleVT().SimpleTy) {
4925 default: return false;
4926 case MVT::i1:
4927 case MVT::i8:
4928 case MVT::i16:
4929 case MVT::i32:
4930 if (Scale == 1)
4931 return true;
4932 // r + r << imm
4933 Scale = Scale & ~1;
4934 return Scale == 2 || Scale == 4 || Scale == 8;
4935 case MVT::i64:
4936 // r + r
4937 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
4938 return true;
4939 return false;
4940 case MVT::isVoid:
4941 // Note, we allow "void" uses (basically, uses that aren't loads or
4942 // stores), because arm allows folding a scale into many arithmetic
4943 // operations. This should be made more precise and revisited later.
4944
4945 // Allow r << imm, but the imm has to be a multiple of two.
4946 if (Scale & 1) return false;
4947 return isPowerOf2_32(Scale);
4948 }
4949}
4950
Chris Lattner37caf8c2007-04-09 23:33:39 +00004951/// isLegalAddressingMode - Return true if the addressing mode represented
4952/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004953bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004954 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004955 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00004956 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00004957 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004958
Chris Lattner37caf8c2007-04-09 23:33:39 +00004959 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004960 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004961 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004962
Chris Lattner37caf8c2007-04-09 23:33:39 +00004963 switch (AM.Scale) {
4964 case 0: // no scale reg, must be "r+i" or "r", or "i".
4965 break;
4966 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00004967 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00004968 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004969 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00004970 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004971 // ARM doesn't support any R+R*scale+imm addr modes.
4972 if (AM.BaseOffs)
4973 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004974
Bob Wilson2c7dab12009-04-08 17:55:28 +00004975 if (!VT.isSimple())
4976 return false;
4977
Evan Chenge6c835f2009-08-14 20:09:37 +00004978 if (Subtarget->isThumb2())
4979 return isLegalT2ScaledAddressingMode(AM, VT);
4980
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004981 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00004982 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00004983 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004984 case MVT::i1:
4985 case MVT::i8:
4986 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004987 if (Scale < 0) Scale = -Scale;
4988 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004989 return true;
4990 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00004991 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00004992 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00004993 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004994 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004995 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004996 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00004997 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004998
Owen Anderson825b72b2009-08-11 20:47:22 +00004999 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00005000 // Note, we allow "void" uses (basically, uses that aren't loads or
5001 // stores), because arm allows folding a scale into many arithmetic
5002 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005003
Chris Lattner37caf8c2007-04-09 23:33:39 +00005004 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00005005 if (Scale & 1) return false;
5006 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00005007 }
5008 break;
Evan Chengb01fad62007-03-12 23:30:29 +00005009 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00005010 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00005011}
5012
Evan Cheng77e47512009-11-11 19:05:52 +00005013/// isLegalICmpImmediate - Return true if the specified immediate is legal
5014/// icmp immediate, that is the target has icmp instructions which can compare
5015/// a register against the immediate without having to materialize the
5016/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00005017bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00005018 if (!Subtarget->isThumb())
5019 return ARM_AM::getSOImmVal(Imm) != -1;
5020 if (Subtarget->isThumb2())
Jim Grosbach4725ca72010-09-08 03:54:02 +00005021 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00005022 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00005023}
5024
Owen Andersone50ed302009-08-10 22:56:29 +00005025static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005026 bool isSEXTLoad, SDValue &Base,
5027 SDValue &Offset, bool &isInc,
5028 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00005029 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5030 return false;
5031
Owen Anderson825b72b2009-08-11 20:47:22 +00005032 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00005033 // AddressingMode 3
5034 Base = Ptr->getOperand(0);
5035 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005036 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005037 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005038 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005039 isInc = false;
5040 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5041 return true;
5042 }
5043 }
5044 isInc = (Ptr->getOpcode() == ISD::ADD);
5045 Offset = Ptr->getOperand(1);
5046 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00005047 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00005048 // AddressingMode 2
5049 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005050 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005051 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005052 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005053 isInc = false;
5054 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5055 Base = Ptr->getOperand(0);
5056 return true;
5057 }
5058 }
5059
5060 if (Ptr->getOpcode() == ISD::ADD) {
5061 isInc = true;
5062 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
5063 if (ShOpcVal != ARM_AM::no_shift) {
5064 Base = Ptr->getOperand(1);
5065 Offset = Ptr->getOperand(0);
5066 } else {
5067 Base = Ptr->getOperand(0);
5068 Offset = Ptr->getOperand(1);
5069 }
5070 return true;
5071 }
5072
5073 isInc = (Ptr->getOpcode() == ISD::ADD);
5074 Base = Ptr->getOperand(0);
5075 Offset = Ptr->getOperand(1);
5076 return true;
5077 }
5078
Jim Grosbache5165492009-11-09 00:11:35 +00005079 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00005080 return false;
5081}
5082
Owen Andersone50ed302009-08-10 22:56:29 +00005083static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005084 bool isSEXTLoad, SDValue &Base,
5085 SDValue &Offset, bool &isInc,
5086 SelectionDAG &DAG) {
5087 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5088 return false;
5089
5090 Base = Ptr->getOperand(0);
5091 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
5092 int RHSC = (int)RHS->getZExtValue();
5093 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
5094 assert(Ptr->getOpcode() == ISD::ADD);
5095 isInc = false;
5096 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5097 return true;
5098 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
5099 isInc = Ptr->getOpcode() == ISD::ADD;
5100 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
5101 return true;
5102 }
5103 }
5104
5105 return false;
5106}
5107
Evan Chenga8e29892007-01-19 07:51:42 +00005108/// getPreIndexedAddressParts - returns true by value, base pointer and
5109/// offset pointer and addressing mode by reference if the node's address
5110/// can be legally represented as pre-indexed load / store address.
5111bool
Dan Gohman475871a2008-07-27 21:46:04 +00005112ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
5113 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005114 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005115 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005116 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005117 return false;
5118
Owen Andersone50ed302009-08-10 22:56:29 +00005119 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005120 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005121 bool isSEXTLoad = false;
5122 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
5123 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005124 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005125 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5126 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
5127 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005128 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005129 } else
5130 return false;
5131
5132 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005133 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005134 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005135 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
5136 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005137 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005138 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00005139 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00005140 if (!isLegal)
5141 return false;
5142
5143 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
5144 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005145}
5146
5147/// getPostIndexedAddressParts - returns true by value, base pointer and
5148/// offset pointer and addressing mode by reference if this node can be
5149/// combined with a load / store to form a post-indexed load / store.
5150bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00005151 SDValue &Base,
5152 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005153 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005154 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005155 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005156 return false;
5157
Owen Andersone50ed302009-08-10 22:56:29 +00005158 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005159 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005160 bool isSEXTLoad = false;
5161 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005162 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005163 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005164 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5165 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005166 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005167 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005168 } else
5169 return false;
5170
5171 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005172 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005173 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005174 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +00005175 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005176 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005177 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
5178 isInc, DAG);
5179 if (!isLegal)
5180 return false;
5181
Evan Cheng28dad2a2010-05-18 21:31:17 +00005182 if (Ptr != Base) {
5183 // Swap base ptr and offset to catch more post-index load / store when
5184 // it's legal. In Thumb2 mode, offset must be an immediate.
5185 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
5186 !Subtarget->isThumb2())
5187 std::swap(Base, Offset);
5188
5189 // Post-indexed load / store update the base pointer.
5190 if (Ptr != Base)
5191 return false;
5192 }
5193
Evan Chenge88d5ce2009-07-02 07:28:31 +00005194 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
5195 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005196}
5197
Dan Gohman475871a2008-07-27 21:46:04 +00005198void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005199 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00005200 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005201 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005202 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00005203 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005204 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005205 switch (Op.getOpcode()) {
5206 default: break;
5207 case ARMISD::CMOV: {
5208 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00005209 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005210 if (KnownZero == 0 && KnownOne == 0) return;
5211
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005212 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00005213 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
5214 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005215 KnownZero &= KnownZeroRHS;
5216 KnownOne &= KnownOneRHS;
5217 return;
5218 }
5219 }
5220}
5221
5222//===----------------------------------------------------------------------===//
5223// ARM Inline Assembly Support
5224//===----------------------------------------------------------------------===//
5225
5226/// getConstraintType - Given a constraint letter, return the type of
5227/// constraint it is for this target.
5228ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005229ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
5230 if (Constraint.size() == 1) {
5231 switch (Constraint[0]) {
5232 default: break;
5233 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005234 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00005235 }
Evan Chenga8e29892007-01-19 07:51:42 +00005236 }
Chris Lattner4234f572007-03-25 02:14:49 +00005237 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00005238}
5239
Bob Wilson2dc4f542009-03-20 22:42:55 +00005240std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00005241ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005242 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005243 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005244 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00005245 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005246 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005247 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005248 return std::make_pair(0U, ARM::tGPRRegisterClass);
5249 else
5250 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005251 case 'r':
5252 return std::make_pair(0U, ARM::GPRRegisterClass);
5253 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005254 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005255 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00005256 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005257 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00005258 if (VT.getSizeInBits() == 128)
5259 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005260 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005261 }
5262 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005263 if (StringRef("{cc}").equals_lower(Constraint))
Jakob Stoklund Olesen0d8ba332010-06-18 16:49:33 +00005264 return std::make_pair(unsigned(ARM::CPSR), ARM::CCRRegisterClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005265
Evan Chenga8e29892007-01-19 07:51:42 +00005266 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
5267}
5268
5269std::vector<unsigned> ARMTargetLowering::
5270getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005271 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005272 if (Constraint.size() != 1)
5273 return std::vector<unsigned>();
5274
5275 switch (Constraint[0]) { // GCC ARM Constraint Letters
5276 default: break;
5277 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005278 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5279 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5280 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005281 case 'r':
5282 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5283 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5284 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
5285 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005286 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005287 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005288 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
5289 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
5290 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
5291 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
5292 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
5293 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
5294 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
5295 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00005296 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005297 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
5298 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
5299 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
5300 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00005301 if (VT.getSizeInBits() == 128)
5302 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
5303 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005304 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005305 }
5306
5307 return std::vector<unsigned>();
5308}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005309
5310/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
5311/// vector. If it is invalid, don't add anything to Ops.
5312void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
5313 char Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005314 std::vector<SDValue>&Ops,
5315 SelectionDAG &DAG) const {
5316 SDValue Result(0, 0);
5317
5318 switch (Constraint) {
5319 default: break;
5320 case 'I': case 'J': case 'K': case 'L':
5321 case 'M': case 'N': case 'O':
5322 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
5323 if (!C)
5324 return;
5325
5326 int64_t CVal64 = C->getSExtValue();
5327 int CVal = (int) CVal64;
5328 // None of these constraints allow values larger than 32 bits. Check
5329 // that the value fits in an int.
5330 if (CVal != CVal64)
5331 return;
5332
5333 switch (Constraint) {
5334 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005335 if (Subtarget->isThumb1Only()) {
5336 // This must be a constant between 0 and 255, for ADD
5337 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005338 if (CVal >= 0 && CVal <= 255)
5339 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005340 } else if (Subtarget->isThumb2()) {
5341 // A constant that can be used as an immediate value in a
5342 // data-processing instruction.
5343 if (ARM_AM::getT2SOImmVal(CVal) != -1)
5344 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005345 } else {
5346 // A constant that can be used as an immediate value in a
5347 // data-processing instruction.
5348 if (ARM_AM::getSOImmVal(CVal) != -1)
5349 break;
5350 }
5351 return;
5352
5353 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005354 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005355 // This must be a constant between -255 and -1, for negated ADD
5356 // immediates. This can be used in GCC with an "n" modifier that
5357 // prints the negated value, for use with SUB instructions. It is
5358 // not useful otherwise but is implemented for compatibility.
5359 if (CVal >= -255 && CVal <= -1)
5360 break;
5361 } else {
5362 // This must be a constant between -4095 and 4095. It is not clear
5363 // what this constraint is intended for. Implemented for
5364 // compatibility with GCC.
5365 if (CVal >= -4095 && CVal <= 4095)
5366 break;
5367 }
5368 return;
5369
5370 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005371 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005372 // A 32-bit value where only one byte has a nonzero value. Exclude
5373 // zero to match GCC. This constraint is used by GCC internally for
5374 // constants that can be loaded with a move/shift combination.
5375 // It is not useful otherwise but is implemented for compatibility.
5376 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
5377 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005378 } else if (Subtarget->isThumb2()) {
5379 // A constant whose bitwise inverse can be used as an immediate
5380 // value in a data-processing instruction. This can be used in GCC
5381 // with a "B" modifier that prints the inverted value, for use with
5382 // BIC and MVN instructions. It is not useful otherwise but is
5383 // implemented for compatibility.
5384 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
5385 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005386 } else {
5387 // A constant whose bitwise inverse can be used as an immediate
5388 // value in a data-processing instruction. This can be used in GCC
5389 // with a "B" modifier that prints the inverted value, for use with
5390 // BIC and MVN instructions. It is not useful otherwise but is
5391 // implemented for compatibility.
5392 if (ARM_AM::getSOImmVal(~CVal) != -1)
5393 break;
5394 }
5395 return;
5396
5397 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005398 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005399 // This must be a constant between -7 and 7,
5400 // for 3-operand ADD/SUB immediate instructions.
5401 if (CVal >= -7 && CVal < 7)
5402 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005403 } else if (Subtarget->isThumb2()) {
5404 // A constant whose negation can be used as an immediate value in a
5405 // data-processing instruction. This can be used in GCC with an "n"
5406 // modifier that prints the negated value, for use with SUB
5407 // instructions. It is not useful otherwise but is implemented for
5408 // compatibility.
5409 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
5410 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005411 } else {
5412 // A constant whose negation can be used as an immediate value in a
5413 // data-processing instruction. This can be used in GCC with an "n"
5414 // modifier that prints the negated value, for use with SUB
5415 // instructions. It is not useful otherwise but is implemented for
5416 // compatibility.
5417 if (ARM_AM::getSOImmVal(-CVal) != -1)
5418 break;
5419 }
5420 return;
5421
5422 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005423 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005424 // This must be a multiple of 4 between 0 and 1020, for
5425 // ADD sp + immediate.
5426 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
5427 break;
5428 } else {
5429 // A power of two or a constant between 0 and 32. This is used in
5430 // GCC for the shift amount on shifted register operands, but it is
5431 // useful in general for any shift amounts.
5432 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
5433 break;
5434 }
5435 return;
5436
5437 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005438 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005439 // This must be a constant between 0 and 31, for shift amounts.
5440 if (CVal >= 0 && CVal <= 31)
5441 break;
5442 }
5443 return;
5444
5445 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005446 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005447 // This must be a multiple of 4 between -508 and 508, for
5448 // ADD/SUB sp = sp + immediate.
5449 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
5450 break;
5451 }
5452 return;
5453 }
5454 Result = DAG.getTargetConstant(CVal, Op.getValueType());
5455 break;
5456 }
5457
5458 if (Result.getNode()) {
5459 Ops.push_back(Result);
5460 return;
5461 }
Dale Johannesen1784d162010-06-25 21:55:36 +00005462 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005463}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00005464
5465bool
5466ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5467 // The ARM target isn't yet aware of offsets.
5468 return false;
5469}
Evan Cheng39382422009-10-28 01:44:26 +00005470
5471int ARM::getVFPf32Imm(const APFloat &FPImm) {
5472 APInt Imm = FPImm.bitcastToAPInt();
5473 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
5474 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
5475 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
5476
5477 // We can handle 4 bits of mantissa.
5478 // mantissa = (16+UInt(e:f:g:h))/16.
5479 if (Mantissa & 0x7ffff)
5480 return -1;
5481 Mantissa >>= 19;
5482 if ((Mantissa & 0xf) != Mantissa)
5483 return -1;
5484
5485 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5486 if (Exp < -3 || Exp > 4)
5487 return -1;
5488 Exp = ((Exp+3) & 0x7) ^ 4;
5489
5490 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5491}
5492
5493int ARM::getVFPf64Imm(const APFloat &FPImm) {
5494 APInt Imm = FPImm.bitcastToAPInt();
5495 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
5496 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
5497 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
5498
5499 // We can handle 4 bits of mantissa.
5500 // mantissa = (16+UInt(e:f:g:h))/16.
5501 if (Mantissa & 0xffffffffffffLL)
5502 return -1;
5503 Mantissa >>= 48;
5504 if ((Mantissa & 0xf) != Mantissa)
5505 return -1;
5506
5507 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5508 if (Exp < -3 || Exp > 4)
5509 return -1;
5510 Exp = ((Exp+3) & 0x7) ^ 4;
5511
5512 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5513}
5514
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005515bool ARM::isBitFieldInvertedMask(unsigned v) {
5516 if (v == 0xffffffff)
5517 return 0;
5518 // there can be 1's on either or both "outsides", all the "inside"
5519 // bits must be 0's
5520 unsigned int lsb = 0, msb = 31;
5521 while (v & (1 << msb)) --msb;
5522 while (v & (1 << lsb)) ++lsb;
5523 for (unsigned int i = lsb; i <= msb; ++i) {
5524 if (v & (1 << i))
5525 return 0;
5526 }
5527 return 1;
5528}
5529
Evan Cheng39382422009-10-28 01:44:26 +00005530/// isFPImmLegal - Returns true if the target can instruction select the
5531/// specified FP immediate natively. If false, the legalizer will
5532/// materialize the FP immediate as a load from a constant pool.
5533bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
5534 if (!Subtarget->hasVFP3())
5535 return false;
5536 if (VT == MVT::f32)
5537 return ARM::getVFPf32Imm(Imm) != -1;
5538 if (VT == MVT::f64)
5539 return ARM::getVFPf64Imm(Imm) != -1;
5540 return false;
5541}
Bob Wilson65ffec42010-09-21 17:56:22 +00005542
5543/// getTgtMemIntrinsic - Represent NEON load and store intrinsics as
5544/// MemIntrinsicNodes. The associated MachineMemOperands record the alignment
5545/// specified in the intrinsic calls.
5546bool ARMTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
5547 const CallInst &I,
5548 unsigned Intrinsic) const {
5549 switch (Intrinsic) {
5550 case Intrinsic::arm_neon_vld1:
5551 case Intrinsic::arm_neon_vld2:
5552 case Intrinsic::arm_neon_vld3:
5553 case Intrinsic::arm_neon_vld4:
5554 case Intrinsic::arm_neon_vld2lane:
5555 case Intrinsic::arm_neon_vld3lane:
5556 case Intrinsic::arm_neon_vld4lane: {
5557 Info.opc = ISD::INTRINSIC_W_CHAIN;
5558 // Conservatively set memVT to the entire set of vectors loaded.
5559 uint64_t NumElts = getTargetData()->getTypeAllocSize(I.getType()) / 8;
5560 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
5561 Info.ptrVal = I.getArgOperand(0);
5562 Info.offset = 0;
5563 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
5564 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
5565 Info.vol = false; // volatile loads with NEON intrinsics not supported
5566 Info.readMem = true;
5567 Info.writeMem = false;
5568 return true;
5569 }
5570 case Intrinsic::arm_neon_vst1:
5571 case Intrinsic::arm_neon_vst2:
5572 case Intrinsic::arm_neon_vst3:
5573 case Intrinsic::arm_neon_vst4:
5574 case Intrinsic::arm_neon_vst2lane:
5575 case Intrinsic::arm_neon_vst3lane:
5576 case Intrinsic::arm_neon_vst4lane: {
5577 Info.opc = ISD::INTRINSIC_VOID;
5578 // Conservatively set memVT to the entire set of vectors stored.
5579 unsigned NumElts = 0;
5580 for (unsigned ArgI = 1, ArgE = I.getNumArgOperands(); ArgI < ArgE; ++ArgI) {
5581 const Type *ArgTy = I.getArgOperand(ArgI)->getType();
5582 if (!ArgTy->isVectorTy())
5583 break;
5584 NumElts += getTargetData()->getTypeAllocSize(ArgTy) / 8;
5585 }
5586 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
5587 Info.ptrVal = I.getArgOperand(0);
5588 Info.offset = 0;
5589 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
5590 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
5591 Info.vol = false; // volatile stores with NEON intrinsics not supported
5592 Info.readMem = false;
5593 Info.writeMem = true;
5594 return true;
5595 }
5596 default:
5597 break;
5598 }
5599
5600 return false;
5601}