blob: fbfb472d515ca41cc3c62cb4ac2dab7d1bbbe464 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Eric Christopher6f2ccef2010-09-10 22:42:06 +000018#include "ARMCallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "ARMConstantPoolValue.h"
20#include "ARMISelLowering.h"
21#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000022#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "ARMRegisterInfo.h"
24#include "ARMSubtarget.h"
25#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000026#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000027#include "llvm/CallingConv.h"
28#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000029#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000030#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000031#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000032#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000033#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000034#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000035#include "llvm/CodeGen/MachineBasicBlock.h"
36#include "llvm/CodeGen/MachineFrameInfo.h"
37#include "llvm/CodeGen/MachineFunction.h"
38#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000039#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000040#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000041#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000042#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000043#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000044#include "llvm/ADT/VectorExtras.h"
Dale Johannesen51e28e62010-06-03 21:09:53 +000045#include "llvm/ADT/Statistic.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000046#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000047#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000048#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000049#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000050#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000051using namespace llvm;
52
Dale Johannesen51e28e62010-06-03 21:09:53 +000053STATISTIC(NumTailCalls, "Number of tail calls");
54
Bob Wilson703af3a2010-08-13 22:43:33 +000055// This option should go away when tail calls fully work.
56static cl::opt<bool>
57EnableARMTailCalls("arm-tail-calls", cl::Hidden,
58 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
59 cl::init(false));
60
Jim Grosbach4725ca72010-09-08 03:54:02 +000061// This option should go away when Machine LICM is smart enough to hoist a
Dale Johannesenf630c712010-07-29 20:10:08 +000062// reg-to-reg VDUP.
63static cl::opt<bool>
64EnableARMVDUPsplat("arm-vdup-splat", cl::Hidden,
65 cl::desc("Generate VDUP for integer constant splats (TEMPORARY OPTION)."),
66 cl::init(false));
67
Jim Grosbache7b52522010-04-14 22:28:31 +000068static cl::opt<bool>
69EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000070 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbache7b52522010-04-14 22:28:31 +000071 cl::init(false));
72
Evan Cheng46df4eb2010-06-16 07:35:02 +000073static cl::opt<bool>
74ARMInterworking("arm-interworking", cl::Hidden,
75 cl::desc("Enable / disable ARM interworking (for debugging only)"),
76 cl::init(true));
77
Evan Chengf6799392010-06-26 01:52:05 +000078static cl::opt<bool>
79EnableARMCodePlacement("arm-code-placement", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000080 cl::desc("Enable code placement pass for ARM"),
Evan Chengf6799392010-06-26 01:52:05 +000081 cl::init(false));
82
Owen Andersone50ed302009-08-10 22:56:29 +000083void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
84 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000085 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000086 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000087 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
88 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000089
Owen Anderson70671842009-08-10 20:18:46 +000090 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000091 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000092 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000093 }
94
Owen Andersone50ed302009-08-10 22:56:29 +000095 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000096 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000097 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +000098 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +000099 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +0000100 if (ElemTy != MVT::i32) {
101 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
102 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
103 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
104 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
105 }
Owen Anderson70671842009-08-10 20:18:46 +0000106 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
107 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Bob Wilson07f6e802010-06-16 21:34:01 +0000108 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +0000109 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilsond0910c42010-04-06 22:02:24 +0000110 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
111 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000112 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000113 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
114 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
115 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000116 setLoadExtAction(ISD::SEXTLOAD, VT.getSimpleVT(), Expand);
117 setLoadExtAction(ISD::ZEXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000118 }
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000119 setLoadExtAction(ISD::EXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000120
121 // Promote all bit-wise operations.
122 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000123 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000124 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
125 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000126 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000127 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000128 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000129 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000130 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000131 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000132 }
Bob Wilson16330762009-09-16 00:17:28 +0000133
134 // Neon does not support vector divide/remainder operations.
135 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
136 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
137 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
138 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
139 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
140 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000141}
142
Owen Andersone50ed302009-08-10 22:56:29 +0000143void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000144 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000146}
147
Owen Andersone50ed302009-08-10 22:56:29 +0000148void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000149 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000150 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000151}
152
Chris Lattnerf0144122009-07-28 03:13:23 +0000153static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
154 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000155 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000156
Chris Lattner80ec2792009-08-02 00:34:36 +0000157 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000158}
159
Evan Chenga8e29892007-01-19 07:51:42 +0000160ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000161 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000162 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng31446872010-07-23 22:39:59 +0000163 RegInfo = TM.getRegisterInfo();
Evan Cheng3ef1c872010-09-10 01:29:16 +0000164 Itins = TM.getInstrItineraryData();
Evan Chenga8e29892007-01-19 07:51:42 +0000165
Evan Chengb1df8f22007-04-27 08:15:43 +0000166 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000167 // Uses VFP for Thumb libfuncs if available.
168 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
169 // Single-precision floating-point arithmetic.
170 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
171 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
172 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
173 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000174
Evan Chengb1df8f22007-04-27 08:15:43 +0000175 // Double-precision floating-point arithmetic.
176 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
177 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
178 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
179 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000180
Evan Chengb1df8f22007-04-27 08:15:43 +0000181 // Single-precision comparisons.
182 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
183 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
184 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
185 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
186 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
187 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
188 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
189 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000190
Evan Chengb1df8f22007-04-27 08:15:43 +0000191 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
192 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
193 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
194 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
195 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
196 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
197 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
198 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000199
Evan Chengb1df8f22007-04-27 08:15:43 +0000200 // Double-precision comparisons.
201 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
202 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
203 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
204 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
205 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
206 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
207 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
208 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000209
Evan Chengb1df8f22007-04-27 08:15:43 +0000210 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
211 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
212 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
213 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
214 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
215 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
216 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
217 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000218
Evan Chengb1df8f22007-04-27 08:15:43 +0000219 // Floating-point to integer conversions.
220 // i64 conversions are done via library routines even when generating VFP
221 // instructions, so use the same ones.
222 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
223 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
224 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
225 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000226
Evan Chengb1df8f22007-04-27 08:15:43 +0000227 // Conversions between floating types.
228 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
229 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
230
231 // Integer to floating-point conversions.
232 // i64 conversions are done via library routines even when generating VFP
233 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000234 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
235 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000236 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
237 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
238 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
239 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
240 }
Evan Chenga8e29892007-01-19 07:51:42 +0000241 }
242
Bob Wilson2f954612009-05-22 17:38:41 +0000243 // These libcalls are not available in 32-bit.
244 setLibcallName(RTLIB::SHL_I128, 0);
245 setLibcallName(RTLIB::SRL_I128, 0);
246 setLibcallName(RTLIB::SRA_I128, 0);
247
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000248 // Libcalls should use the AAPCS base standard ABI, even if hard float
249 // is in effect, as per the ARM RTABI specification, section 4.1.2.
250 if (Subtarget->isAAPCS_ABI()) {
251 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
252 setLibcallCallingConv(static_cast<RTLIB::Libcall>(i),
253 CallingConv::ARM_AAPCS);
254 }
255 }
256
David Goodwinf1daf7d2009-07-08 23:10:31 +0000257 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000259 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000260 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000261 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
Jim Grosbachfcba5e62010-08-11 15:44:15 +0000263 if (!Subtarget->isFPOnlySP())
264 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000265
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000267 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000268
269 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 addDRTypeForNEON(MVT::v2f32);
271 addDRTypeForNEON(MVT::v8i8);
272 addDRTypeForNEON(MVT::v4i16);
273 addDRTypeForNEON(MVT::v2i32);
274 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000275
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 addQRTypeForNEON(MVT::v4f32);
277 addQRTypeForNEON(MVT::v2f64);
278 addQRTypeForNEON(MVT::v16i8);
279 addQRTypeForNEON(MVT::v8i16);
280 addQRTypeForNEON(MVT::v4i32);
281 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000282
Bob Wilson74dc72e2009-09-15 23:55:57 +0000283 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
284 // neither Neon nor VFP support any arithmetic operations on it.
285 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
286 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
287 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
288 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
289 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
290 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
291 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
292 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
293 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
294 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
295 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
296 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
297 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
298 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
299 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
300 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
301 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
302 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
303 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
304 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
305 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
306 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
307 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
308 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
309
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000310 setTruncStoreAction(MVT::v2f64, MVT::v2f32, Expand);
311
Bob Wilson642b3292009-09-16 00:32:15 +0000312 // Neon does not support some operations on v1i64 and v2i64 types.
313 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000314 // Custom handling for some quad-vector types to detect VMULL.
315 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
316 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
317 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Bob Wilson642b3292009-09-16 00:32:15 +0000318 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
319 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
320
Bob Wilson5bafff32009-06-22 23:27:02 +0000321 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
322 setTargetDAGCombine(ISD::SHL);
323 setTargetDAGCombine(ISD::SRL);
324 setTargetDAGCombine(ISD::SRA);
325 setTargetDAGCombine(ISD::SIGN_EXTEND);
326 setTargetDAGCombine(ISD::ZERO_EXTEND);
327 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000328 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson5bafff32009-06-22 23:27:02 +0000329 }
330
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000331 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000332
333 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000335
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000336 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000338
Evan Chenga8e29892007-01-19 07:51:42 +0000339 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000340 if (!Subtarget->isThumb1Only()) {
341 for (unsigned im = (unsigned)ISD::PRE_INC;
342 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000343 setIndexedLoadAction(im, MVT::i1, Legal);
344 setIndexedLoadAction(im, MVT::i8, Legal);
345 setIndexedLoadAction(im, MVT::i16, Legal);
346 setIndexedLoadAction(im, MVT::i32, Legal);
347 setIndexedStoreAction(im, MVT::i1, Legal);
348 setIndexedStoreAction(im, MVT::i8, Legal);
349 setIndexedStoreAction(im, MVT::i16, Legal);
350 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000351 }
Evan Chenga8e29892007-01-19 07:51:42 +0000352 }
353
354 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000355 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 setOperationAction(ISD::MUL, MVT::i64, Expand);
357 setOperationAction(ISD::MULHU, MVT::i32, Expand);
358 setOperationAction(ISD::MULHS, MVT::i32, Expand);
359 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
360 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000361 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 setOperationAction(ISD::MUL, MVT::i64, Expand);
363 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000364 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000365 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000366 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000367 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000368 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000369 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 setOperationAction(ISD::SRL, MVT::i64, Custom);
371 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000372
373 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000374 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000375 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000376 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000377 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000378 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000379
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000380 // Only ARMv6 has BSWAP.
381 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000383
Evan Chenga8e29892007-01-19 07:51:42 +0000384 // These are expanded into libcalls.
Jim Grosbach29402132010-05-05 23:44:43 +0000385 if (!Subtarget->hasDivide()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000386 // v7M has a hardware divider
387 setOperationAction(ISD::SDIV, MVT::i32, Expand);
388 setOperationAction(ISD::UDIV, MVT::i32, Expand);
389 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000390 setOperationAction(ISD::SREM, MVT::i32, Expand);
391 setOperationAction(ISD::UREM, MVT::i32, Expand);
392 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
393 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000394
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
396 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
397 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
398 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000399 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000400
Evan Chengfb3611d2010-05-11 07:26:32 +0000401 setOperationAction(ISD::TRAP, MVT::Other, Legal);
402
Evan Chenga8e29892007-01-19 07:51:42 +0000403 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000404 setOperationAction(ISD::VASTART, MVT::Other, Custom);
405 setOperationAction(ISD::VAARG, MVT::Other, Expand);
406 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
407 setOperationAction(ISD::VAEND, MVT::Other, Expand);
408 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
409 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000410 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
411 // FIXME: Shouldn't need this, since no register is used, but the legalizer
412 // doesn't yet know how to not do that for SjLj.
413 setExceptionSelectorRegister(ARM::R0);
Evan Cheng3a1588a2010-04-15 22:20:34 +0000414 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Evan Cheng11db0682010-08-11 06:22:01 +0000415 // ARMv6 Thumb1 (except for CPUs that support dmb / dsb) and earlier use
416 // the default expansion.
417 if (Subtarget->hasDataBarrier() ||
418 (Subtarget->hasV6Ops() && !Subtarget->isThumb1Only())) {
Jim Grosbach68741be2010-06-18 22:35:32 +0000419 // membarrier needs custom lowering; the rest are legal and handled
420 // normally.
421 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
422 } else {
423 // Set them all for expansion, which will force libcalls.
424 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
425 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Expand);
426 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Expand);
427 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000428 setOperationAction(ISD::ATOMIC_SWAP, MVT::i8, Expand);
429 setOperationAction(ISD::ATOMIC_SWAP, MVT::i16, Expand);
430 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000431 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i8, Expand);
432 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i16, Expand);
433 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
434 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Expand);
435 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Expand);
436 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
437 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i8, Expand);
438 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i16, Expand);
439 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
440 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i8, Expand);
441 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i16, Expand);
442 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
443 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i8, Expand);
444 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i16, Expand);
445 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
446 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i8, Expand);
447 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i16, Expand);
448 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbach5def57a2010-06-23 16:08:49 +0000449 // Since the libcalls include locking, fold in the fences
450 setShouldFoldAtomicFences(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000451 }
452 // 64-bit versions are always libcalls (for now)
453 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000454 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000455 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Expand);
456 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Expand);
457 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Expand);
458 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Expand);
459 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Expand);
460 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000461
Eli Friedmana2c6f452010-06-26 04:36:50 +0000462 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
463 if (!Subtarget->hasV6Ops()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
465 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000466 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000468
Nate Begemand1fb5832010-08-03 21:31:55 +0000469 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000470 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
471 // iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Nate Begemand1fb5832010-08-03 21:31:55 +0000473 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
474 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000475
476 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000477 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000478 if (Subtarget->isTargetDarwin()) {
479 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
480 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
481 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000482
Owen Anderson825b72b2009-08-11 20:47:22 +0000483 setOperationAction(ISD::SETCC, MVT::i32, Expand);
484 setOperationAction(ISD::SETCC, MVT::f32, Expand);
485 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Bill Wendlingde2b1512010-08-11 08:43:16 +0000486 setOperationAction(ISD::SELECT, MVT::i32, Custom);
487 setOperationAction(ISD::SELECT, MVT::f32, Custom);
488 setOperationAction(ISD::SELECT, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000489 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
490 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
491 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000492
Owen Anderson825b72b2009-08-11 20:47:22 +0000493 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
494 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
495 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
496 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
497 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000498
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000499 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000500 setOperationAction(ISD::FSIN, MVT::f64, Expand);
501 setOperationAction(ISD::FSIN, MVT::f32, Expand);
502 setOperationAction(ISD::FCOS, MVT::f32, Expand);
503 setOperationAction(ISD::FCOS, MVT::f64, Expand);
504 setOperationAction(ISD::FREM, MVT::f64, Expand);
505 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000506 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000507 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
508 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000509 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000510 setOperationAction(ISD::FPOW, MVT::f64, Expand);
511 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000512
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000513 // Various VFP goodness
514 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000515 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
516 if (Subtarget->hasVFP2()) {
517 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
518 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
519 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
520 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
521 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000522 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000523 if (!Subtarget->hasFP16()) {
524 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
525 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000526 }
Evan Cheng110cf482008-04-01 01:50:16 +0000527 }
Evan Chenga8e29892007-01-19 07:51:42 +0000528
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000529 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000530 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000531 setTargetDAGCombine(ISD::ADD);
532 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000533 setTargetDAGCombine(ISD::MUL);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000534
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000535 if (Subtarget->hasV6T2Ops())
536 setTargetDAGCombine(ISD::OR);
537
Evan Chenga8e29892007-01-19 07:51:42 +0000538 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000539
Evan Chengf7d87ee2010-05-21 00:43:17 +0000540 if (UseSoftFloat || Subtarget->isThumb1Only() || !Subtarget->hasVFP2())
541 setSchedulingPreference(Sched::RegPressure);
542 else
543 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000544
545 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Evan Chengf6799392010-06-26 01:52:05 +0000546
Rafael Espindolacbeeae22010-07-11 04:01:49 +0000547 // On ARM arguments smaller than 4 bytes are extended, so all arguments
548 // are at least 4 bytes aligned.
549 setMinStackArgumentAlignment(4);
550
Evan Chengf6799392010-06-26 01:52:05 +0000551 if (EnableARMCodePlacement)
552 benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000553}
554
Evan Cheng4f6b4672010-07-21 06:09:07 +0000555std::pair<const TargetRegisterClass*, uint8_t>
556ARMTargetLowering::findRepresentativeClass(EVT VT) const{
557 const TargetRegisterClass *RRC = 0;
558 uint8_t Cost = 1;
559 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengd70f57b2010-07-19 22:15:08 +0000560 default:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000561 return TargetLowering::findRepresentativeClass(VT);
Evan Cheng4a863e22010-07-21 23:53:58 +0000562 // Use DPR as representative register class for all floating point
563 // and vector types. Since there are 32 SPR registers and 32 DPR registers so
564 // the cost is 1 for both f32 and f64.
565 case MVT::f32: case MVT::f64: case MVT::v8i8: case MVT::v4i16:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000566 case MVT::v2i32: case MVT::v1i64: case MVT::v2f32:
Evan Cheng4a863e22010-07-21 23:53:58 +0000567 RRC = ARM::DPRRegisterClass;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000568 break;
569 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
570 case MVT::v4f32: case MVT::v2f64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000571 RRC = ARM::DPRRegisterClass;
572 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000573 break;
574 case MVT::v4i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000575 RRC = ARM::DPRRegisterClass;
576 Cost = 4;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000577 break;
578 case MVT::v8i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000579 RRC = ARM::DPRRegisterClass;
580 Cost = 8;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000581 break;
Evan Chengd70f57b2010-07-19 22:15:08 +0000582 }
Evan Cheng4f6b4672010-07-21 06:09:07 +0000583 return std::make_pair(RRC, Cost);
Evan Chengd70f57b2010-07-19 22:15:08 +0000584}
585
Evan Chenga8e29892007-01-19 07:51:42 +0000586const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
587 switch (Opcode) {
588 default: return 0;
589 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000590 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
591 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000592 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000593 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
594 case ARMISD::tCALL: return "ARMISD::tCALL";
595 case ARMISD::BRCOND: return "ARMISD::BRCOND";
596 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000597 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000598 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
599 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
Bill Wendling0b4aa7d2010-08-29 03:02:11 +0000600 case ARMISD::AND: return "ARMISD::AND";
Evan Chenga8e29892007-01-19 07:51:42 +0000601 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000602 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000603 case ARMISD::CMPFP: return "ARMISD::CMPFP";
604 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng218977b2010-07-13 19:27:42 +0000605 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Chenga8e29892007-01-19 07:51:42 +0000606 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
607 case ARMISD::CMOV: return "ARMISD::CMOV";
608 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000609
Jim Grosbach3482c802010-01-18 19:58:49 +0000610 case ARMISD::RBIT: return "ARMISD::RBIT";
611
Bob Wilson76a312b2010-03-19 22:51:32 +0000612 case ARMISD::FTOSI: return "ARMISD::FTOSI";
613 case ARMISD::FTOUI: return "ARMISD::FTOUI";
614 case ARMISD::SITOF: return "ARMISD::SITOF";
615 case ARMISD::UITOF: return "ARMISD::UITOF";
616
Evan Chenga8e29892007-01-19 07:51:42 +0000617 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
618 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
619 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000620
Jim Grosbache5165492009-11-09 00:11:35 +0000621 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
622 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000623
Evan Chengc5942082009-10-28 06:55:03 +0000624 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
625 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
626
Dale Johannesen51e28e62010-06-03 21:09:53 +0000627 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
Jim Grosbach4725ca72010-09-08 03:54:02 +0000628
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000629 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000630
Evan Cheng86198642009-08-07 00:34:42 +0000631 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
632
Jim Grosbach3728e962009-12-10 00:11:09 +0000633 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
634 case ARMISD::SYNCBARRIER: return "ARMISD::SYNCBARRIER";
635
Bob Wilson5bafff32009-06-22 23:27:02 +0000636 case ARMISD::VCEQ: return "ARMISD::VCEQ";
637 case ARMISD::VCGE: return "ARMISD::VCGE";
638 case ARMISD::VCGEU: return "ARMISD::VCGEU";
639 case ARMISD::VCGT: return "ARMISD::VCGT";
640 case ARMISD::VCGTU: return "ARMISD::VCGTU";
641 case ARMISD::VTST: return "ARMISD::VTST";
642
643 case ARMISD::VSHL: return "ARMISD::VSHL";
644 case ARMISD::VSHRs: return "ARMISD::VSHRs";
645 case ARMISD::VSHRu: return "ARMISD::VSHRu";
646 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
647 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
648 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
649 case ARMISD::VSHRN: return "ARMISD::VSHRN";
650 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
651 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
652 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
653 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
654 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
655 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
656 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
657 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
658 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
659 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
660 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
661 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
662 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
663 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsoncba270d2010-07-13 21:16:48 +0000664 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000665 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000666 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000667 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000668 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000669 case ARMISD::VREV64: return "ARMISD::VREV64";
670 case ARMISD::VREV32: return "ARMISD::VREV32";
671 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000672 case ARMISD::VZIP: return "ARMISD::VZIP";
673 case ARMISD::VUZP: return "ARMISD::VUZP";
674 case ARMISD::VTRN: return "ARMISD::VTRN";
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000675 case ARMISD::VMULLs: return "ARMISD::VMULLs";
676 case ARMISD::VMULLu: return "ARMISD::VMULLu";
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000677 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000678 case ARMISD::FMAX: return "ARMISD::FMAX";
679 case ARMISD::FMIN: return "ARMISD::FMIN";
Jim Grosbachdd7d28a2010-07-17 01:50:57 +0000680 case ARMISD::BFI: return "ARMISD::BFI";
Evan Chenga8e29892007-01-19 07:51:42 +0000681 }
682}
683
Evan Cheng06b666c2010-05-15 02:18:07 +0000684/// getRegClassFor - Return the register class that should be used for the
685/// specified value type.
686TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const {
687 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
688 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
689 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +0000690 if (Subtarget->hasNEON()) {
691 if (VT == MVT::v4i64)
692 return ARM::QQPRRegisterClass;
693 else if (VT == MVT::v8i64)
694 return ARM::QQQQPRRegisterClass;
695 }
Evan Cheng06b666c2010-05-15 02:18:07 +0000696 return TargetLowering::getRegClassFor(VT);
697}
698
Eric Christopherab695882010-07-21 22:26:11 +0000699// Create a fast isel object.
700FastISel *
701ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
702 return ARM::createFastISel(funcInfo);
703}
704
Bill Wendlingb4202b82009-07-01 18:50:55 +0000705/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000706unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Bob Wilsonb5b50572010-07-01 22:26:26 +0000707 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
Bill Wendling20c568f2009-06-30 22:38:32 +0000708}
709
Anton Korobeynikovcec36f42010-07-24 21:52:08 +0000710/// getMaximalGlobalOffset - Returns the maximal possible offset which can
711/// be used for loads / stores from the global.
712unsigned ARMTargetLowering::getMaximalGlobalOffset() const {
713 return (Subtarget->isThumb1Only() ? 127 : 4095);
714}
715
Evan Cheng1cc39842010-05-20 23:26:43 +0000716Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +0000717 unsigned NumVals = N->getNumValues();
718 if (!NumVals)
719 return Sched::RegPressure;
720
721 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +0000722 EVT VT = N->getValueType(i);
723 if (VT.isFloatingPoint() || VT.isVector())
724 return Sched::Latency;
725 }
Evan Chengc10f5432010-05-28 23:25:23 +0000726
727 if (!N->isMachineOpcode())
728 return Sched::RegPressure;
729
730 // Load are scheduled for latency even if there instruction itinerary
731 // is not available.
732 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
733 const TargetInstrDesc &TID = TII->get(N->getMachineOpcode());
734 if (TID.mayLoad())
735 return Sched::Latency;
736
Evan Cheng3ef1c872010-09-10 01:29:16 +0000737 if (!Itins->isEmpty() && Itins->getStageLatency(TID.getSchedClass()) > 2)
Evan Chengc10f5432010-05-28 23:25:23 +0000738 return Sched::Latency;
Evan Cheng1cc39842010-05-20 23:26:43 +0000739 return Sched::RegPressure;
740}
741
Evan Cheng31446872010-07-23 22:39:59 +0000742unsigned
743ARMTargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
744 MachineFunction &MF) const {
Evan Cheng31446872010-07-23 22:39:59 +0000745 switch (RC->getID()) {
746 default:
747 return 0;
748 case ARM::tGPRRegClassID:
Evan Chengac096802010-08-10 19:30:19 +0000749 return RegInfo->hasFP(MF) ? 4 : 5;
750 case ARM::GPRRegClassID: {
751 unsigned FP = RegInfo->hasFP(MF) ? 1 : 0;
752 return 10 - FP - (Subtarget->isR9Reserved() ? 1 : 0);
753 }
Evan Cheng31446872010-07-23 22:39:59 +0000754 case ARM::SPRRegClassID: // Currently not used as 'rep' register class.
755 case ARM::DPRRegClassID:
756 return 32 - 10;
757 }
758}
759
Evan Chenga8e29892007-01-19 07:51:42 +0000760//===----------------------------------------------------------------------===//
761// Lowering Code
762//===----------------------------------------------------------------------===//
763
Evan Chenga8e29892007-01-19 07:51:42 +0000764/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
765static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
766 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000767 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000768 case ISD::SETNE: return ARMCC::NE;
769 case ISD::SETEQ: return ARMCC::EQ;
770 case ISD::SETGT: return ARMCC::GT;
771 case ISD::SETGE: return ARMCC::GE;
772 case ISD::SETLT: return ARMCC::LT;
773 case ISD::SETLE: return ARMCC::LE;
774 case ISD::SETUGT: return ARMCC::HI;
775 case ISD::SETUGE: return ARMCC::HS;
776 case ISD::SETULT: return ARMCC::LO;
777 case ISD::SETULE: return ARMCC::LS;
778 }
779}
780
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000781/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
782static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000783 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000784 CondCode2 = ARMCC::AL;
785 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000786 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000787 case ISD::SETEQ:
788 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
789 case ISD::SETGT:
790 case ISD::SETOGT: CondCode = ARMCC::GT; break;
791 case ISD::SETGE:
792 case ISD::SETOGE: CondCode = ARMCC::GE; break;
793 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000794 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000795 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
796 case ISD::SETO: CondCode = ARMCC::VC; break;
797 case ISD::SETUO: CondCode = ARMCC::VS; break;
798 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
799 case ISD::SETUGT: CondCode = ARMCC::HI; break;
800 case ISD::SETUGE: CondCode = ARMCC::PL; break;
801 case ISD::SETLT:
802 case ISD::SETULT: CondCode = ARMCC::LT; break;
803 case ISD::SETLE:
804 case ISD::SETULE: CondCode = ARMCC::LE; break;
805 case ISD::SETNE:
806 case ISD::SETUNE: CondCode = ARMCC::NE; break;
807 }
Evan Chenga8e29892007-01-19 07:51:42 +0000808}
809
Bob Wilson1f595bb2009-04-17 19:07:39 +0000810//===----------------------------------------------------------------------===//
811// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000812//===----------------------------------------------------------------------===//
813
814#include "ARMGenCallingConv.inc"
815
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000816/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
817/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000818CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000819 bool Return,
820 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000821 switch (CC) {
822 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000823 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000824 case CallingConv::C:
825 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000826 // Use target triple & subtarget features to do actual dispatch.
827 if (Subtarget->isAAPCS_ABI()) {
828 if (Subtarget->hasVFP2() &&
829 FloatABIType == FloatABI::Hard && !isVarArg)
830 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
831 else
832 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
833 } else
834 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000835 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000836 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000837 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000838 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000839 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000840 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000841 }
842}
843
Dan Gohman98ca4f22009-08-05 01:29:28 +0000844/// LowerCallResult - Lower the result values of a call into the
845/// appropriate copies out of appropriate physical registers.
846SDValue
847ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000848 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000849 const SmallVectorImpl<ISD::InputArg> &Ins,
850 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000851 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000852
Bob Wilson1f595bb2009-04-17 19:07:39 +0000853 // Assign locations to each value returned by this call.
854 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000855 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000856 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000857 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000858 CCAssignFnForNode(CallConv, /* Return*/ true,
859 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000860
861 // Copy all of the result registers out of their specified physreg.
862 for (unsigned i = 0; i != RVLocs.size(); ++i) {
863 CCValAssign VA = RVLocs[i];
864
Bob Wilson80915242009-04-25 00:33:20 +0000865 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000866 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000867 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000868 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000869 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000870 Chain = Lo.getValue(1);
871 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000872 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000873 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000874 InFlag);
875 Chain = Hi.getValue(1);
876 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000877 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +0000878
Owen Anderson825b72b2009-08-11 20:47:22 +0000879 if (VA.getLocVT() == MVT::v2f64) {
880 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
881 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
882 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000883
884 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000885 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000886 Chain = Lo.getValue(1);
887 InFlag = Lo.getValue(2);
888 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000889 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000890 Chain = Hi.getValue(1);
891 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000892 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +0000893 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
894 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000895 }
Bob Wilson1f595bb2009-04-17 19:07:39 +0000896 } else {
Bob Wilson80915242009-04-25 00:33:20 +0000897 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
898 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000899 Chain = Val.getValue(1);
900 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000901 }
Bob Wilson80915242009-04-25 00:33:20 +0000902
903 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000904 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +0000905 case CCValAssign::Full: break;
906 case CCValAssign::BCvt:
907 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
908 break;
909 }
910
Dan Gohman98ca4f22009-08-05 01:29:28 +0000911 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000912 }
913
Dan Gohman98ca4f22009-08-05 01:29:28 +0000914 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000915}
916
917/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
918/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +0000919/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +0000920/// a byval function parameter.
921/// Sometimes what we are copying is the end of a larger object, the part that
922/// does not fit in registers.
923static SDValue
924CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
925 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
926 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000927 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000928 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +0000929 /*isVolatile=*/false, /*AlwaysInline=*/false,
930 NULL, 0, NULL, 0);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000931}
932
Bob Wilsondee46d72009-04-17 20:35:10 +0000933/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000934SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +0000935ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
936 SDValue StackPtr, SDValue Arg,
937 DebugLoc dl, SelectionDAG &DAG,
938 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +0000939 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000940 unsigned LocMemOffset = VA.getLocMemOffset();
941 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
942 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
943 if (Flags.isByVal()) {
944 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
945 }
946 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene1b58cab2010-02-15 16:55:24 +0000947 PseudoSourceValue::getStack(), LocMemOffset,
948 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +0000949}
950
Dan Gohman98ca4f22009-08-05 01:29:28 +0000951void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +0000952 SDValue Chain, SDValue &Arg,
953 RegsToPassVector &RegsToPass,
954 CCValAssign &VA, CCValAssign &NextVA,
955 SDValue &StackPtr,
956 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +0000957 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +0000958
Jim Grosbache5165492009-11-09 00:11:35 +0000959 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000960 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +0000961 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
962
963 if (NextVA.isRegLoc())
964 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
965 else {
966 assert(NextVA.isMemLoc());
967 if (StackPtr.getNode() == 0)
968 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
969
Dan Gohman98ca4f22009-08-05 01:29:28 +0000970 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
971 dl, DAG, NextVA,
972 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000973 }
974}
975
Dan Gohman98ca4f22009-08-05 01:29:28 +0000976/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +0000977/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
978/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000979SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +0000980ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000981 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +0000982 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000983 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +0000984 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000985 const SmallVectorImpl<ISD::InputArg> &Ins,
986 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000987 SmallVectorImpl<SDValue> &InVals) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +0000988 MachineFunction &MF = DAG.getMachineFunction();
989 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
990 bool IsSibCall = false;
Bob Wilson703af3a2010-08-13 22:43:33 +0000991 // Temporarily disable tail calls so things don't break.
992 if (!EnableARMTailCalls)
993 isTailCall = false;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000994 if (isTailCall) {
995 // Check if it's really possible to do a tail call.
996 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
997 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +0000998 Outs, OutVals, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +0000999 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1000 // detected sibcalls.
1001 if (isTailCall) {
1002 ++NumTailCalls;
1003 IsSibCall = true;
1004 }
1005 }
Evan Chenga8e29892007-01-19 07:51:42 +00001006
Bob Wilson1f595bb2009-04-17 19:07:39 +00001007 // Analyze operands of the call, assigning locations to each operand.
1008 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001009 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1010 *DAG.getContext());
1011 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001012 CCAssignFnForNode(CallConv, /* Return*/ false,
1013 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001014
Bob Wilson1f595bb2009-04-17 19:07:39 +00001015 // Get a count of how many bytes are to be pushed on the stack.
1016 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001017
Dale Johannesen51e28e62010-06-03 21:09:53 +00001018 // For tail calls, memory operands are available in our caller's stack.
1019 if (IsSibCall)
1020 NumBytes = 0;
1021
Evan Chenga8e29892007-01-19 07:51:42 +00001022 // Adjust the stack pointer for the new arguments...
1023 // These operations are automatically eliminated by the prolog/epilog pass
Dale Johannesen51e28e62010-06-03 21:09:53 +00001024 if (!IsSibCall)
1025 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001026
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001027 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001028
Bob Wilson5bafff32009-06-22 23:27:02 +00001029 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001030 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001031
Bob Wilson1f595bb2009-04-17 19:07:39 +00001032 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001033 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001034 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1035 i != e;
1036 ++i, ++realArgIdx) {
1037 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00001038 SDValue Arg = OutVals[realArgIdx];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001039 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +00001040
Bob Wilson1f595bb2009-04-17 19:07:39 +00001041 // Promote the value if needed.
1042 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001043 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001044 case CCValAssign::Full: break;
1045 case CCValAssign::SExt:
1046 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1047 break;
1048 case CCValAssign::ZExt:
1049 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1050 break;
1051 case CCValAssign::AExt:
1052 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1053 break;
1054 case CCValAssign::BCvt:
1055 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1056 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001057 }
1058
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001059 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001060 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001061 if (VA.getLocVT() == MVT::v2f64) {
1062 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1063 DAG.getConstant(0, MVT::i32));
1064 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1065 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001066
Dan Gohman98ca4f22009-08-05 01:29:28 +00001067 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001068 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1069
1070 VA = ArgLocs[++i]; // skip ahead to next loc
1071 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001072 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001073 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1074 } else {
1075 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001076
Dan Gohman98ca4f22009-08-05 01:29:28 +00001077 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1078 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001079 }
1080 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001081 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001082 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001083 }
1084 } else if (VA.isRegLoc()) {
1085 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001086 } else if (!IsSibCall) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001087 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001088
Dan Gohman98ca4f22009-08-05 01:29:28 +00001089 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1090 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001091 }
Evan Chenga8e29892007-01-19 07:51:42 +00001092 }
1093
1094 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001095 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001096 &MemOpChains[0], MemOpChains.size());
1097
1098 // Build a sequence of copy-to-reg nodes chained together with token chain
1099 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001100 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001101 // Tail call byval lowering might overwrite argument registers so in case of
1102 // tail call optimization the copies to registers are lowered later.
1103 if (!isTailCall)
1104 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1105 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1106 RegsToPass[i].second, InFlag);
1107 InFlag = Chain.getValue(1);
1108 }
Evan Chenga8e29892007-01-19 07:51:42 +00001109
Dale Johannesen51e28e62010-06-03 21:09:53 +00001110 // For tail calls lower the arguments to the 'real' stack slot.
1111 if (isTailCall) {
1112 // Force all the incoming stack arguments to be loaded from the stack
1113 // before any new outgoing arguments are stored to the stack, because the
1114 // outgoing stack slots may alias the incoming argument stack slots, and
1115 // the alias isn't otherwise explicit. This is slightly more conservative
1116 // than necessary, because it means that each store effectively depends
1117 // on every argument instead of just those arguments it would clobber.
1118
1119 // Do not flag preceeding copytoreg stuff together with the following stuff.
1120 InFlag = SDValue();
1121 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1122 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1123 RegsToPass[i].second, InFlag);
1124 InFlag = Chain.getValue(1);
1125 }
1126 InFlag =SDValue();
1127 }
1128
Bill Wendling056292f2008-09-16 21:48:12 +00001129 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1130 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1131 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001132 bool isDirect = false;
1133 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001134 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001135 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001136
1137 if (EnableARMLongCalls) {
1138 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1139 && "long-calls with non-static relocation model!");
1140 // Handle a global address or an external symbol. If it's not one of
1141 // those, the target's already in a register, so we don't need to do
1142 // anything extra.
1143 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001144 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001145 // Create a constant pool entry for the callee address
1146 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1147 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
1148 ARMPCLabelIndex,
1149 ARMCP::CPValue, 0);
1150 // Get the address of the callee into a register
1151 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1152 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1153 Callee = DAG.getLoad(getPointerTy(), dl,
1154 DAG.getEntryNode(), CPAddr,
1155 PseudoSourceValue::getConstantPool(), 0,
1156 false, false, 0);
1157 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1158 const char *Sym = S->getSymbol();
1159
1160 // Create a constant pool entry for the callee address
1161 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1162 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1163 Sym, ARMPCLabelIndex, 0);
1164 // Get the address of the callee into a register
1165 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1166 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1167 Callee = DAG.getLoad(getPointerTy(), dl,
1168 DAG.getEntryNode(), CPAddr,
1169 PseudoSourceValue::getConstantPool(), 0,
1170 false, false, 0);
1171 }
1172 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001173 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001174 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001175 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001176 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001177 getTargetMachine().getRelocationModel() != Reloc::Static;
1178 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001179 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001180 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001181 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001182 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001183 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001184 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001185 ARMPCLabelIndex,
1186 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001187 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001188 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001189 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001190 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001191 PseudoSourceValue::getConstantPool(), 0,
1192 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001193 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001194 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001195 getPointerTy(), Callee, PICLabel);
Jim Grosbache7b52522010-04-14 22:28:31 +00001196 } else
Devang Patel0d881da2010-07-06 22:08:15 +00001197 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +00001198 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001199 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001200 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001201 getTargetMachine().getRelocationModel() != Reloc::Static;
1202 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001203 // tBX takes a register source operand.
1204 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001205 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001206 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001207 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001208 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001209 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001210 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001211 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001212 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001213 PseudoSourceValue::getConstantPool(), 0,
1214 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001215 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001216 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001217 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001218 } else
Bill Wendling056292f2008-09-16 21:48:12 +00001219 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001220 }
1221
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001222 // FIXME: handle tail calls differently.
1223 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001224 if (Subtarget->isThumb()) {
1225 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001226 CallOpc = ARMISD::CALL_NOLINK;
1227 else
1228 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1229 } else {
1230 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001231 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1232 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001233 }
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001234
Dan Gohman475871a2008-07-27 21:46:04 +00001235 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001236 Ops.push_back(Chain);
1237 Ops.push_back(Callee);
1238
1239 // Add argument registers to the end of the list so that they are known live
1240 // into the call.
1241 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1242 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1243 RegsToPass[i].second.getValueType()));
1244
Gabor Greifba36cb52008-08-28 21:40:38 +00001245 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001246 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001247
1248 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001249 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001250 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001251
Duncan Sands4bdcb612008-07-02 17:40:58 +00001252 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001253 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001254 InFlag = Chain.getValue(1);
1255
Chris Lattnere563bbc2008-10-11 22:08:30 +00001256 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1257 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001258 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001259 InFlag = Chain.getValue(1);
1260
Bob Wilson1f595bb2009-04-17 19:07:39 +00001261 // Handle result values, copying them out of physregs into vregs that we
1262 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001263 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1264 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001265}
1266
Dale Johannesen51e28e62010-06-03 21:09:53 +00001267/// MatchingStackOffset - Return true if the given stack call argument is
1268/// already available in the same position (relatively) of the caller's
1269/// incoming argument stack.
1270static
1271bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1272 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
1273 const ARMInstrInfo *TII) {
1274 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1275 int FI = INT_MAX;
1276 if (Arg.getOpcode() == ISD::CopyFromReg) {
1277 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
1278 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
1279 return false;
1280 MachineInstr *Def = MRI->getVRegDef(VR);
1281 if (!Def)
1282 return false;
1283 if (!Flags.isByVal()) {
1284 if (!TII->isLoadFromStackSlot(Def, FI))
1285 return false;
1286 } else {
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001287 return false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001288 }
1289 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1290 if (Flags.isByVal())
1291 // ByVal argument is passed in as a pointer but it's now being
1292 // dereferenced. e.g.
1293 // define @foo(%struct.X* %A) {
1294 // tail call @bar(%struct.X* byval %A)
1295 // }
1296 return false;
1297 SDValue Ptr = Ld->getBasePtr();
1298 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1299 if (!FINode)
1300 return false;
1301 FI = FINode->getIndex();
1302 } else
1303 return false;
1304
1305 assert(FI != INT_MAX);
1306 if (!MFI->isFixedObjectIndex(FI))
1307 return false;
1308 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1309}
1310
1311/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1312/// for tail call optimization. Targets which want to do tail call
1313/// optimization should implement this function.
1314bool
1315ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1316 CallingConv::ID CalleeCC,
1317 bool isVarArg,
1318 bool isCalleeStructRet,
1319 bool isCallerStructRet,
1320 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001321 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesen51e28e62010-06-03 21:09:53 +00001322 const SmallVectorImpl<ISD::InputArg> &Ins,
1323 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001324 const Function *CallerF = DAG.getMachineFunction().getFunction();
1325 CallingConv::ID CallerCC = CallerF->getCallingConv();
1326 bool CCMatch = CallerCC == CalleeCC;
1327
1328 // Look for obvious safe cases to perform tail call optimization that do not
1329 // require ABI changes. This is what gcc calls sibcall.
1330
Jim Grosbach7616b642010-06-16 23:45:49 +00001331 // Do not sibcall optimize vararg calls unless the call site is not passing
1332 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001333 if (isVarArg && !Outs.empty())
1334 return false;
1335
1336 // Also avoid sibcall optimization if either caller or callee uses struct
1337 // return semantics.
1338 if (isCalleeStructRet || isCallerStructRet)
1339 return false;
1340
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001341 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Evan Cheng0110ac62010-06-19 01:01:32 +00001342 // emitEpilogue is not ready for them.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001343 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1344 // LR. This means if we need to reload LR, it takes an extra instructions,
1345 // which outweighs the value of the tail call; but here we don't know yet
1346 // whether LR is going to be used. Probably the right approach is to
Jim Grosbach4725ca72010-09-08 03:54:02 +00001347 // generate the tail call here and turn it back into CALL/RET in
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001348 // emitEpilogue if LR is used.
Evan Cheng0110ac62010-06-19 01:01:32 +00001349 if (Subtarget->isThumb1Only())
1350 return false;
1351
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001352 // For the moment, we can only do this to functions defined in this
1353 // compilation, or to indirect calls. A Thumb B to an ARM function,
1354 // or vice versa, is not easily fixed up in the linker unlike BL.
1355 // (We could do this by loading the address of the callee into a register;
1356 // that is an extra instruction over the direct call and burns a register
1357 // as well, so is not likely to be a win.)
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001358
1359 // It might be safe to remove this restriction on non-Darwin.
1360
1361 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
1362 // but we need to make sure there are enough registers; the only valid
1363 // registers are the 4 used for parameters. We don't currently do this
1364 // case.
Evan Cheng0110ac62010-06-19 01:01:32 +00001365 if (isa<ExternalSymbolSDNode>(Callee))
1366 return false;
1367
1368 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001369 const GlobalValue *GV = G->getGlobal();
1370 if (GV->isDeclaration() || GV->isWeakForLinker())
Evan Cheng0110ac62010-06-19 01:01:32 +00001371 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001372 }
1373
Dale Johannesen51e28e62010-06-03 21:09:53 +00001374 // If the calling conventions do not match, then we'd better make sure the
1375 // results are returned in the same way as what the caller expects.
1376 if (!CCMatch) {
1377 SmallVector<CCValAssign, 16> RVLocs1;
1378 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
1379 RVLocs1, *DAG.getContext());
1380 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1381
1382 SmallVector<CCValAssign, 16> RVLocs2;
1383 CCState CCInfo2(CallerCC, false, getTargetMachine(),
1384 RVLocs2, *DAG.getContext());
1385 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1386
1387 if (RVLocs1.size() != RVLocs2.size())
1388 return false;
1389 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1390 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1391 return false;
1392 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1393 return false;
1394 if (RVLocs1[i].isRegLoc()) {
1395 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1396 return false;
1397 } else {
1398 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1399 return false;
1400 }
1401 }
1402 }
1403
1404 // If the callee takes no arguments then go on to check the results of the
1405 // call.
1406 if (!Outs.empty()) {
1407 // Check if stack adjustment is needed. For now, do not do this if any
1408 // argument is passed on the stack.
1409 SmallVector<CCValAssign, 16> ArgLocs;
1410 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
1411 ArgLocs, *DAG.getContext());
1412 CCInfo.AnalyzeCallOperands(Outs,
1413 CCAssignFnForNode(CalleeCC, false, isVarArg));
1414 if (CCInfo.getNextStackOffset()) {
1415 MachineFunction &MF = DAG.getMachineFunction();
1416
1417 // Check if the arguments are already laid out in the right way as
1418 // the caller's fixed stack objects.
1419 MachineFrameInfo *MFI = MF.getFrameInfo();
1420 const MachineRegisterInfo *MRI = &MF.getRegInfo();
1421 const ARMInstrInfo *TII =
1422 ((ARMTargetMachine&)getTargetMachine()).getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001423 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1424 i != e;
1425 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001426 CCValAssign &VA = ArgLocs[i];
1427 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001428 SDValue Arg = OutVals[realArgIdx];
Dale Johannesencf296fa2010-06-05 00:51:39 +00001429 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001430 if (VA.getLocInfo() == CCValAssign::Indirect)
1431 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001432 if (VA.needsCustom()) {
1433 // f64 and vector types are split into multiple registers or
1434 // register/stack-slot combinations. The types will not match
1435 // the registers; give up on memory f64 refs until we figure
1436 // out what to do about this.
1437 if (!VA.isRegLoc())
1438 return false;
1439 if (!ArgLocs[++i].isRegLoc())
Jim Grosbach4725ca72010-09-08 03:54:02 +00001440 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001441 if (RegVT == MVT::v2f64) {
1442 if (!ArgLocs[++i].isRegLoc())
1443 return false;
1444 if (!ArgLocs[++i].isRegLoc())
1445 return false;
1446 }
1447 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001448 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1449 MFI, MRI, TII))
1450 return false;
1451 }
1452 }
1453 }
1454 }
1455
1456 return true;
1457}
1458
Dan Gohman98ca4f22009-08-05 01:29:28 +00001459SDValue
1460ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001461 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001462 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001463 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001464 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001465
Bob Wilsondee46d72009-04-17 20:35:10 +00001466 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001467 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001468
Bob Wilsondee46d72009-04-17 20:35:10 +00001469 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001470 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1471 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001472
Dan Gohman98ca4f22009-08-05 01:29:28 +00001473 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001474 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1475 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001476
1477 // If this is the first return lowered for this function, add
1478 // the regs to the liveout set for the function.
1479 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1480 for (unsigned i = 0; i != RVLocs.size(); ++i)
1481 if (RVLocs[i].isRegLoc())
1482 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001483 }
1484
Bob Wilson1f595bb2009-04-17 19:07:39 +00001485 SDValue Flag;
1486
1487 // Copy the result values into the output registers.
1488 for (unsigned i = 0, realRVLocIdx = 0;
1489 i != RVLocs.size();
1490 ++i, ++realRVLocIdx) {
1491 CCValAssign &VA = RVLocs[i];
1492 assert(VA.isRegLoc() && "Can only return in registers!");
1493
Dan Gohmanc9403652010-07-07 15:54:55 +00001494 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilson1f595bb2009-04-17 19:07:39 +00001495
1496 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001497 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001498 case CCValAssign::Full: break;
1499 case CCValAssign::BCvt:
1500 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1501 break;
1502 }
1503
Bob Wilson1f595bb2009-04-17 19:07:39 +00001504 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001505 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001506 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001507 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1508 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001509 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001510 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001511
1512 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1513 Flag = Chain.getValue(1);
1514 VA = RVLocs[++i]; // skip ahead to next loc
1515 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1516 HalfGPRs.getValue(1), Flag);
1517 Flag = Chain.getValue(1);
1518 VA = RVLocs[++i]; // skip ahead to next loc
1519
1520 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001521 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1522 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001523 }
1524 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1525 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001526 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001527 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001528 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001529 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001530 VA = RVLocs[++i]; // skip ahead to next loc
1531 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1532 Flag);
1533 } else
1534 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1535
Bob Wilsondee46d72009-04-17 20:35:10 +00001536 // Guarantee that all emitted copies are
1537 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001538 Flag = Chain.getValue(1);
1539 }
1540
1541 SDValue result;
1542 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001543 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001544 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001545 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001546
1547 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001548}
1549
Bob Wilsonb62d2572009-11-03 00:02:05 +00001550// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1551// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1552// one of the above mentioned nodes. It has to be wrapped because otherwise
1553// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1554// be used to form addressing mode. These wrapped nodes will be selected
1555// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001556static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001557 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001558 // FIXME there is no actual debug info here
1559 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001560 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001561 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001562 if (CP->isMachineConstantPoolEntry())
1563 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1564 CP->getAlignment());
1565 else
1566 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1567 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001568 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001569}
1570
Jim Grosbache1102ca2010-07-19 17:20:38 +00001571unsigned ARMTargetLowering::getJumpTableEncoding() const {
1572 return MachineJumpTableInfo::EK_Inline;
1573}
1574
Dan Gohmand858e902010-04-17 15:26:15 +00001575SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1576 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001577 MachineFunction &MF = DAG.getMachineFunction();
1578 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1579 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001580 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001581 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001582 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001583 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1584 SDValue CPAddr;
1585 if (RelocM == Reloc::Static) {
1586 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1587 } else {
1588 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001589 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001590 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1591 ARMCP::CPBlockAddress,
1592 PCAdj);
1593 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1594 }
1595 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1596 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001597 PseudoSourceValue::getConstantPool(), 0,
1598 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001599 if (RelocM == Reloc::Static)
1600 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001601 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001602 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001603}
1604
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001605// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001606SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001607ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001608 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001609 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001610 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001611 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001612 MachineFunction &MF = DAG.getMachineFunction();
1613 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1614 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001615 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001616 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001617 ARMCP::CPValue, PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001618 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001619 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001620 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
David Greene1b58cab2010-02-15 16:55:24 +00001621 PseudoSourceValue::getConstantPool(), 0,
1622 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001623 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001624
Evan Chenge7e0d622009-11-06 22:24:13 +00001625 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001626 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001627
1628 // call __tls_get_addr.
1629 ArgListTy Args;
1630 ArgListEntry Entry;
1631 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001632 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001633 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001634 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001635 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001636 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1637 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001638 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001639 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001640 return CallResult.first;
1641}
1642
1643// Lower ISD::GlobalTLSAddress using the "initial exec" or
1644// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001645SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001646ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001647 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001648 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001649 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001650 SDValue Offset;
1651 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001652 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001653 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001654 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001655
Chris Lattner4fb63d02009-07-15 04:12:33 +00001656 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001657 MachineFunction &MF = DAG.getMachineFunction();
1658 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1659 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1660 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001661 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1662 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001663 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001664 ARMCP::CPValue, PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001665 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001666 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001667 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001668 PseudoSourceValue::getConstantPool(), 0,
1669 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001670 Chain = Offset.getValue(1);
1671
Evan Chenge7e0d622009-11-06 22:24:13 +00001672 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001673 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001674
Evan Cheng9eda6892009-10-31 03:39:36 +00001675 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001676 PseudoSourceValue::getConstantPool(), 0,
1677 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001678 } else {
1679 // local exec model
Evan Chenge4e4ed32009-08-28 23:18:09 +00001680 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001681 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001682 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001683 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001684 PseudoSourceValue::getConstantPool(), 0,
1685 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001686 }
1687
1688 // The address of the thread local variable is the add of the thread
1689 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001690 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001691}
1692
Dan Gohman475871a2008-07-27 21:46:04 +00001693SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001694ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001695 // TODO: implement the "local dynamic" model
1696 assert(Subtarget->isTargetELF() &&
1697 "TLS not implemented for non-ELF targets");
1698 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1699 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1700 // otherwise use the "Local Exec" TLS Model
1701 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1702 return LowerToTLSGeneralDynamicModel(GA, DAG);
1703 else
1704 return LowerToTLSExecModels(GA, DAG);
1705}
1706
Dan Gohman475871a2008-07-27 21:46:04 +00001707SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001708 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001709 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001710 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001711 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001712 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1713 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001714 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001715 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001716 new ARMConstantPoolValue(GV, UseGOTOFF ? "GOTOFF" : "GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001717 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001718 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001719 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001720 CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001721 PseudoSourceValue::getConstantPool(), 0,
1722 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001723 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001724 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001725 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001726 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001727 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001728 PseudoSourceValue::getGOT(), 0,
1729 false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001730 return Result;
1731 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001732 // If we have T2 ops, we can materialize the address directly via movt/movw
1733 // pair. This is always cheaper.
1734 if (Subtarget->useMovt()) {
1735 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
Devang Patel0d881da2010-07-06 22:08:15 +00001736 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001737 } else {
1738 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1739 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1740 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001741 PseudoSourceValue::getConstantPool(), 0,
1742 false, false, 0);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001743 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001744 }
1745}
1746
Dan Gohman475871a2008-07-27 21:46:04 +00001747SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001748 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001749 MachineFunction &MF = DAG.getMachineFunction();
1750 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1751 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001752 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001753 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001754 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001755 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001756 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001757 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001758 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001759 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001760 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001761 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1762 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001763 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001764 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001765 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001766 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001767
Evan Cheng9eda6892009-10-31 03:39:36 +00001768 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001769 PseudoSourceValue::getConstantPool(), 0,
1770 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001771 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001772
1773 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001774 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001775 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001776 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001777
Evan Cheng63476a82009-09-03 07:04:02 +00001778 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Evan Cheng9eda6892009-10-31 03:39:36 +00001779 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001780 PseudoSourceValue::getGOT(), 0,
1781 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001782
1783 return Result;
1784}
1785
Dan Gohman475871a2008-07-27 21:46:04 +00001786SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001787 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001788 assert(Subtarget->isTargetELF() &&
1789 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00001790 MachineFunction &MF = DAG.getMachineFunction();
1791 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1792 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00001793 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001794 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001795 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001796 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1797 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001798 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001799 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001800 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001801 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001802 PseudoSourceValue::getConstantPool(), 0,
1803 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001804 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001805 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001806}
1807
Jim Grosbach0e0da732009-05-12 23:59:14 +00001808SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001809ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
1810 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00001811 SDValue Val = DAG.getConstant(0, MVT::i32);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001812 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(0),
1813 Op.getOperand(1), Val);
1814}
1815
1816SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00001817ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
1818 DebugLoc dl = Op.getDebugLoc();
1819 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
1820 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
1821}
1822
1823SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00001824ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00001825 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001826 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001827 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001828 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001829 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001830 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001831 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001832 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1833 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001834 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001835 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00001836 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1837 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001838 EVT PtrVT = getPointerTy();
1839 DebugLoc dl = Op.getDebugLoc();
1840 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1841 SDValue CPAddr;
1842 unsigned PCAdj = (RelocM != Reloc::PIC_)
1843 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001844 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001845 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
1846 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001847 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001848 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001849 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00001850 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001851 PseudoSourceValue::getConstantPool(), 0,
1852 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001853
1854 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001855 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001856 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
1857 }
1858 return Result;
1859 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001860 }
1861}
1862
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001863static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00001864 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00001865 DebugLoc dl = Op.getDebugLoc();
1866 SDValue Op5 = Op.getOperand(5);
Jim Grosbach3728e962009-12-10 00:11:09 +00001867 unsigned isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue();
Evan Cheng11db0682010-08-11 06:22:01 +00001868 // Some subtargets which have dmb and dsb instructions can handle barriers
1869 // directly. Some ARMv6 cpus can support them with the help of mcr
1870 // instruction. Thumb1 and pre-v6 ARM mode use a libcall instead and should
Jim Grosbachc73993b2010-06-17 01:37:00 +00001871 // never get here.
1872 unsigned Opc = isDeviceBarrier ? ARMISD::SYNCBARRIER : ARMISD::MEMBARRIER;
Evan Cheng11db0682010-08-11 06:22:01 +00001873 if (Subtarget->hasDataBarrier())
Jim Grosbachc73993b2010-06-17 01:37:00 +00001874 return DAG.getNode(Opc, dl, MVT::Other, Op.getOperand(0));
Evan Cheng11db0682010-08-11 06:22:01 +00001875 else {
1876 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb1Only() &&
1877 "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
Jim Grosbachc73993b2010-06-17 01:37:00 +00001878 return DAG.getNode(Opc, dl, MVT::Other, Op.getOperand(0),
1879 DAG.getConstant(0, MVT::i32));
Evan Cheng11db0682010-08-11 06:22:01 +00001880 }
Jim Grosbach3728e962009-12-10 00:11:09 +00001881}
1882
Dan Gohman1e93df62010-04-17 14:41:14 +00001883static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
1884 MachineFunction &MF = DAG.getMachineFunction();
1885 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
1886
Evan Chenga8e29892007-01-19 07:51:42 +00001887 // vastart just stores the address of the VarArgsFrameIndex slot into the
1888 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001889 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001890 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001891 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001892 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
David Greene1b58cab2010-02-15 16:55:24 +00001893 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
1894 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001895}
1896
Dan Gohman475871a2008-07-27 21:46:04 +00001897SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00001898ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
1899 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001900 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001901 MachineFunction &MF = DAG.getMachineFunction();
1902 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1903
1904 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001905 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00001906 RC = ARM::tGPRRegisterClass;
1907 else
1908 RC = ARM::GPRRegisterClass;
1909
1910 // Transform the arguments stored in physical registers into virtual ones.
Jim Grosbach4725ca72010-09-08 03:54:02 +00001911 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001912 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001913
1914 SDValue ArgValue2;
1915 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001916 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chenged2ae132010-07-03 00:40:23 +00001917 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson5bafff32009-06-22 23:27:02 +00001918
1919 // Create load node to retrieve arguments from the stack.
1920 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00001921 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00001922 PseudoSourceValue::getFixedStack(FI), 0,
1923 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00001924 } else {
1925 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001926 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001927 }
1928
Jim Grosbache5165492009-11-09 00:11:35 +00001929 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00001930}
1931
1932SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001933ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001934 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001935 const SmallVectorImpl<ISD::InputArg>
1936 &Ins,
1937 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001938 SmallVectorImpl<SDValue> &InVals)
1939 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001940
Bob Wilson1f595bb2009-04-17 19:07:39 +00001941 MachineFunction &MF = DAG.getMachineFunction();
1942 MachineFrameInfo *MFI = MF.getFrameInfo();
1943
Bob Wilson1f595bb2009-04-17 19:07:39 +00001944 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1945
1946 // Assign locations to all of the incoming arguments.
1947 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001948 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1949 *DAG.getContext());
1950 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001951 CCAssignFnForNode(CallConv, /* Return*/ false,
1952 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001953
1954 SmallVector<SDValue, 16> ArgValues;
1955
1956 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1957 CCValAssign &VA = ArgLocs[i];
1958
Bob Wilsondee46d72009-04-17 20:35:10 +00001959 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001960 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001961 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00001962
Bob Wilson5bafff32009-06-22 23:27:02 +00001963 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001964 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001965 // f64 and vector types are split up into multiple registers or
1966 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00001967 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001968 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001969 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00001970 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00001971 SDValue ArgValue2;
1972 if (VA.isMemLoc()) {
Evan Chenged2ae132010-07-03 00:40:23 +00001973 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson6a234f02010-04-13 22:03:22 +00001974 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1975 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
1976 PseudoSourceValue::getFixedStack(FI), 0,
1977 false, false, 0);
1978 } else {
1979 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
1980 Chain, DAG, dl);
1981 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001982 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1983 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001984 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00001985 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001986 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
1987 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001988 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001989
Bob Wilson5bafff32009-06-22 23:27:02 +00001990 } else {
1991 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001992
Owen Anderson825b72b2009-08-11 20:47:22 +00001993 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00001994 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001995 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00001996 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001997 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001998 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001999 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002000 RC = (AFI->isThumb1OnlyFunction() ?
2001 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00002002 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002003 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002004
2005 // Transform the arguments in physical registers into virtual ones.
2006 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002007 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002008 }
2009
2010 // If this is an 8 or 16-bit value, it is really passed promoted
2011 // to 32 bits. Insert an assert[sz]ext to capture this, then
2012 // truncate to the right size.
2013 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002014 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002015 case CCValAssign::Full: break;
2016 case CCValAssign::BCvt:
2017 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
2018 break;
2019 case CCValAssign::SExt:
2020 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2021 DAG.getValueType(VA.getValVT()));
2022 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2023 break;
2024 case CCValAssign::ZExt:
2025 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2026 DAG.getValueType(VA.getValVT()));
2027 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2028 break;
2029 }
2030
Dan Gohman98ca4f22009-08-05 01:29:28 +00002031 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002032
2033 } else { // VA.isRegLoc()
2034
2035 // sanity check
2036 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002037 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002038
2039 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002040 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(), true);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002041
Bob Wilsondee46d72009-04-17 20:35:10 +00002042 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002043 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002044 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00002045 PseudoSourceValue::getFixedStack(FI), 0,
2046 false, false, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002047 }
2048 }
2049
2050 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00002051 if (isVarArg) {
2052 static const unsigned GPRArgRegs[] = {
2053 ARM::R0, ARM::R1, ARM::R2, ARM::R3
2054 };
2055
Bob Wilsondee46d72009-04-17 20:35:10 +00002056 unsigned NumGPRs = CCInfo.getFirstUnallocated
2057 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002058
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00002059 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
2060 unsigned VARegSize = (4 - NumGPRs) * 4;
2061 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00002062 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00002063 if (VARegSaveSize) {
2064 // If this function is vararg, store any remaining integer argument regs
2065 // to their spots on the stack so that they may be loaded by deferencing
2066 // the result of va_next.
2067 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Dan Gohman1e93df62010-04-17 14:41:14 +00002068 AFI->setVarArgsFrameIndex(
2069 MFI->CreateFixedObject(VARegSaveSize,
2070 ArgOffset + VARegSaveSize - VARegSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002071 true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002072 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
2073 getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00002074
Dan Gohman475871a2008-07-27 21:46:04 +00002075 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00002076 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002077 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002078 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00002079 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00002080 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00002081 RC = ARM::GPRRegisterClass;
2082
Bob Wilson998e1252009-04-20 18:36:57 +00002083 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002084 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dan Gohman1e93df62010-04-17 14:41:14 +00002085 SDValue Store =
2086 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Jim Grosbach18f30e62010-06-02 21:53:11 +00002087 PseudoSourceValue::getFixedStack(AFI->getVarArgsFrameIndex()),
2088 0, false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002089 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002090 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00002091 DAG.getConstant(4, getPointerTy()));
2092 }
2093 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002094 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002095 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00002096 } else
2097 // This will point to the next argument passed via stack.
Evan Chenged2ae132010-07-03 00:40:23 +00002098 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset, true));
Evan Chenga8e29892007-01-19 07:51:42 +00002099 }
2100
Dan Gohman98ca4f22009-08-05 01:29:28 +00002101 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002102}
2103
2104/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002105static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002106 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002107 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002108 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002109 // Maybe this has already been legalized into the constant pool?
2110 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002111 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002112 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002113 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002114 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002115 }
2116 }
2117 return false;
2118}
2119
Evan Chenga8e29892007-01-19 07:51:42 +00002120/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2121/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002122SDValue
2123ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng218977b2010-07-13 19:27:42 +00002124 SDValue &ARMcc, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002125 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002126 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002127 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002128 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002129 // Constant does not fit, try adjusting it by one?
2130 switch (CC) {
2131 default: break;
2132 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002133 case ISD::SETGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002134 if (C != 0x80000000 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002135 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002136 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002137 }
2138 break;
2139 case ISD::SETULT:
2140 case ISD::SETUGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002141 if (C != 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002142 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002143 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002144 }
2145 break;
2146 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002147 case ISD::SETGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002148 if (C != 0x7fffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002149 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002150 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002151 }
2152 break;
2153 case ISD::SETULE:
2154 case ISD::SETUGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002155 if (C != 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002156 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002157 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002158 }
2159 break;
2160 }
2161 }
2162 }
2163
2164 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002165 ARMISD::NodeType CompareType;
2166 switch (CondCode) {
2167 default:
2168 CompareType = ARMISD::CMP;
2169 break;
2170 case ARMCC::EQ:
2171 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002172 // Uses only Z Flag
2173 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002174 break;
2175 }
Evan Cheng218977b2010-07-13 19:27:42 +00002176 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002177 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002178}
2179
2180/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng515fe3a2010-07-08 02:08:50 +00002181SDValue
Evan Cheng218977b2010-07-13 19:27:42 +00002182ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Evan Cheng515fe3a2010-07-08 02:08:50 +00002183 DebugLoc dl) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002184 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002185 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00002186 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002187 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002188 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
2189 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002190}
2191
Bill Wendlingde2b1512010-08-11 08:43:16 +00002192SDValue ARMTargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
2193 SDValue Cond = Op.getOperand(0);
2194 SDValue SelectTrue = Op.getOperand(1);
2195 SDValue SelectFalse = Op.getOperand(2);
2196 DebugLoc dl = Op.getDebugLoc();
2197
2198 // Convert:
2199 //
2200 // (select (cmov 1, 0, cond), t, f) -> (cmov t, f, cond)
2201 // (select (cmov 0, 1, cond), t, f) -> (cmov f, t, cond)
2202 //
2203 if (Cond.getOpcode() == ARMISD::CMOV && Cond.hasOneUse()) {
2204 const ConstantSDNode *CMOVTrue =
2205 dyn_cast<ConstantSDNode>(Cond.getOperand(0));
2206 const ConstantSDNode *CMOVFalse =
2207 dyn_cast<ConstantSDNode>(Cond.getOperand(1));
2208
2209 if (CMOVTrue && CMOVFalse) {
2210 unsigned CMOVTrueVal = CMOVTrue->getZExtValue();
2211 unsigned CMOVFalseVal = CMOVFalse->getZExtValue();
2212
2213 SDValue True;
2214 SDValue False;
2215 if (CMOVTrueVal == 1 && CMOVFalseVal == 0) {
2216 True = SelectTrue;
2217 False = SelectFalse;
2218 } else if (CMOVTrueVal == 0 && CMOVFalseVal == 1) {
2219 True = SelectFalse;
2220 False = SelectTrue;
2221 }
2222
2223 if (True.getNode() && False.getNode()) {
2224 EVT VT = Cond.getValueType();
2225 SDValue ARMcc = Cond.getOperand(2);
2226 SDValue CCR = Cond.getOperand(3);
2227 SDValue Cmp = Cond.getOperand(4);
2228 return DAG.getNode(ARMISD::CMOV, dl, VT, True, False, ARMcc, CCR, Cmp);
2229 }
2230 }
2231 }
2232
2233 return DAG.getSelectCC(dl, Cond,
2234 DAG.getConstant(0, Cond.getValueType()),
2235 SelectTrue, SelectFalse, ISD::SETNE);
2236}
2237
Dan Gohmand858e902010-04-17 15:26:15 +00002238SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002239 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002240 SDValue LHS = Op.getOperand(0);
2241 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002242 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002243 SDValue TrueVal = Op.getOperand(2);
2244 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002245 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002246
Owen Anderson825b72b2009-08-11 20:47:22 +00002247 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002248 SDValue ARMcc;
Owen Anderson825b72b2009-08-11 20:47:22 +00002249 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002250 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2251 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002252 }
2253
2254 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002255 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00002256
Evan Cheng218977b2010-07-13 19:27:42 +00002257 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2258 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002259 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002260 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng218977b2010-07-13 19:27:42 +00002261 ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002262 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002263 SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002264 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng218977b2010-07-13 19:27:42 +00002265 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002266 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Evan Cheng218977b2010-07-13 19:27:42 +00002267 Result, TrueVal, ARMcc2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00002268 }
2269 return Result;
2270}
2271
Evan Cheng218977b2010-07-13 19:27:42 +00002272/// canChangeToInt - Given the fp compare operand, return true if it is suitable
2273/// to morph to an integer compare sequence.
2274static bool canChangeToInt(SDValue Op, bool &SeenZero,
2275 const ARMSubtarget *Subtarget) {
2276 SDNode *N = Op.getNode();
2277 if (!N->hasOneUse())
2278 // Otherwise it requires moving the value from fp to integer registers.
2279 return false;
2280 if (!N->getNumValues())
2281 return false;
2282 EVT VT = Op.getValueType();
2283 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
2284 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
2285 // vmrs are very slow, e.g. cortex-a8.
2286 return false;
2287
2288 if (isFloatingPointZero(Op)) {
2289 SeenZero = true;
2290 return true;
2291 }
2292 return ISD::isNormalLoad(N);
2293}
2294
2295static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
2296 if (isFloatingPointZero(Op))
2297 return DAG.getConstant(0, MVT::i32);
2298
2299 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
2300 return DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2301 Ld->getChain(), Ld->getBasePtr(),
2302 Ld->getSrcValue(), Ld->getSrcValueOffset(),
2303 Ld->isVolatile(), Ld->isNonTemporal(),
2304 Ld->getAlignment());
2305
2306 llvm_unreachable("Unknown VFP cmp argument!");
2307}
2308
2309static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
2310 SDValue &RetVal1, SDValue &RetVal2) {
2311 if (isFloatingPointZero(Op)) {
2312 RetVal1 = DAG.getConstant(0, MVT::i32);
2313 RetVal2 = DAG.getConstant(0, MVT::i32);
2314 return;
2315 }
2316
2317 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
2318 SDValue Ptr = Ld->getBasePtr();
2319 RetVal1 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2320 Ld->getChain(), Ptr,
2321 Ld->getSrcValue(), Ld->getSrcValueOffset(),
2322 Ld->isVolatile(), Ld->isNonTemporal(),
2323 Ld->getAlignment());
2324
2325 EVT PtrType = Ptr.getValueType();
2326 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
2327 SDValue NewPtr = DAG.getNode(ISD::ADD, Op.getDebugLoc(),
2328 PtrType, Ptr, DAG.getConstant(4, PtrType));
2329 RetVal2 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2330 Ld->getChain(), NewPtr,
2331 Ld->getSrcValue(), Ld->getSrcValueOffset() + 4,
2332 Ld->isVolatile(), Ld->isNonTemporal(),
2333 NewAlign);
2334 return;
2335 }
2336
2337 llvm_unreachable("Unknown VFP cmp argument!");
2338}
2339
2340/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
2341/// f32 and even f64 comparisons to integer ones.
2342SDValue
2343ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
2344 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002345 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng218977b2010-07-13 19:27:42 +00002346 SDValue LHS = Op.getOperand(2);
2347 SDValue RHS = Op.getOperand(3);
2348 SDValue Dest = Op.getOperand(4);
2349 DebugLoc dl = Op.getDebugLoc();
2350
2351 bool SeenZero = false;
2352 if (canChangeToInt(LHS, SeenZero, Subtarget) &&
2353 canChangeToInt(RHS, SeenZero, Subtarget) &&
Evan Cheng60108e92010-07-15 22:07:12 +00002354 // If one of the operand is zero, it's safe to ignore the NaN case since
2355 // we only care about equality comparisons.
2356 (SeenZero || (DAG.isKnownNeverNaN(LHS) && DAG.isKnownNeverNaN(RHS)))) {
Evan Cheng218977b2010-07-13 19:27:42 +00002357 // If unsafe fp math optimization is enabled and there are no othter uses of
2358 // the CMP operands, and the condition code is EQ oe NE, we can optimize it
2359 // to an integer comparison.
2360 if (CC == ISD::SETOEQ)
2361 CC = ISD::SETEQ;
2362 else if (CC == ISD::SETUNE)
2363 CC = ISD::SETNE;
2364
2365 SDValue ARMcc;
2366 if (LHS.getValueType() == MVT::f32) {
2367 LHS = bitcastf32Toi32(LHS, DAG);
2368 RHS = bitcastf32Toi32(RHS, DAG);
2369 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2370 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2371 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
2372 Chain, Dest, ARMcc, CCR, Cmp);
2373 }
2374
2375 SDValue LHS1, LHS2;
2376 SDValue RHS1, RHS2;
2377 expandf64Toi32(LHS, DAG, LHS1, LHS2);
2378 expandf64Toi32(RHS, DAG, RHS1, RHS2);
2379 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
2380 ARMcc = DAG.getConstant(CondCode, MVT::i32);
2381 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
2382 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
2383 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops, 7);
2384 }
2385
2386 return SDValue();
2387}
2388
2389SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
2390 SDValue Chain = Op.getOperand(0);
2391 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
2392 SDValue LHS = Op.getOperand(2);
2393 SDValue RHS = Op.getOperand(3);
2394 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002395 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002396
Owen Anderson825b72b2009-08-11 20:47:22 +00002397 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002398 SDValue ARMcc;
2399 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002400 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002401 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng218977b2010-07-13 19:27:42 +00002402 Chain, Dest, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002403 }
2404
Owen Anderson825b72b2009-08-11 20:47:22 +00002405 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng218977b2010-07-13 19:27:42 +00002406
2407 if (UnsafeFPMath &&
2408 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
2409 CC == ISD::SETNE || CC == ISD::SETUNE)) {
2410 SDValue Result = OptimizeVFPBrcond(Op, DAG);
2411 if (Result.getNode())
2412 return Result;
2413 }
2414
Evan Chenga8e29892007-01-19 07:51:42 +00002415 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002416 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002417
Evan Cheng218977b2010-07-13 19:27:42 +00002418 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2419 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002420 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2421 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng218977b2010-07-13 19:27:42 +00002422 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002423 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002424 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002425 ARMcc = DAG.getConstant(CondCode2, MVT::i32);
2426 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002427 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002428 }
2429 return Res;
2430}
2431
Dan Gohmand858e902010-04-17 15:26:15 +00002432SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002433 SDValue Chain = Op.getOperand(0);
2434 SDValue Table = Op.getOperand(1);
2435 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002436 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002437
Owen Andersone50ed302009-08-10 22:56:29 +00002438 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002439 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2440 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002441 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002442 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002443 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002444 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2445 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002446 if (Subtarget->isThumb2()) {
2447 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2448 // which does another jump to the destination. This also makes it easier
2449 // to translate it to TBB / TBH later.
2450 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002451 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002452 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002453 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002454 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002455 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00002456 PseudoSourceValue::getJumpTable(), 0,
2457 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002458 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002459 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002460 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002461 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002462 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00002463 PseudoSourceValue::getJumpTable(), 0, false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002464 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002465 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002466 }
Evan Chenga8e29892007-01-19 07:51:42 +00002467}
2468
Bob Wilson76a312b2010-03-19 22:51:32 +00002469static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
2470 DebugLoc dl = Op.getDebugLoc();
2471 unsigned Opc;
2472
2473 switch (Op.getOpcode()) {
2474 default:
2475 assert(0 && "Invalid opcode!");
2476 case ISD::FP_TO_SINT:
2477 Opc = ARMISD::FTOSI;
2478 break;
2479 case ISD::FP_TO_UINT:
2480 Opc = ARMISD::FTOUI;
2481 break;
2482 }
2483 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
2484 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
2485}
2486
2487static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2488 EVT VT = Op.getValueType();
2489 DebugLoc dl = Op.getDebugLoc();
2490 unsigned Opc;
2491
2492 switch (Op.getOpcode()) {
2493 default:
2494 assert(0 && "Invalid opcode!");
2495 case ISD::SINT_TO_FP:
2496 Opc = ARMISD::SITOF;
2497 break;
2498 case ISD::UINT_TO_FP:
2499 Opc = ARMISD::UITOF;
2500 break;
2501 }
2502
2503 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
2504 return DAG.getNode(Opc, dl, VT, Op);
2505}
2506
Evan Cheng515fe3a2010-07-08 02:08:50 +00002507SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002508 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002509 SDValue Tmp0 = Op.getOperand(0);
2510 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002511 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002512 EVT VT = Op.getValueType();
2513 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00002514 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
Evan Cheng218977b2010-07-13 19:27:42 +00002515 SDValue ARMcc = DAG.getConstant(ARMCC::LT, MVT::i32);
Evan Cheng515fe3a2010-07-08 02:08:50 +00002516 SDValue FP0 = DAG.getConstantFP(0.0, SrcVT);
Evan Cheng218977b2010-07-13 19:27:42 +00002517 SDValue Cmp = getVFPCmp(Tmp1, FP0, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002518 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002519 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002520}
2521
Evan Cheng2457f2c2010-05-22 01:47:14 +00002522SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
2523 MachineFunction &MF = DAG.getMachineFunction();
2524 MachineFrameInfo *MFI = MF.getFrameInfo();
2525 MFI->setReturnAddressIsTaken(true);
2526
2527 EVT VT = Op.getValueType();
2528 DebugLoc dl = Op.getDebugLoc();
2529 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
2530 if (Depth) {
2531 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
2532 SDValue Offset = DAG.getConstant(4, MVT::i32);
2533 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
2534 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
2535 NULL, 0, false, false, 0);
2536 }
2537
2538 // Return LR, which contains the return address. Mark it an implicit live-in.
Jim Grosbachc2723a52010-07-23 23:50:35 +00002539 unsigned Reg = MF.addLiveIn(ARM::LR, getRegClassFor(MVT::i32));
Evan Cheng2457f2c2010-05-22 01:47:14 +00002540 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
2541}
2542
Dan Gohmand858e902010-04-17 15:26:15 +00002543SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00002544 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2545 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002546
Owen Andersone50ed302009-08-10 22:56:29 +00002547 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002548 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2549 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002550 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002551 ? ARM::R7 : ARM::R11;
2552 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2553 while (Depth--)
David Greene1b58cab2010-02-15 16:55:24 +00002554 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
2555 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002556 return FrameAddr;
2557}
2558
Bob Wilson9f3f0612010-04-17 05:30:19 +00002559/// ExpandBIT_CONVERT - If the target supports VFP, this function is called to
2560/// expand a bit convert where either the source or destination type is i64 to
2561/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
2562/// operand type is illegal (e.g., v2f32 for a target that doesn't support
2563/// vectors), since the legalizer won't know what to do with that.
Duncan Sands1607f052008-12-01 11:39:25 +00002564static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00002565 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2566 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002567 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00002568
Bob Wilson9f3f0612010-04-17 05:30:19 +00002569 // This function is only supposed to be called for i64 types, either as the
2570 // source or destination of the bit convert.
2571 EVT SrcVT = Op.getValueType();
2572 EVT DstVT = N->getValueType(0);
2573 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
2574 "ExpandBIT_CONVERT called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00002575
Bob Wilson9f3f0612010-04-17 05:30:19 +00002576 // Turn i64->f64 into VMOVDRR.
2577 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002578 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2579 DAG.getConstant(0, MVT::i32));
2580 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2581 DAG.getConstant(1, MVT::i32));
Bob Wilson1114f562010-06-11 22:45:25 +00002582 return DAG.getNode(ISD::BIT_CONVERT, dl, DstVT,
2583 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00002584 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002585
Jim Grosbache5165492009-11-09 00:11:35 +00002586 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00002587 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
2588 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
2589 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
2590 // Merge the pieces into a single i64 value.
2591 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
2592 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002593
Bob Wilson9f3f0612010-04-17 05:30:19 +00002594 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00002595}
2596
Bob Wilson5bafff32009-06-22 23:27:02 +00002597/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002598/// Zero vectors are used to represent vector negation and in those cases
2599/// will be implemented with the NEON VNEG instruction. However, VNEG does
2600/// not support i64 elements, so sometimes the zero vectors will need to be
2601/// explicitly constructed. Regardless, use a canonical VMOV to create the
2602/// zero vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002603static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002604 assert(VT.isVector() && "Expected a vector type");
Bob Wilsoncba270d2010-07-13 21:16:48 +00002605 // The canonical modified immediate encoding of a zero vector is....0!
2606 SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32);
2607 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
2608 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
2609 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
Bob Wilson5bafff32009-06-22 23:27:02 +00002610}
2611
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002612/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2613/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002614SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
2615 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002616 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2617 EVT VT = Op.getValueType();
2618 unsigned VTBits = VT.getSizeInBits();
2619 DebugLoc dl = Op.getDebugLoc();
2620 SDValue ShOpLo = Op.getOperand(0);
2621 SDValue ShOpHi = Op.getOperand(1);
2622 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002623 SDValue ARMcc;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002624 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002625
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002626 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2627
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002628 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2629 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2630 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2631 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2632 DAG.getConstant(VTBits, MVT::i32));
2633 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2634 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002635 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002636
2637 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2638 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002639 ARMcc, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002640 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002641 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002642 CCR, Cmp);
2643
2644 SDValue Ops[2] = { Lo, Hi };
2645 return DAG.getMergeValues(Ops, 2, dl);
2646}
2647
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002648/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2649/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002650SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
2651 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002652 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2653 EVT VT = Op.getValueType();
2654 unsigned VTBits = VT.getSizeInBits();
2655 DebugLoc dl = Op.getDebugLoc();
2656 SDValue ShOpLo = Op.getOperand(0);
2657 SDValue ShOpHi = Op.getOperand(1);
2658 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002659 SDValue ARMcc;
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002660
2661 assert(Op.getOpcode() == ISD::SHL_PARTS);
2662 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2663 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2664 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2665 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2666 DAG.getConstant(VTBits, MVT::i32));
2667 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2668 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2669
2670 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2671 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2672 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002673 ARMcc, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002674 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002675 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002676 CCR, Cmp);
2677
2678 SDValue Ops[2] = { Lo, Hi };
2679 return DAG.getMergeValues(Ops, 2, dl);
2680}
2681
Jim Grosbach4725ca72010-09-08 03:54:02 +00002682SDValue ARMTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
Nate Begemand1fb5832010-08-03 21:31:55 +00002683 SelectionDAG &DAG) const {
2684 // The rounding mode is in bits 23:22 of the FPSCR.
2685 // The ARM rounding mode value to FLT_ROUNDS mapping is 0->1, 1->2, 2->3, 3->0
2686 // The formula we use to implement this is (((FPSCR + 1 << 22) >> 22) & 3)
2687 // so that the shift + and get folded into a bitfield extract.
2688 DebugLoc dl = Op.getDebugLoc();
2689 SDValue FPSCR = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::i32,
2690 DAG.getConstant(Intrinsic::arm_get_fpscr,
2691 MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00002692 SDValue FltRounds = DAG.getNode(ISD::ADD, dl, MVT::i32, FPSCR,
Nate Begemand1fb5832010-08-03 21:31:55 +00002693 DAG.getConstant(1U << 22, MVT::i32));
2694 SDValue RMODE = DAG.getNode(ISD::SRL, dl, MVT::i32, FltRounds,
2695 DAG.getConstant(22, MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00002696 return DAG.getNode(ISD::AND, dl, MVT::i32, RMODE,
Nate Begemand1fb5832010-08-03 21:31:55 +00002697 DAG.getConstant(3, MVT::i32));
2698}
2699
Jim Grosbach3482c802010-01-18 19:58:49 +00002700static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
2701 const ARMSubtarget *ST) {
2702 EVT VT = N->getValueType(0);
2703 DebugLoc dl = N->getDebugLoc();
2704
2705 if (!ST->hasV6T2Ops())
2706 return SDValue();
2707
2708 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
2709 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
2710}
2711
Bob Wilson5bafff32009-06-22 23:27:02 +00002712static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2713 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002714 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002715 DebugLoc dl = N->getDebugLoc();
2716
2717 // Lower vector shifts on NEON to use VSHL.
2718 if (VT.isVector()) {
2719 assert(ST->hasNEON() && "unexpected vector shift");
2720
2721 // Left shifts translate directly to the vshiftu intrinsic.
2722 if (N->getOpcode() == ISD::SHL)
2723 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002724 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002725 N->getOperand(0), N->getOperand(1));
2726
2727 assert((N->getOpcode() == ISD::SRA ||
2728 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2729
2730 // NEON uses the same intrinsics for both left and right shifts. For
2731 // right shifts, the shift amounts are negative, so negate the vector of
2732 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002733 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002734 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2735 getZeroVector(ShiftVT, DAG, dl),
2736 N->getOperand(1));
2737 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2738 Intrinsic::arm_neon_vshifts :
2739 Intrinsic::arm_neon_vshiftu);
2740 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002741 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002742 N->getOperand(0), NegatedCount);
2743 }
2744
Eli Friedmance392eb2009-08-22 03:13:10 +00002745 // We can get here for a node like i32 = ISD::SHL i32, i64
2746 if (VT != MVT::i64)
2747 return SDValue();
2748
2749 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002750 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002751
Chris Lattner27a6c732007-11-24 07:07:01 +00002752 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2753 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002754 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002755 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002756
Chris Lattner27a6c732007-11-24 07:07:01 +00002757 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002758 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002759
Chris Lattner27a6c732007-11-24 07:07:01 +00002760 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002761 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002762 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00002763 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002764 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002765
Chris Lattner27a6c732007-11-24 07:07:01 +00002766 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2767 // captures the result into a carry flag.
2768 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002769 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002770
Chris Lattner27a6c732007-11-24 07:07:01 +00002771 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002772 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002773
Chris Lattner27a6c732007-11-24 07:07:01 +00002774 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002775 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002776}
2777
Bob Wilson5bafff32009-06-22 23:27:02 +00002778static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2779 SDValue TmpOp0, TmpOp1;
2780 bool Invert = false;
2781 bool Swap = false;
2782 unsigned Opc = 0;
2783
2784 SDValue Op0 = Op.getOperand(0);
2785 SDValue Op1 = Op.getOperand(1);
2786 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002787 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002788 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2789 DebugLoc dl = Op.getDebugLoc();
2790
2791 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2792 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002793 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002794 case ISD::SETUNE:
2795 case ISD::SETNE: Invert = true; // Fallthrough
2796 case ISD::SETOEQ:
2797 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2798 case ISD::SETOLT:
2799 case ISD::SETLT: Swap = true; // Fallthrough
2800 case ISD::SETOGT:
2801 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2802 case ISD::SETOLE:
2803 case ISD::SETLE: Swap = true; // Fallthrough
2804 case ISD::SETOGE:
2805 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2806 case ISD::SETUGE: Swap = true; // Fallthrough
2807 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2808 case ISD::SETUGT: Swap = true; // Fallthrough
2809 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2810 case ISD::SETUEQ: Invert = true; // Fallthrough
2811 case ISD::SETONE:
2812 // Expand this to (OLT | OGT).
2813 TmpOp0 = Op0;
2814 TmpOp1 = Op1;
2815 Opc = ISD::OR;
2816 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2817 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2818 break;
2819 case ISD::SETUO: Invert = true; // Fallthrough
2820 case ISD::SETO:
2821 // Expand this to (OLT | OGE).
2822 TmpOp0 = Op0;
2823 TmpOp1 = Op1;
2824 Opc = ISD::OR;
2825 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2826 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2827 break;
2828 }
2829 } else {
2830 // Integer comparisons.
2831 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002832 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002833 case ISD::SETNE: Invert = true;
2834 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2835 case ISD::SETLT: Swap = true;
2836 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2837 case ISD::SETLE: Swap = true;
2838 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2839 case ISD::SETULT: Swap = true;
2840 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2841 case ISD::SETULE: Swap = true;
2842 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2843 }
2844
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002845 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002846 if (Opc == ARMISD::VCEQ) {
2847
2848 SDValue AndOp;
2849 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2850 AndOp = Op0;
2851 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2852 AndOp = Op1;
2853
2854 // Ignore bitconvert.
2855 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
2856 AndOp = AndOp.getOperand(0);
2857
2858 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
2859 Opc = ARMISD::VTST;
2860 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
2861 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
2862 Invert = !Invert;
2863 }
2864 }
2865 }
2866
2867 if (Swap)
2868 std::swap(Op0, Op1);
2869
2870 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
2871
2872 if (Invert)
2873 Result = DAG.getNOT(dl, Result, VT);
2874
2875 return Result;
2876}
2877
Bob Wilsond3c42842010-06-14 22:19:57 +00002878/// isNEONModifiedImm - Check if the specified splat value corresponds to a
2879/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsoncba270d2010-07-13 21:16:48 +00002880/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilsond3c42842010-06-14 22:19:57 +00002881static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
2882 unsigned SplatBitSize, SelectionDAG &DAG,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002883 EVT &VT, bool is128Bits, bool isVMOV) {
Bob Wilson6dce00c2010-07-13 04:44:34 +00002884 unsigned OpCmode, Imm;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002885
Bob Wilson827b2102010-06-15 19:05:35 +00002886 // SplatBitSize is set to the smallest size that splats the vector, so a
2887 // zero vector will always have SplatBitSize == 8. However, NEON modified
2888 // immediate instructions others than VMOV do not support the 8-bit encoding
2889 // of a zero vector, and the default encoding of zero is supposed to be the
2890 // 32-bit version.
2891 if (SplatBits == 0)
2892 SplatBitSize = 32;
2893
Bob Wilson5bafff32009-06-22 23:27:02 +00002894 switch (SplatBitSize) {
2895 case 8:
Bob Wilson7e3f0d22010-07-14 06:31:50 +00002896 if (!isVMOV)
2897 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00002898 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00002899 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson6dce00c2010-07-13 04:44:34 +00002900 OpCmode = 0xe;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002901 Imm = SplatBits;
Bob Wilsoncba270d2010-07-13 21:16:48 +00002902 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002903 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002904
2905 case 16:
2906 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002907 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002908 if ((SplatBits & ~0xff) == 0) {
2909 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002910 OpCmode = 0x8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002911 Imm = SplatBits;
2912 break;
2913 }
2914 if ((SplatBits & ~0xff00) == 0) {
2915 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002916 OpCmode = 0xa;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002917 Imm = SplatBits >> 8;
2918 break;
2919 }
2920 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002921
2922 case 32:
2923 // NEON's 32-bit VMOV supports splat values where:
2924 // * only one byte is nonzero, or
2925 // * the least significant byte is 0xff and the second byte is nonzero, or
2926 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002927 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002928 if ((SplatBits & ~0xff) == 0) {
2929 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002930 OpCmode = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002931 Imm = SplatBits;
2932 break;
2933 }
2934 if ((SplatBits & ~0xff00) == 0) {
2935 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002936 OpCmode = 0x2;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002937 Imm = SplatBits >> 8;
2938 break;
2939 }
2940 if ((SplatBits & ~0xff0000) == 0) {
2941 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002942 OpCmode = 0x4;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002943 Imm = SplatBits >> 16;
2944 break;
2945 }
2946 if ((SplatBits & ~0xff000000) == 0) {
2947 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002948 OpCmode = 0x6;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002949 Imm = SplatBits >> 24;
2950 break;
2951 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002952
2953 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00002954 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
2955 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002956 OpCmode = 0xc;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002957 Imm = SplatBits >> 8;
2958 SplatBits |= 0xff;
2959 break;
2960 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002961
2962 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00002963 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
2964 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002965 OpCmode = 0xd;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002966 Imm = SplatBits >> 16;
2967 SplatBits |= 0xffff;
2968 break;
2969 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002970
2971 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
2972 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
2973 // VMOV.I32. A (very) minor optimization would be to replicate the value
2974 // and fall through here to test for a valid 64-bit splat. But, then the
2975 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00002976 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002977
2978 case 64: {
Bob Wilson827b2102010-06-15 19:05:35 +00002979 if (!isVMOV)
2980 return SDValue();
Bob Wilson7e3f0d22010-07-14 06:31:50 +00002981 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson5bafff32009-06-22 23:27:02 +00002982 uint64_t BitMask = 0xff;
2983 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002984 unsigned ImmMask = 1;
2985 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00002986 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00002987 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002988 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002989 Imm |= ImmMask;
2990 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002991 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00002992 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002993 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002994 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00002995 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00002996 // Op=1, Cmode=1110.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002997 OpCmode = 0x1e;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002998 SplatBits = Val;
Bob Wilsoncba270d2010-07-13 21:16:48 +00002999 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00003000 break;
3001 }
3002
Bob Wilson1a913ed2010-06-11 21:34:50 +00003003 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00003004 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00003005 return SDValue();
3006 }
3007
Bob Wilsoncba270d2010-07-13 21:16:48 +00003008 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
3009 return DAG.getTargetConstant(EncodedVal, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00003010}
3011
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003012static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
3013 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003014 unsigned NumElts = VT.getVectorNumElements();
3015 ReverseVEXT = false;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003016
3017 // Assume that the first shuffle index is not UNDEF. Fail if it is.
3018 if (M[0] < 0)
3019 return false;
3020
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003021 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003022
3023 // If this is a VEXT shuffle, the immediate value is the index of the first
3024 // element. The other shuffle indices must be the successive elements after
3025 // the first one.
3026 unsigned ExpectedElt = Imm;
3027 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003028 // Increment the expected index. If it wraps around, it may still be
3029 // a VEXT but the source vectors must be swapped.
3030 ExpectedElt += 1;
3031 if (ExpectedElt == NumElts * 2) {
3032 ExpectedElt = 0;
3033 ReverseVEXT = true;
3034 }
3035
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003036 if (M[i] < 0) continue; // ignore UNDEF indices
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003037 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003038 return false;
3039 }
3040
3041 // Adjust the index value if the source operands will be swapped.
3042 if (ReverseVEXT)
3043 Imm -= NumElts;
3044
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003045 return true;
3046}
3047
Bob Wilson8bb9e482009-07-26 00:39:34 +00003048/// isVREVMask - Check if a vector shuffle corresponds to a VREV
3049/// instruction with the specified blocksize. (The order of the elements
3050/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003051static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
3052 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00003053 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
3054 "Only possible block sizes for VREV are: 16, 32, 64");
3055
Bob Wilson8bb9e482009-07-26 00:39:34 +00003056 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00003057 if (EltSz == 64)
3058 return false;
3059
3060 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003061 unsigned BlockElts = M[0] + 1;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003062 // If the first shuffle index is UNDEF, be optimistic.
3063 if (M[0] < 0)
3064 BlockElts = BlockSize / EltSz;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003065
3066 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
3067 return false;
3068
3069 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003070 if (M[i] < 0) continue; // ignore UNDEF indices
3071 if ((unsigned) M[i] != (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
Bob Wilson8bb9e482009-07-26 00:39:34 +00003072 return false;
3073 }
3074
3075 return true;
3076}
3077
Bob Wilsonc692cb72009-08-21 20:54:19 +00003078static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
3079 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003080 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3081 if (EltSz == 64)
3082 return false;
3083
Bob Wilsonc692cb72009-08-21 20:54:19 +00003084 unsigned NumElts = VT.getVectorNumElements();
3085 WhichResult = (M[0] == 0 ? 0 : 1);
3086 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003087 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3088 (M[i+1] >= 0 && (unsigned) M[i+1] != i + NumElts + WhichResult))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003089 return false;
3090 }
3091 return true;
3092}
3093
Bob Wilson324f4f12009-12-03 06:40:55 +00003094/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
3095/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3096/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
3097static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3098 unsigned &WhichResult) {
3099 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3100 if (EltSz == 64)
3101 return false;
3102
3103 unsigned NumElts = VT.getVectorNumElements();
3104 WhichResult = (M[0] == 0 ? 0 : 1);
3105 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003106 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3107 (M[i+1] >= 0 && (unsigned) M[i+1] != i + WhichResult))
Bob Wilson324f4f12009-12-03 06:40:55 +00003108 return false;
3109 }
3110 return true;
3111}
3112
Bob Wilsonc692cb72009-08-21 20:54:19 +00003113static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
3114 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003115 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3116 if (EltSz == 64)
3117 return false;
3118
Bob Wilsonc692cb72009-08-21 20:54:19 +00003119 unsigned NumElts = VT.getVectorNumElements();
3120 WhichResult = (M[0] == 0 ? 0 : 1);
3121 for (unsigned i = 0; i != NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003122 if (M[i] < 0) continue; // ignore UNDEF indices
Bob Wilsonc692cb72009-08-21 20:54:19 +00003123 if ((unsigned) M[i] != 2 * i + WhichResult)
3124 return false;
3125 }
3126
3127 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003128 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003129 return false;
3130
3131 return true;
3132}
3133
Bob Wilson324f4f12009-12-03 06:40:55 +00003134/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
3135/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3136/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
3137static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3138 unsigned &WhichResult) {
3139 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3140 if (EltSz == 64)
3141 return false;
3142
3143 unsigned Half = VT.getVectorNumElements() / 2;
3144 WhichResult = (M[0] == 0 ? 0 : 1);
3145 for (unsigned j = 0; j != 2; ++j) {
3146 unsigned Idx = WhichResult;
3147 for (unsigned i = 0; i != Half; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003148 int MIdx = M[i + j * Half];
3149 if (MIdx >= 0 && (unsigned) MIdx != Idx)
Bob Wilson324f4f12009-12-03 06:40:55 +00003150 return false;
3151 Idx += 2;
3152 }
3153 }
3154
3155 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3156 if (VT.is64BitVector() && EltSz == 32)
3157 return false;
3158
3159 return true;
3160}
3161
Bob Wilsonc692cb72009-08-21 20:54:19 +00003162static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
3163 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003164 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3165 if (EltSz == 64)
3166 return false;
3167
Bob Wilsonc692cb72009-08-21 20:54:19 +00003168 unsigned NumElts = VT.getVectorNumElements();
3169 WhichResult = (M[0] == 0 ? 0 : 1);
3170 unsigned Idx = WhichResult * NumElts / 2;
3171 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003172 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3173 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx + NumElts))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003174 return false;
3175 Idx += 1;
3176 }
3177
3178 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003179 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003180 return false;
3181
3182 return true;
3183}
3184
Bob Wilson324f4f12009-12-03 06:40:55 +00003185/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
3186/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3187/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
3188static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3189 unsigned &WhichResult) {
3190 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3191 if (EltSz == 64)
3192 return false;
3193
3194 unsigned NumElts = VT.getVectorNumElements();
3195 WhichResult = (M[0] == 0 ? 0 : 1);
3196 unsigned Idx = WhichResult * NumElts / 2;
3197 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003198 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3199 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx))
Bob Wilson324f4f12009-12-03 06:40:55 +00003200 return false;
3201 Idx += 1;
3202 }
3203
3204 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3205 if (VT.is64BitVector() && EltSz == 32)
3206 return false;
3207
3208 return true;
3209}
3210
Dale Johannesenf630c712010-07-29 20:10:08 +00003211// If N is an integer constant that can be moved into a register in one
3212// instruction, return an SDValue of such a constant (will become a MOV
3213// instruction). Otherwise return null.
3214static SDValue IsSingleInstrConstant(SDValue N, SelectionDAG &DAG,
3215 const ARMSubtarget *ST, DebugLoc dl) {
3216 uint64_t Val;
3217 if (!isa<ConstantSDNode>(N))
3218 return SDValue();
3219 Val = cast<ConstantSDNode>(N)->getZExtValue();
3220
3221 if (ST->isThumb1Only()) {
3222 if (Val <= 255 || ~Val <= 255)
3223 return DAG.getConstant(Val, MVT::i32);
3224 } else {
3225 if (ARM_AM::getSOImmVal(Val) != -1 || ARM_AM::getSOImmVal(~Val) != -1)
3226 return DAG.getConstant(Val, MVT::i32);
3227 }
3228 return SDValue();
3229}
3230
Bob Wilson5bafff32009-06-22 23:27:02 +00003231// If this is a case we can't handle, return null and let the default
3232// expansion code take care of it.
Jim Grosbach4725ca72010-09-08 03:54:02 +00003233static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
Dale Johannesenf630c712010-07-29 20:10:08 +00003234 const ARMSubtarget *ST) {
Bob Wilsond06791f2009-08-13 01:57:47 +00003235 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003236 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003237 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003238
3239 APInt SplatBits, SplatUndef;
3240 unsigned SplatBitSize;
3241 bool HasAnyUndefs;
3242 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003243 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00003244 // Check if an immediate VMOV works.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003245 EVT VmovVT;
Bob Wilsond3c42842010-06-14 22:19:57 +00003246 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsoncba270d2010-07-13 21:16:48 +00003247 SplatUndef.getZExtValue(), SplatBitSize,
3248 DAG, VmovVT, VT.is128BitVector(), true);
3249 if (Val.getNode()) {
3250 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
3251 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
3252 }
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003253
3254 // Try an immediate VMVN.
3255 uint64_t NegatedImm = (SplatBits.getZExtValue() ^
3256 ((1LL << SplatBitSize) - 1));
3257 Val = isNEONModifiedImm(NegatedImm,
3258 SplatUndef.getZExtValue(), SplatBitSize,
3259 DAG, VmovVT, VT.is128BitVector(), false);
3260 if (Val.getNode()) {
3261 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
3262 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
3263 }
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003264 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00003265 }
3266
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003267 // Scan through the operands to see if only one value is used.
3268 unsigned NumElts = VT.getVectorNumElements();
3269 bool isOnlyLowElement = true;
3270 bool usesOnlyOneValue = true;
3271 bool isConstant = true;
3272 SDValue Value;
3273 for (unsigned i = 0; i < NumElts; ++i) {
3274 SDValue V = Op.getOperand(i);
3275 if (V.getOpcode() == ISD::UNDEF)
3276 continue;
3277 if (i > 0)
3278 isOnlyLowElement = false;
3279 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
3280 isConstant = false;
3281
3282 if (!Value.getNode())
3283 Value = V;
3284 else if (V != Value)
3285 usesOnlyOneValue = false;
3286 }
3287
3288 if (!Value.getNode())
3289 return DAG.getUNDEF(VT);
3290
3291 if (isOnlyLowElement)
3292 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
3293
Dale Johannesenf630c712010-07-29 20:10:08 +00003294 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3295
3296 if (EnableARMVDUPsplat) {
3297 // Use VDUP for non-constant splats. For f32 constant splats, reduce to
3298 // i32 and try again.
3299 if (usesOnlyOneValue && EltSize <= 32) {
3300 if (!isConstant)
3301 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3302 if (VT.getVectorElementType().isFloatingPoint()) {
3303 SmallVector<SDValue, 8> Ops;
3304 for (unsigned i = 0; i < NumElts; ++i)
Jim Grosbach4725ca72010-09-08 03:54:02 +00003305 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Dale Johannesenf630c712010-07-29 20:10:08 +00003306 Op.getOperand(i)));
3307 SDValue Val = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &Ops[0],
3308 NumElts);
Jim Grosbach4725ca72010-09-08 03:54:02 +00003309 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenf630c712010-07-29 20:10:08 +00003310 LowerBUILD_VECTOR(Val, DAG, ST));
3311 }
3312 SDValue Val = IsSingleInstrConstant(Value, DAG, ST, dl);
3313 if (Val.getNode())
3314 return DAG.getNode(ARMISD::VDUP, dl, VT, Val);
3315 }
3316 }
3317
3318 // If all elements are constants and the case above didn't get hit, fall back
3319 // to the default expansion, which will generate a load from the constant
3320 // pool.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003321 if (isConstant)
3322 return SDValue();
3323
Dale Johannesenf630c712010-07-29 20:10:08 +00003324 if (!EnableARMVDUPsplat) {
3325 // Use VDUP for non-constant splats.
3326 if (usesOnlyOneValue && EltSize <= 32)
3327 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3328 }
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003329
3330 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003331 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
3332 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003333 if (EltSize >= 32) {
3334 // Do the expansion with floating-point types, since that is what the VFP
3335 // registers are defined to use, and since i64 is not legal.
3336 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3337 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003338 SmallVector<SDValue, 8> Ops;
3339 for (unsigned i = 0; i < NumElts; ++i)
3340 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, dl, EltVT, Op.getOperand(i)));
3341 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003342 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003343 }
3344
3345 return SDValue();
3346}
3347
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003348/// isShuffleMaskLegal - Targets can use this to indicate that they only
3349/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
3350/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
3351/// are assumed to be legal.
3352bool
3353ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
3354 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003355 if (VT.getVectorNumElements() == 4 &&
3356 (VT.is128BitVector() || VT.is64BitVector())) {
3357 unsigned PFIndexes[4];
3358 for (unsigned i = 0; i != 4; ++i) {
3359 if (M[i] < 0)
3360 PFIndexes[i] = 8;
3361 else
3362 PFIndexes[i] = M[i];
3363 }
3364
3365 // Compute the index in the perfect shuffle table.
3366 unsigned PFTableIndex =
3367 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3368 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3369 unsigned Cost = (PFEntry >> 30);
3370
3371 if (Cost <= 4)
3372 return true;
3373 }
3374
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003375 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00003376 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003377
Bob Wilson53dd2452010-06-07 23:53:38 +00003378 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3379 return (EltSize >= 32 ||
3380 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003381 isVREVMask(M, VT, 64) ||
3382 isVREVMask(M, VT, 32) ||
3383 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00003384 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
3385 isVTRNMask(M, VT, WhichResult) ||
3386 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00003387 isVZIPMask(M, VT, WhichResult) ||
3388 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
3389 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
3390 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003391}
3392
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003393/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3394/// the specified operations to build the shuffle.
3395static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
3396 SDValue RHS, SelectionDAG &DAG,
3397 DebugLoc dl) {
3398 unsigned OpNum = (PFEntry >> 26) & 0x0F;
3399 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
3400 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3401
3402 enum {
3403 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
3404 OP_VREV,
3405 OP_VDUP0,
3406 OP_VDUP1,
3407 OP_VDUP2,
3408 OP_VDUP3,
3409 OP_VEXT1,
3410 OP_VEXT2,
3411 OP_VEXT3,
3412 OP_VUZPL, // VUZP, left result
3413 OP_VUZPR, // VUZP, right result
3414 OP_VZIPL, // VZIP, left result
3415 OP_VZIPR, // VZIP, right result
3416 OP_VTRNL, // VTRN, left result
3417 OP_VTRNR // VTRN, right result
3418 };
3419
3420 if (OpNum == OP_COPY) {
3421 if (LHSID == (1*9+2)*9+3) return LHS;
3422 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3423 return RHS;
3424 }
3425
3426 SDValue OpLHS, OpRHS;
3427 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3428 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
3429 EVT VT = OpLHS.getValueType();
3430
3431 switch (OpNum) {
3432 default: llvm_unreachable("Unknown shuffle opcode!");
3433 case OP_VREV:
3434 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
3435 case OP_VDUP0:
3436 case OP_VDUP1:
3437 case OP_VDUP2:
3438 case OP_VDUP3:
3439 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003440 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003441 case OP_VEXT1:
3442 case OP_VEXT2:
3443 case OP_VEXT3:
3444 return DAG.getNode(ARMISD::VEXT, dl, VT,
3445 OpLHS, OpRHS,
3446 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
3447 case OP_VUZPL:
3448 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003449 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003450 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
3451 case OP_VZIPL:
3452 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003453 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003454 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
3455 case OP_VTRNL:
3456 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003457 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3458 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003459 }
3460}
3461
Bob Wilson5bafff32009-06-22 23:27:02 +00003462static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003463 SDValue V1 = Op.getOperand(0);
3464 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00003465 DebugLoc dl = Op.getDebugLoc();
3466 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003467 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003468 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00003469
Bob Wilson28865062009-08-13 02:13:04 +00003470 // Convert shuffles that are directly supported on NEON to target-specific
3471 // DAG nodes, instead of keeping them as shuffles and matching them again
3472 // during code selection. This is more efficient and avoids the possibility
3473 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00003474 // FIXME: floating-point vectors should be canonicalized to integer vectors
3475 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003476 SVN->getMask(ShuffleMask);
3477
Bob Wilson53dd2452010-06-07 23:53:38 +00003478 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3479 if (EltSize <= 32) {
3480 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
3481 int Lane = SVN->getSplatIndex();
3482 // If this is undef splat, generate it via "just" vdup, if possible.
3483 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00003484
Bob Wilson53dd2452010-06-07 23:53:38 +00003485 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3486 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
3487 }
3488 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
3489 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003490 }
Bob Wilson53dd2452010-06-07 23:53:38 +00003491
3492 bool ReverseVEXT;
3493 unsigned Imm;
3494 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
3495 if (ReverseVEXT)
3496 std::swap(V1, V2);
3497 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
3498 DAG.getConstant(Imm, MVT::i32));
3499 }
3500
3501 if (isVREVMask(ShuffleMask, VT, 64))
3502 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
3503 if (isVREVMask(ShuffleMask, VT, 32))
3504 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
3505 if (isVREVMask(ShuffleMask, VT, 16))
3506 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
3507
3508 // Check for Neon shuffles that modify both input vectors in place.
3509 // If both results are used, i.e., if there are two shuffles with the same
3510 // source operands and with masks corresponding to both results of one of
3511 // these operations, DAG memoization will ensure that a single node is
3512 // used for both shuffles.
3513 unsigned WhichResult;
3514 if (isVTRNMask(ShuffleMask, VT, WhichResult))
3515 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3516 V1, V2).getValue(WhichResult);
3517 if (isVUZPMask(ShuffleMask, VT, WhichResult))
3518 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3519 V1, V2).getValue(WhichResult);
3520 if (isVZIPMask(ShuffleMask, VT, WhichResult))
3521 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3522 V1, V2).getValue(WhichResult);
3523
3524 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
3525 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3526 V1, V1).getValue(WhichResult);
3527 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3528 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3529 V1, V1).getValue(WhichResult);
3530 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3531 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3532 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00003533 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003534
Bob Wilsonc692cb72009-08-21 20:54:19 +00003535 // If the shuffle is not directly supported and it has 4 elements, use
3536 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003537 unsigned NumElts = VT.getVectorNumElements();
3538 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003539 unsigned PFIndexes[4];
3540 for (unsigned i = 0; i != 4; ++i) {
3541 if (ShuffleMask[i] < 0)
3542 PFIndexes[i] = 8;
3543 else
3544 PFIndexes[i] = ShuffleMask[i];
3545 }
3546
3547 // Compute the index in the perfect shuffle table.
3548 unsigned PFTableIndex =
3549 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003550 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3551 unsigned Cost = (PFEntry >> 30);
3552
3553 if (Cost <= 4)
3554 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
3555 }
Bob Wilsond8e17572009-08-12 22:31:50 +00003556
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003557 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003558 if (EltSize >= 32) {
3559 // Do the expansion with floating-point types, since that is what the VFP
3560 // registers are defined to use, and since i64 is not legal.
3561 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3562 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
3563 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V1);
3564 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003565 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003566 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00003567 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003568 Ops.push_back(DAG.getUNDEF(EltVT));
3569 else
3570 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
3571 ShuffleMask[i] < (int)NumElts ? V1 : V2,
3572 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
3573 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00003574 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003575 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilson63b88452010-05-20 18:39:53 +00003576 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
3577 }
3578
Bob Wilson22cac0d2009-08-14 05:16:33 +00003579 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003580}
3581
Bob Wilson5bafff32009-06-22 23:27:02 +00003582static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003583 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003584 DebugLoc dl = Op.getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003585 SDValue Vec = Op.getOperand(0);
3586 SDValue Lane = Op.getOperand(1);
Bob Wilson934f98b2009-10-15 23:12:05 +00003587 assert(VT == MVT::i32 &&
3588 Vec.getValueType().getVectorElementType().getSizeInBits() < 32 &&
3589 "unexpected type for custom-lowering vector extract");
3590 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
Bob Wilson5bafff32009-06-22 23:27:02 +00003591}
3592
Bob Wilsona6d65862009-08-03 20:36:38 +00003593static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3594 // The only time a CONCAT_VECTORS operation can have legal types is when
3595 // two 64-bit vectors are concatenated to a 128-bit vector.
3596 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
3597 "unexpected CONCAT_VECTORS");
3598 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00003599 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00003600 SDValue Op0 = Op.getOperand(0);
3601 SDValue Op1 = Op.getOperand(1);
3602 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003603 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3604 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00003605 DAG.getIntPtrConstant(0));
3606 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003607 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3608 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00003609 DAG.getIntPtrConstant(1));
3610 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003611}
3612
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003613/// SkipExtension - For a node that is either a SIGN_EXTEND, ZERO_EXTEND, or
3614/// an extending load, return the unextended value.
3615static SDValue SkipExtension(SDNode *N, SelectionDAG &DAG) {
3616 if (N->getOpcode() == ISD::SIGN_EXTEND || N->getOpcode() == ISD::ZERO_EXTEND)
3617 return N->getOperand(0);
3618 LoadSDNode *LD = cast<LoadSDNode>(N);
3619 return DAG.getLoad(LD->getMemoryVT(), N->getDebugLoc(), LD->getChain(),
3620 LD->getBasePtr(), LD->getSrcValue(),
3621 LD->getSrcValueOffset(), LD->isVolatile(),
3622 LD->isNonTemporal(), LD->getAlignment());
3623}
3624
3625static SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) {
3626 // Multiplications are only custom-lowered for 128-bit vectors so that
3627 // VMULL can be detected. Otherwise v2i64 multiplications are not legal.
3628 EVT VT = Op.getValueType();
3629 assert(VT.is128BitVector() && "unexpected type for custom-lowering ISD::MUL");
3630 SDNode *N0 = Op.getOperand(0).getNode();
3631 SDNode *N1 = Op.getOperand(1).getNode();
3632 unsigned NewOpc = 0;
3633 if ((N0->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N0)) &&
3634 (N1->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N1))) {
3635 NewOpc = ARMISD::VMULLs;
3636 } else if ((N0->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N0)) &&
3637 (N1->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N1))) {
3638 NewOpc = ARMISD::VMULLu;
3639 } else if (VT.getSimpleVT().SimpleTy == MVT::v2i64) {
3640 // Fall through to expand this. It is not legal.
3641 return SDValue();
3642 } else {
3643 // Other vector multiplications are legal.
3644 return Op;
3645 }
3646
3647 // Legalize to a VMULL instruction.
3648 DebugLoc DL = Op.getDebugLoc();
3649 SDValue Op0 = SkipExtension(N0, DAG);
3650 SDValue Op1 = SkipExtension(N1, DAG);
3651
3652 assert(Op0.getValueType().is64BitVector() &&
3653 Op1.getValueType().is64BitVector() &&
3654 "unexpected types for extended operands to VMULL");
3655 return DAG.getNode(NewOpc, DL, VT, Op0, Op1);
3656}
3657
Dan Gohmand858e902010-04-17 15:26:15 +00003658SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003659 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003660 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00003661 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00003662 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003663 case ISD::GlobalAddress:
3664 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
3665 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003666 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendlingde2b1512010-08-11 08:43:16 +00003667 case ISD::SELECT: return LowerSELECT(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00003668 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3669 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003670 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00003671 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003672 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00003673 case ISD::SINT_TO_FP:
3674 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
3675 case ISD::FP_TO_SINT:
3676 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003677 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003678 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00003679 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003680 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00003681 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00003682 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00003683 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
3684 Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003685 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003686 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00003687 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00003688 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00003689 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003690 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00003691 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00003692 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003693 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Dale Johannesenf630c712010-07-29 20:10:08 +00003694 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003695 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003696 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00003697 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Bob Wilsonb31a11b2010-08-20 04:54:02 +00003698 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003699 case ISD::MUL: return LowerMUL(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003700 }
Dan Gohman475871a2008-07-27 21:46:04 +00003701 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003702}
3703
Duncan Sands1607f052008-12-01 11:39:25 +00003704/// ReplaceNodeResults - Replace the results of node with an illegal result
3705/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00003706void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
3707 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00003708 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00003709 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00003710 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00003711 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003712 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003713 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003714 case ISD::BIT_CONVERT:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003715 Res = ExpandBIT_CONVERT(N, DAG);
3716 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00003717 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003718 case ISD::SRA:
3719 Res = LowerShift(N, DAG, Subtarget);
3720 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003721 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00003722 if (Res.getNode())
3723 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00003724}
Chris Lattner27a6c732007-11-24 07:07:01 +00003725
Evan Chenga8e29892007-01-19 07:51:42 +00003726//===----------------------------------------------------------------------===//
3727// ARM Scheduler Hooks
3728//===----------------------------------------------------------------------===//
3729
3730MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003731ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
3732 MachineBasicBlock *BB,
3733 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00003734 unsigned dest = MI->getOperand(0).getReg();
3735 unsigned ptr = MI->getOperand(1).getReg();
3736 unsigned oldval = MI->getOperand(2).getReg();
3737 unsigned newval = MI->getOperand(3).getReg();
3738 unsigned scratch = BB->getParent()->getRegInfo()
3739 .createVirtualRegister(ARM::GPRRegisterClass);
3740 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3741 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003742 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00003743
3744 unsigned ldrOpc, strOpc;
3745 switch (Size) {
3746 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003747 case 1:
3748 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
3749 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
3750 break;
3751 case 2:
3752 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3753 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3754 break;
3755 case 4:
3756 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3757 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3758 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003759 }
3760
3761 MachineFunction *MF = BB->getParent();
3762 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3763 MachineFunction::iterator It = BB;
3764 ++It; // insert the new blocks after the current block
3765
3766 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3767 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3768 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3769 MF->insert(It, loop1MBB);
3770 MF->insert(It, loop2MBB);
3771 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00003772
3773 // Transfer the remainder of BB and its successor edges to exitMBB.
3774 exitMBB->splice(exitMBB->begin(), BB,
3775 llvm::next(MachineBasicBlock::iterator(MI)),
3776 BB->end());
3777 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003778
3779 // thisMBB:
3780 // ...
3781 // fallthrough --> loop1MBB
3782 BB->addSuccessor(loop1MBB);
3783
3784 // loop1MBB:
3785 // ldrex dest, [ptr]
3786 // cmp dest, oldval
3787 // bne exitMBB
3788 BB = loop1MBB;
3789 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003790 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003791 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003792 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3793 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003794 BB->addSuccessor(loop2MBB);
3795 BB->addSuccessor(exitMBB);
3796
3797 // loop2MBB:
3798 // strex scratch, newval, [ptr]
3799 // cmp scratch, #0
3800 // bne loop1MBB
3801 BB = loop2MBB;
3802 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
3803 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003804 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003805 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003806 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3807 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003808 BB->addSuccessor(loop1MBB);
3809 BB->addSuccessor(exitMBB);
3810
3811 // exitMBB:
3812 // ...
3813 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00003814
Dan Gohman14152b42010-07-06 20:24:04 +00003815 MI->eraseFromParent(); // The instruction is gone now.
Jim Grosbach5efaed32010-01-15 00:18:34 +00003816
Jim Grosbach5278eb82009-12-11 01:42:04 +00003817 return BB;
3818}
3819
3820MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003821ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3822 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00003823 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
3824 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3825
3826 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003827 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003828 MachineFunction::iterator It = BB;
3829 ++It;
3830
3831 unsigned dest = MI->getOperand(0).getReg();
3832 unsigned ptr = MI->getOperand(1).getReg();
3833 unsigned incr = MI->getOperand(2).getReg();
3834 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00003835
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003836 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003837 unsigned ldrOpc, strOpc;
3838 switch (Size) {
3839 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003840 case 1:
3841 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00003842 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003843 break;
3844 case 2:
3845 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3846 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3847 break;
3848 case 4:
3849 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3850 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3851 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00003852 }
3853
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003854 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3855 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3856 MF->insert(It, loopMBB);
3857 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00003858
3859 // Transfer the remainder of BB and its successor edges to exitMBB.
3860 exitMBB->splice(exitMBB->begin(), BB,
3861 llvm::next(MachineBasicBlock::iterator(MI)),
3862 BB->end());
3863 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003864
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003865 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003866 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3867 unsigned scratch2 = (!BinOpcode) ? incr :
3868 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3869
3870 // thisMBB:
3871 // ...
3872 // fallthrough --> loopMBB
3873 BB->addSuccessor(loopMBB);
3874
3875 // loopMBB:
3876 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003877 // <binop> scratch2, dest, incr
3878 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00003879 // cmp scratch, #0
3880 // bne- loopMBB
3881 // fallthrough --> exitMBB
3882 BB = loopMBB;
3883 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00003884 if (BinOpcode) {
3885 // operand order needs to go the other way for NAND
3886 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
3887 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3888 addReg(incr).addReg(dest)).addReg(0);
3889 else
3890 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3891 addReg(dest).addReg(incr)).addReg(0);
3892 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00003893
3894 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
3895 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003896 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00003897 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003898 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3899 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003900
3901 BB->addSuccessor(loopMBB);
3902 BB->addSuccessor(exitMBB);
3903
3904 // exitMBB:
3905 // ...
3906 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00003907
Dan Gohman14152b42010-07-06 20:24:04 +00003908 MI->eraseFromParent(); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00003909
Jim Grosbachc3c23542009-12-14 04:22:04 +00003910 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00003911}
3912
Evan Cheng218977b2010-07-13 19:27:42 +00003913static
3914MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
3915 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
3916 E = MBB->succ_end(); I != E; ++I)
3917 if (*I != Succ)
3918 return *I;
3919 llvm_unreachable("Expecting a BB with two successors!");
3920}
3921
Jim Grosbache801dc42009-12-12 01:40:06 +00003922MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00003923ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00003924 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003925 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00003926 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003927 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00003928 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00003929 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00003930 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00003931 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00003932
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003933 case ARM::ATOMIC_LOAD_ADD_I8:
3934 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3935 case ARM::ATOMIC_LOAD_ADD_I16:
3936 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3937 case ARM::ATOMIC_LOAD_ADD_I32:
3938 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003939
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003940 case ARM::ATOMIC_LOAD_AND_I8:
3941 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3942 case ARM::ATOMIC_LOAD_AND_I16:
3943 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3944 case ARM::ATOMIC_LOAD_AND_I32:
3945 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003946
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003947 case ARM::ATOMIC_LOAD_OR_I8:
3948 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3949 case ARM::ATOMIC_LOAD_OR_I16:
3950 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3951 case ARM::ATOMIC_LOAD_OR_I32:
3952 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003953
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003954 case ARM::ATOMIC_LOAD_XOR_I8:
3955 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3956 case ARM::ATOMIC_LOAD_XOR_I16:
3957 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3958 case ARM::ATOMIC_LOAD_XOR_I32:
3959 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003960
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003961 case ARM::ATOMIC_LOAD_NAND_I8:
3962 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3963 case ARM::ATOMIC_LOAD_NAND_I16:
3964 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3965 case ARM::ATOMIC_LOAD_NAND_I32:
3966 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003967
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003968 case ARM::ATOMIC_LOAD_SUB_I8:
3969 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3970 case ARM::ATOMIC_LOAD_SUB_I16:
3971 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3972 case ARM::ATOMIC_LOAD_SUB_I32:
3973 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003974
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003975 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
3976 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
3977 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00003978
3979 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
3980 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
3981 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003982
Evan Cheng007ea272009-08-12 05:17:19 +00003983 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00003984 // To "insert" a SELECT_CC instruction, we actually have to insert the
3985 // diamond control-flow pattern. The incoming instruction knows the
3986 // destination vreg to set, the condition code register to branch on, the
3987 // true/false values to select between, and a branch opcode to use.
3988 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003989 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00003990 ++It;
3991
3992 // thisMBB:
3993 // ...
3994 // TrueVal = ...
3995 // cmpTY ccX, r1, r2
3996 // bCC copy1MBB
3997 // fallthrough --> copy0MBB
3998 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003999 MachineFunction *F = BB->getParent();
4000 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4001 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohman258c58c2010-07-06 15:49:48 +00004002 F->insert(It, copy0MBB);
4003 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004004
4005 // Transfer the remainder of BB and its successor edges to sinkMBB.
4006 sinkMBB->splice(sinkMBB->begin(), BB,
4007 llvm::next(MachineBasicBlock::iterator(MI)),
4008 BB->end());
4009 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4010
Dan Gohman258c58c2010-07-06 15:49:48 +00004011 BB->addSuccessor(copy0MBB);
4012 BB->addSuccessor(sinkMBB);
Dan Gohmanb81c7712010-07-06 15:18:19 +00004013
Dan Gohman14152b42010-07-06 20:24:04 +00004014 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
4015 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
4016
Evan Chenga8e29892007-01-19 07:51:42 +00004017 // copy0MBB:
4018 // %FalseValue = ...
4019 // # fallthrough to sinkMBB
4020 BB = copy0MBB;
4021
4022 // Update machine-CFG edges
4023 BB->addSuccessor(sinkMBB);
4024
4025 // sinkMBB:
4026 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4027 // ...
4028 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004029 BuildMI(*BB, BB->begin(), dl,
4030 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00004031 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
4032 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4033
Dan Gohman14152b42010-07-06 20:24:04 +00004034 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00004035 return BB;
4036 }
Evan Cheng86198642009-08-07 00:34:42 +00004037
Evan Cheng218977b2010-07-13 19:27:42 +00004038 case ARM::BCCi64:
4039 case ARM::BCCZi64: {
4040 // Compare both parts that make up the double comparison separately for
4041 // equality.
4042 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
4043
4044 unsigned LHS1 = MI->getOperand(1).getReg();
4045 unsigned LHS2 = MI->getOperand(2).getReg();
4046 if (RHSisZero) {
4047 AddDefaultPred(BuildMI(BB, dl,
4048 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4049 .addReg(LHS1).addImm(0));
4050 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4051 .addReg(LHS2).addImm(0)
4052 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4053 } else {
4054 unsigned RHS1 = MI->getOperand(3).getReg();
4055 unsigned RHS2 = MI->getOperand(4).getReg();
4056 AddDefaultPred(BuildMI(BB, dl,
4057 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4058 .addReg(LHS1).addReg(RHS1));
4059 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4060 .addReg(LHS2).addReg(RHS2)
4061 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4062 }
4063
4064 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
4065 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
4066 if (MI->getOperand(0).getImm() == ARMCC::NE)
4067 std::swap(destMBB, exitMBB);
4068
4069 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4070 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
4071 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2B : ARM::B))
4072 .addMBB(exitMBB);
4073
4074 MI->eraseFromParent(); // The pseudo instruction is gone now.
4075 return BB;
4076 }
Evan Chenga8e29892007-01-19 07:51:42 +00004077 }
4078}
4079
4080//===----------------------------------------------------------------------===//
4081// ARM Optimization Hooks
4082//===----------------------------------------------------------------------===//
4083
Chris Lattnerd1980a52009-03-12 06:52:53 +00004084static
4085SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
4086 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004087 SelectionDAG &DAG = DCI.DAG;
4088 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004089 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00004090 unsigned Opc = N->getOpcode();
4091 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
4092 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
4093 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
4094 ISD::CondCode CC = ISD::SETCC_INVALID;
4095
4096 if (isSlctCC) {
4097 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
4098 } else {
4099 SDValue CCOp = Slct.getOperand(0);
4100 if (CCOp.getOpcode() == ISD::SETCC)
4101 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
4102 }
4103
4104 bool DoXform = false;
4105 bool InvCC = false;
4106 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
4107 "Bad input!");
4108
4109 if (LHS.getOpcode() == ISD::Constant &&
4110 cast<ConstantSDNode>(LHS)->isNullValue()) {
4111 DoXform = true;
4112 } else if (CC != ISD::SETCC_INVALID &&
4113 RHS.getOpcode() == ISD::Constant &&
4114 cast<ConstantSDNode>(RHS)->isNullValue()) {
4115 std::swap(LHS, RHS);
4116 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00004117 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00004118 Op0.getOperand(0).getValueType();
4119 bool isInt = OpVT.isInteger();
4120 CC = ISD::getSetCCInverse(CC, isInt);
4121
4122 if (!TLI.isCondCodeLegal(CC, OpVT))
4123 return SDValue(); // Inverse operator isn't legal.
4124
4125 DoXform = true;
4126 InvCC = true;
4127 }
4128
4129 if (DoXform) {
4130 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
4131 if (isSlctCC)
4132 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
4133 Slct.getOperand(0), Slct.getOperand(1), CC);
4134 SDValue CCOp = Slct.getOperand(0);
4135 if (InvCC)
4136 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
4137 CCOp.getOperand(0), CCOp.getOperand(1), CC);
4138 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
4139 CCOp, OtherOp, Result);
4140 }
4141 return SDValue();
4142}
4143
Bob Wilson3d5792a2010-07-29 20:34:14 +00004144/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
4145/// operands N0 and N1. This is a helper for PerformADDCombine that is
4146/// called with the default operands, and if that fails, with commuted
4147/// operands.
4148static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
4149 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004150 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
4151 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
4152 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
4153 if (Result.getNode()) return Result;
4154 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00004155 return SDValue();
4156}
4157
Bob Wilson3d5792a2010-07-29 20:34:14 +00004158/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
4159///
4160static SDValue PerformADDCombine(SDNode *N,
4161 TargetLowering::DAGCombinerInfo &DCI) {
4162 SDValue N0 = N->getOperand(0);
4163 SDValue N1 = N->getOperand(1);
4164
4165 // First try with the default operand order.
4166 SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI);
4167 if (Result.getNode())
4168 return Result;
4169
4170 // If that didn't work, try again with the operands commuted.
4171 return PerformADDCombineWithOperands(N, N1, N0, DCI);
4172}
4173
Chris Lattnerd1980a52009-03-12 06:52:53 +00004174/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
Bob Wilson3d5792a2010-07-29 20:34:14 +00004175///
Chris Lattnerd1980a52009-03-12 06:52:53 +00004176static SDValue PerformSUBCombine(SDNode *N,
4177 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson3d5792a2010-07-29 20:34:14 +00004178 SDValue N0 = N->getOperand(0);
4179 SDValue N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00004180
Chris Lattnerd1980a52009-03-12 06:52:53 +00004181 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
4182 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
4183 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
4184 if (Result.getNode()) return Result;
4185 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004186
Chris Lattnerd1980a52009-03-12 06:52:53 +00004187 return SDValue();
4188}
4189
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004190static SDValue PerformMULCombine(SDNode *N,
4191 TargetLowering::DAGCombinerInfo &DCI,
4192 const ARMSubtarget *Subtarget) {
4193 SelectionDAG &DAG = DCI.DAG;
4194
4195 if (Subtarget->isThumb1Only())
4196 return SDValue();
4197
4198 if (DAG.getMachineFunction().
4199 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
4200 return SDValue();
4201
4202 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
4203 return SDValue();
4204
4205 EVT VT = N->getValueType(0);
4206 if (VT != MVT::i32)
4207 return SDValue();
4208
4209 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
4210 if (!C)
4211 return SDValue();
4212
4213 uint64_t MulAmt = C->getZExtValue();
4214 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
4215 ShiftAmt = ShiftAmt & (32 - 1);
4216 SDValue V = N->getOperand(0);
4217 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004218
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004219 SDValue Res;
4220 MulAmt >>= ShiftAmt;
4221 if (isPowerOf2_32(MulAmt - 1)) {
4222 // (mul x, 2^N + 1) => (add (shl x, N), x)
4223 Res = DAG.getNode(ISD::ADD, DL, VT,
4224 V, DAG.getNode(ISD::SHL, DL, VT,
4225 V, DAG.getConstant(Log2_32(MulAmt-1),
4226 MVT::i32)));
4227 } else if (isPowerOf2_32(MulAmt + 1)) {
4228 // (mul x, 2^N - 1) => (sub (shl x, N), x)
4229 Res = DAG.getNode(ISD::SUB, DL, VT,
4230 DAG.getNode(ISD::SHL, DL, VT,
4231 V, DAG.getConstant(Log2_32(MulAmt+1),
4232 MVT::i32)),
4233 V);
4234 } else
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004235 return SDValue();
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004236
4237 if (ShiftAmt != 0)
4238 Res = DAG.getNode(ISD::SHL, DL, VT, Res,
4239 DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004240
4241 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004242 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004243 return SDValue();
4244}
4245
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004246/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
4247static SDValue PerformORCombine(SDNode *N,
4248 TargetLowering::DAGCombinerInfo &DCI,
4249 const ARMSubtarget *Subtarget) {
Jim Grosbach54238562010-07-17 03:30:54 +00004250 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
4251 // reasonable.
4252
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004253 // BFI is only available on V6T2+
4254 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
4255 return SDValue();
4256
4257 SelectionDAG &DAG = DCI.DAG;
4258 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Jim Grosbach54238562010-07-17 03:30:54 +00004259 DebugLoc DL = N->getDebugLoc();
4260 // 1) or (and A, mask), val => ARMbfi A, val, mask
4261 // iff (val & mask) == val
4262 //
4263 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4264 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
4265 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4266 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
4267 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4268 // (i.e., copy a bitfield value into another bitfield of the same width)
4269 if (N0.getOpcode() != ISD::AND)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004270 return SDValue();
4271
4272 EVT VT = N->getValueType(0);
4273 if (VT != MVT::i32)
4274 return SDValue();
4275
Jim Grosbach54238562010-07-17 03:30:54 +00004276
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004277 // The value and the mask need to be constants so we can verify this is
4278 // actually a bitfield set. If the mask is 0xffff, we can do better
4279 // via a movt instruction, so don't use BFI in that case.
4280 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
4281 if (!C)
4282 return SDValue();
4283 unsigned Mask = C->getZExtValue();
4284 if (Mask == 0xffff)
4285 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00004286 SDValue Res;
4287 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
4288 if ((C = dyn_cast<ConstantSDNode>(N1))) {
4289 unsigned Val = C->getZExtValue();
4290 if (!ARM::isBitFieldInvertedMask(Mask) || (Val & ~Mask) != Val)
4291 return SDValue();
4292 Val >>= CountTrailingZeros_32(~Mask);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004293
Jim Grosbach54238562010-07-17 03:30:54 +00004294 Res = DAG.getNode(ARMISD::BFI, DL, VT, N0.getOperand(0),
4295 DAG.getConstant(Val, MVT::i32),
4296 DAG.getConstant(Mask, MVT::i32));
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004297
Jim Grosbach54238562010-07-17 03:30:54 +00004298 // Do not add new nodes to DAG combiner worklist.
4299 DCI.CombineTo(N, Res, false);
4300 } else if (N1.getOpcode() == ISD::AND) {
4301 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4302 C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
4303 if (!C)
4304 return SDValue();
4305 unsigned Mask2 = C->getZExtValue();
4306
4307 if (ARM::isBitFieldInvertedMask(Mask) &&
4308 ARM::isBitFieldInvertedMask(~Mask2) &&
4309 (CountPopulation_32(Mask) == CountPopulation_32(~Mask2))) {
4310 // The pack halfword instruction works better for masks that fit it,
4311 // so use that when it's available.
4312 if (Subtarget->hasT2ExtractPack() &&
4313 (Mask == 0xffff || Mask == 0xffff0000))
4314 return SDValue();
4315 // 2a
4316 unsigned lsb = CountTrailingZeros_32(Mask2);
4317 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
4318 DAG.getConstant(lsb, MVT::i32));
4319 Res = DAG.getNode(ARMISD::BFI, DL, VT, N0.getOperand(0), Res,
4320 DAG.getConstant(Mask, MVT::i32));
4321 // Do not add new nodes to DAG combiner worklist.
4322 DCI.CombineTo(N, Res, false);
4323 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
4324 ARM::isBitFieldInvertedMask(Mask2) &&
4325 (CountPopulation_32(~Mask) == CountPopulation_32(Mask2))) {
4326 // The pack halfword instruction works better for masks that fit it,
4327 // so use that when it's available.
4328 if (Subtarget->hasT2ExtractPack() &&
4329 (Mask2 == 0xffff || Mask2 == 0xffff0000))
4330 return SDValue();
4331 // 2b
4332 unsigned lsb = CountTrailingZeros_32(Mask);
4333 Res = DAG.getNode(ISD::SRL, DL, VT, N0.getOperand(0),
4334 DAG.getConstant(lsb, MVT::i32));
4335 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
4336 DAG.getConstant(Mask2, MVT::i32));
4337 // Do not add new nodes to DAG combiner worklist.
4338 DCI.CombineTo(N, Res, false);
4339 }
4340 }
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004341
4342 return SDValue();
4343}
4344
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +00004345/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
4346/// ARMISD::VMOVRRD.
Jim Grosbache5165492009-11-09 00:11:35 +00004347static SDValue PerformVMOVRRDCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004348 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004349 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00004350 SDValue InDouble = N->getOperand(0);
Jim Grosbache5165492009-11-09 00:11:35 +00004351 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004352 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00004353 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004354}
4355
Bob Wilson9e82bf12010-07-14 01:22:12 +00004356/// PerformVDUPLANECombine - Target-specific dag combine xforms for
4357/// ARMISD::VDUPLANE.
4358static SDValue PerformVDUPLANECombine(SDNode *N,
4359 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004360 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
4361 // redundant.
Bob Wilson9e82bf12010-07-14 01:22:12 +00004362 SDValue Op = N->getOperand(0);
4363 EVT VT = N->getValueType(0);
4364
4365 // Ignore bit_converts.
4366 while (Op.getOpcode() == ISD::BIT_CONVERT)
4367 Op = Op.getOperand(0);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004368 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson9e82bf12010-07-14 01:22:12 +00004369 return SDValue();
4370
4371 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
4372 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
4373 // The canonical VMOV for a zero vector uses a 32-bit element size.
4374 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
4375 unsigned EltBits;
4376 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
4377 EltSize = 8;
4378 if (EltSize > VT.getVectorElementType().getSizeInBits())
4379 return SDValue();
4380
4381 SDValue Res = DCI.DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
4382 return DCI.CombineTo(N, Res, false);
4383}
4384
Bob Wilson5bafff32009-06-22 23:27:02 +00004385/// getVShiftImm - Check if this is a valid build_vector for the immediate
4386/// operand of a vector shift operation, where all the elements of the
4387/// build_vector must have the same constant integer value.
4388static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
4389 // Ignore bit_converts.
4390 while (Op.getOpcode() == ISD::BIT_CONVERT)
4391 Op = Op.getOperand(0);
4392 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4393 APInt SplatBits, SplatUndef;
4394 unsigned SplatBitSize;
4395 bool HasAnyUndefs;
4396 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
4397 HasAnyUndefs, ElementBits) ||
4398 SplatBitSize > ElementBits)
4399 return false;
4400 Cnt = SplatBits.getSExtValue();
4401 return true;
4402}
4403
4404/// isVShiftLImm - Check if this is a valid build_vector for the immediate
4405/// operand of a vector shift left operation. That value must be in the range:
4406/// 0 <= Value < ElementBits for a left shift; or
4407/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004408static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00004409 assert(VT.isVector() && "vector shift count is not a vector type");
4410 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4411 if (! getVShiftImm(Op, ElementBits, Cnt))
4412 return false;
4413 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
4414}
4415
4416/// isVShiftRImm - Check if this is a valid build_vector for the immediate
4417/// operand of a vector shift right operation. For a shift opcode, the value
4418/// is positive, but for an intrinsic the value count must be negative. The
4419/// absolute value must be in the range:
4420/// 1 <= |Value| <= ElementBits for a right shift; or
4421/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004422static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00004423 int64_t &Cnt) {
4424 assert(VT.isVector() && "vector shift count is not a vector type");
4425 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4426 if (! getVShiftImm(Op, ElementBits, Cnt))
4427 return false;
4428 if (isIntrinsic)
4429 Cnt = -Cnt;
4430 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
4431}
4432
4433/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
4434static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
4435 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
4436 switch (IntNo) {
4437 default:
4438 // Don't do anything for most intrinsics.
4439 break;
4440
4441 // Vector shifts: check for immediate versions and lower them.
4442 // Note: This is done during DAG combining instead of DAG legalizing because
4443 // the build_vectors for 64-bit vector element shift counts are generally
4444 // not legal, and it is hard to see their values after they get legalized to
4445 // loads from a constant pool.
4446 case Intrinsic::arm_neon_vshifts:
4447 case Intrinsic::arm_neon_vshiftu:
4448 case Intrinsic::arm_neon_vshiftls:
4449 case Intrinsic::arm_neon_vshiftlu:
4450 case Intrinsic::arm_neon_vshiftn:
4451 case Intrinsic::arm_neon_vrshifts:
4452 case Intrinsic::arm_neon_vrshiftu:
4453 case Intrinsic::arm_neon_vrshiftn:
4454 case Intrinsic::arm_neon_vqshifts:
4455 case Intrinsic::arm_neon_vqshiftu:
4456 case Intrinsic::arm_neon_vqshiftsu:
4457 case Intrinsic::arm_neon_vqshiftns:
4458 case Intrinsic::arm_neon_vqshiftnu:
4459 case Intrinsic::arm_neon_vqshiftnsu:
4460 case Intrinsic::arm_neon_vqrshiftns:
4461 case Intrinsic::arm_neon_vqrshiftnu:
4462 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00004463 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004464 int64_t Cnt;
4465 unsigned VShiftOpc = 0;
4466
4467 switch (IntNo) {
4468 case Intrinsic::arm_neon_vshifts:
4469 case Intrinsic::arm_neon_vshiftu:
4470 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
4471 VShiftOpc = ARMISD::VSHL;
4472 break;
4473 }
4474 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
4475 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
4476 ARMISD::VSHRs : ARMISD::VSHRu);
4477 break;
4478 }
4479 return SDValue();
4480
4481 case Intrinsic::arm_neon_vshiftls:
4482 case Intrinsic::arm_neon_vshiftlu:
4483 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
4484 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004485 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004486
4487 case Intrinsic::arm_neon_vrshifts:
4488 case Intrinsic::arm_neon_vrshiftu:
4489 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
4490 break;
4491 return SDValue();
4492
4493 case Intrinsic::arm_neon_vqshifts:
4494 case Intrinsic::arm_neon_vqshiftu:
4495 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4496 break;
4497 return SDValue();
4498
4499 case Intrinsic::arm_neon_vqshiftsu:
4500 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4501 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004502 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004503
4504 case Intrinsic::arm_neon_vshiftn:
4505 case Intrinsic::arm_neon_vrshiftn:
4506 case Intrinsic::arm_neon_vqshiftns:
4507 case Intrinsic::arm_neon_vqshiftnu:
4508 case Intrinsic::arm_neon_vqshiftnsu:
4509 case Intrinsic::arm_neon_vqrshiftns:
4510 case Intrinsic::arm_neon_vqrshiftnu:
4511 case Intrinsic::arm_neon_vqrshiftnsu:
4512 // Narrowing shifts require an immediate right shift.
4513 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
4514 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00004515 llvm_unreachable("invalid shift count for narrowing vector shift "
4516 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004517
4518 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00004519 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00004520 }
4521
4522 switch (IntNo) {
4523 case Intrinsic::arm_neon_vshifts:
4524 case Intrinsic::arm_neon_vshiftu:
4525 // Opcode already set above.
4526 break;
4527 case Intrinsic::arm_neon_vshiftls:
4528 case Intrinsic::arm_neon_vshiftlu:
4529 if (Cnt == VT.getVectorElementType().getSizeInBits())
4530 VShiftOpc = ARMISD::VSHLLi;
4531 else
4532 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
4533 ARMISD::VSHLLs : ARMISD::VSHLLu);
4534 break;
4535 case Intrinsic::arm_neon_vshiftn:
4536 VShiftOpc = ARMISD::VSHRN; break;
4537 case Intrinsic::arm_neon_vrshifts:
4538 VShiftOpc = ARMISD::VRSHRs; break;
4539 case Intrinsic::arm_neon_vrshiftu:
4540 VShiftOpc = ARMISD::VRSHRu; break;
4541 case Intrinsic::arm_neon_vrshiftn:
4542 VShiftOpc = ARMISD::VRSHRN; break;
4543 case Intrinsic::arm_neon_vqshifts:
4544 VShiftOpc = ARMISD::VQSHLs; break;
4545 case Intrinsic::arm_neon_vqshiftu:
4546 VShiftOpc = ARMISD::VQSHLu; break;
4547 case Intrinsic::arm_neon_vqshiftsu:
4548 VShiftOpc = ARMISD::VQSHLsu; break;
4549 case Intrinsic::arm_neon_vqshiftns:
4550 VShiftOpc = ARMISD::VQSHRNs; break;
4551 case Intrinsic::arm_neon_vqshiftnu:
4552 VShiftOpc = ARMISD::VQSHRNu; break;
4553 case Intrinsic::arm_neon_vqshiftnsu:
4554 VShiftOpc = ARMISD::VQSHRNsu; break;
4555 case Intrinsic::arm_neon_vqrshiftns:
4556 VShiftOpc = ARMISD::VQRSHRNs; break;
4557 case Intrinsic::arm_neon_vqrshiftnu:
4558 VShiftOpc = ARMISD::VQRSHRNu; break;
4559 case Intrinsic::arm_neon_vqrshiftnsu:
4560 VShiftOpc = ARMISD::VQRSHRNsu; break;
4561 }
4562
4563 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004564 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004565 }
4566
4567 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00004568 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004569 int64_t Cnt;
4570 unsigned VShiftOpc = 0;
4571
4572 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
4573 VShiftOpc = ARMISD::VSLI;
4574 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
4575 VShiftOpc = ARMISD::VSRI;
4576 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004577 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004578 }
4579
4580 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
4581 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00004582 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004583 }
4584
4585 case Intrinsic::arm_neon_vqrshifts:
4586 case Intrinsic::arm_neon_vqrshiftu:
4587 // No immediate versions of these to check for.
4588 break;
4589 }
4590
4591 return SDValue();
4592}
4593
4594/// PerformShiftCombine - Checks for immediate versions of vector shifts and
4595/// lowers them. As with the vector shift intrinsics, this is done during DAG
4596/// combining instead of DAG legalizing because the build_vectors for 64-bit
4597/// vector element shift counts are generally not legal, and it is hard to see
4598/// their values after they get legalized to loads from a constant pool.
4599static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
4600 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00004601 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00004602
4603 // Nothing to be done for scalar shifts.
4604 if (! VT.isVector())
4605 return SDValue();
4606
4607 assert(ST->hasNEON() && "unexpected vector shift");
4608 int64_t Cnt;
4609
4610 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004611 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004612
4613 case ISD::SHL:
4614 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
4615 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004616 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004617 break;
4618
4619 case ISD::SRA:
4620 case ISD::SRL:
4621 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
4622 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
4623 ARMISD::VSHRs : ARMISD::VSHRu);
4624 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004625 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004626 }
4627 }
4628 return SDValue();
4629}
4630
4631/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
4632/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
4633static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
4634 const ARMSubtarget *ST) {
4635 SDValue N0 = N->getOperand(0);
4636
4637 // Check for sign- and zero-extensions of vector extract operations of 8-
4638 // and 16-bit vector elements. NEON supports these directly. They are
4639 // handled during DAG combining because type legalization will promote them
4640 // to 32-bit types and it is messy to recognize the operations after that.
4641 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
4642 SDValue Vec = N0.getOperand(0);
4643 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004644 EVT VT = N->getValueType(0);
4645 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004646 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4647
Owen Anderson825b72b2009-08-11 20:47:22 +00004648 if (VT == MVT::i32 &&
4649 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00004650 TLI.isTypeLegal(Vec.getValueType())) {
4651
4652 unsigned Opc = 0;
4653 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004654 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004655 case ISD::SIGN_EXTEND:
4656 Opc = ARMISD::VGETLANEs;
4657 break;
4658 case ISD::ZERO_EXTEND:
4659 case ISD::ANY_EXTEND:
4660 Opc = ARMISD::VGETLANEu;
4661 break;
4662 }
4663 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
4664 }
4665 }
4666
4667 return SDValue();
4668}
4669
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004670/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
4671/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
4672static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
4673 const ARMSubtarget *ST) {
4674 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng60108e92010-07-15 22:07:12 +00004675 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004676 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
4677 // a NaN; only do the transformation when it matches that behavior.
4678
4679 // For now only do this when using NEON for FP operations; if using VFP, it
4680 // is not obvious that the benefit outweighs the cost of switching to the
4681 // NEON pipeline.
4682 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
4683 N->getValueType(0) != MVT::f32)
4684 return SDValue();
4685
4686 SDValue CondLHS = N->getOperand(0);
4687 SDValue CondRHS = N->getOperand(1);
4688 SDValue LHS = N->getOperand(2);
4689 SDValue RHS = N->getOperand(3);
4690 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
4691
4692 unsigned Opcode = 0;
4693 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00004694 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004695 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00004696 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004697 IsReversed = true ; // x CC y ? y : x
4698 } else {
4699 return SDValue();
4700 }
4701
Bob Wilsone742bb52010-02-24 22:15:53 +00004702 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004703 switch (CC) {
4704 default: break;
4705 case ISD::SETOLT:
4706 case ISD::SETOLE:
4707 case ISD::SETLT:
4708 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004709 case ISD::SETULT:
4710 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004711 // If LHS is NaN, an ordered comparison will be false and the result will
4712 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
4713 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4714 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
4715 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4716 break;
4717 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
4718 // will return -0, so vmin can only be used for unsafe math or if one of
4719 // the operands is known to be nonzero.
4720 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
4721 !UnsafeFPMath &&
4722 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4723 break;
4724 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004725 break;
4726
4727 case ISD::SETOGT:
4728 case ISD::SETOGE:
4729 case ISD::SETGT:
4730 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004731 case ISD::SETUGT:
4732 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004733 // If LHS is NaN, an ordered comparison will be false and the result will
4734 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
4735 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4736 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
4737 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4738 break;
4739 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
4740 // will return +0, so vmax can only be used for unsafe math or if one of
4741 // the operands is known to be nonzero.
4742 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
4743 !UnsafeFPMath &&
4744 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4745 break;
4746 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004747 break;
4748 }
4749
4750 if (!Opcode)
4751 return SDValue();
4752 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
4753}
4754
Dan Gohman475871a2008-07-27 21:46:04 +00004755SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004756 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004757 switch (N->getOpcode()) {
4758 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004759 case ISD::ADD: return PerformADDCombine(N, DCI);
4760 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004761 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004762 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Jim Grosbache5165492009-11-09 00:11:35 +00004763 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson9e82bf12010-07-14 01:22:12 +00004764 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004765 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004766 case ISD::SHL:
4767 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004768 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004769 case ISD::SIGN_EXTEND:
4770 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004771 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
4772 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004773 }
Dan Gohman475871a2008-07-27 21:46:04 +00004774 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004775}
4776
Bill Wendlingaf566342009-08-15 21:21:19 +00004777bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
4778 if (!Subtarget->hasV6Ops())
4779 // Pre-v6 does not support unaligned mem access.
4780 return false;
Bob Wilson86fe66d2010-06-25 04:12:31 +00004781
4782 // v6+ may or may not support unaligned mem access depending on the system
4783 // configuration.
4784 // FIXME: This is pretty conservative. Should we provide cmdline option to
4785 // control the behaviour?
4786 if (!Subtarget->isTargetDarwin())
4787 return false;
Bill Wendlingaf566342009-08-15 21:21:19 +00004788
4789 switch (VT.getSimpleVT().SimpleTy) {
4790 default:
4791 return false;
4792 case MVT::i8:
4793 case MVT::i16:
4794 case MVT::i32:
4795 return true;
4796 // FIXME: VLD1 etc with standard alignment is legal.
4797 }
4798}
4799
Evan Chenge6c835f2009-08-14 20:09:37 +00004800static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
4801 if (V < 0)
4802 return false;
4803
4804 unsigned Scale = 1;
4805 switch (VT.getSimpleVT().SimpleTy) {
4806 default: return false;
4807 case MVT::i1:
4808 case MVT::i8:
4809 // Scale == 1;
4810 break;
4811 case MVT::i16:
4812 // Scale == 2;
4813 Scale = 2;
4814 break;
4815 case MVT::i32:
4816 // Scale == 4;
4817 Scale = 4;
4818 break;
4819 }
4820
4821 if ((V & (Scale - 1)) != 0)
4822 return false;
4823 V /= Scale;
4824 return V == (V & ((1LL << 5) - 1));
4825}
4826
4827static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
4828 const ARMSubtarget *Subtarget) {
4829 bool isNeg = false;
4830 if (V < 0) {
4831 isNeg = true;
4832 V = - V;
4833 }
4834
4835 switch (VT.getSimpleVT().SimpleTy) {
4836 default: return false;
4837 case MVT::i1:
4838 case MVT::i8:
4839 case MVT::i16:
4840 case MVT::i32:
4841 // + imm12 or - imm8
4842 if (isNeg)
4843 return V == (V & ((1LL << 8) - 1));
4844 return V == (V & ((1LL << 12) - 1));
4845 case MVT::f32:
4846 case MVT::f64:
4847 // Same as ARM mode. FIXME: NEON?
4848 if (!Subtarget->hasVFP2())
4849 return false;
4850 if ((V & 3) != 0)
4851 return false;
4852 V >>= 2;
4853 return V == (V & ((1LL << 8) - 1));
4854 }
4855}
4856
Evan Chengb01fad62007-03-12 23:30:29 +00004857/// isLegalAddressImmediate - Return true if the integer value can be used
4858/// as the offset of the target addressing mode for load / store of the
4859/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00004860static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004861 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00004862 if (V == 0)
4863 return true;
4864
Evan Cheng65011532009-03-09 19:15:00 +00004865 if (!VT.isSimple())
4866 return false;
4867
Evan Chenge6c835f2009-08-14 20:09:37 +00004868 if (Subtarget->isThumb1Only())
4869 return isLegalT1AddressImmediate(V, VT);
4870 else if (Subtarget->isThumb2())
4871 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00004872
Evan Chenge6c835f2009-08-14 20:09:37 +00004873 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00004874 if (V < 0)
4875 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00004876 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00004877 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004878 case MVT::i1:
4879 case MVT::i8:
4880 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00004881 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004882 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004883 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00004884 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004885 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004886 case MVT::f32:
4887 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00004888 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00004889 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00004890 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00004891 return false;
4892 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004893 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00004894 }
Evan Chenga8e29892007-01-19 07:51:42 +00004895}
4896
Evan Chenge6c835f2009-08-14 20:09:37 +00004897bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
4898 EVT VT) const {
4899 int Scale = AM.Scale;
4900 if (Scale < 0)
4901 return false;
4902
4903 switch (VT.getSimpleVT().SimpleTy) {
4904 default: return false;
4905 case MVT::i1:
4906 case MVT::i8:
4907 case MVT::i16:
4908 case MVT::i32:
4909 if (Scale == 1)
4910 return true;
4911 // r + r << imm
4912 Scale = Scale & ~1;
4913 return Scale == 2 || Scale == 4 || Scale == 8;
4914 case MVT::i64:
4915 // r + r
4916 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
4917 return true;
4918 return false;
4919 case MVT::isVoid:
4920 // Note, we allow "void" uses (basically, uses that aren't loads or
4921 // stores), because arm allows folding a scale into many arithmetic
4922 // operations. This should be made more precise and revisited later.
4923
4924 // Allow r << imm, but the imm has to be a multiple of two.
4925 if (Scale & 1) return false;
4926 return isPowerOf2_32(Scale);
4927 }
4928}
4929
Chris Lattner37caf8c2007-04-09 23:33:39 +00004930/// isLegalAddressingMode - Return true if the addressing mode represented
4931/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004932bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004933 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004934 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00004935 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00004936 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004937
Chris Lattner37caf8c2007-04-09 23:33:39 +00004938 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004939 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004940 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004941
Chris Lattner37caf8c2007-04-09 23:33:39 +00004942 switch (AM.Scale) {
4943 case 0: // no scale reg, must be "r+i" or "r", or "i".
4944 break;
4945 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00004946 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00004947 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004948 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00004949 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004950 // ARM doesn't support any R+R*scale+imm addr modes.
4951 if (AM.BaseOffs)
4952 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004953
Bob Wilson2c7dab12009-04-08 17:55:28 +00004954 if (!VT.isSimple())
4955 return false;
4956
Evan Chenge6c835f2009-08-14 20:09:37 +00004957 if (Subtarget->isThumb2())
4958 return isLegalT2ScaledAddressingMode(AM, VT);
4959
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004960 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00004961 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00004962 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004963 case MVT::i1:
4964 case MVT::i8:
4965 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004966 if (Scale < 0) Scale = -Scale;
4967 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004968 return true;
4969 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00004970 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00004971 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00004972 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004973 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004974 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004975 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00004976 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004977
Owen Anderson825b72b2009-08-11 20:47:22 +00004978 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004979 // Note, we allow "void" uses (basically, uses that aren't loads or
4980 // stores), because arm allows folding a scale into many arithmetic
4981 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004982
Chris Lattner37caf8c2007-04-09 23:33:39 +00004983 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00004984 if (Scale & 1) return false;
4985 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00004986 }
4987 break;
Evan Chengb01fad62007-03-12 23:30:29 +00004988 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00004989 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00004990}
4991
Evan Cheng77e47512009-11-11 19:05:52 +00004992/// isLegalICmpImmediate - Return true if the specified immediate is legal
4993/// icmp immediate, that is the target has icmp instructions which can compare
4994/// a register against the immediate without having to materialize the
4995/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00004996bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00004997 if (!Subtarget->isThumb())
4998 return ARM_AM::getSOImmVal(Imm) != -1;
4999 if (Subtarget->isThumb2())
Jim Grosbach4725ca72010-09-08 03:54:02 +00005000 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00005001 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00005002}
5003
Owen Andersone50ed302009-08-10 22:56:29 +00005004static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005005 bool isSEXTLoad, SDValue &Base,
5006 SDValue &Offset, bool &isInc,
5007 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00005008 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5009 return false;
5010
Owen Anderson825b72b2009-08-11 20:47:22 +00005011 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00005012 // AddressingMode 3
5013 Base = Ptr->getOperand(0);
5014 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005015 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005016 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005017 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005018 isInc = false;
5019 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5020 return true;
5021 }
5022 }
5023 isInc = (Ptr->getOpcode() == ISD::ADD);
5024 Offset = Ptr->getOperand(1);
5025 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00005026 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00005027 // AddressingMode 2
5028 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005029 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005030 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005031 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005032 isInc = false;
5033 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5034 Base = Ptr->getOperand(0);
5035 return true;
5036 }
5037 }
5038
5039 if (Ptr->getOpcode() == ISD::ADD) {
5040 isInc = true;
5041 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
5042 if (ShOpcVal != ARM_AM::no_shift) {
5043 Base = Ptr->getOperand(1);
5044 Offset = Ptr->getOperand(0);
5045 } else {
5046 Base = Ptr->getOperand(0);
5047 Offset = Ptr->getOperand(1);
5048 }
5049 return true;
5050 }
5051
5052 isInc = (Ptr->getOpcode() == ISD::ADD);
5053 Base = Ptr->getOperand(0);
5054 Offset = Ptr->getOperand(1);
5055 return true;
5056 }
5057
Jim Grosbache5165492009-11-09 00:11:35 +00005058 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00005059 return false;
5060}
5061
Owen Andersone50ed302009-08-10 22:56:29 +00005062static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005063 bool isSEXTLoad, SDValue &Base,
5064 SDValue &Offset, bool &isInc,
5065 SelectionDAG &DAG) {
5066 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5067 return false;
5068
5069 Base = Ptr->getOperand(0);
5070 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
5071 int RHSC = (int)RHS->getZExtValue();
5072 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
5073 assert(Ptr->getOpcode() == ISD::ADD);
5074 isInc = false;
5075 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5076 return true;
5077 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
5078 isInc = Ptr->getOpcode() == ISD::ADD;
5079 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
5080 return true;
5081 }
5082 }
5083
5084 return false;
5085}
5086
Evan Chenga8e29892007-01-19 07:51:42 +00005087/// getPreIndexedAddressParts - returns true by value, base pointer and
5088/// offset pointer and addressing mode by reference if the node's address
5089/// can be legally represented as pre-indexed load / store address.
5090bool
Dan Gohman475871a2008-07-27 21:46:04 +00005091ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
5092 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005093 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005094 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005095 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005096 return false;
5097
Owen Andersone50ed302009-08-10 22:56:29 +00005098 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005099 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005100 bool isSEXTLoad = false;
5101 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
5102 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005103 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005104 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5105 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
5106 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005107 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005108 } else
5109 return false;
5110
5111 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005112 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005113 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005114 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
5115 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005116 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005117 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00005118 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00005119 if (!isLegal)
5120 return false;
5121
5122 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
5123 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005124}
5125
5126/// getPostIndexedAddressParts - returns true by value, base pointer and
5127/// offset pointer and addressing mode by reference if this node can be
5128/// combined with a load / store to form a post-indexed load / store.
5129bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00005130 SDValue &Base,
5131 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005132 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005133 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005134 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005135 return false;
5136
Owen Andersone50ed302009-08-10 22:56:29 +00005137 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005138 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005139 bool isSEXTLoad = false;
5140 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005141 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005142 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005143 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5144 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005145 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005146 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005147 } else
5148 return false;
5149
5150 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005151 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005152 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005153 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +00005154 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005155 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005156 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
5157 isInc, DAG);
5158 if (!isLegal)
5159 return false;
5160
Evan Cheng28dad2a2010-05-18 21:31:17 +00005161 if (Ptr != Base) {
5162 // Swap base ptr and offset to catch more post-index load / store when
5163 // it's legal. In Thumb2 mode, offset must be an immediate.
5164 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
5165 !Subtarget->isThumb2())
5166 std::swap(Base, Offset);
5167
5168 // Post-indexed load / store update the base pointer.
5169 if (Ptr != Base)
5170 return false;
5171 }
5172
Evan Chenge88d5ce2009-07-02 07:28:31 +00005173 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
5174 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005175}
5176
Dan Gohman475871a2008-07-27 21:46:04 +00005177void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005178 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00005179 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005180 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005181 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00005182 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005183 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005184 switch (Op.getOpcode()) {
5185 default: break;
5186 case ARMISD::CMOV: {
5187 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00005188 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005189 if (KnownZero == 0 && KnownOne == 0) return;
5190
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005191 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00005192 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
5193 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005194 KnownZero &= KnownZeroRHS;
5195 KnownOne &= KnownOneRHS;
5196 return;
5197 }
5198 }
5199}
5200
5201//===----------------------------------------------------------------------===//
5202// ARM Inline Assembly Support
5203//===----------------------------------------------------------------------===//
5204
5205/// getConstraintType - Given a constraint letter, return the type of
5206/// constraint it is for this target.
5207ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005208ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
5209 if (Constraint.size() == 1) {
5210 switch (Constraint[0]) {
5211 default: break;
5212 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005213 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00005214 }
Evan Chenga8e29892007-01-19 07:51:42 +00005215 }
Chris Lattner4234f572007-03-25 02:14:49 +00005216 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00005217}
5218
Bob Wilson2dc4f542009-03-20 22:42:55 +00005219std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00005220ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005221 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005222 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005223 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00005224 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005225 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005226 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005227 return std::make_pair(0U, ARM::tGPRRegisterClass);
5228 else
5229 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005230 case 'r':
5231 return std::make_pair(0U, ARM::GPRRegisterClass);
5232 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005233 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005234 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00005235 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005236 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00005237 if (VT.getSizeInBits() == 128)
5238 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005239 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005240 }
5241 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005242 if (StringRef("{cc}").equals_lower(Constraint))
Jakob Stoklund Olesen0d8ba332010-06-18 16:49:33 +00005243 return std::make_pair(unsigned(ARM::CPSR), ARM::CCRRegisterClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005244
Evan Chenga8e29892007-01-19 07:51:42 +00005245 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
5246}
5247
5248std::vector<unsigned> ARMTargetLowering::
5249getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005250 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005251 if (Constraint.size() != 1)
5252 return std::vector<unsigned>();
5253
5254 switch (Constraint[0]) { // GCC ARM Constraint Letters
5255 default: break;
5256 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005257 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5258 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5259 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005260 case 'r':
5261 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5262 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5263 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
5264 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005265 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005266 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005267 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
5268 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
5269 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
5270 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
5271 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
5272 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
5273 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
5274 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00005275 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005276 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
5277 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
5278 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
5279 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00005280 if (VT.getSizeInBits() == 128)
5281 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
5282 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005283 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005284 }
5285
5286 return std::vector<unsigned>();
5287}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005288
5289/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
5290/// vector. If it is invalid, don't add anything to Ops.
5291void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
5292 char Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005293 std::vector<SDValue>&Ops,
5294 SelectionDAG &DAG) const {
5295 SDValue Result(0, 0);
5296
5297 switch (Constraint) {
5298 default: break;
5299 case 'I': case 'J': case 'K': case 'L':
5300 case 'M': case 'N': case 'O':
5301 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
5302 if (!C)
5303 return;
5304
5305 int64_t CVal64 = C->getSExtValue();
5306 int CVal = (int) CVal64;
5307 // None of these constraints allow values larger than 32 bits. Check
5308 // that the value fits in an int.
5309 if (CVal != CVal64)
5310 return;
5311
5312 switch (Constraint) {
5313 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005314 if (Subtarget->isThumb1Only()) {
5315 // This must be a constant between 0 and 255, for ADD
5316 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005317 if (CVal >= 0 && CVal <= 255)
5318 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005319 } else if (Subtarget->isThumb2()) {
5320 // A constant that can be used as an immediate value in a
5321 // data-processing instruction.
5322 if (ARM_AM::getT2SOImmVal(CVal) != -1)
5323 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005324 } else {
5325 // A constant that can be used as an immediate value in a
5326 // data-processing instruction.
5327 if (ARM_AM::getSOImmVal(CVal) != -1)
5328 break;
5329 }
5330 return;
5331
5332 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005333 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005334 // This must be a constant between -255 and -1, for negated ADD
5335 // immediates. This can be used in GCC with an "n" modifier that
5336 // prints the negated value, for use with SUB instructions. It is
5337 // not useful otherwise but is implemented for compatibility.
5338 if (CVal >= -255 && CVal <= -1)
5339 break;
5340 } else {
5341 // This must be a constant between -4095 and 4095. It is not clear
5342 // what this constraint is intended for. Implemented for
5343 // compatibility with GCC.
5344 if (CVal >= -4095 && CVal <= 4095)
5345 break;
5346 }
5347 return;
5348
5349 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005350 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005351 // A 32-bit value where only one byte has a nonzero value. Exclude
5352 // zero to match GCC. This constraint is used by GCC internally for
5353 // constants that can be loaded with a move/shift combination.
5354 // It is not useful otherwise but is implemented for compatibility.
5355 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
5356 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005357 } else if (Subtarget->isThumb2()) {
5358 // A constant whose bitwise inverse can be used as an immediate
5359 // value in a data-processing instruction. This can be used in GCC
5360 // with a "B" modifier that prints the inverted value, for use with
5361 // BIC and MVN instructions. It is not useful otherwise but is
5362 // implemented for compatibility.
5363 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
5364 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005365 } else {
5366 // A constant whose bitwise inverse can be used as an immediate
5367 // value in a data-processing instruction. This can be used in GCC
5368 // with a "B" modifier that prints the inverted value, for use with
5369 // BIC and MVN instructions. It is not useful otherwise but is
5370 // implemented for compatibility.
5371 if (ARM_AM::getSOImmVal(~CVal) != -1)
5372 break;
5373 }
5374 return;
5375
5376 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005377 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005378 // This must be a constant between -7 and 7,
5379 // for 3-operand ADD/SUB immediate instructions.
5380 if (CVal >= -7 && CVal < 7)
5381 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005382 } else if (Subtarget->isThumb2()) {
5383 // A constant whose negation can be used as an immediate value in a
5384 // data-processing instruction. This can be used in GCC with an "n"
5385 // modifier that prints the negated value, for use with SUB
5386 // instructions. It is not useful otherwise but is implemented for
5387 // compatibility.
5388 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
5389 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005390 } else {
5391 // A constant whose negation can be used as an immediate value in a
5392 // data-processing instruction. This can be used in GCC with an "n"
5393 // modifier that prints the negated value, for use with SUB
5394 // instructions. It is not useful otherwise but is implemented for
5395 // compatibility.
5396 if (ARM_AM::getSOImmVal(-CVal) != -1)
5397 break;
5398 }
5399 return;
5400
5401 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005402 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005403 // This must be a multiple of 4 between 0 and 1020, for
5404 // ADD sp + immediate.
5405 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
5406 break;
5407 } else {
5408 // A power of two or a constant between 0 and 32. This is used in
5409 // GCC for the shift amount on shifted register operands, but it is
5410 // useful in general for any shift amounts.
5411 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
5412 break;
5413 }
5414 return;
5415
5416 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005417 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005418 // This must be a constant between 0 and 31, for shift amounts.
5419 if (CVal >= 0 && CVal <= 31)
5420 break;
5421 }
5422 return;
5423
5424 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005425 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005426 // This must be a multiple of 4 between -508 and 508, for
5427 // ADD/SUB sp = sp + immediate.
5428 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
5429 break;
5430 }
5431 return;
5432 }
5433 Result = DAG.getTargetConstant(CVal, Op.getValueType());
5434 break;
5435 }
5436
5437 if (Result.getNode()) {
5438 Ops.push_back(Result);
5439 return;
5440 }
Dale Johannesen1784d162010-06-25 21:55:36 +00005441 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005442}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00005443
5444bool
5445ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5446 // The ARM target isn't yet aware of offsets.
5447 return false;
5448}
Evan Cheng39382422009-10-28 01:44:26 +00005449
5450int ARM::getVFPf32Imm(const APFloat &FPImm) {
5451 APInt Imm = FPImm.bitcastToAPInt();
5452 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
5453 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
5454 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
5455
5456 // We can handle 4 bits of mantissa.
5457 // mantissa = (16+UInt(e:f:g:h))/16.
5458 if (Mantissa & 0x7ffff)
5459 return -1;
5460 Mantissa >>= 19;
5461 if ((Mantissa & 0xf) != Mantissa)
5462 return -1;
5463
5464 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5465 if (Exp < -3 || Exp > 4)
5466 return -1;
5467 Exp = ((Exp+3) & 0x7) ^ 4;
5468
5469 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5470}
5471
5472int ARM::getVFPf64Imm(const APFloat &FPImm) {
5473 APInt Imm = FPImm.bitcastToAPInt();
5474 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
5475 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
5476 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
5477
5478 // We can handle 4 bits of mantissa.
5479 // mantissa = (16+UInt(e:f:g:h))/16.
5480 if (Mantissa & 0xffffffffffffLL)
5481 return -1;
5482 Mantissa >>= 48;
5483 if ((Mantissa & 0xf) != Mantissa)
5484 return -1;
5485
5486 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5487 if (Exp < -3 || Exp > 4)
5488 return -1;
5489 Exp = ((Exp+3) & 0x7) ^ 4;
5490
5491 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5492}
5493
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005494bool ARM::isBitFieldInvertedMask(unsigned v) {
5495 if (v == 0xffffffff)
5496 return 0;
5497 // there can be 1's on either or both "outsides", all the "inside"
5498 // bits must be 0's
5499 unsigned int lsb = 0, msb = 31;
5500 while (v & (1 << msb)) --msb;
5501 while (v & (1 << lsb)) ++lsb;
5502 for (unsigned int i = lsb; i <= msb; ++i) {
5503 if (v & (1 << i))
5504 return 0;
5505 }
5506 return 1;
5507}
5508
Evan Cheng39382422009-10-28 01:44:26 +00005509/// isFPImmLegal - Returns true if the target can instruction select the
5510/// specified FP immediate natively. If false, the legalizer will
5511/// materialize the FP immediate as a load from a constant pool.
5512bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
5513 if (!Subtarget->hasVFP3())
5514 return false;
5515 if (VT == MVT::f32)
5516 return ARM::getVFPf32Imm(Imm) != -1;
5517 if (VT == MVT::f64)
5518 return ARM::getVFPf64Imm(Imm) != -1;
5519 return false;
5520}