blob: f58cb34e60002acaa6b8732b631644c2c918f9c3 [file] [log] [blame]
Bill Wendling0480e282010-12-01 02:36:55 +00001//===- ARMInstrThumb.td - Thumb support for ARM ------------*- tablegen -*-===//
Evan Chenga8e29892007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Thumb specific DAG Nodes.
16//
17
18def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000019 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000020 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000021
Jim Grosbach70939ee2011-08-17 21:51:27 +000022def imm_sr_XFORM: SDNodeXForm<imm, [{
23 unsigned Imm = N->getZExtValue();
24 return CurDAG->getTargetConstant((Imm == 32 ? 0 : Imm), MVT::i32);
25}]>;
26def ThumbSRImmAsmOperand: AsmOperandClass { let Name = "ImmThumbSR"; }
27def imm_sr : Operand<i32>, PatLeaf<(imm), [{
28 uint64_t Imm = N->getZExtValue();
Owen Anderson6d746312011-08-08 20:42:17 +000029 return Imm > 0 && Imm <= 32;
Jim Grosbach70939ee2011-08-17 21:51:27 +000030}], imm_sr_XFORM> {
31 let PrintMethod = "printThumbSRImm";
32 let ParserMatchClass = ThumbSRImmAsmOperand;
Owen Anderson6d746312011-08-08 20:42:17 +000033}
34
Evan Chenga8e29892007-01-19 07:51:42 +000035def imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000036 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000037}]>;
38def imm_comp_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000039 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000040}]>;
41
Evan Chenga8e29892007-01-19 07:51:42 +000042def imm0_7_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000043 return (uint32_t)-N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000044}], imm_neg_XFORM>;
45
Evan Chenga8e29892007-01-19 07:51:42 +000046def imm0_255_comp : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000047 return ~((uint32_t)N->getZExtValue()) < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000048}]>;
49
Eric Christopher8f232d32011-04-28 05:49:04 +000050def imm8_255 : ImmLeaf<i32, [{
51 return Imm >= 8 && Imm < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000052}]>;
53def imm8_255_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000054 unsigned Val = -N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +000055 return Val >= 8 && Val < 256;
56}], imm_neg_XFORM>;
57
Bill Wendling0480e282010-12-01 02:36:55 +000058// Break imm's up into two pieces: an immediate + a left shift. This uses
59// thumb_immshifted to match and thumb_immshifted_val and thumb_immshifted_shamt
60// to get the val/shift pieces.
Evan Chenga8e29892007-01-19 07:51:42 +000061def thumb_immshifted : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000062 return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue());
Evan Chenga8e29892007-01-19 07:51:42 +000063}]>;
64
65def thumb_immshifted_val : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000066 unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000067 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000068}]>;
69
70def thumb_immshifted_shamt : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000071 unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000072 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000073}]>;
74
Jim Grosbachd40963c2010-12-14 22:28:03 +000075// ADR instruction labels.
76def t_adrlabel : Operand<i32> {
77 let EncoderMethod = "getThumbAdrLabelOpValue";
78}
79
Evan Cheng2ef9c8a2009-11-19 06:57:41 +000080// Scaled 4 immediate.
81def t_imm_s4 : Operand<i32> {
82 let PrintMethod = "printThumbS4ImmOperand";
Benjamin Kramer151bd172011-07-14 21:47:24 +000083 let OperandType = "OPERAND_IMMEDIATE";
Evan Cheng2ef9c8a2009-11-19 06:57:41 +000084}
85
Evan Chenga8e29892007-01-19 07:51:42 +000086// Define Thumb specific addressing modes.
87
Benjamin Kramer151bd172011-07-14 21:47:24 +000088let OperandType = "OPERAND_PCREL" in {
Jim Grosbache2467172010-12-10 18:21:33 +000089def t_brtarget : Operand<OtherVT> {
90 let EncoderMethod = "getThumbBRTargetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +000091 let DecoderMethod = "DecodeThumbBROperand";
Jim Grosbache2467172010-12-10 18:21:33 +000092}
93
Jim Grosbach01086452010-12-10 17:13:40 +000094def t_bcctarget : Operand<i32> {
95 let EncoderMethod = "getThumbBCCTargetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +000096 let DecoderMethod = "DecodeThumbBCCTargetOperand";
Jim Grosbach01086452010-12-10 17:13:40 +000097}
98
Jim Grosbachcf6220a2010-12-09 19:01:46 +000099def t_cbtarget : Operand<i32> {
Jim Grosbach027d6e82010-12-09 19:04:53 +0000100 let EncoderMethod = "getThumbCBTargetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000101 let DecoderMethod = "DecodeThumbCmpBROperand";
Bill Wendlingdff2f712010-12-08 23:01:43 +0000102}
103
Jim Grosbach662a8162010-12-06 23:57:07 +0000104def t_bltarget : Operand<i32> {
105 let EncoderMethod = "getThumbBLTargetOpValue";
Owen Anderson648f9a72011-08-08 23:25:22 +0000106 let DecoderMethod = "DecodeThumbBLTargetOperand";
Jim Grosbach662a8162010-12-06 23:57:07 +0000107}
108
Bill Wendling09aa3f02010-12-09 00:39:08 +0000109def t_blxtarget : Operand<i32> {
110 let EncoderMethod = "getThumbBLXTargetOpValue";
Owen Anderson6d746312011-08-08 20:42:17 +0000111 let DecoderMethod = "DecodeThumbBLXOffset";
Bill Wendling09aa3f02010-12-09 00:39:08 +0000112}
Benjamin Kramer151bd172011-07-14 21:47:24 +0000113}
Bill Wendling09aa3f02010-12-09 00:39:08 +0000114
Evan Chenga8e29892007-01-19 07:51:42 +0000115// t_addrmode_rr := reg + reg
116//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000117def t_addrmode_rr_asm_operand : AsmOperandClass { let Name = "MemThumbRR"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000118def t_addrmode_rr : Operand<i32>,
119 ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> {
Bill Wendlingf4caf692010-12-14 03:36:38 +0000120 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000121 let PrintMethod = "printThumbAddrModeRROperand";
Owen Anderson305e0462011-08-15 19:00:06 +0000122 let DecoderMethod = "DecodeThumbAddrModeRR";
Jim Grosbach05b01562011-08-19 19:17:58 +0000123 let ParserMatchClass = t_addrmode_rr_asm_operand;
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000124 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000125}
126
Bill Wendlingf4caf692010-12-14 03:36:38 +0000127// t_addrmode_rrs := reg + reg
Evan Chenga8e29892007-01-19 07:51:42 +0000128//
Jim Grosbachc6d7c652011-08-19 16:52:32 +0000129// We use separate scaled versions because the Select* functions need
130// to explicitly check for a matching constant and return false here so that
131// the reg+imm forms will match instead. This is a horrible way to do that,
132// as it forces tight coupling between the methods, but it's how selectiondag
133// currently works.
Bill Wendlingf4caf692010-12-14 03:36:38 +0000134def t_addrmode_rrs1 : Operand<i32>,
135 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S1", []> {
136 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
137 let PrintMethod = "printThumbAddrModeRROperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000138 let DecoderMethod = "DecodeThumbAddrModeRR";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000139 let ParserMatchClass = t_addrmode_rr_asm_operand;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000140 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000141}
Bill Wendlingf4caf692010-12-14 03:36:38 +0000142def t_addrmode_rrs2 : Operand<i32>,
143 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S2", []> {
144 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000145 let DecoderMethod = "DecodeThumbAddrModeRR";
Bill Wendlingf4caf692010-12-14 03:36:38 +0000146 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000147 let ParserMatchClass = t_addrmode_rr_asm_operand;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000148 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Bill Wendlingf4caf692010-12-14 03:36:38 +0000149}
150def t_addrmode_rrs4 : Operand<i32>,
151 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S4", []> {
152 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000153 let DecoderMethod = "DecodeThumbAddrModeRR";
Bill Wendlingf4caf692010-12-14 03:36:38 +0000154 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000155 let ParserMatchClass = t_addrmode_rr_asm_operand;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000156 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000157}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000158
Bill Wendlingf4caf692010-12-14 03:36:38 +0000159// t_addrmode_is4 := reg + imm5 * 4
Evan Chengc38f2bc2007-01-23 22:59:13 +0000160//
Jim Grosbach60f91a32011-08-19 17:55:24 +0000161def t_addrmode_is4_asm_operand : AsmOperandClass { let Name = "MemThumbRIs4"; }
Bill Wendlingf4caf692010-12-14 03:36:38 +0000162def t_addrmode_is4 : Operand<i32>,
163 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S4", []> {
164 let EncoderMethod = "getAddrModeISOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000165 let DecoderMethod = "DecodeThumbAddrModeIS";
Bill Wendlingf4caf692010-12-14 03:36:38 +0000166 let PrintMethod = "printThumbAddrModeImm5S4Operand";
Jim Grosbach60f91a32011-08-19 17:55:24 +0000167 let ParserMatchClass = t_addrmode_is4_asm_operand;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000168 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
Bill Wendlingf4caf692010-12-14 03:36:38 +0000169}
170
171// t_addrmode_is2 := reg + imm5 * 2
172//
Jim Grosbach38466302011-08-19 18:55:51 +0000173def t_addrmode_is2_asm_operand : AsmOperandClass { let Name = "MemThumbRIs2"; }
Bill Wendlingf4caf692010-12-14 03:36:38 +0000174def t_addrmode_is2 : Operand<i32>,
175 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S2", []> {
176 let EncoderMethod = "getAddrModeISOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000177 let DecoderMethod = "DecodeThumbAddrModeIS";
Bill Wendlingf4caf692010-12-14 03:36:38 +0000178 let PrintMethod = "printThumbAddrModeImm5S2Operand";
Jim Grosbach38466302011-08-19 18:55:51 +0000179 let ParserMatchClass = t_addrmode_is2_asm_operand;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000180 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
Bill Wendlingf4caf692010-12-14 03:36:38 +0000181}
182
183// t_addrmode_is1 := reg + imm5
184//
Jim Grosbach48ff5ff2011-08-19 18:49:59 +0000185def t_addrmode_is1_asm_operand : AsmOperandClass { let Name = "MemThumbRIs1"; }
Bill Wendlingf4caf692010-12-14 03:36:38 +0000186def t_addrmode_is1 : Operand<i32>,
187 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S1", []> {
188 let EncoderMethod = "getAddrModeISOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000189 let DecoderMethod = "DecodeThumbAddrModeIS";
Bill Wendlingf4caf692010-12-14 03:36:38 +0000190 let PrintMethod = "printThumbAddrModeImm5S1Operand";
Jim Grosbach48ff5ff2011-08-19 18:49:59 +0000191 let ParserMatchClass = t_addrmode_is1_asm_operand;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000192 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
Evan Chenga8e29892007-01-19 07:51:42 +0000193}
194
195// t_addrmode_sp := sp + imm8 * 4
196//
Jim Grosbachecd85892011-08-19 18:13:48 +0000197def t_addrmode_sp_asm_operand : AsmOperandClass { let Name = "MemThumbSPI"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000198def t_addrmode_sp : Operand<i32>,
199 ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> {
Jim Grosbachd967cd02010-12-07 21:50:47 +0000200 let EncoderMethod = "getAddrModeThumbSPOpValue";
Owen Anderson648f9a72011-08-08 23:25:22 +0000201 let DecoderMethod = "DecodeThumbAddrModeSP";
Evan Chenga8e29892007-01-19 07:51:42 +0000202 let PrintMethod = "printThumbAddrModeSPOperand";
Jim Grosbachecd85892011-08-19 18:13:48 +0000203 let ParserMatchClass = t_addrmode_sp_asm_operand;
Jakob Stoklund Olesenc5b7ef12010-01-13 00:43:06 +0000204 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Evan Chenga8e29892007-01-19 07:51:42 +0000205}
206
Bill Wendlingb8958b02010-12-08 01:57:09 +0000207// t_addrmode_pc := <label> => pc + imm8 * 4
208//
209def t_addrmode_pc : Operand<i32> {
210 let EncoderMethod = "getAddrModePCOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000211 let DecoderMethod = "DecodeThumbAddrModePC";
Bill Wendlingb8958b02010-12-08 01:57:09 +0000212}
213
Evan Chenga8e29892007-01-19 07:51:42 +0000214//===----------------------------------------------------------------------===//
215// Miscellaneous Instructions.
216//
217
Jim Grosbach4642ad32010-02-22 23:10:38 +0000218// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
219// from removing one half of the matched pairs. That breaks PEI, which assumes
220// these will always be in pairs, and asserts if it finds otherwise. Better way?
221let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Cheng44bec522007-05-15 01:29:07 +0000222def tADJCALLSTACKUP :
Bill Wendlinga8981662010-11-19 22:02:18 +0000223 PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary,
224 [(ARMcallseq_end imm:$amt1, imm:$amt2)]>,
225 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000226
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000227def tADJCALLSTACKDOWN :
Bill Wendlinga8981662010-11-19 22:02:18 +0000228 PseudoInst<(outs), (ins i32imm:$amt), NoItinerary,
229 [(ARMcallseq_start imm:$amt)]>,
230 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000231}
Evan Cheng44bec522007-05-15 01:29:07 +0000232
Jim Grosbach421993f2011-08-17 23:08:57 +0000233class T1SystemEncoding<bits<8> opc>
Bill Wendlinga46a4932010-11-29 22:15:03 +0000234 : T1Encoding<0b101111> {
Jim Grosbach421993f2011-08-17 23:08:57 +0000235 let Inst{9-8} = 0b11;
236 let Inst{7-0} = opc;
Bill Wendlinga46a4932010-11-29 22:15:03 +0000237}
238
Jim Grosbach421993f2011-08-17 23:08:57 +0000239def tNOP : T1pI<(outs), (ins), NoItinerary, "nop", "", []>,
Jim Grosbach0780b632011-08-19 23:24:36 +0000240 T1SystemEncoding<0x00>, // A8.6.110
241 Requires<[IsThumb2]>;
Johnny Chenbd2c6232010-02-25 03:28:51 +0000242
Jim Grosbach421993f2011-08-17 23:08:57 +0000243def tYIELD : T1pI<(outs), (ins), NoItinerary, "yield", "", []>,
244 T1SystemEncoding<0x10>; // A8.6.410
Johnny Chend86d2692010-02-25 17:51:03 +0000245
Jim Grosbach421993f2011-08-17 23:08:57 +0000246def tWFE : T1pI<(outs), (ins), NoItinerary, "wfe", "", []>,
247 T1SystemEncoding<0x20>; // A8.6.408
Johnny Chend86d2692010-02-25 17:51:03 +0000248
Jim Grosbach421993f2011-08-17 23:08:57 +0000249def tWFI : T1pI<(outs), (ins), NoItinerary, "wfi", "", []>,
250 T1SystemEncoding<0x30>; // A8.6.409
Johnny Chend86d2692010-02-25 17:51:03 +0000251
Jim Grosbach421993f2011-08-17 23:08:57 +0000252def tSEV : T1pI<(outs), (ins), NoItinerary, "sev", "", []>,
253 T1SystemEncoding<0x40>; // A8.6.157
Bill Wendlinga46a4932010-11-29 22:15:03 +0000254
Jim Grosbach421993f2011-08-17 23:08:57 +0000255// The imm operand $val can be used by a debugger to store more information
Bill Wendlinga46a4932010-11-29 22:15:03 +0000256// about the breakpoint.
Jim Grosbach421993f2011-08-17 23:08:57 +0000257def tBKPT : T1I<(outs), (ins imm0_255:$val), NoItinerary, "bkpt\t$val",
258 []>,
259 T1Encoding<0b101111> {
260 let Inst{9-8} = 0b10;
Bill Wendlinga46a4932010-11-29 22:15:03 +0000261 // A8.6.22
262 bits<8> val;
263 let Inst{7-0} = val;
264}
Johnny Chend86d2692010-02-25 17:51:03 +0000265
Jim Grosbach06322472011-07-22 17:52:23 +0000266def tSETEND : T1I<(outs), (ins setend_op:$end), NoItinerary, "setend\t$end",
267 []>, T1Encoding<0b101101> {
268 bits<1> end;
Bill Wendling7d0affd2010-11-21 10:55:23 +0000269 // A8.6.156
Johnny Chend86d2692010-02-25 17:51:03 +0000270 let Inst{9-5} = 0b10010;
Bill Wendlinga8981662010-11-19 22:02:18 +0000271 let Inst{4} = 1;
Jim Grosbach06322472011-07-22 17:52:23 +0000272 let Inst{3} = end;
Bill Wendlinga8981662010-11-19 22:02:18 +0000273 let Inst{2-0} = 0b000;
Johnny Chend86d2692010-02-25 17:51:03 +0000274}
275
Johnny Chen93042d12010-03-02 18:14:57 +0000276// Change Processor State is a system instruction -- for disassembly only.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000277def tCPS : T1I<(outs), (ins imod_op:$imod, iflags_op:$iflags),
278 NoItinerary, "cps$imod $iflags",
279 [/* For disassembly only; pattern left blank */]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000280 T1Misc<0b0110011> {
281 // A8.6.38 & B6.1.1
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000282 bit imod;
283 bits<3> iflags;
284
285 let Inst{4} = imod;
286 let Inst{3} = 0;
287 let Inst{2-0} = iflags;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000288 let DecoderMethod = "DecodeThumbCPS";
Bill Wendling849f2e32010-11-29 00:18:15 +0000289}
Johnny Chen93042d12010-03-02 18:14:57 +0000290
Evan Cheng35d6c412009-08-04 23:47:55 +0000291// For both thumb1 and thumb2.
Chris Lattnera4a3a5e2010-10-31 19:15:18 +0000292let isNotDuplicable = 1, isCodeGenOnly = 1 in
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000293def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr, "",
Bill Wendling0ae28e42010-11-19 22:37:33 +0000294 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000295 T1Special<{0,0,?,?}> {
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000296 // A8.6.6
Bill Wendling0ae28e42010-11-19 22:37:33 +0000297 bits<3> dst;
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000298 let Inst{6-3} = 0b1111; // Rm = pc
Bill Wendling0ae28e42010-11-19 22:37:33 +0000299 let Inst{2-0} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000300}
Evan Chenga8e29892007-01-19 07:51:42 +0000301
Bill Wendling0ae28e42010-11-19 22:37:33 +0000302// ADD <Rd>, sp, #<imm8>
303// This is rematerializable, which is particularly useful for taking the
304// address of locals.
305let isReMaterializable = 1 in
306def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, t_imm_s4:$rhs), IIC_iALUi,
307 "add\t$dst, $sp, $rhs", []>,
308 T1Encoding<{1,0,1,0,1,?}> {
309 // A6.2 & A8.6.8
310 bits<3> dst;
311 bits<8> rhs;
312 let Inst{10-8} = dst;
313 let Inst{7-0} = rhs;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000314 let DecoderMethod = "DecodeThumbAddSpecialReg";
Bill Wendling0ae28e42010-11-19 22:37:33 +0000315}
316
317// ADD sp, sp, #<imm7>
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000318def tADDspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000319 "add\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000320 T1Misc<{0,0,0,0,0,?,?}> {
321 // A6.2.5 & A8.6.8
322 bits<7> rhs;
323 let Inst{6-0} = rhs;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000324 let DecoderMethod = "DecodeThumbAddSPImm";
Bill Wendling0ae28e42010-11-19 22:37:33 +0000325}
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000326
Bill Wendling0ae28e42010-11-19 22:37:33 +0000327// SUB sp, sp, #<imm7>
328// FIXME: The encoding and the ASM string don't match up.
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000329def tSUBspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000330 "sub\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000331 T1Misc<{0,0,0,0,1,?,?}> {
332 // A6.2.5 & A8.6.214
333 bits<7> rhs;
334 let Inst{6-0} = rhs;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000335 let DecoderMethod = "DecodeThumbAddSPImm";
Bill Wendling0ae28e42010-11-19 22:37:33 +0000336}
Evan Cheng86198642009-08-07 00:34:42 +0000337
Bill Wendling0ae28e42010-11-19 22:37:33 +0000338// ADD <Rm>, sp
David Goodwin5d598aa2009-08-19 18:00:44 +0000339def tADDrSP : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000340 "add\t$dst, $rhs", []>,
341 T1Special<{0,0,?,?}> {
Bill Wendling0ae28e42010-11-19 22:37:33 +0000342 // A8.6.9 Encoding T1
343 bits<4> dst;
344 let Inst{7} = dst{3};
345 let Inst{6-3} = 0b1101;
346 let Inst{2-0} = dst{2-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000347 let DecoderMethod = "DecodeThumbAddSPReg";
Johnny Chend68e1192009-12-15 17:24:14 +0000348}
Evan Cheng86198642009-08-07 00:34:42 +0000349
Bill Wendling0ae28e42010-11-19 22:37:33 +0000350// ADD sp, <Rm>
David Goodwin5d598aa2009-08-19 18:00:44 +0000351def tADDspr : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000352 "add\t$dst, $rhs", []>,
353 T1Special<{0,0,?,?}> {
354 // A8.6.9 Encoding T2
Bill Wendling0ae28e42010-11-19 22:37:33 +0000355 bits<4> dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000356 let Inst{7} = 1;
Bill Wendling0ae28e42010-11-19 22:37:33 +0000357 let Inst{6-3} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000358 let Inst{2-0} = 0b101;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000359 let DecoderMethod = "DecodeThumbAddSPReg";
Johnny Chend68e1192009-12-15 17:24:14 +0000360}
Evan Cheng86198642009-08-07 00:34:42 +0000361
Evan Chenga8e29892007-01-19 07:51:42 +0000362//===----------------------------------------------------------------------===//
363// Control Flow Instructions.
364//
365
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000366// Indirect branches
367let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Cameron Zwarich421b1062011-05-26 03:41:12 +0000368 def tBX : TI<(outs), (ins GPR:$Rm, pred:$p), IIC_Br, "bx${p}\t$Rm", []>,
369 T1Special<{1,1,0,?}> {
370 // A6.2.3 & A8.6.25
371 bits<4> Rm;
372 let Inst{6-3} = Rm;
373 let Inst{2-0} = 0b000;
374 }
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000375}
376
Jim Grosbachead77cd2011-07-08 21:04:05 +0000377let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
Owen Anderson16884412011-07-13 23:22:26 +0000378 def tBX_RET : tPseudoExpand<(outs), (ins pred:$p), 2, IIC_Br,
Jim Grosbach25e6d482011-07-08 21:50:04 +0000379 [(ARMretflag)], (tBX LR, pred:$p)>;
Jim Grosbachead77cd2011-07-08 21:04:05 +0000380
381 // Alternative return instruction used by vararg functions.
Jim Grosbach25e6d482011-07-08 21:50:04 +0000382 def tBX_RET_vararg : tPseudoExpand<(outs), (ins tGPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +0000383 2, IIC_Br, [],
Jim Grosbach25e6d482011-07-08 21:50:04 +0000384 (tBX GPR:$Rm, pred:$p)>;
Jim Grosbachead77cd2011-07-08 21:04:05 +0000385}
386
Bill Wendling0480e282010-12-01 02:36:55 +0000387// All calls clobber the non-callee saved registers. SP is marked as a use to
388// prevent stack-pointer assignments that appear immediately before calls from
389// potentially appearing dead.
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000390let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000391 // On non-Darwin platforms R9 is callee-saved.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +0000392 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +0000393 Uses = [SP] in {
Evan Chengb6207242009-08-01 00:16:10 +0000394 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000395 def tBL : TIx2<0b11110, 0b11, 1,
Owen Anderson0af0dc82011-07-18 18:50:52 +0000396 (outs), (ins pred:$p, t_bltarget:$func, variable_ops), IIC_Br,
397 "bl${p}\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000398 [(ARMtcall tglobaladdr:$func)]>,
Bill Wendling534a5e42010-12-03 01:55:47 +0000399 Requires<[IsThumb, IsNotDarwin]> {
Owen Anderson648f9a72011-08-08 23:25:22 +0000400 bits<22> func;
401 let Inst{26} = func{21};
Jim Grosbach662a8162010-12-06 23:57:07 +0000402 let Inst{25-16} = func{20-11};
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000403 let Inst{13} = 1;
404 let Inst{11} = 1;
Jim Grosbach662a8162010-12-06 23:57:07 +0000405 let Inst{10-0} = func{10-0};
Bill Wendling534a5e42010-12-03 01:55:47 +0000406 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000407
Evan Chengb6207242009-08-01 00:16:10 +0000408 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000409 def tBLXi : TIx2<0b11110, 0b11, 0,
Jim Grosbach5f687de2011-08-18 16:50:45 +0000410 (outs), (ins pred:$p, t_blxtarget:$func, variable_ops), IIC_Br,
Owen Anderson0af0dc82011-07-18 18:50:52 +0000411 "blx${p}\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000412 [(ARMcall tglobaladdr:$func)]>,
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000413 Requires<[IsThumb, HasV5T, IsNotDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000414 bits<21> func;
415 let Inst{25-16} = func{20-11};
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000416 let Inst{13} = 1;
417 let Inst{11} = 1;
Jim Grosbach662a8162010-12-06 23:57:07 +0000418 let Inst{10-1} = func{10-1};
419 let Inst{0} = 0; // func{0} is assumed zero
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000420 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000421
Evan Chengb6207242009-08-01 00:16:10 +0000422 // Also used for Thumb2
Owen Anderson0af0dc82011-07-18 18:50:52 +0000423 def tBLXr : TI<(outs), (ins pred:$p, GPR:$func, variable_ops), IIC_Br,
424 "blx${p}\t$func",
Evan Chengb6207242009-08-01 00:16:10 +0000425 [(ARMtcall GPR:$func)]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000426 Requires<[IsThumb, HasV5T, IsNotDarwin]>,
Owen Anderson18901d62011-05-11 17:00:48 +0000427 T1Special<{1,1,1,?}> { // A6.2.3 & A8.6.24;
428 bits<4> func;
429 let Inst{6-3} = func;
430 let Inst{2-0} = 0b000;
431 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000432
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000433 // ARMv4T
Cameron Zwarichad70f6d2011-05-25 21:53:50 +0000434 def tBX_CALL : tPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +0000435 4, IIC_Br,
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000436 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000437 Requires<[IsThumb, IsThumb1Only, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000438}
439
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000440let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000441 // On Darwin R9 is call-clobbered.
442 // R7 is marked as a use to prevent frame-pointer assignments from being
443 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +0000444 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +0000445 Uses = [R7, SP] in {
Evan Chengb6207242009-08-01 00:16:10 +0000446 // Also used for Thumb2
Owen Anderson0af0dc82011-07-18 18:50:52 +0000447 def tBLr9 : tPseudoExpand<(outs), (ins pred:$p, t_bltarget:$func, variable_ops),
448 4, IIC_Br, [(ARMtcall tglobaladdr:$func)],
449 (tBL pred:$p, t_bltarget:$func)>,
450 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000451
Evan Chengb6207242009-08-01 00:16:10 +0000452 // ARMv5T and above, also used for Thumb2
Owen Anderson0af0dc82011-07-18 18:50:52 +0000453 def tBLXi_r9 : tPseudoExpand<(outs), (ins pred:$p, t_blxtarget:$func, variable_ops),
454 4, IIC_Br, [(ARMcall tglobaladdr:$func)],
455 (tBLXi pred:$p, t_blxtarget:$func)>,
456 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000457
Evan Chengb6207242009-08-01 00:16:10 +0000458 // Also used for Thumb2
Owen Anderson0af0dc82011-07-18 18:50:52 +0000459 def tBLXr_r9 : tPseudoExpand<(outs), (ins pred:$p, GPR:$func, variable_ops),
460 2, IIC_Br, [(ARMtcall GPR:$func)],
461 (tBLXr pred:$p, GPR:$func)>,
462 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000463
464 // ARMv4T
Cameron Zwarichad70f6d2011-05-25 21:53:50 +0000465 def tBXr9_CALL : tPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +0000466 4, IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000467 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000468 Requires<[IsThumb, IsThumb1Only, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000469}
470
Bill Wendling0480e282010-12-01 02:36:55 +0000471let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
472 let isPredicable = 1 in
Jim Grosbache2467172010-12-10 18:21:33 +0000473 def tB : T1I<(outs), (ins t_brtarget:$target), IIC_Br,
Bill Wendling0480e282010-12-01 02:36:55 +0000474 "b\t$target", [(br bb:$target)]>,
Jim Grosbache2467172010-12-10 18:21:33 +0000475 T1Encoding<{1,1,1,0,0,?}> {
476 bits<11> target;
477 let Inst{10-0} = target;
478 }
Evan Chenga8e29892007-01-19 07:51:42 +0000479
Evan Cheng225dfe92007-01-30 01:13:37 +0000480 // Far jump
Jim Grosbach3efad8f2010-12-16 19:11:16 +0000481 // Just a pseudo for a tBL instruction. Needed to let regalloc know about
482 // the clobber of LR.
Evan Cheng53c67c02009-08-07 05:45:07 +0000483 let Defs = [LR] in
Owen Anderson0af0dc82011-07-18 18:50:52 +0000484 def tBfar : tPseudoExpand<(outs), (ins t_bltarget:$target, pred:$p),
485 4, IIC_Br, [], (tBL pred:$p, t_bltarget:$target)>;
Evan Cheng225dfe92007-01-30 01:13:37 +0000486
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000487 def tBR_JTr : tPseudoInst<(outs),
488 (ins tGPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +0000489 0, IIC_Br,
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000490 [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]> {
491 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Johnny Chenbbc71b22009-12-16 02:32:54 +0000492 }
Evan Chengd85ac4d2007-01-27 02:29:45 +0000493}
494
Evan Chengc85e8322007-07-05 07:13:32 +0000495// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000496// a two-value operand where a dag node expects two operands. :(
Evan Chengffbacca2007-07-21 00:34:19 +0000497let isBranch = 1, isTerminator = 1 in
Jim Grosbach01086452010-12-10 17:13:40 +0000498 def tBcc : T1I<(outs), (ins t_bcctarget:$target, pred:$p), IIC_Br,
Jim Grosbachceab5012010-12-04 00:20:40 +0000499 "b${p}\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +0000500 [/*(ARMbrcond bb:$target, imm:$cc)*/]>,
Eric Christopher33281b22011-05-27 03:50:53 +0000501 T1BranchCond<{1,1,0,1}> {
Jim Grosbachceab5012010-12-04 00:20:40 +0000502 bits<4> p;
Jim Grosbach01086452010-12-10 17:13:40 +0000503 bits<8> target;
Jim Grosbachceab5012010-12-04 00:20:40 +0000504 let Inst{11-8} = p;
Jim Grosbach01086452010-12-10 17:13:40 +0000505 let Inst{7-0} = target;
Jim Grosbachceab5012010-12-04 00:20:40 +0000506}
Evan Chenga8e29892007-01-19 07:51:42 +0000507
Jim Grosbache36e21e2011-07-08 20:13:35 +0000508// Tail calls
509let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
510 // Darwin versions.
511 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
512 Uses = [SP] in {
Jim Grosbachaf7f2d62011-07-08 20:32:21 +0000513 // tTAILJMPd: Darwin version uses a Thumb2 branch (no Thumb1 tail calls
514 // on Darwin), so it's in ARMInstrThumb2.td.
Jim Grosbach0b44aea2011-07-08 20:39:19 +0000515 def tTAILJMPr : tPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +0000516 4, IIC_Br, [],
Jim Grosbach0b44aea2011-07-08 20:39:19 +0000517 (tBX GPR:$dst, (ops 14, zero_reg))>,
518 Requires<[IsThumb, IsDarwin]>;
Jim Grosbache36e21e2011-07-08 20:13:35 +0000519 }
520 // Non-Darwin versions (the difference is R9).
521 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
522 Uses = [SP] in {
Jim Grosbachaf7f2d62011-07-08 20:32:21 +0000523 def tTAILJMPdND : tPseudoExpand<(outs), (ins t_brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +0000524 4, IIC_Br, [],
Jim Grosbachaf7f2d62011-07-08 20:32:21 +0000525 (tB t_brtarget:$dst)>,
526 Requires<[IsThumb, IsNotDarwin]>;
Jim Grosbach0b44aea2011-07-08 20:39:19 +0000527 def tTAILJMPrND : tPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +0000528 4, IIC_Br, [],
Jim Grosbach0b44aea2011-07-08 20:39:19 +0000529 (tBX GPR:$dst, (ops 14, zero_reg))>,
530 Requires<[IsThumb, IsNotDarwin]>;
Jim Grosbache36e21e2011-07-08 20:13:35 +0000531 }
532}
533
534
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000535// A8.6.218 Supervisor Call (Software Interrupt) -- for disassembly only
536// A8.6.16 B: Encoding T1
537// If Inst{11-8} == 0b1111 then SEE SVC
Evan Cheng1e0eab12010-11-29 22:43:27 +0000538let isCall = 1, Uses = [SP] in
Jim Grosbached838482011-07-26 16:24:27 +0000539def tSVC : T1pI<(outs), (ins imm0_255:$imm), IIC_Br,
Bill Wendling6179c312010-11-20 00:53:35 +0000540 "svc", "\t$imm", []>, Encoding16 {
541 bits<8> imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000542 let Inst{15-12} = 0b1101;
Bill Wendling6179c312010-11-20 00:53:35 +0000543 let Inst{11-8} = 0b1111;
544 let Inst{7-0} = imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000545}
546
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000547// The assembler uses 0xDEFE for a trap instruction.
Evan Chengfb3611d2010-05-11 07:26:32 +0000548let isBarrier = 1, isTerminator = 1 in
Owen Anderson18901d62011-05-11 17:00:48 +0000549def tTRAP : TI<(outs), (ins), IIC_Br,
Jim Grosbach2e6ae132010-09-23 18:05:37 +0000550 "trap", [(trap)]>, Encoding16 {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000551 let Inst = 0xdefe;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000552}
553
Evan Chenga8e29892007-01-19 07:51:42 +0000554//===----------------------------------------------------------------------===//
555// Load Store Instructions.
556//
557
Bill Wendlingb6faf652010-12-14 22:10:49 +0000558// Loads: reg/reg and reg/imm5
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000559let canFoldAsLoad = 1, isReMaterializable = 1 in
Bill Wendlingb6faf652010-12-14 22:10:49 +0000560multiclass thumb_ld_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc,
561 Operand AddrMode_r, Operand AddrMode_i,
562 AddrMode am, InstrItinClass itin_r,
563 InstrItinClass itin_i, string asm,
564 PatFrag opnode> {
Bill Wendling345cdb62010-12-14 23:42:48 +0000565 def r : // reg/reg
Bill Wendlingb6faf652010-12-14 22:10:49 +0000566 T1pILdStEncode<reg_opc,
567 (outs tGPR:$Rt), (ins AddrMode_r:$addr),
568 am, itin_r, asm, "\t$Rt, $addr",
569 [(set tGPR:$Rt, (opnode AddrMode_r:$addr))]>;
Bill Wendling345cdb62010-12-14 23:42:48 +0000570 def i : // reg/imm5
Bill Wendlingb6faf652010-12-14 22:10:49 +0000571 T1pILdStEncodeImm<imm_opc, 1 /* Load */,
572 (outs tGPR:$Rt), (ins AddrMode_i:$addr),
573 am, itin_i, asm, "\t$Rt, $addr",
574 [(set tGPR:$Rt, (opnode AddrMode_i:$addr))]>;
575}
576// Stores: reg/reg and reg/imm5
577multiclass thumb_st_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc,
578 Operand AddrMode_r, Operand AddrMode_i,
579 AddrMode am, InstrItinClass itin_r,
580 InstrItinClass itin_i, string asm,
581 PatFrag opnode> {
Bill Wendling345cdb62010-12-14 23:42:48 +0000582 def r : // reg/reg
Bill Wendlingb6faf652010-12-14 22:10:49 +0000583 T1pILdStEncode<reg_opc,
584 (outs), (ins tGPR:$Rt, AddrMode_r:$addr),
585 am, itin_r, asm, "\t$Rt, $addr",
586 [(opnode tGPR:$Rt, AddrMode_r:$addr)]>;
Bill Wendling345cdb62010-12-14 23:42:48 +0000587 def i : // reg/imm5
Bill Wendlingb6faf652010-12-14 22:10:49 +0000588 T1pILdStEncodeImm<imm_opc, 0 /* Store */,
589 (outs), (ins tGPR:$Rt, AddrMode_i:$addr),
590 am, itin_i, asm, "\t$Rt, $addr",
591 [(opnode tGPR:$Rt, AddrMode_i:$addr)]>;
592}
Bill Wendling6179c312010-11-20 00:53:35 +0000593
Bill Wendlingb6faf652010-12-14 22:10:49 +0000594// A8.6.57 & A8.6.60
595defm tLDR : thumb_ld_rr_ri_enc<0b100, 0b0110, t_addrmode_rrs4,
596 t_addrmode_is4, AddrModeT1_4,
597 IIC_iLoad_r, IIC_iLoad_i, "ldr",
598 UnOpFrag<(load node:$Src)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000599
Bill Wendlingb6faf652010-12-14 22:10:49 +0000600// A8.6.64 & A8.6.61
601defm tLDRB : thumb_ld_rr_ri_enc<0b110, 0b0111, t_addrmode_rrs1,
602 t_addrmode_is1, AddrModeT1_1,
603 IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrb",
604 UnOpFrag<(zextloadi8 node:$Src)>>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000605
Bill Wendlingb6faf652010-12-14 22:10:49 +0000606// A8.6.76 & A8.6.73
607defm tLDRH : thumb_ld_rr_ri_enc<0b101, 0b1000, t_addrmode_rrs2,
608 t_addrmode_is2, AddrModeT1_2,
609 IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrh",
610 UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000611
Evan Cheng2f297df2009-07-11 07:08:13 +0000612let AddedComplexity = 10 in
Bill Wendling1fd374e2010-11-30 22:57:21 +0000613def tLDRSB : // A8.6.80
Owen Anderson305e0462011-08-15 19:00:06 +0000614 T1pILdStEncode<0b011, (outs tGPR:$Rt), (ins t_addrmode_rr:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000615 AddrModeT1_1, IIC_iLoad_bh_r,
Owen Anderson305e0462011-08-15 19:00:06 +0000616 "ldrsb", "\t$Rt, $addr",
617 [(set tGPR:$Rt, (sextloadi8 t_addrmode_rr:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000618
Evan Cheng2f297df2009-07-11 07:08:13 +0000619let AddedComplexity = 10 in
Bill Wendling1fd374e2010-11-30 22:57:21 +0000620def tLDRSH : // A8.6.84
Owen Anderson305e0462011-08-15 19:00:06 +0000621 T1pILdStEncode<0b111, (outs tGPR:$Rt), (ins t_addrmode_rr:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000622 AddrModeT1_2, IIC_iLoad_bh_r,
Owen Anderson305e0462011-08-15 19:00:06 +0000623 "ldrsh", "\t$Rt, $addr",
624 [(set tGPR:$Rt, (sextloadi16 t_addrmode_rr:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000625
Dan Gohman15511cf2008-12-03 18:15:48 +0000626let canFoldAsLoad = 1 in
Jim Grosbachd967cd02010-12-07 21:50:47 +0000627def tLDRspi : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
Bill Wendlingdc381372010-12-15 23:31:24 +0000628 "ldr", "\t$Rt, $addr",
629 [(set tGPR:$Rt, (load t_addrmode_sp:$addr))]>,
Jim Grosbachd967cd02010-12-07 21:50:47 +0000630 T1LdStSP<{1,?,?}> {
631 bits<3> Rt;
632 bits<8> addr;
633 let Inst{10-8} = Rt;
634 let Inst{7-0} = addr;
635}
Evan Cheng012f2d92007-01-24 08:53:17 +0000636
637// Load tconstpool
Evan Cheng7883fa92009-11-04 00:00:39 +0000638// FIXME: Use ldr.n to work around a Darwin assembler bug.
Owen Anderson91614ae2011-07-18 22:14:02 +0000639let canFoldAsLoad = 1, isReMaterializable = 1, isCodeGenOnly = 1 in
Bill Wendlingb8958b02010-12-08 01:57:09 +0000640def tLDRpci : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_pc:$addr), IIC_iLoad_i,
Bill Wendling3f8c1102010-11-30 23:54:45 +0000641 "ldr", ".n\t$Rt, $addr",
642 [(set tGPR:$Rt, (load (ARMWrapper tconstpool:$addr)))]>,
643 T1Encoding<{0,1,0,0,1,?}> {
644 // A6.2 & A8.6.59
645 bits<3> Rt;
Bill Wendlingb8958b02010-12-08 01:57:09 +0000646 bits<8> addr;
Bill Wendling3f8c1102010-11-30 23:54:45 +0000647 let Inst{10-8} = Rt;
Bill Wendlingb8958b02010-12-08 01:57:09 +0000648 let Inst{7-0} = addr;
Bill Wendling3f8c1102010-11-30 23:54:45 +0000649}
Evan Chengfa775d02007-03-19 07:20:03 +0000650
Johnny Chen597fa652011-04-22 19:12:43 +0000651// FIXME: Remove this entry when the above ldr.n workaround is fixed.
652// For disassembly use only.
653def tLDRpciDIS : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_pc:$addr), IIC_iLoad_i,
654 "ldr", "\t$Rt, $addr",
655 [/* disassembly only */]>,
656 T1Encoding<{0,1,0,0,1,?}> {
657 // A6.2 & A8.6.59
658 bits<3> Rt;
659 bits<8> addr;
660 let Inst{10-8} = Rt;
661 let Inst{7-0} = addr;
662}
663
Bill Wendlingb6faf652010-12-14 22:10:49 +0000664// A8.6.194 & A8.6.192
665defm tSTR : thumb_st_rr_ri_enc<0b000, 0b0110, t_addrmode_rrs4,
666 t_addrmode_is4, AddrModeT1_4,
667 IIC_iStore_r, IIC_iStore_i, "str",
668 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000669
Bill Wendlingb6faf652010-12-14 22:10:49 +0000670// A8.6.197 & A8.6.195
671defm tSTRB : thumb_st_rr_ri_enc<0b010, 0b0111, t_addrmode_rrs1,
672 t_addrmode_is1, AddrModeT1_1,
673 IIC_iStore_bh_r, IIC_iStore_bh_i, "strb",
674 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000675
Bill Wendlingb6faf652010-12-14 22:10:49 +0000676// A8.6.207 & A8.6.205
677defm tSTRH : thumb_st_rr_ri_enc<0b001, 0b1000, t_addrmode_rrs2,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +0000678 t_addrmode_is2, AddrModeT1_2,
679 IIC_iStore_bh_r, IIC_iStore_bh_i, "strh",
680 BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000681
Evan Chenga8e29892007-01-19 07:51:42 +0000682
Jim Grosbachd967cd02010-12-07 21:50:47 +0000683def tSTRspi : T1pIs<(outs), (ins tGPR:$Rt, t_addrmode_sp:$addr), IIC_iStore_i,
Bill Wendlingf4caf692010-12-14 03:36:38 +0000684 "str", "\t$Rt, $addr",
685 [(store tGPR:$Rt, t_addrmode_sp:$addr)]>,
Jim Grosbachd967cd02010-12-07 21:50:47 +0000686 T1LdStSP<{0,?,?}> {
687 bits<3> Rt;
688 bits<8> addr;
689 let Inst{10-8} = Rt;
690 let Inst{7-0} = addr;
691}
Evan Cheng8e59ea92007-02-07 00:06:56 +0000692
Evan Chenga8e29892007-01-19 07:51:42 +0000693//===----------------------------------------------------------------------===//
694// Load / store multiple Instructions.
695//
696
Bill Wendling6c470b82010-11-13 09:09:38 +0000697multiclass thumb_ldst_mult<string asm, InstrItinClass itin,
698 InstrItinClass itin_upd, bits<6> T1Enc,
Owen Anderson565a0362011-07-18 23:25:34 +0000699 bit L_bit, string baseOpc> {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000700 def IA :
Jim Grosbach93b3eff2011-08-18 21:50:53 +0000701 T1I<(outs), (ins tGPR:$Rn, pred:$p, reglist:$regs, variable_ops),
702 itin, !strconcat(asm, "${p}\t$Rn, $regs"), []>,
Bill Wendling6179c312010-11-20 00:53:35 +0000703 T1Encoding<T1Enc> {
704 bits<3> Rn;
705 bits<8> regs;
706 let Inst{10-8} = Rn;
707 let Inst{7-0} = regs;
708 }
Owen Anderson565a0362011-07-18 23:25:34 +0000709
Bill Wendling73fe34a2010-11-16 01:16:36 +0000710 def IA_UPD :
Owen Anderson565a0362011-07-18 23:25:34 +0000711 InstTemplate<AddrModeNone, 0, IndexModeNone, Pseudo, GenericDomain,
712 "$Rn = $wb", itin_upd>,
713 PseudoInstExpansion<(!cast<Instruction>(!strconcat(baseOpc, "IA"))
Jim Grosbach93b3eff2011-08-18 21:50:53 +0000714 tGPR:$Rn, pred:$p, reglist:$regs)> {
Owen Anderson565a0362011-07-18 23:25:34 +0000715 let Size = 2;
716 let OutOperandList = (outs GPR:$wb);
717 let InOperandList = (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops);
718 let Pattern = [];
719 let isCodeGenOnly = 1;
720 let isPseudo = 1;
721 list<Predicate> Predicates = [IsThumb];
Bill Wendling6179c312010-11-20 00:53:35 +0000722 }
Bill Wendling6c470b82010-11-13 09:09:38 +0000723}
724
Bill Wendling73fe34a2010-11-16 01:16:36 +0000725// These require base address to be written back or one of the loaded regs.
Bill Wendlingddc918b2010-11-13 10:57:02 +0000726let neverHasSideEffects = 1 in {
727
728let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
729defm tLDM : thumb_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu,
Owen Anderson565a0362011-07-18 23:25:34 +0000730 {1,1,0,0,1,?}, 1, "tLDM">;
Bill Wendlingddc918b2010-11-13 10:57:02 +0000731
732let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
733defm tSTM : thumb_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu,
Owen Anderson565a0362011-07-18 23:25:34 +0000734 {1,1,0,0,0,?}, 0, "tSTM">;
Owen Anderson18901d62011-05-11 17:00:48 +0000735
Bill Wendlingddc918b2010-11-13 10:57:02 +0000736} // neverHasSideEffects
Evan Cheng4b322e52009-08-11 21:11:32 +0000737
Jim Grosbach93b3eff2011-08-18 21:50:53 +0000738def : InstAlias<"ldm${p} $Rn!, $regs",
739 (tLDMIA tGPR:$Rn, pred:$p, reglist:$regs)>,
740 Requires<[IsThumb, IsThumb1Only]>;
741
742
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000743let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in
Bill Wendling602890d2010-11-19 01:33:10 +0000744def tPOP : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000745 IIC_iPop,
Bill Wendling602890d2010-11-19 01:33:10 +0000746 "pop${p}\t$regs", []>,
747 T1Misc<{1,1,0,?,?,?,?}> {
748 bits<16> regs;
Bill Wendling602890d2010-11-19 01:33:10 +0000749 let Inst{8} = regs{15};
750 let Inst{7-0} = regs{7-0};
751}
Evan Cheng4b322e52009-08-11 21:11:32 +0000752
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000753let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in
Bill Wendling6179c312010-11-20 00:53:35 +0000754def tPUSH : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000755 IIC_iStore_m,
Bill Wendling6179c312010-11-20 00:53:35 +0000756 "push${p}\t$regs", []>,
757 T1Misc<{0,1,0,?,?,?,?}> {
758 bits<16> regs;
759 let Inst{8} = regs{14};
760 let Inst{7-0} = regs{7-0};
761}
Evan Chenga8e29892007-01-19 07:51:42 +0000762
763//===----------------------------------------------------------------------===//
764// Arithmetic Instructions.
765//
766
Bill Wendling1d045ee2010-12-01 02:28:08 +0000767// Helper classes for encoding T1pI patterns:
768class T1pIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
769 string opc, string asm, list<dag> pattern>
770 : T1pI<oops, iops, itin, opc, asm, pattern>,
771 T1DataProcessing<opA> {
772 bits<3> Rm;
773 bits<3> Rn;
774 let Inst{5-3} = Rm;
775 let Inst{2-0} = Rn;
776}
777class T1pIMiscEncode<bits<7> opA, dag oops, dag iops, InstrItinClass itin,
778 string opc, string asm, list<dag> pattern>
779 : T1pI<oops, iops, itin, opc, asm, pattern>,
780 T1Misc<opA> {
781 bits<3> Rm;
782 bits<3> Rd;
783 let Inst{5-3} = Rm;
784 let Inst{2-0} = Rd;
785}
786
Bill Wendling76f4e102010-12-01 01:20:15 +0000787// Helper classes for encoding T1sI patterns:
788class T1sIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
789 string opc, string asm, list<dag> pattern>
790 : T1sI<oops, iops, itin, opc, asm, pattern>,
791 T1DataProcessing<opA> {
792 bits<3> Rd;
793 bits<3> Rn;
794 let Inst{5-3} = Rn;
795 let Inst{2-0} = Rd;
796}
797class T1sIGenEncode<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
798 string opc, string asm, list<dag> pattern>
799 : T1sI<oops, iops, itin, opc, asm, pattern>,
800 T1General<opA> {
801 bits<3> Rm;
802 bits<3> Rn;
803 bits<3> Rd;
804 let Inst{8-6} = Rm;
805 let Inst{5-3} = Rn;
806 let Inst{2-0} = Rd;
807}
808class T1sIGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
809 string opc, string asm, list<dag> pattern>
810 : T1sI<oops, iops, itin, opc, asm, pattern>,
811 T1General<opA> {
812 bits<3> Rd;
813 bits<3> Rm;
814 let Inst{5-3} = Rm;
815 let Inst{2-0} = Rd;
816}
817
818// Helper classes for encoding T1sIt patterns:
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000819class T1sItDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
820 string opc, string asm, list<dag> pattern>
821 : T1sIt<oops, iops, itin, opc, asm, pattern>,
822 T1DataProcessing<opA> {
Bill Wendling3f8c1102010-11-30 23:54:45 +0000823 bits<3> Rdn;
824 bits<3> Rm;
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000825 let Inst{5-3} = Rm;
826 let Inst{2-0} = Rdn;
Bill Wendling95a6d172010-11-20 01:00:29 +0000827}
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000828class T1sItGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
829 string opc, string asm, list<dag> pattern>
830 : T1sIt<oops, iops, itin, opc, asm, pattern>,
831 T1General<opA> {
832 bits<3> Rdn;
833 bits<8> imm8;
834 let Inst{10-8} = Rdn;
835 let Inst{7-0} = imm8;
836}
837
838// Add with carry register
839let isCommutable = 1, Uses = [CPSR] in
840def tADC : // A8.6.2
841 T1sItDPEncode<0b0101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), IIC_iALUr,
842 "adc", "\t$Rdn, $Rm",
843 [(set tGPR:$Rdn, (adde tGPR:$Rn, tGPR:$Rm))]>;
Evan Cheng53d7dba2007-01-27 00:07:15 +0000844
David Goodwinc9ee1182009-06-25 22:49:55 +0000845// Add immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000846def tADDi3 : // A8.6.4 T1
Jim Grosbach89e2aa62011-08-16 23:57:34 +0000847 T1sIGenEncodeImm<0b01110, (outs tGPR:$Rd), (ins tGPR:$Rm, imm0_7:$imm3),
Jim Grosbachf921c0fe2011-06-13 22:54:22 +0000848 IIC_iALUi,
Bill Wendling76f4e102010-12-01 01:20:15 +0000849 "add", "\t$Rd, $Rm, $imm3",
850 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7:$imm3))]> {
Bill Wendling95a6d172010-11-20 01:00:29 +0000851 bits<3> imm3;
852 let Inst{8-6} = imm3;
Bill Wendling95a6d172010-11-20 01:00:29 +0000853}
Evan Chenga8e29892007-01-19 07:51:42 +0000854
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000855def tADDi8 : // A8.6.4 T2
Jim Grosbach89e2aa62011-08-16 23:57:34 +0000856 T1sItGenEncodeImm<{1,1,0,?,?}, (outs tGPR:$Rdn),
857 (ins tGPR:$Rn, imm0_255:$imm8), IIC_iALUi,
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000858 "add", "\t$Rdn, $imm8",
859 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255:$imm8))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000860
David Goodwinc9ee1182009-06-25 22:49:55 +0000861// Add register
Evan Cheng446c4282009-07-11 06:43:01 +0000862let isCommutable = 1 in
Bill Wendling76f4e102010-12-01 01:20:15 +0000863def tADDrr : // A8.6.6 T1
864 T1sIGenEncode<0b01100, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
865 IIC_iALUr,
866 "add", "\t$Rd, $Rn, $Rm",
867 [(set tGPR:$Rd, (add tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000868
Evan Chengcd799b92009-06-12 20:46:18 +0000869let neverHasSideEffects = 1 in
Bill Wendling0b424dc2010-12-01 01:32:02 +0000870def tADDhirr : T1pIt<(outs GPR:$Rdn), (ins GPR:$Rn, GPR:$Rm), IIC_iALUr,
871 "add", "\t$Rdn, $Rm", []>,
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000872 T1Special<{0,0,?,?}> {
873 // A8.6.6 T2
Bill Wendling0b424dc2010-12-01 01:32:02 +0000874 bits<4> Rdn;
875 bits<4> Rm;
876 let Inst{7} = Rdn{3};
877 let Inst{6-3} = Rm;
878 let Inst{2-0} = Rdn{2-0};
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000879}
Evan Chenga8e29892007-01-19 07:51:42 +0000880
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000881// AND register
Evan Cheng446c4282009-07-11 06:43:01 +0000882let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000883def tAND : // A8.6.12
884 T1sItDPEncode<0b0000, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
885 IIC_iBITr,
886 "and", "\t$Rdn, $Rm",
887 [(set tGPR:$Rdn, (and tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000888
David Goodwinc9ee1182009-06-25 22:49:55 +0000889// ASR immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000890def tASRri : // A8.6.14
Owen Anderson6d746312011-08-08 20:42:17 +0000891 T1sIGenEncodeImm<{0,1,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, imm_sr:$imm5),
Bill Wendling76f4e102010-12-01 01:20:15 +0000892 IIC_iMOVsi,
893 "asr", "\t$Rd, $Rm, $imm5",
Owen Anderson6d746312011-08-08 20:42:17 +0000894 [(set tGPR:$Rd, (sra tGPR:$Rm, (i32 imm_sr:$imm5)))]> {
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000895 bits<5> imm5;
896 let Inst{10-6} = imm5;
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000897}
Evan Chenga8e29892007-01-19 07:51:42 +0000898
David Goodwinc9ee1182009-06-25 22:49:55 +0000899// ASR register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000900def tASRrr : // A8.6.15
901 T1sItDPEncode<0b0100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
902 IIC_iMOVsr,
903 "asr", "\t$Rdn, $Rm",
904 [(set tGPR:$Rdn, (sra tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000905
David Goodwinc9ee1182009-06-25 22:49:55 +0000906// BIC register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000907def tBIC : // A8.6.20
908 T1sItDPEncode<0b1110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
909 IIC_iBITr,
910 "bic", "\t$Rdn, $Rm",
911 [(set tGPR:$Rdn, (and tGPR:$Rn, (not tGPR:$Rm)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000912
David Goodwinc9ee1182009-06-25 22:49:55 +0000913// CMN register
Gabor Greiff7d10f52010-09-14 22:00:50 +0000914let isCompare = 1, Defs = [CPSR] in {
Jim Grosbachd5d2bae2010-01-22 00:08:13 +0000915//FIXME: Disable CMN, as CCodes are backwards from compare expectations
916// Compare-to-zero still works out, just not the relationals
Bill Wendling0480e282010-12-01 02:36:55 +0000917//def tCMN : // A8.6.33
918// T1pIDPEncode<0b1011, (outs), (ins tGPR:$lhs, tGPR:$rhs),
919// IIC_iCMPr,
920// "cmn", "\t$lhs, $rhs",
921// [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>;
Bill Wendling1d045ee2010-12-01 02:28:08 +0000922
923def tCMNz : // A8.6.33
924 T1pIDPEncode<0b1011, (outs), (ins tGPR:$Rn, tGPR:$Rm),
925 IIC_iCMPr,
926 "cmn", "\t$Rn, $Rm",
927 [(ARMcmpZ tGPR:$Rn, (ineg tGPR:$Rm))]>;
928
929} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000930
David Goodwinc9ee1182009-06-25 22:49:55 +0000931// CMP immediate
Gabor Greiff7d10f52010-09-14 22:00:50 +0000932let isCompare = 1, Defs = [CPSR] in {
Jim Grosbach0d1511c2011-08-18 18:08:29 +0000933def tCMPi8 : T1pI<(outs), (ins tGPR:$Rn, imm0_255:$imm8), IIC_iCMPi,
Bill Wendling5cc88a22010-11-20 22:52:33 +0000934 "cmp", "\t$Rn, $imm8",
935 [(ARMcmp tGPR:$Rn, imm0_255:$imm8)]>,
936 T1General<{1,0,1,?,?}> {
937 // A8.6.35
938 bits<3> Rn;
939 bits<8> imm8;
940 let Inst{10-8} = Rn;
941 let Inst{7-0} = imm8;
942}
943
David Goodwinc9ee1182009-06-25 22:49:55 +0000944// CMP register
Bill Wendling1d045ee2010-12-01 02:28:08 +0000945def tCMPr : // A8.6.36 T1
946 T1pIDPEncode<0b1010, (outs), (ins tGPR:$Rn, tGPR:$Rm),
947 IIC_iCMPr,
948 "cmp", "\t$Rn, $Rm",
949 [(ARMcmp tGPR:$Rn, tGPR:$Rm)]>;
950
Bill Wendling849f2e32010-11-29 00:18:15 +0000951def tCMPhir : T1pI<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_iCMPr,
952 "cmp", "\t$Rn, $Rm", []>,
953 T1Special<{0,1,?,?}> {
954 // A8.6.36 T2
955 bits<4> Rm;
956 bits<4> Rn;
957 let Inst{7} = Rn{3};
958 let Inst{6-3} = Rm;
959 let Inst{2-0} = Rn{2-0};
960}
Bill Wendling5cc88a22010-11-20 22:52:33 +0000961} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000962
Evan Chenga8e29892007-01-19 07:51:42 +0000963
David Goodwinc9ee1182009-06-25 22:49:55 +0000964// XOR register
Evan Cheng446c4282009-07-11 06:43:01 +0000965let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000966def tEOR : // A8.6.45
967 T1sItDPEncode<0b0001, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
968 IIC_iBITr,
969 "eor", "\t$Rdn, $Rm",
970 [(set tGPR:$Rdn, (xor tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000971
David Goodwinc9ee1182009-06-25 22:49:55 +0000972// LSL immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000973def tLSLri : // A8.6.88
Jim Grosbach1b7b68f2011-08-19 19:29:25 +0000974 T1sIGenEncodeImm<{0,0,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, imm0_31:$imm5),
Bill Wendling76f4e102010-12-01 01:20:15 +0000975 IIC_iMOVsi,
976 "lsl", "\t$Rd, $Rm, $imm5",
977 [(set tGPR:$Rd, (shl tGPR:$Rm, (i32 imm:$imm5)))]> {
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000978 bits<5> imm5;
979 let Inst{10-6} = imm5;
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000980}
Evan Chenga8e29892007-01-19 07:51:42 +0000981
David Goodwinc9ee1182009-06-25 22:49:55 +0000982// LSL register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000983def tLSLrr : // A8.6.89
984 T1sItDPEncode<0b0010, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
985 IIC_iMOVsr,
986 "lsl", "\t$Rdn, $Rm",
987 [(set tGPR:$Rdn, (shl tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000988
David Goodwinc9ee1182009-06-25 22:49:55 +0000989// LSR immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000990def tLSRri : // A8.6.90
Owen Anderson6d746312011-08-08 20:42:17 +0000991 T1sIGenEncodeImm<{0,0,1,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, imm_sr:$imm5),
Bill Wendling76f4e102010-12-01 01:20:15 +0000992 IIC_iMOVsi,
993 "lsr", "\t$Rd, $Rm, $imm5",
Owen Anderson6d746312011-08-08 20:42:17 +0000994 [(set tGPR:$Rd, (srl tGPR:$Rm, (i32 imm_sr:$imm5)))]> {
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000995 bits<5> imm5;
996 let Inst{10-6} = imm5;
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000997}
Evan Chenga8e29892007-01-19 07:51:42 +0000998
David Goodwinc9ee1182009-06-25 22:49:55 +0000999// LSR register
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001000def tLSRrr : // A8.6.91
1001 T1sItDPEncode<0b0011, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1002 IIC_iMOVsr,
1003 "lsr", "\t$Rdn, $Rm",
1004 [(set tGPR:$Rdn, (srl tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001005
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001006// Move register
Evan Chengc4af4632010-11-17 20:13:28 +00001007let isMoveImm = 1 in
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00001008def tMOVi8 : T1sI<(outs tGPR:$Rd), (ins imm0_255:$imm8), IIC_iMOVi,
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001009 "mov", "\t$Rd, $imm8",
1010 [(set tGPR:$Rd, imm0_255:$imm8)]>,
1011 T1General<{1,0,0,?,?}> {
1012 // A8.6.96
1013 bits<3> Rd;
1014 bits<8> imm8;
1015 let Inst{10-8} = Rd;
1016 let Inst{7-0} = imm8;
1017}
Jim Grosbach4ec6e882011-08-19 20:46:54 +00001018// Because we have an explicit tMOVSr below, we need an alias to handle
1019// the immediate "movs" form here. Blech.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00001020def : tInstAlias <"movs $Rdn, $imm",
1021 (tMOVi8 tGPR:$Rdn, CPSR, imm0_255:$imm, 14, 0)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001022
Jim Grosbachefeedce2011-07-01 17:14:11 +00001023// A7-73: MOV(2) - mov setting flag.
Evan Chenga8e29892007-01-19 07:51:42 +00001024
Evan Chengcd799b92009-06-12 20:46:18 +00001025let neverHasSideEffects = 1 in {
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001026def tMOVr : Thumb1pI<(outs GPR:$Rd), (ins GPR:$Rm), AddrModeNone,
Owen Anderson16884412011-07-13 23:22:26 +00001027 2, IIC_iMOVr,
Jim Grosbach63b46fa2011-06-30 22:10:46 +00001028 "mov", "\t$Rd, $Rm", "", []>,
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001029 T1Special<{1,0,?,?}> {
Bill Wendling534a5e42010-12-03 01:55:47 +00001030 // A8.6.97
1031 bits<4> Rd;
1032 bits<4> Rm;
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001033 let Inst{7} = Rd{3};
1034 let Inst{6-3} = Rm;
Bill Wendling534a5e42010-12-03 01:55:47 +00001035 let Inst{2-0} = Rd{2-0};
1036}
Evan Cheng446c4282009-07-11 06:43:01 +00001037let Defs = [CPSR] in
Bill Wendling534a5e42010-12-03 01:55:47 +00001038def tMOVSr : T1I<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr,
1039 "movs\t$Rd, $Rm", []>, Encoding16 {
1040 // A8.6.97
1041 bits<3> Rd;
1042 bits<3> Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00001043 let Inst{15-6} = 0b0000000000;
Bill Wendling534a5e42010-12-03 01:55:47 +00001044 let Inst{5-3} = Rm;
1045 let Inst{2-0} = Rd;
Johnny Chend68e1192009-12-15 17:24:14 +00001046}
Evan Chengcd799b92009-06-12 20:46:18 +00001047} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001048
Bill Wendling0480e282010-12-01 02:36:55 +00001049// Multiply register
Evan Cheng446c4282009-07-11 06:43:01 +00001050let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001051def tMUL : // A8.6.105 T1
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00001052 Thumb1sI<(outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm), AddrModeNone, 2,
1053 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm", "$Rm = $Rd",
1054 [(set tGPR:$Rd, (mul tGPR:$Rn, tGPR:$Rm))]>,
1055 T1DataProcessing<0b1101> {
1056 bits<3> Rd;
1057 bits<3> Rn;
1058 let Inst{5-3} = Rn;
1059 let Inst{2-0} = Rd;
1060 let AsmMatchConverter = "cvtThumbMultiply";
1061}
1062
Jim Grosbacha33b31b2011-08-22 18:04:24 +00001063def :tInstAlias<"mul${s}${p} $Rdm, $Rn", (tMUL tGPR:$Rdm, s_cc_out:$s, tGPR:$Rn,
1064 pred:$p)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001065
Bill Wendling76f4e102010-12-01 01:20:15 +00001066// Move inverse register
1067def tMVN : // A8.6.107
1068 T1sIDPEncode<0b1111, (outs tGPR:$Rd), (ins tGPR:$Rn), IIC_iMVNr,
1069 "mvn", "\t$Rd, $Rn",
1070 [(set tGPR:$Rd, (not tGPR:$Rn))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001071
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001072// Bitwise or register
Evan Cheng446c4282009-07-11 06:43:01 +00001073let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001074def tORR : // A8.6.114
1075 T1sItDPEncode<0b1100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1076 IIC_iBITr,
1077 "orr", "\t$Rdn, $Rm",
1078 [(set tGPR:$Rdn, (or tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001079
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001080// Swaps
Bill Wendling1d045ee2010-12-01 02:28:08 +00001081def tREV : // A8.6.134
1082 T1pIMiscEncode<{1,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1083 IIC_iUNAr,
1084 "rev", "\t$Rd, $Rm",
1085 [(set tGPR:$Rd, (bswap tGPR:$Rm))]>,
1086 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001087
Bill Wendling1d045ee2010-12-01 02:28:08 +00001088def tREV16 : // A8.6.135
1089 T1pIMiscEncode<{1,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1090 IIC_iUNAr,
1091 "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00001092 [(set tGPR:$Rd, (rotr (bswap tGPR:$Rm), (i32 16)))]>,
Bill Wendling1d045ee2010-12-01 02:28:08 +00001093 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001094
Bill Wendling1d045ee2010-12-01 02:28:08 +00001095def tREVSH : // A8.6.136
1096 T1pIMiscEncode<{1,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1097 IIC_iUNAr,
1098 "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00001099 [(set tGPR:$Rd, (sra (bswap tGPR:$Rm), (i32 16)))]>,
Bill Wendling1d045ee2010-12-01 02:28:08 +00001100 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng446c4282009-07-11 06:43:01 +00001101
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001102// Rotate right register
1103def tROR : // A8.6.139
1104 T1sItDPEncode<0b0111, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1105 IIC_iMOVsr,
1106 "ror", "\t$Rdn, $Rm",
1107 [(set tGPR:$Rdn, (rotr tGPR:$Rn, tGPR:$Rm))]>;
Evan Cheng446c4282009-07-11 06:43:01 +00001108
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001109// Negate register
Bill Wendling76f4e102010-12-01 01:20:15 +00001110def tRSB : // A8.6.141
1111 T1sIDPEncode<0b1001, (outs tGPR:$Rd), (ins tGPR:$Rn),
1112 IIC_iALUi,
1113 "rsb", "\t$Rd, $Rn, #0",
1114 [(set tGPR:$Rd, (ineg tGPR:$Rn))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001115
Jim Grosbacha33b31b2011-08-22 18:04:24 +00001116def : tInstAlias<"neg${s}${p} $Rd, $Rm",
1117 (tRSB tGPR:$Rd, s_cc_out:$s, tGPR:$Rm, pred:$p)>;
Jim Grosbach7a32fa12011-08-19 22:19:48 +00001118
David Goodwinc9ee1182009-06-25 22:49:55 +00001119// Subtract with carry register
Evan Cheng446c4282009-07-11 06:43:01 +00001120let Uses = [CPSR] in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001121def tSBC : // A8.6.151
1122 T1sItDPEncode<0b0110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1123 IIC_iALUr,
1124 "sbc", "\t$Rdn, $Rm",
1125 [(set tGPR:$Rdn, (sube tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001126
David Goodwinc9ee1182009-06-25 22:49:55 +00001127// Subtract immediate
Bill Wendling76f4e102010-12-01 01:20:15 +00001128def tSUBi3 : // A8.6.210 T1
1129 T1sIGenEncodeImm<0b01111, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm3),
1130 IIC_iALUi,
1131 "sub", "\t$Rd, $Rm, $imm3",
1132 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7_neg:$imm3))]> {
Bill Wendling5cbbf682010-11-29 01:00:43 +00001133 bits<3> imm3;
Bill Wendling5cbbf682010-11-29 01:00:43 +00001134 let Inst{8-6} = imm3;
Bill Wendling5cbbf682010-11-29 01:00:43 +00001135}
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001136
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001137def tSUBi8 : // A8.6.210 T2
1138 T1sItGenEncodeImm<{1,1,1,?,?}, (outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$imm8),
1139 IIC_iALUi,
1140 "sub", "\t$Rdn, $imm8",
1141 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255_neg:$imm8))]>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001142
Bill Wendling76f4e102010-12-01 01:20:15 +00001143// Subtract register
1144def tSUBrr : // A8.6.212
1145 T1sIGenEncode<0b01101, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
1146 IIC_iALUr,
1147 "sub", "\t$Rd, $Rn, $Rm",
1148 [(set tGPR:$Rd, (sub tGPR:$Rn, tGPR:$Rm))]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001149
1150// TODO: A7-96: STMIA - store multiple.
Evan Chenga8e29892007-01-19 07:51:42 +00001151
Bill Wendling76f4e102010-12-01 01:20:15 +00001152// Sign-extend byte
Bill Wendling1d045ee2010-12-01 02:28:08 +00001153def tSXTB : // A8.6.222
1154 T1pIMiscEncode<{0,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1155 IIC_iUNAr,
1156 "sxtb", "\t$Rd, $Rm",
1157 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i8))]>,
1158 Requires<[IsThumb, IsThumb1Only, HasV6]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001159
Bill Wendling1d045ee2010-12-01 02:28:08 +00001160// Sign-extend short
1161def tSXTH : // A8.6.224
1162 T1pIMiscEncode<{0,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1163 IIC_iUNAr,
1164 "sxth", "\t$Rd, $Rm",
1165 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i16))]>,
1166 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001167
Bill Wendling1d045ee2010-12-01 02:28:08 +00001168// Test
Gabor Greif007248b2010-09-14 20:47:43 +00001169let isCompare = 1, isCommutable = 1, Defs = [CPSR] in
Bill Wendling1d045ee2010-12-01 02:28:08 +00001170def tTST : // A8.6.230
1171 T1pIDPEncode<0b1000, (outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iTSTr,
1172 "tst", "\t$Rn, $Rm",
1173 [(ARMcmpZ (and_su tGPR:$Rn, tGPR:$Rm), 0)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001174
Bill Wendling1d045ee2010-12-01 02:28:08 +00001175// Zero-extend byte
1176def tUXTB : // A8.6.262
1177 T1pIMiscEncode<{0,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1178 IIC_iUNAr,
1179 "uxtb", "\t$Rd, $Rm",
1180 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFF))]>,
1181 Requires<[IsThumb, IsThumb1Only, HasV6]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001182
Bill Wendling1d045ee2010-12-01 02:28:08 +00001183// Zero-extend short
1184def tUXTH : // A8.6.264
1185 T1pIMiscEncode<{0,0,1,0,1,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1186 IIC_iUNAr,
1187 "uxth", "\t$Rd, $Rm",
1188 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFFFF))]>,
1189 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001190
Jim Grosbach80dc1162010-02-16 21:23:02 +00001191// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation.
Dan Gohman533297b2009-10-29 18:10:34 +00001192// Expanded after instruction selection into a branch sequence.
1193let usesCustomInserter = 1 in // Expanded after instruction selection.
Evan Cheng007ea272009-08-12 05:17:19 +00001194 def tMOVCCr_pseudo :
Evan Chengc9721652009-08-12 02:03:03 +00001195 PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001196 NoItinerary,
Evan Chengc9721652009-08-12 02:03:03 +00001197 [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001198
1199// tLEApcrel - Load a pc-relative address into a register without offending the
1200// assembler.
Jim Grosbachd40963c2010-12-14 22:28:03 +00001201
1202def tADR : T1I<(outs tGPR:$Rd), (ins t_adrlabel:$addr, pred:$p),
Jim Grosbach5a1cd042011-08-17 20:37:40 +00001203 IIC_iALUi, "adr{$p}\t$Rd, $addr", []>,
Jim Grosbachd40963c2010-12-14 22:28:03 +00001204 T1Encoding<{1,0,1,0,0,?}> {
Bill Wendling67077412010-11-30 00:18:30 +00001205 bits<3> Rd;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001206 bits<8> addr;
Bill Wendling67077412010-11-30 00:18:30 +00001207 let Inst{10-8} = Rd;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001208 let Inst{7-0} = addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001209 let DecoderMethod = "DecodeThumbAddSpecialReg";
Bill Wendling67077412010-11-30 00:18:30 +00001210}
Evan Chenga8e29892007-01-19 07:51:42 +00001211
Jim Grosbachd40963c2010-12-14 22:28:03 +00001212let neverHasSideEffects = 1, isReMaterializable = 1 in
1213def tLEApcrel : tPseudoInst<(outs tGPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001214 2, IIC_iALUi, []>;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001215
1216def tLEApcrelJT : tPseudoInst<(outs tGPR:$Rd),
1217 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001218 2, IIC_iALUi, []>;
Evan Chengd85ac4d2007-01-27 02:29:45 +00001219
Evan Chenga8e29892007-01-19 07:51:42 +00001220//===----------------------------------------------------------------------===//
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001221// TLS Instructions
1222//
1223
1224// __aeabi_read_tp preserves the registers r1-r3.
Jim Grosbachff97eb02011-06-30 19:38:01 +00001225// This is a pseudo inst so that we can get the encoding right,
1226// complete with fixup for the aeabi_read_tp function.
1227let isCall = 1, Defs = [R0, R12, LR, CPSR], Uses = [SP] in
Owen Anderson16884412011-07-13 23:22:26 +00001228def tTPsoft : tPseudoInst<(outs), (ins), 4, IIC_Br,
Jim Grosbachff97eb02011-06-30 19:38:01 +00001229 [(set R0, ARMthread_pointer)]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001230
Bill Wendling0480e282010-12-01 02:36:55 +00001231//===----------------------------------------------------------------------===//
Jim Grosbachd1228742009-12-01 18:10:36 +00001232// SJLJ Exception handling intrinsics
Owen Anderson18901d62011-05-11 17:00:48 +00001233//
Bill Wendling0480e282010-12-01 02:36:55 +00001234
1235// eh_sjlj_setjmp() is an instruction sequence to store the return address and
1236// save #0 in R0 for the non-longjmp case. Since by its nature we may be coming
1237// from some other function to get here, and we're using the stack frame for the
1238// containing function to save/restore registers, we can't keep anything live in
1239// regs across the eh_sjlj_setjmp(), else it will almost certainly have been
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001240// tromped upon when we get here from a longjmp(). We force everything out of
Bill Wendling0480e282010-12-01 02:36:55 +00001241// registers except for our own input by listing the relevant registers in
1242// Defs. By doing so, we also cause the prologue/epilogue code to actively
1243// preserve all of the callee-saved resgisters, which is exactly what we want.
1244// $val is a scratch register for our use.
Andrew Tricka1099f12011-06-07 00:08:49 +00001245let Defs = [ R0, R1, R2, R3, R4, R5, R6, R7, R12, CPSR ],
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001246 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in
1247def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00001248 AddrModeNone, 0, NoItinerary, "","",
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001249 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +00001250
1251// FIXME: Non-Darwin version(s)
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00001252let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, isCodeGenOnly = 1,
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001253 Defs = [ R7, LR, SP ] in
Jim Grosbach5eb19512010-05-22 01:06:18 +00001254def tInt_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
Owen Anderson16884412011-07-13 23:22:26 +00001255 AddrModeNone, 0, IndexModeNone,
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001256 Pseudo, NoItinerary, "", "",
1257 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
1258 Requires<[IsThumb, IsDarwin]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +00001259
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001260//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001261// Non-Instruction Patterns
1262//
1263
Jim Grosbach97a884d2010-12-07 20:41:06 +00001264// Comparisons
1265def : T1Pat<(ARMcmpZ tGPR:$Rn, imm0_255:$imm8),
1266 (tCMPi8 tGPR:$Rn, imm0_255:$imm8)>;
1267def : T1Pat<(ARMcmpZ tGPR:$Rn, tGPR:$Rm),
1268 (tCMPr tGPR:$Rn, tGPR:$Rm)>;
1269
Evan Cheng892837a2009-07-10 02:09:04 +00001270// Add with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001271def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs),
1272 (tADDi3 tGPR:$lhs, imm0_7:$rhs)>;
1273def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs),
Evan Cheng89d177f2009-08-20 17:01:04 +00001274 (tADDi8 tGPR:$lhs, imm8_255:$rhs)>;
David Goodwinc9d138f2009-07-27 19:59:26 +00001275def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs),
1276 (tADDrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001277
1278// Subtract with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001279def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs),
1280 (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>;
1281def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs),
1282 (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>;
1283def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs),
1284 (tSUBrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001285
Evan Chenga8e29892007-01-19 07:51:42 +00001286// ConstantPool, GlobalAddress
David Goodwinc9d138f2009-07-27 19:59:26 +00001287def : T1Pat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>;
1288def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001289
Evan Chengd85ac4d2007-01-27 02:29:45 +00001290// JumpTable
David Goodwinc9d138f2009-07-27 19:59:26 +00001291def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
1292 (tLEApcrelJT tjumptable:$dst, imm:$id)>;
Evan Chengd85ac4d2007-01-27 02:29:45 +00001293
Evan Chenga8e29892007-01-19 07:51:42 +00001294// Direct calls
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001295def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001296 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001297def : T1Pat<(ARMtcall texternalsym:$func), (tBLr9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001298 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001299
1300def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001301 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001302def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi_r9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001303 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001304
1305// Indirect calls to ARM routines
Evan Chengb6207242009-08-01 00:16:10 +00001306def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>,
1307 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
1308def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr_r9 GPR:$dst)>,
1309 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001310
1311// zextload i1 -> zextload i8
Bill Wendlingf4caf692010-12-14 03:36:38 +00001312def : T1Pat<(zextloadi1 t_addrmode_rrs1:$addr),
1313 (tLDRBr t_addrmode_rrs1:$addr)>;
1314def : T1Pat<(zextloadi1 t_addrmode_is1:$addr),
1315 (tLDRBi t_addrmode_is1:$addr)>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001316
Evan Chengb60c02e2007-01-26 19:13:16 +00001317// extload -> zextload
Bill Wendlingf4caf692010-12-14 03:36:38 +00001318def : T1Pat<(extloadi1 t_addrmode_rrs1:$addr), (tLDRBr t_addrmode_rrs1:$addr)>;
1319def : T1Pat<(extloadi1 t_addrmode_is1:$addr), (tLDRBi t_addrmode_is1:$addr)>;
1320def : T1Pat<(extloadi8 t_addrmode_rrs1:$addr), (tLDRBr t_addrmode_rrs1:$addr)>;
1321def : T1Pat<(extloadi8 t_addrmode_is1:$addr), (tLDRBi t_addrmode_is1:$addr)>;
1322def : T1Pat<(extloadi16 t_addrmode_rrs2:$addr), (tLDRHr t_addrmode_rrs2:$addr)>;
1323def : T1Pat<(extloadi16 t_addrmode_is2:$addr), (tLDRHi t_addrmode_is2:$addr)>;
Evan Chengb60c02e2007-01-26 19:13:16 +00001324
Evan Cheng0e87e232009-08-28 00:31:43 +00001325// If it's impossible to use [r,r] address mode for sextload, select to
Evan Cheng2f297df2009-07-11 07:08:13 +00001326// ldr{b|h} + sxt{b|h} instead.
Bill Wendling415af342010-12-15 00:58:57 +00001327def : T1Pat<(sextloadi8 t_addrmode_is1:$addr),
1328 (tSXTB (tLDRBi t_addrmode_is1:$addr))>,
1329 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001330def : T1Pat<(sextloadi8 t_addrmode_rrs1:$addr),
1331 (tSXTB (tLDRBr t_addrmode_rrs1:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001332 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendling415af342010-12-15 00:58:57 +00001333def : T1Pat<(sextloadi16 t_addrmode_is2:$addr),
1334 (tSXTH (tLDRHi t_addrmode_is2:$addr))>,
1335 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001336def : T1Pat<(sextloadi16 t_addrmode_rrs2:$addr),
1337 (tSXTH (tLDRHr t_addrmode_rrs2:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001338 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001339
Bill Wendlingf4caf692010-12-14 03:36:38 +00001340def : T1Pat<(sextloadi8 t_addrmode_rrs1:$addr),
1341 (tASRri (tLSLri (tLDRBr t_addrmode_rrs1:$addr), 24), 24)>;
Bill Wendling415af342010-12-15 00:58:57 +00001342def : T1Pat<(sextloadi8 t_addrmode_is1:$addr),
1343 (tASRri (tLSLri (tLDRBi t_addrmode_is1:$addr), 24), 24)>;
1344def : T1Pat<(sextloadi16 t_addrmode_rrs2:$addr),
1345 (tASRri (tLSLri (tLDRHr t_addrmode_rrs2:$addr), 16), 16)>;
1346def : T1Pat<(sextloadi16 t_addrmode_is2:$addr),
1347 (tASRri (tLSLri (tLDRHi t_addrmode_is2:$addr), 16), 16)>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001348
Evan Chenga8e29892007-01-19 07:51:42 +00001349// Large immediate handling.
1350
1351// Two piece imms.
Evan Cheng9cb9e672009-06-27 02:26:13 +00001352def : T1Pat<(i32 thumb_immshifted:$src),
1353 (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)),
1354 (thumb_immshifted_shamt imm:$src))>;
Evan Chenga8e29892007-01-19 07:51:42 +00001355
Evan Cheng9cb9e672009-06-27 02:26:13 +00001356def : T1Pat<(i32 imm0_255_comp:$src),
1357 (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>;
Evan Chengb9803a82009-11-06 23:52:48 +00001358
1359// Pseudo instruction that combines ldr from constpool and add pc. This should
1360// be expanded into two instructions late to allow if-conversion and
1361// scheduling.
1362let isReMaterializable = 1 in
1363def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Bill Wendling0480e282010-12-01 02:36:55 +00001364 NoItinerary,
Evan Chengb9803a82009-11-06 23:52:48 +00001365 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
1366 imm:$cp))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001367 Requires<[IsThumb, IsThumb1Only]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001368
1369// Pseudo-instruction for merged POP and return.
1370// FIXME: remove when we have a way to marking a MI with these properties.
1371let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1372 hasExtraDefRegAllocReq = 1 in
1373def tPOP_RET : tPseudoExpand<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001374 2, IIC_iPop_Br, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001375 (tPOP pred:$p, reglist:$regs)>;
1376
Jim Grosbachaa8d1b82011-07-08 22:25:23 +00001377// Indirect branch using "mov pc, $Rm"
1378let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Jim Grosbach7e61a312011-07-08 22:33:49 +00001379 def tBRIND : tPseudoExpand<(outs), (ins GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001380 2, IIC_Br, [(brind GPR:$Rm)],
Jim Grosbach7e61a312011-07-08 22:33:49 +00001381 (tMOVr PC, GPR:$Rm, pred:$p)>;
Jim Grosbachaa8d1b82011-07-08 22:25:23 +00001382}
Jim Grosbach0780b632011-08-19 23:24:36 +00001383
1384
1385// In Thumb1, "nop" is encoded as a "mov r8, r8". Technically, the bf00
1386// encoding is available on ARMv6K, but we don't differentiate that finely.
1387def : InstAlias<"nop", (tMOVr R8, R8, 14, 0)>,Requires<[IsThumb, IsThumb1Only]>;