blob: 3111ff598b6349f187ab9e0ad9d8f7409d2e5507 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Eric Christopher6f2ccef2010-09-10 22:42:06 +000018#include "ARMCallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "ARMConstantPoolValue.h"
20#include "ARMISelLowering.h"
21#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000022#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "ARMRegisterInfo.h"
24#include "ARMSubtarget.h"
25#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000026#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000027#include "llvm/CallingConv.h"
28#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000029#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000030#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000031#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000032#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000033#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000034#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000035#include "llvm/CodeGen/MachineBasicBlock.h"
36#include "llvm/CodeGen/MachineFrameInfo.h"
37#include "llvm/CodeGen/MachineFunction.h"
38#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000039#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000040#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000041#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000042#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000043#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000044#include "llvm/ADT/VectorExtras.h"
Dale Johannesen51e28e62010-06-03 21:09:53 +000045#include "llvm/ADT/Statistic.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000046#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000047#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000048#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000049#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000050#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000051using namespace llvm;
52
Dale Johannesen51e28e62010-06-03 21:09:53 +000053STATISTIC(NumTailCalls, "Number of tail calls");
54
Bob Wilson703af3a2010-08-13 22:43:33 +000055// This option should go away when tail calls fully work.
56static cl::opt<bool>
57EnableARMTailCalls("arm-tail-calls", cl::Hidden,
58 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
59 cl::init(false));
60
Jim Grosbach4725ca72010-09-08 03:54:02 +000061// This option should go away when Machine LICM is smart enough to hoist a
Dale Johannesenf630c712010-07-29 20:10:08 +000062// reg-to-reg VDUP.
63static cl::opt<bool>
64EnableARMVDUPsplat("arm-vdup-splat", cl::Hidden,
65 cl::desc("Generate VDUP for integer constant splats (TEMPORARY OPTION)."),
66 cl::init(false));
67
Jim Grosbache7b52522010-04-14 22:28:31 +000068static cl::opt<bool>
69EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000070 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbache7b52522010-04-14 22:28:31 +000071 cl::init(false));
72
Evan Cheng46df4eb2010-06-16 07:35:02 +000073static cl::opt<bool>
74ARMInterworking("arm-interworking", cl::Hidden,
75 cl::desc("Enable / disable ARM interworking (for debugging only)"),
76 cl::init(true));
77
Evan Chengf6799392010-06-26 01:52:05 +000078static cl::opt<bool>
79EnableARMCodePlacement("arm-code-placement", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000080 cl::desc("Enable code placement pass for ARM"),
Evan Chengf6799392010-06-26 01:52:05 +000081 cl::init(false));
82
Owen Andersone50ed302009-08-10 22:56:29 +000083void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
84 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000085 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000086 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000087 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
88 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000089
Owen Anderson70671842009-08-10 20:18:46 +000090 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000091 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000092 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000093 }
94
Owen Andersone50ed302009-08-10 22:56:29 +000095 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000096 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000097 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +000098 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +000099 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +0000100 if (ElemTy != MVT::i32) {
101 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
102 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
103 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
104 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
105 }
Owen Anderson70671842009-08-10 20:18:46 +0000106 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
107 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Bob Wilson07f6e802010-06-16 21:34:01 +0000108 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +0000109 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilsond0910c42010-04-06 22:02:24 +0000110 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
111 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000112 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000113 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
114 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
115 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000116 setLoadExtAction(ISD::SEXTLOAD, VT.getSimpleVT(), Expand);
117 setLoadExtAction(ISD::ZEXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000118 }
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000119 setLoadExtAction(ISD::EXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000120
121 // Promote all bit-wise operations.
122 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000123 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000124 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
125 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000126 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000127 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000128 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000129 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000130 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000131 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000132 }
Bob Wilson16330762009-09-16 00:17:28 +0000133
134 // Neon does not support vector divide/remainder operations.
135 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
136 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
137 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
138 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
139 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
140 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000141}
142
Owen Andersone50ed302009-08-10 22:56:29 +0000143void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000144 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000146}
147
Owen Andersone50ed302009-08-10 22:56:29 +0000148void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000149 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000150 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000151}
152
Chris Lattnerf0144122009-07-28 03:13:23 +0000153static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
154 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000155 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000156
Chris Lattner80ec2792009-08-02 00:34:36 +0000157 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000158}
159
Evan Chenga8e29892007-01-19 07:51:42 +0000160ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000161 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000162 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng31446872010-07-23 22:39:59 +0000163 RegInfo = TM.getRegisterInfo();
Evan Cheng3ef1c872010-09-10 01:29:16 +0000164 Itins = TM.getInstrItineraryData();
Evan Chenga8e29892007-01-19 07:51:42 +0000165
Evan Chengb1df8f22007-04-27 08:15:43 +0000166 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000167 // Uses VFP for Thumb libfuncs if available.
168 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
169 // Single-precision floating-point arithmetic.
170 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
171 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
172 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
173 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000174
Evan Chengb1df8f22007-04-27 08:15:43 +0000175 // Double-precision floating-point arithmetic.
176 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
177 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
178 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
179 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000180
Evan Chengb1df8f22007-04-27 08:15:43 +0000181 // Single-precision comparisons.
182 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
183 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
184 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
185 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
186 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
187 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
188 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
189 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000190
Evan Chengb1df8f22007-04-27 08:15:43 +0000191 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
192 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
193 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
194 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
195 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
196 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
197 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
198 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000199
Evan Chengb1df8f22007-04-27 08:15:43 +0000200 // Double-precision comparisons.
201 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
202 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
203 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
204 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
205 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
206 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
207 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
208 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000209
Evan Chengb1df8f22007-04-27 08:15:43 +0000210 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
211 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
212 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
213 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
214 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
215 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
216 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
217 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000218
Evan Chengb1df8f22007-04-27 08:15:43 +0000219 // Floating-point to integer conversions.
220 // i64 conversions are done via library routines even when generating VFP
221 // instructions, so use the same ones.
222 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
223 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
224 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
225 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000226
Evan Chengb1df8f22007-04-27 08:15:43 +0000227 // Conversions between floating types.
228 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
229 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
230
231 // Integer to floating-point conversions.
232 // i64 conversions are done via library routines even when generating VFP
233 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000234 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
235 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000236 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
237 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
238 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
239 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
240 }
Evan Chenga8e29892007-01-19 07:51:42 +0000241 }
242
Bob Wilson2f954612009-05-22 17:38:41 +0000243 // These libcalls are not available in 32-bit.
244 setLibcallName(RTLIB::SHL_I128, 0);
245 setLibcallName(RTLIB::SRL_I128, 0);
246 setLibcallName(RTLIB::SRA_I128, 0);
247
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000248 // Libcalls should use the AAPCS base standard ABI, even if hard float
249 // is in effect, as per the ARM RTABI specification, section 4.1.2.
250 if (Subtarget->isAAPCS_ABI()) {
251 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
252 setLibcallCallingConv(static_cast<RTLIB::Libcall>(i),
253 CallingConv::ARM_AAPCS);
254 }
255 }
256
David Goodwinf1daf7d2009-07-08 23:10:31 +0000257 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000259 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000260 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000261 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
Jim Grosbachfcba5e62010-08-11 15:44:15 +0000263 if (!Subtarget->isFPOnlySP())
264 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000265
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000267 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000268
269 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 addDRTypeForNEON(MVT::v2f32);
271 addDRTypeForNEON(MVT::v8i8);
272 addDRTypeForNEON(MVT::v4i16);
273 addDRTypeForNEON(MVT::v2i32);
274 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000275
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 addQRTypeForNEON(MVT::v4f32);
277 addQRTypeForNEON(MVT::v2f64);
278 addQRTypeForNEON(MVT::v16i8);
279 addQRTypeForNEON(MVT::v8i16);
280 addQRTypeForNEON(MVT::v4i32);
281 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000282
Bob Wilson74dc72e2009-09-15 23:55:57 +0000283 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
284 // neither Neon nor VFP support any arithmetic operations on it.
285 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
286 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
287 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
288 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
289 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
290 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
291 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
292 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
293 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
294 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
295 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
296 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
297 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
298 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
299 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
300 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
301 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
302 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
303 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
304 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
305 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
306 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
307 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
308 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
309
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000310 setTruncStoreAction(MVT::v2f64, MVT::v2f32, Expand);
311
Bob Wilson642b3292009-09-16 00:32:15 +0000312 // Neon does not support some operations on v1i64 and v2i64 types.
313 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000314 // Custom handling for some quad-vector types to detect VMULL.
315 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
316 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
317 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Bob Wilson642b3292009-09-16 00:32:15 +0000318 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
319 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
320
Bob Wilson5bafff32009-06-22 23:27:02 +0000321 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
322 setTargetDAGCombine(ISD::SHL);
323 setTargetDAGCombine(ISD::SRL);
324 setTargetDAGCombine(ISD::SRA);
325 setTargetDAGCombine(ISD::SIGN_EXTEND);
326 setTargetDAGCombine(ISD::ZERO_EXTEND);
327 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000328 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson75f02882010-09-17 22:59:05 +0000329 setTargetDAGCombine(ISD::BUILD_VECTOR);
Bob Wilson5bafff32009-06-22 23:27:02 +0000330 }
331
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000332 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000333
334 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000336
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000337 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000339
Evan Chenga8e29892007-01-19 07:51:42 +0000340 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000341 if (!Subtarget->isThumb1Only()) {
342 for (unsigned im = (unsigned)ISD::PRE_INC;
343 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setIndexedLoadAction(im, MVT::i1, Legal);
345 setIndexedLoadAction(im, MVT::i8, Legal);
346 setIndexedLoadAction(im, MVT::i16, Legal);
347 setIndexedLoadAction(im, MVT::i32, Legal);
348 setIndexedStoreAction(im, MVT::i1, Legal);
349 setIndexedStoreAction(im, MVT::i8, Legal);
350 setIndexedStoreAction(im, MVT::i16, Legal);
351 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000352 }
Evan Chenga8e29892007-01-19 07:51:42 +0000353 }
354
355 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000356 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 setOperationAction(ISD::MUL, MVT::i64, Expand);
358 setOperationAction(ISD::MULHU, MVT::i32, Expand);
359 setOperationAction(ISD::MULHS, MVT::i32, Expand);
360 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
361 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000362 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::MUL, MVT::i64, Expand);
364 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000365 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000366 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000367 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000368 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000369 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000370 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000371 setOperationAction(ISD::SRL, MVT::i64, Custom);
372 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000373
374 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000375 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000376 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000377 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000378 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000379 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000380
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000381 // Only ARMv6 has BSWAP.
382 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000383 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000384
Evan Chenga8e29892007-01-19 07:51:42 +0000385 // These are expanded into libcalls.
Jim Grosbach29402132010-05-05 23:44:43 +0000386 if (!Subtarget->hasDivide()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000387 // v7M has a hardware divider
388 setOperationAction(ISD::SDIV, MVT::i32, Expand);
389 setOperationAction(ISD::UDIV, MVT::i32, Expand);
390 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 setOperationAction(ISD::SREM, MVT::i32, Expand);
392 setOperationAction(ISD::UREM, MVT::i32, Expand);
393 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
394 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000395
Owen Anderson825b72b2009-08-11 20:47:22 +0000396 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
397 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
398 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
399 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000400 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000401
Evan Chengfb3611d2010-05-11 07:26:32 +0000402 setOperationAction(ISD::TRAP, MVT::Other, Legal);
403
Evan Chenga8e29892007-01-19 07:51:42 +0000404 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::VASTART, MVT::Other, Custom);
406 setOperationAction(ISD::VAARG, MVT::Other, Expand);
407 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
408 setOperationAction(ISD::VAEND, MVT::Other, Expand);
409 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
410 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000411 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
412 // FIXME: Shouldn't need this, since no register is used, but the legalizer
413 // doesn't yet know how to not do that for SjLj.
414 setExceptionSelectorRegister(ARM::R0);
Evan Cheng3a1588a2010-04-15 22:20:34 +0000415 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Evan Cheng11db0682010-08-11 06:22:01 +0000416 // ARMv6 Thumb1 (except for CPUs that support dmb / dsb) and earlier use
417 // the default expansion.
418 if (Subtarget->hasDataBarrier() ||
419 (Subtarget->hasV6Ops() && !Subtarget->isThumb1Only())) {
Jim Grosbach68741be2010-06-18 22:35:32 +0000420 // membarrier needs custom lowering; the rest are legal and handled
421 // normally.
422 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
423 } else {
424 // Set them all for expansion, which will force libcalls.
425 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
426 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Expand);
427 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Expand);
428 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000429 setOperationAction(ISD::ATOMIC_SWAP, MVT::i8, Expand);
430 setOperationAction(ISD::ATOMIC_SWAP, MVT::i16, Expand);
431 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000432 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i8, Expand);
433 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i16, Expand);
434 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
435 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Expand);
436 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Expand);
437 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
438 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i8, Expand);
439 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i16, Expand);
440 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
441 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i8, Expand);
442 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i16, Expand);
443 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
444 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i8, Expand);
445 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i16, Expand);
446 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
447 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i8, Expand);
448 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i16, Expand);
449 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbach5def57a2010-06-23 16:08:49 +0000450 // Since the libcalls include locking, fold in the fences
451 setShouldFoldAtomicFences(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000452 }
453 // 64-bit versions are always libcalls (for now)
454 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000455 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000456 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Expand);
457 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Expand);
458 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Expand);
459 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Expand);
460 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Expand);
461 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000462
Eli Friedmana2c6f452010-06-26 04:36:50 +0000463 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
464 if (!Subtarget->hasV6Ops()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
466 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000467 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000468 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000469
Nate Begemand1fb5832010-08-03 21:31:55 +0000470 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000471 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
472 // iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000473 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Nate Begemand1fb5832010-08-03 21:31:55 +0000474 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
475 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000476
477 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000478 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000479 if (Subtarget->isTargetDarwin()) {
480 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
481 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
482 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000483
Owen Anderson825b72b2009-08-11 20:47:22 +0000484 setOperationAction(ISD::SETCC, MVT::i32, Expand);
485 setOperationAction(ISD::SETCC, MVT::f32, Expand);
486 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Bill Wendlingde2b1512010-08-11 08:43:16 +0000487 setOperationAction(ISD::SELECT, MVT::i32, Custom);
488 setOperationAction(ISD::SELECT, MVT::f32, Custom);
489 setOperationAction(ISD::SELECT, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000490 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
491 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
492 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000493
Owen Anderson825b72b2009-08-11 20:47:22 +0000494 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
495 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
496 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
497 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
498 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000499
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000500 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000501 setOperationAction(ISD::FSIN, MVT::f64, Expand);
502 setOperationAction(ISD::FSIN, MVT::f32, Expand);
503 setOperationAction(ISD::FCOS, MVT::f32, Expand);
504 setOperationAction(ISD::FCOS, MVT::f64, Expand);
505 setOperationAction(ISD::FREM, MVT::f64, Expand);
506 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000507 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000508 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
509 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000510 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000511 setOperationAction(ISD::FPOW, MVT::f64, Expand);
512 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000513
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000514 // Various VFP goodness
515 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000516 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
517 if (Subtarget->hasVFP2()) {
518 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
519 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
520 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
521 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
522 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000523 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000524 if (!Subtarget->hasFP16()) {
525 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
526 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000527 }
Evan Cheng110cf482008-04-01 01:50:16 +0000528 }
Evan Chenga8e29892007-01-19 07:51:42 +0000529
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000530 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000531 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000532 setTargetDAGCombine(ISD::ADD);
533 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000534 setTargetDAGCombine(ISD::MUL);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000535
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000536 if (Subtarget->hasV6T2Ops())
537 setTargetDAGCombine(ISD::OR);
538
Evan Chenga8e29892007-01-19 07:51:42 +0000539 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000540
Evan Chengf7d87ee2010-05-21 00:43:17 +0000541 if (UseSoftFloat || Subtarget->isThumb1Only() || !Subtarget->hasVFP2())
542 setSchedulingPreference(Sched::RegPressure);
543 else
544 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000545
546 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Evan Chengf6799392010-06-26 01:52:05 +0000547
Rafael Espindolacbeeae22010-07-11 04:01:49 +0000548 // On ARM arguments smaller than 4 bytes are extended, so all arguments
549 // are at least 4 bytes aligned.
550 setMinStackArgumentAlignment(4);
551
Evan Chengf6799392010-06-26 01:52:05 +0000552 if (EnableARMCodePlacement)
553 benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000554}
555
Evan Cheng4f6b4672010-07-21 06:09:07 +0000556std::pair<const TargetRegisterClass*, uint8_t>
557ARMTargetLowering::findRepresentativeClass(EVT VT) const{
558 const TargetRegisterClass *RRC = 0;
559 uint8_t Cost = 1;
560 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengd70f57b2010-07-19 22:15:08 +0000561 default:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000562 return TargetLowering::findRepresentativeClass(VT);
Evan Cheng4a863e22010-07-21 23:53:58 +0000563 // Use DPR as representative register class for all floating point
564 // and vector types. Since there are 32 SPR registers and 32 DPR registers so
565 // the cost is 1 for both f32 and f64.
566 case MVT::f32: case MVT::f64: case MVT::v8i8: case MVT::v4i16:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000567 case MVT::v2i32: case MVT::v1i64: case MVT::v2f32:
Evan Cheng4a863e22010-07-21 23:53:58 +0000568 RRC = ARM::DPRRegisterClass;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000569 break;
570 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
571 case MVT::v4f32: case MVT::v2f64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000572 RRC = ARM::DPRRegisterClass;
573 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000574 break;
575 case MVT::v4i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000576 RRC = ARM::DPRRegisterClass;
577 Cost = 4;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000578 break;
579 case MVT::v8i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000580 RRC = ARM::DPRRegisterClass;
581 Cost = 8;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000582 break;
Evan Chengd70f57b2010-07-19 22:15:08 +0000583 }
Evan Cheng4f6b4672010-07-21 06:09:07 +0000584 return std::make_pair(RRC, Cost);
Evan Chengd70f57b2010-07-19 22:15:08 +0000585}
586
Evan Chenga8e29892007-01-19 07:51:42 +0000587const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
588 switch (Opcode) {
589 default: return 0;
590 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000591 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
592 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000593 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000594 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
595 case ARMISD::tCALL: return "ARMISD::tCALL";
596 case ARMISD::BRCOND: return "ARMISD::BRCOND";
597 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000598 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000599 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
600 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
Bill Wendling0b4aa7d2010-08-29 03:02:11 +0000601 case ARMISD::AND: return "ARMISD::AND";
Evan Chenga8e29892007-01-19 07:51:42 +0000602 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000603 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000604 case ARMISD::CMPFP: return "ARMISD::CMPFP";
605 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng218977b2010-07-13 19:27:42 +0000606 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Chenga8e29892007-01-19 07:51:42 +0000607 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
608 case ARMISD::CMOV: return "ARMISD::CMOV";
609 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000610
Jim Grosbach3482c802010-01-18 19:58:49 +0000611 case ARMISD::RBIT: return "ARMISD::RBIT";
612
Bob Wilson76a312b2010-03-19 22:51:32 +0000613 case ARMISD::FTOSI: return "ARMISD::FTOSI";
614 case ARMISD::FTOUI: return "ARMISD::FTOUI";
615 case ARMISD::SITOF: return "ARMISD::SITOF";
616 case ARMISD::UITOF: return "ARMISD::UITOF";
617
Evan Chenga8e29892007-01-19 07:51:42 +0000618 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
619 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
620 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000621
Jim Grosbache5165492009-11-09 00:11:35 +0000622 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
623 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000624
Evan Chengc5942082009-10-28 06:55:03 +0000625 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
626 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
627
Dale Johannesen51e28e62010-06-03 21:09:53 +0000628 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
Jim Grosbach4725ca72010-09-08 03:54:02 +0000629
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000630 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000631
Evan Cheng86198642009-08-07 00:34:42 +0000632 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
633
Jim Grosbach3728e962009-12-10 00:11:09 +0000634 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
635 case ARMISD::SYNCBARRIER: return "ARMISD::SYNCBARRIER";
636
Bob Wilson5bafff32009-06-22 23:27:02 +0000637 case ARMISD::VCEQ: return "ARMISD::VCEQ";
638 case ARMISD::VCGE: return "ARMISD::VCGE";
639 case ARMISD::VCGEU: return "ARMISD::VCGEU";
640 case ARMISD::VCGT: return "ARMISD::VCGT";
641 case ARMISD::VCGTU: return "ARMISD::VCGTU";
642 case ARMISD::VTST: return "ARMISD::VTST";
643
644 case ARMISD::VSHL: return "ARMISD::VSHL";
645 case ARMISD::VSHRs: return "ARMISD::VSHRs";
646 case ARMISD::VSHRu: return "ARMISD::VSHRu";
647 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
648 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
649 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
650 case ARMISD::VSHRN: return "ARMISD::VSHRN";
651 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
652 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
653 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
654 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
655 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
656 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
657 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
658 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
659 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
660 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
661 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
662 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
663 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
664 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsoncba270d2010-07-13 21:16:48 +0000665 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000666 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000667 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000668 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000669 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000670 case ARMISD::VREV64: return "ARMISD::VREV64";
671 case ARMISD::VREV32: return "ARMISD::VREV32";
672 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000673 case ARMISD::VZIP: return "ARMISD::VZIP";
674 case ARMISD::VUZP: return "ARMISD::VUZP";
675 case ARMISD::VTRN: return "ARMISD::VTRN";
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000676 case ARMISD::VMULLs: return "ARMISD::VMULLs";
677 case ARMISD::VMULLu: return "ARMISD::VMULLu";
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000678 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000679 case ARMISD::FMAX: return "ARMISD::FMAX";
680 case ARMISD::FMIN: return "ARMISD::FMIN";
Jim Grosbachdd7d28a2010-07-17 01:50:57 +0000681 case ARMISD::BFI: return "ARMISD::BFI";
Evan Chenga8e29892007-01-19 07:51:42 +0000682 }
683}
684
Evan Cheng06b666c2010-05-15 02:18:07 +0000685/// getRegClassFor - Return the register class that should be used for the
686/// specified value type.
687TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const {
688 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
689 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
690 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +0000691 if (Subtarget->hasNEON()) {
692 if (VT == MVT::v4i64)
693 return ARM::QQPRRegisterClass;
694 else if (VT == MVT::v8i64)
695 return ARM::QQQQPRRegisterClass;
696 }
Evan Cheng06b666c2010-05-15 02:18:07 +0000697 return TargetLowering::getRegClassFor(VT);
698}
699
Eric Christopherab695882010-07-21 22:26:11 +0000700// Create a fast isel object.
701FastISel *
702ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
703 return ARM::createFastISel(funcInfo);
704}
705
Bill Wendlingb4202b82009-07-01 18:50:55 +0000706/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000707unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Bob Wilsonb5b50572010-07-01 22:26:26 +0000708 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
Bill Wendling20c568f2009-06-30 22:38:32 +0000709}
710
Anton Korobeynikovcec36f42010-07-24 21:52:08 +0000711/// getMaximalGlobalOffset - Returns the maximal possible offset which can
712/// be used for loads / stores from the global.
713unsigned ARMTargetLowering::getMaximalGlobalOffset() const {
714 return (Subtarget->isThumb1Only() ? 127 : 4095);
715}
716
Evan Cheng1cc39842010-05-20 23:26:43 +0000717Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +0000718 unsigned NumVals = N->getNumValues();
719 if (!NumVals)
720 return Sched::RegPressure;
721
722 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +0000723 EVT VT = N->getValueType(i);
724 if (VT.isFloatingPoint() || VT.isVector())
725 return Sched::Latency;
726 }
Evan Chengc10f5432010-05-28 23:25:23 +0000727
728 if (!N->isMachineOpcode())
729 return Sched::RegPressure;
730
731 // Load are scheduled for latency even if there instruction itinerary
732 // is not available.
733 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
734 const TargetInstrDesc &TID = TII->get(N->getMachineOpcode());
735 if (TID.mayLoad())
736 return Sched::Latency;
737
Evan Cheng3ef1c872010-09-10 01:29:16 +0000738 if (!Itins->isEmpty() && Itins->getStageLatency(TID.getSchedClass()) > 2)
Evan Chengc10f5432010-05-28 23:25:23 +0000739 return Sched::Latency;
Evan Cheng1cc39842010-05-20 23:26:43 +0000740 return Sched::RegPressure;
741}
742
Evan Cheng31446872010-07-23 22:39:59 +0000743unsigned
744ARMTargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
745 MachineFunction &MF) const {
Evan Cheng31446872010-07-23 22:39:59 +0000746 switch (RC->getID()) {
747 default:
748 return 0;
749 case ARM::tGPRRegClassID:
Evan Chengac096802010-08-10 19:30:19 +0000750 return RegInfo->hasFP(MF) ? 4 : 5;
751 case ARM::GPRRegClassID: {
752 unsigned FP = RegInfo->hasFP(MF) ? 1 : 0;
753 return 10 - FP - (Subtarget->isR9Reserved() ? 1 : 0);
754 }
Evan Cheng31446872010-07-23 22:39:59 +0000755 case ARM::SPRRegClassID: // Currently not used as 'rep' register class.
756 case ARM::DPRRegClassID:
757 return 32 - 10;
758 }
759}
760
Evan Chenga8e29892007-01-19 07:51:42 +0000761//===----------------------------------------------------------------------===//
762// Lowering Code
763//===----------------------------------------------------------------------===//
764
Evan Chenga8e29892007-01-19 07:51:42 +0000765/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
766static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
767 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000768 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000769 case ISD::SETNE: return ARMCC::NE;
770 case ISD::SETEQ: return ARMCC::EQ;
771 case ISD::SETGT: return ARMCC::GT;
772 case ISD::SETGE: return ARMCC::GE;
773 case ISD::SETLT: return ARMCC::LT;
774 case ISD::SETLE: return ARMCC::LE;
775 case ISD::SETUGT: return ARMCC::HI;
776 case ISD::SETUGE: return ARMCC::HS;
777 case ISD::SETULT: return ARMCC::LO;
778 case ISD::SETULE: return ARMCC::LS;
779 }
780}
781
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000782/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
783static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000784 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000785 CondCode2 = ARMCC::AL;
786 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000787 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000788 case ISD::SETEQ:
789 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
790 case ISD::SETGT:
791 case ISD::SETOGT: CondCode = ARMCC::GT; break;
792 case ISD::SETGE:
793 case ISD::SETOGE: CondCode = ARMCC::GE; break;
794 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000795 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000796 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
797 case ISD::SETO: CondCode = ARMCC::VC; break;
798 case ISD::SETUO: CondCode = ARMCC::VS; break;
799 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
800 case ISD::SETUGT: CondCode = ARMCC::HI; break;
801 case ISD::SETUGE: CondCode = ARMCC::PL; break;
802 case ISD::SETLT:
803 case ISD::SETULT: CondCode = ARMCC::LT; break;
804 case ISD::SETLE:
805 case ISD::SETULE: CondCode = ARMCC::LE; break;
806 case ISD::SETNE:
807 case ISD::SETUNE: CondCode = ARMCC::NE; break;
808 }
Evan Chenga8e29892007-01-19 07:51:42 +0000809}
810
Bob Wilson1f595bb2009-04-17 19:07:39 +0000811//===----------------------------------------------------------------------===//
812// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000813//===----------------------------------------------------------------------===//
814
815#include "ARMGenCallingConv.inc"
816
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000817/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
818/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000819CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000820 bool Return,
821 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000822 switch (CC) {
823 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000824 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000825 case CallingConv::C:
826 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000827 // Use target triple & subtarget features to do actual dispatch.
828 if (Subtarget->isAAPCS_ABI()) {
829 if (Subtarget->hasVFP2() &&
830 FloatABIType == FloatABI::Hard && !isVarArg)
831 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
832 else
833 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
834 } else
835 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000836 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000837 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000838 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000839 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000840 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000841 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000842 }
843}
844
Dan Gohman98ca4f22009-08-05 01:29:28 +0000845/// LowerCallResult - Lower the result values of a call into the
846/// appropriate copies out of appropriate physical registers.
847SDValue
848ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000849 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000850 const SmallVectorImpl<ISD::InputArg> &Ins,
851 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000852 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000853
Bob Wilson1f595bb2009-04-17 19:07:39 +0000854 // Assign locations to each value returned by this call.
855 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000856 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000857 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000858 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000859 CCAssignFnForNode(CallConv, /* Return*/ true,
860 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000861
862 // Copy all of the result registers out of their specified physreg.
863 for (unsigned i = 0; i != RVLocs.size(); ++i) {
864 CCValAssign VA = RVLocs[i];
865
Bob Wilson80915242009-04-25 00:33:20 +0000866 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000867 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000868 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000869 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000870 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000871 Chain = Lo.getValue(1);
872 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000873 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000874 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000875 InFlag);
876 Chain = Hi.getValue(1);
877 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000878 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +0000879
Owen Anderson825b72b2009-08-11 20:47:22 +0000880 if (VA.getLocVT() == MVT::v2f64) {
881 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
882 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
883 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000884
885 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000886 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000887 Chain = Lo.getValue(1);
888 InFlag = Lo.getValue(2);
889 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000890 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000891 Chain = Hi.getValue(1);
892 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000893 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +0000894 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
895 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000896 }
Bob Wilson1f595bb2009-04-17 19:07:39 +0000897 } else {
Bob Wilson80915242009-04-25 00:33:20 +0000898 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
899 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000900 Chain = Val.getValue(1);
901 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000902 }
Bob Wilson80915242009-04-25 00:33:20 +0000903
904 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000905 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +0000906 case CCValAssign::Full: break;
907 case CCValAssign::BCvt:
908 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
909 break;
910 }
911
Dan Gohman98ca4f22009-08-05 01:29:28 +0000912 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000913 }
914
Dan Gohman98ca4f22009-08-05 01:29:28 +0000915 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000916}
917
918/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
919/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +0000920/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +0000921/// a byval function parameter.
922/// Sometimes what we are copying is the end of a larger object, the part that
923/// does not fit in registers.
924static SDValue
925CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
926 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
927 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000928 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000929 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +0000930 /*isVolatile=*/false, /*AlwaysInline=*/false,
931 NULL, 0, NULL, 0);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000932}
933
Bob Wilsondee46d72009-04-17 20:35:10 +0000934/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000935SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +0000936ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
937 SDValue StackPtr, SDValue Arg,
938 DebugLoc dl, SelectionDAG &DAG,
939 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +0000940 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000941 unsigned LocMemOffset = VA.getLocMemOffset();
942 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
943 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
944 if (Flags.isByVal()) {
945 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
946 }
947 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene1b58cab2010-02-15 16:55:24 +0000948 PseudoSourceValue::getStack(), LocMemOffset,
949 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +0000950}
951
Dan Gohman98ca4f22009-08-05 01:29:28 +0000952void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +0000953 SDValue Chain, SDValue &Arg,
954 RegsToPassVector &RegsToPass,
955 CCValAssign &VA, CCValAssign &NextVA,
956 SDValue &StackPtr,
957 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +0000958 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +0000959
Jim Grosbache5165492009-11-09 00:11:35 +0000960 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000961 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +0000962 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
963
964 if (NextVA.isRegLoc())
965 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
966 else {
967 assert(NextVA.isMemLoc());
968 if (StackPtr.getNode() == 0)
969 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
970
Dan Gohman98ca4f22009-08-05 01:29:28 +0000971 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
972 dl, DAG, NextVA,
973 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000974 }
975}
976
Dan Gohman98ca4f22009-08-05 01:29:28 +0000977/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +0000978/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
979/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000980SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +0000981ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000982 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +0000983 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000984 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +0000985 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000986 const SmallVectorImpl<ISD::InputArg> &Ins,
987 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000988 SmallVectorImpl<SDValue> &InVals) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +0000989 MachineFunction &MF = DAG.getMachineFunction();
990 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
991 bool IsSibCall = false;
Bob Wilson703af3a2010-08-13 22:43:33 +0000992 // Temporarily disable tail calls so things don't break.
993 if (!EnableARMTailCalls)
994 isTailCall = false;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000995 if (isTailCall) {
996 // Check if it's really possible to do a tail call.
997 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
998 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +0000999 Outs, OutVals, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001000 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1001 // detected sibcalls.
1002 if (isTailCall) {
1003 ++NumTailCalls;
1004 IsSibCall = true;
1005 }
1006 }
Evan Chenga8e29892007-01-19 07:51:42 +00001007
Bob Wilson1f595bb2009-04-17 19:07:39 +00001008 // Analyze operands of the call, assigning locations to each operand.
1009 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001010 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1011 *DAG.getContext());
1012 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001013 CCAssignFnForNode(CallConv, /* Return*/ false,
1014 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001015
Bob Wilson1f595bb2009-04-17 19:07:39 +00001016 // Get a count of how many bytes are to be pushed on the stack.
1017 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001018
Dale Johannesen51e28e62010-06-03 21:09:53 +00001019 // For tail calls, memory operands are available in our caller's stack.
1020 if (IsSibCall)
1021 NumBytes = 0;
1022
Evan Chenga8e29892007-01-19 07:51:42 +00001023 // Adjust the stack pointer for the new arguments...
1024 // These operations are automatically eliminated by the prolog/epilog pass
Dale Johannesen51e28e62010-06-03 21:09:53 +00001025 if (!IsSibCall)
1026 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001027
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001028 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001029
Bob Wilson5bafff32009-06-22 23:27:02 +00001030 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001031 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001032
Bob Wilson1f595bb2009-04-17 19:07:39 +00001033 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001034 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001035 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1036 i != e;
1037 ++i, ++realArgIdx) {
1038 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00001039 SDValue Arg = OutVals[realArgIdx];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001040 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +00001041
Bob Wilson1f595bb2009-04-17 19:07:39 +00001042 // Promote the value if needed.
1043 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001044 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001045 case CCValAssign::Full: break;
1046 case CCValAssign::SExt:
1047 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1048 break;
1049 case CCValAssign::ZExt:
1050 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1051 break;
1052 case CCValAssign::AExt:
1053 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1054 break;
1055 case CCValAssign::BCvt:
1056 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1057 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001058 }
1059
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001060 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001061 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001062 if (VA.getLocVT() == MVT::v2f64) {
1063 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1064 DAG.getConstant(0, MVT::i32));
1065 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1066 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001067
Dan Gohman98ca4f22009-08-05 01:29:28 +00001068 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001069 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1070
1071 VA = ArgLocs[++i]; // skip ahead to next loc
1072 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001073 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001074 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1075 } else {
1076 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001077
Dan Gohman98ca4f22009-08-05 01:29:28 +00001078 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1079 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001080 }
1081 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001082 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001083 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001084 }
1085 } else if (VA.isRegLoc()) {
1086 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001087 } else if (!IsSibCall) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001088 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001089
Dan Gohman98ca4f22009-08-05 01:29:28 +00001090 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1091 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001092 }
Evan Chenga8e29892007-01-19 07:51:42 +00001093 }
1094
1095 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001096 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001097 &MemOpChains[0], MemOpChains.size());
1098
1099 // Build a sequence of copy-to-reg nodes chained together with token chain
1100 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001101 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001102 // Tail call byval lowering might overwrite argument registers so in case of
1103 // tail call optimization the copies to registers are lowered later.
1104 if (!isTailCall)
1105 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1106 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1107 RegsToPass[i].second, InFlag);
1108 InFlag = Chain.getValue(1);
1109 }
Evan Chenga8e29892007-01-19 07:51:42 +00001110
Dale Johannesen51e28e62010-06-03 21:09:53 +00001111 // For tail calls lower the arguments to the 'real' stack slot.
1112 if (isTailCall) {
1113 // Force all the incoming stack arguments to be loaded from the stack
1114 // before any new outgoing arguments are stored to the stack, because the
1115 // outgoing stack slots may alias the incoming argument stack slots, and
1116 // the alias isn't otherwise explicit. This is slightly more conservative
1117 // than necessary, because it means that each store effectively depends
1118 // on every argument instead of just those arguments it would clobber.
1119
1120 // Do not flag preceeding copytoreg stuff together with the following stuff.
1121 InFlag = SDValue();
1122 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1123 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1124 RegsToPass[i].second, InFlag);
1125 InFlag = Chain.getValue(1);
1126 }
1127 InFlag =SDValue();
1128 }
1129
Bill Wendling056292f2008-09-16 21:48:12 +00001130 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1131 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1132 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001133 bool isDirect = false;
1134 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001135 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001136 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001137
1138 if (EnableARMLongCalls) {
1139 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1140 && "long-calls with non-static relocation model!");
1141 // Handle a global address or an external symbol. If it's not one of
1142 // those, the target's already in a register, so we don't need to do
1143 // anything extra.
1144 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001145 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001146 // Create a constant pool entry for the callee address
1147 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1148 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
1149 ARMPCLabelIndex,
1150 ARMCP::CPValue, 0);
1151 // Get the address of the callee into a register
1152 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1153 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1154 Callee = DAG.getLoad(getPointerTy(), dl,
1155 DAG.getEntryNode(), CPAddr,
1156 PseudoSourceValue::getConstantPool(), 0,
1157 false, false, 0);
1158 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1159 const char *Sym = S->getSymbol();
1160
1161 // Create a constant pool entry for the callee address
1162 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1163 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1164 Sym, ARMPCLabelIndex, 0);
1165 // Get the address of the callee into a register
1166 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1167 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1168 Callee = DAG.getLoad(getPointerTy(), dl,
1169 DAG.getEntryNode(), CPAddr,
1170 PseudoSourceValue::getConstantPool(), 0,
1171 false, false, 0);
1172 }
1173 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001174 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001175 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001176 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001177 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001178 getTargetMachine().getRelocationModel() != Reloc::Static;
1179 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001180 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001181 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001182 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001183 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001184 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001185 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001186 ARMPCLabelIndex,
1187 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001188 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001189 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001190 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001191 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001192 PseudoSourceValue::getConstantPool(), 0,
1193 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001194 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001195 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001196 getPointerTy(), Callee, PICLabel);
Jim Grosbache7b52522010-04-14 22:28:31 +00001197 } else
Devang Patel0d881da2010-07-06 22:08:15 +00001198 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +00001199 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001200 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001201 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001202 getTargetMachine().getRelocationModel() != Reloc::Static;
1203 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001204 // tBX takes a register source operand.
1205 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001206 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001207 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001208 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001209 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001210 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001211 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001212 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001213 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001214 PseudoSourceValue::getConstantPool(), 0,
1215 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001216 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001217 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001218 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001219 } else
Bill Wendling056292f2008-09-16 21:48:12 +00001220 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001221 }
1222
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001223 // FIXME: handle tail calls differently.
1224 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001225 if (Subtarget->isThumb()) {
1226 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001227 CallOpc = ARMISD::CALL_NOLINK;
1228 else
1229 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1230 } else {
1231 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001232 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1233 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001234 }
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001235
Dan Gohman475871a2008-07-27 21:46:04 +00001236 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001237 Ops.push_back(Chain);
1238 Ops.push_back(Callee);
1239
1240 // Add argument registers to the end of the list so that they are known live
1241 // into the call.
1242 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1243 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1244 RegsToPass[i].second.getValueType()));
1245
Gabor Greifba36cb52008-08-28 21:40:38 +00001246 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001247 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001248
1249 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001250 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001251 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001252
Duncan Sands4bdcb612008-07-02 17:40:58 +00001253 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001254 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001255 InFlag = Chain.getValue(1);
1256
Chris Lattnere563bbc2008-10-11 22:08:30 +00001257 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1258 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001259 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001260 InFlag = Chain.getValue(1);
1261
Bob Wilson1f595bb2009-04-17 19:07:39 +00001262 // Handle result values, copying them out of physregs into vregs that we
1263 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001264 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1265 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001266}
1267
Dale Johannesen51e28e62010-06-03 21:09:53 +00001268/// MatchingStackOffset - Return true if the given stack call argument is
1269/// already available in the same position (relatively) of the caller's
1270/// incoming argument stack.
1271static
1272bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1273 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
1274 const ARMInstrInfo *TII) {
1275 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1276 int FI = INT_MAX;
1277 if (Arg.getOpcode() == ISD::CopyFromReg) {
1278 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
1279 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
1280 return false;
1281 MachineInstr *Def = MRI->getVRegDef(VR);
1282 if (!Def)
1283 return false;
1284 if (!Flags.isByVal()) {
1285 if (!TII->isLoadFromStackSlot(Def, FI))
1286 return false;
1287 } else {
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001288 return false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001289 }
1290 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1291 if (Flags.isByVal())
1292 // ByVal argument is passed in as a pointer but it's now being
1293 // dereferenced. e.g.
1294 // define @foo(%struct.X* %A) {
1295 // tail call @bar(%struct.X* byval %A)
1296 // }
1297 return false;
1298 SDValue Ptr = Ld->getBasePtr();
1299 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1300 if (!FINode)
1301 return false;
1302 FI = FINode->getIndex();
1303 } else
1304 return false;
1305
1306 assert(FI != INT_MAX);
1307 if (!MFI->isFixedObjectIndex(FI))
1308 return false;
1309 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1310}
1311
1312/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1313/// for tail call optimization. Targets which want to do tail call
1314/// optimization should implement this function.
1315bool
1316ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1317 CallingConv::ID CalleeCC,
1318 bool isVarArg,
1319 bool isCalleeStructRet,
1320 bool isCallerStructRet,
1321 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001322 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesen51e28e62010-06-03 21:09:53 +00001323 const SmallVectorImpl<ISD::InputArg> &Ins,
1324 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001325 const Function *CallerF = DAG.getMachineFunction().getFunction();
1326 CallingConv::ID CallerCC = CallerF->getCallingConv();
1327 bool CCMatch = CallerCC == CalleeCC;
1328
1329 // Look for obvious safe cases to perform tail call optimization that do not
1330 // require ABI changes. This is what gcc calls sibcall.
1331
Jim Grosbach7616b642010-06-16 23:45:49 +00001332 // Do not sibcall optimize vararg calls unless the call site is not passing
1333 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001334 if (isVarArg && !Outs.empty())
1335 return false;
1336
1337 // Also avoid sibcall optimization if either caller or callee uses struct
1338 // return semantics.
1339 if (isCalleeStructRet || isCallerStructRet)
1340 return false;
1341
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001342 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Evan Cheng0110ac62010-06-19 01:01:32 +00001343 // emitEpilogue is not ready for them.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001344 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1345 // LR. This means if we need to reload LR, it takes an extra instructions,
1346 // which outweighs the value of the tail call; but here we don't know yet
1347 // whether LR is going to be used. Probably the right approach is to
Jim Grosbach4725ca72010-09-08 03:54:02 +00001348 // generate the tail call here and turn it back into CALL/RET in
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001349 // emitEpilogue if LR is used.
Evan Cheng0110ac62010-06-19 01:01:32 +00001350 if (Subtarget->isThumb1Only())
1351 return false;
1352
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001353 // For the moment, we can only do this to functions defined in this
1354 // compilation, or to indirect calls. A Thumb B to an ARM function,
1355 // or vice versa, is not easily fixed up in the linker unlike BL.
1356 // (We could do this by loading the address of the callee into a register;
1357 // that is an extra instruction over the direct call and burns a register
1358 // as well, so is not likely to be a win.)
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001359
1360 // It might be safe to remove this restriction on non-Darwin.
1361
1362 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
1363 // but we need to make sure there are enough registers; the only valid
1364 // registers are the 4 used for parameters. We don't currently do this
1365 // case.
Evan Cheng0110ac62010-06-19 01:01:32 +00001366 if (isa<ExternalSymbolSDNode>(Callee))
1367 return false;
1368
1369 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001370 const GlobalValue *GV = G->getGlobal();
1371 if (GV->isDeclaration() || GV->isWeakForLinker())
Evan Cheng0110ac62010-06-19 01:01:32 +00001372 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001373 }
1374
Dale Johannesen51e28e62010-06-03 21:09:53 +00001375 // If the calling conventions do not match, then we'd better make sure the
1376 // results are returned in the same way as what the caller expects.
1377 if (!CCMatch) {
1378 SmallVector<CCValAssign, 16> RVLocs1;
1379 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
1380 RVLocs1, *DAG.getContext());
1381 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1382
1383 SmallVector<CCValAssign, 16> RVLocs2;
1384 CCState CCInfo2(CallerCC, false, getTargetMachine(),
1385 RVLocs2, *DAG.getContext());
1386 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1387
1388 if (RVLocs1.size() != RVLocs2.size())
1389 return false;
1390 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1391 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1392 return false;
1393 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1394 return false;
1395 if (RVLocs1[i].isRegLoc()) {
1396 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1397 return false;
1398 } else {
1399 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1400 return false;
1401 }
1402 }
1403 }
1404
1405 // If the callee takes no arguments then go on to check the results of the
1406 // call.
1407 if (!Outs.empty()) {
1408 // Check if stack adjustment is needed. For now, do not do this if any
1409 // argument is passed on the stack.
1410 SmallVector<CCValAssign, 16> ArgLocs;
1411 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
1412 ArgLocs, *DAG.getContext());
1413 CCInfo.AnalyzeCallOperands(Outs,
1414 CCAssignFnForNode(CalleeCC, false, isVarArg));
1415 if (CCInfo.getNextStackOffset()) {
1416 MachineFunction &MF = DAG.getMachineFunction();
1417
1418 // Check if the arguments are already laid out in the right way as
1419 // the caller's fixed stack objects.
1420 MachineFrameInfo *MFI = MF.getFrameInfo();
1421 const MachineRegisterInfo *MRI = &MF.getRegInfo();
1422 const ARMInstrInfo *TII =
1423 ((ARMTargetMachine&)getTargetMachine()).getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001424 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1425 i != e;
1426 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001427 CCValAssign &VA = ArgLocs[i];
1428 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001429 SDValue Arg = OutVals[realArgIdx];
Dale Johannesencf296fa2010-06-05 00:51:39 +00001430 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001431 if (VA.getLocInfo() == CCValAssign::Indirect)
1432 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001433 if (VA.needsCustom()) {
1434 // f64 and vector types are split into multiple registers or
1435 // register/stack-slot combinations. The types will not match
1436 // the registers; give up on memory f64 refs until we figure
1437 // out what to do about this.
1438 if (!VA.isRegLoc())
1439 return false;
1440 if (!ArgLocs[++i].isRegLoc())
Jim Grosbach4725ca72010-09-08 03:54:02 +00001441 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001442 if (RegVT == MVT::v2f64) {
1443 if (!ArgLocs[++i].isRegLoc())
1444 return false;
1445 if (!ArgLocs[++i].isRegLoc())
1446 return false;
1447 }
1448 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001449 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1450 MFI, MRI, TII))
1451 return false;
1452 }
1453 }
1454 }
1455 }
1456
1457 return true;
1458}
1459
Dan Gohman98ca4f22009-08-05 01:29:28 +00001460SDValue
1461ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001462 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001463 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001464 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001465 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001466
Bob Wilsondee46d72009-04-17 20:35:10 +00001467 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001468 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001469
Bob Wilsondee46d72009-04-17 20:35:10 +00001470 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001471 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1472 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001473
Dan Gohman98ca4f22009-08-05 01:29:28 +00001474 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001475 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1476 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001477
1478 // If this is the first return lowered for this function, add
1479 // the regs to the liveout set for the function.
1480 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1481 for (unsigned i = 0; i != RVLocs.size(); ++i)
1482 if (RVLocs[i].isRegLoc())
1483 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001484 }
1485
Bob Wilson1f595bb2009-04-17 19:07:39 +00001486 SDValue Flag;
1487
1488 // Copy the result values into the output registers.
1489 for (unsigned i = 0, realRVLocIdx = 0;
1490 i != RVLocs.size();
1491 ++i, ++realRVLocIdx) {
1492 CCValAssign &VA = RVLocs[i];
1493 assert(VA.isRegLoc() && "Can only return in registers!");
1494
Dan Gohmanc9403652010-07-07 15:54:55 +00001495 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilson1f595bb2009-04-17 19:07:39 +00001496
1497 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001498 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001499 case CCValAssign::Full: break;
1500 case CCValAssign::BCvt:
1501 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1502 break;
1503 }
1504
Bob Wilson1f595bb2009-04-17 19:07:39 +00001505 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001506 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001507 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001508 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1509 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001510 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001511 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001512
1513 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1514 Flag = Chain.getValue(1);
1515 VA = RVLocs[++i]; // skip ahead to next loc
1516 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1517 HalfGPRs.getValue(1), Flag);
1518 Flag = Chain.getValue(1);
1519 VA = RVLocs[++i]; // skip ahead to next loc
1520
1521 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001522 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1523 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001524 }
1525 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1526 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001527 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001528 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001529 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001530 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001531 VA = RVLocs[++i]; // skip ahead to next loc
1532 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1533 Flag);
1534 } else
1535 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1536
Bob Wilsondee46d72009-04-17 20:35:10 +00001537 // Guarantee that all emitted copies are
1538 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001539 Flag = Chain.getValue(1);
1540 }
1541
1542 SDValue result;
1543 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001544 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001545 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001546 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001547
1548 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001549}
1550
Bob Wilsonb62d2572009-11-03 00:02:05 +00001551// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1552// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1553// one of the above mentioned nodes. It has to be wrapped because otherwise
1554// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1555// be used to form addressing mode. These wrapped nodes will be selected
1556// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001557static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001558 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001559 // FIXME there is no actual debug info here
1560 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001561 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001562 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001563 if (CP->isMachineConstantPoolEntry())
1564 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1565 CP->getAlignment());
1566 else
1567 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1568 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001569 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001570}
1571
Jim Grosbache1102ca2010-07-19 17:20:38 +00001572unsigned ARMTargetLowering::getJumpTableEncoding() const {
1573 return MachineJumpTableInfo::EK_Inline;
1574}
1575
Dan Gohmand858e902010-04-17 15:26:15 +00001576SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1577 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001578 MachineFunction &MF = DAG.getMachineFunction();
1579 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1580 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001581 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001582 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001583 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001584 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1585 SDValue CPAddr;
1586 if (RelocM == Reloc::Static) {
1587 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1588 } else {
1589 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001590 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001591 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1592 ARMCP::CPBlockAddress,
1593 PCAdj);
1594 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1595 }
1596 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1597 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001598 PseudoSourceValue::getConstantPool(), 0,
1599 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001600 if (RelocM == Reloc::Static)
1601 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001602 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001603 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001604}
1605
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001606// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001607SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001608ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001609 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001610 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001611 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001612 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001613 MachineFunction &MF = DAG.getMachineFunction();
1614 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1615 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001616 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001617 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001618 ARMCP::CPValue, PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001619 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001620 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001621 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
David Greene1b58cab2010-02-15 16:55:24 +00001622 PseudoSourceValue::getConstantPool(), 0,
1623 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001624 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001625
Evan Chenge7e0d622009-11-06 22:24:13 +00001626 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001627 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001628
1629 // call __tls_get_addr.
1630 ArgListTy Args;
1631 ArgListEntry Entry;
1632 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001633 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001634 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001635 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001636 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001637 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1638 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001639 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001640 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001641 return CallResult.first;
1642}
1643
1644// Lower ISD::GlobalTLSAddress using the "initial exec" or
1645// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001646SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001647ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001648 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001649 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001650 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001651 SDValue Offset;
1652 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001653 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001654 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001655 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001656
Chris Lattner4fb63d02009-07-15 04:12:33 +00001657 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001658 MachineFunction &MF = DAG.getMachineFunction();
1659 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1660 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1661 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001662 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1663 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001664 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001665 ARMCP::CPValue, PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001666 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001667 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001668 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001669 PseudoSourceValue::getConstantPool(), 0,
1670 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001671 Chain = Offset.getValue(1);
1672
Evan Chenge7e0d622009-11-06 22:24:13 +00001673 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001674 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001675
Evan Cheng9eda6892009-10-31 03:39:36 +00001676 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001677 PseudoSourceValue::getConstantPool(), 0,
1678 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001679 } else {
1680 // local exec model
Evan Chenge4e4ed32009-08-28 23:18:09 +00001681 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001682 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001683 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001684 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001685 PseudoSourceValue::getConstantPool(), 0,
1686 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001687 }
1688
1689 // The address of the thread local variable is the add of the thread
1690 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001691 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001692}
1693
Dan Gohman475871a2008-07-27 21:46:04 +00001694SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001695ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001696 // TODO: implement the "local dynamic" model
1697 assert(Subtarget->isTargetELF() &&
1698 "TLS not implemented for non-ELF targets");
1699 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1700 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1701 // otherwise use the "Local Exec" TLS Model
1702 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1703 return LowerToTLSGeneralDynamicModel(GA, DAG);
1704 else
1705 return LowerToTLSExecModels(GA, DAG);
1706}
1707
Dan Gohman475871a2008-07-27 21:46:04 +00001708SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001709 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001710 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001711 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001712 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001713 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1714 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001715 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001716 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001717 new ARMConstantPoolValue(GV, UseGOTOFF ? "GOTOFF" : "GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001718 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001719 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001720 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001721 CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001722 PseudoSourceValue::getConstantPool(), 0,
1723 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001724 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001725 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001726 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001727 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001728 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001729 PseudoSourceValue::getGOT(), 0,
1730 false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001731 return Result;
1732 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001733 // If we have T2 ops, we can materialize the address directly via movt/movw
1734 // pair. This is always cheaper.
1735 if (Subtarget->useMovt()) {
1736 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
Devang Patel0d881da2010-07-06 22:08:15 +00001737 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001738 } else {
1739 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1740 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1741 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001742 PseudoSourceValue::getConstantPool(), 0,
1743 false, false, 0);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001744 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001745 }
1746}
1747
Dan Gohman475871a2008-07-27 21:46:04 +00001748SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001749 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001750 MachineFunction &MF = DAG.getMachineFunction();
1751 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1752 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001753 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001754 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001755 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001756 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001757 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001758 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001759 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001760 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001761 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001762 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1763 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001764 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001765 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001766 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001767 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001768
Evan Cheng9eda6892009-10-31 03:39:36 +00001769 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001770 PseudoSourceValue::getConstantPool(), 0,
1771 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001772 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001773
1774 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001775 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001776 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001777 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001778
Evan Cheng63476a82009-09-03 07:04:02 +00001779 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Evan Cheng9eda6892009-10-31 03:39:36 +00001780 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001781 PseudoSourceValue::getGOT(), 0,
1782 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001783
1784 return Result;
1785}
1786
Dan Gohman475871a2008-07-27 21:46:04 +00001787SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001788 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001789 assert(Subtarget->isTargetELF() &&
1790 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00001791 MachineFunction &MF = DAG.getMachineFunction();
1792 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1793 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00001794 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001795 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001796 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001797 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1798 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001799 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001800 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001801 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001802 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001803 PseudoSourceValue::getConstantPool(), 0,
1804 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001805 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001806 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001807}
1808
Jim Grosbach0e0da732009-05-12 23:59:14 +00001809SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001810ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
1811 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00001812 SDValue Val = DAG.getConstant(0, MVT::i32);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001813 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(0),
1814 Op.getOperand(1), Val);
1815}
1816
1817SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00001818ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
1819 DebugLoc dl = Op.getDebugLoc();
1820 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
1821 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
1822}
1823
1824SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00001825ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00001826 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001827 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001828 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001829 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001830 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001831 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001832 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001833 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1834 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001835 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001836 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00001837 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1838 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001839 EVT PtrVT = getPointerTy();
1840 DebugLoc dl = Op.getDebugLoc();
1841 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1842 SDValue CPAddr;
1843 unsigned PCAdj = (RelocM != Reloc::PIC_)
1844 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001845 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001846 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
1847 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001848 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001849 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001850 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00001851 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001852 PseudoSourceValue::getConstantPool(), 0,
1853 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001854
1855 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001856 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001857 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
1858 }
1859 return Result;
1860 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001861 }
1862}
1863
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001864static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00001865 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00001866 DebugLoc dl = Op.getDebugLoc();
1867 SDValue Op5 = Op.getOperand(5);
Jim Grosbach3728e962009-12-10 00:11:09 +00001868 unsigned isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue();
Evan Cheng11db0682010-08-11 06:22:01 +00001869 // Some subtargets which have dmb and dsb instructions can handle barriers
1870 // directly. Some ARMv6 cpus can support them with the help of mcr
1871 // instruction. Thumb1 and pre-v6 ARM mode use a libcall instead and should
Jim Grosbachc73993b2010-06-17 01:37:00 +00001872 // never get here.
1873 unsigned Opc = isDeviceBarrier ? ARMISD::SYNCBARRIER : ARMISD::MEMBARRIER;
Evan Cheng11db0682010-08-11 06:22:01 +00001874 if (Subtarget->hasDataBarrier())
Jim Grosbachc73993b2010-06-17 01:37:00 +00001875 return DAG.getNode(Opc, dl, MVT::Other, Op.getOperand(0));
Evan Cheng11db0682010-08-11 06:22:01 +00001876 else {
1877 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb1Only() &&
1878 "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
Jim Grosbachc73993b2010-06-17 01:37:00 +00001879 return DAG.getNode(Opc, dl, MVT::Other, Op.getOperand(0),
1880 DAG.getConstant(0, MVT::i32));
Evan Cheng11db0682010-08-11 06:22:01 +00001881 }
Jim Grosbach3728e962009-12-10 00:11:09 +00001882}
1883
Dan Gohman1e93df62010-04-17 14:41:14 +00001884static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
1885 MachineFunction &MF = DAG.getMachineFunction();
1886 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
1887
Evan Chenga8e29892007-01-19 07:51:42 +00001888 // vastart just stores the address of the VarArgsFrameIndex slot into the
1889 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001890 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001891 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001892 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001893 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
David Greene1b58cab2010-02-15 16:55:24 +00001894 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
1895 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001896}
1897
Dan Gohman475871a2008-07-27 21:46:04 +00001898SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00001899ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
1900 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001901 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001902 MachineFunction &MF = DAG.getMachineFunction();
1903 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1904
1905 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001906 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00001907 RC = ARM::tGPRRegisterClass;
1908 else
1909 RC = ARM::GPRRegisterClass;
1910
1911 // Transform the arguments stored in physical registers into virtual ones.
Jim Grosbach4725ca72010-09-08 03:54:02 +00001912 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001913 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001914
1915 SDValue ArgValue2;
1916 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001917 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chenged2ae132010-07-03 00:40:23 +00001918 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson5bafff32009-06-22 23:27:02 +00001919
1920 // Create load node to retrieve arguments from the stack.
1921 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00001922 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00001923 PseudoSourceValue::getFixedStack(FI), 0,
1924 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00001925 } else {
1926 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001927 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001928 }
1929
Jim Grosbache5165492009-11-09 00:11:35 +00001930 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00001931}
1932
1933SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001934ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001935 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001936 const SmallVectorImpl<ISD::InputArg>
1937 &Ins,
1938 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001939 SmallVectorImpl<SDValue> &InVals)
1940 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001941
Bob Wilson1f595bb2009-04-17 19:07:39 +00001942 MachineFunction &MF = DAG.getMachineFunction();
1943 MachineFrameInfo *MFI = MF.getFrameInfo();
1944
Bob Wilson1f595bb2009-04-17 19:07:39 +00001945 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1946
1947 // Assign locations to all of the incoming arguments.
1948 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001949 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1950 *DAG.getContext());
1951 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001952 CCAssignFnForNode(CallConv, /* Return*/ false,
1953 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001954
1955 SmallVector<SDValue, 16> ArgValues;
1956
1957 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1958 CCValAssign &VA = ArgLocs[i];
1959
Bob Wilsondee46d72009-04-17 20:35:10 +00001960 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001961 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001962 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00001963
Bob Wilson5bafff32009-06-22 23:27:02 +00001964 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001965 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001966 // f64 and vector types are split up into multiple registers or
1967 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00001968 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001969 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001970 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00001971 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00001972 SDValue ArgValue2;
1973 if (VA.isMemLoc()) {
Evan Chenged2ae132010-07-03 00:40:23 +00001974 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson6a234f02010-04-13 22:03:22 +00001975 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1976 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
1977 PseudoSourceValue::getFixedStack(FI), 0,
1978 false, false, 0);
1979 } else {
1980 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
1981 Chain, DAG, dl);
1982 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001983 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1984 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001985 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00001986 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001987 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
1988 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001989 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001990
Bob Wilson5bafff32009-06-22 23:27:02 +00001991 } else {
1992 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001993
Owen Anderson825b72b2009-08-11 20:47:22 +00001994 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00001995 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001996 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00001997 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001998 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001999 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002000 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002001 RC = (AFI->isThumb1OnlyFunction() ?
2002 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00002003 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002004 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002005
2006 // Transform the arguments in physical registers into virtual ones.
2007 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002008 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002009 }
2010
2011 // If this is an 8 or 16-bit value, it is really passed promoted
2012 // to 32 bits. Insert an assert[sz]ext to capture this, then
2013 // truncate to the right size.
2014 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002015 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002016 case CCValAssign::Full: break;
2017 case CCValAssign::BCvt:
2018 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
2019 break;
2020 case CCValAssign::SExt:
2021 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2022 DAG.getValueType(VA.getValVT()));
2023 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2024 break;
2025 case CCValAssign::ZExt:
2026 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2027 DAG.getValueType(VA.getValVT()));
2028 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2029 break;
2030 }
2031
Dan Gohman98ca4f22009-08-05 01:29:28 +00002032 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002033
2034 } else { // VA.isRegLoc()
2035
2036 // sanity check
2037 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002038 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002039
2040 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002041 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(), true);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002042
Bob Wilsondee46d72009-04-17 20:35:10 +00002043 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002044 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002045 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00002046 PseudoSourceValue::getFixedStack(FI), 0,
2047 false, false, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002048 }
2049 }
2050
2051 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00002052 if (isVarArg) {
2053 static const unsigned GPRArgRegs[] = {
2054 ARM::R0, ARM::R1, ARM::R2, ARM::R3
2055 };
2056
Bob Wilsondee46d72009-04-17 20:35:10 +00002057 unsigned NumGPRs = CCInfo.getFirstUnallocated
2058 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002059
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00002060 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
2061 unsigned VARegSize = (4 - NumGPRs) * 4;
2062 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00002063 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00002064 if (VARegSaveSize) {
2065 // If this function is vararg, store any remaining integer argument regs
2066 // to their spots on the stack so that they may be loaded by deferencing
2067 // the result of va_next.
2068 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Dan Gohman1e93df62010-04-17 14:41:14 +00002069 AFI->setVarArgsFrameIndex(
2070 MFI->CreateFixedObject(VARegSaveSize,
2071 ArgOffset + VARegSaveSize - VARegSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002072 true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002073 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
2074 getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00002075
Dan Gohman475871a2008-07-27 21:46:04 +00002076 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00002077 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002078 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002079 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00002080 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00002081 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00002082 RC = ARM::GPRRegisterClass;
2083
Bob Wilson998e1252009-04-20 18:36:57 +00002084 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002085 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dan Gohman1e93df62010-04-17 14:41:14 +00002086 SDValue Store =
2087 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Jim Grosbach18f30e62010-06-02 21:53:11 +00002088 PseudoSourceValue::getFixedStack(AFI->getVarArgsFrameIndex()),
2089 0, false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002090 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002091 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00002092 DAG.getConstant(4, getPointerTy()));
2093 }
2094 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002095 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002096 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00002097 } else
2098 // This will point to the next argument passed via stack.
Evan Chenged2ae132010-07-03 00:40:23 +00002099 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset, true));
Evan Chenga8e29892007-01-19 07:51:42 +00002100 }
2101
Dan Gohman98ca4f22009-08-05 01:29:28 +00002102 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002103}
2104
2105/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002106static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002107 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002108 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002109 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002110 // Maybe this has already been legalized into the constant pool?
2111 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002112 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002113 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002114 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002115 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002116 }
2117 }
2118 return false;
2119}
2120
Evan Chenga8e29892007-01-19 07:51:42 +00002121/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2122/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002123SDValue
2124ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng218977b2010-07-13 19:27:42 +00002125 SDValue &ARMcc, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002126 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002127 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002128 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002129 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002130 // Constant does not fit, try adjusting it by one?
2131 switch (CC) {
2132 default: break;
2133 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002134 case ISD::SETGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002135 if (C != 0x80000000 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002136 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002137 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002138 }
2139 break;
2140 case ISD::SETULT:
2141 case ISD::SETUGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002142 if (C != 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002143 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002144 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002145 }
2146 break;
2147 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002148 case ISD::SETGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002149 if (C != 0x7fffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002150 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002151 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002152 }
2153 break;
2154 case ISD::SETULE:
2155 case ISD::SETUGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002156 if (C != 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002157 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002158 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002159 }
2160 break;
2161 }
2162 }
2163 }
2164
2165 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002166 ARMISD::NodeType CompareType;
2167 switch (CondCode) {
2168 default:
2169 CompareType = ARMISD::CMP;
2170 break;
2171 case ARMCC::EQ:
2172 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002173 // Uses only Z Flag
2174 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002175 break;
2176 }
Evan Cheng218977b2010-07-13 19:27:42 +00002177 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002178 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002179}
2180
2181/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng515fe3a2010-07-08 02:08:50 +00002182SDValue
Evan Cheng218977b2010-07-13 19:27:42 +00002183ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Evan Cheng515fe3a2010-07-08 02:08:50 +00002184 DebugLoc dl) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002185 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002186 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00002187 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002188 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002189 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
2190 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002191}
2192
Bill Wendlingde2b1512010-08-11 08:43:16 +00002193SDValue ARMTargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
2194 SDValue Cond = Op.getOperand(0);
2195 SDValue SelectTrue = Op.getOperand(1);
2196 SDValue SelectFalse = Op.getOperand(2);
2197 DebugLoc dl = Op.getDebugLoc();
2198
2199 // Convert:
2200 //
2201 // (select (cmov 1, 0, cond), t, f) -> (cmov t, f, cond)
2202 // (select (cmov 0, 1, cond), t, f) -> (cmov f, t, cond)
2203 //
2204 if (Cond.getOpcode() == ARMISD::CMOV && Cond.hasOneUse()) {
2205 const ConstantSDNode *CMOVTrue =
2206 dyn_cast<ConstantSDNode>(Cond.getOperand(0));
2207 const ConstantSDNode *CMOVFalse =
2208 dyn_cast<ConstantSDNode>(Cond.getOperand(1));
2209
2210 if (CMOVTrue && CMOVFalse) {
2211 unsigned CMOVTrueVal = CMOVTrue->getZExtValue();
2212 unsigned CMOVFalseVal = CMOVFalse->getZExtValue();
2213
2214 SDValue True;
2215 SDValue False;
2216 if (CMOVTrueVal == 1 && CMOVFalseVal == 0) {
2217 True = SelectTrue;
2218 False = SelectFalse;
2219 } else if (CMOVTrueVal == 0 && CMOVFalseVal == 1) {
2220 True = SelectFalse;
2221 False = SelectTrue;
2222 }
2223
2224 if (True.getNode() && False.getNode()) {
2225 EVT VT = Cond.getValueType();
2226 SDValue ARMcc = Cond.getOperand(2);
2227 SDValue CCR = Cond.getOperand(3);
2228 SDValue Cmp = Cond.getOperand(4);
2229 return DAG.getNode(ARMISD::CMOV, dl, VT, True, False, ARMcc, CCR, Cmp);
2230 }
2231 }
2232 }
2233
2234 return DAG.getSelectCC(dl, Cond,
2235 DAG.getConstant(0, Cond.getValueType()),
2236 SelectTrue, SelectFalse, ISD::SETNE);
2237}
2238
Dan Gohmand858e902010-04-17 15:26:15 +00002239SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002240 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002241 SDValue LHS = Op.getOperand(0);
2242 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002243 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002244 SDValue TrueVal = Op.getOperand(2);
2245 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002246 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002247
Owen Anderson825b72b2009-08-11 20:47:22 +00002248 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002249 SDValue ARMcc;
Owen Anderson825b72b2009-08-11 20:47:22 +00002250 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002251 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2252 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002253 }
2254
2255 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002256 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00002257
Evan Cheng218977b2010-07-13 19:27:42 +00002258 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2259 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002260 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002261 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng218977b2010-07-13 19:27:42 +00002262 ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002263 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002264 SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002265 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng218977b2010-07-13 19:27:42 +00002266 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002267 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Evan Cheng218977b2010-07-13 19:27:42 +00002268 Result, TrueVal, ARMcc2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00002269 }
2270 return Result;
2271}
2272
Evan Cheng218977b2010-07-13 19:27:42 +00002273/// canChangeToInt - Given the fp compare operand, return true if it is suitable
2274/// to morph to an integer compare sequence.
2275static bool canChangeToInt(SDValue Op, bool &SeenZero,
2276 const ARMSubtarget *Subtarget) {
2277 SDNode *N = Op.getNode();
2278 if (!N->hasOneUse())
2279 // Otherwise it requires moving the value from fp to integer registers.
2280 return false;
2281 if (!N->getNumValues())
2282 return false;
2283 EVT VT = Op.getValueType();
2284 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
2285 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
2286 // vmrs are very slow, e.g. cortex-a8.
2287 return false;
2288
2289 if (isFloatingPointZero(Op)) {
2290 SeenZero = true;
2291 return true;
2292 }
2293 return ISD::isNormalLoad(N);
2294}
2295
2296static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
2297 if (isFloatingPointZero(Op))
2298 return DAG.getConstant(0, MVT::i32);
2299
2300 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
2301 return DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2302 Ld->getChain(), Ld->getBasePtr(),
2303 Ld->getSrcValue(), Ld->getSrcValueOffset(),
2304 Ld->isVolatile(), Ld->isNonTemporal(),
2305 Ld->getAlignment());
2306
2307 llvm_unreachable("Unknown VFP cmp argument!");
2308}
2309
2310static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
2311 SDValue &RetVal1, SDValue &RetVal2) {
2312 if (isFloatingPointZero(Op)) {
2313 RetVal1 = DAG.getConstant(0, MVT::i32);
2314 RetVal2 = DAG.getConstant(0, MVT::i32);
2315 return;
2316 }
2317
2318 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
2319 SDValue Ptr = Ld->getBasePtr();
2320 RetVal1 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2321 Ld->getChain(), Ptr,
2322 Ld->getSrcValue(), Ld->getSrcValueOffset(),
2323 Ld->isVolatile(), Ld->isNonTemporal(),
2324 Ld->getAlignment());
2325
2326 EVT PtrType = Ptr.getValueType();
2327 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
2328 SDValue NewPtr = DAG.getNode(ISD::ADD, Op.getDebugLoc(),
2329 PtrType, Ptr, DAG.getConstant(4, PtrType));
2330 RetVal2 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2331 Ld->getChain(), NewPtr,
2332 Ld->getSrcValue(), Ld->getSrcValueOffset() + 4,
2333 Ld->isVolatile(), Ld->isNonTemporal(),
2334 NewAlign);
2335 return;
2336 }
2337
2338 llvm_unreachable("Unknown VFP cmp argument!");
2339}
2340
2341/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
2342/// f32 and even f64 comparisons to integer ones.
2343SDValue
2344ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
2345 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002346 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng218977b2010-07-13 19:27:42 +00002347 SDValue LHS = Op.getOperand(2);
2348 SDValue RHS = Op.getOperand(3);
2349 SDValue Dest = Op.getOperand(4);
2350 DebugLoc dl = Op.getDebugLoc();
2351
2352 bool SeenZero = false;
2353 if (canChangeToInt(LHS, SeenZero, Subtarget) &&
2354 canChangeToInt(RHS, SeenZero, Subtarget) &&
Evan Cheng60108e92010-07-15 22:07:12 +00002355 // If one of the operand is zero, it's safe to ignore the NaN case since
2356 // we only care about equality comparisons.
2357 (SeenZero || (DAG.isKnownNeverNaN(LHS) && DAG.isKnownNeverNaN(RHS)))) {
Evan Cheng218977b2010-07-13 19:27:42 +00002358 // If unsafe fp math optimization is enabled and there are no othter uses of
2359 // the CMP operands, and the condition code is EQ oe NE, we can optimize it
2360 // to an integer comparison.
2361 if (CC == ISD::SETOEQ)
2362 CC = ISD::SETEQ;
2363 else if (CC == ISD::SETUNE)
2364 CC = ISD::SETNE;
2365
2366 SDValue ARMcc;
2367 if (LHS.getValueType() == MVT::f32) {
2368 LHS = bitcastf32Toi32(LHS, DAG);
2369 RHS = bitcastf32Toi32(RHS, DAG);
2370 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2371 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2372 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
2373 Chain, Dest, ARMcc, CCR, Cmp);
2374 }
2375
2376 SDValue LHS1, LHS2;
2377 SDValue RHS1, RHS2;
2378 expandf64Toi32(LHS, DAG, LHS1, LHS2);
2379 expandf64Toi32(RHS, DAG, RHS1, RHS2);
2380 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
2381 ARMcc = DAG.getConstant(CondCode, MVT::i32);
2382 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
2383 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
2384 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops, 7);
2385 }
2386
2387 return SDValue();
2388}
2389
2390SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
2391 SDValue Chain = Op.getOperand(0);
2392 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
2393 SDValue LHS = Op.getOperand(2);
2394 SDValue RHS = Op.getOperand(3);
2395 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002396 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002397
Owen Anderson825b72b2009-08-11 20:47:22 +00002398 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002399 SDValue ARMcc;
2400 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002401 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002402 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng218977b2010-07-13 19:27:42 +00002403 Chain, Dest, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002404 }
2405
Owen Anderson825b72b2009-08-11 20:47:22 +00002406 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng218977b2010-07-13 19:27:42 +00002407
2408 if (UnsafeFPMath &&
2409 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
2410 CC == ISD::SETNE || CC == ISD::SETUNE)) {
2411 SDValue Result = OptimizeVFPBrcond(Op, DAG);
2412 if (Result.getNode())
2413 return Result;
2414 }
2415
Evan Chenga8e29892007-01-19 07:51:42 +00002416 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002417 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002418
Evan Cheng218977b2010-07-13 19:27:42 +00002419 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2420 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002421 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2422 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng218977b2010-07-13 19:27:42 +00002423 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002424 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002425 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002426 ARMcc = DAG.getConstant(CondCode2, MVT::i32);
2427 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002428 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002429 }
2430 return Res;
2431}
2432
Dan Gohmand858e902010-04-17 15:26:15 +00002433SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002434 SDValue Chain = Op.getOperand(0);
2435 SDValue Table = Op.getOperand(1);
2436 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002437 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002438
Owen Andersone50ed302009-08-10 22:56:29 +00002439 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002440 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2441 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002442 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002443 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002444 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002445 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2446 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002447 if (Subtarget->isThumb2()) {
2448 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2449 // which does another jump to the destination. This also makes it easier
2450 // to translate it to TBB / TBH later.
2451 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002452 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002453 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002454 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002455 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002456 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00002457 PseudoSourceValue::getJumpTable(), 0,
2458 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002459 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002460 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002461 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002462 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002463 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00002464 PseudoSourceValue::getJumpTable(), 0, false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002465 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002466 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002467 }
Evan Chenga8e29892007-01-19 07:51:42 +00002468}
2469
Bob Wilson76a312b2010-03-19 22:51:32 +00002470static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
2471 DebugLoc dl = Op.getDebugLoc();
2472 unsigned Opc;
2473
2474 switch (Op.getOpcode()) {
2475 default:
2476 assert(0 && "Invalid opcode!");
2477 case ISD::FP_TO_SINT:
2478 Opc = ARMISD::FTOSI;
2479 break;
2480 case ISD::FP_TO_UINT:
2481 Opc = ARMISD::FTOUI;
2482 break;
2483 }
2484 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
2485 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
2486}
2487
2488static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2489 EVT VT = Op.getValueType();
2490 DebugLoc dl = Op.getDebugLoc();
2491 unsigned Opc;
2492
2493 switch (Op.getOpcode()) {
2494 default:
2495 assert(0 && "Invalid opcode!");
2496 case ISD::SINT_TO_FP:
2497 Opc = ARMISD::SITOF;
2498 break;
2499 case ISD::UINT_TO_FP:
2500 Opc = ARMISD::UITOF;
2501 break;
2502 }
2503
2504 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
2505 return DAG.getNode(Opc, dl, VT, Op);
2506}
2507
Evan Cheng515fe3a2010-07-08 02:08:50 +00002508SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002509 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002510 SDValue Tmp0 = Op.getOperand(0);
2511 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002512 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002513 EVT VT = Op.getValueType();
2514 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00002515 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
Evan Cheng218977b2010-07-13 19:27:42 +00002516 SDValue ARMcc = DAG.getConstant(ARMCC::LT, MVT::i32);
Evan Cheng515fe3a2010-07-08 02:08:50 +00002517 SDValue FP0 = DAG.getConstantFP(0.0, SrcVT);
Evan Cheng218977b2010-07-13 19:27:42 +00002518 SDValue Cmp = getVFPCmp(Tmp1, FP0, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002519 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002520 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002521}
2522
Evan Cheng2457f2c2010-05-22 01:47:14 +00002523SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
2524 MachineFunction &MF = DAG.getMachineFunction();
2525 MachineFrameInfo *MFI = MF.getFrameInfo();
2526 MFI->setReturnAddressIsTaken(true);
2527
2528 EVT VT = Op.getValueType();
2529 DebugLoc dl = Op.getDebugLoc();
2530 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
2531 if (Depth) {
2532 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
2533 SDValue Offset = DAG.getConstant(4, MVT::i32);
2534 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
2535 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
2536 NULL, 0, false, false, 0);
2537 }
2538
2539 // Return LR, which contains the return address. Mark it an implicit live-in.
Jim Grosbachc2723a52010-07-23 23:50:35 +00002540 unsigned Reg = MF.addLiveIn(ARM::LR, getRegClassFor(MVT::i32));
Evan Cheng2457f2c2010-05-22 01:47:14 +00002541 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
2542}
2543
Dan Gohmand858e902010-04-17 15:26:15 +00002544SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00002545 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2546 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002547
Owen Andersone50ed302009-08-10 22:56:29 +00002548 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002549 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2550 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002551 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002552 ? ARM::R7 : ARM::R11;
2553 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2554 while (Depth--)
David Greene1b58cab2010-02-15 16:55:24 +00002555 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
2556 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002557 return FrameAddr;
2558}
2559
Bob Wilson9f3f0612010-04-17 05:30:19 +00002560/// ExpandBIT_CONVERT - If the target supports VFP, this function is called to
2561/// expand a bit convert where either the source or destination type is i64 to
2562/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
2563/// operand type is illegal (e.g., v2f32 for a target that doesn't support
2564/// vectors), since the legalizer won't know what to do with that.
Duncan Sands1607f052008-12-01 11:39:25 +00002565static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00002566 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2567 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002568 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00002569
Bob Wilson9f3f0612010-04-17 05:30:19 +00002570 // This function is only supposed to be called for i64 types, either as the
2571 // source or destination of the bit convert.
2572 EVT SrcVT = Op.getValueType();
2573 EVT DstVT = N->getValueType(0);
2574 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
2575 "ExpandBIT_CONVERT called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00002576
Bob Wilson9f3f0612010-04-17 05:30:19 +00002577 // Turn i64->f64 into VMOVDRR.
2578 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002579 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2580 DAG.getConstant(0, MVT::i32));
2581 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2582 DAG.getConstant(1, MVT::i32));
Bob Wilson1114f562010-06-11 22:45:25 +00002583 return DAG.getNode(ISD::BIT_CONVERT, dl, DstVT,
2584 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00002585 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002586
Jim Grosbache5165492009-11-09 00:11:35 +00002587 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00002588 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
2589 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
2590 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
2591 // Merge the pieces into a single i64 value.
2592 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
2593 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002594
Bob Wilson9f3f0612010-04-17 05:30:19 +00002595 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00002596}
2597
Bob Wilson5bafff32009-06-22 23:27:02 +00002598/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002599/// Zero vectors are used to represent vector negation and in those cases
2600/// will be implemented with the NEON VNEG instruction. However, VNEG does
2601/// not support i64 elements, so sometimes the zero vectors will need to be
2602/// explicitly constructed. Regardless, use a canonical VMOV to create the
2603/// zero vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002604static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002605 assert(VT.isVector() && "Expected a vector type");
Bob Wilsoncba270d2010-07-13 21:16:48 +00002606 // The canonical modified immediate encoding of a zero vector is....0!
2607 SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32);
2608 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
2609 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
2610 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
Bob Wilson5bafff32009-06-22 23:27:02 +00002611}
2612
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002613/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2614/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002615SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
2616 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002617 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2618 EVT VT = Op.getValueType();
2619 unsigned VTBits = VT.getSizeInBits();
2620 DebugLoc dl = Op.getDebugLoc();
2621 SDValue ShOpLo = Op.getOperand(0);
2622 SDValue ShOpHi = Op.getOperand(1);
2623 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002624 SDValue ARMcc;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002625 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002626
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002627 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2628
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002629 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2630 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2631 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2632 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2633 DAG.getConstant(VTBits, MVT::i32));
2634 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2635 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002636 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002637
2638 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2639 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002640 ARMcc, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002641 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002642 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002643 CCR, Cmp);
2644
2645 SDValue Ops[2] = { Lo, Hi };
2646 return DAG.getMergeValues(Ops, 2, dl);
2647}
2648
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002649/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2650/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002651SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
2652 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002653 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2654 EVT VT = Op.getValueType();
2655 unsigned VTBits = VT.getSizeInBits();
2656 DebugLoc dl = Op.getDebugLoc();
2657 SDValue ShOpLo = Op.getOperand(0);
2658 SDValue ShOpHi = Op.getOperand(1);
2659 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002660 SDValue ARMcc;
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002661
2662 assert(Op.getOpcode() == ISD::SHL_PARTS);
2663 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2664 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2665 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2666 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2667 DAG.getConstant(VTBits, MVT::i32));
2668 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2669 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2670
2671 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2672 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2673 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002674 ARMcc, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002675 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002676 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002677 CCR, Cmp);
2678
2679 SDValue Ops[2] = { Lo, Hi };
2680 return DAG.getMergeValues(Ops, 2, dl);
2681}
2682
Jim Grosbach4725ca72010-09-08 03:54:02 +00002683SDValue ARMTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
Nate Begemand1fb5832010-08-03 21:31:55 +00002684 SelectionDAG &DAG) const {
2685 // The rounding mode is in bits 23:22 of the FPSCR.
2686 // The ARM rounding mode value to FLT_ROUNDS mapping is 0->1, 1->2, 2->3, 3->0
2687 // The formula we use to implement this is (((FPSCR + 1 << 22) >> 22) & 3)
2688 // so that the shift + and get folded into a bitfield extract.
2689 DebugLoc dl = Op.getDebugLoc();
2690 SDValue FPSCR = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::i32,
2691 DAG.getConstant(Intrinsic::arm_get_fpscr,
2692 MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00002693 SDValue FltRounds = DAG.getNode(ISD::ADD, dl, MVT::i32, FPSCR,
Nate Begemand1fb5832010-08-03 21:31:55 +00002694 DAG.getConstant(1U << 22, MVT::i32));
2695 SDValue RMODE = DAG.getNode(ISD::SRL, dl, MVT::i32, FltRounds,
2696 DAG.getConstant(22, MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00002697 return DAG.getNode(ISD::AND, dl, MVT::i32, RMODE,
Nate Begemand1fb5832010-08-03 21:31:55 +00002698 DAG.getConstant(3, MVT::i32));
2699}
2700
Jim Grosbach3482c802010-01-18 19:58:49 +00002701static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
2702 const ARMSubtarget *ST) {
2703 EVT VT = N->getValueType(0);
2704 DebugLoc dl = N->getDebugLoc();
2705
2706 if (!ST->hasV6T2Ops())
2707 return SDValue();
2708
2709 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
2710 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
2711}
2712
Bob Wilson5bafff32009-06-22 23:27:02 +00002713static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2714 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002715 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002716 DebugLoc dl = N->getDebugLoc();
2717
2718 // Lower vector shifts on NEON to use VSHL.
2719 if (VT.isVector()) {
2720 assert(ST->hasNEON() && "unexpected vector shift");
2721
2722 // Left shifts translate directly to the vshiftu intrinsic.
2723 if (N->getOpcode() == ISD::SHL)
2724 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002725 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002726 N->getOperand(0), N->getOperand(1));
2727
2728 assert((N->getOpcode() == ISD::SRA ||
2729 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2730
2731 // NEON uses the same intrinsics for both left and right shifts. For
2732 // right shifts, the shift amounts are negative, so negate the vector of
2733 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002734 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002735 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2736 getZeroVector(ShiftVT, DAG, dl),
2737 N->getOperand(1));
2738 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2739 Intrinsic::arm_neon_vshifts :
2740 Intrinsic::arm_neon_vshiftu);
2741 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002742 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002743 N->getOperand(0), NegatedCount);
2744 }
2745
Eli Friedmance392eb2009-08-22 03:13:10 +00002746 // We can get here for a node like i32 = ISD::SHL i32, i64
2747 if (VT != MVT::i64)
2748 return SDValue();
2749
2750 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002751 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002752
Chris Lattner27a6c732007-11-24 07:07:01 +00002753 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2754 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002755 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002756 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002757
Chris Lattner27a6c732007-11-24 07:07:01 +00002758 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002759 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002760
Chris Lattner27a6c732007-11-24 07:07:01 +00002761 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002762 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002763 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00002764 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002765 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002766
Chris Lattner27a6c732007-11-24 07:07:01 +00002767 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2768 // captures the result into a carry flag.
2769 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002770 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002771
Chris Lattner27a6c732007-11-24 07:07:01 +00002772 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002773 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002774
Chris Lattner27a6c732007-11-24 07:07:01 +00002775 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002776 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002777}
2778
Bob Wilson5bafff32009-06-22 23:27:02 +00002779static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2780 SDValue TmpOp0, TmpOp1;
2781 bool Invert = false;
2782 bool Swap = false;
2783 unsigned Opc = 0;
2784
2785 SDValue Op0 = Op.getOperand(0);
2786 SDValue Op1 = Op.getOperand(1);
2787 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002788 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002789 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2790 DebugLoc dl = Op.getDebugLoc();
2791
2792 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2793 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002794 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002795 case ISD::SETUNE:
2796 case ISD::SETNE: Invert = true; // Fallthrough
2797 case ISD::SETOEQ:
2798 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2799 case ISD::SETOLT:
2800 case ISD::SETLT: Swap = true; // Fallthrough
2801 case ISD::SETOGT:
2802 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2803 case ISD::SETOLE:
2804 case ISD::SETLE: Swap = true; // Fallthrough
2805 case ISD::SETOGE:
2806 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2807 case ISD::SETUGE: Swap = true; // Fallthrough
2808 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2809 case ISD::SETUGT: Swap = true; // Fallthrough
2810 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2811 case ISD::SETUEQ: Invert = true; // Fallthrough
2812 case ISD::SETONE:
2813 // Expand this to (OLT | OGT).
2814 TmpOp0 = Op0;
2815 TmpOp1 = Op1;
2816 Opc = ISD::OR;
2817 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2818 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2819 break;
2820 case ISD::SETUO: Invert = true; // Fallthrough
2821 case ISD::SETO:
2822 // Expand this to (OLT | OGE).
2823 TmpOp0 = Op0;
2824 TmpOp1 = Op1;
2825 Opc = ISD::OR;
2826 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2827 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2828 break;
2829 }
2830 } else {
2831 // Integer comparisons.
2832 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002833 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002834 case ISD::SETNE: Invert = true;
2835 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2836 case ISD::SETLT: Swap = true;
2837 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2838 case ISD::SETLE: Swap = true;
2839 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2840 case ISD::SETULT: Swap = true;
2841 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2842 case ISD::SETULE: Swap = true;
2843 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2844 }
2845
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002846 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002847 if (Opc == ARMISD::VCEQ) {
2848
2849 SDValue AndOp;
2850 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2851 AndOp = Op0;
2852 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2853 AndOp = Op1;
2854
2855 // Ignore bitconvert.
2856 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
2857 AndOp = AndOp.getOperand(0);
2858
2859 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
2860 Opc = ARMISD::VTST;
2861 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
2862 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
2863 Invert = !Invert;
2864 }
2865 }
2866 }
2867
2868 if (Swap)
2869 std::swap(Op0, Op1);
2870
2871 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
2872
2873 if (Invert)
2874 Result = DAG.getNOT(dl, Result, VT);
2875
2876 return Result;
2877}
2878
Bob Wilsond3c42842010-06-14 22:19:57 +00002879/// isNEONModifiedImm - Check if the specified splat value corresponds to a
2880/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsoncba270d2010-07-13 21:16:48 +00002881/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilsond3c42842010-06-14 22:19:57 +00002882static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
2883 unsigned SplatBitSize, SelectionDAG &DAG,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002884 EVT &VT, bool is128Bits, bool isVMOV) {
Bob Wilson6dce00c2010-07-13 04:44:34 +00002885 unsigned OpCmode, Imm;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002886
Bob Wilson827b2102010-06-15 19:05:35 +00002887 // SplatBitSize is set to the smallest size that splats the vector, so a
2888 // zero vector will always have SplatBitSize == 8. However, NEON modified
2889 // immediate instructions others than VMOV do not support the 8-bit encoding
2890 // of a zero vector, and the default encoding of zero is supposed to be the
2891 // 32-bit version.
2892 if (SplatBits == 0)
2893 SplatBitSize = 32;
2894
Bob Wilson5bafff32009-06-22 23:27:02 +00002895 switch (SplatBitSize) {
2896 case 8:
Bob Wilson7e3f0d22010-07-14 06:31:50 +00002897 if (!isVMOV)
2898 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00002899 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00002900 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson6dce00c2010-07-13 04:44:34 +00002901 OpCmode = 0xe;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002902 Imm = SplatBits;
Bob Wilsoncba270d2010-07-13 21:16:48 +00002903 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002904 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002905
2906 case 16:
2907 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002908 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002909 if ((SplatBits & ~0xff) == 0) {
2910 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002911 OpCmode = 0x8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002912 Imm = SplatBits;
2913 break;
2914 }
2915 if ((SplatBits & ~0xff00) == 0) {
2916 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002917 OpCmode = 0xa;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002918 Imm = SplatBits >> 8;
2919 break;
2920 }
2921 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002922
2923 case 32:
2924 // NEON's 32-bit VMOV supports splat values where:
2925 // * only one byte is nonzero, or
2926 // * the least significant byte is 0xff and the second byte is nonzero, or
2927 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002928 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002929 if ((SplatBits & ~0xff) == 0) {
2930 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002931 OpCmode = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002932 Imm = SplatBits;
2933 break;
2934 }
2935 if ((SplatBits & ~0xff00) == 0) {
2936 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002937 OpCmode = 0x2;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002938 Imm = SplatBits >> 8;
2939 break;
2940 }
2941 if ((SplatBits & ~0xff0000) == 0) {
2942 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002943 OpCmode = 0x4;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002944 Imm = SplatBits >> 16;
2945 break;
2946 }
2947 if ((SplatBits & ~0xff000000) == 0) {
2948 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002949 OpCmode = 0x6;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002950 Imm = SplatBits >> 24;
2951 break;
2952 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002953
2954 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00002955 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
2956 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002957 OpCmode = 0xc;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002958 Imm = SplatBits >> 8;
2959 SplatBits |= 0xff;
2960 break;
2961 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002962
2963 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00002964 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
2965 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002966 OpCmode = 0xd;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002967 Imm = SplatBits >> 16;
2968 SplatBits |= 0xffff;
2969 break;
2970 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002971
2972 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
2973 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
2974 // VMOV.I32. A (very) minor optimization would be to replicate the value
2975 // and fall through here to test for a valid 64-bit splat. But, then the
2976 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00002977 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002978
2979 case 64: {
Bob Wilson827b2102010-06-15 19:05:35 +00002980 if (!isVMOV)
2981 return SDValue();
Bob Wilson7e3f0d22010-07-14 06:31:50 +00002982 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson5bafff32009-06-22 23:27:02 +00002983 uint64_t BitMask = 0xff;
2984 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002985 unsigned ImmMask = 1;
2986 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00002987 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00002988 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002989 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002990 Imm |= ImmMask;
2991 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002992 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00002993 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002994 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002995 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00002996 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00002997 // Op=1, Cmode=1110.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002998 OpCmode = 0x1e;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002999 SplatBits = Val;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003000 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00003001 break;
3002 }
3003
Bob Wilson1a913ed2010-06-11 21:34:50 +00003004 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00003005 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00003006 return SDValue();
3007 }
3008
Bob Wilsoncba270d2010-07-13 21:16:48 +00003009 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
3010 return DAG.getTargetConstant(EncodedVal, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00003011}
3012
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003013static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
3014 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003015 unsigned NumElts = VT.getVectorNumElements();
3016 ReverseVEXT = false;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003017
3018 // Assume that the first shuffle index is not UNDEF. Fail if it is.
3019 if (M[0] < 0)
3020 return false;
3021
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003022 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003023
3024 // If this is a VEXT shuffle, the immediate value is the index of the first
3025 // element. The other shuffle indices must be the successive elements after
3026 // the first one.
3027 unsigned ExpectedElt = Imm;
3028 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003029 // Increment the expected index. If it wraps around, it may still be
3030 // a VEXT but the source vectors must be swapped.
3031 ExpectedElt += 1;
3032 if (ExpectedElt == NumElts * 2) {
3033 ExpectedElt = 0;
3034 ReverseVEXT = true;
3035 }
3036
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003037 if (M[i] < 0) continue; // ignore UNDEF indices
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003038 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003039 return false;
3040 }
3041
3042 // Adjust the index value if the source operands will be swapped.
3043 if (ReverseVEXT)
3044 Imm -= NumElts;
3045
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003046 return true;
3047}
3048
Bob Wilson8bb9e482009-07-26 00:39:34 +00003049/// isVREVMask - Check if a vector shuffle corresponds to a VREV
3050/// instruction with the specified blocksize. (The order of the elements
3051/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003052static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
3053 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00003054 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
3055 "Only possible block sizes for VREV are: 16, 32, 64");
3056
Bob Wilson8bb9e482009-07-26 00:39:34 +00003057 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00003058 if (EltSz == 64)
3059 return false;
3060
3061 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003062 unsigned BlockElts = M[0] + 1;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003063 // If the first shuffle index is UNDEF, be optimistic.
3064 if (M[0] < 0)
3065 BlockElts = BlockSize / EltSz;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003066
3067 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
3068 return false;
3069
3070 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003071 if (M[i] < 0) continue; // ignore UNDEF indices
3072 if ((unsigned) M[i] != (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
Bob Wilson8bb9e482009-07-26 00:39:34 +00003073 return false;
3074 }
3075
3076 return true;
3077}
3078
Bob Wilsonc692cb72009-08-21 20:54:19 +00003079static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
3080 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003081 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3082 if (EltSz == 64)
3083 return false;
3084
Bob Wilsonc692cb72009-08-21 20:54:19 +00003085 unsigned NumElts = VT.getVectorNumElements();
3086 WhichResult = (M[0] == 0 ? 0 : 1);
3087 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003088 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3089 (M[i+1] >= 0 && (unsigned) M[i+1] != i + NumElts + WhichResult))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003090 return false;
3091 }
3092 return true;
3093}
3094
Bob Wilson324f4f12009-12-03 06:40:55 +00003095/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
3096/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3097/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
3098static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3099 unsigned &WhichResult) {
3100 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3101 if (EltSz == 64)
3102 return false;
3103
3104 unsigned NumElts = VT.getVectorNumElements();
3105 WhichResult = (M[0] == 0 ? 0 : 1);
3106 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003107 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3108 (M[i+1] >= 0 && (unsigned) M[i+1] != i + WhichResult))
Bob Wilson324f4f12009-12-03 06:40:55 +00003109 return false;
3110 }
3111 return true;
3112}
3113
Bob Wilsonc692cb72009-08-21 20:54:19 +00003114static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
3115 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003116 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3117 if (EltSz == 64)
3118 return false;
3119
Bob Wilsonc692cb72009-08-21 20:54:19 +00003120 unsigned NumElts = VT.getVectorNumElements();
3121 WhichResult = (M[0] == 0 ? 0 : 1);
3122 for (unsigned i = 0; i != NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003123 if (M[i] < 0) continue; // ignore UNDEF indices
Bob Wilsonc692cb72009-08-21 20:54:19 +00003124 if ((unsigned) M[i] != 2 * i + WhichResult)
3125 return false;
3126 }
3127
3128 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003129 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003130 return false;
3131
3132 return true;
3133}
3134
Bob Wilson324f4f12009-12-03 06:40:55 +00003135/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
3136/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3137/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
3138static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3139 unsigned &WhichResult) {
3140 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3141 if (EltSz == 64)
3142 return false;
3143
3144 unsigned Half = VT.getVectorNumElements() / 2;
3145 WhichResult = (M[0] == 0 ? 0 : 1);
3146 for (unsigned j = 0; j != 2; ++j) {
3147 unsigned Idx = WhichResult;
3148 for (unsigned i = 0; i != Half; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003149 int MIdx = M[i + j * Half];
3150 if (MIdx >= 0 && (unsigned) MIdx != Idx)
Bob Wilson324f4f12009-12-03 06:40:55 +00003151 return false;
3152 Idx += 2;
3153 }
3154 }
3155
3156 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3157 if (VT.is64BitVector() && EltSz == 32)
3158 return false;
3159
3160 return true;
3161}
3162
Bob Wilsonc692cb72009-08-21 20:54:19 +00003163static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
3164 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003165 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3166 if (EltSz == 64)
3167 return false;
3168
Bob Wilsonc692cb72009-08-21 20:54:19 +00003169 unsigned NumElts = VT.getVectorNumElements();
3170 WhichResult = (M[0] == 0 ? 0 : 1);
3171 unsigned Idx = WhichResult * NumElts / 2;
3172 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003173 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3174 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx + NumElts))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003175 return false;
3176 Idx += 1;
3177 }
3178
3179 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003180 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003181 return false;
3182
3183 return true;
3184}
3185
Bob Wilson324f4f12009-12-03 06:40:55 +00003186/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
3187/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3188/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
3189static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3190 unsigned &WhichResult) {
3191 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3192 if (EltSz == 64)
3193 return false;
3194
3195 unsigned NumElts = VT.getVectorNumElements();
3196 WhichResult = (M[0] == 0 ? 0 : 1);
3197 unsigned Idx = WhichResult * NumElts / 2;
3198 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003199 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3200 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx))
Bob Wilson324f4f12009-12-03 06:40:55 +00003201 return false;
3202 Idx += 1;
3203 }
3204
3205 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3206 if (VT.is64BitVector() && EltSz == 32)
3207 return false;
3208
3209 return true;
3210}
3211
Dale Johannesenf630c712010-07-29 20:10:08 +00003212// If N is an integer constant that can be moved into a register in one
3213// instruction, return an SDValue of such a constant (will become a MOV
3214// instruction). Otherwise return null.
3215static SDValue IsSingleInstrConstant(SDValue N, SelectionDAG &DAG,
3216 const ARMSubtarget *ST, DebugLoc dl) {
3217 uint64_t Val;
3218 if (!isa<ConstantSDNode>(N))
3219 return SDValue();
3220 Val = cast<ConstantSDNode>(N)->getZExtValue();
3221
3222 if (ST->isThumb1Only()) {
3223 if (Val <= 255 || ~Val <= 255)
3224 return DAG.getConstant(Val, MVT::i32);
3225 } else {
3226 if (ARM_AM::getSOImmVal(Val) != -1 || ARM_AM::getSOImmVal(~Val) != -1)
3227 return DAG.getConstant(Val, MVT::i32);
3228 }
3229 return SDValue();
3230}
3231
Bob Wilson5bafff32009-06-22 23:27:02 +00003232// If this is a case we can't handle, return null and let the default
3233// expansion code take care of it.
Jim Grosbach4725ca72010-09-08 03:54:02 +00003234static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
Dale Johannesenf630c712010-07-29 20:10:08 +00003235 const ARMSubtarget *ST) {
Bob Wilsond06791f2009-08-13 01:57:47 +00003236 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003237 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003238 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003239
3240 APInt SplatBits, SplatUndef;
3241 unsigned SplatBitSize;
3242 bool HasAnyUndefs;
3243 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003244 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00003245 // Check if an immediate VMOV works.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003246 EVT VmovVT;
Bob Wilsond3c42842010-06-14 22:19:57 +00003247 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsoncba270d2010-07-13 21:16:48 +00003248 SplatUndef.getZExtValue(), SplatBitSize,
3249 DAG, VmovVT, VT.is128BitVector(), true);
3250 if (Val.getNode()) {
3251 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
3252 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
3253 }
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003254
3255 // Try an immediate VMVN.
3256 uint64_t NegatedImm = (SplatBits.getZExtValue() ^
3257 ((1LL << SplatBitSize) - 1));
3258 Val = isNEONModifiedImm(NegatedImm,
3259 SplatUndef.getZExtValue(), SplatBitSize,
3260 DAG, VmovVT, VT.is128BitVector(), false);
3261 if (Val.getNode()) {
3262 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
3263 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
3264 }
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003265 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00003266 }
3267
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003268 // Scan through the operands to see if only one value is used.
3269 unsigned NumElts = VT.getVectorNumElements();
3270 bool isOnlyLowElement = true;
3271 bool usesOnlyOneValue = true;
3272 bool isConstant = true;
3273 SDValue Value;
3274 for (unsigned i = 0; i < NumElts; ++i) {
3275 SDValue V = Op.getOperand(i);
3276 if (V.getOpcode() == ISD::UNDEF)
3277 continue;
3278 if (i > 0)
3279 isOnlyLowElement = false;
3280 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
3281 isConstant = false;
3282
3283 if (!Value.getNode())
3284 Value = V;
3285 else if (V != Value)
3286 usesOnlyOneValue = false;
3287 }
3288
3289 if (!Value.getNode())
3290 return DAG.getUNDEF(VT);
3291
3292 if (isOnlyLowElement)
3293 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
3294
Dale Johannesenf630c712010-07-29 20:10:08 +00003295 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3296
3297 if (EnableARMVDUPsplat) {
3298 // Use VDUP for non-constant splats. For f32 constant splats, reduce to
3299 // i32 and try again.
3300 if (usesOnlyOneValue && EltSize <= 32) {
3301 if (!isConstant)
3302 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3303 if (VT.getVectorElementType().isFloatingPoint()) {
3304 SmallVector<SDValue, 8> Ops;
3305 for (unsigned i = 0; i < NumElts; ++i)
Jim Grosbach4725ca72010-09-08 03:54:02 +00003306 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Dale Johannesenf630c712010-07-29 20:10:08 +00003307 Op.getOperand(i)));
3308 SDValue Val = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &Ops[0],
3309 NumElts);
Jim Grosbach4725ca72010-09-08 03:54:02 +00003310 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenf630c712010-07-29 20:10:08 +00003311 LowerBUILD_VECTOR(Val, DAG, ST));
3312 }
3313 SDValue Val = IsSingleInstrConstant(Value, DAG, ST, dl);
3314 if (Val.getNode())
3315 return DAG.getNode(ARMISD::VDUP, dl, VT, Val);
3316 }
3317 }
3318
3319 // If all elements are constants and the case above didn't get hit, fall back
3320 // to the default expansion, which will generate a load from the constant
3321 // pool.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003322 if (isConstant)
3323 return SDValue();
3324
Dale Johannesenf630c712010-07-29 20:10:08 +00003325 if (!EnableARMVDUPsplat) {
3326 // Use VDUP for non-constant splats.
3327 if (usesOnlyOneValue && EltSize <= 32)
3328 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3329 }
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003330
3331 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003332 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
3333 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003334 if (EltSize >= 32) {
3335 // Do the expansion with floating-point types, since that is what the VFP
3336 // registers are defined to use, and since i64 is not legal.
3337 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3338 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003339 SmallVector<SDValue, 8> Ops;
3340 for (unsigned i = 0; i < NumElts; ++i)
3341 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, dl, EltVT, Op.getOperand(i)));
3342 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003343 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003344 }
3345
3346 return SDValue();
3347}
3348
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003349/// isShuffleMaskLegal - Targets can use this to indicate that they only
3350/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
3351/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
3352/// are assumed to be legal.
3353bool
3354ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
3355 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003356 if (VT.getVectorNumElements() == 4 &&
3357 (VT.is128BitVector() || VT.is64BitVector())) {
3358 unsigned PFIndexes[4];
3359 for (unsigned i = 0; i != 4; ++i) {
3360 if (M[i] < 0)
3361 PFIndexes[i] = 8;
3362 else
3363 PFIndexes[i] = M[i];
3364 }
3365
3366 // Compute the index in the perfect shuffle table.
3367 unsigned PFTableIndex =
3368 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3369 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3370 unsigned Cost = (PFEntry >> 30);
3371
3372 if (Cost <= 4)
3373 return true;
3374 }
3375
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003376 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00003377 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003378
Bob Wilson53dd2452010-06-07 23:53:38 +00003379 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3380 return (EltSize >= 32 ||
3381 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003382 isVREVMask(M, VT, 64) ||
3383 isVREVMask(M, VT, 32) ||
3384 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00003385 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
3386 isVTRNMask(M, VT, WhichResult) ||
3387 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00003388 isVZIPMask(M, VT, WhichResult) ||
3389 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
3390 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
3391 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003392}
3393
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003394/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3395/// the specified operations to build the shuffle.
3396static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
3397 SDValue RHS, SelectionDAG &DAG,
3398 DebugLoc dl) {
3399 unsigned OpNum = (PFEntry >> 26) & 0x0F;
3400 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
3401 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3402
3403 enum {
3404 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
3405 OP_VREV,
3406 OP_VDUP0,
3407 OP_VDUP1,
3408 OP_VDUP2,
3409 OP_VDUP3,
3410 OP_VEXT1,
3411 OP_VEXT2,
3412 OP_VEXT3,
3413 OP_VUZPL, // VUZP, left result
3414 OP_VUZPR, // VUZP, right result
3415 OP_VZIPL, // VZIP, left result
3416 OP_VZIPR, // VZIP, right result
3417 OP_VTRNL, // VTRN, left result
3418 OP_VTRNR // VTRN, right result
3419 };
3420
3421 if (OpNum == OP_COPY) {
3422 if (LHSID == (1*9+2)*9+3) return LHS;
3423 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3424 return RHS;
3425 }
3426
3427 SDValue OpLHS, OpRHS;
3428 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3429 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
3430 EVT VT = OpLHS.getValueType();
3431
3432 switch (OpNum) {
3433 default: llvm_unreachable("Unknown shuffle opcode!");
3434 case OP_VREV:
3435 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
3436 case OP_VDUP0:
3437 case OP_VDUP1:
3438 case OP_VDUP2:
3439 case OP_VDUP3:
3440 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003441 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003442 case OP_VEXT1:
3443 case OP_VEXT2:
3444 case OP_VEXT3:
3445 return DAG.getNode(ARMISD::VEXT, dl, VT,
3446 OpLHS, OpRHS,
3447 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
3448 case OP_VUZPL:
3449 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003450 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003451 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
3452 case OP_VZIPL:
3453 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003454 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003455 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
3456 case OP_VTRNL:
3457 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003458 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3459 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003460 }
3461}
3462
Bob Wilson5bafff32009-06-22 23:27:02 +00003463static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003464 SDValue V1 = Op.getOperand(0);
3465 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00003466 DebugLoc dl = Op.getDebugLoc();
3467 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003468 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003469 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00003470
Bob Wilson28865062009-08-13 02:13:04 +00003471 // Convert shuffles that are directly supported on NEON to target-specific
3472 // DAG nodes, instead of keeping them as shuffles and matching them again
3473 // during code selection. This is more efficient and avoids the possibility
3474 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00003475 // FIXME: floating-point vectors should be canonicalized to integer vectors
3476 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003477 SVN->getMask(ShuffleMask);
3478
Bob Wilson53dd2452010-06-07 23:53:38 +00003479 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3480 if (EltSize <= 32) {
3481 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
3482 int Lane = SVN->getSplatIndex();
3483 // If this is undef splat, generate it via "just" vdup, if possible.
3484 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00003485
Bob Wilson53dd2452010-06-07 23:53:38 +00003486 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3487 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
3488 }
3489 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
3490 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003491 }
Bob Wilson53dd2452010-06-07 23:53:38 +00003492
3493 bool ReverseVEXT;
3494 unsigned Imm;
3495 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
3496 if (ReverseVEXT)
3497 std::swap(V1, V2);
3498 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
3499 DAG.getConstant(Imm, MVT::i32));
3500 }
3501
3502 if (isVREVMask(ShuffleMask, VT, 64))
3503 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
3504 if (isVREVMask(ShuffleMask, VT, 32))
3505 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
3506 if (isVREVMask(ShuffleMask, VT, 16))
3507 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
3508
3509 // Check for Neon shuffles that modify both input vectors in place.
3510 // If both results are used, i.e., if there are two shuffles with the same
3511 // source operands and with masks corresponding to both results of one of
3512 // these operations, DAG memoization will ensure that a single node is
3513 // used for both shuffles.
3514 unsigned WhichResult;
3515 if (isVTRNMask(ShuffleMask, VT, WhichResult))
3516 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3517 V1, V2).getValue(WhichResult);
3518 if (isVUZPMask(ShuffleMask, VT, WhichResult))
3519 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3520 V1, V2).getValue(WhichResult);
3521 if (isVZIPMask(ShuffleMask, VT, WhichResult))
3522 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3523 V1, V2).getValue(WhichResult);
3524
3525 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
3526 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3527 V1, V1).getValue(WhichResult);
3528 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3529 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3530 V1, V1).getValue(WhichResult);
3531 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3532 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3533 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00003534 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003535
Bob Wilsonc692cb72009-08-21 20:54:19 +00003536 // If the shuffle is not directly supported and it has 4 elements, use
3537 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003538 unsigned NumElts = VT.getVectorNumElements();
3539 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003540 unsigned PFIndexes[4];
3541 for (unsigned i = 0; i != 4; ++i) {
3542 if (ShuffleMask[i] < 0)
3543 PFIndexes[i] = 8;
3544 else
3545 PFIndexes[i] = ShuffleMask[i];
3546 }
3547
3548 // Compute the index in the perfect shuffle table.
3549 unsigned PFTableIndex =
3550 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003551 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3552 unsigned Cost = (PFEntry >> 30);
3553
3554 if (Cost <= 4)
3555 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
3556 }
Bob Wilsond8e17572009-08-12 22:31:50 +00003557
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003558 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003559 if (EltSize >= 32) {
3560 // Do the expansion with floating-point types, since that is what the VFP
3561 // registers are defined to use, and since i64 is not legal.
3562 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3563 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
3564 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V1);
3565 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003566 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003567 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00003568 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003569 Ops.push_back(DAG.getUNDEF(EltVT));
3570 else
3571 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
3572 ShuffleMask[i] < (int)NumElts ? V1 : V2,
3573 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
3574 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00003575 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003576 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilson63b88452010-05-20 18:39:53 +00003577 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
3578 }
3579
Bob Wilson22cac0d2009-08-14 05:16:33 +00003580 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003581}
3582
Bob Wilson5bafff32009-06-22 23:27:02 +00003583static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003584 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003585 DebugLoc dl = Op.getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003586 SDValue Vec = Op.getOperand(0);
3587 SDValue Lane = Op.getOperand(1);
Bob Wilson934f98b2009-10-15 23:12:05 +00003588 assert(VT == MVT::i32 &&
3589 Vec.getValueType().getVectorElementType().getSizeInBits() < 32 &&
3590 "unexpected type for custom-lowering vector extract");
3591 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
Bob Wilson5bafff32009-06-22 23:27:02 +00003592}
3593
Bob Wilsona6d65862009-08-03 20:36:38 +00003594static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3595 // The only time a CONCAT_VECTORS operation can have legal types is when
3596 // two 64-bit vectors are concatenated to a 128-bit vector.
3597 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
3598 "unexpected CONCAT_VECTORS");
3599 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00003600 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00003601 SDValue Op0 = Op.getOperand(0);
3602 SDValue Op1 = Op.getOperand(1);
3603 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003604 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3605 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00003606 DAG.getIntPtrConstant(0));
3607 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003608 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3609 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00003610 DAG.getIntPtrConstant(1));
3611 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003612}
3613
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003614/// SkipExtension - For a node that is either a SIGN_EXTEND, ZERO_EXTEND, or
3615/// an extending load, return the unextended value.
3616static SDValue SkipExtension(SDNode *N, SelectionDAG &DAG) {
3617 if (N->getOpcode() == ISD::SIGN_EXTEND || N->getOpcode() == ISD::ZERO_EXTEND)
3618 return N->getOperand(0);
3619 LoadSDNode *LD = cast<LoadSDNode>(N);
3620 return DAG.getLoad(LD->getMemoryVT(), N->getDebugLoc(), LD->getChain(),
3621 LD->getBasePtr(), LD->getSrcValue(),
3622 LD->getSrcValueOffset(), LD->isVolatile(),
3623 LD->isNonTemporal(), LD->getAlignment());
3624}
3625
3626static SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) {
3627 // Multiplications are only custom-lowered for 128-bit vectors so that
3628 // VMULL can be detected. Otherwise v2i64 multiplications are not legal.
3629 EVT VT = Op.getValueType();
3630 assert(VT.is128BitVector() && "unexpected type for custom-lowering ISD::MUL");
3631 SDNode *N0 = Op.getOperand(0).getNode();
3632 SDNode *N1 = Op.getOperand(1).getNode();
3633 unsigned NewOpc = 0;
3634 if ((N0->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N0)) &&
3635 (N1->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N1))) {
3636 NewOpc = ARMISD::VMULLs;
3637 } else if ((N0->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N0)) &&
3638 (N1->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N1))) {
3639 NewOpc = ARMISD::VMULLu;
3640 } else if (VT.getSimpleVT().SimpleTy == MVT::v2i64) {
3641 // Fall through to expand this. It is not legal.
3642 return SDValue();
3643 } else {
3644 // Other vector multiplications are legal.
3645 return Op;
3646 }
3647
3648 // Legalize to a VMULL instruction.
3649 DebugLoc DL = Op.getDebugLoc();
3650 SDValue Op0 = SkipExtension(N0, DAG);
3651 SDValue Op1 = SkipExtension(N1, DAG);
3652
3653 assert(Op0.getValueType().is64BitVector() &&
3654 Op1.getValueType().is64BitVector() &&
3655 "unexpected types for extended operands to VMULL");
3656 return DAG.getNode(NewOpc, DL, VT, Op0, Op1);
3657}
3658
Dan Gohmand858e902010-04-17 15:26:15 +00003659SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003660 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003661 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00003662 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00003663 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003664 case ISD::GlobalAddress:
3665 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
3666 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003667 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendlingde2b1512010-08-11 08:43:16 +00003668 case ISD::SELECT: return LowerSELECT(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00003669 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3670 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003671 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00003672 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003673 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00003674 case ISD::SINT_TO_FP:
3675 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
3676 case ISD::FP_TO_SINT:
3677 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003678 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003679 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00003680 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003681 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00003682 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00003683 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00003684 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
3685 Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003686 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003687 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00003688 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00003689 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00003690 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003691 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00003692 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00003693 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003694 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Dale Johannesenf630c712010-07-29 20:10:08 +00003695 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003696 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003697 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00003698 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Bob Wilsonb31a11b2010-08-20 04:54:02 +00003699 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003700 case ISD::MUL: return LowerMUL(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003701 }
Dan Gohman475871a2008-07-27 21:46:04 +00003702 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003703}
3704
Duncan Sands1607f052008-12-01 11:39:25 +00003705/// ReplaceNodeResults - Replace the results of node with an illegal result
3706/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00003707void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
3708 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00003709 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00003710 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00003711 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00003712 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003713 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003714 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003715 case ISD::BIT_CONVERT:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003716 Res = ExpandBIT_CONVERT(N, DAG);
3717 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00003718 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003719 case ISD::SRA:
3720 Res = LowerShift(N, DAG, Subtarget);
3721 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003722 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00003723 if (Res.getNode())
3724 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00003725}
Chris Lattner27a6c732007-11-24 07:07:01 +00003726
Evan Chenga8e29892007-01-19 07:51:42 +00003727//===----------------------------------------------------------------------===//
3728// ARM Scheduler Hooks
3729//===----------------------------------------------------------------------===//
3730
3731MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003732ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
3733 MachineBasicBlock *BB,
3734 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00003735 unsigned dest = MI->getOperand(0).getReg();
3736 unsigned ptr = MI->getOperand(1).getReg();
3737 unsigned oldval = MI->getOperand(2).getReg();
3738 unsigned newval = MI->getOperand(3).getReg();
3739 unsigned scratch = BB->getParent()->getRegInfo()
3740 .createVirtualRegister(ARM::GPRRegisterClass);
3741 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3742 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003743 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00003744
3745 unsigned ldrOpc, strOpc;
3746 switch (Size) {
3747 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003748 case 1:
3749 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
3750 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
3751 break;
3752 case 2:
3753 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3754 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3755 break;
3756 case 4:
3757 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3758 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3759 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003760 }
3761
3762 MachineFunction *MF = BB->getParent();
3763 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3764 MachineFunction::iterator It = BB;
3765 ++It; // insert the new blocks after the current block
3766
3767 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3768 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3769 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3770 MF->insert(It, loop1MBB);
3771 MF->insert(It, loop2MBB);
3772 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00003773
3774 // Transfer the remainder of BB and its successor edges to exitMBB.
3775 exitMBB->splice(exitMBB->begin(), BB,
3776 llvm::next(MachineBasicBlock::iterator(MI)),
3777 BB->end());
3778 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003779
3780 // thisMBB:
3781 // ...
3782 // fallthrough --> loop1MBB
3783 BB->addSuccessor(loop1MBB);
3784
3785 // loop1MBB:
3786 // ldrex dest, [ptr]
3787 // cmp dest, oldval
3788 // bne exitMBB
3789 BB = loop1MBB;
3790 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003791 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003792 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003793 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3794 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003795 BB->addSuccessor(loop2MBB);
3796 BB->addSuccessor(exitMBB);
3797
3798 // loop2MBB:
3799 // strex scratch, newval, [ptr]
3800 // cmp scratch, #0
3801 // bne loop1MBB
3802 BB = loop2MBB;
3803 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
3804 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003805 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003806 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003807 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3808 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003809 BB->addSuccessor(loop1MBB);
3810 BB->addSuccessor(exitMBB);
3811
3812 // exitMBB:
3813 // ...
3814 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00003815
Dan Gohman14152b42010-07-06 20:24:04 +00003816 MI->eraseFromParent(); // The instruction is gone now.
Jim Grosbach5efaed32010-01-15 00:18:34 +00003817
Jim Grosbach5278eb82009-12-11 01:42:04 +00003818 return BB;
3819}
3820
3821MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003822ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3823 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00003824 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
3825 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3826
3827 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003828 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003829 MachineFunction::iterator It = BB;
3830 ++It;
3831
3832 unsigned dest = MI->getOperand(0).getReg();
3833 unsigned ptr = MI->getOperand(1).getReg();
3834 unsigned incr = MI->getOperand(2).getReg();
3835 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00003836
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003837 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003838 unsigned ldrOpc, strOpc;
3839 switch (Size) {
3840 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003841 case 1:
3842 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00003843 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003844 break;
3845 case 2:
3846 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3847 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3848 break;
3849 case 4:
3850 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3851 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3852 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00003853 }
3854
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003855 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3856 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3857 MF->insert(It, loopMBB);
3858 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00003859
3860 // Transfer the remainder of BB and its successor edges to exitMBB.
3861 exitMBB->splice(exitMBB->begin(), BB,
3862 llvm::next(MachineBasicBlock::iterator(MI)),
3863 BB->end());
3864 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003865
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003866 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003867 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3868 unsigned scratch2 = (!BinOpcode) ? incr :
3869 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3870
3871 // thisMBB:
3872 // ...
3873 // fallthrough --> loopMBB
3874 BB->addSuccessor(loopMBB);
3875
3876 // loopMBB:
3877 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003878 // <binop> scratch2, dest, incr
3879 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00003880 // cmp scratch, #0
3881 // bne- loopMBB
3882 // fallthrough --> exitMBB
3883 BB = loopMBB;
3884 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00003885 if (BinOpcode) {
3886 // operand order needs to go the other way for NAND
3887 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
3888 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3889 addReg(incr).addReg(dest)).addReg(0);
3890 else
3891 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3892 addReg(dest).addReg(incr)).addReg(0);
3893 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00003894
3895 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
3896 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003897 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00003898 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003899 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3900 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003901
3902 BB->addSuccessor(loopMBB);
3903 BB->addSuccessor(exitMBB);
3904
3905 // exitMBB:
3906 // ...
3907 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00003908
Dan Gohman14152b42010-07-06 20:24:04 +00003909 MI->eraseFromParent(); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00003910
Jim Grosbachc3c23542009-12-14 04:22:04 +00003911 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00003912}
3913
Evan Cheng218977b2010-07-13 19:27:42 +00003914static
3915MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
3916 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
3917 E = MBB->succ_end(); I != E; ++I)
3918 if (*I != Succ)
3919 return *I;
3920 llvm_unreachable("Expecting a BB with two successors!");
3921}
3922
Jim Grosbache801dc42009-12-12 01:40:06 +00003923MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00003924ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00003925 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003926 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00003927 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003928 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00003929 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00003930 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00003931 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00003932 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00003933
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003934 case ARM::ATOMIC_LOAD_ADD_I8:
3935 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3936 case ARM::ATOMIC_LOAD_ADD_I16:
3937 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3938 case ARM::ATOMIC_LOAD_ADD_I32:
3939 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003940
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003941 case ARM::ATOMIC_LOAD_AND_I8:
3942 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3943 case ARM::ATOMIC_LOAD_AND_I16:
3944 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3945 case ARM::ATOMIC_LOAD_AND_I32:
3946 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003947
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003948 case ARM::ATOMIC_LOAD_OR_I8:
3949 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3950 case ARM::ATOMIC_LOAD_OR_I16:
3951 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3952 case ARM::ATOMIC_LOAD_OR_I32:
3953 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003954
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003955 case ARM::ATOMIC_LOAD_XOR_I8:
3956 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3957 case ARM::ATOMIC_LOAD_XOR_I16:
3958 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3959 case ARM::ATOMIC_LOAD_XOR_I32:
3960 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003961
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003962 case ARM::ATOMIC_LOAD_NAND_I8:
3963 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3964 case ARM::ATOMIC_LOAD_NAND_I16:
3965 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3966 case ARM::ATOMIC_LOAD_NAND_I32:
3967 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003968
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003969 case ARM::ATOMIC_LOAD_SUB_I8:
3970 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3971 case ARM::ATOMIC_LOAD_SUB_I16:
3972 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3973 case ARM::ATOMIC_LOAD_SUB_I32:
3974 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003975
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003976 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
3977 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
3978 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00003979
3980 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
3981 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
3982 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003983
Evan Cheng007ea272009-08-12 05:17:19 +00003984 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00003985 // To "insert" a SELECT_CC instruction, we actually have to insert the
3986 // diamond control-flow pattern. The incoming instruction knows the
3987 // destination vreg to set, the condition code register to branch on, the
3988 // true/false values to select between, and a branch opcode to use.
3989 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003990 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00003991 ++It;
3992
3993 // thisMBB:
3994 // ...
3995 // TrueVal = ...
3996 // cmpTY ccX, r1, r2
3997 // bCC copy1MBB
3998 // fallthrough --> copy0MBB
3999 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004000 MachineFunction *F = BB->getParent();
4001 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4002 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohman258c58c2010-07-06 15:49:48 +00004003 F->insert(It, copy0MBB);
4004 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004005
4006 // Transfer the remainder of BB and its successor edges to sinkMBB.
4007 sinkMBB->splice(sinkMBB->begin(), BB,
4008 llvm::next(MachineBasicBlock::iterator(MI)),
4009 BB->end());
4010 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4011
Dan Gohman258c58c2010-07-06 15:49:48 +00004012 BB->addSuccessor(copy0MBB);
4013 BB->addSuccessor(sinkMBB);
Dan Gohmanb81c7712010-07-06 15:18:19 +00004014
Dan Gohman14152b42010-07-06 20:24:04 +00004015 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
4016 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
4017
Evan Chenga8e29892007-01-19 07:51:42 +00004018 // copy0MBB:
4019 // %FalseValue = ...
4020 // # fallthrough to sinkMBB
4021 BB = copy0MBB;
4022
4023 // Update machine-CFG edges
4024 BB->addSuccessor(sinkMBB);
4025
4026 // sinkMBB:
4027 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4028 // ...
4029 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004030 BuildMI(*BB, BB->begin(), dl,
4031 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00004032 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
4033 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4034
Dan Gohman14152b42010-07-06 20:24:04 +00004035 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00004036 return BB;
4037 }
Evan Cheng86198642009-08-07 00:34:42 +00004038
Evan Cheng218977b2010-07-13 19:27:42 +00004039 case ARM::BCCi64:
4040 case ARM::BCCZi64: {
4041 // Compare both parts that make up the double comparison separately for
4042 // equality.
4043 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
4044
4045 unsigned LHS1 = MI->getOperand(1).getReg();
4046 unsigned LHS2 = MI->getOperand(2).getReg();
4047 if (RHSisZero) {
4048 AddDefaultPred(BuildMI(BB, dl,
4049 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4050 .addReg(LHS1).addImm(0));
4051 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4052 .addReg(LHS2).addImm(0)
4053 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4054 } else {
4055 unsigned RHS1 = MI->getOperand(3).getReg();
4056 unsigned RHS2 = MI->getOperand(4).getReg();
4057 AddDefaultPred(BuildMI(BB, dl,
4058 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4059 .addReg(LHS1).addReg(RHS1));
4060 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4061 .addReg(LHS2).addReg(RHS2)
4062 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4063 }
4064
4065 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
4066 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
4067 if (MI->getOperand(0).getImm() == ARMCC::NE)
4068 std::swap(destMBB, exitMBB);
4069
4070 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4071 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
4072 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2B : ARM::B))
4073 .addMBB(exitMBB);
4074
4075 MI->eraseFromParent(); // The pseudo instruction is gone now.
4076 return BB;
4077 }
Evan Chenga8e29892007-01-19 07:51:42 +00004078 }
4079}
4080
4081//===----------------------------------------------------------------------===//
4082// ARM Optimization Hooks
4083//===----------------------------------------------------------------------===//
4084
Chris Lattnerd1980a52009-03-12 06:52:53 +00004085static
4086SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
4087 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004088 SelectionDAG &DAG = DCI.DAG;
4089 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004090 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00004091 unsigned Opc = N->getOpcode();
4092 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
4093 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
4094 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
4095 ISD::CondCode CC = ISD::SETCC_INVALID;
4096
4097 if (isSlctCC) {
4098 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
4099 } else {
4100 SDValue CCOp = Slct.getOperand(0);
4101 if (CCOp.getOpcode() == ISD::SETCC)
4102 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
4103 }
4104
4105 bool DoXform = false;
4106 bool InvCC = false;
4107 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
4108 "Bad input!");
4109
4110 if (LHS.getOpcode() == ISD::Constant &&
4111 cast<ConstantSDNode>(LHS)->isNullValue()) {
4112 DoXform = true;
4113 } else if (CC != ISD::SETCC_INVALID &&
4114 RHS.getOpcode() == ISD::Constant &&
4115 cast<ConstantSDNode>(RHS)->isNullValue()) {
4116 std::swap(LHS, RHS);
4117 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00004118 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00004119 Op0.getOperand(0).getValueType();
4120 bool isInt = OpVT.isInteger();
4121 CC = ISD::getSetCCInverse(CC, isInt);
4122
4123 if (!TLI.isCondCodeLegal(CC, OpVT))
4124 return SDValue(); // Inverse operator isn't legal.
4125
4126 DoXform = true;
4127 InvCC = true;
4128 }
4129
4130 if (DoXform) {
4131 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
4132 if (isSlctCC)
4133 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
4134 Slct.getOperand(0), Slct.getOperand(1), CC);
4135 SDValue CCOp = Slct.getOperand(0);
4136 if (InvCC)
4137 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
4138 CCOp.getOperand(0), CCOp.getOperand(1), CC);
4139 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
4140 CCOp, OtherOp, Result);
4141 }
4142 return SDValue();
4143}
4144
Bob Wilson3d5792a2010-07-29 20:34:14 +00004145/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
4146/// operands N0 and N1. This is a helper for PerformADDCombine that is
4147/// called with the default operands, and if that fails, with commuted
4148/// operands.
4149static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
4150 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004151 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
4152 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
4153 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
4154 if (Result.getNode()) return Result;
4155 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00004156 return SDValue();
4157}
4158
Bob Wilson3d5792a2010-07-29 20:34:14 +00004159/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
4160///
4161static SDValue PerformADDCombine(SDNode *N,
4162 TargetLowering::DAGCombinerInfo &DCI) {
4163 SDValue N0 = N->getOperand(0);
4164 SDValue N1 = N->getOperand(1);
4165
4166 // First try with the default operand order.
4167 SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI);
4168 if (Result.getNode())
4169 return Result;
4170
4171 // If that didn't work, try again with the operands commuted.
4172 return PerformADDCombineWithOperands(N, N1, N0, DCI);
4173}
4174
Chris Lattnerd1980a52009-03-12 06:52:53 +00004175/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
Bob Wilson3d5792a2010-07-29 20:34:14 +00004176///
Chris Lattnerd1980a52009-03-12 06:52:53 +00004177static SDValue PerformSUBCombine(SDNode *N,
4178 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson3d5792a2010-07-29 20:34:14 +00004179 SDValue N0 = N->getOperand(0);
4180 SDValue N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00004181
Chris Lattnerd1980a52009-03-12 06:52:53 +00004182 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
4183 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
4184 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
4185 if (Result.getNode()) return Result;
4186 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004187
Chris Lattnerd1980a52009-03-12 06:52:53 +00004188 return SDValue();
4189}
4190
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004191static SDValue PerformMULCombine(SDNode *N,
4192 TargetLowering::DAGCombinerInfo &DCI,
4193 const ARMSubtarget *Subtarget) {
4194 SelectionDAG &DAG = DCI.DAG;
4195
4196 if (Subtarget->isThumb1Only())
4197 return SDValue();
4198
4199 if (DAG.getMachineFunction().
4200 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
4201 return SDValue();
4202
4203 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
4204 return SDValue();
4205
4206 EVT VT = N->getValueType(0);
4207 if (VT != MVT::i32)
4208 return SDValue();
4209
4210 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
4211 if (!C)
4212 return SDValue();
4213
4214 uint64_t MulAmt = C->getZExtValue();
4215 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
4216 ShiftAmt = ShiftAmt & (32 - 1);
4217 SDValue V = N->getOperand(0);
4218 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004219
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004220 SDValue Res;
4221 MulAmt >>= ShiftAmt;
4222 if (isPowerOf2_32(MulAmt - 1)) {
4223 // (mul x, 2^N + 1) => (add (shl x, N), x)
4224 Res = DAG.getNode(ISD::ADD, DL, VT,
4225 V, DAG.getNode(ISD::SHL, DL, VT,
4226 V, DAG.getConstant(Log2_32(MulAmt-1),
4227 MVT::i32)));
4228 } else if (isPowerOf2_32(MulAmt + 1)) {
4229 // (mul x, 2^N - 1) => (sub (shl x, N), x)
4230 Res = DAG.getNode(ISD::SUB, DL, VT,
4231 DAG.getNode(ISD::SHL, DL, VT,
4232 V, DAG.getConstant(Log2_32(MulAmt+1),
4233 MVT::i32)),
4234 V);
4235 } else
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004236 return SDValue();
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004237
4238 if (ShiftAmt != 0)
4239 Res = DAG.getNode(ISD::SHL, DL, VT, Res,
4240 DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004241
4242 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004243 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004244 return SDValue();
4245}
4246
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004247/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
4248static SDValue PerformORCombine(SDNode *N,
4249 TargetLowering::DAGCombinerInfo &DCI,
4250 const ARMSubtarget *Subtarget) {
Jim Grosbach54238562010-07-17 03:30:54 +00004251 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
4252 // reasonable.
4253
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004254 // BFI is only available on V6T2+
4255 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
4256 return SDValue();
4257
4258 SelectionDAG &DAG = DCI.DAG;
4259 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Jim Grosbach54238562010-07-17 03:30:54 +00004260 DebugLoc DL = N->getDebugLoc();
4261 // 1) or (and A, mask), val => ARMbfi A, val, mask
4262 // iff (val & mask) == val
4263 //
4264 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4265 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
4266 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4267 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
4268 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4269 // (i.e., copy a bitfield value into another bitfield of the same width)
4270 if (N0.getOpcode() != ISD::AND)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004271 return SDValue();
4272
4273 EVT VT = N->getValueType(0);
4274 if (VT != MVT::i32)
4275 return SDValue();
4276
Jim Grosbach54238562010-07-17 03:30:54 +00004277
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004278 // The value and the mask need to be constants so we can verify this is
4279 // actually a bitfield set. If the mask is 0xffff, we can do better
4280 // via a movt instruction, so don't use BFI in that case.
4281 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
4282 if (!C)
4283 return SDValue();
4284 unsigned Mask = C->getZExtValue();
4285 if (Mask == 0xffff)
4286 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00004287 SDValue Res;
4288 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
4289 if ((C = dyn_cast<ConstantSDNode>(N1))) {
4290 unsigned Val = C->getZExtValue();
4291 if (!ARM::isBitFieldInvertedMask(Mask) || (Val & ~Mask) != Val)
4292 return SDValue();
4293 Val >>= CountTrailingZeros_32(~Mask);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004294
Jim Grosbach54238562010-07-17 03:30:54 +00004295 Res = DAG.getNode(ARMISD::BFI, DL, VT, N0.getOperand(0),
4296 DAG.getConstant(Val, MVT::i32),
4297 DAG.getConstant(Mask, MVT::i32));
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004298
Jim Grosbach54238562010-07-17 03:30:54 +00004299 // Do not add new nodes to DAG combiner worklist.
4300 DCI.CombineTo(N, Res, false);
4301 } else if (N1.getOpcode() == ISD::AND) {
4302 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4303 C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
4304 if (!C)
4305 return SDValue();
4306 unsigned Mask2 = C->getZExtValue();
4307
4308 if (ARM::isBitFieldInvertedMask(Mask) &&
4309 ARM::isBitFieldInvertedMask(~Mask2) &&
4310 (CountPopulation_32(Mask) == CountPopulation_32(~Mask2))) {
4311 // The pack halfword instruction works better for masks that fit it,
4312 // so use that when it's available.
4313 if (Subtarget->hasT2ExtractPack() &&
4314 (Mask == 0xffff || Mask == 0xffff0000))
4315 return SDValue();
4316 // 2a
4317 unsigned lsb = CountTrailingZeros_32(Mask2);
4318 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
4319 DAG.getConstant(lsb, MVT::i32));
4320 Res = DAG.getNode(ARMISD::BFI, DL, VT, N0.getOperand(0), Res,
4321 DAG.getConstant(Mask, MVT::i32));
4322 // Do not add new nodes to DAG combiner worklist.
4323 DCI.CombineTo(N, Res, false);
4324 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
4325 ARM::isBitFieldInvertedMask(Mask2) &&
4326 (CountPopulation_32(~Mask) == CountPopulation_32(Mask2))) {
4327 // The pack halfword instruction works better for masks that fit it,
4328 // so use that when it's available.
4329 if (Subtarget->hasT2ExtractPack() &&
4330 (Mask2 == 0xffff || Mask2 == 0xffff0000))
4331 return SDValue();
4332 // 2b
4333 unsigned lsb = CountTrailingZeros_32(Mask);
4334 Res = DAG.getNode(ISD::SRL, DL, VT, N0.getOperand(0),
4335 DAG.getConstant(lsb, MVT::i32));
4336 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
4337 DAG.getConstant(Mask2, MVT::i32));
4338 // Do not add new nodes to DAG combiner worklist.
4339 DCI.CombineTo(N, Res, false);
4340 }
4341 }
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004342
4343 return SDValue();
4344}
4345
Bob Wilson75f02882010-09-17 22:59:05 +00004346/// PerformBUILD_VECTORCombine - Target-specific dag combine xforms for
4347/// ISD::BUILD_VECTOR.
4348static SDValue PerformBUILD_VECTORCombine(SDNode *N, SelectionDAG &DAG) {
4349 // build_vector(N=ARMISD::VMOVRRD(X), N:1) -> bit_convert(X):
4350 // VMOVRRD is introduced when legalizing i64 types. It forces the i64 value
4351 // into a pair of GPRs, which is fine when the value is used as a scalar,
4352 // but if the i64 value is converted to a vector, we need to undo the VMOVRRD.
4353 if (N->getNumOperands() == 2) {
4354 SDValue Op0 = N->getOperand(0);
4355 SDValue Op1 = N->getOperand(1);
4356 if (Op0.getOpcode() == ISD::BIT_CONVERT)
4357 Op0 = Op0.getOperand(0);
4358 if (Op1.getOpcode() == ISD::BIT_CONVERT)
4359 Op1 = Op1.getOperand(0);
4360 if (Op0.getOpcode() == ARMISD::VMOVRRD &&
4361 Op0.getNode() == Op1.getNode() &&
4362 Op0.getResNo() == 0 && Op1.getResNo() == 1) {
4363 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(),
4364 N->getValueType(0), Op0.getOperand(0));
4365 }
4366 }
4367
4368 return SDValue();
4369}
4370
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +00004371/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
4372/// ARMISD::VMOVRRD.
Jim Grosbache5165492009-11-09 00:11:35 +00004373static SDValue PerformVMOVRRDCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004374 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004375 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00004376 SDValue InDouble = N->getOperand(0);
Jim Grosbache5165492009-11-09 00:11:35 +00004377 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004378 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00004379 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004380}
4381
Bob Wilson9e82bf12010-07-14 01:22:12 +00004382/// PerformVDUPLANECombine - Target-specific dag combine xforms for
4383/// ARMISD::VDUPLANE.
4384static SDValue PerformVDUPLANECombine(SDNode *N,
4385 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004386 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
4387 // redundant.
Bob Wilson9e82bf12010-07-14 01:22:12 +00004388 SDValue Op = N->getOperand(0);
4389 EVT VT = N->getValueType(0);
4390
4391 // Ignore bit_converts.
4392 while (Op.getOpcode() == ISD::BIT_CONVERT)
4393 Op = Op.getOperand(0);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004394 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson9e82bf12010-07-14 01:22:12 +00004395 return SDValue();
4396
4397 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
4398 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
4399 // The canonical VMOV for a zero vector uses a 32-bit element size.
4400 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
4401 unsigned EltBits;
4402 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
4403 EltSize = 8;
4404 if (EltSize > VT.getVectorElementType().getSizeInBits())
4405 return SDValue();
4406
4407 SDValue Res = DCI.DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
4408 return DCI.CombineTo(N, Res, false);
4409}
4410
Bob Wilson5bafff32009-06-22 23:27:02 +00004411/// getVShiftImm - Check if this is a valid build_vector for the immediate
4412/// operand of a vector shift operation, where all the elements of the
4413/// build_vector must have the same constant integer value.
4414static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
4415 // Ignore bit_converts.
4416 while (Op.getOpcode() == ISD::BIT_CONVERT)
4417 Op = Op.getOperand(0);
4418 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4419 APInt SplatBits, SplatUndef;
4420 unsigned SplatBitSize;
4421 bool HasAnyUndefs;
4422 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
4423 HasAnyUndefs, ElementBits) ||
4424 SplatBitSize > ElementBits)
4425 return false;
4426 Cnt = SplatBits.getSExtValue();
4427 return true;
4428}
4429
4430/// isVShiftLImm - Check if this is a valid build_vector for the immediate
4431/// operand of a vector shift left operation. That value must be in the range:
4432/// 0 <= Value < ElementBits for a left shift; or
4433/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004434static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00004435 assert(VT.isVector() && "vector shift count is not a vector type");
4436 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4437 if (! getVShiftImm(Op, ElementBits, Cnt))
4438 return false;
4439 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
4440}
4441
4442/// isVShiftRImm - Check if this is a valid build_vector for the immediate
4443/// operand of a vector shift right operation. For a shift opcode, the value
4444/// is positive, but for an intrinsic the value count must be negative. The
4445/// absolute value must be in the range:
4446/// 1 <= |Value| <= ElementBits for a right shift; or
4447/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004448static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00004449 int64_t &Cnt) {
4450 assert(VT.isVector() && "vector shift count is not a vector type");
4451 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4452 if (! getVShiftImm(Op, ElementBits, Cnt))
4453 return false;
4454 if (isIntrinsic)
4455 Cnt = -Cnt;
4456 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
4457}
4458
4459/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
4460static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
4461 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
4462 switch (IntNo) {
4463 default:
4464 // Don't do anything for most intrinsics.
4465 break;
4466
4467 // Vector shifts: check for immediate versions and lower them.
4468 // Note: This is done during DAG combining instead of DAG legalizing because
4469 // the build_vectors for 64-bit vector element shift counts are generally
4470 // not legal, and it is hard to see their values after they get legalized to
4471 // loads from a constant pool.
4472 case Intrinsic::arm_neon_vshifts:
4473 case Intrinsic::arm_neon_vshiftu:
4474 case Intrinsic::arm_neon_vshiftls:
4475 case Intrinsic::arm_neon_vshiftlu:
4476 case Intrinsic::arm_neon_vshiftn:
4477 case Intrinsic::arm_neon_vrshifts:
4478 case Intrinsic::arm_neon_vrshiftu:
4479 case Intrinsic::arm_neon_vrshiftn:
4480 case Intrinsic::arm_neon_vqshifts:
4481 case Intrinsic::arm_neon_vqshiftu:
4482 case Intrinsic::arm_neon_vqshiftsu:
4483 case Intrinsic::arm_neon_vqshiftns:
4484 case Intrinsic::arm_neon_vqshiftnu:
4485 case Intrinsic::arm_neon_vqshiftnsu:
4486 case Intrinsic::arm_neon_vqrshiftns:
4487 case Intrinsic::arm_neon_vqrshiftnu:
4488 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00004489 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004490 int64_t Cnt;
4491 unsigned VShiftOpc = 0;
4492
4493 switch (IntNo) {
4494 case Intrinsic::arm_neon_vshifts:
4495 case Intrinsic::arm_neon_vshiftu:
4496 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
4497 VShiftOpc = ARMISD::VSHL;
4498 break;
4499 }
4500 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
4501 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
4502 ARMISD::VSHRs : ARMISD::VSHRu);
4503 break;
4504 }
4505 return SDValue();
4506
4507 case Intrinsic::arm_neon_vshiftls:
4508 case Intrinsic::arm_neon_vshiftlu:
4509 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
4510 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004511 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004512
4513 case Intrinsic::arm_neon_vrshifts:
4514 case Intrinsic::arm_neon_vrshiftu:
4515 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
4516 break;
4517 return SDValue();
4518
4519 case Intrinsic::arm_neon_vqshifts:
4520 case Intrinsic::arm_neon_vqshiftu:
4521 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4522 break;
4523 return SDValue();
4524
4525 case Intrinsic::arm_neon_vqshiftsu:
4526 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4527 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004528 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004529
4530 case Intrinsic::arm_neon_vshiftn:
4531 case Intrinsic::arm_neon_vrshiftn:
4532 case Intrinsic::arm_neon_vqshiftns:
4533 case Intrinsic::arm_neon_vqshiftnu:
4534 case Intrinsic::arm_neon_vqshiftnsu:
4535 case Intrinsic::arm_neon_vqrshiftns:
4536 case Intrinsic::arm_neon_vqrshiftnu:
4537 case Intrinsic::arm_neon_vqrshiftnsu:
4538 // Narrowing shifts require an immediate right shift.
4539 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
4540 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00004541 llvm_unreachable("invalid shift count for narrowing vector shift "
4542 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004543
4544 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00004545 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00004546 }
4547
4548 switch (IntNo) {
4549 case Intrinsic::arm_neon_vshifts:
4550 case Intrinsic::arm_neon_vshiftu:
4551 // Opcode already set above.
4552 break;
4553 case Intrinsic::arm_neon_vshiftls:
4554 case Intrinsic::arm_neon_vshiftlu:
4555 if (Cnt == VT.getVectorElementType().getSizeInBits())
4556 VShiftOpc = ARMISD::VSHLLi;
4557 else
4558 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
4559 ARMISD::VSHLLs : ARMISD::VSHLLu);
4560 break;
4561 case Intrinsic::arm_neon_vshiftn:
4562 VShiftOpc = ARMISD::VSHRN; break;
4563 case Intrinsic::arm_neon_vrshifts:
4564 VShiftOpc = ARMISD::VRSHRs; break;
4565 case Intrinsic::arm_neon_vrshiftu:
4566 VShiftOpc = ARMISD::VRSHRu; break;
4567 case Intrinsic::arm_neon_vrshiftn:
4568 VShiftOpc = ARMISD::VRSHRN; break;
4569 case Intrinsic::arm_neon_vqshifts:
4570 VShiftOpc = ARMISD::VQSHLs; break;
4571 case Intrinsic::arm_neon_vqshiftu:
4572 VShiftOpc = ARMISD::VQSHLu; break;
4573 case Intrinsic::arm_neon_vqshiftsu:
4574 VShiftOpc = ARMISD::VQSHLsu; break;
4575 case Intrinsic::arm_neon_vqshiftns:
4576 VShiftOpc = ARMISD::VQSHRNs; break;
4577 case Intrinsic::arm_neon_vqshiftnu:
4578 VShiftOpc = ARMISD::VQSHRNu; break;
4579 case Intrinsic::arm_neon_vqshiftnsu:
4580 VShiftOpc = ARMISD::VQSHRNsu; break;
4581 case Intrinsic::arm_neon_vqrshiftns:
4582 VShiftOpc = ARMISD::VQRSHRNs; break;
4583 case Intrinsic::arm_neon_vqrshiftnu:
4584 VShiftOpc = ARMISD::VQRSHRNu; break;
4585 case Intrinsic::arm_neon_vqrshiftnsu:
4586 VShiftOpc = ARMISD::VQRSHRNsu; break;
4587 }
4588
4589 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004590 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004591 }
4592
4593 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00004594 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004595 int64_t Cnt;
4596 unsigned VShiftOpc = 0;
4597
4598 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
4599 VShiftOpc = ARMISD::VSLI;
4600 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
4601 VShiftOpc = ARMISD::VSRI;
4602 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004603 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004604 }
4605
4606 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
4607 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00004608 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004609 }
4610
4611 case Intrinsic::arm_neon_vqrshifts:
4612 case Intrinsic::arm_neon_vqrshiftu:
4613 // No immediate versions of these to check for.
4614 break;
4615 }
4616
4617 return SDValue();
4618}
4619
4620/// PerformShiftCombine - Checks for immediate versions of vector shifts and
4621/// lowers them. As with the vector shift intrinsics, this is done during DAG
4622/// combining instead of DAG legalizing because the build_vectors for 64-bit
4623/// vector element shift counts are generally not legal, and it is hard to see
4624/// their values after they get legalized to loads from a constant pool.
4625static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
4626 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00004627 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00004628
4629 // Nothing to be done for scalar shifts.
4630 if (! VT.isVector())
4631 return SDValue();
4632
4633 assert(ST->hasNEON() && "unexpected vector shift");
4634 int64_t Cnt;
4635
4636 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004637 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004638
4639 case ISD::SHL:
4640 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
4641 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004642 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004643 break;
4644
4645 case ISD::SRA:
4646 case ISD::SRL:
4647 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
4648 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
4649 ARMISD::VSHRs : ARMISD::VSHRu);
4650 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004651 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004652 }
4653 }
4654 return SDValue();
4655}
4656
4657/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
4658/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
4659static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
4660 const ARMSubtarget *ST) {
4661 SDValue N0 = N->getOperand(0);
4662
4663 // Check for sign- and zero-extensions of vector extract operations of 8-
4664 // and 16-bit vector elements. NEON supports these directly. They are
4665 // handled during DAG combining because type legalization will promote them
4666 // to 32-bit types and it is messy to recognize the operations after that.
4667 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
4668 SDValue Vec = N0.getOperand(0);
4669 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004670 EVT VT = N->getValueType(0);
4671 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004672 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4673
Owen Anderson825b72b2009-08-11 20:47:22 +00004674 if (VT == MVT::i32 &&
4675 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00004676 TLI.isTypeLegal(Vec.getValueType())) {
4677
4678 unsigned Opc = 0;
4679 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004680 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004681 case ISD::SIGN_EXTEND:
4682 Opc = ARMISD::VGETLANEs;
4683 break;
4684 case ISD::ZERO_EXTEND:
4685 case ISD::ANY_EXTEND:
4686 Opc = ARMISD::VGETLANEu;
4687 break;
4688 }
4689 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
4690 }
4691 }
4692
4693 return SDValue();
4694}
4695
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004696/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
4697/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
4698static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
4699 const ARMSubtarget *ST) {
4700 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng60108e92010-07-15 22:07:12 +00004701 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004702 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
4703 // a NaN; only do the transformation when it matches that behavior.
4704
4705 // For now only do this when using NEON for FP operations; if using VFP, it
4706 // is not obvious that the benefit outweighs the cost of switching to the
4707 // NEON pipeline.
4708 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
4709 N->getValueType(0) != MVT::f32)
4710 return SDValue();
4711
4712 SDValue CondLHS = N->getOperand(0);
4713 SDValue CondRHS = N->getOperand(1);
4714 SDValue LHS = N->getOperand(2);
4715 SDValue RHS = N->getOperand(3);
4716 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
4717
4718 unsigned Opcode = 0;
4719 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00004720 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004721 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00004722 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004723 IsReversed = true ; // x CC y ? y : x
4724 } else {
4725 return SDValue();
4726 }
4727
Bob Wilsone742bb52010-02-24 22:15:53 +00004728 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004729 switch (CC) {
4730 default: break;
4731 case ISD::SETOLT:
4732 case ISD::SETOLE:
4733 case ISD::SETLT:
4734 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004735 case ISD::SETULT:
4736 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004737 // If LHS is NaN, an ordered comparison will be false and the result will
4738 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
4739 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4740 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
4741 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4742 break;
4743 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
4744 // will return -0, so vmin can only be used for unsafe math or if one of
4745 // the operands is known to be nonzero.
4746 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
4747 !UnsafeFPMath &&
4748 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4749 break;
4750 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004751 break;
4752
4753 case ISD::SETOGT:
4754 case ISD::SETOGE:
4755 case ISD::SETGT:
4756 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004757 case ISD::SETUGT:
4758 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004759 // If LHS is NaN, an ordered comparison will be false and the result will
4760 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
4761 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4762 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
4763 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4764 break;
4765 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
4766 // will return +0, so vmax can only be used for unsafe math or if one of
4767 // the operands is known to be nonzero.
4768 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
4769 !UnsafeFPMath &&
4770 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4771 break;
4772 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004773 break;
4774 }
4775
4776 if (!Opcode)
4777 return SDValue();
4778 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
4779}
4780
Dan Gohman475871a2008-07-27 21:46:04 +00004781SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004782 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004783 switch (N->getOpcode()) {
4784 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004785 case ISD::ADD: return PerformADDCombine(N, DCI);
4786 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004787 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004788 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Bob Wilson75f02882010-09-17 22:59:05 +00004789 case ISD::BUILD_VECTOR: return PerformBUILD_VECTORCombine(N, DCI.DAG);
Jim Grosbache5165492009-11-09 00:11:35 +00004790 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson9e82bf12010-07-14 01:22:12 +00004791 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004792 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004793 case ISD::SHL:
4794 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004795 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004796 case ISD::SIGN_EXTEND:
4797 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004798 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
4799 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004800 }
Dan Gohman475871a2008-07-27 21:46:04 +00004801 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004802}
4803
Bill Wendlingaf566342009-08-15 21:21:19 +00004804bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
4805 if (!Subtarget->hasV6Ops())
4806 // Pre-v6 does not support unaligned mem access.
4807 return false;
Bob Wilson86fe66d2010-06-25 04:12:31 +00004808
4809 // v6+ may or may not support unaligned mem access depending on the system
4810 // configuration.
4811 // FIXME: This is pretty conservative. Should we provide cmdline option to
4812 // control the behaviour?
4813 if (!Subtarget->isTargetDarwin())
4814 return false;
Bill Wendlingaf566342009-08-15 21:21:19 +00004815
4816 switch (VT.getSimpleVT().SimpleTy) {
4817 default:
4818 return false;
4819 case MVT::i8:
4820 case MVT::i16:
4821 case MVT::i32:
4822 return true;
4823 // FIXME: VLD1 etc with standard alignment is legal.
4824 }
4825}
4826
Evan Chenge6c835f2009-08-14 20:09:37 +00004827static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
4828 if (V < 0)
4829 return false;
4830
4831 unsigned Scale = 1;
4832 switch (VT.getSimpleVT().SimpleTy) {
4833 default: return false;
4834 case MVT::i1:
4835 case MVT::i8:
4836 // Scale == 1;
4837 break;
4838 case MVT::i16:
4839 // Scale == 2;
4840 Scale = 2;
4841 break;
4842 case MVT::i32:
4843 // Scale == 4;
4844 Scale = 4;
4845 break;
4846 }
4847
4848 if ((V & (Scale - 1)) != 0)
4849 return false;
4850 V /= Scale;
4851 return V == (V & ((1LL << 5) - 1));
4852}
4853
4854static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
4855 const ARMSubtarget *Subtarget) {
4856 bool isNeg = false;
4857 if (V < 0) {
4858 isNeg = true;
4859 V = - V;
4860 }
4861
4862 switch (VT.getSimpleVT().SimpleTy) {
4863 default: return false;
4864 case MVT::i1:
4865 case MVT::i8:
4866 case MVT::i16:
4867 case MVT::i32:
4868 // + imm12 or - imm8
4869 if (isNeg)
4870 return V == (V & ((1LL << 8) - 1));
4871 return V == (V & ((1LL << 12) - 1));
4872 case MVT::f32:
4873 case MVT::f64:
4874 // Same as ARM mode. FIXME: NEON?
4875 if (!Subtarget->hasVFP2())
4876 return false;
4877 if ((V & 3) != 0)
4878 return false;
4879 V >>= 2;
4880 return V == (V & ((1LL << 8) - 1));
4881 }
4882}
4883
Evan Chengb01fad62007-03-12 23:30:29 +00004884/// isLegalAddressImmediate - Return true if the integer value can be used
4885/// as the offset of the target addressing mode for load / store of the
4886/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00004887static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004888 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00004889 if (V == 0)
4890 return true;
4891
Evan Cheng65011532009-03-09 19:15:00 +00004892 if (!VT.isSimple())
4893 return false;
4894
Evan Chenge6c835f2009-08-14 20:09:37 +00004895 if (Subtarget->isThumb1Only())
4896 return isLegalT1AddressImmediate(V, VT);
4897 else if (Subtarget->isThumb2())
4898 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00004899
Evan Chenge6c835f2009-08-14 20:09:37 +00004900 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00004901 if (V < 0)
4902 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00004903 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00004904 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004905 case MVT::i1:
4906 case MVT::i8:
4907 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00004908 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004909 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004910 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00004911 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004912 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004913 case MVT::f32:
4914 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00004915 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00004916 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00004917 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00004918 return false;
4919 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004920 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00004921 }
Evan Chenga8e29892007-01-19 07:51:42 +00004922}
4923
Evan Chenge6c835f2009-08-14 20:09:37 +00004924bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
4925 EVT VT) const {
4926 int Scale = AM.Scale;
4927 if (Scale < 0)
4928 return false;
4929
4930 switch (VT.getSimpleVT().SimpleTy) {
4931 default: return false;
4932 case MVT::i1:
4933 case MVT::i8:
4934 case MVT::i16:
4935 case MVT::i32:
4936 if (Scale == 1)
4937 return true;
4938 // r + r << imm
4939 Scale = Scale & ~1;
4940 return Scale == 2 || Scale == 4 || Scale == 8;
4941 case MVT::i64:
4942 // r + r
4943 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
4944 return true;
4945 return false;
4946 case MVT::isVoid:
4947 // Note, we allow "void" uses (basically, uses that aren't loads or
4948 // stores), because arm allows folding a scale into many arithmetic
4949 // operations. This should be made more precise and revisited later.
4950
4951 // Allow r << imm, but the imm has to be a multiple of two.
4952 if (Scale & 1) return false;
4953 return isPowerOf2_32(Scale);
4954 }
4955}
4956
Chris Lattner37caf8c2007-04-09 23:33:39 +00004957/// isLegalAddressingMode - Return true if the addressing mode represented
4958/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004959bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004960 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004961 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00004962 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00004963 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004964
Chris Lattner37caf8c2007-04-09 23:33:39 +00004965 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004966 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004967 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004968
Chris Lattner37caf8c2007-04-09 23:33:39 +00004969 switch (AM.Scale) {
4970 case 0: // no scale reg, must be "r+i" or "r", or "i".
4971 break;
4972 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00004973 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00004974 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004975 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00004976 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004977 // ARM doesn't support any R+R*scale+imm addr modes.
4978 if (AM.BaseOffs)
4979 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004980
Bob Wilson2c7dab12009-04-08 17:55:28 +00004981 if (!VT.isSimple())
4982 return false;
4983
Evan Chenge6c835f2009-08-14 20:09:37 +00004984 if (Subtarget->isThumb2())
4985 return isLegalT2ScaledAddressingMode(AM, VT);
4986
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004987 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00004988 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00004989 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004990 case MVT::i1:
4991 case MVT::i8:
4992 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004993 if (Scale < 0) Scale = -Scale;
4994 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004995 return true;
4996 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00004997 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00004998 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00004999 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00005000 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005001 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005002 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00005003 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005004
Owen Anderson825b72b2009-08-11 20:47:22 +00005005 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00005006 // Note, we allow "void" uses (basically, uses that aren't loads or
5007 // stores), because arm allows folding a scale into many arithmetic
5008 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005009
Chris Lattner37caf8c2007-04-09 23:33:39 +00005010 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00005011 if (Scale & 1) return false;
5012 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00005013 }
5014 break;
Evan Chengb01fad62007-03-12 23:30:29 +00005015 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00005016 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00005017}
5018
Evan Cheng77e47512009-11-11 19:05:52 +00005019/// isLegalICmpImmediate - Return true if the specified immediate is legal
5020/// icmp immediate, that is the target has icmp instructions which can compare
5021/// a register against the immediate without having to materialize the
5022/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00005023bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00005024 if (!Subtarget->isThumb())
5025 return ARM_AM::getSOImmVal(Imm) != -1;
5026 if (Subtarget->isThumb2())
Jim Grosbach4725ca72010-09-08 03:54:02 +00005027 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00005028 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00005029}
5030
Owen Andersone50ed302009-08-10 22:56:29 +00005031static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005032 bool isSEXTLoad, SDValue &Base,
5033 SDValue &Offset, bool &isInc,
5034 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00005035 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5036 return false;
5037
Owen Anderson825b72b2009-08-11 20:47:22 +00005038 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00005039 // AddressingMode 3
5040 Base = Ptr->getOperand(0);
5041 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005042 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005043 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005044 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005045 isInc = false;
5046 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5047 return true;
5048 }
5049 }
5050 isInc = (Ptr->getOpcode() == ISD::ADD);
5051 Offset = Ptr->getOperand(1);
5052 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00005053 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00005054 // AddressingMode 2
5055 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005056 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005057 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005058 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005059 isInc = false;
5060 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5061 Base = Ptr->getOperand(0);
5062 return true;
5063 }
5064 }
5065
5066 if (Ptr->getOpcode() == ISD::ADD) {
5067 isInc = true;
5068 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
5069 if (ShOpcVal != ARM_AM::no_shift) {
5070 Base = Ptr->getOperand(1);
5071 Offset = Ptr->getOperand(0);
5072 } else {
5073 Base = Ptr->getOperand(0);
5074 Offset = Ptr->getOperand(1);
5075 }
5076 return true;
5077 }
5078
5079 isInc = (Ptr->getOpcode() == ISD::ADD);
5080 Base = Ptr->getOperand(0);
5081 Offset = Ptr->getOperand(1);
5082 return true;
5083 }
5084
Jim Grosbache5165492009-11-09 00:11:35 +00005085 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00005086 return false;
5087}
5088
Owen Andersone50ed302009-08-10 22:56:29 +00005089static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005090 bool isSEXTLoad, SDValue &Base,
5091 SDValue &Offset, bool &isInc,
5092 SelectionDAG &DAG) {
5093 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5094 return false;
5095
5096 Base = Ptr->getOperand(0);
5097 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
5098 int RHSC = (int)RHS->getZExtValue();
5099 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
5100 assert(Ptr->getOpcode() == ISD::ADD);
5101 isInc = false;
5102 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5103 return true;
5104 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
5105 isInc = Ptr->getOpcode() == ISD::ADD;
5106 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
5107 return true;
5108 }
5109 }
5110
5111 return false;
5112}
5113
Evan Chenga8e29892007-01-19 07:51:42 +00005114/// getPreIndexedAddressParts - returns true by value, base pointer and
5115/// offset pointer and addressing mode by reference if the node's address
5116/// can be legally represented as pre-indexed load / store address.
5117bool
Dan Gohman475871a2008-07-27 21:46:04 +00005118ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
5119 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005120 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005121 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005122 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005123 return false;
5124
Owen Andersone50ed302009-08-10 22:56:29 +00005125 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005126 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005127 bool isSEXTLoad = false;
5128 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
5129 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005130 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005131 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5132 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
5133 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005134 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005135 } else
5136 return false;
5137
5138 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005139 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005140 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005141 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
5142 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005143 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005144 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00005145 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00005146 if (!isLegal)
5147 return false;
5148
5149 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
5150 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005151}
5152
5153/// getPostIndexedAddressParts - returns true by value, base pointer and
5154/// offset pointer and addressing mode by reference if this node can be
5155/// combined with a load / store to form a post-indexed load / store.
5156bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00005157 SDValue &Base,
5158 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005159 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005160 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005161 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005162 return false;
5163
Owen Andersone50ed302009-08-10 22:56:29 +00005164 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005165 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005166 bool isSEXTLoad = false;
5167 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005168 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005169 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005170 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5171 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005172 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005173 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005174 } else
5175 return false;
5176
5177 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005178 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005179 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005180 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +00005181 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005182 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005183 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
5184 isInc, DAG);
5185 if (!isLegal)
5186 return false;
5187
Evan Cheng28dad2a2010-05-18 21:31:17 +00005188 if (Ptr != Base) {
5189 // Swap base ptr and offset to catch more post-index load / store when
5190 // it's legal. In Thumb2 mode, offset must be an immediate.
5191 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
5192 !Subtarget->isThumb2())
5193 std::swap(Base, Offset);
5194
5195 // Post-indexed load / store update the base pointer.
5196 if (Ptr != Base)
5197 return false;
5198 }
5199
Evan Chenge88d5ce2009-07-02 07:28:31 +00005200 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
5201 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005202}
5203
Dan Gohman475871a2008-07-27 21:46:04 +00005204void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005205 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00005206 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005207 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005208 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00005209 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005210 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005211 switch (Op.getOpcode()) {
5212 default: break;
5213 case ARMISD::CMOV: {
5214 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00005215 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005216 if (KnownZero == 0 && KnownOne == 0) return;
5217
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005218 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00005219 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
5220 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005221 KnownZero &= KnownZeroRHS;
5222 KnownOne &= KnownOneRHS;
5223 return;
5224 }
5225 }
5226}
5227
5228//===----------------------------------------------------------------------===//
5229// ARM Inline Assembly Support
5230//===----------------------------------------------------------------------===//
5231
5232/// getConstraintType - Given a constraint letter, return the type of
5233/// constraint it is for this target.
5234ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005235ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
5236 if (Constraint.size() == 1) {
5237 switch (Constraint[0]) {
5238 default: break;
5239 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005240 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00005241 }
Evan Chenga8e29892007-01-19 07:51:42 +00005242 }
Chris Lattner4234f572007-03-25 02:14:49 +00005243 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00005244}
5245
Bob Wilson2dc4f542009-03-20 22:42:55 +00005246std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00005247ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005248 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005249 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005250 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00005251 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005252 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005253 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005254 return std::make_pair(0U, ARM::tGPRRegisterClass);
5255 else
5256 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005257 case 'r':
5258 return std::make_pair(0U, ARM::GPRRegisterClass);
5259 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005260 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005261 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00005262 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005263 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00005264 if (VT.getSizeInBits() == 128)
5265 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005266 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005267 }
5268 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005269 if (StringRef("{cc}").equals_lower(Constraint))
Jakob Stoklund Olesen0d8ba332010-06-18 16:49:33 +00005270 return std::make_pair(unsigned(ARM::CPSR), ARM::CCRRegisterClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005271
Evan Chenga8e29892007-01-19 07:51:42 +00005272 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
5273}
5274
5275std::vector<unsigned> ARMTargetLowering::
5276getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005277 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005278 if (Constraint.size() != 1)
5279 return std::vector<unsigned>();
5280
5281 switch (Constraint[0]) { // GCC ARM Constraint Letters
5282 default: break;
5283 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005284 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5285 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5286 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005287 case 'r':
5288 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5289 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5290 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
5291 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005292 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005293 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005294 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
5295 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
5296 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
5297 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
5298 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
5299 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
5300 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
5301 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00005302 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005303 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
5304 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
5305 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
5306 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00005307 if (VT.getSizeInBits() == 128)
5308 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
5309 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005310 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005311 }
5312
5313 return std::vector<unsigned>();
5314}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005315
5316/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
5317/// vector. If it is invalid, don't add anything to Ops.
5318void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
5319 char Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005320 std::vector<SDValue>&Ops,
5321 SelectionDAG &DAG) const {
5322 SDValue Result(0, 0);
5323
5324 switch (Constraint) {
5325 default: break;
5326 case 'I': case 'J': case 'K': case 'L':
5327 case 'M': case 'N': case 'O':
5328 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
5329 if (!C)
5330 return;
5331
5332 int64_t CVal64 = C->getSExtValue();
5333 int CVal = (int) CVal64;
5334 // None of these constraints allow values larger than 32 bits. Check
5335 // that the value fits in an int.
5336 if (CVal != CVal64)
5337 return;
5338
5339 switch (Constraint) {
5340 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005341 if (Subtarget->isThumb1Only()) {
5342 // This must be a constant between 0 and 255, for ADD
5343 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005344 if (CVal >= 0 && CVal <= 255)
5345 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005346 } else if (Subtarget->isThumb2()) {
5347 // A constant that can be used as an immediate value in a
5348 // data-processing instruction.
5349 if (ARM_AM::getT2SOImmVal(CVal) != -1)
5350 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005351 } else {
5352 // A constant that can be used as an immediate value in a
5353 // data-processing instruction.
5354 if (ARM_AM::getSOImmVal(CVal) != -1)
5355 break;
5356 }
5357 return;
5358
5359 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005360 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005361 // This must be a constant between -255 and -1, for negated ADD
5362 // immediates. This can be used in GCC with an "n" modifier that
5363 // prints the negated value, for use with SUB instructions. It is
5364 // not useful otherwise but is implemented for compatibility.
5365 if (CVal >= -255 && CVal <= -1)
5366 break;
5367 } else {
5368 // This must be a constant between -4095 and 4095. It is not clear
5369 // what this constraint is intended for. Implemented for
5370 // compatibility with GCC.
5371 if (CVal >= -4095 && CVal <= 4095)
5372 break;
5373 }
5374 return;
5375
5376 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005377 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005378 // A 32-bit value where only one byte has a nonzero value. Exclude
5379 // zero to match GCC. This constraint is used by GCC internally for
5380 // constants that can be loaded with a move/shift combination.
5381 // It is not useful otherwise but is implemented for compatibility.
5382 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
5383 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005384 } else if (Subtarget->isThumb2()) {
5385 // A constant whose bitwise inverse can be used as an immediate
5386 // value in a data-processing instruction. This can be used in GCC
5387 // with a "B" modifier that prints the inverted value, for use with
5388 // BIC and MVN instructions. It is not useful otherwise but is
5389 // implemented for compatibility.
5390 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
5391 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005392 } else {
5393 // A constant whose bitwise inverse can be used as an immediate
5394 // value in a data-processing instruction. This can be used in GCC
5395 // with a "B" modifier that prints the inverted value, for use with
5396 // BIC and MVN instructions. It is not useful otherwise but is
5397 // implemented for compatibility.
5398 if (ARM_AM::getSOImmVal(~CVal) != -1)
5399 break;
5400 }
5401 return;
5402
5403 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005404 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005405 // This must be a constant between -7 and 7,
5406 // for 3-operand ADD/SUB immediate instructions.
5407 if (CVal >= -7 && CVal < 7)
5408 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005409 } else if (Subtarget->isThumb2()) {
5410 // A constant whose negation can be used as an immediate value in a
5411 // data-processing instruction. This can be used in GCC with an "n"
5412 // modifier that prints the negated value, for use with SUB
5413 // instructions. It is not useful otherwise but is implemented for
5414 // compatibility.
5415 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
5416 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005417 } else {
5418 // A constant whose negation can be used as an immediate value in a
5419 // data-processing instruction. This can be used in GCC with an "n"
5420 // modifier that prints the negated value, for use with SUB
5421 // instructions. It is not useful otherwise but is implemented for
5422 // compatibility.
5423 if (ARM_AM::getSOImmVal(-CVal) != -1)
5424 break;
5425 }
5426 return;
5427
5428 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005429 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005430 // This must be a multiple of 4 between 0 and 1020, for
5431 // ADD sp + immediate.
5432 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
5433 break;
5434 } else {
5435 // A power of two or a constant between 0 and 32. This is used in
5436 // GCC for the shift amount on shifted register operands, but it is
5437 // useful in general for any shift amounts.
5438 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
5439 break;
5440 }
5441 return;
5442
5443 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005444 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005445 // This must be a constant between 0 and 31, for shift amounts.
5446 if (CVal >= 0 && CVal <= 31)
5447 break;
5448 }
5449 return;
5450
5451 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005452 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005453 // This must be a multiple of 4 between -508 and 508, for
5454 // ADD/SUB sp = sp + immediate.
5455 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
5456 break;
5457 }
5458 return;
5459 }
5460 Result = DAG.getTargetConstant(CVal, Op.getValueType());
5461 break;
5462 }
5463
5464 if (Result.getNode()) {
5465 Ops.push_back(Result);
5466 return;
5467 }
Dale Johannesen1784d162010-06-25 21:55:36 +00005468 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005469}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00005470
5471bool
5472ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5473 // The ARM target isn't yet aware of offsets.
5474 return false;
5475}
Evan Cheng39382422009-10-28 01:44:26 +00005476
5477int ARM::getVFPf32Imm(const APFloat &FPImm) {
5478 APInt Imm = FPImm.bitcastToAPInt();
5479 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
5480 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
5481 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
5482
5483 // We can handle 4 bits of mantissa.
5484 // mantissa = (16+UInt(e:f:g:h))/16.
5485 if (Mantissa & 0x7ffff)
5486 return -1;
5487 Mantissa >>= 19;
5488 if ((Mantissa & 0xf) != Mantissa)
5489 return -1;
5490
5491 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5492 if (Exp < -3 || Exp > 4)
5493 return -1;
5494 Exp = ((Exp+3) & 0x7) ^ 4;
5495
5496 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5497}
5498
5499int ARM::getVFPf64Imm(const APFloat &FPImm) {
5500 APInt Imm = FPImm.bitcastToAPInt();
5501 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
5502 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
5503 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
5504
5505 // We can handle 4 bits of mantissa.
5506 // mantissa = (16+UInt(e:f:g:h))/16.
5507 if (Mantissa & 0xffffffffffffLL)
5508 return -1;
5509 Mantissa >>= 48;
5510 if ((Mantissa & 0xf) != Mantissa)
5511 return -1;
5512
5513 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5514 if (Exp < -3 || Exp > 4)
5515 return -1;
5516 Exp = ((Exp+3) & 0x7) ^ 4;
5517
5518 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5519}
5520
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005521bool ARM::isBitFieldInvertedMask(unsigned v) {
5522 if (v == 0xffffffff)
5523 return 0;
5524 // there can be 1's on either or both "outsides", all the "inside"
5525 // bits must be 0's
5526 unsigned int lsb = 0, msb = 31;
5527 while (v & (1 << msb)) --msb;
5528 while (v & (1 << lsb)) ++lsb;
5529 for (unsigned int i = lsb; i <= msb; ++i) {
5530 if (v & (1 << i))
5531 return 0;
5532 }
5533 return 1;
5534}
5535
Evan Cheng39382422009-10-28 01:44:26 +00005536/// isFPImmLegal - Returns true if the target can instruction select the
5537/// specified FP immediate natively. If false, the legalizer will
5538/// materialize the FP immediate as a load from a constant pool.
5539bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
5540 if (!Subtarget->hasVFP3())
5541 return false;
5542 if (VT == MVT::f32)
5543 return ARM::getVFPf32Imm(Imm) != -1;
5544 if (VT == MVT::f64)
5545 return ARM::getVFPf64Imm(Imm) != -1;
5546 return false;
5547}