blob: 7ceedd68c2a01d6087e19f6fa7dffd21702a2459 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
Jim Grosbach460a9052011-10-07 23:56:00 +000014
15//===----------------------------------------------------------------------===//
16// NEON-specific Operands.
17//===----------------------------------------------------------------------===//
Jim Grosbach698f3b02011-10-17 21:00:11 +000018def nModImm : Operand<i32> {
19 let PrintMethod = "printNEONModImmOperand";
20}
21
Jim Grosbach0e387b22011-10-17 22:26:03 +000022def nImmSplatI8AsmOperand : AsmOperandClass { let Name = "NEONi8splat"; }
23def nImmSplatI8 : Operand<i32> {
24 let PrintMethod = "printNEONModImmOperand";
25 let ParserMatchClass = nImmSplatI8AsmOperand;
26}
Jim Grosbachea461102011-10-17 23:09:09 +000027def nImmSplatI16AsmOperand : AsmOperandClass { let Name = "NEONi16splat"; }
28def nImmSplatI16 : Operand<i32> {
29 let PrintMethod = "printNEONModImmOperand";
30 let ParserMatchClass = nImmSplatI16AsmOperand;
31}
Jim Grosbach0e387b22011-10-17 22:26:03 +000032
Jim Grosbach460a9052011-10-07 23:56:00 +000033def VectorIndex8Operand : AsmOperandClass { let Name = "VectorIndex8"; }
34def VectorIndex16Operand : AsmOperandClass { let Name = "VectorIndex16"; }
35def VectorIndex32Operand : AsmOperandClass { let Name = "VectorIndex32"; }
36def VectorIndex8 : Operand<i32>, ImmLeaf<i32, [{
37 return ((uint64_t)Imm) < 8;
38}]> {
39 let ParserMatchClass = VectorIndex8Operand;
40 let PrintMethod = "printVectorIndex";
41 let MIOperandInfo = (ops i32imm);
42}
43def VectorIndex16 : Operand<i32>, ImmLeaf<i32, [{
44 return ((uint64_t)Imm) < 4;
45}]> {
46 let ParserMatchClass = VectorIndex16Operand;
47 let PrintMethod = "printVectorIndex";
48 let MIOperandInfo = (ops i32imm);
49}
50def VectorIndex32 : Operand<i32>, ImmLeaf<i32, [{
51 return ((uint64_t)Imm) < 2;
52}]> {
53 let ParserMatchClass = VectorIndex32Operand;
54 let PrintMethod = "printVectorIndex";
55 let MIOperandInfo = (ops i32imm);
56}
57
Bob Wilson5bafff32009-06-22 23:27:02 +000058//===----------------------------------------------------------------------===//
59// NEON-specific DAG Nodes.
60//===----------------------------------------------------------------------===//
61
62def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc24cb352010-11-08 23:21:22 +000063def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson5bafff32009-06-22 23:27:02 +000064
65def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000066def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000067def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000068def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
69def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000070def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
71def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000072def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
73def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000074def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
75def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
76
77// Types for vector shift by immediates. The "SHX" version is for long and
78// narrow operations where the source and destination vectors have different
79// types. The "SHINS" version is for shift and insert operations.
80def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
81 SDTCisVT<2, i32>]>;
82def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
83 SDTCisVT<2, i32>]>;
84def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
85 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
86
87def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
88def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
89def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
90def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
91def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
92def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
93def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
94
95def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
96def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
97def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
98
99def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
100def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
101def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
102def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
103def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
104def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
105
106def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
107def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
108def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
109
110def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
111def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
112
113def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
114 SDTCisVT<2, i32>]>;
115def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
116def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
117
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000118def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
119def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
120def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
121
Owen Andersond9668172010-11-03 22:44:51 +0000122def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
123 SDTCisVT<2, i32>]>;
124def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson080c0922010-11-05 19:27:46 +0000125def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Andersond9668172010-11-03 22:44:51 +0000126
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000127def NEONvbsl : SDNode<"ARMISD::VBSL",
128 SDTypeProfile<1, 3, [SDTCisVec<0>,
129 SDTCisSameAs<0, 1>,
130 SDTCisSameAs<0, 2>,
131 SDTCisSameAs<0, 3>]>>;
132
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000133def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
134
Bob Wilson0ce37102009-08-14 05:08:32 +0000135// VDUPLANE can produce a quad-register result from a double-register source,
136// so the result is not constrained to match the source.
137def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
138 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
139 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000140
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000141def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
142 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
143def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
144
Bob Wilsond8e17572009-08-12 22:31:50 +0000145def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
146def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
147def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
148def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
149
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000150def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000151 SDTCisSameAs<0, 2>,
152 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000153def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
154def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
155def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000156
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000157def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
158 SDTCisSameAs<1, 2>]>;
159def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
160def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
161
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000162def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
163 SDTCisSameAs<0, 2>]>;
164def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
165def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
166
Bob Wilsoncba270d2010-07-13 21:16:48 +0000167def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
168 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000169 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000170 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
171 return (EltBits == 32 && EltVal == 0);
172}]>;
173
174def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
175 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000176 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000177 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
178 return (EltBits == 8 && EltVal == 0xff);
179}]>;
180
Bob Wilson5bafff32009-06-22 23:27:02 +0000181//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +0000182// NEON load / store instructions
183//===----------------------------------------------------------------------===//
184
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000185// Use VLDM to load a Q register as a D register pair.
186// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000187def VLDMQIA
188 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
189 IIC_fpLoad_m, "",
190 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000191
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000192// Use VSTM to store a Q register as a D register pair.
193// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000194def VSTMQIA
195 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
196 IIC_fpStore_m, "",
197 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000198
Bob Wilsonffde0802010-09-02 16:00:54 +0000199// Classes for VLD* pseudo-instructions with multi-register operands.
200// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000201class VLDQPseudo<InstrItinClass itin>
202 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
203class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000204 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000205 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000206 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000207class VLDQQPseudo<InstrItinClass itin>
208 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
209class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000210 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000211 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000212 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +0000213class VLDQQQQPseudo<InstrItinClass itin>
Bob Wilson9a450082011-08-05 07:24:09 +0000214 : PseudoNLdSt<(outs QQQQPR:$dst), (ins addrmode6:$addr, QQQQPR:$src),itin,
215 "$src = $dst">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000216class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000217 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000218 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000219 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000220
Bob Wilson2a0e9742010-11-27 06:35:16 +0000221let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
222
Bob Wilson205a5ca2009-07-08 18:11:30 +0000223// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000224class VLD1D<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000225 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000226 (ins addrmode6:$Rn), IIC_VLD1,
227 "vld1", Dt, "\\{$Vd\\}, $Rn", "", []> {
228 let Rm = 0b1111;
229 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000230 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000231}
Bob Wilson621f1952010-03-23 05:25:43 +0000232class VLD1Q<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000233 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000234 (ins addrmode6:$Rn), IIC_VLD1x2,
235 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
236 let Rm = 0b1111;
237 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000238 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000239}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000240
Owen Andersond9aa7d32010-11-02 00:05:05 +0000241def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
242def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
243def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
244def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000245
Owen Andersond9aa7d32010-11-02 00:05:05 +0000246def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
247def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
248def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
249def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000250
Evan Chengd2ca8132010-10-09 01:03:04 +0000251def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
252def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
253def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
254def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000255
Bob Wilson99493b22010-03-20 17:59:03 +0000256// ...with address register writeback:
257class VLD1DWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000258 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000259 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1u,
260 "vld1", Dt, "\\{$Vd\\}, $Rn$Rm",
261 "$Rn.addr = $wb", []> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +0000262 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000263 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000264}
Bob Wilson99493b22010-03-20 17:59:03 +0000265class VLD1QWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000266 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000267 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x2u,
268 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
269 "$Rn.addr = $wb", []> {
270 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000271 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000272}
Bob Wilson99493b22010-03-20 17:59:03 +0000273
Owen Andersone85bd772010-11-02 00:24:52 +0000274def VLD1d8_UPD : VLD1DWB<{0,0,0,?}, "8">;
275def VLD1d16_UPD : VLD1DWB<{0,1,0,?}, "16">;
276def VLD1d32_UPD : VLD1DWB<{1,0,0,?}, "32">;
277def VLD1d64_UPD : VLD1DWB<{1,1,0,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000278
Owen Andersone85bd772010-11-02 00:24:52 +0000279def VLD1q8_UPD : VLD1QWB<{0,0,?,?}, "8">;
280def VLD1q16_UPD : VLD1QWB<{0,1,?,?}, "16">;
281def VLD1q32_UPD : VLD1QWB<{1,0,?,?}, "32">;
282def VLD1q64_UPD : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000283
Evan Chengd2ca8132010-10-09 01:03:04 +0000284def VLD1q8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
285def VLD1q16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
286def VLD1q32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
287def VLD1q64Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000288
Bob Wilson052ba452010-03-22 18:22:06 +0000289// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000290class VLD1D3<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000291 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000292 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
293 "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
294 let Rm = 0b1111;
295 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000296 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000297}
Bob Wilson99493b22010-03-20 17:59:03 +0000298class VLD1D3WB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000299 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000300 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x3u, "vld1", Dt,
301 "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
302 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000303 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000304}
Bob Wilson052ba452010-03-22 18:22:06 +0000305
Owen Andersone85bd772010-11-02 00:24:52 +0000306def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
307def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
308def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
309def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000310
Owen Andersone85bd772010-11-02 00:24:52 +0000311def VLD1d8T_UPD : VLD1D3WB<{0,0,0,?}, "8">;
312def VLD1d16T_UPD : VLD1D3WB<{0,1,0,?}, "16">;
313def VLD1d32T_UPD : VLD1D3WB<{1,0,0,?}, "32">;
314def VLD1d64T_UPD : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000315
Evan Chengd2ca8132010-10-09 01:03:04 +0000316def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
317def VLD1d64TPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x3u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000318
Bob Wilson052ba452010-03-22 18:22:06 +0000319// ...with 4 registers (some of these are only for the disassembler):
320class VLD1D4<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000321 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000322 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
323 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
324 let Rm = 0b1111;
325 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000326 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000327}
Bob Wilson99493b22010-03-20 17:59:03 +0000328class VLD1D4WB<bits<4> op7_4, string Dt>
329 : NLdSt<0,0b10,0b0010,op7_4,
Owen Andersone85bd772010-11-02 00:24:52 +0000330 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000331 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x4u, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000332 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm", "$Rn.addr = $wb",
Owen Andersone85bd772010-11-02 00:24:52 +0000333 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000334 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000335 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000336}
Johnny Chend7283d92010-02-23 20:51:23 +0000337
Owen Andersone85bd772010-11-02 00:24:52 +0000338def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
339def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
340def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
341def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000342
Owen Andersone85bd772010-11-02 00:24:52 +0000343def VLD1d8Q_UPD : VLD1D4WB<{0,0,?,?}, "8">;
344def VLD1d16Q_UPD : VLD1D4WB<{0,1,?,?}, "16">;
345def VLD1d32Q_UPD : VLD1D4WB<{1,0,?,?}, "32">;
346def VLD1d64Q_UPD : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000347
Evan Chengd2ca8132010-10-09 01:03:04 +0000348def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
349def VLD1d64QPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x4u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000350
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000351// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000352class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000353 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000354 (ins addrmode6:$Rn), IIC_VLD2,
355 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
356 let Rm = 0b1111;
357 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000358 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000359}
Bob Wilson95808322010-03-18 20:18:39 +0000360class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000361 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000362 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000363 (ins addrmode6:$Rn), IIC_VLD2x2,
364 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
365 let Rm = 0b1111;
366 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000367 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000368}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000369
Owen Andersoncf667be2010-11-02 01:24:55 +0000370def VLD2d8 : VLD2D<0b1000, {0,0,?,?}, "8">;
371def VLD2d16 : VLD2D<0b1000, {0,1,?,?}, "16">;
372def VLD2d32 : VLD2D<0b1000, {1,0,?,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000373
Owen Andersoncf667be2010-11-02 01:24:55 +0000374def VLD2q8 : VLD2Q<{0,0,?,?}, "8">;
375def VLD2q16 : VLD2Q<{0,1,?,?}, "16">;
376def VLD2q32 : VLD2Q<{1,0,?,?}, "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000377
Bob Wilson9d84fb32010-09-14 20:59:49 +0000378def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
379def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
380def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000381
Evan Chengd2ca8132010-10-09 01:03:04 +0000382def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
383def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
384def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000385
Bob Wilson92cb9322010-03-20 20:10:51 +0000386// ...with address register writeback:
387class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000388 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000389 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2u,
390 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
391 "$Rn.addr = $wb", []> {
392 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000393 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000394}
Bob Wilson92cb9322010-03-20 20:10:51 +0000395class VLD2QWB<bits<4> op7_4, string Dt>
396 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000397 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000398 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2x2u,
399 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
400 "$Rn.addr = $wb", []> {
401 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000402 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000403}
Bob Wilson92cb9322010-03-20 20:10:51 +0000404
Owen Andersoncf667be2010-11-02 01:24:55 +0000405def VLD2d8_UPD : VLD2DWB<0b1000, {0,0,?,?}, "8">;
406def VLD2d16_UPD : VLD2DWB<0b1000, {0,1,?,?}, "16">;
407def VLD2d32_UPD : VLD2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000408
Owen Andersoncf667be2010-11-02 01:24:55 +0000409def VLD2q8_UPD : VLD2QWB<{0,0,?,?}, "8">;
410def VLD2q16_UPD : VLD2QWB<{0,1,?,?}, "16">;
411def VLD2q32_UPD : VLD2QWB<{1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000412
Evan Chengd2ca8132010-10-09 01:03:04 +0000413def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
414def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
415def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000416
Evan Chengd2ca8132010-10-09 01:03:04 +0000417def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
418def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
419def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000420
Bob Wilson00bf1d92010-03-20 18:14:26 +0000421// ...with double-spaced registers (for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000422def VLD2b8 : VLD2D<0b1001, {0,0,?,?}, "8">;
423def VLD2b16 : VLD2D<0b1001, {0,1,?,?}, "16">;
424def VLD2b32 : VLD2D<0b1001, {1,0,?,?}, "32">;
425def VLD2b8_UPD : VLD2DWB<0b1001, {0,0,?,?}, "8">;
426def VLD2b16_UPD : VLD2DWB<0b1001, {0,1,?,?}, "16">;
427def VLD2b32_UPD : VLD2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chend7283d92010-02-23 20:51:23 +0000428
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000429// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000430class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000431 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000432 (ins addrmode6:$Rn), IIC_VLD3,
433 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
434 let Rm = 0b1111;
435 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000436 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000437}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000438
Owen Andersoncf667be2010-11-02 01:24:55 +0000439def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
440def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
441def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000442
Bob Wilson9d84fb32010-09-14 20:59:49 +0000443def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
444def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
445def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000446
Bob Wilson92cb9322010-03-20 20:10:51 +0000447// ...with address register writeback:
448class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
449 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000450 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000451 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
452 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
453 "$Rn.addr = $wb", []> {
454 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000455 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000456}
Bob Wilson92cb9322010-03-20 20:10:51 +0000457
Owen Andersoncf667be2010-11-02 01:24:55 +0000458def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
459def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
460def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000461
Evan Cheng84f69e82010-10-09 01:45:34 +0000462def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
463def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
464def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000465
Bob Wilson7de68142011-02-07 17:43:15 +0000466// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000467def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
468def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
469def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
470def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
471def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
472def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000473
Evan Cheng84f69e82010-10-09 01:45:34 +0000474def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
475def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
476def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000477
Bob Wilson92cb9322010-03-20 20:10:51 +0000478// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +0000479def VLD3q8oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
480def VLD3q16oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
481def VLD3q32oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
482
Evan Cheng84f69e82010-10-09 01:45:34 +0000483def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
484def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
485def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000486
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000487// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000488class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
489 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000490 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000491 (ins addrmode6:$Rn), IIC_VLD4,
492 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
493 let Rm = 0b1111;
494 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000495 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000496}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000497
Owen Andersoncf667be2010-11-02 01:24:55 +0000498def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
499def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
500def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000501
Bob Wilson9d84fb32010-09-14 20:59:49 +0000502def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
503def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
504def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000505
Bob Wilson92cb9322010-03-20 20:10:51 +0000506// ...with address register writeback:
507class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
508 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000509 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000510 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000511 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
512 "$Rn.addr = $wb", []> {
513 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000514 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000515}
Bob Wilson92cb9322010-03-20 20:10:51 +0000516
Owen Andersoncf667be2010-11-02 01:24:55 +0000517def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
518def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
519def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000520
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000521def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
522def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
523def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000524
Bob Wilson7de68142011-02-07 17:43:15 +0000525// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000526def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
527def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
528def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
529def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
530def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
531def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000532
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000533def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
534def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
535def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000536
Bob Wilson92cb9322010-03-20 20:10:51 +0000537// ...alternate versions to be allocated odd register numbers:
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000538def VLD4q8oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
539def VLD4q16oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
540def VLD4q32oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
541
542def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
543def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
544def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000545
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000546} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
547
Bob Wilson8466fa12010-09-13 23:01:35 +0000548// Classes for VLD*LN pseudo-instructions with multi-register operands.
549// These are expanded to real instructions after register allocation.
550class VLDQLNPseudo<InstrItinClass itin>
551 : PseudoNLdSt<(outs QPR:$dst),
552 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
553 itin, "$src = $dst">;
554class VLDQLNWBPseudo<InstrItinClass itin>
555 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
556 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
557 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
558class VLDQQLNPseudo<InstrItinClass itin>
559 : PseudoNLdSt<(outs QQPR:$dst),
560 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
561 itin, "$src = $dst">;
562class VLDQQLNWBPseudo<InstrItinClass itin>
563 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
564 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
565 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
566class VLDQQQQLNPseudo<InstrItinClass itin>
567 : PseudoNLdSt<(outs QQQQPR:$dst),
568 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
569 itin, "$src = $dst">;
570class VLDQQQQLNWBPseudo<InstrItinClass itin>
571 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
572 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
573 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
574
Bob Wilsonb07c1712009-10-07 21:53:04 +0000575// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000576class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
577 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000578 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000579 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
580 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000581 "$src = $Vd",
582 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000583 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000584 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000585 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000586 let DecoderMethod = "DecodeVLD1LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000587}
Mon P Wang183c6272011-05-09 17:47:27 +0000588class VLD1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
589 PatFrag LoadOp>
590 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
591 (ins addrmode6oneL32:$Rn, DPR:$src, nohash_imm:$lane),
592 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
593 "$src = $Vd",
594 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
595 (i32 (LoadOp addrmode6oneL32:$Rn)),
596 imm:$lane))]> {
597 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000598 let DecoderMethod = "DecodeVLD1LN";
Mon P Wang183c6272011-05-09 17:47:27 +0000599}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000600class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
601 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
602 (i32 (LoadOp addrmode6:$addr)),
603 imm:$lane))];
604}
605
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000606def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
607 let Inst{7-5} = lane{2-0};
608}
609def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
610 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000611 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000612}
Mon P Wang183c6272011-05-09 17:47:27 +0000613def VLD1LNd32 : VLD1LN32<0b1000, {?,0,?,?}, "32", v2i32, load> {
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000614 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000615 let Inst{5} = Rn{4};
616 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000617}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000618
619def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
620def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
621def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
622
Bob Wilson746fa172010-12-10 22:13:32 +0000623def : Pat<(vector_insert (v2f32 DPR:$src),
624 (f32 (load addrmode6:$addr)), imm:$lane),
625 (VLD1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
626def : Pat<(vector_insert (v4f32 QPR:$src),
627 (f32 (load addrmode6:$addr)), imm:$lane),
628 (VLD1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
629
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000630let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
631
632// ...with address register writeback:
633class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000634 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000635 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000636 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000637 "\\{$Vd[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000638 "$src = $Vd, $Rn.addr = $wb", []> {
639 let DecoderMethod = "DecodeVLD1LN";
640}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000641
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000642def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
643 let Inst{7-5} = lane{2-0};
644}
645def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
646 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000647 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000648}
649def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
650 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000651 let Inst{5} = Rn{4};
652 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000653}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000654
655def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
656def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
657def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000658
Bob Wilson243fcc52009-09-01 04:26:28 +0000659// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000660class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000661 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000662 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
663 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000664 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000665 let Rm = 0b1111;
666 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000667 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000668}
Bob Wilson243fcc52009-09-01 04:26:28 +0000669
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000670def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
671 let Inst{7-5} = lane{2-0};
672}
673def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
674 let Inst{7-6} = lane{1-0};
675}
676def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
677 let Inst{7} = lane{0};
678}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000679
Evan Chengd2ca8132010-10-09 01:03:04 +0000680def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
681def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
682def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000683
Bob Wilson41315282010-03-20 20:39:53 +0000684// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000685def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
686 let Inst{7-6} = lane{1-0};
687}
688def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
689 let Inst{7} = lane{0};
690}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000691
Evan Chengd2ca8132010-10-09 01:03:04 +0000692def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
693def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000694
Bob Wilsona1023642010-03-20 20:47:18 +0000695// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000696class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000697 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000698 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +0000699 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000700 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
701 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
702 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000703 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000704}
Bob Wilsona1023642010-03-20 20:47:18 +0000705
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000706def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
707 let Inst{7-5} = lane{2-0};
708}
709def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
710 let Inst{7-6} = lane{1-0};
711}
712def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
713 let Inst{7} = lane{0};
714}
Bob Wilsona1023642010-03-20 20:47:18 +0000715
Evan Chengd2ca8132010-10-09 01:03:04 +0000716def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
717def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
718def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000719
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000720def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
721 let Inst{7-6} = lane{1-0};
722}
723def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
724 let Inst{7} = lane{0};
725}
Bob Wilsona1023642010-03-20 20:47:18 +0000726
Evan Chengd2ca8132010-10-09 01:03:04 +0000727def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
728def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000729
Bob Wilson243fcc52009-09-01 04:26:28 +0000730// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000731class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000732 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000733 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000734 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000735 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000736 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000737 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000738 let DecoderMethod = "DecodeVLD3LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000739}
Bob Wilson243fcc52009-09-01 04:26:28 +0000740
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000741def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
742 let Inst{7-5} = lane{2-0};
743}
744def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
745 let Inst{7-6} = lane{1-0};
746}
747def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
748 let Inst{7} = lane{0};
749}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000750
Evan Cheng84f69e82010-10-09 01:45:34 +0000751def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
752def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
753def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000754
Bob Wilson41315282010-03-20 20:39:53 +0000755// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000756def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
757 let Inst{7-6} = lane{1-0};
758}
759def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
760 let Inst{7} = lane{0};
761}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000762
Evan Cheng84f69e82010-10-09 01:45:34 +0000763def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
764def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000765
Bob Wilsona1023642010-03-20 20:47:18 +0000766// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000767class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000768 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000769 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000770 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000771 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +0000772 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000773 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
774 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000775 []> {
776 let DecoderMethod = "DecodeVLD3LN";
777}
Bob Wilsona1023642010-03-20 20:47:18 +0000778
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000779def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
780 let Inst{7-5} = lane{2-0};
781}
782def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
783 let Inst{7-6} = lane{1-0};
784}
785def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
786 let Inst{7} = lane{0};
787}
Bob Wilsona1023642010-03-20 20:47:18 +0000788
Evan Cheng84f69e82010-10-09 01:45:34 +0000789def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
790def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
791def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000792
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000793def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
794 let Inst{7-6} = lane{1-0};
795}
796def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
797 let Inst{7} = lane{0};
798}
Bob Wilsona1023642010-03-20 20:47:18 +0000799
Evan Cheng84f69e82010-10-09 01:45:34 +0000800def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
801def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000802
Bob Wilson243fcc52009-09-01 04:26:28 +0000803// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000804class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000805 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000806 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000807 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +0000808 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000809 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000810 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000811 let Rm = 0b1111;
812 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000813 let DecoderMethod = "DecodeVLD4LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000814}
Bob Wilson243fcc52009-09-01 04:26:28 +0000815
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000816def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
817 let Inst{7-5} = lane{2-0};
818}
819def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
820 let Inst{7-6} = lane{1-0};
821}
822def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
823 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000824 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000825}
Bob Wilson62e053e2009-10-08 22:53:57 +0000826
Evan Cheng10dc63f2010-10-09 04:07:58 +0000827def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
828def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
829def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000830
Bob Wilson41315282010-03-20 20:39:53 +0000831// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000832def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
833 let Inst{7-6} = lane{1-0};
834}
835def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
836 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000837 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000838}
Bob Wilson62e053e2009-10-08 22:53:57 +0000839
Evan Cheng10dc63f2010-10-09 04:07:58 +0000840def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
841def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000842
Bob Wilsona1023642010-03-20 20:47:18 +0000843// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000844class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000845 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000846 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000847 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000848 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000849 IIC_VLD4lnu, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000850"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
851"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000852 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000853 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000854 let DecoderMethod = "DecodeVLD4LN" ;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000855}
Bob Wilsona1023642010-03-20 20:47:18 +0000856
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000857def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
858 let Inst{7-5} = lane{2-0};
859}
860def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
861 let Inst{7-6} = lane{1-0};
862}
863def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
864 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000865 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000866}
Bob Wilsona1023642010-03-20 20:47:18 +0000867
Evan Cheng10dc63f2010-10-09 04:07:58 +0000868def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
869def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
870def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000871
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000872def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
873 let Inst{7-6} = lane{1-0};
874}
875def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
876 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000877 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000878}
Bob Wilsona1023642010-03-20 20:47:18 +0000879
Evan Cheng10dc63f2010-10-09 04:07:58 +0000880def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
881def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000882
Bob Wilson2a0e9742010-11-27 06:35:16 +0000883} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
884
Bob Wilsonb07c1712009-10-07 21:53:04 +0000885// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000886class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000887 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd), (ins addrmode6dup:$Rn),
Bob Wilson2a0e9742010-11-27 06:35:16 +0000888 IIC_VLD1dup, "vld1", Dt, "\\{$Vd[]\\}, $Rn", "",
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000889 [(set DPR:$Vd, (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilson2a0e9742010-11-27 06:35:16 +0000890 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +0000891 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000892 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +0000893}
894class VLD1QDUPPseudo<ValueType Ty, PatFrag LoadOp> : VLDQPseudo<IIC_VLD1dup> {
895 let Pattern = [(set QPR:$dst,
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000896 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$addr)))))];
Bob Wilson2a0e9742010-11-27 06:35:16 +0000897}
898
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000899def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>;
900def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>;
901def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000902
903def VLD1DUPq8Pseudo : VLD1QDUPPseudo<v16i8, extloadi8>;
904def VLD1DUPq16Pseudo : VLD1QDUPPseudo<v8i16, extloadi16>;
905def VLD1DUPq32Pseudo : VLD1QDUPPseudo<v4i32, load>;
906
Bob Wilson746fa172010-12-10 22:13:32 +0000907def : Pat<(v2f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
908 (VLD1DUPd32 addrmode6:$addr)>;
909def : Pat<(v4f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
910 (VLD1DUPq32Pseudo addrmode6:$addr)>;
911
Bob Wilson2a0e9742010-11-27 06:35:16 +0000912let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
913
Bob Wilson20d55152010-12-10 22:13:24 +0000914class VLD1QDUP<bits<4> op7_4, string Dt>
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000915 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000916 (ins addrmode6dup:$Rn), IIC_VLD1dup,
Bob Wilson2a0e9742010-11-27 06:35:16 +0000917 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
918 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +0000919 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000920 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +0000921}
922
Bob Wilson20d55152010-12-10 22:13:24 +0000923def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8">;
924def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16">;
925def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000926
927// ...with address register writeback:
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000928class VLD1DUPWB<bits<4> op7_4, string Dt>
929 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000930 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +0000931 "vld1", Dt, "\\{$Vd[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
932 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000933 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilsonbce55772010-11-27 07:12:02 +0000934}
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000935class VLD1QDUPWB<bits<4> op7_4, string Dt>
936 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000937 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +0000938 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
939 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000940 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilsonbce55772010-11-27 07:12:02 +0000941}
Bob Wilson2a0e9742010-11-27 06:35:16 +0000942
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000943def VLD1DUPd8_UPD : VLD1DUPWB<{0,0,0,0}, "8">;
944def VLD1DUPd16_UPD : VLD1DUPWB<{0,1,0,?}, "16">;
945def VLD1DUPd32_UPD : VLD1DUPWB<{1,0,0,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000946
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000947def VLD1DUPq8_UPD : VLD1QDUPWB<{0,0,1,0}, "8">;
948def VLD1DUPq16_UPD : VLD1QDUPWB<{0,1,1,?}, "16">;
949def VLD1DUPq32_UPD : VLD1QDUPWB<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000950
951def VLD1DUPq8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
952def VLD1DUPq16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
953def VLD1DUPq32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
954
Bob Wilsonb07c1712009-10-07 21:53:04 +0000955// VLD2DUP : Vector Load (single 2-element structure to all lanes)
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000956class VLD2DUP<bits<4> op7_4, string Dt>
957 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000958 (ins addrmode6dup:$Rn), IIC_VLD2dup,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000959 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
960 let Rm = 0b1111;
961 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000962 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000963}
964
965def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8">;
966def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16">;
967def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32">;
968
969def VLD2DUPd8Pseudo : VLDQPseudo<IIC_VLD2dup>;
970def VLD2DUPd16Pseudo : VLDQPseudo<IIC_VLD2dup>;
971def VLD2DUPd32Pseudo : VLDQPseudo<IIC_VLD2dup>;
972
973// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +0000974def VLD2DUPd8x2 : VLD2DUP<{0,0,1,?}, "8">;
975def VLD2DUPd16x2 : VLD2DUP<{0,1,1,?}, "16">;
976def VLD2DUPd32x2 : VLD2DUP<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000977
978// ...with address register writeback:
979class VLD2DUPWB<bits<4> op7_4, string Dt>
980 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000981 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD2dupu,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000982 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
983 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000984 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000985}
986
987def VLD2DUPd8_UPD : VLD2DUPWB<{0,0,0,0}, "8">;
988def VLD2DUPd16_UPD : VLD2DUPWB<{0,1,0,?}, "16">;
989def VLD2DUPd32_UPD : VLD2DUPWB<{1,0,0,?}, "32">;
990
Bob Wilson173fb142010-11-30 00:00:38 +0000991def VLD2DUPd8x2_UPD : VLD2DUPWB<{0,0,1,0}, "8">;
992def VLD2DUPd16x2_UPD : VLD2DUPWB<{0,1,1,?}, "16">;
993def VLD2DUPd32x2_UPD : VLD2DUPWB<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000994
995def VLD2DUPd8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
996def VLD2DUPd16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
997def VLD2DUPd32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
998
Bob Wilsonb07c1712009-10-07 21:53:04 +0000999// VLD3DUP : Vector Load (single 3-element structure to all lanes)
Bob Wilson86c6d802010-11-29 19:35:29 +00001000class VLD3DUP<bits<4> op7_4, string Dt>
1001 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001002 (ins addrmode6dup:$Rn), IIC_VLD3dup,
Bob Wilson86c6d802010-11-29 19:35:29 +00001003 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> {
1004 let Rm = 0b1111;
Owen Andersonef2865a2011-08-15 23:38:54 +00001005 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001006 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001007}
1008
1009def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">;
1010def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">;
1011def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">;
1012
1013def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1014def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1015def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1016
1017// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001018def VLD3DUPd8x2 : VLD3DUP<{0,0,1,?}, "8">;
1019def VLD3DUPd16x2 : VLD3DUP<{0,1,1,?}, "16">;
1020def VLD3DUPd32x2 : VLD3DUP<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001021
1022// ...with address register writeback:
1023class VLD3DUPWB<bits<4> op7_4, string Dt>
1024 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001025 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD3dupu,
Bob Wilson86c6d802010-11-29 19:35:29 +00001026 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm",
1027 "$Rn.addr = $wb", []> {
Owen Andersonef2865a2011-08-15 23:38:54 +00001028 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001029 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001030}
1031
1032def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">;
1033def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">;
1034def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">;
1035
Bob Wilson173fb142010-11-30 00:00:38 +00001036def VLD3DUPd8x2_UPD : VLD3DUPWB<{0,0,1,0}, "8">;
1037def VLD3DUPd16x2_UPD : VLD3DUPWB<{0,1,1,?}, "16">;
1038def VLD3DUPd32x2_UPD : VLD3DUPWB<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001039
1040def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1041def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1042def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1043
Bob Wilsonb07c1712009-10-07 21:53:04 +00001044// VLD4DUP : Vector Load (single 4-element structure to all lanes)
Bob Wilson6c4c9822010-11-30 00:00:35 +00001045class VLD4DUP<bits<4> op7_4, string Dt>
1046 : NLdSt<1, 0b10, 0b1111, op7_4,
1047 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001048 (ins addrmode6dup:$Rn), IIC_VLD4dup,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001049 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> {
1050 let Rm = 0b1111;
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001051 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001052 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001053}
1054
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001055def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8">;
1056def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16">;
1057def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001058
1059def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1060def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1061def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1062
1063// ...with double-spaced registers (not used for codegen):
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001064def VLD4DUPd8x2 : VLD4DUP<{0,0,1,?}, "8">;
1065def VLD4DUPd16x2 : VLD4DUP<{0,1,1,?}, "16">;
1066def VLD4DUPd32x2 : VLD4DUP<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001067
1068// ...with address register writeback:
1069class VLD4DUPWB<bits<4> op7_4, string Dt>
1070 : NLdSt<1, 0b10, 0b1111, op7_4,
1071 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001072 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD4dupu,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001073 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm",
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001074 "$Rn.addr = $wb", []> {
1075 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001076 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001077}
1078
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001079def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8">;
1080def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16">;
1081def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
1082
1083def VLD4DUPd8x2_UPD : VLD4DUPWB<{0,0,1,0}, "8">;
1084def VLD4DUPd16x2_UPD : VLD4DUPWB<{0,1,1,?}, "16">;
1085def VLD4DUPd32x2_UPD : VLD4DUPWB<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001086
1087def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1088def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1089def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1090
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001091} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001092
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001093let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +00001094
Bob Wilson709d5922010-08-25 23:27:42 +00001095// Classes for VST* pseudo-instructions with multi-register operands.
1096// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +00001097class VSTQPseudo<InstrItinClass itin>
1098 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
1099class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001100 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001101 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001102 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001103class VSTQQPseudo<InstrItinClass itin>
1104 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
1105class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001106 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001107 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001108 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +00001109class VSTQQQQPseudo<InstrItinClass itin>
1110 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src), itin, "">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001111class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001112 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +00001113 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001114 "$addr.addr = $wb">;
1115
Bob Wilson11d98992010-03-23 06:20:33 +00001116// VST1 : Vector Store (multiple single elements)
1117class VST1D<bits<4> op7_4, string Dt>
Owen Andersonf431eda2010-11-02 23:47:29 +00001118 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, DPR:$Vd),
1119 IIC_VST1, "vst1", Dt, "\\{$Vd\\}, $Rn", "", []> {
1120 let Rm = 0b1111;
1121 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001122 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001123}
Bob Wilson11d98992010-03-23 06:20:33 +00001124class VST1Q<bits<4> op7_4, string Dt>
1125 : NLdSt<0,0b00,0b1010,op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001126 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2), IIC_VST1x2,
1127 "vst1", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1128 let Rm = 0b1111;
1129 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001130 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001131}
Bob Wilson11d98992010-03-23 06:20:33 +00001132
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001133def VST1d8 : VST1D<{0,0,0,?}, "8">;
1134def VST1d16 : VST1D<{0,1,0,?}, "16">;
1135def VST1d32 : VST1D<{1,0,0,?}, "32">;
1136def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001137
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001138def VST1q8 : VST1Q<{0,0,?,?}, "8">;
1139def VST1q16 : VST1Q<{0,1,?,?}, "16">;
1140def VST1q32 : VST1Q<{1,0,?,?}, "32">;
1141def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001142
Evan Cheng60ff8792010-10-11 22:03:18 +00001143def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
1144def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
1145def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
1146def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001147
Bob Wilson25eb5012010-03-20 20:54:36 +00001148// ...with address register writeback:
1149class VST1DWB<bits<4> op7_4, string Dt>
1150 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001151 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd), IIC_VST1u,
1152 "vst1", Dt, "\\{$Vd\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1153 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001154 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001155}
Bob Wilson25eb5012010-03-20 20:54:36 +00001156class VST1QWB<bits<4> op7_4, string Dt>
1157 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001158 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1159 IIC_VST1x2u, "vst1", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1160 "$Rn.addr = $wb", []> {
1161 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001162 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001163}
Bob Wilson25eb5012010-03-20 20:54:36 +00001164
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001165def VST1d8_UPD : VST1DWB<{0,0,0,?}, "8">;
1166def VST1d16_UPD : VST1DWB<{0,1,0,?}, "16">;
1167def VST1d32_UPD : VST1DWB<{1,0,0,?}, "32">;
1168def VST1d64_UPD : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001169
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001170def VST1q8_UPD : VST1QWB<{0,0,?,?}, "8">;
1171def VST1q16_UPD : VST1QWB<{0,1,?,?}, "16">;
1172def VST1q32_UPD : VST1QWB<{1,0,?,?}, "32">;
1173def VST1q64_UPD : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001174
Evan Cheng60ff8792010-10-11 22:03:18 +00001175def VST1q8Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1176def VST1q16Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1177def VST1q32Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1178def VST1q64Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001179
Bob Wilson052ba452010-03-22 18:22:06 +00001180// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +00001181class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +00001182 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001183 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3),
1184 IIC_VST1x3, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1185 let Rm = 0b1111;
1186 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001187 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001188}
Bob Wilson25eb5012010-03-20 20:54:36 +00001189class VST1D3WB<bits<4> op7_4, string Dt>
1190 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001191 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001192 DPR:$Vd, DPR:$src2, DPR:$src3),
Owen Andersonf431eda2010-11-02 23:47:29 +00001193 IIC_VST1x3u, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1194 "$Rn.addr = $wb", []> {
1195 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001196 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001197}
Bob Wilson052ba452010-03-22 18:22:06 +00001198
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001199def VST1d8T : VST1D3<{0,0,0,?}, "8">;
1200def VST1d16T : VST1D3<{0,1,0,?}, "16">;
1201def VST1d32T : VST1D3<{1,0,0,?}, "32">;
1202def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001203
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001204def VST1d8T_UPD : VST1D3WB<{0,0,0,?}, "8">;
1205def VST1d16T_UPD : VST1D3WB<{0,1,0,?}, "16">;
1206def VST1d32T_UPD : VST1D3WB<{1,0,0,?}, "32">;
1207def VST1d64T_UPD : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001208
Evan Cheng60ff8792010-10-11 22:03:18 +00001209def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
1210def VST1d64TPseudo_UPD : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001211
Bob Wilson052ba452010-03-22 18:22:06 +00001212// ...with 4 registers (some of these are only for the disassembler):
1213class VST1D4<bits<4> op7_4, string Dt>
1214 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001215 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1216 IIC_VST1x4, "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001217 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001218 let Rm = 0b1111;
1219 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001220 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001221}
Bob Wilson25eb5012010-03-20 20:54:36 +00001222class VST1D4WB<bits<4> op7_4, string Dt>
1223 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001224 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001225 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST1x4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001226 "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1227 "$Rn.addr = $wb", []> {
1228 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001229 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001230}
Bob Wilson25eb5012010-03-20 20:54:36 +00001231
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001232def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
1233def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
1234def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
1235def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001236
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001237def VST1d8Q_UPD : VST1D4WB<{0,0,?,?}, "8">;
1238def VST1d16Q_UPD : VST1D4WB<{0,1,?,?}, "16">;
1239def VST1d32Q_UPD : VST1D4WB<{1,0,?,?}, "32">;
1240def VST1d64Q_UPD : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +00001241
Evan Cheng60ff8792010-10-11 22:03:18 +00001242def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1243def VST1d64QPseudo_UPD : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +00001244
Bob Wilsonb36ec862009-08-06 18:47:44 +00001245// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001246class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
1247 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001248 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2),
1249 IIC_VST2, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1250 let Rm = 0b1111;
1251 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001252 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001253}
Bob Wilson95808322010-03-18 20:18:39 +00001254class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +00001255 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001256 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1257 IIC_VST2x2, "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersond2f37942010-11-02 21:16:58 +00001258 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001259 let Rm = 0b1111;
1260 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001261 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001262}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001263
Owen Andersond2f37942010-11-02 21:16:58 +00001264def VST2d8 : VST2D<0b1000, {0,0,?,?}, "8">;
1265def VST2d16 : VST2D<0b1000, {0,1,?,?}, "16">;
1266def VST2d32 : VST2D<0b1000, {1,0,?,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001267
Owen Andersond2f37942010-11-02 21:16:58 +00001268def VST2q8 : VST2Q<{0,0,?,?}, "8">;
1269def VST2q16 : VST2Q<{0,1,?,?}, "16">;
1270def VST2q32 : VST2Q<{1,0,?,?}, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +00001271
Evan Cheng60ff8792010-10-11 22:03:18 +00001272def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
1273def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
1274def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001275
Evan Cheng60ff8792010-10-11 22:03:18 +00001276def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1277def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1278def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001279
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001280// ...with address register writeback:
1281class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1282 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001283 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1284 IIC_VST2u, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1285 "$Rn.addr = $wb", []> {
1286 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001287 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001288}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001289class VST2QWB<bits<4> op7_4, string Dt>
1290 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001291 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersond2f37942010-11-02 21:16:58 +00001292 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001293 "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1294 "$Rn.addr = $wb", []> {
1295 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001296 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001297}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001298
Owen Andersond2f37942010-11-02 21:16:58 +00001299def VST2d8_UPD : VST2DWB<0b1000, {0,0,?,?}, "8">;
1300def VST2d16_UPD : VST2DWB<0b1000, {0,1,?,?}, "16">;
1301def VST2d32_UPD : VST2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001302
Owen Andersond2f37942010-11-02 21:16:58 +00001303def VST2q8_UPD : VST2QWB<{0,0,?,?}, "8">;
1304def VST2q16_UPD : VST2QWB<{0,1,?,?}, "16">;
1305def VST2q32_UPD : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001306
Evan Cheng60ff8792010-10-11 22:03:18 +00001307def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1308def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1309def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001310
Evan Cheng60ff8792010-10-11 22:03:18 +00001311def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1312def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1313def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001314
Bob Wilson068b18b2010-03-20 21:15:48 +00001315// ...with double-spaced registers (for disassembly only):
Owen Andersond2f37942010-11-02 21:16:58 +00001316def VST2b8 : VST2D<0b1001, {0,0,?,?}, "8">;
1317def VST2b16 : VST2D<0b1001, {0,1,?,?}, "16">;
1318def VST2b32 : VST2D<0b1001, {1,0,?,?}, "32">;
1319def VST2b8_UPD : VST2DWB<0b1001, {0,0,?,?}, "8">;
1320def VST2b16_UPD : VST2DWB<0b1001, {0,1,?,?}, "16">;
1321def VST2b32_UPD : VST2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001322
Bob Wilsonb36ec862009-08-06 18:47:44 +00001323// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001324class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1325 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001326 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1327 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1328 let Rm = 0b1111;
1329 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001330 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001331}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001332
Owen Andersona1a45fd2010-11-02 21:47:03 +00001333def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1334def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1335def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001336
Evan Cheng60ff8792010-10-11 22:03:18 +00001337def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1338def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1339def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001340
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001341// ...with address register writeback:
1342class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1343 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001344 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001345 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001346 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1347 "$Rn.addr = $wb", []> {
1348 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001349 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001350}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001351
Owen Andersona1a45fd2010-11-02 21:47:03 +00001352def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1353def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1354def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001355
Evan Cheng60ff8792010-10-11 22:03:18 +00001356def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1357def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1358def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001359
Bob Wilson7de68142011-02-07 17:43:15 +00001360// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001361def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1362def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1363def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1364def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1365def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1366def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001367
Evan Cheng60ff8792010-10-11 22:03:18 +00001368def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1369def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1370def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001371
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001372// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001373def VST3q8oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1374def VST3q16oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1375def VST3q32oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1376
Evan Cheng60ff8792010-10-11 22:03:18 +00001377def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1378def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1379def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001380
Bob Wilsonb36ec862009-08-06 18:47:44 +00001381// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001382class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1383 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001384 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1385 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001386 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001387 let Rm = 0b1111;
1388 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001389 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001390}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001391
Owen Andersona1a45fd2010-11-02 21:47:03 +00001392def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1393def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1394def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001395
Evan Cheng60ff8792010-10-11 22:03:18 +00001396def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1397def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1398def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001399
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001400// ...with address register writeback:
1401class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1402 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001403 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001404 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001405 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1406 "$Rn.addr = $wb", []> {
1407 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001408 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001409}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001410
Owen Andersona1a45fd2010-11-02 21:47:03 +00001411def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1412def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1413def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001414
Evan Cheng60ff8792010-10-11 22:03:18 +00001415def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1416def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1417def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001418
Bob Wilson7de68142011-02-07 17:43:15 +00001419// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001420def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1421def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1422def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1423def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1424def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1425def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001426
Evan Cheng60ff8792010-10-11 22:03:18 +00001427def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1428def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1429def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001430
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001431// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001432def VST4q8oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1433def VST4q16oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1434def VST4q32oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1435
Evan Cheng60ff8792010-10-11 22:03:18 +00001436def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1437def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1438def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001439
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001440} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1441
Bob Wilson8466fa12010-09-13 23:01:35 +00001442// Classes for VST*LN pseudo-instructions with multi-register operands.
1443// These are expanded to real instructions after register allocation.
1444class VSTQLNPseudo<InstrItinClass itin>
1445 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1446 itin, "">;
1447class VSTQLNWBPseudo<InstrItinClass itin>
1448 : PseudoNLdSt<(outs GPR:$wb),
1449 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1450 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1451class VSTQQLNPseudo<InstrItinClass itin>
1452 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1453 itin, "">;
1454class VSTQQLNWBPseudo<InstrItinClass itin>
1455 : PseudoNLdSt<(outs GPR:$wb),
1456 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1457 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1458class VSTQQQQLNPseudo<InstrItinClass itin>
1459 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1460 itin, "">;
1461class VSTQQQQLNWBPseudo<InstrItinClass itin>
1462 : PseudoNLdSt<(outs GPR:$wb),
1463 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1464 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1465
Bob Wilsonb07c1712009-10-07 21:53:04 +00001466// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001467class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1468 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001469 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001470 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001471 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
1472 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001473 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001474 let DecoderMethod = "DecodeVST1LN";
Owen Andersone95c9462010-11-02 21:54:45 +00001475}
Mon P Wang183c6272011-05-09 17:47:27 +00001476class VST1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1477 PatFrag StoreOp, SDNode ExtractOp>
1478 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
1479 (ins addrmode6oneL32:$Rn, DPR:$Vd, nohash_imm:$lane),
1480 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001481 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6oneL32:$Rn)]>{
Mon P Wang183c6272011-05-09 17:47:27 +00001482 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001483 let DecoderMethod = "DecodeVST1LN";
Mon P Wang183c6272011-05-09 17:47:27 +00001484}
Bob Wilsond168cef2010-11-03 16:24:53 +00001485class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1486 : VSTQLNPseudo<IIC_VST1ln> {
1487 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1488 addrmode6:$addr)];
1489}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001490
Bob Wilsond168cef2010-11-03 16:24:53 +00001491def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
1492 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001493 let Inst{7-5} = lane{2-0};
1494}
Bob Wilsond168cef2010-11-03 16:24:53 +00001495def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
1496 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001497 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001498 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001499}
Mon P Wang183c6272011-05-09 17:47:27 +00001500
1501def VST1LNd32 : VST1LN32<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001502 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001503 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001504}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001505
Bob Wilsond168cef2010-11-03 16:24:53 +00001506def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1507def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1508def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001509
Bob Wilson746fa172010-12-10 22:13:32 +00001510def : Pat<(store (extractelt (v2f32 DPR:$src), imm:$lane), addrmode6:$addr),
1511 (VST1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
1512def : Pat<(store (extractelt (v4f32 QPR:$src), imm:$lane), addrmode6:$addr),
1513 (VST1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
1514
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001515// ...with address register writeback:
Bob Wilsonda525062011-02-25 06:42:42 +00001516class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1517 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001518 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001519 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00001520 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001521 "\\{$Vd[$lane]\\}, $Rn$Rm",
Bob Wilsonda525062011-02-25 06:42:42 +00001522 "$Rn.addr = $wb",
1523 [(set GPR:$wb, (StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane),
Owen Anderson7a2e1772011-08-15 18:44:44 +00001524 addrmode6:$Rn, am6offset:$Rm))]> {
1525 let DecoderMethod = "DecodeVST1LN";
1526}
Bob Wilsonda525062011-02-25 06:42:42 +00001527class VST1QLNWBPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1528 : VSTQLNWBPseudo<IIC_VST1lnu> {
1529 let Pattern = [(set GPR:$wb, (StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1530 addrmode6:$addr, am6offset:$offset))];
1531}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001532
Bob Wilsonda525062011-02-25 06:42:42 +00001533def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8", v8i8, post_truncsti8,
1534 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001535 let Inst{7-5} = lane{2-0};
1536}
Bob Wilsonda525062011-02-25 06:42:42 +00001537def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16", v4i16, post_truncsti16,
1538 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001539 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001540 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001541}
Bob Wilsonda525062011-02-25 06:42:42 +00001542def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32", v2i32, post_store,
1543 extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001544 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001545 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001546}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001547
Bob Wilsonda525062011-02-25 06:42:42 +00001548def VST1LNq8Pseudo_UPD : VST1QLNWBPseudo<v16i8, post_truncsti8, NEONvgetlaneu>;
1549def VST1LNq16Pseudo_UPD : VST1QLNWBPseudo<v8i16, post_truncsti16,NEONvgetlaneu>;
1550def VST1LNq32Pseudo_UPD : VST1QLNWBPseudo<v4i32, post_store, extractelt>;
1551
1552let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson63c90632009-10-07 20:49:18 +00001553
Bob Wilson8a3198b2009-09-01 18:51:56 +00001554// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001555class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001556 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001557 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
1558 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001559 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001560 let Rm = 0b1111;
1561 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001562 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001563}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001564
Owen Andersonb20594f2010-11-02 22:18:18 +00001565def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
1566 let Inst{7-5} = lane{2-0};
1567}
1568def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
1569 let Inst{7-6} = lane{1-0};
1570}
1571def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
1572 let Inst{7} = lane{0};
1573}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001574
Evan Cheng60ff8792010-10-11 22:03:18 +00001575def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1576def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1577def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001578
Bob Wilson41315282010-03-20 20:39:53 +00001579// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001580def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
1581 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001582 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001583}
1584def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
1585 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001586 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001587}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001588
Evan Cheng60ff8792010-10-11 22:03:18 +00001589def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1590def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001591
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001592// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001593class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001594 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001595 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +00001596 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001597 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Owen Andersonb20594f2010-11-02 22:18:18 +00001598 "$addr.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001599 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001600 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001601}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001602
Owen Andersonb20594f2010-11-02 22:18:18 +00001603def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
1604 let Inst{7-5} = lane{2-0};
1605}
1606def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
1607 let Inst{7-6} = lane{1-0};
1608}
1609def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
1610 let Inst{7} = lane{0};
1611}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001612
Evan Cheng60ff8792010-10-11 22:03:18 +00001613def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1614def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1615def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001616
Owen Andersonb20594f2010-11-02 22:18:18 +00001617def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
1618 let Inst{7-6} = lane{1-0};
1619}
1620def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
1621 let Inst{7} = lane{0};
1622}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001623
Evan Cheng60ff8792010-10-11 22:03:18 +00001624def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1625def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001626
Bob Wilson8a3198b2009-09-01 18:51:56 +00001627// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001628class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001629 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001630 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00001631 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001632 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
1633 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001634 let DecoderMethod = "DecodeVST3LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001635}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001636
Owen Andersonb20594f2010-11-02 22:18:18 +00001637def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
1638 let Inst{7-5} = lane{2-0};
1639}
1640def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
1641 let Inst{7-6} = lane{1-0};
1642}
1643def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
1644 let Inst{7} = lane{0};
1645}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001646
Evan Cheng60ff8792010-10-11 22:03:18 +00001647def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1648def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1649def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001650
Bob Wilson41315282010-03-20 20:39:53 +00001651// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001652def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
1653 let Inst{7-6} = lane{1-0};
1654}
1655def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
1656 let Inst{7} = lane{0};
1657}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001658
Evan Cheng60ff8792010-10-11 22:03:18 +00001659def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1660def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001661
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001662// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001663class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001664 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001665 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001666 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001667 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001668 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +00001669 "$Rn.addr = $wb", []> {
1670 let DecoderMethod = "DecodeVST3LN";
1671}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001672
Owen Andersonb20594f2010-11-02 22:18:18 +00001673def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
1674 let Inst{7-5} = lane{2-0};
1675}
1676def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
1677 let Inst{7-6} = lane{1-0};
1678}
1679def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
1680 let Inst{7} = lane{0};
1681}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001682
Evan Cheng60ff8792010-10-11 22:03:18 +00001683def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1684def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1685def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001686
Owen Andersonb20594f2010-11-02 22:18:18 +00001687def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
1688 let Inst{7-6} = lane{1-0};
1689}
1690def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
1691 let Inst{7} = lane{0};
1692}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001693
Evan Cheng60ff8792010-10-11 22:03:18 +00001694def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
1695def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001696
Bob Wilson8a3198b2009-09-01 18:51:56 +00001697// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001698class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001699 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001700 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00001701 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001702 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001703 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001704 let Rm = 0b1111;
1705 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001706 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001707}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001708
Owen Andersonb20594f2010-11-02 22:18:18 +00001709def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
1710 let Inst{7-5} = lane{2-0};
1711}
1712def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
1713 let Inst{7-6} = lane{1-0};
1714}
1715def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
1716 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001717 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001718}
Bob Wilson56311392009-10-09 00:01:36 +00001719
Evan Cheng60ff8792010-10-11 22:03:18 +00001720def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1721def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1722def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001723
Bob Wilson41315282010-03-20 20:39:53 +00001724// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001725def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
1726 let Inst{7-6} = lane{1-0};
1727}
1728def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
1729 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001730 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001731}
Bob Wilson56311392009-10-09 00:01:36 +00001732
Evan Cheng60ff8792010-10-11 22:03:18 +00001733def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
1734def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00001735
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001736// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001737class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001738 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001739 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001740 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001741 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001742 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
1743 "$Rn.addr = $wb", []> {
1744 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001745 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001746}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001747
Owen Andersonb20594f2010-11-02 22:18:18 +00001748def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
1749 let Inst{7-5} = lane{2-0};
1750}
1751def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
1752 let Inst{7-6} = lane{1-0};
1753}
1754def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
1755 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001756 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001757}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001758
Evan Cheng60ff8792010-10-11 22:03:18 +00001759def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1760def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1761def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001762
Owen Andersonb20594f2010-11-02 22:18:18 +00001763def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
1764 let Inst{7-6} = lane{1-0};
1765}
1766def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
1767 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001768 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001769}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001770
Evan Cheng60ff8792010-10-11 22:03:18 +00001771def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
1772def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001773
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001774} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00001775
Bob Wilson205a5ca2009-07-08 18:11:30 +00001776
Bob Wilson5bafff32009-06-22 23:27:02 +00001777//===----------------------------------------------------------------------===//
1778// NEON pattern fragments
1779//===----------------------------------------------------------------------===//
1780
1781// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001782def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001783 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1784 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001785}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001786def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001787 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1788 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001789}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001790def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001791 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1792 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001793}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001794def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001795 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1796 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001797}]>;
1798
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00001799// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001800def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001801 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
1802 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001803}]>;
1804
Bob Wilson5bafff32009-06-22 23:27:02 +00001805// Translate lane numbers from Q registers to D subregs.
1806def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001807 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001808}]>;
1809def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001810 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001811}]>;
1812def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001813 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001814}]>;
1815
1816//===----------------------------------------------------------------------===//
1817// Instruction Classes
1818//===----------------------------------------------------------------------===//
1819
Bob Wilson4711d5c2010-12-13 23:02:37 +00001820// Basic 2-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001821class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001822 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1823 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001824 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1825 (ins DPR:$Vm), IIC_VUNAD, OpcodeStr, Dt,"$Vd, $Vm", "",
1826 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001827class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001828 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1829 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001830 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
1831 (ins QPR:$Vm), IIC_VUNAQ, OpcodeStr, Dt,"$Vd, $Vm", "",
1832 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001833
Bob Wilson69bfbd62010-02-17 22:42:54 +00001834// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001835class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001836 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001837 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001838 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001839 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1840 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1841 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001842class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00001843 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001844 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001845 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001846 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
1847 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1848 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001849
Bob Wilson973a0742010-08-30 20:02:30 +00001850// Narrow 2-register operations.
1851class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1852 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1853 InstrItinClass itin, string OpcodeStr, string Dt,
1854 ValueType TyD, ValueType TyQ, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001855 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
1856 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1857 [(set DPR:$Vd, (TyD (OpNode (TyQ QPR:$Vm))))]>;
Bob Wilson973a0742010-08-30 20:02:30 +00001858
Bob Wilson5bafff32009-06-22 23:27:02 +00001859// Narrow 2-register intrinsics.
1860class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1861 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001862 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00001863 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001864 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
1865 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1866 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001867
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001868// Long 2-register operations (currently only used for VMOVL).
1869class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1870 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1871 InstrItinClass itin, string OpcodeStr, string Dt,
1872 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001873 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
1874 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1875 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001876
Bob Wilson04063562010-12-15 22:14:12 +00001877// Long 2-register intrinsics.
1878class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1879 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1880 InstrItinClass itin, string OpcodeStr, string Dt,
1881 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
1882 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
1883 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1884 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vm))))]>;
1885
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001886// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00001887class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00001888 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$Vd, DPR:$Vm),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001889 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Owen Andersonca6945e2010-12-01 00:28:25 +00001890 OpcodeStr, Dt, "$Vd, $Vm",
1891 "$src1 = $Vd, $src2 = $Vm", []>;
David Goodwin127221f2009-09-23 21:38:08 +00001892class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00001893 InstrItinClass itin, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00001894 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$Vd, QPR:$Vm),
1895 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$Vd, $Vm",
1896 "$src1 = $Vd, $src2 = $Vm", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001897
Bob Wilson4711d5c2010-12-13 23:02:37 +00001898// Basic 3-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001899class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001900 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001901 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001902 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001903 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1904 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1905 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001906 let isCommutable = Commutable;
1907}
1908// Same as N3VD but no data type.
1909class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1910 InstrItinClass itin, string OpcodeStr,
1911 ValueType ResTy, ValueType OpTy,
1912 SDNode OpNode, bit Commutable>
1913 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbachefaeb412010-11-19 22:36:02 +00001914 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1915 OpcodeStr, "$Vd, $Vn, $Vm", "",
1916 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001917 let isCommutable = Commutable;
1918}
Johnny Chen897dd0c2010-03-27 01:03:13 +00001919
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001920class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001921 InstrItinClass itin, string OpcodeStr, string Dt,
1922 ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001923 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001924 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
1925 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1926 [(set (Ty DPR:$Vd),
1927 (Ty (ShOp (Ty DPR:$Vn),
1928 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001929 let isCommutable = 0;
1930}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001931class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001932 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001933 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001934 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
1935 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$Vd, $Vn, $Vm[$lane]","",
1936 [(set (Ty DPR:$Vd),
1937 (Ty (ShOp (Ty DPR:$Vn),
1938 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001939 let isCommutable = 0;
1940}
1941
Bob Wilson5bafff32009-06-22 23:27:02 +00001942class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001943 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001944 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001945 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00001946 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1947 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1948 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001949 let isCommutable = Commutable;
1950}
1951class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1952 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001953 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00001954 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00001955 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1956 OpcodeStr, "$Vd, $Vn, $Vm", "",
1957 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001958 let isCommutable = Commutable;
1959}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001960class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001961 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001962 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001963 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001964 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
1965 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1966 [(set (ResTy QPR:$Vd),
1967 (ResTy (ShOp (ResTy QPR:$Vn),
1968 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001969 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001970 let isCommutable = 0;
1971}
Bob Wilson9abe19d2010-02-17 00:31:29 +00001972class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001973 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001974 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001975 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
1976 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$Vd, $Vn, $Vm[$lane]","",
1977 [(set (ResTy QPR:$Vd),
1978 (ResTy (ShOp (ResTy QPR:$Vn),
1979 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001980 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001981 let isCommutable = 0;
1982}
Bob Wilson5bafff32009-06-22 23:27:02 +00001983
1984// Basic 3-register intrinsics, both double- and quad-register.
1985class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001986 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001987 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001988 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001989 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
1990 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1991 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001992 let isCommutable = Commutable;
1993}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001994class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001995 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001996 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001997 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
1998 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1999 [(set (Ty DPR:$Vd),
2000 (Ty (IntOp (Ty DPR:$Vn),
2001 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002002 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002003 let isCommutable = 0;
2004}
David Goodwin658ea602009-09-25 18:38:29 +00002005class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002006 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002007 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002008 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
2009 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2010 [(set (Ty DPR:$Vd),
2011 (Ty (IntOp (Ty DPR:$Vn),
2012 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002013 let isCommutable = 0;
2014}
Owen Anderson3557d002010-10-26 20:56:57 +00002015class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2016 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002017 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002018 : N3V<op24, op23, op21_20, op11_8, 0, op4,
2019 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
2020 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2021 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002022 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002023}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002024
Bob Wilson5bafff32009-06-22 23:27:02 +00002025class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002026 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002027 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002028 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002029 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
2030 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2031 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002032 let isCommutable = Commutable;
2033}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002034class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002035 string OpcodeStr, string Dt,
2036 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002037 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002038 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
2039 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2040 [(set (ResTy QPR:$Vd),
2041 (ResTy (IntOp (ResTy QPR:$Vn),
2042 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002043 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002044 let isCommutable = 0;
2045}
David Goodwin658ea602009-09-25 18:38:29 +00002046class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002047 string OpcodeStr, string Dt,
2048 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002049 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002050 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
2051 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2052 [(set (ResTy QPR:$Vd),
2053 (ResTy (IntOp (ResTy QPR:$Vn),
2054 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002055 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002056 let isCommutable = 0;
2057}
Owen Anderson3557d002010-10-26 20:56:57 +00002058class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2059 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002060 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002061 : N3V<op24, op23, op21_20, op11_8, 1, op4,
2062 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
2063 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2064 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002065 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002066}
Bob Wilson5bafff32009-06-22 23:27:02 +00002067
Bob Wilson4711d5c2010-12-13 23:02:37 +00002068// Multiply-Add/Sub operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002069class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002070 InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002071 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002072 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002073 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2074 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2075 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2076 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
2077
David Goodwin658ea602009-09-25 18:38:29 +00002078class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002079 string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002080 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002081 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002082 (outs DPR:$Vd),
2083 (ins DPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002084 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002085 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2086 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002087 (Ty (ShOp (Ty DPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002088 (Ty (MulOp DPR:$Vn,
2089 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002090 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002091class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002092 string OpcodeStr, string Dt,
2093 ValueType Ty, SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002094 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00002095 (outs DPR:$Vd),
2096 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002097 NVMulSLFrm, itin,
Owen Anderson18341e92010-10-22 18:54:37 +00002098 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2099 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002100 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00002101 (Ty (MulOp DPR:$Vn,
2102 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002103 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002104
Bob Wilson5bafff32009-06-22 23:27:02 +00002105class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002106 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
Evan Cheng48575f62010-12-05 22:04:16 +00002107 SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002108 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002109 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2110 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2111 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2112 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002113class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002114 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Evan Cheng48575f62010-12-05 22:04:16 +00002115 SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002116 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002117 (outs QPR:$Vd),
2118 (ins QPR:$src1, QPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002119 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002120 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2121 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002122 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002123 (ResTy (MulOp QPR:$Vn,
2124 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002125 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002126class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002127 string OpcodeStr, string Dt,
2128 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002129 SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002130 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002131 (outs QPR:$Vd),
2132 (ins QPR:$src1, QPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002133 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002134 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2135 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002136 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002137 (ResTy (MulOp QPR:$Vn,
2138 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002139 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002140
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002141// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
2142class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2143 InstrItinClass itin, string OpcodeStr, string Dt,
2144 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2145 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002146 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2147 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2148 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2149 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002150class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2151 InstrItinClass itin, string OpcodeStr, string Dt,
2152 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2153 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002154 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2155 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2156 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2157 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002158
Bob Wilson5bafff32009-06-22 23:27:02 +00002159// Neon 3-argument intrinsics, both double- and quad-register.
2160// The destination register is also used as the first source operand register.
2161class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002162 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002163 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002164 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002165 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2166 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2167 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$src1),
2168 (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002169class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002170 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002171 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002172 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002173 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2174 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2175 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$src1),
2176 (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002177
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002178// Long Multiply-Add/Sub operations.
2179class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2180 InstrItinClass itin, string OpcodeStr, string Dt,
2181 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
2182 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00002183 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2184 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2185 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2186 (TyQ (MulOp (TyD DPR:$Vn),
2187 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002188class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2189 InstrItinClass itin, string OpcodeStr, string Dt,
2190 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002191 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Owen Andersonca6945e2010-12-01 00:28:25 +00002192 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002193 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002194 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2195 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002196 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002197 (TyQ (MulOp (TyD DPR:$Vn),
2198 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002199 imm:$lane))))))]>;
2200class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2201 InstrItinClass itin, string OpcodeStr, string Dt,
2202 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002203 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Owen Andersonca6945e2010-12-01 00:28:25 +00002204 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002205 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002206 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2207 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002208 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002209 (TyQ (MulOp (TyD DPR:$Vn),
2210 (TyD (NEONvduplane (TyD DPR_8:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002211 imm:$lane))))))]>;
2212
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002213// Long Intrinsic-Op vector operations with explicit extend (VABAL).
2214class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2215 InstrItinClass itin, string OpcodeStr, string Dt,
2216 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2217 SDNode OpNode>
2218 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00002219 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2220 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2221 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2222 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2223 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002224
Bob Wilson5bafff32009-06-22 23:27:02 +00002225// Neon Long 3-argument intrinsic. The destination register is
2226// a quad-register and is also used as the first source operand register.
2227class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002228 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002229 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002230 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00002231 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2232 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2233 [(set QPR:$Vd,
2234 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002235class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002236 string OpcodeStr, string Dt,
2237 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002238 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002239 (outs QPR:$Vd),
2240 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002241 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002242 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2243 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002244 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002245 (OpTy DPR:$Vn),
2246 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002247 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002248class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2249 InstrItinClass itin, string OpcodeStr, string Dt,
2250 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002251 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002252 (outs QPR:$Vd),
2253 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002254 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002255 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2256 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002257 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002258 (OpTy DPR:$Vn),
2259 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002260 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002261
Bob Wilson5bafff32009-06-22 23:27:02 +00002262// Narrowing 3-register intrinsics.
2263class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002264 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00002265 Intrinsic IntOp, bit Commutable>
2266 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002267 (outs DPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINi4D,
2268 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2269 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vn), (TyQ QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002270 let isCommutable = Commutable;
2271}
2272
Bob Wilson04d6c282010-08-29 05:57:34 +00002273// Long 3-register operations.
2274class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2275 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002276 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2277 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002278 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2279 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2280 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002281 let isCommutable = Commutable;
2282}
2283class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2284 InstrItinClass itin, string OpcodeStr, string Dt,
2285 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002286 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002287 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
2288 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2289 [(set QPR:$Vd,
2290 (TyQ (OpNode (TyD DPR:$Vn),
2291 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002292class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2293 InstrItinClass itin, string OpcodeStr, string Dt,
2294 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002295 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002296 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
2297 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2298 [(set QPR:$Vd,
2299 (TyQ (OpNode (TyD DPR:$Vn),
2300 (TyD (NEONvduplane (TyD DPR_8:$Vm), imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002301
2302// Long 3-register operations with explicitly extended operands.
2303class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2304 InstrItinClass itin, string OpcodeStr, string Dt,
2305 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2306 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00002307 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002308 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2309 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2310 [(set QPR:$Vd, (OpNode (TyQ (ExtOp (TyD DPR:$Vn))),
2311 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Owen Andersone0e6dc32010-10-21 18:09:17 +00002312 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00002313}
2314
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002315// Long 3-register intrinsics with explicit extend (VABDL).
2316class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2317 InstrItinClass itin, string OpcodeStr, string Dt,
2318 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2319 bit Commutable>
2320 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002321 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2322 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2323 [(set QPR:$Vd, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2324 (TyD DPR:$Vm))))))]> {
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002325 let isCommutable = Commutable;
2326}
2327
Bob Wilson5bafff32009-06-22 23:27:02 +00002328// Long 3-register intrinsics.
2329class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002330 InstrItinClass itin, string OpcodeStr, string Dt,
2331 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002332 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002333 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2334 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2335 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002336 let isCommutable = Commutable;
2337}
David Goodwin658ea602009-09-25 18:38:29 +00002338class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002339 string OpcodeStr, string Dt,
2340 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002341 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002342 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
2343 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2344 [(set (ResTy QPR:$Vd),
2345 (ResTy (IntOp (OpTy DPR:$Vn),
2346 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002347 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002348class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2349 InstrItinClass itin, string OpcodeStr, string Dt,
2350 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002351 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002352 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
2353 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2354 [(set (ResTy QPR:$Vd),
2355 (ResTy (IntOp (OpTy DPR:$Vn),
2356 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002357 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002358
Bob Wilson04d6c282010-08-29 05:57:34 +00002359// Wide 3-register operations.
2360class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2361 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2362 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002363 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002364 (outs QPR:$Vd), (ins QPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VSUBiD,
2365 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2366 [(set QPR:$Vd, (OpNode (TyQ QPR:$Vn),
2367 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002368 let isCommutable = Commutable;
2369}
2370
2371// Pairwise long 2-register intrinsics, both double- and quad-register.
2372class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002373 bits<2> op17_16, bits<5> op11_7, bit op4,
2374 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002375 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002376 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2377 (ins DPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2378 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002379class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002380 bits<2> op17_16, bits<5> op11_7, bit op4,
2381 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002382 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002383 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2384 (ins QPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2385 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002386
2387// Pairwise long 2-register accumulate intrinsics,
2388// both double- and quad-register.
2389// The destination register is also used as the first source operand register.
2390class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002391 bits<2> op17_16, bits<5> op11_7, bit op4,
2392 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002393 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2394 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002395 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2396 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2397 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002398class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002399 bits<2> op17_16, bits<5> op11_7, bit op4,
2400 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002401 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2402 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002403 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2404 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2405 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002406
2407// Shift by immediate,
2408// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002409class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002410 Format f, InstrItinClass itin, Operand ImmTy,
2411 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002412 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002413 (outs DPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002414 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2415 [(set DPR:$Vd, (Ty (OpNode (Ty DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002416class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002417 Format f, InstrItinClass itin, Operand ImmTy,
2418 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002419 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002420 (outs QPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002421 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2422 [(set QPR:$Vd, (Ty (OpNode (Ty QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002423
Johnny Chen6c8648b2010-03-17 23:26:50 +00002424// Long shift by immediate.
2425class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2426 string OpcodeStr, string Dt,
2427 ValueType ResTy, ValueType OpTy, SDNode OpNode>
2428 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002429 (outs QPR:$Vd), (ins DPR:$Vm, i32imm:$SIMM), N2RegVShLFrm,
2430 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2431 [(set QPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm),
Johnny Chen6c8648b2010-03-17 23:26:50 +00002432 (i32 imm:$SIMM))))]>;
2433
Bob Wilson5bafff32009-06-22 23:27:02 +00002434// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002435class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002436 InstrItinClass itin, string OpcodeStr, string Dt,
Bill Wendlinga656b632011-03-01 01:00:59 +00002437 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002438 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Bill Wendlinga656b632011-03-01 01:00:59 +00002439 (outs DPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002440 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2441 [(set DPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm),
Bob Wilson5bafff32009-06-22 23:27:02 +00002442 (i32 imm:$SIMM))))]>;
2443
2444// Shift right by immediate and accumulate,
2445// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002446class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002447 Operand ImmTy, string OpcodeStr, string Dt,
2448 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002449 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002450 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002451 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2452 [(set DPR:$Vd, (Ty (add DPR:$src1,
2453 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002454class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002455 Operand ImmTy, string OpcodeStr, string Dt,
2456 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002457 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002458 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002459 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2460 [(set QPR:$Vd, (Ty (add QPR:$src1,
2461 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002462
2463// Shift by immediate and insert,
2464// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002465class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002466 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2467 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002468 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002469 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiD,
Owen Anderson0745c382010-10-27 17:40:08 +00002470 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2471 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002472class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002473 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2474 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002475 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002476 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiQ,
Owen Anderson0745c382010-10-27 17:40:08 +00002477 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2478 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002479
2480// Convert, with fractional bits immediate,
2481// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002482class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002483 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002484 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002485 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002486 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2487 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2488 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002489class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002490 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002491 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002492 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002493 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2494 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2495 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002496
2497//===----------------------------------------------------------------------===//
2498// Multiclasses
2499//===----------------------------------------------------------------------===//
2500
Bob Wilson916ac5b2009-10-03 04:44:16 +00002501// Abbreviations used in multiclass suffixes:
2502// Q = quarter int (8 bit) elements
2503// H = half int (16 bit) elements
2504// S = single int (32 bit) elements
2505// D = double int (64 bit) elements
2506
Bob Wilson094dd802010-12-18 00:42:58 +00002507// Neon 2-register vector operations and intrinsics.
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002508
Bob Wilson094dd802010-12-18 00:42:58 +00002509// Neon 2-register comparisons.
2510// source operand element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00002511multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2512 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc24cb352010-11-08 23:21:22 +00002513 string asm, SDNode OpNode> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002514 // 64-bit vector types.
2515 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002516 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002517 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002518 [(set DPR:$Vd, (v8i8 (OpNode (v8i8 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002519 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002520 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002521 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002522 [(set DPR:$Vd, (v4i16 (OpNode (v4i16 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002523 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002524 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002525 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002526 [(set DPR:$Vd, (v2i32 (OpNode (v2i32 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002527 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002528 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002529 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002530 [(set DPR:$Vd, (v2i32 (OpNode (v2f32 DPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002531 let Inst{10} = 1; // overwrite F = 1
2532 }
2533
2534 // 128-bit vector types.
2535 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002536 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002537 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002538 [(set QPR:$Vd, (v16i8 (OpNode (v16i8 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002539 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002540 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002541 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002542 [(set QPR:$Vd, (v8i16 (OpNode (v8i16 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002543 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002544 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002545 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002546 [(set QPR:$Vd, (v4i32 (OpNode (v4i32 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002547 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002548 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002549 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002550 [(set QPR:$Vd, (v4i32 (OpNode (v4f32 QPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002551 let Inst{10} = 1; // overwrite F = 1
2552 }
2553}
2554
Bob Wilson094dd802010-12-18 00:42:58 +00002555
2556// Neon 2-register vector intrinsics,
2557// element sizes of 8, 16 and 32 bits:
2558multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2559 bits<5> op11_7, bit op4,
2560 InstrItinClass itinD, InstrItinClass itinQ,
2561 string OpcodeStr, string Dt, Intrinsic IntOp> {
2562 // 64-bit vector types.
2563 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2564 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
2565 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2566 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
2567 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2568 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
2569
2570 // 128-bit vector types.
2571 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2572 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
2573 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2574 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
2575 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2576 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
2577}
2578
2579
2580// Neon Narrowing 2-register vector operations,
2581// source operand element sizes of 16, 32 and 64 bits:
2582multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2583 bits<5> op11_7, bit op6, bit op4,
2584 InstrItinClass itin, string OpcodeStr, string Dt,
2585 SDNode OpNode> {
2586 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2587 itin, OpcodeStr, !strconcat(Dt, "16"),
2588 v8i8, v8i16, OpNode>;
2589 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2590 itin, OpcodeStr, !strconcat(Dt, "32"),
2591 v4i16, v4i32, OpNode>;
2592 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2593 itin, OpcodeStr, !strconcat(Dt, "64"),
2594 v2i32, v2i64, OpNode>;
2595}
2596
2597// Neon Narrowing 2-register vector intrinsics,
2598// source operand element sizes of 16, 32 and 64 bits:
2599multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2600 bits<5> op11_7, bit op6, bit op4,
2601 InstrItinClass itin, string OpcodeStr, string Dt,
2602 Intrinsic IntOp> {
2603 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2604 itin, OpcodeStr, !strconcat(Dt, "16"),
2605 v8i8, v8i16, IntOp>;
2606 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2607 itin, OpcodeStr, !strconcat(Dt, "32"),
2608 v4i16, v4i32, IntOp>;
2609 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2610 itin, OpcodeStr, !strconcat(Dt, "64"),
2611 v2i32, v2i64, IntOp>;
2612}
2613
2614
2615// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2616// source operand element sizes of 16, 32 and 64 bits:
2617multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2618 string OpcodeStr, string Dt, SDNode OpNode> {
2619 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2620 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2621 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2622 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2623 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2624 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2625}
2626
2627
Bob Wilson5bafff32009-06-22 23:27:02 +00002628// Neon 3-register vector operations.
2629
2630// First with only element sizes of 8, 16 and 32 bits:
2631multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002632 InstrItinClass itinD16, InstrItinClass itinD32,
2633 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002634 string OpcodeStr, string Dt,
2635 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002636 // 64-bit vector types.
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002637 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002638 OpcodeStr, !strconcat(Dt, "8"),
2639 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002640 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002641 OpcodeStr, !strconcat(Dt, "16"),
2642 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002643 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002644 OpcodeStr, !strconcat(Dt, "32"),
2645 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002646
2647 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002648 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002649 OpcodeStr, !strconcat(Dt, "8"),
2650 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002651 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002652 OpcodeStr, !strconcat(Dt, "16"),
2653 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002654 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002655 OpcodeStr, !strconcat(Dt, "32"),
2656 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002657}
2658
Evan Chengf81bf152009-11-23 21:57:23 +00002659multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
2660 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
2661 v4i16, ShOp>;
2662 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002663 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002664 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00002665 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002666 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002667 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002668}
2669
Bob Wilson5bafff32009-06-22 23:27:02 +00002670// ....then also with element size 64 bits:
2671multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002672 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002673 string OpcodeStr, string Dt,
2674 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00002675 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002676 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00002677 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00002678 OpcodeStr, !strconcat(Dt, "64"),
2679 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002680 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002681 OpcodeStr, !strconcat(Dt, "64"),
2682 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002683}
2684
2685
Bob Wilson5bafff32009-06-22 23:27:02 +00002686// Neon 3-register vector intrinsics.
2687
2688// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002689multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002690 InstrItinClass itinD16, InstrItinClass itinD32,
2691 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002692 string OpcodeStr, string Dt,
2693 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002694 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002695 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002696 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002697 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002698 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002699 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002700 v2i32, v2i32, IntOp, Commutable>;
2701
2702 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002703 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002704 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002705 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002706 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002707 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002708 v4i32, v4i32, IntOp, Commutable>;
2709}
Owen Anderson3557d002010-10-26 20:56:57 +00002710multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2711 InstrItinClass itinD16, InstrItinClass itinD32,
2712 InstrItinClass itinQ16, InstrItinClass itinQ32,
2713 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002714 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002715 // 64-bit vector types.
2716 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
2717 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002718 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002719 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
2720 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002721 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002722
2723 // 128-bit vector types.
2724 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
2725 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002726 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002727 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
2728 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002729 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002730}
Bob Wilson5bafff32009-06-22 23:27:02 +00002731
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002732multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002733 InstrItinClass itinD16, InstrItinClass itinD32,
2734 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002735 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00002736 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002737 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002738 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002739 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002740 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002741 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002742 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002743 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002744}
2745
Bob Wilson5bafff32009-06-22 23:27:02 +00002746// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002747multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002748 InstrItinClass itinD16, InstrItinClass itinD32,
2749 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002750 string OpcodeStr, string Dt,
2751 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002752 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002753 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002754 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002755 OpcodeStr, !strconcat(Dt, "8"),
2756 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002757 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002758 OpcodeStr, !strconcat(Dt, "8"),
2759 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002760}
Owen Anderson3557d002010-10-26 20:56:57 +00002761multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2762 InstrItinClass itinD16, InstrItinClass itinD32,
2763 InstrItinClass itinQ16, InstrItinClass itinQ32,
2764 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002765 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002766 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002767 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002768 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
2769 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002770 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002771 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
2772 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002773 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002774}
2775
Bob Wilson5bafff32009-06-22 23:27:02 +00002776
2777// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002778multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002779 InstrItinClass itinD16, InstrItinClass itinD32,
2780 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002781 string OpcodeStr, string Dt,
2782 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002783 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002784 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002785 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002786 OpcodeStr, !strconcat(Dt, "64"),
2787 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002788 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002789 OpcodeStr, !strconcat(Dt, "64"),
2790 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002791}
Owen Anderson3557d002010-10-26 20:56:57 +00002792multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2793 InstrItinClass itinD16, InstrItinClass itinD32,
2794 InstrItinClass itinQ16, InstrItinClass itinQ32,
2795 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002796 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002797 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002798 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002799 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
2800 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002801 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002802 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
2803 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002804 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002805}
Bob Wilson5bafff32009-06-22 23:27:02 +00002806
Bob Wilson5bafff32009-06-22 23:27:02 +00002807// Neon Narrowing 3-register vector intrinsics,
2808// source operand element sizes of 16, 32 and 64 bits:
2809multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002810 string OpcodeStr, string Dt,
2811 Intrinsic IntOp, bit Commutable = 0> {
2812 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
2813 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002814 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002815 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
2816 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002817 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002818 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
2819 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002820 v2i32, v2i64, IntOp, Commutable>;
2821}
2822
2823
Bob Wilson04d6c282010-08-29 05:57:34 +00002824// Neon Long 3-register vector operations.
2825
2826multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2827 InstrItinClass itin16, InstrItinClass itin32,
2828 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002829 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00002830 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
2831 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002832 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002833 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002834 OpcodeStr, !strconcat(Dt, "16"),
2835 v4i32, v4i16, OpNode, Commutable>;
2836 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
2837 OpcodeStr, !strconcat(Dt, "32"),
2838 v2i64, v2i32, OpNode, Commutable>;
2839}
2840
2841multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
2842 InstrItinClass itin, string OpcodeStr, string Dt,
2843 SDNode OpNode> {
2844 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
2845 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2846 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
2847 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2848}
2849
2850multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2851 InstrItinClass itin16, InstrItinClass itin32,
2852 string OpcodeStr, string Dt,
2853 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2854 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
2855 OpcodeStr, !strconcat(Dt, "8"),
2856 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002857 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002858 OpcodeStr, !strconcat(Dt, "16"),
2859 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2860 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
2861 OpcodeStr, !strconcat(Dt, "32"),
2862 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00002863}
2864
Bob Wilson5bafff32009-06-22 23:27:02 +00002865// Neon Long 3-register vector intrinsics.
2866
2867// First with only element sizes of 16 and 32 bits:
2868multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002869 InstrItinClass itin16, InstrItinClass itin32,
2870 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002871 Intrinsic IntOp, bit Commutable = 0> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002872 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002873 OpcodeStr, !strconcat(Dt, "16"),
2874 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002875 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002876 OpcodeStr, !strconcat(Dt, "32"),
2877 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002878}
2879
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002880multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002881 InstrItinClass itin, string OpcodeStr, string Dt,
2882 Intrinsic IntOp> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002883 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002884 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002885 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002886 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002887}
2888
Bob Wilson5bafff32009-06-22 23:27:02 +00002889// ....then also with element size of 8 bits:
2890multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002891 InstrItinClass itin16, InstrItinClass itin32,
2892 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002893 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002894 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002895 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002896 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002897 OpcodeStr, !strconcat(Dt, "8"),
2898 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002899}
2900
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002901// ....with explicit extend (VABDL).
2902multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2903 InstrItinClass itin, string OpcodeStr, string Dt,
2904 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
2905 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
2906 OpcodeStr, !strconcat(Dt, "8"),
2907 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002908 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002909 OpcodeStr, !strconcat(Dt, "16"),
2910 v4i32, v4i16, IntOp, ExtOp, Commutable>;
2911 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
2912 OpcodeStr, !strconcat(Dt, "32"),
2913 v2i64, v2i32, IntOp, ExtOp, Commutable>;
2914}
2915
Bob Wilson5bafff32009-06-22 23:27:02 +00002916
2917// Neon Wide 3-register vector intrinsics,
2918// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00002919multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2920 string OpcodeStr, string Dt,
2921 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2922 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
2923 OpcodeStr, !strconcat(Dt, "8"),
2924 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2925 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
2926 OpcodeStr, !strconcat(Dt, "16"),
2927 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2928 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
2929 OpcodeStr, !strconcat(Dt, "32"),
2930 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002931}
2932
2933
2934// Neon Multiply-Op vector operations,
2935// element sizes of 8, 16 and 32 bits:
2936multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00002937 InstrItinClass itinD16, InstrItinClass itinD32,
2938 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002939 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002940 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002941 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002942 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002943 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002944 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002945 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002946 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002947
2948 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002949 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002950 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002951 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002952 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002953 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002954 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002955}
2956
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002957multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002958 InstrItinClass itinD16, InstrItinClass itinD32,
2959 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002960 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002961 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002962 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002963 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002964 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002965 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002966 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
2967 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002968 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002969 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
2970 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002971}
Bob Wilson5bafff32009-06-22 23:27:02 +00002972
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002973// Neon Intrinsic-Op vector operations,
2974// element sizes of 8, 16 and 32 bits:
2975multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2976 InstrItinClass itinD, InstrItinClass itinQ,
2977 string OpcodeStr, string Dt, Intrinsic IntOp,
2978 SDNode OpNode> {
2979 // 64-bit vector types.
2980 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
2981 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
2982 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
2983 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
2984 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
2985 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
2986
2987 // 128-bit vector types.
2988 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
2989 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
2990 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
2991 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
2992 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
2993 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
2994}
2995
Bob Wilson5bafff32009-06-22 23:27:02 +00002996// Neon 3-argument intrinsics,
2997// element sizes of 8, 16 and 32 bits:
2998multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002999 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003000 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003001 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003002 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003003 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003004 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003005 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003006 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003007 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003008
3009 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003010 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003011 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003012 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003013 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003014 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003015 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003016}
3017
3018
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003019// Neon Long Multiply-Op vector operations,
3020// element sizes of 8, 16 and 32 bits:
3021multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3022 InstrItinClass itin16, InstrItinClass itin32,
3023 string OpcodeStr, string Dt, SDNode MulOp,
3024 SDNode OpNode> {
3025 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
3026 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
3027 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
3028 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
3029 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
3030 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3031}
3032
3033multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
3034 string Dt, SDNode MulOp, SDNode OpNode> {
3035 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
3036 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
3037 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
3038 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3039}
3040
3041
Bob Wilson5bafff32009-06-22 23:27:02 +00003042// Neon Long 3-argument intrinsics.
3043
3044// First with only element sizes of 16 and 32 bits:
3045multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003046 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003047 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00003048 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003049 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00003050 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003051 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003052}
3053
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003054multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003055 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003056 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00003057 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003058 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003059 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003060}
3061
Bob Wilson5bafff32009-06-22 23:27:02 +00003062// ....then also with element size of 8 bits:
3063multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003064 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003065 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00003066 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
3067 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003068 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003069}
3070
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003071// ....with explicit extend (VABAL).
3072multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3073 InstrItinClass itin, string OpcodeStr, string Dt,
3074 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
3075 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
3076 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
3077 IntOp, ExtOp, OpNode>;
3078 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
3079 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
3080 IntOp, ExtOp, OpNode>;
3081 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
3082 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
3083 IntOp, ExtOp, OpNode>;
3084}
3085
Bob Wilson5bafff32009-06-22 23:27:02 +00003086
Bob Wilson5bafff32009-06-22 23:27:02 +00003087// Neon Pairwise long 2-register intrinsics,
3088// element sizes of 8, 16 and 32 bits:
3089multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3090 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003091 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003092 // 64-bit vector types.
3093 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003094 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003095 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003096 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003097 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003098 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003099
3100 // 128-bit vector types.
3101 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003102 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003103 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003104 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003105 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003106 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003107}
3108
3109
3110// Neon Pairwise long 2-register accumulate intrinsics,
3111// element sizes of 8, 16 and 32 bits:
3112multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3113 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003114 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003115 // 64-bit vector types.
3116 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003117 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003118 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003119 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003120 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003121 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003122
3123 // 128-bit vector types.
3124 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003125 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003126 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003127 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003128 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003129 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003130}
3131
3132
3133// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003134// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003135// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling7c6b6082011-03-08 23:48:09 +00003136multiclass N2VShL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3137 InstrItinClass itin, string OpcodeStr, string Dt,
3138 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003139 // 64-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003140 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003141 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003142 let Inst{21-19} = 0b001; // imm6 = 001xxx
3143 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003144 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003145 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003146 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3147 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003148 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003149 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003150 let Inst{21} = 0b1; // imm6 = 1xxxxx
3151 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003152 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003153 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003154 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003155
3156 // 128-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003157 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003158 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003159 let Inst{21-19} = 0b001; // imm6 = 001xxx
3160 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003161 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003162 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003163 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3164 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003165 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003166 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003167 let Inst{21} = 0b1; // imm6 = 1xxxxx
3168 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003169 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
3170 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
3171 // imm6 = xxxxxx
3172}
3173multiclass N2VShR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3174 InstrItinClass itin, string OpcodeStr, string Dt,
3175 SDNode OpNode> {
3176 // 64-bit vector types.
3177 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3178 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
3179 let Inst{21-19} = 0b001; // imm6 = 001xxx
3180 }
3181 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3182 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
3183 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3184 }
3185 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3186 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
3187 let Inst{21} = 0b1; // imm6 = 1xxxxx
3188 }
3189 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
3190 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
3191 // imm6 = xxxxxx
3192
3193 // 128-bit vector types.
3194 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3195 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
3196 let Inst{21-19} = 0b001; // imm6 = 001xxx
3197 }
3198 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3199 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
3200 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3201 }
3202 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3203 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
3204 let Inst{21} = 0b1; // imm6 = 1xxxxx
3205 }
3206 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003207 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003208 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003209}
3210
Bob Wilson5bafff32009-06-22 23:27:02 +00003211// Neon Shift-Accumulate vector operations,
3212// element sizes of 8, 16, 32 and 64 bits:
3213multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003214 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003215 // 64-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003216 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003217 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003218 let Inst{21-19} = 0b001; // imm6 = 001xxx
3219 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003220 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003221 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003222 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3223 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003224 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003225 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003226 let Inst{21} = 0b1; // imm6 = 1xxxxx
3227 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003228 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003229 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003230 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003231
3232 // 128-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003233 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003234 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003235 let Inst{21-19} = 0b001; // imm6 = 001xxx
3236 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003237 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003238 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003239 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3240 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003241 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003242 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003243 let Inst{21} = 0b1; // imm6 = 1xxxxx
3244 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003245 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003246 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003247 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003248}
3249
Bob Wilson5bafff32009-06-22 23:27:02 +00003250// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003251// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003252// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling620d0cc2011-03-09 00:33:17 +00003253multiclass N2VShInsL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3254 string OpcodeStr> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003255 // 64-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003256 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3257 N2RegVShLFrm, OpcodeStr, "8", v8i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003258 let Inst{21-19} = 0b001; // imm6 = 001xxx
3259 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003260 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3261 N2RegVShLFrm, OpcodeStr, "16", v4i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003262 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3263 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003264 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3265 N2RegVShLFrm, OpcodeStr, "32", v2i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003266 let Inst{21} = 0b1; // imm6 = 1xxxxx
3267 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003268 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, i32imm,
3269 N2RegVShLFrm, OpcodeStr, "64", v1i64, NEONvsli>;
Bob Wilson507df402009-10-21 02:15:46 +00003270 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003271
3272 // 128-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003273 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3274 N2RegVShLFrm, OpcodeStr, "8", v16i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003275 let Inst{21-19} = 0b001; // imm6 = 001xxx
3276 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003277 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3278 N2RegVShLFrm, OpcodeStr, "16", v8i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003279 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3280 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003281 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3282 N2RegVShLFrm, OpcodeStr, "32", v4i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003283 let Inst{21} = 0b1; // imm6 = 1xxxxx
3284 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003285 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, i32imm,
3286 N2RegVShLFrm, OpcodeStr, "64", v2i64, NEONvsli>;
3287 // imm6 = xxxxxx
3288}
3289multiclass N2VShInsR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3290 string OpcodeStr> {
3291 // 64-bit vector types.
3292 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3293 N2RegVShRFrm, OpcodeStr, "8", v8i8, NEONvsri> {
3294 let Inst{21-19} = 0b001; // imm6 = 001xxx
3295 }
3296 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3297 N2RegVShRFrm, OpcodeStr, "16", v4i16, NEONvsri> {
3298 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3299 }
3300 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3301 N2RegVShRFrm, OpcodeStr, "32", v2i32, NEONvsri> {
3302 let Inst{21} = 0b1; // imm6 = 1xxxxx
3303 }
3304 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3305 N2RegVShRFrm, OpcodeStr, "64", v1i64, NEONvsri>;
3306 // imm6 = xxxxxx
3307
3308 // 128-bit vector types.
3309 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3310 N2RegVShRFrm, OpcodeStr, "8", v16i8, NEONvsri> {
3311 let Inst{21-19} = 0b001; // imm6 = 001xxx
3312 }
3313 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3314 N2RegVShRFrm, OpcodeStr, "16", v8i16, NEONvsri> {
3315 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3316 }
3317 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3318 N2RegVShRFrm, OpcodeStr, "32", v4i32, NEONvsri> {
3319 let Inst{21} = 0b1; // imm6 = 1xxxxx
3320 }
3321 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3322 N2RegVShRFrm, OpcodeStr, "64", v2i64, NEONvsri>;
Bob Wilson507df402009-10-21 02:15:46 +00003323 // imm6 = xxxxxx
3324}
3325
3326// Neon Shift Long operations,
3327// element sizes of 8, 16, 32 bits:
3328multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003329 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003330 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003331 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003332 let Inst{21-19} = 0b001; // imm6 = 001xxx
3333 }
3334 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003335 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003336 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3337 }
3338 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003339 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003340 let Inst{21} = 0b1; // imm6 = 1xxxxx
3341 }
3342}
3343
3344// Neon Shift Narrow operations,
3345// element sizes of 16, 32, 64 bits:
3346multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003347 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00003348 SDNode OpNode> {
3349 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003350 OpcodeStr, !strconcat(Dt, "16"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003351 v8i8, v8i16, shr_imm8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003352 let Inst{21-19} = 0b001; // imm6 = 001xxx
3353 }
3354 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003355 OpcodeStr, !strconcat(Dt, "32"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003356 v4i16, v4i32, shr_imm16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003357 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3358 }
3359 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003360 OpcodeStr, !strconcat(Dt, "64"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003361 v2i32, v2i64, shr_imm32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003362 let Inst{21} = 0b1; // imm6 = 1xxxxx
3363 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003364}
3365
3366//===----------------------------------------------------------------------===//
3367// Instruction Definitions.
3368//===----------------------------------------------------------------------===//
3369
3370// Vector Add Operations.
3371
3372// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00003373defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00003374 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003375def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003376 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003377def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003378 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003379// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003380defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3381 "vaddl", "s", add, sext, 1>;
3382defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3383 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003384// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003385defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3386defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003387// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003388defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3389 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3390 "vhadd", "s", int_arm_neon_vhadds, 1>;
3391defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3392 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3393 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003394// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003395defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3396 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3397 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3398defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3399 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3400 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003401// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003402defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3403 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3404 "vqadd", "s", int_arm_neon_vqadds, 1>;
3405defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3406 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3407 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003408// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003409defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3410 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003411// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003412defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3413 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003414
3415// Vector Multiply Operations.
3416
3417// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003418defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003419 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003420def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3421 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3422def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3423 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003424def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003425 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003426def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003427 v4f32, v4f32, fmul, 1>;
3428defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
3429def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3430def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3431 v2f32, fmul>;
3432
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003433def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3434 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3435 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3436 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003437 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003438 (SubReg_i16_lane imm:$lane)))>;
3439def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3440 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3441 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3442 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003443 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003444 (SubReg_i32_lane imm:$lane)))>;
3445def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3446 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3447 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3448 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003449 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003450 (SubReg_i32_lane imm:$lane)))>;
3451
Bob Wilson5bafff32009-06-22 23:27:02 +00003452// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003453defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003454 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003455 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003456defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3457 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003458 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003459def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003460 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3461 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003462 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3463 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003464 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003465 (SubReg_i16_lane imm:$lane)))>;
3466def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003467 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3468 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003469 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3470 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003471 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003472 (SubReg_i32_lane imm:$lane)))>;
3473
Bob Wilson5bafff32009-06-22 23:27:02 +00003474// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003475defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3476 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003477 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003478defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3479 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003480 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003481def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003482 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3483 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003484 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3485 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003486 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003487 (SubReg_i16_lane imm:$lane)))>;
3488def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003489 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3490 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003491 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3492 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003493 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003494 (SubReg_i32_lane imm:$lane)))>;
3495
Bob Wilson5bafff32009-06-22 23:27:02 +00003496// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003497defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3498 "vmull", "s", NEONvmulls, 1>;
3499defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3500 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003501def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00003502 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003503defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3504defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003505
Bob Wilson5bafff32009-06-22 23:27:02 +00003506// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003507defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3508 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3509defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3510 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003511
3512// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3513
3514// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00003515defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003516 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3517def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003518 v2f32, fmul_su, fadd_mlx>,
3519 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003520def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003521 v4f32, fmul_su, fadd_mlx>,
3522 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003523defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003524 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3525def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003526 v2f32, fmul_su, fadd_mlx>,
3527 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003528def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003529 v4f32, v2f32, fmul_su, fadd_mlx>,
3530 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003531
3532def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003533 (mul (v8i16 QPR:$src2),
3534 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3535 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003536 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003537 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003538 (SubReg_i16_lane imm:$lane)))>;
3539
3540def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003541 (mul (v4i32 QPR:$src2),
3542 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3543 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003544 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003545 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003546 (SubReg_i32_lane imm:$lane)))>;
3547
Evan Cheng48575f62010-12-05 22:04:16 +00003548def : Pat<(v4f32 (fadd_mlx (v4f32 QPR:$src1),
3549 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003550 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003551 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
3552 (v4f32 QPR:$src2),
3553 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003554 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003555 (SubReg_i32_lane imm:$lane)))>,
3556 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003557
Bob Wilson5bafff32009-06-22 23:27:02 +00003558// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003559defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3560 "vmlal", "s", NEONvmulls, add>;
3561defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3562 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003563
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003564defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
3565defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003566
Bob Wilson5bafff32009-06-22 23:27:02 +00003567// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003568defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003569 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00003570defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003571
Bob Wilson5bafff32009-06-22 23:27:02 +00003572// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00003573defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003574 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3575def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003576 v2f32, fmul_su, fsub_mlx>,
3577 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003578def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003579 v4f32, fmul_su, fsub_mlx>,
3580 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003581defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003582 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3583def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003584 v2f32, fmul_su, fsub_mlx>,
3585 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003586def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003587 v4f32, v2f32, fmul_su, fsub_mlx>,
3588 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003589
3590def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003591 (mul (v8i16 QPR:$src2),
3592 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3593 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003594 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003595 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003596 (SubReg_i16_lane imm:$lane)))>;
3597
3598def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003599 (mul (v4i32 QPR:$src2),
3600 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3601 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003602 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003603 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003604 (SubReg_i32_lane imm:$lane)))>;
3605
Evan Cheng48575f62010-12-05 22:04:16 +00003606def : Pat<(v4f32 (fsub_mlx (v4f32 QPR:$src1),
3607 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003608 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3609 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003610 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003611 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003612 (SubReg_i32_lane imm:$lane)))>,
3613 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003614
Bob Wilson5bafff32009-06-22 23:27:02 +00003615// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003616defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3617 "vmlsl", "s", NEONvmulls, sub>;
3618defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3619 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003620
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003621defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3622defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003623
Bob Wilson5bafff32009-06-22 23:27:02 +00003624// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003625defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003626 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00003627defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003628
3629// Vector Subtract Operations.
3630
3631// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003632defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003633 "vsub", "i", sub, 0>;
3634def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003635 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003636def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003637 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003638// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003639defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3640 "vsubl", "s", sub, sext, 0>;
3641defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3642 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003643// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003644defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
3645defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003646// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003647defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003648 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003649 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003650defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003651 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003652 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003653// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003654defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003655 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003656 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003657defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003658 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003659 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003660// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003661defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
3662 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003663// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003664defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
3665 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003666
3667// Vector Comparisons.
3668
3669// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003670defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3671 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003672def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003673 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003674def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003675 NEONvceq, 1>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003676
Johnny Chen363ac582010-02-23 01:42:58 +00003677defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Andersonca6945e2010-12-01 00:28:25 +00003678 "$Vd, $Vm, #0", NEONvceqz>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003679
Bob Wilson5bafff32009-06-22 23:27:02 +00003680// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003681defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3682 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003683defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003684 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00003685def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
3686 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003687def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003688 NEONvcge, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003689
Johnny Chen363ac582010-02-23 01:42:58 +00003690defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003691 "$Vd, $Vm, #0", NEONvcgez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003692defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003693 "$Vd, $Vm, #0", NEONvclez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003694
Bob Wilson5bafff32009-06-22 23:27:02 +00003695// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003696defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3697 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
3698defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3699 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003700def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003701 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003702def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003703 NEONvcgt, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003704
Johnny Chen363ac582010-02-23 01:42:58 +00003705defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003706 "$Vd, $Vm, #0", NEONvcgtz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003707defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003708 "$Vd, $Vm, #0", NEONvcltz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003709
Bob Wilson5bafff32009-06-22 23:27:02 +00003710// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003711def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
3712 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
3713def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
3714 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003715// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003716def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
3717 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
3718def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
3719 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003720// VTST : Vector Test Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003721defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00003722 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003723
3724// Vector Bitwise Operations.
3725
Bob Wilsoncba270d2010-07-13 21:16:48 +00003726def vnotd : PatFrag<(ops node:$in),
3727 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
3728def vnotq : PatFrag<(ops node:$in),
3729 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00003730
3731
Bob Wilson5bafff32009-06-22 23:27:02 +00003732// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00003733def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
3734 v2i32, v2i32, and, 1>;
3735def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
3736 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003737
3738// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00003739def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
3740 v2i32, v2i32, xor, 1>;
3741def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
3742 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003743
3744// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00003745def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
3746 v2i32, v2i32, or, 1>;
3747def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
3748 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003749
Owen Andersond9668172010-11-03 22:44:51 +00003750def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003751 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003752 IIC_VMOVImm,
3753 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3754 [(set DPR:$Vd,
3755 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
3756 let Inst{9} = SIMM{9};
3757}
3758
Owen Anderson080c0922010-11-05 19:27:46 +00003759def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Owen Andersond9668172010-11-03 22:44:51 +00003760 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3761 IIC_VMOVImm,
3762 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3763 [(set DPR:$Vd,
3764 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003765 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003766}
3767
3768def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003769 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003770 IIC_VMOVImm,
3771 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3772 [(set QPR:$Vd,
3773 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
3774 let Inst{9} = SIMM{9};
3775}
3776
Owen Anderson080c0922010-11-05 19:27:46 +00003777def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Owen Andersond9668172010-11-03 22:44:51 +00003778 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3779 IIC_VMOVImm,
3780 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3781 [(set QPR:$Vd,
3782 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003783 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003784}
3785
3786
Bob Wilson5bafff32009-06-22 23:27:02 +00003787// VBIC : Vector Bitwise Bit Clear (AND NOT)
Owen Andersonca6945e2010-12-01 00:28:25 +00003788def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3789 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3790 "vbic", "$Vd, $Vn, $Vm", "",
3791 [(set DPR:$Vd, (v2i32 (and DPR:$Vn,
3792 (vnotd DPR:$Vm))))]>;
3793def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3794 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3795 "vbic", "$Vd, $Vn, $Vm", "",
3796 [(set QPR:$Vd, (v4i32 (and QPR:$Vn,
3797 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003798
Owen Anderson080c0922010-11-05 19:27:46 +00003799def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003800 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003801 IIC_VMOVImm,
3802 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3803 [(set DPR:$Vd,
3804 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3805 let Inst{9} = SIMM{9};
3806}
3807
3808def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
3809 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3810 IIC_VMOVImm,
3811 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3812 [(set DPR:$Vd,
3813 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3814 let Inst{10-9} = SIMM{10-9};
3815}
3816
3817def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003818 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003819 IIC_VMOVImm,
3820 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3821 [(set QPR:$Vd,
3822 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3823 let Inst{9} = SIMM{9};
3824}
3825
3826def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
3827 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3828 IIC_VMOVImm,
3829 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3830 [(set QPR:$Vd,
3831 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3832 let Inst{10-9} = SIMM{10-9};
3833}
3834
Bob Wilson5bafff32009-06-22 23:27:02 +00003835// VORN : Vector Bitwise OR NOT
Owen Andersonca6945e2010-12-01 00:28:25 +00003836def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$Vd),
3837 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3838 "vorn", "$Vd, $Vn, $Vm", "",
3839 [(set DPR:$Vd, (v2i32 (or DPR:$Vn,
3840 (vnotd DPR:$Vm))))]>;
3841def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$Vd),
3842 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3843 "vorn", "$Vd, $Vn, $Vm", "",
3844 [(set QPR:$Vd, (v4i32 (or QPR:$Vn,
3845 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003846
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003847// VMVN : Vector Bitwise NOT (Immediate)
3848
3849let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00003850
Owen Andersonca6945e2010-12-01 00:28:25 +00003851def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00003852 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003853 "vmvn", "i16", "$Vd, $SIMM", "",
3854 [(set DPR:$Vd, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003855 let Inst{9} = SIMM{9};
3856}
3857
Owen Andersonca6945e2010-12-01 00:28:25 +00003858def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00003859 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003860 "vmvn", "i16", "$Vd, $SIMM", "",
3861 [(set QPR:$Vd, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003862 let Inst{9} = SIMM{9};
3863}
3864
Owen Andersonca6945e2010-12-01 00:28:25 +00003865def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$Vd),
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003866 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003867 "vmvn", "i32", "$Vd, $SIMM", "",
3868 [(set DPR:$Vd, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003869 let Inst{11-8} = SIMM{11-8};
3870}
3871
Owen Andersonca6945e2010-12-01 00:28:25 +00003872def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$Vd),
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003873 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003874 "vmvn", "i32", "$Vd, $SIMM", "",
3875 [(set QPR:$Vd, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003876 let Inst{11-8} = SIMM{11-8};
3877}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003878}
3879
Bob Wilson5bafff32009-06-22 23:27:02 +00003880// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00003881def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00003882 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VSUBiD,
3883 "vmvn", "$Vd, $Vm", "",
3884 [(set DPR:$Vd, (v2i32 (vnotd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003885def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00003886 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VSUBiD,
3887 "vmvn", "$Vd, $Vm", "",
3888 [(set QPR:$Vd, (v4i32 (vnotq QPR:$Vm)))]>;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003889def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
3890def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003891
3892// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00003893def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3894 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003895 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00003896 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003897 [(set DPR:$Vd,
3898 (v2i32 (NEONvbsl DPR:$src1, DPR:$Vn, DPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00003899
3900def : Pat<(v2i32 (or (and DPR:$Vn, DPR:$Vd),
3901 (and DPR:$Vm, (vnotd DPR:$Vd)))),
3902 (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm)>;
3903
Owen Anderson4110b432010-10-25 20:13:13 +00003904def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3905 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003906 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00003907 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003908 [(set QPR:$Vd,
3909 (v4i32 (NEONvbsl QPR:$src1, QPR:$Vn, QPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00003910
3911def : Pat<(v4i32 (or (and QPR:$Vn, QPR:$Vd),
3912 (and QPR:$Vm, (vnotq QPR:$Vd)))),
3913 (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003914
3915// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00003916// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003917// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003918def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003919 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003920 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003921 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003922 [/* For disassembly only; pattern left blank */]>;
3923def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003924 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003925 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003926 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003927 [/* For disassembly only; pattern left blank */]>;
3928
Bob Wilson5bafff32009-06-22 23:27:02 +00003929// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00003930// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003931// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003932def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003933 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003934 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003935 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003936 [/* For disassembly only; pattern left blank */]>;
3937def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003938 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003939 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003940 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003941 [/* For disassembly only; pattern left blank */]>;
3942
3943// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00003944// for equivalent operations with different register constraints; it just
3945// inserts copies.
3946
3947// Vector Absolute Differences.
3948
3949// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003950defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003951 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003952 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003953defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003954 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003955 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003956def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003957 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003958def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003959 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003960
3961// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003962defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
3963 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
3964defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
3965 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003966
3967// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003968defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3969 "vaba", "s", int_arm_neon_vabds, add>;
3970defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3971 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003972
3973// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003974defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
3975 "vabal", "s", int_arm_neon_vabds, zext, add>;
3976defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
3977 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003978
3979// Vector Maximum and Minimum.
3980
3981// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003982defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003983 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003984 "vmax", "s", int_arm_neon_vmaxs, 1>;
3985defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003986 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003987 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003988def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
3989 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003990 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003991def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3992 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003993 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
3994
3995// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003996defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
3997 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3998 "vmin", "s", int_arm_neon_vmins, 1>;
3999defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
4000 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4001 "vmin", "u", int_arm_neon_vminu, 1>;
4002def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
4003 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004004 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004005def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4006 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004007 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004008
4009// Vector Pairwise Operations.
4010
4011// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004012def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4013 "vpadd", "i8",
4014 v8i8, v8i8, int_arm_neon_vpadd, 0>;
4015def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4016 "vpadd", "i16",
4017 v4i16, v4i16, int_arm_neon_vpadd, 0>;
4018def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4019 "vpadd", "i32",
4020 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004021def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00004022 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004023 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004024
4025// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00004026defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004027 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00004028defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004029 int_arm_neon_vpaddlu>;
4030
4031// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00004032defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004033 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00004034defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004035 int_arm_neon_vpadalu>;
4036
4037// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004038def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004039 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004040def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004041 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004042def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004043 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004044def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004045 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004046def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004047 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004048def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004049 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004050def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004051 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004052
4053// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004054def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004055 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004056def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004057 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004058def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004059 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004060def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004061 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004062def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004063 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004064def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004065 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004066def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004067 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004068
4069// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
4070
4071// VRECPE : Vector Reciprocal Estimate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004072def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004073 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004074 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004075def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004076 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004077 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004078def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004079 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004080 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004081def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004082 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004083 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004084
4085// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004086def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004087 IIC_VRECSD, "vrecps", "f32",
4088 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004089def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004090 IIC_VRECSQ, "vrecps", "f32",
4091 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004092
4093// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00004094def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004095 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004096 v2i32, v2i32, int_arm_neon_vrsqrte>;
4097def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004098 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004099 v4i32, v4i32, int_arm_neon_vrsqrte>;
4100def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004101 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004102 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004103def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004104 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004105 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004106
4107// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004108def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004109 IIC_VRECSD, "vrsqrts", "f32",
4110 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004111def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004112 IIC_VRECSQ, "vrsqrts", "f32",
4113 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004114
4115// Vector Shifts.
4116
4117// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00004118defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004119 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004120 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00004121defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004122 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004123 "vshl", "u", int_arm_neon_vshiftu>;
Bill Wendling7c6b6082011-03-08 23:48:09 +00004124
Bob Wilson5bafff32009-06-22 23:27:02 +00004125// VSHL : Vector Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004126defm VSHLi : N2VShL_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
4127
Bob Wilson5bafff32009-06-22 23:27:02 +00004128// VSHR : Vector Shift Right (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004129defm VSHRs : N2VShR_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s",NEONvshrs>;
4130defm VSHRu : N2VShR_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u",NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004131
4132// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00004133defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
4134defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004135
4136// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00004137class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00004138 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00004139 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00004140 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
4141 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00004142 let Inst{21-16} = op21_16;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004143 let DecoderMethod = "DecodeVSHLMaxInstruction";
Bob Wilson507df402009-10-21 02:15:46 +00004144}
Evan Chengf81bf152009-11-23 21:57:23 +00004145def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00004146 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004147def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00004148 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004149def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00004150 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004151
4152// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00004153defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00004154 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004155
4156// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00004157defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004158 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004159 "vrshl", "s", int_arm_neon_vrshifts>;
4160defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004161 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004162 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004163// VRSHR : Vector Rounding Shift Right
Bill Wendling7c6b6082011-03-08 23:48:09 +00004164defm VRSHRs : N2VShR_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s",NEONvrshrs>;
4165defm VRSHRu : N2VShR_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u",NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004166
4167// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004168defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00004169 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004170
4171// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004172defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004173 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004174 "vqshl", "s", int_arm_neon_vqshifts>;
4175defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004176 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004177 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004178// VQSHL : Vector Saturating Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004179defm VQSHLsi : N2VShL_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls>;
4180defm VQSHLui : N2VShL_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu>;
4181
Bob Wilson5bafff32009-06-22 23:27:02 +00004182// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004183defm VQSHLsu : N2VShL_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004184
4185// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004186defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004187 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004188defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004189 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004190
4191// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004192defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004193 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004194
4195// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004196defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004197 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004198 "vqrshl", "s", int_arm_neon_vqrshifts>;
4199defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004200 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004201 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004202
4203// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004204defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004205 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004206defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004207 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004208
4209// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004210defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004211 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004212
4213// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004214defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
4215defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004216// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004217defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
4218defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004219
4220// VSLI : Vector Shift Left and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004221defm VSLI : N2VShInsL_QHSD<1, 1, 0b0101, 1, "vsli">;
4222
Bob Wilson5bafff32009-06-22 23:27:02 +00004223// VSRI : Vector Shift Right and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004224defm VSRI : N2VShInsR_QHSD<1, 1, 0b0100, 1, "vsri">;
Bob Wilson5bafff32009-06-22 23:27:02 +00004225
4226// Vector Absolute and Saturating Absolute.
4227
4228// VABS : Vector Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004229defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004230 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004231 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004232def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004233 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004234 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004235def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004236 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004237 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004238
4239// VQABS : Vector Saturating Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004240defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004241 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004242 int_arm_neon_vqabs>;
4243
4244// Vector Negate.
4245
Bob Wilsoncba270d2010-07-13 21:16:48 +00004246def vnegd : PatFrag<(ops node:$in),
4247 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
4248def vnegq : PatFrag<(ops node:$in),
4249 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004250
Evan Chengf81bf152009-11-23 21:57:23 +00004251class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004252 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$Vd), (ins DPR:$Vm),
4253 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
4254 [(set DPR:$Vd, (Ty (vnegd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004255class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004256 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$Vd), (ins QPR:$Vm),
4257 IIC_VSHLiQ, OpcodeStr, Dt, "$Vd, $Vm", "",
4258 [(set QPR:$Vd, (Ty (vnegq QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004259
Chris Lattner0a00ed92010-03-28 08:39:10 +00004260// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00004261def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
4262def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
4263def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
4264def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
4265def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
4266def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004267
4268// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004269def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004270 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VUNAD,
4271 "vneg", "f32", "$Vd, $Vm", "",
4272 [(set DPR:$Vd, (v2f32 (fneg DPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004273def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004274 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VUNAQ,
4275 "vneg", "f32", "$Vd, $Vm", "",
4276 [(set QPR:$Vd, (v4f32 (fneg QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004277
Bob Wilsoncba270d2010-07-13 21:16:48 +00004278def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
4279def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
4280def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
4281def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
4282def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
4283def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004284
4285// VQNEG : Vector Saturating Negate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004286defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004287 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004288 int_arm_neon_vqneg>;
4289
4290// Vector Bit Counting Operations.
4291
4292// VCLS : Vector Count Leading Sign Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004293defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004294 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004295 int_arm_neon_vcls>;
4296// VCLZ : Vector Count Leading Zeros
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004297defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004298 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00004299 int_arm_neon_vclz>;
4300// VCNT : Vector Count One Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004301def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004302 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004303 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00004304def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004305 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004306 v16i8, v16i8, int_arm_neon_vcnt>;
4307
Johnny Chend8836042010-02-24 20:06:07 +00004308// Vector Swap -- for disassembly only.
4309def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004310 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
4311 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004312def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004313 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
4314 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004315
Bob Wilson5bafff32009-06-22 23:27:02 +00004316// Vector Move Operations.
4317
4318// VMOV : Vector Move (Register)
Owen Anderson43967a92011-07-15 18:46:47 +00004319def : InstAlias<"vmov${p} $Vd, $Vm",
4320 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
4321def : InstAlias<"vmov${p} $Vd, $Vm",
4322 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004323
Bob Wilson5bafff32009-06-22 23:27:02 +00004324// VMOV : Vector Move (Immediate)
4325
Evan Cheng47006be2010-05-17 21:54:50 +00004326let isReMaterializable = 1 in {
Owen Andersonca6945e2010-12-01 00:28:25 +00004327def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004328 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004329 "vmov", "i8", "$Vd, $SIMM", "",
4330 [(set DPR:$Vd, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
4331def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004332 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004333 "vmov", "i8", "$Vd, $SIMM", "",
4334 [(set QPR:$Vd, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004335
Owen Andersonca6945e2010-12-01 00:28:25 +00004336def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004337 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004338 "vmov", "i16", "$Vd, $SIMM", "",
4339 [(set DPR:$Vd, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004340 let Inst{9} = SIMM{9};
Owen Andersona88ea032010-10-26 17:40:54 +00004341}
4342
Owen Andersonca6945e2010-12-01 00:28:25 +00004343def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004344 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004345 "vmov", "i16", "$Vd, $SIMM", "",
4346 [(set QPR:$Vd, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004347 let Inst{9} = SIMM{9};
4348}
Bob Wilson5bafff32009-06-22 23:27:02 +00004349
Owen Andersonca6945e2010-12-01 00:28:25 +00004350def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004351 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004352 "vmov", "i32", "$Vd, $SIMM", "",
4353 [(set DPR:$Vd, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004354 let Inst{11-8} = SIMM{11-8};
4355}
4356
Owen Andersonca6945e2010-12-01 00:28:25 +00004357def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004358 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004359 "vmov", "i32", "$Vd, $SIMM", "",
4360 [(set QPR:$Vd, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004361 let Inst{11-8} = SIMM{11-8};
4362}
Bob Wilson5bafff32009-06-22 23:27:02 +00004363
Owen Andersonca6945e2010-12-01 00:28:25 +00004364def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004365 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004366 "vmov", "i64", "$Vd, $SIMM", "",
4367 [(set DPR:$Vd, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
4368def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004369 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004370 "vmov", "i64", "$Vd, $SIMM", "",
4371 [(set QPR:$Vd, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00004372} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00004373
4374// VMOV : Vector Get Lane (move scalar to ARM core register)
4375
Johnny Chen131c4a52009-11-23 17:48:17 +00004376def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004377 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4378 IIC_VMOVSI, "vmov", "s8", "$R, $V[$lane]",
4379 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4380 imm:$lane))]> {
4381 let Inst{21} = lane{2};
4382 let Inst{6-5} = lane{1-0};
4383}
Johnny Chen131c4a52009-11-23 17:48:17 +00004384def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004385 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4386 IIC_VMOVSI, "vmov", "s16", "$R, $V[$lane]",
4387 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4388 imm:$lane))]> {
4389 let Inst{21} = lane{1};
4390 let Inst{6} = lane{0};
4391}
Johnny Chen131c4a52009-11-23 17:48:17 +00004392def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004393 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4394 IIC_VMOVSI, "vmov", "u8", "$R, $V[$lane]",
4395 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4396 imm:$lane))]> {
4397 let Inst{21} = lane{2};
4398 let Inst{6-5} = lane{1-0};
4399}
Johnny Chen131c4a52009-11-23 17:48:17 +00004400def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004401 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4402 IIC_VMOVSI, "vmov", "u16", "$R, $V[$lane]",
4403 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4404 imm:$lane))]> {
4405 let Inst{21} = lane{1};
4406 let Inst{6} = lane{0};
4407}
Johnny Chen131c4a52009-11-23 17:48:17 +00004408def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Owen Andersond2fbdb72010-10-27 21:28:09 +00004409 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4410 IIC_VMOVSI, "vmov", "32", "$R, $V[$lane]",
4411 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4412 imm:$lane))]> {
4413 let Inst{21} = lane{0};
4414}
Bob Wilson5bafff32009-06-22 23:27:02 +00004415// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4416def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4417 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004418 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004419 (SubReg_i8_lane imm:$lane))>;
4420def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4421 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004422 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004423 (SubReg_i16_lane imm:$lane))>;
4424def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4425 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004426 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004427 (SubReg_i8_lane imm:$lane))>;
4428def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
4429 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004430 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004431 (SubReg_i16_lane imm:$lane))>;
4432def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
4433 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004434 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004435 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00004436def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004437 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004438 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004439def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004440 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004441 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004442//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004443// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004444def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004445 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004446
4447
4448// VMOV : Vector Set Lane (move ARM core register to scalar)
4449
Owen Andersond2fbdb72010-10-27 21:28:09 +00004450let Constraints = "$src1 = $V" in {
4451def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
4452 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4453 IIC_VMOVISL, "vmov", "8", "$V[$lane], $R",
4454 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
4455 GPR:$R, imm:$lane))]> {
4456 let Inst{21} = lane{2};
4457 let Inst{6-5} = lane{1-0};
4458}
4459def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
4460 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4461 IIC_VMOVISL, "vmov", "16", "$V[$lane], $R",
4462 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
4463 GPR:$R, imm:$lane))]> {
4464 let Inst{21} = lane{1};
4465 let Inst{6} = lane{0};
4466}
4467def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
4468 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4469 IIC_VMOVISL, "vmov", "32", "$V[$lane], $R",
4470 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
4471 GPR:$R, imm:$lane))]> {
4472 let Inst{21} = lane{0};
4473}
Bob Wilson5bafff32009-06-22 23:27:02 +00004474}
4475def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004476 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004477 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004478 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004479 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004480 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004481def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004482 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004483 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004484 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004485 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004486 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004487def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004488 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004489 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004490 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004491 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004492 (DSubReg_i32_reg imm:$lane)))>;
4493
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00004494def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004495 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
4496 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004497def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004498 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
4499 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004500
4501//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004502// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004503def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004504 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004505
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004506def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004507 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00004508def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004509 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004510def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004511 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004512
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004513def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
4514 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4515def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
4516 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4517def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
4518 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4519
4520def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
4521 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
4522 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004523 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004524def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
4525 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
4526 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004527 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004528def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
4529 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
4530 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004531 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004532
Bob Wilson5bafff32009-06-22 23:27:02 +00004533// VDUP : Vector Duplicate (from ARM core register to all elements)
4534
Evan Chengf81bf152009-11-23 21:57:23 +00004535class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004536 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$V), (ins GPR:$R),
4537 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4538 [(set DPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004539class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004540 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$V), (ins GPR:$R),
4541 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4542 [(set QPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004543
Evan Chengf81bf152009-11-23 21:57:23 +00004544def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
4545def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
4546def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
4547def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
4548def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
4549def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004550
Jim Grosbach958108a2011-03-11 20:44:08 +00004551def : Pat<(v2f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32d GPR:$R)>;
4552def : Pat<(v4f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32q GPR:$R)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004553
4554// VDUP : Vector Duplicate Lane (from scalar to all elements)
4555
Johnny Chene4614f72010-03-25 17:01:27 +00004556class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004557 ValueType Ty, Operand IdxTy>
4558 : NVDupLane<op19_16, 0, (outs DPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4559 IIC_VMOVD, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004560 [(set DPR:$Vd, (Ty (NEONvduplane (Ty DPR:$Vm), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004561
Johnny Chene4614f72010-03-25 17:01:27 +00004562class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004563 ValueType ResTy, ValueType OpTy, Operand IdxTy>
4564 : NVDupLane<op19_16, 1, (outs QPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4565 IIC_VMOVQ, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004566 [(set QPR:$Vd, (ResTy (NEONvduplane (OpTy DPR:$Vm),
Jim Grosbach460a9052011-10-07 23:56:00 +00004567 VectorIndex32:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004568
Bob Wilson507df402009-10-21 02:15:46 +00004569// Inst{19-16} is partially specified depending on the element size.
4570
Jim Grosbach460a9052011-10-07 23:56:00 +00004571def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8, VectorIndex8> {
4572 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004573 let Inst{19-17} = lane{2-0};
4574}
Jim Grosbach460a9052011-10-07 23:56:00 +00004575def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16, VectorIndex16> {
4576 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004577 let Inst{19-18} = lane{1-0};
4578}
Jim Grosbach460a9052011-10-07 23:56:00 +00004579def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32, VectorIndex32> {
4580 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004581 let Inst{19} = lane{0};
4582}
Jim Grosbach460a9052011-10-07 23:56:00 +00004583def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8, VectorIndex8> {
4584 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004585 let Inst{19-17} = lane{2-0};
4586}
Jim Grosbach460a9052011-10-07 23:56:00 +00004587def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16, VectorIndex16> {
4588 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004589 let Inst{19-18} = lane{1-0};
4590}
Jim Grosbach460a9052011-10-07 23:56:00 +00004591def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32, VectorIndex32> {
4592 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004593 let Inst{19} = lane{0};
4594}
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004595
4596def : Pat<(v2f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4597 (VDUPLN32d DPR:$Vm, imm:$lane)>;
4598
4599def : Pat<(v4f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4600 (VDUPLN32q DPR:$Vm, imm:$lane)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004601
Bob Wilson0ce37102009-08-14 05:08:32 +00004602def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
4603 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
4604 (DSubReg_i8_reg imm:$lane))),
4605 (SubReg_i8_lane imm:$lane)))>;
4606def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
4607 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
4608 (DSubReg_i16_reg imm:$lane))),
4609 (SubReg_i16_lane imm:$lane)))>;
4610def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
4611 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
4612 (DSubReg_i32_reg imm:$lane))),
4613 (SubReg_i32_lane imm:$lane)))>;
4614def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004615 (v4f32 (VDUPLN32q (v2f32 (EXTRACT_SUBREG QPR:$src,
Bob Wilson0ce37102009-08-14 05:08:32 +00004616 (DSubReg_i32_reg imm:$lane))),
4617 (SubReg_i32_lane imm:$lane)))>;
4618
Jim Grosbach65dc3032010-10-06 21:16:16 +00004619def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004620 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00004621def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004622 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00004623
Bob Wilson5bafff32009-06-22 23:27:02 +00004624// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00004625defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00004626 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004627// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00004628defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
4629 "vqmovn", "s", int_arm_neon_vqmovns>;
4630defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
4631 "vqmovn", "u", int_arm_neon_vqmovnu>;
4632defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
4633 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004634// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004635defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
4636defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004637
4638// Vector Conversions.
4639
Johnny Chen9e088762010-03-17 17:52:21 +00004640// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00004641def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4642 v2i32, v2f32, fp_to_sint>;
4643def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4644 v2i32, v2f32, fp_to_uint>;
4645def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4646 v2f32, v2i32, sint_to_fp>;
4647def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4648 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00004649
Johnny Chen6c8648b2010-03-17 23:26:50 +00004650def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4651 v4i32, v4f32, fp_to_sint>;
4652def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4653 v4i32, v4f32, fp_to_uint>;
4654def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4655 v4f32, v4i32, sint_to_fp>;
4656def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4657 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004658
4659// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00004660def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004661 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004662def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004663 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004664def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004665 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004666def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004667 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
4668
Evan Chengf81bf152009-11-23 21:57:23 +00004669def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004670 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004671def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004672 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004673def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004674 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004675def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004676 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
4677
Bob Wilson04063562010-12-15 22:14:12 +00004678// VCVT : Vector Convert Between Half-Precision and Single-Precision.
4679def VCVTf2h : N2VNInt<0b11, 0b11, 0b01, 0b10, 0b01100, 0, 0,
4680 IIC_VUNAQ, "vcvt", "f16.f32",
4681 v4i16, v4f32, int_arm_neon_vcvtfp2hf>,
4682 Requires<[HasNEON, HasFP16]>;
4683def VCVTh2f : N2VLInt<0b11, 0b11, 0b01, 0b10, 0b01110, 0, 0,
4684 IIC_VUNAQ, "vcvt", "f32.f16",
4685 v4f32, v4i16, int_arm_neon_vcvthf2fp>,
4686 Requires<[HasNEON, HasFP16]>;
4687
Bob Wilsond8e17572009-08-12 22:31:50 +00004688// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00004689
4690// VREV64 : Vector Reverse elements within 64-bit doublewords
4691
Evan Chengf81bf152009-11-23 21:57:23 +00004692class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004693 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
4694 (ins DPR:$Vm), IIC_VMOVD,
4695 OpcodeStr, Dt, "$Vd, $Vm", "",
4696 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004697class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004698 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
4699 (ins QPR:$Vm), IIC_VMOVQ,
4700 OpcodeStr, Dt, "$Vd, $Vm", "",
4701 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004702
Evan Chengf81bf152009-11-23 21:57:23 +00004703def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
4704def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
4705def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004706def : Pat<(v2f32 (NEONvrev64 (v2f32 DPR:$Vm))), (VREV64d32 DPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004707
Evan Chengf81bf152009-11-23 21:57:23 +00004708def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
4709def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
4710def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004711def : Pat<(v4f32 (NEONvrev64 (v4f32 QPR:$Vm))), (VREV64q32 QPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004712
4713// VREV32 : Vector Reverse elements within 32-bit words
4714
Evan Chengf81bf152009-11-23 21:57:23 +00004715class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004716 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
4717 (ins DPR:$Vm), IIC_VMOVD,
4718 OpcodeStr, Dt, "$Vd, $Vm", "",
4719 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004720class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004721 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
4722 (ins QPR:$Vm), IIC_VMOVQ,
4723 OpcodeStr, Dt, "$Vd, $Vm", "",
4724 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004725
Evan Chengf81bf152009-11-23 21:57:23 +00004726def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
4727def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004728
Evan Chengf81bf152009-11-23 21:57:23 +00004729def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
4730def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004731
4732// VREV16 : Vector Reverse elements within 16-bit halfwords
4733
Evan Chengf81bf152009-11-23 21:57:23 +00004734class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004735 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
4736 (ins DPR:$Vm), IIC_VMOVD,
4737 OpcodeStr, Dt, "$Vd, $Vm", "",
4738 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004739class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004740 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
4741 (ins QPR:$Vm), IIC_VMOVQ,
4742 OpcodeStr, Dt, "$Vd, $Vm", "",
4743 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004744
Evan Chengf81bf152009-11-23 21:57:23 +00004745def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
4746def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004747
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004748// Other Vector Shuffles.
4749
Bob Wilson5e8b8332011-01-07 04:59:04 +00004750// Aligned extractions: really just dropping registers
4751
4752class AlignedVEXTq<ValueType DestTy, ValueType SrcTy, SDNodeXForm LaneCVT>
4753 : Pat<(DestTy (vector_extract_subvec (SrcTy QPR:$src), (i32 imm:$start))),
4754 (EXTRACT_SUBREG (SrcTy QPR:$src), (LaneCVT imm:$start))>;
4755
4756def : AlignedVEXTq<v8i8, v16i8, DSubReg_i8_reg>;
4757
4758def : AlignedVEXTq<v4i16, v8i16, DSubReg_i16_reg>;
4759
4760def : AlignedVEXTq<v2i32, v4i32, DSubReg_i32_reg>;
4761
4762def : AlignedVEXTq<v1i64, v2i64, DSubReg_f64_reg>;
4763
4764def : AlignedVEXTq<v2f32, v4f32, DSubReg_i32_reg>;
4765
4766
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004767// VEXT : Vector Extract
4768
Evan Chengf81bf152009-11-23 21:57:23 +00004769class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004770 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
4771 (ins DPR:$Vn, DPR:$Vm, i32imm:$index), NVExtFrm,
4772 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4773 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
4774 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004775 bits<4> index;
4776 let Inst{11-8} = index{3-0};
4777}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004778
Evan Chengf81bf152009-11-23 21:57:23 +00004779class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004780 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
4781 (ins QPR:$Vn, QPR:$Vm, i32imm:$index), NVExtFrm,
4782 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4783 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
4784 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004785 bits<4> index;
4786 let Inst{11-8} = index{3-0};
4787}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004788
Owen Anderson7a258252010-11-03 18:16:27 +00004789def VEXTd8 : VEXTd<"vext", "8", v8i8> {
4790 let Inst{11-8} = index{3-0};
4791}
4792def VEXTd16 : VEXTd<"vext", "16", v4i16> {
4793 let Inst{11-9} = index{2-0};
4794 let Inst{8} = 0b0;
4795}
4796def VEXTd32 : VEXTd<"vext", "32", v2i32> {
4797 let Inst{11-10} = index{1-0};
4798 let Inst{9-8} = 0b00;
4799}
Owen Anderson167eb1f2011-07-15 17:48:05 +00004800def : Pat<(v2f32 (NEONvext (v2f32 DPR:$Vn),
4801 (v2f32 DPR:$Vm),
4802 (i32 imm:$index))),
4803 (VEXTd32 DPR:$Vn, DPR:$Vm, imm:$index)>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004804
Owen Anderson7a258252010-11-03 18:16:27 +00004805def VEXTq8 : VEXTq<"vext", "8", v16i8> {
4806 let Inst{11-8} = index{3-0};
4807}
4808def VEXTq16 : VEXTq<"vext", "16", v8i16> {
4809 let Inst{11-9} = index{2-0};
4810 let Inst{8} = 0b0;
4811}
4812def VEXTq32 : VEXTq<"vext", "32", v4i32> {
4813 let Inst{11-10} = index{1-0};
4814 let Inst{9-8} = 0b00;
4815}
Owen Anderson167eb1f2011-07-15 17:48:05 +00004816def : Pat<(v4f32 (NEONvext (v4f32 QPR:$Vn),
4817 (v4f32 QPR:$Vm),
4818 (i32 imm:$index))),
4819 (VEXTq32 QPR:$Vn, QPR:$Vm, imm:$index)>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004820
Bob Wilson64efd902009-08-08 05:53:00 +00004821// VTRN : Vector Transpose
4822
Evan Chengf81bf152009-11-23 21:57:23 +00004823def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
4824def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
4825def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004826
Evan Chengf81bf152009-11-23 21:57:23 +00004827def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
4828def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
4829def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004830
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004831// VUZP : Vector Unzip (Deinterleave)
4832
Evan Chengf81bf152009-11-23 21:57:23 +00004833def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
4834def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
4835def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004836
Evan Chengf81bf152009-11-23 21:57:23 +00004837def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
4838def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
4839def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004840
4841// VZIP : Vector Zip (Interleave)
4842
Evan Chengf81bf152009-11-23 21:57:23 +00004843def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
4844def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
4845def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004846
Evan Chengf81bf152009-11-23 21:57:23 +00004847def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
4848def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
4849def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004850
Bob Wilson114a2662009-08-12 20:51:55 +00004851// Vector Table Lookup and Table Extension.
4852
4853// VTBL : Vector Table Lookup
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004854let DecoderMethod = "DecodeTBLInstruction" in {
Bob Wilson114a2662009-08-12 20:51:55 +00004855def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004856 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
4857 (ins DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
4858 "vtbl", "8", "$Vd, \\{$Vn\\}, $Vm", "",
4859 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004860let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004861def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004862 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
4863 (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2,
4864 "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004865def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004866 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
4867 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3,
4868 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004869def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004870 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
4871 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004872 NVTBLFrm, IIC_VTB4,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004873 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004874} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004875
Bob Wilsonbd916c52010-09-13 23:55:10 +00004876def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004877 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004878def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004879 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004880def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004881 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004882
Bob Wilson114a2662009-08-12 20:51:55 +00004883// VTBX : Vector Table Extension
4884def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004885 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
4886 (ins DPR:$orig, DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
4887 "vtbx", "8", "$Vd, \\{$Vn\\}, $Vm", "$orig = $Vd",
4888 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
4889 DPR:$orig, DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004890let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004891def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004892 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
4893 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
4894 "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004895def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004896 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
4897 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004898 NVTBLFrm, IIC_VTBX3,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004899 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm",
4900 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004901def VTBX4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004902 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn,
4903 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
4904 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm",
4905 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004906} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004907
Bob Wilsonbd916c52010-09-13 23:55:10 +00004908def VTBX2Pseudo
4909 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004910 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004911def VTBX3Pseudo
4912 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004913 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004914def VTBX4Pseudo
4915 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004916 IIC_VTBX4, "$orig = $dst", []>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004917} // DecoderMethod = "DecodeTBLInstruction"
Bob Wilsonbd916c52010-09-13 23:55:10 +00004918
Bob Wilson5bafff32009-06-22 23:27:02 +00004919//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00004920// NEON instructions for single-precision FP math
4921//===----------------------------------------------------------------------===//
4922
Bob Wilson0e6d5402010-12-13 23:02:31 +00004923class N2VSPat<SDNode OpNode, NeonI Inst>
4924 : NEONFPPat<(f32 (OpNode SPR:$a)),
Bob Wilson1e6f5962010-12-13 21:58:05 +00004925 (EXTRACT_SUBREG
Bob Wilson4711d5c2010-12-13 23:02:37 +00004926 (v2f32 (COPY_TO_REGCLASS (Inst
4927 (INSERT_SUBREG
Bob Wilson0e6d5402010-12-13 23:02:31 +00004928 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4929 SPR:$a, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004930
4931class N3VSPat<SDNode OpNode, NeonI Inst>
4932 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Bob Wilson4711d5c2010-12-13 23:02:37 +00004933 (EXTRACT_SUBREG
4934 (v2f32 (COPY_TO_REGCLASS (Inst
4935 (INSERT_SUBREG
4936 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4937 SPR:$a, ssub_0),
4938 (INSERT_SUBREG
4939 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4940 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004941
4942class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
4943 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
Bob Wilson4711d5c2010-12-13 23:02:37 +00004944 (EXTRACT_SUBREG
4945 (v2f32 (COPY_TO_REGCLASS (Inst
4946 (INSERT_SUBREG
4947 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4948 SPR:$acc, ssub_0),
4949 (INSERT_SUBREG
4950 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4951 SPR:$a, ssub_0),
4952 (INSERT_SUBREG
4953 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4954 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004955
Bob Wilson4711d5c2010-12-13 23:02:37 +00004956def : N3VSPat<fadd, VADDfd>;
4957def : N3VSPat<fsub, VSUBfd>;
4958def : N3VSPat<fmul, VMULfd>;
4959def : N3VSMulOpPat<fmul, fadd, VMLAfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00004960 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00004961def : N3VSMulOpPat<fmul, fsub, VMLSfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00004962 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00004963def : N2VSPat<fabs, VABSfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00004964def : N2VSPat<fneg, VNEGfd>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00004965def : N3VSPat<NEONfmax, VMAXfd>;
4966def : N3VSPat<NEONfmin, VMINfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00004967def : N2VSPat<arm_ftosi, VCVTf2sd>;
4968def : N2VSPat<arm_ftoui, VCVTf2ud>;
4969def : N2VSPat<arm_sitof, VCVTs2fd>;
4970def : N2VSPat<arm_uitof, VCVTu2fd>;
David Goodwin338268c2009-08-10 22:17:39 +00004971
Evan Cheng1d2426c2009-08-07 19:30:41 +00004972//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00004973// Non-Instruction Patterns
4974//===----------------------------------------------------------------------===//
4975
4976// bit_convert
4977def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
4978def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
4979def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
4980def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
4981def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
4982def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
4983def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
4984def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
4985def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
4986def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
4987def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
4988def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
4989def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
4990def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
4991def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
4992def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
4993def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
4994def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
4995def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
4996def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
4997def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
4998def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
4999def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
5000def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
5001def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
5002def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
5003def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
5004def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
5005def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
5006def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
5007
5008def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
5009def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
5010def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
5011def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
5012def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
5013def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
5014def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
5015def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
5016def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
5017def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
5018def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
5019def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
5020def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
5021def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
5022def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
5023def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
5024def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
5025def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
5026def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
5027def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
5028def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
5029def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
5030def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
5031def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
5032def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
5033def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
5034def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
5035def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
5036def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
5037def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;