blob: 3b2f02871064c9d8dd036762efa9a77de771be20 [file] [log] [blame]
Bill Wendling0480e282010-12-01 02:36:55 +00001//===- ARMInstrThumb.td - Thumb support for ARM ------------*- tablegen -*-===//
Evan Chenga8e29892007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Thumb specific DAG Nodes.
16//
17
18def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000019 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000020 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000021
Jim Grosbach70939ee2011-08-17 21:51:27 +000022def imm_sr_XFORM: SDNodeXForm<imm, [{
23 unsigned Imm = N->getZExtValue();
24 return CurDAG->getTargetConstant((Imm == 32 ? 0 : Imm), MVT::i32);
25}]>;
26def ThumbSRImmAsmOperand: AsmOperandClass { let Name = "ImmThumbSR"; }
27def imm_sr : Operand<i32>, PatLeaf<(imm), [{
28 uint64_t Imm = N->getZExtValue();
Owen Anderson6d746312011-08-08 20:42:17 +000029 return Imm > 0 && Imm <= 32;
Jim Grosbach70939ee2011-08-17 21:51:27 +000030}], imm_sr_XFORM> {
31 let PrintMethod = "printThumbSRImm";
32 let ParserMatchClass = ThumbSRImmAsmOperand;
Owen Anderson6d746312011-08-08 20:42:17 +000033}
34
Evan Chenga8e29892007-01-19 07:51:42 +000035def imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000036 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000037}]>;
38def imm_comp_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000039 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000040}]>;
41
Evan Chenga8e29892007-01-19 07:51:42 +000042def imm0_7_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000043 return (uint32_t)-N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000044}], imm_neg_XFORM>;
45
Evan Chenga8e29892007-01-19 07:51:42 +000046def imm0_255_comp : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000047 return ~((uint32_t)N->getZExtValue()) < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000048}]>;
49
Eric Christopher8f232d32011-04-28 05:49:04 +000050def imm8_255 : ImmLeaf<i32, [{
51 return Imm >= 8 && Imm < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000052}]>;
53def imm8_255_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000054 unsigned Val = -N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +000055 return Val >= 8 && Val < 256;
56}], imm_neg_XFORM>;
57
Bill Wendling0480e282010-12-01 02:36:55 +000058// Break imm's up into two pieces: an immediate + a left shift. This uses
59// thumb_immshifted to match and thumb_immshifted_val and thumb_immshifted_shamt
60// to get the val/shift pieces.
Evan Chenga8e29892007-01-19 07:51:42 +000061def thumb_immshifted : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000062 return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue());
Evan Chenga8e29892007-01-19 07:51:42 +000063}]>;
64
65def thumb_immshifted_val : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000066 unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000067 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000068}]>;
69
70def thumb_immshifted_shamt : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000071 unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000072 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000073}]>;
74
Jim Grosbachd40963c2010-12-14 22:28:03 +000075// ADR instruction labels.
76def t_adrlabel : Operand<i32> {
77 let EncoderMethod = "getThumbAdrLabelOpValue";
78}
79
Evan Cheng2ef9c8a2009-11-19 06:57:41 +000080// Scaled 4 immediate.
81def t_imm_s4 : Operand<i32> {
82 let PrintMethod = "printThumbS4ImmOperand";
Benjamin Kramer151bd172011-07-14 21:47:24 +000083 let OperandType = "OPERAND_IMMEDIATE";
Evan Cheng2ef9c8a2009-11-19 06:57:41 +000084}
85
Evan Chenga8e29892007-01-19 07:51:42 +000086// Define Thumb specific addressing modes.
87
Benjamin Kramer151bd172011-07-14 21:47:24 +000088let OperandType = "OPERAND_PCREL" in {
Jim Grosbache2467172010-12-10 18:21:33 +000089def t_brtarget : Operand<OtherVT> {
90 let EncoderMethod = "getThumbBRTargetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +000091 let DecoderMethod = "DecodeThumbBROperand";
Jim Grosbache2467172010-12-10 18:21:33 +000092}
93
Jim Grosbach01086452010-12-10 17:13:40 +000094def t_bcctarget : Operand<i32> {
95 let EncoderMethod = "getThumbBCCTargetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +000096 let DecoderMethod = "DecodeThumbBCCTargetOperand";
Jim Grosbach01086452010-12-10 17:13:40 +000097}
98
Jim Grosbachcf6220a2010-12-09 19:01:46 +000099def t_cbtarget : Operand<i32> {
Jim Grosbach027d6e82010-12-09 19:04:53 +0000100 let EncoderMethod = "getThumbCBTargetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000101 let DecoderMethod = "DecodeThumbCmpBROperand";
Bill Wendlingdff2f712010-12-08 23:01:43 +0000102}
103
Jim Grosbach662a8162010-12-06 23:57:07 +0000104def t_bltarget : Operand<i32> {
105 let EncoderMethod = "getThumbBLTargetOpValue";
Owen Anderson648f9a72011-08-08 23:25:22 +0000106 let DecoderMethod = "DecodeThumbBLTargetOperand";
Jim Grosbach662a8162010-12-06 23:57:07 +0000107}
108
Bill Wendling09aa3f02010-12-09 00:39:08 +0000109def t_blxtarget : Operand<i32> {
110 let EncoderMethod = "getThumbBLXTargetOpValue";
Owen Anderson6d746312011-08-08 20:42:17 +0000111 let DecoderMethod = "DecodeThumbBLXOffset";
Bill Wendling09aa3f02010-12-09 00:39:08 +0000112}
Benjamin Kramer151bd172011-07-14 21:47:24 +0000113}
Bill Wendling09aa3f02010-12-09 00:39:08 +0000114
Evan Chenga8e29892007-01-19 07:51:42 +0000115// t_addrmode_rr := reg + reg
116//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000117def t_addrmode_rr_asm_operand : AsmOperandClass { let Name = "MemThumbRR"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000118def t_addrmode_rr : Operand<i32>,
119 ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> {
Bill Wendlingf4caf692010-12-14 03:36:38 +0000120 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000121 let PrintMethod = "printThumbAddrModeRROperand";
Owen Anderson305e0462011-08-15 19:00:06 +0000122 let DecoderMethod = "DecodeThumbAddrModeRR";
Jim Grosbach05b01562011-08-19 19:17:58 +0000123 let ParserMatchClass = t_addrmode_rr_asm_operand;
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000124 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000125}
126
Bill Wendlingf4caf692010-12-14 03:36:38 +0000127// t_addrmode_rrs := reg + reg
Evan Chenga8e29892007-01-19 07:51:42 +0000128//
Jim Grosbachc6d7c652011-08-19 16:52:32 +0000129// We use separate scaled versions because the Select* functions need
130// to explicitly check for a matching constant and return false here so that
131// the reg+imm forms will match instead. This is a horrible way to do that,
132// as it forces tight coupling between the methods, but it's how selectiondag
133// currently works.
Bill Wendlingf4caf692010-12-14 03:36:38 +0000134def t_addrmode_rrs1 : Operand<i32>,
135 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S1", []> {
136 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
137 let PrintMethod = "printThumbAddrModeRROperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000138 let DecoderMethod = "DecodeThumbAddrModeRR";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000139 let ParserMatchClass = t_addrmode_rr_asm_operand;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000140 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000141}
Bill Wendlingf4caf692010-12-14 03:36:38 +0000142def t_addrmode_rrs2 : Operand<i32>,
143 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S2", []> {
144 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000145 let DecoderMethod = "DecodeThumbAddrModeRR";
Bill Wendlingf4caf692010-12-14 03:36:38 +0000146 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000147 let ParserMatchClass = t_addrmode_rr_asm_operand;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000148 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Bill Wendlingf4caf692010-12-14 03:36:38 +0000149}
150def t_addrmode_rrs4 : Operand<i32>,
151 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S4", []> {
152 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000153 let DecoderMethod = "DecodeThumbAddrModeRR";
Bill Wendlingf4caf692010-12-14 03:36:38 +0000154 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000155 let ParserMatchClass = t_addrmode_rr_asm_operand;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000156 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000157}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000158
Bill Wendlingf4caf692010-12-14 03:36:38 +0000159// t_addrmode_is4 := reg + imm5 * 4
Evan Chengc38f2bc2007-01-23 22:59:13 +0000160//
Jim Grosbach60f91a32011-08-19 17:55:24 +0000161def t_addrmode_is4_asm_operand : AsmOperandClass { let Name = "MemThumbRIs4"; }
Bill Wendlingf4caf692010-12-14 03:36:38 +0000162def t_addrmode_is4 : Operand<i32>,
163 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S4", []> {
164 let EncoderMethod = "getAddrModeISOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000165 let DecoderMethod = "DecodeThumbAddrModeIS";
Bill Wendlingf4caf692010-12-14 03:36:38 +0000166 let PrintMethod = "printThumbAddrModeImm5S4Operand";
Jim Grosbach60f91a32011-08-19 17:55:24 +0000167 let ParserMatchClass = t_addrmode_is4_asm_operand;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000168 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
Bill Wendlingf4caf692010-12-14 03:36:38 +0000169}
170
171// t_addrmode_is2 := reg + imm5 * 2
172//
Jim Grosbach38466302011-08-19 18:55:51 +0000173def t_addrmode_is2_asm_operand : AsmOperandClass { let Name = "MemThumbRIs2"; }
Bill Wendlingf4caf692010-12-14 03:36:38 +0000174def t_addrmode_is2 : Operand<i32>,
175 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S2", []> {
176 let EncoderMethod = "getAddrModeISOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000177 let DecoderMethod = "DecodeThumbAddrModeIS";
Bill Wendlingf4caf692010-12-14 03:36:38 +0000178 let PrintMethod = "printThumbAddrModeImm5S2Operand";
Jim Grosbach38466302011-08-19 18:55:51 +0000179 let ParserMatchClass = t_addrmode_is2_asm_operand;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000180 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
Bill Wendlingf4caf692010-12-14 03:36:38 +0000181}
182
183// t_addrmode_is1 := reg + imm5
184//
Jim Grosbach48ff5ff2011-08-19 18:49:59 +0000185def t_addrmode_is1_asm_operand : AsmOperandClass { let Name = "MemThumbRIs1"; }
Bill Wendlingf4caf692010-12-14 03:36:38 +0000186def t_addrmode_is1 : Operand<i32>,
187 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S1", []> {
188 let EncoderMethod = "getAddrModeISOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000189 let DecoderMethod = "DecodeThumbAddrModeIS";
Bill Wendlingf4caf692010-12-14 03:36:38 +0000190 let PrintMethod = "printThumbAddrModeImm5S1Operand";
Jim Grosbach48ff5ff2011-08-19 18:49:59 +0000191 let ParserMatchClass = t_addrmode_is1_asm_operand;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000192 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
Evan Chenga8e29892007-01-19 07:51:42 +0000193}
194
195// t_addrmode_sp := sp + imm8 * 4
196//
Jim Grosbach803b1aa2011-08-23 18:39:41 +0000197// FIXME: This really shouldn't have an explicit SP operand at all. It should
198// be implicit, just like in the instruction encoding itself.
Jim Grosbachecd85892011-08-19 18:13:48 +0000199def t_addrmode_sp_asm_operand : AsmOperandClass { let Name = "MemThumbSPI"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000200def t_addrmode_sp : Operand<i32>,
201 ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> {
Jim Grosbachd967cd02010-12-07 21:50:47 +0000202 let EncoderMethod = "getAddrModeThumbSPOpValue";
Owen Anderson648f9a72011-08-08 23:25:22 +0000203 let DecoderMethod = "DecodeThumbAddrModeSP";
Evan Chenga8e29892007-01-19 07:51:42 +0000204 let PrintMethod = "printThumbAddrModeSPOperand";
Jim Grosbachecd85892011-08-19 18:13:48 +0000205 let ParserMatchClass = t_addrmode_sp_asm_operand;
Jakob Stoklund Olesenc5b7ef12010-01-13 00:43:06 +0000206 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Evan Chenga8e29892007-01-19 07:51:42 +0000207}
208
Bill Wendlingb8958b02010-12-08 01:57:09 +0000209// t_addrmode_pc := <label> => pc + imm8 * 4
210//
211def t_addrmode_pc : Operand<i32> {
212 let EncoderMethod = "getAddrModePCOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000213 let DecoderMethod = "DecodeThumbAddrModePC";
Bill Wendlingb8958b02010-12-08 01:57:09 +0000214}
215
Evan Chenga8e29892007-01-19 07:51:42 +0000216//===----------------------------------------------------------------------===//
217// Miscellaneous Instructions.
218//
219
Jim Grosbach4642ad32010-02-22 23:10:38 +0000220// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
221// from removing one half of the matched pairs. That breaks PEI, which assumes
222// these will always be in pairs, and asserts if it finds otherwise. Better way?
223let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Cheng44bec522007-05-15 01:29:07 +0000224def tADJCALLSTACKUP :
Bill Wendlinga8981662010-11-19 22:02:18 +0000225 PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary,
226 [(ARMcallseq_end imm:$amt1, imm:$amt2)]>,
227 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000228
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000229def tADJCALLSTACKDOWN :
Bill Wendlinga8981662010-11-19 22:02:18 +0000230 PseudoInst<(outs), (ins i32imm:$amt), NoItinerary,
231 [(ARMcallseq_start imm:$amt)]>,
232 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000233}
Evan Cheng44bec522007-05-15 01:29:07 +0000234
Jim Grosbach421993f2011-08-17 23:08:57 +0000235class T1SystemEncoding<bits<8> opc>
Bill Wendlinga46a4932010-11-29 22:15:03 +0000236 : T1Encoding<0b101111> {
Jim Grosbach421993f2011-08-17 23:08:57 +0000237 let Inst{9-8} = 0b11;
238 let Inst{7-0} = opc;
Bill Wendlinga46a4932010-11-29 22:15:03 +0000239}
240
Jim Grosbach421993f2011-08-17 23:08:57 +0000241def tNOP : T1pI<(outs), (ins), NoItinerary, "nop", "", []>,
Jim Grosbach0780b632011-08-19 23:24:36 +0000242 T1SystemEncoding<0x00>, // A8.6.110
243 Requires<[IsThumb2]>;
Johnny Chenbd2c6232010-02-25 03:28:51 +0000244
Jim Grosbach421993f2011-08-17 23:08:57 +0000245def tYIELD : T1pI<(outs), (ins), NoItinerary, "yield", "", []>,
246 T1SystemEncoding<0x10>; // A8.6.410
Johnny Chend86d2692010-02-25 17:51:03 +0000247
Jim Grosbach421993f2011-08-17 23:08:57 +0000248def tWFE : T1pI<(outs), (ins), NoItinerary, "wfe", "", []>,
249 T1SystemEncoding<0x20>; // A8.6.408
Johnny Chend86d2692010-02-25 17:51:03 +0000250
Jim Grosbach421993f2011-08-17 23:08:57 +0000251def tWFI : T1pI<(outs), (ins), NoItinerary, "wfi", "", []>,
252 T1SystemEncoding<0x30>; // A8.6.409
Johnny Chend86d2692010-02-25 17:51:03 +0000253
Jim Grosbach421993f2011-08-17 23:08:57 +0000254def tSEV : T1pI<(outs), (ins), NoItinerary, "sev", "", []>,
255 T1SystemEncoding<0x40>; // A8.6.157
Bill Wendlinga46a4932010-11-29 22:15:03 +0000256
Jim Grosbach421993f2011-08-17 23:08:57 +0000257// The imm operand $val can be used by a debugger to store more information
Bill Wendlinga46a4932010-11-29 22:15:03 +0000258// about the breakpoint.
Jim Grosbach421993f2011-08-17 23:08:57 +0000259def tBKPT : T1I<(outs), (ins imm0_255:$val), NoItinerary, "bkpt\t$val",
260 []>,
261 T1Encoding<0b101111> {
262 let Inst{9-8} = 0b10;
Bill Wendlinga46a4932010-11-29 22:15:03 +0000263 // A8.6.22
264 bits<8> val;
265 let Inst{7-0} = val;
266}
Johnny Chend86d2692010-02-25 17:51:03 +0000267
Jim Grosbach06322472011-07-22 17:52:23 +0000268def tSETEND : T1I<(outs), (ins setend_op:$end), NoItinerary, "setend\t$end",
269 []>, T1Encoding<0b101101> {
270 bits<1> end;
Bill Wendling7d0affd2010-11-21 10:55:23 +0000271 // A8.6.156
Johnny Chend86d2692010-02-25 17:51:03 +0000272 let Inst{9-5} = 0b10010;
Bill Wendlinga8981662010-11-19 22:02:18 +0000273 let Inst{4} = 1;
Jim Grosbach06322472011-07-22 17:52:23 +0000274 let Inst{3} = end;
Bill Wendlinga8981662010-11-19 22:02:18 +0000275 let Inst{2-0} = 0b000;
Johnny Chend86d2692010-02-25 17:51:03 +0000276}
277
Johnny Chen93042d12010-03-02 18:14:57 +0000278// Change Processor State is a system instruction -- for disassembly only.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000279def tCPS : T1I<(outs), (ins imod_op:$imod, iflags_op:$iflags),
280 NoItinerary, "cps$imod $iflags",
281 [/* For disassembly only; pattern left blank */]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000282 T1Misc<0b0110011> {
283 // A8.6.38 & B6.1.1
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000284 bit imod;
285 bits<3> iflags;
286
287 let Inst{4} = imod;
288 let Inst{3} = 0;
289 let Inst{2-0} = iflags;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000290 let DecoderMethod = "DecodeThumbCPS";
Bill Wendling849f2e32010-11-29 00:18:15 +0000291}
Johnny Chen93042d12010-03-02 18:14:57 +0000292
Evan Cheng35d6c412009-08-04 23:47:55 +0000293// For both thumb1 and thumb2.
Chris Lattnera4a3a5e2010-10-31 19:15:18 +0000294let isNotDuplicable = 1, isCodeGenOnly = 1 in
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000295def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr, "",
Bill Wendling0ae28e42010-11-19 22:37:33 +0000296 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000297 T1Special<{0,0,?,?}> {
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000298 // A8.6.6
Bill Wendling0ae28e42010-11-19 22:37:33 +0000299 bits<3> dst;
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000300 let Inst{6-3} = 0b1111; // Rm = pc
Bill Wendling0ae28e42010-11-19 22:37:33 +0000301 let Inst{2-0} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000302}
Evan Chenga8e29892007-01-19 07:51:42 +0000303
Bill Wendling0ae28e42010-11-19 22:37:33 +0000304// ADD <Rd>, sp, #<imm8>
305// This is rematerializable, which is particularly useful for taking the
306// address of locals.
307let isReMaterializable = 1 in
Jim Grosbach5b815842011-08-24 17:46:13 +0000308def tADDrSPi : T1pI<(outs tGPR:$dst), (ins GPRsp:$sp, t_imm_s4:$rhs), IIC_iALUi,
309 "add", "\t$dst, $sp, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000310 T1Encoding<{1,0,1,0,1,?}> {
311 // A6.2 & A8.6.8
312 bits<3> dst;
313 bits<8> rhs;
314 let Inst{10-8} = dst;
315 let Inst{7-0} = rhs;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000316 let DecoderMethod = "DecodeThumbAddSpecialReg";
Bill Wendling0ae28e42010-11-19 22:37:33 +0000317}
318
319// ADD sp, sp, #<imm7>
Jim Grosbach5b815842011-08-24 17:46:13 +0000320def tADDspi : T1pIt<(outs GPRsp:$Rdn), (ins GPRsp:$Rn, t_imm_s4:$rhs),
321 IIC_iALUi, "add", "\t$Rdn, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000322 T1Misc<{0,0,0,0,0,?,?}> {
323 // A6.2.5 & A8.6.8
324 bits<7> rhs;
325 let Inst{6-0} = rhs;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000326 let DecoderMethod = "DecodeThumbAddSPImm";
Bill Wendling0ae28e42010-11-19 22:37:33 +0000327}
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000328
Bill Wendling0ae28e42010-11-19 22:37:33 +0000329// SUB sp, sp, #<imm7>
330// FIXME: The encoding and the ASM string don't match up.
Jim Grosbach5b815842011-08-24 17:46:13 +0000331def tSUBspi : T1pIt<(outs GPRsp:$Rdn), (ins GPRsp:$Rn, t_imm_s4:$rhs),
332 IIC_iALUi, "sub", "\t$Rdn, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000333 T1Misc<{0,0,0,0,1,?,?}> {
334 // A6.2.5 & A8.6.214
335 bits<7> rhs;
336 let Inst{6-0} = rhs;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000337 let DecoderMethod = "DecodeThumbAddSPImm";
Bill Wendling0ae28e42010-11-19 22:37:33 +0000338}
Evan Cheng86198642009-08-07 00:34:42 +0000339
Bill Wendling0ae28e42010-11-19 22:37:33 +0000340// ADD <Rm>, sp
Jim Grosbachc7e0bb22011-08-24 18:04:27 +0000341def tADDrSP : T1pIt<(outs GPR:$Rdn), (ins GPR:$Rn, GPRsp:$sp), IIC_iALUr,
342 "add", "\t$Rdn, $sp, $Rn", []>,
Johnny Chend68e1192009-12-15 17:24:14 +0000343 T1Special<{0,0,?,?}> {
Bill Wendling0ae28e42010-11-19 22:37:33 +0000344 // A8.6.9 Encoding T1
Jim Grosbach5b815842011-08-24 17:46:13 +0000345 bits<4> Rdn;
346 let Inst{7} = Rdn{3};
Bill Wendling0ae28e42010-11-19 22:37:33 +0000347 let Inst{6-3} = 0b1101;
Jim Grosbach5b815842011-08-24 17:46:13 +0000348 let Inst{2-0} = Rdn{2-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000349 let DecoderMethod = "DecodeThumbAddSPReg";
Johnny Chend68e1192009-12-15 17:24:14 +0000350}
Evan Cheng86198642009-08-07 00:34:42 +0000351
Bill Wendling0ae28e42010-11-19 22:37:33 +0000352// ADD sp, <Rm>
Jim Grosbach5b815842011-08-24 17:46:13 +0000353def tADDspr : T1pIt<(outs GPRsp:$Rdn), (ins GPRsp:$Rn, GPR:$rhs), IIC_iALUr,
354 "add", "\t$Rdn, $rhs", []>,
Johnny Chend68e1192009-12-15 17:24:14 +0000355 T1Special<{0,0,?,?}> {
356 // A8.6.9 Encoding T2
Jim Grosbach5b815842011-08-24 17:46:13 +0000357 bits<4> Rdn;
Johnny Chend68e1192009-12-15 17:24:14 +0000358 let Inst{7} = 1;
Jim Grosbach5b815842011-08-24 17:46:13 +0000359 let Inst{6-3} = Rdn;
Johnny Chend68e1192009-12-15 17:24:14 +0000360 let Inst{2-0} = 0b101;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000361 let DecoderMethod = "DecodeThumbAddSPReg";
Johnny Chend68e1192009-12-15 17:24:14 +0000362}
Evan Cheng86198642009-08-07 00:34:42 +0000363
Evan Chenga8e29892007-01-19 07:51:42 +0000364//===----------------------------------------------------------------------===//
365// Control Flow Instructions.
366//
367
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000368// Indirect branches
369let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Cameron Zwarich421b1062011-05-26 03:41:12 +0000370 def tBX : TI<(outs), (ins GPR:$Rm, pred:$p), IIC_Br, "bx${p}\t$Rm", []>,
371 T1Special<{1,1,0,?}> {
372 // A6.2.3 & A8.6.25
373 bits<4> Rm;
374 let Inst{6-3} = Rm;
375 let Inst{2-0} = 0b000;
376 }
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000377}
378
Jim Grosbachead77cd2011-07-08 21:04:05 +0000379let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
Owen Anderson16884412011-07-13 23:22:26 +0000380 def tBX_RET : tPseudoExpand<(outs), (ins pred:$p), 2, IIC_Br,
Jim Grosbach25e6d482011-07-08 21:50:04 +0000381 [(ARMretflag)], (tBX LR, pred:$p)>;
Jim Grosbachead77cd2011-07-08 21:04:05 +0000382
383 // Alternative return instruction used by vararg functions.
Jim Grosbach25e6d482011-07-08 21:50:04 +0000384 def tBX_RET_vararg : tPseudoExpand<(outs), (ins tGPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +0000385 2, IIC_Br, [],
Jim Grosbach25e6d482011-07-08 21:50:04 +0000386 (tBX GPR:$Rm, pred:$p)>;
Jim Grosbachead77cd2011-07-08 21:04:05 +0000387}
388
Bill Wendling0480e282010-12-01 02:36:55 +0000389// All calls clobber the non-callee saved registers. SP is marked as a use to
390// prevent stack-pointer assignments that appear immediately before calls from
391// potentially appearing dead.
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000392let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000393 // On non-Darwin platforms R9 is callee-saved.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +0000394 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +0000395 Uses = [SP] in {
Evan Chengb6207242009-08-01 00:16:10 +0000396 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000397 def tBL : TIx2<0b11110, 0b11, 1,
Owen Anderson0af0dc82011-07-18 18:50:52 +0000398 (outs), (ins pred:$p, t_bltarget:$func, variable_ops), IIC_Br,
399 "bl${p}\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000400 [(ARMtcall tglobaladdr:$func)]>,
Bill Wendling534a5e42010-12-03 01:55:47 +0000401 Requires<[IsThumb, IsNotDarwin]> {
Owen Anderson648f9a72011-08-08 23:25:22 +0000402 bits<22> func;
403 let Inst{26} = func{21};
Jim Grosbach662a8162010-12-06 23:57:07 +0000404 let Inst{25-16} = func{20-11};
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000405 let Inst{13} = 1;
406 let Inst{11} = 1;
Jim Grosbach662a8162010-12-06 23:57:07 +0000407 let Inst{10-0} = func{10-0};
Bill Wendling534a5e42010-12-03 01:55:47 +0000408 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000409
Evan Chengb6207242009-08-01 00:16:10 +0000410 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000411 def tBLXi : TIx2<0b11110, 0b11, 0,
Jim Grosbach5f687de2011-08-18 16:50:45 +0000412 (outs), (ins pred:$p, t_blxtarget:$func, variable_ops), IIC_Br,
Owen Anderson0af0dc82011-07-18 18:50:52 +0000413 "blx${p}\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000414 [(ARMcall tglobaladdr:$func)]>,
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000415 Requires<[IsThumb, HasV5T, IsNotDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000416 bits<21> func;
417 let Inst{25-16} = func{20-11};
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000418 let Inst{13} = 1;
419 let Inst{11} = 1;
Jim Grosbach662a8162010-12-06 23:57:07 +0000420 let Inst{10-1} = func{10-1};
421 let Inst{0} = 0; // func{0} is assumed zero
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000422 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000423
Evan Chengb6207242009-08-01 00:16:10 +0000424 // Also used for Thumb2
Owen Anderson0af0dc82011-07-18 18:50:52 +0000425 def tBLXr : TI<(outs), (ins pred:$p, GPR:$func, variable_ops), IIC_Br,
426 "blx${p}\t$func",
Evan Chengb6207242009-08-01 00:16:10 +0000427 [(ARMtcall GPR:$func)]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000428 Requires<[IsThumb, HasV5T, IsNotDarwin]>,
Owen Anderson18901d62011-05-11 17:00:48 +0000429 T1Special<{1,1,1,?}> { // A6.2.3 & A8.6.24;
430 bits<4> func;
431 let Inst{6-3} = func;
432 let Inst{2-0} = 0b000;
433 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000434
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000435 // ARMv4T
Cameron Zwarichad70f6d2011-05-25 21:53:50 +0000436 def tBX_CALL : tPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +0000437 4, IIC_Br,
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000438 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000439 Requires<[IsThumb, IsThumb1Only, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000440}
441
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000442let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000443 // On Darwin R9 is call-clobbered.
444 // R7 is marked as a use to prevent frame-pointer assignments from being
445 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +0000446 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +0000447 Uses = [R7, SP] in {
Evan Chengb6207242009-08-01 00:16:10 +0000448 // Also used for Thumb2
Owen Anderson0af0dc82011-07-18 18:50:52 +0000449 def tBLr9 : tPseudoExpand<(outs), (ins pred:$p, t_bltarget:$func, variable_ops),
450 4, IIC_Br, [(ARMtcall tglobaladdr:$func)],
451 (tBL pred:$p, t_bltarget:$func)>,
452 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000453
Evan Chengb6207242009-08-01 00:16:10 +0000454 // ARMv5T and above, also used for Thumb2
Owen Anderson0af0dc82011-07-18 18:50:52 +0000455 def tBLXi_r9 : tPseudoExpand<(outs), (ins pred:$p, t_blxtarget:$func, variable_ops),
456 4, IIC_Br, [(ARMcall tglobaladdr:$func)],
457 (tBLXi pred:$p, t_blxtarget:$func)>,
458 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000459
Evan Chengb6207242009-08-01 00:16:10 +0000460 // Also used for Thumb2
Owen Anderson0af0dc82011-07-18 18:50:52 +0000461 def tBLXr_r9 : tPseudoExpand<(outs), (ins pred:$p, GPR:$func, variable_ops),
462 2, IIC_Br, [(ARMtcall GPR:$func)],
463 (tBLXr pred:$p, GPR:$func)>,
464 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000465
466 // ARMv4T
Cameron Zwarichad70f6d2011-05-25 21:53:50 +0000467 def tBXr9_CALL : tPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +0000468 4, IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000469 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000470 Requires<[IsThumb, IsThumb1Only, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000471}
472
Bill Wendling0480e282010-12-01 02:36:55 +0000473let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
474 let isPredicable = 1 in
Jim Grosbache2467172010-12-10 18:21:33 +0000475 def tB : T1I<(outs), (ins t_brtarget:$target), IIC_Br,
Bill Wendling0480e282010-12-01 02:36:55 +0000476 "b\t$target", [(br bb:$target)]>,
Jim Grosbache2467172010-12-10 18:21:33 +0000477 T1Encoding<{1,1,1,0,0,?}> {
478 bits<11> target;
479 let Inst{10-0} = target;
480 }
Evan Chenga8e29892007-01-19 07:51:42 +0000481
Evan Cheng225dfe92007-01-30 01:13:37 +0000482 // Far jump
Jim Grosbach3efad8f2010-12-16 19:11:16 +0000483 // Just a pseudo for a tBL instruction. Needed to let regalloc know about
484 // the clobber of LR.
Evan Cheng53c67c02009-08-07 05:45:07 +0000485 let Defs = [LR] in
Owen Anderson0af0dc82011-07-18 18:50:52 +0000486 def tBfar : tPseudoExpand<(outs), (ins t_bltarget:$target, pred:$p),
487 4, IIC_Br, [], (tBL pred:$p, t_bltarget:$target)>;
Evan Cheng225dfe92007-01-30 01:13:37 +0000488
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000489 def tBR_JTr : tPseudoInst<(outs),
490 (ins tGPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +0000491 0, IIC_Br,
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000492 [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]> {
493 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Johnny Chenbbc71b22009-12-16 02:32:54 +0000494 }
Evan Chengd85ac4d2007-01-27 02:29:45 +0000495}
496
Evan Chengc85e8322007-07-05 07:13:32 +0000497// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000498// a two-value operand where a dag node expects two operands. :(
Evan Chengffbacca2007-07-21 00:34:19 +0000499let isBranch = 1, isTerminator = 1 in
Jim Grosbach01086452010-12-10 17:13:40 +0000500 def tBcc : T1I<(outs), (ins t_bcctarget:$target, pred:$p), IIC_Br,
Jim Grosbachceab5012010-12-04 00:20:40 +0000501 "b${p}\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +0000502 [/*(ARMbrcond bb:$target, imm:$cc)*/]>,
Eric Christopher33281b22011-05-27 03:50:53 +0000503 T1BranchCond<{1,1,0,1}> {
Jim Grosbachceab5012010-12-04 00:20:40 +0000504 bits<4> p;
Jim Grosbach01086452010-12-10 17:13:40 +0000505 bits<8> target;
Jim Grosbachceab5012010-12-04 00:20:40 +0000506 let Inst{11-8} = p;
Jim Grosbach01086452010-12-10 17:13:40 +0000507 let Inst{7-0} = target;
Jim Grosbachceab5012010-12-04 00:20:40 +0000508}
Evan Chenga8e29892007-01-19 07:51:42 +0000509
Jim Grosbache36e21e2011-07-08 20:13:35 +0000510// Tail calls
511let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
512 // Darwin versions.
513 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
514 Uses = [SP] in {
Jim Grosbachaf7f2d62011-07-08 20:32:21 +0000515 // tTAILJMPd: Darwin version uses a Thumb2 branch (no Thumb1 tail calls
516 // on Darwin), so it's in ARMInstrThumb2.td.
Jim Grosbach0b44aea2011-07-08 20:39:19 +0000517 def tTAILJMPr : tPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +0000518 4, IIC_Br, [],
Jim Grosbach0b44aea2011-07-08 20:39:19 +0000519 (tBX GPR:$dst, (ops 14, zero_reg))>,
520 Requires<[IsThumb, IsDarwin]>;
Jim Grosbache36e21e2011-07-08 20:13:35 +0000521 }
522 // Non-Darwin versions (the difference is R9).
523 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
524 Uses = [SP] in {
Jim Grosbachaf7f2d62011-07-08 20:32:21 +0000525 def tTAILJMPdND : tPseudoExpand<(outs), (ins t_brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +0000526 4, IIC_Br, [],
Jim Grosbachaf7f2d62011-07-08 20:32:21 +0000527 (tB t_brtarget:$dst)>,
528 Requires<[IsThumb, IsNotDarwin]>;
Jim Grosbach0b44aea2011-07-08 20:39:19 +0000529 def tTAILJMPrND : tPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +0000530 4, IIC_Br, [],
Jim Grosbach0b44aea2011-07-08 20:39:19 +0000531 (tBX GPR:$dst, (ops 14, zero_reg))>,
532 Requires<[IsThumb, IsNotDarwin]>;
Jim Grosbache36e21e2011-07-08 20:13:35 +0000533 }
534}
535
536
Jim Grosbachec8b8662011-08-23 19:49:10 +0000537// A8.6.218 Supervisor Call (Software Interrupt)
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000538// A8.6.16 B: Encoding T1
539// If Inst{11-8} == 0b1111 then SEE SVC
Evan Cheng1e0eab12010-11-29 22:43:27 +0000540let isCall = 1, Uses = [SP] in
Jim Grosbached838482011-07-26 16:24:27 +0000541def tSVC : T1pI<(outs), (ins imm0_255:$imm), IIC_Br,
Bill Wendling6179c312010-11-20 00:53:35 +0000542 "svc", "\t$imm", []>, Encoding16 {
543 bits<8> imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000544 let Inst{15-12} = 0b1101;
Bill Wendling6179c312010-11-20 00:53:35 +0000545 let Inst{11-8} = 0b1111;
546 let Inst{7-0} = imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000547}
548
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000549// The assembler uses 0xDEFE for a trap instruction.
Evan Chengfb3611d2010-05-11 07:26:32 +0000550let isBarrier = 1, isTerminator = 1 in
Owen Anderson18901d62011-05-11 17:00:48 +0000551def tTRAP : TI<(outs), (ins), IIC_Br,
Jim Grosbach2e6ae132010-09-23 18:05:37 +0000552 "trap", [(trap)]>, Encoding16 {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000553 let Inst = 0xdefe;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000554}
555
Evan Chenga8e29892007-01-19 07:51:42 +0000556//===----------------------------------------------------------------------===//
557// Load Store Instructions.
558//
559
Bill Wendlingb6faf652010-12-14 22:10:49 +0000560// Loads: reg/reg and reg/imm5
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000561let canFoldAsLoad = 1, isReMaterializable = 1 in
Bill Wendlingb6faf652010-12-14 22:10:49 +0000562multiclass thumb_ld_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc,
563 Operand AddrMode_r, Operand AddrMode_i,
564 AddrMode am, InstrItinClass itin_r,
565 InstrItinClass itin_i, string asm,
566 PatFrag opnode> {
Bill Wendling345cdb62010-12-14 23:42:48 +0000567 def r : // reg/reg
Bill Wendlingb6faf652010-12-14 22:10:49 +0000568 T1pILdStEncode<reg_opc,
569 (outs tGPR:$Rt), (ins AddrMode_r:$addr),
570 am, itin_r, asm, "\t$Rt, $addr",
571 [(set tGPR:$Rt, (opnode AddrMode_r:$addr))]>;
Bill Wendling345cdb62010-12-14 23:42:48 +0000572 def i : // reg/imm5
Bill Wendlingb6faf652010-12-14 22:10:49 +0000573 T1pILdStEncodeImm<imm_opc, 1 /* Load */,
574 (outs tGPR:$Rt), (ins AddrMode_i:$addr),
575 am, itin_i, asm, "\t$Rt, $addr",
576 [(set tGPR:$Rt, (opnode AddrMode_i:$addr))]>;
577}
578// Stores: reg/reg and reg/imm5
579multiclass thumb_st_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc,
580 Operand AddrMode_r, Operand AddrMode_i,
581 AddrMode am, InstrItinClass itin_r,
582 InstrItinClass itin_i, string asm,
583 PatFrag opnode> {
Bill Wendling345cdb62010-12-14 23:42:48 +0000584 def r : // reg/reg
Bill Wendlingb6faf652010-12-14 22:10:49 +0000585 T1pILdStEncode<reg_opc,
586 (outs), (ins tGPR:$Rt, AddrMode_r:$addr),
587 am, itin_r, asm, "\t$Rt, $addr",
588 [(opnode tGPR:$Rt, AddrMode_r:$addr)]>;
Bill Wendling345cdb62010-12-14 23:42:48 +0000589 def i : // reg/imm5
Bill Wendlingb6faf652010-12-14 22:10:49 +0000590 T1pILdStEncodeImm<imm_opc, 0 /* Store */,
591 (outs), (ins tGPR:$Rt, AddrMode_i:$addr),
592 am, itin_i, asm, "\t$Rt, $addr",
593 [(opnode tGPR:$Rt, AddrMode_i:$addr)]>;
594}
Bill Wendling6179c312010-11-20 00:53:35 +0000595
Bill Wendlingb6faf652010-12-14 22:10:49 +0000596// A8.6.57 & A8.6.60
597defm tLDR : thumb_ld_rr_ri_enc<0b100, 0b0110, t_addrmode_rrs4,
598 t_addrmode_is4, AddrModeT1_4,
599 IIC_iLoad_r, IIC_iLoad_i, "ldr",
600 UnOpFrag<(load node:$Src)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000601
Bill Wendlingb6faf652010-12-14 22:10:49 +0000602// A8.6.64 & A8.6.61
603defm tLDRB : thumb_ld_rr_ri_enc<0b110, 0b0111, t_addrmode_rrs1,
604 t_addrmode_is1, AddrModeT1_1,
605 IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrb",
606 UnOpFrag<(zextloadi8 node:$Src)>>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000607
Bill Wendlingb6faf652010-12-14 22:10:49 +0000608// A8.6.76 & A8.6.73
609defm tLDRH : thumb_ld_rr_ri_enc<0b101, 0b1000, t_addrmode_rrs2,
610 t_addrmode_is2, AddrModeT1_2,
611 IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrh",
612 UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000613
Evan Cheng2f297df2009-07-11 07:08:13 +0000614let AddedComplexity = 10 in
Bill Wendling1fd374e2010-11-30 22:57:21 +0000615def tLDRSB : // A8.6.80
Owen Anderson305e0462011-08-15 19:00:06 +0000616 T1pILdStEncode<0b011, (outs tGPR:$Rt), (ins t_addrmode_rr:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000617 AddrModeT1_1, IIC_iLoad_bh_r,
Owen Anderson305e0462011-08-15 19:00:06 +0000618 "ldrsb", "\t$Rt, $addr",
619 [(set tGPR:$Rt, (sextloadi8 t_addrmode_rr:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000620
Evan Cheng2f297df2009-07-11 07:08:13 +0000621let AddedComplexity = 10 in
Bill Wendling1fd374e2010-11-30 22:57:21 +0000622def tLDRSH : // A8.6.84
Owen Anderson305e0462011-08-15 19:00:06 +0000623 T1pILdStEncode<0b111, (outs tGPR:$Rt), (ins t_addrmode_rr:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000624 AddrModeT1_2, IIC_iLoad_bh_r,
Owen Anderson305e0462011-08-15 19:00:06 +0000625 "ldrsh", "\t$Rt, $addr",
626 [(set tGPR:$Rt, (sextloadi16 t_addrmode_rr:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000627
Dan Gohman15511cf2008-12-03 18:15:48 +0000628let canFoldAsLoad = 1 in
Jim Grosbachd967cd02010-12-07 21:50:47 +0000629def tLDRspi : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
Bill Wendlingdc381372010-12-15 23:31:24 +0000630 "ldr", "\t$Rt, $addr",
631 [(set tGPR:$Rt, (load t_addrmode_sp:$addr))]>,
Jim Grosbachd967cd02010-12-07 21:50:47 +0000632 T1LdStSP<{1,?,?}> {
633 bits<3> Rt;
634 bits<8> addr;
635 let Inst{10-8} = Rt;
636 let Inst{7-0} = addr;
637}
Evan Cheng012f2d92007-01-24 08:53:17 +0000638
639// Load tconstpool
Evan Cheng7883fa92009-11-04 00:00:39 +0000640// FIXME: Use ldr.n to work around a Darwin assembler bug.
Owen Anderson91614ae2011-07-18 22:14:02 +0000641let canFoldAsLoad = 1, isReMaterializable = 1, isCodeGenOnly = 1 in
Bill Wendlingb8958b02010-12-08 01:57:09 +0000642def tLDRpci : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_pc:$addr), IIC_iLoad_i,
Bill Wendling3f8c1102010-11-30 23:54:45 +0000643 "ldr", ".n\t$Rt, $addr",
644 [(set tGPR:$Rt, (load (ARMWrapper tconstpool:$addr)))]>,
645 T1Encoding<{0,1,0,0,1,?}> {
646 // A6.2 & A8.6.59
647 bits<3> Rt;
Bill Wendlingb8958b02010-12-08 01:57:09 +0000648 bits<8> addr;
Bill Wendling3f8c1102010-11-30 23:54:45 +0000649 let Inst{10-8} = Rt;
Bill Wendlingb8958b02010-12-08 01:57:09 +0000650 let Inst{7-0} = addr;
Bill Wendling3f8c1102010-11-30 23:54:45 +0000651}
Evan Chengfa775d02007-03-19 07:20:03 +0000652
Johnny Chen597fa652011-04-22 19:12:43 +0000653// FIXME: Remove this entry when the above ldr.n workaround is fixed.
654// For disassembly use only.
655def tLDRpciDIS : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_pc:$addr), IIC_iLoad_i,
656 "ldr", "\t$Rt, $addr",
657 [/* disassembly only */]>,
658 T1Encoding<{0,1,0,0,1,?}> {
659 // A6.2 & A8.6.59
660 bits<3> Rt;
661 bits<8> addr;
662 let Inst{10-8} = Rt;
663 let Inst{7-0} = addr;
664}
665
Bill Wendlingb6faf652010-12-14 22:10:49 +0000666// A8.6.194 & A8.6.192
667defm tSTR : thumb_st_rr_ri_enc<0b000, 0b0110, t_addrmode_rrs4,
668 t_addrmode_is4, AddrModeT1_4,
669 IIC_iStore_r, IIC_iStore_i, "str",
670 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000671
Bill Wendlingb6faf652010-12-14 22:10:49 +0000672// A8.6.197 & A8.6.195
673defm tSTRB : thumb_st_rr_ri_enc<0b010, 0b0111, t_addrmode_rrs1,
674 t_addrmode_is1, AddrModeT1_1,
675 IIC_iStore_bh_r, IIC_iStore_bh_i, "strb",
676 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000677
Bill Wendlingb6faf652010-12-14 22:10:49 +0000678// A8.6.207 & A8.6.205
679defm tSTRH : thumb_st_rr_ri_enc<0b001, 0b1000, t_addrmode_rrs2,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +0000680 t_addrmode_is2, AddrModeT1_2,
681 IIC_iStore_bh_r, IIC_iStore_bh_i, "strh",
682 BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000683
Evan Chenga8e29892007-01-19 07:51:42 +0000684
Jim Grosbachd967cd02010-12-07 21:50:47 +0000685def tSTRspi : T1pIs<(outs), (ins tGPR:$Rt, t_addrmode_sp:$addr), IIC_iStore_i,
Bill Wendlingf4caf692010-12-14 03:36:38 +0000686 "str", "\t$Rt, $addr",
687 [(store tGPR:$Rt, t_addrmode_sp:$addr)]>,
Jim Grosbachd967cd02010-12-07 21:50:47 +0000688 T1LdStSP<{0,?,?}> {
689 bits<3> Rt;
690 bits<8> addr;
691 let Inst{10-8} = Rt;
692 let Inst{7-0} = addr;
693}
Evan Cheng8e59ea92007-02-07 00:06:56 +0000694
Evan Chenga8e29892007-01-19 07:51:42 +0000695//===----------------------------------------------------------------------===//
696// Load / store multiple Instructions.
697//
698
Bill Wendling73fe34a2010-11-16 01:16:36 +0000699// These require base address to be written back or one of the loaded regs.
Bill Wendlingddc918b2010-11-13 10:57:02 +0000700let neverHasSideEffects = 1 in {
701
702let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Jim Grosbachcefe4c92011-08-23 17:41:15 +0000703def tLDMIA : T1I<(outs), (ins tGPR:$Rn, pred:$p, reglist:$regs, variable_ops),
704 IIC_iLoad_m, "ldm${p}\t$Rn, $regs", []>, T1Encoding<{1,1,0,0,1,?}> {
705 bits<3> Rn;
706 bits<8> regs;
707 let Inst{10-8} = Rn;
708 let Inst{7-0} = regs;
709}
Bill Wendlingddc918b2010-11-13 10:57:02 +0000710
Jim Grosbachcefe4c92011-08-23 17:41:15 +0000711// Writeback version is just a pseudo, as there's no encoding difference.
712// Writeback happens iff the base register is not in the destination register
713// list.
714def tLDMIA_UPD :
715 InstTemplate<AddrModeNone, 0, IndexModeNone, Pseudo, GenericDomain,
716 "$Rn = $wb", IIC_iLoad_mu>,
717 PseudoInstExpansion<(tLDMIA tGPR:$Rn, pred:$p, reglist:$regs)> {
718 let Size = 2;
719 let OutOperandList = (outs GPR:$wb);
720 let InOperandList = (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops);
721 let Pattern = [];
722 let isCodeGenOnly = 1;
723 let isPseudo = 1;
724 list<Predicate> Predicates = [IsThumb];
725}
726
727// There is no non-writeback version of STM for Thumb.
Bill Wendlingddc918b2010-11-13 10:57:02 +0000728let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Jim Grosbachcefe4c92011-08-23 17:41:15 +0000729def tSTMIA_UPD : T1I<(outs),
730 (ins tGPR:$Rn, pred:$p, reglist:$regs, variable_ops),
731 IIC_iStore_mu, "stm${p}\t$Rn!, $regs", []>,
732 T1Encoding<{1,1,0,0,0,?}> {
733 bits<3> Rn;
734 bits<8> regs;
735 let Inst{10-8} = Rn;
736 let Inst{7-0} = regs;
737}
Owen Anderson18901d62011-05-11 17:00:48 +0000738
Bill Wendlingddc918b2010-11-13 10:57:02 +0000739} // neverHasSideEffects
Evan Cheng4b322e52009-08-11 21:11:32 +0000740
Jim Grosbach93b3eff2011-08-18 21:50:53 +0000741def : InstAlias<"ldm${p} $Rn!, $regs",
742 (tLDMIA tGPR:$Rn, pred:$p, reglist:$regs)>,
743 Requires<[IsThumb, IsThumb1Only]>;
744
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000745let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in
Bill Wendling602890d2010-11-19 01:33:10 +0000746def tPOP : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000747 IIC_iPop,
Bill Wendling602890d2010-11-19 01:33:10 +0000748 "pop${p}\t$regs", []>,
749 T1Misc<{1,1,0,?,?,?,?}> {
750 bits<16> regs;
Bill Wendling602890d2010-11-19 01:33:10 +0000751 let Inst{8} = regs{15};
752 let Inst{7-0} = regs{7-0};
753}
Evan Cheng4b322e52009-08-11 21:11:32 +0000754
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000755let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in
Bill Wendling6179c312010-11-20 00:53:35 +0000756def tPUSH : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000757 IIC_iStore_m,
Bill Wendling6179c312010-11-20 00:53:35 +0000758 "push${p}\t$regs", []>,
759 T1Misc<{0,1,0,?,?,?,?}> {
760 bits<16> regs;
761 let Inst{8} = regs{14};
762 let Inst{7-0} = regs{7-0};
763}
Evan Chenga8e29892007-01-19 07:51:42 +0000764
765//===----------------------------------------------------------------------===//
766// Arithmetic Instructions.
767//
768
Bill Wendling1d045ee2010-12-01 02:28:08 +0000769// Helper classes for encoding T1pI patterns:
770class T1pIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
771 string opc, string asm, list<dag> pattern>
772 : T1pI<oops, iops, itin, opc, asm, pattern>,
773 T1DataProcessing<opA> {
774 bits<3> Rm;
775 bits<3> Rn;
776 let Inst{5-3} = Rm;
777 let Inst{2-0} = Rn;
778}
779class T1pIMiscEncode<bits<7> opA, dag oops, dag iops, InstrItinClass itin,
780 string opc, string asm, list<dag> pattern>
781 : T1pI<oops, iops, itin, opc, asm, pattern>,
782 T1Misc<opA> {
783 bits<3> Rm;
784 bits<3> Rd;
785 let Inst{5-3} = Rm;
786 let Inst{2-0} = Rd;
787}
788
Bill Wendling76f4e102010-12-01 01:20:15 +0000789// Helper classes for encoding T1sI patterns:
790class T1sIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
791 string opc, string asm, list<dag> pattern>
792 : T1sI<oops, iops, itin, opc, asm, pattern>,
793 T1DataProcessing<opA> {
794 bits<3> Rd;
795 bits<3> Rn;
796 let Inst{5-3} = Rn;
797 let Inst{2-0} = Rd;
798}
799class T1sIGenEncode<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
800 string opc, string asm, list<dag> pattern>
801 : T1sI<oops, iops, itin, opc, asm, pattern>,
802 T1General<opA> {
803 bits<3> Rm;
804 bits<3> Rn;
805 bits<3> Rd;
806 let Inst{8-6} = Rm;
807 let Inst{5-3} = Rn;
808 let Inst{2-0} = Rd;
809}
810class T1sIGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
811 string opc, string asm, list<dag> pattern>
812 : T1sI<oops, iops, itin, opc, asm, pattern>,
813 T1General<opA> {
814 bits<3> Rd;
815 bits<3> Rm;
816 let Inst{5-3} = Rm;
817 let Inst{2-0} = Rd;
818}
819
820// Helper classes for encoding T1sIt patterns:
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000821class T1sItDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
822 string opc, string asm, list<dag> pattern>
823 : T1sIt<oops, iops, itin, opc, asm, pattern>,
824 T1DataProcessing<opA> {
Bill Wendling3f8c1102010-11-30 23:54:45 +0000825 bits<3> Rdn;
826 bits<3> Rm;
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000827 let Inst{5-3} = Rm;
828 let Inst{2-0} = Rdn;
Bill Wendling95a6d172010-11-20 01:00:29 +0000829}
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000830class T1sItGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
831 string opc, string asm, list<dag> pattern>
832 : T1sIt<oops, iops, itin, opc, asm, pattern>,
833 T1General<opA> {
834 bits<3> Rdn;
835 bits<8> imm8;
836 let Inst{10-8} = Rdn;
837 let Inst{7-0} = imm8;
838}
839
840// Add with carry register
841let isCommutable = 1, Uses = [CPSR] in
842def tADC : // A8.6.2
843 T1sItDPEncode<0b0101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), IIC_iALUr,
844 "adc", "\t$Rdn, $Rm",
845 [(set tGPR:$Rdn, (adde tGPR:$Rn, tGPR:$Rm))]>;
Evan Cheng53d7dba2007-01-27 00:07:15 +0000846
David Goodwinc9ee1182009-06-25 22:49:55 +0000847// Add immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000848def tADDi3 : // A8.6.4 T1
Jim Grosbach89e2aa62011-08-16 23:57:34 +0000849 T1sIGenEncodeImm<0b01110, (outs tGPR:$Rd), (ins tGPR:$Rm, imm0_7:$imm3),
Jim Grosbachf921c0fe2011-06-13 22:54:22 +0000850 IIC_iALUi,
Bill Wendling76f4e102010-12-01 01:20:15 +0000851 "add", "\t$Rd, $Rm, $imm3",
852 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7:$imm3))]> {
Bill Wendling95a6d172010-11-20 01:00:29 +0000853 bits<3> imm3;
854 let Inst{8-6} = imm3;
Bill Wendling95a6d172010-11-20 01:00:29 +0000855}
Evan Chenga8e29892007-01-19 07:51:42 +0000856
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000857def tADDi8 : // A8.6.4 T2
Jim Grosbach89e2aa62011-08-16 23:57:34 +0000858 T1sItGenEncodeImm<{1,1,0,?,?}, (outs tGPR:$Rdn),
859 (ins tGPR:$Rn, imm0_255:$imm8), IIC_iALUi,
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000860 "add", "\t$Rdn, $imm8",
861 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255:$imm8))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000862
David Goodwinc9ee1182009-06-25 22:49:55 +0000863// Add register
Evan Cheng446c4282009-07-11 06:43:01 +0000864let isCommutable = 1 in
Bill Wendling76f4e102010-12-01 01:20:15 +0000865def tADDrr : // A8.6.6 T1
866 T1sIGenEncode<0b01100, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
867 IIC_iALUr,
868 "add", "\t$Rd, $Rn, $Rm",
869 [(set tGPR:$Rd, (add tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000870
Evan Chengcd799b92009-06-12 20:46:18 +0000871let neverHasSideEffects = 1 in
Bill Wendling0b424dc2010-12-01 01:32:02 +0000872def tADDhirr : T1pIt<(outs GPR:$Rdn), (ins GPR:$Rn, GPR:$Rm), IIC_iALUr,
873 "add", "\t$Rdn, $Rm", []>,
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000874 T1Special<{0,0,?,?}> {
875 // A8.6.6 T2
Bill Wendling0b424dc2010-12-01 01:32:02 +0000876 bits<4> Rdn;
877 bits<4> Rm;
878 let Inst{7} = Rdn{3};
879 let Inst{6-3} = Rm;
880 let Inst{2-0} = Rdn{2-0};
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000881}
Evan Chenga8e29892007-01-19 07:51:42 +0000882
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000883// AND register
Evan Cheng446c4282009-07-11 06:43:01 +0000884let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000885def tAND : // A8.6.12
886 T1sItDPEncode<0b0000, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
887 IIC_iBITr,
888 "and", "\t$Rdn, $Rm",
889 [(set tGPR:$Rdn, (and tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000890
David Goodwinc9ee1182009-06-25 22:49:55 +0000891// ASR immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000892def tASRri : // A8.6.14
Owen Anderson6d746312011-08-08 20:42:17 +0000893 T1sIGenEncodeImm<{0,1,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, imm_sr:$imm5),
Bill Wendling76f4e102010-12-01 01:20:15 +0000894 IIC_iMOVsi,
895 "asr", "\t$Rd, $Rm, $imm5",
Owen Anderson6d746312011-08-08 20:42:17 +0000896 [(set tGPR:$Rd, (sra tGPR:$Rm, (i32 imm_sr:$imm5)))]> {
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000897 bits<5> imm5;
898 let Inst{10-6} = imm5;
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000899}
Evan Chenga8e29892007-01-19 07:51:42 +0000900
David Goodwinc9ee1182009-06-25 22:49:55 +0000901// ASR register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000902def tASRrr : // A8.6.15
903 T1sItDPEncode<0b0100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
904 IIC_iMOVsr,
905 "asr", "\t$Rdn, $Rm",
906 [(set tGPR:$Rdn, (sra tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000907
David Goodwinc9ee1182009-06-25 22:49:55 +0000908// BIC register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000909def tBIC : // A8.6.20
910 T1sItDPEncode<0b1110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
911 IIC_iBITr,
912 "bic", "\t$Rdn, $Rm",
913 [(set tGPR:$Rdn, (and tGPR:$Rn, (not tGPR:$Rm)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000914
David Goodwinc9ee1182009-06-25 22:49:55 +0000915// CMN register
Gabor Greiff7d10f52010-09-14 22:00:50 +0000916let isCompare = 1, Defs = [CPSR] in {
Jim Grosbachd5d2bae2010-01-22 00:08:13 +0000917//FIXME: Disable CMN, as CCodes are backwards from compare expectations
918// Compare-to-zero still works out, just not the relationals
Bill Wendling0480e282010-12-01 02:36:55 +0000919//def tCMN : // A8.6.33
920// T1pIDPEncode<0b1011, (outs), (ins tGPR:$lhs, tGPR:$rhs),
921// IIC_iCMPr,
922// "cmn", "\t$lhs, $rhs",
923// [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>;
Bill Wendling1d045ee2010-12-01 02:28:08 +0000924
925def tCMNz : // A8.6.33
926 T1pIDPEncode<0b1011, (outs), (ins tGPR:$Rn, tGPR:$Rm),
927 IIC_iCMPr,
928 "cmn", "\t$Rn, $Rm",
929 [(ARMcmpZ tGPR:$Rn, (ineg tGPR:$Rm))]>;
930
931} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000932
David Goodwinc9ee1182009-06-25 22:49:55 +0000933// CMP immediate
Gabor Greiff7d10f52010-09-14 22:00:50 +0000934let isCompare = 1, Defs = [CPSR] in {
Jim Grosbach0d1511c2011-08-18 18:08:29 +0000935def tCMPi8 : T1pI<(outs), (ins tGPR:$Rn, imm0_255:$imm8), IIC_iCMPi,
Bill Wendling5cc88a22010-11-20 22:52:33 +0000936 "cmp", "\t$Rn, $imm8",
937 [(ARMcmp tGPR:$Rn, imm0_255:$imm8)]>,
938 T1General<{1,0,1,?,?}> {
939 // A8.6.35
940 bits<3> Rn;
941 bits<8> imm8;
942 let Inst{10-8} = Rn;
943 let Inst{7-0} = imm8;
944}
945
David Goodwinc9ee1182009-06-25 22:49:55 +0000946// CMP register
Bill Wendling1d045ee2010-12-01 02:28:08 +0000947def tCMPr : // A8.6.36 T1
948 T1pIDPEncode<0b1010, (outs), (ins tGPR:$Rn, tGPR:$Rm),
949 IIC_iCMPr,
950 "cmp", "\t$Rn, $Rm",
951 [(ARMcmp tGPR:$Rn, tGPR:$Rm)]>;
952
Bill Wendling849f2e32010-11-29 00:18:15 +0000953def tCMPhir : T1pI<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_iCMPr,
954 "cmp", "\t$Rn, $Rm", []>,
955 T1Special<{0,1,?,?}> {
956 // A8.6.36 T2
957 bits<4> Rm;
958 bits<4> Rn;
959 let Inst{7} = Rn{3};
960 let Inst{6-3} = Rm;
961 let Inst{2-0} = Rn{2-0};
962}
Bill Wendling5cc88a22010-11-20 22:52:33 +0000963} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000964
Evan Chenga8e29892007-01-19 07:51:42 +0000965
David Goodwinc9ee1182009-06-25 22:49:55 +0000966// XOR register
Evan Cheng446c4282009-07-11 06:43:01 +0000967let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000968def tEOR : // A8.6.45
969 T1sItDPEncode<0b0001, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
970 IIC_iBITr,
971 "eor", "\t$Rdn, $Rm",
972 [(set tGPR:$Rdn, (xor tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000973
David Goodwinc9ee1182009-06-25 22:49:55 +0000974// LSL immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000975def tLSLri : // A8.6.88
Jim Grosbach1b7b68f2011-08-19 19:29:25 +0000976 T1sIGenEncodeImm<{0,0,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, imm0_31:$imm5),
Bill Wendling76f4e102010-12-01 01:20:15 +0000977 IIC_iMOVsi,
978 "lsl", "\t$Rd, $Rm, $imm5",
979 [(set tGPR:$Rd, (shl tGPR:$Rm, (i32 imm:$imm5)))]> {
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000980 bits<5> imm5;
981 let Inst{10-6} = imm5;
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000982}
Evan Chenga8e29892007-01-19 07:51:42 +0000983
David Goodwinc9ee1182009-06-25 22:49:55 +0000984// LSL register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000985def tLSLrr : // A8.6.89
986 T1sItDPEncode<0b0010, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
987 IIC_iMOVsr,
988 "lsl", "\t$Rdn, $Rm",
989 [(set tGPR:$Rdn, (shl tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000990
David Goodwinc9ee1182009-06-25 22:49:55 +0000991// LSR immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000992def tLSRri : // A8.6.90
Owen Anderson6d746312011-08-08 20:42:17 +0000993 T1sIGenEncodeImm<{0,0,1,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, imm_sr:$imm5),
Bill Wendling76f4e102010-12-01 01:20:15 +0000994 IIC_iMOVsi,
995 "lsr", "\t$Rd, $Rm, $imm5",
Owen Anderson6d746312011-08-08 20:42:17 +0000996 [(set tGPR:$Rd, (srl tGPR:$Rm, (i32 imm_sr:$imm5)))]> {
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000997 bits<5> imm5;
998 let Inst{10-6} = imm5;
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000999}
Evan Chenga8e29892007-01-19 07:51:42 +00001000
David Goodwinc9ee1182009-06-25 22:49:55 +00001001// LSR register
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001002def tLSRrr : // A8.6.91
1003 T1sItDPEncode<0b0011, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1004 IIC_iMOVsr,
1005 "lsr", "\t$Rdn, $Rm",
1006 [(set tGPR:$Rdn, (srl tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001007
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001008// Move register
Evan Chengc4af4632010-11-17 20:13:28 +00001009let isMoveImm = 1 in
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00001010def tMOVi8 : T1sI<(outs tGPR:$Rd), (ins imm0_255:$imm8), IIC_iMOVi,
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001011 "mov", "\t$Rd, $imm8",
1012 [(set tGPR:$Rd, imm0_255:$imm8)]>,
1013 T1General<{1,0,0,?,?}> {
1014 // A8.6.96
1015 bits<3> Rd;
1016 bits<8> imm8;
1017 let Inst{10-8} = Rd;
1018 let Inst{7-0} = imm8;
1019}
Jim Grosbach4ec6e882011-08-19 20:46:54 +00001020// Because we have an explicit tMOVSr below, we need an alias to handle
1021// the immediate "movs" form here. Blech.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00001022def : tInstAlias <"movs $Rdn, $imm",
1023 (tMOVi8 tGPR:$Rdn, CPSR, imm0_255:$imm, 14, 0)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001024
Jim Grosbachefeedce2011-07-01 17:14:11 +00001025// A7-73: MOV(2) - mov setting flag.
Evan Chenga8e29892007-01-19 07:51:42 +00001026
Evan Chengcd799b92009-06-12 20:46:18 +00001027let neverHasSideEffects = 1 in {
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001028def tMOVr : Thumb1pI<(outs GPR:$Rd), (ins GPR:$Rm), AddrModeNone,
Owen Anderson16884412011-07-13 23:22:26 +00001029 2, IIC_iMOVr,
Jim Grosbach63b46fa2011-06-30 22:10:46 +00001030 "mov", "\t$Rd, $Rm", "", []>,
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001031 T1Special<{1,0,?,?}> {
Bill Wendling534a5e42010-12-03 01:55:47 +00001032 // A8.6.97
1033 bits<4> Rd;
1034 bits<4> Rm;
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001035 let Inst{7} = Rd{3};
1036 let Inst{6-3} = Rm;
Bill Wendling534a5e42010-12-03 01:55:47 +00001037 let Inst{2-0} = Rd{2-0};
1038}
Evan Cheng446c4282009-07-11 06:43:01 +00001039let Defs = [CPSR] in
Bill Wendling534a5e42010-12-03 01:55:47 +00001040def tMOVSr : T1I<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr,
1041 "movs\t$Rd, $Rm", []>, Encoding16 {
1042 // A8.6.97
1043 bits<3> Rd;
1044 bits<3> Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00001045 let Inst{15-6} = 0b0000000000;
Bill Wendling534a5e42010-12-03 01:55:47 +00001046 let Inst{5-3} = Rm;
1047 let Inst{2-0} = Rd;
Johnny Chend68e1192009-12-15 17:24:14 +00001048}
Evan Chengcd799b92009-06-12 20:46:18 +00001049} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001050
Bill Wendling0480e282010-12-01 02:36:55 +00001051// Multiply register
Jim Grosbach86b5d2b2011-08-22 23:25:48 +00001052let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001053def tMUL : // A8.6.105 T1
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00001054 Thumb1sI<(outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm), AddrModeNone, 2,
1055 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm", "$Rm = $Rd",
1056 [(set tGPR:$Rd, (mul tGPR:$Rn, tGPR:$Rm))]>,
1057 T1DataProcessing<0b1101> {
1058 bits<3> Rd;
1059 bits<3> Rn;
1060 let Inst{5-3} = Rn;
1061 let Inst{2-0} = Rd;
1062 let AsmMatchConverter = "cvtThumbMultiply";
1063}
1064
Jim Grosbacha33b31b2011-08-22 18:04:24 +00001065def :tInstAlias<"mul${s}${p} $Rdm, $Rn", (tMUL tGPR:$Rdm, s_cc_out:$s, tGPR:$Rn,
1066 pred:$p)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001067
Bill Wendling76f4e102010-12-01 01:20:15 +00001068// Move inverse register
1069def tMVN : // A8.6.107
1070 T1sIDPEncode<0b1111, (outs tGPR:$Rd), (ins tGPR:$Rn), IIC_iMVNr,
1071 "mvn", "\t$Rd, $Rn",
1072 [(set tGPR:$Rd, (not tGPR:$Rn))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001073
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001074// Bitwise or register
Evan Cheng446c4282009-07-11 06:43:01 +00001075let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001076def tORR : // A8.6.114
1077 T1sItDPEncode<0b1100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1078 IIC_iBITr,
1079 "orr", "\t$Rdn, $Rm",
1080 [(set tGPR:$Rdn, (or tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001081
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001082// Swaps
Bill Wendling1d045ee2010-12-01 02:28:08 +00001083def tREV : // A8.6.134
1084 T1pIMiscEncode<{1,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1085 IIC_iUNAr,
1086 "rev", "\t$Rd, $Rm",
1087 [(set tGPR:$Rd, (bswap tGPR:$Rm))]>,
1088 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001089
Bill Wendling1d045ee2010-12-01 02:28:08 +00001090def tREV16 : // A8.6.135
1091 T1pIMiscEncode<{1,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1092 IIC_iUNAr,
1093 "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00001094 [(set tGPR:$Rd, (rotr (bswap tGPR:$Rm), (i32 16)))]>,
Bill Wendling1d045ee2010-12-01 02:28:08 +00001095 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001096
Bill Wendling1d045ee2010-12-01 02:28:08 +00001097def tREVSH : // A8.6.136
1098 T1pIMiscEncode<{1,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1099 IIC_iUNAr,
1100 "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00001101 [(set tGPR:$Rd, (sra (bswap tGPR:$Rm), (i32 16)))]>,
Bill Wendling1d045ee2010-12-01 02:28:08 +00001102 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng446c4282009-07-11 06:43:01 +00001103
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001104// Rotate right register
1105def tROR : // A8.6.139
1106 T1sItDPEncode<0b0111, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1107 IIC_iMOVsr,
1108 "ror", "\t$Rdn, $Rm",
1109 [(set tGPR:$Rdn, (rotr tGPR:$Rn, tGPR:$Rm))]>;
Evan Cheng446c4282009-07-11 06:43:01 +00001110
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001111// Negate register
Bill Wendling76f4e102010-12-01 01:20:15 +00001112def tRSB : // A8.6.141
1113 T1sIDPEncode<0b1001, (outs tGPR:$Rd), (ins tGPR:$Rn),
1114 IIC_iALUi,
1115 "rsb", "\t$Rd, $Rn, #0",
1116 [(set tGPR:$Rd, (ineg tGPR:$Rn))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001117
Jim Grosbacha33b31b2011-08-22 18:04:24 +00001118def : tInstAlias<"neg${s}${p} $Rd, $Rm",
1119 (tRSB tGPR:$Rd, s_cc_out:$s, tGPR:$Rm, pred:$p)>;
Jim Grosbach7a32fa12011-08-19 22:19:48 +00001120
David Goodwinc9ee1182009-06-25 22:49:55 +00001121// Subtract with carry register
Evan Cheng446c4282009-07-11 06:43:01 +00001122let Uses = [CPSR] in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001123def tSBC : // A8.6.151
1124 T1sItDPEncode<0b0110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1125 IIC_iALUr,
1126 "sbc", "\t$Rdn, $Rm",
1127 [(set tGPR:$Rdn, (sube tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001128
David Goodwinc9ee1182009-06-25 22:49:55 +00001129// Subtract immediate
Bill Wendling76f4e102010-12-01 01:20:15 +00001130def tSUBi3 : // A8.6.210 T1
1131 T1sIGenEncodeImm<0b01111, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm3),
1132 IIC_iALUi,
1133 "sub", "\t$Rd, $Rm, $imm3",
1134 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7_neg:$imm3))]> {
Bill Wendling5cbbf682010-11-29 01:00:43 +00001135 bits<3> imm3;
Bill Wendling5cbbf682010-11-29 01:00:43 +00001136 let Inst{8-6} = imm3;
Bill Wendling5cbbf682010-11-29 01:00:43 +00001137}
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001138
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001139def tSUBi8 : // A8.6.210 T2
1140 T1sItGenEncodeImm<{1,1,1,?,?}, (outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$imm8),
1141 IIC_iALUi,
1142 "sub", "\t$Rdn, $imm8",
1143 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255_neg:$imm8))]>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001144
Bill Wendling76f4e102010-12-01 01:20:15 +00001145// Subtract register
1146def tSUBrr : // A8.6.212
1147 T1sIGenEncode<0b01101, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
1148 IIC_iALUr,
1149 "sub", "\t$Rd, $Rn, $Rm",
1150 [(set tGPR:$Rd, (sub tGPR:$Rn, tGPR:$Rm))]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001151
Bill Wendling76f4e102010-12-01 01:20:15 +00001152// Sign-extend byte
Bill Wendling1d045ee2010-12-01 02:28:08 +00001153def tSXTB : // A8.6.222
1154 T1pIMiscEncode<{0,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1155 IIC_iUNAr,
1156 "sxtb", "\t$Rd, $Rm",
1157 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i8))]>,
1158 Requires<[IsThumb, IsThumb1Only, HasV6]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001159
Bill Wendling1d045ee2010-12-01 02:28:08 +00001160// Sign-extend short
1161def tSXTH : // A8.6.224
1162 T1pIMiscEncode<{0,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1163 IIC_iUNAr,
1164 "sxth", "\t$Rd, $Rm",
1165 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i16))]>,
1166 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001167
Bill Wendling1d045ee2010-12-01 02:28:08 +00001168// Test
Gabor Greif007248b2010-09-14 20:47:43 +00001169let isCompare = 1, isCommutable = 1, Defs = [CPSR] in
Bill Wendling1d045ee2010-12-01 02:28:08 +00001170def tTST : // A8.6.230
1171 T1pIDPEncode<0b1000, (outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iTSTr,
1172 "tst", "\t$Rn, $Rm",
1173 [(ARMcmpZ (and_su tGPR:$Rn, tGPR:$Rm), 0)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001174
Bill Wendling1d045ee2010-12-01 02:28:08 +00001175// Zero-extend byte
1176def tUXTB : // A8.6.262
1177 T1pIMiscEncode<{0,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1178 IIC_iUNAr,
1179 "uxtb", "\t$Rd, $Rm",
1180 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFF))]>,
1181 Requires<[IsThumb, IsThumb1Only, HasV6]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001182
Bill Wendling1d045ee2010-12-01 02:28:08 +00001183// Zero-extend short
1184def tUXTH : // A8.6.264
1185 T1pIMiscEncode<{0,0,1,0,1,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1186 IIC_iUNAr,
1187 "uxth", "\t$Rd, $Rm",
1188 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFFFF))]>,
1189 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001190
Jim Grosbach80dc1162010-02-16 21:23:02 +00001191// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation.
Dan Gohman533297b2009-10-29 18:10:34 +00001192// Expanded after instruction selection into a branch sequence.
1193let usesCustomInserter = 1 in // Expanded after instruction selection.
Evan Cheng007ea272009-08-12 05:17:19 +00001194 def tMOVCCr_pseudo :
Evan Chengc9721652009-08-12 02:03:03 +00001195 PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001196 NoItinerary,
Evan Chengc9721652009-08-12 02:03:03 +00001197 [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001198
1199// tLEApcrel - Load a pc-relative address into a register without offending the
1200// assembler.
Jim Grosbachd40963c2010-12-14 22:28:03 +00001201
1202def tADR : T1I<(outs tGPR:$Rd), (ins t_adrlabel:$addr, pred:$p),
Jim Grosbach5a1cd042011-08-17 20:37:40 +00001203 IIC_iALUi, "adr{$p}\t$Rd, $addr", []>,
Jim Grosbachd40963c2010-12-14 22:28:03 +00001204 T1Encoding<{1,0,1,0,0,?}> {
Bill Wendling67077412010-11-30 00:18:30 +00001205 bits<3> Rd;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001206 bits<8> addr;
Bill Wendling67077412010-11-30 00:18:30 +00001207 let Inst{10-8} = Rd;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001208 let Inst{7-0} = addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001209 let DecoderMethod = "DecodeThumbAddSpecialReg";
Bill Wendling67077412010-11-30 00:18:30 +00001210}
Evan Chenga8e29892007-01-19 07:51:42 +00001211
Jim Grosbachd40963c2010-12-14 22:28:03 +00001212let neverHasSideEffects = 1, isReMaterializable = 1 in
1213def tLEApcrel : tPseudoInst<(outs tGPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001214 2, IIC_iALUi, []>;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001215
1216def tLEApcrelJT : tPseudoInst<(outs tGPR:$Rd),
1217 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001218 2, IIC_iALUi, []>;
Evan Chengd85ac4d2007-01-27 02:29:45 +00001219
Evan Chenga8e29892007-01-19 07:51:42 +00001220//===----------------------------------------------------------------------===//
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001221// TLS Instructions
1222//
1223
1224// __aeabi_read_tp preserves the registers r1-r3.
Jim Grosbachff97eb02011-06-30 19:38:01 +00001225// This is a pseudo inst so that we can get the encoding right,
1226// complete with fixup for the aeabi_read_tp function.
1227let isCall = 1, Defs = [R0, R12, LR, CPSR], Uses = [SP] in
Owen Anderson16884412011-07-13 23:22:26 +00001228def tTPsoft : tPseudoInst<(outs), (ins), 4, IIC_Br,
Jim Grosbachff97eb02011-06-30 19:38:01 +00001229 [(set R0, ARMthread_pointer)]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001230
Bill Wendling0480e282010-12-01 02:36:55 +00001231//===----------------------------------------------------------------------===//
Jim Grosbachd1228742009-12-01 18:10:36 +00001232// SJLJ Exception handling intrinsics
Owen Anderson18901d62011-05-11 17:00:48 +00001233//
Bill Wendling0480e282010-12-01 02:36:55 +00001234
1235// eh_sjlj_setjmp() is an instruction sequence to store the return address and
1236// save #0 in R0 for the non-longjmp case. Since by its nature we may be coming
1237// from some other function to get here, and we're using the stack frame for the
1238// containing function to save/restore registers, we can't keep anything live in
1239// regs across the eh_sjlj_setjmp(), else it will almost certainly have been
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001240// tromped upon when we get here from a longjmp(). We force everything out of
Bill Wendling0480e282010-12-01 02:36:55 +00001241// registers except for our own input by listing the relevant registers in
1242// Defs. By doing so, we also cause the prologue/epilogue code to actively
1243// preserve all of the callee-saved resgisters, which is exactly what we want.
1244// $val is a scratch register for our use.
Andrew Tricka1099f12011-06-07 00:08:49 +00001245let Defs = [ R0, R1, R2, R3, R4, R5, R6, R7, R12, CPSR ],
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001246 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in
1247def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00001248 AddrModeNone, 0, NoItinerary, "","",
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001249 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +00001250
1251// FIXME: Non-Darwin version(s)
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00001252let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, isCodeGenOnly = 1,
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001253 Defs = [ R7, LR, SP ] in
Jim Grosbach5eb19512010-05-22 01:06:18 +00001254def tInt_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
Owen Anderson16884412011-07-13 23:22:26 +00001255 AddrModeNone, 0, IndexModeNone,
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001256 Pseudo, NoItinerary, "", "",
1257 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
1258 Requires<[IsThumb, IsDarwin]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +00001259
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001260//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001261// Non-Instruction Patterns
1262//
1263
Jim Grosbach97a884d2010-12-07 20:41:06 +00001264// Comparisons
1265def : T1Pat<(ARMcmpZ tGPR:$Rn, imm0_255:$imm8),
1266 (tCMPi8 tGPR:$Rn, imm0_255:$imm8)>;
1267def : T1Pat<(ARMcmpZ tGPR:$Rn, tGPR:$Rm),
1268 (tCMPr tGPR:$Rn, tGPR:$Rm)>;
1269
Evan Cheng892837a2009-07-10 02:09:04 +00001270// Add with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001271def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs),
1272 (tADDi3 tGPR:$lhs, imm0_7:$rhs)>;
1273def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs),
Evan Cheng89d177f2009-08-20 17:01:04 +00001274 (tADDi8 tGPR:$lhs, imm8_255:$rhs)>;
David Goodwinc9d138f2009-07-27 19:59:26 +00001275def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs),
1276 (tADDrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001277
1278// Subtract with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001279def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs),
1280 (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>;
1281def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs),
1282 (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>;
1283def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs),
1284 (tSUBrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001285
Evan Chenga8e29892007-01-19 07:51:42 +00001286// ConstantPool, GlobalAddress
David Goodwinc9d138f2009-07-27 19:59:26 +00001287def : T1Pat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>;
1288def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001289
Evan Chengd85ac4d2007-01-27 02:29:45 +00001290// JumpTable
David Goodwinc9d138f2009-07-27 19:59:26 +00001291def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
1292 (tLEApcrelJT tjumptable:$dst, imm:$id)>;
Evan Chengd85ac4d2007-01-27 02:29:45 +00001293
Evan Chenga8e29892007-01-19 07:51:42 +00001294// Direct calls
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001295def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001296 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001297def : T1Pat<(ARMtcall texternalsym:$func), (tBLr9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001298 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001299
1300def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001301 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001302def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi_r9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001303 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001304
1305// Indirect calls to ARM routines
Evan Chengb6207242009-08-01 00:16:10 +00001306def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>,
1307 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
1308def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr_r9 GPR:$dst)>,
1309 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001310
1311// zextload i1 -> zextload i8
Bill Wendlingf4caf692010-12-14 03:36:38 +00001312def : T1Pat<(zextloadi1 t_addrmode_rrs1:$addr),
1313 (tLDRBr t_addrmode_rrs1:$addr)>;
1314def : T1Pat<(zextloadi1 t_addrmode_is1:$addr),
1315 (tLDRBi t_addrmode_is1:$addr)>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001316
Evan Chengb60c02e2007-01-26 19:13:16 +00001317// extload -> zextload
Bill Wendlingf4caf692010-12-14 03:36:38 +00001318def : T1Pat<(extloadi1 t_addrmode_rrs1:$addr), (tLDRBr t_addrmode_rrs1:$addr)>;
1319def : T1Pat<(extloadi1 t_addrmode_is1:$addr), (tLDRBi t_addrmode_is1:$addr)>;
1320def : T1Pat<(extloadi8 t_addrmode_rrs1:$addr), (tLDRBr t_addrmode_rrs1:$addr)>;
1321def : T1Pat<(extloadi8 t_addrmode_is1:$addr), (tLDRBi t_addrmode_is1:$addr)>;
1322def : T1Pat<(extloadi16 t_addrmode_rrs2:$addr), (tLDRHr t_addrmode_rrs2:$addr)>;
1323def : T1Pat<(extloadi16 t_addrmode_is2:$addr), (tLDRHi t_addrmode_is2:$addr)>;
Evan Chengb60c02e2007-01-26 19:13:16 +00001324
Evan Cheng0e87e232009-08-28 00:31:43 +00001325// If it's impossible to use [r,r] address mode for sextload, select to
Evan Cheng2f297df2009-07-11 07:08:13 +00001326// ldr{b|h} + sxt{b|h} instead.
Bill Wendling415af342010-12-15 00:58:57 +00001327def : T1Pat<(sextloadi8 t_addrmode_is1:$addr),
1328 (tSXTB (tLDRBi t_addrmode_is1:$addr))>,
1329 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001330def : T1Pat<(sextloadi8 t_addrmode_rrs1:$addr),
1331 (tSXTB (tLDRBr t_addrmode_rrs1:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001332 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendling415af342010-12-15 00:58:57 +00001333def : T1Pat<(sextloadi16 t_addrmode_is2:$addr),
1334 (tSXTH (tLDRHi t_addrmode_is2:$addr))>,
1335 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001336def : T1Pat<(sextloadi16 t_addrmode_rrs2:$addr),
1337 (tSXTH (tLDRHr t_addrmode_rrs2:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001338 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001339
Bill Wendlingf4caf692010-12-14 03:36:38 +00001340def : T1Pat<(sextloadi8 t_addrmode_rrs1:$addr),
1341 (tASRri (tLSLri (tLDRBr t_addrmode_rrs1:$addr), 24), 24)>;
Bill Wendling415af342010-12-15 00:58:57 +00001342def : T1Pat<(sextloadi8 t_addrmode_is1:$addr),
1343 (tASRri (tLSLri (tLDRBi t_addrmode_is1:$addr), 24), 24)>;
1344def : T1Pat<(sextloadi16 t_addrmode_rrs2:$addr),
1345 (tASRri (tLSLri (tLDRHr t_addrmode_rrs2:$addr), 16), 16)>;
1346def : T1Pat<(sextloadi16 t_addrmode_is2:$addr),
1347 (tASRri (tLSLri (tLDRHi t_addrmode_is2:$addr), 16), 16)>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001348
Evan Chenga8e29892007-01-19 07:51:42 +00001349// Large immediate handling.
1350
1351// Two piece imms.
Evan Cheng9cb9e672009-06-27 02:26:13 +00001352def : T1Pat<(i32 thumb_immshifted:$src),
1353 (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)),
1354 (thumb_immshifted_shamt imm:$src))>;
Evan Chenga8e29892007-01-19 07:51:42 +00001355
Evan Cheng9cb9e672009-06-27 02:26:13 +00001356def : T1Pat<(i32 imm0_255_comp:$src),
1357 (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>;
Evan Chengb9803a82009-11-06 23:52:48 +00001358
1359// Pseudo instruction that combines ldr from constpool and add pc. This should
1360// be expanded into two instructions late to allow if-conversion and
1361// scheduling.
1362let isReMaterializable = 1 in
1363def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Bill Wendling0480e282010-12-01 02:36:55 +00001364 NoItinerary,
Evan Chengb9803a82009-11-06 23:52:48 +00001365 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
1366 imm:$cp))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001367 Requires<[IsThumb, IsThumb1Only]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001368
1369// Pseudo-instruction for merged POP and return.
1370// FIXME: remove when we have a way to marking a MI with these properties.
1371let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1372 hasExtraDefRegAllocReq = 1 in
1373def tPOP_RET : tPseudoExpand<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001374 2, IIC_iPop_Br, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001375 (tPOP pred:$p, reglist:$regs)>;
1376
Jim Grosbachaa8d1b82011-07-08 22:25:23 +00001377// Indirect branch using "mov pc, $Rm"
1378let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Jim Grosbach7e61a312011-07-08 22:33:49 +00001379 def tBRIND : tPseudoExpand<(outs), (ins GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001380 2, IIC_Br, [(brind GPR:$Rm)],
Jim Grosbach7e61a312011-07-08 22:33:49 +00001381 (tMOVr PC, GPR:$Rm, pred:$p)>;
Jim Grosbachaa8d1b82011-07-08 22:25:23 +00001382}
Jim Grosbach0780b632011-08-19 23:24:36 +00001383
1384
1385// In Thumb1, "nop" is encoded as a "mov r8, r8". Technically, the bf00
1386// encoding is available on ARMv6K, but we don't differentiate that finely.
1387def : InstAlias<"nop", (tMOVr R8, R8, 14, 0)>,Requires<[IsThumb, IsThumb1Only]>;